blob: 041b800e67349687c907afb690a377c4d75d6e77 [file] [log] [blame]
Michael Chanc0c050c2015-10-22 16:01:17 -04001/* Broadcom NetXtreme-C/E network driver.
2 *
Michael Chan11f15ed2016-04-05 14:08:55 -04003 * Copyright (c) 2014-2016 Broadcom Corporation
Michael Chan894aa692018-01-17 03:21:03 -05004 * Copyright (c) 2016-2018 Broadcom Limited
Michael Chanc0c050c2015-10-22 16:01:17 -04005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation.
9 */
10
11#include <linux/module.h>
12
13#include <linux/stringify.h>
14#include <linux/kernel.h>
15#include <linux/timer.h>
16#include <linux/errno.h>
17#include <linux/ioport.h>
18#include <linux/slab.h>
19#include <linux/vmalloc.h>
20#include <linux/interrupt.h>
21#include <linux/pci.h>
22#include <linux/netdevice.h>
23#include <linux/etherdevice.h>
24#include <linux/skbuff.h>
25#include <linux/dma-mapping.h>
26#include <linux/bitops.h>
27#include <linux/io.h>
28#include <linux/irq.h>
29#include <linux/delay.h>
30#include <asm/byteorder.h>
31#include <asm/page.h>
32#include <linux/time.h>
33#include <linux/mii.h>
34#include <linux/if.h>
35#include <linux/if_vlan.h>
Michael Chan32e8239c2017-07-24 12:34:21 -040036#include <linux/if_bridge.h>
Rob Swindell5ac67d82016-09-19 03:58:03 -040037#include <linux/rtc.h>
Michael Chanc6d30e82017-02-06 16:55:42 -050038#include <linux/bpf.h>
Michael Chanc0c050c2015-10-22 16:01:17 -040039#include <net/ip.h>
40#include <net/tcp.h>
41#include <net/udp.h>
42#include <net/checksum.h>
43#include <net/ip6_checksum.h>
Alexander Duyckad51b8e2016-06-16 12:21:19 -070044#include <net/udp_tunnel.h>
Michael Chanc0c050c2015-10-22 16:01:17 -040045#include <linux/workqueue.h>
46#include <linux/prefetch.h>
47#include <linux/cache.h>
48#include <linux/log2.h>
49#include <linux/aer.h>
50#include <linux/bitmap.h>
51#include <linux/cpu_rmap.h>
Vasundhara Volam56f0fd82017-08-28 13:40:27 -040052#include <linux/cpumask.h>
Sathya Perla2ae74082017-08-28 13:40:33 -040053#include <net/pkt_cls.h>
Michael Chanc0c050c2015-10-22 16:01:17 -040054
55#include "bnxt_hsi.h"
56#include "bnxt.h"
Michael Chana588e452016-12-07 00:26:21 -050057#include "bnxt_ulp.h"
Michael Chanc0c050c2015-10-22 16:01:17 -040058#include "bnxt_sriov.h"
59#include "bnxt_ethtool.h"
Michael Chan7df4ae92016-12-02 21:17:17 -050060#include "bnxt_dcb.h"
Michael Chanc6d30e82017-02-06 16:55:42 -050061#include "bnxt_xdp.h"
Sathya Perla4ab0c6a2017-07-24 12:34:27 -040062#include "bnxt_vfr.h"
Sathya Perla2ae74082017-08-28 13:40:33 -040063#include "bnxt_tc.h"
Steve Lin3c467bf2017-10-19 10:45:56 -040064#include "bnxt_devlink.h"
Michael Chanc0c050c2015-10-22 16:01:17 -040065
66#define BNXT_TX_TIMEOUT (5 * HZ)
67
68static const char version[] =
69 "Broadcom NetXtreme-C/E driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION "\n";
70
71MODULE_LICENSE("GPL");
72MODULE_DESCRIPTION("Broadcom BCM573xx network driver");
73MODULE_VERSION(DRV_MODULE_VERSION);
74
75#define BNXT_RX_OFFSET (NET_SKB_PAD + NET_IP_ALIGN)
76#define BNXT_RX_DMA_OFFSET NET_SKB_PAD
77#define BNXT_RX_COPY_THRESH 256
78
Michael Chan4419dbe2016-02-10 17:33:49 -050079#define BNXT_TX_PUSH_THRESH 164
Michael Chanc0c050c2015-10-22 16:01:17 -040080
81enum board_idx {
David Christensenfbc9a522015-12-27 18:19:29 -050082 BCM57301,
Michael Chanc0c050c2015-10-22 16:01:17 -040083 BCM57302,
84 BCM57304,
Michael Chan1f681682016-07-25 12:33:37 -040085 BCM57417_NPAR,
Prashant Sreedharanfa853dd2016-07-18 07:15:25 -040086 BCM58700,
Michael Chanb24eb6a2016-06-13 02:25:36 -040087 BCM57311,
88 BCM57312,
David Christensenfbc9a522015-12-27 18:19:29 -050089 BCM57402,
Michael Chanc0c050c2015-10-22 16:01:17 -040090 BCM57404,
91 BCM57406,
Michael Chan1f681682016-07-25 12:33:37 -040092 BCM57402_NPAR,
93 BCM57407,
Michael Chanb24eb6a2016-06-13 02:25:36 -040094 BCM57412,
95 BCM57414,
96 BCM57416,
97 BCM57417,
Michael Chan1f681682016-07-25 12:33:37 -040098 BCM57412_NPAR,
Michael Chan5049e332016-05-15 03:04:50 -040099 BCM57314,
Michael Chan1f681682016-07-25 12:33:37 -0400100 BCM57417_SFP,
101 BCM57416_SFP,
102 BCM57404_NPAR,
103 BCM57406_NPAR,
104 BCM57407_SFP,
Michael Chanadbc8302016-09-19 03:58:01 -0400105 BCM57407_NPAR,
Michael Chan1f681682016-07-25 12:33:37 -0400106 BCM57414_NPAR,
107 BCM57416_NPAR,
Deepak Khungar32b40792017-02-12 19:18:18 -0500108 BCM57452,
109 BCM57454,
Vasundhara Volam92abef32018-01-17 03:21:13 -0500110 BCM5745x_NPAR,
Ray Jui4a581392017-08-28 13:40:28 -0400111 BCM58802,
Ray Jui8ed693b2017-10-26 11:51:20 -0400112 BCM58804,
Ray Jui4a581392017-08-28 13:40:28 -0400113 BCM58808,
Michael Chanadbc8302016-09-19 03:58:01 -0400114 NETXTREME_E_VF,
115 NETXTREME_C_VF,
Rob Miller618784e2017-10-26 11:51:21 -0400116 NETXTREME_S_VF,
Michael Chanc0c050c2015-10-22 16:01:17 -0400117};
118
119/* indexed by enum above */
120static const struct {
121 char *name;
122} board_info[] = {
Scott Branden27573a72017-08-28 13:40:29 -0400123 [BCM57301] = { "Broadcom BCM57301 NetXtreme-C 10Gb Ethernet" },
124 [BCM57302] = { "Broadcom BCM57302 NetXtreme-C 10Gb/25Gb Ethernet" },
125 [BCM57304] = { "Broadcom BCM57304 NetXtreme-C 10Gb/25Gb/40Gb/50Gb Ethernet" },
126 [BCM57417_NPAR] = { "Broadcom BCM57417 NetXtreme-E Ethernet Partition" },
127 [BCM58700] = { "Broadcom BCM58700 Nitro 1Gb/2.5Gb/10Gb Ethernet" },
128 [BCM57311] = { "Broadcom BCM57311 NetXtreme-C 10Gb Ethernet" },
129 [BCM57312] = { "Broadcom BCM57312 NetXtreme-C 10Gb/25Gb Ethernet" },
130 [BCM57402] = { "Broadcom BCM57402 NetXtreme-E 10Gb Ethernet" },
131 [BCM57404] = { "Broadcom BCM57404 NetXtreme-E 10Gb/25Gb Ethernet" },
132 [BCM57406] = { "Broadcom BCM57406 NetXtreme-E 10GBase-T Ethernet" },
133 [BCM57402_NPAR] = { "Broadcom BCM57402 NetXtreme-E Ethernet Partition" },
134 [BCM57407] = { "Broadcom BCM57407 NetXtreme-E 10GBase-T Ethernet" },
135 [BCM57412] = { "Broadcom BCM57412 NetXtreme-E 10Gb Ethernet" },
136 [BCM57414] = { "Broadcom BCM57414 NetXtreme-E 10Gb/25Gb Ethernet" },
137 [BCM57416] = { "Broadcom BCM57416 NetXtreme-E 10GBase-T Ethernet" },
138 [BCM57417] = { "Broadcom BCM57417 NetXtreme-E 10GBase-T Ethernet" },
139 [BCM57412_NPAR] = { "Broadcom BCM57412 NetXtreme-E Ethernet Partition" },
140 [BCM57314] = { "Broadcom BCM57314 NetXtreme-C 10Gb/25Gb/40Gb/50Gb Ethernet" },
141 [BCM57417_SFP] = { "Broadcom BCM57417 NetXtreme-E 10Gb/25Gb Ethernet" },
142 [BCM57416_SFP] = { "Broadcom BCM57416 NetXtreme-E 10Gb Ethernet" },
143 [BCM57404_NPAR] = { "Broadcom BCM57404 NetXtreme-E Ethernet Partition" },
144 [BCM57406_NPAR] = { "Broadcom BCM57406 NetXtreme-E Ethernet Partition" },
145 [BCM57407_SFP] = { "Broadcom BCM57407 NetXtreme-E 25Gb Ethernet" },
146 [BCM57407_NPAR] = { "Broadcom BCM57407 NetXtreme-E Ethernet Partition" },
147 [BCM57414_NPAR] = { "Broadcom BCM57414 NetXtreme-E Ethernet Partition" },
148 [BCM57416_NPAR] = { "Broadcom BCM57416 NetXtreme-E Ethernet Partition" },
149 [BCM57452] = { "Broadcom BCM57452 NetXtreme-E 10Gb/25Gb/40Gb/50Gb Ethernet" },
150 [BCM57454] = { "Broadcom BCM57454 NetXtreme-E 10Gb/25Gb/40Gb/50Gb/100Gb Ethernet" },
Vasundhara Volam92abef32018-01-17 03:21:13 -0500151 [BCM5745x_NPAR] = { "Broadcom BCM5745x NetXtreme-E Ethernet Partition" },
Scott Branden27573a72017-08-28 13:40:29 -0400152 [BCM58802] = { "Broadcom BCM58802 NetXtreme-S 10Gb/25Gb/40Gb/50Gb Ethernet" },
Ray Jui8ed693b2017-10-26 11:51:20 -0400153 [BCM58804] = { "Broadcom BCM58804 NetXtreme-S 10Gb/25Gb/40Gb/50Gb/100Gb Ethernet" },
Scott Branden27573a72017-08-28 13:40:29 -0400154 [BCM58808] = { "Broadcom BCM58808 NetXtreme-S 10Gb/25Gb/40Gb/50Gb/100Gb Ethernet" },
155 [NETXTREME_E_VF] = { "Broadcom NetXtreme-E Ethernet Virtual Function" },
156 [NETXTREME_C_VF] = { "Broadcom NetXtreme-C Ethernet Virtual Function" },
Rob Miller618784e2017-10-26 11:51:21 -0400157 [NETXTREME_S_VF] = { "Broadcom NetXtreme-S Ethernet Virtual Function" },
Michael Chanc0c050c2015-10-22 16:01:17 -0400158};
159
160static const struct pci_device_id bnxt_pci_tbl[] = {
Vasundhara Volam92abef32018-01-17 03:21:13 -0500161 { PCI_VDEVICE(BROADCOM, 0x1604), .driver_data = BCM5745x_NPAR },
162 { PCI_VDEVICE(BROADCOM, 0x1605), .driver_data = BCM5745x_NPAR },
Ray Jui4a581392017-08-28 13:40:28 -0400163 { PCI_VDEVICE(BROADCOM, 0x1614), .driver_data = BCM57454 },
Michael Chanadbc8302016-09-19 03:58:01 -0400164 { PCI_VDEVICE(BROADCOM, 0x16c0), .driver_data = BCM57417_NPAR },
David Christensenfbc9a522015-12-27 18:19:29 -0500165 { PCI_VDEVICE(BROADCOM, 0x16c8), .driver_data = BCM57301 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400166 { PCI_VDEVICE(BROADCOM, 0x16c9), .driver_data = BCM57302 },
167 { PCI_VDEVICE(BROADCOM, 0x16ca), .driver_data = BCM57304 },
Michael Chan1f681682016-07-25 12:33:37 -0400168 { PCI_VDEVICE(BROADCOM, 0x16cc), .driver_data = BCM57417_NPAR },
Prashant Sreedharanfa853dd2016-07-18 07:15:25 -0400169 { PCI_VDEVICE(BROADCOM, 0x16cd), .driver_data = BCM58700 },
Michael Chanb24eb6a2016-06-13 02:25:36 -0400170 { PCI_VDEVICE(BROADCOM, 0x16ce), .driver_data = BCM57311 },
171 { PCI_VDEVICE(BROADCOM, 0x16cf), .driver_data = BCM57312 },
David Christensenfbc9a522015-12-27 18:19:29 -0500172 { PCI_VDEVICE(BROADCOM, 0x16d0), .driver_data = BCM57402 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400173 { PCI_VDEVICE(BROADCOM, 0x16d1), .driver_data = BCM57404 },
174 { PCI_VDEVICE(BROADCOM, 0x16d2), .driver_data = BCM57406 },
Michael Chan1f681682016-07-25 12:33:37 -0400175 { PCI_VDEVICE(BROADCOM, 0x16d4), .driver_data = BCM57402_NPAR },
176 { PCI_VDEVICE(BROADCOM, 0x16d5), .driver_data = BCM57407 },
Michael Chanb24eb6a2016-06-13 02:25:36 -0400177 { PCI_VDEVICE(BROADCOM, 0x16d6), .driver_data = BCM57412 },
178 { PCI_VDEVICE(BROADCOM, 0x16d7), .driver_data = BCM57414 },
179 { PCI_VDEVICE(BROADCOM, 0x16d8), .driver_data = BCM57416 },
180 { PCI_VDEVICE(BROADCOM, 0x16d9), .driver_data = BCM57417 },
Michael Chan1f681682016-07-25 12:33:37 -0400181 { PCI_VDEVICE(BROADCOM, 0x16de), .driver_data = BCM57412_NPAR },
Michael Chan5049e332016-05-15 03:04:50 -0400182 { PCI_VDEVICE(BROADCOM, 0x16df), .driver_data = BCM57314 },
Michael Chan1f681682016-07-25 12:33:37 -0400183 { PCI_VDEVICE(BROADCOM, 0x16e2), .driver_data = BCM57417_SFP },
184 { PCI_VDEVICE(BROADCOM, 0x16e3), .driver_data = BCM57416_SFP },
185 { PCI_VDEVICE(BROADCOM, 0x16e7), .driver_data = BCM57404_NPAR },
186 { PCI_VDEVICE(BROADCOM, 0x16e8), .driver_data = BCM57406_NPAR },
187 { PCI_VDEVICE(BROADCOM, 0x16e9), .driver_data = BCM57407_SFP },
Michael Chanadbc8302016-09-19 03:58:01 -0400188 { PCI_VDEVICE(BROADCOM, 0x16ea), .driver_data = BCM57407_NPAR },
189 { PCI_VDEVICE(BROADCOM, 0x16eb), .driver_data = BCM57412_NPAR },
Michael Chan1f681682016-07-25 12:33:37 -0400190 { PCI_VDEVICE(BROADCOM, 0x16ec), .driver_data = BCM57414_NPAR },
Michael Chanadbc8302016-09-19 03:58:01 -0400191 { PCI_VDEVICE(BROADCOM, 0x16ed), .driver_data = BCM57414_NPAR },
Michael Chan1f681682016-07-25 12:33:37 -0400192 { PCI_VDEVICE(BROADCOM, 0x16ee), .driver_data = BCM57416_NPAR },
Michael Chanadbc8302016-09-19 03:58:01 -0400193 { PCI_VDEVICE(BROADCOM, 0x16ef), .driver_data = BCM57416_NPAR },
Ray Jui4a581392017-08-28 13:40:28 -0400194 { PCI_VDEVICE(BROADCOM, 0x16f0), .driver_data = BCM58808 },
Deepak Khungar32b40792017-02-12 19:18:18 -0500195 { PCI_VDEVICE(BROADCOM, 0x16f1), .driver_data = BCM57452 },
Ray Jui4a581392017-08-28 13:40:28 -0400196 { PCI_VDEVICE(BROADCOM, 0xd802), .driver_data = BCM58802 },
Ray Jui8ed693b2017-10-26 11:51:20 -0400197 { PCI_VDEVICE(BROADCOM, 0xd804), .driver_data = BCM58804 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400198#ifdef CONFIG_BNXT_SRIOV
Deepak Khungarc7ef35e2017-05-29 19:06:05 -0400199 { PCI_VDEVICE(BROADCOM, 0x1606), .driver_data = NETXTREME_E_VF },
200 { PCI_VDEVICE(BROADCOM, 0x1609), .driver_data = NETXTREME_E_VF },
Michael Chanadbc8302016-09-19 03:58:01 -0400201 { PCI_VDEVICE(BROADCOM, 0x16c1), .driver_data = NETXTREME_E_VF },
202 { PCI_VDEVICE(BROADCOM, 0x16cb), .driver_data = NETXTREME_C_VF },
203 { PCI_VDEVICE(BROADCOM, 0x16d3), .driver_data = NETXTREME_E_VF },
204 { PCI_VDEVICE(BROADCOM, 0x16dc), .driver_data = NETXTREME_E_VF },
205 { PCI_VDEVICE(BROADCOM, 0x16e1), .driver_data = NETXTREME_C_VF },
206 { PCI_VDEVICE(BROADCOM, 0x16e5), .driver_data = NETXTREME_C_VF },
Rob Miller618784e2017-10-26 11:51:21 -0400207 { PCI_VDEVICE(BROADCOM, 0xd800), .driver_data = NETXTREME_S_VF },
Michael Chanc0c050c2015-10-22 16:01:17 -0400208#endif
209 { 0 }
210};
211
212MODULE_DEVICE_TABLE(pci, bnxt_pci_tbl);
213
214static const u16 bnxt_vf_req_snif[] = {
215 HWRM_FUNC_CFG,
Vasundhara Volam91cdda42018-01-17 03:21:14 -0500216 HWRM_FUNC_VF_CFG,
Michael Chanc0c050c2015-10-22 16:01:17 -0400217 HWRM_PORT_PHY_QCFG,
218 HWRM_CFA_L2_FILTER_ALLOC,
219};
220
Michael Chan25be8622016-04-05 14:09:00 -0400221static const u16 bnxt_async_events_arr[] = {
Michael Chan87c374d2016-12-02 21:17:16 -0500222 ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE,
223 ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD,
224 ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED,
225 ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE,
226 ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE,
Michael Chan25be8622016-04-05 14:09:00 -0400227};
228
Michael Chanc213eae2017-10-13 21:09:29 -0400229static struct workqueue_struct *bnxt_pf_wq;
230
Michael Chanc0c050c2015-10-22 16:01:17 -0400231static bool bnxt_vf_pciid(enum board_idx idx)
232{
Rob Miller618784e2017-10-26 11:51:21 -0400233 return (idx == NETXTREME_C_VF || idx == NETXTREME_E_VF ||
234 idx == NETXTREME_S_VF);
Michael Chanc0c050c2015-10-22 16:01:17 -0400235}
236
237#define DB_CP_REARM_FLAGS (DB_KEY_CP | DB_IDX_VALID)
238#define DB_CP_FLAGS (DB_KEY_CP | DB_IDX_VALID | DB_IRQ_DIS)
239#define DB_CP_IRQ_DIS_FLAGS (DB_KEY_CP | DB_IRQ_DIS)
240
241#define BNXT_CP_DB_REARM(db, raw_cons) \
242 writel(DB_CP_REARM_FLAGS | RING_CMP(raw_cons), db)
243
244#define BNXT_CP_DB(db, raw_cons) \
245 writel(DB_CP_FLAGS | RING_CMP(raw_cons), db)
246
247#define BNXT_CP_DB_IRQ_DIS(db) \
248 writel(DB_CP_IRQ_DIS_FLAGS, db)
249
Michael Chan38413402017-02-06 16:55:43 -0500250const u16 bnxt_lhint_arr[] = {
Michael Chanc0c050c2015-10-22 16:01:17 -0400251 TX_BD_FLAGS_LHINT_512_AND_SMALLER,
252 TX_BD_FLAGS_LHINT_512_TO_1023,
253 TX_BD_FLAGS_LHINT_1024_TO_2047,
254 TX_BD_FLAGS_LHINT_1024_TO_2047,
255 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
256 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
257 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
258 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
259 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
260 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
261 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
262 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
263 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
264 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
265 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
266 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
267 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
268 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
269 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
270};
271
Sathya Perlaee5c7fb2017-07-24 12:34:28 -0400272static u16 bnxt_xmit_get_cfa_action(struct sk_buff *skb)
273{
274 struct metadata_dst *md_dst = skb_metadata_dst(skb);
275
276 if (!md_dst || md_dst->type != METADATA_HW_PORT_MUX)
277 return 0;
278
279 return md_dst->u.port_info.port_id;
280}
281
Michael Chanc0c050c2015-10-22 16:01:17 -0400282static netdev_tx_t bnxt_start_xmit(struct sk_buff *skb, struct net_device *dev)
283{
284 struct bnxt *bp = netdev_priv(dev);
285 struct tx_bd *txbd;
286 struct tx_bd_ext *txbd1;
287 struct netdev_queue *txq;
288 int i;
289 dma_addr_t mapping;
290 unsigned int length, pad = 0;
291 u32 len, free_size, vlan_tag_flags, cfa_action, flags;
292 u16 prod, last_frag;
293 struct pci_dev *pdev = bp->pdev;
Michael Chanc0c050c2015-10-22 16:01:17 -0400294 struct bnxt_tx_ring_info *txr;
295 struct bnxt_sw_tx_bd *tx_buf;
296
297 i = skb_get_queue_mapping(skb);
298 if (unlikely(i >= bp->tx_nr_rings)) {
299 dev_kfree_skb_any(skb);
300 return NETDEV_TX_OK;
301 }
302
Michael Chanc0c050c2015-10-22 16:01:17 -0400303 txq = netdev_get_tx_queue(dev, i);
Michael Chana960dec2017-02-06 16:55:39 -0500304 txr = &bp->tx_ring[bp->tx_ring_map[i]];
Michael Chanc0c050c2015-10-22 16:01:17 -0400305 prod = txr->tx_prod;
306
307 free_size = bnxt_tx_avail(bp, txr);
308 if (unlikely(free_size < skb_shinfo(skb)->nr_frags + 2)) {
309 netif_tx_stop_queue(txq);
310 return NETDEV_TX_BUSY;
311 }
312
313 length = skb->len;
314 len = skb_headlen(skb);
315 last_frag = skb_shinfo(skb)->nr_frags;
316
317 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
318
319 txbd->tx_bd_opaque = prod;
320
321 tx_buf = &txr->tx_buf_ring[prod];
322 tx_buf->skb = skb;
323 tx_buf->nr_frags = last_frag;
324
325 vlan_tag_flags = 0;
Sathya Perlaee5c7fb2017-07-24 12:34:28 -0400326 cfa_action = bnxt_xmit_get_cfa_action(skb);
Michael Chanc0c050c2015-10-22 16:01:17 -0400327 if (skb_vlan_tag_present(skb)) {
328 vlan_tag_flags = TX_BD_CFA_META_KEY_VLAN |
329 skb_vlan_tag_get(skb);
330 /* Currently supports 8021Q, 8021AD vlan offloads
331 * QINQ1, QINQ2, QINQ3 vlan headers are deprecated
332 */
333 if (skb->vlan_proto == htons(ETH_P_8021Q))
334 vlan_tag_flags |= 1 << TX_BD_CFA_META_TPID_SHIFT;
335 }
336
337 if (free_size == bp->tx_ring_size && length <= bp->tx_push_thresh) {
Michael Chan4419dbe2016-02-10 17:33:49 -0500338 struct tx_push_buffer *tx_push_buf = txr->tx_push;
339 struct tx_push_bd *tx_push = &tx_push_buf->push_bd;
340 struct tx_bd_ext *tx_push1 = &tx_push->txbd2;
341 void *pdata = tx_push_buf->data;
342 u64 *end;
343 int j, push_len;
Michael Chanc0c050c2015-10-22 16:01:17 -0400344
345 /* Set COAL_NOW to be ready quickly for the next push */
346 tx_push->tx_bd_len_flags_type =
347 cpu_to_le32((length << TX_BD_LEN_SHIFT) |
348 TX_BD_TYPE_LONG_TX_BD |
349 TX_BD_FLAGS_LHINT_512_AND_SMALLER |
350 TX_BD_FLAGS_COAL_NOW |
351 TX_BD_FLAGS_PACKET_END |
352 (2 << TX_BD_FLAGS_BD_CNT_SHIFT));
353
354 if (skb->ip_summed == CHECKSUM_PARTIAL)
355 tx_push1->tx_bd_hsize_lflags =
356 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
357 else
358 tx_push1->tx_bd_hsize_lflags = 0;
359
360 tx_push1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
Sathya Perlaee5c7fb2017-07-24 12:34:28 -0400361 tx_push1->tx_bd_cfa_action =
362 cpu_to_le32(cfa_action << TX_BD_CFA_ACTION_SHIFT);
Michael Chanc0c050c2015-10-22 16:01:17 -0400363
Michael Chanfbb0fa82016-02-22 02:10:26 -0500364 end = pdata + length;
365 end = PTR_ALIGN(end, 8) - 1;
Michael Chan4419dbe2016-02-10 17:33:49 -0500366 *end = 0;
367
Michael Chanc0c050c2015-10-22 16:01:17 -0400368 skb_copy_from_linear_data(skb, pdata, len);
369 pdata += len;
370 for (j = 0; j < last_frag; j++) {
371 skb_frag_t *frag = &skb_shinfo(skb)->frags[j];
372 void *fptr;
373
374 fptr = skb_frag_address_safe(frag);
375 if (!fptr)
376 goto normal_tx;
377
378 memcpy(pdata, fptr, skb_frag_size(frag));
379 pdata += skb_frag_size(frag);
380 }
381
Michael Chan4419dbe2016-02-10 17:33:49 -0500382 txbd->tx_bd_len_flags_type = tx_push->tx_bd_len_flags_type;
383 txbd->tx_bd_haddr = txr->data_mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400384 prod = NEXT_TX(prod);
385 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
386 memcpy(txbd, tx_push1, sizeof(*txbd));
387 prod = NEXT_TX(prod);
Michael Chan4419dbe2016-02-10 17:33:49 -0500388 tx_push->doorbell =
Michael Chanc0c050c2015-10-22 16:01:17 -0400389 cpu_to_le32(DB_KEY_TX_PUSH | DB_LONG_TX_PUSH | prod);
390 txr->tx_prod = prod;
391
Michael Chanb9a84602016-06-06 02:37:14 -0400392 tx_buf->is_push = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -0400393 netdev_tx_sent_queue(txq, skb->len);
Michael Chanb9a84602016-06-06 02:37:14 -0400394 wmb(); /* Sync is_push and byte queue before pushing data */
Michael Chanc0c050c2015-10-22 16:01:17 -0400395
Michael Chan4419dbe2016-02-10 17:33:49 -0500396 push_len = (length + sizeof(*tx_push) + 7) / 8;
397 if (push_len > 16) {
398 __iowrite64_copy(txr->tx_doorbell, tx_push_buf, 16);
Michael Chan9d137442016-09-05 01:57:35 -0400399 __iowrite32_copy(txr->tx_doorbell + 4, tx_push_buf + 1,
400 (push_len - 16) << 1);
Michael Chan4419dbe2016-02-10 17:33:49 -0500401 } else {
402 __iowrite64_copy(txr->tx_doorbell, tx_push_buf,
403 push_len);
404 }
Michael Chanc0c050c2015-10-22 16:01:17 -0400405
Michael Chanc0c050c2015-10-22 16:01:17 -0400406 goto tx_done;
407 }
408
409normal_tx:
410 if (length < BNXT_MIN_PKT_SIZE) {
411 pad = BNXT_MIN_PKT_SIZE - length;
412 if (skb_pad(skb, pad)) {
413 /* SKB already freed. */
414 tx_buf->skb = NULL;
415 return NETDEV_TX_OK;
416 }
417 length = BNXT_MIN_PKT_SIZE;
418 }
419
420 mapping = dma_map_single(&pdev->dev, skb->data, len, DMA_TO_DEVICE);
421
422 if (unlikely(dma_mapping_error(&pdev->dev, mapping))) {
423 dev_kfree_skb_any(skb);
424 tx_buf->skb = NULL;
425 return NETDEV_TX_OK;
426 }
427
428 dma_unmap_addr_set(tx_buf, mapping, mapping);
429 flags = (len << TX_BD_LEN_SHIFT) | TX_BD_TYPE_LONG_TX_BD |
430 ((last_frag + 2) << TX_BD_FLAGS_BD_CNT_SHIFT);
431
432 txbd->tx_bd_haddr = cpu_to_le64(mapping);
433
434 prod = NEXT_TX(prod);
435 txbd1 = (struct tx_bd_ext *)
436 &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
437
438 txbd1->tx_bd_hsize_lflags = 0;
439 if (skb_is_gso(skb)) {
440 u32 hdr_len;
441
442 if (skb->encapsulation)
443 hdr_len = skb_inner_network_offset(skb) +
444 skb_inner_network_header_len(skb) +
445 inner_tcp_hdrlen(skb);
446 else
447 hdr_len = skb_transport_offset(skb) +
448 tcp_hdrlen(skb);
449
450 txbd1->tx_bd_hsize_lflags = cpu_to_le32(TX_BD_FLAGS_LSO |
451 TX_BD_FLAGS_T_IPID |
452 (hdr_len << (TX_BD_HSIZE_SHIFT - 1)));
453 length = skb_shinfo(skb)->gso_size;
454 txbd1->tx_bd_mss = cpu_to_le32(length);
455 length += hdr_len;
456 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
457 txbd1->tx_bd_hsize_lflags =
458 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
459 txbd1->tx_bd_mss = 0;
460 }
461
462 length >>= 9;
463 flags |= bnxt_lhint_arr[length];
464 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
465
466 txbd1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
Sathya Perlaee5c7fb2017-07-24 12:34:28 -0400467 txbd1->tx_bd_cfa_action =
468 cpu_to_le32(cfa_action << TX_BD_CFA_ACTION_SHIFT);
Michael Chanc0c050c2015-10-22 16:01:17 -0400469 for (i = 0; i < last_frag; i++) {
470 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
471
472 prod = NEXT_TX(prod);
473 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
474
475 len = skb_frag_size(frag);
476 mapping = skb_frag_dma_map(&pdev->dev, frag, 0, len,
477 DMA_TO_DEVICE);
478
479 if (unlikely(dma_mapping_error(&pdev->dev, mapping)))
480 goto tx_dma_error;
481
482 tx_buf = &txr->tx_buf_ring[prod];
483 dma_unmap_addr_set(tx_buf, mapping, mapping);
484
485 txbd->tx_bd_haddr = cpu_to_le64(mapping);
486
487 flags = len << TX_BD_LEN_SHIFT;
488 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
489 }
490
491 flags &= ~TX_BD_LEN;
492 txbd->tx_bd_len_flags_type =
493 cpu_to_le32(((len + pad) << TX_BD_LEN_SHIFT) | flags |
494 TX_BD_FLAGS_PACKET_END);
495
496 netdev_tx_sent_queue(txq, skb->len);
497
498 /* Sync BD data before updating doorbell */
499 wmb();
500
501 prod = NEXT_TX(prod);
502 txr->tx_prod = prod;
503
Michael Chanffe40642017-05-30 20:03:00 -0400504 if (!skb->xmit_more || netif_xmit_stopped(txq))
Michael Chan4d172f22017-05-29 19:06:09 -0400505 bnxt_db_write(bp, txr->tx_doorbell, DB_KEY_TX | prod);
Michael Chanc0c050c2015-10-22 16:01:17 -0400506
507tx_done:
508
509 mmiowb();
510
511 if (unlikely(bnxt_tx_avail(bp, txr) <= MAX_SKB_FRAGS + 1)) {
Michael Chan4d172f22017-05-29 19:06:09 -0400512 if (skb->xmit_more && !tx_buf->is_push)
513 bnxt_db_write(bp, txr->tx_doorbell, DB_KEY_TX | prod);
514
Michael Chanc0c050c2015-10-22 16:01:17 -0400515 netif_tx_stop_queue(txq);
516
517 /* netif_tx_stop_queue() must be done before checking
518 * tx index in bnxt_tx_avail() below, because in
519 * bnxt_tx_int(), we update tx index before checking for
520 * netif_tx_queue_stopped().
521 */
522 smp_mb();
523 if (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)
524 netif_tx_wake_queue(txq);
525 }
526 return NETDEV_TX_OK;
527
528tx_dma_error:
529 last_frag = i;
530
531 /* start back at beginning and unmap skb */
532 prod = txr->tx_prod;
533 tx_buf = &txr->tx_buf_ring[prod];
534 tx_buf->skb = NULL;
535 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
536 skb_headlen(skb), PCI_DMA_TODEVICE);
537 prod = NEXT_TX(prod);
538
539 /* unmap remaining mapped pages */
540 for (i = 0; i < last_frag; i++) {
541 prod = NEXT_TX(prod);
542 tx_buf = &txr->tx_buf_ring[prod];
543 dma_unmap_page(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
544 skb_frag_size(&skb_shinfo(skb)->frags[i]),
545 PCI_DMA_TODEVICE);
546 }
547
548 dev_kfree_skb_any(skb);
549 return NETDEV_TX_OK;
550}
551
552static void bnxt_tx_int(struct bnxt *bp, struct bnxt_napi *bnapi, int nr_pkts)
553{
Michael Chanb6ab4b02016-01-02 23:44:59 -0500554 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chana960dec2017-02-06 16:55:39 -0500555 struct netdev_queue *txq = netdev_get_tx_queue(bp->dev, txr->txq_index);
Michael Chanc0c050c2015-10-22 16:01:17 -0400556 u16 cons = txr->tx_cons;
557 struct pci_dev *pdev = bp->pdev;
558 int i;
559 unsigned int tx_bytes = 0;
560
561 for (i = 0; i < nr_pkts; i++) {
562 struct bnxt_sw_tx_bd *tx_buf;
563 struct sk_buff *skb;
564 int j, last;
565
566 tx_buf = &txr->tx_buf_ring[cons];
567 cons = NEXT_TX(cons);
568 skb = tx_buf->skb;
569 tx_buf->skb = NULL;
570
571 if (tx_buf->is_push) {
572 tx_buf->is_push = 0;
573 goto next_tx_int;
574 }
575
576 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
577 skb_headlen(skb), PCI_DMA_TODEVICE);
578 last = tx_buf->nr_frags;
579
580 for (j = 0; j < last; j++) {
581 cons = NEXT_TX(cons);
582 tx_buf = &txr->tx_buf_ring[cons];
583 dma_unmap_page(
584 &pdev->dev,
585 dma_unmap_addr(tx_buf, mapping),
586 skb_frag_size(&skb_shinfo(skb)->frags[j]),
587 PCI_DMA_TODEVICE);
588 }
589
590next_tx_int:
591 cons = NEXT_TX(cons);
592
593 tx_bytes += skb->len;
594 dev_kfree_skb_any(skb);
595 }
596
597 netdev_tx_completed_queue(txq, nr_pkts, tx_bytes);
598 txr->tx_cons = cons;
599
600 /* Need to make the tx_cons update visible to bnxt_start_xmit()
601 * before checking for netif_tx_queue_stopped(). Without the
602 * memory barrier, there is a small possibility that bnxt_start_xmit()
603 * will miss it and cause the queue to be stopped forever.
604 */
605 smp_mb();
606
607 if (unlikely(netif_tx_queue_stopped(txq)) &&
608 (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
609 __netif_tx_lock(txq, smp_processor_id());
610 if (netif_tx_queue_stopped(txq) &&
611 bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh &&
612 txr->dev_state != BNXT_DEV_STATE_CLOSING)
613 netif_tx_wake_queue(txq);
614 __netif_tx_unlock(txq);
615 }
616}
617
Michael Chanc61fb992017-02-06 16:55:36 -0500618static struct page *__bnxt_alloc_rx_page(struct bnxt *bp, dma_addr_t *mapping,
619 gfp_t gfp)
620{
621 struct device *dev = &bp->pdev->dev;
622 struct page *page;
623
624 page = alloc_page(gfp);
625 if (!page)
626 return NULL;
627
Shannon Nelsonc519fe92017-05-09 18:30:12 -0700628 *mapping = dma_map_page_attrs(dev, page, 0, PAGE_SIZE, bp->rx_dir,
629 DMA_ATTR_WEAK_ORDERING);
Michael Chanc61fb992017-02-06 16:55:36 -0500630 if (dma_mapping_error(dev, *mapping)) {
631 __free_page(page);
632 return NULL;
633 }
634 *mapping += bp->rx_dma_offset;
635 return page;
636}
637
Michael Chanc0c050c2015-10-22 16:01:17 -0400638static inline u8 *__bnxt_alloc_rx_data(struct bnxt *bp, dma_addr_t *mapping,
639 gfp_t gfp)
640{
641 u8 *data;
642 struct pci_dev *pdev = bp->pdev;
643
644 data = kmalloc(bp->rx_buf_size, gfp);
645 if (!data)
646 return NULL;
647
Shannon Nelsonc519fe92017-05-09 18:30:12 -0700648 *mapping = dma_map_single_attrs(&pdev->dev, data + bp->rx_dma_offset,
649 bp->rx_buf_use_size, bp->rx_dir,
650 DMA_ATTR_WEAK_ORDERING);
Michael Chanc0c050c2015-10-22 16:01:17 -0400651
652 if (dma_mapping_error(&pdev->dev, *mapping)) {
653 kfree(data);
654 data = NULL;
655 }
656 return data;
657}
658
Michael Chan38413402017-02-06 16:55:43 -0500659int bnxt_alloc_rx_data(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
660 u16 prod, gfp_t gfp)
Michael Chanc0c050c2015-10-22 16:01:17 -0400661{
662 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
663 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[prod];
Michael Chanc0c050c2015-10-22 16:01:17 -0400664 dma_addr_t mapping;
665
Michael Chanc61fb992017-02-06 16:55:36 -0500666 if (BNXT_RX_PAGE_MODE(bp)) {
667 struct page *page = __bnxt_alloc_rx_page(bp, &mapping, gfp);
Michael Chanc0c050c2015-10-22 16:01:17 -0400668
Michael Chanc61fb992017-02-06 16:55:36 -0500669 if (!page)
670 return -ENOMEM;
671
672 rx_buf->data = page;
673 rx_buf->data_ptr = page_address(page) + bp->rx_offset;
674 } else {
675 u8 *data = __bnxt_alloc_rx_data(bp, &mapping, gfp);
676
677 if (!data)
678 return -ENOMEM;
679
680 rx_buf->data = data;
681 rx_buf->data_ptr = data + bp->rx_offset;
682 }
Michael Chan11cd1192017-02-06 16:55:33 -0500683 rx_buf->mapping = mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400684
685 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
Michael Chanc0c050c2015-10-22 16:01:17 -0400686 return 0;
687}
688
Michael Chanc6d30e82017-02-06 16:55:42 -0500689void bnxt_reuse_rx_data(struct bnxt_rx_ring_info *rxr, u16 cons, void *data)
Michael Chanc0c050c2015-10-22 16:01:17 -0400690{
691 u16 prod = rxr->rx_prod;
692 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
693 struct rx_bd *cons_bd, *prod_bd;
694
695 prod_rx_buf = &rxr->rx_buf_ring[prod];
696 cons_rx_buf = &rxr->rx_buf_ring[cons];
697
698 prod_rx_buf->data = data;
Michael Chan6bb19472017-02-06 16:55:32 -0500699 prod_rx_buf->data_ptr = cons_rx_buf->data_ptr;
Michael Chanc0c050c2015-10-22 16:01:17 -0400700
Michael Chan11cd1192017-02-06 16:55:33 -0500701 prod_rx_buf->mapping = cons_rx_buf->mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400702
703 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
704 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
705
706 prod_bd->rx_bd_haddr = cons_bd->rx_bd_haddr;
707}
708
709static inline u16 bnxt_find_next_agg_idx(struct bnxt_rx_ring_info *rxr, u16 idx)
710{
711 u16 next, max = rxr->rx_agg_bmap_size;
712
713 next = find_next_zero_bit(rxr->rx_agg_bmap, max, idx);
714 if (next >= max)
715 next = find_first_zero_bit(rxr->rx_agg_bmap, max);
716 return next;
717}
718
719static inline int bnxt_alloc_rx_page(struct bnxt *bp,
720 struct bnxt_rx_ring_info *rxr,
721 u16 prod, gfp_t gfp)
722{
723 struct rx_bd *rxbd =
724 &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
725 struct bnxt_sw_rx_agg_bd *rx_agg_buf;
726 struct pci_dev *pdev = bp->pdev;
727 struct page *page;
728 dma_addr_t mapping;
729 u16 sw_prod = rxr->rx_sw_agg_prod;
Michael Chan89d0a062016-04-25 02:30:51 -0400730 unsigned int offset = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -0400731
Michael Chan89d0a062016-04-25 02:30:51 -0400732 if (PAGE_SIZE > BNXT_RX_PAGE_SIZE) {
733 page = rxr->rx_page;
734 if (!page) {
735 page = alloc_page(gfp);
736 if (!page)
737 return -ENOMEM;
738 rxr->rx_page = page;
739 rxr->rx_page_offset = 0;
740 }
741 offset = rxr->rx_page_offset;
742 rxr->rx_page_offset += BNXT_RX_PAGE_SIZE;
743 if (rxr->rx_page_offset == PAGE_SIZE)
744 rxr->rx_page = NULL;
745 else
746 get_page(page);
747 } else {
748 page = alloc_page(gfp);
749 if (!page)
750 return -ENOMEM;
751 }
Michael Chanc0c050c2015-10-22 16:01:17 -0400752
Shannon Nelsonc519fe92017-05-09 18:30:12 -0700753 mapping = dma_map_page_attrs(&pdev->dev, page, offset,
754 BNXT_RX_PAGE_SIZE, PCI_DMA_FROMDEVICE,
755 DMA_ATTR_WEAK_ORDERING);
Michael Chanc0c050c2015-10-22 16:01:17 -0400756 if (dma_mapping_error(&pdev->dev, mapping)) {
757 __free_page(page);
758 return -EIO;
759 }
760
761 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
762 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
763
764 __set_bit(sw_prod, rxr->rx_agg_bmap);
765 rx_agg_buf = &rxr->rx_agg_ring[sw_prod];
766 rxr->rx_sw_agg_prod = NEXT_RX_AGG(sw_prod);
767
768 rx_agg_buf->page = page;
Michael Chan89d0a062016-04-25 02:30:51 -0400769 rx_agg_buf->offset = offset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400770 rx_agg_buf->mapping = mapping;
771 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
772 rxbd->rx_bd_opaque = sw_prod;
773 return 0;
774}
775
776static void bnxt_reuse_rx_agg_bufs(struct bnxt_napi *bnapi, u16 cp_cons,
777 u32 agg_bufs)
778{
779 struct bnxt *bp = bnapi->bp;
780 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500781 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400782 u16 prod = rxr->rx_agg_prod;
783 u16 sw_prod = rxr->rx_sw_agg_prod;
784 u32 i;
785
786 for (i = 0; i < agg_bufs; i++) {
787 u16 cons;
788 struct rx_agg_cmp *agg;
789 struct bnxt_sw_rx_agg_bd *cons_rx_buf, *prod_rx_buf;
790 struct rx_bd *prod_bd;
791 struct page *page;
792
793 agg = (struct rx_agg_cmp *)
794 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
795 cons = agg->rx_agg_cmp_opaque;
796 __clear_bit(cons, rxr->rx_agg_bmap);
797
798 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
799 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
800
801 __set_bit(sw_prod, rxr->rx_agg_bmap);
802 prod_rx_buf = &rxr->rx_agg_ring[sw_prod];
803 cons_rx_buf = &rxr->rx_agg_ring[cons];
804
805 /* It is possible for sw_prod to be equal to cons, so
806 * set cons_rx_buf->page to NULL first.
807 */
808 page = cons_rx_buf->page;
809 cons_rx_buf->page = NULL;
810 prod_rx_buf->page = page;
Michael Chan89d0a062016-04-25 02:30:51 -0400811 prod_rx_buf->offset = cons_rx_buf->offset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400812
813 prod_rx_buf->mapping = cons_rx_buf->mapping;
814
815 prod_bd = &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
816
817 prod_bd->rx_bd_haddr = cpu_to_le64(cons_rx_buf->mapping);
818 prod_bd->rx_bd_opaque = sw_prod;
819
820 prod = NEXT_RX_AGG(prod);
821 sw_prod = NEXT_RX_AGG(sw_prod);
822 cp_cons = NEXT_CMP(cp_cons);
823 }
824 rxr->rx_agg_prod = prod;
825 rxr->rx_sw_agg_prod = sw_prod;
826}
827
Michael Chanc61fb992017-02-06 16:55:36 -0500828static struct sk_buff *bnxt_rx_page_skb(struct bnxt *bp,
829 struct bnxt_rx_ring_info *rxr,
830 u16 cons, void *data, u8 *data_ptr,
831 dma_addr_t dma_addr,
832 unsigned int offset_and_len)
833{
834 unsigned int payload = offset_and_len >> 16;
835 unsigned int len = offset_and_len & 0xffff;
836 struct skb_frag_struct *frag;
837 struct page *page = data;
838 u16 prod = rxr->rx_prod;
839 struct sk_buff *skb;
840 int off, err;
841
842 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
843 if (unlikely(err)) {
844 bnxt_reuse_rx_data(rxr, cons, data);
845 return NULL;
846 }
847 dma_addr -= bp->rx_dma_offset;
Shannon Nelsonc519fe92017-05-09 18:30:12 -0700848 dma_unmap_page_attrs(&bp->pdev->dev, dma_addr, PAGE_SIZE, bp->rx_dir,
849 DMA_ATTR_WEAK_ORDERING);
Michael Chanc61fb992017-02-06 16:55:36 -0500850
851 if (unlikely(!payload))
852 payload = eth_get_headlen(data_ptr, len);
853
854 skb = napi_alloc_skb(&rxr->bnapi->napi, payload);
855 if (!skb) {
856 __free_page(page);
857 return NULL;
858 }
859
860 off = (void *)data_ptr - page_address(page);
861 skb_add_rx_frag(skb, 0, page, off, len, PAGE_SIZE);
862 memcpy(skb->data - NET_IP_ALIGN, data_ptr - NET_IP_ALIGN,
863 payload + NET_IP_ALIGN);
864
865 frag = &skb_shinfo(skb)->frags[0];
866 skb_frag_size_sub(frag, payload);
867 frag->page_offset += payload;
868 skb->data_len -= payload;
869 skb->tail += payload;
870
871 return skb;
872}
873
Michael Chanc0c050c2015-10-22 16:01:17 -0400874static struct sk_buff *bnxt_rx_skb(struct bnxt *bp,
875 struct bnxt_rx_ring_info *rxr, u16 cons,
Michael Chan6bb19472017-02-06 16:55:32 -0500876 void *data, u8 *data_ptr,
877 dma_addr_t dma_addr,
878 unsigned int offset_and_len)
Michael Chanc0c050c2015-10-22 16:01:17 -0400879{
Michael Chan6bb19472017-02-06 16:55:32 -0500880 u16 prod = rxr->rx_prod;
Michael Chanc0c050c2015-10-22 16:01:17 -0400881 struct sk_buff *skb;
Michael Chan6bb19472017-02-06 16:55:32 -0500882 int err;
Michael Chanc0c050c2015-10-22 16:01:17 -0400883
884 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
885 if (unlikely(err)) {
886 bnxt_reuse_rx_data(rxr, cons, data);
887 return NULL;
888 }
889
890 skb = build_skb(data, 0);
Shannon Nelsonc519fe92017-05-09 18:30:12 -0700891 dma_unmap_single_attrs(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
892 bp->rx_dir, DMA_ATTR_WEAK_ORDERING);
Michael Chanc0c050c2015-10-22 16:01:17 -0400893 if (!skb) {
894 kfree(data);
895 return NULL;
896 }
897
Michael Chanb3dba772017-02-06 16:55:35 -0500898 skb_reserve(skb, bp->rx_offset);
Michael Chan6bb19472017-02-06 16:55:32 -0500899 skb_put(skb, offset_and_len & 0xffff);
Michael Chanc0c050c2015-10-22 16:01:17 -0400900 return skb;
901}
902
903static struct sk_buff *bnxt_rx_pages(struct bnxt *bp, struct bnxt_napi *bnapi,
904 struct sk_buff *skb, u16 cp_cons,
905 u32 agg_bufs)
906{
907 struct pci_dev *pdev = bp->pdev;
908 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500909 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400910 u16 prod = rxr->rx_agg_prod;
911 u32 i;
912
913 for (i = 0; i < agg_bufs; i++) {
914 u16 cons, frag_len;
915 struct rx_agg_cmp *agg;
916 struct bnxt_sw_rx_agg_bd *cons_rx_buf;
917 struct page *page;
918 dma_addr_t mapping;
919
920 agg = (struct rx_agg_cmp *)
921 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
922 cons = agg->rx_agg_cmp_opaque;
923 frag_len = (le32_to_cpu(agg->rx_agg_cmp_len_flags_type) &
924 RX_AGG_CMP_LEN) >> RX_AGG_CMP_LEN_SHIFT;
925
926 cons_rx_buf = &rxr->rx_agg_ring[cons];
Michael Chan89d0a062016-04-25 02:30:51 -0400927 skb_fill_page_desc(skb, i, cons_rx_buf->page,
928 cons_rx_buf->offset, frag_len);
Michael Chanc0c050c2015-10-22 16:01:17 -0400929 __clear_bit(cons, rxr->rx_agg_bmap);
930
931 /* It is possible for bnxt_alloc_rx_page() to allocate
932 * a sw_prod index that equals the cons index, so we
933 * need to clear the cons entry now.
934 */
Michael Chan11cd1192017-02-06 16:55:33 -0500935 mapping = cons_rx_buf->mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400936 page = cons_rx_buf->page;
937 cons_rx_buf->page = NULL;
938
939 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_ATOMIC) != 0) {
940 struct skb_shared_info *shinfo;
941 unsigned int nr_frags;
942
943 shinfo = skb_shinfo(skb);
944 nr_frags = --shinfo->nr_frags;
945 __skb_frag_set_page(&shinfo->frags[nr_frags], NULL);
946
947 dev_kfree_skb(skb);
948
949 cons_rx_buf->page = page;
950
951 /* Update prod since possibly some pages have been
952 * allocated already.
953 */
954 rxr->rx_agg_prod = prod;
955 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs - i);
956 return NULL;
957 }
958
Shannon Nelsonc519fe92017-05-09 18:30:12 -0700959 dma_unmap_page_attrs(&pdev->dev, mapping, BNXT_RX_PAGE_SIZE,
960 PCI_DMA_FROMDEVICE,
961 DMA_ATTR_WEAK_ORDERING);
Michael Chanc0c050c2015-10-22 16:01:17 -0400962
963 skb->data_len += frag_len;
964 skb->len += frag_len;
965 skb->truesize += PAGE_SIZE;
966
967 prod = NEXT_RX_AGG(prod);
968 cp_cons = NEXT_CMP(cp_cons);
969 }
970 rxr->rx_agg_prod = prod;
971 return skb;
972}
973
974static int bnxt_agg_bufs_valid(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
975 u8 agg_bufs, u32 *raw_cons)
976{
977 u16 last;
978 struct rx_agg_cmp *agg;
979
980 *raw_cons = ADV_RAW_CMP(*raw_cons, agg_bufs);
981 last = RING_CMP(*raw_cons);
982 agg = (struct rx_agg_cmp *)
983 &cpr->cp_desc_ring[CP_RING(last)][CP_IDX(last)];
984 return RX_AGG_CMP_VALID(agg, *raw_cons);
985}
986
987static inline struct sk_buff *bnxt_copy_skb(struct bnxt_napi *bnapi, u8 *data,
988 unsigned int len,
989 dma_addr_t mapping)
990{
991 struct bnxt *bp = bnapi->bp;
992 struct pci_dev *pdev = bp->pdev;
993 struct sk_buff *skb;
994
995 skb = napi_alloc_skb(&bnapi->napi, len);
996 if (!skb)
997 return NULL;
998
Michael Chan745fc052017-02-06 16:55:34 -0500999 dma_sync_single_for_cpu(&pdev->dev, mapping, bp->rx_copy_thresh,
1000 bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -04001001
Michael Chan6bb19472017-02-06 16:55:32 -05001002 memcpy(skb->data - NET_IP_ALIGN, data - NET_IP_ALIGN,
1003 len + NET_IP_ALIGN);
Michael Chanc0c050c2015-10-22 16:01:17 -04001004
Michael Chan745fc052017-02-06 16:55:34 -05001005 dma_sync_single_for_device(&pdev->dev, mapping, bp->rx_copy_thresh,
1006 bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -04001007
1008 skb_put(skb, len);
1009 return skb;
1010}
1011
Michael Chanfa7e2812016-05-10 19:18:00 -04001012static int bnxt_discard_rx(struct bnxt *bp, struct bnxt_napi *bnapi,
1013 u32 *raw_cons, void *cmp)
1014{
1015 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1016 struct rx_cmp *rxcmp = cmp;
1017 u32 tmp_raw_cons = *raw_cons;
1018 u8 cmp_type, agg_bufs = 0;
1019
1020 cmp_type = RX_CMP_TYPE(rxcmp);
1021
1022 if (cmp_type == CMP_TYPE_RX_L2_CMP) {
1023 agg_bufs = (le32_to_cpu(rxcmp->rx_cmp_misc_v1) &
1024 RX_CMP_AGG_BUFS) >>
1025 RX_CMP_AGG_BUFS_SHIFT;
1026 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1027 struct rx_tpa_end_cmp *tpa_end = cmp;
1028
1029 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
1030 RX_TPA_END_CMP_AGG_BUFS) >>
1031 RX_TPA_END_CMP_AGG_BUFS_SHIFT;
1032 }
1033
1034 if (agg_bufs) {
1035 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
1036 return -EBUSY;
1037 }
1038 *raw_cons = tmp_raw_cons;
1039 return 0;
1040}
1041
Michael Chanc213eae2017-10-13 21:09:29 -04001042static void bnxt_queue_sp_work(struct bnxt *bp)
1043{
1044 if (BNXT_PF(bp))
1045 queue_work(bnxt_pf_wq, &bp->sp_task);
1046 else
1047 schedule_work(&bp->sp_task);
1048}
1049
1050static void bnxt_cancel_sp_work(struct bnxt *bp)
1051{
1052 if (BNXT_PF(bp))
1053 flush_workqueue(bnxt_pf_wq);
1054 else
1055 cancel_work_sync(&bp->sp_task);
1056}
1057
Michael Chanfa7e2812016-05-10 19:18:00 -04001058static void bnxt_sched_reset(struct bnxt *bp, struct bnxt_rx_ring_info *rxr)
1059{
1060 if (!rxr->bnapi->in_reset) {
1061 rxr->bnapi->in_reset = true;
1062 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
Michael Chanc213eae2017-10-13 21:09:29 -04001063 bnxt_queue_sp_work(bp);
Michael Chanfa7e2812016-05-10 19:18:00 -04001064 }
1065 rxr->rx_next_cons = 0xffff;
1066}
1067
Michael Chanc0c050c2015-10-22 16:01:17 -04001068static void bnxt_tpa_start(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
1069 struct rx_tpa_start_cmp *tpa_start,
1070 struct rx_tpa_start_cmp_ext *tpa_start1)
1071{
1072 u8 agg_id = TPA_START_AGG_ID(tpa_start);
1073 u16 cons, prod;
1074 struct bnxt_tpa_info *tpa_info;
1075 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
1076 struct rx_bd *prod_bd;
1077 dma_addr_t mapping;
1078
1079 cons = tpa_start->rx_tpa_start_cmp_opaque;
1080 prod = rxr->rx_prod;
1081 cons_rx_buf = &rxr->rx_buf_ring[cons];
1082 prod_rx_buf = &rxr->rx_buf_ring[prod];
1083 tpa_info = &rxr->rx_tpa[agg_id];
1084
Michael Chanfa7e2812016-05-10 19:18:00 -04001085 if (unlikely(cons != rxr->rx_next_cons)) {
1086 bnxt_sched_reset(bp, rxr);
1087 return;
1088 }
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04001089 /* Store cfa_code in tpa_info to use in tpa_end
1090 * completion processing.
1091 */
1092 tpa_info->cfa_code = TPA_START_CFA_CODE(tpa_start1);
Michael Chanc0c050c2015-10-22 16:01:17 -04001093 prod_rx_buf->data = tpa_info->data;
Michael Chan6bb19472017-02-06 16:55:32 -05001094 prod_rx_buf->data_ptr = tpa_info->data_ptr;
Michael Chanc0c050c2015-10-22 16:01:17 -04001095
1096 mapping = tpa_info->mapping;
Michael Chan11cd1192017-02-06 16:55:33 -05001097 prod_rx_buf->mapping = mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -04001098
1099 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
1100
1101 prod_bd->rx_bd_haddr = cpu_to_le64(mapping);
1102
1103 tpa_info->data = cons_rx_buf->data;
Michael Chan6bb19472017-02-06 16:55:32 -05001104 tpa_info->data_ptr = cons_rx_buf->data_ptr;
Michael Chanc0c050c2015-10-22 16:01:17 -04001105 cons_rx_buf->data = NULL;
Michael Chan11cd1192017-02-06 16:55:33 -05001106 tpa_info->mapping = cons_rx_buf->mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -04001107
1108 tpa_info->len =
1109 le32_to_cpu(tpa_start->rx_tpa_start_cmp_len_flags_type) >>
1110 RX_TPA_START_CMP_LEN_SHIFT;
1111 if (likely(TPA_START_HASH_VALID(tpa_start))) {
1112 u32 hash_type = TPA_START_HASH_TYPE(tpa_start);
1113
1114 tpa_info->hash_type = PKT_HASH_TYPE_L4;
1115 tpa_info->gso_type = SKB_GSO_TCPV4;
1116 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
1117 if (hash_type == 3)
1118 tpa_info->gso_type = SKB_GSO_TCPV6;
1119 tpa_info->rss_hash =
1120 le32_to_cpu(tpa_start->rx_tpa_start_cmp_rss_hash);
1121 } else {
1122 tpa_info->hash_type = PKT_HASH_TYPE_NONE;
1123 tpa_info->gso_type = 0;
1124 if (netif_msg_rx_err(bp))
1125 netdev_warn(bp->dev, "TPA packet without valid hash\n");
1126 }
1127 tpa_info->flags2 = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_flags2);
1128 tpa_info->metadata = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_metadata);
Michael Chan94758f82016-06-13 02:25:35 -04001129 tpa_info->hdr_info = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_hdr_info);
Michael Chanc0c050c2015-10-22 16:01:17 -04001130
1131 rxr->rx_prod = NEXT_RX(prod);
1132 cons = NEXT_RX(cons);
Michael Chan376a5b82016-05-10 19:17:59 -04001133 rxr->rx_next_cons = NEXT_RX(cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04001134 cons_rx_buf = &rxr->rx_buf_ring[cons];
1135
1136 bnxt_reuse_rx_data(rxr, cons, cons_rx_buf->data);
1137 rxr->rx_prod = NEXT_RX(rxr->rx_prod);
1138 cons_rx_buf->data = NULL;
1139}
1140
1141static void bnxt_abort_tpa(struct bnxt *bp, struct bnxt_napi *bnapi,
1142 u16 cp_cons, u32 agg_bufs)
1143{
1144 if (agg_bufs)
1145 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
1146}
1147
Michael Chan94758f82016-06-13 02:25:35 -04001148static struct sk_buff *bnxt_gro_func_5731x(struct bnxt_tpa_info *tpa_info,
1149 int payload_off, int tcp_ts,
1150 struct sk_buff *skb)
1151{
1152#ifdef CONFIG_INET
1153 struct tcphdr *th;
1154 int len, nw_off;
1155 u16 outer_ip_off, inner_ip_off, inner_mac_off;
1156 u32 hdr_info = tpa_info->hdr_info;
1157 bool loopback = false;
1158
1159 inner_ip_off = BNXT_TPA_INNER_L3_OFF(hdr_info);
1160 inner_mac_off = BNXT_TPA_INNER_L2_OFF(hdr_info);
1161 outer_ip_off = BNXT_TPA_OUTER_L3_OFF(hdr_info);
1162
1163 /* If the packet is an internal loopback packet, the offsets will
1164 * have an extra 4 bytes.
1165 */
1166 if (inner_mac_off == 4) {
1167 loopback = true;
1168 } else if (inner_mac_off > 4) {
1169 __be16 proto = *((__be16 *)(skb->data + inner_ip_off -
1170 ETH_HLEN - 2));
1171
1172 /* We only support inner iPv4/ipv6. If we don't see the
1173 * correct protocol ID, it must be a loopback packet where
1174 * the offsets are off by 4.
1175 */
Dan Carpenter09a76362016-07-07 11:23:09 +03001176 if (proto != htons(ETH_P_IP) && proto != htons(ETH_P_IPV6))
Michael Chan94758f82016-06-13 02:25:35 -04001177 loopback = true;
1178 }
1179 if (loopback) {
1180 /* internal loopback packet, subtract all offsets by 4 */
1181 inner_ip_off -= 4;
1182 inner_mac_off -= 4;
1183 outer_ip_off -= 4;
1184 }
1185
1186 nw_off = inner_ip_off - ETH_HLEN;
1187 skb_set_network_header(skb, nw_off);
1188 if (tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_IP_TYPE) {
1189 struct ipv6hdr *iph = ipv6_hdr(skb);
1190
1191 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
1192 len = skb->len - skb_transport_offset(skb);
1193 th = tcp_hdr(skb);
1194 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
1195 } else {
1196 struct iphdr *iph = ip_hdr(skb);
1197
1198 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
1199 len = skb->len - skb_transport_offset(skb);
1200 th = tcp_hdr(skb);
1201 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
1202 }
1203
1204 if (inner_mac_off) { /* tunnel */
1205 struct udphdr *uh = NULL;
1206 __be16 proto = *((__be16 *)(skb->data + outer_ip_off -
1207 ETH_HLEN - 2));
1208
1209 if (proto == htons(ETH_P_IP)) {
1210 struct iphdr *iph = (struct iphdr *)skb->data;
1211
1212 if (iph->protocol == IPPROTO_UDP)
1213 uh = (struct udphdr *)(iph + 1);
1214 } else {
1215 struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
1216
1217 if (iph->nexthdr == IPPROTO_UDP)
1218 uh = (struct udphdr *)(iph + 1);
1219 }
1220 if (uh) {
1221 if (uh->check)
1222 skb_shinfo(skb)->gso_type |=
1223 SKB_GSO_UDP_TUNNEL_CSUM;
1224 else
1225 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
1226 }
1227 }
1228#endif
1229 return skb;
1230}
1231
Michael Chanc0c050c2015-10-22 16:01:17 -04001232#define BNXT_IPV4_HDR_SIZE (sizeof(struct iphdr) + sizeof(struct tcphdr))
1233#define BNXT_IPV6_HDR_SIZE (sizeof(struct ipv6hdr) + sizeof(struct tcphdr))
1234
Michael Chan309369c2016-06-13 02:25:34 -04001235static struct sk_buff *bnxt_gro_func_5730x(struct bnxt_tpa_info *tpa_info,
1236 int payload_off, int tcp_ts,
Michael Chanc0c050c2015-10-22 16:01:17 -04001237 struct sk_buff *skb)
1238{
Michael Chand1611c32015-10-25 22:27:57 -04001239#ifdef CONFIG_INET
Michael Chanc0c050c2015-10-22 16:01:17 -04001240 struct tcphdr *th;
Michael Chan719ca812017-01-17 22:07:19 -05001241 int len, nw_off, tcp_opt_len = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04001242
Michael Chan309369c2016-06-13 02:25:34 -04001243 if (tcp_ts)
Michael Chanc0c050c2015-10-22 16:01:17 -04001244 tcp_opt_len = 12;
1245
Michael Chanc0c050c2015-10-22 16:01:17 -04001246 if (tpa_info->gso_type == SKB_GSO_TCPV4) {
1247 struct iphdr *iph;
1248
1249 nw_off = payload_off - BNXT_IPV4_HDR_SIZE - tcp_opt_len -
1250 ETH_HLEN;
1251 skb_set_network_header(skb, nw_off);
1252 iph = ip_hdr(skb);
1253 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
1254 len = skb->len - skb_transport_offset(skb);
1255 th = tcp_hdr(skb);
1256 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
1257 } else if (tpa_info->gso_type == SKB_GSO_TCPV6) {
1258 struct ipv6hdr *iph;
1259
1260 nw_off = payload_off - BNXT_IPV6_HDR_SIZE - tcp_opt_len -
1261 ETH_HLEN;
1262 skb_set_network_header(skb, nw_off);
1263 iph = ipv6_hdr(skb);
1264 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
1265 len = skb->len - skb_transport_offset(skb);
1266 th = tcp_hdr(skb);
1267 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
1268 } else {
1269 dev_kfree_skb_any(skb);
1270 return NULL;
1271 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001272
1273 if (nw_off) { /* tunnel */
1274 struct udphdr *uh = NULL;
1275
1276 if (skb->protocol == htons(ETH_P_IP)) {
1277 struct iphdr *iph = (struct iphdr *)skb->data;
1278
1279 if (iph->protocol == IPPROTO_UDP)
1280 uh = (struct udphdr *)(iph + 1);
1281 } else {
1282 struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
1283
1284 if (iph->nexthdr == IPPROTO_UDP)
1285 uh = (struct udphdr *)(iph + 1);
1286 }
1287 if (uh) {
1288 if (uh->check)
1289 skb_shinfo(skb)->gso_type |=
1290 SKB_GSO_UDP_TUNNEL_CSUM;
1291 else
1292 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
1293 }
1294 }
1295#endif
1296 return skb;
1297}
1298
Michael Chan309369c2016-06-13 02:25:34 -04001299static inline struct sk_buff *bnxt_gro_skb(struct bnxt *bp,
1300 struct bnxt_tpa_info *tpa_info,
1301 struct rx_tpa_end_cmp *tpa_end,
1302 struct rx_tpa_end_cmp_ext *tpa_end1,
1303 struct sk_buff *skb)
1304{
1305#ifdef CONFIG_INET
1306 int payload_off;
1307 u16 segs;
1308
1309 segs = TPA_END_TPA_SEGS(tpa_end);
1310 if (segs == 1)
1311 return skb;
1312
1313 NAPI_GRO_CB(skb)->count = segs;
1314 skb_shinfo(skb)->gso_size =
1315 le32_to_cpu(tpa_end1->rx_tpa_end_cmp_seg_len);
1316 skb_shinfo(skb)->gso_type = tpa_info->gso_type;
1317 payload_off = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
1318 RX_TPA_END_CMP_PAYLOAD_OFFSET) >>
1319 RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT;
1320 skb = bp->gro_func(tpa_info, payload_off, TPA_END_GRO_TS(tpa_end), skb);
Michael Chan59109062016-12-29 12:13:35 -05001321 if (likely(skb))
1322 tcp_gro_complete(skb);
Michael Chan309369c2016-06-13 02:25:34 -04001323#endif
1324 return skb;
1325}
1326
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04001327/* Given the cfa_code of a received packet determine which
1328 * netdev (vf-rep or PF) the packet is destined to.
1329 */
1330static struct net_device *bnxt_get_pkt_dev(struct bnxt *bp, u16 cfa_code)
1331{
1332 struct net_device *dev = bnxt_get_vf_rep(bp, cfa_code);
1333
1334 /* if vf-rep dev is NULL, the must belongs to the PF */
1335 return dev ? dev : bp->dev;
1336}
1337
Michael Chanc0c050c2015-10-22 16:01:17 -04001338static inline struct sk_buff *bnxt_tpa_end(struct bnxt *bp,
1339 struct bnxt_napi *bnapi,
1340 u32 *raw_cons,
1341 struct rx_tpa_end_cmp *tpa_end,
1342 struct rx_tpa_end_cmp_ext *tpa_end1,
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001343 u8 *event)
Michael Chanc0c050c2015-10-22 16:01:17 -04001344{
1345 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -05001346 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001347 u8 agg_id = TPA_END_AGG_ID(tpa_end);
Michael Chan6bb19472017-02-06 16:55:32 -05001348 u8 *data_ptr, agg_bufs;
Michael Chanc0c050c2015-10-22 16:01:17 -04001349 u16 cp_cons = RING_CMP(*raw_cons);
1350 unsigned int len;
1351 struct bnxt_tpa_info *tpa_info;
1352 dma_addr_t mapping;
1353 struct sk_buff *skb;
Michael Chan6bb19472017-02-06 16:55:32 -05001354 void *data;
Michael Chanc0c050c2015-10-22 16:01:17 -04001355
Michael Chanfa7e2812016-05-10 19:18:00 -04001356 if (unlikely(bnapi->in_reset)) {
1357 int rc = bnxt_discard_rx(bp, bnapi, raw_cons, tpa_end);
1358
1359 if (rc < 0)
1360 return ERR_PTR(-EBUSY);
1361 return NULL;
1362 }
1363
Michael Chanc0c050c2015-10-22 16:01:17 -04001364 tpa_info = &rxr->rx_tpa[agg_id];
1365 data = tpa_info->data;
Michael Chan6bb19472017-02-06 16:55:32 -05001366 data_ptr = tpa_info->data_ptr;
1367 prefetch(data_ptr);
Michael Chanc0c050c2015-10-22 16:01:17 -04001368 len = tpa_info->len;
1369 mapping = tpa_info->mapping;
1370
1371 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
1372 RX_TPA_END_CMP_AGG_BUFS) >> RX_TPA_END_CMP_AGG_BUFS_SHIFT;
1373
1374 if (agg_bufs) {
1375 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, raw_cons))
1376 return ERR_PTR(-EBUSY);
1377
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001378 *event |= BNXT_AGG_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001379 cp_cons = NEXT_CMP(cp_cons);
1380 }
1381
Michael Chan69c149e2017-06-23 14:01:00 -04001382 if (unlikely(agg_bufs > MAX_SKB_FRAGS || TPA_END_ERRORS(tpa_end1))) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001383 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
Michael Chan69c149e2017-06-23 14:01:00 -04001384 if (agg_bufs > MAX_SKB_FRAGS)
1385 netdev_warn(bp->dev, "TPA frags %d exceeded MAX_SKB_FRAGS %d\n",
1386 agg_bufs, (int)MAX_SKB_FRAGS);
Michael Chanc0c050c2015-10-22 16:01:17 -04001387 return NULL;
1388 }
1389
1390 if (len <= bp->rx_copy_thresh) {
Michael Chan6bb19472017-02-06 16:55:32 -05001391 skb = bnxt_copy_skb(bnapi, data_ptr, len, mapping);
Michael Chanc0c050c2015-10-22 16:01:17 -04001392 if (!skb) {
1393 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1394 return NULL;
1395 }
1396 } else {
1397 u8 *new_data;
1398 dma_addr_t new_mapping;
1399
1400 new_data = __bnxt_alloc_rx_data(bp, &new_mapping, GFP_ATOMIC);
1401 if (!new_data) {
1402 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1403 return NULL;
1404 }
1405
1406 tpa_info->data = new_data;
Michael Chanb3dba772017-02-06 16:55:35 -05001407 tpa_info->data_ptr = new_data + bp->rx_offset;
Michael Chanc0c050c2015-10-22 16:01:17 -04001408 tpa_info->mapping = new_mapping;
1409
1410 skb = build_skb(data, 0);
Shannon Nelsonc519fe92017-05-09 18:30:12 -07001411 dma_unmap_single_attrs(&bp->pdev->dev, mapping,
1412 bp->rx_buf_use_size, bp->rx_dir,
1413 DMA_ATTR_WEAK_ORDERING);
Michael Chanc0c050c2015-10-22 16:01:17 -04001414
1415 if (!skb) {
1416 kfree(data);
1417 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1418 return NULL;
1419 }
Michael Chanb3dba772017-02-06 16:55:35 -05001420 skb_reserve(skb, bp->rx_offset);
Michael Chanc0c050c2015-10-22 16:01:17 -04001421 skb_put(skb, len);
1422 }
1423
1424 if (agg_bufs) {
1425 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1426 if (!skb) {
1427 /* Page reuse already handled by bnxt_rx_pages(). */
1428 return NULL;
1429 }
1430 }
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04001431
1432 skb->protocol =
1433 eth_type_trans(skb, bnxt_get_pkt_dev(bp, tpa_info->cfa_code));
Michael Chanc0c050c2015-10-22 16:01:17 -04001434
1435 if (tpa_info->hash_type != PKT_HASH_TYPE_NONE)
1436 skb_set_hash(skb, tpa_info->rss_hash, tpa_info->hash_type);
1437
Michael Chan8852ddb2016-06-06 02:37:16 -04001438 if ((tpa_info->flags2 & RX_CMP_FLAGS2_META_FORMAT_VLAN) &&
1439 (skb->dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001440 u16 vlan_proto = tpa_info->metadata >>
1441 RX_CMP_FLAGS2_METADATA_TPID_SFT;
Michael Chaned7bc602018-03-09 23:46:06 -05001442 u16 vtag = tpa_info->metadata & RX_CMP_FLAGS2_METADATA_TCI_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04001443
Michael Chan8852ddb2016-06-06 02:37:16 -04001444 __vlan_hwaccel_put_tag(skb, htons(vlan_proto), vtag);
Michael Chanc0c050c2015-10-22 16:01:17 -04001445 }
1446
1447 skb_checksum_none_assert(skb);
1448 if (likely(tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_L4_CS_CALC)) {
1449 skb->ip_summed = CHECKSUM_UNNECESSARY;
1450 skb->csum_level =
1451 (tpa_info->flags2 & RX_CMP_FLAGS2_T_L4_CS_CALC) >> 3;
1452 }
1453
1454 if (TPA_END_GRO(tpa_end))
Michael Chan309369c2016-06-13 02:25:34 -04001455 skb = bnxt_gro_skb(bp, tpa_info, tpa_end, tpa_end1, skb);
Michael Chanc0c050c2015-10-22 16:01:17 -04001456
1457 return skb;
1458}
1459
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04001460static void bnxt_deliver_skb(struct bnxt *bp, struct bnxt_napi *bnapi,
1461 struct sk_buff *skb)
1462{
1463 if (skb->dev != bp->dev) {
1464 /* this packet belongs to a vf-rep */
1465 bnxt_vf_rep_rx(bp, skb);
1466 return;
1467 }
1468 skb_record_rx_queue(skb, bnapi->index);
1469 napi_gro_receive(&bnapi->napi, skb);
1470}
1471
Michael Chanc0c050c2015-10-22 16:01:17 -04001472/* returns the following:
1473 * 1 - 1 packet successfully received
1474 * 0 - successful TPA_START, packet not completed yet
1475 * -EBUSY - completion ring does not have all the agg buffers yet
1476 * -ENOMEM - packet aborted due to out of memory
1477 * -EIO - packet aborted due to hw error indicated in BD
1478 */
1479static int bnxt_rx_pkt(struct bnxt *bp, struct bnxt_napi *bnapi, u32 *raw_cons,
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001480 u8 *event)
Michael Chanc0c050c2015-10-22 16:01:17 -04001481{
1482 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -05001483 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001484 struct net_device *dev = bp->dev;
1485 struct rx_cmp *rxcmp;
1486 struct rx_cmp_ext *rxcmp1;
1487 u32 tmp_raw_cons = *raw_cons;
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04001488 u16 cfa_code, cons, prod, cp_cons = RING_CMP(tmp_raw_cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04001489 struct bnxt_sw_rx_bd *rx_buf;
1490 unsigned int len;
Michael Chan6bb19472017-02-06 16:55:32 -05001491 u8 *data_ptr, agg_bufs, cmp_type;
Michael Chanc0c050c2015-10-22 16:01:17 -04001492 dma_addr_t dma_addr;
1493 struct sk_buff *skb;
Michael Chan6bb19472017-02-06 16:55:32 -05001494 void *data;
Michael Chanc0c050c2015-10-22 16:01:17 -04001495 int rc = 0;
Michael Chanc61fb992017-02-06 16:55:36 -05001496 u32 misc;
Michael Chanc0c050c2015-10-22 16:01:17 -04001497
1498 rxcmp = (struct rx_cmp *)
1499 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1500
1501 tmp_raw_cons = NEXT_RAW_CMP(tmp_raw_cons);
1502 cp_cons = RING_CMP(tmp_raw_cons);
1503 rxcmp1 = (struct rx_cmp_ext *)
1504 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1505
1506 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1507 return -EBUSY;
1508
1509 cmp_type = RX_CMP_TYPE(rxcmp);
1510
1511 prod = rxr->rx_prod;
1512
1513 if (cmp_type == CMP_TYPE_RX_L2_TPA_START_CMP) {
1514 bnxt_tpa_start(bp, rxr, (struct rx_tpa_start_cmp *)rxcmp,
1515 (struct rx_tpa_start_cmp_ext *)rxcmp1);
1516
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001517 *event |= BNXT_RX_EVENT;
Colin Ian Kinge7e70fa2018-01-16 10:22:50 +00001518 goto next_rx_no_prod_no_len;
Michael Chanc0c050c2015-10-22 16:01:17 -04001519
1520 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1521 skb = bnxt_tpa_end(bp, bnapi, &tmp_raw_cons,
1522 (struct rx_tpa_end_cmp *)rxcmp,
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001523 (struct rx_tpa_end_cmp_ext *)rxcmp1, event);
Michael Chanc0c050c2015-10-22 16:01:17 -04001524
Tobias Klauser1fac4b22017-09-26 15:12:26 +02001525 if (IS_ERR(skb))
Michael Chanc0c050c2015-10-22 16:01:17 -04001526 return -EBUSY;
1527
1528 rc = -ENOMEM;
1529 if (likely(skb)) {
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04001530 bnxt_deliver_skb(bp, bnapi, skb);
Michael Chanc0c050c2015-10-22 16:01:17 -04001531 rc = 1;
1532 }
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001533 *event |= BNXT_RX_EVENT;
Colin Ian Kinge7e70fa2018-01-16 10:22:50 +00001534 goto next_rx_no_prod_no_len;
Michael Chanc0c050c2015-10-22 16:01:17 -04001535 }
1536
1537 cons = rxcmp->rx_cmp_opaque;
1538 rx_buf = &rxr->rx_buf_ring[cons];
1539 data = rx_buf->data;
Michael Chan6bb19472017-02-06 16:55:32 -05001540 data_ptr = rx_buf->data_ptr;
Michael Chanfa7e2812016-05-10 19:18:00 -04001541 if (unlikely(cons != rxr->rx_next_cons)) {
1542 int rc1 = bnxt_discard_rx(bp, bnapi, raw_cons, rxcmp);
1543
1544 bnxt_sched_reset(bp, rxr);
1545 return rc1;
1546 }
Michael Chan6bb19472017-02-06 16:55:32 -05001547 prefetch(data_ptr);
Michael Chanc0c050c2015-10-22 16:01:17 -04001548
Michael Chanc61fb992017-02-06 16:55:36 -05001549 misc = le32_to_cpu(rxcmp->rx_cmp_misc_v1);
1550 agg_bufs = (misc & RX_CMP_AGG_BUFS) >> RX_CMP_AGG_BUFS_SHIFT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001551
1552 if (agg_bufs) {
1553 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
1554 return -EBUSY;
1555
1556 cp_cons = NEXT_CMP(cp_cons);
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001557 *event |= BNXT_AGG_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001558 }
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001559 *event |= BNXT_RX_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001560
1561 rx_buf->data = NULL;
1562 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L2_ERRORS) {
1563 bnxt_reuse_rx_data(rxr, cons, data);
1564 if (agg_bufs)
1565 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
1566
1567 rc = -EIO;
1568 goto next_rx;
1569 }
1570
1571 len = le32_to_cpu(rxcmp->rx_cmp_len_flags_type) >> RX_CMP_LEN_SHIFT;
Michael Chan11cd1192017-02-06 16:55:33 -05001572 dma_addr = rx_buf->mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -04001573
Michael Chanc6d30e82017-02-06 16:55:42 -05001574 if (bnxt_rx_xdp(bp, rxr, cons, data, &data_ptr, &len, event)) {
1575 rc = 1;
1576 goto next_rx;
1577 }
1578
Michael Chanc0c050c2015-10-22 16:01:17 -04001579 if (len <= bp->rx_copy_thresh) {
Michael Chan6bb19472017-02-06 16:55:32 -05001580 skb = bnxt_copy_skb(bnapi, data_ptr, len, dma_addr);
Michael Chanc0c050c2015-10-22 16:01:17 -04001581 bnxt_reuse_rx_data(rxr, cons, data);
1582 if (!skb) {
1583 rc = -ENOMEM;
1584 goto next_rx;
1585 }
1586 } else {
Michael Chanc61fb992017-02-06 16:55:36 -05001587 u32 payload;
1588
Michael Chanc6d30e82017-02-06 16:55:42 -05001589 if (rx_buf->data_ptr == data_ptr)
1590 payload = misc & RX_CMP_PAYLOAD_OFFSET;
1591 else
1592 payload = 0;
Michael Chan6bb19472017-02-06 16:55:32 -05001593 skb = bp->rx_skb_func(bp, rxr, cons, data, data_ptr, dma_addr,
Michael Chanc61fb992017-02-06 16:55:36 -05001594 payload | len);
Michael Chanc0c050c2015-10-22 16:01:17 -04001595 if (!skb) {
1596 rc = -ENOMEM;
1597 goto next_rx;
1598 }
1599 }
1600
1601 if (agg_bufs) {
1602 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1603 if (!skb) {
1604 rc = -ENOMEM;
1605 goto next_rx;
1606 }
1607 }
1608
1609 if (RX_CMP_HASH_VALID(rxcmp)) {
1610 u32 hash_type = RX_CMP_HASH_TYPE(rxcmp);
1611 enum pkt_hash_types type = PKT_HASH_TYPE_L4;
1612
1613 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
1614 if (hash_type != 1 && hash_type != 3)
1615 type = PKT_HASH_TYPE_L3;
1616 skb_set_hash(skb, le32_to_cpu(rxcmp->rx_cmp_rss_hash), type);
1617 }
1618
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04001619 cfa_code = RX_CMP_CFA_CODE(rxcmp1);
1620 skb->protocol = eth_type_trans(skb, bnxt_get_pkt_dev(bp, cfa_code));
Michael Chanc0c050c2015-10-22 16:01:17 -04001621
Michael Chan8852ddb2016-06-06 02:37:16 -04001622 if ((rxcmp1->rx_cmp_flags2 &
1623 cpu_to_le32(RX_CMP_FLAGS2_META_FORMAT_VLAN)) &&
1624 (skb->dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001625 u32 meta_data = le32_to_cpu(rxcmp1->rx_cmp_meta_data);
Michael Chaned7bc602018-03-09 23:46:06 -05001626 u16 vtag = meta_data & RX_CMP_FLAGS2_METADATA_TCI_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04001627 u16 vlan_proto = meta_data >> RX_CMP_FLAGS2_METADATA_TPID_SFT;
1628
Michael Chan8852ddb2016-06-06 02:37:16 -04001629 __vlan_hwaccel_put_tag(skb, htons(vlan_proto), vtag);
Michael Chanc0c050c2015-10-22 16:01:17 -04001630 }
1631
1632 skb_checksum_none_assert(skb);
1633 if (RX_CMP_L4_CS_OK(rxcmp1)) {
1634 if (dev->features & NETIF_F_RXCSUM) {
1635 skb->ip_summed = CHECKSUM_UNNECESSARY;
1636 skb->csum_level = RX_CMP_ENCAP(rxcmp1);
1637 }
1638 } else {
Satish Baddipadige665e3502015-12-27 18:19:21 -05001639 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L4_CS_ERR_BITS) {
1640 if (dev->features & NETIF_F_RXCSUM)
1641 cpr->rx_l4_csum_errors++;
1642 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001643 }
1644
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04001645 bnxt_deliver_skb(bp, bnapi, skb);
Michael Chanc0c050c2015-10-22 16:01:17 -04001646 rc = 1;
1647
1648next_rx:
1649 rxr->rx_prod = NEXT_RX(prod);
Michael Chan376a5b82016-05-10 19:17:59 -04001650 rxr->rx_next_cons = NEXT_RX(cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04001651
Andy Gospodarek6a8788f2018-01-09 16:06:20 -05001652 cpr->rx_packets += 1;
1653 cpr->rx_bytes += len;
Colin Ian Kinge7e70fa2018-01-16 10:22:50 +00001654
1655next_rx_no_prod_no_len:
Michael Chanc0c050c2015-10-22 16:01:17 -04001656 *raw_cons = tmp_raw_cons;
1657
1658 return rc;
1659}
1660
Michael Chan2270bc52017-06-23 14:01:01 -04001661/* In netpoll mode, if we are using a combined completion ring, we need to
1662 * discard the rx packets and recycle the buffers.
1663 */
1664static int bnxt_force_rx_discard(struct bnxt *bp, struct bnxt_napi *bnapi,
1665 u32 *raw_cons, u8 *event)
1666{
1667 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1668 u32 tmp_raw_cons = *raw_cons;
1669 struct rx_cmp_ext *rxcmp1;
1670 struct rx_cmp *rxcmp;
1671 u16 cp_cons;
1672 u8 cmp_type;
1673
1674 cp_cons = RING_CMP(tmp_raw_cons);
1675 rxcmp = (struct rx_cmp *)
1676 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1677
1678 tmp_raw_cons = NEXT_RAW_CMP(tmp_raw_cons);
1679 cp_cons = RING_CMP(tmp_raw_cons);
1680 rxcmp1 = (struct rx_cmp_ext *)
1681 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1682
1683 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1684 return -EBUSY;
1685
1686 cmp_type = RX_CMP_TYPE(rxcmp);
1687 if (cmp_type == CMP_TYPE_RX_L2_CMP) {
1688 rxcmp1->rx_cmp_cfa_code_errors_v2 |=
1689 cpu_to_le32(RX_CMPL_ERRORS_CRC_ERROR);
1690 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1691 struct rx_tpa_end_cmp_ext *tpa_end1;
1692
1693 tpa_end1 = (struct rx_tpa_end_cmp_ext *)rxcmp1;
1694 tpa_end1->rx_tpa_end_cmp_errors_v2 |=
1695 cpu_to_le32(RX_TPA_END_CMP_ERRORS);
1696 }
1697 return bnxt_rx_pkt(bp, bnapi, raw_cons, event);
1698}
1699
Michael Chan4bb13ab2016-04-05 14:09:01 -04001700#define BNXT_GET_EVENT_PORT(data) \
Michael Chan87c374d2016-12-02 21:17:16 -05001701 ((data) & \
1702 ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_PORT_ID_MASK)
Michael Chan4bb13ab2016-04-05 14:09:01 -04001703
Michael Chanc0c050c2015-10-22 16:01:17 -04001704static int bnxt_async_event_process(struct bnxt *bp,
1705 struct hwrm_async_event_cmpl *cmpl)
1706{
1707 u16 event_id = le16_to_cpu(cmpl->event_id);
1708
1709 /* TODO CHIMP_FW: Define event id's for link change, error etc */
1710 switch (event_id) {
Michael Chan87c374d2016-12-02 21:17:16 -05001711 case ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE: {
Michael Chan8cbde112016-04-11 04:11:14 -04001712 u32 data1 = le32_to_cpu(cmpl->event_data1);
1713 struct bnxt_link_info *link_info = &bp->link_info;
1714
1715 if (BNXT_VF(bp))
1716 goto async_event_process_exit;
Michael Chana8168b62017-12-06 17:31:22 -05001717
1718 /* print unsupported speed warning in forced speed mode only */
1719 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED) &&
1720 (data1 & 0x20000)) {
Michael Chan8cbde112016-04-11 04:11:14 -04001721 u16 fw_speed = link_info->force_link_speed;
1722 u32 speed = bnxt_fw_to_ethtool_speed(fw_speed);
1723
Michael Chana8168b62017-12-06 17:31:22 -05001724 if (speed != SPEED_UNKNOWN)
1725 netdev_warn(bp->dev, "Link speed %d no longer supported\n",
1726 speed);
Michael Chan8cbde112016-04-11 04:11:14 -04001727 }
Michael Chan286ef9d2016-11-16 21:13:08 -05001728 set_bit(BNXT_LINK_SPEED_CHNG_SP_EVENT, &bp->sp_event);
Michael Chan8cbde112016-04-11 04:11:14 -04001729 /* fall thru */
1730 }
Michael Chan87c374d2016-12-02 21:17:16 -05001731 case ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE:
Michael Chanc0c050c2015-10-22 16:01:17 -04001732 set_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event);
Jeffrey Huang19241362016-02-26 04:00:00 -05001733 break;
Michael Chan87c374d2016-12-02 21:17:16 -05001734 case ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD:
Jeffrey Huang19241362016-02-26 04:00:00 -05001735 set_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event);
Michael Chanc0c050c2015-10-22 16:01:17 -04001736 break;
Michael Chan87c374d2016-12-02 21:17:16 -05001737 case ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED: {
Michael Chan4bb13ab2016-04-05 14:09:01 -04001738 u32 data1 = le32_to_cpu(cmpl->event_data1);
1739 u16 port_id = BNXT_GET_EVENT_PORT(data1);
1740
1741 if (BNXT_VF(bp))
1742 break;
1743
1744 if (bp->pf.port_id != port_id)
1745 break;
1746
Michael Chan4bb13ab2016-04-05 14:09:01 -04001747 set_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event);
1748 break;
1749 }
Michael Chan87c374d2016-12-02 21:17:16 -05001750 case ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE:
Michael Chanfc0f1922016-06-13 02:25:30 -04001751 if (BNXT_PF(bp))
1752 goto async_event_process_exit;
1753 set_bit(BNXT_RESET_TASK_SILENT_SP_EVENT, &bp->sp_event);
1754 break;
Michael Chanc0c050c2015-10-22 16:01:17 -04001755 default:
Jeffrey Huang19241362016-02-26 04:00:00 -05001756 goto async_event_process_exit;
Michael Chanc0c050c2015-10-22 16:01:17 -04001757 }
Michael Chanc213eae2017-10-13 21:09:29 -04001758 bnxt_queue_sp_work(bp);
Jeffrey Huang19241362016-02-26 04:00:00 -05001759async_event_process_exit:
Michael Chana588e452016-12-07 00:26:21 -05001760 bnxt_ulp_async_events(bp, cmpl);
Michael Chanc0c050c2015-10-22 16:01:17 -04001761 return 0;
1762}
1763
1764static int bnxt_hwrm_handler(struct bnxt *bp, struct tx_cmp *txcmp)
1765{
1766 u16 cmpl_type = TX_CMP_TYPE(txcmp), vf_id, seq_id;
1767 struct hwrm_cmpl *h_cmpl = (struct hwrm_cmpl *)txcmp;
1768 struct hwrm_fwd_req_cmpl *fwd_req_cmpl =
1769 (struct hwrm_fwd_req_cmpl *)txcmp;
1770
1771 switch (cmpl_type) {
1772 case CMPL_BASE_TYPE_HWRM_DONE:
1773 seq_id = le16_to_cpu(h_cmpl->sequence_id);
1774 if (seq_id == bp->hwrm_intr_seq_id)
1775 bp->hwrm_intr_seq_id = HWRM_SEQ_ID_INVALID;
1776 else
1777 netdev_err(bp->dev, "Invalid hwrm seq id %d\n", seq_id);
1778 break;
1779
1780 case CMPL_BASE_TYPE_HWRM_FWD_REQ:
1781 vf_id = le16_to_cpu(fwd_req_cmpl->source_id);
1782
1783 if ((vf_id < bp->pf.first_vf_id) ||
1784 (vf_id >= bp->pf.first_vf_id + bp->pf.active_vfs)) {
1785 netdev_err(bp->dev, "Msg contains invalid VF id %x\n",
1786 vf_id);
1787 return -EINVAL;
1788 }
1789
1790 set_bit(vf_id - bp->pf.first_vf_id, bp->pf.vf_event_bmap);
1791 set_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event);
Michael Chanc213eae2017-10-13 21:09:29 -04001792 bnxt_queue_sp_work(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04001793 break;
1794
1795 case CMPL_BASE_TYPE_HWRM_ASYNC_EVENT:
1796 bnxt_async_event_process(bp,
1797 (struct hwrm_async_event_cmpl *)txcmp);
1798
1799 default:
1800 break;
1801 }
1802
1803 return 0;
1804}
1805
1806static irqreturn_t bnxt_msix(int irq, void *dev_instance)
1807{
1808 struct bnxt_napi *bnapi = dev_instance;
1809 struct bnxt *bp = bnapi->bp;
1810 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1811 u32 cons = RING_CMP(cpr->cp_raw_cons);
1812
Andy Gospodarek6a8788f2018-01-09 16:06:20 -05001813 cpr->event_ctr++;
Michael Chanc0c050c2015-10-22 16:01:17 -04001814 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1815 napi_schedule(&bnapi->napi);
1816 return IRQ_HANDLED;
1817}
1818
1819static inline int bnxt_has_work(struct bnxt *bp, struct bnxt_cp_ring_info *cpr)
1820{
1821 u32 raw_cons = cpr->cp_raw_cons;
1822 u16 cons = RING_CMP(raw_cons);
1823 struct tx_cmp *txcmp;
1824
1825 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1826
1827 return TX_CMP_VALID(txcmp, raw_cons);
1828}
1829
Michael Chanc0c050c2015-10-22 16:01:17 -04001830static irqreturn_t bnxt_inta(int irq, void *dev_instance)
1831{
1832 struct bnxt_napi *bnapi = dev_instance;
1833 struct bnxt *bp = bnapi->bp;
1834 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1835 u32 cons = RING_CMP(cpr->cp_raw_cons);
1836 u32 int_status;
1837
1838 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1839
1840 if (!bnxt_has_work(bp, cpr)) {
Jeffrey Huang11809492015-11-05 16:25:49 -05001841 int_status = readl(bp->bar0 + BNXT_CAG_REG_LEGACY_INT_STATUS);
Michael Chanc0c050c2015-10-22 16:01:17 -04001842 /* return if erroneous interrupt */
1843 if (!(int_status & (0x10000 << cpr->cp_ring_struct.fw_ring_id)))
1844 return IRQ_NONE;
1845 }
1846
1847 /* disable ring IRQ */
1848 BNXT_CP_DB_IRQ_DIS(cpr->cp_doorbell);
1849
1850 /* Return here if interrupt is shared and is disabled. */
1851 if (unlikely(atomic_read(&bp->intr_sem) != 0))
1852 return IRQ_HANDLED;
1853
1854 napi_schedule(&bnapi->napi);
1855 return IRQ_HANDLED;
1856}
1857
1858static int bnxt_poll_work(struct bnxt *bp, struct bnxt_napi *bnapi, int budget)
1859{
1860 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1861 u32 raw_cons = cpr->cp_raw_cons;
1862 u32 cons;
1863 int tx_pkts = 0;
1864 int rx_pkts = 0;
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001865 u8 event = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04001866 struct tx_cmp *txcmp;
1867
1868 while (1) {
1869 int rc;
1870
1871 cons = RING_CMP(raw_cons);
1872 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1873
1874 if (!TX_CMP_VALID(txcmp, raw_cons))
1875 break;
1876
Michael Chan67a95e22016-05-04 16:56:43 -04001877 /* The valid test of the entry must be done first before
1878 * reading any further.
1879 */
Michael Chanb67daab2016-05-15 03:04:51 -04001880 dma_rmb();
Michael Chanc0c050c2015-10-22 16:01:17 -04001881 if (TX_CMP_TYPE(txcmp) == CMP_TYPE_TX_L2_CMP) {
1882 tx_pkts++;
1883 /* return full budget so NAPI will complete. */
1884 if (unlikely(tx_pkts > bp->tx_wake_thresh))
1885 rx_pkts = budget;
1886 } else if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
Michael Chan2270bc52017-06-23 14:01:01 -04001887 if (likely(budget))
1888 rc = bnxt_rx_pkt(bp, bnapi, &raw_cons, &event);
1889 else
1890 rc = bnxt_force_rx_discard(bp, bnapi, &raw_cons,
1891 &event);
Michael Chanc0c050c2015-10-22 16:01:17 -04001892 if (likely(rc >= 0))
1893 rx_pkts += rc;
Michael Chan903649e2017-08-28 13:40:30 -04001894 /* Increment rx_pkts when rc is -ENOMEM to count towards
1895 * the NAPI budget. Otherwise, we may potentially loop
1896 * here forever if we consistently cannot allocate
1897 * buffers.
1898 */
Calvin Owens2edbdb32017-12-08 09:05:26 -08001899 else if (rc == -ENOMEM && budget)
Michael Chan903649e2017-08-28 13:40:30 -04001900 rx_pkts++;
Michael Chanc0c050c2015-10-22 16:01:17 -04001901 else if (rc == -EBUSY) /* partial completion */
1902 break;
Michael Chanc0c050c2015-10-22 16:01:17 -04001903 } else if (unlikely((TX_CMP_TYPE(txcmp) ==
1904 CMPL_BASE_TYPE_HWRM_DONE) ||
1905 (TX_CMP_TYPE(txcmp) ==
1906 CMPL_BASE_TYPE_HWRM_FWD_REQ) ||
1907 (TX_CMP_TYPE(txcmp) ==
1908 CMPL_BASE_TYPE_HWRM_ASYNC_EVENT))) {
1909 bnxt_hwrm_handler(bp, txcmp);
1910 }
1911 raw_cons = NEXT_RAW_CMP(raw_cons);
1912
1913 if (rx_pkts == budget)
1914 break;
1915 }
1916
Michael Chan38413402017-02-06 16:55:43 -05001917 if (event & BNXT_TX_EVENT) {
1918 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
1919 void __iomem *db = txr->tx_doorbell;
1920 u16 prod = txr->tx_prod;
1921
1922 /* Sync BD data before updating doorbell */
1923 wmb();
1924
Sinan Kayafd141fa2018-03-25 10:39:20 -04001925 bnxt_db_write_relaxed(bp, db, DB_KEY_TX | prod);
Michael Chan38413402017-02-06 16:55:43 -05001926 }
1927
Michael Chanc0c050c2015-10-22 16:01:17 -04001928 cpr->cp_raw_cons = raw_cons;
1929 /* ACK completion ring before freeing tx ring and producing new
1930 * buffers in rx/agg rings to prevent overflowing the completion
1931 * ring.
1932 */
1933 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
1934
1935 if (tx_pkts)
Michael Chanfa3e93e2017-02-06 16:55:41 -05001936 bnapi->tx_int(bp, bnapi, tx_pkts);
Michael Chanc0c050c2015-10-22 16:01:17 -04001937
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001938 if (event & BNXT_RX_EVENT) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001939 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001940
Michael Chan434c9752017-05-29 19:06:08 -04001941 bnxt_db_write(bp, rxr->rx_doorbell, DB_KEY_RX | rxr->rx_prod);
1942 if (event & BNXT_AGG_EVENT)
1943 bnxt_db_write(bp, rxr->rx_agg_doorbell,
1944 DB_KEY_RX | rxr->rx_agg_prod);
Michael Chanc0c050c2015-10-22 16:01:17 -04001945 }
1946 return rx_pkts;
1947}
1948
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001949static int bnxt_poll_nitroa0(struct napi_struct *napi, int budget)
1950{
1951 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1952 struct bnxt *bp = bnapi->bp;
1953 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1954 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
1955 struct tx_cmp *txcmp;
1956 struct rx_cmp_ext *rxcmp1;
1957 u32 cp_cons, tmp_raw_cons;
1958 u32 raw_cons = cpr->cp_raw_cons;
1959 u32 rx_pkts = 0;
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001960 u8 event = 0;
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001961
1962 while (1) {
1963 int rc;
1964
1965 cp_cons = RING_CMP(raw_cons);
1966 txcmp = &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1967
1968 if (!TX_CMP_VALID(txcmp, raw_cons))
1969 break;
1970
1971 if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
1972 tmp_raw_cons = NEXT_RAW_CMP(raw_cons);
1973 cp_cons = RING_CMP(tmp_raw_cons);
1974 rxcmp1 = (struct rx_cmp_ext *)
1975 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1976
1977 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1978 break;
1979
1980 /* force an error to recycle the buffer */
1981 rxcmp1->rx_cmp_cfa_code_errors_v2 |=
1982 cpu_to_le32(RX_CMPL_ERRORS_CRC_ERROR);
1983
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001984 rc = bnxt_rx_pkt(bp, bnapi, &raw_cons, &event);
Calvin Owens2edbdb32017-12-08 09:05:26 -08001985 if (likely(rc == -EIO) && budget)
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001986 rx_pkts++;
1987 else if (rc == -EBUSY) /* partial completion */
1988 break;
1989 } else if (unlikely(TX_CMP_TYPE(txcmp) ==
1990 CMPL_BASE_TYPE_HWRM_DONE)) {
1991 bnxt_hwrm_handler(bp, txcmp);
1992 } else {
1993 netdev_err(bp->dev,
1994 "Invalid completion received on special ring\n");
1995 }
1996 raw_cons = NEXT_RAW_CMP(raw_cons);
1997
1998 if (rx_pkts == budget)
1999 break;
2000 }
2001
2002 cpr->cp_raw_cons = raw_cons;
2003 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
Michael Chan434c9752017-05-29 19:06:08 -04002004 bnxt_db_write(bp, rxr->rx_doorbell, DB_KEY_RX | rxr->rx_prod);
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04002005
Michael Chan434c9752017-05-29 19:06:08 -04002006 if (event & BNXT_AGG_EVENT)
2007 bnxt_db_write(bp, rxr->rx_agg_doorbell,
2008 DB_KEY_RX | rxr->rx_agg_prod);
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04002009
2010 if (!bnxt_has_work(bp, cpr) && rx_pkts < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08002011 napi_complete_done(napi, rx_pkts);
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04002012 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
2013 }
2014 return rx_pkts;
2015}
2016
Michael Chanc0c050c2015-10-22 16:01:17 -04002017static int bnxt_poll(struct napi_struct *napi, int budget)
2018{
2019 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
2020 struct bnxt *bp = bnapi->bp;
2021 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2022 int work_done = 0;
2023
Michael Chanc0c050c2015-10-22 16:01:17 -04002024 while (1) {
2025 work_done += bnxt_poll_work(bp, bnapi, budget - work_done);
2026
2027 if (work_done >= budget)
2028 break;
2029
2030 if (!bnxt_has_work(bp, cpr)) {
Michael Chane7b95692016-12-29 12:13:32 -05002031 if (napi_complete_done(napi, work_done))
2032 BNXT_CP_DB_REARM(cpr->cp_doorbell,
2033 cpr->cp_raw_cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04002034 break;
2035 }
2036 }
Andy Gospodarek6a8788f2018-01-09 16:06:20 -05002037 if (bp->flags & BNXT_FLAG_DIM) {
2038 struct net_dim_sample dim_sample;
2039
2040 net_dim_sample(cpr->event_ctr,
2041 cpr->rx_packets,
2042 cpr->rx_bytes,
2043 &dim_sample);
2044 net_dim(&cpr->dim, dim_sample);
2045 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002046 mmiowb();
Michael Chanc0c050c2015-10-22 16:01:17 -04002047 return work_done;
2048}
2049
Michael Chanc0c050c2015-10-22 16:01:17 -04002050static void bnxt_free_tx_skbs(struct bnxt *bp)
2051{
2052 int i, max_idx;
2053 struct pci_dev *pdev = bp->pdev;
2054
Michael Chanb6ab4b02016-01-02 23:44:59 -05002055 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04002056 return;
2057
2058 max_idx = bp->tx_nr_pages * TX_DESC_CNT;
2059 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002060 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002061 int j;
2062
Michael Chanc0c050c2015-10-22 16:01:17 -04002063 for (j = 0; j < max_idx;) {
2064 struct bnxt_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
2065 struct sk_buff *skb = tx_buf->skb;
2066 int k, last;
2067
2068 if (!skb) {
2069 j++;
2070 continue;
2071 }
2072
2073 tx_buf->skb = NULL;
2074
2075 if (tx_buf->is_push) {
2076 dev_kfree_skb(skb);
2077 j += 2;
2078 continue;
2079 }
2080
2081 dma_unmap_single(&pdev->dev,
2082 dma_unmap_addr(tx_buf, mapping),
2083 skb_headlen(skb),
2084 PCI_DMA_TODEVICE);
2085
2086 last = tx_buf->nr_frags;
2087 j += 2;
Michael Chand612a572016-01-28 03:11:22 -05002088 for (k = 0; k < last; k++, j++) {
2089 int ring_idx = j & bp->tx_ring_mask;
Michael Chanc0c050c2015-10-22 16:01:17 -04002090 skb_frag_t *frag = &skb_shinfo(skb)->frags[k];
2091
Michael Chand612a572016-01-28 03:11:22 -05002092 tx_buf = &txr->tx_buf_ring[ring_idx];
Michael Chanc0c050c2015-10-22 16:01:17 -04002093 dma_unmap_page(
2094 &pdev->dev,
2095 dma_unmap_addr(tx_buf, mapping),
2096 skb_frag_size(frag), PCI_DMA_TODEVICE);
2097 }
2098 dev_kfree_skb(skb);
2099 }
2100 netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
2101 }
2102}
2103
2104static void bnxt_free_rx_skbs(struct bnxt *bp)
2105{
2106 int i, max_idx, max_agg_idx;
2107 struct pci_dev *pdev = bp->pdev;
2108
Michael Chanb6ab4b02016-01-02 23:44:59 -05002109 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04002110 return;
2111
2112 max_idx = bp->rx_nr_pages * RX_DESC_CNT;
2113 max_agg_idx = bp->rx_agg_nr_pages * RX_DESC_CNT;
2114 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002115 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002116 int j;
2117
Michael Chanc0c050c2015-10-22 16:01:17 -04002118 if (rxr->rx_tpa) {
2119 for (j = 0; j < MAX_TPA; j++) {
2120 struct bnxt_tpa_info *tpa_info =
2121 &rxr->rx_tpa[j];
2122 u8 *data = tpa_info->data;
2123
2124 if (!data)
2125 continue;
2126
Shannon Nelsonc519fe92017-05-09 18:30:12 -07002127 dma_unmap_single_attrs(&pdev->dev,
2128 tpa_info->mapping,
2129 bp->rx_buf_use_size,
2130 bp->rx_dir,
2131 DMA_ATTR_WEAK_ORDERING);
Michael Chanc0c050c2015-10-22 16:01:17 -04002132
2133 tpa_info->data = NULL;
2134
2135 kfree(data);
2136 }
2137 }
2138
2139 for (j = 0; j < max_idx; j++) {
2140 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[j];
Michael Chan3ed3a832017-03-28 19:47:31 -04002141 dma_addr_t mapping = rx_buf->mapping;
Michael Chan6bb19472017-02-06 16:55:32 -05002142 void *data = rx_buf->data;
Michael Chanc0c050c2015-10-22 16:01:17 -04002143
2144 if (!data)
2145 continue;
2146
Michael Chanc0c050c2015-10-22 16:01:17 -04002147 rx_buf->data = NULL;
2148
Michael Chan3ed3a832017-03-28 19:47:31 -04002149 if (BNXT_RX_PAGE_MODE(bp)) {
2150 mapping -= bp->rx_dma_offset;
Shannon Nelsonc519fe92017-05-09 18:30:12 -07002151 dma_unmap_page_attrs(&pdev->dev, mapping,
2152 PAGE_SIZE, bp->rx_dir,
2153 DMA_ATTR_WEAK_ORDERING);
Michael Chanc61fb992017-02-06 16:55:36 -05002154 __free_page(data);
Michael Chan3ed3a832017-03-28 19:47:31 -04002155 } else {
Shannon Nelsonc519fe92017-05-09 18:30:12 -07002156 dma_unmap_single_attrs(&pdev->dev, mapping,
2157 bp->rx_buf_use_size,
2158 bp->rx_dir,
2159 DMA_ATTR_WEAK_ORDERING);
Michael Chanc61fb992017-02-06 16:55:36 -05002160 kfree(data);
Michael Chan3ed3a832017-03-28 19:47:31 -04002161 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002162 }
2163
2164 for (j = 0; j < max_agg_idx; j++) {
2165 struct bnxt_sw_rx_agg_bd *rx_agg_buf =
2166 &rxr->rx_agg_ring[j];
2167 struct page *page = rx_agg_buf->page;
2168
2169 if (!page)
2170 continue;
2171
Shannon Nelsonc519fe92017-05-09 18:30:12 -07002172 dma_unmap_page_attrs(&pdev->dev, rx_agg_buf->mapping,
2173 BNXT_RX_PAGE_SIZE,
2174 PCI_DMA_FROMDEVICE,
2175 DMA_ATTR_WEAK_ORDERING);
Michael Chanc0c050c2015-10-22 16:01:17 -04002176
2177 rx_agg_buf->page = NULL;
2178 __clear_bit(j, rxr->rx_agg_bmap);
2179
2180 __free_page(page);
2181 }
Michael Chan89d0a062016-04-25 02:30:51 -04002182 if (rxr->rx_page) {
2183 __free_page(rxr->rx_page);
2184 rxr->rx_page = NULL;
2185 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002186 }
2187}
2188
2189static void bnxt_free_skbs(struct bnxt *bp)
2190{
2191 bnxt_free_tx_skbs(bp);
2192 bnxt_free_rx_skbs(bp);
2193}
2194
2195static void bnxt_free_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
2196{
2197 struct pci_dev *pdev = bp->pdev;
2198 int i;
2199
2200 for (i = 0; i < ring->nr_pages; i++) {
2201 if (!ring->pg_arr[i])
2202 continue;
2203
2204 dma_free_coherent(&pdev->dev, ring->page_size,
2205 ring->pg_arr[i], ring->dma_arr[i]);
2206
2207 ring->pg_arr[i] = NULL;
2208 }
2209 if (ring->pg_tbl) {
2210 dma_free_coherent(&pdev->dev, ring->nr_pages * 8,
2211 ring->pg_tbl, ring->pg_tbl_map);
2212 ring->pg_tbl = NULL;
2213 }
2214 if (ring->vmem_size && *ring->vmem) {
2215 vfree(*ring->vmem);
2216 *ring->vmem = NULL;
2217 }
2218}
2219
2220static int bnxt_alloc_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
2221{
2222 int i;
2223 struct pci_dev *pdev = bp->pdev;
2224
2225 if (ring->nr_pages > 1) {
2226 ring->pg_tbl = dma_alloc_coherent(&pdev->dev,
2227 ring->nr_pages * 8,
2228 &ring->pg_tbl_map,
2229 GFP_KERNEL);
2230 if (!ring->pg_tbl)
2231 return -ENOMEM;
2232 }
2233
2234 for (i = 0; i < ring->nr_pages; i++) {
2235 ring->pg_arr[i] = dma_alloc_coherent(&pdev->dev,
2236 ring->page_size,
2237 &ring->dma_arr[i],
2238 GFP_KERNEL);
2239 if (!ring->pg_arr[i])
2240 return -ENOMEM;
2241
2242 if (ring->nr_pages > 1)
2243 ring->pg_tbl[i] = cpu_to_le64(ring->dma_arr[i]);
2244 }
2245
2246 if (ring->vmem_size) {
2247 *ring->vmem = vzalloc(ring->vmem_size);
2248 if (!(*ring->vmem))
2249 return -ENOMEM;
2250 }
2251 return 0;
2252}
2253
2254static void bnxt_free_rx_rings(struct bnxt *bp)
2255{
2256 int i;
2257
Michael Chanb6ab4b02016-01-02 23:44:59 -05002258 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04002259 return;
2260
2261 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002262 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002263 struct bnxt_ring_struct *ring;
2264
Michael Chanc6d30e82017-02-06 16:55:42 -05002265 if (rxr->xdp_prog)
2266 bpf_prog_put(rxr->xdp_prog);
2267
Jesper Dangaard Brouer96a86042018-01-03 11:25:44 +01002268 if (xdp_rxq_info_is_reg(&rxr->xdp_rxq))
2269 xdp_rxq_info_unreg(&rxr->xdp_rxq);
2270
Michael Chanc0c050c2015-10-22 16:01:17 -04002271 kfree(rxr->rx_tpa);
2272 rxr->rx_tpa = NULL;
2273
2274 kfree(rxr->rx_agg_bmap);
2275 rxr->rx_agg_bmap = NULL;
2276
2277 ring = &rxr->rx_ring_struct;
2278 bnxt_free_ring(bp, ring);
2279
2280 ring = &rxr->rx_agg_ring_struct;
2281 bnxt_free_ring(bp, ring);
2282 }
2283}
2284
2285static int bnxt_alloc_rx_rings(struct bnxt *bp)
2286{
2287 int i, rc, agg_rings = 0, tpa_rings = 0;
2288
Michael Chanb6ab4b02016-01-02 23:44:59 -05002289 if (!bp->rx_ring)
2290 return -ENOMEM;
2291
Michael Chanc0c050c2015-10-22 16:01:17 -04002292 if (bp->flags & BNXT_FLAG_AGG_RINGS)
2293 agg_rings = 1;
2294
2295 if (bp->flags & BNXT_FLAG_TPA)
2296 tpa_rings = 1;
2297
2298 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002299 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002300 struct bnxt_ring_struct *ring;
2301
Michael Chanc0c050c2015-10-22 16:01:17 -04002302 ring = &rxr->rx_ring_struct;
2303
Jesper Dangaard Brouer96a86042018-01-03 11:25:44 +01002304 rc = xdp_rxq_info_reg(&rxr->xdp_rxq, bp->dev, i);
2305 if (rc < 0)
2306 return rc;
2307
Michael Chanc0c050c2015-10-22 16:01:17 -04002308 rc = bnxt_alloc_ring(bp, ring);
2309 if (rc)
2310 return rc;
2311
2312 if (agg_rings) {
2313 u16 mem_size;
2314
2315 ring = &rxr->rx_agg_ring_struct;
2316 rc = bnxt_alloc_ring(bp, ring);
2317 if (rc)
2318 return rc;
2319
Michael Chan9899bb52018-03-31 13:54:16 -04002320 ring->grp_idx = i;
Michael Chanc0c050c2015-10-22 16:01:17 -04002321 rxr->rx_agg_bmap_size = bp->rx_agg_ring_mask + 1;
2322 mem_size = rxr->rx_agg_bmap_size / 8;
2323 rxr->rx_agg_bmap = kzalloc(mem_size, GFP_KERNEL);
2324 if (!rxr->rx_agg_bmap)
2325 return -ENOMEM;
2326
2327 if (tpa_rings) {
2328 rxr->rx_tpa = kcalloc(MAX_TPA,
2329 sizeof(struct bnxt_tpa_info),
2330 GFP_KERNEL);
2331 if (!rxr->rx_tpa)
2332 return -ENOMEM;
2333 }
2334 }
2335 }
2336 return 0;
2337}
2338
2339static void bnxt_free_tx_rings(struct bnxt *bp)
2340{
2341 int i;
2342 struct pci_dev *pdev = bp->pdev;
2343
Michael Chanb6ab4b02016-01-02 23:44:59 -05002344 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04002345 return;
2346
2347 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002348 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002349 struct bnxt_ring_struct *ring;
2350
Michael Chanc0c050c2015-10-22 16:01:17 -04002351 if (txr->tx_push) {
2352 dma_free_coherent(&pdev->dev, bp->tx_push_size,
2353 txr->tx_push, txr->tx_push_mapping);
2354 txr->tx_push = NULL;
2355 }
2356
2357 ring = &txr->tx_ring_struct;
2358
2359 bnxt_free_ring(bp, ring);
2360 }
2361}
2362
2363static int bnxt_alloc_tx_rings(struct bnxt *bp)
2364{
2365 int i, j, rc;
2366 struct pci_dev *pdev = bp->pdev;
2367
2368 bp->tx_push_size = 0;
2369 if (bp->tx_push_thresh) {
2370 int push_size;
2371
2372 push_size = L1_CACHE_ALIGN(sizeof(struct tx_push_bd) +
2373 bp->tx_push_thresh);
2374
Michael Chan4419dbe2016-02-10 17:33:49 -05002375 if (push_size > 256) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002376 push_size = 0;
2377 bp->tx_push_thresh = 0;
2378 }
2379
2380 bp->tx_push_size = push_size;
2381 }
2382
2383 for (i = 0, j = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002384 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002385 struct bnxt_ring_struct *ring;
2386
Michael Chanc0c050c2015-10-22 16:01:17 -04002387 ring = &txr->tx_ring_struct;
2388
2389 rc = bnxt_alloc_ring(bp, ring);
2390 if (rc)
2391 return rc;
2392
Michael Chan9899bb52018-03-31 13:54:16 -04002393 ring->grp_idx = txr->bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04002394 if (bp->tx_push_size) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002395 dma_addr_t mapping;
2396
2397 /* One pre-allocated DMA buffer to backup
2398 * TX push operation
2399 */
2400 txr->tx_push = dma_alloc_coherent(&pdev->dev,
2401 bp->tx_push_size,
2402 &txr->tx_push_mapping,
2403 GFP_KERNEL);
2404
2405 if (!txr->tx_push)
2406 return -ENOMEM;
2407
Michael Chanc0c050c2015-10-22 16:01:17 -04002408 mapping = txr->tx_push_mapping +
2409 sizeof(struct tx_push_bd);
Michael Chan4419dbe2016-02-10 17:33:49 -05002410 txr->data_mapping = cpu_to_le64(mapping);
Michael Chanc0c050c2015-10-22 16:01:17 -04002411
Michael Chan4419dbe2016-02-10 17:33:49 -05002412 memset(txr->tx_push, 0, sizeof(struct tx_push_bd));
Michael Chanc0c050c2015-10-22 16:01:17 -04002413 }
2414 ring->queue_id = bp->q_info[j].queue_id;
Michael Chan5f449242017-02-06 16:55:40 -05002415 if (i < bp->tx_nr_rings_xdp)
2416 continue;
Michael Chanc0c050c2015-10-22 16:01:17 -04002417 if (i % bp->tx_nr_rings_per_tc == (bp->tx_nr_rings_per_tc - 1))
2418 j++;
2419 }
2420 return 0;
2421}
2422
2423static void bnxt_free_cp_rings(struct bnxt *bp)
2424{
2425 int i;
2426
2427 if (!bp->bnapi)
2428 return;
2429
2430 for (i = 0; i < bp->cp_nr_rings; i++) {
2431 struct bnxt_napi *bnapi = bp->bnapi[i];
2432 struct bnxt_cp_ring_info *cpr;
2433 struct bnxt_ring_struct *ring;
2434
2435 if (!bnapi)
2436 continue;
2437
2438 cpr = &bnapi->cp_ring;
2439 ring = &cpr->cp_ring_struct;
2440
2441 bnxt_free_ring(bp, ring);
2442 }
2443}
2444
2445static int bnxt_alloc_cp_rings(struct bnxt *bp)
2446{
2447 int i, rc;
2448
2449 for (i = 0; i < bp->cp_nr_rings; i++) {
2450 struct bnxt_napi *bnapi = bp->bnapi[i];
2451 struct bnxt_cp_ring_info *cpr;
2452 struct bnxt_ring_struct *ring;
2453
2454 if (!bnapi)
2455 continue;
2456
2457 cpr = &bnapi->cp_ring;
2458 ring = &cpr->cp_ring_struct;
2459
2460 rc = bnxt_alloc_ring(bp, ring);
2461 if (rc)
2462 return rc;
Michael Chan9899bb52018-03-31 13:54:16 -04002463 ring->map_idx = i;
Michael Chanc0c050c2015-10-22 16:01:17 -04002464 }
2465 return 0;
2466}
2467
2468static void bnxt_init_ring_struct(struct bnxt *bp)
2469{
2470 int i;
2471
2472 for (i = 0; i < bp->cp_nr_rings; i++) {
2473 struct bnxt_napi *bnapi = bp->bnapi[i];
2474 struct bnxt_cp_ring_info *cpr;
2475 struct bnxt_rx_ring_info *rxr;
2476 struct bnxt_tx_ring_info *txr;
2477 struct bnxt_ring_struct *ring;
2478
2479 if (!bnapi)
2480 continue;
2481
2482 cpr = &bnapi->cp_ring;
2483 ring = &cpr->cp_ring_struct;
2484 ring->nr_pages = bp->cp_nr_pages;
2485 ring->page_size = HW_CMPD_RING_SIZE;
2486 ring->pg_arr = (void **)cpr->cp_desc_ring;
2487 ring->dma_arr = cpr->cp_desc_mapping;
2488 ring->vmem_size = 0;
2489
Michael Chanb6ab4b02016-01-02 23:44:59 -05002490 rxr = bnapi->rx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002491 if (!rxr)
2492 goto skip_rx;
2493
Michael Chanc0c050c2015-10-22 16:01:17 -04002494 ring = &rxr->rx_ring_struct;
2495 ring->nr_pages = bp->rx_nr_pages;
2496 ring->page_size = HW_RXBD_RING_SIZE;
2497 ring->pg_arr = (void **)rxr->rx_desc_ring;
2498 ring->dma_arr = rxr->rx_desc_mapping;
2499 ring->vmem_size = SW_RXBD_RING_SIZE * bp->rx_nr_pages;
2500 ring->vmem = (void **)&rxr->rx_buf_ring;
2501
2502 ring = &rxr->rx_agg_ring_struct;
2503 ring->nr_pages = bp->rx_agg_nr_pages;
2504 ring->page_size = HW_RXBD_RING_SIZE;
2505 ring->pg_arr = (void **)rxr->rx_agg_desc_ring;
2506 ring->dma_arr = rxr->rx_agg_desc_mapping;
2507 ring->vmem_size = SW_RXBD_AGG_RING_SIZE * bp->rx_agg_nr_pages;
2508 ring->vmem = (void **)&rxr->rx_agg_ring;
2509
Michael Chan3b2b7d92016-01-02 23:45:00 -05002510skip_rx:
Michael Chanb6ab4b02016-01-02 23:44:59 -05002511 txr = bnapi->tx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002512 if (!txr)
2513 continue;
2514
Michael Chanc0c050c2015-10-22 16:01:17 -04002515 ring = &txr->tx_ring_struct;
2516 ring->nr_pages = bp->tx_nr_pages;
2517 ring->page_size = HW_RXBD_RING_SIZE;
2518 ring->pg_arr = (void **)txr->tx_desc_ring;
2519 ring->dma_arr = txr->tx_desc_mapping;
2520 ring->vmem_size = SW_TXBD_RING_SIZE * bp->tx_nr_pages;
2521 ring->vmem = (void **)&txr->tx_buf_ring;
2522 }
2523}
2524
2525static void bnxt_init_rxbd_pages(struct bnxt_ring_struct *ring, u32 type)
2526{
2527 int i;
2528 u32 prod;
2529 struct rx_bd **rx_buf_ring;
2530
2531 rx_buf_ring = (struct rx_bd **)ring->pg_arr;
2532 for (i = 0, prod = 0; i < ring->nr_pages; i++) {
2533 int j;
2534 struct rx_bd *rxbd;
2535
2536 rxbd = rx_buf_ring[i];
2537 if (!rxbd)
2538 continue;
2539
2540 for (j = 0; j < RX_DESC_CNT; j++, rxbd++, prod++) {
2541 rxbd->rx_bd_len_flags_type = cpu_to_le32(type);
2542 rxbd->rx_bd_opaque = prod;
2543 }
2544 }
2545}
2546
2547static int bnxt_init_one_rx_ring(struct bnxt *bp, int ring_nr)
2548{
2549 struct net_device *dev = bp->dev;
Michael Chanc0c050c2015-10-22 16:01:17 -04002550 struct bnxt_rx_ring_info *rxr;
2551 struct bnxt_ring_struct *ring;
2552 u32 prod, type;
2553 int i;
2554
Michael Chanc0c050c2015-10-22 16:01:17 -04002555 type = (bp->rx_buf_use_size << RX_BD_LEN_SHIFT) |
2556 RX_BD_TYPE_RX_PACKET_BD | RX_BD_FLAGS_EOP;
2557
2558 if (NET_IP_ALIGN == 2)
2559 type |= RX_BD_FLAGS_SOP;
2560
Michael Chanb6ab4b02016-01-02 23:44:59 -05002561 rxr = &bp->rx_ring[ring_nr];
Michael Chanc0c050c2015-10-22 16:01:17 -04002562 ring = &rxr->rx_ring_struct;
2563 bnxt_init_rxbd_pages(ring, type);
2564
Michael Chanc6d30e82017-02-06 16:55:42 -05002565 if (BNXT_RX_PAGE_MODE(bp) && bp->xdp_prog) {
2566 rxr->xdp_prog = bpf_prog_add(bp->xdp_prog, 1);
2567 if (IS_ERR(rxr->xdp_prog)) {
2568 int rc = PTR_ERR(rxr->xdp_prog);
2569
2570 rxr->xdp_prog = NULL;
2571 return rc;
2572 }
2573 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002574 prod = rxr->rx_prod;
2575 for (i = 0; i < bp->rx_ring_size; i++) {
2576 if (bnxt_alloc_rx_data(bp, rxr, prod, GFP_KERNEL) != 0) {
2577 netdev_warn(dev, "init'ed rx ring %d with %d/%d skbs only\n",
2578 ring_nr, i, bp->rx_ring_size);
2579 break;
2580 }
2581 prod = NEXT_RX(prod);
2582 }
2583 rxr->rx_prod = prod;
2584 ring->fw_ring_id = INVALID_HW_RING_ID;
2585
Michael Chanedd0c2c2015-12-27 18:19:19 -05002586 ring = &rxr->rx_agg_ring_struct;
2587 ring->fw_ring_id = INVALID_HW_RING_ID;
2588
Michael Chanc0c050c2015-10-22 16:01:17 -04002589 if (!(bp->flags & BNXT_FLAG_AGG_RINGS))
2590 return 0;
2591
Michael Chan2839f282016-04-25 02:30:50 -04002592 type = ((u32)BNXT_RX_PAGE_SIZE << RX_BD_LEN_SHIFT) |
Michael Chanc0c050c2015-10-22 16:01:17 -04002593 RX_BD_TYPE_RX_AGG_BD | RX_BD_FLAGS_SOP;
2594
2595 bnxt_init_rxbd_pages(ring, type);
2596
2597 prod = rxr->rx_agg_prod;
2598 for (i = 0; i < bp->rx_agg_ring_size; i++) {
2599 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_KERNEL) != 0) {
2600 netdev_warn(dev, "init'ed rx ring %d with %d/%d pages only\n",
2601 ring_nr, i, bp->rx_ring_size);
2602 break;
2603 }
2604 prod = NEXT_RX_AGG(prod);
2605 }
2606 rxr->rx_agg_prod = prod;
Michael Chanc0c050c2015-10-22 16:01:17 -04002607
2608 if (bp->flags & BNXT_FLAG_TPA) {
2609 if (rxr->rx_tpa) {
2610 u8 *data;
2611 dma_addr_t mapping;
2612
2613 for (i = 0; i < MAX_TPA; i++) {
2614 data = __bnxt_alloc_rx_data(bp, &mapping,
2615 GFP_KERNEL);
2616 if (!data)
2617 return -ENOMEM;
2618
2619 rxr->rx_tpa[i].data = data;
Michael Chanb3dba772017-02-06 16:55:35 -05002620 rxr->rx_tpa[i].data_ptr = data + bp->rx_offset;
Michael Chanc0c050c2015-10-22 16:01:17 -04002621 rxr->rx_tpa[i].mapping = mapping;
2622 }
2623 } else {
2624 netdev_err(bp->dev, "No resource allocated for LRO/GRO\n");
2625 return -ENOMEM;
2626 }
2627 }
2628
2629 return 0;
2630}
2631
Sankar Patchineelam22479252017-03-28 19:47:29 -04002632static void bnxt_init_cp_rings(struct bnxt *bp)
2633{
2634 int i;
2635
2636 for (i = 0; i < bp->cp_nr_rings; i++) {
2637 struct bnxt_cp_ring_info *cpr = &bp->bnapi[i]->cp_ring;
2638 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
2639
2640 ring->fw_ring_id = INVALID_HW_RING_ID;
Andy Gospodarek6a8788f2018-01-09 16:06:20 -05002641 cpr->rx_ring_coal.coal_ticks = bp->rx_coal.coal_ticks;
2642 cpr->rx_ring_coal.coal_bufs = bp->rx_coal.coal_bufs;
Sankar Patchineelam22479252017-03-28 19:47:29 -04002643 }
2644}
2645
Michael Chanc0c050c2015-10-22 16:01:17 -04002646static int bnxt_init_rx_rings(struct bnxt *bp)
2647{
2648 int i, rc = 0;
2649
Michael Chanc61fb992017-02-06 16:55:36 -05002650 if (BNXT_RX_PAGE_MODE(bp)) {
Michael Chanc6d30e82017-02-06 16:55:42 -05002651 bp->rx_offset = NET_IP_ALIGN + XDP_PACKET_HEADROOM;
2652 bp->rx_dma_offset = XDP_PACKET_HEADROOM;
Michael Chanc61fb992017-02-06 16:55:36 -05002653 } else {
2654 bp->rx_offset = BNXT_RX_OFFSET;
2655 bp->rx_dma_offset = BNXT_RX_DMA_OFFSET;
2656 }
Michael Chanb3dba772017-02-06 16:55:35 -05002657
Michael Chanc0c050c2015-10-22 16:01:17 -04002658 for (i = 0; i < bp->rx_nr_rings; i++) {
2659 rc = bnxt_init_one_rx_ring(bp, i);
2660 if (rc)
2661 break;
2662 }
2663
2664 return rc;
2665}
2666
2667static int bnxt_init_tx_rings(struct bnxt *bp)
2668{
2669 u16 i;
2670
2671 bp->tx_wake_thresh = max_t(int, bp->tx_ring_size / 2,
2672 MAX_SKB_FRAGS + 1);
2673
2674 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002675 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002676 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
2677
2678 ring->fw_ring_id = INVALID_HW_RING_ID;
2679 }
2680
2681 return 0;
2682}
2683
2684static void bnxt_free_ring_grps(struct bnxt *bp)
2685{
2686 kfree(bp->grp_info);
2687 bp->grp_info = NULL;
2688}
2689
2690static int bnxt_init_ring_grps(struct bnxt *bp, bool irq_re_init)
2691{
2692 int i;
2693
2694 if (irq_re_init) {
2695 bp->grp_info = kcalloc(bp->cp_nr_rings,
2696 sizeof(struct bnxt_ring_grp_info),
2697 GFP_KERNEL);
2698 if (!bp->grp_info)
2699 return -ENOMEM;
2700 }
2701 for (i = 0; i < bp->cp_nr_rings; i++) {
2702 if (irq_re_init)
2703 bp->grp_info[i].fw_stats_ctx = INVALID_HW_RING_ID;
2704 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
2705 bp->grp_info[i].rx_fw_ring_id = INVALID_HW_RING_ID;
2706 bp->grp_info[i].agg_fw_ring_id = INVALID_HW_RING_ID;
2707 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
2708 }
2709 return 0;
2710}
2711
2712static void bnxt_free_vnics(struct bnxt *bp)
2713{
2714 kfree(bp->vnic_info);
2715 bp->vnic_info = NULL;
2716 bp->nr_vnics = 0;
2717}
2718
2719static int bnxt_alloc_vnics(struct bnxt *bp)
2720{
2721 int num_vnics = 1;
2722
2723#ifdef CONFIG_RFS_ACCEL
2724 if (bp->flags & BNXT_FLAG_RFS)
2725 num_vnics += bp->rx_nr_rings;
2726#endif
2727
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04002728 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
2729 num_vnics++;
2730
Michael Chanc0c050c2015-10-22 16:01:17 -04002731 bp->vnic_info = kcalloc(num_vnics, sizeof(struct bnxt_vnic_info),
2732 GFP_KERNEL);
2733 if (!bp->vnic_info)
2734 return -ENOMEM;
2735
2736 bp->nr_vnics = num_vnics;
2737 return 0;
2738}
2739
2740static void bnxt_init_vnics(struct bnxt *bp)
2741{
2742 int i;
2743
2744 for (i = 0; i < bp->nr_vnics; i++) {
2745 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
2746
2747 vnic->fw_vnic_id = INVALID_HW_RING_ID;
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04002748 vnic->fw_rss_cos_lb_ctx[0] = INVALID_HW_RING_ID;
2749 vnic->fw_rss_cos_lb_ctx[1] = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04002750 vnic->fw_l2_ctx_id = INVALID_HW_RING_ID;
2751
2752 if (bp->vnic_info[i].rss_hash_key) {
2753 if (i == 0)
2754 prandom_bytes(vnic->rss_hash_key,
2755 HW_HASH_KEY_SIZE);
2756 else
2757 memcpy(vnic->rss_hash_key,
2758 bp->vnic_info[0].rss_hash_key,
2759 HW_HASH_KEY_SIZE);
2760 }
2761 }
2762}
2763
2764static int bnxt_calc_nr_ring_pages(u32 ring_size, int desc_per_pg)
2765{
2766 int pages;
2767
2768 pages = ring_size / desc_per_pg;
2769
2770 if (!pages)
2771 return 1;
2772
2773 pages++;
2774
2775 while (pages & (pages - 1))
2776 pages++;
2777
2778 return pages;
2779}
2780
Michael Chanc6d30e82017-02-06 16:55:42 -05002781void bnxt_set_tpa_flags(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04002782{
2783 bp->flags &= ~BNXT_FLAG_TPA;
Michael Chan341138c2017-01-13 01:32:01 -05002784 if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
2785 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04002786 if (bp->dev->features & NETIF_F_LRO)
2787 bp->flags |= BNXT_FLAG_LRO;
Michael Chan1054aee2017-12-16 03:09:42 -05002788 else if (bp->dev->features & NETIF_F_GRO_HW)
Michael Chanc0c050c2015-10-22 16:01:17 -04002789 bp->flags |= BNXT_FLAG_GRO;
2790}
2791
2792/* bp->rx_ring_size, bp->tx_ring_size, dev->mtu, BNXT_FLAG_{G|L}RO flags must
2793 * be set on entry.
2794 */
2795void bnxt_set_ring_params(struct bnxt *bp)
2796{
2797 u32 ring_size, rx_size, rx_space;
2798 u32 agg_factor = 0, agg_ring_size = 0;
2799
2800 /* 8 for CRC and VLAN */
2801 rx_size = SKB_DATA_ALIGN(bp->dev->mtu + ETH_HLEN + NET_IP_ALIGN + 8);
2802
2803 rx_space = rx_size + NET_SKB_PAD +
2804 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2805
2806 bp->rx_copy_thresh = BNXT_RX_COPY_THRESH;
2807 ring_size = bp->rx_ring_size;
2808 bp->rx_agg_ring_size = 0;
2809 bp->rx_agg_nr_pages = 0;
2810
2811 if (bp->flags & BNXT_FLAG_TPA)
Michael Chan2839f282016-04-25 02:30:50 -04002812 agg_factor = min_t(u32, 4, 65536 / BNXT_RX_PAGE_SIZE);
Michael Chanc0c050c2015-10-22 16:01:17 -04002813
2814 bp->flags &= ~BNXT_FLAG_JUMBO;
Michael Chanbdbd1eb2016-12-29 12:13:43 -05002815 if (rx_space > PAGE_SIZE && !(bp->flags & BNXT_FLAG_NO_AGG_RINGS)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002816 u32 jumbo_factor;
2817
2818 bp->flags |= BNXT_FLAG_JUMBO;
2819 jumbo_factor = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
2820 if (jumbo_factor > agg_factor)
2821 agg_factor = jumbo_factor;
2822 }
2823 agg_ring_size = ring_size * agg_factor;
2824
2825 if (agg_ring_size) {
2826 bp->rx_agg_nr_pages = bnxt_calc_nr_ring_pages(agg_ring_size,
2827 RX_DESC_CNT);
2828 if (bp->rx_agg_nr_pages > MAX_RX_AGG_PAGES) {
2829 u32 tmp = agg_ring_size;
2830
2831 bp->rx_agg_nr_pages = MAX_RX_AGG_PAGES;
2832 agg_ring_size = MAX_RX_AGG_PAGES * RX_DESC_CNT - 1;
2833 netdev_warn(bp->dev, "rx agg ring size %d reduced to %d.\n",
2834 tmp, agg_ring_size);
2835 }
2836 bp->rx_agg_ring_size = agg_ring_size;
2837 bp->rx_agg_ring_mask = (bp->rx_agg_nr_pages * RX_DESC_CNT) - 1;
2838 rx_size = SKB_DATA_ALIGN(BNXT_RX_COPY_THRESH + NET_IP_ALIGN);
2839 rx_space = rx_size + NET_SKB_PAD +
2840 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2841 }
2842
2843 bp->rx_buf_use_size = rx_size;
2844 bp->rx_buf_size = rx_space;
2845
2846 bp->rx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, RX_DESC_CNT);
2847 bp->rx_ring_mask = (bp->rx_nr_pages * RX_DESC_CNT) - 1;
2848
2849 ring_size = bp->tx_ring_size;
2850 bp->tx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, TX_DESC_CNT);
2851 bp->tx_ring_mask = (bp->tx_nr_pages * TX_DESC_CNT) - 1;
2852
2853 ring_size = bp->rx_ring_size * (2 + agg_factor) + bp->tx_ring_size;
2854 bp->cp_ring_size = ring_size;
2855
2856 bp->cp_nr_pages = bnxt_calc_nr_ring_pages(ring_size, CP_DESC_CNT);
2857 if (bp->cp_nr_pages > MAX_CP_PAGES) {
2858 bp->cp_nr_pages = MAX_CP_PAGES;
2859 bp->cp_ring_size = MAX_CP_PAGES * CP_DESC_CNT - 1;
2860 netdev_warn(bp->dev, "completion ring size %d reduced to %d.\n",
2861 ring_size, bp->cp_ring_size);
2862 }
2863 bp->cp_bit = bp->cp_nr_pages * CP_DESC_CNT;
2864 bp->cp_ring_mask = bp->cp_bit - 1;
2865}
2866
Jesper Dangaard Brouer96a86042018-01-03 11:25:44 +01002867/* Changing allocation mode of RX rings.
2868 * TODO: Update when extending xdp_rxq_info to support allocation modes.
2869 */
Michael Chanc61fb992017-02-06 16:55:36 -05002870int bnxt_set_rx_skb_mode(struct bnxt *bp, bool page_mode)
Michael Chan6bb19472017-02-06 16:55:32 -05002871{
Michael Chanc61fb992017-02-06 16:55:36 -05002872 if (page_mode) {
2873 if (bp->dev->mtu > BNXT_MAX_PAGE_MODE_MTU)
2874 return -EOPNOTSUPP;
Michael Chan7eb9bb32017-10-26 11:51:25 -04002875 bp->dev->max_mtu =
2876 min_t(u16, bp->max_mtu, BNXT_MAX_PAGE_MODE_MTU);
Michael Chanc61fb992017-02-06 16:55:36 -05002877 bp->flags &= ~BNXT_FLAG_AGG_RINGS;
2878 bp->flags |= BNXT_FLAG_NO_AGG_RINGS | BNXT_FLAG_RX_PAGE_MODE;
Michael Chanc61fb992017-02-06 16:55:36 -05002879 bp->rx_dir = DMA_BIDIRECTIONAL;
2880 bp->rx_skb_func = bnxt_rx_page_skb;
Michael Chan1054aee2017-12-16 03:09:42 -05002881 /* Disable LRO or GRO_HW */
2882 netdev_update_features(bp->dev);
Michael Chanc61fb992017-02-06 16:55:36 -05002883 } else {
Michael Chan7eb9bb32017-10-26 11:51:25 -04002884 bp->dev->max_mtu = bp->max_mtu;
Michael Chanc61fb992017-02-06 16:55:36 -05002885 bp->flags &= ~BNXT_FLAG_RX_PAGE_MODE;
2886 bp->rx_dir = DMA_FROM_DEVICE;
2887 bp->rx_skb_func = bnxt_rx_skb;
2888 }
Michael Chan6bb19472017-02-06 16:55:32 -05002889 return 0;
2890}
2891
Michael Chanc0c050c2015-10-22 16:01:17 -04002892static void bnxt_free_vnic_attributes(struct bnxt *bp)
2893{
2894 int i;
2895 struct bnxt_vnic_info *vnic;
2896 struct pci_dev *pdev = bp->pdev;
2897
2898 if (!bp->vnic_info)
2899 return;
2900
2901 for (i = 0; i < bp->nr_vnics; i++) {
2902 vnic = &bp->vnic_info[i];
2903
2904 kfree(vnic->fw_grp_ids);
2905 vnic->fw_grp_ids = NULL;
2906
2907 kfree(vnic->uc_list);
2908 vnic->uc_list = NULL;
2909
2910 if (vnic->mc_list) {
2911 dma_free_coherent(&pdev->dev, vnic->mc_list_size,
2912 vnic->mc_list, vnic->mc_list_mapping);
2913 vnic->mc_list = NULL;
2914 }
2915
2916 if (vnic->rss_table) {
2917 dma_free_coherent(&pdev->dev, PAGE_SIZE,
2918 vnic->rss_table,
2919 vnic->rss_table_dma_addr);
2920 vnic->rss_table = NULL;
2921 }
2922
2923 vnic->rss_hash_key = NULL;
2924 vnic->flags = 0;
2925 }
2926}
2927
2928static int bnxt_alloc_vnic_attributes(struct bnxt *bp)
2929{
2930 int i, rc = 0, size;
2931 struct bnxt_vnic_info *vnic;
2932 struct pci_dev *pdev = bp->pdev;
2933 int max_rings;
2934
2935 for (i = 0; i < bp->nr_vnics; i++) {
2936 vnic = &bp->vnic_info[i];
2937
2938 if (vnic->flags & BNXT_VNIC_UCAST_FLAG) {
2939 int mem_size = (BNXT_MAX_UC_ADDRS - 1) * ETH_ALEN;
2940
2941 if (mem_size > 0) {
2942 vnic->uc_list = kmalloc(mem_size, GFP_KERNEL);
2943 if (!vnic->uc_list) {
2944 rc = -ENOMEM;
2945 goto out;
2946 }
2947 }
2948 }
2949
2950 if (vnic->flags & BNXT_VNIC_MCAST_FLAG) {
2951 vnic->mc_list_size = BNXT_MAX_MC_ADDRS * ETH_ALEN;
2952 vnic->mc_list =
2953 dma_alloc_coherent(&pdev->dev,
2954 vnic->mc_list_size,
2955 &vnic->mc_list_mapping,
2956 GFP_KERNEL);
2957 if (!vnic->mc_list) {
2958 rc = -ENOMEM;
2959 goto out;
2960 }
2961 }
2962
2963 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
2964 max_rings = bp->rx_nr_rings;
2965 else
2966 max_rings = 1;
2967
2968 vnic->fw_grp_ids = kcalloc(max_rings, sizeof(u16), GFP_KERNEL);
2969 if (!vnic->fw_grp_ids) {
2970 rc = -ENOMEM;
2971 goto out;
2972 }
2973
Michael Chanae10ae72016-12-29 12:13:38 -05002974 if ((bp->flags & BNXT_FLAG_NEW_RSS_CAP) &&
2975 !(vnic->flags & BNXT_VNIC_RSS_FLAG))
2976 continue;
2977
Michael Chanc0c050c2015-10-22 16:01:17 -04002978 /* Allocate rss table and hash key */
2979 vnic->rss_table = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2980 &vnic->rss_table_dma_addr,
2981 GFP_KERNEL);
2982 if (!vnic->rss_table) {
2983 rc = -ENOMEM;
2984 goto out;
2985 }
2986
2987 size = L1_CACHE_ALIGN(HW_HASH_INDEX_SIZE * sizeof(u16));
2988
2989 vnic->rss_hash_key = ((void *)vnic->rss_table) + size;
2990 vnic->rss_hash_key_dma_addr = vnic->rss_table_dma_addr + size;
2991 }
2992 return 0;
2993
2994out:
2995 return rc;
2996}
2997
2998static void bnxt_free_hwrm_resources(struct bnxt *bp)
2999{
3000 struct pci_dev *pdev = bp->pdev;
3001
3002 dma_free_coherent(&pdev->dev, PAGE_SIZE, bp->hwrm_cmd_resp_addr,
3003 bp->hwrm_cmd_resp_dma_addr);
3004
3005 bp->hwrm_cmd_resp_addr = NULL;
3006 if (bp->hwrm_dbg_resp_addr) {
3007 dma_free_coherent(&pdev->dev, HWRM_DBG_REG_BUF_SIZE,
3008 bp->hwrm_dbg_resp_addr,
3009 bp->hwrm_dbg_resp_dma_addr);
3010
3011 bp->hwrm_dbg_resp_addr = NULL;
3012 }
3013}
3014
3015static int bnxt_alloc_hwrm_resources(struct bnxt *bp)
3016{
3017 struct pci_dev *pdev = bp->pdev;
3018
3019 bp->hwrm_cmd_resp_addr = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
3020 &bp->hwrm_cmd_resp_dma_addr,
3021 GFP_KERNEL);
3022 if (!bp->hwrm_cmd_resp_addr)
3023 return -ENOMEM;
3024 bp->hwrm_dbg_resp_addr = dma_alloc_coherent(&pdev->dev,
3025 HWRM_DBG_REG_BUF_SIZE,
3026 &bp->hwrm_dbg_resp_dma_addr,
3027 GFP_KERNEL);
3028 if (!bp->hwrm_dbg_resp_addr)
3029 netdev_warn(bp->dev, "fail to alloc debug register dma mem\n");
3030
3031 return 0;
3032}
3033
Deepak Khungare605db82017-05-29 19:06:04 -04003034static void bnxt_free_hwrm_short_cmd_req(struct bnxt *bp)
3035{
3036 if (bp->hwrm_short_cmd_req_addr) {
3037 struct pci_dev *pdev = bp->pdev;
3038
3039 dma_free_coherent(&pdev->dev, BNXT_HWRM_MAX_REQ_LEN,
3040 bp->hwrm_short_cmd_req_addr,
3041 bp->hwrm_short_cmd_req_dma_addr);
3042 bp->hwrm_short_cmd_req_addr = NULL;
3043 }
3044}
3045
3046static int bnxt_alloc_hwrm_short_cmd_req(struct bnxt *bp)
3047{
3048 struct pci_dev *pdev = bp->pdev;
3049
3050 bp->hwrm_short_cmd_req_addr =
3051 dma_alloc_coherent(&pdev->dev, BNXT_HWRM_MAX_REQ_LEN,
3052 &bp->hwrm_short_cmd_req_dma_addr,
3053 GFP_KERNEL);
3054 if (!bp->hwrm_short_cmd_req_addr)
3055 return -ENOMEM;
3056
3057 return 0;
3058}
3059
Michael Chanc0c050c2015-10-22 16:01:17 -04003060static void bnxt_free_stats(struct bnxt *bp)
3061{
3062 u32 size, i;
3063 struct pci_dev *pdev = bp->pdev;
3064
Vasundhara Volam00db3cb2018-03-31 13:54:12 -04003065 bp->flags &= ~BNXT_FLAG_PORT_STATS;
3066 bp->flags &= ~BNXT_FLAG_PORT_STATS_EXT;
3067
Michael Chan3bdf56c2016-03-07 15:38:45 -05003068 if (bp->hw_rx_port_stats) {
3069 dma_free_coherent(&pdev->dev, bp->hw_port_stats_size,
3070 bp->hw_rx_port_stats,
3071 bp->hw_rx_port_stats_map);
3072 bp->hw_rx_port_stats = NULL;
Vasundhara Volam00db3cb2018-03-31 13:54:12 -04003073 }
3074
3075 if (bp->hw_rx_port_stats_ext) {
3076 dma_free_coherent(&pdev->dev, sizeof(struct rx_port_stats_ext),
3077 bp->hw_rx_port_stats_ext,
3078 bp->hw_rx_port_stats_ext_map);
3079 bp->hw_rx_port_stats_ext = NULL;
Michael Chan3bdf56c2016-03-07 15:38:45 -05003080 }
3081
Michael Chanc0c050c2015-10-22 16:01:17 -04003082 if (!bp->bnapi)
3083 return;
3084
3085 size = sizeof(struct ctx_hw_stats);
3086
3087 for (i = 0; i < bp->cp_nr_rings; i++) {
3088 struct bnxt_napi *bnapi = bp->bnapi[i];
3089 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3090
3091 if (cpr->hw_stats) {
3092 dma_free_coherent(&pdev->dev, size, cpr->hw_stats,
3093 cpr->hw_stats_map);
3094 cpr->hw_stats = NULL;
3095 }
3096 }
3097}
3098
3099static int bnxt_alloc_stats(struct bnxt *bp)
3100{
3101 u32 size, i;
3102 struct pci_dev *pdev = bp->pdev;
3103
3104 size = sizeof(struct ctx_hw_stats);
3105
3106 for (i = 0; i < bp->cp_nr_rings; i++) {
3107 struct bnxt_napi *bnapi = bp->bnapi[i];
3108 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3109
3110 cpr->hw_stats = dma_alloc_coherent(&pdev->dev, size,
3111 &cpr->hw_stats_map,
3112 GFP_KERNEL);
3113 if (!cpr->hw_stats)
3114 return -ENOMEM;
3115
3116 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
3117 }
Michael Chan3bdf56c2016-03-07 15:38:45 -05003118
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04003119 if (BNXT_PF(bp) && bp->chip_num != CHIP_NUM_58700) {
Michael Chan3bdf56c2016-03-07 15:38:45 -05003120 bp->hw_port_stats_size = sizeof(struct rx_port_stats) +
3121 sizeof(struct tx_port_stats) + 1024;
3122
3123 bp->hw_rx_port_stats =
3124 dma_alloc_coherent(&pdev->dev, bp->hw_port_stats_size,
3125 &bp->hw_rx_port_stats_map,
3126 GFP_KERNEL);
3127 if (!bp->hw_rx_port_stats)
3128 return -ENOMEM;
3129
3130 bp->hw_tx_port_stats = (void *)(bp->hw_rx_port_stats + 1) +
3131 512;
3132 bp->hw_tx_port_stats_map = bp->hw_rx_port_stats_map +
3133 sizeof(struct rx_port_stats) + 512;
3134 bp->flags |= BNXT_FLAG_PORT_STATS;
Vasundhara Volam00db3cb2018-03-31 13:54:12 -04003135
3136 /* Display extended statistics only if FW supports it */
3137 if (bp->hwrm_spec_code < 0x10804 ||
3138 bp->hwrm_spec_code == 0x10900)
3139 return 0;
3140
3141 bp->hw_rx_port_stats_ext =
3142 dma_zalloc_coherent(&pdev->dev,
3143 sizeof(struct rx_port_stats_ext),
3144 &bp->hw_rx_port_stats_ext_map,
3145 GFP_KERNEL);
3146 if (!bp->hw_rx_port_stats_ext)
3147 return 0;
3148
3149 bp->flags |= BNXT_FLAG_PORT_STATS_EXT;
Michael Chan3bdf56c2016-03-07 15:38:45 -05003150 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003151 return 0;
3152}
3153
3154static void bnxt_clear_ring_indices(struct bnxt *bp)
3155{
3156 int i;
3157
3158 if (!bp->bnapi)
3159 return;
3160
3161 for (i = 0; i < bp->cp_nr_rings; i++) {
3162 struct bnxt_napi *bnapi = bp->bnapi[i];
3163 struct bnxt_cp_ring_info *cpr;
3164 struct bnxt_rx_ring_info *rxr;
3165 struct bnxt_tx_ring_info *txr;
3166
3167 if (!bnapi)
3168 continue;
3169
3170 cpr = &bnapi->cp_ring;
3171 cpr->cp_raw_cons = 0;
3172
Michael Chanb6ab4b02016-01-02 23:44:59 -05003173 txr = bnapi->tx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05003174 if (txr) {
3175 txr->tx_prod = 0;
3176 txr->tx_cons = 0;
3177 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003178
Michael Chanb6ab4b02016-01-02 23:44:59 -05003179 rxr = bnapi->rx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05003180 if (rxr) {
3181 rxr->rx_prod = 0;
3182 rxr->rx_agg_prod = 0;
3183 rxr->rx_sw_agg_prod = 0;
Michael Chan376a5b82016-05-10 19:17:59 -04003184 rxr->rx_next_cons = 0;
Michael Chan3b2b7d92016-01-02 23:45:00 -05003185 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003186 }
3187}
3188
3189static void bnxt_free_ntp_fltrs(struct bnxt *bp, bool irq_reinit)
3190{
3191#ifdef CONFIG_RFS_ACCEL
3192 int i;
3193
3194 /* Under rtnl_lock and all our NAPIs have been disabled. It's
3195 * safe to delete the hash table.
3196 */
3197 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
3198 struct hlist_head *head;
3199 struct hlist_node *tmp;
3200 struct bnxt_ntuple_filter *fltr;
3201
3202 head = &bp->ntp_fltr_hash_tbl[i];
3203 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
3204 hlist_del(&fltr->hash);
3205 kfree(fltr);
3206 }
3207 }
3208 if (irq_reinit) {
3209 kfree(bp->ntp_fltr_bmap);
3210 bp->ntp_fltr_bmap = NULL;
3211 }
3212 bp->ntp_fltr_count = 0;
3213#endif
3214}
3215
3216static int bnxt_alloc_ntp_fltrs(struct bnxt *bp)
3217{
3218#ifdef CONFIG_RFS_ACCEL
3219 int i, rc = 0;
3220
3221 if (!(bp->flags & BNXT_FLAG_RFS))
3222 return 0;
3223
3224 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++)
3225 INIT_HLIST_HEAD(&bp->ntp_fltr_hash_tbl[i]);
3226
3227 bp->ntp_fltr_count = 0;
Dan Carpenterac45bd92017-05-06 03:49:01 +03003228 bp->ntp_fltr_bmap = kcalloc(BITS_TO_LONGS(BNXT_NTP_FLTR_MAX_FLTR),
3229 sizeof(long),
Michael Chanc0c050c2015-10-22 16:01:17 -04003230 GFP_KERNEL);
3231
3232 if (!bp->ntp_fltr_bmap)
3233 rc = -ENOMEM;
3234
3235 return rc;
3236#else
3237 return 0;
3238#endif
3239}
3240
3241static void bnxt_free_mem(struct bnxt *bp, bool irq_re_init)
3242{
3243 bnxt_free_vnic_attributes(bp);
3244 bnxt_free_tx_rings(bp);
3245 bnxt_free_rx_rings(bp);
3246 bnxt_free_cp_rings(bp);
3247 bnxt_free_ntp_fltrs(bp, irq_re_init);
3248 if (irq_re_init) {
3249 bnxt_free_stats(bp);
3250 bnxt_free_ring_grps(bp);
3251 bnxt_free_vnics(bp);
Michael Chana960dec2017-02-06 16:55:39 -05003252 kfree(bp->tx_ring_map);
3253 bp->tx_ring_map = NULL;
Michael Chanb6ab4b02016-01-02 23:44:59 -05003254 kfree(bp->tx_ring);
3255 bp->tx_ring = NULL;
3256 kfree(bp->rx_ring);
3257 bp->rx_ring = NULL;
Michael Chanc0c050c2015-10-22 16:01:17 -04003258 kfree(bp->bnapi);
3259 bp->bnapi = NULL;
3260 } else {
3261 bnxt_clear_ring_indices(bp);
3262 }
3263}
3264
3265static int bnxt_alloc_mem(struct bnxt *bp, bool irq_re_init)
3266{
Michael Chan01657bc2016-01-02 23:45:03 -05003267 int i, j, rc, size, arr_size;
Michael Chanc0c050c2015-10-22 16:01:17 -04003268 void *bnapi;
3269
3270 if (irq_re_init) {
3271 /* Allocate bnapi mem pointer array and mem block for
3272 * all queues
3273 */
3274 arr_size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi *) *
3275 bp->cp_nr_rings);
3276 size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi));
3277 bnapi = kzalloc(arr_size + size * bp->cp_nr_rings, GFP_KERNEL);
3278 if (!bnapi)
3279 return -ENOMEM;
3280
3281 bp->bnapi = bnapi;
3282 bnapi += arr_size;
3283 for (i = 0; i < bp->cp_nr_rings; i++, bnapi += size) {
3284 bp->bnapi[i] = bnapi;
3285 bp->bnapi[i]->index = i;
3286 bp->bnapi[i]->bp = bp;
3287 }
3288
Michael Chanb6ab4b02016-01-02 23:44:59 -05003289 bp->rx_ring = kcalloc(bp->rx_nr_rings,
3290 sizeof(struct bnxt_rx_ring_info),
3291 GFP_KERNEL);
3292 if (!bp->rx_ring)
3293 return -ENOMEM;
3294
3295 for (i = 0; i < bp->rx_nr_rings; i++) {
3296 bp->rx_ring[i].bnapi = bp->bnapi[i];
3297 bp->bnapi[i]->rx_ring = &bp->rx_ring[i];
3298 }
3299
3300 bp->tx_ring = kcalloc(bp->tx_nr_rings,
3301 sizeof(struct bnxt_tx_ring_info),
3302 GFP_KERNEL);
3303 if (!bp->tx_ring)
3304 return -ENOMEM;
3305
Michael Chana960dec2017-02-06 16:55:39 -05003306 bp->tx_ring_map = kcalloc(bp->tx_nr_rings, sizeof(u16),
3307 GFP_KERNEL);
3308
3309 if (!bp->tx_ring_map)
3310 return -ENOMEM;
3311
Michael Chan01657bc2016-01-02 23:45:03 -05003312 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
3313 j = 0;
3314 else
3315 j = bp->rx_nr_rings;
3316
3317 for (i = 0; i < bp->tx_nr_rings; i++, j++) {
3318 bp->tx_ring[i].bnapi = bp->bnapi[j];
3319 bp->bnapi[j]->tx_ring = &bp->tx_ring[i];
Michael Chan5f449242017-02-06 16:55:40 -05003320 bp->tx_ring_map[i] = bp->tx_nr_rings_xdp + i;
Michael Chan38413402017-02-06 16:55:43 -05003321 if (i >= bp->tx_nr_rings_xdp) {
Michael Chan5f449242017-02-06 16:55:40 -05003322 bp->tx_ring[i].txq_index = i -
3323 bp->tx_nr_rings_xdp;
Michael Chan38413402017-02-06 16:55:43 -05003324 bp->bnapi[j]->tx_int = bnxt_tx_int;
3325 } else {
Michael Chanfa3e93e2017-02-06 16:55:41 -05003326 bp->bnapi[j]->flags |= BNXT_NAPI_FLAG_XDP;
Michael Chan38413402017-02-06 16:55:43 -05003327 bp->bnapi[j]->tx_int = bnxt_tx_int_xdp;
3328 }
Michael Chanb6ab4b02016-01-02 23:44:59 -05003329 }
3330
Michael Chanc0c050c2015-10-22 16:01:17 -04003331 rc = bnxt_alloc_stats(bp);
3332 if (rc)
3333 goto alloc_mem_err;
3334
3335 rc = bnxt_alloc_ntp_fltrs(bp);
3336 if (rc)
3337 goto alloc_mem_err;
3338
3339 rc = bnxt_alloc_vnics(bp);
3340 if (rc)
3341 goto alloc_mem_err;
3342 }
3343
3344 bnxt_init_ring_struct(bp);
3345
3346 rc = bnxt_alloc_rx_rings(bp);
3347 if (rc)
3348 goto alloc_mem_err;
3349
3350 rc = bnxt_alloc_tx_rings(bp);
3351 if (rc)
3352 goto alloc_mem_err;
3353
3354 rc = bnxt_alloc_cp_rings(bp);
3355 if (rc)
3356 goto alloc_mem_err;
3357
3358 bp->vnic_info[0].flags |= BNXT_VNIC_RSS_FLAG | BNXT_VNIC_MCAST_FLAG |
3359 BNXT_VNIC_UCAST_FLAG;
3360 rc = bnxt_alloc_vnic_attributes(bp);
3361 if (rc)
3362 goto alloc_mem_err;
3363 return 0;
3364
3365alloc_mem_err:
3366 bnxt_free_mem(bp, true);
3367 return rc;
3368}
3369
Michael Chan9d8bc092016-12-29 12:13:33 -05003370static void bnxt_disable_int(struct bnxt *bp)
3371{
3372 int i;
3373
3374 if (!bp->bnapi)
3375 return;
3376
3377 for (i = 0; i < bp->cp_nr_rings; i++) {
3378 struct bnxt_napi *bnapi = bp->bnapi[i];
3379 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chandaf1f1e2017-02-20 19:25:17 -05003380 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chan9d8bc092016-12-29 12:13:33 -05003381
Michael Chandaf1f1e2017-02-20 19:25:17 -05003382 if (ring->fw_ring_id != INVALID_HW_RING_ID)
3383 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
Michael Chan9d8bc092016-12-29 12:13:33 -05003384 }
3385}
3386
3387static void bnxt_disable_int_sync(struct bnxt *bp)
3388{
3389 int i;
3390
3391 atomic_inc(&bp->intr_sem);
3392
3393 bnxt_disable_int(bp);
3394 for (i = 0; i < bp->cp_nr_rings; i++)
3395 synchronize_irq(bp->irq_tbl[i].vector);
3396}
3397
3398static void bnxt_enable_int(struct bnxt *bp)
3399{
3400 int i;
3401
3402 atomic_set(&bp->intr_sem, 0);
3403 for (i = 0; i < bp->cp_nr_rings; i++) {
3404 struct bnxt_napi *bnapi = bp->bnapi[i];
3405 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3406
3407 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
3408 }
3409}
3410
Michael Chanc0c050c2015-10-22 16:01:17 -04003411void bnxt_hwrm_cmd_hdr_init(struct bnxt *bp, void *request, u16 req_type,
3412 u16 cmpl_ring, u16 target_id)
3413{
Michael Chana8643e12016-02-26 04:00:05 -05003414 struct input *req = request;
Michael Chanc0c050c2015-10-22 16:01:17 -04003415
Michael Chana8643e12016-02-26 04:00:05 -05003416 req->req_type = cpu_to_le16(req_type);
3417 req->cmpl_ring = cpu_to_le16(cmpl_ring);
3418 req->target_id = cpu_to_le16(target_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003419 req->resp_addr = cpu_to_le64(bp->hwrm_cmd_resp_dma_addr);
3420}
3421
Michael Chanfbfbc482016-02-26 04:00:07 -05003422static int bnxt_hwrm_do_send_msg(struct bnxt *bp, void *msg, u32 msg_len,
3423 int timeout, bool silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04003424{
Michael Chana11fa2b2016-05-15 03:04:47 -04003425 int i, intr_process, rc, tmo_count;
Michael Chana8643e12016-02-26 04:00:05 -05003426 struct input *req = msg;
Michael Chanc0c050c2015-10-22 16:01:17 -04003427 u32 *data = msg;
Michael Chan845adfe2018-03-31 13:54:15 -04003428 __le32 *resp_len;
3429 u8 *valid;
Michael Chanc0c050c2015-10-22 16:01:17 -04003430 u16 cp_ring_id, len = 0;
3431 struct hwrm_err_output *resp = bp->hwrm_cmd_resp_addr;
Deepak Khungare605db82017-05-29 19:06:04 -04003432 u16 max_req_len = BNXT_HWRM_MAX_REQ_LEN;
Vasundhara Volamebd58182017-12-01 03:13:05 -05003433 struct hwrm_short_input short_input = {0};
Michael Chanc0c050c2015-10-22 16:01:17 -04003434
Michael Chana8643e12016-02-26 04:00:05 -05003435 req->seq_id = cpu_to_le16(bp->hwrm_cmd_seq++);
Michael Chanc0c050c2015-10-22 16:01:17 -04003436 memset(resp, 0, PAGE_SIZE);
Michael Chana8643e12016-02-26 04:00:05 -05003437 cp_ring_id = le16_to_cpu(req->cmpl_ring);
Michael Chanc0c050c2015-10-22 16:01:17 -04003438 intr_process = (cp_ring_id == INVALID_HW_RING_ID) ? 0 : 1;
3439
Deepak Khungare605db82017-05-29 19:06:04 -04003440 if (bp->flags & BNXT_FLAG_SHORT_CMD) {
3441 void *short_cmd_req = bp->hwrm_short_cmd_req_addr;
Deepak Khungare605db82017-05-29 19:06:04 -04003442
3443 memcpy(short_cmd_req, req, msg_len);
3444 memset(short_cmd_req + msg_len, 0, BNXT_HWRM_MAX_REQ_LEN -
3445 msg_len);
3446
3447 short_input.req_type = req->req_type;
3448 short_input.signature =
3449 cpu_to_le16(SHORT_REQ_SIGNATURE_SHORT_CMD);
3450 short_input.size = cpu_to_le16(msg_len);
3451 short_input.req_addr =
3452 cpu_to_le64(bp->hwrm_short_cmd_req_dma_addr);
3453
3454 data = (u32 *)&short_input;
3455 msg_len = sizeof(short_input);
3456
3457 /* Sync memory write before updating doorbell */
3458 wmb();
3459
3460 max_req_len = BNXT_HWRM_SHORT_REQ_LEN;
3461 }
3462
Michael Chanc0c050c2015-10-22 16:01:17 -04003463 /* Write request msg to hwrm channel */
3464 __iowrite32_copy(bp->bar0, data, msg_len / 4);
3465
Deepak Khungare605db82017-05-29 19:06:04 -04003466 for (i = msg_len; i < max_req_len; i += 4)
Michael Chand79979a2016-01-07 19:56:57 -05003467 writel(0, bp->bar0 + i);
3468
Michael Chanc0c050c2015-10-22 16:01:17 -04003469 /* currently supports only one outstanding message */
3470 if (intr_process)
Michael Chana8643e12016-02-26 04:00:05 -05003471 bp->hwrm_intr_seq_id = le16_to_cpu(req->seq_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003472
3473 /* Ring channel doorbell */
3474 writel(1, bp->bar0 + 0x100);
3475
Michael Chanff4fe812016-02-26 04:00:04 -05003476 if (!timeout)
3477 timeout = DFLT_HWRM_CMD_TIMEOUT;
3478
Michael Chanc0c050c2015-10-22 16:01:17 -04003479 i = 0;
Michael Chana11fa2b2016-05-15 03:04:47 -04003480 tmo_count = timeout * 40;
Michael Chan845adfe2018-03-31 13:54:15 -04003481 resp_len = bp->hwrm_cmd_resp_addr + HWRM_RESP_LEN_OFFSET;
Michael Chanc0c050c2015-10-22 16:01:17 -04003482 if (intr_process) {
3483 /* Wait until hwrm response cmpl interrupt is processed */
3484 while (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID &&
Michael Chana11fa2b2016-05-15 03:04:47 -04003485 i++ < tmo_count) {
3486 usleep_range(25, 40);
Michael Chanc0c050c2015-10-22 16:01:17 -04003487 }
3488
3489 if (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID) {
3490 netdev_err(bp->dev, "Resp cmpl intr err msg: 0x%x\n",
Michael Chana8643e12016-02-26 04:00:05 -05003491 le16_to_cpu(req->req_type));
Michael Chanc0c050c2015-10-22 16:01:17 -04003492 return -1;
3493 }
Michael Chan845adfe2018-03-31 13:54:15 -04003494 len = (le32_to_cpu(*resp_len) & HWRM_RESP_LEN_MASK) >>
3495 HWRM_RESP_LEN_SFT;
3496 valid = bp->hwrm_cmd_resp_addr + len - 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04003497 } else {
3498 /* Check if response len is updated */
Michael Chana11fa2b2016-05-15 03:04:47 -04003499 for (i = 0; i < tmo_count; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003500 len = (le32_to_cpu(*resp_len) & HWRM_RESP_LEN_MASK) >>
3501 HWRM_RESP_LEN_SFT;
3502 if (len)
3503 break;
Michael Chana11fa2b2016-05-15 03:04:47 -04003504 usleep_range(25, 40);
Michael Chanc0c050c2015-10-22 16:01:17 -04003505 }
3506
Michael Chana11fa2b2016-05-15 03:04:47 -04003507 if (i >= tmo_count) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003508 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d\n",
Michael Chana8643e12016-02-26 04:00:05 -05003509 timeout, le16_to_cpu(req->req_type),
Michael Chan8578d6c2016-05-15 03:04:48 -04003510 le16_to_cpu(req->seq_id), len);
Michael Chanc0c050c2015-10-22 16:01:17 -04003511 return -1;
3512 }
3513
Michael Chan845adfe2018-03-31 13:54:15 -04003514 /* Last byte of resp contains valid bit */
3515 valid = bp->hwrm_cmd_resp_addr + len - 1;
Michael Chana11fa2b2016-05-15 03:04:47 -04003516 for (i = 0; i < 5; i++) {
Michael Chan845adfe2018-03-31 13:54:15 -04003517 /* make sure we read from updated DMA memory */
3518 dma_rmb();
3519 if (*valid)
Michael Chanc0c050c2015-10-22 16:01:17 -04003520 break;
Michael Chana11fa2b2016-05-15 03:04:47 -04003521 udelay(1);
Michael Chanc0c050c2015-10-22 16:01:17 -04003522 }
3523
Michael Chana11fa2b2016-05-15 03:04:47 -04003524 if (i >= 5) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003525 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d v:%d\n",
Michael Chana8643e12016-02-26 04:00:05 -05003526 timeout, le16_to_cpu(req->req_type),
3527 le16_to_cpu(req->seq_id), len, *valid);
Michael Chanc0c050c2015-10-22 16:01:17 -04003528 return -1;
3529 }
3530 }
3531
Michael Chan845adfe2018-03-31 13:54:15 -04003532 /* Zero valid bit for compatibility. Valid bit in an older spec
3533 * may become a new field in a newer spec. We must make sure that
3534 * a new field not implemented by old spec will read zero.
3535 */
3536 *valid = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04003537 rc = le16_to_cpu(resp->error_code);
Michael Chanfbfbc482016-02-26 04:00:07 -05003538 if (rc && !silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04003539 netdev_err(bp->dev, "hwrm req_type 0x%x seq id 0x%x error 0x%x\n",
3540 le16_to_cpu(resp->req_type),
3541 le16_to_cpu(resp->seq_id), rc);
Michael Chanfbfbc482016-02-26 04:00:07 -05003542 return rc;
3543}
3544
3545int _hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
3546{
3547 return bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, false);
Michael Chanc0c050c2015-10-22 16:01:17 -04003548}
3549
Michael Chancc72f3b2017-10-13 21:09:33 -04003550int _hwrm_send_message_silent(struct bnxt *bp, void *msg, u32 msg_len,
3551 int timeout)
3552{
3553 return bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, true);
3554}
3555
Michael Chanc0c050c2015-10-22 16:01:17 -04003556int hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
3557{
3558 int rc;
3559
3560 mutex_lock(&bp->hwrm_cmd_lock);
3561 rc = _hwrm_send_message(bp, msg, msg_len, timeout);
3562 mutex_unlock(&bp->hwrm_cmd_lock);
3563 return rc;
3564}
3565
Michael Chan90e209212016-02-26 04:00:08 -05003566int hwrm_send_message_silent(struct bnxt *bp, void *msg, u32 msg_len,
3567 int timeout)
3568{
3569 int rc;
3570
3571 mutex_lock(&bp->hwrm_cmd_lock);
3572 rc = bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, true);
3573 mutex_unlock(&bp->hwrm_cmd_lock);
3574 return rc;
3575}
3576
Michael Chana1653b12016-12-07 00:26:20 -05003577int bnxt_hwrm_func_rgtr_async_events(struct bnxt *bp, unsigned long *bmap,
3578 int bmap_size)
Michael Chanc0c050c2015-10-22 16:01:17 -04003579{
3580 struct hwrm_func_drv_rgtr_input req = {0};
Michael Chan25be8622016-04-05 14:09:00 -04003581 DECLARE_BITMAP(async_events_bmap, 256);
3582 u32 *events = (u32 *)async_events_bmap;
Michael Chana1653b12016-12-07 00:26:20 -05003583 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04003584
3585 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_RGTR, -1, -1);
3586
3587 req.enables =
Michael Chana1653b12016-12-07 00:26:20 -05003588 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_ASYNC_EVENT_FWD);
Michael Chanc0c050c2015-10-22 16:01:17 -04003589
Michael Chan25be8622016-04-05 14:09:00 -04003590 memset(async_events_bmap, 0, sizeof(async_events_bmap));
3591 for (i = 0; i < ARRAY_SIZE(bnxt_async_events_arr); i++)
3592 __set_bit(bnxt_async_events_arr[i], async_events_bmap);
3593
Michael Chana1653b12016-12-07 00:26:20 -05003594 if (bmap && bmap_size) {
3595 for (i = 0; i < bmap_size; i++) {
3596 if (test_bit(i, bmap))
3597 __set_bit(i, async_events_bmap);
3598 }
3599 }
3600
Michael Chan25be8622016-04-05 14:09:00 -04003601 for (i = 0; i < 8; i++)
3602 req.async_event_fwd[i] |= cpu_to_le32(events[i]);
3603
Michael Chana1653b12016-12-07 00:26:20 -05003604 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3605}
3606
3607static int bnxt_hwrm_func_drv_rgtr(struct bnxt *bp)
3608{
3609 struct hwrm_func_drv_rgtr_input req = {0};
3610
3611 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_RGTR, -1, -1);
3612
3613 req.enables =
3614 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_OS_TYPE |
3615 FUNC_DRV_RGTR_REQ_ENABLES_VER);
3616
Michael Chan11f15ed2016-04-05 14:08:55 -04003617 req.os_type = cpu_to_le16(FUNC_DRV_RGTR_REQ_OS_TYPE_LINUX);
Michael Chand4f52de2018-03-31 13:54:06 -04003618 req.flags = cpu_to_le32(FUNC_DRV_RGTR_REQ_FLAGS_16BIT_VER_MODE);
3619 req.ver_maj_8b = DRV_VER_MAJ;
3620 req.ver_min_8b = DRV_VER_MIN;
3621 req.ver_upd_8b = DRV_VER_UPD;
3622 req.ver_maj = cpu_to_le16(DRV_VER_MAJ);
3623 req.ver_min = cpu_to_le16(DRV_VER_MIN);
3624 req.ver_upd = cpu_to_le16(DRV_VER_UPD);
Michael Chanc0c050c2015-10-22 16:01:17 -04003625
3626 if (BNXT_PF(bp)) {
Michael Chan9b0436c2017-07-11 13:05:36 -04003627 u32 data[8];
Michael Chana1653b12016-12-07 00:26:20 -05003628 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04003629
Michael Chan9b0436c2017-07-11 13:05:36 -04003630 memset(data, 0, sizeof(data));
3631 for (i = 0; i < ARRAY_SIZE(bnxt_vf_req_snif); i++) {
3632 u16 cmd = bnxt_vf_req_snif[i];
3633 unsigned int bit, idx;
3634
3635 idx = cmd / 32;
3636 bit = cmd % 32;
3637 data[idx] |= 1 << bit;
3638 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003639
Michael Chande68f5de2015-12-09 19:35:41 -05003640 for (i = 0; i < 8; i++)
3641 req.vf_req_fwd[i] = cpu_to_le32(data[i]);
3642
Michael Chanc0c050c2015-10-22 16:01:17 -04003643 req.enables |=
3644 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_VF_REQ_FWD);
3645 }
3646
3647 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3648}
3649
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05003650static int bnxt_hwrm_func_drv_unrgtr(struct bnxt *bp)
3651{
3652 struct hwrm_func_drv_unrgtr_input req = {0};
3653
3654 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_UNRGTR, -1, -1);
3655 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3656}
3657
Michael Chanc0c050c2015-10-22 16:01:17 -04003658static int bnxt_hwrm_tunnel_dst_port_free(struct bnxt *bp, u8 tunnel_type)
3659{
3660 u32 rc = 0;
3661 struct hwrm_tunnel_dst_port_free_input req = {0};
3662
3663 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_FREE, -1, -1);
3664 req.tunnel_type = tunnel_type;
3665
3666 switch (tunnel_type) {
3667 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN:
3668 req.tunnel_dst_port_id = bp->vxlan_fw_dst_port_id;
3669 break;
3670 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE:
3671 req.tunnel_dst_port_id = bp->nge_fw_dst_port_id;
3672 break;
3673 default:
3674 break;
3675 }
3676
3677 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3678 if (rc)
3679 netdev_err(bp->dev, "hwrm_tunnel_dst_port_free failed. rc:%d\n",
3680 rc);
3681 return rc;
3682}
3683
3684static int bnxt_hwrm_tunnel_dst_port_alloc(struct bnxt *bp, __be16 port,
3685 u8 tunnel_type)
3686{
3687 u32 rc = 0;
3688 struct hwrm_tunnel_dst_port_alloc_input req = {0};
3689 struct hwrm_tunnel_dst_port_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3690
3691 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_ALLOC, -1, -1);
3692
3693 req.tunnel_type = tunnel_type;
3694 req.tunnel_dst_port_val = port;
3695
3696 mutex_lock(&bp->hwrm_cmd_lock);
3697 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3698 if (rc) {
3699 netdev_err(bp->dev, "hwrm_tunnel_dst_port_alloc failed. rc:%d\n",
3700 rc);
3701 goto err_out;
3702 }
3703
Christophe Jaillet57aac712016-11-22 06:14:40 +01003704 switch (tunnel_type) {
3705 case TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN:
Michael Chanc0c050c2015-10-22 16:01:17 -04003706 bp->vxlan_fw_dst_port_id = resp->tunnel_dst_port_id;
Christophe Jaillet57aac712016-11-22 06:14:40 +01003707 break;
3708 case TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_GENEVE:
Michael Chanc0c050c2015-10-22 16:01:17 -04003709 bp->nge_fw_dst_port_id = resp->tunnel_dst_port_id;
Christophe Jaillet57aac712016-11-22 06:14:40 +01003710 break;
3711 default:
3712 break;
3713 }
3714
Michael Chanc0c050c2015-10-22 16:01:17 -04003715err_out:
3716 mutex_unlock(&bp->hwrm_cmd_lock);
3717 return rc;
3718}
3719
3720static int bnxt_hwrm_cfa_l2_set_rx_mask(struct bnxt *bp, u16 vnic_id)
3721{
3722 struct hwrm_cfa_l2_set_rx_mask_input req = {0};
3723 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3724
3725 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_SET_RX_MASK, -1, -1);
Michael Chanc1935542015-12-27 18:19:28 -05003726 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003727
3728 req.num_mc_entries = cpu_to_le32(vnic->mc_list_count);
3729 req.mc_tbl_addr = cpu_to_le64(vnic->mc_list_mapping);
3730 req.mask = cpu_to_le32(vnic->rx_mask);
3731 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3732}
3733
3734#ifdef CONFIG_RFS_ACCEL
3735static int bnxt_hwrm_cfa_ntuple_filter_free(struct bnxt *bp,
3736 struct bnxt_ntuple_filter *fltr)
3737{
3738 struct hwrm_cfa_ntuple_filter_free_input req = {0};
3739
3740 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_FREE, -1, -1);
3741 req.ntuple_filter_id = fltr->filter_id;
3742 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3743}
3744
3745#define BNXT_NTP_FLTR_FLAGS \
3746 (CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID | \
3747 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_ETHERTYPE | \
3748 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_MACADDR | \
3749 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IPADDR_TYPE | \
3750 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR | \
3751 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR_MASK | \
3752 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR | \
3753 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR_MASK | \
3754 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IP_PROTOCOL | \
3755 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT | \
3756 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT_MASK | \
3757 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT | \
3758 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT_MASK | \
Michael Chanc1935542015-12-27 18:19:28 -05003759 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_ID)
Michael Chanc0c050c2015-10-22 16:01:17 -04003760
Michael Chan61aad722017-02-12 19:18:14 -05003761#define BNXT_NTP_TUNNEL_FLTR_FLAG \
3762 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_TUNNEL_TYPE
3763
Michael Chanc0c050c2015-10-22 16:01:17 -04003764static int bnxt_hwrm_cfa_ntuple_filter_alloc(struct bnxt *bp,
3765 struct bnxt_ntuple_filter *fltr)
3766{
3767 int rc = 0;
3768 struct hwrm_cfa_ntuple_filter_alloc_input req = {0};
3769 struct hwrm_cfa_ntuple_filter_alloc_output *resp =
3770 bp->hwrm_cmd_resp_addr;
3771 struct flow_keys *keys = &fltr->fkeys;
3772 struct bnxt_vnic_info *vnic = &bp->vnic_info[fltr->rxq + 1];
3773
3774 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_ALLOC, -1, -1);
Michael Chana54c4d72016-07-25 12:33:35 -04003775 req.l2_filter_id = bp->vnic_info[0].fw_l2_filter_id[fltr->l2_fltr_idx];
Michael Chanc0c050c2015-10-22 16:01:17 -04003776
3777 req.enables = cpu_to_le32(BNXT_NTP_FLTR_FLAGS);
3778
3779 req.ethertype = htons(ETH_P_IP);
3780 memcpy(req.src_macaddr, fltr->src_mac_addr, ETH_ALEN);
Michael Chanc1935542015-12-27 18:19:28 -05003781 req.ip_addr_type = CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV4;
Michael Chanc0c050c2015-10-22 16:01:17 -04003782 req.ip_protocol = keys->basic.ip_proto;
3783
Michael Chandda0e742016-12-29 12:13:40 -05003784 if (keys->basic.n_proto == htons(ETH_P_IPV6)) {
3785 int i;
3786
3787 req.ethertype = htons(ETH_P_IPV6);
3788 req.ip_addr_type =
3789 CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV6;
3790 *(struct in6_addr *)&req.src_ipaddr[0] =
3791 keys->addrs.v6addrs.src;
3792 *(struct in6_addr *)&req.dst_ipaddr[0] =
3793 keys->addrs.v6addrs.dst;
3794 for (i = 0; i < 4; i++) {
3795 req.src_ipaddr_mask[i] = cpu_to_be32(0xffffffff);
3796 req.dst_ipaddr_mask[i] = cpu_to_be32(0xffffffff);
3797 }
3798 } else {
3799 req.src_ipaddr[0] = keys->addrs.v4addrs.src;
3800 req.src_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
3801 req.dst_ipaddr[0] = keys->addrs.v4addrs.dst;
3802 req.dst_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
3803 }
Michael Chan61aad722017-02-12 19:18:14 -05003804 if (keys->control.flags & FLOW_DIS_ENCAPSULATION) {
3805 req.enables |= cpu_to_le32(BNXT_NTP_TUNNEL_FLTR_FLAG);
3806 req.tunnel_type =
3807 CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL;
3808 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003809
3810 req.src_port = keys->ports.src;
3811 req.src_port_mask = cpu_to_be16(0xffff);
3812 req.dst_port = keys->ports.dst;
3813 req.dst_port_mask = cpu_to_be16(0xffff);
3814
Michael Chanc1935542015-12-27 18:19:28 -05003815 req.dst_id = cpu_to_le16(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003816 mutex_lock(&bp->hwrm_cmd_lock);
3817 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3818 if (!rc)
3819 fltr->filter_id = resp->ntuple_filter_id;
3820 mutex_unlock(&bp->hwrm_cmd_lock);
3821 return rc;
3822}
3823#endif
3824
3825static int bnxt_hwrm_set_vnic_filter(struct bnxt *bp, u16 vnic_id, u16 idx,
3826 u8 *mac_addr)
3827{
3828 u32 rc = 0;
3829 struct hwrm_cfa_l2_filter_alloc_input req = {0};
3830 struct hwrm_cfa_l2_filter_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3831
3832 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_ALLOC, -1, -1);
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04003833 req.flags = cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX);
3834 if (!BNXT_CHIP_TYPE_NITRO_A0(bp))
3835 req.flags |=
3836 cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_OUTERMOST);
Michael Chanc1935542015-12-27 18:19:28 -05003837 req.dst_id = cpu_to_le16(bp->vnic_info[vnic_id].fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003838 req.enables =
3839 cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR |
Michael Chanc1935542015-12-27 18:19:28 -05003840 CFA_L2_FILTER_ALLOC_REQ_ENABLES_DST_ID |
Michael Chanc0c050c2015-10-22 16:01:17 -04003841 CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR_MASK);
3842 memcpy(req.l2_addr, mac_addr, ETH_ALEN);
3843 req.l2_addr_mask[0] = 0xff;
3844 req.l2_addr_mask[1] = 0xff;
3845 req.l2_addr_mask[2] = 0xff;
3846 req.l2_addr_mask[3] = 0xff;
3847 req.l2_addr_mask[4] = 0xff;
3848 req.l2_addr_mask[5] = 0xff;
3849
3850 mutex_lock(&bp->hwrm_cmd_lock);
3851 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3852 if (!rc)
3853 bp->vnic_info[vnic_id].fw_l2_filter_id[idx] =
3854 resp->l2_filter_id;
3855 mutex_unlock(&bp->hwrm_cmd_lock);
3856 return rc;
3857}
3858
3859static int bnxt_hwrm_clear_vnic_filter(struct bnxt *bp)
3860{
3861 u16 i, j, num_of_vnics = 1; /* only vnic 0 supported */
3862 int rc = 0;
3863
3864 /* Any associated ntuple filters will also be cleared by firmware. */
3865 mutex_lock(&bp->hwrm_cmd_lock);
3866 for (i = 0; i < num_of_vnics; i++) {
3867 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3868
3869 for (j = 0; j < vnic->uc_filter_count; j++) {
3870 struct hwrm_cfa_l2_filter_free_input req = {0};
3871
3872 bnxt_hwrm_cmd_hdr_init(bp, &req,
3873 HWRM_CFA_L2_FILTER_FREE, -1, -1);
3874
3875 req.l2_filter_id = vnic->fw_l2_filter_id[j];
3876
3877 rc = _hwrm_send_message(bp, &req, sizeof(req),
3878 HWRM_CMD_TIMEOUT);
3879 }
3880 vnic->uc_filter_count = 0;
3881 }
3882 mutex_unlock(&bp->hwrm_cmd_lock);
3883
3884 return rc;
3885}
3886
3887static int bnxt_hwrm_vnic_set_tpa(struct bnxt *bp, u16 vnic_id, u32 tpa_flags)
3888{
3889 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3890 struct hwrm_vnic_tpa_cfg_input req = {0};
3891
Michael Chan3c4fe802018-03-09 23:46:10 -05003892 if (vnic->fw_vnic_id == INVALID_HW_RING_ID)
3893 return 0;
3894
Michael Chanc0c050c2015-10-22 16:01:17 -04003895 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_TPA_CFG, -1, -1);
3896
3897 if (tpa_flags) {
3898 u16 mss = bp->dev->mtu - 40;
3899 u32 nsegs, n, segs = 0, flags;
3900
3901 flags = VNIC_TPA_CFG_REQ_FLAGS_TPA |
3902 VNIC_TPA_CFG_REQ_FLAGS_ENCAP_TPA |
3903 VNIC_TPA_CFG_REQ_FLAGS_RSC_WND_UPDATE |
3904 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_ECN |
3905 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_SAME_GRE_SEQ;
3906 if (tpa_flags & BNXT_FLAG_GRO)
3907 flags |= VNIC_TPA_CFG_REQ_FLAGS_GRO;
3908
3909 req.flags = cpu_to_le32(flags);
3910
3911 req.enables =
3912 cpu_to_le32(VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_SEGS |
Michael Chanc1935542015-12-27 18:19:28 -05003913 VNIC_TPA_CFG_REQ_ENABLES_MAX_AGGS |
3914 VNIC_TPA_CFG_REQ_ENABLES_MIN_AGG_LEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04003915
3916 /* Number of segs are log2 units, and first packet is not
3917 * included as part of this units.
3918 */
Michael Chan2839f282016-04-25 02:30:50 -04003919 if (mss <= BNXT_RX_PAGE_SIZE) {
3920 n = BNXT_RX_PAGE_SIZE / mss;
Michael Chanc0c050c2015-10-22 16:01:17 -04003921 nsegs = (MAX_SKB_FRAGS - 1) * n;
3922 } else {
Michael Chan2839f282016-04-25 02:30:50 -04003923 n = mss / BNXT_RX_PAGE_SIZE;
3924 if (mss & (BNXT_RX_PAGE_SIZE - 1))
Michael Chanc0c050c2015-10-22 16:01:17 -04003925 n++;
3926 nsegs = (MAX_SKB_FRAGS - n) / n;
3927 }
3928
3929 segs = ilog2(nsegs);
3930 req.max_agg_segs = cpu_to_le16(segs);
3931 req.max_aggs = cpu_to_le16(VNIC_TPA_CFG_REQ_MAX_AGGS_MAX);
Michael Chanc1935542015-12-27 18:19:28 -05003932
3933 req.min_agg_len = cpu_to_le32(512);
Michael Chanc0c050c2015-10-22 16:01:17 -04003934 }
3935 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
3936
3937 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3938}
3939
3940static int bnxt_hwrm_vnic_set_rss(struct bnxt *bp, u16 vnic_id, bool set_rss)
3941{
3942 u32 i, j, max_rings;
3943 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3944 struct hwrm_vnic_rss_cfg_input req = {0};
3945
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003946 if (vnic->fw_rss_cos_lb_ctx[0] == INVALID_HW_RING_ID)
Michael Chanc0c050c2015-10-22 16:01:17 -04003947 return 0;
3948
3949 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_CFG, -1, -1);
3950 if (set_rss) {
Michael Chan87da7f72016-11-16 21:13:09 -05003951 req.hash_type = cpu_to_le32(bp->rss_hash_cfg);
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04003952 if (vnic->flags & BNXT_VNIC_RSS_FLAG) {
3953 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
3954 max_rings = bp->rx_nr_rings - 1;
3955 else
3956 max_rings = bp->rx_nr_rings;
3957 } else {
Michael Chanc0c050c2015-10-22 16:01:17 -04003958 max_rings = 1;
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04003959 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003960
3961 /* Fill the RSS indirection table with ring group ids */
3962 for (i = 0, j = 0; i < HW_HASH_INDEX_SIZE; i++, j++) {
3963 if (j == max_rings)
3964 j = 0;
3965 vnic->rss_table[i] = cpu_to_le16(vnic->fw_grp_ids[j]);
3966 }
3967
3968 req.ring_grp_tbl_addr = cpu_to_le64(vnic->rss_table_dma_addr);
3969 req.hash_key_tbl_addr =
3970 cpu_to_le64(vnic->rss_hash_key_dma_addr);
3971 }
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003972 req.rss_ctx_idx = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[0]);
Michael Chanc0c050c2015-10-22 16:01:17 -04003973 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3974}
3975
3976static int bnxt_hwrm_vnic_set_hds(struct bnxt *bp, u16 vnic_id)
3977{
3978 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3979 struct hwrm_vnic_plcmodes_cfg_input req = {0};
3980
3981 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_PLCMODES_CFG, -1, -1);
3982 req.flags = cpu_to_le32(VNIC_PLCMODES_CFG_REQ_FLAGS_JUMBO_PLACEMENT |
3983 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV4 |
3984 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV6);
3985 req.enables =
3986 cpu_to_le32(VNIC_PLCMODES_CFG_REQ_ENABLES_JUMBO_THRESH_VALID |
3987 VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_THRESHOLD_VALID);
3988 /* thresholds not implemented in firmware yet */
3989 req.jumbo_thresh = cpu_to_le16(bp->rx_copy_thresh);
3990 req.hds_threshold = cpu_to_le16(bp->rx_copy_thresh);
3991 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
3992 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3993}
3994
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003995static void bnxt_hwrm_vnic_ctx_free_one(struct bnxt *bp, u16 vnic_id,
3996 u16 ctx_idx)
Michael Chanc0c050c2015-10-22 16:01:17 -04003997{
3998 struct hwrm_vnic_rss_cos_lb_ctx_free_input req = {0};
3999
4000 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_FREE, -1, -1);
4001 req.rss_cos_lb_ctx_id =
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04004002 cpu_to_le16(bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx]);
Michael Chanc0c050c2015-10-22 16:01:17 -04004003
4004 hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04004005 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx] = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004006}
4007
4008static void bnxt_hwrm_vnic_ctx_free(struct bnxt *bp)
4009{
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04004010 int i, j;
Michael Chanc0c050c2015-10-22 16:01:17 -04004011
4012 for (i = 0; i < bp->nr_vnics; i++) {
4013 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
4014
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04004015 for (j = 0; j < BNXT_MAX_CTX_PER_VNIC; j++) {
4016 if (vnic->fw_rss_cos_lb_ctx[j] != INVALID_HW_RING_ID)
4017 bnxt_hwrm_vnic_ctx_free_one(bp, i, j);
4018 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004019 }
4020 bp->rsscos_nr_ctxs = 0;
4021}
4022
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04004023static int bnxt_hwrm_vnic_ctx_alloc(struct bnxt *bp, u16 vnic_id, u16 ctx_idx)
Michael Chanc0c050c2015-10-22 16:01:17 -04004024{
4025 int rc;
4026 struct hwrm_vnic_rss_cos_lb_ctx_alloc_input req = {0};
4027 struct hwrm_vnic_rss_cos_lb_ctx_alloc_output *resp =
4028 bp->hwrm_cmd_resp_addr;
4029
4030 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_ALLOC, -1,
4031 -1);
4032
4033 mutex_lock(&bp->hwrm_cmd_lock);
4034 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4035 if (!rc)
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04004036 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx] =
Michael Chanc0c050c2015-10-22 16:01:17 -04004037 le16_to_cpu(resp->rss_cos_lb_ctx_id);
4038 mutex_unlock(&bp->hwrm_cmd_lock);
4039
4040 return rc;
4041}
4042
Michael Chanabe93ad2018-03-31 13:54:08 -04004043static u32 bnxt_get_roce_vnic_mode(struct bnxt *bp)
4044{
4045 if (bp->flags & BNXT_FLAG_ROCE_MIRROR_CAP)
4046 return VNIC_CFG_REQ_FLAGS_ROCE_MIRRORING_CAPABLE_VNIC_MODE;
4047 return VNIC_CFG_REQ_FLAGS_ROCE_DUAL_VNIC_MODE;
4048}
4049
Michael Chana588e452016-12-07 00:26:21 -05004050int bnxt_hwrm_vnic_cfg(struct bnxt *bp, u16 vnic_id)
Michael Chanc0c050c2015-10-22 16:01:17 -04004051{
Michael Chanb81a90d2016-01-02 23:45:01 -05004052 unsigned int ring = 0, grp_idx;
Michael Chanc0c050c2015-10-22 16:01:17 -04004053 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
4054 struct hwrm_vnic_cfg_input req = {0};
Michael Chancf6645f2016-06-13 02:25:28 -04004055 u16 def_vlan = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04004056
4057 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_CFG, -1, -1);
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04004058
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04004059 req.enables = cpu_to_le32(VNIC_CFG_REQ_ENABLES_DFLT_RING_GRP);
4060 /* Only RSS support for now TBD: COS & LB */
4061 if (vnic->fw_rss_cos_lb_ctx[0] != INVALID_HW_RING_ID) {
4062 req.rss_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[0]);
4063 req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_RSS_RULE |
4064 VNIC_CFG_REQ_ENABLES_MRU);
Michael Chanae10ae72016-12-29 12:13:38 -05004065 } else if (vnic->flags & BNXT_VNIC_RFS_NEW_RSS_FLAG) {
4066 req.rss_rule =
4067 cpu_to_le16(bp->vnic_info[0].fw_rss_cos_lb_ctx[0]);
4068 req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_RSS_RULE |
4069 VNIC_CFG_REQ_ENABLES_MRU);
4070 req.flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_RSS_DFLT_CR_MODE);
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04004071 } else {
4072 req.rss_rule = cpu_to_le16(0xffff);
4073 }
4074
4075 if (BNXT_CHIP_TYPE_NITRO_A0(bp) &&
4076 (vnic->fw_rss_cos_lb_ctx[0] != INVALID_HW_RING_ID)) {
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04004077 req.cos_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[1]);
4078 req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_COS_RULE);
4079 } else {
4080 req.cos_rule = cpu_to_le16(0xffff);
4081 }
4082
Michael Chanc0c050c2015-10-22 16:01:17 -04004083 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
Michael Chanb81a90d2016-01-02 23:45:01 -05004084 ring = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04004085 else if (vnic->flags & BNXT_VNIC_RFS_FLAG)
Michael Chanb81a90d2016-01-02 23:45:01 -05004086 ring = vnic_id - 1;
Prashant Sreedharan76595192016-07-18 07:15:22 -04004087 else if ((vnic_id == 1) && BNXT_CHIP_TYPE_NITRO_A0(bp))
4088 ring = bp->rx_nr_rings - 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04004089
Michael Chanb81a90d2016-01-02 23:45:01 -05004090 grp_idx = bp->rx_ring[ring].bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04004091 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
4092 req.dflt_ring_grp = cpu_to_le16(bp->grp_info[grp_idx].fw_grp_id);
4093
4094 req.lb_rule = cpu_to_le16(0xffff);
4095 req.mru = cpu_to_le16(bp->dev->mtu + ETH_HLEN + ETH_FCS_LEN +
4096 VLAN_HLEN);
4097
Michael Chancf6645f2016-06-13 02:25:28 -04004098#ifdef CONFIG_BNXT_SRIOV
4099 if (BNXT_VF(bp))
4100 def_vlan = bp->vf.vlan;
4101#endif
4102 if ((bp->flags & BNXT_FLAG_STRIP_VLAN) || def_vlan)
Michael Chanc0c050c2015-10-22 16:01:17 -04004103 req.flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_VLAN_STRIP_MODE);
Michael Chana588e452016-12-07 00:26:21 -05004104 if (!vnic_id && bnxt_ulp_registered(bp->edev, BNXT_ROCE_ULP))
Michael Chanabe93ad2018-03-31 13:54:08 -04004105 req.flags |= cpu_to_le32(bnxt_get_roce_vnic_mode(bp));
Michael Chanc0c050c2015-10-22 16:01:17 -04004106
4107 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4108}
4109
4110static int bnxt_hwrm_vnic_free_one(struct bnxt *bp, u16 vnic_id)
4111{
4112 u32 rc = 0;
4113
4114 if (bp->vnic_info[vnic_id].fw_vnic_id != INVALID_HW_RING_ID) {
4115 struct hwrm_vnic_free_input req = {0};
4116
4117 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_FREE, -1, -1);
4118 req.vnic_id =
4119 cpu_to_le32(bp->vnic_info[vnic_id].fw_vnic_id);
4120
4121 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4122 if (rc)
4123 return rc;
4124 bp->vnic_info[vnic_id].fw_vnic_id = INVALID_HW_RING_ID;
4125 }
4126 return rc;
4127}
4128
4129static void bnxt_hwrm_vnic_free(struct bnxt *bp)
4130{
4131 u16 i;
4132
4133 for (i = 0; i < bp->nr_vnics; i++)
4134 bnxt_hwrm_vnic_free_one(bp, i);
4135}
4136
Michael Chanb81a90d2016-01-02 23:45:01 -05004137static int bnxt_hwrm_vnic_alloc(struct bnxt *bp, u16 vnic_id,
4138 unsigned int start_rx_ring_idx,
4139 unsigned int nr_rings)
Michael Chanc0c050c2015-10-22 16:01:17 -04004140{
Michael Chanb81a90d2016-01-02 23:45:01 -05004141 int rc = 0;
4142 unsigned int i, j, grp_idx, end_idx = start_rx_ring_idx + nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04004143 struct hwrm_vnic_alloc_input req = {0};
4144 struct hwrm_vnic_alloc_output *resp = bp->hwrm_cmd_resp_addr;
4145
4146 /* map ring groups to this vnic */
Michael Chanb81a90d2016-01-02 23:45:01 -05004147 for (i = start_rx_ring_idx, j = 0; i < end_idx; i++, j++) {
4148 grp_idx = bp->rx_ring[i].bnapi->index;
4149 if (bp->grp_info[grp_idx].fw_grp_id == INVALID_HW_RING_ID) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004150 netdev_err(bp->dev, "Not enough ring groups avail:%x req:%x\n",
Michael Chanb81a90d2016-01-02 23:45:01 -05004151 j, nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04004152 break;
4153 }
4154 bp->vnic_info[vnic_id].fw_grp_ids[j] =
Michael Chanb81a90d2016-01-02 23:45:01 -05004155 bp->grp_info[grp_idx].fw_grp_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004156 }
4157
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04004158 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[0] = INVALID_HW_RING_ID;
4159 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[1] = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004160 if (vnic_id == 0)
4161 req.flags = cpu_to_le32(VNIC_ALLOC_REQ_FLAGS_DEFAULT);
4162
4163 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_ALLOC, -1, -1);
4164
4165 mutex_lock(&bp->hwrm_cmd_lock);
4166 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4167 if (!rc)
4168 bp->vnic_info[vnic_id].fw_vnic_id = le32_to_cpu(resp->vnic_id);
4169 mutex_unlock(&bp->hwrm_cmd_lock);
4170 return rc;
4171}
4172
Michael Chan8fdefd62016-12-29 12:13:36 -05004173static int bnxt_hwrm_vnic_qcaps(struct bnxt *bp)
4174{
4175 struct hwrm_vnic_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
4176 struct hwrm_vnic_qcaps_input req = {0};
4177 int rc;
4178
4179 if (bp->hwrm_spec_code < 0x10600)
4180 return 0;
4181
4182 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_QCAPS, -1, -1);
4183 mutex_lock(&bp->hwrm_cmd_lock);
4184 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4185 if (!rc) {
Michael Chanabe93ad2018-03-31 13:54:08 -04004186 u32 flags = le32_to_cpu(resp->flags);
4187
4188 if (flags & VNIC_QCAPS_RESP_FLAGS_RSS_DFLT_CR_CAP)
Michael Chan8fdefd62016-12-29 12:13:36 -05004189 bp->flags |= BNXT_FLAG_NEW_RSS_CAP;
Michael Chanabe93ad2018-03-31 13:54:08 -04004190 if (flags &
4191 VNIC_QCAPS_RESP_FLAGS_ROCE_MIRRORING_CAPABLE_VNIC_CAP)
4192 bp->flags |= BNXT_FLAG_ROCE_MIRROR_CAP;
Michael Chan8fdefd62016-12-29 12:13:36 -05004193 }
4194 mutex_unlock(&bp->hwrm_cmd_lock);
4195 return rc;
4196}
4197
Michael Chanc0c050c2015-10-22 16:01:17 -04004198static int bnxt_hwrm_ring_grp_alloc(struct bnxt *bp)
4199{
4200 u16 i;
4201 u32 rc = 0;
4202
4203 mutex_lock(&bp->hwrm_cmd_lock);
4204 for (i = 0; i < bp->rx_nr_rings; i++) {
4205 struct hwrm_ring_grp_alloc_input req = {0};
4206 struct hwrm_ring_grp_alloc_output *resp =
4207 bp->hwrm_cmd_resp_addr;
Michael Chanb81a90d2016-01-02 23:45:01 -05004208 unsigned int grp_idx = bp->rx_ring[i].bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04004209
4210 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_ALLOC, -1, -1);
4211
Michael Chanb81a90d2016-01-02 23:45:01 -05004212 req.cr = cpu_to_le16(bp->grp_info[grp_idx].cp_fw_ring_id);
4213 req.rr = cpu_to_le16(bp->grp_info[grp_idx].rx_fw_ring_id);
4214 req.ar = cpu_to_le16(bp->grp_info[grp_idx].agg_fw_ring_id);
4215 req.sc = cpu_to_le16(bp->grp_info[grp_idx].fw_stats_ctx);
Michael Chanc0c050c2015-10-22 16:01:17 -04004216
4217 rc = _hwrm_send_message(bp, &req, sizeof(req),
4218 HWRM_CMD_TIMEOUT);
4219 if (rc)
4220 break;
4221
Michael Chanb81a90d2016-01-02 23:45:01 -05004222 bp->grp_info[grp_idx].fw_grp_id =
4223 le32_to_cpu(resp->ring_group_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04004224 }
4225 mutex_unlock(&bp->hwrm_cmd_lock);
4226 return rc;
4227}
4228
4229static int bnxt_hwrm_ring_grp_free(struct bnxt *bp)
4230{
4231 u16 i;
4232 u32 rc = 0;
4233 struct hwrm_ring_grp_free_input req = {0};
4234
4235 if (!bp->grp_info)
4236 return 0;
4237
4238 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_FREE, -1, -1);
4239
4240 mutex_lock(&bp->hwrm_cmd_lock);
4241 for (i = 0; i < bp->cp_nr_rings; i++) {
4242 if (bp->grp_info[i].fw_grp_id == INVALID_HW_RING_ID)
4243 continue;
4244 req.ring_group_id =
4245 cpu_to_le32(bp->grp_info[i].fw_grp_id);
4246
4247 rc = _hwrm_send_message(bp, &req, sizeof(req),
4248 HWRM_CMD_TIMEOUT);
4249 if (rc)
4250 break;
4251 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
4252 }
4253 mutex_unlock(&bp->hwrm_cmd_lock);
4254 return rc;
4255}
4256
4257static int hwrm_ring_alloc_send_msg(struct bnxt *bp,
4258 struct bnxt_ring_struct *ring,
Michael Chan9899bb52018-03-31 13:54:16 -04004259 u32 ring_type, u32 map_index)
Michael Chanc0c050c2015-10-22 16:01:17 -04004260{
4261 int rc = 0, err = 0;
4262 struct hwrm_ring_alloc_input req = {0};
4263 struct hwrm_ring_alloc_output *resp = bp->hwrm_cmd_resp_addr;
Michael Chan9899bb52018-03-31 13:54:16 -04004264 struct bnxt_ring_grp_info *grp_info;
Michael Chanc0c050c2015-10-22 16:01:17 -04004265 u16 ring_id;
4266
4267 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_ALLOC, -1, -1);
4268
4269 req.enables = 0;
4270 if (ring->nr_pages > 1) {
4271 req.page_tbl_addr = cpu_to_le64(ring->pg_tbl_map);
4272 /* Page size is in log2 units */
4273 req.page_size = BNXT_PAGE_SHIFT;
4274 req.page_tbl_depth = 1;
4275 } else {
4276 req.page_tbl_addr = cpu_to_le64(ring->dma_arr[0]);
4277 }
4278 req.fbo = 0;
4279 /* Association of ring index with doorbell index and MSIX number */
4280 req.logical_id = cpu_to_le16(map_index);
4281
4282 switch (ring_type) {
4283 case HWRM_RING_ALLOC_TX:
4284 req.ring_type = RING_ALLOC_REQ_RING_TYPE_TX;
4285 /* Association of transmit ring with completion ring */
Michael Chan9899bb52018-03-31 13:54:16 -04004286 grp_info = &bp->grp_info[ring->grp_idx];
4287 req.cmpl_ring_id = cpu_to_le16(grp_info->cp_fw_ring_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04004288 req.length = cpu_to_le32(bp->tx_ring_mask + 1);
Michael Chan9899bb52018-03-31 13:54:16 -04004289 req.stat_ctx_id = cpu_to_le32(grp_info->fw_stats_ctx);
Michael Chanc0c050c2015-10-22 16:01:17 -04004290 req.queue_id = cpu_to_le16(ring->queue_id);
4291 break;
4292 case HWRM_RING_ALLOC_RX:
4293 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
4294 req.length = cpu_to_le32(bp->rx_ring_mask + 1);
4295 break;
4296 case HWRM_RING_ALLOC_AGG:
4297 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
4298 req.length = cpu_to_le32(bp->rx_agg_ring_mask + 1);
4299 break;
4300 case HWRM_RING_ALLOC_CMPL:
Michael Chanbac9a7e2017-02-12 19:18:10 -05004301 req.ring_type = RING_ALLOC_REQ_RING_TYPE_L2_CMPL;
Michael Chanc0c050c2015-10-22 16:01:17 -04004302 req.length = cpu_to_le32(bp->cp_ring_mask + 1);
4303 if (bp->flags & BNXT_FLAG_USING_MSIX)
4304 req.int_mode = RING_ALLOC_REQ_INT_MODE_MSIX;
4305 break;
4306 default:
4307 netdev_err(bp->dev, "hwrm alloc invalid ring type %d\n",
4308 ring_type);
4309 return -1;
4310 }
4311
4312 mutex_lock(&bp->hwrm_cmd_lock);
4313 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4314 err = le16_to_cpu(resp->error_code);
4315 ring_id = le16_to_cpu(resp->ring_id);
4316 mutex_unlock(&bp->hwrm_cmd_lock);
4317
4318 if (rc || err) {
4319 switch (ring_type) {
Michael Chanbac9a7e2017-02-12 19:18:10 -05004320 case RING_FREE_REQ_RING_TYPE_L2_CMPL:
Michael Chanc0c050c2015-10-22 16:01:17 -04004321 netdev_err(bp->dev, "hwrm_ring_alloc cp failed. rc:%x err:%x\n",
4322 rc, err);
4323 return -1;
4324
4325 case RING_FREE_REQ_RING_TYPE_RX:
4326 netdev_err(bp->dev, "hwrm_ring_alloc rx failed. rc:%x err:%x\n",
4327 rc, err);
4328 return -1;
4329
4330 case RING_FREE_REQ_RING_TYPE_TX:
4331 netdev_err(bp->dev, "hwrm_ring_alloc tx failed. rc:%x err:%x\n",
4332 rc, err);
4333 return -1;
4334
4335 default:
4336 netdev_err(bp->dev, "Invalid ring\n");
4337 return -1;
4338 }
4339 }
4340 ring->fw_ring_id = ring_id;
4341 return rc;
4342}
4343
Michael Chan486b5c22016-12-29 12:13:42 -05004344static int bnxt_hwrm_set_async_event_cr(struct bnxt *bp, int idx)
4345{
4346 int rc;
4347
4348 if (BNXT_PF(bp)) {
4349 struct hwrm_func_cfg_input req = {0};
4350
4351 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_CFG, -1, -1);
4352 req.fid = cpu_to_le16(0xffff);
4353 req.enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_ASYNC_EVENT_CR);
4354 req.async_event_cr = cpu_to_le16(idx);
4355 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4356 } else {
4357 struct hwrm_func_vf_cfg_input req = {0};
4358
4359 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_VF_CFG, -1, -1);
4360 req.enables =
4361 cpu_to_le32(FUNC_VF_CFG_REQ_ENABLES_ASYNC_EVENT_CR);
4362 req.async_event_cr = cpu_to_le16(idx);
4363 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4364 }
4365 return rc;
4366}
4367
Michael Chanc0c050c2015-10-22 16:01:17 -04004368static int bnxt_hwrm_ring_alloc(struct bnxt *bp)
4369{
4370 int i, rc = 0;
4371
Michael Chanedd0c2c2015-12-27 18:19:19 -05004372 for (i = 0; i < bp->cp_nr_rings; i++) {
4373 struct bnxt_napi *bnapi = bp->bnapi[i];
4374 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4375 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chan9899bb52018-03-31 13:54:16 -04004376 u32 map_idx = ring->map_idx;
Michael Chanc0c050c2015-10-22 16:01:17 -04004377
Michael Chan9899bb52018-03-31 13:54:16 -04004378 cpr->cp_doorbell = bp->bar1 + map_idx * 0x80;
4379 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_CMPL,
4380 map_idx);
Michael Chanedd0c2c2015-12-27 18:19:19 -05004381 if (rc)
4382 goto err_out;
Michael Chanedd0c2c2015-12-27 18:19:19 -05004383 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
4384 bp->grp_info[i].cp_fw_ring_id = ring->fw_ring_id;
Michael Chan486b5c22016-12-29 12:13:42 -05004385
4386 if (!i) {
4387 rc = bnxt_hwrm_set_async_event_cr(bp, ring->fw_ring_id);
4388 if (rc)
4389 netdev_warn(bp->dev, "Failed to set async event completion ring.\n");
4390 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004391 }
4392
Michael Chanedd0c2c2015-12-27 18:19:19 -05004393 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004394 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004395 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
Michael Chan9899bb52018-03-31 13:54:16 -04004396 u32 map_idx = i;
Michael Chanc0c050c2015-10-22 16:01:17 -04004397
Michael Chanb81a90d2016-01-02 23:45:01 -05004398 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_TX,
Michael Chan9899bb52018-03-31 13:54:16 -04004399 map_idx);
Michael Chanedd0c2c2015-12-27 18:19:19 -05004400 if (rc)
4401 goto err_out;
Michael Chanb81a90d2016-01-02 23:45:01 -05004402 txr->tx_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04004403 }
4404
Michael Chanedd0c2c2015-12-27 18:19:19 -05004405 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004406 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004407 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004408 u32 map_idx = rxr->bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04004409
Michael Chanb81a90d2016-01-02 23:45:01 -05004410 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_RX,
Michael Chan9899bb52018-03-31 13:54:16 -04004411 map_idx);
Michael Chanedd0c2c2015-12-27 18:19:19 -05004412 if (rc)
4413 goto err_out;
Michael Chanb81a90d2016-01-02 23:45:01 -05004414 rxr->rx_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanedd0c2c2015-12-27 18:19:19 -05004415 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
Michael Chanb81a90d2016-01-02 23:45:01 -05004416 bp->grp_info[map_idx].rx_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004417 }
4418
4419 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
4420 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004421 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004422 struct bnxt_ring_struct *ring =
4423 &rxr->rx_agg_ring_struct;
Michael Chan9899bb52018-03-31 13:54:16 -04004424 u32 grp_idx = ring->grp_idx;
Michael Chanb81a90d2016-01-02 23:45:01 -05004425 u32 map_idx = grp_idx + bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04004426
4427 rc = hwrm_ring_alloc_send_msg(bp, ring,
4428 HWRM_RING_ALLOC_AGG,
Michael Chan9899bb52018-03-31 13:54:16 -04004429 map_idx);
Michael Chanc0c050c2015-10-22 16:01:17 -04004430 if (rc)
4431 goto err_out;
4432
Michael Chanb81a90d2016-01-02 23:45:01 -05004433 rxr->rx_agg_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04004434 writel(DB_KEY_RX | rxr->rx_agg_prod,
4435 rxr->rx_agg_doorbell);
Michael Chanb81a90d2016-01-02 23:45:01 -05004436 bp->grp_info[grp_idx].agg_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004437 }
4438 }
4439err_out:
4440 return rc;
4441}
4442
4443static int hwrm_ring_free_send_msg(struct bnxt *bp,
4444 struct bnxt_ring_struct *ring,
4445 u32 ring_type, int cmpl_ring_id)
4446{
4447 int rc;
4448 struct hwrm_ring_free_input req = {0};
4449 struct hwrm_ring_free_output *resp = bp->hwrm_cmd_resp_addr;
4450 u16 error_code;
4451
Prashant Sreedharan74608fc2016-01-28 03:11:20 -05004452 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_FREE, cmpl_ring_id, -1);
Michael Chanc0c050c2015-10-22 16:01:17 -04004453 req.ring_type = ring_type;
4454 req.ring_id = cpu_to_le16(ring->fw_ring_id);
4455
4456 mutex_lock(&bp->hwrm_cmd_lock);
4457 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4458 error_code = le16_to_cpu(resp->error_code);
4459 mutex_unlock(&bp->hwrm_cmd_lock);
4460
4461 if (rc || error_code) {
4462 switch (ring_type) {
Michael Chanbac9a7e2017-02-12 19:18:10 -05004463 case RING_FREE_REQ_RING_TYPE_L2_CMPL:
Michael Chanc0c050c2015-10-22 16:01:17 -04004464 netdev_err(bp->dev, "hwrm_ring_free cp failed. rc:%d\n",
4465 rc);
4466 return rc;
4467 case RING_FREE_REQ_RING_TYPE_RX:
4468 netdev_err(bp->dev, "hwrm_ring_free rx failed. rc:%d\n",
4469 rc);
4470 return rc;
4471 case RING_FREE_REQ_RING_TYPE_TX:
4472 netdev_err(bp->dev, "hwrm_ring_free tx failed. rc:%d\n",
4473 rc);
4474 return rc;
4475 default:
4476 netdev_err(bp->dev, "Invalid ring\n");
4477 return -1;
4478 }
4479 }
4480 return 0;
4481}
4482
Michael Chanedd0c2c2015-12-27 18:19:19 -05004483static void bnxt_hwrm_ring_free(struct bnxt *bp, bool close_path)
Michael Chanc0c050c2015-10-22 16:01:17 -04004484{
Michael Chanedd0c2c2015-12-27 18:19:19 -05004485 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04004486
4487 if (!bp->bnapi)
Michael Chanedd0c2c2015-12-27 18:19:19 -05004488 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04004489
Michael Chanedd0c2c2015-12-27 18:19:19 -05004490 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004491 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004492 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004493 u32 grp_idx = txr->bnapi->index;
4494 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004495
Michael Chanedd0c2c2015-12-27 18:19:19 -05004496 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4497 hwrm_ring_free_send_msg(bp, ring,
4498 RING_FREE_REQ_RING_TYPE_TX,
4499 close_path ? cmpl_ring_id :
4500 INVALID_HW_RING_ID);
4501 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004502 }
4503 }
4504
Michael Chanedd0c2c2015-12-27 18:19:19 -05004505 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004506 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004507 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004508 u32 grp_idx = rxr->bnapi->index;
4509 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004510
Michael Chanedd0c2c2015-12-27 18:19:19 -05004511 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4512 hwrm_ring_free_send_msg(bp, ring,
4513 RING_FREE_REQ_RING_TYPE_RX,
4514 close_path ? cmpl_ring_id :
4515 INVALID_HW_RING_ID);
4516 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanb81a90d2016-01-02 23:45:01 -05004517 bp->grp_info[grp_idx].rx_fw_ring_id =
4518 INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004519 }
4520 }
4521
Michael Chanedd0c2c2015-12-27 18:19:19 -05004522 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004523 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004524 struct bnxt_ring_struct *ring = &rxr->rx_agg_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004525 u32 grp_idx = rxr->bnapi->index;
4526 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004527
Michael Chanedd0c2c2015-12-27 18:19:19 -05004528 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4529 hwrm_ring_free_send_msg(bp, ring,
4530 RING_FREE_REQ_RING_TYPE_RX,
4531 close_path ? cmpl_ring_id :
4532 INVALID_HW_RING_ID);
4533 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanb81a90d2016-01-02 23:45:01 -05004534 bp->grp_info[grp_idx].agg_fw_ring_id =
4535 INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004536 }
4537 }
4538
Michael Chan9d8bc092016-12-29 12:13:33 -05004539 /* The completion rings are about to be freed. After that the
4540 * IRQ doorbell will not work anymore. So we need to disable
4541 * IRQ here.
4542 */
4543 bnxt_disable_int_sync(bp);
4544
Michael Chanedd0c2c2015-12-27 18:19:19 -05004545 for (i = 0; i < bp->cp_nr_rings; i++) {
4546 struct bnxt_napi *bnapi = bp->bnapi[i];
4547 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4548 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04004549
Michael Chanedd0c2c2015-12-27 18:19:19 -05004550 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4551 hwrm_ring_free_send_msg(bp, ring,
Michael Chanbac9a7e2017-02-12 19:18:10 -05004552 RING_FREE_REQ_RING_TYPE_L2_CMPL,
Michael Chanedd0c2c2015-12-27 18:19:19 -05004553 INVALID_HW_RING_ID);
4554 ring->fw_ring_id = INVALID_HW_RING_ID;
4555 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004556 }
4557 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004558}
4559
Michael Chan674f50a2018-01-17 03:21:09 -05004560static int bnxt_hwrm_get_rings(struct bnxt *bp)
4561{
4562 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
4563 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
4564 struct hwrm_func_qcfg_input req = {0};
4565 int rc;
4566
4567 if (bp->hwrm_spec_code < 0x10601)
4568 return 0;
4569
4570 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCFG, -1, -1);
4571 req.fid = cpu_to_le16(0xffff);
4572 mutex_lock(&bp->hwrm_cmd_lock);
4573 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4574 if (rc) {
4575 mutex_unlock(&bp->hwrm_cmd_lock);
4576 return -EIO;
4577 }
4578
4579 hw_resc->resv_tx_rings = le16_to_cpu(resp->alloc_tx_rings);
4580 if (bp->flags & BNXT_FLAG_NEW_RM) {
4581 u16 cp, stats;
4582
4583 hw_resc->resv_rx_rings = le16_to_cpu(resp->alloc_rx_rings);
4584 hw_resc->resv_hw_ring_grps =
4585 le32_to_cpu(resp->alloc_hw_ring_grps);
4586 hw_resc->resv_vnics = le16_to_cpu(resp->alloc_vnics);
4587 cp = le16_to_cpu(resp->alloc_cmpl_rings);
4588 stats = le16_to_cpu(resp->alloc_stat_ctx);
4589 cp = min_t(u16, cp, stats);
4590 hw_resc->resv_cp_rings = cp;
4591 }
4592 mutex_unlock(&bp->hwrm_cmd_lock);
4593 return 0;
4594}
4595
Michael Chan391be5c2016-12-29 12:13:41 -05004596/* Caller must hold bp->hwrm_cmd_lock */
4597int __bnxt_hwrm_get_tx_rings(struct bnxt *bp, u16 fid, int *tx_rings)
4598{
4599 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
4600 struct hwrm_func_qcfg_input req = {0};
4601 int rc;
4602
4603 if (bp->hwrm_spec_code < 0x10601)
4604 return 0;
4605
4606 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCFG, -1, -1);
4607 req.fid = cpu_to_le16(fid);
4608 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4609 if (!rc)
4610 *tx_rings = le16_to_cpu(resp->alloc_tx_rings);
4611
4612 return rc;
4613}
4614
Michael Chan4ed50ef2018-03-09 23:46:03 -05004615static void
4616__bnxt_hwrm_reserve_pf_rings(struct bnxt *bp, struct hwrm_func_cfg_input *req,
4617 int tx_rings, int rx_rings, int ring_grps,
4618 int cp_rings, int vnics)
Michael Chan391be5c2016-12-29 12:13:41 -05004619{
Michael Chan674f50a2018-01-17 03:21:09 -05004620 u32 enables = 0;
Michael Chan391be5c2016-12-29 12:13:41 -05004621
Michael Chan4ed50ef2018-03-09 23:46:03 -05004622 bnxt_hwrm_cmd_hdr_init(bp, req, HWRM_FUNC_CFG, -1, -1);
4623 req->fid = cpu_to_le16(0xffff);
Michael Chan674f50a2018-01-17 03:21:09 -05004624 enables |= tx_rings ? FUNC_CFG_REQ_ENABLES_NUM_TX_RINGS : 0;
Michael Chan4ed50ef2018-03-09 23:46:03 -05004625 req->num_tx_rings = cpu_to_le16(tx_rings);
Michael Chan674f50a2018-01-17 03:21:09 -05004626 if (bp->flags & BNXT_FLAG_NEW_RM) {
4627 enables |= rx_rings ? FUNC_CFG_REQ_ENABLES_NUM_RX_RINGS : 0;
4628 enables |= cp_rings ? FUNC_CFG_REQ_ENABLES_NUM_CMPL_RINGS |
4629 FUNC_CFG_REQ_ENABLES_NUM_STAT_CTXS : 0;
4630 enables |= ring_grps ?
4631 FUNC_CFG_REQ_ENABLES_NUM_HW_RING_GRPS : 0;
4632 enables |= vnics ? FUNC_VF_CFG_REQ_ENABLES_NUM_VNICS : 0;
4633
Michael Chan4ed50ef2018-03-09 23:46:03 -05004634 req->num_rx_rings = cpu_to_le16(rx_rings);
4635 req->num_hw_ring_grps = cpu_to_le16(ring_grps);
4636 req->num_cmpl_rings = cpu_to_le16(cp_rings);
4637 req->num_stat_ctxs = req->num_cmpl_rings;
4638 req->num_vnics = cpu_to_le16(vnics);
Michael Chan674f50a2018-01-17 03:21:09 -05004639 }
Michael Chan4ed50ef2018-03-09 23:46:03 -05004640 req->enables = cpu_to_le32(enables);
4641}
4642
4643static void
4644__bnxt_hwrm_reserve_vf_rings(struct bnxt *bp,
4645 struct hwrm_func_vf_cfg_input *req, int tx_rings,
4646 int rx_rings, int ring_grps, int cp_rings,
4647 int vnics)
4648{
4649 u32 enables = 0;
4650
4651 bnxt_hwrm_cmd_hdr_init(bp, req, HWRM_FUNC_VF_CFG, -1, -1);
4652 enables |= tx_rings ? FUNC_VF_CFG_REQ_ENABLES_NUM_TX_RINGS : 0;
4653 enables |= rx_rings ? FUNC_VF_CFG_REQ_ENABLES_NUM_RX_RINGS : 0;
4654 enables |= cp_rings ? FUNC_VF_CFG_REQ_ENABLES_NUM_CMPL_RINGS |
4655 FUNC_VF_CFG_REQ_ENABLES_NUM_STAT_CTXS : 0;
4656 enables |= ring_grps ? FUNC_VF_CFG_REQ_ENABLES_NUM_HW_RING_GRPS : 0;
4657 enables |= vnics ? FUNC_VF_CFG_REQ_ENABLES_NUM_VNICS : 0;
4658
4659 req->num_tx_rings = cpu_to_le16(tx_rings);
4660 req->num_rx_rings = cpu_to_le16(rx_rings);
4661 req->num_hw_ring_grps = cpu_to_le16(ring_grps);
4662 req->num_cmpl_rings = cpu_to_le16(cp_rings);
4663 req->num_stat_ctxs = req->num_cmpl_rings;
4664 req->num_vnics = cpu_to_le16(vnics);
4665
4666 req->enables = cpu_to_le32(enables);
4667}
4668
4669static int
4670bnxt_hwrm_reserve_pf_rings(struct bnxt *bp, int tx_rings, int rx_rings,
4671 int ring_grps, int cp_rings, int vnics)
4672{
4673 struct hwrm_func_cfg_input req = {0};
4674 int rc;
4675
4676 __bnxt_hwrm_reserve_pf_rings(bp, &req, tx_rings, rx_rings, ring_grps,
4677 cp_rings, vnics);
4678 if (!req.enables)
Michael Chan674f50a2018-01-17 03:21:09 -05004679 return 0;
4680
Michael Chan674f50a2018-01-17 03:21:09 -05004681 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4682 if (rc)
4683 return -ENOMEM;
4684
4685 if (bp->hwrm_spec_code < 0x10601)
4686 bp->hw_resc.resv_tx_rings = tx_rings;
4687
4688 rc = bnxt_hwrm_get_rings(bp);
4689 return rc;
4690}
4691
4692static int
4693bnxt_hwrm_reserve_vf_rings(struct bnxt *bp, int tx_rings, int rx_rings,
4694 int ring_grps, int cp_rings, int vnics)
4695{
4696 struct hwrm_func_vf_cfg_input req = {0};
Michael Chan674f50a2018-01-17 03:21:09 -05004697 int rc;
4698
4699 if (!(bp->flags & BNXT_FLAG_NEW_RM)) {
4700 bp->hw_resc.resv_tx_rings = tx_rings;
4701 return 0;
4702 }
4703
Michael Chan4ed50ef2018-03-09 23:46:03 -05004704 __bnxt_hwrm_reserve_vf_rings(bp, &req, tx_rings, rx_rings, ring_grps,
4705 cp_rings, vnics);
Michael Chan674f50a2018-01-17 03:21:09 -05004706 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4707 if (rc)
4708 return -ENOMEM;
4709
4710 rc = bnxt_hwrm_get_rings(bp);
4711 return rc;
4712}
4713
4714static int bnxt_hwrm_reserve_rings(struct bnxt *bp, int tx, int rx, int grp,
4715 int cp, int vnic)
4716{
4717 if (BNXT_PF(bp))
4718 return bnxt_hwrm_reserve_pf_rings(bp, tx, rx, grp, cp, vnic);
4719 else
4720 return bnxt_hwrm_reserve_vf_rings(bp, tx, rx, grp, cp, vnic);
4721}
4722
Michael Chan08654eb2018-03-31 13:54:17 -04004723static int bnxt_cp_rings_in_use(struct bnxt *bp)
4724{
4725 int cp = bp->cp_nr_rings;
4726 int ulp_msix, ulp_base;
4727
4728 ulp_msix = bnxt_get_ulp_msix_num(bp);
4729 if (ulp_msix) {
4730 ulp_base = bnxt_get_ulp_msix_base(bp);
4731 cp += ulp_msix;
4732 if ((ulp_base + ulp_msix) > cp)
4733 cp = ulp_base + ulp_msix;
4734 }
4735 return cp;
4736}
4737
Michael Chan674f50a2018-01-17 03:21:09 -05004738static int bnxt_trim_rings(struct bnxt *bp, int *rx, int *tx, int max,
4739 bool shared);
4740
4741static int __bnxt_reserve_rings(struct bnxt *bp)
4742{
4743 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
4744 int tx = bp->tx_nr_rings;
4745 int rx = bp->rx_nr_rings;
4746 int cp = bp->cp_nr_rings;
4747 int grp, rx_rings, rc;
4748 bool sh = false;
4749 int vnic = 1;
4750
Michael Chan391be5c2016-12-29 12:13:41 -05004751 if (bp->hwrm_spec_code < 0x10601)
4752 return 0;
4753
Michael Chan674f50a2018-01-17 03:21:09 -05004754 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
4755 sh = true;
4756 if (bp->flags & BNXT_FLAG_RFS)
4757 vnic = rx + 1;
4758 if (bp->flags & BNXT_FLAG_AGG_RINGS)
4759 rx <<= 1;
4760
4761 grp = bp->rx_nr_rings;
4762 if (tx == hw_resc->resv_tx_rings &&
4763 (!(bp->flags & BNXT_FLAG_NEW_RM) ||
4764 (rx == hw_resc->resv_rx_rings &&
4765 grp == hw_resc->resv_hw_ring_grps &&
4766 cp == hw_resc->resv_cp_rings && vnic == hw_resc->resv_vnics)))
Michael Chan391be5c2016-12-29 12:13:41 -05004767 return 0;
4768
Michael Chan674f50a2018-01-17 03:21:09 -05004769 rc = bnxt_hwrm_reserve_rings(bp, tx, rx, grp, cp, vnic);
Michael Chan391be5c2016-12-29 12:13:41 -05004770 if (rc)
4771 return rc;
4772
Michael Chan674f50a2018-01-17 03:21:09 -05004773 tx = hw_resc->resv_tx_rings;
4774 if (bp->flags & BNXT_FLAG_NEW_RM) {
4775 rx = hw_resc->resv_rx_rings;
4776 cp = hw_resc->resv_cp_rings;
4777 grp = hw_resc->resv_hw_ring_grps;
4778 vnic = hw_resc->resv_vnics;
4779 }
4780
4781 rx_rings = rx;
4782 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
4783 if (rx >= 2) {
4784 rx_rings = rx >> 1;
4785 } else {
4786 if (netif_running(bp->dev))
4787 return -ENOMEM;
4788
4789 bp->flags &= ~BNXT_FLAG_AGG_RINGS;
4790 bp->flags |= BNXT_FLAG_NO_AGG_RINGS;
4791 bp->dev->hw_features &= ~NETIF_F_LRO;
4792 bp->dev->features &= ~NETIF_F_LRO;
4793 bnxt_set_ring_params(bp);
4794 }
4795 }
4796 rx_rings = min_t(int, rx_rings, grp);
4797 rc = bnxt_trim_rings(bp, &rx_rings, &tx, cp, sh);
4798 if (bp->flags & BNXT_FLAG_AGG_RINGS)
4799 rx = rx_rings << 1;
4800 cp = sh ? max_t(int, tx, rx_rings) : tx + rx_rings;
4801 bp->tx_nr_rings = tx;
4802 bp->rx_nr_rings = rx_rings;
4803 bp->cp_nr_rings = cp;
4804
4805 if (!tx || !rx || !cp || !grp || !vnic)
4806 return -ENOMEM;
4807
Michael Chan391be5c2016-12-29 12:13:41 -05004808 return rc;
4809}
4810
Michael Chan674f50a2018-01-17 03:21:09 -05004811static bool bnxt_need_reserve_rings(struct bnxt *bp)
4812{
4813 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
4814 int rx = bp->rx_nr_rings;
4815 int vnic = 1;
4816
4817 if (bp->hwrm_spec_code < 0x10601)
4818 return false;
4819
4820 if (hw_resc->resv_tx_rings != bp->tx_nr_rings)
4821 return true;
4822
4823 if (bp->flags & BNXT_FLAG_RFS)
4824 vnic = rx + 1;
4825 if (bp->flags & BNXT_FLAG_AGG_RINGS)
4826 rx <<= 1;
4827 if ((bp->flags & BNXT_FLAG_NEW_RM) &&
4828 (hw_resc->resv_rx_rings != rx ||
4829 hw_resc->resv_cp_rings != bp->cp_nr_rings ||
4830 hw_resc->resv_vnics != vnic))
4831 return true;
4832 return false;
4833}
4834
Michael Chan8f23d632018-01-17 03:21:12 -05004835static int bnxt_hwrm_check_vf_rings(struct bnxt *bp, int tx_rings, int rx_rings,
Eddie Wai6fc2ffd2018-03-09 23:46:04 -05004836 int ring_grps, int cp_rings, int vnics)
Michael Chan98fdbe72017-08-28 13:40:26 -04004837{
Michael Chan8f23d632018-01-17 03:21:12 -05004838 struct hwrm_func_vf_cfg_input req = {0};
Eddie Wai6fc2ffd2018-03-09 23:46:04 -05004839 u32 flags;
Michael Chan98fdbe72017-08-28 13:40:26 -04004840 int rc;
4841
Michael Chan8f23d632018-01-17 03:21:12 -05004842 if (!(bp->flags & BNXT_FLAG_NEW_RM))
Michael Chan98fdbe72017-08-28 13:40:26 -04004843 return 0;
4844
Eddie Wai6fc2ffd2018-03-09 23:46:04 -05004845 __bnxt_hwrm_reserve_vf_rings(bp, &req, tx_rings, rx_rings, ring_grps,
4846 cp_rings, vnics);
Michael Chan8f23d632018-01-17 03:21:12 -05004847 flags = FUNC_VF_CFG_REQ_FLAGS_TX_ASSETS_TEST |
4848 FUNC_VF_CFG_REQ_FLAGS_RX_ASSETS_TEST |
4849 FUNC_VF_CFG_REQ_FLAGS_CMPL_ASSETS_TEST |
4850 FUNC_VF_CFG_REQ_FLAGS_RING_GRP_ASSETS_TEST |
4851 FUNC_VF_CFG_REQ_FLAGS_STAT_CTX_ASSETS_TEST |
4852 FUNC_VF_CFG_REQ_FLAGS_VNIC_ASSETS_TEST;
Michael Chan98fdbe72017-08-28 13:40:26 -04004853
Michael Chan8f23d632018-01-17 03:21:12 -05004854 req.flags = cpu_to_le32(flags);
Michael Chan98fdbe72017-08-28 13:40:26 -04004855 rc = hwrm_send_message_silent(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4856 if (rc)
4857 return -ENOMEM;
4858 return 0;
4859}
4860
Michael Chan8f23d632018-01-17 03:21:12 -05004861static int bnxt_hwrm_check_pf_rings(struct bnxt *bp, int tx_rings, int rx_rings,
Eddie Wai6fc2ffd2018-03-09 23:46:04 -05004862 int ring_grps, int cp_rings, int vnics)
Michael Chan8f23d632018-01-17 03:21:12 -05004863{
4864 struct hwrm_func_cfg_input req = {0};
Eddie Wai6fc2ffd2018-03-09 23:46:04 -05004865 u32 flags;
Michael Chan8f23d632018-01-17 03:21:12 -05004866 int rc;
4867
Eddie Wai6fc2ffd2018-03-09 23:46:04 -05004868 __bnxt_hwrm_reserve_pf_rings(bp, &req, tx_rings, rx_rings, ring_grps,
4869 cp_rings, vnics);
Michael Chan8f23d632018-01-17 03:21:12 -05004870 flags = FUNC_CFG_REQ_FLAGS_TX_ASSETS_TEST;
Eddie Wai6fc2ffd2018-03-09 23:46:04 -05004871 if (bp->flags & BNXT_FLAG_NEW_RM)
Michael Chan8f23d632018-01-17 03:21:12 -05004872 flags |= FUNC_CFG_REQ_FLAGS_RX_ASSETS_TEST |
4873 FUNC_CFG_REQ_FLAGS_CMPL_ASSETS_TEST |
4874 FUNC_CFG_REQ_FLAGS_RING_GRP_ASSETS_TEST |
4875 FUNC_CFG_REQ_FLAGS_STAT_CTX_ASSETS_TEST |
4876 FUNC_CFG_REQ_FLAGS_VNIC_ASSETS_TEST;
Eddie Wai6fc2ffd2018-03-09 23:46:04 -05004877
Michael Chan8f23d632018-01-17 03:21:12 -05004878 req.flags = cpu_to_le32(flags);
Michael Chan8f23d632018-01-17 03:21:12 -05004879 rc = hwrm_send_message_silent(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4880 if (rc)
4881 return -ENOMEM;
4882 return 0;
4883}
4884
4885static int bnxt_hwrm_check_rings(struct bnxt *bp, int tx_rings, int rx_rings,
Eddie Wai6fc2ffd2018-03-09 23:46:04 -05004886 int ring_grps, int cp_rings, int vnics)
Michael Chan8f23d632018-01-17 03:21:12 -05004887{
4888 if (bp->hwrm_spec_code < 0x10801)
4889 return 0;
4890
4891 if (BNXT_PF(bp))
4892 return bnxt_hwrm_check_pf_rings(bp, tx_rings, rx_rings,
Eddie Wai6fc2ffd2018-03-09 23:46:04 -05004893 ring_grps, cp_rings, vnics);
Michael Chan8f23d632018-01-17 03:21:12 -05004894
4895 return bnxt_hwrm_check_vf_rings(bp, tx_rings, rx_rings, ring_grps,
Eddie Wai6fc2ffd2018-03-09 23:46:04 -05004896 cp_rings, vnics);
Michael Chan8f23d632018-01-17 03:21:12 -05004897}
4898
Michael Chanf8503962017-10-26 11:51:28 -04004899static void bnxt_hwrm_set_coal_params(struct bnxt_coal *hw_coal,
Michael Chanbb053f52016-02-26 04:00:02 -05004900 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input *req)
4901{
Michael Chanf8503962017-10-26 11:51:28 -04004902 u16 val, tmr, max, flags;
4903
4904 max = hw_coal->bufs_per_record * 128;
4905 if (hw_coal->budget)
4906 max = hw_coal->bufs_per_record * hw_coal->budget;
4907
4908 val = clamp_t(u16, hw_coal->coal_bufs, 1, max);
4909 req->num_cmpl_aggr_int = cpu_to_le16(val);
Michael Chanb153cbc2017-11-03 03:32:39 -04004910
4911 /* This is a 6-bit value and must not be 0, or we'll get non stop IRQ */
4912 val = min_t(u16, val, 63);
Michael Chanf8503962017-10-26 11:51:28 -04004913 req->num_cmpl_dma_aggr = cpu_to_le16(val);
4914
Michael Chanb153cbc2017-11-03 03:32:39 -04004915 /* This is a 6-bit value and must not be 0, or we'll get non stop IRQ */
4916 val = clamp_t(u16, hw_coal->coal_bufs_irq, 1, 63);
Michael Chanf8503962017-10-26 11:51:28 -04004917 req->num_cmpl_dma_aggr_during_int = cpu_to_le16(val);
4918
4919 tmr = BNXT_USEC_TO_COAL_TIMER(hw_coal->coal_ticks);
4920 tmr = max_t(u16, tmr, 1);
4921 req->int_lat_tmr_max = cpu_to_le16(tmr);
4922
4923 /* min timer set to 1/2 of interrupt timer */
4924 val = tmr / 2;
4925 req->int_lat_tmr_min = cpu_to_le16(val);
4926
4927 /* buf timer set to 1/4 of interrupt timer */
4928 val = max_t(u16, tmr / 4, 1);
4929 req->cmpl_aggr_dma_tmr = cpu_to_le16(val);
4930
4931 tmr = BNXT_USEC_TO_COAL_TIMER(hw_coal->coal_ticks_irq);
4932 tmr = max_t(u16, tmr, 1);
4933 req->cmpl_aggr_dma_tmr_during_int = cpu_to_le16(tmr);
4934
4935 flags = RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
4936 if (hw_coal->idle_thresh && hw_coal->coal_ticks < hw_coal->idle_thresh)
4937 flags |= RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_RING_IDLE;
Michael Chanbb053f52016-02-26 04:00:02 -05004938 req->flags = cpu_to_le16(flags);
Michael Chanbb053f52016-02-26 04:00:02 -05004939}
4940
Andy Gospodarek6a8788f2018-01-09 16:06:20 -05004941int bnxt_hwrm_set_ring_coal(struct bnxt *bp, struct bnxt_napi *bnapi)
4942{
4943 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input req_rx = {0};
4944 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4945 struct bnxt_coal coal;
4946 unsigned int grp_idx;
4947
4948 /* Tick values in micro seconds.
4949 * 1 coal_buf x bufs_per_record = 1 completion record.
4950 */
4951 memcpy(&coal, &bp->rx_coal, sizeof(struct bnxt_coal));
4952
4953 coal.coal_ticks = cpr->rx_ring_coal.coal_ticks;
4954 coal.coal_bufs = cpr->rx_ring_coal.coal_bufs;
4955
4956 if (!bnapi->rx_ring)
4957 return -ENODEV;
4958
4959 bnxt_hwrm_cmd_hdr_init(bp, &req_rx,
4960 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
4961
4962 bnxt_hwrm_set_coal_params(&coal, &req_rx);
4963
4964 grp_idx = bnapi->index;
4965 req_rx.ring_id = cpu_to_le16(bp->grp_info[grp_idx].cp_fw_ring_id);
4966
4967 return hwrm_send_message(bp, &req_rx, sizeof(req_rx),
4968 HWRM_CMD_TIMEOUT);
4969}
4970
Michael Chanc0c050c2015-10-22 16:01:17 -04004971int bnxt_hwrm_set_coal(struct bnxt *bp)
4972{
4973 int i, rc = 0;
Michael Chandfc9c942016-02-26 04:00:03 -05004974 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input req_rx = {0},
4975 req_tx = {0}, *req;
Michael Chanc0c050c2015-10-22 16:01:17 -04004976
Michael Chandfc9c942016-02-26 04:00:03 -05004977 bnxt_hwrm_cmd_hdr_init(bp, &req_rx,
4978 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
4979 bnxt_hwrm_cmd_hdr_init(bp, &req_tx,
4980 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
Michael Chanc0c050c2015-10-22 16:01:17 -04004981
Michael Chanf8503962017-10-26 11:51:28 -04004982 bnxt_hwrm_set_coal_params(&bp->rx_coal, &req_rx);
4983 bnxt_hwrm_set_coal_params(&bp->tx_coal, &req_tx);
Michael Chanc0c050c2015-10-22 16:01:17 -04004984
4985 mutex_lock(&bp->hwrm_cmd_lock);
4986 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chandfc9c942016-02-26 04:00:03 -05004987 struct bnxt_napi *bnapi = bp->bnapi[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004988
Michael Chandfc9c942016-02-26 04:00:03 -05004989 req = &req_rx;
4990 if (!bnapi->rx_ring)
4991 req = &req_tx;
4992 req->ring_id = cpu_to_le16(bp->grp_info[i].cp_fw_ring_id);
4993
4994 rc = _hwrm_send_message(bp, req, sizeof(*req),
Michael Chanc0c050c2015-10-22 16:01:17 -04004995 HWRM_CMD_TIMEOUT);
4996 if (rc)
4997 break;
4998 }
4999 mutex_unlock(&bp->hwrm_cmd_lock);
5000 return rc;
5001}
5002
5003static int bnxt_hwrm_stat_ctx_free(struct bnxt *bp)
5004{
5005 int rc = 0, i;
5006 struct hwrm_stat_ctx_free_input req = {0};
5007
5008 if (!bp->bnapi)
5009 return 0;
5010
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04005011 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
5012 return 0;
5013
Michael Chanc0c050c2015-10-22 16:01:17 -04005014 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_FREE, -1, -1);
5015
5016 mutex_lock(&bp->hwrm_cmd_lock);
5017 for (i = 0; i < bp->cp_nr_rings; i++) {
5018 struct bnxt_napi *bnapi = bp->bnapi[i];
5019 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
5020
5021 if (cpr->hw_stats_ctx_id != INVALID_STATS_CTX_ID) {
5022 req.stat_ctx_id = cpu_to_le32(cpr->hw_stats_ctx_id);
5023
5024 rc = _hwrm_send_message(bp, &req, sizeof(req),
5025 HWRM_CMD_TIMEOUT);
5026 if (rc)
5027 break;
5028
5029 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
5030 }
5031 }
5032 mutex_unlock(&bp->hwrm_cmd_lock);
5033 return rc;
5034}
5035
5036static int bnxt_hwrm_stat_ctx_alloc(struct bnxt *bp)
5037{
5038 int rc = 0, i;
5039 struct hwrm_stat_ctx_alloc_input req = {0};
5040 struct hwrm_stat_ctx_alloc_output *resp = bp->hwrm_cmd_resp_addr;
5041
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04005042 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
5043 return 0;
5044
Michael Chanc0c050c2015-10-22 16:01:17 -04005045 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_ALLOC, -1, -1);
5046
Michael Chan51f30782016-07-01 18:46:29 -04005047 req.update_period_ms = cpu_to_le32(bp->stats_coal_ticks / 1000);
Michael Chanc0c050c2015-10-22 16:01:17 -04005048
5049 mutex_lock(&bp->hwrm_cmd_lock);
5050 for (i = 0; i < bp->cp_nr_rings; i++) {
5051 struct bnxt_napi *bnapi = bp->bnapi[i];
5052 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
5053
5054 req.stats_dma_addr = cpu_to_le64(cpr->hw_stats_map);
5055
5056 rc = _hwrm_send_message(bp, &req, sizeof(req),
5057 HWRM_CMD_TIMEOUT);
5058 if (rc)
5059 break;
5060
5061 cpr->hw_stats_ctx_id = le32_to_cpu(resp->stat_ctx_id);
5062
5063 bp->grp_info[i].fw_stats_ctx = cpr->hw_stats_ctx_id;
5064 }
5065 mutex_unlock(&bp->hwrm_cmd_lock);
Pan Bian89aa8442016-12-03 17:56:17 +08005066 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005067}
5068
Michael Chancf6645f2016-06-13 02:25:28 -04005069static int bnxt_hwrm_func_qcfg(struct bnxt *bp)
5070{
5071 struct hwrm_func_qcfg_input req = {0};
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04005072 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
Michael Chan9315edc2017-07-24 12:34:25 -04005073 u16 flags;
Michael Chancf6645f2016-06-13 02:25:28 -04005074 int rc;
5075
5076 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCFG, -1, -1);
5077 req.fid = cpu_to_le16(0xffff);
5078 mutex_lock(&bp->hwrm_cmd_lock);
5079 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5080 if (rc)
5081 goto func_qcfg_exit;
5082
5083#ifdef CONFIG_BNXT_SRIOV
5084 if (BNXT_VF(bp)) {
Michael Chancf6645f2016-06-13 02:25:28 -04005085 struct bnxt_vf_info *vf = &bp->vf;
5086
5087 vf->vlan = le16_to_cpu(resp->vlan) & VLAN_VID_MASK;
5088 }
5089#endif
Michael Chan9315edc2017-07-24 12:34:25 -04005090 flags = le16_to_cpu(resp->flags);
5091 if (flags & (FUNC_QCFG_RESP_FLAGS_FW_DCBX_AGENT_ENABLED |
5092 FUNC_QCFG_RESP_FLAGS_FW_LLDP_AGENT_ENABLED)) {
5093 bp->flags |= BNXT_FLAG_FW_LLDP_AGENT;
5094 if (flags & FUNC_QCFG_RESP_FLAGS_FW_DCBX_AGENT_ENABLED)
5095 bp->flags |= BNXT_FLAG_FW_DCBX_AGENT;
Deepak Khungar9e54e322017-04-21 20:11:26 -04005096 }
Michael Chan9315edc2017-07-24 12:34:25 -04005097 if (BNXT_PF(bp) && (flags & FUNC_QCFG_RESP_FLAGS_MULTI_HOST))
5098 bp->flags |= BNXT_FLAG_MULTI_HOST;
Michael Chanbc39f882017-03-08 18:44:34 -05005099
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04005100 switch (resp->port_partition_type) {
5101 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_0:
5102 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_5:
5103 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR2_0:
5104 bp->port_partition_type = resp->port_partition_type;
5105 break;
5106 }
Michael Chan32e8239c2017-07-24 12:34:21 -04005107 if (bp->hwrm_spec_code < 0x10707 ||
5108 resp->evb_mode == FUNC_QCFG_RESP_EVB_MODE_VEB)
5109 bp->br_mode = BRIDGE_MODE_VEB;
5110 else if (resp->evb_mode == FUNC_QCFG_RESP_EVB_MODE_VEPA)
5111 bp->br_mode = BRIDGE_MODE_VEPA;
5112 else
5113 bp->br_mode = BRIDGE_MODE_UNDEF;
Michael Chancf6645f2016-06-13 02:25:28 -04005114
Michael Chan7eb9bb32017-10-26 11:51:25 -04005115 bp->max_mtu = le16_to_cpu(resp->max_mtu_configured);
5116 if (!bp->max_mtu)
5117 bp->max_mtu = BNXT_MAX_MTU;
5118
Michael Chancf6645f2016-06-13 02:25:28 -04005119func_qcfg_exit:
5120 mutex_unlock(&bp->hwrm_cmd_lock);
5121 return rc;
5122}
5123
Michael Chandb4723b2018-03-31 13:54:13 -04005124int bnxt_hwrm_func_resc_qcaps(struct bnxt *bp, bool all)
Michael Chanbe0dd9c2018-01-17 03:21:07 -05005125{
5126 struct hwrm_func_resource_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
5127 struct hwrm_func_resource_qcaps_input req = {0};
5128 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
5129 int rc;
5130
5131 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_RESOURCE_QCAPS, -1, -1);
5132 req.fid = cpu_to_le16(0xffff);
5133
5134 mutex_lock(&bp->hwrm_cmd_lock);
5135 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5136 if (rc) {
5137 rc = -EIO;
5138 goto hwrm_func_resc_qcaps_exit;
5139 }
5140
Michael Chandb4723b2018-03-31 13:54:13 -04005141 hw_resc->max_tx_sch_inputs = le16_to_cpu(resp->max_tx_scheduler_inputs);
5142 if (!all)
5143 goto hwrm_func_resc_qcaps_exit;
5144
Michael Chanbe0dd9c2018-01-17 03:21:07 -05005145 hw_resc->min_rsscos_ctxs = le16_to_cpu(resp->min_rsscos_ctx);
5146 hw_resc->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
5147 hw_resc->min_cp_rings = le16_to_cpu(resp->min_cmpl_rings);
5148 hw_resc->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
5149 hw_resc->min_tx_rings = le16_to_cpu(resp->min_tx_rings);
5150 hw_resc->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
5151 hw_resc->min_rx_rings = le16_to_cpu(resp->min_rx_rings);
5152 hw_resc->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
5153 hw_resc->min_hw_ring_grps = le16_to_cpu(resp->min_hw_ring_grps);
5154 hw_resc->max_hw_ring_grps = le16_to_cpu(resp->max_hw_ring_grps);
5155 hw_resc->min_l2_ctxs = le16_to_cpu(resp->min_l2_ctxs);
5156 hw_resc->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
5157 hw_resc->min_vnics = le16_to_cpu(resp->min_vnics);
5158 hw_resc->max_vnics = le16_to_cpu(resp->max_vnics);
5159 hw_resc->min_stat_ctxs = le16_to_cpu(resp->min_stat_ctx);
5160 hw_resc->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
5161
Michael Chan4673d662018-01-17 03:21:11 -05005162 if (BNXT_PF(bp)) {
5163 struct bnxt_pf_info *pf = &bp->pf;
5164
5165 pf->vf_resv_strategy =
5166 le16_to_cpu(resp->vf_reservation_strategy);
5167 if (pf->vf_resv_strategy > BNXT_VF_RESV_STRATEGY_MINIMAL)
5168 pf->vf_resv_strategy = BNXT_VF_RESV_STRATEGY_MAXIMAL;
5169 }
Michael Chanbe0dd9c2018-01-17 03:21:07 -05005170hwrm_func_resc_qcaps_exit:
5171 mutex_unlock(&bp->hwrm_cmd_lock);
5172 return rc;
5173}
5174
5175static int __bnxt_hwrm_func_qcaps(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005176{
5177 int rc = 0;
5178 struct hwrm_func_qcaps_input req = {0};
5179 struct hwrm_func_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
Michael Chan6a4f2942018-01-17 03:21:06 -05005180 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
5181 u32 flags;
Michael Chanc0c050c2015-10-22 16:01:17 -04005182
5183 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCAPS, -1, -1);
5184 req.fid = cpu_to_le16(0xffff);
5185
5186 mutex_lock(&bp->hwrm_cmd_lock);
5187 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5188 if (rc)
5189 goto hwrm_func_qcaps_exit;
5190
Michael Chan6a4f2942018-01-17 03:21:06 -05005191 flags = le32_to_cpu(resp->flags);
5192 if (flags & FUNC_QCAPS_RESP_FLAGS_ROCE_V1_SUPPORTED)
Michael Chane4060d32016-12-07 00:26:19 -05005193 bp->flags |= BNXT_FLAG_ROCEV1_CAP;
Michael Chan6a4f2942018-01-17 03:21:06 -05005194 if (flags & FUNC_QCAPS_RESP_FLAGS_ROCE_V2_SUPPORTED)
Michael Chane4060d32016-12-07 00:26:19 -05005195 bp->flags |= BNXT_FLAG_ROCEV2_CAP;
5196
Michael Chan7cc5a202016-09-19 03:58:05 -04005197 bp->tx_push_thresh = 0;
Michael Chan6a4f2942018-01-17 03:21:06 -05005198 if (flags & FUNC_QCAPS_RESP_FLAGS_PUSH_MODE_SUPPORTED)
Michael Chan7cc5a202016-09-19 03:58:05 -04005199 bp->tx_push_thresh = BNXT_TX_PUSH_THRESH;
5200
Michael Chan6a4f2942018-01-17 03:21:06 -05005201 hw_resc->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
5202 hw_resc->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
5203 hw_resc->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
5204 hw_resc->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
5205 hw_resc->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
5206 if (!hw_resc->max_hw_ring_grps)
5207 hw_resc->max_hw_ring_grps = hw_resc->max_tx_rings;
5208 hw_resc->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
5209 hw_resc->max_vnics = le16_to_cpu(resp->max_vnics);
5210 hw_resc->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
5211
Michael Chanc0c050c2015-10-22 16:01:17 -04005212 if (BNXT_PF(bp)) {
5213 struct bnxt_pf_info *pf = &bp->pf;
5214
5215 pf->fw_fid = le16_to_cpu(resp->fid);
5216 pf->port_id = le16_to_cpu(resp->port_id);
Michael Chan87027db2016-07-01 18:46:28 -04005217 bp->dev->dev_port = pf->port_id;
Michael Chan11f15ed2016-04-05 14:08:55 -04005218 memcpy(pf->mac_addr, resp->mac_address, ETH_ALEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04005219 pf->first_vf_id = le16_to_cpu(resp->first_vf_id);
5220 pf->max_vfs = le16_to_cpu(resp->max_vfs);
5221 pf->max_encap_records = le32_to_cpu(resp->max_encap_records);
5222 pf->max_decap_records = le32_to_cpu(resp->max_decap_records);
5223 pf->max_tx_em_flows = le32_to_cpu(resp->max_tx_em_flows);
5224 pf->max_tx_wm_flows = le32_to_cpu(resp->max_tx_wm_flows);
5225 pf->max_rx_em_flows = le32_to_cpu(resp->max_rx_em_flows);
5226 pf->max_rx_wm_flows = le32_to_cpu(resp->max_rx_wm_flows);
Michael Chan6a4f2942018-01-17 03:21:06 -05005227 if (flags & FUNC_QCAPS_RESP_FLAGS_WOL_MAGICPKT_SUPPORTED)
Michael Chanc1ef1462017-04-04 18:14:07 -04005228 bp->flags |= BNXT_FLAG_WOL_CAP;
Michael Chanc0c050c2015-10-22 16:01:17 -04005229 } else {
Michael Chan379a80a2015-10-23 15:06:19 -04005230#ifdef CONFIG_BNXT_SRIOV
Michael Chanc0c050c2015-10-22 16:01:17 -04005231 struct bnxt_vf_info *vf = &bp->vf;
5232
5233 vf->fw_fid = le16_to_cpu(resp->fid);
Michael Chan7cc5a202016-09-19 03:58:05 -04005234 memcpy(vf->mac_addr, resp->mac_address, ETH_ALEN);
Michael Chan379a80a2015-10-23 15:06:19 -04005235#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04005236 }
5237
Michael Chanc0c050c2015-10-22 16:01:17 -04005238hwrm_func_qcaps_exit:
5239 mutex_unlock(&bp->hwrm_cmd_lock);
5240 return rc;
5241}
5242
Michael Chanbe0dd9c2018-01-17 03:21:07 -05005243static int bnxt_hwrm_func_qcaps(struct bnxt *bp)
5244{
5245 int rc;
5246
5247 rc = __bnxt_hwrm_func_qcaps(bp);
5248 if (rc)
5249 return rc;
5250 if (bp->hwrm_spec_code >= 0x10803) {
Michael Chandb4723b2018-03-31 13:54:13 -04005251 rc = bnxt_hwrm_func_resc_qcaps(bp, true);
Michael Chanbe0dd9c2018-01-17 03:21:07 -05005252 if (!rc)
5253 bp->flags |= BNXT_FLAG_NEW_RM;
5254 }
5255 return 0;
5256}
5257
Michael Chanc0c050c2015-10-22 16:01:17 -04005258static int bnxt_hwrm_func_reset(struct bnxt *bp)
5259{
5260 struct hwrm_func_reset_input req = {0};
5261
5262 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_RESET, -1, -1);
5263 req.enables = 0;
5264
5265 return hwrm_send_message(bp, &req, sizeof(req), HWRM_RESET_TIMEOUT);
5266}
5267
5268static int bnxt_hwrm_queue_qportcfg(struct bnxt *bp)
5269{
5270 int rc = 0;
5271 struct hwrm_queue_qportcfg_input req = {0};
5272 struct hwrm_queue_qportcfg_output *resp = bp->hwrm_cmd_resp_addr;
5273 u8 i, *qptr;
5274
5275 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_QUEUE_QPORTCFG, -1, -1);
5276
5277 mutex_lock(&bp->hwrm_cmd_lock);
5278 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5279 if (rc)
5280 goto qportcfg_exit;
5281
5282 if (!resp->max_configurable_queues) {
5283 rc = -EINVAL;
5284 goto qportcfg_exit;
5285 }
5286 bp->max_tc = resp->max_configurable_queues;
Michael Chan87c374d2016-12-02 21:17:16 -05005287 bp->max_lltc = resp->max_configurable_lossless_queues;
Michael Chanc0c050c2015-10-22 16:01:17 -04005288 if (bp->max_tc > BNXT_MAX_QUEUE)
5289 bp->max_tc = BNXT_MAX_QUEUE;
5290
Michael Chan441cabb2016-09-19 03:58:02 -04005291 if (resp->queue_cfg_info & QUEUE_QPORTCFG_RESP_QUEUE_CFG_INFO_ASYM_CFG)
5292 bp->max_tc = 1;
5293
Michael Chan87c374d2016-12-02 21:17:16 -05005294 if (bp->max_lltc > bp->max_tc)
5295 bp->max_lltc = bp->max_tc;
5296
Michael Chanc0c050c2015-10-22 16:01:17 -04005297 qptr = &resp->queue_id0;
5298 for (i = 0; i < bp->max_tc; i++) {
5299 bp->q_info[i].queue_id = *qptr++;
5300 bp->q_info[i].queue_profile = *qptr++;
5301 }
5302
5303qportcfg_exit:
5304 mutex_unlock(&bp->hwrm_cmd_lock);
5305 return rc;
5306}
5307
5308static int bnxt_hwrm_ver_get(struct bnxt *bp)
5309{
5310 int rc;
5311 struct hwrm_ver_get_input req = {0};
5312 struct hwrm_ver_get_output *resp = bp->hwrm_cmd_resp_addr;
Deepak Khungare605db82017-05-29 19:06:04 -04005313 u32 dev_caps_cfg;
Michael Chanc0c050c2015-10-22 16:01:17 -04005314
Michael Chane6ef2692016-03-28 19:46:05 -04005315 bp->hwrm_max_req_len = HWRM_MAX_REQ_LEN;
Michael Chanc0c050c2015-10-22 16:01:17 -04005316 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VER_GET, -1, -1);
5317 req.hwrm_intf_maj = HWRM_VERSION_MAJOR;
5318 req.hwrm_intf_min = HWRM_VERSION_MINOR;
5319 req.hwrm_intf_upd = HWRM_VERSION_UPDATE;
5320 mutex_lock(&bp->hwrm_cmd_lock);
5321 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5322 if (rc)
5323 goto hwrm_ver_get_exit;
5324
5325 memcpy(&bp->ver_resp, resp, sizeof(struct hwrm_ver_get_output));
5326
Michael Chan894aa692018-01-17 03:21:03 -05005327 bp->hwrm_spec_code = resp->hwrm_intf_maj_8b << 16 |
5328 resp->hwrm_intf_min_8b << 8 |
5329 resp->hwrm_intf_upd_8b;
5330 if (resp->hwrm_intf_maj_8b < 1) {
Michael Chanc1935542015-12-27 18:19:28 -05005331 netdev_warn(bp->dev, "HWRM interface %d.%d.%d is older than 1.0.0.\n",
Michael Chan894aa692018-01-17 03:21:03 -05005332 resp->hwrm_intf_maj_8b, resp->hwrm_intf_min_8b,
5333 resp->hwrm_intf_upd_8b);
Michael Chanc1935542015-12-27 18:19:28 -05005334 netdev_warn(bp->dev, "Please update firmware with HWRM interface 1.0.0 or newer.\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04005335 }
Michael Chan431aa1e2017-10-26 11:51:23 -04005336 snprintf(bp->fw_ver_str, BC_HWRM_STR_LEN, "%d.%d.%d.%d",
Michael Chan894aa692018-01-17 03:21:03 -05005337 resp->hwrm_fw_maj_8b, resp->hwrm_fw_min_8b,
5338 resp->hwrm_fw_bld_8b, resp->hwrm_fw_rsvd_8b);
Michael Chanc0c050c2015-10-22 16:01:17 -04005339
Michael Chanff4fe812016-02-26 04:00:04 -05005340 bp->hwrm_cmd_timeout = le16_to_cpu(resp->def_req_timeout);
5341 if (!bp->hwrm_cmd_timeout)
5342 bp->hwrm_cmd_timeout = DFLT_HWRM_CMD_TIMEOUT;
5343
Michael Chan894aa692018-01-17 03:21:03 -05005344 if (resp->hwrm_intf_maj_8b >= 1)
Michael Chane6ef2692016-03-28 19:46:05 -04005345 bp->hwrm_max_req_len = le16_to_cpu(resp->max_req_win_len);
5346
Michael Chan659c8052016-06-13 02:25:33 -04005347 bp->chip_num = le16_to_cpu(resp->chip_num);
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04005348 if (bp->chip_num == CHIP_NUM_58700 && !resp->chip_rev &&
5349 !resp->chip_metal)
5350 bp->flags |= BNXT_FLAG_CHIP_NITRO_A0;
Michael Chan659c8052016-06-13 02:25:33 -04005351
Deepak Khungare605db82017-05-29 19:06:04 -04005352 dev_caps_cfg = le32_to_cpu(resp->dev_caps_cfg);
5353 if ((dev_caps_cfg & VER_GET_RESP_DEV_CAPS_CFG_SHORT_CMD_SUPPORTED) &&
5354 (dev_caps_cfg & VER_GET_RESP_DEV_CAPS_CFG_SHORT_CMD_REQUIRED))
5355 bp->flags |= BNXT_FLAG_SHORT_CMD;
5356
Michael Chanc0c050c2015-10-22 16:01:17 -04005357hwrm_ver_get_exit:
5358 mutex_unlock(&bp->hwrm_cmd_lock);
5359 return rc;
5360}
5361
Rob Swindell5ac67d82016-09-19 03:58:03 -04005362int bnxt_hwrm_fw_set_time(struct bnxt *bp)
5363{
5364 struct hwrm_fw_set_time_input req = {0};
Arnd Bergmann7dfaa7b2017-11-06 15:04:39 +01005365 struct tm tm;
5366 time64_t now = ktime_get_real_seconds();
Rob Swindell5ac67d82016-09-19 03:58:03 -04005367
5368 if (bp->hwrm_spec_code < 0x10400)
5369 return -EOPNOTSUPP;
5370
Arnd Bergmann7dfaa7b2017-11-06 15:04:39 +01005371 time64_to_tm(now, 0, &tm);
Rob Swindell5ac67d82016-09-19 03:58:03 -04005372 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FW_SET_TIME, -1, -1);
5373 req.year = cpu_to_le16(1900 + tm.tm_year);
5374 req.month = 1 + tm.tm_mon;
5375 req.day = tm.tm_mday;
5376 req.hour = tm.tm_hour;
5377 req.minute = tm.tm_min;
5378 req.second = tm.tm_sec;
5379 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5380}
5381
Michael Chan3bdf56c2016-03-07 15:38:45 -05005382static int bnxt_hwrm_port_qstats(struct bnxt *bp)
5383{
5384 int rc;
5385 struct bnxt_pf_info *pf = &bp->pf;
5386 struct hwrm_port_qstats_input req = {0};
5387
5388 if (!(bp->flags & BNXT_FLAG_PORT_STATS))
5389 return 0;
5390
5391 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_QSTATS, -1, -1);
5392 req.port_id = cpu_to_le16(pf->port_id);
5393 req.tx_stat_host_addr = cpu_to_le64(bp->hw_tx_port_stats_map);
5394 req.rx_stat_host_addr = cpu_to_le64(bp->hw_rx_port_stats_map);
5395 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5396 return rc;
5397}
5398
Vasundhara Volam00db3cb2018-03-31 13:54:12 -04005399static int bnxt_hwrm_port_qstats_ext(struct bnxt *bp)
5400{
5401 struct hwrm_port_qstats_ext_input req = {0};
5402 struct bnxt_pf_info *pf = &bp->pf;
5403
5404 if (!(bp->flags & BNXT_FLAG_PORT_STATS_EXT))
5405 return 0;
5406
5407 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_QSTATS_EXT, -1, -1);
5408 req.port_id = cpu_to_le16(pf->port_id);
5409 req.rx_stat_size = cpu_to_le16(sizeof(struct rx_port_stats_ext));
5410 req.rx_stat_host_addr = cpu_to_le64(bp->hw_rx_port_stats_ext_map);
5411 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5412}
5413
Michael Chanc0c050c2015-10-22 16:01:17 -04005414static void bnxt_hwrm_free_tunnel_ports(struct bnxt *bp)
5415{
5416 if (bp->vxlan_port_cnt) {
5417 bnxt_hwrm_tunnel_dst_port_free(
5418 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
5419 }
5420 bp->vxlan_port_cnt = 0;
5421 if (bp->nge_port_cnt) {
5422 bnxt_hwrm_tunnel_dst_port_free(
5423 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
5424 }
5425 bp->nge_port_cnt = 0;
5426}
5427
5428static int bnxt_set_tpa(struct bnxt *bp, bool set_tpa)
5429{
5430 int rc, i;
5431 u32 tpa_flags = 0;
5432
5433 if (set_tpa)
5434 tpa_flags = bp->flags & BNXT_FLAG_TPA;
5435 for (i = 0; i < bp->nr_vnics; i++) {
5436 rc = bnxt_hwrm_vnic_set_tpa(bp, i, tpa_flags);
5437 if (rc) {
5438 netdev_err(bp->dev, "hwrm vnic set tpa failure rc for vnic %d: %x\n",
Sankar Patchineelam23e12c82017-03-28 19:47:30 -04005439 i, rc);
Michael Chanc0c050c2015-10-22 16:01:17 -04005440 return rc;
5441 }
5442 }
5443 return 0;
5444}
5445
5446static void bnxt_hwrm_clear_vnic_rss(struct bnxt *bp)
5447{
5448 int i;
5449
5450 for (i = 0; i < bp->nr_vnics; i++)
5451 bnxt_hwrm_vnic_set_rss(bp, i, false);
5452}
5453
5454static void bnxt_hwrm_resource_free(struct bnxt *bp, bool close_path,
5455 bool irq_re_init)
5456{
5457 if (bp->vnic_info) {
5458 bnxt_hwrm_clear_vnic_filter(bp);
5459 /* clear all RSS setting before free vnic ctx */
5460 bnxt_hwrm_clear_vnic_rss(bp);
5461 bnxt_hwrm_vnic_ctx_free(bp);
5462 /* before free the vnic, undo the vnic tpa settings */
5463 if (bp->flags & BNXT_FLAG_TPA)
5464 bnxt_set_tpa(bp, false);
5465 bnxt_hwrm_vnic_free(bp);
5466 }
5467 bnxt_hwrm_ring_free(bp, close_path);
5468 bnxt_hwrm_ring_grp_free(bp);
5469 if (irq_re_init) {
5470 bnxt_hwrm_stat_ctx_free(bp);
5471 bnxt_hwrm_free_tunnel_ports(bp);
5472 }
5473}
5474
Michael Chan39d8ba22017-07-24 12:34:22 -04005475static int bnxt_hwrm_set_br_mode(struct bnxt *bp, u16 br_mode)
5476{
5477 struct hwrm_func_cfg_input req = {0};
5478 int rc;
5479
5480 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_CFG, -1, -1);
5481 req.fid = cpu_to_le16(0xffff);
5482 req.enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_EVB_MODE);
5483 if (br_mode == BRIDGE_MODE_VEB)
5484 req.evb_mode = FUNC_CFG_REQ_EVB_MODE_VEB;
5485 else if (br_mode == BRIDGE_MODE_VEPA)
5486 req.evb_mode = FUNC_CFG_REQ_EVB_MODE_VEPA;
5487 else
5488 return -EINVAL;
5489 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5490 if (rc)
5491 rc = -EIO;
5492 return rc;
5493}
5494
Michael Chanc3480a62018-01-17 03:21:15 -05005495static int bnxt_hwrm_set_cache_line_size(struct bnxt *bp, int size)
5496{
5497 struct hwrm_func_cfg_input req = {0};
5498 int rc;
5499
5500 if (BNXT_VF(bp) || bp->hwrm_spec_code < 0x10803)
5501 return 0;
5502
5503 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_CFG, -1, -1);
5504 req.fid = cpu_to_le16(0xffff);
5505 req.enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_CACHE_LINESIZE);
Michael Chand4f52de2018-03-31 13:54:06 -04005506 req.options = FUNC_CFG_REQ_OPTIONS_CACHE_LINESIZE_SIZE_64;
Michael Chanc3480a62018-01-17 03:21:15 -05005507 if (size == 128)
Michael Chand4f52de2018-03-31 13:54:06 -04005508 req.options = FUNC_CFG_REQ_OPTIONS_CACHE_LINESIZE_SIZE_128;
Michael Chanc3480a62018-01-17 03:21:15 -05005509
5510 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5511 if (rc)
5512 rc = -EIO;
5513 return rc;
5514}
5515
Michael Chanc0c050c2015-10-22 16:01:17 -04005516static int bnxt_setup_vnic(struct bnxt *bp, u16 vnic_id)
5517{
Michael Chanae10ae72016-12-29 12:13:38 -05005518 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
Michael Chanc0c050c2015-10-22 16:01:17 -04005519 int rc;
5520
Michael Chanae10ae72016-12-29 12:13:38 -05005521 if (vnic->flags & BNXT_VNIC_RFS_NEW_RSS_FLAG)
5522 goto skip_rss_ctx;
5523
Michael Chanc0c050c2015-10-22 16:01:17 -04005524 /* allocate context for vnic */
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04005525 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id, 0);
Michael Chanc0c050c2015-10-22 16:01:17 -04005526 if (rc) {
5527 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
5528 vnic_id, rc);
5529 goto vnic_setup_err;
5530 }
5531 bp->rsscos_nr_ctxs++;
5532
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04005533 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
5534 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id, 1);
5535 if (rc) {
5536 netdev_err(bp->dev, "hwrm vnic %d cos ctx alloc failure rc: %x\n",
5537 vnic_id, rc);
5538 goto vnic_setup_err;
5539 }
5540 bp->rsscos_nr_ctxs++;
5541 }
5542
Michael Chanae10ae72016-12-29 12:13:38 -05005543skip_rss_ctx:
Michael Chanc0c050c2015-10-22 16:01:17 -04005544 /* configure default vnic, ring grp */
5545 rc = bnxt_hwrm_vnic_cfg(bp, vnic_id);
5546 if (rc) {
5547 netdev_err(bp->dev, "hwrm vnic %d cfg failure rc: %x\n",
5548 vnic_id, rc);
5549 goto vnic_setup_err;
5550 }
5551
5552 /* Enable RSS hashing on vnic */
5553 rc = bnxt_hwrm_vnic_set_rss(bp, vnic_id, true);
5554 if (rc) {
5555 netdev_err(bp->dev, "hwrm vnic %d set rss failure rc: %x\n",
5556 vnic_id, rc);
5557 goto vnic_setup_err;
5558 }
5559
5560 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
5561 rc = bnxt_hwrm_vnic_set_hds(bp, vnic_id);
5562 if (rc) {
5563 netdev_err(bp->dev, "hwrm vnic %d set hds failure rc: %x\n",
5564 vnic_id, rc);
5565 }
5566 }
5567
5568vnic_setup_err:
5569 return rc;
5570}
5571
5572static int bnxt_alloc_rfs_vnics(struct bnxt *bp)
5573{
5574#ifdef CONFIG_RFS_ACCEL
5575 int i, rc = 0;
5576
5577 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanae10ae72016-12-29 12:13:38 -05005578 struct bnxt_vnic_info *vnic;
Michael Chanc0c050c2015-10-22 16:01:17 -04005579 u16 vnic_id = i + 1;
5580 u16 ring_id = i;
5581
5582 if (vnic_id >= bp->nr_vnics)
5583 break;
5584
Michael Chanae10ae72016-12-29 12:13:38 -05005585 vnic = &bp->vnic_info[vnic_id];
5586 vnic->flags |= BNXT_VNIC_RFS_FLAG;
5587 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
5588 vnic->flags |= BNXT_VNIC_RFS_NEW_RSS_FLAG;
Michael Chanb81a90d2016-01-02 23:45:01 -05005589 rc = bnxt_hwrm_vnic_alloc(bp, vnic_id, ring_id, 1);
Michael Chanc0c050c2015-10-22 16:01:17 -04005590 if (rc) {
5591 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
5592 vnic_id, rc);
5593 break;
5594 }
5595 rc = bnxt_setup_vnic(bp, vnic_id);
5596 if (rc)
5597 break;
5598 }
5599 return rc;
5600#else
5601 return 0;
5602#endif
5603}
5604
Michael Chan17c71ac2016-07-01 18:46:27 -04005605/* Allow PF and VF with default VLAN to be in promiscuous mode */
5606static bool bnxt_promisc_ok(struct bnxt *bp)
5607{
5608#ifdef CONFIG_BNXT_SRIOV
5609 if (BNXT_VF(bp) && !bp->vf.vlan)
5610 return false;
5611#endif
5612 return true;
5613}
5614
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04005615static int bnxt_setup_nitroa0_vnic(struct bnxt *bp)
5616{
5617 unsigned int rc = 0;
5618
5619 rc = bnxt_hwrm_vnic_alloc(bp, 1, bp->rx_nr_rings - 1, 1);
5620 if (rc) {
5621 netdev_err(bp->dev, "Cannot allocate special vnic for NS2 A0: %x\n",
5622 rc);
5623 return rc;
5624 }
5625
5626 rc = bnxt_hwrm_vnic_cfg(bp, 1);
5627 if (rc) {
5628 netdev_err(bp->dev, "Cannot allocate special vnic for NS2 A0: %x\n",
5629 rc);
5630 return rc;
5631 }
5632 return rc;
5633}
5634
Michael Chanb664f002015-12-02 01:54:08 -05005635static int bnxt_cfg_rx_mode(struct bnxt *);
Michael Chan7d2837d2016-05-04 16:56:44 -04005636static bool bnxt_mc_list_updated(struct bnxt *, u32 *);
Michael Chanb664f002015-12-02 01:54:08 -05005637
Michael Chanc0c050c2015-10-22 16:01:17 -04005638static int bnxt_init_chip(struct bnxt *bp, bool irq_re_init)
5639{
Michael Chan7d2837d2016-05-04 16:56:44 -04005640 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
Michael Chanc0c050c2015-10-22 16:01:17 -04005641 int rc = 0;
Prashant Sreedharan76595192016-07-18 07:15:22 -04005642 unsigned int rx_nr_rings = bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04005643
5644 if (irq_re_init) {
5645 rc = bnxt_hwrm_stat_ctx_alloc(bp);
5646 if (rc) {
5647 netdev_err(bp->dev, "hwrm stat ctx alloc failure rc: %x\n",
5648 rc);
5649 goto err_out;
5650 }
5651 }
5652
5653 rc = bnxt_hwrm_ring_alloc(bp);
5654 if (rc) {
5655 netdev_err(bp->dev, "hwrm ring alloc failure rc: %x\n", rc);
5656 goto err_out;
5657 }
5658
5659 rc = bnxt_hwrm_ring_grp_alloc(bp);
5660 if (rc) {
5661 netdev_err(bp->dev, "hwrm_ring_grp alloc failure: %x\n", rc);
5662 goto err_out;
5663 }
5664
Prashant Sreedharan76595192016-07-18 07:15:22 -04005665 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
5666 rx_nr_rings--;
5667
Michael Chanc0c050c2015-10-22 16:01:17 -04005668 /* default vnic 0 */
Prashant Sreedharan76595192016-07-18 07:15:22 -04005669 rc = bnxt_hwrm_vnic_alloc(bp, 0, 0, rx_nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04005670 if (rc) {
5671 netdev_err(bp->dev, "hwrm vnic alloc failure rc: %x\n", rc);
5672 goto err_out;
5673 }
5674
5675 rc = bnxt_setup_vnic(bp, 0);
5676 if (rc)
5677 goto err_out;
5678
5679 if (bp->flags & BNXT_FLAG_RFS) {
5680 rc = bnxt_alloc_rfs_vnics(bp);
5681 if (rc)
5682 goto err_out;
5683 }
5684
5685 if (bp->flags & BNXT_FLAG_TPA) {
5686 rc = bnxt_set_tpa(bp, true);
5687 if (rc)
5688 goto err_out;
5689 }
5690
5691 if (BNXT_VF(bp))
5692 bnxt_update_vf_mac(bp);
5693
5694 /* Filter for default vnic 0 */
5695 rc = bnxt_hwrm_set_vnic_filter(bp, 0, 0, bp->dev->dev_addr);
5696 if (rc) {
5697 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n", rc);
5698 goto err_out;
5699 }
Michael Chan7d2837d2016-05-04 16:56:44 -04005700 vnic->uc_filter_count = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04005701
Michael Chan7d2837d2016-05-04 16:56:44 -04005702 vnic->rx_mask = CFA_L2_SET_RX_MASK_REQ_MASK_BCAST;
Michael Chanc0c050c2015-10-22 16:01:17 -04005703
Michael Chan17c71ac2016-07-01 18:46:27 -04005704 if ((bp->dev->flags & IFF_PROMISC) && bnxt_promisc_ok(bp))
Michael Chan7d2837d2016-05-04 16:56:44 -04005705 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
5706
5707 if (bp->dev->flags & IFF_ALLMULTI) {
5708 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
5709 vnic->mc_list_count = 0;
5710 } else {
5711 u32 mask = 0;
5712
5713 bnxt_mc_list_updated(bp, &mask);
5714 vnic->rx_mask |= mask;
5715 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005716
Michael Chanb664f002015-12-02 01:54:08 -05005717 rc = bnxt_cfg_rx_mode(bp);
5718 if (rc)
Michael Chanc0c050c2015-10-22 16:01:17 -04005719 goto err_out;
Michael Chanc0c050c2015-10-22 16:01:17 -04005720
5721 rc = bnxt_hwrm_set_coal(bp);
5722 if (rc)
5723 netdev_warn(bp->dev, "HWRM set coalescing failure rc: %x\n",
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04005724 rc);
5725
5726 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
5727 rc = bnxt_setup_nitroa0_vnic(bp);
5728 if (rc)
5729 netdev_err(bp->dev, "Special vnic setup failure for NS2 A0 rc: %x\n",
5730 rc);
5731 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005732
Michael Chancf6645f2016-06-13 02:25:28 -04005733 if (BNXT_VF(bp)) {
5734 bnxt_hwrm_func_qcfg(bp);
5735 netdev_update_features(bp->dev);
5736 }
5737
Michael Chanc0c050c2015-10-22 16:01:17 -04005738 return 0;
5739
5740err_out:
5741 bnxt_hwrm_resource_free(bp, 0, true);
5742
5743 return rc;
5744}
5745
5746static int bnxt_shutdown_nic(struct bnxt *bp, bool irq_re_init)
5747{
5748 bnxt_hwrm_resource_free(bp, 1, irq_re_init);
5749 return 0;
5750}
5751
5752static int bnxt_init_nic(struct bnxt *bp, bool irq_re_init)
5753{
Sankar Patchineelam22479252017-03-28 19:47:29 -04005754 bnxt_init_cp_rings(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005755 bnxt_init_rx_rings(bp);
5756 bnxt_init_tx_rings(bp);
5757 bnxt_init_ring_grps(bp, irq_re_init);
5758 bnxt_init_vnics(bp);
5759
5760 return bnxt_init_chip(bp, irq_re_init);
5761}
5762
Michael Chanc0c050c2015-10-22 16:01:17 -04005763static int bnxt_set_real_num_queues(struct bnxt *bp)
5764{
5765 int rc;
5766 struct net_device *dev = bp->dev;
5767
Michael Chan5f449242017-02-06 16:55:40 -05005768 rc = netif_set_real_num_tx_queues(dev, bp->tx_nr_rings -
5769 bp->tx_nr_rings_xdp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005770 if (rc)
5771 return rc;
5772
5773 rc = netif_set_real_num_rx_queues(dev, bp->rx_nr_rings);
5774 if (rc)
5775 return rc;
5776
5777#ifdef CONFIG_RFS_ACCEL
Michael Chan45019a12015-12-27 18:19:22 -05005778 if (bp->flags & BNXT_FLAG_RFS)
Michael Chanc0c050c2015-10-22 16:01:17 -04005779 dev->rx_cpu_rmap = alloc_irq_cpu_rmap(bp->rx_nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04005780#endif
5781
5782 return rc;
5783}
5784
Michael Chan6e6c5a52016-01-02 23:45:02 -05005785static int bnxt_trim_rings(struct bnxt *bp, int *rx, int *tx, int max,
5786 bool shared)
5787{
5788 int _rx = *rx, _tx = *tx;
5789
5790 if (shared) {
5791 *rx = min_t(int, _rx, max);
5792 *tx = min_t(int, _tx, max);
5793 } else {
5794 if (max < 2)
5795 return -ENOMEM;
5796
5797 while (_rx + _tx > max) {
5798 if (_rx > _tx && _rx > 1)
5799 _rx--;
5800 else if (_tx > 1)
5801 _tx--;
5802 }
5803 *rx = _rx;
5804 *tx = _tx;
5805 }
5806 return 0;
5807}
5808
Michael Chan78095922016-12-07 00:26:16 -05005809static void bnxt_setup_msix(struct bnxt *bp)
5810{
5811 const int len = sizeof(bp->irq_tbl[0].name);
5812 struct net_device *dev = bp->dev;
5813 int tcs, i;
5814
5815 tcs = netdev_get_num_tc(dev);
5816 if (tcs > 1) {
Michael Chand1e79252017-02-06 16:55:38 -05005817 int i, off, count;
Michael Chan78095922016-12-07 00:26:16 -05005818
Michael Chand1e79252017-02-06 16:55:38 -05005819 for (i = 0; i < tcs; i++) {
5820 count = bp->tx_nr_rings_per_tc;
5821 off = i * count;
5822 netdev_set_tc_queue(dev, i, count, off);
Michael Chan78095922016-12-07 00:26:16 -05005823 }
5824 }
5825
5826 for (i = 0; i < bp->cp_nr_rings; i++) {
5827 char *attr;
5828
5829 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
5830 attr = "TxRx";
5831 else if (i < bp->rx_nr_rings)
5832 attr = "rx";
5833 else
5834 attr = "tx";
5835
5836 snprintf(bp->irq_tbl[i].name, len, "%s-%s-%d", dev->name, attr,
5837 i);
5838 bp->irq_tbl[i].handler = bnxt_msix;
5839 }
5840}
5841
5842static void bnxt_setup_inta(struct bnxt *bp)
5843{
5844 const int len = sizeof(bp->irq_tbl[0].name);
5845
5846 if (netdev_get_num_tc(bp->dev))
5847 netdev_reset_tc(bp->dev);
5848
5849 snprintf(bp->irq_tbl[0].name, len, "%s-%s-%d", bp->dev->name, "TxRx",
5850 0);
5851 bp->irq_tbl[0].handler = bnxt_inta;
5852}
5853
5854static int bnxt_setup_int_mode(struct bnxt *bp)
5855{
5856 int rc;
5857
5858 if (bp->flags & BNXT_FLAG_USING_MSIX)
5859 bnxt_setup_msix(bp);
5860 else
5861 bnxt_setup_inta(bp);
5862
5863 rc = bnxt_set_real_num_queues(bp);
5864 return rc;
5865}
5866
Michael Chanb7429952017-01-13 01:32:00 -05005867#ifdef CONFIG_RFS_ACCEL
Michael Chan8079e8f2016-12-29 12:13:37 -05005868static unsigned int bnxt_get_max_func_rss_ctxs(struct bnxt *bp)
5869{
Michael Chan6a4f2942018-01-17 03:21:06 -05005870 return bp->hw_resc.max_rsscos_ctxs;
Michael Chan8079e8f2016-12-29 12:13:37 -05005871}
5872
5873static unsigned int bnxt_get_max_func_vnics(struct bnxt *bp)
5874{
Michael Chan6a4f2942018-01-17 03:21:06 -05005875 return bp->hw_resc.max_vnics;
Michael Chan8079e8f2016-12-29 12:13:37 -05005876}
Michael Chanb7429952017-01-13 01:32:00 -05005877#endif
Michael Chan8079e8f2016-12-29 12:13:37 -05005878
Michael Chane4060d32016-12-07 00:26:19 -05005879unsigned int bnxt_get_max_func_stat_ctxs(struct bnxt *bp)
5880{
Michael Chan6a4f2942018-01-17 03:21:06 -05005881 return bp->hw_resc.max_stat_ctxs;
Michael Chane4060d32016-12-07 00:26:19 -05005882}
5883
Michael Chana588e452016-12-07 00:26:21 -05005884void bnxt_set_max_func_stat_ctxs(struct bnxt *bp, unsigned int max)
5885{
Michael Chan6a4f2942018-01-17 03:21:06 -05005886 bp->hw_resc.max_stat_ctxs = max;
Michael Chana588e452016-12-07 00:26:21 -05005887}
5888
Michael Chane4060d32016-12-07 00:26:19 -05005889unsigned int bnxt_get_max_func_cp_rings(struct bnxt *bp)
5890{
Michael Chan6a4f2942018-01-17 03:21:06 -05005891 return bp->hw_resc.max_cp_rings;
Michael Chane4060d32016-12-07 00:26:19 -05005892}
5893
Michael Chana588e452016-12-07 00:26:21 -05005894void bnxt_set_max_func_cp_rings(struct bnxt *bp, unsigned int max)
5895{
Michael Chan6a4f2942018-01-17 03:21:06 -05005896 bp->hw_resc.max_cp_rings = max;
Michael Chana588e452016-12-07 00:26:21 -05005897}
5898
Michael Chan78095922016-12-07 00:26:16 -05005899static unsigned int bnxt_get_max_func_irqs(struct bnxt *bp)
5900{
Michael Chan6a4f2942018-01-17 03:21:06 -05005901 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
5902
5903 return min_t(unsigned int, hw_resc->max_irqs, hw_resc->max_cp_rings);
Michael Chan78095922016-12-07 00:26:16 -05005904}
5905
Michael Chan33c26572016-12-07 00:26:15 -05005906void bnxt_set_max_func_irqs(struct bnxt *bp, unsigned int max_irqs)
5907{
Michael Chan6a4f2942018-01-17 03:21:06 -05005908 bp->hw_resc.max_irqs = max_irqs;
Michael Chan33c26572016-12-07 00:26:15 -05005909}
5910
Michael Chan08654eb2018-03-31 13:54:17 -04005911static int bnxt_get_num_msix(struct bnxt *bp)
5912{
5913 if (!(bp->flags & BNXT_FLAG_NEW_RM))
5914 return bnxt_get_max_func_irqs(bp);
5915
5916 return bnxt_cp_rings_in_use(bp);
5917}
5918
Michael Chan78095922016-12-07 00:26:16 -05005919static int bnxt_init_msix(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005920{
Michael Chan08654eb2018-03-31 13:54:17 -04005921 int i, total_vecs, max, rc = 0, min = 1;
Michael Chan78095922016-12-07 00:26:16 -05005922 struct msix_entry *msix_ent;
Michael Chanc0c050c2015-10-22 16:01:17 -04005923
Michael Chan08654eb2018-03-31 13:54:17 -04005924 total_vecs = bnxt_get_num_msix(bp);
5925 max = bnxt_get_max_func_irqs(bp);
5926 if (total_vecs > max)
5927 total_vecs = max;
5928
Michael Chanc0c050c2015-10-22 16:01:17 -04005929 msix_ent = kcalloc(total_vecs, sizeof(struct msix_entry), GFP_KERNEL);
5930 if (!msix_ent)
5931 return -ENOMEM;
5932
5933 for (i = 0; i < total_vecs; i++) {
5934 msix_ent[i].entry = i;
5935 msix_ent[i].vector = 0;
5936 }
5937
Michael Chan01657bc2016-01-02 23:45:03 -05005938 if (!(bp->flags & BNXT_FLAG_SHARED_RINGS))
5939 min = 2;
5940
5941 total_vecs = pci_enable_msix_range(bp->pdev, msix_ent, min, total_vecs);
Michael Chanc0c050c2015-10-22 16:01:17 -04005942 if (total_vecs < 0) {
5943 rc = -ENODEV;
5944 goto msix_setup_exit;
5945 }
5946
5947 bp->irq_tbl = kcalloc(total_vecs, sizeof(struct bnxt_irq), GFP_KERNEL);
5948 if (bp->irq_tbl) {
Michael Chan78095922016-12-07 00:26:16 -05005949 for (i = 0; i < total_vecs; i++)
5950 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chanc0c050c2015-10-22 16:01:17 -04005951
Michael Chan78095922016-12-07 00:26:16 -05005952 bp->total_irqs = total_vecs;
Michael Chanc0c050c2015-10-22 16:01:17 -04005953 /* Trim rings based upon num of vectors allocated */
Michael Chan6e6c5a52016-01-02 23:45:02 -05005954 rc = bnxt_trim_rings(bp, &bp->rx_nr_rings, &bp->tx_nr_rings,
Michael Chan01657bc2016-01-02 23:45:03 -05005955 total_vecs, min == 1);
Michael Chan6e6c5a52016-01-02 23:45:02 -05005956 if (rc)
5957 goto msix_setup_exit;
5958
Michael Chan78095922016-12-07 00:26:16 -05005959 bp->cp_nr_rings = (min == 1) ?
5960 max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
5961 bp->tx_nr_rings + bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04005962
Michael Chanc0c050c2015-10-22 16:01:17 -04005963 } else {
5964 rc = -ENOMEM;
5965 goto msix_setup_exit;
5966 }
5967 bp->flags |= BNXT_FLAG_USING_MSIX;
5968 kfree(msix_ent);
5969 return 0;
5970
5971msix_setup_exit:
Michael Chan78095922016-12-07 00:26:16 -05005972 netdev_err(bp->dev, "bnxt_init_msix err: %x\n", rc);
5973 kfree(bp->irq_tbl);
5974 bp->irq_tbl = NULL;
Michael Chanc0c050c2015-10-22 16:01:17 -04005975 pci_disable_msix(bp->pdev);
5976 kfree(msix_ent);
5977 return rc;
5978}
5979
Michael Chan78095922016-12-07 00:26:16 -05005980static int bnxt_init_inta(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005981{
Michael Chanc0c050c2015-10-22 16:01:17 -04005982 bp->irq_tbl = kcalloc(1, sizeof(struct bnxt_irq), GFP_KERNEL);
Michael Chan78095922016-12-07 00:26:16 -05005983 if (!bp->irq_tbl)
5984 return -ENOMEM;
5985
5986 bp->total_irqs = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04005987 bp->rx_nr_rings = 1;
5988 bp->tx_nr_rings = 1;
5989 bp->cp_nr_rings = 1;
Michael Chan01657bc2016-01-02 23:45:03 -05005990 bp->flags |= BNXT_FLAG_SHARED_RINGS;
Michael Chanc0c050c2015-10-22 16:01:17 -04005991 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan78095922016-12-07 00:26:16 -05005992 return 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005993}
5994
Michael Chan78095922016-12-07 00:26:16 -05005995static int bnxt_init_int_mode(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005996{
5997 int rc = 0;
5998
5999 if (bp->flags & BNXT_FLAG_MSIX_CAP)
Michael Chan78095922016-12-07 00:26:16 -05006000 rc = bnxt_init_msix(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006001
Michael Chan1fa72e22016-04-25 02:30:49 -04006002 if (!(bp->flags & BNXT_FLAG_USING_MSIX) && BNXT_PF(bp)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04006003 /* fallback to INTA */
Michael Chan78095922016-12-07 00:26:16 -05006004 rc = bnxt_init_inta(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006005 }
6006 return rc;
6007}
6008
Michael Chan78095922016-12-07 00:26:16 -05006009static void bnxt_clear_int_mode(struct bnxt *bp)
6010{
6011 if (bp->flags & BNXT_FLAG_USING_MSIX)
6012 pci_disable_msix(bp->pdev);
6013
6014 kfree(bp->irq_tbl);
6015 bp->irq_tbl = NULL;
6016 bp->flags &= ~BNXT_FLAG_USING_MSIX;
6017}
6018
Michael Chan674f50a2018-01-17 03:21:09 -05006019static int bnxt_reserve_rings(struct bnxt *bp)
6020{
6021 int orig_cp = bp->hw_resc.resv_cp_rings;
6022 int tcs = netdev_get_num_tc(bp->dev);
6023 int rc;
6024
6025 if (!bnxt_need_reserve_rings(bp))
6026 return 0;
6027
6028 rc = __bnxt_reserve_rings(bp);
6029 if (rc) {
6030 netdev_err(bp->dev, "ring reservation failure rc: %d\n", rc);
6031 return rc;
6032 }
6033 if ((bp->flags & BNXT_FLAG_NEW_RM) && bp->cp_nr_rings > orig_cp) {
6034 bnxt_clear_int_mode(bp);
6035 rc = bnxt_init_int_mode(bp);
6036 if (rc)
6037 return rc;
6038 }
6039 if (tcs && (bp->tx_nr_rings_per_tc * tcs != bp->tx_nr_rings)) {
6040 netdev_err(bp->dev, "tx ring reservation failure\n");
6041 netdev_reset_tc(bp->dev);
6042 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
6043 return -ENOMEM;
6044 }
6045 bp->num_stat_ctxs = bp->cp_nr_rings;
6046 return 0;
6047}
6048
Michael Chanc0c050c2015-10-22 16:01:17 -04006049static void bnxt_free_irq(struct bnxt *bp)
6050{
6051 struct bnxt_irq *irq;
6052 int i;
6053
6054#ifdef CONFIG_RFS_ACCEL
6055 free_irq_cpu_rmap(bp->dev->rx_cpu_rmap);
6056 bp->dev->rx_cpu_rmap = NULL;
6057#endif
6058 if (!bp->irq_tbl)
6059 return;
6060
6061 for (i = 0; i < bp->cp_nr_rings; i++) {
6062 irq = &bp->irq_tbl[i];
Vasundhara Volam56f0fd82017-08-28 13:40:27 -04006063 if (irq->requested) {
6064 if (irq->have_cpumask) {
6065 irq_set_affinity_hint(irq->vector, NULL);
6066 free_cpumask_var(irq->cpu_mask);
6067 irq->have_cpumask = 0;
6068 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006069 free_irq(irq->vector, bp->bnapi[i]);
Vasundhara Volam56f0fd82017-08-28 13:40:27 -04006070 }
6071
Michael Chanc0c050c2015-10-22 16:01:17 -04006072 irq->requested = 0;
6073 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006074}
6075
6076static int bnxt_request_irq(struct bnxt *bp)
6077{
Michael Chanb81a90d2016-01-02 23:45:01 -05006078 int i, j, rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04006079 unsigned long flags = 0;
6080#ifdef CONFIG_RFS_ACCEL
6081 struct cpu_rmap *rmap = bp->dev->rx_cpu_rmap;
6082#endif
6083
6084 if (!(bp->flags & BNXT_FLAG_USING_MSIX))
6085 flags = IRQF_SHARED;
6086
Michael Chanb81a90d2016-01-02 23:45:01 -05006087 for (i = 0, j = 0; i < bp->cp_nr_rings; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04006088 struct bnxt_irq *irq = &bp->irq_tbl[i];
6089#ifdef CONFIG_RFS_ACCEL
Michael Chanb81a90d2016-01-02 23:45:01 -05006090 if (rmap && bp->bnapi[i]->rx_ring) {
Michael Chanc0c050c2015-10-22 16:01:17 -04006091 rc = irq_cpu_rmap_add(rmap, irq->vector);
6092 if (rc)
6093 netdev_warn(bp->dev, "failed adding irq rmap for ring %d\n",
Michael Chanb81a90d2016-01-02 23:45:01 -05006094 j);
6095 j++;
Michael Chanc0c050c2015-10-22 16:01:17 -04006096 }
6097#endif
6098 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
6099 bp->bnapi[i]);
6100 if (rc)
6101 break;
6102
6103 irq->requested = 1;
Vasundhara Volam56f0fd82017-08-28 13:40:27 -04006104
6105 if (zalloc_cpumask_var(&irq->cpu_mask, GFP_KERNEL)) {
6106 int numa_node = dev_to_node(&bp->pdev->dev);
6107
6108 irq->have_cpumask = 1;
6109 cpumask_set_cpu(cpumask_local_spread(i, numa_node),
6110 irq->cpu_mask);
6111 rc = irq_set_affinity_hint(irq->vector, irq->cpu_mask);
6112 if (rc) {
6113 netdev_warn(bp->dev,
6114 "Set affinity failed, IRQ = %d\n",
6115 irq->vector);
6116 break;
6117 }
6118 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006119 }
6120 return rc;
6121}
6122
6123static void bnxt_del_napi(struct bnxt *bp)
6124{
6125 int i;
6126
6127 if (!bp->bnapi)
6128 return;
6129
6130 for (i = 0; i < bp->cp_nr_rings; i++) {
6131 struct bnxt_napi *bnapi = bp->bnapi[i];
6132
6133 napi_hash_del(&bnapi->napi);
6134 netif_napi_del(&bnapi->napi);
6135 }
Eric Dumazete5f6f562016-11-16 06:31:52 -08006136 /* We called napi_hash_del() before netif_napi_del(), we need
6137 * to respect an RCU grace period before freeing napi structures.
6138 */
6139 synchronize_net();
Michael Chanc0c050c2015-10-22 16:01:17 -04006140}
6141
6142static void bnxt_init_napi(struct bnxt *bp)
6143{
6144 int i;
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04006145 unsigned int cp_nr_rings = bp->cp_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04006146 struct bnxt_napi *bnapi;
6147
6148 if (bp->flags & BNXT_FLAG_USING_MSIX) {
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04006149 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
6150 cp_nr_rings--;
6151 for (i = 0; i < cp_nr_rings; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04006152 bnapi = bp->bnapi[i];
6153 netif_napi_add(bp->dev, &bnapi->napi,
6154 bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04006155 }
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04006156 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
6157 bnapi = bp->bnapi[cp_nr_rings];
6158 netif_napi_add(bp->dev, &bnapi->napi,
6159 bnxt_poll_nitroa0, 64);
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04006160 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006161 } else {
6162 bnapi = bp->bnapi[0];
6163 netif_napi_add(bp->dev, &bnapi->napi, bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04006164 }
6165}
6166
6167static void bnxt_disable_napi(struct bnxt *bp)
6168{
6169 int i;
6170
6171 if (!bp->bnapi)
6172 return;
6173
Andy Gospodarek0bc0b972018-01-26 10:27:47 -05006174 for (i = 0; i < bp->cp_nr_rings; i++) {
6175 struct bnxt_cp_ring_info *cpr = &bp->bnapi[i]->cp_ring;
6176
6177 if (bp->bnapi[i]->rx_ring)
6178 cancel_work_sync(&cpr->dim.work);
6179
Michael Chanc0c050c2015-10-22 16:01:17 -04006180 napi_disable(&bp->bnapi[i]->napi);
Andy Gospodarek0bc0b972018-01-26 10:27:47 -05006181 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006182}
6183
6184static void bnxt_enable_napi(struct bnxt *bp)
6185{
6186 int i;
6187
6188 for (i = 0; i < bp->cp_nr_rings; i++) {
Andy Gospodarek6a8788f2018-01-09 16:06:20 -05006189 struct bnxt_cp_ring_info *cpr = &bp->bnapi[i]->cp_ring;
Michael Chanfa7e2812016-05-10 19:18:00 -04006190 bp->bnapi[i]->in_reset = false;
Andy Gospodarek6a8788f2018-01-09 16:06:20 -05006191
6192 if (bp->bnapi[i]->rx_ring) {
6193 INIT_WORK(&cpr->dim.work, bnxt_dim_work);
6194 cpr->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
6195 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006196 napi_enable(&bp->bnapi[i]->napi);
6197 }
6198}
6199
Michael Chan7df4ae92016-12-02 21:17:17 -05006200void bnxt_tx_disable(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04006201{
6202 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04006203 struct bnxt_tx_ring_info *txr;
Michael Chanc0c050c2015-10-22 16:01:17 -04006204
Michael Chanb6ab4b02016-01-02 23:44:59 -05006205 if (bp->tx_ring) {
Michael Chanc0c050c2015-10-22 16:01:17 -04006206 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05006207 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04006208 txr->dev_state = BNXT_DEV_STATE_CLOSING;
Michael Chanc0c050c2015-10-22 16:01:17 -04006209 }
6210 }
6211 /* Stop all TX queues */
6212 netif_tx_disable(bp->dev);
6213 netif_carrier_off(bp->dev);
6214}
6215
Michael Chan7df4ae92016-12-02 21:17:17 -05006216void bnxt_tx_enable(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04006217{
6218 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04006219 struct bnxt_tx_ring_info *txr;
Michael Chanc0c050c2015-10-22 16:01:17 -04006220
6221 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05006222 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04006223 txr->dev_state = 0;
6224 }
6225 netif_tx_wake_all_queues(bp->dev);
6226 if (bp->link_info.link_up)
6227 netif_carrier_on(bp->dev);
6228}
6229
6230static void bnxt_report_link(struct bnxt *bp)
6231{
6232 if (bp->link_info.link_up) {
6233 const char *duplex;
6234 const char *flow_ctrl;
Deepak Khungar38a21b32017-04-21 20:11:24 -04006235 u32 speed;
6236 u16 fec;
Michael Chanc0c050c2015-10-22 16:01:17 -04006237
6238 netif_carrier_on(bp->dev);
6239 if (bp->link_info.duplex == BNXT_LINK_DUPLEX_FULL)
6240 duplex = "full";
6241 else
6242 duplex = "half";
6243 if (bp->link_info.pause == BNXT_LINK_PAUSE_BOTH)
6244 flow_ctrl = "ON - receive & transmit";
6245 else if (bp->link_info.pause == BNXT_LINK_PAUSE_TX)
6246 flow_ctrl = "ON - transmit";
6247 else if (bp->link_info.pause == BNXT_LINK_PAUSE_RX)
6248 flow_ctrl = "ON - receive";
6249 else
6250 flow_ctrl = "none";
6251 speed = bnxt_fw_to_ethtool_speed(bp->link_info.link_speed);
Deepak Khungar38a21b32017-04-21 20:11:24 -04006252 netdev_info(bp->dev, "NIC Link is Up, %u Mbps %s duplex, Flow control: %s\n",
Michael Chanc0c050c2015-10-22 16:01:17 -04006253 speed, duplex, flow_ctrl);
Michael Chan170ce012016-04-05 14:08:57 -04006254 if (bp->flags & BNXT_FLAG_EEE_CAP)
6255 netdev_info(bp->dev, "EEE is %s\n",
6256 bp->eee.eee_active ? "active" :
6257 "not active");
Michael Chane70c7522017-02-12 19:18:16 -05006258 fec = bp->link_info.fec_cfg;
6259 if (!(fec & PORT_PHY_QCFG_RESP_FEC_CFG_FEC_NONE_SUPPORTED))
6260 netdev_info(bp->dev, "FEC autoneg %s encodings: %s\n",
6261 (fec & BNXT_FEC_AUTONEG) ? "on" : "off",
6262 (fec & BNXT_FEC_ENC_BASE_R) ? "BaseR" :
6263 (fec & BNXT_FEC_ENC_RS) ? "RS" : "None");
Michael Chanc0c050c2015-10-22 16:01:17 -04006264 } else {
6265 netif_carrier_off(bp->dev);
6266 netdev_err(bp->dev, "NIC Link is Down\n");
6267 }
6268}
6269
Michael Chan170ce012016-04-05 14:08:57 -04006270static int bnxt_hwrm_phy_qcaps(struct bnxt *bp)
6271{
6272 int rc = 0;
6273 struct hwrm_port_phy_qcaps_input req = {0};
6274 struct hwrm_port_phy_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
Michael Chan93ed8112016-06-13 02:25:37 -04006275 struct bnxt_link_info *link_info = &bp->link_info;
Michael Chan170ce012016-04-05 14:08:57 -04006276
6277 if (bp->hwrm_spec_code < 0x10201)
6278 return 0;
6279
6280 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCAPS, -1, -1);
6281
6282 mutex_lock(&bp->hwrm_cmd_lock);
6283 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6284 if (rc)
6285 goto hwrm_phy_qcaps_exit;
6286
Michael Chanacb20052017-07-24 12:34:20 -04006287 if (resp->flags & PORT_PHY_QCAPS_RESP_FLAGS_EEE_SUPPORTED) {
Michael Chan170ce012016-04-05 14:08:57 -04006288 struct ethtool_eee *eee = &bp->eee;
6289 u16 fw_speeds = le16_to_cpu(resp->supported_speeds_eee_mode);
6290
6291 bp->flags |= BNXT_FLAG_EEE_CAP;
6292 eee->supported = _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
6293 bp->lpi_tmr_lo = le32_to_cpu(resp->tx_lpi_timer_low) &
6294 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_LOW_MASK;
6295 bp->lpi_tmr_hi = le32_to_cpu(resp->valid_tx_lpi_timer_high) &
6296 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_HIGH_MASK;
6297 }
Michael Chan520ad892017-03-08 18:44:35 -05006298 if (resp->supported_speeds_auto_mode)
6299 link_info->support_auto_speeds =
6300 le16_to_cpu(resp->supported_speeds_auto_mode);
Michael Chan170ce012016-04-05 14:08:57 -04006301
Michael Chand5430d32017-08-28 13:40:31 -04006302 bp->port_count = resp->port_cnt;
6303
Michael Chan170ce012016-04-05 14:08:57 -04006304hwrm_phy_qcaps_exit:
6305 mutex_unlock(&bp->hwrm_cmd_lock);
6306 return rc;
6307}
6308
Michael Chanc0c050c2015-10-22 16:01:17 -04006309static int bnxt_update_link(struct bnxt *bp, bool chng_link_state)
6310{
6311 int rc = 0;
6312 struct bnxt_link_info *link_info = &bp->link_info;
6313 struct hwrm_port_phy_qcfg_input req = {0};
6314 struct hwrm_port_phy_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
6315 u8 link_up = link_info->link_up;
Michael Chan286ef9d2016-11-16 21:13:08 -05006316 u16 diff;
Michael Chanc0c050c2015-10-22 16:01:17 -04006317
6318 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCFG, -1, -1);
6319
6320 mutex_lock(&bp->hwrm_cmd_lock);
6321 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6322 if (rc) {
6323 mutex_unlock(&bp->hwrm_cmd_lock);
6324 return rc;
6325 }
6326
6327 memcpy(&link_info->phy_qcfg_resp, resp, sizeof(*resp));
6328 link_info->phy_link_status = resp->link;
Michael Chanacb20052017-07-24 12:34:20 -04006329 link_info->duplex = resp->duplex_cfg;
6330 if (bp->hwrm_spec_code >= 0x10800)
6331 link_info->duplex = resp->duplex_state;
Michael Chanc0c050c2015-10-22 16:01:17 -04006332 link_info->pause = resp->pause;
6333 link_info->auto_mode = resp->auto_mode;
6334 link_info->auto_pause_setting = resp->auto_pause;
Michael Chan32773602016-03-07 15:38:42 -05006335 link_info->lp_pause = resp->link_partner_adv_pause;
Michael Chanc0c050c2015-10-22 16:01:17 -04006336 link_info->force_pause_setting = resp->force_pause;
Michael Chanacb20052017-07-24 12:34:20 -04006337 link_info->duplex_setting = resp->duplex_cfg;
Michael Chanc0c050c2015-10-22 16:01:17 -04006338 if (link_info->phy_link_status == BNXT_LINK_LINK)
6339 link_info->link_speed = le16_to_cpu(resp->link_speed);
6340 else
6341 link_info->link_speed = 0;
6342 link_info->force_link_speed = le16_to_cpu(resp->force_link_speed);
Michael Chanc0c050c2015-10-22 16:01:17 -04006343 link_info->support_speeds = le16_to_cpu(resp->support_speeds);
6344 link_info->auto_link_speeds = le16_to_cpu(resp->auto_link_speed_mask);
Michael Chan32773602016-03-07 15:38:42 -05006345 link_info->lp_auto_link_speeds =
6346 le16_to_cpu(resp->link_partner_adv_speeds);
Michael Chanc0c050c2015-10-22 16:01:17 -04006347 link_info->preemphasis = le32_to_cpu(resp->preemphasis);
6348 link_info->phy_ver[0] = resp->phy_maj;
6349 link_info->phy_ver[1] = resp->phy_min;
6350 link_info->phy_ver[2] = resp->phy_bld;
6351 link_info->media_type = resp->media_type;
Michael Chan03efbec2016-04-11 04:11:11 -04006352 link_info->phy_type = resp->phy_type;
Michael Chan11f15ed2016-04-05 14:08:55 -04006353 link_info->transceiver = resp->xcvr_pkg_type;
Michael Chan170ce012016-04-05 14:08:57 -04006354 link_info->phy_addr = resp->eee_config_phy_addr &
6355 PORT_PHY_QCFG_RESP_PHY_ADDR_MASK;
Ajit Khaparde42ee18f2016-05-15 03:04:44 -04006356 link_info->module_status = resp->module_status;
Michael Chanc0c050c2015-10-22 16:01:17 -04006357
Michael Chan170ce012016-04-05 14:08:57 -04006358 if (bp->flags & BNXT_FLAG_EEE_CAP) {
6359 struct ethtool_eee *eee = &bp->eee;
6360 u16 fw_speeds;
6361
6362 eee->eee_active = 0;
6363 if (resp->eee_config_phy_addr &
6364 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ACTIVE) {
6365 eee->eee_active = 1;
6366 fw_speeds = le16_to_cpu(
6367 resp->link_partner_adv_eee_link_speed_mask);
6368 eee->lp_advertised =
6369 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
6370 }
6371
6372 /* Pull initial EEE config */
6373 if (!chng_link_state) {
6374 if (resp->eee_config_phy_addr &
6375 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ENABLED)
6376 eee->eee_enabled = 1;
6377
6378 fw_speeds = le16_to_cpu(resp->adv_eee_link_speed_mask);
6379 eee->advertised =
6380 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
6381
6382 if (resp->eee_config_phy_addr &
6383 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_TX_LPI) {
6384 __le32 tmr;
6385
6386 eee->tx_lpi_enabled = 1;
6387 tmr = resp->xcvr_identifier_type_tx_lpi_timer;
6388 eee->tx_lpi_timer = le32_to_cpu(tmr) &
6389 PORT_PHY_QCFG_RESP_TX_LPI_TIMER_MASK;
6390 }
6391 }
6392 }
Michael Chane70c7522017-02-12 19:18:16 -05006393
6394 link_info->fec_cfg = PORT_PHY_QCFG_RESP_FEC_CFG_FEC_NONE_SUPPORTED;
6395 if (bp->hwrm_spec_code >= 0x10504)
6396 link_info->fec_cfg = le16_to_cpu(resp->fec_cfg);
6397
Michael Chanc0c050c2015-10-22 16:01:17 -04006398 /* TODO: need to add more logic to report VF link */
6399 if (chng_link_state) {
6400 if (link_info->phy_link_status == BNXT_LINK_LINK)
6401 link_info->link_up = 1;
6402 else
6403 link_info->link_up = 0;
6404 if (link_up != link_info->link_up)
6405 bnxt_report_link(bp);
6406 } else {
6407 /* alwasy link down if not require to update link state */
6408 link_info->link_up = 0;
6409 }
6410 mutex_unlock(&bp->hwrm_cmd_lock);
Michael Chan286ef9d2016-11-16 21:13:08 -05006411
6412 diff = link_info->support_auto_speeds ^ link_info->advertising;
6413 if ((link_info->support_auto_speeds | diff) !=
6414 link_info->support_auto_speeds) {
6415 /* An advertised speed is no longer supported, so we need to
Michael Chan0eaa24b2017-01-25 02:55:08 -05006416 * update the advertisement settings. Caller holds RTNL
6417 * so we can modify link settings.
Michael Chan286ef9d2016-11-16 21:13:08 -05006418 */
Michael Chan286ef9d2016-11-16 21:13:08 -05006419 link_info->advertising = link_info->support_auto_speeds;
Michael Chan0eaa24b2017-01-25 02:55:08 -05006420 if (link_info->autoneg & BNXT_AUTONEG_SPEED)
Michael Chan286ef9d2016-11-16 21:13:08 -05006421 bnxt_hwrm_set_link_setting(bp, true, false);
Michael Chan286ef9d2016-11-16 21:13:08 -05006422 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006423 return 0;
6424}
6425
Michael Chan10289be2016-05-15 03:04:49 -04006426static void bnxt_get_port_module_status(struct bnxt *bp)
6427{
6428 struct bnxt_link_info *link_info = &bp->link_info;
6429 struct hwrm_port_phy_qcfg_output *resp = &link_info->phy_qcfg_resp;
6430 u8 module_status;
6431
6432 if (bnxt_update_link(bp, true))
6433 return;
6434
6435 module_status = link_info->module_status;
6436 switch (module_status) {
6437 case PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX:
6438 case PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN:
6439 case PORT_PHY_QCFG_RESP_MODULE_STATUS_WARNINGMSG:
6440 netdev_warn(bp->dev, "Unqualified SFP+ module detected on port %d\n",
6441 bp->pf.port_id);
6442 if (bp->hwrm_spec_code >= 0x10201) {
6443 netdev_warn(bp->dev, "Module part number %s\n",
6444 resp->phy_vendor_partnumber);
6445 }
6446 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX)
6447 netdev_warn(bp->dev, "TX is disabled\n");
6448 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN)
6449 netdev_warn(bp->dev, "SFP+ module is shutdown\n");
6450 }
6451}
6452
Michael Chanc0c050c2015-10-22 16:01:17 -04006453static void
6454bnxt_hwrm_set_pause_common(struct bnxt *bp, struct hwrm_port_phy_cfg_input *req)
6455{
6456 if (bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) {
Michael Chanc9ee9512016-04-05 14:08:56 -04006457 if (bp->hwrm_spec_code >= 0x10201)
6458 req->auto_pause =
6459 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE;
Michael Chanc0c050c2015-10-22 16:01:17 -04006460 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
6461 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_RX;
6462 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
Michael Chan49b5c7a2016-03-28 19:46:06 -04006463 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_TX;
Michael Chanc0c050c2015-10-22 16:01:17 -04006464 req->enables |=
6465 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
6466 } else {
6467 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
6468 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_RX;
6469 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
6470 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_TX;
6471 req->enables |=
6472 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_FORCE_PAUSE);
Michael Chanc9ee9512016-04-05 14:08:56 -04006473 if (bp->hwrm_spec_code >= 0x10201) {
6474 req->auto_pause = req->force_pause;
6475 req->enables |= cpu_to_le32(
6476 PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
6477 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006478 }
6479}
6480
6481static void bnxt_hwrm_set_link_common(struct bnxt *bp,
6482 struct hwrm_port_phy_cfg_input *req)
6483{
6484 u8 autoneg = bp->link_info.autoneg;
6485 u16 fw_link_speed = bp->link_info.req_link_speed;
Michael Chan68515a12016-12-29 12:13:34 -05006486 u16 advertising = bp->link_info.advertising;
Michael Chanc0c050c2015-10-22 16:01:17 -04006487
6488 if (autoneg & BNXT_AUTONEG_SPEED) {
6489 req->auto_mode |=
Michael Chan11f15ed2016-04-05 14:08:55 -04006490 PORT_PHY_CFG_REQ_AUTO_MODE_SPEED_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04006491
6492 req->enables |= cpu_to_le32(
6493 PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED_MASK);
6494 req->auto_link_speed_mask = cpu_to_le16(advertising);
6495
6496 req->enables |= cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_MODE);
6497 req->flags |=
6498 cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESTART_AUTONEG);
6499 } else {
6500 req->force_link_speed = cpu_to_le16(fw_link_speed);
6501 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE);
6502 }
6503
Michael Chanc0c050c2015-10-22 16:01:17 -04006504 /* tell chimp that the setting takes effect immediately */
6505 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESET_PHY);
6506}
6507
6508int bnxt_hwrm_set_pause(struct bnxt *bp)
6509{
6510 struct hwrm_port_phy_cfg_input req = {0};
6511 int rc;
6512
6513 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
6514 bnxt_hwrm_set_pause_common(bp, &req);
6515
6516 if ((bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) ||
6517 bp->link_info.force_link_chng)
6518 bnxt_hwrm_set_link_common(bp, &req);
6519
6520 mutex_lock(&bp->hwrm_cmd_lock);
6521 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6522 if (!rc && !(bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL)) {
6523 /* since changing of pause setting doesn't trigger any link
6524 * change event, the driver needs to update the current pause
6525 * result upon successfully return of the phy_cfg command
6526 */
6527 bp->link_info.pause =
6528 bp->link_info.force_pause_setting = bp->link_info.req_flow_ctrl;
6529 bp->link_info.auto_pause_setting = 0;
6530 if (!bp->link_info.force_link_chng)
6531 bnxt_report_link(bp);
6532 }
6533 bp->link_info.force_link_chng = false;
6534 mutex_unlock(&bp->hwrm_cmd_lock);
6535 return rc;
6536}
6537
Michael Chan939f7f02016-04-05 14:08:58 -04006538static void bnxt_hwrm_set_eee(struct bnxt *bp,
6539 struct hwrm_port_phy_cfg_input *req)
6540{
6541 struct ethtool_eee *eee = &bp->eee;
6542
6543 if (eee->eee_enabled) {
6544 u16 eee_speeds;
6545 u32 flags = PORT_PHY_CFG_REQ_FLAGS_EEE_ENABLE;
6546
6547 if (eee->tx_lpi_enabled)
6548 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_ENABLE;
6549 else
6550 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_DISABLE;
6551
6552 req->flags |= cpu_to_le32(flags);
6553 eee_speeds = bnxt_get_fw_auto_link_speeds(eee->advertised);
6554 req->eee_link_speed_mask = cpu_to_le16(eee_speeds);
6555 req->tx_lpi_timer = cpu_to_le32(eee->tx_lpi_timer);
6556 } else {
6557 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_EEE_DISABLE);
6558 }
6559}
6560
6561int bnxt_hwrm_set_link_setting(struct bnxt *bp, bool set_pause, bool set_eee)
Michael Chanc0c050c2015-10-22 16:01:17 -04006562{
6563 struct hwrm_port_phy_cfg_input req = {0};
6564
6565 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
6566 if (set_pause)
6567 bnxt_hwrm_set_pause_common(bp, &req);
6568
6569 bnxt_hwrm_set_link_common(bp, &req);
Michael Chan939f7f02016-04-05 14:08:58 -04006570
6571 if (set_eee)
6572 bnxt_hwrm_set_eee(bp, &req);
Michael Chanc0c050c2015-10-22 16:01:17 -04006573 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6574}
6575
Michael Chan33f7d552016-04-11 04:11:12 -04006576static int bnxt_hwrm_shutdown_link(struct bnxt *bp)
6577{
6578 struct hwrm_port_phy_cfg_input req = {0};
6579
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04006580 if (!BNXT_SINGLE_PF(bp))
Michael Chan33f7d552016-04-11 04:11:12 -04006581 return 0;
6582
6583 if (pci_num_vf(bp->pdev))
6584 return 0;
6585
6586 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
Michael Chan16d663a2016-11-16 21:13:07 -05006587 req.flags = cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE_LINK_DWN);
Michael Chan33f7d552016-04-11 04:11:12 -04006588 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6589}
6590
Michael Chan5ad2cbe2017-01-13 01:32:03 -05006591static int bnxt_hwrm_port_led_qcaps(struct bnxt *bp)
6592{
6593 struct hwrm_port_led_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
6594 struct hwrm_port_led_qcaps_input req = {0};
6595 struct bnxt_pf_info *pf = &bp->pf;
6596 int rc;
6597
6598 if (BNXT_VF(bp) || bp->hwrm_spec_code < 0x10601)
6599 return 0;
6600
6601 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_LED_QCAPS, -1, -1);
6602 req.port_id = cpu_to_le16(pf->port_id);
6603 mutex_lock(&bp->hwrm_cmd_lock);
6604 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6605 if (rc) {
6606 mutex_unlock(&bp->hwrm_cmd_lock);
6607 return rc;
6608 }
6609 if (resp->num_leds > 0 && resp->num_leds < BNXT_MAX_LED) {
6610 int i;
6611
6612 bp->num_leds = resp->num_leds;
6613 memcpy(bp->leds, &resp->led0_id, sizeof(bp->leds[0]) *
6614 bp->num_leds);
6615 for (i = 0; i < bp->num_leds; i++) {
6616 struct bnxt_led_info *led = &bp->leds[i];
6617 __le16 caps = led->led_state_caps;
6618
6619 if (!led->led_group_id ||
6620 !BNXT_LED_ALT_BLINK_CAP(caps)) {
6621 bp->num_leds = 0;
6622 break;
6623 }
6624 }
6625 }
6626 mutex_unlock(&bp->hwrm_cmd_lock);
6627 return 0;
6628}
6629
Michael Chan5282db62017-04-04 18:14:10 -04006630int bnxt_hwrm_alloc_wol_fltr(struct bnxt *bp)
6631{
6632 struct hwrm_wol_filter_alloc_input req = {0};
6633 struct hwrm_wol_filter_alloc_output *resp = bp->hwrm_cmd_resp_addr;
6634 int rc;
6635
6636 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_WOL_FILTER_ALLOC, -1, -1);
6637 req.port_id = cpu_to_le16(bp->pf.port_id);
6638 req.wol_type = WOL_FILTER_ALLOC_REQ_WOL_TYPE_MAGICPKT;
6639 req.enables = cpu_to_le32(WOL_FILTER_ALLOC_REQ_ENABLES_MAC_ADDRESS);
6640 memcpy(req.mac_address, bp->dev->dev_addr, ETH_ALEN);
6641 mutex_lock(&bp->hwrm_cmd_lock);
6642 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6643 if (!rc)
6644 bp->wol_filter_id = resp->wol_filter_id;
6645 mutex_unlock(&bp->hwrm_cmd_lock);
6646 return rc;
6647}
6648
6649int bnxt_hwrm_free_wol_fltr(struct bnxt *bp)
6650{
6651 struct hwrm_wol_filter_free_input req = {0};
6652 int rc;
6653
6654 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_WOL_FILTER_FREE, -1, -1);
6655 req.port_id = cpu_to_le16(bp->pf.port_id);
6656 req.enables = cpu_to_le32(WOL_FILTER_FREE_REQ_ENABLES_WOL_FILTER_ID);
6657 req.wol_filter_id = bp->wol_filter_id;
6658 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6659 return rc;
6660}
6661
Michael Chanc1ef1462017-04-04 18:14:07 -04006662static u16 bnxt_hwrm_get_wol_fltrs(struct bnxt *bp, u16 handle)
6663{
6664 struct hwrm_wol_filter_qcfg_input req = {0};
6665 struct hwrm_wol_filter_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
6666 u16 next_handle = 0;
6667 int rc;
6668
6669 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_WOL_FILTER_QCFG, -1, -1);
6670 req.port_id = cpu_to_le16(bp->pf.port_id);
6671 req.handle = cpu_to_le16(handle);
6672 mutex_lock(&bp->hwrm_cmd_lock);
6673 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6674 if (!rc) {
6675 next_handle = le16_to_cpu(resp->next_handle);
6676 if (next_handle != 0) {
6677 if (resp->wol_type ==
6678 WOL_FILTER_ALLOC_REQ_WOL_TYPE_MAGICPKT) {
6679 bp->wol = 1;
6680 bp->wol_filter_id = resp->wol_filter_id;
6681 }
6682 }
6683 }
6684 mutex_unlock(&bp->hwrm_cmd_lock);
6685 return next_handle;
6686}
6687
6688static void bnxt_get_wol_settings(struct bnxt *bp)
6689{
6690 u16 handle = 0;
6691
6692 if (!BNXT_PF(bp) || !(bp->flags & BNXT_FLAG_WOL_CAP))
6693 return;
6694
6695 do {
6696 handle = bnxt_hwrm_get_wol_fltrs(bp, handle);
6697 } while (handle && handle != 0xffff);
6698}
6699
Michael Chan939f7f02016-04-05 14:08:58 -04006700static bool bnxt_eee_config_ok(struct bnxt *bp)
6701{
6702 struct ethtool_eee *eee = &bp->eee;
6703 struct bnxt_link_info *link_info = &bp->link_info;
6704
6705 if (!(bp->flags & BNXT_FLAG_EEE_CAP))
6706 return true;
6707
6708 if (eee->eee_enabled) {
6709 u32 advertising =
6710 _bnxt_fw_to_ethtool_adv_spds(link_info->advertising, 0);
6711
6712 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
6713 eee->eee_enabled = 0;
6714 return false;
6715 }
6716 if (eee->advertised & ~advertising) {
6717 eee->advertised = advertising & eee->supported;
6718 return false;
6719 }
6720 }
6721 return true;
6722}
6723
Michael Chanc0c050c2015-10-22 16:01:17 -04006724static int bnxt_update_phy_setting(struct bnxt *bp)
6725{
6726 int rc;
6727 bool update_link = false;
6728 bool update_pause = false;
Michael Chan939f7f02016-04-05 14:08:58 -04006729 bool update_eee = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04006730 struct bnxt_link_info *link_info = &bp->link_info;
6731
6732 rc = bnxt_update_link(bp, true);
6733 if (rc) {
6734 netdev_err(bp->dev, "failed to update link (rc: %x)\n",
6735 rc);
6736 return rc;
6737 }
Michael Chan33dac242017-02-12 19:18:15 -05006738 if (!BNXT_SINGLE_PF(bp))
6739 return 0;
6740
Michael Chanc0c050c2015-10-22 16:01:17 -04006741 if ((link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
Michael Chanc9ee9512016-04-05 14:08:56 -04006742 (link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH) !=
6743 link_info->req_flow_ctrl)
Michael Chanc0c050c2015-10-22 16:01:17 -04006744 update_pause = true;
6745 if (!(link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
6746 link_info->force_pause_setting != link_info->req_flow_ctrl)
6747 update_pause = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04006748 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
6749 if (BNXT_AUTO_MODE(link_info->auto_mode))
6750 update_link = true;
6751 if (link_info->req_link_speed != link_info->force_link_speed)
6752 update_link = true;
Michael Chande730182016-02-19 19:43:20 -05006753 if (link_info->req_duplex != link_info->duplex_setting)
6754 update_link = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04006755 } else {
6756 if (link_info->auto_mode == BNXT_LINK_AUTO_NONE)
6757 update_link = true;
6758 if (link_info->advertising != link_info->auto_link_speeds)
6759 update_link = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04006760 }
6761
Michael Chan16d663a2016-11-16 21:13:07 -05006762 /* The last close may have shutdown the link, so need to call
6763 * PHY_CFG to bring it back up.
6764 */
6765 if (!netif_carrier_ok(bp->dev))
6766 update_link = true;
6767
Michael Chan939f7f02016-04-05 14:08:58 -04006768 if (!bnxt_eee_config_ok(bp))
6769 update_eee = true;
6770
Michael Chanc0c050c2015-10-22 16:01:17 -04006771 if (update_link)
Michael Chan939f7f02016-04-05 14:08:58 -04006772 rc = bnxt_hwrm_set_link_setting(bp, update_pause, update_eee);
Michael Chanc0c050c2015-10-22 16:01:17 -04006773 else if (update_pause)
6774 rc = bnxt_hwrm_set_pause(bp);
6775 if (rc) {
6776 netdev_err(bp->dev, "failed to update phy setting (rc: %x)\n",
6777 rc);
6778 return rc;
6779 }
6780
6781 return rc;
6782}
6783
Jeffrey Huang11809492015-11-05 16:25:49 -05006784/* Common routine to pre-map certain register block to different GRC window.
6785 * A PF has 16 4K windows and a VF has 4 4K windows. However, only 15 windows
6786 * in PF and 3 windows in VF that can be customized to map in different
6787 * register blocks.
6788 */
6789static void bnxt_preset_reg_win(struct bnxt *bp)
6790{
6791 if (BNXT_PF(bp)) {
6792 /* CAG registers map to GRC window #4 */
6793 writel(BNXT_CAG_REG_BASE,
6794 bp->bar0 + BNXT_GRCPF_REG_WINDOW_BASE_OUT + 12);
6795 }
6796}
6797
Michael Chanc0c050c2015-10-22 16:01:17 -04006798static int __bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
6799{
6800 int rc = 0;
6801
Jeffrey Huang11809492015-11-05 16:25:49 -05006802 bnxt_preset_reg_win(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006803 netif_carrier_off(bp->dev);
6804 if (irq_re_init) {
Michael Chan674f50a2018-01-17 03:21:09 -05006805 rc = bnxt_reserve_rings(bp);
6806 if (rc)
6807 return rc;
6808
Michael Chanc0c050c2015-10-22 16:01:17 -04006809 rc = bnxt_setup_int_mode(bp);
6810 if (rc) {
6811 netdev_err(bp->dev, "bnxt_setup_int_mode err: %x\n",
6812 rc);
6813 return rc;
6814 }
6815 }
6816 if ((bp->flags & BNXT_FLAG_RFS) &&
6817 !(bp->flags & BNXT_FLAG_USING_MSIX)) {
6818 /* disable RFS if falling back to INTA */
6819 bp->dev->hw_features &= ~NETIF_F_NTUPLE;
6820 bp->flags &= ~BNXT_FLAG_RFS;
6821 }
6822
6823 rc = bnxt_alloc_mem(bp, irq_re_init);
6824 if (rc) {
6825 netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
6826 goto open_err_free_mem;
6827 }
6828
6829 if (irq_re_init) {
6830 bnxt_init_napi(bp);
6831 rc = bnxt_request_irq(bp);
6832 if (rc) {
6833 netdev_err(bp->dev, "bnxt_request_irq err: %x\n", rc);
6834 goto open_err;
6835 }
6836 }
6837
6838 bnxt_enable_napi(bp);
6839
6840 rc = bnxt_init_nic(bp, irq_re_init);
6841 if (rc) {
6842 netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
6843 goto open_err;
6844 }
6845
6846 if (link_re_init) {
Michael Chane2dc9b62017-10-13 21:09:30 -04006847 mutex_lock(&bp->link_lock);
Michael Chanc0c050c2015-10-22 16:01:17 -04006848 rc = bnxt_update_phy_setting(bp);
Michael Chane2dc9b62017-10-13 21:09:30 -04006849 mutex_unlock(&bp->link_lock);
Michael Chanc0c050c2015-10-22 16:01:17 -04006850 if (rc)
Michael Chanba41d462016-02-19 19:43:21 -05006851 netdev_warn(bp->dev, "failed to update phy settings\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04006852 }
6853
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07006854 if (irq_re_init)
Alexander Duyckad51b8e2016-06-16 12:21:19 -07006855 udp_tunnel_get_rx_info(bp->dev);
Michael Chanc0c050c2015-10-22 16:01:17 -04006856
Michael Chancaefe522015-12-09 19:35:42 -05006857 set_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04006858 bnxt_enable_int(bp);
6859 /* Enable TX queues */
6860 bnxt_tx_enable(bp);
6861 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan10289be2016-05-15 03:04:49 -04006862 /* Poll link status and check for SFP+ module status */
6863 bnxt_get_port_module_status(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006864
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04006865 /* VF-reps may need to be re-opened after the PF is re-opened */
6866 if (BNXT_PF(bp))
6867 bnxt_vf_reps_open(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006868 return 0;
6869
6870open_err:
6871 bnxt_disable_napi(bp);
6872 bnxt_del_napi(bp);
6873
6874open_err_free_mem:
6875 bnxt_free_skbs(bp);
6876 bnxt_free_irq(bp);
6877 bnxt_free_mem(bp, true);
6878 return rc;
6879}
6880
6881/* rtnl_lock held */
6882int bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
6883{
6884 int rc = 0;
6885
6886 rc = __bnxt_open_nic(bp, irq_re_init, link_re_init);
6887 if (rc) {
6888 netdev_err(bp->dev, "nic open fail (rc: %x)\n", rc);
6889 dev_close(bp->dev);
6890 }
6891 return rc;
6892}
6893
Michael Chanf7dc1ea2017-04-04 18:14:13 -04006894/* rtnl_lock held, open the NIC half way by allocating all resources, but
6895 * NAPI, IRQ, and TX are not enabled. This is mainly used for offline
6896 * self tests.
6897 */
6898int bnxt_half_open_nic(struct bnxt *bp)
6899{
6900 int rc = 0;
6901
6902 rc = bnxt_alloc_mem(bp, false);
6903 if (rc) {
6904 netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
6905 goto half_open_err;
6906 }
6907 rc = bnxt_init_nic(bp, false);
6908 if (rc) {
6909 netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
6910 goto half_open_err;
6911 }
6912 return 0;
6913
6914half_open_err:
6915 bnxt_free_skbs(bp);
6916 bnxt_free_mem(bp, false);
6917 dev_close(bp->dev);
6918 return rc;
6919}
6920
6921/* rtnl_lock held, this call can only be made after a previous successful
6922 * call to bnxt_half_open_nic().
6923 */
6924void bnxt_half_close_nic(struct bnxt *bp)
6925{
6926 bnxt_hwrm_resource_free(bp, false, false);
6927 bnxt_free_skbs(bp);
6928 bnxt_free_mem(bp, false);
6929}
6930
Michael Chanc0c050c2015-10-22 16:01:17 -04006931static int bnxt_open(struct net_device *dev)
6932{
6933 struct bnxt *bp = netdev_priv(dev);
Michael Chanc0c050c2015-10-22 16:01:17 -04006934
Michael Chanc0c050c2015-10-22 16:01:17 -04006935 return __bnxt_open_nic(bp, true, true);
6936}
6937
Michael Chanf9b76eb2017-07-11 13:05:34 -04006938static bool bnxt_drv_busy(struct bnxt *bp)
6939{
6940 return (test_bit(BNXT_STATE_IN_SP_TASK, &bp->state) ||
6941 test_bit(BNXT_STATE_READ_STATS, &bp->state));
6942}
6943
Michael Chan86e953d2018-01-17 03:21:04 -05006944static void __bnxt_close_nic(struct bnxt *bp, bool irq_re_init,
6945 bool link_re_init)
Michael Chanc0c050c2015-10-22 16:01:17 -04006946{
Sathya Perlaee5c7fb2017-07-24 12:34:28 -04006947 /* Close the VF-reps before closing PF */
6948 if (BNXT_PF(bp))
6949 bnxt_vf_reps_close(bp);
Michael Chan86e953d2018-01-17 03:21:04 -05006950
Michael Chanc0c050c2015-10-22 16:01:17 -04006951 /* Change device state to avoid TX queue wake up's */
6952 bnxt_tx_disable(bp);
6953
Michael Chancaefe522015-12-09 19:35:42 -05006954 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chan4cebdce2015-12-09 19:35:43 -05006955 smp_mb__after_atomic();
Michael Chanf9b76eb2017-07-11 13:05:34 -04006956 while (bnxt_drv_busy(bp))
Michael Chan4cebdce2015-12-09 19:35:43 -05006957 msleep(20);
Michael Chanc0c050c2015-10-22 16:01:17 -04006958
Michael Chan9d8bc092016-12-29 12:13:33 -05006959 /* Flush rings and and disable interrupts */
Michael Chanc0c050c2015-10-22 16:01:17 -04006960 bnxt_shutdown_nic(bp, irq_re_init);
6961
6962 /* TODO CHIMP_FW: Link/PHY related cleanup if (link_re_init) */
6963
6964 bnxt_disable_napi(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006965 del_timer_sync(&bp->timer);
6966 bnxt_free_skbs(bp);
6967
6968 if (irq_re_init) {
6969 bnxt_free_irq(bp);
6970 bnxt_del_napi(bp);
6971 }
6972 bnxt_free_mem(bp, irq_re_init);
Michael Chan86e953d2018-01-17 03:21:04 -05006973}
6974
6975int bnxt_close_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
6976{
6977 int rc = 0;
6978
6979#ifdef CONFIG_BNXT_SRIOV
6980 if (bp->sriov_cfg) {
6981 rc = wait_event_interruptible_timeout(bp->sriov_cfg_wait,
6982 !bp->sriov_cfg,
6983 BNXT_SRIOV_CFG_WAIT_TMO);
6984 if (rc)
6985 netdev_warn(bp->dev, "timeout waiting for SRIOV config operation to complete!\n");
6986 }
6987#endif
6988 __bnxt_close_nic(bp, irq_re_init, link_re_init);
Michael Chanc0c050c2015-10-22 16:01:17 -04006989 return rc;
6990}
6991
6992static int bnxt_close(struct net_device *dev)
6993{
6994 struct bnxt *bp = netdev_priv(dev);
6995
6996 bnxt_close_nic(bp, true, true);
Michael Chan33f7d552016-04-11 04:11:12 -04006997 bnxt_hwrm_shutdown_link(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006998 return 0;
6999}
7000
7001/* rtnl_lock held */
7002static int bnxt_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7003{
7004 switch (cmd) {
7005 case SIOCGMIIPHY:
7006 /* fallthru */
7007 case SIOCGMIIREG: {
7008 if (!netif_running(dev))
7009 return -EAGAIN;
7010
7011 return 0;
7012 }
7013
7014 case SIOCSMIIREG:
7015 if (!netif_running(dev))
7016 return -EAGAIN;
7017
7018 return 0;
7019
7020 default:
7021 /* do nothing */
7022 break;
7023 }
7024 return -EOPNOTSUPP;
7025}
7026
stephen hemmingerbc1f4472017-01-06 19:12:52 -08007027static void
Michael Chanc0c050c2015-10-22 16:01:17 -04007028bnxt_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
7029{
7030 u32 i;
7031 struct bnxt *bp = netdev_priv(dev);
7032
Michael Chanf9b76eb2017-07-11 13:05:34 -04007033 set_bit(BNXT_STATE_READ_STATS, &bp->state);
7034 /* Make sure bnxt_close_nic() sees that we are reading stats before
7035 * we check the BNXT_STATE_OPEN flag.
7036 */
7037 smp_mb__after_atomic();
7038 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
7039 clear_bit(BNXT_STATE_READ_STATS, &bp->state);
stephen hemmingerbc1f4472017-01-06 19:12:52 -08007040 return;
Michael Chanf9b76eb2017-07-11 13:05:34 -04007041 }
Michael Chanc0c050c2015-10-22 16:01:17 -04007042
7043 /* TODO check if we need to synchronize with bnxt_close path */
7044 for (i = 0; i < bp->cp_nr_rings; i++) {
7045 struct bnxt_napi *bnapi = bp->bnapi[i];
7046 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
7047 struct ctx_hw_stats *hw_stats = cpr->hw_stats;
7048
7049 stats->rx_packets += le64_to_cpu(hw_stats->rx_ucast_pkts);
7050 stats->rx_packets += le64_to_cpu(hw_stats->rx_mcast_pkts);
7051 stats->rx_packets += le64_to_cpu(hw_stats->rx_bcast_pkts);
7052
7053 stats->tx_packets += le64_to_cpu(hw_stats->tx_ucast_pkts);
7054 stats->tx_packets += le64_to_cpu(hw_stats->tx_mcast_pkts);
7055 stats->tx_packets += le64_to_cpu(hw_stats->tx_bcast_pkts);
7056
7057 stats->rx_bytes += le64_to_cpu(hw_stats->rx_ucast_bytes);
7058 stats->rx_bytes += le64_to_cpu(hw_stats->rx_mcast_bytes);
7059 stats->rx_bytes += le64_to_cpu(hw_stats->rx_bcast_bytes);
7060
7061 stats->tx_bytes += le64_to_cpu(hw_stats->tx_ucast_bytes);
7062 stats->tx_bytes += le64_to_cpu(hw_stats->tx_mcast_bytes);
7063 stats->tx_bytes += le64_to_cpu(hw_stats->tx_bcast_bytes);
7064
7065 stats->rx_missed_errors +=
7066 le64_to_cpu(hw_stats->rx_discard_pkts);
7067
7068 stats->multicast += le64_to_cpu(hw_stats->rx_mcast_pkts);
7069
Michael Chanc0c050c2015-10-22 16:01:17 -04007070 stats->tx_dropped += le64_to_cpu(hw_stats->tx_drop_pkts);
7071 }
7072
Michael Chan9947f832016-03-07 15:38:46 -05007073 if (bp->flags & BNXT_FLAG_PORT_STATS) {
7074 struct rx_port_stats *rx = bp->hw_rx_port_stats;
7075 struct tx_port_stats *tx = bp->hw_tx_port_stats;
7076
7077 stats->rx_crc_errors = le64_to_cpu(rx->rx_fcs_err_frames);
7078 stats->rx_frame_errors = le64_to_cpu(rx->rx_align_err_frames);
7079 stats->rx_length_errors = le64_to_cpu(rx->rx_undrsz_frames) +
7080 le64_to_cpu(rx->rx_ovrsz_frames) +
7081 le64_to_cpu(rx->rx_runt_frames);
7082 stats->rx_errors = le64_to_cpu(rx->rx_false_carrier_frames) +
7083 le64_to_cpu(rx->rx_jbr_frames);
7084 stats->collisions = le64_to_cpu(tx->tx_total_collisions);
7085 stats->tx_fifo_errors = le64_to_cpu(tx->tx_fifo_underruns);
7086 stats->tx_errors = le64_to_cpu(tx->tx_err);
7087 }
Michael Chanf9b76eb2017-07-11 13:05:34 -04007088 clear_bit(BNXT_STATE_READ_STATS, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04007089}
7090
7091static bool bnxt_mc_list_updated(struct bnxt *bp, u32 *rx_mask)
7092{
7093 struct net_device *dev = bp->dev;
7094 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
7095 struct netdev_hw_addr *ha;
7096 u8 *haddr;
7097 int mc_count = 0;
7098 bool update = false;
7099 int off = 0;
7100
7101 netdev_for_each_mc_addr(ha, dev) {
7102 if (mc_count >= BNXT_MAX_MC_ADDRS) {
7103 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
7104 vnic->mc_list_count = 0;
7105 return false;
7106 }
7107 haddr = ha->addr;
7108 if (!ether_addr_equal(haddr, vnic->mc_list + off)) {
7109 memcpy(vnic->mc_list + off, haddr, ETH_ALEN);
7110 update = true;
7111 }
7112 off += ETH_ALEN;
7113 mc_count++;
7114 }
7115 if (mc_count)
7116 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_MCAST;
7117
7118 if (mc_count != vnic->mc_list_count) {
7119 vnic->mc_list_count = mc_count;
7120 update = true;
7121 }
7122 return update;
7123}
7124
7125static bool bnxt_uc_list_updated(struct bnxt *bp)
7126{
7127 struct net_device *dev = bp->dev;
7128 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
7129 struct netdev_hw_addr *ha;
7130 int off = 0;
7131
7132 if (netdev_uc_count(dev) != (vnic->uc_filter_count - 1))
7133 return true;
7134
7135 netdev_for_each_uc_addr(ha, dev) {
7136 if (!ether_addr_equal(ha->addr, vnic->uc_list + off))
7137 return true;
7138
7139 off += ETH_ALEN;
7140 }
7141 return false;
7142}
7143
7144static void bnxt_set_rx_mode(struct net_device *dev)
7145{
7146 struct bnxt *bp = netdev_priv(dev);
7147 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
7148 u32 mask = vnic->rx_mask;
7149 bool mc_update = false;
7150 bool uc_update;
7151
7152 if (!netif_running(dev))
7153 return;
7154
7155 mask &= ~(CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS |
7156 CFA_L2_SET_RX_MASK_REQ_MASK_MCAST |
7157 CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST);
7158
Michael Chan17c71ac2016-07-01 18:46:27 -04007159 if ((dev->flags & IFF_PROMISC) && bnxt_promisc_ok(bp))
Michael Chanc0c050c2015-10-22 16:01:17 -04007160 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
7161
7162 uc_update = bnxt_uc_list_updated(bp);
7163
7164 if (dev->flags & IFF_ALLMULTI) {
7165 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
7166 vnic->mc_list_count = 0;
7167 } else {
7168 mc_update = bnxt_mc_list_updated(bp, &mask);
7169 }
7170
7171 if (mask != vnic->rx_mask || uc_update || mc_update) {
7172 vnic->rx_mask = mask;
7173
7174 set_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event);
Michael Chanc213eae2017-10-13 21:09:29 -04007175 bnxt_queue_sp_work(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04007176 }
7177}
7178
Michael Chanb664f002015-12-02 01:54:08 -05007179static int bnxt_cfg_rx_mode(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04007180{
7181 struct net_device *dev = bp->dev;
7182 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
7183 struct netdev_hw_addr *ha;
7184 int i, off = 0, rc;
7185 bool uc_update;
7186
7187 netif_addr_lock_bh(dev);
7188 uc_update = bnxt_uc_list_updated(bp);
7189 netif_addr_unlock_bh(dev);
7190
7191 if (!uc_update)
7192 goto skip_uc;
7193
7194 mutex_lock(&bp->hwrm_cmd_lock);
7195 for (i = 1; i < vnic->uc_filter_count; i++) {
7196 struct hwrm_cfa_l2_filter_free_input req = {0};
7197
7198 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_FREE, -1,
7199 -1);
7200
7201 req.l2_filter_id = vnic->fw_l2_filter_id[i];
7202
7203 rc = _hwrm_send_message(bp, &req, sizeof(req),
7204 HWRM_CMD_TIMEOUT);
7205 }
7206 mutex_unlock(&bp->hwrm_cmd_lock);
7207
7208 vnic->uc_filter_count = 1;
7209
7210 netif_addr_lock_bh(dev);
7211 if (netdev_uc_count(dev) > (BNXT_MAX_UC_ADDRS - 1)) {
7212 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
7213 } else {
7214 netdev_for_each_uc_addr(ha, dev) {
7215 memcpy(vnic->uc_list + off, ha->addr, ETH_ALEN);
7216 off += ETH_ALEN;
7217 vnic->uc_filter_count++;
7218 }
7219 }
7220 netif_addr_unlock_bh(dev);
7221
7222 for (i = 1, off = 0; i < vnic->uc_filter_count; i++, off += ETH_ALEN) {
7223 rc = bnxt_hwrm_set_vnic_filter(bp, 0, i, vnic->uc_list + off);
7224 if (rc) {
7225 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n",
7226 rc);
7227 vnic->uc_filter_count = i;
Michael Chanb664f002015-12-02 01:54:08 -05007228 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04007229 }
7230 }
7231
7232skip_uc:
7233 rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, 0);
7234 if (rc)
7235 netdev_err(bp->dev, "HWRM cfa l2 rx mask failure rc: %x\n",
7236 rc);
Michael Chanb664f002015-12-02 01:54:08 -05007237
7238 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04007239}
7240
Michael Chan8079e8f2016-12-29 12:13:37 -05007241/* If the chip and firmware supports RFS */
7242static bool bnxt_rfs_supported(struct bnxt *bp)
7243{
7244 if (BNXT_PF(bp) && !BNXT_CHIP_TYPE_NITRO_A0(bp))
7245 return true;
Michael Chanae10ae72016-12-29 12:13:38 -05007246 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
7247 return true;
Michael Chan8079e8f2016-12-29 12:13:37 -05007248 return false;
7249}
7250
7251/* If runtime conditions support RFS */
Michael Chan2bcfa6f2015-12-27 18:19:24 -05007252static bool bnxt_rfs_capable(struct bnxt *bp)
7253{
7254#ifdef CONFIG_RFS_ACCEL
Michael Chan8079e8f2016-12-29 12:13:37 -05007255 int vnics, max_vnics, max_rss_ctxs;
Michael Chan2bcfa6f2015-12-27 18:19:24 -05007256
Michael Chan964fd482017-02-12 19:18:13 -05007257 if (!(bp->flags & BNXT_FLAG_MSIX_CAP))
Michael Chan2bcfa6f2015-12-27 18:19:24 -05007258 return false;
7259
7260 vnics = 1 + bp->rx_nr_rings;
Michael Chan8079e8f2016-12-29 12:13:37 -05007261 max_vnics = bnxt_get_max_func_vnics(bp);
7262 max_rss_ctxs = bnxt_get_max_func_rss_ctxs(bp);
Michael Chanae10ae72016-12-29 12:13:38 -05007263
7264 /* RSS contexts not a limiting factor */
7265 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
7266 max_rss_ctxs = max_vnics;
Michael Chan8079e8f2016-12-29 12:13:37 -05007267 if (vnics > max_vnics || vnics > max_rss_ctxs) {
Michael Chan6a1eef52018-01-17 03:21:10 -05007268 if (bp->rx_nr_rings > 1)
7269 netdev_warn(bp->dev,
7270 "Not enough resources to support NTUPLE filters, enough resources for up to %d rx rings\n",
7271 min(max_rss_ctxs - 1, max_vnics - 1));
Michael Chan2bcfa6f2015-12-27 18:19:24 -05007272 return false;
Vasundhara Volama2304902016-07-25 12:33:36 -04007273 }
Michael Chan2bcfa6f2015-12-27 18:19:24 -05007274
Michael Chan6a1eef52018-01-17 03:21:10 -05007275 if (!(bp->flags & BNXT_FLAG_NEW_RM))
7276 return true;
7277
7278 if (vnics == bp->hw_resc.resv_vnics)
7279 return true;
7280
7281 bnxt_hwrm_reserve_rings(bp, 0, 0, 0, 0, vnics);
7282 if (vnics <= bp->hw_resc.resv_vnics)
7283 return true;
7284
7285 netdev_warn(bp->dev, "Unable to reserve resources to support NTUPLE filters.\n");
7286 bnxt_hwrm_reserve_rings(bp, 0, 0, 0, 0, 1);
7287 return false;
Michael Chan2bcfa6f2015-12-27 18:19:24 -05007288#else
7289 return false;
7290#endif
7291}
7292
Michael Chanc0c050c2015-10-22 16:01:17 -04007293static netdev_features_t bnxt_fix_features(struct net_device *dev,
7294 netdev_features_t features)
7295{
Michael Chan2bcfa6f2015-12-27 18:19:24 -05007296 struct bnxt *bp = netdev_priv(dev);
7297
Vasundhara Volama2304902016-07-25 12:33:36 -04007298 if ((features & NETIF_F_NTUPLE) && !bnxt_rfs_capable(bp))
Michael Chan2bcfa6f2015-12-27 18:19:24 -05007299 features &= ~NETIF_F_NTUPLE;
Michael Chan5a9f6b22016-06-06 02:37:15 -04007300
Michael Chan1054aee2017-12-16 03:09:42 -05007301 if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
7302 features &= ~(NETIF_F_LRO | NETIF_F_GRO_HW);
7303
7304 if (!(features & NETIF_F_GRO))
7305 features &= ~NETIF_F_GRO_HW;
7306
7307 if (features & NETIF_F_GRO_HW)
7308 features &= ~NETIF_F_LRO;
7309
Michael Chan5a9f6b22016-06-06 02:37:15 -04007310 /* Both CTAG and STAG VLAN accelaration on the RX side have to be
7311 * turned on or off together.
7312 */
7313 if ((features & (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX)) !=
7314 (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX)) {
7315 if (dev->features & NETIF_F_HW_VLAN_CTAG_RX)
7316 features &= ~(NETIF_F_HW_VLAN_CTAG_RX |
7317 NETIF_F_HW_VLAN_STAG_RX);
7318 else
7319 features |= NETIF_F_HW_VLAN_CTAG_RX |
7320 NETIF_F_HW_VLAN_STAG_RX;
7321 }
Michael Chancf6645f2016-06-13 02:25:28 -04007322#ifdef CONFIG_BNXT_SRIOV
7323 if (BNXT_VF(bp)) {
7324 if (bp->vf.vlan) {
7325 features &= ~(NETIF_F_HW_VLAN_CTAG_RX |
7326 NETIF_F_HW_VLAN_STAG_RX);
7327 }
7328 }
7329#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04007330 return features;
7331}
7332
7333static int bnxt_set_features(struct net_device *dev, netdev_features_t features)
7334{
7335 struct bnxt *bp = netdev_priv(dev);
7336 u32 flags = bp->flags;
7337 u32 changes;
7338 int rc = 0;
7339 bool re_init = false;
7340 bool update_tpa = false;
7341
7342 flags &= ~BNXT_FLAG_ALL_CONFIG_FEATS;
Michael Chan1054aee2017-12-16 03:09:42 -05007343 if (features & NETIF_F_GRO_HW)
Michael Chanc0c050c2015-10-22 16:01:17 -04007344 flags |= BNXT_FLAG_GRO;
Michael Chan1054aee2017-12-16 03:09:42 -05007345 else if (features & NETIF_F_LRO)
Michael Chanc0c050c2015-10-22 16:01:17 -04007346 flags |= BNXT_FLAG_LRO;
7347
Michael Chanbdbd1eb2016-12-29 12:13:43 -05007348 if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
7349 flags &= ~BNXT_FLAG_TPA;
7350
Michael Chanc0c050c2015-10-22 16:01:17 -04007351 if (features & NETIF_F_HW_VLAN_CTAG_RX)
7352 flags |= BNXT_FLAG_STRIP_VLAN;
7353
7354 if (features & NETIF_F_NTUPLE)
7355 flags |= BNXT_FLAG_RFS;
7356
7357 changes = flags ^ bp->flags;
7358 if (changes & BNXT_FLAG_TPA) {
7359 update_tpa = true;
7360 if ((bp->flags & BNXT_FLAG_TPA) == 0 ||
7361 (flags & BNXT_FLAG_TPA) == 0)
7362 re_init = true;
7363 }
7364
7365 if (changes & ~BNXT_FLAG_TPA)
7366 re_init = true;
7367
7368 if (flags != bp->flags) {
7369 u32 old_flags = bp->flags;
7370
7371 bp->flags = flags;
7372
Michael Chan2bcfa6f2015-12-27 18:19:24 -05007373 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04007374 if (update_tpa)
7375 bnxt_set_ring_params(bp);
7376 return rc;
7377 }
7378
7379 if (re_init) {
7380 bnxt_close_nic(bp, false, false);
7381 if (update_tpa)
7382 bnxt_set_ring_params(bp);
7383
7384 return bnxt_open_nic(bp, false, false);
7385 }
7386 if (update_tpa) {
7387 rc = bnxt_set_tpa(bp,
7388 (flags & BNXT_FLAG_TPA) ?
7389 true : false);
7390 if (rc)
7391 bp->flags = old_flags;
7392 }
7393 }
7394 return rc;
7395}
7396
Michael Chan9f554592016-01-02 23:44:58 -05007397static void bnxt_dump_tx_sw_state(struct bnxt_napi *bnapi)
7398{
Michael Chanb6ab4b02016-01-02 23:44:59 -05007399 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05007400 int i = bnapi->index;
7401
Michael Chan3b2b7d92016-01-02 23:45:00 -05007402 if (!txr)
7403 return;
7404
Michael Chan9f554592016-01-02 23:44:58 -05007405 netdev_info(bnapi->bp->dev, "[%d]: tx{fw_ring: %d prod: %x cons: %x}\n",
7406 i, txr->tx_ring_struct.fw_ring_id, txr->tx_prod,
7407 txr->tx_cons);
7408}
7409
7410static void bnxt_dump_rx_sw_state(struct bnxt_napi *bnapi)
7411{
Michael Chanb6ab4b02016-01-02 23:44:59 -05007412 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05007413 int i = bnapi->index;
7414
Michael Chan3b2b7d92016-01-02 23:45:00 -05007415 if (!rxr)
7416 return;
7417
Michael Chan9f554592016-01-02 23:44:58 -05007418 netdev_info(bnapi->bp->dev, "[%d]: rx{fw_ring: %d prod: %x} rx_agg{fw_ring: %d agg_prod: %x sw_agg_prod: %x}\n",
7419 i, rxr->rx_ring_struct.fw_ring_id, rxr->rx_prod,
7420 rxr->rx_agg_ring_struct.fw_ring_id, rxr->rx_agg_prod,
7421 rxr->rx_sw_agg_prod);
7422}
7423
7424static void bnxt_dump_cp_sw_state(struct bnxt_napi *bnapi)
7425{
7426 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
7427 int i = bnapi->index;
7428
7429 netdev_info(bnapi->bp->dev, "[%d]: cp{fw_ring: %d raw_cons: %x}\n",
7430 i, cpr->cp_ring_struct.fw_ring_id, cpr->cp_raw_cons);
7431}
7432
Michael Chanc0c050c2015-10-22 16:01:17 -04007433static void bnxt_dbg_dump_states(struct bnxt *bp)
7434{
7435 int i;
7436 struct bnxt_napi *bnapi;
Michael Chanc0c050c2015-10-22 16:01:17 -04007437
7438 for (i = 0; i < bp->cp_nr_rings; i++) {
7439 bnapi = bp->bnapi[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04007440 if (netif_msg_drv(bp)) {
Michael Chan9f554592016-01-02 23:44:58 -05007441 bnxt_dump_tx_sw_state(bnapi);
7442 bnxt_dump_rx_sw_state(bnapi);
7443 bnxt_dump_cp_sw_state(bnapi);
Michael Chanc0c050c2015-10-22 16:01:17 -04007444 }
7445 }
7446}
7447
Michael Chan6988bd92016-06-13 02:25:29 -04007448static void bnxt_reset_task(struct bnxt *bp, bool silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04007449{
Michael Chan6988bd92016-06-13 02:25:29 -04007450 if (!silent)
7451 bnxt_dbg_dump_states(bp);
Michael Chan028de142015-12-09 19:35:44 -05007452 if (netif_running(bp->dev)) {
Michael Chanb386cd32017-03-08 18:44:33 -05007453 int rc;
7454
7455 if (!silent)
7456 bnxt_ulp_stop(bp);
Michael Chan028de142015-12-09 19:35:44 -05007457 bnxt_close_nic(bp, false, false);
Michael Chanb386cd32017-03-08 18:44:33 -05007458 rc = bnxt_open_nic(bp, false, false);
7459 if (!silent && !rc)
7460 bnxt_ulp_start(bp);
Michael Chan028de142015-12-09 19:35:44 -05007461 }
Michael Chanc0c050c2015-10-22 16:01:17 -04007462}
7463
7464static void bnxt_tx_timeout(struct net_device *dev)
7465{
7466 struct bnxt *bp = netdev_priv(dev);
7467
7468 netdev_err(bp->dev, "TX timeout detected, starting reset task!\n");
7469 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
Michael Chanc213eae2017-10-13 21:09:29 -04007470 bnxt_queue_sp_work(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04007471}
7472
7473#ifdef CONFIG_NET_POLL_CONTROLLER
7474static void bnxt_poll_controller(struct net_device *dev)
7475{
7476 struct bnxt *bp = netdev_priv(dev);
7477 int i;
7478
Michael Chan2270bc52017-06-23 14:01:01 -04007479 /* Only process tx rings/combined rings in netpoll mode. */
7480 for (i = 0; i < bp->tx_nr_rings; i++) {
7481 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04007482
Michael Chan2270bc52017-06-23 14:01:01 -04007483 napi_schedule(&txr->bnapi->napi);
Michael Chanc0c050c2015-10-22 16:01:17 -04007484 }
7485}
7486#endif
7487
Kees Cooke99e88a2017-10-16 14:43:17 -07007488static void bnxt_timer(struct timer_list *t)
Michael Chanc0c050c2015-10-22 16:01:17 -04007489{
Kees Cooke99e88a2017-10-16 14:43:17 -07007490 struct bnxt *bp = from_timer(bp, t, timer);
Michael Chanc0c050c2015-10-22 16:01:17 -04007491 struct net_device *dev = bp->dev;
7492
7493 if (!netif_running(dev))
7494 return;
7495
7496 if (atomic_read(&bp->intr_sem) != 0)
7497 goto bnxt_restart_timer;
7498
Michael Chanadcc3312017-07-24 12:34:24 -04007499 if (bp->link_info.link_up && (bp->flags & BNXT_FLAG_PORT_STATS) &&
7500 bp->stats_coal_ticks) {
Michael Chan3bdf56c2016-03-07 15:38:45 -05007501 set_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event);
Michael Chanc213eae2017-10-13 21:09:29 -04007502 bnxt_queue_sp_work(bp);
Michael Chan3bdf56c2016-03-07 15:38:45 -05007503 }
Sathya Perla5a84acb2017-10-26 11:51:31 -04007504
7505 if (bnxt_tc_flower_enabled(bp)) {
7506 set_bit(BNXT_FLOW_STATS_SP_EVENT, &bp->sp_event);
7507 bnxt_queue_sp_work(bp);
7508 }
Michael Chanc0c050c2015-10-22 16:01:17 -04007509bnxt_restart_timer:
7510 mod_timer(&bp->timer, jiffies + bp->current_interval);
7511}
7512
Michael Chana551ee92017-01-25 02:55:07 -05007513static void bnxt_rtnl_lock_sp(struct bnxt *bp)
Michael Chan6988bd92016-06-13 02:25:29 -04007514{
Michael Chana551ee92017-01-25 02:55:07 -05007515 /* We are called from bnxt_sp_task which has BNXT_STATE_IN_SP_TASK
7516 * set. If the device is being closed, bnxt_close() may be holding
Michael Chan6988bd92016-06-13 02:25:29 -04007517 * rtnl() and waiting for BNXT_STATE_IN_SP_TASK to clear. So we
7518 * must clear BNXT_STATE_IN_SP_TASK before holding rtnl().
7519 */
7520 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
7521 rtnl_lock();
Michael Chana551ee92017-01-25 02:55:07 -05007522}
7523
7524static void bnxt_rtnl_unlock_sp(struct bnxt *bp)
7525{
Michael Chan6988bd92016-06-13 02:25:29 -04007526 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
7527 rtnl_unlock();
7528}
7529
Michael Chana551ee92017-01-25 02:55:07 -05007530/* Only called from bnxt_sp_task() */
7531static void bnxt_reset(struct bnxt *bp, bool silent)
7532{
7533 bnxt_rtnl_lock_sp(bp);
7534 if (test_bit(BNXT_STATE_OPEN, &bp->state))
7535 bnxt_reset_task(bp, silent);
7536 bnxt_rtnl_unlock_sp(bp);
7537}
7538
Michael Chanc0c050c2015-10-22 16:01:17 -04007539static void bnxt_cfg_ntp_filters(struct bnxt *);
7540
7541static void bnxt_sp_task(struct work_struct *work)
7542{
7543 struct bnxt *bp = container_of(work, struct bnxt, sp_task);
Michael Chanc0c050c2015-10-22 16:01:17 -04007544
Michael Chan4cebdce2015-12-09 19:35:43 -05007545 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
7546 smp_mb__after_atomic();
7547 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
7548 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04007549 return;
Michael Chan4cebdce2015-12-09 19:35:43 -05007550 }
Michael Chanc0c050c2015-10-22 16:01:17 -04007551
7552 if (test_and_clear_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event))
7553 bnxt_cfg_rx_mode(bp);
7554
7555 if (test_and_clear_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event))
7556 bnxt_cfg_ntp_filters(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04007557 if (test_and_clear_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event))
7558 bnxt_hwrm_exec_fwd_req(bp);
7559 if (test_and_clear_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event)) {
7560 bnxt_hwrm_tunnel_dst_port_alloc(
7561 bp, bp->vxlan_port,
7562 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
7563 }
7564 if (test_and_clear_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event)) {
7565 bnxt_hwrm_tunnel_dst_port_free(
7566 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
7567 }
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07007568 if (test_and_clear_bit(BNXT_GENEVE_ADD_PORT_SP_EVENT, &bp->sp_event)) {
7569 bnxt_hwrm_tunnel_dst_port_alloc(
7570 bp, bp->nge_port,
7571 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
7572 }
7573 if (test_and_clear_bit(BNXT_GENEVE_DEL_PORT_SP_EVENT, &bp->sp_event)) {
7574 bnxt_hwrm_tunnel_dst_port_free(
7575 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
7576 }
Vasundhara Volam00db3cb2018-03-31 13:54:12 -04007577 if (test_and_clear_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event)) {
Michael Chan3bdf56c2016-03-07 15:38:45 -05007578 bnxt_hwrm_port_qstats(bp);
Vasundhara Volam00db3cb2018-03-31 13:54:12 -04007579 bnxt_hwrm_port_qstats_ext(bp);
7580 }
Michael Chan3bdf56c2016-03-07 15:38:45 -05007581
Michael Chan0eaa24b2017-01-25 02:55:08 -05007582 if (test_and_clear_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event)) {
Michael Chane2dc9b62017-10-13 21:09:30 -04007583 int rc;
Michael Chan0eaa24b2017-01-25 02:55:08 -05007584
Michael Chane2dc9b62017-10-13 21:09:30 -04007585 mutex_lock(&bp->link_lock);
Michael Chan0eaa24b2017-01-25 02:55:08 -05007586 if (test_and_clear_bit(BNXT_LINK_SPEED_CHNG_SP_EVENT,
7587 &bp->sp_event))
7588 bnxt_hwrm_phy_qcaps(bp);
7589
Michael Chane2dc9b62017-10-13 21:09:30 -04007590 rc = bnxt_update_link(bp, true);
7591 mutex_unlock(&bp->link_lock);
Michael Chan0eaa24b2017-01-25 02:55:08 -05007592 if (rc)
7593 netdev_err(bp->dev, "SP task can't update link (rc: %x)\n",
7594 rc);
7595 }
Michael Chan90c694b2017-01-25 02:55:09 -05007596 if (test_and_clear_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event)) {
Michael Chane2dc9b62017-10-13 21:09:30 -04007597 mutex_lock(&bp->link_lock);
7598 bnxt_get_port_module_status(bp);
7599 mutex_unlock(&bp->link_lock);
Michael Chan90c694b2017-01-25 02:55:09 -05007600 }
Sathya Perla5a84acb2017-10-26 11:51:31 -04007601
7602 if (test_and_clear_bit(BNXT_FLOW_STATS_SP_EVENT, &bp->sp_event))
7603 bnxt_tc_flow_stats_work(bp);
7604
Michael Chane2dc9b62017-10-13 21:09:30 -04007605 /* These functions below will clear BNXT_STATE_IN_SP_TASK. They
7606 * must be the last functions to be called before exiting.
7607 */
Michael Chanc0c050c2015-10-22 16:01:17 -04007608 if (test_and_clear_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event))
7609 bnxt_reset(bp, false);
7610
7611 if (test_and_clear_bit(BNXT_RESET_TASK_SILENT_SP_EVENT, &bp->sp_event))
7612 bnxt_reset(bp, true);
7613
Michael Chanc0c050c2015-10-22 16:01:17 -04007614 smp_mb__before_atomic();
7615 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
7616}
7617
Michael Chand1e79252017-02-06 16:55:38 -05007618/* Under rtnl_lock */
Michael Chan98fdbe72017-08-28 13:40:26 -04007619int bnxt_check_rings(struct bnxt *bp, int tx, int rx, bool sh, int tcs,
7620 int tx_xdp)
Michael Chand1e79252017-02-06 16:55:38 -05007621{
7622 int max_rx, max_tx, tx_sets = 1;
7623 int tx_rings_needed;
Michael Chan8f23d632018-01-17 03:21:12 -05007624 int rx_rings = rx;
Eddie Wai6fc2ffd2018-03-09 23:46:04 -05007625 int cp, vnics, rc;
Michael Chand1e79252017-02-06 16:55:38 -05007626
Michael Chand1e79252017-02-06 16:55:38 -05007627 if (tcs)
7628 tx_sets = tcs;
7629
7630 rc = bnxt_get_max_rings(bp, &max_rx, &max_tx, sh);
7631 if (rc)
7632 return rc;
7633
7634 if (max_rx < rx)
7635 return -ENOMEM;
7636
Michael Chan5f449242017-02-06 16:55:40 -05007637 tx_rings_needed = tx * tx_sets + tx_xdp;
Michael Chand1e79252017-02-06 16:55:38 -05007638 if (max_tx < tx_rings_needed)
7639 return -ENOMEM;
7640
Eddie Wai6fc2ffd2018-03-09 23:46:04 -05007641 vnics = 1;
7642 if (bp->flags & BNXT_FLAG_RFS)
7643 vnics += rx_rings;
7644
Michael Chan8f23d632018-01-17 03:21:12 -05007645 if (bp->flags & BNXT_FLAG_AGG_RINGS)
7646 rx_rings <<= 1;
7647 cp = sh ? max_t(int, tx_rings_needed, rx) : tx_rings_needed + rx;
Eddie Wai6fc2ffd2018-03-09 23:46:04 -05007648 return bnxt_hwrm_check_rings(bp, tx_rings_needed, rx_rings, rx, cp,
7649 vnics);
Michael Chand1e79252017-02-06 16:55:38 -05007650}
7651
Sathya Perla17086392017-02-20 19:25:18 -05007652static void bnxt_unmap_bars(struct bnxt *bp, struct pci_dev *pdev)
7653{
7654 if (bp->bar2) {
7655 pci_iounmap(pdev, bp->bar2);
7656 bp->bar2 = NULL;
7657 }
7658
7659 if (bp->bar1) {
7660 pci_iounmap(pdev, bp->bar1);
7661 bp->bar1 = NULL;
7662 }
7663
7664 if (bp->bar0) {
7665 pci_iounmap(pdev, bp->bar0);
7666 bp->bar0 = NULL;
7667 }
7668}
7669
7670static void bnxt_cleanup_pci(struct bnxt *bp)
7671{
7672 bnxt_unmap_bars(bp, bp->pdev);
7673 pci_release_regions(bp->pdev);
7674 pci_disable_device(bp->pdev);
7675}
7676
Michael Chan18775aa2017-10-26 11:51:27 -04007677static void bnxt_init_dflt_coal(struct bnxt *bp)
7678{
7679 struct bnxt_coal *coal;
7680
7681 /* Tick values in micro seconds.
7682 * 1 coal_buf x bufs_per_record = 1 completion record.
7683 */
7684 coal = &bp->rx_coal;
7685 coal->coal_ticks = 14;
7686 coal->coal_bufs = 30;
7687 coal->coal_ticks_irq = 1;
7688 coal->coal_bufs_irq = 2;
7689 coal->idle_thresh = 25;
7690 coal->bufs_per_record = 2;
7691 coal->budget = 64; /* NAPI budget */
7692
7693 coal = &bp->tx_coal;
7694 coal->coal_ticks = 28;
7695 coal->coal_bufs = 30;
7696 coal->coal_ticks_irq = 2;
7697 coal->coal_bufs_irq = 2;
7698 coal->bufs_per_record = 1;
7699
7700 bp->stats_coal_ticks = BNXT_DEF_STATS_COAL_TICKS;
7701}
7702
Michael Chanc0c050c2015-10-22 16:01:17 -04007703static int bnxt_init_board(struct pci_dev *pdev, struct net_device *dev)
7704{
7705 int rc;
7706 struct bnxt *bp = netdev_priv(dev);
7707
7708 SET_NETDEV_DEV(dev, &pdev->dev);
7709
7710 /* enable device (incl. PCI PM wakeup), and bus-mastering */
7711 rc = pci_enable_device(pdev);
7712 if (rc) {
7713 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
7714 goto init_err;
7715 }
7716
7717 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
7718 dev_err(&pdev->dev,
7719 "Cannot find PCI device base address, aborting\n");
7720 rc = -ENODEV;
7721 goto init_err_disable;
7722 }
7723
7724 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
7725 if (rc) {
7726 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
7727 goto init_err_disable;
7728 }
7729
7730 if (dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)) != 0 &&
7731 dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
7732 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
7733 goto init_err_disable;
7734 }
7735
7736 pci_set_master(pdev);
7737
7738 bp->dev = dev;
7739 bp->pdev = pdev;
7740
7741 bp->bar0 = pci_ioremap_bar(pdev, 0);
7742 if (!bp->bar0) {
7743 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
7744 rc = -ENOMEM;
7745 goto init_err_release;
7746 }
7747
7748 bp->bar1 = pci_ioremap_bar(pdev, 2);
7749 if (!bp->bar1) {
7750 dev_err(&pdev->dev, "Cannot map doorbell registers, aborting\n");
7751 rc = -ENOMEM;
7752 goto init_err_release;
7753 }
7754
7755 bp->bar2 = pci_ioremap_bar(pdev, 4);
7756 if (!bp->bar2) {
7757 dev_err(&pdev->dev, "Cannot map bar4 registers, aborting\n");
7758 rc = -ENOMEM;
7759 goto init_err_release;
7760 }
7761
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007762 pci_enable_pcie_error_reporting(pdev);
7763
Michael Chanc0c050c2015-10-22 16:01:17 -04007764 INIT_WORK(&bp->sp_task, bnxt_sp_task);
7765
7766 spin_lock_init(&bp->ntp_fltr_lock);
7767
7768 bp->rx_ring_size = BNXT_DEFAULT_RX_RING_SIZE;
7769 bp->tx_ring_size = BNXT_DEFAULT_TX_RING_SIZE;
7770
Michael Chan18775aa2017-10-26 11:51:27 -04007771 bnxt_init_dflt_coal(bp);
Michael Chan51f30782016-07-01 18:46:29 -04007772
Kees Cooke99e88a2017-10-16 14:43:17 -07007773 timer_setup(&bp->timer, bnxt_timer, 0);
Michael Chanc0c050c2015-10-22 16:01:17 -04007774 bp->current_interval = BNXT_TIMER_INTERVAL;
7775
Michael Chancaefe522015-12-09 19:35:42 -05007776 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04007777 return 0;
7778
7779init_err_release:
Sathya Perla17086392017-02-20 19:25:18 -05007780 bnxt_unmap_bars(bp, pdev);
Michael Chanc0c050c2015-10-22 16:01:17 -04007781 pci_release_regions(pdev);
7782
7783init_err_disable:
7784 pci_disable_device(pdev);
7785
7786init_err:
7787 return rc;
7788}
7789
7790/* rtnl_lock held */
7791static int bnxt_change_mac_addr(struct net_device *dev, void *p)
7792{
7793 struct sockaddr *addr = p;
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05007794 struct bnxt *bp = netdev_priv(dev);
7795 int rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04007796
7797 if (!is_valid_ether_addr(addr->sa_data))
7798 return -EADDRNOTAVAIL;
7799
Michael Chanc1a7bdf2017-10-26 11:51:24 -04007800 if (ether_addr_equal(addr->sa_data, dev->dev_addr))
7801 return 0;
7802
Michael Chan84c33dd2016-04-11 04:11:13 -04007803 rc = bnxt_approve_mac(bp, addr->sa_data);
7804 if (rc)
7805 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04007806
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05007807 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7808 if (netif_running(dev)) {
7809 bnxt_close_nic(bp, false, false);
7810 rc = bnxt_open_nic(bp, false, false);
7811 }
7812
7813 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04007814}
7815
7816/* rtnl_lock held */
7817static int bnxt_change_mtu(struct net_device *dev, int new_mtu)
7818{
7819 struct bnxt *bp = netdev_priv(dev);
7820
Michael Chanc0c050c2015-10-22 16:01:17 -04007821 if (netif_running(dev))
7822 bnxt_close_nic(bp, false, false);
7823
7824 dev->mtu = new_mtu;
7825 bnxt_set_ring_params(bp);
7826
7827 if (netif_running(dev))
7828 return bnxt_open_nic(bp, false, false);
7829
7830 return 0;
7831}
7832
Michael Chanc5e3deb2016-12-02 21:17:15 -05007833int bnxt_setup_mq_tc(struct net_device *dev, u8 tc)
Michael Chanc0c050c2015-10-22 16:01:17 -04007834{
7835 struct bnxt *bp = netdev_priv(dev);
Michael Chan3ffb6a32016-11-11 00:11:42 -05007836 bool sh = false;
Michael Chand1e79252017-02-06 16:55:38 -05007837 int rc;
John Fastabend16e5cc62016-02-16 21:16:43 -08007838
Michael Chanc0c050c2015-10-22 16:01:17 -04007839 if (tc > bp->max_tc) {
Michael Chanb451c8b2017-02-12 19:18:17 -05007840 netdev_err(dev, "Too many traffic classes requested: %d. Max supported is %d.\n",
Michael Chanc0c050c2015-10-22 16:01:17 -04007841 tc, bp->max_tc);
7842 return -EINVAL;
7843 }
7844
7845 if (netdev_get_num_tc(dev) == tc)
7846 return 0;
7847
Michael Chan3ffb6a32016-11-11 00:11:42 -05007848 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
7849 sh = true;
7850
Michael Chan98fdbe72017-08-28 13:40:26 -04007851 rc = bnxt_check_rings(bp, bp->tx_nr_rings_per_tc, bp->rx_nr_rings,
7852 sh, tc, bp->tx_nr_rings_xdp);
Michael Chand1e79252017-02-06 16:55:38 -05007853 if (rc)
7854 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04007855
7856 /* Needs to close the device and do hw resource re-allocations */
7857 if (netif_running(bp->dev))
7858 bnxt_close_nic(bp, true, false);
7859
7860 if (tc) {
7861 bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tc;
7862 netdev_set_num_tc(dev, tc);
7863 } else {
7864 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
7865 netdev_reset_tc(dev);
7866 }
Michael Chan87e9b372017-08-23 19:34:03 -04007867 bp->tx_nr_rings += bp->tx_nr_rings_xdp;
Michael Chan3ffb6a32016-11-11 00:11:42 -05007868 bp->cp_nr_rings = sh ? max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
7869 bp->tx_nr_rings + bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04007870 bp->num_stat_ctxs = bp->cp_nr_rings;
7871
7872 if (netif_running(bp->dev))
7873 return bnxt_open_nic(bp, true, false);
7874
7875 return 0;
7876}
7877
Jiri Pirko9e0fd152017-10-19 15:50:39 +02007878static int bnxt_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
7879 void *cb_priv)
Sathya Perla2ae74082017-08-28 13:40:33 -04007880{
Jiri Pirko9e0fd152017-10-19 15:50:39 +02007881 struct bnxt *bp = cb_priv;
Sathya Perla2ae74082017-08-28 13:40:33 -04007882
Jakub Kicinski312324f2018-01-25 14:00:48 -08007883 if (!bnxt_tc_flower_enabled(bp) ||
7884 !tc_cls_can_offload_and_chain0(bp->dev, type_data))
Sathya Perla2ae74082017-08-28 13:40:33 -04007885 return -EOPNOTSUPP;
7886
Jiri Pirko9e0fd152017-10-19 15:50:39 +02007887 switch (type) {
7888 case TC_SETUP_CLSFLOWER:
7889 return bnxt_tc_setup_flower(bp, bp->pf.fw_fid, type_data);
7890 default:
7891 return -EOPNOTSUPP;
7892 }
7893}
7894
7895static int bnxt_setup_tc_block(struct net_device *dev,
7896 struct tc_block_offload *f)
7897{
7898 struct bnxt *bp = netdev_priv(dev);
7899
7900 if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
7901 return -EOPNOTSUPP;
7902
7903 switch (f->command) {
7904 case TC_BLOCK_BIND:
7905 return tcf_block_cb_register(f->block, bnxt_setup_tc_block_cb,
7906 bp, bp);
7907 case TC_BLOCK_UNBIND:
7908 tcf_block_cb_unregister(f->block, bnxt_setup_tc_block_cb, bp);
7909 return 0;
7910 default:
7911 return -EOPNOTSUPP;
7912 }
Sathya Perla2ae74082017-08-28 13:40:33 -04007913}
7914
Jiri Pirko2572ac52017-08-07 10:15:17 +02007915static int bnxt_setup_tc(struct net_device *dev, enum tc_setup_type type,
Jiri Pirkode4784c2017-08-07 10:15:32 +02007916 void *type_data)
Michael Chanc5e3deb2016-12-02 21:17:15 -05007917{
Sathya Perla2ae74082017-08-28 13:40:33 -04007918 switch (type) {
Jiri Pirko9e0fd152017-10-19 15:50:39 +02007919 case TC_SETUP_BLOCK:
7920 return bnxt_setup_tc_block(dev, type_data);
Nogah Frankel575ed7d2017-11-06 07:23:42 +01007921 case TC_SETUP_QDISC_MQPRIO: {
Sathya Perla2ae74082017-08-28 13:40:33 -04007922 struct tc_mqprio_qopt *mqprio = type_data;
Jiri Pirkode4784c2017-08-07 10:15:32 +02007923
Sathya Perla2ae74082017-08-28 13:40:33 -04007924 mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;
7925
7926 return bnxt_setup_mq_tc(dev, mqprio->num_tc);
7927 }
7928 default:
Jiri Pirko38cf0422017-08-07 10:15:31 +02007929 return -EOPNOTSUPP;
Sathya Perla2ae74082017-08-28 13:40:33 -04007930 }
Michael Chanc5e3deb2016-12-02 21:17:15 -05007931}
7932
Michael Chanc0c050c2015-10-22 16:01:17 -04007933#ifdef CONFIG_RFS_ACCEL
7934static bool bnxt_fltr_match(struct bnxt_ntuple_filter *f1,
7935 struct bnxt_ntuple_filter *f2)
7936{
7937 struct flow_keys *keys1 = &f1->fkeys;
7938 struct flow_keys *keys2 = &f2->fkeys;
7939
7940 if (keys1->addrs.v4addrs.src == keys2->addrs.v4addrs.src &&
7941 keys1->addrs.v4addrs.dst == keys2->addrs.v4addrs.dst &&
7942 keys1->ports.ports == keys2->ports.ports &&
7943 keys1->basic.ip_proto == keys2->basic.ip_proto &&
7944 keys1->basic.n_proto == keys2->basic.n_proto &&
Michael Chan61aad722017-02-12 19:18:14 -05007945 keys1->control.flags == keys2->control.flags &&
Michael Chana54c4d72016-07-25 12:33:35 -04007946 ether_addr_equal(f1->src_mac_addr, f2->src_mac_addr) &&
7947 ether_addr_equal(f1->dst_mac_addr, f2->dst_mac_addr))
Michael Chanc0c050c2015-10-22 16:01:17 -04007948 return true;
7949
7950 return false;
7951}
7952
7953static int bnxt_rx_flow_steer(struct net_device *dev, const struct sk_buff *skb,
7954 u16 rxq_index, u32 flow_id)
7955{
7956 struct bnxt *bp = netdev_priv(dev);
7957 struct bnxt_ntuple_filter *fltr, *new_fltr;
7958 struct flow_keys *fkeys;
7959 struct ethhdr *eth = (struct ethhdr *)skb_mac_header(skb);
Michael Chana54c4d72016-07-25 12:33:35 -04007960 int rc = 0, idx, bit_id, l2_idx = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04007961 struct hlist_head *head;
7962
Michael Chana54c4d72016-07-25 12:33:35 -04007963 if (!ether_addr_equal(dev->dev_addr, eth->h_dest)) {
7964 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
7965 int off = 0, j;
7966
7967 netif_addr_lock_bh(dev);
7968 for (j = 0; j < vnic->uc_filter_count; j++, off += ETH_ALEN) {
7969 if (ether_addr_equal(eth->h_dest,
7970 vnic->uc_list + off)) {
7971 l2_idx = j + 1;
7972 break;
7973 }
7974 }
7975 netif_addr_unlock_bh(dev);
7976 if (!l2_idx)
7977 return -EINVAL;
7978 }
Michael Chanc0c050c2015-10-22 16:01:17 -04007979 new_fltr = kzalloc(sizeof(*new_fltr), GFP_ATOMIC);
7980 if (!new_fltr)
7981 return -ENOMEM;
7982
7983 fkeys = &new_fltr->fkeys;
7984 if (!skb_flow_dissect_flow_keys(skb, fkeys, 0)) {
7985 rc = -EPROTONOSUPPORT;
7986 goto err_free;
7987 }
7988
Michael Chandda0e742016-12-29 12:13:40 -05007989 if ((fkeys->basic.n_proto != htons(ETH_P_IP) &&
7990 fkeys->basic.n_proto != htons(ETH_P_IPV6)) ||
Michael Chanc0c050c2015-10-22 16:01:17 -04007991 ((fkeys->basic.ip_proto != IPPROTO_TCP) &&
7992 (fkeys->basic.ip_proto != IPPROTO_UDP))) {
7993 rc = -EPROTONOSUPPORT;
7994 goto err_free;
7995 }
Michael Chandda0e742016-12-29 12:13:40 -05007996 if (fkeys->basic.n_proto == htons(ETH_P_IPV6) &&
7997 bp->hwrm_spec_code < 0x10601) {
7998 rc = -EPROTONOSUPPORT;
7999 goto err_free;
8000 }
Michael Chan61aad722017-02-12 19:18:14 -05008001 if ((fkeys->control.flags & FLOW_DIS_ENCAPSULATION) &&
8002 bp->hwrm_spec_code < 0x10601) {
8003 rc = -EPROTONOSUPPORT;
8004 goto err_free;
8005 }
Michael Chanc0c050c2015-10-22 16:01:17 -04008006
Michael Chana54c4d72016-07-25 12:33:35 -04008007 memcpy(new_fltr->dst_mac_addr, eth->h_dest, ETH_ALEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04008008 memcpy(new_fltr->src_mac_addr, eth->h_source, ETH_ALEN);
8009
8010 idx = skb_get_hash_raw(skb) & BNXT_NTP_FLTR_HASH_MASK;
8011 head = &bp->ntp_fltr_hash_tbl[idx];
8012 rcu_read_lock();
8013 hlist_for_each_entry_rcu(fltr, head, hash) {
8014 if (bnxt_fltr_match(fltr, new_fltr)) {
8015 rcu_read_unlock();
8016 rc = 0;
8017 goto err_free;
8018 }
8019 }
8020 rcu_read_unlock();
8021
8022 spin_lock_bh(&bp->ntp_fltr_lock);
Michael Chan84e86b92015-11-05 16:25:50 -05008023 bit_id = bitmap_find_free_region(bp->ntp_fltr_bmap,
8024 BNXT_NTP_FLTR_MAX_FLTR, 0);
8025 if (bit_id < 0) {
Michael Chanc0c050c2015-10-22 16:01:17 -04008026 spin_unlock_bh(&bp->ntp_fltr_lock);
8027 rc = -ENOMEM;
8028 goto err_free;
8029 }
8030
Michael Chan84e86b92015-11-05 16:25:50 -05008031 new_fltr->sw_id = (u16)bit_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04008032 new_fltr->flow_id = flow_id;
Michael Chana54c4d72016-07-25 12:33:35 -04008033 new_fltr->l2_fltr_idx = l2_idx;
Michael Chanc0c050c2015-10-22 16:01:17 -04008034 new_fltr->rxq = rxq_index;
8035 hlist_add_head_rcu(&new_fltr->hash, head);
8036 bp->ntp_fltr_count++;
8037 spin_unlock_bh(&bp->ntp_fltr_lock);
8038
8039 set_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event);
Michael Chanc213eae2017-10-13 21:09:29 -04008040 bnxt_queue_sp_work(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04008041
8042 return new_fltr->sw_id;
8043
8044err_free:
8045 kfree(new_fltr);
8046 return rc;
8047}
8048
8049static void bnxt_cfg_ntp_filters(struct bnxt *bp)
8050{
8051 int i;
8052
8053 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
8054 struct hlist_head *head;
8055 struct hlist_node *tmp;
8056 struct bnxt_ntuple_filter *fltr;
8057 int rc;
8058
8059 head = &bp->ntp_fltr_hash_tbl[i];
8060 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
8061 bool del = false;
8062
8063 if (test_bit(BNXT_FLTR_VALID, &fltr->state)) {
8064 if (rps_may_expire_flow(bp->dev, fltr->rxq,
8065 fltr->flow_id,
8066 fltr->sw_id)) {
8067 bnxt_hwrm_cfa_ntuple_filter_free(bp,
8068 fltr);
8069 del = true;
8070 }
8071 } else {
8072 rc = bnxt_hwrm_cfa_ntuple_filter_alloc(bp,
8073 fltr);
8074 if (rc)
8075 del = true;
8076 else
8077 set_bit(BNXT_FLTR_VALID, &fltr->state);
8078 }
8079
8080 if (del) {
8081 spin_lock_bh(&bp->ntp_fltr_lock);
8082 hlist_del_rcu(&fltr->hash);
8083 bp->ntp_fltr_count--;
8084 spin_unlock_bh(&bp->ntp_fltr_lock);
8085 synchronize_rcu();
8086 clear_bit(fltr->sw_id, bp->ntp_fltr_bmap);
8087 kfree(fltr);
8088 }
8089 }
8090 }
Jeffrey Huang19241362016-02-26 04:00:00 -05008091 if (test_and_clear_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event))
8092 netdev_info(bp->dev, "Receive PF driver unload event!");
Michael Chanc0c050c2015-10-22 16:01:17 -04008093}
8094
8095#else
8096
8097static void bnxt_cfg_ntp_filters(struct bnxt *bp)
8098{
8099}
8100
8101#endif /* CONFIG_RFS_ACCEL */
8102
Alexander Duyckad51b8e2016-06-16 12:21:19 -07008103static void bnxt_udp_tunnel_add(struct net_device *dev,
8104 struct udp_tunnel_info *ti)
Michael Chanc0c050c2015-10-22 16:01:17 -04008105{
8106 struct bnxt *bp = netdev_priv(dev);
8107
Alexander Duyckad51b8e2016-06-16 12:21:19 -07008108 if (ti->sa_family != AF_INET6 && ti->sa_family != AF_INET)
8109 return;
8110
Michael Chanc0c050c2015-10-22 16:01:17 -04008111 if (!netif_running(dev))
8112 return;
8113
Alexander Duyckad51b8e2016-06-16 12:21:19 -07008114 switch (ti->type) {
8115 case UDP_TUNNEL_TYPE_VXLAN:
8116 if (bp->vxlan_port_cnt && bp->vxlan_port != ti->port)
8117 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04008118
Alexander Duyckad51b8e2016-06-16 12:21:19 -07008119 bp->vxlan_port_cnt++;
8120 if (bp->vxlan_port_cnt == 1) {
8121 bp->vxlan_port = ti->port;
8122 set_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event);
Michael Chanc213eae2017-10-13 21:09:29 -04008123 bnxt_queue_sp_work(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04008124 }
Alexander Duyckad51b8e2016-06-16 12:21:19 -07008125 break;
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07008126 case UDP_TUNNEL_TYPE_GENEVE:
8127 if (bp->nge_port_cnt && bp->nge_port != ti->port)
8128 return;
8129
8130 bp->nge_port_cnt++;
8131 if (bp->nge_port_cnt == 1) {
8132 bp->nge_port = ti->port;
8133 set_bit(BNXT_GENEVE_ADD_PORT_SP_EVENT, &bp->sp_event);
8134 }
8135 break;
Alexander Duyckad51b8e2016-06-16 12:21:19 -07008136 default:
8137 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04008138 }
Alexander Duyckad51b8e2016-06-16 12:21:19 -07008139
Michael Chanc213eae2017-10-13 21:09:29 -04008140 bnxt_queue_sp_work(bp);
Alexander Duyckad51b8e2016-06-16 12:21:19 -07008141}
8142
8143static void bnxt_udp_tunnel_del(struct net_device *dev,
8144 struct udp_tunnel_info *ti)
8145{
8146 struct bnxt *bp = netdev_priv(dev);
8147
8148 if (ti->sa_family != AF_INET6 && ti->sa_family != AF_INET)
8149 return;
8150
8151 if (!netif_running(dev))
8152 return;
8153
8154 switch (ti->type) {
8155 case UDP_TUNNEL_TYPE_VXLAN:
8156 if (!bp->vxlan_port_cnt || bp->vxlan_port != ti->port)
8157 return;
8158 bp->vxlan_port_cnt--;
8159
8160 if (bp->vxlan_port_cnt != 0)
8161 return;
8162
8163 set_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event);
8164 break;
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07008165 case UDP_TUNNEL_TYPE_GENEVE:
8166 if (!bp->nge_port_cnt || bp->nge_port != ti->port)
8167 return;
8168 bp->nge_port_cnt--;
8169
8170 if (bp->nge_port_cnt != 0)
8171 return;
8172
8173 set_bit(BNXT_GENEVE_DEL_PORT_SP_EVENT, &bp->sp_event);
8174 break;
Alexander Duyckad51b8e2016-06-16 12:21:19 -07008175 default:
8176 return;
8177 }
8178
Michael Chanc213eae2017-10-13 21:09:29 -04008179 bnxt_queue_sp_work(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04008180}
8181
Michael Chan39d8ba22017-07-24 12:34:22 -04008182static int bnxt_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
8183 struct net_device *dev, u32 filter_mask,
8184 int nlflags)
8185{
8186 struct bnxt *bp = netdev_priv(dev);
8187
8188 return ndo_dflt_bridge_getlink(skb, pid, seq, dev, bp->br_mode, 0, 0,
8189 nlflags, filter_mask, NULL);
8190}
8191
8192static int bnxt_bridge_setlink(struct net_device *dev, struct nlmsghdr *nlh,
8193 u16 flags)
8194{
8195 struct bnxt *bp = netdev_priv(dev);
8196 struct nlattr *attr, *br_spec;
8197 int rem, rc = 0;
8198
8199 if (bp->hwrm_spec_code < 0x10708 || !BNXT_SINGLE_PF(bp))
8200 return -EOPNOTSUPP;
8201
8202 br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
8203 if (!br_spec)
8204 return -EINVAL;
8205
8206 nla_for_each_nested(attr, br_spec, rem) {
8207 u16 mode;
8208
8209 if (nla_type(attr) != IFLA_BRIDGE_MODE)
8210 continue;
8211
8212 if (nla_len(attr) < sizeof(mode))
8213 return -EINVAL;
8214
8215 mode = nla_get_u16(attr);
8216 if (mode == bp->br_mode)
8217 break;
8218
8219 rc = bnxt_hwrm_set_br_mode(bp, mode);
8220 if (!rc)
8221 bp->br_mode = mode;
8222 break;
8223 }
8224 return rc;
8225}
8226
Sathya Perlac124a622017-07-24 12:34:29 -04008227static int bnxt_get_phys_port_name(struct net_device *dev, char *buf,
8228 size_t len)
8229{
8230 struct bnxt *bp = netdev_priv(dev);
8231 int rc;
8232
8233 /* The PF and it's VF-reps only support the switchdev framework */
8234 if (!BNXT_PF(bp))
8235 return -EOPNOTSUPP;
8236
Sathya Perla53f70b82017-07-25 13:28:41 -04008237 rc = snprintf(buf, len, "p%d", bp->pf.port_id);
Sathya Perlac124a622017-07-24 12:34:29 -04008238
8239 if (rc >= len)
8240 return -EOPNOTSUPP;
8241 return 0;
8242}
8243
8244int bnxt_port_attr_get(struct bnxt *bp, struct switchdev_attr *attr)
8245{
8246 if (bp->eswitch_mode != DEVLINK_ESWITCH_MODE_SWITCHDEV)
8247 return -EOPNOTSUPP;
8248
8249 /* The PF and it's VF-reps only support the switchdev framework */
8250 if (!BNXT_PF(bp))
8251 return -EOPNOTSUPP;
8252
8253 switch (attr->id) {
8254 case SWITCHDEV_ATTR_ID_PORT_PARENT_ID:
Sathya Perladd4ea1d2018-01-17 03:21:16 -05008255 attr->u.ppid.id_len = sizeof(bp->switch_id);
8256 memcpy(attr->u.ppid.id, bp->switch_id, attr->u.ppid.id_len);
Sathya Perlac124a622017-07-24 12:34:29 -04008257 break;
8258 default:
8259 return -EOPNOTSUPP;
8260 }
8261 return 0;
8262}
8263
8264static int bnxt_swdev_port_attr_get(struct net_device *dev,
8265 struct switchdev_attr *attr)
8266{
8267 return bnxt_port_attr_get(netdev_priv(dev), attr);
8268}
8269
8270static const struct switchdev_ops bnxt_switchdev_ops = {
8271 .switchdev_port_attr_get = bnxt_swdev_port_attr_get
8272};
8273
Michael Chanc0c050c2015-10-22 16:01:17 -04008274static const struct net_device_ops bnxt_netdev_ops = {
8275 .ndo_open = bnxt_open,
8276 .ndo_start_xmit = bnxt_start_xmit,
8277 .ndo_stop = bnxt_close,
8278 .ndo_get_stats64 = bnxt_get_stats64,
8279 .ndo_set_rx_mode = bnxt_set_rx_mode,
8280 .ndo_do_ioctl = bnxt_ioctl,
8281 .ndo_validate_addr = eth_validate_addr,
8282 .ndo_set_mac_address = bnxt_change_mac_addr,
8283 .ndo_change_mtu = bnxt_change_mtu,
8284 .ndo_fix_features = bnxt_fix_features,
8285 .ndo_set_features = bnxt_set_features,
8286 .ndo_tx_timeout = bnxt_tx_timeout,
8287#ifdef CONFIG_BNXT_SRIOV
8288 .ndo_get_vf_config = bnxt_get_vf_config,
8289 .ndo_set_vf_mac = bnxt_set_vf_mac,
8290 .ndo_set_vf_vlan = bnxt_set_vf_vlan,
8291 .ndo_set_vf_rate = bnxt_set_vf_bw,
8292 .ndo_set_vf_link_state = bnxt_set_vf_link_state,
8293 .ndo_set_vf_spoofchk = bnxt_set_vf_spoofchk,
Vasundhara Volam746df132018-03-31 13:54:10 -04008294 .ndo_set_vf_trust = bnxt_set_vf_trust,
Michael Chanc0c050c2015-10-22 16:01:17 -04008295#endif
8296#ifdef CONFIG_NET_POLL_CONTROLLER
8297 .ndo_poll_controller = bnxt_poll_controller,
8298#endif
8299 .ndo_setup_tc = bnxt_setup_tc,
8300#ifdef CONFIG_RFS_ACCEL
8301 .ndo_rx_flow_steer = bnxt_rx_flow_steer,
8302#endif
Alexander Duyckad51b8e2016-06-16 12:21:19 -07008303 .ndo_udp_tunnel_add = bnxt_udp_tunnel_add,
8304 .ndo_udp_tunnel_del = bnxt_udp_tunnel_del,
Jakub Kicinskif4e63522017-11-03 13:56:16 -07008305 .ndo_bpf = bnxt_xdp,
Michael Chan39d8ba22017-07-24 12:34:22 -04008306 .ndo_bridge_getlink = bnxt_bridge_getlink,
8307 .ndo_bridge_setlink = bnxt_bridge_setlink,
Sathya Perlac124a622017-07-24 12:34:29 -04008308 .ndo_get_phys_port_name = bnxt_get_phys_port_name
Michael Chanc0c050c2015-10-22 16:01:17 -04008309};
8310
8311static void bnxt_remove_one(struct pci_dev *pdev)
8312{
8313 struct net_device *dev = pci_get_drvdata(pdev);
8314 struct bnxt *bp = netdev_priv(dev);
8315
Sathya Perla4ab0c6a2017-07-24 12:34:27 -04008316 if (BNXT_PF(bp)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04008317 bnxt_sriov_disable(bp);
Sathya Perla4ab0c6a2017-07-24 12:34:27 -04008318 bnxt_dl_unregister(bp);
8319 }
Michael Chanc0c050c2015-10-22 16:01:17 -04008320
Satish Baddipadige6316ea62016-03-07 15:38:48 -05008321 pci_disable_pcie_error_reporting(pdev);
Michael Chanc0c050c2015-10-22 16:01:17 -04008322 unregister_netdev(dev);
Sathya Perla2ae74082017-08-28 13:40:33 -04008323 bnxt_shutdown_tc(bp);
Michael Chanc213eae2017-10-13 21:09:29 -04008324 bnxt_cancel_sp_work(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04008325 bp->sp_event = 0;
8326
Michael Chan78095922016-12-07 00:26:16 -05008327 bnxt_clear_int_mode(bp);
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05008328 bnxt_hwrm_func_drv_unrgtr(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04008329 bnxt_free_hwrm_resources(bp);
Deepak Khungare605db82017-05-29 19:06:04 -04008330 bnxt_free_hwrm_short_cmd_req(bp);
Michael Chaneb513652017-04-04 18:14:12 -04008331 bnxt_ethtool_free(bp);
Michael Chan7df4ae92016-12-02 21:17:17 -05008332 bnxt_dcb_free(bp);
Michael Chana588e452016-12-07 00:26:21 -05008333 kfree(bp->edev);
8334 bp->edev = NULL;
Sathya Perla17086392017-02-20 19:25:18 -05008335 bnxt_cleanup_pci(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04008336 free_netdev(dev);
Michael Chanc0c050c2015-10-22 16:01:17 -04008337}
8338
8339static int bnxt_probe_phy(struct bnxt *bp)
8340{
8341 int rc = 0;
8342 struct bnxt_link_info *link_info = &bp->link_info;
Michael Chanc0c050c2015-10-22 16:01:17 -04008343
Michael Chan170ce012016-04-05 14:08:57 -04008344 rc = bnxt_hwrm_phy_qcaps(bp);
8345 if (rc) {
8346 netdev_err(bp->dev, "Probe phy can't get phy capabilities (rc: %x)\n",
8347 rc);
8348 return rc;
8349 }
Michael Chane2dc9b62017-10-13 21:09:30 -04008350 mutex_init(&bp->link_lock);
Michael Chan170ce012016-04-05 14:08:57 -04008351
Michael Chanc0c050c2015-10-22 16:01:17 -04008352 rc = bnxt_update_link(bp, false);
8353 if (rc) {
8354 netdev_err(bp->dev, "Probe phy can't update link (rc: %x)\n",
8355 rc);
8356 return rc;
8357 }
8358
Michael Chan93ed8112016-06-13 02:25:37 -04008359 /* Older firmware does not have supported_auto_speeds, so assume
8360 * that all supported speeds can be autonegotiated.
8361 */
8362 if (link_info->auto_link_speeds && !link_info->support_auto_speeds)
8363 link_info->support_auto_speeds = link_info->support_speeds;
8364
Michael Chanc0c050c2015-10-22 16:01:17 -04008365 /*initialize the ethool setting copy with NVM settings */
Michael Chan0d8abf02016-02-10 17:33:47 -05008366 if (BNXT_AUTO_MODE(link_info->auto_mode)) {
Michael Chanc9ee9512016-04-05 14:08:56 -04008367 link_info->autoneg = BNXT_AUTONEG_SPEED;
8368 if (bp->hwrm_spec_code >= 0x10201) {
8369 if (link_info->auto_pause_setting &
8370 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE)
8371 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
8372 } else {
8373 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
8374 }
Michael Chan0d8abf02016-02-10 17:33:47 -05008375 link_info->advertising = link_info->auto_link_speeds;
Michael Chan0d8abf02016-02-10 17:33:47 -05008376 } else {
8377 link_info->req_link_speed = link_info->force_link_speed;
8378 link_info->req_duplex = link_info->duplex_setting;
Michael Chanc0c050c2015-10-22 16:01:17 -04008379 }
Michael Chanc9ee9512016-04-05 14:08:56 -04008380 if (link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL)
8381 link_info->req_flow_ctrl =
8382 link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH;
8383 else
8384 link_info->req_flow_ctrl = link_info->force_pause_setting;
Michael Chanc0c050c2015-10-22 16:01:17 -04008385 return rc;
8386}
8387
8388static int bnxt_get_max_irq(struct pci_dev *pdev)
8389{
8390 u16 ctrl;
8391
8392 if (!pdev->msix_cap)
8393 return 1;
8394
8395 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
8396 return (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1;
8397}
8398
Michael Chan6e6c5a52016-01-02 23:45:02 -05008399static void _bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx,
8400 int *max_cp)
Michael Chanc0c050c2015-10-22 16:01:17 -04008401{
Michael Chan6a4f2942018-01-17 03:21:06 -05008402 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
Michael Chan6e6c5a52016-01-02 23:45:02 -05008403 int max_ring_grps = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04008404
Michael Chan6a4f2942018-01-17 03:21:06 -05008405 *max_tx = hw_resc->max_tx_rings;
8406 *max_rx = hw_resc->max_rx_rings;
8407 *max_cp = min_t(int, hw_resc->max_irqs, hw_resc->max_cp_rings);
8408 *max_cp = min_t(int, *max_cp, hw_resc->max_stat_ctxs);
8409 max_ring_grps = hw_resc->max_hw_ring_grps;
Prashant Sreedharan76595192016-07-18 07:15:22 -04008410 if (BNXT_CHIP_TYPE_NITRO_A0(bp) && BNXT_PF(bp)) {
8411 *max_cp -= 1;
8412 *max_rx -= 2;
8413 }
Michael Chanc0c050c2015-10-22 16:01:17 -04008414 if (bp->flags & BNXT_FLAG_AGG_RINGS)
8415 *max_rx >>= 1;
Michael Chanb72d4a62015-12-27 18:19:27 -05008416 *max_rx = min_t(int, *max_rx, max_ring_grps);
Michael Chan6e6c5a52016-01-02 23:45:02 -05008417}
8418
8419int bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx, bool shared)
8420{
8421 int rx, tx, cp;
8422
8423 _bnxt_get_max_rings(bp, &rx, &tx, &cp);
8424 if (!rx || !tx || !cp)
8425 return -ENOMEM;
8426
8427 *max_rx = rx;
8428 *max_tx = tx;
8429 return bnxt_trim_rings(bp, max_rx, max_tx, cp, shared);
8430}
8431
Michael Chane4060d32016-12-07 00:26:19 -05008432static int bnxt_get_dflt_rings(struct bnxt *bp, int *max_rx, int *max_tx,
8433 bool shared)
8434{
8435 int rc;
8436
8437 rc = bnxt_get_max_rings(bp, max_rx, max_tx, shared);
Michael Chanbdbd1eb2016-12-29 12:13:43 -05008438 if (rc && (bp->flags & BNXT_FLAG_AGG_RINGS)) {
8439 /* Not enough rings, try disabling agg rings. */
8440 bp->flags &= ~BNXT_FLAG_AGG_RINGS;
8441 rc = bnxt_get_max_rings(bp, max_rx, max_tx, shared);
8442 if (rc)
8443 return rc;
8444 bp->flags |= BNXT_FLAG_NO_AGG_RINGS;
Michael Chan1054aee2017-12-16 03:09:42 -05008445 bp->dev->hw_features &= ~(NETIF_F_LRO | NETIF_F_GRO_HW);
8446 bp->dev->features &= ~(NETIF_F_LRO | NETIF_F_GRO_HW);
Michael Chanbdbd1eb2016-12-29 12:13:43 -05008447 bnxt_set_ring_params(bp);
8448 }
Michael Chane4060d32016-12-07 00:26:19 -05008449
8450 if (bp->flags & BNXT_FLAG_ROCE_CAP) {
8451 int max_cp, max_stat, max_irq;
8452
8453 /* Reserve minimum resources for RoCE */
8454 max_cp = bnxt_get_max_func_cp_rings(bp);
8455 max_stat = bnxt_get_max_func_stat_ctxs(bp);
8456 max_irq = bnxt_get_max_func_irqs(bp);
8457 if (max_cp <= BNXT_MIN_ROCE_CP_RINGS ||
8458 max_irq <= BNXT_MIN_ROCE_CP_RINGS ||
8459 max_stat <= BNXT_MIN_ROCE_STAT_CTXS)
8460 return 0;
8461
8462 max_cp -= BNXT_MIN_ROCE_CP_RINGS;
8463 max_irq -= BNXT_MIN_ROCE_CP_RINGS;
8464 max_stat -= BNXT_MIN_ROCE_STAT_CTXS;
8465 max_cp = min_t(int, max_cp, max_irq);
8466 max_cp = min_t(int, max_cp, max_stat);
8467 rc = bnxt_trim_rings(bp, max_rx, max_tx, max_cp, shared);
8468 if (rc)
8469 rc = 0;
8470 }
8471 return rc;
8472}
8473
Michael Chan58ea8012018-01-17 03:21:08 -05008474/* In initial default shared ring setting, each shared ring must have a
8475 * RX/TX ring pair.
8476 */
8477static void bnxt_trim_dflt_sh_rings(struct bnxt *bp)
8478{
8479 bp->cp_nr_rings = min_t(int, bp->tx_nr_rings_per_tc, bp->rx_nr_rings);
8480 bp->rx_nr_rings = bp->cp_nr_rings;
8481 bp->tx_nr_rings_per_tc = bp->cp_nr_rings;
8482 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
8483}
8484
Michael Chan702c2212017-05-29 19:06:10 -04008485static int bnxt_set_dflt_rings(struct bnxt *bp, bool sh)
Michael Chan6e6c5a52016-01-02 23:45:02 -05008486{
8487 int dflt_rings, max_rx_rings, max_tx_rings, rc;
Michael Chan6e6c5a52016-01-02 23:45:02 -05008488
8489 if (sh)
8490 bp->flags |= BNXT_FLAG_SHARED_RINGS;
8491 dflt_rings = netif_get_num_default_rss_queues();
Michael Chan1d3ef132018-03-31 13:54:07 -04008492 /* Reduce default rings on multi-port cards so that total default
8493 * rings do not exceed CPU count.
8494 */
8495 if (bp->port_count > 1) {
8496 int max_rings =
8497 max_t(int, num_online_cpus() / bp->port_count, 1);
8498
8499 dflt_rings = min_t(int, dflt_rings, max_rings);
8500 }
Michael Chane4060d32016-12-07 00:26:19 -05008501 rc = bnxt_get_dflt_rings(bp, &max_rx_rings, &max_tx_rings, sh);
Michael Chan6e6c5a52016-01-02 23:45:02 -05008502 if (rc)
8503 return rc;
8504 bp->rx_nr_rings = min_t(int, dflt_rings, max_rx_rings);
8505 bp->tx_nr_rings_per_tc = min_t(int, dflt_rings, max_tx_rings);
Michael Chan58ea8012018-01-17 03:21:08 -05008506 if (sh)
8507 bnxt_trim_dflt_sh_rings(bp);
8508 else
8509 bp->cp_nr_rings = bp->tx_nr_rings_per_tc + bp->rx_nr_rings;
8510 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
Michael Chan391be5c2016-12-29 12:13:41 -05008511
Michael Chan674f50a2018-01-17 03:21:09 -05008512 rc = __bnxt_reserve_rings(bp);
Michael Chan391be5c2016-12-29 12:13:41 -05008513 if (rc)
8514 netdev_warn(bp->dev, "Unable to reserve tx rings\n");
Michael Chan58ea8012018-01-17 03:21:08 -05008515 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
8516 if (sh)
8517 bnxt_trim_dflt_sh_rings(bp);
Michael Chan391be5c2016-12-29 12:13:41 -05008518
Michael Chan674f50a2018-01-17 03:21:09 -05008519 /* Rings may have been trimmed, re-reserve the trimmed rings. */
8520 if (bnxt_need_reserve_rings(bp)) {
8521 rc = __bnxt_reserve_rings(bp);
8522 if (rc)
8523 netdev_warn(bp->dev, "2nd rings reservation failed.\n");
8524 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
8525 }
Michael Chan6e6c5a52016-01-02 23:45:02 -05008526 bp->num_stat_ctxs = bp->cp_nr_rings;
Prashant Sreedharan76595192016-07-18 07:15:22 -04008527 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
8528 bp->rx_nr_rings++;
8529 bp->cp_nr_rings++;
8530 }
Michael Chan6e6c5a52016-01-02 23:45:02 -05008531 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04008532}
8533
Michael Chan80fcaf42018-01-17 03:21:05 -05008534int bnxt_restore_pf_fw_resources(struct bnxt *bp)
Michael Chan7b08f662016-12-07 00:26:18 -05008535{
Michael Chan80fcaf42018-01-17 03:21:05 -05008536 int rc;
8537
Michael Chan7b08f662016-12-07 00:26:18 -05008538 ASSERT_RTNL();
Michael Chan80fcaf42018-01-17 03:21:05 -05008539 if (bnxt_ulp_registered(bp->edev, BNXT_ROCE_ULP))
8540 return 0;
8541
Michael Chan7b08f662016-12-07 00:26:18 -05008542 bnxt_hwrm_func_qcaps(bp);
Venkat Duvvuru1a037782018-03-09 23:46:09 -05008543
8544 if (netif_running(bp->dev))
8545 __bnxt_close_nic(bp, true, false);
8546
Michael Chan80fcaf42018-01-17 03:21:05 -05008547 bnxt_clear_int_mode(bp);
8548 rc = bnxt_init_int_mode(bp);
Venkat Duvvuru1a037782018-03-09 23:46:09 -05008549
8550 if (netif_running(bp->dev)) {
8551 if (rc)
8552 dev_close(bp->dev);
8553 else
8554 rc = bnxt_open_nic(bp, true, false);
8555 }
8556
Michael Chan80fcaf42018-01-17 03:21:05 -05008557 return rc;
Michael Chan7b08f662016-12-07 00:26:18 -05008558}
8559
Michael Chana22a6ac2017-08-23 19:34:05 -04008560static int bnxt_init_mac_addr(struct bnxt *bp)
8561{
8562 int rc = 0;
8563
8564 if (BNXT_PF(bp)) {
8565 memcpy(bp->dev->dev_addr, bp->pf.mac_addr, ETH_ALEN);
8566 } else {
8567#ifdef CONFIG_BNXT_SRIOV
8568 struct bnxt_vf_info *vf = &bp->vf;
8569
8570 if (is_valid_ether_addr(vf->mac_addr)) {
Vasundhara Volam91cdda42018-01-17 03:21:14 -05008571 /* overwrite netdev dev_addr with admin VF MAC */
Michael Chana22a6ac2017-08-23 19:34:05 -04008572 memcpy(bp->dev->dev_addr, vf->mac_addr, ETH_ALEN);
8573 } else {
8574 eth_hw_addr_random(bp->dev);
8575 rc = bnxt_approve_mac(bp, bp->dev->dev_addr);
8576 }
8577#endif
8578 }
8579 return rc;
8580}
8581
Ajit Khaparde90c4f782016-05-15 03:04:45 -04008582static void bnxt_parse_log_pcie_link(struct bnxt *bp)
8583{
8584 enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
8585 enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
8586
Vasundhara Volam7ab07602017-10-13 21:09:31 -04008587 if (pcie_get_minimum_link(pci_physfn(bp->pdev), &speed, &width) ||
Ajit Khaparde90c4f782016-05-15 03:04:45 -04008588 speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN)
8589 netdev_info(bp->dev, "Failed to determine PCIe Link Info\n");
8590 else
8591 netdev_info(bp->dev, "PCIe: Speed %s Width x%d\n",
8592 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
8593 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
8594 speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
8595 "Unknown", width);
8596}
8597
Michael Chanc0c050c2015-10-22 16:01:17 -04008598static int bnxt_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
8599{
8600 static int version_printed;
8601 struct net_device *dev;
8602 struct bnxt *bp;
Michael Chan6e6c5a52016-01-02 23:45:02 -05008603 int rc, max_irqs;
Michael Chanc0c050c2015-10-22 16:01:17 -04008604
Ray Jui4e003382017-02-20 19:25:16 -05008605 if (pci_is_bridge(pdev))
Prashant Sreedharanfa853dd2016-07-18 07:15:25 -04008606 return -ENODEV;
8607
Michael Chanc0c050c2015-10-22 16:01:17 -04008608 if (version_printed++ == 0)
8609 pr_info("%s", version);
8610
8611 max_irqs = bnxt_get_max_irq(pdev);
8612 dev = alloc_etherdev_mq(sizeof(*bp), max_irqs);
8613 if (!dev)
8614 return -ENOMEM;
8615
8616 bp = netdev_priv(dev);
8617
8618 if (bnxt_vf_pciid(ent->driver_data))
8619 bp->flags |= BNXT_FLAG_VF;
8620
Michael Chan2bcfa6f2015-12-27 18:19:24 -05008621 if (pdev->msix_cap)
Michael Chanc0c050c2015-10-22 16:01:17 -04008622 bp->flags |= BNXT_FLAG_MSIX_CAP;
Michael Chanc0c050c2015-10-22 16:01:17 -04008623
8624 rc = bnxt_init_board(pdev, dev);
8625 if (rc < 0)
8626 goto init_err_free;
8627
8628 dev->netdev_ops = &bnxt_netdev_ops;
8629 dev->watchdog_timeo = BNXT_TX_TIMEOUT;
8630 dev->ethtool_ops = &bnxt_ethtool_ops;
David S. Millerbc880552017-07-24 21:20:16 -07008631 SWITCHDEV_SET_OPS(dev, &bnxt_switchdev_ops);
Michael Chanc0c050c2015-10-22 16:01:17 -04008632 pci_set_drvdata(pdev, dev);
8633
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04008634 rc = bnxt_alloc_hwrm_resources(bp);
8635 if (rc)
Sathya Perla17086392017-02-20 19:25:18 -05008636 goto init_err_pci_clean;
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04008637
8638 mutex_init(&bp->hwrm_cmd_lock);
8639 rc = bnxt_hwrm_ver_get(bp);
8640 if (rc)
Sathya Perla17086392017-02-20 19:25:18 -05008641 goto init_err_pci_clean;
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04008642
Deepak Khungare605db82017-05-29 19:06:04 -04008643 if (bp->flags & BNXT_FLAG_SHORT_CMD) {
8644 rc = bnxt_alloc_hwrm_short_cmd_req(bp);
8645 if (rc)
8646 goto init_err_pci_clean;
8647 }
8648
Michael Chan3c2217a2017-03-08 18:44:32 -05008649 rc = bnxt_hwrm_func_reset(bp);
8650 if (rc)
8651 goto init_err_pci_clean;
8652
Rob Swindell5ac67d82016-09-19 03:58:03 -04008653 bnxt_hwrm_fw_set_time(bp);
8654
Michael Chanc0c050c2015-10-22 16:01:17 -04008655 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
8656 NETIF_F_TSO | NETIF_F_TSO6 |
8657 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
Tom Herbert7e133182016-05-18 09:06:10 -07008658 NETIF_F_GSO_IPXIP4 |
Alexander Duyck152971e2016-05-02 09:38:55 -07008659 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
8660 NETIF_F_GSO_PARTIAL | NETIF_F_RXHASH |
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04008661 NETIF_F_RXCSUM | NETIF_F_GRO;
8662
8663 if (!BNXT_CHIP_TYPE_NITRO_A0(bp))
8664 dev->hw_features |= NETIF_F_LRO;
Michael Chanc0c050c2015-10-22 16:01:17 -04008665
Michael Chanc0c050c2015-10-22 16:01:17 -04008666 dev->hw_enc_features =
8667 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
8668 NETIF_F_TSO | NETIF_F_TSO6 |
8669 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
Alexander Duyck152971e2016-05-02 09:38:55 -07008670 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07008671 NETIF_F_GSO_IPXIP4 | NETIF_F_GSO_PARTIAL;
Alexander Duyck152971e2016-05-02 09:38:55 -07008672 dev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM |
8673 NETIF_F_GSO_GRE_CSUM;
Michael Chanc0c050c2015-10-22 16:01:17 -04008674 dev->vlan_features = dev->hw_features | NETIF_F_HIGHDMA;
8675 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX |
8676 NETIF_F_HW_VLAN_STAG_RX | NETIF_F_HW_VLAN_STAG_TX;
Michael Chan1054aee2017-12-16 03:09:42 -05008677 if (!BNXT_CHIP_TYPE_NITRO_A0(bp))
8678 dev->hw_features |= NETIF_F_GRO_HW;
Michael Chanc0c050c2015-10-22 16:01:17 -04008679 dev->features |= dev->hw_features | NETIF_F_HIGHDMA;
Michael Chan1054aee2017-12-16 03:09:42 -05008680 if (dev->features & NETIF_F_GRO_HW)
8681 dev->features &= ~NETIF_F_LRO;
Michael Chanc0c050c2015-10-22 16:01:17 -04008682 dev->priv_flags |= IFF_UNICAST_FLT;
8683
8684#ifdef CONFIG_BNXT_SRIOV
8685 init_waitqueue_head(&bp->sriov_cfg_wait);
Sathya Perla4ab0c6a2017-07-24 12:34:27 -04008686 mutex_init(&bp->sriov_lock);
Michael Chanc0c050c2015-10-22 16:01:17 -04008687#endif
Michael Chan309369c2016-06-13 02:25:34 -04008688 bp->gro_func = bnxt_gro_func_5730x;
Michael Chan3284f9e2017-05-29 19:06:07 -04008689 if (BNXT_CHIP_P4_PLUS(bp))
Michael Chan94758f82016-06-13 02:25:35 -04008690 bp->gro_func = bnxt_gro_func_5731x;
Michael Chan434c9752017-05-29 19:06:08 -04008691 else
8692 bp->flags |= BNXT_FLAG_DOUBLE_DB;
Michael Chan309369c2016-06-13 02:25:34 -04008693
Michael Chanc0c050c2015-10-22 16:01:17 -04008694 rc = bnxt_hwrm_func_drv_rgtr(bp);
8695 if (rc)
Sathya Perla17086392017-02-20 19:25:18 -05008696 goto init_err_pci_clean;
Michael Chanc0c050c2015-10-22 16:01:17 -04008697
Michael Chana1653b12016-12-07 00:26:20 -05008698 rc = bnxt_hwrm_func_rgtr_async_events(bp, NULL, 0);
8699 if (rc)
Sathya Perla17086392017-02-20 19:25:18 -05008700 goto init_err_pci_clean;
Michael Chana1653b12016-12-07 00:26:20 -05008701
Michael Chana588e452016-12-07 00:26:21 -05008702 bp->ulp_probe = bnxt_ulp_probe;
8703
Michael Chanc0c050c2015-10-22 16:01:17 -04008704 /* Get the MAX capabilities for this function */
8705 rc = bnxt_hwrm_func_qcaps(bp);
8706 if (rc) {
8707 netdev_err(bp->dev, "hwrm query capability failure rc: %x\n",
8708 rc);
8709 rc = -1;
Sathya Perla17086392017-02-20 19:25:18 -05008710 goto init_err_pci_clean;
Michael Chanc0c050c2015-10-22 16:01:17 -04008711 }
Michael Chana22a6ac2017-08-23 19:34:05 -04008712 rc = bnxt_init_mac_addr(bp);
8713 if (rc) {
8714 dev_err(&pdev->dev, "Unable to initialize mac address.\n");
8715 rc = -EADDRNOTAVAIL;
8716 goto init_err_pci_clean;
8717 }
Michael Chanc0c050c2015-10-22 16:01:17 -04008718 rc = bnxt_hwrm_queue_qportcfg(bp);
8719 if (rc) {
8720 netdev_err(bp->dev, "hwrm query qportcfg failure rc: %x\n",
8721 rc);
8722 rc = -1;
Sathya Perla17086392017-02-20 19:25:18 -05008723 goto init_err_pci_clean;
Michael Chanc0c050c2015-10-22 16:01:17 -04008724 }
8725
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04008726 bnxt_hwrm_func_qcfg(bp);
Michael Chan5ad2cbe2017-01-13 01:32:03 -05008727 bnxt_hwrm_port_led_qcaps(bp);
Michael Chaneb513652017-04-04 18:14:12 -04008728 bnxt_ethtool_init(bp);
Michael Chan87fe6032017-05-16 16:39:43 -04008729 bnxt_dcb_init(bp);
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04008730
Michael Chan7eb9bb32017-10-26 11:51:25 -04008731 /* MTU range: 60 - FW defined max */
8732 dev->min_mtu = ETH_ZLEN;
8733 dev->max_mtu = bp->max_mtu;
8734
Michael Chand5430d32017-08-28 13:40:31 -04008735 rc = bnxt_probe_phy(bp);
8736 if (rc)
8737 goto init_err_pci_clean;
8738
Michael Chanc61fb992017-02-06 16:55:36 -05008739 bnxt_set_rx_skb_mode(bp, false);
Michael Chanc0c050c2015-10-22 16:01:17 -04008740 bnxt_set_tpa_flags(bp);
8741 bnxt_set_ring_params(bp);
Michael Chan33c26572016-12-07 00:26:15 -05008742 bnxt_set_max_func_irqs(bp, max_irqs);
Michael Chan702c2212017-05-29 19:06:10 -04008743 rc = bnxt_set_dflt_rings(bp, true);
Michael Chanbdbd1eb2016-12-29 12:13:43 -05008744 if (rc) {
8745 netdev_err(bp->dev, "Not enough rings available.\n");
8746 rc = -ENOMEM;
Sathya Perla17086392017-02-20 19:25:18 -05008747 goto init_err_pci_clean;
Michael Chanbdbd1eb2016-12-29 12:13:43 -05008748 }
Michael Chanc0c050c2015-10-22 16:01:17 -04008749
Michael Chan87da7f72016-11-16 21:13:09 -05008750 /* Default RSS hash cfg. */
8751 bp->rss_hash_cfg = VNIC_RSS_CFG_REQ_HASH_TYPE_IPV4 |
8752 VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV4 |
8753 VNIC_RSS_CFG_REQ_HASH_TYPE_IPV6 |
8754 VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV6;
Michael Chan3284f9e2017-05-29 19:06:07 -04008755 if (BNXT_CHIP_P4_PLUS(bp) && bp->hwrm_spec_code >= 0x10501) {
Michael Chan87da7f72016-11-16 21:13:09 -05008756 bp->flags |= BNXT_FLAG_UDP_RSS_CAP;
8757 bp->rss_hash_cfg |= VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV4 |
8758 VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV6;
8759 }
8760
Michael Chan8fdefd62016-12-29 12:13:36 -05008761 bnxt_hwrm_vnic_qcaps(bp);
Michael Chan8079e8f2016-12-29 12:13:37 -05008762 if (bnxt_rfs_supported(bp)) {
Michael Chan2bcfa6f2015-12-27 18:19:24 -05008763 dev->hw_features |= NETIF_F_NTUPLE;
8764 if (bnxt_rfs_capable(bp)) {
8765 bp->flags |= BNXT_FLAG_RFS;
8766 dev->features |= NETIF_F_NTUPLE;
8767 }
8768 }
8769
Michael Chanc0c050c2015-10-22 16:01:17 -04008770 if (dev->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
8771 bp->flags |= BNXT_FLAG_STRIP_VLAN;
8772
Michael Chan78095922016-12-07 00:26:16 -05008773 rc = bnxt_init_int_mode(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04008774 if (rc)
Sathya Perla17086392017-02-20 19:25:18 -05008775 goto init_err_pci_clean;
Michael Chanc0c050c2015-10-22 16:01:17 -04008776
Michael Chan832aed12018-03-09 23:46:07 -05008777 /* No TC has been set yet and rings may have been trimmed due to
8778 * limited MSIX, so we re-initialize the TX rings per TC.
8779 */
8780 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
8781
Michael Chanc1ef1462017-04-04 18:14:07 -04008782 bnxt_get_wol_settings(bp);
Michael Chand196ece2017-04-04 18:14:08 -04008783 if (bp->flags & BNXT_FLAG_WOL_CAP)
8784 device_set_wakeup_enable(&pdev->dev, bp->wol);
8785 else
8786 device_set_wakeup_capable(&pdev->dev, false);
Michael Chanc1ef1462017-04-04 18:14:07 -04008787
Michael Chanc3480a62018-01-17 03:21:15 -05008788 bnxt_hwrm_set_cache_line_size(bp, cache_line_size());
8789
Michael Chanc213eae2017-10-13 21:09:29 -04008790 if (BNXT_PF(bp)) {
8791 if (!bnxt_pf_wq) {
8792 bnxt_pf_wq =
8793 create_singlethread_workqueue("bnxt_pf_wq");
8794 if (!bnxt_pf_wq) {
8795 dev_err(&pdev->dev, "Unable to create workqueue.\n");
8796 goto init_err_pci_clean;
8797 }
8798 }
Sathya Perla2ae74082017-08-28 13:40:33 -04008799 bnxt_init_tc(bp);
Michael Chanc213eae2017-10-13 21:09:29 -04008800 }
Sathya Perla2ae74082017-08-28 13:40:33 -04008801
Michael Chan78095922016-12-07 00:26:16 -05008802 rc = register_netdev(dev);
8803 if (rc)
Sathya Perla2ae74082017-08-28 13:40:33 -04008804 goto init_err_cleanup_tc;
Michael Chan78095922016-12-07 00:26:16 -05008805
Sathya Perla4ab0c6a2017-07-24 12:34:27 -04008806 if (BNXT_PF(bp))
8807 bnxt_dl_register(bp);
8808
Michael Chanc0c050c2015-10-22 16:01:17 -04008809 netdev_info(dev, "%s found at mem %lx, node addr %pM\n",
8810 board_info[ent->driver_data].name,
8811 (long)pci_resource_start(pdev, 0), dev->dev_addr);
8812
Ajit Khaparde90c4f782016-05-15 03:04:45 -04008813 bnxt_parse_log_pcie_link(bp);
8814
Michael Chanc0c050c2015-10-22 16:01:17 -04008815 return 0;
8816
Sathya Perla2ae74082017-08-28 13:40:33 -04008817init_err_cleanup_tc:
8818 bnxt_shutdown_tc(bp);
Michael Chan78095922016-12-07 00:26:16 -05008819 bnxt_clear_int_mode(bp);
8820
Sathya Perla17086392017-02-20 19:25:18 -05008821init_err_pci_clean:
8822 bnxt_cleanup_pci(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04008823
8824init_err_free:
8825 free_netdev(dev);
8826 return rc;
8827}
8828
Michael Chand196ece2017-04-04 18:14:08 -04008829static void bnxt_shutdown(struct pci_dev *pdev)
8830{
8831 struct net_device *dev = pci_get_drvdata(pdev);
8832 struct bnxt *bp;
8833
8834 if (!dev)
8835 return;
8836
8837 rtnl_lock();
8838 bp = netdev_priv(dev);
8839 if (!bp)
8840 goto shutdown_exit;
8841
8842 if (netif_running(dev))
8843 dev_close(dev);
8844
Ray Juia7f3f932017-12-01 03:13:02 -05008845 bnxt_ulp_shutdown(bp);
8846
Michael Chand196ece2017-04-04 18:14:08 -04008847 if (system_state == SYSTEM_POWER_OFF) {
8848 bnxt_clear_int_mode(bp);
8849 pci_wake_from_d3(pdev, bp->wol);
8850 pci_set_power_state(pdev, PCI_D3hot);
8851 }
8852
8853shutdown_exit:
8854 rtnl_unlock();
8855}
8856
Michael Chanf65a2042017-04-04 18:14:11 -04008857#ifdef CONFIG_PM_SLEEP
8858static int bnxt_suspend(struct device *device)
8859{
8860 struct pci_dev *pdev = to_pci_dev(device);
8861 struct net_device *dev = pci_get_drvdata(pdev);
8862 struct bnxt *bp = netdev_priv(dev);
8863 int rc = 0;
8864
8865 rtnl_lock();
8866 if (netif_running(dev)) {
8867 netif_device_detach(dev);
8868 rc = bnxt_close(dev);
8869 }
8870 bnxt_hwrm_func_drv_unrgtr(bp);
8871 rtnl_unlock();
8872 return rc;
8873}
8874
8875static int bnxt_resume(struct device *device)
8876{
8877 struct pci_dev *pdev = to_pci_dev(device);
8878 struct net_device *dev = pci_get_drvdata(pdev);
8879 struct bnxt *bp = netdev_priv(dev);
8880 int rc = 0;
8881
8882 rtnl_lock();
8883 if (bnxt_hwrm_ver_get(bp) || bnxt_hwrm_func_drv_rgtr(bp)) {
8884 rc = -ENODEV;
8885 goto resume_exit;
8886 }
8887 rc = bnxt_hwrm_func_reset(bp);
8888 if (rc) {
8889 rc = -EBUSY;
8890 goto resume_exit;
8891 }
8892 bnxt_get_wol_settings(bp);
8893 if (netif_running(dev)) {
8894 rc = bnxt_open(dev);
8895 if (!rc)
8896 netif_device_attach(dev);
8897 }
8898
8899resume_exit:
8900 rtnl_unlock();
8901 return rc;
8902}
8903
8904static SIMPLE_DEV_PM_OPS(bnxt_pm_ops, bnxt_suspend, bnxt_resume);
8905#define BNXT_PM_OPS (&bnxt_pm_ops)
8906
8907#else
8908
8909#define BNXT_PM_OPS NULL
8910
8911#endif /* CONFIG_PM_SLEEP */
8912
Satish Baddipadige6316ea62016-03-07 15:38:48 -05008913/**
8914 * bnxt_io_error_detected - called when PCI error is detected
8915 * @pdev: Pointer to PCI device
8916 * @state: The current pci connection state
8917 *
8918 * This function is called after a PCI bus error affecting
8919 * this device has been detected.
8920 */
8921static pci_ers_result_t bnxt_io_error_detected(struct pci_dev *pdev,
8922 pci_channel_state_t state)
8923{
8924 struct net_device *netdev = pci_get_drvdata(pdev);
Michael Chana588e452016-12-07 00:26:21 -05008925 struct bnxt *bp = netdev_priv(netdev);
Satish Baddipadige6316ea62016-03-07 15:38:48 -05008926
8927 netdev_info(netdev, "PCI I/O error detected\n");
8928
8929 rtnl_lock();
8930 netif_device_detach(netdev);
8931
Michael Chana588e452016-12-07 00:26:21 -05008932 bnxt_ulp_stop(bp);
8933
Satish Baddipadige6316ea62016-03-07 15:38:48 -05008934 if (state == pci_channel_io_perm_failure) {
8935 rtnl_unlock();
8936 return PCI_ERS_RESULT_DISCONNECT;
8937 }
8938
8939 if (netif_running(netdev))
8940 bnxt_close(netdev);
8941
8942 pci_disable_device(pdev);
8943 rtnl_unlock();
8944
8945 /* Request a slot slot reset. */
8946 return PCI_ERS_RESULT_NEED_RESET;
8947}
8948
8949/**
8950 * bnxt_io_slot_reset - called after the pci bus has been reset.
8951 * @pdev: Pointer to PCI device
8952 *
8953 * Restart the card from scratch, as if from a cold-boot.
8954 * At this point, the card has exprienced a hard reset,
8955 * followed by fixups by BIOS, and has its config space
8956 * set up identically to what it was at cold boot.
8957 */
8958static pci_ers_result_t bnxt_io_slot_reset(struct pci_dev *pdev)
8959{
8960 struct net_device *netdev = pci_get_drvdata(pdev);
8961 struct bnxt *bp = netdev_priv(netdev);
8962 int err = 0;
8963 pci_ers_result_t result = PCI_ERS_RESULT_DISCONNECT;
8964
8965 netdev_info(bp->dev, "PCI Slot Reset\n");
8966
8967 rtnl_lock();
8968
8969 if (pci_enable_device(pdev)) {
8970 dev_err(&pdev->dev,
8971 "Cannot re-enable PCI device after reset.\n");
8972 } else {
8973 pci_set_master(pdev);
8974
Michael Chanaa8ed022016-12-07 00:26:17 -05008975 err = bnxt_hwrm_func_reset(bp);
8976 if (!err && netif_running(netdev))
Satish Baddipadige6316ea62016-03-07 15:38:48 -05008977 err = bnxt_open(netdev);
8978
Michael Chana588e452016-12-07 00:26:21 -05008979 if (!err) {
Satish Baddipadige6316ea62016-03-07 15:38:48 -05008980 result = PCI_ERS_RESULT_RECOVERED;
Michael Chana588e452016-12-07 00:26:21 -05008981 bnxt_ulp_start(bp);
8982 }
Satish Baddipadige6316ea62016-03-07 15:38:48 -05008983 }
8984
8985 if (result != PCI_ERS_RESULT_RECOVERED && netif_running(netdev))
8986 dev_close(netdev);
8987
8988 rtnl_unlock();
8989
8990 err = pci_cleanup_aer_uncorrect_error_status(pdev);
8991 if (err) {
8992 dev_err(&pdev->dev,
8993 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
8994 err); /* non-fatal, continue */
8995 }
8996
8997 return PCI_ERS_RESULT_RECOVERED;
8998}
8999
9000/**
9001 * bnxt_io_resume - called when traffic can start flowing again.
9002 * @pdev: Pointer to PCI device
9003 *
9004 * This callback is called when the error recovery driver tells
9005 * us that its OK to resume normal operation.
9006 */
9007static void bnxt_io_resume(struct pci_dev *pdev)
9008{
9009 struct net_device *netdev = pci_get_drvdata(pdev);
9010
9011 rtnl_lock();
9012
9013 netif_device_attach(netdev);
9014
9015 rtnl_unlock();
9016}
9017
9018static const struct pci_error_handlers bnxt_err_handler = {
9019 .error_detected = bnxt_io_error_detected,
9020 .slot_reset = bnxt_io_slot_reset,
9021 .resume = bnxt_io_resume
9022};
9023
Michael Chanc0c050c2015-10-22 16:01:17 -04009024static struct pci_driver bnxt_pci_driver = {
9025 .name = DRV_MODULE_NAME,
9026 .id_table = bnxt_pci_tbl,
9027 .probe = bnxt_init_one,
9028 .remove = bnxt_remove_one,
Michael Chand196ece2017-04-04 18:14:08 -04009029 .shutdown = bnxt_shutdown,
Michael Chanf65a2042017-04-04 18:14:11 -04009030 .driver.pm = BNXT_PM_OPS,
Satish Baddipadige6316ea62016-03-07 15:38:48 -05009031 .err_handler = &bnxt_err_handler,
Michael Chanc0c050c2015-10-22 16:01:17 -04009032#if defined(CONFIG_BNXT_SRIOV)
9033 .sriov_configure = bnxt_sriov_configure,
9034#endif
9035};
9036
Michael Chanc213eae2017-10-13 21:09:29 -04009037static int __init bnxt_init(void)
9038{
9039 return pci_register_driver(&bnxt_pci_driver);
9040}
9041
9042static void __exit bnxt_exit(void)
9043{
9044 pci_unregister_driver(&bnxt_pci_driver);
9045 if (bnxt_pf_wq)
9046 destroy_workqueue(bnxt_pf_wq);
9047}
9048
9049module_init(bnxt_init);
9050module_exit(bnxt_exit);