blob: ef6fa87b2f8aa85c96b55b33de90afbae06e2a6b [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 *
25 * Authors:
26 * Eric Anholt <eric@anholt.net>
27 */
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/delay.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040031#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080033#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drm_crtc.h>
35#include <drm/drm_edid.h>
Chris Wilsonea5b2132010-08-04 13:50:23 +010036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
39#include "intel_sdvo_regs.h"
40
Zhenyu Wang14571b42010-03-30 14:06:33 +080041#define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
42#define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
43#define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
Chris Wilsona0b1c7a2011-09-30 22:56:41 +010044#define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_YPRPB0)
Zhenyu Wang14571b42010-03-30 14:06:33 +080045
46#define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
Akshay Joshi0206e352011-08-16 15:34:10 -040047 SDVO_TV_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080048
49#define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
Chris Wilson139467432011-02-09 20:01:16 +000050#define IS_TMDS(c) (c->output_flag & SDVO_TMDS_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080051#define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
Chris Wilson32aad862010-08-04 13:50:25 +010052#define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
Chris Wilson52220082011-06-20 14:45:50 +010053#define IS_DIGITAL(c) (c->output_flag & (SDVO_TMDS_MASK | SDVO_LVDS_MASK))
Zhenyu Wang14571b42010-03-30 14:06:33 +080054
Jesse Barnes79e53942008-11-07 14:24:08 -080055
Ville Syrjälä4d9194d2015-08-21 20:45:29 +030056static const char * const tv_format_names[] = {
Zhao Yakuice6feab2009-08-24 13:50:26 +080057 "NTSC_M" , "NTSC_J" , "NTSC_443",
58 "PAL_B" , "PAL_D" , "PAL_G" ,
59 "PAL_H" , "PAL_I" , "PAL_M" ,
60 "PAL_N" , "PAL_NC" , "PAL_60" ,
61 "SECAM_B" , "SECAM_D" , "SECAM_G" ,
62 "SECAM_K" , "SECAM_K1", "SECAM_L" ,
63 "SECAM_60"
64};
65
Ville Syrjälä53abb672015-08-21 20:45:28 +030066#define TV_FORMAT_NUM ARRAY_SIZE(tv_format_names)
Zhao Yakuice6feab2009-08-24 13:50:26 +080067
Chris Wilsonea5b2132010-08-04 13:50:23 +010068struct intel_sdvo {
69 struct intel_encoder base;
70
Chris Wilsonf899fc62010-07-20 15:44:45 -070071 struct i2c_adapter *i2c;
Keith Packardf9c10a92009-05-30 12:16:25 -070072 u8 slave_addr;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080073
Chris Wilsone957d772010-09-24 12:52:03 +010074 struct i2c_adapter ddc;
75
Jesse Barnese2f0ba92009-02-02 15:11:52 -080076 /* Register for the SDVO device: SDVOB or SDVOC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020077 i915_reg_t sdvo_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -080078
Jesse Barnese2f0ba92009-02-02 15:11:52 -080079 /* Active outputs controlled by this SDVO output */
80 uint16_t controlled_output;
Jesse Barnes79e53942008-11-07 14:24:08 -080081
Jesse Barnese2f0ba92009-02-02 15:11:52 -080082 /*
83 * Capabilities of the SDVO device returned by
Damien Lespiau19d415a2013-06-10 13:28:42 +010084 * intel_sdvo_get_capabilities()
Jesse Barnese2f0ba92009-02-02 15:11:52 -080085 */
Jesse Barnes79e53942008-11-07 14:24:08 -080086 struct intel_sdvo_caps caps;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080087
88 /* Pixel clock limitations reported by the SDVO device, in kHz */
Jesse Barnes79e53942008-11-07 14:24:08 -080089 int pixel_clock_min, pixel_clock_max;
90
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +080091 /*
92 * For multiple function SDVO device,
93 * this is for current attached outputs.
94 */
95 uint16_t attached_output;
96
Simon Farnsworthcc68c812011-09-21 17:13:30 +010097 /*
98 * Hotplug activation bits for this device
99 */
Jani Nikula5fa7ac92012-08-29 16:43:58 +0300100 uint16_t hotplug_active;
Simon Farnsworthcc68c812011-09-21 17:13:30 +0100101
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800102 /**
Chris Wilsone953fd72011-02-21 22:23:52 +0000103 * This is used to select the color range of RBG outputs in HDMI mode.
104 * It is only valid when using TMDS encoding and 8 bit per color mode.
105 */
106 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200107 bool color_range_auto;
Chris Wilsone953fd72011-02-21 22:23:52 +0000108
109 /**
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800110 * This is set if we're going to treat the device as TV-out.
111 *
112 * While we have these nice friendly flags for output types that ought
113 * to decide this for us, the S-Video output on our HDMI+S-Video card
114 * shows up as RGB1 (VGA).
115 */
116 bool is_tv;
117
Ville Syrjälä2a5c0832015-11-06 21:29:59 +0200118 enum port port;
Daniel Vettereef4eac2012-03-23 23:43:35 +0100119
Zhao Yakuice6feab2009-08-24 13:50:26 +0800120 /* This is for current tv format name */
Chris Wilson40039752010-08-04 13:50:26 +0100121 int tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800122
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800123 /**
124 * This is set if we treat the device as HDMI, instead of DVI.
125 */
126 bool is_hdmi;
Chris Wilsonda79de92010-11-22 11:12:46 +0000127 bool has_hdmi_monitor;
128 bool has_hdmi_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200129 bool rgb_quant_range_selectable;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800130
Ma Ling7086c872009-05-13 11:20:06 +0800131 /**
Chris Wilson6c9547f2010-08-25 10:05:17 +0100132 * This is set if we detect output of sdvo device as LVDS and
133 * have a valid fixed mode to use with the panel.
Ma Ling7086c872009-05-13 11:20:06 +0800134 */
135 bool is_lvds;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800136
137 /**
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800138 * This is sdvo fixed pannel mode pointer
139 */
140 struct drm_display_mode *sdvo_lvds_fixed_mode;
141
Eric Anholtc751ce42010-03-25 11:48:48 -0700142 /* DDC bus used by this SDVO encoder */
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800143 uint8_t ddc_bus;
Egbert Eiche7518232012-10-13 14:29:31 +0200144
145 /*
146 * the sdvo flag gets lost in round trip: dtd->adjusted_mode->dtd
147 */
148 uint8_t dtd_sdvo_flags;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800149};
150
151struct intel_sdvo_connector {
Chris Wilson615fb932010-08-04 13:50:24 +0100152 struct intel_connector base;
153
Zhenyu Wang14571b42010-03-30 14:06:33 +0800154 /* Mark the type of connector */
155 uint16_t output_flag;
156
Daniel Vetterc3e5f672012-02-23 17:14:47 +0100157 enum hdmi_force_audio force_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +0100158
Zhenyu Wang14571b42010-03-30 14:06:33 +0800159 /* This contains all current supported TV format */
Chris Wilson40039752010-08-04 13:50:26 +0100160 u8 tv_format_supported[TV_FORMAT_NUM];
Zhenyu Wang14571b42010-03-30 14:06:33 +0800161 int format_supported_num;
Chris Wilsonc5521702010-08-04 13:50:28 +0100162 struct drm_property *tv_format;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800163
Zhao Yakuib9219c52009-09-10 15:45:46 +0800164 /* add the property for the SDVO-TV */
Chris Wilsonc5521702010-08-04 13:50:28 +0100165 struct drm_property *left;
166 struct drm_property *right;
167 struct drm_property *top;
168 struct drm_property *bottom;
169 struct drm_property *hpos;
170 struct drm_property *vpos;
171 struct drm_property *contrast;
172 struct drm_property *saturation;
173 struct drm_property *hue;
174 struct drm_property *sharpness;
175 struct drm_property *flicker_filter;
176 struct drm_property *flicker_filter_adaptive;
177 struct drm_property *flicker_filter_2d;
178 struct drm_property *tv_chroma_filter;
179 struct drm_property *tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100180 struct drm_property *dot_crawl;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800181
182 /* add the property for the SDVO-TV/LVDS */
Chris Wilsonc5521702010-08-04 13:50:28 +0100183 struct drm_property *brightness;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800184
185 /* Add variable to record current setting for the above property */
186 u32 left_margin, right_margin, top_margin, bottom_margin;
Chris Wilsonc5521702010-08-04 13:50:28 +0100187
Zhao Yakuib9219c52009-09-10 15:45:46 +0800188 /* this is to get the range of margin.*/
189 u32 max_hscan, max_vscan;
190 u32 max_hpos, cur_hpos;
191 u32 max_vpos, cur_vpos;
192 u32 cur_brightness, max_brightness;
193 u32 cur_contrast, max_contrast;
194 u32 cur_saturation, max_saturation;
195 u32 cur_hue, max_hue;
Chris Wilsonc5521702010-08-04 13:50:28 +0100196 u32 cur_sharpness, max_sharpness;
197 u32 cur_flicker_filter, max_flicker_filter;
198 u32 cur_flicker_filter_adaptive, max_flicker_filter_adaptive;
199 u32 cur_flicker_filter_2d, max_flicker_filter_2d;
200 u32 cur_tv_chroma_filter, max_tv_chroma_filter;
201 u32 cur_tv_luma_filter, max_tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100202 u32 cur_dot_crawl, max_dot_crawl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800203};
204
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200205static struct intel_sdvo *to_sdvo(struct intel_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100206{
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200207 return container_of(encoder, struct intel_sdvo, base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100208}
209
Chris Wilsondf0e9242010-09-09 16:20:55 +0100210static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
211{
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200212 return to_sdvo(intel_attached_encoder(connector));
Chris Wilsondf0e9242010-09-09 16:20:55 +0100213}
214
Chris Wilson615fb932010-08-04 13:50:24 +0100215static struct intel_sdvo_connector *to_intel_sdvo_connector(struct drm_connector *connector)
216{
217 return container_of(to_intel_connector(connector), struct intel_sdvo_connector, base);
218}
219
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800220static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100221intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
Chris Wilson32aad862010-08-04 13:50:25 +0100222static bool
223intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
224 struct intel_sdvo_connector *intel_sdvo_connector,
225 int type);
226static bool
227intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
228 struct intel_sdvo_connector *intel_sdvo_connector);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800229
Jesse Barnes79e53942008-11-07 14:24:08 -0800230/**
231 * Writes the SDVOB or SDVOC with the given value, but always writes both
232 * SDVOB and SDVOC to work around apparent hardware issues (according to
233 * comments in the BIOS).
234 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100235static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800236{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100237 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100238 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800239 u32 bval = val, cval = val;
240 int i;
241
Ville Syrjälä2a5c0832015-11-06 21:29:59 +0200242 if (HAS_PCH_SPLIT(dev_priv)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100243 I915_WRITE(intel_sdvo->sdvo_reg, val);
Ville Syrjäläabab6312015-05-05 17:17:32 +0300244 POSTING_READ(intel_sdvo->sdvo_reg);
Ville Syrjäläe8504ee2015-05-05 17:17:33 +0300245 /*
246 * HW workaround, need to write this twice for issue
247 * that may result in first write getting masked.
248 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100249 if (HAS_PCH_IBX(dev_priv)) {
Ville Syrjäläe8504ee2015-05-05 17:17:33 +0300250 I915_WRITE(intel_sdvo->sdvo_reg, val);
251 POSTING_READ(intel_sdvo->sdvo_reg);
252 }
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800253 return;
254 }
255
Ville Syrjälä2a5c0832015-11-06 21:29:59 +0200256 if (intel_sdvo->port == PORT_B)
Paulo Zanonie2debe92013-02-18 19:00:27 -0300257 cval = I915_READ(GEN3_SDVOC);
258 else
259 bval = I915_READ(GEN3_SDVOB);
260
Jesse Barnes79e53942008-11-07 14:24:08 -0800261 /*
262 * Write the registers twice for luck. Sometimes,
263 * writing them only once doesn't appear to 'stick'.
264 * The BIOS does this too. Yay, magic
265 */
266 for (i = 0; i < 2; i++)
267 {
Paulo Zanonie2debe92013-02-18 19:00:27 -0300268 I915_WRITE(GEN3_SDVOB, bval);
Ville Syrjäläabab6312015-05-05 17:17:32 +0300269 POSTING_READ(GEN3_SDVOB);
Paulo Zanonie2debe92013-02-18 19:00:27 -0300270 I915_WRITE(GEN3_SDVOC, cval);
Ville Syrjäläabab6312015-05-05 17:17:32 +0300271 POSTING_READ(GEN3_SDVOC);
Jesse Barnes79e53942008-11-07 14:24:08 -0800272 }
273}
274
Chris Wilson32aad862010-08-04 13:50:25 +0100275static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
Jesse Barnes79e53942008-11-07 14:24:08 -0800276{
Jesse Barnes79e53942008-11-07 14:24:08 -0800277 struct i2c_msg msgs[] = {
278 {
Chris Wilsone957d772010-09-24 12:52:03 +0100279 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800280 .flags = 0,
281 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100282 .buf = &addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800283 },
284 {
Chris Wilsone957d772010-09-24 12:52:03 +0100285 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800286 .flags = I2C_M_RD,
287 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100288 .buf = ch,
Jesse Barnes79e53942008-11-07 14:24:08 -0800289 }
290 };
Chris Wilson32aad862010-08-04 13:50:25 +0100291 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800292
Chris Wilsonf899fc62010-07-20 15:44:45 -0700293 if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800294 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800295
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800296 DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
Jesse Barnes79e53942008-11-07 14:24:08 -0800297 return false;
298}
299
Jesse Barnes79e53942008-11-07 14:24:08 -0800300#define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
301/** Mapping of command numbers to names, for debug output */
Tobias Klauser005568b2009-02-09 22:02:42 +0100302static const struct _sdvo_cmd_name {
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800303 u8 cmd;
Chris Wilson2e88e402010-08-07 11:01:27 +0100304 const char *name;
Tvrtko Ursulin579627e2016-10-13 11:09:24 +0100305} __attribute__ ((packed)) sdvo_cmd_names[] = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400306 SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
307 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
308 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
309 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
310 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
311 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
312 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
313 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
314 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
315 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
316 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
317 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
318 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
319 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
320 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
321 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
322 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
323 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
324 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
325 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
326 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
327 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
328 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
329 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
330 SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
331 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
332 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
333 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
334 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
335 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
336 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
337 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
338 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
339 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
340 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
341 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
342 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
343 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
344 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
345 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
346 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
347 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
348 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
Chris Wilsonc5521702010-08-04 13:50:28 +0100349
Akshay Joshi0206e352011-08-16 15:34:10 -0400350 /* Add the op code for SDVO enhancements */
351 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
352 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
353 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
354 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
355 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
356 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
357 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
358 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
359 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
360 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
361 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
362 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
363 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
364 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
365 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
366 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
367 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
368 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
369 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
370 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
371 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
372 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
373 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
374 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
375 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
376 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
377 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
378 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
379 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
380 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
381 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
382 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
383 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
384 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
385 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
386 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
387 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
388 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
389 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
390 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
391 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
392 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
393 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
394 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
Chris Wilsonc5521702010-08-04 13:50:28 +0100395
Akshay Joshi0206e352011-08-16 15:34:10 -0400396 /* HDMI op code */
397 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
398 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
399 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
400 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
401 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
402 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
403 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
404 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
405 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
406 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
407 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
408 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
409 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
410 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
411 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
412 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
413 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
414 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
415 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
416 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
Jesse Barnes79e53942008-11-07 14:24:08 -0800417};
418
Ville Syrjälä2a5c0832015-11-06 21:29:59 +0200419#define SDVO_NAME(svdo) ((svdo)->port == PORT_B ? "SDVOB" : "SDVOC")
Jesse Barnes79e53942008-11-07 14:24:08 -0800420
Chris Wilsonea5b2132010-08-04 13:50:23 +0100421static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
Chris Wilson32aad862010-08-04 13:50:25 +0100422 const void *args, int args_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800423{
Daniel Vetter84fcb462013-11-27 16:03:01 +0100424 int i, pos = 0;
425#define BUF_LEN 256
426 char buffer[BUF_LEN];
Jesse Barnes79e53942008-11-07 14:24:08 -0800427
Daniel Vetter84fcb462013-11-27 16:03:01 +0100428#define BUF_PRINT(args...) \
429 pos += snprintf(buffer + pos, max_t(int, BUF_LEN - pos, 0), args)
430
431
432 for (i = 0; i < args_len; i++) {
433 BUF_PRINT("%02X ", ((u8 *)args)[i]);
434 }
435 for (; i < 8; i++) {
436 BUF_PRINT(" ");
437 }
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400438 for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800439 if (cmd == sdvo_cmd_names[i].cmd) {
Daniel Vetter84fcb462013-11-27 16:03:01 +0100440 BUF_PRINT("(%s)", sdvo_cmd_names[i].name);
Jesse Barnes79e53942008-11-07 14:24:08 -0800441 break;
442 }
443 }
Daniel Vetter84fcb462013-11-27 16:03:01 +0100444 if (i == ARRAY_SIZE(sdvo_cmd_names)) {
445 BUF_PRINT("(%02X)", cmd);
446 }
447 BUG_ON(pos >= BUF_LEN - 1);
448#undef BUF_PRINT
449#undef BUF_LEN
450
451 DRM_DEBUG_KMS("%s: W: %02X %s\n", SDVO_NAME(intel_sdvo), cmd, buffer);
Jesse Barnes79e53942008-11-07 14:24:08 -0800452}
Jesse Barnes79e53942008-11-07 14:24:08 -0800453
Ville Syrjälä4d9194d2015-08-21 20:45:29 +0300454static const char * const cmd_status_names[] = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800455 "Power on",
456 "Success",
457 "Not supported",
458 "Invalid arg",
459 "Pending",
460 "Target not specified",
461 "Scaling not supported"
462};
463
Chris Wilsone957d772010-09-24 12:52:03 +0100464static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
465 const void *args, int args_len)
466{
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700467 u8 *buf, status;
468 struct i2c_msg *msgs;
469 int i, ret = true;
470
Alan Cox0274df32012-07-25 13:51:04 +0100471 /* Would be simpler to allocate both in one go ? */
Mihnea Dobrescu-Balaur5c67eeb2013-03-10 14:22:48 +0200472 buf = kzalloc(args_len * 2 + 2, GFP_KERNEL);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700473 if (!buf)
474 return false;
475
476 msgs = kcalloc(args_len + 3, sizeof(*msgs), GFP_KERNEL);
Alan Cox0274df32012-07-25 13:51:04 +0100477 if (!msgs) {
478 kfree(buf);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700479 return false;
Alan Cox0274df32012-07-25 13:51:04 +0100480 }
Chris Wilsone957d772010-09-24 12:52:03 +0100481
482 intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
483
484 for (i = 0; i < args_len; i++) {
485 msgs[i].addr = intel_sdvo->slave_addr;
486 msgs[i].flags = 0;
487 msgs[i].len = 2;
488 msgs[i].buf = buf + 2 *i;
489 buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
490 buf[2*i + 1] = ((u8*)args)[i];
491 }
492 msgs[i].addr = intel_sdvo->slave_addr;
493 msgs[i].flags = 0;
494 msgs[i].len = 2;
495 msgs[i].buf = buf + 2*i;
496 buf[2*i + 0] = SDVO_I2C_OPCODE;
497 buf[2*i + 1] = cmd;
498
499 /* the following two are to read the response */
500 status = SDVO_I2C_CMD_STATUS;
501 msgs[i+1].addr = intel_sdvo->slave_addr;
502 msgs[i+1].flags = 0;
503 msgs[i+1].len = 1;
504 msgs[i+1].buf = &status;
505
506 msgs[i+2].addr = intel_sdvo->slave_addr;
507 msgs[i+2].flags = I2C_M_RD;
508 msgs[i+2].len = 1;
509 msgs[i+2].buf = &status;
510
511 ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3);
512 if (ret < 0) {
513 DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700514 ret = false;
515 goto out;
Chris Wilsone957d772010-09-24 12:52:03 +0100516 }
517 if (ret != i+3) {
518 /* failure in I2C transfer */
519 DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700520 ret = false;
Chris Wilsone957d772010-09-24 12:52:03 +0100521 }
522
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700523out:
524 kfree(msgs);
525 kfree(buf);
526 return ret;
Chris Wilsone957d772010-09-24 12:52:03 +0100527}
528
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100529static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
530 void *response, int response_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800531{
Chris Wilsonfc373812012-11-23 11:57:56 +0000532 u8 retry = 15; /* 5 quick checks, followed by 10 long checks */
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100533 u8 status;
Daniel Vetter84fcb462013-11-27 16:03:01 +0100534 int i, pos = 0;
535#define BUF_LEN 256
536 char buffer[BUF_LEN];
Jesse Barnes79e53942008-11-07 14:24:08 -0800537
Chris Wilsond121a5d2011-01-25 15:00:01 +0000538
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100539 /*
540 * The documentation states that all commands will be
541 * processed within 15µs, and that we need only poll
542 * the status byte a maximum of 3 times in order for the
543 * command to be complete.
544 *
545 * Check 5 times in case the hardware failed to read the docs.
Chris Wilsonfc373812012-11-23 11:57:56 +0000546 *
547 * Also beware that the first response by many devices is to
548 * reply PENDING and stall for time. TVs are notorious for
549 * requiring longer than specified to complete their replies.
550 * Originally (in the DDX long ago), the delay was only ever 15ms
551 * with an additional delay of 30ms applied for TVs added later after
552 * many experiments. To accommodate both sets of delays, we do a
553 * sequence of slow checks if the device is falling behind and fails
554 * to reply within 5*15µs.
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100555 */
Chris Wilsond121a5d2011-01-25 15:00:01 +0000556 if (!intel_sdvo_read_byte(intel_sdvo,
557 SDVO_I2C_CMD_STATUS,
558 &status))
559 goto log_fail;
560
Guillaume Clement1ad87e72013-08-10 21:57:57 +0200561 while ((status == SDVO_CMD_STATUS_PENDING ||
Chris Wilson46a3f4a2013-09-24 12:55:40 +0100562 status == SDVO_CMD_STATUS_TARGET_NOT_SPECIFIED) && --retry) {
Chris Wilsonfc373812012-11-23 11:57:56 +0000563 if (retry < 10)
564 msleep(15);
565 else
566 udelay(15);
567
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100568 if (!intel_sdvo_read_byte(intel_sdvo,
569 SDVO_I2C_CMD_STATUS,
570 &status))
Chris Wilsond121a5d2011-01-25 15:00:01 +0000571 goto log_fail;
572 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100573
Daniel Vetter84fcb462013-11-27 16:03:01 +0100574#define BUF_PRINT(args...) \
575 pos += snprintf(buffer + pos, max_t(int, BUF_LEN - pos, 0), args)
576
Jesse Barnes79e53942008-11-07 14:24:08 -0800577 if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
Daniel Vetter84fcb462013-11-27 16:03:01 +0100578 BUF_PRINT("(%s)", cmd_status_names[status]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800579 else
Daniel Vetter84fcb462013-11-27 16:03:01 +0100580 BUF_PRINT("(??? %d)", status);
Jesse Barnes79e53942008-11-07 14:24:08 -0800581
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100582 if (status != SDVO_CMD_STATUS_SUCCESS)
583 goto log_fail;
Jesse Barnes79e53942008-11-07 14:24:08 -0800584
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100585 /* Read the command response */
586 for (i = 0; i < response_len; i++) {
587 if (!intel_sdvo_read_byte(intel_sdvo,
588 SDVO_I2C_RETURN_0 + i,
589 &((u8 *)response)[i]))
590 goto log_fail;
Daniel Vetter84fcb462013-11-27 16:03:01 +0100591 BUF_PRINT(" %02X", ((u8 *)response)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 }
Daniel Vetter84fcb462013-11-27 16:03:01 +0100593 BUG_ON(pos >= BUF_LEN - 1);
594#undef BUF_PRINT
595#undef BUF_LEN
596
597 DRM_DEBUG_KMS("%s: R: %s\n", SDVO_NAME(intel_sdvo), buffer);
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100598 return true;
599
600log_fail:
Daniel Vetter84fcb462013-11-27 16:03:01 +0100601 DRM_DEBUG_KMS("%s: R: ... failed\n", SDVO_NAME(intel_sdvo));
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100602 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800603}
604
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300605static int intel_sdvo_get_pixel_multiplier(const struct drm_display_mode *adjusted_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800606{
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300607 if (adjusted_mode->crtc_clock >= 100000)
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 return 1;
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300609 else if (adjusted_mode->crtc_clock >= 50000)
Jesse Barnes79e53942008-11-07 14:24:08 -0800610 return 2;
611 else
612 return 4;
613}
614
Chris Wilsone957d772010-09-24 12:52:03 +0100615static bool intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
616 u8 ddc_bus)
Jesse Barnes79e53942008-11-07 14:24:08 -0800617{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000618 /* This must be the immediately preceding write before the i2c xfer */
Chris Wilsone957d772010-09-24 12:52:03 +0100619 return intel_sdvo_write_cmd(intel_sdvo,
620 SDVO_CMD_SET_CONTROL_BUS_SWITCH,
621 &ddc_bus, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800622}
623
Chris Wilson32aad862010-08-04 13:50:25 +0100624static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
625{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000626 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len))
627 return false;
628
629 return intel_sdvo_read_response(intel_sdvo, NULL, 0);
Chris Wilson32aad862010-08-04 13:50:25 +0100630}
631
632static bool
633intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
634{
635 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
636 return false;
637
638 return intel_sdvo_read_response(intel_sdvo, value, len);
639}
640
641static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -0800642{
643 struct intel_sdvo_set_target_input_args targets = {0};
Chris Wilson32aad862010-08-04 13:50:25 +0100644 return intel_sdvo_set_value(intel_sdvo,
645 SDVO_CMD_SET_TARGET_INPUT,
646 &targets, sizeof(targets));
Jesse Barnes79e53942008-11-07 14:24:08 -0800647}
648
649/**
650 * Return whether each input is trained.
651 *
652 * This function is making an assumption about the layout of the response,
653 * which should be checked against the docs.
654 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100655static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800656{
657 struct intel_sdvo_get_trained_inputs_response response;
Jesse Barnes79e53942008-11-07 14:24:08 -0800658
Chris Wilson1a3665c2011-01-25 13:59:37 +0000659 BUILD_BUG_ON(sizeof(response) != 1);
Chris Wilson32aad862010-08-04 13:50:25 +0100660 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
661 &response, sizeof(response)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 return false;
663
664 *input_1 = response.input0_trained;
665 *input_2 = response.input1_trained;
666 return true;
667}
668
Chris Wilsonea5b2132010-08-04 13:50:23 +0100669static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800670 u16 outputs)
671{
Chris Wilson32aad862010-08-04 13:50:25 +0100672 return intel_sdvo_set_value(intel_sdvo,
673 SDVO_CMD_SET_ACTIVE_OUTPUTS,
674 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800675}
676
Daniel Vetter4ac41f42012-07-02 14:54:00 +0200677static bool intel_sdvo_get_active_outputs(struct intel_sdvo *intel_sdvo,
678 u16 *outputs)
679{
680 return intel_sdvo_get_value(intel_sdvo,
681 SDVO_CMD_GET_ACTIVE_OUTPUTS,
682 outputs, sizeof(*outputs));
683}
684
Chris Wilsonea5b2132010-08-04 13:50:23 +0100685static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800686 int mode)
687{
Chris Wilson32aad862010-08-04 13:50:25 +0100688 u8 state = SDVO_ENCODER_STATE_ON;
Jesse Barnes79e53942008-11-07 14:24:08 -0800689
690 switch (mode) {
691 case DRM_MODE_DPMS_ON:
692 state = SDVO_ENCODER_STATE_ON;
693 break;
694 case DRM_MODE_DPMS_STANDBY:
695 state = SDVO_ENCODER_STATE_STANDBY;
696 break;
697 case DRM_MODE_DPMS_SUSPEND:
698 state = SDVO_ENCODER_STATE_SUSPEND;
699 break;
700 case DRM_MODE_DPMS_OFF:
701 state = SDVO_ENCODER_STATE_OFF;
702 break;
703 }
704
Chris Wilson32aad862010-08-04 13:50:25 +0100705 return intel_sdvo_set_value(intel_sdvo,
706 SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
Jesse Barnes79e53942008-11-07 14:24:08 -0800707}
708
Chris Wilsonea5b2132010-08-04 13:50:23 +0100709static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800710 int *clock_min,
711 int *clock_max)
712{
713 struct intel_sdvo_pixel_clock_range clocks;
Jesse Barnes79e53942008-11-07 14:24:08 -0800714
Chris Wilson1a3665c2011-01-25 13:59:37 +0000715 BUILD_BUG_ON(sizeof(clocks) != 4);
Chris Wilson32aad862010-08-04 13:50:25 +0100716 if (!intel_sdvo_get_value(intel_sdvo,
717 SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
718 &clocks, sizeof(clocks)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800719 return false;
720
721 /* Convert the values from units of 10 kHz to kHz. */
722 *clock_min = clocks.min * 10;
723 *clock_max = clocks.max * 10;
Jesse Barnes79e53942008-11-07 14:24:08 -0800724 return true;
725}
726
Chris Wilsonea5b2132010-08-04 13:50:23 +0100727static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800728 u16 outputs)
729{
Chris Wilson32aad862010-08-04 13:50:25 +0100730 return intel_sdvo_set_value(intel_sdvo,
731 SDVO_CMD_SET_TARGET_OUTPUT,
732 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800733}
734
Chris Wilsonea5b2132010-08-04 13:50:23 +0100735static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
Jesse Barnes79e53942008-11-07 14:24:08 -0800736 struct intel_sdvo_dtd *dtd)
737{
Chris Wilson32aad862010-08-04 13:50:25 +0100738 return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
739 intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
Jesse Barnes79e53942008-11-07 14:24:08 -0800740}
741
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700742static bool intel_sdvo_get_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
743 struct intel_sdvo_dtd *dtd)
744{
745 return intel_sdvo_get_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
746 intel_sdvo_get_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
747}
748
Chris Wilsonea5b2132010-08-04 13:50:23 +0100749static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800750 struct intel_sdvo_dtd *dtd)
751{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100752 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800753 SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
754}
755
Chris Wilsonea5b2132010-08-04 13:50:23 +0100756static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800757 struct intel_sdvo_dtd *dtd)
758{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100759 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800760 SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
761}
762
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700763static bool intel_sdvo_get_input_timing(struct intel_sdvo *intel_sdvo,
764 struct intel_sdvo_dtd *dtd)
765{
766 return intel_sdvo_get_timing(intel_sdvo,
767 SDVO_CMD_GET_INPUT_TIMINGS_PART1, dtd);
768}
769
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800770static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100771intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800772 uint16_t clock,
773 uint16_t width,
774 uint16_t height)
775{
776 struct intel_sdvo_preferred_input_timing_args args;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800777
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800778 memset(&args, 0, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800779 args.clock = clock;
780 args.width = width;
781 args.height = height;
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800782 args.interlace = 0;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800783
Chris Wilsonea5b2132010-08-04 13:50:23 +0100784 if (intel_sdvo->is_lvds &&
785 (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
786 intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800787 args.scaled = 1;
788
Chris Wilson32aad862010-08-04 13:50:25 +0100789 return intel_sdvo_set_value(intel_sdvo,
790 SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
791 &args, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800792}
793
Chris Wilsonea5b2132010-08-04 13:50:23 +0100794static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800795 struct intel_sdvo_dtd *dtd)
796{
Chris Wilson1a3665c2011-01-25 13:59:37 +0000797 BUILD_BUG_ON(sizeof(dtd->part1) != 8);
798 BUILD_BUG_ON(sizeof(dtd->part2) != 8);
Chris Wilson32aad862010-08-04 13:50:25 +0100799 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
800 &dtd->part1, sizeof(dtd->part1)) &&
801 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
802 &dtd->part2, sizeof(dtd->part2));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800803}
Jesse Barnes79e53942008-11-07 14:24:08 -0800804
Chris Wilsonea5b2132010-08-04 13:50:23 +0100805static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800806{
Chris Wilson32aad862010-08-04 13:50:25 +0100807 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800808}
809
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800810static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
Chris Wilson32aad862010-08-04 13:50:25 +0100811 const struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800812{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800813 uint16_t width, height;
814 uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
815 uint16_t h_sync_offset, v_sync_offset;
Daniel Vetter66518192012-04-01 19:16:18 +0200816 int mode_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800817
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200818 memset(dtd, 0, sizeof(*dtd));
819
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200820 width = mode->hdisplay;
821 height = mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800822
823 /* do some mode translations */
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200824 h_blank_len = mode->htotal - mode->hdisplay;
825 h_sync_len = mode->hsync_end - mode->hsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800826
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200827 v_blank_len = mode->vtotal - mode->vdisplay;
828 v_sync_len = mode->vsync_end - mode->vsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800829
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200830 h_sync_offset = mode->hsync_start - mode->hdisplay;
831 v_sync_offset = mode->vsync_start - mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800832
Daniel Vetter66518192012-04-01 19:16:18 +0200833 mode_clock = mode->clock;
Daniel Vetter66518192012-04-01 19:16:18 +0200834 mode_clock /= 10;
835 dtd->part1.clock = mode_clock;
836
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800837 dtd->part1.h_active = width & 0xff;
838 dtd->part1.h_blank = h_blank_len & 0xff;
839 dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800840 ((h_blank_len >> 8) & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800841 dtd->part1.v_active = height & 0xff;
842 dtd->part1.v_blank = v_blank_len & 0xff;
843 dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800844 ((v_blank_len >> 8) & 0xf);
845
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800846 dtd->part2.h_sync_off = h_sync_offset & 0xff;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800847 dtd->part2.h_sync_width = h_sync_len & 0xff;
848 dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
Jesse Barnes79e53942008-11-07 14:24:08 -0800849 (v_sync_len & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800850 dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800851 ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
852 ((v_sync_len & 0x30) >> 4);
853
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800854 dtd->part2.dtd_flags = 0x18;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200855 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
856 dtd->part2.dtd_flags |= DTD_FLAG_INTERLACE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800857 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200858 dtd->part2.dtd_flags |= DTD_FLAG_HSYNC_POSITIVE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800859 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200860 dtd->part2.dtd_flags |= DTD_FLAG_VSYNC_POSITIVE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800861
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800862 dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800863}
Jesse Barnes79e53942008-11-07 14:24:08 -0800864
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200865static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode *pmode,
Chris Wilson32aad862010-08-04 13:50:25 +0100866 const struct intel_sdvo_dtd *dtd)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800867{
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200868 struct drm_display_mode mode = {};
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800869
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200870 mode.hdisplay = dtd->part1.h_active;
871 mode.hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
872 mode.hsync_start = mode.hdisplay + dtd->part2.h_sync_off;
873 mode.hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
874 mode.hsync_end = mode.hsync_start + dtd->part2.h_sync_width;
875 mode.hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
876 mode.htotal = mode.hdisplay + dtd->part1.h_blank;
877 mode.htotal += (dtd->part1.h_high & 0xf) << 8;
878
879 mode.vdisplay = dtd->part1.v_active;
880 mode.vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
881 mode.vsync_start = mode.vdisplay;
882 mode.vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
883 mode.vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
884 mode.vsync_start += dtd->part2.v_sync_off_high & 0xc0;
885 mode.vsync_end = mode.vsync_start +
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800886 (dtd->part2.v_sync_off_width & 0xf);
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200887 mode.vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
888 mode.vtotal = mode.vdisplay + dtd->part1.v_blank;
889 mode.vtotal += (dtd->part1.v_high & 0xf) << 8;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800890
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200891 mode.clock = dtd->part1.clock * 10;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800892
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200893 if (dtd->part2.dtd_flags & DTD_FLAG_INTERLACE)
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200894 mode.flags |= DRM_MODE_FLAG_INTERLACE;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200895 if (dtd->part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200896 mode.flags |= DRM_MODE_FLAG_PHSYNC;
Daniel Vetter3cea2102013-09-10 10:02:48 +0200897 else
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200898 mode.flags |= DRM_MODE_FLAG_NHSYNC;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200899 if (dtd->part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200900 mode.flags |= DRM_MODE_FLAG_PVSYNC;
Daniel Vetter3cea2102013-09-10 10:02:48 +0200901 else
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200902 mode.flags |= DRM_MODE_FLAG_NVSYNC;
903
904 drm_mode_set_crtcinfo(&mode, 0);
905
906 drm_mode_copy(pmode, &mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800907}
908
Chris Wilsone27d8532010-10-22 09:15:22 +0100909static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800910{
Chris Wilsone27d8532010-10-22 09:15:22 +0100911 struct intel_sdvo_encode encode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800912
Chris Wilson1a3665c2011-01-25 13:59:37 +0000913 BUILD_BUG_ON(sizeof(encode) != 2);
Chris Wilsone27d8532010-10-22 09:15:22 +0100914 return intel_sdvo_get_value(intel_sdvo,
915 SDVO_CMD_GET_SUPP_ENCODE,
916 &encode, sizeof(encode));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800917}
918
Chris Wilsonea5b2132010-08-04 13:50:23 +0100919static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
Eric Anholtc751ce42010-03-25 11:48:48 -0700920 uint8_t mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800921{
Chris Wilson32aad862010-08-04 13:50:25 +0100922 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800923}
924
Chris Wilsonea5b2132010-08-04 13:50:23 +0100925static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800926 uint8_t mode)
927{
Chris Wilson32aad862010-08-04 13:50:25 +0100928 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800929}
930
931#if 0
Chris Wilsonea5b2132010-08-04 13:50:23 +0100932static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800933{
934 int i, j;
935 uint8_t set_buf_index[2];
936 uint8_t av_split;
937 uint8_t buf_size;
938 uint8_t buf[48];
939 uint8_t *pos;
940
Chris Wilson32aad862010-08-04 13:50:25 +0100941 intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800942
943 for (i = 0; i <= av_split; i++) {
944 set_buf_index[0] = i; set_buf_index[1] = 0;
Eric Anholtc751ce42010-03-25 11:48:48 -0700945 intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800946 set_buf_index, 2);
Eric Anholtc751ce42010-03-25 11:48:48 -0700947 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
948 intel_sdvo_read_response(encoder, &buf_size, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800949
950 pos = buf;
951 for (j = 0; j <= buf_size; j += 8) {
Eric Anholtc751ce42010-03-25 11:48:48 -0700952 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800953 NULL, 0);
Eric Anholtc751ce42010-03-25 11:48:48 -0700954 intel_sdvo_read_response(encoder, pos, 8);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800955 pos += 8;
956 }
957 }
958}
959#endif
960
Daniel Vetterb6e0e542012-10-21 12:52:39 +0200961static bool intel_sdvo_write_infoframe(struct intel_sdvo *intel_sdvo,
962 unsigned if_index, uint8_t tx_rate,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200963 const uint8_t *data, unsigned length)
Daniel Vetterb6e0e542012-10-21 12:52:39 +0200964{
965 uint8_t set_buf_index[2] = { if_index, 0 };
966 uint8_t hbuf_size, tmp[8];
967 int i;
968
969 if (!intel_sdvo_set_value(intel_sdvo,
970 SDVO_CMD_SET_HBUF_INDEX,
971 set_buf_index, 2))
972 return false;
973
974 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HBUF_INFO,
975 &hbuf_size, 1))
976 return false;
977
978 /* Buffer size is 0 based, hooray! */
979 hbuf_size++;
980
981 DRM_DEBUG_KMS("writing sdvo hbuf: %i, hbuf_size %i, hbuf_size: %i\n",
982 if_index, length, hbuf_size);
983
984 for (i = 0; i < hbuf_size; i += 8) {
985 memset(tmp, 0, 8);
986 if (i < length)
987 memcpy(tmp, data + i, min_t(unsigned, 8, length - i));
988
989 if (!intel_sdvo_set_value(intel_sdvo,
990 SDVO_CMD_SET_HBUF_DATA,
991 tmp, 8))
992 return false;
993 }
994
995 return intel_sdvo_set_value(intel_sdvo,
996 SDVO_CMD_SET_HBUF_TXRATE,
997 &tx_rate, 1);
998}
999
Ville Syrjäläabedc072013-01-17 16:31:31 +02001000static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo,
Maarten Lankhorstf9fe0532016-08-09 17:04:10 +02001001 struct intel_crtc_state *pipe_config)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001002{
Damien Lespiau15dcd352013-08-06 20:32:20 +01001003 uint8_t sdvo_data[HDMI_INFOFRAME_SIZE(AVI)];
Damien Lespiau15dcd352013-08-06 20:32:20 +01001004 union hdmi_infoframe frame;
1005 int ret;
1006 ssize_t len;
1007
1008 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
Maarten Lankhorstf9fe0532016-08-09 17:04:10 +02001009 &pipe_config->base.adjusted_mode);
Damien Lespiau15dcd352013-08-06 20:32:20 +01001010 if (ret < 0) {
1011 DRM_ERROR("couldn't fill AVI infoframe\n");
1012 return false;
1013 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001014
Ville Syrjäläabedc072013-01-17 16:31:31 +02001015 if (intel_sdvo->rgb_quant_range_selectable) {
Maarten Lankhorstf9fe0532016-08-09 17:04:10 +02001016 if (pipe_config->limited_color_range)
Damien Lespiau15dcd352013-08-06 20:32:20 +01001017 frame.avi.quantization_range =
1018 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001019 else
Damien Lespiau15dcd352013-08-06 20:32:20 +01001020 frame.avi.quantization_range =
1021 HDMI_QUANTIZATION_RANGE_FULL;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001022 }
1023
Damien Lespiau15dcd352013-08-06 20:32:20 +01001024 len = hdmi_infoframe_pack(&frame, sdvo_data, sizeof(sdvo_data));
1025 if (len < 0)
1026 return false;
Daniel Vetter81014b92012-05-12 20:22:00 +02001027
Daniel Vetterb6e0e542012-10-21 12:52:39 +02001028 return intel_sdvo_write_infoframe(intel_sdvo, SDVO_HBUF_INDEX_AVI_IF,
1029 SDVO_HBUF_TX_VSYNC,
1030 sdvo_data, sizeof(sdvo_data));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001031}
1032
Chris Wilson32aad862010-08-04 13:50:25 +01001033static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001034{
Zhao Yakuice6feab2009-08-24 13:50:26 +08001035 struct intel_sdvo_tv_format format;
Chris Wilson40039752010-08-04 13:50:26 +01001036 uint32_t format_map;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001037
Chris Wilson40039752010-08-04 13:50:26 +01001038 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001039 memset(&format, 0, sizeof(format));
Chris Wilson32aad862010-08-04 13:50:25 +01001040 memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001041
Chris Wilson32aad862010-08-04 13:50:25 +01001042 BUILD_BUG_ON(sizeof(format) != 6);
1043 return intel_sdvo_set_value(intel_sdvo,
1044 SDVO_CMD_SET_TV_FORMAT,
1045 &format, sizeof(format));
1046}
Zhao Yakuice6feab2009-08-24 13:50:26 +08001047
Chris Wilson32aad862010-08-04 13:50:25 +01001048static bool
1049intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001050 const struct drm_display_mode *mode)
Chris Wilson32aad862010-08-04 13:50:25 +01001051{
1052 struct intel_sdvo_dtd output_dtd;
1053
1054 if (!intel_sdvo_set_target_output(intel_sdvo,
1055 intel_sdvo->attached_output))
1056 return false;
1057
1058 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
1059 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1060 return false;
1061
1062 return true;
1063}
1064
Daniel Vetterc9a29692012-04-10 13:55:47 +02001065/* Asks the sdvo controller for the preferred input mode given the output mode.
1066 * Unfortunately we have to set up the full output mode to do that. */
Chris Wilson32aad862010-08-04 13:50:25 +01001067static bool
Daniel Vetterc9a29692012-04-10 13:55:47 +02001068intel_sdvo_get_preferred_input_mode(struct intel_sdvo *intel_sdvo,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001069 const struct drm_display_mode *mode,
Daniel Vetterc9a29692012-04-10 13:55:47 +02001070 struct drm_display_mode *adjusted_mode)
Chris Wilson32aad862010-08-04 13:50:25 +01001071{
Daniel Vetterc9a29692012-04-10 13:55:47 +02001072 struct intel_sdvo_dtd input_dtd;
1073
Chris Wilson32aad862010-08-04 13:50:25 +01001074 /* Reset the input timing to the screen. Assume always input 0. */
1075 if (!intel_sdvo_set_target_input(intel_sdvo))
1076 return false;
1077
1078 if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
1079 mode->clock / 10,
1080 mode->hdisplay,
1081 mode->vdisplay))
1082 return false;
1083
1084 if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
Daniel Vetterc9a29692012-04-10 13:55:47 +02001085 &input_dtd))
Chris Wilson32aad862010-08-04 13:50:25 +01001086 return false;
1087
Daniel Vetterc9a29692012-04-10 13:55:47 +02001088 intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
Egbert Eiche7518232012-10-13 14:29:31 +02001089 intel_sdvo->dtd_sdvo_flags = input_dtd.part2.sdvo_flags;
Chris Wilson32aad862010-08-04 13:50:25 +01001090
Chris Wilson32aad862010-08-04 13:50:25 +01001091 return true;
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001092}
1093
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001094static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc_state *pipe_config)
Daniel Vetter70484552013-04-30 14:01:41 +02001095{
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +03001096 unsigned dotclock = pipe_config->port_clock;
Daniel Vetter70484552013-04-30 14:01:41 +02001097 struct dpll *clock = &pipe_config->dpll;
1098
1099 /* SDVO TV has fixed PLL values depend on its clock range,
1100 this mirrors vbios setting. */
1101 if (dotclock >= 100000 && dotclock < 140500) {
1102 clock->p1 = 2;
1103 clock->p2 = 10;
1104 clock->n = 3;
1105 clock->m1 = 16;
1106 clock->m2 = 8;
1107 } else if (dotclock >= 140500 && dotclock <= 200000) {
1108 clock->p1 = 1;
1109 clock->p2 = 10;
1110 clock->n = 6;
1111 clock->m1 = 12;
1112 clock->m2 = 8;
1113 } else {
1114 WARN(1, "SDVO TV clock out of range: %i\n", dotclock);
1115 }
1116
1117 pipe_config->clock_set = true;
1118}
1119
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001120static bool intel_sdvo_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001121 struct intel_crtc_state *pipe_config,
1122 struct drm_connector_state *conn_state)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001123{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001124 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001125 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1126 struct drm_display_mode *mode = &pipe_config->base.mode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001127
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01001128 DRM_DEBUG_KMS("forcing bpc to 8 for SDVO\n");
1129 pipe_config->pipe_bpp = 8*3;
1130
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001131 if (HAS_PCH_SPLIT(to_i915(encoder->base.dev)))
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001132 pipe_config->has_pch_encoder = true;
1133
Chris Wilson32aad862010-08-04 13:50:25 +01001134 /* We need to construct preferred input timings based on our
1135 * output timings. To do that, we have to set the output
1136 * timings, even though this isn't really the right place in
1137 * the sequence to do it. Oh well.
1138 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001139 if (intel_sdvo->is_tv) {
Chris Wilson32aad862010-08-04 13:50:25 +01001140 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001141 return false;
Chris Wilson32aad862010-08-04 13:50:25 +01001142
Daniel Vetterc9a29692012-04-10 13:55:47 +02001143 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1144 mode,
1145 adjusted_mode);
Daniel Vetter09ede542013-04-30 14:01:45 +02001146 pipe_config->sdvo_tv_clock = true;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001147 } else if (intel_sdvo->is_lvds) {
Chris Wilson32aad862010-08-04 13:50:25 +01001148 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
Chris Wilson6c9547f2010-08-25 10:05:17 +01001149 intel_sdvo->sdvo_lvds_fixed_mode))
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001150 return false;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001151
Daniel Vetterc9a29692012-04-10 13:55:47 +02001152 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1153 mode,
1154 adjusted_mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001155 }
Chris Wilson32aad862010-08-04 13:50:25 +01001156
1157 /* Make the CRTC code factor in the SDVO pixel multiplier. The
Chris Wilson6c9547f2010-08-25 10:05:17 +01001158 * SDVO device will factor out the multiplier during mode_set.
Chris Wilson32aad862010-08-04 13:50:25 +01001159 */
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001160 pipe_config->pixel_multiplier =
1161 intel_sdvo_get_pixel_multiplier(adjusted_mode);
Chris Wilson32aad862010-08-04 13:50:25 +01001162
Daniel Vetter9f040032014-04-24 23:54:50 +02001163 pipe_config->has_hdmi_sink = intel_sdvo->has_hdmi_monitor;
1164
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001165 if (intel_sdvo->color_range_auto) {
1166 /* See CEA-861-E - 5.1 Default Encoding Parameters */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001167 /* FIXME: This bit is only valid when using TMDS encoding and 8
1168 * bit per color mode. */
Daniel Vetter9f040032014-04-24 23:54:50 +02001169 if (pipe_config->has_hdmi_sink &&
Thierry Reding18316c82012-12-20 15:41:44 +01001170 drm_match_cea_mode(adjusted_mode) > 1)
Daniel Vetter69f5acc2014-04-24 23:54:48 +02001171 pipe_config->limited_color_range = true;
1172 } else {
Daniel Vetter9f040032014-04-24 23:54:50 +02001173 if (pipe_config->has_hdmi_sink &&
Daniel Vetter69f5acc2014-04-24 23:54:48 +02001174 intel_sdvo->color_range == HDMI_COLOR_RANGE_16_235)
1175 pipe_config->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001176 }
1177
Daniel Vetter70484552013-04-30 14:01:41 +02001178 /* Clock computation needs to happen after pixel multiplier. */
1179 if (intel_sdvo->is_tv)
1180 i9xx_adjust_sdvo_tv_clock(pipe_config);
1181
Ville Syrjälä7949dd42015-09-25 16:39:30 +03001182 /* Set user selected PAR to incoming mode's member */
1183 if (intel_sdvo->is_hdmi)
Maarten Lankhorst0e9f25d2017-05-01 15:37:53 +02001184 adjusted_mode->picture_aspect_ratio = conn_state->picture_aspect_ratio;
Ville Syrjälä7949dd42015-09-25 16:39:30 +03001185
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001186 return true;
1187}
1188
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001189static void intel_sdvo_pre_enable(struct intel_encoder *intel_encoder,
1190 struct intel_crtc_state *crtc_state,
1191 struct drm_connector_state *conn_state)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001192{
Tvrtko Ursulin66478472016-11-16 08:55:40 +00001193 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Maarten Lankhorstf9fe0532016-08-09 17:04:10 +02001194 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1195 const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
1196 struct drm_display_mode *mode = &crtc_state->base.mode;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001197 struct intel_sdvo *intel_sdvo = to_sdvo(intel_encoder);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001198 u32 sdvox;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001199 struct intel_sdvo_in_out_map in_out;
Daniel Vetter66518192012-04-01 19:16:18 +02001200 struct intel_sdvo_dtd input_dtd, output_dtd;
Chris Wilson6c9547f2010-08-25 10:05:17 +01001201 int rate;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001202
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001203 /* First, set the input mapping for the first input to our controlled
1204 * output. This is only correct if we're a single-input device, in
1205 * which case the first input is the output from the appropriate SDVO
1206 * channel on the motherboard. In a two-input device, the first input
1207 * will be SDVOB and the second SDVOC.
1208 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001209 in_out.in0 = intel_sdvo->attached_output;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001210 in_out.in1 = 0;
1211
Pavel Roskinc74696b2010-09-02 14:46:34 -04001212 intel_sdvo_set_value(intel_sdvo,
1213 SDVO_CMD_SET_IN_OUT_MAP,
1214 &in_out, sizeof(in_out));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001215
Chris Wilson6c9547f2010-08-25 10:05:17 +01001216 /* Set the output timings to the screen */
1217 if (!intel_sdvo_set_target_output(intel_sdvo,
1218 intel_sdvo->attached_output))
1219 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001220
Daniel Vetter66518192012-04-01 19:16:18 +02001221 /* lvds has a special fixed output timing. */
1222 if (intel_sdvo->is_lvds)
1223 intel_sdvo_get_dtd_from_mode(&output_dtd,
1224 intel_sdvo->sdvo_lvds_fixed_mode);
1225 else
1226 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001227 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1228 DRM_INFO("Setting output timings on %s failed\n",
1229 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001230
1231 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01001232 if (!intel_sdvo_set_target_input(intel_sdvo))
1233 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001234
Maarten Lankhorstf9fe0532016-08-09 17:04:10 +02001235 if (crtc_state->has_hdmi_sink) {
Chris Wilson97aaf912011-01-04 20:10:52 +00001236 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
1237 intel_sdvo_set_colorimetry(intel_sdvo,
1238 SDVO_COLORIMETRY_RGB256);
Maarten Lankhorstf9fe0532016-08-09 17:04:10 +02001239 intel_sdvo_set_avi_infoframe(intel_sdvo, crtc_state);
Chris Wilson97aaf912011-01-04 20:10:52 +00001240 } else
1241 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_DVI);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001242
Chris Wilson6c9547f2010-08-25 10:05:17 +01001243 if (intel_sdvo->is_tv &&
1244 !intel_sdvo_set_tv_format(intel_sdvo))
1245 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001246
Daniel Vetter66518192012-04-01 19:16:18 +02001247 intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
Daniel Vettereeb47932013-09-03 20:40:36 +02001248
Egbert Eiche7518232012-10-13 14:29:31 +02001249 if (intel_sdvo->is_tv || intel_sdvo->is_lvds)
1250 input_dtd.part2.sdvo_flags = intel_sdvo->dtd_sdvo_flags;
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001251 if (!intel_sdvo_set_input_timing(intel_sdvo, &input_dtd))
1252 DRM_INFO("Setting input timings on %s failed\n",
1253 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001254
Maarten Lankhorstf9fe0532016-08-09 17:04:10 +02001255 switch (crtc_state->pixel_multiplier) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001256 default:
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01001257 WARN(1, "unknown pixel multiplier specified\n");
Chris Wilson32aad862010-08-04 13:50:25 +01001258 case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
1259 case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
1260 case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
Jesse Barnes79e53942008-11-07 14:24:08 -08001261 }
Chris Wilson32aad862010-08-04 13:50:25 +01001262 if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
1263 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001264
1265 /* Set the SDVO control regs. */
Tvrtko Ursulin66478472016-11-16 08:55:40 +00001266 if (INTEL_GEN(dev_priv) >= 4) {
Paulo Zanoniba68e082012-01-06 19:45:34 -02001267 /* The real mode polarity is set by the SDVO commands, using
1268 * struct intel_sdvo_dtd. */
1269 sdvox = SDVO_VSYNC_ACTIVE_HIGH | SDVO_HSYNC_ACTIVE_HIGH;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001270 if (!HAS_PCH_SPLIT(dev_priv) && crtc_state->limited_color_range)
Daniel Vetter69f5acc2014-04-24 23:54:48 +02001271 sdvox |= HDMI_COLOR_RANGE_16_235;
Tvrtko Ursulin66478472016-11-16 08:55:40 +00001272 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson6714afb2010-12-17 04:10:51 +00001273 sdvox |= SDVO_BORDER_ENABLE;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001274 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001275 sdvox = I915_READ(intel_sdvo->sdvo_reg);
Ville Syrjälä2a5c0832015-11-06 21:29:59 +02001276 if (intel_sdvo->port == PORT_B)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001277 sdvox &= SDVOB_PRESERVE_MASK;
Ville Syrjälä2a5c0832015-11-06 21:29:59 +02001278 else
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001279 sdvox &= SDVOC_PRESERVE_MASK;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001280 sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
1281 }
Paulo Zanoni3573c412011-10-14 18:16:22 -03001282
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001283 if (INTEL_PCH_TYPE(dev_priv) >= PCH_CPT)
Daniel Vettereeb47932013-09-03 20:40:36 +02001284 sdvox |= SDVO_PIPE_SEL_CPT(crtc->pipe);
Paulo Zanoni3573c412011-10-14 18:16:22 -03001285 else
Daniel Vettereeb47932013-09-03 20:40:36 +02001286 sdvox |= SDVO_PIPE_SEL(crtc->pipe);
Paulo Zanoni3573c412011-10-14 18:16:22 -03001287
Chris Wilsonda79de92010-11-22 11:12:46 +00001288 if (intel_sdvo->has_hdmi_audio)
Chris Wilson6c9547f2010-08-25 10:05:17 +01001289 sdvox |= SDVO_AUDIO_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -08001290
Tvrtko Ursulin66478472016-11-16 08:55:40 +00001291 if (INTEL_GEN(dev_priv) >= 4) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001292 /* done in crtc_mode_set as the dpll_md reg must be written early */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001293 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02001294 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001295 /* done in crtc_mode_set as it lives inside the dpll register */
Jesse Barnes79e53942008-11-07 14:24:08 -08001296 } else {
Maarten Lankhorstf9fe0532016-08-09 17:04:10 +02001297 sdvox |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001298 << SDVO_PORT_MULTIPLY_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08001299 }
1300
Chris Wilson6714afb2010-12-17 04:10:51 +00001301 if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL &&
Tvrtko Ursulin66478472016-11-16 08:55:40 +00001302 INTEL_GEN(dev_priv) < 5)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001303 sdvox |= SDVO_STALL_SELECT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001304 intel_sdvo_write_sdvox(intel_sdvo, sdvox);
Jesse Barnes79e53942008-11-07 14:24:08 -08001305}
1306
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001307static bool intel_sdvo_connector_get_hw_state(struct intel_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001308{
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001309 struct intel_sdvo_connector *intel_sdvo_connector =
1310 to_intel_sdvo_connector(&connector->base);
1311 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(&connector->base);
Damien Lespiau2f28c502013-06-10 13:49:25 +01001312 u16 active_outputs = 0;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001313
1314 intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
1315
1316 if (active_outputs & intel_sdvo_connector->output_flag)
1317 return true;
1318 else
1319 return false;
1320}
1321
1322static bool intel_sdvo_get_hw_state(struct intel_encoder *encoder,
1323 enum pipe *pipe)
1324{
1325 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001326 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001327 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Damien Lespiau2f28c502013-06-10 13:49:25 +01001328 u16 active_outputs = 0;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001329 u32 tmp;
1330
1331 tmp = I915_READ(intel_sdvo->sdvo_reg);
Egbert Eich7a7d1fb2013-04-04 16:04:02 -04001332 intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001333
Egbert Eich7a7d1fb2013-04-04 16:04:02 -04001334 if (!(tmp & SDVO_ENABLE) && (active_outputs == 0))
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001335 return false;
1336
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001337 if (HAS_PCH_CPT(dev_priv))
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001338 *pipe = PORT_TO_PIPE_CPT(tmp);
1339 else
1340 *pipe = PORT_TO_PIPE(tmp);
1341
1342 return true;
1343}
1344
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001345static void intel_sdvo_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001346 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001347{
Daniel Vetter6c49f242013-06-06 12:45:25 +02001348 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001349 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001350 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001351 struct intel_sdvo_dtd dtd;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001352 int encoder_pixel_multiplier = 0;
Ville Syrjälä18442d02013-09-13 16:00:08 +03001353 int dotclock;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001354 u32 flags = 0, sdvox;
1355 u8 val;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001356 bool ret;
1357
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02001358 sdvox = I915_READ(intel_sdvo->sdvo_reg);
1359
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001360 ret = intel_sdvo_get_input_timing(intel_sdvo, &dtd);
1361 if (!ret) {
Daniel Vetterbb760062013-06-06 14:55:52 +02001362 /* Some sdvo encoders are not spec compliant and don't
1363 * implement the mandatory get_timings function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001364 DRM_DEBUG_DRIVER("failed to retrieve SDVO DTD\n");
Daniel Vetterbb760062013-06-06 14:55:52 +02001365 pipe_config->quirks |= PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS;
1366 } else {
1367 if (dtd.part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
1368 flags |= DRM_MODE_FLAG_PHSYNC;
1369 else
1370 flags |= DRM_MODE_FLAG_NHSYNC;
1371
1372 if (dtd.part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
1373 flags |= DRM_MODE_FLAG_PVSYNC;
1374 else
1375 flags |= DRM_MODE_FLAG_NVSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001376 }
1377
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001378 pipe_config->base.adjusted_mode.flags |= flags;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001379
Daniel Vetterfdafa9e2013-06-12 11:47:24 +02001380 /*
1381 * pixel multiplier readout is tricky: Only on i915g/gm it is stored in
1382 * the sdvo port register, on all other platforms it is part of the dpll
1383 * state. Since the general pipe state readout happens before the
1384 * encoder->get_config we so already have a valid pixel multplier on all
1385 * other platfroms.
1386 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001387 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02001388 pipe_config->pixel_multiplier =
1389 ((sdvox & SDVO_PORT_MULTIPLY_MASK)
1390 >> SDVO_PORT_MULTIPLY_SHIFT) + 1;
1391 }
1392
Ville Syrjälä2b858862014-06-09 16:20:46 +03001393 dotclock = pipe_config->port_clock;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02001394
Ville Syrjälä2b858862014-06-09 16:20:46 +03001395 if (pipe_config->pixel_multiplier)
1396 dotclock /= pipe_config->pixel_multiplier;
Ville Syrjälä18442d02013-09-13 16:00:08 +03001397
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001398 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Ville Syrjälä18442d02013-09-13 16:00:08 +03001399
Daniel Vetter6c49f242013-06-06 12:45:25 +02001400 /* Cross check the port pixel multiplier with the sdvo encoder state. */
Damien Lespiau53b91402013-07-12 16:24:40 +01001401 if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_CLOCK_RATE_MULT,
1402 &val, 1)) {
1403 switch (val) {
1404 case SDVO_CLOCK_RATE_MULT_1X:
1405 encoder_pixel_multiplier = 1;
1406 break;
1407 case SDVO_CLOCK_RATE_MULT_2X:
1408 encoder_pixel_multiplier = 2;
1409 break;
1410 case SDVO_CLOCK_RATE_MULT_4X:
1411 encoder_pixel_multiplier = 4;
1412 break;
1413 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02001414 }
Daniel Vetterfdafa9e2013-06-12 11:47:24 +02001415
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02001416 if (sdvox & HDMI_COLOR_RANGE_16_235)
1417 pipe_config->limited_color_range = true;
1418
Daniel Vetter9f040032014-04-24 23:54:50 +02001419 if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_ENCODE,
1420 &val, 1)) {
1421 if (val == SDVO_ENCODE_HDMI)
1422 pipe_config->has_hdmi_sink = true;
1423 }
1424
Daniel Vetter6c49f242013-06-06 12:45:25 +02001425 WARN(encoder_pixel_multiplier != pipe_config->pixel_multiplier,
1426 "SDVO pixel multiplier mismatch, port: %i, encoder: %i\n",
1427 pipe_config->pixel_multiplier, encoder_pixel_multiplier);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001428}
1429
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001430static void intel_disable_sdvo(struct intel_encoder *encoder,
1431 struct intel_crtc_state *old_crtc_state,
1432 struct drm_connector_state *conn_state)
Daniel Vetterce22c322012-07-01 15:31:04 +02001433{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001434 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001435 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001436 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001437 u32 temp;
1438
Daniel Vetterce22c322012-07-01 15:31:04 +02001439 intel_sdvo_set_active_outputs(intel_sdvo, 0);
1440 if (0)
1441 intel_sdvo_set_encoder_power_state(intel_sdvo,
1442 DRM_MODE_DPMS_OFF);
1443
1444 temp = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001445
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001446 temp &= ~SDVO_ENABLE;
1447 intel_sdvo_write_sdvox(intel_sdvo, temp);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001448
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001449 /*
1450 * HW workaround for IBX, we need to move the port
1451 * to transcoder A after disabling it to allow the
1452 * matching DP port to be enabled on transcoder A.
1453 */
1454 if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001455 /*
1456 * We get CPU/PCH FIFO underruns on the other pipe when
1457 * doing the workaround. Sweep them under the rug.
1458 */
1459 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1460 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1461
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001462 temp &= ~SDVO_PIPE_B_SELECT;
1463 temp |= SDVO_ENABLE;
1464 intel_sdvo_write_sdvox(intel_sdvo, temp);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001465
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001466 temp &= ~SDVO_ENABLE;
1467 intel_sdvo_write_sdvox(intel_sdvo, temp);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001468
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001469 intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001470 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
1471 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Daniel Vetterce22c322012-07-01 15:31:04 +02001472 }
1473}
1474
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001475static void pch_disable_sdvo(struct intel_encoder *encoder,
1476 struct intel_crtc_state *old_crtc_state,
1477 struct drm_connector_state *old_conn_state)
Ville Syrjälä3c65d1d2015-05-05 17:17:36 +03001478{
1479}
1480
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001481static void pch_post_disable_sdvo(struct intel_encoder *encoder,
1482 struct intel_crtc_state *old_crtc_state,
1483 struct drm_connector_state *old_conn_state)
Ville Syrjälä3c65d1d2015-05-05 17:17:36 +03001484{
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001485 intel_disable_sdvo(encoder, old_crtc_state, old_conn_state);
Ville Syrjälä3c65d1d2015-05-05 17:17:36 +03001486}
1487
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001488static void intel_enable_sdvo(struct intel_encoder *encoder,
1489 struct intel_crtc_state *pipe_config,
1490 struct drm_connector_state *conn_state)
Daniel Vetterce22c322012-07-01 15:31:04 +02001491{
1492 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001493 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001494 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Daniel Vetterce22c322012-07-01 15:31:04 +02001495 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1496 u32 temp;
1497 bool input1, input2;
1498 int i;
Jani Nikulad0a7b6d2014-03-21 14:56:32 +02001499 bool success;
Daniel Vetterce22c322012-07-01 15:31:04 +02001500
1501 temp = I915_READ(intel_sdvo->sdvo_reg);
Ville Syrjälä3c65d1d2015-05-05 17:17:36 +03001502 temp |= SDVO_ENABLE;
1503 intel_sdvo_write_sdvox(intel_sdvo, temp);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001504
Daniel Vetterce22c322012-07-01 15:31:04 +02001505 for (i = 0; i < 2; i++)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001506 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Daniel Vetterce22c322012-07-01 15:31:04 +02001507
Jani Nikulad0a7b6d2014-03-21 14:56:32 +02001508 success = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
Daniel Vetterce22c322012-07-01 15:31:04 +02001509 /* Warn if the device reported failure to sync.
1510 * A lot of SDVO devices fail to notify of sync, but it's
1511 * a given it the status is a success, we succeeded.
1512 */
Jani Nikulad0a7b6d2014-03-21 14:56:32 +02001513 if (success && !input1) {
Daniel Vetterce22c322012-07-01 15:31:04 +02001514 DRM_DEBUG_KMS("First %s output reported failure to "
1515 "sync\n", SDVO_NAME(intel_sdvo));
1516 }
1517
1518 if (0)
1519 intel_sdvo_set_encoder_power_state(intel_sdvo,
1520 DRM_MODE_DPMS_ON);
1521 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
1522}
1523
Damien Lespiauc19de8e2013-11-28 15:29:18 +00001524static enum drm_mode_status
1525intel_sdvo_mode_valid(struct drm_connector *connector,
1526 struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08001527{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001528 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Mika Kahola24b23882016-02-02 15:16:41 +02001529 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Jesse Barnes79e53942008-11-07 14:24:08 -08001530
1531 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1532 return MODE_NO_DBLESCAN;
1533
Chris Wilsonea5b2132010-08-04 13:50:23 +01001534 if (intel_sdvo->pixel_clock_min > mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001535 return MODE_CLOCK_LOW;
1536
Chris Wilsonea5b2132010-08-04 13:50:23 +01001537 if (intel_sdvo->pixel_clock_max < mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001538 return MODE_CLOCK_HIGH;
1539
Mika Kahola24b23882016-02-02 15:16:41 +02001540 if (mode->clock > max_dotclk)
1541 return MODE_CLOCK_HIGH;
1542
Chris Wilson85454232010-08-08 14:28:23 +01001543 if (intel_sdvo->is_lvds) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001544 if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001545 return MODE_PANEL;
1546
Chris Wilsonea5b2132010-08-04 13:50:23 +01001547 if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001548 return MODE_PANEL;
1549 }
1550
Jesse Barnes79e53942008-11-07 14:24:08 -08001551 return MODE_OK;
1552}
1553
Chris Wilsonea5b2132010-08-04 13:50:23 +01001554static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
Jesse Barnes79e53942008-11-07 14:24:08 -08001555{
Chris Wilson1a3665c2011-01-25 13:59:37 +00001556 BUILD_BUG_ON(sizeof(*caps) != 8);
Chris Wilsone957d772010-09-24 12:52:03 +01001557 if (!intel_sdvo_get_value(intel_sdvo,
1558 SDVO_CMD_GET_DEVICE_CAPS,
1559 caps, sizeof(*caps)))
1560 return false;
1561
1562 DRM_DEBUG_KMS("SDVO capabilities:\n"
1563 " vendor_id: %d\n"
1564 " device_id: %d\n"
1565 " device_rev_id: %d\n"
1566 " sdvo_version_major: %d\n"
1567 " sdvo_version_minor: %d\n"
1568 " sdvo_inputs_mask: %d\n"
1569 " smooth_scaling: %d\n"
1570 " sharp_scaling: %d\n"
1571 " up_scaling: %d\n"
1572 " down_scaling: %d\n"
1573 " stall_support: %d\n"
1574 " output_flags: %d\n",
1575 caps->vendor_id,
1576 caps->device_id,
1577 caps->device_rev_id,
1578 caps->sdvo_version_major,
1579 caps->sdvo_version_minor,
1580 caps->sdvo_inputs_mask,
1581 caps->smooth_scaling,
1582 caps->sharp_scaling,
1583 caps->up_scaling,
1584 caps->down_scaling,
1585 caps->stall_support,
1586 caps->output_flags);
1587
1588 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001589}
1590
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001591static uint16_t intel_sdvo_get_hotplug_support(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -08001592{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001593 struct drm_i915_private *dev_priv = to_i915(intel_sdvo->base.base.dev);
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001594 uint16_t hotplug;
Jesse Barnes79e53942008-11-07 14:24:08 -08001595
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001596 if (!I915_HAS_HOTPLUG(dev_priv))
Ville Syrjälä1d83d952015-01-09 14:21:15 +02001597 return 0;
1598
Daniel Vetter768b1072012-05-04 11:29:56 +02001599 /* HW Erratum: SDVO Hotplug is broken on all i945G chips, there's noise
1600 * on the line. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001601 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001602 return 0;
Daniel Vetter768b1072012-05-04 11:29:56 +02001603
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001604 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
1605 &hotplug, sizeof(hotplug)))
1606 return 0;
1607
1608 return hotplug;
Jesse Barnes79e53942008-11-07 14:24:08 -08001609}
1610
Simon Farnsworthcc68c812011-09-21 17:13:30 +01001611static void intel_sdvo_enable_hotplug(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08001612{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001613 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001614
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001615 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG,
1616 &intel_sdvo->hotplug_active, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001617}
1618
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001619static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001620intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001621{
Chris Wilsonbc652122011-01-25 13:28:29 +00001622 /* Is there more than one type of output? */
Adam Jackson22944882011-06-16 16:36:24 -04001623 return hweight16(intel_sdvo->caps.output_flags) > 1;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001624}
1625
Chris Wilsonf899fc62010-07-20 15:44:45 -07001626static struct edid *
Chris Wilsone957d772010-09-24 12:52:03 +01001627intel_sdvo_get_edid(struct drm_connector *connector)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001628{
Chris Wilsone957d772010-09-24 12:52:03 +01001629 struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
1630 return drm_get_edid(connector, &sdvo->ddc);
Chris Wilsonf899fc62010-07-20 15:44:45 -07001631}
1632
Chris Wilsonff482d82010-09-15 10:40:38 +01001633/* Mac mini hack -- use the same DDC as the analog connector */
1634static struct edid *
1635intel_sdvo_get_analog_edid(struct drm_connector *connector)
1636{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001637 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Chris Wilsonff482d82010-09-15 10:40:38 +01001638
Chris Wilson0c1dab82010-11-23 22:37:01 +00001639 return drm_get_edid(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001640 intel_gmbus_get_adapter(dev_priv,
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001641 dev_priv->vbt.crt_ddc_pin));
Chris Wilsonff482d82010-09-15 10:40:38 +01001642}
1643
Ben Widawskyc43b5632012-04-16 14:07:40 -07001644static enum drm_connector_status
Adam Jackson8bf38482011-06-16 16:36:25 -04001645intel_sdvo_tmds_sink_detect(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001646{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001647 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson9d1a9032010-09-14 17:58:19 +01001648 enum drm_connector_status status;
1649 struct edid *edid;
Ma Ling9dff6af2009-04-02 13:13:26 +08001650
Chris Wilsone957d772010-09-24 12:52:03 +01001651 edid = intel_sdvo_get_edid(connector);
Keith Packard57cdaf92009-09-04 13:07:54 +08001652
Chris Wilsonea5b2132010-08-04 13:50:23 +01001653 if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
Chris Wilsone957d772010-09-24 12:52:03 +01001654 u8 ddc, saved_ddc = intel_sdvo->ddc_bus;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001655
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001656 /*
1657 * Don't use the 1 as the argument of DDC bus switch to get
1658 * the EDID. It is used for SDVO SPD ROM.
1659 */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001660 for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
Chris Wilsone957d772010-09-24 12:52:03 +01001661 intel_sdvo->ddc_bus = ddc;
1662 edid = intel_sdvo_get_edid(connector);
1663 if (edid)
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001664 break;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001665 }
Chris Wilsone957d772010-09-24 12:52:03 +01001666 /*
1667 * If we found the EDID on the other bus,
1668 * assume that is the correct DDC bus.
1669 */
1670 if (edid == NULL)
1671 intel_sdvo->ddc_bus = saved_ddc;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001672 }
Chris Wilson9d1a9032010-09-14 17:58:19 +01001673
1674 /*
1675 * When there is no edid and no monitor is connected with VGA
1676 * port, try to use the CRT ddc to read the EDID for DVI-connector.
Keith Packard57cdaf92009-09-04 13:07:54 +08001677 */
Chris Wilsonff482d82010-09-15 10:40:38 +01001678 if (edid == NULL)
1679 edid = intel_sdvo_get_analog_edid(connector);
Adam Jackson149c36a2010-04-29 14:05:18 -04001680
Chris Wilson2f551c82010-09-15 10:42:50 +01001681 status = connector_status_unknown;
Ma Ling9dff6af2009-04-02 13:13:26 +08001682 if (edid != NULL) {
Adam Jackson149c36a2010-04-29 14:05:18 -04001683 /* DDC bus is shared, match EDID to connector type */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001684 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
1685 status = connector_status_connected;
Chris Wilsonda79de92010-11-22 11:12:46 +00001686 if (intel_sdvo->is_hdmi) {
1687 intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
1688 intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
Ville Syrjäläabedc072013-01-17 16:31:31 +02001689 intel_sdvo->rgb_quant_range_selectable =
1690 drm_rgb_quant_range_selectable(edid);
Chris Wilsonda79de92010-11-22 11:12:46 +00001691 }
Chris Wilson139467432011-02-09 20:01:16 +00001692 } else
1693 status = connector_status_disconnected;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001694 kfree(edid);
1695 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001696
1697 if (status == connector_status_connected) {
1698 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Daniel Vetterc3e5f672012-02-23 17:14:47 +01001699 if (intel_sdvo_connector->force_audio != HDMI_AUDIO_AUTO)
1700 intel_sdvo->has_hdmi_audio = (intel_sdvo_connector->force_audio == HDMI_AUDIO_ON);
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001701 }
1702
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +08001703 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +08001704}
1705
Chris Wilson52220082011-06-20 14:45:50 +01001706static bool
1707intel_sdvo_connector_matches_edid(struct intel_sdvo_connector *sdvo,
1708 struct edid *edid)
1709{
1710 bool monitor_is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
1711 bool connector_is_digital = !!IS_DIGITAL(sdvo);
1712
1713 DRM_DEBUG_KMS("connector_is_digital? %d, monitor_is_digital? %d\n",
1714 connector_is_digital, monitor_is_digital);
1715 return connector_is_digital == monitor_is_digital;
1716}
1717
Chris Wilson7b334fc2010-09-09 23:51:02 +01001718static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +01001719intel_sdvo_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -08001720{
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001721 uint16_t response;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001722 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001723 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001724 enum drm_connector_status ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001725
Chris Wilson164c8592013-07-20 20:27:08 +01001726 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001727 connector->base.id, connector->name);
Chris Wilson164c8592013-07-20 20:27:08 +01001728
Chris Wilsonfc373812012-11-23 11:57:56 +00001729 if (!intel_sdvo_get_value(intel_sdvo,
1730 SDVO_CMD_GET_ATTACHED_DISPLAYS,
1731 &response, 2))
Chris Wilson32aad862010-08-04 13:50:25 +01001732 return connector_status_unknown;
Jesse Barnes79e53942008-11-07 14:24:08 -08001733
Chris Wilsone957d772010-09-24 12:52:03 +01001734 DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
1735 response & 0xff, response >> 8,
1736 intel_sdvo_connector->output_flag);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001737
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001738 if (response == 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001739 return connector_status_disconnected;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001740
Chris Wilsonea5b2132010-08-04 13:50:23 +01001741 intel_sdvo->attached_output = response;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001742
Chris Wilson97aaf912011-01-04 20:10:52 +00001743 intel_sdvo->has_hdmi_monitor = false;
1744 intel_sdvo->has_hdmi_audio = false;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001745 intel_sdvo->rgb_quant_range_selectable = false;
Chris Wilson97aaf912011-01-04 20:10:52 +00001746
Chris Wilson615fb932010-08-04 13:50:24 +01001747 if ((intel_sdvo_connector->output_flag & response) == 0)
Zhenyu Wang14571b42010-03-30 14:06:33 +08001748 ret = connector_status_disconnected;
Chris Wilson139467432011-02-09 20:01:16 +00001749 else if (IS_TMDS(intel_sdvo_connector))
Adam Jackson8bf38482011-06-16 16:36:25 -04001750 ret = intel_sdvo_tmds_sink_detect(connector);
Chris Wilson139467432011-02-09 20:01:16 +00001751 else {
1752 struct edid *edid;
1753
1754 /* if we have an edid check it matches the connection */
1755 edid = intel_sdvo_get_edid(connector);
1756 if (edid == NULL)
1757 edid = intel_sdvo_get_analog_edid(connector);
1758 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001759 if (intel_sdvo_connector_matches_edid(intel_sdvo_connector,
1760 edid))
Chris Wilson139467432011-02-09 20:01:16 +00001761 ret = connector_status_connected;
Chris Wilson52220082011-06-20 14:45:50 +01001762 else
1763 ret = connector_status_disconnected;
1764
Chris Wilson139467432011-02-09 20:01:16 +00001765 kfree(edid);
1766 } else
1767 ret = connector_status_connected;
1768 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001769
1770 /* May update encoder flag for like clock for SDVO TV, etc.*/
1771 if (ret == connector_status_connected) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001772 intel_sdvo->is_tv = false;
1773 intel_sdvo->is_lvds = false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001774
Daniel Vetter09ede542013-04-30 14:01:45 +02001775 if (response & SDVO_TV_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001776 intel_sdvo->is_tv = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001777 if (response & SDVO_LVDS_MASK)
Chris Wilson85454232010-08-08 14:28:23 +01001778 intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001779 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001780
1781 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001782}
1783
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001784static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001785{
Chris Wilsonff482d82010-09-15 10:40:38 +01001786 struct edid *edid;
Jesse Barnes79e53942008-11-07 14:24:08 -08001787
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001788 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001789 connector->base.id, connector->name);
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001790
Jesse Barnes79e53942008-11-07 14:24:08 -08001791 /* set the bus switch and get the modes */
Chris Wilsone957d772010-09-24 12:52:03 +01001792 edid = intel_sdvo_get_edid(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001793
Keith Packard57cdaf92009-09-04 13:07:54 +08001794 /*
1795 * Mac mini hack. On this device, the DVI-I connector shares one DDC
1796 * link between analog and digital outputs. So, if the regular SDVO
1797 * DDC fails, check to see if the analog output is disconnected, in
1798 * which case we'll look there for the digital DDC data.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001799 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001800 if (edid == NULL)
1801 edid = intel_sdvo_get_analog_edid(connector);
1802
Chris Wilsonff482d82010-09-15 10:40:38 +01001803 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001804 if (intel_sdvo_connector_matches_edid(to_intel_sdvo_connector(connector),
1805 edid)) {
Chris Wilson0c1dab82010-11-23 22:37:01 +00001806 drm_mode_connector_update_edid_property(connector, edid);
1807 drm_add_edid_modes(connector, edid);
1808 }
Chris Wilson139467432011-02-09 20:01:16 +00001809
Chris Wilsonff482d82010-09-15 10:40:38 +01001810 kfree(edid);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001811 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001812}
1813
1814/*
1815 * Set of SDVO TV modes.
1816 * Note! This is in reply order (see loop in get_tv_modes).
1817 * XXX: all 60Hz refresh?
1818 */
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001819static const struct drm_display_mode sdvo_tv_modes[] = {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001820 { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
1821 416, 0, 200, 201, 232, 233, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001822 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001823 { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
1824 416, 0, 240, 241, 272, 273, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001825 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001826 { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
1827 496, 0, 300, 301, 332, 333, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001828 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001829 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
1830 736, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001831 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001832 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
1833 736, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001834 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001835 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
1836 736, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001837 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001838 { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
1839 800, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001840 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001841 { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
1842 800, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001843 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001844 { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
1845 816, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001846 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001847 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
1848 816, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001849 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001850 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
1851 816, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001852 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001853 { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
1854 816, 0, 540, 541, 572, 573, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001855 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001856 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
1857 816, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001858 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001859 { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
1860 864, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001861 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001862 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
1863 896, 0, 600, 601, 632, 633, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001864 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001865 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
1866 928, 0, 624, 625, 656, 657, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001867 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001868 { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
1869 1016, 0, 766, 767, 798, 799, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001870 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001871 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
1872 1120, 0, 768, 769, 800, 801, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001873 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001874 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
1875 1376, 0, 1024, 1025, 1056, 1057, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001876 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1877};
1878
1879static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
1880{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001881 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001882 struct intel_sdvo_sdtv_resolution_request tv_res;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001883 uint32_t reply = 0, format_map = 0;
1884 int i;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001885
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001886 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001887 connector->base.id, connector->name);
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001888
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001889 /* Read the list of supported input resolutions for the selected TV
1890 * format.
1891 */
Chris Wilson40039752010-08-04 13:50:26 +01001892 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001893 memcpy(&tv_res, &format_map,
Chris Wilson32aad862010-08-04 13:50:25 +01001894 min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001895
Chris Wilson32aad862010-08-04 13:50:25 +01001896 if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
1897 return;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001898
Chris Wilson32aad862010-08-04 13:50:25 +01001899 BUILD_BUG_ON(sizeof(tv_res) != 3);
Chris Wilsone957d772010-09-24 12:52:03 +01001900 if (!intel_sdvo_write_cmd(intel_sdvo,
1901 SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
Chris Wilson32aad862010-08-04 13:50:25 +01001902 &tv_res, sizeof(tv_res)))
1903 return;
1904 if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001905 return;
1906
1907 for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001908 if (reply & (1 << i)) {
1909 struct drm_display_mode *nmode;
1910 nmode = drm_mode_duplicate(connector->dev,
Chris Wilson32aad862010-08-04 13:50:25 +01001911 &sdvo_tv_modes[i]);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001912 if (nmode)
1913 drm_mode_probed_add(connector, nmode);
1914 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001915}
1916
Ma Ling7086c872009-05-13 11:20:06 +08001917static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
1918{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001919 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001920 struct drm_i915_private *dev_priv = to_i915(connector->dev);
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001921 struct drm_display_mode *newmode;
Ma Ling7086c872009-05-13 11:20:06 +08001922
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001923 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001924 connector->base.id, connector->name);
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001925
Ma Ling7086c872009-05-13 11:20:06 +08001926 /*
Daniel Vetterc3456fb2013-06-10 09:47:58 +02001927 * Fetch modes from VBT. For SDVO prefer the VBT mode since some
Dave Airlie4300a0f2013-06-27 20:40:44 +10001928 * SDVO->LVDS transcoders can't cope with the EDID mode.
Ma Ling7086c872009-05-13 11:20:06 +08001929 */
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001930 if (dev_priv->vbt.sdvo_lvds_vbt_mode != NULL) {
Ma Ling7086c872009-05-13 11:20:06 +08001931 newmode = drm_mode_duplicate(connector->dev,
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001932 dev_priv->vbt.sdvo_lvds_vbt_mode);
Ma Ling7086c872009-05-13 11:20:06 +08001933 if (newmode != NULL) {
1934 /* Guarantee the mode is preferred */
1935 newmode->type = (DRM_MODE_TYPE_PREFERRED |
1936 DRM_MODE_TYPE_DRIVER);
1937 drm_mode_probed_add(connector, newmode);
1938 }
1939 }
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001940
Dave Airlie4300a0f2013-06-27 20:40:44 +10001941 /*
1942 * Attempt to get the mode list from DDC.
1943 * Assume that the preferred modes are
1944 * arranged in priority order.
1945 */
1946 intel_ddc_get_modes(connector, &intel_sdvo->ddc);
1947
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001948 list_for_each_entry(newmode, &connector->probed_modes, head) {
1949 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001950 intel_sdvo->sdvo_lvds_fixed_mode =
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001951 drm_mode_duplicate(connector->dev, newmode);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001952
Chris Wilson85454232010-08-08 14:28:23 +01001953 intel_sdvo->is_lvds = true;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001954 break;
1955 }
1956 }
Ma Ling7086c872009-05-13 11:20:06 +08001957}
1958
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001959static int intel_sdvo_get_modes(struct drm_connector *connector)
1960{
Chris Wilson615fb932010-08-04 13:50:24 +01001961 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001962
Chris Wilson615fb932010-08-04 13:50:24 +01001963 if (IS_TV(intel_sdvo_connector))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001964 intel_sdvo_get_tv_modes(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001965 else if (IS_LVDS(intel_sdvo_connector))
Ma Ling7086c872009-05-13 11:20:06 +08001966 intel_sdvo_get_lvds_modes(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001967 else
1968 intel_sdvo_get_ddc_modes(connector);
1969
Chris Wilson32aad862010-08-04 13:50:25 +01001970 return !list_empty(&connector->probed_modes);
Jesse Barnes79e53942008-11-07 14:24:08 -08001971}
1972
1973static void intel_sdvo_destroy(struct drm_connector *connector)
1974{
Chris Wilson615fb932010-08-04 13:50:24 +01001975 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001976
Jesse Barnes79e53942008-11-07 14:24:08 -08001977 drm_connector_cleanup(connector);
Jani Nikula4b745b12012-11-12 18:31:36 +02001978 kfree(intel_sdvo_connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001979}
1980
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001981static bool intel_sdvo_detect_hdmi_audio(struct drm_connector *connector)
1982{
1983 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
1984 struct edid *edid;
1985 bool has_audio = false;
1986
1987 if (!intel_sdvo->is_hdmi)
1988 return false;
1989
1990 edid = intel_sdvo_get_edid(connector);
1991 if (edid != NULL && edid->input & DRM_EDID_INPUT_DIGITAL)
1992 has_audio = drm_detect_monitor_audio(edid);
Jani Nikula38ab8a22012-08-15 12:32:36 +03001993 kfree(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001994
1995 return has_audio;
1996}
1997
Zhao Yakuice6feab2009-08-24 13:50:26 +08001998static int
1999intel_sdvo_set_property(struct drm_connector *connector,
2000 struct drm_property *property,
2001 uint64_t val)
2002{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002003 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01002004 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002005 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Zhao Yakuib9219c52009-09-10 15:45:46 +08002006 uint16_t temp_value;
Chris Wilson32aad862010-08-04 13:50:25 +01002007 uint8_t cmd;
2008 int ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002009
Rob Clark662595d2012-10-11 20:36:04 -05002010 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilson32aad862010-08-04 13:50:25 +01002011 if (ret)
2012 return ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002013
Chris Wilson3f43c482011-05-12 22:17:24 +01002014 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002015 int i = val;
2016 bool has_audio;
2017
2018 if (i == intel_sdvo_connector->force_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002019 return 0;
2020
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002021 intel_sdvo_connector->force_audio = i;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002022
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002023 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002024 has_audio = intel_sdvo_detect_hdmi_audio(connector);
2025 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002026 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002027
2028 if (has_audio == intel_sdvo->has_hdmi_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002029 return 0;
2030
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002031 intel_sdvo->has_hdmi_audio = has_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002032 goto done;
2033 }
2034
Chris Wilsone953fd72011-02-21 22:23:52 +00002035 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02002036 bool old_auto = intel_sdvo->color_range_auto;
2037 uint32_t old_range = intel_sdvo->color_range;
2038
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002039 switch (val) {
2040 case INTEL_BROADCAST_RGB_AUTO:
2041 intel_sdvo->color_range_auto = true;
2042 break;
2043 case INTEL_BROADCAST_RGB_FULL:
2044 intel_sdvo->color_range_auto = false;
2045 intel_sdvo->color_range = 0;
2046 break;
2047 case INTEL_BROADCAST_RGB_LIMITED:
2048 intel_sdvo->color_range_auto = false;
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002049 /* FIXME: this bit is only valid when using TMDS
2050 * encoding and 8 bit per color mode. */
2051 intel_sdvo->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002052 break;
2053 default:
2054 return -EINVAL;
2055 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02002056
2057 if (old_auto == intel_sdvo->color_range_auto &&
2058 old_range == intel_sdvo->color_range)
2059 return 0;
2060
Zhao Yakuice6feab2009-08-24 13:50:26 +08002061 goto done;
2062 }
2063
Ville Syrjälä7949dd42015-09-25 16:39:30 +03002064 if (property == connector->dev->mode_config.aspect_ratio_property) {
Maarten Lankhorst0e9f25d2017-05-01 15:37:53 +02002065 connector->state->picture_aspect_ratio = val;
Ville Syrjälä7949dd42015-09-25 16:39:30 +03002066 goto done;
2067 }
2068
Chris Wilsonc5521702010-08-04 13:50:28 +01002069#define CHECK_PROPERTY(name, NAME) \
2070 if (intel_sdvo_connector->name == property) { \
2071 if (intel_sdvo_connector->cur_##name == temp_value) return 0; \
2072 if (intel_sdvo_connector->max_##name < temp_value) return -EINVAL; \
2073 cmd = SDVO_CMD_SET_##NAME; \
2074 intel_sdvo_connector->cur_##name = temp_value; \
2075 goto set_value; \
2076 }
2077
2078 if (property == intel_sdvo_connector->tv_format) {
Chris Wilson32aad862010-08-04 13:50:25 +01002079 if (val >= TV_FORMAT_NUM)
2080 return -EINVAL;
2081
Chris Wilson40039752010-08-04 13:50:26 +01002082 if (intel_sdvo->tv_format_index ==
Chris Wilson615fb932010-08-04 13:50:24 +01002083 intel_sdvo_connector->tv_format_supported[val])
Chris Wilson32aad862010-08-04 13:50:25 +01002084 return 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002085
Chris Wilson40039752010-08-04 13:50:26 +01002086 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[val];
Chris Wilsonc5521702010-08-04 13:50:28 +01002087 goto done;
Chris Wilson32aad862010-08-04 13:50:25 +01002088 } else if (IS_TV_OR_LVDS(intel_sdvo_connector)) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002089 temp_value = val;
Chris Wilsonc5521702010-08-04 13:50:28 +01002090 if (intel_sdvo_connector->left == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002091 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002092 intel_sdvo_connector->right, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002093 if (intel_sdvo_connector->left_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002094 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002095
Chris Wilson615fb932010-08-04 13:50:24 +01002096 intel_sdvo_connector->left_margin = temp_value;
2097 intel_sdvo_connector->right_margin = temp_value;
2098 temp_value = intel_sdvo_connector->max_hscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002099 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002100 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01002101 goto set_value;
2102 } else if (intel_sdvo_connector->right == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002103 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002104 intel_sdvo_connector->left, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002105 if (intel_sdvo_connector->right_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002106 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002107
Chris Wilson615fb932010-08-04 13:50:24 +01002108 intel_sdvo_connector->left_margin = temp_value;
2109 intel_sdvo_connector->right_margin = temp_value;
2110 temp_value = intel_sdvo_connector->max_hscan -
2111 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002112 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01002113 goto set_value;
2114 } else if (intel_sdvo_connector->top == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002115 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002116 intel_sdvo_connector->bottom, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002117 if (intel_sdvo_connector->top_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002118 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002119
Chris Wilson615fb932010-08-04 13:50:24 +01002120 intel_sdvo_connector->top_margin = temp_value;
2121 intel_sdvo_connector->bottom_margin = temp_value;
2122 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002123 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002124 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01002125 goto set_value;
2126 } else if (intel_sdvo_connector->bottom == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002127 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002128 intel_sdvo_connector->top, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002129 if (intel_sdvo_connector->bottom_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002130 return 0;
2131
Chris Wilson615fb932010-08-04 13:50:24 +01002132 intel_sdvo_connector->top_margin = temp_value;
2133 intel_sdvo_connector->bottom_margin = temp_value;
2134 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002135 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002136 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01002137 goto set_value;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002138 }
Chris Wilsonc5521702010-08-04 13:50:28 +01002139 CHECK_PROPERTY(hpos, HPOS)
2140 CHECK_PROPERTY(vpos, VPOS)
2141 CHECK_PROPERTY(saturation, SATURATION)
2142 CHECK_PROPERTY(contrast, CONTRAST)
2143 CHECK_PROPERTY(hue, HUE)
2144 CHECK_PROPERTY(brightness, BRIGHTNESS)
2145 CHECK_PROPERTY(sharpness, SHARPNESS)
2146 CHECK_PROPERTY(flicker_filter, FLICKER_FILTER)
2147 CHECK_PROPERTY(flicker_filter_2d, FLICKER_FILTER_2D)
2148 CHECK_PROPERTY(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE)
2149 CHECK_PROPERTY(tv_chroma_filter, TV_CHROMA_FILTER)
2150 CHECK_PROPERTY(tv_luma_filter, TV_LUMA_FILTER)
Chris Wilsone0442182010-08-04 13:50:29 +01002151 CHECK_PROPERTY(dot_crawl, DOT_CRAWL)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002152 }
Chris Wilsonc5521702010-08-04 13:50:28 +01002153
2154 return -EINVAL; /* unknown property */
2155
2156set_value:
2157 if (!intel_sdvo_set_value(intel_sdvo, cmd, &temp_value, 2))
2158 return -EIO;
2159
2160
2161done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00002162 if (intel_sdvo->base.base.crtc)
2163 intel_crtc_restore_mode(intel_sdvo->base.base.crtc);
Chris Wilsonc5521702010-08-04 13:50:28 +01002164
Chris Wilson32aad862010-08-04 13:50:25 +01002165 return 0;
Chris Wilsonc5521702010-08-04 13:50:28 +01002166#undef CHECK_PROPERTY
Zhao Yakuice6feab2009-08-24 13:50:26 +08002167}
2168
Chris Wilson7a418e32016-06-24 14:00:14 +01002169static int
2170intel_sdvo_connector_register(struct drm_connector *connector)
2171{
2172 struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01002173 int ret;
2174
2175 ret = intel_connector_register(connector);
2176 if (ret)
2177 return ret;
Chris Wilson7a418e32016-06-24 14:00:14 +01002178
2179 return sysfs_create_link(&connector->kdev->kobj,
2180 &sdvo->ddc.dev.kobj,
2181 sdvo->ddc.dev.kobj.name);
2182}
2183
Chris Wilsonc191eca2016-06-17 11:40:33 +01002184static void
2185intel_sdvo_connector_unregister(struct drm_connector *connector)
2186{
2187 struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
2188
2189 sysfs_remove_link(&connector->kdev->kobj,
2190 sdvo->ddc.dev.kobj.name);
2191 intel_connector_unregister(connector);
2192}
2193
Jesse Barnes79e53942008-11-07 14:24:08 -08002194static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02002195 .dpms = drm_atomic_helper_connector_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -08002196 .detect = intel_sdvo_detect,
2197 .fill_modes = drm_helper_probe_single_connector_modes,
Zhao Yakuice6feab2009-08-24 13:50:26 +08002198 .set_property = intel_sdvo_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08002199 .atomic_get_property = intel_connector_atomic_get_property,
Chris Wilson7a418e32016-06-24 14:00:14 +01002200 .late_register = intel_sdvo_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01002201 .early_unregister = intel_sdvo_connector_unregister,
Jesse Barnes79e53942008-11-07 14:24:08 -08002202 .destroy = intel_sdvo_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08002203 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02002204 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Jesse Barnes79e53942008-11-07 14:24:08 -08002205};
2206
2207static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
2208 .get_modes = intel_sdvo_get_modes,
2209 .mode_valid = intel_sdvo_mode_valid,
Jesse Barnes79e53942008-11-07 14:24:08 -08002210};
2211
Hannes Ederb358d0a2008-12-18 21:18:47 +01002212static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08002213{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02002214 struct intel_sdvo *intel_sdvo = to_sdvo(to_intel_encoder(encoder));
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002215
Chris Wilsonea5b2132010-08-04 13:50:23 +01002216 if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002217 drm_mode_destroy(encoder->dev,
Chris Wilsonea5b2132010-08-04 13:50:23 +01002218 intel_sdvo->sdvo_lvds_fixed_mode);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002219
Chris Wilsone957d772010-09-24 12:52:03 +01002220 i2c_del_adapter(&intel_sdvo->ddc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002221 intel_encoder_destroy(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08002222}
2223
2224static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
2225 .destroy = intel_sdvo_enc_destroy,
2226};
2227
Chris Wilsonb66d8422010-08-12 15:26:41 +01002228static void
2229intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
2230{
2231 uint16_t mask = 0;
2232 unsigned int num_bits;
2233
2234 /* Make a mask of outputs less than or equal to our own priority in the
2235 * list.
2236 */
2237 switch (sdvo->controlled_output) {
2238 case SDVO_OUTPUT_LVDS1:
2239 mask |= SDVO_OUTPUT_LVDS1;
2240 case SDVO_OUTPUT_LVDS0:
2241 mask |= SDVO_OUTPUT_LVDS0;
2242 case SDVO_OUTPUT_TMDS1:
2243 mask |= SDVO_OUTPUT_TMDS1;
2244 case SDVO_OUTPUT_TMDS0:
2245 mask |= SDVO_OUTPUT_TMDS0;
2246 case SDVO_OUTPUT_RGB1:
2247 mask |= SDVO_OUTPUT_RGB1;
2248 case SDVO_OUTPUT_RGB0:
2249 mask |= SDVO_OUTPUT_RGB0;
2250 break;
2251 }
2252
2253 /* Count bits to find what number we are in the priority list. */
2254 mask &= sdvo->caps.output_flags;
2255 num_bits = hweight16(mask);
2256 /* If more than 3 outputs, default to DDC bus 3 for now. */
2257 if (num_bits > 3)
2258 num_bits = 3;
2259
2260 /* Corresponds to SDVO_CONTROL_BUS_DDCx */
2261 sdvo->ddc_bus = 1 << num_bits;
2262}
Jesse Barnes79e53942008-11-07 14:24:08 -08002263
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002264/**
2265 * Choose the appropriate DDC bus for control bus switch command for this
2266 * SDVO output based on the controlled output.
2267 *
2268 * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
2269 * outputs, then LVDS outputs.
2270 */
2271static void
Adam Jacksonb1083332010-04-23 16:07:40 -04002272intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
Ville Syrjälä8bd864b2015-09-18 20:03:14 +03002273 struct intel_sdvo *sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002274{
Adam Jacksonb1083332010-04-23 16:07:40 -04002275 struct sdvo_device_mapping *mapping;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002276
Ville Syrjälä2a5c0832015-11-06 21:29:59 +02002277 if (sdvo->port == PORT_B)
Jani Nikula9d6c8752016-03-24 17:50:22 +02002278 mapping = &dev_priv->vbt.sdvo_mappings[0];
Adam Jacksonb1083332010-04-23 16:07:40 -04002279 else
Jani Nikula9d6c8752016-03-24 17:50:22 +02002280 mapping = &dev_priv->vbt.sdvo_mappings[1];
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002281
Chris Wilsonb66d8422010-08-12 15:26:41 +01002282 if (mapping->initialized)
2283 sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
2284 else
2285 intel_sdvo_guess_ddc_bus(sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002286}
2287
Chris Wilsone957d772010-09-24 12:52:03 +01002288static void
2289intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv,
Ville Syrjälä8bd864b2015-09-18 20:03:14 +03002290 struct intel_sdvo *sdvo)
Chris Wilsone957d772010-09-24 12:52:03 +01002291{
2292 struct sdvo_device_mapping *mapping;
Adam Jackson46eb3032011-06-16 16:36:23 -04002293 u8 pin;
Chris Wilsone957d772010-09-24 12:52:03 +01002294
Ville Syrjälä2a5c0832015-11-06 21:29:59 +02002295 if (sdvo->port == PORT_B)
Jani Nikula9d6c8752016-03-24 17:50:22 +02002296 mapping = &dev_priv->vbt.sdvo_mappings[0];
Chris Wilsone957d772010-09-24 12:52:03 +01002297 else
Jani Nikula9d6c8752016-03-24 17:50:22 +02002298 mapping = &dev_priv->vbt.sdvo_mappings[1];
Chris Wilsone957d772010-09-24 12:52:03 +01002299
Jani Nikula88ac7932015-03-27 00:20:22 +02002300 if (mapping->initialized &&
2301 intel_gmbus_is_valid_pin(dev_priv, mapping->i2c_pin))
Chris Wilsone957d772010-09-24 12:52:03 +01002302 pin = mapping->i2c_pin;
Jani Nikula6cb16122012-10-22 16:12:17 +03002303 else
Jani Nikula988c7012015-03-27 00:20:19 +02002304 pin = GMBUS_PIN_DPB;
Chris Wilsone957d772010-09-24 12:52:03 +01002305
Jani Nikula6cb16122012-10-22 16:12:17 +03002306 sdvo->i2c = intel_gmbus_get_adapter(dev_priv, pin);
2307
2308 /* With gmbus we should be able to drive sdvo i2c at 2MHz, but somehow
2309 * our code totally fails once we start using gmbus. Hence fall back to
2310 * bit banging for now. */
2311 intel_gmbus_force_bit(sdvo->i2c, true);
Chris Wilsone957d772010-09-24 12:52:03 +01002312}
2313
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002314/* undo any changes intel_sdvo_select_i2c_bus() did to sdvo->i2c */
2315static void
2316intel_sdvo_unselect_i2c_bus(struct intel_sdvo *sdvo)
2317{
2318 intel_gmbus_force_bit(sdvo->i2c, false);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002319}
2320
2321static bool
Chris Wilsone27d8532010-10-22 09:15:22 +01002322intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002323{
Chris Wilson97aaf912011-01-04 20:10:52 +00002324 return intel_sdvo_check_supp_encode(intel_sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002325}
2326
yakui_zhao714605e2009-05-31 17:18:07 +08002327static u8
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002328intel_sdvo_get_slave_addr(struct drm_i915_private *dev_priv,
2329 struct intel_sdvo *sdvo)
yakui_zhao714605e2009-05-31 17:18:07 +08002330{
yakui_zhao714605e2009-05-31 17:18:07 +08002331 struct sdvo_device_mapping *my_mapping, *other_mapping;
2332
Ville Syrjälä2a5c0832015-11-06 21:29:59 +02002333 if (sdvo->port == PORT_B) {
Jani Nikula9d6c8752016-03-24 17:50:22 +02002334 my_mapping = &dev_priv->vbt.sdvo_mappings[0];
2335 other_mapping = &dev_priv->vbt.sdvo_mappings[1];
yakui_zhao714605e2009-05-31 17:18:07 +08002336 } else {
Jani Nikula9d6c8752016-03-24 17:50:22 +02002337 my_mapping = &dev_priv->vbt.sdvo_mappings[1];
2338 other_mapping = &dev_priv->vbt.sdvo_mappings[0];
yakui_zhao714605e2009-05-31 17:18:07 +08002339 }
2340
2341 /* If the BIOS described our SDVO device, take advantage of it. */
2342 if (my_mapping->slave_addr)
2343 return my_mapping->slave_addr;
2344
2345 /* If the BIOS only described a different SDVO device, use the
2346 * address that it isn't using.
2347 */
2348 if (other_mapping->slave_addr) {
2349 if (other_mapping->slave_addr == 0x70)
2350 return 0x72;
2351 else
2352 return 0x70;
2353 }
2354
2355 /* No SDVO device info is found for another DVO port,
2356 * so use mapping assumption we had before BIOS parsing.
2357 */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +02002358 if (sdvo->port == PORT_B)
yakui_zhao714605e2009-05-31 17:18:07 +08002359 return 0x70;
2360 else
2361 return 0x72;
2362}
2363
Imre Deakc3934542014-02-11 17:12:50 +02002364static int
Chris Wilsondf0e9242010-09-09 16:20:55 +01002365intel_sdvo_connector_init(struct intel_sdvo_connector *connector,
2366 struct intel_sdvo *encoder)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002367{
Imre Deakc3934542014-02-11 17:12:50 +02002368 struct drm_connector *drm_connector;
2369 int ret;
2370
2371 drm_connector = &connector->base.base;
2372 ret = drm_connector_init(encoder->base.base.dev,
2373 drm_connector,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002374 &intel_sdvo_connector_funcs,
2375 connector->base.base.connector_type);
Imre Deakc3934542014-02-11 17:12:50 +02002376 if (ret < 0)
2377 return ret;
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002378
Imre Deakc3934542014-02-11 17:12:50 +02002379 drm_connector_helper_add(drm_connector,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002380 &intel_sdvo_connector_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002381
Peter Ross8f4839e2012-01-28 14:49:25 +01002382 connector->base.base.interlace_allowed = 1;
Chris Wilsondf0e9242010-09-09 16:20:55 +01002383 connector->base.base.doublescan_allowed = 0;
2384 connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02002385 connector->base.get_hw_state = intel_sdvo_connector_get_hw_state;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002386
Chris Wilsondf0e9242010-09-09 16:20:55 +01002387 intel_connector_attach_encoder(&connector->base, &encoder->base);
Imre Deakc3934542014-02-11 17:12:50 +02002388
2389 return 0;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002390}
2391
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002392static void
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002393intel_sdvo_add_hdmi_properties(struct intel_sdvo *intel_sdvo,
2394 struct intel_sdvo_connector *connector)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002395{
Ville Syrjälä646d5772016-10-31 22:37:14 +02002396 struct drm_i915_private *dev_priv = to_i915(connector->base.base.dev);
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002397
Chris Wilson3f43c482011-05-12 22:17:24 +01002398 intel_attach_force_audio_property(&connector->base.base);
Ville Syrjälä646d5772016-10-31 22:37:14 +02002399 if (INTEL_GEN(dev_priv) >= 4 && IS_MOBILE(dev_priv)) {
Chris Wilsone953fd72011-02-21 22:23:52 +00002400 intel_attach_broadcast_rgb_property(&connector->base.base);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002401 intel_sdvo->color_range_auto = true;
2402 }
Ville Syrjälä7949dd42015-09-25 16:39:30 +03002403 intel_attach_aspect_ratio_property(&connector->base.base);
Maarten Lankhorst0e9f25d2017-05-01 15:37:53 +02002404 connector->base.base.state->picture_aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002405}
2406
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03002407static struct intel_sdvo_connector *intel_sdvo_connector_alloc(void)
2408{
2409 struct intel_sdvo_connector *sdvo_connector;
2410
2411 sdvo_connector = kzalloc(sizeof(*sdvo_connector), GFP_KERNEL);
2412 if (!sdvo_connector)
2413 return NULL;
2414
2415 if (intel_connector_init(&sdvo_connector->base) < 0) {
2416 kfree(sdvo_connector);
2417 return NULL;
2418 }
2419
2420 return sdvo_connector;
2421}
2422
Zhenyu Wang14571b42010-03-30 14:06:33 +08002423static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002424intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002425{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002426 struct drm_encoder *encoder = &intel_sdvo->base.base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002427 struct drm_connector *connector;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002428 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002429 struct intel_connector *intel_connector;
Chris Wilson615fb932010-08-04 13:50:24 +01002430 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002431
Chris Wilson46a3f4a2013-09-24 12:55:40 +01002432 DRM_DEBUG_KMS("initialising DVI device %d\n", device);
2433
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03002434 intel_sdvo_connector = intel_sdvo_connector_alloc();
Chris Wilson615fb932010-08-04 13:50:24 +01002435 if (!intel_sdvo_connector)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002436 return false;
2437
Zhenyu Wang14571b42010-03-30 14:06:33 +08002438 if (device == 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002439 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
Chris Wilson615fb932010-08-04 13:50:24 +01002440 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002441 } else if (device == 1) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002442 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
Chris Wilson615fb932010-08-04 13:50:24 +01002443 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002444 }
2445
Chris Wilson615fb932010-08-04 13:50:24 +01002446 intel_connector = &intel_sdvo_connector->base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002447 connector = &intel_connector->base;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002448 if (intel_sdvo_get_hotplug_support(intel_sdvo) &
2449 intel_sdvo_connector->output_flag) {
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002450 intel_sdvo->hotplug_active |= intel_sdvo_connector->output_flag;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002451 /* Some SDVO devices have one-shot hotplug interrupts.
2452 * Ensure that they get re-enabled when an interrupt happens.
2453 */
2454 intel_encoder->hot_plug = intel_sdvo_enable_hotplug;
Daniel Vetter3a2fb2c2015-10-08 21:51:57 +02002455 intel_sdvo_enable_hotplug(intel_encoder);
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002456 } else {
Egbert Eich821450c2013-04-16 13:36:55 +02002457 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002458 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002459 encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
2460 connector->connector_type = DRM_MODE_CONNECTOR_DVID;
2461
Chris Wilsone27d8532010-10-22 09:15:22 +01002462 if (intel_sdvo_is_hdmi_connector(intel_sdvo, device)) {
Zhenyu Wang14571b42010-03-30 14:06:33 +08002463 connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
Chris Wilsone27d8532010-10-22 09:15:22 +01002464 intel_sdvo->is_hdmi = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002465 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002466
Imre Deakc3934542014-02-11 17:12:50 +02002467 if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2468 kfree(intel_sdvo_connector);
2469 return false;
2470 }
2471
Chris Wilsonf797d222010-12-23 09:43:48 +00002472 if (intel_sdvo->is_hdmi)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002473 intel_sdvo_add_hdmi_properties(intel_sdvo, intel_sdvo_connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002474
2475 return true;
2476}
2477
2478static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002479intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002480{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002481 struct drm_encoder *encoder = &intel_sdvo->base.base;
2482 struct drm_connector *connector;
2483 struct intel_connector *intel_connector;
2484 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002485
Chris Wilson46a3f4a2013-09-24 12:55:40 +01002486 DRM_DEBUG_KMS("initialising TV type %d\n", type);
2487
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03002488 intel_sdvo_connector = intel_sdvo_connector_alloc();
Chris Wilson615fb932010-08-04 13:50:24 +01002489 if (!intel_sdvo_connector)
2490 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002491
Chris Wilson615fb932010-08-04 13:50:24 +01002492 intel_connector = &intel_sdvo_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002493 connector = &intel_connector->base;
2494 encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
2495 connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002496
Chris Wilson4ef69c72010-09-09 15:14:28 +01002497 intel_sdvo->controlled_output |= type;
2498 intel_sdvo_connector->output_flag = type;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002499
Chris Wilson4ef69c72010-09-09 15:14:28 +01002500 intel_sdvo->is_tv = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002501
Imre Deakc3934542014-02-11 17:12:50 +02002502 if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2503 kfree(intel_sdvo_connector);
2504 return false;
2505 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002506
Chris Wilson4ef69c72010-09-09 15:14:28 +01002507 if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
Chris Wilson32aad862010-08-04 13:50:25 +01002508 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002509
Chris Wilson4ef69c72010-09-09 15:14:28 +01002510 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002511 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002512
Chris Wilson4ef69c72010-09-09 15:14:28 +01002513 return true;
Chris Wilson32aad862010-08-04 13:50:25 +01002514
2515err:
Chris Wilson123d5c02010-09-23 16:15:21 +01002516 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002517 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002518}
2519
2520static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002521intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002522{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002523 struct drm_encoder *encoder = &intel_sdvo->base.base;
2524 struct drm_connector *connector;
2525 struct intel_connector *intel_connector;
2526 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002527
Chris Wilson46a3f4a2013-09-24 12:55:40 +01002528 DRM_DEBUG_KMS("initialising analog device %d\n", device);
2529
Ander Conselvan de Oliveira8ce7da42015-06-08 11:26:30 +03002530 intel_sdvo_connector = intel_sdvo_connector_alloc();
Chris Wilson615fb932010-08-04 13:50:24 +01002531 if (!intel_sdvo_connector)
2532 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002533
Chris Wilson615fb932010-08-04 13:50:24 +01002534 intel_connector = &intel_sdvo_connector->base;
2535 connector = &intel_connector->base;
Egbert Eich821450c2013-04-16 13:36:55 +02002536 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002537 encoder->encoder_type = DRM_MODE_ENCODER_DAC;
2538 connector->connector_type = DRM_MODE_CONNECTOR_VGA;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002539
Chris Wilson4ef69c72010-09-09 15:14:28 +01002540 if (device == 0) {
2541 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
2542 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
2543 } else if (device == 1) {
2544 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
2545 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
2546 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002547
Imre Deakc3934542014-02-11 17:12:50 +02002548 if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2549 kfree(intel_sdvo_connector);
2550 return false;
2551 }
2552
Chris Wilson4ef69c72010-09-09 15:14:28 +01002553 return true;
2554}
2555
2556static bool
2557intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
2558{
2559 struct drm_encoder *encoder = &intel_sdvo->base.base;
2560 struct drm_connector *connector;
2561 struct intel_connector *intel_connector;
2562 struct intel_sdvo_connector *intel_sdvo_connector;
2563
Chris Wilson46a3f4a2013-09-24 12:55:40 +01002564 DRM_DEBUG_KMS("initialising LVDS device %d\n", device);
2565
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03002566 intel_sdvo_connector = intel_sdvo_connector_alloc();
Chris Wilson4ef69c72010-09-09 15:14:28 +01002567 if (!intel_sdvo_connector)
2568 return false;
2569
2570 intel_connector = &intel_sdvo_connector->base;
2571 connector = &intel_connector->base;
2572 encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
2573 connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
2574
2575 if (device == 0) {
2576 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
2577 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
2578 } else if (device == 1) {
2579 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
2580 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
2581 }
2582
Imre Deakc3934542014-02-11 17:12:50 +02002583 if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2584 kfree(intel_sdvo_connector);
2585 return false;
2586 }
2587
Chris Wilson4ef69c72010-09-09 15:14:28 +01002588 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002589 goto err;
2590
2591 return true;
2592
2593err:
Chris Wilson123d5c02010-09-23 16:15:21 +01002594 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002595 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002596}
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002597
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002598static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002599intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002600{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002601 intel_sdvo->is_tv = false;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002602 intel_sdvo->is_lvds = false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002603
Zhenyu Wang14571b42010-03-30 14:06:33 +08002604 /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002605
Zhenyu Wang14571b42010-03-30 14:06:33 +08002606 if (flags & SDVO_OUTPUT_TMDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002607 if (!intel_sdvo_dvi_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002608 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002609
Zhenyu Wang14571b42010-03-30 14:06:33 +08002610 if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002611 if (!intel_sdvo_dvi_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002612 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002613
Zhenyu Wang14571b42010-03-30 14:06:33 +08002614 /* TV has no XXX1 function block */
Zhenyu Wanga1f4b7ff2010-03-29 23:16:13 +08002615 if (flags & SDVO_OUTPUT_SVID0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002616 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002617 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002618
Zhenyu Wang14571b42010-03-30 14:06:33 +08002619 if (flags & SDVO_OUTPUT_CVBS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002620 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002621 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002622
Chris Wilsona0b1c7a2011-09-30 22:56:41 +01002623 if (flags & SDVO_OUTPUT_YPRPB0)
2624 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_YPRPB0))
2625 return false;
2626
Zhenyu Wang14571b42010-03-30 14:06:33 +08002627 if (flags & SDVO_OUTPUT_RGB0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002628 if (!intel_sdvo_analog_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002629 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002630
Zhenyu Wang14571b42010-03-30 14:06:33 +08002631 if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002632 if (!intel_sdvo_analog_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002633 return false;
Zhao Yakui2dd87382010-01-27 16:32:46 +08002634
Zhenyu Wang14571b42010-03-30 14:06:33 +08002635 if (flags & SDVO_OUTPUT_LVDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002636 if (!intel_sdvo_lvds_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002637 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002638
Zhenyu Wang14571b42010-03-30 14:06:33 +08002639 if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002640 if (!intel_sdvo_lvds_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002641 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002642
Zhenyu Wang14571b42010-03-30 14:06:33 +08002643 if ((flags & SDVO_OUTPUT_MASK) == 0) {
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002644 unsigned char bytes[2];
2645
Chris Wilsonea5b2132010-08-04 13:50:23 +01002646 intel_sdvo->controlled_output = 0;
2647 memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
Dave Airlie51c8b402009-08-20 13:38:04 +10002648 DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002649 SDVO_NAME(intel_sdvo),
Dave Airlie51c8b402009-08-20 13:38:04 +10002650 bytes[0], bytes[1]);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002651 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002652 }
Jesse Barnes27f82272011-09-02 12:54:37 -07002653 intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002654
Zhenyu Wang14571b42010-03-30 14:06:33 +08002655 return true;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002656}
2657
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002658static void intel_sdvo_output_cleanup(struct intel_sdvo *intel_sdvo)
2659{
2660 struct drm_device *dev = intel_sdvo->base.base.dev;
2661 struct drm_connector *connector, *tmp;
2662
2663 list_for_each_entry_safe(connector, tmp,
2664 &dev->mode_config.connector_list, head) {
Paulo Zanonid9255d52013-09-26 20:05:59 -03002665 if (intel_attached_encoder(connector) == &intel_sdvo->base) {
Thomas Wood34ea3d32014-05-29 16:57:41 +01002666 drm_connector_unregister(connector);
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002667 intel_sdvo_destroy(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -03002668 }
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002669 }
2670}
2671
Chris Wilson32aad862010-08-04 13:50:25 +01002672static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
2673 struct intel_sdvo_connector *intel_sdvo_connector,
2674 int type)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002675{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002676 struct drm_device *dev = intel_sdvo->base.base.dev;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002677 struct intel_sdvo_tv_format format;
2678 uint32_t format_map, i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002679
Chris Wilson32aad862010-08-04 13:50:25 +01002680 if (!intel_sdvo_set_target_output(intel_sdvo, type))
2681 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002682
Chris Wilson1a3665c2011-01-25 13:59:37 +00002683 BUILD_BUG_ON(sizeof(format) != 6);
Chris Wilson32aad862010-08-04 13:50:25 +01002684 if (!intel_sdvo_get_value(intel_sdvo,
2685 SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
2686 &format, sizeof(format)))
2687 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002688
Chris Wilson32aad862010-08-04 13:50:25 +01002689 memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08002690
2691 if (format_map == 0)
Chris Wilson32aad862010-08-04 13:50:25 +01002692 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002693
Chris Wilson615fb932010-08-04 13:50:24 +01002694 intel_sdvo_connector->format_supported_num = 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002695 for (i = 0 ; i < TV_FORMAT_NUM; i++)
Chris Wilson40039752010-08-04 13:50:26 +01002696 if (format_map & (1 << i))
2697 intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002698
2699
Chris Wilsonc5521702010-08-04 13:50:28 +01002700 intel_sdvo_connector->tv_format =
Chris Wilson32aad862010-08-04 13:50:25 +01002701 drm_property_create(dev, DRM_MODE_PROP_ENUM,
2702 "mode", intel_sdvo_connector->format_supported_num);
Chris Wilsonc5521702010-08-04 13:50:28 +01002703 if (!intel_sdvo_connector->tv_format)
Chris Wilsonfcc8d672010-08-04 13:50:27 +01002704 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002705
Chris Wilson615fb932010-08-04 13:50:24 +01002706 for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002707 drm_property_add_enum(
Chris Wilsonc5521702010-08-04 13:50:28 +01002708 intel_sdvo_connector->tv_format, i,
Chris Wilson40039752010-08-04 13:50:26 +01002709 i, tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
Zhao Yakuice6feab2009-08-24 13:50:26 +08002710
Chris Wilson40039752010-08-04 13:50:26 +01002711 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[0];
Rob Clark662595d2012-10-11 20:36:04 -05002712 drm_object_attach_property(&intel_sdvo_connector->base.base.base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002713 intel_sdvo_connector->tv_format, 0);
Chris Wilson32aad862010-08-04 13:50:25 +01002714 return true;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002715
2716}
2717
Chris Wilsonc5521702010-08-04 13:50:28 +01002718#define ENHANCEMENT(name, NAME) do { \
2719 if (enhancements.name) { \
2720 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
2721 !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
2722 return false; \
2723 intel_sdvo_connector->max_##name = data_value[0]; \
2724 intel_sdvo_connector->cur_##name = response; \
2725 intel_sdvo_connector->name = \
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002726 drm_property_create_range(dev, 0, #name, 0, data_value[0]); \
Chris Wilsonc5521702010-08-04 13:50:28 +01002727 if (!intel_sdvo_connector->name) return false; \
Rob Clark662595d2012-10-11 20:36:04 -05002728 drm_object_attach_property(&connector->base, \
Chris Wilsonc5521702010-08-04 13:50:28 +01002729 intel_sdvo_connector->name, \
2730 intel_sdvo_connector->cur_##name); \
2731 DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
2732 data_value[0], data_value[1], response); \
2733 } \
Akshay Joshi0206e352011-08-16 15:34:10 -04002734} while (0)
Chris Wilsonc5521702010-08-04 13:50:28 +01002735
2736static bool
2737intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
2738 struct intel_sdvo_connector *intel_sdvo_connector,
2739 struct intel_sdvo_enhancements_reply enhancements)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002740{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002741 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilson32aad862010-08-04 13:50:25 +01002742 struct drm_connector *connector = &intel_sdvo_connector->base.base;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002743 uint16_t response, data_value[2];
2744
Chris Wilsonc5521702010-08-04 13:50:28 +01002745 /* when horizontal overscan is supported, Add the left/right property */
2746 if (enhancements.overscan_h) {
2747 if (!intel_sdvo_get_value(intel_sdvo,
2748 SDVO_CMD_GET_MAX_OVERSCAN_H,
2749 &data_value, 4))
2750 return false;
2751
2752 if (!intel_sdvo_get_value(intel_sdvo,
2753 SDVO_CMD_GET_OVERSCAN_H,
2754 &response, 2))
2755 return false;
2756
2757 intel_sdvo_connector->max_hscan = data_value[0];
2758 intel_sdvo_connector->left_margin = data_value[0] - response;
2759 intel_sdvo_connector->right_margin = intel_sdvo_connector->left_margin;
2760 intel_sdvo_connector->left =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002761 drm_property_create_range(dev, 0, "left_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002762 if (!intel_sdvo_connector->left)
2763 return false;
2764
Rob Clark662595d2012-10-11 20:36:04 -05002765 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002766 intel_sdvo_connector->left,
2767 intel_sdvo_connector->left_margin);
2768
2769 intel_sdvo_connector->right =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002770 drm_property_create_range(dev, 0, "right_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002771 if (!intel_sdvo_connector->right)
2772 return false;
2773
Rob Clark662595d2012-10-11 20:36:04 -05002774 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002775 intel_sdvo_connector->right,
2776 intel_sdvo_connector->right_margin);
2777 DRM_DEBUG_KMS("h_overscan: max %d, "
2778 "default %d, current %d\n",
2779 data_value[0], data_value[1], response);
2780 }
2781
2782 if (enhancements.overscan_v) {
2783 if (!intel_sdvo_get_value(intel_sdvo,
2784 SDVO_CMD_GET_MAX_OVERSCAN_V,
2785 &data_value, 4))
2786 return false;
2787
2788 if (!intel_sdvo_get_value(intel_sdvo,
2789 SDVO_CMD_GET_OVERSCAN_V,
2790 &response, 2))
2791 return false;
2792
2793 intel_sdvo_connector->max_vscan = data_value[0];
2794 intel_sdvo_connector->top_margin = data_value[0] - response;
2795 intel_sdvo_connector->bottom_margin = intel_sdvo_connector->top_margin;
2796 intel_sdvo_connector->top =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002797 drm_property_create_range(dev, 0,
2798 "top_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002799 if (!intel_sdvo_connector->top)
2800 return false;
2801
Rob Clark662595d2012-10-11 20:36:04 -05002802 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002803 intel_sdvo_connector->top,
2804 intel_sdvo_connector->top_margin);
2805
2806 intel_sdvo_connector->bottom =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002807 drm_property_create_range(dev, 0,
2808 "bottom_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002809 if (!intel_sdvo_connector->bottom)
2810 return false;
2811
Rob Clark662595d2012-10-11 20:36:04 -05002812 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002813 intel_sdvo_connector->bottom,
2814 intel_sdvo_connector->bottom_margin);
2815 DRM_DEBUG_KMS("v_overscan: max %d, "
2816 "default %d, current %d\n",
2817 data_value[0], data_value[1], response);
2818 }
2819
2820 ENHANCEMENT(hpos, HPOS);
2821 ENHANCEMENT(vpos, VPOS);
2822 ENHANCEMENT(saturation, SATURATION);
2823 ENHANCEMENT(contrast, CONTRAST);
2824 ENHANCEMENT(hue, HUE);
2825 ENHANCEMENT(sharpness, SHARPNESS);
2826 ENHANCEMENT(brightness, BRIGHTNESS);
2827 ENHANCEMENT(flicker_filter, FLICKER_FILTER);
2828 ENHANCEMENT(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
2829 ENHANCEMENT(flicker_filter_2d, FLICKER_FILTER_2D);
2830 ENHANCEMENT(tv_chroma_filter, TV_CHROMA_FILTER);
2831 ENHANCEMENT(tv_luma_filter, TV_LUMA_FILTER);
2832
Chris Wilsone0442182010-08-04 13:50:29 +01002833 if (enhancements.dot_crawl) {
2834 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
2835 return false;
2836
2837 intel_sdvo_connector->max_dot_crawl = 1;
2838 intel_sdvo_connector->cur_dot_crawl = response & 0x1;
2839 intel_sdvo_connector->dot_crawl =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002840 drm_property_create_range(dev, 0, "dot_crawl", 0, 1);
Chris Wilsone0442182010-08-04 13:50:29 +01002841 if (!intel_sdvo_connector->dot_crawl)
2842 return false;
2843
Rob Clark662595d2012-10-11 20:36:04 -05002844 drm_object_attach_property(&connector->base,
Chris Wilsone0442182010-08-04 13:50:29 +01002845 intel_sdvo_connector->dot_crawl,
2846 intel_sdvo_connector->cur_dot_crawl);
2847 DRM_DEBUG_KMS("dot crawl: current %d\n", response);
2848 }
2849
Chris Wilsonc5521702010-08-04 13:50:28 +01002850 return true;
2851}
2852
2853static bool
2854intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
2855 struct intel_sdvo_connector *intel_sdvo_connector,
2856 struct intel_sdvo_enhancements_reply enhancements)
2857{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002858 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilsonc5521702010-08-04 13:50:28 +01002859 struct drm_connector *connector = &intel_sdvo_connector->base.base;
2860 uint16_t response, data_value[2];
2861
2862 ENHANCEMENT(brightness, BRIGHTNESS);
2863
2864 return true;
2865}
2866#undef ENHANCEMENT
2867
2868static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
2869 struct intel_sdvo_connector *intel_sdvo_connector)
2870{
2871 union {
2872 struct intel_sdvo_enhancements_reply reply;
2873 uint16_t response;
2874 } enhancements;
2875
Chris Wilson1a3665c2011-01-25 13:59:37 +00002876 BUILD_BUG_ON(sizeof(enhancements) != 2);
2877
Chris Wilsoncf9a2f32010-09-23 16:17:33 +01002878 enhancements.response = 0;
2879 intel_sdvo_get_value(intel_sdvo,
2880 SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
2881 &enhancements, sizeof(enhancements));
Chris Wilsonc5521702010-08-04 13:50:28 +01002882 if (enhancements.response == 0) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002883 DRM_DEBUG_KMS("No enhancement is supported\n");
Chris Wilson32aad862010-08-04 13:50:25 +01002884 return true;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002885 }
Chris Wilson32aad862010-08-04 13:50:25 +01002886
Chris Wilsonc5521702010-08-04 13:50:28 +01002887 if (IS_TV(intel_sdvo_connector))
2888 return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
Akshay Joshi0206e352011-08-16 15:34:10 -04002889 else if (IS_LVDS(intel_sdvo_connector))
Chris Wilsonc5521702010-08-04 13:50:28 +01002890 return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2891 else
2892 return true;
Chris Wilsone957d772010-09-24 12:52:03 +01002893}
Chris Wilson32aad862010-08-04 13:50:25 +01002894
Chris Wilsone957d772010-09-24 12:52:03 +01002895static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
2896 struct i2c_msg *msgs,
2897 int num)
2898{
2899 struct intel_sdvo *sdvo = adapter->algo_data;
2900
2901 if (!intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
2902 return -EIO;
2903
2904 return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
2905}
2906
2907static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
2908{
2909 struct intel_sdvo *sdvo = adapter->algo_data;
2910 return sdvo->i2c->algo->functionality(sdvo->i2c);
2911}
2912
2913static const struct i2c_algorithm intel_sdvo_ddc_proxy = {
2914 .master_xfer = intel_sdvo_ddc_proxy_xfer,
2915 .functionality = intel_sdvo_ddc_proxy_func
2916};
2917
2918static bool
2919intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo,
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002920 struct drm_i915_private *dev_priv)
Chris Wilsone957d772010-09-24 12:52:03 +01002921{
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002922 struct pci_dev *pdev = dev_priv->drm.pdev;
David Weinehall52a05c32016-08-22 13:32:44 +03002923
Chris Wilsone957d772010-09-24 12:52:03 +01002924 sdvo->ddc.owner = THIS_MODULE;
2925 sdvo->ddc.class = I2C_CLASS_DDC;
2926 snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
David Weinehall52a05c32016-08-22 13:32:44 +03002927 sdvo->ddc.dev.parent = &pdev->dev;
Chris Wilsone957d772010-09-24 12:52:03 +01002928 sdvo->ddc.algo_data = sdvo;
2929 sdvo->ddc.algo = &intel_sdvo_ddc_proxy;
2930
2931 return i2c_add_adapter(&sdvo->ddc) == 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002932}
2933
Ville Syrjälä2a5c0832015-11-06 21:29:59 +02002934static void assert_sdvo_port_valid(const struct drm_i915_private *dev_priv,
2935 enum port port)
2936{
2937 if (HAS_PCH_SPLIT(dev_priv))
2938 WARN_ON(port != PORT_B);
2939 else
2940 WARN_ON(port != PORT_B && port != PORT_C);
2941}
2942
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002943bool intel_sdvo_init(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002944 i915_reg_t sdvo_reg, enum port port)
Jesse Barnes79e53942008-11-07 14:24:08 -08002945{
Eric Anholt21d40d32010-03-25 11:11:14 -07002946 struct intel_encoder *intel_encoder;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002947 struct intel_sdvo *intel_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -08002948 int i;
Ville Syrjälä2a5c0832015-11-06 21:29:59 +02002949
2950 assert_sdvo_port_valid(dev_priv, port);
2951
Daniel Vetterb14c5672013-09-19 12:18:32 +02002952 intel_sdvo = kzalloc(sizeof(*intel_sdvo), GFP_KERNEL);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002953 if (!intel_sdvo)
Eric Anholt7d573822009-01-02 13:33:00 -08002954 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002955
Chris Wilson56184e32011-05-17 14:03:50 +01002956 intel_sdvo->sdvo_reg = sdvo_reg;
Ville Syrjälä2a5c0832015-11-06 21:29:59 +02002957 intel_sdvo->port = port;
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002958 intel_sdvo->slave_addr =
2959 intel_sdvo_get_slave_addr(dev_priv, intel_sdvo) >> 1;
Ville Syrjälä8bd864b2015-09-18 20:03:14 +03002960 intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002961 if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev_priv))
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002962 goto err_i2c_bus;
Chris Wilsone957d772010-09-24 12:52:03 +01002963
Chris Wilson56184e32011-05-17 14:03:50 +01002964 /* encoder type will be decided later */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002965 intel_encoder = &intel_sdvo->base;
Eric Anholt21d40d32010-03-25 11:11:14 -07002966 intel_encoder->type = INTEL_OUTPUT_SDVO;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002967 intel_encoder->power_domain = POWER_DOMAIN_PORT_OTHER;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07002968 intel_encoder->port = port;
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002969 drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
2970 &intel_sdvo_enc_funcs, 0,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03002971 "SDVO %c", port_name(port));
Jesse Barnes79e53942008-11-07 14:24:08 -08002972
Jesse Barnes79e53942008-11-07 14:24:08 -08002973 /* Read the regs to test if we can talk to the device */
2974 for (i = 0; i < 0x40; i++) {
Chris Wilsonf899fc62010-07-20 15:44:45 -07002975 u8 byte;
2976
2977 if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01002978 DRM_DEBUG_KMS("No SDVO device found on %s\n",
2979 SDVO_NAME(intel_sdvo));
Chris Wilsonf899fc62010-07-20 15:44:45 -07002980 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002981 }
2982 }
2983
Daniel Vetter6cc5f342013-03-27 00:44:53 +01002984 intel_encoder->compute_config = intel_sdvo_compute_config;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002985 if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä3c65d1d2015-05-05 17:17:36 +03002986 intel_encoder->disable = pch_disable_sdvo;
2987 intel_encoder->post_disable = pch_post_disable_sdvo;
2988 } else {
2989 intel_encoder->disable = intel_disable_sdvo;
2990 }
Daniel Vetter192d47a2014-04-24 23:54:45 +02002991 intel_encoder->pre_enable = intel_sdvo_pre_enable;
Daniel Vetterce22c322012-07-01 15:31:04 +02002992 intel_encoder->enable = intel_enable_sdvo;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02002993 intel_encoder->get_hw_state = intel_sdvo_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002994 intel_encoder->get_config = intel_sdvo_get_config;
Daniel Vetterce22c322012-07-01 15:31:04 +02002995
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002996 /* In default case sdvo lvds is false */
Chris Wilson32aad862010-08-04 13:50:25 +01002997 if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002998 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002999
Chris Wilsonea5b2132010-08-04 13:50:23 +01003000 if (intel_sdvo_output_setup(intel_sdvo,
3001 intel_sdvo->caps.output_flags) != true) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01003002 DRM_DEBUG_KMS("SDVO output failed to setup on %s\n",
3003 SDVO_NAME(intel_sdvo));
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02003004 /* Output_setup can leave behind connectors! */
3005 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08003006 }
3007
Chris Wilson7ba220c2013-06-09 16:02:04 +01003008 /* Only enable the hotplug irq if we need it, to work around noisy
3009 * hotplug lines.
3010 */
3011 if (intel_sdvo->hotplug_active) {
Ville Syrjälä2a5c0832015-11-06 21:29:59 +02003012 if (intel_sdvo->port == PORT_B)
3013 intel_encoder->hpd_pin = HPD_SDVO_B;
3014 else
3015 intel_encoder->hpd_pin = HPD_SDVO_C;
Chris Wilson7ba220c2013-06-09 16:02:04 +01003016 }
3017
Daniel Vettere506d6f2012-11-13 17:24:43 +01003018 /*
3019 * Cloning SDVO with anything is often impossible, since the SDVO
3020 * encoder can request a special input timing mode. And even if that's
3021 * not the case we have evidence that cloning a plain unscaled mode with
3022 * VGA doesn't really work. Furthermore the cloning flags are way too
3023 * simplistic anyway to express such constraints, so just give up on
3024 * cloning for SDVO encoders.
3025 */
Ville Syrjäläbc079e82014-03-03 16:15:28 +02003026 intel_sdvo->base.cloneable = 0;
Daniel Vettere506d6f2012-11-13 17:24:43 +01003027
Ville Syrjälä8bd864b2015-09-18 20:03:14 +03003028 intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003029
Jesse Barnes79e53942008-11-07 14:24:08 -08003030 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01003031 if (!intel_sdvo_set_target_input(intel_sdvo))
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02003032 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08003033
Chris Wilson32aad862010-08-04 13:50:25 +01003034 if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
3035 &intel_sdvo->pixel_clock_min,
3036 &intel_sdvo->pixel_clock_max))
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02003037 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08003038
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08003039 DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
yakui_zhao342dc382009-06-02 14:12:00 +08003040 "clock range %dMHz - %dMHz, "
3041 "input 1: %c, input 2: %c, "
3042 "output 1: %c, output 2: %c\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01003043 SDVO_NAME(intel_sdvo),
3044 intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
3045 intel_sdvo->caps.device_rev_id,
3046 intel_sdvo->pixel_clock_min / 1000,
3047 intel_sdvo->pixel_clock_max / 1000,
3048 (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
3049 (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
yakui_zhao342dc382009-06-02 14:12:00 +08003050 /* check currently supported outputs */
Chris Wilsonea5b2132010-08-04 13:50:23 +01003051 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08003052 (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
Chris Wilsonea5b2132010-08-04 13:50:23 +01003053 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08003054 (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
Eric Anholt7d573822009-01-02 13:33:00 -08003055 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003056
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02003057err_output:
3058 intel_sdvo_output_cleanup(intel_sdvo);
3059
Chris Wilsonf899fc62010-07-20 15:44:45 -07003060err:
Chris Wilson373a3cf2010-09-15 12:03:59 +01003061 drm_encoder_cleanup(&intel_encoder->base);
Chris Wilsone957d772010-09-24 12:52:03 +01003062 i2c_del_adapter(&intel_sdvo->ddc);
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03003063err_i2c_bus:
3064 intel_sdvo_unselect_i2c_bus(intel_sdvo);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003065 kfree(intel_sdvo);
Jesse Barnes79e53942008-11-07 14:24:08 -08003066
Eric Anholt7d573822009-01-02 13:33:00 -08003067 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08003068}