Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2006 Dave Airlie <airlied@linux.ie> |
| 3 | * Copyright © 2006-2007 Intel Corporation |
| 4 | * Jesse Barnes <jesse.barnes@intel.com> |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice (including the next |
| 14 | * paragraph) shall be included in all copies or substantial portions of the |
| 15 | * Software. |
| 16 | * |
| 17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 22 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 23 | * DEALINGS IN THE SOFTWARE. |
| 24 | * |
| 25 | * Authors: |
| 26 | * Eric Anholt <eric@anholt.net> |
| 27 | */ |
| 28 | #include <linux/i2c.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 29 | #include <linux/slab.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 30 | #include <linux/delay.h> |
Paul Gortmaker | 2d1a8a4 | 2011-08-30 18:16:33 -0400 | [diff] [blame] | 31 | #include <linux/export.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 32 | #include <drm/drmP.h> |
Matt Roper | c6f95f2 | 2015-01-22 16:50:32 -0800 | [diff] [blame] | 33 | #include <drm/drm_atomic_helper.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 34 | #include <drm/drm_crtc.h> |
| 35 | #include <drm/drm_edid.h> |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 36 | #include "intel_drv.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 37 | #include <drm/i915_drm.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 38 | #include "i915_drv.h" |
| 39 | #include "intel_sdvo_regs.h" |
| 40 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 41 | #define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1) |
| 42 | #define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1) |
| 43 | #define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1) |
Chris Wilson | a0b1c7a | 2011-09-30 22:56:41 +0100 | [diff] [blame] | 44 | #define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_YPRPB0) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 45 | |
| 46 | #define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 47 | SDVO_TV_MASK) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 48 | |
| 49 | #define IS_TV(c) (c->output_flag & SDVO_TV_MASK) |
Chris Wilson | 13946743 | 2011-02-09 20:01:16 +0000 | [diff] [blame] | 50 | #define IS_TMDS(c) (c->output_flag & SDVO_TMDS_MASK) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 51 | #define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK) |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 52 | #define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK)) |
Chris Wilson | 5222008 | 2011-06-20 14:45:50 +0100 | [diff] [blame] | 53 | #define IS_DIGITAL(c) (c->output_flag & (SDVO_TMDS_MASK | SDVO_LVDS_MASK)) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 54 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 55 | |
Ville Syrjälä | 4d9194d | 2015-08-21 20:45:29 +0300 | [diff] [blame] | 56 | static const char * const tv_format_names[] = { |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 57 | "NTSC_M" , "NTSC_J" , "NTSC_443", |
| 58 | "PAL_B" , "PAL_D" , "PAL_G" , |
| 59 | "PAL_H" , "PAL_I" , "PAL_M" , |
| 60 | "PAL_N" , "PAL_NC" , "PAL_60" , |
| 61 | "SECAM_B" , "SECAM_D" , "SECAM_G" , |
| 62 | "SECAM_K" , "SECAM_K1", "SECAM_L" , |
| 63 | "SECAM_60" |
| 64 | }; |
| 65 | |
Ville Syrjälä | 53abb67 | 2015-08-21 20:45:28 +0300 | [diff] [blame] | 66 | #define TV_FORMAT_NUM ARRAY_SIZE(tv_format_names) |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 67 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 68 | struct intel_sdvo { |
| 69 | struct intel_encoder base; |
| 70 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 71 | struct i2c_adapter *i2c; |
Keith Packard | f9c10a9 | 2009-05-30 12:16:25 -0700 | [diff] [blame] | 72 | u8 slave_addr; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 73 | |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 74 | struct i2c_adapter ddc; |
| 75 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 76 | /* Register for the SDVO device: SDVOB or SDVOC */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 77 | i915_reg_t sdvo_reg; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 78 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 79 | /* Active outputs controlled by this SDVO output */ |
| 80 | uint16_t controlled_output; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 81 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 82 | /* |
| 83 | * Capabilities of the SDVO device returned by |
Damien Lespiau | 19d415a | 2013-06-10 13:28:42 +0100 | [diff] [blame] | 84 | * intel_sdvo_get_capabilities() |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 85 | */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 86 | struct intel_sdvo_caps caps; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 87 | |
| 88 | /* Pixel clock limitations reported by the SDVO device, in kHz */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 89 | int pixel_clock_min, pixel_clock_max; |
| 90 | |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 91 | /* |
| 92 | * For multiple function SDVO device, |
| 93 | * this is for current attached outputs. |
| 94 | */ |
| 95 | uint16_t attached_output; |
| 96 | |
Simon Farnsworth | cc68c81 | 2011-09-21 17:13:30 +0100 | [diff] [blame] | 97 | /* |
| 98 | * Hotplug activation bits for this device |
| 99 | */ |
Jani Nikula | 5fa7ac9 | 2012-08-29 16:43:58 +0300 | [diff] [blame] | 100 | uint16_t hotplug_active; |
Simon Farnsworth | cc68c81 | 2011-09-21 17:13:30 +0100 | [diff] [blame] | 101 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 102 | /** |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 103 | * This is used to select the color range of RBG outputs in HDMI mode. |
| 104 | * It is only valid when using TMDS encoding and 8 bit per color mode. |
| 105 | */ |
| 106 | uint32_t color_range; |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 107 | bool color_range_auto; |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 108 | |
| 109 | /** |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 110 | * This is set if we're going to treat the device as TV-out. |
| 111 | * |
| 112 | * While we have these nice friendly flags for output types that ought |
| 113 | * to decide this for us, the S-Video output on our HDMI+S-Video card |
| 114 | * shows up as RGB1 (VGA). |
| 115 | */ |
| 116 | bool is_tv; |
| 117 | |
Ville Syrjälä | 2a5c083 | 2015-11-06 21:29:59 +0200 | [diff] [blame] | 118 | enum port port; |
Daniel Vetter | eef4eac | 2012-03-23 23:43:35 +0100 | [diff] [blame] | 119 | |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 120 | /* This is for current tv format name */ |
Chris Wilson | 4003975 | 2010-08-04 13:50:26 +0100 | [diff] [blame] | 121 | int tv_format_index; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 122 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 123 | /** |
| 124 | * This is set if we treat the device as HDMI, instead of DVI. |
| 125 | */ |
| 126 | bool is_hdmi; |
Chris Wilson | da79de9 | 2010-11-22 11:12:46 +0000 | [diff] [blame] | 127 | bool has_hdmi_monitor; |
| 128 | bool has_hdmi_audio; |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 129 | bool rgb_quant_range_selectable; |
ling.ma@intel.com | 12682a9 | 2009-06-30 11:35:35 +0800 | [diff] [blame] | 130 | |
Ma Ling | 7086c87 | 2009-05-13 11:20:06 +0800 | [diff] [blame] | 131 | /** |
Chris Wilson | 6c9547f | 2010-08-25 10:05:17 +0100 | [diff] [blame] | 132 | * This is set if we detect output of sdvo device as LVDS and |
| 133 | * have a valid fixed mode to use with the panel. |
Ma Ling | 7086c87 | 2009-05-13 11:20:06 +0800 | [diff] [blame] | 134 | */ |
| 135 | bool is_lvds; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 136 | |
| 137 | /** |
ling.ma@intel.com | 12682a9 | 2009-06-30 11:35:35 +0800 | [diff] [blame] | 138 | * This is sdvo fixed pannel mode pointer |
| 139 | */ |
| 140 | struct drm_display_mode *sdvo_lvds_fixed_mode; |
| 141 | |
Eric Anholt | c751ce4 | 2010-03-25 11:48:48 -0700 | [diff] [blame] | 142 | /* DDC bus used by this SDVO encoder */ |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 143 | uint8_t ddc_bus; |
Egbert Eich | e751823 | 2012-10-13 14:29:31 +0200 | [diff] [blame] | 144 | |
| 145 | /* |
| 146 | * the sdvo flag gets lost in round trip: dtd->adjusted_mode->dtd |
| 147 | */ |
| 148 | uint8_t dtd_sdvo_flags; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 149 | }; |
| 150 | |
| 151 | struct intel_sdvo_connector { |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 152 | struct intel_connector base; |
| 153 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 154 | /* Mark the type of connector */ |
| 155 | uint16_t output_flag; |
| 156 | |
Daniel Vetter | c3e5f67 | 2012-02-23 17:14:47 +0100 | [diff] [blame] | 157 | enum hdmi_force_audio force_audio; |
Chris Wilson | 7f36e7e | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 158 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 159 | /* This contains all current supported TV format */ |
Chris Wilson | 4003975 | 2010-08-04 13:50:26 +0100 | [diff] [blame] | 160 | u8 tv_format_supported[TV_FORMAT_NUM]; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 161 | int format_supported_num; |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 162 | struct drm_property *tv_format; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 163 | |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 164 | /* add the property for the SDVO-TV */ |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 165 | struct drm_property *left; |
| 166 | struct drm_property *right; |
| 167 | struct drm_property *top; |
| 168 | struct drm_property *bottom; |
| 169 | struct drm_property *hpos; |
| 170 | struct drm_property *vpos; |
| 171 | struct drm_property *contrast; |
| 172 | struct drm_property *saturation; |
| 173 | struct drm_property *hue; |
| 174 | struct drm_property *sharpness; |
| 175 | struct drm_property *flicker_filter; |
| 176 | struct drm_property *flicker_filter_adaptive; |
| 177 | struct drm_property *flicker_filter_2d; |
| 178 | struct drm_property *tv_chroma_filter; |
| 179 | struct drm_property *tv_luma_filter; |
Chris Wilson | e044218 | 2010-08-04 13:50:29 +0100 | [diff] [blame] | 180 | struct drm_property *dot_crawl; |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 181 | |
| 182 | /* add the property for the SDVO-TV/LVDS */ |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 183 | struct drm_property *brightness; |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 184 | |
| 185 | /* Add variable to record current setting for the above property */ |
| 186 | u32 left_margin, right_margin, top_margin, bottom_margin; |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 187 | |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 188 | /* this is to get the range of margin.*/ |
| 189 | u32 max_hscan, max_vscan; |
| 190 | u32 max_hpos, cur_hpos; |
| 191 | u32 max_vpos, cur_vpos; |
| 192 | u32 cur_brightness, max_brightness; |
| 193 | u32 cur_contrast, max_contrast; |
| 194 | u32 cur_saturation, max_saturation; |
| 195 | u32 cur_hue, max_hue; |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 196 | u32 cur_sharpness, max_sharpness; |
| 197 | u32 cur_flicker_filter, max_flicker_filter; |
| 198 | u32 cur_flicker_filter_adaptive, max_flicker_filter_adaptive; |
| 199 | u32 cur_flicker_filter_2d, max_flicker_filter_2d; |
| 200 | u32 cur_tv_chroma_filter, max_tv_chroma_filter; |
| 201 | u32 cur_tv_luma_filter, max_tv_luma_filter; |
Chris Wilson | e044218 | 2010-08-04 13:50:29 +0100 | [diff] [blame] | 202 | u32 cur_dot_crawl, max_dot_crawl; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 203 | }; |
| 204 | |
Daniel Vetter | 8aca63a | 2013-07-21 21:37:01 +0200 | [diff] [blame] | 205 | static struct intel_sdvo *to_sdvo(struct intel_encoder *encoder) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 206 | { |
Daniel Vetter | 8aca63a | 2013-07-21 21:37:01 +0200 | [diff] [blame] | 207 | return container_of(encoder, struct intel_sdvo, base); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 208 | } |
| 209 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 210 | static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector) |
| 211 | { |
Daniel Vetter | 8aca63a | 2013-07-21 21:37:01 +0200 | [diff] [blame] | 212 | return to_sdvo(intel_attached_encoder(connector)); |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 213 | } |
| 214 | |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 215 | static struct intel_sdvo_connector *to_intel_sdvo_connector(struct drm_connector *connector) |
| 216 | { |
| 217 | return container_of(to_intel_connector(connector), struct intel_sdvo_connector, base); |
| 218 | } |
| 219 | |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 220 | static bool |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 221 | intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags); |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 222 | static bool |
| 223 | intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo, |
| 224 | struct intel_sdvo_connector *intel_sdvo_connector, |
| 225 | int type); |
| 226 | static bool |
| 227 | intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo, |
| 228 | struct intel_sdvo_connector *intel_sdvo_connector); |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 229 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 230 | /** |
| 231 | * Writes the SDVOB or SDVOC with the given value, but always writes both |
| 232 | * SDVOB and SDVOC to work around apparent hardware issues (according to |
| 233 | * comments in the BIOS). |
| 234 | */ |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 235 | static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 236 | { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 237 | struct drm_device *dev = intel_sdvo->base.base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 238 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 239 | u32 bval = val, cval = val; |
| 240 | int i; |
| 241 | |
Ville Syrjälä | 2a5c083 | 2015-11-06 21:29:59 +0200 | [diff] [blame] | 242 | if (HAS_PCH_SPLIT(dev_priv)) { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 243 | I915_WRITE(intel_sdvo->sdvo_reg, val); |
Ville Syrjälä | abab631 | 2015-05-05 17:17:32 +0300 | [diff] [blame] | 244 | POSTING_READ(intel_sdvo->sdvo_reg); |
Ville Syrjälä | e8504ee | 2015-05-05 17:17:33 +0300 | [diff] [blame] | 245 | /* |
| 246 | * HW workaround, need to write this twice for issue |
| 247 | * that may result in first write getting masked. |
| 248 | */ |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 249 | if (HAS_PCH_IBX(dev_priv)) { |
Ville Syrjälä | e8504ee | 2015-05-05 17:17:33 +0300 | [diff] [blame] | 250 | I915_WRITE(intel_sdvo->sdvo_reg, val); |
| 251 | POSTING_READ(intel_sdvo->sdvo_reg); |
| 252 | } |
Zhao Yakui | 461ed3c | 2010-03-30 15:11:33 +0800 | [diff] [blame] | 253 | return; |
| 254 | } |
| 255 | |
Ville Syrjälä | 2a5c083 | 2015-11-06 21:29:59 +0200 | [diff] [blame] | 256 | if (intel_sdvo->port == PORT_B) |
Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 257 | cval = I915_READ(GEN3_SDVOC); |
| 258 | else |
| 259 | bval = I915_READ(GEN3_SDVOB); |
| 260 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 261 | /* |
| 262 | * Write the registers twice for luck. Sometimes, |
| 263 | * writing them only once doesn't appear to 'stick'. |
| 264 | * The BIOS does this too. Yay, magic |
| 265 | */ |
| 266 | for (i = 0; i < 2; i++) |
| 267 | { |
Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 268 | I915_WRITE(GEN3_SDVOB, bval); |
Ville Syrjälä | abab631 | 2015-05-05 17:17:32 +0300 | [diff] [blame] | 269 | POSTING_READ(GEN3_SDVOB); |
Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 270 | I915_WRITE(GEN3_SDVOC, cval); |
Ville Syrjälä | abab631 | 2015-05-05 17:17:32 +0300 | [diff] [blame] | 271 | POSTING_READ(GEN3_SDVOC); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 272 | } |
| 273 | } |
| 274 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 275 | static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 276 | { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 277 | struct i2c_msg msgs[] = { |
| 278 | { |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 279 | .addr = intel_sdvo->slave_addr, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 280 | .flags = 0, |
| 281 | .len = 1, |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 282 | .buf = &addr, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 283 | }, |
| 284 | { |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 285 | .addr = intel_sdvo->slave_addr, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 286 | .flags = I2C_M_RD, |
| 287 | .len = 1, |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 288 | .buf = ch, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 289 | } |
| 290 | }; |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 291 | int ret; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 292 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 293 | if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 294 | return true; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 295 | |
Zhao Yakui | 8a4c47f | 2009-07-20 13:48:04 +0800 | [diff] [blame] | 296 | DRM_DEBUG_KMS("i2c transfer returned %d\n", ret); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 297 | return false; |
| 298 | } |
| 299 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 300 | #define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd} |
| 301 | /** Mapping of command numbers to names, for debug output */ |
Tobias Klauser | 005568b | 2009-02-09 22:02:42 +0100 | [diff] [blame] | 302 | static const struct _sdvo_cmd_name { |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 303 | u8 cmd; |
Chris Wilson | 2e88e40 | 2010-08-07 11:01:27 +0100 | [diff] [blame] | 304 | const char *name; |
Tvrtko Ursulin | 579627e | 2016-10-13 11:09:24 +0100 | [diff] [blame] | 305 | } __attribute__ ((packed)) sdvo_cmd_names[] = { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 306 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET), |
| 307 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS), |
| 308 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV), |
| 309 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS), |
| 310 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS), |
| 311 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS), |
| 312 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP), |
| 313 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP), |
| 314 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS), |
| 315 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT), |
| 316 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG), |
| 317 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG), |
| 318 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE), |
| 319 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT), |
| 320 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT), |
| 321 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1), |
| 322 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2), |
| 323 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1), |
| 324 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2), |
| 325 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1), |
| 326 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1), |
| 327 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2), |
| 328 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1), |
| 329 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2), |
| 330 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING), |
| 331 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1), |
| 332 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2), |
| 333 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE), |
| 334 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE), |
| 335 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS), |
| 336 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT), |
| 337 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT), |
| 338 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS), |
| 339 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT), |
| 340 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT), |
| 341 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES), |
| 342 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE), |
| 343 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE), |
| 344 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE), |
| 345 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH), |
| 346 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT), |
| 347 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT), |
| 348 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS), |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 349 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 350 | /* Add the op code for SDVO enhancements */ |
| 351 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS), |
| 352 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS), |
| 353 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS), |
| 354 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS), |
| 355 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS), |
| 356 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS), |
| 357 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION), |
| 358 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION), |
| 359 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION), |
| 360 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE), |
| 361 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE), |
| 362 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE), |
| 363 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST), |
| 364 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST), |
| 365 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST), |
| 366 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS), |
| 367 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS), |
| 368 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS), |
| 369 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H), |
| 370 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H), |
| 371 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H), |
| 372 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V), |
| 373 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V), |
| 374 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V), |
| 375 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER), |
| 376 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER), |
| 377 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER), |
| 378 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE), |
| 379 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE), |
| 380 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE), |
| 381 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D), |
| 382 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D), |
| 383 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D), |
| 384 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS), |
| 385 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS), |
| 386 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS), |
| 387 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL), |
| 388 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL), |
| 389 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER), |
| 390 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER), |
| 391 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER), |
| 392 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER), |
| 393 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER), |
| 394 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER), |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 395 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 396 | /* HDMI op code */ |
| 397 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE), |
| 398 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE), |
| 399 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE), |
| 400 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI), |
| 401 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI), |
| 402 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP), |
| 403 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY), |
| 404 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY), |
| 405 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER), |
| 406 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT), |
| 407 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT), |
| 408 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX), |
| 409 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX), |
| 410 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO), |
| 411 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT), |
| 412 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT), |
| 413 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE), |
| 414 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE), |
| 415 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA), |
| 416 | SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA), |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 417 | }; |
| 418 | |
Ville Syrjälä | 2a5c083 | 2015-11-06 21:29:59 +0200 | [diff] [blame] | 419 | #define SDVO_NAME(svdo) ((svdo)->port == PORT_B ? "SDVOB" : "SDVOC") |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 420 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 421 | static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd, |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 422 | const void *args, int args_len) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 423 | { |
Daniel Vetter | 84fcb46 | 2013-11-27 16:03:01 +0100 | [diff] [blame] | 424 | int i, pos = 0; |
| 425 | #define BUF_LEN 256 |
| 426 | char buffer[BUF_LEN]; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 427 | |
Daniel Vetter | 84fcb46 | 2013-11-27 16:03:01 +0100 | [diff] [blame] | 428 | #define BUF_PRINT(args...) \ |
| 429 | pos += snprintf(buffer + pos, max_t(int, BUF_LEN - pos, 0), args) |
| 430 | |
| 431 | |
| 432 | for (i = 0; i < args_len; i++) { |
| 433 | BUF_PRINT("%02X ", ((u8 *)args)[i]); |
| 434 | } |
| 435 | for (; i < 8; i++) { |
| 436 | BUF_PRINT(" "); |
| 437 | } |
Kulikov Vasiliy | 04ad327 | 2010-06-28 15:54:56 +0400 | [diff] [blame] | 438 | for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 439 | if (cmd == sdvo_cmd_names[i].cmd) { |
Daniel Vetter | 84fcb46 | 2013-11-27 16:03:01 +0100 | [diff] [blame] | 440 | BUF_PRINT("(%s)", sdvo_cmd_names[i].name); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 441 | break; |
| 442 | } |
| 443 | } |
Daniel Vetter | 84fcb46 | 2013-11-27 16:03:01 +0100 | [diff] [blame] | 444 | if (i == ARRAY_SIZE(sdvo_cmd_names)) { |
| 445 | BUF_PRINT("(%02X)", cmd); |
| 446 | } |
| 447 | BUG_ON(pos >= BUF_LEN - 1); |
| 448 | #undef BUF_PRINT |
| 449 | #undef BUF_LEN |
| 450 | |
| 451 | DRM_DEBUG_KMS("%s: W: %02X %s\n", SDVO_NAME(intel_sdvo), cmd, buffer); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 452 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 453 | |
Ville Syrjälä | 4d9194d | 2015-08-21 20:45:29 +0300 | [diff] [blame] | 454 | static const char * const cmd_status_names[] = { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 455 | "Power on", |
| 456 | "Success", |
| 457 | "Not supported", |
| 458 | "Invalid arg", |
| 459 | "Pending", |
| 460 | "Target not specified", |
| 461 | "Scaling not supported" |
| 462 | }; |
| 463 | |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 464 | static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd, |
| 465 | const void *args, int args_len) |
| 466 | { |
Ben Widawsky | 3bf3f45 | 2012-04-16 14:07:41 -0700 | [diff] [blame] | 467 | u8 *buf, status; |
| 468 | struct i2c_msg *msgs; |
| 469 | int i, ret = true; |
| 470 | |
Alan Cox | 0274df3 | 2012-07-25 13:51:04 +0100 | [diff] [blame] | 471 | /* Would be simpler to allocate both in one go ? */ |
Mihnea Dobrescu-Balaur | 5c67eeb | 2013-03-10 14:22:48 +0200 | [diff] [blame] | 472 | buf = kzalloc(args_len * 2 + 2, GFP_KERNEL); |
Ben Widawsky | 3bf3f45 | 2012-04-16 14:07:41 -0700 | [diff] [blame] | 473 | if (!buf) |
| 474 | return false; |
| 475 | |
| 476 | msgs = kcalloc(args_len + 3, sizeof(*msgs), GFP_KERNEL); |
Alan Cox | 0274df3 | 2012-07-25 13:51:04 +0100 | [diff] [blame] | 477 | if (!msgs) { |
| 478 | kfree(buf); |
Ben Widawsky | 3bf3f45 | 2012-04-16 14:07:41 -0700 | [diff] [blame] | 479 | return false; |
Alan Cox | 0274df3 | 2012-07-25 13:51:04 +0100 | [diff] [blame] | 480 | } |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 481 | |
| 482 | intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len); |
| 483 | |
| 484 | for (i = 0; i < args_len; i++) { |
| 485 | msgs[i].addr = intel_sdvo->slave_addr; |
| 486 | msgs[i].flags = 0; |
| 487 | msgs[i].len = 2; |
| 488 | msgs[i].buf = buf + 2 *i; |
| 489 | buf[2*i + 0] = SDVO_I2C_ARG_0 - i; |
| 490 | buf[2*i + 1] = ((u8*)args)[i]; |
| 491 | } |
| 492 | msgs[i].addr = intel_sdvo->slave_addr; |
| 493 | msgs[i].flags = 0; |
| 494 | msgs[i].len = 2; |
| 495 | msgs[i].buf = buf + 2*i; |
| 496 | buf[2*i + 0] = SDVO_I2C_OPCODE; |
| 497 | buf[2*i + 1] = cmd; |
| 498 | |
| 499 | /* the following two are to read the response */ |
| 500 | status = SDVO_I2C_CMD_STATUS; |
| 501 | msgs[i+1].addr = intel_sdvo->slave_addr; |
| 502 | msgs[i+1].flags = 0; |
| 503 | msgs[i+1].len = 1; |
| 504 | msgs[i+1].buf = &status; |
| 505 | |
| 506 | msgs[i+2].addr = intel_sdvo->slave_addr; |
| 507 | msgs[i+2].flags = I2C_M_RD; |
| 508 | msgs[i+2].len = 1; |
| 509 | msgs[i+2].buf = &status; |
| 510 | |
| 511 | ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3); |
| 512 | if (ret < 0) { |
| 513 | DRM_DEBUG_KMS("I2c transfer returned %d\n", ret); |
Ben Widawsky | 3bf3f45 | 2012-04-16 14:07:41 -0700 | [diff] [blame] | 514 | ret = false; |
| 515 | goto out; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 516 | } |
| 517 | if (ret != i+3) { |
| 518 | /* failure in I2C transfer */ |
| 519 | DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3); |
Ben Widawsky | 3bf3f45 | 2012-04-16 14:07:41 -0700 | [diff] [blame] | 520 | ret = false; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 521 | } |
| 522 | |
Ben Widawsky | 3bf3f45 | 2012-04-16 14:07:41 -0700 | [diff] [blame] | 523 | out: |
| 524 | kfree(msgs); |
| 525 | kfree(buf); |
| 526 | return ret; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 527 | } |
| 528 | |
Chris Wilson | b5c616a | 2010-09-09 19:06:13 +0100 | [diff] [blame] | 529 | static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo, |
| 530 | void *response, int response_len) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 531 | { |
Chris Wilson | fc37381 | 2012-11-23 11:57:56 +0000 | [diff] [blame] | 532 | u8 retry = 15; /* 5 quick checks, followed by 10 long checks */ |
Chris Wilson | b5c616a | 2010-09-09 19:06:13 +0100 | [diff] [blame] | 533 | u8 status; |
Daniel Vetter | 84fcb46 | 2013-11-27 16:03:01 +0100 | [diff] [blame] | 534 | int i, pos = 0; |
| 535 | #define BUF_LEN 256 |
| 536 | char buffer[BUF_LEN]; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 537 | |
Chris Wilson | d121a5d | 2011-01-25 15:00:01 +0000 | [diff] [blame] | 538 | |
Chris Wilson | b5c616a | 2010-09-09 19:06:13 +0100 | [diff] [blame] | 539 | /* |
| 540 | * The documentation states that all commands will be |
| 541 | * processed within 15µs, and that we need only poll |
| 542 | * the status byte a maximum of 3 times in order for the |
| 543 | * command to be complete. |
| 544 | * |
| 545 | * Check 5 times in case the hardware failed to read the docs. |
Chris Wilson | fc37381 | 2012-11-23 11:57:56 +0000 | [diff] [blame] | 546 | * |
| 547 | * Also beware that the first response by many devices is to |
| 548 | * reply PENDING and stall for time. TVs are notorious for |
| 549 | * requiring longer than specified to complete their replies. |
| 550 | * Originally (in the DDX long ago), the delay was only ever 15ms |
| 551 | * with an additional delay of 30ms applied for TVs added later after |
| 552 | * many experiments. To accommodate both sets of delays, we do a |
| 553 | * sequence of slow checks if the device is falling behind and fails |
| 554 | * to reply within 5*15µs. |
Chris Wilson | b5c616a | 2010-09-09 19:06:13 +0100 | [diff] [blame] | 555 | */ |
Chris Wilson | d121a5d | 2011-01-25 15:00:01 +0000 | [diff] [blame] | 556 | if (!intel_sdvo_read_byte(intel_sdvo, |
| 557 | SDVO_I2C_CMD_STATUS, |
| 558 | &status)) |
| 559 | goto log_fail; |
| 560 | |
Guillaume Clement | 1ad87e7 | 2013-08-10 21:57:57 +0200 | [diff] [blame] | 561 | while ((status == SDVO_CMD_STATUS_PENDING || |
Chris Wilson | 46a3f4a | 2013-09-24 12:55:40 +0100 | [diff] [blame] | 562 | status == SDVO_CMD_STATUS_TARGET_NOT_SPECIFIED) && --retry) { |
Chris Wilson | fc37381 | 2012-11-23 11:57:56 +0000 | [diff] [blame] | 563 | if (retry < 10) |
| 564 | msleep(15); |
| 565 | else |
| 566 | udelay(15); |
| 567 | |
Chris Wilson | b5c616a | 2010-09-09 19:06:13 +0100 | [diff] [blame] | 568 | if (!intel_sdvo_read_byte(intel_sdvo, |
| 569 | SDVO_I2C_CMD_STATUS, |
| 570 | &status)) |
Chris Wilson | d121a5d | 2011-01-25 15:00:01 +0000 | [diff] [blame] | 571 | goto log_fail; |
| 572 | } |
Chris Wilson | b5c616a | 2010-09-09 19:06:13 +0100 | [diff] [blame] | 573 | |
Daniel Vetter | 84fcb46 | 2013-11-27 16:03:01 +0100 | [diff] [blame] | 574 | #define BUF_PRINT(args...) \ |
| 575 | pos += snprintf(buffer + pos, max_t(int, BUF_LEN - pos, 0), args) |
| 576 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 577 | if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP) |
Daniel Vetter | 84fcb46 | 2013-11-27 16:03:01 +0100 | [diff] [blame] | 578 | BUF_PRINT("(%s)", cmd_status_names[status]); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 579 | else |
Daniel Vetter | 84fcb46 | 2013-11-27 16:03:01 +0100 | [diff] [blame] | 580 | BUF_PRINT("(??? %d)", status); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 581 | |
Chris Wilson | b5c616a | 2010-09-09 19:06:13 +0100 | [diff] [blame] | 582 | if (status != SDVO_CMD_STATUS_SUCCESS) |
| 583 | goto log_fail; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 584 | |
Chris Wilson | b5c616a | 2010-09-09 19:06:13 +0100 | [diff] [blame] | 585 | /* Read the command response */ |
| 586 | for (i = 0; i < response_len; i++) { |
| 587 | if (!intel_sdvo_read_byte(intel_sdvo, |
| 588 | SDVO_I2C_RETURN_0 + i, |
| 589 | &((u8 *)response)[i])) |
| 590 | goto log_fail; |
Daniel Vetter | 84fcb46 | 2013-11-27 16:03:01 +0100 | [diff] [blame] | 591 | BUF_PRINT(" %02X", ((u8 *)response)[i]); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 592 | } |
Daniel Vetter | 84fcb46 | 2013-11-27 16:03:01 +0100 | [diff] [blame] | 593 | BUG_ON(pos >= BUF_LEN - 1); |
| 594 | #undef BUF_PRINT |
| 595 | #undef BUF_LEN |
| 596 | |
| 597 | DRM_DEBUG_KMS("%s: R: %s\n", SDVO_NAME(intel_sdvo), buffer); |
Chris Wilson | b5c616a | 2010-09-09 19:06:13 +0100 | [diff] [blame] | 598 | return true; |
| 599 | |
| 600 | log_fail: |
Daniel Vetter | 84fcb46 | 2013-11-27 16:03:01 +0100 | [diff] [blame] | 601 | DRM_DEBUG_KMS("%s: R: ... failed\n", SDVO_NAME(intel_sdvo)); |
Chris Wilson | b5c616a | 2010-09-09 19:06:13 +0100 | [diff] [blame] | 602 | return false; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 603 | } |
| 604 | |
Ville Syrjälä | 5e7234c | 2015-09-25 16:37:43 +0300 | [diff] [blame] | 605 | static int intel_sdvo_get_pixel_multiplier(const struct drm_display_mode *adjusted_mode) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 606 | { |
Ville Syrjälä | aad941d | 2015-09-25 16:38:56 +0300 | [diff] [blame] | 607 | if (adjusted_mode->crtc_clock >= 100000) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 608 | return 1; |
Ville Syrjälä | aad941d | 2015-09-25 16:38:56 +0300 | [diff] [blame] | 609 | else if (adjusted_mode->crtc_clock >= 50000) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 610 | return 2; |
| 611 | else |
| 612 | return 4; |
| 613 | } |
| 614 | |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 615 | static bool intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo, |
| 616 | u8 ddc_bus) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 617 | { |
Chris Wilson | d121a5d | 2011-01-25 15:00:01 +0000 | [diff] [blame] | 618 | /* This must be the immediately preceding write before the i2c xfer */ |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 619 | return intel_sdvo_write_cmd(intel_sdvo, |
| 620 | SDVO_CMD_SET_CONTROL_BUS_SWITCH, |
| 621 | &ddc_bus, 1); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 622 | } |
| 623 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 624 | static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len) |
| 625 | { |
Chris Wilson | d121a5d | 2011-01-25 15:00:01 +0000 | [diff] [blame] | 626 | if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len)) |
| 627 | return false; |
| 628 | |
| 629 | return intel_sdvo_read_response(intel_sdvo, NULL, 0); |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 630 | } |
| 631 | |
| 632 | static bool |
| 633 | intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len) |
| 634 | { |
| 635 | if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0)) |
| 636 | return false; |
| 637 | |
| 638 | return intel_sdvo_read_response(intel_sdvo, value, len); |
| 639 | } |
| 640 | |
| 641 | static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 642 | { |
| 643 | struct intel_sdvo_set_target_input_args targets = {0}; |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 644 | return intel_sdvo_set_value(intel_sdvo, |
| 645 | SDVO_CMD_SET_TARGET_INPUT, |
| 646 | &targets, sizeof(targets)); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 647 | } |
| 648 | |
| 649 | /** |
| 650 | * Return whether each input is trained. |
| 651 | * |
| 652 | * This function is making an assumption about the layout of the response, |
| 653 | * which should be checked against the docs. |
| 654 | */ |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 655 | static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 656 | { |
| 657 | struct intel_sdvo_get_trained_inputs_response response; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 658 | |
Chris Wilson | 1a3665c | 2011-01-25 13:59:37 +0000 | [diff] [blame] | 659 | BUILD_BUG_ON(sizeof(response) != 1); |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 660 | if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS, |
| 661 | &response, sizeof(response))) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 662 | return false; |
| 663 | |
| 664 | *input_1 = response.input0_trained; |
| 665 | *input_2 = response.input1_trained; |
| 666 | return true; |
| 667 | } |
| 668 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 669 | static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 670 | u16 outputs) |
| 671 | { |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 672 | return intel_sdvo_set_value(intel_sdvo, |
| 673 | SDVO_CMD_SET_ACTIVE_OUTPUTS, |
| 674 | &outputs, sizeof(outputs)); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 675 | } |
| 676 | |
Daniel Vetter | 4ac41f4 | 2012-07-02 14:54:00 +0200 | [diff] [blame] | 677 | static bool intel_sdvo_get_active_outputs(struct intel_sdvo *intel_sdvo, |
| 678 | u16 *outputs) |
| 679 | { |
| 680 | return intel_sdvo_get_value(intel_sdvo, |
| 681 | SDVO_CMD_GET_ACTIVE_OUTPUTS, |
| 682 | outputs, sizeof(*outputs)); |
| 683 | } |
| 684 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 685 | static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 686 | int mode) |
| 687 | { |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 688 | u8 state = SDVO_ENCODER_STATE_ON; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 689 | |
| 690 | switch (mode) { |
| 691 | case DRM_MODE_DPMS_ON: |
| 692 | state = SDVO_ENCODER_STATE_ON; |
| 693 | break; |
| 694 | case DRM_MODE_DPMS_STANDBY: |
| 695 | state = SDVO_ENCODER_STATE_STANDBY; |
| 696 | break; |
| 697 | case DRM_MODE_DPMS_SUSPEND: |
| 698 | state = SDVO_ENCODER_STATE_SUSPEND; |
| 699 | break; |
| 700 | case DRM_MODE_DPMS_OFF: |
| 701 | state = SDVO_ENCODER_STATE_OFF; |
| 702 | break; |
| 703 | } |
| 704 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 705 | return intel_sdvo_set_value(intel_sdvo, |
| 706 | SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state)); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 707 | } |
| 708 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 709 | static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 710 | int *clock_min, |
| 711 | int *clock_max) |
| 712 | { |
| 713 | struct intel_sdvo_pixel_clock_range clocks; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 714 | |
Chris Wilson | 1a3665c | 2011-01-25 13:59:37 +0000 | [diff] [blame] | 715 | BUILD_BUG_ON(sizeof(clocks) != 4); |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 716 | if (!intel_sdvo_get_value(intel_sdvo, |
| 717 | SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE, |
| 718 | &clocks, sizeof(clocks))) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 719 | return false; |
| 720 | |
| 721 | /* Convert the values from units of 10 kHz to kHz. */ |
| 722 | *clock_min = clocks.min * 10; |
| 723 | *clock_max = clocks.max * 10; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 724 | return true; |
| 725 | } |
| 726 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 727 | static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 728 | u16 outputs) |
| 729 | { |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 730 | return intel_sdvo_set_value(intel_sdvo, |
| 731 | SDVO_CMD_SET_TARGET_OUTPUT, |
| 732 | &outputs, sizeof(outputs)); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 733 | } |
| 734 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 735 | static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 736 | struct intel_sdvo_dtd *dtd) |
| 737 | { |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 738 | return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) && |
| 739 | intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2)); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 740 | } |
| 741 | |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 742 | static bool intel_sdvo_get_timing(struct intel_sdvo *intel_sdvo, u8 cmd, |
| 743 | struct intel_sdvo_dtd *dtd) |
| 744 | { |
| 745 | return intel_sdvo_get_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) && |
| 746 | intel_sdvo_get_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2)); |
| 747 | } |
| 748 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 749 | static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 750 | struct intel_sdvo_dtd *dtd) |
| 751 | { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 752 | return intel_sdvo_set_timing(intel_sdvo, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 753 | SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd); |
| 754 | } |
| 755 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 756 | static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 757 | struct intel_sdvo_dtd *dtd) |
| 758 | { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 759 | return intel_sdvo_set_timing(intel_sdvo, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 760 | SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd); |
| 761 | } |
| 762 | |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 763 | static bool intel_sdvo_get_input_timing(struct intel_sdvo *intel_sdvo, |
| 764 | struct intel_sdvo_dtd *dtd) |
| 765 | { |
| 766 | return intel_sdvo_get_timing(intel_sdvo, |
| 767 | SDVO_CMD_GET_INPUT_TIMINGS_PART1, dtd); |
| 768 | } |
| 769 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 770 | static bool |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 771 | intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 772 | uint16_t clock, |
| 773 | uint16_t width, |
| 774 | uint16_t height) |
| 775 | { |
| 776 | struct intel_sdvo_preferred_input_timing_args args; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 777 | |
Zhenyu Wang | e642c6f | 2009-03-24 14:02:42 +0800 | [diff] [blame] | 778 | memset(&args, 0, sizeof(args)); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 779 | args.clock = clock; |
| 780 | args.width = width; |
| 781 | args.height = height; |
Zhenyu Wang | e642c6f | 2009-03-24 14:02:42 +0800 | [diff] [blame] | 782 | args.interlace = 0; |
ling.ma@intel.com | 12682a9 | 2009-06-30 11:35:35 +0800 | [diff] [blame] | 783 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 784 | if (intel_sdvo->is_lvds && |
| 785 | (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width || |
| 786 | intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height)) |
ling.ma@intel.com | 12682a9 | 2009-06-30 11:35:35 +0800 | [diff] [blame] | 787 | args.scaled = 1; |
| 788 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 789 | return intel_sdvo_set_value(intel_sdvo, |
| 790 | SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING, |
| 791 | &args, sizeof(args)); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 792 | } |
| 793 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 794 | static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 795 | struct intel_sdvo_dtd *dtd) |
| 796 | { |
Chris Wilson | 1a3665c | 2011-01-25 13:59:37 +0000 | [diff] [blame] | 797 | BUILD_BUG_ON(sizeof(dtd->part1) != 8); |
| 798 | BUILD_BUG_ON(sizeof(dtd->part2) != 8); |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 799 | return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1, |
| 800 | &dtd->part1, sizeof(dtd->part1)) && |
| 801 | intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2, |
| 802 | &dtd->part2, sizeof(dtd->part2)); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 803 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 804 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 805 | static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 806 | { |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 807 | return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 808 | } |
| 809 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 810 | static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd, |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 811 | const struct drm_display_mode *mode) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 812 | { |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 813 | uint16_t width, height; |
| 814 | uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len; |
| 815 | uint16_t h_sync_offset, v_sync_offset; |
Daniel Vetter | 6651819 | 2012-04-01 19:16:18 +0200 | [diff] [blame] | 816 | int mode_clock; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 817 | |
Daniel Vetter | 1c4a814 | 2013-09-11 09:58:49 +0200 | [diff] [blame] | 818 | memset(dtd, 0, sizeof(*dtd)); |
| 819 | |
Daniel Vetter | c6ebd4c | 2012-04-24 18:27:57 +0200 | [diff] [blame] | 820 | width = mode->hdisplay; |
| 821 | height = mode->vdisplay; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 822 | |
| 823 | /* do some mode translations */ |
Daniel Vetter | c6ebd4c | 2012-04-24 18:27:57 +0200 | [diff] [blame] | 824 | h_blank_len = mode->htotal - mode->hdisplay; |
| 825 | h_sync_len = mode->hsync_end - mode->hsync_start; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 826 | |
Daniel Vetter | c6ebd4c | 2012-04-24 18:27:57 +0200 | [diff] [blame] | 827 | v_blank_len = mode->vtotal - mode->vdisplay; |
| 828 | v_sync_len = mode->vsync_end - mode->vsync_start; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 829 | |
Daniel Vetter | c6ebd4c | 2012-04-24 18:27:57 +0200 | [diff] [blame] | 830 | h_sync_offset = mode->hsync_start - mode->hdisplay; |
| 831 | v_sync_offset = mode->vsync_start - mode->vdisplay; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 832 | |
Daniel Vetter | 6651819 | 2012-04-01 19:16:18 +0200 | [diff] [blame] | 833 | mode_clock = mode->clock; |
Daniel Vetter | 6651819 | 2012-04-01 19:16:18 +0200 | [diff] [blame] | 834 | mode_clock /= 10; |
| 835 | dtd->part1.clock = mode_clock; |
| 836 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 837 | dtd->part1.h_active = width & 0xff; |
| 838 | dtd->part1.h_blank = h_blank_len & 0xff; |
| 839 | dtd->part1.h_high = (((width >> 8) & 0xf) << 4) | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 840 | ((h_blank_len >> 8) & 0xf); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 841 | dtd->part1.v_active = height & 0xff; |
| 842 | dtd->part1.v_blank = v_blank_len & 0xff; |
| 843 | dtd->part1.v_high = (((height >> 8) & 0xf) << 4) | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 844 | ((v_blank_len >> 8) & 0xf); |
| 845 | |
Zhenyu Wang | 171a9e9 | 2009-03-24 14:02:41 +0800 | [diff] [blame] | 846 | dtd->part2.h_sync_off = h_sync_offset & 0xff; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 847 | dtd->part2.h_sync_width = h_sync_len & 0xff; |
| 848 | dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 849 | (v_sync_len & 0xf); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 850 | dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 851 | ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) | |
| 852 | ((v_sync_len & 0x30) >> 4); |
| 853 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 854 | dtd->part2.dtd_flags = 0x18; |
Daniel Vetter | 59d92bf | 2012-05-12 22:22:58 +0200 | [diff] [blame] | 855 | if (mode->flags & DRM_MODE_FLAG_INTERLACE) |
| 856 | dtd->part2.dtd_flags |= DTD_FLAG_INTERLACE; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 857 | if (mode->flags & DRM_MODE_FLAG_PHSYNC) |
Daniel Vetter | 59d92bf | 2012-05-12 22:22:58 +0200 | [diff] [blame] | 858 | dtd->part2.dtd_flags |= DTD_FLAG_HSYNC_POSITIVE; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 859 | if (mode->flags & DRM_MODE_FLAG_PVSYNC) |
Daniel Vetter | 59d92bf | 2012-05-12 22:22:58 +0200 | [diff] [blame] | 860 | dtd->part2.dtd_flags |= DTD_FLAG_VSYNC_POSITIVE; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 861 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 862 | dtd->part2.v_sync_off_high = v_sync_offset & 0xc0; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 863 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 864 | |
Daniel Vetter | 1c4a814 | 2013-09-11 09:58:49 +0200 | [diff] [blame] | 865 | static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode *pmode, |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 866 | const struct intel_sdvo_dtd *dtd) |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 867 | { |
Daniel Vetter | 1c4a814 | 2013-09-11 09:58:49 +0200 | [diff] [blame] | 868 | struct drm_display_mode mode = {}; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 869 | |
Daniel Vetter | 1c4a814 | 2013-09-11 09:58:49 +0200 | [diff] [blame] | 870 | mode.hdisplay = dtd->part1.h_active; |
| 871 | mode.hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8; |
| 872 | mode.hsync_start = mode.hdisplay + dtd->part2.h_sync_off; |
| 873 | mode.hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2; |
| 874 | mode.hsync_end = mode.hsync_start + dtd->part2.h_sync_width; |
| 875 | mode.hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4; |
| 876 | mode.htotal = mode.hdisplay + dtd->part1.h_blank; |
| 877 | mode.htotal += (dtd->part1.h_high & 0xf) << 8; |
| 878 | |
| 879 | mode.vdisplay = dtd->part1.v_active; |
| 880 | mode.vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8; |
| 881 | mode.vsync_start = mode.vdisplay; |
| 882 | mode.vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf; |
| 883 | mode.vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2; |
| 884 | mode.vsync_start += dtd->part2.v_sync_off_high & 0xc0; |
| 885 | mode.vsync_end = mode.vsync_start + |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 886 | (dtd->part2.v_sync_off_width & 0xf); |
Daniel Vetter | 1c4a814 | 2013-09-11 09:58:49 +0200 | [diff] [blame] | 887 | mode.vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4; |
| 888 | mode.vtotal = mode.vdisplay + dtd->part1.v_blank; |
| 889 | mode.vtotal += (dtd->part1.v_high & 0xf) << 8; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 890 | |
Daniel Vetter | 1c4a814 | 2013-09-11 09:58:49 +0200 | [diff] [blame] | 891 | mode.clock = dtd->part1.clock * 10; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 892 | |
Daniel Vetter | 59d92bf | 2012-05-12 22:22:58 +0200 | [diff] [blame] | 893 | if (dtd->part2.dtd_flags & DTD_FLAG_INTERLACE) |
Daniel Vetter | 1c4a814 | 2013-09-11 09:58:49 +0200 | [diff] [blame] | 894 | mode.flags |= DRM_MODE_FLAG_INTERLACE; |
Daniel Vetter | 59d92bf | 2012-05-12 22:22:58 +0200 | [diff] [blame] | 895 | if (dtd->part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE) |
Daniel Vetter | 1c4a814 | 2013-09-11 09:58:49 +0200 | [diff] [blame] | 896 | mode.flags |= DRM_MODE_FLAG_PHSYNC; |
Daniel Vetter | 3cea210 | 2013-09-10 10:02:48 +0200 | [diff] [blame] | 897 | else |
Daniel Vetter | 1c4a814 | 2013-09-11 09:58:49 +0200 | [diff] [blame] | 898 | mode.flags |= DRM_MODE_FLAG_NHSYNC; |
Daniel Vetter | 59d92bf | 2012-05-12 22:22:58 +0200 | [diff] [blame] | 899 | if (dtd->part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE) |
Daniel Vetter | 1c4a814 | 2013-09-11 09:58:49 +0200 | [diff] [blame] | 900 | mode.flags |= DRM_MODE_FLAG_PVSYNC; |
Daniel Vetter | 3cea210 | 2013-09-10 10:02:48 +0200 | [diff] [blame] | 901 | else |
Daniel Vetter | 1c4a814 | 2013-09-11 09:58:49 +0200 | [diff] [blame] | 902 | mode.flags |= DRM_MODE_FLAG_NVSYNC; |
| 903 | |
| 904 | drm_mode_set_crtcinfo(&mode, 0); |
| 905 | |
| 906 | drm_mode_copy(pmode, &mode); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 907 | } |
| 908 | |
Chris Wilson | e27d853 | 2010-10-22 09:15:22 +0100 | [diff] [blame] | 909 | static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo) |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 910 | { |
Chris Wilson | e27d853 | 2010-10-22 09:15:22 +0100 | [diff] [blame] | 911 | struct intel_sdvo_encode encode; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 912 | |
Chris Wilson | 1a3665c | 2011-01-25 13:59:37 +0000 | [diff] [blame] | 913 | BUILD_BUG_ON(sizeof(encode) != 2); |
Chris Wilson | e27d853 | 2010-10-22 09:15:22 +0100 | [diff] [blame] | 914 | return intel_sdvo_get_value(intel_sdvo, |
| 915 | SDVO_CMD_GET_SUPP_ENCODE, |
| 916 | &encode, sizeof(encode)); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 917 | } |
| 918 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 919 | static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo, |
Eric Anholt | c751ce4 | 2010-03-25 11:48:48 -0700 | [diff] [blame] | 920 | uint8_t mode) |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 921 | { |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 922 | return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 923 | } |
| 924 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 925 | static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 926 | uint8_t mode) |
| 927 | { |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 928 | return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 929 | } |
| 930 | |
| 931 | #if 0 |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 932 | static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo) |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 933 | { |
| 934 | int i, j; |
| 935 | uint8_t set_buf_index[2]; |
| 936 | uint8_t av_split; |
| 937 | uint8_t buf_size; |
| 938 | uint8_t buf[48]; |
| 939 | uint8_t *pos; |
| 940 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 941 | intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 942 | |
| 943 | for (i = 0; i <= av_split; i++) { |
| 944 | set_buf_index[0] = i; set_buf_index[1] = 0; |
Eric Anholt | c751ce4 | 2010-03-25 11:48:48 -0700 | [diff] [blame] | 945 | intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 946 | set_buf_index, 2); |
Eric Anholt | c751ce4 | 2010-03-25 11:48:48 -0700 | [diff] [blame] | 947 | intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0); |
| 948 | intel_sdvo_read_response(encoder, &buf_size, 1); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 949 | |
| 950 | pos = buf; |
| 951 | for (j = 0; j <= buf_size; j += 8) { |
Eric Anholt | c751ce4 | 2010-03-25 11:48:48 -0700 | [diff] [blame] | 952 | intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 953 | NULL, 0); |
Eric Anholt | c751ce4 | 2010-03-25 11:48:48 -0700 | [diff] [blame] | 954 | intel_sdvo_read_response(encoder, pos, 8); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 955 | pos += 8; |
| 956 | } |
| 957 | } |
| 958 | } |
| 959 | #endif |
| 960 | |
Daniel Vetter | b6e0e54 | 2012-10-21 12:52:39 +0200 | [diff] [blame] | 961 | static bool intel_sdvo_write_infoframe(struct intel_sdvo *intel_sdvo, |
| 962 | unsigned if_index, uint8_t tx_rate, |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 963 | const uint8_t *data, unsigned length) |
Daniel Vetter | b6e0e54 | 2012-10-21 12:52:39 +0200 | [diff] [blame] | 964 | { |
| 965 | uint8_t set_buf_index[2] = { if_index, 0 }; |
| 966 | uint8_t hbuf_size, tmp[8]; |
| 967 | int i; |
| 968 | |
| 969 | if (!intel_sdvo_set_value(intel_sdvo, |
| 970 | SDVO_CMD_SET_HBUF_INDEX, |
| 971 | set_buf_index, 2)) |
| 972 | return false; |
| 973 | |
| 974 | if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HBUF_INFO, |
| 975 | &hbuf_size, 1)) |
| 976 | return false; |
| 977 | |
| 978 | /* Buffer size is 0 based, hooray! */ |
| 979 | hbuf_size++; |
| 980 | |
| 981 | DRM_DEBUG_KMS("writing sdvo hbuf: %i, hbuf_size %i, hbuf_size: %i\n", |
| 982 | if_index, length, hbuf_size); |
| 983 | |
| 984 | for (i = 0; i < hbuf_size; i += 8) { |
| 985 | memset(tmp, 0, 8); |
| 986 | if (i < length) |
| 987 | memcpy(tmp, data + i, min_t(unsigned, 8, length - i)); |
| 988 | |
| 989 | if (!intel_sdvo_set_value(intel_sdvo, |
| 990 | SDVO_CMD_SET_HBUF_DATA, |
| 991 | tmp, 8)) |
| 992 | return false; |
| 993 | } |
| 994 | |
| 995 | return intel_sdvo_set_value(intel_sdvo, |
| 996 | SDVO_CMD_SET_HBUF_TXRATE, |
| 997 | &tx_rate, 1); |
| 998 | } |
| 999 | |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 1000 | static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo, |
Maarten Lankhorst | f9fe053 | 2016-08-09 17:04:10 +0200 | [diff] [blame] | 1001 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1002 | { |
Damien Lespiau | 15dcd35 | 2013-08-06 20:32:20 +0100 | [diff] [blame] | 1003 | uint8_t sdvo_data[HDMI_INFOFRAME_SIZE(AVI)]; |
Damien Lespiau | 15dcd35 | 2013-08-06 20:32:20 +0100 | [diff] [blame] | 1004 | union hdmi_infoframe frame; |
| 1005 | int ret; |
| 1006 | ssize_t len; |
| 1007 | |
| 1008 | ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi, |
Maarten Lankhorst | f9fe053 | 2016-08-09 17:04:10 +0200 | [diff] [blame] | 1009 | &pipe_config->base.adjusted_mode); |
Damien Lespiau | 15dcd35 | 2013-08-06 20:32:20 +0100 | [diff] [blame] | 1010 | if (ret < 0) { |
| 1011 | DRM_ERROR("couldn't fill AVI infoframe\n"); |
| 1012 | return false; |
| 1013 | } |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1014 | |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 1015 | if (intel_sdvo->rgb_quant_range_selectable) { |
Maarten Lankhorst | f9fe053 | 2016-08-09 17:04:10 +0200 | [diff] [blame] | 1016 | if (pipe_config->limited_color_range) |
Damien Lespiau | 15dcd35 | 2013-08-06 20:32:20 +0100 | [diff] [blame] | 1017 | frame.avi.quantization_range = |
| 1018 | HDMI_QUANTIZATION_RANGE_LIMITED; |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 1019 | else |
Damien Lespiau | 15dcd35 | 2013-08-06 20:32:20 +0100 | [diff] [blame] | 1020 | frame.avi.quantization_range = |
| 1021 | HDMI_QUANTIZATION_RANGE_FULL; |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 1022 | } |
| 1023 | |
Damien Lespiau | 15dcd35 | 2013-08-06 20:32:20 +0100 | [diff] [blame] | 1024 | len = hdmi_infoframe_pack(&frame, sdvo_data, sizeof(sdvo_data)); |
| 1025 | if (len < 0) |
| 1026 | return false; |
Daniel Vetter | 81014b9 | 2012-05-12 20:22:00 +0200 | [diff] [blame] | 1027 | |
Daniel Vetter | b6e0e54 | 2012-10-21 12:52:39 +0200 | [diff] [blame] | 1028 | return intel_sdvo_write_infoframe(intel_sdvo, SDVO_HBUF_INDEX_AVI_IF, |
| 1029 | SDVO_HBUF_TX_VSYNC, |
| 1030 | sdvo_data, sizeof(sdvo_data)); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1031 | } |
| 1032 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1033 | static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo) |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1034 | { |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 1035 | struct intel_sdvo_tv_format format; |
Chris Wilson | 4003975 | 2010-08-04 13:50:26 +0100 | [diff] [blame] | 1036 | uint32_t format_map; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 1037 | |
Chris Wilson | 4003975 | 2010-08-04 13:50:26 +0100 | [diff] [blame] | 1038 | format_map = 1 << intel_sdvo->tv_format_index; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 1039 | memset(&format, 0, sizeof(format)); |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1040 | memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map))); |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 1041 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1042 | BUILD_BUG_ON(sizeof(format) != 6); |
| 1043 | return intel_sdvo_set_value(intel_sdvo, |
| 1044 | SDVO_CMD_SET_TV_FORMAT, |
| 1045 | &format, sizeof(format)); |
| 1046 | } |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 1047 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1048 | static bool |
| 1049 | intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo, |
Laurent Pinchart | e811f5a | 2012-07-17 17:56:50 +0200 | [diff] [blame] | 1050 | const struct drm_display_mode *mode) |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1051 | { |
| 1052 | struct intel_sdvo_dtd output_dtd; |
| 1053 | |
| 1054 | if (!intel_sdvo_set_target_output(intel_sdvo, |
| 1055 | intel_sdvo->attached_output)) |
| 1056 | return false; |
| 1057 | |
| 1058 | intel_sdvo_get_dtd_from_mode(&output_dtd, mode); |
| 1059 | if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd)) |
| 1060 | return false; |
| 1061 | |
| 1062 | return true; |
| 1063 | } |
| 1064 | |
Daniel Vetter | c9a2969 | 2012-04-10 13:55:47 +0200 | [diff] [blame] | 1065 | /* Asks the sdvo controller for the preferred input mode given the output mode. |
| 1066 | * Unfortunately we have to set up the full output mode to do that. */ |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1067 | static bool |
Daniel Vetter | c9a2969 | 2012-04-10 13:55:47 +0200 | [diff] [blame] | 1068 | intel_sdvo_get_preferred_input_mode(struct intel_sdvo *intel_sdvo, |
Laurent Pinchart | e811f5a | 2012-07-17 17:56:50 +0200 | [diff] [blame] | 1069 | const struct drm_display_mode *mode, |
Daniel Vetter | c9a2969 | 2012-04-10 13:55:47 +0200 | [diff] [blame] | 1070 | struct drm_display_mode *adjusted_mode) |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1071 | { |
Daniel Vetter | c9a2969 | 2012-04-10 13:55:47 +0200 | [diff] [blame] | 1072 | struct intel_sdvo_dtd input_dtd; |
| 1073 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1074 | /* Reset the input timing to the screen. Assume always input 0. */ |
| 1075 | if (!intel_sdvo_set_target_input(intel_sdvo)) |
| 1076 | return false; |
| 1077 | |
| 1078 | if (!intel_sdvo_create_preferred_input_timing(intel_sdvo, |
| 1079 | mode->clock / 10, |
| 1080 | mode->hdisplay, |
| 1081 | mode->vdisplay)) |
| 1082 | return false; |
| 1083 | |
| 1084 | if (!intel_sdvo_get_preferred_input_timing(intel_sdvo, |
Daniel Vetter | c9a2969 | 2012-04-10 13:55:47 +0200 | [diff] [blame] | 1085 | &input_dtd)) |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1086 | return false; |
| 1087 | |
Daniel Vetter | c9a2969 | 2012-04-10 13:55:47 +0200 | [diff] [blame] | 1088 | intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd); |
Egbert Eich | e751823 | 2012-10-13 14:29:31 +0200 | [diff] [blame] | 1089 | intel_sdvo->dtd_sdvo_flags = input_dtd.part2.sdvo_flags; |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1090 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1091 | return true; |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1092 | } |
| 1093 | |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1094 | static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc_state *pipe_config) |
Daniel Vetter | 7048455 | 2013-04-30 14:01:41 +0200 | [diff] [blame] | 1095 | { |
Ville Syrjälä | 3c52f4e | 2013-09-06 23:28:59 +0300 | [diff] [blame] | 1096 | unsigned dotclock = pipe_config->port_clock; |
Daniel Vetter | 7048455 | 2013-04-30 14:01:41 +0200 | [diff] [blame] | 1097 | struct dpll *clock = &pipe_config->dpll; |
| 1098 | |
| 1099 | /* SDVO TV has fixed PLL values depend on its clock range, |
| 1100 | this mirrors vbios setting. */ |
| 1101 | if (dotclock >= 100000 && dotclock < 140500) { |
| 1102 | clock->p1 = 2; |
| 1103 | clock->p2 = 10; |
| 1104 | clock->n = 3; |
| 1105 | clock->m1 = 16; |
| 1106 | clock->m2 = 8; |
| 1107 | } else if (dotclock >= 140500 && dotclock <= 200000) { |
| 1108 | clock->p1 = 1; |
| 1109 | clock->p2 = 10; |
| 1110 | clock->n = 6; |
| 1111 | clock->m1 = 12; |
| 1112 | clock->m2 = 8; |
| 1113 | } else { |
| 1114 | WARN(1, "SDVO TV clock out of range: %i\n", dotclock); |
| 1115 | } |
| 1116 | |
| 1117 | pipe_config->clock_set = true; |
| 1118 | } |
| 1119 | |
Daniel Vetter | 6cc5f34 | 2013-03-27 00:44:53 +0100 | [diff] [blame] | 1120 | static bool intel_sdvo_compute_config(struct intel_encoder *encoder, |
Maarten Lankhorst | 0a478c2 | 2016-08-09 17:04:05 +0200 | [diff] [blame] | 1121 | struct intel_crtc_state *pipe_config, |
| 1122 | struct drm_connector_state *conn_state) |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1123 | { |
Daniel Vetter | 8aca63a | 2013-07-21 21:37:01 +0200 | [diff] [blame] | 1124 | struct intel_sdvo *intel_sdvo = to_sdvo(encoder); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 1125 | struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode; |
| 1126 | struct drm_display_mode *mode = &pipe_config->base.mode; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1127 | |
Daniel Vetter | 5d2d38d | 2013-03-27 00:45:01 +0100 | [diff] [blame] | 1128 | DRM_DEBUG_KMS("forcing bpc to 8 for SDVO\n"); |
| 1129 | pipe_config->pipe_bpp = 8*3; |
| 1130 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 1131 | if (HAS_PCH_SPLIT(to_i915(encoder->base.dev))) |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 1132 | pipe_config->has_pch_encoder = true; |
| 1133 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1134 | /* We need to construct preferred input timings based on our |
| 1135 | * output timings. To do that, we have to set the output |
| 1136 | * timings, even though this isn't really the right place in |
| 1137 | * the sequence to do it. Oh well. |
| 1138 | */ |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1139 | if (intel_sdvo->is_tv) { |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1140 | if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode)) |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1141 | return false; |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1142 | |
Daniel Vetter | c9a2969 | 2012-04-10 13:55:47 +0200 | [diff] [blame] | 1143 | (void) intel_sdvo_get_preferred_input_mode(intel_sdvo, |
| 1144 | mode, |
| 1145 | adjusted_mode); |
Daniel Vetter | 09ede54 | 2013-04-30 14:01:45 +0200 | [diff] [blame] | 1146 | pipe_config->sdvo_tv_clock = true; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1147 | } else if (intel_sdvo->is_lvds) { |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1148 | if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, |
Chris Wilson | 6c9547f | 2010-08-25 10:05:17 +0100 | [diff] [blame] | 1149 | intel_sdvo->sdvo_lvds_fixed_mode)) |
ling.ma@intel.com | 12682a9 | 2009-06-30 11:35:35 +0800 | [diff] [blame] | 1150 | return false; |
ling.ma@intel.com | 12682a9 | 2009-06-30 11:35:35 +0800 | [diff] [blame] | 1151 | |
Daniel Vetter | c9a2969 | 2012-04-10 13:55:47 +0200 | [diff] [blame] | 1152 | (void) intel_sdvo_get_preferred_input_mode(intel_sdvo, |
| 1153 | mode, |
| 1154 | adjusted_mode); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1155 | } |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1156 | |
| 1157 | /* Make the CRTC code factor in the SDVO pixel multiplier. The |
Chris Wilson | 6c9547f | 2010-08-25 10:05:17 +0100 | [diff] [blame] | 1158 | * SDVO device will factor out the multiplier during mode_set. |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1159 | */ |
Daniel Vetter | 6cc5f34 | 2013-03-27 00:44:53 +0100 | [diff] [blame] | 1160 | pipe_config->pixel_multiplier = |
| 1161 | intel_sdvo_get_pixel_multiplier(adjusted_mode); |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1162 | |
Daniel Vetter | 9f04003 | 2014-04-24 23:54:50 +0200 | [diff] [blame] | 1163 | pipe_config->has_hdmi_sink = intel_sdvo->has_hdmi_monitor; |
| 1164 | |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 1165 | if (intel_sdvo->color_range_auto) { |
| 1166 | /* See CEA-861-E - 5.1 Default Encoding Parameters */ |
Paulo Zanoni | 4f3a8bc | 2013-02-19 16:21:47 -0300 | [diff] [blame] | 1167 | /* FIXME: This bit is only valid when using TMDS encoding and 8 |
| 1168 | * bit per color mode. */ |
Daniel Vetter | 9f04003 | 2014-04-24 23:54:50 +0200 | [diff] [blame] | 1169 | if (pipe_config->has_hdmi_sink && |
Thierry Reding | 18316c8 | 2012-12-20 15:41:44 +0100 | [diff] [blame] | 1170 | drm_match_cea_mode(adjusted_mode) > 1) |
Daniel Vetter | 69f5acc | 2014-04-24 23:54:48 +0200 | [diff] [blame] | 1171 | pipe_config->limited_color_range = true; |
| 1172 | } else { |
Daniel Vetter | 9f04003 | 2014-04-24 23:54:50 +0200 | [diff] [blame] | 1173 | if (pipe_config->has_hdmi_sink && |
Daniel Vetter | 69f5acc | 2014-04-24 23:54:48 +0200 | [diff] [blame] | 1174 | intel_sdvo->color_range == HDMI_COLOR_RANGE_16_235) |
| 1175 | pipe_config->limited_color_range = true; |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 1176 | } |
| 1177 | |
Daniel Vetter | 7048455 | 2013-04-30 14:01:41 +0200 | [diff] [blame] | 1178 | /* Clock computation needs to happen after pixel multiplier. */ |
| 1179 | if (intel_sdvo->is_tv) |
| 1180 | i9xx_adjust_sdvo_tv_clock(pipe_config); |
| 1181 | |
Ville Syrjälä | 7949dd4 | 2015-09-25 16:39:30 +0300 | [diff] [blame] | 1182 | /* Set user selected PAR to incoming mode's member */ |
| 1183 | if (intel_sdvo->is_hdmi) |
Maarten Lankhorst | 0e9f25d | 2017-05-01 15:37:53 +0200 | [diff] [blame^] | 1184 | adjusted_mode->picture_aspect_ratio = conn_state->picture_aspect_ratio; |
Ville Syrjälä | 7949dd4 | 2015-09-25 16:39:30 +0300 | [diff] [blame] | 1185 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1186 | return true; |
| 1187 | } |
| 1188 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1189 | static void intel_sdvo_pre_enable(struct intel_encoder *intel_encoder, |
| 1190 | struct intel_crtc_state *crtc_state, |
| 1191 | struct drm_connector_state *conn_state) |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1192 | { |
Tvrtko Ursulin | 6647847 | 2016-11-16 08:55:40 +0000 | [diff] [blame] | 1193 | struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev); |
Maarten Lankhorst | f9fe053 | 2016-08-09 17:04:10 +0200 | [diff] [blame] | 1194 | struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc); |
| 1195 | const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode; |
| 1196 | struct drm_display_mode *mode = &crtc_state->base.mode; |
Daniel Vetter | 8aca63a | 2013-07-21 21:37:01 +0200 | [diff] [blame] | 1197 | struct intel_sdvo *intel_sdvo = to_sdvo(intel_encoder); |
Chris Wilson | 6c9547f | 2010-08-25 10:05:17 +0100 | [diff] [blame] | 1198 | u32 sdvox; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1199 | struct intel_sdvo_in_out_map in_out; |
Daniel Vetter | 6651819 | 2012-04-01 19:16:18 +0200 | [diff] [blame] | 1200 | struct intel_sdvo_dtd input_dtd, output_dtd; |
Chris Wilson | 6c9547f | 2010-08-25 10:05:17 +0100 | [diff] [blame] | 1201 | int rate; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1202 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1203 | /* First, set the input mapping for the first input to our controlled |
| 1204 | * output. This is only correct if we're a single-input device, in |
| 1205 | * which case the first input is the output from the appropriate SDVO |
| 1206 | * channel on the motherboard. In a two-input device, the first input |
| 1207 | * will be SDVOB and the second SDVOC. |
| 1208 | */ |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1209 | in_out.in0 = intel_sdvo->attached_output; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1210 | in_out.in1 = 0; |
| 1211 | |
Pavel Roskin | c74696b | 2010-09-02 14:46:34 -0400 | [diff] [blame] | 1212 | intel_sdvo_set_value(intel_sdvo, |
| 1213 | SDVO_CMD_SET_IN_OUT_MAP, |
| 1214 | &in_out, sizeof(in_out)); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1215 | |
Chris Wilson | 6c9547f | 2010-08-25 10:05:17 +0100 | [diff] [blame] | 1216 | /* Set the output timings to the screen */ |
| 1217 | if (!intel_sdvo_set_target_output(intel_sdvo, |
| 1218 | intel_sdvo->attached_output)) |
| 1219 | return; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1220 | |
Daniel Vetter | 6651819 | 2012-04-01 19:16:18 +0200 | [diff] [blame] | 1221 | /* lvds has a special fixed output timing. */ |
| 1222 | if (intel_sdvo->is_lvds) |
| 1223 | intel_sdvo_get_dtd_from_mode(&output_dtd, |
| 1224 | intel_sdvo->sdvo_lvds_fixed_mode); |
| 1225 | else |
| 1226 | intel_sdvo_get_dtd_from_mode(&output_dtd, mode); |
Daniel Vetter | c8d4bb5 | 2012-04-10 13:55:48 +0200 | [diff] [blame] | 1227 | if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd)) |
| 1228 | DRM_INFO("Setting output timings on %s failed\n", |
| 1229 | SDVO_NAME(intel_sdvo)); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1230 | |
| 1231 | /* Set the input timing to the screen. Assume always input 0. */ |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1232 | if (!intel_sdvo_set_target_input(intel_sdvo)) |
| 1233 | return; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1234 | |
Maarten Lankhorst | f9fe053 | 2016-08-09 17:04:10 +0200 | [diff] [blame] | 1235 | if (crtc_state->has_hdmi_sink) { |
Chris Wilson | 97aaf91 | 2011-01-04 20:10:52 +0000 | [diff] [blame] | 1236 | intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI); |
| 1237 | intel_sdvo_set_colorimetry(intel_sdvo, |
| 1238 | SDVO_COLORIMETRY_RGB256); |
Maarten Lankhorst | f9fe053 | 2016-08-09 17:04:10 +0200 | [diff] [blame] | 1239 | intel_sdvo_set_avi_infoframe(intel_sdvo, crtc_state); |
Chris Wilson | 97aaf91 | 2011-01-04 20:10:52 +0000 | [diff] [blame] | 1240 | } else |
| 1241 | intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_DVI); |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1242 | |
Chris Wilson | 6c9547f | 2010-08-25 10:05:17 +0100 | [diff] [blame] | 1243 | if (intel_sdvo->is_tv && |
| 1244 | !intel_sdvo_set_tv_format(intel_sdvo)) |
| 1245 | return; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1246 | |
Daniel Vetter | 6651819 | 2012-04-01 19:16:18 +0200 | [diff] [blame] | 1247 | intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode); |
Daniel Vetter | eeb4793 | 2013-09-03 20:40:36 +0200 | [diff] [blame] | 1248 | |
Egbert Eich | e751823 | 2012-10-13 14:29:31 +0200 | [diff] [blame] | 1249 | if (intel_sdvo->is_tv || intel_sdvo->is_lvds) |
| 1250 | input_dtd.part2.sdvo_flags = intel_sdvo->dtd_sdvo_flags; |
Daniel Vetter | c8d4bb5 | 2012-04-10 13:55:48 +0200 | [diff] [blame] | 1251 | if (!intel_sdvo_set_input_timing(intel_sdvo, &input_dtd)) |
| 1252 | DRM_INFO("Setting input timings on %s failed\n", |
| 1253 | SDVO_NAME(intel_sdvo)); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1254 | |
Maarten Lankhorst | f9fe053 | 2016-08-09 17:04:10 +0200 | [diff] [blame] | 1255 | switch (crtc_state->pixel_multiplier) { |
Chris Wilson | 6c9547f | 2010-08-25 10:05:17 +0100 | [diff] [blame] | 1256 | default: |
Yannick Guerrini | fd0753c | 2015-02-28 17:20:41 +0100 | [diff] [blame] | 1257 | WARN(1, "unknown pixel multiplier specified\n"); |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1258 | case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break; |
| 1259 | case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break; |
| 1260 | case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1261 | } |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1262 | if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate)) |
| 1263 | return; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1264 | |
| 1265 | /* Set the SDVO control regs. */ |
Tvrtko Ursulin | 6647847 | 2016-11-16 08:55:40 +0000 | [diff] [blame] | 1266 | if (INTEL_GEN(dev_priv) >= 4) { |
Paulo Zanoni | ba68e08 | 2012-01-06 19:45:34 -0200 | [diff] [blame] | 1267 | /* The real mode polarity is set by the SDVO commands, using |
| 1268 | * struct intel_sdvo_dtd. */ |
| 1269 | sdvox = SDVO_VSYNC_ACTIVE_HIGH | SDVO_HSYNC_ACTIVE_HIGH; |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 1270 | if (!HAS_PCH_SPLIT(dev_priv) && crtc_state->limited_color_range) |
Daniel Vetter | 69f5acc | 2014-04-24 23:54:48 +0200 | [diff] [blame] | 1271 | sdvox |= HDMI_COLOR_RANGE_16_235; |
Tvrtko Ursulin | 6647847 | 2016-11-16 08:55:40 +0000 | [diff] [blame] | 1272 | if (INTEL_GEN(dev_priv) < 5) |
Chris Wilson | 6714afb | 2010-12-17 04:10:51 +0000 | [diff] [blame] | 1273 | sdvox |= SDVO_BORDER_ENABLE; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1274 | } else { |
Chris Wilson | 6c9547f | 2010-08-25 10:05:17 +0100 | [diff] [blame] | 1275 | sdvox = I915_READ(intel_sdvo->sdvo_reg); |
Ville Syrjälä | 2a5c083 | 2015-11-06 21:29:59 +0200 | [diff] [blame] | 1276 | if (intel_sdvo->port == PORT_B) |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1277 | sdvox &= SDVOB_PRESERVE_MASK; |
Ville Syrjälä | 2a5c083 | 2015-11-06 21:29:59 +0200 | [diff] [blame] | 1278 | else |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1279 | sdvox &= SDVOC_PRESERVE_MASK; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1280 | sdvox |= (9 << 19) | SDVO_BORDER_ENABLE; |
| 1281 | } |
Paulo Zanoni | 3573c41 | 2011-10-14 18:16:22 -0300 | [diff] [blame] | 1282 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 1283 | if (INTEL_PCH_TYPE(dev_priv) >= PCH_CPT) |
Daniel Vetter | eeb4793 | 2013-09-03 20:40:36 +0200 | [diff] [blame] | 1284 | sdvox |= SDVO_PIPE_SEL_CPT(crtc->pipe); |
Paulo Zanoni | 3573c41 | 2011-10-14 18:16:22 -0300 | [diff] [blame] | 1285 | else |
Daniel Vetter | eeb4793 | 2013-09-03 20:40:36 +0200 | [diff] [blame] | 1286 | sdvox |= SDVO_PIPE_SEL(crtc->pipe); |
Paulo Zanoni | 3573c41 | 2011-10-14 18:16:22 -0300 | [diff] [blame] | 1287 | |
Chris Wilson | da79de9 | 2010-11-22 11:12:46 +0000 | [diff] [blame] | 1288 | if (intel_sdvo->has_hdmi_audio) |
Chris Wilson | 6c9547f | 2010-08-25 10:05:17 +0100 | [diff] [blame] | 1289 | sdvox |= SDVO_AUDIO_ENABLE; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1290 | |
Tvrtko Ursulin | 6647847 | 2016-11-16 08:55:40 +0000 | [diff] [blame] | 1291 | if (INTEL_GEN(dev_priv) >= 4) { |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1292 | /* done in crtc_mode_set as the dpll_md reg must be written early */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 1293 | } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) || |
Jani Nikula | 73f67aa | 2016-12-07 22:48:09 +0200 | [diff] [blame] | 1294 | IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) { |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1295 | /* done in crtc_mode_set as it lives inside the dpll register */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1296 | } else { |
Maarten Lankhorst | f9fe053 | 2016-08-09 17:04:10 +0200 | [diff] [blame] | 1297 | sdvox |= (crtc_state->pixel_multiplier - 1) |
Daniel Vetter | 6cc5f34 | 2013-03-27 00:44:53 +0100 | [diff] [blame] | 1298 | << SDVO_PORT_MULTIPLY_SHIFT; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1299 | } |
| 1300 | |
Chris Wilson | 6714afb | 2010-12-17 04:10:51 +0000 | [diff] [blame] | 1301 | if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL && |
Tvrtko Ursulin | 6647847 | 2016-11-16 08:55:40 +0000 | [diff] [blame] | 1302 | INTEL_GEN(dev_priv) < 5) |
ling.ma@intel.com | 12682a9 | 2009-06-30 11:35:35 +0800 | [diff] [blame] | 1303 | sdvox |= SDVO_STALL_SELECT; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1304 | intel_sdvo_write_sdvox(intel_sdvo, sdvox); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1305 | } |
| 1306 | |
Daniel Vetter | 4ac41f4 | 2012-07-02 14:54:00 +0200 | [diff] [blame] | 1307 | static bool intel_sdvo_connector_get_hw_state(struct intel_connector *connector) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1308 | { |
Daniel Vetter | 4ac41f4 | 2012-07-02 14:54:00 +0200 | [diff] [blame] | 1309 | struct intel_sdvo_connector *intel_sdvo_connector = |
| 1310 | to_intel_sdvo_connector(&connector->base); |
| 1311 | struct intel_sdvo *intel_sdvo = intel_attached_sdvo(&connector->base); |
Damien Lespiau | 2f28c50 | 2013-06-10 13:49:25 +0100 | [diff] [blame] | 1312 | u16 active_outputs = 0; |
Daniel Vetter | 4ac41f4 | 2012-07-02 14:54:00 +0200 | [diff] [blame] | 1313 | |
| 1314 | intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs); |
| 1315 | |
| 1316 | if (active_outputs & intel_sdvo_connector->output_flag) |
| 1317 | return true; |
| 1318 | else |
| 1319 | return false; |
| 1320 | } |
| 1321 | |
| 1322 | static bool intel_sdvo_get_hw_state(struct intel_encoder *encoder, |
| 1323 | enum pipe *pipe) |
| 1324 | { |
| 1325 | struct drm_device *dev = encoder->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1326 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 8aca63a | 2013-07-21 21:37:01 +0200 | [diff] [blame] | 1327 | struct intel_sdvo *intel_sdvo = to_sdvo(encoder); |
Damien Lespiau | 2f28c50 | 2013-06-10 13:49:25 +0100 | [diff] [blame] | 1328 | u16 active_outputs = 0; |
Daniel Vetter | 4ac41f4 | 2012-07-02 14:54:00 +0200 | [diff] [blame] | 1329 | u32 tmp; |
| 1330 | |
| 1331 | tmp = I915_READ(intel_sdvo->sdvo_reg); |
Egbert Eich | 7a7d1fb | 2013-04-04 16:04:02 -0400 | [diff] [blame] | 1332 | intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs); |
Daniel Vetter | 4ac41f4 | 2012-07-02 14:54:00 +0200 | [diff] [blame] | 1333 | |
Egbert Eich | 7a7d1fb | 2013-04-04 16:04:02 -0400 | [diff] [blame] | 1334 | if (!(tmp & SDVO_ENABLE) && (active_outputs == 0)) |
Daniel Vetter | 4ac41f4 | 2012-07-02 14:54:00 +0200 | [diff] [blame] | 1335 | return false; |
| 1336 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 1337 | if (HAS_PCH_CPT(dev_priv)) |
Daniel Vetter | 4ac41f4 | 2012-07-02 14:54:00 +0200 | [diff] [blame] | 1338 | *pipe = PORT_TO_PIPE_CPT(tmp); |
| 1339 | else |
| 1340 | *pipe = PORT_TO_PIPE(tmp); |
| 1341 | |
| 1342 | return true; |
| 1343 | } |
| 1344 | |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 1345 | static void intel_sdvo_get_config(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1346 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 1347 | { |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 1348 | struct drm_device *dev = encoder->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1349 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 8aca63a | 2013-07-21 21:37:01 +0200 | [diff] [blame] | 1350 | struct intel_sdvo *intel_sdvo = to_sdvo(encoder); |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 1351 | struct intel_sdvo_dtd dtd; |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 1352 | int encoder_pixel_multiplier = 0; |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 1353 | int dotclock; |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 1354 | u32 flags = 0, sdvox; |
| 1355 | u8 val; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 1356 | bool ret; |
| 1357 | |
Daniel Vetter | b5a9fa0 | 2014-04-24 23:54:49 +0200 | [diff] [blame] | 1358 | sdvox = I915_READ(intel_sdvo->sdvo_reg); |
| 1359 | |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 1360 | ret = intel_sdvo_get_input_timing(intel_sdvo, &dtd); |
| 1361 | if (!ret) { |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 1362 | /* Some sdvo encoders are not spec compliant and don't |
| 1363 | * implement the mandatory get_timings function. */ |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 1364 | DRM_DEBUG_DRIVER("failed to retrieve SDVO DTD\n"); |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 1365 | pipe_config->quirks |= PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS; |
| 1366 | } else { |
| 1367 | if (dtd.part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE) |
| 1368 | flags |= DRM_MODE_FLAG_PHSYNC; |
| 1369 | else |
| 1370 | flags |= DRM_MODE_FLAG_NHSYNC; |
| 1371 | |
| 1372 | if (dtd.part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE) |
| 1373 | flags |= DRM_MODE_FLAG_PVSYNC; |
| 1374 | else |
| 1375 | flags |= DRM_MODE_FLAG_NVSYNC; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 1376 | } |
| 1377 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 1378 | pipe_config->base.adjusted_mode.flags |= flags; |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 1379 | |
Daniel Vetter | fdafa9e | 2013-06-12 11:47:24 +0200 | [diff] [blame] | 1380 | /* |
| 1381 | * pixel multiplier readout is tricky: Only on i915g/gm it is stored in |
| 1382 | * the sdvo port register, on all other platforms it is part of the dpll |
| 1383 | * state. Since the general pipe state readout happens before the |
| 1384 | * encoder->get_config we so already have a valid pixel multplier on all |
| 1385 | * other platfroms. |
| 1386 | */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 1387 | if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) { |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 1388 | pipe_config->pixel_multiplier = |
| 1389 | ((sdvox & SDVO_PORT_MULTIPLY_MASK) |
| 1390 | >> SDVO_PORT_MULTIPLY_SHIFT) + 1; |
| 1391 | } |
| 1392 | |
Ville Syrjälä | 2b85886 | 2014-06-09 16:20:46 +0300 | [diff] [blame] | 1393 | dotclock = pipe_config->port_clock; |
Ville Syrjälä | e3b247d | 2016-02-17 21:41:09 +0200 | [diff] [blame] | 1394 | |
Ville Syrjälä | 2b85886 | 2014-06-09 16:20:46 +0300 | [diff] [blame] | 1395 | if (pipe_config->pixel_multiplier) |
| 1396 | dotclock /= pipe_config->pixel_multiplier; |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 1397 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 1398 | pipe_config->base.adjusted_mode.crtc_clock = dotclock; |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 1399 | |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 1400 | /* Cross check the port pixel multiplier with the sdvo encoder state. */ |
Damien Lespiau | 53b9140 | 2013-07-12 16:24:40 +0100 | [diff] [blame] | 1401 | if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_CLOCK_RATE_MULT, |
| 1402 | &val, 1)) { |
| 1403 | switch (val) { |
| 1404 | case SDVO_CLOCK_RATE_MULT_1X: |
| 1405 | encoder_pixel_multiplier = 1; |
| 1406 | break; |
| 1407 | case SDVO_CLOCK_RATE_MULT_2X: |
| 1408 | encoder_pixel_multiplier = 2; |
| 1409 | break; |
| 1410 | case SDVO_CLOCK_RATE_MULT_4X: |
| 1411 | encoder_pixel_multiplier = 4; |
| 1412 | break; |
| 1413 | } |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 1414 | } |
Daniel Vetter | fdafa9e | 2013-06-12 11:47:24 +0200 | [diff] [blame] | 1415 | |
Daniel Vetter | b5a9fa0 | 2014-04-24 23:54:49 +0200 | [diff] [blame] | 1416 | if (sdvox & HDMI_COLOR_RANGE_16_235) |
| 1417 | pipe_config->limited_color_range = true; |
| 1418 | |
Daniel Vetter | 9f04003 | 2014-04-24 23:54:50 +0200 | [diff] [blame] | 1419 | if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_ENCODE, |
| 1420 | &val, 1)) { |
| 1421 | if (val == SDVO_ENCODE_HDMI) |
| 1422 | pipe_config->has_hdmi_sink = true; |
| 1423 | } |
| 1424 | |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 1425 | WARN(encoder_pixel_multiplier != pipe_config->pixel_multiplier, |
| 1426 | "SDVO pixel multiplier mismatch, port: %i, encoder: %i\n", |
| 1427 | pipe_config->pixel_multiplier, encoder_pixel_multiplier); |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 1428 | } |
| 1429 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1430 | static void intel_disable_sdvo(struct intel_encoder *encoder, |
| 1431 | struct intel_crtc_state *old_crtc_state, |
| 1432 | struct drm_connector_state *conn_state) |
Daniel Vetter | ce22c32 | 2012-07-01 15:31:04 +0200 | [diff] [blame] | 1433 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1434 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Daniel Vetter | 8aca63a | 2013-07-21 21:37:01 +0200 | [diff] [blame] | 1435 | struct intel_sdvo *intel_sdvo = to_sdvo(encoder); |
Ville Syrjälä | 1612c8b | 2015-05-05 17:17:34 +0300 | [diff] [blame] | 1436 | struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1437 | u32 temp; |
| 1438 | |
Daniel Vetter | ce22c32 | 2012-07-01 15:31:04 +0200 | [diff] [blame] | 1439 | intel_sdvo_set_active_outputs(intel_sdvo, 0); |
| 1440 | if (0) |
| 1441 | intel_sdvo_set_encoder_power_state(intel_sdvo, |
| 1442 | DRM_MODE_DPMS_OFF); |
| 1443 | |
| 1444 | temp = I915_READ(intel_sdvo->sdvo_reg); |
Chris Wilson | 776ca7c | 2012-11-21 10:44:23 +0000 | [diff] [blame] | 1445 | |
Ville Syrjälä | 1612c8b | 2015-05-05 17:17:34 +0300 | [diff] [blame] | 1446 | temp &= ~SDVO_ENABLE; |
| 1447 | intel_sdvo_write_sdvox(intel_sdvo, temp); |
Chris Wilson | 776ca7c | 2012-11-21 10:44:23 +0000 | [diff] [blame] | 1448 | |
Ville Syrjälä | 1612c8b | 2015-05-05 17:17:34 +0300 | [diff] [blame] | 1449 | /* |
| 1450 | * HW workaround for IBX, we need to move the port |
| 1451 | * to transcoder A after disabling it to allow the |
| 1452 | * matching DP port to be enabled on transcoder A. |
| 1453 | */ |
| 1454 | if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B) { |
Ville Syrjälä | 0c241d5 | 2015-10-30 19:23:22 +0200 | [diff] [blame] | 1455 | /* |
| 1456 | * We get CPU/PCH FIFO underruns on the other pipe when |
| 1457 | * doing the workaround. Sweep them under the rug. |
| 1458 | */ |
| 1459 | intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false); |
| 1460 | intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false); |
| 1461 | |
Ville Syrjälä | 1612c8b | 2015-05-05 17:17:34 +0300 | [diff] [blame] | 1462 | temp &= ~SDVO_PIPE_B_SELECT; |
| 1463 | temp |= SDVO_ENABLE; |
| 1464 | intel_sdvo_write_sdvox(intel_sdvo, temp); |
Chris Wilson | 776ca7c | 2012-11-21 10:44:23 +0000 | [diff] [blame] | 1465 | |
Ville Syrjälä | 1612c8b | 2015-05-05 17:17:34 +0300 | [diff] [blame] | 1466 | temp &= ~SDVO_ENABLE; |
| 1467 | intel_sdvo_write_sdvox(intel_sdvo, temp); |
Ville Syrjälä | 0c241d5 | 2015-10-30 19:23:22 +0200 | [diff] [blame] | 1468 | |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 1469 | intel_wait_for_vblank_if_active(dev_priv, PIPE_A); |
Ville Syrjälä | 0c241d5 | 2015-10-30 19:23:22 +0200 | [diff] [blame] | 1470 | intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true); |
| 1471 | intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true); |
Daniel Vetter | ce22c32 | 2012-07-01 15:31:04 +0200 | [diff] [blame] | 1472 | } |
| 1473 | } |
| 1474 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1475 | static void pch_disable_sdvo(struct intel_encoder *encoder, |
| 1476 | struct intel_crtc_state *old_crtc_state, |
| 1477 | struct drm_connector_state *old_conn_state) |
Ville Syrjälä | 3c65d1d | 2015-05-05 17:17:36 +0300 | [diff] [blame] | 1478 | { |
| 1479 | } |
| 1480 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1481 | static void pch_post_disable_sdvo(struct intel_encoder *encoder, |
| 1482 | struct intel_crtc_state *old_crtc_state, |
| 1483 | struct drm_connector_state *old_conn_state) |
Ville Syrjälä | 3c65d1d | 2015-05-05 17:17:36 +0300 | [diff] [blame] | 1484 | { |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1485 | intel_disable_sdvo(encoder, old_crtc_state, old_conn_state); |
Ville Syrjälä | 3c65d1d | 2015-05-05 17:17:36 +0300 | [diff] [blame] | 1486 | } |
| 1487 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1488 | static void intel_enable_sdvo(struct intel_encoder *encoder, |
| 1489 | struct intel_crtc_state *pipe_config, |
| 1490 | struct drm_connector_state *conn_state) |
Daniel Vetter | ce22c32 | 2012-07-01 15:31:04 +0200 | [diff] [blame] | 1491 | { |
| 1492 | struct drm_device *dev = encoder->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1493 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 8aca63a | 2013-07-21 21:37:01 +0200 | [diff] [blame] | 1494 | struct intel_sdvo *intel_sdvo = to_sdvo(encoder); |
Daniel Vetter | ce22c32 | 2012-07-01 15:31:04 +0200 | [diff] [blame] | 1495 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc); |
| 1496 | u32 temp; |
| 1497 | bool input1, input2; |
| 1498 | int i; |
Jani Nikula | d0a7b6d | 2014-03-21 14:56:32 +0200 | [diff] [blame] | 1499 | bool success; |
Daniel Vetter | ce22c32 | 2012-07-01 15:31:04 +0200 | [diff] [blame] | 1500 | |
| 1501 | temp = I915_READ(intel_sdvo->sdvo_reg); |
Ville Syrjälä | 3c65d1d | 2015-05-05 17:17:36 +0300 | [diff] [blame] | 1502 | temp |= SDVO_ENABLE; |
| 1503 | intel_sdvo_write_sdvox(intel_sdvo, temp); |
Chris Wilson | 776ca7c | 2012-11-21 10:44:23 +0000 | [diff] [blame] | 1504 | |
Daniel Vetter | ce22c32 | 2012-07-01 15:31:04 +0200 | [diff] [blame] | 1505 | for (i = 0; i < 2; i++) |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 1506 | intel_wait_for_vblank(dev_priv, intel_crtc->pipe); |
Daniel Vetter | ce22c32 | 2012-07-01 15:31:04 +0200 | [diff] [blame] | 1507 | |
Jani Nikula | d0a7b6d | 2014-03-21 14:56:32 +0200 | [diff] [blame] | 1508 | success = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2); |
Daniel Vetter | ce22c32 | 2012-07-01 15:31:04 +0200 | [diff] [blame] | 1509 | /* Warn if the device reported failure to sync. |
| 1510 | * A lot of SDVO devices fail to notify of sync, but it's |
| 1511 | * a given it the status is a success, we succeeded. |
| 1512 | */ |
Jani Nikula | d0a7b6d | 2014-03-21 14:56:32 +0200 | [diff] [blame] | 1513 | if (success && !input1) { |
Daniel Vetter | ce22c32 | 2012-07-01 15:31:04 +0200 | [diff] [blame] | 1514 | DRM_DEBUG_KMS("First %s output reported failure to " |
| 1515 | "sync\n", SDVO_NAME(intel_sdvo)); |
| 1516 | } |
| 1517 | |
| 1518 | if (0) |
| 1519 | intel_sdvo_set_encoder_power_state(intel_sdvo, |
| 1520 | DRM_MODE_DPMS_ON); |
| 1521 | intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output); |
| 1522 | } |
| 1523 | |
Damien Lespiau | c19de8e | 2013-11-28 15:29:18 +0000 | [diff] [blame] | 1524 | static enum drm_mode_status |
| 1525 | intel_sdvo_mode_valid(struct drm_connector *connector, |
| 1526 | struct drm_display_mode *mode) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1527 | { |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 1528 | struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector); |
Mika Kahola | 24b2388 | 2016-02-02 15:16:41 +0200 | [diff] [blame] | 1529 | int max_dotclk = to_i915(connector->dev)->max_dotclk_freq; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1530 | |
| 1531 | if (mode->flags & DRM_MODE_FLAG_DBLSCAN) |
| 1532 | return MODE_NO_DBLESCAN; |
| 1533 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1534 | if (intel_sdvo->pixel_clock_min > mode->clock) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1535 | return MODE_CLOCK_LOW; |
| 1536 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1537 | if (intel_sdvo->pixel_clock_max < mode->clock) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1538 | return MODE_CLOCK_HIGH; |
| 1539 | |
Mika Kahola | 24b2388 | 2016-02-02 15:16:41 +0200 | [diff] [blame] | 1540 | if (mode->clock > max_dotclk) |
| 1541 | return MODE_CLOCK_HIGH; |
| 1542 | |
Chris Wilson | 8545423 | 2010-08-08 14:28:23 +0100 | [diff] [blame] | 1543 | if (intel_sdvo->is_lvds) { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1544 | if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay) |
ling.ma@intel.com | 12682a9 | 2009-06-30 11:35:35 +0800 | [diff] [blame] | 1545 | return MODE_PANEL; |
| 1546 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1547 | if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay) |
ling.ma@intel.com | 12682a9 | 2009-06-30 11:35:35 +0800 | [diff] [blame] | 1548 | return MODE_PANEL; |
| 1549 | } |
| 1550 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1551 | return MODE_OK; |
| 1552 | } |
| 1553 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1554 | static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1555 | { |
Chris Wilson | 1a3665c | 2011-01-25 13:59:37 +0000 | [diff] [blame] | 1556 | BUILD_BUG_ON(sizeof(*caps) != 8); |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 1557 | if (!intel_sdvo_get_value(intel_sdvo, |
| 1558 | SDVO_CMD_GET_DEVICE_CAPS, |
| 1559 | caps, sizeof(*caps))) |
| 1560 | return false; |
| 1561 | |
| 1562 | DRM_DEBUG_KMS("SDVO capabilities:\n" |
| 1563 | " vendor_id: %d\n" |
| 1564 | " device_id: %d\n" |
| 1565 | " device_rev_id: %d\n" |
| 1566 | " sdvo_version_major: %d\n" |
| 1567 | " sdvo_version_minor: %d\n" |
| 1568 | " sdvo_inputs_mask: %d\n" |
| 1569 | " smooth_scaling: %d\n" |
| 1570 | " sharp_scaling: %d\n" |
| 1571 | " up_scaling: %d\n" |
| 1572 | " down_scaling: %d\n" |
| 1573 | " stall_support: %d\n" |
| 1574 | " output_flags: %d\n", |
| 1575 | caps->vendor_id, |
| 1576 | caps->device_id, |
| 1577 | caps->device_rev_id, |
| 1578 | caps->sdvo_version_major, |
| 1579 | caps->sdvo_version_minor, |
| 1580 | caps->sdvo_inputs_mask, |
| 1581 | caps->smooth_scaling, |
| 1582 | caps->sharp_scaling, |
| 1583 | caps->up_scaling, |
| 1584 | caps->down_scaling, |
| 1585 | caps->stall_support, |
| 1586 | caps->output_flags); |
| 1587 | |
| 1588 | return true; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1589 | } |
| 1590 | |
Jani Nikula | 5fa7ac9 | 2012-08-29 16:43:58 +0300 | [diff] [blame] | 1591 | static uint16_t intel_sdvo_get_hotplug_support(struct intel_sdvo *intel_sdvo) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1592 | { |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 1593 | struct drm_i915_private *dev_priv = to_i915(intel_sdvo->base.base.dev); |
Jani Nikula | 5fa7ac9 | 2012-08-29 16:43:58 +0300 | [diff] [blame] | 1594 | uint16_t hotplug; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1595 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 1596 | if (!I915_HAS_HOTPLUG(dev_priv)) |
Ville Syrjälä | 1d83d95 | 2015-01-09 14:21:15 +0200 | [diff] [blame] | 1597 | return 0; |
| 1598 | |
Daniel Vetter | 768b107 | 2012-05-04 11:29:56 +0200 | [diff] [blame] | 1599 | /* HW Erratum: SDVO Hotplug is broken on all i945G chips, there's noise |
| 1600 | * on the line. */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 1601 | if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) |
Jani Nikula | 5fa7ac9 | 2012-08-29 16:43:58 +0300 | [diff] [blame] | 1602 | return 0; |
Daniel Vetter | 768b107 | 2012-05-04 11:29:56 +0200 | [diff] [blame] | 1603 | |
Jani Nikula | 5fa7ac9 | 2012-08-29 16:43:58 +0300 | [diff] [blame] | 1604 | if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT, |
| 1605 | &hotplug, sizeof(hotplug))) |
| 1606 | return 0; |
| 1607 | |
| 1608 | return hotplug; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1609 | } |
| 1610 | |
Simon Farnsworth | cc68c81 | 2011-09-21 17:13:30 +0100 | [diff] [blame] | 1611 | static void intel_sdvo_enable_hotplug(struct intel_encoder *encoder) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1612 | { |
Daniel Vetter | 8aca63a | 2013-07-21 21:37:01 +0200 | [diff] [blame] | 1613 | struct intel_sdvo *intel_sdvo = to_sdvo(encoder); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1614 | |
Jani Nikula | 5fa7ac9 | 2012-08-29 16:43:58 +0300 | [diff] [blame] | 1615 | intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG, |
| 1616 | &intel_sdvo->hotplug_active, 2); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1617 | } |
| 1618 | |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 1619 | static bool |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1620 | intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo) |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 1621 | { |
Chris Wilson | bc65212 | 2011-01-25 13:28:29 +0000 | [diff] [blame] | 1622 | /* Is there more than one type of output? */ |
Adam Jackson | 2294488 | 2011-06-16 16:36:24 -0400 | [diff] [blame] | 1623 | return hweight16(intel_sdvo->caps.output_flags) > 1; |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 1624 | } |
| 1625 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 1626 | static struct edid * |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 1627 | intel_sdvo_get_edid(struct drm_connector *connector) |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 1628 | { |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 1629 | struct intel_sdvo *sdvo = intel_attached_sdvo(connector); |
| 1630 | return drm_get_edid(connector, &sdvo->ddc); |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 1631 | } |
| 1632 | |
Chris Wilson | ff482d8 | 2010-09-15 10:40:38 +0100 | [diff] [blame] | 1633 | /* Mac mini hack -- use the same DDC as the analog connector */ |
| 1634 | static struct edid * |
| 1635 | intel_sdvo_get_analog_edid(struct drm_connector *connector) |
| 1636 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1637 | struct drm_i915_private *dev_priv = to_i915(connector->dev); |
Chris Wilson | ff482d8 | 2010-09-15 10:40:38 +0100 | [diff] [blame] | 1638 | |
Chris Wilson | 0c1dab8 | 2010-11-23 22:37:01 +0000 | [diff] [blame] | 1639 | return drm_get_edid(connector, |
Daniel Kurtz | 3bd7d90 | 2012-03-28 02:36:14 +0800 | [diff] [blame] | 1640 | intel_gmbus_get_adapter(dev_priv, |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1641 | dev_priv->vbt.crt_ddc_pin)); |
Chris Wilson | ff482d8 | 2010-09-15 10:40:38 +0100 | [diff] [blame] | 1642 | } |
| 1643 | |
Ben Widawsky | c43b563 | 2012-04-16 14:07:40 -0700 | [diff] [blame] | 1644 | static enum drm_connector_status |
Adam Jackson | 8bf3848 | 2011-06-16 16:36:25 -0400 | [diff] [blame] | 1645 | intel_sdvo_tmds_sink_detect(struct drm_connector *connector) |
Ma Ling | 9dff6af | 2009-04-02 13:13:26 +0800 | [diff] [blame] | 1646 | { |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 1647 | struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector); |
Chris Wilson | 9d1a903 | 2010-09-14 17:58:19 +0100 | [diff] [blame] | 1648 | enum drm_connector_status status; |
| 1649 | struct edid *edid; |
Ma Ling | 9dff6af | 2009-04-02 13:13:26 +0800 | [diff] [blame] | 1650 | |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 1651 | edid = intel_sdvo_get_edid(connector); |
Keith Packard | 57cdaf9 | 2009-09-04 13:07:54 +0800 | [diff] [blame] | 1652 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1653 | if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) { |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 1654 | u8 ddc, saved_ddc = intel_sdvo->ddc_bus; |
Chris Wilson | 9d1a903 | 2010-09-14 17:58:19 +0100 | [diff] [blame] | 1655 | |
Zhao Yakui | 7c3f0a2 | 2010-01-08 10:58:20 +0800 | [diff] [blame] | 1656 | /* |
| 1657 | * Don't use the 1 as the argument of DDC bus switch to get |
| 1658 | * the EDID. It is used for SDVO SPD ROM. |
| 1659 | */ |
Chris Wilson | 9d1a903 | 2010-09-14 17:58:19 +0100 | [diff] [blame] | 1660 | for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) { |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 1661 | intel_sdvo->ddc_bus = ddc; |
| 1662 | edid = intel_sdvo_get_edid(connector); |
| 1663 | if (edid) |
Zhao Yakui | 7c3f0a2 | 2010-01-08 10:58:20 +0800 | [diff] [blame] | 1664 | break; |
Zhao Yakui | 7c3f0a2 | 2010-01-08 10:58:20 +0800 | [diff] [blame] | 1665 | } |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 1666 | /* |
| 1667 | * If we found the EDID on the other bus, |
| 1668 | * assume that is the correct DDC bus. |
| 1669 | */ |
| 1670 | if (edid == NULL) |
| 1671 | intel_sdvo->ddc_bus = saved_ddc; |
Zhao Yakui | 7c3f0a2 | 2010-01-08 10:58:20 +0800 | [diff] [blame] | 1672 | } |
Chris Wilson | 9d1a903 | 2010-09-14 17:58:19 +0100 | [diff] [blame] | 1673 | |
| 1674 | /* |
| 1675 | * When there is no edid and no monitor is connected with VGA |
| 1676 | * port, try to use the CRT ddc to read the EDID for DVI-connector. |
Keith Packard | 57cdaf9 | 2009-09-04 13:07:54 +0800 | [diff] [blame] | 1677 | */ |
Chris Wilson | ff482d8 | 2010-09-15 10:40:38 +0100 | [diff] [blame] | 1678 | if (edid == NULL) |
| 1679 | edid = intel_sdvo_get_analog_edid(connector); |
Adam Jackson | 149c36a | 2010-04-29 14:05:18 -0400 | [diff] [blame] | 1680 | |
Chris Wilson | 2f551c8 | 2010-09-15 10:42:50 +0100 | [diff] [blame] | 1681 | status = connector_status_unknown; |
Ma Ling | 9dff6af | 2009-04-02 13:13:26 +0800 | [diff] [blame] | 1682 | if (edid != NULL) { |
Adam Jackson | 149c36a | 2010-04-29 14:05:18 -0400 | [diff] [blame] | 1683 | /* DDC bus is shared, match EDID to connector type */ |
Chris Wilson | 9d1a903 | 2010-09-14 17:58:19 +0100 | [diff] [blame] | 1684 | if (edid->input & DRM_EDID_INPUT_DIGITAL) { |
| 1685 | status = connector_status_connected; |
Chris Wilson | da79de9 | 2010-11-22 11:12:46 +0000 | [diff] [blame] | 1686 | if (intel_sdvo->is_hdmi) { |
| 1687 | intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid); |
| 1688 | intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid); |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 1689 | intel_sdvo->rgb_quant_range_selectable = |
| 1690 | drm_rgb_quant_range_selectable(edid); |
Chris Wilson | da79de9 | 2010-11-22 11:12:46 +0000 | [diff] [blame] | 1691 | } |
Chris Wilson | 13946743 | 2011-02-09 20:01:16 +0000 | [diff] [blame] | 1692 | } else |
| 1693 | status = connector_status_disconnected; |
Chris Wilson | 9d1a903 | 2010-09-14 17:58:19 +0100 | [diff] [blame] | 1694 | kfree(edid); |
| 1695 | } |
Chris Wilson | 7f36e7e | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1696 | |
| 1697 | if (status == connector_status_connected) { |
| 1698 | struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector); |
Daniel Vetter | c3e5f67 | 2012-02-23 17:14:47 +0100 | [diff] [blame] | 1699 | if (intel_sdvo_connector->force_audio != HDMI_AUDIO_AUTO) |
| 1700 | intel_sdvo->has_hdmi_audio = (intel_sdvo_connector->force_audio == HDMI_AUDIO_ON); |
Chris Wilson | 7f36e7e | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1701 | } |
| 1702 | |
ling.ma@intel.com | 2b8d33f7 | 2009-07-29 11:31:18 +0800 | [diff] [blame] | 1703 | return status; |
Ma Ling | 9dff6af | 2009-04-02 13:13:26 +0800 | [diff] [blame] | 1704 | } |
| 1705 | |
Chris Wilson | 5222008 | 2011-06-20 14:45:50 +0100 | [diff] [blame] | 1706 | static bool |
| 1707 | intel_sdvo_connector_matches_edid(struct intel_sdvo_connector *sdvo, |
| 1708 | struct edid *edid) |
| 1709 | { |
| 1710 | bool monitor_is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL); |
| 1711 | bool connector_is_digital = !!IS_DIGITAL(sdvo); |
| 1712 | |
| 1713 | DRM_DEBUG_KMS("connector_is_digital? %d, monitor_is_digital? %d\n", |
| 1714 | connector_is_digital, monitor_is_digital); |
| 1715 | return connector_is_digital == monitor_is_digital; |
| 1716 | } |
| 1717 | |
Chris Wilson | 7b334fc | 2010-09-09 23:51:02 +0100 | [diff] [blame] | 1718 | static enum drm_connector_status |
Chris Wilson | 930a9e2 | 2010-09-14 11:07:23 +0100 | [diff] [blame] | 1719 | intel_sdvo_detect(struct drm_connector *connector, bool force) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1720 | { |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 1721 | uint16_t response; |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 1722 | struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector); |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 1723 | struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector); |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 1724 | enum drm_connector_status ret; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1725 | |
Chris Wilson | 164c859 | 2013-07-20 20:27:08 +0100 | [diff] [blame] | 1726 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", |
Jani Nikula | c23cc41 | 2014-06-03 14:56:17 +0300 | [diff] [blame] | 1727 | connector->base.id, connector->name); |
Chris Wilson | 164c859 | 2013-07-20 20:27:08 +0100 | [diff] [blame] | 1728 | |
Chris Wilson | fc37381 | 2012-11-23 11:57:56 +0000 | [diff] [blame] | 1729 | if (!intel_sdvo_get_value(intel_sdvo, |
| 1730 | SDVO_CMD_GET_ATTACHED_DISPLAYS, |
| 1731 | &response, 2)) |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1732 | return connector_status_unknown; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1733 | |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 1734 | DRM_DEBUG_KMS("SDVO response %d %d [%x]\n", |
| 1735 | response & 0xff, response >> 8, |
| 1736 | intel_sdvo_connector->output_flag); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1737 | |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 1738 | if (response == 0) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1739 | return connector_status_disconnected; |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 1740 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1741 | intel_sdvo->attached_output = response; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 1742 | |
Chris Wilson | 97aaf91 | 2011-01-04 20:10:52 +0000 | [diff] [blame] | 1743 | intel_sdvo->has_hdmi_monitor = false; |
| 1744 | intel_sdvo->has_hdmi_audio = false; |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 1745 | intel_sdvo->rgb_quant_range_selectable = false; |
Chris Wilson | 97aaf91 | 2011-01-04 20:10:52 +0000 | [diff] [blame] | 1746 | |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 1747 | if ((intel_sdvo_connector->output_flag & response) == 0) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 1748 | ret = connector_status_disconnected; |
Chris Wilson | 13946743 | 2011-02-09 20:01:16 +0000 | [diff] [blame] | 1749 | else if (IS_TMDS(intel_sdvo_connector)) |
Adam Jackson | 8bf3848 | 2011-06-16 16:36:25 -0400 | [diff] [blame] | 1750 | ret = intel_sdvo_tmds_sink_detect(connector); |
Chris Wilson | 13946743 | 2011-02-09 20:01:16 +0000 | [diff] [blame] | 1751 | else { |
| 1752 | struct edid *edid; |
| 1753 | |
| 1754 | /* if we have an edid check it matches the connection */ |
| 1755 | edid = intel_sdvo_get_edid(connector); |
| 1756 | if (edid == NULL) |
| 1757 | edid = intel_sdvo_get_analog_edid(connector); |
| 1758 | if (edid != NULL) { |
Chris Wilson | 5222008 | 2011-06-20 14:45:50 +0100 | [diff] [blame] | 1759 | if (intel_sdvo_connector_matches_edid(intel_sdvo_connector, |
| 1760 | edid)) |
Chris Wilson | 13946743 | 2011-02-09 20:01:16 +0000 | [diff] [blame] | 1761 | ret = connector_status_connected; |
Chris Wilson | 5222008 | 2011-06-20 14:45:50 +0100 | [diff] [blame] | 1762 | else |
| 1763 | ret = connector_status_disconnected; |
| 1764 | |
Chris Wilson | 13946743 | 2011-02-09 20:01:16 +0000 | [diff] [blame] | 1765 | kfree(edid); |
| 1766 | } else |
| 1767 | ret = connector_status_connected; |
| 1768 | } |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 1769 | |
| 1770 | /* May update encoder flag for like clock for SDVO TV, etc.*/ |
| 1771 | if (ret == connector_status_connected) { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1772 | intel_sdvo->is_tv = false; |
| 1773 | intel_sdvo->is_lvds = false; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 1774 | |
Daniel Vetter | 09ede54 | 2013-04-30 14:01:45 +0200 | [diff] [blame] | 1775 | if (response & SDVO_TV_MASK) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1776 | intel_sdvo->is_tv = true; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 1777 | if (response & SDVO_LVDS_MASK) |
Chris Wilson | 8545423 | 2010-08-08 14:28:23 +0100 | [diff] [blame] | 1778 | intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL; |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 1779 | } |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 1780 | |
| 1781 | return ret; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1782 | } |
| 1783 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1784 | static void intel_sdvo_get_ddc_modes(struct drm_connector *connector) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1785 | { |
Chris Wilson | ff482d8 | 2010-09-15 10:40:38 +0100 | [diff] [blame] | 1786 | struct edid *edid; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1787 | |
Chris Wilson | 46a3f4a | 2013-09-24 12:55:40 +0100 | [diff] [blame] | 1788 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", |
Jani Nikula | c23cc41 | 2014-06-03 14:56:17 +0300 | [diff] [blame] | 1789 | connector->base.id, connector->name); |
Chris Wilson | 46a3f4a | 2013-09-24 12:55:40 +0100 | [diff] [blame] | 1790 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1791 | /* set the bus switch and get the modes */ |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 1792 | edid = intel_sdvo_get_edid(connector); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1793 | |
Keith Packard | 57cdaf9 | 2009-09-04 13:07:54 +0800 | [diff] [blame] | 1794 | /* |
| 1795 | * Mac mini hack. On this device, the DVI-I connector shares one DDC |
| 1796 | * link between analog and digital outputs. So, if the regular SDVO |
| 1797 | * DDC fails, check to see if the analog output is disconnected, in |
| 1798 | * which case we'll look there for the digital DDC data. |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1799 | */ |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 1800 | if (edid == NULL) |
| 1801 | edid = intel_sdvo_get_analog_edid(connector); |
| 1802 | |
Chris Wilson | ff482d8 | 2010-09-15 10:40:38 +0100 | [diff] [blame] | 1803 | if (edid != NULL) { |
Chris Wilson | 5222008 | 2011-06-20 14:45:50 +0100 | [diff] [blame] | 1804 | if (intel_sdvo_connector_matches_edid(to_intel_sdvo_connector(connector), |
| 1805 | edid)) { |
Chris Wilson | 0c1dab8 | 2010-11-23 22:37:01 +0000 | [diff] [blame] | 1806 | drm_mode_connector_update_edid_property(connector, edid); |
| 1807 | drm_add_edid_modes(connector, edid); |
| 1808 | } |
Chris Wilson | 13946743 | 2011-02-09 20:01:16 +0000 | [diff] [blame] | 1809 | |
Chris Wilson | ff482d8 | 2010-09-15 10:40:38 +0100 | [diff] [blame] | 1810 | kfree(edid); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1811 | } |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1812 | } |
| 1813 | |
| 1814 | /* |
| 1815 | * Set of SDVO TV modes. |
| 1816 | * Note! This is in reply order (see loop in get_tv_modes). |
| 1817 | * XXX: all 60Hz refresh? |
| 1818 | */ |
Chris Wilson | b1f559e | 2011-01-26 09:49:47 +0000 | [diff] [blame] | 1819 | static const struct drm_display_mode sdvo_tv_modes[] = { |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1820 | { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384, |
| 1821 | 416, 0, 200, 201, 232, 233, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1822 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1823 | { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384, |
| 1824 | 416, 0, 240, 241, 272, 273, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1825 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1826 | { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464, |
| 1827 | 496, 0, 300, 301, 332, 333, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1828 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1829 | { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704, |
| 1830 | 736, 0, 350, 351, 382, 383, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1831 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1832 | { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704, |
| 1833 | 736, 0, 400, 401, 432, 433, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1834 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1835 | { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704, |
| 1836 | 736, 0, 480, 481, 512, 513, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1837 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1838 | { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768, |
| 1839 | 800, 0, 480, 481, 512, 513, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1840 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1841 | { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768, |
| 1842 | 800, 0, 576, 577, 608, 609, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1843 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1844 | { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784, |
| 1845 | 816, 0, 350, 351, 382, 383, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1846 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1847 | { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784, |
| 1848 | 816, 0, 400, 401, 432, 433, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1849 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1850 | { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784, |
| 1851 | 816, 0, 480, 481, 512, 513, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1852 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1853 | { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784, |
| 1854 | 816, 0, 540, 541, 572, 573, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1855 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1856 | { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784, |
| 1857 | 816, 0, 576, 577, 608, 609, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1858 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1859 | { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832, |
| 1860 | 864, 0, 576, 577, 608, 609, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1861 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1862 | { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864, |
| 1863 | 896, 0, 600, 601, 632, 633, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1864 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1865 | { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896, |
| 1866 | 928, 0, 624, 625, 656, 657, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1867 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1868 | { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984, |
| 1869 | 1016, 0, 766, 767, 798, 799, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1870 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1871 | { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088, |
| 1872 | 1120, 0, 768, 769, 800, 801, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1873 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1874 | { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344, |
| 1875 | 1376, 0, 1024, 1025, 1056, 1057, 0, |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1876 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
| 1877 | }; |
| 1878 | |
| 1879 | static void intel_sdvo_get_tv_modes(struct drm_connector *connector) |
| 1880 | { |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 1881 | struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector); |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1882 | struct intel_sdvo_sdtv_resolution_request tv_res; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 1883 | uint32_t reply = 0, format_map = 0; |
| 1884 | int i; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1885 | |
Chris Wilson | 46a3f4a | 2013-09-24 12:55:40 +0100 | [diff] [blame] | 1886 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", |
Jani Nikula | c23cc41 | 2014-06-03 14:56:17 +0300 | [diff] [blame] | 1887 | connector->base.id, connector->name); |
Chris Wilson | 46a3f4a | 2013-09-24 12:55:40 +0100 | [diff] [blame] | 1888 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1889 | /* Read the list of supported input resolutions for the selected TV |
| 1890 | * format. |
| 1891 | */ |
Chris Wilson | 4003975 | 2010-08-04 13:50:26 +0100 | [diff] [blame] | 1892 | format_map = 1 << intel_sdvo->tv_format_index; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 1893 | memcpy(&tv_res, &format_map, |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1894 | min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request))); |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 1895 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1896 | if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output)) |
| 1897 | return; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 1898 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1899 | BUILD_BUG_ON(sizeof(tv_res) != 3); |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 1900 | if (!intel_sdvo_write_cmd(intel_sdvo, |
| 1901 | SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT, |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1902 | &tv_res, sizeof(tv_res))) |
| 1903 | return; |
| 1904 | if (!intel_sdvo_read_response(intel_sdvo, &reply, 3)) |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1905 | return; |
| 1906 | |
| 1907 | for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++) |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1908 | if (reply & (1 << i)) { |
| 1909 | struct drm_display_mode *nmode; |
| 1910 | nmode = drm_mode_duplicate(connector->dev, |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1911 | &sdvo_tv_modes[i]); |
Zhenyu Wang | 7026d4a | 2009-03-24 14:02:43 +0800 | [diff] [blame] | 1912 | if (nmode) |
| 1913 | drm_mode_probed_add(connector, nmode); |
| 1914 | } |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1915 | } |
| 1916 | |
Ma Ling | 7086c87 | 2009-05-13 11:20:06 +0800 | [diff] [blame] | 1917 | static void intel_sdvo_get_lvds_modes(struct drm_connector *connector) |
| 1918 | { |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 1919 | struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector); |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1920 | struct drm_i915_private *dev_priv = to_i915(connector->dev); |
ling.ma@intel.com | 12682a9 | 2009-06-30 11:35:35 +0800 | [diff] [blame] | 1921 | struct drm_display_mode *newmode; |
Ma Ling | 7086c87 | 2009-05-13 11:20:06 +0800 | [diff] [blame] | 1922 | |
Chris Wilson | 46a3f4a | 2013-09-24 12:55:40 +0100 | [diff] [blame] | 1923 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", |
Jani Nikula | c23cc41 | 2014-06-03 14:56:17 +0300 | [diff] [blame] | 1924 | connector->base.id, connector->name); |
Chris Wilson | 46a3f4a | 2013-09-24 12:55:40 +0100 | [diff] [blame] | 1925 | |
Ma Ling | 7086c87 | 2009-05-13 11:20:06 +0800 | [diff] [blame] | 1926 | /* |
Daniel Vetter | c3456fb | 2013-06-10 09:47:58 +0200 | [diff] [blame] | 1927 | * Fetch modes from VBT. For SDVO prefer the VBT mode since some |
Dave Airlie | 4300a0f | 2013-06-27 20:40:44 +1000 | [diff] [blame] | 1928 | * SDVO->LVDS transcoders can't cope with the EDID mode. |
Ma Ling | 7086c87 | 2009-05-13 11:20:06 +0800 | [diff] [blame] | 1929 | */ |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1930 | if (dev_priv->vbt.sdvo_lvds_vbt_mode != NULL) { |
Ma Ling | 7086c87 | 2009-05-13 11:20:06 +0800 | [diff] [blame] | 1931 | newmode = drm_mode_duplicate(connector->dev, |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1932 | dev_priv->vbt.sdvo_lvds_vbt_mode); |
Ma Ling | 7086c87 | 2009-05-13 11:20:06 +0800 | [diff] [blame] | 1933 | if (newmode != NULL) { |
| 1934 | /* Guarantee the mode is preferred */ |
| 1935 | newmode->type = (DRM_MODE_TYPE_PREFERRED | |
| 1936 | DRM_MODE_TYPE_DRIVER); |
| 1937 | drm_mode_probed_add(connector, newmode); |
| 1938 | } |
| 1939 | } |
ling.ma@intel.com | 12682a9 | 2009-06-30 11:35:35 +0800 | [diff] [blame] | 1940 | |
Dave Airlie | 4300a0f | 2013-06-27 20:40:44 +1000 | [diff] [blame] | 1941 | /* |
| 1942 | * Attempt to get the mode list from DDC. |
| 1943 | * Assume that the preferred modes are |
| 1944 | * arranged in priority order. |
| 1945 | */ |
| 1946 | intel_ddc_get_modes(connector, &intel_sdvo->ddc); |
| 1947 | |
ling.ma@intel.com | 12682a9 | 2009-06-30 11:35:35 +0800 | [diff] [blame] | 1948 | list_for_each_entry(newmode, &connector->probed_modes, head) { |
| 1949 | if (newmode->type & DRM_MODE_TYPE_PREFERRED) { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1950 | intel_sdvo->sdvo_lvds_fixed_mode = |
ling.ma@intel.com | 12682a9 | 2009-06-30 11:35:35 +0800 | [diff] [blame] | 1951 | drm_mode_duplicate(connector->dev, newmode); |
Chris Wilson | 6c9547f | 2010-08-25 10:05:17 +0100 | [diff] [blame] | 1952 | |
Chris Wilson | 8545423 | 2010-08-08 14:28:23 +0100 | [diff] [blame] | 1953 | intel_sdvo->is_lvds = true; |
ling.ma@intel.com | 12682a9 | 2009-06-30 11:35:35 +0800 | [diff] [blame] | 1954 | break; |
| 1955 | } |
| 1956 | } |
Ma Ling | 7086c87 | 2009-05-13 11:20:06 +0800 | [diff] [blame] | 1957 | } |
| 1958 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1959 | static int intel_sdvo_get_modes(struct drm_connector *connector) |
| 1960 | { |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 1961 | struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1962 | |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 1963 | if (IS_TV(intel_sdvo_connector)) |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1964 | intel_sdvo_get_tv_modes(connector); |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 1965 | else if (IS_LVDS(intel_sdvo_connector)) |
Ma Ling | 7086c87 | 2009-05-13 11:20:06 +0800 | [diff] [blame] | 1966 | intel_sdvo_get_lvds_modes(connector); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 1967 | else |
| 1968 | intel_sdvo_get_ddc_modes(connector); |
| 1969 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 1970 | return !list_empty(&connector->probed_modes); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1971 | } |
| 1972 | |
| 1973 | static void intel_sdvo_destroy(struct drm_connector *connector) |
| 1974 | { |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 1975 | struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1976 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1977 | drm_connector_cleanup(connector); |
Jani Nikula | 4b745b1 | 2012-11-12 18:31:36 +0200 | [diff] [blame] | 1978 | kfree(intel_sdvo_connector); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1979 | } |
| 1980 | |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 1981 | static bool intel_sdvo_detect_hdmi_audio(struct drm_connector *connector) |
| 1982 | { |
| 1983 | struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector); |
| 1984 | struct edid *edid; |
| 1985 | bool has_audio = false; |
| 1986 | |
| 1987 | if (!intel_sdvo->is_hdmi) |
| 1988 | return false; |
| 1989 | |
| 1990 | edid = intel_sdvo_get_edid(connector); |
| 1991 | if (edid != NULL && edid->input & DRM_EDID_INPUT_DIGITAL) |
| 1992 | has_audio = drm_detect_monitor_audio(edid); |
Jani Nikula | 38ab8a2 | 2012-08-15 12:32:36 +0300 | [diff] [blame] | 1993 | kfree(edid); |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 1994 | |
| 1995 | return has_audio; |
| 1996 | } |
| 1997 | |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 1998 | static int |
| 1999 | intel_sdvo_set_property(struct drm_connector *connector, |
| 2000 | struct drm_property *property, |
| 2001 | uint64_t val) |
| 2002 | { |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 2003 | struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector); |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2004 | struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector); |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2005 | struct drm_i915_private *dev_priv = to_i915(connector->dev); |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2006 | uint16_t temp_value; |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2007 | uint8_t cmd; |
| 2008 | int ret; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2009 | |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 2010 | ret = drm_object_property_set_value(&connector->base, property, val); |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2011 | if (ret) |
| 2012 | return ret; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2013 | |
Chris Wilson | 3f43c48 | 2011-05-12 22:17:24 +0100 | [diff] [blame] | 2014 | if (property == dev_priv->force_audio_property) { |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 2015 | int i = val; |
| 2016 | bool has_audio; |
| 2017 | |
| 2018 | if (i == intel_sdvo_connector->force_audio) |
Chris Wilson | 7f36e7e | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2019 | return 0; |
| 2020 | |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 2021 | intel_sdvo_connector->force_audio = i; |
Chris Wilson | 7f36e7e | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2022 | |
Daniel Vetter | c3e5f67 | 2012-02-23 17:14:47 +0100 | [diff] [blame] | 2023 | if (i == HDMI_AUDIO_AUTO) |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 2024 | has_audio = intel_sdvo_detect_hdmi_audio(connector); |
| 2025 | else |
Daniel Vetter | c3e5f67 | 2012-02-23 17:14:47 +0100 | [diff] [blame] | 2026 | has_audio = (i == HDMI_AUDIO_ON); |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 2027 | |
| 2028 | if (has_audio == intel_sdvo->has_hdmi_audio) |
Chris Wilson | 7f36e7e | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2029 | return 0; |
| 2030 | |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 2031 | intel_sdvo->has_hdmi_audio = has_audio; |
Chris Wilson | 7f36e7e | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2032 | goto done; |
| 2033 | } |
| 2034 | |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 2035 | if (property == dev_priv->broadcast_rgb_property) { |
Daniel Vetter | ae4edb8 | 2013-04-22 17:07:23 +0200 | [diff] [blame] | 2036 | bool old_auto = intel_sdvo->color_range_auto; |
| 2037 | uint32_t old_range = intel_sdvo->color_range; |
| 2038 | |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 2039 | switch (val) { |
| 2040 | case INTEL_BROADCAST_RGB_AUTO: |
| 2041 | intel_sdvo->color_range_auto = true; |
| 2042 | break; |
| 2043 | case INTEL_BROADCAST_RGB_FULL: |
| 2044 | intel_sdvo->color_range_auto = false; |
| 2045 | intel_sdvo->color_range = 0; |
| 2046 | break; |
| 2047 | case INTEL_BROADCAST_RGB_LIMITED: |
| 2048 | intel_sdvo->color_range_auto = false; |
Paulo Zanoni | 4f3a8bc | 2013-02-19 16:21:47 -0300 | [diff] [blame] | 2049 | /* FIXME: this bit is only valid when using TMDS |
| 2050 | * encoding and 8 bit per color mode. */ |
| 2051 | intel_sdvo->color_range = HDMI_COLOR_RANGE_16_235; |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 2052 | break; |
| 2053 | default: |
| 2054 | return -EINVAL; |
| 2055 | } |
Daniel Vetter | ae4edb8 | 2013-04-22 17:07:23 +0200 | [diff] [blame] | 2056 | |
| 2057 | if (old_auto == intel_sdvo->color_range_auto && |
| 2058 | old_range == intel_sdvo->color_range) |
| 2059 | return 0; |
| 2060 | |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2061 | goto done; |
| 2062 | } |
| 2063 | |
Ville Syrjälä | 7949dd4 | 2015-09-25 16:39:30 +0300 | [diff] [blame] | 2064 | if (property == connector->dev->mode_config.aspect_ratio_property) { |
Maarten Lankhorst | 0e9f25d | 2017-05-01 15:37:53 +0200 | [diff] [blame^] | 2065 | connector->state->picture_aspect_ratio = val; |
Ville Syrjälä | 7949dd4 | 2015-09-25 16:39:30 +0300 | [diff] [blame] | 2066 | goto done; |
| 2067 | } |
| 2068 | |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2069 | #define CHECK_PROPERTY(name, NAME) \ |
| 2070 | if (intel_sdvo_connector->name == property) { \ |
| 2071 | if (intel_sdvo_connector->cur_##name == temp_value) return 0; \ |
| 2072 | if (intel_sdvo_connector->max_##name < temp_value) return -EINVAL; \ |
| 2073 | cmd = SDVO_CMD_SET_##NAME; \ |
| 2074 | intel_sdvo_connector->cur_##name = temp_value; \ |
| 2075 | goto set_value; \ |
| 2076 | } |
| 2077 | |
| 2078 | if (property == intel_sdvo_connector->tv_format) { |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2079 | if (val >= TV_FORMAT_NUM) |
| 2080 | return -EINVAL; |
| 2081 | |
Chris Wilson | 4003975 | 2010-08-04 13:50:26 +0100 | [diff] [blame] | 2082 | if (intel_sdvo->tv_format_index == |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2083 | intel_sdvo_connector->tv_format_supported[val]) |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2084 | return 0; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2085 | |
Chris Wilson | 4003975 | 2010-08-04 13:50:26 +0100 | [diff] [blame] | 2086 | intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[val]; |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2087 | goto done; |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2088 | } else if (IS_TV_OR_LVDS(intel_sdvo_connector)) { |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2089 | temp_value = val; |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2090 | if (intel_sdvo_connector->left == property) { |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 2091 | drm_object_property_set_value(&connector->base, |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2092 | intel_sdvo_connector->right, val); |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2093 | if (intel_sdvo_connector->left_margin == temp_value) |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2094 | return 0; |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2095 | |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2096 | intel_sdvo_connector->left_margin = temp_value; |
| 2097 | intel_sdvo_connector->right_margin = temp_value; |
| 2098 | temp_value = intel_sdvo_connector->max_hscan - |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2099 | intel_sdvo_connector->left_margin; |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2100 | cmd = SDVO_CMD_SET_OVERSCAN_H; |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2101 | goto set_value; |
| 2102 | } else if (intel_sdvo_connector->right == property) { |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 2103 | drm_object_property_set_value(&connector->base, |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2104 | intel_sdvo_connector->left, val); |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2105 | if (intel_sdvo_connector->right_margin == temp_value) |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2106 | return 0; |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2107 | |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2108 | intel_sdvo_connector->left_margin = temp_value; |
| 2109 | intel_sdvo_connector->right_margin = temp_value; |
| 2110 | temp_value = intel_sdvo_connector->max_hscan - |
| 2111 | intel_sdvo_connector->left_margin; |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2112 | cmd = SDVO_CMD_SET_OVERSCAN_H; |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2113 | goto set_value; |
| 2114 | } else if (intel_sdvo_connector->top == property) { |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 2115 | drm_object_property_set_value(&connector->base, |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2116 | intel_sdvo_connector->bottom, val); |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2117 | if (intel_sdvo_connector->top_margin == temp_value) |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2118 | return 0; |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2119 | |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2120 | intel_sdvo_connector->top_margin = temp_value; |
| 2121 | intel_sdvo_connector->bottom_margin = temp_value; |
| 2122 | temp_value = intel_sdvo_connector->max_vscan - |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2123 | intel_sdvo_connector->top_margin; |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2124 | cmd = SDVO_CMD_SET_OVERSCAN_V; |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2125 | goto set_value; |
| 2126 | } else if (intel_sdvo_connector->bottom == property) { |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 2127 | drm_object_property_set_value(&connector->base, |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2128 | intel_sdvo_connector->top, val); |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2129 | if (intel_sdvo_connector->bottom_margin == temp_value) |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2130 | return 0; |
| 2131 | |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2132 | intel_sdvo_connector->top_margin = temp_value; |
| 2133 | intel_sdvo_connector->bottom_margin = temp_value; |
| 2134 | temp_value = intel_sdvo_connector->max_vscan - |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2135 | intel_sdvo_connector->top_margin; |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2136 | cmd = SDVO_CMD_SET_OVERSCAN_V; |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2137 | goto set_value; |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2138 | } |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2139 | CHECK_PROPERTY(hpos, HPOS) |
| 2140 | CHECK_PROPERTY(vpos, VPOS) |
| 2141 | CHECK_PROPERTY(saturation, SATURATION) |
| 2142 | CHECK_PROPERTY(contrast, CONTRAST) |
| 2143 | CHECK_PROPERTY(hue, HUE) |
| 2144 | CHECK_PROPERTY(brightness, BRIGHTNESS) |
| 2145 | CHECK_PROPERTY(sharpness, SHARPNESS) |
| 2146 | CHECK_PROPERTY(flicker_filter, FLICKER_FILTER) |
| 2147 | CHECK_PROPERTY(flicker_filter_2d, FLICKER_FILTER_2D) |
| 2148 | CHECK_PROPERTY(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE) |
| 2149 | CHECK_PROPERTY(tv_chroma_filter, TV_CHROMA_FILTER) |
| 2150 | CHECK_PROPERTY(tv_luma_filter, TV_LUMA_FILTER) |
Chris Wilson | e044218 | 2010-08-04 13:50:29 +0100 | [diff] [blame] | 2151 | CHECK_PROPERTY(dot_crawl, DOT_CRAWL) |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2152 | } |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2153 | |
| 2154 | return -EINVAL; /* unknown property */ |
| 2155 | |
| 2156 | set_value: |
| 2157 | if (!intel_sdvo_set_value(intel_sdvo, cmd, &temp_value, 2)) |
| 2158 | return -EIO; |
| 2159 | |
| 2160 | |
| 2161 | done: |
Chris Wilson | c0c36b94 | 2012-12-19 16:08:43 +0000 | [diff] [blame] | 2162 | if (intel_sdvo->base.base.crtc) |
| 2163 | intel_crtc_restore_mode(intel_sdvo->base.base.crtc); |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2164 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2165 | return 0; |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2166 | #undef CHECK_PROPERTY |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2167 | } |
| 2168 | |
Chris Wilson | 7a418e3 | 2016-06-24 14:00:14 +0100 | [diff] [blame] | 2169 | static int |
| 2170 | intel_sdvo_connector_register(struct drm_connector *connector) |
| 2171 | { |
| 2172 | struct intel_sdvo *sdvo = intel_attached_sdvo(connector); |
Chris Wilson | 1ebaa0b | 2016-06-24 14:00:15 +0100 | [diff] [blame] | 2173 | int ret; |
| 2174 | |
| 2175 | ret = intel_connector_register(connector); |
| 2176 | if (ret) |
| 2177 | return ret; |
Chris Wilson | 7a418e3 | 2016-06-24 14:00:14 +0100 | [diff] [blame] | 2178 | |
| 2179 | return sysfs_create_link(&connector->kdev->kobj, |
| 2180 | &sdvo->ddc.dev.kobj, |
| 2181 | sdvo->ddc.dev.kobj.name); |
| 2182 | } |
| 2183 | |
Chris Wilson | c191eca | 2016-06-17 11:40:33 +0100 | [diff] [blame] | 2184 | static void |
| 2185 | intel_sdvo_connector_unregister(struct drm_connector *connector) |
| 2186 | { |
| 2187 | struct intel_sdvo *sdvo = intel_attached_sdvo(connector); |
| 2188 | |
| 2189 | sysfs_remove_link(&connector->kdev->kobj, |
| 2190 | sdvo->ddc.dev.kobj.name); |
| 2191 | intel_connector_unregister(connector); |
| 2192 | } |
| 2193 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2194 | static const struct drm_connector_funcs intel_sdvo_connector_funcs = { |
Maarten Lankhorst | 4d688a2 | 2015-08-05 12:37:06 +0200 | [diff] [blame] | 2195 | .dpms = drm_atomic_helper_connector_dpms, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2196 | .detect = intel_sdvo_detect, |
| 2197 | .fill_modes = drm_helper_probe_single_connector_modes, |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2198 | .set_property = intel_sdvo_set_property, |
Matt Roper | 2545e4a | 2015-01-22 16:51:27 -0800 | [diff] [blame] | 2199 | .atomic_get_property = intel_connector_atomic_get_property, |
Chris Wilson | 7a418e3 | 2016-06-24 14:00:14 +0100 | [diff] [blame] | 2200 | .late_register = intel_sdvo_connector_register, |
Chris Wilson | c191eca | 2016-06-17 11:40:33 +0100 | [diff] [blame] | 2201 | .early_unregister = intel_sdvo_connector_unregister, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2202 | .destroy = intel_sdvo_destroy, |
Matt Roper | c6f95f2 | 2015-01-22 16:50:32 -0800 | [diff] [blame] | 2203 | .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, |
Ander Conselvan de Oliveira | 9896972 | 2015-03-20 16:18:06 +0200 | [diff] [blame] | 2204 | .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2205 | }; |
| 2206 | |
| 2207 | static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = { |
| 2208 | .get_modes = intel_sdvo_get_modes, |
| 2209 | .mode_valid = intel_sdvo_mode_valid, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2210 | }; |
| 2211 | |
Hannes Eder | b358d0a | 2008-12-18 21:18:47 +0100 | [diff] [blame] | 2212 | static void intel_sdvo_enc_destroy(struct drm_encoder *encoder) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2213 | { |
Daniel Vetter | 8aca63a | 2013-07-21 21:37:01 +0200 | [diff] [blame] | 2214 | struct intel_sdvo *intel_sdvo = to_sdvo(to_intel_encoder(encoder)); |
Zhenyu Wang | d2a82a6 | 2010-03-29 21:22:55 +0800 | [diff] [blame] | 2215 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2216 | if (intel_sdvo->sdvo_lvds_fixed_mode != NULL) |
Zhenyu Wang | d2a82a6 | 2010-03-29 21:22:55 +0800 | [diff] [blame] | 2217 | drm_mode_destroy(encoder->dev, |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2218 | intel_sdvo->sdvo_lvds_fixed_mode); |
Zhenyu Wang | d2a82a6 | 2010-03-29 21:22:55 +0800 | [diff] [blame] | 2219 | |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 2220 | i2c_del_adapter(&intel_sdvo->ddc); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2221 | intel_encoder_destroy(encoder); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2222 | } |
| 2223 | |
| 2224 | static const struct drm_encoder_funcs intel_sdvo_enc_funcs = { |
| 2225 | .destroy = intel_sdvo_enc_destroy, |
| 2226 | }; |
| 2227 | |
Chris Wilson | b66d842 | 2010-08-12 15:26:41 +0100 | [diff] [blame] | 2228 | static void |
| 2229 | intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo) |
| 2230 | { |
| 2231 | uint16_t mask = 0; |
| 2232 | unsigned int num_bits; |
| 2233 | |
| 2234 | /* Make a mask of outputs less than or equal to our own priority in the |
| 2235 | * list. |
| 2236 | */ |
| 2237 | switch (sdvo->controlled_output) { |
| 2238 | case SDVO_OUTPUT_LVDS1: |
| 2239 | mask |= SDVO_OUTPUT_LVDS1; |
| 2240 | case SDVO_OUTPUT_LVDS0: |
| 2241 | mask |= SDVO_OUTPUT_LVDS0; |
| 2242 | case SDVO_OUTPUT_TMDS1: |
| 2243 | mask |= SDVO_OUTPUT_TMDS1; |
| 2244 | case SDVO_OUTPUT_TMDS0: |
| 2245 | mask |= SDVO_OUTPUT_TMDS0; |
| 2246 | case SDVO_OUTPUT_RGB1: |
| 2247 | mask |= SDVO_OUTPUT_RGB1; |
| 2248 | case SDVO_OUTPUT_RGB0: |
| 2249 | mask |= SDVO_OUTPUT_RGB0; |
| 2250 | break; |
| 2251 | } |
| 2252 | |
| 2253 | /* Count bits to find what number we are in the priority list. */ |
| 2254 | mask &= sdvo->caps.output_flags; |
| 2255 | num_bits = hweight16(mask); |
| 2256 | /* If more than 3 outputs, default to DDC bus 3 for now. */ |
| 2257 | if (num_bits > 3) |
| 2258 | num_bits = 3; |
| 2259 | |
| 2260 | /* Corresponds to SDVO_CONTROL_BUS_DDCx */ |
| 2261 | sdvo->ddc_bus = 1 << num_bits; |
| 2262 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2263 | |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 2264 | /** |
| 2265 | * Choose the appropriate DDC bus for control bus switch command for this |
| 2266 | * SDVO output based on the controlled output. |
| 2267 | * |
| 2268 | * DDC bus number assignment is in a priority order of RGB outputs, then TMDS |
| 2269 | * outputs, then LVDS outputs. |
| 2270 | */ |
| 2271 | static void |
Adam Jackson | b108333 | 2010-04-23 16:07:40 -0400 | [diff] [blame] | 2272 | intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv, |
Ville Syrjälä | 8bd864b | 2015-09-18 20:03:14 +0300 | [diff] [blame] | 2273 | struct intel_sdvo *sdvo) |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 2274 | { |
Adam Jackson | b108333 | 2010-04-23 16:07:40 -0400 | [diff] [blame] | 2275 | struct sdvo_device_mapping *mapping; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 2276 | |
Ville Syrjälä | 2a5c083 | 2015-11-06 21:29:59 +0200 | [diff] [blame] | 2277 | if (sdvo->port == PORT_B) |
Jani Nikula | 9d6c875 | 2016-03-24 17:50:22 +0200 | [diff] [blame] | 2278 | mapping = &dev_priv->vbt.sdvo_mappings[0]; |
Adam Jackson | b108333 | 2010-04-23 16:07:40 -0400 | [diff] [blame] | 2279 | else |
Jani Nikula | 9d6c875 | 2016-03-24 17:50:22 +0200 | [diff] [blame] | 2280 | mapping = &dev_priv->vbt.sdvo_mappings[1]; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 2281 | |
Chris Wilson | b66d842 | 2010-08-12 15:26:41 +0100 | [diff] [blame] | 2282 | if (mapping->initialized) |
| 2283 | sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4); |
| 2284 | else |
| 2285 | intel_sdvo_guess_ddc_bus(sdvo); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 2286 | } |
| 2287 | |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 2288 | static void |
| 2289 | intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv, |
Ville Syrjälä | 8bd864b | 2015-09-18 20:03:14 +0300 | [diff] [blame] | 2290 | struct intel_sdvo *sdvo) |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 2291 | { |
| 2292 | struct sdvo_device_mapping *mapping; |
Adam Jackson | 46eb303 | 2011-06-16 16:36:23 -0400 | [diff] [blame] | 2293 | u8 pin; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 2294 | |
Ville Syrjälä | 2a5c083 | 2015-11-06 21:29:59 +0200 | [diff] [blame] | 2295 | if (sdvo->port == PORT_B) |
Jani Nikula | 9d6c875 | 2016-03-24 17:50:22 +0200 | [diff] [blame] | 2296 | mapping = &dev_priv->vbt.sdvo_mappings[0]; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 2297 | else |
Jani Nikula | 9d6c875 | 2016-03-24 17:50:22 +0200 | [diff] [blame] | 2298 | mapping = &dev_priv->vbt.sdvo_mappings[1]; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 2299 | |
Jani Nikula | 88ac793 | 2015-03-27 00:20:22 +0200 | [diff] [blame] | 2300 | if (mapping->initialized && |
| 2301 | intel_gmbus_is_valid_pin(dev_priv, mapping->i2c_pin)) |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 2302 | pin = mapping->i2c_pin; |
Jani Nikula | 6cb1612 | 2012-10-22 16:12:17 +0300 | [diff] [blame] | 2303 | else |
Jani Nikula | 988c701 | 2015-03-27 00:20:19 +0200 | [diff] [blame] | 2304 | pin = GMBUS_PIN_DPB; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 2305 | |
Jani Nikula | 6cb1612 | 2012-10-22 16:12:17 +0300 | [diff] [blame] | 2306 | sdvo->i2c = intel_gmbus_get_adapter(dev_priv, pin); |
| 2307 | |
| 2308 | /* With gmbus we should be able to drive sdvo i2c at 2MHz, but somehow |
| 2309 | * our code totally fails once we start using gmbus. Hence fall back to |
| 2310 | * bit banging for now. */ |
| 2311 | intel_gmbus_force_bit(sdvo->i2c, true); |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 2312 | } |
| 2313 | |
Jani Nikula | fbfcc4f | 2012-10-22 16:12:18 +0300 | [diff] [blame] | 2314 | /* undo any changes intel_sdvo_select_i2c_bus() did to sdvo->i2c */ |
| 2315 | static void |
| 2316 | intel_sdvo_unselect_i2c_bus(struct intel_sdvo *sdvo) |
| 2317 | { |
| 2318 | intel_gmbus_force_bit(sdvo->i2c, false); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 2319 | } |
| 2320 | |
| 2321 | static bool |
Chris Wilson | e27d853 | 2010-10-22 09:15:22 +0100 | [diff] [blame] | 2322 | intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device) |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 2323 | { |
Chris Wilson | 97aaf91 | 2011-01-04 20:10:52 +0000 | [diff] [blame] | 2324 | return intel_sdvo_check_supp_encode(intel_sdvo); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 2325 | } |
| 2326 | |
yakui_zhao | 714605e | 2009-05-31 17:18:07 +0800 | [diff] [blame] | 2327 | static u8 |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 2328 | intel_sdvo_get_slave_addr(struct drm_i915_private *dev_priv, |
| 2329 | struct intel_sdvo *sdvo) |
yakui_zhao | 714605e | 2009-05-31 17:18:07 +0800 | [diff] [blame] | 2330 | { |
yakui_zhao | 714605e | 2009-05-31 17:18:07 +0800 | [diff] [blame] | 2331 | struct sdvo_device_mapping *my_mapping, *other_mapping; |
| 2332 | |
Ville Syrjälä | 2a5c083 | 2015-11-06 21:29:59 +0200 | [diff] [blame] | 2333 | if (sdvo->port == PORT_B) { |
Jani Nikula | 9d6c875 | 2016-03-24 17:50:22 +0200 | [diff] [blame] | 2334 | my_mapping = &dev_priv->vbt.sdvo_mappings[0]; |
| 2335 | other_mapping = &dev_priv->vbt.sdvo_mappings[1]; |
yakui_zhao | 714605e | 2009-05-31 17:18:07 +0800 | [diff] [blame] | 2336 | } else { |
Jani Nikula | 9d6c875 | 2016-03-24 17:50:22 +0200 | [diff] [blame] | 2337 | my_mapping = &dev_priv->vbt.sdvo_mappings[1]; |
| 2338 | other_mapping = &dev_priv->vbt.sdvo_mappings[0]; |
yakui_zhao | 714605e | 2009-05-31 17:18:07 +0800 | [diff] [blame] | 2339 | } |
| 2340 | |
| 2341 | /* If the BIOS described our SDVO device, take advantage of it. */ |
| 2342 | if (my_mapping->slave_addr) |
| 2343 | return my_mapping->slave_addr; |
| 2344 | |
| 2345 | /* If the BIOS only described a different SDVO device, use the |
| 2346 | * address that it isn't using. |
| 2347 | */ |
| 2348 | if (other_mapping->slave_addr) { |
| 2349 | if (other_mapping->slave_addr == 0x70) |
| 2350 | return 0x72; |
| 2351 | else |
| 2352 | return 0x70; |
| 2353 | } |
| 2354 | |
| 2355 | /* No SDVO device info is found for another DVO port, |
| 2356 | * so use mapping assumption we had before BIOS parsing. |
| 2357 | */ |
Ville Syrjälä | 2a5c083 | 2015-11-06 21:29:59 +0200 | [diff] [blame] | 2358 | if (sdvo->port == PORT_B) |
yakui_zhao | 714605e | 2009-05-31 17:18:07 +0800 | [diff] [blame] | 2359 | return 0x70; |
| 2360 | else |
| 2361 | return 0x72; |
| 2362 | } |
| 2363 | |
Imre Deak | c393454 | 2014-02-11 17:12:50 +0200 | [diff] [blame] | 2364 | static int |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 2365 | intel_sdvo_connector_init(struct intel_sdvo_connector *connector, |
| 2366 | struct intel_sdvo *encoder) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2367 | { |
Imre Deak | c393454 | 2014-02-11 17:12:50 +0200 | [diff] [blame] | 2368 | struct drm_connector *drm_connector; |
| 2369 | int ret; |
| 2370 | |
| 2371 | drm_connector = &connector->base.base; |
| 2372 | ret = drm_connector_init(encoder->base.base.dev, |
| 2373 | drm_connector, |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 2374 | &intel_sdvo_connector_funcs, |
| 2375 | connector->base.base.connector_type); |
Imre Deak | c393454 | 2014-02-11 17:12:50 +0200 | [diff] [blame] | 2376 | if (ret < 0) |
| 2377 | return ret; |
Zhao Yakui | 6070a4a | 2010-02-08 21:35:12 +0800 | [diff] [blame] | 2378 | |
Imre Deak | c393454 | 2014-02-11 17:12:50 +0200 | [diff] [blame] | 2379 | drm_connector_helper_add(drm_connector, |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 2380 | &intel_sdvo_connector_helper_funcs); |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2381 | |
Peter Ross | 8f4839e | 2012-01-28 14:49:25 +0100 | [diff] [blame] | 2382 | connector->base.base.interlace_allowed = 1; |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 2383 | connector->base.base.doublescan_allowed = 0; |
| 2384 | connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB; |
Daniel Vetter | 4ac41f4 | 2012-07-02 14:54:00 +0200 | [diff] [blame] | 2385 | connector->base.get_hw_state = intel_sdvo_connector_get_hw_state; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2386 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 2387 | intel_connector_attach_encoder(&connector->base, &encoder->base); |
Imre Deak | c393454 | 2014-02-11 17:12:50 +0200 | [diff] [blame] | 2388 | |
| 2389 | return 0; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2390 | } |
| 2391 | |
Chris Wilson | 7f36e7e | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2392 | static void |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 2393 | intel_sdvo_add_hdmi_properties(struct intel_sdvo *intel_sdvo, |
| 2394 | struct intel_sdvo_connector *connector) |
Chris Wilson | 7f36e7e | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2395 | { |
Ville Syrjälä | 646d577 | 2016-10-31 22:37:14 +0200 | [diff] [blame] | 2396 | struct drm_i915_private *dev_priv = to_i915(connector->base.base.dev); |
Chris Wilson | 7f36e7e | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2397 | |
Chris Wilson | 3f43c48 | 2011-05-12 22:17:24 +0100 | [diff] [blame] | 2398 | intel_attach_force_audio_property(&connector->base.base); |
Ville Syrjälä | 646d577 | 2016-10-31 22:37:14 +0200 | [diff] [blame] | 2399 | if (INTEL_GEN(dev_priv) >= 4 && IS_MOBILE(dev_priv)) { |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 2400 | intel_attach_broadcast_rgb_property(&connector->base.base); |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 2401 | intel_sdvo->color_range_auto = true; |
| 2402 | } |
Ville Syrjälä | 7949dd4 | 2015-09-25 16:39:30 +0300 | [diff] [blame] | 2403 | intel_attach_aspect_ratio_property(&connector->base.base); |
Maarten Lankhorst | 0e9f25d | 2017-05-01 15:37:53 +0200 | [diff] [blame^] | 2404 | connector->base.base.state->picture_aspect_ratio = HDMI_PICTURE_ASPECT_NONE; |
Chris Wilson | 7f36e7e | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2405 | } |
| 2406 | |
Ander Conselvan de Oliveira | 08d9bc9 | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 2407 | static struct intel_sdvo_connector *intel_sdvo_connector_alloc(void) |
| 2408 | { |
| 2409 | struct intel_sdvo_connector *sdvo_connector; |
| 2410 | |
| 2411 | sdvo_connector = kzalloc(sizeof(*sdvo_connector), GFP_KERNEL); |
| 2412 | if (!sdvo_connector) |
| 2413 | return NULL; |
| 2414 | |
| 2415 | if (intel_connector_init(&sdvo_connector->base) < 0) { |
| 2416 | kfree(sdvo_connector); |
| 2417 | return NULL; |
| 2418 | } |
| 2419 | |
| 2420 | return sdvo_connector; |
| 2421 | } |
| 2422 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2423 | static bool |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2424 | intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2425 | { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2426 | struct drm_encoder *encoder = &intel_sdvo->base.base; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2427 | struct drm_connector *connector; |
Simon Farnsworth | cc68c81 | 2011-09-21 17:13:30 +0100 | [diff] [blame] | 2428 | struct intel_encoder *intel_encoder = to_intel_encoder(encoder); |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2429 | struct intel_connector *intel_connector; |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2430 | struct intel_sdvo_connector *intel_sdvo_connector; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2431 | |
Chris Wilson | 46a3f4a | 2013-09-24 12:55:40 +0100 | [diff] [blame] | 2432 | DRM_DEBUG_KMS("initialising DVI device %d\n", device); |
| 2433 | |
Ander Conselvan de Oliveira | 08d9bc9 | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 2434 | intel_sdvo_connector = intel_sdvo_connector_alloc(); |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2435 | if (!intel_sdvo_connector) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2436 | return false; |
| 2437 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2438 | if (device == 0) { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2439 | intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0; |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2440 | intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2441 | } else if (device == 1) { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2442 | intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1; |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2443 | intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2444 | } |
| 2445 | |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2446 | intel_connector = &intel_sdvo_connector->base; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2447 | connector = &intel_connector->base; |
Jani Nikula | 5fa7ac9 | 2012-08-29 16:43:58 +0300 | [diff] [blame] | 2448 | if (intel_sdvo_get_hotplug_support(intel_sdvo) & |
| 2449 | intel_sdvo_connector->output_flag) { |
Jani Nikula | 5fa7ac9 | 2012-08-29 16:43:58 +0300 | [diff] [blame] | 2450 | intel_sdvo->hotplug_active |= intel_sdvo_connector->output_flag; |
Simon Farnsworth | cc68c81 | 2011-09-21 17:13:30 +0100 | [diff] [blame] | 2451 | /* Some SDVO devices have one-shot hotplug interrupts. |
| 2452 | * Ensure that they get re-enabled when an interrupt happens. |
| 2453 | */ |
| 2454 | intel_encoder->hot_plug = intel_sdvo_enable_hotplug; |
Daniel Vetter | 3a2fb2c | 2015-10-08 21:51:57 +0200 | [diff] [blame] | 2455 | intel_sdvo_enable_hotplug(intel_encoder); |
Jani Nikula | 5fa7ac9 | 2012-08-29 16:43:58 +0300 | [diff] [blame] | 2456 | } else { |
Egbert Eich | 821450c | 2013-04-16 13:36:55 +0200 | [diff] [blame] | 2457 | intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT; |
Jani Nikula | 5fa7ac9 | 2012-08-29 16:43:58 +0300 | [diff] [blame] | 2458 | } |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2459 | encoder->encoder_type = DRM_MODE_ENCODER_TMDS; |
| 2460 | connector->connector_type = DRM_MODE_CONNECTOR_DVID; |
| 2461 | |
Chris Wilson | e27d853 | 2010-10-22 09:15:22 +0100 | [diff] [blame] | 2462 | if (intel_sdvo_is_hdmi_connector(intel_sdvo, device)) { |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2463 | connector->connector_type = DRM_MODE_CONNECTOR_HDMIA; |
Chris Wilson | e27d853 | 2010-10-22 09:15:22 +0100 | [diff] [blame] | 2464 | intel_sdvo->is_hdmi = true; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2465 | } |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2466 | |
Imre Deak | c393454 | 2014-02-11 17:12:50 +0200 | [diff] [blame] | 2467 | if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) { |
| 2468 | kfree(intel_sdvo_connector); |
| 2469 | return false; |
| 2470 | } |
| 2471 | |
Chris Wilson | f797d22 | 2010-12-23 09:43:48 +0000 | [diff] [blame] | 2472 | if (intel_sdvo->is_hdmi) |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 2473 | intel_sdvo_add_hdmi_properties(intel_sdvo, intel_sdvo_connector); |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2474 | |
| 2475 | return true; |
| 2476 | } |
| 2477 | |
| 2478 | static bool |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2479 | intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2480 | { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2481 | struct drm_encoder *encoder = &intel_sdvo->base.base; |
| 2482 | struct drm_connector *connector; |
| 2483 | struct intel_connector *intel_connector; |
| 2484 | struct intel_sdvo_connector *intel_sdvo_connector; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2485 | |
Chris Wilson | 46a3f4a | 2013-09-24 12:55:40 +0100 | [diff] [blame] | 2486 | DRM_DEBUG_KMS("initialising TV type %d\n", type); |
| 2487 | |
Ander Conselvan de Oliveira | 08d9bc9 | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 2488 | intel_sdvo_connector = intel_sdvo_connector_alloc(); |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2489 | if (!intel_sdvo_connector) |
| 2490 | return false; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2491 | |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2492 | intel_connector = &intel_sdvo_connector->base; |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2493 | connector = &intel_connector->base; |
| 2494 | encoder->encoder_type = DRM_MODE_ENCODER_TVDAC; |
| 2495 | connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2496 | |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2497 | intel_sdvo->controlled_output |= type; |
| 2498 | intel_sdvo_connector->output_flag = type; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2499 | |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2500 | intel_sdvo->is_tv = true; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2501 | |
Imre Deak | c393454 | 2014-02-11 17:12:50 +0200 | [diff] [blame] | 2502 | if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) { |
| 2503 | kfree(intel_sdvo_connector); |
| 2504 | return false; |
| 2505 | } |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2506 | |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2507 | if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type)) |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2508 | goto err; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2509 | |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2510 | if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector)) |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2511 | goto err; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2512 | |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2513 | return true; |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2514 | |
| 2515 | err: |
Chris Wilson | 123d5c0 | 2010-09-23 16:15:21 +0100 | [diff] [blame] | 2516 | intel_sdvo_destroy(connector); |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2517 | return false; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2518 | } |
| 2519 | |
| 2520 | static bool |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2521 | intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2522 | { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2523 | struct drm_encoder *encoder = &intel_sdvo->base.base; |
| 2524 | struct drm_connector *connector; |
| 2525 | struct intel_connector *intel_connector; |
| 2526 | struct intel_sdvo_connector *intel_sdvo_connector; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2527 | |
Chris Wilson | 46a3f4a | 2013-09-24 12:55:40 +0100 | [diff] [blame] | 2528 | DRM_DEBUG_KMS("initialising analog device %d\n", device); |
| 2529 | |
Ander Conselvan de Oliveira | 8ce7da4 | 2015-06-08 11:26:30 +0300 | [diff] [blame] | 2530 | intel_sdvo_connector = intel_sdvo_connector_alloc(); |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2531 | if (!intel_sdvo_connector) |
| 2532 | return false; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2533 | |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2534 | intel_connector = &intel_sdvo_connector->base; |
| 2535 | connector = &intel_connector->base; |
Egbert Eich | 821450c | 2013-04-16 13:36:55 +0200 | [diff] [blame] | 2536 | intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT; |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2537 | encoder->encoder_type = DRM_MODE_ENCODER_DAC; |
| 2538 | connector->connector_type = DRM_MODE_CONNECTOR_VGA; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2539 | |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2540 | if (device == 0) { |
| 2541 | intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0; |
| 2542 | intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0; |
| 2543 | } else if (device == 1) { |
| 2544 | intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1; |
| 2545 | intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1; |
| 2546 | } |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2547 | |
Imre Deak | c393454 | 2014-02-11 17:12:50 +0200 | [diff] [blame] | 2548 | if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) { |
| 2549 | kfree(intel_sdvo_connector); |
| 2550 | return false; |
| 2551 | } |
| 2552 | |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2553 | return true; |
| 2554 | } |
| 2555 | |
| 2556 | static bool |
| 2557 | intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device) |
| 2558 | { |
| 2559 | struct drm_encoder *encoder = &intel_sdvo->base.base; |
| 2560 | struct drm_connector *connector; |
| 2561 | struct intel_connector *intel_connector; |
| 2562 | struct intel_sdvo_connector *intel_sdvo_connector; |
| 2563 | |
Chris Wilson | 46a3f4a | 2013-09-24 12:55:40 +0100 | [diff] [blame] | 2564 | DRM_DEBUG_KMS("initialising LVDS device %d\n", device); |
| 2565 | |
Ander Conselvan de Oliveira | 08d9bc9 | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 2566 | intel_sdvo_connector = intel_sdvo_connector_alloc(); |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2567 | if (!intel_sdvo_connector) |
| 2568 | return false; |
| 2569 | |
| 2570 | intel_connector = &intel_sdvo_connector->base; |
| 2571 | connector = &intel_connector->base; |
| 2572 | encoder->encoder_type = DRM_MODE_ENCODER_LVDS; |
| 2573 | connector->connector_type = DRM_MODE_CONNECTOR_LVDS; |
| 2574 | |
| 2575 | if (device == 0) { |
| 2576 | intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0; |
| 2577 | intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0; |
| 2578 | } else if (device == 1) { |
| 2579 | intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1; |
| 2580 | intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1; |
| 2581 | } |
| 2582 | |
Imre Deak | c393454 | 2014-02-11 17:12:50 +0200 | [diff] [blame] | 2583 | if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) { |
| 2584 | kfree(intel_sdvo_connector); |
| 2585 | return false; |
| 2586 | } |
| 2587 | |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2588 | if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector)) |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2589 | goto err; |
| 2590 | |
| 2591 | return true; |
| 2592 | |
| 2593 | err: |
Chris Wilson | 123d5c0 | 2010-09-23 16:15:21 +0100 | [diff] [blame] | 2594 | intel_sdvo_destroy(connector); |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2595 | return false; |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2596 | } |
Zhao Yakui | 6070a4a | 2010-02-08 21:35:12 +0800 | [diff] [blame] | 2597 | |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2598 | static bool |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2599 | intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags) |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2600 | { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2601 | intel_sdvo->is_tv = false; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2602 | intel_sdvo->is_lvds = false; |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2603 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2604 | /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/ |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2605 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2606 | if (flags & SDVO_OUTPUT_TMDS0) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2607 | if (!intel_sdvo_dvi_init(intel_sdvo, 0)) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2608 | return false; |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2609 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2610 | if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2611 | if (!intel_sdvo_dvi_init(intel_sdvo, 1)) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2612 | return false; |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2613 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2614 | /* TV has no XXX1 function block */ |
Zhenyu Wang | a1f4b7ff | 2010-03-29 23:16:13 +0800 | [diff] [blame] | 2615 | if (flags & SDVO_OUTPUT_SVID0) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2616 | if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0)) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2617 | return false; |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2618 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2619 | if (flags & SDVO_OUTPUT_CVBS0) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2620 | if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0)) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2621 | return false; |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2622 | |
Chris Wilson | a0b1c7a | 2011-09-30 22:56:41 +0100 | [diff] [blame] | 2623 | if (flags & SDVO_OUTPUT_YPRPB0) |
| 2624 | if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_YPRPB0)) |
| 2625 | return false; |
| 2626 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2627 | if (flags & SDVO_OUTPUT_RGB0) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2628 | if (!intel_sdvo_analog_init(intel_sdvo, 0)) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2629 | return false; |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2630 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2631 | if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2632 | if (!intel_sdvo_analog_init(intel_sdvo, 1)) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2633 | return false; |
Zhao Yakui | 2dd8738 | 2010-01-27 16:32:46 +0800 | [diff] [blame] | 2634 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2635 | if (flags & SDVO_OUTPUT_LVDS0) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2636 | if (!intel_sdvo_lvds_init(intel_sdvo, 0)) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2637 | return false; |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2638 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2639 | if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2640 | if (!intel_sdvo_lvds_init(intel_sdvo, 1)) |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2641 | return false; |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2642 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2643 | if ((flags & SDVO_OUTPUT_MASK) == 0) { |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2644 | unsigned char bytes[2]; |
| 2645 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2646 | intel_sdvo->controlled_output = 0; |
| 2647 | memcpy(bytes, &intel_sdvo->caps.output_flags, 2); |
Dave Airlie | 51c8b40 | 2009-08-20 13:38:04 +1000 | [diff] [blame] | 2648 | DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n", |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2649 | SDVO_NAME(intel_sdvo), |
Dave Airlie | 51c8b40 | 2009-08-20 13:38:04 +1000 | [diff] [blame] | 2650 | bytes[0], bytes[1]); |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2651 | return false; |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2652 | } |
Jesse Barnes | 27f8227 | 2011-09-02 12:54:37 -0700 | [diff] [blame] | 2653 | intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2); |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2654 | |
Zhenyu Wang | 14571b4 | 2010-03-30 14:06:33 +0800 | [diff] [blame] | 2655 | return true; |
ling.ma@intel.com | fb7a46f | 2009-07-23 17:11:34 +0800 | [diff] [blame] | 2656 | } |
| 2657 | |
Jani Nikula | d0ddfbd | 2012-11-12 18:31:35 +0200 | [diff] [blame] | 2658 | static void intel_sdvo_output_cleanup(struct intel_sdvo *intel_sdvo) |
| 2659 | { |
| 2660 | struct drm_device *dev = intel_sdvo->base.base.dev; |
| 2661 | struct drm_connector *connector, *tmp; |
| 2662 | |
| 2663 | list_for_each_entry_safe(connector, tmp, |
| 2664 | &dev->mode_config.connector_list, head) { |
Paulo Zanoni | d9255d5 | 2013-09-26 20:05:59 -0300 | [diff] [blame] | 2665 | if (intel_attached_encoder(connector) == &intel_sdvo->base) { |
Thomas Wood | 34ea3d3 | 2014-05-29 16:57:41 +0100 | [diff] [blame] | 2666 | drm_connector_unregister(connector); |
Jani Nikula | d0ddfbd | 2012-11-12 18:31:35 +0200 | [diff] [blame] | 2667 | intel_sdvo_destroy(connector); |
Paulo Zanoni | d9255d5 | 2013-09-26 20:05:59 -0300 | [diff] [blame] | 2668 | } |
Jani Nikula | d0ddfbd | 2012-11-12 18:31:35 +0200 | [diff] [blame] | 2669 | } |
| 2670 | } |
| 2671 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2672 | static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo, |
| 2673 | struct intel_sdvo_connector *intel_sdvo_connector, |
| 2674 | int type) |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2675 | { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2676 | struct drm_device *dev = intel_sdvo->base.base.dev; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2677 | struct intel_sdvo_tv_format format; |
| 2678 | uint32_t format_map, i; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2679 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2680 | if (!intel_sdvo_set_target_output(intel_sdvo, type)) |
| 2681 | return false; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2682 | |
Chris Wilson | 1a3665c | 2011-01-25 13:59:37 +0000 | [diff] [blame] | 2683 | BUILD_BUG_ON(sizeof(format) != 6); |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2684 | if (!intel_sdvo_get_value(intel_sdvo, |
| 2685 | SDVO_CMD_GET_SUPPORTED_TV_FORMATS, |
| 2686 | &format, sizeof(format))) |
| 2687 | return false; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2688 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2689 | memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format))); |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2690 | |
| 2691 | if (format_map == 0) |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2692 | return false; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2693 | |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2694 | intel_sdvo_connector->format_supported_num = 0; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2695 | for (i = 0 ; i < TV_FORMAT_NUM; i++) |
Chris Wilson | 4003975 | 2010-08-04 13:50:26 +0100 | [diff] [blame] | 2696 | if (format_map & (1 << i)) |
| 2697 | intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2698 | |
| 2699 | |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2700 | intel_sdvo_connector->tv_format = |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2701 | drm_property_create(dev, DRM_MODE_PROP_ENUM, |
| 2702 | "mode", intel_sdvo_connector->format_supported_num); |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2703 | if (!intel_sdvo_connector->tv_format) |
Chris Wilson | fcc8d67 | 2010-08-04 13:50:27 +0100 | [diff] [blame] | 2704 | return false; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2705 | |
Chris Wilson | 615fb93 | 2010-08-04 13:50:24 +0100 | [diff] [blame] | 2706 | for (i = 0; i < intel_sdvo_connector->format_supported_num; i++) |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2707 | drm_property_add_enum( |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2708 | intel_sdvo_connector->tv_format, i, |
Chris Wilson | 4003975 | 2010-08-04 13:50:26 +0100 | [diff] [blame] | 2709 | i, tv_format_names[intel_sdvo_connector->tv_format_supported[i]]); |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2710 | |
Chris Wilson | 4003975 | 2010-08-04 13:50:26 +0100 | [diff] [blame] | 2711 | intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[0]; |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 2712 | drm_object_attach_property(&intel_sdvo_connector->base.base.base, |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2713 | intel_sdvo_connector->tv_format, 0); |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2714 | return true; |
Zhao Yakui | ce6feab | 2009-08-24 13:50:26 +0800 | [diff] [blame] | 2715 | |
| 2716 | } |
| 2717 | |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2718 | #define ENHANCEMENT(name, NAME) do { \ |
| 2719 | if (enhancements.name) { \ |
| 2720 | if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \ |
| 2721 | !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \ |
| 2722 | return false; \ |
| 2723 | intel_sdvo_connector->max_##name = data_value[0]; \ |
| 2724 | intel_sdvo_connector->cur_##name = response; \ |
| 2725 | intel_sdvo_connector->name = \ |
Sascha Hauer | d9bc3c0 | 2012-02-06 10:58:18 +0100 | [diff] [blame] | 2726 | drm_property_create_range(dev, 0, #name, 0, data_value[0]); \ |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2727 | if (!intel_sdvo_connector->name) return false; \ |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 2728 | drm_object_attach_property(&connector->base, \ |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2729 | intel_sdvo_connector->name, \ |
| 2730 | intel_sdvo_connector->cur_##name); \ |
| 2731 | DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \ |
| 2732 | data_value[0], data_value[1], response); \ |
| 2733 | } \ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2734 | } while (0) |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2735 | |
| 2736 | static bool |
| 2737 | intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo, |
| 2738 | struct intel_sdvo_connector *intel_sdvo_connector, |
| 2739 | struct intel_sdvo_enhancements_reply enhancements) |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2740 | { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2741 | struct drm_device *dev = intel_sdvo->base.base.dev; |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2742 | struct drm_connector *connector = &intel_sdvo_connector->base.base; |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2743 | uint16_t response, data_value[2]; |
| 2744 | |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2745 | /* when horizontal overscan is supported, Add the left/right property */ |
| 2746 | if (enhancements.overscan_h) { |
| 2747 | if (!intel_sdvo_get_value(intel_sdvo, |
| 2748 | SDVO_CMD_GET_MAX_OVERSCAN_H, |
| 2749 | &data_value, 4)) |
| 2750 | return false; |
| 2751 | |
| 2752 | if (!intel_sdvo_get_value(intel_sdvo, |
| 2753 | SDVO_CMD_GET_OVERSCAN_H, |
| 2754 | &response, 2)) |
| 2755 | return false; |
| 2756 | |
| 2757 | intel_sdvo_connector->max_hscan = data_value[0]; |
| 2758 | intel_sdvo_connector->left_margin = data_value[0] - response; |
| 2759 | intel_sdvo_connector->right_margin = intel_sdvo_connector->left_margin; |
| 2760 | intel_sdvo_connector->left = |
Sascha Hauer | d9bc3c0 | 2012-02-06 10:58:18 +0100 | [diff] [blame] | 2761 | drm_property_create_range(dev, 0, "left_margin", 0, data_value[0]); |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2762 | if (!intel_sdvo_connector->left) |
| 2763 | return false; |
| 2764 | |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 2765 | drm_object_attach_property(&connector->base, |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2766 | intel_sdvo_connector->left, |
| 2767 | intel_sdvo_connector->left_margin); |
| 2768 | |
| 2769 | intel_sdvo_connector->right = |
Sascha Hauer | d9bc3c0 | 2012-02-06 10:58:18 +0100 | [diff] [blame] | 2770 | drm_property_create_range(dev, 0, "right_margin", 0, data_value[0]); |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2771 | if (!intel_sdvo_connector->right) |
| 2772 | return false; |
| 2773 | |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 2774 | drm_object_attach_property(&connector->base, |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2775 | intel_sdvo_connector->right, |
| 2776 | intel_sdvo_connector->right_margin); |
| 2777 | DRM_DEBUG_KMS("h_overscan: max %d, " |
| 2778 | "default %d, current %d\n", |
| 2779 | data_value[0], data_value[1], response); |
| 2780 | } |
| 2781 | |
| 2782 | if (enhancements.overscan_v) { |
| 2783 | if (!intel_sdvo_get_value(intel_sdvo, |
| 2784 | SDVO_CMD_GET_MAX_OVERSCAN_V, |
| 2785 | &data_value, 4)) |
| 2786 | return false; |
| 2787 | |
| 2788 | if (!intel_sdvo_get_value(intel_sdvo, |
| 2789 | SDVO_CMD_GET_OVERSCAN_V, |
| 2790 | &response, 2)) |
| 2791 | return false; |
| 2792 | |
| 2793 | intel_sdvo_connector->max_vscan = data_value[0]; |
| 2794 | intel_sdvo_connector->top_margin = data_value[0] - response; |
| 2795 | intel_sdvo_connector->bottom_margin = intel_sdvo_connector->top_margin; |
| 2796 | intel_sdvo_connector->top = |
Sascha Hauer | d9bc3c0 | 2012-02-06 10:58:18 +0100 | [diff] [blame] | 2797 | drm_property_create_range(dev, 0, |
| 2798 | "top_margin", 0, data_value[0]); |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2799 | if (!intel_sdvo_connector->top) |
| 2800 | return false; |
| 2801 | |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 2802 | drm_object_attach_property(&connector->base, |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2803 | intel_sdvo_connector->top, |
| 2804 | intel_sdvo_connector->top_margin); |
| 2805 | |
| 2806 | intel_sdvo_connector->bottom = |
Sascha Hauer | d9bc3c0 | 2012-02-06 10:58:18 +0100 | [diff] [blame] | 2807 | drm_property_create_range(dev, 0, |
| 2808 | "bottom_margin", 0, data_value[0]); |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2809 | if (!intel_sdvo_connector->bottom) |
| 2810 | return false; |
| 2811 | |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 2812 | drm_object_attach_property(&connector->base, |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2813 | intel_sdvo_connector->bottom, |
| 2814 | intel_sdvo_connector->bottom_margin); |
| 2815 | DRM_DEBUG_KMS("v_overscan: max %d, " |
| 2816 | "default %d, current %d\n", |
| 2817 | data_value[0], data_value[1], response); |
| 2818 | } |
| 2819 | |
| 2820 | ENHANCEMENT(hpos, HPOS); |
| 2821 | ENHANCEMENT(vpos, VPOS); |
| 2822 | ENHANCEMENT(saturation, SATURATION); |
| 2823 | ENHANCEMENT(contrast, CONTRAST); |
| 2824 | ENHANCEMENT(hue, HUE); |
| 2825 | ENHANCEMENT(sharpness, SHARPNESS); |
| 2826 | ENHANCEMENT(brightness, BRIGHTNESS); |
| 2827 | ENHANCEMENT(flicker_filter, FLICKER_FILTER); |
| 2828 | ENHANCEMENT(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE); |
| 2829 | ENHANCEMENT(flicker_filter_2d, FLICKER_FILTER_2D); |
| 2830 | ENHANCEMENT(tv_chroma_filter, TV_CHROMA_FILTER); |
| 2831 | ENHANCEMENT(tv_luma_filter, TV_LUMA_FILTER); |
| 2832 | |
Chris Wilson | e044218 | 2010-08-04 13:50:29 +0100 | [diff] [blame] | 2833 | if (enhancements.dot_crawl) { |
| 2834 | if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2)) |
| 2835 | return false; |
| 2836 | |
| 2837 | intel_sdvo_connector->max_dot_crawl = 1; |
| 2838 | intel_sdvo_connector->cur_dot_crawl = response & 0x1; |
| 2839 | intel_sdvo_connector->dot_crawl = |
Sascha Hauer | d9bc3c0 | 2012-02-06 10:58:18 +0100 | [diff] [blame] | 2840 | drm_property_create_range(dev, 0, "dot_crawl", 0, 1); |
Chris Wilson | e044218 | 2010-08-04 13:50:29 +0100 | [diff] [blame] | 2841 | if (!intel_sdvo_connector->dot_crawl) |
| 2842 | return false; |
| 2843 | |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 2844 | drm_object_attach_property(&connector->base, |
Chris Wilson | e044218 | 2010-08-04 13:50:29 +0100 | [diff] [blame] | 2845 | intel_sdvo_connector->dot_crawl, |
| 2846 | intel_sdvo_connector->cur_dot_crawl); |
| 2847 | DRM_DEBUG_KMS("dot crawl: current %d\n", response); |
| 2848 | } |
| 2849 | |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2850 | return true; |
| 2851 | } |
| 2852 | |
| 2853 | static bool |
| 2854 | intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo, |
| 2855 | struct intel_sdvo_connector *intel_sdvo_connector, |
| 2856 | struct intel_sdvo_enhancements_reply enhancements) |
| 2857 | { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2858 | struct drm_device *dev = intel_sdvo->base.base.dev; |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2859 | struct drm_connector *connector = &intel_sdvo_connector->base.base; |
| 2860 | uint16_t response, data_value[2]; |
| 2861 | |
| 2862 | ENHANCEMENT(brightness, BRIGHTNESS); |
| 2863 | |
| 2864 | return true; |
| 2865 | } |
| 2866 | #undef ENHANCEMENT |
| 2867 | |
| 2868 | static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo, |
| 2869 | struct intel_sdvo_connector *intel_sdvo_connector) |
| 2870 | { |
| 2871 | union { |
| 2872 | struct intel_sdvo_enhancements_reply reply; |
| 2873 | uint16_t response; |
| 2874 | } enhancements; |
| 2875 | |
Chris Wilson | 1a3665c | 2011-01-25 13:59:37 +0000 | [diff] [blame] | 2876 | BUILD_BUG_ON(sizeof(enhancements) != 2); |
| 2877 | |
Chris Wilson | cf9a2f3 | 2010-09-23 16:17:33 +0100 | [diff] [blame] | 2878 | enhancements.response = 0; |
| 2879 | intel_sdvo_get_value(intel_sdvo, |
| 2880 | SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS, |
| 2881 | &enhancements, sizeof(enhancements)); |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2882 | if (enhancements.response == 0) { |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2883 | DRM_DEBUG_KMS("No enhancement is supported\n"); |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2884 | return true; |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2885 | } |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2886 | |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2887 | if (IS_TV(intel_sdvo_connector)) |
| 2888 | return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply); |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2889 | else if (IS_LVDS(intel_sdvo_connector)) |
Chris Wilson | c552170 | 2010-08-04 13:50:28 +0100 | [diff] [blame] | 2890 | return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply); |
| 2891 | else |
| 2892 | return true; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 2893 | } |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2894 | |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 2895 | static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter, |
| 2896 | struct i2c_msg *msgs, |
| 2897 | int num) |
| 2898 | { |
| 2899 | struct intel_sdvo *sdvo = adapter->algo_data; |
| 2900 | |
| 2901 | if (!intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus)) |
| 2902 | return -EIO; |
| 2903 | |
| 2904 | return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num); |
| 2905 | } |
| 2906 | |
| 2907 | static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter) |
| 2908 | { |
| 2909 | struct intel_sdvo *sdvo = adapter->algo_data; |
| 2910 | return sdvo->i2c->algo->functionality(sdvo->i2c); |
| 2911 | } |
| 2912 | |
| 2913 | static const struct i2c_algorithm intel_sdvo_ddc_proxy = { |
| 2914 | .master_xfer = intel_sdvo_ddc_proxy_xfer, |
| 2915 | .functionality = intel_sdvo_ddc_proxy_func |
| 2916 | }; |
| 2917 | |
| 2918 | static bool |
| 2919 | intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo, |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 2920 | struct drm_i915_private *dev_priv) |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 2921 | { |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 2922 | struct pci_dev *pdev = dev_priv->drm.pdev; |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 2923 | |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 2924 | sdvo->ddc.owner = THIS_MODULE; |
| 2925 | sdvo->ddc.class = I2C_CLASS_DDC; |
| 2926 | snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy"); |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 2927 | sdvo->ddc.dev.parent = &pdev->dev; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 2928 | sdvo->ddc.algo_data = sdvo; |
| 2929 | sdvo->ddc.algo = &intel_sdvo_ddc_proxy; |
| 2930 | |
| 2931 | return i2c_add_adapter(&sdvo->ddc) == 0; |
Zhao Yakui | b9219c5 | 2009-09-10 15:45:46 +0800 | [diff] [blame] | 2932 | } |
| 2933 | |
Ville Syrjälä | 2a5c083 | 2015-11-06 21:29:59 +0200 | [diff] [blame] | 2934 | static void assert_sdvo_port_valid(const struct drm_i915_private *dev_priv, |
| 2935 | enum port port) |
| 2936 | { |
| 2937 | if (HAS_PCH_SPLIT(dev_priv)) |
| 2938 | WARN_ON(port != PORT_B); |
| 2939 | else |
| 2940 | WARN_ON(port != PORT_B && port != PORT_C); |
| 2941 | } |
| 2942 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 2943 | bool intel_sdvo_init(struct drm_i915_private *dev_priv, |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2944 | i915_reg_t sdvo_reg, enum port port) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2945 | { |
Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 2946 | struct intel_encoder *intel_encoder; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2947 | struct intel_sdvo *intel_sdvo; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2948 | int i; |
Ville Syrjälä | 2a5c083 | 2015-11-06 21:29:59 +0200 | [diff] [blame] | 2949 | |
| 2950 | assert_sdvo_port_valid(dev_priv, port); |
| 2951 | |
Daniel Vetter | b14c567 | 2013-09-19 12:18:32 +0200 | [diff] [blame] | 2952 | intel_sdvo = kzalloc(sizeof(*intel_sdvo), GFP_KERNEL); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2953 | if (!intel_sdvo) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 2954 | return false; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2955 | |
Chris Wilson | 56184e3 | 2011-05-17 14:03:50 +0100 | [diff] [blame] | 2956 | intel_sdvo->sdvo_reg = sdvo_reg; |
Ville Syrjälä | 2a5c083 | 2015-11-06 21:29:59 +0200 | [diff] [blame] | 2957 | intel_sdvo->port = port; |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 2958 | intel_sdvo->slave_addr = |
| 2959 | intel_sdvo_get_slave_addr(dev_priv, intel_sdvo) >> 1; |
Ville Syrjälä | 8bd864b | 2015-09-18 20:03:14 +0300 | [diff] [blame] | 2960 | intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo); |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 2961 | if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev_priv)) |
Jani Nikula | fbfcc4f | 2012-10-22 16:12:18 +0300 | [diff] [blame] | 2962 | goto err_i2c_bus; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 2963 | |
Chris Wilson | 56184e3 | 2011-05-17 14:03:50 +0100 | [diff] [blame] | 2964 | /* encoder type will be decided later */ |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2965 | intel_encoder = &intel_sdvo->base; |
Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 2966 | intel_encoder->type = INTEL_OUTPUT_SDVO; |
Ander Conselvan de Oliveira | 79f255a | 2017-02-22 08:34:27 +0200 | [diff] [blame] | 2967 | intel_encoder->power_domain = POWER_DOMAIN_PORT_OTHER; |
Pandiyan, Dhinakaran | 03cdc1d | 2016-09-19 18:24:38 -0700 | [diff] [blame] | 2968 | intel_encoder->port = port; |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 2969 | drm_encoder_init(&dev_priv->drm, &intel_encoder->base, |
| 2970 | &intel_sdvo_enc_funcs, 0, |
Ville Syrjälä | 580d8ed | 2016-05-27 20:59:24 +0300 | [diff] [blame] | 2971 | "SDVO %c", port_name(port)); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2972 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2973 | /* Read the regs to test if we can talk to the device */ |
| 2974 | for (i = 0; i < 0x40; i++) { |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 2975 | u8 byte; |
| 2976 | |
| 2977 | if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) { |
Daniel Vetter | eef4eac | 2012-03-23 23:43:35 +0100 | [diff] [blame] | 2978 | DRM_DEBUG_KMS("No SDVO device found on %s\n", |
| 2979 | SDVO_NAME(intel_sdvo)); |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 2980 | goto err; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2981 | } |
| 2982 | } |
| 2983 | |
Daniel Vetter | 6cc5f34 | 2013-03-27 00:44:53 +0100 | [diff] [blame] | 2984 | intel_encoder->compute_config = intel_sdvo_compute_config; |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 2985 | if (HAS_PCH_SPLIT(dev_priv)) { |
Ville Syrjälä | 3c65d1d | 2015-05-05 17:17:36 +0300 | [diff] [blame] | 2986 | intel_encoder->disable = pch_disable_sdvo; |
| 2987 | intel_encoder->post_disable = pch_post_disable_sdvo; |
| 2988 | } else { |
| 2989 | intel_encoder->disable = intel_disable_sdvo; |
| 2990 | } |
Daniel Vetter | 192d47a | 2014-04-24 23:54:45 +0200 | [diff] [blame] | 2991 | intel_encoder->pre_enable = intel_sdvo_pre_enable; |
Daniel Vetter | ce22c32 | 2012-07-01 15:31:04 +0200 | [diff] [blame] | 2992 | intel_encoder->enable = intel_enable_sdvo; |
Daniel Vetter | 4ac41f4 | 2012-07-02 14:54:00 +0200 | [diff] [blame] | 2993 | intel_encoder->get_hw_state = intel_sdvo_get_hw_state; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2994 | intel_encoder->get_config = intel_sdvo_get_config; |
Daniel Vetter | ce22c32 | 2012-07-01 15:31:04 +0200 | [diff] [blame] | 2995 | |
André Goddard Rosa | af901ca | 2009-11-14 13:09:05 -0200 | [diff] [blame] | 2996 | /* In default case sdvo lvds is false */ |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 2997 | if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps)) |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 2998 | goto err; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2999 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 3000 | if (intel_sdvo_output_setup(intel_sdvo, |
| 3001 | intel_sdvo->caps.output_flags) != true) { |
Daniel Vetter | eef4eac | 2012-03-23 23:43:35 +0100 | [diff] [blame] | 3002 | DRM_DEBUG_KMS("SDVO output failed to setup on %s\n", |
| 3003 | SDVO_NAME(intel_sdvo)); |
Jani Nikula | d0ddfbd | 2012-11-12 18:31:35 +0200 | [diff] [blame] | 3004 | /* Output_setup can leave behind connectors! */ |
| 3005 | goto err_output; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3006 | } |
| 3007 | |
Chris Wilson | 7ba220c | 2013-06-09 16:02:04 +0100 | [diff] [blame] | 3008 | /* Only enable the hotplug irq if we need it, to work around noisy |
| 3009 | * hotplug lines. |
| 3010 | */ |
| 3011 | if (intel_sdvo->hotplug_active) { |
Ville Syrjälä | 2a5c083 | 2015-11-06 21:29:59 +0200 | [diff] [blame] | 3012 | if (intel_sdvo->port == PORT_B) |
| 3013 | intel_encoder->hpd_pin = HPD_SDVO_B; |
| 3014 | else |
| 3015 | intel_encoder->hpd_pin = HPD_SDVO_C; |
Chris Wilson | 7ba220c | 2013-06-09 16:02:04 +0100 | [diff] [blame] | 3016 | } |
| 3017 | |
Daniel Vetter | e506d6f | 2012-11-13 17:24:43 +0100 | [diff] [blame] | 3018 | /* |
| 3019 | * Cloning SDVO with anything is often impossible, since the SDVO |
| 3020 | * encoder can request a special input timing mode. And even if that's |
| 3021 | * not the case we have evidence that cloning a plain unscaled mode with |
| 3022 | * VGA doesn't really work. Furthermore the cloning flags are way too |
| 3023 | * simplistic anyway to express such constraints, so just give up on |
| 3024 | * cloning for SDVO encoders. |
| 3025 | */ |
Ville Syrjälä | bc079e8 | 2014-03-03 16:15:28 +0200 | [diff] [blame] | 3026 | intel_sdvo->base.cloneable = 0; |
Daniel Vetter | e506d6f | 2012-11-13 17:24:43 +0100 | [diff] [blame] | 3027 | |
Ville Syrjälä | 8bd864b | 2015-09-18 20:03:14 +0300 | [diff] [blame] | 3028 | intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo); |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 3029 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3030 | /* Set the input timing to the screen. Assume always input 0. */ |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 3031 | if (!intel_sdvo_set_target_input(intel_sdvo)) |
Jani Nikula | d0ddfbd | 2012-11-12 18:31:35 +0200 | [diff] [blame] | 3032 | goto err_output; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3033 | |
Chris Wilson | 32aad86 | 2010-08-04 13:50:25 +0100 | [diff] [blame] | 3034 | if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo, |
| 3035 | &intel_sdvo->pixel_clock_min, |
| 3036 | &intel_sdvo->pixel_clock_max)) |
Jani Nikula | d0ddfbd | 2012-11-12 18:31:35 +0200 | [diff] [blame] | 3037 | goto err_output; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3038 | |
Zhao Yakui | 8a4c47f | 2009-07-20 13:48:04 +0800 | [diff] [blame] | 3039 | DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, " |
yakui_zhao | 342dc38 | 2009-06-02 14:12:00 +0800 | [diff] [blame] | 3040 | "clock range %dMHz - %dMHz, " |
| 3041 | "input 1: %c, input 2: %c, " |
| 3042 | "output 1: %c, output 2: %c\n", |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 3043 | SDVO_NAME(intel_sdvo), |
| 3044 | intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id, |
| 3045 | intel_sdvo->caps.device_rev_id, |
| 3046 | intel_sdvo->pixel_clock_min / 1000, |
| 3047 | intel_sdvo->pixel_clock_max / 1000, |
| 3048 | (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N', |
| 3049 | (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N', |
yakui_zhao | 342dc38 | 2009-06-02 14:12:00 +0800 | [diff] [blame] | 3050 | /* check currently supported outputs */ |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 3051 | intel_sdvo->caps.output_flags & |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3052 | (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N', |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 3053 | intel_sdvo->caps.output_flags & |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3054 | (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N'); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 3055 | return true; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3056 | |
Jani Nikula | d0ddfbd | 2012-11-12 18:31:35 +0200 | [diff] [blame] | 3057 | err_output: |
| 3058 | intel_sdvo_output_cleanup(intel_sdvo); |
| 3059 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 3060 | err: |
Chris Wilson | 373a3cf | 2010-09-15 12:03:59 +0100 | [diff] [blame] | 3061 | drm_encoder_cleanup(&intel_encoder->base); |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 3062 | i2c_del_adapter(&intel_sdvo->ddc); |
Jani Nikula | fbfcc4f | 2012-10-22 16:12:18 +0300 | [diff] [blame] | 3063 | err_i2c_bus: |
| 3064 | intel_sdvo_unselect_i2c_bus(intel_sdvo); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 3065 | kfree(intel_sdvo); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3066 | |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 3067 | return false; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3068 | } |