blob: 47423f31f82be3e335ae0bf4081c4c256afa8d91 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 *
25 * Authors:
26 * Eric Anholt <eric@anholt.net>
27 */
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/delay.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040031#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_edid.h>
Chris Wilsonea5b2132010-08-04 13:50:23 +010035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "i915_drv.h"
38#include "intel_sdvo_regs.h"
39
Zhenyu Wang14571b42010-03-30 14:06:33 +080040#define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
41#define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
42#define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
Chris Wilsona0b1c7a2011-09-30 22:56:41 +010043#define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_YPRPB0)
Zhenyu Wang14571b42010-03-30 14:06:33 +080044
45#define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
Akshay Joshi0206e352011-08-16 15:34:10 -040046 SDVO_TV_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080047
48#define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
Chris Wilson139467432011-02-09 20:01:16 +000049#define IS_TMDS(c) (c->output_flag & SDVO_TMDS_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080050#define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
Chris Wilson32aad862010-08-04 13:50:25 +010051#define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
Chris Wilson52220082011-06-20 14:45:50 +010052#define IS_DIGITAL(c) (c->output_flag & (SDVO_TMDS_MASK | SDVO_LVDS_MASK))
Zhenyu Wang14571b42010-03-30 14:06:33 +080053
Jesse Barnes79e53942008-11-07 14:24:08 -080054
Chris Wilson2e88e402010-08-07 11:01:27 +010055static const char *tv_format_names[] = {
Zhao Yakuice6feab2009-08-24 13:50:26 +080056 "NTSC_M" , "NTSC_J" , "NTSC_443",
57 "PAL_B" , "PAL_D" , "PAL_G" ,
58 "PAL_H" , "PAL_I" , "PAL_M" ,
59 "PAL_N" , "PAL_NC" , "PAL_60" ,
60 "SECAM_B" , "SECAM_D" , "SECAM_G" ,
61 "SECAM_K" , "SECAM_K1", "SECAM_L" ,
62 "SECAM_60"
63};
64
65#define TV_FORMAT_NUM (sizeof(tv_format_names) / sizeof(*tv_format_names))
66
Chris Wilsonea5b2132010-08-04 13:50:23 +010067struct intel_sdvo {
68 struct intel_encoder base;
69
Chris Wilsonf899fc62010-07-20 15:44:45 -070070 struct i2c_adapter *i2c;
Keith Packardf9c10a92009-05-30 12:16:25 -070071 u8 slave_addr;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080072
Chris Wilsone957d772010-09-24 12:52:03 +010073 struct i2c_adapter ddc;
74
Jesse Barnese2f0ba92009-02-02 15:11:52 -080075 /* Register for the SDVO device: SDVOB or SDVOC */
Daniel Vettereef4eac2012-03-23 23:43:35 +010076 uint32_t sdvo_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnese2f0ba92009-02-02 15:11:52 -080078 /* Active outputs controlled by this SDVO output */
79 uint16_t controlled_output;
Jesse Barnes79e53942008-11-07 14:24:08 -080080
Jesse Barnese2f0ba92009-02-02 15:11:52 -080081 /*
82 * Capabilities of the SDVO device returned by
Damien Lespiau19d415a2013-06-10 13:28:42 +010083 * intel_sdvo_get_capabilities()
Jesse Barnese2f0ba92009-02-02 15:11:52 -080084 */
Jesse Barnes79e53942008-11-07 14:24:08 -080085 struct intel_sdvo_caps caps;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080086
87 /* Pixel clock limitations reported by the SDVO device, in kHz */
Jesse Barnes79e53942008-11-07 14:24:08 -080088 int pixel_clock_min, pixel_clock_max;
89
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +080090 /*
91 * For multiple function SDVO device,
92 * this is for current attached outputs.
93 */
94 uint16_t attached_output;
95
Simon Farnsworthcc68c812011-09-21 17:13:30 +010096 /*
97 * Hotplug activation bits for this device
98 */
Jani Nikula5fa7ac92012-08-29 16:43:58 +030099 uint16_t hotplug_active;
Simon Farnsworthcc68c812011-09-21 17:13:30 +0100100
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800101 /**
Chris Wilsone953fd72011-02-21 22:23:52 +0000102 * This is used to select the color range of RBG outputs in HDMI mode.
103 * It is only valid when using TMDS encoding and 8 bit per color mode.
104 */
105 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200106 bool color_range_auto;
Chris Wilsone953fd72011-02-21 22:23:52 +0000107
108 /**
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800109 * This is set if we're going to treat the device as TV-out.
110 *
111 * While we have these nice friendly flags for output types that ought
112 * to decide this for us, the S-Video output on our HDMI+S-Video card
113 * shows up as RGB1 (VGA).
114 */
115 bool is_tv;
116
Daniel Vettereef4eac2012-03-23 23:43:35 +0100117 /* On different gens SDVOB is at different places. */
118 bool is_sdvob;
119
Zhao Yakuice6feab2009-08-24 13:50:26 +0800120 /* This is for current tv format name */
Chris Wilson40039752010-08-04 13:50:26 +0100121 int tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800122
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800123 /**
124 * This is set if we treat the device as HDMI, instead of DVI.
125 */
126 bool is_hdmi;
Chris Wilsonda79de92010-11-22 11:12:46 +0000127 bool has_hdmi_monitor;
128 bool has_hdmi_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200129 bool rgb_quant_range_selectable;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800130
Ma Ling7086c872009-05-13 11:20:06 +0800131 /**
Chris Wilson6c9547f2010-08-25 10:05:17 +0100132 * This is set if we detect output of sdvo device as LVDS and
133 * have a valid fixed mode to use with the panel.
Ma Ling7086c872009-05-13 11:20:06 +0800134 */
135 bool is_lvds;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800136
137 /**
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800138 * This is sdvo fixed pannel mode pointer
139 */
140 struct drm_display_mode *sdvo_lvds_fixed_mode;
141
Eric Anholtc751ce42010-03-25 11:48:48 -0700142 /* DDC bus used by this SDVO encoder */
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800143 uint8_t ddc_bus;
Egbert Eiche7518232012-10-13 14:29:31 +0200144
145 /*
146 * the sdvo flag gets lost in round trip: dtd->adjusted_mode->dtd
147 */
148 uint8_t dtd_sdvo_flags;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800149};
150
151struct intel_sdvo_connector {
Chris Wilson615fb932010-08-04 13:50:24 +0100152 struct intel_connector base;
153
Zhenyu Wang14571b42010-03-30 14:06:33 +0800154 /* Mark the type of connector */
155 uint16_t output_flag;
156
Daniel Vetterc3e5f672012-02-23 17:14:47 +0100157 enum hdmi_force_audio force_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +0100158
Zhenyu Wang14571b42010-03-30 14:06:33 +0800159 /* This contains all current supported TV format */
Chris Wilson40039752010-08-04 13:50:26 +0100160 u8 tv_format_supported[TV_FORMAT_NUM];
Zhenyu Wang14571b42010-03-30 14:06:33 +0800161 int format_supported_num;
Chris Wilsonc5521702010-08-04 13:50:28 +0100162 struct drm_property *tv_format;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800163
Zhao Yakuib9219c52009-09-10 15:45:46 +0800164 /* add the property for the SDVO-TV */
Chris Wilsonc5521702010-08-04 13:50:28 +0100165 struct drm_property *left;
166 struct drm_property *right;
167 struct drm_property *top;
168 struct drm_property *bottom;
169 struct drm_property *hpos;
170 struct drm_property *vpos;
171 struct drm_property *contrast;
172 struct drm_property *saturation;
173 struct drm_property *hue;
174 struct drm_property *sharpness;
175 struct drm_property *flicker_filter;
176 struct drm_property *flicker_filter_adaptive;
177 struct drm_property *flicker_filter_2d;
178 struct drm_property *tv_chroma_filter;
179 struct drm_property *tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100180 struct drm_property *dot_crawl;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800181
182 /* add the property for the SDVO-TV/LVDS */
Chris Wilsonc5521702010-08-04 13:50:28 +0100183 struct drm_property *brightness;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800184
185 /* Add variable to record current setting for the above property */
186 u32 left_margin, right_margin, top_margin, bottom_margin;
Chris Wilsonc5521702010-08-04 13:50:28 +0100187
Zhao Yakuib9219c52009-09-10 15:45:46 +0800188 /* this is to get the range of margin.*/
189 u32 max_hscan, max_vscan;
190 u32 max_hpos, cur_hpos;
191 u32 max_vpos, cur_vpos;
192 u32 cur_brightness, max_brightness;
193 u32 cur_contrast, max_contrast;
194 u32 cur_saturation, max_saturation;
195 u32 cur_hue, max_hue;
Chris Wilsonc5521702010-08-04 13:50:28 +0100196 u32 cur_sharpness, max_sharpness;
197 u32 cur_flicker_filter, max_flicker_filter;
198 u32 cur_flicker_filter_adaptive, max_flicker_filter_adaptive;
199 u32 cur_flicker_filter_2d, max_flicker_filter_2d;
200 u32 cur_tv_chroma_filter, max_tv_chroma_filter;
201 u32 cur_tv_luma_filter, max_tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100202 u32 cur_dot_crawl, max_dot_crawl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800203};
204
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200205static struct intel_sdvo *to_sdvo(struct intel_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100206{
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200207 return container_of(encoder, struct intel_sdvo, base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100208}
209
Chris Wilsondf0e9242010-09-09 16:20:55 +0100210static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
211{
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200212 return to_sdvo(intel_attached_encoder(connector));
Chris Wilsondf0e9242010-09-09 16:20:55 +0100213}
214
Chris Wilson615fb932010-08-04 13:50:24 +0100215static struct intel_sdvo_connector *to_intel_sdvo_connector(struct drm_connector *connector)
216{
217 return container_of(to_intel_connector(connector), struct intel_sdvo_connector, base);
218}
219
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800220static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100221intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
Chris Wilson32aad862010-08-04 13:50:25 +0100222static bool
223intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
224 struct intel_sdvo_connector *intel_sdvo_connector,
225 int type);
226static bool
227intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
228 struct intel_sdvo_connector *intel_sdvo_connector);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800229
Jesse Barnes79e53942008-11-07 14:24:08 -0800230/**
231 * Writes the SDVOB or SDVOC with the given value, but always writes both
232 * SDVOB and SDVOC to work around apparent hardware issues (according to
233 * comments in the BIOS).
234 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100235static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800236{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100237 struct drm_device *dev = intel_sdvo->base.base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800238 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800239 u32 bval = val, cval = val;
240 int i;
241
Chris Wilsonea5b2132010-08-04 13:50:23 +0100242 if (intel_sdvo->sdvo_reg == PCH_SDVOB) {
243 I915_WRITE(intel_sdvo->sdvo_reg, val);
244 I915_READ(intel_sdvo->sdvo_reg);
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800245 return;
246 }
247
Paulo Zanonie2debe92013-02-18 19:00:27 -0300248 if (intel_sdvo->sdvo_reg == GEN3_SDVOB)
249 cval = I915_READ(GEN3_SDVOC);
250 else
251 bval = I915_READ(GEN3_SDVOB);
252
Jesse Barnes79e53942008-11-07 14:24:08 -0800253 /*
254 * Write the registers twice for luck. Sometimes,
255 * writing them only once doesn't appear to 'stick'.
256 * The BIOS does this too. Yay, magic
257 */
258 for (i = 0; i < 2; i++)
259 {
Paulo Zanonie2debe92013-02-18 19:00:27 -0300260 I915_WRITE(GEN3_SDVOB, bval);
261 I915_READ(GEN3_SDVOB);
262 I915_WRITE(GEN3_SDVOC, cval);
263 I915_READ(GEN3_SDVOC);
Jesse Barnes79e53942008-11-07 14:24:08 -0800264 }
265}
266
Chris Wilson32aad862010-08-04 13:50:25 +0100267static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
Jesse Barnes79e53942008-11-07 14:24:08 -0800268{
Jesse Barnes79e53942008-11-07 14:24:08 -0800269 struct i2c_msg msgs[] = {
270 {
Chris Wilsone957d772010-09-24 12:52:03 +0100271 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800272 .flags = 0,
273 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100274 .buf = &addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800275 },
276 {
Chris Wilsone957d772010-09-24 12:52:03 +0100277 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800278 .flags = I2C_M_RD,
279 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100280 .buf = ch,
Jesse Barnes79e53942008-11-07 14:24:08 -0800281 }
282 };
Chris Wilson32aad862010-08-04 13:50:25 +0100283 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800284
Chris Wilsonf899fc62010-07-20 15:44:45 -0700285 if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800286 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800287
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800288 DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
Jesse Barnes79e53942008-11-07 14:24:08 -0800289 return false;
290}
291
Jesse Barnes79e53942008-11-07 14:24:08 -0800292#define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
293/** Mapping of command numbers to names, for debug output */
Tobias Klauser005568b2009-02-09 22:02:42 +0100294static const struct _sdvo_cmd_name {
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800295 u8 cmd;
Chris Wilson2e88e402010-08-07 11:01:27 +0100296 const char *name;
Jesse Barnes79e53942008-11-07 14:24:08 -0800297} sdvo_cmd_names[] = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400298 SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
299 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
300 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
301 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
302 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
303 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
304 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
305 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
306 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
307 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
308 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
309 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
310 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
311 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
312 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
313 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
314 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
315 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
316 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
317 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
318 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
319 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
320 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
321 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
322 SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
323 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
324 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
325 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
326 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
327 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
328 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
329 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
330 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
331 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
332 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
333 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
334 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
335 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
336 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
337 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
338 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
339 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
340 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
Chris Wilsonc5521702010-08-04 13:50:28 +0100341
Akshay Joshi0206e352011-08-16 15:34:10 -0400342 /* Add the op code for SDVO enhancements */
343 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
344 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
345 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
346 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
347 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
348 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
349 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
350 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
351 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
352 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
353 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
354 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
355 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
356 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
357 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
358 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
359 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
360 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
361 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
362 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
363 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
364 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
365 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
366 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
367 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
368 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
369 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
370 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
371 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
372 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
373 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
374 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
375 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
376 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
377 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
378 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
379 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
380 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
381 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
382 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
383 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
384 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
385 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
386 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
Chris Wilsonc5521702010-08-04 13:50:28 +0100387
Akshay Joshi0206e352011-08-16 15:34:10 -0400388 /* HDMI op code */
389 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
390 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
391 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
392 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
393 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
394 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
395 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
396 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
397 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
398 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
399 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
400 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
401 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
402 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
403 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
404 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
405 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
406 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
407 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
408 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
Jesse Barnes79e53942008-11-07 14:24:08 -0800409};
410
Daniel Vettereef4eac2012-03-23 23:43:35 +0100411#define SDVO_NAME(svdo) ((svdo)->is_sdvob ? "SDVOB" : "SDVOC")
Jesse Barnes79e53942008-11-07 14:24:08 -0800412
Chris Wilsonea5b2132010-08-04 13:50:23 +0100413static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
Chris Wilson32aad862010-08-04 13:50:25 +0100414 const void *args, int args_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800415{
Jesse Barnes79e53942008-11-07 14:24:08 -0800416 int i;
417
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800418 DRM_DEBUG_KMS("%s: W: %02X ",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100419 SDVO_NAME(intel_sdvo), cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -0800420 for (i = 0; i < args_len; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800421 DRM_LOG_KMS("%02X ", ((u8 *)args)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800422 for (; i < 8; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800423 DRM_LOG_KMS(" ");
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400424 for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800425 if (cmd == sdvo_cmd_names[i].cmd) {
yakui_zhao342dc382009-06-02 14:12:00 +0800426 DRM_LOG_KMS("(%s)", sdvo_cmd_names[i].name);
Jesse Barnes79e53942008-11-07 14:24:08 -0800427 break;
428 }
429 }
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400430 if (i == ARRAY_SIZE(sdvo_cmd_names))
yakui_zhao342dc382009-06-02 14:12:00 +0800431 DRM_LOG_KMS("(%02X)", cmd);
432 DRM_LOG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800433}
Jesse Barnes79e53942008-11-07 14:24:08 -0800434
Jesse Barnes79e53942008-11-07 14:24:08 -0800435static const char *cmd_status_names[] = {
436 "Power on",
437 "Success",
438 "Not supported",
439 "Invalid arg",
440 "Pending",
441 "Target not specified",
442 "Scaling not supported"
443};
444
Chris Wilsone957d772010-09-24 12:52:03 +0100445static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
446 const void *args, int args_len)
447{
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700448 u8 *buf, status;
449 struct i2c_msg *msgs;
450 int i, ret = true;
451
Alan Cox0274df32012-07-25 13:51:04 +0100452 /* Would be simpler to allocate both in one go ? */
Mihnea Dobrescu-Balaur5c67eeb2013-03-10 14:22:48 +0200453 buf = kzalloc(args_len * 2 + 2, GFP_KERNEL);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700454 if (!buf)
455 return false;
456
457 msgs = kcalloc(args_len + 3, sizeof(*msgs), GFP_KERNEL);
Alan Cox0274df32012-07-25 13:51:04 +0100458 if (!msgs) {
459 kfree(buf);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700460 return false;
Alan Cox0274df32012-07-25 13:51:04 +0100461 }
Chris Wilsone957d772010-09-24 12:52:03 +0100462
463 intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
464
465 for (i = 0; i < args_len; i++) {
466 msgs[i].addr = intel_sdvo->slave_addr;
467 msgs[i].flags = 0;
468 msgs[i].len = 2;
469 msgs[i].buf = buf + 2 *i;
470 buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
471 buf[2*i + 1] = ((u8*)args)[i];
472 }
473 msgs[i].addr = intel_sdvo->slave_addr;
474 msgs[i].flags = 0;
475 msgs[i].len = 2;
476 msgs[i].buf = buf + 2*i;
477 buf[2*i + 0] = SDVO_I2C_OPCODE;
478 buf[2*i + 1] = cmd;
479
480 /* the following two are to read the response */
481 status = SDVO_I2C_CMD_STATUS;
482 msgs[i+1].addr = intel_sdvo->slave_addr;
483 msgs[i+1].flags = 0;
484 msgs[i+1].len = 1;
485 msgs[i+1].buf = &status;
486
487 msgs[i+2].addr = intel_sdvo->slave_addr;
488 msgs[i+2].flags = I2C_M_RD;
489 msgs[i+2].len = 1;
490 msgs[i+2].buf = &status;
491
492 ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3);
493 if (ret < 0) {
494 DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700495 ret = false;
496 goto out;
Chris Wilsone957d772010-09-24 12:52:03 +0100497 }
498 if (ret != i+3) {
499 /* failure in I2C transfer */
500 DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700501 ret = false;
Chris Wilsone957d772010-09-24 12:52:03 +0100502 }
503
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700504out:
505 kfree(msgs);
506 kfree(buf);
507 return ret;
Chris Wilsone957d772010-09-24 12:52:03 +0100508}
509
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100510static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
511 void *response, int response_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800512{
Chris Wilsonfc373812012-11-23 11:57:56 +0000513 u8 retry = 15; /* 5 quick checks, followed by 10 long checks */
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100514 u8 status;
Zhenyu Wang33b52962009-03-24 14:02:40 +0800515 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -0800516
Chris Wilsond121a5d2011-01-25 15:00:01 +0000517 DRM_DEBUG_KMS("%s: R: ", SDVO_NAME(intel_sdvo));
518
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100519 /*
520 * The documentation states that all commands will be
521 * processed within 15µs, and that we need only poll
522 * the status byte a maximum of 3 times in order for the
523 * command to be complete.
524 *
525 * Check 5 times in case the hardware failed to read the docs.
Chris Wilsonfc373812012-11-23 11:57:56 +0000526 *
527 * Also beware that the first response by many devices is to
528 * reply PENDING and stall for time. TVs are notorious for
529 * requiring longer than specified to complete their replies.
530 * Originally (in the DDX long ago), the delay was only ever 15ms
531 * with an additional delay of 30ms applied for TVs added later after
532 * many experiments. To accommodate both sets of delays, we do a
533 * sequence of slow checks if the device is falling behind and fails
534 * to reply within 5*15µs.
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100535 */
Chris Wilsond121a5d2011-01-25 15:00:01 +0000536 if (!intel_sdvo_read_byte(intel_sdvo,
537 SDVO_I2C_CMD_STATUS,
538 &status))
539 goto log_fail;
540
Chris Wilsonfc373812012-11-23 11:57:56 +0000541 while (status == SDVO_CMD_STATUS_PENDING && --retry) {
542 if (retry < 10)
543 msleep(15);
544 else
545 udelay(15);
546
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100547 if (!intel_sdvo_read_byte(intel_sdvo,
548 SDVO_I2C_CMD_STATUS,
549 &status))
Chris Wilsond121a5d2011-01-25 15:00:01 +0000550 goto log_fail;
551 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100552
Jesse Barnes79e53942008-11-07 14:24:08 -0800553 if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
yakui_zhao342dc382009-06-02 14:12:00 +0800554 DRM_LOG_KMS("(%s)", cmd_status_names[status]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800555 else
yakui_zhao342dc382009-06-02 14:12:00 +0800556 DRM_LOG_KMS("(??? %d)", status);
Jesse Barnes79e53942008-11-07 14:24:08 -0800557
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100558 if (status != SDVO_CMD_STATUS_SUCCESS)
559 goto log_fail;
Jesse Barnes79e53942008-11-07 14:24:08 -0800560
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100561 /* Read the command response */
562 for (i = 0; i < response_len; i++) {
563 if (!intel_sdvo_read_byte(intel_sdvo,
564 SDVO_I2C_RETURN_0 + i,
565 &((u8 *)response)[i]))
566 goto log_fail;
Chris Wilsone957d772010-09-24 12:52:03 +0100567 DRM_LOG_KMS(" %02X", ((u8 *)response)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800568 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100569 DRM_LOG_KMS("\n");
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100570 return true;
571
572log_fail:
Chris Wilsond121a5d2011-01-25 15:00:01 +0000573 DRM_LOG_KMS("... failed\n");
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100574 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800575}
576
Hannes Ederb358d0a2008-12-18 21:18:47 +0100577static int intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800578{
579 if (mode->clock >= 100000)
580 return 1;
581 else if (mode->clock >= 50000)
582 return 2;
583 else
584 return 4;
585}
586
Chris Wilsone957d772010-09-24 12:52:03 +0100587static bool intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
588 u8 ddc_bus)
Jesse Barnes79e53942008-11-07 14:24:08 -0800589{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000590 /* This must be the immediately preceding write before the i2c xfer */
Chris Wilsone957d772010-09-24 12:52:03 +0100591 return intel_sdvo_write_cmd(intel_sdvo,
592 SDVO_CMD_SET_CONTROL_BUS_SWITCH,
593 &ddc_bus, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800594}
595
Chris Wilson32aad862010-08-04 13:50:25 +0100596static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
597{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000598 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len))
599 return false;
600
601 return intel_sdvo_read_response(intel_sdvo, NULL, 0);
Chris Wilson32aad862010-08-04 13:50:25 +0100602}
603
604static bool
605intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
606{
607 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
608 return false;
609
610 return intel_sdvo_read_response(intel_sdvo, value, len);
611}
612
613static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -0800614{
615 struct intel_sdvo_set_target_input_args targets = {0};
Chris Wilson32aad862010-08-04 13:50:25 +0100616 return intel_sdvo_set_value(intel_sdvo,
617 SDVO_CMD_SET_TARGET_INPUT,
618 &targets, sizeof(targets));
Jesse Barnes79e53942008-11-07 14:24:08 -0800619}
620
621/**
622 * Return whether each input is trained.
623 *
624 * This function is making an assumption about the layout of the response,
625 * which should be checked against the docs.
626 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100627static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800628{
629 struct intel_sdvo_get_trained_inputs_response response;
Jesse Barnes79e53942008-11-07 14:24:08 -0800630
Chris Wilson1a3665c2011-01-25 13:59:37 +0000631 BUILD_BUG_ON(sizeof(response) != 1);
Chris Wilson32aad862010-08-04 13:50:25 +0100632 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
633 &response, sizeof(response)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800634 return false;
635
636 *input_1 = response.input0_trained;
637 *input_2 = response.input1_trained;
638 return true;
639}
640
Chris Wilsonea5b2132010-08-04 13:50:23 +0100641static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800642 u16 outputs)
643{
Chris Wilson32aad862010-08-04 13:50:25 +0100644 return intel_sdvo_set_value(intel_sdvo,
645 SDVO_CMD_SET_ACTIVE_OUTPUTS,
646 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800647}
648
Daniel Vetter4ac41f42012-07-02 14:54:00 +0200649static bool intel_sdvo_get_active_outputs(struct intel_sdvo *intel_sdvo,
650 u16 *outputs)
651{
652 return intel_sdvo_get_value(intel_sdvo,
653 SDVO_CMD_GET_ACTIVE_OUTPUTS,
654 outputs, sizeof(*outputs));
655}
656
Chris Wilsonea5b2132010-08-04 13:50:23 +0100657static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800658 int mode)
659{
Chris Wilson32aad862010-08-04 13:50:25 +0100660 u8 state = SDVO_ENCODER_STATE_ON;
Jesse Barnes79e53942008-11-07 14:24:08 -0800661
662 switch (mode) {
663 case DRM_MODE_DPMS_ON:
664 state = SDVO_ENCODER_STATE_ON;
665 break;
666 case DRM_MODE_DPMS_STANDBY:
667 state = SDVO_ENCODER_STATE_STANDBY;
668 break;
669 case DRM_MODE_DPMS_SUSPEND:
670 state = SDVO_ENCODER_STATE_SUSPEND;
671 break;
672 case DRM_MODE_DPMS_OFF:
673 state = SDVO_ENCODER_STATE_OFF;
674 break;
675 }
676
Chris Wilson32aad862010-08-04 13:50:25 +0100677 return intel_sdvo_set_value(intel_sdvo,
678 SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
Jesse Barnes79e53942008-11-07 14:24:08 -0800679}
680
Chris Wilsonea5b2132010-08-04 13:50:23 +0100681static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800682 int *clock_min,
683 int *clock_max)
684{
685 struct intel_sdvo_pixel_clock_range clocks;
Jesse Barnes79e53942008-11-07 14:24:08 -0800686
Chris Wilson1a3665c2011-01-25 13:59:37 +0000687 BUILD_BUG_ON(sizeof(clocks) != 4);
Chris Wilson32aad862010-08-04 13:50:25 +0100688 if (!intel_sdvo_get_value(intel_sdvo,
689 SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
690 &clocks, sizeof(clocks)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800691 return false;
692
693 /* Convert the values from units of 10 kHz to kHz. */
694 *clock_min = clocks.min * 10;
695 *clock_max = clocks.max * 10;
Jesse Barnes79e53942008-11-07 14:24:08 -0800696 return true;
697}
698
Chris Wilsonea5b2132010-08-04 13:50:23 +0100699static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800700 u16 outputs)
701{
Chris Wilson32aad862010-08-04 13:50:25 +0100702 return intel_sdvo_set_value(intel_sdvo,
703 SDVO_CMD_SET_TARGET_OUTPUT,
704 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800705}
706
Chris Wilsonea5b2132010-08-04 13:50:23 +0100707static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
Jesse Barnes79e53942008-11-07 14:24:08 -0800708 struct intel_sdvo_dtd *dtd)
709{
Chris Wilson32aad862010-08-04 13:50:25 +0100710 return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
711 intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
Jesse Barnes79e53942008-11-07 14:24:08 -0800712}
713
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700714static bool intel_sdvo_get_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
715 struct intel_sdvo_dtd *dtd)
716{
717 return intel_sdvo_get_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
718 intel_sdvo_get_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
719}
720
Chris Wilsonea5b2132010-08-04 13:50:23 +0100721static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800722 struct intel_sdvo_dtd *dtd)
723{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100724 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800725 SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
726}
727
Chris Wilsonea5b2132010-08-04 13:50:23 +0100728static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800729 struct intel_sdvo_dtd *dtd)
730{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100731 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800732 SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
733}
734
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700735static bool intel_sdvo_get_input_timing(struct intel_sdvo *intel_sdvo,
736 struct intel_sdvo_dtd *dtd)
737{
738 return intel_sdvo_get_timing(intel_sdvo,
739 SDVO_CMD_GET_INPUT_TIMINGS_PART1, dtd);
740}
741
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800742static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100743intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800744 uint16_t clock,
745 uint16_t width,
746 uint16_t height)
747{
748 struct intel_sdvo_preferred_input_timing_args args;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800749
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800750 memset(&args, 0, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800751 args.clock = clock;
752 args.width = width;
753 args.height = height;
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800754 args.interlace = 0;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800755
Chris Wilsonea5b2132010-08-04 13:50:23 +0100756 if (intel_sdvo->is_lvds &&
757 (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
758 intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800759 args.scaled = 1;
760
Chris Wilson32aad862010-08-04 13:50:25 +0100761 return intel_sdvo_set_value(intel_sdvo,
762 SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
763 &args, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800764}
765
Chris Wilsonea5b2132010-08-04 13:50:23 +0100766static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800767 struct intel_sdvo_dtd *dtd)
768{
Chris Wilson1a3665c2011-01-25 13:59:37 +0000769 BUILD_BUG_ON(sizeof(dtd->part1) != 8);
770 BUILD_BUG_ON(sizeof(dtd->part2) != 8);
Chris Wilson32aad862010-08-04 13:50:25 +0100771 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
772 &dtd->part1, sizeof(dtd->part1)) &&
773 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
774 &dtd->part2, sizeof(dtd->part2));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800775}
Jesse Barnes79e53942008-11-07 14:24:08 -0800776
Chris Wilsonea5b2132010-08-04 13:50:23 +0100777static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800778{
Chris Wilson32aad862010-08-04 13:50:25 +0100779 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800780}
781
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800782static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
Chris Wilson32aad862010-08-04 13:50:25 +0100783 const struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800784{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800785 uint16_t width, height;
786 uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
787 uint16_t h_sync_offset, v_sync_offset;
Daniel Vetter66518192012-04-01 19:16:18 +0200788 int mode_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800789
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200790 width = mode->hdisplay;
791 height = mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800792
793 /* do some mode translations */
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200794 h_blank_len = mode->htotal - mode->hdisplay;
795 h_sync_len = mode->hsync_end - mode->hsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800796
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200797 v_blank_len = mode->vtotal - mode->vdisplay;
798 v_sync_len = mode->vsync_end - mode->vsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800799
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200800 h_sync_offset = mode->hsync_start - mode->hdisplay;
801 v_sync_offset = mode->vsync_start - mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800802
Daniel Vetter66518192012-04-01 19:16:18 +0200803 mode_clock = mode->clock;
Daniel Vetter66518192012-04-01 19:16:18 +0200804 mode_clock /= 10;
805 dtd->part1.clock = mode_clock;
806
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800807 dtd->part1.h_active = width & 0xff;
808 dtd->part1.h_blank = h_blank_len & 0xff;
809 dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800810 ((h_blank_len >> 8) & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800811 dtd->part1.v_active = height & 0xff;
812 dtd->part1.v_blank = v_blank_len & 0xff;
813 dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800814 ((v_blank_len >> 8) & 0xf);
815
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800816 dtd->part2.h_sync_off = h_sync_offset & 0xff;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800817 dtd->part2.h_sync_width = h_sync_len & 0xff;
818 dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
Jesse Barnes79e53942008-11-07 14:24:08 -0800819 (v_sync_len & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800820 dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800821 ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
822 ((v_sync_len & 0x30) >> 4);
823
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800824 dtd->part2.dtd_flags = 0x18;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200825 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
826 dtd->part2.dtd_flags |= DTD_FLAG_INTERLACE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800827 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200828 dtd->part2.dtd_flags |= DTD_FLAG_HSYNC_POSITIVE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800829 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200830 dtd->part2.dtd_flags |= DTD_FLAG_VSYNC_POSITIVE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800831
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800832 dtd->part2.sdvo_flags = 0;
833 dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
834 dtd->part2.reserved = 0;
835}
Jesse Barnes79e53942008-11-07 14:24:08 -0800836
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800837static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode * mode,
Chris Wilson32aad862010-08-04 13:50:25 +0100838 const struct intel_sdvo_dtd *dtd)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800839{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800840 mode->hdisplay = dtd->part1.h_active;
841 mode->hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
842 mode->hsync_start = mode->hdisplay + dtd->part2.h_sync_off;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800843 mode->hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800844 mode->hsync_end = mode->hsync_start + dtd->part2.h_sync_width;
845 mode->hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
846 mode->htotal = mode->hdisplay + dtd->part1.h_blank;
847 mode->htotal += (dtd->part1.h_high & 0xf) << 8;
848
849 mode->vdisplay = dtd->part1.v_active;
850 mode->vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
851 mode->vsync_start = mode->vdisplay;
852 mode->vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800853 mode->vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800854 mode->vsync_start += dtd->part2.v_sync_off_high & 0xc0;
855 mode->vsync_end = mode->vsync_start +
856 (dtd->part2.v_sync_off_width & 0xf);
857 mode->vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
858 mode->vtotal = mode->vdisplay + dtd->part1.v_blank;
859 mode->vtotal += (dtd->part1.v_high & 0xf) << 8;
860
861 mode->clock = dtd->part1.clock * 10;
862
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800863 mode->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200864 if (dtd->part2.dtd_flags & DTD_FLAG_INTERLACE)
865 mode->flags |= DRM_MODE_FLAG_INTERLACE;
866 if (dtd->part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800867 mode->flags |= DRM_MODE_FLAG_PHSYNC;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200868 if (dtd->part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800869 mode->flags |= DRM_MODE_FLAG_PVSYNC;
870}
871
Chris Wilsone27d8532010-10-22 09:15:22 +0100872static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800873{
Chris Wilsone27d8532010-10-22 09:15:22 +0100874 struct intel_sdvo_encode encode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800875
Chris Wilson1a3665c2011-01-25 13:59:37 +0000876 BUILD_BUG_ON(sizeof(encode) != 2);
Chris Wilsone27d8532010-10-22 09:15:22 +0100877 return intel_sdvo_get_value(intel_sdvo,
878 SDVO_CMD_GET_SUPP_ENCODE,
879 &encode, sizeof(encode));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800880}
881
Chris Wilsonea5b2132010-08-04 13:50:23 +0100882static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
Eric Anholtc751ce42010-03-25 11:48:48 -0700883 uint8_t mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800884{
Chris Wilson32aad862010-08-04 13:50:25 +0100885 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800886}
887
Chris Wilsonea5b2132010-08-04 13:50:23 +0100888static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800889 uint8_t mode)
890{
Chris Wilson32aad862010-08-04 13:50:25 +0100891 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800892}
893
894#if 0
Chris Wilsonea5b2132010-08-04 13:50:23 +0100895static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800896{
897 int i, j;
898 uint8_t set_buf_index[2];
899 uint8_t av_split;
900 uint8_t buf_size;
901 uint8_t buf[48];
902 uint8_t *pos;
903
Chris Wilson32aad862010-08-04 13:50:25 +0100904 intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800905
906 for (i = 0; i <= av_split; i++) {
907 set_buf_index[0] = i; set_buf_index[1] = 0;
Eric Anholtc751ce42010-03-25 11:48:48 -0700908 intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800909 set_buf_index, 2);
Eric Anholtc751ce42010-03-25 11:48:48 -0700910 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
911 intel_sdvo_read_response(encoder, &buf_size, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800912
913 pos = buf;
914 for (j = 0; j <= buf_size; j += 8) {
Eric Anholtc751ce42010-03-25 11:48:48 -0700915 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800916 NULL, 0);
Eric Anholtc751ce42010-03-25 11:48:48 -0700917 intel_sdvo_read_response(encoder, pos, 8);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800918 pos += 8;
919 }
920 }
921}
922#endif
923
Daniel Vetterb6e0e542012-10-21 12:52:39 +0200924static bool intel_sdvo_write_infoframe(struct intel_sdvo *intel_sdvo,
925 unsigned if_index, uint8_t tx_rate,
926 uint8_t *data, unsigned length)
927{
928 uint8_t set_buf_index[2] = { if_index, 0 };
929 uint8_t hbuf_size, tmp[8];
930 int i;
931
932 if (!intel_sdvo_set_value(intel_sdvo,
933 SDVO_CMD_SET_HBUF_INDEX,
934 set_buf_index, 2))
935 return false;
936
937 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HBUF_INFO,
938 &hbuf_size, 1))
939 return false;
940
941 /* Buffer size is 0 based, hooray! */
942 hbuf_size++;
943
944 DRM_DEBUG_KMS("writing sdvo hbuf: %i, hbuf_size %i, hbuf_size: %i\n",
945 if_index, length, hbuf_size);
946
947 for (i = 0; i < hbuf_size; i += 8) {
948 memset(tmp, 0, 8);
949 if (i < length)
950 memcpy(tmp, data + i, min_t(unsigned, 8, length - i));
951
952 if (!intel_sdvo_set_value(intel_sdvo,
953 SDVO_CMD_SET_HBUF_DATA,
954 tmp, 8))
955 return false;
956 }
957
958 return intel_sdvo_set_value(intel_sdvo,
959 SDVO_CMD_SET_HBUF_TXRATE,
960 &tx_rate, 1);
961}
962
Ville Syrjäläabedc072013-01-17 16:31:31 +0200963static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo,
964 const struct drm_display_mode *adjusted_mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800965{
966 struct dip_infoframe avi_if = {
967 .type = DIP_TYPE_AVI,
David Härdeman3c17fe42010-09-24 21:44:32 +0200968 .ver = DIP_VERSION_AVI,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800969 .len = DIP_LEN_AVI,
970 };
Daniel Vetter81014b92012-05-12 20:22:00 +0200971 uint8_t sdvo_data[4 + sizeof(avi_if.body.avi)];
Daniel Vetter50f3b012013-03-27 00:44:56 +0100972 struct intel_crtc *intel_crtc = to_intel_crtc(intel_sdvo->base.base.crtc);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800973
Ville Syrjäläabedc072013-01-17 16:31:31 +0200974 if (intel_sdvo->rgb_quant_range_selectable) {
Daniel Vetter50f3b012013-03-27 00:44:56 +0100975 if (intel_crtc->config.limited_color_range)
Ville Syrjäläabedc072013-01-17 16:31:31 +0200976 avi_if.body.avi.ITC_EC_Q_SC |= DIP_AVI_RGB_QUANT_RANGE_LIMITED;
977 else
978 avi_if.body.avi.ITC_EC_Q_SC |= DIP_AVI_RGB_QUANT_RANGE_FULL;
979 }
980
Ville Syrjälä96b219f2013-03-20 18:10:07 +0200981 avi_if.body.avi.VIC = drm_match_cea_mode(adjusted_mode);
982
David Härdeman3c17fe42010-09-24 21:44:32 +0200983 intel_dip_infoframe_csum(&avi_if);
984
Daniel Vetter81014b92012-05-12 20:22:00 +0200985 /* sdvo spec says that the ecc is handled by the hw, and it looks like
986 * we must not send the ecc field, either. */
987 memcpy(sdvo_data, &avi_if, 3);
988 sdvo_data[3] = avi_if.checksum;
989 memcpy(&sdvo_data[4], &avi_if.body, sizeof(avi_if.body.avi));
990
Daniel Vetterb6e0e542012-10-21 12:52:39 +0200991 return intel_sdvo_write_infoframe(intel_sdvo, SDVO_HBUF_INDEX_AVI_IF,
992 SDVO_HBUF_TX_VSYNC,
993 sdvo_data, sizeof(sdvo_data));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800994}
995
Chris Wilson32aad862010-08-04 13:50:25 +0100996static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +0800997{
Zhao Yakuice6feab2009-08-24 13:50:26 +0800998 struct intel_sdvo_tv_format format;
Chris Wilson40039752010-08-04 13:50:26 +0100999 uint32_t format_map;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001000
Chris Wilson40039752010-08-04 13:50:26 +01001001 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001002 memset(&format, 0, sizeof(format));
Chris Wilson32aad862010-08-04 13:50:25 +01001003 memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001004
Chris Wilson32aad862010-08-04 13:50:25 +01001005 BUILD_BUG_ON(sizeof(format) != 6);
1006 return intel_sdvo_set_value(intel_sdvo,
1007 SDVO_CMD_SET_TV_FORMAT,
1008 &format, sizeof(format));
1009}
Zhao Yakuice6feab2009-08-24 13:50:26 +08001010
Chris Wilson32aad862010-08-04 13:50:25 +01001011static bool
1012intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001013 const struct drm_display_mode *mode)
Chris Wilson32aad862010-08-04 13:50:25 +01001014{
1015 struct intel_sdvo_dtd output_dtd;
1016
1017 if (!intel_sdvo_set_target_output(intel_sdvo,
1018 intel_sdvo->attached_output))
1019 return false;
1020
1021 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
1022 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1023 return false;
1024
1025 return true;
1026}
1027
Daniel Vetterc9a29692012-04-10 13:55:47 +02001028/* Asks the sdvo controller for the preferred input mode given the output mode.
1029 * Unfortunately we have to set up the full output mode to do that. */
Chris Wilson32aad862010-08-04 13:50:25 +01001030static bool
Daniel Vetterc9a29692012-04-10 13:55:47 +02001031intel_sdvo_get_preferred_input_mode(struct intel_sdvo *intel_sdvo,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001032 const struct drm_display_mode *mode,
Daniel Vetterc9a29692012-04-10 13:55:47 +02001033 struct drm_display_mode *adjusted_mode)
Chris Wilson32aad862010-08-04 13:50:25 +01001034{
Daniel Vetterc9a29692012-04-10 13:55:47 +02001035 struct intel_sdvo_dtd input_dtd;
1036
Chris Wilson32aad862010-08-04 13:50:25 +01001037 /* Reset the input timing to the screen. Assume always input 0. */
1038 if (!intel_sdvo_set_target_input(intel_sdvo))
1039 return false;
1040
1041 if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
1042 mode->clock / 10,
1043 mode->hdisplay,
1044 mode->vdisplay))
1045 return false;
1046
1047 if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
Daniel Vetterc9a29692012-04-10 13:55:47 +02001048 &input_dtd))
Chris Wilson32aad862010-08-04 13:50:25 +01001049 return false;
1050
Daniel Vetterc9a29692012-04-10 13:55:47 +02001051 intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
Egbert Eiche7518232012-10-13 14:29:31 +02001052 intel_sdvo->dtd_sdvo_flags = input_dtd.part2.sdvo_flags;
Chris Wilson32aad862010-08-04 13:50:25 +01001053
Chris Wilson32aad862010-08-04 13:50:25 +01001054 return true;
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001055}
1056
Daniel Vetter70484552013-04-30 14:01:41 +02001057static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc_config *pipe_config)
1058{
1059 unsigned dotclock = pipe_config->adjusted_mode.clock;
1060 struct dpll *clock = &pipe_config->dpll;
1061
1062 /* SDVO TV has fixed PLL values depend on its clock range,
1063 this mirrors vbios setting. */
1064 if (dotclock >= 100000 && dotclock < 140500) {
1065 clock->p1 = 2;
1066 clock->p2 = 10;
1067 clock->n = 3;
1068 clock->m1 = 16;
1069 clock->m2 = 8;
1070 } else if (dotclock >= 140500 && dotclock <= 200000) {
1071 clock->p1 = 1;
1072 clock->p2 = 10;
1073 clock->n = 6;
1074 clock->m1 = 12;
1075 clock->m2 = 8;
1076 } else {
1077 WARN(1, "SDVO TV clock out of range: %i\n", dotclock);
1078 }
1079
1080 pipe_config->clock_set = true;
1081}
1082
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001083static bool intel_sdvo_compute_config(struct intel_encoder *encoder,
1084 struct intel_crtc_config *pipe_config)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001085{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001086 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001087 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
1088 struct drm_display_mode *mode = &pipe_config->requested_mode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001089
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01001090 DRM_DEBUG_KMS("forcing bpc to 8 for SDVO\n");
1091 pipe_config->pipe_bpp = 8*3;
1092
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001093 if (HAS_PCH_SPLIT(encoder->base.dev))
1094 pipe_config->has_pch_encoder = true;
1095
Chris Wilson32aad862010-08-04 13:50:25 +01001096 /* We need to construct preferred input timings based on our
1097 * output timings. To do that, we have to set the output
1098 * timings, even though this isn't really the right place in
1099 * the sequence to do it. Oh well.
1100 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001101 if (intel_sdvo->is_tv) {
Chris Wilson32aad862010-08-04 13:50:25 +01001102 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001103 return false;
Chris Wilson32aad862010-08-04 13:50:25 +01001104
Daniel Vetterc9a29692012-04-10 13:55:47 +02001105 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1106 mode,
1107 adjusted_mode);
Daniel Vetter09ede542013-04-30 14:01:45 +02001108 pipe_config->sdvo_tv_clock = true;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001109 } else if (intel_sdvo->is_lvds) {
Chris Wilson32aad862010-08-04 13:50:25 +01001110 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
Chris Wilson6c9547f2010-08-25 10:05:17 +01001111 intel_sdvo->sdvo_lvds_fixed_mode))
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001112 return false;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001113
Daniel Vetterc9a29692012-04-10 13:55:47 +02001114 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1115 mode,
1116 adjusted_mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001117 }
Chris Wilson32aad862010-08-04 13:50:25 +01001118
1119 /* Make the CRTC code factor in the SDVO pixel multiplier. The
Chris Wilson6c9547f2010-08-25 10:05:17 +01001120 * SDVO device will factor out the multiplier during mode_set.
Chris Wilson32aad862010-08-04 13:50:25 +01001121 */
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001122 pipe_config->pixel_multiplier =
1123 intel_sdvo_get_pixel_multiplier(adjusted_mode);
1124 adjusted_mode->clock *= pipe_config->pixel_multiplier;
Chris Wilson32aad862010-08-04 13:50:25 +01001125
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001126 if (intel_sdvo->color_range_auto) {
1127 /* See CEA-861-E - 5.1 Default Encoding Parameters */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001128 /* FIXME: This bit is only valid when using TMDS encoding and 8
1129 * bit per color mode. */
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001130 if (intel_sdvo->has_hdmi_monitor &&
Thierry Reding18316c82012-12-20 15:41:44 +01001131 drm_match_cea_mode(adjusted_mode) > 1)
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001132 intel_sdvo->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001133 else
1134 intel_sdvo->color_range = 0;
1135 }
1136
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001137 if (intel_sdvo->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001138 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001139
Daniel Vetter70484552013-04-30 14:01:41 +02001140 /* Clock computation needs to happen after pixel multiplier. */
1141 if (intel_sdvo->is_tv)
1142 i9xx_adjust_sdvo_tv_clock(pipe_config);
1143
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001144 return true;
1145}
1146
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001147static void intel_sdvo_mode_set(struct intel_encoder *intel_encoder)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001148{
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001149 struct drm_device *dev = intel_encoder->base.dev;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001150 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001151 struct drm_crtc *crtc = intel_encoder->base.crtc;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001153 struct drm_display_mode *adjusted_mode =
1154 &intel_crtc->config.adjusted_mode;
1155 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001156 struct intel_sdvo *intel_sdvo = to_sdvo(intel_encoder);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001157 u32 sdvox;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001158 struct intel_sdvo_in_out_map in_out;
Daniel Vetter66518192012-04-01 19:16:18 +02001159 struct intel_sdvo_dtd input_dtd, output_dtd;
Chris Wilson6c9547f2010-08-25 10:05:17 +01001160 int rate;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001161
1162 if (!mode)
1163 return;
1164
1165 /* First, set the input mapping for the first input to our controlled
1166 * output. This is only correct if we're a single-input device, in
1167 * which case the first input is the output from the appropriate SDVO
1168 * channel on the motherboard. In a two-input device, the first input
1169 * will be SDVOB and the second SDVOC.
1170 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001171 in_out.in0 = intel_sdvo->attached_output;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001172 in_out.in1 = 0;
1173
Pavel Roskinc74696b2010-09-02 14:46:34 -04001174 intel_sdvo_set_value(intel_sdvo,
1175 SDVO_CMD_SET_IN_OUT_MAP,
1176 &in_out, sizeof(in_out));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001177
Chris Wilson6c9547f2010-08-25 10:05:17 +01001178 /* Set the output timings to the screen */
1179 if (!intel_sdvo_set_target_output(intel_sdvo,
1180 intel_sdvo->attached_output))
1181 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001182
Daniel Vetter66518192012-04-01 19:16:18 +02001183 /* lvds has a special fixed output timing. */
1184 if (intel_sdvo->is_lvds)
1185 intel_sdvo_get_dtd_from_mode(&output_dtd,
1186 intel_sdvo->sdvo_lvds_fixed_mode);
1187 else
1188 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001189 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1190 DRM_INFO("Setting output timings on %s failed\n",
1191 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001192
1193 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01001194 if (!intel_sdvo_set_target_input(intel_sdvo))
1195 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001196
Chris Wilson97aaf912011-01-04 20:10:52 +00001197 if (intel_sdvo->has_hdmi_monitor) {
1198 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
1199 intel_sdvo_set_colorimetry(intel_sdvo,
1200 SDVO_COLORIMETRY_RGB256);
Ville Syrjäläabedc072013-01-17 16:31:31 +02001201 intel_sdvo_set_avi_infoframe(intel_sdvo, adjusted_mode);
Chris Wilson97aaf912011-01-04 20:10:52 +00001202 } else
1203 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_DVI);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001204
Chris Wilson6c9547f2010-08-25 10:05:17 +01001205 if (intel_sdvo->is_tv &&
1206 !intel_sdvo_set_tv_format(intel_sdvo))
1207 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001208
Daniel Vetter66518192012-04-01 19:16:18 +02001209 /* We have tried to get input timing in mode_fixup, and filled into
1210 * adjusted_mode.
1211 */
1212 intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
Egbert Eiche7518232012-10-13 14:29:31 +02001213 if (intel_sdvo->is_tv || intel_sdvo->is_lvds)
1214 input_dtd.part2.sdvo_flags = intel_sdvo->dtd_sdvo_flags;
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001215 if (!intel_sdvo_set_input_timing(intel_sdvo, &input_dtd))
1216 DRM_INFO("Setting input timings on %s failed\n",
1217 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001218
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001219 switch (intel_crtc->config.pixel_multiplier) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001220 default:
Daniel Vetteref1b4602013-06-01 17:17:04 +02001221 WARN(1, "unknown pixel mutlipler specified\n");
Chris Wilson32aad862010-08-04 13:50:25 +01001222 case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
1223 case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
1224 case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
Jesse Barnes79e53942008-11-07 14:24:08 -08001225 }
Chris Wilson32aad862010-08-04 13:50:25 +01001226 if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
1227 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001228
1229 /* Set the SDVO control regs. */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001230 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoniba68e082012-01-06 19:45:34 -02001231 /* The real mode polarity is set by the SDVO commands, using
1232 * struct intel_sdvo_dtd. */
1233 sdvox = SDVO_VSYNC_ACTIVE_HIGH | SDVO_HSYNC_ACTIVE_HIGH;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001234 if (!HAS_PCH_SPLIT(dev) && intel_sdvo->is_hdmi)
Chris Wilsone953fd72011-02-21 22:23:52 +00001235 sdvox |= intel_sdvo->color_range;
Chris Wilson6714afb2010-12-17 04:10:51 +00001236 if (INTEL_INFO(dev)->gen < 5)
1237 sdvox |= SDVO_BORDER_ENABLE;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001238 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001239 sdvox = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001240 switch (intel_sdvo->sdvo_reg) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03001241 case GEN3_SDVOB:
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001242 sdvox &= SDVOB_PRESERVE_MASK;
1243 break;
Paulo Zanonie2debe92013-02-18 19:00:27 -03001244 case GEN3_SDVOC:
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001245 sdvox &= SDVOC_PRESERVE_MASK;
1246 break;
1247 }
1248 sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
1249 }
Paulo Zanoni3573c412011-10-14 18:16:22 -03001250
1251 if (INTEL_PCH_TYPE(dev) >= PCH_CPT)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001252 sdvox |= SDVO_PIPE_SEL_CPT(intel_crtc->pipe);
Paulo Zanoni3573c412011-10-14 18:16:22 -03001253 else
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001254 sdvox |= SDVO_PIPE_SEL(intel_crtc->pipe);
Paulo Zanoni3573c412011-10-14 18:16:22 -03001255
Chris Wilsonda79de92010-11-22 11:12:46 +00001256 if (intel_sdvo->has_hdmi_audio)
Chris Wilson6c9547f2010-08-25 10:05:17 +01001257 sdvox |= SDVO_AUDIO_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -08001258
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001259 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001260 /* done in crtc_mode_set as the dpll_md reg must be written early */
1261 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
1262 /* done in crtc_mode_set as it lives inside the dpll register */
Jesse Barnes79e53942008-11-07 14:24:08 -08001263 } else {
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001264 sdvox |= (intel_crtc->config.pixel_multiplier - 1)
1265 << SDVO_PORT_MULTIPLY_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08001266 }
1267
Chris Wilson6714afb2010-12-17 04:10:51 +00001268 if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL &&
1269 INTEL_INFO(dev)->gen < 5)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001270 sdvox |= SDVO_STALL_SELECT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001271 intel_sdvo_write_sdvox(intel_sdvo, sdvox);
Jesse Barnes79e53942008-11-07 14:24:08 -08001272}
1273
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001274static bool intel_sdvo_connector_get_hw_state(struct intel_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001275{
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001276 struct intel_sdvo_connector *intel_sdvo_connector =
1277 to_intel_sdvo_connector(&connector->base);
1278 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(&connector->base);
Damien Lespiau2f28c502013-06-10 13:49:25 +01001279 u16 active_outputs = 0;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001280
1281 intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
1282
1283 if (active_outputs & intel_sdvo_connector->output_flag)
1284 return true;
1285 else
1286 return false;
1287}
1288
1289static bool intel_sdvo_get_hw_state(struct intel_encoder *encoder,
1290 enum pipe *pipe)
1291{
1292 struct drm_device *dev = encoder->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001293 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001294 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Damien Lespiau2f28c502013-06-10 13:49:25 +01001295 u16 active_outputs = 0;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001296 u32 tmp;
1297
1298 tmp = I915_READ(intel_sdvo->sdvo_reg);
Egbert Eich7a7d1fb2013-04-04 16:04:02 -04001299 intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001300
Egbert Eich7a7d1fb2013-04-04 16:04:02 -04001301 if (!(tmp & SDVO_ENABLE) && (active_outputs == 0))
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001302 return false;
1303
1304 if (HAS_PCH_CPT(dev))
1305 *pipe = PORT_TO_PIPE_CPT(tmp);
1306 else
1307 *pipe = PORT_TO_PIPE(tmp);
1308
1309 return true;
1310}
1311
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001312static void intel_sdvo_get_config(struct intel_encoder *encoder,
1313 struct intel_crtc_config *pipe_config)
1314{
Daniel Vetter6c49f242013-06-06 12:45:25 +02001315 struct drm_device *dev = encoder->base.dev;
1316 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001317 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001318 struct intel_sdvo_dtd dtd;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001319 int encoder_pixel_multiplier = 0;
1320 u32 flags = 0, sdvox;
1321 u8 val;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001322 bool ret;
1323
1324 ret = intel_sdvo_get_input_timing(intel_sdvo, &dtd);
1325 if (!ret) {
Daniel Vetterbb760062013-06-06 14:55:52 +02001326 /* Some sdvo encoders are not spec compliant and don't
1327 * implement the mandatory get_timings function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001328 DRM_DEBUG_DRIVER("failed to retrieve SDVO DTD\n");
Daniel Vetterbb760062013-06-06 14:55:52 +02001329 pipe_config->quirks |= PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS;
1330 } else {
1331 if (dtd.part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
1332 flags |= DRM_MODE_FLAG_PHSYNC;
1333 else
1334 flags |= DRM_MODE_FLAG_NHSYNC;
1335
1336 if (dtd.part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
1337 flags |= DRM_MODE_FLAG_PVSYNC;
1338 else
1339 flags |= DRM_MODE_FLAG_NVSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001340 }
1341
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001342 pipe_config->adjusted_mode.flags |= flags;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001343
Daniel Vetterfdafa9e2013-06-12 11:47:24 +02001344 /*
1345 * pixel multiplier readout is tricky: Only on i915g/gm it is stored in
1346 * the sdvo port register, on all other platforms it is part of the dpll
1347 * state. Since the general pipe state readout happens before the
1348 * encoder->get_config we so already have a valid pixel multplier on all
1349 * other platfroms.
1350 */
Daniel Vetter6c49f242013-06-06 12:45:25 +02001351 if (IS_I915G(dev) || IS_I915GM(dev)) {
1352 sdvox = I915_READ(intel_sdvo->sdvo_reg);
1353 pipe_config->pixel_multiplier =
1354 ((sdvox & SDVO_PORT_MULTIPLY_MASK)
1355 >> SDVO_PORT_MULTIPLY_SHIFT) + 1;
1356 }
1357
1358 /* Cross check the port pixel multiplier with the sdvo encoder state. */
Damien Lespiau53b91402013-07-12 16:24:40 +01001359 if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_CLOCK_RATE_MULT,
1360 &val, 1)) {
1361 switch (val) {
1362 case SDVO_CLOCK_RATE_MULT_1X:
1363 encoder_pixel_multiplier = 1;
1364 break;
1365 case SDVO_CLOCK_RATE_MULT_2X:
1366 encoder_pixel_multiplier = 2;
1367 break;
1368 case SDVO_CLOCK_RATE_MULT_4X:
1369 encoder_pixel_multiplier = 4;
1370 break;
1371 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02001372 }
Daniel Vetterfdafa9e2013-06-12 11:47:24 +02001373
Daniel Vetter6c49f242013-06-06 12:45:25 +02001374 WARN(encoder_pixel_multiplier != pipe_config->pixel_multiplier,
1375 "SDVO pixel multiplier mismatch, port: %i, encoder: %i\n",
1376 pipe_config->pixel_multiplier, encoder_pixel_multiplier);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001377}
1378
Daniel Vetterce22c322012-07-01 15:31:04 +02001379static void intel_disable_sdvo(struct intel_encoder *encoder)
1380{
1381 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001382 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001383 u32 temp;
1384
Daniel Vetterce22c322012-07-01 15:31:04 +02001385 intel_sdvo_set_active_outputs(intel_sdvo, 0);
1386 if (0)
1387 intel_sdvo_set_encoder_power_state(intel_sdvo,
1388 DRM_MODE_DPMS_OFF);
1389
1390 temp = I915_READ(intel_sdvo->sdvo_reg);
1391 if ((temp & SDVO_ENABLE) != 0) {
Chris Wilson776ca7c2012-11-21 10:44:23 +00001392 /* HW workaround for IBX, we need to move the port to
1393 * transcoder A before disabling it. */
1394 if (HAS_PCH_IBX(encoder->base.dev)) {
1395 struct drm_crtc *crtc = encoder->base.crtc;
1396 int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
1397
1398 if (temp & SDVO_PIPE_B_SELECT) {
1399 temp &= ~SDVO_PIPE_B_SELECT;
1400 I915_WRITE(intel_sdvo->sdvo_reg, temp);
1401 POSTING_READ(intel_sdvo->sdvo_reg);
1402
1403 /* Again we need to write this twice. */
1404 I915_WRITE(intel_sdvo->sdvo_reg, temp);
1405 POSTING_READ(intel_sdvo->sdvo_reg);
1406
1407 /* Transcoder selection bits only update
1408 * effectively on vblank. */
1409 if (crtc)
1410 intel_wait_for_vblank(encoder->base.dev, pipe);
1411 else
1412 msleep(50);
1413 }
1414 }
1415
Daniel Vetterce22c322012-07-01 15:31:04 +02001416 intel_sdvo_write_sdvox(intel_sdvo, temp & ~SDVO_ENABLE);
1417 }
1418}
1419
1420static void intel_enable_sdvo(struct intel_encoder *encoder)
1421{
1422 struct drm_device *dev = encoder->base.dev;
1423 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001424 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Daniel Vetterce22c322012-07-01 15:31:04 +02001425 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1426 u32 temp;
1427 bool input1, input2;
1428 int i;
1429 u8 status;
1430
1431 temp = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001432 if ((temp & SDVO_ENABLE) == 0) {
1433 /* HW workaround for IBX, we need to move the port
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001434 * to transcoder A before disabling it, so restore it here. */
1435 if (HAS_PCH_IBX(dev))
1436 temp |= SDVO_PIPE_SEL(intel_crtc->pipe);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001437
Daniel Vetterce22c322012-07-01 15:31:04 +02001438 intel_sdvo_write_sdvox(intel_sdvo, temp | SDVO_ENABLE);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001439 }
Daniel Vetterce22c322012-07-01 15:31:04 +02001440 for (i = 0; i < 2; i++)
1441 intel_wait_for_vblank(dev, intel_crtc->pipe);
1442
1443 status = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
1444 /* Warn if the device reported failure to sync.
1445 * A lot of SDVO devices fail to notify of sync, but it's
1446 * a given it the status is a success, we succeeded.
1447 */
1448 if (status == SDVO_CMD_STATUS_SUCCESS && !input1) {
1449 DRM_DEBUG_KMS("First %s output reported failure to "
1450 "sync\n", SDVO_NAME(intel_sdvo));
1451 }
1452
1453 if (0)
1454 intel_sdvo_set_encoder_power_state(intel_sdvo,
1455 DRM_MODE_DPMS_ON);
1456 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
1457}
1458
Jani Nikula6b1c087b2013-05-28 12:35:02 +03001459/* Special dpms function to support cloning between dvo/sdvo/crt. */
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001460static void intel_sdvo_dpms(struct drm_connector *connector, int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08001461{
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001462 struct drm_crtc *crtc;
1463 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
1464
1465 /* dvo supports only 2 dpms states. */
1466 if (mode != DRM_MODE_DPMS_ON)
1467 mode = DRM_MODE_DPMS_OFF;
1468
1469 if (mode == connector->dpms)
1470 return;
1471
1472 connector->dpms = mode;
1473
1474 /* Only need to change hw state when actually enabled */
1475 crtc = intel_sdvo->base.base.crtc;
1476 if (!crtc) {
1477 intel_sdvo->base.connectors_active = false;
1478 return;
1479 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001480
Jani Nikula6b1c087b2013-05-28 12:35:02 +03001481 /* We set active outputs manually below in case pipe dpms doesn't change
1482 * due to cloning. */
Jesse Barnes79e53942008-11-07 14:24:08 -08001483 if (mode != DRM_MODE_DPMS_ON) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001484 intel_sdvo_set_active_outputs(intel_sdvo, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08001485 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001486 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08001487
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001488 intel_sdvo->base.connectors_active = false;
1489
1490 intel_crtc_update_dpms(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001491 } else {
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001492 intel_sdvo->base.connectors_active = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001493
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001494 intel_crtc_update_dpms(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001495
1496 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001497 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
1498 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
Jesse Barnes79e53942008-11-07 14:24:08 -08001499 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02001500
Daniel Vetterb9805142012-08-31 17:37:33 +02001501 intel_modeset_check_state(connector->dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001502}
1503
Jesse Barnes79e53942008-11-07 14:24:08 -08001504static int intel_sdvo_mode_valid(struct drm_connector *connector,
1505 struct drm_display_mode *mode)
1506{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001507 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001508
1509 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1510 return MODE_NO_DBLESCAN;
1511
Chris Wilsonea5b2132010-08-04 13:50:23 +01001512 if (intel_sdvo->pixel_clock_min > mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001513 return MODE_CLOCK_LOW;
1514
Chris Wilsonea5b2132010-08-04 13:50:23 +01001515 if (intel_sdvo->pixel_clock_max < mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001516 return MODE_CLOCK_HIGH;
1517
Chris Wilson85454232010-08-08 14:28:23 +01001518 if (intel_sdvo->is_lvds) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001519 if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001520 return MODE_PANEL;
1521
Chris Wilsonea5b2132010-08-04 13:50:23 +01001522 if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001523 return MODE_PANEL;
1524 }
1525
Jesse Barnes79e53942008-11-07 14:24:08 -08001526 return MODE_OK;
1527}
1528
Chris Wilsonea5b2132010-08-04 13:50:23 +01001529static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
Jesse Barnes79e53942008-11-07 14:24:08 -08001530{
Chris Wilson1a3665c2011-01-25 13:59:37 +00001531 BUILD_BUG_ON(sizeof(*caps) != 8);
Chris Wilsone957d772010-09-24 12:52:03 +01001532 if (!intel_sdvo_get_value(intel_sdvo,
1533 SDVO_CMD_GET_DEVICE_CAPS,
1534 caps, sizeof(*caps)))
1535 return false;
1536
1537 DRM_DEBUG_KMS("SDVO capabilities:\n"
1538 " vendor_id: %d\n"
1539 " device_id: %d\n"
1540 " device_rev_id: %d\n"
1541 " sdvo_version_major: %d\n"
1542 " sdvo_version_minor: %d\n"
1543 " sdvo_inputs_mask: %d\n"
1544 " smooth_scaling: %d\n"
1545 " sharp_scaling: %d\n"
1546 " up_scaling: %d\n"
1547 " down_scaling: %d\n"
1548 " stall_support: %d\n"
1549 " output_flags: %d\n",
1550 caps->vendor_id,
1551 caps->device_id,
1552 caps->device_rev_id,
1553 caps->sdvo_version_major,
1554 caps->sdvo_version_minor,
1555 caps->sdvo_inputs_mask,
1556 caps->smooth_scaling,
1557 caps->sharp_scaling,
1558 caps->up_scaling,
1559 caps->down_scaling,
1560 caps->stall_support,
1561 caps->output_flags);
1562
1563 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001564}
1565
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001566static uint16_t intel_sdvo_get_hotplug_support(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -08001567{
Daniel Vetter768b1072012-05-04 11:29:56 +02001568 struct drm_device *dev = intel_sdvo->base.base.dev;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001569 uint16_t hotplug;
Jesse Barnes79e53942008-11-07 14:24:08 -08001570
Daniel Vetter768b1072012-05-04 11:29:56 +02001571 /* HW Erratum: SDVO Hotplug is broken on all i945G chips, there's noise
1572 * on the line. */
1573 if (IS_I945G(dev) || IS_I945GM(dev))
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001574 return 0;
Daniel Vetter768b1072012-05-04 11:29:56 +02001575
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001576 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
1577 &hotplug, sizeof(hotplug)))
1578 return 0;
1579
1580 return hotplug;
Jesse Barnes79e53942008-11-07 14:24:08 -08001581}
1582
Simon Farnsworthcc68c812011-09-21 17:13:30 +01001583static void intel_sdvo_enable_hotplug(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08001584{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001585 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001586
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001587 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG,
1588 &intel_sdvo->hotplug_active, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001589}
1590
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001591static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001592intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001593{
Chris Wilsonbc652122011-01-25 13:28:29 +00001594 /* Is there more than one type of output? */
Adam Jackson22944882011-06-16 16:36:24 -04001595 return hweight16(intel_sdvo->caps.output_flags) > 1;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001596}
1597
Chris Wilsonf899fc62010-07-20 15:44:45 -07001598static struct edid *
Chris Wilsone957d772010-09-24 12:52:03 +01001599intel_sdvo_get_edid(struct drm_connector *connector)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001600{
Chris Wilsone957d772010-09-24 12:52:03 +01001601 struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
1602 return drm_get_edid(connector, &sdvo->ddc);
Chris Wilsonf899fc62010-07-20 15:44:45 -07001603}
1604
Chris Wilsonff482d82010-09-15 10:40:38 +01001605/* Mac mini hack -- use the same DDC as the analog connector */
1606static struct edid *
1607intel_sdvo_get_analog_edid(struct drm_connector *connector)
1608{
Chris Wilsonf899fc62010-07-20 15:44:45 -07001609 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonff482d82010-09-15 10:40:38 +01001610
Chris Wilson0c1dab82010-11-23 22:37:01 +00001611 return drm_get_edid(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001612 intel_gmbus_get_adapter(dev_priv,
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001613 dev_priv->vbt.crt_ddc_pin));
Chris Wilsonff482d82010-09-15 10:40:38 +01001614}
1615
Ben Widawskyc43b5632012-04-16 14:07:40 -07001616static enum drm_connector_status
Adam Jackson8bf38482011-06-16 16:36:25 -04001617intel_sdvo_tmds_sink_detect(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001618{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001619 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson9d1a9032010-09-14 17:58:19 +01001620 enum drm_connector_status status;
1621 struct edid *edid;
Ma Ling9dff6af2009-04-02 13:13:26 +08001622
Chris Wilsone957d772010-09-24 12:52:03 +01001623 edid = intel_sdvo_get_edid(connector);
Keith Packard57cdaf92009-09-04 13:07:54 +08001624
Chris Wilsonea5b2132010-08-04 13:50:23 +01001625 if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
Chris Wilsone957d772010-09-24 12:52:03 +01001626 u8 ddc, saved_ddc = intel_sdvo->ddc_bus;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001627
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001628 /*
1629 * Don't use the 1 as the argument of DDC bus switch to get
1630 * the EDID. It is used for SDVO SPD ROM.
1631 */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001632 for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
Chris Wilsone957d772010-09-24 12:52:03 +01001633 intel_sdvo->ddc_bus = ddc;
1634 edid = intel_sdvo_get_edid(connector);
1635 if (edid)
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001636 break;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001637 }
Chris Wilsone957d772010-09-24 12:52:03 +01001638 /*
1639 * If we found the EDID on the other bus,
1640 * assume that is the correct DDC bus.
1641 */
1642 if (edid == NULL)
1643 intel_sdvo->ddc_bus = saved_ddc;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001644 }
Chris Wilson9d1a9032010-09-14 17:58:19 +01001645
1646 /*
1647 * When there is no edid and no monitor is connected with VGA
1648 * port, try to use the CRT ddc to read the EDID for DVI-connector.
Keith Packard57cdaf92009-09-04 13:07:54 +08001649 */
Chris Wilsonff482d82010-09-15 10:40:38 +01001650 if (edid == NULL)
1651 edid = intel_sdvo_get_analog_edid(connector);
Adam Jackson149c36a2010-04-29 14:05:18 -04001652
Chris Wilson2f551c82010-09-15 10:42:50 +01001653 status = connector_status_unknown;
Ma Ling9dff6af2009-04-02 13:13:26 +08001654 if (edid != NULL) {
Adam Jackson149c36a2010-04-29 14:05:18 -04001655 /* DDC bus is shared, match EDID to connector type */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001656 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
1657 status = connector_status_connected;
Chris Wilsonda79de92010-11-22 11:12:46 +00001658 if (intel_sdvo->is_hdmi) {
1659 intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
1660 intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
Ville Syrjäläabedc072013-01-17 16:31:31 +02001661 intel_sdvo->rgb_quant_range_selectable =
1662 drm_rgb_quant_range_selectable(edid);
Chris Wilsonda79de92010-11-22 11:12:46 +00001663 }
Chris Wilson139467432011-02-09 20:01:16 +00001664 } else
1665 status = connector_status_disconnected;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001666 kfree(edid);
1667 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001668
1669 if (status == connector_status_connected) {
1670 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Daniel Vetterc3e5f672012-02-23 17:14:47 +01001671 if (intel_sdvo_connector->force_audio != HDMI_AUDIO_AUTO)
1672 intel_sdvo->has_hdmi_audio = (intel_sdvo_connector->force_audio == HDMI_AUDIO_ON);
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001673 }
1674
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +08001675 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +08001676}
1677
Chris Wilson52220082011-06-20 14:45:50 +01001678static bool
1679intel_sdvo_connector_matches_edid(struct intel_sdvo_connector *sdvo,
1680 struct edid *edid)
1681{
1682 bool monitor_is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
1683 bool connector_is_digital = !!IS_DIGITAL(sdvo);
1684
1685 DRM_DEBUG_KMS("connector_is_digital? %d, monitor_is_digital? %d\n",
1686 connector_is_digital, monitor_is_digital);
1687 return connector_is_digital == monitor_is_digital;
1688}
1689
Chris Wilson7b334fc2010-09-09 23:51:02 +01001690static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +01001691intel_sdvo_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -08001692{
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001693 uint16_t response;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001694 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001695 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001696 enum drm_connector_status ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001697
Chris Wilson164c8592013-07-20 20:27:08 +01001698 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1699 connector->base.id, drm_get_connector_name(connector));
1700
Chris Wilsonfc373812012-11-23 11:57:56 +00001701 if (!intel_sdvo_get_value(intel_sdvo,
1702 SDVO_CMD_GET_ATTACHED_DISPLAYS,
1703 &response, 2))
Chris Wilson32aad862010-08-04 13:50:25 +01001704 return connector_status_unknown;
Jesse Barnes79e53942008-11-07 14:24:08 -08001705
Chris Wilsone957d772010-09-24 12:52:03 +01001706 DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
1707 response & 0xff, response >> 8,
1708 intel_sdvo_connector->output_flag);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001709
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001710 if (response == 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001711 return connector_status_disconnected;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001712
Chris Wilsonea5b2132010-08-04 13:50:23 +01001713 intel_sdvo->attached_output = response;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001714
Chris Wilson97aaf912011-01-04 20:10:52 +00001715 intel_sdvo->has_hdmi_monitor = false;
1716 intel_sdvo->has_hdmi_audio = false;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001717 intel_sdvo->rgb_quant_range_selectable = false;
Chris Wilson97aaf912011-01-04 20:10:52 +00001718
Chris Wilson615fb932010-08-04 13:50:24 +01001719 if ((intel_sdvo_connector->output_flag & response) == 0)
Zhenyu Wang14571b42010-03-30 14:06:33 +08001720 ret = connector_status_disconnected;
Chris Wilson139467432011-02-09 20:01:16 +00001721 else if (IS_TMDS(intel_sdvo_connector))
Adam Jackson8bf38482011-06-16 16:36:25 -04001722 ret = intel_sdvo_tmds_sink_detect(connector);
Chris Wilson139467432011-02-09 20:01:16 +00001723 else {
1724 struct edid *edid;
1725
1726 /* if we have an edid check it matches the connection */
1727 edid = intel_sdvo_get_edid(connector);
1728 if (edid == NULL)
1729 edid = intel_sdvo_get_analog_edid(connector);
1730 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001731 if (intel_sdvo_connector_matches_edid(intel_sdvo_connector,
1732 edid))
Chris Wilson139467432011-02-09 20:01:16 +00001733 ret = connector_status_connected;
Chris Wilson52220082011-06-20 14:45:50 +01001734 else
1735 ret = connector_status_disconnected;
1736
Chris Wilson139467432011-02-09 20:01:16 +00001737 kfree(edid);
1738 } else
1739 ret = connector_status_connected;
1740 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001741
1742 /* May update encoder flag for like clock for SDVO TV, etc.*/
1743 if (ret == connector_status_connected) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001744 intel_sdvo->is_tv = false;
1745 intel_sdvo->is_lvds = false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001746
Daniel Vetter09ede542013-04-30 14:01:45 +02001747 if (response & SDVO_TV_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001748 intel_sdvo->is_tv = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001749 if (response & SDVO_LVDS_MASK)
Chris Wilson85454232010-08-08 14:28:23 +01001750 intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001751 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001752
1753 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001754}
1755
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001756static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001757{
Chris Wilsonff482d82010-09-15 10:40:38 +01001758 struct edid *edid;
Jesse Barnes79e53942008-11-07 14:24:08 -08001759
1760 /* set the bus switch and get the modes */
Chris Wilsone957d772010-09-24 12:52:03 +01001761 edid = intel_sdvo_get_edid(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001762
Keith Packard57cdaf92009-09-04 13:07:54 +08001763 /*
1764 * Mac mini hack. On this device, the DVI-I connector shares one DDC
1765 * link between analog and digital outputs. So, if the regular SDVO
1766 * DDC fails, check to see if the analog output is disconnected, in
1767 * which case we'll look there for the digital DDC data.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001768 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001769 if (edid == NULL)
1770 edid = intel_sdvo_get_analog_edid(connector);
1771
Chris Wilsonff482d82010-09-15 10:40:38 +01001772 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001773 if (intel_sdvo_connector_matches_edid(to_intel_sdvo_connector(connector),
1774 edid)) {
Chris Wilson0c1dab82010-11-23 22:37:01 +00001775 drm_mode_connector_update_edid_property(connector, edid);
1776 drm_add_edid_modes(connector, edid);
1777 }
Chris Wilson139467432011-02-09 20:01:16 +00001778
Chris Wilsonff482d82010-09-15 10:40:38 +01001779 kfree(edid);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001780 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001781}
1782
1783/*
1784 * Set of SDVO TV modes.
1785 * Note! This is in reply order (see loop in get_tv_modes).
1786 * XXX: all 60Hz refresh?
1787 */
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001788static const struct drm_display_mode sdvo_tv_modes[] = {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001789 { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
1790 416, 0, 200, 201, 232, 233, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001791 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001792 { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
1793 416, 0, 240, 241, 272, 273, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001794 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001795 { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
1796 496, 0, 300, 301, 332, 333, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001797 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001798 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
1799 736, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001800 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001801 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
1802 736, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001803 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001804 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
1805 736, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001806 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001807 { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
1808 800, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001809 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001810 { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
1811 800, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001812 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001813 { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
1814 816, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001815 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001816 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
1817 816, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001818 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001819 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
1820 816, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001821 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001822 { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
1823 816, 0, 540, 541, 572, 573, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001824 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001825 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
1826 816, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001827 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001828 { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
1829 864, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001830 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001831 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
1832 896, 0, 600, 601, 632, 633, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001833 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001834 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
1835 928, 0, 624, 625, 656, 657, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001836 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001837 { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
1838 1016, 0, 766, 767, 798, 799, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001839 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001840 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
1841 1120, 0, 768, 769, 800, 801, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001842 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001843 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
1844 1376, 0, 1024, 1025, 1056, 1057, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001845 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1846};
1847
1848static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
1849{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001850 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001851 struct intel_sdvo_sdtv_resolution_request tv_res;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001852 uint32_t reply = 0, format_map = 0;
1853 int i;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001854
1855 /* Read the list of supported input resolutions for the selected TV
1856 * format.
1857 */
Chris Wilson40039752010-08-04 13:50:26 +01001858 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001859 memcpy(&tv_res, &format_map,
Chris Wilson32aad862010-08-04 13:50:25 +01001860 min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001861
Chris Wilson32aad862010-08-04 13:50:25 +01001862 if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
1863 return;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001864
Chris Wilson32aad862010-08-04 13:50:25 +01001865 BUILD_BUG_ON(sizeof(tv_res) != 3);
Chris Wilsone957d772010-09-24 12:52:03 +01001866 if (!intel_sdvo_write_cmd(intel_sdvo,
1867 SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
Chris Wilson32aad862010-08-04 13:50:25 +01001868 &tv_res, sizeof(tv_res)))
1869 return;
1870 if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001871 return;
1872
1873 for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001874 if (reply & (1 << i)) {
1875 struct drm_display_mode *nmode;
1876 nmode = drm_mode_duplicate(connector->dev,
Chris Wilson32aad862010-08-04 13:50:25 +01001877 &sdvo_tv_modes[i]);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001878 if (nmode)
1879 drm_mode_probed_add(connector, nmode);
1880 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001881}
1882
Ma Ling7086c872009-05-13 11:20:06 +08001883static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
1884{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001885 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Ma Ling7086c872009-05-13 11:20:06 +08001886 struct drm_i915_private *dev_priv = connector->dev->dev_private;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001887 struct drm_display_mode *newmode;
Ma Ling7086c872009-05-13 11:20:06 +08001888
1889 /*
Daniel Vetterc3456fb2013-06-10 09:47:58 +02001890 * Fetch modes from VBT. For SDVO prefer the VBT mode since some
Dave Airlie4300a0f2013-06-27 20:40:44 +10001891 * SDVO->LVDS transcoders can't cope with the EDID mode.
Ma Ling7086c872009-05-13 11:20:06 +08001892 */
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001893 if (dev_priv->vbt.sdvo_lvds_vbt_mode != NULL) {
Ma Ling7086c872009-05-13 11:20:06 +08001894 newmode = drm_mode_duplicate(connector->dev,
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001895 dev_priv->vbt.sdvo_lvds_vbt_mode);
Ma Ling7086c872009-05-13 11:20:06 +08001896 if (newmode != NULL) {
1897 /* Guarantee the mode is preferred */
1898 newmode->type = (DRM_MODE_TYPE_PREFERRED |
1899 DRM_MODE_TYPE_DRIVER);
1900 drm_mode_probed_add(connector, newmode);
1901 }
1902 }
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001903
Dave Airlie4300a0f2013-06-27 20:40:44 +10001904 /*
1905 * Attempt to get the mode list from DDC.
1906 * Assume that the preferred modes are
1907 * arranged in priority order.
1908 */
1909 intel_ddc_get_modes(connector, &intel_sdvo->ddc);
1910
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001911 list_for_each_entry(newmode, &connector->probed_modes, head) {
1912 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001913 intel_sdvo->sdvo_lvds_fixed_mode =
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001914 drm_mode_duplicate(connector->dev, newmode);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001915
Chris Wilson85454232010-08-08 14:28:23 +01001916 intel_sdvo->is_lvds = true;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001917 break;
1918 }
1919 }
1920
Ma Ling7086c872009-05-13 11:20:06 +08001921}
1922
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001923static int intel_sdvo_get_modes(struct drm_connector *connector)
1924{
Chris Wilson615fb932010-08-04 13:50:24 +01001925 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001926
Chris Wilson615fb932010-08-04 13:50:24 +01001927 if (IS_TV(intel_sdvo_connector))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001928 intel_sdvo_get_tv_modes(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001929 else if (IS_LVDS(intel_sdvo_connector))
Ma Ling7086c872009-05-13 11:20:06 +08001930 intel_sdvo_get_lvds_modes(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001931 else
1932 intel_sdvo_get_ddc_modes(connector);
1933
Chris Wilson32aad862010-08-04 13:50:25 +01001934 return !list_empty(&connector->probed_modes);
Jesse Barnes79e53942008-11-07 14:24:08 -08001935}
1936
Chris Wilsonfcc8d672010-08-04 13:50:27 +01001937static void
1938intel_sdvo_destroy_enhance_property(struct drm_connector *connector)
Zhao Yakuib9219c52009-09-10 15:45:46 +08001939{
Chris Wilson615fb932010-08-04 13:50:24 +01001940 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001941 struct drm_device *dev = connector->dev;
1942
Chris Wilsonc5521702010-08-04 13:50:28 +01001943 if (intel_sdvo_connector->left)
1944 drm_property_destroy(dev, intel_sdvo_connector->left);
1945 if (intel_sdvo_connector->right)
1946 drm_property_destroy(dev, intel_sdvo_connector->right);
1947 if (intel_sdvo_connector->top)
1948 drm_property_destroy(dev, intel_sdvo_connector->top);
1949 if (intel_sdvo_connector->bottom)
1950 drm_property_destroy(dev, intel_sdvo_connector->bottom);
1951 if (intel_sdvo_connector->hpos)
1952 drm_property_destroy(dev, intel_sdvo_connector->hpos);
1953 if (intel_sdvo_connector->vpos)
1954 drm_property_destroy(dev, intel_sdvo_connector->vpos);
1955 if (intel_sdvo_connector->saturation)
1956 drm_property_destroy(dev, intel_sdvo_connector->saturation);
1957 if (intel_sdvo_connector->contrast)
1958 drm_property_destroy(dev, intel_sdvo_connector->contrast);
1959 if (intel_sdvo_connector->hue)
1960 drm_property_destroy(dev, intel_sdvo_connector->hue);
1961 if (intel_sdvo_connector->sharpness)
1962 drm_property_destroy(dev, intel_sdvo_connector->sharpness);
1963 if (intel_sdvo_connector->flicker_filter)
1964 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter);
1965 if (intel_sdvo_connector->flicker_filter_2d)
1966 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_2d);
1967 if (intel_sdvo_connector->flicker_filter_adaptive)
1968 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_adaptive);
1969 if (intel_sdvo_connector->tv_luma_filter)
1970 drm_property_destroy(dev, intel_sdvo_connector->tv_luma_filter);
1971 if (intel_sdvo_connector->tv_chroma_filter)
1972 drm_property_destroy(dev, intel_sdvo_connector->tv_chroma_filter);
Chris Wilsone0442182010-08-04 13:50:29 +01001973 if (intel_sdvo_connector->dot_crawl)
1974 drm_property_destroy(dev, intel_sdvo_connector->dot_crawl);
Chris Wilsonc5521702010-08-04 13:50:28 +01001975 if (intel_sdvo_connector->brightness)
1976 drm_property_destroy(dev, intel_sdvo_connector->brightness);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001977}
1978
Jesse Barnes79e53942008-11-07 14:24:08 -08001979static void intel_sdvo_destroy(struct drm_connector *connector)
1980{
Chris Wilson615fb932010-08-04 13:50:24 +01001981 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001982
Chris Wilsonc5521702010-08-04 13:50:28 +01001983 if (intel_sdvo_connector->tv_format)
Zhao Yakuice6feab2009-08-24 13:50:26 +08001984 drm_property_destroy(connector->dev,
Chris Wilsonc5521702010-08-04 13:50:28 +01001985 intel_sdvo_connector->tv_format);
Zhao Yakuice6feab2009-08-24 13:50:26 +08001986
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001987 intel_sdvo_destroy_enhance_property(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001988 drm_sysfs_connector_remove(connector);
1989 drm_connector_cleanup(connector);
Jani Nikula4b745b12012-11-12 18:31:36 +02001990 kfree(intel_sdvo_connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001991}
1992
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001993static bool intel_sdvo_detect_hdmi_audio(struct drm_connector *connector)
1994{
1995 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
1996 struct edid *edid;
1997 bool has_audio = false;
1998
1999 if (!intel_sdvo->is_hdmi)
2000 return false;
2001
2002 edid = intel_sdvo_get_edid(connector);
2003 if (edid != NULL && edid->input & DRM_EDID_INPUT_DIGITAL)
2004 has_audio = drm_detect_monitor_audio(edid);
Jani Nikula38ab8a22012-08-15 12:32:36 +03002005 kfree(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002006
2007 return has_audio;
2008}
2009
Zhao Yakuice6feab2009-08-24 13:50:26 +08002010static int
2011intel_sdvo_set_property(struct drm_connector *connector,
2012 struct drm_property *property,
2013 uint64_t val)
2014{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002015 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01002016 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002017 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002018 uint16_t temp_value;
Chris Wilson32aad862010-08-04 13:50:25 +01002019 uint8_t cmd;
2020 int ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002021
Rob Clark662595d2012-10-11 20:36:04 -05002022 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilson32aad862010-08-04 13:50:25 +01002023 if (ret)
2024 return ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002025
Chris Wilson3f43c482011-05-12 22:17:24 +01002026 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002027 int i = val;
2028 bool has_audio;
2029
2030 if (i == intel_sdvo_connector->force_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002031 return 0;
2032
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002033 intel_sdvo_connector->force_audio = i;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002034
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002035 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002036 has_audio = intel_sdvo_detect_hdmi_audio(connector);
2037 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002038 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002039
2040 if (has_audio == intel_sdvo->has_hdmi_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002041 return 0;
2042
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002043 intel_sdvo->has_hdmi_audio = has_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002044 goto done;
2045 }
2046
Chris Wilsone953fd72011-02-21 22:23:52 +00002047 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02002048 bool old_auto = intel_sdvo->color_range_auto;
2049 uint32_t old_range = intel_sdvo->color_range;
2050
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002051 switch (val) {
2052 case INTEL_BROADCAST_RGB_AUTO:
2053 intel_sdvo->color_range_auto = true;
2054 break;
2055 case INTEL_BROADCAST_RGB_FULL:
2056 intel_sdvo->color_range_auto = false;
2057 intel_sdvo->color_range = 0;
2058 break;
2059 case INTEL_BROADCAST_RGB_LIMITED:
2060 intel_sdvo->color_range_auto = false;
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002061 /* FIXME: this bit is only valid when using TMDS
2062 * encoding and 8 bit per color mode. */
2063 intel_sdvo->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002064 break;
2065 default:
2066 return -EINVAL;
2067 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02002068
2069 if (old_auto == intel_sdvo->color_range_auto &&
2070 old_range == intel_sdvo->color_range)
2071 return 0;
2072
Zhao Yakuice6feab2009-08-24 13:50:26 +08002073 goto done;
2074 }
2075
Chris Wilsonc5521702010-08-04 13:50:28 +01002076#define CHECK_PROPERTY(name, NAME) \
2077 if (intel_sdvo_connector->name == property) { \
2078 if (intel_sdvo_connector->cur_##name == temp_value) return 0; \
2079 if (intel_sdvo_connector->max_##name < temp_value) return -EINVAL; \
2080 cmd = SDVO_CMD_SET_##NAME; \
2081 intel_sdvo_connector->cur_##name = temp_value; \
2082 goto set_value; \
2083 }
2084
2085 if (property == intel_sdvo_connector->tv_format) {
Chris Wilson32aad862010-08-04 13:50:25 +01002086 if (val >= TV_FORMAT_NUM)
2087 return -EINVAL;
2088
Chris Wilson40039752010-08-04 13:50:26 +01002089 if (intel_sdvo->tv_format_index ==
Chris Wilson615fb932010-08-04 13:50:24 +01002090 intel_sdvo_connector->tv_format_supported[val])
Chris Wilson32aad862010-08-04 13:50:25 +01002091 return 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002092
Chris Wilson40039752010-08-04 13:50:26 +01002093 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[val];
Chris Wilsonc5521702010-08-04 13:50:28 +01002094 goto done;
Chris Wilson32aad862010-08-04 13:50:25 +01002095 } else if (IS_TV_OR_LVDS(intel_sdvo_connector)) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002096 temp_value = val;
Chris Wilsonc5521702010-08-04 13:50:28 +01002097 if (intel_sdvo_connector->left == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002098 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002099 intel_sdvo_connector->right, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002100 if (intel_sdvo_connector->left_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002101 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002102
Chris Wilson615fb932010-08-04 13:50:24 +01002103 intel_sdvo_connector->left_margin = temp_value;
2104 intel_sdvo_connector->right_margin = temp_value;
2105 temp_value = intel_sdvo_connector->max_hscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002106 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002107 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01002108 goto set_value;
2109 } else if (intel_sdvo_connector->right == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002110 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002111 intel_sdvo_connector->left, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002112 if (intel_sdvo_connector->right_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002113 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002114
Chris Wilson615fb932010-08-04 13:50:24 +01002115 intel_sdvo_connector->left_margin = temp_value;
2116 intel_sdvo_connector->right_margin = temp_value;
2117 temp_value = intel_sdvo_connector->max_hscan -
2118 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002119 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01002120 goto set_value;
2121 } else if (intel_sdvo_connector->top == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002122 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002123 intel_sdvo_connector->bottom, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002124 if (intel_sdvo_connector->top_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002125 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002126
Chris Wilson615fb932010-08-04 13:50:24 +01002127 intel_sdvo_connector->top_margin = temp_value;
2128 intel_sdvo_connector->bottom_margin = temp_value;
2129 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002130 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002131 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01002132 goto set_value;
2133 } else if (intel_sdvo_connector->bottom == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002134 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002135 intel_sdvo_connector->top, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002136 if (intel_sdvo_connector->bottom_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002137 return 0;
2138
Chris Wilson615fb932010-08-04 13:50:24 +01002139 intel_sdvo_connector->top_margin = temp_value;
2140 intel_sdvo_connector->bottom_margin = temp_value;
2141 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002142 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002143 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01002144 goto set_value;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002145 }
Chris Wilsonc5521702010-08-04 13:50:28 +01002146 CHECK_PROPERTY(hpos, HPOS)
2147 CHECK_PROPERTY(vpos, VPOS)
2148 CHECK_PROPERTY(saturation, SATURATION)
2149 CHECK_PROPERTY(contrast, CONTRAST)
2150 CHECK_PROPERTY(hue, HUE)
2151 CHECK_PROPERTY(brightness, BRIGHTNESS)
2152 CHECK_PROPERTY(sharpness, SHARPNESS)
2153 CHECK_PROPERTY(flicker_filter, FLICKER_FILTER)
2154 CHECK_PROPERTY(flicker_filter_2d, FLICKER_FILTER_2D)
2155 CHECK_PROPERTY(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE)
2156 CHECK_PROPERTY(tv_chroma_filter, TV_CHROMA_FILTER)
2157 CHECK_PROPERTY(tv_luma_filter, TV_LUMA_FILTER)
Chris Wilsone0442182010-08-04 13:50:29 +01002158 CHECK_PROPERTY(dot_crawl, DOT_CRAWL)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002159 }
Chris Wilsonc5521702010-08-04 13:50:28 +01002160
2161 return -EINVAL; /* unknown property */
2162
2163set_value:
2164 if (!intel_sdvo_set_value(intel_sdvo, cmd, &temp_value, 2))
2165 return -EIO;
2166
2167
2168done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00002169 if (intel_sdvo->base.base.crtc)
2170 intel_crtc_restore_mode(intel_sdvo->base.base.crtc);
Chris Wilsonc5521702010-08-04 13:50:28 +01002171
Chris Wilson32aad862010-08-04 13:50:25 +01002172 return 0;
Chris Wilsonc5521702010-08-04 13:50:28 +01002173#undef CHECK_PROPERTY
Zhao Yakuice6feab2009-08-24 13:50:26 +08002174}
2175
Jesse Barnes79e53942008-11-07 14:24:08 -08002176static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
Daniel Vetterb2cabb02012-07-01 22:42:24 +02002177 .dpms = intel_sdvo_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -08002178 .detect = intel_sdvo_detect,
2179 .fill_modes = drm_helper_probe_single_connector_modes,
Zhao Yakuice6feab2009-08-24 13:50:26 +08002180 .set_property = intel_sdvo_set_property,
Jesse Barnes79e53942008-11-07 14:24:08 -08002181 .destroy = intel_sdvo_destroy,
2182};
2183
2184static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
2185 .get_modes = intel_sdvo_get_modes,
2186 .mode_valid = intel_sdvo_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002187 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -08002188};
2189
Hannes Ederb358d0a2008-12-18 21:18:47 +01002190static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08002191{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02002192 struct intel_sdvo *intel_sdvo = to_sdvo(to_intel_encoder(encoder));
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002193
Chris Wilsonea5b2132010-08-04 13:50:23 +01002194 if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002195 drm_mode_destroy(encoder->dev,
Chris Wilsonea5b2132010-08-04 13:50:23 +01002196 intel_sdvo->sdvo_lvds_fixed_mode);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002197
Chris Wilsone957d772010-09-24 12:52:03 +01002198 i2c_del_adapter(&intel_sdvo->ddc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002199 intel_encoder_destroy(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08002200}
2201
2202static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
2203 .destroy = intel_sdvo_enc_destroy,
2204};
2205
Chris Wilsonb66d8422010-08-12 15:26:41 +01002206static void
2207intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
2208{
2209 uint16_t mask = 0;
2210 unsigned int num_bits;
2211
2212 /* Make a mask of outputs less than or equal to our own priority in the
2213 * list.
2214 */
2215 switch (sdvo->controlled_output) {
2216 case SDVO_OUTPUT_LVDS1:
2217 mask |= SDVO_OUTPUT_LVDS1;
2218 case SDVO_OUTPUT_LVDS0:
2219 mask |= SDVO_OUTPUT_LVDS0;
2220 case SDVO_OUTPUT_TMDS1:
2221 mask |= SDVO_OUTPUT_TMDS1;
2222 case SDVO_OUTPUT_TMDS0:
2223 mask |= SDVO_OUTPUT_TMDS0;
2224 case SDVO_OUTPUT_RGB1:
2225 mask |= SDVO_OUTPUT_RGB1;
2226 case SDVO_OUTPUT_RGB0:
2227 mask |= SDVO_OUTPUT_RGB0;
2228 break;
2229 }
2230
2231 /* Count bits to find what number we are in the priority list. */
2232 mask &= sdvo->caps.output_flags;
2233 num_bits = hweight16(mask);
2234 /* If more than 3 outputs, default to DDC bus 3 for now. */
2235 if (num_bits > 3)
2236 num_bits = 3;
2237
2238 /* Corresponds to SDVO_CONTROL_BUS_DDCx */
2239 sdvo->ddc_bus = 1 << num_bits;
2240}
Jesse Barnes79e53942008-11-07 14:24:08 -08002241
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002242/**
2243 * Choose the appropriate DDC bus for control bus switch command for this
2244 * SDVO output based on the controlled output.
2245 *
2246 * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
2247 * outputs, then LVDS outputs.
2248 */
2249static void
Adam Jacksonb1083332010-04-23 16:07:40 -04002250intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
Chris Wilsonea5b2132010-08-04 13:50:23 +01002251 struct intel_sdvo *sdvo, u32 reg)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002252{
Adam Jacksonb1083332010-04-23 16:07:40 -04002253 struct sdvo_device_mapping *mapping;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002254
Daniel Vettereef4eac2012-03-23 23:43:35 +01002255 if (sdvo->is_sdvob)
Adam Jacksonb1083332010-04-23 16:07:40 -04002256 mapping = &(dev_priv->sdvo_mappings[0]);
2257 else
2258 mapping = &(dev_priv->sdvo_mappings[1]);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002259
Chris Wilsonb66d8422010-08-12 15:26:41 +01002260 if (mapping->initialized)
2261 sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
2262 else
2263 intel_sdvo_guess_ddc_bus(sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002264}
2265
Chris Wilsone957d772010-09-24 12:52:03 +01002266static void
2267intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv,
2268 struct intel_sdvo *sdvo, u32 reg)
2269{
2270 struct sdvo_device_mapping *mapping;
Adam Jackson46eb3032011-06-16 16:36:23 -04002271 u8 pin;
Chris Wilsone957d772010-09-24 12:52:03 +01002272
Daniel Vettereef4eac2012-03-23 23:43:35 +01002273 if (sdvo->is_sdvob)
Chris Wilsone957d772010-09-24 12:52:03 +01002274 mapping = &dev_priv->sdvo_mappings[0];
2275 else
2276 mapping = &dev_priv->sdvo_mappings[1];
2277
Jani Nikula6cb16122012-10-22 16:12:17 +03002278 if (mapping->initialized && intel_gmbus_is_port_valid(mapping->i2c_pin))
Chris Wilsone957d772010-09-24 12:52:03 +01002279 pin = mapping->i2c_pin;
Jani Nikula6cb16122012-10-22 16:12:17 +03002280 else
2281 pin = GMBUS_PORT_DPB;
Chris Wilsone957d772010-09-24 12:52:03 +01002282
Jani Nikula6cb16122012-10-22 16:12:17 +03002283 sdvo->i2c = intel_gmbus_get_adapter(dev_priv, pin);
2284
2285 /* With gmbus we should be able to drive sdvo i2c at 2MHz, but somehow
2286 * our code totally fails once we start using gmbus. Hence fall back to
2287 * bit banging for now. */
2288 intel_gmbus_force_bit(sdvo->i2c, true);
Chris Wilsone957d772010-09-24 12:52:03 +01002289}
2290
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002291/* undo any changes intel_sdvo_select_i2c_bus() did to sdvo->i2c */
2292static void
2293intel_sdvo_unselect_i2c_bus(struct intel_sdvo *sdvo)
2294{
2295 intel_gmbus_force_bit(sdvo->i2c, false);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002296}
2297
2298static bool
Chris Wilsone27d8532010-10-22 09:15:22 +01002299intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002300{
Chris Wilson97aaf912011-01-04 20:10:52 +00002301 return intel_sdvo_check_supp_encode(intel_sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002302}
2303
yakui_zhao714605e2009-05-31 17:18:07 +08002304static u8
Daniel Vettereef4eac2012-03-23 23:43:35 +01002305intel_sdvo_get_slave_addr(struct drm_device *dev, struct intel_sdvo *sdvo)
yakui_zhao714605e2009-05-31 17:18:07 +08002306{
2307 struct drm_i915_private *dev_priv = dev->dev_private;
2308 struct sdvo_device_mapping *my_mapping, *other_mapping;
2309
Daniel Vettereef4eac2012-03-23 23:43:35 +01002310 if (sdvo->is_sdvob) {
yakui_zhao714605e2009-05-31 17:18:07 +08002311 my_mapping = &dev_priv->sdvo_mappings[0];
2312 other_mapping = &dev_priv->sdvo_mappings[1];
2313 } else {
2314 my_mapping = &dev_priv->sdvo_mappings[1];
2315 other_mapping = &dev_priv->sdvo_mappings[0];
2316 }
2317
2318 /* If the BIOS described our SDVO device, take advantage of it. */
2319 if (my_mapping->slave_addr)
2320 return my_mapping->slave_addr;
2321
2322 /* If the BIOS only described a different SDVO device, use the
2323 * address that it isn't using.
2324 */
2325 if (other_mapping->slave_addr) {
2326 if (other_mapping->slave_addr == 0x70)
2327 return 0x72;
2328 else
2329 return 0x70;
2330 }
2331
2332 /* No SDVO device info is found for another DVO port,
2333 * so use mapping assumption we had before BIOS parsing.
2334 */
Daniel Vettereef4eac2012-03-23 23:43:35 +01002335 if (sdvo->is_sdvob)
yakui_zhao714605e2009-05-31 17:18:07 +08002336 return 0x70;
2337 else
2338 return 0x72;
2339}
2340
Zhenyu Wang14571b42010-03-30 14:06:33 +08002341static void
Chris Wilsondf0e9242010-09-09 16:20:55 +01002342intel_sdvo_connector_init(struct intel_sdvo_connector *connector,
2343 struct intel_sdvo *encoder)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002344{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002345 drm_connector_init(encoder->base.base.dev,
2346 &connector->base.base,
2347 &intel_sdvo_connector_funcs,
2348 connector->base.base.connector_type);
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002349
Chris Wilsondf0e9242010-09-09 16:20:55 +01002350 drm_connector_helper_add(&connector->base.base,
2351 &intel_sdvo_connector_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002352
Peter Ross8f4839e2012-01-28 14:49:25 +01002353 connector->base.base.interlace_allowed = 1;
Chris Wilsondf0e9242010-09-09 16:20:55 +01002354 connector->base.base.doublescan_allowed = 0;
2355 connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02002356 connector->base.get_hw_state = intel_sdvo_connector_get_hw_state;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002357
Chris Wilsondf0e9242010-09-09 16:20:55 +01002358 intel_connector_attach_encoder(&connector->base, &encoder->base);
2359 drm_sysfs_connector_add(&connector->base.base);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002360}
2361
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002362static void
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002363intel_sdvo_add_hdmi_properties(struct intel_sdvo *intel_sdvo,
2364 struct intel_sdvo_connector *connector)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002365{
2366 struct drm_device *dev = connector->base.base.dev;
2367
Chris Wilson3f43c482011-05-12 22:17:24 +01002368 intel_attach_force_audio_property(&connector->base.base);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002369 if (INTEL_INFO(dev)->gen >= 4 && IS_MOBILE(dev)) {
Chris Wilsone953fd72011-02-21 22:23:52 +00002370 intel_attach_broadcast_rgb_property(&connector->base.base);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002371 intel_sdvo->color_range_auto = true;
2372 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002373}
2374
Zhenyu Wang14571b42010-03-30 14:06:33 +08002375static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002376intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002377{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002378 struct drm_encoder *encoder = &intel_sdvo->base.base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002379 struct drm_connector *connector;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002380 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002381 struct intel_connector *intel_connector;
Chris Wilson615fb932010-08-04 13:50:24 +01002382 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002383
Chris Wilson615fb932010-08-04 13:50:24 +01002384 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2385 if (!intel_sdvo_connector)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002386 return false;
2387
Zhenyu Wang14571b42010-03-30 14:06:33 +08002388 if (device == 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002389 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
Chris Wilson615fb932010-08-04 13:50:24 +01002390 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002391 } else if (device == 1) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002392 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
Chris Wilson615fb932010-08-04 13:50:24 +01002393 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002394 }
2395
Chris Wilson615fb932010-08-04 13:50:24 +01002396 intel_connector = &intel_sdvo_connector->base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002397 connector = &intel_connector->base;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002398 if (intel_sdvo_get_hotplug_support(intel_sdvo) &
2399 intel_sdvo_connector->output_flag) {
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002400 intel_sdvo->hotplug_active |= intel_sdvo_connector->output_flag;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002401 /* Some SDVO devices have one-shot hotplug interrupts.
2402 * Ensure that they get re-enabled when an interrupt happens.
2403 */
2404 intel_encoder->hot_plug = intel_sdvo_enable_hotplug;
2405 intel_sdvo_enable_hotplug(intel_encoder);
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002406 } else {
Egbert Eich821450c2013-04-16 13:36:55 +02002407 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002408 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002409 encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
2410 connector->connector_type = DRM_MODE_CONNECTOR_DVID;
2411
Chris Wilsone27d8532010-10-22 09:15:22 +01002412 if (intel_sdvo_is_hdmi_connector(intel_sdvo, device)) {
Zhenyu Wang14571b42010-03-30 14:06:33 +08002413 connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
Chris Wilsone27d8532010-10-22 09:15:22 +01002414 intel_sdvo->is_hdmi = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002415 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002416
Chris Wilsondf0e9242010-09-09 16:20:55 +01002417 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Chris Wilsonf797d222010-12-23 09:43:48 +00002418 if (intel_sdvo->is_hdmi)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002419 intel_sdvo_add_hdmi_properties(intel_sdvo, intel_sdvo_connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002420
2421 return true;
2422}
2423
2424static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002425intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002426{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002427 struct drm_encoder *encoder = &intel_sdvo->base.base;
2428 struct drm_connector *connector;
2429 struct intel_connector *intel_connector;
2430 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002431
Chris Wilson615fb932010-08-04 13:50:24 +01002432 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2433 if (!intel_sdvo_connector)
2434 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002435
Chris Wilson615fb932010-08-04 13:50:24 +01002436 intel_connector = &intel_sdvo_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002437 connector = &intel_connector->base;
2438 encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
2439 connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002440
Chris Wilson4ef69c72010-09-09 15:14:28 +01002441 intel_sdvo->controlled_output |= type;
2442 intel_sdvo_connector->output_flag = type;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002443
Chris Wilson4ef69c72010-09-09 15:14:28 +01002444 intel_sdvo->is_tv = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002445
Chris Wilsondf0e9242010-09-09 16:20:55 +01002446 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002447
Chris Wilson4ef69c72010-09-09 15:14:28 +01002448 if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
Chris Wilson32aad862010-08-04 13:50:25 +01002449 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002450
Chris Wilson4ef69c72010-09-09 15:14:28 +01002451 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002452 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002453
Chris Wilson4ef69c72010-09-09 15:14:28 +01002454 return true;
Chris Wilson32aad862010-08-04 13:50:25 +01002455
2456err:
Chris Wilson123d5c02010-09-23 16:15:21 +01002457 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002458 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002459}
2460
2461static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002462intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002463{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002464 struct drm_encoder *encoder = &intel_sdvo->base.base;
2465 struct drm_connector *connector;
2466 struct intel_connector *intel_connector;
2467 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002468
Chris Wilson615fb932010-08-04 13:50:24 +01002469 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2470 if (!intel_sdvo_connector)
2471 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002472
Chris Wilson615fb932010-08-04 13:50:24 +01002473 intel_connector = &intel_sdvo_connector->base;
2474 connector = &intel_connector->base;
Egbert Eich821450c2013-04-16 13:36:55 +02002475 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002476 encoder->encoder_type = DRM_MODE_ENCODER_DAC;
2477 connector->connector_type = DRM_MODE_CONNECTOR_VGA;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002478
Chris Wilson4ef69c72010-09-09 15:14:28 +01002479 if (device == 0) {
2480 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
2481 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
2482 } else if (device == 1) {
2483 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
2484 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
2485 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002486
Chris Wilsondf0e9242010-09-09 16:20:55 +01002487 intel_sdvo_connector_init(intel_sdvo_connector,
2488 intel_sdvo);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002489 return true;
2490}
2491
2492static bool
2493intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
2494{
2495 struct drm_encoder *encoder = &intel_sdvo->base.base;
2496 struct drm_connector *connector;
2497 struct intel_connector *intel_connector;
2498 struct intel_sdvo_connector *intel_sdvo_connector;
2499
2500 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2501 if (!intel_sdvo_connector)
2502 return false;
2503
2504 intel_connector = &intel_sdvo_connector->base;
2505 connector = &intel_connector->base;
2506 encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
2507 connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
2508
2509 if (device == 0) {
2510 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
2511 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
2512 } else if (device == 1) {
2513 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
2514 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
2515 }
2516
Chris Wilsondf0e9242010-09-09 16:20:55 +01002517 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002518 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002519 goto err;
2520
2521 return true;
2522
2523err:
Chris Wilson123d5c02010-09-23 16:15:21 +01002524 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002525 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002526}
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002527
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002528static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002529intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002530{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002531 intel_sdvo->is_tv = false;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002532 intel_sdvo->is_lvds = false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002533
Zhenyu Wang14571b42010-03-30 14:06:33 +08002534 /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002535
Zhenyu Wang14571b42010-03-30 14:06:33 +08002536 if (flags & SDVO_OUTPUT_TMDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002537 if (!intel_sdvo_dvi_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002538 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002539
Zhenyu Wang14571b42010-03-30 14:06:33 +08002540 if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002541 if (!intel_sdvo_dvi_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002542 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002543
Zhenyu Wang14571b42010-03-30 14:06:33 +08002544 /* TV has no XXX1 function block */
Zhenyu Wanga1f4b7ff2010-03-29 23:16:13 +08002545 if (flags & SDVO_OUTPUT_SVID0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002546 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002547 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002548
Zhenyu Wang14571b42010-03-30 14:06:33 +08002549 if (flags & SDVO_OUTPUT_CVBS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002550 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002551 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002552
Chris Wilsona0b1c7a2011-09-30 22:56:41 +01002553 if (flags & SDVO_OUTPUT_YPRPB0)
2554 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_YPRPB0))
2555 return false;
2556
Zhenyu Wang14571b42010-03-30 14:06:33 +08002557 if (flags & SDVO_OUTPUT_RGB0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002558 if (!intel_sdvo_analog_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002559 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002560
Zhenyu Wang14571b42010-03-30 14:06:33 +08002561 if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002562 if (!intel_sdvo_analog_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002563 return false;
Zhao Yakui2dd87382010-01-27 16:32:46 +08002564
Zhenyu Wang14571b42010-03-30 14:06:33 +08002565 if (flags & SDVO_OUTPUT_LVDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002566 if (!intel_sdvo_lvds_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002567 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002568
Zhenyu Wang14571b42010-03-30 14:06:33 +08002569 if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002570 if (!intel_sdvo_lvds_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002571 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002572
Zhenyu Wang14571b42010-03-30 14:06:33 +08002573 if ((flags & SDVO_OUTPUT_MASK) == 0) {
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002574 unsigned char bytes[2];
2575
Chris Wilsonea5b2132010-08-04 13:50:23 +01002576 intel_sdvo->controlled_output = 0;
2577 memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
Dave Airlie51c8b402009-08-20 13:38:04 +10002578 DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002579 SDVO_NAME(intel_sdvo),
Dave Airlie51c8b402009-08-20 13:38:04 +10002580 bytes[0], bytes[1]);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002581 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002582 }
Jesse Barnes27f82272011-09-02 12:54:37 -07002583 intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002584
Zhenyu Wang14571b42010-03-30 14:06:33 +08002585 return true;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002586}
2587
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002588static void intel_sdvo_output_cleanup(struct intel_sdvo *intel_sdvo)
2589{
2590 struct drm_device *dev = intel_sdvo->base.base.dev;
2591 struct drm_connector *connector, *tmp;
2592
2593 list_for_each_entry_safe(connector, tmp,
2594 &dev->mode_config.connector_list, head) {
2595 if (intel_attached_encoder(connector) == &intel_sdvo->base)
2596 intel_sdvo_destroy(connector);
2597 }
2598}
2599
Chris Wilson32aad862010-08-04 13:50:25 +01002600static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
2601 struct intel_sdvo_connector *intel_sdvo_connector,
2602 int type)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002603{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002604 struct drm_device *dev = intel_sdvo->base.base.dev;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002605 struct intel_sdvo_tv_format format;
2606 uint32_t format_map, i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002607
Chris Wilson32aad862010-08-04 13:50:25 +01002608 if (!intel_sdvo_set_target_output(intel_sdvo, type))
2609 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002610
Chris Wilson1a3665c2011-01-25 13:59:37 +00002611 BUILD_BUG_ON(sizeof(format) != 6);
Chris Wilson32aad862010-08-04 13:50:25 +01002612 if (!intel_sdvo_get_value(intel_sdvo,
2613 SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
2614 &format, sizeof(format)))
2615 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002616
Chris Wilson32aad862010-08-04 13:50:25 +01002617 memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08002618
2619 if (format_map == 0)
Chris Wilson32aad862010-08-04 13:50:25 +01002620 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002621
Chris Wilson615fb932010-08-04 13:50:24 +01002622 intel_sdvo_connector->format_supported_num = 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002623 for (i = 0 ; i < TV_FORMAT_NUM; i++)
Chris Wilson40039752010-08-04 13:50:26 +01002624 if (format_map & (1 << i))
2625 intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002626
2627
Chris Wilsonc5521702010-08-04 13:50:28 +01002628 intel_sdvo_connector->tv_format =
Chris Wilson32aad862010-08-04 13:50:25 +01002629 drm_property_create(dev, DRM_MODE_PROP_ENUM,
2630 "mode", intel_sdvo_connector->format_supported_num);
Chris Wilsonc5521702010-08-04 13:50:28 +01002631 if (!intel_sdvo_connector->tv_format)
Chris Wilsonfcc8d672010-08-04 13:50:27 +01002632 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002633
Chris Wilson615fb932010-08-04 13:50:24 +01002634 for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002635 drm_property_add_enum(
Chris Wilsonc5521702010-08-04 13:50:28 +01002636 intel_sdvo_connector->tv_format, i,
Chris Wilson40039752010-08-04 13:50:26 +01002637 i, tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
Zhao Yakuice6feab2009-08-24 13:50:26 +08002638
Chris Wilson40039752010-08-04 13:50:26 +01002639 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[0];
Rob Clark662595d2012-10-11 20:36:04 -05002640 drm_object_attach_property(&intel_sdvo_connector->base.base.base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002641 intel_sdvo_connector->tv_format, 0);
Chris Wilson32aad862010-08-04 13:50:25 +01002642 return true;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002643
2644}
2645
Chris Wilsonc5521702010-08-04 13:50:28 +01002646#define ENHANCEMENT(name, NAME) do { \
2647 if (enhancements.name) { \
2648 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
2649 !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
2650 return false; \
2651 intel_sdvo_connector->max_##name = data_value[0]; \
2652 intel_sdvo_connector->cur_##name = response; \
2653 intel_sdvo_connector->name = \
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002654 drm_property_create_range(dev, 0, #name, 0, data_value[0]); \
Chris Wilsonc5521702010-08-04 13:50:28 +01002655 if (!intel_sdvo_connector->name) return false; \
Rob Clark662595d2012-10-11 20:36:04 -05002656 drm_object_attach_property(&connector->base, \
Chris Wilsonc5521702010-08-04 13:50:28 +01002657 intel_sdvo_connector->name, \
2658 intel_sdvo_connector->cur_##name); \
2659 DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
2660 data_value[0], data_value[1], response); \
2661 } \
Akshay Joshi0206e352011-08-16 15:34:10 -04002662} while (0)
Chris Wilsonc5521702010-08-04 13:50:28 +01002663
2664static bool
2665intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
2666 struct intel_sdvo_connector *intel_sdvo_connector,
2667 struct intel_sdvo_enhancements_reply enhancements)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002668{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002669 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilson32aad862010-08-04 13:50:25 +01002670 struct drm_connector *connector = &intel_sdvo_connector->base.base;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002671 uint16_t response, data_value[2];
2672
Chris Wilsonc5521702010-08-04 13:50:28 +01002673 /* when horizontal overscan is supported, Add the left/right property */
2674 if (enhancements.overscan_h) {
2675 if (!intel_sdvo_get_value(intel_sdvo,
2676 SDVO_CMD_GET_MAX_OVERSCAN_H,
2677 &data_value, 4))
2678 return false;
2679
2680 if (!intel_sdvo_get_value(intel_sdvo,
2681 SDVO_CMD_GET_OVERSCAN_H,
2682 &response, 2))
2683 return false;
2684
2685 intel_sdvo_connector->max_hscan = data_value[0];
2686 intel_sdvo_connector->left_margin = data_value[0] - response;
2687 intel_sdvo_connector->right_margin = intel_sdvo_connector->left_margin;
2688 intel_sdvo_connector->left =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002689 drm_property_create_range(dev, 0, "left_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002690 if (!intel_sdvo_connector->left)
2691 return false;
2692
Rob Clark662595d2012-10-11 20:36:04 -05002693 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002694 intel_sdvo_connector->left,
2695 intel_sdvo_connector->left_margin);
2696
2697 intel_sdvo_connector->right =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002698 drm_property_create_range(dev, 0, "right_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002699 if (!intel_sdvo_connector->right)
2700 return false;
2701
Rob Clark662595d2012-10-11 20:36:04 -05002702 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002703 intel_sdvo_connector->right,
2704 intel_sdvo_connector->right_margin);
2705 DRM_DEBUG_KMS("h_overscan: max %d, "
2706 "default %d, current %d\n",
2707 data_value[0], data_value[1], response);
2708 }
2709
2710 if (enhancements.overscan_v) {
2711 if (!intel_sdvo_get_value(intel_sdvo,
2712 SDVO_CMD_GET_MAX_OVERSCAN_V,
2713 &data_value, 4))
2714 return false;
2715
2716 if (!intel_sdvo_get_value(intel_sdvo,
2717 SDVO_CMD_GET_OVERSCAN_V,
2718 &response, 2))
2719 return false;
2720
2721 intel_sdvo_connector->max_vscan = data_value[0];
2722 intel_sdvo_connector->top_margin = data_value[0] - response;
2723 intel_sdvo_connector->bottom_margin = intel_sdvo_connector->top_margin;
2724 intel_sdvo_connector->top =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002725 drm_property_create_range(dev, 0,
2726 "top_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002727 if (!intel_sdvo_connector->top)
2728 return false;
2729
Rob Clark662595d2012-10-11 20:36:04 -05002730 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002731 intel_sdvo_connector->top,
2732 intel_sdvo_connector->top_margin);
2733
2734 intel_sdvo_connector->bottom =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002735 drm_property_create_range(dev, 0,
2736 "bottom_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002737 if (!intel_sdvo_connector->bottom)
2738 return false;
2739
Rob Clark662595d2012-10-11 20:36:04 -05002740 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002741 intel_sdvo_connector->bottom,
2742 intel_sdvo_connector->bottom_margin);
2743 DRM_DEBUG_KMS("v_overscan: max %d, "
2744 "default %d, current %d\n",
2745 data_value[0], data_value[1], response);
2746 }
2747
2748 ENHANCEMENT(hpos, HPOS);
2749 ENHANCEMENT(vpos, VPOS);
2750 ENHANCEMENT(saturation, SATURATION);
2751 ENHANCEMENT(contrast, CONTRAST);
2752 ENHANCEMENT(hue, HUE);
2753 ENHANCEMENT(sharpness, SHARPNESS);
2754 ENHANCEMENT(brightness, BRIGHTNESS);
2755 ENHANCEMENT(flicker_filter, FLICKER_FILTER);
2756 ENHANCEMENT(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
2757 ENHANCEMENT(flicker_filter_2d, FLICKER_FILTER_2D);
2758 ENHANCEMENT(tv_chroma_filter, TV_CHROMA_FILTER);
2759 ENHANCEMENT(tv_luma_filter, TV_LUMA_FILTER);
2760
Chris Wilsone0442182010-08-04 13:50:29 +01002761 if (enhancements.dot_crawl) {
2762 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
2763 return false;
2764
2765 intel_sdvo_connector->max_dot_crawl = 1;
2766 intel_sdvo_connector->cur_dot_crawl = response & 0x1;
2767 intel_sdvo_connector->dot_crawl =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002768 drm_property_create_range(dev, 0, "dot_crawl", 0, 1);
Chris Wilsone0442182010-08-04 13:50:29 +01002769 if (!intel_sdvo_connector->dot_crawl)
2770 return false;
2771
Rob Clark662595d2012-10-11 20:36:04 -05002772 drm_object_attach_property(&connector->base,
Chris Wilsone0442182010-08-04 13:50:29 +01002773 intel_sdvo_connector->dot_crawl,
2774 intel_sdvo_connector->cur_dot_crawl);
2775 DRM_DEBUG_KMS("dot crawl: current %d\n", response);
2776 }
2777
Chris Wilsonc5521702010-08-04 13:50:28 +01002778 return true;
2779}
2780
2781static bool
2782intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
2783 struct intel_sdvo_connector *intel_sdvo_connector,
2784 struct intel_sdvo_enhancements_reply enhancements)
2785{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002786 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilsonc5521702010-08-04 13:50:28 +01002787 struct drm_connector *connector = &intel_sdvo_connector->base.base;
2788 uint16_t response, data_value[2];
2789
2790 ENHANCEMENT(brightness, BRIGHTNESS);
2791
2792 return true;
2793}
2794#undef ENHANCEMENT
2795
2796static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
2797 struct intel_sdvo_connector *intel_sdvo_connector)
2798{
2799 union {
2800 struct intel_sdvo_enhancements_reply reply;
2801 uint16_t response;
2802 } enhancements;
2803
Chris Wilson1a3665c2011-01-25 13:59:37 +00002804 BUILD_BUG_ON(sizeof(enhancements) != 2);
2805
Chris Wilsoncf9a2f32010-09-23 16:17:33 +01002806 enhancements.response = 0;
2807 intel_sdvo_get_value(intel_sdvo,
2808 SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
2809 &enhancements, sizeof(enhancements));
Chris Wilsonc5521702010-08-04 13:50:28 +01002810 if (enhancements.response == 0) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002811 DRM_DEBUG_KMS("No enhancement is supported\n");
Chris Wilson32aad862010-08-04 13:50:25 +01002812 return true;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002813 }
Chris Wilson32aad862010-08-04 13:50:25 +01002814
Chris Wilsonc5521702010-08-04 13:50:28 +01002815 if (IS_TV(intel_sdvo_connector))
2816 return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
Akshay Joshi0206e352011-08-16 15:34:10 -04002817 else if (IS_LVDS(intel_sdvo_connector))
Chris Wilsonc5521702010-08-04 13:50:28 +01002818 return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2819 else
2820 return true;
Chris Wilsone957d772010-09-24 12:52:03 +01002821}
Chris Wilson32aad862010-08-04 13:50:25 +01002822
Chris Wilsone957d772010-09-24 12:52:03 +01002823static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
2824 struct i2c_msg *msgs,
2825 int num)
2826{
2827 struct intel_sdvo *sdvo = adapter->algo_data;
2828
2829 if (!intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
2830 return -EIO;
2831
2832 return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
2833}
2834
2835static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
2836{
2837 struct intel_sdvo *sdvo = adapter->algo_data;
2838 return sdvo->i2c->algo->functionality(sdvo->i2c);
2839}
2840
2841static const struct i2c_algorithm intel_sdvo_ddc_proxy = {
2842 .master_xfer = intel_sdvo_ddc_proxy_xfer,
2843 .functionality = intel_sdvo_ddc_proxy_func
2844};
2845
2846static bool
2847intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo,
2848 struct drm_device *dev)
2849{
2850 sdvo->ddc.owner = THIS_MODULE;
2851 sdvo->ddc.class = I2C_CLASS_DDC;
2852 snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
2853 sdvo->ddc.dev.parent = &dev->pdev->dev;
2854 sdvo->ddc.algo_data = sdvo;
2855 sdvo->ddc.algo = &intel_sdvo_ddc_proxy;
2856
2857 return i2c_add_adapter(&sdvo->ddc) == 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002858}
2859
Daniel Vettereef4eac2012-03-23 23:43:35 +01002860bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob)
Jesse Barnes79e53942008-11-07 14:24:08 -08002861{
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002862 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt21d40d32010-03-25 11:11:14 -07002863 struct intel_encoder *intel_encoder;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002864 struct intel_sdvo *intel_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -08002865 int i;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002866 intel_sdvo = kzalloc(sizeof(struct intel_sdvo), GFP_KERNEL);
2867 if (!intel_sdvo)
Eric Anholt7d573822009-01-02 13:33:00 -08002868 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002869
Chris Wilson56184e32011-05-17 14:03:50 +01002870 intel_sdvo->sdvo_reg = sdvo_reg;
Daniel Vettereef4eac2012-03-23 23:43:35 +01002871 intel_sdvo->is_sdvob = is_sdvob;
2872 intel_sdvo->slave_addr = intel_sdvo_get_slave_addr(dev, intel_sdvo) >> 1;
Chris Wilson56184e32011-05-17 14:03:50 +01002873 intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo, sdvo_reg);
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002874 if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev))
2875 goto err_i2c_bus;
Chris Wilsone957d772010-09-24 12:52:03 +01002876
Chris Wilson56184e32011-05-17 14:03:50 +01002877 /* encoder type will be decided later */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002878 intel_encoder = &intel_sdvo->base;
Eric Anholt21d40d32010-03-25 11:11:14 -07002879 intel_encoder->type = INTEL_OUTPUT_SDVO;
Chris Wilson373a3cf2010-09-15 12:03:59 +01002880 drm_encoder_init(dev, &intel_encoder->base, &intel_sdvo_enc_funcs, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08002881
Jesse Barnes79e53942008-11-07 14:24:08 -08002882 /* Read the regs to test if we can talk to the device */
2883 for (i = 0; i < 0x40; i++) {
Chris Wilsonf899fc62010-07-20 15:44:45 -07002884 u8 byte;
2885
2886 if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01002887 DRM_DEBUG_KMS("No SDVO device found on %s\n",
2888 SDVO_NAME(intel_sdvo));
Chris Wilsonf899fc62010-07-20 15:44:45 -07002889 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002890 }
2891 }
2892
Daniel Vetter6cc5f342013-03-27 00:44:53 +01002893 intel_encoder->compute_config = intel_sdvo_compute_config;
Daniel Vetterce22c322012-07-01 15:31:04 +02002894 intel_encoder->disable = intel_disable_sdvo;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01002895 intel_encoder->mode_set = intel_sdvo_mode_set;
Daniel Vetterce22c322012-07-01 15:31:04 +02002896 intel_encoder->enable = intel_enable_sdvo;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02002897 intel_encoder->get_hw_state = intel_sdvo_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002898 intel_encoder->get_config = intel_sdvo_get_config;
Daniel Vetterce22c322012-07-01 15:31:04 +02002899
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002900 /* In default case sdvo lvds is false */
Chris Wilson32aad862010-08-04 13:50:25 +01002901 if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002902 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002903
Chris Wilsonea5b2132010-08-04 13:50:23 +01002904 if (intel_sdvo_output_setup(intel_sdvo,
2905 intel_sdvo->caps.output_flags) != true) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01002906 DRM_DEBUG_KMS("SDVO output failed to setup on %s\n",
2907 SDVO_NAME(intel_sdvo));
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002908 /* Output_setup can leave behind connectors! */
2909 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08002910 }
2911
Chris Wilson7ba220c2013-06-09 16:02:04 +01002912 /* Only enable the hotplug irq if we need it, to work around noisy
2913 * hotplug lines.
2914 */
2915 if (intel_sdvo->hotplug_active) {
2916 intel_encoder->hpd_pin =
2917 intel_sdvo->is_sdvob ? HPD_SDVO_B : HPD_SDVO_C;
2918 }
2919
Daniel Vettere506d6f2012-11-13 17:24:43 +01002920 /*
2921 * Cloning SDVO with anything is often impossible, since the SDVO
2922 * encoder can request a special input timing mode. And even if that's
2923 * not the case we have evidence that cloning a plain unscaled mode with
2924 * VGA doesn't really work. Furthermore the cloning flags are way too
2925 * simplistic anyway to express such constraints, so just give up on
2926 * cloning for SDVO encoders.
2927 */
2928 intel_sdvo->base.cloneable = false;
2929
Chris Wilsonea5b2132010-08-04 13:50:23 +01002930 intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo, sdvo_reg);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002931
Jesse Barnes79e53942008-11-07 14:24:08 -08002932 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01002933 if (!intel_sdvo_set_target_input(intel_sdvo))
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002934 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08002935
Chris Wilson32aad862010-08-04 13:50:25 +01002936 if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
2937 &intel_sdvo->pixel_clock_min,
2938 &intel_sdvo->pixel_clock_max))
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002939 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08002940
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08002941 DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
yakui_zhao342dc382009-06-02 14:12:00 +08002942 "clock range %dMHz - %dMHz, "
2943 "input 1: %c, input 2: %c, "
2944 "output 1: %c, output 2: %c\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002945 SDVO_NAME(intel_sdvo),
2946 intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
2947 intel_sdvo->caps.device_rev_id,
2948 intel_sdvo->pixel_clock_min / 1000,
2949 intel_sdvo->pixel_clock_max / 1000,
2950 (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
2951 (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
yakui_zhao342dc382009-06-02 14:12:00 +08002952 /* check currently supported outputs */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002953 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002954 (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
Chris Wilsonea5b2132010-08-04 13:50:23 +01002955 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002956 (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
Eric Anholt7d573822009-01-02 13:33:00 -08002957 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08002958
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002959err_output:
2960 intel_sdvo_output_cleanup(intel_sdvo);
2961
Chris Wilsonf899fc62010-07-20 15:44:45 -07002962err:
Chris Wilson373a3cf2010-09-15 12:03:59 +01002963 drm_encoder_cleanup(&intel_encoder->base);
Chris Wilsone957d772010-09-24 12:52:03 +01002964 i2c_del_adapter(&intel_sdvo->ddc);
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002965err_i2c_bus:
2966 intel_sdvo_unselect_i2c_bus(intel_sdvo);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002967 kfree(intel_sdvo);
Jesse Barnes79e53942008-11-07 14:24:08 -08002968
Eric Anholt7d573822009-01-02 13:33:00 -08002969 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002970}