blob: 44cf4d0d1cb9fe1d649e7d04a9f3885394844364 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b88852013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Chris Wilsonf13d3f72010-09-20 17:36:15 +010043enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010044 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010046 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047};
Ben Gamari433e12f2009-02-17 20:08:51 -050048
Damien Lespiau497666d2013-10-15 18:55:39 +010049/* As the drm_debugfs_init() routines are called before dev->dev_private is
50 * allocated we need to hook into the minor for release. */
51static int
52drm_add_fake_info_node(struct drm_minor *minor,
53 struct dentry *ent,
54 const void *key)
55{
56 struct drm_info_node *node;
57
58 node = kmalloc(sizeof(*node), GFP_KERNEL);
59 if (node == NULL) {
60 debugfs_remove(ent);
61 return -ENOMEM;
62 }
63
64 node->minor = minor;
65 node->dent = ent;
66 node->info_ent = (void *) key;
67
68 mutex_lock(&minor->debugfs_lock);
69 list_add(&node->list, &minor->debugfs_list);
70 mutex_unlock(&minor->debugfs_lock);
71
72 return 0;
73}
74
Chris Wilson70d39fe2010-08-25 16:03:34 +010075static int i915_capabilities(struct seq_file *m, void *data)
76{
Damien Lespiau9f25d002014-05-13 15:30:28 +010077 struct drm_info_node *node = m->private;
Chris Wilson70d39fe2010-08-25 16:03:34 +010078 struct drm_device *dev = node->minor->dev;
79 const struct intel_device_info *info = INTEL_INFO(dev);
80
81 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030082 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010083#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
84#define SEP_SEMICOLON ;
85 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
86#undef PRINT_FLAG
87#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010088
89 return 0;
90}
Ben Gamari433e12f2009-02-17 20:08:51 -050091
Imre Deaka7363de2016-05-12 16:18:52 +030092static char get_active_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000093{
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010094 return obj->active ? '*' : ' ';
Chris Wilsona6172a82009-02-11 14:26:38 +000095}
96
Imre Deaka7363de2016-05-12 16:18:52 +030097static char get_pin_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010098{
99 return obj->pin_display ? 'p' : ' ';
100}
101
Imre Deaka7363de2016-05-12 16:18:52 +0300102static char get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000103{
Akshay Joshi0206e352011-08-16 15:34:10 -0400104 switch (obj->tiling_mode) {
105 default:
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100106 case I915_TILING_NONE: return ' ';
107 case I915_TILING_X: return 'X';
108 case I915_TILING_Y: return 'Y';
Akshay Joshi0206e352011-08-16 15:34:10 -0400109 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000110}
111
Imre Deaka7363de2016-05-12 16:18:52 +0300112static char get_global_flag(struct drm_i915_gem_object *obj)
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700113{
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100114 return i915_gem_obj_to_ggtt(obj) ? 'g' : ' ';
115}
116
Imre Deaka7363de2016-05-12 16:18:52 +0300117static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100118{
119 return obj->mapping ? 'M' : ' ';
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700120}
121
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100122static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
123{
124 u64 size = 0;
125 struct i915_vma *vma;
126
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000127 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +0000128 if (vma->is_ggtt && drm_mm_node_allocated(&vma->node))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100129 size += vma->node.size;
130 }
131
132 return size;
133}
134
Chris Wilson37811fc2010-08-25 22:45:57 +0100135static void
136describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
137{
Chris Wilsonb4716182015-04-27 13:41:17 +0100138 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000139 struct intel_engine_cs *engine;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700140 struct i915_vma *vma;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800141 int pin_count = 0;
Dave Gordonc3232b12016-03-23 18:19:53 +0000142 enum intel_engine_id id;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800143
Chris Wilson188c1ab2016-04-03 14:14:20 +0100144 lockdep_assert_held(&obj->base.dev->struct_mutex);
145
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100146 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x [ ",
Chris Wilson37811fc2010-08-25 22:45:57 +0100147 &obj->base,
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100148 get_active_flag(obj),
Chris Wilson37811fc2010-08-25 22:45:57 +0100149 get_pin_flag(obj),
150 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700151 get_global_flag(obj),
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100152 get_pin_mapped_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800153 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100154 obj->base.read_domains,
Chris Wilsonb4716182015-04-27 13:41:17 +0100155 obj->base.write_domain);
Dave Gordonc3232b12016-03-23 18:19:53 +0000156 for_each_engine_id(engine, dev_priv, id)
Chris Wilsonb4716182015-04-27 13:41:17 +0100157 seq_printf(m, "%x ",
Dave Gordonc3232b12016-03-23 18:19:53 +0000158 i915_gem_request_get_seqno(obj->last_read_req[id]));
Chris Wilsonb4716182015-04-27 13:41:17 +0100159 seq_printf(m, "] %x %x%s%s%s",
John Harrison97b2a6a2014-11-24 18:49:26 +0000160 i915_gem_request_get_seqno(obj->last_write_req),
161 i915_gem_request_get_seqno(obj->last_fenced_req),
Chris Wilson0a4cd7c2014-08-22 14:41:39 +0100162 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100163 obj->dirty ? " dirty" : "",
164 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
165 if (obj->base.name)
166 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000167 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800168 if (vma->pin_count > 0)
169 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300170 }
171 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100172 if (obj->pin_display)
173 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100174 if (obj->fence_reg != I915_FENCE_REG_NONE)
175 seq_printf(m, " (fence: %d)", obj->fence_reg);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000176 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson15717de2016-08-04 07:52:26 +0100177 if (!drm_mm_node_allocated(&vma->node))
178 continue;
179
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100180 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
Chris Wilson596c5922016-02-26 11:03:20 +0000181 vma->is_ggtt ? "g" : "pp",
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100182 vma->node.start, vma->node.size);
Chris Wilson596c5922016-02-26 11:03:20 +0000183 if (vma->is_ggtt)
184 seq_printf(m, ", type: %u", vma->ggtt_view.type);
185 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700186 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000187 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100188 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson30154652015-04-07 17:28:24 +0100189 if (obj->pin_display || obj->fault_mappable) {
Chris Wilson6299f992010-11-24 12:23:44 +0000190 char s[3], *t = s;
Chris Wilson30154652015-04-07 17:28:24 +0100191 if (obj->pin_display)
Chris Wilson6299f992010-11-24 12:23:44 +0000192 *t++ = 'p';
193 if (obj->fault_mappable)
194 *t++ = 'f';
195 *t = '\0';
196 seq_printf(m, " (%s mappable)", s);
197 }
Chris Wilsonb4716182015-04-27 13:41:17 +0100198 if (obj->last_write_req != NULL)
John Harrison41c52412014-11-24 18:49:43 +0000199 seq_printf(m, " (%s)",
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000200 i915_gem_request_get_engine(obj->last_write_req)->name);
Daniel Vetterd5a81ef2014-06-18 14:46:49 +0200201 if (obj->frontbuffer_bits)
202 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100203}
204
Ben Gamari433e12f2009-02-17 20:08:51 -0500205static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500206{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100207 struct drm_info_node *node = m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500208 uintptr_t list = (uintptr_t) node->info_ent->data;
209 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500210 struct drm_device *dev = node->minor->dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300211 struct drm_i915_private *dev_priv = to_i915(dev);
212 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskyca191b12013-07-31 17:00:14 -0700213 struct i915_vma *vma;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300214 u64 total_obj_size, total_gtt_size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100215 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100216
217 ret = mutex_lock_interruptible(&dev->struct_mutex);
218 if (ret)
219 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500220
Ben Widawskyca191b12013-07-31 17:00:14 -0700221 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500222 switch (list) {
223 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100224 seq_puts(m, "Active:\n");
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300225 head = &ggtt->base.active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500226 break;
227 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100228 seq_puts(m, "Inactive:\n");
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300229 head = &ggtt->base.inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500230 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500231 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100232 mutex_unlock(&dev->struct_mutex);
233 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500234 }
235
Chris Wilson8f2480f2010-09-26 11:44:19 +0100236 total_obj_size = total_gtt_size = count = 0;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000237 list_for_each_entry(vma, head, vm_link) {
Ben Widawskyca191b12013-07-31 17:00:14 -0700238 seq_printf(m, " ");
239 describe_obj(m, vma->obj);
240 seq_printf(m, "\n");
241 total_obj_size += vma->obj->base.size;
242 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100243 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500244 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100245 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700246
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300247 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson8f2480f2010-09-26 11:44:19 +0100248 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500249 return 0;
250}
251
Chris Wilson6d2b88852013-08-07 18:30:54 +0100252static int obj_rank_by_stolen(void *priv,
253 struct list_head *A, struct list_head *B)
254{
255 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200256 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100257 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200258 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100259
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200260 if (a->stolen->start < b->stolen->start)
261 return -1;
262 if (a->stolen->start > b->stolen->start)
263 return 1;
264 return 0;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100265}
266
267static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
268{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100269 struct drm_info_node *node = m->private;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100270 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100271 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100272 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300273 u64 total_obj_size, total_gtt_size;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100274 LIST_HEAD(stolen);
275 int count, ret;
276
277 ret = mutex_lock_interruptible(&dev->struct_mutex);
278 if (ret)
279 return ret;
280
281 total_obj_size = total_gtt_size = count = 0;
282 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
283 if (obj->stolen == NULL)
284 continue;
285
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200286 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100287
288 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100289 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100290 count++;
291 }
292 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
293 if (obj->stolen == NULL)
294 continue;
295
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200296 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100297
298 total_obj_size += obj->base.size;
299 count++;
300 }
301 list_sort(NULL, &stolen, obj_rank_by_stolen);
302 seq_puts(m, "Stolen:\n");
303 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200304 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100305 seq_puts(m, " ");
306 describe_obj(m, obj);
307 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200308 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100309 }
310 mutex_unlock(&dev->struct_mutex);
311
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300312 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b88852013-08-07 18:30:54 +0100313 count, total_obj_size, total_gtt_size);
314 return 0;
315}
316
Chris Wilson6299f992010-11-24 12:23:44 +0000317#define count_objects(list, member) do { \
318 list_for_each_entry(obj, list, member) { \
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100319 size += i915_gem_obj_total_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000320 ++count; \
321 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700322 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000323 ++mappable_count; \
324 } \
325 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400326} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000327
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100328struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000329 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300330 unsigned long count;
331 u64 total, unbound;
332 u64 global, shared;
333 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100334};
335
336static int per_file_stats(int id, void *ptr, void *data)
337{
338 struct drm_i915_gem_object *obj = ptr;
339 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000340 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100341
342 stats->count++;
343 stats->total += obj->base.size;
Chris Wilson15717de2016-08-04 07:52:26 +0100344 if (!obj->bind_count)
345 stats->unbound += obj->base.size;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000346 if (obj->base.name || obj->base.dma_buf)
347 stats->shared += obj->base.size;
348
Chris Wilson894eeec2016-08-04 07:52:20 +0100349 list_for_each_entry(vma, &obj->vma_list, obj_link) {
350 if (!drm_mm_node_allocated(&vma->node))
351 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000352
Chris Wilson894eeec2016-08-04 07:52:20 +0100353 if (vma->is_ggtt) {
354 stats->global += vma->node.size;
355 } else {
356 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
Chris Wilson6313c202014-03-19 13:45:45 +0000357
Chris Wilson2bfa9962016-08-04 07:52:25 +0100358 if (ppgtt->base.file != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000359 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000360 }
Chris Wilson894eeec2016-08-04 07:52:20 +0100361
362 if (obj->active) /* XXX per-vma statistic */
363 stats->active += vma->node.size;
364 else
365 stats->inactive += vma->node.size;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100366 }
367
368 return 0;
369}
370
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100371#define print_file_stats(m, name, stats) do { \
372 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300373 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100374 name, \
375 stats.count, \
376 stats.total, \
377 stats.active, \
378 stats.inactive, \
379 stats.global, \
380 stats.shared, \
381 stats.unbound); \
382} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800383
384static void print_batch_pool_stats(struct seq_file *m,
385 struct drm_i915_private *dev_priv)
386{
387 struct drm_i915_gem_object *obj;
388 struct file_stats stats;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000389 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000390 int j;
Brad Volkin493018d2014-12-11 12:13:08 -0800391
392 memset(&stats, 0, sizeof(stats));
393
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000394 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000395 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100396 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000397 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100398 batch_pool_link)
399 per_file_stats(0, obj, &stats);
400 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100401 }
Brad Volkin493018d2014-12-11 12:13:08 -0800402
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100403 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800404}
405
Chris Wilson15da9562016-05-24 14:53:43 +0100406static int per_file_ctx_stats(int id, void *ptr, void *data)
407{
408 struct i915_gem_context *ctx = ptr;
409 int n;
410
411 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
412 if (ctx->engine[n].state)
413 per_file_stats(0, ctx->engine[n].state, data);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100414 if (ctx->engine[n].ring)
415 per_file_stats(0, ctx->engine[n].ring->obj, data);
Chris Wilson15da9562016-05-24 14:53:43 +0100416 }
417
418 return 0;
419}
420
421static void print_context_stats(struct seq_file *m,
422 struct drm_i915_private *dev_priv)
423{
424 struct file_stats stats;
425 struct drm_file *file;
426
427 memset(&stats, 0, sizeof(stats));
428
Chris Wilson91c8a322016-07-05 10:40:23 +0100429 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100430 if (dev_priv->kernel_context)
431 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
432
Chris Wilson91c8a322016-07-05 10:40:23 +0100433 list_for_each_entry(file, &dev_priv->drm.filelist, lhead) {
Chris Wilson15da9562016-05-24 14:53:43 +0100434 struct drm_i915_file_private *fpriv = file->driver_priv;
435 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
436 }
Chris Wilson91c8a322016-07-05 10:40:23 +0100437 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100438
439 print_file_stats(m, "[k]contexts", stats);
440}
441
Ben Widawskyca191b12013-07-31 17:00:14 -0700442#define count_vmas(list, member) do { \
443 list_for_each_entry(vma, list, member) { \
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100444 size += i915_gem_obj_total_ggtt_size(vma->obj); \
Ben Widawskyca191b12013-07-31 17:00:14 -0700445 ++count; \
446 if (vma->obj->map_and_fenceable) { \
447 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
448 ++mappable_count; \
449 } \
450 } \
451} while (0)
452
453static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100454{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100455 struct drm_info_node *node = m->private;
Chris Wilson73aa8082010-09-30 11:46:12 +0100456 struct drm_device *dev = node->minor->dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300457 struct drm_i915_private *dev_priv = to_i915(dev);
458 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200459 u32 count, mappable_count, purgeable_count;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300460 u64 size, mappable_size, purgeable_size;
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100461 unsigned long pin_mapped_count = 0, pin_mapped_purgeable_count = 0;
462 u64 pin_mapped_size = 0, pin_mapped_purgeable_size = 0;
Chris Wilson6299f992010-11-24 12:23:44 +0000463 struct drm_i915_gem_object *obj;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100464 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700465 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100466 int ret;
467
468 ret = mutex_lock_interruptible(&dev->struct_mutex);
469 if (ret)
470 return ret;
471
Chris Wilson6299f992010-11-24 12:23:44 +0000472 seq_printf(m, "%u objects, %zu bytes\n",
473 dev_priv->mm.object_count,
474 dev_priv->mm.object_memory);
475
476 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700477 count_objects(&dev_priv->mm.bound_list, global_list);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300478 seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000479 count, mappable_count, size, mappable_size);
480
481 size = count = mappable_size = mappable_count = 0;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300482 count_vmas(&ggtt->base.active_list, vm_link);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300483 seq_printf(m, " %u [%u] active objects, %llu [%llu] bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000484 count, mappable_count, size, mappable_size);
485
486 size = count = mappable_size = mappable_count = 0;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300487 count_vmas(&ggtt->base.inactive_list, vm_link);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300488 seq_printf(m, " %u [%u] inactive objects, %llu [%llu] bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000489 count, mappable_count, size, mappable_size);
490
Chris Wilsonb7abb712012-08-20 11:33:30 +0200491 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700492 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200493 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200494 if (obj->madv == I915_MADV_DONTNEED)
495 purgeable_size += obj->base.size, ++purgeable_count;
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100496 if (obj->mapping) {
497 pin_mapped_count++;
498 pin_mapped_size += obj->base.size;
499 if (obj->pages_pin_count == 0) {
500 pin_mapped_purgeable_count++;
501 pin_mapped_purgeable_size += obj->base.size;
502 }
503 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200504 }
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300505 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
Chris Wilson6c085a72012-08-20 11:40:46 +0200506
Chris Wilson6299f992010-11-24 12:23:44 +0000507 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700508 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000509 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700510 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000511 ++count;
512 }
Chris Wilson30154652015-04-07 17:28:24 +0100513 if (obj->pin_display) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700514 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000515 ++mappable_count;
516 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200517 if (obj->madv == I915_MADV_DONTNEED) {
518 purgeable_size += obj->base.size;
519 ++purgeable_count;
520 }
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100521 if (obj->mapping) {
522 pin_mapped_count++;
523 pin_mapped_size += obj->base.size;
524 if (obj->pages_pin_count == 0) {
525 pin_mapped_purgeable_count++;
526 pin_mapped_purgeable_size += obj->base.size;
527 }
528 }
Chris Wilson6299f992010-11-24 12:23:44 +0000529 }
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300530 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200531 purgeable_count, purgeable_size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300532 seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000533 mappable_count, mappable_size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300534 seq_printf(m, "%u fault mappable objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000535 count, size);
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100536 seq_printf(m,
537 "%lu [%lu] pin mapped objects, %llu [%llu] bytes [purgeable]\n",
538 pin_mapped_count, pin_mapped_purgeable_count,
539 pin_mapped_size, pin_mapped_purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000540
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300541 seq_printf(m, "%llu [%llu] gtt total\n",
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300542 ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100543
Damien Lespiau267f0c92013-06-24 22:59:48 +0100544 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800545 print_batch_pool_stats(m, dev_priv);
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200546 mutex_unlock(&dev->struct_mutex);
547
548 mutex_lock(&dev->filelist_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100549 print_context_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100550 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
551 struct file_stats stats;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900552 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100553
554 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000555 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100556 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100557 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100558 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900559 /*
560 * Although we have a valid reference on file->pid, that does
561 * not guarantee that the task_struct who called get_pid() is
562 * still alive (e.g. get_pid(current) => fork() => exit()).
563 * Therefore, we need to protect this ->comm access using RCU.
564 */
565 rcu_read_lock();
566 task = pid_task(file->pid, PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800567 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900568 rcu_read_unlock();
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100569 }
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200570 mutex_unlock(&dev->filelist_mutex);
Chris Wilson73aa8082010-09-30 11:46:12 +0100571
572 return 0;
573}
574
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100575static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000576{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100577 struct drm_info_node *node = m->private;
Chris Wilson08c18322011-01-10 00:00:24 +0000578 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100579 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100580 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson08c18322011-01-10 00:00:24 +0000581 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300582 u64 total_obj_size, total_gtt_size;
Chris Wilson08c18322011-01-10 00:00:24 +0000583 int count, ret;
584
585 ret = mutex_lock_interruptible(&dev->struct_mutex);
586 if (ret)
587 return ret;
588
589 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700590 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800591 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
Chris Wilson1b502472012-04-24 15:47:30 +0100592 continue;
593
Damien Lespiau267f0c92013-06-24 22:59:48 +0100594 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000595 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100596 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000597 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100598 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000599 count++;
600 }
601
602 mutex_unlock(&dev->struct_mutex);
603
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300604 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000605 count, total_obj_size, total_gtt_size);
606
607 return 0;
608}
609
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100610static int i915_gem_pageflip_info(struct seq_file *m, void *data)
611{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100612 struct drm_info_node *node = m->private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100613 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100614 struct drm_i915_private *dev_priv = to_i915(dev);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100615 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200616 int ret;
617
618 ret = mutex_lock_interruptible(&dev->struct_mutex);
619 if (ret)
620 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100621
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100622 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800623 const char pipe = pipe_name(crtc->pipe);
624 const char plane = plane_name(crtc->plane);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200625 struct intel_flip_work *work;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100626
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200627 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200628 work = crtc->flip_work;
629 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800630 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100631 pipe, plane);
632 } else {
Daniel Vetter5a21b662016-05-24 17:13:53 +0200633 u32 pending;
634 u32 addr;
635
636 pending = atomic_read(&work->pending);
637 if (pending) {
638 seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
639 pipe, plane);
640 } else {
641 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
642 pipe, plane);
643 }
644 if (work->flip_queued_req) {
645 struct intel_engine_cs *engine = i915_gem_request_get_engine(work->flip_queued_req);
646
647 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
648 engine->name,
649 i915_gem_request_get_seqno(work->flip_queued_req),
650 dev_priv->next_seqno,
Chris Wilson1b7744e2016-07-01 17:23:17 +0100651 intel_engine_get_seqno(engine),
Chris Wilsonf69a02c2016-07-01 17:23:16 +0100652 i915_gem_request_completed(work->flip_queued_req));
Daniel Vetter5a21b662016-05-24 17:13:53 +0200653 } else
654 seq_printf(m, "Flip not associated with any ring\n");
655 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
656 work->flip_queued_vblank,
657 work->flip_ready_vblank,
658 intel_crtc_get_vblank_counter(crtc));
659 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
660
661 if (INTEL_INFO(dev)->gen >= 4)
662 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
663 else
664 addr = I915_READ(DSPADDR(crtc->plane));
665 seq_printf(m, "Current scanout address 0x%08x\n", addr);
666
667 if (work->pending_flip_obj) {
668 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
669 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100670 }
671 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200672 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100673 }
674
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200675 mutex_unlock(&dev->struct_mutex);
676
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100677 return 0;
678}
679
Brad Volkin493018d2014-12-11 12:13:08 -0800680static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
681{
682 struct drm_info_node *node = m->private;
683 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100684 struct drm_i915_private *dev_priv = to_i915(dev);
Brad Volkin493018d2014-12-11 12:13:08 -0800685 struct drm_i915_gem_object *obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000686 struct intel_engine_cs *engine;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100687 int total = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000688 int ret, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800689
690 ret = mutex_lock_interruptible(&dev->struct_mutex);
691 if (ret)
692 return ret;
693
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000694 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000695 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100696 int count;
697
698 count = 0;
699 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000700 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100701 batch_pool_link)
702 count++;
703 seq_printf(m, "%s cache[%d]: %d objects\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000704 engine->name, j, count);
Chris Wilson8d9d5742015-04-07 16:20:38 +0100705
706 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000707 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100708 batch_pool_link) {
709 seq_puts(m, " ");
710 describe_obj(m, obj);
711 seq_putc(m, '\n');
712 }
713
714 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100715 }
Brad Volkin493018d2014-12-11 12:13:08 -0800716 }
717
Chris Wilson8d9d5742015-04-07 16:20:38 +0100718 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800719
720 mutex_unlock(&dev->struct_mutex);
721
722 return 0;
723}
724
Ben Gamari20172632009-02-17 20:08:50 -0500725static int i915_gem_request_info(struct seq_file *m, void *data)
726{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100727 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500728 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100729 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000730 struct intel_engine_cs *engine;
Daniel Vettereed29a52015-05-21 14:21:25 +0200731 struct drm_i915_gem_request *req;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000732 int ret, any;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100733
734 ret = mutex_lock_interruptible(&dev->struct_mutex);
735 if (ret)
736 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500737
Chris Wilson2d1070b2015-04-01 10:36:56 +0100738 any = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000739 for_each_engine(engine, dev_priv) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100740 int count;
741
742 count = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000743 list_for_each_entry(req, &engine->request_list, list)
Chris Wilson2d1070b2015-04-01 10:36:56 +0100744 count++;
745 if (count == 0)
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100746 continue;
747
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000748 seq_printf(m, "%s requests: %d\n", engine->name, count);
749 list_for_each_entry(req, &engine->request_list, list) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100750 struct task_struct *task;
751
752 rcu_read_lock();
753 task = NULL;
Daniel Vettereed29a52015-05-21 14:21:25 +0200754 if (req->pid)
755 task = pid_task(req->pid, PIDTYPE_PID);
Chris Wilson2d1070b2015-04-01 10:36:56 +0100756 seq_printf(m, " %x @ %d: %s [%d]\n",
Chris Wilson04769652016-07-20 09:21:11 +0100757 req->fence.seqno,
Daniel Vettereed29a52015-05-21 14:21:25 +0200758 (int) (jiffies - req->emitted_jiffies),
Chris Wilson2d1070b2015-04-01 10:36:56 +0100759 task ? task->comm : "<unknown>",
760 task ? task->pid : -1);
761 rcu_read_unlock();
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100762 }
Chris Wilson2d1070b2015-04-01 10:36:56 +0100763
764 any++;
Ben Gamari20172632009-02-17 20:08:50 -0500765 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100766 mutex_unlock(&dev->struct_mutex);
767
Chris Wilson2d1070b2015-04-01 10:36:56 +0100768 if (any == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100769 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100770
Ben Gamari20172632009-02-17 20:08:50 -0500771 return 0;
772}
773
Chris Wilsonb2223492010-10-27 15:27:33 +0100774static void i915_ring_seqno_info(struct seq_file *m,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000775 struct intel_engine_cs *engine)
Chris Wilsonb2223492010-10-27 15:27:33 +0100776{
Chris Wilson688e6c72016-07-01 17:23:15 +0100777 struct intel_breadcrumbs *b = &engine->breadcrumbs;
778 struct rb_node *rb;
779
Chris Wilson12471ba2016-04-09 10:57:55 +0100780 seq_printf(m, "Current sequence (%s): %x\n",
Chris Wilson1b7744e2016-07-01 17:23:17 +0100781 engine->name, intel_engine_get_seqno(engine));
Chris Wilsonaca34b62016-07-06 12:39:02 +0100782 seq_printf(m, "Current user interrupts (%s): %lx\n",
783 engine->name, READ_ONCE(engine->breadcrumbs.irq_wakeups));
Chris Wilson688e6c72016-07-01 17:23:15 +0100784
785 spin_lock(&b->lock);
786 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
787 struct intel_wait *w = container_of(rb, typeof(*w), node);
788
789 seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
790 engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
791 }
792 spin_unlock(&b->lock);
Chris Wilsonb2223492010-10-27 15:27:33 +0100793}
794
Ben Gamari20172632009-02-17 20:08:50 -0500795static int i915_gem_seqno_info(struct seq_file *m, void *data)
796{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100797 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500798 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100799 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000800 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000801 int ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100802
803 ret = mutex_lock_interruptible(&dev->struct_mutex);
804 if (ret)
805 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200806 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500807
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000808 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000809 i915_ring_seqno_info(m, engine);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100810
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200811 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100812 mutex_unlock(&dev->struct_mutex);
813
Ben Gamari20172632009-02-17 20:08:50 -0500814 return 0;
815}
816
817
818static int i915_interrupt_info(struct seq_file *m, void *data)
819{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100820 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500821 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100822 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000823 struct intel_engine_cs *engine;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800824 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100825
826 ret = mutex_lock_interruptible(&dev->struct_mutex);
827 if (ret)
828 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200829 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500830
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300831 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300832 seq_printf(m, "Master Interrupt Control:\t%08x\n",
833 I915_READ(GEN8_MASTER_IRQ));
834
835 seq_printf(m, "Display IER:\t%08x\n",
836 I915_READ(VLV_IER));
837 seq_printf(m, "Display IIR:\t%08x\n",
838 I915_READ(VLV_IIR));
839 seq_printf(m, "Display IIR_RW:\t%08x\n",
840 I915_READ(VLV_IIR_RW));
841 seq_printf(m, "Display IMR:\t%08x\n",
842 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100843 for_each_pipe(dev_priv, pipe)
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300844 seq_printf(m, "Pipe %c stat:\t%08x\n",
845 pipe_name(pipe),
846 I915_READ(PIPESTAT(pipe)));
847
848 seq_printf(m, "Port hotplug:\t%08x\n",
849 I915_READ(PORT_HOTPLUG_EN));
850 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
851 I915_READ(VLV_DPFLIPSTAT));
852 seq_printf(m, "DPINVGTT:\t%08x\n",
853 I915_READ(DPINVGTT));
854
855 for (i = 0; i < 4; i++) {
856 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
857 i, I915_READ(GEN8_GT_IMR(i)));
858 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
859 i, I915_READ(GEN8_GT_IIR(i)));
860 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
861 i, I915_READ(GEN8_GT_IER(i)));
862 }
863
864 seq_printf(m, "PCU interrupt mask:\t%08x\n",
865 I915_READ(GEN8_PCU_IMR));
866 seq_printf(m, "PCU interrupt identity:\t%08x\n",
867 I915_READ(GEN8_PCU_IIR));
868 seq_printf(m, "PCU interrupt enable:\t%08x\n",
869 I915_READ(GEN8_PCU_IER));
870 } else if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700871 seq_printf(m, "Master Interrupt Control:\t%08x\n",
872 I915_READ(GEN8_MASTER_IRQ));
873
874 for (i = 0; i < 4; i++) {
875 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
876 i, I915_READ(GEN8_GT_IMR(i)));
877 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
878 i, I915_READ(GEN8_GT_IIR(i)));
879 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
880 i, I915_READ(GEN8_GT_IER(i)));
881 }
882
Damien Lespiau055e3932014-08-18 13:49:10 +0100883 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200884 enum intel_display_power_domain power_domain;
885
886 power_domain = POWER_DOMAIN_PIPE(pipe);
887 if (!intel_display_power_get_if_enabled(dev_priv,
888 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300889 seq_printf(m, "Pipe %c power disabled\n",
890 pipe_name(pipe));
891 continue;
892 }
Ben Widawskya123f152013-11-02 21:07:10 -0700893 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000894 pipe_name(pipe),
895 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700896 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000897 pipe_name(pipe),
898 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700899 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000900 pipe_name(pipe),
901 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200902
903 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700904 }
905
906 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
907 I915_READ(GEN8_DE_PORT_IMR));
908 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
909 I915_READ(GEN8_DE_PORT_IIR));
910 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
911 I915_READ(GEN8_DE_PORT_IER));
912
913 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
914 I915_READ(GEN8_DE_MISC_IMR));
915 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
916 I915_READ(GEN8_DE_MISC_IIR));
917 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
918 I915_READ(GEN8_DE_MISC_IER));
919
920 seq_printf(m, "PCU interrupt mask:\t%08x\n",
921 I915_READ(GEN8_PCU_IMR));
922 seq_printf(m, "PCU interrupt identity:\t%08x\n",
923 I915_READ(GEN8_PCU_IIR));
924 seq_printf(m, "PCU interrupt enable:\t%08x\n",
925 I915_READ(GEN8_PCU_IER));
926 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700927 seq_printf(m, "Display IER:\t%08x\n",
928 I915_READ(VLV_IER));
929 seq_printf(m, "Display IIR:\t%08x\n",
930 I915_READ(VLV_IIR));
931 seq_printf(m, "Display IIR_RW:\t%08x\n",
932 I915_READ(VLV_IIR_RW));
933 seq_printf(m, "Display IMR:\t%08x\n",
934 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100935 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700936 seq_printf(m, "Pipe %c stat:\t%08x\n",
937 pipe_name(pipe),
938 I915_READ(PIPESTAT(pipe)));
939
940 seq_printf(m, "Master IER:\t%08x\n",
941 I915_READ(VLV_MASTER_IER));
942
943 seq_printf(m, "Render IER:\t%08x\n",
944 I915_READ(GTIER));
945 seq_printf(m, "Render IIR:\t%08x\n",
946 I915_READ(GTIIR));
947 seq_printf(m, "Render IMR:\t%08x\n",
948 I915_READ(GTIMR));
949
950 seq_printf(m, "PM IER:\t\t%08x\n",
951 I915_READ(GEN6_PMIER));
952 seq_printf(m, "PM IIR:\t\t%08x\n",
953 I915_READ(GEN6_PMIIR));
954 seq_printf(m, "PM IMR:\t\t%08x\n",
955 I915_READ(GEN6_PMIMR));
956
957 seq_printf(m, "Port hotplug:\t%08x\n",
958 I915_READ(PORT_HOTPLUG_EN));
959 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
960 I915_READ(VLV_DPFLIPSTAT));
961 seq_printf(m, "DPINVGTT:\t%08x\n",
962 I915_READ(DPINVGTT));
963
964 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800965 seq_printf(m, "Interrupt enable: %08x\n",
966 I915_READ(IER));
967 seq_printf(m, "Interrupt identity: %08x\n",
968 I915_READ(IIR));
969 seq_printf(m, "Interrupt mask: %08x\n",
970 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100971 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800972 seq_printf(m, "Pipe %c stat: %08x\n",
973 pipe_name(pipe),
974 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800975 } else {
976 seq_printf(m, "North Display Interrupt enable: %08x\n",
977 I915_READ(DEIER));
978 seq_printf(m, "North Display Interrupt identity: %08x\n",
979 I915_READ(DEIIR));
980 seq_printf(m, "North Display Interrupt mask: %08x\n",
981 I915_READ(DEIMR));
982 seq_printf(m, "South Display Interrupt enable: %08x\n",
983 I915_READ(SDEIER));
984 seq_printf(m, "South Display Interrupt identity: %08x\n",
985 I915_READ(SDEIIR));
986 seq_printf(m, "South Display Interrupt mask: %08x\n",
987 I915_READ(SDEIMR));
988 seq_printf(m, "Graphics Interrupt enable: %08x\n",
989 I915_READ(GTIER));
990 seq_printf(m, "Graphics Interrupt identity: %08x\n",
991 I915_READ(GTIIR));
992 seq_printf(m, "Graphics Interrupt mask: %08x\n",
993 I915_READ(GTIMR));
994 }
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000995 for_each_engine(engine, dev_priv) {
Ben Widawskya123f152013-11-02 21:07:10 -0700996 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100997 seq_printf(m,
998 "Graphics Interrupt mask (%s): %08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000999 engine->name, I915_READ_IMR(engine));
Chris Wilson9862e602011-01-04 22:22:17 +00001000 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001001 i915_ring_seqno_info(m, engine);
Chris Wilson9862e602011-01-04 22:22:17 +00001002 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001003 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001004 mutex_unlock(&dev->struct_mutex);
1005
Ben Gamari20172632009-02-17 20:08:50 -05001006 return 0;
1007}
1008
Chris Wilsona6172a82009-02-11 14:26:38 +00001009static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
1010{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001011 struct drm_info_node *node = m->private;
Chris Wilsona6172a82009-02-11 14:26:38 +00001012 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001013 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001014 int i, ret;
1015
1016 ret = mutex_lock_interruptible(&dev->struct_mutex);
1017 if (ret)
1018 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +00001019
Chris Wilsona6172a82009-02-11 14:26:38 +00001020 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
1021 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00001022 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +00001023
Chris Wilson6c085a72012-08-20 11:40:46 +02001024 seq_printf(m, "Fence %d, pin count = %d, object = ",
1025 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +01001026 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001027 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +01001028 else
Chris Wilson05394f32010-11-08 19:18:58 +00001029 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001030 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +00001031 }
1032
Chris Wilson05394f32010-11-08 19:18:58 +00001033 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +00001034 return 0;
1035}
1036
Ben Gamari20172632009-02-17 20:08:50 -05001037static int i915_hws_info(struct seq_file *m, void *data)
1038{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001039 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -05001040 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001041 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001042 struct intel_engine_cs *engine;
Daniel Vetter1a240d42012-11-29 22:18:51 +01001043 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +01001044 int i;
Ben Gamari20172632009-02-17 20:08:50 -05001045
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001046 engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001047 hws = engine->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -05001048 if (hws == NULL)
1049 return 0;
1050
1051 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
1052 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
1053 i * 4,
1054 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
1055 }
1056 return 0;
1057}
1058
Daniel Vetterd5442302012-04-27 15:17:40 +02001059static ssize_t
1060i915_error_state_write(struct file *filp,
1061 const char __user *ubuf,
1062 size_t cnt,
1063 loff_t *ppos)
1064{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001065 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +02001066 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001067 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +02001068
1069 DRM_DEBUG_DRIVER("Resetting error state\n");
1070
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001071 ret = mutex_lock_interruptible(&dev->struct_mutex);
1072 if (ret)
1073 return ret;
1074
Daniel Vetterd5442302012-04-27 15:17:40 +02001075 i915_destroy_error_state(dev);
1076 mutex_unlock(&dev->struct_mutex);
1077
1078 return cnt;
1079}
1080
1081static int i915_error_state_open(struct inode *inode, struct file *file)
1082{
1083 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +02001084 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +02001085
1086 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1087 if (!error_priv)
1088 return -ENOMEM;
1089
1090 error_priv->dev = dev;
1091
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +03001092 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001093
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001094 file->private_data = error_priv;
1095
1096 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001097}
1098
1099static int i915_error_state_release(struct inode *inode, struct file *file)
1100{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001101 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +02001102
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +03001103 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001104 kfree(error_priv);
1105
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001106 return 0;
1107}
1108
1109static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1110 size_t count, loff_t *pos)
1111{
1112 struct i915_error_state_file_priv *error_priv = file->private_data;
1113 struct drm_i915_error_state_buf error_str;
1114 loff_t tmp_pos = 0;
1115 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001116 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001117
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001118 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001119 if (ret)
1120 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001121
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001122 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001123 if (ret)
1124 goto out;
1125
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001126 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1127 error_str.buf,
1128 error_str.bytes);
1129
1130 if (ret_count < 0)
1131 ret = ret_count;
1132 else
1133 *pos = error_str.start + ret_count;
1134out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001135 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001136 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +02001137}
1138
1139static const struct file_operations i915_error_state_fops = {
1140 .owner = THIS_MODULE,
1141 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001142 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001143 .write = i915_error_state_write,
1144 .llseek = default_llseek,
1145 .release = i915_error_state_release,
1146};
1147
Kees Cook647416f2013-03-10 14:10:06 -07001148static int
1149i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001150{
Kees Cook647416f2013-03-10 14:10:06 -07001151 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001152 struct drm_i915_private *dev_priv = to_i915(dev);
Mika Kuoppala40633212012-12-04 15:12:00 +02001153 int ret;
1154
1155 ret = mutex_lock_interruptible(&dev->struct_mutex);
1156 if (ret)
1157 return ret;
1158
Kees Cook647416f2013-03-10 14:10:06 -07001159 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +02001160 mutex_unlock(&dev->struct_mutex);
1161
Kees Cook647416f2013-03-10 14:10:06 -07001162 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +02001163}
1164
Kees Cook647416f2013-03-10 14:10:06 -07001165static int
1166i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001167{
Kees Cook647416f2013-03-10 14:10:06 -07001168 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +02001169 int ret;
1170
Mika Kuoppala40633212012-12-04 15:12:00 +02001171 ret = mutex_lock_interruptible(&dev->struct_mutex);
1172 if (ret)
1173 return ret;
1174
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +02001175 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001176 mutex_unlock(&dev->struct_mutex);
1177
Kees Cook647416f2013-03-10 14:10:06 -07001178 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001179}
1180
Kees Cook647416f2013-03-10 14:10:06 -07001181DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1182 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001183 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001184
Deepak Sadb4bd12014-03-31 11:30:02 +05301185static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001186{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001187 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001188 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001189 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001190 int ret = 0;
1191
1192 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001193
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001194 if (IS_GEN5(dev)) {
1195 u16 rgvswctl = I915_READ16(MEMSWCTL);
1196 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1197
1198 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1199 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1200 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1201 MEMSTAT_VID_SHIFT);
1202 seq_printf(m, "Current P-state: %d\n",
1203 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Wayne Boyer666a4532015-12-09 12:29:35 -08001204 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1205 u32 freq_sts;
1206
1207 mutex_lock(&dev_priv->rps.hw_lock);
1208 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1209 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1210 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1211
1212 seq_printf(m, "actual GPU freq: %d MHz\n",
1213 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1214
1215 seq_printf(m, "current GPU freq: %d MHz\n",
1216 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1217
1218 seq_printf(m, "max GPU freq: %d MHz\n",
1219 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1220
1221 seq_printf(m, "min GPU freq: %d MHz\n",
1222 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1223
1224 seq_printf(m, "idle GPU freq: %d MHz\n",
1225 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1226
1227 seq_printf(m,
1228 "efficient (RPe) frequency: %d MHz\n",
1229 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1230 mutex_unlock(&dev_priv->rps.hw_lock);
1231 } else if (INTEL_INFO(dev)->gen >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001232 u32 rp_state_limits;
1233 u32 gt_perf_status;
1234 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001235 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001236 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001237 u32 rpupei, rpcurup, rpprevup;
1238 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001239 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001240 int max_freq;
1241
Bob Paauwe35040562015-06-25 14:54:07 -07001242 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1243 if (IS_BROXTON(dev)) {
1244 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1245 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1246 } else {
1247 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1248 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1249 }
1250
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001251 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001252 ret = mutex_lock_interruptible(&dev->struct_mutex);
1253 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001254 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001255
Mika Kuoppala59bad942015-01-16 11:34:40 +02001256 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001257
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001258 reqf = I915_READ(GEN6_RPNSWREQ);
Akash Goel60260a52015-03-06 11:07:21 +05301259 if (IS_GEN9(dev))
1260 reqf >>= 23;
1261 else {
1262 reqf &= ~GEN6_TURBO_DISABLE;
1263 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1264 reqf >>= 24;
1265 else
1266 reqf >>= 25;
1267 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001268 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001269
Chris Wilson0d8f9492014-03-27 09:06:14 +00001270 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1271 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1272 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1273
Jesse Barnesccab5c82011-01-18 15:49:25 -08001274 rpstat = I915_READ(GEN6_RPSTAT1);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301275 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1276 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1277 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1278 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1279 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1280 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
Akash Goel60260a52015-03-06 11:07:21 +05301281 if (IS_GEN9(dev))
1282 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1283 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001284 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1285 else
1286 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001287 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001288
Mika Kuoppala59bad942015-01-16 11:34:40 +02001289 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001290 mutex_unlock(&dev->struct_mutex);
1291
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001292 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1293 pm_ier = I915_READ(GEN6_PMIER);
1294 pm_imr = I915_READ(GEN6_PMIMR);
1295 pm_isr = I915_READ(GEN6_PMISR);
1296 pm_iir = I915_READ(GEN6_PMIIR);
1297 pm_mask = I915_READ(GEN6_PMINTRMSK);
1298 } else {
1299 pm_ier = I915_READ(GEN8_GT_IER(2));
1300 pm_imr = I915_READ(GEN8_GT_IMR(2));
1301 pm_isr = I915_READ(GEN8_GT_ISR(2));
1302 pm_iir = I915_READ(GEN8_GT_IIR(2));
1303 pm_mask = I915_READ(GEN6_PMINTRMSK);
1304 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001305 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001306 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301307 seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001308 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001309 seq_printf(m, "Render p-state ratio: %d\n",
Akash Goel60260a52015-03-06 11:07:21 +05301310 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001311 seq_printf(m, "Render p-state VID: %d\n",
1312 gt_perf_status & 0xff);
1313 seq_printf(m, "Render p-state limit: %d\n",
1314 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001315 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1316 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1317 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1318 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001319 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001320 seq_printf(m, "CAGF: %dMHz\n", cagf);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301321 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1322 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1323 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1324 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1325 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1326 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
Chris Wilsond86ed342015-04-27 13:41:19 +01001327 seq_printf(m, "Up threshold: %d%%\n",
1328 dev_priv->rps.up_threshold);
1329
Akash Goeld6cda9c2016-04-23 00:05:46 +05301330 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1331 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1332 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1333 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1334 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1335 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
Chris Wilsond86ed342015-04-27 13:41:19 +01001336 seq_printf(m, "Down threshold: %d%%\n",
1337 dev_priv->rps.down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001338
Bob Paauwe35040562015-06-25 14:54:07 -07001339 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
1340 rp_state_cap >> 16) & 0xff;
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001341 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1342 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001343 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001344 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001345
1346 max_freq = (rp_state_cap & 0xff00) >> 8;
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001347 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1348 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001349 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001350 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001351
Bob Paauwe35040562015-06-25 14:54:07 -07001352 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
1353 rp_state_cap >> 0) & 0xff;
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001354 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1355 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001356 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001357 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001358 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001359 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001360
Chris Wilsond86ed342015-04-27 13:41:19 +01001361 seq_printf(m, "Current freq: %d MHz\n",
1362 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1363 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001364 seq_printf(m, "Idle freq: %d MHz\n",
1365 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001366 seq_printf(m, "Min freq: %d MHz\n",
1367 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001368 seq_printf(m, "Boost freq: %d MHz\n",
1369 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001370 seq_printf(m, "Max freq: %d MHz\n",
1371 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1372 seq_printf(m,
1373 "efficient (RPe) frequency: %d MHz\n",
1374 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001375 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001376 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001377 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001378
Mika Kahola1170f282015-09-25 14:00:32 +03001379 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1380 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1381 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1382
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001383out:
1384 intel_runtime_pm_put(dev_priv);
1385 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001386}
1387
Chris Wilsonf6544492015-01-26 18:03:04 +02001388static int i915_hangcheck_info(struct seq_file *m, void *unused)
1389{
1390 struct drm_info_node *node = m->private;
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001391 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001392 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001393 struct intel_engine_cs *engine;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001394 u64 acthd[I915_NUM_ENGINES];
1395 u32 seqno[I915_NUM_ENGINES];
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001396 u32 instdone[I915_NUM_INSTDONE_REG];
Dave Gordonc3232b12016-03-23 18:19:53 +00001397 enum intel_engine_id id;
1398 int j;
Chris Wilsonf6544492015-01-26 18:03:04 +02001399
1400 if (!i915.enable_hangcheck) {
1401 seq_printf(m, "Hangcheck disabled\n");
1402 return 0;
1403 }
1404
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001405 intel_runtime_pm_get(dev_priv);
1406
Dave Gordonc3232b12016-03-23 18:19:53 +00001407 for_each_engine_id(engine, dev_priv, id) {
Chris Wilson7e37f882016-08-02 22:50:21 +01001408 acthd[id] = intel_engine_get_active_head(engine);
Chris Wilson1b7744e2016-07-01 17:23:17 +01001409 seqno[id] = intel_engine_get_seqno(engine);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001410 }
1411
Chris Wilsonc0336662016-05-06 15:40:21 +01001412 i915_get_extra_instdone(dev_priv, instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001413
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001414 intel_runtime_pm_put(dev_priv);
1415
Chris Wilsonf6544492015-01-26 18:03:04 +02001416 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1417 seq_printf(m, "Hangcheck active, fires in %dms\n",
1418 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1419 jiffies));
1420 } else
1421 seq_printf(m, "Hangcheck inactive\n");
1422
Dave Gordonc3232b12016-03-23 18:19:53 +00001423 for_each_engine_id(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001424 seq_printf(m, "%s:\n", engine->name);
Chris Wilson14fd0d62016-04-07 07:29:10 +01001425 seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1426 engine->hangcheck.seqno,
1427 seqno[id],
1428 engine->last_submitted_seqno);
Chris Wilson688e6c72016-07-01 17:23:15 +01001429 seq_printf(m, "\twaiters? %d\n",
1430 intel_engine_has_waiter(engine));
Chris Wilsonaca34b62016-07-06 12:39:02 +01001431 seq_printf(m, "\tuser interrupts = %lx [current %lx]\n",
Chris Wilson12471ba2016-04-09 10:57:55 +01001432 engine->hangcheck.user_interrupts,
Chris Wilsonaca34b62016-07-06 12:39:02 +01001433 READ_ONCE(engine->breadcrumbs.irq_wakeups));
Chris Wilsonf6544492015-01-26 18:03:04 +02001434 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001435 (long long)engine->hangcheck.acthd,
Dave Gordonc3232b12016-03-23 18:19:53 +00001436 (long long)acthd[id]);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001437 seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
1438 seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001439
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001440 if (engine->id == RCS) {
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001441 seq_puts(m, "\tinstdone read =");
1442
1443 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1444 seq_printf(m, " 0x%08x", instdone[j]);
1445
1446 seq_puts(m, "\n\tinstdone accu =");
1447
1448 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1449 seq_printf(m, " 0x%08x",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001450 engine->hangcheck.instdone[j]);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001451
1452 seq_puts(m, "\n");
1453 }
Chris Wilsonf6544492015-01-26 18:03:04 +02001454 }
1455
1456 return 0;
1457}
1458
Ben Widawsky4d855292011-12-12 19:34:16 -08001459static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001460{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001461 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001462 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001463 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001464 u32 rgvmodectl, rstdbyctl;
1465 u16 crstandvid;
1466 int ret;
1467
1468 ret = mutex_lock_interruptible(&dev->struct_mutex);
1469 if (ret)
1470 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001471 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001472
1473 rgvmodectl = I915_READ(MEMMODECTL);
1474 rstdbyctl = I915_READ(RSTDBYCTL);
1475 crstandvid = I915_READ16(CRSTANDVID);
1476
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001477 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001478 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001479
Jani Nikula742f4912015-09-03 11:16:09 +03001480 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001481 seq_printf(m, "Boost freq: %d\n",
1482 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1483 MEMMODE_BOOST_FREQ_SHIFT);
1484 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001485 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001486 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001487 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001488 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001489 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001490 seq_printf(m, "Starting frequency: P%d\n",
1491 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001492 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001493 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001494 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1495 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1496 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1497 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001498 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001499 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001500 switch (rstdbyctl & RSX_STATUS_MASK) {
1501 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001502 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001503 break;
1504 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001505 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001506 break;
1507 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001508 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001509 break;
1510 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001511 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001512 break;
1513 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001514 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001515 break;
1516 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001517 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001518 break;
1519 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001520 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001521 break;
1522 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001523
1524 return 0;
1525}
1526
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001527static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001528{
1529 struct drm_info_node *node = m->private;
1530 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001531 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001532 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001533
1534 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001535 for_each_fw_domain(fw_domain, dev_priv) {
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001536 seq_printf(m, "%s.wake_count = %u\n",
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001537 intel_uncore_forcewake_domain_to_str(fw_domain->id),
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001538 fw_domain->wake_count);
1539 }
1540 spin_unlock_irq(&dev_priv->uncore.lock);
1541
1542 return 0;
1543}
1544
Deepak S669ab5a2014-01-10 15:18:26 +05301545static int vlv_drpc_info(struct seq_file *m)
1546{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001547 struct drm_info_node *node = m->private;
Deepak S669ab5a2014-01-10 15:18:26 +05301548 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001549 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001550 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301551
Imre Deakd46c0512014-04-14 20:24:27 +03001552 intel_runtime_pm_get(dev_priv);
1553
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001554 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301555 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1556 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1557
Imre Deakd46c0512014-04-14 20:24:27 +03001558 intel_runtime_pm_put(dev_priv);
1559
Deepak S669ab5a2014-01-10 15:18:26 +05301560 seq_printf(m, "Video Turbo Mode: %s\n",
1561 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1562 seq_printf(m, "Turbo enabled: %s\n",
1563 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1564 seq_printf(m, "HW control enabled: %s\n",
1565 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1566 seq_printf(m, "SW control enabled: %s\n",
1567 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1568 GEN6_RP_MEDIA_SW_MODE));
1569 seq_printf(m, "RC6 Enabled: %s\n",
1570 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1571 GEN6_RC_CTL_EI_MODE(1))));
1572 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001573 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301574 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001575 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301576
Imre Deak9cc19be2014-04-14 20:24:24 +03001577 seq_printf(m, "Render RC6 residency since boot: %u\n",
1578 I915_READ(VLV_GT_RENDER_RC6));
1579 seq_printf(m, "Media RC6 residency since boot: %u\n",
1580 I915_READ(VLV_GT_MEDIA_RC6));
1581
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001582 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301583}
1584
Ben Widawsky4d855292011-12-12 19:34:16 -08001585static int gen6_drpc_info(struct seq_file *m)
1586{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001587 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001588 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001589 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001590 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Akash Goelf2dd7572016-06-27 20:10:01 +05301591 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001592 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001593 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001594
1595 ret = mutex_lock_interruptible(&dev->struct_mutex);
1596 if (ret)
1597 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001598 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001599
Chris Wilson907b28c2013-07-19 20:36:52 +01001600 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001601 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001602 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001603
1604 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001605 seq_puts(m, "RC information inaccurate because somebody "
1606 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001607 } else {
1608 /* NB: we cannot use forcewake, else we read the wrong values */
1609 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1610 udelay(10);
1611 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1612 }
1613
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001614 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001615 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001616
1617 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1618 rcctl1 = I915_READ(GEN6_RC_CONTROL);
Akash Goelf2dd7572016-06-27 20:10:01 +05301619 if (INTEL_INFO(dev)->gen >= 9) {
1620 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1621 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1622 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001623 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001624 mutex_lock(&dev_priv->rps.hw_lock);
1625 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1626 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001627
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001628 intel_runtime_pm_put(dev_priv);
1629
Ben Widawsky4d855292011-12-12 19:34:16 -08001630 seq_printf(m, "Video Turbo Mode: %s\n",
1631 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1632 seq_printf(m, "HW control enabled: %s\n",
1633 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1634 seq_printf(m, "SW control enabled: %s\n",
1635 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1636 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001637 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001638 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1639 seq_printf(m, "RC6 Enabled: %s\n",
1640 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
Akash Goelf2dd7572016-06-27 20:10:01 +05301641 if (INTEL_INFO(dev)->gen >= 9) {
1642 seq_printf(m, "Render Well Gating Enabled: %s\n",
1643 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1644 seq_printf(m, "Media Well Gating Enabled: %s\n",
1645 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1646 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001647 seq_printf(m, "Deep RC6 Enabled: %s\n",
1648 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1649 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1650 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001651 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001652 switch (gt_core_status & GEN6_RCn_MASK) {
1653 case GEN6_RC0:
1654 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001655 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001656 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001657 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001658 break;
1659 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001660 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001661 break;
1662 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001663 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001664 break;
1665 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001666 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001667 break;
1668 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001669 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001670 break;
1671 }
1672
1673 seq_printf(m, "Core Power Down: %s\n",
1674 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Akash Goelf2dd7572016-06-27 20:10:01 +05301675 if (INTEL_INFO(dev)->gen >= 9) {
1676 seq_printf(m, "Render Power Well: %s\n",
1677 (gen9_powergate_status &
1678 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1679 seq_printf(m, "Media Power Well: %s\n",
1680 (gen9_powergate_status &
1681 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1682 }
Ben Widawskycce66a22012-03-27 18:59:38 -07001683
1684 /* Not exactly sure what this is */
1685 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1686 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1687 seq_printf(m, "RC6 residency since boot: %u\n",
1688 I915_READ(GEN6_GT_GFX_RC6));
1689 seq_printf(m, "RC6+ residency since boot: %u\n",
1690 I915_READ(GEN6_GT_GFX_RC6p));
1691 seq_printf(m, "RC6++ residency since boot: %u\n",
1692 I915_READ(GEN6_GT_GFX_RC6pp));
1693
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001694 seq_printf(m, "RC6 voltage: %dmV\n",
1695 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1696 seq_printf(m, "RC6+ voltage: %dmV\n",
1697 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1698 seq_printf(m, "RC6++ voltage: %dmV\n",
1699 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Akash Goelf2dd7572016-06-27 20:10:01 +05301700 return i915_forcewake_domains(m, NULL);
Ben Widawsky4d855292011-12-12 19:34:16 -08001701}
1702
1703static int i915_drpc_info(struct seq_file *m, void *unused)
1704{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001705 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001706 struct drm_device *dev = node->minor->dev;
1707
Wayne Boyer666a4532015-12-09 12:29:35 -08001708 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Deepak S669ab5a2014-01-10 15:18:26 +05301709 return vlv_drpc_info(m);
Vedang Patelac66cf42014-08-26 10:42:51 -07001710 else if (INTEL_INFO(dev)->gen >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001711 return gen6_drpc_info(m);
1712 else
1713 return ironlake_drpc_info(m);
1714}
1715
Daniel Vetter9a851782015-06-18 10:30:22 +02001716static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1717{
1718 struct drm_info_node *node = m->private;
1719 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001720 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter9a851782015-06-18 10:30:22 +02001721
1722 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1723 dev_priv->fb_tracking.busy_bits);
1724
1725 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1726 dev_priv->fb_tracking.flip_bits);
1727
1728 return 0;
1729}
1730
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001731static int i915_fbc_status(struct seq_file *m, void *unused)
1732{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001733 struct drm_info_node *node = m->private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001734 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001735 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001736
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001737 if (!HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001738 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001739 return 0;
1740 }
1741
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001742 intel_runtime_pm_get(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001743 mutex_lock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001744
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001745 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001746 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001747 else
1748 seq_printf(m, "FBC disabled: %s\n",
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001749 dev_priv->fbc.no_fbc_reason);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001750
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001751 if (INTEL_INFO(dev_priv)->gen >= 7)
1752 seq_printf(m, "Compressing: %s\n",
1753 yesno(I915_READ(FBC_STATUS2) &
1754 FBC_COMPRESSION_MASK));
1755
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001756 mutex_unlock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001757 intel_runtime_pm_put(dev_priv);
1758
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001759 return 0;
1760}
1761
Rodrigo Vivida46f932014-08-01 02:04:45 -07001762static int i915_fbc_fc_get(void *data, u64 *val)
1763{
1764 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001765 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001766
1767 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1768 return -ENODEV;
1769
Rodrigo Vivida46f932014-08-01 02:04:45 -07001770 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001771
1772 return 0;
1773}
1774
1775static int i915_fbc_fc_set(void *data, u64 val)
1776{
1777 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001778 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001779 u32 reg;
1780
1781 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1782 return -ENODEV;
1783
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001784 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001785
1786 reg = I915_READ(ILK_DPFC_CONTROL);
1787 dev_priv->fbc.false_color = val;
1788
1789 I915_WRITE(ILK_DPFC_CONTROL, val ?
1790 (reg | FBC_CTL_FALSE_COLOR) :
1791 (reg & ~FBC_CTL_FALSE_COLOR));
1792
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001793 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001794 return 0;
1795}
1796
1797DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1798 i915_fbc_fc_get, i915_fbc_fc_set,
1799 "%llu\n");
1800
Paulo Zanoni92d44622013-05-31 16:33:24 -03001801static int i915_ips_status(struct seq_file *m, void *unused)
1802{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001803 struct drm_info_node *node = m->private;
Paulo Zanoni92d44622013-05-31 16:33:24 -03001804 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001805 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni92d44622013-05-31 16:33:24 -03001806
Damien Lespiauf5adf942013-06-24 18:29:34 +01001807 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001808 seq_puts(m, "not supported\n");
1809 return 0;
1810 }
1811
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001812 intel_runtime_pm_get(dev_priv);
1813
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001814 seq_printf(m, "Enabled by kernel parameter: %s\n",
1815 yesno(i915.enable_ips));
1816
1817 if (INTEL_INFO(dev)->gen >= 8) {
1818 seq_puts(m, "Currently: unknown\n");
1819 } else {
1820 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1821 seq_puts(m, "Currently: enabled\n");
1822 else
1823 seq_puts(m, "Currently: disabled\n");
1824 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001825
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001826 intel_runtime_pm_put(dev_priv);
1827
Paulo Zanoni92d44622013-05-31 16:33:24 -03001828 return 0;
1829}
1830
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001831static int i915_sr_status(struct seq_file *m, void *unused)
1832{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001833 struct drm_info_node *node = m->private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001834 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001835 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001836 bool sr_enabled = false;
1837
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001838 intel_runtime_pm_get(dev_priv);
1839
Yuanhan Liu13982612010-12-15 15:42:31 +08001840 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001841 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001842 else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
1843 IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001844 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1845 else if (IS_I915GM(dev))
1846 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1847 else if (IS_PINEVIEW(dev))
1848 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
Wayne Boyer666a4532015-12-09 12:29:35 -08001849 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001850 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001851
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001852 intel_runtime_pm_put(dev_priv);
1853
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001854 seq_printf(m, "self-refresh: %s\n",
1855 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001856
1857 return 0;
1858}
1859
Jesse Barnes7648fa92010-05-20 14:28:11 -07001860static int i915_emon_status(struct seq_file *m, void *unused)
1861{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001862 struct drm_info_node *node = m->private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001863 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001864 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001865 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001866 int ret;
1867
Chris Wilson582be6b2012-04-30 19:35:02 +01001868 if (!IS_GEN5(dev))
1869 return -ENODEV;
1870
Chris Wilsonde227ef2010-07-03 07:58:38 +01001871 ret = mutex_lock_interruptible(&dev->struct_mutex);
1872 if (ret)
1873 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001874
1875 temp = i915_mch_val(dev_priv);
1876 chipset = i915_chipset_val(dev_priv);
1877 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001878 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001879
1880 seq_printf(m, "GMCH temp: %ld\n", temp);
1881 seq_printf(m, "Chipset power: %ld\n", chipset);
1882 seq_printf(m, "GFX power: %ld\n", gfx);
1883 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1884
1885 return 0;
1886}
1887
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001888static int i915_ring_freq_table(struct seq_file *m, void *unused)
1889{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001890 struct drm_info_node *node = m->private;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001891 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001892 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001893 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001894 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301895 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001896
Akash Goel97d33082015-06-29 14:50:23 +05301897 if (!HAS_CORE_RING_FREQ(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001898 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001899 return 0;
1900 }
1901
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001902 intel_runtime_pm_get(dev_priv);
1903
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001904 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001905 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001906 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001907
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001908 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301909 /* Convert GT frequency to 50 HZ units */
1910 min_gpu_freq =
1911 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1912 max_gpu_freq =
1913 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1914 } else {
1915 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1916 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1917 }
1918
Damien Lespiau267f0c92013-06-24 22:59:48 +01001919 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001920
Akash Goelf936ec32015-06-29 14:50:22 +05301921 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001922 ia_freq = gpu_freq;
1923 sandybridge_pcode_read(dev_priv,
1924 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1925 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001926 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301927 intel_gpu_freq(dev_priv, (gpu_freq *
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001928 (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1929 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001930 ((ia_freq >> 0) & 0xff) * 100,
1931 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001932 }
1933
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001934 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001935
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001936out:
1937 intel_runtime_pm_put(dev_priv);
1938 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001939}
1940
Chris Wilson44834a62010-08-19 16:09:23 +01001941static int i915_opregion(struct seq_file *m, void *unused)
1942{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001943 struct drm_info_node *node = m->private;
Chris Wilson44834a62010-08-19 16:09:23 +01001944 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001945 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson44834a62010-08-19 16:09:23 +01001946 struct intel_opregion *opregion = &dev_priv->opregion;
1947 int ret;
1948
1949 ret = mutex_lock_interruptible(&dev->struct_mutex);
1950 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001951 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001952
Jani Nikula2455a8e2015-12-14 12:50:53 +02001953 if (opregion->header)
1954 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001955
1956 mutex_unlock(&dev->struct_mutex);
1957
Daniel Vetter0d38f002012-04-21 22:49:10 +02001958out:
Chris Wilson44834a62010-08-19 16:09:23 +01001959 return 0;
1960}
1961
Jani Nikulaada8f952015-12-15 13:17:12 +02001962static int i915_vbt(struct seq_file *m, void *unused)
1963{
1964 struct drm_info_node *node = m->private;
1965 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001966 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulaada8f952015-12-15 13:17:12 +02001967 struct intel_opregion *opregion = &dev_priv->opregion;
1968
1969 if (opregion->vbt)
1970 seq_write(m, opregion->vbt, opregion->vbt_size);
1971
1972 return 0;
1973}
1974
Chris Wilson37811fc2010-08-25 22:45:57 +01001975static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1976{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001977 struct drm_info_node *node = m->private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001978 struct drm_device *dev = node->minor->dev;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301979 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001980 struct drm_framebuffer *drm_fb;
Chris Wilson188c1ab2016-04-03 14:14:20 +01001981 int ret;
1982
1983 ret = mutex_lock_interruptible(&dev->struct_mutex);
1984 if (ret)
1985 return ret;
Chris Wilson37811fc2010-08-25 22:45:57 +01001986
Daniel Vetter06957262015-08-10 13:34:08 +02001987#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilson25bcce92016-07-02 15:36:00 +01001988 if (to_i915(dev)->fbdev) {
1989 fbdev_fb = to_intel_framebuffer(to_i915(dev)->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001990
Chris Wilson25bcce92016-07-02 15:36:00 +01001991 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1992 fbdev_fb->base.width,
1993 fbdev_fb->base.height,
1994 fbdev_fb->base.depth,
1995 fbdev_fb->base.bits_per_pixel,
1996 fbdev_fb->base.modifier[0],
1997 drm_framebuffer_read_refcount(&fbdev_fb->base));
1998 describe_obj(m, fbdev_fb->obj);
1999 seq_putc(m, '\n');
2000 }
Daniel Vetter4520f532013-10-09 09:18:51 +02002001#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01002002
Daniel Vetter4b096ac2012-12-10 21:19:18 +01002003 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02002004 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05302005 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
2006 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01002007 continue;
2008
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00002009 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01002010 fb->base.width,
2011 fb->base.height,
2012 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01002013 fb->base.bits_per_pixel,
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00002014 fb->base.modifier[0],
Dave Airlie747a5982016-04-15 15:10:35 +10002015 drm_framebuffer_read_refcount(&fb->base));
Chris Wilson05394f32010-11-08 19:18:58 +00002016 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01002017 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01002018 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01002019 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson188c1ab2016-04-03 14:14:20 +01002020 mutex_unlock(&dev->struct_mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01002021
2022 return 0;
2023}
2024
Chris Wilson7e37f882016-08-02 22:50:21 +01002025static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01002026{
2027 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
Chris Wilson7e37f882016-08-02 22:50:21 +01002028 ring->space, ring->head, ring->tail,
2029 ring->last_retired_head);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01002030}
2031
Ben Widawskye76d3632011-03-19 18:14:29 -07002032static int i915_context_status(struct seq_file *m, void *unused)
2033{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002034 struct drm_info_node *node = m->private;
Ben Widawskye76d3632011-03-19 18:14:29 -07002035 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002036 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002037 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01002038 struct i915_gem_context *ctx;
Dave Gordonc3232b12016-03-23 18:19:53 +00002039 int ret;
Ben Widawskye76d3632011-03-19 18:14:29 -07002040
Daniel Vetterf3d28872014-05-29 23:23:08 +02002041 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07002042 if (ret)
2043 return ret;
2044
Ben Widawskya33afea2013-09-17 21:12:45 -07002045 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Chris Wilson5d1808e2016-04-28 09:56:51 +01002046 seq_printf(m, "HW context %u ", ctx->hw_id);
Chris Wilsond28b99a2016-05-24 14:53:39 +01002047 if (IS_ERR(ctx->file_priv)) {
2048 seq_puts(m, "(deleted) ");
2049 } else if (ctx->file_priv) {
2050 struct pid *pid = ctx->file_priv->file->pid;
2051 struct task_struct *task;
2052
2053 task = get_pid_task(pid, PIDTYPE_PID);
2054 if (task) {
2055 seq_printf(m, "(%s [%d]) ",
2056 task->comm, task->pid);
2057 put_task_struct(task);
2058 }
2059 } else {
2060 seq_puts(m, "(kernel) ");
2061 }
2062
Chris Wilsonbca44d82016-05-24 14:53:41 +01002063 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
2064 seq_putc(m, '\n');
Ben Widawskya33afea2013-09-17 21:12:45 -07002065
Chris Wilsonbca44d82016-05-24 14:53:41 +01002066 for_each_engine(engine, dev_priv) {
2067 struct intel_context *ce = &ctx->engine[engine->id];
2068
2069 seq_printf(m, "%s: ", engine->name);
2070 seq_putc(m, ce->initialised ? 'I' : 'i');
2071 if (ce->state)
2072 describe_obj(m, ce->state);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002073 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +01002074 describe_ctx_ring(m, ce->ring);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01002075 seq_putc(m, '\n');
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01002076 }
2077
Ben Widawskya33afea2013-09-17 21:12:45 -07002078 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08002079 }
2080
Daniel Vetterf3d28872014-05-29 23:23:08 +02002081 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07002082
2083 return 0;
2084}
2085
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002086static void i915_dump_lrc_obj(struct seq_file *m,
Chris Wilsone2efd132016-05-24 14:53:34 +01002087 struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002088 struct intel_engine_cs *engine)
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002089{
Chris Wilsonbca44d82016-05-24 14:53:41 +01002090 struct drm_i915_gem_object *ctx_obj = ctx->engine[engine->id].state;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002091 struct page *page;
2092 uint32_t *reg_state;
2093 int j;
2094 unsigned long ggtt_offset = 0;
2095
Chris Wilson7069b142016-04-28 09:56:52 +01002096 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
2097
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002098 if (ctx_obj == NULL) {
Chris Wilson7069b142016-04-28 09:56:52 +01002099 seq_puts(m, "\tNot allocated\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002100 return;
2101 }
2102
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002103 if (!i915_gem_obj_ggtt_bound(ctx_obj))
2104 seq_puts(m, "\tNot bound in GGTT\n");
2105 else
2106 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
2107
2108 if (i915_gem_object_get_pages(ctx_obj)) {
2109 seq_puts(m, "\tFailed to get pages for context object\n");
2110 return;
2111 }
2112
Alex Daid1675192015-08-12 15:43:43 +01002113 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002114 if (!WARN_ON(page == NULL)) {
2115 reg_state = kmap_atomic(page);
2116
2117 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2118 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2119 ggtt_offset + 4096 + (j * 4),
2120 reg_state[j], reg_state[j + 1],
2121 reg_state[j + 2], reg_state[j + 3]);
2122 }
2123 kunmap_atomic(reg_state);
2124 }
2125
2126 seq_putc(m, '\n');
2127}
2128
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002129static int i915_dump_lrc(struct seq_file *m, void *unused)
2130{
2131 struct drm_info_node *node = (struct drm_info_node *) m->private;
2132 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002133 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002134 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01002135 struct i915_gem_context *ctx;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002136 int ret;
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002137
2138 if (!i915.enable_execlists) {
2139 seq_printf(m, "Logical Ring Contexts are disabled\n");
2140 return 0;
2141 }
2142
2143 ret = mutex_lock_interruptible(&dev->struct_mutex);
2144 if (ret)
2145 return ret;
2146
Dave Gordone28e4042016-01-19 19:02:55 +00002147 list_for_each_entry(ctx, &dev_priv->context_list, link)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01002148 for_each_engine(engine, dev_priv)
2149 i915_dump_lrc_obj(m, ctx, engine);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002150
2151 mutex_unlock(&dev->struct_mutex);
2152
2153 return 0;
2154}
2155
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002156static int i915_execlists(struct seq_file *m, void *data)
2157{
2158 struct drm_info_node *node = (struct drm_info_node *)m->private;
2159 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002160 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002161 struct intel_engine_cs *engine;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002162 u32 status_pointer;
2163 u8 read_pointer;
2164 u8 write_pointer;
2165 u32 status;
2166 u32 ctx_id;
2167 struct list_head *cursor;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002168 int i, ret;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002169
2170 if (!i915.enable_execlists) {
2171 seq_puts(m, "Logical Ring Contexts are disabled\n");
2172 return 0;
2173 }
2174
2175 ret = mutex_lock_interruptible(&dev->struct_mutex);
2176 if (ret)
2177 return ret;
2178
Michel Thierryfc0412e2014-10-16 16:13:38 +01002179 intel_runtime_pm_get(dev_priv);
2180
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002181 for_each_engine(engine, dev_priv) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002182 struct drm_i915_gem_request *head_req = NULL;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002183 int count = 0;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002184
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002185 seq_printf(m, "%s\n", engine->name);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002186
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002187 status = I915_READ(RING_EXECLIST_STATUS_LO(engine));
2188 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(engine));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002189 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2190 status, ctx_id);
2191
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002192 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002193 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2194
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002195 read_pointer = engine->next_context_status_buffer;
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002196 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002197 if (read_pointer > write_pointer)
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002198 write_pointer += GEN8_CSB_ENTRIES;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002199 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2200 read_pointer, write_pointer);
2201
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002202 for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002203 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, i));
2204 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, i));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002205
2206 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2207 i, status, ctx_id);
2208 }
2209
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002210 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002211 list_for_each(cursor, &engine->execlist_queue)
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002212 count++;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002213 head_req = list_first_entry_or_null(&engine->execlist_queue,
2214 struct drm_i915_gem_request,
2215 execlist_link);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002216 spin_unlock_bh(&engine->execlist_lock);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002217
2218 seq_printf(m, "\t%d requests in queue\n", count);
2219 if (head_req) {
Chris Wilson7069b142016-04-28 09:56:52 +01002220 seq_printf(m, "\tHead request context: %u\n",
2221 head_req->ctx->hw_id);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002222 seq_printf(m, "\tHead request tail: %u\n",
Nick Hoath6d3d8272015-01-15 13:10:39 +00002223 head_req->tail);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002224 }
2225
2226 seq_putc(m, '\n');
2227 }
2228
Michel Thierryfc0412e2014-10-16 16:13:38 +01002229 intel_runtime_pm_put(dev_priv);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002230 mutex_unlock(&dev->struct_mutex);
2231
2232 return 0;
2233}
2234
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002235static const char *swizzle_string(unsigned swizzle)
2236{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002237 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002238 case I915_BIT_6_SWIZZLE_NONE:
2239 return "none";
2240 case I915_BIT_6_SWIZZLE_9:
2241 return "bit9";
2242 case I915_BIT_6_SWIZZLE_9_10:
2243 return "bit9/bit10";
2244 case I915_BIT_6_SWIZZLE_9_11:
2245 return "bit9/bit11";
2246 case I915_BIT_6_SWIZZLE_9_10_11:
2247 return "bit9/bit10/bit11";
2248 case I915_BIT_6_SWIZZLE_9_17:
2249 return "bit9/bit17";
2250 case I915_BIT_6_SWIZZLE_9_10_17:
2251 return "bit9/bit10/bit17";
2252 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002253 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002254 }
2255
2256 return "bug";
2257}
2258
2259static int i915_swizzle_info(struct seq_file *m, void *data)
2260{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002261 struct drm_info_node *node = m->private;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002262 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002263 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002264 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002265
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002266 ret = mutex_lock_interruptible(&dev->struct_mutex);
2267 if (ret)
2268 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002269 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002270
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002271 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2272 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2273 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2274 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2275
2276 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2277 seq_printf(m, "DDC = 0x%08x\n",
2278 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002279 seq_printf(m, "DDC2 = 0x%08x\n",
2280 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002281 seq_printf(m, "C0DRB3 = 0x%04x\n",
2282 I915_READ16(C0DRB3));
2283 seq_printf(m, "C1DRB3 = 0x%04x\n",
2284 I915_READ16(C1DRB3));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002285 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002286 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2287 I915_READ(MAD_DIMM_C0));
2288 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2289 I915_READ(MAD_DIMM_C1));
2290 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2291 I915_READ(MAD_DIMM_C2));
2292 seq_printf(m, "TILECTL = 0x%08x\n",
2293 I915_READ(TILECTL));
Robert Beckett5907f5f2014-01-23 14:23:14 +00002294 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002295 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2296 I915_READ(GAMTARBMODE));
2297 else
2298 seq_printf(m, "ARB_MODE = 0x%08x\n",
2299 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002300 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2301 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002302 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002303
2304 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2305 seq_puts(m, "L-shaped memory detected\n");
2306
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002307 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002308 mutex_unlock(&dev->struct_mutex);
2309
2310 return 0;
2311}
2312
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002313static int per_file_ctx(int id, void *ptr, void *data)
2314{
Chris Wilsone2efd132016-05-24 14:53:34 +01002315 struct i915_gem_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002316 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002317 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2318
2319 if (!ppgtt) {
2320 seq_printf(m, " no ppgtt for context %d\n",
2321 ctx->user_handle);
2322 return 0;
2323 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002324
Oscar Mateof83d6512014-05-22 14:13:38 +01002325 if (i915_gem_context_is_default(ctx))
2326 seq_puts(m, " default context:\n");
2327 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002328 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002329 ppgtt->debug_dump(ppgtt, m);
2330
2331 return 0;
2332}
2333
Ben Widawsky77df6772013-11-02 21:07:30 -07002334static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002335{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002336 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002337 struct intel_engine_cs *engine;
Ben Widawsky77df6772013-11-02 21:07:30 -07002338 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002339 int i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002340
Ben Widawsky77df6772013-11-02 21:07:30 -07002341 if (!ppgtt)
2342 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002343
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002344 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002345 seq_printf(m, "%s\n", engine->name);
Ben Widawsky77df6772013-11-02 21:07:30 -07002346 for (i = 0; i < 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002347 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002348 pdp <<= 32;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002349 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002350 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002351 }
2352 }
2353}
2354
2355static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2356{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002357 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002358 struct intel_engine_cs *engine;
Ben Widawsky77df6772013-11-02 21:07:30 -07002359
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002360 if (IS_GEN6(dev_priv))
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002361 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2362
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002363 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002364 seq_printf(m, "%s\n", engine->name);
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002365 if (IS_GEN7(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002366 seq_printf(m, "GFX_MODE: 0x%08x\n",
2367 I915_READ(RING_MODE_GEN7(engine)));
2368 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2369 I915_READ(RING_PP_DIR_BASE(engine)));
2370 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2371 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2372 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2373 I915_READ(RING_PP_DIR_DCLV(engine)));
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002374 }
2375 if (dev_priv->mm.aliasing_ppgtt) {
2376 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2377
Damien Lespiau267f0c92013-06-24 22:59:48 +01002378 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002379 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002380
Ben Widawsky87d60b62013-12-06 14:11:29 -08002381 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002382 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002383
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002384 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002385}
2386
2387static int i915_ppgtt_info(struct seq_file *m, void *data)
2388{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002389 struct drm_info_node *node = m->private;
Ben Widawsky77df6772013-11-02 21:07:30 -07002390 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002391 struct drm_i915_private *dev_priv = to_i915(dev);
Michel Thierryea91e402015-07-29 17:23:57 +01002392 struct drm_file *file;
Ben Widawsky77df6772013-11-02 21:07:30 -07002393
2394 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2395 if (ret)
2396 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002397 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002398
2399 if (INTEL_INFO(dev)->gen >= 8)
2400 gen8_ppgtt_info(m, dev);
2401 else if (INTEL_INFO(dev)->gen >= 6)
2402 gen6_ppgtt_info(m, dev);
2403
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002404 mutex_lock(&dev->filelist_mutex);
Michel Thierryea91e402015-07-29 17:23:57 +01002405 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2406 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002407 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002408
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002409 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002410 if (!task) {
2411 ret = -ESRCH;
Wei Yongjunb0212482016-06-13 23:42:00 +00002412 goto out_unlock;
Dan Carpenter06812762015-10-02 18:14:22 +03002413 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002414 seq_printf(m, "\nproc: %s\n", task->comm);
2415 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002416 idr_for_each(&file_priv->context_idr, per_file_ctx,
2417 (void *)(unsigned long)m);
2418 }
Wei Yongjunb0212482016-06-13 23:42:00 +00002419out_unlock:
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002420 mutex_unlock(&dev->filelist_mutex);
Michel Thierryea91e402015-07-29 17:23:57 +01002421
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002422 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002423 mutex_unlock(&dev->struct_mutex);
2424
Dan Carpenter06812762015-10-02 18:14:22 +03002425 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002426}
2427
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002428static int count_irq_waiters(struct drm_i915_private *i915)
2429{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002430 struct intel_engine_cs *engine;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002431 int count = 0;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002432
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002433 for_each_engine(engine, i915)
Chris Wilson688e6c72016-07-01 17:23:15 +01002434 count += intel_engine_has_waiter(engine);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002435
2436 return count;
2437}
2438
Chris Wilson1854d5c2015-04-07 16:20:32 +01002439static int i915_rps_boost_info(struct seq_file *m, void *data)
2440{
2441 struct drm_info_node *node = m->private;
2442 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002443 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002444 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002445
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002446 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
Chris Wilson67d97da2016-07-04 08:08:31 +01002447 seq_printf(m, "GPU busy? %s [%x]\n",
2448 yesno(dev_priv->gt.awake), dev_priv->gt.active_engines);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002449 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2450 seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2451 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
2452 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2453 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2454 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2455 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002456
2457 mutex_lock(&dev->filelist_mutex);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002458 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002459 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2460 struct drm_i915_file_private *file_priv = file->driver_priv;
2461 struct task_struct *task;
2462
2463 rcu_read_lock();
2464 task = pid_task(file->pid, PIDTYPE_PID);
2465 seq_printf(m, "%s [%d]: %d boosts%s\n",
2466 task ? task->comm : "<unknown>",
2467 task ? task->pid : -1,
Chris Wilson2e1b8732015-04-27 13:41:22 +01002468 file_priv->rps.boosts,
2469 list_empty(&file_priv->rps.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002470 rcu_read_unlock();
2471 }
Chris Wilson197be2a2016-07-20 09:21:13 +01002472 seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002473 spin_unlock(&dev_priv->rps.client_lock);
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002474 mutex_unlock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002475
Chris Wilson8d3afd72015-05-21 21:01:47 +01002476 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002477}
2478
Ben Widawsky63573eb2013-07-04 11:02:07 -07002479static int i915_llc(struct seq_file *m, void *data)
2480{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002481 struct drm_info_node *node = m->private;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002482 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002483 struct drm_i915_private *dev_priv = to_i915(dev);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002484 const bool edram = INTEL_GEN(dev_priv) > 8;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002485
Ben Widawsky63573eb2013-07-04 11:02:07 -07002486 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002487 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2488 intel_uncore_edram_size(dev_priv)/1024/1024);
Ben Widawsky63573eb2013-07-04 11:02:07 -07002489
2490 return 0;
2491}
2492
Alex Daifdf5d352015-08-12 15:43:37 +01002493static int i915_guc_load_status_info(struct seq_file *m, void *data)
2494{
2495 struct drm_info_node *node = m->private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002496 struct drm_i915_private *dev_priv = to_i915(node->minor->dev);
Alex Daifdf5d352015-08-12 15:43:37 +01002497 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2498 u32 tmp, i;
2499
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002500 if (!HAS_GUC_UCODE(dev_priv))
Alex Daifdf5d352015-08-12 15:43:37 +01002501 return 0;
2502
2503 seq_printf(m, "GuC firmware status:\n");
2504 seq_printf(m, "\tpath: %s\n",
2505 guc_fw->guc_fw_path);
2506 seq_printf(m, "\tfetch: %s\n",
2507 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2508 seq_printf(m, "\tload: %s\n",
2509 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2510 seq_printf(m, "\tversion wanted: %d.%d\n",
2511 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2512 seq_printf(m, "\tversion found: %d.%d\n",
2513 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
Alex Daifeda33e2015-10-19 16:10:54 -07002514 seq_printf(m, "\theader: offset is %d; size = %d\n",
2515 guc_fw->header_offset, guc_fw->header_size);
2516 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2517 guc_fw->ucode_offset, guc_fw->ucode_size);
2518 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2519 guc_fw->rsa_offset, guc_fw->rsa_size);
Alex Daifdf5d352015-08-12 15:43:37 +01002520
2521 tmp = I915_READ(GUC_STATUS);
2522
2523 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2524 seq_printf(m, "\tBootrom status = 0x%x\n",
2525 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2526 seq_printf(m, "\tuKernel status = 0x%x\n",
2527 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2528 seq_printf(m, "\tMIA Core status = 0x%x\n",
2529 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2530 seq_puts(m, "\nScratch registers:\n");
2531 for (i = 0; i < 16; i++)
2532 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2533
2534 return 0;
2535}
2536
Dave Gordon8b417c22015-08-12 15:43:44 +01002537static void i915_guc_client_info(struct seq_file *m,
2538 struct drm_i915_private *dev_priv,
2539 struct i915_guc_client *client)
2540{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002541 struct intel_engine_cs *engine;
Dave Gordon8b417c22015-08-12 15:43:44 +01002542 uint64_t tot = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002543
2544 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2545 client->priority, client->ctx_index, client->proc_desc_offset);
2546 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2547 client->doorbell_id, client->doorbell_offset, client->cookie);
2548 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2549 client->wq_size, client->wq_offset, client->wq_tail);
2550
Dave Gordon551aaec2016-05-13 15:36:33 +01002551 seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
Dave Gordon8b417c22015-08-12 15:43:44 +01002552 seq_printf(m, "\tFailed to queue: %u\n", client->q_fail);
2553 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2554 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2555
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002556 for_each_engine(engine, dev_priv) {
Dave Gordon8b417c22015-08-12 15:43:44 +01002557 seq_printf(m, "\tSubmissions: %llu %s\n",
Dave Gordon0b63bb12016-06-20 15:18:07 +01002558 client->submissions[engine->id],
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002559 engine->name);
Dave Gordon0b63bb12016-06-20 15:18:07 +01002560 tot += client->submissions[engine->id];
Dave Gordon8b417c22015-08-12 15:43:44 +01002561 }
2562 seq_printf(m, "\tTotal: %llu\n", tot);
2563}
2564
2565static int i915_guc_info(struct seq_file *m, void *data)
2566{
2567 struct drm_info_node *node = m->private;
2568 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002569 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Gordon8b417c22015-08-12 15:43:44 +01002570 struct intel_guc guc;
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03002571 struct i915_guc_client client = {};
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002572 struct intel_engine_cs *engine;
Dave Gordon8b417c22015-08-12 15:43:44 +01002573 u64 total = 0;
2574
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002575 if (!HAS_GUC_SCHED(dev_priv))
Dave Gordon8b417c22015-08-12 15:43:44 +01002576 return 0;
2577
Alex Dai5a843302015-12-02 16:56:29 -08002578 if (mutex_lock_interruptible(&dev->struct_mutex))
2579 return 0;
2580
Dave Gordon8b417c22015-08-12 15:43:44 +01002581 /* Take a local copy of the GuC data, so we can dump it at leisure */
Dave Gordon8b417c22015-08-12 15:43:44 +01002582 guc = dev_priv->guc;
Alex Dai5a843302015-12-02 16:56:29 -08002583 if (guc.execbuf_client)
Dave Gordon8b417c22015-08-12 15:43:44 +01002584 client = *guc.execbuf_client;
Alex Dai5a843302015-12-02 16:56:29 -08002585
2586 mutex_unlock(&dev->struct_mutex);
Dave Gordon8b417c22015-08-12 15:43:44 +01002587
Dave Gordon9636f6d2016-06-13 17:57:28 +01002588 seq_printf(m, "Doorbell map:\n");
2589 seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc.doorbell_bitmap);
2590 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc.db_cacheline);
2591
Dave Gordon8b417c22015-08-12 15:43:44 +01002592 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2593 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2594 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2595 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2596 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2597
2598 seq_printf(m, "\nGuC submissions:\n");
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002599 for_each_engine(engine, dev_priv) {
Alex Dai397097b2016-01-23 11:58:14 -08002600 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
Dave Gordon0b63bb12016-06-20 15:18:07 +01002601 engine->name, guc.submissions[engine->id],
2602 guc.last_seqno[engine->id]);
2603 total += guc.submissions[engine->id];
Dave Gordon8b417c22015-08-12 15:43:44 +01002604 }
2605 seq_printf(m, "\t%s: %llu\n", "Total", total);
2606
2607 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2608 i915_guc_client_info(m, dev_priv, &client);
2609
2610 /* Add more as required ... */
2611
2612 return 0;
2613}
2614
Alex Dai4c7e77f2015-08-12 15:43:40 +01002615static int i915_guc_log_dump(struct seq_file *m, void *data)
2616{
2617 struct drm_info_node *node = m->private;
2618 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002619 struct drm_i915_private *dev_priv = to_i915(dev);
Alex Dai4c7e77f2015-08-12 15:43:40 +01002620 struct drm_i915_gem_object *log_obj = dev_priv->guc.log_obj;
2621 u32 *log;
2622 int i = 0, pg;
2623
2624 if (!log_obj)
2625 return 0;
2626
2627 for (pg = 0; pg < log_obj->base.size / PAGE_SIZE; pg++) {
2628 log = kmap_atomic(i915_gem_object_get_page(log_obj, pg));
2629
2630 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2631 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2632 *(log + i), *(log + i + 1),
2633 *(log + i + 2), *(log + i + 3));
2634
2635 kunmap_atomic(log);
2636 }
2637
2638 seq_putc(m, '\n');
2639
2640 return 0;
2641}
2642
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002643static int i915_edp_psr_status(struct seq_file *m, void *data)
2644{
2645 struct drm_info_node *node = m->private;
2646 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002647 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002648 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002649 u32 stat[3];
2650 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002651 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002652
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002653 if (!HAS_PSR(dev)) {
2654 seq_puts(m, "PSR not supported\n");
2655 return 0;
2656 }
2657
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002658 intel_runtime_pm_get(dev_priv);
2659
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002660 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002661 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2662 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002663 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002664 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002665 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2666 dev_priv->psr.busy_frontbuffer_bits);
2667 seq_printf(m, "Re-enable work scheduled: %s\n",
2668 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002669
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002670 if (HAS_DDI(dev))
Ville Syrjälä443a3892015-11-11 20:34:15 +02002671 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002672 else {
2673 for_each_pipe(dev_priv, pipe) {
2674 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2675 VLV_EDP_PSR_CURR_STATE_MASK;
2676 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2677 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2678 enabled = true;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002679 }
2680 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002681
2682 seq_printf(m, "Main link in standby mode: %s\n",
2683 yesno(dev_priv->psr.link_standby));
2684
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002685 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002686
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002687 if (!HAS_DDI(dev))
2688 for_each_pipe(dev_priv, pipe) {
2689 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2690 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2691 seq_printf(m, " pipe %c", pipe_name(pipe));
2692 }
2693 seq_puts(m, "\n");
2694
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002695 /*
2696 * VLV/CHV PSR has no kind of performance counter
2697 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2698 */
2699 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002700 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002701 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002702
2703 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2704 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002705 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002706
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002707 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002708 return 0;
2709}
2710
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002711static int i915_sink_crc(struct seq_file *m, void *data)
2712{
2713 struct drm_info_node *node = m->private;
2714 struct drm_device *dev = node->minor->dev;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002715 struct intel_connector *connector;
2716 struct intel_dp *intel_dp = NULL;
2717 int ret;
2718 u8 crc[6];
2719
2720 drm_modeset_lock_all(dev);
Rodrigo Viviaca5e362015-03-13 16:13:59 -07002721 for_each_intel_connector(dev, connector) {
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002722 struct drm_crtc *crtc;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002723
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002724 if (!connector->base.state->best_encoder)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002725 continue;
2726
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002727 crtc = connector->base.state->crtc;
2728 if (!crtc->state->active)
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002729 continue;
2730
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002731 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002732 continue;
2733
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002734 intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002735
2736 ret = intel_dp_sink_crc(intel_dp, crc);
2737 if (ret)
2738 goto out;
2739
2740 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2741 crc[0], crc[1], crc[2],
2742 crc[3], crc[4], crc[5]);
2743 goto out;
2744 }
2745 ret = -ENODEV;
2746out:
2747 drm_modeset_unlock_all(dev);
2748 return ret;
2749}
2750
Jesse Barnesec013e72013-08-20 10:29:23 +01002751static int i915_energy_uJ(struct seq_file *m, void *data)
2752{
2753 struct drm_info_node *node = m->private;
2754 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002755 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesec013e72013-08-20 10:29:23 +01002756 u64 power;
2757 u32 units;
2758
2759 if (INTEL_INFO(dev)->gen < 6)
2760 return -ENODEV;
2761
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002762 intel_runtime_pm_get(dev_priv);
2763
Jesse Barnesec013e72013-08-20 10:29:23 +01002764 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2765 power = (power & 0x1f00) >> 8;
2766 units = 1000000 / (1 << power); /* convert to uJ */
2767 power = I915_READ(MCH_SECP_NRG_STTS);
2768 power *= units;
2769
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002770 intel_runtime_pm_put(dev_priv);
2771
Jesse Barnesec013e72013-08-20 10:29:23 +01002772 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002773
2774 return 0;
2775}
2776
Damien Lespiau6455c872015-06-04 18:23:57 +01002777static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002778{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002779 struct drm_info_node *node = m->private;
Paulo Zanoni371db662013-08-19 13:18:10 -03002780 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002781 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni371db662013-08-19 13:18:10 -03002782
Chris Wilsona156e642016-04-03 14:14:21 +01002783 if (!HAS_RUNTIME_PM(dev_priv))
2784 seq_puts(m, "Runtime power management not supported\n");
Paulo Zanoni371db662013-08-19 13:18:10 -03002785
Chris Wilson67d97da2016-07-04 08:08:31 +01002786 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
Paulo Zanoni371db662013-08-19 13:18:10 -03002787 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002788 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002789#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002790 seq_printf(m, "Usage count: %d\n",
2791 atomic_read(&dev->dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002792#else
2793 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2794#endif
Chris Wilsona156e642016-04-03 14:14:21 +01002795 seq_printf(m, "PCI device power state: %s [%d]\n",
Chris Wilson91c8a322016-07-05 10:40:23 +01002796 pci_power_name(dev_priv->drm.pdev->current_state),
2797 dev_priv->drm.pdev->current_state);
Paulo Zanoni371db662013-08-19 13:18:10 -03002798
Jesse Barnesec013e72013-08-20 10:29:23 +01002799 return 0;
2800}
2801
Imre Deak1da51582013-11-25 17:15:35 +02002802static int i915_power_domain_info(struct seq_file *m, void *unused)
2803{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002804 struct drm_info_node *node = m->private;
Imre Deak1da51582013-11-25 17:15:35 +02002805 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002806 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak1da51582013-11-25 17:15:35 +02002807 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2808 int i;
2809
2810 mutex_lock(&power_domains->lock);
2811
2812 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2813 for (i = 0; i < power_domains->power_well_count; i++) {
2814 struct i915_power_well *power_well;
2815 enum intel_display_power_domain power_domain;
2816
2817 power_well = &power_domains->power_wells[i];
2818 seq_printf(m, "%-25s %d\n", power_well->name,
2819 power_well->count);
2820
2821 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2822 power_domain++) {
2823 if (!(BIT(power_domain) & power_well->domains))
2824 continue;
2825
2826 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002827 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002828 power_domains->domain_use_count[power_domain]);
2829 }
2830 }
2831
2832 mutex_unlock(&power_domains->lock);
2833
2834 return 0;
2835}
2836
Damien Lespiaub7cec662015-10-27 14:47:01 +02002837static int i915_dmc_info(struct seq_file *m, void *unused)
2838{
2839 struct drm_info_node *node = m->private;
2840 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002841 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiaub7cec662015-10-27 14:47:01 +02002842 struct intel_csr *csr;
2843
2844 if (!HAS_CSR(dev)) {
2845 seq_puts(m, "not supported\n");
2846 return 0;
2847 }
2848
2849 csr = &dev_priv->csr;
2850
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002851 intel_runtime_pm_get(dev_priv);
2852
Damien Lespiaub7cec662015-10-27 14:47:01 +02002853 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2854 seq_printf(m, "path: %s\n", csr->fw_path);
2855
2856 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002857 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002858
2859 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2860 CSR_VERSION_MINOR(csr->version));
2861
Damien Lespiau83372062015-10-30 17:53:32 +02002862 if (IS_SKYLAKE(dev) && csr->version >= CSR_VERSION(1, 6)) {
2863 seq_printf(m, "DC3 -> DC5 count: %d\n",
2864 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2865 seq_printf(m, "DC5 -> DC6 count: %d\n",
2866 I915_READ(SKL_CSR_DC5_DC6_COUNT));
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002867 } else if (IS_BROXTON(dev) && csr->version >= CSR_VERSION(1, 4)) {
2868 seq_printf(m, "DC3 -> DC5 count: %d\n",
2869 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002870 }
2871
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002872out:
2873 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2874 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2875 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2876
Damien Lespiau83372062015-10-30 17:53:32 +02002877 intel_runtime_pm_put(dev_priv);
2878
Damien Lespiaub7cec662015-10-27 14:47:01 +02002879 return 0;
2880}
2881
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002882static void intel_seq_print_mode(struct seq_file *m, int tabs,
2883 struct drm_display_mode *mode)
2884{
2885 int i;
2886
2887 for (i = 0; i < tabs; i++)
2888 seq_putc(m, '\t');
2889
2890 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2891 mode->base.id, mode->name,
2892 mode->vrefresh, mode->clock,
2893 mode->hdisplay, mode->hsync_start,
2894 mode->hsync_end, mode->htotal,
2895 mode->vdisplay, mode->vsync_start,
2896 mode->vsync_end, mode->vtotal,
2897 mode->type, mode->flags);
2898}
2899
2900static void intel_encoder_info(struct seq_file *m,
2901 struct intel_crtc *intel_crtc,
2902 struct intel_encoder *intel_encoder)
2903{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002904 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002905 struct drm_device *dev = node->minor->dev;
2906 struct drm_crtc *crtc = &intel_crtc->base;
2907 struct intel_connector *intel_connector;
2908 struct drm_encoder *encoder;
2909
2910 encoder = &intel_encoder->base;
2911 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002912 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002913 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2914 struct drm_connector *connector = &intel_connector->base;
2915 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2916 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002917 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002918 drm_get_connector_status_name(connector->status));
2919 if (connector->status == connector_status_connected) {
2920 struct drm_display_mode *mode = &crtc->mode;
2921 seq_printf(m, ", mode:\n");
2922 intel_seq_print_mode(m, 2, mode);
2923 } else {
2924 seq_putc(m, '\n');
2925 }
2926 }
2927}
2928
2929static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2930{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002931 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002932 struct drm_device *dev = node->minor->dev;
2933 struct drm_crtc *crtc = &intel_crtc->base;
2934 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002935 struct drm_plane_state *plane_state = crtc->primary->state;
2936 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002937
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002938 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07002939 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002940 fb->base.id, plane_state->src_x >> 16,
2941 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07002942 else
2943 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002944 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2945 intel_encoder_info(m, intel_crtc, intel_encoder);
2946}
2947
2948static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2949{
2950 struct drm_display_mode *mode = panel->fixed_mode;
2951
2952 seq_printf(m, "\tfixed mode:\n");
2953 intel_seq_print_mode(m, 2, mode);
2954}
2955
2956static void intel_dp_info(struct seq_file *m,
2957 struct intel_connector *intel_connector)
2958{
2959 struct intel_encoder *intel_encoder = intel_connector->encoder;
2960 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2961
2962 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03002963 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02002964 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002965 intel_panel_info(m, &intel_connector->panel);
2966}
2967
2968static void intel_hdmi_info(struct seq_file *m,
2969 struct intel_connector *intel_connector)
2970{
2971 struct intel_encoder *intel_encoder = intel_connector->encoder;
2972 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2973
Jani Nikula742f4912015-09-03 11:16:09 +03002974 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002975}
2976
2977static void intel_lvds_info(struct seq_file *m,
2978 struct intel_connector *intel_connector)
2979{
2980 intel_panel_info(m, &intel_connector->panel);
2981}
2982
2983static void intel_connector_info(struct seq_file *m,
2984 struct drm_connector *connector)
2985{
2986 struct intel_connector *intel_connector = to_intel_connector(connector);
2987 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002988 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002989
2990 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002991 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002992 drm_get_connector_status_name(connector->status));
2993 if (connector->status == connector_status_connected) {
2994 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2995 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2996 connector->display_info.width_mm,
2997 connector->display_info.height_mm);
2998 seq_printf(m, "\tsubpixel order: %s\n",
2999 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
3000 seq_printf(m, "\tCEA rev: %d\n",
3001 connector->display_info.cea_rev);
3002 }
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003003
3004 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3005 return;
3006
3007 switch (connector->connector_type) {
3008 case DRM_MODE_CONNECTOR_DisplayPort:
3009 case DRM_MODE_CONNECTOR_eDP:
3010 intel_dp_info(m, intel_connector);
3011 break;
3012 case DRM_MODE_CONNECTOR_LVDS:
3013 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
Dave Airlie36cd7442014-05-02 13:44:18 +10003014 intel_lvds_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003015 break;
3016 case DRM_MODE_CONNECTOR_HDMIA:
3017 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
3018 intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
3019 intel_hdmi_info(m, intel_connector);
3020 break;
3021 default:
3022 break;
Dave Airlie36cd7442014-05-02 13:44:18 +10003023 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003024
Jesse Barnesf103fc72014-02-20 12:39:57 -08003025 seq_printf(m, "\tmodes:\n");
3026 list_for_each_entry(mode, &connector->modes, head)
3027 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003028}
3029
Chris Wilson065f2ec2014-03-12 09:13:13 +00003030static bool cursor_active(struct drm_device *dev, int pipe)
3031{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003032 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson065f2ec2014-03-12 09:13:13 +00003033 u32 state;
3034
3035 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03003036 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003037 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03003038 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003039
3040 return state;
3041}
3042
3043static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
3044{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003045 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson065f2ec2014-03-12 09:13:13 +00003046 u32 pos;
3047
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03003048 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00003049
3050 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
3051 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
3052 *x = -*x;
3053
3054 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
3055 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
3056 *y = -*y;
3057
3058 return cursor_active(dev, pipe);
3059}
3060
Robert Fekete3abc4e02015-10-27 16:58:32 +01003061static const char *plane_type(enum drm_plane_type type)
3062{
3063 switch (type) {
3064 case DRM_PLANE_TYPE_OVERLAY:
3065 return "OVL";
3066 case DRM_PLANE_TYPE_PRIMARY:
3067 return "PRI";
3068 case DRM_PLANE_TYPE_CURSOR:
3069 return "CUR";
3070 /*
3071 * Deliberately omitting default: to generate compiler warnings
3072 * when a new drm_plane_type gets added.
3073 */
3074 }
3075
3076 return "unknown";
3077}
3078
3079static const char *plane_rotation(unsigned int rotation)
3080{
3081 static char buf[48];
3082 /*
3083 * According to doc only one DRM_ROTATE_ is allowed but this
3084 * will print them all to visualize if the values are misused
3085 */
3086 snprintf(buf, sizeof(buf),
3087 "%s%s%s%s%s%s(0x%08x)",
3088 (rotation & BIT(DRM_ROTATE_0)) ? "0 " : "",
3089 (rotation & BIT(DRM_ROTATE_90)) ? "90 " : "",
3090 (rotation & BIT(DRM_ROTATE_180)) ? "180 " : "",
3091 (rotation & BIT(DRM_ROTATE_270)) ? "270 " : "",
3092 (rotation & BIT(DRM_REFLECT_X)) ? "FLIPX " : "",
3093 (rotation & BIT(DRM_REFLECT_Y)) ? "FLIPY " : "",
3094 rotation);
3095
3096 return buf;
3097}
3098
3099static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3100{
3101 struct drm_info_node *node = m->private;
3102 struct drm_device *dev = node->minor->dev;
3103 struct intel_plane *intel_plane;
3104
3105 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3106 struct drm_plane_state *state;
3107 struct drm_plane *plane = &intel_plane->base;
3108
3109 if (!plane->state) {
3110 seq_puts(m, "plane->state is NULL!\n");
3111 continue;
3112 }
3113
3114 state = plane->state;
3115
3116 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3117 plane->base.id,
3118 plane_type(intel_plane->base.type),
3119 state->crtc_x, state->crtc_y,
3120 state->crtc_w, state->crtc_h,
3121 (state->src_x >> 16),
3122 ((state->src_x & 0xffff) * 15625) >> 10,
3123 (state->src_y >> 16),
3124 ((state->src_y & 0xffff) * 15625) >> 10,
3125 (state->src_w >> 16),
3126 ((state->src_w & 0xffff) * 15625) >> 10,
3127 (state->src_h >> 16),
3128 ((state->src_h & 0xffff) * 15625) >> 10,
3129 state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
3130 plane_rotation(state->rotation));
3131 }
3132}
3133
3134static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3135{
3136 struct intel_crtc_state *pipe_config;
3137 int num_scalers = intel_crtc->num_scalers;
3138 int i;
3139
3140 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3141
3142 /* Not all platformas have a scaler */
3143 if (num_scalers) {
3144 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3145 num_scalers,
3146 pipe_config->scaler_state.scaler_users,
3147 pipe_config->scaler_state.scaler_id);
3148
3149 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3150 struct intel_scaler *sc =
3151 &pipe_config->scaler_state.scalers[i];
3152
3153 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3154 i, yesno(sc->in_use), sc->mode);
3155 }
3156 seq_puts(m, "\n");
3157 } else {
3158 seq_puts(m, "\tNo scalers available on this platform\n");
3159 }
3160}
3161
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003162static int i915_display_info(struct seq_file *m, void *unused)
3163{
Damien Lespiau9f25d002014-05-13 15:30:28 +01003164 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003165 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003166 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson065f2ec2014-03-12 09:13:13 +00003167 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003168 struct drm_connector *connector;
3169
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003170 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003171 drm_modeset_lock_all(dev);
3172 seq_printf(m, "CRTC info\n");
3173 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003174 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003175 bool active;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003176 struct intel_crtc_state *pipe_config;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003177 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003178
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003179 pipe_config = to_intel_crtc_state(crtc->base.state);
3180
Robert Fekete3abc4e02015-10-27 16:58:32 +01003181 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003182 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003183 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003184 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3185 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3186
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003187 if (pipe_config->base.active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003188 intel_crtc_info(m, crtc);
3189
Paulo Zanonia23dc652014-04-01 14:55:11 -03003190 active = cursor_position(dev, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01003191 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03003192 yesno(crtc->cursor_base),
Matt Roper3dd512f2015-02-27 10:12:00 -08003193 x, y, crtc->base.cursor->state->crtc_w,
3194 crtc->base.cursor->state->crtc_h,
Chris Wilson57127ef2014-07-04 08:20:11 +01003195 crtc->cursor_addr, yesno(active));
Robert Fekete3abc4e02015-10-27 16:58:32 +01003196 intel_scaler_info(m, crtc);
3197 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003198 }
Daniel Vettercace8412014-05-22 17:56:31 +02003199
3200 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3201 yesno(!crtc->cpu_fifo_underrun_disabled),
3202 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003203 }
3204
3205 seq_printf(m, "\n");
3206 seq_printf(m, "Connector info\n");
3207 seq_printf(m, "--------------\n");
3208 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3209 intel_connector_info(m, connector);
3210 }
3211 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003212 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003213
3214 return 0;
3215}
3216
Ben Widawskye04934c2014-06-30 09:53:42 -07003217static int i915_semaphore_status(struct seq_file *m, void *unused)
3218{
3219 struct drm_info_node *node = (struct drm_info_node *) m->private;
3220 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003221 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003222 struct intel_engine_cs *engine;
Ben Widawskye04934c2014-06-30 09:53:42 -07003223 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
Dave Gordonc3232b12016-03-23 18:19:53 +00003224 enum intel_engine_id id;
3225 int j, ret;
Ben Widawskye04934c2014-06-30 09:53:42 -07003226
Chris Wilson39df9192016-07-20 13:31:57 +01003227 if (!i915.semaphores) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003228 seq_puts(m, "Semaphores are disabled\n");
3229 return 0;
3230 }
3231
3232 ret = mutex_lock_interruptible(&dev->struct_mutex);
3233 if (ret)
3234 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03003235 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003236
3237 if (IS_BROADWELL(dev)) {
3238 struct page *page;
3239 uint64_t *seqno;
3240
3241 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
3242
3243 seqno = (uint64_t *)kmap_atomic(page);
Dave Gordonc3232b12016-03-23 18:19:53 +00003244 for_each_engine_id(engine, dev_priv, id) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003245 uint64_t offset;
3246
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003247 seq_printf(m, "%s\n", engine->name);
Ben Widawskye04934c2014-06-30 09:53:42 -07003248
3249 seq_puts(m, " Last signal:");
3250 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003251 offset = id * I915_NUM_ENGINES + j;
Ben Widawskye04934c2014-06-30 09:53:42 -07003252 seq_printf(m, "0x%08llx (0x%02llx) ",
3253 seqno[offset], offset * 8);
3254 }
3255 seq_putc(m, '\n');
3256
3257 seq_puts(m, " Last wait: ");
3258 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003259 offset = id + (j * I915_NUM_ENGINES);
Ben Widawskye04934c2014-06-30 09:53:42 -07003260 seq_printf(m, "0x%08llx (0x%02llx) ",
3261 seqno[offset], offset * 8);
3262 }
3263 seq_putc(m, '\n');
3264
3265 }
3266 kunmap_atomic(seqno);
3267 } else {
3268 seq_puts(m, " Last signal:");
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003269 for_each_engine(engine, dev_priv)
Ben Widawskye04934c2014-06-30 09:53:42 -07003270 for (j = 0; j < num_rings; j++)
3271 seq_printf(m, "0x%08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003272 I915_READ(engine->semaphore.mbox.signal[j]));
Ben Widawskye04934c2014-06-30 09:53:42 -07003273 seq_putc(m, '\n');
3274 }
3275
3276 seq_puts(m, "\nSync seqno:\n");
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003277 for_each_engine(engine, dev_priv) {
3278 for (j = 0; j < num_rings; j++)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003279 seq_printf(m, " 0x%08x ",
3280 engine->semaphore.sync_seqno[j]);
Ben Widawskye04934c2014-06-30 09:53:42 -07003281 seq_putc(m, '\n');
3282 }
3283 seq_putc(m, '\n');
3284
Paulo Zanoni03872062014-07-09 14:31:57 -03003285 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003286 mutex_unlock(&dev->struct_mutex);
3287 return 0;
3288}
3289
Daniel Vetter728e29d2014-06-25 22:01:53 +03003290static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3291{
3292 struct drm_info_node *node = (struct drm_info_node *) m->private;
3293 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003294 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003295 int i;
3296
3297 drm_modeset_lock_all(dev);
3298 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3299 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3300
3301 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +01003302 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3303 pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003304 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003305 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3306 seq_printf(m, " dpll_md: 0x%08x\n",
3307 pll->config.hw_state.dpll_md);
3308 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3309 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3310 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003311 }
3312 drm_modeset_unlock_all(dev);
3313
3314 return 0;
3315}
3316
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003317static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003318{
3319 int i;
3320 int ret;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003321 struct intel_engine_cs *engine;
Arun Siluvery888b5992014-08-26 14:44:51 +01003322 struct drm_info_node *node = (struct drm_info_node *) m->private;
3323 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003324 struct drm_i915_private *dev_priv = to_i915(dev);
Arun Siluvery33136b02016-01-21 21:43:47 +00003325 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Dave Gordonc3232b12016-03-23 18:19:53 +00003326 enum intel_engine_id id;
Arun Siluvery888b5992014-08-26 14:44:51 +01003327
Arun Siluvery888b5992014-08-26 14:44:51 +01003328 ret = mutex_lock_interruptible(&dev->struct_mutex);
3329 if (ret)
3330 return ret;
3331
3332 intel_runtime_pm_get(dev_priv);
3333
Arun Siluvery33136b02016-01-21 21:43:47 +00003334 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
Dave Gordonc3232b12016-03-23 18:19:53 +00003335 for_each_engine_id(engine, dev_priv, id)
Arun Siluvery33136b02016-01-21 21:43:47 +00003336 seq_printf(m, "HW whitelist count for %s: %d\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003337 engine->name, workarounds->hw_whitelist_count[id]);
Arun Siluvery33136b02016-01-21 21:43:47 +00003338 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003339 i915_reg_t addr;
3340 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003341 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003342
Arun Siluvery33136b02016-01-21 21:43:47 +00003343 addr = workarounds->reg[i].addr;
3344 mask = workarounds->reg[i].mask;
3345 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003346 read = I915_READ(addr);
3347 ok = (value & mask) == (read & mask);
3348 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003349 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003350 }
3351
3352 intel_runtime_pm_put(dev_priv);
3353 mutex_unlock(&dev->struct_mutex);
3354
3355 return 0;
3356}
3357
Damien Lespiauc5511e42014-11-04 17:06:51 +00003358static int i915_ddb_info(struct seq_file *m, void *unused)
3359{
3360 struct drm_info_node *node = m->private;
3361 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003362 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiauc5511e42014-11-04 17:06:51 +00003363 struct skl_ddb_allocation *ddb;
3364 struct skl_ddb_entry *entry;
3365 enum pipe pipe;
3366 int plane;
3367
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003368 if (INTEL_INFO(dev)->gen < 9)
3369 return 0;
3370
Damien Lespiauc5511e42014-11-04 17:06:51 +00003371 drm_modeset_lock_all(dev);
3372
3373 ddb = &dev_priv->wm.skl_hw.ddb;
3374
3375 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3376
3377 for_each_pipe(dev_priv, pipe) {
3378 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3379
Damien Lespiaudd740782015-02-28 14:54:08 +00003380 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003381 entry = &ddb->plane[pipe][plane];
3382 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3383 entry->start, entry->end,
3384 skl_ddb_entry_size(entry));
3385 }
3386
Matt Roper4969d332015-09-24 15:53:10 -07003387 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003388 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3389 entry->end, skl_ddb_entry_size(entry));
3390 }
3391
3392 drm_modeset_unlock_all(dev);
3393
3394 return 0;
3395}
3396
Vandana Kannana54746e2015-03-03 20:53:10 +05303397static void drrs_status_per_crtc(struct seq_file *m,
3398 struct drm_device *dev, struct intel_crtc *intel_crtc)
3399{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003400 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303401 struct i915_drrs *drrs = &dev_priv->drrs;
3402 int vrefresh = 0;
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003403 struct drm_connector *connector;
Vandana Kannana54746e2015-03-03 20:53:10 +05303404
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003405 drm_for_each_connector(connector, dev) {
3406 if (connector->state->crtc != &intel_crtc->base)
3407 continue;
3408
3409 seq_printf(m, "%s:\n", connector->name);
Vandana Kannana54746e2015-03-03 20:53:10 +05303410 }
3411
3412 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3413 seq_puts(m, "\tVBT: DRRS_type: Static");
3414 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3415 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3416 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3417 seq_puts(m, "\tVBT: DRRS_type: None");
3418 else
3419 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3420
3421 seq_puts(m, "\n\n");
3422
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003423 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303424 struct intel_panel *panel;
3425
3426 mutex_lock(&drrs->mutex);
3427 /* DRRS Supported */
3428 seq_puts(m, "\tDRRS Supported: Yes\n");
3429
3430 /* disable_drrs() will make drrs->dp NULL */
3431 if (!drrs->dp) {
3432 seq_puts(m, "Idleness DRRS: Disabled");
3433 mutex_unlock(&drrs->mutex);
3434 return;
3435 }
3436
3437 panel = &drrs->dp->attached_connector->panel;
3438 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3439 drrs->busy_frontbuffer_bits);
3440
3441 seq_puts(m, "\n\t\t");
3442 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3443 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3444 vrefresh = panel->fixed_mode->vrefresh;
3445 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3446 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3447 vrefresh = panel->downclock_mode->vrefresh;
3448 } else {
3449 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3450 drrs->refresh_rate_type);
3451 mutex_unlock(&drrs->mutex);
3452 return;
3453 }
3454 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3455
3456 seq_puts(m, "\n\t\t");
3457 mutex_unlock(&drrs->mutex);
3458 } else {
3459 /* DRRS not supported. Print the VBT parameter*/
3460 seq_puts(m, "\tDRRS Supported : No");
3461 }
3462 seq_puts(m, "\n");
3463}
3464
3465static int i915_drrs_status(struct seq_file *m, void *unused)
3466{
3467 struct drm_info_node *node = m->private;
3468 struct drm_device *dev = node->minor->dev;
3469 struct intel_crtc *intel_crtc;
3470 int active_crtc_cnt = 0;
3471
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003472 drm_modeset_lock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303473 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003474 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303475 active_crtc_cnt++;
3476 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3477
3478 drrs_status_per_crtc(m, dev, intel_crtc);
3479 }
Vandana Kannana54746e2015-03-03 20:53:10 +05303480 }
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003481 drm_modeset_unlock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303482
3483 if (!active_crtc_cnt)
3484 seq_puts(m, "No active crtc found\n");
3485
3486 return 0;
3487}
3488
Damien Lespiau07144422013-10-15 18:55:40 +01003489struct pipe_crc_info {
3490 const char *name;
3491 struct drm_device *dev;
3492 enum pipe pipe;
3493};
3494
Dave Airlie11bed952014-05-12 15:22:27 +10003495static int i915_dp_mst_info(struct seq_file *m, void *unused)
3496{
3497 struct drm_info_node *node = (struct drm_info_node *) m->private;
3498 struct drm_device *dev = node->minor->dev;
Dave Airlie11bed952014-05-12 15:22:27 +10003499 struct intel_encoder *intel_encoder;
3500 struct intel_digital_port *intel_dig_port;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003501 struct drm_connector *connector;
3502
Dave Airlie11bed952014-05-12 15:22:27 +10003503 drm_modeset_lock_all(dev);
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003504 drm_for_each_connector(connector, dev) {
3505 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
Dave Airlie11bed952014-05-12 15:22:27 +10003506 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003507
3508 intel_encoder = intel_attached_encoder(connector);
3509 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3510 continue;
3511
3512 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlie11bed952014-05-12 15:22:27 +10003513 if (!intel_dig_port->dp.can_mst)
3514 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003515
Jim Bride40ae80c2016-04-14 10:18:37 -07003516 seq_printf(m, "MST Source Port %c\n",
3517 port_name(intel_dig_port->port));
Dave Airlie11bed952014-05-12 15:22:27 +10003518 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3519 }
3520 drm_modeset_unlock_all(dev);
3521 return 0;
3522}
3523
Damien Lespiau07144422013-10-15 18:55:40 +01003524static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003525{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003526 struct pipe_crc_info *info = inode->i_private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003527 struct drm_i915_private *dev_priv = to_i915(info->dev);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003528 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3529
Daniel Vetter7eb1c492013-11-14 11:30:43 +01003530 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3531 return -ENODEV;
3532
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003533 spin_lock_irq(&pipe_crc->lock);
3534
3535 if (pipe_crc->opened) {
3536 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003537 return -EBUSY; /* already open */
3538 }
3539
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003540 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01003541 filep->private_data = inode->i_private;
3542
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003543 spin_unlock_irq(&pipe_crc->lock);
3544
Damien Lespiau07144422013-10-15 18:55:40 +01003545 return 0;
3546}
3547
3548static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3549{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003550 struct pipe_crc_info *info = inode->i_private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003551 struct drm_i915_private *dev_priv = to_i915(info->dev);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003552 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3553
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003554 spin_lock_irq(&pipe_crc->lock);
3555 pipe_crc->opened = false;
3556 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003557
Damien Lespiau07144422013-10-15 18:55:40 +01003558 return 0;
3559}
3560
3561/* (6 fields, 8 chars each, space separated (5) + '\n') */
3562#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3563/* account for \'0' */
3564#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3565
3566static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3567{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003568 assert_spin_locked(&pipe_crc->lock);
3569 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3570 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01003571}
Shuang He8bf1e9f2013-10-15 18:55:27 +01003572
Damien Lespiau07144422013-10-15 18:55:40 +01003573static ssize_t
3574i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3575 loff_t *pos)
3576{
3577 struct pipe_crc_info *info = filep->private_data;
3578 struct drm_device *dev = info->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003579 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau07144422013-10-15 18:55:40 +01003580 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3581 char buf[PIPE_CRC_BUFFER_LEN];
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003582 int n_entries;
Damien Lespiau07144422013-10-15 18:55:40 +01003583 ssize_t bytes_read;
3584
3585 /*
3586 * Don't allow user space to provide buffers not big enough to hold
3587 * a line of data.
3588 */
3589 if (count < PIPE_CRC_LINE_LEN)
3590 return -EINVAL;
3591
3592 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3593 return 0;
3594
3595 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003596 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003597 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003598 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01003599
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003600 if (filep->f_flags & O_NONBLOCK) {
3601 spin_unlock_irq(&pipe_crc->lock);
3602 return -EAGAIN;
3603 }
3604
3605 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3606 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3607 if (ret) {
3608 spin_unlock_irq(&pipe_crc->lock);
3609 return ret;
3610 }
Damien Lespiau07144422013-10-15 18:55:40 +01003611 }
3612
3613 /* We now have one or more entries to read */
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003614 n_entries = count / PIPE_CRC_LINE_LEN;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003615
Damien Lespiau07144422013-10-15 18:55:40 +01003616 bytes_read = 0;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003617 while (n_entries > 0) {
3618 struct intel_pipe_crc_entry *entry =
3619 &pipe_crc->entries[pipe_crc->tail];
Damien Lespiau07144422013-10-15 18:55:40 +01003620 int ret;
3621
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003622 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3623 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3624 break;
3625
3626 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3627 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3628
Damien Lespiau07144422013-10-15 18:55:40 +01003629 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3630 "%8u %8x %8x %8x %8x %8x\n",
3631 entry->frame, entry->crc[0],
3632 entry->crc[1], entry->crc[2],
3633 entry->crc[3], entry->crc[4]);
3634
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003635 spin_unlock_irq(&pipe_crc->lock);
3636
3637 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
Damien Lespiau07144422013-10-15 18:55:40 +01003638 if (ret == PIPE_CRC_LINE_LEN)
3639 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01003640
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003641 user_buf += PIPE_CRC_LINE_LEN;
3642 n_entries--;
Shuang He8bf1e9f2013-10-15 18:55:27 +01003643
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003644 spin_lock_irq(&pipe_crc->lock);
3645 }
3646
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003647 spin_unlock_irq(&pipe_crc->lock);
3648
Damien Lespiau07144422013-10-15 18:55:40 +01003649 return bytes_read;
3650}
3651
3652static const struct file_operations i915_pipe_crc_fops = {
3653 .owner = THIS_MODULE,
3654 .open = i915_pipe_crc_open,
3655 .read = i915_pipe_crc_read,
3656 .release = i915_pipe_crc_release,
3657};
3658
3659static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3660 {
3661 .name = "i915_pipe_A_crc",
3662 .pipe = PIPE_A,
3663 },
3664 {
3665 .name = "i915_pipe_B_crc",
3666 .pipe = PIPE_B,
3667 },
3668 {
3669 .name = "i915_pipe_C_crc",
3670 .pipe = PIPE_C,
3671 },
3672};
3673
3674static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3675 enum pipe pipe)
3676{
3677 struct drm_device *dev = minor->dev;
3678 struct dentry *ent;
3679 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3680
3681 info->dev = dev;
3682 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3683 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003684 if (!ent)
3685 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01003686
3687 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01003688}
3689
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003690static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003691 "none",
3692 "plane1",
3693 "plane2",
3694 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003695 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02003696 "TV",
3697 "DP-B",
3698 "DP-C",
3699 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01003700 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02003701};
3702
3703static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3704{
3705 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3706 return pipe_crc_sources[source];
3707}
3708
Damien Lespiaubd9db022013-10-15 18:55:36 +01003709static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02003710{
3711 struct drm_device *dev = m->private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003712 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02003713 int i;
3714
3715 for (i = 0; i < I915_MAX_PIPES; i++)
3716 seq_printf(m, "%c %s\n", pipe_name(i),
3717 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3718
3719 return 0;
3720}
3721
Damien Lespiaubd9db022013-10-15 18:55:36 +01003722static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02003723{
3724 struct drm_device *dev = inode->i_private;
3725
Damien Lespiaubd9db022013-10-15 18:55:36 +01003726 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02003727}
3728
Daniel Vetter46a19182013-11-01 10:50:20 +01003729static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02003730 uint32_t *val)
3731{
Daniel Vetter46a19182013-11-01 10:50:20 +01003732 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3733 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3734
3735 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02003736 case INTEL_PIPE_CRC_SOURCE_PIPE:
3737 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3738 break;
3739 case INTEL_PIPE_CRC_SOURCE_NONE:
3740 *val = 0;
3741 break;
3742 default:
3743 return -EINVAL;
3744 }
3745
3746 return 0;
3747}
3748
Daniel Vetter46a19182013-11-01 10:50:20 +01003749static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3750 enum intel_pipe_crc_source *source)
3751{
3752 struct intel_encoder *encoder;
3753 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01003754 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01003755 int ret = 0;
3756
3757 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3758
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003759 drm_modeset_lock_all(dev);
Damien Lespiaub2784e12014-08-05 11:29:37 +01003760 for_each_intel_encoder(dev, encoder) {
Daniel Vetter46a19182013-11-01 10:50:20 +01003761 if (!encoder->base.crtc)
3762 continue;
3763
3764 crtc = to_intel_crtc(encoder->base.crtc);
3765
3766 if (crtc->pipe != pipe)
3767 continue;
3768
3769 switch (encoder->type) {
3770 case INTEL_OUTPUT_TVOUT:
3771 *source = INTEL_PIPE_CRC_SOURCE_TV;
3772 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +03003773 case INTEL_OUTPUT_DP:
Daniel Vetter46a19182013-11-01 10:50:20 +01003774 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01003775 dig_port = enc_to_dig_port(&encoder->base);
3776 switch (dig_port->port) {
3777 case PORT_B:
3778 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3779 break;
3780 case PORT_C:
3781 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3782 break;
3783 case PORT_D:
3784 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3785 break;
3786 default:
3787 WARN(1, "nonexisting DP port %c\n",
3788 port_name(dig_port->port));
3789 break;
3790 }
Daniel Vetter46a19182013-11-01 10:50:20 +01003791 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02003792 default:
3793 break;
Daniel Vetter46a19182013-11-01 10:50:20 +01003794 }
3795 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003796 drm_modeset_unlock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01003797
3798 return ret;
3799}
3800
3801static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3802 enum pipe pipe,
3803 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02003804 uint32_t *val)
3805{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003806 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003807 bool need_stable_symbols = false;
3808
Daniel Vetter46a19182013-11-01 10:50:20 +01003809 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3810 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3811 if (ret)
3812 return ret;
3813 }
3814
3815 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02003816 case INTEL_PIPE_CRC_SOURCE_PIPE:
3817 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3818 break;
3819 case INTEL_PIPE_CRC_SOURCE_DP_B:
3820 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003821 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003822 break;
3823 case INTEL_PIPE_CRC_SOURCE_DP_C:
3824 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003825 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003826 break;
Ville Syrjälä2be57922014-12-09 21:28:29 +02003827 case INTEL_PIPE_CRC_SOURCE_DP_D:
3828 if (!IS_CHERRYVIEW(dev))
3829 return -EINVAL;
3830 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3831 need_stable_symbols = true;
3832 break;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003833 case INTEL_PIPE_CRC_SOURCE_NONE:
3834 *val = 0;
3835 break;
3836 default:
3837 return -EINVAL;
3838 }
3839
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003840 /*
3841 * When the pipe CRC tap point is after the transcoders we need
3842 * to tweak symbol-level features to produce a deterministic series of
3843 * symbols for a given frame. We need to reset those features only once
3844 * a frame (instead of every nth symbol):
3845 * - DC-balance: used to ensure a better clock recovery from the data
3846 * link (SDVO)
3847 * - DisplayPort scrambling: used for EMI reduction
3848 */
3849 if (need_stable_symbols) {
3850 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3851
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003852 tmp |= DC_BALANCE_RESET_VLV;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003853 switch (pipe) {
3854 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003855 tmp |= PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003856 break;
3857 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003858 tmp |= PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003859 break;
3860 case PIPE_C:
3861 tmp |= PIPE_C_SCRAMBLE_RESET;
3862 break;
3863 default:
3864 return -EINVAL;
3865 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003866 I915_WRITE(PORT_DFT2_G4X, tmp);
3867 }
3868
Daniel Vetter7ac01292013-10-18 16:37:06 +02003869 return 0;
3870}
3871
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003872static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01003873 enum pipe pipe,
3874 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003875 uint32_t *val)
3876{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003877 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter84093602013-11-01 10:50:21 +01003878 bool need_stable_symbols = false;
3879
Daniel Vetter46a19182013-11-01 10:50:20 +01003880 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3881 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3882 if (ret)
3883 return ret;
3884 }
3885
3886 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003887 case INTEL_PIPE_CRC_SOURCE_PIPE:
3888 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3889 break;
3890 case INTEL_PIPE_CRC_SOURCE_TV:
3891 if (!SUPPORTS_TV(dev))
3892 return -EINVAL;
3893 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3894 break;
3895 case INTEL_PIPE_CRC_SOURCE_DP_B:
3896 if (!IS_G4X(dev))
3897 return -EINVAL;
3898 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003899 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003900 break;
3901 case INTEL_PIPE_CRC_SOURCE_DP_C:
3902 if (!IS_G4X(dev))
3903 return -EINVAL;
3904 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003905 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003906 break;
3907 case INTEL_PIPE_CRC_SOURCE_DP_D:
3908 if (!IS_G4X(dev))
3909 return -EINVAL;
3910 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003911 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003912 break;
3913 case INTEL_PIPE_CRC_SOURCE_NONE:
3914 *val = 0;
3915 break;
3916 default:
3917 return -EINVAL;
3918 }
3919
Daniel Vetter84093602013-11-01 10:50:21 +01003920 /*
3921 * When the pipe CRC tap point is after the transcoders we need
3922 * to tweak symbol-level features to produce a deterministic series of
3923 * symbols for a given frame. We need to reset those features only once
3924 * a frame (instead of every nth symbol):
3925 * - DC-balance: used to ensure a better clock recovery from the data
3926 * link (SDVO)
3927 * - DisplayPort scrambling: used for EMI reduction
3928 */
3929 if (need_stable_symbols) {
3930 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3931
3932 WARN_ON(!IS_G4X(dev));
3933
3934 I915_WRITE(PORT_DFT_I9XX,
3935 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3936
3937 if (pipe == PIPE_A)
3938 tmp |= PIPE_A_SCRAMBLE_RESET;
3939 else
3940 tmp |= PIPE_B_SCRAMBLE_RESET;
3941
3942 I915_WRITE(PORT_DFT2_G4X, tmp);
3943 }
3944
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003945 return 0;
3946}
3947
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003948static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3949 enum pipe pipe)
3950{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003951 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003952 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3953
Ville Syrjäläeb736672014-12-09 21:28:28 +02003954 switch (pipe) {
3955 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003956 tmp &= ~PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003957 break;
3958 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003959 tmp &= ~PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003960 break;
3961 case PIPE_C:
3962 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3963 break;
3964 default:
3965 return;
3966 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003967 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3968 tmp &= ~DC_BALANCE_RESET_VLV;
3969 I915_WRITE(PORT_DFT2_G4X, tmp);
3970
3971}
3972
Daniel Vetter84093602013-11-01 10:50:21 +01003973static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3974 enum pipe pipe)
3975{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003976 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter84093602013-11-01 10:50:21 +01003977 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3978
3979 if (pipe == PIPE_A)
3980 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3981 else
3982 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3983 I915_WRITE(PORT_DFT2_G4X, tmp);
3984
3985 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3986 I915_WRITE(PORT_DFT_I9XX,
3987 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3988 }
3989}
3990
Daniel Vetter46a19182013-11-01 10:50:20 +01003991static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003992 uint32_t *val)
3993{
Daniel Vetter46a19182013-11-01 10:50:20 +01003994 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3995 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3996
3997 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003998 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3999 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
4000 break;
4001 case INTEL_PIPE_CRC_SOURCE_PLANE2:
4002 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
4003 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004004 case INTEL_PIPE_CRC_SOURCE_PIPE:
4005 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
4006 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02004007 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004008 *val = 0;
4009 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02004010 default:
4011 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004012 }
4013
4014 return 0;
4015}
4016
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004017static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004018{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004019 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004020 struct intel_crtc *crtc =
4021 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004022 struct intel_crtc_state *pipe_config;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004023 struct drm_atomic_state *state;
4024 int ret = 0;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004025
4026 drm_modeset_lock_all(dev);
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004027 state = drm_atomic_state_alloc(dev);
4028 if (!state) {
4029 ret = -ENOMEM;
4030 goto out;
4031 }
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004032
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004033 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
4034 pipe_config = intel_atomic_get_crtc_state(state, crtc);
4035 if (IS_ERR(pipe_config)) {
4036 ret = PTR_ERR(pipe_config);
4037 goto out;
4038 }
4039
4040 pipe_config->pch_pfit.force_thru = enable;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004041 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004042 pipe_config->pch_pfit.enabled != enable)
4043 pipe_config->base.connectors_changed = true;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02004044
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004045 ret = drm_atomic_commit(state);
4046out:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004047 drm_modeset_unlock_all(dev);
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004048 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
4049 if (ret)
4050 drm_atomic_state_free(state);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004051}
4052
4053static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
4054 enum pipe pipe,
4055 enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004056 uint32_t *val)
4057{
Daniel Vetter46a19182013-11-01 10:50:20 +01004058 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
4059 *source = INTEL_PIPE_CRC_SOURCE_PF;
4060
4061 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004062 case INTEL_PIPE_CRC_SOURCE_PLANE1:
4063 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
4064 break;
4065 case INTEL_PIPE_CRC_SOURCE_PLANE2:
4066 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
4067 break;
4068 case INTEL_PIPE_CRC_SOURCE_PF:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004069 if (IS_HASWELL(dev) && pipe == PIPE_A)
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004070 hsw_trans_edp_pipe_A_crc_wa(dev, true);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004071
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004072 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
4073 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02004074 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004075 *val = 0;
4076 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02004077 default:
4078 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004079 }
4080
4081 return 0;
4082}
4083
Daniel Vetter926321d2013-10-16 13:30:34 +02004084static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
4085 enum intel_pipe_crc_source source)
4086{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004087 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiaucc3da172013-10-15 18:55:31 +01004088 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004089 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
4090 pipe));
Imre Deake1296492016-02-12 18:55:17 +02004091 enum intel_display_power_domain power_domain;
Borislav Petkov432f3342013-11-21 16:49:46 +01004092 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004093 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02004094
Damien Lespiaucc3da172013-10-15 18:55:31 +01004095 if (pipe_crc->source == source)
4096 return 0;
4097
Damien Lespiauae676fc2013-10-15 18:55:32 +01004098 /* forbid changing the source without going back to 'none' */
4099 if (pipe_crc->source && source)
4100 return -EINVAL;
4101
Imre Deake1296492016-02-12 18:55:17 +02004102 power_domain = POWER_DOMAIN_PIPE(pipe);
4103 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Daniel Vetter9d8b0582014-11-25 14:00:40 +01004104 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4105 return -EIO;
4106 }
4107
Daniel Vetter52f843f2013-10-21 17:26:38 +02004108 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01004109 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02004110 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01004111 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Wayne Boyer666a4532015-12-09 12:29:35 -08004112 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004113 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02004114 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01004115 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004116 else
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004117 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004118
4119 if (ret != 0)
Imre Deake1296492016-02-12 18:55:17 +02004120 goto out;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004121
Damien Lespiau4b584362013-10-15 18:55:33 +01004122 /* none -> real source transition */
4123 if (source) {
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004124 struct intel_pipe_crc_entry *entries;
4125
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004126 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4127 pipe_name(pipe), pipe_crc_source_name(source));
4128
Ville Syrjälä3cf54b32014-12-09 21:28:31 +02004129 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4130 sizeof(pipe_crc->entries[0]),
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004131 GFP_KERNEL);
Imre Deake1296492016-02-12 18:55:17 +02004132 if (!entries) {
4133 ret = -ENOMEM;
4134 goto out;
4135 }
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004136
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004137 /*
4138 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4139 * enabled and disabled dynamically based on package C states,
4140 * user space can't make reliable use of the CRCs, so let's just
4141 * completely disable it.
4142 */
4143 hsw_disable_ips(crtc);
4144
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004145 spin_lock_irq(&pipe_crc->lock);
Daniel Vetter64387b62014-12-10 11:00:29 +01004146 kfree(pipe_crc->entries);
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004147 pipe_crc->entries = entries;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004148 pipe_crc->head = 0;
4149 pipe_crc->tail = 0;
4150 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01004151 }
4152
Damien Lespiaucc3da172013-10-15 18:55:31 +01004153 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02004154
Daniel Vetter926321d2013-10-16 13:30:34 +02004155 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4156 POSTING_READ(PIPE_CRC_CTL(pipe));
4157
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004158 /* real source -> none transition */
4159 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004160 struct intel_pipe_crc_entry *entries;
Daniel Vettera33d7102014-06-06 08:22:08 +02004161 struct intel_crtc *crtc =
4162 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004163
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004164 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4165 pipe_name(pipe));
4166
Daniel Vettera33d7102014-06-06 08:22:08 +02004167 drm_modeset_lock(&crtc->base.mutex, NULL);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004168 if (crtc->base.state->active)
Daniel Vettera33d7102014-06-06 08:22:08 +02004169 intel_wait_for_vblank(dev, pipe);
4170 drm_modeset_unlock(&crtc->base.mutex);
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02004171
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004172 spin_lock_irq(&pipe_crc->lock);
4173 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004174 pipe_crc->entries = NULL;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02004175 pipe_crc->head = 0;
4176 pipe_crc->tail = 0;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004177 spin_unlock_irq(&pipe_crc->lock);
4178
4179 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01004180
4181 if (IS_G4X(dev))
4182 g4x_undo_pipe_scramble_reset(dev, pipe);
Wayne Boyer666a4532015-12-09 12:29:35 -08004183 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01004184 vlv_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004185 else if (IS_HASWELL(dev) && pipe == PIPE_A)
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004186 hsw_trans_edp_pipe_A_crc_wa(dev, false);
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004187
4188 hsw_enable_ips(crtc);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004189 }
4190
Imre Deake1296492016-02-12 18:55:17 +02004191 ret = 0;
4192
4193out:
4194 intel_display_power_put(dev_priv, power_domain);
4195
4196 return ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02004197}
4198
4199/*
4200 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004201 * command: wsp* object wsp+ name wsp+ source wsp*
4202 * object: 'pipe'
4203 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02004204 * source: (none | plane1 | plane2 | pf)
4205 * wsp: (#0x20 | #0x9 | #0xA)+
4206 *
4207 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004208 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4209 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02004210 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01004211static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02004212{
4213 int n_words = 0;
4214
4215 while (*buf) {
4216 char *end;
4217
4218 /* skip leading white space */
4219 buf = skip_spaces(buf);
4220 if (!*buf)
4221 break; /* end of buffer */
4222
4223 /* find end of word */
4224 for (end = buf; *end && !isspace(*end); end++)
4225 ;
4226
4227 if (n_words == max_words) {
4228 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4229 max_words);
4230 return -EINVAL; /* ran out of words[] before bytes */
4231 }
4232
4233 if (*end)
4234 *end++ = '\0';
4235 words[n_words++] = buf;
4236 buf = end;
4237 }
4238
4239 return n_words;
4240}
4241
Damien Lespiaub94dec82013-10-15 18:55:35 +01004242enum intel_pipe_crc_object {
4243 PIPE_CRC_OBJECT_PIPE,
4244};
4245
Daniel Vettere8dfcf72013-10-16 11:51:54 +02004246static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004247 "pipe",
4248};
4249
4250static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004251display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01004252{
4253 int i;
4254
4255 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4256 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004257 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004258 return 0;
4259 }
4260
4261 return -EINVAL;
4262}
4263
Damien Lespiaubd9db022013-10-15 18:55:36 +01004264static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02004265{
4266 const char name = buf[0];
4267
4268 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4269 return -EINVAL;
4270
4271 *pipe = name - 'A';
4272
4273 return 0;
4274}
4275
4276static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004277display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02004278{
4279 int i;
4280
4281 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4282 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004283 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02004284 return 0;
4285 }
4286
4287 return -EINVAL;
4288}
4289
Damien Lespiaubd9db022013-10-15 18:55:36 +01004290static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02004291{
Damien Lespiaub94dec82013-10-15 18:55:35 +01004292#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02004293 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004294 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02004295 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004296 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02004297 enum intel_pipe_crc_source source;
4298
Damien Lespiaubd9db022013-10-15 18:55:36 +01004299 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01004300 if (n_words != N_WORDS) {
4301 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4302 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02004303 return -EINVAL;
4304 }
4305
Damien Lespiaubd9db022013-10-15 18:55:36 +01004306 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004307 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004308 return -EINVAL;
4309 }
4310
Damien Lespiaubd9db022013-10-15 18:55:36 +01004311 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004312 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
4313 return -EINVAL;
4314 }
4315
Damien Lespiaubd9db022013-10-15 18:55:36 +01004316 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004317 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004318 return -EINVAL;
4319 }
4320
4321 return pipe_crc_set_source(dev, pipe, source);
4322}
4323
Damien Lespiaubd9db022013-10-15 18:55:36 +01004324static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4325 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02004326{
4327 struct seq_file *m = file->private_data;
4328 struct drm_device *dev = m->private;
4329 char *tmpbuf;
4330 int ret;
4331
4332 if (len == 0)
4333 return 0;
4334
4335 if (len > PAGE_SIZE - 1) {
4336 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4337 PAGE_SIZE);
4338 return -E2BIG;
4339 }
4340
4341 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4342 if (!tmpbuf)
4343 return -ENOMEM;
4344
4345 if (copy_from_user(tmpbuf, ubuf, len)) {
4346 ret = -EFAULT;
4347 goto out;
4348 }
4349 tmpbuf[len] = '\0';
4350
Damien Lespiaubd9db022013-10-15 18:55:36 +01004351 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02004352
4353out:
4354 kfree(tmpbuf);
4355 if (ret < 0)
4356 return ret;
4357
4358 *offp += len;
4359 return len;
4360}
4361
Damien Lespiaubd9db022013-10-15 18:55:36 +01004362static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02004363 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004364 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02004365 .read = seq_read,
4366 .llseek = seq_lseek,
4367 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004368 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02004369};
4370
Todd Previteeb3394fa2015-04-18 00:04:19 -07004371static ssize_t i915_displayport_test_active_write(struct file *file,
4372 const char __user *ubuf,
4373 size_t len, loff_t *offp)
4374{
4375 char *input_buffer;
4376 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004377 struct drm_device *dev;
4378 struct drm_connector *connector;
4379 struct list_head *connector_list;
4380 struct intel_dp *intel_dp;
4381 int val = 0;
4382
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05304383 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004384
Todd Previteeb3394fa2015-04-18 00:04:19 -07004385 connector_list = &dev->mode_config.connector_list;
4386
4387 if (len == 0)
4388 return 0;
4389
4390 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4391 if (!input_buffer)
4392 return -ENOMEM;
4393
4394 if (copy_from_user(input_buffer, ubuf, len)) {
4395 status = -EFAULT;
4396 goto out;
4397 }
4398
4399 input_buffer[len] = '\0';
4400 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4401
4402 list_for_each_entry(connector, connector_list, head) {
4403
4404 if (connector->connector_type !=
4405 DRM_MODE_CONNECTOR_DisplayPort)
4406 continue;
4407
Sudip Mukherjeeb8bb08e2015-07-21 17:36:46 +05304408 if (connector->status == connector_status_connected &&
Todd Previteeb3394fa2015-04-18 00:04:19 -07004409 connector->encoder != NULL) {
4410 intel_dp = enc_to_intel_dp(connector->encoder);
4411 status = kstrtoint(input_buffer, 10, &val);
4412 if (status < 0)
4413 goto out;
4414 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4415 /* To prevent erroneous activation of the compliance
4416 * testing code, only accept an actual value of 1 here
4417 */
4418 if (val == 1)
4419 intel_dp->compliance_test_active = 1;
4420 else
4421 intel_dp->compliance_test_active = 0;
4422 }
4423 }
4424out:
4425 kfree(input_buffer);
4426 if (status < 0)
4427 return status;
4428
4429 *offp += len;
4430 return len;
4431}
4432
4433static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4434{
4435 struct drm_device *dev = m->private;
4436 struct drm_connector *connector;
4437 struct list_head *connector_list = &dev->mode_config.connector_list;
4438 struct intel_dp *intel_dp;
4439
Todd Previteeb3394fa2015-04-18 00:04:19 -07004440 list_for_each_entry(connector, connector_list, head) {
4441
4442 if (connector->connector_type !=
4443 DRM_MODE_CONNECTOR_DisplayPort)
4444 continue;
4445
4446 if (connector->status == connector_status_connected &&
4447 connector->encoder != NULL) {
4448 intel_dp = enc_to_intel_dp(connector->encoder);
4449 if (intel_dp->compliance_test_active)
4450 seq_puts(m, "1");
4451 else
4452 seq_puts(m, "0");
4453 } else
4454 seq_puts(m, "0");
4455 }
4456
4457 return 0;
4458}
4459
4460static int i915_displayport_test_active_open(struct inode *inode,
4461 struct file *file)
4462{
4463 struct drm_device *dev = inode->i_private;
4464
4465 return single_open(file, i915_displayport_test_active_show, dev);
4466}
4467
4468static const struct file_operations i915_displayport_test_active_fops = {
4469 .owner = THIS_MODULE,
4470 .open = i915_displayport_test_active_open,
4471 .read = seq_read,
4472 .llseek = seq_lseek,
4473 .release = single_release,
4474 .write = i915_displayport_test_active_write
4475};
4476
4477static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4478{
4479 struct drm_device *dev = m->private;
4480 struct drm_connector *connector;
4481 struct list_head *connector_list = &dev->mode_config.connector_list;
4482 struct intel_dp *intel_dp;
4483
Todd Previteeb3394fa2015-04-18 00:04:19 -07004484 list_for_each_entry(connector, connector_list, head) {
4485
4486 if (connector->connector_type !=
4487 DRM_MODE_CONNECTOR_DisplayPort)
4488 continue;
4489
4490 if (connector->status == connector_status_connected &&
4491 connector->encoder != NULL) {
4492 intel_dp = enc_to_intel_dp(connector->encoder);
4493 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4494 } else
4495 seq_puts(m, "0");
4496 }
4497
4498 return 0;
4499}
4500static int i915_displayport_test_data_open(struct inode *inode,
4501 struct file *file)
4502{
4503 struct drm_device *dev = inode->i_private;
4504
4505 return single_open(file, i915_displayport_test_data_show, dev);
4506}
4507
4508static const struct file_operations i915_displayport_test_data_fops = {
4509 .owner = THIS_MODULE,
4510 .open = i915_displayport_test_data_open,
4511 .read = seq_read,
4512 .llseek = seq_lseek,
4513 .release = single_release
4514};
4515
4516static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4517{
4518 struct drm_device *dev = m->private;
4519 struct drm_connector *connector;
4520 struct list_head *connector_list = &dev->mode_config.connector_list;
4521 struct intel_dp *intel_dp;
4522
Todd Previteeb3394fa2015-04-18 00:04:19 -07004523 list_for_each_entry(connector, connector_list, head) {
4524
4525 if (connector->connector_type !=
4526 DRM_MODE_CONNECTOR_DisplayPort)
4527 continue;
4528
4529 if (connector->status == connector_status_connected &&
4530 connector->encoder != NULL) {
4531 intel_dp = enc_to_intel_dp(connector->encoder);
4532 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4533 } else
4534 seq_puts(m, "0");
4535 }
4536
4537 return 0;
4538}
4539
4540static int i915_displayport_test_type_open(struct inode *inode,
4541 struct file *file)
4542{
4543 struct drm_device *dev = inode->i_private;
4544
4545 return single_open(file, i915_displayport_test_type_show, dev);
4546}
4547
4548static const struct file_operations i915_displayport_test_type_fops = {
4549 .owner = THIS_MODULE,
4550 .open = i915_displayport_test_type_open,
4551 .read = seq_read,
4552 .llseek = seq_lseek,
4553 .release = single_release
4554};
4555
Damien Lespiau97e94b22014-11-04 17:06:50 +00004556static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004557{
4558 struct drm_device *dev = m->private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004559 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004560 int num_levels;
4561
4562 if (IS_CHERRYVIEW(dev))
4563 num_levels = 3;
4564 else if (IS_VALLEYVIEW(dev))
4565 num_levels = 1;
4566 else
4567 num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004568
4569 drm_modeset_lock_all(dev);
4570
4571 for (level = 0; level < num_levels; level++) {
4572 unsigned int latency = wm[level];
4573
Damien Lespiau97e94b22014-11-04 17:06:50 +00004574 /*
4575 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03004576 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00004577 */
Wayne Boyer666a4532015-12-09 12:29:35 -08004578 if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev) ||
4579 IS_CHERRYVIEW(dev))
Damien Lespiau97e94b22014-11-04 17:06:50 +00004580 latency *= 10;
4581 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004582 latency *= 5;
4583
4584 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00004585 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004586 }
4587
4588 drm_modeset_unlock_all(dev);
4589}
4590
4591static int pri_wm_latency_show(struct seq_file *m, void *data)
4592{
4593 struct drm_device *dev = m->private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004594 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau97e94b22014-11-04 17:06:50 +00004595 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004596
Damien Lespiau97e94b22014-11-04 17:06:50 +00004597 if (INTEL_INFO(dev)->gen >= 9)
4598 latencies = dev_priv->wm.skl_latency;
4599 else
4600 latencies = to_i915(dev)->wm.pri_latency;
4601
4602 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004603
4604 return 0;
4605}
4606
4607static int spr_wm_latency_show(struct seq_file *m, void *data)
4608{
4609 struct drm_device *dev = m->private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004610 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau97e94b22014-11-04 17:06:50 +00004611 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004612
Damien Lespiau97e94b22014-11-04 17:06:50 +00004613 if (INTEL_INFO(dev)->gen >= 9)
4614 latencies = dev_priv->wm.skl_latency;
4615 else
4616 latencies = to_i915(dev)->wm.spr_latency;
4617
4618 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004619
4620 return 0;
4621}
4622
4623static int cur_wm_latency_show(struct seq_file *m, void *data)
4624{
4625 struct drm_device *dev = m->private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004626 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau97e94b22014-11-04 17:06:50 +00004627 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004628
Damien Lespiau97e94b22014-11-04 17:06:50 +00004629 if (INTEL_INFO(dev)->gen >= 9)
4630 latencies = dev_priv->wm.skl_latency;
4631 else
4632 latencies = to_i915(dev)->wm.cur_latency;
4633
4634 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004635
4636 return 0;
4637}
4638
4639static int pri_wm_latency_open(struct inode *inode, struct file *file)
4640{
4641 struct drm_device *dev = inode->i_private;
4642
Ville Syrjäläde38b952015-06-24 22:00:09 +03004643 if (INTEL_INFO(dev)->gen < 5)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004644 return -ENODEV;
4645
4646 return single_open(file, pri_wm_latency_show, dev);
4647}
4648
4649static int spr_wm_latency_open(struct inode *inode, struct file *file)
4650{
4651 struct drm_device *dev = inode->i_private;
4652
Sonika Jindal9ad02572014-07-21 15:23:39 +05304653 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004654 return -ENODEV;
4655
4656 return single_open(file, spr_wm_latency_show, dev);
4657}
4658
4659static int cur_wm_latency_open(struct inode *inode, struct file *file)
4660{
4661 struct drm_device *dev = inode->i_private;
4662
Sonika Jindal9ad02572014-07-21 15:23:39 +05304663 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004664 return -ENODEV;
4665
4666 return single_open(file, cur_wm_latency_show, dev);
4667}
4668
4669static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00004670 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004671{
4672 struct seq_file *m = file->private_data;
4673 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004674 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03004675 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004676 int level;
4677 int ret;
4678 char tmp[32];
4679
Ville Syrjäläde38b952015-06-24 22:00:09 +03004680 if (IS_CHERRYVIEW(dev))
4681 num_levels = 3;
4682 else if (IS_VALLEYVIEW(dev))
4683 num_levels = 1;
4684 else
4685 num_levels = ilk_wm_max_level(dev) + 1;
4686
Ville Syrjälä369a1342014-01-22 14:36:08 +02004687 if (len >= sizeof(tmp))
4688 return -EINVAL;
4689
4690 if (copy_from_user(tmp, ubuf, len))
4691 return -EFAULT;
4692
4693 tmp[len] = '\0';
4694
Damien Lespiau97e94b22014-11-04 17:06:50 +00004695 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4696 &new[0], &new[1], &new[2], &new[3],
4697 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004698 if (ret != num_levels)
4699 return -EINVAL;
4700
4701 drm_modeset_lock_all(dev);
4702
4703 for (level = 0; level < num_levels; level++)
4704 wm[level] = new[level];
4705
4706 drm_modeset_unlock_all(dev);
4707
4708 return len;
4709}
4710
4711
4712static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4713 size_t len, loff_t *offp)
4714{
4715 struct seq_file *m = file->private_data;
4716 struct drm_device *dev = m->private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004717 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau97e94b22014-11-04 17:06:50 +00004718 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004719
Damien Lespiau97e94b22014-11-04 17:06:50 +00004720 if (INTEL_INFO(dev)->gen >= 9)
4721 latencies = dev_priv->wm.skl_latency;
4722 else
4723 latencies = to_i915(dev)->wm.pri_latency;
4724
4725 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004726}
4727
4728static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4729 size_t len, loff_t *offp)
4730{
4731 struct seq_file *m = file->private_data;
4732 struct drm_device *dev = m->private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004733 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau97e94b22014-11-04 17:06:50 +00004734 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004735
Damien Lespiau97e94b22014-11-04 17:06:50 +00004736 if (INTEL_INFO(dev)->gen >= 9)
4737 latencies = dev_priv->wm.skl_latency;
4738 else
4739 latencies = to_i915(dev)->wm.spr_latency;
4740
4741 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004742}
4743
4744static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4745 size_t len, loff_t *offp)
4746{
4747 struct seq_file *m = file->private_data;
4748 struct drm_device *dev = m->private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004749 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau97e94b22014-11-04 17:06:50 +00004750 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004751
Damien Lespiau97e94b22014-11-04 17:06:50 +00004752 if (INTEL_INFO(dev)->gen >= 9)
4753 latencies = dev_priv->wm.skl_latency;
4754 else
4755 latencies = to_i915(dev)->wm.cur_latency;
4756
4757 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004758}
4759
4760static const struct file_operations i915_pri_wm_latency_fops = {
4761 .owner = THIS_MODULE,
4762 .open = pri_wm_latency_open,
4763 .read = seq_read,
4764 .llseek = seq_lseek,
4765 .release = single_release,
4766 .write = pri_wm_latency_write
4767};
4768
4769static const struct file_operations i915_spr_wm_latency_fops = {
4770 .owner = THIS_MODULE,
4771 .open = spr_wm_latency_open,
4772 .read = seq_read,
4773 .llseek = seq_lseek,
4774 .release = single_release,
4775 .write = spr_wm_latency_write
4776};
4777
4778static const struct file_operations i915_cur_wm_latency_fops = {
4779 .owner = THIS_MODULE,
4780 .open = cur_wm_latency_open,
4781 .read = seq_read,
4782 .llseek = seq_lseek,
4783 .release = single_release,
4784 .write = cur_wm_latency_write
4785};
4786
Kees Cook647416f2013-03-10 14:10:06 -07004787static int
4788i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004789{
Kees Cook647416f2013-03-10 14:10:06 -07004790 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004791 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004792
Chris Wilsond98c52c2016-04-13 17:35:05 +01004793 *val = i915_terminally_wedged(&dev_priv->gpu_error);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004794
Kees Cook647416f2013-03-10 14:10:06 -07004795 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004796}
4797
Kees Cook647416f2013-03-10 14:10:06 -07004798static int
4799i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004800{
Kees Cook647416f2013-03-10 14:10:06 -07004801 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004802 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deakd46c0512014-04-14 20:24:27 +03004803
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004804 /*
4805 * There is no safeguard against this debugfs entry colliding
4806 * with the hangcheck calling same i915_handle_error() in
4807 * parallel, causing an explosion. For now we assume that the
4808 * test harness is responsible enough not to inject gpu hangs
4809 * while it is writing to 'i915_wedged'
4810 */
4811
Chris Wilsond98c52c2016-04-13 17:35:05 +01004812 if (i915_reset_in_progress(&dev_priv->gpu_error))
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004813 return -EAGAIN;
4814
Imre Deakd46c0512014-04-14 20:24:27 +03004815 intel_runtime_pm_get(dev_priv);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004816
Chris Wilsonc0336662016-05-06 15:40:21 +01004817 i915_handle_error(dev_priv, val,
Mika Kuoppala58174462014-02-25 17:11:26 +02004818 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03004819
4820 intel_runtime_pm_put(dev_priv);
4821
Kees Cook647416f2013-03-10 14:10:06 -07004822 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004823}
4824
Kees Cook647416f2013-03-10 14:10:06 -07004825DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4826 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004827 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004828
Kees Cook647416f2013-03-10 14:10:06 -07004829static int
Chris Wilson094f9a52013-09-25 17:34:55 +01004830i915_ring_missed_irq_get(void *data, u64 *val)
4831{
4832 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004833 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson094f9a52013-09-25 17:34:55 +01004834
4835 *val = dev_priv->gpu_error.missed_irq_rings;
4836 return 0;
4837}
4838
4839static int
4840i915_ring_missed_irq_set(void *data, u64 val)
4841{
4842 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004843 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson094f9a52013-09-25 17:34:55 +01004844 int ret;
4845
4846 /* Lock against concurrent debugfs callers */
4847 ret = mutex_lock_interruptible(&dev->struct_mutex);
4848 if (ret)
4849 return ret;
4850 dev_priv->gpu_error.missed_irq_rings = val;
4851 mutex_unlock(&dev->struct_mutex);
4852
4853 return 0;
4854}
4855
4856DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4857 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4858 "0x%08llx\n");
4859
4860static int
4861i915_ring_test_irq_get(void *data, u64 *val)
4862{
4863 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004864 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson094f9a52013-09-25 17:34:55 +01004865
4866 *val = dev_priv->gpu_error.test_irq_rings;
4867
4868 return 0;
4869}
4870
4871static int
4872i915_ring_test_irq_set(void *data, u64 val)
4873{
4874 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004875 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson094f9a52013-09-25 17:34:55 +01004876
Chris Wilson3a122c22016-06-17 14:35:05 +01004877 val &= INTEL_INFO(dev_priv)->ring_mask;
Chris Wilson094f9a52013-09-25 17:34:55 +01004878 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004879 dev_priv->gpu_error.test_irq_rings = val;
Chris Wilson094f9a52013-09-25 17:34:55 +01004880
4881 return 0;
4882}
4883
4884DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4885 i915_ring_test_irq_get, i915_ring_test_irq_set,
4886 "0x%08llx\n");
4887
Chris Wilsondd624af2013-01-15 12:39:35 +00004888#define DROP_UNBOUND 0x1
4889#define DROP_BOUND 0x2
4890#define DROP_RETIRE 0x4
4891#define DROP_ACTIVE 0x8
4892#define DROP_ALL (DROP_UNBOUND | \
4893 DROP_BOUND | \
4894 DROP_RETIRE | \
4895 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07004896static int
4897i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004898{
Kees Cook647416f2013-03-10 14:10:06 -07004899 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004900
Kees Cook647416f2013-03-10 14:10:06 -07004901 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004902}
4903
Kees Cook647416f2013-03-10 14:10:06 -07004904static int
4905i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004906{
Kees Cook647416f2013-03-10 14:10:06 -07004907 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004908 struct drm_i915_private *dev_priv = to_i915(dev);
Kees Cook647416f2013-03-10 14:10:06 -07004909 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004910
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004911 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004912
4913 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4914 * on ioctls on -EAGAIN. */
4915 ret = mutex_lock_interruptible(&dev->struct_mutex);
4916 if (ret)
4917 return ret;
4918
4919 if (val & DROP_ACTIVE) {
Chris Wilson6e5a5be2016-06-24 14:55:57 +01004920 ret = i915_gem_wait_for_idle(dev_priv);
Chris Wilsondd624af2013-01-15 12:39:35 +00004921 if (ret)
4922 goto unlock;
4923 }
4924
4925 if (val & (DROP_RETIRE | DROP_ACTIVE))
Chris Wilsonc0336662016-05-06 15:40:21 +01004926 i915_gem_retire_requests(dev_priv);
Chris Wilsondd624af2013-01-15 12:39:35 +00004927
Chris Wilson21ab4e72014-09-09 11:16:08 +01004928 if (val & DROP_BOUND)
4929 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004930
Chris Wilson21ab4e72014-09-09 11:16:08 +01004931 if (val & DROP_UNBOUND)
4932 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004933
4934unlock:
4935 mutex_unlock(&dev->struct_mutex);
4936
Kees Cook647416f2013-03-10 14:10:06 -07004937 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004938}
4939
Kees Cook647416f2013-03-10 14:10:06 -07004940DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4941 i915_drop_caches_get, i915_drop_caches_set,
4942 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004943
Kees Cook647416f2013-03-10 14:10:06 -07004944static int
4945i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004946{
Kees Cook647416f2013-03-10 14:10:06 -07004947 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004948 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter004777c2012-08-09 15:07:01 +02004949
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004950 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004951 return -ENODEV;
4952
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004953 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004954 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004955}
4956
Kees Cook647416f2013-03-10 14:10:06 -07004957static int
4958i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004959{
Kees Cook647416f2013-03-10 14:10:06 -07004960 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004961 struct drm_i915_private *dev_priv = to_i915(dev);
Akash Goelbc4d91f2015-02-26 16:09:47 +05304962 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004963 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004964
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004965 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004966 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004967
Kees Cook647416f2013-03-10 14:10:06 -07004968 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004969
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004970 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004971 if (ret)
4972 return ret;
4973
Jesse Barnes358733e2011-07-27 11:53:01 -07004974 /*
4975 * Turbo will still be enabled, but won't go above the set value.
4976 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304977 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004978
Akash Goelbc4d91f2015-02-26 16:09:47 +05304979 hw_max = dev_priv->rps.max_freq;
4980 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004981
Ben Widawskyb39fb292014-03-19 18:31:11 -07004982 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004983 mutex_unlock(&dev_priv->rps.hw_lock);
4984 return -EINVAL;
4985 }
4986
Ben Widawskyb39fb292014-03-19 18:31:11 -07004987 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004988
Chris Wilsondc979972016-05-10 14:10:04 +01004989 intel_set_rps(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004990
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004991 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004992
Kees Cook647416f2013-03-10 14:10:06 -07004993 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004994}
4995
Kees Cook647416f2013-03-10 14:10:06 -07004996DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4997 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004998 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004999
Kees Cook647416f2013-03-10 14:10:06 -07005000static int
5001i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07005002{
Kees Cook647416f2013-03-10 14:10:06 -07005003 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005004 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter004777c2012-08-09 15:07:01 +02005005
Chris Wilson62e1baa2016-07-13 09:10:36 +01005006 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02005007 return -ENODEV;
5008
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005009 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07005010 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07005011}
5012
Kees Cook647416f2013-03-10 14:10:06 -07005013static int
5014i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07005015{
Kees Cook647416f2013-03-10 14:10:06 -07005016 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005017 struct drm_i915_private *dev_priv = to_i915(dev);
Akash Goelbc4d91f2015-02-26 16:09:47 +05305018 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07005019 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02005020
Chris Wilson62e1baa2016-07-13 09:10:36 +01005021 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02005022 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07005023
Kees Cook647416f2013-03-10 14:10:06 -07005024 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07005025
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005026 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02005027 if (ret)
5028 return ret;
5029
Jesse Barnes1523c312012-05-25 12:34:54 -07005030 /*
5031 * Turbo will still be enabled, but won't go below the set value.
5032 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05305033 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005034
Akash Goelbc4d91f2015-02-26 16:09:47 +05305035 hw_max = dev_priv->rps.max_freq;
5036 hw_min = dev_priv->rps.min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005037
Ben Widawskyb39fb292014-03-19 18:31:11 -07005038 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005039 mutex_unlock(&dev_priv->rps.hw_lock);
5040 return -EINVAL;
5041 }
5042
Ben Widawskyb39fb292014-03-19 18:31:11 -07005043 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005044
Chris Wilsondc979972016-05-10 14:10:04 +01005045 intel_set_rps(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005046
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005047 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07005048
Kees Cook647416f2013-03-10 14:10:06 -07005049 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07005050}
5051
Kees Cook647416f2013-03-10 14:10:06 -07005052DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
5053 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03005054 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07005055
Kees Cook647416f2013-03-10 14:10:06 -07005056static int
5057i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005058{
Kees Cook647416f2013-03-10 14:10:06 -07005059 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005060 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005061 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07005062 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005063
Daniel Vetter004777c2012-08-09 15:07:01 +02005064 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5065 return -ENODEV;
5066
Daniel Vetter22bcfc62012-08-09 15:07:02 +02005067 ret = mutex_lock_interruptible(&dev->struct_mutex);
5068 if (ret)
5069 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005070 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02005071
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005072 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005073
5074 intel_runtime_pm_put(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01005075 mutex_unlock(&dev_priv->drm.struct_mutex);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005076
Kees Cook647416f2013-03-10 14:10:06 -07005077 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005078
Kees Cook647416f2013-03-10 14:10:06 -07005079 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005080}
5081
Kees Cook647416f2013-03-10 14:10:06 -07005082static int
5083i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005084{
Kees Cook647416f2013-03-10 14:10:06 -07005085 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005086 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005087 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005088
Daniel Vetter004777c2012-08-09 15:07:01 +02005089 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5090 return -ENODEV;
5091
Kees Cook647416f2013-03-10 14:10:06 -07005092 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005093 return -EINVAL;
5094
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005095 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07005096 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005097
5098 /* Update the cache sharing policy here as well */
5099 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5100 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5101 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
5102 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
5103
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005104 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07005105 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005106}
5107
Kees Cook647416f2013-03-10 14:10:06 -07005108DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5109 i915_cache_sharing_get, i915_cache_sharing_set,
5110 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005111
Jeff McGee5d395252015-04-03 18:13:17 -07005112struct sseu_dev_status {
5113 unsigned int slice_total;
5114 unsigned int subslice_total;
5115 unsigned int subslice_per_slice;
5116 unsigned int eu_total;
5117 unsigned int eu_per_subslice;
5118};
5119
5120static void cherryview_sseu_device_status(struct drm_device *dev,
5121 struct sseu_dev_status *stat)
5122{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005123 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03005124 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07005125 int ss;
5126 u32 sig1[ss_max], sig2[ss_max];
5127
5128 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5129 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5130 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5131 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5132
5133 for (ss = 0; ss < ss_max; ss++) {
5134 unsigned int eu_cnt;
5135
5136 if (sig1[ss] & CHV_SS_PG_ENABLE)
5137 /* skip disabled subslice */
5138 continue;
5139
5140 stat->slice_total = 1;
5141 stat->subslice_per_slice++;
5142 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5143 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5144 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5145 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5146 stat->eu_total += eu_cnt;
5147 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
5148 }
5149 stat->subslice_total = stat->subslice_per_slice;
5150}
5151
5152static void gen9_sseu_device_status(struct drm_device *dev,
5153 struct sseu_dev_status *stat)
5154{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005155 struct drm_i915_private *dev_priv = to_i915(dev);
Jeff McGee1c046bc2015-04-03 18:13:18 -07005156 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07005157 int s, ss;
5158 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5159
Jeff McGee1c046bc2015-04-03 18:13:18 -07005160 /* BXT has a single slice and at most 3 subslices. */
5161 if (IS_BROXTON(dev)) {
5162 s_max = 1;
5163 ss_max = 3;
5164 }
5165
5166 for (s = 0; s < s_max; s++) {
5167 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5168 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5169 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5170 }
5171
Jeff McGee5d395252015-04-03 18:13:17 -07005172 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5173 GEN9_PGCTL_SSA_EU19_ACK |
5174 GEN9_PGCTL_SSA_EU210_ACK |
5175 GEN9_PGCTL_SSA_EU311_ACK;
5176 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5177 GEN9_PGCTL_SSB_EU19_ACK |
5178 GEN9_PGCTL_SSB_EU210_ACK |
5179 GEN9_PGCTL_SSB_EU311_ACK;
5180
5181 for (s = 0; s < s_max; s++) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07005182 unsigned int ss_cnt = 0;
5183
Jeff McGee5d395252015-04-03 18:13:17 -07005184 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5185 /* skip disabled slice */
5186 continue;
5187
5188 stat->slice_total++;
Jeff McGee1c046bc2015-04-03 18:13:18 -07005189
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005190 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Jeff McGee1c046bc2015-04-03 18:13:18 -07005191 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
5192
Jeff McGee5d395252015-04-03 18:13:17 -07005193 for (ss = 0; ss < ss_max; ss++) {
5194 unsigned int eu_cnt;
5195
Jeff McGee1c046bc2015-04-03 18:13:18 -07005196 if (IS_BROXTON(dev) &&
5197 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5198 /* skip disabled subslice */
5199 continue;
5200
5201 if (IS_BROXTON(dev))
5202 ss_cnt++;
5203
Jeff McGee5d395252015-04-03 18:13:17 -07005204 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5205 eu_mask[ss%2]);
5206 stat->eu_total += eu_cnt;
5207 stat->eu_per_subslice = max(stat->eu_per_subslice,
5208 eu_cnt);
5209 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07005210
5211 stat->subslice_total += ss_cnt;
5212 stat->subslice_per_slice = max(stat->subslice_per_slice,
5213 ss_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07005214 }
5215}
5216
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005217static void broadwell_sseu_device_status(struct drm_device *dev,
5218 struct sseu_dev_status *stat)
5219{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005220 struct drm_i915_private *dev_priv = to_i915(dev);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005221 int s;
5222 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5223
5224 stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);
5225
5226 if (stat->slice_total) {
5227 stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
5228 stat->subslice_total = stat->slice_total *
5229 stat->subslice_per_slice;
5230 stat->eu_per_subslice = INTEL_INFO(dev)->eu_per_subslice;
5231 stat->eu_total = stat->eu_per_subslice * stat->subslice_total;
5232
5233 /* subtract fused off EU(s) from enabled slice(s) */
5234 for (s = 0; s < stat->slice_total; s++) {
5235 u8 subslice_7eu = INTEL_INFO(dev)->subslice_7eu[s];
5236
5237 stat->eu_total -= hweight8(subslice_7eu);
5238 }
5239 }
5240}
5241
Jeff McGee38732182015-02-13 10:27:54 -06005242static int i915_sseu_status(struct seq_file *m, void *unused)
5243{
5244 struct drm_info_node *node = (struct drm_info_node *) m->private;
David Weinehall238010e2016-08-01 17:33:27 +03005245 struct drm_i915_private *dev_priv = to_i915(node->minor->dev);
5246 struct drm_device *dev = &dev_priv->drm;
Jeff McGee5d395252015-04-03 18:13:17 -07005247 struct sseu_dev_status stat;
Jeff McGee38732182015-02-13 10:27:54 -06005248
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005249 if (INTEL_INFO(dev)->gen < 8)
Jeff McGee38732182015-02-13 10:27:54 -06005250 return -ENODEV;
5251
5252 seq_puts(m, "SSEU Device Info\n");
5253 seq_printf(m, " Available Slice Total: %u\n",
5254 INTEL_INFO(dev)->slice_total);
5255 seq_printf(m, " Available Subslice Total: %u\n",
5256 INTEL_INFO(dev)->subslice_total);
5257 seq_printf(m, " Available Subslice Per Slice: %u\n",
5258 INTEL_INFO(dev)->subslice_per_slice);
5259 seq_printf(m, " Available EU Total: %u\n",
5260 INTEL_INFO(dev)->eu_total);
5261 seq_printf(m, " Available EU Per Subslice: %u\n",
5262 INTEL_INFO(dev)->eu_per_subslice);
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01005263 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev)));
5264 if (HAS_POOLED_EU(dev))
5265 seq_printf(m, " Min EU in pool: %u\n",
5266 INTEL_INFO(dev)->min_eu_in_pool);
Jeff McGee38732182015-02-13 10:27:54 -06005267 seq_printf(m, " Has Slice Power Gating: %s\n",
5268 yesno(INTEL_INFO(dev)->has_slice_pg));
5269 seq_printf(m, " Has Subslice Power Gating: %s\n",
5270 yesno(INTEL_INFO(dev)->has_subslice_pg));
5271 seq_printf(m, " Has EU Power Gating: %s\n",
5272 yesno(INTEL_INFO(dev)->has_eu_pg));
5273
Jeff McGee7f992ab2015-02-13 10:27:55 -06005274 seq_puts(m, "SSEU Device Status\n");
Jeff McGee5d395252015-04-03 18:13:17 -07005275 memset(&stat, 0, sizeof(stat));
David Weinehall238010e2016-08-01 17:33:27 +03005276
5277 intel_runtime_pm_get(dev_priv);
5278
Jeff McGee5575f032015-02-27 10:22:32 -08005279 if (IS_CHERRYVIEW(dev)) {
Jeff McGee5d395252015-04-03 18:13:17 -07005280 cherryview_sseu_device_status(dev, &stat);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005281 } else if (IS_BROADWELL(dev)) {
5282 broadwell_sseu_device_status(dev, &stat);
Jeff McGee1c046bc2015-04-03 18:13:18 -07005283 } else if (INTEL_INFO(dev)->gen >= 9) {
Jeff McGee5d395252015-04-03 18:13:17 -07005284 gen9_sseu_device_status(dev, &stat);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005285 }
David Weinehall238010e2016-08-01 17:33:27 +03005286
5287 intel_runtime_pm_put(dev_priv);
5288
Jeff McGee5d395252015-04-03 18:13:17 -07005289 seq_printf(m, " Enabled Slice Total: %u\n",
5290 stat.slice_total);
5291 seq_printf(m, " Enabled Subslice Total: %u\n",
5292 stat.subslice_total);
5293 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
5294 stat.subslice_per_slice);
5295 seq_printf(m, " Enabled EU Total: %u\n",
5296 stat.eu_total);
5297 seq_printf(m, " Enabled EU Per Subslice: %u\n",
5298 stat.eu_per_subslice);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005299
Jeff McGee38732182015-02-13 10:27:54 -06005300 return 0;
5301}
5302
Ben Widawsky6d794d42011-04-25 11:25:56 -07005303static int i915_forcewake_open(struct inode *inode, struct file *file)
5304{
5305 struct drm_device *dev = inode->i_private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005306 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005307
Daniel Vetter075edca2012-01-24 09:44:28 +01005308 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005309 return 0;
5310
Chris Wilson6daccb02015-01-16 11:34:35 +02005311 intel_runtime_pm_get(dev_priv);
Mika Kuoppala59bad942015-01-16 11:34:40 +02005312 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005313
5314 return 0;
5315}
5316
Ben Widawskyc43b5632012-04-16 14:07:40 -07005317static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005318{
5319 struct drm_device *dev = inode->i_private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005320 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005321
Daniel Vetter075edca2012-01-24 09:44:28 +01005322 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005323 return 0;
5324
Mika Kuoppala59bad942015-01-16 11:34:40 +02005325 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson6daccb02015-01-16 11:34:35 +02005326 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005327
5328 return 0;
5329}
5330
5331static const struct file_operations i915_forcewake_fops = {
5332 .owner = THIS_MODULE,
5333 .open = i915_forcewake_open,
5334 .release = i915_forcewake_release,
5335};
5336
5337static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5338{
5339 struct drm_device *dev = minor->dev;
5340 struct dentry *ent;
5341
5342 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07005343 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07005344 root, dev,
5345 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005346 if (!ent)
5347 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005348
Ben Widawsky8eb57292011-05-11 15:10:58 -07005349 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005350}
5351
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005352static int i915_debugfs_create(struct dentry *root,
5353 struct drm_minor *minor,
5354 const char *name,
5355 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07005356{
5357 struct drm_device *dev = minor->dev;
5358 struct dentry *ent;
5359
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005360 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07005361 S_IRUGO | S_IWUSR,
5362 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005363 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005364 if (!ent)
5365 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07005366
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005367 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005368}
5369
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005370static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00005371 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01005372 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00005373 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01005374 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05005375 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05005376 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b88852013-08-07 18:30:54 +01005377 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005378 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005379 {"i915_gem_request", i915_gem_request_info, 0},
5380 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00005381 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005382 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005383 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5384 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5385 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07005386 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Brad Volkin493018d2014-12-11 12:13:08 -08005387 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01005388 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01005389 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01005390 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05305391 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02005392 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08005393 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07005394 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005395 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02005396 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08005397 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03005398 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08005399 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01005400 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02005401 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01005402 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07005403 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01005404 {"i915_dump_lrc", i915_dump_lrc, 0},
Oscar Mateo4ba70e42014-08-07 13:23:20 +01005405 {"i915_execlists", i915_execlists, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02005406 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01005407 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01005408 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07005409 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03005410 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02005411 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01005412 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01005413 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02005414 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02005415 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08005416 {"i915_display_info", i915_display_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07005417 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03005418 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10005419 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01005420 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00005421 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06005422 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05305423 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01005424 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005425};
Ben Gamari27c202a2009-07-01 22:26:52 -04005426#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05005427
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005428static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02005429 const char *name;
5430 const struct file_operations *fops;
5431} i915_debugfs_files[] = {
5432 {"i915_wedged", &i915_wedged_fops},
5433 {"i915_max_freq", &i915_max_freq_fops},
5434 {"i915_min_freq", &i915_min_freq_fops},
5435 {"i915_cache_sharing", &i915_cache_sharing_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01005436 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5437 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02005438 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5439 {"i915_error_state", &i915_error_state_fops},
5440 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01005441 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02005442 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5443 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5444 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07005445 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07005446 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5447 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5448 {"i915_dp_test_active", &i915_displayport_test_active_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02005449};
5450
Damien Lespiau07144422013-10-15 18:55:40 +01005451void intel_display_crc_init(struct drm_device *dev)
5452{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005453 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb3783602013-11-14 11:30:42 +01005454 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01005455
Damien Lespiau055e3932014-08-18 13:49:10 +01005456 for_each_pipe(dev_priv, pipe) {
Daniel Vetterb3783602013-11-14 11:30:42 +01005457 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01005458
Damien Lespiaud538bbd2013-10-21 14:29:30 +01005459 pipe_crc->opened = false;
5460 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01005461 init_waitqueue_head(&pipe_crc->wq);
5462 }
5463}
5464
Chris Wilson1dac8912016-06-24 14:00:17 +01005465int i915_debugfs_register(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05005466{
Chris Wilson91c8a322016-07-05 10:40:23 +01005467 struct drm_minor *minor = dev_priv->drm.primary;
Daniel Vetter34b96742013-07-04 20:49:44 +02005468 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01005469
Ben Widawsky6d794d42011-04-25 11:25:56 -07005470 ret = i915_forcewake_create(minor->debugfs_root, minor);
5471 if (ret)
5472 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005473
Damien Lespiau07144422013-10-15 18:55:40 +01005474 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5475 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5476 if (ret)
5477 return ret;
5478 }
5479
Daniel Vetter34b96742013-07-04 20:49:44 +02005480 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5481 ret = i915_debugfs_create(minor->debugfs_root, minor,
5482 i915_debugfs_files[i].name,
5483 i915_debugfs_files[i].fops);
5484 if (ret)
5485 return ret;
5486 }
Mika Kuoppala40633212012-12-04 15:12:00 +02005487
Ben Gamari27c202a2009-07-01 22:26:52 -04005488 return drm_debugfs_create_files(i915_debugfs_list,
5489 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05005490 minor->debugfs_root, minor);
5491}
5492
Chris Wilson1dac8912016-06-24 14:00:17 +01005493void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05005494{
Chris Wilson91c8a322016-07-05 10:40:23 +01005495 struct drm_minor *minor = dev_priv->drm.primary;
Daniel Vetter34b96742013-07-04 20:49:44 +02005496 int i;
5497
Ben Gamari27c202a2009-07-01 22:26:52 -04005498 drm_debugfs_remove_files(i915_debugfs_list,
5499 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005500
Ben Widawsky6d794d42011-04-25 11:25:56 -07005501 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5502 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005503
Daniel Vettere309a992013-10-16 22:55:51 +02005504 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01005505 struct drm_info_list *info_list =
5506 (struct drm_info_list *)&i915_pipe_crc_data[i];
5507
5508 drm_debugfs_remove_files(info_list, 1, minor);
5509 }
5510
Daniel Vetter34b96742013-07-04 20:49:44 +02005511 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5512 struct drm_info_list *info_list =
5513 (struct drm_info_list *) i915_debugfs_files[i].fops;
5514
5515 drm_debugfs_remove_files(info_list, 1, minor);
5516 }
Ben Gamari20172632009-02-17 20:08:50 -05005517}
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005518
5519struct dpcd_block {
5520 /* DPCD dump start address. */
5521 unsigned int offset;
5522 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5523 unsigned int end;
5524 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5525 size_t size;
5526 /* Only valid for eDP. */
5527 bool edp;
5528};
5529
5530static const struct dpcd_block i915_dpcd_debug[] = {
5531 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5532 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5533 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5534 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5535 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5536 { .offset = DP_SET_POWER },
5537 { .offset = DP_EDP_DPCD_REV },
5538 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5539 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5540 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5541};
5542
5543static int i915_dpcd_show(struct seq_file *m, void *data)
5544{
5545 struct drm_connector *connector = m->private;
5546 struct intel_dp *intel_dp =
5547 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5548 uint8_t buf[16];
5549 ssize_t err;
5550 int i;
5551
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03005552 if (connector->status != connector_status_connected)
5553 return -ENODEV;
5554
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005555 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5556 const struct dpcd_block *b = &i915_dpcd_debug[i];
5557 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5558
5559 if (b->edp &&
5560 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5561 continue;
5562
5563 /* low tech for now */
5564 if (WARN_ON(size > sizeof(buf)))
5565 continue;
5566
5567 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5568 if (err <= 0) {
5569 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5570 size, b->offset, err);
5571 continue;
5572 }
5573
5574 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08005575 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005576
5577 return 0;
5578}
5579
5580static int i915_dpcd_open(struct inode *inode, struct file *file)
5581{
5582 return single_open(file, i915_dpcd_show, inode->i_private);
5583}
5584
5585static const struct file_operations i915_dpcd_fops = {
5586 .owner = THIS_MODULE,
5587 .open = i915_dpcd_open,
5588 .read = seq_read,
5589 .llseek = seq_lseek,
5590 .release = single_release,
5591};
5592
5593/**
5594 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5595 * @connector: pointer to a registered drm_connector
5596 *
5597 * Cleanup will be done by drm_connector_unregister() through a call to
5598 * drm_debugfs_connector_remove().
5599 *
5600 * Returns 0 on success, negative error codes on error.
5601 */
5602int i915_debugfs_connector_add(struct drm_connector *connector)
5603{
5604 struct dentry *root = connector->debugfs_entry;
5605
5606 /* The connector must have been registered beforehands. */
5607 if (!root)
5608 return -ENODEV;
5609
5610 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5611 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5612 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5613 &i915_dpcd_fops);
5614
5615 return 0;
5616}