blob: 9b0d6b03aa1c5eb46ed0a9027106bfdc00a4f2c1 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080050} intel_range_t;
51
52typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040053 int dot_limit;
54 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080055} intel_p2_t;
56
57#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080058typedef struct intel_limit intel_limit_t;
59struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 intel_range_t dot, vco, n, m, m1, m2, p, p1;
61 intel_p2_t p2;
Ville Syrjäläf4808ab2013-02-28 19:19:44 +020062 /**
63 * find_pll() - Find the best values for the PLL
64 * @limit: limits for the PLL
65 * @crtc: current CRTC
66 * @target: target frequency in kHz
67 * @refclk: reference clock frequency in kHz
68 * @match_clock: if provided, @best_clock P divider must
69 * match the P divider from @match_clock
70 * used for LVDS downclocking
71 * @best_clock: best PLL values found
72 *
73 * Returns true on success, false on failure.
74 */
75 bool (*find_pll)(const intel_limit_t *limit,
76 struct drm_crtc *crtc,
77 int target, int refclk,
78 intel_clock_t *match_clock,
79 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080080};
Jesse Barnes79e53942008-11-07 14:24:08 -080081
Jesse Barnes2377b742010-07-07 14:06:43 -070082/* FDI */
83#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
84
Daniel Vetterd2acd212012-10-20 20:57:43 +020085int
86intel_pch_rawclk(struct drm_device *dev)
87{
88 struct drm_i915_private *dev_priv = dev->dev_private;
89
90 WARN_ON(!HAS_PCH_SPLIT(dev));
91
92 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
93}
94
Ma Lingd4906092009-03-18 20:13:27 +080095static bool
96intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080097 int target, int refclk, intel_clock_t *match_clock,
98 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080099static bool
100intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800101 int target, int refclk, intel_clock_t *match_clock,
102 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800103
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700104static bool
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700105intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
106 int target, int refclk, intel_clock_t *match_clock,
107 intel_clock_t *best_clock);
108
Chris Wilson021357a2010-09-07 20:54:59 +0100109static inline u32 /* units of 100MHz */
110intel_fdi_link_freq(struct drm_device *dev)
111{
Chris Wilson8b99e682010-10-13 09:59:17 +0100112 if (IS_GEN5(dev)) {
113 struct drm_i915_private *dev_priv = dev->dev_private;
114 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
115 } else
116 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100117}
118
Keith Packarde4b36692009-06-05 19:22:17 -0700119static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400120 .dot = { .min = 25000, .max = 350000 },
121 .vco = { .min = 930000, .max = 1400000 },
122 .n = { .min = 3, .max = 16 },
123 .m = { .min = 96, .max = 140 },
124 .m1 = { .min = 18, .max = 26 },
125 .m2 = { .min = 6, .max = 16 },
126 .p = { .min = 4, .max = 128 },
127 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700128 .p2 = { .dot_limit = 165000,
129 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800130 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700131};
132
133static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400134 .dot = { .min = 25000, .max = 350000 },
135 .vco = { .min = 930000, .max = 1400000 },
136 .n = { .min = 3, .max = 16 },
137 .m = { .min = 96, .max = 140 },
138 .m1 = { .min = 18, .max = 26 },
139 .m2 = { .min = 6, .max = 16 },
140 .p = { .min = 4, .max = 128 },
141 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700142 .p2 = { .dot_limit = 165000,
143 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800144 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700145};
Eric Anholt273e27c2011-03-30 13:01:10 -0700146
Keith Packarde4b36692009-06-05 19:22:17 -0700147static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400148 .dot = { .min = 20000, .max = 400000 },
149 .vco = { .min = 1400000, .max = 2800000 },
150 .n = { .min = 1, .max = 6 },
151 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100152 .m1 = { .min = 8, .max = 18 },
153 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400154 .p = { .min = 5, .max = 80 },
155 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .p2 = { .dot_limit = 200000,
157 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800158 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
161static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400162 .dot = { .min = 20000, .max = 400000 },
163 .vco = { .min = 1400000, .max = 2800000 },
164 .n = { .min = 1, .max = 6 },
165 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100166 .m1 = { .min = 8, .max = 18 },
167 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400168 .p = { .min = 7, .max = 98 },
169 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700170 .p2 = { .dot_limit = 112000,
171 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800172 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700173};
174
Eric Anholt273e27c2011-03-30 13:01:10 -0700175
Keith Packarde4b36692009-06-05 19:22:17 -0700176static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700177 .dot = { .min = 25000, .max = 270000 },
178 .vco = { .min = 1750000, .max = 3500000},
179 .n = { .min = 1, .max = 4 },
180 .m = { .min = 104, .max = 138 },
181 .m1 = { .min = 17, .max = 23 },
182 .m2 = { .min = 5, .max = 11 },
183 .p = { .min = 10, .max = 30 },
184 .p1 = { .min = 1, .max = 3},
185 .p2 = { .dot_limit = 270000,
186 .p2_slow = 10,
187 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800188 },
Ma Lingd4906092009-03-18 20:13:27 +0800189 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700190};
191
192static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700193 .dot = { .min = 22000, .max = 400000 },
194 .vco = { .min = 1750000, .max = 3500000},
195 .n = { .min = 1, .max = 4 },
196 .m = { .min = 104, .max = 138 },
197 .m1 = { .min = 16, .max = 23 },
198 .m2 = { .min = 5, .max = 11 },
199 .p = { .min = 5, .max = 80 },
200 .p1 = { .min = 1, .max = 8},
201 .p2 = { .dot_limit = 165000,
202 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800203 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700204};
205
206static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .dot = { .min = 20000, .max = 115000 },
208 .vco = { .min = 1750000, .max = 3500000 },
209 .n = { .min = 1, .max = 3 },
210 .m = { .min = 104, .max = 138 },
211 .m1 = { .min = 17, .max = 23 },
212 .m2 = { .min = 5, .max = 11 },
213 .p = { .min = 28, .max = 112 },
214 .p1 = { .min = 2, .max = 8 },
215 .p2 = { .dot_limit = 0,
216 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800217 },
Ma Lingd4906092009-03-18 20:13:27 +0800218 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700219};
220
221static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 .dot = { .min = 80000, .max = 224000 },
223 .vco = { .min = 1750000, .max = 3500000 },
224 .n = { .min = 1, .max = 3 },
225 .m = { .min = 104, .max = 138 },
226 .m1 = { .min = 17, .max = 23 },
227 .m2 = { .min = 5, .max = 11 },
228 .p = { .min = 14, .max = 42 },
229 .p1 = { .min = 2, .max = 6 },
230 .p2 = { .dot_limit = 0,
231 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800232 },
Ma Lingd4906092009-03-18 20:13:27 +0800233 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700234};
235
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500236static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400237 .dot = { .min = 20000, .max = 400000},
238 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700239 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .n = { .min = 3, .max = 6 },
241 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700242 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .m1 = { .min = 0, .max = 0 },
244 .m2 = { .min = 0, .max = 254 },
245 .p = { .min = 5, .max = 80 },
246 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .p2 = { .dot_limit = 200000,
248 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800249 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700250};
251
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500252static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400253 .dot = { .min = 20000, .max = 400000 },
254 .vco = { .min = 1700000, .max = 3500000 },
255 .n = { .min = 3, .max = 6 },
256 .m = { .min = 2, .max = 256 },
257 .m1 = { .min = 0, .max = 0 },
258 .m2 = { .min = 0, .max = 254 },
259 .p = { .min = 7, .max = 112 },
260 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 .p2 = { .dot_limit = 112000,
262 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800263 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700264};
265
Eric Anholt273e27c2011-03-30 13:01:10 -0700266/* Ironlake / Sandybridge
267 *
268 * We calculate clock using (register_value + 2) for N/M1/M2, so here
269 * the range value for them is (actual_value - 2).
270 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800271static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .dot = { .min = 25000, .max = 350000 },
273 .vco = { .min = 1760000, .max = 3510000 },
274 .n = { .min = 1, .max = 5 },
275 .m = { .min = 79, .max = 127 },
276 .m1 = { .min = 12, .max = 22 },
277 .m2 = { .min = 5, .max = 9 },
278 .p = { .min = 5, .max = 80 },
279 .p1 = { .min = 1, .max = 8 },
280 .p2 = { .dot_limit = 225000,
281 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800282 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800285static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700286 .dot = { .min = 25000, .max = 350000 },
287 .vco = { .min = 1760000, .max = 3510000 },
288 .n = { .min = 1, .max = 3 },
289 .m = { .min = 79, .max = 118 },
290 .m1 = { .min = 12, .max = 22 },
291 .m2 = { .min = 5, .max = 9 },
292 .p = { .min = 28, .max = 112 },
293 .p1 = { .min = 2, .max = 8 },
294 .p2 = { .dot_limit = 225000,
295 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800296 .find_pll = intel_g4x_find_best_PLL,
297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 127 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 56 },
307 .p1 = { .min = 2, .max = 8 },
308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800310 .find_pll = intel_g4x_find_best_PLL,
311};
312
Eric Anholt273e27c2011-03-30 13:01:10 -0700313/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800314static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700315 .dot = { .min = 25000, .max = 350000 },
316 .vco = { .min = 1760000, .max = 3510000 },
317 .n = { .min = 1, .max = 2 },
318 .m = { .min = 79, .max = 126 },
319 .m1 = { .min = 12, .max = 22 },
320 .m2 = { .min = 5, .max = 9 },
321 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400322 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700323 .p2 = { .dot_limit = 225000,
324 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800325 .find_pll = intel_g4x_find_best_PLL,
326};
327
328static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700329 .dot = { .min = 25000, .max = 350000 },
330 .vco = { .min = 1760000, .max = 3510000 },
331 .n = { .min = 1, .max = 3 },
332 .m = { .min = 79, .max = 126 },
333 .m1 = { .min = 12, .max = 22 },
334 .m2 = { .min = 5, .max = 9 },
335 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400336 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700337 .p2 = { .dot_limit = 225000,
338 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800339 .find_pll = intel_g4x_find_best_PLL,
340};
341
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700342static const intel_limit_t intel_limits_vlv_dac = {
343 .dot = { .min = 25000, .max = 270000 },
344 .vco = { .min = 4000000, .max = 6000000 },
345 .n = { .min = 1, .max = 7 },
346 .m = { .min = 22, .max = 450 }, /* guess */
347 .m1 = { .min = 2, .max = 3 },
348 .m2 = { .min = 11, .max = 156 },
349 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200350 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700351 .p2 = { .dot_limit = 270000,
352 .p2_slow = 2, .p2_fast = 20 },
353 .find_pll = intel_vlv_find_best_pll,
354};
355
356static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200357 .dot = { .min = 25000, .max = 270000 },
358 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700359 .n = { .min = 1, .max = 7 },
360 .m = { .min = 60, .max = 300 }, /* guess */
361 .m1 = { .min = 2, .max = 3 },
362 .m2 = { .min = 11, .max = 156 },
363 .p = { .min = 10, .max = 30 },
364 .p1 = { .min = 2, .max = 3 },
365 .p2 = { .dot_limit = 270000,
366 .p2_slow = 2, .p2_fast = 20 },
367 .find_pll = intel_vlv_find_best_pll,
368};
369
370static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530371 .dot = { .min = 25000, .max = 270000 },
372 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700373 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530374 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700375 .m1 = { .min = 2, .max = 3 },
376 .m2 = { .min = 11, .max = 156 },
377 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200378 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .p2 = { .dot_limit = 270000,
380 .p2_slow = 2, .p2_fast = 20 },
381 .find_pll = intel_vlv_find_best_pll,
382};
383
Jesse Barnes57f350b2012-03-28 13:39:25 -0700384u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
385{
Daniel Vetter09153002012-12-12 14:06:44 +0100386 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Jesse Barnes57f350b2012-03-28 13:39:25 -0700387
Jesse Barnes57f350b2012-03-28 13:39:25 -0700388 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
389 DRM_ERROR("DPIO idle wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100390 return 0;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700391 }
392
393 I915_WRITE(DPIO_REG, reg);
394 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
395 DPIO_BYTE);
396 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
397 DRM_ERROR("DPIO read wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100398 return 0;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700399 }
Jesse Barnes57f350b2012-03-28 13:39:25 -0700400
Daniel Vetter09153002012-12-12 14:06:44 +0100401 return I915_READ(DPIO_DATA);
Jesse Barnes57f350b2012-03-28 13:39:25 -0700402}
403
Pallavi Ge2fa6fb2013-04-18 14:44:28 -0700404void intel_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700405{
Daniel Vetter09153002012-12-12 14:06:44 +0100406 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700407
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700408 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
409 DRM_ERROR("DPIO idle wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100410 return;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700411 }
412
413 I915_WRITE(DPIO_DATA, val);
414 I915_WRITE(DPIO_REG, reg);
415 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
416 DPIO_BYTE);
417 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
418 DRM_ERROR("DPIO write wait timed out\n");
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700419}
420
Chris Wilson1b894b52010-12-14 20:04:54 +0000421static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
422 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800423{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800424 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800425 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800426
427 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100428 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000429 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430 limit = &intel_limits_ironlake_dual_lvds_100m;
431 else
432 limit = &intel_limits_ironlake_dual_lvds;
433 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000434 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800435 limit = &intel_limits_ironlake_single_lvds_100m;
436 else
437 limit = &intel_limits_ironlake_single_lvds;
438 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200439 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800440 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800441
442 return limit;
443}
444
Ma Ling044c7c42009-03-18 20:13:23 +0800445static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
446{
447 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800448 const intel_limit_t *limit;
449
450 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100451 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700452 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800453 else
Keith Packarde4b36692009-06-05 19:22:17 -0700454 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800455 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
456 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700457 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800458 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700459 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800460 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700461 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800462
463 return limit;
464}
465
Chris Wilson1b894b52010-12-14 20:04:54 +0000466static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800467{
468 struct drm_device *dev = crtc->dev;
469 const intel_limit_t *limit;
470
Eric Anholtbad720f2009-10-22 16:11:14 -0700471 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000472 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800473 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800474 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500475 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800476 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500477 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800478 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500479 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700480 } else if (IS_VALLEYVIEW(dev)) {
481 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
482 limit = &intel_limits_vlv_dac;
483 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
484 limit = &intel_limits_vlv_hdmi;
485 else
486 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100487 } else if (!IS_GEN2(dev)) {
488 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
489 limit = &intel_limits_i9xx_lvds;
490 else
491 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 } else {
493 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700494 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800495 else
Keith Packarde4b36692009-06-05 19:22:17 -0700496 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 }
498 return limit;
499}
500
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500501/* m1 is reserved as 0 in Pineview, n is a ring counter */
502static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800503{
Shaohua Li21778322009-02-23 15:19:16 +0800504 clock->m = clock->m2 + 2;
505 clock->p = clock->p1 * clock->p2;
506 clock->vco = refclk * clock->m / clock->n;
507 clock->dot = clock->vco / clock->p;
508}
509
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200510static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
511{
512 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
513}
514
Shaohua Li21778322009-02-23 15:19:16 +0800515static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
516{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500517 if (IS_PINEVIEW(dev)) {
518 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800519 return;
520 }
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200521 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800522 clock->p = clock->p1 * clock->p2;
523 clock->vco = refclk * clock->m / (clock->n + 2);
524 clock->dot = clock->vco / clock->p;
525}
526
Jesse Barnes79e53942008-11-07 14:24:08 -0800527/**
528 * Returns whether any output on the specified pipe is of the specified type
529 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100530bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800531{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100532 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100533 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800534
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200535 for_each_encoder_on_crtc(dev, crtc, encoder)
536 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100537 return true;
538
539 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800540}
541
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800542#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800543/**
544 * Returns whether the given set of divisors are valid for a given refclk with
545 * the given connectors.
546 */
547
Chris Wilson1b894b52010-12-14 20:04:54 +0000548static bool intel_PLL_is_valid(struct drm_device *dev,
549 const intel_limit_t *limit,
550 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800551{
Jesse Barnes79e53942008-11-07 14:24:08 -0800552 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400553 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800554 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400555 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800556 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400557 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800558 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400559 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500560 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400561 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800562 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400563 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800564 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400565 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800566 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400567 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800568 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
569 * connector, etc., rather than just a single range.
570 */
571 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400572 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800573
574 return true;
575}
576
Ma Lingd4906092009-03-18 20:13:27 +0800577static bool
578intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800579 int target, int refclk, intel_clock_t *match_clock,
580 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800581
Jesse Barnes79e53942008-11-07 14:24:08 -0800582{
583 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800585 int err = target;
586
Daniel Vettera210b022012-11-26 17:22:08 +0100587 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100589 * For LVDS just rely on its current settings for dual-channel.
590 * We haven't figured out how to reliably set up different
591 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100593 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 clock.p2 = limit->p2.p2_fast;
595 else
596 clock.p2 = limit->p2.p2_slow;
597 } else {
598 if (target < limit->p2.dot_limit)
599 clock.p2 = limit->p2.p2_slow;
600 else
601 clock.p2 = limit->p2.p2_fast;
602 }
603
Akshay Joshi0206e352011-08-16 15:34:10 -0400604 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800605
Zhao Yakui42158662009-11-20 11:24:18 +0800606 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
607 clock.m1++) {
608 for (clock.m2 = limit->m2.min;
609 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500610 /* m1 is always 0 in Pineview */
611 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800612 break;
613 for (clock.n = limit->n.min;
614 clock.n <= limit->n.max; clock.n++) {
615 for (clock.p1 = limit->p1.min;
616 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 int this_err;
618
Shaohua Li21778322009-02-23 15:19:16 +0800619 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000620 if (!intel_PLL_is_valid(dev, limit,
621 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800622 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800623 if (match_clock &&
624 clock.p != match_clock->p)
625 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800626
627 this_err = abs(clock.dot - target);
628 if (this_err < err) {
629 *best_clock = clock;
630 err = this_err;
631 }
632 }
633 }
634 }
635 }
636
637 return (err != target);
638}
639
Ma Lingd4906092009-03-18 20:13:27 +0800640static bool
641intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800642 int target, int refclk, intel_clock_t *match_clock,
643 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800644{
645 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800646 intel_clock_t clock;
647 int max_n;
648 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400649 /* approximately equals target * 0.00585 */
650 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800651 found = false;
652
653 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800654 int lvds_reg;
655
Eric Anholtc619eed2010-01-28 16:45:52 -0800656 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800657 lvds_reg = PCH_LVDS;
658 else
659 lvds_reg = LVDS;
Daniel Vetter1974cad2012-11-26 17:22:09 +0100660 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800661 clock.p2 = limit->p2.p2_fast;
662 else
663 clock.p2 = limit->p2.p2_slow;
664 } else {
665 if (target < limit->p2.dot_limit)
666 clock.p2 = limit->p2.p2_slow;
667 else
668 clock.p2 = limit->p2.p2_fast;
669 }
670
671 memset(best_clock, 0, sizeof(*best_clock));
672 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200673 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800674 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200675 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800676 for (clock.m1 = limit->m1.max;
677 clock.m1 >= limit->m1.min; clock.m1--) {
678 for (clock.m2 = limit->m2.max;
679 clock.m2 >= limit->m2.min; clock.m2--) {
680 for (clock.p1 = limit->p1.max;
681 clock.p1 >= limit->p1.min; clock.p1--) {
682 int this_err;
683
Shaohua Li21778322009-02-23 15:19:16 +0800684 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000685 if (!intel_PLL_is_valid(dev, limit,
686 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800687 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000688
689 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800690 if (this_err < err_most) {
691 *best_clock = clock;
692 err_most = this_err;
693 max_n = clock.n;
694 found = true;
695 }
696 }
697 }
698 }
699 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800700 return found;
701}
Ma Lingd4906092009-03-18 20:13:27 +0800702
Zhenyu Wang2c072452009-06-05 15:38:42 +0800703static bool
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700704intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
705 int target, int refclk, intel_clock_t *match_clock,
706 intel_clock_t *best_clock)
707{
708 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
709 u32 m, n, fastclk;
710 u32 updrate, minupdate, fracbits, p;
711 unsigned long bestppm, ppm, absppm;
712 int dotclk, flag;
713
Alan Coxaf447bd2012-07-25 13:49:18 +0100714 flag = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700715 dotclk = target * 1000;
716 bestppm = 1000000;
717 ppm = absppm = 0;
718 fastclk = dotclk / (2*100);
719 updrate = 0;
720 minupdate = 19200;
721 fracbits = 1;
722 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
723 bestm1 = bestm2 = bestp1 = bestp2 = 0;
724
725 /* based on hardware requirement, prefer smaller n to precision */
726 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
727 updrate = refclk / n;
728 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
729 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
730 if (p2 > 10)
731 p2 = p2 - 1;
732 p = p1 * p2;
733 /* based on hardware requirement, prefer bigger m1,m2 values */
734 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
735 m2 = (((2*(fastclk * p * n / m1 )) +
736 refclk) / (2*refclk));
737 m = m1 * m2;
738 vco = updrate * m;
739 if (vco >= limit->vco.min && vco < limit->vco.max) {
740 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
741 absppm = (ppm > 0) ? ppm : (-ppm);
742 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
743 bestppm = 0;
744 flag = 1;
745 }
746 if (absppm < bestppm - 10) {
747 bestppm = absppm;
748 flag = 1;
749 }
750 if (flag) {
751 bestn = n;
752 bestm1 = m1;
753 bestm2 = m2;
754 bestp1 = p1;
755 bestp2 = p2;
756 flag = 0;
757 }
758 }
759 }
760 }
761 }
762 }
763 best_clock->n = bestn;
764 best_clock->m1 = bestm1;
765 best_clock->m2 = bestm2;
766 best_clock->p1 = bestp1;
767 best_clock->p2 = bestp2;
768
769 return true;
770}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700771
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200772enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
773 enum pipe pipe)
774{
775 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
777
Daniel Vetter3b117c82013-04-17 20:15:07 +0200778 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200779}
780
Paulo Zanonia928d532012-05-04 17:18:15 -0300781static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
782{
783 struct drm_i915_private *dev_priv = dev->dev_private;
784 u32 frame, frame_reg = PIPEFRAME(pipe);
785
786 frame = I915_READ(frame_reg);
787
788 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
789 DRM_DEBUG_KMS("vblank wait timed out\n");
790}
791
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700792/**
793 * intel_wait_for_vblank - wait for vblank on a given pipe
794 * @dev: drm device
795 * @pipe: pipe to wait for
796 *
797 * Wait for vblank to occur on a given pipe. Needed for various bits of
798 * mode setting code.
799 */
800void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800801{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700802 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800803 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700804
Paulo Zanonia928d532012-05-04 17:18:15 -0300805 if (INTEL_INFO(dev)->gen >= 5) {
806 ironlake_wait_for_vblank(dev, pipe);
807 return;
808 }
809
Chris Wilson300387c2010-09-05 20:25:43 +0100810 /* Clear existing vblank status. Note this will clear any other
811 * sticky status fields as well.
812 *
813 * This races with i915_driver_irq_handler() with the result
814 * that either function could miss a vblank event. Here it is not
815 * fatal, as we will either wait upon the next vblank interrupt or
816 * timeout. Generally speaking intel_wait_for_vblank() is only
817 * called during modeset at which time the GPU should be idle and
818 * should *not* be performing page flips and thus not waiting on
819 * vblanks...
820 * Currently, the result of us stealing a vblank from the irq
821 * handler is that a single frame will be skipped during swapbuffers.
822 */
823 I915_WRITE(pipestat_reg,
824 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
825
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700826 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100827 if (wait_for(I915_READ(pipestat_reg) &
828 PIPE_VBLANK_INTERRUPT_STATUS,
829 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700830 DRM_DEBUG_KMS("vblank wait timed out\n");
831}
832
Keith Packardab7ad7f2010-10-03 00:33:06 -0700833/*
834 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700835 * @dev: drm device
836 * @pipe: pipe to wait for
837 *
838 * After disabling a pipe, we can't wait for vblank in the usual way,
839 * spinning on the vblank interrupt status bit, since we won't actually
840 * see an interrupt when the pipe is disabled.
841 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700842 * On Gen4 and above:
843 * wait for the pipe register state bit to turn off
844 *
845 * Otherwise:
846 * wait for the display line value to settle (it usually
847 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100848 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700849 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100850void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700851{
852 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200853 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
854 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700855
Keith Packardab7ad7f2010-10-03 00:33:06 -0700856 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200857 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700858
Keith Packardab7ad7f2010-10-03 00:33:06 -0700859 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100860 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
861 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200862 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700863 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300864 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100865 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700866 unsigned long timeout = jiffies + msecs_to_jiffies(100);
867
Paulo Zanoni837ba002012-05-04 17:18:14 -0300868 if (IS_GEN2(dev))
869 line_mask = DSL_LINEMASK_GEN2;
870 else
871 line_mask = DSL_LINEMASK_GEN3;
872
Keith Packardab7ad7f2010-10-03 00:33:06 -0700873 /* Wait for the display line to settle */
874 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300875 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700876 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300877 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700878 time_after(timeout, jiffies));
879 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200880 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700881 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800882}
883
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000884/*
885 * ibx_digital_port_connected - is the specified port connected?
886 * @dev_priv: i915 private structure
887 * @port: the port to test
888 *
889 * Returns true if @port is connected, false otherwise.
890 */
891bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
892 struct intel_digital_port *port)
893{
894 u32 bit;
895
Damien Lespiauc36346e2012-12-13 16:09:03 +0000896 if (HAS_PCH_IBX(dev_priv->dev)) {
897 switch(port->port) {
898 case PORT_B:
899 bit = SDE_PORTB_HOTPLUG;
900 break;
901 case PORT_C:
902 bit = SDE_PORTC_HOTPLUG;
903 break;
904 case PORT_D:
905 bit = SDE_PORTD_HOTPLUG;
906 break;
907 default:
908 return true;
909 }
910 } else {
911 switch(port->port) {
912 case PORT_B:
913 bit = SDE_PORTB_HOTPLUG_CPT;
914 break;
915 case PORT_C:
916 bit = SDE_PORTC_HOTPLUG_CPT;
917 break;
918 case PORT_D:
919 bit = SDE_PORTD_HOTPLUG_CPT;
920 break;
921 default:
922 return true;
923 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000924 }
925
926 return I915_READ(SDEISR) & bit;
927}
928
Jesse Barnesb24e7172011-01-04 15:09:30 -0800929static const char *state_string(bool enabled)
930{
931 return enabled ? "on" : "off";
932}
933
934/* Only for pre-ILK configs */
935static void assert_pll(struct drm_i915_private *dev_priv,
936 enum pipe pipe, bool state)
937{
938 int reg;
939 u32 val;
940 bool cur_state;
941
942 reg = DPLL(pipe);
943 val = I915_READ(reg);
944 cur_state = !!(val & DPLL_VCO_ENABLE);
945 WARN(cur_state != state,
946 "PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_pll_enabled(d, p) assert_pll(d, p, true)
950#define assert_pll_disabled(d, p) assert_pll(d, p, false)
951
Jesse Barnes040484a2011-01-03 12:14:26 -0800952/* For ILK+ */
953static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +0100954 struct intel_pch_pll *pll,
955 struct intel_crtc *crtc,
956 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800957{
Jesse Barnes040484a2011-01-03 12:14:26 -0800958 u32 val;
959 bool cur_state;
960
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300961 if (HAS_PCH_LPT(dev_priv->dev)) {
962 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
963 return;
964 }
965
Chris Wilson92b27b02012-05-20 18:10:50 +0100966 if (WARN (!pll,
967 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100968 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100969
Chris Wilson92b27b02012-05-20 18:10:50 +0100970 val = I915_READ(pll->pll_reg);
971 cur_state = !!(val & DPLL_VCO_ENABLE);
972 WARN(cur_state != state,
973 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
974 pll->pll_reg, state_string(state), state_string(cur_state), val);
975
976 /* Make sure the selected PLL is correctly attached to the transcoder */
977 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700978 u32 pch_dpll;
979
980 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +0100981 cur_state = pll->pll_reg == _PCH_DPLL_B;
982 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300983 "PLL[%d] not attached to this transcoder %c: %08x\n",
984 cur_state, pipe_name(crtc->pipe), pch_dpll)) {
Chris Wilson92b27b02012-05-20 18:10:50 +0100985 cur_state = !!(val >> (4*crtc->pipe + 3));
986 WARN(cur_state != state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300987 "PLL[%d] not %s on this transcoder %c: %08x\n",
Chris Wilson92b27b02012-05-20 18:10:50 +0100988 pll->pll_reg == _PCH_DPLL_B,
989 state_string(state),
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300990 pipe_name(crtc->pipe),
Chris Wilson92b27b02012-05-20 18:10:50 +0100991 val);
992 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700993 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800994}
Chris Wilson92b27b02012-05-20 18:10:50 +0100995#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
996#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -0800997
998static void assert_fdi_tx(struct drm_i915_private *dev_priv,
999 enum pipe pipe, bool state)
1000{
1001 int reg;
1002 u32 val;
1003 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001004 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1005 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001006
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001007 if (HAS_DDI(dev_priv->dev)) {
1008 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001009 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001010 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001011 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001012 } else {
1013 reg = FDI_TX_CTL(pipe);
1014 val = I915_READ(reg);
1015 cur_state = !!(val & FDI_TX_ENABLE);
1016 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001017 WARN(cur_state != state,
1018 "FDI TX state assertion failure (expected %s, current %s)\n",
1019 state_string(state), state_string(cur_state));
1020}
1021#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1022#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1023
1024static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1025 enum pipe pipe, bool state)
1026{
1027 int reg;
1028 u32 val;
1029 bool cur_state;
1030
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001031 reg = FDI_RX_CTL(pipe);
1032 val = I915_READ(reg);
1033 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001034 WARN(cur_state != state,
1035 "FDI RX state assertion failure (expected %s, current %s)\n",
1036 state_string(state), state_string(cur_state));
1037}
1038#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1039#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1040
1041static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1042 enum pipe pipe)
1043{
1044 int reg;
1045 u32 val;
1046
1047 /* ILK FDI PLL is always enabled */
1048 if (dev_priv->info->gen == 5)
1049 return;
1050
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001051 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001052 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001053 return;
1054
Jesse Barnes040484a2011-01-03 12:14:26 -08001055 reg = FDI_TX_CTL(pipe);
1056 val = I915_READ(reg);
1057 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1058}
1059
1060static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1061 enum pipe pipe)
1062{
1063 int reg;
1064 u32 val;
1065
1066 reg = FDI_RX_CTL(pipe);
1067 val = I915_READ(reg);
1068 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1069}
1070
Jesse Barnesea0760c2011-01-04 15:09:32 -08001071static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1072 enum pipe pipe)
1073{
1074 int pp_reg, lvds_reg;
1075 u32 val;
1076 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001077 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001078
1079 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1080 pp_reg = PCH_PP_CONTROL;
1081 lvds_reg = PCH_LVDS;
1082 } else {
1083 pp_reg = PP_CONTROL;
1084 lvds_reg = LVDS;
1085 }
1086
1087 val = I915_READ(pp_reg);
1088 if (!(val & PANEL_POWER_ON) ||
1089 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1090 locked = false;
1091
1092 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1093 panel_pipe = PIPE_B;
1094
1095 WARN(panel_pipe == pipe && locked,
1096 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001097 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001098}
1099
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001100void assert_pipe(struct drm_i915_private *dev_priv,
1101 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001102{
1103 int reg;
1104 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001105 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001106 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1107 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001108
Daniel Vetter8e636782012-01-22 01:36:48 +01001109 /* if we need the pipe A quirk it must be always on */
1110 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1111 state = true;
1112
Paulo Zanoni15d199e2013-03-22 14:14:13 -03001113 if (!intel_using_power_well(dev_priv->dev) &&
1114 cpu_transcoder != TRANSCODER_EDP) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001115 cur_state = false;
1116 } else {
1117 reg = PIPECONF(cpu_transcoder);
1118 val = I915_READ(reg);
1119 cur_state = !!(val & PIPECONF_ENABLE);
1120 }
1121
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001122 WARN(cur_state != state,
1123 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001124 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001125}
1126
Chris Wilson931872f2012-01-16 23:01:13 +00001127static void assert_plane(struct drm_i915_private *dev_priv,
1128 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001129{
1130 int reg;
1131 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001132 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001133
1134 reg = DSPCNTR(plane);
1135 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001136 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1137 WARN(cur_state != state,
1138 "plane %c assertion failure (expected %s, current %s)\n",
1139 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001140}
1141
Chris Wilson931872f2012-01-16 23:01:13 +00001142#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1143#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1144
Jesse Barnesb24e7172011-01-04 15:09:30 -08001145static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1146 enum pipe pipe)
1147{
1148 int reg, i;
1149 u32 val;
1150 int cur_pipe;
1151
Jesse Barnes19ec1352011-02-02 12:28:02 -08001152 /* Planes are fixed to pipes on ILK+ */
Jesse Barnesda6ecc52013-03-08 10:46:00 -08001153 if (HAS_PCH_SPLIT(dev_priv->dev) || IS_VALLEYVIEW(dev_priv->dev)) {
Adam Jackson28c057942011-10-07 14:38:42 -04001154 reg = DSPCNTR(pipe);
1155 val = I915_READ(reg);
1156 WARN((val & DISPLAY_PLANE_ENABLE),
1157 "plane %c assertion failure, should be disabled but not\n",
1158 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001159 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001160 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001161
Jesse Barnesb24e7172011-01-04 15:09:30 -08001162 /* Need to check both planes against the pipe */
1163 for (i = 0; i < 2; i++) {
1164 reg = DSPCNTR(i);
1165 val = I915_READ(reg);
1166 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1167 DISPPLANE_SEL_PIPE_SHIFT;
1168 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001169 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1170 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001171 }
1172}
1173
Jesse Barnes19332d72013-03-28 09:55:38 -07001174static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1175 enum pipe pipe)
1176{
1177 int reg, i;
1178 u32 val;
1179
1180 if (!IS_VALLEYVIEW(dev_priv->dev))
1181 return;
1182
1183 /* Need to check both planes against the pipe */
1184 for (i = 0; i < dev_priv->num_plane; i++) {
1185 reg = SPCNTR(pipe, i);
1186 val = I915_READ(reg);
1187 WARN((val & SP_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001188 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1189 sprite_name(pipe, i), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001190 }
1191}
1192
Jesse Barnes92f25842011-01-04 15:09:34 -08001193static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1194{
1195 u32 val;
1196 bool enabled;
1197
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001198 if (HAS_PCH_LPT(dev_priv->dev)) {
1199 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1200 return;
1201 }
1202
Jesse Barnes92f25842011-01-04 15:09:34 -08001203 val = I915_READ(PCH_DREF_CONTROL);
1204 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1205 DREF_SUPERSPREAD_SOURCE_MASK));
1206 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1207}
1208
1209static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1210 enum pipe pipe)
1211{
1212 int reg;
1213 u32 val;
1214 bool enabled;
1215
1216 reg = TRANSCONF(pipe);
1217 val = I915_READ(reg);
1218 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001219 WARN(enabled,
1220 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1221 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001222}
1223
Keith Packard4e634382011-08-06 10:39:45 -07001224static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1225 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001226{
1227 if ((val & DP_PORT_EN) == 0)
1228 return false;
1229
1230 if (HAS_PCH_CPT(dev_priv->dev)) {
1231 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1232 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1233 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1234 return false;
1235 } else {
1236 if ((val & DP_PIPE_MASK) != (pipe << 30))
1237 return false;
1238 }
1239 return true;
1240}
1241
Keith Packard1519b992011-08-06 10:35:34 -07001242static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1243 enum pipe pipe, u32 val)
1244{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001245 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001246 return false;
1247
1248 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001249 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001250 return false;
1251 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001252 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001253 return false;
1254 }
1255 return true;
1256}
1257
1258static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1259 enum pipe pipe, u32 val)
1260{
1261 if ((val & LVDS_PORT_EN) == 0)
1262 return false;
1263
1264 if (HAS_PCH_CPT(dev_priv->dev)) {
1265 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1266 return false;
1267 } else {
1268 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1269 return false;
1270 }
1271 return true;
1272}
1273
1274static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1275 enum pipe pipe, u32 val)
1276{
1277 if ((val & ADPA_DAC_ENABLE) == 0)
1278 return false;
1279 if (HAS_PCH_CPT(dev_priv->dev)) {
1280 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1281 return false;
1282 } else {
1283 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1284 return false;
1285 }
1286 return true;
1287}
1288
Jesse Barnes291906f2011-02-02 12:28:03 -08001289static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001290 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001291{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001292 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001293 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001294 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001295 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001296
Daniel Vetter75c5da22012-09-10 21:58:29 +02001297 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1298 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001299 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001300}
1301
1302static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1303 enum pipe pipe, int reg)
1304{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001305 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001306 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001307 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001308 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001309
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001310 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001311 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001312 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001313}
1314
1315static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1316 enum pipe pipe)
1317{
1318 int reg;
1319 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001320
Keith Packardf0575e92011-07-25 22:12:43 -07001321 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1322 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1323 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001324
1325 reg = PCH_ADPA;
1326 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001327 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001328 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001329 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001330
1331 reg = PCH_LVDS;
1332 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001333 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001334 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001335 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001336
Paulo Zanonie2debe92013-02-18 19:00:27 -03001337 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1338 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1339 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001340}
1341
Jesse Barnesb24e7172011-01-04 15:09:30 -08001342/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001343 * intel_enable_pll - enable a PLL
1344 * @dev_priv: i915 private structure
1345 * @pipe: pipe PLL to enable
1346 *
1347 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1348 * make sure the PLL reg is writable first though, since the panel write
1349 * protect mechanism may be enabled.
1350 *
1351 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001352 *
1353 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001354 */
1355static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1356{
1357 int reg;
1358 u32 val;
1359
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001360 assert_pipe_disabled(dev_priv, pipe);
1361
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001362 /* No really, not for ILK+ */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001363 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001364
1365 /* PLL is protected by panel, make sure we can write it */
1366 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1367 assert_panel_unlocked(dev_priv, pipe);
1368
1369 reg = DPLL(pipe);
1370 val = I915_READ(reg);
1371 val |= DPLL_VCO_ENABLE;
1372
1373 /* We do this three times for luck */
1374 I915_WRITE(reg, val);
1375 POSTING_READ(reg);
1376 udelay(150); /* wait for warmup */
1377 I915_WRITE(reg, val);
1378 POSTING_READ(reg);
1379 udelay(150); /* wait for warmup */
1380 I915_WRITE(reg, val);
1381 POSTING_READ(reg);
1382 udelay(150); /* wait for warmup */
1383}
1384
1385/**
1386 * intel_disable_pll - disable a PLL
1387 * @dev_priv: i915 private structure
1388 * @pipe: pipe PLL to disable
1389 *
1390 * Disable the PLL for @pipe, making sure the pipe is off first.
1391 *
1392 * Note! This is for pre-ILK only.
1393 */
1394static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1395{
1396 int reg;
1397 u32 val;
1398
1399 /* Don't disable pipe A or pipe A PLLs if needed */
1400 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1401 return;
1402
1403 /* Make sure the pipe isn't still relying on us */
1404 assert_pipe_disabled(dev_priv, pipe);
1405
1406 reg = DPLL(pipe);
1407 val = I915_READ(reg);
1408 val &= ~DPLL_VCO_ENABLE;
1409 I915_WRITE(reg, val);
1410 POSTING_READ(reg);
1411}
1412
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001413/* SBI access */
1414static void
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001415intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
1416 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001417{
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001418 u32 tmp;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001419
Daniel Vetter09153002012-12-12 14:06:44 +01001420 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001421
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001422 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001423 100)) {
1424 DRM_ERROR("timeout waiting for SBI to become ready\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001425 return;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001426 }
1427
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001428 I915_WRITE(SBI_ADDR, (reg << 16));
1429 I915_WRITE(SBI_DATA, value);
1430
1431 if (destination == SBI_ICLK)
1432 tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR;
1433 else
1434 tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR;
1435 I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001436
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001437 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001438 100)) {
1439 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001440 return;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001441 }
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001442}
1443
1444static u32
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001445intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
1446 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001447{
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001448 u32 value = 0;
Daniel Vetter09153002012-12-12 14:06:44 +01001449 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001450
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001451 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001452 100)) {
1453 DRM_ERROR("timeout waiting for SBI to become ready\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001454 return 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001455 }
1456
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001457 I915_WRITE(SBI_ADDR, (reg << 16));
1458
1459 if (destination == SBI_ICLK)
1460 value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD;
1461 else
1462 value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD;
1463 I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001464
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001465 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001466 100)) {
1467 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001468 return 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001469 }
1470
Daniel Vetter09153002012-12-12 14:06:44 +01001471 return I915_READ(SBI_DATA);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001472}
1473
Jesse Barnes89b667f2013-04-18 14:51:36 -07001474void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1475{
1476 u32 port_mask;
1477
1478 if (!port)
1479 port_mask = DPLL_PORTB_READY_MASK;
1480 else
1481 port_mask = DPLL_PORTC_READY_MASK;
1482
1483 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1484 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1485 'B' + port, I915_READ(DPLL(0)));
1486}
1487
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001488/**
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001489 * ironlake_enable_pch_pll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001490 * @dev_priv: i915 private structure
1491 * @pipe: pipe PLL to enable
1492 *
1493 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1494 * drives the transcoder clock.
1495 */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001496static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001497{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001498 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001499 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001500 int reg;
1501 u32 val;
1502
Chris Wilson48da64a2012-05-13 20:16:12 +01001503 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001504 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001505 pll = intel_crtc->pch_pll;
1506 if (pll == NULL)
1507 return;
1508
1509 if (WARN_ON(pll->refcount == 0))
1510 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001511
1512 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1513 pll->pll_reg, pll->active, pll->on,
1514 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001515
1516 /* PCH refclock must be enabled first */
1517 assert_pch_refclk_enabled(dev_priv);
1518
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001519 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001520 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001521 return;
1522 }
1523
1524 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1525
1526 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001527 val = I915_READ(reg);
1528 val |= DPLL_VCO_ENABLE;
1529 I915_WRITE(reg, val);
1530 POSTING_READ(reg);
1531 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001532
1533 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001534}
1535
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001536static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001537{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001538 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1539 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001540 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001541 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001542
Jesse Barnes92f25842011-01-04 15:09:34 -08001543 /* PCH only available on ILK+ */
1544 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001545 if (pll == NULL)
1546 return;
1547
Chris Wilson48da64a2012-05-13 20:16:12 +01001548 if (WARN_ON(pll->refcount == 0))
1549 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001550
1551 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1552 pll->pll_reg, pll->active, pll->on,
1553 intel_crtc->base.base.id);
1554
Chris Wilson48da64a2012-05-13 20:16:12 +01001555 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001556 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001557 return;
1558 }
1559
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001560 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001561 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001562 return;
1563 }
1564
1565 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001566
1567 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001568 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001569
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001570 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001571 val = I915_READ(reg);
1572 val &= ~DPLL_VCO_ENABLE;
1573 I915_WRITE(reg, val);
1574 POSTING_READ(reg);
1575 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001576
1577 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001578}
1579
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001580static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1581 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001582{
Daniel Vetter23670b322012-11-01 09:15:30 +01001583 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001584 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetter23670b322012-11-01 09:15:30 +01001585 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001586
1587 /* PCH only available on ILK+ */
1588 BUG_ON(dev_priv->info->gen < 5);
1589
1590 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001591 assert_pch_pll_enabled(dev_priv,
1592 to_intel_crtc(crtc)->pch_pll,
1593 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001594
1595 /* FDI must be feeding us bits for PCH ports */
1596 assert_fdi_tx_enabled(dev_priv, pipe);
1597 assert_fdi_rx_enabled(dev_priv, pipe);
1598
Daniel Vetter23670b322012-11-01 09:15:30 +01001599 if (HAS_PCH_CPT(dev)) {
1600 /* Workaround: Set the timing override bit before enabling the
1601 * pch transcoder. */
1602 reg = TRANS_CHICKEN2(pipe);
1603 val = I915_READ(reg);
1604 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1605 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001606 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001607
Jesse Barnes040484a2011-01-03 12:14:26 -08001608 reg = TRANSCONF(pipe);
1609 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001610 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001611
1612 if (HAS_PCH_IBX(dev_priv->dev)) {
1613 /*
1614 * make the BPC in transcoder be consistent with
1615 * that in pipeconf reg.
1616 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001617 val &= ~PIPECONF_BPC_MASK;
1618 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001619 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001620
1621 val &= ~TRANS_INTERLACE_MASK;
1622 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001623 if (HAS_PCH_IBX(dev_priv->dev) &&
1624 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1625 val |= TRANS_LEGACY_INTERLACED_ILK;
1626 else
1627 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001628 else
1629 val |= TRANS_PROGRESSIVE;
1630
Jesse Barnes040484a2011-01-03 12:14:26 -08001631 I915_WRITE(reg, val | TRANS_ENABLE);
1632 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001633 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001634}
1635
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001636static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001637 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001638{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001639 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001640
1641 /* PCH only available on ILK+ */
1642 BUG_ON(dev_priv->info->gen < 5);
1643
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001644 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001645 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001646 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001647
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001648 /* Workaround: set timing override bit. */
1649 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001650 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001651 I915_WRITE(_TRANSA_CHICKEN2, val);
1652
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001653 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001654 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001655
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001656 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1657 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001658 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001659 else
1660 val |= TRANS_PROGRESSIVE;
1661
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001662 I915_WRITE(TRANSCONF(TRANSCODER_A), val);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001663 if (wait_for(I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE, 100))
1664 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001665}
1666
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001667static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1668 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001669{
Daniel Vetter23670b322012-11-01 09:15:30 +01001670 struct drm_device *dev = dev_priv->dev;
1671 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001672
1673 /* FDI relies on the transcoder */
1674 assert_fdi_tx_disabled(dev_priv, pipe);
1675 assert_fdi_rx_disabled(dev_priv, pipe);
1676
Jesse Barnes291906f2011-02-02 12:28:03 -08001677 /* Ports must be off as well */
1678 assert_pch_ports_disabled(dev_priv, pipe);
1679
Jesse Barnes040484a2011-01-03 12:14:26 -08001680 reg = TRANSCONF(pipe);
1681 val = I915_READ(reg);
1682 val &= ~TRANS_ENABLE;
1683 I915_WRITE(reg, val);
1684 /* wait for PCH transcoder off, transcoder state */
1685 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001686 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001687
1688 if (!HAS_PCH_IBX(dev)) {
1689 /* Workaround: Clear the timing override chicken bit again. */
1690 reg = TRANS_CHICKEN2(pipe);
1691 val = I915_READ(reg);
1692 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1693 I915_WRITE(reg, val);
1694 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001695}
1696
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001697static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001698{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001699 u32 val;
1700
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001701 val = I915_READ(_TRANSACONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001702 val &= ~TRANS_ENABLE;
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001703 I915_WRITE(_TRANSACONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001704 /* wait for PCH transcoder off, transcoder state */
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001705 if (wait_for((I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE) == 0, 50))
1706 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001707
1708 /* Workaround: clear timing override bit. */
1709 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001710 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001711 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001712}
1713
1714/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001715 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001716 * @dev_priv: i915 private structure
1717 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001718 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001719 *
1720 * Enable @pipe, making sure that various hardware specific requirements
1721 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1722 *
1723 * @pipe should be %PIPE_A or %PIPE_B.
1724 *
1725 * Will wait until the pipe is actually running (i.e. first vblank) before
1726 * returning.
1727 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001728static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1729 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001730{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001731 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1732 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001733 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001734 int reg;
1735 u32 val;
1736
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001737 assert_planes_disabled(dev_priv, pipe);
1738 assert_sprites_disabled(dev_priv, pipe);
1739
Paulo Zanoni681e5812012-12-06 11:12:38 -02001740 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001741 pch_transcoder = TRANSCODER_A;
1742 else
1743 pch_transcoder = pipe;
1744
Jesse Barnesb24e7172011-01-04 15:09:30 -08001745 /*
1746 * A pipe without a PLL won't actually be able to drive bits from
1747 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1748 * need the check.
1749 */
1750 if (!HAS_PCH_SPLIT(dev_priv->dev))
1751 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001752 else {
1753 if (pch_port) {
1754 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001755 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001756 assert_fdi_tx_pll_enabled(dev_priv,
1757 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001758 }
1759 /* FIXME: assert CPU port conditions for SNB+ */
1760 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001761
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001762 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001763 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001764 if (val & PIPECONF_ENABLE)
1765 return;
1766
1767 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001768 intel_wait_for_vblank(dev_priv->dev, pipe);
1769}
1770
1771/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001772 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001773 * @dev_priv: i915 private structure
1774 * @pipe: pipe to disable
1775 *
1776 * Disable @pipe, making sure that various hardware specific requirements
1777 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1778 *
1779 * @pipe should be %PIPE_A or %PIPE_B.
1780 *
1781 * Will wait until the pipe has shut down before returning.
1782 */
1783static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1784 enum pipe pipe)
1785{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001786 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1787 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001788 int reg;
1789 u32 val;
1790
1791 /*
1792 * Make sure planes won't keep trying to pump pixels to us,
1793 * or we might hang the display.
1794 */
1795 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001796 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001797
1798 /* Don't disable pipe A or pipe A PLLs if needed */
1799 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1800 return;
1801
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001802 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001803 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001804 if ((val & PIPECONF_ENABLE) == 0)
1805 return;
1806
1807 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001808 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1809}
1810
Keith Packardd74362c2011-07-28 14:47:14 -07001811/*
1812 * Plane regs are double buffered, going from enabled->disabled needs a
1813 * trigger in order to latch. The display address reg provides this.
1814 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001815void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001816 enum plane plane)
1817{
Damien Lespiau14f86142012-10-29 15:24:49 +00001818 if (dev_priv->info->gen >= 4)
1819 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1820 else
1821 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001822}
1823
Jesse Barnesb24e7172011-01-04 15:09:30 -08001824/**
1825 * intel_enable_plane - enable a display plane on a given pipe
1826 * @dev_priv: i915 private structure
1827 * @plane: plane to enable
1828 * @pipe: pipe being fed
1829 *
1830 * Enable @plane on @pipe, making sure that @pipe is running first.
1831 */
1832static void intel_enable_plane(struct drm_i915_private *dev_priv,
1833 enum plane plane, enum pipe pipe)
1834{
1835 int reg;
1836 u32 val;
1837
1838 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1839 assert_pipe_enabled(dev_priv, pipe);
1840
1841 reg = DSPCNTR(plane);
1842 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001843 if (val & DISPLAY_PLANE_ENABLE)
1844 return;
1845
1846 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001847 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001848 intel_wait_for_vblank(dev_priv->dev, pipe);
1849}
1850
Jesse Barnesb24e7172011-01-04 15:09:30 -08001851/**
1852 * intel_disable_plane - disable a display plane
1853 * @dev_priv: i915 private structure
1854 * @plane: plane to disable
1855 * @pipe: pipe consuming the data
1856 *
1857 * Disable @plane; should be an independent operation.
1858 */
1859static void intel_disable_plane(struct drm_i915_private *dev_priv,
1860 enum plane plane, enum pipe pipe)
1861{
1862 int reg;
1863 u32 val;
1864
1865 reg = DSPCNTR(plane);
1866 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001867 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1868 return;
1869
1870 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001871 intel_flush_display_plane(dev_priv, plane);
1872 intel_wait_for_vblank(dev_priv->dev, pipe);
1873}
1874
Chris Wilson693db182013-03-05 14:52:39 +00001875static bool need_vtd_wa(struct drm_device *dev)
1876{
1877#ifdef CONFIG_INTEL_IOMMU
1878 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1879 return true;
1880#endif
1881 return false;
1882}
1883
Chris Wilson127bd2a2010-07-23 23:32:05 +01001884int
Chris Wilson48b956c2010-09-14 12:50:34 +01001885intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001886 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001887 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001888{
Chris Wilsonce453d82011-02-21 14:43:56 +00001889 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001890 u32 alignment;
1891 int ret;
1892
Chris Wilson05394f32010-11-08 19:18:58 +00001893 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001894 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001895 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1896 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001897 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001898 alignment = 4 * 1024;
1899 else
1900 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001901 break;
1902 case I915_TILING_X:
1903 /* pin() will align the object as required by fence */
1904 alignment = 0;
1905 break;
1906 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001907 /* Despite that we check this in framebuffer_init userspace can
1908 * screw us over and change the tiling after the fact. Only
1909 * pinned buffers can't change their tiling. */
1910 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001911 return -EINVAL;
1912 default:
1913 BUG();
1914 }
1915
Chris Wilson693db182013-03-05 14:52:39 +00001916 /* Note that the w/a also requires 64 PTE of padding following the
1917 * bo. We currently fill all unused PTE with the shadow page and so
1918 * we should always have valid PTE following the scanout preventing
1919 * the VT-d warning.
1920 */
1921 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1922 alignment = 256 * 1024;
1923
Chris Wilsonce453d82011-02-21 14:43:56 +00001924 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001925 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001926 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001927 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001928
1929 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1930 * fence, whereas 965+ only requires a fence if using
1931 * framebuffer compression. For simplicity, we always install
1932 * a fence as the cost is not that onerous.
1933 */
Chris Wilson06d98132012-04-17 15:31:24 +01001934 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001935 if (ret)
1936 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001937
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001938 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001939
Chris Wilsonce453d82011-02-21 14:43:56 +00001940 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001941 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001942
1943err_unpin:
1944 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001945err_interruptible:
1946 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001947 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001948}
1949
Chris Wilson1690e1e2011-12-14 13:57:08 +01001950void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1951{
1952 i915_gem_object_unpin_fence(obj);
1953 i915_gem_object_unpin(obj);
1954}
1955
Daniel Vetterc2c75132012-07-05 12:17:30 +02001956/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1957 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001958unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1959 unsigned int tiling_mode,
1960 unsigned int cpp,
1961 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001962{
Chris Wilsonbc752862013-02-21 20:04:31 +00001963 if (tiling_mode != I915_TILING_NONE) {
1964 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001965
Chris Wilsonbc752862013-02-21 20:04:31 +00001966 tile_rows = *y / 8;
1967 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001968
Chris Wilsonbc752862013-02-21 20:04:31 +00001969 tiles = *x / (512/cpp);
1970 *x %= 512/cpp;
1971
1972 return tile_rows * pitch * 8 + tiles * 4096;
1973 } else {
1974 unsigned int offset;
1975
1976 offset = *y * pitch + *x * cpp;
1977 *y = 0;
1978 *x = (offset & 4095) / cpp;
1979 return offset & -4096;
1980 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001981}
1982
Jesse Barnes17638cd2011-06-24 12:19:23 -07001983static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1984 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001985{
1986 struct drm_device *dev = crtc->dev;
1987 struct drm_i915_private *dev_priv = dev->dev_private;
1988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1989 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001990 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001991 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001992 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001993 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001994 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001995
1996 switch (plane) {
1997 case 0:
1998 case 1:
1999 break;
2000 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002001 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002002 return -EINVAL;
2003 }
2004
2005 intel_fb = to_intel_framebuffer(fb);
2006 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002007
Chris Wilson5eddb702010-09-11 13:48:45 +01002008 reg = DSPCNTR(plane);
2009 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002010 /* Mask out pixel format bits in case we change it */
2011 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002012 switch (fb->pixel_format) {
2013 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002014 dspcntr |= DISPPLANE_8BPP;
2015 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002016 case DRM_FORMAT_XRGB1555:
2017 case DRM_FORMAT_ARGB1555:
2018 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002019 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002020 case DRM_FORMAT_RGB565:
2021 dspcntr |= DISPPLANE_BGRX565;
2022 break;
2023 case DRM_FORMAT_XRGB8888:
2024 case DRM_FORMAT_ARGB8888:
2025 dspcntr |= DISPPLANE_BGRX888;
2026 break;
2027 case DRM_FORMAT_XBGR8888:
2028 case DRM_FORMAT_ABGR8888:
2029 dspcntr |= DISPPLANE_RGBX888;
2030 break;
2031 case DRM_FORMAT_XRGB2101010:
2032 case DRM_FORMAT_ARGB2101010:
2033 dspcntr |= DISPPLANE_BGRX101010;
2034 break;
2035 case DRM_FORMAT_XBGR2101010:
2036 case DRM_FORMAT_ABGR2101010:
2037 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002038 break;
2039 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002040 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002041 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002042
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002043 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002044 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002045 dspcntr |= DISPPLANE_TILED;
2046 else
2047 dspcntr &= ~DISPPLANE_TILED;
2048 }
2049
Chris Wilson5eddb702010-09-11 13:48:45 +01002050 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002051
Daniel Vettere506a0c2012-07-05 12:17:29 +02002052 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002053
Daniel Vetterc2c75132012-07-05 12:17:30 +02002054 if (INTEL_INFO(dev)->gen >= 4) {
2055 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002056 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2057 fb->bits_per_pixel / 8,
2058 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002059 linear_offset -= intel_crtc->dspaddr_offset;
2060 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002061 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002062 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002063
2064 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2065 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002066 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002067 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002068 I915_MODIFY_DISPBASE(DSPSURF(plane),
2069 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002070 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002071 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002072 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002073 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002074 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002075
Jesse Barnes17638cd2011-06-24 12:19:23 -07002076 return 0;
2077}
2078
2079static int ironlake_update_plane(struct drm_crtc *crtc,
2080 struct drm_framebuffer *fb, int x, int y)
2081{
2082 struct drm_device *dev = crtc->dev;
2083 struct drm_i915_private *dev_priv = dev->dev_private;
2084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2085 struct intel_framebuffer *intel_fb;
2086 struct drm_i915_gem_object *obj;
2087 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002088 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002089 u32 dspcntr;
2090 u32 reg;
2091
2092 switch (plane) {
2093 case 0:
2094 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002095 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002096 break;
2097 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002098 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002099 return -EINVAL;
2100 }
2101
2102 intel_fb = to_intel_framebuffer(fb);
2103 obj = intel_fb->obj;
2104
2105 reg = DSPCNTR(plane);
2106 dspcntr = I915_READ(reg);
2107 /* Mask out pixel format bits in case we change it */
2108 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002109 switch (fb->pixel_format) {
2110 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002111 dspcntr |= DISPPLANE_8BPP;
2112 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002113 case DRM_FORMAT_RGB565:
2114 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002115 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002116 case DRM_FORMAT_XRGB8888:
2117 case DRM_FORMAT_ARGB8888:
2118 dspcntr |= DISPPLANE_BGRX888;
2119 break;
2120 case DRM_FORMAT_XBGR8888:
2121 case DRM_FORMAT_ABGR8888:
2122 dspcntr |= DISPPLANE_RGBX888;
2123 break;
2124 case DRM_FORMAT_XRGB2101010:
2125 case DRM_FORMAT_ARGB2101010:
2126 dspcntr |= DISPPLANE_BGRX101010;
2127 break;
2128 case DRM_FORMAT_XBGR2101010:
2129 case DRM_FORMAT_ABGR2101010:
2130 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002131 break;
2132 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002133 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002134 }
2135
2136 if (obj->tiling_mode != I915_TILING_NONE)
2137 dspcntr |= DISPPLANE_TILED;
2138 else
2139 dspcntr &= ~DISPPLANE_TILED;
2140
2141 /* must disable */
2142 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2143
2144 I915_WRITE(reg, dspcntr);
2145
Daniel Vettere506a0c2012-07-05 12:17:29 +02002146 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002147 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002148 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2149 fb->bits_per_pixel / 8,
2150 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002151 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002152
Daniel Vettere506a0c2012-07-05 12:17:29 +02002153 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2154 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002155 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002156 I915_MODIFY_DISPBASE(DSPSURF(plane),
2157 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002158 if (IS_HASWELL(dev)) {
2159 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2160 } else {
2161 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2162 I915_WRITE(DSPLINOFF(plane), linear_offset);
2163 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002164 POSTING_READ(reg);
2165
2166 return 0;
2167}
2168
2169/* Assume fb object is pinned & idle & fenced and just update base pointers */
2170static int
2171intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2172 int x, int y, enum mode_set_atomic state)
2173{
2174 struct drm_device *dev = crtc->dev;
2175 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002176
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002177 if (dev_priv->display.disable_fbc)
2178 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002179 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002180
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002181 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002182}
2183
Ville Syrjälä96a02912013-02-18 19:08:49 +02002184void intel_display_handle_reset(struct drm_device *dev)
2185{
2186 struct drm_i915_private *dev_priv = dev->dev_private;
2187 struct drm_crtc *crtc;
2188
2189 /*
2190 * Flips in the rings have been nuked by the reset,
2191 * so complete all pending flips so that user space
2192 * will get its events and not get stuck.
2193 *
2194 * Also update the base address of all primary
2195 * planes to the the last fb to make sure we're
2196 * showing the correct fb after a reset.
2197 *
2198 * Need to make two loops over the crtcs so that we
2199 * don't try to grab a crtc mutex before the
2200 * pending_flip_queue really got woken up.
2201 */
2202
2203 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2205 enum plane plane = intel_crtc->plane;
2206
2207 intel_prepare_page_flip(dev, plane);
2208 intel_finish_page_flip_plane(dev, plane);
2209 }
2210
2211 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2213
2214 mutex_lock(&crtc->mutex);
2215 if (intel_crtc->active)
2216 dev_priv->display.update_plane(crtc, crtc->fb,
2217 crtc->x, crtc->y);
2218 mutex_unlock(&crtc->mutex);
2219 }
2220}
2221
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002222static int
Chris Wilson14667a42012-04-03 17:58:35 +01002223intel_finish_fb(struct drm_framebuffer *old_fb)
2224{
2225 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2226 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2227 bool was_interruptible = dev_priv->mm.interruptible;
2228 int ret;
2229
Chris Wilson14667a42012-04-03 17:58:35 +01002230 /* Big Hammer, we also need to ensure that any pending
2231 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2232 * current scanout is retired before unpinning the old
2233 * framebuffer.
2234 *
2235 * This should only fail upon a hung GPU, in which case we
2236 * can safely continue.
2237 */
2238 dev_priv->mm.interruptible = false;
2239 ret = i915_gem_object_finish_gpu(obj);
2240 dev_priv->mm.interruptible = was_interruptible;
2241
2242 return ret;
2243}
2244
Ville Syrjälä198598d2012-10-31 17:50:24 +02002245static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2246{
2247 struct drm_device *dev = crtc->dev;
2248 struct drm_i915_master_private *master_priv;
2249 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2250
2251 if (!dev->primary->master)
2252 return;
2253
2254 master_priv = dev->primary->master->driver_priv;
2255 if (!master_priv->sarea_priv)
2256 return;
2257
2258 switch (intel_crtc->pipe) {
2259 case 0:
2260 master_priv->sarea_priv->pipeA_x = x;
2261 master_priv->sarea_priv->pipeA_y = y;
2262 break;
2263 case 1:
2264 master_priv->sarea_priv->pipeB_x = x;
2265 master_priv->sarea_priv->pipeB_y = y;
2266 break;
2267 default:
2268 break;
2269 }
2270}
2271
Chris Wilson14667a42012-04-03 17:58:35 +01002272static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002273intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002274 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002275{
2276 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002277 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002278 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002279 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002280 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002281
2282 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002283 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002284 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002285 return 0;
2286 }
2287
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002288 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002289 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2290 plane_name(intel_crtc->plane),
2291 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002292 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002293 }
2294
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002295 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002296 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002297 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002298 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002299 if (ret != 0) {
2300 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002301 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002302 return ret;
2303 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002304
Daniel Vetter94352cf2012-07-05 22:51:56 +02002305 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002306 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002307 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002308 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002309 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002310 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002311 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002312
Daniel Vetter94352cf2012-07-05 22:51:56 +02002313 old_fb = crtc->fb;
2314 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002315 crtc->x = x;
2316 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002317
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002318 if (old_fb) {
2319 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002320 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002321 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002322
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002323 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002324 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002325
Ville Syrjälä198598d2012-10-31 17:50:24 +02002326 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002327
2328 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002329}
2330
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002331static void intel_fdi_normal_train(struct drm_crtc *crtc)
2332{
2333 struct drm_device *dev = crtc->dev;
2334 struct drm_i915_private *dev_priv = dev->dev_private;
2335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2336 int pipe = intel_crtc->pipe;
2337 u32 reg, temp;
2338
2339 /* enable normal train */
2340 reg = FDI_TX_CTL(pipe);
2341 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002342 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002343 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2344 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002345 } else {
2346 temp &= ~FDI_LINK_TRAIN_NONE;
2347 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002348 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002349 I915_WRITE(reg, temp);
2350
2351 reg = FDI_RX_CTL(pipe);
2352 temp = I915_READ(reg);
2353 if (HAS_PCH_CPT(dev)) {
2354 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2355 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2356 } else {
2357 temp &= ~FDI_LINK_TRAIN_NONE;
2358 temp |= FDI_LINK_TRAIN_NONE;
2359 }
2360 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2361
2362 /* wait one idle pattern time */
2363 POSTING_READ(reg);
2364 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002365
2366 /* IVB wants error correction enabled */
2367 if (IS_IVYBRIDGE(dev))
2368 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2369 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002370}
2371
Daniel Vetter1e833f42013-02-19 22:31:57 +01002372static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2373{
2374 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2375}
2376
Daniel Vetter01a415f2012-10-27 15:58:40 +02002377static void ivb_modeset_global_resources(struct drm_device *dev)
2378{
2379 struct drm_i915_private *dev_priv = dev->dev_private;
2380 struct intel_crtc *pipe_B_crtc =
2381 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2382 struct intel_crtc *pipe_C_crtc =
2383 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2384 uint32_t temp;
2385
Daniel Vetter1e833f42013-02-19 22:31:57 +01002386 /*
2387 * When everything is off disable fdi C so that we could enable fdi B
2388 * with all lanes. Note that we don't care about enabled pipes without
2389 * an enabled pch encoder.
2390 */
2391 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2392 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002393 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2394 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2395
2396 temp = I915_READ(SOUTH_CHICKEN1);
2397 temp &= ~FDI_BC_BIFURCATION_SELECT;
2398 DRM_DEBUG_KMS("disabling fdi C rx\n");
2399 I915_WRITE(SOUTH_CHICKEN1, temp);
2400 }
2401}
2402
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002403/* The FDI link training functions for ILK/Ibexpeak. */
2404static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2405{
2406 struct drm_device *dev = crtc->dev;
2407 struct drm_i915_private *dev_priv = dev->dev_private;
2408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2409 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002410 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002411 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002412
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002413 /* FDI needs bits from pipe & plane first */
2414 assert_pipe_enabled(dev_priv, pipe);
2415 assert_plane_enabled(dev_priv, plane);
2416
Adam Jacksone1a44742010-06-25 15:32:14 -04002417 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2418 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002419 reg = FDI_RX_IMR(pipe);
2420 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002421 temp &= ~FDI_RX_SYMBOL_LOCK;
2422 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002423 I915_WRITE(reg, temp);
2424 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002425 udelay(150);
2426
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002427 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002428 reg = FDI_TX_CTL(pipe);
2429 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002430 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2431 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002432 temp &= ~FDI_LINK_TRAIN_NONE;
2433 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002434 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002435
Chris Wilson5eddb702010-09-11 13:48:45 +01002436 reg = FDI_RX_CTL(pipe);
2437 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002438 temp &= ~FDI_LINK_TRAIN_NONE;
2439 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002440 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2441
2442 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002443 udelay(150);
2444
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002445 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002446 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2447 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2448 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002449
Chris Wilson5eddb702010-09-11 13:48:45 +01002450 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002451 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002452 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002453 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2454
2455 if ((temp & FDI_RX_BIT_LOCK)) {
2456 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002457 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002458 break;
2459 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002460 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002461 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002462 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002463
2464 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002465 reg = FDI_TX_CTL(pipe);
2466 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002467 temp &= ~FDI_LINK_TRAIN_NONE;
2468 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002469 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002470
Chris Wilson5eddb702010-09-11 13:48:45 +01002471 reg = FDI_RX_CTL(pipe);
2472 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002473 temp &= ~FDI_LINK_TRAIN_NONE;
2474 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002475 I915_WRITE(reg, temp);
2476
2477 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002478 udelay(150);
2479
Chris Wilson5eddb702010-09-11 13:48:45 +01002480 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002481 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002482 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002483 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2484
2485 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002486 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002487 DRM_DEBUG_KMS("FDI train 2 done.\n");
2488 break;
2489 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002490 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002491 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002492 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002493
2494 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002495
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002496}
2497
Akshay Joshi0206e352011-08-16 15:34:10 -04002498static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002499 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2500 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2501 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2502 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2503};
2504
2505/* The FDI link training functions for SNB/Cougarpoint. */
2506static void gen6_fdi_link_train(struct drm_crtc *crtc)
2507{
2508 struct drm_device *dev = crtc->dev;
2509 struct drm_i915_private *dev_priv = dev->dev_private;
2510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2511 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002512 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002513
Adam Jacksone1a44742010-06-25 15:32:14 -04002514 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2515 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002516 reg = FDI_RX_IMR(pipe);
2517 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002518 temp &= ~FDI_RX_SYMBOL_LOCK;
2519 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002520 I915_WRITE(reg, temp);
2521
2522 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002523 udelay(150);
2524
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002525 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002526 reg = FDI_TX_CTL(pipe);
2527 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002528 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2529 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002530 temp &= ~FDI_LINK_TRAIN_NONE;
2531 temp |= FDI_LINK_TRAIN_PATTERN_1;
2532 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2533 /* SNB-B */
2534 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002535 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002536
Daniel Vetterd74cf322012-10-26 10:58:13 +02002537 I915_WRITE(FDI_RX_MISC(pipe),
2538 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2539
Chris Wilson5eddb702010-09-11 13:48:45 +01002540 reg = FDI_RX_CTL(pipe);
2541 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002542 if (HAS_PCH_CPT(dev)) {
2543 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2544 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2545 } else {
2546 temp &= ~FDI_LINK_TRAIN_NONE;
2547 temp |= FDI_LINK_TRAIN_PATTERN_1;
2548 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002549 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2550
2551 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002552 udelay(150);
2553
Akshay Joshi0206e352011-08-16 15:34:10 -04002554 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002555 reg = FDI_TX_CTL(pipe);
2556 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002557 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2558 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002559 I915_WRITE(reg, temp);
2560
2561 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002562 udelay(500);
2563
Sean Paulfa37d392012-03-02 12:53:39 -05002564 for (retry = 0; retry < 5; retry++) {
2565 reg = FDI_RX_IIR(pipe);
2566 temp = I915_READ(reg);
2567 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2568 if (temp & FDI_RX_BIT_LOCK) {
2569 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2570 DRM_DEBUG_KMS("FDI train 1 done.\n");
2571 break;
2572 }
2573 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002574 }
Sean Paulfa37d392012-03-02 12:53:39 -05002575 if (retry < 5)
2576 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002577 }
2578 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002579 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002580
2581 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002582 reg = FDI_TX_CTL(pipe);
2583 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002584 temp &= ~FDI_LINK_TRAIN_NONE;
2585 temp |= FDI_LINK_TRAIN_PATTERN_2;
2586 if (IS_GEN6(dev)) {
2587 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2588 /* SNB-B */
2589 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2590 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002591 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002592
Chris Wilson5eddb702010-09-11 13:48:45 +01002593 reg = FDI_RX_CTL(pipe);
2594 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002595 if (HAS_PCH_CPT(dev)) {
2596 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2597 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2598 } else {
2599 temp &= ~FDI_LINK_TRAIN_NONE;
2600 temp |= FDI_LINK_TRAIN_PATTERN_2;
2601 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002602 I915_WRITE(reg, temp);
2603
2604 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002605 udelay(150);
2606
Akshay Joshi0206e352011-08-16 15:34:10 -04002607 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002608 reg = FDI_TX_CTL(pipe);
2609 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002610 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2611 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002612 I915_WRITE(reg, temp);
2613
2614 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002615 udelay(500);
2616
Sean Paulfa37d392012-03-02 12:53:39 -05002617 for (retry = 0; retry < 5; retry++) {
2618 reg = FDI_RX_IIR(pipe);
2619 temp = I915_READ(reg);
2620 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2621 if (temp & FDI_RX_SYMBOL_LOCK) {
2622 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2623 DRM_DEBUG_KMS("FDI train 2 done.\n");
2624 break;
2625 }
2626 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002627 }
Sean Paulfa37d392012-03-02 12:53:39 -05002628 if (retry < 5)
2629 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002630 }
2631 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002632 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002633
2634 DRM_DEBUG_KMS("FDI train done.\n");
2635}
2636
Jesse Barnes357555c2011-04-28 15:09:55 -07002637/* Manual link training for Ivy Bridge A0 parts */
2638static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2639{
2640 struct drm_device *dev = crtc->dev;
2641 struct drm_i915_private *dev_priv = dev->dev_private;
2642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2643 int pipe = intel_crtc->pipe;
2644 u32 reg, temp, i;
2645
2646 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2647 for train result */
2648 reg = FDI_RX_IMR(pipe);
2649 temp = I915_READ(reg);
2650 temp &= ~FDI_RX_SYMBOL_LOCK;
2651 temp &= ~FDI_RX_BIT_LOCK;
2652 I915_WRITE(reg, temp);
2653
2654 POSTING_READ(reg);
2655 udelay(150);
2656
Daniel Vetter01a415f2012-10-27 15:58:40 +02002657 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2658 I915_READ(FDI_RX_IIR(pipe)));
2659
Jesse Barnes357555c2011-04-28 15:09:55 -07002660 /* enable CPU FDI TX and PCH FDI RX */
2661 reg = FDI_TX_CTL(pipe);
2662 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002663 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2664 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Jesse Barnes357555c2011-04-28 15:09:55 -07002665 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2666 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2667 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2668 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002669 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002670 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2671
Daniel Vetterd74cf322012-10-26 10:58:13 +02002672 I915_WRITE(FDI_RX_MISC(pipe),
2673 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2674
Jesse Barnes357555c2011-04-28 15:09:55 -07002675 reg = FDI_RX_CTL(pipe);
2676 temp = I915_READ(reg);
2677 temp &= ~FDI_LINK_TRAIN_AUTO;
2678 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2679 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002680 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002681 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2682
2683 POSTING_READ(reg);
2684 udelay(150);
2685
Akshay Joshi0206e352011-08-16 15:34:10 -04002686 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002687 reg = FDI_TX_CTL(pipe);
2688 temp = I915_READ(reg);
2689 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2690 temp |= snb_b_fdi_train_param[i];
2691 I915_WRITE(reg, temp);
2692
2693 POSTING_READ(reg);
2694 udelay(500);
2695
2696 reg = FDI_RX_IIR(pipe);
2697 temp = I915_READ(reg);
2698 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2699
2700 if (temp & FDI_RX_BIT_LOCK ||
2701 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2702 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002703 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002704 break;
2705 }
2706 }
2707 if (i == 4)
2708 DRM_ERROR("FDI train 1 fail!\n");
2709
2710 /* Train 2 */
2711 reg = FDI_TX_CTL(pipe);
2712 temp = I915_READ(reg);
2713 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2714 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2715 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2716 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2717 I915_WRITE(reg, temp);
2718
2719 reg = FDI_RX_CTL(pipe);
2720 temp = I915_READ(reg);
2721 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2722 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2723 I915_WRITE(reg, temp);
2724
2725 POSTING_READ(reg);
2726 udelay(150);
2727
Akshay Joshi0206e352011-08-16 15:34:10 -04002728 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002729 reg = FDI_TX_CTL(pipe);
2730 temp = I915_READ(reg);
2731 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2732 temp |= snb_b_fdi_train_param[i];
2733 I915_WRITE(reg, temp);
2734
2735 POSTING_READ(reg);
2736 udelay(500);
2737
2738 reg = FDI_RX_IIR(pipe);
2739 temp = I915_READ(reg);
2740 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2741
2742 if (temp & FDI_RX_SYMBOL_LOCK) {
2743 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002744 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002745 break;
2746 }
2747 }
2748 if (i == 4)
2749 DRM_ERROR("FDI train 2 fail!\n");
2750
2751 DRM_DEBUG_KMS("FDI train done.\n");
2752}
2753
Daniel Vetter88cefb62012-08-12 19:27:14 +02002754static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002755{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002756 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002757 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002758 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002759 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002760
Jesse Barnesc64e3112010-09-10 11:27:03 -07002761
Jesse Barnes0e23b992010-09-10 11:10:00 -07002762 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002763 reg = FDI_RX_CTL(pipe);
2764 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002765 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2766 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002767 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002768 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2769
2770 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002771 udelay(200);
2772
2773 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002774 temp = I915_READ(reg);
2775 I915_WRITE(reg, temp | FDI_PCDCLK);
2776
2777 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002778 udelay(200);
2779
Paulo Zanoni20749732012-11-23 15:30:38 -02002780 /* Enable CPU FDI TX PLL, always on for Ironlake */
2781 reg = FDI_TX_CTL(pipe);
2782 temp = I915_READ(reg);
2783 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2784 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002785
Paulo Zanoni20749732012-11-23 15:30:38 -02002786 POSTING_READ(reg);
2787 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002788 }
2789}
2790
Daniel Vetter88cefb62012-08-12 19:27:14 +02002791static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2792{
2793 struct drm_device *dev = intel_crtc->base.dev;
2794 struct drm_i915_private *dev_priv = dev->dev_private;
2795 int pipe = intel_crtc->pipe;
2796 u32 reg, temp;
2797
2798 /* Switch from PCDclk to Rawclk */
2799 reg = FDI_RX_CTL(pipe);
2800 temp = I915_READ(reg);
2801 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2802
2803 /* Disable CPU FDI TX PLL */
2804 reg = FDI_TX_CTL(pipe);
2805 temp = I915_READ(reg);
2806 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2807
2808 POSTING_READ(reg);
2809 udelay(100);
2810
2811 reg = FDI_RX_CTL(pipe);
2812 temp = I915_READ(reg);
2813 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2814
2815 /* Wait for the clocks to turn off. */
2816 POSTING_READ(reg);
2817 udelay(100);
2818}
2819
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002820static void ironlake_fdi_disable(struct drm_crtc *crtc)
2821{
2822 struct drm_device *dev = crtc->dev;
2823 struct drm_i915_private *dev_priv = dev->dev_private;
2824 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2825 int pipe = intel_crtc->pipe;
2826 u32 reg, temp;
2827
2828 /* disable CPU FDI tx and PCH FDI rx */
2829 reg = FDI_TX_CTL(pipe);
2830 temp = I915_READ(reg);
2831 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2832 POSTING_READ(reg);
2833
2834 reg = FDI_RX_CTL(pipe);
2835 temp = I915_READ(reg);
2836 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002837 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002838 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2839
2840 POSTING_READ(reg);
2841 udelay(100);
2842
2843 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002844 if (HAS_PCH_IBX(dev)) {
2845 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002846 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002847
2848 /* still set train pattern 1 */
2849 reg = FDI_TX_CTL(pipe);
2850 temp = I915_READ(reg);
2851 temp &= ~FDI_LINK_TRAIN_NONE;
2852 temp |= FDI_LINK_TRAIN_PATTERN_1;
2853 I915_WRITE(reg, temp);
2854
2855 reg = FDI_RX_CTL(pipe);
2856 temp = I915_READ(reg);
2857 if (HAS_PCH_CPT(dev)) {
2858 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2859 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2860 } else {
2861 temp &= ~FDI_LINK_TRAIN_NONE;
2862 temp |= FDI_LINK_TRAIN_PATTERN_1;
2863 }
2864 /* BPC in FDI rx is consistent with that in PIPECONF */
2865 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002866 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002867 I915_WRITE(reg, temp);
2868
2869 POSTING_READ(reg);
2870 udelay(100);
2871}
2872
Chris Wilson5bb61642012-09-27 21:25:58 +01002873static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2874{
2875 struct drm_device *dev = crtc->dev;
2876 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002877 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002878 unsigned long flags;
2879 bool pending;
2880
Ville Syrjälä10d83732013-01-29 18:13:34 +02002881 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2882 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002883 return false;
2884
2885 spin_lock_irqsave(&dev->event_lock, flags);
2886 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2887 spin_unlock_irqrestore(&dev->event_lock, flags);
2888
2889 return pending;
2890}
2891
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002892static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2893{
Chris Wilson0f911282012-04-17 10:05:38 +01002894 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002895 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002896
2897 if (crtc->fb == NULL)
2898 return;
2899
Daniel Vetter2c10d572012-12-20 21:24:07 +01002900 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2901
Chris Wilson5bb61642012-09-27 21:25:58 +01002902 wait_event(dev_priv->pending_flip_queue,
2903 !intel_crtc_has_pending_flip(crtc));
2904
Chris Wilson0f911282012-04-17 10:05:38 +01002905 mutex_lock(&dev->struct_mutex);
2906 intel_finish_fb(crtc->fb);
2907 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002908}
2909
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002910/* Program iCLKIP clock to the desired frequency */
2911static void lpt_program_iclkip(struct drm_crtc *crtc)
2912{
2913 struct drm_device *dev = crtc->dev;
2914 struct drm_i915_private *dev_priv = dev->dev_private;
2915 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2916 u32 temp;
2917
Daniel Vetter09153002012-12-12 14:06:44 +01002918 mutex_lock(&dev_priv->dpio_lock);
2919
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002920 /* It is necessary to ungate the pixclk gate prior to programming
2921 * the divisors, and gate it back when it is done.
2922 */
2923 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2924
2925 /* Disable SSCCTL */
2926 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002927 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2928 SBI_SSCCTL_DISABLE,
2929 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002930
2931 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2932 if (crtc->mode.clock == 20000) {
2933 auxdiv = 1;
2934 divsel = 0x41;
2935 phaseinc = 0x20;
2936 } else {
2937 /* The iCLK virtual clock root frequency is in MHz,
2938 * but the crtc->mode.clock in in KHz. To get the divisors,
2939 * it is necessary to divide one by another, so we
2940 * convert the virtual clock precision to KHz here for higher
2941 * precision.
2942 */
2943 u32 iclk_virtual_root_freq = 172800 * 1000;
2944 u32 iclk_pi_range = 64;
2945 u32 desired_divisor, msb_divisor_value, pi_value;
2946
2947 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2948 msb_divisor_value = desired_divisor / iclk_pi_range;
2949 pi_value = desired_divisor % iclk_pi_range;
2950
2951 auxdiv = 0;
2952 divsel = msb_divisor_value - 2;
2953 phaseinc = pi_value;
2954 }
2955
2956 /* This should not happen with any sane values */
2957 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2958 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2959 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2960 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2961
2962 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2963 crtc->mode.clock,
2964 auxdiv,
2965 divsel,
2966 phasedir,
2967 phaseinc);
2968
2969 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002970 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002971 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2972 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2973 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2974 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2975 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2976 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002977 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002978
2979 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002980 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002981 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2982 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002983 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002984
2985 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002986 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002987 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002988 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002989
2990 /* Wait for initialization time */
2991 udelay(24);
2992
2993 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002994
2995 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002996}
2997
Jesse Barnesf67a5592011-01-05 10:31:48 -08002998/*
2999 * Enable PCH resources required for PCH ports:
3000 * - PCH PLLs
3001 * - FDI training & RX/TX
3002 * - update transcoder timings
3003 * - DP transcoding bits
3004 * - transcoder
3005 */
3006static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003007{
3008 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003009 struct drm_i915_private *dev_priv = dev->dev_private;
3010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3011 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003012 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003013
Chris Wilsone7e164d2012-05-11 09:21:25 +01003014 assert_transcoder_disabled(dev_priv, pipe);
3015
Daniel Vettercd986ab2012-10-26 10:58:12 +02003016 /* Write the TU size bits before fdi link training, so that error
3017 * detection works. */
3018 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3019 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3020
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003021 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003022 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003023
Daniel Vetter572deb32012-10-27 18:46:14 +02003024 /* XXX: pch pll's can be enabled any time before we enable the PCH
3025 * transcoder, and we actually should do this to not upset any PCH
3026 * transcoder that already use the clock when we share it.
3027 *
3028 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
3029 * unconditionally resets the pll - we need that to have the right LVDS
3030 * enable sequence. */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02003031 ironlake_enable_pch_pll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01003032
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003033 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003034 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003035
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003036 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003037 switch (pipe) {
3038 default:
3039 case 0:
3040 temp |= TRANSA_DPLL_ENABLE;
3041 sel = TRANSA_DPLLB_SEL;
3042 break;
3043 case 1:
3044 temp |= TRANSB_DPLL_ENABLE;
3045 sel = TRANSB_DPLLB_SEL;
3046 break;
3047 case 2:
3048 temp |= TRANSC_DPLL_ENABLE;
3049 sel = TRANSC_DPLLB_SEL;
3050 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07003051 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003052 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
3053 temp |= sel;
3054 else
3055 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003056 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003057 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003058
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003059 /* set transcoder timing, panel must allow it */
3060 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003061 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3062 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3063 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3064
3065 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3066 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3067 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003068 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003069
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003070 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003071
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003072 /* For PCH DP, enable TRANS_DP_CTL */
3073 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003074 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3075 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003076 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003077 reg = TRANS_DP_CTL(pipe);
3078 temp = I915_READ(reg);
3079 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003080 TRANS_DP_SYNC_MASK |
3081 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003082 temp |= (TRANS_DP_OUTPUT_ENABLE |
3083 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003084 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003085
3086 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003087 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003088 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003089 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003090
3091 switch (intel_trans_dp_port_sel(crtc)) {
3092 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003093 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003094 break;
3095 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003096 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003097 break;
3098 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003099 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003100 break;
3101 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003102 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003103 }
3104
Chris Wilson5eddb702010-09-11 13:48:45 +01003105 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003106 }
3107
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003108 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003109}
3110
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003111static void lpt_pch_enable(struct drm_crtc *crtc)
3112{
3113 struct drm_device *dev = crtc->dev;
3114 struct drm_i915_private *dev_priv = dev->dev_private;
3115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003116 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003117
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003118 assert_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003119
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003120 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003121
Paulo Zanoni0540e482012-10-31 18:12:40 -02003122 /* Set transcoder timing. */
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003123 I915_WRITE(_TRANS_HTOTAL_A, I915_READ(HTOTAL(cpu_transcoder)));
3124 I915_WRITE(_TRANS_HBLANK_A, I915_READ(HBLANK(cpu_transcoder)));
3125 I915_WRITE(_TRANS_HSYNC_A, I915_READ(HSYNC(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003126
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003127 I915_WRITE(_TRANS_VTOTAL_A, I915_READ(VTOTAL(cpu_transcoder)));
3128 I915_WRITE(_TRANS_VBLANK_A, I915_READ(VBLANK(cpu_transcoder)));
3129 I915_WRITE(_TRANS_VSYNC_A, I915_READ(VSYNC(cpu_transcoder)));
3130 I915_WRITE(_TRANS_VSYNCSHIFT_A, I915_READ(VSYNCSHIFT(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003131
Paulo Zanoni937bb612012-10-31 18:12:47 -02003132 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003133}
3134
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003135static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3136{
3137 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3138
3139 if (pll == NULL)
3140 return;
3141
3142 if (pll->refcount == 0) {
3143 WARN(1, "bad PCH PLL refcount\n");
3144 return;
3145 }
3146
3147 --pll->refcount;
3148 intel_crtc->pch_pll = NULL;
3149}
3150
3151static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3152{
3153 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3154 struct intel_pch_pll *pll;
3155 int i;
3156
3157 pll = intel_crtc->pch_pll;
3158 if (pll) {
3159 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3160 intel_crtc->base.base.id, pll->pll_reg);
3161 goto prepare;
3162 }
3163
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003164 if (HAS_PCH_IBX(dev_priv->dev)) {
3165 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3166 i = intel_crtc->pipe;
3167 pll = &dev_priv->pch_plls[i];
3168
3169 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3170 intel_crtc->base.base.id, pll->pll_reg);
3171
3172 goto found;
3173 }
3174
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003175 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3176 pll = &dev_priv->pch_plls[i];
3177
3178 /* Only want to check enabled timings first */
3179 if (pll->refcount == 0)
3180 continue;
3181
3182 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3183 fp == I915_READ(pll->fp0_reg)) {
3184 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3185 intel_crtc->base.base.id,
3186 pll->pll_reg, pll->refcount, pll->active);
3187
3188 goto found;
3189 }
3190 }
3191
3192 /* Ok no matching timings, maybe there's a free one? */
3193 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3194 pll = &dev_priv->pch_plls[i];
3195 if (pll->refcount == 0) {
3196 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3197 intel_crtc->base.base.id, pll->pll_reg);
3198 goto found;
3199 }
3200 }
3201
3202 return NULL;
3203
3204found:
3205 intel_crtc->pch_pll = pll;
3206 pll->refcount++;
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003207 DRM_DEBUG_DRIVER("using pll %d for pipe %c\n", i, pipe_name(intel_crtc->pipe));
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003208prepare: /* separate function? */
3209 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003210
Chris Wilsone04c7352012-05-02 20:43:56 +01003211 /* Wait for the clocks to stabilize before rewriting the regs */
3212 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003213 POSTING_READ(pll->pll_reg);
3214 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003215
3216 I915_WRITE(pll->fp0_reg, fp);
3217 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003218 pll->on = false;
3219 return pll;
3220}
3221
Jesse Barnesd4270e52011-10-11 10:43:02 -07003222void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3223{
3224 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003225 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003226 u32 temp;
3227
3228 temp = I915_READ(dslreg);
3229 udelay(500);
3230 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003231 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003232 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003233 }
3234}
3235
Jesse Barnesb074cec2013-04-25 12:55:02 -07003236static void ironlake_pfit_enable(struct intel_crtc *crtc)
3237{
3238 struct drm_device *dev = crtc->base.dev;
3239 struct drm_i915_private *dev_priv = dev->dev_private;
3240 int pipe = crtc->pipe;
3241
3242 if (crtc->config.pch_pfit.size &&
3243 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP)) {
3244 /* Force use of hard-coded filter coefficients
3245 * as some pre-programmed values are broken,
3246 * e.g. x201.
3247 */
3248 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3249 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3250 PF_PIPE_SEL_IVB(pipe));
3251 else
3252 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3253 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3254 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
3255 }
3256}
3257
Jesse Barnesf67a5592011-01-05 10:31:48 -08003258static void ironlake_crtc_enable(struct drm_crtc *crtc)
3259{
3260 struct drm_device *dev = crtc->dev;
3261 struct drm_i915_private *dev_priv = dev->dev_private;
3262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003263 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003264 int pipe = intel_crtc->pipe;
3265 int plane = intel_crtc->plane;
3266 u32 temp;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003267
Daniel Vetter08a48462012-07-02 11:43:47 +02003268 WARN_ON(!crtc->enabled);
3269
Jesse Barnesf67a5592011-01-05 10:31:48 -08003270 if (intel_crtc->active)
3271 return;
3272
3273 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003274
3275 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3276 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3277
Jesse Barnesf67a5592011-01-05 10:31:48 -08003278 intel_update_watermarks(dev);
3279
3280 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3281 temp = I915_READ(PCH_LVDS);
3282 if ((temp & LVDS_PORT_EN) == 0)
3283 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3284 }
3285
Jesse Barnesf67a5592011-01-05 10:31:48 -08003286
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003287 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003288 /* Note: FDI PLL enabling _must_ be done before we enable the
3289 * cpu pipes, hence this is separate from all the other fdi/pch
3290 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003291 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003292 } else {
3293 assert_fdi_tx_disabled(dev_priv, pipe);
3294 assert_fdi_rx_disabled(dev_priv, pipe);
3295 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003296
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003297 for_each_encoder_on_crtc(dev, crtc, encoder)
3298 if (encoder->pre_enable)
3299 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003300
3301 /* Enable panel fitting for LVDS */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003302 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003303
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003304 /*
3305 * On ILK+ LUT must be loaded before the pipe is running but with
3306 * clocks enabled
3307 */
3308 intel_crtc_load_lut(crtc);
3309
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003310 intel_enable_pipe(dev_priv, pipe,
3311 intel_crtc->config.has_pch_encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003312 intel_enable_plane(dev_priv, plane, pipe);
3313
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003314 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003315 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003316
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003317 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003318 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003319 mutex_unlock(&dev->struct_mutex);
3320
Chris Wilson6b383a72010-09-13 13:54:26 +01003321 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003322
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003323 for_each_encoder_on_crtc(dev, crtc, encoder)
3324 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003325
3326 if (HAS_PCH_CPT(dev))
3327 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003328
3329 /*
3330 * There seems to be a race in PCH platform hw (at least on some
3331 * outputs) where an enabled pipe still completes any pageflip right
3332 * away (as if the pipe is off) instead of waiting for vblank. As soon
3333 * as the first vblank happend, everything works as expected. Hence just
3334 * wait for one vblank before returning to avoid strange things
3335 * happening.
3336 */
3337 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003338}
3339
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003340static void haswell_crtc_enable(struct drm_crtc *crtc)
3341{
3342 struct drm_device *dev = crtc->dev;
3343 struct drm_i915_private *dev_priv = dev->dev_private;
3344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3345 struct intel_encoder *encoder;
3346 int pipe = intel_crtc->pipe;
3347 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003348
3349 WARN_ON(!crtc->enabled);
3350
3351 if (intel_crtc->active)
3352 return;
3353
3354 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003355
3356 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3357 if (intel_crtc->config.has_pch_encoder)
3358 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3359
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003360 intel_update_watermarks(dev);
3361
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003362 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003363 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003364
3365 for_each_encoder_on_crtc(dev, crtc, encoder)
3366 if (encoder->pre_enable)
3367 encoder->pre_enable(encoder);
3368
Paulo Zanoni1f544382012-10-24 11:32:00 -02003369 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003370
Paulo Zanoni1f544382012-10-24 11:32:00 -02003371 /* Enable panel fitting for eDP */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003372 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003373
3374 /*
3375 * On ILK+ LUT must be loaded before the pipe is running but with
3376 * clocks enabled
3377 */
3378 intel_crtc_load_lut(crtc);
3379
Paulo Zanoni1f544382012-10-24 11:32:00 -02003380 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003381 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003382
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003383 intel_enable_pipe(dev_priv, pipe,
3384 intel_crtc->config.has_pch_encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003385 intel_enable_plane(dev_priv, plane, pipe);
3386
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003387 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003388 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003389
3390 mutex_lock(&dev->struct_mutex);
3391 intel_update_fbc(dev);
3392 mutex_unlock(&dev->struct_mutex);
3393
3394 intel_crtc_update_cursor(crtc, true);
3395
3396 for_each_encoder_on_crtc(dev, crtc, encoder)
3397 encoder->enable(encoder);
3398
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003399 /*
3400 * There seems to be a race in PCH platform hw (at least on some
3401 * outputs) where an enabled pipe still completes any pageflip right
3402 * away (as if the pipe is off) instead of waiting for vblank. As soon
3403 * as the first vblank happend, everything works as expected. Hence just
3404 * wait for one vblank before returning to avoid strange things
3405 * happening.
3406 */
3407 intel_wait_for_vblank(dev, intel_crtc->pipe);
3408}
3409
Jesse Barnes6be4a602010-09-10 10:26:01 -07003410static void ironlake_crtc_disable(struct drm_crtc *crtc)
3411{
3412 struct drm_device *dev = crtc->dev;
3413 struct drm_i915_private *dev_priv = dev->dev_private;
3414 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003415 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003416 int pipe = intel_crtc->pipe;
3417 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003418 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003419
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003420
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003421 if (!intel_crtc->active)
3422 return;
3423
Daniel Vetterea9d7582012-07-10 10:42:52 +02003424 for_each_encoder_on_crtc(dev, crtc, encoder)
3425 encoder->disable(encoder);
3426
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003427 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003428 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003429 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003430
Jesse Barnesb24e7172011-01-04 15:09:30 -08003431 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003432
Chris Wilson973d04f2011-07-08 12:22:37 +01003433 if (dev_priv->cfb_plane == plane)
3434 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003435
Paulo Zanoni86642812013-04-12 17:57:57 -03003436 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003437 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003438
Jesse Barnes6be4a602010-09-10 10:26:01 -07003439 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003440 I915_WRITE(PF_CTL(pipe), 0);
3441 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003442
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003443 for_each_encoder_on_crtc(dev, crtc, encoder)
3444 if (encoder->post_disable)
3445 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003446
Chris Wilson5eddb702010-09-11 13:48:45 +01003447 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003448
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003449 ironlake_disable_pch_transcoder(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03003450 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003451
3452 if (HAS_PCH_CPT(dev)) {
3453 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003454 reg = TRANS_DP_CTL(pipe);
3455 temp = I915_READ(reg);
3456 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003457 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003458 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003459
3460 /* disable DPLL_SEL */
3461 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003462 switch (pipe) {
3463 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003464 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003465 break;
3466 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003467 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003468 break;
3469 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003470 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003471 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003472 break;
3473 default:
3474 BUG(); /* wtf */
3475 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003476 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003477 }
3478
3479 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003480 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003481
Daniel Vetter88cefb62012-08-12 19:27:14 +02003482 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003483
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003484 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003485 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003486
3487 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003488 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003489 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003490}
3491
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003492static void haswell_crtc_disable(struct drm_crtc *crtc)
3493{
3494 struct drm_device *dev = crtc->dev;
3495 struct drm_i915_private *dev_priv = dev->dev_private;
3496 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3497 struct intel_encoder *encoder;
3498 int pipe = intel_crtc->pipe;
3499 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003500 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003501
3502 if (!intel_crtc->active)
3503 return;
3504
3505 for_each_encoder_on_crtc(dev, crtc, encoder)
3506 encoder->disable(encoder);
3507
3508 intel_crtc_wait_for_pending_flips(crtc);
3509 drm_vblank_off(dev, pipe);
3510 intel_crtc_update_cursor(crtc, false);
3511
3512 intel_disable_plane(dev_priv, plane, pipe);
3513
3514 if (dev_priv->cfb_plane == plane)
3515 intel_disable_fbc(dev);
3516
Paulo Zanoni86642812013-04-12 17:57:57 -03003517 if (intel_crtc->config.has_pch_encoder)
3518 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003519 intel_disable_pipe(dev_priv, pipe);
3520
Paulo Zanoniad80a812012-10-24 16:06:19 -02003521 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003522
Paulo Zanonif7708f72013-03-22 14:16:38 -03003523 /* XXX: Once we have proper panel fitter state tracking implemented with
3524 * hardware state read/check support we should switch to only disable
3525 * the panel fitter when we know it's used. */
3526 if (intel_using_power_well(dev)) {
3527 I915_WRITE(PF_CTL(pipe), 0);
3528 I915_WRITE(PF_WIN_SZ(pipe), 0);
3529 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003530
Paulo Zanoni1f544382012-10-24 11:32:00 -02003531 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003532
3533 for_each_encoder_on_crtc(dev, crtc, encoder)
3534 if (encoder->post_disable)
3535 encoder->post_disable(encoder);
3536
Daniel Vetter88adfff2013-03-28 10:42:01 +01003537 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003538 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003539 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003540 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003541 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003542
3543 intel_crtc->active = false;
3544 intel_update_watermarks(dev);
3545
3546 mutex_lock(&dev->struct_mutex);
3547 intel_update_fbc(dev);
3548 mutex_unlock(&dev->struct_mutex);
3549}
3550
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003551static void ironlake_crtc_off(struct drm_crtc *crtc)
3552{
3553 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3554 intel_put_pch_pll(intel_crtc);
3555}
3556
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003557static void haswell_crtc_off(struct drm_crtc *crtc)
3558{
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003559 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3560
3561 /* Stop saying we're using TRANSCODER_EDP because some other CRTC might
3562 * start using it. */
Daniel Vetter3b117c82013-04-17 20:15:07 +02003563 intel_crtc->config.cpu_transcoder = (enum transcoder) intel_crtc->pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003564
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003565 intel_ddi_put_crtc_pll(crtc);
3566}
3567
Daniel Vetter02e792f2009-09-15 22:57:34 +02003568static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3569{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003570 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003571 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003572 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003573
Chris Wilson23f09ce2010-08-12 13:53:37 +01003574 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003575 dev_priv->mm.interruptible = false;
3576 (void) intel_overlay_switch_off(intel_crtc->overlay);
3577 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003578 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003579 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003580
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003581 /* Let userspace switch the overlay on again. In most cases userspace
3582 * has to recompute where to put it anyway.
3583 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003584}
3585
Egbert Eich61bc95c2013-03-04 09:24:38 -05003586/**
3587 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3588 * cursor plane briefly if not already running after enabling the display
3589 * plane.
3590 * This workaround avoids occasional blank screens when self refresh is
3591 * enabled.
3592 */
3593static void
3594g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3595{
3596 u32 cntl = I915_READ(CURCNTR(pipe));
3597
3598 if ((cntl & CURSOR_MODE) == 0) {
3599 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3600
3601 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3602 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3603 intel_wait_for_vblank(dev_priv->dev, pipe);
3604 I915_WRITE(CURCNTR(pipe), cntl);
3605 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3606 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3607 }
3608}
3609
Jesse Barnes2dd24552013-04-25 12:55:01 -07003610static void i9xx_pfit_enable(struct intel_crtc *crtc)
3611{
3612 struct drm_device *dev = crtc->base.dev;
3613 struct drm_i915_private *dev_priv = dev->dev_private;
3614 struct intel_crtc_config *pipe_config = &crtc->config;
3615
3616 if (!(intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
3617 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)))
3618 return;
3619
3620 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3621 assert_pipe_disabled(dev_priv, crtc->pipe);
3622
3623 /*
3624 * Enable automatic panel scaling so that non-native modes
3625 * fill the screen. The panel fitter should only be
3626 * adjusted whilst the pipe is disabled, according to
3627 * register description and PRM.
3628 */
3629 DRM_DEBUG_KMS("applying panel-fitter: %x, %x\n",
Jesse Barnesb074cec2013-04-25 12:55:02 -07003630 pipe_config->gmch_pfit.control,
3631 pipe_config->gmch_pfit.pgm_ratios);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003632
Jesse Barnesb074cec2013-04-25 12:55:02 -07003633 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3634 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003635}
3636
Jesse Barnes89b667f2013-04-18 14:51:36 -07003637static void valleyview_crtc_enable(struct drm_crtc *crtc)
3638{
3639 struct drm_device *dev = crtc->dev;
3640 struct drm_i915_private *dev_priv = dev->dev_private;
3641 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3642 struct intel_encoder *encoder;
3643 int pipe = intel_crtc->pipe;
3644 int plane = intel_crtc->plane;
3645
3646 WARN_ON(!crtc->enabled);
3647
3648 if (intel_crtc->active)
3649 return;
3650
3651 intel_crtc->active = true;
3652 intel_update_watermarks(dev);
3653
3654 mutex_lock(&dev_priv->dpio_lock);
3655
3656 for_each_encoder_on_crtc(dev, crtc, encoder)
3657 if (encoder->pre_pll_enable)
3658 encoder->pre_pll_enable(encoder);
3659
3660 intel_enable_pll(dev_priv, pipe);
3661
3662 for_each_encoder_on_crtc(dev, crtc, encoder)
3663 if (encoder->pre_enable)
3664 encoder->pre_enable(encoder);
3665
3666 /* VLV wants encoder enabling _before_ the pipe is up. */
3667 for_each_encoder_on_crtc(dev, crtc, encoder)
3668 encoder->enable(encoder);
3669
Jesse Barnes2dd24552013-04-25 12:55:01 -07003670 /* Enable panel fitting for eDP */
3671 i9xx_pfit_enable(intel_crtc);
3672
Jesse Barnes89b667f2013-04-18 14:51:36 -07003673 intel_enable_pipe(dev_priv, pipe, false);
3674 intel_enable_plane(dev_priv, plane, pipe);
3675
3676 intel_crtc_load_lut(crtc);
3677 intel_update_fbc(dev);
3678
3679 /* Give the overlay scaler a chance to enable if it's on this pipe */
3680 intel_crtc_dpms_overlay(intel_crtc, true);
3681 intel_crtc_update_cursor(crtc, true);
3682
3683 mutex_unlock(&dev_priv->dpio_lock);
3684}
3685
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003686static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003687{
3688 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003689 struct drm_i915_private *dev_priv = dev->dev_private;
3690 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003691 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003692 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003693 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003694
Daniel Vetter08a48462012-07-02 11:43:47 +02003695 WARN_ON(!crtc->enabled);
3696
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003697 if (intel_crtc->active)
3698 return;
3699
3700 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003701 intel_update_watermarks(dev);
3702
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003703 intel_enable_pll(dev_priv, pipe);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003704
3705 for_each_encoder_on_crtc(dev, crtc, encoder)
3706 if (encoder->pre_enable)
3707 encoder->pre_enable(encoder);
3708
Jesse Barnes2dd24552013-04-25 12:55:01 -07003709 /* Enable panel fitting for LVDS */
3710 i9xx_pfit_enable(intel_crtc);
3711
Jesse Barnes040484a2011-01-03 12:14:26 -08003712 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003713 intel_enable_plane(dev_priv, plane, pipe);
Egbert Eich61bc95c2013-03-04 09:24:38 -05003714 if (IS_G4X(dev))
3715 g4x_fixup_plane(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003716
3717 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003718 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003719
3720 /* Give the overlay scaler a chance to enable if it's on this pipe */
3721 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003722 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003723
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003724 for_each_encoder_on_crtc(dev, crtc, encoder)
3725 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003726}
3727
Daniel Vetter87476d62013-04-11 16:29:06 +02003728static void i9xx_pfit_disable(struct intel_crtc *crtc)
3729{
3730 struct drm_device *dev = crtc->base.dev;
3731 struct drm_i915_private *dev_priv = dev->dev_private;
3732 enum pipe pipe;
3733 uint32_t pctl = I915_READ(PFIT_CONTROL);
3734
3735 assert_pipe_disabled(dev_priv, crtc->pipe);
3736
3737 if (INTEL_INFO(dev)->gen >= 4)
3738 pipe = (pctl & PFIT_PIPE_MASK) >> PFIT_PIPE_SHIFT;
3739 else
3740 pipe = PIPE_B;
3741
3742 if (pipe == crtc->pipe) {
3743 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n", pctl);
3744 I915_WRITE(PFIT_CONTROL, 0);
3745 }
3746}
3747
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003748static void i9xx_crtc_disable(struct drm_crtc *crtc)
3749{
3750 struct drm_device *dev = crtc->dev;
3751 struct drm_i915_private *dev_priv = dev->dev_private;
3752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003753 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003754 int pipe = intel_crtc->pipe;
3755 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003756
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003757 if (!intel_crtc->active)
3758 return;
3759
Daniel Vetterea9d7582012-07-10 10:42:52 +02003760 for_each_encoder_on_crtc(dev, crtc, encoder)
3761 encoder->disable(encoder);
3762
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003763 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003764 intel_crtc_wait_for_pending_flips(crtc);
3765 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003766 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003767 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003768
Chris Wilson973d04f2011-07-08 12:22:37 +01003769 if (dev_priv->cfb_plane == plane)
3770 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003771
Jesse Barnesb24e7172011-01-04 15:09:30 -08003772 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003773 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003774
Daniel Vetter87476d62013-04-11 16:29:06 +02003775 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003776
Jesse Barnes89b667f2013-04-18 14:51:36 -07003777 for_each_encoder_on_crtc(dev, crtc, encoder)
3778 if (encoder->post_disable)
3779 encoder->post_disable(encoder);
3780
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003781 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003782
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003783 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003784 intel_update_fbc(dev);
3785 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003786}
3787
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003788static void i9xx_crtc_off(struct drm_crtc *crtc)
3789{
3790}
3791
Daniel Vetter976f8a22012-07-08 22:34:21 +02003792static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3793 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003794{
3795 struct drm_device *dev = crtc->dev;
3796 struct drm_i915_master_private *master_priv;
3797 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3798 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003799
3800 if (!dev->primary->master)
3801 return;
3802
3803 master_priv = dev->primary->master->driver_priv;
3804 if (!master_priv->sarea_priv)
3805 return;
3806
Jesse Barnes79e53942008-11-07 14:24:08 -08003807 switch (pipe) {
3808 case 0:
3809 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3810 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3811 break;
3812 case 1:
3813 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3814 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3815 break;
3816 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003817 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003818 break;
3819 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003820}
3821
Daniel Vetter976f8a22012-07-08 22:34:21 +02003822/**
3823 * Sets the power management mode of the pipe and plane.
3824 */
3825void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003826{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003827 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003828 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003829 struct intel_encoder *intel_encoder;
3830 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003831
Daniel Vetter976f8a22012-07-08 22:34:21 +02003832 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3833 enable |= intel_encoder->connectors_active;
3834
3835 if (enable)
3836 dev_priv->display.crtc_enable(crtc);
3837 else
3838 dev_priv->display.crtc_disable(crtc);
3839
3840 intel_crtc_update_sarea(crtc, enable);
3841}
3842
Daniel Vetter976f8a22012-07-08 22:34:21 +02003843static void intel_crtc_disable(struct drm_crtc *crtc)
3844{
3845 struct drm_device *dev = crtc->dev;
3846 struct drm_connector *connector;
3847 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003849
3850 /* crtc should still be enabled when we disable it. */
3851 WARN_ON(!crtc->enabled);
3852
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003853 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003854 dev_priv->display.crtc_disable(crtc);
3855 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003856 dev_priv->display.off(crtc);
3857
Chris Wilson931872f2012-01-16 23:01:13 +00003858 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3859 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003860
3861 if (crtc->fb) {
3862 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003863 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003864 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003865 crtc->fb = NULL;
3866 }
3867
3868 /* Update computed state. */
3869 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3870 if (!connector->encoder || !connector->encoder->crtc)
3871 continue;
3872
3873 if (connector->encoder->crtc != crtc)
3874 continue;
3875
3876 connector->dpms = DRM_MODE_DPMS_OFF;
3877 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003878 }
3879}
3880
Daniel Vettera261b242012-07-26 19:21:47 +02003881void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003882{
Daniel Vettera261b242012-07-26 19:21:47 +02003883 struct drm_crtc *crtc;
3884
3885 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3886 if (crtc->enabled)
3887 intel_crtc_disable(crtc);
3888 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003889}
3890
Chris Wilsonea5b2132010-08-04 13:50:23 +01003891void intel_encoder_destroy(struct drm_encoder *encoder)
3892{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003893 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003894
Chris Wilsonea5b2132010-08-04 13:50:23 +01003895 drm_encoder_cleanup(encoder);
3896 kfree(intel_encoder);
3897}
3898
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003899/* Simple dpms helper for encodres with just one connector, no cloning and only
3900 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3901 * state of the entire output pipe. */
3902void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3903{
3904 if (mode == DRM_MODE_DPMS_ON) {
3905 encoder->connectors_active = true;
3906
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003907 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003908 } else {
3909 encoder->connectors_active = false;
3910
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003911 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003912 }
3913}
3914
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003915/* Cross check the actual hw state with our own modeset state tracking (and it's
3916 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003917static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003918{
3919 if (connector->get_hw_state(connector)) {
3920 struct intel_encoder *encoder = connector->encoder;
3921 struct drm_crtc *crtc;
3922 bool encoder_enabled;
3923 enum pipe pipe;
3924
3925 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3926 connector->base.base.id,
3927 drm_get_connector_name(&connector->base));
3928
3929 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3930 "wrong connector dpms state\n");
3931 WARN(connector->base.encoder != &encoder->base,
3932 "active connector not linked to encoder\n");
3933 WARN(!encoder->connectors_active,
3934 "encoder->connectors_active not set\n");
3935
3936 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3937 WARN(!encoder_enabled, "encoder not enabled\n");
3938 if (WARN_ON(!encoder->base.crtc))
3939 return;
3940
3941 crtc = encoder->base.crtc;
3942
3943 WARN(!crtc->enabled, "crtc not enabled\n");
3944 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3945 WARN(pipe != to_intel_crtc(crtc)->pipe,
3946 "encoder active on the wrong pipe\n");
3947 }
3948}
3949
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003950/* Even simpler default implementation, if there's really no special case to
3951 * consider. */
3952void intel_connector_dpms(struct drm_connector *connector, int mode)
3953{
3954 struct intel_encoder *encoder = intel_attached_encoder(connector);
3955
3956 /* All the simple cases only support two dpms states. */
3957 if (mode != DRM_MODE_DPMS_ON)
3958 mode = DRM_MODE_DPMS_OFF;
3959
3960 if (mode == connector->dpms)
3961 return;
3962
3963 connector->dpms = mode;
3964
3965 /* Only need to change hw state when actually enabled */
3966 if (encoder->base.crtc)
3967 intel_encoder_dpms(encoder, mode);
3968 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003969 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003970
Daniel Vetterb9805142012-08-31 17:37:33 +02003971 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003972}
3973
Daniel Vetterf0947c32012-07-02 13:10:34 +02003974/* Simple connector->get_hw_state implementation for encoders that support only
3975 * one connector and no cloning and hence the encoder state determines the state
3976 * of the connector. */
3977bool intel_connector_get_hw_state(struct intel_connector *connector)
3978{
Daniel Vetter24929352012-07-02 20:28:59 +02003979 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003980 struct intel_encoder *encoder = connector->encoder;
3981
3982 return encoder->get_hw_state(encoder, &pipe);
3983}
3984
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003985static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
3986 struct intel_crtc_config *pipe_config)
3987{
3988 struct drm_i915_private *dev_priv = dev->dev_private;
3989 struct intel_crtc *pipe_B_crtc =
3990 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3991
3992 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
3993 pipe_name(pipe), pipe_config->fdi_lanes);
3994 if (pipe_config->fdi_lanes > 4) {
3995 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
3996 pipe_name(pipe), pipe_config->fdi_lanes);
3997 return false;
3998 }
3999
4000 if (IS_HASWELL(dev)) {
4001 if (pipe_config->fdi_lanes > 2) {
4002 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4003 pipe_config->fdi_lanes);
4004 return false;
4005 } else {
4006 return true;
4007 }
4008 }
4009
4010 if (INTEL_INFO(dev)->num_pipes == 2)
4011 return true;
4012
4013 /* Ivybridge 3 pipe is really complicated */
4014 switch (pipe) {
4015 case PIPE_A:
4016 return true;
4017 case PIPE_B:
4018 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4019 pipe_config->fdi_lanes > 2) {
4020 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4021 pipe_name(pipe), pipe_config->fdi_lanes);
4022 return false;
4023 }
4024 return true;
4025 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004026 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004027 pipe_B_crtc->config.fdi_lanes <= 2) {
4028 if (pipe_config->fdi_lanes > 2) {
4029 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4030 pipe_name(pipe), pipe_config->fdi_lanes);
4031 return false;
4032 }
4033 } else {
4034 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4035 return false;
4036 }
4037 return true;
4038 default:
4039 BUG();
4040 }
4041}
4042
Daniel Vettere29c22c2013-02-21 00:00:16 +01004043#define RETRY 1
4044static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4045 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004046{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004047 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004048 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
4049 int target_clock, lane, link_bw;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004050 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004051
Daniel Vettere29c22c2013-02-21 00:00:16 +01004052retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004053 /* FDI is a binary signal running at ~2.7GHz, encoding
4054 * each output octet as 10 bits. The actual frequency
4055 * is stored as a divider into a 100MHz clock, and the
4056 * mode pixel clock is stored in units of 1KHz.
4057 * Hence the bw of each lane in terms of the mode signal
4058 * is:
4059 */
4060 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4061
4062 if (pipe_config->pixel_target_clock)
4063 target_clock = pipe_config->pixel_target_clock;
4064 else
4065 target_clock = adjusted_mode->clock;
4066
4067 lane = ironlake_get_lanes_required(target_clock, link_bw,
4068 pipe_config->pipe_bpp);
4069
4070 pipe_config->fdi_lanes = lane;
4071
4072 if (pipe_config->pixel_multiplier > 1)
4073 link_bw *= pipe_config->pixel_multiplier;
4074 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, target_clock,
4075 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004076
Daniel Vettere29c22c2013-02-21 00:00:16 +01004077 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4078 intel_crtc->pipe, pipe_config);
4079 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4080 pipe_config->pipe_bpp -= 2*3;
4081 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4082 pipe_config->pipe_bpp);
4083 needs_recompute = true;
4084 pipe_config->bw_constrained = true;
4085
4086 goto retry;
4087 }
4088
4089 if (needs_recompute)
4090 return RETRY;
4091
4092 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004093}
4094
Daniel Vettere29c22c2013-02-21 00:00:16 +01004095static int intel_crtc_compute_config(struct drm_crtc *crtc,
4096 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004097{
Zhenyu Wang2c072452009-06-05 15:38:42 +08004098 struct drm_device *dev = crtc->dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004099 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004100
Eric Anholtbad720f2009-10-22 16:11:14 -07004101 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004102 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004103 if (pipe_config->requested_mode.clock * 3
4104 > IRONLAKE_FDI_FREQ * 4)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004105 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004106 }
Chris Wilson89749352010-09-12 18:25:19 +01004107
Daniel Vetterf9bef082012-04-15 19:53:19 +02004108 /* All interlaced capable intel hw wants timings in frames. Note though
4109 * that intel_lvds_mode_fixup does some funny tricks with the crtc
4110 * timings, so we need to be careful not to clobber these.*/
Daniel Vetter7ae89232013-03-27 00:44:52 +01004111 if (!pipe_config->timings_set)
Daniel Vetterf9bef082012-04-15 19:53:19 +02004112 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01004113
Chris Wilson44f46b422012-06-21 13:19:59 +03004114 /* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
4115 * with a hsync front porch of 0.
4116 */
4117 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4118 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004119 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004120
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004121 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004122 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004123 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004124 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4125 * for lvds. */
4126 pipe_config->pipe_bpp = 8*3;
4127 }
4128
Daniel Vetter877d48d2013-04-19 11:24:43 +02004129 if (pipe_config->has_pch_encoder)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004130 return ironlake_fdi_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004131
Daniel Vettere29c22c2013-02-21 00:00:16 +01004132 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004133}
4134
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004135static int valleyview_get_display_clock_speed(struct drm_device *dev)
4136{
4137 return 400000; /* FIXME */
4138}
4139
Jesse Barnese70236a2009-09-21 10:42:27 -07004140static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004141{
Jesse Barnese70236a2009-09-21 10:42:27 -07004142 return 400000;
4143}
Jesse Barnes79e53942008-11-07 14:24:08 -08004144
Jesse Barnese70236a2009-09-21 10:42:27 -07004145static int i915_get_display_clock_speed(struct drm_device *dev)
4146{
4147 return 333000;
4148}
Jesse Barnes79e53942008-11-07 14:24:08 -08004149
Jesse Barnese70236a2009-09-21 10:42:27 -07004150static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4151{
4152 return 200000;
4153}
Jesse Barnes79e53942008-11-07 14:24:08 -08004154
Jesse Barnese70236a2009-09-21 10:42:27 -07004155static int i915gm_get_display_clock_speed(struct drm_device *dev)
4156{
4157 u16 gcfgc = 0;
4158
4159 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4160
4161 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004162 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004163 else {
4164 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4165 case GC_DISPLAY_CLOCK_333_MHZ:
4166 return 333000;
4167 default:
4168 case GC_DISPLAY_CLOCK_190_200_MHZ:
4169 return 190000;
4170 }
4171 }
4172}
Jesse Barnes79e53942008-11-07 14:24:08 -08004173
Jesse Barnese70236a2009-09-21 10:42:27 -07004174static int i865_get_display_clock_speed(struct drm_device *dev)
4175{
4176 return 266000;
4177}
4178
4179static int i855_get_display_clock_speed(struct drm_device *dev)
4180{
4181 u16 hpllcc = 0;
4182 /* Assume that the hardware is in the high speed state. This
4183 * should be the default.
4184 */
4185 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4186 case GC_CLOCK_133_200:
4187 case GC_CLOCK_100_200:
4188 return 200000;
4189 case GC_CLOCK_166_250:
4190 return 250000;
4191 case GC_CLOCK_100_133:
4192 return 133000;
4193 }
4194
4195 /* Shouldn't happen */
4196 return 0;
4197}
4198
4199static int i830_get_display_clock_speed(struct drm_device *dev)
4200{
4201 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004202}
4203
Zhenyu Wang2c072452009-06-05 15:38:42 +08004204static void
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004205intel_reduce_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004206{
4207 while (*num > 0xffffff || *den > 0xffffff) {
4208 *num >>= 1;
4209 *den >>= 1;
4210 }
4211}
4212
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004213void
4214intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4215 int pixel_clock, int link_clock,
4216 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004217{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004218 m_n->tu = 64;
Chris Wilson22ed1112010-12-04 01:01:29 +00004219 m_n->gmch_m = bits_per_pixel * pixel_clock;
4220 m_n->gmch_n = link_clock * nlanes * 8;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004221 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
Chris Wilson22ed1112010-12-04 01:01:29 +00004222 m_n->link_m = pixel_clock;
4223 m_n->link_n = link_clock;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004224 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004225}
4226
Chris Wilsona7615032011-01-12 17:04:08 +00004227static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4228{
Keith Packard72bbe58c2011-09-26 16:09:45 -07004229 if (i915_panel_use_ssc >= 0)
4230 return i915_panel_use_ssc != 0;
4231 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004232 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004233}
4234
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004235static int vlv_get_refclk(struct drm_crtc *crtc)
4236{
4237 struct drm_device *dev = crtc->dev;
4238 struct drm_i915_private *dev_priv = dev->dev_private;
4239 int refclk = 27000; /* for DP & HDMI */
4240
4241 return 100000; /* only one validated so far */
4242
4243 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4244 refclk = 96000;
4245 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4246 if (intel_panel_use_ssc(dev_priv))
4247 refclk = 100000;
4248 else
4249 refclk = 96000;
4250 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4251 refclk = 100000;
4252 }
4253
4254 return refclk;
4255}
4256
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004257static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4258{
4259 struct drm_device *dev = crtc->dev;
4260 struct drm_i915_private *dev_priv = dev->dev_private;
4261 int refclk;
4262
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004263 if (IS_VALLEYVIEW(dev)) {
4264 refclk = vlv_get_refclk(crtc);
4265 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004266 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4267 refclk = dev_priv->lvds_ssc_freq * 1000;
4268 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4269 refclk / 1000);
4270 } else if (!IS_GEN2(dev)) {
4271 refclk = 96000;
4272 } else {
4273 refclk = 48000;
4274 }
4275
4276 return refclk;
4277}
4278
Daniel Vetterf47709a2013-03-28 10:42:02 +01004279static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc *crtc)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004280{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004281 unsigned dotclock = crtc->config.adjusted_mode.clock;
4282 struct dpll *clock = &crtc->config.dpll;
4283
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004284 /* SDVO TV has fixed PLL values depend on its clock range,
4285 this mirrors vbios setting. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01004286 if (dotclock >= 100000 && dotclock < 140500) {
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004287 clock->p1 = 2;
4288 clock->p2 = 10;
4289 clock->n = 3;
4290 clock->m1 = 16;
4291 clock->m2 = 8;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004292 } else if (dotclock >= 140500 && dotclock <= 200000) {
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004293 clock->p1 = 1;
4294 clock->p2 = 10;
4295 clock->n = 6;
4296 clock->m1 = 12;
4297 clock->m2 = 8;
4298 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004299
4300 crtc->config.clock_set = true;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004301}
4302
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004303static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
4304{
4305 return (1 << dpll->n) << 16 | dpll->m1 << 8 | dpll->m2;
4306}
4307
4308static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4309{
4310 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
4311}
4312
Daniel Vetterf47709a2013-03-28 10:42:02 +01004313static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004314 intel_clock_t *reduced_clock)
4315{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004316 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004317 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004318 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004319 u32 fp, fp2 = 0;
4320
4321 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004322 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004323 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004324 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004325 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004326 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004327 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004328 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004329 }
4330
4331 I915_WRITE(FP0(pipe), fp);
4332
Daniel Vetterf47709a2013-03-28 10:42:02 +01004333 crtc->lowfreq_avail = false;
4334 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004335 reduced_clock && i915_powersave) {
4336 I915_WRITE(FP1(pipe), fp2);
Daniel Vetterf47709a2013-03-28 10:42:02 +01004337 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004338 } else {
4339 I915_WRITE(FP1(pipe), fp);
4340 }
4341}
4342
Jesse Barnes89b667f2013-04-18 14:51:36 -07004343static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
4344{
4345 u32 reg_val;
4346
4347 /*
4348 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4349 * and set it to a reasonable value instead.
4350 */
4351 reg_val = intel_dpio_read(dev_priv, DPIO_IREF(1));
4352 reg_val &= 0xffffff00;
4353 reg_val |= 0x00000030;
4354 intel_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
4355
4356 reg_val = intel_dpio_read(dev_priv, DPIO_CALIBRATION);
4357 reg_val &= 0x8cffffff;
4358 reg_val = 0x8c000000;
4359 intel_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
4360
4361 reg_val = intel_dpio_read(dev_priv, DPIO_IREF(1));
4362 reg_val &= 0xffffff00;
4363 intel_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
4364
4365 reg_val = intel_dpio_read(dev_priv, DPIO_CALIBRATION);
4366 reg_val &= 0x00ffffff;
4367 reg_val |= 0xb0000000;
4368 intel_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
4369}
4370
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004371static void intel_dp_set_m_n(struct intel_crtc *crtc)
4372{
4373 if (crtc->config.has_pch_encoder)
4374 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4375 else
4376 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4377}
4378
Daniel Vetterf47709a2013-03-28 10:42:02 +01004379static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004380{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004381 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004382 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004383 struct drm_display_mode *adjusted_mode =
4384 &crtc->config.adjusted_mode;
4385 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004386 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004387 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004388 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004389 bool is_hdmi;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004390 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004391
Daniel Vetter09153002012-12-12 14:06:44 +01004392 mutex_lock(&dev_priv->dpio_lock);
4393
Jesse Barnes89b667f2013-04-18 14:51:36 -07004394 is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004395
Daniel Vetterf47709a2013-03-28 10:42:02 +01004396 bestn = crtc->config.dpll.n;
4397 bestm1 = crtc->config.dpll.m1;
4398 bestm2 = crtc->config.dpll.m2;
4399 bestp1 = crtc->config.dpll.p1;
4400 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004401
Jesse Barnes89b667f2013-04-18 14:51:36 -07004402 /* See eDP HDMI DPIO driver vbios notes doc */
4403
4404 /* PLL B needs special handling */
4405 if (pipe)
4406 vlv_pllb_recal_opamp(dev_priv);
4407
4408 /* Set up Tx target for periodic Rcomp update */
4409 intel_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
4410
4411 /* Disable target IRef on PLL */
4412 reg_val = intel_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
4413 reg_val &= 0x00ffffff;
4414 intel_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
4415
4416 /* Disable fast lock */
4417 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
4418
4419 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004420 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4421 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4422 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004423 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004424 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI) ||
4425 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4426 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4427 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
4428 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4429
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004430 mdiv |= DPIO_ENABLE_CALIBRATION;
4431 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4432
Jesse Barnes89b667f2013-04-18 14:51:36 -07004433 /* Set HBR and RBR LPF coefficients */
4434 if (adjusted_mode->clock == 162000 ||
4435 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
4436 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
4437 0x005f0021);
4438 else
4439 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
4440 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004441
Jesse Barnes89b667f2013-04-18 14:51:36 -07004442 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4443 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4444 /* Use SSC source */
4445 if (!pipe)
4446 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4447 0x0df40000);
4448 else
4449 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4450 0x0df70000);
4451 } else { /* HDMI or VGA */
4452 /* Use bend source */
4453 if (!pipe)
4454 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4455 0x0df70000);
4456 else
4457 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4458 0x0df40000);
4459 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004460
Jesse Barnes89b667f2013-04-18 14:51:36 -07004461 coreclk = intel_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
4462 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4463 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4464 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4465 coreclk |= 0x01000000;
4466 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
4467
4468 intel_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
4469
4470 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4471 if (encoder->pre_pll_enable)
4472 encoder->pre_pll_enable(encoder);
4473
4474 /* Enable DPIO clock input */
4475 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4476 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4477 if (pipe)
4478 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004479
4480 dpll |= DPLL_VCO_ENABLE;
4481 I915_WRITE(DPLL(pipe), dpll);
4482 POSTING_READ(DPLL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004483 udelay(150);
4484
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004485 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4486 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4487
Daniel Vetter198a037f2013-04-19 11:14:37 +02004488 dpll_md = 0;
4489 if (crtc->config.pixel_multiplier > 1) {
4490 dpll_md = (crtc->config.pixel_multiplier - 1)
4491 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304492 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004493 I915_WRITE(DPLL_MD(pipe), dpll_md);
4494 POSTING_READ(DPLL_MD(pipe));
Daniel Vetterf47709a2013-03-28 10:42:02 +01004495
Jesse Barnes89b667f2013-04-18 14:51:36 -07004496 if (crtc->config.has_dp_encoder)
4497 intel_dp_set_m_n(crtc);
Daniel Vetter09153002012-12-12 14:06:44 +01004498
4499 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004500}
4501
Daniel Vetterf47709a2013-03-28 10:42:02 +01004502static void i9xx_update_pll(struct intel_crtc *crtc,
4503 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004504 int num_connectors)
4505{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004506 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004507 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004508 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004509 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004510 u32 dpll;
4511 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004512 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004513
Daniel Vetterf47709a2013-03-28 10:42:02 +01004514 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304515
Daniel Vetterf47709a2013-03-28 10:42:02 +01004516 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4517 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004518
4519 dpll = DPLL_VGA_MODE_DIS;
4520
Daniel Vetterf47709a2013-03-28 10:42:02 +01004521 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004522 dpll |= DPLLB_MODE_LVDS;
4523 else
4524 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004525
Daniel Vetter198a037f2013-04-19 11:14:37 +02004526 if ((crtc->config.pixel_multiplier > 1) &&
4527 (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))) {
4528 dpll |= (crtc->config.pixel_multiplier - 1)
4529 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004530 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004531
4532 if (is_sdvo)
4533 dpll |= DPLL_DVO_HIGH_SPEED;
4534
Daniel Vetterf47709a2013-03-28 10:42:02 +01004535 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004536 dpll |= DPLL_DVO_HIGH_SPEED;
4537
4538 /* compute bitmask from p1 value */
4539 if (IS_PINEVIEW(dev))
4540 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4541 else {
4542 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4543 if (IS_G4X(dev) && reduced_clock)
4544 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4545 }
4546 switch (clock->p2) {
4547 case 5:
4548 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4549 break;
4550 case 7:
4551 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4552 break;
4553 case 10:
4554 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4555 break;
4556 case 14:
4557 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4558 break;
4559 }
4560 if (INTEL_INFO(dev)->gen >= 4)
4561 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4562
Daniel Vetterf47709a2013-03-28 10:42:02 +01004563 if (is_sdvo && intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_TVOUT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004564 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004565 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_TVOUT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004566 /* XXX: just matching BIOS for now */
4567 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4568 dpll |= 3;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004569 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004570 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4571 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4572 else
4573 dpll |= PLL_REF_INPUT_DREFCLK;
4574
4575 dpll |= DPLL_VCO_ENABLE;
4576 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4577 POSTING_READ(DPLL(pipe));
4578 udelay(150);
4579
Daniel Vetterf47709a2013-03-28 10:42:02 +01004580 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004581 if (encoder->pre_pll_enable)
4582 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004583
Daniel Vetterf47709a2013-03-28 10:42:02 +01004584 if (crtc->config.has_dp_encoder)
4585 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004586
4587 I915_WRITE(DPLL(pipe), dpll);
4588
4589 /* Wait for the clocks to stabilize. */
4590 POSTING_READ(DPLL(pipe));
4591 udelay(150);
4592
4593 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004594 u32 dpll_md = 0;
4595 if (crtc->config.pixel_multiplier > 1) {
4596 dpll_md = (crtc->config.pixel_multiplier - 1)
4597 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004598 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004599 I915_WRITE(DPLL_MD(pipe), dpll_md);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004600 } else {
4601 /* The pixel multiplier can only be updated once the
4602 * DPLL is enabled and the clocks are stable.
4603 *
4604 * So write it again.
4605 */
4606 I915_WRITE(DPLL(pipe), dpll);
4607 }
4608}
4609
Daniel Vetterf47709a2013-03-28 10:42:02 +01004610static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004611 struct drm_display_mode *adjusted_mode,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004612 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004613 int num_connectors)
4614{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004615 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004616 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004617 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004618 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004619 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004620 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004621
Daniel Vetterf47709a2013-03-28 10:42:02 +01004622 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304623
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004624 dpll = DPLL_VGA_MODE_DIS;
4625
Daniel Vetterf47709a2013-03-28 10:42:02 +01004626 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004627 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4628 } else {
4629 if (clock->p1 == 2)
4630 dpll |= PLL_P1_DIVIDE_BY_TWO;
4631 else
4632 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4633 if (clock->p2 == 4)
4634 dpll |= PLL_P2_DIVIDE_BY_4;
4635 }
4636
Daniel Vetterf47709a2013-03-28 10:42:02 +01004637 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004638 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4639 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4640 else
4641 dpll |= PLL_REF_INPUT_DREFCLK;
4642
4643 dpll |= DPLL_VCO_ENABLE;
4644 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4645 POSTING_READ(DPLL(pipe));
4646 udelay(150);
4647
Daniel Vetterf47709a2013-03-28 10:42:02 +01004648 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004649 if (encoder->pre_pll_enable)
4650 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004651
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004652 I915_WRITE(DPLL(pipe), dpll);
4653
4654 /* Wait for the clocks to stabilize. */
4655 POSTING_READ(DPLL(pipe));
4656 udelay(150);
4657
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004658 /* The pixel multiplier can only be updated once the
4659 * DPLL is enabled and the clocks are stable.
4660 *
4661 * So write it again.
4662 */
4663 I915_WRITE(DPLL(pipe), dpll);
4664}
4665
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004666static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
4667 struct drm_display_mode *mode,
4668 struct drm_display_mode *adjusted_mode)
4669{
4670 struct drm_device *dev = intel_crtc->base.dev;
4671 struct drm_i915_private *dev_priv = dev->dev_private;
4672 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004673 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004674 uint32_t vsyncshift;
4675
4676 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4677 /* the chip adds 2 halflines automatically */
4678 adjusted_mode->crtc_vtotal -= 1;
4679 adjusted_mode->crtc_vblank_end -= 1;
4680 vsyncshift = adjusted_mode->crtc_hsync_start
4681 - adjusted_mode->crtc_htotal / 2;
4682 } else {
4683 vsyncshift = 0;
4684 }
4685
4686 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004687 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004688
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004689 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004690 (adjusted_mode->crtc_hdisplay - 1) |
4691 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004692 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004693 (adjusted_mode->crtc_hblank_start - 1) |
4694 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004695 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004696 (adjusted_mode->crtc_hsync_start - 1) |
4697 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4698
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004699 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004700 (adjusted_mode->crtc_vdisplay - 1) |
4701 ((adjusted_mode->crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004702 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004703 (adjusted_mode->crtc_vblank_start - 1) |
4704 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004705 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004706 (adjusted_mode->crtc_vsync_start - 1) |
4707 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4708
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004709 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4710 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4711 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4712 * bits. */
4713 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4714 (pipe == PIPE_B || pipe == PIPE_C))
4715 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4716
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004717 /* pipesrc controls the size that is scaled from, which should
4718 * always be the user's requested size.
4719 */
4720 I915_WRITE(PIPESRC(pipe),
4721 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4722}
4723
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004724static void intel_get_pipe_timings(struct intel_crtc *crtc,
4725 struct intel_crtc_config *pipe_config)
4726{
4727 struct drm_device *dev = crtc->base.dev;
4728 struct drm_i915_private *dev_priv = dev->dev_private;
4729 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4730 uint32_t tmp;
4731
4732 tmp = I915_READ(HTOTAL(cpu_transcoder));
4733 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4734 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4735 tmp = I915_READ(HBLANK(cpu_transcoder));
4736 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4737 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4738 tmp = I915_READ(HSYNC(cpu_transcoder));
4739 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4740 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4741
4742 tmp = I915_READ(VTOTAL(cpu_transcoder));
4743 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4744 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4745 tmp = I915_READ(VBLANK(cpu_transcoder));
4746 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4747 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4748 tmp = I915_READ(VSYNC(cpu_transcoder));
4749 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4750 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4751
4752 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4753 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4754 pipe_config->adjusted_mode.crtc_vtotal += 1;
4755 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4756 }
4757
4758 tmp = I915_READ(PIPESRC(crtc->pipe));
4759 pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
4760 pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
4761}
4762
Daniel Vetter84b046f2013-02-19 18:48:54 +01004763static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4764{
4765 struct drm_device *dev = intel_crtc->base.dev;
4766 struct drm_i915_private *dev_priv = dev->dev_private;
4767 uint32_t pipeconf;
4768
4769 pipeconf = I915_READ(PIPECONF(intel_crtc->pipe));
4770
4771 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4772 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4773 * core speed.
4774 *
4775 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4776 * pipe == 0 check?
4777 */
4778 if (intel_crtc->config.requested_mode.clock >
4779 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4780 pipeconf |= PIPECONF_DOUBLE_WIDE;
4781 else
4782 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4783 }
4784
Daniel Vetterff9ce462013-04-24 14:57:17 +02004785 /* only g4x and later have fancy bpc/dither controls */
4786 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
4787 pipeconf &= ~(PIPECONF_BPC_MASK |
4788 PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetter84b046f2013-02-19 18:48:54 +01004789
Daniel Vetterff9ce462013-04-24 14:57:17 +02004790 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4791 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4792 pipeconf |= PIPECONF_DITHER_EN |
4793 PIPECONF_DITHER_TYPE_SP;
4794
4795 switch (intel_crtc->config.pipe_bpp) {
4796 case 18:
4797 pipeconf |= PIPECONF_6BPC;
4798 break;
4799 case 24:
4800 pipeconf |= PIPECONF_8BPC;
4801 break;
4802 case 30:
4803 pipeconf |= PIPECONF_10BPC;
4804 break;
4805 default:
4806 /* Case prevented by intel_choose_pipe_bpp_dither. */
4807 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004808 }
4809 }
4810
4811 if (HAS_PIPE_CXSR(dev)) {
4812 if (intel_crtc->lowfreq_avail) {
4813 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4814 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4815 } else {
4816 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4817 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4818 }
4819 }
4820
4821 pipeconf &= ~PIPECONF_INTERLACE_MASK;
4822 if (!IS_GEN2(dev) &&
4823 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4824 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4825 else
4826 pipeconf |= PIPECONF_PROGRESSIVE;
4827
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004828 if (IS_VALLEYVIEW(dev)) {
4829 if (intel_crtc->config.limited_color_range)
4830 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
4831 else
4832 pipeconf &= ~PIPECONF_COLOR_RANGE_SELECT;
4833 }
4834
Daniel Vetter84b046f2013-02-19 18:48:54 +01004835 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4836 POSTING_READ(PIPECONF(intel_crtc->pipe));
4837}
4838
Eric Anholtf564048e2011-03-30 13:01:02 -07004839static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004840 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004841 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004842{
4843 struct drm_device *dev = crtc->dev;
4844 struct drm_i915_private *dev_priv = dev->dev_private;
4845 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004846 struct drm_display_mode *adjusted_mode =
4847 &intel_crtc->config.adjusted_mode;
4848 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004849 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004850 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004851 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004852 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004853 u32 dspcntr;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004854 bool ok, has_reduced_clock = false, is_sdvo = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01004855 bool is_lvds = false, is_tv = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004856 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004857 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004858 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004859
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004860 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004861 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004862 case INTEL_OUTPUT_LVDS:
4863 is_lvds = true;
4864 break;
4865 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004866 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004867 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004868 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004869 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004870 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004871 case INTEL_OUTPUT_TVOUT:
4872 is_tv = true;
4873 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004874 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004875
Eric Anholtc751ce42010-03-25 11:48:48 -07004876 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004877 }
4878
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004879 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004880
Ma Lingd4906092009-03-18 20:13:27 +08004881 /*
4882 * Returns a set of divisors for the desired target clock with the given
4883 * refclk, or FALSE. The returned values represent the clock equation:
4884 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4885 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004886 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004887 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4888 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004889 if (!ok) {
4890 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004891 return -EINVAL;
4892 }
4893
4894 /* Ensure that the cursor is valid for the new mode before changing... */
4895 intel_crtc_update_cursor(crtc, true);
4896
4897 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004898 /*
4899 * Ensure we match the reduced clock's P to the target clock.
4900 * If the clocks don't match, we can't switch the display clock
4901 * by using the FP0/FP1. In such case we will disable the LVDS
4902 * downclock feature.
4903 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004904 has_reduced_clock = limit->find_pll(limit, crtc,
4905 dev_priv->lvds_downclock,
4906 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004907 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004908 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004909 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004910 /* Compat-code for transition, will disappear. */
4911 if (!intel_crtc->config.clock_set) {
4912 intel_crtc->config.dpll.n = clock.n;
4913 intel_crtc->config.dpll.m1 = clock.m1;
4914 intel_crtc->config.dpll.m2 = clock.m2;
4915 intel_crtc->config.dpll.p1 = clock.p1;
4916 intel_crtc->config.dpll.p2 = clock.p2;
4917 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004918
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004919 if (is_sdvo && is_tv)
Daniel Vetterf47709a2013-03-28 10:42:02 +01004920 i9xx_adjust_sdvo_tv_clock(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004921
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004922 if (IS_GEN2(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004923 i8xx_update_pll(intel_crtc, adjusted_mode,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304924 has_reduced_clock ? &reduced_clock : NULL,
4925 num_connectors);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004926 else if (IS_VALLEYVIEW(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004927 vlv_update_pll(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004928 else
Daniel Vetterf47709a2013-03-28 10:42:02 +01004929 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004930 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004931 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004932
Eric Anholtf564048e2011-03-30 13:01:02 -07004933 /* Set up the display plane register */
4934 dspcntr = DISPPLANE_GAMMA_ENABLE;
4935
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004936 if (!IS_VALLEYVIEW(dev)) {
4937 if (pipe == 0)
4938 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4939 else
4940 dspcntr |= DISPPLANE_SEL_PIPE_B;
4941 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004942
Ville Syrjälä2582a852013-04-17 17:48:47 +03004943 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
Eric Anholtf564048e2011-03-30 13:01:02 -07004944 drm_mode_debug_printmodeline(mode);
4945
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004946 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07004947
4948 /* pipesrc and dspsize control the size that is scaled from,
4949 * which should always be the user's requested size.
4950 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004951 I915_WRITE(DSPSIZE(plane),
4952 ((mode->vdisplay - 1) << 16) |
4953 (mode->hdisplay - 1));
4954 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004955
Daniel Vetter84b046f2013-02-19 18:48:54 +01004956 i9xx_set_pipeconf(intel_crtc);
4957
Eric Anholtf564048e2011-03-30 13:01:02 -07004958 I915_WRITE(DSPCNTR(plane), dspcntr);
4959 POSTING_READ(DSPCNTR(plane));
4960
Daniel Vetter94352cf2012-07-05 22:51:56 +02004961 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004962
4963 intel_update_watermarks(dev);
4964
Eric Anholtf564048e2011-03-30 13:01:02 -07004965 return ret;
4966}
4967
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004968static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
4969 struct intel_crtc_config *pipe_config)
4970{
4971 struct drm_device *dev = crtc->base.dev;
4972 struct drm_i915_private *dev_priv = dev->dev_private;
4973 uint32_t tmp;
4974
4975 tmp = I915_READ(PIPECONF(crtc->pipe));
4976 if (!(tmp & PIPECONF_ENABLE))
4977 return false;
4978
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004979 intel_get_pipe_timings(crtc, pipe_config);
4980
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004981 return true;
4982}
4983
Paulo Zanonidde86e22012-12-01 12:04:25 -02004984static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004985{
4986 struct drm_i915_private *dev_priv = dev->dev_private;
4987 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004988 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004989 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004990 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004991 bool has_cpu_edp = false;
4992 bool has_pch_edp = false;
4993 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004994 bool has_ck505 = false;
4995 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004996
4997 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004998 list_for_each_entry(encoder, &mode_config->encoder_list,
4999 base.head) {
5000 switch (encoder->type) {
5001 case INTEL_OUTPUT_LVDS:
5002 has_panel = true;
5003 has_lvds = true;
5004 break;
5005 case INTEL_OUTPUT_EDP:
5006 has_panel = true;
5007 if (intel_encoder_is_pch_edp(&encoder->base))
5008 has_pch_edp = true;
5009 else
5010 has_cpu_edp = true;
5011 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005012 }
5013 }
5014
Keith Packard99eb6a02011-09-26 14:29:12 -07005015 if (HAS_PCH_IBX(dev)) {
5016 has_ck505 = dev_priv->display_clock_mode;
5017 can_ssc = has_ck505;
5018 } else {
5019 has_ck505 = false;
5020 can_ssc = true;
5021 }
5022
5023 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
5024 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
5025 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005026
5027 /* Ironlake: try to setup display ref clock before DPLL
5028 * enabling. This is only under driver's control after
5029 * PCH B stepping, previous chipset stepping should be
5030 * ignoring this setting.
5031 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005032 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005033
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005034 /* As we must carefully and slowly disable/enable each source in turn,
5035 * compute the final state we want first and check if we need to
5036 * make any changes at all.
5037 */
5038 final = val;
5039 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005040 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005041 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005042 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005043 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5044
5045 final &= ~DREF_SSC_SOURCE_MASK;
5046 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5047 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005048
Keith Packard199e5d72011-09-22 12:01:57 -07005049 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005050 final |= DREF_SSC_SOURCE_ENABLE;
5051
5052 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5053 final |= DREF_SSC1_ENABLE;
5054
5055 if (has_cpu_edp) {
5056 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5057 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5058 else
5059 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5060 } else
5061 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5062 } else {
5063 final |= DREF_SSC_SOURCE_DISABLE;
5064 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5065 }
5066
5067 if (final == val)
5068 return;
5069
5070 /* Always enable nonspread source */
5071 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5072
5073 if (has_ck505)
5074 val |= DREF_NONSPREAD_CK505_ENABLE;
5075 else
5076 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5077
5078 if (has_panel) {
5079 val &= ~DREF_SSC_SOURCE_MASK;
5080 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005081
Keith Packard199e5d72011-09-22 12:01:57 -07005082 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005083 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005084 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005085 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005086 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005087 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005088
5089 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005090 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005091 POSTING_READ(PCH_DREF_CONTROL);
5092 udelay(200);
5093
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005094 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005095
5096 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005097 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005098 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005099 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005100 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005101 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005102 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005103 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005104 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005105 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005106
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005107 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005108 POSTING_READ(PCH_DREF_CONTROL);
5109 udelay(200);
5110 } else {
5111 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5112
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005113 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005114
5115 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005116 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005117
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005118 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005119 POSTING_READ(PCH_DREF_CONTROL);
5120 udelay(200);
5121
5122 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005123 val &= ~DREF_SSC_SOURCE_MASK;
5124 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005125
5126 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005127 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005128
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005129 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005130 POSTING_READ(PCH_DREF_CONTROL);
5131 udelay(200);
5132 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005133
5134 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005135}
5136
Paulo Zanonidde86e22012-12-01 12:04:25 -02005137/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
5138static void lpt_init_pch_refclk(struct drm_device *dev)
5139{
5140 struct drm_i915_private *dev_priv = dev->dev_private;
5141 struct drm_mode_config *mode_config = &dev->mode_config;
5142 struct intel_encoder *encoder;
5143 bool has_vga = false;
5144 bool is_sdv = false;
5145 u32 tmp;
5146
5147 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5148 switch (encoder->type) {
5149 case INTEL_OUTPUT_ANALOG:
5150 has_vga = true;
5151 break;
5152 }
5153 }
5154
5155 if (!has_vga)
5156 return;
5157
Daniel Vetterc00db242013-01-22 15:33:27 +01005158 mutex_lock(&dev_priv->dpio_lock);
5159
Paulo Zanonidde86e22012-12-01 12:04:25 -02005160 /* XXX: Rip out SDV support once Haswell ships for real. */
5161 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
5162 is_sdv = true;
5163
5164 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5165 tmp &= ~SBI_SSCCTL_DISABLE;
5166 tmp |= SBI_SSCCTL_PATHALT;
5167 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5168
5169 udelay(24);
5170
5171 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5172 tmp &= ~SBI_SSCCTL_PATHALT;
5173 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5174
5175 if (!is_sdv) {
5176 tmp = I915_READ(SOUTH_CHICKEN2);
5177 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5178 I915_WRITE(SOUTH_CHICKEN2, tmp);
5179
5180 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5181 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5182 DRM_ERROR("FDI mPHY reset assert timeout\n");
5183
5184 tmp = I915_READ(SOUTH_CHICKEN2);
5185 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5186 I915_WRITE(SOUTH_CHICKEN2, tmp);
5187
5188 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5189 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
5190 100))
5191 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5192 }
5193
5194 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5195 tmp &= ~(0xFF << 24);
5196 tmp |= (0x12 << 24);
5197 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5198
Paulo Zanonidde86e22012-12-01 12:04:25 -02005199 if (is_sdv) {
5200 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
5201 tmp |= 0x7FFF;
5202 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
5203 }
5204
5205 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5206 tmp |= (1 << 11);
5207 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5208
5209 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5210 tmp |= (1 << 11);
5211 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5212
5213 if (is_sdv) {
5214 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
5215 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5216 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
5217
5218 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
5219 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5220 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
5221
5222 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
5223 tmp |= (0x3F << 8);
5224 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
5225
5226 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
5227 tmp |= (0x3F << 8);
5228 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
5229 }
5230
5231 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5232 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5233 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5234
5235 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5236 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5237 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5238
5239 if (!is_sdv) {
5240 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5241 tmp &= ~(7 << 13);
5242 tmp |= (5 << 13);
5243 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
5244
5245 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5246 tmp &= ~(7 << 13);
5247 tmp |= (5 << 13);
5248 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
5249 }
5250
5251 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5252 tmp &= ~0xFF;
5253 tmp |= 0x1C;
5254 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5255
5256 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5257 tmp &= ~0xFF;
5258 tmp |= 0x1C;
5259 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5260
5261 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5262 tmp &= ~(0xFF << 16);
5263 tmp |= (0x1C << 16);
5264 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5265
5266 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5267 tmp &= ~(0xFF << 16);
5268 tmp |= (0x1C << 16);
5269 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5270
5271 if (!is_sdv) {
5272 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5273 tmp |= (1 << 27);
5274 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5275
5276 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5277 tmp |= (1 << 27);
5278 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5279
5280 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5281 tmp &= ~(0xF << 28);
5282 tmp |= (4 << 28);
5283 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5284
5285 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5286 tmp &= ~(0xF << 28);
5287 tmp |= (4 << 28);
5288 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5289 }
5290
5291 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5292 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5293 tmp |= SBI_DBUFF0_ENABLE;
5294 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005295
5296 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005297}
5298
5299/*
5300 * Initialize reference clocks when the driver loads
5301 */
5302void intel_init_pch_refclk(struct drm_device *dev)
5303{
5304 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5305 ironlake_init_pch_refclk(dev);
5306 else if (HAS_PCH_LPT(dev))
5307 lpt_init_pch_refclk(dev);
5308}
5309
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005310static int ironlake_get_refclk(struct drm_crtc *crtc)
5311{
5312 struct drm_device *dev = crtc->dev;
5313 struct drm_i915_private *dev_priv = dev->dev_private;
5314 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005315 struct intel_encoder *edp_encoder = NULL;
5316 int num_connectors = 0;
5317 bool is_lvds = false;
5318
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005319 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005320 switch (encoder->type) {
5321 case INTEL_OUTPUT_LVDS:
5322 is_lvds = true;
5323 break;
5324 case INTEL_OUTPUT_EDP:
5325 edp_encoder = encoder;
5326 break;
5327 }
5328 num_connectors++;
5329 }
5330
5331 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5332 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5333 dev_priv->lvds_ssc_freq);
5334 return dev_priv->lvds_ssc_freq * 1000;
5335 }
5336
5337 return 120000;
5338}
5339
Daniel Vetter6ff93602013-04-19 11:24:36 +02005340static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005341{
5342 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5343 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5344 int pipe = intel_crtc->pipe;
5345 uint32_t val;
5346
5347 val = I915_READ(PIPECONF(pipe));
5348
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005349 val &= ~PIPECONF_BPC_MASK;
Daniel Vetter965e0c42013-03-27 00:44:57 +01005350 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005351 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005352 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005353 break;
5354 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005355 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005356 break;
5357 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005358 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005359 break;
5360 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005361 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005362 break;
5363 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005364 /* Case prevented by intel_choose_pipe_bpp_dither. */
5365 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005366 }
5367
5368 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005369 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005370 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5371
5372 val &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005373 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005374 val |= PIPECONF_INTERLACED_ILK;
5375 else
5376 val |= PIPECONF_PROGRESSIVE;
5377
Daniel Vetter50f3b012013-03-27 00:44:56 +01005378 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005379 val |= PIPECONF_COLOR_RANGE_SELECT;
5380 else
5381 val &= ~PIPECONF_COLOR_RANGE_SELECT;
5382
Paulo Zanonic8203562012-09-12 10:06:29 -03005383 I915_WRITE(PIPECONF(pipe), val);
5384 POSTING_READ(PIPECONF(pipe));
5385}
5386
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005387/*
5388 * Set up the pipe CSC unit.
5389 *
5390 * Currently only full range RGB to limited range RGB conversion
5391 * is supported, but eventually this should handle various
5392 * RGB<->YCbCr scenarios as well.
5393 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005394static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005395{
5396 struct drm_device *dev = crtc->dev;
5397 struct drm_i915_private *dev_priv = dev->dev_private;
5398 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5399 int pipe = intel_crtc->pipe;
5400 uint16_t coeff = 0x7800; /* 1.0 */
5401
5402 /*
5403 * TODO: Check what kind of values actually come out of the pipe
5404 * with these coeff/postoff values and adjust to get the best
5405 * accuracy. Perhaps we even need to take the bpc value into
5406 * consideration.
5407 */
5408
Daniel Vetter50f3b012013-03-27 00:44:56 +01005409 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005410 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5411
5412 /*
5413 * GY/GU and RY/RU should be the other way around according
5414 * to BSpec, but reality doesn't agree. Just set them up in
5415 * a way that results in the correct picture.
5416 */
5417 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5418 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5419
5420 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5421 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5422
5423 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5424 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5425
5426 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5427 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5428 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5429
5430 if (INTEL_INFO(dev)->gen > 6) {
5431 uint16_t postoff = 0;
5432
Daniel Vetter50f3b012013-03-27 00:44:56 +01005433 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005434 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5435
5436 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5437 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5438 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5439
5440 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5441 } else {
5442 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5443
Daniel Vetter50f3b012013-03-27 00:44:56 +01005444 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005445 mode |= CSC_BLACK_SCREEN_OFFSET;
5446
5447 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5448 }
5449}
5450
Daniel Vetter6ff93602013-04-19 11:24:36 +02005451static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005452{
5453 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5454 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005455 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005456 uint32_t val;
5457
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005458 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005459
5460 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005461 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005462 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5463
5464 val &= ~PIPECONF_INTERLACE_MASK_HSW;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005465 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005466 val |= PIPECONF_INTERLACED_ILK;
5467 else
5468 val |= PIPECONF_PROGRESSIVE;
5469
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005470 I915_WRITE(PIPECONF(cpu_transcoder), val);
5471 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005472}
5473
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005474static bool ironlake_compute_clocks(struct drm_crtc *crtc,
5475 struct drm_display_mode *adjusted_mode,
5476 intel_clock_t *clock,
5477 bool *has_reduced_clock,
5478 intel_clock_t *reduced_clock)
5479{
5480 struct drm_device *dev = crtc->dev;
5481 struct drm_i915_private *dev_priv = dev->dev_private;
5482 struct intel_encoder *intel_encoder;
5483 int refclk;
5484 const intel_limit_t *limit;
5485 bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
5486
5487 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5488 switch (intel_encoder->type) {
5489 case INTEL_OUTPUT_LVDS:
5490 is_lvds = true;
5491 break;
5492 case INTEL_OUTPUT_SDVO:
5493 case INTEL_OUTPUT_HDMI:
5494 is_sdvo = true;
5495 if (intel_encoder->needs_tv_clock)
5496 is_tv = true;
5497 break;
5498 case INTEL_OUTPUT_TVOUT:
5499 is_tv = true;
5500 break;
5501 }
5502 }
5503
5504 refclk = ironlake_get_refclk(crtc);
5505
5506 /*
5507 * Returns a set of divisors for the desired target clock with the given
5508 * refclk, or FALSE. The returned values represent the clock equation:
5509 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5510 */
5511 limit = intel_limit(crtc, refclk);
5512 ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5513 clock);
5514 if (!ret)
5515 return false;
5516
5517 if (is_lvds && dev_priv->lvds_downclock_avail) {
5518 /*
5519 * Ensure we match the reduced clock's P to the target clock.
5520 * If the clocks don't match, we can't switch the display clock
5521 * by using the FP0/FP1. In such case we will disable the LVDS
5522 * downclock feature.
5523 */
5524 *has_reduced_clock = limit->find_pll(limit, crtc,
5525 dev_priv->lvds_downclock,
5526 refclk,
5527 clock,
5528 reduced_clock);
5529 }
5530
5531 if (is_sdvo && is_tv)
Daniel Vetterf47709a2013-03-28 10:42:02 +01005532 i9xx_adjust_sdvo_tv_clock(to_intel_crtc(crtc));
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005533
5534 return true;
5535}
5536
Daniel Vetter01a415f2012-10-27 15:58:40 +02005537static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5538{
5539 struct drm_i915_private *dev_priv = dev->dev_private;
5540 uint32_t temp;
5541
5542 temp = I915_READ(SOUTH_CHICKEN1);
5543 if (temp & FDI_BC_BIFURCATION_SELECT)
5544 return;
5545
5546 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5547 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5548
5549 temp |= FDI_BC_BIFURCATION_SELECT;
5550 DRM_DEBUG_KMS("enabling fdi C rx\n");
5551 I915_WRITE(SOUTH_CHICKEN1, temp);
5552 POSTING_READ(SOUTH_CHICKEN1);
5553}
5554
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005555static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
5556{
5557 struct drm_device *dev = intel_crtc->base.dev;
5558 struct drm_i915_private *dev_priv = dev->dev_private;
5559
5560 switch (intel_crtc->pipe) {
5561 case PIPE_A:
5562 break;
5563 case PIPE_B:
5564 if (intel_crtc->config.fdi_lanes > 2)
5565 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5566 else
5567 cpt_enable_fdi_bc_bifurcation(dev);
5568
5569 break;
5570 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005571 cpt_enable_fdi_bc_bifurcation(dev);
5572
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005573 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005574 default:
5575 BUG();
5576 }
5577}
5578
Paulo Zanonid4b19312012-11-29 11:29:32 -02005579int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5580{
5581 /*
5582 * Account for spread spectrum to avoid
5583 * oversubscribing the link. Max center spread
5584 * is 2.5%; use 5% for safety's sake.
5585 */
5586 u32 bps = target_clock * bpp * 21 / 20;
5587 return bps / (link_bw * 8) + 1;
5588}
5589
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005590void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5591 struct intel_link_m_n *m_n)
5592{
5593 struct drm_device *dev = crtc->base.dev;
5594 struct drm_i915_private *dev_priv = dev->dev_private;
5595 int pipe = crtc->pipe;
5596
5597 I915_WRITE(TRANSDATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5598 I915_WRITE(TRANSDATA_N1(pipe), m_n->gmch_n);
5599 I915_WRITE(TRANSDPLINK_M1(pipe), m_n->link_m);
5600 I915_WRITE(TRANSDPLINK_N1(pipe), m_n->link_n);
5601}
5602
5603void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5604 struct intel_link_m_n *m_n)
5605{
5606 struct drm_device *dev = crtc->base.dev;
5607 struct drm_i915_private *dev_priv = dev->dev_private;
5608 int pipe = crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005609 enum transcoder transcoder = crtc->config.cpu_transcoder;
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005610
5611 if (INTEL_INFO(dev)->gen >= 5) {
5612 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5613 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5614 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5615 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5616 } else {
5617 I915_WRITE(PIPE_GMCH_DATA_M(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5618 I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n->gmch_n);
5619 I915_WRITE(PIPE_DP_LINK_M(pipe), m_n->link_m);
5620 I915_WRITE(PIPE_DP_LINK_N(pipe), m_n->link_n);
5621 }
5622}
5623
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005624static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
5625{
5626 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
5627}
5628
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005629static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005630 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005631 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005632{
5633 struct drm_crtc *crtc = &intel_crtc->base;
5634 struct drm_device *dev = crtc->dev;
5635 struct drm_i915_private *dev_priv = dev->dev_private;
5636 struct intel_encoder *intel_encoder;
5637 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005638 int factor, num_connectors = 0;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005639 bool is_lvds = false, is_sdvo = false, is_tv = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005640
5641 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5642 switch (intel_encoder->type) {
5643 case INTEL_OUTPUT_LVDS:
5644 is_lvds = true;
5645 break;
5646 case INTEL_OUTPUT_SDVO:
5647 case INTEL_OUTPUT_HDMI:
5648 is_sdvo = true;
5649 if (intel_encoder->needs_tv_clock)
5650 is_tv = true;
5651 break;
5652 case INTEL_OUTPUT_TVOUT:
5653 is_tv = true;
5654 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005655 }
5656
5657 num_connectors++;
5658 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005659
Chris Wilsonc1858122010-12-03 21:35:48 +00005660 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005661 factor = 21;
5662 if (is_lvds) {
5663 if ((intel_panel_use_ssc(dev_priv) &&
5664 dev_priv->lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005665 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005666 factor = 25;
5667 } else if (is_sdvo && is_tv)
5668 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005669
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005670 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005671 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005672
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005673 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5674 *fp2 |= FP_CB_TUNE;
5675
Chris Wilson5eddb702010-09-11 13:48:45 +01005676 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005677
Eric Anholta07d6782011-03-30 13:01:08 -07005678 if (is_lvds)
5679 dpll |= DPLLB_MODE_LVDS;
5680 else
5681 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005682
5683 if (intel_crtc->config.pixel_multiplier > 1) {
5684 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5685 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005686 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005687
5688 if (is_sdvo)
5689 dpll |= DPLL_DVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005690 if (intel_crtc->config.has_dp_encoder)
Eric Anholta07d6782011-03-30 13:01:08 -07005691 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005692
Eric Anholta07d6782011-03-30 13:01:08 -07005693 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005694 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005695 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005696 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005697
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005698 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005699 case 5:
5700 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5701 break;
5702 case 7:
5703 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5704 break;
5705 case 10:
5706 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5707 break;
5708 case 14:
5709 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5710 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005711 }
5712
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005713 if (is_sdvo && is_tv)
5714 dpll |= PLL_REF_INPUT_TVCLKINBC;
5715 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08005716 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005717 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08005718 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005719 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005720 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005721 else
5722 dpll |= PLL_REF_INPUT_DREFCLK;
5723
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005724 return dpll;
5725}
5726
Jesse Barnes79e53942008-11-07 14:24:08 -08005727static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005728 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005729 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005730{
5731 struct drm_device *dev = crtc->dev;
5732 struct drm_i915_private *dev_priv = dev->dev_private;
5733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005734 struct drm_display_mode *adjusted_mode =
5735 &intel_crtc->config.adjusted_mode;
5736 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08005737 int pipe = intel_crtc->pipe;
5738 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005739 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005740 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005741 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005742 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005743 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005744 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005745 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005746
5747 for_each_encoder_on_crtc(dev, crtc, encoder) {
5748 switch (encoder->type) {
5749 case INTEL_OUTPUT_LVDS:
5750 is_lvds = true;
5751 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005752 }
5753
5754 num_connectors++;
5755 }
5756
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005757 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5758 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5759
Daniel Vetter3b117c82013-04-17 20:15:07 +02005760 intel_crtc->config.cpu_transcoder = pipe;
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005761
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005762 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5763 &has_reduced_clock, &reduced_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005764 if (!ok) {
5765 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5766 return -EINVAL;
5767 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005768 /* Compat-code for transition, will disappear. */
5769 if (!intel_crtc->config.clock_set) {
5770 intel_crtc->config.dpll.n = clock.n;
5771 intel_crtc->config.dpll.m1 = clock.m1;
5772 intel_crtc->config.dpll.m2 = clock.m2;
5773 intel_crtc->config.dpll.p1 = clock.p1;
5774 intel_crtc->config.dpll.p2 = clock.p2;
5775 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005776
5777 /* Ensure that the cursor is valid for the new mode before changing... */
5778 intel_crtc_update_cursor(crtc, true);
5779
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005780 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005781 drm_mode_debug_printmodeline(mode);
5782
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005783 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005784 if (intel_crtc->config.has_pch_encoder) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005785 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005786
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005787 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005788 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005789 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005790
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005791 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005792 &fp, &reduced_clock,
5793 has_reduced_clock ? &fp2 : NULL);
5794
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005795 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5796 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005797 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5798 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005799 return -EINVAL;
5800 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005801 } else
5802 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005803
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005804 if (intel_crtc->config.has_dp_encoder)
5805 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005806
Daniel Vetterdafd2262012-11-26 17:22:07 +01005807 for_each_encoder_on_crtc(dev, crtc, encoder)
5808 if (encoder->pre_pll_enable)
5809 encoder->pre_pll_enable(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005810
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005811 if (intel_crtc->pch_pll) {
5812 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005813
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005814 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005815 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005816 udelay(150);
5817
Eric Anholt8febb292011-03-30 13:01:07 -07005818 /* The pixel multiplier can only be updated once the
5819 * DPLL is enabled and the clocks are stable.
5820 *
5821 * So write it again.
5822 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005823 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005824 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005825
Chris Wilson5eddb702010-09-11 13:48:45 +01005826 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005827 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005828 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005829 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005830 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005831 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005832 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005833 }
5834 }
5835
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005836 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005837
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005838 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005839 intel_cpu_transcoder_set_m_n(intel_crtc,
5840 &intel_crtc->config.fdi_m_n);
5841 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005842
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005843 if (IS_IVYBRIDGE(dev))
5844 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005845
Daniel Vetter6ff93602013-04-19 11:24:36 +02005846 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005847
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005848 /* Set up the display plane register */
5849 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005850 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005851
Daniel Vetter94352cf2012-07-05 22:51:56 +02005852 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005853
5854 intel_update_watermarks(dev);
5855
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03005856 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5857
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005858 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005859}
5860
Daniel Vetter72419202013-04-04 13:28:53 +02005861static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5862 struct intel_crtc_config *pipe_config)
5863{
5864 struct drm_device *dev = crtc->base.dev;
5865 struct drm_i915_private *dev_priv = dev->dev_private;
5866 enum transcoder transcoder = pipe_config->cpu_transcoder;
5867
5868 pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
5869 pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
5870 pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
5871 & ~TU_SIZE_MASK;
5872 pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
5873 pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
5874 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5875}
5876
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005877static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5878 struct intel_crtc_config *pipe_config)
5879{
5880 struct drm_device *dev = crtc->base.dev;
5881 struct drm_i915_private *dev_priv = dev->dev_private;
5882 uint32_t tmp;
5883
5884 tmp = I915_READ(PIPECONF(crtc->pipe));
5885 if (!(tmp & PIPECONF_ENABLE))
5886 return false;
5887
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005888 if (I915_READ(TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005889 pipe_config->has_pch_encoder = true;
5890
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005891 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
5892 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5893 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005894
5895 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005896 }
5897
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005898 intel_get_pipe_timings(crtc, pipe_config);
5899
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005900 return true;
5901}
5902
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005903static void haswell_modeset_global_resources(struct drm_device *dev)
5904{
5905 struct drm_i915_private *dev_priv = dev->dev_private;
5906 bool enable = false;
5907 struct intel_crtc *crtc;
5908 struct intel_encoder *encoder;
5909
5910 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
5911 if (crtc->pipe != PIPE_A && crtc->base.enabled)
5912 enable = true;
5913 /* XXX: Should check for edp transcoder here, but thanks to init
5914 * sequence that's not yet available. Just in case desktop eDP
5915 * on PORT D is possible on haswell, too. */
Jesse Barnesb074cec2013-04-25 12:55:02 -07005916 /* Even the eDP panel fitter is outside the always-on well. */
5917 if (I915_READ(PF_WIN_SZ(crtc->pipe)))
5918 enable = true;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005919 }
5920
5921 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
5922 base.head) {
5923 if (encoder->type != INTEL_OUTPUT_EDP &&
5924 encoder->connectors_active)
5925 enable = true;
5926 }
5927
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005928 intel_set_power_well(dev, enable);
5929}
5930
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005931static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005932 int x, int y,
5933 struct drm_framebuffer *fb)
5934{
5935 struct drm_device *dev = crtc->dev;
5936 struct drm_i915_private *dev_priv = dev->dev_private;
5937 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005938 struct drm_display_mode *adjusted_mode =
5939 &intel_crtc->config.adjusted_mode;
5940 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005941 int pipe = intel_crtc->pipe;
5942 int plane = intel_crtc->plane;
5943 int num_connectors = 0;
Daniel Vetter8b470472013-03-28 10:41:59 +01005944 bool is_cpu_edp = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005945 struct intel_encoder *encoder;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005946 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005947
5948 for_each_encoder_on_crtc(dev, crtc, encoder) {
5949 switch (encoder->type) {
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005950 case INTEL_OUTPUT_EDP:
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005951 if (!intel_encoder_is_pch_edp(&encoder->base))
5952 is_cpu_edp = true;
5953 break;
5954 }
5955
5956 num_connectors++;
5957 }
5958
Daniel Vetterbba21812013-03-22 10:53:40 +01005959 if (is_cpu_edp)
Daniel Vetter3b117c82013-04-17 20:15:07 +02005960 intel_crtc->config.cpu_transcoder = TRANSCODER_EDP;
Daniel Vetterbba21812013-03-22 10:53:40 +01005961 else
Daniel Vetter3b117c82013-04-17 20:15:07 +02005962 intel_crtc->config.cpu_transcoder = pipe;
Daniel Vetterbba21812013-03-22 10:53:40 +01005963
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005964 /* We are not sure yet this won't happen. */
5965 WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
5966 INTEL_PCH_TYPE(dev));
5967
5968 WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
5969 num_connectors, pipe_name(pipe));
5970
Daniel Vetter3b117c82013-04-17 20:15:07 +02005971 WARN_ON(I915_READ(PIPECONF(intel_crtc->config.cpu_transcoder)) &
Paulo Zanoni1ce42922012-10-05 12:06:01 -03005972 (PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));
5973
5974 WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);
5975
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005976 if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
5977 return -EINVAL;
5978
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005979 /* Ensure that the cursor is valid for the new mode before changing... */
5980 intel_crtc_update_cursor(crtc, true);
5981
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005982 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005983 drm_mode_debug_printmodeline(mode);
5984
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005985 if (intel_crtc->config.has_dp_encoder)
5986 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005987
5988 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005989
5990 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5991
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005992 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005993 intel_cpu_transcoder_set_m_n(intel_crtc,
5994 &intel_crtc->config.fdi_m_n);
5995 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005996
Daniel Vetter6ff93602013-04-19 11:24:36 +02005997 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005998
Daniel Vetter50f3b012013-03-27 00:44:56 +01005999 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006000
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006001 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006002 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006003 POSTING_READ(DSPCNTR(plane));
6004
6005 ret = intel_pipe_set_base(crtc, x, y, fb);
6006
6007 intel_update_watermarks(dev);
6008
6009 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
6010
Jesse Barnes79e53942008-11-07 14:24:08 -08006011 return ret;
6012}
6013
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006014static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6015 struct intel_crtc_config *pipe_config)
6016{
6017 struct drm_device *dev = crtc->base.dev;
6018 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2bfce952013-04-18 16:35:40 -03006019 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006020 uint32_t tmp;
6021
Paulo Zanoni2bfce952013-04-18 16:35:40 -03006022 if (!intel_using_power_well(dev_priv->dev) &&
6023 cpu_transcoder != TRANSCODER_EDP)
6024 return false;
6025
6026 tmp = I915_READ(PIPECONF(cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006027 if (!(tmp & PIPECONF_ENABLE))
6028 return false;
6029
Daniel Vetter88adfff2013-03-28 10:42:01 +01006030 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03006031 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01006032 * DDI E. So just check whether this pipe is wired to DDI E and whether
6033 * the PCH transcoder is on.
6034 */
Paulo Zanonif196e6b2013-04-18 16:35:41 -03006035 tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01006036 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006037 I915_READ(TRANSCONF(PIPE_A)) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01006038 pipe_config->has_pch_encoder = true;
6039
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006040 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
6041 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6042 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006043
6044 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006045 }
6046
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006047 intel_get_pipe_timings(crtc, pipe_config);
6048
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006049 return true;
6050}
6051
Eric Anholtf564048e2011-03-30 13:01:02 -07006052static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006053 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006054 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07006055{
6056 struct drm_device *dev = crtc->dev;
6057 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01006058 struct drm_encoder_helper_funcs *encoder_funcs;
6059 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07006060 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006061 struct drm_display_mode *adjusted_mode =
6062 &intel_crtc->config.adjusted_mode;
6063 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07006064 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07006065 int ret;
6066
Eric Anholt0b701d22011-03-30 13:01:03 -07006067 drm_vblank_pre_modeset(dev, pipe);
6068
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006069 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6070
Jesse Barnes79e53942008-11-07 14:24:08 -08006071 drm_vblank_post_modeset(dev, pipe);
6072
Daniel Vetter9256aa12012-10-31 19:26:13 +01006073 if (ret != 0)
6074 return ret;
6075
6076 for_each_encoder_on_crtc(dev, crtc, encoder) {
6077 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6078 encoder->base.base.id,
6079 drm_get_encoder_name(&encoder->base),
6080 mode->base.id, mode->name);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006081 if (encoder->mode_set) {
6082 encoder->mode_set(encoder);
6083 } else {
6084 encoder_funcs = encoder->base.helper_private;
6085 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
6086 }
Daniel Vetter9256aa12012-10-31 19:26:13 +01006087 }
6088
6089 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006090}
6091
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006092static bool intel_eld_uptodate(struct drm_connector *connector,
6093 int reg_eldv, uint32_t bits_eldv,
6094 int reg_elda, uint32_t bits_elda,
6095 int reg_edid)
6096{
6097 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6098 uint8_t *eld = connector->eld;
6099 uint32_t i;
6100
6101 i = I915_READ(reg_eldv);
6102 i &= bits_eldv;
6103
6104 if (!eld[0])
6105 return !i;
6106
6107 if (!i)
6108 return false;
6109
6110 i = I915_READ(reg_elda);
6111 i &= ~bits_elda;
6112 I915_WRITE(reg_elda, i);
6113
6114 for (i = 0; i < eld[2]; i++)
6115 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6116 return false;
6117
6118 return true;
6119}
6120
Wu Fengguange0dac652011-09-05 14:25:34 +08006121static void g4x_write_eld(struct drm_connector *connector,
6122 struct drm_crtc *crtc)
6123{
6124 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6125 uint8_t *eld = connector->eld;
6126 uint32_t eldv;
6127 uint32_t len;
6128 uint32_t i;
6129
6130 i = I915_READ(G4X_AUD_VID_DID);
6131
6132 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6133 eldv = G4X_ELDV_DEVCL_DEVBLC;
6134 else
6135 eldv = G4X_ELDV_DEVCTG;
6136
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006137 if (intel_eld_uptodate(connector,
6138 G4X_AUD_CNTL_ST, eldv,
6139 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6140 G4X_HDMIW_HDMIEDID))
6141 return;
6142
Wu Fengguange0dac652011-09-05 14:25:34 +08006143 i = I915_READ(G4X_AUD_CNTL_ST);
6144 i &= ~(eldv | G4X_ELD_ADDR);
6145 len = (i >> 9) & 0x1f; /* ELD buffer size */
6146 I915_WRITE(G4X_AUD_CNTL_ST, i);
6147
6148 if (!eld[0])
6149 return;
6150
6151 len = min_t(uint8_t, eld[2], len);
6152 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6153 for (i = 0; i < len; i++)
6154 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6155
6156 i = I915_READ(G4X_AUD_CNTL_ST);
6157 i |= eldv;
6158 I915_WRITE(G4X_AUD_CNTL_ST, i);
6159}
6160
Wang Xingchao83358c852012-08-16 22:43:37 +08006161static void haswell_write_eld(struct drm_connector *connector,
6162 struct drm_crtc *crtc)
6163{
6164 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6165 uint8_t *eld = connector->eld;
6166 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006168 uint32_t eldv;
6169 uint32_t i;
6170 int len;
6171 int pipe = to_intel_crtc(crtc)->pipe;
6172 int tmp;
6173
6174 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6175 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6176 int aud_config = HSW_AUD_CFG(pipe);
6177 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6178
6179
6180 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6181
6182 /* Audio output enable */
6183 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6184 tmp = I915_READ(aud_cntrl_st2);
6185 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6186 I915_WRITE(aud_cntrl_st2, tmp);
6187
6188 /* Wait for 1 vertical blank */
6189 intel_wait_for_vblank(dev, pipe);
6190
6191 /* Set ELD valid state */
6192 tmp = I915_READ(aud_cntrl_st2);
6193 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6194 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6195 I915_WRITE(aud_cntrl_st2, tmp);
6196 tmp = I915_READ(aud_cntrl_st2);
6197 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6198
6199 /* Enable HDMI mode */
6200 tmp = I915_READ(aud_config);
6201 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6202 /* clear N_programing_enable and N_value_index */
6203 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6204 I915_WRITE(aud_config, tmp);
6205
6206 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6207
6208 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006209 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006210
6211 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6212 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6213 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6214 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6215 } else
6216 I915_WRITE(aud_config, 0);
6217
6218 if (intel_eld_uptodate(connector,
6219 aud_cntrl_st2, eldv,
6220 aud_cntl_st, IBX_ELD_ADDRESS,
6221 hdmiw_hdmiedid))
6222 return;
6223
6224 i = I915_READ(aud_cntrl_st2);
6225 i &= ~eldv;
6226 I915_WRITE(aud_cntrl_st2, i);
6227
6228 if (!eld[0])
6229 return;
6230
6231 i = I915_READ(aud_cntl_st);
6232 i &= ~IBX_ELD_ADDRESS;
6233 I915_WRITE(aud_cntl_st, i);
6234 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6235 DRM_DEBUG_DRIVER("port num:%d\n", i);
6236
6237 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6238 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6239 for (i = 0; i < len; i++)
6240 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6241
6242 i = I915_READ(aud_cntrl_st2);
6243 i |= eldv;
6244 I915_WRITE(aud_cntrl_st2, i);
6245
6246}
6247
Wu Fengguange0dac652011-09-05 14:25:34 +08006248static void ironlake_write_eld(struct drm_connector *connector,
6249 struct drm_crtc *crtc)
6250{
6251 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6252 uint8_t *eld = connector->eld;
6253 uint32_t eldv;
6254 uint32_t i;
6255 int len;
6256 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006257 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006258 int aud_cntl_st;
6259 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006260 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006261
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006262 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006263 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6264 aud_config = IBX_AUD_CFG(pipe);
6265 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006266 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006267 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006268 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6269 aud_config = CPT_AUD_CFG(pipe);
6270 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006271 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006272 }
6273
Wang Xingchao9b138a82012-08-09 16:52:18 +08006274 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006275
6276 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006277 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006278 if (!i) {
6279 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6280 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006281 eldv = IBX_ELD_VALIDB;
6282 eldv |= IBX_ELD_VALIDB << 4;
6283 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006284 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006285 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006286 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006287 }
6288
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006289 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6290 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6291 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006292 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6293 } else
6294 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006295
6296 if (intel_eld_uptodate(connector,
6297 aud_cntrl_st2, eldv,
6298 aud_cntl_st, IBX_ELD_ADDRESS,
6299 hdmiw_hdmiedid))
6300 return;
6301
Wu Fengguange0dac652011-09-05 14:25:34 +08006302 i = I915_READ(aud_cntrl_st2);
6303 i &= ~eldv;
6304 I915_WRITE(aud_cntrl_st2, i);
6305
6306 if (!eld[0])
6307 return;
6308
Wu Fengguange0dac652011-09-05 14:25:34 +08006309 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006310 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006311 I915_WRITE(aud_cntl_st, i);
6312
6313 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6314 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6315 for (i = 0; i < len; i++)
6316 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6317
6318 i = I915_READ(aud_cntrl_st2);
6319 i |= eldv;
6320 I915_WRITE(aud_cntrl_st2, i);
6321}
6322
6323void intel_write_eld(struct drm_encoder *encoder,
6324 struct drm_display_mode *mode)
6325{
6326 struct drm_crtc *crtc = encoder->crtc;
6327 struct drm_connector *connector;
6328 struct drm_device *dev = encoder->dev;
6329 struct drm_i915_private *dev_priv = dev->dev_private;
6330
6331 connector = drm_select_eld(encoder, mode);
6332 if (!connector)
6333 return;
6334
6335 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6336 connector->base.id,
6337 drm_get_connector_name(connector),
6338 connector->encoder->base.id,
6339 drm_get_encoder_name(connector->encoder));
6340
6341 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6342
6343 if (dev_priv->display.write_eld)
6344 dev_priv->display.write_eld(connector, crtc);
6345}
6346
Jesse Barnes79e53942008-11-07 14:24:08 -08006347/** Loads the palette/gamma unit for the CRTC with the prepared values */
6348void intel_crtc_load_lut(struct drm_crtc *crtc)
6349{
6350 struct drm_device *dev = crtc->dev;
6351 struct drm_i915_private *dev_priv = dev->dev_private;
6352 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006353 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006354 int i;
6355
6356 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006357 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006358 return;
6359
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006360 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006361 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006362 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006363
Jesse Barnes79e53942008-11-07 14:24:08 -08006364 for (i = 0; i < 256; i++) {
6365 I915_WRITE(palreg + 4 * i,
6366 (intel_crtc->lut_r[i] << 16) |
6367 (intel_crtc->lut_g[i] << 8) |
6368 intel_crtc->lut_b[i]);
6369 }
6370}
6371
Chris Wilson560b85b2010-08-07 11:01:38 +01006372static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6373{
6374 struct drm_device *dev = crtc->dev;
6375 struct drm_i915_private *dev_priv = dev->dev_private;
6376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6377 bool visible = base != 0;
6378 u32 cntl;
6379
6380 if (intel_crtc->cursor_visible == visible)
6381 return;
6382
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006383 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006384 if (visible) {
6385 /* On these chipsets we can only modify the base whilst
6386 * the cursor is disabled.
6387 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006388 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006389
6390 cntl &= ~(CURSOR_FORMAT_MASK);
6391 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6392 cntl |= CURSOR_ENABLE |
6393 CURSOR_GAMMA_ENABLE |
6394 CURSOR_FORMAT_ARGB;
6395 } else
6396 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006397 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006398
6399 intel_crtc->cursor_visible = visible;
6400}
6401
6402static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6403{
6404 struct drm_device *dev = crtc->dev;
6405 struct drm_i915_private *dev_priv = dev->dev_private;
6406 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6407 int pipe = intel_crtc->pipe;
6408 bool visible = base != 0;
6409
6410 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006411 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006412 if (base) {
6413 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6414 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6415 cntl |= pipe << 28; /* Connect to correct pipe */
6416 } else {
6417 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6418 cntl |= CURSOR_MODE_DISABLE;
6419 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006420 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006421
6422 intel_crtc->cursor_visible = visible;
6423 }
6424 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006425 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006426}
6427
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006428static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6429{
6430 struct drm_device *dev = crtc->dev;
6431 struct drm_i915_private *dev_priv = dev->dev_private;
6432 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6433 int pipe = intel_crtc->pipe;
6434 bool visible = base != 0;
6435
6436 if (intel_crtc->cursor_visible != visible) {
6437 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6438 if (base) {
6439 cntl &= ~CURSOR_MODE;
6440 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6441 } else {
6442 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6443 cntl |= CURSOR_MODE_DISABLE;
6444 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006445 if (IS_HASWELL(dev))
6446 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006447 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6448
6449 intel_crtc->cursor_visible = visible;
6450 }
6451 /* and commit changes on next vblank */
6452 I915_WRITE(CURBASE_IVB(pipe), base);
6453}
6454
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006455/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006456static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6457 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006458{
6459 struct drm_device *dev = crtc->dev;
6460 struct drm_i915_private *dev_priv = dev->dev_private;
6461 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6462 int pipe = intel_crtc->pipe;
6463 int x = intel_crtc->cursor_x;
6464 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006465 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006466 bool visible;
6467
6468 pos = 0;
6469
Chris Wilson6b383a72010-09-13 13:54:26 +01006470 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006471 base = intel_crtc->cursor_addr;
6472 if (x > (int) crtc->fb->width)
6473 base = 0;
6474
6475 if (y > (int) crtc->fb->height)
6476 base = 0;
6477 } else
6478 base = 0;
6479
6480 if (x < 0) {
6481 if (x + intel_crtc->cursor_width < 0)
6482 base = 0;
6483
6484 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6485 x = -x;
6486 }
6487 pos |= x << CURSOR_X_SHIFT;
6488
6489 if (y < 0) {
6490 if (y + intel_crtc->cursor_height < 0)
6491 base = 0;
6492
6493 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6494 y = -y;
6495 }
6496 pos |= y << CURSOR_Y_SHIFT;
6497
6498 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006499 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006500 return;
6501
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006502 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006503 I915_WRITE(CURPOS_IVB(pipe), pos);
6504 ivb_update_cursor(crtc, base);
6505 } else {
6506 I915_WRITE(CURPOS(pipe), pos);
6507 if (IS_845G(dev) || IS_I865G(dev))
6508 i845_update_cursor(crtc, base);
6509 else
6510 i9xx_update_cursor(crtc, base);
6511 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006512}
6513
Jesse Barnes79e53942008-11-07 14:24:08 -08006514static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006515 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006516 uint32_t handle,
6517 uint32_t width, uint32_t height)
6518{
6519 struct drm_device *dev = crtc->dev;
6520 struct drm_i915_private *dev_priv = dev->dev_private;
6521 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006522 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006523 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006524 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006525
Jesse Barnes79e53942008-11-07 14:24:08 -08006526 /* if we want to turn off the cursor ignore width and height */
6527 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006528 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006529 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006530 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006531 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006532 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006533 }
6534
6535 /* Currently we only support 64x64 cursors */
6536 if (width != 64 || height != 64) {
6537 DRM_ERROR("we currently only support 64x64 cursors\n");
6538 return -EINVAL;
6539 }
6540
Chris Wilson05394f32010-11-08 19:18:58 +00006541 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006542 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006543 return -ENOENT;
6544
Chris Wilson05394f32010-11-08 19:18:58 +00006545 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006546 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006547 ret = -ENOMEM;
6548 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006549 }
6550
Dave Airlie71acb5e2008-12-30 20:31:46 +10006551 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006552 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006553 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006554 unsigned alignment;
6555
Chris Wilsond9e86c02010-11-10 16:40:20 +00006556 if (obj->tiling_mode) {
6557 DRM_ERROR("cursor cannot be tiled\n");
6558 ret = -EINVAL;
6559 goto fail_locked;
6560 }
6561
Chris Wilson693db182013-03-05 14:52:39 +00006562 /* Note that the w/a also requires 2 PTE of padding following
6563 * the bo. We currently fill all unused PTE with the shadow
6564 * page and so we should always have valid PTE following the
6565 * cursor preventing the VT-d warning.
6566 */
6567 alignment = 0;
6568 if (need_vtd_wa(dev))
6569 alignment = 64*1024;
6570
6571 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006572 if (ret) {
6573 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006574 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006575 }
6576
Chris Wilsond9e86c02010-11-10 16:40:20 +00006577 ret = i915_gem_object_put_fence(obj);
6578 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006579 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006580 goto fail_unpin;
6581 }
6582
Chris Wilson05394f32010-11-08 19:18:58 +00006583 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006584 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006585 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006586 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006587 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6588 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006589 if (ret) {
6590 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006591 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006592 }
Chris Wilson05394f32010-11-08 19:18:58 +00006593 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006594 }
6595
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006596 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04006597 I915_WRITE(CURSIZE, (height << 12) | width);
6598
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006599 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006600 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006601 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006602 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006603 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6604 } else
6605 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006606 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006607 }
Jesse Barnes80824002009-09-10 15:28:06 -07006608
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006609 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006610
6611 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006612 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006613 intel_crtc->cursor_width = width;
6614 intel_crtc->cursor_height = height;
6615
Chris Wilson6b383a72010-09-13 13:54:26 +01006616 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006617
Jesse Barnes79e53942008-11-07 14:24:08 -08006618 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006619fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006620 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006621fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006622 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006623fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006624 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006625 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006626}
6627
6628static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6629{
Jesse Barnes79e53942008-11-07 14:24:08 -08006630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006631
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006632 intel_crtc->cursor_x = x;
6633 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006634
Chris Wilson6b383a72010-09-13 13:54:26 +01006635 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006636
6637 return 0;
6638}
6639
6640/** Sets the color ramps on behalf of RandR */
6641void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6642 u16 blue, int regno)
6643{
6644 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6645
6646 intel_crtc->lut_r[regno] = red >> 8;
6647 intel_crtc->lut_g[regno] = green >> 8;
6648 intel_crtc->lut_b[regno] = blue >> 8;
6649}
6650
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006651void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6652 u16 *blue, int regno)
6653{
6654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6655
6656 *red = intel_crtc->lut_r[regno] << 8;
6657 *green = intel_crtc->lut_g[regno] << 8;
6658 *blue = intel_crtc->lut_b[regno] << 8;
6659}
6660
Jesse Barnes79e53942008-11-07 14:24:08 -08006661static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006662 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006663{
James Simmons72034252010-08-03 01:33:19 +01006664 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006665 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006666
James Simmons72034252010-08-03 01:33:19 +01006667 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006668 intel_crtc->lut_r[i] = red[i] >> 8;
6669 intel_crtc->lut_g[i] = green[i] >> 8;
6670 intel_crtc->lut_b[i] = blue[i] >> 8;
6671 }
6672
6673 intel_crtc_load_lut(crtc);
6674}
6675
Jesse Barnes79e53942008-11-07 14:24:08 -08006676/* VESA 640x480x72Hz mode to set on the pipe */
6677static struct drm_display_mode load_detect_mode = {
6678 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6679 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6680};
6681
Chris Wilsond2dff872011-04-19 08:36:26 +01006682static struct drm_framebuffer *
6683intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006684 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006685 struct drm_i915_gem_object *obj)
6686{
6687 struct intel_framebuffer *intel_fb;
6688 int ret;
6689
6690 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6691 if (!intel_fb) {
6692 drm_gem_object_unreference_unlocked(&obj->base);
6693 return ERR_PTR(-ENOMEM);
6694 }
6695
6696 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6697 if (ret) {
6698 drm_gem_object_unreference_unlocked(&obj->base);
6699 kfree(intel_fb);
6700 return ERR_PTR(ret);
6701 }
6702
6703 return &intel_fb->base;
6704}
6705
6706static u32
6707intel_framebuffer_pitch_for_width(int width, int bpp)
6708{
6709 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6710 return ALIGN(pitch, 64);
6711}
6712
6713static u32
6714intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6715{
6716 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6717 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6718}
6719
6720static struct drm_framebuffer *
6721intel_framebuffer_create_for_mode(struct drm_device *dev,
6722 struct drm_display_mode *mode,
6723 int depth, int bpp)
6724{
6725 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006726 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006727
6728 obj = i915_gem_alloc_object(dev,
6729 intel_framebuffer_size_for_mode(mode, bpp));
6730 if (obj == NULL)
6731 return ERR_PTR(-ENOMEM);
6732
6733 mode_cmd.width = mode->hdisplay;
6734 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006735 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6736 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006737 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006738
6739 return intel_framebuffer_create(dev, &mode_cmd, obj);
6740}
6741
6742static struct drm_framebuffer *
6743mode_fits_in_fbdev(struct drm_device *dev,
6744 struct drm_display_mode *mode)
6745{
6746 struct drm_i915_private *dev_priv = dev->dev_private;
6747 struct drm_i915_gem_object *obj;
6748 struct drm_framebuffer *fb;
6749
6750 if (dev_priv->fbdev == NULL)
6751 return NULL;
6752
6753 obj = dev_priv->fbdev->ifb.obj;
6754 if (obj == NULL)
6755 return NULL;
6756
6757 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006758 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6759 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006760 return NULL;
6761
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006762 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006763 return NULL;
6764
6765 return fb;
6766}
6767
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006768bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006769 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006770 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006771{
6772 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006773 struct intel_encoder *intel_encoder =
6774 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006775 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006776 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006777 struct drm_crtc *crtc = NULL;
6778 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006779 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006780 int i = -1;
6781
Chris Wilsond2dff872011-04-19 08:36:26 +01006782 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6783 connector->base.id, drm_get_connector_name(connector),
6784 encoder->base.id, drm_get_encoder_name(encoder));
6785
Jesse Barnes79e53942008-11-07 14:24:08 -08006786 /*
6787 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006788 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006789 * - if the connector already has an assigned crtc, use it (but make
6790 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006791 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006792 * - try to find the first unused crtc that can drive this connector,
6793 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006794 */
6795
6796 /* See if we already have a CRTC for this connector */
6797 if (encoder->crtc) {
6798 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006799
Daniel Vetter7b240562012-12-12 00:35:33 +01006800 mutex_lock(&crtc->mutex);
6801
Daniel Vetter24218aa2012-08-12 19:27:11 +02006802 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006803 old->load_detect_temp = false;
6804
6805 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006806 if (connector->dpms != DRM_MODE_DPMS_ON)
6807 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006808
Chris Wilson71731882011-04-19 23:10:58 +01006809 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006810 }
6811
6812 /* Find an unused one (if possible) */
6813 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6814 i++;
6815 if (!(encoder->possible_crtcs & (1 << i)))
6816 continue;
6817 if (!possible_crtc->enabled) {
6818 crtc = possible_crtc;
6819 break;
6820 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006821 }
6822
6823 /*
6824 * If we didn't find an unused CRTC, don't use any.
6825 */
6826 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006827 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6828 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006829 }
6830
Daniel Vetter7b240562012-12-12 00:35:33 +01006831 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006832 intel_encoder->new_crtc = to_intel_crtc(crtc);
6833 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006834
6835 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006836 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006837 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006838 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006839
Chris Wilson64927112011-04-20 07:25:26 +01006840 if (!mode)
6841 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006842
Chris Wilsond2dff872011-04-19 08:36:26 +01006843 /* We need a framebuffer large enough to accommodate all accesses
6844 * that the plane may generate whilst we perform load detection.
6845 * We can not rely on the fbcon either being present (we get called
6846 * during its initialisation to detect all boot displays, or it may
6847 * not even exist) or that it is large enough to satisfy the
6848 * requested mode.
6849 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006850 fb = mode_fits_in_fbdev(dev, mode);
6851 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006852 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006853 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6854 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006855 } else
6856 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006857 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006858 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006859 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006860 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006861 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006862
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006863 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006864 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006865 if (old->release_fb)
6866 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006867 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006868 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006869 }
Chris Wilson71731882011-04-19 23:10:58 +01006870
Jesse Barnes79e53942008-11-07 14:24:08 -08006871 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006872 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006873 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006874}
6875
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006876void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006877 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006878{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006879 struct intel_encoder *intel_encoder =
6880 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006881 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006882 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006883
Chris Wilsond2dff872011-04-19 08:36:26 +01006884 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6885 connector->base.id, drm_get_connector_name(connector),
6886 encoder->base.id, drm_get_encoder_name(encoder));
6887
Chris Wilson8261b192011-04-19 23:18:09 +01006888 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006889 to_intel_connector(connector)->new_encoder = NULL;
6890 intel_encoder->new_crtc = NULL;
6891 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006892
Daniel Vetter36206362012-12-10 20:42:17 +01006893 if (old->release_fb) {
6894 drm_framebuffer_unregister_private(old->release_fb);
6895 drm_framebuffer_unreference(old->release_fb);
6896 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006897
Daniel Vetter67c96402013-01-23 16:25:09 +00006898 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006899 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006900 }
6901
Eric Anholtc751ce42010-03-25 11:48:48 -07006902 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006903 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6904 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006905
6906 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006907}
6908
6909/* Returns the clock of the currently programmed mode of the given pipe. */
6910static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6911{
6912 struct drm_i915_private *dev_priv = dev->dev_private;
6913 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6914 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006915 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006916 u32 fp;
6917 intel_clock_t clock;
6918
6919 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006920 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006921 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006922 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006923
6924 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006925 if (IS_PINEVIEW(dev)) {
6926 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6927 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006928 } else {
6929 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6930 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6931 }
6932
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006933 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006934 if (IS_PINEVIEW(dev))
6935 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6936 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006937 else
6938 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006939 DPLL_FPA01_P1_POST_DIV_SHIFT);
6940
6941 switch (dpll & DPLL_MODE_MASK) {
6942 case DPLLB_MODE_DAC_SERIAL:
6943 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6944 5 : 10;
6945 break;
6946 case DPLLB_MODE_LVDS:
6947 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6948 7 : 14;
6949 break;
6950 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006951 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006952 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6953 return 0;
6954 }
6955
6956 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006957 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006958 } else {
6959 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6960
6961 if (is_lvds) {
6962 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6963 DPLL_FPA01_P1_POST_DIV_SHIFT);
6964 clock.p2 = 14;
6965
6966 if ((dpll & PLL_REF_INPUT_MASK) ==
6967 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6968 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006969 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006970 } else
Shaohua Li21778322009-02-23 15:19:16 +08006971 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006972 } else {
6973 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6974 clock.p1 = 2;
6975 else {
6976 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6977 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6978 }
6979 if (dpll & PLL_P2_DIVIDE_BY_4)
6980 clock.p2 = 4;
6981 else
6982 clock.p2 = 2;
6983
Shaohua Li21778322009-02-23 15:19:16 +08006984 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006985 }
6986 }
6987
6988 /* XXX: It would be nice to validate the clocks, but we can't reuse
6989 * i830PllIsValid() because it relies on the xf86_config connector
6990 * configuration being accurate, which it isn't necessarily.
6991 */
6992
6993 return clock.dot;
6994}
6995
6996/** Returns the currently programmed mode of the given pipe. */
6997struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6998 struct drm_crtc *crtc)
6999{
Jesse Barnes548f2452011-02-17 10:40:53 -08007000 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007001 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02007002 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007003 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007004 int htot = I915_READ(HTOTAL(cpu_transcoder));
7005 int hsync = I915_READ(HSYNC(cpu_transcoder));
7006 int vtot = I915_READ(VTOTAL(cpu_transcoder));
7007 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08007008
7009 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
7010 if (!mode)
7011 return NULL;
7012
7013 mode->clock = intel_crtc_clock_get(dev, crtc);
7014 mode->hdisplay = (htot & 0xffff) + 1;
7015 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7016 mode->hsync_start = (hsync & 0xffff) + 1;
7017 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7018 mode->vdisplay = (vtot & 0xffff) + 1;
7019 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7020 mode->vsync_start = (vsync & 0xffff) + 1;
7021 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7022
7023 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007024
7025 return mode;
7026}
7027
Daniel Vetter3dec0092010-08-20 21:40:52 +02007028static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007029{
7030 struct drm_device *dev = crtc->dev;
7031 drm_i915_private_t *dev_priv = dev->dev_private;
7032 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7033 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007034 int dpll_reg = DPLL(pipe);
7035 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007036
Eric Anholtbad720f2009-10-22 16:11:14 -07007037 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007038 return;
7039
7040 if (!dev_priv->lvds_downclock_avail)
7041 return;
7042
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007043 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007044 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007045 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007046
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007047 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007048
7049 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7050 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007051 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007052
Jesse Barnes652c3932009-08-17 13:31:43 -07007053 dpll = I915_READ(dpll_reg);
7054 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007055 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007056 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007057}
7058
7059static void intel_decrease_pllclock(struct drm_crtc *crtc)
7060{
7061 struct drm_device *dev = crtc->dev;
7062 drm_i915_private_t *dev_priv = dev->dev_private;
7063 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007064
Eric Anholtbad720f2009-10-22 16:11:14 -07007065 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007066 return;
7067
7068 if (!dev_priv->lvds_downclock_avail)
7069 return;
7070
7071 /*
7072 * Since this is called by a timer, we should never get here in
7073 * the manual case.
7074 */
7075 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007076 int pipe = intel_crtc->pipe;
7077 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007078 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007079
Zhao Yakui44d98a62009-10-09 11:39:40 +08007080 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007081
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007082 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007083
Chris Wilson074b5e12012-05-02 12:07:06 +01007084 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007085 dpll |= DISPLAY_RATE_SELECT_FPA1;
7086 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007087 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007088 dpll = I915_READ(dpll_reg);
7089 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007090 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007091 }
7092
7093}
7094
Chris Wilsonf047e392012-07-21 12:31:41 +01007095void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007096{
Chris Wilsonf047e392012-07-21 12:31:41 +01007097 i915_update_gfx_val(dev->dev_private);
7098}
7099
7100void intel_mark_idle(struct drm_device *dev)
7101{
Chris Wilson725a5b52013-01-08 11:02:57 +00007102 struct drm_crtc *crtc;
7103
7104 if (!i915_powersave)
7105 return;
7106
7107 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7108 if (!crtc->fb)
7109 continue;
7110
7111 intel_decrease_pllclock(crtc);
7112 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007113}
7114
7115void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
7116{
7117 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007118 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007119
7120 if (!i915_powersave)
7121 return;
7122
Jesse Barnes652c3932009-08-17 13:31:43 -07007123 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007124 if (!crtc->fb)
7125 continue;
7126
Chris Wilsonf047e392012-07-21 12:31:41 +01007127 if (to_intel_framebuffer(crtc->fb)->obj == obj)
7128 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007129 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007130}
7131
Jesse Barnes79e53942008-11-07 14:24:08 -08007132static void intel_crtc_destroy(struct drm_crtc *crtc)
7133{
7134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007135 struct drm_device *dev = crtc->dev;
7136 struct intel_unpin_work *work;
7137 unsigned long flags;
7138
7139 spin_lock_irqsave(&dev->event_lock, flags);
7140 work = intel_crtc->unpin_work;
7141 intel_crtc->unpin_work = NULL;
7142 spin_unlock_irqrestore(&dev->event_lock, flags);
7143
7144 if (work) {
7145 cancel_work_sync(&work->work);
7146 kfree(work);
7147 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007148
7149 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007150
Jesse Barnes79e53942008-11-07 14:24:08 -08007151 kfree(intel_crtc);
7152}
7153
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007154static void intel_unpin_work_fn(struct work_struct *__work)
7155{
7156 struct intel_unpin_work *work =
7157 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007158 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007159
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007160 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007161 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007162 drm_gem_object_unreference(&work->pending_flip_obj->base);
7163 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007164
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007165 intel_update_fbc(dev);
7166 mutex_unlock(&dev->struct_mutex);
7167
7168 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7169 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7170
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007171 kfree(work);
7172}
7173
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007174static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007175 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007176{
7177 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007178 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7179 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007180 unsigned long flags;
7181
7182 /* Ignore early vblank irqs */
7183 if (intel_crtc == NULL)
7184 return;
7185
7186 spin_lock_irqsave(&dev->event_lock, flags);
7187 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007188
7189 /* Ensure we don't miss a work->pending update ... */
7190 smp_rmb();
7191
7192 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007193 spin_unlock_irqrestore(&dev->event_lock, flags);
7194 return;
7195 }
7196
Chris Wilsone7d841c2012-12-03 11:36:30 +00007197 /* and that the unpin work is consistent wrt ->pending. */
7198 smp_rmb();
7199
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007200 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007201
Rob Clark45a066e2012-10-08 14:50:40 -05007202 if (work->event)
7203 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007204
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007205 drm_vblank_put(dev, intel_crtc->pipe);
7206
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007207 spin_unlock_irqrestore(&dev->event_lock, flags);
7208
Daniel Vetter2c10d572012-12-20 21:24:07 +01007209 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007210
7211 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007212
7213 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007214}
7215
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007216void intel_finish_page_flip(struct drm_device *dev, int pipe)
7217{
7218 drm_i915_private_t *dev_priv = dev->dev_private;
7219 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7220
Mario Kleiner49b14a52010-12-09 07:00:07 +01007221 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007222}
7223
7224void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7225{
7226 drm_i915_private_t *dev_priv = dev->dev_private;
7227 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7228
Mario Kleiner49b14a52010-12-09 07:00:07 +01007229 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007230}
7231
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007232void intel_prepare_page_flip(struct drm_device *dev, int plane)
7233{
7234 drm_i915_private_t *dev_priv = dev->dev_private;
7235 struct intel_crtc *intel_crtc =
7236 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7237 unsigned long flags;
7238
Chris Wilsone7d841c2012-12-03 11:36:30 +00007239 /* NB: An MMIO update of the plane base pointer will also
7240 * generate a page-flip completion irq, i.e. every modeset
7241 * is also accompanied by a spurious intel_prepare_page_flip().
7242 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007243 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007244 if (intel_crtc->unpin_work)
7245 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007246 spin_unlock_irqrestore(&dev->event_lock, flags);
7247}
7248
Chris Wilsone7d841c2012-12-03 11:36:30 +00007249inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7250{
7251 /* Ensure that the work item is consistent when activating it ... */
7252 smp_wmb();
7253 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7254 /* and that it is marked active as soon as the irq could fire. */
7255 smp_wmb();
7256}
7257
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007258static int intel_gen2_queue_flip(struct drm_device *dev,
7259 struct drm_crtc *crtc,
7260 struct drm_framebuffer *fb,
7261 struct drm_i915_gem_object *obj)
7262{
7263 struct drm_i915_private *dev_priv = dev->dev_private;
7264 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007265 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007266 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007267 int ret;
7268
Daniel Vetter6d90c952012-04-26 23:28:05 +02007269 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007270 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007271 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007272
Daniel Vetter6d90c952012-04-26 23:28:05 +02007273 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007274 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007275 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007276
7277 /* Can't queue multiple flips, so wait for the previous
7278 * one to finish before executing the next.
7279 */
7280 if (intel_crtc->plane)
7281 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7282 else
7283 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007284 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7285 intel_ring_emit(ring, MI_NOOP);
7286 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7287 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7288 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007289 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007290 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007291
7292 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007293 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007294 return 0;
7295
7296err_unpin:
7297 intel_unpin_fb_obj(obj);
7298err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007299 return ret;
7300}
7301
7302static int intel_gen3_queue_flip(struct drm_device *dev,
7303 struct drm_crtc *crtc,
7304 struct drm_framebuffer *fb,
7305 struct drm_i915_gem_object *obj)
7306{
7307 struct drm_i915_private *dev_priv = dev->dev_private;
7308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007309 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007310 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007311 int ret;
7312
Daniel Vetter6d90c952012-04-26 23:28:05 +02007313 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007314 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007315 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007316
Daniel Vetter6d90c952012-04-26 23:28:05 +02007317 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007318 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007319 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007320
7321 if (intel_crtc->plane)
7322 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7323 else
7324 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007325 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7326 intel_ring_emit(ring, MI_NOOP);
7327 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7328 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7329 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007330 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007331 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007332
Chris Wilsone7d841c2012-12-03 11:36:30 +00007333 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007334 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007335 return 0;
7336
7337err_unpin:
7338 intel_unpin_fb_obj(obj);
7339err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007340 return ret;
7341}
7342
7343static int intel_gen4_queue_flip(struct drm_device *dev,
7344 struct drm_crtc *crtc,
7345 struct drm_framebuffer *fb,
7346 struct drm_i915_gem_object *obj)
7347{
7348 struct drm_i915_private *dev_priv = dev->dev_private;
7349 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7350 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007351 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007352 int ret;
7353
Daniel Vetter6d90c952012-04-26 23:28:05 +02007354 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007355 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007356 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007357
Daniel Vetter6d90c952012-04-26 23:28:05 +02007358 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007359 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007360 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007361
7362 /* i965+ uses the linear or tiled offsets from the
7363 * Display Registers (which do not change across a page-flip)
7364 * so we need only reprogram the base address.
7365 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007366 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7367 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7368 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007369 intel_ring_emit(ring,
7370 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7371 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007372
7373 /* XXX Enabling the panel-fitter across page-flip is so far
7374 * untested on non-native modes, so ignore it for now.
7375 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7376 */
7377 pf = 0;
7378 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007379 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007380
7381 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007382 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007383 return 0;
7384
7385err_unpin:
7386 intel_unpin_fb_obj(obj);
7387err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007388 return ret;
7389}
7390
7391static int intel_gen6_queue_flip(struct drm_device *dev,
7392 struct drm_crtc *crtc,
7393 struct drm_framebuffer *fb,
7394 struct drm_i915_gem_object *obj)
7395{
7396 struct drm_i915_private *dev_priv = dev->dev_private;
7397 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007398 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007399 uint32_t pf, pipesrc;
7400 int ret;
7401
Daniel Vetter6d90c952012-04-26 23:28:05 +02007402 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007403 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007404 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007405
Daniel Vetter6d90c952012-04-26 23:28:05 +02007406 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007407 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007408 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007409
Daniel Vetter6d90c952012-04-26 23:28:05 +02007410 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7411 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7412 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007413 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007414
Chris Wilson99d9acd2012-04-17 20:37:00 +01007415 /* Contrary to the suggestions in the documentation,
7416 * "Enable Panel Fitter" does not seem to be required when page
7417 * flipping with a non-native mode, and worse causes a normal
7418 * modeset to fail.
7419 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7420 */
7421 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007422 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007423 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007424
7425 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007426 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007427 return 0;
7428
7429err_unpin:
7430 intel_unpin_fb_obj(obj);
7431err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007432 return ret;
7433}
7434
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007435/*
7436 * On gen7 we currently use the blit ring because (in early silicon at least)
7437 * the render ring doesn't give us interrpts for page flip completion, which
7438 * means clients will hang after the first flip is queued. Fortunately the
7439 * blit ring generates interrupts properly, so use it instead.
7440 */
7441static int intel_gen7_queue_flip(struct drm_device *dev,
7442 struct drm_crtc *crtc,
7443 struct drm_framebuffer *fb,
7444 struct drm_i915_gem_object *obj)
7445{
7446 struct drm_i915_private *dev_priv = dev->dev_private;
7447 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7448 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007449 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007450 int ret;
7451
7452 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7453 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007454 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007455
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007456 switch(intel_crtc->plane) {
7457 case PLANE_A:
7458 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7459 break;
7460 case PLANE_B:
7461 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7462 break;
7463 case PLANE_C:
7464 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7465 break;
7466 default:
7467 WARN_ONCE(1, "unknown plane in flip command\n");
7468 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007469 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007470 }
7471
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007472 ret = intel_ring_begin(ring, 4);
7473 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007474 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007475
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007476 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007477 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007478 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007479 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007480
7481 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007482 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007483 return 0;
7484
7485err_unpin:
7486 intel_unpin_fb_obj(obj);
7487err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007488 return ret;
7489}
7490
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007491static int intel_default_queue_flip(struct drm_device *dev,
7492 struct drm_crtc *crtc,
7493 struct drm_framebuffer *fb,
7494 struct drm_i915_gem_object *obj)
7495{
7496 return -ENODEV;
7497}
7498
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007499static int intel_crtc_page_flip(struct drm_crtc *crtc,
7500 struct drm_framebuffer *fb,
7501 struct drm_pending_vblank_event *event)
7502{
7503 struct drm_device *dev = crtc->dev;
7504 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007505 struct drm_framebuffer *old_fb = crtc->fb;
7506 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007507 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7508 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007509 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007510 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007511
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007512 /* Can't change pixel format via MI display flips. */
7513 if (fb->pixel_format != crtc->fb->pixel_format)
7514 return -EINVAL;
7515
7516 /*
7517 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7518 * Note that pitch changes could also affect these register.
7519 */
7520 if (INTEL_INFO(dev)->gen > 3 &&
7521 (fb->offsets[0] != crtc->fb->offsets[0] ||
7522 fb->pitches[0] != crtc->fb->pitches[0]))
7523 return -EINVAL;
7524
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007525 work = kzalloc(sizeof *work, GFP_KERNEL);
7526 if (work == NULL)
7527 return -ENOMEM;
7528
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007529 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007530 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007531 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007532 INIT_WORK(&work->work, intel_unpin_work_fn);
7533
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007534 ret = drm_vblank_get(dev, intel_crtc->pipe);
7535 if (ret)
7536 goto free_work;
7537
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007538 /* We borrow the event spin lock for protecting unpin_work */
7539 spin_lock_irqsave(&dev->event_lock, flags);
7540 if (intel_crtc->unpin_work) {
7541 spin_unlock_irqrestore(&dev->event_lock, flags);
7542 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007543 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007544
7545 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007546 return -EBUSY;
7547 }
7548 intel_crtc->unpin_work = work;
7549 spin_unlock_irqrestore(&dev->event_lock, flags);
7550
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007551 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7552 flush_workqueue(dev_priv->wq);
7553
Chris Wilson79158102012-05-23 11:13:58 +01007554 ret = i915_mutex_lock_interruptible(dev);
7555 if (ret)
7556 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007557
Jesse Barnes75dfca82010-02-10 15:09:44 -08007558 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007559 drm_gem_object_reference(&work->old_fb_obj->base);
7560 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007561
7562 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007563
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007564 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007565
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007566 work->enable_stall_check = true;
7567
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007568 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007569 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007570
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007571 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7572 if (ret)
7573 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007574
Chris Wilson7782de32011-07-08 12:22:41 +01007575 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007576 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007577 mutex_unlock(&dev->struct_mutex);
7578
Jesse Barnese5510fa2010-07-01 16:48:37 -07007579 trace_i915_flip_request(intel_crtc->plane, obj);
7580
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007581 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007582
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007583cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007584 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007585 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007586 drm_gem_object_unreference(&work->old_fb_obj->base);
7587 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007588 mutex_unlock(&dev->struct_mutex);
7589
Chris Wilson79158102012-05-23 11:13:58 +01007590cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007591 spin_lock_irqsave(&dev->event_lock, flags);
7592 intel_crtc->unpin_work = NULL;
7593 spin_unlock_irqrestore(&dev->event_lock, flags);
7594
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007595 drm_vblank_put(dev, intel_crtc->pipe);
7596free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007597 kfree(work);
7598
7599 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007600}
7601
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007602static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007603 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7604 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007605};
7606
Daniel Vetter6ed0f792012-07-08 19:41:43 +02007607bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7608{
7609 struct intel_encoder *other_encoder;
7610 struct drm_crtc *crtc = &encoder->new_crtc->base;
7611
7612 if (WARN_ON(!crtc))
7613 return false;
7614
7615 list_for_each_entry(other_encoder,
7616 &crtc->dev->mode_config.encoder_list,
7617 base.head) {
7618
7619 if (&other_encoder->new_crtc->base != crtc ||
7620 encoder == other_encoder)
7621 continue;
7622 else
7623 return true;
7624 }
7625
7626 return false;
7627}
7628
Daniel Vetter50f56112012-07-02 09:35:43 +02007629static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7630 struct drm_crtc *crtc)
7631{
7632 struct drm_device *dev;
7633 struct drm_crtc *tmp;
7634 int crtc_mask = 1;
7635
7636 WARN(!crtc, "checking null crtc?\n");
7637
7638 dev = crtc->dev;
7639
7640 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7641 if (tmp == crtc)
7642 break;
7643 crtc_mask <<= 1;
7644 }
7645
7646 if (encoder->possible_crtcs & crtc_mask)
7647 return true;
7648 return false;
7649}
7650
Daniel Vetter9a935852012-07-05 22:34:27 +02007651/**
7652 * intel_modeset_update_staged_output_state
7653 *
7654 * Updates the staged output configuration state, e.g. after we've read out the
7655 * current hw state.
7656 */
7657static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7658{
7659 struct intel_encoder *encoder;
7660 struct intel_connector *connector;
7661
7662 list_for_each_entry(connector, &dev->mode_config.connector_list,
7663 base.head) {
7664 connector->new_encoder =
7665 to_intel_encoder(connector->base.encoder);
7666 }
7667
7668 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7669 base.head) {
7670 encoder->new_crtc =
7671 to_intel_crtc(encoder->base.crtc);
7672 }
7673}
7674
7675/**
7676 * intel_modeset_commit_output_state
7677 *
7678 * This function copies the stage display pipe configuration to the real one.
7679 */
7680static void intel_modeset_commit_output_state(struct drm_device *dev)
7681{
7682 struct intel_encoder *encoder;
7683 struct intel_connector *connector;
7684
7685 list_for_each_entry(connector, &dev->mode_config.connector_list,
7686 base.head) {
7687 connector->base.encoder = &connector->new_encoder->base;
7688 }
7689
7690 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7691 base.head) {
7692 encoder->base.crtc = &encoder->new_crtc->base;
7693 }
7694}
7695
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007696static int
7697pipe_config_set_bpp(struct drm_crtc *crtc,
7698 struct drm_framebuffer *fb,
7699 struct intel_crtc_config *pipe_config)
7700{
7701 struct drm_device *dev = crtc->dev;
7702 struct drm_connector *connector;
7703 int bpp;
7704
Daniel Vetterd42264b2013-03-28 16:38:08 +01007705 switch (fb->pixel_format) {
7706 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007707 bpp = 8*3; /* since we go through a colormap */
7708 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007709 case DRM_FORMAT_XRGB1555:
7710 case DRM_FORMAT_ARGB1555:
7711 /* checked in intel_framebuffer_init already */
7712 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
7713 return -EINVAL;
7714 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007715 bpp = 6*3; /* min is 18bpp */
7716 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007717 case DRM_FORMAT_XBGR8888:
7718 case DRM_FORMAT_ABGR8888:
7719 /* checked in intel_framebuffer_init already */
7720 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7721 return -EINVAL;
7722 case DRM_FORMAT_XRGB8888:
7723 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007724 bpp = 8*3;
7725 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007726 case DRM_FORMAT_XRGB2101010:
7727 case DRM_FORMAT_ARGB2101010:
7728 case DRM_FORMAT_XBGR2101010:
7729 case DRM_FORMAT_ABGR2101010:
7730 /* checked in intel_framebuffer_init already */
7731 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01007732 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007733 bpp = 10*3;
7734 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01007735 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007736 default:
7737 DRM_DEBUG_KMS("unsupported depth\n");
7738 return -EINVAL;
7739 }
7740
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007741 pipe_config->pipe_bpp = bpp;
7742
7743 /* Clamp display bpp to EDID value */
7744 list_for_each_entry(connector, &dev->mode_config.connector_list,
7745 head) {
7746 if (connector->encoder && connector->encoder->crtc != crtc)
7747 continue;
7748
7749 /* Don't use an invalid EDID bpc value */
7750 if (connector->display_info.bpc &&
7751 connector->display_info.bpc * 3 < bpp) {
7752 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
7753 bpp, connector->display_info.bpc*3);
7754 pipe_config->pipe_bpp = connector->display_info.bpc*3;
7755 }
Daniel Vetter996a22392013-04-19 11:24:34 +02007756
7757 /* Clamp bpp to 8 on screens without EDID 1.4 */
7758 if (connector->display_info.bpc == 0 && bpp > 24) {
7759 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
7760 bpp);
7761 pipe_config->pipe_bpp = 24;
7762 }
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007763 }
7764
7765 return bpp;
7766}
7767
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007768static struct intel_crtc_config *
7769intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007770 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007771 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02007772{
7773 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02007774 struct drm_encoder_helper_funcs *encoder_funcs;
7775 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007776 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01007777 int plane_bpp, ret = -EINVAL;
7778 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02007779
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007780 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7781 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02007782 return ERR_PTR(-ENOMEM);
7783
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007784 drm_mode_copy(&pipe_config->adjusted_mode, mode);
7785 drm_mode_copy(&pipe_config->requested_mode, mode);
7786
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007787 plane_bpp = pipe_config_set_bpp(crtc, fb, pipe_config);
7788 if (plane_bpp < 0)
7789 goto fail;
7790
Daniel Vettere29c22c2013-02-21 00:00:16 +01007791encoder_retry:
Daniel Vetter7758a112012-07-08 19:40:39 +02007792 /* Pass our mode to the connectors and the CRTC to give them a chance to
7793 * adjust it according to limitations or connector properties, and also
7794 * a chance to reject the mode entirely.
7795 */
7796 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7797 base.head) {
7798
7799 if (&encoder->new_crtc->base != crtc)
7800 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01007801
7802 if (encoder->compute_config) {
7803 if (!(encoder->compute_config(encoder, pipe_config))) {
7804 DRM_DEBUG_KMS("Encoder config failure\n");
7805 goto fail;
7806 }
7807
7808 continue;
7809 }
7810
Daniel Vetter7758a112012-07-08 19:40:39 +02007811 encoder_funcs = encoder->base.helper_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007812 if (!(encoder_funcs->mode_fixup(&encoder->base,
7813 &pipe_config->requested_mode,
7814 &pipe_config->adjusted_mode))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007815 DRM_DEBUG_KMS("Encoder fixup failed\n");
7816 goto fail;
7817 }
7818 }
7819
Daniel Vettere29c22c2013-02-21 00:00:16 +01007820 ret = intel_crtc_compute_config(crtc, pipe_config);
7821 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007822 DRM_DEBUG_KMS("CRTC fixup failed\n");
7823 goto fail;
7824 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01007825
7826 if (ret == RETRY) {
7827 if (WARN(!retry, "loop in pipe configuration computation\n")) {
7828 ret = -EINVAL;
7829 goto fail;
7830 }
7831
7832 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
7833 retry = false;
7834 goto encoder_retry;
7835 }
7836
Daniel Vetter7758a112012-07-08 19:40:39 +02007837 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
7838
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007839 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
7840 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
7841 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
7842
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007843 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02007844fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007845 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007846 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02007847}
7848
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007849/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7850 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7851static void
7852intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7853 unsigned *prepare_pipes, unsigned *disable_pipes)
7854{
7855 struct intel_crtc *intel_crtc;
7856 struct drm_device *dev = crtc->dev;
7857 struct intel_encoder *encoder;
7858 struct intel_connector *connector;
7859 struct drm_crtc *tmp_crtc;
7860
7861 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7862
7863 /* Check which crtcs have changed outputs connected to them, these need
7864 * to be part of the prepare_pipes mask. We don't (yet) support global
7865 * modeset across multiple crtcs, so modeset_pipes will only have one
7866 * bit set at most. */
7867 list_for_each_entry(connector, &dev->mode_config.connector_list,
7868 base.head) {
7869 if (connector->base.encoder == &connector->new_encoder->base)
7870 continue;
7871
7872 if (connector->base.encoder) {
7873 tmp_crtc = connector->base.encoder->crtc;
7874
7875 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7876 }
7877
7878 if (connector->new_encoder)
7879 *prepare_pipes |=
7880 1 << connector->new_encoder->new_crtc->pipe;
7881 }
7882
7883 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7884 base.head) {
7885 if (encoder->base.crtc == &encoder->new_crtc->base)
7886 continue;
7887
7888 if (encoder->base.crtc) {
7889 tmp_crtc = encoder->base.crtc;
7890
7891 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7892 }
7893
7894 if (encoder->new_crtc)
7895 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7896 }
7897
7898 /* Check for any pipes that will be fully disabled ... */
7899 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7900 base.head) {
7901 bool used = false;
7902
7903 /* Don't try to disable disabled crtcs. */
7904 if (!intel_crtc->base.enabled)
7905 continue;
7906
7907 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7908 base.head) {
7909 if (encoder->new_crtc == intel_crtc)
7910 used = true;
7911 }
7912
7913 if (!used)
7914 *disable_pipes |= 1 << intel_crtc->pipe;
7915 }
7916
7917
7918 /* set_mode is also used to update properties on life display pipes. */
7919 intel_crtc = to_intel_crtc(crtc);
7920 if (crtc->enabled)
7921 *prepare_pipes |= 1 << intel_crtc->pipe;
7922
Daniel Vetterb6c51642013-04-12 18:48:43 +02007923 /*
7924 * For simplicity do a full modeset on any pipe where the output routing
7925 * changed. We could be more clever, but that would require us to be
7926 * more careful with calling the relevant encoder->mode_set functions.
7927 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007928 if (*prepare_pipes)
7929 *modeset_pipes = *prepare_pipes;
7930
7931 /* ... and mask these out. */
7932 *modeset_pipes &= ~(*disable_pipes);
7933 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02007934
7935 /*
7936 * HACK: We don't (yet) fully support global modesets. intel_set_config
7937 * obies this rule, but the modeset restore mode of
7938 * intel_modeset_setup_hw_state does not.
7939 */
7940 *modeset_pipes &= 1 << intel_crtc->pipe;
7941 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02007942
7943 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7944 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007945}
7946
Daniel Vetterea9d7582012-07-10 10:42:52 +02007947static bool intel_crtc_in_use(struct drm_crtc *crtc)
7948{
7949 struct drm_encoder *encoder;
7950 struct drm_device *dev = crtc->dev;
7951
7952 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7953 if (encoder->crtc == crtc)
7954 return true;
7955
7956 return false;
7957}
7958
7959static void
7960intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7961{
7962 struct intel_encoder *intel_encoder;
7963 struct intel_crtc *intel_crtc;
7964 struct drm_connector *connector;
7965
7966 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7967 base.head) {
7968 if (!intel_encoder->base.crtc)
7969 continue;
7970
7971 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7972
7973 if (prepare_pipes & (1 << intel_crtc->pipe))
7974 intel_encoder->connectors_active = false;
7975 }
7976
7977 intel_modeset_commit_output_state(dev);
7978
7979 /* Update computed state. */
7980 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7981 base.head) {
7982 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
7983 }
7984
7985 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7986 if (!connector->encoder || !connector->encoder->crtc)
7987 continue;
7988
7989 intel_crtc = to_intel_crtc(connector->encoder->crtc);
7990
7991 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02007992 struct drm_property *dpms_property =
7993 dev->mode_config.dpms_property;
7994
Daniel Vetterea9d7582012-07-10 10:42:52 +02007995 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05007996 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02007997 dpms_property,
7998 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02007999
8000 intel_encoder = to_intel_encoder(connector->encoder);
8001 intel_encoder->connectors_active = true;
8002 }
8003 }
8004
8005}
8006
Daniel Vetter25c5b262012-07-08 22:08:04 +02008007#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8008 list_for_each_entry((intel_crtc), \
8009 &(dev)->mode_config.crtc_list, \
8010 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008011 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008012
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008013static bool
8014intel_pipe_config_compare(struct intel_crtc_config *current_config,
8015 struct intel_crtc_config *pipe_config)
8016{
Daniel Vetter08a24032013-04-19 11:25:34 +02008017#define PIPE_CONF_CHECK_I(name) \
8018 if (current_config->name != pipe_config->name) { \
8019 DRM_ERROR("mismatch in " #name " " \
8020 "(expected %i, found %i)\n", \
8021 current_config->name, \
8022 pipe_config->name); \
8023 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008024 }
8025
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008026#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8027 if ((current_config->name ^ pipe_config->name) & (mask)) { \
8028 DRM_ERROR("mismatch in " #name " " \
8029 "(expected %i, found %i)\n", \
8030 current_config->name & (mask), \
8031 pipe_config->name & (mask)); \
8032 return false; \
8033 }
8034
Daniel Vetter08a24032013-04-19 11:25:34 +02008035 PIPE_CONF_CHECK_I(has_pch_encoder);
8036 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008037 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8038 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8039 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8040 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8041 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008042
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008043 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8044 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8045 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8046 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8047 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8048 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8049
8050 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8051 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8052 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8053 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8054 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8055 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8056
8057 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8058 DRM_MODE_FLAG_INTERLACE);
8059
8060 PIPE_CONF_CHECK_I(requested_mode.hdisplay);
8061 PIPE_CONF_CHECK_I(requested_mode.vdisplay);
8062
Daniel Vetter08a24032013-04-19 11:25:34 +02008063#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008064#undef PIPE_CONF_CHECK_FLAGS
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008065
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008066 return true;
8067}
8068
Daniel Vetterb9805142012-08-31 17:37:33 +02008069void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008070intel_modeset_check_state(struct drm_device *dev)
8071{
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008072 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008073 struct intel_crtc *crtc;
8074 struct intel_encoder *encoder;
8075 struct intel_connector *connector;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008076 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008077
8078 list_for_each_entry(connector, &dev->mode_config.connector_list,
8079 base.head) {
8080 /* This also checks the encoder/connector hw state with the
8081 * ->get_hw_state callbacks. */
8082 intel_connector_check_state(connector);
8083
8084 WARN(&connector->new_encoder->base != connector->base.encoder,
8085 "connector's staged encoder doesn't match current encoder\n");
8086 }
8087
8088 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8089 base.head) {
8090 bool enabled = false;
8091 bool active = false;
8092 enum pipe pipe, tracked_pipe;
8093
8094 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8095 encoder->base.base.id,
8096 drm_get_encoder_name(&encoder->base));
8097
8098 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8099 "encoder's stage crtc doesn't match current crtc\n");
8100 WARN(encoder->connectors_active && !encoder->base.crtc,
8101 "encoder's active_connectors set, but no crtc\n");
8102
8103 list_for_each_entry(connector, &dev->mode_config.connector_list,
8104 base.head) {
8105 if (connector->base.encoder != &encoder->base)
8106 continue;
8107 enabled = true;
8108 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8109 active = true;
8110 }
8111 WARN(!!encoder->base.crtc != enabled,
8112 "encoder's enabled state mismatch "
8113 "(expected %i, found %i)\n",
8114 !!encoder->base.crtc, enabled);
8115 WARN(active && !encoder->base.crtc,
8116 "active encoder with no crtc\n");
8117
8118 WARN(encoder->connectors_active != active,
8119 "encoder's computed active state doesn't match tracked active state "
8120 "(expected %i, found %i)\n", active, encoder->connectors_active);
8121
8122 active = encoder->get_hw_state(encoder, &pipe);
8123 WARN(active != encoder->connectors_active,
8124 "encoder's hw state doesn't match sw tracking "
8125 "(expected %i, found %i)\n",
8126 encoder->connectors_active, active);
8127
8128 if (!encoder->base.crtc)
8129 continue;
8130
8131 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8132 WARN(active && pipe != tracked_pipe,
8133 "active encoder's pipe doesn't match"
8134 "(expected %i, found %i)\n",
8135 tracked_pipe, pipe);
8136
8137 }
8138
8139 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8140 base.head) {
8141 bool enabled = false;
8142 bool active = false;
8143
8144 DRM_DEBUG_KMS("[CRTC:%d]\n",
8145 crtc->base.base.id);
8146
8147 WARN(crtc->active && !crtc->base.enabled,
8148 "active crtc, but not enabled in sw tracking\n");
8149
8150 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8151 base.head) {
8152 if (encoder->base.crtc != &crtc->base)
8153 continue;
8154 enabled = true;
8155 if (encoder->connectors_active)
8156 active = true;
8157 }
8158 WARN(active != crtc->active,
8159 "crtc's computed active state doesn't match tracked active state "
8160 "(expected %i, found %i)\n", active, crtc->active);
8161 WARN(enabled != crtc->base.enabled,
8162 "crtc's computed enabled state doesn't match tracked enabled state "
8163 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8164
Daniel Vetter88adfff2013-03-28 10:42:01 +01008165 memset(&pipe_config, 0, sizeof(pipe_config));
Daniel Vetter60c4ae12013-04-29 18:29:19 +02008166 pipe_config.cpu_transcoder = crtc->config.cpu_transcoder;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008167 active = dev_priv->display.get_pipe_config(crtc,
8168 &pipe_config);
8169 WARN(crtc->active != active,
8170 "crtc active state doesn't match with hw state "
8171 "(expected %i, found %i)\n", crtc->active, active);
8172
8173 WARN(active &&
8174 !intel_pipe_config_compare(&crtc->config, &pipe_config),
8175 "pipe state doesn't match!\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008176 }
8177}
8178
Daniel Vetterf30da182013-04-11 20:22:50 +02008179static int __intel_set_mode(struct drm_crtc *crtc,
8180 struct drm_display_mode *mode,
8181 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008182{
8183 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008184 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008185 struct drm_display_mode *saved_mode, *saved_hwmode;
8186 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008187 struct intel_crtc *intel_crtc;
8188 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008189 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02008190
Tim Gardner3ac18232012-12-07 07:54:26 -07008191 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008192 if (!saved_mode)
8193 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07008194 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02008195
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008196 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02008197 &prepare_pipes, &disable_pipes);
8198
Tim Gardner3ac18232012-12-07 07:54:26 -07008199 *saved_hwmode = crtc->hwmode;
8200 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008201
Daniel Vetter25c5b262012-07-08 22:08:04 +02008202 /* Hack: Because we don't (yet) support global modeset on multiple
8203 * crtcs, we don't keep track of the new mode for more than one crtc.
8204 * Hence simply check whether any bit is set in modeset_pipes in all the
8205 * pieces of code that are not yet converted to deal with mutliple crtcs
8206 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008207 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008208 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008209 if (IS_ERR(pipe_config)) {
8210 ret = PTR_ERR(pipe_config);
8211 pipe_config = NULL;
8212
Tim Gardner3ac18232012-12-07 07:54:26 -07008213 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008214 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008215 }
8216
Daniel Vetter460da9162013-03-27 00:44:51 +01008217 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
8218 intel_crtc_disable(&intel_crtc->base);
8219
Daniel Vetterea9d7582012-07-10 10:42:52 +02008220 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
8221 if (intel_crtc->base.enabled)
8222 dev_priv->display.crtc_disable(&intel_crtc->base);
8223 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008224
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02008225 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
8226 * to set it here already despite that we pass it down the callchain.
8227 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008228 if (modeset_pipes) {
Daniel Vetter3b117c82013-04-17 20:15:07 +02008229 enum transcoder tmp = to_intel_crtc(crtc)->config.cpu_transcoder;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008230 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008231 /* mode_set/enable/disable functions rely on a correct pipe
8232 * config. */
8233 to_intel_crtc(crtc)->config = *pipe_config;
Daniel Vetter3b117c82013-04-17 20:15:07 +02008234 to_intel_crtc(crtc)->config.cpu_transcoder = tmp;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008235 }
Daniel Vetter7758a112012-07-08 19:40:39 +02008236
Daniel Vetterea9d7582012-07-10 10:42:52 +02008237 /* Only after disabling all output pipelines that will be changed can we
8238 * update the the output configuration. */
8239 intel_modeset_update_state(dev, prepare_pipes);
8240
Daniel Vetter47fab732012-10-26 10:58:18 +02008241 if (dev_priv->display.modeset_global_resources)
8242 dev_priv->display.modeset_global_resources(dev);
8243
Daniel Vettera6778b32012-07-02 09:56:42 +02008244 /* Set up the DPLL and any encoders state that needs to adjust or depend
8245 * on the DPLL.
8246 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008247 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008248 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008249 x, y, fb);
8250 if (ret)
8251 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008252 }
8253
8254 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008255 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8256 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008257
Daniel Vetter25c5b262012-07-08 22:08:04 +02008258 if (modeset_pipes) {
8259 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008260 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008261
Daniel Vetter25c5b262012-07-08 22:08:04 +02008262 /* Calculate and store various constants which
8263 * are later needed by vblank and swap-completion
8264 * timestamping. They are derived from true hwmode.
8265 */
8266 drm_calc_timestamping_constants(crtc);
8267 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008268
8269 /* FIXME: add subpixel order */
8270done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008271 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008272 crtc->hwmode = *saved_hwmode;
8273 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008274 }
8275
Tim Gardner3ac18232012-12-07 07:54:26 -07008276out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008277 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008278 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008279 return ret;
8280}
8281
Daniel Vetterf30da182013-04-11 20:22:50 +02008282int intel_set_mode(struct drm_crtc *crtc,
8283 struct drm_display_mode *mode,
8284 int x, int y, struct drm_framebuffer *fb)
8285{
8286 int ret;
8287
8288 ret = __intel_set_mode(crtc, mode, x, y, fb);
8289
8290 if (ret == 0)
8291 intel_modeset_check_state(crtc->dev);
8292
8293 return ret;
8294}
8295
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008296void intel_crtc_restore_mode(struct drm_crtc *crtc)
8297{
8298 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8299}
8300
Daniel Vetter25c5b262012-07-08 22:08:04 +02008301#undef for_each_intel_crtc_masked
8302
Daniel Vetterd9e55602012-07-04 22:16:09 +02008303static void intel_set_config_free(struct intel_set_config *config)
8304{
8305 if (!config)
8306 return;
8307
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008308 kfree(config->save_connector_encoders);
8309 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008310 kfree(config);
8311}
8312
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008313static int intel_set_config_save_state(struct drm_device *dev,
8314 struct intel_set_config *config)
8315{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008316 struct drm_encoder *encoder;
8317 struct drm_connector *connector;
8318 int count;
8319
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008320 config->save_encoder_crtcs =
8321 kcalloc(dev->mode_config.num_encoder,
8322 sizeof(struct drm_crtc *), GFP_KERNEL);
8323 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008324 return -ENOMEM;
8325
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008326 config->save_connector_encoders =
8327 kcalloc(dev->mode_config.num_connector,
8328 sizeof(struct drm_encoder *), GFP_KERNEL);
8329 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008330 return -ENOMEM;
8331
8332 /* Copy data. Note that driver private data is not affected.
8333 * Should anything bad happen only the expected state is
8334 * restored, not the drivers personal bookkeeping.
8335 */
8336 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008337 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008338 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008339 }
8340
8341 count = 0;
8342 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008343 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008344 }
8345
8346 return 0;
8347}
8348
8349static void intel_set_config_restore_state(struct drm_device *dev,
8350 struct intel_set_config *config)
8351{
Daniel Vetter9a935852012-07-05 22:34:27 +02008352 struct intel_encoder *encoder;
8353 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008354 int count;
8355
8356 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008357 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8358 encoder->new_crtc =
8359 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008360 }
8361
8362 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008363 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
8364 connector->new_encoder =
8365 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008366 }
8367}
8368
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008369static void
8370intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8371 struct intel_set_config *config)
8372{
8373
8374 /* We should be able to check here if the fb has the same properties
8375 * and then just flip_or_move it */
8376 if (set->crtc->fb != set->fb) {
8377 /* If we have no fb then treat it as a full mode set */
8378 if (set->crtc->fb == NULL) {
8379 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
8380 config->mode_changed = true;
8381 } else if (set->fb == NULL) {
8382 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01008383 } else if (set->fb->pixel_format !=
8384 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008385 config->mode_changed = true;
8386 } else
8387 config->fb_changed = true;
8388 }
8389
Daniel Vetter835c5872012-07-10 18:11:08 +02008390 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008391 config->fb_changed = true;
8392
8393 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8394 DRM_DEBUG_KMS("modes are different, full mode set\n");
8395 drm_mode_debug_printmodeline(&set->crtc->mode);
8396 drm_mode_debug_printmodeline(set->mode);
8397 config->mode_changed = true;
8398 }
8399}
8400
Daniel Vetter2e431052012-07-04 22:42:15 +02008401static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008402intel_modeset_stage_output_state(struct drm_device *dev,
8403 struct drm_mode_set *set,
8404 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008405{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008406 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008407 struct intel_connector *connector;
8408 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008409 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008410
Damien Lespiau9abdda72013-02-13 13:29:23 +00008411 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02008412 * of connectors. For paranoia, double-check this. */
8413 WARN_ON(!set->fb && (set->num_connectors != 0));
8414 WARN_ON(set->fb && (set->num_connectors == 0));
8415
Daniel Vetter50f56112012-07-02 09:35:43 +02008416 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008417 list_for_each_entry(connector, &dev->mode_config.connector_list,
8418 base.head) {
8419 /* Otherwise traverse passed in connector list and get encoders
8420 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008421 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008422 if (set->connectors[ro] == &connector->base) {
8423 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008424 break;
8425 }
8426 }
8427
Daniel Vetter9a935852012-07-05 22:34:27 +02008428 /* If we disable the crtc, disable all its connectors. Also, if
8429 * the connector is on the changing crtc but not on the new
8430 * connector list, disable it. */
8431 if ((!set->fb || ro == set->num_connectors) &&
8432 connector->base.encoder &&
8433 connector->base.encoder->crtc == set->crtc) {
8434 connector->new_encoder = NULL;
8435
8436 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8437 connector->base.base.id,
8438 drm_get_connector_name(&connector->base));
8439 }
8440
8441
8442 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008443 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008444 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008445 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008446 }
8447 /* connector->new_encoder is now updated for all connectors. */
8448
8449 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008450 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008451 list_for_each_entry(connector, &dev->mode_config.connector_list,
8452 base.head) {
8453 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008454 continue;
8455
Daniel Vetter9a935852012-07-05 22:34:27 +02008456 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008457
8458 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008459 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008460 new_crtc = set->crtc;
8461 }
8462
8463 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008464 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8465 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008466 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008467 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008468 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8469
8470 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8471 connector->base.base.id,
8472 drm_get_connector_name(&connector->base),
8473 new_crtc->base.id);
8474 }
8475
8476 /* Check for any encoders that needs to be disabled. */
8477 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8478 base.head) {
8479 list_for_each_entry(connector,
8480 &dev->mode_config.connector_list,
8481 base.head) {
8482 if (connector->new_encoder == encoder) {
8483 WARN_ON(!connector->new_encoder->new_crtc);
8484
8485 goto next_encoder;
8486 }
8487 }
8488 encoder->new_crtc = NULL;
8489next_encoder:
8490 /* Only now check for crtc changes so we don't miss encoders
8491 * that will be disabled. */
8492 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008493 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008494 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008495 }
8496 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008497 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008498
Daniel Vetter2e431052012-07-04 22:42:15 +02008499 return 0;
8500}
8501
8502static int intel_crtc_set_config(struct drm_mode_set *set)
8503{
8504 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008505 struct drm_mode_set save_set;
8506 struct intel_set_config *config;
8507 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008508
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008509 BUG_ON(!set);
8510 BUG_ON(!set->crtc);
8511 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008512
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01008513 /* Enforce sane interface api - has been abused by the fb helper. */
8514 BUG_ON(!set->mode && set->fb);
8515 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02008516
Daniel Vetter2e431052012-07-04 22:42:15 +02008517 if (set->fb) {
8518 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8519 set->crtc->base.id, set->fb->base.id,
8520 (int)set->num_connectors, set->x, set->y);
8521 } else {
8522 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008523 }
8524
8525 dev = set->crtc->dev;
8526
8527 ret = -ENOMEM;
8528 config = kzalloc(sizeof(*config), GFP_KERNEL);
8529 if (!config)
8530 goto out_config;
8531
8532 ret = intel_set_config_save_state(dev, config);
8533 if (ret)
8534 goto out_config;
8535
8536 save_set.crtc = set->crtc;
8537 save_set.mode = &set->crtc->mode;
8538 save_set.x = set->crtc->x;
8539 save_set.y = set->crtc->y;
8540 save_set.fb = set->crtc->fb;
8541
8542 /* Compute whether we need a full modeset, only an fb base update or no
8543 * change at all. In the future we might also check whether only the
8544 * mode changed, e.g. for LVDS where we only change the panel fitter in
8545 * such cases. */
8546 intel_set_config_compute_mode_changes(set, config);
8547
Daniel Vetter9a935852012-07-05 22:34:27 +02008548 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008549 if (ret)
8550 goto fail;
8551
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008552 if (config->mode_changed) {
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008553 if (set->mode) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008554 DRM_DEBUG_KMS("attempting to set mode from"
8555 " userspace\n");
8556 drm_mode_debug_printmodeline(set->mode);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008557 }
8558
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008559 ret = intel_set_mode(set->crtc, set->mode,
8560 set->x, set->y, set->fb);
8561 if (ret) {
8562 DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
8563 set->crtc->base.id, ret);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008564 goto fail;
8565 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008566 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02008567 intel_crtc_wait_for_pending_flips(set->crtc);
8568
Daniel Vetter4f660f42012-07-02 09:47:37 +02008569 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008570 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008571 }
8572
Daniel Vetterd9e55602012-07-04 22:16:09 +02008573 intel_set_config_free(config);
8574
Daniel Vetter50f56112012-07-02 09:35:43 +02008575 return 0;
8576
8577fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008578 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008579
8580 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008581 if (config->mode_changed &&
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008582 intel_set_mode(save_set.crtc, save_set.mode,
8583 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008584 DRM_ERROR("failed to restore config after modeset failure\n");
8585
Daniel Vetterd9e55602012-07-04 22:16:09 +02008586out_config:
8587 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008588 return ret;
8589}
8590
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008591static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008592 .cursor_set = intel_crtc_cursor_set,
8593 .cursor_move = intel_crtc_cursor_move,
8594 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008595 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008596 .destroy = intel_crtc_destroy,
8597 .page_flip = intel_crtc_page_flip,
8598};
8599
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008600static void intel_cpu_pll_init(struct drm_device *dev)
8601{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008602 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008603 intel_ddi_pll_init(dev);
8604}
8605
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008606static void intel_pch_pll_init(struct drm_device *dev)
8607{
8608 drm_i915_private_t *dev_priv = dev->dev_private;
8609 int i;
8610
8611 if (dev_priv->num_pch_pll == 0) {
8612 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8613 return;
8614 }
8615
8616 for (i = 0; i < dev_priv->num_pch_pll; i++) {
8617 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
8618 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
8619 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
8620 }
8621}
8622
Hannes Ederb358d0a2008-12-18 21:18:47 +01008623static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008624{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008625 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008626 struct intel_crtc *intel_crtc;
8627 int i;
8628
8629 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8630 if (intel_crtc == NULL)
8631 return;
8632
8633 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8634
8635 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008636 for (i = 0; i < 256; i++) {
8637 intel_crtc->lut_r[i] = i;
8638 intel_crtc->lut_g[i] = i;
8639 intel_crtc->lut_b[i] = i;
8640 }
8641
Jesse Barnes80824002009-09-10 15:28:06 -07008642 /* Swap pipes & planes for FBC on pre-965 */
8643 intel_crtc->pipe = pipe;
8644 intel_crtc->plane = pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02008645 intel_crtc->config.cpu_transcoder = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008646 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008647 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008648 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008649 }
8650
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008651 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8652 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8653 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8654 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8655
Jesse Barnes79e53942008-11-07 14:24:08 -08008656 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008657}
8658
Carl Worth08d7b3d2009-04-29 14:43:54 -07008659int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008660 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008661{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008662 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008663 struct drm_mode_object *drmmode_obj;
8664 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008665
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008666 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8667 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008668
Daniel Vetterc05422d2009-08-11 16:05:30 +02008669 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8670 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008671
Daniel Vetterc05422d2009-08-11 16:05:30 +02008672 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008673 DRM_ERROR("no such CRTC id\n");
8674 return -EINVAL;
8675 }
8676
Daniel Vetterc05422d2009-08-11 16:05:30 +02008677 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8678 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008679
Daniel Vetterc05422d2009-08-11 16:05:30 +02008680 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008681}
8682
Daniel Vetter66a92782012-07-12 20:08:18 +02008683static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008684{
Daniel Vetter66a92782012-07-12 20:08:18 +02008685 struct drm_device *dev = encoder->base.dev;
8686 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008687 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008688 int entry = 0;
8689
Daniel Vetter66a92782012-07-12 20:08:18 +02008690 list_for_each_entry(source_encoder,
8691 &dev->mode_config.encoder_list, base.head) {
8692
8693 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008694 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008695
8696 /* Intel hw has only one MUX where enocoders could be cloned. */
8697 if (encoder->cloneable && source_encoder->cloneable)
8698 index_mask |= (1 << entry);
8699
Jesse Barnes79e53942008-11-07 14:24:08 -08008700 entry++;
8701 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008702
Jesse Barnes79e53942008-11-07 14:24:08 -08008703 return index_mask;
8704}
8705
Chris Wilson4d302442010-12-14 19:21:29 +00008706static bool has_edp_a(struct drm_device *dev)
8707{
8708 struct drm_i915_private *dev_priv = dev->dev_private;
8709
8710 if (!IS_MOBILE(dev))
8711 return false;
8712
8713 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8714 return false;
8715
8716 if (IS_GEN5(dev) &&
8717 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8718 return false;
8719
8720 return true;
8721}
8722
Jesse Barnes79e53942008-11-07 14:24:08 -08008723static void intel_setup_outputs(struct drm_device *dev)
8724{
Eric Anholt725e30a2009-01-22 13:01:02 -08008725 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008726 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008727 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008728 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008729
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008730 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008731 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8732 /* disable the panel fitter on everything but LVDS */
8733 I915_WRITE(PFIT_CONTROL, 0);
8734 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008735
Paulo Zanonic40c0f52013-04-12 18:16:53 -03008736 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008737 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008738
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008739 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008740 int found;
8741
8742 /* Haswell uses DDI functions to detect digital outputs */
8743 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8744 /* DDI A only supports eDP */
8745 if (found)
8746 intel_ddi_init(dev, PORT_A);
8747
8748 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8749 * register */
8750 found = I915_READ(SFUSE_STRAP);
8751
8752 if (found & SFUSE_STRAP_DDIB_DETECTED)
8753 intel_ddi_init(dev, PORT_B);
8754 if (found & SFUSE_STRAP_DDIC_DETECTED)
8755 intel_ddi_init(dev, PORT_C);
8756 if (found & SFUSE_STRAP_DDID_DETECTED)
8757 intel_ddi_init(dev, PORT_D);
8758 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008759 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008760 dpd_is_edp = intel_dpd_is_edp(dev);
8761
8762 if (has_edp_a(dev))
8763 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008764
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008765 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008766 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008767 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008768 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008769 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008770 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008771 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008772 }
8773
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008774 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008775 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008776
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008777 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008778 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008779
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008780 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008781 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008782
Daniel Vetter270b3042012-10-27 15:52:05 +02008783 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008784 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008785 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05308786 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008787 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
8788 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05308789
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008790 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03008791 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
8792 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008793 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
8794 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008795 }
Zhenyu Wang103a1962009-11-27 11:44:36 +08008796 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008797 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008798
Paulo Zanonie2debe92013-02-18 19:00:27 -03008799 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008800 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008801 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008802 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8803 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008804 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008805 }
Ma Ling27185ae2009-08-24 13:50:23 +08008806
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008807 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
8808 DRM_DEBUG_KMS("probing DP_B\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008809 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008810 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008811 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008812
8813 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008814
Paulo Zanonie2debe92013-02-18 19:00:27 -03008815 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008816 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008817 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008818 }
Ma Ling27185ae2009-08-24 13:50:23 +08008819
Paulo Zanonie2debe92013-02-18 19:00:27 -03008820 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008821
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008822 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8823 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008824 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008825 }
8826 if (SUPPORTS_INTEGRATED_DP(dev)) {
8827 DRM_DEBUG_KMS("probing DP_C\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008828 intel_dp_init(dev, DP_C, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008829 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008830 }
Ma Ling27185ae2009-08-24 13:50:23 +08008831
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008832 if (SUPPORTS_INTEGRATED_DP(dev) &&
8833 (I915_READ(DP_D) & DP_DETECTED)) {
8834 DRM_DEBUG_KMS("probing DP_D\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008835 intel_dp_init(dev, DP_D, PORT_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008836 }
Eric Anholtbad720f2009-10-22 16:11:14 -07008837 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008838 intel_dvo_init(dev);
8839
Zhenyu Wang103a1962009-11-27 11:44:36 +08008840 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008841 intel_tv_init(dev);
8842
Chris Wilson4ef69c72010-09-09 15:14:28 +01008843 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8844 encoder->base.possible_crtcs = encoder->crtc_mask;
8845 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008846 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008847 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008848
Paulo Zanonidde86e22012-12-01 12:04:25 -02008849 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02008850
8851 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008852}
8853
8854static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8855{
8856 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008857
8858 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008859 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008860
8861 kfree(intel_fb);
8862}
8863
8864static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008865 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008866 unsigned int *handle)
8867{
8868 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008869 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008870
Chris Wilson05394f32010-11-08 19:18:58 +00008871 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008872}
8873
8874static const struct drm_framebuffer_funcs intel_fb_funcs = {
8875 .destroy = intel_user_framebuffer_destroy,
8876 .create_handle = intel_user_framebuffer_create_handle,
8877};
8878
Dave Airlie38651672010-03-30 05:34:13 +00008879int intel_framebuffer_init(struct drm_device *dev,
8880 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008881 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008882 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008883{
Jesse Barnes79e53942008-11-07 14:24:08 -08008884 int ret;
8885
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008886 if (obj->tiling_mode == I915_TILING_Y) {
8887 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01008888 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008889 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008890
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008891 if (mode_cmd->pitches[0] & 63) {
8892 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
8893 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01008894 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008895 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008896
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008897 /* FIXME <= Gen4 stride limits are bit unclear */
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008898 if (mode_cmd->pitches[0] > 32768) {
8899 DRM_DEBUG("pitch (%d) must be at less than 32768\n",
8900 mode_cmd->pitches[0]);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008901 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008902 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008903
8904 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008905 mode_cmd->pitches[0] != obj->stride) {
8906 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
8907 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008908 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008909 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008910
Ville Syrjälä57779d02012-10-31 17:50:14 +02008911 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008912 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02008913 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008914 case DRM_FORMAT_RGB565:
8915 case DRM_FORMAT_XRGB8888:
8916 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008917 break;
8918 case DRM_FORMAT_XRGB1555:
8919 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008920 if (INTEL_INFO(dev)->gen > 3) {
8921 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008922 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008923 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02008924 break;
8925 case DRM_FORMAT_XBGR8888:
8926 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008927 case DRM_FORMAT_XRGB2101010:
8928 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008929 case DRM_FORMAT_XBGR2101010:
8930 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008931 if (INTEL_INFO(dev)->gen < 4) {
8932 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008933 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008934 }
Jesse Barnesb5626742011-06-24 12:19:27 -07008935 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008936 case DRM_FORMAT_YUYV:
8937 case DRM_FORMAT_UYVY:
8938 case DRM_FORMAT_YVYU:
8939 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008940 if (INTEL_INFO(dev)->gen < 5) {
8941 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008942 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008943 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008944 break;
8945 default:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008946 DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008947 return -EINVAL;
8948 }
8949
Ville Syrjälä90f9a332012-10-31 17:50:19 +02008950 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
8951 if (mode_cmd->offsets[0] != 0)
8952 return -EINVAL;
8953
Daniel Vetterc7d73f62012-12-13 23:38:38 +01008954 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
8955 intel_fb->obj = obj;
8956
Jesse Barnes79e53942008-11-07 14:24:08 -08008957 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8958 if (ret) {
8959 DRM_ERROR("framebuffer init failed %d\n", ret);
8960 return ret;
8961 }
8962
Jesse Barnes79e53942008-11-07 14:24:08 -08008963 return 0;
8964}
8965
Jesse Barnes79e53942008-11-07 14:24:08 -08008966static struct drm_framebuffer *
8967intel_user_framebuffer_create(struct drm_device *dev,
8968 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008969 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08008970{
Chris Wilson05394f32010-11-08 19:18:58 +00008971 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008972
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008973 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8974 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00008975 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01008976 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08008977
Chris Wilsond2dff872011-04-19 08:36:26 +01008978 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08008979}
8980
Jesse Barnes79e53942008-11-07 14:24:08 -08008981static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08008982 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00008983 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08008984};
8985
Jesse Barnese70236a2009-09-21 10:42:27 -07008986/* Set up chip specific display functions */
8987static void intel_init_display(struct drm_device *dev)
8988{
8989 struct drm_i915_private *dev_priv = dev->dev_private;
8990
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008991 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008992 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008993 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02008994 dev_priv->display.crtc_enable = haswell_crtc_enable;
8995 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008996 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008997 dev_priv->display.update_plane = ironlake_update_plane;
8998 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008999 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009000 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009001 dev_priv->display.crtc_enable = ironlake_crtc_enable;
9002 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009003 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009004 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009005 } else if (IS_VALLEYVIEW(dev)) {
9006 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
9007 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9008 dev_priv->display.crtc_enable = valleyview_crtc_enable;
9009 dev_priv->display.crtc_disable = i9xx_crtc_disable;
9010 dev_priv->display.off = i9xx_crtc_off;
9011 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009012 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009013 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009014 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009015 dev_priv->display.crtc_enable = i9xx_crtc_enable;
9016 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009017 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009018 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009019 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009020
Jesse Barnese70236a2009-09-21 10:42:27 -07009021 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07009022 if (IS_VALLEYVIEW(dev))
9023 dev_priv->display.get_display_clock_speed =
9024 valleyview_get_display_clock_speed;
9025 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07009026 dev_priv->display.get_display_clock_speed =
9027 i945_get_display_clock_speed;
9028 else if (IS_I915G(dev))
9029 dev_priv->display.get_display_clock_speed =
9030 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009031 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009032 dev_priv->display.get_display_clock_speed =
9033 i9xx_misc_get_display_clock_speed;
9034 else if (IS_I915GM(dev))
9035 dev_priv->display.get_display_clock_speed =
9036 i915gm_get_display_clock_speed;
9037 else if (IS_I865G(dev))
9038 dev_priv->display.get_display_clock_speed =
9039 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02009040 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009041 dev_priv->display.get_display_clock_speed =
9042 i855_get_display_clock_speed;
9043 else /* 852, 830 */
9044 dev_priv->display.get_display_clock_speed =
9045 i830_get_display_clock_speed;
9046
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009047 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01009048 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009049 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009050 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08009051 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009052 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009053 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07009054 } else if (IS_IVYBRIDGE(dev)) {
9055 /* FIXME: detect B0+ stepping and use auto training */
9056 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009057 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02009058 dev_priv->display.modeset_global_resources =
9059 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03009060 } else if (IS_HASWELL(dev)) {
9061 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08009062 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02009063 dev_priv->display.modeset_global_resources =
9064 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02009065 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07009066 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08009067 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07009068 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009069
9070 /* Default just returns -ENODEV to indicate unsupported */
9071 dev_priv->display.queue_flip = intel_default_queue_flip;
9072
9073 switch (INTEL_INFO(dev)->gen) {
9074 case 2:
9075 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9076 break;
9077
9078 case 3:
9079 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9080 break;
9081
9082 case 4:
9083 case 5:
9084 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9085 break;
9086
9087 case 6:
9088 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9089 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009090 case 7:
9091 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9092 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009093 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009094}
9095
Jesse Barnesb690e962010-07-19 13:53:12 -07009096/*
9097 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9098 * resume, or other times. This quirk makes sure that's the case for
9099 * affected systems.
9100 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009101static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009102{
9103 struct drm_i915_private *dev_priv = dev->dev_private;
9104
9105 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009106 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009107}
9108
Keith Packard435793d2011-07-12 14:56:22 -07009109/*
9110 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9111 */
9112static void quirk_ssc_force_disable(struct drm_device *dev)
9113{
9114 struct drm_i915_private *dev_priv = dev->dev_private;
9115 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009116 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07009117}
9118
Carsten Emde4dca20e2012-03-15 15:56:26 +01009119/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009120 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9121 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009122 */
9123static void quirk_invert_brightness(struct drm_device *dev)
9124{
9125 struct drm_i915_private *dev_priv = dev->dev_private;
9126 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009127 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009128}
9129
9130struct intel_quirk {
9131 int device;
9132 int subsystem_vendor;
9133 int subsystem_device;
9134 void (*hook)(struct drm_device *dev);
9135};
9136
Egbert Eich5f85f172012-10-14 15:46:38 +02009137/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
9138struct intel_dmi_quirk {
9139 void (*hook)(struct drm_device *dev);
9140 const struct dmi_system_id (*dmi_id_list)[];
9141};
9142
9143static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
9144{
9145 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
9146 return 1;
9147}
9148
9149static const struct intel_dmi_quirk intel_dmi_quirks[] = {
9150 {
9151 .dmi_id_list = &(const struct dmi_system_id[]) {
9152 {
9153 .callback = intel_dmi_reverse_brightness,
9154 .ident = "NCR Corporation",
9155 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
9156 DMI_MATCH(DMI_PRODUCT_NAME, ""),
9157 },
9158 },
9159 { } /* terminating entry */
9160 },
9161 .hook = quirk_invert_brightness,
9162 },
9163};
9164
Ben Widawskyc43b5632012-04-16 14:07:40 -07009165static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009166 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009167 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009168
Jesse Barnesb690e962010-07-19 13:53:12 -07009169 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9170 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9171
Jesse Barnesb690e962010-07-19 13:53:12 -07009172 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9173 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9174
Daniel Vetterccd0d362012-10-10 23:13:59 +02009175 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07009176 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02009177 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07009178
9179 /* Lenovo U160 cannot use SSC on LVDS */
9180 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02009181
9182 /* Sony Vaio Y cannot use SSC on LVDS */
9183 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01009184
9185 /* Acer Aspire 5734Z must invert backlight brightness */
9186 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02009187
9188 /* Acer/eMachines G725 */
9189 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02009190
9191 /* Acer/eMachines e725 */
9192 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02009193
9194 /* Acer/Packard Bell NCL20 */
9195 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01009196
9197 /* Acer Aspire 4736Z */
9198 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07009199};
9200
9201static void intel_init_quirks(struct drm_device *dev)
9202{
9203 struct pci_dev *d = dev->pdev;
9204 int i;
9205
9206 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
9207 struct intel_quirk *q = &intel_quirks[i];
9208
9209 if (d->device == q->device &&
9210 (d->subsystem_vendor == q->subsystem_vendor ||
9211 q->subsystem_vendor == PCI_ANY_ID) &&
9212 (d->subsystem_device == q->subsystem_device ||
9213 q->subsystem_device == PCI_ANY_ID))
9214 q->hook(dev);
9215 }
Egbert Eich5f85f172012-10-14 15:46:38 +02009216 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
9217 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
9218 intel_dmi_quirks[i].hook(dev);
9219 }
Jesse Barnesb690e962010-07-19 13:53:12 -07009220}
9221
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009222/* Disable the VGA plane that we never use */
9223static void i915_disable_vga(struct drm_device *dev)
9224{
9225 struct drm_i915_private *dev_priv = dev->dev_private;
9226 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009227 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009228
9229 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07009230 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009231 sr1 = inb(VGA_SR_DATA);
9232 outb(sr1 | 1<<5, VGA_SR_DATA);
9233 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9234 udelay(300);
9235
9236 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9237 POSTING_READ(vga_reg);
9238}
9239
Daniel Vetterf8175862012-04-10 15:50:11 +02009240void intel_modeset_init_hw(struct drm_device *dev)
9241{
Paulo Zanonifa42e232013-01-25 16:59:11 -02009242 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03009243
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03009244 intel_prepare_ddi(dev);
9245
Daniel Vetterf8175862012-04-10 15:50:11 +02009246 intel_init_clock_gating(dev);
9247
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009248 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009249 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009250 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02009251}
9252
Jesse Barnes79e53942008-11-07 14:24:08 -08009253void intel_modeset_init(struct drm_device *dev)
9254{
Jesse Barnes652c3932009-08-17 13:31:43 -07009255 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009256 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009257
9258 drm_mode_config_init(dev);
9259
9260 dev->mode_config.min_width = 0;
9261 dev->mode_config.min_height = 0;
9262
Dave Airlie019d96c2011-09-29 16:20:42 +01009263 dev->mode_config.preferred_depth = 24;
9264 dev->mode_config.prefer_shadow = 1;
9265
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02009266 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08009267
Jesse Barnesb690e962010-07-19 13:53:12 -07009268 intel_init_quirks(dev);
9269
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009270 intel_init_pm(dev);
9271
Ben Widawskye3c74752013-04-05 13:12:39 -07009272 if (INTEL_INFO(dev)->num_pipes == 0)
9273 return;
9274
Jesse Barnese70236a2009-09-21 10:42:27 -07009275 intel_init_display(dev);
9276
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009277 if (IS_GEN2(dev)) {
9278 dev->mode_config.max_width = 2048;
9279 dev->mode_config.max_height = 2048;
9280 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009281 dev->mode_config.max_width = 4096;
9282 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009283 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009284 dev->mode_config.max_width = 8192;
9285 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009286 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08009287 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009288
Zhao Yakui28c97732009-10-09 11:39:41 +08009289 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009290 INTEL_INFO(dev)->num_pipes,
9291 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009292
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009293 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009294 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009295 for (j = 0; j < dev_priv->num_plane; j++) {
9296 ret = intel_plane_init(dev, i, j);
9297 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +03009298 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
9299 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009300 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009301 }
9302
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009303 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009304 intel_pch_pll_init(dev);
9305
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009306 /* Just disable it once at startup */
9307 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009308 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00009309
9310 /* Just in case the BIOS is doing something questionable. */
9311 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009312}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009313
Daniel Vetter24929352012-07-02 20:28:59 +02009314static void
9315intel_connector_break_all_links(struct intel_connector *connector)
9316{
9317 connector->base.dpms = DRM_MODE_DPMS_OFF;
9318 connector->base.encoder = NULL;
9319 connector->encoder->connectors_active = false;
9320 connector->encoder->base.crtc = NULL;
9321}
9322
Daniel Vetter7fad7982012-07-04 17:51:47 +02009323static void intel_enable_pipe_a(struct drm_device *dev)
9324{
9325 struct intel_connector *connector;
9326 struct drm_connector *crt = NULL;
9327 struct intel_load_detect_pipe load_detect_temp;
9328
9329 /* We can't just switch on the pipe A, we need to set things up with a
9330 * proper mode and output configuration. As a gross hack, enable pipe A
9331 * by enabling the load detect pipe once. */
9332 list_for_each_entry(connector,
9333 &dev->mode_config.connector_list,
9334 base.head) {
9335 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
9336 crt = &connector->base;
9337 break;
9338 }
9339 }
9340
9341 if (!crt)
9342 return;
9343
9344 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
9345 intel_release_load_detect_pipe(crt, &load_detect_temp);
9346
9347
9348}
9349
Daniel Vetterfa555832012-10-10 23:14:00 +02009350static bool
9351intel_check_plane_mapping(struct intel_crtc *crtc)
9352{
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009353 struct drm_device *dev = crtc->base.dev;
9354 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009355 u32 reg, val;
9356
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009357 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +02009358 return true;
9359
9360 reg = DSPCNTR(!crtc->plane);
9361 val = I915_READ(reg);
9362
9363 if ((val & DISPLAY_PLANE_ENABLE) &&
9364 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
9365 return false;
9366
9367 return true;
9368}
9369
Daniel Vetter24929352012-07-02 20:28:59 +02009370static void intel_sanitize_crtc(struct intel_crtc *crtc)
9371{
9372 struct drm_device *dev = crtc->base.dev;
9373 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009374 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02009375
Daniel Vetter24929352012-07-02 20:28:59 +02009376 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +02009377 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02009378 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
9379
9380 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02009381 * disable the crtc (and hence change the state) if it is wrong. Note
9382 * that gen4+ has a fixed plane -> pipe mapping. */
9383 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02009384 struct intel_connector *connector;
9385 bool plane;
9386
Daniel Vetter24929352012-07-02 20:28:59 +02009387 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
9388 crtc->base.base.id);
9389
9390 /* Pipe has the wrong plane attached and the plane is active.
9391 * Temporarily change the plane mapping and disable everything
9392 * ... */
9393 plane = crtc->plane;
9394 crtc->plane = !plane;
9395 dev_priv->display.crtc_disable(&crtc->base);
9396 crtc->plane = plane;
9397
9398 /* ... and break all links. */
9399 list_for_each_entry(connector, &dev->mode_config.connector_list,
9400 base.head) {
9401 if (connector->encoder->base.crtc != &crtc->base)
9402 continue;
9403
9404 intel_connector_break_all_links(connector);
9405 }
9406
9407 WARN_ON(crtc->active);
9408 crtc->base.enabled = false;
9409 }
Daniel Vetter24929352012-07-02 20:28:59 +02009410
Daniel Vetter7fad7982012-07-04 17:51:47 +02009411 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
9412 crtc->pipe == PIPE_A && !crtc->active) {
9413 /* BIOS forgot to enable pipe A, this mostly happens after
9414 * resume. Force-enable the pipe to fix this, the update_dpms
9415 * call below we restore the pipe to the right state, but leave
9416 * the required bits on. */
9417 intel_enable_pipe_a(dev);
9418 }
9419
Daniel Vetter24929352012-07-02 20:28:59 +02009420 /* Adjust the state of the output pipe according to whether we
9421 * have active connectors/encoders. */
9422 intel_crtc_update_dpms(&crtc->base);
9423
9424 if (crtc->active != crtc->base.enabled) {
9425 struct intel_encoder *encoder;
9426
9427 /* This can happen either due to bugs in the get_hw_state
9428 * functions or because the pipe is force-enabled due to the
9429 * pipe A quirk. */
9430 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
9431 crtc->base.base.id,
9432 crtc->base.enabled ? "enabled" : "disabled",
9433 crtc->active ? "enabled" : "disabled");
9434
9435 crtc->base.enabled = crtc->active;
9436
9437 /* Because we only establish the connector -> encoder ->
9438 * crtc links if something is active, this means the
9439 * crtc is now deactivated. Break the links. connector
9440 * -> encoder links are only establish when things are
9441 * actually up, hence no need to break them. */
9442 WARN_ON(crtc->active);
9443
9444 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
9445 WARN_ON(encoder->connectors_active);
9446 encoder->base.crtc = NULL;
9447 }
9448 }
9449}
9450
9451static void intel_sanitize_encoder(struct intel_encoder *encoder)
9452{
9453 struct intel_connector *connector;
9454 struct drm_device *dev = encoder->base.dev;
9455
9456 /* We need to check both for a crtc link (meaning that the
9457 * encoder is active and trying to read from a pipe) and the
9458 * pipe itself being active. */
9459 bool has_active_crtc = encoder->base.crtc &&
9460 to_intel_crtc(encoder->base.crtc)->active;
9461
9462 if (encoder->connectors_active && !has_active_crtc) {
9463 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
9464 encoder->base.base.id,
9465 drm_get_encoder_name(&encoder->base));
9466
9467 /* Connector is active, but has no active pipe. This is
9468 * fallout from our resume register restoring. Disable
9469 * the encoder manually again. */
9470 if (encoder->base.crtc) {
9471 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
9472 encoder->base.base.id,
9473 drm_get_encoder_name(&encoder->base));
9474 encoder->disable(encoder);
9475 }
9476
9477 /* Inconsistent output/port/pipe state happens presumably due to
9478 * a bug in one of the get_hw_state functions. Or someplace else
9479 * in our code, like the register restore mess on resume. Clamp
9480 * things to off as a safer default. */
9481 list_for_each_entry(connector,
9482 &dev->mode_config.connector_list,
9483 base.head) {
9484 if (connector->encoder != encoder)
9485 continue;
9486
9487 intel_connector_break_all_links(connector);
9488 }
9489 }
9490 /* Enabled encoders without active connectors will be fixed in
9491 * the crtc fixup. */
9492}
9493
Daniel Vetter44cec742013-01-25 17:53:21 +01009494void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009495{
9496 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009497 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009498
9499 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
9500 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02009501 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009502 }
9503}
9504
Daniel Vetter24929352012-07-02 20:28:59 +02009505/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9506 * and i915 state tracking structures. */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009507void intel_modeset_setup_hw_state(struct drm_device *dev,
9508 bool force_restore)
Daniel Vetter24929352012-07-02 20:28:59 +02009509{
9510 struct drm_i915_private *dev_priv = dev->dev_private;
9511 enum pipe pipe;
9512 u32 tmp;
Jesse Barnesb5644d02013-03-26 13:25:27 -07009513 struct drm_plane *plane;
Daniel Vetter24929352012-07-02 20:28:59 +02009514 struct intel_crtc *crtc;
9515 struct intel_encoder *encoder;
9516 struct intel_connector *connector;
9517
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009518 if (HAS_DDI(dev)) {
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009519 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9520
9521 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9522 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9523 case TRANS_DDI_EDP_INPUT_A_ON:
9524 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9525 pipe = PIPE_A;
9526 break;
9527 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9528 pipe = PIPE_B;
9529 break;
9530 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9531 pipe = PIPE_C;
9532 break;
Damien Lespiauaaa148e2013-03-07 15:30:26 +00009533 default:
9534 /* A bogus value has been programmed, disable
9535 * the transcoder */
9536 WARN(1, "Bogus eDP source %08x\n", tmp);
9537 intel_ddi_disable_transcoder_func(dev_priv,
9538 TRANSCODER_EDP);
9539 goto setup_pipes;
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009540 }
9541
9542 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Daniel Vetter3b117c82013-04-17 20:15:07 +02009543 crtc->config.cpu_transcoder = TRANSCODER_EDP;
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009544
9545 DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
9546 pipe_name(pipe));
9547 }
9548 }
9549
Damien Lespiauaaa148e2013-03-07 15:30:26 +00009550setup_pipes:
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009551 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9552 base.head) {
Daniel Vetter3b117c82013-04-17 20:15:07 +02009553 enum transcoder tmp = crtc->config.cpu_transcoder;
Daniel Vetter88adfff2013-03-28 10:42:01 +01009554 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +02009555 crtc->config.cpu_transcoder = tmp;
9556
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009557 crtc->active = dev_priv->display.get_pipe_config(crtc,
9558 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009559
9560 crtc->base.enabled = crtc->active;
9561
9562 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9563 crtc->base.base.id,
9564 crtc->active ? "enabled" : "disabled");
9565 }
9566
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009567 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009568 intel_ddi_setup_hw_pll_state(dev);
9569
Daniel Vetter24929352012-07-02 20:28:59 +02009570 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9571 base.head) {
9572 pipe = 0;
9573
9574 if (encoder->get_hw_state(encoder, &pipe)) {
9575 encoder->base.crtc =
9576 dev_priv->pipe_to_crtc_mapping[pipe];
9577 } else {
9578 encoder->base.crtc = NULL;
9579 }
9580
9581 encoder->connectors_active = false;
9582 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9583 encoder->base.base.id,
9584 drm_get_encoder_name(&encoder->base),
9585 encoder->base.crtc ? "enabled" : "disabled",
9586 pipe);
9587 }
9588
9589 list_for_each_entry(connector, &dev->mode_config.connector_list,
9590 base.head) {
9591 if (connector->get_hw_state(connector)) {
9592 connector->base.dpms = DRM_MODE_DPMS_ON;
9593 connector->encoder->connectors_active = true;
9594 connector->base.encoder = &connector->encoder->base;
9595 } else {
9596 connector->base.dpms = DRM_MODE_DPMS_OFF;
9597 connector->base.encoder = NULL;
9598 }
9599 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9600 connector->base.base.id,
9601 drm_get_connector_name(&connector->base),
9602 connector->base.encoder ? "enabled" : "disabled");
9603 }
9604
9605 /* HW state is read out, now we need to sanitize this mess. */
9606 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9607 base.head) {
9608 intel_sanitize_encoder(encoder);
9609 }
9610
9611 for_each_pipe(pipe) {
9612 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9613 intel_sanitize_crtc(crtc);
9614 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009615
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009616 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +02009617 /*
9618 * We need to use raw interfaces for restoring state to avoid
9619 * checking (bogus) intermediate states.
9620 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009621 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -07009622 struct drm_crtc *crtc =
9623 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +02009624
9625 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
9626 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009627 }
Jesse Barnesb5644d02013-03-26 13:25:27 -07009628 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
9629 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009630
9631 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009632 } else {
9633 intel_modeset_update_staged_output_state(dev);
9634 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009635
9636 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009637
9638 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009639}
9640
9641void intel_modeset_gem_init(struct drm_device *dev)
9642{
Chris Wilson1833b132012-05-09 11:56:28 +01009643 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009644
9645 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009646
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009647 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009648}
9649
9650void intel_modeset_cleanup(struct drm_device *dev)
9651{
Jesse Barnes652c3932009-08-17 13:31:43 -07009652 struct drm_i915_private *dev_priv = dev->dev_private;
9653 struct drm_crtc *crtc;
9654 struct intel_crtc *intel_crtc;
9655
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009656 /*
9657 * Interrupts and polling as the first thing to avoid creating havoc.
9658 * Too much stuff here (turning of rps, connectors, ...) would
9659 * experience fancy races otherwise.
9660 */
9661 drm_irq_uninstall(dev);
9662 cancel_work_sync(&dev_priv->hotplug_work);
9663 /*
9664 * Due to the hpd irq storm handling the hotplug work can re-arm the
9665 * poll handlers. Hence disable polling after hpd handling is shut down.
9666 */
Keith Packardf87ea762010-10-03 19:36:26 -07009667 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009668
Jesse Barnes652c3932009-08-17 13:31:43 -07009669 mutex_lock(&dev->struct_mutex);
9670
Jesse Barnes723bfd72010-10-07 16:01:13 -07009671 intel_unregister_dsm_handler();
9672
Jesse Barnes652c3932009-08-17 13:31:43 -07009673 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9674 /* Skip inactive CRTCs */
9675 if (!crtc->fb)
9676 continue;
9677
9678 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009679 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009680 }
9681
Chris Wilson973d04f2011-07-08 12:22:37 +01009682 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009683
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009684 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009685
Daniel Vetter930ebb42012-06-29 23:32:16 +02009686 ironlake_teardown_rc6(dev);
9687
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009688 mutex_unlock(&dev->struct_mutex);
9689
Chris Wilson1630fe72011-07-08 12:22:42 +01009690 /* flush any delayed tasks or pending work */
9691 flush_scheduled_work();
9692
Jani Nikuladc652f92013-04-12 15:18:38 +03009693 /* destroy backlight, if any, before the connectors */
9694 intel_panel_destroy_backlight(dev);
9695
Jesse Barnes79e53942008-11-07 14:24:08 -08009696 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +01009697
9698 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009699}
9700
Dave Airlie28d52042009-09-21 14:33:58 +10009701/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009702 * Return which encoder is currently attached for connector.
9703 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009704struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009705{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009706 return &intel_attached_encoder(connector)->base;
9707}
Jesse Barnes79e53942008-11-07 14:24:08 -08009708
Chris Wilsondf0e9242010-09-09 16:20:55 +01009709void intel_connector_attach_encoder(struct intel_connector *connector,
9710 struct intel_encoder *encoder)
9711{
9712 connector->encoder = encoder;
9713 drm_mode_connector_attach_encoder(&connector->base,
9714 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009715}
Dave Airlie28d52042009-09-21 14:33:58 +10009716
9717/*
9718 * set vga decode state - true == enable VGA decode
9719 */
9720int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9721{
9722 struct drm_i915_private *dev_priv = dev->dev_private;
9723 u16 gmch_ctrl;
9724
9725 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9726 if (state)
9727 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9728 else
9729 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9730 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9731 return 0;
9732}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009733
9734#ifdef CONFIG_DEBUG_FS
9735#include <linux/seq_file.h>
9736
9737struct intel_display_error_state {
9738 struct intel_cursor_error_state {
9739 u32 control;
9740 u32 position;
9741 u32 base;
9742 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009743 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009744
9745 struct intel_pipe_error_state {
9746 u32 conf;
9747 u32 source;
9748
9749 u32 htotal;
9750 u32 hblank;
9751 u32 hsync;
9752 u32 vtotal;
9753 u32 vblank;
9754 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009755 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009756
9757 struct intel_plane_error_state {
9758 u32 control;
9759 u32 stride;
9760 u32 size;
9761 u32 pos;
9762 u32 addr;
9763 u32 surface;
9764 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009765 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009766};
9767
9768struct intel_display_error_state *
9769intel_display_capture_error_state(struct drm_device *dev)
9770{
Akshay Joshi0206e352011-08-16 15:34:10 -04009771 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009772 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009773 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009774 int i;
9775
9776 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9777 if (error == NULL)
9778 return NULL;
9779
Damien Lespiau52331302012-08-15 19:23:25 +01009780 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009781 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
9782
Paulo Zanonia18c4c32013-03-06 20:03:12 -03009783 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
9784 error->cursor[i].control = I915_READ(CURCNTR(i));
9785 error->cursor[i].position = I915_READ(CURPOS(i));
9786 error->cursor[i].base = I915_READ(CURBASE(i));
9787 } else {
9788 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
9789 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
9790 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
9791 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009792
9793 error->plane[i].control = I915_READ(DSPCNTR(i));
9794 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009795 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009796 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009797 error->plane[i].pos = I915_READ(DSPPOS(i));
9798 }
Paulo Zanonica291362013-03-06 20:03:14 -03009799 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
9800 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009801 if (INTEL_INFO(dev)->gen >= 4) {
9802 error->plane[i].surface = I915_READ(DSPSURF(i));
9803 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9804 }
9805
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009806 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009807 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009808 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9809 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9810 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9811 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9812 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9813 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009814 }
9815
9816 return error;
9817}
9818
9819void
9820intel_display_print_error_state(struct seq_file *m,
9821 struct drm_device *dev,
9822 struct intel_display_error_state *error)
9823{
9824 int i;
9825
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009826 seq_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Damien Lespiau52331302012-08-15 19:23:25 +01009827 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009828 seq_printf(m, "Pipe [%d]:\n", i);
9829 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9830 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9831 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9832 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9833 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9834 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9835 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9836 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9837
9838 seq_printf(m, "Plane [%d]:\n", i);
9839 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9840 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009841 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009842 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009843 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9844 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -03009845 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Paulo Zanonica291362013-03-06 20:03:14 -03009846 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009847 if (INTEL_INFO(dev)->gen >= 4) {
9848 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9849 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9850 }
9851
9852 seq_printf(m, "Cursor [%d]:\n", i);
9853 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9854 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9855 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9856 }
9857}
9858#endif