blob: d3206ab4029715967a06f9456b57523ff5b34e67 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070020#include <asm/unaligned.h>
21
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070022#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040023#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070024#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040025#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053026#include "ar9003_mci.h"
Sujith Manoharan362cd032012-09-16 08:06:36 +053027#include "ar9003_phy.h"
Ben Greear462e58f2012-04-12 10:04:00 -070028#include "debug.h"
29#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070030
Sujithcbe61d82009-02-09 13:27:12 +053031static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070032
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040033MODULE_AUTHOR("Atheros Communications");
34MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
35MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
36MODULE_LICENSE("Dual BSD/GPL");
37
38static int __init ath9k_init(void)
39{
40 return 0;
41}
42module_init(ath9k_init);
43
44static void __exit ath9k_exit(void)
45{
46 return;
47}
48module_exit(ath9k_exit);
49
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040050/* Private hardware callbacks */
51
52static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
53{
54 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
55}
56
Luis R. Rodriguez64773962010-04-15 17:38:17 -040057static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
58 struct ath9k_channel *chan)
59{
60 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
61}
62
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040063static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
64{
65 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
66 return;
67
68 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
69}
70
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040071static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
72{
73 /* You will not have this callback if using the old ANI */
74 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
75 return;
76
77 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
78}
79
Sujithf1dc5602008-10-29 10:16:30 +053080/********************/
81/* Helper Functions */
82/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083
Ben Greear462e58f2012-04-12 10:04:00 -070084#ifdef CONFIG_ATH9K_DEBUGFS
85
86void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause)
87{
88 struct ath_softc *sc = common->priv;
89 if (sync_cause)
90 sc->debug.stats.istats.sync_cause_all++;
91 if (sync_cause & AR_INTR_SYNC_RTC_IRQ)
92 sc->debug.stats.istats.sync_rtc_irq++;
93 if (sync_cause & AR_INTR_SYNC_MAC_IRQ)
94 sc->debug.stats.istats.sync_mac_irq++;
95 if (sync_cause & AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS)
96 sc->debug.stats.istats.eeprom_illegal_access++;
97 if (sync_cause & AR_INTR_SYNC_APB_TIMEOUT)
98 sc->debug.stats.istats.apb_timeout++;
99 if (sync_cause & AR_INTR_SYNC_PCI_MODE_CONFLICT)
100 sc->debug.stats.istats.pci_mode_conflict++;
101 if (sync_cause & AR_INTR_SYNC_HOST1_FATAL)
102 sc->debug.stats.istats.host1_fatal++;
103 if (sync_cause & AR_INTR_SYNC_HOST1_PERR)
104 sc->debug.stats.istats.host1_perr++;
105 if (sync_cause & AR_INTR_SYNC_TRCV_FIFO_PERR)
106 sc->debug.stats.istats.trcv_fifo_perr++;
107 if (sync_cause & AR_INTR_SYNC_RADM_CPL_EP)
108 sc->debug.stats.istats.radm_cpl_ep++;
109 if (sync_cause & AR_INTR_SYNC_RADM_CPL_DLLP_ABORT)
110 sc->debug.stats.istats.radm_cpl_dllp_abort++;
111 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TLP_ABORT)
112 sc->debug.stats.istats.radm_cpl_tlp_abort++;
113 if (sync_cause & AR_INTR_SYNC_RADM_CPL_ECRC_ERR)
114 sc->debug.stats.istats.radm_cpl_ecrc_err++;
115 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT)
116 sc->debug.stats.istats.radm_cpl_timeout++;
117 if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT)
118 sc->debug.stats.istats.local_timeout++;
119 if (sync_cause & AR_INTR_SYNC_PM_ACCESS)
120 sc->debug.stats.istats.pm_access++;
121 if (sync_cause & AR_INTR_SYNC_MAC_AWAKE)
122 sc->debug.stats.istats.mac_awake++;
123 if (sync_cause & AR_INTR_SYNC_MAC_ASLEEP)
124 sc->debug.stats.istats.mac_asleep++;
125 if (sync_cause & AR_INTR_SYNC_MAC_SLEEP_ACCESS)
126 sc->debug.stats.istats.mac_sleep_access++;
127}
128#endif
129
130
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200131static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530132{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700133 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200134 struct ath_common *common = ath9k_hw_common(ah);
135 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +0530136
Felix Fietkau087b6ff2011-07-09 11:12:49 +0700137 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
138 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
139 clockrate = 117;
140 else if (!ah->curchan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200141 clockrate = ATH9K_CLOCK_RATE_CCK;
Karl Beldan675a0b02013-03-25 16:26:57 +0100142 else if (conf->chandef.chan->band == IEEE80211_BAND_2GHZ)
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200143 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
144 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
145 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -0400146 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200147 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
148
149 if (conf_is_ht40(conf))
150 clockrate *= 2;
151
Felix Fietkau906c7202011-07-09 11:12:48 +0700152 if (ah->curchan) {
153 if (IS_CHAN_HALF_RATE(ah->curchan))
154 clockrate /= 2;
155 if (IS_CHAN_QUARTER_RATE(ah->curchan))
156 clockrate /= 4;
157 }
158
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200159 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530160}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700161
Sujithcbe61d82009-02-09 13:27:12 +0530162static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530163{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200164 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530165
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200166 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530167}
168
Sujith0caa7b12009-02-16 13:23:20 +0530169bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700170{
171 int i;
172
Sujith0caa7b12009-02-16 13:23:20 +0530173 BUG_ON(timeout < AH_TIME_QUANTUM);
174
175 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700176 if ((REG_READ(ah, reg) & mask) == val)
177 return true;
178
179 udelay(AH_TIME_QUANTUM);
180 }
Sujith04bd46382008-11-28 22:18:05 +0530181
Joe Perchesd2182b62011-12-15 14:55:53 -0800182 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -0800183 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
184 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530185
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700186 return false;
187}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400188EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700189
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200190void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
191 int hw_delay)
192{
193 if (IS_CHAN_B(chan))
194 hw_delay = (4 * hw_delay) / 22;
195 else
196 hw_delay /= 10;
197
198 if (IS_CHAN_HALF_RATE(chan))
199 hw_delay *= 2;
200 else if (IS_CHAN_QUARTER_RATE(chan))
201 hw_delay *= 4;
202
203 udelay(hw_delay + BASE_ACTIVATE_DELAY);
204}
205
Felix Fietkau0166b4b2013-01-20 18:51:55 +0100206void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100207 int column, unsigned int *writecnt)
208{
209 int r;
210
211 ENABLE_REGWRITE_BUFFER(ah);
212 for (r = 0; r < array->ia_rows; r++) {
213 REG_WRITE(ah, INI_RA(array, r, 0),
214 INI_RA(array, r, column));
215 DO_DELAY(*writecnt);
216 }
217 REGWRITE_BUFFER_FLUSH(ah);
218}
219
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700220u32 ath9k_hw_reverse_bits(u32 val, u32 n)
221{
222 u32 retval;
223 int i;
224
225 for (i = 0, retval = 0; i < n; i++) {
226 retval = (retval << 1) | (val & 1);
227 val >>= 1;
228 }
229 return retval;
230}
231
Sujithcbe61d82009-02-09 13:27:12 +0530232u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100233 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530234 u32 frameLen, u16 rateix,
235 bool shortPreamble)
236{
237 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530238
239 if (kbps == 0)
240 return 0;
241
Felix Fietkau545750d2009-11-23 22:21:01 +0100242 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530243 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530244 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100245 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530246 phyTime >>= 1;
247 numBits = frameLen << 3;
248 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
249 break;
Sujith46d14a52008-11-18 09:08:13 +0530250 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530251 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530252 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
253 numBits = OFDM_PLCP_BITS + (frameLen << 3);
254 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
255 txTime = OFDM_SIFS_TIME_QUARTER
256 + OFDM_PREAMBLE_TIME_QUARTER
257 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530258 } else if (ah->curchan &&
259 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530260 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
261 numBits = OFDM_PLCP_BITS + (frameLen << 3);
262 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
263 txTime = OFDM_SIFS_TIME_HALF +
264 OFDM_PREAMBLE_TIME_HALF
265 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
266 } else {
267 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
268 numBits = OFDM_PLCP_BITS + (frameLen << 3);
269 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
270 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
271 + (numSymbols * OFDM_SYMBOL_TIME);
272 }
273 break;
274 default:
Joe Perches38002762010-12-02 19:12:36 -0800275 ath_err(ath9k_hw_common(ah),
276 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530277 txTime = 0;
278 break;
279 }
280
281 return txTime;
282}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400283EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530284
Sujithcbe61d82009-02-09 13:27:12 +0530285void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530286 struct ath9k_channel *chan,
287 struct chan_centers *centers)
288{
289 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530290
291 if (!IS_CHAN_HT40(chan)) {
292 centers->ctl_center = centers->ext_center =
293 centers->synth_center = chan->channel;
294 return;
295 }
296
297 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
298 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
299 centers->synth_center =
300 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
301 extoff = 1;
302 } else {
303 centers->synth_center =
304 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
305 extoff = -1;
306 }
307
308 centers->ctl_center =
309 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700310 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530311 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700312 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530313}
314
315/******************/
316/* Chip Revisions */
317/******************/
318
Sujithcbe61d82009-02-09 13:27:12 +0530319static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530320{
321 u32 val;
322
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530323 switch (ah->hw_version.devid) {
324 case AR5416_AR9100_DEVID:
325 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
326 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200327 case AR9300_DEVID_AR9330:
328 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
329 if (ah->get_mac_revision) {
330 ah->hw_version.macRev = ah->get_mac_revision();
331 } else {
332 val = REG_READ(ah, AR_SREV);
333 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
334 }
335 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530336 case AR9300_DEVID_AR9340:
337 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
338 val = REG_READ(ah, AR_SREV);
339 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
340 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200341 case AR9300_DEVID_QCA955X:
342 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
343 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530344 }
345
Sujithf1dc5602008-10-29 10:16:30 +0530346 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
347
348 if (val == 0xFF) {
349 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530350 ah->hw_version.macVersion =
351 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
352 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530353
Sujith Manoharan77fac462012-09-11 20:09:18 +0530354 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530355 ah->is_pciexpress = true;
356 else
357 ah->is_pciexpress = (val &
358 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530359 } else {
360 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530361 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530362
Sujithd535a422009-02-09 13:27:06 +0530363 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530364
Sujithd535a422009-02-09 13:27:06 +0530365 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530366 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530367 }
368}
369
Sujithf1dc5602008-10-29 10:16:30 +0530370/************************************/
371/* HW Attach, Detach, Init Routines */
372/************************************/
373
Sujithcbe61d82009-02-09 13:27:12 +0530374static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530375{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100376 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530377 return;
378
379 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
380 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
381 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
382 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
383 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
384 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
385 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
386 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
387 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
388
389 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
390}
391
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400392/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530393static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530394{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700395 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400396 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530397 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800398 static const u32 patternData[4] = {
399 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
400 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400401 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530402
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400403 if (!AR_SREV_9300_20_OR_LATER(ah)) {
404 loop_max = 2;
405 regAddr[1] = AR_PHY_BASE + (8 << 2);
406 } else
407 loop_max = 1;
408
409 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530410 u32 addr = regAddr[i];
411 u32 wrData, rdData;
412
413 regHold[i] = REG_READ(ah, addr);
414 for (j = 0; j < 0x100; j++) {
415 wrData = (j << 16) | j;
416 REG_WRITE(ah, addr, wrData);
417 rdData = REG_READ(ah, addr);
418 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800419 ath_err(common,
420 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
421 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530422 return false;
423 }
424 }
425 for (j = 0; j < 4; j++) {
426 wrData = patternData[j];
427 REG_WRITE(ah, addr, wrData);
428 rdData = REG_READ(ah, addr);
429 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800430 ath_err(common,
431 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
432 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530433 return false;
434 }
435 }
436 REG_WRITE(ah, regAddr[i], regHold[i]);
437 }
438 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530439
Sujithf1dc5602008-10-29 10:16:30 +0530440 return true;
441}
442
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700443static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700444{
445 int i;
446
Felix Fietkau689e7562012-04-12 22:35:56 +0200447 ah->config.dma_beacon_response_time = 1;
448 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530449 ah->config.additional_swba_backoff = 0;
450 ah->config.ack_6mb = 0x0;
451 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530452 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530453 ah->config.analog_shiftreg = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700454
455 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530456 ah->config.spurchans[i][0] = AR_NO_SPUR;
457 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700458 }
459
Sujith0ce024c2009-12-14 14:57:00 +0530460 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400461 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400462
463 /*
464 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
465 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
466 * This means we use it for all AR5416 devices, and the few
467 * minor PCI AR9280 devices out there.
468 *
469 * Serialization is required because these devices do not handle
470 * well the case of two concurrent reads/writes due to the latency
471 * involved. During one read/write another read/write can be issued
472 * on another CPU while the previous read/write may still be working
473 * on our hardware, if we hit this case the hardware poops in a loop.
474 * We prevent this by serializing reads and writes.
475 *
476 * This issue is not present on PCI-Express devices or pre-AR5416
477 * devices (legacy, 802.11abg).
478 */
479 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700480 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700481}
482
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700483static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700484{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700485 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
486
487 regulatory->country_code = CTRY_DEFAULT;
488 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700489
Sujithd535a422009-02-09 13:27:06 +0530490 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530491 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700492
Sujith2660b812009-02-09 13:27:26 +0530493 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200494 ah->sta_id1_defaults =
495 AR_STA_ID1_CRPT_MIC_ENABLE |
496 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100497 if (AR_SREV_9100(ah))
498 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530499 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530500 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200501 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100502 ah->htc_reset_init = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700503}
504
Sujithcbe61d82009-02-09 13:27:12 +0530505static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700506{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700507 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530508 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700509 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530510 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800511 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700512
Sujithf1dc5602008-10-29 10:16:30 +0530513 sum = 0;
514 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400515 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530516 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700517 common->macaddr[2 * i] = eeval >> 8;
518 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700519 }
Sujithd8baa932009-03-30 15:28:25 +0530520 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530521 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700522
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700523 return 0;
524}
525
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700526static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700527{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530528 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700529 int ecode;
530
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530531 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530532 if (!ath9k_hw_chip_test(ah))
533 return -ENODEV;
534 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700535
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400536 if (!AR_SREV_9300_20_OR_LATER(ah)) {
537 ecode = ar9002_hw_rf_claim(ah);
538 if (ecode != 0)
539 return ecode;
540 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700541
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700542 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700543 if (ecode != 0)
544 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530545
Joe Perchesd2182b62011-12-15 14:55:53 -0800546 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800547 ah->eep_ops->get_eeprom_ver(ah),
548 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530549
Sujith Manoharane3233002013-06-03 09:19:26 +0530550 ath9k_hw_ani_init(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530551
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530552 /*
553 * EEPROM needs to be initialized before we do this.
554 * This is required for regulatory compliance.
555 */
556 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
557 u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
558 if ((regdmn & 0xF0) == CTL_FCC) {
559 ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9462_FCC_2GHZ;
560 ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9462_FCC_5GHZ;
561 }
562 }
563
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700564 return 0;
565}
566
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100567static int ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700568{
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100569 if (!AR_SREV_9300_20_OR_LATER(ah))
570 return ar9002_hw_attach_ops(ah);
571
572 ar9003_hw_attach_ops(ah);
573 return 0;
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700574}
575
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400576/* Called for all hardware families */
577static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700578{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700579 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700580 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700581
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530582 ath9k_hw_read_revisions(ah);
583
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530584 /*
585 * Read back AR_WA into a permanent copy and set bits 14 and 17.
586 * We need to do this to avoid RMW of this register. We cannot
587 * read the reg when chip is asleep.
588 */
Sujith Manoharan27251e02013-08-27 11:34:39 +0530589 if (AR_SREV_9300_20_OR_LATER(ah)) {
590 ah->WARegVal = REG_READ(ah, AR_WA);
591 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
592 AR_WA_ASPM_TIMER_BASED_DISABLE);
593 }
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530594
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700595 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800596 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700597 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700598 }
599
Sujith Manoharana4a29542012-09-10 09:20:03 +0530600 if (AR_SREV_9565(ah)) {
601 ah->WARegVal |= AR_WA_BIT22;
602 REG_WRITE(ah, AR_WA, ah->WARegVal);
603 }
604
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400605 ath9k_hw_init_defaults(ah);
606 ath9k_hw_init_config(ah);
607
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100608 r = ath9k_hw_attach_ops(ah);
609 if (r)
610 return r;
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400611
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700612 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800613 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700614 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700615 }
616
Felix Fietkauf3eef642012-03-14 16:40:25 +0100617 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700618 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
Panayiotis Karabassis7508b652012-06-26 23:37:17 +0300619 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
John W. Linville4c85ab12010-07-28 10:06:35 -0400620 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700621 ah->config.serialize_regmode =
622 SER_REG_MODE_ON;
623 } else {
624 ah->config.serialize_regmode =
625 SER_REG_MODE_OFF;
626 }
627 }
628
Joe Perchesd2182b62011-12-15 14:55:53 -0800629 ath_dbg(common, RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700630 ah->config.serialize_regmode);
631
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500632 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
633 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
634 else
635 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
636
Felix Fietkau6da5a722010-12-12 00:51:12 +0100637 switch (ah->hw_version.macVersion) {
638 case AR_SREV_VERSION_5416_PCI:
639 case AR_SREV_VERSION_5416_PCIE:
640 case AR_SREV_VERSION_9160:
641 case AR_SREV_VERSION_9100:
642 case AR_SREV_VERSION_9280:
643 case AR_SREV_VERSION_9285:
644 case AR_SREV_VERSION_9287:
645 case AR_SREV_VERSION_9271:
646 case AR_SREV_VERSION_9300:
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200647 case AR_SREV_VERSION_9330:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100648 case AR_SREV_VERSION_9485:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530649 case AR_SREV_VERSION_9340:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530650 case AR_SREV_VERSION_9462:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200651 case AR_SREV_VERSION_9550:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530652 case AR_SREV_VERSION_9565:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100653 break;
654 default:
Joe Perches38002762010-12-02 19:12:36 -0800655 ath_err(common,
656 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
657 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700658 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700659 }
660
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200661 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200662 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400663 ah->is_pciexpress = false;
664
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700665 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700666 ath9k_hw_init_cal_settings(ah);
667
668 ah->ani_function = ATH9K_ANI_ALL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400669 if (!AR_SREV_9300_20_OR_LATER(ah))
670 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700671
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200672 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700673 ath9k_hw_disablepcie(ah);
674
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700675 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700676 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700677 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700678
679 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100680 r = ath9k_hw_fill_cap_info(ah);
681 if (r)
682 return r;
683
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700684 r = ath9k_hw_init_macaddr(ah);
685 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800686 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700687 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700688 }
689
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400690 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530691 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700692 else
Sujith2660b812009-02-09 13:27:26 +0530693 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700694
Gabor Juhos88e641d2011-06-21 11:23:30 +0200695 if (AR_SREV_9330(ah))
696 ah->bb_watchdog_timeout_ms = 85;
697 else
698 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700699
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400700 common->state = ATH_HW_INITIALIZED;
701
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700702 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700703}
704
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400705int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530706{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400707 int ret;
708 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530709
Sujith Manoharan77fac462012-09-11 20:09:18 +0530710 /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400711 switch (ah->hw_version.devid) {
712 case AR5416_DEVID_PCI:
713 case AR5416_DEVID_PCIE:
714 case AR5416_AR9100_DEVID:
715 case AR9160_DEVID_PCI:
716 case AR9280_DEVID_PCI:
717 case AR9280_DEVID_PCIE:
718 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400719 case AR9287_DEVID_PCI:
720 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400721 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400722 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800723 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200724 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530725 case AR9300_DEVID_AR9340:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200726 case AR9300_DEVID_QCA955X:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700727 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530728 case AR9300_DEVID_AR9462:
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530729 case AR9485_DEVID_AR1111:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530730 case AR9300_DEVID_AR9565:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400731 break;
732 default:
733 if (common->bus_ops->ath_bus_type == ATH_USB)
734 break;
Joe Perches38002762010-12-02 19:12:36 -0800735 ath_err(common, "Hardware device ID 0x%04x not supported\n",
736 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400737 return -EOPNOTSUPP;
738 }
Sujithf1dc5602008-10-29 10:16:30 +0530739
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400740 ret = __ath9k_hw_init(ah);
741 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800742 ath_err(common,
743 "Unable to initialize hardware; initialization status: %d\n",
744 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400745 return ret;
746 }
Sujithf1dc5602008-10-29 10:16:30 +0530747
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400748 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530749}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400750EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530751
Sujithcbe61d82009-02-09 13:27:12 +0530752static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530753{
Sujith7d0d0df2010-04-16 11:53:57 +0530754 ENABLE_REGWRITE_BUFFER(ah);
755
Sujithf1dc5602008-10-29 10:16:30 +0530756 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
757 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
758
759 REG_WRITE(ah, AR_QOS_NO_ACK,
760 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
761 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
762 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
763
764 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
765 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
766 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
767 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
768 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530769
770 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530771}
772
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530773u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530774{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530775 struct ath_common *common = ath9k_hw_common(ah);
776 int i = 0;
777
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100778 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
779 udelay(100);
780 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
781
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530782 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
783
Vivek Natarajanb1415812011-01-27 14:45:07 +0530784 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530785
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530786 if (WARN_ON_ONCE(i >= 100)) {
787 ath_err(common, "PLL4 meaurement not done\n");
788 break;
789 }
790
791 i++;
792 }
793
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100794 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530795}
796EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
797
Sujithcbe61d82009-02-09 13:27:12 +0530798static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530799 struct ath9k_channel *chan)
800{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800801 u32 pll;
802
Sujith Manoharana4a29542012-09-10 09:20:03 +0530803 if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530804 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
805 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
806 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
807 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
808 AR_CH0_DPLL2_KD, 0x40);
809 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
810 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530811
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530812 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
813 AR_CH0_BB_DPLL1_REFDIV, 0x5);
814 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
815 AR_CH0_BB_DPLL1_NINI, 0x58);
816 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
817 AR_CH0_BB_DPLL1_NFRAC, 0x0);
818
819 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
820 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
821 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
822 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
823 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
824 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
825
826 /* program BB PLL phase_shift to 0x6 */
827 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
828 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
829
830 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
831 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530832 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200833 } else if (AR_SREV_9330(ah)) {
834 u32 ddr_dpll2, pll_control2, kd;
835
836 if (ah->is_clk_25mhz) {
837 ddr_dpll2 = 0x18e82f01;
838 pll_control2 = 0xe04a3d;
839 kd = 0x1d;
840 } else {
841 ddr_dpll2 = 0x19e82f01;
842 pll_control2 = 0x886666;
843 kd = 0x3d;
844 }
845
846 /* program DDR PLL ki and kd value */
847 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
848
849 /* program DDR PLL phase_shift */
850 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
851 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
852
853 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
854 udelay(1000);
855
856 /* program refdiv, nint, frac to RTC register */
857 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
858
859 /* program BB PLL kd and ki value */
860 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
861 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
862
863 /* program BB PLL phase_shift */
864 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
865 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200866 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530867 u32 regval, pll2_divint, pll2_divfrac, refdiv;
868
869 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
870 udelay(1000);
871
872 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
873 udelay(100);
874
875 if (ah->is_clk_25mhz) {
876 pll2_divint = 0x54;
877 pll2_divfrac = 0x1eb85;
878 refdiv = 3;
879 } else {
Gabor Juhosfc05a312012-07-03 19:13:31 +0200880 if (AR_SREV_9340(ah)) {
881 pll2_divint = 88;
882 pll2_divfrac = 0;
883 refdiv = 5;
884 } else {
885 pll2_divint = 0x11;
886 pll2_divfrac = 0x26666;
887 refdiv = 1;
888 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530889 }
890
891 regval = REG_READ(ah, AR_PHY_PLL_MODE);
892 regval |= (0x1 << 16);
893 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
894 udelay(100);
895
896 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
897 (pll2_divint << 18) | pll2_divfrac);
898 udelay(100);
899
900 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200901 if (AR_SREV_9340(ah))
902 regval = (regval & 0x80071fff) | (0x1 << 30) |
903 (0x1 << 13) | (0x4 << 26) | (0x18 << 19);
904 else
905 regval = (regval & 0x80071fff) | (0x3 << 30) |
906 (0x1 << 13) | (0x4 << 26) | (0x60 << 19);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530907 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
908 REG_WRITE(ah, AR_PHY_PLL_MODE,
909 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
910 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530911 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800912
913 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujith Manoharan8565f8b2012-09-10 09:20:29 +0530914 if (AR_SREV_9565(ah))
915 pll |= 0x40000;
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100916 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530917
Gabor Juhosfc05a312012-07-03 19:13:31 +0200918 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
919 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530920 udelay(1000);
921
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400922 /* Switch the core clock for ar9271 to 117Mhz */
923 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530924 udelay(500);
925 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400926 }
927
Sujithf1dc5602008-10-29 10:16:30 +0530928 udelay(RTC_PLL_SETTLE_DELAY);
929
930 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530931
Gabor Juhosfc05a312012-07-03 19:13:31 +0200932 if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530933 if (ah->is_clk_25mhz) {
934 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
935 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
936 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
937 } else {
938 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
939 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
940 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
941 }
942 udelay(100);
943 }
Sujithf1dc5602008-10-29 10:16:30 +0530944}
945
Sujithcbe61d82009-02-09 13:27:12 +0530946static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800947 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530948{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530949 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400950 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530951 AR_IMR_TXURN |
952 AR_IMR_RXERR |
953 AR_IMR_RXORN |
954 AR_IMR_BCNMISC;
955
Gabor Juhos3b8a0572012-07-03 19:13:29 +0200956 if (AR_SREV_9340(ah) || AR_SREV_9550(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530957 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
958
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400959 if (AR_SREV_9300_20_OR_LATER(ah)) {
960 imr_reg |= AR_IMR_RXOK_HP;
961 if (ah->config.rx_intr_mitigation)
962 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
963 else
964 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530965
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400966 } else {
967 if (ah->config.rx_intr_mitigation)
968 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
969 else
970 imr_reg |= AR_IMR_RXOK;
971 }
972
973 if (ah->config.tx_intr_mitigation)
974 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
975 else
976 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530977
Sujith7d0d0df2010-04-16 11:53:57 +0530978 ENABLE_REGWRITE_BUFFER(ah);
979
Pavel Roskin152d5302010-03-31 18:05:37 -0400980 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500981 ah->imrs2_reg |= AR_IMR_S2_GTT;
982 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530983
984 if (!AR_SREV_9100(ah)) {
985 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530986 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530987 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
988 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400989
Sujith7d0d0df2010-04-16 11:53:57 +0530990 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530991
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400992 if (AR_SREV_9300_20_OR_LATER(ah)) {
993 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
994 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
995 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
996 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
997 }
Sujithf1dc5602008-10-29 10:16:30 +0530998}
999
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001000static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
1001{
1002 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
1003 val = min(val, (u32) 0xFFFF);
1004 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
1005}
1006
Felix Fietkau0005baf2010-01-15 02:33:40 +01001007static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301008{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001009 u32 val = ath9k_hw_mac_to_clks(ah, us);
1010 val = min(val, (u32) 0xFFFF);
1011 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +05301012}
1013
Felix Fietkau0005baf2010-01-15 02:33:40 +01001014static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301015{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001016 u32 val = ath9k_hw_mac_to_clks(ah, us);
1017 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
1018 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
1019}
1020
1021static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
1022{
1023 u32 val = ath9k_hw_mac_to_clks(ah, us);
1024 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
1025 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +05301026}
1027
Sujithcbe61d82009-02-09 13:27:12 +05301028static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +05301029{
Sujithf1dc5602008-10-29 10:16:30 +05301030 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001031 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
1032 tu);
Sujith2660b812009-02-09 13:27:26 +05301033 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301034 return false;
1035 } else {
1036 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +05301037 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +05301038 return true;
1039 }
1040}
1041
Felix Fietkau0005baf2010-01-15 02:33:40 +01001042void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301043{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001044 struct ath_common *common = ath9k_hw_common(ah);
1045 struct ieee80211_conf *conf = &common->hw->conf;
1046 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001047 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +01001048 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001049 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001050 int rx_lat = 0, tx_lat = 0, eifs = 0;
1051 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001052
Joe Perchesd2182b62011-12-15 14:55:53 -08001053 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -08001054 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +05301055
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001056 if (!chan)
1057 return;
1058
Sujith2660b812009-02-09 13:27:26 +05301059 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001060 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001061
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301062 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1063 rx_lat = 41;
1064 else
1065 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001066 tx_lat = 54;
1067
Felix Fietkaue88e4862012-04-19 21:18:22 +02001068 if (IS_CHAN_5GHZ(chan))
1069 sifstime = 16;
1070 else
1071 sifstime = 10;
1072
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001073 if (IS_CHAN_HALF_RATE(chan)) {
1074 eifs = 175;
1075 rx_lat *= 2;
1076 tx_lat *= 2;
1077 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1078 tx_lat += 11;
1079
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001080 sifstime = 32;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001081 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001082 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001083 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1084 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301085 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001086 tx_lat *= 4;
1087 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1088 tx_lat += 22;
1089
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001090 sifstime = 64;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001091 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001092 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001093 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301094 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1095 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1096 reg = AR_USEC_ASYNC_FIFO;
1097 } else {
1098 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1099 common->clockrate;
1100 reg = REG_READ(ah, AR_USEC);
1101 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001102 rx_lat = MS(reg, AR_USEC_RX_LAT);
1103 tx_lat = MS(reg, AR_USEC_TX_LAT);
1104
1105 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001106 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001107
Felix Fietkaue239d852010-01-15 02:34:58 +01001108 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Mathias Kretschmerf77f8232013-04-22 22:34:41 +02001109 slottime += 3 * ah->coverage_class;
1110 acktimeout = slottime + sifstime + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001111 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001112
1113 /*
1114 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001115 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001116 * This was initially only meant to work around an issue with delayed
1117 * BA frames in some implementations, but it has been found to fix ACK
1118 * timeout issues in other cases as well.
1119 */
Karl Beldan675a0b02013-03-25 16:26:57 +01001120 if (conf->chandef.chan &&
1121 conf->chandef.chan->band == IEEE80211_BAND_2GHZ &&
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001122 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001123 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001124 ctstimeout += 48 - sifstime - ah->slottime;
1125 }
1126
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001127 ath9k_hw_set_sifs_time(ah, sifstime);
1128 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001129 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001130 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301131 if (ah->globaltxtimeout != (u32) -1)
1132 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001133
1134 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1135 REG_RMW(ah, AR_USEC,
1136 (common->clockrate - 1) |
1137 SM(rx_lat, AR_USEC_RX_LAT) |
1138 SM(tx_lat, AR_USEC_TX_LAT),
1139 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1140
Sujithf1dc5602008-10-29 10:16:30 +05301141}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001142EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301143
Sujith285f2dd2010-01-08 10:36:07 +05301144void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001145{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001146 struct ath_common *common = ath9k_hw_common(ah);
1147
Sujith736b3a22010-03-17 14:25:24 +05301148 if (common->state < ATH_HW_INITIALIZED)
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001149 return;
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001150
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001151 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001152}
Sujith285f2dd2010-01-08 10:36:07 +05301153EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001154
Sujithf1dc5602008-10-29 10:16:30 +05301155/*******/
1156/* INI */
1157/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001158
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001159u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001160{
1161 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1162
1163 if (IS_CHAN_B(chan))
1164 ctl |= CTL_11B;
1165 else if (IS_CHAN_G(chan))
1166 ctl |= CTL_11G;
1167 else
1168 ctl |= CTL_11A;
1169
1170 return ctl;
1171}
1172
Sujithf1dc5602008-10-29 10:16:30 +05301173/****************************************/
1174/* Reset and Channel Switching Routines */
1175/****************************************/
1176
Sujithcbe61d82009-02-09 13:27:12 +05301177static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301178{
Felix Fietkau57b32222010-04-15 17:39:22 -04001179 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau86c157b2013-05-23 12:20:56 +02001180 int txbuf_size;
Sujithf1dc5602008-10-29 10:16:30 +05301181
Sujith7d0d0df2010-04-16 11:53:57 +05301182 ENABLE_REGWRITE_BUFFER(ah);
1183
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001184 /*
1185 * set AHB_MODE not to do cacheline prefetches
1186 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001187 if (!AR_SREV_9300_20_OR_LATER(ah))
1188 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301189
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001190 /*
1191 * let mac dma reads be in 128 byte chunks
1192 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001193 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301194
Sujith7d0d0df2010-04-16 11:53:57 +05301195 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301196
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001197 /*
1198 * Restore TX Trigger Level to its pre-reset value.
1199 * The initial value depends on whether aggregation is enabled, and is
1200 * adjusted whenever underruns are detected.
1201 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001202 if (!AR_SREV_9300_20_OR_LATER(ah))
1203 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301204
Sujith7d0d0df2010-04-16 11:53:57 +05301205 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301206
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001207 /*
1208 * let mac dma writes be in 128 byte chunks
1209 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001210 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301211
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001212 /*
1213 * Setup receive FIFO threshold to hold off TX activities
1214 */
Sujithf1dc5602008-10-29 10:16:30 +05301215 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1216
Felix Fietkau57b32222010-04-15 17:39:22 -04001217 if (AR_SREV_9300_20_OR_LATER(ah)) {
1218 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1219 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1220
1221 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1222 ah->caps.rx_status_len);
1223 }
1224
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001225 /*
1226 * reduce the number of usable entries in PCU TXBUF to avoid
1227 * wrap around issues.
1228 */
Sujithf1dc5602008-10-29 10:16:30 +05301229 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001230 /* For AR9285 the number of Fifos are reduced to half.
1231 * So set the usable tx buf size also to half to
1232 * avoid data/delimiter underruns
1233 */
Felix Fietkau86c157b2013-05-23 12:20:56 +02001234 txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
1235 } else if (AR_SREV_9340_13_OR_LATER(ah)) {
1236 /* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
1237 txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
1238 } else {
1239 txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
Sujithf1dc5602008-10-29 10:16:30 +05301240 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001241
Felix Fietkau86c157b2013-05-23 12:20:56 +02001242 if (!AR_SREV_9271(ah))
1243 REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);
1244
Sujith7d0d0df2010-04-16 11:53:57 +05301245 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301246
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001247 if (AR_SREV_9300_20_OR_LATER(ah))
1248 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301249}
1250
Sujithcbe61d82009-02-09 13:27:12 +05301251static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301252{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001253 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1254 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301255
Sujithf1dc5602008-10-29 10:16:30 +05301256 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001257 case NL80211_IFTYPE_ADHOC:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001258 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +05301259 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1260 break;
Thomas Pedersen2664d662013-05-08 10:16:48 -07001261 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001262 case NL80211_IFTYPE_AP:
1263 set |= AR_STA_ID1_STA_AP;
1264 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001265 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001266 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301267 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301268 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001269 if (!ah->is_monitoring)
1270 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301271 break;
Sujithf1dc5602008-10-29 10:16:30 +05301272 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001273 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301274}
1275
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001276void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1277 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001278{
1279 u32 coef_exp, coef_man;
1280
1281 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1282 if ((coef_scaled >> coef_exp) & 0x1)
1283 break;
1284
1285 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1286
1287 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1288
1289 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1290 *coef_exponent = coef_exp - 16;
1291}
1292
Sujithcbe61d82009-02-09 13:27:12 +05301293static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301294{
1295 u32 rst_flags;
1296 u32 tmpReg;
1297
Sujith70768492009-02-16 13:23:12 +05301298 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001299 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1300 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301301 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1302 }
1303
Sujith7d0d0df2010-04-16 11:53:57 +05301304 ENABLE_REGWRITE_BUFFER(ah);
1305
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001306 if (AR_SREV_9300_20_OR_LATER(ah)) {
1307 REG_WRITE(ah, AR_WA, ah->WARegVal);
1308 udelay(10);
1309 }
1310
Sujithf1dc5602008-10-29 10:16:30 +05301311 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1312 AR_RTC_FORCE_WAKE_ON_INT);
1313
1314 if (AR_SREV_9100(ah)) {
1315 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1316 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1317 } else {
1318 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
Felix Fietkaua37a9912013-05-23 12:20:55 +02001319 if (AR_SREV_9340(ah))
1320 tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
1321 else
1322 tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
1323 AR_INTR_SYNC_RADM_CPL_TIMEOUT;
1324
1325 if (tmpReg) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001326 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301327 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001328
1329 val = AR_RC_HOSTIF;
1330 if (!AR_SREV_9300_20_OR_LATER(ah))
1331 val |= AR_RC_AHB;
1332 REG_WRITE(ah, AR_RC, val);
1333
1334 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301335 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301336
1337 rst_flags = AR_RTC_RC_MAC_WARM;
1338 if (type == ATH9K_RESET_COLD)
1339 rst_flags |= AR_RTC_RC_MAC_COLD;
1340 }
1341
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001342 if (AR_SREV_9330(ah)) {
1343 int npend = 0;
1344 int i;
1345
1346 /* AR9330 WAR:
1347 * call external reset function to reset WMAC if:
1348 * - doing a cold reset
1349 * - we have pending frames in the TX queues
1350 */
1351
1352 for (i = 0; i < AR_NUM_QCU; i++) {
1353 npend = ath9k_hw_numtxpending(ah, i);
1354 if (npend)
1355 break;
1356 }
1357
1358 if (ah->external_reset &&
1359 (npend || type == ATH9K_RESET_COLD)) {
1360 int reset_err = 0;
1361
Joe Perchesd2182b62011-12-15 14:55:53 -08001362 ath_dbg(ath9k_hw_common(ah), RESET,
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001363 "reset MAC via external reset\n");
1364
1365 reset_err = ah->external_reset();
1366 if (reset_err) {
1367 ath_err(ath9k_hw_common(ah),
1368 "External reset failed, err=%d\n",
1369 reset_err);
1370 return false;
1371 }
1372
1373 REG_WRITE(ah, AR_RTC_RESET, 1);
1374 }
1375 }
1376
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301377 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301378 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301379
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001380 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301381
1382 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301383
Sujithf1dc5602008-10-29 10:16:30 +05301384 udelay(50);
1385
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001386 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301387 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001388 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301389 return false;
1390 }
1391
1392 if (!AR_SREV_9100(ah))
1393 REG_WRITE(ah, AR_RC, 0);
1394
Sujithf1dc5602008-10-29 10:16:30 +05301395 if (AR_SREV_9100(ah))
1396 udelay(50);
1397
1398 return true;
1399}
1400
Sujithcbe61d82009-02-09 13:27:12 +05301401static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301402{
Sujith7d0d0df2010-04-16 11:53:57 +05301403 ENABLE_REGWRITE_BUFFER(ah);
1404
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001405 if (AR_SREV_9300_20_OR_LATER(ah)) {
1406 REG_WRITE(ah, AR_WA, ah->WARegVal);
1407 udelay(10);
1408 }
1409
Sujithf1dc5602008-10-29 10:16:30 +05301410 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1411 AR_RTC_FORCE_WAKE_ON_INT);
1412
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001413 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301414 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1415
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001416 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301417
Sujith7d0d0df2010-04-16 11:53:57 +05301418 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301419
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001420 if (!AR_SREV_9300_20_OR_LATER(ah))
1421 udelay(2);
1422
1423 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301424 REG_WRITE(ah, AR_RC, 0);
1425
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001426 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301427
1428 if (!ath9k_hw_wait(ah,
1429 AR_RTC_STATUS,
1430 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301431 AR_RTC_STATUS_ON,
1432 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001433 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301434 return false;
1435 }
1436
Sujithf1dc5602008-10-29 10:16:30 +05301437 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1438}
1439
Sujithcbe61d82009-02-09 13:27:12 +05301440static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301441{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301442 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301443
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001444 if (AR_SREV_9300_20_OR_LATER(ah)) {
1445 REG_WRITE(ah, AR_WA, ah->WARegVal);
1446 udelay(10);
1447 }
1448
Sujithf1dc5602008-10-29 10:16:30 +05301449 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1450 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1451
Felix Fietkauceb26a62012-10-03 21:07:51 +02001452 if (!ah->reset_power_on)
1453 type = ATH9K_RESET_POWER_ON;
1454
Sujithf1dc5602008-10-29 10:16:30 +05301455 switch (type) {
1456 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301457 ret = ath9k_hw_set_reset_power_on(ah);
Sujith Manoharanda8fb122012-11-17 21:20:50 +05301458 if (ret)
Felix Fietkauceb26a62012-10-03 21:07:51 +02001459 ah->reset_power_on = true;
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301460 break;
Sujithf1dc5602008-10-29 10:16:30 +05301461 case ATH9K_RESET_WARM:
1462 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301463 ret = ath9k_hw_set_reset(ah, type);
1464 break;
Sujithf1dc5602008-10-29 10:16:30 +05301465 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301466 break;
Sujithf1dc5602008-10-29 10:16:30 +05301467 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301468
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301469 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301470}
1471
Sujithcbe61d82009-02-09 13:27:12 +05301472static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301473 struct ath9k_channel *chan)
1474{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001475 int reset_type = ATH9K_RESET_WARM;
1476
1477 if (AR_SREV_9280(ah)) {
1478 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1479 reset_type = ATH9K_RESET_POWER_ON;
1480 else
1481 reset_type = ATH9K_RESET_COLD;
Felix Fietkau3412f2f02013-02-25 20:51:07 +01001482 } else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
1483 (REG_READ(ah, AR_CR) & AR_CR_RXE))
1484 reset_type = ATH9K_RESET_COLD;
Felix Fietkau9c083af2012-03-03 15:17:02 +01001485
1486 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301487 return false;
1488
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001489 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301490 return false;
1491
Sujith2660b812009-02-09 13:27:26 +05301492 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001493
1494 if (AR_SREV_9330(ah))
1495 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301496 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301497 ath9k_hw_set_rfmode(ah, chan);
1498
1499 return true;
1500}
1501
Sujithcbe61d82009-02-09 13:27:12 +05301502static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001503 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301504{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001505 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301506 struct ath9k_hw_capabilities *pCap = &ah->caps;
1507 bool band_switch = false, mode_diff = false;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301508 u8 ini_reloaded = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001509 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001510 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301511
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301512 if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
1513 u32 cur = ah->curchan->channelFlags & (CHANNEL_2GHZ | CHANNEL_5GHZ);
1514 u32 new = chan->channelFlags & (CHANNEL_2GHZ | CHANNEL_5GHZ);
1515 band_switch = (cur != new);
1516 mode_diff = (chan->chanmode != ah->curchan->chanmode);
1517 }
Sujithf1dc5602008-10-29 10:16:30 +05301518
1519 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1520 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001521 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001522 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301523 return false;
1524 }
1525 }
1526
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001527 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001528 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301529 return false;
1530 }
1531
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301532 if (band_switch || mode_diff) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301533 ath9k_hw_mark_phy_inactive(ah);
1534 udelay(5);
1535
Sujith Manoharan5f35c0f2013-07-16 12:03:20 +05301536 if (band_switch)
1537 ath9k_hw_init_pll(ah, chan);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301538
1539 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1540 ath_err(common, "Failed to do fast channel change\n");
1541 return false;
1542 }
1543 }
1544
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001545 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301546
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001547 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001548 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001549 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001550 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301551 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001552 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001553 ath9k_hw_apply_txpower(ah, chan, false);
Sujithf1dc5602008-10-29 10:16:30 +05301554
1555 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1556 ath9k_hw_set_delta_slope(ah, chan);
1557
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001558 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301559
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301560 if (band_switch || ini_reloaded)
1561 ah->eep_ops->set_board_values(ah, chan);
1562
1563 ath9k_hw_init_bb(ah, chan);
1564 ath9k_hw_rfbus_done(ah);
1565
1566 if (band_switch || ini_reloaded) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301567 ah->ah_flags |= AH_FASTCC;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301568 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301569 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301570 }
1571
Sujithf1dc5602008-10-29 10:16:30 +05301572 return true;
1573}
1574
Felix Fietkau691680b2011-03-19 13:55:38 +01001575static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1576{
1577 u32 gpio_mask = ah->gpio_mask;
1578 int i;
1579
1580 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1581 if (!(gpio_mask & 1))
1582 continue;
1583
1584 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1585 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1586 }
1587}
1588
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301589static bool ath9k_hw_check_dcs(u32 dma_dbg, u32 num_dcu_states,
1590 int *hang_state, int *hang_pos)
1591{
1592 static u32 dcu_chain_state[] = {5, 6, 9}; /* DCU chain stuck states */
1593 u32 chain_state, dcs_pos, i;
1594
1595 for (dcs_pos = 0; dcs_pos < num_dcu_states; dcs_pos++) {
1596 chain_state = (dma_dbg >> (5 * dcs_pos)) & 0x1f;
1597 for (i = 0; i < 3; i++) {
1598 if (chain_state == dcu_chain_state[i]) {
1599 *hang_state = chain_state;
1600 *hang_pos = dcs_pos;
1601 return true;
1602 }
1603 }
1604 }
1605 return false;
1606}
1607
1608#define DCU_COMPLETE_STATE 1
1609#define DCU_COMPLETE_STATE_MASK 0x3
1610#define NUM_STATUS_READS 50
1611static bool ath9k_hw_detect_mac_hang(struct ath_hw *ah)
1612{
1613 u32 chain_state, comp_state, dcs_reg = AR_DMADBG_4;
1614 u32 i, hang_pos, hang_state, num_state = 6;
1615
1616 comp_state = REG_READ(ah, AR_DMADBG_6);
1617
1618 if ((comp_state & DCU_COMPLETE_STATE_MASK) != DCU_COMPLETE_STATE) {
1619 ath_dbg(ath9k_hw_common(ah), RESET,
1620 "MAC Hang signature not found at DCU complete\n");
1621 return false;
1622 }
1623
1624 chain_state = REG_READ(ah, dcs_reg);
1625 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1626 goto hang_check_iter;
1627
1628 dcs_reg = AR_DMADBG_5;
1629 num_state = 4;
1630 chain_state = REG_READ(ah, dcs_reg);
1631 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1632 goto hang_check_iter;
1633
1634 ath_dbg(ath9k_hw_common(ah), RESET,
1635 "MAC Hang signature 1 not found\n");
1636 return false;
1637
1638hang_check_iter:
1639 ath_dbg(ath9k_hw_common(ah), RESET,
1640 "DCU registers: chain %08x complete %08x Hang: state %d pos %d\n",
1641 chain_state, comp_state, hang_state, hang_pos);
1642
1643 for (i = 0; i < NUM_STATUS_READS; i++) {
1644 chain_state = REG_READ(ah, dcs_reg);
1645 chain_state = (chain_state >> (5 * hang_pos)) & 0x1f;
1646 comp_state = REG_READ(ah, AR_DMADBG_6);
1647
1648 if (((comp_state & DCU_COMPLETE_STATE_MASK) !=
1649 DCU_COMPLETE_STATE) ||
1650 (chain_state != hang_state))
1651 return false;
1652 }
1653
1654 ath_dbg(ath9k_hw_common(ah), RESET, "MAC Hang signature 1 found\n");
1655
1656 return true;
1657}
1658
Sujith Manoharan1e516ca2013-09-11 21:30:27 +05301659void ath9k_hw_check_nav(struct ath_hw *ah)
1660{
1661 struct ath_common *common = ath9k_hw_common(ah);
1662 u32 val;
1663
1664 val = REG_READ(ah, AR_NAV);
1665 if (val != 0xdeadbeef && val > 0x7fff) {
1666 ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
1667 REG_WRITE(ah, AR_NAV, 0);
1668 }
1669}
1670EXPORT_SYMBOL(ath9k_hw_check_nav);
1671
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001672bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301673{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001674 int count = 50;
1675 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301676
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301677 if (AR_SREV_9300(ah))
1678 return !ath9k_hw_detect_mac_hang(ah);
1679
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001680 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001681 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301682
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001683 do {
1684 reg = REG_READ(ah, AR_OBS_BUS_1);
1685
1686 if ((reg & 0x7E7FFFEF) == 0x00702400)
1687 continue;
1688
1689 switch (reg & 0x7E000B00) {
1690 case 0x1E000000:
1691 case 0x52000B00:
1692 case 0x18000B00:
1693 continue;
1694 default:
1695 return true;
1696 }
1697 } while (count-- > 0);
1698
1699 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301700}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001701EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301702
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301703static void ath9k_hw_init_mfp(struct ath_hw *ah)
1704{
1705 /* Setup MFP options for CCMP */
1706 if (AR_SREV_9280_20_OR_LATER(ah)) {
1707 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1708 * frames when constructing CCMP AAD. */
1709 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1710 0xc7ff);
1711 ah->sw_mgmt_crypto = false;
1712 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1713 /* Disable hardware crypto for management frames */
1714 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1715 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1716 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1717 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1718 ah->sw_mgmt_crypto = true;
1719 } else {
1720 ah->sw_mgmt_crypto = true;
1721 }
1722}
1723
1724static void ath9k_hw_reset_opmode(struct ath_hw *ah,
1725 u32 macStaId1, u32 saveDefAntenna)
1726{
1727 struct ath_common *common = ath9k_hw_common(ah);
1728
1729 ENABLE_REGWRITE_BUFFER(ah);
1730
Felix Fietkauecbbed32013-04-16 12:51:56 +02001731 REG_RMW(ah, AR_STA_ID1, macStaId1
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301732 | AR_STA_ID1_RTS_USE_DEF
1733 | (ah->config.ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Felix Fietkauecbbed32013-04-16 12:51:56 +02001734 | ah->sta_id1_defaults,
1735 ~AR_STA_ID1_SADH_MASK);
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301736 ath_hw_setbssidmask(common);
1737 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1738 ath9k_hw_write_associd(ah);
1739 REG_WRITE(ah, AR_ISR, ~0);
1740 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1741
1742 REGWRITE_BUFFER_FLUSH(ah);
1743
1744 ath9k_hw_set_operating_mode(ah, ah->opmode);
1745}
1746
1747static void ath9k_hw_init_queues(struct ath_hw *ah)
1748{
1749 int i;
1750
1751 ENABLE_REGWRITE_BUFFER(ah);
1752
1753 for (i = 0; i < AR_NUM_DCU; i++)
1754 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1755
1756 REGWRITE_BUFFER_FLUSH(ah);
1757
1758 ah->intr_txqs = 0;
1759 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1760 ath9k_hw_resettxqueue(ah, i);
1761}
1762
1763/*
1764 * For big endian systems turn on swapping for descriptors
1765 */
1766static void ath9k_hw_init_desc(struct ath_hw *ah)
1767{
1768 struct ath_common *common = ath9k_hw_common(ah);
1769
1770 if (AR_SREV_9100(ah)) {
1771 u32 mask;
1772 mask = REG_READ(ah, AR_CFG);
1773 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1774 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1775 mask);
1776 } else {
1777 mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1778 REG_WRITE(ah, AR_CFG, mask);
1779 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1780 REG_READ(ah, AR_CFG));
1781 }
1782 } else {
1783 if (common->bus_ops->ath_bus_type == ATH_USB) {
1784 /* Configure AR9271 target WLAN */
1785 if (AR_SREV_9271(ah))
1786 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1787 else
1788 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1789 }
1790#ifdef __BIG_ENDIAN
1791 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
1792 AR_SREV_9550(ah))
1793 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1794 else
1795 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1796#endif
1797 }
1798}
1799
Sujith Manoharancaed6572012-03-14 14:40:46 +05301800/*
1801 * Fast channel change:
1802 * (Change synthesizer based on channel freq without resetting chip)
Sujith Manoharancaed6572012-03-14 14:40:46 +05301803 */
1804static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1805{
1806 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301807 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301808 int ret;
1809
1810 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1811 goto fail;
1812
1813 if (ah->chip_fullsleep)
1814 goto fail;
1815
1816 if (!ah->curchan)
1817 goto fail;
1818
1819 if (chan->channel == ah->curchan->channel)
1820 goto fail;
1821
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001822 if ((ah->curchan->channelFlags | chan->channelFlags) &
1823 (CHANNEL_HALF | CHANNEL_QUARTER))
1824 goto fail;
1825
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301826 /*
1827 * If cross-band fcc is not supoprted, bail out if
1828 * either channelFlags or chanmode differ.
1829 *
1830 * chanmode will be different if the HT operating mode
1831 * changes because of CSA.
1832 */
1833 if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH)) {
1834 if ((chan->channelFlags & CHANNEL_ALL) !=
1835 (ah->curchan->channelFlags & CHANNEL_ALL))
1836 goto fail;
1837
1838 if (chan->chanmode != ah->curchan->chanmode)
1839 goto fail;
1840 }
Sujith Manoharancaed6572012-03-14 14:40:46 +05301841
1842 if (!ath9k_hw_check_alive(ah))
1843 goto fail;
1844
1845 /*
1846 * For AR9462, make sure that calibration data for
1847 * re-using are present.
1848 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301849 if (AR_SREV_9462(ah) && (ah->caldata &&
1850 (!ah->caldata->done_txiqcal_once ||
1851 !ah->caldata->done_txclcal_once ||
1852 !ah->caldata->rtt_done)))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301853 goto fail;
1854
1855 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1856 ah->curchan->channel, chan->channel);
1857
1858 ret = ath9k_hw_channel_change(ah, chan);
1859 if (!ret)
1860 goto fail;
1861
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301862 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301863 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301864
Rajkumar Manoharan88033312012-09-12 18:59:19 +05301865 ath9k_hw_loadnf(ah, ah->curchan);
1866 ath9k_hw_start_nfcal(ah, true);
1867
Sujith Manoharancaed6572012-03-14 14:40:46 +05301868 if (AR_SREV_9271(ah))
1869 ar9002_hw_load_ani_reg(ah, chan);
1870
1871 return 0;
1872fail:
1873 return -EINVAL;
1874}
1875
Sujithcbe61d82009-02-09 13:27:12 +05301876int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301877 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001878{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001879 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001880 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001881 u32 saveDefAntenna;
1882 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301883 u64 tsf = 0;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301884 int r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301885 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301886 bool save_fullsleep = ah->chip_fullsleep;
1887
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301888 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301889 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1890 if (start_mci_reset)
1891 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301892 }
1893
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001894 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001895 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001896
Sujith Manoharancaed6572012-03-14 14:40:46 +05301897 if (ah->curchan && !ah->chip_fullsleep)
1898 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001899
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001900 ah->caldata = caldata;
Sujith Manoharanfcb9a3d2013-03-04 12:42:52 +05301901 if (caldata && (chan->channel != caldata->channel ||
Sujith Manoharan696df782013-06-10 13:49:39 +05301902 chan->channelFlags != caldata->channelFlags ||
1903 chan->chanmode != caldata->chanmode)) {
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001904 /* Operating channel changed, reset channel calibration data */
1905 memset(caldata, 0, sizeof(*caldata));
1906 ath9k_init_nfcal_hist_buffer(ah, chan);
Felix Fietkau51dea9b2012-08-27 17:00:07 +02001907 } else if (caldata) {
1908 caldata->paprd_packet_sent = false;
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001909 }
Felix Fietkauf23fba42011-07-28 14:08:56 +02001910 ah->noise = ath9k_hw_getchan_noise(ah, chan);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001911
Sujith Manoharancaed6572012-03-14 14:40:46 +05301912 if (fastcc) {
1913 r = ath9k_hw_do_fastcc(ah, chan);
1914 if (!r)
1915 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001916 }
1917
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301918 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301919 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301920
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001921 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1922 if (saveDefAntenna == 0)
1923 saveDefAntenna = 1;
1924
1925 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1926
Sujith46fe7822009-09-17 09:25:25 +05301927 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001928 if (AR_SREV_9100(ah) ||
1929 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301930 tsf = ath9k_hw_gettsf64(ah);
1931
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001932 saveLedState = REG_READ(ah, AR_CFG_LED) &
1933 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1934 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1935
1936 ath9k_hw_mark_phy_inactive(ah);
1937
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001938 ah->paprd_table_write_done = false;
1939
Sujith05020d22010-03-17 14:25:23 +05301940 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001941 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1942 REG_WRITE(ah,
1943 AR9271_RESET_POWER_DOWN_CONTROL,
1944 AR9271_RADIO_RF_RST);
1945 udelay(50);
1946 }
1947
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001948 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001949 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001950 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001951 }
1952
Sujith05020d22010-03-17 14:25:23 +05301953 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001954 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1955 ah->htc_reset_init = false;
1956 REG_WRITE(ah,
1957 AR9271_RESET_POWER_DOWN_CONTROL,
1958 AR9271_GATE_MAC_CTL);
1959 udelay(50);
1960 }
1961
Sujith46fe7822009-09-17 09:25:25 +05301962 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001963 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301964 ath9k_hw_settsf64(ah, tsf);
1965
Felix Fietkau7a370812010-09-22 12:34:52 +02001966 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301967 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001968
Sujithe9141f72010-06-01 15:14:10 +05301969 if (!AR_SREV_9300_20_OR_LATER(ah))
1970 ar9002_hw_enable_async_fifo(ah);
1971
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001972 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001973 if (r)
1974 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001975
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301976 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301977 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1978
Felix Fietkauf860d522010-06-30 02:07:48 +02001979 /*
1980 * Some AR91xx SoC devices frequently fail to accept TSF writes
1981 * right after the chip reset. When that happens, write a new
1982 * value after the initvals have been applied, with an offset
1983 * based on measured time difference
1984 */
1985 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1986 tsf += 1500;
1987 ath9k_hw_settsf64(ah, tsf);
1988 }
1989
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301990 ath9k_hw_init_mfp(ah);
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001991
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001992 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1993 ath9k_hw_set_delta_slope(ah, chan);
1994
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001995 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301996 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001997
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301998 ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
Sujith Manoharan00e00032011-01-26 21:59:05 +05301999
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04002000 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04002001 if (r)
2002 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002003
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02002004 ath9k_hw_set_clockrate(ah);
2005
Sujith Manoharan15d2b582013-03-04 12:42:53 +05302006 ath9k_hw_init_queues(ah);
Sujith2660b812009-02-09 13:27:26 +05302007 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04002008 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002009 ath9k_hw_init_qos(ah);
2010
Sujith2660b812009-02-09 13:27:26 +05302011 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01002012 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05302013
Felix Fietkau0005baf2010-01-15 02:33:40 +01002014 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002015
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07002016 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
2017 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
2018 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
2019 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
2020 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
2021 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
2022 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302023 }
2024
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002025 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002026
2027 ath9k_hw_set_dma(ah);
2028
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05302029 if (!ath9k_hw_mci_is_enabled(ah))
2030 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002031
Sujith0ce024c2009-12-14 14:57:00 +05302032 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002033 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
2034 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
2035 }
2036
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04002037 if (ah->config.tx_intr_mitigation) {
2038 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
2039 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
2040 }
2041
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002042 ath9k_hw_init_bb(ah, chan);
2043
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05302044 if (caldata) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05302045 caldata->done_txiqcal_once = false;
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05302046 caldata->done_txclcal_once = false;
2047 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002048 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07002049 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002050
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302051 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05302052 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05302053
Sujith7d0d0df2010-04-16 11:53:57 +05302054 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002055
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04002056 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002057 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
2058
Sujith7d0d0df2010-04-16 11:53:57 +05302059 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302060
Sujith Manoharan15d2b582013-03-04 12:42:53 +05302061 ath9k_hw_init_desc(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002062
Sujith Manoharandbccdd12012-02-22 17:55:47 +05302063 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05302064 ath9k_hw_btcoex_enable(ah);
2065
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302066 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05302067 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05302068
Rajkumar Manoharan1fe860e2012-07-01 19:53:51 +05302069 ath9k_hw_loadnf(ah, chan);
2070 ath9k_hw_start_nfcal(ah, true);
2071
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302072 if (AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04002073 ar9003_hw_bb_watchdog_config(ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302074 ar9003_hw_disable_phy_restart(ah);
2075 }
2076
Felix Fietkau691680b2011-03-19 13:55:38 +01002077 ath9k_hw_apply_gpio_override(ah);
2078
Sujith Manoharan7bdea962013-08-04 14:22:00 +05302079 if (AR_SREV_9565(ah) && common->bt_ant_diversity)
Sujith Manoharan362cd032012-09-16 08:06:36 +05302080 REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);
2081
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002082 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002083}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002084EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002085
Sujithf1dc5602008-10-29 10:16:30 +05302086/******************************/
2087/* Power Management (Chipset) */
2088/******************************/
2089
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04002090/*
2091 * Notify Power Mgt is disabled in self-generated frames.
2092 * If requested, force chip to sleep.
2093 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302094static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302095{
2096 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302097
Sujith Manoharana4a29542012-09-10 09:20:03 +05302098 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302099 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
2100 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
2101 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302102 /* xxx Required for WLAN only case ? */
2103 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
2104 udelay(100);
2105 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302106
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302107 /*
2108 * Clear the RTC force wake bit to allow the
2109 * mac to go to sleep.
2110 */
2111 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302112
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302113 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302114 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05302115
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302116 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
2117 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2118
2119 /* Shutdown chip. Active low */
2120 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2121 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
2122 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05302123 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002124
2125 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01002126 if (AR_SREV_9300_20_OR_LATER(ah))
2127 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002128}
2129
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04002130/*
2131 * Notify Power Management is enabled in self-generating
2132 * frames. If request, set power mode of chip to
2133 * auto/normal. Duration in units of 128us (1/8 TU).
2134 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302135static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002136{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302137 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302138
Sujithf1dc5602008-10-29 10:16:30 +05302139 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002140
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302141 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2142 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2143 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2144 AR_RTC_FORCE_WAKE_ON_INT);
2145 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302146
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302147 /* When chip goes into network sleep, it could be waken
2148 * up by MCI_INT interrupt caused by BT's HW messages
2149 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2150 * rate (~100us). This will cause chip to leave and
2151 * re-enter network sleep mode frequently, which in
2152 * consequence will have WLAN MCI HW to generate lots of
2153 * SYS_WAKING and SYS_SLEEPING messages which will make
2154 * BT CPU to busy to process.
2155 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302156 if (ath9k_hw_mci_is_enabled(ah))
2157 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2158 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302159 /*
2160 * Clear the RTC force wake bit to allow the
2161 * mac to go to sleep.
2162 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302163 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302164
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302165 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302166 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302167 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002168
2169 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2170 if (AR_SREV_9300_20_OR_LATER(ah))
2171 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302172}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002173
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302174static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302175{
2176 u32 val;
2177 int i;
2178
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002179 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2180 if (AR_SREV_9300_20_OR_LATER(ah)) {
2181 REG_WRITE(ah, AR_WA, ah->WARegVal);
2182 udelay(10);
2183 }
2184
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302185 if ((REG_READ(ah, AR_RTC_STATUS) &
2186 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2187 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302188 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002189 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302190 if (!AR_SREV_9300_20_OR_LATER(ah))
2191 ath9k_hw_init_pll(ah, NULL);
2192 }
2193 if (AR_SREV_9100(ah))
2194 REG_SET_BIT(ah, AR_RTC_RESET,
2195 AR_RTC_RESET_EN);
2196
2197 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2198 AR_RTC_FORCE_WAKE_EN);
2199 udelay(50);
2200
2201 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2202 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2203 if (val == AR_RTC_STATUS_ON)
2204 break;
2205 udelay(50);
2206 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2207 AR_RTC_FORCE_WAKE_EN);
2208 }
2209 if (i == 0) {
2210 ath_err(ath9k_hw_common(ah),
2211 "Failed to wakeup in %uus\n",
2212 POWER_UP_TIME / 20);
2213 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002214 }
2215
Rajkumar Manoharancdbe4082012-10-25 17:16:53 +05302216 if (ath9k_hw_mci_is_enabled(ah))
2217 ar9003_mci_set_power_awake(ah);
2218
Sujithf1dc5602008-10-29 10:16:30 +05302219 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2220
2221 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002222}
2223
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002224bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302225{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002226 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302227 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302228 static const char *modes[] = {
2229 "AWAKE",
2230 "FULL-SLEEP",
2231 "NETWORK SLEEP",
2232 "UNDEFINED"
2233 };
Sujithf1dc5602008-10-29 10:16:30 +05302234
Gabor Juhoscbdec972009-07-24 17:27:22 +02002235 if (ah->power_mode == mode)
2236 return status;
2237
Joe Perchesd2182b62011-12-15 14:55:53 -08002238 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002239 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302240
2241 switch (mode) {
2242 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302243 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302244 break;
2245 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302246 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302247 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302248
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302249 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302250 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302251 break;
2252 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302253 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302254 break;
2255 default:
Joe Perches38002762010-12-02 19:12:36 -08002256 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302257 return false;
2258 }
Sujith2660b812009-02-09 13:27:26 +05302259 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302260
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002261 /*
2262 * XXX: If this warning never comes up after a while then
2263 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2264 * ath9k_hw_setpower() return type void.
2265 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302266
2267 if (!(ah->ah_flags & AH_UNPLUGGED))
2268 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002269
Sujithf1dc5602008-10-29 10:16:30 +05302270 return status;
2271}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002272EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302273
Sujithf1dc5602008-10-29 10:16:30 +05302274/*******************/
2275/* Beacon Handling */
2276/*******************/
2277
Sujithcbe61d82009-02-09 13:27:12 +05302278void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002279{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002280 int flags = 0;
2281
Sujith7d0d0df2010-04-16 11:53:57 +05302282 ENABLE_REGWRITE_BUFFER(ah);
2283
Sujith2660b812009-02-09 13:27:26 +05302284 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002285 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002286 REG_SET_BIT(ah, AR_TXCFG,
2287 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Felix Fietkaudd347f22011-03-22 21:54:17 +01002288 REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
2289 TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002290 flags |= AR_NDP_TIMER_EN;
Thomas Pedersen2664d662013-05-08 10:16:48 -07002291 case NL80211_IFTYPE_MESH_POINT:
Colin McCabed97809d2008-12-01 13:38:55 -08002292 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002293 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2294 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2295 TU_TO_USEC(ah->config.dma_beacon_response_time));
2296 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2297 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002298 flags |=
2299 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2300 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002301 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002302 ath_dbg(ath9k_hw_common(ah), BEACON,
2303 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002304 return;
2305 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002306 }
2307
Felix Fietkaudd347f22011-03-22 21:54:17 +01002308 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2309 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2310 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
2311 REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002312
Sujith7d0d0df2010-04-16 11:53:57 +05302313 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302314
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002315 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2316}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002317EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002318
Sujithcbe61d82009-02-09 13:27:12 +05302319void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302320 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002321{
2322 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302323 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002324 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002325
Sujith7d0d0df2010-04-16 11:53:57 +05302326 ENABLE_REGWRITE_BUFFER(ah);
2327
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002328 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
2329
2330 REG_WRITE(ah, AR_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302331 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002332 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302333 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002334
Sujith7d0d0df2010-04-16 11:53:57 +05302335 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302336
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002337 REG_RMW_FIELD(ah, AR_RSSI_THR,
2338 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2339
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302340 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002341
2342 if (bs->bs_sleepduration > beaconintval)
2343 beaconintval = bs->bs_sleepduration;
2344
2345 dtimperiod = bs->bs_dtimperiod;
2346 if (bs->bs_sleepduration > dtimperiod)
2347 dtimperiod = bs->bs_sleepduration;
2348
2349 if (beaconintval == dtimperiod)
2350 nextTbtt = bs->bs_nextdtim;
2351 else
2352 nextTbtt = bs->bs_nexttbtt;
2353
Joe Perchesd2182b62011-12-15 14:55:53 -08002354 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2355 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2356 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2357 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002358
Sujith7d0d0df2010-04-16 11:53:57 +05302359 ENABLE_REGWRITE_BUFFER(ah);
2360
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002361 REG_WRITE(ah, AR_NEXT_DTIM,
2362 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
2363 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2364
2365 REG_WRITE(ah, AR_SLEEP1,
2366 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2367 | AR_SLEEP1_ASSUME_DTIM);
2368
Sujith60b67f52008-08-07 10:52:38 +05302369 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002370 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2371 else
2372 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2373
2374 REG_WRITE(ah, AR_SLEEP2,
2375 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2376
2377 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
2378 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2379
Sujith7d0d0df2010-04-16 11:53:57 +05302380 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302381
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002382 REG_SET_BIT(ah, AR_TIMER_MODE,
2383 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2384 AR_DTIM_TIMER_EN);
2385
Sujith4af9cf42009-02-12 10:06:47 +05302386 /* TSF Out of Range Threshold */
2387 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002388}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002389EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002390
Sujithf1dc5602008-10-29 10:16:30 +05302391/*******************/
2392/* HW Capabilities */
2393/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002394
Felix Fietkau60540692011-07-19 08:46:44 +02002395static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2396{
2397 eeprom_chainmask &= chip_chainmask;
2398 if (eeprom_chainmask)
2399 return eeprom_chainmask;
2400 else
2401 return chip_chainmask;
2402}
2403
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002404/**
2405 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2406 * @ah: the atheros hardware data structure
2407 *
2408 * We enable DFS support upstream on chipsets which have passed a series
2409 * of tests. The testing requirements are going to be documented. Desired
2410 * test requirements are documented at:
2411 *
2412 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2413 *
2414 * Once a new chipset gets properly tested an individual commit can be used
2415 * to document the testing for DFS for that chipset.
2416 */
2417static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2418{
2419
2420 switch (ah->hw_version.macVersion) {
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002421 /* for temporary testing DFS with 9280 */
2422 case AR_SREV_VERSION_9280:
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002423 /* AR9580 will likely be our first target to get testing on */
2424 case AR_SREV_VERSION_9580:
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002425 return true;
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002426 default:
2427 return false;
2428 }
2429}
2430
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002431int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002432{
Sujith2660b812009-02-09 13:27:26 +05302433 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002434 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002435 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau60540692011-07-19 08:46:44 +02002436 unsigned int chip_chainmask;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002437
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302438 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002439 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002440
Sujithf74df6f2009-02-09 13:27:24 +05302441 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002442 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302443
Sujith2660b812009-02-09 13:27:26 +05302444 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302445 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002446 if (regulatory->current_rd == 0x64 ||
2447 regulatory->current_rd == 0x65)
2448 regulatory->current_rd += 5;
2449 else if (regulatory->current_rd == 0x41)
2450 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002451 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2452 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002453 }
Sujithdc2222a2008-08-14 13:26:55 +05302454
Sujithf74df6f2009-02-09 13:27:24 +05302455 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002456 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08002457 ath_err(common,
2458 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002459 return -EINVAL;
2460 }
2461
Felix Fietkaud4659912010-10-14 16:02:39 +02002462 if (eeval & AR5416_OPFLAGS_11A)
2463 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002464
Felix Fietkaud4659912010-10-14 16:02:39 +02002465 if (eeval & AR5416_OPFLAGS_11G)
2466 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05302467
Sujith Manoharane41db612012-09-10 09:20:12 +05302468 if (AR_SREV_9485(ah) ||
2469 AR_SREV_9285(ah) ||
2470 AR_SREV_9330(ah) ||
2471 AR_SREV_9565(ah))
Felix Fietkau60540692011-07-19 08:46:44 +02002472 chip_chainmask = 1;
Mohammed Shafi Shajakhanba5736a2011-11-30 21:10:52 +05302473 else if (AR_SREV_9462(ah))
2474 chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002475 else if (!AR_SREV_9280_20_OR_LATER(ah))
2476 chip_chainmask = 7;
2477 else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
2478 chip_chainmask = 3;
2479 else
2480 chip_chainmask = 7;
2481
Sujithf74df6f2009-02-09 13:27:24 +05302482 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002483 /*
2484 * For AR9271 we will temporarilly uses the rx chainmax as read from
2485 * the EEPROM.
2486 */
Sujith8147f5d2009-02-20 15:13:23 +05302487 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002488 !(eeval & AR5416_OPFLAGS_11A) &&
2489 !(AR_SREV_9271(ah)))
2490 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302491 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002492 else if (AR_SREV_9100(ah))
2493 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302494 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002495 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302496 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302497
Felix Fietkau60540692011-07-19 08:46:44 +02002498 pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
2499 pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002500 ah->txchainmask = pCap->tx_chainmask;
2501 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002502
Felix Fietkau7a370812010-09-22 12:34:52 +02002503 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302504
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002505 /* enable key search for every frame in an aggregate */
2506 if (AR_SREV_9300_20_OR_LATER(ah))
2507 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2508
Bruno Randolfce2220d2010-09-17 11:36:25 +09002509 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2510
Felix Fietkau0db156e2011-03-23 20:57:29 +01002511 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302512 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2513 else
2514 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2515
Sujith5b5fa352010-03-17 14:25:15 +05302516 if (AR_SREV_9271(ah))
2517 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302518 else if (AR_DEVID_7010(ah))
2519 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302520 else if (AR_SREV_9300_20_OR_LATER(ah))
2521 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2522 else if (AR_SREV_9287_11_OR_LATER(ah))
2523 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002524 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302525 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002526 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302527 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2528 else
2529 pCap->num_gpio_pins = AR_NUM_GPIO;
2530
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302531 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302532 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302533 else
Sujithf1dc5602008-10-29 10:16:30 +05302534 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302535
Johannes Berg74e13062013-07-03 20:55:38 +02002536#ifdef CONFIG_ATH9K_RFKILL
Sujith2660b812009-02-09 13:27:26 +05302537 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2538 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2539 ah->rfkill_gpio =
2540 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2541 ah->rfkill_polarity =
2542 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302543
2544 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2545 }
2546#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002547 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302548 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2549 else
2550 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302551
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302552 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302553 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2554 else
2555 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2556
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002557 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002558 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Sujith Manoharana4a29542012-09-10 09:20:03 +05302559 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002560 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2561
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002562 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2563 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2564 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002565 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002566 pCap->txs_len = sizeof(struct ar9003_txs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002567 } else {
2568 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002569 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002570 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002571 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002572
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002573 if (AR_SREV_9300_20_OR_LATER(ah))
2574 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2575
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002576 if (AR_SREV_9300_20_OR_LATER(ah))
2577 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2578
Felix Fietkaua42acef2010-09-22 12:34:54 +02002579 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002580 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2581
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302582 if (AR_SREV_9285(ah)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002583 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2584 ant_div_ctl1 =
2585 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302586 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002587 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302588 ath_info(common, "Enable LNA combining\n");
2589 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002590 }
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302591 }
2592
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302593 if (AR_SREV_9300_20_OR_LATER(ah)) {
2594 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2595 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2596 }
2597
Sujith Manoharan06236e52012-09-16 08:07:12 +05302598 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302599 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302600 if ((ant_div_ctl1 >> 0x6) == 0x3) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302601 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302602 ath_info(common, "Enable LNA combining\n");
2603 }
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302604 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002605
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002606 if (ath9k_hw_dfs_tested(ah))
2607 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2608
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002609 tx_chainmask = pCap->tx_chainmask;
2610 rx_chainmask = pCap->rx_chainmask;
2611 while (tx_chainmask || rx_chainmask) {
2612 if (tx_chainmask & BIT(0))
2613 pCap->max_txchains++;
2614 if (rx_chainmask & BIT(0))
2615 pCap->max_rxchains++;
2616
2617 tx_chainmask >>= 1;
2618 rx_chainmask >>= 1;
2619 }
2620
Sujith Manoharana4a29542012-09-10 09:20:03 +05302621 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302622 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2623 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2624
Sujith Manoharan2b5e54e2013-06-24 18:18:46 +05302625 if (AR_SREV_9462_20_OR_LATER(ah))
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302626 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302627 }
2628
Sujith Manoharan846e4382013-06-03 09:19:24 +05302629 if (AR_SREV_9462(ah))
2630 pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE;
Mohammed Shafi Shajakhand6878092012-07-10 14:55:17 +05302631
Sujith Manoharan0f21ee82012-12-10 07:22:37 +05302632 if (AR_SREV_9300_20_OR_LATER(ah) &&
2633 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2634 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2635
Sujith Manoharan81dc75b2013-07-16 12:03:18 +05302636 /*
2637 * Fast channel change across bands is available
2638 * only for AR9462 and AR9565.
2639 */
2640 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
2641 pCap->hw_caps |= ATH9K_HW_CAP_FCC_BAND_SWITCH;
2642
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002643 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002644}
2645
Sujithf1dc5602008-10-29 10:16:30 +05302646/****************************/
2647/* GPIO / RFKILL / Antennae */
2648/****************************/
2649
Sujithcbe61d82009-02-09 13:27:12 +05302650static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302651 u32 gpio, u32 type)
2652{
2653 int addr;
2654 u32 gpio_shift, tmp;
2655
2656 if (gpio > 11)
2657 addr = AR_GPIO_OUTPUT_MUX3;
2658 else if (gpio > 5)
2659 addr = AR_GPIO_OUTPUT_MUX2;
2660 else
2661 addr = AR_GPIO_OUTPUT_MUX1;
2662
2663 gpio_shift = (gpio % 6) * 5;
2664
2665 if (AR_SREV_9280_20_OR_LATER(ah)
2666 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2667 REG_RMW(ah, addr, (type << gpio_shift),
2668 (0x1f << gpio_shift));
2669 } else {
2670 tmp = REG_READ(ah, addr);
2671 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2672 tmp &= ~(0x1f << gpio_shift);
2673 tmp |= (type << gpio_shift);
2674 REG_WRITE(ah, addr, tmp);
2675 }
2676}
2677
Sujithcbe61d82009-02-09 13:27:12 +05302678void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302679{
2680 u32 gpio_shift;
2681
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002682 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302683
Sujith88c1f4f2010-06-30 14:46:31 +05302684 if (AR_DEVID_7010(ah)) {
2685 gpio_shift = gpio;
2686 REG_RMW(ah, AR7010_GPIO_OE,
2687 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2688 (AR7010_GPIO_OE_MASK << gpio_shift));
2689 return;
2690 }
Sujithf1dc5602008-10-29 10:16:30 +05302691
Sujith88c1f4f2010-06-30 14:46:31 +05302692 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302693 REG_RMW(ah,
2694 AR_GPIO_OE_OUT,
2695 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2696 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2697}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002698EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302699
Sujithcbe61d82009-02-09 13:27:12 +05302700u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302701{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302702#define MS_REG_READ(x, y) \
2703 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2704
Sujith2660b812009-02-09 13:27:26 +05302705 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302706 return 0xffffffff;
2707
Sujith88c1f4f2010-06-30 14:46:31 +05302708 if (AR_DEVID_7010(ah)) {
2709 u32 val;
2710 val = REG_READ(ah, AR7010_GPIO_IN);
2711 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2712 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002713 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2714 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002715 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302716 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002717 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302718 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002719 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302720 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002721 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302722 return MS_REG_READ(AR928X, gpio) != 0;
2723 else
2724 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302725}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002726EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302727
Sujithcbe61d82009-02-09 13:27:12 +05302728void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302729 u32 ah_signal_type)
2730{
2731 u32 gpio_shift;
2732
Sujith88c1f4f2010-06-30 14:46:31 +05302733 if (AR_DEVID_7010(ah)) {
2734 gpio_shift = gpio;
2735 REG_RMW(ah, AR7010_GPIO_OE,
2736 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2737 (AR7010_GPIO_OE_MASK << gpio_shift));
2738 return;
2739 }
2740
Sujithf1dc5602008-10-29 10:16:30 +05302741 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302742 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302743 REG_RMW(ah,
2744 AR_GPIO_OE_OUT,
2745 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2746 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2747}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002748EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302749
Sujithcbe61d82009-02-09 13:27:12 +05302750void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302751{
Sujith88c1f4f2010-06-30 14:46:31 +05302752 if (AR_DEVID_7010(ah)) {
2753 val = val ? 0 : 1;
2754 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2755 AR_GPIO_BIT(gpio));
2756 return;
2757 }
2758
Sujith5b5fa352010-03-17 14:25:15 +05302759 if (AR_SREV_9271(ah))
2760 val = ~val;
2761
Sujithf1dc5602008-10-29 10:16:30 +05302762 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2763 AR_GPIO_BIT(gpio));
2764}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002765EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302766
Sujithcbe61d82009-02-09 13:27:12 +05302767void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302768{
2769 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2770}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002771EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302772
Sujithf1dc5602008-10-29 10:16:30 +05302773/*********************/
2774/* General Operation */
2775/*********************/
2776
Sujithcbe61d82009-02-09 13:27:12 +05302777u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302778{
2779 u32 bits = REG_READ(ah, AR_RX_FILTER);
2780 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2781
2782 if (phybits & AR_PHY_ERR_RADAR)
2783 bits |= ATH9K_RX_FILTER_PHYRADAR;
2784 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2785 bits |= ATH9K_RX_FILTER_PHYERR;
2786
2787 return bits;
2788}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002789EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302790
Sujithcbe61d82009-02-09 13:27:12 +05302791void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302792{
2793 u32 phybits;
2794
Sujith7d0d0df2010-04-16 11:53:57 +05302795 ENABLE_REGWRITE_BUFFER(ah);
2796
Sujith Manoharana4a29542012-09-10 09:20:03 +05302797 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302798 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2799
Sujith7ea310b2009-09-03 12:08:43 +05302800 REG_WRITE(ah, AR_RX_FILTER, bits);
2801
Sujithf1dc5602008-10-29 10:16:30 +05302802 phybits = 0;
2803 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2804 phybits |= AR_PHY_ERR_RADAR;
2805 if (bits & ATH9K_RX_FILTER_PHYERR)
2806 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2807 REG_WRITE(ah, AR_PHY_ERR, phybits);
2808
2809 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002810 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302811 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002812 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302813
2814 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302815}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002816EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302817
Sujithcbe61d82009-02-09 13:27:12 +05302818bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302819{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302820 if (ath9k_hw_mci_is_enabled(ah))
2821 ar9003_mci_bt_gain_ctrl(ah);
2822
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302823 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2824 return false;
2825
2826 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002827 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302828 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302829}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002830EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302831
Sujithcbe61d82009-02-09 13:27:12 +05302832bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302833{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002834 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302835 return false;
2836
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302837 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2838 return false;
2839
2840 ath9k_hw_init_pll(ah, NULL);
2841 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302842}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002843EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302844
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002845static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302846{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002847 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002848
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002849 if (IS_CHAN_2GHZ(chan))
2850 gain_param = EEP_ANTENNA_GAIN_2G;
2851 else
2852 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302853
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002854 return ah->eep_ops->get_eeprom(ah, gain_param);
2855}
2856
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002857void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2858 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002859{
2860 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2861 struct ieee80211_channel *channel;
2862 int chan_pwr, new_pwr, max_gain;
2863 int ant_gain, ant_reduction = 0;
2864
2865 if (!chan)
2866 return;
2867
2868 channel = chan->chan;
2869 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2870 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2871 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2872
2873 ant_gain = get_antenna_gain(ah, chan);
2874 if (ant_gain > max_gain)
2875 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302876
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002877 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002878 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002879 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002880}
2881
2882void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2883{
2884 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2885 struct ath9k_channel *chan = ah->curchan;
2886 struct ieee80211_channel *channel = chan->chan;
2887
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002888 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002889 if (test)
2890 channel->max_power = MAX_RATE_POWER / 2;
2891
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002892 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002893
2894 if (test)
2895 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302896}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002897EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302898
Sujithcbe61d82009-02-09 13:27:12 +05302899void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302900{
Sujith2660b812009-02-09 13:27:26 +05302901 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302902}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002903EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302904
Sujithcbe61d82009-02-09 13:27:12 +05302905void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302906{
2907 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2908 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2909}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002910EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302911
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002912void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302913{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002914 struct ath_common *common = ath9k_hw_common(ah);
2915
2916 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2917 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2918 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302919}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002920EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302921
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002922#define ATH9K_MAX_TSF_READ 10
2923
Sujithcbe61d82009-02-09 13:27:12 +05302924u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302925{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002926 u32 tsf_lower, tsf_upper1, tsf_upper2;
2927 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302928
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002929 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2930 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2931 tsf_lower = REG_READ(ah, AR_TSF_L32);
2932 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2933 if (tsf_upper2 == tsf_upper1)
2934 break;
2935 tsf_upper1 = tsf_upper2;
2936 }
Sujithf1dc5602008-10-29 10:16:30 +05302937
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002938 WARN_ON( i == ATH9K_MAX_TSF_READ );
2939
2940 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302941}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002942EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302943
Sujithcbe61d82009-02-09 13:27:12 +05302944void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002945{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002946 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002947 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002948}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002949EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002950
Sujithcbe61d82009-02-09 13:27:12 +05302951void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302952{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002953 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2954 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002955 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002956 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002957
Sujithf1dc5602008-10-29 10:16:30 +05302958 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002959}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002960EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002961
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302962void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002963{
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302964 if (set)
Sujith2660b812009-02-09 13:27:26 +05302965 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002966 else
Sujith2660b812009-02-09 13:27:26 +05302967 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002968}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002969EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002970
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002971void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002972{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002973 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302974 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002975
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002976 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302977 macmode = AR_2040_JOINED_RX_CLEAR;
2978 else
2979 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002980
Sujithf1dc5602008-10-29 10:16:30 +05302981 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002982}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302983
2984/* HW Generic timers configuration */
2985
2986static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2987{
2988 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2989 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2990 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2991 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2992 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2993 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2994 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2995 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2996 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2997 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2998 AR_NDP2_TIMER_MODE, 0x0002},
2999 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
3000 AR_NDP2_TIMER_MODE, 0x0004},
3001 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
3002 AR_NDP2_TIMER_MODE, 0x0008},
3003 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
3004 AR_NDP2_TIMER_MODE, 0x0010},
3005 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
3006 AR_NDP2_TIMER_MODE, 0x0020},
3007 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
3008 AR_NDP2_TIMER_MODE, 0x0040},
3009 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
3010 AR_NDP2_TIMER_MODE, 0x0080}
3011};
3012
3013/* HW generic timer primitives */
3014
3015/* compute and clear index of rightmost 1 */
3016static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
3017{
3018 u32 b;
3019
3020 b = *mask;
3021 b &= (0-b);
3022 *mask &= ~b;
3023 b *= debruijn32;
3024 b >>= 27;
3025
3026 return timer_table->gen_timer_index[b];
3027}
3028
Felix Fietkaudd347f22011-03-22 21:54:17 +01003029u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303030{
3031 return REG_READ(ah, AR_TSF_L32);
3032}
Felix Fietkaudd347f22011-03-22 21:54:17 +01003033EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303034
3035struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
3036 void (*trigger)(void *),
3037 void (*overflow)(void *),
3038 void *arg,
3039 u8 timer_index)
3040{
3041 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3042 struct ath_gen_timer *timer;
3043
3044 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
Joe Perches14f8dc42013-02-07 11:46:27 +00003045 if (timer == NULL)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303046 return NULL;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303047
3048 /* allocate a hardware generic timer slot */
3049 timer_table->timers[timer_index] = timer;
3050 timer->index = timer_index;
3051 timer->trigger = trigger;
3052 timer->overflow = overflow;
3053 timer->arg = arg;
3054
3055 return timer;
3056}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003057EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303058
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003059void ath9k_hw_gen_timer_start(struct ath_hw *ah,
3060 struct ath_gen_timer *timer,
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303061 u32 trig_timeout,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003062 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303063{
3064 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303065 u32 tsf, timer_next;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303066
3067 BUG_ON(!timer_period);
3068
3069 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
3070
3071 tsf = ath9k_hw_gettsf32(ah);
3072
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303073 timer_next = tsf + trig_timeout;
3074
Sujith Manoharan14335312013-06-18 10:13:39 +05303075 ath_dbg(ath9k_hw_common(ah), BTCOEX,
Joe Perches226afe62010-12-02 19:12:37 -08003076 "current tsf %x period %x timer_next %x\n",
3077 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303078
3079 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303080 * Program generic timer registers
3081 */
3082 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
3083 timer_next);
3084 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
3085 timer_period);
3086 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3087 gen_tmr_configuration[timer->index].mode_mask);
3088
Sujith Manoharana4a29542012-09-10 09:20:03 +05303089 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303090 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303091 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303092 * to use. But we still follow the old rule, 0 - 7 use tsf and
3093 * 8 - 15 use tsf2.
3094 */
3095 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
3096 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3097 (1 << timer->index));
3098 else
3099 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3100 (1 << timer->index));
3101 }
3102
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303103 /* Enable both trigger and thresh interrupt masks */
3104 REG_SET_BIT(ah, AR_IMR_S5,
3105 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3106 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303107}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003108EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303109
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003110void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303111{
3112 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3113
3114 if ((timer->index < AR_FIRST_NDP_TIMER) ||
3115 (timer->index >= ATH_MAX_GEN_TIMER)) {
3116 return;
3117 }
3118
3119 /* Clear generic timer enable bits. */
3120 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3121 gen_tmr_configuration[timer->index].mode_mask);
3122
Sujith Manoharanb7f59762012-09-11 10:46:24 +05303123 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3124 /*
3125 * Need to switch back to TSF if it was using TSF2.
3126 */
3127 if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
3128 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3129 (1 << timer->index));
3130 }
3131 }
3132
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303133 /* Disable both trigger and thresh interrupt masks */
3134 REG_CLR_BIT(ah, AR_IMR_S5,
3135 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3136 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
3137
3138 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303139}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003140EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303141
3142void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
3143{
3144 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3145
3146 /* free the hardware generic timer slot */
3147 timer_table->timers[timer->index] = NULL;
3148 kfree(timer);
3149}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003150EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303151
3152/*
3153 * Generic Timer Interrupts handling
3154 */
3155void ath_gen_timer_isr(struct ath_hw *ah)
3156{
3157 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3158 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003159 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303160 u32 trigger_mask, thresh_mask, index;
3161
3162 /* get hardware generic timer interrupt status */
3163 trigger_mask = ah->intr_gen_timer_trigger;
3164 thresh_mask = ah->intr_gen_timer_thresh;
3165 trigger_mask &= timer_table->timer_mask.val;
3166 thresh_mask &= timer_table->timer_mask.val;
3167
3168 trigger_mask &= ~thresh_mask;
3169
3170 while (thresh_mask) {
3171 index = rightmost_index(timer_table, &thresh_mask);
3172 timer = timer_table->timers[index];
3173 BUG_ON(!timer);
Sujith Manoharan14335312013-06-18 10:13:39 +05303174 ath_dbg(common, BTCOEX, "TSF overflow for Gen timer %d\n",
Joe Perchesd2182b62011-12-15 14:55:53 -08003175 index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303176 timer->overflow(timer->arg);
3177 }
3178
3179 while (trigger_mask) {
3180 index = rightmost_index(timer_table, &trigger_mask);
3181 timer = timer_table->timers[index];
3182 BUG_ON(!timer);
Sujith Manoharan14335312013-06-18 10:13:39 +05303183 ath_dbg(common, BTCOEX,
Joe Perches226afe62010-12-02 19:12:37 -08003184 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303185 timer->trigger(timer->arg);
3186 }
3187}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003188EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003189
Sujith05020d22010-03-17 14:25:23 +05303190/********/
3191/* HTC */
3192/********/
3193
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003194static struct {
3195 u32 version;
3196 const char * name;
3197} ath_mac_bb_names[] = {
3198 /* Devices with external radios */
3199 { AR_SREV_VERSION_5416_PCI, "5416" },
3200 { AR_SREV_VERSION_5416_PCIE, "5418" },
3201 { AR_SREV_VERSION_9100, "9100" },
3202 { AR_SREV_VERSION_9160, "9160" },
3203 /* Single-chip solutions */
3204 { AR_SREV_VERSION_9280, "9280" },
3205 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003206 { AR_SREV_VERSION_9287, "9287" },
3207 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003208 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003209 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003210 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303211 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303212 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003213 { AR_SREV_VERSION_9550, "9550" },
Sujith Manoharan77fac462012-09-11 20:09:18 +05303214 { AR_SREV_VERSION_9565, "9565" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003215};
3216
3217/* For devices with external radios */
3218static struct {
3219 u16 version;
3220 const char * name;
3221} ath_rf_names[] = {
3222 { 0, "5133" },
3223 { AR_RAD5133_SREV_MAJOR, "5133" },
3224 { AR_RAD5122_SREV_MAJOR, "5122" },
3225 { AR_RAD2133_SREV_MAJOR, "2133" },
3226 { AR_RAD2122_SREV_MAJOR, "2122" }
3227};
3228
3229/*
3230 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3231 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003232static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003233{
3234 int i;
3235
3236 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3237 if (ath_mac_bb_names[i].version == mac_bb_version) {
3238 return ath_mac_bb_names[i].name;
3239 }
3240 }
3241
3242 return "????";
3243}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003244
3245/*
3246 * Return the RF name. "????" is returned if the RF is unknown.
3247 * Used for devices with external radios.
3248 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003249static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003250{
3251 int i;
3252
3253 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3254 if (ath_rf_names[i].version == rf_version) {
3255 return ath_rf_names[i].name;
3256 }
3257 }
3258
3259 return "????";
3260}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003261
3262void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3263{
3264 int used;
3265
3266 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003267 if (AR_SREV_9280_20_OR_LATER(ah)) {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003268 used = scnprintf(hw_name, len,
3269 "Atheros AR%s Rev:%x",
3270 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3271 ah->hw_version.macRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003272 }
3273 else {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003274 used = scnprintf(hw_name, len,
3275 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3276 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3277 ah->hw_version.macRev,
3278 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
3279 & AR_RADIO_SREV_MAJOR)),
3280 ah->hw_version.phyRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003281 }
3282
3283 hw_name[used] = '\0';
3284}
3285EXPORT_SYMBOL(ath9k_hw_name);