blob: b5204b490ceb61aa17f5acd657b660bfa5e58ee4 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
archit tanejaaffe3602011-02-23 08:41:03 +000036#include <linux/interrupt.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030037#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030038#include <linux/pm_runtime.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020039
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030040#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020041
42#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053043#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053044#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045
46/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000047#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020048
Tomi Valkeinen80c39712009-11-12 11:41:42 +020049#define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
50 DISPC_IRQ_OCP_ERR | \
51 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
52 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
53 DISPC_IRQ_SYNC_LOST | \
54 DISPC_IRQ_SYNC_LOST_DIGIT)
55
56#define DISPC_MAX_NR_ISRS 8
57
58struct omap_dispc_isr_data {
59 omap_dispc_isr_t isr;
60 void *arg;
61 u32 mask;
62};
63
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030064enum omap_burst_size {
65 BURST_SIZE_X2 = 0,
66 BURST_SIZE_X4 = 1,
67 BURST_SIZE_X8 = 2,
68};
69
Tomi Valkeinen80c39712009-11-12 11:41:42 +020070#define REG_GET(idx, start, end) \
71 FLD_GET(dispc_read_reg(idx), start, end)
72
73#define REG_FLD_MOD(idx, val, start, end) \
74 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
75
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +020076struct dispc_irq_stats {
77 unsigned long last_reset;
78 unsigned irq_count;
79 unsigned irqs[32];
80};
81
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053082struct dispc_features {
83 u8 sw_start;
84 u8 fp_start;
85 u8 bp_start;
86 u16 sw_max;
87 u16 vp_max;
88 u16 hp_max;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +053089 int (*calc_scaling) (enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053090 const struct omap_video_timings *mgr_timings,
91 u16 width, u16 height, u16 out_width, u16 out_height,
92 enum omap_color_mode color_mode, bool *five_taps,
93 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053094 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +053095 unsigned long (*calc_core_clk) (enum omap_plane plane,
Archit Taneja8ba85302012-09-26 17:00:37 +053096 u16 width, u16 height, u16 out_width, u16 out_height,
97 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030098 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030099
100 /* swap GFX & WB fifos */
101 bool gfx_fifo_workaround:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530102};
103
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300104#define DISPC_MAX_NR_FIFOS 5
105
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200106static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000107 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200108 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300109
110 int ctx_loss_cnt;
111
archit tanejaaffe3602011-02-23 08:41:03 +0000112 int irq;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300113 struct clk *dss_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200114
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300115 u32 fifo_size[DISPC_MAX_NR_FIFOS];
116 /* maps which plane is using a fifo. fifo-id -> plane-id */
117 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200118
119 spinlock_t irq_lock;
120 u32 irq_error_mask;
121 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
122 u32 error_irqs;
123 struct work_struct error_work;
124
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300125 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200126 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200127
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530128 const struct dispc_features *feat;
129
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200130#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
131 spinlock_t irq_stats_lock;
132 struct dispc_irq_stats irq_stats;
133#endif
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200134} dispc;
135
Amber Jain0d66cbb2011-05-19 19:47:54 +0530136enum omap_color_component {
137 /* used for all color formats for OMAP3 and earlier
138 * and for RGB and Y color component on OMAP4
139 */
140 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
141 /* used for UV component for
142 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
143 * color formats on OMAP4
144 */
145 DISPC_COLOR_COMPONENT_UV = 1 << 1,
146};
147
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530148enum mgr_reg_fields {
149 DISPC_MGR_FLD_ENABLE,
150 DISPC_MGR_FLD_STNTFT,
151 DISPC_MGR_FLD_GO,
152 DISPC_MGR_FLD_TFTDATALINES,
153 DISPC_MGR_FLD_STALLMODE,
154 DISPC_MGR_FLD_TCKENABLE,
155 DISPC_MGR_FLD_TCKSELECTION,
156 DISPC_MGR_FLD_CPR,
157 DISPC_MGR_FLD_FIFOHANDCHECK,
158 /* used to maintain a count of the above fields */
159 DISPC_MGR_FLD_NUM,
160};
161
162static const struct {
163 const char *name;
164 u32 vsync_irq;
165 u32 framedone_irq;
166 u32 sync_lost_irq;
167 struct reg_field reg_desc[DISPC_MGR_FLD_NUM];
168} mgr_desc[] = {
169 [OMAP_DSS_CHANNEL_LCD] = {
170 .name = "LCD",
171 .vsync_irq = DISPC_IRQ_VSYNC,
172 .framedone_irq = DISPC_IRQ_FRAMEDONE,
173 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
174 .reg_desc = {
175 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
176 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
177 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
178 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
179 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
180 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
181 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
182 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
183 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
184 },
185 },
186 [OMAP_DSS_CHANNEL_DIGIT] = {
187 .name = "DIGIT",
188 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
189 .framedone_irq = 0,
190 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
191 .reg_desc = {
192 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
193 [DISPC_MGR_FLD_STNTFT] = { },
194 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
195 [DISPC_MGR_FLD_TFTDATALINES] = { },
196 [DISPC_MGR_FLD_STALLMODE] = { },
197 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
198 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
199 [DISPC_MGR_FLD_CPR] = { },
200 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
201 },
202 },
203 [OMAP_DSS_CHANNEL_LCD2] = {
204 .name = "LCD2",
205 .vsync_irq = DISPC_IRQ_VSYNC2,
206 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
207 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
208 .reg_desc = {
209 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
210 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
211 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
212 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
213 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
214 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
215 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
216 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
217 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
218 },
219 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530220 [OMAP_DSS_CHANNEL_LCD3] = {
221 .name = "LCD3",
222 .vsync_irq = DISPC_IRQ_VSYNC3,
223 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
224 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
225 .reg_desc = {
226 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
227 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
228 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
229 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
230 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
231 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
232 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
233 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
234 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
235 },
236 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530237};
238
Archit Taneja6e5264b2012-09-11 12:04:47 +0530239struct color_conv_coef {
240 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
241 int full_range;
242};
243
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200244static void _omap_dispc_set_irqs(void);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530245static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
246static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200247
Archit Taneja55978cc2011-05-06 11:45:51 +0530248static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200249{
Archit Taneja55978cc2011-05-06 11:45:51 +0530250 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200251}
252
Archit Taneja55978cc2011-05-06 11:45:51 +0530253static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200254{
Archit Taneja55978cc2011-05-06 11:45:51 +0530255 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200256}
257
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530258static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
259{
260 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
261 return REG_GET(rfld.reg, rfld.high, rfld.low);
262}
263
264static void mgr_fld_write(enum omap_channel channel,
265 enum mgr_reg_fields regfld, int val) {
266 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
267 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
268}
269
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200270#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530271 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200272#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530273 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200274
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300275static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200276{
Archit Tanejac6104b82011-08-05 19:06:02 +0530277 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200278
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300279 DSSDBG("dispc_save_context\n");
280
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200281 SR(IRQENABLE);
282 SR(CONTROL);
283 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200284 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530285 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
286 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300287 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000288 if (dss_has_feature(FEAT_MGR_LCD2)) {
289 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000290 SR(CONFIG2);
291 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530292 if (dss_has_feature(FEAT_MGR_LCD3)) {
293 SR(CONTROL3);
294 SR(CONFIG3);
295 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200296
Archit Tanejac6104b82011-08-05 19:06:02 +0530297 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
298 SR(DEFAULT_COLOR(i));
299 SR(TRANS_COLOR(i));
300 SR(SIZE_MGR(i));
301 if (i == OMAP_DSS_CHANNEL_DIGIT)
302 continue;
303 SR(TIMING_H(i));
304 SR(TIMING_V(i));
305 SR(POL_FREQ(i));
306 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200307
Archit Tanejac6104b82011-08-05 19:06:02 +0530308 SR(DATA_CYCLE1(i));
309 SR(DATA_CYCLE2(i));
310 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200311
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300312 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530313 SR(CPR_COEF_R(i));
314 SR(CPR_COEF_G(i));
315 SR(CPR_COEF_B(i));
316 }
317 }
318
319 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
320 SR(OVL_BA0(i));
321 SR(OVL_BA1(i));
322 SR(OVL_POSITION(i));
323 SR(OVL_SIZE(i));
324 SR(OVL_ATTRIBUTES(i));
325 SR(OVL_FIFO_THRESHOLD(i));
326 SR(OVL_ROW_INC(i));
327 SR(OVL_PIXEL_INC(i));
328 if (dss_has_feature(FEAT_PRELOAD))
329 SR(OVL_PRELOAD(i));
330 if (i == OMAP_DSS_GFX) {
331 SR(OVL_WINDOW_SKIP(i));
332 SR(OVL_TABLE_BA(i));
333 continue;
334 }
335 SR(OVL_FIR(i));
336 SR(OVL_PICTURE_SIZE(i));
337 SR(OVL_ACCU0(i));
338 SR(OVL_ACCU1(i));
339
340 for (j = 0; j < 8; j++)
341 SR(OVL_FIR_COEF_H(i, j));
342
343 for (j = 0; j < 8; j++)
344 SR(OVL_FIR_COEF_HV(i, j));
345
346 for (j = 0; j < 5; j++)
347 SR(OVL_CONV_COEF(i, j));
348
349 if (dss_has_feature(FEAT_FIR_COEF_V)) {
350 for (j = 0; j < 8; j++)
351 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300352 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000353
Archit Tanejac6104b82011-08-05 19:06:02 +0530354 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
355 SR(OVL_BA0_UV(i));
356 SR(OVL_BA1_UV(i));
357 SR(OVL_FIR2(i));
358 SR(OVL_ACCU2_0(i));
359 SR(OVL_ACCU2_1(i));
360
361 for (j = 0; j < 8; j++)
362 SR(OVL_FIR_COEF_H2(i, j));
363
364 for (j = 0; j < 8; j++)
365 SR(OVL_FIR_COEF_HV2(i, j));
366
367 for (j = 0; j < 8; j++)
368 SR(OVL_FIR_COEF_V2(i, j));
369 }
370 if (dss_has_feature(FEAT_ATTR2))
371 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000372 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200373
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600374 if (dss_has_feature(FEAT_CORE_CLK_DIV))
375 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300376
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200377 dispc.ctx_loss_cnt = dss_get_ctx_loss_count(&dispc.pdev->dev);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300378 dispc.ctx_valid = true;
379
380 DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200381}
382
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300383static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200384{
Archit Tanejac6104b82011-08-05 19:06:02 +0530385 int i, j, ctx;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300386
387 DSSDBG("dispc_restore_context\n");
388
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300389 if (!dispc.ctx_valid)
390 return;
391
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200392 ctx = dss_get_ctx_loss_count(&dispc.pdev->dev);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300393
394 if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
395 return;
396
397 DSSDBG("ctx_loss_count: saved %d, current %d\n",
398 dispc.ctx_loss_cnt, ctx);
399
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200400 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200401 /*RR(CONTROL);*/
402 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200403 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530404 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
405 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300406 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530407 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000408 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530409 if (dss_has_feature(FEAT_MGR_LCD3))
410 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200411
Archit Tanejac6104b82011-08-05 19:06:02 +0530412 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
413 RR(DEFAULT_COLOR(i));
414 RR(TRANS_COLOR(i));
415 RR(SIZE_MGR(i));
416 if (i == OMAP_DSS_CHANNEL_DIGIT)
417 continue;
418 RR(TIMING_H(i));
419 RR(TIMING_V(i));
420 RR(POL_FREQ(i));
421 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530422
Archit Tanejac6104b82011-08-05 19:06:02 +0530423 RR(DATA_CYCLE1(i));
424 RR(DATA_CYCLE2(i));
425 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000426
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300427 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530428 RR(CPR_COEF_R(i));
429 RR(CPR_COEF_G(i));
430 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300431 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000432 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200433
Archit Tanejac6104b82011-08-05 19:06:02 +0530434 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
435 RR(OVL_BA0(i));
436 RR(OVL_BA1(i));
437 RR(OVL_POSITION(i));
438 RR(OVL_SIZE(i));
439 RR(OVL_ATTRIBUTES(i));
440 RR(OVL_FIFO_THRESHOLD(i));
441 RR(OVL_ROW_INC(i));
442 RR(OVL_PIXEL_INC(i));
443 if (dss_has_feature(FEAT_PRELOAD))
444 RR(OVL_PRELOAD(i));
445 if (i == OMAP_DSS_GFX) {
446 RR(OVL_WINDOW_SKIP(i));
447 RR(OVL_TABLE_BA(i));
448 continue;
449 }
450 RR(OVL_FIR(i));
451 RR(OVL_PICTURE_SIZE(i));
452 RR(OVL_ACCU0(i));
453 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200454
Archit Tanejac6104b82011-08-05 19:06:02 +0530455 for (j = 0; j < 8; j++)
456 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200457
Archit Tanejac6104b82011-08-05 19:06:02 +0530458 for (j = 0; j < 8; j++)
459 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200460
Archit Tanejac6104b82011-08-05 19:06:02 +0530461 for (j = 0; j < 5; j++)
462 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200463
Archit Tanejac6104b82011-08-05 19:06:02 +0530464 if (dss_has_feature(FEAT_FIR_COEF_V)) {
465 for (j = 0; j < 8; j++)
466 RR(OVL_FIR_COEF_V(i, j));
467 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200468
Archit Tanejac6104b82011-08-05 19:06:02 +0530469 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
470 RR(OVL_BA0_UV(i));
471 RR(OVL_BA1_UV(i));
472 RR(OVL_FIR2(i));
473 RR(OVL_ACCU2_0(i));
474 RR(OVL_ACCU2_1(i));
475
476 for (j = 0; j < 8; j++)
477 RR(OVL_FIR_COEF_H2(i, j));
478
479 for (j = 0; j < 8; j++)
480 RR(OVL_FIR_COEF_HV2(i, j));
481
482 for (j = 0; j < 8; j++)
483 RR(OVL_FIR_COEF_V2(i, j));
484 }
485 if (dss_has_feature(FEAT_ATTR2))
486 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300487 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200488
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600489 if (dss_has_feature(FEAT_CORE_CLK_DIV))
490 RR(DIVISOR);
491
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200492 /* enable last, because LCD & DIGIT enable are here */
493 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000494 if (dss_has_feature(FEAT_MGR_LCD2))
495 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530496 if (dss_has_feature(FEAT_MGR_LCD3))
497 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200498 /* clear spurious SYNC_LOST_DIGIT interrupts */
499 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
500
501 /*
502 * enable last so IRQs won't trigger before
503 * the context is fully restored
504 */
505 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300506
507 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200508}
509
510#undef SR
511#undef RR
512
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300513int dispc_runtime_get(void)
514{
515 int r;
516
517 DSSDBG("dispc_runtime_get\n");
518
519 r = pm_runtime_get_sync(&dispc.pdev->dev);
520 WARN_ON(r < 0);
521 return r < 0 ? r : 0;
522}
523
524void dispc_runtime_put(void)
525{
526 int r;
527
528 DSSDBG("dispc_runtime_put\n");
529
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200530 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300531 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300532}
533
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200534u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
535{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530536 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200537}
538
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200539u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
540{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530541 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200542}
543
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530544u32 dispc_wb_get_framedone_irq(void)
545{
546 return DISPC_IRQ_FRAMEDONEWB;
547}
548
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300549bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200550{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530551 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200552}
553
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300554void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200555{
Sumit Semwal2a205f32010-12-02 11:27:12 +0000556 bool enable_bit, go_bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200557
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200558 /* if the channel is not enabled, we don't need GO */
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530559 enable_bit = mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE) == 1;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000560
561 if (!enable_bit)
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300562 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200563
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530564 go_bit = mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000565
566 if (go_bit) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200567 DSSERR("GO bit not down for channel %d\n", channel);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300568 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200569 }
570
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530571 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200572
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530573 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200574}
575
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530576bool dispc_wb_go_busy(void)
577{
578 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
579}
580
581void dispc_wb_go(void)
582{
583 enum omap_plane plane = OMAP_DSS_WB;
584 bool enable, go;
585
586 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
587
588 if (!enable)
589 return;
590
591 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
592 if (go) {
593 DSSERR("GO bit not down for WB\n");
594 return;
595 }
596
597 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
598}
599
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300600static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200601{
Archit Taneja9b372c22011-05-06 11:45:49 +0530602 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200603}
604
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300605static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200606{
Archit Taneja9b372c22011-05-06 11:45:49 +0530607 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200608}
609
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300610static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200611{
Archit Taneja9b372c22011-05-06 11:45:49 +0530612 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200613}
614
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300615static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530616{
617 BUG_ON(plane == OMAP_DSS_GFX);
618
619 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
620}
621
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300622static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
623 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530624{
625 BUG_ON(plane == OMAP_DSS_GFX);
626
627 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
628}
629
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300630static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530631{
632 BUG_ON(plane == OMAP_DSS_GFX);
633
634 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
635}
636
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530637static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
638 int fir_vinc, int five_taps,
639 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200640{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530641 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200642 int i;
643
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530644 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
645 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200646
647 for (i = 0; i < 8; i++) {
648 u32 h, hv;
649
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530650 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
651 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
652 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
653 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
654 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
655 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
656 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
657 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200658
Amber Jain0d66cbb2011-05-19 19:47:54 +0530659 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300660 dispc_ovl_write_firh_reg(plane, i, h);
661 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530662 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300663 dispc_ovl_write_firh2_reg(plane, i, h);
664 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530665 }
666
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200667 }
668
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200669 if (five_taps) {
670 for (i = 0; i < 8; i++) {
671 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530672 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
673 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530674 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300675 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530676 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300677 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200678 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200679 }
680}
681
Archit Taneja6e5264b2012-09-11 12:04:47 +0530682
683static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
684 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200685{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200686#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
687
Archit Taneja6e5264b2012-09-11 12:04:47 +0530688 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
689 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
690 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
691 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
692 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200693
Archit Taneja6e5264b2012-09-11 12:04:47 +0530694 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200695
696#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200697}
698
Archit Taneja6e5264b2012-09-11 12:04:47 +0530699static void dispc_setup_color_conv_coef(void)
700{
701 int i;
702 int num_ovl = dss_feat_get_num_ovls();
703 int num_wb = dss_feat_get_num_wbs();
704 const struct color_conv_coef ctbl_bt601_5_ovl = {
705 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
706 };
707 const struct color_conv_coef ctbl_bt601_5_wb = {
708 66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
709 };
710
711 for (i = 1; i < num_ovl; i++)
712 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
713
714 for (; i < num_wb; i++)
715 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_wb);
716}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200717
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300718static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200719{
Archit Taneja9b372c22011-05-06 11:45:49 +0530720 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200721}
722
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300723static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200724{
Archit Taneja9b372c22011-05-06 11:45:49 +0530725 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200726}
727
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300728static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530729{
730 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
731}
732
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300733static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530734{
735 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
736}
737
Archit Tanejad79db852012-09-22 12:30:17 +0530738static void dispc_ovl_set_pos(enum omap_plane plane,
739 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200740{
Archit Tanejad79db852012-09-22 12:30:17 +0530741 u32 val;
742
743 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
744 return;
745
746 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530747
748 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200749}
750
Archit Taneja78b687f2012-09-21 14:51:49 +0530751static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
752 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200753{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200754 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530755
Archit Taneja36d87d92012-07-28 22:59:03 +0530756 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530757 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
758 else
759 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200760}
761
Archit Taneja78b687f2012-09-21 14:51:49 +0530762static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
763 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200764{
765 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200766
767 BUG_ON(plane == OMAP_DSS_GFX);
768
769 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530770
Archit Taneja36d87d92012-07-28 22:59:03 +0530771 if (plane == OMAP_DSS_WB)
772 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
773 else
774 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200775}
776
Archit Taneja5b54ed32012-09-26 16:55:27 +0530777static void dispc_ovl_set_zorder(enum omap_plane plane,
778 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530779{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530780 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530781 return;
782
783 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
784}
785
786static void dispc_ovl_enable_zorder_planes(void)
787{
788 int i;
789
790 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
791 return;
792
793 for (i = 0; i < dss_feat_get_num_ovls(); i++)
794 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
795}
796
Archit Taneja5b54ed32012-09-26 16:55:27 +0530797static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
798 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100799{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530800 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100801 return;
802
Archit Taneja9b372c22011-05-06 11:45:49 +0530803 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100804}
805
Archit Taneja5b54ed32012-09-26 16:55:27 +0530806static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
807 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200808{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530809 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300810 int shift;
811
Archit Taneja5b54ed32012-09-26 16:55:27 +0530812 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100813 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530814
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300815 shift = shifts[plane];
816 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200817}
818
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300819static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200820{
Archit Taneja9b372c22011-05-06 11:45:49 +0530821 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200822}
823
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300824static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200825{
Archit Taneja9b372c22011-05-06 11:45:49 +0530826 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200827}
828
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300829static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200830 enum omap_color_mode color_mode)
831{
832 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530833 if (plane != OMAP_DSS_GFX) {
834 switch (color_mode) {
835 case OMAP_DSS_COLOR_NV12:
836 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530837 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530838 m = 0x1; break;
839 case OMAP_DSS_COLOR_RGBA16:
840 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530841 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530842 m = 0x4; break;
843 case OMAP_DSS_COLOR_ARGB16:
844 m = 0x5; break;
845 case OMAP_DSS_COLOR_RGB16:
846 m = 0x6; break;
847 case OMAP_DSS_COLOR_ARGB16_1555:
848 m = 0x7; break;
849 case OMAP_DSS_COLOR_RGB24U:
850 m = 0x8; break;
851 case OMAP_DSS_COLOR_RGB24P:
852 m = 0x9; break;
853 case OMAP_DSS_COLOR_YUV2:
854 m = 0xa; break;
855 case OMAP_DSS_COLOR_UYVY:
856 m = 0xb; break;
857 case OMAP_DSS_COLOR_ARGB32:
858 m = 0xc; break;
859 case OMAP_DSS_COLOR_RGBA32:
860 m = 0xd; break;
861 case OMAP_DSS_COLOR_RGBX32:
862 m = 0xe; break;
863 case OMAP_DSS_COLOR_XRGB16_1555:
864 m = 0xf; break;
865 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300866 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530867 }
868 } else {
869 switch (color_mode) {
870 case OMAP_DSS_COLOR_CLUT1:
871 m = 0x0; break;
872 case OMAP_DSS_COLOR_CLUT2:
873 m = 0x1; break;
874 case OMAP_DSS_COLOR_CLUT4:
875 m = 0x2; break;
876 case OMAP_DSS_COLOR_CLUT8:
877 m = 0x3; break;
878 case OMAP_DSS_COLOR_RGB12U:
879 m = 0x4; break;
880 case OMAP_DSS_COLOR_ARGB16:
881 m = 0x5; break;
882 case OMAP_DSS_COLOR_RGB16:
883 m = 0x6; break;
884 case OMAP_DSS_COLOR_ARGB16_1555:
885 m = 0x7; break;
886 case OMAP_DSS_COLOR_RGB24U:
887 m = 0x8; break;
888 case OMAP_DSS_COLOR_RGB24P:
889 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530890 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530891 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530892 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530893 m = 0xb; break;
894 case OMAP_DSS_COLOR_ARGB32:
895 m = 0xc; break;
896 case OMAP_DSS_COLOR_RGBA32:
897 m = 0xd; break;
898 case OMAP_DSS_COLOR_RGBX32:
899 m = 0xe; break;
900 case OMAP_DSS_COLOR_XRGB16_1555:
901 m = 0xf; break;
902 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300903 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530904 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200905 }
906
Archit Taneja9b372c22011-05-06 11:45:49 +0530907 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200908}
909
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530910static void dispc_ovl_configure_burst_type(enum omap_plane plane,
911 enum omap_dss_rotation_type rotation_type)
912{
913 if (dss_has_feature(FEAT_BURST_2D) == 0)
914 return;
915
916 if (rotation_type == OMAP_DSS_ROT_TILER)
917 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
918 else
919 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
920}
921
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300922void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200923{
924 int shift;
925 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000926 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200927
928 switch (plane) {
929 case OMAP_DSS_GFX:
930 shift = 8;
931 break;
932 case OMAP_DSS_VIDEO1:
933 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530934 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200935 shift = 16;
936 break;
937 default:
938 BUG();
939 return;
940 }
941
Archit Taneja9b372c22011-05-06 11:45:49 +0530942 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000943 if (dss_has_feature(FEAT_MGR_LCD2)) {
944 switch (channel) {
945 case OMAP_DSS_CHANNEL_LCD:
946 chan = 0;
947 chan2 = 0;
948 break;
949 case OMAP_DSS_CHANNEL_DIGIT:
950 chan = 1;
951 chan2 = 0;
952 break;
953 case OMAP_DSS_CHANNEL_LCD2:
954 chan = 0;
955 chan2 = 1;
956 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530957 case OMAP_DSS_CHANNEL_LCD3:
958 if (dss_has_feature(FEAT_MGR_LCD3)) {
959 chan = 0;
960 chan2 = 2;
961 } else {
962 BUG();
963 return;
964 }
965 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000966 default:
967 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300968 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000969 }
970
971 val = FLD_MOD(val, chan, shift, shift);
972 val = FLD_MOD(val, chan2, 31, 30);
973 } else {
974 val = FLD_MOD(val, channel, shift, shift);
975 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530976 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200977}
978
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200979static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
980{
981 int shift;
982 u32 val;
983 enum omap_channel channel;
984
985 switch (plane) {
986 case OMAP_DSS_GFX:
987 shift = 8;
988 break;
989 case OMAP_DSS_VIDEO1:
990 case OMAP_DSS_VIDEO2:
991 case OMAP_DSS_VIDEO3:
992 shift = 16;
993 break;
994 default:
995 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300996 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200997 }
998
999 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1000
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +05301001 if (dss_has_feature(FEAT_MGR_LCD3)) {
1002 if (FLD_GET(val, 31, 30) == 0)
1003 channel = FLD_GET(val, shift, shift);
1004 else if (FLD_GET(val, 31, 30) == 1)
1005 channel = OMAP_DSS_CHANNEL_LCD2;
1006 else
1007 channel = OMAP_DSS_CHANNEL_LCD3;
1008 } else if (dss_has_feature(FEAT_MGR_LCD2)) {
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001009 if (FLD_GET(val, 31, 30) == 0)
1010 channel = FLD_GET(val, shift, shift);
1011 else
1012 channel = OMAP_DSS_CHANNEL_LCD2;
1013 } else {
1014 channel = FLD_GET(val, shift, shift);
1015 }
1016
1017 return channel;
1018}
1019
Archit Tanejad9ac7732012-09-22 12:38:19 +05301020void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
1021{
1022 enum omap_plane plane = OMAP_DSS_WB;
1023
1024 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1025}
1026
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001027static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001028 enum omap_burst_size burst_size)
1029{
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301030 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001031 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001032
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001033 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001034 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001035}
1036
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001037static void dispc_configure_burst_sizes(void)
1038{
1039 int i;
1040 const int burst_size = BURST_SIZE_X8;
1041
1042 /* Configure burst size always to maximum size */
1043 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001044 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001045}
1046
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001047static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001048{
1049 unsigned unit = dss_feat_get_burst_size_unit();
1050 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1051 return unit * 8;
1052}
1053
Mythri P Kd3862612011-03-11 18:02:49 +05301054void dispc_enable_gamma_table(bool enable)
1055{
1056 /*
1057 * This is partially implemented to support only disabling of
1058 * the gamma table.
1059 */
1060 if (enable) {
1061 DSSWARN("Gamma table enabling for TV not yet supported");
1062 return;
1063 }
1064
1065 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1066}
1067
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001068static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001069{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301070 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001071 return;
1072
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301073 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001074}
1075
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001076static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001077 struct omap_dss_cpr_coefs *coefs)
1078{
1079 u32 coef_r, coef_g, coef_b;
1080
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301081 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001082 return;
1083
1084 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1085 FLD_VAL(coefs->rb, 9, 0);
1086 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1087 FLD_VAL(coefs->gb, 9, 0);
1088 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1089 FLD_VAL(coefs->bb, 9, 0);
1090
1091 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1092 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1093 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1094}
1095
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001096static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001097{
1098 u32 val;
1099
1100 BUG_ON(plane == OMAP_DSS_GFX);
1101
Archit Taneja9b372c22011-05-06 11:45:49 +05301102 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001103 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301104 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001105}
1106
Archit Tanejad79db852012-09-22 12:30:17 +05301107static void dispc_ovl_enable_replication(enum omap_plane plane,
1108 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001109{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301110 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001111 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001112
Archit Tanejad79db852012-09-22 12:30:17 +05301113 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1114 return;
1115
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001116 shift = shifts[plane];
1117 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001118}
1119
Archit Taneja8f366162012-04-16 12:53:44 +05301120static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301121 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001122{
1123 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301124
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001125 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja702d1442011-05-06 11:45:50 +05301126 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001127}
1128
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001129static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001130{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001131 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001132 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301133 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001134 u32 unit;
1135
1136 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001137
Archit Tanejaa0acb552010-09-15 19:20:00 +05301138 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001139
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001140 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1141 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001142 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001143 dispc.fifo_size[fifo] = size;
1144
1145 /*
1146 * By default fifos are mapped directly to overlays, fifo 0 to
1147 * ovl 0, fifo 1 to ovl 1, etc.
1148 */
1149 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001150 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001151
1152 /*
1153 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1154 * causes problems with certain use cases, like using the tiler in 2D
1155 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1156 * giving GFX plane a larger fifo. WB but should work fine with a
1157 * smaller fifo.
1158 */
1159 if (dispc.feat->gfx_fifo_workaround) {
1160 u32 v;
1161
1162 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1163
1164 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1165 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1166 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1167 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1168
1169 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1170
1171 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1172 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1173 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001174}
1175
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001176static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001177{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001178 int fifo;
1179 u32 size = 0;
1180
1181 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1182 if (dispc.fifo_assignment[fifo] == plane)
1183 size += dispc.fifo_size[fifo];
1184 }
1185
1186 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001187}
1188
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001189void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001190{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301191 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001192 u32 unit;
1193
1194 unit = dss_feat_get_buffer_size_unit();
1195
1196 WARN_ON(low % unit != 0);
1197 WARN_ON(high % unit != 0);
1198
1199 low /= unit;
1200 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301201
Archit Taneja9b372c22011-05-06 11:45:49 +05301202 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1203 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1204
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001205 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001206 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301207 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001208 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301209 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001210 hi_start, hi_end) * unit,
1211 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001212
Archit Taneja9b372c22011-05-06 11:45:49 +05301213 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301214 FLD_VAL(high, hi_start, hi_end) |
1215 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001216}
1217
1218void dispc_enable_fifomerge(bool enable)
1219{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001220 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1221 WARN_ON(enable);
1222 return;
1223 }
1224
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001225 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1226 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001227}
1228
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001229void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001230 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1231 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001232{
1233 /*
1234 * All sizes are in bytes. Both the buffer and burst are made of
1235 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1236 */
1237
1238 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001239 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1240 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001241
1242 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001243 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001244
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001245 if (use_fifomerge) {
1246 total_fifo_size = 0;
1247 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
1248 total_fifo_size += dispc_ovl_get_fifo_size(i);
1249 } else {
1250 total_fifo_size = ovl_fifo_size;
1251 }
1252
1253 /*
1254 * We use the same low threshold for both fifomerge and non-fifomerge
1255 * cases, but for fifomerge we calculate the high threshold using the
1256 * combined fifo size
1257 */
1258
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001259 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001260 *fifo_low = ovl_fifo_size - burst_size * 2;
1261 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301262 } else if (plane == OMAP_DSS_WB) {
1263 /*
1264 * Most optimal configuration for writeback is to push out data
1265 * to the interconnect the moment writeback pushes enough pixels
1266 * in the FIFO to form a burst
1267 */
1268 *fifo_low = 0;
1269 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001270 } else {
1271 *fifo_low = ovl_fifo_size - burst_size;
1272 *fifo_high = total_fifo_size - buf_unit;
1273 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001274}
1275
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001276static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301277 int hinc, int vinc,
1278 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001279{
1280 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001281
Amber Jain0d66cbb2011-05-19 19:47:54 +05301282 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1283 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301284
Amber Jain0d66cbb2011-05-19 19:47:54 +05301285 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1286 &hinc_start, &hinc_end);
1287 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1288 &vinc_start, &vinc_end);
1289 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1290 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301291
Amber Jain0d66cbb2011-05-19 19:47:54 +05301292 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1293 } else {
1294 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1295 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1296 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001297}
1298
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001299static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001300{
1301 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301302 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001303
Archit Taneja87a74842011-03-02 11:19:50 +05301304 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1305 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1306
1307 val = FLD_VAL(vaccu, vert_start, vert_end) |
1308 FLD_VAL(haccu, hor_start, hor_end);
1309
Archit Taneja9b372c22011-05-06 11:45:49 +05301310 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001311}
1312
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001313static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001314{
1315 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301316 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001317
Archit Taneja87a74842011-03-02 11:19:50 +05301318 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1319 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1320
1321 val = FLD_VAL(vaccu, vert_start, vert_end) |
1322 FLD_VAL(haccu, hor_start, hor_end);
1323
Archit Taneja9b372c22011-05-06 11:45:49 +05301324 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001325}
1326
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001327static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1328 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301329{
1330 u32 val;
1331
1332 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1333 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1334}
1335
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001336static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1337 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301338{
1339 u32 val;
1340
1341 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1342 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1343}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001344
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001345static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001346 u16 orig_width, u16 orig_height,
1347 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301348 bool five_taps, u8 rotation,
1349 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001350{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301351 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001352
Amber Jained14a3c2011-05-19 19:47:51 +05301353 fir_hinc = 1024 * orig_width / out_width;
1354 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001355
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301356 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1357 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001358 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301359}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001360
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301361static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1362 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1363 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1364{
1365 int h_accu2_0, h_accu2_1;
1366 int v_accu2_0, v_accu2_1;
1367 int chroma_hinc, chroma_vinc;
1368 int idx;
1369
1370 struct accu {
1371 s8 h0_m, h0_n;
1372 s8 h1_m, h1_n;
1373 s8 v0_m, v0_n;
1374 s8 v1_m, v1_n;
1375 };
1376
1377 const struct accu *accu_table;
1378 const struct accu *accu_val;
1379
1380 static const struct accu accu_nv12[4] = {
1381 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1382 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1383 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1384 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1385 };
1386
1387 static const struct accu accu_nv12_ilace[4] = {
1388 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1389 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1390 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1391 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1392 };
1393
1394 static const struct accu accu_yuv[4] = {
1395 { 0, 1, 0, 1, 0, 1, 0, 1 },
1396 { 0, 1, 0, 1, 0, 1, 0, 1 },
1397 { -1, 1, 0, 1, 0, 1, 0, 1 },
1398 { 0, 1, 0, 1, -1, 1, 0, 1 },
1399 };
1400
1401 switch (rotation) {
1402 case OMAP_DSS_ROT_0:
1403 idx = 0;
1404 break;
1405 case OMAP_DSS_ROT_90:
1406 idx = 1;
1407 break;
1408 case OMAP_DSS_ROT_180:
1409 idx = 2;
1410 break;
1411 case OMAP_DSS_ROT_270:
1412 idx = 3;
1413 break;
1414 default:
1415 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001416 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301417 }
1418
1419 switch (color_mode) {
1420 case OMAP_DSS_COLOR_NV12:
1421 if (ilace)
1422 accu_table = accu_nv12_ilace;
1423 else
1424 accu_table = accu_nv12;
1425 break;
1426 case OMAP_DSS_COLOR_YUV2:
1427 case OMAP_DSS_COLOR_UYVY:
1428 accu_table = accu_yuv;
1429 break;
1430 default:
1431 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001432 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301433 }
1434
1435 accu_val = &accu_table[idx];
1436
1437 chroma_hinc = 1024 * orig_width / out_width;
1438 chroma_vinc = 1024 * orig_height / out_height;
1439
1440 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1441 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1442 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1443 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1444
1445 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1446 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1447}
1448
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001449static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301450 u16 orig_width, u16 orig_height,
1451 u16 out_width, u16 out_height,
1452 bool ilace, bool five_taps,
1453 bool fieldmode, enum omap_color_mode color_mode,
1454 u8 rotation)
1455{
1456 int accu0 = 0;
1457 int accu1 = 0;
1458 u32 l;
1459
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001460 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301461 out_width, out_height, five_taps,
1462 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301463 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001464
Archit Taneja87a74842011-03-02 11:19:50 +05301465 /* RESIZEENABLE and VERTICALTAPS */
1466 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301467 l |= (orig_width != out_width) ? (1 << 5) : 0;
1468 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001469 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301470
1471 /* VRESIZECONF and HRESIZECONF */
1472 if (dss_has_feature(FEAT_RESIZECONF)) {
1473 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301474 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1475 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301476 }
1477
1478 /* LINEBUFFERSPLIT */
1479 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1480 l &= ~(0x1 << 22);
1481 l |= five_taps ? (1 << 22) : 0;
1482 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001483
Archit Taneja9b372c22011-05-06 11:45:49 +05301484 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001485
1486 /*
1487 * field 0 = even field = bottom field
1488 * field 1 = odd field = top field
1489 */
1490 if (ilace && !fieldmode) {
1491 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301492 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001493 if (accu0 >= 1024/2) {
1494 accu1 = 1024/2;
1495 accu0 -= accu1;
1496 }
1497 }
1498
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001499 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1500 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001501}
1502
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001503static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301504 u16 orig_width, u16 orig_height,
1505 u16 out_width, u16 out_height,
1506 bool ilace, bool five_taps,
1507 bool fieldmode, enum omap_color_mode color_mode,
1508 u8 rotation)
1509{
1510 int scale_x = out_width != orig_width;
1511 int scale_y = out_height != orig_height;
Archit Tanejaf92afae2012-08-24 11:11:14 +05301512 bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301513
1514 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1515 return;
1516 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1517 color_mode != OMAP_DSS_COLOR_UYVY &&
1518 color_mode != OMAP_DSS_COLOR_NV12)) {
1519 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301520 if (plane != OMAP_DSS_WB)
1521 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301522 return;
1523 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001524
1525 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1526 out_height, ilace, color_mode, rotation);
1527
Amber Jain0d66cbb2011-05-19 19:47:54 +05301528 switch (color_mode) {
1529 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301530 if (chroma_upscale) {
1531 /* UV is subsampled by 2 horizontally and vertically */
1532 orig_height >>= 1;
1533 orig_width >>= 1;
1534 } else {
1535 /* UV is downsampled by 2 horizontally and vertically */
1536 orig_height <<= 1;
1537 orig_width <<= 1;
1538 }
1539
Amber Jain0d66cbb2011-05-19 19:47:54 +05301540 break;
1541 case OMAP_DSS_COLOR_YUV2:
1542 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301543 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301544 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301545 rotation == OMAP_DSS_ROT_180) {
1546 if (chroma_upscale)
1547 /* UV is subsampled by 2 horizontally */
1548 orig_width >>= 1;
1549 else
1550 /* UV is downsampled by 2 horizontally */
1551 orig_width <<= 1;
1552 }
1553
Amber Jain0d66cbb2011-05-19 19:47:54 +05301554 /* must use FIR for YUV422 if rotated */
1555 if (rotation != OMAP_DSS_ROT_0)
1556 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301557
Amber Jain0d66cbb2011-05-19 19:47:54 +05301558 break;
1559 default:
1560 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001561 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301562 }
1563
1564 if (out_width != orig_width)
1565 scale_x = true;
1566 if (out_height != orig_height)
1567 scale_y = true;
1568
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001569 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301570 out_width, out_height, five_taps,
1571 rotation, DISPC_COLOR_COMPONENT_UV);
1572
Archit Taneja2a5561b2012-07-16 16:37:45 +05301573 if (plane != OMAP_DSS_WB)
1574 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1575 (scale_x || scale_y) ? 1 : 0, 8, 8);
1576
Amber Jain0d66cbb2011-05-19 19:47:54 +05301577 /* set H scaling */
1578 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1579 /* set V scaling */
1580 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301581}
1582
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001583static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301584 u16 orig_width, u16 orig_height,
1585 u16 out_width, u16 out_height,
1586 bool ilace, bool five_taps,
1587 bool fieldmode, enum omap_color_mode color_mode,
1588 u8 rotation)
1589{
1590 BUG_ON(plane == OMAP_DSS_GFX);
1591
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001592 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301593 orig_width, orig_height,
1594 out_width, out_height,
1595 ilace, five_taps,
1596 fieldmode, color_mode,
1597 rotation);
1598
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001599 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301600 orig_width, orig_height,
1601 out_width, out_height,
1602 ilace, five_taps,
1603 fieldmode, color_mode,
1604 rotation);
1605}
1606
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001607static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001608 bool mirroring, enum omap_color_mode color_mode)
1609{
Archit Taneja87a74842011-03-02 11:19:50 +05301610 bool row_repeat = false;
1611 int vidrot = 0;
1612
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001613 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1614 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001615
1616 if (mirroring) {
1617 switch (rotation) {
1618 case OMAP_DSS_ROT_0:
1619 vidrot = 2;
1620 break;
1621 case OMAP_DSS_ROT_90:
1622 vidrot = 1;
1623 break;
1624 case OMAP_DSS_ROT_180:
1625 vidrot = 0;
1626 break;
1627 case OMAP_DSS_ROT_270:
1628 vidrot = 3;
1629 break;
1630 }
1631 } else {
1632 switch (rotation) {
1633 case OMAP_DSS_ROT_0:
1634 vidrot = 0;
1635 break;
1636 case OMAP_DSS_ROT_90:
1637 vidrot = 1;
1638 break;
1639 case OMAP_DSS_ROT_180:
1640 vidrot = 2;
1641 break;
1642 case OMAP_DSS_ROT_270:
1643 vidrot = 3;
1644 break;
1645 }
1646 }
1647
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001648 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301649 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001650 else
Archit Taneja87a74842011-03-02 11:19:50 +05301651 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001652 }
Archit Taneja87a74842011-03-02 11:19:50 +05301653
Archit Taneja9b372c22011-05-06 11:45:49 +05301654 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301655 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301656 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1657 row_repeat ? 1 : 0, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001658}
1659
1660static int color_mode_to_bpp(enum omap_color_mode color_mode)
1661{
1662 switch (color_mode) {
1663 case OMAP_DSS_COLOR_CLUT1:
1664 return 1;
1665 case OMAP_DSS_COLOR_CLUT2:
1666 return 2;
1667 case OMAP_DSS_COLOR_CLUT4:
1668 return 4;
1669 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301670 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001671 return 8;
1672 case OMAP_DSS_COLOR_RGB12U:
1673 case OMAP_DSS_COLOR_RGB16:
1674 case OMAP_DSS_COLOR_ARGB16:
1675 case OMAP_DSS_COLOR_YUV2:
1676 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301677 case OMAP_DSS_COLOR_RGBA16:
1678 case OMAP_DSS_COLOR_RGBX16:
1679 case OMAP_DSS_COLOR_ARGB16_1555:
1680 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001681 return 16;
1682 case OMAP_DSS_COLOR_RGB24P:
1683 return 24;
1684 case OMAP_DSS_COLOR_RGB24U:
1685 case OMAP_DSS_COLOR_ARGB32:
1686 case OMAP_DSS_COLOR_RGBA32:
1687 case OMAP_DSS_COLOR_RGBX32:
1688 return 32;
1689 default:
1690 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001691 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001692 }
1693}
1694
1695static s32 pixinc(int pixels, u8 ps)
1696{
1697 if (pixels == 1)
1698 return 1;
1699 else if (pixels > 1)
1700 return 1 + (pixels - 1) * ps;
1701 else if (pixels < 0)
1702 return 1 - (-pixels + 1) * ps;
1703 else
1704 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001705 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001706}
1707
1708static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1709 u16 screen_width,
1710 u16 width, u16 height,
1711 enum omap_color_mode color_mode, bool fieldmode,
1712 unsigned int field_offset,
1713 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301714 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001715{
1716 u8 ps;
1717
1718 /* FIXME CLUT formats */
1719 switch (color_mode) {
1720 case OMAP_DSS_COLOR_CLUT1:
1721 case OMAP_DSS_COLOR_CLUT2:
1722 case OMAP_DSS_COLOR_CLUT4:
1723 case OMAP_DSS_COLOR_CLUT8:
1724 BUG();
1725 return;
1726 case OMAP_DSS_COLOR_YUV2:
1727 case OMAP_DSS_COLOR_UYVY:
1728 ps = 4;
1729 break;
1730 default:
1731 ps = color_mode_to_bpp(color_mode) / 8;
1732 break;
1733 }
1734
1735 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1736 width, height);
1737
1738 /*
1739 * field 0 = even field = bottom field
1740 * field 1 = odd field = top field
1741 */
1742 switch (rotation + mirror * 4) {
1743 case OMAP_DSS_ROT_0:
1744 case OMAP_DSS_ROT_180:
1745 /*
1746 * If the pixel format is YUV or UYVY divide the width
1747 * of the image by 2 for 0 and 180 degree rotation.
1748 */
1749 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1750 color_mode == OMAP_DSS_COLOR_UYVY)
1751 width = width >> 1;
1752 case OMAP_DSS_ROT_90:
1753 case OMAP_DSS_ROT_270:
1754 *offset1 = 0;
1755 if (field_offset)
1756 *offset0 = field_offset * screen_width * ps;
1757 else
1758 *offset0 = 0;
1759
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301760 *row_inc = pixinc(1 +
1761 (y_predecim * screen_width - x_predecim * width) +
1762 (fieldmode ? screen_width : 0), ps);
1763 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001764 break;
1765
1766 case OMAP_DSS_ROT_0 + 4:
1767 case OMAP_DSS_ROT_180 + 4:
1768 /* If the pixel format is YUV or UYVY divide the width
1769 * of the image by 2 for 0 degree and 180 degree
1770 */
1771 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1772 color_mode == OMAP_DSS_COLOR_UYVY)
1773 width = width >> 1;
1774 case OMAP_DSS_ROT_90 + 4:
1775 case OMAP_DSS_ROT_270 + 4:
1776 *offset1 = 0;
1777 if (field_offset)
1778 *offset0 = field_offset * screen_width * ps;
1779 else
1780 *offset0 = 0;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301781 *row_inc = pixinc(1 -
1782 (y_predecim * screen_width + x_predecim * width) -
1783 (fieldmode ? screen_width : 0), ps);
1784 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001785 break;
1786
1787 default:
1788 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001789 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001790 }
1791}
1792
1793static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1794 u16 screen_width,
1795 u16 width, u16 height,
1796 enum omap_color_mode color_mode, bool fieldmode,
1797 unsigned int field_offset,
1798 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301799 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001800{
1801 u8 ps;
1802 u16 fbw, fbh;
1803
1804 /* FIXME CLUT formats */
1805 switch (color_mode) {
1806 case OMAP_DSS_COLOR_CLUT1:
1807 case OMAP_DSS_COLOR_CLUT2:
1808 case OMAP_DSS_COLOR_CLUT4:
1809 case OMAP_DSS_COLOR_CLUT8:
1810 BUG();
1811 return;
1812 default:
1813 ps = color_mode_to_bpp(color_mode) / 8;
1814 break;
1815 }
1816
1817 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1818 width, height);
1819
1820 /* width & height are overlay sizes, convert to fb sizes */
1821
1822 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1823 fbw = width;
1824 fbh = height;
1825 } else {
1826 fbw = height;
1827 fbh = width;
1828 }
1829
1830 /*
1831 * field 0 = even field = bottom field
1832 * field 1 = odd field = top field
1833 */
1834 switch (rotation + mirror * 4) {
1835 case OMAP_DSS_ROT_0:
1836 *offset1 = 0;
1837 if (field_offset)
1838 *offset0 = *offset1 + field_offset * screen_width * ps;
1839 else
1840 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301841 *row_inc = pixinc(1 +
1842 (y_predecim * screen_width - fbw * x_predecim) +
1843 (fieldmode ? screen_width : 0), ps);
1844 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1845 color_mode == OMAP_DSS_COLOR_UYVY)
1846 *pix_inc = pixinc(x_predecim, 2 * ps);
1847 else
1848 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001849 break;
1850 case OMAP_DSS_ROT_90:
1851 *offset1 = screen_width * (fbh - 1) * ps;
1852 if (field_offset)
1853 *offset0 = *offset1 + field_offset * ps;
1854 else
1855 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301856 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1857 y_predecim + (fieldmode ? 1 : 0), ps);
1858 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001859 break;
1860 case OMAP_DSS_ROT_180:
1861 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1862 if (field_offset)
1863 *offset0 = *offset1 - field_offset * screen_width * ps;
1864 else
1865 *offset0 = *offset1;
1866 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301867 (y_predecim * screen_width - fbw * x_predecim) -
1868 (fieldmode ? screen_width : 0), ps);
1869 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1870 color_mode == OMAP_DSS_COLOR_UYVY)
1871 *pix_inc = pixinc(-x_predecim, 2 * ps);
1872 else
1873 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001874 break;
1875 case OMAP_DSS_ROT_270:
1876 *offset1 = (fbw - 1) * ps;
1877 if (field_offset)
1878 *offset0 = *offset1 - field_offset * ps;
1879 else
1880 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301881 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
1882 y_predecim - (fieldmode ? 1 : 0), ps);
1883 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001884 break;
1885
1886 /* mirroring */
1887 case OMAP_DSS_ROT_0 + 4:
1888 *offset1 = (fbw - 1) * ps;
1889 if (field_offset)
1890 *offset0 = *offset1 + field_offset * screen_width * ps;
1891 else
1892 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301893 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001894 (fieldmode ? screen_width : 0),
1895 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301896 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1897 color_mode == OMAP_DSS_COLOR_UYVY)
1898 *pix_inc = pixinc(-x_predecim, 2 * ps);
1899 else
1900 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001901 break;
1902
1903 case OMAP_DSS_ROT_90 + 4:
1904 *offset1 = 0;
1905 if (field_offset)
1906 *offset0 = *offset1 + field_offset * ps;
1907 else
1908 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301909 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
1910 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001911 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301912 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001913 break;
1914
1915 case OMAP_DSS_ROT_180 + 4:
1916 *offset1 = screen_width * (fbh - 1) * ps;
1917 if (field_offset)
1918 *offset0 = *offset1 - field_offset * screen_width * ps;
1919 else
1920 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301921 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001922 (fieldmode ? screen_width : 0),
1923 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301924 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1925 color_mode == OMAP_DSS_COLOR_UYVY)
1926 *pix_inc = pixinc(x_predecim, 2 * ps);
1927 else
1928 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001929 break;
1930
1931 case OMAP_DSS_ROT_270 + 4:
1932 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1933 if (field_offset)
1934 *offset0 = *offset1 - field_offset * ps;
1935 else
1936 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301937 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
1938 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001939 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301940 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001941 break;
1942
1943 default:
1944 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001945 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001946 }
1947}
1948
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301949static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
1950 enum omap_color_mode color_mode, bool fieldmode,
1951 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
1952 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
1953{
1954 u8 ps;
1955
1956 switch (color_mode) {
1957 case OMAP_DSS_COLOR_CLUT1:
1958 case OMAP_DSS_COLOR_CLUT2:
1959 case OMAP_DSS_COLOR_CLUT4:
1960 case OMAP_DSS_COLOR_CLUT8:
1961 BUG();
1962 return;
1963 default:
1964 ps = color_mode_to_bpp(color_mode) / 8;
1965 break;
1966 }
1967
1968 DSSDBG("scrw %d, width %d\n", screen_width, width);
1969
1970 /*
1971 * field 0 = even field = bottom field
1972 * field 1 = odd field = top field
1973 */
1974 *offset1 = 0;
1975 if (field_offset)
1976 *offset0 = *offset1 + field_offset * screen_width * ps;
1977 else
1978 *offset0 = *offset1;
1979 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
1980 (fieldmode ? screen_width : 0), ps);
1981 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1982 color_mode == OMAP_DSS_COLOR_UYVY)
1983 *pix_inc = pixinc(x_predecim, 2 * ps);
1984 else
1985 *pix_inc = pixinc(x_predecim, ps);
1986}
1987
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301988/*
1989 * This function is used to avoid synclosts in OMAP3, because of some
1990 * undocumented horizontal position and timing related limitations.
1991 */
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301992static int check_horiz_timing_omap3(enum omap_plane plane,
Archit Taneja81ab95b2012-05-08 15:53:20 +05301993 const struct omap_video_timings *t, u16 pos_x,
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301994 u16 width, u16 height, u16 out_width, u16 out_height)
1995{
1996 int DS = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301997 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301998 static const u8 limits[3] = { 8, 10, 20 };
1999 u64 val, blank;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302000 unsigned long pclk = dispc_plane_pclk_rate(plane);
2001 unsigned long lclk = dispc_plane_lclk_rate(plane);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302002 int i;
2003
Archit Taneja81ab95b2012-05-08 15:53:20 +05302004 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302005
2006 i = 0;
2007 if (out_height < height)
2008 i++;
2009 if (out_width < width)
2010 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05302011 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302012 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
2013 if (blank <= limits[i])
2014 return -EINVAL;
2015
2016 /*
2017 * Pixel data should be prepared before visible display point starts.
2018 * So, atleast DS-2 lines must have already been fetched by DISPC
2019 * during nonactive - pos_x period.
2020 */
2021 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2022 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
2023 val, max(0, DS - 2) * width);
2024 if (val < max(0, DS - 2) * width)
2025 return -EINVAL;
2026
2027 /*
2028 * All lines need to be refilled during the nonactive period of which
2029 * only one line can be loaded during the active period. So, atleast
2030 * DS - 1 lines should be loaded during nonactive period.
2031 */
2032 val = div_u64((u64)nonactive * lclk, pclk);
2033 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
2034 val, max(0, DS - 1) * width);
2035 if (val < max(0, DS - 1) * width)
2036 return -EINVAL;
2037
2038 return 0;
2039}
2040
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302041static unsigned long calc_core_clk_five_taps(enum omap_plane plane,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302042 const struct omap_video_timings *mgr_timings, u16 width,
2043 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002044 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002045{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302046 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302047 u64 tmp;
2048 unsigned long pclk = dispc_plane_pclk_rate(plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002049
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302050 if (height <= out_height && width <= out_width)
2051 return (unsigned long) pclk;
2052
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002053 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05302054 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002055
2056 tmp = pclk * height * out_width;
2057 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302058 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002059
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002060 if (height > 2 * out_height) {
2061 if (ppl == out_width)
2062 return 0;
2063
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002064 tmp = pclk * (height - 2 * out_height) * out_width;
2065 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302066 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002067 }
2068 }
2069
2070 if (width > out_width) {
2071 tmp = pclk * width;
2072 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302073 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002074
2075 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302076 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002077 }
2078
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302079 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002080}
2081
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302082static unsigned long calc_core_clk_24xx(enum omap_plane plane, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302083 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302084{
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302085 unsigned long pclk = dispc_plane_pclk_rate(plane);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302086
2087 if (height > out_height && width > out_width)
2088 return pclk * 4;
2089 else
2090 return pclk * 2;
2091}
2092
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302093static unsigned long calc_core_clk_34xx(enum omap_plane plane, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302094 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002095{
2096 unsigned int hf, vf;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302097 unsigned long pclk = dispc_plane_pclk_rate(plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002098
2099 /*
2100 * FIXME how to determine the 'A' factor
2101 * for the no downscaling case ?
2102 */
2103
2104 if (width > 3 * out_width)
2105 hf = 4;
2106 else if (width > 2 * out_width)
2107 hf = 3;
2108 else if (width > out_width)
2109 hf = 2;
2110 else
2111 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002112 if (height > out_height)
2113 vf = 2;
2114 else
2115 vf = 1;
2116
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302117 return pclk * vf * hf;
2118}
2119
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302120static unsigned long calc_core_clk_44xx(enum omap_plane plane, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302121 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302122{
Archit Taneja8ba85302012-09-26 17:00:37 +05302123 unsigned long pclk;
2124
2125 /*
2126 * If the overlay/writeback is in mem to mem mode, there are no
2127 * downscaling limitations with respect to pixel clock, return 1 as
2128 * required core clock to represent that we have sufficient enough
2129 * core clock to do maximum downscaling
2130 */
2131 if (mem_to_mem)
2132 return 1;
2133
2134 pclk = dispc_plane_pclk_rate(plane);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302135
2136 if (width > out_width)
2137 return DIV_ROUND_UP(pclk, out_width) * width;
2138 else
2139 return pclk;
2140}
2141
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302142static int dispc_ovl_calc_scaling_24xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302143 const struct omap_video_timings *mgr_timings,
2144 u16 width, u16 height, u16 out_width, u16 out_height,
2145 enum omap_color_mode color_mode, bool *five_taps,
2146 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302147 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302148{
2149 int error;
2150 u16 in_width, in_height;
2151 int min_factor = min(*decim_x, *decim_y);
2152 const int maxsinglelinewidth =
2153 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302154
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302155 *five_taps = false;
2156
2157 do {
2158 in_height = DIV_ROUND_UP(height, *decim_y);
2159 in_width = DIV_ROUND_UP(width, *decim_x);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302160 *core_clk = dispc.feat->calc_core_clk(plane, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302161 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302162 error = (in_width > maxsinglelinewidth || !*core_clk ||
2163 *core_clk > dispc_core_clk_rate());
2164 if (error) {
2165 if (*decim_x == *decim_y) {
2166 *decim_x = min_factor;
2167 ++*decim_y;
2168 } else {
2169 swap(*decim_x, *decim_y);
2170 if (*decim_x < *decim_y)
2171 ++*decim_x;
2172 }
2173 }
2174 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2175
2176 if (in_width > maxsinglelinewidth) {
2177 DSSERR("Cannot scale max input width exceeded");
2178 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302179 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302180 return 0;
2181}
2182
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302183static int dispc_ovl_calc_scaling_34xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302184 const struct omap_video_timings *mgr_timings,
2185 u16 width, u16 height, u16 out_width, u16 out_height,
2186 enum omap_color_mode color_mode, bool *five_taps,
2187 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302188 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302189{
2190 int error;
2191 u16 in_width, in_height;
2192 int min_factor = min(*decim_x, *decim_y);
2193 const int maxsinglelinewidth =
2194 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2195
2196 do {
2197 in_height = DIV_ROUND_UP(height, *decim_y);
2198 in_width = DIV_ROUND_UP(width, *decim_x);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302199 *core_clk = calc_core_clk_five_taps(plane, mgr_timings,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302200 in_width, in_height, out_width, out_height, color_mode);
2201
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302202 error = check_horiz_timing_omap3(plane, mgr_timings,
2203 pos_x, in_width, in_height, out_width,
2204 out_height);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302205
2206 if (in_width > maxsinglelinewidth)
2207 if (in_height > out_height &&
2208 in_height < out_height * 2)
2209 *five_taps = false;
2210 if (!*five_taps)
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302211 *core_clk = dispc.feat->calc_core_clk(plane, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302212 in_height, out_width, out_height,
2213 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302214
2215 error = (error || in_width > maxsinglelinewidth * 2 ||
2216 (in_width > maxsinglelinewidth && *five_taps) ||
2217 !*core_clk || *core_clk > dispc_core_clk_rate());
2218 if (error) {
2219 if (*decim_x == *decim_y) {
2220 *decim_x = min_factor;
2221 ++*decim_y;
2222 } else {
2223 swap(*decim_x, *decim_y);
2224 if (*decim_x < *decim_y)
2225 ++*decim_x;
2226 }
2227 }
2228 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2229
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302230 if (check_horiz_timing_omap3(plane, mgr_timings, pos_x, width, height,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302231 out_width, out_height)){
2232 DSSERR("horizontal timing too tight\n");
2233 return -EINVAL;
2234 }
2235
2236 if (in_width > (maxsinglelinewidth * 2)) {
2237 DSSERR("Cannot setup scaling");
2238 DSSERR("width exceeds maximum width possible");
2239 return -EINVAL;
2240 }
2241
2242 if (in_width > maxsinglelinewidth && *five_taps) {
2243 DSSERR("cannot setup scaling with five taps");
2244 return -EINVAL;
2245 }
2246 return 0;
2247}
2248
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302249static int dispc_ovl_calc_scaling_44xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302250 const struct omap_video_timings *mgr_timings,
2251 u16 width, u16 height, u16 out_width, u16 out_height,
2252 enum omap_color_mode color_mode, bool *five_taps,
2253 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302254 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302255{
2256 u16 in_width, in_width_max;
2257 int decim_x_min = *decim_x;
2258 u16 in_height = DIV_ROUND_UP(height, *decim_y);
2259 const int maxsinglelinewidth =
2260 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302261 unsigned long pclk = dispc_plane_pclk_rate(plane);
Archit Taneja8ba85302012-09-26 17:00:37 +05302262 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302263
Archit Taneja8ba85302012-09-26 17:00:37 +05302264 if (mem_to_mem)
2265 in_width_max = DIV_ROUND_UP(out_width, maxdownscale);
2266 else
2267 in_width_max = dispc_core_clk_rate() /
2268 DIV_ROUND_UP(pclk, out_width);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302269
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302270 *decim_x = DIV_ROUND_UP(width, in_width_max);
2271
2272 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2273 if (*decim_x > *x_predecim)
2274 return -EINVAL;
2275
2276 do {
2277 in_width = DIV_ROUND_UP(width, *decim_x);
2278 } while (*decim_x <= *x_predecim &&
2279 in_width > maxsinglelinewidth && ++*decim_x);
2280
2281 if (in_width > maxsinglelinewidth) {
2282 DSSERR("Cannot scale width exceeds max line width");
2283 return -EINVAL;
2284 }
2285
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302286 *core_clk = dispc.feat->calc_core_clk(plane, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302287 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302288 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002289}
2290
Archit Taneja79ad75f2011-09-08 13:15:11 +05302291static int dispc_ovl_calc_scaling(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302292 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302293 const struct omap_video_timings *mgr_timings,
2294 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302295 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302296 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302297 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302298{
Archit Taneja0373cac2011-09-08 13:25:17 +05302299 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302300 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302301 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302302 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302303
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002304 if (width == out_width && height == out_height)
2305 return 0;
2306
Archit Taneja5b54ed32012-09-26 16:55:27 +05302307 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002308 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302309
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302310 *x_predecim = max_decim_limit;
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302311 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2312 dss_has_feature(FEAT_BURST_2D)) ? 2 : max_decim_limit;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302313
2314 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2315 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2316 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2317 color_mode == OMAP_DSS_COLOR_CLUT8) {
2318 *x_predecim = 1;
2319 *y_predecim = 1;
2320 *five_taps = false;
2321 return 0;
2322 }
2323
2324 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2325 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2326
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302327 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302328 return -EINVAL;
2329
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302330 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302331 return -EINVAL;
2332
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302333 ret = dispc.feat->calc_scaling(plane, mgr_timings, width, height,
2334 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302335 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2336 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302337 if (ret)
2338 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302339
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302340 DSSDBG("required core clk rate = %lu Hz\n", core_clk);
2341 DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302342
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302343 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302344 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302345 "required core clk rate = %lu Hz, "
2346 "current core clk rate = %lu Hz\n",
2347 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302348 return -EINVAL;
2349 }
2350
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302351 *x_predecim = decim_x;
2352 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302353 return 0;
2354}
2355
Archit Taneja84a880f2012-09-26 16:57:37 +05302356static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302357 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2358 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2359 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2360 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2361 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8ba85302012-09-26 17:00:37 +05302362 bool replication, const struct omap_video_timings *mgr_timings,
2363 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002364{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302365 bool five_taps = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002366 bool fieldmode = 0;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302367 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002368 unsigned offset0, offset1;
2369 s32 row_inc;
2370 s32 pix_inc;
Archit Taneja84a880f2012-09-26 16:57:37 +05302371 u16 frame_height = height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002372 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302373 u16 in_height = height;
2374 u16 in_width = width;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302375 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302376 bool ilace = mgr_timings->interlace;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002377
Archit Taneja84a880f2012-09-26 16:57:37 +05302378 if (paddr == 0)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002379 return -EINVAL;
2380
Archit Taneja84a880f2012-09-26 16:57:37 +05302381 out_width = out_width == 0 ? width : out_width;
2382 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002383
Archit Taneja84a880f2012-09-26 16:57:37 +05302384 if (ilace && height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002385 fieldmode = 1;
2386
2387 if (ilace) {
2388 if (fieldmode)
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302389 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302390 pos_y /= 2;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302391 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002392
2393 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302394 "out_height %d\n", in_height, pos_y,
2395 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002396 }
2397
Archit Taneja84a880f2012-09-26 16:57:37 +05302398 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302399 return -EINVAL;
2400
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302401 r = dispc_ovl_calc_scaling(plane, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302402 in_height, out_width, out_height, color_mode,
2403 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302404 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302405 if (r)
2406 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002407
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302408 in_width = DIV_ROUND_UP(in_width, x_predecim);
2409 in_height = DIV_ROUND_UP(in_height, y_predecim);
2410
Archit Taneja84a880f2012-09-26 16:57:37 +05302411 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2412 color_mode == OMAP_DSS_COLOR_UYVY ||
2413 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302414 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002415
2416 if (ilace && !fieldmode) {
2417 /*
2418 * when downscaling the bottom field may have to start several
2419 * source lines below the top field. Unfortunately ACCUI
2420 * registers will only hold the fractional part of the offset
2421 * so the integer part must be added to the base address of the
2422 * bottom field.
2423 */
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302424 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002425 field_offset = 0;
2426 else
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302427 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002428 }
2429
2430 /* Fields are independent but interleaved in memory. */
2431 if (fieldmode)
2432 field_offset = 1;
2433
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002434 offset0 = 0;
2435 offset1 = 0;
2436 row_inc = 0;
2437 pix_inc = 0;
2438
Archit Taneja84a880f2012-09-26 16:57:37 +05302439 if (rotation_type == OMAP_DSS_ROT_TILER)
2440 calc_tiler_rotation_offset(screen_width, in_width,
2441 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302442 &offset0, &offset1, &row_inc, &pix_inc,
2443 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302444 else if (rotation_type == OMAP_DSS_ROT_DMA)
2445 calc_dma_rotation_offset(rotation, mirror,
2446 screen_width, in_width, frame_height,
2447 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302448 &offset0, &offset1, &row_inc, &pix_inc,
2449 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002450 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302451 calc_vrfb_rotation_offset(rotation, mirror,
2452 screen_width, in_width, frame_height,
2453 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302454 &offset0, &offset1, &row_inc, &pix_inc,
2455 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002456
2457 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2458 offset0, offset1, row_inc, pix_inc);
2459
Archit Taneja84a880f2012-09-26 16:57:37 +05302460 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002461
Archit Taneja84a880f2012-09-26 16:57:37 +05302462 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302463
Archit Taneja84a880f2012-09-26 16:57:37 +05302464 dispc_ovl_set_ba0(plane, paddr + offset0);
2465 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002466
Archit Taneja84a880f2012-09-26 16:57:37 +05302467 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2468 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2469 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302470 }
2471
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002472 dispc_ovl_set_row_inc(plane, row_inc);
2473 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002474
Archit Taneja84a880f2012-09-26 16:57:37 +05302475 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302476 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002477
Archit Taneja84a880f2012-09-26 16:57:37 +05302478 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002479
Archit Taneja78b687f2012-09-21 14:51:49 +05302480 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002481
Archit Taneja5b54ed32012-09-26 16:55:27 +05302482 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302483 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2484 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302485 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302486 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002487 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002488 }
2489
Archit Taneja84a880f2012-09-26 16:57:37 +05302490 dispc_ovl_set_rotation_attrs(plane, rotation, mirror, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002491
Archit Taneja84a880f2012-09-26 16:57:37 +05302492 dispc_ovl_set_zorder(plane, caps, zorder);
2493 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2494 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002495
Archit Tanejad79db852012-09-22 12:30:17 +05302496 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302497
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002498 return 0;
2499}
2500
Archit Taneja84a880f2012-09-26 16:57:37 +05302501int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +05302502 bool replication, const struct omap_video_timings *mgr_timings,
2503 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302504{
2505 int r;
2506 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
2507 enum omap_channel channel;
2508
2509 channel = dispc_ovl_get_channel_out(plane);
2510
2511 DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
2512 "%dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2513 plane, oi->paddr, oi->p_uv_addr, oi->screen_width, oi->pos_x,
2514 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2515 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2516
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302517 r = dispc_ovl_setup_common(plane, ovl->caps, oi->paddr, oi->p_uv_addr,
2518 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2519 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2520 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Archit Taneja8ba85302012-09-26 17:00:37 +05302521 oi->rotation_type, replication, mgr_timings, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302522
2523 return r;
2524}
2525
Archit Taneja749feff2012-08-31 12:32:52 +05302526int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302527 bool mem_to_mem, const struct omap_video_timings *mgr_timings)
Archit Taneja749feff2012-08-31 12:32:52 +05302528{
2529 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302530 u32 l;
Archit Taneja749feff2012-08-31 12:32:52 +05302531 enum omap_plane plane = OMAP_DSS_WB;
2532 const int pos_x = 0, pos_y = 0;
2533 const u8 zorder = 0, global_alpha = 0;
2534 const bool replication = false;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302535 bool truncation;
Archit Taneja749feff2012-08-31 12:32:52 +05302536 int in_width = mgr_timings->x_res;
2537 int in_height = mgr_timings->y_res;
2538 enum omap_overlay_caps caps =
2539 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2540
2541 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2542 "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
2543 in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
2544 wi->mirror);
2545
2546 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2547 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2548 wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
2549 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302550 replication, mgr_timings, mem_to_mem);
2551
2552 switch (wi->color_mode) {
2553 case OMAP_DSS_COLOR_RGB16:
2554 case OMAP_DSS_COLOR_RGB24P:
2555 case OMAP_DSS_COLOR_ARGB16:
2556 case OMAP_DSS_COLOR_RGBA16:
2557 case OMAP_DSS_COLOR_RGB12U:
2558 case OMAP_DSS_COLOR_ARGB16_1555:
2559 case OMAP_DSS_COLOR_XRGB16_1555:
2560 case OMAP_DSS_COLOR_RGBX16:
2561 truncation = true;
2562 break;
2563 default:
2564 truncation = false;
2565 break;
2566 }
2567
2568 /* setup extra DISPC_WB_ATTRIBUTES */
2569 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2570 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2571 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
2572 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302573
2574 return r;
2575}
2576
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002577int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002578{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002579 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2580
Archit Taneja9b372c22011-05-06 11:45:49 +05302581 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002582
2583 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002584}
2585
2586static void dispc_disable_isr(void *data, u32 mask)
2587{
2588 struct completion *compl = data;
2589 complete(compl);
2590}
2591
Sumit Semwal2a205f32010-12-02 11:27:12 +00002592static void _enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002593{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302594 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2595 /* flush posted write */
2596 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002597}
2598
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002599static void dispc_mgr_enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002600{
2601 struct completion frame_done_completion;
2602 bool is_on;
2603 int r;
Sumit Semwal2a205f32010-12-02 11:27:12 +00002604 u32 irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002605
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002606 /* When we disable LCD output, we need to wait until frame is done.
2607 * Otherwise the DSS is still working, and turning off the clocks
2608 * prevents DSS from going to OFF mode */
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302609 is_on = mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002610
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302611 irq = mgr_desc[channel].framedone_irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002612
2613 if (!enable && is_on) {
2614 init_completion(&frame_done_completion);
2615
2616 r = omap_dispc_register_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002617 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002618
2619 if (r)
2620 DSSERR("failed to register FRAMEDONE isr\n");
2621 }
2622
Sumit Semwal2a205f32010-12-02 11:27:12 +00002623 _enable_lcd_out(channel, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002624
2625 if (!enable && is_on) {
2626 if (!wait_for_completion_timeout(&frame_done_completion,
2627 msecs_to_jiffies(100)))
2628 DSSERR("timeout waiting for FRAME DONE\n");
2629
2630 r = omap_dispc_unregister_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002631 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002632
2633 if (r)
2634 DSSERR("failed to unregister FRAMEDONE isr\n");
2635 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002636}
2637
2638static void _enable_digit_out(bool enable)
2639{
2640 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03002641 /* flush posted write */
2642 dispc_read_reg(DISPC_CONTROL);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002643}
2644
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002645static void dispc_mgr_enable_digit_out(bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002646{
2647 struct completion frame_done_completion;
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002648 enum dss_hdmi_venc_clk_source_select src;
2649 int r, i;
2650 u32 irq_mask;
2651 int num_irqs;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002652
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002653 if (REG_GET(DISPC_CONTROL, 1, 1) == enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002654 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002655
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002656 src = dss_get_hdmi_venc_clk_source();
2657
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002658 if (enable) {
2659 unsigned long flags;
2660 /* When we enable digit output, we'll get an extra digit
2661 * sync lost interrupt, that we need to ignore */
2662 spin_lock_irqsave(&dispc.irq_lock, flags);
2663 dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
2664 _omap_dispc_set_irqs();
2665 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2666 }
2667
2668 /* When we disable digit output, we need to wait until fields are done.
2669 * Otherwise the DSS is still working, and turning off the clocks
2670 * prevents DSS from going to OFF mode. And when enabling, we need to
2671 * wait for the extra sync losts */
2672 init_completion(&frame_done_completion);
2673
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002674 if (src == DSS_HDMI_M_PCLK && enable == false) {
2675 irq_mask = DISPC_IRQ_FRAMEDONETV;
2676 num_irqs = 1;
2677 } else {
2678 irq_mask = DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD;
2679 /* XXX I understand from TRM that we should only wait for the
2680 * current field to complete. But it seems we have to wait for
2681 * both fields */
2682 num_irqs = 2;
2683 }
2684
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002685 r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002686 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002687 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002688 DSSERR("failed to register %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002689
2690 _enable_digit_out(enable);
2691
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002692 for (i = 0; i < num_irqs; ++i) {
2693 if (!wait_for_completion_timeout(&frame_done_completion,
2694 msecs_to_jiffies(100)))
2695 DSSERR("timeout waiting for digit out to %s\n",
2696 enable ? "start" : "stop");
2697 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002698
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002699 r = omap_dispc_unregister_isr(dispc_disable_isr, &frame_done_completion,
2700 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002701 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002702 DSSERR("failed to unregister %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002703
2704 if (enable) {
2705 unsigned long flags;
2706 spin_lock_irqsave(&dispc.irq_lock, flags);
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002707 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST_DIGIT;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002708 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
2709 _omap_dispc_set_irqs();
2710 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2711 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002712}
2713
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002714bool dispc_mgr_is_enabled(enum omap_channel channel)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002715{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302716 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002717}
2718
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002719void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002720{
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302721 if (dss_mgr_is_lcd(channel))
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002722 dispc_mgr_enable_lcd_out(channel, enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002723 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002724 dispc_mgr_enable_digit_out(enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002725 else
2726 BUG();
2727}
2728
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302729void dispc_wb_enable(bool enable)
2730{
2731 enum omap_plane plane = OMAP_DSS_WB;
2732 struct completion frame_done_completion;
2733 bool is_on;
2734 int r;
2735 u32 irq;
2736
2737 is_on = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2738 irq = DISPC_IRQ_FRAMEDONEWB;
2739
2740 if (!enable && is_on) {
2741 init_completion(&frame_done_completion);
2742
2743 r = omap_dispc_register_isr(dispc_disable_isr,
2744 &frame_done_completion, irq);
2745 if (r)
2746 DSSERR("failed to register FRAMEDONEWB isr\n");
2747 }
2748
2749 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
2750
2751 if (!enable && is_on) {
2752 if (!wait_for_completion_timeout(&frame_done_completion,
2753 msecs_to_jiffies(100)))
2754 DSSERR("timeout waiting for FRAMEDONEWB\n");
2755
2756 r = omap_dispc_unregister_isr(dispc_disable_isr,
2757 &frame_done_completion, irq);
2758 if (r)
2759 DSSERR("failed to unregister FRAMEDONEWB isr\n");
2760 }
2761}
2762
2763bool dispc_wb_is_enabled(void)
2764{
2765 enum omap_plane plane = OMAP_DSS_WB;
2766
2767 return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2768}
2769
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002770void dispc_lcd_enable_signal_polarity(bool act_high)
2771{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002772 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2773 return;
2774
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002775 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002776}
2777
2778void dispc_lcd_enable_signal(bool enable)
2779{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002780 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2781 return;
2782
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002783 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002784}
2785
2786void dispc_pck_free_enable(bool enable)
2787{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002788 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2789 return;
2790
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002791 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002792}
2793
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002794void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002795{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302796 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002797}
2798
2799
Archit Tanejad21f43b2012-06-21 09:45:11 +05302800void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002801{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302802 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002803}
2804
2805void dispc_set_loadmode(enum omap_dss_load_mode mode)
2806{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002807 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002808}
2809
2810
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002811static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002812{
Sumit Semwal8613b002010-12-02 11:27:09 +00002813 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002814}
2815
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002816static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002817 enum omap_dss_trans_key_type type,
2818 u32 trans_key)
2819{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302820 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002821
Sumit Semwal8613b002010-12-02 11:27:09 +00002822 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002823}
2824
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002825static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002826{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302827 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002828}
Archit Taneja11354dd2011-09-26 11:47:29 +05302829
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002830static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2831 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002832{
Archit Taneja11354dd2011-09-26 11:47:29 +05302833 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002834 return;
2835
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002836 if (ch == OMAP_DSS_CHANNEL_LCD)
2837 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002838 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002839 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002840}
Archit Taneja11354dd2011-09-26 11:47:29 +05302841
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002842void dispc_mgr_setup(enum omap_channel channel,
2843 struct omap_overlay_manager_info *info)
2844{
2845 dispc_mgr_set_default_color(channel, info->default_color);
2846 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2847 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2848 dispc_mgr_enable_alpha_fixed_zorder(channel,
2849 info->partial_alpha_enabled);
2850 if (dss_has_feature(FEAT_CPR)) {
2851 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2852 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2853 }
2854}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002855
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002856void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002857{
2858 int code;
2859
2860 switch (data_lines) {
2861 case 12:
2862 code = 0;
2863 break;
2864 case 16:
2865 code = 1;
2866 break;
2867 case 18:
2868 code = 2;
2869 break;
2870 case 24:
2871 code = 3;
2872 break;
2873 default:
2874 BUG();
2875 return;
2876 }
2877
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302878 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002879}
2880
Archit Taneja569969d2011-08-22 17:41:57 +05302881void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002882{
2883 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302884 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002885
2886 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302887 case DSS_IO_PAD_MODE_RESET:
2888 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002889 gpout1 = 0;
2890 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302891 case DSS_IO_PAD_MODE_RFBI:
2892 gpout0 = 1;
2893 gpout1 = 0;
2894 break;
2895 case DSS_IO_PAD_MODE_BYPASS:
2896 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002897 gpout1 = 1;
2898 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002899 default:
2900 BUG();
2901 return;
2902 }
2903
Archit Taneja569969d2011-08-22 17:41:57 +05302904 l = dispc_read_reg(DISPC_CONTROL);
2905 l = FLD_MOD(l, gpout0, 15, 15);
2906 l = FLD_MOD(l, gpout1, 16, 16);
2907 dispc_write_reg(DISPC_CONTROL, l);
2908}
2909
2910void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
2911{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302912 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002913}
2914
Archit Taneja8f366162012-04-16 12:53:44 +05302915static bool _dispc_mgr_size_ok(u16 width, u16 height)
2916{
2917 return width <= dss_feat_get_param_max(FEAT_PARAM_MGR_WIDTH) &&
2918 height <= dss_feat_get_param_max(FEAT_PARAM_MGR_HEIGHT);
2919}
2920
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002921static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2922 int vsw, int vfp, int vbp)
2923{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302924 if (hsw < 1 || hsw > dispc.feat->sw_max ||
2925 hfp < 1 || hfp > dispc.feat->hp_max ||
2926 hbp < 1 || hbp > dispc.feat->hp_max ||
2927 vsw < 1 || vsw > dispc.feat->sw_max ||
2928 vfp < 0 || vfp > dispc.feat->vp_max ||
2929 vbp < 0 || vbp > dispc.feat->vp_max)
2930 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002931 return true;
2932}
2933
Archit Taneja8f366162012-04-16 12:53:44 +05302934bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05302935 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002936{
Archit Taneja8f366162012-04-16 12:53:44 +05302937 bool timings_ok;
2938
2939 timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);
2940
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302941 if (dss_mgr_is_lcd(channel))
Archit Taneja8f366162012-04-16 12:53:44 +05302942 timings_ok = timings_ok && _dispc_lcd_timings_ok(timings->hsw,
2943 timings->hfp, timings->hbp,
2944 timings->vsw, timings->vfp,
2945 timings->vbp);
2946
2947 return timings_ok;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002948}
2949
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002950static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302951 int hfp, int hbp, int vsw, int vfp, int vbp,
2952 enum omap_dss_signal_level vsync_level,
2953 enum omap_dss_signal_level hsync_level,
2954 enum omap_dss_signal_edge data_pclk_edge,
2955 enum omap_dss_signal_level de_level,
2956 enum omap_dss_signal_edge sync_pclk_edge)
2957
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002958{
Archit Taneja655e2942012-06-21 10:37:43 +05302959 u32 timing_h, timing_v, l;
2960 bool onoff, rf, ipc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002961
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302962 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
2963 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
2964 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
2965 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
2966 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
2967 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002968
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002969 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2970 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05302971
2972 switch (data_pclk_edge) {
2973 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2974 ipc = false;
2975 break;
2976 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2977 ipc = true;
2978 break;
2979 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2980 default:
2981 BUG();
2982 }
2983
2984 switch (sync_pclk_edge) {
2985 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2986 onoff = false;
2987 rf = false;
2988 break;
2989 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2990 onoff = true;
2991 rf = false;
2992 break;
2993 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2994 onoff = true;
2995 rf = true;
2996 break;
2997 default:
2998 BUG();
2999 };
3000
3001 l = dispc_read_reg(DISPC_POL_FREQ(channel));
3002 l |= FLD_VAL(onoff, 17, 17);
3003 l |= FLD_VAL(rf, 16, 16);
3004 l |= FLD_VAL(de_level, 15, 15);
3005 l |= FLD_VAL(ipc, 14, 14);
3006 l |= FLD_VAL(hsync_level, 13, 13);
3007 l |= FLD_VAL(vsync_level, 12, 12);
3008 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003009}
3010
3011/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05303012void dispc_mgr_set_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003013 struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003014{
3015 unsigned xtot, ytot;
3016 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05303017 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003018
Archit Taneja2aefad42012-05-18 14:36:54 +05303019 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05303020
Archit Taneja2aefad42012-05-18 14:36:54 +05303021 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05303022 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003023 return;
3024 }
Archit Tanejac51d9212012-04-16 12:53:43 +05303025
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303026 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05303027 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303028 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
3029 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05303030
Archit Taneja2aefad42012-05-18 14:36:54 +05303031 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
3032 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05303033
3034 ht = (timings->pixel_clock * 1000) / xtot;
3035 vt = (timings->pixel_clock * 1000) / xtot / ytot;
3036
3037 DSSDBG("pck %u\n", timings->pixel_clock);
3038 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05303039 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05303040 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
3041 t.vsync_level, t.hsync_level, t.data_pclk_edge,
3042 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003043
Archit Tanejac51d9212012-04-16 12:53:43 +05303044 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05303045 } else {
Archit Taneja23c8f882012-06-28 11:15:51 +05303046 if (t.interlace == true)
Archit Taneja2aefad42012-05-18 14:36:54 +05303047 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05303048 }
Archit Taneja8f366162012-04-16 12:53:44 +05303049
Archit Taneja2aefad42012-05-18 14:36:54 +05303050 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003051}
3052
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003053static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003054 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003055{
3056 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003057 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003058
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003059 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003060 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003061}
3062
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003063static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00003064 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003065{
3066 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003067 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003068 *lck_div = FLD_GET(l, 23, 16);
3069 *pck_div = FLD_GET(l, 7, 0);
3070}
3071
3072unsigned long dispc_fclk_rate(void)
3073{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303074 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003075 unsigned long r = 0;
3076
Taneja, Archit66534e82011-03-08 05:50:34 -06003077 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05303078 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003079 r = clk_get_rate(dispc.dss_clk);
Taneja, Archit66534e82011-03-08 05:50:34 -06003080 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05303081 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303082 dsidev = dsi_get_dsidev_from_id(0);
3083 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06003084 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05303085 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3086 dsidev = dsi_get_dsidev_from_id(1);
3087 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3088 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06003089 default:
3090 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003091 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06003092 }
3093
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003094 return r;
3095}
3096
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003097unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003098{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303099 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003100 int lcd;
3101 unsigned long r;
3102 u32 l;
3103
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003104 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003105
3106 lcd = FLD_GET(l, 23, 16);
3107
Taneja, Architea751592011-03-08 05:50:35 -06003108 switch (dss_get_lcd_clk_source(channel)) {
Archit Taneja89a35e52011-04-12 13:52:23 +05303109 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003110 r = clk_get_rate(dispc.dss_clk);
Taneja, Architea751592011-03-08 05:50:35 -06003111 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05303112 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303113 dsidev = dsi_get_dsidev_from_id(0);
3114 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Architea751592011-03-08 05:50:35 -06003115 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05303116 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3117 dsidev = dsi_get_dsidev_from_id(1);
3118 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3119 break;
Taneja, Architea751592011-03-08 05:50:35 -06003120 default:
3121 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003122 return 0;
Taneja, Architea751592011-03-08 05:50:35 -06003123 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003124
3125 return r / lcd;
3126}
3127
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003128unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003129{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003130 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003131
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303132 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303133 int pcd;
3134 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003135
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303136 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003137
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303138 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003139
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303140 r = dispc_mgr_lclk_rate(channel);
3141
3142 return r / pcd;
3143 } else {
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303144 enum dss_hdmi_venc_clk_source_select source;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303145
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303146 source = dss_get_hdmi_venc_clk_source();
3147
3148 switch (source) {
3149 case DSS_VENC_TV_CLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303150 return venc_get_pixel_clock();
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303151 case DSS_HDMI_M_PCLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303152 return hdmi_get_pixel_clock();
3153 default:
3154 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003155 return 0;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303156 }
3157 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003158}
3159
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303160unsigned long dispc_core_clk_rate(void)
3161{
3162 int lcd;
3163 unsigned long fclk = dispc_fclk_rate();
3164
3165 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3166 lcd = REG_GET(DISPC_DIVISOR, 23, 16);
3167 else
3168 lcd = REG_GET(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD), 23, 16);
3169
3170 return fclk / lcd;
3171}
3172
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303173static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3174{
3175 enum omap_channel channel = dispc_ovl_get_channel_out(plane);
3176
3177 return dispc_mgr_pclk_rate(channel);
3178}
3179
3180static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3181{
3182 enum omap_channel channel = dispc_ovl_get_channel_out(plane);
3183
3184 if (dss_mgr_is_lcd(channel))
3185 return dispc_mgr_lclk_rate(channel);
3186 else
3187 return dispc_fclk_rate();
3188
3189}
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303190static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003191{
3192 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303193 enum omap_dss_clk_source lcd_clk_src;
3194
3195 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3196
3197 lcd_clk_src = dss_get_lcd_clk_source(channel);
3198
3199 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3200 dss_get_generic_clk_source_name(lcd_clk_src),
3201 dss_feat_get_clk_source_name(lcd_clk_src));
3202
3203 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3204
3205 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3206 dispc_mgr_lclk_rate(channel), lcd);
3207 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3208 dispc_mgr_pclk_rate(channel), pcd);
3209}
3210
3211void dispc_dump_clocks(struct seq_file *s)
3212{
3213 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003214 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303215 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003216
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003217 if (dispc_runtime_get())
3218 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003219
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003220 seq_printf(s, "- DISPC -\n");
3221
Archit Taneja067a57e2011-03-02 11:57:25 +05303222 seq_printf(s, "dispc fclk source = %s (%s)\n",
3223 dss_get_generic_clk_source_name(dispc_clk_src),
3224 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003225
3226 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003227
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003228 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3229 seq_printf(s, "- DISPC-CORE-CLK -\n");
3230 l = dispc_read_reg(DISPC_DIVISOR);
3231 lcd = FLD_GET(l, 23, 16);
3232
3233 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3234 (dispc_fclk_rate()/lcd), lcd);
3235 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003236
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303237 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003238
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303239 if (dss_has_feature(FEAT_MGR_LCD2))
3240 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3241 if (dss_has_feature(FEAT_MGR_LCD3))
3242 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003243
3244 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003245}
3246
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003247#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3248void dispc_dump_irqs(struct seq_file *s)
3249{
3250 unsigned long flags;
3251 struct dispc_irq_stats stats;
3252
3253 spin_lock_irqsave(&dispc.irq_stats_lock, flags);
3254
3255 stats = dispc.irq_stats;
3256 memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
3257 dispc.irq_stats.last_reset = jiffies;
3258
3259 spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
3260
3261 seq_printf(s, "period %u ms\n",
3262 jiffies_to_msecs(jiffies - stats.last_reset));
3263
3264 seq_printf(s, "irqs %d\n", stats.irq_count);
3265#define PIS(x) \
3266 seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
3267
3268 PIS(FRAMEDONE);
3269 PIS(VSYNC);
3270 PIS(EVSYNC_EVEN);
3271 PIS(EVSYNC_ODD);
3272 PIS(ACBIAS_COUNT_STAT);
3273 PIS(PROG_LINE_NUM);
3274 PIS(GFX_FIFO_UNDERFLOW);
3275 PIS(GFX_END_WIN);
3276 PIS(PAL_GAMMA_MASK);
3277 PIS(OCP_ERR);
3278 PIS(VID1_FIFO_UNDERFLOW);
3279 PIS(VID1_END_WIN);
3280 PIS(VID2_FIFO_UNDERFLOW);
3281 PIS(VID2_END_WIN);
Archit Tanejab8c095b2011-09-13 18:20:33 +05303282 if (dss_feat_get_num_ovls() > 3) {
3283 PIS(VID3_FIFO_UNDERFLOW);
3284 PIS(VID3_END_WIN);
3285 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003286 PIS(SYNC_LOST);
3287 PIS(SYNC_LOST_DIGIT);
3288 PIS(WAKEUP);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003289 if (dss_has_feature(FEAT_MGR_LCD2)) {
3290 PIS(FRAMEDONE2);
3291 PIS(VSYNC2);
3292 PIS(ACBIAS_COUNT_STAT2);
3293 PIS(SYNC_LOST2);
3294 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303295 if (dss_has_feature(FEAT_MGR_LCD3)) {
3296 PIS(FRAMEDONE3);
3297 PIS(VSYNC3);
3298 PIS(ACBIAS_COUNT_STAT3);
3299 PIS(SYNC_LOST3);
3300 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003301#undef PIS
3302}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003303#endif
3304
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003305static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003306{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303307 int i, j;
3308 const char *mgr_names[] = {
3309 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3310 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3311 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303312 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303313 };
3314 const char *ovl_names[] = {
3315 [OMAP_DSS_GFX] = "GFX",
3316 [OMAP_DSS_VIDEO1] = "VID1",
3317 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303318 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303319 };
3320 const char **p_names;
3321
Archit Taneja9b372c22011-05-06 11:45:49 +05303322#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003323
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003324 if (dispc_runtime_get())
3325 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003326
Archit Taneja5010be82011-08-05 19:06:00 +05303327 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003328 DUMPREG(DISPC_REVISION);
3329 DUMPREG(DISPC_SYSCONFIG);
3330 DUMPREG(DISPC_SYSSTATUS);
3331 DUMPREG(DISPC_IRQSTATUS);
3332 DUMPREG(DISPC_IRQENABLE);
3333 DUMPREG(DISPC_CONTROL);
3334 DUMPREG(DISPC_CONFIG);
3335 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003336 DUMPREG(DISPC_LINE_STATUS);
3337 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303338 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3339 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003340 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003341 if (dss_has_feature(FEAT_MGR_LCD2)) {
3342 DUMPREG(DISPC_CONTROL2);
3343 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003344 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303345 if (dss_has_feature(FEAT_MGR_LCD3)) {
3346 DUMPREG(DISPC_CONTROL3);
3347 DUMPREG(DISPC_CONFIG3);
3348 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003349
Archit Taneja5010be82011-08-05 19:06:00 +05303350#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003351
Archit Taneja5010be82011-08-05 19:06:00 +05303352#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303353#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
3354 48 - strlen(#r) - strlen(p_names[i]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303355 dispc_read_reg(DISPC_REG(i, r)))
3356
Archit Taneja4dd2da12011-08-05 19:06:01 +05303357 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303358
Archit Taneja4dd2da12011-08-05 19:06:01 +05303359 /* DISPC channel specific registers */
3360 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3361 DUMPREG(i, DISPC_DEFAULT_COLOR);
3362 DUMPREG(i, DISPC_TRANS_COLOR);
3363 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003364
Archit Taneja4dd2da12011-08-05 19:06:01 +05303365 if (i == OMAP_DSS_CHANNEL_DIGIT)
3366 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303367
Archit Taneja4dd2da12011-08-05 19:06:01 +05303368 DUMPREG(i, DISPC_DEFAULT_COLOR);
3369 DUMPREG(i, DISPC_TRANS_COLOR);
3370 DUMPREG(i, DISPC_TIMING_H);
3371 DUMPREG(i, DISPC_TIMING_V);
3372 DUMPREG(i, DISPC_POL_FREQ);
3373 DUMPREG(i, DISPC_DIVISORo);
3374 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05303375
Archit Taneja4dd2da12011-08-05 19:06:01 +05303376 DUMPREG(i, DISPC_DATA_CYCLE1);
3377 DUMPREG(i, DISPC_DATA_CYCLE2);
3378 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003379
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003380 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303381 DUMPREG(i, DISPC_CPR_COEF_R);
3382 DUMPREG(i, DISPC_CPR_COEF_G);
3383 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003384 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003385 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003386
Archit Taneja4dd2da12011-08-05 19:06:01 +05303387 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003388
Archit Taneja4dd2da12011-08-05 19:06:01 +05303389 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3390 DUMPREG(i, DISPC_OVL_BA0);
3391 DUMPREG(i, DISPC_OVL_BA1);
3392 DUMPREG(i, DISPC_OVL_POSITION);
3393 DUMPREG(i, DISPC_OVL_SIZE);
3394 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3395 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3396 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3397 DUMPREG(i, DISPC_OVL_ROW_INC);
3398 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3399 if (dss_has_feature(FEAT_PRELOAD))
3400 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003401
Archit Taneja4dd2da12011-08-05 19:06:01 +05303402 if (i == OMAP_DSS_GFX) {
3403 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3404 DUMPREG(i, DISPC_OVL_TABLE_BA);
3405 continue;
3406 }
3407
3408 DUMPREG(i, DISPC_OVL_FIR);
3409 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3410 DUMPREG(i, DISPC_OVL_ACCU0);
3411 DUMPREG(i, DISPC_OVL_ACCU1);
3412 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3413 DUMPREG(i, DISPC_OVL_BA0_UV);
3414 DUMPREG(i, DISPC_OVL_BA1_UV);
3415 DUMPREG(i, DISPC_OVL_FIR2);
3416 DUMPREG(i, DISPC_OVL_ACCU2_0);
3417 DUMPREG(i, DISPC_OVL_ACCU2_1);
3418 }
3419 if (dss_has_feature(FEAT_ATTR2))
3420 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3421 if (dss_has_feature(FEAT_PRELOAD))
3422 DUMPREG(i, DISPC_OVL_PRELOAD);
Archit Taneja5010be82011-08-05 19:06:00 +05303423 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003424
Archit Taneja5010be82011-08-05 19:06:00 +05303425#undef DISPC_REG
3426#undef DUMPREG
3427
3428#define DISPC_REG(plane, name, i) name(plane, i)
3429#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303430 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
3431 46 - strlen(#name) - strlen(p_names[plane]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303432 dispc_read_reg(DISPC_REG(plane, name, i)))
3433
Archit Taneja4dd2da12011-08-05 19:06:01 +05303434 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303435
Archit Taneja4dd2da12011-08-05 19:06:01 +05303436 /* start from OMAP_DSS_VIDEO1 */
3437 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3438 for (j = 0; j < 8; j++)
3439 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303440
Archit Taneja4dd2da12011-08-05 19:06:01 +05303441 for (j = 0; j < 8; j++)
3442 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303443
Archit Taneja4dd2da12011-08-05 19:06:01 +05303444 for (j = 0; j < 5; j++)
3445 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003446
Archit Taneja4dd2da12011-08-05 19:06:01 +05303447 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3448 for (j = 0; j < 8; j++)
3449 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3450 }
Amber Jainab5ca072011-05-19 19:47:53 +05303451
Archit Taneja4dd2da12011-08-05 19:06:01 +05303452 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3453 for (j = 0; j < 8; j++)
3454 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303455
Archit Taneja4dd2da12011-08-05 19:06:01 +05303456 for (j = 0; j < 8; j++)
3457 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303458
Archit Taneja4dd2da12011-08-05 19:06:01 +05303459 for (j = 0; j < 8; j++)
3460 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3461 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003462 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003463
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003464 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303465
3466#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003467#undef DUMPREG
3468}
3469
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003470/* with fck as input clock rate, find dispc dividers that produce req_pck */
Archit Taneja6d523e72012-06-21 09:33:55 +05303471void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003472 struct dispc_clock_info *cinfo)
3473{
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003474 u16 pcd_min, pcd_max;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003475 unsigned long best_pck;
3476 u16 best_ld, cur_ld;
3477 u16 best_pd, cur_pd;
3478
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003479 pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3480 pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3481
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003482 best_pck = 0;
3483 best_ld = 0;
3484 best_pd = 0;
3485
3486 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
3487 unsigned long lck = fck / cur_ld;
3488
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003489 for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003490 unsigned long pck = lck / cur_pd;
3491 long old_delta = abs(best_pck - req_pck);
3492 long new_delta = abs(pck - req_pck);
3493
3494 if (best_pck == 0 || new_delta < old_delta) {
3495 best_pck = pck;
3496 best_ld = cur_ld;
3497 best_pd = cur_pd;
3498
3499 if (pck == req_pck)
3500 goto found;
3501 }
3502
3503 if (pck < req_pck)
3504 break;
3505 }
3506
3507 if (lck / pcd_min < req_pck)
3508 break;
3509 }
3510
3511found:
3512 cinfo->lck_div = best_ld;
3513 cinfo->pck_div = best_pd;
3514 cinfo->lck = fck / cinfo->lck_div;
3515 cinfo->pck = cinfo->lck / cinfo->pck_div;
3516}
3517
3518/* calculate clock rates using dividers in cinfo */
3519int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3520 struct dispc_clock_info *cinfo)
3521{
3522 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3523 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003524 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003525 return -EINVAL;
3526
3527 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3528 cinfo->pck = cinfo->lck / cinfo->pck_div;
3529
3530 return 0;
3531}
3532
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303533void dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003534 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003535{
3536 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3537 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3538
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003539 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003540}
3541
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003542int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003543 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003544{
3545 unsigned long fck;
3546
3547 fck = dispc_fclk_rate();
3548
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003549 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3550 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003551
3552 cinfo->lck = fck / cinfo->lck_div;
3553 cinfo->pck = cinfo->lck / cinfo->pck_div;
3554
3555 return 0;
3556}
3557
3558/* dispc.irq_lock has to be locked by the caller */
3559static void _omap_dispc_set_irqs(void)
3560{
3561 u32 mask;
3562 u32 old_mask;
3563 int i;
3564 struct omap_dispc_isr_data *isr_data;
3565
3566 mask = dispc.irq_error_mask;
3567
3568 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3569 isr_data = &dispc.registered_isr[i];
3570
3571 if (isr_data->isr == NULL)
3572 continue;
3573
3574 mask |= isr_data->mask;
3575 }
3576
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003577 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3578 /* clear the irqstatus for newly enabled irqs */
3579 dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
3580
3581 dispc_write_reg(DISPC_IRQENABLE, mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003582}
3583
3584int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3585{
3586 int i;
3587 int ret;
3588 unsigned long flags;
3589 struct omap_dispc_isr_data *isr_data;
3590
3591 if (isr == NULL)
3592 return -EINVAL;
3593
3594 spin_lock_irqsave(&dispc.irq_lock, flags);
3595
3596 /* check for duplicate entry */
3597 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3598 isr_data = &dispc.registered_isr[i];
3599 if (isr_data->isr == isr && isr_data->arg == arg &&
3600 isr_data->mask == mask) {
3601 ret = -EINVAL;
3602 goto err;
3603 }
3604 }
3605
3606 isr_data = NULL;
3607 ret = -EBUSY;
3608
3609 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3610 isr_data = &dispc.registered_isr[i];
3611
3612 if (isr_data->isr != NULL)
3613 continue;
3614
3615 isr_data->isr = isr;
3616 isr_data->arg = arg;
3617 isr_data->mask = mask;
3618 ret = 0;
3619
3620 break;
3621 }
3622
Tomi Valkeinenb9cb0982011-03-04 18:19:54 +02003623 if (ret)
3624 goto err;
3625
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003626 _omap_dispc_set_irqs();
3627
3628 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3629
3630 return 0;
3631err:
3632 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3633
3634 return ret;
3635}
3636EXPORT_SYMBOL(omap_dispc_register_isr);
3637
3638int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3639{
3640 int i;
3641 unsigned long flags;
3642 int ret = -EINVAL;
3643 struct omap_dispc_isr_data *isr_data;
3644
3645 spin_lock_irqsave(&dispc.irq_lock, flags);
3646
3647 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3648 isr_data = &dispc.registered_isr[i];
3649 if (isr_data->isr != isr || isr_data->arg != arg ||
3650 isr_data->mask != mask)
3651 continue;
3652
3653 /* found the correct isr */
3654
3655 isr_data->isr = NULL;
3656 isr_data->arg = NULL;
3657 isr_data->mask = 0;
3658
3659 ret = 0;
3660 break;
3661 }
3662
3663 if (ret == 0)
3664 _omap_dispc_set_irqs();
3665
3666 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3667
3668 return ret;
3669}
3670EXPORT_SYMBOL(omap_dispc_unregister_isr);
3671
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003672static void print_irq_status(u32 status)
3673{
3674 if ((status & dispc.irq_error_mask) == 0)
3675 return;
3676
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05303677#define PIS(x) (status & DISPC_IRQ_##x) ? (#x " ") : ""
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003678
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05303679 pr_debug("DISPC IRQ: 0x%x: %s%s%s%s%s%s%s%s%s\n",
3680 status,
3681 PIS(OCP_ERR),
3682 PIS(GFX_FIFO_UNDERFLOW),
3683 PIS(VID1_FIFO_UNDERFLOW),
3684 PIS(VID2_FIFO_UNDERFLOW),
3685 dss_feat_get_num_ovls() > 3 ? PIS(VID3_FIFO_UNDERFLOW) : "",
3686 PIS(SYNC_LOST),
3687 PIS(SYNC_LOST_DIGIT),
3688 dss_has_feature(FEAT_MGR_LCD2) ? PIS(SYNC_LOST2) : "",
3689 dss_has_feature(FEAT_MGR_LCD3) ? PIS(SYNC_LOST3) : "");
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003690#undef PIS
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003691}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003692
3693/* Called from dss.c. Note that we don't touch clocks here,
3694 * but we presume they are on because we got an IRQ. However,
3695 * an irq handler may turn the clocks off, so we may not have
3696 * clock later in the function. */
archit tanejaaffe3602011-02-23 08:41:03 +00003697static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003698{
3699 int i;
archit tanejaaffe3602011-02-23 08:41:03 +00003700 u32 irqstatus, irqenable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003701 u32 handledirqs = 0;
3702 u32 unhandled_errors;
3703 struct omap_dispc_isr_data *isr_data;
3704 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
3705
3706 spin_lock(&dispc.irq_lock);
3707
3708 irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
archit tanejaaffe3602011-02-23 08:41:03 +00003709 irqenable = dispc_read_reg(DISPC_IRQENABLE);
3710
3711 /* IRQ is not for us */
3712 if (!(irqstatus & irqenable)) {
3713 spin_unlock(&dispc.irq_lock);
3714 return IRQ_NONE;
3715 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003716
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003717#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3718 spin_lock(&dispc.irq_stats_lock);
3719 dispc.irq_stats.irq_count++;
3720 dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
3721 spin_unlock(&dispc.irq_stats_lock);
3722#endif
3723
Chandrabhanu Mahapatra28bcd192012-09-29 13:57:31 +05303724 print_irq_status(irqstatus);
3725
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003726 /* Ack the interrupt. Do it here before clocks are possibly turned
3727 * off */
3728 dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
3729 /* flush posted write */
3730 dispc_read_reg(DISPC_IRQSTATUS);
3731
3732 /* make a copy and unlock, so that isrs can unregister
3733 * themselves */
3734 memcpy(registered_isr, dispc.registered_isr,
3735 sizeof(registered_isr));
3736
3737 spin_unlock(&dispc.irq_lock);
3738
3739 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3740 isr_data = &registered_isr[i];
3741
3742 if (!isr_data->isr)
3743 continue;
3744
3745 if (isr_data->mask & irqstatus) {
3746 isr_data->isr(isr_data->arg, irqstatus);
3747 handledirqs |= isr_data->mask;
3748 }
3749 }
3750
3751 spin_lock(&dispc.irq_lock);
3752
3753 unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
3754
3755 if (unhandled_errors) {
3756 dispc.error_irqs |= unhandled_errors;
3757
3758 dispc.irq_error_mask &= ~unhandled_errors;
3759 _omap_dispc_set_irqs();
3760
3761 schedule_work(&dispc.error_work);
3762 }
3763
3764 spin_unlock(&dispc.irq_lock);
archit tanejaaffe3602011-02-23 08:41:03 +00003765
3766 return IRQ_HANDLED;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003767}
3768
3769static void dispc_error_worker(struct work_struct *work)
3770{
3771 int i;
3772 u32 errors;
3773 unsigned long flags;
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003774 static const unsigned fifo_underflow_bits[] = {
3775 DISPC_IRQ_GFX_FIFO_UNDERFLOW,
3776 DISPC_IRQ_VID1_FIFO_UNDERFLOW,
3777 DISPC_IRQ_VID2_FIFO_UNDERFLOW,
Archit Tanejab8c095b2011-09-13 18:20:33 +05303778 DISPC_IRQ_VID3_FIFO_UNDERFLOW,
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003779 };
3780
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003781 spin_lock_irqsave(&dispc.irq_lock, flags);
3782 errors = dispc.error_irqs;
3783 dispc.error_irqs = 0;
3784 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3785
Dima Zavin13eae1f2011-06-27 10:31:05 -07003786 dispc_runtime_get();
3787
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003788 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3789 struct omap_overlay *ovl;
3790 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003791
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003792 ovl = omap_dss_get_overlay(i);
3793 bit = fifo_underflow_bits[i];
3794
3795 if (bit & errors) {
3796 DSSERR("FIFO UNDERFLOW on %s, disabling the overlay\n",
3797 ovl->name);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003798 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003799 dispc_mgr_go(ovl->manager->id);
Jassi Brard7ad7182012-07-24 19:33:55 +05303800 msleep(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003801 }
3802 }
3803
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003804 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3805 struct omap_overlay_manager *mgr;
3806 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003807
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003808 mgr = omap_dss_get_overlay_manager(i);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303809 bit = mgr_desc[i].sync_lost_irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003810
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003811 if (bit & errors) {
Archit Taneja794bc4e2012-09-07 17:44:51 +05303812 struct omap_dss_device *dssdev = mgr->get_device(mgr);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003813 bool enable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003814
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003815 DSSERR("SYNC_LOST on channel %s, restarting the output "
3816 "with video overlays disabled\n",
3817 mgr->name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003818
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003819 enable = dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
3820 dssdev->driver->disable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003821
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003822 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3823 struct omap_overlay *ovl;
3824 ovl = omap_dss_get_overlay(i);
3825
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003826 if (ovl->id != OMAP_DSS_GFX &&
3827 ovl->manager == mgr)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003828 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003829 }
3830
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003831 dispc_mgr_go(mgr->id);
Jassi Brard7ad7182012-07-24 19:33:55 +05303832 msleep(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003833
Sumit Semwal2a205f32010-12-02 11:27:12 +00003834 if (enable)
3835 dssdev->driver->enable(dssdev);
3836 }
3837 }
3838
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003839 if (errors & DISPC_IRQ_OCP_ERR) {
3840 DSSERR("OCP_ERR\n");
3841 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3842 struct omap_overlay_manager *mgr;
Archit Taneja794bc4e2012-09-07 17:44:51 +05303843 struct omap_dss_device *dssdev;
3844
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003845 mgr = omap_dss_get_overlay_manager(i);
Archit Taneja794bc4e2012-09-07 17:44:51 +05303846 dssdev = mgr->get_device(mgr);
3847
3848 if (dssdev && dssdev->driver)
3849 dssdev->driver->disable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003850 }
3851 }
3852
3853 spin_lock_irqsave(&dispc.irq_lock, flags);
3854 dispc.irq_error_mask |= errors;
3855 _omap_dispc_set_irqs();
3856 spin_unlock_irqrestore(&dispc.irq_lock, flags);
Dima Zavin13eae1f2011-06-27 10:31:05 -07003857
3858 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003859}
3860
3861int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
3862{
3863 void dispc_irq_wait_handler(void *data, u32 mask)
3864 {
3865 complete((struct completion *)data);
3866 }
3867
3868 int r;
3869 DECLARE_COMPLETION_ONSTACK(completion);
3870
3871 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3872 irqmask);
3873
3874 if (r)
3875 return r;
3876
3877 timeout = wait_for_completion_timeout(&completion, timeout);
3878
3879 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3880
3881 if (timeout == 0)
3882 return -ETIMEDOUT;
3883
3884 if (timeout == -ERESTARTSYS)
3885 return -ERESTARTSYS;
3886
3887 return 0;
3888}
3889
3890int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
3891 unsigned long timeout)
3892{
3893 void dispc_irq_wait_handler(void *data, u32 mask)
3894 {
3895 complete((struct completion *)data);
3896 }
3897
3898 int r;
3899 DECLARE_COMPLETION_ONSTACK(completion);
3900
3901 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3902 irqmask);
3903
3904 if (r)
3905 return r;
3906
3907 timeout = wait_for_completion_interruptible_timeout(&completion,
3908 timeout);
3909
3910 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3911
3912 if (timeout == 0)
3913 return -ETIMEDOUT;
3914
3915 if (timeout == -ERESTARTSYS)
3916 return -ERESTARTSYS;
3917
3918 return 0;
3919}
3920
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003921static void _omap_dispc_initialize_irq(void)
3922{
3923 unsigned long flags;
3924
3925 spin_lock_irqsave(&dispc.irq_lock, flags);
3926
3927 memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
3928
3929 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
Sumit Semwal2a205f32010-12-02 11:27:12 +00003930 if (dss_has_feature(FEAT_MGR_LCD2))
3931 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +05303932 if (dss_has_feature(FEAT_MGR_LCD3))
3933 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST3;
Archit Tanejab8c095b2011-09-13 18:20:33 +05303934 if (dss_feat_get_num_ovls() > 3)
3935 dispc.irq_error_mask |= DISPC_IRQ_VID3_FIFO_UNDERFLOW;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003936
3937 /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
3938 * so clear it */
3939 dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
3940
3941 _omap_dispc_set_irqs();
3942
3943 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3944}
3945
3946void dispc_enable_sidle(void)
3947{
3948 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3949}
3950
3951void dispc_disable_sidle(void)
3952{
3953 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3954}
3955
3956static void _omap_dispc_initial_config(void)
3957{
3958 u32 l;
3959
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003960 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3961 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3962 l = dispc_read_reg(DISPC_DIVISOR);
3963 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3964 l = FLD_MOD(l, 1, 0, 0);
3965 l = FLD_MOD(l, 1, 23, 16);
3966 dispc_write_reg(DISPC_DIVISOR, l);
3967 }
3968
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003969 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003970 if (dss_has_feature(FEAT_FUNCGATED))
3971 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003972
Archit Taneja6e5264b2012-09-11 12:04:47 +05303973 dispc_setup_color_conv_coef();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003974
3975 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3976
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003977 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003978
3979 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303980
3981 dispc_ovl_enable_zorder_planes();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003982}
3983
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303984static const struct dispc_features omap24xx_dispc_feats __initconst = {
3985 .sw_start = 5,
3986 .fp_start = 15,
3987 .bp_start = 27,
3988 .sw_max = 64,
3989 .vp_max = 255,
3990 .hp_max = 256,
3991 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3992 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003993 .num_fifos = 3,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303994};
3995
3996static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
3997 .sw_start = 5,
3998 .fp_start = 15,
3999 .bp_start = 27,
4000 .sw_max = 64,
4001 .vp_max = 255,
4002 .hp_max = 256,
4003 .calc_scaling = dispc_ovl_calc_scaling_34xx,
4004 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004005 .num_fifos = 3,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304006};
4007
4008static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
4009 .sw_start = 7,
4010 .fp_start = 19,
4011 .bp_start = 31,
4012 .sw_max = 256,
4013 .vp_max = 4095,
4014 .hp_max = 4096,
4015 .calc_scaling = dispc_ovl_calc_scaling_34xx,
4016 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004017 .num_fifos = 3,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304018};
4019
4020static const struct dispc_features omap44xx_dispc_feats __initconst = {
4021 .sw_start = 7,
4022 .fp_start = 19,
4023 .bp_start = 31,
4024 .sw_max = 256,
4025 .vp_max = 4095,
4026 .hp_max = 4096,
4027 .calc_scaling = dispc_ovl_calc_scaling_44xx,
4028 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004029 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03004030 .gfx_fifo_workaround = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304031};
4032
4033static int __init dispc_init_features(struct device *dev)
4034{
4035 const struct dispc_features *src;
4036 struct dispc_features *dst;
4037
4038 dst = devm_kzalloc(dev, sizeof(*dst), GFP_KERNEL);
4039 if (!dst) {
4040 dev_err(dev, "Failed to allocate DISPC Features\n");
4041 return -ENOMEM;
4042 }
4043
4044 if (cpu_is_omap24xx()) {
4045 src = &omap24xx_dispc_feats;
4046 } else if (cpu_is_omap34xx()) {
4047 if (omap_rev() < OMAP3430_REV_ES3_0)
4048 src = &omap34xx_rev1_0_dispc_feats;
4049 else
4050 src = &omap34xx_rev3_0_dispc_feats;
4051 } else if (cpu_is_omap44xx()) {
4052 src = &omap44xx_dispc_feats;
Archit Taneja23362832012-04-08 16:47:01 +05304053 } else if (soc_is_omap54xx()) {
4054 src = &omap44xx_dispc_feats;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304055 } else {
4056 return -ENODEV;
4057 }
4058
4059 memcpy(dst, src, sizeof(*dst));
4060 dispc.feat = dst;
4061
4062 return 0;
4063}
4064
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004065/* DISPC HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004066static int __init omap_dispchw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004067{
4068 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00004069 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004070 struct resource *dispc_mem;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004071 struct clk *clk;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004072
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004073 dispc.pdev = pdev;
4074
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304075 r = dispc_init_features(&dispc.pdev->dev);
4076 if (r)
4077 return r;
4078
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004079 spin_lock_init(&dispc.irq_lock);
4080
4081#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
4082 spin_lock_init(&dispc.irq_stats_lock);
4083 dispc.irq_stats.last_reset = jiffies;
4084#endif
4085
4086 INIT_WORK(&dispc.error_work, dispc_error_worker);
4087
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004088 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
4089 if (!dispc_mem) {
4090 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004091 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004092 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004093
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004094 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
4095 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004096 if (!dispc.base) {
4097 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004098 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00004099 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004100
archit tanejaaffe3602011-02-23 08:41:03 +00004101 dispc.irq = platform_get_irq(dispc.pdev, 0);
4102 if (dispc.irq < 0) {
4103 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004104 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00004105 }
4106
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004107 r = devm_request_irq(&pdev->dev, dispc.irq, omap_dispc_irq_handler,
4108 IRQF_SHARED, "OMAP DISPC", dispc.pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00004109 if (r < 0) {
4110 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004111 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004112 }
4113
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004114 clk = clk_get(&pdev->dev, "fck");
4115 if (IS_ERR(clk)) {
4116 DSSERR("can't get fck\n");
4117 r = PTR_ERR(clk);
4118 return r;
4119 }
4120
4121 dispc.dss_clk = clk;
4122
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004123 pm_runtime_enable(&pdev->dev);
4124
4125 r = dispc_runtime_get();
4126 if (r)
4127 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004128
4129 _omap_dispc_initial_config();
4130
4131 _omap_dispc_initialize_irq();
4132
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004133 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00004134 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004135 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4136
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004137 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004138
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004139 dss_debugfs_create_file("dispc", dispc_dump_regs);
4140
4141#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
4142 dss_debugfs_create_file("dispc_irq", dispc_dump_irqs);
4143#endif
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004144 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004145
4146err_runtime_get:
4147 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004148 clk_put(dispc.dss_clk);
archit tanejaaffe3602011-02-23 08:41:03 +00004149 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004150}
4151
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004152static int __exit omap_dispchw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004153{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004154 pm_runtime_disable(&pdev->dev);
4155
4156 clk_put(dispc.dss_clk);
4157
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004158 return 0;
4159}
4160
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004161static int dispc_runtime_suspend(struct device *dev)
4162{
4163 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004164
4165 return 0;
4166}
4167
4168static int dispc_runtime_resume(struct device *dev)
4169{
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +03004170 dispc_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004171
4172 return 0;
4173}
4174
4175static const struct dev_pm_ops dispc_pm_ops = {
4176 .runtime_suspend = dispc_runtime_suspend,
4177 .runtime_resume = dispc_runtime_resume,
4178};
4179
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004180static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004181 .remove = __exit_p(omap_dispchw_remove),
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004182 .driver = {
4183 .name = "omapdss_dispc",
4184 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004185 .pm = &dispc_pm_ops,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004186 },
4187};
4188
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004189int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004190{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02004191 return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004192}
4193
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004194void __exit dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004195{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02004196 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004197}