blob: 2756131495f07f269f4c7f2e223dda4dcb7153f0 [file] [log] [blame]
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Mitch Williams1c112a62014-04-04 04:43:06 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Björn Töpel0c8493d2017-05-24 07:55:34 +020029#include <linux/bpf_trace.h>
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000030#include "i40e.h"
Scott Petersoned0980c2017-04-13 04:45:44 -040031#include "i40e_trace.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000032#include "i40e_prototype.h"
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000033
34static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
35 u32 td_tag)
36{
37 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
38 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
39 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
40 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
41 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
42}
43
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000044#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
Alexander Duyck5e02f282016-09-12 14:18:41 -070045/**
46 * i40e_fdir - Generate a Flow Director descriptor based on fdata
47 * @tx_ring: Tx ring to send buffer on
48 * @fdata: Flow director filter data
49 * @add: Indicate if we are adding a rule or deleting one
50 *
51 **/
52static void i40e_fdir(struct i40e_ring *tx_ring,
53 struct i40e_fdir_filter *fdata, bool add)
54{
55 struct i40e_filter_program_desc *fdir_desc;
56 struct i40e_pf *pf = tx_ring->vsi->back;
57 u32 flex_ptype, dtype_cmd;
58 u16 i;
59
60 /* grab the next descriptor */
61 i = tx_ring->next_to_use;
62 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
63
64 i++;
65 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
66
67 flex_ptype = I40E_TXD_FLTR_QW0_QINDEX_MASK &
68 (fdata->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT);
69
70 flex_ptype |= I40E_TXD_FLTR_QW0_FLEXOFF_MASK &
71 (fdata->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT);
72
73 flex_ptype |= I40E_TXD_FLTR_QW0_PCTYPE_MASK &
74 (fdata->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
75
Jacob Keller0e588de2017-02-06 14:38:50 -080076 flex_ptype |= I40E_TXD_FLTR_QW0_PCTYPE_MASK &
77 (fdata->flex_offset << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT);
78
Alexander Duyck5e02f282016-09-12 14:18:41 -070079 /* Use LAN VSI Id if not programmed by user */
80 flex_ptype |= I40E_TXD_FLTR_QW0_DEST_VSI_MASK &
81 ((u32)(fdata->dest_vsi ? : pf->vsi[pf->lan_vsi]->id) <<
82 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT);
83
84 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
85
86 dtype_cmd |= add ?
87 I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
88 I40E_TXD_FLTR_QW1_PCMD_SHIFT :
89 I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
90 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
91
92 dtype_cmd |= I40E_TXD_FLTR_QW1_DEST_MASK &
93 (fdata->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT);
94
95 dtype_cmd |= I40E_TXD_FLTR_QW1_FD_STATUS_MASK &
96 (fdata->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT);
97
98 if (fdata->cnt_index) {
99 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
100 dtype_cmd |= I40E_TXD_FLTR_QW1_CNTINDEX_MASK &
101 ((u32)fdata->cnt_index <<
102 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT);
103 }
104
105 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
106 fdir_desc->rsvd = cpu_to_le32(0);
107 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
108 fdir_desc->fd_id = cpu_to_le32(fdata->fd_id);
109}
110
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000111#define I40E_FD_CLEAN_DELAY 10
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000112/**
113 * i40e_program_fdir_filter - Program a Flow Director filter
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000114 * @fdir_data: Packet data that will be filter parameters
115 * @raw_packet: the pre-allocated packet buffer for FDir
Jeff Kirsherb40c82e62015-02-27 09:18:34 +0000116 * @pf: The PF pointer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000117 * @add: True for add/update, False for remove
118 **/
Alexander Duyck1eb846a2016-09-12 14:18:42 -0700119static int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data,
120 u8 *raw_packet, struct i40e_pf *pf,
121 bool add)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000122{
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000123 struct i40e_tx_buffer *tx_buf, *first;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000124 struct i40e_tx_desc *tx_desc;
125 struct i40e_ring *tx_ring;
126 struct i40e_vsi *vsi;
127 struct device *dev;
128 dma_addr_t dma;
129 u32 td_cmd = 0;
130 u16 i;
131
132 /* find existing FDIR VSI */
Alexander Duyck4b816442016-10-11 15:26:53 -0700133 vsi = i40e_find_vsi_by_type(pf, I40E_VSI_FDIR);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000134 if (!vsi)
135 return -ENOENT;
136
Alexander Duyck9f65e152013-09-28 06:00:58 +0000137 tx_ring = vsi->tx_rings[0];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000138 dev = tx_ring->dev;
139
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000140 /* we need two descriptors to add/del a filter and we can wait */
Alexander Duycked245402016-09-14 16:24:32 -0700141 for (i = I40E_FD_CLEAN_DELAY; I40E_DESC_UNUSED(tx_ring) < 2; i--) {
142 if (!i)
143 return -EAGAIN;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000144 msleep_interruptible(1);
Alexander Duycked245402016-09-14 16:24:32 -0700145 }
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000146
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000147 dma = dma_map_single(dev, raw_packet,
148 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000149 if (dma_mapping_error(dev, dma))
150 goto dma_fail;
151
152 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000153 i = tx_ring->next_to_use;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000154 first = &tx_ring->tx_bi[i];
Alexander Duyck5e02f282016-09-12 14:18:41 -0700155 i40e_fdir(tx_ring, fdir_data, add);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000156
157 /* Now program a dummy descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000158 i = tx_ring->next_to_use;
159 tx_desc = I40E_TX_DESC(tx_ring, i);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000160 tx_buf = &tx_ring->tx_bi[i];
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000161
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000162 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
163
164 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000165
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000166 /* record length, and DMA address */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000167 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000168 dma_unmap_addr_set(tx_buf, dma, dma);
169
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000170 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000171 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000172
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000173 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
174 tx_buf->raw_buf = (void *)raw_packet;
175
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000176 tx_desc->cmd_type_offset_bsz =
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000177 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000178
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000179 /* Force memory writes to complete before letting h/w
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000180 * know there are new descriptors to fetch.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000181 */
182 wmb();
183
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000184 /* Mark the data descriptor to be watched */
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000185 first->next_to_watch = tx_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000186
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000187 writel(tx_ring->next_to_use, tx_ring->tail);
188 return 0;
189
190dma_fail:
191 return -1;
192}
193
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000194#define IP_HEADER_OFFSET 14
195#define I40E_UDPIP_DUMMY_PACKET_LEN 42
196/**
197 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
198 * @vsi: pointer to the targeted VSI
199 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000200 * @add: true adds a filter, false removes it
201 *
202 * Returns 0 if the filters were successfully added or removed
203 **/
204static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
205 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000206 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000207{
208 struct i40e_pf *pf = vsi->back;
209 struct udphdr *udp;
210 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000211 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000212 int ret;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000213 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
214 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
215 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
216
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000217 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
218 if (!raw_packet)
219 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000220 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
221
222 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
223 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
224 + sizeof(struct iphdr));
225
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800226 ip->daddr = fd_data->dst_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000227 udp->dest = fd_data->dst_port;
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800228 ip->saddr = fd_data->src_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000229 udp->source = fd_data->src_port;
230
Jacob Keller0e588de2017-02-06 14:38:50 -0800231 if (fd_data->flex_filter) {
232 u8 *payload = raw_packet + I40E_UDPIP_DUMMY_PACKET_LEN;
233 __be16 pattern = fd_data->flex_word;
234 u16 off = fd_data->flex_offset;
235
236 *((__force __be16 *)(payload + off)) = pattern;
237 }
238
Kevin Scottb2d36c02014-04-09 05:58:59 +0000239 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
240 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
241 if (ret) {
242 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000243 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
244 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800245 /* Free the packet buffer since it wasn't added to the ring */
246 kfree(raw_packet);
247 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000248 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000249 if (add)
250 dev_info(&pf->pdev->dev,
251 "Filter OK for PCTYPE %d loc = %d\n",
252 fd_data->pctype, fd_data->fd_id);
253 else
254 dev_info(&pf->pdev->dev,
255 "Filter deleted for PCTYPE %d loc = %d\n",
256 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000257 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800258
Jacob Keller097dbf52017-02-06 14:38:46 -0800259 if (add)
260 pf->fd_udp4_filter_cnt++;
261 else
262 pf->fd_udp4_filter_cnt--;
263
Jacob Kellere5187ee2017-02-06 14:38:41 -0800264 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000265}
266
267#define I40E_TCPIP_DUMMY_PACKET_LEN 54
268/**
269 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
270 * @vsi: pointer to the targeted VSI
271 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000272 * @add: true adds a filter, false removes it
273 *
274 * Returns 0 if the filters were successfully added or removed
275 **/
276static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
277 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000278 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000279{
280 struct i40e_pf *pf = vsi->back;
281 struct tcphdr *tcp;
282 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000283 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000284 int ret;
285 /* Dummy packet */
286 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
287 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
288 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
289 0x0, 0x72, 0, 0, 0, 0};
290
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000291 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
292 if (!raw_packet)
293 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000294 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
295
296 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
297 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
298 + sizeof(struct iphdr));
299
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800300 ip->daddr = fd_data->dst_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000301 tcp->dest = fd_data->dst_port;
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800302 ip->saddr = fd_data->src_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000303 tcp->source = fd_data->src_port;
304
Jacob Keller0e588de2017-02-06 14:38:50 -0800305 if (fd_data->flex_filter) {
306 u8 *payload = raw_packet + I40E_TCPIP_DUMMY_PACKET_LEN;
307 __be16 pattern = fd_data->flex_word;
308 u16 off = fd_data->flex_offset;
309
310 *((__force __be16 *)(payload + off)) = pattern;
311 }
312
Kevin Scottb2d36c02014-04-09 05:58:59 +0000313 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000314 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000315 if (ret) {
316 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000317 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
318 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800319 /* Free the packet buffer since it wasn't added to the ring */
320 kfree(raw_packet);
321 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000322 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000323 if (add)
324 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
325 fd_data->pctype, fd_data->fd_id);
326 else
327 dev_info(&pf->pdev->dev,
328 "Filter deleted for PCTYPE %d loc = %d\n",
329 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000330 }
331
Jacob Keller377cc242017-02-06 14:38:42 -0800332 if (add) {
Jacob Keller097dbf52017-02-06 14:38:46 -0800333 pf->fd_tcp4_filter_cnt++;
Jacob Keller377cc242017-02-06 14:38:42 -0800334 if ((pf->flags & I40E_FLAG_FD_ATR_ENABLED) &&
335 I40E_DEBUG_FD & pf->hw.debug_mask)
336 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
Jacob Keller47994c12017-04-19 09:25:57 -0400337 pf->flags |= I40E_FLAG_FD_ATR_AUTO_DISABLED;
Jacob Keller377cc242017-02-06 14:38:42 -0800338 } else {
Jacob Keller097dbf52017-02-06 14:38:46 -0800339 pf->fd_tcp4_filter_cnt--;
Jacob Keller377cc242017-02-06 14:38:42 -0800340 }
341
Jacob Kellere5187ee2017-02-06 14:38:41 -0800342 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000343}
344
Jacob Kellerf223c872017-02-06 14:38:51 -0800345#define I40E_SCTPIP_DUMMY_PACKET_LEN 46
346/**
347 * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
348 * a specific flow spec
349 * @vsi: pointer to the targeted VSI
350 * @fd_data: the flow director data required for the FDir descriptor
351 * @add: true adds a filter, false removes it
352 *
353 * Returns 0 if the filters were successfully added or removed
354 **/
355static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
356 struct i40e_fdir_filter *fd_data,
357 bool add)
358{
359 struct i40e_pf *pf = vsi->back;
360 struct sctphdr *sctp;
361 struct iphdr *ip;
362 u8 *raw_packet;
363 int ret;
364 /* Dummy packet */
365 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
366 0x45, 0, 0, 0x20, 0, 0, 0x40, 0, 0x40, 0x84, 0, 0, 0, 0, 0, 0,
367 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
368
369 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
370 if (!raw_packet)
371 return -ENOMEM;
372 memcpy(raw_packet, packet, I40E_SCTPIP_DUMMY_PACKET_LEN);
373
374 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
375 sctp = (struct sctphdr *)(raw_packet + IP_HEADER_OFFSET
376 + sizeof(struct iphdr));
377
378 ip->daddr = fd_data->dst_ip;
379 sctp->dest = fd_data->dst_port;
380 ip->saddr = fd_data->src_ip;
381 sctp->source = fd_data->src_port;
382
383 if (fd_data->flex_filter) {
384 u8 *payload = raw_packet + I40E_SCTPIP_DUMMY_PACKET_LEN;
385 __be16 pattern = fd_data->flex_word;
386 u16 off = fd_data->flex_offset;
387
388 *((__force __be16 *)(payload + off)) = pattern;
389 }
390
391 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_SCTP;
392 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
393 if (ret) {
394 dev_info(&pf->pdev->dev,
395 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
396 fd_data->pctype, fd_data->fd_id, ret);
397 /* Free the packet buffer since it wasn't added to the ring */
398 kfree(raw_packet);
399 return -EOPNOTSUPP;
400 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
401 if (add)
402 dev_info(&pf->pdev->dev,
403 "Filter OK for PCTYPE %d loc = %d\n",
404 fd_data->pctype, fd_data->fd_id);
405 else
406 dev_info(&pf->pdev->dev,
407 "Filter deleted for PCTYPE %d loc = %d\n",
408 fd_data->pctype, fd_data->fd_id);
409 }
410
411 if (add)
412 pf->fd_sctp4_filter_cnt++;
413 else
414 pf->fd_sctp4_filter_cnt--;
415
416 return 0;
417}
418
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000419#define I40E_IP_DUMMY_PACKET_LEN 34
420/**
421 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
422 * a specific flow spec
423 * @vsi: pointer to the targeted VSI
424 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000425 * @add: true adds a filter, false removes it
426 *
427 * Returns 0 if the filters were successfully added or removed
428 **/
429static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
430 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000431 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000432{
433 struct i40e_pf *pf = vsi->back;
434 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000435 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000436 int ret;
437 int i;
438 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
439 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
440 0, 0, 0, 0};
441
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000442 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
443 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000444 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
445 if (!raw_packet)
446 return -ENOMEM;
447 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
448 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
449
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800450 ip->saddr = fd_data->src_ip;
451 ip->daddr = fd_data->dst_ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000452 ip->protocol = 0;
453
Jacob Keller0e588de2017-02-06 14:38:50 -0800454 if (fd_data->flex_filter) {
455 u8 *payload = raw_packet + I40E_IP_DUMMY_PACKET_LEN;
456 __be16 pattern = fd_data->flex_word;
457 u16 off = fd_data->flex_offset;
458
459 *((__force __be16 *)(payload + off)) = pattern;
460 }
461
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000462 fd_data->pctype = i;
463 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000464 if (ret) {
465 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000466 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
467 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800468 /* The packet buffer wasn't added to the ring so we
469 * need to free it now.
470 */
471 kfree(raw_packet);
472 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000473 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000474 if (add)
475 dev_info(&pf->pdev->dev,
476 "Filter OK for PCTYPE %d loc = %d\n",
477 fd_data->pctype, fd_data->fd_id);
478 else
479 dev_info(&pf->pdev->dev,
480 "Filter deleted for PCTYPE %d loc = %d\n",
481 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000482 }
483 }
484
Jacob Keller097dbf52017-02-06 14:38:46 -0800485 if (add)
486 pf->fd_ip4_filter_cnt++;
487 else
488 pf->fd_ip4_filter_cnt--;
489
Jacob Kellere5187ee2017-02-06 14:38:41 -0800490 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000491}
492
493/**
494 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
495 * @vsi: pointer to the targeted VSI
496 * @cmd: command to get or set RX flow classification rules
497 * @add: true adds a filter, false removes it
498 *
499 **/
500int i40e_add_del_fdir(struct i40e_vsi *vsi,
501 struct i40e_fdir_filter *input, bool add)
502{
503 struct i40e_pf *pf = vsi->back;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000504 int ret;
505
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000506 switch (input->flow_type & ~FLOW_EXT) {
507 case TCP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000508 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000509 break;
510 case UDP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000511 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000512 break;
Jacob Kellerf223c872017-02-06 14:38:51 -0800513 case SCTP_V4_FLOW:
514 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
515 break;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000516 case IP_USER_FLOW:
517 switch (input->ip4_proto) {
518 case IPPROTO_TCP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000519 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000520 break;
521 case IPPROTO_UDP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000522 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000523 break;
Jacob Kellerf223c872017-02-06 14:38:51 -0800524 case IPPROTO_SCTP:
525 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
526 break;
Alexander Duycke1da71c2016-09-14 16:24:35 -0700527 case IPPROTO_IP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000528 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000529 break;
Alexander Duycke1da71c2016-09-14 16:24:35 -0700530 default:
531 /* We cannot support masking based on protocol */
Jacob Kellera346fb82017-04-05 07:50:53 -0400532 dev_info(&pf->pdev->dev, "Unsupported IPv4 protocol 0x%02x\n",
533 input->ip4_proto);
534 return -EINVAL;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000535 }
536 break;
537 default:
Jacob Kellera346fb82017-04-05 07:50:53 -0400538 dev_info(&pf->pdev->dev, "Unsupported flow type 0x%02x\n",
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000539 input->flow_type);
Jacob Kellera346fb82017-04-05 07:50:53 -0400540 return -EINVAL;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000541 }
542
Jacob Kellera158aea2017-02-09 23:44:27 -0800543 /* The buffer allocated here will be normally be freed by
544 * i40e_clean_fdir_tx_irq() as it reclaims resources after transmit
545 * completion. In the event of an error adding the buffer to the FDIR
546 * ring, it will immediately be freed. It may also be freed by
547 * i40e_clean_tx_ring() when closing the VSI.
548 */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000549 return ret;
550}
551
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000552/**
553 * i40e_fd_handle_status - check the Programming Status for FD
554 * @rx_ring: the Rx ring for this descriptor
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000555 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000556 * @prog_id: the id originally used for programming
557 *
558 * This is used to verify if the FD programming or invalidation
559 * requested by SW to the HW is successful or not and take actions accordingly.
560 **/
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000561static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
562 union i40e_rx_desc *rx_desc, u8 prog_id)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000563{
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000564 struct i40e_pf *pf = rx_ring->vsi->back;
565 struct pci_dev *pdev = pf->pdev;
566 u32 fcnt_prog, fcnt_avail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000567 u32 error;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000568 u64 qw;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000569
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000570 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000571 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
572 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
573
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400574 if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400575 pf->fd_inv = le32_to_cpu(rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000576 if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
577 (I40E_DEBUG_FD & pf->hw.debug_mask))
578 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400579 pf->fd_inv);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000580
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000581 /* Check if the programming error is for ATR.
582 * If so, auto disable ATR and set a state for
583 * flush in progress. Next time we come here if flush is in
584 * progress do nothing, once flush is complete the state will
585 * be cleared.
586 */
Jacob Keller0da36b92017-04-19 09:25:55 -0400587 if (test_bit(__I40E_FD_FLUSH_REQUESTED, pf->state))
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000588 return;
589
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000590 pf->fd_add_err++;
591 /* store the current atr filter count */
592 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
593
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000594 if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
Jacob Keller47994c12017-04-19 09:25:57 -0400595 pf->flags & I40E_FLAG_FD_SB_AUTO_DISABLED) {
596 pf->flags |= I40E_FLAG_FD_ATR_AUTO_DISABLED;
Jacob Keller0da36b92017-04-19 09:25:55 -0400597 set_bit(__I40E_FD_FLUSH_REQUESTED, pf->state);
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000598 }
599
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000600 /* filter programming failed most likely due to table full */
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000601 fcnt_prog = i40e_get_global_fd_count(pf);
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000602 fcnt_avail = pf->fdir_pf_filter_count;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000603 /* If ATR is running fcnt_prog can quickly change,
604 * if we are very close to full, it makes sense to disable
605 * FD ATR/SB and then re-enable it when there is room.
606 */
607 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000608 if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
Jacob Keller47994c12017-04-19 09:25:57 -0400609 !(pf->flags & I40E_FLAG_FD_SB_AUTO_DISABLED)) {
610 pf->flags |= I40E_FLAG_FD_SB_AUTO_DISABLED;
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400611 if (I40E_DEBUG_FD & pf->hw.debug_mask)
612 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000613 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000614 }
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400615 } else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000616 if (I40E_DEBUG_FD & pf->hw.debug_mask)
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000617 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000618 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000619 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000620}
621
622/**
Alexander Duycka5e9c572013-09-28 06:00:27 +0000623 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000624 * @ring: the ring that owns the buffer
625 * @tx_buffer: the buffer to free
626 **/
Alexander Duycka5e9c572013-09-28 06:00:27 +0000627static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
628 struct i40e_tx_buffer *tx_buffer)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000629{
Alexander Duycka5e9c572013-09-28 06:00:27 +0000630 if (tx_buffer->skb) {
Alexander Duyck64bfd682016-09-12 14:18:39 -0700631 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
632 kfree(tx_buffer->raw_buf);
Björn Töpel74608d12017-05-24 07:55:35 +0200633 else if (ring_is_xdp(ring))
634 page_frag_free(tx_buffer->raw_buf);
Alexander Duyck64bfd682016-09-12 14:18:39 -0700635 else
636 dev_kfree_skb_any(tx_buffer->skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000637 if (dma_unmap_len(tx_buffer, len))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000638 dma_unmap_single(ring->dev,
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000639 dma_unmap_addr(tx_buffer, dma),
640 dma_unmap_len(tx_buffer, len),
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000641 DMA_TO_DEVICE);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000642 } else if (dma_unmap_len(tx_buffer, len)) {
643 dma_unmap_page(ring->dev,
644 dma_unmap_addr(tx_buffer, dma),
645 dma_unmap_len(tx_buffer, len),
646 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000647 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800648
Alexander Duycka5e9c572013-09-28 06:00:27 +0000649 tx_buffer->next_to_watch = NULL;
650 tx_buffer->skb = NULL;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000651 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000652 /* tx_buffer must be completely set up in the transmit path */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000653}
654
655/**
656 * i40e_clean_tx_ring - Free any empty Tx buffers
657 * @tx_ring: ring to be cleaned
658 **/
659void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
660{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000661 unsigned long bi_size;
662 u16 i;
663
664 /* ring already cleared, nothing to do */
665 if (!tx_ring->tx_bi)
666 return;
667
668 /* Free all the Tx ring sk_buffs */
Alexander Duycka5e9c572013-09-28 06:00:27 +0000669 for (i = 0; i < tx_ring->count; i++)
670 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000671
672 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
673 memset(tx_ring->tx_bi, 0, bi_size);
674
675 /* Zero out the descriptor ring */
676 memset(tx_ring->desc, 0, tx_ring->size);
677
678 tx_ring->next_to_use = 0;
679 tx_ring->next_to_clean = 0;
Alexander Duyck7070ce02013-09-28 06:00:37 +0000680
681 if (!tx_ring->netdev)
682 return;
683
684 /* cleanup Tx queue statistics */
Alexander Duycke486bdf2016-09-12 14:18:40 -0700685 netdev_tx_reset_queue(txring_txq(tx_ring));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000686}
687
688/**
689 * i40e_free_tx_resources - Free Tx resources per queue
690 * @tx_ring: Tx descriptor ring for a specific queue
691 *
692 * Free all transmit software resources
693 **/
694void i40e_free_tx_resources(struct i40e_ring *tx_ring)
695{
696 i40e_clean_tx_ring(tx_ring);
697 kfree(tx_ring->tx_bi);
698 tx_ring->tx_bi = NULL;
699
700 if (tx_ring->desc) {
701 dma_free_coherent(tx_ring->dev, tx_ring->size,
702 tx_ring->desc, tx_ring->dma);
703 tx_ring->desc = NULL;
704 }
705}
706
Jesse Brandeburga68de582015-02-24 05:26:03 +0000707/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000708 * i40e_get_tx_pending - how many tx descriptors not processed
709 * @tx_ring: the ring of descriptors
710 *
711 * Since there is no access to the ring head register
712 * in XL710, we need to use our local copies
713 **/
Alan Brady17daabb2017-04-05 07:50:56 -0400714u32 i40e_get_tx_pending(struct i40e_ring *ring)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000715{
Jesse Brandeburga68de582015-02-24 05:26:03 +0000716 u32 head, tail;
717
Alan Brady17daabb2017-04-05 07:50:56 -0400718 head = i40e_get_head(ring);
Jesse Brandeburga68de582015-02-24 05:26:03 +0000719 tail = readl(ring->tail);
720
721 if (head != tail)
722 return (head < tail) ?
723 tail - head : (tail + ring->count - head);
724
725 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000726}
727
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700728#define WB_STRIDE 4
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000729
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000730/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000731 * i40e_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duycka619afe2016-03-07 09:30:03 -0800732 * @vsi: the VSI we care about
733 * @tx_ring: Tx ring to clean
734 * @napi_budget: Used to determine if we are in netpoll
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000735 *
736 * Returns true if there's any budget left (e.g. the clean is finished)
737 **/
Alexander Duycka619afe2016-03-07 09:30:03 -0800738static bool i40e_clean_tx_irq(struct i40e_vsi *vsi,
739 struct i40e_ring *tx_ring, int napi_budget)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000740{
741 u16 i = tx_ring->next_to_clean;
742 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000743 struct i40e_tx_desc *tx_head;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000744 struct i40e_tx_desc *tx_desc;
Alexander Duycka619afe2016-03-07 09:30:03 -0800745 unsigned int total_bytes = 0, total_packets = 0;
746 unsigned int budget = vsi->work_limit;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000747
748 tx_buf = &tx_ring->tx_bi[i];
749 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000750 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000751
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000752 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
753
Alexander Duycka5e9c572013-09-28 06:00:27 +0000754 do {
755 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000756
757 /* if next_to_watch is not set then there is no work pending */
758 if (!eop_desc)
759 break;
760
Alexander Duycka5e9c572013-09-28 06:00:27 +0000761 /* prevent any other reads prior to eop_desc */
762 read_barrier_depends();
763
Scott Petersoned0980c2017-04-13 04:45:44 -0400764 i40e_trace(clean_tx_irq, tx_ring, tx_desc, tx_buf);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000765 /* we have caught up to head, no work left to do */
766 if (tx_head == tx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000767 break;
768
Alexander Duyckc304fda2013-09-28 06:00:12 +0000769 /* clear next_to_watch to prevent false hangs */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000770 tx_buf->next_to_watch = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000771
Alexander Duycka5e9c572013-09-28 06:00:27 +0000772 /* update the statistics for this packet */
773 total_bytes += tx_buf->bytecount;
774 total_packets += tx_buf->gso_segs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000775
Björn Töpel74608d12017-05-24 07:55:35 +0200776 /* free the skb/XDP data */
777 if (ring_is_xdp(tx_ring))
778 page_frag_free(tx_buf->raw_buf);
779 else
780 napi_consume_skb(tx_buf->skb, napi_budget);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000781
Alexander Duycka5e9c572013-09-28 06:00:27 +0000782 /* unmap skb header data */
783 dma_unmap_single(tx_ring->dev,
784 dma_unmap_addr(tx_buf, dma),
785 dma_unmap_len(tx_buf, len),
786 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000787
Alexander Duycka5e9c572013-09-28 06:00:27 +0000788 /* clear tx_buffer data */
789 tx_buf->skb = NULL;
790 dma_unmap_len_set(tx_buf, len, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000791
Alexander Duycka5e9c572013-09-28 06:00:27 +0000792 /* unmap remaining buffers */
793 while (tx_desc != eop_desc) {
Scott Petersoned0980c2017-04-13 04:45:44 -0400794 i40e_trace(clean_tx_irq_unmap,
795 tx_ring, tx_desc, tx_buf);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000796
797 tx_buf++;
798 tx_desc++;
799 i++;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000800 if (unlikely(!i)) {
801 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000802 tx_buf = tx_ring->tx_bi;
803 tx_desc = I40E_TX_DESC(tx_ring, 0);
804 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000805
Alexander Duycka5e9c572013-09-28 06:00:27 +0000806 /* unmap any remaining paged data */
807 if (dma_unmap_len(tx_buf, len)) {
808 dma_unmap_page(tx_ring->dev,
809 dma_unmap_addr(tx_buf, dma),
810 dma_unmap_len(tx_buf, len),
811 DMA_TO_DEVICE);
812 dma_unmap_len_set(tx_buf, len, 0);
813 }
814 }
815
816 /* move us one more past the eop_desc for start of next pkt */
817 tx_buf++;
818 tx_desc++;
819 i++;
820 if (unlikely(!i)) {
821 i -= tx_ring->count;
822 tx_buf = tx_ring->tx_bi;
823 tx_desc = I40E_TX_DESC(tx_ring, 0);
824 }
825
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000826 prefetch(tx_desc);
827
Alexander Duycka5e9c572013-09-28 06:00:27 +0000828 /* update budget accounting */
829 budget--;
830 } while (likely(budget));
831
832 i += tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000833 tx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000834 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +0000835 tx_ring->stats.bytes += total_bytes;
836 tx_ring->stats.packets += total_packets;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000837 u64_stats_update_end(&tx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000838 tx_ring->q_vector->tx.total_bytes += total_bytes;
839 tx_ring->q_vector->tx.total_packets += total_packets;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000840
Anjali Singhai58044742015-09-25 18:26:13 -0700841 if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
Anjali Singhai58044742015-09-25 18:26:13 -0700842 /* check to see if there are < 4 descriptors
843 * waiting to be written back, then kick the hardware to force
844 * them to be written back in case we stay in NAPI.
845 * In this mode on X722 we do not enable Interrupt.
846 */
Alan Brady17daabb2017-04-05 07:50:56 -0400847 unsigned int j = i40e_get_tx_pending(tx_ring);
Anjali Singhai58044742015-09-25 18:26:13 -0700848
849 if (budget &&
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700850 ((j / WB_STRIDE) == 0) && (j > 0) &&
Jacob Keller0da36b92017-04-19 09:25:55 -0400851 !test_bit(__I40E_VSI_DOWN, vsi->state) &&
Anjali Singhai58044742015-09-25 18:26:13 -0700852 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
853 tx_ring->arm_wb = true;
854 }
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000855
Björn Töpel74608d12017-05-24 07:55:35 +0200856 if (ring_is_xdp(tx_ring))
857 return !!budget;
858
Alexander Duycke486bdf2016-09-12 14:18:40 -0700859 /* notify netdev of completed buffers */
860 netdev_tx_completed_queue(txring_txq(tx_ring),
Alexander Duyck7070ce02013-09-28 06:00:37 +0000861 total_packets, total_bytes);
862
Jesse Brandeburgb85c94b2017-06-20 15:16:59 -0700863#define TX_WAKE_THRESHOLD ((s16)(DESC_NEEDED * 2))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000864 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
865 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
866 /* Make sure that anybody stopping the queue after this
867 * sees the new next_to_clean.
868 */
869 smp_mb();
870 if (__netif_subqueue_stopped(tx_ring->netdev,
871 tx_ring->queue_index) &&
Jacob Keller0da36b92017-04-19 09:25:55 -0400872 !test_bit(__I40E_VSI_DOWN, vsi->state)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000873 netif_wake_subqueue(tx_ring->netdev,
874 tx_ring->queue_index);
875 ++tx_ring->tx_stats.restart_queue;
876 }
877 }
878
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000879 return !!budget;
880}
881
882/**
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800883 * i40e_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled
884 * @vsi: the VSI we care about
885 * @q_vector: the vector on which to enable writeback
886 *
887 **/
888static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi,
889 struct i40e_q_vector *q_vector)
890{
891 u16 flags = q_vector->tx.ring[0].flags;
892 u32 val;
893
894 if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR))
895 return;
896
897 if (q_vector->arm_wb_state)
898 return;
899
900 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
901 val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK |
902 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK; /* set noitr */
903
904 wr32(&vsi->back->hw,
905 I40E_PFINT_DYN_CTLN(q_vector->v_idx + vsi->base_vector - 1),
906 val);
907 } else {
908 val = I40E_PFINT_DYN_CTL0_WB_ON_ITR_MASK |
909 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK; /* set noitr */
910
911 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
912 }
913 q_vector->arm_wb_state = true;
914}
915
916/**
917 * i40e_force_wb - Issue SW Interrupt so HW does a wb
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000918 * @vsi: the VSI we care about
919 * @q_vector: the vector on which to force writeback
920 *
921 **/
Kiran Patilb03a8c12015-09-24 18:13:15 -0400922void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000923{
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800924 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400925 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
926 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
927 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
928 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
929 /* allow 00 to be written to the index */
930
931 wr32(&vsi->back->hw,
932 I40E_PFINT_DYN_CTLN(q_vector->v_idx +
933 vsi->base_vector - 1), val);
934 } else {
935 u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
936 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */
937 I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK |
938 I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK;
939 /* allow 00 to be written to the index */
940
941 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
942 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000943}
944
945/**
946 * i40e_set_new_dynamic_itr - Find new ITR level
947 * @rc: structure containing ring performance data
948 *
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400949 * Returns true if ITR changed, false if not
950 *
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000951 * Stores a new ITR value based on packets and byte counts during
952 * the last interrupt. The advantage of per interrupt computation
953 * is faster updates and more accurate ITR for the current traffic
954 * pattern. Constants in this function were computed based on
955 * theoretical maximum wire speed and thresholds were set based on
956 * testing data as well as attempting to minimize response time
957 * while increasing bulk throughput.
958 **/
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400959static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000960{
961 enum i40e_latency_range new_latency_range = rc->latency_range;
962 u32 new_itr = rc->itr;
963 int bytes_per_int;
Jacob Keller742c9872017-07-14 09:10:13 -0400964 unsigned int usecs, estimated_usecs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000965
966 if (rc->total_packets == 0 || !rc->itr)
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400967 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000968
Jacob Keller742c9872017-07-14 09:10:13 -0400969 usecs = (rc->itr << 1) * ITR_COUNTDOWN_START;
970 bytes_per_int = rc->total_bytes / usecs;
971
972 /* The calculations in this algorithm depend on interrupts actually
973 * firing at the ITR rate. This may not happen if the packet rate is
974 * really low, or if we've been napi polling. Check to make sure
975 * that's not the case before we continue.
976 */
977 estimated_usecs = jiffies_to_usecs(jiffies - rc->last_itr_update);
978 if (estimated_usecs > usecs) {
979 new_latency_range = I40E_LOW_LATENCY;
980 goto reset_latency;
981 }
982
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000983 /* simple throttlerate management
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400984 * 0-10MB/s lowest (50000 ints/s)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000985 * 10-20MB/s low (20000 ints/s)
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400986 * 20-1249MB/s bulk (18000 ints/s)
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400987 *
988 * The math works out because the divisor is in 10^(-6) which
989 * turns the bytes/us input value into MB/s values, but
990 * make sure to use usecs, as the register values written
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400991 * are in 2 usec increments in the ITR registers, and make sure
992 * to use the smoothed values that the countdown timer gives us.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000993 */
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400994 switch (new_latency_range) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000995 case I40E_LOWEST_LATENCY:
996 if (bytes_per_int > 10)
997 new_latency_range = I40E_LOW_LATENCY;
998 break;
999 case I40E_LOW_LATENCY:
1000 if (bytes_per_int > 20)
1001 new_latency_range = I40E_BULK_LATENCY;
1002 else if (bytes_per_int <= 10)
1003 new_latency_range = I40E_LOWEST_LATENCY;
1004 break;
1005 case I40E_BULK_LATENCY:
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001006 default:
1007 if (bytes_per_int <= 20)
1008 new_latency_range = I40E_LOW_LATENCY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001009 break;
1010 }
Jesse Brandeburgc56625d2015-09-28 14:16:53 -04001011
Jacob Keller742c9872017-07-14 09:10:13 -04001012reset_latency:
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001013 rc->latency_range = new_latency_range;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001014
1015 switch (new_latency_range) {
1016 case I40E_LOWEST_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -04001017 new_itr = I40E_ITR_50K;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001018 break;
1019 case I40E_LOW_LATENCY:
1020 new_itr = I40E_ITR_20K;
1021 break;
1022 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -04001023 new_itr = I40E_ITR_18K;
1024 break;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001025 default:
1026 break;
1027 }
1028
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001029 rc->total_bytes = 0;
1030 rc->total_packets = 0;
Jacob Keller742c9872017-07-14 09:10:13 -04001031 rc->last_itr_update = jiffies;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001032
1033 if (new_itr != rc->itr) {
1034 rc->itr = new_itr;
1035 return true;
1036 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001037 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001038}
1039
1040/**
Alexander Duyck2b9478f2017-10-04 08:44:43 -07001041 * i40e_reuse_rx_page - page flip buffer and store it back on the ring
1042 * @rx_ring: rx descriptor ring to store buffers on
1043 * @old_buff: donor buffer to have page reused
1044 *
1045 * Synchronizes page for reuse by the adapter
1046 **/
1047static void i40e_reuse_rx_page(struct i40e_ring *rx_ring,
1048 struct i40e_rx_buffer *old_buff)
1049{
1050 struct i40e_rx_buffer *new_buff;
1051 u16 nta = rx_ring->next_to_alloc;
1052
1053 new_buff = &rx_ring->rx_bi[nta];
1054
1055 /* update, and store next to alloc */
1056 nta++;
1057 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1058
1059 /* transfer page from old buffer to new buffer */
1060 new_buff->dma = old_buff->dma;
1061 new_buff->page = old_buff->page;
1062 new_buff->page_offset = old_buff->page_offset;
1063 new_buff->pagecnt_bias = old_buff->pagecnt_bias;
1064}
1065
1066/**
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001067 * i40e_rx_is_programming_status - check for programming status descriptor
1068 * @qw: qword representing status_error_len in CPU ordering
1069 *
1070 * The value of in the descriptor length field indicate if this
1071 * is a programming status descriptor for flow director or FCoE
1072 * by the value of I40E_RX_PROG_STATUS_DESC_LENGTH, otherwise
1073 * it is a packet descriptor.
1074 **/
1075static inline bool i40e_rx_is_programming_status(u64 qw)
1076{
1077 /* The Rx filter programming status and SPH bit occupy the same
1078 * spot in the descriptor. Since we don't support packet split we
1079 * can just reuse the bit as an indication that this is a
1080 * programming status descriptor.
1081 */
1082 return qw & I40E_RXD_QW1_LENGTH_SPH_MASK;
1083}
1084
1085/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001086 * i40e_clean_programming_status - clean the programming status descriptor
1087 * @rx_ring: the rx ring that has this descriptor
1088 * @rx_desc: the rx descriptor written back by HW
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001089 * @qw: qword representing status_error_len in CPU ordering
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001090 *
1091 * Flow director should handle FD_FILTER_STATUS to check its filter programming
1092 * status being successful or not and take actions accordingly. FCoE should
1093 * handle its context/filter programming/invalidation status and take actions.
1094 *
1095 **/
1096static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001097 union i40e_rx_desc *rx_desc,
1098 u64 qw)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001099{
Alexander Duyck2b9478f2017-10-04 08:44:43 -07001100 struct i40e_rx_buffer *rx_buffer;
1101 u32 ntc = rx_ring->next_to_clean;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001102 u8 id;
1103
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001104 /* fetch, update, and store next to clean */
Alexander Duyck2b9478f2017-10-04 08:44:43 -07001105 rx_buffer = &rx_ring->rx_bi[ntc++];
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001106 ntc = (ntc < rx_ring->count) ? ntc : 0;
1107 rx_ring->next_to_clean = ntc;
1108
1109 prefetch(I40E_RX_DESC(rx_ring, ntc));
1110
Alexander Duyck2b9478f2017-10-04 08:44:43 -07001111 /* place unused page back on the ring */
1112 i40e_reuse_rx_page(rx_ring, rx_buffer);
1113 rx_ring->rx_stats.page_reuse_count++;
1114
1115 /* clear contents of buffer_info */
1116 rx_buffer->page = NULL;
1117
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001118 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
1119 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
1120
1121 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00001122 i40e_fd_handle_status(rx_ring, rx_desc, id);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001123}
1124
1125/**
1126 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
1127 * @tx_ring: the tx ring to set up
1128 *
1129 * Return 0 on success, negative on error
1130 **/
1131int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
1132{
1133 struct device *dev = tx_ring->dev;
1134 int bi_size;
1135
1136 if (!dev)
1137 return -ENOMEM;
1138
Jesse Brandeburge908f812015-07-23 16:54:42 -04001139 /* warn if we are about to overwrite the pointer */
1140 WARN_ON(tx_ring->tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001141 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
1142 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
1143 if (!tx_ring->tx_bi)
1144 goto err;
1145
Florian Fainelli7d6d0672017-08-01 12:11:07 -07001146 u64_stats_init(&tx_ring->syncp);
1147
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001148 /* round up to nearest 4K */
1149 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +00001150 /* add u32 for head writeback, align after this takes care of
1151 * guaranteeing this is at least one cache line in size
1152 */
1153 tx_ring->size += sizeof(u32);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001154 tx_ring->size = ALIGN(tx_ring->size, 4096);
1155 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
1156 &tx_ring->dma, GFP_KERNEL);
1157 if (!tx_ring->desc) {
1158 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
1159 tx_ring->size);
1160 goto err;
1161 }
1162
1163 tx_ring->next_to_use = 0;
1164 tx_ring->next_to_clean = 0;
1165 return 0;
1166
1167err:
1168 kfree(tx_ring->tx_bi);
1169 tx_ring->tx_bi = NULL;
1170 return -ENOMEM;
1171}
1172
1173/**
1174 * i40e_clean_rx_ring - Free Rx buffers
1175 * @rx_ring: ring to be cleaned
1176 **/
1177void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
1178{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001179 unsigned long bi_size;
1180 u16 i;
1181
1182 /* ring already cleared, nothing to do */
1183 if (!rx_ring->rx_bi)
1184 return;
1185
Scott Petersone72e5652017-02-09 23:40:25 -08001186 if (rx_ring->skb) {
1187 dev_kfree_skb(rx_ring->skb);
1188 rx_ring->skb = NULL;
1189 }
1190
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001191 /* Free all the Rx ring sk_buffs */
1192 for (i = 0; i < rx_ring->count; i++) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001193 struct i40e_rx_buffer *rx_bi = &rx_ring->rx_bi[i];
1194
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001195 if (!rx_bi->page)
1196 continue;
1197
Alexander Duyck59605bc2017-01-30 12:29:35 -08001198 /* Invalidate cache lines that may have been written to by
1199 * device so that we avoid corrupting memory.
1200 */
1201 dma_sync_single_range_for_cpu(rx_ring->dev,
1202 rx_bi->dma,
1203 rx_bi->page_offset,
Alexander Duyck98efd692017-04-05 07:51:01 -04001204 rx_ring->rx_buf_len,
Alexander Duyck59605bc2017-01-30 12:29:35 -08001205 DMA_FROM_DEVICE);
1206
1207 /* free resources associated with mapping */
1208 dma_unmap_page_attrs(rx_ring->dev, rx_bi->dma,
Alexander Duyck98efd692017-04-05 07:51:01 -04001209 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -08001210 DMA_FROM_DEVICE,
1211 I40E_RX_DMA_ATTR);
Alexander Duyck98efd692017-04-05 07:51:01 -04001212
Alexander Duyck17936682017-02-21 15:55:39 -08001213 __page_frag_cache_drain(rx_bi->page, rx_bi->pagecnt_bias);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001214
1215 rx_bi->page = NULL;
1216 rx_bi->page_offset = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001217 }
1218
1219 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1220 memset(rx_ring->rx_bi, 0, bi_size);
1221
1222 /* Zero out the descriptor ring */
1223 memset(rx_ring->desc, 0, rx_ring->size);
1224
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001225 rx_ring->next_to_alloc = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001226 rx_ring->next_to_clean = 0;
1227 rx_ring->next_to_use = 0;
1228}
1229
1230/**
1231 * i40e_free_rx_resources - Free Rx resources
1232 * @rx_ring: ring to clean the resources from
1233 *
1234 * Free all receive software resources
1235 **/
1236void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1237{
1238 i40e_clean_rx_ring(rx_ring);
Björn Töpel0c8493d2017-05-24 07:55:34 +02001239 rx_ring->xdp_prog = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001240 kfree(rx_ring->rx_bi);
1241 rx_ring->rx_bi = NULL;
1242
1243 if (rx_ring->desc) {
1244 dma_free_coherent(rx_ring->dev, rx_ring->size,
1245 rx_ring->desc, rx_ring->dma);
1246 rx_ring->desc = NULL;
1247 }
1248}
1249
1250/**
1251 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1252 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1253 *
1254 * Returns 0 on success, negative on failure
1255 **/
1256int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1257{
1258 struct device *dev = rx_ring->dev;
1259 int bi_size;
1260
Jesse Brandeburge908f812015-07-23 16:54:42 -04001261 /* warn if we are about to overwrite the pointer */
1262 WARN_ON(rx_ring->rx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001263 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1264 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1265 if (!rx_ring->rx_bi)
1266 goto err;
1267
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -08001268 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +00001269
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001270 /* Round up to nearest 4K */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001271 rx_ring->size = rx_ring->count * sizeof(union i40e_32byte_rx_desc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001272 rx_ring->size = ALIGN(rx_ring->size, 4096);
1273 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1274 &rx_ring->dma, GFP_KERNEL);
1275
1276 if (!rx_ring->desc) {
1277 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1278 rx_ring->size);
1279 goto err;
1280 }
1281
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001282 rx_ring->next_to_alloc = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001283 rx_ring->next_to_clean = 0;
1284 rx_ring->next_to_use = 0;
1285
Björn Töpel0c8493d2017-05-24 07:55:34 +02001286 rx_ring->xdp_prog = rx_ring->vsi->xdp_prog;
1287
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001288 return 0;
1289err:
1290 kfree(rx_ring->rx_bi);
1291 rx_ring->rx_bi = NULL;
1292 return -ENOMEM;
1293}
1294
1295/**
1296 * i40e_release_rx_desc - Store the new tail and head values
1297 * @rx_ring: ring to bump
1298 * @val: new head index
1299 **/
1300static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1301{
1302 rx_ring->next_to_use = val;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001303
1304 /* update next to alloc since we have filled the ring */
1305 rx_ring->next_to_alloc = val;
1306
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001307 /* Force memory writes to complete before letting h/w
1308 * know there are new descriptors to fetch. (Only
1309 * applicable for weak-ordered memory model archs,
1310 * such as IA-64).
1311 */
1312 wmb();
1313 writel(val, rx_ring->tail);
1314}
1315
1316/**
Alexander Duyckca9ec082017-04-05 07:51:02 -04001317 * i40e_rx_offset - Return expected offset into page to access data
1318 * @rx_ring: Ring we are requesting offset of
1319 *
1320 * Returns the offset value for ring into the data buffer.
1321 */
1322static inline unsigned int i40e_rx_offset(struct i40e_ring *rx_ring)
1323{
1324 return ring_uses_build_skb(rx_ring) ? I40E_SKB_PAD : 0;
1325}
1326
1327/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001328 * i40e_alloc_mapped_page - recycle or make a new page
1329 * @rx_ring: ring to use
1330 * @bi: rx_buffer struct to modify
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001331 *
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001332 * Returns true if the page was successfully allocated or
1333 * reused.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001334 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001335static bool i40e_alloc_mapped_page(struct i40e_ring *rx_ring,
1336 struct i40e_rx_buffer *bi)
Mitch Williamsa132af22015-01-24 09:58:35 +00001337{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001338 struct page *page = bi->page;
1339 dma_addr_t dma;
Mitch Williamsa132af22015-01-24 09:58:35 +00001340
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001341 /* since we are recycling buffers we should seldom need to alloc */
1342 if (likely(page)) {
1343 rx_ring->rx_stats.page_reuse_count++;
1344 return true;
Mitch Williamsa132af22015-01-24 09:58:35 +00001345 }
1346
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001347 /* alloc new page for storage */
Alexander Duyck98efd692017-04-05 07:51:01 -04001348 page = dev_alloc_pages(i40e_rx_pg_order(rx_ring));
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001349 if (unlikely(!page)) {
1350 rx_ring->rx_stats.alloc_page_failed++;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001351 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001352 }
1353
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001354 /* map page for use */
Alexander Duyck59605bc2017-01-30 12:29:35 -08001355 dma = dma_map_page_attrs(rx_ring->dev, page, 0,
Alexander Duyck98efd692017-04-05 07:51:01 -04001356 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -08001357 DMA_FROM_DEVICE,
1358 I40E_RX_DMA_ATTR);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001359
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001360 /* if mapping failed free memory back to system since
1361 * there isn't much point in holding memory we can't use
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001362 */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001363 if (dma_mapping_error(rx_ring->dev, dma)) {
Alexander Duyck98efd692017-04-05 07:51:01 -04001364 __free_pages(page, i40e_rx_pg_order(rx_ring));
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001365 rx_ring->rx_stats.alloc_page_failed++;
1366 return false;
1367 }
1368
1369 bi->dma = dma;
1370 bi->page = page;
Alexander Duyckca9ec082017-04-05 07:51:02 -04001371 bi->page_offset = i40e_rx_offset(rx_ring);
Alexander Duycka0cfc312017-03-14 10:15:24 -07001372
1373 /* initialize pagecnt_bias to 1 representing we fully own page */
Alexander Duyck17936682017-02-21 15:55:39 -08001374 bi->pagecnt_bias = 1;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001375
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001376 return true;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001377}
1378
1379/**
1380 * i40e_receive_skb - Send a completed packet up the stack
1381 * @rx_ring: rx ring in play
1382 * @skb: packet to send up
1383 * @vlan_tag: vlan tag for packet
1384 **/
1385static void i40e_receive_skb(struct i40e_ring *rx_ring,
1386 struct sk_buff *skb, u16 vlan_tag)
1387{
1388 struct i40e_q_vector *q_vector = rx_ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001389
Jesse Brandeburga149f2c2016-04-12 08:30:49 -07001390 if ((rx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
1391 (vlan_tag & VLAN_VID_MASK))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001392 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1393
Alexander Duyck8b650352015-09-24 09:04:32 -07001394 napi_gro_receive(&q_vector->napi, skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001395}
1396
1397/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001398 * i40e_alloc_rx_buffers - Replace used receive buffers
1399 * @rx_ring: ring to place buffers on
1400 * @cleaned_count: number of buffers to replace
1401 *
1402 * Returns false if all allocations were successful, true if any fail
1403 **/
1404bool i40e_alloc_rx_buffers(struct i40e_ring *rx_ring, u16 cleaned_count)
1405{
1406 u16 ntu = rx_ring->next_to_use;
1407 union i40e_rx_desc *rx_desc;
1408 struct i40e_rx_buffer *bi;
1409
1410 /* do nothing if no valid netdev defined */
1411 if (!rx_ring->netdev || !cleaned_count)
1412 return false;
1413
1414 rx_desc = I40E_RX_DESC(rx_ring, ntu);
1415 bi = &rx_ring->rx_bi[ntu];
1416
1417 do {
1418 if (!i40e_alloc_mapped_page(rx_ring, bi))
1419 goto no_buffers;
1420
Alexander Duyck59605bc2017-01-30 12:29:35 -08001421 /* sync the buffer for use by the device */
1422 dma_sync_single_range_for_device(rx_ring->dev, bi->dma,
1423 bi->page_offset,
Alexander Duyck98efd692017-04-05 07:51:01 -04001424 rx_ring->rx_buf_len,
Alexander Duyck59605bc2017-01-30 12:29:35 -08001425 DMA_FROM_DEVICE);
1426
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001427 /* Refresh the desc even if buffer_addrs didn't change
1428 * because each write-back erases this info.
1429 */
1430 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001431
1432 rx_desc++;
1433 bi++;
1434 ntu++;
1435 if (unlikely(ntu == rx_ring->count)) {
1436 rx_desc = I40E_RX_DESC(rx_ring, 0);
1437 bi = rx_ring->rx_bi;
1438 ntu = 0;
1439 }
1440
1441 /* clear the status bits for the next_to_use descriptor */
1442 rx_desc->wb.qword1.status_error_len = 0;
1443
1444 cleaned_count--;
1445 } while (cleaned_count);
1446
1447 if (rx_ring->next_to_use != ntu)
1448 i40e_release_rx_desc(rx_ring, ntu);
1449
1450 return false;
1451
1452no_buffers:
1453 if (rx_ring->next_to_use != ntu)
1454 i40e_release_rx_desc(rx_ring, ntu);
1455
1456 /* make sure to come back via polling to try again after
1457 * allocation failure
1458 */
1459 return true;
1460}
1461
1462/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001463 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1464 * @vsi: the VSI we care about
1465 * @skb: skb currently being received and modified
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001466 * @rx_desc: the receive descriptor
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001467 **/
1468static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1469 struct sk_buff *skb,
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001470 union i40e_rx_desc *rx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001471{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001472 struct i40e_rx_ptype_decoded decoded;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001473 u32 rx_error, rx_status;
Alexander Duyck858296c82016-06-14 15:45:42 -07001474 bool ipv4, ipv6;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001475 u8 ptype;
1476 u64 qword;
1477
1478 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1479 ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >> I40E_RXD_QW1_PTYPE_SHIFT;
1480 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1481 I40E_RXD_QW1_ERROR_SHIFT;
1482 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1483 I40E_RXD_QW1_STATUS_SHIFT;
1484 decoded = decode_rx_desc_ptype(ptype);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001485
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001486 skb->ip_summed = CHECKSUM_NONE;
1487
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001488 skb_checksum_none_assert(skb);
1489
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001490 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001491 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001492 return;
1493
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001494 /* did the hardware decode the packet and checksum? */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001495 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001496 return;
1497
1498 /* both known and outer_ip must be set for the below code to work */
1499 if (!(decoded.known && decoded.outer_ip))
1500 return;
1501
Alexander Duyckfad57332016-01-24 21:17:22 -08001502 ipv4 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1503 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4);
1504 ipv6 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1505 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6);
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001506
1507 if (ipv4 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001508 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
1509 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001510 goto checksum_fail;
1511
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -08001512 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001513 if (ipv6 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001514 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001515 /* don't increment checksum err here, non-fatal err */
Shannon Nelson8ee75a82013-12-21 05:44:46 +00001516 return;
1517
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001518 /* there was some L4 error, count error and punt packet to the stack */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001519 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001520 goto checksum_fail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001521
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001522 /* handle packets that were not able to be checksummed due
1523 * to arrival speed, in this case the stack can compute
1524 * the csum.
1525 */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001526 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001527 return;
1528
Alexander Duyck858296c82016-06-14 15:45:42 -07001529 /* If there is an outer header present that might contain a checksum
1530 * we need to bump the checksum level by 1 to reflect the fact that
1531 * we are indicating we validated the inner checksum.
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001532 */
Alexander Duyck858296c82016-06-14 15:45:42 -07001533 if (decoded.tunnel_type >= I40E_RX_PTYPE_TUNNEL_IP_GRENAT)
1534 skb->csum_level = 1;
Alexander Duyckfad57332016-01-24 21:17:22 -08001535
Alexander Duyck858296c82016-06-14 15:45:42 -07001536 /* Only report checksum unnecessary for TCP, UDP, or SCTP */
1537 switch (decoded.inner_prot) {
1538 case I40E_RX_PTYPE_INNER_PROT_TCP:
1539 case I40E_RX_PTYPE_INNER_PROT_UDP:
1540 case I40E_RX_PTYPE_INNER_PROT_SCTP:
1541 skb->ip_summed = CHECKSUM_UNNECESSARY;
1542 /* fall though */
1543 default:
1544 break;
1545 }
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001546
1547 return;
1548
1549checksum_fail:
1550 vsi->back->hw_csum_rx_error++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001551}
1552
1553/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001554 * i40e_ptype_to_htype - get a hash type
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001555 * @ptype: the ptype value from the descriptor
1556 *
1557 * Returns a hash type to be used by skb_set_hash
1558 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001559static inline int i40e_ptype_to_htype(u8 ptype)
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001560{
1561 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1562
1563 if (!decoded.known)
1564 return PKT_HASH_TYPE_NONE;
1565
1566 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1567 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1568 return PKT_HASH_TYPE_L4;
1569 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1570 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1571 return PKT_HASH_TYPE_L3;
1572 else
1573 return PKT_HASH_TYPE_L2;
1574}
1575
1576/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001577 * i40e_rx_hash - set the hash value in the skb
1578 * @ring: descriptor ring
1579 * @rx_desc: specific descriptor
1580 **/
1581static inline void i40e_rx_hash(struct i40e_ring *ring,
1582 union i40e_rx_desc *rx_desc,
1583 struct sk_buff *skb,
1584 u8 rx_ptype)
1585{
1586 u32 hash;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001587 const __le64 rss_mask =
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001588 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1589 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1590
Mitch Williamsa876c3b2016-05-03 15:13:18 -07001591 if (!(ring->netdev->features & NETIF_F_RXHASH))
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001592 return;
1593
1594 if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) {
1595 hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1596 skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype));
1597 }
1598}
1599
1600/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001601 * i40e_process_skb_fields - Populate skb header fields from Rx descriptor
1602 * @rx_ring: rx descriptor ring packet is being transacted on
1603 * @rx_desc: pointer to the EOP Rx descriptor
1604 * @skb: pointer to current skb being populated
1605 * @rx_ptype: the packet type decoded by hardware
Mitch Williamsa132af22015-01-24 09:58:35 +00001606 *
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001607 * This function checks the ring, descriptor, and packet information in
1608 * order to populate the hash, checksum, VLAN, protocol, and
1609 * other fields within the skb.
Mitch Williamsa132af22015-01-24 09:58:35 +00001610 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001611static inline
1612void i40e_process_skb_fields(struct i40e_ring *rx_ring,
1613 union i40e_rx_desc *rx_desc, struct sk_buff *skb,
1614 u8 rx_ptype)
1615{
1616 u64 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1617 u32 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1618 I40E_RXD_QW1_STATUS_SHIFT;
Jacob Keller144ed172016-10-05 09:30:42 -07001619 u32 tsynvalid = rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK;
1620 u32 tsyn = (rx_status & I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001621 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT;
1622
Jacob Keller12490502016-10-05 09:30:44 -07001623 if (unlikely(tsynvalid))
Jacob Keller144ed172016-10-05 09:30:42 -07001624 i40e_ptp_rx_hwtstamp(rx_ring->vsi->back, skb, tsyn);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001625
1626 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
1627
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001628 i40e_rx_checksum(rx_ring->vsi, skb, rx_desc);
1629
1630 skb_record_rx_queue(skb, rx_ring->queue_index);
Alexander Duycka5b268e2017-02-21 15:55:46 -08001631
1632 /* modifies the skb - consumes the enet header */
1633 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001634}
1635
1636/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001637 * i40e_cleanup_headers - Correct empty headers
1638 * @rx_ring: rx descriptor ring packet is being transacted on
1639 * @skb: pointer to current skb being fixed
Björn Töpel0c8493d2017-05-24 07:55:34 +02001640 * @rx_desc: pointer to the EOP Rx descriptor
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001641 *
1642 * Also address the case where we are pulling data in on pages only
1643 * and as such no data is present in the skb header.
1644 *
1645 * In addition if skb is not at least 60 bytes we need to pad it so that
1646 * it is large enough to qualify as a valid Ethernet frame.
1647 *
1648 * Returns true if an error was encountered and skb was freed.
1649 **/
Björn Töpel0c8493d2017-05-24 07:55:34 +02001650static bool i40e_cleanup_headers(struct i40e_ring *rx_ring, struct sk_buff *skb,
1651 union i40e_rx_desc *rx_desc)
1652
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001653{
Björn Töpel0c8493d2017-05-24 07:55:34 +02001654 /* XDP packets use error pointer so abort at this point */
1655 if (IS_ERR(skb))
1656 return true;
1657
1658 /* ERR_MASK will only have valid bits if EOP set, and
1659 * what we are doing here is actually checking
1660 * I40E_RX_DESC_ERROR_RXE_SHIFT, since it is the zeroth bit in
1661 * the error field
1662 */
1663 if (unlikely(i40e_test_staterr(rx_desc,
1664 BIT(I40E_RXD_QW1_ERROR_SHIFT)))) {
1665 dev_kfree_skb_any(skb);
1666 return true;
1667 }
1668
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001669 /* if eth_skb_pad returns an error the skb was freed */
1670 if (eth_skb_pad(skb))
1671 return true;
1672
1673 return false;
1674}
1675
1676/**
Scott Peterson9b37c932017-02-09 23:43:30 -08001677 * i40e_page_is_reusable - check if any reuse is possible
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001678 * @page: page struct to check
Scott Peterson9b37c932017-02-09 23:43:30 -08001679 *
1680 * A page is not reusable if it was allocated under low memory
1681 * conditions, or it's not in the same NUMA node as this CPU.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001682 */
Scott Peterson9b37c932017-02-09 23:43:30 -08001683static inline bool i40e_page_is_reusable(struct page *page)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001684{
Scott Peterson9b37c932017-02-09 23:43:30 -08001685 return (page_to_nid(page) == numa_mem_id()) &&
1686 !page_is_pfmemalloc(page);
1687}
1688
1689/**
1690 * i40e_can_reuse_rx_page - Determine if this page can be reused by
1691 * the adapter for another receive
1692 *
1693 * @rx_buffer: buffer containing the page
Scott Peterson9b37c932017-02-09 23:43:30 -08001694 *
1695 * If page is reusable, rx_buffer->page_offset is adjusted to point to
1696 * an unused region in the page.
1697 *
1698 * For small pages, @truesize will be a constant value, half the size
1699 * of the memory at page. We'll attempt to alternate between high and
1700 * low halves of the page, with one half ready for use by the hardware
1701 * and the other half being consumed by the stack. We use the page
1702 * ref count to determine whether the stack has finished consuming the
1703 * portion of this page that was passed up with a previous packet. If
1704 * the page ref count is >1, we'll assume the "other" half page is
1705 * still busy, and this page cannot be reused.
1706 *
1707 * For larger pages, @truesize will be the actual space used by the
1708 * received packet (adjusted upward to an even multiple of the cache
1709 * line size). This will advance through the page by the amount
1710 * actually consumed by the received packets while there is still
1711 * space for a buffer. Each region of larger pages will be used at
1712 * most once, after which the page will not be reused.
1713 *
1714 * In either case, if the page is reusable its refcount is increased.
1715 **/
Alexander Duycka0cfc312017-03-14 10:15:24 -07001716static bool i40e_can_reuse_rx_page(struct i40e_rx_buffer *rx_buffer)
Scott Peterson9b37c932017-02-09 23:43:30 -08001717{
Alexander Duycka0cfc312017-03-14 10:15:24 -07001718 unsigned int pagecnt_bias = rx_buffer->pagecnt_bias;
1719 struct page *page = rx_buffer->page;
Scott Peterson9b37c932017-02-09 23:43:30 -08001720
1721 /* Is any reuse possible? */
1722 if (unlikely(!i40e_page_is_reusable(page)))
1723 return false;
1724
1725#if (PAGE_SIZE < 8192)
1726 /* if we are only owner of page we can reuse it */
Alexander Duycka0cfc312017-03-14 10:15:24 -07001727 if (unlikely((page_count(page) - pagecnt_bias) > 1))
Scott Peterson9b37c932017-02-09 23:43:30 -08001728 return false;
Scott Peterson9b37c932017-02-09 23:43:30 -08001729#else
Alexander Duyck98efd692017-04-05 07:51:01 -04001730#define I40E_LAST_OFFSET \
1731 (SKB_WITH_OVERHEAD(PAGE_SIZE) - I40E_RXBUFFER_2048)
1732 if (rx_buffer->page_offset > I40E_LAST_OFFSET)
Scott Peterson9b37c932017-02-09 23:43:30 -08001733 return false;
1734#endif
1735
Alexander Duyck17936682017-02-21 15:55:39 -08001736 /* If we have drained the page fragment pool we need to update
1737 * the pagecnt_bias and page count so that we fully restock the
1738 * number of references the driver holds.
1739 */
Alexander Duycka0cfc312017-03-14 10:15:24 -07001740 if (unlikely(!pagecnt_bias)) {
Alexander Duyck17936682017-02-21 15:55:39 -08001741 page_ref_add(page, USHRT_MAX);
1742 rx_buffer->pagecnt_bias = USHRT_MAX;
1743 }
Alexander Duycka0cfc312017-03-14 10:15:24 -07001744
Scott Peterson9b37c932017-02-09 23:43:30 -08001745 return true;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001746}
1747
1748/**
1749 * i40e_add_rx_frag - Add contents of Rx buffer to sk_buff
1750 * @rx_ring: rx descriptor ring to transact packets on
1751 * @rx_buffer: buffer containing page to add
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001752 * @skb: sk_buff to place the data into
Alexander Duycka0cfc312017-03-14 10:15:24 -07001753 * @size: packet length from rx_desc
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001754 *
1755 * This function will add the data contained in rx_buffer->page to the skb.
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001756 * It will just attach the page as a frag to the skb.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001757 *
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001758 * The function will then update the page offset.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001759 **/
Alexander Duycka0cfc312017-03-14 10:15:24 -07001760static void i40e_add_rx_frag(struct i40e_ring *rx_ring,
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001761 struct i40e_rx_buffer *rx_buffer,
Alexander Duycka0cfc312017-03-14 10:15:24 -07001762 struct sk_buff *skb,
1763 unsigned int size)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001764{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001765#if (PAGE_SIZE < 8192)
Alexander Duyck98efd692017-04-05 07:51:01 -04001766 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001767#else
Alexander Duyckca9ec082017-04-05 07:51:02 -04001768 unsigned int truesize = SKB_DATA_ALIGN(size + i40e_rx_offset(rx_ring));
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001769#endif
Scott Peterson9b37c932017-02-09 23:43:30 -08001770
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001771 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_buffer->page,
1772 rx_buffer->page_offset, size, truesize);
Scott Peterson9b37c932017-02-09 23:43:30 -08001773
Alexander Duycka0cfc312017-03-14 10:15:24 -07001774 /* page is being used so we must update the page offset */
1775#if (PAGE_SIZE < 8192)
1776 rx_buffer->page_offset ^= truesize;
1777#else
1778 rx_buffer->page_offset += truesize;
1779#endif
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001780}
1781
1782/**
Alexander Duyck9a064122017-03-14 10:15:23 -07001783 * i40e_get_rx_buffer - Fetch Rx buffer and synchronize data for use
1784 * @rx_ring: rx descriptor ring to transact packets on
1785 * @size: size of buffer to add to skb
1786 *
1787 * This function will pull an Rx buffer from the ring and synchronize it
1788 * for use by the CPU.
1789 */
1790static struct i40e_rx_buffer *i40e_get_rx_buffer(struct i40e_ring *rx_ring,
1791 const unsigned int size)
1792{
1793 struct i40e_rx_buffer *rx_buffer;
1794
1795 rx_buffer = &rx_ring->rx_bi[rx_ring->next_to_clean];
1796 prefetchw(rx_buffer->page);
1797
1798 /* we are reusing so sync this buffer for CPU use */
1799 dma_sync_single_range_for_cpu(rx_ring->dev,
1800 rx_buffer->dma,
1801 rx_buffer->page_offset,
1802 size,
1803 DMA_FROM_DEVICE);
1804
Alexander Duycka0cfc312017-03-14 10:15:24 -07001805 /* We have pulled a buffer for use, so decrement pagecnt_bias */
1806 rx_buffer->pagecnt_bias--;
1807
Alexander Duyck9a064122017-03-14 10:15:23 -07001808 return rx_buffer;
1809}
1810
1811/**
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001812 * i40e_construct_skb - Allocate skb and populate it
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001813 * @rx_ring: rx descriptor ring to transact packets on
Alexander Duyck9a064122017-03-14 10:15:23 -07001814 * @rx_buffer: rx buffer to pull data from
Björn Töpel0c8493d2017-05-24 07:55:34 +02001815 * @xdp: xdp_buff pointing to the data
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001816 *
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001817 * This function allocates an skb. It then populates it with the page
1818 * data from the current receive descriptor, taking care to set up the
1819 * skb correctly.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001820 */
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001821static struct sk_buff *i40e_construct_skb(struct i40e_ring *rx_ring,
1822 struct i40e_rx_buffer *rx_buffer,
Björn Töpel0c8493d2017-05-24 07:55:34 +02001823 struct xdp_buff *xdp)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001824{
Björn Töpel0c8493d2017-05-24 07:55:34 +02001825 unsigned int size = xdp->data_end - xdp->data;
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001826#if (PAGE_SIZE < 8192)
Alexander Duyck98efd692017-04-05 07:51:01 -04001827 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001828#else
1829 unsigned int truesize = SKB_DATA_ALIGN(size);
1830#endif
1831 unsigned int headlen;
1832 struct sk_buff *skb;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001833
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001834 /* prefetch first cache line of first page */
Björn Töpel0c8493d2017-05-24 07:55:34 +02001835 prefetch(xdp->data);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001836#if L1_CACHE_BYTES < 128
Björn Töpel0c8493d2017-05-24 07:55:34 +02001837 prefetch(xdp->data + L1_CACHE_BYTES);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001838#endif
1839
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001840 /* allocate a skb to store the frags */
1841 skb = __napi_alloc_skb(&rx_ring->q_vector->napi,
1842 I40E_RX_HDR_SIZE,
1843 GFP_ATOMIC | __GFP_NOWARN);
1844 if (unlikely(!skb))
1845 return NULL;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001846
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001847 /* Determine available headroom for copy */
1848 headlen = size;
1849 if (headlen > I40E_RX_HDR_SIZE)
Björn Töpel0c8493d2017-05-24 07:55:34 +02001850 headlen = eth_get_headlen(xdp->data, I40E_RX_HDR_SIZE);
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001851
1852 /* align pull length to size of long to optimize memcpy performance */
Björn Töpel0c8493d2017-05-24 07:55:34 +02001853 memcpy(__skb_put(skb, headlen), xdp->data,
1854 ALIGN(headlen, sizeof(long)));
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001855
1856 /* update all of the pointers */
1857 size -= headlen;
1858 if (size) {
1859 skb_add_rx_frag(skb, 0, rx_buffer->page,
1860 rx_buffer->page_offset + headlen,
1861 size, truesize);
1862
1863 /* buffer is used by skb, update page_offset */
1864#if (PAGE_SIZE < 8192)
1865 rx_buffer->page_offset ^= truesize;
1866#else
1867 rx_buffer->page_offset += truesize;
1868#endif
1869 } else {
1870 /* buffer is unused, reset bias back to rx_buffer */
1871 rx_buffer->pagecnt_bias++;
1872 }
Alexander Duycka0cfc312017-03-14 10:15:24 -07001873
1874 return skb;
1875}
1876
1877/**
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001878 * i40e_build_skb - Build skb around an existing buffer
1879 * @rx_ring: Rx descriptor ring to transact packets on
1880 * @rx_buffer: Rx buffer to pull data from
Björn Töpel0c8493d2017-05-24 07:55:34 +02001881 * @xdp: xdp_buff pointing to the data
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001882 *
1883 * This function builds an skb around an existing Rx buffer, taking care
1884 * to set up the skb correctly and avoid any memcpy overhead.
1885 */
1886static struct sk_buff *i40e_build_skb(struct i40e_ring *rx_ring,
1887 struct i40e_rx_buffer *rx_buffer,
Björn Töpel0c8493d2017-05-24 07:55:34 +02001888 struct xdp_buff *xdp)
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001889{
Björn Töpel0c8493d2017-05-24 07:55:34 +02001890 unsigned int size = xdp->data_end - xdp->data;
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001891#if (PAGE_SIZE < 8192)
1892 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
1893#else
Björn Töpel2aae9182017-05-15 06:52:00 +02001894 unsigned int truesize = SKB_DATA_ALIGN(sizeof(struct skb_shared_info)) +
1895 SKB_DATA_ALIGN(I40E_SKB_PAD + size);
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001896#endif
1897 struct sk_buff *skb;
1898
1899 /* prefetch first cache line of first page */
Björn Töpel0c8493d2017-05-24 07:55:34 +02001900 prefetch(xdp->data);
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001901#if L1_CACHE_BYTES < 128
Björn Töpel0c8493d2017-05-24 07:55:34 +02001902 prefetch(xdp->data + L1_CACHE_BYTES);
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001903#endif
1904 /* build an skb around the page buffer */
Björn Töpel0c8493d2017-05-24 07:55:34 +02001905 skb = build_skb(xdp->data_hard_start, truesize);
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001906 if (unlikely(!skb))
1907 return NULL;
1908
1909 /* update pointers within the skb to store the data */
1910 skb_reserve(skb, I40E_SKB_PAD);
1911 __skb_put(skb, size);
1912
1913 /* buffer is used by skb, update page_offset */
1914#if (PAGE_SIZE < 8192)
1915 rx_buffer->page_offset ^= truesize;
1916#else
1917 rx_buffer->page_offset += truesize;
1918#endif
1919
1920 return skb;
1921}
1922
1923/**
Alexander Duycka0cfc312017-03-14 10:15:24 -07001924 * i40e_put_rx_buffer - Clean up used buffer and either recycle or free
1925 * @rx_ring: rx descriptor ring to transact packets on
1926 * @rx_buffer: rx buffer to pull data from
1927 *
1928 * This function will clean up the contents of the rx_buffer. It will
1929 * either recycle the bufer or unmap it and free the associated resources.
1930 */
1931static void i40e_put_rx_buffer(struct i40e_ring *rx_ring,
1932 struct i40e_rx_buffer *rx_buffer)
1933{
1934 if (i40e_can_reuse_rx_page(rx_buffer)) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001935 /* hand second half of page back to the ring */
1936 i40e_reuse_rx_page(rx_ring, rx_buffer);
1937 rx_ring->rx_stats.page_reuse_count++;
1938 } else {
1939 /* we are not reusing the buffer so unmap it */
Alexander Duyck98efd692017-04-05 07:51:01 -04001940 dma_unmap_page_attrs(rx_ring->dev, rx_buffer->dma,
1941 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -08001942 DMA_FROM_DEVICE, I40E_RX_DMA_ATTR);
Alexander Duyck17936682017-02-21 15:55:39 -08001943 __page_frag_cache_drain(rx_buffer->page,
1944 rx_buffer->pagecnt_bias);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001945 }
1946
1947 /* clear contents of buffer_info */
1948 rx_buffer->page = NULL;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001949}
1950
1951/**
1952 * i40e_is_non_eop - process handling of non-EOP buffers
1953 * @rx_ring: Rx ring being processed
1954 * @rx_desc: Rx descriptor for current buffer
1955 * @skb: Current socket buffer containing buffer in progress
1956 *
1957 * This function updates next to clean. If the buffer is an EOP buffer
1958 * this function exits returning false, otherwise it will place the
1959 * sk_buff in the next buffer to be chained and return true indicating
1960 * that this is in fact a non-EOP buffer.
1961 **/
1962static bool i40e_is_non_eop(struct i40e_ring *rx_ring,
1963 union i40e_rx_desc *rx_desc,
1964 struct sk_buff *skb)
1965{
1966 u32 ntc = rx_ring->next_to_clean + 1;
1967
1968 /* fetch, update, and store next to clean */
1969 ntc = (ntc < rx_ring->count) ? ntc : 0;
1970 rx_ring->next_to_clean = ntc;
1971
1972 prefetch(I40E_RX_DESC(rx_ring, ntc));
1973
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001974 /* if we are the last buffer then there is nothing else to do */
1975#define I40E_RXD_EOF BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)
1976 if (likely(i40e_test_staterr(rx_desc, I40E_RXD_EOF)))
1977 return false;
1978
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001979 rx_ring->rx_stats.non_eop_descs++;
1980
1981 return true;
1982}
1983
Björn Töpel0c8493d2017-05-24 07:55:34 +02001984#define I40E_XDP_PASS 0
1985#define I40E_XDP_CONSUMED 1
Björn Töpel74608d12017-05-24 07:55:35 +02001986#define I40E_XDP_TX 2
1987
1988static int i40e_xmit_xdp_ring(struct xdp_buff *xdp,
1989 struct i40e_ring *xdp_ring);
Björn Töpel0c8493d2017-05-24 07:55:34 +02001990
1991/**
1992 * i40e_run_xdp - run an XDP program
1993 * @rx_ring: Rx ring being processed
1994 * @xdp: XDP buffer containing the frame
1995 **/
1996static struct sk_buff *i40e_run_xdp(struct i40e_ring *rx_ring,
1997 struct xdp_buff *xdp)
1998{
1999 int result = I40E_XDP_PASS;
Björn Töpel74608d12017-05-24 07:55:35 +02002000 struct i40e_ring *xdp_ring;
Björn Töpel0c8493d2017-05-24 07:55:34 +02002001 struct bpf_prog *xdp_prog;
2002 u32 act;
2003
2004 rcu_read_lock();
2005 xdp_prog = READ_ONCE(rx_ring->xdp_prog);
2006
2007 if (!xdp_prog)
2008 goto xdp_out;
2009
2010 act = bpf_prog_run_xdp(xdp_prog, xdp);
2011 switch (act) {
2012 case XDP_PASS:
2013 break;
Björn Töpel74608d12017-05-24 07:55:35 +02002014 case XDP_TX:
2015 xdp_ring = rx_ring->vsi->xdp_rings[rx_ring->queue_index];
2016 result = i40e_xmit_xdp_ring(xdp, xdp_ring);
2017 break;
Björn Töpel0c8493d2017-05-24 07:55:34 +02002018 default:
2019 bpf_warn_invalid_xdp_action(act);
Björn Töpel0c8493d2017-05-24 07:55:34 +02002020 case XDP_ABORTED:
2021 trace_xdp_exception(rx_ring->netdev, xdp_prog, act);
2022 /* fallthrough -- handle aborts by dropping packet */
2023 case XDP_DROP:
2024 result = I40E_XDP_CONSUMED;
2025 break;
2026 }
2027xdp_out:
2028 rcu_read_unlock();
2029 return ERR_PTR(-result);
2030}
2031
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002032/**
Björn Töpel74608d12017-05-24 07:55:35 +02002033 * i40e_rx_buffer_flip - adjusted rx_buffer to point to an unused region
2034 * @rx_ring: Rx ring
2035 * @rx_buffer: Rx buffer to adjust
2036 * @size: Size of adjustment
2037 **/
2038static void i40e_rx_buffer_flip(struct i40e_ring *rx_ring,
2039 struct i40e_rx_buffer *rx_buffer,
2040 unsigned int size)
2041{
2042#if (PAGE_SIZE < 8192)
2043 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
2044
2045 rx_buffer->page_offset ^= truesize;
2046#else
2047 unsigned int truesize = SKB_DATA_ALIGN(i40e_rx_offset(rx_ring) + size);
2048
2049 rx_buffer->page_offset += truesize;
2050#endif
2051}
2052
2053/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002054 * i40e_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
2055 * @rx_ring: rx descriptor ring to transact packets on
2056 * @budget: Total limit on number of packets to process
2057 *
2058 * This function provides a "bounce buffer" approach to Rx interrupt
2059 * processing. The advantage to this is that on systems that have
2060 * expensive overhead for IOMMU access this provides a means of avoiding
2061 * it by maintaining the mapping of the page to the system.
2062 *
2063 * Returns amount of work completed
2064 **/
2065static int i40e_clean_rx_irq(struct i40e_ring *rx_ring, int budget)
Mitch Williamsa132af22015-01-24 09:58:35 +00002066{
2067 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Scott Petersone72e5652017-02-09 23:40:25 -08002068 struct sk_buff *skb = rx_ring->skb;
Mitch Williamsa132af22015-01-24 09:58:35 +00002069 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
Björn Töpel74608d12017-05-24 07:55:35 +02002070 bool failure = false, xdp_xmit = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00002071
Jesse Brandeburgb85c94b2017-06-20 15:16:59 -07002072 while (likely(total_rx_packets < (unsigned int)budget)) {
Alexander Duyck9a064122017-03-14 10:15:23 -07002073 struct i40e_rx_buffer *rx_buffer;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002074 union i40e_rx_desc *rx_desc;
Björn Töpel0c8493d2017-05-24 07:55:34 +02002075 struct xdp_buff xdp;
Alexander Duyckd57c0e02017-03-14 10:15:22 -07002076 unsigned int size;
Mitch Williamsa132af22015-01-24 09:58:35 +00002077 u16 vlan_tag;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002078 u8 rx_ptype;
2079 u64 qword;
2080
Mitch Williamsa132af22015-01-24 09:58:35 +00002081 /* return some buffers to hardware, one at a time is too slow */
2082 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08002083 failure = failure ||
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002084 i40e_alloc_rx_buffers(rx_ring, cleaned_count);
Mitch Williamsa132af22015-01-24 09:58:35 +00002085 cleaned_count = 0;
2086 }
2087
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002088 rx_desc = I40E_RX_DESC(rx_ring, rx_ring->next_to_clean);
2089
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002090 /* status_error_len will always be zero for unused descriptors
2091 * because it's cleared in cleanup, and overlaps with hdr_addr
2092 * which is always zero because packet split isn't used, if the
Alexander Duyckd57c0e02017-03-14 10:15:22 -07002093 * hardware wrote DD then the length will be non-zero
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002094 */
Alexander Duyckd57c0e02017-03-14 10:15:22 -07002095 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002096
Mitch Williamsa132af22015-01-24 09:58:35 +00002097 /* This memory barrier is needed to keep us from reading
Alexander Duyckd57c0e02017-03-14 10:15:22 -07002098 * any other fields out of the rx_desc until we have
2099 * verified the descriptor has been written back.
Mitch Williamsa132af22015-01-24 09:58:35 +00002100 */
Alexander Duyck67317162015-04-08 18:49:43 -07002101 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00002102
Alexander Duyck0e626ff2017-04-10 05:18:43 -04002103 if (unlikely(i40e_rx_is_programming_status(qword))) {
2104 i40e_clean_programming_status(rx_ring, rx_desc, qword);
2105 continue;
2106 }
2107 size = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
2108 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
2109 if (!size)
2110 break;
2111
Scott Petersoned0980c2017-04-13 04:45:44 -04002112 i40e_trace(clean_rx_irq, rx_ring, rx_desc, skb);
Alexander Duyck9a064122017-03-14 10:15:23 -07002113 rx_buffer = i40e_get_rx_buffer(rx_ring, size);
2114
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002115 /* retrieve a buffer from the ring */
Björn Töpel0c8493d2017-05-24 07:55:34 +02002116 if (!skb) {
2117 xdp.data = page_address(rx_buffer->page) +
2118 rx_buffer->page_offset;
2119 xdp.data_hard_start = xdp.data -
2120 i40e_rx_offset(rx_ring);
2121 xdp.data_end = xdp.data + size;
2122
2123 skb = i40e_run_xdp(rx_ring, &xdp);
2124 }
2125
2126 if (IS_ERR(skb)) {
Björn Töpel74608d12017-05-24 07:55:35 +02002127 if (PTR_ERR(skb) == -I40E_XDP_TX) {
2128 xdp_xmit = true;
2129 i40e_rx_buffer_flip(rx_ring, rx_buffer, size);
2130 } else {
2131 rx_buffer->pagecnt_bias++;
2132 }
Björn Töpel0c8493d2017-05-24 07:55:34 +02002133 total_rx_bytes += size;
2134 total_rx_packets++;
Björn Töpel0c8493d2017-05-24 07:55:34 +02002135 } else if (skb) {
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002136 i40e_add_rx_frag(rx_ring, rx_buffer, skb, size);
Björn Töpel0c8493d2017-05-24 07:55:34 +02002137 } else if (ring_uses_build_skb(rx_ring)) {
2138 skb = i40e_build_skb(rx_ring, rx_buffer, &xdp);
2139 } else {
2140 skb = i40e_construct_skb(rx_ring, rx_buffer, &xdp);
2141 }
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002142
2143 /* exit if we failed to retrieve a buffer */
2144 if (!skb) {
2145 rx_ring->rx_stats.alloc_buff_failed++;
2146 rx_buffer->pagecnt_bias++;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002147 break;
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002148 }
Mitch Williamsa132af22015-01-24 09:58:35 +00002149
Alexander Duycka0cfc312017-03-14 10:15:24 -07002150 i40e_put_rx_buffer(rx_ring, rx_buffer);
Mitch Williamsa132af22015-01-24 09:58:35 +00002151 cleaned_count++;
2152
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002153 if (i40e_is_non_eop(rx_ring, rx_desc, skb))
Mitch Williamsa132af22015-01-24 09:58:35 +00002154 continue;
Mitch Williamsa132af22015-01-24 09:58:35 +00002155
Björn Töpel0c8493d2017-05-24 07:55:34 +02002156 if (i40e_cleanup_headers(rx_ring, skb, rx_desc)) {
Scott Petersone72e5652017-02-09 23:40:25 -08002157 skb = NULL;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002158 continue;
Scott Petersone72e5652017-02-09 23:40:25 -08002159 }
Mitch Williamsa132af22015-01-24 09:58:35 +00002160
2161 /* probably a little skewed due to removing CRC */
2162 total_rx_bytes += skb->len;
Mitch Williamsa132af22015-01-24 09:58:35 +00002163
Alexander Duyck99dad8b2016-09-27 11:28:50 -07002164 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
2165 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
2166 I40E_RXD_QW1_PTYPE_SHIFT;
2167
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002168 /* populate checksum, VLAN, and protocol */
2169 i40e_process_skb_fields(rx_ring, rx_desc, skb, rx_ptype);
Mitch Williamsa132af22015-01-24 09:58:35 +00002170
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002171 vlan_tag = (qword & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)) ?
2172 le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1) : 0;
2173
Scott Petersoned0980c2017-04-13 04:45:44 -04002174 i40e_trace(clean_rx_irq_rx, rx_ring, rx_desc, skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00002175 i40e_receive_skb(rx_ring, skb, vlan_tag);
Scott Petersone72e5652017-02-09 23:40:25 -08002176 skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00002177
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002178 /* update budget accounting */
2179 total_rx_packets++;
2180 }
Mitch Williamsa132af22015-01-24 09:58:35 +00002181
Björn Töpel74608d12017-05-24 07:55:35 +02002182 if (xdp_xmit) {
2183 struct i40e_ring *xdp_ring;
2184
2185 xdp_ring = rx_ring->vsi->xdp_rings[rx_ring->queue_index];
2186
2187 /* Force memory writes to complete before letting h/w
2188 * know there are new descriptors to fetch.
2189 */
2190 wmb();
2191
2192 writel(xdp_ring->next_to_use, xdp_ring->tail);
2193 }
2194
Scott Petersone72e5652017-02-09 23:40:25 -08002195 rx_ring->skb = skb;
2196
Mitch Williamsa132af22015-01-24 09:58:35 +00002197 u64_stats_update_begin(&rx_ring->syncp);
2198 rx_ring->stats.packets += total_rx_packets;
2199 rx_ring->stats.bytes += total_rx_bytes;
2200 u64_stats_update_end(&rx_ring->syncp);
2201 rx_ring->q_vector->rx.total_packets += total_rx_packets;
2202 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
2203
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002204 /* guarantee a trip back through this routine if there was a failure */
Jesse Brandeburgb85c94b2017-06-20 15:16:59 -07002205 return failure ? budget : (int)total_rx_packets;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002206}
2207
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002208static u32 i40e_buildreg_itr(const int type, const u16 itr)
2209{
2210 u32 val;
2211
2212 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08002213 /* Don't clear PBA because that can cause lost interrupts that
2214 * came in while we were cleaning/polling
2215 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002216 (type << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
2217 (itr << I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);
2218
2219 return val;
2220}
2221
2222/* a small macro to shorten up some long lines */
2223#define INTREG I40E_PFINT_DYN_CTLN
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002224static inline int get_rx_itr(struct i40e_vsi *vsi, int idx)
Jacob Keller65e87c02016-09-12 14:18:44 -07002225{
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002226 return vsi->rx_rings[idx]->rx_itr_setting;
Jacob Keller65e87c02016-09-12 14:18:44 -07002227}
2228
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002229static inline int get_tx_itr(struct i40e_vsi *vsi, int idx)
Jacob Keller65e87c02016-09-12 14:18:44 -07002230{
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002231 return vsi->tx_rings[idx]->tx_itr_setting;
Jacob Keller65e87c02016-09-12 14:18:44 -07002232}
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002233
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002234/**
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002235 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
2236 * @vsi: the VSI we care about
2237 * @q_vector: q_vector for which itr is being updated and interrupt enabled
2238 *
2239 **/
2240static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
2241 struct i40e_q_vector *q_vector)
2242{
2243 struct i40e_hw *hw = &vsi->back->hw;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002244 bool rx = false, tx = false;
2245 u32 rxval, txval;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002246 int vector;
Kan Lianga75e8002016-02-19 09:24:04 -05002247 int idx = q_vector->v_idx;
Jacob Keller65e87c02016-09-12 14:18:44 -07002248 int rx_itr_setting, tx_itr_setting;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002249
Jacob Keller9254c0e2017-07-14 09:10:09 -04002250 /* If we don't have MSIX, then we only need to re-enable icr0 */
2251 if (!(vsi->back->flags & I40E_FLAG_MSIX_ENABLED)) {
2252 i40e_irq_dynamic_enable_icr0(vsi->back, false);
2253 return;
2254 }
2255
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002256 vector = (q_vector->v_idx + vsi->base_vector);
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002257
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002258 /* avoid dynamic calculation if in countdown mode OR if
2259 * all dynamic is disabled
2260 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002261 rxval = txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);
2262
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002263 rx_itr_setting = get_rx_itr(vsi, idx);
2264 tx_itr_setting = get_tx_itr(vsi, idx);
Jacob Keller65e87c02016-09-12 14:18:44 -07002265
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002266 if (q_vector->itr_countdown > 0 ||
Jacob Keller65e87c02016-09-12 14:18:44 -07002267 (!ITR_IS_DYNAMIC(rx_itr_setting) &&
2268 !ITR_IS_DYNAMIC(tx_itr_setting))) {
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002269 goto enable_int;
2270 }
2271
Jacob Keller65e87c02016-09-12 14:18:44 -07002272 if (ITR_IS_DYNAMIC(tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002273 rx = i40e_set_new_dynamic_itr(&q_vector->rx);
2274 rxval = i40e_buildreg_itr(I40E_RX_ITR, q_vector->rx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002275 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002276
Jacob Keller65e87c02016-09-12 14:18:44 -07002277 if (ITR_IS_DYNAMIC(tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002278 tx = i40e_set_new_dynamic_itr(&q_vector->tx);
2279 txval = i40e_buildreg_itr(I40E_TX_ITR, q_vector->tx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002280 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002281
2282 if (rx || tx) {
2283 /* get the higher of the two ITR adjustments and
2284 * use the same value for both ITR registers
2285 * when in adaptive mode (Rx and/or Tx)
2286 */
2287 u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);
2288
2289 q_vector->tx.itr = q_vector->rx.itr = itr;
2290 txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
2291 tx = true;
2292 rxval = i40e_buildreg_itr(I40E_RX_ITR, itr);
2293 rx = true;
2294 }
2295
2296 /* only need to enable the interrupt once, but need
2297 * to possibly update both ITR values
2298 */
2299 if (rx) {
2300 /* set the INTENA_MSK_MASK so that this first write
2301 * won't actually enable the interrupt, instead just
2302 * updating the ITR (it's bit 31 PF and VF)
2303 */
2304 rxval |= BIT(31);
2305 /* don't check _DOWN because interrupt isn't being enabled */
2306 wr32(hw, INTREG(vector - 1), rxval);
2307 }
2308
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002309enable_int:
Jacob Keller0da36b92017-04-19 09:25:55 -04002310 if (!test_bit(__I40E_VSI_DOWN, vsi->state))
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002311 wr32(hw, INTREG(vector - 1), txval);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002312
2313 if (q_vector->itr_countdown)
2314 q_vector->itr_countdown--;
2315 else
2316 q_vector->itr_countdown = ITR_COUNTDOWN_START;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002317}
2318
2319/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002320 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
2321 * @napi: napi struct with our devices info in it
2322 * @budget: amount of work driver is allowed to do this pass, in packets
2323 *
2324 * This function will clean all queues associated with a q_vector.
2325 *
2326 * Returns the amount of work done
2327 **/
2328int i40e_napi_poll(struct napi_struct *napi, int budget)
2329{
2330 struct i40e_q_vector *q_vector =
2331 container_of(napi, struct i40e_q_vector, napi);
2332 struct i40e_vsi *vsi = q_vector->vsi;
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002333 struct i40e_ring *ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002334 bool clean_complete = true;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002335 bool arm_wb = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002336 int budget_per_ring;
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002337 int work_done = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002338
Jacob Keller0da36b92017-04-19 09:25:55 -04002339 if (test_bit(__I40E_VSI_DOWN, vsi->state)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002340 napi_complete(napi);
2341 return 0;
2342 }
2343
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002344 /* Since the actual Tx work is minimal, we can give the Tx a larger
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002345 * budget and be more aggressive about cleaning up the Tx descriptors.
2346 */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002347 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duycka619afe2016-03-07 09:30:03 -08002348 if (!i40e_clean_tx_irq(vsi, ring, budget)) {
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08002349 clean_complete = false;
2350 continue;
2351 }
2352 arm_wb |= ring->arm_wb;
Jesse Brandeburg0deda862015-07-23 16:54:34 -04002353 ring->arm_wb = false;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002354 }
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002355
Alexander Duyckc67cace2015-09-24 09:04:26 -07002356 /* Handle case where we are called by netpoll with a budget of 0 */
2357 if (budget <= 0)
2358 goto tx_only;
2359
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002360 /* We attempt to distribute budget to each Rx queue fairly, but don't
2361 * allow the budget to go below 1 because that would exit polling early.
2362 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002363 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002364
Mitch Williamsa132af22015-01-24 09:58:35 +00002365 i40e_for_each_ring(ring, q_vector->rx) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002366 int cleaned = i40e_clean_rx_irq(ring, budget_per_ring);
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002367
2368 work_done += cleaned;
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08002369 /* if we clean as many as budgeted, we must not be done */
2370 if (cleaned >= budget_per_ring)
2371 clean_complete = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00002372 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002373
2374 /* If work not completed, return budget and polling will return */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002375 if (!clean_complete) {
Alan Brady96db7762016-09-14 16:24:38 -07002376 int cpu_id = smp_processor_id();
2377
2378 /* It is possible that the interrupt affinity has changed but,
2379 * if the cpu is pegged at 100%, polling will never exit while
2380 * traffic continues and the interrupt will be stuck on this
2381 * cpu. We check to make sure affinity is correct before we
2382 * continue to poll, otherwise we must stop polling so the
2383 * interrupt can move to the correct cpu.
2384 */
Jacob Keller6d977722017-07-14 09:10:11 -04002385 if (!cpumask_test_cpu(cpu_id, &q_vector->affinity_mask)) {
2386 /* Tell napi that we are done polling */
2387 napi_complete_done(napi, work_done);
2388
2389 /* Force an interrupt */
2390 i40e_force_wb(vsi, q_vector);
2391
2392 /* Return budget-1 so that polling stops */
2393 return budget - 1;
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04002394 }
Jacob Keller6d977722017-07-14 09:10:11 -04002395tx_only:
2396 if (arm_wb) {
2397 q_vector->tx.ring[0].tx_stats.tx_force_wb++;
2398 i40e_enable_wb_on_itr(vsi, q_vector);
2399 }
2400 return budget;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002401 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002402
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -04002403 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
2404 q_vector->arm_wb_state = false;
2405
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002406 /* Work is done so exit the polling mode and re-enable the interrupt */
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002407 napi_complete_done(napi, work_done);
Alan Brady96db7762016-09-14 16:24:38 -07002408
Jacob Keller6d977722017-07-14 09:10:11 -04002409 i40e_update_enable_itr(vsi, q_vector);
Alan Brady96db7762016-09-14 16:24:38 -07002410
Alexander Duyck6beb84a2016-11-08 13:05:16 -08002411 return min(work_done, budget - 1);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002412}
2413
2414/**
2415 * i40e_atr - Add a Flow Director ATR filter
2416 * @tx_ring: ring to add programming descriptor to
2417 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002418 * @tx_flags: send tx flags
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002419 **/
2420static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002421 u32 tx_flags)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002422{
2423 struct i40e_filter_program_desc *fdir_desc;
2424 struct i40e_pf *pf = tx_ring->vsi->back;
2425 union {
2426 unsigned char *network;
2427 struct iphdr *ipv4;
2428 struct ipv6hdr *ipv6;
2429 } hdr;
2430 struct tcphdr *th;
2431 unsigned int hlen;
2432 u32 flex_ptype, dtype_cmd;
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002433 int l4_proto;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002434 u16 i;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002435
2436 /* make sure ATR is enabled */
Jesse Brandeburg60ea5f82014-01-17 15:36:34 -08002437 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002438 return;
2439
Jacob Keller47994c12017-04-19 09:25:57 -04002440 if (pf->flags & I40E_FLAG_FD_ATR_AUTO_DISABLED)
Anjali Singhai Jain04294e32015-02-27 09:15:28 +00002441 return;
2442
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002443 /* if sampling is disabled do nothing */
2444 if (!tx_ring->atr_sample_rate)
2445 return;
2446
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002447 /* Currently only IPv4/IPv6 with TCP is supported */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002448 if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002449 return;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002450
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002451 /* snag network header to get L4 type and address */
2452 hdr.network = (tx_flags & I40E_TX_FLAGS_UDP_TUNNEL) ?
2453 skb_inner_network_header(skb) : skb_network_header(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002454
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002455 /* Note: tx_flags gets modified to reflect inner protocols in
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002456 * tx_enable_csum function if encap is enabled.
2457 */
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002458 if (tx_flags & I40E_TX_FLAGS_IPV4) {
2459 /* access ihl as u8 to avoid unaligned access on ia64 */
2460 hlen = (hdr.network[0] & 0x0F) << 2;
2461 l4_proto = hdr.ipv4->protocol;
2462 } else {
Jesse Brandeburg601a2e72017-06-20 15:16:58 -07002463 /* find the start of the innermost ipv6 header */
2464 unsigned int inner_hlen = hdr.network - skb->data;
2465 unsigned int h_offset = inner_hlen;
2466
2467 /* this function updates h_offset to the end of the header */
2468 l4_proto =
2469 ipv6_find_hdr(skb, &h_offset, IPPROTO_TCP, NULL, NULL);
2470 /* hlen will contain our best estimate of the tcp header */
2471 hlen = h_offset - inner_hlen;
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002472 }
2473
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002474 if (l4_proto != IPPROTO_TCP)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002475 return;
2476
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002477 th = (struct tcphdr *)(hdr.network + hlen);
2478
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002479 /* Due to lack of space, no more new filters can be programmed */
Jacob Keller47994c12017-04-19 09:25:57 -04002480 if (th->syn && (pf->flags & I40E_FLAG_FD_ATR_AUTO_DISABLED))
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002481 return;
Jacob Keller6964e532017-06-12 15:38:36 -07002482 if (pf->flags & I40E_FLAG_HW_ATR_EVICT_ENABLED) {
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002483 /* HW ATR eviction will take care of removing filters on FIN
2484 * and RST packets.
2485 */
2486 if (th->fin || th->rst)
2487 return;
2488 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002489
2490 tx_ring->atr_count++;
2491
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002492 /* sample on all syn/fin/rst packets or once every atr sample rate */
2493 if (!th->fin &&
2494 !th->syn &&
2495 !th->rst &&
2496 (tx_ring->atr_count < tx_ring->atr_sample_rate))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002497 return;
2498
2499 tx_ring->atr_count = 0;
2500
2501 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002502 i = tx_ring->next_to_use;
2503 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
2504
2505 i++;
2506 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002507
2508 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
2509 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002510 flex_ptype |= (tx_flags & I40E_TX_FLAGS_IPV4) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002511 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
2512 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
2513 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
2514 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
2515
2516 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
2517
2518 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
2519
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002520 dtype_cmd |= (th->fin || th->rst) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002521 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
2522 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
2523 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
2524 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
2525
2526 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
2527 I40E_TXD_FLTR_QW1_DEST_SHIFT;
2528
2529 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
2530 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
2531
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002532 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002533 if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL))
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -04002534 dtype_cmd |=
2535 ((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
2536 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2537 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2538 else
2539 dtype_cmd |=
2540 ((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
2541 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2542 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002543
Jacob Keller6964e532017-06-12 15:38:36 -07002544 if (pf->flags & I40E_FLAG_HW_ATR_EVICT_ENABLED)
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002545 dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK;
2546
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002547 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002548 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002549 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002550 fdir_desc->fd_id = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002551}
2552
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002553/**
2554 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
2555 * @skb: send buffer
2556 * @tx_ring: ring to send buffer on
2557 * @flags: the tx flags to be set
2558 *
2559 * Checks the skb and set up correspondingly several generic transmit flags
2560 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
2561 *
2562 * Returns error code indicate the frame should be dropped upon error and the
2563 * otherwise returns 0 to indicate the flags has been set properly.
2564 **/
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002565static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2566 struct i40e_ring *tx_ring,
2567 u32 *flags)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002568{
2569 __be16 protocol = skb->protocol;
2570 u32 tx_flags = 0;
2571
Greg Rose31eaacc2015-03-31 00:45:03 -07002572 if (protocol == htons(ETH_P_8021Q) &&
2573 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
2574 /* When HW VLAN acceleration is turned off by the user the
2575 * stack sets the protocol to 8021q so that the driver
2576 * can take any steps required to support the SW only
2577 * VLAN handling. In our case the driver doesn't need
2578 * to take any further steps so just set the protocol
2579 * to the encapsulated ethertype.
2580 */
2581 skb->protocol = vlan_get_protocol(skb);
2582 goto out;
2583 }
2584
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002585 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002586 if (skb_vlan_tag_present(skb)) {
2587 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002588 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2589 /* else if it is a SW VLAN, check the next protocol and store the tag */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002590 } else if (protocol == htons(ETH_P_8021Q)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002591 struct vlan_hdr *vhdr, _vhdr;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002592
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002593 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
2594 if (!vhdr)
2595 return -EINVAL;
2596
2597 protocol = vhdr->h_vlan_encapsulated_proto;
2598 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
2599 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
2600 }
2601
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002602 if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
2603 goto out;
2604
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002605 /* Insert 802.1p priority into VLAN header */
Vasu Dev38e00432014-08-01 13:27:03 -07002606 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
2607 (skb->priority != TC_PRIO_CONTROL)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002608 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
2609 tx_flags |= (skb->priority & 0x7) <<
2610 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
2611 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
2612 struct vlan_ethhdr *vhdr;
Francois Romieudd225bc2014-03-30 03:14:48 +00002613 int rc;
2614
2615 rc = skb_cow_head(skb, 0);
2616 if (rc < 0)
2617 return rc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002618 vhdr = (struct vlan_ethhdr *)skb->data;
2619 vhdr->h_vlan_TCI = htons(tx_flags >>
2620 I40E_TX_FLAGS_VLAN_SHIFT);
2621 } else {
2622 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2623 }
2624 }
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002625
2626out:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002627 *flags = tx_flags;
2628 return 0;
2629}
2630
2631/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002632 * i40e_tso - set up the tso context descriptor
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002633 * @first: pointer to first Tx buffer for xmit
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002634 * @hdr_len: ptr to the size of the packet header
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002635 * @cd_type_cmd_tso_mss: Quad Word 1
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002636 *
2637 * Returns 0 if no TSO can happen, 1 if tso is going, or error
2638 **/
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002639static int i40e_tso(struct i40e_tx_buffer *first, u8 *hdr_len,
2640 u64 *cd_type_cmd_tso_mss)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002641{
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002642 struct sk_buff *skb = first->skb;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002643 u64 cd_cmd, cd_tso_len, cd_mss;
Alexander Duyckc7770192016-01-24 21:16:35 -08002644 union {
2645 struct iphdr *v4;
2646 struct ipv6hdr *v6;
2647 unsigned char *hdr;
2648 } ip;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002649 union {
2650 struct tcphdr *tcp;
Alexander Duyck54532052016-01-24 21:17:29 -08002651 struct udphdr *udp;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002652 unsigned char *hdr;
2653 } l4;
2654 u32 paylen, l4_offset;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002655 u16 gso_segs, gso_size;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002656 int err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002657
Shannon Nelsone9f65632016-01-04 10:33:04 -08002658 if (skb->ip_summed != CHECKSUM_PARTIAL)
2659 return 0;
2660
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002661 if (!skb_is_gso(skb))
2662 return 0;
2663
Francois Romieudd225bc2014-03-30 03:14:48 +00002664 err = skb_cow_head(skb, 0);
2665 if (err < 0)
2666 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002667
Alexander Duyckc7770192016-01-24 21:16:35 -08002668 ip.hdr = skb_network_header(skb);
2669 l4.hdr = skb_transport_header(skb);
Anjali Singhaidf230752014-12-19 02:58:16 +00002670
Alexander Duyckc7770192016-01-24 21:16:35 -08002671 /* initialize outer IP header fields */
2672 if (ip.v4->version == 4) {
2673 ip.v4->tot_len = 0;
2674 ip.v4->check = 0;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002675 } else {
Alexander Duyckc7770192016-01-24 21:16:35 -08002676 ip.v6->payload_len = 0;
2677 }
2678
Alexander Duyck577389a2016-04-02 00:06:56 -07002679 if (skb_shinfo(skb)->gso_type & (SKB_GSO_GRE |
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002680 SKB_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07002681 SKB_GSO_IPXIP4 |
Alexander Duyckbf2d1df2016-05-18 10:44:53 -07002682 SKB_GSO_IPXIP6 |
Alexander Duyck577389a2016-04-02 00:06:56 -07002683 SKB_GSO_UDP_TUNNEL |
Alexander Duyck54532052016-01-24 21:17:29 -08002684 SKB_GSO_UDP_TUNNEL_CSUM)) {
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002685 if (!(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
2686 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)) {
2687 l4.udp->len = 0;
2688
Alexander Duyck54532052016-01-24 21:17:29 -08002689 /* determine offset of outer transport header */
2690 l4_offset = l4.hdr - skb->data;
2691
2692 /* remove payload length from outer checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07002693 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08002694 csum_replace_by_diff(&l4.udp->check,
2695 (__force __wsum)htonl(paylen));
Alexander Duyck54532052016-01-24 21:17:29 -08002696 }
2697
Alexander Duyckc7770192016-01-24 21:16:35 -08002698 /* reset pointers to inner headers */
2699 ip.hdr = skb_inner_network_header(skb);
2700 l4.hdr = skb_inner_transport_header(skb);
2701
2702 /* initialize inner IP header fields */
2703 if (ip.v4->version == 4) {
2704 ip.v4->tot_len = 0;
2705 ip.v4->check = 0;
2706 } else {
2707 ip.v6->payload_len = 0;
2708 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002709 }
2710
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002711 /* determine offset of inner transport header */
2712 l4_offset = l4.hdr - skb->data;
2713
2714 /* remove payload length from inner checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07002715 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08002716 csum_replace_by_diff(&l4.tcp->check, (__force __wsum)htonl(paylen));
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002717
2718 /* compute length of segmentation header */
2719 *hdr_len = (l4.tcp->doff * 4) + l4_offset;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002720
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002721 /* pull values out of skb_shinfo */
2722 gso_size = skb_shinfo(skb)->gso_size;
2723 gso_segs = skb_shinfo(skb)->gso_segs;
2724
2725 /* update GSO size and bytecount with header size */
2726 first->gso_segs = gso_segs;
2727 first->bytecount += (first->gso_segs - 1) * *hdr_len;
2728
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002729 /* find the field values */
2730 cd_cmd = I40E_TX_CTX_DESC_TSO;
2731 cd_tso_len = skb->len - *hdr_len;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002732 cd_mss = gso_size;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002733 *cd_type_cmd_tso_mss |= (cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
2734 (cd_tso_len << I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
2735 (cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002736 return 1;
2737}
2738
2739/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002740 * i40e_tsyn - set up the tsyn context descriptor
2741 * @tx_ring: ptr to the ring to send
2742 * @skb: ptr to the skb we're sending
2743 * @tx_flags: the collected send information
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002744 * @cd_type_cmd_tso_mss: Quad Word 1
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002745 *
2746 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
2747 **/
2748static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
2749 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
2750{
2751 struct i40e_pf *pf;
2752
2753 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
2754 return 0;
2755
2756 /* Tx timestamps cannot be sampled when doing TSO */
2757 if (tx_flags & I40E_TX_FLAGS_TSO)
2758 return 0;
2759
2760 /* only timestamp the outbound packet if the user has requested it and
2761 * we are not already transmitting a packet to be timestamped
2762 */
2763 pf = i40e_netdev_to_pf(tx_ring->netdev);
Jacob Keller22b47772014-12-14 01:55:09 +00002764 if (!(pf->flags & I40E_FLAG_PTP))
2765 return 0;
2766
Jakub Kicinski9ce34f02014-03-15 14:55:42 +00002767 if (pf->ptp_tx &&
Jacob Keller0da36b92017-04-19 09:25:55 -04002768 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, pf->state)) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002769 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Jacob Keller0bc07062017-05-03 10:29:02 -07002770 pf->ptp_tx_start = jiffies;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002771 pf->ptp_tx_skb = skb_get(skb);
2772 } else {
Jacob Keller2955fac2017-05-03 10:28:58 -07002773 pf->tx_hwtstamp_skipped++;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002774 return 0;
2775 }
2776
2777 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
2778 I40E_TXD_CTX_QW1_CMD_SHIFT;
2779
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002780 return 1;
2781}
2782
2783/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002784 * i40e_tx_enable_csum - Enable Tx checksum offloads
2785 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002786 * @tx_flags: pointer to Tx flags currently set
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002787 * @td_cmd: Tx descriptor command bits to set
2788 * @td_offset: Tx descriptor header offsets to set
Jean Sacren554f4542015-10-13 01:06:28 -06002789 * @tx_ring: Tx descriptor ring
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002790 * @cd_tunneling: ptr to context desc bits
2791 **/
Alexander Duyck529f1f62016-01-24 21:17:10 -08002792static int i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
2793 u32 *td_cmd, u32 *td_offset,
2794 struct i40e_ring *tx_ring,
2795 u32 *cd_tunneling)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002796{
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002797 union {
2798 struct iphdr *v4;
2799 struct ipv6hdr *v6;
2800 unsigned char *hdr;
2801 } ip;
2802 union {
2803 struct tcphdr *tcp;
2804 struct udphdr *udp;
2805 unsigned char *hdr;
2806 } l4;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002807 unsigned char *exthdr;
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07002808 u32 offset, cmd = 0;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002809 __be16 frag_off;
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002810 u8 l4_proto = 0;
2811
Alexander Duyck529f1f62016-01-24 21:17:10 -08002812 if (skb->ip_summed != CHECKSUM_PARTIAL)
2813 return 0;
2814
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002815 ip.hdr = skb_network_header(skb);
2816 l4.hdr = skb_transport_header(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002817
Alexander Duyck475b4202016-01-24 21:17:01 -08002818 /* compute outer L2 header size */
2819 offset = ((ip.hdr - skb->data) / 2) << I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
2820
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002821 if (skb->encapsulation) {
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07002822 u32 tunnel = 0;
Alexander Duycka0064722016-01-24 21:16:48 -08002823 /* define outer network header type */
2824 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002825 tunnel |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2826 I40E_TX_CTX_EXT_IP_IPV4 :
2827 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
2828
Alexander Duycka0064722016-01-24 21:16:48 -08002829 l4_proto = ip.v4->protocol;
2830 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002831 tunnel |= I40E_TX_CTX_EXT_IP_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002832
2833 exthdr = ip.hdr + sizeof(*ip.v6);
Alexander Duycka0064722016-01-24 21:16:48 -08002834 l4_proto = ip.v6->nexthdr;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002835 if (l4.hdr != exthdr)
2836 ipv6_skip_exthdr(skb, exthdr - skb->data,
2837 &l4_proto, &frag_off);
Alexander Duycka0064722016-01-24 21:16:48 -08002838 }
2839
2840 /* define outer transport */
2841 switch (l4_proto) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002842 case IPPROTO_UDP:
Alexander Duyck475b4202016-01-24 21:17:01 -08002843 tunnel |= I40E_TXD_CTX_UDP_TUNNELING;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002844 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002845 break;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002846 case IPPROTO_GRE:
Alexander Duyck475b4202016-01-24 21:17:01 -08002847 tunnel |= I40E_TXD_CTX_GRE_TUNNELING;
Alexander Duycka0064722016-01-24 21:16:48 -08002848 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002849 break;
Alexander Duyck577389a2016-04-02 00:06:56 -07002850 case IPPROTO_IPIP:
2851 case IPPROTO_IPV6:
2852 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
2853 l4.hdr = skb_inner_network_header(skb);
2854 break;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002855 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08002856 if (*tx_flags & I40E_TX_FLAGS_TSO)
2857 return -1;
2858
2859 skb_checksum_help(skb);
2860 return 0;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002861 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002862
Alexander Duyck577389a2016-04-02 00:06:56 -07002863 /* compute outer L3 header size */
2864 tunnel |= ((l4.hdr - ip.hdr) / 4) <<
2865 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT;
2866
2867 /* switch IP header pointer from outer to inner header */
2868 ip.hdr = skb_inner_network_header(skb);
2869
Alexander Duyck475b4202016-01-24 21:17:01 -08002870 /* compute tunnel header size */
2871 tunnel |= ((ip.hdr - l4.hdr) / 2) <<
2872 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
2873
Alexander Duyck54532052016-01-24 21:17:29 -08002874 /* indicate if we need to offload outer UDP header */
2875 if ((*tx_flags & I40E_TX_FLAGS_TSO) &&
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002876 !(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
Alexander Duyck54532052016-01-24 21:17:29 -08002877 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM))
2878 tunnel |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
2879
Alexander Duyck475b4202016-01-24 21:17:01 -08002880 /* record tunnel offload values */
2881 *cd_tunneling |= tunnel;
2882
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002883 /* switch L4 header pointer from outer to inner */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002884 l4.hdr = skb_inner_transport_header(skb);
Alexander Duycka0064722016-01-24 21:16:48 -08002885 l4_proto = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002886
Alexander Duycka0064722016-01-24 21:16:48 -08002887 /* reset type as we transition from outer to inner headers */
2888 *tx_flags &= ~(I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6);
2889 if (ip.v4->version == 4)
2890 *tx_flags |= I40E_TX_FLAGS_IPV4;
2891 if (ip.v6->version == 6)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002892 *tx_flags |= I40E_TX_FLAGS_IPV6;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002893 }
2894
2895 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002896 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002897 l4_proto = ip.v4->protocol;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002898 /* the stack computes the IP header already, the only time we
2899 * need the hardware to recompute it is in the case of TSO.
2900 */
Alexander Duyck475b4202016-01-24 21:17:01 -08002901 cmd |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2902 I40E_TX_DESC_CMD_IIPT_IPV4_CSUM :
2903 I40E_TX_DESC_CMD_IIPT_IPV4;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002904 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002905 cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002906
2907 exthdr = ip.hdr + sizeof(*ip.v6);
2908 l4_proto = ip.v6->nexthdr;
2909 if (l4.hdr != exthdr)
2910 ipv6_skip_exthdr(skb, exthdr - skb->data,
2911 &l4_proto, &frag_off);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002912 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002913
Alexander Duyck475b4202016-01-24 21:17:01 -08002914 /* compute inner L3 header size */
2915 offset |= ((l4.hdr - ip.hdr) / 4) << I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002916
2917 /* Enable L4 checksum offloads */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002918 switch (l4_proto) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002919 case IPPROTO_TCP:
2920 /* enable checksum offloads */
Alexander Duyck475b4202016-01-24 21:17:01 -08002921 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
2922 offset |= l4.tcp->doff << I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002923 break;
2924 case IPPROTO_SCTP:
2925 /* enable SCTP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08002926 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
2927 offset |= (sizeof(struct sctphdr) >> 2) <<
2928 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002929 break;
2930 case IPPROTO_UDP:
2931 /* enable UDP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08002932 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
2933 offset |= (sizeof(struct udphdr) >> 2) <<
2934 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002935 break;
2936 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08002937 if (*tx_flags & I40E_TX_FLAGS_TSO)
2938 return -1;
2939 skb_checksum_help(skb);
2940 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002941 }
Alexander Duyck475b4202016-01-24 21:17:01 -08002942
2943 *td_cmd |= cmd;
2944 *td_offset |= offset;
Alexander Duyck529f1f62016-01-24 21:17:10 -08002945
2946 return 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002947}
2948
2949/**
2950 * i40e_create_tx_ctx Build the Tx context descriptor
2951 * @tx_ring: ring to create the descriptor on
2952 * @cd_type_cmd_tso_mss: Quad Word 1
2953 * @cd_tunneling: Quad Word 0 - bits 0-31
2954 * @cd_l2tag2: Quad Word 0 - bits 32-63
2955 **/
2956static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
2957 const u64 cd_type_cmd_tso_mss,
2958 const u32 cd_tunneling, const u32 cd_l2tag2)
2959{
2960 struct i40e_tx_context_desc *context_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002961 int i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002962
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00002963 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
2964 !cd_tunneling && !cd_l2tag2)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002965 return;
2966
2967 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002968 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
2969
2970 i++;
2971 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002972
2973 /* cpu_to_le32 and assign to struct fields */
2974 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
2975 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00002976 context_desc->rsvd = cpu_to_le16(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002977 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
2978}
2979
2980/**
Eric Dumazet4567dc12014-10-07 13:30:23 -07002981 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
2982 * @tx_ring: the ring to be checked
2983 * @size: the size buffer we want to assure is available
2984 *
2985 * Returns -EBUSY if a stop is needed, else 0
2986 **/
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002987int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002988{
2989 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
2990 /* Memory barrier before checking head and tail */
2991 smp_mb();
2992
2993 /* Check again in a case another CPU has just made room available. */
2994 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
2995 return -EBUSY;
2996
2997 /* A reprieve! - use start_queue because it doesn't call schedule */
2998 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
2999 ++tx_ring->tx_stats.restart_queue;
3000 return 0;
3001}
3002
3003/**
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003004 * __i40e_chk_linearize - Check if there are more than 8 buffers per packet
Anjali Singhai71da6192015-02-21 06:42:35 +00003005 * @skb: send buffer
Anjali Singhai71da6192015-02-21 06:42:35 +00003006 *
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003007 * Note: Our HW can't DMA more than 8 buffers to build a packet on the wire
3008 * and so we need to figure out the cases where we need to linearize the skb.
3009 *
3010 * For TSO we need to count the TSO header and segment payload separately.
3011 * As such we need to check cases where we have 7 fragments or more as we
3012 * can potentially require 9 DMA transactions, 1 for the TSO header, 1 for
3013 * the segment payload in the first descriptor, and another 7 for the
3014 * fragments.
Anjali Singhai71da6192015-02-21 06:42:35 +00003015 **/
Alexander Duyck2d374902016-02-17 11:02:50 -08003016bool __i40e_chk_linearize(struct sk_buff *skb)
Anjali Singhai71da6192015-02-21 06:42:35 +00003017{
Alexander Duyck2d374902016-02-17 11:02:50 -08003018 const struct skb_frag_struct *frag, *stale;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003019 int nr_frags, sum;
Anjali Singhai71da6192015-02-21 06:42:35 +00003020
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003021 /* no need to check if number of frags is less than 7 */
Alexander Duyck2d374902016-02-17 11:02:50 -08003022 nr_frags = skb_shinfo(skb)->nr_frags;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003023 if (nr_frags < (I40E_MAX_BUFFER_TXD - 1))
Alexander Duyck2d374902016-02-17 11:02:50 -08003024 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00003025
Alexander Duyck2d374902016-02-17 11:02:50 -08003026 /* We need to walk through the list and validate that each group
Alexander Duyck841493a2016-09-06 18:05:04 -07003027 * of 6 fragments totals at least gso_size.
Alexander Duyck2d374902016-02-17 11:02:50 -08003028 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003029 nr_frags -= I40E_MAX_BUFFER_TXD - 2;
Alexander Duyck2d374902016-02-17 11:02:50 -08003030 frag = &skb_shinfo(skb)->frags[0];
3031
3032 /* Initialize size to the negative value of gso_size minus 1. We
3033 * use this as the worst case scenerio in which the frag ahead
3034 * of us only provides one byte which is why we are limited to 6
3035 * descriptors for a single transmit as the header and previous
3036 * fragment are already consuming 2 descriptors.
3037 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003038 sum = 1 - skb_shinfo(skb)->gso_size;
Alexander Duyck2d374902016-02-17 11:02:50 -08003039
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003040 /* Add size of frags 0 through 4 to create our initial sum */
3041 sum += skb_frag_size(frag++);
3042 sum += skb_frag_size(frag++);
3043 sum += skb_frag_size(frag++);
3044 sum += skb_frag_size(frag++);
3045 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08003046
3047 /* Walk through fragments adding latest fragment, testing it, and
3048 * then removing stale fragments from the sum.
3049 */
3050 stale = &skb_shinfo(skb)->frags[0];
3051 for (;;) {
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003052 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08003053
3054 /* if sum is negative we failed to make sufficient progress */
3055 if (sum < 0)
3056 return true;
3057
Alexander Duyck841493a2016-09-06 18:05:04 -07003058 if (!nr_frags--)
Alexander Duyck2d374902016-02-17 11:02:50 -08003059 break;
3060
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003061 sum -= skb_frag_size(stale++);
Anjali Singhai71da6192015-02-21 06:42:35 +00003062 }
3063
Alexander Duyck2d374902016-02-17 11:02:50 -08003064 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00003065}
3066
3067/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003068 * i40e_tx_map - Build the Tx descriptor
3069 * @tx_ring: ring to send buffer on
3070 * @skb: send buffer
3071 * @first: first buffer info buffer to use
3072 * @tx_flags: collected send information
3073 * @hdr_len: size of the packet header
3074 * @td_cmd: the command field in the descriptor
3075 * @td_offset: offset for checksum or crc
Jacob Keller69077572017-05-03 10:28:54 -07003076 *
3077 * Returns 0 on success, -1 on failure to DMA
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003078 **/
Jacob Keller69077572017-05-03 10:28:54 -07003079static inline int i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
3080 struct i40e_tx_buffer *first, u32 tx_flags,
3081 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003082{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003083 unsigned int data_len = skb->data_len;
3084 unsigned int size = skb_headlen(skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +00003085 struct skb_frag_struct *frag;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003086 struct i40e_tx_buffer *tx_bi;
3087 struct i40e_tx_desc *tx_desc;
Alexander Duycka5e9c572013-09-28 06:00:27 +00003088 u16 i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003089 u32 td_tag = 0;
3090 dma_addr_t dma;
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003091 u16 desc_count = 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003092
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003093 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
3094 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
3095 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
3096 I40E_TX_FLAGS_VLAN_SHIFT;
3097 }
3098
Alexander Duycka5e9c572013-09-28 06:00:27 +00003099 first->tx_flags = tx_flags;
3100
3101 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
3102
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003103 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +00003104 tx_bi = first;
3105
3106 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003107 unsigned int max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
3108
Alexander Duycka5e9c572013-09-28 06:00:27 +00003109 if (dma_mapping_error(tx_ring->dev, dma))
3110 goto dma_error;
3111
3112 /* record length, and DMA address */
3113 dma_unmap_len_set(tx_bi, len, size);
3114 dma_unmap_addr_set(tx_bi, dma, dma);
3115
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003116 /* align size to end of page */
3117 max_data += -dma & (I40E_MAX_READ_REQ_SIZE - 1);
Alexander Duycka5e9c572013-09-28 06:00:27 +00003118 tx_desc->buffer_addr = cpu_to_le64(dma);
3119
3120 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003121 tx_desc->cmd_type_offset_bsz =
3122 build_ctob(td_cmd, td_offset,
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003123 max_data, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003124
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003125 tx_desc++;
3126 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07003127 desc_count++;
3128
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003129 if (i == tx_ring->count) {
3130 tx_desc = I40E_TX_DESC(tx_ring, 0);
3131 i = 0;
3132 }
Alexander Duycka5e9c572013-09-28 06:00:27 +00003133
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003134 dma += max_data;
3135 size -= max_data;
Alexander Duycka5e9c572013-09-28 06:00:27 +00003136
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003137 max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
Alexander Duycka5e9c572013-09-28 06:00:27 +00003138 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003139 }
3140
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003141 if (likely(!data_len))
3142 break;
3143
Alexander Duycka5e9c572013-09-28 06:00:27 +00003144 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
3145 size, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003146
3147 tx_desc++;
3148 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07003149 desc_count++;
3150
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003151 if (i == tx_ring->count) {
3152 tx_desc = I40E_TX_DESC(tx_ring, 0);
3153 i = 0;
3154 }
3155
Alexander Duycka5e9c572013-09-28 06:00:27 +00003156 size = skb_frag_size(frag);
3157 data_len -= size;
3158
3159 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
3160 DMA_TO_DEVICE);
3161
3162 tx_bi = &tx_ring->tx_bi[i];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003163 }
3164
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003165 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Alexander Duycka5e9c572013-09-28 06:00:27 +00003166
3167 i++;
3168 if (i == tx_ring->count)
3169 i = 0;
3170
3171 tx_ring->next_to_use = i;
3172
Eric Dumazet4567dc12014-10-07 13:30:23 -07003173 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Anjali Singhai58044742015-09-25 18:26:13 -07003174
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003175 /* write last descriptor with EOP bit */
3176 td_cmd |= I40E_TX_DESC_CMD_EOP;
3177
3178 /* We can OR these values together as they both are checked against
3179 * 4 below and at this point desc_count will be used as a boolean value
3180 * after this if/else block.
3181 */
3182 desc_count |= ++tx_ring->packet_stride;
3183
Anjali Singhai58044742015-09-25 18:26:13 -07003184 /* Algorithm to optimize tail and RS bit setting:
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003185 * if queue is stopped
3186 * mark RS bit
3187 * reset packet counter
3188 * else if xmit_more is supported and is true
3189 * advance packet counter to 4
3190 * reset desc_count to 0
Anjali Singhai58044742015-09-25 18:26:13 -07003191 *
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003192 * if desc_count >= 4
3193 * mark RS bit
3194 * reset packet counter
3195 * if desc_count > 0
3196 * update tail
Anjali Singhai58044742015-09-25 18:26:13 -07003197 *
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003198 * Note: If there are less than 4 descriptors
Anjali Singhai58044742015-09-25 18:26:13 -07003199 * pending and interrupts were disabled the service task will
3200 * trigger a force WB.
3201 */
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003202 if (netif_xmit_stopped(txring_txq(tx_ring))) {
3203 goto do_rs;
3204 } else if (skb->xmit_more) {
3205 /* set stride to arm on next packet and reset desc_count */
3206 tx_ring->packet_stride = WB_STRIDE;
3207 desc_count = 0;
3208 } else if (desc_count >= WB_STRIDE) {
3209do_rs:
3210 /* write last descriptor with RS bit set */
3211 td_cmd |= I40E_TX_DESC_CMD_RS;
Anjali Singhai58044742015-09-25 18:26:13 -07003212 tx_ring->packet_stride = 0;
Anjali Singhai58044742015-09-25 18:26:13 -07003213 }
Anjali Singhai58044742015-09-25 18:26:13 -07003214
3215 tx_desc->cmd_type_offset_bsz =
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003216 build_ctob(td_cmd, td_offset, size, td_tag);
3217
3218 /* Force memory writes to complete before letting h/w know there
3219 * are new descriptors to fetch.
3220 *
3221 * We also use this memory barrier to make certain all of the
3222 * status bits have been updated before next_to_watch is written.
3223 */
3224 wmb();
3225
3226 /* set next_to_watch value indicating a packet is present */
3227 first->next_to_watch = tx_desc;
Anjali Singhai58044742015-09-25 18:26:13 -07003228
Alexander Duycka5e9c572013-09-28 06:00:27 +00003229 /* notify HW of packet */
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003230 if (desc_count) {
Anjali Singhai58044742015-09-25 18:26:13 -07003231 writel(i, tx_ring->tail);
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003232
3233 /* we need this if more than one processor can write to our tail
3234 * at a time, it synchronizes IO on IA64/Altix systems
3235 */
3236 mmiowb();
Anjali Singhai58044742015-09-25 18:26:13 -07003237 }
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003238
Jacob Keller69077572017-05-03 10:28:54 -07003239 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003240
3241dma_error:
Alexander Duycka5e9c572013-09-28 06:00:27 +00003242 dev_info(tx_ring->dev, "TX DMA map failed\n");
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003243
3244 /* clear dma mappings for failed tx_bi map */
3245 for (;;) {
3246 tx_bi = &tx_ring->tx_bi[i];
Alexander Duycka5e9c572013-09-28 06:00:27 +00003247 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003248 if (tx_bi == first)
3249 break;
3250 if (i == 0)
3251 i = tx_ring->count;
3252 i--;
3253 }
3254
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003255 tx_ring->next_to_use = i;
Jacob Keller69077572017-05-03 10:28:54 -07003256
3257 return -1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003258}
3259
3260/**
Björn Töpel74608d12017-05-24 07:55:35 +02003261 * i40e_xmit_xdp_ring - transmits an XDP buffer to an XDP Tx ring
3262 * @xdp: data to transmit
3263 * @xdp_ring: XDP Tx ring
3264 **/
3265static int i40e_xmit_xdp_ring(struct xdp_buff *xdp,
3266 struct i40e_ring *xdp_ring)
3267{
3268 u32 size = xdp->data_end - xdp->data;
3269 u16 i = xdp_ring->next_to_use;
3270 struct i40e_tx_buffer *tx_bi;
3271 struct i40e_tx_desc *tx_desc;
3272 dma_addr_t dma;
3273
3274 if (!unlikely(I40E_DESC_UNUSED(xdp_ring))) {
3275 xdp_ring->tx_stats.tx_busy++;
3276 return I40E_XDP_CONSUMED;
3277 }
3278
3279 dma = dma_map_single(xdp_ring->dev, xdp->data, size, DMA_TO_DEVICE);
3280 if (dma_mapping_error(xdp_ring->dev, dma))
3281 return I40E_XDP_CONSUMED;
3282
3283 tx_bi = &xdp_ring->tx_bi[i];
3284 tx_bi->bytecount = size;
3285 tx_bi->gso_segs = 1;
3286 tx_bi->raw_buf = xdp->data;
3287
3288 /* record length, and DMA address */
3289 dma_unmap_len_set(tx_bi, len, size);
3290 dma_unmap_addr_set(tx_bi, dma, dma);
3291
3292 tx_desc = I40E_TX_DESC(xdp_ring, i);
3293 tx_desc->buffer_addr = cpu_to_le64(dma);
3294 tx_desc->cmd_type_offset_bsz = build_ctob(I40E_TX_DESC_CMD_ICRC
3295 | I40E_TXD_CMD,
3296 0, size, 0);
3297
3298 /* Make certain all of the status bits have been updated
3299 * before next_to_watch is written.
3300 */
3301 smp_wmb();
3302
3303 i++;
3304 if (i == xdp_ring->count)
3305 i = 0;
3306
3307 tx_bi->next_to_watch = tx_desc;
3308 xdp_ring->next_to_use = i;
3309
3310 return I40E_XDP_TX;
3311}
3312
3313/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003314 * i40e_xmit_frame_ring - Sends buffer on Tx ring
3315 * @skb: send buffer
3316 * @tx_ring: ring to send buffer on
3317 *
3318 * Returns NETDEV_TX_OK if sent, else an error code
3319 **/
3320static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
3321 struct i40e_ring *tx_ring)
3322{
3323 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
3324 u32 cd_tunneling = 0, cd_l2tag2 = 0;
3325 struct i40e_tx_buffer *first;
3326 u32 td_offset = 0;
3327 u32 tx_flags = 0;
3328 __be16 protocol;
3329 u32 td_cmd = 0;
3330 u8 hdr_len = 0;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003331 int tso, count;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00003332 int tsyn;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04003333
Jesse Brandeburgb74118f2015-10-26 19:44:30 -04003334 /* prefetch the data, we'll need it later */
3335 prefetch(skb->data);
3336
Scott Petersoned0980c2017-04-13 04:45:44 -04003337 i40e_trace(xmit_frame_ring, skb, tx_ring);
3338
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003339 count = i40e_xmit_descriptor_count(skb);
Alexander Duyck2d374902016-02-17 11:02:50 -08003340 if (i40e_chk_linearize(skb, count)) {
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003341 if (__skb_linearize(skb)) {
3342 dev_kfree_skb_any(skb);
3343 return NETDEV_TX_OK;
3344 }
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003345 count = i40e_txd_use_count(skb->len);
Alexander Duyck2d374902016-02-17 11:02:50 -08003346 tx_ring->tx_stats.tx_linearize++;
3347 }
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003348
3349 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
3350 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
3351 * + 4 desc gap to avoid the cache line where head is,
3352 * + 1 desc for context descriptor,
3353 * otherwise try next time
3354 */
3355 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
3356 tx_ring->tx_stats.tx_busy++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003357 return NETDEV_TX_BUSY;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003358 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003359
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003360 /* record the location of the first descriptor for this packet */
3361 first = &tx_ring->tx_bi[tx_ring->next_to_use];
3362 first->skb = skb;
3363 first->bytecount = skb->len;
3364 first->gso_segs = 1;
3365
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003366 /* prepare the xmit flags */
3367 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
3368 goto out_drop;
3369
3370 /* obtain protocol of skb */
Vlad Yasevich3d34dd02014-08-25 10:34:52 -04003371 protocol = vlan_get_protocol(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003372
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003373 /* setup IPv4/IPv6 offloads */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00003374 if (protocol == htons(ETH_P_IP))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003375 tx_flags |= I40E_TX_FLAGS_IPV4;
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00003376 else if (protocol == htons(ETH_P_IPV6))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003377 tx_flags |= I40E_TX_FLAGS_IPV6;
3378
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003379 tso = i40e_tso(first, &hdr_len, &cd_type_cmd_tso_mss);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003380
3381 if (tso < 0)
3382 goto out_drop;
3383 else if (tso)
3384 tx_flags |= I40E_TX_FLAGS_TSO;
3385
Alexander Duyck3bc67972016-02-17 11:02:56 -08003386 /* Always offload the checksum, since it's in the data descriptor */
3387 tso = i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
3388 tx_ring, &cd_tunneling);
3389 if (tso < 0)
3390 goto out_drop;
3391
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00003392 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
3393
3394 if (tsyn)
3395 tx_flags |= I40E_TX_FLAGS_TSYN;
3396
Jakub Kicinski259afec2014-03-15 14:55:37 +00003397 skb_tx_timestamp(skb);
3398
Alexander Duyckb1941302013-09-28 06:00:32 +00003399 /* always enable CRC insertion offload */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003400 td_cmd |= I40E_TX_DESC_CMD_ICRC;
3401
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003402 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
3403 cd_tunneling, cd_l2tag2);
3404
3405 /* Add Flow Director ATR if it's enabled.
3406 *
3407 * NOTE: this must always be directly before the data descriptor.
3408 */
Alexander Duyck6b037cd2016-01-24 21:17:36 -08003409 i40e_atr(tx_ring, skb, tx_flags);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003410
Jacob Keller69077572017-05-03 10:28:54 -07003411 if (i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
3412 td_cmd, td_offset))
3413 goto cleanup_tx_tstamp;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003414
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003415 return NETDEV_TX_OK;
3416
3417out_drop:
Scott Petersoned0980c2017-04-13 04:45:44 -04003418 i40e_trace(xmit_frame_ring_drop, first->skb, tx_ring);
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003419 dev_kfree_skb_any(first->skb);
3420 first->skb = NULL;
Jacob Keller69077572017-05-03 10:28:54 -07003421cleanup_tx_tstamp:
3422 if (unlikely(tx_flags & I40E_TX_FLAGS_TSYN)) {
3423 struct i40e_pf *pf = i40e_netdev_to_pf(tx_ring->netdev);
3424
3425 dev_kfree_skb_any(pf->ptp_tx_skb);
3426 pf->ptp_tx_skb = NULL;
3427 clear_bit_unlock(__I40E_PTP_TX_IN_PROGRESS, pf->state);
3428 }
3429
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003430 return NETDEV_TX_OK;
3431}
3432
3433/**
3434 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
3435 * @skb: send buffer
3436 * @netdev: network interface device structure
3437 *
3438 * Returns NETDEV_TX_OK if sent, else an error code
3439 **/
3440netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
3441{
3442 struct i40e_netdev_priv *np = netdev_priv(netdev);
3443 struct i40e_vsi *vsi = np->vsi;
Alexander Duyck9f65e152013-09-28 06:00:58 +00003444 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003445
3446 /* hardware can't handle really short frames, hardware padding works
3447 * beyond this point
3448 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08003449 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
3450 return NETDEV_TX_OK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003451
3452 return i40e_xmit_frame_ring(skb, tx_ring);
3453}