blob: 3592288e4696eb537604b996bbd461986144e4f7 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Chris Wilson7c2fa7f2017-11-10 14:26:34 +0000139#include "i915_gem_render_state.h"
Michel Thierry578f1ac2018-01-23 16:43:49 -0800140#include "intel_lrc_reg.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300141#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100142
Thomas Daniele981e7b2014-07-24 17:04:39 +0100143#define RING_EXECLIST_QFULL (1 << 0x2)
144#define RING_EXECLIST1_VALID (1 << 0x3)
145#define RING_EXECLIST0_VALID (1 << 0x4)
146#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
147#define RING_EXECLIST1_ACTIVE (1 << 0x11)
148#define RING_EXECLIST0_ACTIVE (1 << 0x12)
149
150#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
151#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
152#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
153#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
154#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
155#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100156
Chris Wilson70c2a242016-09-09 14:11:46 +0100157#define GEN8_CTX_STATUS_COMPLETED_MASK \
Chris Wilsond8747af2017-11-20 12:34:56 +0000158 (GEN8_CTX_STATUS_COMPLETE | GEN8_CTX_STATUS_PREEMPTED)
Chris Wilson70c2a242016-09-09 14:11:46 +0100159
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100160/* Typical size of the average request (2 pipecontrols and a MI_BB) */
161#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
Chris Wilsona3aabe82016-10-04 21:11:26 +0100162#define WA_TAIL_DWORDS 2
Chris Wilson7e4992a2017-09-28 20:38:59 +0100163#define WA_TAIL_BYTES (sizeof(u32) * WA_TAIL_DWORDS)
Chris Wilsona3aabe82016-10-04 21:11:26 +0100164
Chris Wilsone2efd132016-05-24 14:53:34 +0100165static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100166 struct intel_engine_cs *engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100167static void execlists_init_reg_state(u32 *reg_state,
168 struct i915_gem_context *ctx,
169 struct intel_engine_cs *engine,
170 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000171
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000172static inline struct i915_priolist *to_priolist(struct rb_node *rb)
173{
174 return rb_entry(rb, struct i915_priolist, node);
175}
176
177static inline int rq_prio(const struct i915_request *rq)
178{
179 return rq->priotree.priority;
180}
181
182static inline bool need_preempt(const struct intel_engine_cs *engine,
183 const struct i915_request *last,
184 int prio)
185{
Chris Wilson2a694fe2018-04-03 19:35:37 +0100186 return (intel_engine_has_preemption(engine) &&
187 __execlists_need_preempt(prio, rq_prio(last)));
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000188}
189
Oscar Mateo73e4d072014-07-24 17:04:48 +0100190/**
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000191 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
192 * descriptor for a pinned context
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000193 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100194 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000195 *
196 * The context descriptor encodes various attributes of a context,
197 * including its GTT address and some flags. Because it's fairly
198 * expensive to calculate, we'll just do it once and cache the result,
199 * which remains valid until the context is unpinned.
200 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200201 * This is what a descriptor looks like, from LSB to MSB::
202 *
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200203 * bits 0-11: flags, GEN8_CTX_* (cached in ctx->desc_template)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200204 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
205 * bits 32-52: ctx ID, a globally unique tag
206 * bits 53-54: mbz, reserved for use by hardware
207 * bits 55-63: group ID, currently unused and set to 0
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200208 *
209 * Starting from Gen11, the upper dword of the descriptor has a new format:
210 *
211 * bits 32-36: reserved
212 * bits 37-47: SW context ID
213 * bits 48:53: engine instance
214 * bit 54: mbz, reserved for use by hardware
215 * bits 55-60: SW counter
216 * bits 61-63: engine class
217 *
218 * engine info, SW context ID and SW counter need to form a unique number
219 * (Context ID) per lrc.
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000220 */
221static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100222intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000223 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000224{
Chris Wilson9021ad02016-05-24 14:53:37 +0100225 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson7069b142016-04-28 09:56:52 +0100226 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000227
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200228 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (BIT(GEN8_CTX_ID_WIDTH)));
229 BUILD_BUG_ON(GEN11_MAX_CONTEXT_HW_ID > (BIT(GEN11_SW_CTX_ID_WIDTH)));
Chris Wilson7069b142016-04-28 09:56:52 +0100230
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200231 desc = ctx->desc_template; /* bits 0-11 */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200232 GEM_BUG_ON(desc & GENMASK_ULL(63, 12));
233
Michel Thierry0b29c752017-09-13 09:56:00 +0100234 desc |= i915_ggtt_offset(ce->state) + LRC_HEADER_PAGES * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100235 /* bits 12-31 */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200236 GEM_BUG_ON(desc & GENMASK_ULL(63, 32));
237
238 if (INTEL_GEN(ctx->i915) >= 11) {
239 GEM_BUG_ON(ctx->hw_id >= BIT(GEN11_SW_CTX_ID_WIDTH));
240 desc |= (u64)ctx->hw_id << GEN11_SW_CTX_ID_SHIFT;
241 /* bits 37-47 */
242
243 desc |= (u64)engine->instance << GEN11_ENGINE_INSTANCE_SHIFT;
244 /* bits 48-53 */
245
246 /* TODO: decide what to do with SW counter (bits 55-60) */
247
248 desc |= (u64)engine->class << GEN11_ENGINE_CLASS_SHIFT;
249 /* bits 61-63 */
250 } else {
251 GEM_BUG_ON(ctx->hw_id >= BIT(GEN8_CTX_ID_WIDTH));
252 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
253 }
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000254
Chris Wilson9021ad02016-05-24 14:53:37 +0100255 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000256}
257
Chris Wilson27606fd2017-09-16 21:44:13 +0100258static struct i915_priolist *
259lookup_priolist(struct intel_engine_cs *engine,
260 struct i915_priotree *pt,
261 int prio)
Chris Wilson08dd3e12017-09-16 21:44:12 +0100262{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300263 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100264 struct i915_priolist *p;
265 struct rb_node **parent, *rb;
266 bool first = true;
267
Mika Kuoppalab620e872017-09-22 15:43:03 +0300268 if (unlikely(execlists->no_priolist))
Chris Wilson08dd3e12017-09-16 21:44:12 +0100269 prio = I915_PRIORITY_NORMAL;
270
271find_priolist:
272 /* most positive priority is scheduled first, equal priorities fifo */
273 rb = NULL;
Mika Kuoppalab620e872017-09-22 15:43:03 +0300274 parent = &execlists->queue.rb_node;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100275 while (*parent) {
276 rb = *parent;
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000277 p = to_priolist(rb);
Chris Wilson08dd3e12017-09-16 21:44:12 +0100278 if (prio > p->priority) {
279 parent = &rb->rb_left;
280 } else if (prio < p->priority) {
281 parent = &rb->rb_right;
282 first = false;
283 } else {
Chris Wilson27606fd2017-09-16 21:44:13 +0100284 return p;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100285 }
286 }
287
288 if (prio == I915_PRIORITY_NORMAL) {
Mika Kuoppalab620e872017-09-22 15:43:03 +0300289 p = &execlists->default_priolist;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100290 } else {
291 p = kmem_cache_alloc(engine->i915->priorities, GFP_ATOMIC);
292 /* Convert an allocation failure to a priority bump */
293 if (unlikely(!p)) {
294 prio = I915_PRIORITY_NORMAL; /* recurses just once */
295
296 /* To maintain ordering with all rendering, after an
297 * allocation failure we have to disable all scheduling.
298 * Requests will then be executed in fifo, and schedule
299 * will ensure that dependencies are emitted in fifo.
300 * There will be still some reordering with existing
301 * requests, so if userspace lied about their
302 * dependencies that reordering may be visible.
303 */
Mika Kuoppalab620e872017-09-22 15:43:03 +0300304 execlists->no_priolist = true;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100305 goto find_priolist;
306 }
307 }
308
309 p->priority = prio;
Chris Wilson27606fd2017-09-16 21:44:13 +0100310 INIT_LIST_HEAD(&p->requests);
Chris Wilson08dd3e12017-09-16 21:44:12 +0100311 rb_link_node(&p->node, rb, parent);
Mika Kuoppalab620e872017-09-22 15:43:03 +0300312 rb_insert_color(&p->node, &execlists->queue);
Chris Wilson08dd3e12017-09-16 21:44:12 +0100313
Chris Wilson08dd3e12017-09-16 21:44:12 +0100314 if (first)
Mika Kuoppalab620e872017-09-22 15:43:03 +0300315 execlists->first = &p->node;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100316
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000317 return p;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100318}
319
Chris Wilsone61e0f52018-02-21 09:56:36 +0000320static void unwind_wa_tail(struct i915_request *rq)
Chris Wilson7e4992a2017-09-28 20:38:59 +0100321{
322 rq->tail = intel_ring_wrap(rq->ring, rq->wa_tail - WA_TAIL_BYTES);
323 assert_ring_tail_valid(rq->ring, rq->tail);
324}
325
Michał Winiarskia4598d12017-10-25 22:00:18 +0200326static void __unwind_incomplete_requests(struct intel_engine_cs *engine)
Chris Wilson7e4992a2017-09-28 20:38:59 +0100327{
Chris Wilsone61e0f52018-02-21 09:56:36 +0000328 struct i915_request *rq, *rn;
Michał Winiarski097a9482017-09-28 20:39:01 +0100329 struct i915_priolist *uninitialized_var(p);
330 int last_prio = I915_PRIORITY_INVALID;
Chris Wilson7e4992a2017-09-28 20:38:59 +0100331
332 lockdep_assert_held(&engine->timeline->lock);
333
334 list_for_each_entry_safe_reverse(rq, rn,
335 &engine->timeline->requests,
336 link) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000337 if (i915_request_completed(rq))
Chris Wilson7e4992a2017-09-28 20:38:59 +0100338 return;
339
Chris Wilsone61e0f52018-02-21 09:56:36 +0000340 __i915_request_unsubmit(rq);
Chris Wilson7e4992a2017-09-28 20:38:59 +0100341 unwind_wa_tail(rq);
342
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000343 GEM_BUG_ON(rq_prio(rq) == I915_PRIORITY_INVALID);
344 if (rq_prio(rq) != last_prio) {
345 last_prio = rq_prio(rq);
346 p = lookup_priolist(engine, &rq->priotree, last_prio);
Michał Winiarski097a9482017-09-28 20:39:01 +0100347 }
348
349 list_add(&rq->priotree.link, &p->requests);
Chris Wilson7e4992a2017-09-28 20:38:59 +0100350 }
351}
352
Michał Winiarskic41937f2017-10-26 15:35:58 +0200353void
Michał Winiarskia4598d12017-10-25 22:00:18 +0200354execlists_unwind_incomplete_requests(struct intel_engine_execlists *execlists)
355{
356 struct intel_engine_cs *engine =
357 container_of(execlists, typeof(*engine), execlists);
358
359 spin_lock_irq(&engine->timeline->lock);
360 __unwind_incomplete_requests(engine);
361 spin_unlock_irq(&engine->timeline->lock);
362}
363
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100364static inline void
Chris Wilsone61e0f52018-02-21 09:56:36 +0000365execlists_context_status_change(struct i915_request *rq, unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100366{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100367 /*
368 * Only used when GVT-g is enabled now. When GVT-g is disabled,
369 * The compiler should eliminate this function as dead-code.
370 */
371 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
372 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100373
Changbin Du3fc03062017-03-13 10:47:11 +0800374 atomic_notifier_call_chain(&rq->engine->context_status_notifier,
375 status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100376}
377
Chris Wilsonf2605202018-03-31 14:06:26 +0100378inline void
379execlists_user_begin(struct intel_engine_execlists *execlists,
380 const struct execlist_port *port)
381{
382 execlists_set_active_once(execlists, EXECLISTS_ACTIVE_USER);
383}
384
385inline void
386execlists_user_end(struct intel_engine_execlists *execlists)
387{
388 execlists_clear_active(execlists, EXECLISTS_ACTIVE_USER);
389}
390
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000391static inline void
Chris Wilsone61e0f52018-02-21 09:56:36 +0000392execlists_context_schedule_in(struct i915_request *rq)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000393{
394 execlists_context_status_change(rq, INTEL_CONTEXT_SCHEDULE_IN);
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000395 intel_engine_context_in(rq->engine);
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000396}
397
398static inline void
Chris Wilsone61e0f52018-02-21 09:56:36 +0000399execlists_context_schedule_out(struct i915_request *rq)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000400{
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000401 intel_engine_context_out(rq->engine);
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000402 execlists_context_status_change(rq, INTEL_CONTEXT_SCHEDULE_OUT);
403}
404
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000405static void
406execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
407{
408 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
409 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
410 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
411 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
412}
413
Chris Wilsone61e0f52018-02-21 09:56:36 +0000414static u64 execlists_update_context(struct i915_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100415{
Chris Wilson70c2a242016-09-09 14:11:46 +0100416 struct intel_context *ce = &rq->ctx->engine[rq->engine->id];
Zhi Wang04da8112017-02-06 18:37:16 +0800417 struct i915_hw_ppgtt *ppgtt =
418 rq->ctx->ppgtt ?: rq->i915->mm.aliasing_ppgtt;
Chris Wilson70c2a242016-09-09 14:11:46 +0100419 u32 *reg_state = ce->lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100420
Chris Wilsone6ba9992017-04-25 14:00:49 +0100421 reg_state[CTX_RING_TAIL+1] = intel_ring_set_tail(rq->ring, rq->tail);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100422
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000423 /* True 32b PPGTT with dynamic page allocation: update PDP
424 * registers and point the unallocated PDPs to scratch page.
425 * PML4 is allocated during ppgtt init, so this is not needed
426 * in 48-bit mode.
427 */
Chris Wilson949e8ab2017-02-09 14:40:36 +0000428 if (ppgtt && !i915_vm_is_48bit(&ppgtt->base))
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000429 execlists_update_context_pdps(ppgtt, reg_state);
Chris Wilson70c2a242016-09-09 14:11:46 +0100430
431 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100432}
433
Thomas Daniel05f0add2018-03-02 18:14:59 +0200434static inline void write_desc(struct intel_engine_execlists *execlists, u64 desc, u32 port)
Chris Wilsonbeecec92017-10-03 21:34:52 +0100435{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200436 if (execlists->ctrl_reg) {
437 writel(lower_32_bits(desc), execlists->submit_reg + port * 2);
438 writel(upper_32_bits(desc), execlists->submit_reg + port * 2 + 1);
439 } else {
440 writel(upper_32_bits(desc), execlists->submit_reg);
441 writel(lower_32_bits(desc), execlists->submit_reg);
442 }
Chris Wilsonbeecec92017-10-03 21:34:52 +0100443}
444
Chris Wilson70c2a242016-09-09 14:11:46 +0100445static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100446{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200447 struct intel_engine_execlists *execlists = &engine->execlists;
448 struct execlist_port *port = execlists->port;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100449 unsigned int n;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100450
Thomas Daniel05f0add2018-03-02 18:14:59 +0200451 /*
452 * ELSQ note: the submit queue is not cleared after being submitted
453 * to the HW so we need to make sure we always clean it up. This is
454 * currently ensured by the fact that we always write the same number
455 * of elsq entries, keep this in mind before changing the loop below.
456 */
457 for (n = execlists_num_ports(execlists); n--; ) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000458 struct i915_request *rq;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100459 unsigned int count;
460 u64 desc;
Chris Wilson70c2a242016-09-09 14:11:46 +0100461
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100462 rq = port_unpack(&port[n], &count);
463 if (rq) {
464 GEM_BUG_ON(count > !n);
465 if (!count++)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000466 execlists_context_schedule_in(rq);
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100467 port_set(&port[n], port_pack(rq, count));
468 desc = execlists_update_context(rq);
469 GEM_DEBUG_EXEC(port[n].context_id = upper_32_bits(desc));
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000470
Chris Wilsone7702762018-03-27 22:01:57 +0100471 GEM_TRACE("%s in[%d]: ctx=%d.%d, seqno=%d (current %d), prio=%d\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000472 engine->name, n,
Chris Wilson16c86192017-12-19 22:09:16 +0000473 port[n].context_id, count,
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000474 rq->global_seqno,
Chris Wilsone7702762018-03-27 22:01:57 +0100475 intel_engine_get_seqno(engine),
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000476 rq_prio(rq));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100477 } else {
478 GEM_BUG_ON(!n);
479 desc = 0;
480 }
481
Thomas Daniel05f0add2018-03-02 18:14:59 +0200482 write_desc(execlists, desc, n);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100483 }
Thomas Daniel05f0add2018-03-02 18:14:59 +0200484
485 /* we need to manually load the submit queue */
486 if (execlists->ctrl_reg)
487 writel(EL_CTRL_LOAD, execlists->ctrl_reg);
488
489 execlists_clear_active(execlists, EXECLISTS_ACTIVE_HWACK);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100490}
491
Chris Wilson70c2a242016-09-09 14:11:46 +0100492static bool ctx_single_port_submission(const struct i915_gem_context *ctx)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100493{
Chris Wilson70c2a242016-09-09 14:11:46 +0100494 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
Chris Wilson60958682016-12-31 11:20:11 +0000495 i915_gem_context_force_single_submission(ctx));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100496}
497
Chris Wilson70c2a242016-09-09 14:11:46 +0100498static bool can_merge_ctx(const struct i915_gem_context *prev,
499 const struct i915_gem_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100500{
Chris Wilson70c2a242016-09-09 14:11:46 +0100501 if (prev != next)
502 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100503
Chris Wilson70c2a242016-09-09 14:11:46 +0100504 if (ctx_single_port_submission(prev))
505 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100506
Chris Wilson70c2a242016-09-09 14:11:46 +0100507 return true;
508}
Peter Antoine779949f2015-05-11 16:03:27 +0100509
Chris Wilsone61e0f52018-02-21 09:56:36 +0000510static void port_assign(struct execlist_port *port, struct i915_request *rq)
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100511{
512 GEM_BUG_ON(rq == port_request(port));
513
514 if (port_isset(port))
Chris Wilsone61e0f52018-02-21 09:56:36 +0000515 i915_request_put(port_request(port));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100516
Chris Wilsone61e0f52018-02-21 09:56:36 +0000517 port_set(port, port_pack(i915_request_get(rq), port_count(port)));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100518}
519
Chris Wilsonbeecec92017-10-03 21:34:52 +0100520static void inject_preempt_context(struct intel_engine_cs *engine)
521{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200522 struct intel_engine_execlists *execlists = &engine->execlists;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100523 struct intel_context *ce =
524 &engine->i915->preempt_context->engine[engine->id];
Chris Wilsonbeecec92017-10-03 21:34:52 +0100525 unsigned int n;
526
Thomas Daniel05f0add2018-03-02 18:14:59 +0200527 GEM_BUG_ON(execlists->preempt_complete_status !=
Chris Wilsond6376372018-02-07 21:05:44 +0000528 upper_32_bits(ce->lrc_desc));
Chris Wilson09b1a4e2018-01-25 11:24:42 +0000529 GEM_BUG_ON((ce->lrc_reg_state[CTX_CONTEXT_CONTROL + 1] &
530 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
531 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT)) !=
532 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
533 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT));
534
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000535 /*
536 * Switch to our empty preempt context so
537 * the state of the GPU is known (idle).
538 */
Chris Wilson16a87392017-12-20 09:06:26 +0000539 GEM_TRACE("%s\n", engine->name);
Thomas Daniel05f0add2018-03-02 18:14:59 +0200540 for (n = execlists_num_ports(execlists); --n; )
541 write_desc(execlists, 0, n);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100542
Thomas Daniel05f0add2018-03-02 18:14:59 +0200543 write_desc(execlists, ce->lrc_desc, n);
544
545 /* we need to manually load the submit queue */
546 if (execlists->ctrl_reg)
547 writel(EL_CTRL_LOAD, execlists->ctrl_reg);
548
Michel Thierryba74cb12017-11-20 12:34:58 +0000549 execlists_clear_active(&engine->execlists, EXECLISTS_ACTIVE_HWACK);
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000550 execlists_set_active(&engine->execlists, EXECLISTS_ACTIVE_PREEMPT);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100551}
552
Chris Wilson70c2a242016-09-09 14:11:46 +0100553static void execlists_dequeue(struct intel_engine_cs *engine)
554{
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300555 struct intel_engine_execlists * const execlists = &engine->execlists;
556 struct execlist_port *port = execlists->port;
Mika Kuoppala76e70082017-09-22 15:43:07 +0300557 const struct execlist_port * const last_port =
558 &execlists->port[execlists->port_mask];
Chris Wilsone61e0f52018-02-21 09:56:36 +0000559 struct i915_request *last = port_request(port);
Chris Wilson20311bd2016-11-14 20:41:03 +0000560 struct rb_node *rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100561 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100562
Chris Wilson70c2a242016-09-09 14:11:46 +0100563 /* Hardware submission is through 2 ports. Conceptually each port
564 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
565 * static for a context, and unique to each, so we only execute
566 * requests belonging to a single context from each ring. RING_HEAD
567 * is maintained by the CS in the context image, it marks the place
568 * where it got up to last time, and through RING_TAIL we tell the CS
569 * where we want to execute up to this time.
570 *
571 * In this list the requests are in order of execution. Consecutive
572 * requests from the same context are adjacent in the ringbuffer. We
573 * can combine these requests into a single RING_TAIL update:
574 *
575 * RING_HEAD...req1...req2
576 * ^- RING_TAIL
577 * since to execute req2 the CS must first execute req1.
578 *
579 * Our goal then is to point each port to the end of a consecutive
580 * sequence of requests as being the most optimal (fewest wake ups
581 * and context switches) submission.
582 */
583
Tvrtko Ursulin9f7886d2017-03-21 10:55:11 +0000584 spin_lock_irq(&engine->timeline->lock);
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300585 rb = execlists->first;
586 GEM_BUG_ON(rb_first(&execlists->queue) != rb);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100587
588 if (last) {
589 /*
590 * Don't resubmit or switch until all outstanding
591 * preemptions (lite-restore) are seen. Then we
592 * know the next preemption status we see corresponds
593 * to this ELSP update.
594 */
Chris Wilsoneed7ec52018-03-24 12:58:29 +0000595 GEM_BUG_ON(!execlists_is_active(execlists,
596 EXECLISTS_ACTIVE_USER));
Michel Thierryba74cb12017-11-20 12:34:58 +0000597 GEM_BUG_ON(!port_count(&port[0]));
Chris Wilsonbeecec92017-10-03 21:34:52 +0100598 if (port_count(&port[0]) > 1)
599 goto unlock;
600
Michel Thierryba74cb12017-11-20 12:34:58 +0000601 /*
602 * If we write to ELSP a second time before the HW has had
603 * a chance to respond to the previous write, we can confuse
604 * the HW and hit "undefined behaviour". After writing to ELSP,
605 * we must then wait until we see a context-switch event from
606 * the HW to indicate that it has had a chance to respond.
607 */
608 if (!execlists_is_active(execlists, EXECLISTS_ACTIVE_HWACK))
609 goto unlock;
610
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000611 if (need_preempt(engine, last, execlists->queue_priority)) {
Chris Wilsonbeecec92017-10-03 21:34:52 +0100612 inject_preempt_context(engine);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100613 goto unlock;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100614 }
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000615
616 /*
617 * In theory, we could coalesce more requests onto
618 * the second port (the first port is active, with
619 * no preemptions pending). However, that means we
620 * then have to deal with the possible lite-restore
621 * of the second port (as we submit the ELSP, there
622 * may be a context-switch) but also we may complete
623 * the resubmission before the context-switch. Ergo,
624 * coalescing onto the second port will cause a
625 * preemption event, but we cannot predict whether
626 * that will affect port[0] or port[1].
627 *
628 * If the second port is already active, we can wait
629 * until the next context-switch before contemplating
630 * new requests. The GPU will be busy and we should be
631 * able to resubmit the new ELSP before it idles,
632 * avoiding pipeline bubbles (momentary pauses where
633 * the driver is unable to keep up the supply of new
634 * work). However, we have to double check that the
635 * priorities of the ports haven't been switch.
636 */
637 if (port_count(&port[1]))
638 goto unlock;
639
640 /*
641 * WaIdleLiteRestore:bdw,skl
642 * Apply the wa NOOPs to prevent
643 * ring:HEAD == rq:TAIL as we resubmit the
644 * request. See gen8_emit_breadcrumb() for
645 * where we prepare the padding after the
646 * end of the request.
647 */
648 last->tail = last->wa_tail;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100649 }
650
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000651 while (rb) {
652 struct i915_priolist *p = to_priolist(rb);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000653 struct i915_request *rq, *rn;
Chris Wilson20311bd2016-11-14 20:41:03 +0000654
Chris Wilson6c067572017-05-17 13:10:03 +0100655 list_for_each_entry_safe(rq, rn, &p->requests, priotree.link) {
656 /*
657 * Can we combine this request with the current port?
658 * It has to be the same context/ringbuffer and not
659 * have any exceptions (e.g. GVT saying never to
660 * combine contexts).
661 *
662 * If we can combine the requests, we can execute both
663 * by updating the RING_TAIL to point to the end of the
664 * second request, and so we never need to tell the
665 * hardware about the first.
Chris Wilson70c2a242016-09-09 14:11:46 +0100666 */
Chris Wilson6c067572017-05-17 13:10:03 +0100667 if (last && !can_merge_ctx(rq->ctx, last->ctx)) {
668 /*
669 * If we are on the second port and cannot
670 * combine this request with the last, then we
671 * are done.
672 */
Mika Kuoppala76e70082017-09-22 15:43:07 +0300673 if (port == last_port) {
Chris Wilson6c067572017-05-17 13:10:03 +0100674 __list_del_many(&p->requests,
675 &rq->priotree.link);
676 goto done;
677 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100678
Chris Wilson6c067572017-05-17 13:10:03 +0100679 /*
680 * If GVT overrides us we only ever submit
681 * port[0], leaving port[1] empty. Note that we
682 * also have to be careful that we don't queue
683 * the same context (even though a different
684 * request) to the second port.
685 */
686 if (ctx_single_port_submission(last->ctx) ||
687 ctx_single_port_submission(rq->ctx)) {
688 __list_del_many(&p->requests,
689 &rq->priotree.link);
690 goto done;
691 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100692
Chris Wilson6c067572017-05-17 13:10:03 +0100693 GEM_BUG_ON(last->ctx == rq->ctx);
Chris Wilson70c2a242016-09-09 14:11:46 +0100694
Chris Wilson6c067572017-05-17 13:10:03 +0100695 if (submit)
696 port_assign(port, last);
697 port++;
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300698
699 GEM_BUG_ON(port_isset(port));
Chris Wilson6c067572017-05-17 13:10:03 +0100700 }
701
702 INIT_LIST_HEAD(&rq->priotree.link);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000703 __i915_request_submit(rq);
704 trace_i915_request_in(rq, port_index(port, execlists));
Chris Wilson6c067572017-05-17 13:10:03 +0100705 last = rq;
706 submit = true;
Chris Wilson70c2a242016-09-09 14:11:46 +0100707 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000708
Chris Wilson20311bd2016-11-14 20:41:03 +0000709 rb = rb_next(rb);
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300710 rb_erase(&p->node, &execlists->queue);
Chris Wilson6c067572017-05-17 13:10:03 +0100711 INIT_LIST_HEAD(&p->requests);
712 if (p->priority != I915_PRIORITY_NORMAL)
Chris Wilsonc5cf9a92017-05-17 13:10:04 +0100713 kmem_cache_free(engine->i915->priorities, p);
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000714 }
Chris Wilson6c067572017-05-17 13:10:03 +0100715done:
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000716 execlists->queue_priority = rb ? to_priolist(rb)->priority : INT_MIN;
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300717 execlists->first = rb;
Chris Wilson6c067572017-05-17 13:10:03 +0100718 if (submit)
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100719 port_assign(port, last);
Chris Wilson339ccd32018-02-15 16:25:53 +0000720
721 /* We must always keep the beast fed if we have work piled up */
Chris Wilson339ccd32018-02-15 16:25:53 +0000722 GEM_BUG_ON(execlists->first && !port_isset(execlists->port));
723
Chris Wilsonbeecec92017-10-03 21:34:52 +0100724unlock:
Tvrtko Ursulin9f7886d2017-03-21 10:55:11 +0000725 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson70c2a242016-09-09 14:11:46 +0100726
Chris Wilson4a118ec2017-10-23 22:32:36 +0100727 if (submit) {
Chris Wilsonf2605202018-03-31 14:06:26 +0100728 execlists_user_begin(execlists, execlists->port);
Chris Wilson70c2a242016-09-09 14:11:46 +0100729 execlists_submit_ports(engine);
Chris Wilson4a118ec2017-10-23 22:32:36 +0100730 }
Chris Wilsond081e022018-02-16 15:32:10 +0000731
732 GEM_BUG_ON(port_isset(execlists->port) &&
733 !execlists_is_active(execlists, EXECLISTS_ACTIVE_USER));
Michel Thierryacdd8842014-07-24 17:04:38 +0100734}
735
Michał Winiarskic41937f2017-10-26 15:35:58 +0200736void
Michał Winiarskia4598d12017-10-25 22:00:18 +0200737execlists_cancel_port_requests(struct intel_engine_execlists * const execlists)
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300738{
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100739 struct execlist_port *port = execlists->port;
Mika Kuoppaladc2279e2017-10-10 14:48:57 +0300740 unsigned int num_ports = execlists_num_ports(execlists);
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300741
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100742 while (num_ports-- && port_isset(port)) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000743 struct i915_request *rq = port_request(port);
Chris Wilson7e44fc22017-09-26 11:17:19 +0100744
Chris Wilson4a118ec2017-10-23 22:32:36 +0100745 GEM_BUG_ON(!execlists->active);
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000746 intel_engine_context_out(rq->engine);
Weinan Li702791f2018-03-06 10:15:57 +0800747
748 execlists_context_status_change(rq,
749 i915_request_completed(rq) ?
750 INTEL_CONTEXT_SCHEDULE_OUT :
751 INTEL_CONTEXT_SCHEDULE_PREEMPTED);
752
Chris Wilsone61e0f52018-02-21 09:56:36 +0000753 i915_request_put(rq);
Chris Wilson7e44fc22017-09-26 11:17:19 +0100754
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100755 memset(port, 0, sizeof(*port));
756 port++;
757 }
Chris Wilsoneed7ec52018-03-24 12:58:29 +0000758
Chris Wilsonf2605202018-03-31 14:06:26 +0100759 execlists_user_end(execlists);
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300760}
761
Chris Wilson46b36172018-03-23 10:18:24 +0000762static void clear_gtiir(struct intel_engine_cs *engine)
763{
764 static const u8 gtiir[] = {
765 [RCS] = 0,
766 [BCS] = 0,
767 [VCS] = 1,
768 [VCS2] = 1,
769 [VECS] = 3,
770 };
771 struct drm_i915_private *dev_priv = engine->i915;
772 int i;
773
774 /* TODO: correctly reset irqs for gen11 */
775 if (WARN_ON_ONCE(INTEL_GEN(engine->i915) >= 11))
776 return;
777
778 GEM_BUG_ON(engine->id >= ARRAY_SIZE(gtiir));
779
780 /*
781 * Clear any pending interrupt state.
782 *
783 * We do it twice out of paranoia that some of the IIR are
784 * double buffered, and so if we only reset it once there may
785 * still be an interrupt pending.
786 */
787 for (i = 0; i < 2; i++) {
788 I915_WRITE(GEN8_GT_IIR(gtiir[engine->id]),
789 engine->irq_keep_mask);
790 POSTING_READ(GEN8_GT_IIR(gtiir[engine->id]));
791 }
792 GEM_BUG_ON(I915_READ(GEN8_GT_IIR(gtiir[engine->id])) &
793 engine->irq_keep_mask);
794}
795
796static void reset_irq(struct intel_engine_cs *engine)
797{
798 /* Mark all CS interrupts as complete */
799 smp_store_mb(engine->execlists.active, 0);
800 synchronize_hardirq(engine->i915->drm.irq);
801
802 clear_gtiir(engine);
803
804 /*
805 * The port is checked prior to scheduling a tasklet, but
806 * just in case we have suspended the tasklet to do the
807 * wedging make sure that when it wakes, it decides there
808 * is no work to do by clearing the irq_posted bit.
809 */
810 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
811}
812
Chris Wilson27a5f612017-09-15 18:31:00 +0100813static void execlists_cancel_requests(struct intel_engine_cs *engine)
814{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300815 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsone61e0f52018-02-21 09:56:36 +0000816 struct i915_request *rq, *rn;
Chris Wilson27a5f612017-09-15 18:31:00 +0100817 struct rb_node *rb;
818 unsigned long flags;
Chris Wilson27a5f612017-09-15 18:31:00 +0100819
Chris Wilson963ddd62018-03-02 11:33:24 +0000820 GEM_TRACE("%s\n", engine->name);
821
Chris Wilsona3e38832018-03-02 14:32:45 +0000822 /*
823 * Before we call engine->cancel_requests(), we should have exclusive
824 * access to the submission state. This is arranged for us by the
825 * caller disabling the interrupt generation, the tasklet and other
826 * threads that may then access the same state, giving us a free hand
827 * to reset state. However, we still need to let lockdep be aware that
828 * we know this state may be accessed in hardirq context, so we
829 * disable the irq around this manipulation and we want to keep
830 * the spinlock focused on its duties and not accidentally conflate
831 * coverage to the submission's irq state. (Similarly, although we
832 * shouldn't need to disable irq around the manipulation of the
833 * submission's irq state, we also wish to remind ourselves that
834 * it is irq state.)
835 */
836 local_irq_save(flags);
Chris Wilson27a5f612017-09-15 18:31:00 +0100837
838 /* Cancel the requests on the HW and clear the ELSP tracker. */
Michał Winiarskia4598d12017-10-25 22:00:18 +0200839 execlists_cancel_port_requests(execlists);
Chris Wilson46b36172018-03-23 10:18:24 +0000840 reset_irq(engine);
Chris Wilson27a5f612017-09-15 18:31:00 +0100841
Chris Wilsona3e38832018-03-02 14:32:45 +0000842 spin_lock(&engine->timeline->lock);
843
Chris Wilson27a5f612017-09-15 18:31:00 +0100844 /* Mark all executing requests as skipped. */
845 list_for_each_entry(rq, &engine->timeline->requests, link) {
846 GEM_BUG_ON(!rq->global_seqno);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000847 if (!i915_request_completed(rq))
Chris Wilson27a5f612017-09-15 18:31:00 +0100848 dma_fence_set_error(&rq->fence, -EIO);
849 }
850
851 /* Flush the queued requests to the timeline list (for retiring). */
Mika Kuoppalab620e872017-09-22 15:43:03 +0300852 rb = execlists->first;
Chris Wilson27a5f612017-09-15 18:31:00 +0100853 while (rb) {
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000854 struct i915_priolist *p = to_priolist(rb);
Chris Wilson27a5f612017-09-15 18:31:00 +0100855
856 list_for_each_entry_safe(rq, rn, &p->requests, priotree.link) {
857 INIT_LIST_HEAD(&rq->priotree.link);
Chris Wilson27a5f612017-09-15 18:31:00 +0100858
859 dma_fence_set_error(&rq->fence, -EIO);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000860 __i915_request_submit(rq);
Chris Wilson27a5f612017-09-15 18:31:00 +0100861 }
862
863 rb = rb_next(rb);
Mika Kuoppalab620e872017-09-22 15:43:03 +0300864 rb_erase(&p->node, &execlists->queue);
Chris Wilson27a5f612017-09-15 18:31:00 +0100865 INIT_LIST_HEAD(&p->requests);
866 if (p->priority != I915_PRIORITY_NORMAL)
867 kmem_cache_free(engine->i915->priorities, p);
868 }
869
870 /* Remaining _unready_ requests will be nop'ed when submitted */
871
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000872 execlists->queue_priority = INT_MIN;
Mika Kuoppalab620e872017-09-22 15:43:03 +0300873 execlists->queue = RB_ROOT;
874 execlists->first = NULL;
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100875 GEM_BUG_ON(port_isset(execlists->port));
Chris Wilson27a5f612017-09-15 18:31:00 +0100876
Chris Wilsona3e38832018-03-02 14:32:45 +0000877 spin_unlock(&engine->timeline->lock);
878
Chris Wilsona3e38832018-03-02 14:32:45 +0000879 local_irq_restore(flags);
Chris Wilson27a5f612017-09-15 18:31:00 +0100880}
881
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200882/*
Oscar Mateo73e4d072014-07-24 17:04:48 +0100883 * Check the unread Context Status Buffers and manage the submission of new
884 * contexts to the ELSP accordingly.
885 */
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +0530886static void execlists_submission_tasklet(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100887{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300888 struct intel_engine_cs * const engine = (struct intel_engine_cs *)data;
889 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsonf2605202018-03-31 14:06:26 +0100890 struct execlist_port *port = execlists->port;
Chris Wilsonc0336662016-05-06 15:40:21 +0100891 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilsonbb5db7e2018-01-22 10:07:14 +0000892 bool fw = false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100893
Chris Wilson9153e6b2018-03-21 09:10:27 +0000894 /*
895 * We can skip acquiring intel_runtime_pm_get() here as it was taken
Chris Wilson48921262017-04-11 18:58:50 +0100896 * on our behalf by the request (see i915_gem_mark_busy()) and it will
897 * not be relinquished until the device is idle (see
898 * i915_gem_idle_work_handler()). As a precaution, we make sure
899 * that all ELSP are drained i.e. we have processed the CSB,
900 * before allowing ourselves to idle and calling intel_runtime_pm_put().
901 */
902 GEM_BUG_ON(!dev_priv->gt.awake);
903
Chris Wilson9153e6b2018-03-21 09:10:27 +0000904 /*
905 * Prefer doing test_and_clear_bit() as a two stage operation to avoid
Chris Wilson899f6202017-03-21 11:33:20 +0000906 * imposing the cost of a locked atomic transaction when submitting a
907 * new request (outside of the context-switch interrupt).
908 */
909 while (test_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted)) {
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100910 /* The HWSP contains a (cacheable) mirror of the CSB */
911 const u32 *buf =
912 &engine->status_page.page_addr[I915_HWS_CSB_BUF0_INDEX];
Chris Wilson4af0d722017-03-25 20:10:53 +0000913 unsigned int head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100914
Mika Kuoppalab620e872017-09-22 15:43:03 +0300915 if (unlikely(execlists->csb_use_mmio)) {
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100916 buf = (u32 * __force)
917 (dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_BUF_LO(engine, 0)));
Mika Kuoppalab620e872017-09-22 15:43:03 +0300918 execlists->csb_head = -1; /* force mmio read of CSB ptrs */
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100919 }
920
Chris Wilson9153e6b2018-03-21 09:10:27 +0000921 /* Clear before reading to catch new interrupts */
922 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
923 smp_mb__after_atomic();
924
Mika Kuoppalab620e872017-09-22 15:43:03 +0300925 if (unlikely(execlists->csb_head == -1)) { /* following a reset */
Chris Wilsonbb5db7e2018-01-22 10:07:14 +0000926 if (!fw) {
927 intel_uncore_forcewake_get(dev_priv,
928 execlists->fw_domains);
929 fw = true;
930 }
931
Chris Wilson767a9832017-09-13 09:56:05 +0100932 head = readl(dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)));
933 tail = GEN8_CSB_WRITE_PTR(head);
934 head = GEN8_CSB_READ_PTR(head);
Mika Kuoppalab620e872017-09-22 15:43:03 +0300935 execlists->csb_head = head;
Chris Wilson767a9832017-09-13 09:56:05 +0100936 } else {
937 const int write_idx =
938 intel_hws_csb_write_index(dev_priv) -
939 I915_HWS_CSB_BUF0_INDEX;
940
Mika Kuoppalab620e872017-09-22 15:43:03 +0300941 head = execlists->csb_head;
Chris Wilson767a9832017-09-13 09:56:05 +0100942 tail = READ_ONCE(buf[write_idx]);
943 }
Chris Wilsonbb5db7e2018-01-22 10:07:14 +0000944 GEM_TRACE("%s cs-irq head=%d [%d%s], tail=%d [%d%s]\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000945 engine->name,
Chris Wilsonbb5db7e2018-01-22 10:07:14 +0000946 head, GEN8_CSB_READ_PTR(readl(dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)))), fw ? "" : "?",
947 tail, GEN8_CSB_WRITE_PTR(readl(dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)))), fw ? "" : "?");
Mika Kuoppalab620e872017-09-22 15:43:03 +0300948
Chris Wilson4af0d722017-03-25 20:10:53 +0000949 while (head != tail) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000950 struct i915_request *rq;
Chris Wilson4af0d722017-03-25 20:10:53 +0000951 unsigned int status;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100952 unsigned int count;
Chris Wilsona37951a2017-01-24 11:00:06 +0000953
Chris Wilson4af0d722017-03-25 20:10:53 +0000954 if (++head == GEN8_CSB_ENTRIES)
955 head = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100956
Chris Wilson2ffe80a2017-02-06 17:05:02 +0000957 /* We are flying near dragons again.
958 *
959 * We hold a reference to the request in execlist_port[]
960 * but no more than that. We are operating in softirq
961 * context and so cannot hold any mutex or sleep. That
962 * prevents us stopping the requests we are processing
963 * in port[] from being retired simultaneously (the
964 * breadcrumb will be complete before we see the
965 * context-switch). As we only hold the reference to the
966 * request, any pointer chasing underneath the request
967 * is subject to a potential use-after-free. Thus we
968 * store all of the bookkeeping within port[] as
969 * required, and avoid using unguarded pointers beneath
970 * request itself. The same applies to the atomic
971 * status notifier.
972 */
973
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100974 status = READ_ONCE(buf[2 * head]); /* maybe mmio! */
Chris Wilson193a98d2017-12-22 13:27:42 +0000975 GEM_TRACE("%s csb[%d]: status=0x%08x:0x%08x, active=0x%x\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000976 engine->name, head,
Chris Wilson193a98d2017-12-22 13:27:42 +0000977 status, buf[2*head + 1],
978 execlists->active);
Michel Thierryba74cb12017-11-20 12:34:58 +0000979
980 if (status & (GEN8_CTX_STATUS_IDLE_ACTIVE |
981 GEN8_CTX_STATUS_PREEMPTED))
982 execlists_set_active(execlists,
983 EXECLISTS_ACTIVE_HWACK);
984 if (status & GEN8_CTX_STATUS_ACTIVE_IDLE)
985 execlists_clear_active(execlists,
986 EXECLISTS_ACTIVE_HWACK);
987
Chris Wilson70c2a242016-09-09 14:11:46 +0100988 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
989 continue;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100990
Chris Wilson1f5f9ed2017-11-20 12:34:57 +0000991 /* We should never get a COMPLETED | IDLE_ACTIVE! */
992 GEM_BUG_ON(status & GEN8_CTX_STATUS_IDLE_ACTIVE);
993
Chris Wilsone40dd222017-11-20 12:34:55 +0000994 if (status & GEN8_CTX_STATUS_COMPLETE &&
Chris Wilsond6376372018-02-07 21:05:44 +0000995 buf[2*head + 1] == execlists->preempt_complete_status) {
Chris Wilson193a98d2017-12-22 13:27:42 +0000996 GEM_TRACE("%s preempt-idle\n", engine->name);
997
Michał Winiarskia4598d12017-10-25 22:00:18 +0200998 execlists_cancel_port_requests(execlists);
999 execlists_unwind_incomplete_requests(execlists);
Chris Wilsonbeecec92017-10-03 21:34:52 +01001000
Chris Wilson4a118ec2017-10-23 22:32:36 +01001001 GEM_BUG_ON(!execlists_is_active(execlists,
1002 EXECLISTS_ACTIVE_PREEMPT));
1003 execlists_clear_active(execlists,
1004 EXECLISTS_ACTIVE_PREEMPT);
Chris Wilsonbeecec92017-10-03 21:34:52 +01001005 continue;
1006 }
1007
1008 if (status & GEN8_CTX_STATUS_PREEMPTED &&
Chris Wilson4a118ec2017-10-23 22:32:36 +01001009 execlists_is_active(execlists,
1010 EXECLISTS_ACTIVE_PREEMPT))
Chris Wilsonbeecec92017-10-03 21:34:52 +01001011 continue;
1012
Chris Wilson4a118ec2017-10-23 22:32:36 +01001013 GEM_BUG_ON(!execlists_is_active(execlists,
1014 EXECLISTS_ACTIVE_USER));
1015
Chris Wilson77f0d0e2017-05-17 13:10:00 +01001016 rq = port_unpack(port, &count);
Chris Wilsone7702762018-03-27 22:01:57 +01001017 GEM_TRACE("%s out[0]: ctx=%d.%d, seqno=%d (current %d), prio=%d\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +00001018 engine->name,
Chris Wilson16c86192017-12-19 22:09:16 +00001019 port->context_id, count,
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001020 rq ? rq->global_seqno : 0,
Chris Wilsone7702762018-03-27 22:01:57 +01001021 intel_engine_get_seqno(engine),
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001022 rq ? rq_prio(rq) : 0);
Chris Wilsone0840392018-02-21 15:23:01 +00001023
1024 /* Check the context/desc id for this event matches */
1025 GEM_DEBUG_BUG_ON(buf[2 * head + 1] != port->context_id);
1026
Chris Wilson77f0d0e2017-05-17 13:10:00 +01001027 GEM_BUG_ON(count == 0);
1028 if (--count == 0) {
Chris Wilsonf2605202018-03-31 14:06:26 +01001029 /*
1030 * On the final event corresponding to the
1031 * submission of this context, we expect either
1032 * an element-switch event or a completion
1033 * event (and on completion, the active-idle
1034 * marker). No more preemptions, lite-restore
1035 * or otherwise.
1036 */
Chris Wilson70c2a242016-09-09 14:11:46 +01001037 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
Chris Wilsond8747af2017-11-20 12:34:56 +00001038 GEM_BUG_ON(port_isset(&port[1]) &&
1039 !(status & GEN8_CTX_STATUS_ELEMENT_SWITCH));
Chris Wilsonf2605202018-03-31 14:06:26 +01001040 GEM_BUG_ON(!port_isset(&port[1]) &&
1041 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
1042
1043 /*
1044 * We rely on the hardware being strongly
1045 * ordered, that the breadcrumb write is
1046 * coherent (visible from the CPU) before the
1047 * user interrupt and CSB is processed.
1048 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00001049 GEM_BUG_ON(!i915_request_completed(rq));
Chris Wilsonf2605202018-03-31 14:06:26 +01001050
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +00001051 execlists_context_schedule_out(rq);
Chris Wilsone61e0f52018-02-21 09:56:36 +00001052 trace_i915_request_out(rq);
1053 i915_request_put(rq);
Chris Wilson77f0d0e2017-05-17 13:10:00 +01001054
Chris Wilson65cb8c02018-02-21 15:15:53 +00001055 GEM_TRACE("%s completed ctx=%d\n",
1056 engine->name, port->context_id);
1057
Chris Wilsonf2605202018-03-31 14:06:26 +01001058 port = execlists_port_complete(execlists, port);
1059 if (port_isset(port))
1060 execlists_user_begin(execlists, port);
1061 else
1062 execlists_user_end(execlists);
Chris Wilson77f0d0e2017-05-17 13:10:00 +01001063 } else {
1064 port_set(port, port_pack(rq, count));
Chris Wilson70c2a242016-09-09 14:11:46 +01001065 }
Chris Wilson4af0d722017-03-25 20:10:53 +00001066 }
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +00001067
Mika Kuoppalab620e872017-09-22 15:43:03 +03001068 if (head != execlists->csb_head) {
1069 execlists->csb_head = head;
Chris Wilson767a9832017-09-13 09:56:05 +01001070 writel(_MASKED_FIELD(GEN8_CSB_READ_PTR_MASK, head << 8),
1071 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)));
1072 }
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +00001073 }
1074
Chris Wilson4a118ec2017-10-23 22:32:36 +01001075 if (!execlists_is_active(execlists, EXECLISTS_ACTIVE_PREEMPT))
Chris Wilson70c2a242016-09-09 14:11:46 +01001076 execlists_dequeue(engine);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +00001077
Chris Wilsonbb5db7e2018-01-22 10:07:14 +00001078 if (fw)
1079 intel_uncore_forcewake_put(dev_priv, execlists->fw_domains);
Chris Wilsoneed7ec52018-03-24 12:58:29 +00001080
1081 /* If the engine is now idle, so should be the flag; and vice versa. */
1082 GEM_BUG_ON(execlists_is_active(&engine->execlists,
1083 EXECLISTS_ACTIVE_USER) ==
1084 !port_isset(engine->execlists.port));
Thomas Daniele981e7b2014-07-24 17:04:39 +01001085}
1086
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001087static void queue_request(struct intel_engine_cs *engine,
1088 struct i915_priotree *pt,
1089 int prio)
Chris Wilson27606fd2017-09-16 21:44:13 +01001090{
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001091 list_add_tail(&pt->link, &lookup_priolist(engine, pt, prio)->requests);
1092}
Chris Wilson27606fd2017-09-16 21:44:13 +01001093
Chris Wilsonae2f5c02018-03-26 12:50:34 +01001094static void __submit_queue(struct intel_engine_cs *engine, int prio)
1095{
1096 engine->execlists.queue_priority = prio;
1097 tasklet_hi_schedule(&engine->execlists.tasklet);
1098}
1099
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001100static void submit_queue(struct intel_engine_cs *engine, int prio)
1101{
Chris Wilsonae2f5c02018-03-26 12:50:34 +01001102 if (prio > engine->execlists.queue_priority)
1103 __submit_queue(engine, prio);
Chris Wilson27606fd2017-09-16 21:44:13 +01001104}
1105
Chris Wilsone61e0f52018-02-21 09:56:36 +00001106static void execlists_submit_request(struct i915_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +01001107{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001108 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +01001109 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +01001110
Chris Wilson663f71e2016-11-14 20:41:00 +00001111 /* Will be called from irq-context when using foreign fences. */
1112 spin_lock_irqsave(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +01001113
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001114 queue_request(engine, &request->priotree, rq_prio(request));
1115 submit_queue(engine, rq_prio(request));
Michel Thierryacdd8842014-07-24 17:04:38 +01001116
Mika Kuoppalab620e872017-09-22 15:43:03 +03001117 GEM_BUG_ON(!engine->execlists.first);
Chris Wilson6c067572017-05-17 13:10:03 +01001118 GEM_BUG_ON(list_empty(&request->priotree.link));
1119
Chris Wilson663f71e2016-11-14 20:41:00 +00001120 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +01001121}
1122
Chris Wilsone61e0f52018-02-21 09:56:36 +00001123static struct i915_request *pt_to_request(struct i915_priotree *pt)
Chris Wilson1f181222017-10-03 21:34:50 +01001124{
Chris Wilsone61e0f52018-02-21 09:56:36 +00001125 return container_of(pt, struct i915_request, priotree);
Chris Wilson1f181222017-10-03 21:34:50 +01001126}
1127
Chris Wilson20311bd2016-11-14 20:41:03 +00001128static struct intel_engine_cs *
1129pt_lock_engine(struct i915_priotree *pt, struct intel_engine_cs *locked)
1130{
Chris Wilson1f181222017-10-03 21:34:50 +01001131 struct intel_engine_cs *engine = pt_to_request(pt)->engine;
Chris Wilson20311bd2016-11-14 20:41:03 +00001132
Chris Wilsona79a5242017-03-27 21:21:43 +01001133 GEM_BUG_ON(!locked);
1134
Chris Wilson20311bd2016-11-14 20:41:03 +00001135 if (engine != locked) {
Chris Wilsona79a5242017-03-27 21:21:43 +01001136 spin_unlock(&locked->timeline->lock);
1137 spin_lock(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +00001138 }
1139
1140 return engine;
1141}
1142
Chris Wilsone61e0f52018-02-21 09:56:36 +00001143static void execlists_schedule(struct i915_request *request, int prio)
Chris Wilson20311bd2016-11-14 20:41:03 +00001144{
Chris Wilsona79a5242017-03-27 21:21:43 +01001145 struct intel_engine_cs *engine;
Chris Wilson20311bd2016-11-14 20:41:03 +00001146 struct i915_dependency *dep, *p;
1147 struct i915_dependency stack;
1148 LIST_HEAD(dfs);
1149
Chris Wilson7d1ea602017-09-28 20:39:00 +01001150 GEM_BUG_ON(prio == I915_PRIORITY_INVALID);
1151
Chris Wilsone61e0f52018-02-21 09:56:36 +00001152 if (i915_request_completed(request))
Chris Wilsonc218ee02018-01-06 10:56:18 +00001153 return;
1154
Chris Wilson20311bd2016-11-14 20:41:03 +00001155 if (prio <= READ_ONCE(request->priotree.priority))
1156 return;
1157
Chris Wilson70cd1472016-11-28 14:36:49 +00001158 /* Need BKL in order to use the temporary link inside i915_dependency */
1159 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilson20311bd2016-11-14 20:41:03 +00001160
1161 stack.signaler = &request->priotree;
1162 list_add(&stack.dfs_link, &dfs);
1163
Chris Wilsonce01b172018-01-02 15:12:26 +00001164 /*
1165 * Recursively bump all dependent priorities to match the new request.
Chris Wilson20311bd2016-11-14 20:41:03 +00001166 *
1167 * A naive approach would be to use recursion:
1168 * static void update_priorities(struct i915_priotree *pt, prio) {
1169 * list_for_each_entry(dep, &pt->signalers_list, signal_link)
1170 * update_priorities(dep->signal, prio)
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001171 * queue_request(pt);
Chris Wilson20311bd2016-11-14 20:41:03 +00001172 * }
1173 * but that may have unlimited recursion depth and so runs a very
1174 * real risk of overunning the kernel stack. Instead, we build
1175 * a flat list of all dependencies starting with the current request.
1176 * As we walk the list of dependencies, we add all of its dependencies
1177 * to the end of the list (this may include an already visited
1178 * request) and continue to walk onwards onto the new dependencies. The
1179 * end result is a topological list of requests in reverse order, the
1180 * last element in the list is the request we must execute first.
1181 */
Chris Wilson2221c5b2018-01-02 15:12:27 +00001182 list_for_each_entry(dep, &dfs, dfs_link) {
Chris Wilson20311bd2016-11-14 20:41:03 +00001183 struct i915_priotree *pt = dep->signaler;
1184
Chris Wilsonce01b172018-01-02 15:12:26 +00001185 /*
1186 * Within an engine, there can be no cycle, but we may
Chris Wilsona79a5242017-03-27 21:21:43 +01001187 * refer to the same dependency chain multiple times
1188 * (redundant dependencies are not eliminated) and across
1189 * engines.
1190 */
1191 list_for_each_entry(p, &pt->signalers_list, signal_link) {
Chris Wilsonce01b172018-01-02 15:12:26 +00001192 GEM_BUG_ON(p == dep); /* no cycles! */
1193
Chris Wilson83cc84c2018-01-02 15:12:25 +00001194 if (i915_priotree_signaled(p->signaler))
Chris Wilson1f181222017-10-03 21:34:50 +01001195 continue;
1196
Chris Wilsona79a5242017-03-27 21:21:43 +01001197 GEM_BUG_ON(p->signaler->priority < pt->priority);
Chris Wilson20311bd2016-11-14 20:41:03 +00001198 if (prio > READ_ONCE(p->signaler->priority))
1199 list_move_tail(&p->dfs_link, &dfs);
Chris Wilsona79a5242017-03-27 21:21:43 +01001200 }
Chris Wilson20311bd2016-11-14 20:41:03 +00001201 }
1202
Chris Wilsonce01b172018-01-02 15:12:26 +00001203 /*
1204 * If we didn't need to bump any existing priorities, and we haven't
Chris Wilson349bdb62017-05-17 13:10:05 +01001205 * yet submitted this request (i.e. there is no potential race with
1206 * execlists_submit_request()), we can set our own priority and skip
1207 * acquiring the engine locks.
1208 */
Chris Wilson7d1ea602017-09-28 20:39:00 +01001209 if (request->priotree.priority == I915_PRIORITY_INVALID) {
Chris Wilson349bdb62017-05-17 13:10:05 +01001210 GEM_BUG_ON(!list_empty(&request->priotree.link));
1211 request->priotree.priority = prio;
1212 if (stack.dfs_link.next == stack.dfs_link.prev)
1213 return;
1214 __list_del_entry(&stack.dfs_link);
1215 }
1216
Chris Wilsona79a5242017-03-27 21:21:43 +01001217 engine = request->engine;
1218 spin_lock_irq(&engine->timeline->lock);
1219
Chris Wilson20311bd2016-11-14 20:41:03 +00001220 /* Fifo and depth-first replacement ensure our deps execute before us */
1221 list_for_each_entry_safe_reverse(dep, p, &dfs, dfs_link) {
1222 struct i915_priotree *pt = dep->signaler;
1223
1224 INIT_LIST_HEAD(&dep->dfs_link);
1225
1226 engine = pt_lock_engine(pt, engine);
1227
1228 if (prio <= pt->priority)
1229 continue;
1230
Chris Wilson20311bd2016-11-14 20:41:03 +00001231 pt->priority = prio;
Chris Wilson6c067572017-05-17 13:10:03 +01001232 if (!list_empty(&pt->link)) {
1233 __list_del_entry(&pt->link);
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001234 queue_request(engine, pt, prio);
Chris Wilsona79a5242017-03-27 21:21:43 +01001235 }
Chris Wilsonae2f5c02018-03-26 12:50:34 +01001236
1237 if (prio > engine->execlists.queue_priority &&
1238 i915_sw_fence_done(&pt_to_request(pt)->submit))
1239 __submit_queue(engine, prio);
Chris Wilson20311bd2016-11-14 20:41:03 +00001240 }
1241
Chris Wilsona79a5242017-03-27 21:21:43 +01001242 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +00001243}
1244
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001245static int __context_pin(struct i915_gem_context *ctx, struct i915_vma *vma)
1246{
1247 unsigned int flags;
1248 int err;
1249
1250 /*
1251 * Clear this page out of any CPU caches for coherent swap-in/out.
1252 * We only want to do this on the first bind so that we do not stall
1253 * on an active context (which by nature is already on the GPU).
1254 */
1255 if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
1256 err = i915_gem_object_set_to_gtt_domain(vma->obj, true);
1257 if (err)
1258 return err;
1259 }
1260
1261 flags = PIN_GLOBAL | PIN_HIGH;
1262 if (ctx->ggtt_offset_bias)
1263 flags |= PIN_OFFSET_BIAS | ctx->ggtt_offset_bias;
1264
1265 return i915_vma_pin(vma, 0, GEN8_LR_CONTEXT_ALIGN, flags);
1266}
1267
Chris Wilson266a2402017-05-04 10:33:08 +01001268static struct intel_ring *
1269execlists_context_pin(struct intel_engine_cs *engine,
1270 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001271{
Chris Wilson9021ad02016-05-24 14:53:37 +01001272 struct intel_context *ce = &ctx->engine[engine->id];
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001273 void *vaddr;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001274 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001275
Chris Wilson91c8a322016-07-05 10:40:23 +01001276 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001277
Chris Wilson266a2402017-05-04 10:33:08 +01001278 if (likely(ce->pin_count++))
1279 goto out;
Chris Wilsona533b4b2017-03-16 17:16:28 +00001280 GEM_BUG_ON(!ce->pin_count); /* no overflow please! */
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001281
Chris Wilson1d2a19c2018-01-26 12:18:46 +00001282 ret = execlists_context_deferred_alloc(ctx, engine);
1283 if (ret)
1284 goto err;
Chris Wilson56f6e0a2017-01-05 15:30:20 +00001285 GEM_BUG_ON(!ce->state);
Chris Wilsone8a9c582016-12-18 15:37:20 +00001286
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001287 ret = __context_pin(ctx, ce->state);
Nick Hoathe84fe802015-09-11 12:53:46 +01001288 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001289 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001290
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001291 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001292 if (IS_ERR(vaddr)) {
1293 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001294 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001295 }
1296
Chris Wilsond822bb12017-04-03 12:34:25 +01001297 ret = intel_ring_pin(ce->ring, ctx->i915, ctx->ggtt_offset_bias);
Nick Hoathe84fe802015-09-11 12:53:46 +01001298 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001299 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +01001300
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001301 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +01001302
Chris Wilsona3aabe82016-10-04 21:11:26 +01001303 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
1304 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001305 i915_ggtt_offset(ce->ring->vma);
Chris Wilsonc216e902018-03-27 22:01:36 +01001306 ce->lrc_reg_state[CTX_RING_HEAD+1] = ce->ring->head;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001307
Chris Wilson3d574a62017-10-13 21:26:16 +01001308 ce->state->obj->pin_global++;
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001309 i915_gem_context_get(ctx);
Chris Wilson266a2402017-05-04 10:33:08 +01001310out:
1311 return ce->ring;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001312
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001313unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001314 i915_gem_object_unpin_map(ce->state->obj);
1315unpin_vma:
1316 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001317err:
Chris Wilson9021ad02016-05-24 14:53:37 +01001318 ce->pin_count = 0;
Chris Wilson266a2402017-05-04 10:33:08 +01001319 return ERR_PTR(ret);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001320}
1321
Chris Wilsone8a9c582016-12-18 15:37:20 +00001322static void execlists_context_unpin(struct intel_engine_cs *engine,
1323 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001324{
Chris Wilson9021ad02016-05-24 14:53:37 +01001325 struct intel_context *ce = &ctx->engine[engine->id];
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001326
Chris Wilson91c8a322016-07-05 10:40:23 +01001327 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +01001328 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +00001329
Chris Wilson9021ad02016-05-24 14:53:37 +01001330 if (--ce->pin_count)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001331 return;
1332
Chris Wilsonaad29fb2016-08-02 22:50:23 +01001333 intel_ring_unpin(ce->ring);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001334
Chris Wilson3d574a62017-10-13 21:26:16 +01001335 ce->state->obj->pin_global--;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001336 i915_gem_object_unpin_map(ce->state->obj);
1337 i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001338
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001339 i915_gem_context_put(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001340}
1341
Chris Wilsone61e0f52018-02-21 09:56:36 +00001342static int execlists_request_alloc(struct i915_request *request)
Chris Wilsonef11c012016-12-18 15:37:19 +00001343{
1344 struct intel_engine_cs *engine = request->engine;
1345 struct intel_context *ce = &request->ctx->engine[engine->id];
Chris Wilsonfd138212017-11-15 15:12:04 +00001346 int ret;
Chris Wilsonef11c012016-12-18 15:37:19 +00001347
Chris Wilsone8a9c582016-12-18 15:37:20 +00001348 GEM_BUG_ON(!ce->pin_count);
1349
Chris Wilsonef11c012016-12-18 15:37:19 +00001350 /* Flush enough space to reduce the likelihood of waiting after
1351 * we start building the request - in which case we will just
1352 * have to repeat work.
1353 */
1354 request->reserved_space += EXECLISTS_REQUEST_SIZE;
1355
Chris Wilsonfd138212017-11-15 15:12:04 +00001356 ret = intel_ring_wait_for_space(request->ring, request->reserved_space);
1357 if (ret)
1358 return ret;
Chris Wilsonef11c012016-12-18 15:37:19 +00001359
Chris Wilsonef11c012016-12-18 15:37:19 +00001360 /* Note that after this point, we have committed to using
1361 * this request as it is being used to both track the
1362 * state of engine initialisation and liveness of the
1363 * golden renderstate above. Think twice before you try
1364 * to cancel/unwind this request now.
1365 */
1366
1367 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
1368 return 0;
Chris Wilsonef11c012016-12-18 15:37:19 +00001369}
1370
Arun Siluvery9e000842015-07-03 14:27:31 +01001371/*
1372 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1373 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1374 * but there is a slight complication as this is applied in WA batch where the
1375 * values are only initialized once so we cannot take register value at the
1376 * beginning and reuse it further; hence we save its value to memory, upload a
1377 * constant value with bit21 set and then we restore it back with the saved value.
1378 * To simplify the WA, a constant value is formed by using the default value
1379 * of this register. This shouldn't be a problem because we are only modifying
1380 * it for a short period and this batch in non-premptible. We can ofcourse
1381 * use additional instructions that read the actual value of the register
1382 * at that time and set our bit of interest but it makes the WA complicated.
1383 *
1384 * This WA is also required for Gen9 so extracting as a function avoids
1385 * code duplication.
1386 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001387static u32 *
1388gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery9e000842015-07-03 14:27:31 +01001389{
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001390 *batch++ = MI_STORE_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1391 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1392 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
1393 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +01001394
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001395 *batch++ = MI_LOAD_REGISTER_IMM(1);
1396 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1397 *batch++ = 0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES;
Arun Siluvery9e000842015-07-03 14:27:31 +01001398
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001399 batch = gen8_emit_pipe_control(batch,
1400 PIPE_CONTROL_CS_STALL |
1401 PIPE_CONTROL_DC_FLUSH_ENABLE,
1402 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001403
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001404 *batch++ = MI_LOAD_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1405 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1406 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
1407 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +01001408
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001409 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001410}
1411
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001412/*
1413 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1414 * initialized at the beginning and shared across all contexts but this field
1415 * helps us to have multiple batches at different offsets and select them based
1416 * on a criteria. At the moment this batch always start at the beginning of the page
1417 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001418 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001419 * The number of WA applied are not known at the beginning; we use this field
1420 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001421 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001422 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1423 * so it adds NOOPs as padding to make it cacheline aligned.
1424 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1425 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001426 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001427static u32 *gen8_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001428{
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001429 /* WaDisableCtxRestoreArbitration:bdw,chv */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001430 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001431
Arun Siluveryc82435b2015-06-19 18:37:13 +01001432 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001433 if (IS_BROADWELL(engine->i915))
1434 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluveryc82435b2015-06-19 18:37:13 +01001435
Arun Siluvery0160f052015-06-23 15:46:57 +01001436 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1437 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001438 batch = gen8_emit_pipe_control(batch,
1439 PIPE_CONTROL_FLUSH_L3 |
1440 PIPE_CONTROL_GLOBAL_GTT_IVB |
1441 PIPE_CONTROL_CS_STALL |
1442 PIPE_CONTROL_QW_WRITE,
1443 i915_ggtt_offset(engine->scratch) +
1444 2 * CACHELINE_BYTES);
Arun Siluvery0160f052015-06-23 15:46:57 +01001445
Chris Wilsonbeecec92017-10-03 21:34:52 +01001446 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1447
Arun Siluvery17ee9502015-06-19 19:07:01 +01001448 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001449 while ((unsigned long)batch % CACHELINE_BYTES)
1450 *batch++ = MI_NOOP;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001451
1452 /*
1453 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1454 * execution depends on the length specified in terms of cache lines
1455 * in the register CTX_RCS_INDIRECT_CTX
1456 */
1457
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001458 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001459}
1460
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001461static u32 *gen9_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery0504cff2015-07-14 15:01:27 +01001462{
Chris Wilsonbeecec92017-10-03 21:34:52 +01001463 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
1464
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001465 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001466 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluverya4106a72015-07-14 15:01:29 +01001467
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001468 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001469 *batch++ = MI_LOAD_REGISTER_IMM(1);
1470 *batch++ = i915_mmio_reg_offset(COMMON_SLICE_CHICKEN2);
1471 *batch++ = _MASKED_BIT_DISABLE(
1472 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE);
1473 *batch++ = MI_NOOP;
Mika Kuoppala873e8172016-07-20 14:26:13 +03001474
Mika Kuoppala066d4622016-06-07 17:19:15 +03001475 /* WaClearSlmSpaceAtContextSwitch:kbl */
1476 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001477 if (IS_KBL_REVID(engine->i915, 0, KBL_REVID_A0)) {
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001478 batch = gen8_emit_pipe_control(batch,
1479 PIPE_CONTROL_FLUSH_L3 |
1480 PIPE_CONTROL_GLOBAL_GTT_IVB |
1481 PIPE_CONTROL_CS_STALL |
1482 PIPE_CONTROL_QW_WRITE,
1483 i915_ggtt_offset(engine->scratch)
1484 + 2 * CACHELINE_BYTES);
Mika Kuoppala066d4622016-06-07 17:19:15 +03001485 }
Tim Gore3485d992016-07-05 10:01:30 +01001486
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001487 /* WaMediaPoolStateCmdInWABB:bxt,glk */
Tim Gore3485d992016-07-05 10:01:30 +01001488 if (HAS_POOLED_EU(engine->i915)) {
1489 /*
1490 * EU pool configuration is setup along with golden context
1491 * during context initialization. This value depends on
1492 * device type (2x6 or 3x6) and needs to be updated based
1493 * on which subslice is disabled especially for 2x6
1494 * devices, however it is safe to load default
1495 * configuration of 3x6 device instead of masking off
1496 * corresponding bits because HW ignores bits of a disabled
1497 * subslice and drops down to appropriate config. Please
1498 * see render_state_setup() in i915_gem_render_state.c for
1499 * possible configurations, to avoid duplication they are
1500 * not shown here again.
1501 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001502 *batch++ = GEN9_MEDIA_POOL_STATE;
1503 *batch++ = GEN9_MEDIA_POOL_ENABLE;
1504 *batch++ = 0x00777000;
1505 *batch++ = 0;
1506 *batch++ = 0;
1507 *batch++ = 0;
Tim Gore3485d992016-07-05 10:01:30 +01001508 }
1509
Chris Wilsonbeecec92017-10-03 21:34:52 +01001510 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1511
Arun Siluvery0504cff2015-07-14 15:01:27 +01001512 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001513 while ((unsigned long)batch % CACHELINE_BYTES)
1514 *batch++ = MI_NOOP;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001515
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001516 return batch;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001517}
1518
Rafael Antognolli4b6ce682018-02-05 15:33:30 -08001519static u32 *
1520gen10_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
1521{
1522 int i;
1523
1524 /*
1525 * WaPipeControlBefore3DStateSamplePattern: cnl
1526 *
1527 * Ensure the engine is idle prior to programming a
1528 * 3DSTATE_SAMPLE_PATTERN during a context restore.
1529 */
1530 batch = gen8_emit_pipe_control(batch,
1531 PIPE_CONTROL_CS_STALL,
1532 0);
1533 /*
1534 * WaPipeControlBefore3DStateSamplePattern says we need 4 dwords for
1535 * the PIPE_CONTROL followed by 12 dwords of 0x0, so 16 dwords in
1536 * total. However, a PIPE_CONTROL is 6 dwords long, not 4, which is
1537 * confusing. Since gen8_emit_pipe_control() already advances the
1538 * batch by 6 dwords, we advance the other 10 here, completing a
1539 * cacheline. It's not clear if the workaround requires this padding
1540 * before other commands, or if it's just the regular padding we would
1541 * already have for the workaround bb, so leave it here for now.
1542 */
1543 for (i = 0; i < 10; i++)
1544 *batch++ = MI_NOOP;
1545
1546 /* Pad to end of cacheline */
1547 while ((unsigned long)batch % CACHELINE_BYTES)
1548 *batch++ = MI_NOOP;
1549
1550 return batch;
1551}
1552
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001553#define CTX_WA_BB_OBJ_SIZE (PAGE_SIZE)
1554
1555static int lrc_setup_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001556{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001557 struct drm_i915_gem_object *obj;
1558 struct i915_vma *vma;
1559 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001560
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001561 obj = i915_gem_object_create(engine->i915, CTX_WA_BB_OBJ_SIZE);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001562 if (IS_ERR(obj))
1563 return PTR_ERR(obj);
1564
Chris Wilsona01cb372017-01-16 15:21:30 +00001565 vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001566 if (IS_ERR(vma)) {
1567 err = PTR_ERR(vma);
1568 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001569 }
1570
Chris Wilson48bb74e2016-08-15 10:49:04 +01001571 err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1572 if (err)
1573 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001574
Chris Wilson48bb74e2016-08-15 10:49:04 +01001575 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001576 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001577
1578err:
1579 i915_gem_object_put(obj);
1580 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001581}
1582
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001583static void lrc_destroy_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001584{
Chris Wilson19880c42016-08-15 10:49:05 +01001585 i915_vma_unpin_and_release(&engine->wa_ctx.vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001586}
1587
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001588typedef u32 *(*wa_bb_func_t)(struct intel_engine_cs *engine, u32 *batch);
1589
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001590static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001591{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001592 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001593 struct i915_wa_ctx_bb *wa_bb[2] = { &wa_ctx->indirect_ctx,
1594 &wa_ctx->per_ctx };
1595 wa_bb_func_t wa_bb_fn[2];
Arun Siluvery17ee9502015-06-19 19:07:01 +01001596 struct page *page;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001597 void *batch, *batch_ptr;
1598 unsigned int i;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001599 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001600
Tvrtko Ursulin10bde232018-01-19 10:00:04 +00001601 if (GEM_WARN_ON(engine->id != RCS))
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001602 return -EINVAL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001603
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001604 switch (INTEL_GEN(engine->i915)) {
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001605 case 10:
Rafael Antognolli4b6ce682018-02-05 15:33:30 -08001606 wa_bb_fn[0] = gen10_init_indirectctx_bb;
1607 wa_bb_fn[1] = NULL;
1608 break;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001609 case 9:
1610 wa_bb_fn[0] = gen9_init_indirectctx_bb;
Chris Wilsonb8aa2232017-09-21 14:54:44 +01001611 wa_bb_fn[1] = NULL;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001612 break;
1613 case 8:
1614 wa_bb_fn[0] = gen8_init_indirectctx_bb;
Chris Wilson3ad7b522017-10-03 21:34:49 +01001615 wa_bb_fn[1] = NULL;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001616 break;
1617 default:
1618 MISSING_CASE(INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001619 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001620 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001621
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001622 ret = lrc_setup_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001623 if (ret) {
1624 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1625 return ret;
1626 }
1627
Chris Wilson48bb74e2016-08-15 10:49:04 +01001628 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001629 batch = batch_ptr = kmap_atomic(page);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001630
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001631 /*
1632 * Emit the two workaround batch buffers, recording the offset from the
1633 * start of the workaround batch buffer object for each and their
1634 * respective sizes.
1635 */
1636 for (i = 0; i < ARRAY_SIZE(wa_bb_fn); i++) {
1637 wa_bb[i]->offset = batch_ptr - batch;
Chris Wilson1d2a19c2018-01-26 12:18:46 +00001638 if (GEM_WARN_ON(!IS_ALIGNED(wa_bb[i]->offset,
1639 CACHELINE_BYTES))) {
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001640 ret = -EINVAL;
1641 break;
1642 }
Chris Wilson604a8f62017-09-21 14:54:43 +01001643 if (wa_bb_fn[i])
1644 batch_ptr = wa_bb_fn[i](engine, batch_ptr);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001645 wa_bb[i]->size = batch_ptr - (batch + wa_bb[i]->offset);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001646 }
1647
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001648 BUG_ON(batch_ptr - batch > CTX_WA_BB_OBJ_SIZE);
1649
Arun Siluvery17ee9502015-06-19 19:07:01 +01001650 kunmap_atomic(batch);
1651 if (ret)
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001652 lrc_destroy_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001653
1654 return ret;
1655}
1656
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001657static void enable_execlists(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001658{
Chris Wilsonc0336662016-05-06 15:40:21 +01001659 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001660
1661 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Kelvin Gardiner225701f2018-01-30 11:49:17 -02001662
1663 /*
1664 * Make sure we're not enabling the new 12-deep CSB
1665 * FIFO as that requires a slightly updated handling
1666 * in the ctx switch irq. Since we're currently only
1667 * using only 2 elements of the enhanced execlists the
1668 * deeper FIFO it's not needed and it's not worth adding
1669 * more statements to the irq handler to support it.
1670 */
1671 if (INTEL_GEN(dev_priv) >= 11)
1672 I915_WRITE(RING_MODE_GEN7(engine),
1673 _MASKED_BIT_DISABLE(GEN11_GFX_DISABLE_LEGACY_MODE));
1674 else
1675 I915_WRITE(RING_MODE_GEN7(engine),
1676 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
1677
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001678 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1679 engine->status_page.ggtt_offset);
1680 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
Chris Wilsone8401302018-02-05 15:24:30 +00001681
1682 /* Following the reset, we need to reload the CSB read/write pointers */
1683 engine->execlists.csb_head = -1;
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001684}
1685
1686static int gen8_init_common_ring(struct intel_engine_cs *engine)
1687{
Mika Kuoppalab620e872017-09-22 15:43:03 +03001688 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001689 int ret;
1690
1691 ret = intel_mocs_init_engine(engine);
1692 if (ret)
1693 return ret;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001694
Chris Wilsonad07dfc2016-10-07 07:53:26 +01001695 intel_engine_reset_breadcrumbs(engine);
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001696 intel_engine_init_hangcheck(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001697
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001698 enable_execlists(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001699
Chris Wilson64f09f02017-08-07 13:19:19 +01001700 /* After a GPU reset, we may have requests to replay */
Michał Winiarski9bdc3572017-10-25 18:25:19 +01001701 if (execlists->first)
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05301702 tasklet_schedule(&execlists->tasklet);
Chris Wilson6b764a52017-04-25 11:38:35 +01001703
Chris Wilson821ed7d2016-09-09 14:11:53 +01001704 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001705}
1706
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001707static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001708{
Chris Wilsonc0336662016-05-06 15:40:21 +01001709 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001710 int ret;
1711
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001712 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001713 if (ret)
1714 return ret;
1715
1716 /* We need to disable the AsyncFlip performance optimisations in order
1717 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1718 * programmed to '1' on all products.
1719 *
1720 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1721 */
1722 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1723
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001724 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1725
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001726 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001727}
1728
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001729static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001730{
1731 int ret;
1732
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001733 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001734 if (ret)
1735 return ret;
1736
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001737 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001738}
1739
Chris Wilson821ed7d2016-09-09 14:11:53 +01001740static void reset_common_ring(struct intel_engine_cs *engine,
Chris Wilsone61e0f52018-02-21 09:56:36 +00001741 struct i915_request *request)
Chris Wilson821ed7d2016-09-09 14:11:53 +01001742{
Mika Kuoppalab620e872017-09-22 15:43:03 +03001743 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001744 struct intel_context *ce;
Chris Wilson221ab97192017-09-16 21:44:14 +01001745 unsigned long flags;
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001746
Chris Wilson16a87392017-12-20 09:06:26 +00001747 GEM_TRACE("%s seqno=%x\n",
1748 engine->name, request ? request->global_seqno : 0);
Chris Wilson42232212018-01-02 15:12:32 +00001749
Chris Wilsona3e38832018-03-02 14:32:45 +00001750 /* See execlists_cancel_requests() for the irq/spinlock split. */
1751 local_irq_save(flags);
Chris Wilson221ab97192017-09-16 21:44:14 +01001752
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001753 /*
1754 * Catch up with any missed context-switch interrupts.
1755 *
1756 * Ideally we would just read the remaining CSB entries now that we
1757 * know the gpu is idle. However, the CSB registers are sometimes^W
1758 * often trashed across a GPU reset! Instead we have to rely on
1759 * guessing the missed context-switch events by looking at what
1760 * requests were completed.
1761 */
Michał Winiarskia4598d12017-10-25 22:00:18 +02001762 execlists_cancel_port_requests(execlists);
Chris Wilson46b36172018-03-23 10:18:24 +00001763 reset_irq(engine);
Chris Wilson221ab97192017-09-16 21:44:14 +01001764
1765 /* Push back any incomplete requests for replay after the reset. */
Chris Wilsona3e38832018-03-02 14:32:45 +00001766 spin_lock(&engine->timeline->lock);
Michał Winiarskia4598d12017-10-25 22:00:18 +02001767 __unwind_incomplete_requests(engine);
Chris Wilsona3e38832018-03-02 14:32:45 +00001768 spin_unlock(&engine->timeline->lock);
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001769
Chris Wilsona3e38832018-03-02 14:32:45 +00001770 local_irq_restore(flags);
Chris Wilsonaebbc2d2018-03-02 13:12:46 +00001771
Chris Wilsona3e38832018-03-02 14:32:45 +00001772 /*
1773 * If the request was innocent, we leave the request in the ELSP
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001774 * and will try to replay it on restarting. The context image may
1775 * have been corrupted by the reset, in which case we may have
1776 * to service a new GPU hang, but more likely we can continue on
1777 * without impact.
1778 *
1779 * If the request was guilty, we presume the context is corrupt
1780 * and have to at least restore the RING register in the context
1781 * image back to the expected values to skip over the guilty request.
1782 */
Chris Wilson221ab97192017-09-16 21:44:14 +01001783 if (!request || request->fence.error != -EIO)
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001784 return;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001785
Chris Wilsona3e38832018-03-02 14:32:45 +00001786 /*
1787 * We want a simple context + ring to execute the breadcrumb update.
Chris Wilsona3aabe82016-10-04 21:11:26 +01001788 * We cannot rely on the context being intact across the GPU hang,
1789 * so clear it and rebuild just what we need for the breadcrumb.
1790 * All pending requests for this context will be zapped, and any
1791 * future request will be after userspace has had the opportunity
1792 * to recreate its own state.
1793 */
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001794 ce = &request->ctx->engine[engine->id];
Chris Wilsona3aabe82016-10-04 21:11:26 +01001795 execlists_init_reg_state(ce->lrc_reg_state,
1796 request->ctx, engine, ce->ring);
1797
Chris Wilson821ed7d2016-09-09 14:11:53 +01001798 /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */
Chris Wilsona3aabe82016-10-04 21:11:26 +01001799 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
1800 i915_ggtt_offset(ce->ring->vma);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001801 ce->lrc_reg_state[CTX_RING_HEAD+1] = request->postfix;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001802
Chris Wilson821ed7d2016-09-09 14:11:53 +01001803 request->ring->head = request->postfix;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001804 intel_ring_update_space(request->ring);
1805
Chris Wilsona3aabe82016-10-04 21:11:26 +01001806 /* Reset WaIdleLiteRestore:bdw,skl as well */
Chris Wilson7e4992a2017-09-28 20:38:59 +01001807 unwind_wa_tail(request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001808}
1809
Chris Wilsone61e0f52018-02-21 09:56:36 +00001810static int intel_logical_ring_emit_pdps(struct i915_request *rq)
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001811{
Chris Wilsone61e0f52018-02-21 09:56:36 +00001812 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
1813 struct intel_engine_cs *engine = rq->engine;
Mika Kuoppalae7167762017-02-28 17:28:10 +02001814 const int num_lri_cmds = GEN8_3LVL_PDPES * 2;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001815 u32 *cs;
1816 int i;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001817
Chris Wilsone61e0f52018-02-21 09:56:36 +00001818 cs = intel_ring_begin(rq, num_lri_cmds * 2 + 2);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001819 if (IS_ERR(cs))
1820 return PTR_ERR(cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001821
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001822 *cs++ = MI_LOAD_REGISTER_IMM(num_lri_cmds);
Mika Kuoppalae7167762017-02-28 17:28:10 +02001823 for (i = GEN8_3LVL_PDPES - 1; i >= 0; i--) {
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001824 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1825
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001826 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, i));
1827 *cs++ = upper_32_bits(pd_daddr);
1828 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, i));
1829 *cs++ = lower_32_bits(pd_daddr);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001830 }
1831
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001832 *cs++ = MI_NOOP;
Chris Wilsone61e0f52018-02-21 09:56:36 +00001833 intel_ring_advance(rq, cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001834
1835 return 0;
1836}
1837
Chris Wilsone61e0f52018-02-21 09:56:36 +00001838static int gen8_emit_bb_start(struct i915_request *rq,
Chris Wilson803688b2016-08-02 22:50:27 +01001839 u64 offset, u32 len,
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001840 const unsigned int flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001841{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001842 u32 *cs;
Oscar Mateo15648582014-07-24 17:04:32 +01001843 int ret;
1844
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001845 /* Don't rely in hw updating PDPs, specially in lite-restore.
1846 * Ideally, we should set Force PD Restore in ctx descriptor,
1847 * but we can't. Force Restore would be a second option, but
1848 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001849 * not idle). PML4 is allocated during ppgtt init so this is
1850 * not needed in 48-bit.*/
Chris Wilsone61e0f52018-02-21 09:56:36 +00001851 if (rq->ctx->ppgtt &&
1852 (intel_engine_flag(rq->engine) & rq->ctx->ppgtt->pd_dirty_rings) &&
1853 !i915_vm_is_48bit(&rq->ctx->ppgtt->base) &&
1854 !intel_vgpu_active(rq->i915)) {
1855 ret = intel_logical_ring_emit_pdps(rq);
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001856 if (ret)
1857 return ret;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001858
Chris Wilsone61e0f52018-02-21 09:56:36 +00001859 rq->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(rq->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001860 }
1861
Chris Wilsone61e0f52018-02-21 09:56:36 +00001862 cs = intel_ring_begin(rq, 4);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001863 if (IS_ERR(cs))
1864 return PTR_ERR(cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001865
Chris Wilson279f5a02017-10-05 20:10:05 +01001866 /*
1867 * WaDisableCtxRestoreArbitration:bdw,chv
1868 *
1869 * We don't need to perform MI_ARB_ENABLE as often as we do (in
1870 * particular all the gen that do not need the w/a at all!), if we
1871 * took care to make sure that on every switch into this context
1872 * (both ordinary and for preemption) that arbitrartion was enabled
1873 * we would be fine. However, there doesn't seem to be a downside to
1874 * being paranoid and making sure it is set before each batch and
1875 * every context-switch.
1876 *
1877 * Note that if we fail to enable arbitration before the request
1878 * is complete, then we do not see the context-switch interrupt and
1879 * the engine hangs (with RING_HEAD == RING_TAIL).
1880 *
1881 * That satisfies both the GPGPU w/a and our heavy-handed paranoia.
1882 */
Chris Wilson3ad7b522017-10-03 21:34:49 +01001883 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1884
Oscar Mateo15648582014-07-24 17:04:32 +01001885 /* FIXME(BDW): Address space and security selectors. */
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001886 *cs++ = MI_BATCH_BUFFER_START_GEN8 |
1887 (flags & I915_DISPATCH_SECURE ? 0 : BIT(8)) |
1888 (flags & I915_DISPATCH_RS ? MI_BATCH_RESOURCE_STREAMER : 0);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001889 *cs++ = lower_32_bits(offset);
1890 *cs++ = upper_32_bits(offset);
Chris Wilsone61e0f52018-02-21 09:56:36 +00001891 intel_ring_advance(rq, cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001892
1893 return 0;
1894}
1895
Chris Wilson31bb59c2016-07-01 17:23:27 +01001896static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001897{
Chris Wilsonc0336662016-05-06 15:40:21 +01001898 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001899 I915_WRITE_IMR(engine,
1900 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1901 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001902}
1903
Chris Wilson31bb59c2016-07-01 17:23:27 +01001904static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001905{
Chris Wilsonc0336662016-05-06 15:40:21 +01001906 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001907 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001908}
1909
Chris Wilsone61e0f52018-02-21 09:56:36 +00001910static int gen8_emit_flush(struct i915_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001911{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001912 u32 cmd, *cs;
Oscar Mateo47122742014-07-24 17:04:28 +01001913
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001914 cs = intel_ring_begin(request, 4);
1915 if (IS_ERR(cs))
1916 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001917
1918 cmd = MI_FLUSH_DW + 1;
1919
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001920 /* We always require a command barrier so that subsequent
1921 * commands, such as breadcrumb interrupts, are strictly ordered
1922 * wrt the contents of the write cache being flushed to memory
1923 * (and thus being coherent from the CPU).
1924 */
1925 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1926
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001927 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001928 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001929 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001930 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001931 }
1932
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001933 *cs++ = cmd;
1934 *cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
1935 *cs++ = 0; /* upper addr */
1936 *cs++ = 0; /* value */
1937 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001938
1939 return 0;
1940}
1941
Chris Wilsone61e0f52018-02-21 09:56:36 +00001942static int gen8_emit_flush_render(struct i915_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001943 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001944{
Chris Wilsonb5321f32016-08-02 22:50:18 +01001945 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001946 u32 scratch_addr =
1947 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001948 bool vf_flush_wa = false, dc_flush_wa = false;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001949 u32 *cs, flags = 0;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001950 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001951
1952 flags |= PIPE_CONTROL_CS_STALL;
1953
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001954 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01001955 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1956 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001957 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001958 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001959 }
1960
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001961 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01001962 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1963 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1964 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1965 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1966 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1967 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1968 flags |= PIPE_CONTROL_QW_WRITE;
1969 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001970
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001971 /*
1972 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1973 * pipe control.
1974 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001975 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001976 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001977
1978 /* WaForGAMHang:kbl */
1979 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1980 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001981 }
Imre Deak9647ff32015-01-25 13:27:11 -08001982
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001983 len = 6;
1984
1985 if (vf_flush_wa)
1986 len += 6;
1987
1988 if (dc_flush_wa)
1989 len += 12;
1990
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001991 cs = intel_ring_begin(request, len);
1992 if (IS_ERR(cs))
1993 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001994
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001995 if (vf_flush_wa)
1996 cs = gen8_emit_pipe_control(cs, 0, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08001997
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001998 if (dc_flush_wa)
1999 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_DC_FLUSH_ENABLE,
2000 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002001
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002002 cs = gen8_emit_pipe_control(cs, flags, scratch_addr);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002003
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002004 if (dc_flush_wa)
2005 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_CS_STALL, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002006
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002007 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002008
2009 return 0;
2010}
2011
Chris Wilson7c17d372016-01-20 15:43:35 +02002012/*
2013 * Reserve space for 2 NOOPs at the end of each request to be
2014 * used as a workaround for not being allowed to do lite
2015 * restore with HEAD==TAIL (WaIdleLiteRestore).
2016 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00002017static void gen8_emit_wa_tail(struct i915_request *request, u32 *cs)
Oscar Mateo4da46e12014-07-24 17:04:27 +01002018{
Chris Wilsonbeecec92017-10-03 21:34:52 +01002019 /* Ensure there's always at least one preemption point per-request. */
2020 *cs++ = MI_ARB_CHECK;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002021 *cs++ = MI_NOOP;
2022 request->wa_tail = intel_ring_offset(request, cs);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002023}
Oscar Mateo4da46e12014-07-24 17:04:27 +01002024
Chris Wilsone61e0f52018-02-21 09:56:36 +00002025static void gen8_emit_breadcrumb(struct i915_request *request, u32 *cs)
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002026{
Chris Wilson7c17d372016-01-20 15:43:35 +02002027 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
2028 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01002029
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002030 cs = gen8_emit_ggtt_write(cs, request->global_seqno,
2031 intel_hws_seqno_address(request->engine));
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002032 *cs++ = MI_USER_INTERRUPT;
2033 *cs++ = MI_NOOP;
2034 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01002035 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002036
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002037 gen8_emit_wa_tail(request, cs);
Chris Wilson7c17d372016-01-20 15:43:35 +02002038}
Chris Wilson98f29e82016-10-28 13:58:51 +01002039static const int gen8_emit_breadcrumb_sz = 6 + WA_TAIL_DWORDS;
2040
Chris Wilsone61e0f52018-02-21 09:56:36 +00002041static void gen8_emit_breadcrumb_rcs(struct i915_request *request, u32 *cs)
Chris Wilson7c17d372016-01-20 15:43:35 +02002042{
Michał Winiarskice81a652016-04-12 15:51:55 +02002043 /* We're using qword write, seqno should be aligned to 8 bytes. */
2044 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
2045
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002046 cs = gen8_emit_ggtt_write_rcs(cs, request->global_seqno,
2047 intel_hws_seqno_address(request->engine));
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002048 *cs++ = MI_USER_INTERRUPT;
2049 *cs++ = MI_NOOP;
2050 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01002051 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002052
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002053 gen8_emit_wa_tail(request, cs);
Oscar Mateo4da46e12014-07-24 17:04:27 +01002054}
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002055static const int gen8_emit_breadcrumb_rcs_sz = 8 + WA_TAIL_DWORDS;
Chris Wilson98f29e82016-10-28 13:58:51 +01002056
Chris Wilsone61e0f52018-02-21 09:56:36 +00002057static int gen8_init_rcs_context(struct i915_request *rq)
Thomas Daniele7778be2014-12-02 12:50:48 +00002058{
2059 int ret;
2060
Chris Wilsone61e0f52018-02-21 09:56:36 +00002061 ret = intel_ring_workarounds_emit(rq);
Thomas Daniele7778be2014-12-02 12:50:48 +00002062 if (ret)
2063 return ret;
2064
Chris Wilsone61e0f52018-02-21 09:56:36 +00002065 ret = intel_rcs_context_init_mocs(rq);
Peter Antoine3bbaba02015-07-10 20:13:11 +03002066 /*
2067 * Failing to program the MOCS is non-fatal.The system will not
2068 * run at peak performance. So generate an error and carry on.
2069 */
2070 if (ret)
2071 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
2072
Chris Wilsone61e0f52018-02-21 09:56:36 +00002073 return i915_gem_render_state_emit(rq);
Thomas Daniele7778be2014-12-02 12:50:48 +00002074}
2075
Oscar Mateo73e4d072014-07-24 17:04:48 +01002076/**
2077 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002078 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002079 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002080void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01002081{
John Harrison6402c332014-10-31 12:00:26 +00002082 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01002083
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002084 /*
2085 * Tasklet cannot be active at this point due intel_mark_active/idle
2086 * so this is just for documentation.
2087 */
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302088 if (WARN_ON(test_bit(TASKLET_STATE_SCHED,
2089 &engine->execlists.tasklet.state)))
2090 tasklet_kill(&engine->execlists.tasklet);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002091
Chris Wilsonc0336662016-05-06 15:40:21 +01002092 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00002093
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002094 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002095 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00002096 }
Oscar Mateo48d82382014-07-24 17:04:23 +01002097
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002098 if (engine->cleanup)
2099 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01002100
Chris Wilsone8a9c582016-12-18 15:37:20 +00002101 intel_engine_cleanup_common(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002102
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002103 lrc_destroy_wa_ctx(engine);
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00002104
Chris Wilsonc0336662016-05-06 15:40:21 +01002105 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05302106 dev_priv->engine[engine->id] = NULL;
2107 kfree(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002108}
2109
Chris Wilsonff44ad52017-03-16 17:13:03 +00002110static void execlists_set_default_submission(struct intel_engine_cs *engine)
Chris Wilsonddd66c52016-08-02 22:50:31 +01002111{
Chris Wilsonff44ad52017-03-16 17:13:03 +00002112 engine->submit_request = execlists_submit_request;
Chris Wilson27a5f612017-09-15 18:31:00 +01002113 engine->cancel_requests = execlists_cancel_requests;
Chris Wilsonff44ad52017-03-16 17:13:03 +00002114 engine->schedule = execlists_schedule;
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302115 engine->execlists.tasklet.func = execlists_submission_tasklet;
Chris Wilsonaba5e272017-10-25 15:39:41 +01002116
2117 engine->park = NULL;
2118 engine->unpark = NULL;
Tvrtko Ursulincf669b42017-11-29 10:28:05 +00002119
2120 engine->flags |= I915_ENGINE_SUPPORTS_STATS;
Chris Wilson2a694fe2018-04-03 19:35:37 +01002121 if (engine->i915->preempt_context)
2122 engine->flags |= I915_ENGINE_HAS_PREEMPTION;
Chris Wilson3fed1802018-02-07 21:05:43 +00002123
2124 engine->i915->caps.scheduler =
2125 I915_SCHEDULER_CAP_ENABLED |
2126 I915_SCHEDULER_CAP_PRIORITY;
Chris Wilson2a694fe2018-04-03 19:35:37 +01002127 if (intel_engine_has_preemption(engine))
Chris Wilson3fed1802018-02-07 21:05:43 +00002128 engine->i915->caps.scheduler |= I915_SCHEDULER_CAP_PREEMPTION;
Chris Wilsonddd66c52016-08-02 22:50:31 +01002129}
2130
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002131static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01002132logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002133{
2134 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002135 engine->init_hw = gen8_init_common_ring;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002136 engine->reset_hw = reset_common_ring;
Chris Wilsone8a9c582016-12-18 15:37:20 +00002137
2138 engine->context_pin = execlists_context_pin;
2139 engine->context_unpin = execlists_context_unpin;
2140
Chris Wilsonf73e7392016-12-18 15:37:24 +00002141 engine->request_alloc = execlists_request_alloc;
2142
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002143 engine->emit_flush = gen8_emit_flush;
Chris Wilson9b81d552016-10-28 13:58:50 +01002144 engine->emit_breadcrumb = gen8_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01002145 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_sz;
Chris Wilsonff44ad52017-03-16 17:13:03 +00002146
2147 engine->set_default_submission = execlists_set_default_submission;
Chris Wilsonddd66c52016-08-02 22:50:31 +01002148
Tvrtko Ursulind4ccceb2018-03-02 18:14:56 +02002149 if (INTEL_GEN(engine->i915) < 11) {
2150 engine->irq_enable = gen8_logical_ring_enable_irq;
2151 engine->irq_disable = gen8_logical_ring_disable_irq;
2152 } else {
2153 /*
2154 * TODO: On Gen11 interrupt masks need to be clear
2155 * to allow C6 entry. Keep interrupts enabled at
2156 * and take the hit of generating extra interrupts
2157 * until a more refined solution exists.
2158 */
2159 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002160 engine->emit_bb_start = gen8_emit_bb_start;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002161}
2162
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002163static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01002164logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002165{
Daniele Ceraolo Spuriofa6f0712018-03-14 11:26:53 -07002166 unsigned int shift = 0;
2167
2168 if (INTEL_GEN(engine->i915) < 11) {
2169 const u8 irq_shifts[] = {
2170 [RCS] = GEN8_RCS_IRQ_SHIFT,
2171 [BCS] = GEN8_BCS_IRQ_SHIFT,
2172 [VCS] = GEN8_VCS1_IRQ_SHIFT,
2173 [VCS2] = GEN8_VCS2_IRQ_SHIFT,
2174 [VECS] = GEN8_VECS_IRQ_SHIFT,
2175 };
2176
2177 shift = irq_shifts[engine->id];
2178 }
2179
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002180 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
2181 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002182}
2183
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002184static void
2185logical_ring_setup(struct intel_engine_cs *engine)
2186{
2187 struct drm_i915_private *dev_priv = engine->i915;
2188 enum forcewake_domains fw_domains;
2189
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002190 intel_engine_setup_common(engine);
2191
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002192 /* Intentionally left blank. */
2193 engine->buffer = NULL;
2194
2195 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
2196 RING_ELSP(engine),
2197 FW_REG_WRITE);
2198
2199 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
2200 RING_CONTEXT_STATUS_PTR(engine),
2201 FW_REG_READ | FW_REG_WRITE);
2202
2203 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
2204 RING_CONTEXT_STATUS_BUF_BASE(engine),
2205 FW_REG_READ);
2206
Mika Kuoppalab620e872017-09-22 15:43:03 +03002207 engine->execlists.fw_domains = fw_domains;
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002208
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302209 tasklet_init(&engine->execlists.tasklet,
2210 execlists_submission_tasklet, (unsigned long)engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002211
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002212 logical_ring_default_vfuncs(engine);
2213 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002214}
2215
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +01002216static int logical_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002217{
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002218 int ret;
2219
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002220 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002221 if (ret)
2222 goto error;
2223
Thomas Daniel05f0add2018-03-02 18:14:59 +02002224 if (HAS_LOGICAL_RING_ELSQ(engine->i915)) {
2225 engine->execlists.submit_reg = engine->i915->regs +
2226 i915_mmio_reg_offset(RING_EXECLIST_SQ_CONTENTS(engine));
2227 engine->execlists.ctrl_reg = engine->i915->regs +
2228 i915_mmio_reg_offset(RING_EXECLIST_CONTROL(engine));
2229 } else {
2230 engine->execlists.submit_reg = engine->i915->regs +
2231 i915_mmio_reg_offset(RING_ELSP(engine));
2232 }
Chris Wilson693cfbf2018-01-02 15:12:33 +00002233
Chris Wilsond6376372018-02-07 21:05:44 +00002234 engine->execlists.preempt_complete_status = ~0u;
2235 if (engine->i915->preempt_context)
2236 engine->execlists.preempt_complete_status =
2237 upper_32_bits(engine->i915->preempt_context->engine[engine->id].lrc_desc);
2238
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002239 return 0;
2240
2241error:
2242 intel_logical_ring_cleanup(engine);
2243 return ret;
2244}
2245
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01002246int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002247{
2248 struct drm_i915_private *dev_priv = engine->i915;
2249 int ret;
2250
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002251 logical_ring_setup(engine);
2252
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002253 if (HAS_L3_DPF(dev_priv))
2254 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2255
2256 /* Override some for render ring. */
2257 if (INTEL_GEN(dev_priv) >= 9)
2258 engine->init_hw = gen9_init_render_ring;
2259 else
2260 engine->init_hw = gen8_init_render_ring;
2261 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002262 engine->emit_flush = gen8_emit_flush_render;
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002263 engine->emit_breadcrumb = gen8_emit_breadcrumb_rcs;
2264 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_rcs_sz;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002265
Chris Wilsonf51455d2017-01-10 14:47:34 +00002266 ret = intel_engine_create_scratch(engine, PAGE_SIZE);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002267 if (ret)
2268 return ret;
2269
2270 ret = intel_init_workaround_bb(engine);
2271 if (ret) {
2272 /*
2273 * We continue even if we fail to initialize WA batch
2274 * because we only expect rare glitches but nothing
2275 * critical to prevent us from using GPU
2276 */
2277 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2278 ret);
2279 }
2280
Tvrtko Ursulind038fc72016-12-16 13:18:42 +00002281 return logical_ring_init(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002282}
2283
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01002284int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002285{
2286 logical_ring_setup(engine);
2287
2288 return logical_ring_init(engine);
2289}
2290
Jeff McGee0cea6502015-02-13 10:27:56 -06002291static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01002292make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06002293{
2294 u32 rpcs = 0;
2295
2296 /*
2297 * No explicit RPCS request is needed to ensure full
2298 * slice/subslice/EU enablement prior to Gen9.
2299 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002300 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06002301 return 0;
2302
2303 /*
2304 * Starting in Gen9, render power gating can leave
2305 * slice/subslice/EU in a partially enabled state. We
2306 * must make an explicit request through RPCS for full
2307 * enablement.
2308 */
Imre Deak43b67992016-08-31 19:13:02 +03002309 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06002310 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Imre Deakf08a0c92016-08-31 19:13:04 +03002311 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002312 GEN8_RPCS_S_CNT_SHIFT;
2313 rpcs |= GEN8_RPCS_ENABLE;
2314 }
2315
Imre Deak43b67992016-08-31 19:13:02 +03002316 if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06002317 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Lionel Landwerlin8cc76692018-03-06 12:28:52 +00002318 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask[0]) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002319 GEN8_RPCS_SS_CNT_SHIFT;
2320 rpcs |= GEN8_RPCS_ENABLE;
2321 }
2322
Imre Deak43b67992016-08-31 19:13:02 +03002323 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
2324 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002325 GEN8_RPCS_EU_MIN_SHIFT;
Imre Deak43b67992016-08-31 19:13:02 +03002326 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002327 GEN8_RPCS_EU_MAX_SHIFT;
2328 rpcs |= GEN8_RPCS_ENABLE;
2329 }
2330
2331 return rpcs;
2332}
2333
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002334static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00002335{
2336 u32 indirect_ctx_offset;
2337
Chris Wilsonc0336662016-05-06 15:40:21 +01002338 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00002339 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01002340 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00002341 /* fall through */
Michel Thierryfd034c72018-03-02 18:15:00 +02002342 case 11:
2343 indirect_ctx_offset =
2344 GEN11_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2345 break;
Michel Thierry7bd0a2c2017-06-06 13:30:38 -07002346 case 10:
2347 indirect_ctx_offset =
2348 GEN10_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2349 break;
Michel Thierry71562912016-02-23 10:31:49 +00002350 case 9:
2351 indirect_ctx_offset =
2352 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2353 break;
2354 case 8:
2355 indirect_ctx_offset =
2356 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2357 break;
2358 }
2359
2360 return indirect_ctx_offset;
2361}
2362
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002363static void execlists_init_reg_state(u32 *regs,
Chris Wilsona3aabe82016-10-04 21:11:26 +01002364 struct i915_gem_context *ctx,
2365 struct intel_engine_cs *engine,
2366 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002367{
Chris Wilsona3aabe82016-10-04 21:11:26 +01002368 struct drm_i915_private *dev_priv = engine->i915;
2369 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt ?: dev_priv->mm.aliasing_ppgtt;
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002370 u32 base = engine->mmio_base;
2371 bool rcs = engine->id == RCS;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002372
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002373 /* A context is actually a big batch buffer with several
2374 * MI_LOAD_REGISTER_IMM commands followed by (reg, value) pairs. The
2375 * values we are setting here are only for the first context restore:
2376 * on a subsequent save, the GPU will recreate this batchbuffer with new
2377 * values (including all the missing MI_LOAD_REGISTER_IMM commands that
2378 * we are not initializing here).
2379 */
2380 regs[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(rcs ? 14 : 11) |
2381 MI_LRI_FORCE_POSTED;
2382
2383 CTX_REG(regs, CTX_CONTEXT_CONTROL, RING_CONTEXT_CONTROL(engine),
Chris Wilson09b1a4e2018-01-25 11:24:42 +00002384 _MASKED_BIT_DISABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
2385 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT) |
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002386 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002387 (HAS_RESOURCE_STREAMER(dev_priv) ?
2388 CTX_CTRL_RS_CTX_ENABLE : 0)));
2389 CTX_REG(regs, CTX_RING_HEAD, RING_HEAD(base), 0);
2390 CTX_REG(regs, CTX_RING_TAIL, RING_TAIL(base), 0);
2391 CTX_REG(regs, CTX_RING_BUFFER_START, RING_START(base), 0);
2392 CTX_REG(regs, CTX_RING_BUFFER_CONTROL, RING_CTL(base),
2393 RING_CTL_SIZE(ring->size) | RING_VALID);
2394 CTX_REG(regs, CTX_BB_HEAD_U, RING_BBADDR_UDW(base), 0);
2395 CTX_REG(regs, CTX_BB_HEAD_L, RING_BBADDR(base), 0);
2396 CTX_REG(regs, CTX_BB_STATE, RING_BBSTATE(base), RING_BB_PPGTT);
2397 CTX_REG(regs, CTX_SECOND_BB_HEAD_U, RING_SBBADDR_UDW(base), 0);
2398 CTX_REG(regs, CTX_SECOND_BB_HEAD_L, RING_SBBADDR(base), 0);
2399 CTX_REG(regs, CTX_SECOND_BB_STATE, RING_SBBSTATE(base), 0);
2400 if (rcs) {
Chris Wilson604a8f62017-09-21 14:54:43 +01002401 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
2402
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002403 CTX_REG(regs, CTX_RCS_INDIRECT_CTX, RING_INDIRECT_CTX(base), 0);
2404 CTX_REG(regs, CTX_RCS_INDIRECT_CTX_OFFSET,
2405 RING_INDIRECT_CTX_OFFSET(base), 0);
Chris Wilson604a8f62017-09-21 14:54:43 +01002406 if (wa_ctx->indirect_ctx.size) {
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002407 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002408
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002409 regs[CTX_RCS_INDIRECT_CTX + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002410 (ggtt_offset + wa_ctx->indirect_ctx.offset) |
2411 (wa_ctx->indirect_ctx.size / CACHELINE_BYTES);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002412
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002413 regs[CTX_RCS_INDIRECT_CTX_OFFSET + 1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002414 intel_lr_indirect_ctx_offset(engine) << 6;
Chris Wilson604a8f62017-09-21 14:54:43 +01002415 }
2416
2417 CTX_REG(regs, CTX_BB_PER_CTX_PTR, RING_BB_PER_CTX_PTR(base), 0);
2418 if (wa_ctx->per_ctx.size) {
2419 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002420
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002421 regs[CTX_BB_PER_CTX_PTR + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002422 (ggtt_offset + wa_ctx->per_ctx.offset) | 0x01;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002423 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002424 }
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002425
2426 regs[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
2427
2428 CTX_REG(regs, CTX_CTX_TIMESTAMP, RING_CTX_TIMESTAMP(base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002429 /* PDP values well be assigned later if needed */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002430 CTX_REG(regs, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3), 0);
2431 CTX_REG(regs, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3), 0);
2432 CTX_REG(regs, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2), 0);
2433 CTX_REG(regs, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2), 0);
2434 CTX_REG(regs, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1), 0);
2435 CTX_REG(regs, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1), 0);
2436 CTX_REG(regs, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0), 0);
2437 CTX_REG(regs, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0), 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002438
Chris Wilson949e8ab2017-02-09 14:40:36 +00002439 if (ppgtt && i915_vm_is_48bit(&ppgtt->base)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01002440 /* 64b PPGTT (48bit canonical)
2441 * PDP0_DESCRIPTOR contains the base address to PML4 and
2442 * other PDP Descriptors are ignored.
2443 */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002444 ASSIGN_CTX_PML4(ppgtt, regs);
Michel Thierry2dba3232015-07-30 11:06:23 +01002445 }
2446
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002447 if (rcs) {
2448 regs[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
2449 CTX_REG(regs, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
2450 make_rpcs(dev_priv));
Robert Bragg19f81df2017-06-13 12:23:03 +01002451
2452 i915_oa_init_reg_state(engine, ctx, regs);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002453 }
Chris Wilsona3aabe82016-10-04 21:11:26 +01002454}
2455
2456static int
2457populate_lr_context(struct i915_gem_context *ctx,
2458 struct drm_i915_gem_object *ctx_obj,
2459 struct intel_engine_cs *engine,
2460 struct intel_ring *ring)
2461{
2462 void *vaddr;
Chris Wilsond2b4b972017-11-10 14:26:33 +00002463 u32 *regs;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002464 int ret;
2465
2466 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2467 if (ret) {
2468 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2469 return ret;
2470 }
2471
2472 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
2473 if (IS_ERR(vaddr)) {
2474 ret = PTR_ERR(vaddr);
2475 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
2476 return ret;
2477 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002478 ctx_obj->mm.dirty = true;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002479
Chris Wilsond2b4b972017-11-10 14:26:33 +00002480 if (engine->default_state) {
2481 /*
2482 * We only want to copy over the template context state;
2483 * skipping over the headers reserved for GuC communication,
2484 * leaving those as zero.
2485 */
2486 const unsigned long start = LRC_HEADER_PAGES * PAGE_SIZE;
2487 void *defaults;
2488
2489 defaults = i915_gem_object_pin_map(engine->default_state,
2490 I915_MAP_WB);
2491 if (IS_ERR(defaults))
2492 return PTR_ERR(defaults);
2493
2494 memcpy(vaddr + start, defaults + start, engine->context_size);
2495 i915_gem_object_unpin_map(engine->default_state);
2496 }
2497
Chris Wilsona3aabe82016-10-04 21:11:26 +01002498 /* The second page of the context object contains some fields which must
2499 * be set up prior to the first execution. */
Chris Wilsond2b4b972017-11-10 14:26:33 +00002500 regs = vaddr + LRC_STATE_PN * PAGE_SIZE;
2501 execlists_init_reg_state(regs, ctx, engine, ring);
2502 if (!engine->default_state)
2503 regs[CTX_CONTEXT_CONTROL + 1] |=
2504 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT);
Thomas Daniel05f0add2018-03-02 18:14:59 +02002505 if (ctx == ctx->i915->preempt_context && INTEL_GEN(engine->i915) < 11)
Chris Wilson517aaff2018-01-23 21:04:12 +00002506 regs[CTX_CONTEXT_CONTROL + 1] |=
2507 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
2508 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002509
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002510 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002511
2512 return 0;
2513}
2514
Chris Wilsone2efd132016-05-24 14:53:34 +01002515static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01002516 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002517{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002518 struct drm_i915_gem_object *ctx_obj;
Chris Wilson9021ad02016-05-24 14:53:37 +01002519 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002520 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002521 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01002522 struct intel_ring *ring;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002523 int ret;
2524
Chris Wilson1d2a19c2018-01-26 12:18:46 +00002525 if (ce->state)
2526 return 0;
Oscar Mateoede7d422014-07-24 17:04:12 +01002527
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03002528 context_size = round_up(engine->context_size, I915_GTT_PAGE_SIZE);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002529
Michel Thierry0b29c752017-09-13 09:56:00 +01002530 /*
2531 * Before the actual start of the context image, we insert a few pages
2532 * for our own use and for sharing with the GuC.
2533 */
2534 context_size += LRC_HEADER_PAGES * PAGE_SIZE;
Alex Daid1675192015-08-12 15:43:43 +01002535
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00002536 ctx_obj = i915_gem_object_create(ctx->i915, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002537 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03002538 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002539 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002540 }
2541
Chris Wilsona01cb372017-01-16 15:21:30 +00002542 vma = i915_vma_instance(ctx_obj, &ctx->i915->ggtt.base, NULL);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002543 if (IS_ERR(vma)) {
2544 ret = PTR_ERR(vma);
2545 goto error_deref_obj;
2546 }
2547
Chris Wilson7e37f882016-08-02 22:50:21 +01002548 ring = intel_engine_create_ring(engine, ctx->ring_size);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002549 if (IS_ERR(ring)) {
2550 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002551 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002552 }
2553
Chris Wilsondca33ec2016-08-02 22:50:20 +01002554 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002555 if (ret) {
2556 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002557 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002558 }
2559
Chris Wilsondca33ec2016-08-02 22:50:20 +01002560 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002561 ce->state = vma;
Oscar Mateoede7d422014-07-24 17:04:12 +01002562
2563 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002564
Chris Wilsondca33ec2016-08-02 22:50:20 +01002565error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01002566 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002567error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002568 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002569 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002570}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002571
Chris Wilson821ed7d2016-09-09 14:11:53 +01002572void intel_lr_context_resume(struct drm_i915_private *dev_priv)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002573{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002574 struct intel_engine_cs *engine;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002575 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302576 enum intel_engine_id id;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002577
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002578 /* Because we emit WA_TAIL_DWORDS there may be a disparity
2579 * between our bookkeeping in ce->ring->head and ce->ring->tail and
2580 * that stored in context. As we only write new commands from
2581 * ce->ring->tail onwards, everything before that is junk. If the GPU
2582 * starts reading from its RING_HEAD from the context, it may try to
2583 * execute that junk and die.
2584 *
2585 * So to avoid that we reset the context images upon resume. For
2586 * simplicity, we just zero everything out.
2587 */
Chris Wilson829a0af2017-06-20 12:05:45 +01002588 list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
Akash Goel3b3f1652016-10-13 22:44:48 +05302589 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002590 struct intel_context *ce = &ctx->engine[engine->id];
2591 u32 *reg;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002592
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002593 if (!ce->state)
2594 continue;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002595
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002596 reg = i915_gem_object_pin_map(ce->state->obj,
2597 I915_MAP_WB);
2598 if (WARN_ON(IS_ERR(reg)))
2599 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002600
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002601 reg += LRC_STATE_PN * PAGE_SIZE / sizeof(*reg);
2602 reg[CTX_RING_HEAD+1] = 0;
2603 reg[CTX_RING_TAIL+1] = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002604
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002605 ce->state->obj->mm.dirty = true;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002606 i915_gem_object_unpin_map(ce->state->obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002607
Chris Wilsone6ba9992017-04-25 14:00:49 +01002608 intel_ring_reset(ce->ring, 0);
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002609 }
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002610 }
2611}
Chris Wilson2c665552018-04-04 10:33:29 +01002612
2613#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2614#include "selftests/intel_lrc.c"
2615#endif