blob: d13e77c01d7eeb6f39cebc55774637ad19d3c67b [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053043#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020044
45#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053046#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020047
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020048#define DSI_CATCH_MISSING_TE
49
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020050struct dsi_reg { u16 idx; };
51
52#define DSI_REG(idx) ((const struct dsi_reg) { idx })
53
54#define DSI_SZ_REGS SZ_1K
55/* DSI Protocol Engine */
56
57#define DSI_REVISION DSI_REG(0x0000)
58#define DSI_SYSCONFIG DSI_REG(0x0010)
59#define DSI_SYSSTATUS DSI_REG(0x0014)
60#define DSI_IRQSTATUS DSI_REG(0x0018)
61#define DSI_IRQENABLE DSI_REG(0x001C)
62#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053063#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020064#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
65#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
66#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
67#define DSI_CLK_CTRL DSI_REG(0x0054)
68#define DSI_TIMING1 DSI_REG(0x0058)
69#define DSI_TIMING2 DSI_REG(0x005C)
70#define DSI_VM_TIMING1 DSI_REG(0x0060)
71#define DSI_VM_TIMING2 DSI_REG(0x0064)
72#define DSI_VM_TIMING3 DSI_REG(0x0068)
73#define DSI_CLK_TIMING DSI_REG(0x006C)
74#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
75#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
76#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
77#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
78#define DSI_VM_TIMING4 DSI_REG(0x0080)
79#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
80#define DSI_VM_TIMING5 DSI_REG(0x0088)
81#define DSI_VM_TIMING6 DSI_REG(0x008C)
82#define DSI_VM_TIMING7 DSI_REG(0x0090)
83#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
84#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
85#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
86#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
87#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
88#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
89#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
90#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
91
92/* DSIPHY_SCP */
93
94#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
95#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
96#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
97#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +030098#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020099
100/* DSI_PLL_CTRL_SCP */
101
102#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
103#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
104#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
105#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
106#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
107
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530108#define REG_GET(dsidev, idx, start, end) \
109 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200110
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530111#define REG_FLD_MOD(dsidev, idx, val, start, end) \
112 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200113
114/* Global interrupts */
115#define DSI_IRQ_VC0 (1 << 0)
116#define DSI_IRQ_VC1 (1 << 1)
117#define DSI_IRQ_VC2 (1 << 2)
118#define DSI_IRQ_VC3 (1 << 3)
119#define DSI_IRQ_WAKEUP (1 << 4)
120#define DSI_IRQ_RESYNC (1 << 5)
121#define DSI_IRQ_PLL_LOCK (1 << 7)
122#define DSI_IRQ_PLL_UNLOCK (1 << 8)
123#define DSI_IRQ_PLL_RECALL (1 << 9)
124#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
125#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
126#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
127#define DSI_IRQ_TE_TRIGGER (1 << 16)
128#define DSI_IRQ_ACK_TRIGGER (1 << 17)
129#define DSI_IRQ_SYNC_LOST (1 << 18)
130#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
131#define DSI_IRQ_TA_TIMEOUT (1 << 20)
132#define DSI_IRQ_ERROR_MASK \
133 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530134 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200135#define DSI_IRQ_CHANNEL_MASK 0xf
136
137/* Virtual channel interrupts */
138#define DSI_VC_IRQ_CS (1 << 0)
139#define DSI_VC_IRQ_ECC_CORR (1 << 1)
140#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
141#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
142#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
143#define DSI_VC_IRQ_BTA (1 << 5)
144#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
145#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
146#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
147#define DSI_VC_IRQ_ERROR_MASK \
148 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
149 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
150 DSI_VC_IRQ_FIFO_TX_UDF)
151
152/* ComplexIO interrupts */
153#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
154#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
155#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200156#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
157#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200158#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
159#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
160#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200161#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
162#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200163#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
164#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
165#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200166#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
167#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200168#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
169#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
170#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200171#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
172#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200173#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
174#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
175#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200179#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
180#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
181#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
182#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200183#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
184#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300185#define DSI_CIO_IRQ_ERROR_MASK \
186 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200187 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
188 DSI_CIO_IRQ_ERRSYNCESC5 | \
189 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
190 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
191 DSI_CIO_IRQ_ERRESC5 | \
192 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
193 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
194 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300195 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
196 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200197 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
198 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
199 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200200
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200201typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
202
203#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300204#define DSI_MAX_NR_LANES 5
205
206enum dsi_lane_function {
207 DSI_LANE_UNUSED = 0,
208 DSI_LANE_CLK,
209 DSI_LANE_DATA1,
210 DSI_LANE_DATA2,
211 DSI_LANE_DATA3,
212 DSI_LANE_DATA4,
213};
214
215struct dsi_lane_config {
216 enum dsi_lane_function function;
217 u8 polarity;
218};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200219
220struct dsi_isr_data {
221 omap_dsi_isr_t isr;
222 void *arg;
223 u32 mask;
224};
225
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200226enum fifo_size {
227 DSI_FIFO_SIZE_0 = 0,
228 DSI_FIFO_SIZE_32 = 1,
229 DSI_FIFO_SIZE_64 = 2,
230 DSI_FIFO_SIZE_96 = 3,
231 DSI_FIFO_SIZE_128 = 4,
232};
233
Archit Tanejad6049142011-08-22 11:58:08 +0530234enum dsi_vc_source {
235 DSI_VC_SOURCE_L4 = 0,
236 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200237};
238
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200239struct dsi_irq_stats {
240 unsigned long last_reset;
241 unsigned irq_count;
242 unsigned dsi_irqs[32];
243 unsigned vc_irqs[4][32];
244 unsigned cio_irqs[32];
245};
246
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200247struct dsi_isr_tables {
248 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
249 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
250 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
251};
252
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530253struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000254 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200255 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300256
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200257 int module_id;
258
archit tanejaaffe3602011-02-23 08:41:03 +0000259 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200260
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300261 struct clk *dss_clk;
262 struct clk *sys_clk;
263
Tomi Valkeinena0d269e2012-11-27 17:05:54 +0200264 struct dispc_clock_info user_dispc_cinfo;
265 struct dsi_clock_info user_dsi_cinfo;
266
267 enum omap_dss_clk_source user_dispc_fclk_src;
268 enum omap_dss_clk_source user_lcd_clk_src;
269 enum omap_dss_clk_source user_dsi_fclk_src;
270
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200271 struct dsi_clock_info current_cinfo;
272
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300273 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200274 struct regulator *vdds_dsi_reg;
275
276 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530277 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200278 struct omap_dss_device *dssdev;
279 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530280 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200281 } vc[4];
282
283 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200284 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200285
286 unsigned pll_locked;
287
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200288 spinlock_t irq_lock;
289 struct dsi_isr_tables isr_tables;
290 /* space for a copy used by the interrupt handler */
291 struct dsi_isr_tables isr_tables_copy;
292
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200293 int update_channel;
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200294#ifdef DEBUG
295 unsigned update_bytes;
296#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200297
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200298 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300299 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200300
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200301 void (*framedone_callback)(int, void *);
302 void *framedone_data;
303
304 struct delayed_work framedone_timeout_work;
305
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200306#ifdef DSI_CATCH_MISSING_TE
307 struct timer_list te_timer;
308#endif
309
310 unsigned long cache_req_pck;
311 unsigned long cache_clk_freq;
312 struct dsi_clock_info cache_cinfo;
313
314 u32 errors;
315 spinlock_t errors_lock;
316#ifdef DEBUG
317 ktime_t perf_setup_time;
318 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200319#endif
320 int debug_read;
321 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200322
323#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
324 spinlock_t irq_stats_lock;
325 struct dsi_irq_stats irq_stats;
326#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500327 /* DSI PLL Parameter Ranges */
328 unsigned long regm_max, regn_max;
329 unsigned long regm_dispc_max, regm_dsi_max;
330 unsigned long fint_min, fint_max;
331 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300332
Tomi Valkeinend9820852011-10-12 15:05:59 +0300333 unsigned num_lanes_supported;
Archit Taneja75d72472011-05-16 15:17:08 +0530334
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300335 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
336 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300337
338 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530339
340 struct dss_lcd_mgr_config mgr_config;
Archit Tanejae67458a2012-08-13 14:17:30 +0530341 struct omap_video_timings timings;
Archit Taneja02c39602012-08-10 15:01:33 +0530342 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530343 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530344 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Taneja81b87f52012-09-26 16:30:49 +0530345
346 struct omap_dss_output output;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530347};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200348
Archit Taneja2e868db2011-05-12 17:26:28 +0530349struct dsi_packet_sent_handler_data {
350 struct platform_device *dsidev;
351 struct completion *completion;
352};
353
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200354#ifdef DEBUG
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030355static bool dsi_perf;
356module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200357#endif
358
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530359static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
360{
361 return dev_get_drvdata(&dsidev->dev);
362}
363
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530364static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
365{
Archit Taneja400e65d2012-07-04 13:48:34 +0530366 return dssdev->output->pdev;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530367}
368
369struct platform_device *dsi_get_dsidev_from_id(int module)
370{
Archit Taneja400e65d2012-07-04 13:48:34 +0530371 struct omap_dss_output *out;
372 enum omap_dss_output_id id;
373
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300374 switch (module) {
375 case 0:
376 id = OMAP_DSS_OUTPUT_DSI1;
377 break;
378 case 1:
379 id = OMAP_DSS_OUTPUT_DSI2;
380 break;
381 default:
382 return NULL;
383 }
Archit Taneja400e65d2012-07-04 13:48:34 +0530384
385 out = omap_dss_get_output(id);
386
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300387 return out ? out->pdev : NULL;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530388}
389
390static inline void dsi_write_reg(struct platform_device *dsidev,
391 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200392{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530393 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
394
395 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200396}
397
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530398static inline u32 dsi_read_reg(struct platform_device *dsidev,
399 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200400{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530401 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
402
403 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200404}
405
Archit Taneja1ffefe72011-05-12 17:26:24 +0530406void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200407{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530408 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
409 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
410
411 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200412}
413EXPORT_SYMBOL(dsi_bus_lock);
414
Archit Taneja1ffefe72011-05-12 17:26:24 +0530415void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200416{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530417 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
418 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
419
420 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200421}
422EXPORT_SYMBOL(dsi_bus_unlock);
423
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530424static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200425{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530426 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
427
428 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200429}
430
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200431static void dsi_completion_handler(void *data, u32 mask)
432{
433 complete((struct completion *)data);
434}
435
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530436static inline int wait_for_bit_change(struct platform_device *dsidev,
437 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200438{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300439 unsigned long timeout;
440 ktime_t wait;
441 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200442
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300443 /* first busyloop to see if the bit changes right away */
444 t = 100;
445 while (t-- > 0) {
446 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
447 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200448 }
449
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300450 /* then loop for 500ms, sleeping for 1ms in between */
451 timeout = jiffies + msecs_to_jiffies(500);
452 while (time_before(jiffies, timeout)) {
453 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
454 return value;
455
456 wait = ns_to_ktime(1000 * 1000);
457 set_current_state(TASK_UNINTERRUPTIBLE);
458 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
459 }
460
461 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200462}
463
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530464u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
465{
466 switch (fmt) {
467 case OMAP_DSS_DSI_FMT_RGB888:
468 case OMAP_DSS_DSI_FMT_RGB666:
469 return 24;
470 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
471 return 18;
472 case OMAP_DSS_DSI_FMT_RGB565:
473 return 16;
474 default:
475 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300476 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530477 }
478}
479
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200480#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530481static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200482{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530483 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
484 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200485}
486
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530487static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200488{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530489 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
490 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200491}
492
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530493static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200494{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530495 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200496 ktime_t t, setup_time, trans_time;
497 u32 total_bytes;
498 u32 setup_us, trans_us, total_us;
499
500 if (!dsi_perf)
501 return;
502
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200503 t = ktime_get();
504
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530505 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200506 setup_us = (u32)ktime_to_us(setup_time);
507 if (setup_us == 0)
508 setup_us = 1;
509
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530510 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200511 trans_us = (u32)ktime_to_us(trans_time);
512 if (trans_us == 0)
513 trans_us = 1;
514
515 total_us = setup_us + trans_us;
516
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200517 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200518
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200519 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
520 "%u bytes, %u kbytes/sec\n",
521 name,
522 setup_us,
523 trans_us,
524 total_us,
525 1000*1000 / total_us,
526 total_bytes,
527 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200528}
529#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300530static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
531{
532}
533
534static inline void dsi_perf_mark_start(struct platform_device *dsidev)
535{
536}
537
538static inline void dsi_perf_show(struct platform_device *dsidev,
539 const char *name)
540{
541}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200542#endif
543
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530544static int verbose_irq;
545
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200546static void print_irq_status(u32 status)
547{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200548 if (status == 0)
549 return;
550
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530551 if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200552 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200553
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530554#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""
555
556 pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
557 status,
558 verbose_irq ? PIS(VC0) : "",
559 verbose_irq ? PIS(VC1) : "",
560 verbose_irq ? PIS(VC2) : "",
561 verbose_irq ? PIS(VC3) : "",
562 PIS(WAKEUP),
563 PIS(RESYNC),
564 PIS(PLL_LOCK),
565 PIS(PLL_UNLOCK),
566 PIS(PLL_RECALL),
567 PIS(COMPLEXIO_ERR),
568 PIS(HS_TX_TIMEOUT),
569 PIS(LP_RX_TIMEOUT),
570 PIS(TE_TRIGGER),
571 PIS(ACK_TRIGGER),
572 PIS(SYNC_LOST),
573 PIS(LDO_POWER_GOOD),
574 PIS(TA_TIMEOUT));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200575#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200576}
577
578static void print_irq_status_vc(int channel, u32 status)
579{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200580 if (status == 0)
581 return;
582
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530583 if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200584 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200585
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530586#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""
587
588 pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
589 channel,
590 status,
591 PIS(CS),
592 PIS(ECC_CORR),
593 PIS(ECC_NO_CORR),
594 verbose_irq ? PIS(PACKET_SENT) : "",
595 PIS(BTA),
596 PIS(FIFO_TX_OVF),
597 PIS(FIFO_RX_OVF),
598 PIS(FIFO_TX_UDF),
599 PIS(PP_BUSY_CHANGE));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200600#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200601}
602
603static void print_irq_status_cio(u32 status)
604{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200605 if (status == 0)
606 return;
607
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530608#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200609
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530610 pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
611 status,
612 PIS(ERRSYNCESC1),
613 PIS(ERRSYNCESC2),
614 PIS(ERRSYNCESC3),
615 PIS(ERRESC1),
616 PIS(ERRESC2),
617 PIS(ERRESC3),
618 PIS(ERRCONTROL1),
619 PIS(ERRCONTROL2),
620 PIS(ERRCONTROL3),
621 PIS(STATEULPS1),
622 PIS(STATEULPS2),
623 PIS(STATEULPS3),
624 PIS(ERRCONTENTIONLP0_1),
625 PIS(ERRCONTENTIONLP1_1),
626 PIS(ERRCONTENTIONLP0_2),
627 PIS(ERRCONTENTIONLP1_2),
628 PIS(ERRCONTENTIONLP0_3),
629 PIS(ERRCONTENTIONLP1_3),
630 PIS(ULPSACTIVENOT_ALL0),
631 PIS(ULPSACTIVENOT_ALL1));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200632#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200633}
634
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200635#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530636static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
637 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200638{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530639 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200640 int i;
641
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530642 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200643
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530644 dsi->irq_stats.irq_count++;
645 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200646
647 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530648 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200649
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530650 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200651
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530652 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200653}
654#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530655#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200656#endif
657
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200658static int debug_irq;
659
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530660static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
661 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200662{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530663 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200664 int i;
665
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200666 if (irqstatus & DSI_IRQ_ERROR_MASK) {
667 DSSERR("DSI error, irqstatus %x\n", irqstatus);
668 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530669 spin_lock(&dsi->errors_lock);
670 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
671 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200672 } else if (debug_irq) {
673 print_irq_status(irqstatus);
674 }
675
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200676 for (i = 0; i < 4; ++i) {
677 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
678 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
679 i, vcstatus[i]);
680 print_irq_status_vc(i, vcstatus[i]);
681 } else if (debug_irq) {
682 print_irq_status_vc(i, vcstatus[i]);
683 }
684 }
685
686 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
687 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
688 print_irq_status_cio(ciostatus);
689 } else if (debug_irq) {
690 print_irq_status_cio(ciostatus);
691 }
692}
693
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200694static void dsi_call_isrs(struct dsi_isr_data *isr_array,
695 unsigned isr_array_size, u32 irqstatus)
696{
697 struct dsi_isr_data *isr_data;
698 int i;
699
700 for (i = 0; i < isr_array_size; i++) {
701 isr_data = &isr_array[i];
702 if (isr_data->isr && isr_data->mask & irqstatus)
703 isr_data->isr(isr_data->arg, irqstatus);
704 }
705}
706
707static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
708 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
709{
710 int i;
711
712 dsi_call_isrs(isr_tables->isr_table,
713 ARRAY_SIZE(isr_tables->isr_table),
714 irqstatus);
715
716 for (i = 0; i < 4; ++i) {
717 if (vcstatus[i] == 0)
718 continue;
719 dsi_call_isrs(isr_tables->isr_table_vc[i],
720 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
721 vcstatus[i]);
722 }
723
724 if (ciostatus != 0)
725 dsi_call_isrs(isr_tables->isr_table_cio,
726 ARRAY_SIZE(isr_tables->isr_table_cio),
727 ciostatus);
728}
729
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200730static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
731{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530732 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530733 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200734 u32 irqstatus, vcstatus[4], ciostatus;
735 int i;
736
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530737 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530738 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530739
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530740 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200741
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530742 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200743
744 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200745 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530746 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200747 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200748 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200749
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530750 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200751 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530752 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200753
754 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200755 if ((irqstatus & (1 << i)) == 0) {
756 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200757 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300758 }
759
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530760 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200761
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530762 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200763 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530764 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200765 }
766
767 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530768 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200769
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530770 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200771 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530772 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200773 } else {
774 ciostatus = 0;
775 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200776
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200777#ifdef DSI_CATCH_MISSING_TE
778 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530779 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200780#endif
781
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200782 /* make a copy and unlock, so that isrs can unregister
783 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530784 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
785 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200786
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530787 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200788
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530789 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200790
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530791 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200792
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530793 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200794
archit tanejaaffe3602011-02-23 08:41:03 +0000795 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200796}
797
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530798/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530799static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
800 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200801 unsigned isr_array_size, u32 default_mask,
802 const struct dsi_reg enable_reg,
803 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200804{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200805 struct dsi_isr_data *isr_data;
806 u32 mask;
807 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200808 int i;
809
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200810 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200811
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200812 for (i = 0; i < isr_array_size; i++) {
813 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200814
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200815 if (isr_data->isr == NULL)
816 continue;
817
818 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200819 }
820
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530821 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200822 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530823 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
824 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200825
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200826 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530827 dsi_read_reg(dsidev, enable_reg);
828 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200829}
830
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530831/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530832static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200833{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530834 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200835 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200836#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200837 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200838#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530839 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
840 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200841 DSI_IRQENABLE, DSI_IRQSTATUS);
842}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200843
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530844/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530845static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200846{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530847 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
848
849 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
850 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200851 DSI_VC_IRQ_ERROR_MASK,
852 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
853}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200854
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530855/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530856static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200857{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530858 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
859
860 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
861 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200862 DSI_CIO_IRQ_ERROR_MASK,
863 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
864}
865
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530866static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200867{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530868 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200869 unsigned long flags;
870 int vc;
871
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530872 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200873
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530874 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200875
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530876 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200877 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530878 _omap_dsi_set_irqs_vc(dsidev, vc);
879 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200880
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530881 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200882}
883
884static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
885 struct dsi_isr_data *isr_array, unsigned isr_array_size)
886{
887 struct dsi_isr_data *isr_data;
888 int free_idx;
889 int i;
890
891 BUG_ON(isr == NULL);
892
893 /* check for duplicate entry and find a free slot */
894 free_idx = -1;
895 for (i = 0; i < isr_array_size; i++) {
896 isr_data = &isr_array[i];
897
898 if (isr_data->isr == isr && isr_data->arg == arg &&
899 isr_data->mask == mask) {
900 return -EINVAL;
901 }
902
903 if (isr_data->isr == NULL && free_idx == -1)
904 free_idx = i;
905 }
906
907 if (free_idx == -1)
908 return -EBUSY;
909
910 isr_data = &isr_array[free_idx];
911 isr_data->isr = isr;
912 isr_data->arg = arg;
913 isr_data->mask = mask;
914
915 return 0;
916}
917
918static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
919 struct dsi_isr_data *isr_array, unsigned isr_array_size)
920{
921 struct dsi_isr_data *isr_data;
922 int i;
923
924 for (i = 0; i < isr_array_size; i++) {
925 isr_data = &isr_array[i];
926 if (isr_data->isr != isr || isr_data->arg != arg ||
927 isr_data->mask != mask)
928 continue;
929
930 isr_data->isr = NULL;
931 isr_data->arg = NULL;
932 isr_data->mask = 0;
933
934 return 0;
935 }
936
937 return -EINVAL;
938}
939
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530940static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
941 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200942{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530943 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200944 unsigned long flags;
945 int r;
946
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530947 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200948
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530949 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
950 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200951
952 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530953 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200954
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530955 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200956
957 return r;
958}
959
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530960static int dsi_unregister_isr(struct platform_device *dsidev,
961 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200962{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530963 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200964 unsigned long flags;
965 int r;
966
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530967 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200968
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530969 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
970 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200971
972 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530973 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200974
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530975 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200976
977 return r;
978}
979
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530980static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
981 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200982{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530983 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200984 unsigned long flags;
985 int r;
986
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530987 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200988
989 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530990 dsi->isr_tables.isr_table_vc[channel],
991 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200992
993 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530994 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200995
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530996 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200997
998 return r;
999}
1000
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301001static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
1002 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001003{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301004 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001005 unsigned long flags;
1006 int r;
1007
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301008 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001009
1010 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301011 dsi->isr_tables.isr_table_vc[channel],
1012 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001013
1014 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301015 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001016
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301017 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001018
1019 return r;
1020}
1021
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301022static int dsi_register_isr_cio(struct platform_device *dsidev,
1023 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001024{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301025 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001026 unsigned long flags;
1027 int r;
1028
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301029 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001030
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301031 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1032 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001033
1034 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301035 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001036
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301037 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001038
1039 return r;
1040}
1041
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301042static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1043 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001044{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301045 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001046 unsigned long flags;
1047 int r;
1048
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301049 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001050
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301051 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1052 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001053
1054 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301055 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001056
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301057 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001058
1059 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001060}
1061
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301062static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001063{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301064 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001065 unsigned long flags;
1066 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301067 spin_lock_irqsave(&dsi->errors_lock, flags);
1068 e = dsi->errors;
1069 dsi->errors = 0;
1070 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001071 return e;
1072}
1073
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001074int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001075{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001076 int r;
1077 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1078
1079 DSSDBG("dsi_runtime_get\n");
1080
1081 r = pm_runtime_get_sync(&dsi->pdev->dev);
1082 WARN_ON(r < 0);
1083 return r < 0 ? r : 0;
1084}
1085
1086void dsi_runtime_put(struct platform_device *dsidev)
1087{
1088 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1089 int r;
1090
1091 DSSDBG("dsi_runtime_put\n");
1092
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001093 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001094 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001095}
1096
1097/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301098static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1099 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001100{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301101 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1102
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001103 if (enable)
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301104 clk_prepare_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001105 else
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301106 clk_disable_unprepare(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001107
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301108 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301109 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001110 DSSERR("cannot lock PLL when enabling clocks\n");
1111 }
1112}
1113
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301114static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001115{
1116 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001117 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001118
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001119 /* A dummy read using the SCP interface to any DSIPHY register is
1120 * required after DSIPHY reset to complete the reset of the DSI complex
1121 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301122 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001123
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001124 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1125 b0 = 28;
1126 b1 = 27;
1127 b2 = 26;
1128 } else {
1129 b0 = 24;
1130 b1 = 25;
1131 b2 = 26;
1132 }
1133
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05301134#define DSI_FLD_GET(fld, start, end)\
1135 FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)
1136
1137 pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
1138 DSI_FLD_GET(PLL_STATUS, 0, 0),
1139 DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
1140 DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
1141 DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
1142 DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
1143 DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
1144 DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
1145 DSI_FLD_GET(DSIPHY_CFG5, 31, 31));
1146
1147#undef DSI_FLD_GET
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001148}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001149
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301150static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001151{
1152 DSSDBG("dsi_if_enable(%d)\n", enable);
1153
1154 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301155 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001156
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301157 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001158 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1159 return -EIO;
1160 }
1161
1162 return 0;
1163}
1164
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301165unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001166{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301167 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1168
1169 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001170}
1171
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301172static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001173{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301174 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1175
1176 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001177}
1178
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301179static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001180{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301181 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1182
1183 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001184}
1185
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301186static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001187{
1188 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001189 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001190
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001191 if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301192 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001193 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001194 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301195 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301196 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001197 }
1198
1199 return r;
1200}
1201
Tomi Valkeinen57612172012-11-27 17:32:36 +02001202static int dsi_set_lp_clk_divisor(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001203{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301204 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001205 unsigned long dsi_fclk;
1206 unsigned lp_clk_div;
1207 unsigned long lp_clk;
1208
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02001209 lp_clk_div = dsi->user_dsi_cinfo.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001210
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301211 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001212 return -EINVAL;
1213
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301214 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001215
1216 lp_clk = dsi_fclk / 2 / lp_clk_div;
1217
1218 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301219 dsi->current_cinfo.lp_clk = lp_clk;
1220 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001221
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301222 /* LP_CLK_DIVISOR */
1223 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001224
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301225 /* LP_RX_SYNCHRO_ENABLE */
1226 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001227
1228 return 0;
1229}
1230
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301231static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001232{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301233 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1234
1235 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301236 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001237}
1238
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301239static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001240{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301241 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1242
1243 WARN_ON(dsi->scp_clk_refcount == 0);
1244 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301245 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001246}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001247
1248enum dsi_pll_power_state {
1249 DSI_PLL_POWER_OFF = 0x0,
1250 DSI_PLL_POWER_ON_HSCLK = 0x1,
1251 DSI_PLL_POWER_ON_ALL = 0x2,
1252 DSI_PLL_POWER_ON_DIV = 0x3,
1253};
1254
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301255static int dsi_pll_power(struct platform_device *dsidev,
1256 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001257{
1258 int t = 0;
1259
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001260 /* DSI-PLL power command 0x3 is not working */
1261 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1262 state == DSI_PLL_POWER_ON_DIV)
1263 state = DSI_PLL_POWER_ON_ALL;
1264
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301265 /* PLL_PWR_CMD */
1266 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001267
1268 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301269 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001270 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001271 DSSERR("Failed to set DSI PLL power mode to %d\n",
1272 state);
1273 return -ENODEV;
1274 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001275 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001276 }
1277
1278 return 0;
1279}
1280
1281/* calculate clock rates using dividers in cinfo */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001282static int dsi_calc_clock_rates(struct platform_device *dsidev,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001283 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001284{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301285 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1286
1287 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001288 return -EINVAL;
1289
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301290 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001291 return -EINVAL;
1292
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301293 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001294 return -EINVAL;
1295
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301296 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001297 return -EINVAL;
1298
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001299 cinfo->clkin = clk_get_rate(dsi->sys_clk);
1300 cinfo->fint = cinfo->clkin / cinfo->regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001301
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301302 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001303 return -EINVAL;
1304
1305 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1306
1307 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1308 return -EINVAL;
1309
Archit Taneja1bb47832011-02-24 14:17:30 +05301310 if (cinfo->regm_dispc > 0)
1311 cinfo->dsi_pll_hsdiv_dispc_clk =
1312 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001313 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301314 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001315
Archit Taneja1bb47832011-02-24 14:17:30 +05301316 if (cinfo->regm_dsi > 0)
1317 cinfo->dsi_pll_hsdiv_dsi_clk =
1318 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001319 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301320 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001321
1322 return 0;
1323}
1324
Archit Taneja6d523e72012-06-21 09:33:55 +05301325int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301326 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001327 struct dispc_clock_info *dispc_cinfo)
1328{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301329 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001330 struct dsi_clock_info cur, best;
1331 struct dispc_clock_info best_dispc;
1332 int min_fck_per_pck;
1333 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301334 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001335
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001336 dss_sys_clk = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001337
Taneja, Archit31ef8232011-03-14 23:28:22 -05001338 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301339
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301340 if (req_pck == dsi->cache_req_pck &&
1341 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001342 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301343 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja6d523e72012-06-21 09:33:55 +05301344 dispc_find_clk_divs(req_pck, dsi_cinfo->dsi_pll_hsdiv_dispc_clk,
1345 dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001346 return 0;
1347 }
1348
1349 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1350
1351 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301352 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001353 DSSERR("Requested pixel clock not possible with the current "
1354 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1355 "the constraint off.\n");
1356 min_fck_per_pck = 0;
1357 }
1358
1359 DSSDBG("dsi_pll_calc\n");
1360
1361retry:
1362 memset(&best, 0, sizeof(best));
1363 memset(&best_dispc, 0, sizeof(best_dispc));
1364
1365 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301366 cur.clkin = dss_sys_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001367
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001368 /* 0.75MHz < Fint = clkin / regn < 2.1MHz */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001369 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301370 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001371 cur.fint = cur.clkin / cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001372
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301373 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001374 continue;
1375
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001376 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301377 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001378 unsigned long a, b;
1379
1380 a = 2 * cur.regm * (cur.clkin/1000);
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001381 b = cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001382 cur.clkin4ddr = a / b * 1000;
1383
1384 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1385 break;
1386
Archit Taneja1bb47832011-02-24 14:17:30 +05301387 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1388 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301389 for (cur.regm_dispc = 1; cur.regm_dispc <
1390 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001391 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301392 cur.dsi_pll_hsdiv_dispc_clk =
1393 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001394
Tomi Valkeinenb7f1fe52012-10-12 15:21:44 +03001395 if (cur.regm_dispc > 1 &&
1396 cur.regm_dispc % 2 != 0 &&
1397 req_pck >= 1000000)
1398 continue;
1399
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001400 /* this will narrow down the search a bit,
1401 * but still give pixclocks below what was
1402 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301403 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001404 break;
1405
Archit Taneja1bb47832011-02-24 14:17:30 +05301406 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001407 continue;
1408
1409 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301410 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001411 req_pck * min_fck_per_pck)
1412 continue;
1413
1414 match = 1;
1415
Archit Taneja6d523e72012-06-21 09:33:55 +05301416 dispc_find_clk_divs(req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301417 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001418 &cur_dispc);
1419
1420 if (abs(cur_dispc.pck - req_pck) <
1421 abs(best_dispc.pck - req_pck)) {
1422 best = cur;
1423 best_dispc = cur_dispc;
1424
1425 if (cur_dispc.pck == req_pck)
1426 goto found;
1427 }
1428 }
1429 }
1430 }
1431found:
1432 if (!match) {
1433 if (min_fck_per_pck) {
1434 DSSERR("Could not find suitable clock settings.\n"
1435 "Turning FCK/PCK constraint off and"
1436 "trying again.\n");
1437 min_fck_per_pck = 0;
1438 goto retry;
1439 }
1440
1441 DSSERR("Could not find suitable clock settings.\n");
1442
1443 return -EINVAL;
1444 }
1445
Archit Taneja1bb47832011-02-24 14:17:30 +05301446 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1447 best.regm_dsi = 0;
1448 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001449
1450 if (dsi_cinfo)
1451 *dsi_cinfo = best;
1452 if (dispc_cinfo)
1453 *dispc_cinfo = best_dispc;
1454
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301455 dsi->cache_req_pck = req_pck;
1456 dsi->cache_clk_freq = 0;
1457 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001458
1459 return 0;
1460}
1461
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001462static int dsi_pll_calc_ddrfreq(struct platform_device *dsidev,
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001463 unsigned long req_clkin4ddr, struct dsi_clock_info *cinfo)
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001464{
1465 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1466 struct dsi_clock_info cur, best;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001467
1468 DSSDBG("dsi_pll_calc_ddrfreq\n");
1469
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001470 memset(&best, 0, sizeof(best));
1471 memset(&cur, 0, sizeof(cur));
1472
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001473 cur.clkin = clk_get_rate(dsi->sys_clk);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001474
1475 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
1476 cur.fint = cur.clkin / cur.regn;
1477
1478 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
1479 continue;
1480
1481 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
1482 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
1483 unsigned long a, b;
1484
1485 a = 2 * cur.regm * (cur.clkin/1000);
1486 b = cur.regn;
1487 cur.clkin4ddr = a / b * 1000;
1488
1489 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1490 break;
1491
1492 if (abs(cur.clkin4ddr - req_clkin4ddr) <
1493 abs(best.clkin4ddr - req_clkin4ddr)) {
1494 best = cur;
1495 DSSDBG("best %ld\n", best.clkin4ddr);
1496 }
1497
1498 if (cur.clkin4ddr == req_clkin4ddr)
1499 goto found;
1500 }
1501 }
1502found:
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001503 if (cinfo)
1504 *cinfo = best;
1505
1506 return 0;
1507}
1508
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001509static void dsi_pll_calc_dsi_fck(struct platform_device *dsidev,
1510 struct dsi_clock_info *cinfo)
1511{
1512 unsigned long max_dsi_fck;
1513
1514 max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);
1515
1516 cinfo->regm_dsi = DIV_ROUND_UP(cinfo->clkin4ddr, max_dsi_fck);
1517 cinfo->dsi_pll_hsdiv_dsi_clk = cinfo->clkin4ddr / cinfo->regm_dsi;
1518}
1519
1520static int dsi_pll_calc_dispc_fck(struct platform_device *dsidev,
1521 unsigned long req_pck, struct dsi_clock_info *cinfo,
1522 struct dispc_clock_info *dispc_cinfo)
1523{
1524 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1525 unsigned regm_dispc, best_regm_dispc;
1526 unsigned long dispc_clk, best_dispc_clk;
1527 int min_fck_per_pck;
1528 unsigned long max_dss_fck;
1529 struct dispc_clock_info best_dispc;
1530 bool match;
1531
1532 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
1533
1534 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1535
1536 if (min_fck_per_pck &&
1537 req_pck * min_fck_per_pck > max_dss_fck) {
1538 DSSERR("Requested pixel clock not possible with the current "
1539 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1540 "the constraint off.\n");
1541 min_fck_per_pck = 0;
1542 }
1543
1544retry:
1545 best_regm_dispc = 0;
1546 best_dispc_clk = 0;
1547 memset(&best_dispc, 0, sizeof(best_dispc));
1548 match = false;
1549
1550 for (regm_dispc = 1; regm_dispc < dsi->regm_dispc_max; ++regm_dispc) {
1551 struct dispc_clock_info cur_dispc;
1552
1553 dispc_clk = cinfo->clkin4ddr / regm_dispc;
1554
1555 /* this will narrow down the search a bit,
1556 * but still give pixclocks below what was
1557 * requested */
1558 if (dispc_clk < req_pck)
1559 break;
1560
1561 if (dispc_clk > max_dss_fck)
1562 continue;
1563
1564 if (min_fck_per_pck && dispc_clk < req_pck * min_fck_per_pck)
1565 continue;
1566
1567 match = true;
1568
1569 dispc_find_clk_divs(req_pck, dispc_clk, &cur_dispc);
1570
1571 if (abs(cur_dispc.pck - req_pck) <
1572 abs(best_dispc.pck - req_pck)) {
1573 best_regm_dispc = regm_dispc;
1574 best_dispc_clk = dispc_clk;
1575 best_dispc = cur_dispc;
1576
1577 if (cur_dispc.pck == req_pck)
1578 goto found;
1579 }
1580 }
1581
1582 if (!match) {
1583 if (min_fck_per_pck) {
1584 DSSERR("Could not find suitable clock settings.\n"
1585 "Turning FCK/PCK constraint off and"
1586 "trying again.\n");
1587 min_fck_per_pck = 0;
1588 goto retry;
1589 }
1590
1591 DSSERR("Could not find suitable clock settings.\n");
1592
1593 return -EINVAL;
1594 }
1595found:
1596 cinfo->regm_dispc = best_regm_dispc;
1597 cinfo->dsi_pll_hsdiv_dispc_clk = best_dispc_clk;
1598
1599 *dispc_cinfo = best_dispc;
1600
1601 return 0;
1602}
1603
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301604int dsi_pll_set_clock_div(struct platform_device *dsidev,
1605 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001606{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301607 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001608 int r = 0;
1609 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001610 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001611 u8 regn_start, regn_end, regm_start, regm_end;
1612 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001613
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05301614 DSSDBG("DSI PLL clock config starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001615
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001616 dsi->current_cinfo.clkin = cinfo->clkin;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301617 dsi->current_cinfo.fint = cinfo->fint;
1618 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1619 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301620 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301621 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301622 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001623
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301624 dsi->current_cinfo.regn = cinfo->regn;
1625 dsi->current_cinfo.regm = cinfo->regm;
1626 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1627 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001628
1629 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1630
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001631 DSSDBG("clkin rate %ld\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001632
1633 /* DSIPHY == CLKIN4DDR */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001634 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001635 cinfo->regm,
1636 cinfo->regn,
1637 cinfo->clkin,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001638 cinfo->clkin4ddr);
1639
1640 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1641 cinfo->clkin4ddr / 1000 / 1000 / 2);
1642
1643 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1644
Archit Taneja1bb47832011-02-24 14:17:30 +05301645 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301646 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1647 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301648 cinfo->dsi_pll_hsdiv_dispc_clk);
1649 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301650 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1651 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301652 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001653
Taneja, Archit49641112011-03-14 23:28:23 -05001654 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1655 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1656 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1657 &regm_dispc_end);
1658 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1659 &regm_dsi_end);
1660
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301661 /* DSI_PLL_AUTOMODE = manual */
1662 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001663
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301664 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001665 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001666 /* DSI_PLL_REGN */
1667 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1668 /* DSI_PLL_REGM */
1669 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1670 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301671 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001672 regm_dispc_start, regm_dispc_end);
1673 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301674 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001675 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301676 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001677
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301678 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001679
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001680 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
1681
Archit Taneja9613c022011-03-22 06:33:36 -05001682 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1683 f = cinfo->fint < 1000000 ? 0x3 :
1684 cinfo->fint < 1250000 ? 0x4 :
1685 cinfo->fint < 1500000 ? 0x5 :
1686 cinfo->fint < 1750000 ? 0x6 :
1687 0x7;
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001688
1689 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
1690 } else if (dss_has_feature(FEAT_DSI_PLL_SELFREQDCO)) {
1691 f = cinfo->clkin4ddr < 1000000000 ? 0x2 : 0x4;
1692
1693 l = FLD_MOD(l, f, 4, 1); /* PLL_SELFREQDCO */
Archit Taneja9613c022011-03-22 06:33:36 -05001694 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001695
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001696 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1697 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1698 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Tomi Valkeinen6d446102012-08-22 16:00:40 +03001699 if (dss_has_feature(FEAT_DSI_PLL_REFSEL))
1700 l = FLD_MOD(l, 3, 22, 21); /* REF_SYSCLK = sysclk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301701 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001702
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301703 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001704
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301705 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001706 DSSERR("dsi pll go bit not going down.\n");
1707 r = -EIO;
1708 goto err;
1709 }
1710
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301711 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001712 DSSERR("cannot lock PLL\n");
1713 r = -EIO;
1714 goto err;
1715 }
1716
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301717 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001718
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301719 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001720 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1721 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1722 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1723 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1724 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1725 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1726 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1727 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1728 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1729 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1730 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1731 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1732 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1733 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301734 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001735
1736 DSSDBG("PLL config done\n");
1737err:
1738 return r;
1739}
1740
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301741int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1742 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001743{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301744 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001745 int r = 0;
1746 enum dsi_pll_power_state pwstate;
1747
1748 DSSDBG("PLL init\n");
1749
Tomi Valkeinen7a987862012-10-12 16:27:28 +03001750 /*
1751 * It seems that on many OMAPs we need to enable both to have a
1752 * functional HSDivider.
1753 */
1754 enable_hsclk = enable_hsdiv = true;
1755
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301756 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001757 struct regulator *vdds_dsi;
1758
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301759 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001760
Tomi Valkeinen76eed4b2012-11-05 13:41:25 +02001761 /* DT HACK: try VCXIO to make omapdss work for o4 sdp/panda */
1762 if (IS_ERR(vdds_dsi))
1763 vdds_dsi = regulator_get(&dsi->pdev->dev, "VCXIO");
1764
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001765 if (IS_ERR(vdds_dsi)) {
1766 DSSERR("can't get VDDS_DSI regulator\n");
1767 return PTR_ERR(vdds_dsi);
1768 }
1769
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301770 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001771 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001772
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301773 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001774 /*
1775 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1776 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301777 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001778
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301779 if (!dsi->vdds_dsi_enabled) {
1780 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001781 if (r)
1782 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301783 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001784 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001785
1786 /* XXX PLL does not come out of reset without this... */
1787 dispc_pck_free_enable(1);
1788
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301789 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001790 DSSERR("PLL not coming out of reset.\n");
1791 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001792 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001793 goto err1;
1794 }
1795
1796 /* XXX ... but if left on, we get problems when planes do not
1797 * fill the whole display. No idea about this */
1798 dispc_pck_free_enable(0);
1799
1800 if (enable_hsclk && enable_hsdiv)
1801 pwstate = DSI_PLL_POWER_ON_ALL;
1802 else if (enable_hsclk)
1803 pwstate = DSI_PLL_POWER_ON_HSCLK;
1804 else if (enable_hsdiv)
1805 pwstate = DSI_PLL_POWER_ON_DIV;
1806 else
1807 pwstate = DSI_PLL_POWER_OFF;
1808
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301809 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001810
1811 if (r)
1812 goto err1;
1813
1814 DSSDBG("PLL init done\n");
1815
1816 return 0;
1817err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301818 if (dsi->vdds_dsi_enabled) {
1819 regulator_disable(dsi->vdds_dsi_reg);
1820 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001821 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001822err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301823 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301824 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001825 return r;
1826}
1827
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301828void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001829{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301830 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1831
1832 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301833 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001834 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301835 WARN_ON(!dsi->vdds_dsi_enabled);
1836 regulator_disable(dsi->vdds_dsi_reg);
1837 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001838 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001839
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301840 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301841 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001842
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001843 DSSDBG("PLL uninit done\n");
1844}
1845
Archit Taneja5a8b5722011-05-12 17:26:29 +05301846static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1847 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001848{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301849 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1850 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301851 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001852 int dsi_module = dsi->module_id;
Archit Taneja067a57e2011-03-02 11:57:25 +05301853
1854 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301855 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001856
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001857 if (dsi_runtime_get(dsidev))
1858 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001859
Archit Taneja5a8b5722011-05-12 17:26:29 +05301860 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001861
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001862 seq_printf(s, "dsi pll clkin\t%lu\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001863
1864 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1865
1866 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1867 cinfo->clkin4ddr, cinfo->regm);
1868
Archit Taneja84309f12011-12-12 11:47:41 +05301869 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1870 dss_feat_get_clk_source_name(dsi_module == 0 ?
1871 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1872 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301873 cinfo->dsi_pll_hsdiv_dispc_clk,
1874 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301875 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001876 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001877
Archit Taneja84309f12011-12-12 11:47:41 +05301878 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1879 dss_feat_get_clk_source_name(dsi_module == 0 ?
1880 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1881 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301882 cinfo->dsi_pll_hsdiv_dsi_clk,
1883 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301884 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001885 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001886
Archit Taneja5a8b5722011-05-12 17:26:29 +05301887 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001888
Archit Taneja067a57e2011-03-02 11:57:25 +05301889 seq_printf(s, "dsi fclk source = %s (%s)\n",
1890 dss_get_generic_clk_source_name(dsi_clk_src),
1891 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001892
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301893 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001894
1895 seq_printf(s, "DDR_CLK\t\t%lu\n",
1896 cinfo->clkin4ddr / 4);
1897
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301898 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001899
1900 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1901
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001902 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001903}
1904
Archit Taneja5a8b5722011-05-12 17:26:29 +05301905void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001906{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301907 struct platform_device *dsidev;
1908 int i;
1909
1910 for (i = 0; i < MAX_NUM_DSI; i++) {
1911 dsidev = dsi_get_dsidev_from_id(i);
1912 if (dsidev)
1913 dsi_dump_dsidev_clocks(dsidev, s);
1914 }
1915}
1916
1917#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1918static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1919 struct seq_file *s)
1920{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301921 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001922 unsigned long flags;
1923 struct dsi_irq_stats stats;
1924
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301925 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001926
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301927 stats = dsi->irq_stats;
1928 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1929 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001930
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301931 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001932
1933 seq_printf(s, "period %u ms\n",
1934 jiffies_to_msecs(jiffies - stats.last_reset));
1935
1936 seq_printf(s, "irqs %d\n", stats.irq_count);
1937#define PIS(x) \
1938 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1939
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001940 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001941 PIS(VC0);
1942 PIS(VC1);
1943 PIS(VC2);
1944 PIS(VC3);
1945 PIS(WAKEUP);
1946 PIS(RESYNC);
1947 PIS(PLL_LOCK);
1948 PIS(PLL_UNLOCK);
1949 PIS(PLL_RECALL);
1950 PIS(COMPLEXIO_ERR);
1951 PIS(HS_TX_TIMEOUT);
1952 PIS(LP_RX_TIMEOUT);
1953 PIS(TE_TRIGGER);
1954 PIS(ACK_TRIGGER);
1955 PIS(SYNC_LOST);
1956 PIS(LDO_POWER_GOOD);
1957 PIS(TA_TIMEOUT);
1958#undef PIS
1959
1960#define PIS(x) \
1961 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1962 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1963 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1964 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1965 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1966
1967 seq_printf(s, "-- VC interrupts --\n");
1968 PIS(CS);
1969 PIS(ECC_CORR);
1970 PIS(PACKET_SENT);
1971 PIS(FIFO_TX_OVF);
1972 PIS(FIFO_RX_OVF);
1973 PIS(BTA);
1974 PIS(ECC_NO_CORR);
1975 PIS(FIFO_TX_UDF);
1976 PIS(PP_BUSY_CHANGE);
1977#undef PIS
1978
1979#define PIS(x) \
1980 seq_printf(s, "%-20s %10d\n", #x, \
1981 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1982
1983 seq_printf(s, "-- CIO interrupts --\n");
1984 PIS(ERRSYNCESC1);
1985 PIS(ERRSYNCESC2);
1986 PIS(ERRSYNCESC3);
1987 PIS(ERRESC1);
1988 PIS(ERRESC2);
1989 PIS(ERRESC3);
1990 PIS(ERRCONTROL1);
1991 PIS(ERRCONTROL2);
1992 PIS(ERRCONTROL3);
1993 PIS(STATEULPS1);
1994 PIS(STATEULPS2);
1995 PIS(STATEULPS3);
1996 PIS(ERRCONTENTIONLP0_1);
1997 PIS(ERRCONTENTIONLP1_1);
1998 PIS(ERRCONTENTIONLP0_2);
1999 PIS(ERRCONTENTIONLP1_2);
2000 PIS(ERRCONTENTIONLP0_3);
2001 PIS(ERRCONTENTIONLP1_3);
2002 PIS(ULPSACTIVENOT_ALL0);
2003 PIS(ULPSACTIVENOT_ALL1);
2004#undef PIS
2005}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002006
Archit Taneja5a8b5722011-05-12 17:26:29 +05302007static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002008{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302009 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
2010
Archit Taneja5a8b5722011-05-12 17:26:29 +05302011 dsi_dump_dsidev_irqs(dsidev, s);
2012}
2013
2014static void dsi2_dump_irqs(struct seq_file *s)
2015{
2016 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2017
2018 dsi_dump_dsidev_irqs(dsidev, s);
2019}
Archit Taneja5a8b5722011-05-12 17:26:29 +05302020#endif
2021
2022static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
2023 struct seq_file *s)
2024{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302025#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002026
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002027 if (dsi_runtime_get(dsidev))
2028 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302029 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002030
2031 DUMPREG(DSI_REVISION);
2032 DUMPREG(DSI_SYSCONFIG);
2033 DUMPREG(DSI_SYSSTATUS);
2034 DUMPREG(DSI_IRQSTATUS);
2035 DUMPREG(DSI_IRQENABLE);
2036 DUMPREG(DSI_CTRL);
2037 DUMPREG(DSI_COMPLEXIO_CFG1);
2038 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
2039 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
2040 DUMPREG(DSI_CLK_CTRL);
2041 DUMPREG(DSI_TIMING1);
2042 DUMPREG(DSI_TIMING2);
2043 DUMPREG(DSI_VM_TIMING1);
2044 DUMPREG(DSI_VM_TIMING2);
2045 DUMPREG(DSI_VM_TIMING3);
2046 DUMPREG(DSI_CLK_TIMING);
2047 DUMPREG(DSI_TX_FIFO_VC_SIZE);
2048 DUMPREG(DSI_RX_FIFO_VC_SIZE);
2049 DUMPREG(DSI_COMPLEXIO_CFG2);
2050 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
2051 DUMPREG(DSI_VM_TIMING4);
2052 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
2053 DUMPREG(DSI_VM_TIMING5);
2054 DUMPREG(DSI_VM_TIMING6);
2055 DUMPREG(DSI_VM_TIMING7);
2056 DUMPREG(DSI_STOPCLK_TIMING);
2057
2058 DUMPREG(DSI_VC_CTRL(0));
2059 DUMPREG(DSI_VC_TE(0));
2060 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
2061 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
2062 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
2063 DUMPREG(DSI_VC_IRQSTATUS(0));
2064 DUMPREG(DSI_VC_IRQENABLE(0));
2065
2066 DUMPREG(DSI_VC_CTRL(1));
2067 DUMPREG(DSI_VC_TE(1));
2068 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
2069 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
2070 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
2071 DUMPREG(DSI_VC_IRQSTATUS(1));
2072 DUMPREG(DSI_VC_IRQENABLE(1));
2073
2074 DUMPREG(DSI_VC_CTRL(2));
2075 DUMPREG(DSI_VC_TE(2));
2076 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
2077 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
2078 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
2079 DUMPREG(DSI_VC_IRQSTATUS(2));
2080 DUMPREG(DSI_VC_IRQENABLE(2));
2081
2082 DUMPREG(DSI_VC_CTRL(3));
2083 DUMPREG(DSI_VC_TE(3));
2084 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
2085 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
2086 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
2087 DUMPREG(DSI_VC_IRQSTATUS(3));
2088 DUMPREG(DSI_VC_IRQENABLE(3));
2089
2090 DUMPREG(DSI_DSIPHY_CFG0);
2091 DUMPREG(DSI_DSIPHY_CFG1);
2092 DUMPREG(DSI_DSIPHY_CFG2);
2093 DUMPREG(DSI_DSIPHY_CFG5);
2094
2095 DUMPREG(DSI_PLL_CONTROL);
2096 DUMPREG(DSI_PLL_STATUS);
2097 DUMPREG(DSI_PLL_GO);
2098 DUMPREG(DSI_PLL_CONFIGURATION1);
2099 DUMPREG(DSI_PLL_CONFIGURATION2);
2100
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302101 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002102 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002103#undef DUMPREG
2104}
2105
Archit Taneja5a8b5722011-05-12 17:26:29 +05302106static void dsi1_dump_regs(struct seq_file *s)
2107{
2108 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
2109
2110 dsi_dump_dsidev_regs(dsidev, s);
2111}
2112
2113static void dsi2_dump_regs(struct seq_file *s)
2114{
2115 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2116
2117 dsi_dump_dsidev_regs(dsidev, s);
2118}
2119
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002120enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002121 DSI_COMPLEXIO_POWER_OFF = 0x0,
2122 DSI_COMPLEXIO_POWER_ON = 0x1,
2123 DSI_COMPLEXIO_POWER_ULPS = 0x2,
2124};
2125
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302126static int dsi_cio_power(struct platform_device *dsidev,
2127 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002128{
2129 int t = 0;
2130
2131 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302132 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002133
2134 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302135 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2136 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002137 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002138 DSSERR("failed to set complexio power state to "
2139 "%d\n", state);
2140 return -ENODEV;
2141 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002142 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002143 }
2144
2145 return 0;
2146}
2147
Archit Taneja0c656222011-05-16 15:17:09 +05302148static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2149{
2150 int val;
2151
2152 /* line buffer on OMAP3 is 1024 x 24bits */
2153 /* XXX: for some reason using full buffer size causes
2154 * considerable TX slowdown with update sizes that fill the
2155 * whole buffer */
2156 if (!dss_has_feature(FEAT_DSI_GNQ))
2157 return 1023 * 3;
2158
2159 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2160
2161 switch (val) {
2162 case 1:
2163 return 512 * 3; /* 512x24 bits */
2164 case 2:
2165 return 682 * 3; /* 682x24 bits */
2166 case 3:
2167 return 853 * 3; /* 853x24 bits */
2168 case 4:
2169 return 1024 * 3; /* 1024x24 bits */
2170 case 5:
2171 return 1194 * 3; /* 1194x24 bits */
2172 case 6:
2173 return 1365 * 3; /* 1365x24 bits */
Tomi Valkeinen2ac80fb2012-08-22 16:00:47 +03002174 case 7:
2175 return 1920 * 3; /* 1920x24 bits */
Archit Taneja0c656222011-05-16 15:17:09 +05302176 default:
2177 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002178 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05302179 }
2180}
2181
Archit Taneja9e7e9372012-08-14 12:29:22 +05302182static int dsi_set_lane_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002183{
Tomi Valkeinen48368392011-10-13 11:22:39 +03002184 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2185 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2186 static const enum dsi_lane_function functions[] = {
2187 DSI_LANE_CLK,
2188 DSI_LANE_DATA1,
2189 DSI_LANE_DATA2,
2190 DSI_LANE_DATA3,
2191 DSI_LANE_DATA4,
2192 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002193 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002194 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002195
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302196 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302197
Tomi Valkeinen48368392011-10-13 11:22:39 +03002198 for (i = 0; i < dsi->num_lanes_used; ++i) {
2199 unsigned offset = offsets[i];
2200 unsigned polarity, lane_number;
2201 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302202
Tomi Valkeinen48368392011-10-13 11:22:39 +03002203 for (t = 0; t < dsi->num_lanes_supported; ++t)
2204 if (dsi->lanes[t].function == functions[i])
2205 break;
2206
2207 if (t == dsi->num_lanes_supported)
2208 return -EINVAL;
2209
2210 lane_number = t;
2211 polarity = dsi->lanes[t].polarity;
2212
2213 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2214 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302215 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002216
2217 /* clear the unused lanes */
2218 for (; i < dsi->num_lanes_supported; ++i) {
2219 unsigned offset = offsets[i];
2220
2221 r = FLD_MOD(r, 0, offset + 2, offset);
2222 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2223 }
2224
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302225 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002226
Tomi Valkeinen48368392011-10-13 11:22:39 +03002227 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002228}
2229
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302230static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002231{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302232 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2233
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002234 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302235 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002236 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2237}
2238
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302239static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002240{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302241 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2242
2243 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002244 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2245}
2246
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302247static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002248{
2249 u32 r;
2250 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2251 u32 tlpx_half, tclk_trail, tclk_zero;
2252 u32 tclk_prepare;
2253
2254 /* calculate timings */
2255
2256 /* 1 * DDR_CLK = 2 * UI */
2257
2258 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302259 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002260
2261 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302262 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002263
2264 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302265 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002266
2267 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302268 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002269
2270 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302271 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002272
2273 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302274 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002275
2276 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302277 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002278
2279 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302280 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002281
2282 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302283 ths_prepare, ddr2ns(dsidev, ths_prepare),
2284 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002285 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302286 ths_trail, ddr2ns(dsidev, ths_trail),
2287 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002288
2289 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2290 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302291 tlpx_half, ddr2ns(dsidev, tlpx_half),
2292 tclk_trail, ddr2ns(dsidev, tclk_trail),
2293 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002294 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302295 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002296
2297 /* program timings */
2298
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302299 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002300 r = FLD_MOD(r, ths_prepare, 31, 24);
2301 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2302 r = FLD_MOD(r, ths_trail, 15, 8);
2303 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302304 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002305
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302306 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03002307 r = FLD_MOD(r, tlpx_half, 20, 16);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002308 r = FLD_MOD(r, tclk_trail, 15, 8);
2309 r = FLD_MOD(r, tclk_zero, 7, 0);
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03002310
2311 if (dss_has_feature(FEAT_DSI_PHY_DCC)) {
2312 r = FLD_MOD(r, 0, 21, 21); /* DCCEN = disable */
2313 r = FLD_MOD(r, 1, 22, 22); /* CLKINP_DIVBY2EN = enable */
2314 r = FLD_MOD(r, 1, 23, 23); /* CLKINP_SEL = enable */
2315 }
2316
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302317 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002318
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302319 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002320 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302321 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002322}
2323
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002324/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302325static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002326 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002327{
Archit Taneja75d72472011-05-16 15:17:08 +05302328 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002329 int i;
2330 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002331 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002332
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002333 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002334
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002335 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2336 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002337
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002338 if (mask_p & (1 << i))
2339 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002340
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002341 if (mask_n & (1 << i))
2342 l |= 1 << (i * 2 + (p ? 1 : 0));
2343 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002344
2345 /*
2346 * Bits in REGLPTXSCPDAT4TO0DXDY:
2347 * 17: DY0 18: DX0
2348 * 19: DY1 20: DX1
2349 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302350 * 23: DY3 24: DX3
2351 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002352 */
2353
2354 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302355
2356 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302357 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002358
2359 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302360
2361 /* ENLPTXSCPDAT */
2362 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002363}
2364
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302365static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002366{
2367 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302368 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002369 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302370 /* REGLPTXSCPDAT4TO0DXDY */
2371 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002372}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002373
Archit Taneja9e7e9372012-08-14 12:29:22 +05302374static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002375{
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002376 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2377 int t, i;
2378 bool in_use[DSI_MAX_NR_LANES];
2379 static const u8 offsets_old[] = { 28, 27, 26 };
2380 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2381 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002382
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002383 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2384 offsets = offsets_old;
2385 else
2386 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002387
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002388 for (i = 0; i < dsi->num_lanes_supported; ++i)
2389 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002390
2391 t = 100000;
2392 while (true) {
2393 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002394 int ok;
2395
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302396 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002397
2398 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002399 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2400 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002401 ok++;
2402 }
2403
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002404 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002405 break;
2406
2407 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002408 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2409 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002410 continue;
2411
2412 DSSERR("CIO TXCLKESC%d domain not coming " \
2413 "out of reset\n", i);
2414 }
2415 return -EIO;
2416 }
2417 }
2418
2419 return 0;
2420}
2421
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002422/* return bitmask of enabled lanes, lane0 being the lsb */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302423static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002424{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002425 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2426 unsigned mask = 0;
2427 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002428
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002429 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2430 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2431 mask |= 1 << i;
2432 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002433
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002434 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002435}
2436
Archit Taneja9e7e9372012-08-14 12:29:22 +05302437static int dsi_cio_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002438{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302439 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002440 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002441 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002442
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302443 DSSDBG("DSI CIO init starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002444
Archit Taneja9e7e9372012-08-14 12:29:22 +05302445 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002446 if (r)
2447 return r;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03002448
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302449 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002450
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002451 /* A dummy read using the SCP interface to any DSIPHY register is
2452 * required after DSIPHY reset to complete the reset of the DSI complex
2453 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302454 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002455
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302456 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002457 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2458 r = -EIO;
2459 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002460 }
2461
Archit Taneja9e7e9372012-08-14 12:29:22 +05302462 r = dsi_set_lane_config(dsidev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002463 if (r)
2464 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002465
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002466 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302467 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002468 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2469 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2470 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2471 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302472 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002473
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302474 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002475 unsigned mask_p;
2476 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302477
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002478 DSSDBG("manual ulps exit\n");
2479
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002480 /* ULPS is exited by Mark-1 state for 1ms, followed by
2481 * stop state. DSS HW cannot do this via the normal
2482 * ULPS exit sequence, as after reset the DSS HW thinks
2483 * that we are not in ULPS mode, and refuses to send the
2484 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002485 * manually by setting positive lines high and negative lines
2486 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002487 */
2488
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002489 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302490
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002491 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2492 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2493 continue;
2494 mask_p |= 1 << i;
2495 }
Archit Taneja75d72472011-05-16 15:17:08 +05302496
Archit Taneja9e7e9372012-08-14 12:29:22 +05302497 dsi_cio_enable_lane_override(dsidev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002498 }
2499
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302500 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002501 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002502 goto err_cio_pwr;
2503
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302504 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002505 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2506 r = -ENODEV;
2507 goto err_cio_pwr_dom;
2508 }
2509
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302510 dsi_if_enable(dsidev, true);
2511 dsi_if_enable(dsidev, false);
2512 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002513
Archit Taneja9e7e9372012-08-14 12:29:22 +05302514 r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002515 if (r)
2516 goto err_tx_clk_esc_rst;
2517
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302518 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002519 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2520 ktime_t wait = ns_to_ktime(1000 * 1000);
2521 set_current_state(TASK_UNINTERRUPTIBLE);
2522 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2523
2524 /* Disable the override. The lanes should be set to Mark-11
2525 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302526 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002527 }
2528
2529 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302530 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002531
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302532 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002533
Archit Tanejadca2b152012-08-16 18:02:00 +05302534 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302535 /* DDR_CLK_ALWAYS_ON */
2536 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302537 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302538 }
2539
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302540 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002541
2542 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002543
2544 return 0;
2545
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002546err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302547 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002548err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302549 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002550err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302551 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302552 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002553err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302554 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302555 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002556 return r;
2557}
2558
Archit Taneja9e7e9372012-08-14 12:29:22 +05302559static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002560{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002561 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302562
Archit Taneja8af6ff02011-09-05 16:48:27 +05302563 /* DDR_CLK_ALWAYS_ON */
2564 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2565
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302566 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2567 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302568 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002569}
2570
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302571static void dsi_config_tx_fifo(struct platform_device *dsidev,
2572 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002573 enum fifo_size size3, enum fifo_size size4)
2574{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302575 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002576 u32 r = 0;
2577 int add = 0;
2578 int i;
2579
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302580 dsi->vc[0].fifo_size = size1;
2581 dsi->vc[1].fifo_size = size2;
2582 dsi->vc[2].fifo_size = size3;
2583 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002584
2585 for (i = 0; i < 4; i++) {
2586 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302587 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002588
2589 if (add + size > 4) {
2590 DSSERR("Illegal FIFO configuration\n");
2591 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002592 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002593 }
2594
2595 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2596 r |= v << (8 * i);
2597 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2598 add += size;
2599 }
2600
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302601 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002602}
2603
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302604static void dsi_config_rx_fifo(struct platform_device *dsidev,
2605 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002606 enum fifo_size size3, enum fifo_size size4)
2607{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302608 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002609 u32 r = 0;
2610 int add = 0;
2611 int i;
2612
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302613 dsi->vc[0].fifo_size = size1;
2614 dsi->vc[1].fifo_size = size2;
2615 dsi->vc[2].fifo_size = size3;
2616 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002617
2618 for (i = 0; i < 4; i++) {
2619 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302620 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002621
2622 if (add + size > 4) {
2623 DSSERR("Illegal FIFO configuration\n");
2624 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002625 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002626 }
2627
2628 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2629 r |= v << (8 * i);
2630 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2631 add += size;
2632 }
2633
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302634 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002635}
2636
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302637static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002638{
2639 u32 r;
2640
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302641 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002642 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302643 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002644
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302645 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002646 DSSERR("TX_STOP bit not going down\n");
2647 return -EIO;
2648 }
2649
2650 return 0;
2651}
2652
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302653static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002654{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302655 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002656}
2657
2658static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2659{
Archit Taneja2e868db2011-05-12 17:26:28 +05302660 struct dsi_packet_sent_handler_data *vp_data =
2661 (struct dsi_packet_sent_handler_data *) data;
2662 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302663 const int channel = dsi->update_channel;
2664 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002665
Archit Taneja2e868db2011-05-12 17:26:28 +05302666 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2667 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002668}
2669
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302670static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002671{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302672 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302673 DECLARE_COMPLETION_ONSTACK(completion);
2674 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002675 int r = 0;
2676 u8 bit;
2677
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302678 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002679
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302680 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302681 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002682 if (r)
2683 goto err0;
2684
2685 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302686 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002687 if (wait_for_completion_timeout(&completion,
2688 msecs_to_jiffies(10)) == 0) {
2689 DSSERR("Failed to complete previous frame transfer\n");
2690 r = -EIO;
2691 goto err1;
2692 }
2693 }
2694
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302695 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302696 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002697
2698 return 0;
2699err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302700 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302701 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002702err0:
2703 return r;
2704}
2705
2706static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2707{
Archit Taneja2e868db2011-05-12 17:26:28 +05302708 struct dsi_packet_sent_handler_data *l4_data =
2709 (struct dsi_packet_sent_handler_data *) data;
2710 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302711 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002712
Archit Taneja2e868db2011-05-12 17:26:28 +05302713 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2714 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002715}
2716
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302717static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002718{
Archit Taneja2e868db2011-05-12 17:26:28 +05302719 DECLARE_COMPLETION_ONSTACK(completion);
2720 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002721 int r = 0;
2722
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302723 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302724 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002725 if (r)
2726 goto err0;
2727
2728 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302729 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002730 if (wait_for_completion_timeout(&completion,
2731 msecs_to_jiffies(10)) == 0) {
2732 DSSERR("Failed to complete previous l4 transfer\n");
2733 r = -EIO;
2734 goto err1;
2735 }
2736 }
2737
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302738 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302739 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002740
2741 return 0;
2742err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302743 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302744 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002745err0:
2746 return r;
2747}
2748
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302749static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002750{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302751 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2752
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302753 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002754
2755 WARN_ON(in_interrupt());
2756
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302757 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002758 return 0;
2759
Archit Tanejad6049142011-08-22 11:58:08 +05302760 switch (dsi->vc[channel].source) {
2761 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302762 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302763 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302764 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002765 default:
2766 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002767 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002768 }
2769}
2770
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302771static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2772 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002773{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002774 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2775 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002776
2777 enable = enable ? 1 : 0;
2778
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302779 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002780
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302781 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2782 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002783 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2784 return -EIO;
2785 }
2786
2787 return 0;
2788}
2789
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302790static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002791{
2792 u32 r;
2793
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302794 DSSDBG("Initial config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002795
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302796 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002797
2798 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2799 DSSERR("VC(%d) busy when trying to configure it!\n",
2800 channel);
2801
2802 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2803 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2804 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2805 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2806 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2807 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2808 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002809 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2810 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002811
2812 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2813 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2814
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302815 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002816}
2817
Archit Tanejad6049142011-08-22 11:58:08 +05302818static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2819 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002820{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302821 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2822
Archit Tanejad6049142011-08-22 11:58:08 +05302823 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002824 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002825
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302826 DSSDBG("Source config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002827
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302828 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002829
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302830 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002831
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002832 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302833 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002834 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002835 return -EIO;
2836 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002837
Archit Tanejad6049142011-08-22 11:58:08 +05302838 /* SOURCE, 0 = L4, 1 = video port */
2839 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002840
Archit Taneja9613c022011-03-22 06:33:36 -05002841 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302842 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2843 bool enable = source == DSI_VC_SOURCE_VP;
2844 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2845 }
Archit Taneja9613c022011-03-22 06:33:36 -05002846
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302847 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002848
Archit Tanejad6049142011-08-22 11:58:08 +05302849 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002850
2851 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002852}
2853
Archit Taneja1ffefe72011-05-12 17:26:24 +05302854void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2855 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002856{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302857 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302858 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302859
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002860 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2861
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302862 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002863
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302864 dsi_vc_enable(dsidev, channel, 0);
2865 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002866
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302867 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002868
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302869 dsi_vc_enable(dsidev, channel, 1);
2870 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002871
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302872 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302873
2874 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302875 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302876 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002877}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002878EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002879
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302880static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002881{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302882 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002883 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302884 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002885 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2886 (val >> 0) & 0xff,
2887 (val >> 8) & 0xff,
2888 (val >> 16) & 0xff,
2889 (val >> 24) & 0xff);
2890 }
2891}
2892
2893static void dsi_show_rx_ack_with_err(u16 err)
2894{
2895 DSSERR("\tACK with ERROR (%#x):\n", err);
2896 if (err & (1 << 0))
2897 DSSERR("\t\tSoT Error\n");
2898 if (err & (1 << 1))
2899 DSSERR("\t\tSoT Sync Error\n");
2900 if (err & (1 << 2))
2901 DSSERR("\t\tEoT Sync Error\n");
2902 if (err & (1 << 3))
2903 DSSERR("\t\tEscape Mode Entry Command Error\n");
2904 if (err & (1 << 4))
2905 DSSERR("\t\tLP Transmit Sync Error\n");
2906 if (err & (1 << 5))
2907 DSSERR("\t\tHS Receive Timeout Error\n");
2908 if (err & (1 << 6))
2909 DSSERR("\t\tFalse Control Error\n");
2910 if (err & (1 << 7))
2911 DSSERR("\t\t(reserved7)\n");
2912 if (err & (1 << 8))
2913 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2914 if (err & (1 << 9))
2915 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2916 if (err & (1 << 10))
2917 DSSERR("\t\tChecksum Error\n");
2918 if (err & (1 << 11))
2919 DSSERR("\t\tData type not recognized\n");
2920 if (err & (1 << 12))
2921 DSSERR("\t\tInvalid VC ID\n");
2922 if (err & (1 << 13))
2923 DSSERR("\t\tInvalid Transmission Length\n");
2924 if (err & (1 << 14))
2925 DSSERR("\t\t(reserved14)\n");
2926 if (err & (1 << 15))
2927 DSSERR("\t\tDSI Protocol Violation\n");
2928}
2929
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302930static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2931 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002932{
2933 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302934 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002935 u32 val;
2936 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302937 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002938 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002939 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302940 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002941 u16 err = FLD_GET(val, 23, 8);
2942 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302943 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002944 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002945 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302946 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002947 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002948 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302949 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002950 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002951 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302952 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002953 } else {
2954 DSSERR("\tunknown datatype 0x%02x\n", dt);
2955 }
2956 }
2957 return 0;
2958}
2959
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302960static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002961{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302962 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2963
2964 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002965 DSSDBG("dsi_vc_send_bta %d\n", channel);
2966
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302967 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002968
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302969 /* RX_FIFO_NOT_EMPTY */
2970 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002971 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302972 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002973 }
2974
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302975 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002976
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002977 /* flush posted write */
2978 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2979
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002980 return 0;
2981}
2982
Archit Taneja1ffefe72011-05-12 17:26:24 +05302983int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002984{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302985 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002986 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002987 int r = 0;
2988 u32 err;
2989
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302990 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002991 &completion, DSI_VC_IRQ_BTA);
2992 if (r)
2993 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002994
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302995 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002996 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002997 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002998 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002999
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303000 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003001 if (r)
3002 goto err2;
3003
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003004 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003005 msecs_to_jiffies(500)) == 0) {
3006 DSSERR("Failed to receive BTA\n");
3007 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003008 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003009 }
3010
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303011 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003012 if (err) {
3013 DSSERR("Error while sending BTA: %x\n", err);
3014 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003015 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003016 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003017err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303018 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003019 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003020err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303021 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003022 &completion, DSI_VC_IRQ_BTA);
3023err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003024 return r;
3025}
3026EXPORT_SYMBOL(dsi_vc_send_bta_sync);
3027
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303028static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
3029 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003030{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303031 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003032 u32 val;
3033 u8 data_id;
3034
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303035 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003036
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303037 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003038
3039 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
3040 FLD_VAL(ecc, 31, 24);
3041
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303042 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003043}
3044
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303045static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
3046 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003047{
3048 u32 val;
3049
3050 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
3051
3052/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
3053 b1, b2, b3, b4, val); */
3054
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303055 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003056}
3057
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303058static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
3059 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003060{
3061 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303062 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003063 int i;
3064 u8 *p;
3065 int r = 0;
3066 u8 b1, b2, b3, b4;
3067
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303068 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003069 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
3070
3071 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303072 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003073 DSSERR("unable to send long packet: packet too long.\n");
3074 return -EINVAL;
3075 }
3076
Archit Tanejad6049142011-08-22 11:58:08 +05303077 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003078
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303079 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003080
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003081 p = data;
3082 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303083 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003084 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003085
3086 b1 = *p++;
3087 b2 = *p++;
3088 b3 = *p++;
3089 b4 = *p++;
3090
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303091 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003092 }
3093
3094 i = len % 4;
3095 if (i) {
3096 b1 = 0; b2 = 0; b3 = 0;
3097
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303098 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003099 DSSDBG("\tsending remainder bytes %d\n", i);
3100
3101 switch (i) {
3102 case 3:
3103 b1 = *p++;
3104 b2 = *p++;
3105 b3 = *p++;
3106 break;
3107 case 2:
3108 b1 = *p++;
3109 b2 = *p++;
3110 break;
3111 case 1:
3112 b1 = *p++;
3113 break;
3114 }
3115
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303116 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003117 }
3118
3119 return r;
3120}
3121
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303122static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3123 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003124{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303125 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003126 u32 r;
3127 u8 data_id;
3128
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303129 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003130
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303131 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003132 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3133 channel,
3134 data_type, data & 0xff, (data >> 8) & 0xff);
3135
Archit Tanejad6049142011-08-22 11:58:08 +05303136 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003137
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303138 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003139 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3140 return -EINVAL;
3141 }
3142
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303143 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003144
3145 r = (data_id << 0) | (data << 8) | (ecc << 24);
3146
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303147 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003148
3149 return 0;
3150}
3151
Archit Taneja1ffefe72011-05-12 17:26:24 +05303152int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003153{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303154 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303155
Archit Taneja18b7d092011-09-05 17:01:08 +05303156 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
3157 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003158}
3159EXPORT_SYMBOL(dsi_vc_send_null);
3160
Archit Taneja9e7e9372012-08-14 12:29:22 +05303161static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303162 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003163{
3164 int r;
3165
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303166 if (len == 0) {
3167 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303168 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303169 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3170 } else if (len == 1) {
3171 r = dsi_vc_send_short(dsidev, channel,
3172 type == DSS_DSI_CONTENT_GENERIC ?
3173 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303174 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003175 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303176 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303177 type == DSS_DSI_CONTENT_GENERIC ?
3178 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303179 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003180 data[0] | (data[1] << 8), 0);
3181 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303182 r = dsi_vc_send_long(dsidev, channel,
3183 type == DSS_DSI_CONTENT_GENERIC ?
3184 MIPI_DSI_GENERIC_LONG_WRITE :
3185 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003186 }
3187
3188 return r;
3189}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303190
3191int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3192 u8 *data, int len)
3193{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303194 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3195
3196 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303197 DSS_DSI_CONTENT_DCS);
3198}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003199EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3200
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303201int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
3202 u8 *data, int len)
3203{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303204 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3205
3206 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303207 DSS_DSI_CONTENT_GENERIC);
3208}
3209EXPORT_SYMBOL(dsi_vc_generic_write_nosync);
3210
3211static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3212 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003213{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303214 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003215 int r;
3216
Archit Taneja9e7e9372012-08-14 12:29:22 +05303217 r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003218 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003219 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003220
Archit Taneja1ffefe72011-05-12 17:26:24 +05303221 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003222 if (r)
3223 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003224
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303225 /* RX_FIFO_NOT_EMPTY */
3226 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003227 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303228 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003229 r = -EIO;
3230 goto err;
3231 }
3232
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003233 return 0;
3234err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303235 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003236 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003237 return r;
3238}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303239
3240int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3241 int len)
3242{
3243 return dsi_vc_write_common(dssdev, channel, data, len,
3244 DSS_DSI_CONTENT_DCS);
3245}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003246EXPORT_SYMBOL(dsi_vc_dcs_write);
3247
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303248int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3249 int len)
3250{
3251 return dsi_vc_write_common(dssdev, channel, data, len,
3252 DSS_DSI_CONTENT_GENERIC);
3253}
3254EXPORT_SYMBOL(dsi_vc_generic_write);
3255
Archit Taneja1ffefe72011-05-12 17:26:24 +05303256int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003257{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303258 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003259}
3260EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3261
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303262int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel)
3263{
3264 return dsi_vc_generic_write(dssdev, channel, NULL, 0);
3265}
3266EXPORT_SYMBOL(dsi_vc_generic_write_0);
3267
Archit Taneja1ffefe72011-05-12 17:26:24 +05303268int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3269 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003270{
3271 u8 buf[2];
3272 buf[0] = dcs_cmd;
3273 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303274 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003275}
3276EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3277
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303278int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
3279 u8 param)
3280{
3281 return dsi_vc_generic_write(dssdev, channel, &param, 1);
3282}
3283EXPORT_SYMBOL(dsi_vc_generic_write_1);
3284
3285int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
3286 u8 param1, u8 param2)
3287{
3288 u8 buf[2];
3289 buf[0] = param1;
3290 buf[1] = param2;
3291 return dsi_vc_generic_write(dssdev, channel, buf, 2);
3292}
3293EXPORT_SYMBOL(dsi_vc_generic_write_2);
3294
Archit Taneja9e7e9372012-08-14 12:29:22 +05303295static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
Archit Tanejab8509752011-08-30 15:48:23 +05303296 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003297{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303298 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303299 int r;
3300
3301 if (dsi->debug_read)
3302 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3303 channel, dcs_cmd);
3304
3305 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3306 if (r) {
3307 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3308 " failed\n", channel, dcs_cmd);
3309 return r;
3310 }
3311
3312 return 0;
3313}
3314
Archit Taneja9e7e9372012-08-14 12:29:22 +05303315static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
Archit Tanejab3b89c02011-08-30 16:07:39 +05303316 int channel, u8 *reqdata, int reqlen)
3317{
Archit Tanejab3b89c02011-08-30 16:07:39 +05303318 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3319 u16 data;
3320 u8 data_type;
3321 int r;
3322
3323 if (dsi->debug_read)
3324 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3325 channel, reqlen);
3326
3327 if (reqlen == 0) {
3328 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3329 data = 0;
3330 } else if (reqlen == 1) {
3331 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3332 data = reqdata[0];
3333 } else if (reqlen == 2) {
3334 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3335 data = reqdata[0] | (reqdata[1] << 8);
3336 } else {
3337 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003338 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303339 }
3340
3341 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3342 if (r) {
3343 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3344 " failed\n", channel, reqlen);
3345 return r;
3346 }
3347
3348 return 0;
3349}
3350
3351static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3352 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303353{
3354 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003355 u32 val;
3356 u8 dt;
3357 int r;
3358
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003359 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303360 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003361 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003362 r = -EIO;
3363 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003364 }
3365
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303366 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303367 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003368 DSSDBG("\theader: %08x\n", val);
3369 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303370 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003371 u16 err = FLD_GET(val, 23, 8);
3372 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003373 r = -EIO;
3374 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003375
Archit Tanejab3b89c02011-08-30 16:07:39 +05303376 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3377 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3378 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003379 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303380 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303381 DSSDBG("\t%s short response, 1 byte: %02x\n",
3382 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3383 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003384
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003385 if (buflen < 1) {
3386 r = -EIO;
3387 goto err;
3388 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003389
3390 buf[0] = data;
3391
3392 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303393 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3394 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3395 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003396 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303397 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303398 DSSDBG("\t%s short response, 2 byte: %04x\n",
3399 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3400 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003401
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003402 if (buflen < 2) {
3403 r = -EIO;
3404 goto err;
3405 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003406
3407 buf[0] = data & 0xff;
3408 buf[1] = (data >> 8) & 0xff;
3409
3410 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303411 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3412 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3413 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003414 int w;
3415 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303416 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303417 DSSDBG("\t%s long response, len %d\n",
3418 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3419 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003420
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003421 if (len > buflen) {
3422 r = -EIO;
3423 goto err;
3424 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003425
3426 /* two byte checksum ends the packet, not included in len */
3427 for (w = 0; w < len + 2;) {
3428 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303429 val = dsi_read_reg(dsidev,
3430 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303431 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003432 DSSDBG("\t\t%02x %02x %02x %02x\n",
3433 (val >> 0) & 0xff,
3434 (val >> 8) & 0xff,
3435 (val >> 16) & 0xff,
3436 (val >> 24) & 0xff);
3437
3438 for (b = 0; b < 4; ++b) {
3439 if (w < len)
3440 buf[w] = (val >> (b * 8)) & 0xff;
3441 /* we discard the 2 byte checksum */
3442 ++w;
3443 }
3444 }
3445
3446 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003447 } else {
3448 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003449 r = -EIO;
3450 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003451 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003452
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003453err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303454 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3455 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003456
Archit Tanejab8509752011-08-30 15:48:23 +05303457 return r;
3458}
3459
3460int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3461 u8 *buf, int buflen)
3462{
3463 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3464 int r;
3465
Archit Taneja9e7e9372012-08-14 12:29:22 +05303466 r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
Archit Tanejab8509752011-08-30 15:48:23 +05303467 if (r)
3468 goto err;
3469
3470 r = dsi_vc_send_bta_sync(dssdev, channel);
3471 if (r)
3472 goto err;
3473
Archit Tanejab3b89c02011-08-30 16:07:39 +05303474 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3475 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303476 if (r < 0)
3477 goto err;
3478
3479 if (r != buflen) {
3480 r = -EIO;
3481 goto err;
3482 }
3483
3484 return 0;
3485err:
3486 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3487 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003488}
3489EXPORT_SYMBOL(dsi_vc_dcs_read);
3490
Archit Tanejab3b89c02011-08-30 16:07:39 +05303491static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3492 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3493{
3494 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3495 int r;
3496
Archit Taneja9e7e9372012-08-14 12:29:22 +05303497 r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
Archit Tanejab3b89c02011-08-30 16:07:39 +05303498 if (r)
3499 return r;
3500
3501 r = dsi_vc_send_bta_sync(dssdev, channel);
3502 if (r)
3503 return r;
3504
3505 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3506 DSS_DSI_CONTENT_GENERIC);
3507 if (r < 0)
3508 return r;
3509
3510 if (r != buflen) {
3511 r = -EIO;
3512 return r;
3513 }
3514
3515 return 0;
3516}
3517
3518int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
3519 int buflen)
3520{
3521 int r;
3522
3523 r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen);
3524 if (r) {
3525 DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel);
3526 return r;
3527 }
3528
3529 return 0;
3530}
3531EXPORT_SYMBOL(dsi_vc_generic_read_0);
3532
3533int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
3534 u8 *buf, int buflen)
3535{
3536 int r;
3537
3538 r = dsi_vc_generic_read(dssdev, channel, &param, 1, buf, buflen);
3539 if (r) {
3540 DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel);
3541 return r;
3542 }
3543
3544 return 0;
3545}
3546EXPORT_SYMBOL(dsi_vc_generic_read_1);
3547
3548int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
3549 u8 param1, u8 param2, u8 *buf, int buflen)
3550{
3551 int r;
3552 u8 reqdata[2];
3553
3554 reqdata[0] = param1;
3555 reqdata[1] = param2;
3556
3557 r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen);
3558 if (r) {
3559 DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel);
3560 return r;
3561 }
3562
3563 return 0;
3564}
3565EXPORT_SYMBOL(dsi_vc_generic_read_2);
3566
Archit Taneja1ffefe72011-05-12 17:26:24 +05303567int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3568 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003569{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303570 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3571
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303572 return dsi_vc_send_short(dsidev, channel,
3573 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003574}
3575EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3576
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303577static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003578{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303579 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003580 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003581 int r, i;
3582 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003583
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05303584 DSSDBG("Entering ULPS");
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003585
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303586 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003587
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303588 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003589
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303590 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003591 return 0;
3592
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003593 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303594 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003595 dsi_if_enable(dsidev, 0);
3596 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3597 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003598 }
3599
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303600 dsi_sync_vc(dsidev, 0);
3601 dsi_sync_vc(dsidev, 1);
3602 dsi_sync_vc(dsidev, 2);
3603 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003604
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303605 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003606
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303607 dsi_vc_enable(dsidev, 0, false);
3608 dsi_vc_enable(dsidev, 1, false);
3609 dsi_vc_enable(dsidev, 2, false);
3610 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003611
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303612 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003613 DSSERR("HS busy when enabling ULPS\n");
3614 return -EIO;
3615 }
3616
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303617 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003618 DSSERR("LP busy when enabling ULPS\n");
3619 return -EIO;
3620 }
3621
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303622 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003623 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3624 if (r)
3625 return r;
3626
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003627 mask = 0;
3628
3629 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3630 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3631 continue;
3632 mask |= 1 << i;
3633 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003634 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3635 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003636 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003637
Tomi Valkeinena702c852011-10-12 10:10:21 +03003638 /* flush posted write and wait for SCP interface to finish the write */
3639 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003640
3641 if (wait_for_completion_timeout(&completion,
3642 msecs_to_jiffies(1000)) == 0) {
3643 DSSERR("ULPS enable timeout\n");
3644 r = -EIO;
3645 goto err;
3646 }
3647
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303648 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003649 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3650
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003651 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003652 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003653
Tomi Valkeinena702c852011-10-12 10:10:21 +03003654 /* flush posted write and wait for SCP interface to finish the write */
3655 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003656
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303657 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003658
3659 dsi_if_enable(dsidev, false);
3660
3661 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303662
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003663 return 0;
3664
3665err:
3666 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303667 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3668 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003669}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003670
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003671static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3672 unsigned ticks, bool x4, bool x16)
3673{
3674 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003675 unsigned long total_ticks;
3676 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303677
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003678 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303679
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003680 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003681 fck = dsi_fclk_rate(dsidev);
3682
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003683 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303684 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003685 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003686 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3687 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3688 dsi_write_reg(dsidev, DSI_TIMING2, r);
3689
3690 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3691
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003692 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3693 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303694 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3695 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003696}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003697
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003698static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3699 bool x8, bool x16)
3700{
3701 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003702 unsigned long total_ticks;
3703 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303704
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003705 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303706
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003707 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003708 fck = dsi_fclk_rate(dsidev);
3709
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003710 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303711 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003712 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003713 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3714 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3715 dsi_write_reg(dsidev, DSI_TIMING1, r);
3716
3717 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3718
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003719 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3720 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303721 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3722 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003723}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003724
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003725static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3726 unsigned ticks, bool x4, bool x16)
3727{
3728 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003729 unsigned long total_ticks;
3730 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303731
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003732 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303733
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003734 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003735 fck = dsi_fclk_rate(dsidev);
3736
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003737 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303738 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003739 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003740 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3741 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3742 dsi_write_reg(dsidev, DSI_TIMING1, r);
3743
3744 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3745
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003746 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3747 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303748 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3749 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003750}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003751
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003752static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3753 unsigned ticks, bool x4, bool x16)
3754{
3755 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003756 unsigned long total_ticks;
3757 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303758
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003759 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303760
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003761 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003762 fck = dsi_get_txbyteclkhs(dsidev);
3763
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003764 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303765 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003766 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003767 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3768 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3769 dsi_write_reg(dsidev, DSI_TIMING2, r);
3770
3771 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3772
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003773 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3774 total_ticks,
3775 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303776 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003777}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303778
Archit Taneja9e7e9372012-08-14 12:29:22 +05303779static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303780{
Archit Tanejadca2b152012-08-16 18:02:00 +05303781 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303782 int num_line_buffers;
3783
Archit Tanejadca2b152012-08-16 18:02:00 +05303784 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303785 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303786 unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Archit Tanejae67458a2012-08-13 14:17:30 +05303787 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303788 /*
3789 * Don't use line buffers if width is greater than the video
3790 * port's line buffer size
3791 */
3792 if (line_buf_size <= timings->x_res * bpp / 8)
3793 num_line_buffers = 0;
3794 else
3795 num_line_buffers = 2;
3796 } else {
3797 /* Use maximum number of line buffers in command mode */
3798 num_line_buffers = 2;
3799 }
3800
3801 /* LINE_BUFFER */
3802 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3803}
3804
Archit Taneja9e7e9372012-08-14 12:29:22 +05303805static void dsi_config_vp_sync_events(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303806{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303807 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3808 bool vsync_end = dsi->vm_timings.vp_vsync_end;
3809 bool hsync_end = dsi->vm_timings.vp_hsync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303810 u32 r;
3811
3812 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303813 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3814 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3815 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303816 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
3817 r = FLD_MOD(r, vsync_end, 16, 16); /* VP_VSYNC_END */
3818 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
3819 r = FLD_MOD(r, hsync_end, 18, 18); /* VP_HSYNC_END */
3820 dsi_write_reg(dsidev, DSI_CTRL, r);
3821}
3822
Archit Taneja9e7e9372012-08-14 12:29:22 +05303823static void dsi_config_blanking_modes(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303824{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303825 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3826 int blanking_mode = dsi->vm_timings.blanking_mode;
3827 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3828 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3829 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303830 u32 r;
3831
3832 /*
3833 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3834 * 1 = Long blanking packets are sent in corresponding blanking periods
3835 */
3836 r = dsi_read_reg(dsidev, DSI_CTRL);
3837 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3838 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3839 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3840 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3841 dsi_write_reg(dsidev, DSI_CTRL, r);
3842}
3843
Archit Taneja6f28c292012-05-15 11:32:18 +05303844/*
3845 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3846 * results in maximum transition time for data and clock lanes to enter and
3847 * exit HS mode. Hence, this is the scenario where the least amount of command
3848 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3849 * clock cycles that can be used to interleave command mode data in HS so that
3850 * all scenarios are satisfied.
3851 */
3852static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3853 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3854{
3855 int transition;
3856
3857 /*
3858 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3859 * time of data lanes only, if it isn't set, we need to consider HS
3860 * transition time of both data and clock lanes. HS transition time
3861 * of Scenario 3 is considered.
3862 */
3863 if (ddr_alwon) {
3864 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3865 } else {
3866 int trans1, trans2;
3867 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3868 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3869 enter_hs + 1;
3870 transition = max(trans1, trans2);
3871 }
3872
3873 return blank > transition ? blank - transition : 0;
3874}
3875
3876/*
3877 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3878 * results in maximum transition time for data lanes to enter and exit LP mode.
3879 * Hence, this is the scenario where the least amount of command mode data can
3880 * be interleaved. We program the minimum amount of bytes that can be
3881 * interleaved in LP so that all scenarios are satisfied.
3882 */
3883static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3884 int lp_clk_div, int tdsi_fclk)
3885{
3886 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3887 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3888 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3889 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3890 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3891
3892 /* maximum LP transition time according to Scenario 1 */
3893 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3894
3895 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3896 tlp_avail = thsbyte_clk * (blank - trans_lp);
3897
Archit Taneja2e063c32012-06-04 13:36:34 +05303898 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303899
3900 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3901 26) / 16;
3902
3903 return max(lp_inter, 0);
3904}
3905
Tomi Valkeinen57612172012-11-27 17:32:36 +02003906static void dsi_config_cmd_mode_interleaving(struct platform_device *dsidev)
Archit Taneja6f28c292012-05-15 11:32:18 +05303907{
Archit Taneja6f28c292012-05-15 11:32:18 +05303908 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3909 int blanking_mode;
3910 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3911 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3912 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3913 int tclk_trail, ths_exit, exiths_clk;
3914 bool ddr_alwon;
Archit Tanejae67458a2012-08-13 14:17:30 +05303915 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303916 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303917 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02003918 int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.regm_dsi + 1;
Archit Taneja6f28c292012-05-15 11:32:18 +05303919 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3920 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3921 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3922 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3923 u32 r;
3924
3925 r = dsi_read_reg(dsidev, DSI_CTRL);
3926 blanking_mode = FLD_GET(r, 20, 20);
3927 hfp_blanking_mode = FLD_GET(r, 21, 21);
3928 hbp_blanking_mode = FLD_GET(r, 22, 22);
3929 hsa_blanking_mode = FLD_GET(r, 23, 23);
3930
3931 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3932 hbp = FLD_GET(r, 11, 0);
3933 hfp = FLD_GET(r, 23, 12);
3934 hsa = FLD_GET(r, 31, 24);
3935
3936 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3937 ddr_clk_post = FLD_GET(r, 7, 0);
3938 ddr_clk_pre = FLD_GET(r, 15, 8);
3939
3940 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3941 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3942 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3943
3944 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3945 lp_clk_div = FLD_GET(r, 12, 0);
3946 ddr_alwon = FLD_GET(r, 13, 13);
3947
3948 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3949 ths_exit = FLD_GET(r, 7, 0);
3950
3951 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3952 tclk_trail = FLD_GET(r, 15, 8);
3953
3954 exiths_clk = ths_exit + tclk_trail;
3955
3956 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3957 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3958
3959 if (!hsa_blanking_mode) {
3960 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3961 enter_hs_mode_lat, exit_hs_mode_lat,
3962 exiths_clk, ddr_clk_pre, ddr_clk_post);
3963 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3964 enter_hs_mode_lat, exit_hs_mode_lat,
3965 lp_clk_div, dsi_fclk_hsdiv);
3966 }
3967
3968 if (!hfp_blanking_mode) {
3969 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3970 enter_hs_mode_lat, exit_hs_mode_lat,
3971 exiths_clk, ddr_clk_pre, ddr_clk_post);
3972 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3973 enter_hs_mode_lat, exit_hs_mode_lat,
3974 lp_clk_div, dsi_fclk_hsdiv);
3975 }
3976
3977 if (!hbp_blanking_mode) {
3978 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3979 enter_hs_mode_lat, exit_hs_mode_lat,
3980 exiths_clk, ddr_clk_pre, ddr_clk_post);
3981
3982 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3983 enter_hs_mode_lat, exit_hs_mode_lat,
3984 lp_clk_div, dsi_fclk_hsdiv);
3985 }
3986
3987 if (!blanking_mode) {
3988 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3989 enter_hs_mode_lat, exit_hs_mode_lat,
3990 exiths_clk, ddr_clk_pre, ddr_clk_post);
3991
3992 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
3993 enter_hs_mode_lat, exit_hs_mode_lat,
3994 lp_clk_div, dsi_fclk_hsdiv);
3995 }
3996
3997 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3998 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
3999 bl_interleave_hs);
4000
4001 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
4002 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
4003 bl_interleave_lp);
4004
4005 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
4006 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
4007 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
4008 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
4009 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
4010
4011 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
4012 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
4013 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
4014 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
4015 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
4016
4017 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
4018 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
4019 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
4020 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
4021}
4022
Tomi Valkeinen57612172012-11-27 17:32:36 +02004023static int dsi_proto_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004024{
Archit Taneja02c39602012-08-10 15:01:33 +05304025 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004026 u32 r;
4027 int buswidth = 0;
4028
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304029 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02004030 DSI_FIFO_SIZE_32,
4031 DSI_FIFO_SIZE_32,
4032 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004033
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304034 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02004035 DSI_FIFO_SIZE_32,
4036 DSI_FIFO_SIZE_32,
4037 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004038
4039 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304040 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
4041 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
4042 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
4043 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004044
Archit Taneja02c39602012-08-10 15:01:33 +05304045 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004046 case 16:
4047 buswidth = 0;
4048 break;
4049 case 18:
4050 buswidth = 1;
4051 break;
4052 case 24:
4053 buswidth = 2;
4054 break;
4055 default:
4056 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03004057 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004058 }
4059
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304060 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004061 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
4062 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
4063 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
4064 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
4065 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
4066 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004067 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
4068 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05004069 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
4070 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
4071 /* DCS_CMD_CODE, 1=start, 0=continue */
4072 r = FLD_MOD(r, 0, 25, 25);
4073 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004074
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304075 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004076
Archit Taneja9e7e9372012-08-14 12:29:22 +05304077 dsi_config_vp_num_line_buffers(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304078
Archit Tanejadca2b152012-08-16 18:02:00 +05304079 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja9e7e9372012-08-14 12:29:22 +05304080 dsi_config_vp_sync_events(dsidev);
4081 dsi_config_blanking_modes(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004082 dsi_config_cmd_mode_interleaving(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304083 }
4084
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304085 dsi_vc_initial_config(dsidev, 0);
4086 dsi_vc_initial_config(dsidev, 1);
4087 dsi_vc_initial_config(dsidev, 2);
4088 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004089
4090 return 0;
4091}
4092
Archit Taneja9e7e9372012-08-14 12:29:22 +05304093static void dsi_proto_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004094{
Tomi Valkeinendb186442011-10-13 16:12:29 +03004095 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004096 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
4097 unsigned tclk_pre, tclk_post;
4098 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
4099 unsigned ths_trail, ths_exit;
4100 unsigned ddr_clk_pre, ddr_clk_post;
4101 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
4102 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03004103 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004104 u32 r;
4105
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304106 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004107 ths_prepare = FLD_GET(r, 31, 24);
4108 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
4109 ths_zero = ths_prepare_ths_zero - ths_prepare;
4110 ths_trail = FLD_GET(r, 15, 8);
4111 ths_exit = FLD_GET(r, 7, 0);
4112
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304113 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03004114 tlpx = FLD_GET(r, 20, 16) * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004115 tclk_trail = FLD_GET(r, 15, 8);
4116 tclk_zero = FLD_GET(r, 7, 0);
4117
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304118 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004119 tclk_prepare = FLD_GET(r, 7, 0);
4120
4121 /* min 8*UI */
4122 tclk_pre = 20;
4123 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304124 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004125
Archit Taneja8af6ff02011-09-05 16:48:27 +05304126 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004127
4128 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
4129 4);
4130 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
4131
4132 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
4133 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
4134
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304135 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004136 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
4137 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304138 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004139
4140 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
4141 ddr_clk_pre,
4142 ddr_clk_post);
4143
4144 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
4145 DIV_ROUND_UP(ths_prepare, 4) +
4146 DIV_ROUND_UP(ths_zero + 3, 4);
4147
4148 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
4149
4150 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
4151 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304152 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004153
4154 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
4155 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304156
Archit Tanejadca2b152012-08-16 18:02:00 +05304157 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05304158 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304159 int hsa = dsi->vm_timings.hsa;
4160 int hfp = dsi->vm_timings.hfp;
4161 int hbp = dsi->vm_timings.hbp;
4162 int vsa = dsi->vm_timings.vsa;
4163 int vfp = dsi->vm_timings.vfp;
4164 int vbp = dsi->vm_timings.vbp;
4165 int window_sync = dsi->vm_timings.window_sync;
4166 bool hsync_end = dsi->vm_timings.vp_hsync_end;
Archit Tanejae67458a2012-08-13 14:17:30 +05304167 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05304168 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304169 int tl, t_he, width_bytes;
4170
4171 t_he = hsync_end ?
4172 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
4173
4174 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
4175
4176 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
4177 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
4178 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
4179
4180 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
4181 hfp, hsync_end ? hsa : 0, tl);
4182 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
4183 vsa, timings->y_res);
4184
4185 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
4186 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
4187 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
4188 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
4189 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
4190
4191 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
4192 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
4193 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
4194 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
4195 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
4196 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
4197
4198 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
4199 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
4200 r = FLD_MOD(r, tl, 31, 16); /* TL */
4201 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
4202 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004203}
4204
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004205int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
4206 const struct omap_dsi_pin_config *pin_cfg)
4207{
4208 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4209 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4210 int num_pins;
4211 const int *pins;
4212 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
4213 int num_lanes;
4214 int i;
4215
4216 static const enum dsi_lane_function functions[] = {
4217 DSI_LANE_CLK,
4218 DSI_LANE_DATA1,
4219 DSI_LANE_DATA2,
4220 DSI_LANE_DATA3,
4221 DSI_LANE_DATA4,
4222 };
4223
4224 num_pins = pin_cfg->num_pins;
4225 pins = pin_cfg->pins;
4226
4227 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
4228 || num_pins % 2 != 0)
4229 return -EINVAL;
4230
4231 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
4232 lanes[i].function = DSI_LANE_UNUSED;
4233
4234 num_lanes = 0;
4235
4236 for (i = 0; i < num_pins; i += 2) {
4237 u8 lane, pol;
4238 int dx, dy;
4239
4240 dx = pins[i];
4241 dy = pins[i + 1];
4242
4243 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
4244 return -EINVAL;
4245
4246 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
4247 return -EINVAL;
4248
4249 if (dx & 1) {
4250 if (dy != dx - 1)
4251 return -EINVAL;
4252 pol = 1;
4253 } else {
4254 if (dy != dx + 1)
4255 return -EINVAL;
4256 pol = 0;
4257 }
4258
4259 lane = dx / 2;
4260
4261 lanes[lane].function = functions[i / 2];
4262 lanes[lane].polarity = pol;
4263 num_lanes++;
4264 }
4265
4266 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
4267 dsi->num_lanes_used = num_lanes;
4268
4269 return 0;
4270}
4271EXPORT_SYMBOL(omapdss_dsi_configure_pins);
4272
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004273int omapdss_dsi_set_clocks(struct omap_dss_device *dssdev,
4274 unsigned long ddr_clk, unsigned long lp_clk)
4275{
4276 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4277 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4278 struct dsi_clock_info cinfo;
4279 struct dispc_clock_info dispc_cinfo;
4280 unsigned lp_clk_div;
4281 unsigned long dsi_fclk;
4282 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
4283 unsigned long pck;
4284 int r;
4285
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05304286 DSSDBG("Setting DSI clocks: ddr_clk %lu, lp_clk %lu", ddr_clk, lp_clk);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004287
4288 mutex_lock(&dsi->lock);
4289
Tomi Valkeinend66b1582012-09-24 15:15:06 +03004290 /* Calculate PLL output clock */
4291 r = dsi_pll_calc_ddrfreq(dsidev, ddr_clk * 4, &cinfo);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004292 if (r)
4293 goto err;
4294
Tomi Valkeinend66b1582012-09-24 15:15:06 +03004295 /* Calculate PLL's DSI clock */
4296 dsi_pll_calc_dsi_fck(dsidev, &cinfo);
4297
4298 /* Calculate PLL's DISPC clock and pck & lck divs */
4299 pck = cinfo.clkin4ddr / 16 * (dsi->num_lanes_used - 1) * 8 / bpp;
4300 DSSDBG("finding dispc dividers for pck %lu\n", pck);
4301 r = dsi_pll_calc_dispc_fck(dsidev, pck, &cinfo, &dispc_cinfo);
4302 if (r)
4303 goto err;
4304
4305 /* Calculate LP clock */
4306 dsi_fclk = cinfo.dsi_pll_hsdiv_dsi_clk;
4307 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk * 2);
4308
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004309 dsi->user_dsi_cinfo.regn = cinfo.regn;
4310 dsi->user_dsi_cinfo.regm = cinfo.regm;
4311 dsi->user_dsi_cinfo.regm_dispc = cinfo.regm_dispc;
4312 dsi->user_dsi_cinfo.regm_dsi = cinfo.regm_dsi;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004313
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004314 dsi->user_dsi_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004315
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004316 dsi->user_dispc_cinfo.lck_div = dispc_cinfo.lck_div;
4317 dsi->user_dispc_cinfo.pck_div = dispc_cinfo.pck_div;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004318
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004319 dsi->user_dispc_fclk_src = OMAP_DSS_CLK_SRC_FCK;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004320
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004321 dsi->user_lcd_clk_src =
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004322 dsi->module_id == 0 ?
4323 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
4324 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC;
4325
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004326 dsi->user_dsi_fclk_src =
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004327 dsi->module_id == 0 ?
4328 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
4329 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI;
4330
4331 mutex_unlock(&dsi->lock);
4332 return 0;
4333err:
4334 mutex_unlock(&dsi->lock);
4335 return r;
4336}
4337EXPORT_SYMBOL(omapdss_dsi_set_clocks);
4338
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004339int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304340{
4341 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05304342 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004343 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja02c39602012-08-10 15:01:33 +05304344 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304345 u8 data_type;
4346 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004347 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304348
Archit Tanejadca2b152012-08-16 18:02:00 +05304349 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05304350 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004351 case OMAP_DSS_DSI_FMT_RGB888:
4352 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
4353 break;
4354 case OMAP_DSS_DSI_FMT_RGB666:
4355 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4356 break;
4357 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4358 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4359 break;
4360 case OMAP_DSS_DSI_FMT_RGB565:
4361 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4362 break;
4363 default:
4364 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03004365 return -EINVAL;
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004366 };
Archit Taneja8af6ff02011-09-05 16:48:27 +05304367
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004368 dsi_if_enable(dsidev, false);
4369 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304370
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004371 /* MODE, 1 = video mode */
4372 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304373
Archit Tanejae67458a2012-08-13 14:17:30 +05304374 word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304375
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004376 dsi_vc_write_long_header(dsidev, channel, data_type,
4377 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304378
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004379 dsi_vc_enable(dsidev, channel, true);
4380 dsi_if_enable(dsidev, true);
4381 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304382
Archit Tanejaeea83402012-09-04 11:42:36 +05304383 r = dss_mgr_enable(mgr);
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004384 if (r) {
Archit Tanejadca2b152012-08-16 18:02:00 +05304385 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004386 dsi_if_enable(dsidev, false);
4387 dsi_vc_enable(dsidev, channel, false);
4388 }
4389
4390 return r;
4391 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304392
4393 return 0;
4394}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004395EXPORT_SYMBOL(dsi_enable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304396
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004397void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304398{
4399 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05304400 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004401 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304402
Archit Tanejadca2b152012-08-16 18:02:00 +05304403 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004404 dsi_if_enable(dsidev, false);
4405 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304406
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004407 /* MODE, 0 = command mode */
4408 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304409
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004410 dsi_vc_enable(dsidev, channel, true);
4411 dsi_if_enable(dsidev, true);
4412 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304413
Archit Tanejaeea83402012-09-04 11:42:36 +05304414 dss_mgr_disable(mgr);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304415}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004416EXPORT_SYMBOL(dsi_disable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304417
Tomi Valkeinen57612172012-11-27 17:32:36 +02004418static void dsi_update_screen_dispc(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004419{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304420 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004421 struct omap_overlay_manager *mgr = dsi->output.manager;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004422 unsigned bytespp;
4423 unsigned bytespl;
4424 unsigned bytespf;
4425 unsigned total_len;
4426 unsigned packet_payload;
4427 unsigned packet_len;
4428 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004429 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304430 const unsigned channel = dsi->update_channel;
Archit Taneja0c656222011-05-16 15:17:09 +05304431 const unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304432 u16 w = dsi->timings.x_res;
4433 u16 h = dsi->timings.y_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004434
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004435 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004436
Archit Tanejad6049142011-08-22 11:58:08 +05304437 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004438
Archit Taneja02c39602012-08-10 15:01:33 +05304439 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004440 bytespl = w * bytespp;
4441 bytespf = bytespl * h;
4442
4443 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4444 * number of lines in a packet. See errata about VP_CLK_RATIO */
4445
4446 if (bytespf < line_buf_size)
4447 packet_payload = bytespf;
4448 else
4449 packet_payload = (line_buf_size) / bytespl * bytespl;
4450
4451 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4452 total_len = (bytespf / packet_payload) * packet_len;
4453
4454 if (bytespf % packet_payload)
4455 total_len += (bytespf % packet_payload) + 1;
4456
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004457 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304458 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004459
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304460 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304461 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004462
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304463 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004464 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4465 else
4466 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304467 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004468
4469 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4470 * because DSS interrupts are not capable of waking up the CPU and the
4471 * framedone interrupt could be delayed for quite a long time. I think
4472 * the same goes for any DSS interrupts, but for some reason I have not
4473 * seen the problem anywhere else than here.
4474 */
4475 dispc_disable_sidle();
4476
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304477 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004478
Archit Taneja49dbf582011-05-16 15:17:07 +05304479 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4480 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004481 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004482
Archit Tanejaeea83402012-09-04 11:42:36 +05304483 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304484
Archit Tanejaeea83402012-09-04 11:42:36 +05304485 dss_mgr_start_update(mgr);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004486
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304487 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004488 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4489 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304490 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004491
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304492 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004493
4494#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304495 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004496#endif
4497 }
4498}
4499
4500#ifdef DSI_CATCH_MISSING_TE
4501static void dsi_te_timeout(unsigned long arg)
4502{
4503 DSSERR("TE not received for 250ms!\n");
4504}
4505#endif
4506
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304507static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004508{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304509 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4510
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004511 /* SIDLEMODE back to smart-idle */
4512 dispc_enable_sidle();
4513
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304514 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004515 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304516 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004517 }
4518
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304519 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004520
4521 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304522 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004523}
4524
4525static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4526{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304527 struct dsi_data *dsi = container_of(work, struct dsi_data,
4528 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004529 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4530 * 250ms which would conflict with this timeout work. What should be
4531 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004532 * possibly scheduled framedone work. However, cancelling the transfer
4533 * on the HW is buggy, and would probably require resetting the whole
4534 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004535
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004536 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004537
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304538 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004539}
4540
Tomi Valkeinen15502022012-10-10 13:59:07 +03004541static void dsi_framedone_irq_callback(void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004542{
Archit Taneja9e7e9372012-08-14 12:29:22 +05304543 struct platform_device *dsidev = (struct platform_device *) data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304544 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4545
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004546 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4547 * turns itself off. However, DSI still has the pixels in its buffers,
4548 * and is sending the data.
4549 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004550
Tejun Heo136b5722012-08-21 13:18:24 -07004551 cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004552
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304553 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004554}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004555
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004556int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004557 void (*callback)(int, void *), void *data)
4558{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304559 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304560 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004561 u16 dw, dh;
4562
4563 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304564
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304565 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004566
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004567 dsi->framedone_callback = callback;
4568 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004569
Archit Tanejae3525742012-08-09 15:23:43 +05304570 dw = dsi->timings.x_res;
4571 dh = dsi->timings.y_res;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004572
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004573#ifdef DEBUG
4574 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304575 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004576#endif
Tomi Valkeinen57612172012-11-27 17:32:36 +02004577 dsi_update_screen_dispc(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004578
4579 return 0;
4580}
4581EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004582
4583/* Display funcs */
4584
Tomi Valkeinen57612172012-11-27 17:32:36 +02004585static int dsi_configure_dispc_clocks(struct platform_device *dsidev)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304586{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304587 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4588 struct dispc_clock_info dispc_cinfo;
4589 int r;
4590 unsigned long long fck;
4591
4592 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4593
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004594 dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div;
4595 dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304596
4597 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4598 if (r) {
4599 DSSERR("Failed to calc dispc clocks\n");
4600 return r;
4601 }
4602
4603 dsi->mgr_config.clock_info = dispc_cinfo;
4604
4605 return 0;
4606}
4607
Tomi Valkeinen57612172012-11-27 17:32:36 +02004608static int dsi_display_init_dispc(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004609{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304610 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004611 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304612 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304613
Archit Tanejadca2b152012-08-16 18:02:00 +05304614 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Archit Tanejae67458a2012-08-13 14:17:30 +05304615 dsi->timings.hsw = 1;
4616 dsi->timings.hfp = 1;
4617 dsi->timings.hbp = 1;
4618 dsi->timings.vsw = 1;
4619 dsi->timings.vfp = 0;
4620 dsi->timings.vbp = 0;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004621
Tomi Valkeinen15502022012-10-10 13:59:07 +03004622 r = dss_mgr_register_framedone_handler(mgr,
4623 dsi_framedone_irq_callback, dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304624 if (r) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004625 DSSERR("can't register FRAMEDONE handler\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304626 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304627 }
4628
Archit Taneja7d2572f2012-06-29 14:31:07 +05304629 dsi->mgr_config.stallmode = true;
4630 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304631 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304632 dsi->mgr_config.stallmode = false;
4633 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004634 }
4635
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304636 /*
4637 * override interlace, logic level and edge related parameters in
4638 * omap_video_timings with default values
4639 */
Archit Tanejae67458a2012-08-13 14:17:30 +05304640 dsi->timings.interlace = false;
4641 dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4642 dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4643 dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
4644 dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
4645 dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304646
Archit Tanejaeea83402012-09-04 11:42:36 +05304647 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304648
Tomi Valkeinen57612172012-11-27 17:32:36 +02004649 r = dsi_configure_dispc_clocks(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304650 if (r)
4651 goto err1;
4652
4653 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4654 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304655 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304656 dsi->mgr_config.lcden_sig_polarity = 0;
4657
Archit Tanejaeea83402012-09-04 11:42:36 +05304658 dss_mgr_set_lcd_config(mgr, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304659
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004660 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304661err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304662 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen15502022012-10-10 13:59:07 +03004663 dss_mgr_unregister_framedone_handler(mgr,
4664 dsi_framedone_irq_callback, dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304665err:
4666 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004667}
4668
Tomi Valkeinen57612172012-11-27 17:32:36 +02004669static void dsi_display_uninit_dispc(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004670{
Archit Tanejadca2b152012-08-16 18:02:00 +05304671 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004672 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Tanejadca2b152012-08-16 18:02:00 +05304673
Tomi Valkeinen15502022012-10-10 13:59:07 +03004674 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
4675 dss_mgr_unregister_framedone_handler(mgr,
4676 dsi_framedone_irq_callback, dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004677}
4678
Tomi Valkeinen57612172012-11-27 17:32:36 +02004679static int dsi_configure_dsi_clocks(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004680{
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004681 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004682 struct dsi_clock_info cinfo;
4683 int r;
4684
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004685 cinfo = dsi->user_dsi_cinfo;
4686
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02004687 r = dsi_calc_clock_rates(dsidev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004688 if (r) {
4689 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004690 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004691 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004692
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304693 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004694 if (r) {
4695 DSSERR("Failed to set dsi clocks\n");
4696 return r;
4697 }
4698
4699 return 0;
4700}
4701
Tomi Valkeinen57612172012-11-27 17:32:36 +02004702static int dsi_display_init_dsi(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004703{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004704 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004705 struct omap_overlay_manager *mgr = dsi->output.manager;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004706 int r;
4707
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304708 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004709 if (r)
4710 goto err0;
4711
Tomi Valkeinen57612172012-11-27 17:32:36 +02004712 r = dsi_configure_dsi_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004713 if (r)
4714 goto err1;
4715
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004716 dss_select_dsi_clk_source(dsi->module_id, dsi->user_dsi_fclk_src);
4717 dss_select_lcd_clk_source(mgr->id, dsi->user_lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004718
4719 DSSDBG("PLL OK\n");
4720
Archit Taneja9e7e9372012-08-14 12:29:22 +05304721 r = dsi_cio_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004722 if (r)
4723 goto err2;
4724
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304725 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004726
Archit Taneja9e7e9372012-08-14 12:29:22 +05304727 dsi_proto_timings(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004728 dsi_set_lp_clk_divisor(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004729
4730 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304731 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004732
Tomi Valkeinen57612172012-11-27 17:32:36 +02004733 r = dsi_proto_config(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004734 if (r)
4735 goto err3;
4736
4737 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304738 dsi_vc_enable(dsidev, 0, 1);
4739 dsi_vc_enable(dsidev, 1, 1);
4740 dsi_vc_enable(dsidev, 2, 1);
4741 dsi_vc_enable(dsidev, 3, 1);
4742 dsi_if_enable(dsidev, 1);
4743 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004744
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004745 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004746err3:
Archit Taneja9e7e9372012-08-14 12:29:22 +05304747 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004748err2:
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004749 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Archit Tanejaeea83402012-09-04 11:42:36 +05304750 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004751
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004752err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304753 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004754err0:
4755 return r;
4756}
4757
Tomi Valkeinen57612172012-11-27 17:32:36 +02004758static void dsi_display_uninit_dsi(struct platform_device *dsidev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004759 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004760{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304761 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004762 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304763
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304764 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304765 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004766
Ville Syrjäläd7370102010-04-22 22:50:09 +02004767 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304768 dsi_if_enable(dsidev, 0);
4769 dsi_vc_enable(dsidev, 0, 0);
4770 dsi_vc_enable(dsidev, 1, 0);
4771 dsi_vc_enable(dsidev, 2, 0);
4772 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004773
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004774 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Archit Tanejaeea83402012-09-04 11:42:36 +05304775 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja9e7e9372012-08-14 12:29:22 +05304776 dsi_cio_uninit(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304777 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004778}
4779
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004780int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004781{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304782 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304783 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004784 struct omap_dss_output *out = &dsi->output;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004785 int r = 0;
4786
4787 DSSDBG("dsi_display_enable\n");
4788
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304789 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004790
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304791 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004792
Archit Tanejaeea83402012-09-04 11:42:36 +05304793 if (out == NULL || out->manager == NULL) {
4794 DSSERR("failed to enable display: no output/manager\n");
Tomi Valkeinen05e1d602011-06-23 16:38:21 +03004795 r = -ENODEV;
4796 goto err_start_dev;
4797 }
4798
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004799 r = omap_dss_start_device(dssdev);
4800 if (r) {
4801 DSSERR("failed to start device\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004802 goto err_start_dev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004803 }
4804
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004805 r = dsi_runtime_get(dsidev);
4806 if (r)
4807 goto err_get_dsi;
4808
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304809 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004810
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004811 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004812
Tomi Valkeinen57612172012-11-27 17:32:36 +02004813 r = dsi_display_init_dispc(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004814 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004815 goto err_init_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004816
Tomi Valkeinen57612172012-11-27 17:32:36 +02004817 r = dsi_display_init_dsi(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004818 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004819 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004820
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304821 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004822
4823 return 0;
4824
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004825err_init_dsi:
Tomi Valkeinen57612172012-11-27 17:32:36 +02004826 dsi_display_uninit_dispc(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004827err_init_dispc:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304828 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004829 dsi_runtime_put(dsidev);
4830err_get_dsi:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004831 omap_dss_stop_device(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004832err_start_dev:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304833 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004834 DSSDBG("dsi_display_enable FAILED\n");
4835 return r;
4836}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004837EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004838
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004839void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004840 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004841{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304842 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304843 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304844
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004845 DSSDBG("dsi_display_disable\n");
4846
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304847 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004848
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304849 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004850
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004851 dsi_sync_vc(dsidev, 0);
4852 dsi_sync_vc(dsidev, 1);
4853 dsi_sync_vc(dsidev, 2);
4854 dsi_sync_vc(dsidev, 3);
4855
Tomi Valkeinen57612172012-11-27 17:32:36 +02004856 dsi_display_uninit_dispc(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004857
Tomi Valkeinen57612172012-11-27 17:32:36 +02004858 dsi_display_uninit_dsi(dsidev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004859
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004860 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304861 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004862
4863 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004864
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304865 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004866}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004867EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004868
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004869int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004870{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304871 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4872 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4873
4874 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004875 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004876}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004877EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004878
Archit Tanejae67458a2012-08-13 14:17:30 +05304879void omapdss_dsi_set_timings(struct omap_dss_device *dssdev,
4880 struct omap_video_timings *timings)
4881{
4882 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4883 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4884
4885 mutex_lock(&dsi->lock);
4886
4887 dsi->timings = *timings;
4888
4889 mutex_unlock(&dsi->lock);
4890}
4891EXPORT_SYMBOL(omapdss_dsi_set_timings);
4892
Archit Tanejae3525742012-08-09 15:23:43 +05304893void omapdss_dsi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h)
4894{
4895 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4896 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4897
4898 mutex_lock(&dsi->lock);
4899
4900 dsi->timings.x_res = w;
4901 dsi->timings.y_res = h;
4902
4903 mutex_unlock(&dsi->lock);
4904}
4905EXPORT_SYMBOL(omapdss_dsi_set_size);
4906
Archit Taneja02c39602012-08-10 15:01:33 +05304907void omapdss_dsi_set_pixel_format(struct omap_dss_device *dssdev,
4908 enum omap_dss_dsi_pixel_format fmt)
4909{
4910 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4911 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4912
4913 mutex_lock(&dsi->lock);
4914
4915 dsi->pix_fmt = fmt;
4916
4917 mutex_unlock(&dsi->lock);
4918}
4919EXPORT_SYMBOL(omapdss_dsi_set_pixel_format);
4920
Archit Tanejadca2b152012-08-16 18:02:00 +05304921void omapdss_dsi_set_operation_mode(struct omap_dss_device *dssdev,
4922 enum omap_dss_dsi_mode mode)
4923{
4924 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4925 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4926
4927 mutex_lock(&dsi->lock);
4928
4929 dsi->mode = mode;
4930
4931 mutex_unlock(&dsi->lock);
4932}
4933EXPORT_SYMBOL(omapdss_dsi_set_operation_mode);
4934
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304935void omapdss_dsi_set_videomode_timings(struct omap_dss_device *dssdev,
4936 struct omap_dss_dsi_videomode_timings *timings)
4937{
4938 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4939 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4940
4941 mutex_lock(&dsi->lock);
4942
4943 dsi->vm_timings = *timings;
4944
4945 mutex_unlock(&dsi->lock);
4946}
4947EXPORT_SYMBOL(omapdss_dsi_set_videomode_timings);
4948
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004949/*
4950 * Return a hardcoded channel for the DSI output. This should work for
4951 * current use cases, but this can be later expanded to either resolve
4952 * the channel in some more dynamic manner, or get the channel as a user
4953 * parameter.
4954 */
4955static enum omap_channel dsi_get_channel(int module_id)
4956{
4957 switch (omapdss_get_version()) {
4958 case OMAPDSS_VER_OMAP24xx:
4959 DSSWARN("DSI not supported\n");
4960 return OMAP_DSS_CHANNEL_LCD;
4961
4962 case OMAPDSS_VER_OMAP34xx_ES1:
4963 case OMAPDSS_VER_OMAP34xx_ES3:
4964 case OMAPDSS_VER_OMAP3630:
4965 case OMAPDSS_VER_AM35xx:
4966 return OMAP_DSS_CHANNEL_LCD;
4967
4968 case OMAPDSS_VER_OMAP4430_ES1:
4969 case OMAPDSS_VER_OMAP4430_ES2:
4970 case OMAPDSS_VER_OMAP4:
4971 switch (module_id) {
4972 case 0:
4973 return OMAP_DSS_CHANNEL_LCD;
4974 case 1:
4975 return OMAP_DSS_CHANNEL_LCD2;
4976 default:
4977 DSSWARN("unsupported module id\n");
4978 return OMAP_DSS_CHANNEL_LCD;
4979 }
4980
4981 case OMAPDSS_VER_OMAP5:
4982 switch (module_id) {
4983 case 0:
4984 return OMAP_DSS_CHANNEL_LCD;
4985 case 1:
4986 return OMAP_DSS_CHANNEL_LCD3;
4987 default:
4988 DSSWARN("unsupported module id\n");
4989 return OMAP_DSS_CHANNEL_LCD;
4990 }
4991
4992 default:
4993 DSSWARN("unsupported DSS version\n");
4994 return OMAP_DSS_CHANNEL_LCD;
4995 }
4996}
4997
Tomi Valkeinen9d8232a2012-03-01 16:58:39 +02004998static int __init dsi_init_display(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004999{
Archit Tanejaeea83402012-09-04 11:42:36 +05305000 struct platform_device *dsidev =
5001 dsi_get_dsidev_from_id(dssdev->phy.dsi.module);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305002 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5003
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005004 DSSDBG("DSI init\n");
5005
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305006 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02005007 struct regulator *vdds_dsi;
5008
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305009 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02005010
Tomi Valkeinen76eed4b2012-11-05 13:41:25 +02005011 /* DT HACK: try VCXIO to make omapdss work for o4 sdp/panda */
5012 if (IS_ERR(vdds_dsi))
5013 vdds_dsi = regulator_get(&dsi->pdev->dev, "VCXIO");
5014
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02005015 if (IS_ERR(vdds_dsi)) {
5016 DSSERR("can't get VDDS_DSI regulator\n");
5017 return PTR_ERR(vdds_dsi);
5018 }
5019
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305020 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02005021 }
5022
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005023 return 0;
5024}
5025
Archit Taneja5ee3c142011-03-02 12:35:53 +05305026int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
5027{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305028 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5029 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05305030 int i;
5031
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305032 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
5033 if (!dsi->vc[i].dssdev) {
5034 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305035 *channel = i;
5036 return 0;
5037 }
5038 }
5039
5040 DSSERR("cannot get VC for display %s", dssdev->name);
5041 return -ENOSPC;
5042}
5043EXPORT_SYMBOL(omap_dsi_request_vc);
5044
5045int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
5046{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305047 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5048 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5049
Archit Taneja5ee3c142011-03-02 12:35:53 +05305050 if (vc_id < 0 || vc_id > 3) {
5051 DSSERR("VC ID out of range\n");
5052 return -EINVAL;
5053 }
5054
5055 if (channel < 0 || channel > 3) {
5056 DSSERR("Virtual Channel out of range\n");
5057 return -EINVAL;
5058 }
5059
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305060 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05305061 DSSERR("Virtual Channel not allocated to display %s\n",
5062 dssdev->name);
5063 return -EINVAL;
5064 }
5065
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305066 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305067
5068 return 0;
5069}
5070EXPORT_SYMBOL(omap_dsi_set_vc_id);
5071
5072void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
5073{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305074 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5075 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5076
Archit Taneja5ee3c142011-03-02 12:35:53 +05305077 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305078 dsi->vc[channel].dssdev == dssdev) {
5079 dsi->vc[channel].dssdev = NULL;
5080 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305081 }
5082}
5083EXPORT_SYMBOL(omap_dsi_release_vc);
5084
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305085void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005086{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305087 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305088 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305089 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
5090 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005091}
5092
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305093void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005094{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305095 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305096 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305097 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
5098 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005099}
5100
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305101static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05005102{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305103 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5104
5105 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
5106 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
5107 dsi->regm_dispc_max =
5108 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
5109 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
5110 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
5111 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
5112 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05005113}
5114
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005115static int dsi_get_clocks(struct platform_device *dsidev)
5116{
5117 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5118 struct clk *clk;
5119
5120 clk = clk_get(&dsidev->dev, "fck");
5121 if (IS_ERR(clk)) {
5122 DSSERR("can't get fck\n");
5123 return PTR_ERR(clk);
5124 }
5125
5126 dsi->dss_clk = clk;
5127
Tomi Valkeinenbfe4f8d2011-08-04 11:22:54 +03005128 clk = clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005129 if (IS_ERR(clk)) {
5130 DSSERR("can't get sys_clk\n");
5131 clk_put(dsi->dss_clk);
5132 dsi->dss_clk = NULL;
5133 return PTR_ERR(clk);
5134 }
5135
5136 dsi->sys_clk = clk;
5137
5138 return 0;
5139}
5140
5141static void dsi_put_clocks(struct platform_device *dsidev)
5142{
5143 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5144
5145 if (dsi->dss_clk)
5146 clk_put(dsi->dss_clk);
5147 if (dsi->sys_clk)
5148 clk_put(dsi->sys_clk);
5149}
5150
Tomi Valkeinen15216532012-09-06 14:29:31 +03005151static struct omap_dss_device * __init dsi_find_dssdev(struct platform_device *pdev)
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005152{
Tomi Valkeinen15216532012-09-06 14:29:31 +03005153 struct omap_dss_board_info *pdata = pdev->dev.platform_data;
5154 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
Tomi Valkeinen2bbcce52012-10-29 12:40:46 +02005155 const char *def_disp_name = omapdss_get_default_display_name();
Tomi Valkeinen15216532012-09-06 14:29:31 +03005156 struct omap_dss_device *def_dssdev;
5157 int i;
5158
5159 def_dssdev = NULL;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005160
5161 for (i = 0; i < pdata->num_devices; ++i) {
5162 struct omap_dss_device *dssdev = pdata->devices[i];
5163
5164 if (dssdev->type != OMAP_DISPLAY_TYPE_DSI)
5165 continue;
5166
5167 if (dssdev->phy.dsi.module != dsi->module_id)
5168 continue;
5169
Tomi Valkeinen15216532012-09-06 14:29:31 +03005170 if (def_dssdev == NULL)
5171 def_dssdev = dssdev;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005172
Tomi Valkeinen15216532012-09-06 14:29:31 +03005173 if (def_disp_name != NULL &&
5174 strcmp(dssdev->name, def_disp_name) == 0) {
5175 def_dssdev = dssdev;
5176 break;
5177 }
5178 }
5179
5180 return def_dssdev;
5181}
5182
5183static void __init dsi_probe_pdata(struct platform_device *dsidev)
5184{
Tomi Valkeinen486c0e12012-12-07 12:50:08 +02005185 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005186 struct omap_dss_device *plat_dssdev;
Tomi Valkeinen15216532012-09-06 14:29:31 +03005187 struct omap_dss_device *dssdev;
5188 int r;
5189
Tomi Valkeinen52744842012-09-10 13:58:29 +03005190 plat_dssdev = dsi_find_dssdev(dsidev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005191
Tomi Valkeinen52744842012-09-10 13:58:29 +03005192 if (!plat_dssdev)
5193 return;
5194
5195 dssdev = dss_alloc_and_init_device(&dsidev->dev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005196 if (!dssdev)
5197 return;
5198
Tomi Valkeinen52744842012-09-10 13:58:29 +03005199 dss_copy_device_pdata(dssdev, plat_dssdev);
5200
Tomi Valkeinen15216532012-09-06 14:29:31 +03005201 r = dsi_init_display(dssdev);
5202 if (r) {
5203 DSSERR("device %s init failed: %d\n", dssdev->name, r);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005204 dss_put_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005205 return;
5206 }
5207
Tomi Valkeinen486c0e12012-12-07 12:50:08 +02005208 r = omapdss_output_set_device(&dsi->output, dssdev);
5209 if (r) {
5210 DSSERR("failed to connect output to new device: %s\n",
5211 dssdev->name);
5212 dss_put_device(dssdev);
5213 return;
5214 }
5215
Tomi Valkeinen52744842012-09-10 13:58:29 +03005216 r = dss_add_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005217 if (r) {
5218 DSSERR("device %s register failed: %d\n", dssdev->name, r);
Tomi Valkeinen486c0e12012-12-07 12:50:08 +02005219 omapdss_output_unset_device(&dsi->output);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005220 dss_put_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005221 return;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005222 }
5223}
5224
Archit Taneja81b87f52012-09-26 16:30:49 +05305225static void __init dsi_init_output(struct platform_device *dsidev)
5226{
5227 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5228 struct omap_dss_output *out = &dsi->output;
5229
5230 out->pdev = dsidev;
5231 out->id = dsi->module_id == 0 ?
5232 OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;
5233
5234 out->type = OMAP_DISPLAY_TYPE_DSI;
Tomi Valkeinen7286a082013-02-18 13:06:01 +02005235 out->name = dsi->module_id == 0 ? "dsi.0" : "dsi.1";
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005236 out->dispc_channel = dsi_get_channel(dsi->module_id);
Archit Taneja81b87f52012-09-26 16:30:49 +05305237
5238 dss_register_output(out);
5239}
5240
5241static void __exit dsi_uninit_output(struct platform_device *dsidev)
5242{
5243 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5244 struct omap_dss_output *out = &dsi->output;
5245
5246 dss_unregister_output(out);
5247}
5248
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005249/* DSI1 HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005250static int __init omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005251{
5252 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005253 int r, i;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00005254 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305255 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005256
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005257 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005258 if (!dsi)
5259 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305260
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005261 dsi->module_id = dsidev->id;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305262 dsi->pdev = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305263 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305264
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305265 spin_lock_init(&dsi->irq_lock);
5266 spin_lock_init(&dsi->errors_lock);
5267 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005268
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005269#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305270 spin_lock_init(&dsi->irq_stats_lock);
5271 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005272#endif
5273
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305274 mutex_init(&dsi->lock);
5275 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005276
Tejun Heo203b42f2012-08-21 13:18:23 -07005277 INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
5278 dsi_framedone_timeout_work_callback);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305279
5280#ifdef DSI_CATCH_MISSING_TE
5281 init_timer(&dsi->te_timer);
5282 dsi->te_timer.function = dsi_te_timeout;
5283 dsi->te_timer.data = 0;
5284#endif
5285 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
5286 if (!dsi_mem) {
5287 DSSERR("can't get IORESOURCE_MEM DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005288 return -EINVAL;
archit tanejaaffe3602011-02-23 08:41:03 +00005289 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005290
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005291 dsi->base = devm_ioremap(&dsidev->dev, dsi_mem->start,
5292 resource_size(dsi_mem));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305293 if (!dsi->base) {
5294 DSSERR("can't ioremap DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005295 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305296 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005297
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305298 dsi->irq = platform_get_irq(dsi->pdev, 0);
5299 if (dsi->irq < 0) {
5300 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005301 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305302 }
archit tanejaaffe3602011-02-23 08:41:03 +00005303
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005304 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5305 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005306 if (r < 0) {
5307 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005308 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005309 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005310
Archit Taneja5ee3c142011-03-02 12:35:53 +05305311 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305312 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305313 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305314 dsi->vc[i].dssdev = NULL;
5315 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305316 }
5317
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305318 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05005319
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005320 r = dsi_get_clocks(dsidev);
5321 if (r)
5322 return r;
5323
5324 pm_runtime_enable(&dsidev->dev);
5325
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005326 r = dsi_runtime_get(dsidev);
5327 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005328 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005329
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305330 rev = dsi_read_reg(dsidev, DSI_REVISION);
5331 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005332 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5333
Tomi Valkeinend9820852011-10-12 15:05:59 +03005334 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5335 * of data to 3 by default */
5336 if (dss_has_feature(FEAT_DSI_GNQ))
5337 /* NB_DATA_LANES */
5338 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5339 else
5340 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305341
Archit Taneja81b87f52012-09-26 16:30:49 +05305342 dsi_init_output(dsidev);
5343
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005344 dsi_probe_pdata(dsidev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005345
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005346 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005347
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005348 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005349 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005350 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005351 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5352
5353#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005354 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005355 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005356 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005357 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5358#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005359 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005360
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005361err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005362 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005363 dsi_put_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005364 return r;
5365}
5366
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005367static int __exit omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005368{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305369 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5370
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005371 WARN_ON(dsi->scp_clk_refcount > 0);
5372
Tomi Valkeinen52744842012-09-10 13:58:29 +03005373 dss_unregister_child_devices(&dsidev->dev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005374
Archit Taneja81b87f52012-09-26 16:30:49 +05305375 dsi_uninit_output(dsidev);
5376
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005377 pm_runtime_disable(&dsidev->dev);
5378
5379 dsi_put_clocks(dsidev);
5380
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305381 if (dsi->vdds_dsi_reg != NULL) {
5382 if (dsi->vdds_dsi_enabled) {
5383 regulator_disable(dsi->vdds_dsi_reg);
5384 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02005385 }
5386
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305387 regulator_put(dsi->vdds_dsi_reg);
5388 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005389 }
5390
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005391 return 0;
5392}
5393
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005394static int dsi_runtime_suspend(struct device *dev)
5395{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005396 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005397
5398 return 0;
5399}
5400
5401static int dsi_runtime_resume(struct device *dev)
5402{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005403 int r;
5404
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005405 r = dispc_runtime_get();
5406 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005407 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005408
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005409 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005410}
5411
5412static const struct dev_pm_ops dsi_pm_ops = {
5413 .runtime_suspend = dsi_runtime_suspend,
5414 .runtime_resume = dsi_runtime_resume,
5415};
5416
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005417static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005418 .remove = __exit_p(omap_dsihw_remove),
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005419 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005420 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005421 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005422 .pm = &dsi_pm_ops,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005423 },
5424};
5425
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005426int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005427{
Tomi Valkeinen61055d42012-03-07 12:53:38 +02005428 return platform_driver_probe(&omap_dsihw_driver, omap_dsihw_probe);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005429}
5430
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005431void __exit dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005432{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005433 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005434}