blob: 5ccbd98bfafdea0bb1cfed029e9894fd7b803cb5 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2007 Dave Airlied
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24/*
25 * Authors: Dave Airlied <airlied@linux.ie>
26 * Ben Skeggs <darktama@iinet.net.au>
27 * Jeremy Kolb <jkolb@brandeis.edu>
28 */
29
Ben Skeggsfdb751e2014-08-10 04:10:23 +100030#include <linux/dma-mapping.h>
Chris Metcalf3e2b7562013-02-01 13:44:33 -050031#include <linux/swiotlb.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100032
Ben Skeggs4dc28132016-05-20 09:22:55 +100033#include "nouveau_drv.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100034#include "nouveau_dma.h"
Ben Skeggsd375e7d52012-04-30 13:30:00 +100035#include "nouveau_fence.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100036
Ben Skeggsebb945a2012-07-20 08:17:34 +100037#include "nouveau_bo.h"
38#include "nouveau_ttm.h"
39#include "nouveau_gem.h"
Ben Skeggs9ce523c2017-11-01 03:56:19 +100040#include "nouveau_mem.h"
Ben Skeggs24e83752017-11-01 03:56:19 +100041#include "nouveau_vmm.h"
Maarten Maathuisa5106042009-12-26 21:46:36 +010042
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100043/*
44 * NV10-NV40 tiling helpers
45 */
46
47static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100048nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg,
49 u32 addr, u32 size, u32 pitch, u32 flags)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100050{
Ben Skeggs77145f12012-07-31 16:16:21 +100051 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +100052 int i = reg - drm->tile.reg;
Ben Skeggs359088d2017-11-01 03:56:19 +100053 struct nvkm_fb *fb = nvxx_fb(&drm->client.device);
Ben Skeggsb1e45532015-08-20 14:54:06 +100054 struct nvkm_fb_tile *tile = &fb->tile.region[i];
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100055
Ben Skeggsebb945a2012-07-20 08:17:34 +100056 nouveau_fence_unref(&reg->fence);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100057
58 if (tile->pitch)
Ben Skeggs03c89522015-08-20 14:54:20 +100059 nvkm_fb_tile_fini(fb, i, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100060
61 if (pitch)
Ben Skeggs03c89522015-08-20 14:54:20 +100062 nvkm_fb_tile_init(fb, i, addr, size, pitch, flags, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100063
Ben Skeggs03c89522015-08-20 14:54:20 +100064 nvkm_fb_tile_prog(fb, i, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100065}
66
Ben Skeggsebb945a2012-07-20 08:17:34 +100067static struct nouveau_drm_tile *
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100068nv10_bo_get_tile_region(struct drm_device *dev, int i)
69{
Ben Skeggs77145f12012-07-31 16:16:21 +100070 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +100071 struct nouveau_drm_tile *tile = &drm->tile.reg[i];
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100072
Ben Skeggsebb945a2012-07-20 08:17:34 +100073 spin_lock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100074
75 if (!tile->used &&
76 (!tile->fence || nouveau_fence_done(tile->fence)))
77 tile->used = true;
78 else
79 tile = NULL;
80
Ben Skeggsebb945a2012-07-20 08:17:34 +100081 spin_unlock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100082 return tile;
83}
84
85static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100086nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile,
Chris Wilsonf54d1862016-10-25 13:00:45 +010087 struct dma_fence *fence)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100088{
Ben Skeggs77145f12012-07-31 16:16:21 +100089 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100090
91 if (tile) {
Ben Skeggsebb945a2012-07-20 08:17:34 +100092 spin_lock(&drm->tile.lock);
Chris Wilsonf54d1862016-10-25 13:00:45 +010093 tile->fence = (struct nouveau_fence *)dma_fence_get(fence);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100094 tile->used = false;
Ben Skeggsebb945a2012-07-20 08:17:34 +100095 spin_unlock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100096 }
97}
98
Ben Skeggsebb945a2012-07-20 08:17:34 +100099static struct nouveau_drm_tile *
100nv10_bo_set_tiling(struct drm_device *dev, u32 addr,
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000101 u32 size, u32 pitch, u32 zeta)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000102{
Ben Skeggs77145f12012-07-31 16:16:21 +1000103 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000104 struct nvkm_fb *fb = nvxx_fb(&drm->client.device);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000105 struct nouveau_drm_tile *tile, *found = NULL;
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000106 int i;
107
Ben Skeggsb1e45532015-08-20 14:54:06 +1000108 for (i = 0; i < fb->tile.regions; i++) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000109 tile = nv10_bo_get_tile_region(dev, i);
110
111 if (pitch && !found) {
112 found = tile;
113 continue;
114
Ben Skeggsb1e45532015-08-20 14:54:06 +1000115 } else if (tile && fb->tile.region[i].pitch) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000116 /* Kill an unused tile region. */
117 nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0);
118 }
119
120 nv10_bo_put_tile_region(dev, tile, NULL);
121 }
122
123 if (found)
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000124 nv10_bo_update_tile_region(dev, found, addr, size, pitch, zeta);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000125 return found;
126}
127
Ben Skeggs6ee73862009-12-11 19:24:15 +1000128static void
129nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
130{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000131 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
132 struct drm_device *dev = drm->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000133 struct nouveau_bo *nvbo = nouveau_bo(bo);
134
David Herrmann55fb74a2013-10-02 10:15:17 +0200135 if (unlikely(nvbo->gem.filp))
Ben Skeggs6ee73862009-12-11 19:24:15 +1000136 DRM_ERROR("bo %p still attached to GEM object\n", bo);
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200137 WARN_ON(nvbo->pin_refcnt > 0);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000138 nv10_bo_put_tile_region(dev, nvbo->tile, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000139 kfree(nvbo);
140}
141
Ben Skeggs4d8b3d32016-05-23 12:34:49 +1000142static inline u64
143roundup_64(u64 x, u32 y)
144{
145 x += y - 1;
146 do_div(x, y);
147 return x * y;
148}
149
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100150static void
Ben Skeggsdb5c8e22011-02-10 13:41:01 +1000151nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
Ben Skeggs4d8b3d32016-05-23 12:34:49 +1000152 int *align, u64 *size)
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100153{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000154 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000155 struct nvif_device *device = &drm->client.device;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100156
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000157 if (device->info.family < NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000158 if (nvbo->mode) {
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000159 if (device->info.chipset >= 0x40) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100160 *align = 65536;
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000161 *size = roundup_64(*size, 64 * nvbo->mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100162
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000163 } else if (device->info.chipset >= 0x30) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100164 *align = 32768;
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000165 *size = roundup_64(*size, 64 * nvbo->mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100166
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000167 } else if (device->info.chipset >= 0x20) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100168 *align = 16384;
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000169 *size = roundup_64(*size, 64 * nvbo->mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100170
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000171 } else if (device->info.chipset >= 0x10) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100172 *align = 16384;
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000173 *size = roundup_64(*size, 32 * nvbo->mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100174 }
175 }
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000176 } else {
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000177 *size = roundup_64(*size, (1 << nvbo->page));
178 *align = max((1 << nvbo->page), *align);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100179 }
180
Ben Skeggs4d8b3d32016-05-23 12:34:49 +1000181 *size = roundup_64(*size, PAGE_SIZE);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100182}
183
Ben Skeggs6ee73862009-12-11 19:24:15 +1000184int
Ben Skeggs4d8b3d32016-05-23 12:34:49 +1000185nouveau_bo_new(struct nouveau_cli *cli, u64 size, int align,
Ben Skeggs7375c952011-06-07 14:21:29 +1000186 uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +0100187 struct sg_table *sg, struct reservation_object *robj,
Ben Skeggs7375c952011-06-07 14:21:29 +1000188 struct nouveau_bo **pnvbo)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000189{
Ben Skeggse75c0912017-11-01 03:56:19 +1000190 struct nouveau_drm *drm = cli->drm;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000191 struct nouveau_bo *nvbo;
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500192 size_t acc_size;
Ben Skeggsf91bac52011-06-06 14:15:46 +1000193 int ret;
Dave Airlie22b33e82012-04-02 11:53:06 +0100194 int type = ttm_bo_type_device;
Maarten Lankhorst35095f72013-07-27 10:17:12 +0200195
Ben Skeggs4d8b3d32016-05-23 12:34:49 +1000196 if (!size) {
197 NV_WARN(drm, "skipped size %016llx\n", size);
Maarten Lankhorst0108bc82013-07-07 10:40:19 +0200198 return -EINVAL;
199 }
Dave Airlie22b33e82012-04-02 11:53:06 +0100200
201 if (sg)
202 type = ttm_bo_type_sg;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000203
204 nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
205 if (!nvbo)
206 return -ENOMEM;
207 INIT_LIST_HEAD(&nvbo->head);
208 INIT_LIST_HEAD(&nvbo->entry);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000209 INIT_LIST_HEAD(&nvbo->vma_list);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000210 nvbo->bo.bdev = &drm->ttm.bdev;
Ben Skeggsbab7cc12016-05-24 17:26:48 +1000211 nvbo->cli = cli;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000212
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000213 if (!nvxx_device(&drm->client.device)->func->cpu_coherent)
Karol Herbstbad3d802016-09-18 12:21:56 +0200214 nvbo->force_coherent = flags & TTM_PL_FLAG_UNCACHED;
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900215
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000216 if (cli->device.info.family >= NV_DEVICE_INFO_V0_FERMI) {
217 nvbo->kind = (tile_flags & 0x0000ff00) >> 8;
218 nvbo->comp = gf100_pte_storage_type_map[nvbo->kind] != nvbo->kind;
219 } else
220 if (cli->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
221 nvbo->kind = (tile_flags & 0x00007f00) >> 8;
222 nvbo->comp = (tile_flags & 0x00030000) >> 16;
223 } else {
224 nvbo->zeta = (tile_flags & 0x00000007);
225 }
226 nvbo->mode = tile_mode;
227 nvbo->contig = !(tile_flags & NOUVEAU_GEM_TILE_NONCONTIG);
228
229 nvbo->page = 12;
Ben Skeggs3ee6f5b2014-08-10 04:10:20 +1000230 if (drm->client.vm) {
Ben Skeggsf91bac52011-06-06 14:15:46 +1000231 if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000232 nvbo->page = drm->client.vm->mmu->lpg_shift;
233 else {
234 if (cli->device.info.family >= NV_DEVICE_INFO_V0_FERMI)
235 nvbo->kind = gf100_pte_storage_type_map[nvbo->kind];
236 nvbo->comp = 0;
237 }
Ben Skeggsf91bac52011-06-06 14:15:46 +1000238 }
239
240 nouveau_bo_fixup_align(nvbo, flags, &align, &size);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000241 nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
242 nouveau_bo_placement_set(nvbo, flags, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000243
Ben Skeggsebb945a2012-07-20 08:17:34 +1000244 acc_size = ttm_bo_dma_acc_size(&drm->ttm.bdev, size,
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500245 sizeof(struct nouveau_bo));
246
Ben Skeggsebb945a2012-07-20 08:17:34 +1000247 ret = ttm_bo_init(&drm->ttm.bdev, &nvbo->bo, size,
Dave Airlie22b33e82012-04-02 11:53:06 +0100248 type, &nvbo->placement,
Marcin Slusarz0b91c4a2012-11-06 21:49:51 +0000249 align >> PAGE_SHIFT, false, NULL, acc_size, sg,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +0100250 robj, nouveau_bo_del_ttm);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000251 if (ret) {
252 /* ttm will call nouveau_bo_del_ttm if it fails.. */
253 return ret;
254 }
255
Ben Skeggs6ee73862009-12-11 19:24:15 +1000256 *pnvbo = nvbo;
257 return 0;
258}
259
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100260static void
Christian Königf1217ed2014-08-27 13:16:04 +0200261set_placement_list(struct ttm_place *pl, unsigned *n, uint32_t type, uint32_t flags)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000262{
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100263 *n = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000264
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100265 if (type & TTM_PL_FLAG_VRAM)
Christian Königf1217ed2014-08-27 13:16:04 +0200266 pl[(*n)++].flags = TTM_PL_FLAG_VRAM | flags;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100267 if (type & TTM_PL_FLAG_TT)
Christian Königf1217ed2014-08-27 13:16:04 +0200268 pl[(*n)++].flags = TTM_PL_FLAG_TT | flags;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100269 if (type & TTM_PL_FLAG_SYSTEM)
Christian Königf1217ed2014-08-27 13:16:04 +0200270 pl[(*n)++].flags = TTM_PL_FLAG_SYSTEM | flags;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100271}
Ben Skeggs37cb3e082009-12-16 16:22:42 +1000272
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200273static void
274set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
275{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000276 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000277 u32 vram_pages = drm->client.device.info.ram_size >> PAGE_SHIFT;
Christian Königf1217ed2014-08-27 13:16:04 +0200278 unsigned i, fpfn, lpfn;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200279
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000280 if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CELSIUS &&
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000281 nvbo->mode && (type & TTM_PL_FLAG_VRAM) &&
Francisco Jerez4beb1162011-11-06 21:21:28 +0100282 nvbo->bo.mem.num_pages < vram_pages / 4) {
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200283 /*
284 * Make sure that the color and depth buffers are handled
285 * by independent memory controller units. Up to a 9x
286 * speed up when alpha-blending and depth-test are enabled
287 * at the same time.
288 */
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000289 if (nvbo->zeta) {
Christian Königf1217ed2014-08-27 13:16:04 +0200290 fpfn = vram_pages / 2;
291 lpfn = ~0;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200292 } else {
Christian Königf1217ed2014-08-27 13:16:04 +0200293 fpfn = 0;
294 lpfn = vram_pages / 2;
295 }
296 for (i = 0; i < nvbo->placement.num_placement; ++i) {
297 nvbo->placements[i].fpfn = fpfn;
298 nvbo->placements[i].lpfn = lpfn;
299 }
300 for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
301 nvbo->busy_placements[i].fpfn = fpfn;
302 nvbo->busy_placements[i].lpfn = lpfn;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200303 }
304 }
305}
306
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100307void
308nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
309{
310 struct ttm_placement *pl = &nvbo->placement;
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900311 uint32_t flags = (nvbo->force_coherent ? TTM_PL_FLAG_UNCACHED :
312 TTM_PL_MASK_CACHING) |
313 (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100314
315 pl->placement = nvbo->placements;
316 set_placement_list(nvbo->placements, &pl->num_placement,
317 type, flags);
318
319 pl->busy_placement = nvbo->busy_placements;
320 set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
321 type | busy, flags);
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200322
323 set_placement_range(nvbo, type);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000324}
325
326int
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000327nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype, bool contig)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000328{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000329 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000330 struct ttm_buffer_object *bo = &nvbo->bo;
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000331 bool force = false, evict = false;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100332 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000333
Christian Königdfd5e502016-04-06 11:12:03 +0200334 ret = ttm_bo_reserve(bo, false, false, NULL);
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100335 if (ret)
Ben Skeggs50ab2e52014-11-10 11:12:17 +1000336 return ret;
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100337
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000338 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA &&
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000339 memtype == TTM_PL_FLAG_VRAM && contig) {
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000340 if (!nvbo->contig) {
341 nvbo->contig = true;
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000342 force = true;
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000343 evict = true;
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000344 }
345 }
346
347 if (nvbo->pin_refcnt) {
348 if (!(memtype & (1 << bo->mem.mem_type)) || evict) {
349 NV_ERROR(drm, "bo %p pinned elsewhere: "
350 "0x%08x vs 0x%08x\n", bo,
351 1 << bo->mem.mem_type, memtype);
352 ret = -EBUSY;
353 }
354 nvbo->pin_refcnt++;
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100355 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000356 }
357
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000358 if (evict) {
359 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT, 0);
360 ret = nouveau_bo_validate(nvbo, false, false);
361 if (ret)
362 goto out;
363 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000364
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000365 nvbo->pin_refcnt++;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100366 nouveau_bo_placement_set(nvbo, memtype, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000367
Ben Skeggs50ab2e52014-11-10 11:12:17 +1000368 /* drop pin_refcnt temporarily, so we don't trip the assertion
369 * in nouveau_bo_move() that makes sure we're not trying to
370 * move a pinned buffer
371 */
372 nvbo->pin_refcnt--;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000373 ret = nouveau_bo_validate(nvbo, false, false);
Ben Skeggs6aac6ce2014-11-06 14:34:31 +1000374 if (ret)
375 goto out;
Ben Skeggs50ab2e52014-11-10 11:12:17 +1000376 nvbo->pin_refcnt++;
Ben Skeggs6aac6ce2014-11-06 14:34:31 +1000377
378 switch (bo->mem.mem_type) {
379 case TTM_PL_VRAM:
380 drm->gem.vram_available -= bo->mem.size;
381 break;
382 case TTM_PL_TT:
383 drm->gem.gart_available -= bo->mem.size;
384 break;
385 default:
386 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000387 }
Alexandre Courbot5be5a152014-10-27 18:11:52 +0900388
Ben Skeggs6ee73862009-12-11 19:24:15 +1000389out:
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000390 if (force && ret)
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000391 nvbo->contig = false;
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100392 ttm_bo_unreserve(bo);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000393 return ret;
394}
395
396int
397nouveau_bo_unpin(struct nouveau_bo *nvbo)
398{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000399 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000400 struct ttm_buffer_object *bo = &nvbo->bo;
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200401 int ret, ref;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000402
Christian Königdfd5e502016-04-06 11:12:03 +0200403 ret = ttm_bo_reserve(bo, false, false, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000404 if (ret)
405 return ret;
406
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200407 ref = --nvbo->pin_refcnt;
408 WARN_ON_ONCE(ref < 0);
409 if (ref)
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100410 goto out;
411
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100412 nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000413
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000414 ret = nouveau_bo_validate(nvbo, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000415 if (ret == 0) {
416 switch (bo->mem.mem_type) {
417 case TTM_PL_VRAM:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000418 drm->gem.vram_available += bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000419 break;
420 case TTM_PL_TT:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000421 drm->gem.gart_available += bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000422 break;
423 default:
424 break;
425 }
426 }
427
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100428out:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000429 ttm_bo_unreserve(bo);
430 return ret;
431}
432
433int
434nouveau_bo_map(struct nouveau_bo *nvbo)
435{
436 int ret;
437
Christian Königdfd5e502016-04-06 11:12:03 +0200438 ret = ttm_bo_reserve(&nvbo->bo, false, false, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000439 if (ret)
440 return ret;
441
Alexandre Courbot36a471b2016-07-13 15:29:35 +0900442 ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900443
Ben Skeggs6ee73862009-12-11 19:24:15 +1000444 ttm_bo_unreserve(&nvbo->bo);
445 return ret;
446}
447
448void
449nouveau_bo_unmap(struct nouveau_bo *nvbo)
450{
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900451 if (!nvbo)
452 return;
453
Alexandre Courbot36a471b2016-07-13 15:29:35 +0900454 ttm_bo_kunmap(&nvbo->kmap);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000455}
456
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900457void
458nouveau_bo_sync_for_device(struct nouveau_bo *nvbo)
459{
460 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900461 struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
462 int i;
463
464 if (!ttm_dma)
465 return;
466
467 /* Don't waste time looping if the object is coherent */
468 if (nvbo->force_coherent)
469 return;
470
471 for (i = 0; i < ttm_dma->ttm.num_pages; i++)
Ben Skeggs359088d2017-11-01 03:56:19 +1000472 dma_sync_single_for_device(drm->dev->dev,
473 ttm_dma->dma_address[i],
Ben Skeggs26c9e8e2015-08-20 14:54:23 +1000474 PAGE_SIZE, DMA_TO_DEVICE);
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900475}
476
477void
478nouveau_bo_sync_for_cpu(struct nouveau_bo *nvbo)
479{
480 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900481 struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
482 int i;
483
484 if (!ttm_dma)
485 return;
486
487 /* Don't waste time looping if the object is coherent */
488 if (nvbo->force_coherent)
489 return;
490
491 for (i = 0; i < ttm_dma->ttm.num_pages; i++)
Ben Skeggs359088d2017-11-01 03:56:19 +1000492 dma_sync_single_for_cpu(drm->dev->dev, ttm_dma->dma_address[i],
Ben Skeggs26c9e8e2015-08-20 14:54:23 +1000493 PAGE_SIZE, DMA_FROM_DEVICE);
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900494}
495
Ben Skeggs7a45d762010-11-22 08:50:27 +1000496int
497nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000498 bool no_wait_gpu)
Ben Skeggs7a45d762010-11-22 08:50:27 +1000499{
500 int ret;
501
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000502 ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement,
503 interruptible, no_wait_gpu);
Ben Skeggs7a45d762010-11-22 08:50:27 +1000504 if (ret)
505 return ret;
506
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900507 nouveau_bo_sync_for_device(nvbo);
508
Ben Skeggs7a45d762010-11-22 08:50:27 +1000509 return 0;
510}
511
Ben Skeggs6ee73862009-12-11 19:24:15 +1000512void
513nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
514{
515 bool is_iomem;
516 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900517
Alexandre Courbot36a471b2016-07-13 15:29:35 +0900518 mem += index;
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900519
Ben Skeggs6ee73862009-12-11 19:24:15 +1000520 if (is_iomem)
521 iowrite16_native(val, (void __force __iomem *)mem);
522 else
523 *mem = val;
524}
525
526u32
527nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
528{
529 bool is_iomem;
530 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900531
Alexandre Courbot36a471b2016-07-13 15:29:35 +0900532 mem += index;
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900533
Ben Skeggs6ee73862009-12-11 19:24:15 +1000534 if (is_iomem)
535 return ioread32_native((void __force __iomem *)mem);
536 else
537 return *mem;
538}
539
540void
541nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
542{
543 bool is_iomem;
544 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900545
Alexandre Courbot36a471b2016-07-13 15:29:35 +0900546 mem += index;
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900547
Ben Skeggs6ee73862009-12-11 19:24:15 +1000548 if (is_iomem)
549 iowrite32_native(val, (void __force __iomem *)mem);
550 else
551 *mem = val;
552}
553
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400554static struct ttm_tt *
Ben Skeggsebb945a2012-07-20 08:17:34 +1000555nouveau_ttm_tt_create(struct ttm_bo_device *bdev, unsigned long size,
556 uint32_t page_flags, struct page *dummy_read)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000557{
Daniel Vettera7fb8a22015-09-09 16:45:52 +0200558#if IS_ENABLED(CONFIG_AGP)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000559 struct nouveau_drm *drm = nouveau_bdev(bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000560
Ben Skeggs340b0e72015-08-20 14:54:23 +1000561 if (drm->agp.bridge) {
562 return ttm_agp_tt_create(bdev, drm->agp.bridge, size,
Ben Skeggsebb945a2012-07-20 08:17:34 +1000563 page_flags, dummy_read);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000564 }
Max Filippovdf1b4b92012-10-14 01:58:26 +0400565#endif
Ben Skeggs6ee73862009-12-11 19:24:15 +1000566
Ben Skeggsebb945a2012-07-20 08:17:34 +1000567 return nouveau_sgdma_create_ttm(bdev, size, page_flags, dummy_read);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000568}
569
570static int
571nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
572{
573 /* We'll do this from user space. */
574 return 0;
575}
576
577static int
578nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
579 struct ttm_mem_type_manager *man)
580{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000581 struct nouveau_drm *drm = nouveau_bdev(bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000582
583 switch (type) {
584 case TTM_PL_SYSTEM:
585 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
586 man->available_caching = TTM_PL_MASK_CACHING;
587 man->default_caching = TTM_PL_FLAG_CACHED;
588 break;
589 case TTM_PL_VRAM:
Alexandre Courbote2a4e782014-06-27 19:28:50 +0900590 man->flags = TTM_MEMTYPE_FLAG_FIXED |
591 TTM_MEMTYPE_FLAG_MAPPABLE;
592 man->available_caching = TTM_PL_FLAG_UNCACHED |
593 TTM_PL_FLAG_WC;
594 man->default_caching = TTM_PL_FLAG_WC;
595
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000596 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
Alexandre Courbote2a4e782014-06-27 19:28:50 +0900597 /* Some BARs do not support being ioremapped WC */
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000598 if (nvxx_bar(&drm->client.device)->iomap_uncached) {
Alexandre Courbote2a4e782014-06-27 19:28:50 +0900599 man->available_caching = TTM_PL_FLAG_UNCACHED;
600 man->default_caching = TTM_PL_FLAG_UNCACHED;
601 }
602
Ben Skeggs573a2a32010-08-25 15:26:04 +1000603 man->func = &nouveau_vram_manager;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000604 man->io_reserve_fastpath = false;
605 man->use_io_reserve_lru = true;
606 } else {
Ben Skeggs573a2a32010-08-25 15:26:04 +1000607 man->func = &ttm_bo_manager_func;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000608 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000609 break;
610 case TTM_PL_TT:
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000611 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA)
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000612 man->func = &nouveau_gart_manager;
613 else
Ben Skeggs340b0e72015-08-20 14:54:23 +1000614 if (!drm->agp.bridge)
Ben Skeggs3863c9b2012-07-14 19:09:17 +1000615 man->func = &nv04_gart_manager;
616 else
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000617 man->func = &ttm_bo_manager_func;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000618
Ben Skeggs340b0e72015-08-20 14:54:23 +1000619 if (drm->agp.bridge) {
Jerome Glissef32f02f2010-04-09 14:39:25 +0200620 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
Francisco Jereza3d487e2010-11-20 22:11:22 +0100621 man->available_caching = TTM_PL_FLAG_UNCACHED |
622 TTM_PL_FLAG_WC;
623 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000624 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000625 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
626 TTM_MEMTYPE_FLAG_CMA;
627 man->available_caching = TTM_PL_MASK_CACHING;
628 man->default_caching = TTM_PL_FLAG_CACHED;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000629 }
Ben Skeggsebb945a2012-07-20 08:17:34 +1000630
Ben Skeggs6ee73862009-12-11 19:24:15 +1000631 break;
632 default:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000633 return -EINVAL;
634 }
635 return 0;
636}
637
638static void
639nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
640{
641 struct nouveau_bo *nvbo = nouveau_bo(bo);
642
643 switch (bo->mem.mem_type) {
Francisco Jerez22fbd532009-12-11 18:40:17 +0100644 case TTM_PL_VRAM:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100645 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
646 TTM_PL_FLAG_SYSTEM);
Francisco Jerez22fbd532009-12-11 18:40:17 +0100647 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000648 default:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100649 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000650 break;
651 }
Francisco Jerez22fbd532009-12-11 18:40:17 +0100652
653 *pl = nvbo->placement;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000654}
655
656
Ben Skeggs6ee73862009-12-11 19:24:15 +1000657static int
Ben Skeggs49981042012-08-06 19:38:25 +1000658nve0_bo_move_init(struct nouveau_channel *chan, u32 handle)
659{
660 int ret = RING_SPACE(chan, 2);
661 if (ret == 0) {
662 BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
Ben Skeggs00fc6f62013-07-09 14:20:15 +1000663 OUT_RING (chan, handle & 0x0000ffff);
Ben Skeggs49981042012-08-06 19:38:25 +1000664 FIRE_RING (chan);
665 }
666 return ret;
667}
668
669static int
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000670nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000671 struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000672{
Ben Skeggs9ce523c2017-11-01 03:56:19 +1000673 struct nouveau_mem *mem = nouveau_mem(old_reg);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000674 int ret = RING_SPACE(chan, 10);
675 if (ret == 0) {
Ben Skeggs6d597022012-04-01 21:09:13 +1000676 BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8);
Ben Skeggs9ce523c2017-11-01 03:56:19 +1000677 OUT_RING (chan, upper_32_bits(mem->vma[0].addr));
678 OUT_RING (chan, lower_32_bits(mem->vma[0].addr));
679 OUT_RING (chan, upper_32_bits(mem->vma[1].addr));
680 OUT_RING (chan, lower_32_bits(mem->vma[1].addr));
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000681 OUT_RING (chan, PAGE_SIZE);
682 OUT_RING (chan, PAGE_SIZE);
683 OUT_RING (chan, PAGE_SIZE);
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000684 OUT_RING (chan, new_reg->num_pages);
Ben Skeggs6d597022012-04-01 21:09:13 +1000685 BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000686 }
687 return ret;
688}
689
690static int
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000691nvc0_bo_move_init(struct nouveau_channel *chan, u32 handle)
692{
693 int ret = RING_SPACE(chan, 2);
694 if (ret == 0) {
695 BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
696 OUT_RING (chan, handle);
697 }
698 return ret;
699}
700
701static int
Ben Skeggs1a460982012-05-04 15:17:28 +1000702nvc0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000703 struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
Ben Skeggs1a460982012-05-04 15:17:28 +1000704{
Ben Skeggs9ce523c2017-11-01 03:56:19 +1000705 struct nouveau_mem *mem = nouveau_mem(old_reg);
706 u64 src_offset = mem->vma[0].addr;
707 u64 dst_offset = mem->vma[1].addr;
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000708 u32 page_count = new_reg->num_pages;
Ben Skeggs1a460982012-05-04 15:17:28 +1000709 int ret;
710
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000711 page_count = new_reg->num_pages;
Ben Skeggs1a460982012-05-04 15:17:28 +1000712 while (page_count) {
713 int line_count = (page_count > 8191) ? 8191 : page_count;
714
715 ret = RING_SPACE(chan, 11);
716 if (ret)
717 return ret;
718
719 BEGIN_NVC0(chan, NvSubCopy, 0x030c, 8);
720 OUT_RING (chan, upper_32_bits(src_offset));
721 OUT_RING (chan, lower_32_bits(src_offset));
722 OUT_RING (chan, upper_32_bits(dst_offset));
723 OUT_RING (chan, lower_32_bits(dst_offset));
724 OUT_RING (chan, PAGE_SIZE);
725 OUT_RING (chan, PAGE_SIZE);
726 OUT_RING (chan, PAGE_SIZE);
727 OUT_RING (chan, line_count);
728 BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
729 OUT_RING (chan, 0x00000110);
730
731 page_count -= line_count;
732 src_offset += (PAGE_SIZE * line_count);
733 dst_offset += (PAGE_SIZE * line_count);
734 }
735
736 return 0;
737}
738
739static int
Ben Skeggs183720b2010-12-09 15:17:10 +1000740nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000741 struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
Ben Skeggs183720b2010-12-09 15:17:10 +1000742{
Ben Skeggs9ce523c2017-11-01 03:56:19 +1000743 struct nouveau_mem *mem = nouveau_mem(old_reg);
744 u64 src_offset = mem->vma[0].addr;
745 u64 dst_offset = mem->vma[1].addr;
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000746 u32 page_count = new_reg->num_pages;
Ben Skeggs183720b2010-12-09 15:17:10 +1000747 int ret;
748
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000749 page_count = new_reg->num_pages;
Ben Skeggs183720b2010-12-09 15:17:10 +1000750 while (page_count) {
751 int line_count = (page_count > 2047) ? 2047 : page_count;
752
753 ret = RING_SPACE(chan, 12);
754 if (ret)
755 return ret;
756
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000757 BEGIN_NVC0(chan, NvSubCopy, 0x0238, 2);
Ben Skeggs183720b2010-12-09 15:17:10 +1000758 OUT_RING (chan, upper_32_bits(dst_offset));
759 OUT_RING (chan, lower_32_bits(dst_offset));
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000760 BEGIN_NVC0(chan, NvSubCopy, 0x030c, 6);
Ben Skeggs183720b2010-12-09 15:17:10 +1000761 OUT_RING (chan, upper_32_bits(src_offset));
762 OUT_RING (chan, lower_32_bits(src_offset));
763 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
764 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
765 OUT_RING (chan, PAGE_SIZE); /* line_length */
766 OUT_RING (chan, line_count);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000767 BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
Ben Skeggs183720b2010-12-09 15:17:10 +1000768 OUT_RING (chan, 0x00100110);
769
770 page_count -= line_count;
771 src_offset += (PAGE_SIZE * line_count);
772 dst_offset += (PAGE_SIZE * line_count);
773 }
774
775 return 0;
776}
777
778static int
Ben Skeggsfdf53242012-05-04 15:15:12 +1000779nva3_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000780 struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
Ben Skeggsfdf53242012-05-04 15:15:12 +1000781{
Ben Skeggs9ce523c2017-11-01 03:56:19 +1000782 struct nouveau_mem *mem = nouveau_mem(old_reg);
783 u64 src_offset = mem->vma[0].addr;
784 u64 dst_offset = mem->vma[1].addr;
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000785 u32 page_count = new_reg->num_pages;
Ben Skeggsfdf53242012-05-04 15:15:12 +1000786 int ret;
787
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000788 page_count = new_reg->num_pages;
Ben Skeggsfdf53242012-05-04 15:15:12 +1000789 while (page_count) {
790 int line_count = (page_count > 8191) ? 8191 : page_count;
791
792 ret = RING_SPACE(chan, 11);
793 if (ret)
794 return ret;
795
796 BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
797 OUT_RING (chan, upper_32_bits(src_offset));
798 OUT_RING (chan, lower_32_bits(src_offset));
799 OUT_RING (chan, upper_32_bits(dst_offset));
800 OUT_RING (chan, lower_32_bits(dst_offset));
801 OUT_RING (chan, PAGE_SIZE);
802 OUT_RING (chan, PAGE_SIZE);
803 OUT_RING (chan, PAGE_SIZE);
804 OUT_RING (chan, line_count);
805 BEGIN_NV04(chan, NvSubCopy, 0x0300, 1);
806 OUT_RING (chan, 0x00000110);
807
808 page_count -= line_count;
809 src_offset += (PAGE_SIZE * line_count);
810 dst_offset += (PAGE_SIZE * line_count);
811 }
812
813 return 0;
814}
815
816static int
Ben Skeggs5490e5d2012-05-04 14:34:16 +1000817nv98_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000818 struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
Ben Skeggs5490e5d2012-05-04 14:34:16 +1000819{
Ben Skeggs9ce523c2017-11-01 03:56:19 +1000820 struct nouveau_mem *mem = nouveau_mem(old_reg);
Ben Skeggs5490e5d2012-05-04 14:34:16 +1000821 int ret = RING_SPACE(chan, 7);
822 if (ret == 0) {
823 BEGIN_NV04(chan, NvSubCopy, 0x0320, 6);
Ben Skeggs9ce523c2017-11-01 03:56:19 +1000824 OUT_RING (chan, upper_32_bits(mem->vma[0].addr));
825 OUT_RING (chan, lower_32_bits(mem->vma[0].addr));
826 OUT_RING (chan, upper_32_bits(mem->vma[1].addr));
827 OUT_RING (chan, lower_32_bits(mem->vma[1].addr));
Ben Skeggs5490e5d2012-05-04 14:34:16 +1000828 OUT_RING (chan, 0x00000000 /* COPY */);
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000829 OUT_RING (chan, new_reg->num_pages << PAGE_SHIFT);
Ben Skeggs5490e5d2012-05-04 14:34:16 +1000830 }
831 return ret;
832}
833
834static int
Ben Skeggs4c193d22012-05-04 14:21:15 +1000835nv84_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000836 struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
Ben Skeggs4c193d22012-05-04 14:21:15 +1000837{
Ben Skeggs9ce523c2017-11-01 03:56:19 +1000838 struct nouveau_mem *mem = nouveau_mem(old_reg);
Ben Skeggs4c193d22012-05-04 14:21:15 +1000839 int ret = RING_SPACE(chan, 7);
840 if (ret == 0) {
841 BEGIN_NV04(chan, NvSubCopy, 0x0304, 6);
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000842 OUT_RING (chan, new_reg->num_pages << PAGE_SHIFT);
Ben Skeggs9ce523c2017-11-01 03:56:19 +1000843 OUT_RING (chan, upper_32_bits(mem->vma[0].addr));
844 OUT_RING (chan, lower_32_bits(mem->vma[0].addr));
845 OUT_RING (chan, upper_32_bits(mem->vma[1].addr));
846 OUT_RING (chan, lower_32_bits(mem->vma[1].addr));
Ben Skeggs4c193d22012-05-04 14:21:15 +1000847 OUT_RING (chan, 0x00000000 /* MODE_COPY, QUERY_NONE */);
848 }
849 return ret;
850}
851
852static int
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000853nv50_bo_move_init(struct nouveau_channel *chan, u32 handle)
854{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000855 int ret = RING_SPACE(chan, 6);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000856 if (ret == 0) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000857 BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
858 OUT_RING (chan, handle);
859 BEGIN_NV04(chan, NvSubCopy, 0x0180, 3);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000860 OUT_RING (chan, chan->drm->ntfy.handle);
861 OUT_RING (chan, chan->vram.handle);
862 OUT_RING (chan, chan->vram.handle);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000863 }
864
865 return ret;
866}
867
868static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000869nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000870 struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000871{
Ben Skeggs9ce523c2017-11-01 03:56:19 +1000872 struct nouveau_mem *mem = nouveau_mem(old_reg);
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000873 u64 length = (new_reg->num_pages << PAGE_SHIFT);
Ben Skeggs9ce523c2017-11-01 03:56:19 +1000874 u64 src_offset = mem->vma[0].addr;
875 u64 dst_offset = mem->vma[1].addr;
876 int src_tiled = !!mem->kind;
877 int dst_tiled = !!nouveau_mem(new_reg)->kind;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000878 int ret;
879
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000880 while (length) {
881 u32 amount, stride, height;
882
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100883 ret = RING_SPACE(chan, 18 + 6 * (src_tiled + dst_tiled));
884 if (ret)
885 return ret;
886
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000887 amount = min(length, (u64)(4 * 1024 * 1024));
888 stride = 16 * 4;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000889 height = amount / stride;
890
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100891 if (src_tiled) {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000892 BEGIN_NV04(chan, NvSubCopy, 0x0200, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000893 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000894 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000895 OUT_RING (chan, stride);
896 OUT_RING (chan, height);
897 OUT_RING (chan, 1);
898 OUT_RING (chan, 0);
899 OUT_RING (chan, 0);
900 } else {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000901 BEGIN_NV04(chan, NvSubCopy, 0x0200, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000902 OUT_RING (chan, 1);
903 }
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100904 if (dst_tiled) {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000905 BEGIN_NV04(chan, NvSubCopy, 0x021c, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000906 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000907 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000908 OUT_RING (chan, stride);
909 OUT_RING (chan, height);
910 OUT_RING (chan, 1);
911 OUT_RING (chan, 0);
912 OUT_RING (chan, 0);
913 } else {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000914 BEGIN_NV04(chan, NvSubCopy, 0x021c, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000915 OUT_RING (chan, 1);
916 }
917
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000918 BEGIN_NV04(chan, NvSubCopy, 0x0238, 2);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000919 OUT_RING (chan, upper_32_bits(src_offset));
920 OUT_RING (chan, upper_32_bits(dst_offset));
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000921 BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000922 OUT_RING (chan, lower_32_bits(src_offset));
923 OUT_RING (chan, lower_32_bits(dst_offset));
924 OUT_RING (chan, stride);
925 OUT_RING (chan, stride);
926 OUT_RING (chan, stride);
927 OUT_RING (chan, height);
928 OUT_RING (chan, 0x00000101);
929 OUT_RING (chan, 0x00000000);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000930 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000931 OUT_RING (chan, 0);
932
933 length -= amount;
934 src_offset += amount;
935 dst_offset += amount;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000936 }
937
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000938 return 0;
939}
940
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000941static int
942nv04_bo_move_init(struct nouveau_channel *chan, u32 handle)
943{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000944 int ret = RING_SPACE(chan, 4);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000945 if (ret == 0) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000946 BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
947 OUT_RING (chan, handle);
948 BEGIN_NV04(chan, NvSubCopy, 0x0180, 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000949 OUT_RING (chan, chan->drm->ntfy.handle);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000950 }
951
952 return ret;
953}
954
Ben Skeggsa6704782011-02-16 09:10:20 +1000955static inline uint32_t
956nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000957 struct nouveau_channel *chan, struct ttm_mem_reg *reg)
Ben Skeggsa6704782011-02-16 09:10:20 +1000958{
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000959 if (reg->mem_type == TTM_PL_TT)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000960 return NvDmaTT;
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000961 return chan->vram.handle;
Ben Skeggsa6704782011-02-16 09:10:20 +1000962}
963
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000964static int
965nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000966 struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000967{
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000968 u32 src_offset = old_reg->start << PAGE_SHIFT;
969 u32 dst_offset = new_reg->start << PAGE_SHIFT;
970 u32 page_count = new_reg->num_pages;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000971 int ret;
972
973 ret = RING_SPACE(chan, 3);
974 if (ret)
975 return ret;
976
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000977 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000978 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, old_reg));
979 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, new_reg));
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000980
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000981 page_count = new_reg->num_pages;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000982 while (page_count) {
983 int line_count = (page_count > 2047) ? 2047 : page_count;
984
Ben Skeggs6ee73862009-12-11 19:24:15 +1000985 ret = RING_SPACE(chan, 11);
986 if (ret)
987 return ret;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000988
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000989 BEGIN_NV04(chan, NvSubCopy,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000990 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000991 OUT_RING (chan, src_offset);
992 OUT_RING (chan, dst_offset);
993 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
994 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
995 OUT_RING (chan, PAGE_SIZE); /* line_length */
996 OUT_RING (chan, line_count);
997 OUT_RING (chan, 0x00000101);
998 OUT_RING (chan, 0x00000000);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000999 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001000 OUT_RING (chan, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001001
1002 page_count -= line_count;
1003 src_offset += (PAGE_SIZE * line_count);
1004 dst_offset += (PAGE_SIZE * line_count);
1005 }
1006
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001007 return 0;
1008}
1009
1010static int
Ben Skeggs3c57d852013-11-22 10:35:25 +10001011nouveau_bo_move_prep(struct nouveau_drm *drm, struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001012 struct ttm_mem_reg *reg)
Ben Skeggsd2f966662011-06-06 20:54:42 +10001013{
Ben Skeggs9ce523c2017-11-01 03:56:19 +10001014 struct nouveau_mem *old_mem = nouveau_mem(&bo->mem);
1015 struct nouveau_mem *new_mem = nouveau_mem(reg);
1016 struct nvkm_vm *vmm = drm->client.vm;
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001017 u64 size = (u64)reg->num_pages << PAGE_SHIFT;
Ben Skeggsd2f966662011-06-06 20:54:42 +10001018 int ret;
1019
Ben Skeggs9ce523c2017-11-01 03:56:19 +10001020 ret = nvkm_vm_get(vmm, size, old_mem->mem.page, NV_MEM_ACCESS_RW,
1021 &old_mem->vma[0]);
Ben Skeggsd2f966662011-06-06 20:54:42 +10001022 if (ret)
1023 return ret;
1024
Ben Skeggs9ce523c2017-11-01 03:56:19 +10001025 ret = nvkm_vm_get(vmm, size, new_mem->mem.page, NV_MEM_ACCESS_RW,
1026 &old_mem->vma[1]);
Ben Skeggs3c57d852013-11-22 10:35:25 +10001027 if (ret) {
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001028 nvkm_vm_put(&old_mem->vma[0]);
Ben Skeggs3c57d852013-11-22 10:35:25 +10001029 return ret;
1030 }
1031
Ben Skeggs9ce523c2017-11-01 03:56:19 +10001032 ret = nouveau_mem_map(old_mem, vmm, &old_mem->vma[0]);
1033 if (ret)
1034 goto done;
1035
1036 ret = nouveau_mem_map(new_mem, vmm, &old_mem->vma[1]);
1037done:
1038 if (ret) {
1039 nvkm_vm_put(&old_mem->vma[1]);
1040 nvkm_vm_put(&old_mem->vma[0]);
1041 }
Ben Skeggsd2f966662011-06-06 20:54:42 +10001042 return 0;
1043}
1044
1045static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001046nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001047 bool no_wait_gpu, struct ttm_mem_reg *new_reg)
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001048{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001049 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Dave Jones1934a2a2013-09-17 17:26:34 -04001050 struct nouveau_channel *chan = drm->ttm.chan;
Ben Skeggsa01ca782015-08-20 14:54:15 +10001051 struct nouveau_cli *cli = (void *)chan->user.client;
Ben Skeggs35b81412013-11-22 10:39:57 +10001052 struct nouveau_fence *fence;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001053 int ret;
1054
Ben Skeggsd2f966662011-06-06 20:54:42 +10001055 /* create temporary vmas for the transfer and attach them to the
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001056 * old nvkm_mem node, these will get cleaned up after ttm has
Ben Skeggsd2f966662011-06-06 20:54:42 +10001057 * destroyed the ttm_mem_reg
Ben Skeggs3425df42011-02-10 11:22:12 +10001058 */
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001059 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001060 ret = nouveau_bo_move_prep(drm, bo, new_reg);
Ben Skeggsd2f966662011-06-06 20:54:42 +10001061 if (ret)
Ben Skeggs3c57d852013-11-22 10:35:25 +10001062 return ret;
Ben Skeggs3425df42011-02-10 11:22:12 +10001063 }
1064
Ben Skeggs0ad72862014-08-10 04:10:22 +10001065 mutex_lock_nested(&cli->mutex, SINGLE_DEPTH_NESTING);
Maarten Lankhorste3be4c22014-09-16 11:15:07 +02001066 ret = nouveau_fence_sync(nouveau_bo(bo), chan, true, intr);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +10001067 if (ret == 0) {
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001068 ret = drm->ttm.move(chan, bo, &bo->mem, new_reg);
Ben Skeggs35b81412013-11-22 10:39:57 +10001069 if (ret == 0) {
1070 ret = nouveau_fence_new(chan, false, &fence);
1071 if (ret == 0) {
Maarten Lankhorstf2c24b82014-04-02 17:14:48 +02001072 ret = ttm_bo_move_accel_cleanup(bo,
1073 &fence->base,
Ben Skeggs35b81412013-11-22 10:39:57 +10001074 evict,
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001075 new_reg);
Ben Skeggs35b81412013-11-22 10:39:57 +10001076 nouveau_fence_unref(&fence);
1077 }
1078 }
Ben Skeggs6a6b73f2010-10-05 16:53:48 +10001079 }
Ben Skeggs0ad72862014-08-10 04:10:22 +10001080 mutex_unlock(&cli->mutex);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +10001081 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001082}
1083
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001084void
Ben Skeggs49981042012-08-06 19:38:25 +10001085nouveau_bo_move_init(struct nouveau_drm *drm)
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001086{
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001087 static const struct {
1088 const char *name;
Ben Skeggs1a460982012-05-04 15:17:28 +10001089 int engine;
Ben Skeggs315a8b22015-08-20 14:54:16 +10001090 s32 oclass;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001091 int (*exec)(struct nouveau_channel *,
1092 struct ttm_buffer_object *,
1093 struct ttm_mem_reg *, struct ttm_mem_reg *);
1094 int (*init)(struct nouveau_channel *, u32 handle);
1095 } _methods[] = {
Ben Skeggs146cfe22016-07-09 10:41:01 +10001096 { "COPY", 4, 0xc1b5, nve0_bo_move_copy, nve0_bo_move_init },
1097 { "GRCE", 0, 0xc1b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs8e7e15862016-07-09 10:41:01 +10001098 { "COPY", 4, 0xc0b5, nve0_bo_move_copy, nve0_bo_move_init },
1099 { "GRCE", 0, 0xc0b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs990b4542015-04-14 11:50:35 +10001100 { "COPY", 4, 0xb0b5, nve0_bo_move_copy, nve0_bo_move_init },
1101 { "GRCE", 0, 0xb0b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs00fc6f62013-07-09 14:20:15 +10001102 { "COPY", 4, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init },
Ben Skeggs49981042012-08-06 19:38:25 +10001103 { "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs1a460982012-05-04 15:17:28 +10001104 { "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init },
1105 { "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init },
1106 { "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init },
1107 { "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init },
1108 { "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init },
1109 { "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init },
1110 { "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init },
Ben Skeggs5490e5d2012-05-04 14:34:16 +10001111 {},
Ben Skeggs1a460982012-05-04 15:17:28 +10001112 { "CRYPT", 0, 0x88b4, nv98_bo_move_exec, nv50_bo_move_init },
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001113 }, *mthd = _methods;
1114 const char *name = "CPU";
1115 int ret;
1116
1117 do {
Ben Skeggs49981042012-08-06 19:38:25 +10001118 struct nouveau_channel *chan;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001119
Ben Skeggs00fc6f62013-07-09 14:20:15 +10001120 if (mthd->engine)
Ben Skeggs49981042012-08-06 19:38:25 +10001121 chan = drm->cechan;
1122 else
1123 chan = drm->channel;
1124 if (chan == NULL)
1125 continue;
1126
Ben Skeggsa01ca782015-08-20 14:54:15 +10001127 ret = nvif_object_init(&chan->user,
Ben Skeggs0ad72862014-08-10 04:10:22 +10001128 mthd->oclass | (mthd->engine << 16),
1129 mthd->oclass, NULL, 0,
1130 &drm->ttm.copy);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001131 if (ret == 0) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10001132 ret = mthd->init(chan, drm->ttm.copy.handle);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001133 if (ret) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10001134 nvif_object_fini(&drm->ttm.copy);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001135 continue;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001136 }
Ben Skeggsebb945a2012-07-20 08:17:34 +10001137
1138 drm->ttm.move = mthd->exec;
Ben Skeggs1bb3f6a2013-07-08 10:40:35 +10001139 drm->ttm.chan = chan;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001140 name = mthd->name;
1141 break;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001142 }
1143 } while ((++mthd)->exec);
1144
Ben Skeggsebb945a2012-07-20 08:17:34 +10001145 NV_INFO(drm, "MM: using %s for buffer copies\n", name);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001146}
1147
Ben Skeggs6ee73862009-12-11 19:24:15 +10001148static int
1149nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001150 bool no_wait_gpu, struct ttm_mem_reg *new_reg)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001151{
Christian Königf1217ed2014-08-27 13:16:04 +02001152 struct ttm_place placement_memtype = {
1153 .fpfn = 0,
1154 .lpfn = 0,
1155 .flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
1156 };
Ben Skeggs6ee73862009-12-11 19:24:15 +10001157 struct ttm_placement placement;
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001158 struct ttm_mem_reg tmp_reg;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001159 int ret;
1160
Ben Skeggs6ee73862009-12-11 19:24:15 +10001161 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +01001162 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001163
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001164 tmp_reg = *new_reg;
1165 tmp_reg.mm_node = NULL;
1166 ret = ttm_bo_mem_space(bo, &placement, &tmp_reg, intr, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001167 if (ret)
1168 return ret;
1169
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001170 ret = ttm_tt_bind(bo->ttm, &tmp_reg);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001171 if (ret)
1172 goto out;
1173
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001174 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, &tmp_reg);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001175 if (ret)
1176 goto out;
1177
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001178 ret = ttm_bo_move_ttm(bo, intr, no_wait_gpu, new_reg);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001179out:
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001180 ttm_bo_mem_put(bo, &tmp_reg);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001181 return ret;
1182}
1183
1184static int
1185nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001186 bool no_wait_gpu, struct ttm_mem_reg *new_reg)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001187{
Christian Königf1217ed2014-08-27 13:16:04 +02001188 struct ttm_place placement_memtype = {
1189 .fpfn = 0,
1190 .lpfn = 0,
1191 .flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
1192 };
Ben Skeggs6ee73862009-12-11 19:24:15 +10001193 struct ttm_placement placement;
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001194 struct ttm_mem_reg tmp_reg;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001195 int ret;
1196
Ben Skeggs6ee73862009-12-11 19:24:15 +10001197 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +01001198 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001199
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001200 tmp_reg = *new_reg;
1201 tmp_reg.mm_node = NULL;
1202 ret = ttm_bo_mem_space(bo, &placement, &tmp_reg, intr, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001203 if (ret)
1204 return ret;
1205
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001206 ret = ttm_bo_move_ttm(bo, intr, no_wait_gpu, &tmp_reg);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001207 if (ret)
1208 goto out;
1209
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001210 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, new_reg);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001211 if (ret)
1212 goto out;
1213
1214out:
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001215 ttm_bo_mem_put(bo, &tmp_reg);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001216 return ret;
1217}
1218
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001219static void
Nicolai Hähnle66257db2016-12-15 17:23:49 +01001220nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, bool evict,
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001221 struct ttm_mem_reg *new_reg)
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001222{
Ben Skeggs9ce523c2017-11-01 03:56:19 +10001223 struct nouveau_mem *mem = new_reg ? nouveau_mem(new_reg) : NULL;
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001224 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggs24e83752017-11-01 03:56:19 +10001225 struct nouveau_vma *vma;
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001226
Ben Skeggs9f1feed2012-01-25 15:34:22 +10001227 /* ttm can now (stupidly) pass the driver bos it didn't create... */
1228 if (bo->destroy != nouveau_bo_del_ttm)
1229 return;
1230
Ben Skeggsa48296a2017-11-01 03:56:19 +10001231 if (mem && new_reg->mem_type != TTM_PL_SYSTEM &&
Ben Skeggs9ce523c2017-11-01 03:56:19 +10001232 mem->mem.page == nvbo->page) {
Ben Skeggsa48296a2017-11-01 03:56:19 +10001233 list_for_each_entry(vma, &nvbo->vma_list, head) {
Ben Skeggs24e83752017-11-01 03:56:19 +10001234 nouveau_vma_map(vma, mem);
Ben Skeggsa48296a2017-11-01 03:56:19 +10001235 }
1236 } else {
1237 list_for_each_entry(vma, &nvbo->vma_list, head) {
Ben Skeggs10dcab32016-12-12 17:52:45 +10001238 WARN_ON(ttm_bo_wait(bo, false, false));
Ben Skeggs24e83752017-11-01 03:56:19 +10001239 nouveau_vma_unmap(vma);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001240 }
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001241 }
1242}
1243
Ben Skeggs6ee73862009-12-11 19:24:15 +10001244static int
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001245nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_reg,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001246 struct nouveau_drm_tile **new_tile)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001247{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001248 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1249 struct drm_device *dev = drm->dev;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001250 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001251 u64 offset = new_reg->start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001252
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001253 *new_tile = NULL;
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001254 if (new_reg->mem_type != TTM_PL_VRAM)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001255 return 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001256
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001257 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001258 *new_tile = nv10_bo_set_tiling(dev, offset, new_reg->size,
Ben Skeggs7760a2e2017-11-01 03:56:19 +10001259 nvbo->mode, nvbo->zeta);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001260 }
1261
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001262 return 0;
1263}
Ben Skeggs6ee73862009-12-11 19:24:15 +10001264
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001265static void
1266nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001267 struct nouveau_drm_tile *new_tile,
1268 struct nouveau_drm_tile **old_tile)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001269{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001270 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1271 struct drm_device *dev = drm->dev;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001272 struct dma_fence *fence = reservation_object_get_excl(bo->resv);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001273
Maarten Lankhorstf2c24b82014-04-02 17:14:48 +02001274 nv10_bo_put_tile_region(dev, *old_tile, fence);
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001275 *old_tile = new_tile;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001276}
1277
1278static int
1279nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001280 bool no_wait_gpu, struct ttm_mem_reg *new_reg)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001281{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001282 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001283 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001284 struct ttm_mem_reg *old_reg = &bo->mem;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001285 struct nouveau_drm_tile *new_tile = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001286 int ret = 0;
1287
Christian König88932a72016-06-06 10:17:53 +02001288 ret = ttm_bo_wait(bo, intr, no_wait_gpu);
1289 if (ret)
1290 return ret;
1291
Alexandre Courbot5be5a152014-10-27 18:11:52 +09001292 if (nvbo->pin_refcnt)
1293 NV_WARN(drm, "Moving pinned object %p!\n", nvbo);
1294
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001295 if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001296 ret = nouveau_bo_vm_bind(bo, new_reg, &new_tile);
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001297 if (ret)
1298 return ret;
1299 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001300
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001301 /* Fake bo copy. */
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001302 if (old_reg->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001303 BUG_ON(bo->mem.mm_node != NULL);
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001304 bo->mem = *new_reg;
1305 new_reg->mm_node = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001306 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001307 }
1308
Ben Skeggscef9e992013-11-22 10:52:54 +10001309 /* Hardware assisted copy. */
1310 if (drm->ttm.move) {
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001311 if (new_reg->mem_type == TTM_PL_SYSTEM)
Ben Skeggscef9e992013-11-22 10:52:54 +10001312 ret = nouveau_bo_move_flipd(bo, evict, intr,
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001313 no_wait_gpu, new_reg);
1314 else if (old_reg->mem_type == TTM_PL_SYSTEM)
Ben Skeggscef9e992013-11-22 10:52:54 +10001315 ret = nouveau_bo_move_flips(bo, evict, intr,
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001316 no_wait_gpu, new_reg);
Ben Skeggscef9e992013-11-22 10:52:54 +10001317 else
1318 ret = nouveau_bo_move_m2mf(bo, evict, intr,
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001319 no_wait_gpu, new_reg);
Ben Skeggscef9e992013-11-22 10:52:54 +10001320 if (!ret)
1321 goto out;
Ben Skeggsb8a6a802010-08-27 11:55:43 +10001322 }
1323
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001324 /* Fallback to software copy. */
Christian König8aa6d4f2016-04-06 11:12:04 +02001325 ret = ttm_bo_wait(bo, intr, no_wait_gpu);
Ben Skeggscef9e992013-11-22 10:52:54 +10001326 if (ret == 0)
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001327 ret = ttm_bo_move_memcpy(bo, intr, no_wait_gpu, new_reg);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001328
1329out:
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001330 if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001331 if (ret)
1332 nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
1333 else
1334 nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
1335 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001336
1337 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001338}
1339
1340static int
1341nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
1342{
David Herrmannacb46522013-08-25 18:28:59 +02001343 struct nouveau_bo *nvbo = nouveau_bo(bo);
1344
David Herrmannd9a1f0b2016-09-01 14:48:33 +02001345 return drm_vma_node_verify_access(&nvbo->gem.vma_node,
1346 filp->private_data);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001347}
1348
Jerome Glissef32f02f2010-04-09 14:39:25 +02001349static int
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001350nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *reg)
Jerome Glissef32f02f2010-04-09 14:39:25 +02001351{
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001352 struct ttm_mem_type_manager *man = &bdev->man[reg->mem_type];
Ben Skeggsebb945a2012-07-20 08:17:34 +10001353 struct nouveau_drm *drm = nouveau_bdev(bdev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001354 struct nvkm_device *device = nvxx_device(&drm->client.device);
Ben Skeggs9ce523c2017-11-01 03:56:19 +10001355 struct nouveau_mem *mem = nouveau_mem(reg);
Ben Skeggsf869ef82010-11-15 11:53:16 +10001356 int ret;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001357
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001358 reg->bus.addr = NULL;
1359 reg->bus.offset = 0;
1360 reg->bus.size = reg->num_pages << PAGE_SHIFT;
1361 reg->bus.base = 0;
1362 reg->bus.is_iomem = false;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001363 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
1364 return -EINVAL;
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001365 switch (reg->mem_type) {
Jerome Glissef32f02f2010-04-09 14:39:25 +02001366 case TTM_PL_SYSTEM:
1367 /* System memory */
1368 return 0;
1369 case TTM_PL_TT:
Daniel Vettera7fb8a22015-09-09 16:45:52 +02001370#if IS_ENABLED(CONFIG_AGP)
Ben Skeggs340b0e72015-08-20 14:54:23 +10001371 if (drm->agp.bridge) {
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001372 reg->bus.offset = reg->start << PAGE_SHIFT;
1373 reg->bus.base = drm->agp.base;
1374 reg->bus.is_iomem = !drm->agp.cma;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001375 }
1376#endif
Ben Skeggs9ce523c2017-11-01 03:56:19 +10001377 if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA || !mem->kind)
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001378 /* untiled */
1379 break;
1380 /* fallthrough, tiled memory */
Jerome Glissef32f02f2010-04-09 14:39:25 +02001381 case TTM_PL_VRAM:
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001382 reg->bus.offset = reg->start << PAGE_SHIFT;
1383 reg->bus.base = device->func->resource_addr(device, 1);
1384 reg->bus.is_iomem = true;
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001385 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggs570889d2017-11-01 03:56:19 +10001386 struct nvkm_vmm *bar = nvkm_bar_bar1_vmm(device);
Ben Skeggsd8e83992015-08-20 14:54:17 +10001387 int page_shift = 12;
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001388 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_FERMI)
Ben Skeggs9ce523c2017-11-01 03:56:19 +10001389 page_shift = mem->mem.page;
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001390
Ben Skeggs9ce523c2017-11-01 03:56:19 +10001391 ret = nvkm_vm_get(bar, mem->_mem->size << 12,
1392 page_shift, NV_MEM_ACCESS_RW,
1393 &mem->bar_vma);
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001394 if (ret)
1395 return ret;
1396
Ben Skeggs9ce523c2017-11-01 03:56:19 +10001397 nvkm_vm_map(&mem->bar_vma, mem->_mem);
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001398 reg->bus.offset = mem->bar_vma.offset;
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001399 }
Jerome Glissef32f02f2010-04-09 14:39:25 +02001400 break;
1401 default:
1402 return -EINVAL;
1403 }
1404 return 0;
1405}
1406
1407static void
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001408nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *reg)
Jerome Glissef32f02f2010-04-09 14:39:25 +02001409{
Ben Skeggs9ce523c2017-11-01 03:56:19 +10001410 struct nouveau_mem *mem = nouveau_mem(reg);
Ben Skeggsf869ef82010-11-15 11:53:16 +10001411
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001412 if (!mem->bar_vma.node)
Ben Skeggsf869ef82010-11-15 11:53:16 +10001413 return;
1414
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001415 nvkm_vm_put(&mem->bar_vma);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001416}
1417
1418static int
1419nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
1420{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001421 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Ben Skeggse1429b42010-09-10 11:12:25 +10001422 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001423 struct nvkm_device *device = nvxx_device(&drm->client.device);
Ben Skeggs7e8820f2015-08-20 14:54:23 +10001424 u32 mappable = device->func->resource_size(device, 1) >> PAGE_SHIFT;
Christian Königf1217ed2014-08-27 13:16:04 +02001425 int i, ret;
Ben Skeggse1429b42010-09-10 11:12:25 +10001426
1427 /* as long as the bo isn't in vram, and isn't tiled, we've got
1428 * nothing to do here.
1429 */
1430 if (bo->mem.mem_type != TTM_PL_VRAM) {
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001431 if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA ||
Ben Skeggs7760a2e2017-11-01 03:56:19 +10001432 !nvbo->kind)
Ben Skeggse1429b42010-09-10 11:12:25 +10001433 return 0;
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001434
1435 if (bo->mem.mem_type == TTM_PL_SYSTEM) {
1436 nouveau_bo_placement_set(nvbo, TTM_PL_TT, 0);
1437
1438 ret = nouveau_bo_validate(nvbo, false, false);
1439 if (ret)
1440 return ret;
1441 }
1442 return 0;
Ben Skeggse1429b42010-09-10 11:12:25 +10001443 }
1444
1445 /* make sure bo is in mappable vram */
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001446 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA ||
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001447 bo->mem.start + bo->mem.num_pages < mappable)
Ben Skeggse1429b42010-09-10 11:12:25 +10001448 return 0;
1449
Christian Königf1217ed2014-08-27 13:16:04 +02001450 for (i = 0; i < nvbo->placement.num_placement; ++i) {
1451 nvbo->placements[i].fpfn = 0;
1452 nvbo->placements[i].lpfn = mappable;
1453 }
Ben Skeggse1429b42010-09-10 11:12:25 +10001454
Christian Königf1217ed2014-08-27 13:16:04 +02001455 for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
1456 nvbo->busy_placements[i].fpfn = 0;
1457 nvbo->busy_placements[i].lpfn = mappable;
1458 }
1459
Dave Airliec2848152012-05-18 15:31:12 +01001460 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001461 return nouveau_bo_validate(nvbo, false, false);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001462}
1463
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001464static int
1465nouveau_ttm_tt_populate(struct ttm_tt *ttm)
1466{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001467 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001468 struct nouveau_drm *drm;
Ben Skeggs359088d2017-11-01 03:56:19 +10001469 struct device *dev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001470 unsigned i;
1471 int r;
Dave Airlie22b33e82012-04-02 11:53:06 +01001472 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001473
1474 if (ttm->state != tt_unpopulated)
1475 return 0;
1476
Dave Airlie22b33e82012-04-02 11:53:06 +01001477 if (slave && ttm->sg) {
1478 /* make userspace faulting work */
1479 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
1480 ttm_dma->dma_address, ttm->num_pages);
1481 ttm->state = tt_unbound;
1482 return 0;
1483 }
1484
Ben Skeggsebb945a2012-07-20 08:17:34 +10001485 drm = nouveau_bdev(ttm->bdev);
Ben Skeggs359088d2017-11-01 03:56:19 +10001486 dev = drm->dev->dev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001487
Daniel Vettera7fb8a22015-09-09 16:45:52 +02001488#if IS_ENABLED(CONFIG_AGP)
Ben Skeggs340b0e72015-08-20 14:54:23 +10001489 if (drm->agp.bridge) {
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001490 return ttm_agp_tt_populate(ttm);
1491 }
1492#endif
1493
Alexandre Courbot9bcd38d2016-03-02 19:12:27 +09001494#if IS_ENABLED(CONFIG_SWIOTLB) && IS_ENABLED(CONFIG_X86)
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001495 if (swiotlb_nr_tbl()) {
Ben Skeggs359088d2017-11-01 03:56:19 +10001496 return ttm_dma_populate((void *)ttm, dev);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001497 }
1498#endif
1499
1500 r = ttm_pool_populate(ttm);
1501 if (r) {
1502 return r;
1503 }
1504
1505 for (i = 0; i < ttm->num_pages; i++) {
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001506 dma_addr_t addr;
1507
Ben Skeggs359088d2017-11-01 03:56:19 +10001508 addr = dma_map_page(dev, ttm->pages[i], 0, PAGE_SIZE,
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001509 DMA_BIDIRECTIONAL);
1510
Ben Skeggs359088d2017-11-01 03:56:19 +10001511 if (dma_mapping_error(dev, addr)) {
Rasmus Villemoes4fbbed42016-02-15 19:41:46 +01001512 while (i--) {
Ben Skeggs359088d2017-11-01 03:56:19 +10001513 dma_unmap_page(dev, ttm_dma->dma_address[i],
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001514 PAGE_SIZE, DMA_BIDIRECTIONAL);
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001515 ttm_dma->dma_address[i] = 0;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001516 }
1517 ttm_pool_unpopulate(ttm);
1518 return -EFAULT;
1519 }
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001520
1521 ttm_dma->dma_address[i] = addr;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001522 }
1523 return 0;
1524}
1525
1526static void
1527nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
1528{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001529 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001530 struct nouveau_drm *drm;
Ben Skeggs359088d2017-11-01 03:56:19 +10001531 struct device *dev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001532 unsigned i;
Dave Airlie22b33e82012-04-02 11:53:06 +01001533 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1534
1535 if (slave)
1536 return;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001537
Ben Skeggsebb945a2012-07-20 08:17:34 +10001538 drm = nouveau_bdev(ttm->bdev);
Ben Skeggs359088d2017-11-01 03:56:19 +10001539 dev = drm->dev->dev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001540
Daniel Vettera7fb8a22015-09-09 16:45:52 +02001541#if IS_ENABLED(CONFIG_AGP)
Ben Skeggs340b0e72015-08-20 14:54:23 +10001542 if (drm->agp.bridge) {
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001543 ttm_agp_tt_unpopulate(ttm);
1544 return;
1545 }
1546#endif
1547
Alexandre Courbot9bcd38d2016-03-02 19:12:27 +09001548#if IS_ENABLED(CONFIG_SWIOTLB) && IS_ENABLED(CONFIG_X86)
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001549 if (swiotlb_nr_tbl()) {
Ben Skeggs359088d2017-11-01 03:56:19 +10001550 ttm_dma_unpopulate((void *)ttm, dev);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001551 return;
1552 }
1553#endif
1554
1555 for (i = 0; i < ttm->num_pages; i++) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001556 if (ttm_dma->dma_address[i]) {
Ben Skeggs359088d2017-11-01 03:56:19 +10001557 dma_unmap_page(dev, ttm_dma->dma_address[i], PAGE_SIZE,
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001558 DMA_BIDIRECTIONAL);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001559 }
1560 }
1561
1562 ttm_pool_unpopulate(ttm);
1563}
1564
Maarten Lankhorstdd7cfd62014-01-21 13:07:31 +01001565void
Maarten Lankhorst809e9442014-04-09 16:19:30 +02001566nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence, bool exclusive)
Maarten Lankhorstdd7cfd62014-01-21 13:07:31 +01001567{
Maarten Lankhorst29ba89b2014-01-09 11:03:11 +01001568 struct reservation_object *resv = nvbo->bo.resv;
Maarten Lankhorstdd7cfd62014-01-21 13:07:31 +01001569
Maarten Lankhorst809e9442014-04-09 16:19:30 +02001570 if (exclusive)
1571 reservation_object_add_excl_fence(resv, &fence->base);
1572 else if (fence)
1573 reservation_object_add_shared_fence(resv, &fence->base);
Maarten Lankhorstdd7cfd62014-01-21 13:07:31 +01001574}
1575
Ben Skeggs6ee73862009-12-11 19:24:15 +10001576struct ttm_bo_driver nouveau_bo_driver = {
Jerome Glisse649bf3c2011-11-01 20:46:13 -04001577 .ttm_tt_create = &nouveau_ttm_tt_create,
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001578 .ttm_tt_populate = &nouveau_ttm_tt_populate,
1579 .ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001580 .invalidate_caches = nouveau_bo_invalidate_caches,
1581 .init_mem_type = nouveau_bo_init_mem_type,
Christian Königa2ab19fe2016-08-30 17:26:04 +02001582 .eviction_valuable = ttm_bo_eviction_valuable,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001583 .evict_flags = nouveau_bo_evict_flags,
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001584 .move_notify = nouveau_bo_move_ntfy,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001585 .move = nouveau_bo_move,
1586 .verify_access = nouveau_bo_verify_access,
Jerome Glissef32f02f2010-04-09 14:39:25 +02001587 .fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
1588 .io_mem_reserve = &nouveau_ttm_io_mem_reserve,
1589 .io_mem_free = &nouveau_ttm_io_mem_free,
Christian Königea642c32017-03-28 16:54:50 +02001590 .io_mem_pfn = ttm_bo_default_io_mem_pfn,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001591};