blob: a22c2938624326ee49786f819061df1881abdff8 [file] [log] [blame]
Mark Brown9e6e96a2010-01-29 17:47:12 +00001/*
2 * wm8994.c -- WM8994 ALSA SoC Audio driver
3 *
4 * Copyright 2009 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/i2c.h>
20#include <linux/platform_device.h>
Mark Brown39fb51a2010-11-26 17:23:43 +000021#include <linux/pm_runtime.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000022#include <linux/regulator/consumer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000024#include <sound/core.h>
Mark Brown821edd22010-11-26 15:21:09 +000025#include <sound/jack.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000026#include <sound/pcm.h>
27#include <sound/pcm_params.h>
28#include <sound/soc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000029#include <sound/initval.h>
30#include <sound/tlv.h>
Mark Brown2bbb5d62010-12-05 12:50:12 +000031#include <trace/events/asoc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000032
33#include <linux/mfd/wm8994/core.h>
34#include <linux/mfd/wm8994/registers.h>
35#include <linux/mfd/wm8994/pdata.h>
36#include <linux/mfd/wm8994/gpio.h>
37
38#include "wm8994.h"
39#include "wm_hubs.h"
40
Mark Brownaf6b6fe2011-11-30 20:32:05 +000041#define WM1811_JACKDET_MODE_NONE 0x0000
42#define WM1811_JACKDET_MODE_JACK 0x0100
43#define WM1811_JACKDET_MODE_MIC 0x0080
44#define WM1811_JACKDET_MODE_AUDIO 0x0180
45
Mark Brown9e6e96a2010-01-29 17:47:12 +000046#define WM8994_NUM_DRC 3
47#define WM8994_NUM_EQ 3
48
49static int wm8994_drc_base[] = {
50 WM8994_AIF1_DRC1_1,
51 WM8994_AIF1_DRC2_1,
52 WM8994_AIF2_DRC_1,
53};
54
55static int wm8994_retune_mobile_base[] = {
56 WM8994_AIF1_DAC1_EQ_GAINS_1,
57 WM8994_AIF1_DAC2_EQ_GAINS_1,
58 WM8994_AIF2_EQ_GAINS_1,
59};
60
Mark Brownb00adf72011-08-13 11:57:18 +090061static void wm8958_default_micdet(u16 status, void *data);
62
Mark Brownaf6b6fe2011-11-30 20:32:05 +000063static const struct wm8958_micd_rate micdet_rates[] = {
Mark Brownb00adf72011-08-13 11:57:18 +090064 { 32768, true, 1, 4 },
65 { 32768, false, 1, 1 },
Mark Brown604533d2011-12-01 12:51:25 +000066 { 44100 * 256, true, 7, 10 },
67 { 44100 * 256, false, 7, 10 },
Mark Brownb00adf72011-08-13 11:57:18 +090068};
69
Mark Brownaf6b6fe2011-11-30 20:32:05 +000070static const struct wm8958_micd_rate jackdet_rates[] = {
71 { 32768, true, 0, 1 },
72 { 32768, false, 0, 1 },
Mark Browne9d9a962012-04-26 16:07:32 +010073 { 44100 * 256, true, 10, 10 },
74 { 44100 * 256, false, 7, 8 },
Mark Brownaf6b6fe2011-11-30 20:32:05 +000075};
76
Mark Brownb00adf72011-08-13 11:57:18 +090077static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
78{
79 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
80 int best, i, sysclk, val;
81 bool idle;
Mark Brownaf6b6fe2011-11-30 20:32:05 +000082 const struct wm8958_micd_rate *rates;
83 int num_rates;
Mark Brownb00adf72011-08-13 11:57:18 +090084
Mark Brownfcdc4de2012-04-26 16:35:46 +010085 if (!(wm8994->pdata && wm8994->pdata->micd_rates) &&
86 wm8994->jack_cb != wm8958_default_micdet)
Mark Brownb00adf72011-08-13 11:57:18 +090087 return;
88
89 idle = !wm8994->jack_mic;
90
91 sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
92 if (sysclk & WM8994_SYSCLK_SRC)
93 sysclk = wm8994->aifclk[1];
94 else
95 sysclk = wm8994->aifclk[0];
96
Mark Browncd1707a2011-12-01 13:44:25 +000097 if (wm8994->pdata && wm8994->pdata->micd_rates) {
98 rates = wm8994->pdata->micd_rates;
99 num_rates = wm8994->pdata->num_micd_rates;
100 } else if (wm8994->jackdet) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000101 rates = jackdet_rates;
102 num_rates = ARRAY_SIZE(jackdet_rates);
103 } else {
104 rates = micdet_rates;
105 num_rates = ARRAY_SIZE(micdet_rates);
106 }
107
Mark Brownb00adf72011-08-13 11:57:18 +0900108 best = 0;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000109 for (i = 0; i < num_rates; i++) {
110 if (rates[i].idle != idle)
Mark Brownb00adf72011-08-13 11:57:18 +0900111 continue;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000112 if (abs(rates[i].sysclk - sysclk) <
113 abs(rates[best].sysclk - sysclk))
Mark Brownb00adf72011-08-13 11:57:18 +0900114 best = i;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000115 else if (rates[best].idle != idle)
Mark Brownb00adf72011-08-13 11:57:18 +0900116 best = i;
117 }
118
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000119 val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
120 | rates[best].rate << WM8958_MICD_RATE_SHIFT;
Mark Brownb00adf72011-08-13 11:57:18 +0900121
Mark Brown3a334ad2012-04-26 17:02:16 +0100122 dev_dbg(codec->dev, "MICD rate %d,%d for %dHz %s\n",
123 rates[best].start, rates[best].rate, sysclk,
124 idle ? "idle" : "active");
125
Mark Brownb00adf72011-08-13 11:57:18 +0900126 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
127 WM8958_MICD_BIAS_STARTTIME_MASK |
128 WM8958_MICD_RATE_MASK, val);
129}
130
Mark Brown9e6e96a2010-01-29 17:47:12 +0000131static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
132{
Mark Brownb2c812e2010-04-14 15:35:19 +0900133 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000134 int rate;
135 int reg1 = 0;
136 int offset;
137
138 if (aif)
139 offset = 4;
140 else
141 offset = 0;
142
143 switch (wm8994->sysclk[aif]) {
144 case WM8994_SYSCLK_MCLK1:
145 rate = wm8994->mclk[0];
146 break;
147
148 case WM8994_SYSCLK_MCLK2:
149 reg1 |= 0x8;
150 rate = wm8994->mclk[1];
151 break;
152
153 case WM8994_SYSCLK_FLL1:
154 reg1 |= 0x10;
155 rate = wm8994->fll[0].out;
156 break;
157
158 case WM8994_SYSCLK_FLL2:
159 reg1 |= 0x18;
160 rate = wm8994->fll[1].out;
161 break;
162
163 default:
164 return -EINVAL;
165 }
166
167 if (rate >= 13500000) {
168 rate /= 2;
169 reg1 |= WM8994_AIF1CLK_DIV;
170
171 dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
172 aif + 1, rate);
173 }
Mark Brown5e5e2be2010-04-25 12:20:30 +0100174
Mark Brown9e6e96a2010-01-29 17:47:12 +0000175 wm8994->aifclk[aif] = rate;
176
177 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
178 WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
179 reg1);
180
181 return 0;
182}
183
184static int configure_clock(struct snd_soc_codec *codec)
185{
Mark Brownb2c812e2010-04-14 15:35:19 +0900186 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Axel Lin04f45c42011-10-04 20:07:03 +0800187 int change, new;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000188
189 /* Bring up the AIF clocks first */
190 configure_aif_clock(codec, 0);
191 configure_aif_clock(codec, 1);
192
193 /* Then switch CLK_SYS over to the higher of them; a change
194 * can only happen as a result of a clocking change which can
195 * only be made outside of DAPM so we can safely redo the
196 * clocking.
197 */
198
199 /* If they're equal it doesn't matter which is used */
Mark Brownb00adf72011-08-13 11:57:18 +0900200 if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
201 wm8958_micd_set_rate(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000202 return 0;
Mark Brownb00adf72011-08-13 11:57:18 +0900203 }
Mark Brown9e6e96a2010-01-29 17:47:12 +0000204
205 if (wm8994->aifclk[0] < wm8994->aifclk[1])
206 new = WM8994_SYSCLK_SRC;
207 else
208 new = 0;
209
Axel Lin04f45c42011-10-04 20:07:03 +0800210 change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
211 WM8994_SYSCLK_SRC, new);
Mark Brown52ac7ab2011-12-01 12:43:26 +0000212 if (change)
213 snd_soc_dapm_sync(&codec->dapm);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000214
Mark Brownb00adf72011-08-13 11:57:18 +0900215 wm8958_micd_set_rate(codec);
216
Mark Brown9e6e96a2010-01-29 17:47:12 +0000217 return 0;
218}
219
220static int check_clk_sys(struct snd_soc_dapm_widget *source,
221 struct snd_soc_dapm_widget *sink)
222{
223 int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
224 const char *clk;
225
226 /* Check what we're currently using for CLK_SYS */
227 if (reg & WM8994_SYSCLK_SRC)
228 clk = "AIF2CLK";
229 else
230 clk = "AIF1CLK";
231
232 return strcmp(source->name, clk) == 0;
233}
234
235static const char *sidetone_hpf_text[] = {
236 "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
237};
238
239static const struct soc_enum sidetone_hpf =
240 SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
241
Uk Kim146fd572010-12-07 13:58:40 +0000242static const char *adc_hpf_text[] = {
243 "HiFi", "Voice 1", "Voice 2", "Voice 3"
244};
245
246static const struct soc_enum aif1adc1_hpf =
247 SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
248
249static const struct soc_enum aif1adc2_hpf =
250 SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
251
252static const struct soc_enum aif2adc_hpf =
253 SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
254
Mark Brown9e6e96a2010-01-29 17:47:12 +0000255static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
256static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
257static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
258static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
259static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
Mark Brown1ddc07d2011-08-16 10:08:48 +0900260static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
Mark Brown81204c82011-05-24 17:35:53 +0800261static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000262
263#define WM8994_DRC_SWITCH(xname, reg, shift) \
264{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
265 .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
266 .put = wm8994_put_drc_sw, \
267 .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
268
269static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
270 struct snd_ctl_elem_value *ucontrol)
271{
272 struct soc_mixer_control *mc =
273 (struct soc_mixer_control *)kcontrol->private_value;
274 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
275 int mask, ret;
276
277 /* Can't enable both ADC and DAC paths simultaneously */
278 if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
279 mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
280 WM8994_AIF1ADC1R_DRC_ENA_MASK;
281 else
282 mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
283
284 ret = snd_soc_read(codec, mc->reg);
285 if (ret < 0)
286 return ret;
287 if (ret & mask)
288 return -EINVAL;
289
290 return snd_soc_put_volsw(kcontrol, ucontrol);
291}
292
Mark Brown9e6e96a2010-01-29 17:47:12 +0000293static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
294{
Mark Brownb2c812e2010-04-14 15:35:19 +0900295 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000296 struct wm8994_pdata *pdata = wm8994->pdata;
297 int base = wm8994_drc_base[drc];
298 int cfg = wm8994->drc_cfg[drc];
299 int save, i;
300
301 /* Save any enables; the configuration should clear them. */
302 save = snd_soc_read(codec, base);
303 save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
304 WM8994_AIF1ADC1R_DRC_ENA;
305
306 for (i = 0; i < WM8994_DRC_REGS; i++)
307 snd_soc_update_bits(codec, base + i, 0xffff,
308 pdata->drc_cfgs[cfg].regs[i]);
309
310 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
311 WM8994_AIF1ADC1L_DRC_ENA |
312 WM8994_AIF1ADC1R_DRC_ENA, save);
313}
314
315/* Icky as hell but saves code duplication */
316static int wm8994_get_drc(const char *name)
317{
318 if (strcmp(name, "AIF1DRC1 Mode") == 0)
319 return 0;
320 if (strcmp(name, "AIF1DRC2 Mode") == 0)
321 return 1;
322 if (strcmp(name, "AIF2DRC Mode") == 0)
323 return 2;
324 return -EINVAL;
325}
326
327static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
328 struct snd_ctl_elem_value *ucontrol)
329{
330 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000331 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000332 struct wm8994_pdata *pdata = wm8994->pdata;
333 int drc = wm8994_get_drc(kcontrol->id.name);
334 int value = ucontrol->value.integer.value[0];
335
336 if (drc < 0)
337 return drc;
338
339 if (value >= pdata->num_drc_cfgs)
340 return -EINVAL;
341
342 wm8994->drc_cfg[drc] = value;
343
344 wm8994_set_drc(codec, drc);
345
346 return 0;
347}
348
349static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
350 struct snd_ctl_elem_value *ucontrol)
351{
352 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brownb2c812e2010-04-14 15:35:19 +0900353 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000354 int drc = wm8994_get_drc(kcontrol->id.name);
355
356 ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
357
358 return 0;
359}
360
361static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
362{
Mark Brownb2c812e2010-04-14 15:35:19 +0900363 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000364 struct wm8994_pdata *pdata = wm8994->pdata;
365 int base = wm8994_retune_mobile_base[block];
366 int iface, best, best_val, save, i, cfg;
367
368 if (!pdata || !wm8994->num_retune_mobile_texts)
369 return;
370
371 switch (block) {
372 case 0:
373 case 1:
374 iface = 0;
375 break;
376 case 2:
377 iface = 1;
378 break;
379 default:
380 return;
381 }
382
383 /* Find the version of the currently selected configuration
384 * with the nearest sample rate. */
385 cfg = wm8994->retune_mobile_cfg[block];
386 best = 0;
387 best_val = INT_MAX;
388 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
389 if (strcmp(pdata->retune_mobile_cfgs[i].name,
390 wm8994->retune_mobile_texts[cfg]) == 0 &&
391 abs(pdata->retune_mobile_cfgs[i].rate
392 - wm8994->dac_rates[iface]) < best_val) {
393 best = i;
394 best_val = abs(pdata->retune_mobile_cfgs[i].rate
395 - wm8994->dac_rates[iface]);
396 }
397 }
398
399 dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
400 block,
401 pdata->retune_mobile_cfgs[best].name,
402 pdata->retune_mobile_cfgs[best].rate,
403 wm8994->dac_rates[iface]);
404
405 /* The EQ will be disabled while reconfiguring it, remember the
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +0200406 * current configuration.
Mark Brown9e6e96a2010-01-29 17:47:12 +0000407 */
408 save = snd_soc_read(codec, base);
409 save &= WM8994_AIF1DAC1_EQ_ENA;
410
411 for (i = 0; i < WM8994_EQ_REGS; i++)
412 snd_soc_update_bits(codec, base + i, 0xffff,
413 pdata->retune_mobile_cfgs[best].regs[i]);
414
415 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
416}
417
418/* Icky as hell but saves code duplication */
419static int wm8994_get_retune_mobile_block(const char *name)
420{
421 if (strcmp(name, "AIF1.1 EQ Mode") == 0)
422 return 0;
423 if (strcmp(name, "AIF1.2 EQ Mode") == 0)
424 return 1;
425 if (strcmp(name, "AIF2 EQ Mode") == 0)
426 return 2;
427 return -EINVAL;
428}
429
430static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
431 struct snd_ctl_elem_value *ucontrol)
432{
433 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000434 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000435 struct wm8994_pdata *pdata = wm8994->pdata;
436 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
437 int value = ucontrol->value.integer.value[0];
438
439 if (block < 0)
440 return block;
441
442 if (value >= pdata->num_retune_mobile_cfgs)
443 return -EINVAL;
444
445 wm8994->retune_mobile_cfg[block] = value;
446
447 wm8994_set_retune_mobile(codec, block);
448
449 return 0;
450}
451
452static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
453 struct snd_ctl_elem_value *ucontrol)
454{
455 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brown4a8d9292011-02-16 14:57:17 -0800456 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000457 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
458
459 ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
460
461 return 0;
462}
463
Mark Brown96b101e2010-11-18 15:49:38 +0000464static const char *aif_chan_src_text[] = {
Mark Brownf5548852010-08-31 19:39:48 +0100465 "Left", "Right"
466};
467
Mark Brown96b101e2010-11-18 15:49:38 +0000468static const struct soc_enum aif1adcl_src =
469 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
470
471static const struct soc_enum aif1adcr_src =
472 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
473
474static const struct soc_enum aif2adcl_src =
475 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
476
477static const struct soc_enum aif2adcr_src =
478 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
479
Mark Brownf5548852010-08-31 19:39:48 +0100480static const struct soc_enum aif1dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000481 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100482
483static const struct soc_enum aif1dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000484 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100485
486static const struct soc_enum aif2dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000487 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100488
489static const struct soc_enum aif2dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000490 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100491
Mark Brown154b26a2010-12-09 12:07:44 +0000492static const char *osr_text[] = {
493 "Low Power", "High Performance",
494};
495
496static const struct soc_enum dac_osr =
497 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
498
499static const struct soc_enum adc_osr =
500 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
501
Mark Brown9e6e96a2010-01-29 17:47:12 +0000502static const struct snd_kcontrol_new wm8994_snd_controls[] = {
503SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
504 WM8994_AIF1_ADC1_RIGHT_VOLUME,
505 1, 119, 0, digital_tlv),
506SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
507 WM8994_AIF1_ADC2_RIGHT_VOLUME,
508 1, 119, 0, digital_tlv),
509SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
510 WM8994_AIF2_ADC_RIGHT_VOLUME,
511 1, 119, 0, digital_tlv),
512
Mark Brown96b101e2010-11-18 15:49:38 +0000513SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
514SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000515SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
516SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
Mark Brown96b101e2010-11-18 15:49:38 +0000517
Mark Brownf5548852010-08-31 19:39:48 +0100518SOC_ENUM("AIF1DACL Source", aif1dacl_src),
519SOC_ENUM("AIF1DACR Source", aif1dacr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000520SOC_ENUM("AIF2DACL Source", aif2dacl_src),
521SOC_ENUM("AIF2DACR Source", aif2dacr_src),
Mark Brownf5548852010-08-31 19:39:48 +0100522
Mark Brown9e6e96a2010-01-29 17:47:12 +0000523SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
524 WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
525SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
526 WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
527SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
528 WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
529
530SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
531SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
532
533SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
534SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
535SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
536
537WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
538WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
539WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
540
541WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
542WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
543WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
544
545WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
546WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
547WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
548
549SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
550 5, 12, 0, st_tlv),
551SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
552 0, 12, 0, st_tlv),
553SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
554 5, 12, 0, st_tlv),
555SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
556 0, 12, 0, st_tlv),
557SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
558SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
559
Uk Kim146fd572010-12-07 13:58:40 +0000560SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
561SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
562
563SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
564SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
565
566SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
567SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
568
Mark Brown154b26a2010-12-09 12:07:44 +0000569SOC_ENUM("ADC OSR", adc_osr),
570SOC_ENUM("DAC OSR", dac_osr),
571
Mark Brown9e6e96a2010-01-29 17:47:12 +0000572SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
573 WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
574SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
575 WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
576
577SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
578 WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
579SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
580 WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
581
582SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
583 6, 1, 1, wm_hubs_spkmix_tlv),
584SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
585 2, 1, 1, wm_hubs_spkmix_tlv),
586
587SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
588 6, 1, 1, wm_hubs_spkmix_tlv),
589SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
590 2, 1, 1, wm_hubs_spkmix_tlv),
591
592SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
593 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000594SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000595 8, 1, 0),
596SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
597 10, 15, 0, wm8994_3d_tlv),
598SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
599 8, 1, 0),
Mark Brown458350b2010-12-20 14:35:09 +0000600SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000601 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000602SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000603 8, 1, 0),
604};
605
606static const struct snd_kcontrol_new wm8994_eq_controls[] = {
607SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
608 eq_tlv),
609SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
610 eq_tlv),
611SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
612 eq_tlv),
613SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
614 eq_tlv),
615SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
616 eq_tlv),
617
618SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
619 eq_tlv),
620SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
621 eq_tlv),
622SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
623 eq_tlv),
624SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
625 eq_tlv),
626SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
627 eq_tlv),
628
629SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
630 eq_tlv),
631SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
632 eq_tlv),
633SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
634 eq_tlv),
635SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
636 eq_tlv),
637SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
638 eq_tlv),
639};
640
Mark Brown1ddc07d2011-08-16 10:08:48 +0900641static const char *wm8958_ng_text[] = {
642 "30ms", "125ms", "250ms", "500ms",
643};
644
645static const struct soc_enum wm8958_aif1dac1_ng_hold =
646 SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
647 WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
648
649static const struct soc_enum wm8958_aif1dac2_ng_hold =
650 SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
651 WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
652
653static const struct soc_enum wm8958_aif2dac_ng_hold =
654 SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
655 WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
656
Mark Brownc4431df2010-11-26 15:21:07 +0000657static const struct snd_kcontrol_new wm8958_snd_controls[] = {
658SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
Mark Brown1ddc07d2011-08-16 10:08:48 +0900659
660SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
661 WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
662SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
663SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
664 WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
665 7, 1, ng_tlv),
666
667SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
668 WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
669SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
670SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
671 WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
672 7, 1, ng_tlv),
673
674SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
675 WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
676SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
677SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
678 WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
679 7, 1, ng_tlv),
Mark Brownc4431df2010-11-26 15:21:07 +0000680};
681
Mark Brown81204c82011-05-24 17:35:53 +0800682static const struct snd_kcontrol_new wm1811_snd_controls[] = {
683SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
684 mixin_boost_tlv),
685SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
686 mixin_boost_tlv),
687};
688
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000689/* We run all mode setting through a function to enforce audio mode */
690static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
691{
692 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
693
Mark Brown28e33262012-03-03 00:10:02 +0000694 if (!wm8994->jackdet || !wm8994->jack_cb)
695 return;
696
Mark Brown149c53b2012-03-03 00:10:02 +0000697 if (!wm8994->jackdet || !wm8994->jack_cb)
698 return;
699
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000700 if (wm8994->active_refcount)
701 mode = WM1811_JACKDET_MODE_AUDIO;
702
Mark Brown4752a882012-03-04 02:16:01 +0000703 if (mode == wm8994->jackdet_mode)
Mark Brown1defde22012-03-03 20:02:49 +0000704 return;
705
Mark Brown4752a882012-03-04 02:16:01 +0000706 wm8994->jackdet_mode = mode;
707
708 /* Always use audio mode to detect while the system is active */
709 if (mode != WM1811_JACKDET_MODE_NONE)
710 mode = WM1811_JACKDET_MODE_AUDIO;
711
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000712 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
713 WM1811_JACKDET_MODE_MASK, mode);
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000714}
715
716static void active_reference(struct snd_soc_codec *codec)
717{
718 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
719
720 mutex_lock(&wm8994->accdet_lock);
721
722 wm8994->active_refcount++;
723
724 dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
725 wm8994->active_refcount);
726
Mark Brown1defde22012-03-03 20:02:49 +0000727 /* If we're using jack detection go into audio mode */
728 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_AUDIO);
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000729
730 mutex_unlock(&wm8994->accdet_lock);
731}
732
733static void active_dereference(struct snd_soc_codec *codec)
734{
735 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
736 u16 mode;
737
738 mutex_lock(&wm8994->accdet_lock);
739
740 wm8994->active_refcount--;
741
742 dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
743 wm8994->active_refcount);
744
745 if (wm8994->active_refcount == 0) {
746 /* Go into appropriate detection only mode */
Mark Brown1defde22012-03-03 20:02:49 +0000747 if (wm8994->jack_mic || wm8994->mic_detecting)
748 mode = WM1811_JACKDET_MODE_MIC;
749 else
750 mode = WM1811_JACKDET_MODE_JACK;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000751
Mark Brown1defde22012-03-03 20:02:49 +0000752 wm1811_jackdet_set_mode(codec, mode);
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000753 }
754
755 mutex_unlock(&wm8994->accdet_lock);
756}
757
Mark Brown9e6e96a2010-01-29 17:47:12 +0000758static int clk_sys_event(struct snd_soc_dapm_widget *w,
759 struct snd_kcontrol *kcontrol, int event)
760{
761 struct snd_soc_codec *codec = w->codec;
762
763 switch (event) {
764 case SND_SOC_DAPM_PRE_PMU:
765 return configure_clock(codec);
766
767 case SND_SOC_DAPM_POST_PMD:
768 configure_clock(codec);
769 break;
770 }
771
772 return 0;
773}
774
Mark Brown4b7ed832011-08-10 17:47:33 +0900775static void vmid_reference(struct snd_soc_codec *codec)
776{
777 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
778
Mark Browndb966f82012-02-06 12:07:08 +0000779 pm_runtime_get_sync(codec->dev);
780
Mark Brown4b7ed832011-08-10 17:47:33 +0900781 wm8994->vmid_refcount++;
782
783 dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
784 wm8994->vmid_refcount);
785
786 if (wm8994->vmid_refcount == 1) {
Mark Browncc6d5a82012-02-11 23:09:53 +0000787 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
Mark Browncc6d5a82012-02-11 23:09:53 +0000788 WM8994_LINEOUT1_DISCH |
Mark Brown22f8d052012-03-19 17:32:06 +0000789 WM8994_LINEOUT2_DISCH, 0);
Mark Browncc6d5a82012-02-11 23:09:53 +0000790
Mark Brownf7085642012-02-21 16:24:00 +0000791 wm_hubs_vmid_ena(codec);
792
Mark Brown22f8d052012-03-19 17:32:06 +0000793 switch (wm8994->vmid_mode) {
794 default:
795 WARN_ON(0 == "Invalid VMID mode");
796 case WM8994_VMID_NORMAL:
797 /* Startup bias, VMID ramp & buffer */
798 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
799 WM8994_BIAS_SRC |
800 WM8994_VMID_DISCH |
801 WM8994_STARTUP_BIAS_ENA |
802 WM8994_VMID_BUF_ENA |
803 WM8994_VMID_RAMP_MASK,
804 WM8994_BIAS_SRC |
805 WM8994_STARTUP_BIAS_ENA |
806 WM8994_VMID_BUF_ENA |
807 (0x3 << WM8994_VMID_RAMP_SHIFT));
Mark Brown4b7ed832011-08-10 17:47:33 +0900808
Mark Brown22f8d052012-03-19 17:32:06 +0000809 /* Main bias enable, VMID=2x40k */
810 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
811 WM8994_BIAS_ENA |
812 WM8994_VMID_SEL_MASK,
813 WM8994_BIAS_ENA | 0x2);
Mark Brown4b7ed832011-08-10 17:47:33 +0900814
Mark Brown22f8d052012-03-19 17:32:06 +0000815 msleep(50);
Mark Browncc6d5a82012-02-11 23:09:53 +0000816
Mark Brown22f8d052012-03-19 17:32:06 +0000817 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
818 WM8994_VMID_RAMP_MASK |
819 WM8994_BIAS_SRC,
820 0);
821 break;
822
823 case WM8994_VMID_FORCE:
824 /* Startup bias, slow VMID ramp & buffer */
825 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
826 WM8994_BIAS_SRC |
827 WM8994_VMID_DISCH |
828 WM8994_STARTUP_BIAS_ENA |
829 WM8994_VMID_BUF_ENA |
830 WM8994_VMID_RAMP_MASK,
831 WM8994_BIAS_SRC |
832 WM8994_STARTUP_BIAS_ENA |
833 WM8994_VMID_BUF_ENA |
834 (0x2 << WM8994_VMID_RAMP_SHIFT));
835
836 /* Main bias enable, VMID=2x40k */
837 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
838 WM8994_BIAS_ENA |
839 WM8994_VMID_SEL_MASK,
840 WM8994_BIAS_ENA | 0x2);
841
842 msleep(400);
843
844 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
845 WM8994_VMID_RAMP_MASK |
846 WM8994_BIAS_SRC,
847 0);
848 break;
849 }
Mark Brown4b7ed832011-08-10 17:47:33 +0900850 }
851}
852
853static void vmid_dereference(struct snd_soc_codec *codec)
854{
855 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
856
857 wm8994->vmid_refcount--;
858
859 dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
860 wm8994->vmid_refcount);
861
862 if (wm8994->vmid_refcount == 0) {
Mark Brown22f8d052012-03-19 17:32:06 +0000863 if (wm8994->hubs.lineout1_se)
864 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
865 WM8994_LINEOUT1N_ENA |
866 WM8994_LINEOUT1P_ENA,
867 WM8994_LINEOUT1N_ENA |
868 WM8994_LINEOUT1P_ENA);
869
870 if (wm8994->hubs.lineout2_se)
871 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
872 WM8994_LINEOUT2N_ENA |
873 WM8994_LINEOUT2P_ENA,
874 WM8994_LINEOUT2N_ENA |
875 WM8994_LINEOUT2P_ENA);
876
877 /* Start discharging VMID */
Mark Brown4b7ed832011-08-10 17:47:33 +0900878 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
879 WM8994_BIAS_SRC |
Mark Brown22f8d052012-03-19 17:32:06 +0000880 WM8994_VMID_DISCH,
Mark Brown4b7ed832011-08-10 17:47:33 +0900881 WM8994_BIAS_SRC |
Mark Brown22f8d052012-03-19 17:32:06 +0000882 WM8994_VMID_DISCH);
Mark Brown4b7ed832011-08-10 17:47:33 +0900883
Mark Brown22f8d052012-03-19 17:32:06 +0000884 switch (wm8994->vmid_mode) {
885 case WM8994_VMID_FORCE:
886 msleep(350);
887 break;
888 default:
889 break;
890 }
Mark Brown4b7ed832011-08-10 17:47:33 +0900891
Mark Brown22f8d052012-03-19 17:32:06 +0000892 snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
893 WM8994_VROI, WM8994_VROI);
Mark Browne85b26c2012-02-11 23:10:30 +0000894
Mark Brown22f8d052012-03-19 17:32:06 +0000895 /* Active discharge */
Mark Brown4b7ed832011-08-10 17:47:33 +0900896 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
897 WM8994_LINEOUT1_DISCH |
898 WM8994_LINEOUT2_DISCH,
899 WM8994_LINEOUT1_DISCH |
900 WM8994_LINEOUT2_DISCH);
901
Mark Brown22f8d052012-03-19 17:32:06 +0000902 msleep(150);
903
904 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
905 WM8994_LINEOUT1N_ENA |
906 WM8994_LINEOUT1P_ENA |
907 WM8994_LINEOUT2N_ENA |
908 WM8994_LINEOUT2P_ENA, 0);
909
910 snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
911 WM8994_VROI, 0);
Mark Brown4b7ed832011-08-10 17:47:33 +0900912
913 /* Switch off startup biases */
914 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
915 WM8994_BIAS_SRC |
916 WM8994_STARTUP_BIAS_ENA |
917 WM8994_VMID_BUF_ENA |
918 WM8994_VMID_RAMP_MASK, 0);
Mark Brown22f8d052012-03-19 17:32:06 +0000919
920 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
921 WM8994_BIAS_ENA | WM8994_VMID_SEL_MASK, 0);
922
923 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
924 WM8994_VMID_RAMP_MASK, 0);
Mark Brown4b7ed832011-08-10 17:47:33 +0900925 }
Mark Browndb966f82012-02-06 12:07:08 +0000926
927 pm_runtime_put(codec->dev);
Mark Brown4b7ed832011-08-10 17:47:33 +0900928}
929
930static int vmid_event(struct snd_soc_dapm_widget *w,
931 struct snd_kcontrol *kcontrol, int event)
932{
933 struct snd_soc_codec *codec = w->codec;
934
935 switch (event) {
936 case SND_SOC_DAPM_PRE_PMU:
937 vmid_reference(codec);
938 break;
939
940 case SND_SOC_DAPM_POST_PMD:
941 vmid_dereference(codec);
942 break;
943 }
944
945 return 0;
946}
947
Mark Brown9e6e96a2010-01-29 17:47:12 +0000948static void wm8994_update_class_w(struct snd_soc_codec *codec)
949{
Mark Brownfec6dd82010-10-27 13:48:36 -0700950 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000951 int enable = 1;
952 int source = 0; /* GCC flow analysis can't track enable */
953 int reg, reg_r;
954
955 /* Only support direct DAC->headphone paths */
956 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
957 if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
Mark Brownee839a22010-04-20 13:57:08 +0900958 dev_vdbg(codec->dev, "HPL connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000959 enable = 0;
960 }
961
962 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
963 if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
Mark Brownee839a22010-04-20 13:57:08 +0900964 dev_vdbg(codec->dev, "HPR connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000965 enable = 0;
966 }
967
968 /* We also need the same setting for L/R and only one path */
969 reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
970 switch (reg) {
971 case WM8994_AIF2DACL_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900972 dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000973 source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
974 break;
975 case WM8994_AIF1DAC2L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900976 dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000977 source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
978 break;
979 case WM8994_AIF1DAC1L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900980 dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000981 source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
982 break;
983 default:
Mark Brownee839a22010-04-20 13:57:08 +0900984 dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000985 enable = 0;
986 break;
987 }
988
989 reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
990 if (reg_r != reg) {
Mark Brownee839a22010-04-20 13:57:08 +0900991 dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000992 enable = 0;
993 }
994
995 if (enable) {
996 dev_dbg(codec->dev, "Class W enabled\n");
997 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
998 WM8994_CP_DYN_PWR |
999 WM8994_CP_DYN_SRC_SEL_MASK,
1000 source | WM8994_CP_DYN_PWR);
Mark Brownfec6dd82010-10-27 13:48:36 -07001001 wm8994->hubs.class_w = true;
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +02001002
Mark Brown9e6e96a2010-01-29 17:47:12 +00001003 } else {
1004 dev_dbg(codec->dev, "Class W disabled\n");
1005 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
1006 WM8994_CP_DYN_PWR, 0);
Mark Brownfec6dd82010-10-27 13:48:36 -07001007 wm8994->hubs.class_w = false;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001008 }
1009}
1010
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001011static int late_enable_ev(struct snd_soc_dapm_widget *w,
1012 struct snd_kcontrol *kcontrol, int event)
1013{
1014 struct snd_soc_codec *codec = w->codec;
1015 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1016
1017 switch (event) {
1018 case SND_SOC_DAPM_PRE_PMU:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001019 if (wm8994->aif1clk_enable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001020 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1021 WM8994_AIF1CLK_ENA_MASK,
1022 WM8994_AIF1CLK_ENA);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001023 wm8994->aif1clk_enable = 0;
1024 }
1025 if (wm8994->aif2clk_enable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001026 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1027 WM8994_AIF2CLK_ENA_MASK,
1028 WM8994_AIF2CLK_ENA);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001029 wm8994->aif2clk_enable = 0;
1030 }
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001031 break;
1032 }
1033
Mark Brownc6b7b572011-03-11 18:13:12 +00001034 /* We may also have postponed startup of DSP, handle that. */
1035 wm8958_aif_ev(w, kcontrol, event);
1036
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001037 return 0;
1038}
1039
1040static int late_disable_ev(struct snd_soc_dapm_widget *w,
1041 struct snd_kcontrol *kcontrol, int event)
1042{
1043 struct snd_soc_codec *codec = w->codec;
1044 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1045
1046 switch (event) {
1047 case SND_SOC_DAPM_POST_PMD:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001048 if (wm8994->aif1clk_disable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001049 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1050 WM8994_AIF1CLK_ENA_MASK, 0);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001051 wm8994->aif1clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001052 }
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001053 if (wm8994->aif2clk_disable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001054 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1055 WM8994_AIF2CLK_ENA_MASK, 0);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001056 wm8994->aif2clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001057 }
1058 break;
1059 }
1060
1061 return 0;
1062}
1063
1064static int aif1clk_ev(struct snd_soc_dapm_widget *w,
1065 struct snd_kcontrol *kcontrol, int event)
1066{
1067 struct snd_soc_codec *codec = w->codec;
1068 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1069
1070 switch (event) {
1071 case SND_SOC_DAPM_PRE_PMU:
1072 wm8994->aif1clk_enable = 1;
1073 break;
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001074 case SND_SOC_DAPM_POST_PMD:
1075 wm8994->aif1clk_disable = 1;
1076 break;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001077 }
1078
1079 return 0;
1080}
1081
1082static int aif2clk_ev(struct snd_soc_dapm_widget *w,
1083 struct snd_kcontrol *kcontrol, int event)
1084{
1085 struct snd_soc_codec *codec = w->codec;
1086 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1087
1088 switch (event) {
1089 case SND_SOC_DAPM_PRE_PMU:
1090 wm8994->aif2clk_enable = 1;
1091 break;
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001092 case SND_SOC_DAPM_POST_PMD:
1093 wm8994->aif2clk_disable = 1;
1094 break;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001095 }
1096
1097 return 0;
1098}
1099
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001100static int adc_mux_ev(struct snd_soc_dapm_widget *w,
1101 struct snd_kcontrol *kcontrol, int event)
1102{
1103 late_enable_ev(w, kcontrol, event);
1104 return 0;
1105}
1106
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001107static int micbias_ev(struct snd_soc_dapm_widget *w,
1108 struct snd_kcontrol *kcontrol, int event)
1109{
1110 late_enable_ev(w, kcontrol, event);
1111 return 0;
1112}
1113
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001114static int dac_ev(struct snd_soc_dapm_widget *w,
1115 struct snd_kcontrol *kcontrol, int event)
1116{
1117 struct snd_soc_codec *codec = w->codec;
1118 unsigned int mask = 1 << w->shift;
1119
1120 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1121 mask, mask);
1122 return 0;
1123}
1124
Mark Brown9e6e96a2010-01-29 17:47:12 +00001125static const char *hp_mux_text[] = {
1126 "Mixer",
1127 "DAC",
1128};
1129
1130#define WM8994_HP_ENUM(xname, xenum) \
1131{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1132 .info = snd_soc_info_enum_double, \
1133 .get = snd_soc_dapm_get_enum_double, \
1134 .put = wm8994_put_hp_enum, \
1135 .private_value = (unsigned long)&xenum }
1136
1137static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
1138 struct snd_ctl_elem_value *ucontrol)
1139{
Jarkko Nikula9d035452011-05-13 19:16:52 +03001140 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1141 struct snd_soc_dapm_widget *w = wlist->widgets[0];
Mark Brown9e6e96a2010-01-29 17:47:12 +00001142 struct snd_soc_codec *codec = w->codec;
1143 int ret;
1144
1145 ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
1146
1147 wm8994_update_class_w(codec);
1148
1149 return ret;
1150}
1151
1152static const struct soc_enum hpl_enum =
1153 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
1154
1155static const struct snd_kcontrol_new hpl_mux =
1156 WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
1157
1158static const struct soc_enum hpr_enum =
1159 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
1160
1161static const struct snd_kcontrol_new hpr_mux =
1162 WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
1163
1164static const char *adc_mux_text[] = {
1165 "ADC",
1166 "DMIC",
1167};
1168
1169static const struct soc_enum adc_enum =
1170 SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
1171
1172static const struct snd_kcontrol_new adcl_mux =
1173 SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
1174
1175static const struct snd_kcontrol_new adcr_mux =
1176 SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
1177
1178static const struct snd_kcontrol_new left_speaker_mixer[] = {
1179SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
1180SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
1181SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
1182SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
1183SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
1184};
1185
1186static const struct snd_kcontrol_new right_speaker_mixer[] = {
1187SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
1188SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
1189SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
1190SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
1191SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
1192};
1193
1194/* Debugging; dump chip status after DAPM transitions */
1195static int post_ev(struct snd_soc_dapm_widget *w,
1196 struct snd_kcontrol *kcontrol, int event)
1197{
1198 struct snd_soc_codec *codec = w->codec;
1199 dev_dbg(codec->dev, "SRC status: %x\n",
1200 snd_soc_read(codec,
1201 WM8994_RATE_STATUS));
1202 return 0;
1203}
1204
1205static const struct snd_kcontrol_new aif1adc1l_mix[] = {
1206SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1207 1, 1, 0),
1208SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1209 0, 1, 0),
1210};
1211
1212static const struct snd_kcontrol_new aif1adc1r_mix[] = {
1213SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1214 1, 1, 0),
1215SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1216 0, 1, 0),
1217};
1218
Mark Browna3257ba2010-07-19 14:02:34 +01001219static const struct snd_kcontrol_new aif1adc2l_mix[] = {
1220SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1221 1, 1, 0),
1222SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1223 0, 1, 0),
1224};
1225
1226static const struct snd_kcontrol_new aif1adc2r_mix[] = {
1227SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1228 1, 1, 0),
1229SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1230 0, 1, 0),
1231};
1232
Mark Brown9e6e96a2010-01-29 17:47:12 +00001233static const struct snd_kcontrol_new aif2dac2l_mix[] = {
1234SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1235 5, 1, 0),
1236SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1237 4, 1, 0),
1238SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1239 2, 1, 0),
1240SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1241 1, 1, 0),
1242SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1243 0, 1, 0),
1244};
1245
1246static const struct snd_kcontrol_new aif2dac2r_mix[] = {
1247SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1248 5, 1, 0),
1249SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1250 4, 1, 0),
1251SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1252 2, 1, 0),
1253SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1254 1, 1, 0),
1255SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1256 0, 1, 0),
1257};
1258
1259#define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
1260{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1261 .info = snd_soc_info_volsw, \
1262 .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
1263 .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
1264
1265static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
1266 struct snd_ctl_elem_value *ucontrol)
1267{
Jarkko Nikula9d035452011-05-13 19:16:52 +03001268 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1269 struct snd_soc_dapm_widget *w = wlist->widgets[0];
Mark Brown9e6e96a2010-01-29 17:47:12 +00001270 struct snd_soc_codec *codec = w->codec;
1271 int ret;
1272
1273 ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
1274
1275 wm8994_update_class_w(codec);
1276
1277 return ret;
1278}
1279
1280static const struct snd_kcontrol_new dac1l_mix[] = {
1281WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1282 5, 1, 0),
1283WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1284 4, 1, 0),
1285WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1286 2, 1, 0),
1287WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1288 1, 1, 0),
1289WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1290 0, 1, 0),
1291};
1292
1293static const struct snd_kcontrol_new dac1r_mix[] = {
1294WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1295 5, 1, 0),
1296WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1297 4, 1, 0),
1298WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1299 2, 1, 0),
1300WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1301 1, 1, 0),
1302WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1303 0, 1, 0),
1304};
1305
1306static const char *sidetone_text[] = {
1307 "ADC/DMIC1", "DMIC2",
1308};
1309
1310static const struct soc_enum sidetone1_enum =
1311 SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
1312
1313static const struct snd_kcontrol_new sidetone1_mux =
1314 SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
1315
1316static const struct soc_enum sidetone2_enum =
1317 SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
1318
1319static const struct snd_kcontrol_new sidetone2_mux =
1320 SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
1321
1322static const char *aif1dac_text[] = {
1323 "AIF1DACDAT", "AIF3DACDAT",
1324};
1325
1326static const struct soc_enum aif1dac_enum =
1327 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
1328
1329static const struct snd_kcontrol_new aif1dac_mux =
1330 SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
1331
1332static const char *aif2dac_text[] = {
1333 "AIF2DACDAT", "AIF3DACDAT",
1334};
1335
1336static const struct soc_enum aif2dac_enum =
1337 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
1338
1339static const struct snd_kcontrol_new aif2dac_mux =
1340 SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
1341
1342static const char *aif2adc_text[] = {
1343 "AIF2ADCDAT", "AIF3DACDAT",
1344};
1345
1346static const struct soc_enum aif2adc_enum =
1347 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
1348
1349static const struct snd_kcontrol_new aif2adc_mux =
1350 SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
1351
1352static const char *aif3adc_text[] = {
Mark Brownc4431df2010-11-26 15:21:07 +00001353 "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
Mark Brown9e6e96a2010-01-29 17:47:12 +00001354};
1355
Mark Brownc4431df2010-11-26 15:21:07 +00001356static const struct soc_enum wm8994_aif3adc_enum =
Mark Brown9e6e96a2010-01-29 17:47:12 +00001357 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
1358
Mark Brownc4431df2010-11-26 15:21:07 +00001359static const struct snd_kcontrol_new wm8994_aif3adc_mux =
1360 SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
1361
1362static const struct soc_enum wm8958_aif3adc_enum =
1363 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
1364
1365static const struct snd_kcontrol_new wm8958_aif3adc_mux =
1366 SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
1367
1368static const char *mono_pcm_out_text[] = {
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +02001369 "None", "AIF2ADCL", "AIF2ADCR",
Mark Brownc4431df2010-11-26 15:21:07 +00001370};
1371
1372static const struct soc_enum mono_pcm_out_enum =
1373 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
1374
1375static const struct snd_kcontrol_new mono_pcm_out_mux =
1376 SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
1377
1378static const char *aif2dac_src_text[] = {
1379 "AIF2", "AIF3",
1380};
1381
1382/* Note that these two control shouldn't be simultaneously switched to AIF3 */
1383static const struct soc_enum aif2dacl_src_enum =
1384 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
1385
1386static const struct snd_kcontrol_new aif2dacl_src_mux =
1387 SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
1388
1389static const struct soc_enum aif2dacr_src_enum =
1390 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
1391
1392static const struct snd_kcontrol_new aif2dacr_src_mux =
1393 SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001394
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001395static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
1396SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
1397 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1398SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
1399 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1400
1401SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1402 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1403SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1404 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1405SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1406 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1407SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1408 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Mark Brownb70a51b2011-06-29 00:21:09 -07001409SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
1410 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1411
1412SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1413 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
1414 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1415SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1416 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
1417 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1418SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
1419 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1420SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
1421 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001422
1423SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
1424};
1425
1426static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
1427SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
Mark Brownb70a51b2011-06-29 00:21:09 -07001428SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
1429SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
1430SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1431 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
1432SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1433 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
1434SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
1435SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001436};
1437
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001438static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
1439SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
1440 dac_ev, SND_SOC_DAPM_PRE_PMU),
1441SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
1442 dac_ev, SND_SOC_DAPM_PRE_PMU),
1443SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
1444 dac_ev, SND_SOC_DAPM_PRE_PMU),
1445SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
1446 dac_ev, SND_SOC_DAPM_PRE_PMU),
1447};
1448
1449static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
1450SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
Mark Brown0627bd22011-03-09 19:09:17 +00001451SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001452SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
1453SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
1454};
1455
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001456static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
Mark Brown87b86ad2011-08-14 13:39:20 +09001457SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
1458 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
1459SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
1460 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001461};
1462
1463static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
Mark Brown87b86ad2011-08-14 13:39:20 +09001464SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
1465SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001466};
1467
Mark Brown9e6e96a2010-01-29 17:47:12 +00001468static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
1469SND_SOC_DAPM_INPUT("DMIC1DAT"),
1470SND_SOC_DAPM_INPUT("DMIC2DAT"),
Mark Brown66b47fd2010-07-08 11:25:43 +09001471SND_SOC_DAPM_INPUT("Clock"),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001472
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001473SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
1474 SND_SOC_DAPM_PRE_PMU),
Mark Brown4b7ed832011-08-10 17:47:33 +09001475SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
1476 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001477
Mark Brown9e6e96a2010-01-29 17:47:12 +00001478SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
1479 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1480
1481SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
1482SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
1483SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
1484
Mark Brown7f94de42011-02-03 16:27:34 +00001485SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001486 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001487SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001488 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001489SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
1490 WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001491 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001492SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
1493 WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001494 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001495
Mark Brown7f94de42011-02-03 16:27:34 +00001496SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001497 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001498SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001499 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001500SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
1501 WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001502 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001503SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
1504 WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001505 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001506
1507SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
1508 aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
1509SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
1510 aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
1511
Mark Browna3257ba2010-07-19 14:02:34 +01001512SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
1513 aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
1514SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
1515 aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
1516
Mark Brown9e6e96a2010-01-29 17:47:12 +00001517SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
1518 aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
1519SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
1520 aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
1521
1522SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
1523SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
1524
1525SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
1526 dac1l_mix, ARRAY_SIZE(dac1l_mix)),
1527SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
1528 dac1r_mix, ARRAY_SIZE(dac1r_mix)),
1529
1530SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
1531 WM8994_POWER_MANAGEMENT_4, 13, 0),
1532SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
1533 WM8994_POWER_MANAGEMENT_4, 12, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001534SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
1535 WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
1536 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1537SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
1538 WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
1539 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001540
Mark Brown5567d8c2012-02-16 21:43:29 -08001541SND_SOC_DAPM_AIF_IN("AIF1DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1542SND_SOC_DAPM_AIF_IN("AIF2DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1543SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1544SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001545
1546SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
1547SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
1548SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001549
Mark Brown5567d8c2012-02-16 21:43:29 -08001550SND_SOC_DAPM_AIF_IN("AIF3DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1551SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001552
1553SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
1554
1555SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
1556SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
1557SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
1558SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
1559
1560/* Power is done with the muxes since the ADC power also controls the
1561 * downsampling chain, the chip will automatically manage the analogue
1562 * specific portions.
1563 */
1564SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
1565SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
1566
Mark Brown9e6e96a2010-01-29 17:47:12 +00001567SND_SOC_DAPM_POST("Debug log", post_ev),
1568};
1569
Mark Brownc4431df2010-11-26 15:21:07 +00001570static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
1571SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
1572};
Mark Brown9e6e96a2010-01-29 17:47:12 +00001573
Mark Brownc4431df2010-11-26 15:21:07 +00001574static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
Mark Brown8c5b8422012-04-17 20:49:05 +01001575SND_SOC_DAPM_SUPPLY("AIF3", WM8994_POWER_MANAGEMENT_6, 5, 1, NULL, 0),
Mark Brownc4431df2010-11-26 15:21:07 +00001576SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
1577SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
1578SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
1579SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
1580};
1581
1582static const struct snd_soc_dapm_route intercon[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001583 { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
1584 { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
1585
1586 { "DSP1CLK", NULL, "CLK_SYS" },
1587 { "DSP2CLK", NULL, "CLK_SYS" },
1588 { "DSPINTCLK", NULL, "CLK_SYS" },
1589
1590 { "AIF1ADC1L", NULL, "AIF1CLK" },
1591 { "AIF1ADC1L", NULL, "DSP1CLK" },
1592 { "AIF1ADC1R", NULL, "AIF1CLK" },
1593 { "AIF1ADC1R", NULL, "DSP1CLK" },
1594 { "AIF1ADC1R", NULL, "DSPINTCLK" },
1595
1596 { "AIF1DAC1L", NULL, "AIF1CLK" },
1597 { "AIF1DAC1L", NULL, "DSP1CLK" },
1598 { "AIF1DAC1R", NULL, "AIF1CLK" },
1599 { "AIF1DAC1R", NULL, "DSP1CLK" },
1600 { "AIF1DAC1R", NULL, "DSPINTCLK" },
1601
1602 { "AIF1ADC2L", NULL, "AIF1CLK" },
1603 { "AIF1ADC2L", NULL, "DSP1CLK" },
1604 { "AIF1ADC2R", NULL, "AIF1CLK" },
1605 { "AIF1ADC2R", NULL, "DSP1CLK" },
1606 { "AIF1ADC2R", NULL, "DSPINTCLK" },
1607
1608 { "AIF1DAC2L", NULL, "AIF1CLK" },
1609 { "AIF1DAC2L", NULL, "DSP1CLK" },
1610 { "AIF1DAC2R", NULL, "AIF1CLK" },
1611 { "AIF1DAC2R", NULL, "DSP1CLK" },
1612 { "AIF1DAC2R", NULL, "DSPINTCLK" },
1613
1614 { "AIF2ADCL", NULL, "AIF2CLK" },
1615 { "AIF2ADCL", NULL, "DSP2CLK" },
1616 { "AIF2ADCR", NULL, "AIF2CLK" },
1617 { "AIF2ADCR", NULL, "DSP2CLK" },
1618 { "AIF2ADCR", NULL, "DSPINTCLK" },
1619
1620 { "AIF2DACL", NULL, "AIF2CLK" },
1621 { "AIF2DACL", NULL, "DSP2CLK" },
1622 { "AIF2DACR", NULL, "AIF2CLK" },
1623 { "AIF2DACR", NULL, "DSP2CLK" },
1624 { "AIF2DACR", NULL, "DSPINTCLK" },
1625
1626 { "DMIC1L", NULL, "DMIC1DAT" },
1627 { "DMIC1L", NULL, "CLK_SYS" },
1628 { "DMIC1R", NULL, "DMIC1DAT" },
1629 { "DMIC1R", NULL, "CLK_SYS" },
1630 { "DMIC2L", NULL, "DMIC2DAT" },
1631 { "DMIC2L", NULL, "CLK_SYS" },
1632 { "DMIC2R", NULL, "DMIC2DAT" },
1633 { "DMIC2R", NULL, "CLK_SYS" },
1634
1635 { "ADCL", NULL, "AIF1CLK" },
1636 { "ADCL", NULL, "DSP1CLK" },
1637 { "ADCL", NULL, "DSPINTCLK" },
1638
1639 { "ADCR", NULL, "AIF1CLK" },
1640 { "ADCR", NULL, "DSP1CLK" },
1641 { "ADCR", NULL, "DSPINTCLK" },
1642
1643 { "ADCL Mux", "ADC", "ADCL" },
1644 { "ADCL Mux", "DMIC", "DMIC1L" },
1645 { "ADCR Mux", "ADC", "ADCR" },
1646 { "ADCR Mux", "DMIC", "DMIC1R" },
1647
1648 { "DAC1L", NULL, "AIF1CLK" },
1649 { "DAC1L", NULL, "DSP1CLK" },
1650 { "DAC1L", NULL, "DSPINTCLK" },
1651
1652 { "DAC1R", NULL, "AIF1CLK" },
1653 { "DAC1R", NULL, "DSP1CLK" },
1654 { "DAC1R", NULL, "DSPINTCLK" },
1655
1656 { "DAC2L", NULL, "AIF2CLK" },
1657 { "DAC2L", NULL, "DSP2CLK" },
1658 { "DAC2L", NULL, "DSPINTCLK" },
1659
1660 { "DAC2R", NULL, "AIF2DACR" },
1661 { "DAC2R", NULL, "AIF2CLK" },
1662 { "DAC2R", NULL, "DSP2CLK" },
1663 { "DAC2R", NULL, "DSPINTCLK" },
1664
1665 { "TOCLK", NULL, "CLK_SYS" },
1666
Mark Brown5567d8c2012-02-16 21:43:29 -08001667 { "AIF1DACDAT", NULL, "AIF1 Playback" },
1668 { "AIF2DACDAT", NULL, "AIF2 Playback" },
1669 { "AIF3DACDAT", NULL, "AIF3 Playback" },
1670
1671 { "AIF1 Capture", NULL, "AIF1ADCDAT" },
1672 { "AIF2 Capture", NULL, "AIF2ADCDAT" },
1673 { "AIF3 Capture", NULL, "AIF3ADCDAT" },
1674
Mark Brown9e6e96a2010-01-29 17:47:12 +00001675 /* AIF1 outputs */
1676 { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
1677 { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
1678 { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1679
1680 { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
1681 { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
1682 { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1683
Mark Browna3257ba2010-07-19 14:02:34 +01001684 { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
1685 { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
1686 { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1687
1688 { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
1689 { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
1690 { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1691
Mark Brown9e6e96a2010-01-29 17:47:12 +00001692 /* Pin level routing for AIF3 */
1693 { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
1694 { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
1695 { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
1696 { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
1697
Mark Brown9e6e96a2010-01-29 17:47:12 +00001698 { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
1699 { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1700 { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
1701 { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1702 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
1703 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
1704 { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
1705
1706 /* DAC1 inputs */
Mark Brown9e6e96a2010-01-29 17:47:12 +00001707 { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1708 { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1709 { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1710 { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1711 { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1712
Mark Brown9e6e96a2010-01-29 17:47:12 +00001713 { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1714 { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1715 { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1716 { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1717 { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1718
1719 /* DAC2/AIF2 outputs */
1720 { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001721 { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1722 { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1723 { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1724 { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1725 { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1726
1727 { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001728 { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1729 { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1730 { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1731 { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1732 { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1733
Mark Brown7f94de42011-02-03 16:27:34 +00001734 { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
1735 { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
1736 { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
1737 { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
1738
Mark Brown9e6e96a2010-01-29 17:47:12 +00001739 { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
1740
1741 /* AIF3 output */
1742 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
1743 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
1744 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
1745 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
1746 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
1747 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
1748 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
1749 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
1750
1751 /* Sidetone */
1752 { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
1753 { "Left Sidetone", "DMIC2", "DMIC2L" },
1754 { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
1755 { "Right Sidetone", "DMIC2", "DMIC2R" },
1756
1757 /* Output stages */
1758 { "Left Output Mixer", "DAC Switch", "DAC1L" },
1759 { "Right Output Mixer", "DAC Switch", "DAC1R" },
1760
1761 { "SPKL", "DAC1 Switch", "DAC1L" },
1762 { "SPKL", "DAC2 Switch", "DAC2L" },
1763
1764 { "SPKR", "DAC1 Switch", "DAC1R" },
1765 { "SPKR", "DAC2 Switch", "DAC2R" },
1766
1767 { "Left Headphone Mux", "DAC", "DAC1L" },
1768 { "Right Headphone Mux", "DAC", "DAC1R" },
1769};
1770
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001771static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
1772 { "DAC1L", NULL, "Late DAC1L Enable PGA" },
1773 { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
1774 { "DAC1R", NULL, "Late DAC1R Enable PGA" },
1775 { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
1776 { "DAC2L", NULL, "Late DAC2L Enable PGA" },
1777 { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
1778 { "DAC2R", NULL, "Late DAC2R Enable PGA" },
1779 { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
1780};
1781
1782static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
1783 { "DAC1L", NULL, "DAC1L Mixer" },
1784 { "DAC1R", NULL, "DAC1R Mixer" },
1785 { "DAC2L", NULL, "AIF2DAC2L Mixer" },
1786 { "DAC2R", NULL, "AIF2DAC2R Mixer" },
1787};
1788
Mark Brown6ed8f142011-02-03 16:27:35 +00001789static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
1790 { "AIF1DACDAT", NULL, "AIF2DACDAT" },
1791 { "AIF2DACDAT", NULL, "AIF1DACDAT" },
1792 { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
1793 { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
Mark Brownb793eb62011-07-14 18:21:37 +09001794 { "MICBIAS1", NULL, "CLK_SYS" },
1795 { "MICBIAS1", NULL, "MICBIAS Supply" },
1796 { "MICBIAS2", NULL, "CLK_SYS" },
1797 { "MICBIAS2", NULL, "MICBIAS Supply" },
Mark Brown6ed8f142011-02-03 16:27:35 +00001798};
1799
Mark Brownc4431df2010-11-26 15:21:07 +00001800static const struct snd_soc_dapm_route wm8994_intercon[] = {
1801 { "AIF2DACL", NULL, "AIF2DAC Mux" },
1802 { "AIF2DACR", NULL, "AIF2DAC Mux" },
Mark Brown4e04ada2011-07-15 15:12:31 +09001803 { "MICBIAS1", NULL, "VMID" },
1804 { "MICBIAS2", NULL, "VMID" },
Mark Brownc4431df2010-11-26 15:21:07 +00001805};
1806
1807static const struct snd_soc_dapm_route wm8958_intercon[] = {
1808 { "AIF2DACL", NULL, "AIF2DACL Mux" },
1809 { "AIF2DACR", NULL, "AIF2DACR Mux" },
1810
1811 { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
1812 { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
1813 { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
1814 { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
1815
Mark Brown8c5b8422012-04-17 20:49:05 +01001816 { "AIF3DACDAT", NULL, "AIF3" },
1817 { "AIF3ADCDAT", NULL, "AIF3" },
1818
Mark Brownc4431df2010-11-26 15:21:07 +00001819 { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
1820 { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
1821
1822 { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
1823};
1824
Mark Brown9e6e96a2010-01-29 17:47:12 +00001825/* The size in bits of the FLL divide multiplied by 10
1826 * to allow rounding later */
1827#define FIXED_FLL_SIZE ((1 << 16) * 10)
1828
1829struct fll_div {
1830 u16 outdiv;
1831 u16 n;
1832 u16 k;
1833 u16 clk_ref_div;
1834 u16 fll_fratio;
1835};
1836
1837static int wm8994_get_fll_config(struct fll_div *fll,
1838 int freq_in, int freq_out)
1839{
1840 u64 Kpart;
1841 unsigned int K, Ndiv, Nmod;
1842
1843 pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
1844
1845 /* Scale the input frequency down to <= 13.5MHz */
1846 fll->clk_ref_div = 0;
1847 while (freq_in > 13500000) {
1848 fll->clk_ref_div++;
1849 freq_in /= 2;
1850
1851 if (fll->clk_ref_div > 3)
1852 return -EINVAL;
1853 }
1854 pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
1855
1856 /* Scale the output to give 90MHz<=Fvco<=100MHz */
1857 fll->outdiv = 3;
1858 while (freq_out * (fll->outdiv + 1) < 90000000) {
1859 fll->outdiv++;
1860 if (fll->outdiv > 63)
1861 return -EINVAL;
1862 }
1863 freq_out *= fll->outdiv + 1;
1864 pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
1865
1866 if (freq_in > 1000000) {
1867 fll->fll_fratio = 0;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001868 } else if (freq_in > 256000) {
1869 fll->fll_fratio = 1;
1870 freq_in *= 2;
1871 } else if (freq_in > 128000) {
1872 fll->fll_fratio = 2;
1873 freq_in *= 4;
1874 } else if (freq_in > 64000) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001875 fll->fll_fratio = 3;
1876 freq_in *= 8;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001877 } else {
1878 fll->fll_fratio = 4;
1879 freq_in *= 16;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001880 }
1881 pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
1882
1883 /* Now, calculate N.K */
1884 Ndiv = freq_out / freq_in;
1885
1886 fll->n = Ndiv;
1887 Nmod = freq_out % freq_in;
1888 pr_debug("Nmod=%d\n", Nmod);
1889
1890 /* Calculate fractional part - scale up so we can round. */
1891 Kpart = FIXED_FLL_SIZE * (long long)Nmod;
1892
1893 do_div(Kpart, freq_in);
1894
1895 K = Kpart & 0xFFFFFFFF;
1896
1897 if ((K % 10) >= 5)
1898 K += 5;
1899
1900 /* Move down to proper range now rounding is done */
1901 fll->k = K / 10;
1902
1903 pr_debug("N=%x K=%x\n", fll->n, fll->k);
1904
1905 return 0;
1906}
1907
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001908static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001909 unsigned int freq_in, unsigned int freq_out)
1910{
Mark Brownb2c812e2010-04-14 15:35:19 +09001911 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01001912 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001913 int reg_offset, ret;
1914 struct fll_div fll;
Mark Browne413ba82012-03-29 14:49:27 +01001915 u16 reg, clk1, aif_reg, aif_src;
Mark Brownc7ebf932011-07-12 19:47:59 +09001916 unsigned long timeout;
Mark Brown4b7ed832011-08-10 17:47:33 +09001917 bool was_enabled;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001918
Mark Brown9e6e96a2010-01-29 17:47:12 +00001919 switch (id) {
1920 case WM8994_FLL1:
1921 reg_offset = 0;
1922 id = 0;
Mark Browne413ba82012-03-29 14:49:27 +01001923 aif_src = 0x10;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001924 break;
1925 case WM8994_FLL2:
1926 reg_offset = 0x20;
1927 id = 1;
Mark Browne413ba82012-03-29 14:49:27 +01001928 aif_src = 0x18;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001929 break;
1930 default:
1931 return -EINVAL;
1932 }
1933
Mark Brown4b7ed832011-08-10 17:47:33 +09001934 reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
1935 was_enabled = reg & WM8994_FLL1_ENA;
1936
Mark Brown136ff2a2010-04-20 12:56:18 +09001937 switch (src) {
Mark Brown7add84a2010-04-22 02:29:01 +09001938 case 0:
1939 /* Allow no source specification when stopping */
1940 if (freq_out)
1941 return -EINVAL;
Mark Brown4514e892010-12-03 16:02:10 +00001942 src = wm8994->fll[id].src;
Mark Brown7add84a2010-04-22 02:29:01 +09001943 break;
Mark Brown136ff2a2010-04-20 12:56:18 +09001944 case WM8994_FLL_SRC_MCLK1:
1945 case WM8994_FLL_SRC_MCLK2:
1946 case WM8994_FLL_SRC_LRCLK:
1947 case WM8994_FLL_SRC_BCLK:
1948 break;
1949 default:
1950 return -EINVAL;
1951 }
1952
Mark Brown9e6e96a2010-01-29 17:47:12 +00001953 /* Are we changing anything? */
1954 if (wm8994->fll[id].src == src &&
1955 wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
1956 return 0;
1957
1958 /* If we're stopping the FLL redo the old config - no
1959 * registers will actually be written but we avoid GCC flow
1960 * analysis bugs spewing warnings.
1961 */
1962 if (freq_out)
1963 ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
1964 else
1965 ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
1966 wm8994->fll[id].out);
1967 if (ret < 0)
1968 return ret;
1969
Mark Browne413ba82012-03-29 14:49:27 +01001970 /* Make sure that we're not providing SYSCLK right now */
1971 clk1 = snd_soc_read(codec, WM8994_CLOCKING_1);
1972 if (clk1 & WM8994_SYSCLK_SRC)
1973 aif_reg = WM8994_AIF2_CLOCKING_1;
1974 else
1975 aif_reg = WM8994_AIF1_CLOCKING_1;
1976 reg = snd_soc_read(codec, aif_reg);
1977
1978 if ((reg & WM8994_AIF1CLK_ENA) &&
1979 (reg & WM8994_AIF1CLK_SRC_MASK) == aif_src) {
1980 dev_err(codec->dev, "FLL%d is currently providing SYSCLK\n",
1981 id + 1);
1982 return -EBUSY;
1983 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00001984
1985 /* We always need to disable the FLL while reconfiguring */
1986 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
1987 WM8994_FLL1_ENA, 0);
1988
Mark Brown20dc24a2012-04-05 12:55:20 +01001989 if (wm8994->fll_byp && src == WM8994_FLL_SRC_BCLK &&
Kyung-Kwee Ryue05854d2012-04-24 18:01:48 +01001990 freq_in == freq_out && freq_out) {
Mark Brown20dc24a2012-04-05 12:55:20 +01001991 dev_dbg(codec->dev, "Bypassing FLL%d\n", id + 1);
1992 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
1993 WM8958_FLL1_BYP, WM8958_FLL1_BYP);
1994 goto out;
1995 }
1996
Mark Brown9e6e96a2010-01-29 17:47:12 +00001997 reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
1998 (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
1999 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
2000 WM8994_FLL1_OUTDIV_MASK |
2001 WM8994_FLL1_FRATIO_MASK, reg);
2002
Mark Brownb16db742012-03-03 15:33:23 +00002003 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_3 + reg_offset,
2004 WM8994_FLL1_K_MASK, fll.k);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002005
2006 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
2007 WM8994_FLL1_N_MASK,
2008 fll.n << WM8994_FLL1_N_SHIFT);
2009
2010 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
Mark Brown20dc24a2012-04-05 12:55:20 +01002011 WM8958_FLL1_BYP |
Mark Brown136ff2a2010-04-20 12:56:18 +09002012 WM8994_FLL1_REFCLK_DIV_MASK |
2013 WM8994_FLL1_REFCLK_SRC_MASK,
2014 (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
2015 (src - 1));
Mark Brown9e6e96a2010-01-29 17:47:12 +00002016
Mark Brownf0f50392011-07-16 03:12:18 +09002017 /* Clear any pending completion from a previous failure */
2018 try_wait_for_completion(&wm8994->fll_locked[id]);
2019
Mark Brown9e6e96a2010-01-29 17:47:12 +00002020 /* Enable (with fractional mode if required) */
2021 if (freq_out) {
Mark Brown4b7ed832011-08-10 17:47:33 +09002022 /* Enable VMID if we need it */
2023 if (!was_enabled) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002024 active_reference(codec);
2025
Mark Brown4b7ed832011-08-10 17:47:33 +09002026 switch (control->type) {
2027 case WM8994:
2028 vmid_reference(codec);
2029 break;
2030 case WM8958:
2031 if (wm8994->revision < 1)
2032 vmid_reference(codec);
2033 break;
2034 default:
2035 break;
2036 }
2037 }
2038
Mark Brown9e6e96a2010-01-29 17:47:12 +00002039 if (fll.k)
2040 reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
2041 else
2042 reg = WM8994_FLL1_ENA;
2043 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
2044 WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
2045 reg);
Mark Brown8e9ddf82011-07-01 17:24:46 -07002046
Mark Brownc7ebf932011-07-12 19:47:59 +09002047 if (wm8994->fll_locked_irq) {
2048 timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
2049 msecs_to_jiffies(10));
2050 if (timeout == 0)
2051 dev_warn(codec->dev,
2052 "Timed out waiting for FLL lock\n");
2053 } else {
2054 msleep(5);
2055 }
Mark Brown4b7ed832011-08-10 17:47:33 +09002056 } else {
2057 if (was_enabled) {
2058 switch (control->type) {
2059 case WM8994:
2060 vmid_dereference(codec);
2061 break;
2062 case WM8958:
2063 if (wm8994->revision < 1)
2064 vmid_dereference(codec);
2065 break;
2066 default:
2067 break;
2068 }
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002069
2070 active_dereference(codec);
Mark Brown4b7ed832011-08-10 17:47:33 +09002071 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002072 }
2073
Mark Brown20dc24a2012-04-05 12:55:20 +01002074out:
Mark Brown9e6e96a2010-01-29 17:47:12 +00002075 wm8994->fll[id].in = freq_in;
2076 wm8994->fll[id].out = freq_out;
Mark Brown136ff2a2010-04-20 12:56:18 +09002077 wm8994->fll[id].src = src;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002078
Mark Brown9e6e96a2010-01-29 17:47:12 +00002079 configure_clock(codec);
2080
2081 return 0;
2082}
2083
Mark Brownc7ebf932011-07-12 19:47:59 +09002084static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
2085{
2086 struct completion *completion = data;
2087
2088 complete(completion);
2089
2090 return IRQ_HANDLED;
2091}
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002092
Mark Brown66b47fd2010-07-08 11:25:43 +09002093static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
2094
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002095static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
2096 unsigned int freq_in, unsigned int freq_out)
2097{
2098 return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
2099}
2100
Mark Brown9e6e96a2010-01-29 17:47:12 +00002101static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
2102 int clk_id, unsigned int freq, int dir)
2103{
2104 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002105 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown66b47fd2010-07-08 11:25:43 +09002106 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002107
2108 switch (dai->id) {
2109 case 1:
2110 case 2:
2111 break;
2112
2113 default:
2114 /* AIF3 shares clocking with AIF1/2 */
2115 return -EINVAL;
2116 }
2117
2118 switch (clk_id) {
2119 case WM8994_SYSCLK_MCLK1:
2120 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
2121 wm8994->mclk[0] = freq;
2122 dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
2123 dai->id, freq);
2124 break;
2125
2126 case WM8994_SYSCLK_MCLK2:
2127 /* TODO: Set GPIO AF */
2128 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
2129 wm8994->mclk[1] = freq;
2130 dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
2131 dai->id, freq);
2132 break;
2133
2134 case WM8994_SYSCLK_FLL1:
2135 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
2136 dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
2137 break;
2138
2139 case WM8994_SYSCLK_FLL2:
2140 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
2141 dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
2142 break;
2143
Mark Brown66b47fd2010-07-08 11:25:43 +09002144 case WM8994_SYSCLK_OPCLK:
2145 /* Special case - a division (times 10) is given and
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +02002146 * no effect on main clocking.
Mark Brown66b47fd2010-07-08 11:25:43 +09002147 */
2148 if (freq) {
2149 for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
2150 if (opclk_divs[i] == freq)
2151 break;
2152 if (i == ARRAY_SIZE(opclk_divs))
2153 return -EINVAL;
2154 snd_soc_update_bits(codec, WM8994_CLOCKING_2,
2155 WM8994_OPCLK_DIV_MASK, i);
2156 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
2157 WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
2158 } else {
2159 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
2160 WM8994_OPCLK_ENA, 0);
2161 }
2162
Mark Brown9e6e96a2010-01-29 17:47:12 +00002163 default:
2164 return -EINVAL;
2165 }
2166
2167 configure_clock(codec);
2168
2169 return 0;
2170}
2171
2172static int wm8994_set_bias_level(struct snd_soc_codec *codec,
2173 enum snd_soc_bias_level level)
2174{
Mark Brownb6b05692010-08-13 12:58:20 +01002175 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002176 struct wm8994 *control = wm8994->wm8994;
Mark Brownb6b05692010-08-13 12:58:20 +01002177
Mark Brown5f2f3892012-02-08 18:51:42 +00002178 wm_hubs_set_bias_level(codec, level);
2179
Mark Brown9e6e96a2010-01-29 17:47:12 +00002180 switch (level) {
2181 case SND_SOC_BIAS_ON:
2182 break;
2183
2184 case SND_SOC_BIAS_PREPARE:
Mark Brown500fa302011-11-29 19:58:19 +00002185 /* MICBIAS into regulating mode */
2186 switch (control->type) {
2187 case WM8958:
2188 case WM1811:
2189 snd_soc_update_bits(codec, WM8958_MICBIAS1,
2190 WM8958_MICB1_MODE, 0);
2191 snd_soc_update_bits(codec, WM8958_MICBIAS2,
2192 WM8958_MICB2_MODE, 0);
2193 break;
2194 default:
2195 break;
2196 }
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002197
2198 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
2199 active_reference(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002200 break;
2201
2202 case SND_SOC_BIAS_STANDBY:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002203 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002204 switch (control->type) {
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002205 case WM8958:
2206 if (wm8994->revision == 0) {
2207 /* Optimise performance for rev A */
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002208 snd_soc_update_bits(codec,
2209 WM8958_CHARGE_PUMP_2,
2210 WM8958_CP_DISCH,
2211 WM8958_CP_DISCH);
2212 }
2213 break;
Mark Brown81204c82011-05-24 17:35:53 +08002214
Mark Brown462835e2012-01-21 12:11:53 +00002215 default:
Mark Brown81204c82011-05-24 17:35:53 +08002216 break;
Mark Brownb6b05692010-08-13 12:58:20 +01002217 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002218
2219 /* Discharge LINEOUT1 & 2 */
2220 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
2221 WM8994_LINEOUT1_DISCH |
2222 WM8994_LINEOUT2_DISCH,
2223 WM8994_LINEOUT1_DISCH |
2224 WM8994_LINEOUT2_DISCH);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002225 }
2226
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002227 if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
2228 active_dereference(codec);
2229
Mark Brown500fa302011-11-29 19:58:19 +00002230 /* MICBIAS into bypass mode on newer devices */
2231 switch (control->type) {
2232 case WM8958:
2233 case WM1811:
2234 snd_soc_update_bits(codec, WM8958_MICBIAS1,
2235 WM8958_MICB1_MODE,
2236 WM8958_MICB1_MODE);
2237 snd_soc_update_bits(codec, WM8958_MICBIAS2,
2238 WM8958_MICB2_MODE,
2239 WM8958_MICB2_MODE);
2240 break;
2241 default:
2242 break;
2243 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002244 break;
2245
2246 case SND_SOC_BIAS_OFF:
Mark Brown4105ab82011-12-05 15:17:36 +00002247 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
Mark Brownfbbf5922011-03-11 18:09:04 +00002248 wm8994->cur_fw = NULL;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002249 break;
2250 }
Mark Brown5f2f3892012-02-08 18:51:42 +00002251
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002252 codec->dapm.bias_level = level;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002253
Mark Brown9e6e96a2010-01-29 17:47:12 +00002254 return 0;
2255}
2256
Mark Brown22f8d052012-03-19 17:32:06 +00002257int wm8994_vmid_mode(struct snd_soc_codec *codec, enum wm8994_vmid_mode mode)
2258{
2259 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2260
2261 switch (mode) {
2262 case WM8994_VMID_NORMAL:
2263 if (wm8994->hubs.lineout1_se) {
2264 snd_soc_dapm_disable_pin(&codec->dapm,
2265 "LINEOUT1N Driver");
2266 snd_soc_dapm_disable_pin(&codec->dapm,
2267 "LINEOUT1P Driver");
2268 }
2269 if (wm8994->hubs.lineout2_se) {
2270 snd_soc_dapm_disable_pin(&codec->dapm,
2271 "LINEOUT2N Driver");
2272 snd_soc_dapm_disable_pin(&codec->dapm,
2273 "LINEOUT2P Driver");
2274 }
2275
2276 /* Do the sync with the old mode to allow it to clean up */
2277 snd_soc_dapm_sync(&codec->dapm);
2278 wm8994->vmid_mode = mode;
2279 break;
2280
2281 case WM8994_VMID_FORCE:
2282 if (wm8994->hubs.lineout1_se) {
2283 snd_soc_dapm_force_enable_pin(&codec->dapm,
2284 "LINEOUT1N Driver");
2285 snd_soc_dapm_force_enable_pin(&codec->dapm,
2286 "LINEOUT1P Driver");
2287 }
2288 if (wm8994->hubs.lineout2_se) {
2289 snd_soc_dapm_force_enable_pin(&codec->dapm,
2290 "LINEOUT2N Driver");
2291 snd_soc_dapm_force_enable_pin(&codec->dapm,
2292 "LINEOUT2P Driver");
2293 }
2294
2295 wm8994->vmid_mode = mode;
2296 snd_soc_dapm_sync(&codec->dapm);
2297 break;
2298
2299 default:
2300 return -EINVAL;
2301 }
2302
2303 return 0;
2304}
2305
Mark Brown9e6e96a2010-01-29 17:47:12 +00002306static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
2307{
2308 struct snd_soc_codec *codec = dai->codec;
Mark Brown2a8a8562011-07-24 12:20:41 +01002309 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2310 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002311 int ms_reg;
2312 int aif1_reg;
2313 int ms = 0;
2314 int aif1 = 0;
2315
2316 switch (dai->id) {
2317 case 1:
2318 ms_reg = WM8994_AIF1_MASTER_SLAVE;
2319 aif1_reg = WM8994_AIF1_CONTROL_1;
2320 break;
2321 case 2:
2322 ms_reg = WM8994_AIF2_MASTER_SLAVE;
2323 aif1_reg = WM8994_AIF2_CONTROL_1;
2324 break;
2325 default:
2326 return -EINVAL;
2327 }
2328
2329 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
2330 case SND_SOC_DAIFMT_CBS_CFS:
2331 break;
2332 case SND_SOC_DAIFMT_CBM_CFM:
2333 ms = WM8994_AIF1_MSTR;
2334 break;
2335 default:
2336 return -EINVAL;
2337 }
2338
2339 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2340 case SND_SOC_DAIFMT_DSP_B:
2341 aif1 |= WM8994_AIF1_LRCLK_INV;
2342 case SND_SOC_DAIFMT_DSP_A:
2343 aif1 |= 0x18;
2344 break;
2345 case SND_SOC_DAIFMT_I2S:
2346 aif1 |= 0x10;
2347 break;
2348 case SND_SOC_DAIFMT_RIGHT_J:
2349 break;
2350 case SND_SOC_DAIFMT_LEFT_J:
2351 aif1 |= 0x8;
2352 break;
2353 default:
2354 return -EINVAL;
2355 }
2356
2357 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2358 case SND_SOC_DAIFMT_DSP_A:
2359 case SND_SOC_DAIFMT_DSP_B:
2360 /* frame inversion not valid for DSP modes */
2361 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2362 case SND_SOC_DAIFMT_NB_NF:
2363 break;
2364 case SND_SOC_DAIFMT_IB_NF:
2365 aif1 |= WM8994_AIF1_BCLK_INV;
2366 break;
2367 default:
2368 return -EINVAL;
2369 }
2370 break;
2371
2372 case SND_SOC_DAIFMT_I2S:
2373 case SND_SOC_DAIFMT_RIGHT_J:
2374 case SND_SOC_DAIFMT_LEFT_J:
2375 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2376 case SND_SOC_DAIFMT_NB_NF:
2377 break;
2378 case SND_SOC_DAIFMT_IB_IF:
2379 aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
2380 break;
2381 case SND_SOC_DAIFMT_IB_NF:
2382 aif1 |= WM8994_AIF1_BCLK_INV;
2383 break;
2384 case SND_SOC_DAIFMT_NB_IF:
2385 aif1 |= WM8994_AIF1_LRCLK_INV;
2386 break;
2387 default:
2388 return -EINVAL;
2389 }
2390 break;
2391 default:
2392 return -EINVAL;
2393 }
2394
Mark Brownc4431df2010-11-26 15:21:07 +00002395 /* The AIF2 format configuration needs to be mirrored to AIF3
2396 * on WM8958 if it's in use so just do it all the time. */
Mark Brown81204c82011-05-24 17:35:53 +08002397 switch (control->type) {
2398 case WM1811:
2399 case WM8958:
2400 if (dai->id == 2)
2401 snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
2402 WM8994_AIF1_LRCLK_INV |
2403 WM8958_AIF3_FMT_MASK, aif1);
2404 break;
2405
2406 default:
2407 break;
2408 }
Mark Brownc4431df2010-11-26 15:21:07 +00002409
Mark Brown9e6e96a2010-01-29 17:47:12 +00002410 snd_soc_update_bits(codec, aif1_reg,
2411 WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
2412 WM8994_AIF1_FMT_MASK,
2413 aif1);
2414 snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
2415 ms);
2416
2417 return 0;
2418}
2419
2420static struct {
2421 int val, rate;
2422} srs[] = {
2423 { 0, 8000 },
2424 { 1, 11025 },
2425 { 2, 12000 },
2426 { 3, 16000 },
2427 { 4, 22050 },
2428 { 5, 24000 },
2429 { 6, 32000 },
2430 { 7, 44100 },
2431 { 8, 48000 },
2432 { 9, 88200 },
2433 { 10, 96000 },
2434};
2435
2436static int fs_ratios[] = {
2437 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
2438};
2439
2440static int bclk_divs[] = {
2441 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
2442 640, 880, 960, 1280, 1760, 1920
2443};
2444
2445static int wm8994_hw_params(struct snd_pcm_substream *substream,
2446 struct snd_pcm_hw_params *params,
2447 struct snd_soc_dai *dai)
2448{
2449 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002450 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002451 int aif1_reg;
Mark Brownb1e43d92010-12-07 17:14:56 +00002452 int aif2_reg;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002453 int bclk_reg;
2454 int lrclk_reg;
2455 int rate_reg;
2456 int aif1 = 0;
Mark Brownb1e43d92010-12-07 17:14:56 +00002457 int aif2 = 0;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002458 int bclk = 0;
2459 int lrclk = 0;
2460 int rate_val = 0;
2461 int id = dai->id - 1;
2462
2463 int i, cur_val, best_val, bclk_rate, best;
2464
2465 switch (dai->id) {
2466 case 1:
2467 aif1_reg = WM8994_AIF1_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002468 aif2_reg = WM8994_AIF1_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002469 bclk_reg = WM8994_AIF1_BCLK;
2470 rate_reg = WM8994_AIF1_RATE;
2471 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002472 wm8994->lrclk_shared[0]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002473 lrclk_reg = WM8994_AIF1DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002474 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002475 lrclk_reg = WM8994_AIF1ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002476 dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
2477 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002478 break;
2479 case 2:
2480 aif1_reg = WM8994_AIF2_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002481 aif2_reg = WM8994_AIF2_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002482 bclk_reg = WM8994_AIF2_BCLK;
2483 rate_reg = WM8994_AIF2_RATE;
2484 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002485 wm8994->lrclk_shared[1]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002486 lrclk_reg = WM8994_AIF2DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002487 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002488 lrclk_reg = WM8994_AIF2ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002489 dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
2490 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002491 break;
2492 default:
2493 return -EINVAL;
2494 }
2495
2496 bclk_rate = params_rate(params) * 2;
2497 switch (params_format(params)) {
2498 case SNDRV_PCM_FORMAT_S16_LE:
2499 bclk_rate *= 16;
2500 break;
2501 case SNDRV_PCM_FORMAT_S20_3LE:
2502 bclk_rate *= 20;
2503 aif1 |= 0x20;
2504 break;
2505 case SNDRV_PCM_FORMAT_S24_LE:
2506 bclk_rate *= 24;
2507 aif1 |= 0x40;
2508 break;
2509 case SNDRV_PCM_FORMAT_S32_LE:
2510 bclk_rate *= 32;
2511 aif1 |= 0x60;
2512 break;
2513 default:
2514 return -EINVAL;
2515 }
2516
2517 /* Try to find an appropriate sample rate; look for an exact match. */
2518 for (i = 0; i < ARRAY_SIZE(srs); i++)
2519 if (srs[i].rate == params_rate(params))
2520 break;
2521 if (i == ARRAY_SIZE(srs))
2522 return -EINVAL;
2523 rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
2524
2525 dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
2526 dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
2527 dai->id, wm8994->aifclk[id], bclk_rate);
2528
Mark Brownb1e43d92010-12-07 17:14:56 +00002529 if (params_channels(params) == 1 &&
2530 (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
2531 aif2 |= WM8994_AIF1_MONO;
2532
Mark Brown9e6e96a2010-01-29 17:47:12 +00002533 if (wm8994->aifclk[id] == 0) {
2534 dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
2535 return -EINVAL;
2536 }
2537
2538 /* AIFCLK/fs ratio; look for a close match in either direction */
2539 best = 0;
2540 best_val = abs((fs_ratios[0] * params_rate(params))
2541 - wm8994->aifclk[id]);
2542 for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
2543 cur_val = abs((fs_ratios[i] * params_rate(params))
2544 - wm8994->aifclk[id]);
2545 if (cur_val >= best_val)
2546 continue;
2547 best = i;
2548 best_val = cur_val;
2549 }
2550 dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
2551 dai->id, fs_ratios[best]);
2552 rate_val |= best;
2553
2554 /* We may not get quite the right frequency if using
2555 * approximate clocks so look for the closest match that is
2556 * higher than the target (we need to ensure that there enough
2557 * BCLKs to clock out the samples).
2558 */
2559 best = 0;
2560 for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002561 cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002562 if (cur_val < 0) /* BCLK table is sorted */
2563 break;
2564 best = i;
2565 }
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002566 bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
Mark Brown9e6e96a2010-01-29 17:47:12 +00002567 dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
2568 bclk_divs[best], bclk_rate);
2569 bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
2570
2571 lrclk = bclk_rate / params_rate(params);
Mark Brownfc07ecd2011-11-28 21:16:56 +00002572 if (!lrclk) {
2573 dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
2574 bclk_rate);
2575 return -EINVAL;
2576 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002577 dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
2578 lrclk, bclk_rate / lrclk);
2579
2580 snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
Mark Brownb1e43d92010-12-07 17:14:56 +00002581 snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002582 snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
2583 snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
2584 lrclk);
2585 snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
2586 WM8994_AIF1CLK_RATE_MASK, rate_val);
2587
2588 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
2589 switch (dai->id) {
2590 case 1:
2591 wm8994->dac_rates[0] = params_rate(params);
2592 wm8994_set_retune_mobile(codec, 0);
2593 wm8994_set_retune_mobile(codec, 1);
2594 break;
2595 case 2:
2596 wm8994->dac_rates[1] = params_rate(params);
2597 wm8994_set_retune_mobile(codec, 2);
2598 break;
2599 }
2600 }
2601
2602 return 0;
2603}
2604
Mark Brownc4431df2010-11-26 15:21:07 +00002605static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
2606 struct snd_pcm_hw_params *params,
2607 struct snd_soc_dai *dai)
2608{
2609 struct snd_soc_codec *codec = dai->codec;
Mark Brown2a8a8562011-07-24 12:20:41 +01002610 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2611 struct wm8994 *control = wm8994->wm8994;
Mark Brownc4431df2010-11-26 15:21:07 +00002612 int aif1_reg;
2613 int aif1 = 0;
2614
2615 switch (dai->id) {
2616 case 3:
2617 switch (control->type) {
Mark Brown81204c82011-05-24 17:35:53 +08002618 case WM1811:
Mark Brownc4431df2010-11-26 15:21:07 +00002619 case WM8958:
2620 aif1_reg = WM8958_AIF3_CONTROL_1;
2621 break;
2622 default:
2623 return 0;
2624 }
2625 default:
2626 return 0;
2627 }
2628
2629 switch (params_format(params)) {
2630 case SNDRV_PCM_FORMAT_S16_LE:
2631 break;
2632 case SNDRV_PCM_FORMAT_S20_3LE:
2633 aif1 |= 0x20;
2634 break;
2635 case SNDRV_PCM_FORMAT_S24_LE:
2636 aif1 |= 0x40;
2637 break;
2638 case SNDRV_PCM_FORMAT_S32_LE:
2639 aif1 |= 0x60;
2640 break;
2641 default:
2642 return -EINVAL;
2643 }
2644
2645 return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
2646}
2647
Mark Brown9e6e96a2010-01-29 17:47:12 +00002648static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
2649{
2650 struct snd_soc_codec *codec = codec_dai->codec;
2651 int mute_reg;
2652 int reg;
2653
2654 switch (codec_dai->id) {
2655 case 1:
2656 mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
2657 break;
2658 case 2:
2659 mute_reg = WM8994_AIF2_DAC_FILTERS_1;
2660 break;
2661 default:
2662 return -EINVAL;
2663 }
2664
2665 if (mute)
2666 reg = WM8994_AIF1DAC1_MUTE;
2667 else
2668 reg = 0;
2669
2670 snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
2671
2672 return 0;
2673}
2674
Mark Brown778a76e2010-03-22 22:05:10 +00002675static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
2676{
2677 struct snd_soc_codec *codec = codec_dai->codec;
2678 int reg, val, mask;
2679
2680 switch (codec_dai->id) {
2681 case 1:
2682 reg = WM8994_AIF1_MASTER_SLAVE;
2683 mask = WM8994_AIF1_TRI;
2684 break;
2685 case 2:
2686 reg = WM8994_AIF2_MASTER_SLAVE;
2687 mask = WM8994_AIF2_TRI;
2688 break;
Mark Brown778a76e2010-03-22 22:05:10 +00002689 default:
2690 return -EINVAL;
2691 }
2692
2693 if (tristate)
2694 val = mask;
2695 else
2696 val = 0;
2697
Qiao Zhou78b3fb42011-01-19 19:10:47 +08002698 return snd_soc_update_bits(codec, reg, mask, val);
Mark Brown778a76e2010-03-22 22:05:10 +00002699}
2700
Mark Brownd09f3ec2011-08-15 11:01:02 +09002701static int wm8994_aif2_probe(struct snd_soc_dai *dai)
2702{
2703 struct snd_soc_codec *codec = dai->codec;
2704
2705 /* Disable the pulls on the AIF if we're using it to save power. */
2706 snd_soc_update_bits(codec, WM8994_GPIO_3,
2707 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2708 snd_soc_update_bits(codec, WM8994_GPIO_4,
2709 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2710 snd_soc_update_bits(codec, WM8994_GPIO_5,
2711 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2712
2713 return 0;
2714}
2715
Mark Brown9e6e96a2010-01-29 17:47:12 +00002716#define WM8994_RATES SNDRV_PCM_RATE_8000_96000
2717
2718#define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
Ian Lartey3079aed2010-08-31 23:56:34 +01002719 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002720
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002721static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002722 .set_sysclk = wm8994_set_dai_sysclk,
2723 .set_fmt = wm8994_set_dai_fmt,
2724 .hw_params = wm8994_hw_params,
2725 .digital_mute = wm8994_aif_mute,
2726 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002727 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002728};
2729
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002730static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002731 .set_sysclk = wm8994_set_dai_sysclk,
2732 .set_fmt = wm8994_set_dai_fmt,
2733 .hw_params = wm8994_hw_params,
2734 .digital_mute = wm8994_aif_mute,
2735 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002736 .set_tristate = wm8994_set_tristate,
2737};
2738
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002739static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
Mark Brownc4431df2010-11-26 15:21:07 +00002740 .hw_params = wm8994_aif3_hw_params,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002741};
2742
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002743static struct snd_soc_dai_driver wm8994_dai[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002744 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002745 .name = "wm8994-aif1",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002746 .id = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002747 .playback = {
2748 .stream_name = "AIF1 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002749 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002750 .channels_max = 2,
2751 .rates = WM8994_RATES,
2752 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002753 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002754 },
2755 .capture = {
2756 .stream_name = "AIF1 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002757 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002758 .channels_max = 2,
2759 .rates = WM8994_RATES,
2760 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002761 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002762 },
2763 .ops = &wm8994_aif1_dai_ops,
2764 },
2765 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002766 .name = "wm8994-aif2",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002767 .id = 2,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002768 .playback = {
2769 .stream_name = "AIF2 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002770 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002771 .channels_max = 2,
2772 .rates = WM8994_RATES,
2773 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002774 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002775 },
2776 .capture = {
2777 .stream_name = "AIF2 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002778 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002779 .channels_max = 2,
2780 .rates = WM8994_RATES,
2781 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002782 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002783 },
Mark Brownd09f3ec2011-08-15 11:01:02 +09002784 .probe = wm8994_aif2_probe,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002785 .ops = &wm8994_aif2_dai_ops,
2786 },
2787 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002788 .name = "wm8994-aif3",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002789 .id = 3,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002790 .playback = {
2791 .stream_name = "AIF3 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002792 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002793 .channels_max = 2,
2794 .rates = WM8994_RATES,
2795 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002796 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002797 },
Dan Carpentera8462bd2010-03-24 14:58:34 +03002798 .capture = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002799 .stream_name = "AIF3 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002800 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002801 .channels_max = 2,
2802 .rates = WM8994_RATES,
2803 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002804 .sig_bits = 24,
2805 },
Mark Brown778a76e2010-03-22 22:05:10 +00002806 .ops = &wm8994_aif3_dai_ops,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002807 }
2808};
Mark Brown9e6e96a2010-01-29 17:47:12 +00002809
2810#ifdef CONFIG_PM
Mark Brown4752a882012-03-04 02:16:01 +00002811static int wm8994_codec_suspend(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002812{
Mark Brownb2c812e2010-04-14 15:35:19 +09002813 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002814 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002815 int i, ret;
2816
Mark Brownca629922011-05-11 14:34:53 +02002817 switch (control->type) {
2818 case WM8994:
2819 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
2820 break;
Mark Brown81204c82011-05-24 17:35:53 +08002821 case WM1811:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002822 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
2823 WM1811_JACKDET_MODE_MASK, 0);
2824 /* Fall through */
Mark Brownca629922011-05-11 14:34:53 +02002825 case WM8958:
2826 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2827 WM8958_MICD_ENA, 0);
2828 break;
2829 }
2830
Mark Brown9e6e96a2010-01-29 17:47:12 +00002831 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
2832 memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
Mark Brownf701a2e2011-03-09 19:31:01 +00002833 sizeof(struct wm8994_fll_config));
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002834 ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002835 if (ret < 0)
2836 dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
2837 i + 1, ret);
2838 }
2839
2840 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
2841
2842 return 0;
2843}
2844
Mark Brown4752a882012-03-04 02:16:01 +00002845static int wm8994_codec_resume(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002846{
Mark Brownb2c812e2010-04-14 15:35:19 +09002847 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002848 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002849 int i, ret;
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00002850 unsigned int val, mask;
2851
2852 if (wm8994->revision < 4) {
2853 /* force a HW read */
Mark Brownd9a76662011-07-24 12:49:52 +01002854 ret = regmap_read(control->regmap,
2855 WM8994_POWER_MANAGEMENT_5, &val);
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00002856
2857 /* modify the cache only */
2858 codec->cache_only = 1;
2859 mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
2860 WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
2861 val &= mask;
2862 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
2863 mask, val);
2864 codec->cache_only = 0;
2865 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002866
Mark Brown9e6e96a2010-01-29 17:47:12 +00002867 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
Mark Brown6a2f1ee2010-05-10 18:36:37 +01002868 if (!wm8994->fll_suspend[i].out)
2869 continue;
2870
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002871 ret = _wm8994_set_fll(codec, i + 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002872 wm8994->fll_suspend[i].src,
2873 wm8994->fll_suspend[i].in,
2874 wm8994->fll_suspend[i].out);
2875 if (ret < 0)
2876 dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
2877 i + 1, ret);
2878 }
2879
Mark Brownca629922011-05-11 14:34:53 +02002880 switch (control->type) {
2881 case WM8994:
2882 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
2883 snd_soc_update_bits(codec, WM8994_MICBIAS,
2884 WM8994_MICD_ENA, WM8994_MICD_ENA);
2885 break;
Mark Brown81204c82011-05-24 17:35:53 +08002886 case WM1811:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002887 if (wm8994->jackdet && wm8994->jack_cb) {
2888 /* Restart from idle */
2889 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
2890 WM1811_JACKDET_MODE_MASK,
2891 WM1811_JACKDET_MODE_JACK);
2892 break;
2893 }
Mark Brown6f8270c2012-03-03 13:06:25 +00002894 break;
Mark Brownca629922011-05-11 14:34:53 +02002895 case WM8958:
2896 if (wm8994->jack_cb)
2897 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2898 WM8958_MICD_ENA, WM8958_MICD_ENA);
2899 break;
2900 }
2901
Mark Brown9e6e96a2010-01-29 17:47:12 +00002902 return 0;
2903}
2904#else
Mark Brown4752a882012-03-04 02:16:01 +00002905#define wm8994_codec_suspend NULL
2906#define wm8994_codec_resume NULL
Mark Brown9e6e96a2010-01-29 17:47:12 +00002907#endif
2908
2909static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
2910{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002911 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002912 struct wm8994_pdata *pdata = wm8994->pdata;
2913 struct snd_kcontrol_new controls[] = {
2914 SOC_ENUM_EXT("AIF1.1 EQ Mode",
2915 wm8994->retune_mobile_enum,
2916 wm8994_get_retune_mobile_enum,
2917 wm8994_put_retune_mobile_enum),
2918 SOC_ENUM_EXT("AIF1.2 EQ Mode",
2919 wm8994->retune_mobile_enum,
2920 wm8994_get_retune_mobile_enum,
2921 wm8994_put_retune_mobile_enum),
2922 SOC_ENUM_EXT("AIF2 EQ Mode",
2923 wm8994->retune_mobile_enum,
2924 wm8994_get_retune_mobile_enum,
2925 wm8994_put_retune_mobile_enum),
2926 };
2927 int ret, i, j;
2928 const char **t;
2929
2930 /* We need an array of texts for the enum API but the number
2931 * of texts is likely to be less than the number of
2932 * configurations due to the sample rate dependency of the
2933 * configurations. */
2934 wm8994->num_retune_mobile_texts = 0;
2935 wm8994->retune_mobile_texts = NULL;
2936 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
2937 for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
2938 if (strcmp(pdata->retune_mobile_cfgs[i].name,
2939 wm8994->retune_mobile_texts[j]) == 0)
2940 break;
2941 }
2942
2943 if (j != wm8994->num_retune_mobile_texts)
2944 continue;
2945
2946 /* Expand the array... */
2947 t = krealloc(wm8994->retune_mobile_texts,
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +02002948 sizeof(char *) *
Mark Brown9e6e96a2010-01-29 17:47:12 +00002949 (wm8994->num_retune_mobile_texts + 1),
2950 GFP_KERNEL);
2951 if (t == NULL)
2952 continue;
2953
2954 /* ...store the new entry... */
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +02002955 t[wm8994->num_retune_mobile_texts] =
Mark Brown9e6e96a2010-01-29 17:47:12 +00002956 pdata->retune_mobile_cfgs[i].name;
2957
2958 /* ...and remember the new version. */
2959 wm8994->num_retune_mobile_texts++;
2960 wm8994->retune_mobile_texts = t;
2961 }
2962
2963 dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
2964 wm8994->num_retune_mobile_texts);
2965
2966 wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
2967 wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
2968
Liam Girdwood022658b2012-02-03 17:43:09 +00002969 ret = snd_soc_add_codec_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002970 ARRAY_SIZE(controls));
2971 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002972 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002973 "Failed to add ReTune Mobile controls: %d\n", ret);
2974}
2975
2976static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
2977{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002978 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002979 struct wm8994_pdata *pdata = wm8994->pdata;
2980 int ret, i;
2981
2982 if (!pdata)
2983 return;
2984
2985 wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
2986 pdata->lineout2_diff,
2987 pdata->lineout1fb,
2988 pdata->lineout2fb,
2989 pdata->jd_scthr,
2990 pdata->jd_thr,
2991 pdata->micbias1_lvl,
2992 pdata->micbias2_lvl);
2993
2994 dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
2995
2996 if (pdata->num_drc_cfgs) {
2997 struct snd_kcontrol_new controls[] = {
2998 SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
2999 wm8994_get_drc_enum, wm8994_put_drc_enum),
3000 SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
3001 wm8994_get_drc_enum, wm8994_put_drc_enum),
3002 SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
3003 wm8994_get_drc_enum, wm8994_put_drc_enum),
3004 };
3005
3006 /* We need an array of texts for the enum API */
Mark Brown7270ceb2011-12-01 14:00:19 +00003007 wm8994->drc_texts = devm_kzalloc(wm8994->codec->dev,
3008 sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003009 if (!wm8994->drc_texts) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003010 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003011 "Failed to allocate %d DRC config texts\n",
3012 pdata->num_drc_cfgs);
3013 return;
3014 }
3015
3016 for (i = 0; i < pdata->num_drc_cfgs; i++)
3017 wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
3018
3019 wm8994->drc_enum.max = pdata->num_drc_cfgs;
3020 wm8994->drc_enum.texts = wm8994->drc_texts;
3021
Liam Girdwood022658b2012-02-03 17:43:09 +00003022 ret = snd_soc_add_codec_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003023 ARRAY_SIZE(controls));
3024 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003025 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003026 "Failed to add DRC mode controls: %d\n", ret);
3027
3028 for (i = 0; i < WM8994_NUM_DRC; i++)
3029 wm8994_set_drc(codec, i);
3030 }
3031
3032 dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
3033 pdata->num_retune_mobile_cfgs);
3034
3035 if (pdata->num_retune_mobile_cfgs)
3036 wm8994_handle_retune_mobile_pdata(wm8994);
3037 else
Liam Girdwood022658b2012-02-03 17:43:09 +00003038 snd_soc_add_codec_controls(wm8994->codec, wm8994_eq_controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003039 ARRAY_SIZE(wm8994_eq_controls));
Mark Brown48e028e2011-02-21 17:11:59 -08003040
3041 for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
3042 if (pdata->micbias[i]) {
3043 snd_soc_write(codec, WM8958_MICBIAS1 + i,
3044 pdata->micbias[i] & 0xffff);
3045 }
3046 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003047}
3048
Mark Brown88766982010-03-29 20:57:12 +01003049/**
3050 * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
3051 *
3052 * @codec: WM8994 codec
3053 * @jack: jack to report detection events on
3054 * @micbias: microphone bias to detect on
Mark Brown88766982010-03-29 20:57:12 +01003055 *
3056 * Enable microphone detection via IRQ on the WM8994. If GPIOs are
3057 * being used to bring out signals to the processor then only platform
Mark Brown5ab230a2010-09-06 14:59:34 +01003058 * data configuration is needed for WM8994 and processor GPIOs should
Mark Brown88766982010-03-29 20:57:12 +01003059 * be configured using snd_soc_jack_add_gpios() instead.
3060 *
3061 * Configuration of detection levels is available via the micbias1_lvl
3062 * and micbias2_lvl platform data members.
3063 */
3064int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
Mark Brown87092e32012-02-06 18:50:39 +00003065 int micbias)
Mark Brown88766982010-03-29 20:57:12 +01003066{
Mark Brownb2c812e2010-04-14 15:35:19 +09003067 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown88766982010-03-29 20:57:12 +01003068 struct wm8994_micdet *micdet;
Mark Brown2a8a8562011-07-24 12:20:41 +01003069 struct wm8994 *control = wm8994->wm8994;
Mark Brown87092e32012-02-06 18:50:39 +00003070 int reg, ret;
Mark Brown88766982010-03-29 20:57:12 +01003071
Mark Brown87092e32012-02-06 18:50:39 +00003072 if (control->type != WM8994) {
3073 dev_warn(codec->dev, "Not a WM8994\n");
Mark Brown3a423152010-11-26 15:21:06 +00003074 return -EINVAL;
Mark Brown87092e32012-02-06 18:50:39 +00003075 }
Mark Brown3a423152010-11-26 15:21:06 +00003076
Mark Brown88766982010-03-29 20:57:12 +01003077 switch (micbias) {
3078 case 1:
3079 micdet = &wm8994->micdet[0];
Mark Brown87092e32012-02-06 18:50:39 +00003080 if (jack)
3081 ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
3082 "MICBIAS1");
3083 else
3084 ret = snd_soc_dapm_disable_pin(&codec->dapm,
3085 "MICBIAS1");
Mark Brown88766982010-03-29 20:57:12 +01003086 break;
3087 case 2:
3088 micdet = &wm8994->micdet[1];
Mark Brown87092e32012-02-06 18:50:39 +00003089 if (jack)
3090 ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
3091 "MICBIAS1");
3092 else
3093 ret = snd_soc_dapm_disable_pin(&codec->dapm,
3094 "MICBIAS1");
Mark Brown88766982010-03-29 20:57:12 +01003095 break;
3096 default:
Mark Brown87092e32012-02-06 18:50:39 +00003097 dev_warn(codec->dev, "Invalid MICBIAS %d\n", micbias);
Mark Brown88766982010-03-29 20:57:12 +01003098 return -EINVAL;
Mark Brown87092e32012-02-06 18:50:39 +00003099 }
Mark Brown88766982010-03-29 20:57:12 +01003100
Mark Brown87092e32012-02-06 18:50:39 +00003101 if (ret != 0)
3102 dev_warn(codec->dev, "Failed to configure MICBIAS%d: %d\n",
3103 micbias, ret);
3104
3105 dev_dbg(codec->dev, "Configuring microphone detection on %d %p\n",
3106 micbias, jack);
Mark Brown88766982010-03-29 20:57:12 +01003107
3108 /* Store the configuration */
3109 micdet->jack = jack;
Mark Brown87092e32012-02-06 18:50:39 +00003110 micdet->detecting = true;
Mark Brown88766982010-03-29 20:57:12 +01003111
3112 /* If either of the jacks is set up then enable detection */
3113 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
3114 reg = WM8994_MICD_ENA;
Mark Brown87092e32012-02-06 18:50:39 +00003115 else
Mark Brown88766982010-03-29 20:57:12 +01003116 reg = 0;
3117
3118 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
3119
Mark Brown87092e32012-02-06 18:50:39 +00003120 snd_soc_dapm_sync(&codec->dapm);
3121
Mark Brown88766982010-03-29 20:57:12 +01003122 return 0;
3123}
3124EXPORT_SYMBOL_GPL(wm8994_mic_detect);
3125
3126static irqreturn_t wm8994_mic_irq(int irq, void *data)
3127{
3128 struct wm8994_priv *priv = data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003129 struct snd_soc_codec *codec = priv->codec;
Mark Brown88766982010-03-29 20:57:12 +01003130 int reg;
3131 int report;
3132
Mark Brown7116f452010-12-29 13:05:21 +00003133#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00003134 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00003135#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00003136
Mark Brown88766982010-03-29 20:57:12 +01003137 reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
3138 if (reg < 0) {
3139 dev_err(codec->dev, "Failed to read microphone status: %d\n",
3140 reg);
3141 return IRQ_HANDLED;
3142 }
3143
3144 dev_dbg(codec->dev, "Microphone status: %x\n", reg);
3145
3146 report = 0;
Mark Brown87092e32012-02-06 18:50:39 +00003147 if (reg & WM8994_MIC1_DET_STS) {
3148 if (priv->micdet[0].detecting)
3149 report = SND_JACK_HEADSET;
3150 }
3151 if (reg & WM8994_MIC1_SHRT_STS) {
3152 if (priv->micdet[0].detecting)
3153 report = SND_JACK_HEADPHONE;
3154 else
3155 report |= SND_JACK_BTN_0;
3156 }
3157 if (report)
3158 priv->micdet[0].detecting = false;
3159 else
3160 priv->micdet[0].detecting = true;
3161
Mark Brown88766982010-03-29 20:57:12 +01003162 snd_soc_jack_report(priv->micdet[0].jack, report,
Mark Brown87092e32012-02-06 18:50:39 +00003163 SND_JACK_HEADSET | SND_JACK_BTN_0);
Mark Brown88766982010-03-29 20:57:12 +01003164
3165 report = 0;
Mark Brown87092e32012-02-06 18:50:39 +00003166 if (reg & WM8994_MIC2_DET_STS) {
3167 if (priv->micdet[1].detecting)
3168 report = SND_JACK_HEADSET;
3169 }
3170 if (reg & WM8994_MIC2_SHRT_STS) {
3171 if (priv->micdet[1].detecting)
3172 report = SND_JACK_HEADPHONE;
3173 else
3174 report |= SND_JACK_BTN_0;
3175 }
3176 if (report)
3177 priv->micdet[1].detecting = false;
3178 else
3179 priv->micdet[1].detecting = true;
3180
Mark Brown88766982010-03-29 20:57:12 +01003181 snd_soc_jack_report(priv->micdet[1].jack, report,
Mark Brown87092e32012-02-06 18:50:39 +00003182 SND_JACK_HEADSET | SND_JACK_BTN_0);
Mark Brown88766982010-03-29 20:57:12 +01003183
3184 return IRQ_HANDLED;
3185}
3186
Mark Brown821edd22010-11-26 15:21:09 +00003187/* Default microphone detection handler for WM8958 - the user can
3188 * override this if they wish.
3189 */
3190static void wm8958_default_micdet(u16 status, void *data)
3191{
3192 struct snd_soc_codec *codec = data;
3193 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown4585790d2011-11-30 10:55:14 +00003194 int report;
Mark Brown821edd22010-11-26 15:21:09 +00003195
Mark Browna1691342011-11-30 14:56:40 +00003196 dev_dbg(codec->dev, "MICDET %x\n", status);
3197
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003198 /* Either nothing present or just starting detection */
Mark Brownb00adf72011-08-13 11:57:18 +09003199 if (!(status & WM8958_MICD_STS)) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003200 if (!wm8994->jackdet) {
3201 /* If nothing present then clear our statuses */
3202 dev_dbg(codec->dev, "Detected open circuit\n");
3203 wm8994->jack_mic = false;
3204 wm8994->mic_detecting = true;
Mark Brown821edd22010-11-26 15:21:09 +00003205
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003206 wm8958_micd_set_rate(codec);
Mark Brown821edd22010-11-26 15:21:09 +00003207
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003208 snd_soc_jack_report(wm8994->micdet[0].jack, 0,
3209 wm8994->btn_mask |
3210 SND_JACK_HEADSET);
3211 }
Mark Brownb00adf72011-08-13 11:57:18 +09003212 return;
3213 }
3214
3215 /* If the measurement is showing a high impedence we've got a
3216 * microphone.
3217 */
Mark Brown157a75e2011-11-30 13:43:51 +00003218 if (wm8994->mic_detecting && (status & 0x600)) {
Mark Brownb00adf72011-08-13 11:57:18 +09003219 dev_dbg(codec->dev, "Detected microphone\n");
3220
Mark Brown157a75e2011-11-30 13:43:51 +00003221 wm8994->mic_detecting = false;
Mark Brownb00adf72011-08-13 11:57:18 +09003222 wm8994->jack_mic = true;
3223
3224 wm8958_micd_set_rate(codec);
3225
3226 snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
3227 SND_JACK_HEADSET);
3228 }
3229
3230
Mark Brown7c08b512012-01-26 18:33:24 +00003231 if (wm8994->mic_detecting && status & 0xfc) {
Mark Brownb00adf72011-08-13 11:57:18 +09003232 dev_dbg(codec->dev, "Detected headphone\n");
Mark Brown157a75e2011-11-30 13:43:51 +00003233 wm8994->mic_detecting = false;
Mark Brownb00adf72011-08-13 11:57:18 +09003234
3235 wm8958_micd_set_rate(codec);
3236
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003237 /* If we have jackdet that will detect removal */
3238 if (wm8994->jackdet) {
Mark Brownc9865642012-03-12 16:31:50 +00003239 mutex_lock(&wm8994->accdet_lock);
3240
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003241 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3242 WM8958_MICD_ENA, 0);
3243
Mark Brownc9865642012-03-12 16:31:50 +00003244 wm1811_jackdet_set_mode(codec,
3245 WM1811_JACKDET_MODE_JACK);
3246
3247 mutex_unlock(&wm8994->accdet_lock);
3248
Mark Brownecd17322012-03-12 16:34:35 +00003249 if (wm8994->pdata->jd_ext_cap)
Mark Brown07fb9d92012-02-21 16:23:35 +00003250 snd_soc_dapm_disable_pin(&codec->dapm,
3251 "MICBIAS2");
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003252 }
Mark Brownecd17322012-03-12 16:34:35 +00003253
3254 snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
3255 SND_JACK_HEADSET);
Mark Brownb00adf72011-08-13 11:57:18 +09003256 }
3257
3258 /* Report short circuit as a button */
3259 if (wm8994->jack_mic) {
Mark Brown4585790d2011-11-30 10:55:14 +00003260 report = 0;
Mark Brownb00adf72011-08-13 11:57:18 +09003261 if (status & 0x4)
Mark Brown4585790d2011-11-30 10:55:14 +00003262 report |= SND_JACK_BTN_0;
3263
3264 if (status & 0x8)
3265 report |= SND_JACK_BTN_1;
3266
3267 if (status & 0x10)
3268 report |= SND_JACK_BTN_2;
3269
3270 if (status & 0x20)
3271 report |= SND_JACK_BTN_3;
3272
3273 if (status & 0x40)
3274 report |= SND_JACK_BTN_4;
3275
3276 if (status & 0x80)
3277 report |= SND_JACK_BTN_5;
3278
3279 snd_soc_jack_report(wm8994->micdet[0].jack, report,
3280 wm8994->btn_mask);
Mark Brownb00adf72011-08-13 11:57:18 +09003281 }
Mark Brown821edd22010-11-26 15:21:09 +00003282}
3283
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003284static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
3285{
3286 struct wm8994_priv *wm8994 = data;
3287 struct snd_soc_codec *codec = wm8994->codec;
3288 int reg;
Mark Brownc9865642012-03-12 16:31:50 +00003289 bool present;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003290
3291 mutex_lock(&wm8994->accdet_lock);
3292
3293 reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
3294 if (reg < 0) {
3295 dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
3296 mutex_unlock(&wm8994->accdet_lock);
3297 return IRQ_NONE;
3298 }
3299
3300 dev_dbg(codec->dev, "JACKDET %x\n", reg);
3301
Mark Brownc9865642012-03-12 16:31:50 +00003302 present = reg & WM1811_JACKDET_LVL;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003303
Mark Brownc9865642012-03-12 16:31:50 +00003304 if (present) {
3305 dev_dbg(codec->dev, "Jack detected\n");
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003306
Mark Browne9d9a962012-04-26 16:07:32 +01003307 wm8958_micd_set_rate(codec);
3308
Mark Brown55a27782012-02-21 13:45:53 +00003309 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3310 WM8958_MICB2_DISCH, 0);
3311
Mark Brown378ec0c2012-03-01 19:01:43 +00003312 /* Disable debounce while inserted */
3313 snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
3314 WM1811_JACKDET_DB, 0);
3315
Mark Brownb9e67e5e2012-02-28 19:03:37 +00003316 /*
3317 * Start off measument of microphone impedence to find
3318 * out what's actually there.
3319 */
3320 wm8994->mic_detecting = true;
3321 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
3322
3323 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3324 WM8958_MICD_ENA, WM8958_MICD_ENA);
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003325 } else {
3326 dev_dbg(codec->dev, "Jack not detected\n");
3327
Mark Brown55a27782012-02-21 13:45:53 +00003328 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3329 WM8958_MICB2_DISCH, WM8958_MICB2_DISCH);
3330
Mark Brown378ec0c2012-03-01 19:01:43 +00003331 /* Enable debounce while removed */
3332 snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
3333 WM1811_JACKDET_DB, WM1811_JACKDET_DB);
3334
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003335 wm8994->mic_detecting = false;
3336 wm8994->jack_mic = false;
3337 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3338 WM8958_MICD_ENA, 0);
3339 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
3340 }
3341
3342 mutex_unlock(&wm8994->accdet_lock);
3343
Mark Brownc9865642012-03-12 16:31:50 +00003344 /* If required for an external cap force MICBIAS on */
3345 if (wm8994->pdata->jd_ext_cap) {
Mark Brownc9865642012-03-12 16:31:50 +00003346 if (present)
3347 snd_soc_dapm_force_enable_pin(&codec->dapm,
3348 "MICBIAS2");
3349 else
3350 snd_soc_dapm_disable_pin(&codec->dapm, "MICBIAS2");
Mark Brownc9865642012-03-12 16:31:50 +00003351 }
3352
3353 if (present)
3354 snd_soc_jack_report(wm8994->micdet[0].jack,
3355 SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
3356 else
3357 snd_soc_jack_report(wm8994->micdet[0].jack, 0,
3358 SND_JACK_MECHANICAL | SND_JACK_HEADSET |
3359 wm8994->btn_mask);
3360
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003361 return IRQ_HANDLED;
3362}
3363
Mark Brown821edd22010-11-26 15:21:09 +00003364/**
3365 * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
3366 *
3367 * @codec: WM8958 codec
3368 * @jack: jack to report detection events on
3369 *
3370 * Enable microphone detection functionality for the WM8958. By
3371 * default simple detection which supports the detection of up to 6
3372 * buttons plus video and microphone functionality is supported.
3373 *
3374 * The WM8958 has an advanced jack detection facility which is able to
3375 * support complex accessory detection, especially when used in
3376 * conjunction with external circuitry. In order to provide maximum
3377 * flexiblity a callback is provided which allows a completely custom
3378 * detection algorithm.
3379 */
3380int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
3381 wm8958_micdet_cb cb, void *cb_data)
3382{
3383 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003384 struct wm8994 *control = wm8994->wm8994;
Mark Brown4585790d2011-11-30 10:55:14 +00003385 u16 micd_lvl_sel;
Mark Brown821edd22010-11-26 15:21:09 +00003386
Mark Brown81204c82011-05-24 17:35:53 +08003387 switch (control->type) {
3388 case WM1811:
3389 case WM8958:
3390 break;
3391 default:
Mark Brown821edd22010-11-26 15:21:09 +00003392 return -EINVAL;
Mark Brown81204c82011-05-24 17:35:53 +08003393 }
Mark Brown821edd22010-11-26 15:21:09 +00003394
3395 if (jack) {
3396 if (!cb) {
3397 dev_dbg(codec->dev, "Using default micdet callback\n");
3398 cb = wm8958_default_micdet;
3399 cb_data = codec;
3400 }
3401
Mark Brown4cdf5e42011-11-29 14:36:17 +00003402 snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
Mark Brown7d464b22012-03-03 18:46:06 +00003403 snd_soc_dapm_sync(&codec->dapm);
Mark Brown4cdf5e42011-11-29 14:36:17 +00003404
Mark Brown821edd22010-11-26 15:21:09 +00003405 wm8994->micdet[0].jack = jack;
3406 wm8994->jack_cb = cb;
3407 wm8994->jack_cb_data = cb_data;
3408
Mark Brown157a75e2011-11-30 13:43:51 +00003409 wm8994->mic_detecting = true;
Mark Brownb00adf72011-08-13 11:57:18 +09003410 wm8994->jack_mic = false;
3411
3412 wm8958_micd_set_rate(codec);
3413
Mark Brown4585790d2011-11-30 10:55:14 +00003414 /* Detect microphones and short circuits by default */
3415 if (wm8994->pdata->micd_lvl_sel)
3416 micd_lvl_sel = wm8994->pdata->micd_lvl_sel;
3417 else
3418 micd_lvl_sel = 0x41;
3419
3420 wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
3421 SND_JACK_BTN_2 | SND_JACK_BTN_3 |
3422 SND_JACK_BTN_4 | SND_JACK_BTN_5;
3423
Mark Brownb00adf72011-08-13 11:57:18 +09003424 snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
Mark Brown4585790d2011-11-30 10:55:14 +00003425 WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
Mark Brownb00adf72011-08-13 11:57:18 +09003426
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003427 WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
3428
3429 /*
3430 * If we can use jack detection start off with that,
3431 * otherwise jump straight to microphone detection.
3432 */
3433 if (wm8994->jackdet) {
Mark Brown55a27782012-02-21 13:45:53 +00003434 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3435 WM8958_MICB2_DISCH,
3436 WM8958_MICB2_DISCH);
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003437 snd_soc_update_bits(codec, WM8994_LDO_1,
3438 WM8994_LDO1_DISCH, 0);
3439 wm1811_jackdet_set_mode(codec,
3440 WM1811_JACKDET_MODE_JACK);
3441 } else {
3442 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3443 WM8958_MICD_ENA, WM8958_MICD_ENA);
3444 }
3445
Mark Brown821edd22010-11-26 15:21:09 +00003446 } else {
3447 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3448 WM8958_MICD_ENA, 0);
Mark Brownafaf1592012-03-03 18:46:36 +00003449 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_NONE);
Mark Brown4cdf5e42011-11-29 14:36:17 +00003450 snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
Mark Brown7d464b22012-03-03 18:46:06 +00003451 snd_soc_dapm_sync(&codec->dapm);
Mark Brown821edd22010-11-26 15:21:09 +00003452 }
3453
3454 return 0;
3455}
3456EXPORT_SYMBOL_GPL(wm8958_mic_detect);
3457
3458static irqreturn_t wm8958_mic_irq(int irq, void *data)
3459{
3460 struct wm8994_priv *wm8994 = data;
3461 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown19940b32011-08-19 18:05:05 +09003462 int reg, count;
Mark Brown821edd22010-11-26 15:21:09 +00003463
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003464 /*
3465 * Jack detection may have detected a removal simulataneously
3466 * with an update of the MICDET status; if so it will have
3467 * stopped detection and we can ignore this interrupt.
3468 */
Mark Brownc9865642012-03-12 16:31:50 +00003469 if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA))
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003470 return IRQ_HANDLED;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003471
Mark Brown19940b32011-08-19 18:05:05 +09003472 /* We may occasionally read a detection without an impedence
3473 * range being provided - if that happens loop again.
3474 */
3475 count = 10;
3476 do {
3477 reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
3478 if (reg < 0) {
3479 dev_err(codec->dev,
3480 "Failed to read mic detect status: %d\n",
3481 reg);
3482 return IRQ_NONE;
3483 }
Mark Brown821edd22010-11-26 15:21:09 +00003484
Mark Brown19940b32011-08-19 18:05:05 +09003485 if (!(reg & WM8958_MICD_VALID)) {
3486 dev_dbg(codec->dev, "Mic detect data not valid\n");
3487 goto out;
3488 }
3489
3490 if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
3491 break;
3492
3493 msleep(1);
3494 } while (count--);
3495
3496 if (count == 0)
3497 dev_warn(codec->dev, "No impedence range reported for jack\n");
Mark Brown821edd22010-11-26 15:21:09 +00003498
Mark Brown7116f452010-12-29 13:05:21 +00003499#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00003500 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00003501#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00003502
Mark Brown821edd22010-11-26 15:21:09 +00003503 if (wm8994->jack_cb)
3504 wm8994->jack_cb(reg, wm8994->jack_cb_data);
3505 else
3506 dev_warn(codec->dev, "Accessory detection with no callback\n");
3507
3508out:
3509 return IRQ_HANDLED;
3510}
3511
Mark Brown3b1af3f2011-07-14 12:38:18 +09003512static irqreturn_t wm8994_fifo_error(int irq, void *data)
3513{
3514 struct snd_soc_codec *codec = data;
3515
3516 dev_err(codec->dev, "FIFO error\n");
3517
3518 return IRQ_HANDLED;
3519}
3520
Mark Brownf0b182b2011-08-16 12:01:27 +09003521static irqreturn_t wm8994_temp_warn(int irq, void *data)
3522{
3523 struct snd_soc_codec *codec = data;
3524
3525 dev_err(codec->dev, "Thermal warning\n");
3526
3527 return IRQ_HANDLED;
3528}
3529
3530static irqreturn_t wm8994_temp_shut(int irq, void *data)
3531{
3532 struct snd_soc_codec *codec = data;
3533
3534 dev_crit(codec->dev, "Thermal shutdown\n");
3535
3536 return IRQ_HANDLED;
3537}
3538
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003539static int wm8994_codec_probe(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003540{
Mark Brownd9a76662011-07-24 12:49:52 +01003541 struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
Mark Brown2bc16ed2012-03-03 23:24:39 +00003542 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003543 struct snd_soc_dapm_context *dapm = &codec->dapm;
Mark Brownd9a76662011-07-24 12:49:52 +01003544 unsigned int reg;
Mark Brownec62dbd2010-08-15 14:56:40 +01003545 int ret, i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003546
Mark Brown2bc16ed2012-03-03 23:24:39 +00003547 wm8994->codec = codec;
Mark Brownd9a76662011-07-24 12:49:52 +01003548 codec->control_data = control->regmap;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003549
Mark Brownd9a76662011-07-24 12:49:52 +01003550 snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
Mark Brown2a8a8562011-07-24 12:20:41 +01003551
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003552 wm8994->codec = codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003553
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003554 mutex_init(&wm8994->accdet_lock);
3555
Mark Brownc7ebf932011-07-12 19:47:59 +09003556 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
3557 init_completion(&wm8994->fll_locked[i]);
3558
Mark Brown9b7c5252011-02-17 20:05:44 -08003559 if (wm8994->pdata && wm8994->pdata->micdet_irq)
3560 wm8994->micdet_irq = wm8994->pdata->micdet_irq;
3561 else if (wm8994->pdata && wm8994->pdata->irq_base)
3562 wm8994->micdet_irq = wm8994->pdata->irq_base +
3563 WM8994_IRQ_MIC1_DET;
3564
Mark Brown39fb51a2010-11-26 17:23:43 +00003565 pm_runtime_enable(codec->dev);
Mark Brown5fab51742012-02-06 18:37:08 +00003566 pm_runtime_idle(codec->dev);
Mark Brown39fb51a2010-11-26 17:23:43 +00003567
Mark Brownf959dee2012-01-31 16:16:47 +00003568 /* By default use idle_bias_off, will override for WM8994 */
3569 codec->dapm.idle_bias_off = 1;
3570
Mark Brown9e6e96a2010-01-29 17:47:12 +00003571 /* Set revision-specific configuration */
Mark Brownb6b05692010-08-13 12:58:20 +01003572 wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
Mark Brown3a423152010-11-26 15:21:06 +00003573 switch (control->type) {
3574 case WM8994:
Mark Brownf959dee2012-01-31 16:16:47 +00003575 /* Single ended line outputs should have VMID on. */
3576 if (!wm8994->pdata->lineout1_diff ||
3577 !wm8994->pdata->lineout2_diff)
3578 codec->dapm.idle_bias_off = 0;
3579
Mark Brown3a423152010-11-26 15:21:06 +00003580 switch (wm8994->revision) {
3581 case 2:
3582 case 3:
Mark Brown4537c4e2011-08-01 13:10:16 +09003583 wm8994->hubs.dcs_codes_l = -5;
3584 wm8994->hubs.dcs_codes_r = -5;
Mark Brown3a423152010-11-26 15:21:06 +00003585 wm8994->hubs.hp_startup_mode = 1;
3586 wm8994->hubs.dcs_readback_mode = 1;
Mark Brownf9acf9f2011-06-07 23:23:52 +01003587 wm8994->hubs.series_startup = 1;
Mark Brown3a423152010-11-26 15:21:06 +00003588 break;
3589 default:
Mark Brown79ef0ab2011-08-01 13:02:17 +09003590 wm8994->hubs.dcs_readback_mode = 2;
Mark Brown3a423152010-11-26 15:21:06 +00003591 break;
3592 }
Mark Brown280ec8b2011-08-10 22:19:19 +09003593 break;
Mark Brown3a423152010-11-26 15:21:06 +00003594
3595 case WM8958:
Mark Brown8437f702010-03-29 17:09:45 +01003596 wm8994->hubs.dcs_readback_mode = 1;
Mark Brown29fdc362012-02-21 10:50:50 +00003597 wm8994->hubs.hp_startup_mode = 1;
Mark Brown20dc24a2012-04-05 12:55:20 +01003598
3599 switch (wm8994->revision) {
3600 case 0:
3601 break;
3602 default:
3603 wm8994->fll_byp = true;
3604 break;
3605 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003606 break;
Mark Brown3a423152010-11-26 15:21:06 +00003607
Mark Brown81204c82011-05-24 17:35:53 +08003608 case WM1811:
3609 wm8994->hubs.dcs_readback_mode = 2;
3610 wm8994->hubs.no_series_update = 1;
Mark Brown29fdc362012-02-21 10:50:50 +00003611 wm8994->hubs.hp_startup_mode = 1;
Mark Brown67109cb2012-02-29 16:40:08 +00003612 wm8994->hubs.no_cache_class_w = true;
Mark Brown20dc24a2012-04-05 12:55:20 +01003613 wm8994->fll_byp = true;
Mark Brown81204c82011-05-24 17:35:53 +08003614
3615 switch (wm8994->revision) {
3616 case 0:
3617 case 1:
Mark Brownfc8e6e82011-11-28 18:48:46 +00003618 case 2:
3619 case 3:
Mark Brown6473a142011-10-17 19:38:52 +01003620 wm8994->hubs.dcs_codes_l = -9;
Mark Browne1660582012-03-21 13:22:40 +00003621 wm8994->hubs.dcs_codes_r = -7;
Mark Brown81204c82011-05-24 17:35:53 +08003622 break;
3623 default:
3624 break;
3625 }
3626
3627 snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
3628 WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
3629 break;
3630
Mark Brown9e6e96a2010-01-29 17:47:12 +00003631 default:
3632 break;
3633 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003634
Mark Brown2a8a8562011-07-24 12:20:41 +01003635 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
Mark Brown3b1af3f2011-07-14 12:38:18 +09003636 wm8994_fifo_error, "FIFO error", codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003637 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
Mark Brownf0b182b2011-08-16 12:01:27 +09003638 wm8994_temp_warn, "Thermal warning", codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003639 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
Mark Brownf0b182b2011-08-16 12:01:27 +09003640 wm8994_temp_shut, "Thermal shutdown", codec);
Mark Brown3b1af3f2011-07-14 12:38:18 +09003641
Mark Brown2a8a8562011-07-24 12:20:41 +01003642 ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09003643 wm_hubs_dcs_done, "DC servo done",
3644 &wm8994->hubs);
3645 if (ret == 0)
3646 wm8994->hubs.dcs_done_irq = true;
3647
Mark Brown3a423152010-11-26 15:21:06 +00003648 switch (control->type) {
3649 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08003650 if (wm8994->micdet_irq) {
3651 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
3652 wm8994_mic_irq,
3653 IRQF_TRIGGER_RISING,
3654 "Mic1 detect",
3655 wm8994);
3656 if (ret != 0)
3657 dev_warn(codec->dev,
3658 "Failed to request Mic1 detect IRQ: %d\n",
3659 ret);
3660 }
Mark Brown88766982010-03-29 20:57:12 +01003661
Mark Brown2a8a8562011-07-24 12:20:41 +01003662 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003663 WM8994_IRQ_MIC1_SHRT,
3664 wm8994_mic_irq, "Mic 1 short",
3665 wm8994);
3666 if (ret != 0)
3667 dev_warn(codec->dev,
3668 "Failed to request Mic1 short IRQ: %d\n",
3669 ret);
Mark Brown88766982010-03-29 20:57:12 +01003670
Mark Brown2a8a8562011-07-24 12:20:41 +01003671 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003672 WM8994_IRQ_MIC2_DET,
3673 wm8994_mic_irq, "Mic 2 detect",
3674 wm8994);
3675 if (ret != 0)
3676 dev_warn(codec->dev,
3677 "Failed to request Mic2 detect IRQ: %d\n",
3678 ret);
Mark Brown88766982010-03-29 20:57:12 +01003679
Mark Brown2a8a8562011-07-24 12:20:41 +01003680 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003681 WM8994_IRQ_MIC2_SHRT,
3682 wm8994_mic_irq, "Mic 2 short",
3683 wm8994);
3684 if (ret != 0)
3685 dev_warn(codec->dev,
3686 "Failed to request Mic2 short IRQ: %d\n",
3687 ret);
3688 break;
Mark Brown821edd22010-11-26 15:21:09 +00003689
3690 case WM8958:
Mark Brown81204c82011-05-24 17:35:53 +08003691 case WM1811:
Mark Brown9b7c5252011-02-17 20:05:44 -08003692 if (wm8994->micdet_irq) {
3693 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
3694 wm8958_mic_irq,
3695 IRQF_TRIGGER_RISING,
3696 "Mic detect",
3697 wm8994);
3698 if (ret != 0)
3699 dev_warn(codec->dev,
3700 "Failed to request Mic detect IRQ: %d\n",
3701 ret);
3702 }
Mark Brown3a423152010-11-26 15:21:06 +00003703 }
Mark Brown88766982010-03-29 20:57:12 +01003704
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003705 switch (control->type) {
3706 case WM1811:
3707 if (wm8994->revision > 1) {
3708 ret = wm8994_request_irq(wm8994->wm8994,
3709 WM8994_IRQ_GPIO(6),
3710 wm1811_jackdet_irq, "JACKDET",
3711 wm8994);
3712 if (ret == 0)
3713 wm8994->jackdet = true;
3714 }
3715 break;
3716 default:
3717 break;
3718 }
3719
Mark Brownc7ebf932011-07-12 19:47:59 +09003720 wm8994->fll_locked_irq = true;
3721 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
Mark Brown2a8a8562011-07-24 12:20:41 +01003722 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brownc7ebf932011-07-12 19:47:59 +09003723 WM8994_IRQ_FLL1_LOCK + i,
3724 wm8994_fll_locked_irq, "FLL lock",
3725 &wm8994->fll_locked[i]);
3726 if (ret != 0)
3727 wm8994->fll_locked_irq = false;
3728 }
3729
Mark Brown27060b3c2012-02-06 18:42:14 +00003730 /* Make sure we can read from the GPIOs if they're inputs */
3731 pm_runtime_get_sync(codec->dev);
3732
Mark Brown9e6e96a2010-01-29 17:47:12 +00003733 /* Remember if AIFnLRCLK is configured as a GPIO. This should be
3734 * configured on init - if a system wants to do this dynamically
3735 * at runtime we can deal with that then.
3736 */
Mark Brownd9a76662011-07-24 12:49:52 +01003737 ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003738 if (ret < 0) {
3739 dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003740 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003741 }
Mark Brownd9a76662011-07-24 12:49:52 +01003742 if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00003743 wm8994->lrclk_shared[0] = 1;
3744 wm8994_dai[0].symmetric_rates = 1;
3745 } else {
3746 wm8994->lrclk_shared[0] = 0;
3747 }
3748
Mark Brownd9a76662011-07-24 12:49:52 +01003749 ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003750 if (ret < 0) {
3751 dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003752 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003753 }
Mark Brownd9a76662011-07-24 12:49:52 +01003754 if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00003755 wm8994->lrclk_shared[1] = 1;
3756 wm8994_dai[1].symmetric_rates = 1;
3757 } else {
3758 wm8994->lrclk_shared[1] = 0;
3759 }
3760
Mark Brown27060b3c2012-02-06 18:42:14 +00003761 pm_runtime_put(codec->dev);
3762
Mark Brown9e6e96a2010-01-29 17:47:12 +00003763 /* Latch volume updates (right only; we always do left then right). */
Mark Brownbaa81602011-04-06 10:52:42 +09003764 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
3765 WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003766 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
3767 WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003768 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
3769 WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003770 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
3771 WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003772 snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
3773 WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003774 snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
3775 WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003776 snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
3777 WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003778 snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
3779 WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003780 snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
3781 WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003782 snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
3783 WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003784 snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
3785 WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003786 snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
3787 WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003788 snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
3789 WM8994_DAC1_VU, WM8994_DAC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003790 snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
3791 WM8994_DAC1_VU, WM8994_DAC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003792 snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
3793 WM8994_DAC2_VU, WM8994_DAC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003794 snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
3795 WM8994_DAC2_VU, WM8994_DAC2_VU);
3796
3797 /* Set the low bit of the 3D stereo depth so TLV matches */
3798 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
3799 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
3800 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
3801 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
3802 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
3803 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
3804 snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
3805 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
3806 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
3807
Mark Brown5b739672011-07-06 00:08:43 -07003808 /* Unconditionally enable AIF1 ADC TDM mode on chips which can
3809 * use this; it only affects behaviour on idle TDM clock
3810 * cycles. */
3811 switch (control->type) {
3812 case WM8994:
3813 case WM8958:
3814 snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
3815 WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
3816 break;
3817 default:
3818 break;
3819 }
Mark Brownd1ce6b22010-07-20 10:13:14 +01003820
Mark Brown500fa302011-11-29 19:58:19 +00003821 /* Put MICBIAS into bypass mode by default on newer devices */
3822 switch (control->type) {
3823 case WM8958:
3824 case WM1811:
3825 snd_soc_update_bits(codec, WM8958_MICBIAS1,
3826 WM8958_MICB1_MODE, WM8958_MICB1_MODE);
3827 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3828 WM8958_MICB2_MODE, WM8958_MICB2_MODE);
3829 break;
3830 default:
3831 break;
3832 }
3833
Mark Brown9e6e96a2010-01-29 17:47:12 +00003834 wm8994_update_class_w(codec);
3835
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003836 wm8994_handle_pdata(wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003837
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003838 wm_hubs_add_analogue_controls(codec);
Liam Girdwood022658b2012-02-03 17:43:09 +00003839 snd_soc_add_codec_controls(codec, wm8994_snd_controls,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003840 ARRAY_SIZE(wm8994_snd_controls));
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003841 snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003842 ARRAY_SIZE(wm8994_dapm_widgets));
Mark Brownc4431df2010-11-26 15:21:07 +00003843
3844 switch (control->type) {
3845 case WM8994:
3846 snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
3847 ARRAY_SIZE(wm8994_specific_dapm_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003848 if (wm8994->revision < 4) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003849 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
3850 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00003851 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
3852 ARRAY_SIZE(wm8994_adc_revd_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003853 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
3854 ARRAY_SIZE(wm8994_dac_revd_widgets));
3855 } else {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003856 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3857 ARRAY_SIZE(wm8994_lateclk_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00003858 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3859 ARRAY_SIZE(wm8994_adc_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003860 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3861 ARRAY_SIZE(wm8994_dac_widgets));
3862 }
Mark Brownc4431df2010-11-26 15:21:07 +00003863 break;
3864 case WM8958:
Liam Girdwood022658b2012-02-03 17:43:09 +00003865 snd_soc_add_codec_controls(codec, wm8958_snd_controls,
Mark Brownc4431df2010-11-26 15:21:07 +00003866 ARRAY_SIZE(wm8958_snd_controls));
3867 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
3868 ARRAY_SIZE(wm8958_dapm_widgets));
Mark Brown780e2802011-03-11 18:00:19 +00003869 if (wm8994->revision < 1) {
3870 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
3871 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
3872 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
3873 ARRAY_SIZE(wm8994_adc_revd_widgets));
3874 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
3875 ARRAY_SIZE(wm8994_dac_revd_widgets));
3876 } else {
3877 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3878 ARRAY_SIZE(wm8994_lateclk_widgets));
3879 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3880 ARRAY_SIZE(wm8994_adc_widgets));
3881 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3882 ARRAY_SIZE(wm8994_dac_widgets));
3883 }
Mark Brownc4431df2010-11-26 15:21:07 +00003884 break;
Mark Brown81204c82011-05-24 17:35:53 +08003885
3886 case WM1811:
Liam Girdwood022658b2012-02-03 17:43:09 +00003887 snd_soc_add_codec_controls(codec, wm8958_snd_controls,
Mark Brown81204c82011-05-24 17:35:53 +08003888 ARRAY_SIZE(wm8958_snd_controls));
3889 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
3890 ARRAY_SIZE(wm8958_dapm_widgets));
3891 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3892 ARRAY_SIZE(wm8994_lateclk_widgets));
3893 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3894 ARRAY_SIZE(wm8994_adc_widgets));
3895 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3896 ARRAY_SIZE(wm8994_dac_widgets));
3897 break;
Mark Brownc4431df2010-11-26 15:21:07 +00003898 }
Mark Brownc4431df2010-11-26 15:21:07 +00003899
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003900 wm_hubs_add_analogue_routes(codec, 0, 0);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003901 snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
Mark Brown9e6e96a2010-01-29 17:47:12 +00003902
Mark Brownc4431df2010-11-26 15:21:07 +00003903 switch (control->type) {
3904 case WM8994:
3905 snd_soc_dapm_add_routes(dapm, wm8994_intercon,
3906 ARRAY_SIZE(wm8994_intercon));
Mark Brown6ed8f142011-02-03 16:27:35 +00003907
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003908 if (wm8994->revision < 4) {
Mark Brown6ed8f142011-02-03 16:27:35 +00003909 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
3910 ARRAY_SIZE(wm8994_revd_intercon));
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003911 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
3912 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
3913 } else {
3914 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3915 ARRAY_SIZE(wm8994_lateclk_intercon));
3916 }
Mark Brownc4431df2010-11-26 15:21:07 +00003917 break;
3918 case WM8958:
Mark Brown780e2802011-03-11 18:00:19 +00003919 if (wm8994->revision < 1) {
3920 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
3921 ARRAY_SIZE(wm8994_revd_intercon));
3922 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
3923 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
3924 } else {
3925 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3926 ARRAY_SIZE(wm8994_lateclk_intercon));
3927 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
3928 ARRAY_SIZE(wm8958_intercon));
3929 }
Mark Brownf701a2e2011-03-09 19:31:01 +00003930
3931 wm8958_dsp2_init(codec);
Mark Brownc4431df2010-11-26 15:21:07 +00003932 break;
Mark Brown81204c82011-05-24 17:35:53 +08003933 case WM1811:
3934 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3935 ARRAY_SIZE(wm8994_lateclk_intercon));
3936 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
3937 ARRAY_SIZE(wm8958_intercon));
3938 break;
Mark Brownc4431df2010-11-26 15:21:07 +00003939 }
3940
Mark Brown9e6e96a2010-01-29 17:47:12 +00003941 return 0;
3942
Mark Brown88766982010-03-29 20:57:12 +01003943err_irq:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003944 if (wm8994->jackdet)
3945 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01003946 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
3947 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
3948 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
Mark Brown9b7c5252011-02-17 20:05:44 -08003949 if (wm8994->micdet_irq)
3950 free_irq(wm8994->micdet_irq, wm8994);
Mark Brownc7ebf932011-07-12 19:47:59 +09003951 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
Mark Brown2a8a8562011-07-24 12:20:41 +01003952 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
Mark Brownc7ebf932011-07-12 19:47:59 +09003953 &wm8994->fll_locked[i]);
Mark Brown2a8a8562011-07-24 12:20:41 +01003954 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09003955 &wm8994->hubs);
Mark Brown2a8a8562011-07-24 12:20:41 +01003956 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
3957 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
3958 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
Mark Browna421a0e2011-12-29 11:08:34 +00003959
Mark Brown9e6e96a2010-01-29 17:47:12 +00003960 return ret;
3961}
3962
Jesper Juhl34ff0f92012-04-09 22:52:19 +02003963static int wm8994_codec_remove(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003964{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003965 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003966 struct wm8994 *control = wm8994->wm8994;
Mark Brownc7ebf932011-07-12 19:47:59 +09003967 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003968
3969 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003970
Mark Brown39fb51a2010-11-26 17:23:43 +00003971 pm_runtime_disable(codec->dev);
3972
Mark Brownc7ebf932011-07-12 19:47:59 +09003973 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
Mark Brown2a8a8562011-07-24 12:20:41 +01003974 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
Mark Brownc7ebf932011-07-12 19:47:59 +09003975 &wm8994->fll_locked[i]);
3976
Mark Brown2a8a8562011-07-24 12:20:41 +01003977 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09003978 &wm8994->hubs);
Mark Brown2a8a8562011-07-24 12:20:41 +01003979 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
3980 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
3981 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
Mark Brownb30ead52011-07-12 15:47:17 +09003982
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003983 if (wm8994->jackdet)
3984 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
3985
Mark Brown3a423152010-11-26 15:21:06 +00003986 switch (control->type) {
3987 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08003988 if (wm8994->micdet_irq)
3989 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01003990 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
Mark Brown3a423152010-11-26 15:21:06 +00003991 wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01003992 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
Mark Brown3a423152010-11-26 15:21:06 +00003993 wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01003994 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
Mark Brown3a423152010-11-26 15:21:06 +00003995 wm8994);
3996 break;
Mark Brown821edd22010-11-26 15:21:09 +00003997
Mark Brown81204c82011-05-24 17:35:53 +08003998 case WM1811:
Mark Brown821edd22010-11-26 15:21:09 +00003999 case WM8958:
Mark Brown9b7c5252011-02-17 20:05:44 -08004000 if (wm8994->micdet_irq)
4001 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown821edd22010-11-26 15:21:09 +00004002 break;
Mark Brown3a423152010-11-26 15:21:06 +00004003 }
Jesper Juhl34ff0f92012-04-09 22:52:19 +02004004 release_firmware(wm8994->mbc);
4005 release_firmware(wm8994->mbc_vss);
4006 release_firmware(wm8994->enh_eq);
Axel Lin24fb2b12010-11-23 15:58:39 +08004007 kfree(wm8994->retune_mobile_texts);
Mark Brown9e6e96a2010-01-29 17:47:12 +00004008 return 0;
4009}
4010
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004011static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
4012 .probe = wm8994_codec_probe,
4013 .remove = wm8994_codec_remove,
Mark Brown4752a882012-03-04 02:16:01 +00004014 .suspend = wm8994_codec_suspend,
4015 .resume = wm8994_codec_resume,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004016 .set_bias_level = wm8994_set_bias_level,
4017};
4018
4019static int __devinit wm8994_probe(struct platform_device *pdev)
4020{
Mark Brown2bc16ed2012-03-03 23:24:39 +00004021 struct wm8994_priv *wm8994;
4022
4023 wm8994 = devm_kzalloc(&pdev->dev, sizeof(struct wm8994_priv),
4024 GFP_KERNEL);
4025 if (wm8994 == NULL)
4026 return -ENOMEM;
4027 platform_set_drvdata(pdev, wm8994);
4028
4029 wm8994->wm8994 = dev_get_drvdata(pdev->dev.parent);
4030 wm8994->pdata = dev_get_platdata(pdev->dev.parent);
4031
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004032 return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
4033 wm8994_dai, ARRAY_SIZE(wm8994_dai));
4034}
4035
4036static int __devexit wm8994_remove(struct platform_device *pdev)
4037{
4038 snd_soc_unregister_codec(&pdev->dev);
4039 return 0;
4040}
4041
Mark Brown4752a882012-03-04 02:16:01 +00004042#ifdef CONFIG_PM_SLEEP
4043static int wm8994_suspend(struct device *dev)
4044{
4045 struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
4046
4047 /* Drop down to power saving mode when system is suspended */
4048 if (wm8994->jackdet && !wm8994->active_refcount)
4049 regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
4050 WM1811_JACKDET_MODE_MASK,
4051 wm8994->jackdet_mode);
4052
4053 return 0;
4054}
4055
4056static int wm8994_resume(struct device *dev)
4057{
4058 struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
4059
4060 if (wm8994->jackdet && wm8994->jack_cb)
4061 regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
4062 WM1811_JACKDET_MODE_MASK,
4063 WM1811_JACKDET_MODE_AUDIO);
4064
4065 return 0;
4066}
4067#endif
4068
4069static const struct dev_pm_ops wm8994_pm_ops = {
4070 SET_SYSTEM_SLEEP_PM_OPS(wm8994_suspend, wm8994_resume)
4071};
4072
Mark Brown9e6e96a2010-01-29 17:47:12 +00004073static struct platform_driver wm8994_codec_driver = {
4074 .driver = {
Mark Brown4752a882012-03-04 02:16:01 +00004075 .name = "wm8994-codec",
4076 .owner = THIS_MODULE,
4077 .pm = &wm8994_pm_ops,
4078 },
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004079 .probe = wm8994_probe,
4080 .remove = __devexit_p(wm8994_remove),
Mark Brown9e6e96a2010-01-29 17:47:12 +00004081};
4082
Mark Brown5bbcc3c2011-11-23 22:52:08 +00004083module_platform_driver(wm8994_codec_driver);
Mark Brown9e6e96a2010-01-29 17:47:12 +00004084
4085MODULE_DESCRIPTION("ASoC WM8994 driver");
4086MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
4087MODULE_LICENSE("GPL");
4088MODULE_ALIAS("platform:wm8994-codec");