blob: dbbe1d621bee21b58b5962f70f38c0a5a1b85919 [file] [log] [blame]
Harry Wentland45622362017-09-12 15:58:20 -04001/*
2 * Copyright 2012-14 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: AMD
23 *
24 */
25
26#ifndef DC_INTERFACE_H_
27#define DC_INTERFACE_H_
28
29#include "dc_types.h"
Harry Wentland45622362017-09-12 15:58:20 -040030#include "grph_object_defs.h"
31#include "logger_types.h"
32#include "gpio_types.h"
33#include "link_service_types.h"
Harry Wentlandd0778eb2017-07-22 20:05:20 -040034#include "grph_object_ctrl_defs.h"
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -040035#include <inc/hw/opp.h>
Harry Wentland45622362017-09-12 15:58:20 -040036
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040037#include "inc/hw_sequencer.h"
Roman Libe7c97f2017-08-14 17:35:08 -040038#include "inc/compressor.h"
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040039#include "dml/display_mode_lib.h"
40
Tony Cheng2e1cc332017-09-26 17:06:26 -040041#define DC_VER "3.1.03"
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040042
Harry Wentland091a97e2016-12-06 12:25:52 -050043#define MAX_SURFACES 3
Aric Cyrab2541b2016-12-29 15:27:12 -050044#define MAX_STREAMS 6
Harry Wentland45622362017-09-12 15:58:20 -040045#define MAX_SINKS_PER_LINK 4
46
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040047
Harry Wentland45622362017-09-12 15:58:20 -040048/*******************************************************************************
49 * Display Core Interfaces
50 ******************************************************************************/
Harry Wentland45622362017-09-12 15:58:20 -040051struct dc_caps {
Aric Cyrab2541b2016-12-29 15:27:12 -050052 uint32_t max_streams;
Harry Wentland45622362017-09-12 15:58:20 -040053 uint32_t max_links;
54 uint32_t max_audios;
55 uint32_t max_slave_planes;
Harry Wentland3be5262e2017-07-27 09:55:38 -040056 uint32_t max_planes;
Harry Wentland45622362017-09-12 15:58:20 -040057 uint32_t max_downscale_ratio;
58 uint32_t i2c_speed_in_khz;
Tony Chenga37656b2017-02-08 22:13:52 -050059 unsigned int max_cursor_size;
Tony Chenga32a7702017-09-25 18:06:11 -040060 bool dcc_const_color;
Harry Wentland45622362017-09-12 15:58:20 -040061};
62
Harry Wentland45622362017-09-12 15:58:20 -040063struct dc_dcc_surface_param {
Harry Wentland45622362017-09-12 15:58:20 -040064 struct dc_size surface_size;
Anthony Kooebf055f2017-06-14 10:19:57 -040065 enum surface_pixel_format format;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -040066 enum swizzle_mode_values swizzle_mode;
Harry Wentland45622362017-09-12 15:58:20 -040067 enum dc_scan_direction scan;
68};
69
70struct dc_dcc_setting {
71 unsigned int max_compressed_blk_size;
72 unsigned int max_uncompressed_blk_size;
73 bool independent_64b_blks;
74};
75
76struct dc_surface_dcc_cap {
Harry Wentland45622362017-09-12 15:58:20 -040077 union {
78 struct {
79 struct dc_dcc_setting rgb;
80 } grph;
81
82 struct {
83 struct dc_dcc_setting luma;
84 struct dc_dcc_setting chroma;
85 } video;
86 };
Anthony Kooebf055f2017-06-14 10:19:57 -040087
88 bool capable;
89 bool const_color_support;
Harry Wentland45622362017-09-12 15:58:20 -040090};
91
Sylvia Tsai94267b32017-04-21 15:29:55 -040092struct dc_static_screen_events {
93 bool cursor_update;
94 bool surface_update;
95 bool overlay_update;
96};
97
Harry Wentland45622362017-09-12 15:58:20 -040098/* Forward declaration*/
99struct dc;
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400100struct dc_plane_state;
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400101struct dc_state;
Harry Wentland45622362017-09-12 15:58:20 -0400102
103struct dc_cap_funcs {
Alex Deucherff5ef992017-06-15 16:27:42 -0400104 bool (*get_dcc_compression_cap)(const struct dc *dc,
105 const struct dc_dcc_surface_param *input,
106 struct dc_surface_dcc_cap *output);
Harry Wentland45622362017-09-12 15:58:20 -0400107};
108
Harry Wentland0971c402017-07-27 09:33:33 -0400109struct dc_stream_state_funcs {
Harry Wentland45622362017-09-12 15:58:20 -0400110 bool (*adjust_vmin_vmax)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400111 struct dc_stream_state **stream,
Harry Wentland45622362017-09-12 15:58:20 -0400112 int num_streams,
113 int vmin,
114 int vmax);
Eric Cook72ada5f2017-04-18 15:24:50 -0400115 bool (*get_crtc_position)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400116 struct dc_stream_state **stream,
Eric Cook72ada5f2017-04-18 15:24:50 -0400117 int num_streams,
118 unsigned int *v_pos,
119 unsigned int *nom_v_pos);
120
Harry Wentland45622362017-09-12 15:58:20 -0400121 bool (*set_gamut_remap)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400122 const struct dc_stream_state *stream);
Sylvia Tsai94267b32017-04-21 15:29:55 -0400123
Yue Hin Lauabe07e82017-06-28 17:21:42 -0400124 bool (*program_csc_matrix)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400125 struct dc_stream_state *stream);
Yue Hin Lauabe07e82017-06-28 17:21:42 -0400126
Sylvia Tsai94267b32017-04-21 15:29:55 -0400127 void (*set_static_screen_events)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400128 struct dc_stream_state **stream,
Sylvia Tsai94267b32017-04-21 15:29:55 -0400129 int num_streams,
130 const struct dc_static_screen_events *events);
Ding Wang529cad02017-04-25 10:03:27 -0400131
Harry Wentland0971c402017-07-27 09:33:33 -0400132 void (*set_dither_option)(struct dc_stream_state *stream,
Ding Wang529cad02017-04-25 10:03:27 -0400133 enum dc_dither_option option);
Harry Wentland45622362017-09-12 15:58:20 -0400134};
135
136struct link_training_settings;
137
138struct dc_link_funcs {
139 void (*set_drive_settings)(struct dc *dc,
Hersen Wubf5cda32017-01-04 10:22:35 -0500140 struct link_training_settings *lt_settings,
141 const struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400142 void (*perform_link_training)(struct dc *dc,
143 struct dc_link_settings *link_setting,
144 bool skip_video_pattern);
145 void (*set_preferred_link_settings)(struct dc *dc,
Zeyu Fan88639162016-12-23 16:53:12 -0500146 struct dc_link_settings *link_setting,
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400147 struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400148 void (*enable_hpd)(const struct dc_link *link);
149 void (*disable_hpd)(const struct dc_link *link);
150 void (*set_test_pattern)(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400151 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400152 enum dp_test_pattern test_pattern,
153 const struct link_training_settings *p_link_settings,
154 const unsigned char *p_custom_pattern,
155 unsigned int cust_pattern_size);
156};
157
158/* Structure to hold configuration flags set by dm at dc creation. */
159struct dc_config {
160 bool gpu_vm_support;
161 bool disable_disp_pll_sharing;
162};
163
Tony Chenga32a7702017-09-25 18:06:11 -0400164enum dcc_option {
165 DCC_ENABLE = 0,
166 DCC_DISABLE = 1,
167 DCC_HALF_REQ_DISALBE = 2,
168};
169
Tony Chengdb64fbe2017-09-25 10:52:07 -0400170enum pipe_split_policy {
171 MPC_SPLIT_DYNAMIC = 0,
172 MPC_SPLIT_AVOID = 1,
173 MPC_SPLIT_AVOID_MULT_DISP = 2,
174};
175
Harry Wentland45622362017-09-12 15:58:20 -0400176struct dc_debug {
177 bool surface_visual_confirm;
Tony Cheng2b13d7d2017-07-14 14:07:16 -0400178 bool sanity_checks;
Harry Wentland45622362017-09-12 15:58:20 -0400179 bool max_disp_clk;
Harry Wentland45622362017-09-12 15:58:20 -0400180 bool surface_trace;
Yongqiang Sun94749802016-12-08 09:47:11 -0500181 bool timing_trace;
Dmytro Laktyushkinc9742682017-06-07 13:53:30 -0400182 bool clock_trace;
Harry Wentland45622362017-09-12 15:58:20 -0400183 bool validation_trace;
Tony Cheng966869d2017-09-26 01:56:00 -0400184
185 /* stutter efficiency related */
Harry Wentland45622362017-09-12 15:58:20 -0400186 bool disable_stutter;
Tony Cheng966869d2017-09-26 01:56:00 -0400187 bool use_max_lb;
Tony Chenga32a7702017-09-25 18:06:11 -0400188 enum dcc_option disable_dcc;
Tony Cheng966869d2017-09-26 01:56:00 -0400189 enum pipe_split_policy pipe_split_policy;
190 bool force_single_disp_pipe_split;
Tony Cheng65123872017-09-27 09:20:51 -0400191 bool voltage_align_fclk;
Tony Cheng966869d2017-09-26 01:56:00 -0400192
Harry Wentland45622362017-09-12 15:58:20 -0400193 bool disable_dfs_bypass;
Alex Deucherff5ef992017-06-15 16:27:42 -0400194 bool disable_dpp_power_gate;
195 bool disable_hubp_power_gate;
196 bool disable_pplib_wm_range;
197 bool use_dml_wm;
Hersen Wu4f4ee682017-09-20 16:30:44 -0400198 unsigned int min_disp_clk_khz;
Dmytro Laktyushkin139cb652017-06-21 09:35:35 -0400199 int sr_exit_time_dpm0_ns;
200 int sr_enter_plus_exit_time_dpm0_ns;
Alex Deucherff5ef992017-06-15 16:27:42 -0400201 int sr_exit_time_ns;
202 int sr_enter_plus_exit_time_ns;
203 int urgent_latency_ns;
204 int percent_of_ideal_drambw;
205 int dram_clock_change_latency_ns;
Dmytro Laktyushkine73b59b2017-05-19 13:01:35 -0400206 int always_scale;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400207 bool disable_pplib_clock_request;
Harry Wentland45622362017-09-12 15:58:20 -0400208 bool disable_clock_gate;
Yongqiang Sunaa66df52016-12-15 10:50:48 -0500209 bool disable_dmcu;
Charlene Liu29eba8e2017-05-23 17:15:54 -0400210 bool disable_psr;
Anthony Koo70814f62017-01-27 17:50:03 -0500211 bool force_abm_enable;
Charlene Liu6d732e72017-09-20 16:15:18 -0400212 bool disable_hbup_pg;
213 bool disable_dpp_pg;
Harry Wentland45622362017-09-12 15:58:20 -0400214};
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400215struct dc_state;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400216struct resource_pool;
217struct dce_hwseq;
Harry Wentland45622362017-09-12 15:58:20 -0400218struct dc {
219 struct dc_caps caps;
220 struct dc_cap_funcs cap_funcs;
Harry Wentland0971c402017-07-27 09:33:33 -0400221 struct dc_stream_state_funcs stream_funcs;
Harry Wentland45622362017-09-12 15:58:20 -0400222 struct dc_link_funcs link_funcs;
223 struct dc_config config;
224 struct dc_debug debug;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400225
226 struct dc_context *ctx;
227
228 uint8_t link_count;
229 struct dc_link *links[MAX_PIPES * 2];
230
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400231 struct dc_state *current_state;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400232 struct resource_pool *res_pool;
233
234 /* Display Engine Clock levels */
235 struct dm_pp_clock_levels sclk_lvls;
236
237 /* Inputs into BW and WM calculations. */
238 struct bw_calcs_dceip *bw_dceip;
239 struct bw_calcs_vbios *bw_vbios;
240#ifdef CONFIG_DRM_AMD_DC_DCN1_0
241 struct dcn_soc_bounding_box *dcn_soc;
242 struct dcn_ip_params *dcn_ip;
243 struct display_mode_lib dml;
244#endif
245
246 /* HW functions */
247 struct hw_sequencer_funcs hwss;
248 struct dce_hwseq *hwseq;
249
250 /* temp store of dm_pp_display_configuration
251 * to compare to see if display config changed
252 */
253 struct dm_pp_display_configuration prev_display_config;
254
255 /* FBC compressor */
256#ifdef ENABLE_FBC
257 struct compressor *fbc_compressor;
258#endif
Harry Wentland45622362017-09-12 15:58:20 -0400259};
260
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400261enum frame_buffer_mode {
262 FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
263 FRAME_BUFFER_MODE_ZFB_ONLY,
264 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
265} ;
266
267struct dchub_init_data {
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400268 int64_t zfb_phys_addr_base;
269 int64_t zfb_mc_base_addr;
270 uint64_t zfb_size_in_byte;
271 enum frame_buffer_mode fb_mode;
Anthony Kooebf055f2017-06-14 10:19:57 -0400272 bool dchub_initialzied;
273 bool dchub_info_valid;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400274};
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400275
Harry Wentland45622362017-09-12 15:58:20 -0400276struct dc_init_data {
277 struct hw_asic_id asic_id;
278 void *driver; /* ctx */
279 struct cgs_device *cgs_device;
280
281 int num_virtual_links;
282 /*
283 * If 'vbios_override' not NULL, it will be called instead
284 * of the real VBIOS. Intended use is Diagnostics on FPGA.
285 */
286 struct dc_bios *vbios_override;
287 enum dce_environment dce_environment;
288
289 struct dc_config flags;
Harry Wentland01a526f2017-09-12 19:33:40 -0400290 uint32_t log_mask;
Roman Li690b5e32017-07-27 20:00:06 -0400291#ifdef ENABLE_FBC
292 uint64_t fbc_gpu_addr;
293#endif
Harry Wentland45622362017-09-12 15:58:20 -0400294};
295
296struct dc *dc_create(const struct dc_init_data *init_params);
297
298void dc_destroy(struct dc **dc);
299
Harry Wentland45622362017-09-12 15:58:20 -0400300/*******************************************************************************
301 * Surface Interfaces
302 ******************************************************************************/
303
304enum {
Anthony Koofb735a92016-12-13 13:59:41 -0500305 TRANSFER_FUNC_POINTS = 1025
Harry Wentland45622362017-09-12 15:58:20 -0400306};
307
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500308struct dc_hdr_static_metadata {
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500309 /* display chromaticities and white point in units of 0.00001 */
310 unsigned int chromaticity_green_x;
311 unsigned int chromaticity_green_y;
312 unsigned int chromaticity_blue_x;
313 unsigned int chromaticity_blue_y;
314 unsigned int chromaticity_red_x;
315 unsigned int chromaticity_red_y;
316 unsigned int chromaticity_white_point_x;
317 unsigned int chromaticity_white_point_y;
318
319 uint32_t min_luminance;
320 uint32_t max_luminance;
321 uint32_t maximum_content_light_level;
322 uint32_t maximum_frame_average_light_level;
Anthony Kooebf055f2017-06-14 10:19:57 -0400323
324 bool hdr_supported;
325 bool is_hdr;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500326};
327
Anthony Koofb735a92016-12-13 13:59:41 -0500328enum dc_transfer_func_type {
329 TF_TYPE_PREDEFINED,
330 TF_TYPE_DISTRIBUTED_POINTS,
Dmytro Laktyushkin7950f0f2017-06-13 17:08:22 -0400331 TF_TYPE_BYPASS
Anthony Koofb735a92016-12-13 13:59:41 -0500332};
333
334struct dc_transfer_func_distributed_points {
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500335 struct fixed31_32 red[TRANSFER_FUNC_POINTS];
336 struct fixed31_32 green[TRANSFER_FUNC_POINTS];
337 struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
338
Anthony Koofb735a92016-12-13 13:59:41 -0500339 uint16_t end_exponent;
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500340 uint16_t x_point_at_y1_red;
341 uint16_t x_point_at_y1_green;
342 uint16_t x_point_at_y1_blue;
Anthony Koofb735a92016-12-13 13:59:41 -0500343};
344
345enum dc_transfer_func_predefined {
346 TRANSFER_FUNCTION_SRGB,
347 TRANSFER_FUNCTION_BT709,
Anthony Koo90e508b2016-12-15 12:09:46 -0500348 TRANSFER_FUNCTION_PQ,
Anthony Koofb735a92016-12-13 13:59:41 -0500349 TRANSFER_FUNCTION_LINEAR,
350};
351
352struct dc_transfer_func {
Dave Airlie93052132017-10-03 12:38:57 +1000353 struct kref refcount;
Anthony Kooebf055f2017-06-14 10:19:57 -0400354 struct dc_transfer_func_distributed_points tf_pts;
Anthony Koofb735a92016-12-13 13:59:41 -0500355 enum dc_transfer_func_type type;
356 enum dc_transfer_func_predefined tf;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400357 struct dc_context *ctx;
Anthony Koofb735a92016-12-13 13:59:41 -0500358};
359
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400360/*
361 * This structure is filled in by dc_surface_get_status and contains
362 * the last requested address and the currently active address so the called
363 * can determine if there are any outstanding flips
364 */
Harry Wentland3be5262e2017-07-27 09:55:38 -0400365struct dc_plane_status {
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400366 struct dc_plane_address requested_address;
367 struct dc_plane_address current_address;
368 bool is_flip_pending;
369 bool is_right_eye;
370};
371
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400372struct dc_plane_state {
Harry Wentland45622362017-09-12 15:58:20 -0400373 struct dc_plane_address address;
Harry Wentland45622362017-09-12 15:58:20 -0400374 struct scaling_taps scaling_quality;
375 struct rect src_rect;
376 struct rect dst_rect;
377 struct rect clip_rect;
378
379 union plane_size plane_size;
380 union dc_tiling_info tiling_info;
Anthony Kooebf055f2017-06-14 10:19:57 -0400381
Harry Wentland45622362017-09-12 15:58:20 -0400382 struct dc_plane_dcc_param dcc;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500383 struct dc_hdr_static_metadata hdr_static_ctx;
384
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400385 struct dc_gamma *gamma_correction;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400386 struct dc_transfer_func *in_transfer_func;
Anthony Kooebf055f2017-06-14 10:19:57 -0400387
388 enum dc_color_space color_space;
389 enum surface_pixel_format format;
390 enum dc_rotation_angle rotation;
391 enum plane_stereo_format stereo_format;
392
393 bool per_pixel_alpha;
394 bool visible;
395 bool flip_immediate;
396 bool horizontal_mirror;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400397
398 /* private to DC core */
Harry Wentland3be5262e2017-07-27 09:55:38 -0400399 struct dc_plane_status status;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400400 struct dc_context *ctx;
401
402 /* private to dc_surface.c */
403 enum dc_irq_source irq_source;
Dave Airlie4d090f02017-10-03 12:38:59 +1000404 struct kref refcount;
Harry Wentland45622362017-09-12 15:58:20 -0400405};
406
407struct dc_plane_info {
408 union plane_size plane_size;
409 union dc_tiling_info tiling_info;
Leon Elazar9cd09bf2016-12-19 12:00:05 -0500410 struct dc_plane_dcc_param dcc;
Harry Wentland45622362017-09-12 15:58:20 -0400411 enum surface_pixel_format format;
412 enum dc_rotation_angle rotation;
Harry Wentland45622362017-09-12 15:58:20 -0400413 enum plane_stereo_format stereo_format;
414 enum dc_color_space color_space; /*todo: wrong place, fits in scaling info*/
Anthony Kooebf055f2017-06-14 10:19:57 -0400415 bool horizontal_mirror;
Harry Wentland45622362017-09-12 15:58:20 -0400416 bool visible;
Anthony Kooebf055f2017-06-14 10:19:57 -0400417 bool per_pixel_alpha;
Harry Wentland45622362017-09-12 15:58:20 -0400418};
419
420struct dc_scaling_info {
Anthony Kooebf055f2017-06-14 10:19:57 -0400421 struct rect src_rect;
422 struct rect dst_rect;
423 struct rect clip_rect;
424 struct scaling_taps scaling_quality;
Harry Wentland45622362017-09-12 15:58:20 -0400425};
426
427struct dc_surface_update {
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400428 struct dc_plane_state *surface;
Harry Wentland45622362017-09-12 15:58:20 -0400429
430 /* isr safe update parameters. null means no updates */
431 struct dc_flip_addrs *flip_addr;
432 struct dc_plane_info *plane_info;
433 struct dc_scaling_info *scaling_info;
434 /* following updates require alloc/sleep/spin that is not isr safe,
435 * null means no updates
436 */
Anthony Koofb735a92016-12-13 13:59:41 -0500437 /* gamma TO BE REMOVED */
Harry Wentland45622362017-09-12 15:58:20 -0400438 struct dc_gamma *gamma;
Anthony Koofb735a92016-12-13 13:59:41 -0500439 struct dc_transfer_func *in_transfer_func;
Amy Zhangf46661d2017-05-09 14:45:54 -0400440 struct dc_hdr_static_metadata *hdr_static_metadata;
Harry Wentland45622362017-09-12 15:58:20 -0400441};
Harry Wentland45622362017-09-12 15:58:20 -0400442
443/*
444 * Create a new surface with default parameters;
445 */
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400446struct dc_plane_state *dc_create_plane_state(struct dc *dc);
Harry Wentland3be5262e2017-07-27 09:55:38 -0400447const struct dc_plane_status *dc_plane_get_status(
448 const struct dc_plane_state *plane_state);
Harry Wentland45622362017-09-12 15:58:20 -0400449
Harry Wentland3be5262e2017-07-27 09:55:38 -0400450void dc_plane_state_retain(struct dc_plane_state *plane_state);
451void dc_plane_state_release(struct dc_plane_state *plane_state);
Harry Wentland45622362017-09-12 15:58:20 -0400452
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400453void dc_gamma_retain(struct dc_gamma *dc_gamma);
454void dc_gamma_release(struct dc_gamma **dc_gamma);
Harry Wentland45622362017-09-12 15:58:20 -0400455struct dc_gamma *dc_create_gamma(void);
456
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400457void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
458void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
Anthony Koo90e508b2016-12-15 12:09:46 -0500459struct dc_transfer_func *dc_create_transfer_func(void);
Anthony Koofb735a92016-12-13 13:59:41 -0500460
Harry Wentland45622362017-09-12 15:58:20 -0400461/*
462 * This structure holds a surface address. There could be multiple addresses
463 * in cases such as Stereo 3D, Planar YUV, etc. Other per-flip attributes such
464 * as frame durations and DCC format can also be set.
465 */
466struct dc_flip_addrs {
467 struct dc_plane_address address;
468 bool flip_immediate;
Harry Wentland45622362017-09-12 15:58:20 -0400469 /* TODO: add flip duration for FreeSync */
470};
471
Aric Cyrab2541b2016-12-29 15:27:12 -0500472bool dc_post_update_surfaces_to_stream(
Harry Wentland45622362017-09-12 15:58:20 -0400473 struct dc *dc);
474
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400475/* Surface update type is used by dc_update_surfaces_and_stream
476 * The update type is determined at the very beginning of the function based
477 * on parameters passed in and decides how much programming (or updating) is
478 * going to be done during the call.
479 *
480 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
481 * logical calculations or hardware register programming. This update MUST be
482 * ISR safe on windows. Currently fast update will only be used to flip surface
483 * address.
484 *
485 * UPDATE_TYPE_MED is used for slower updates which require significant hw
486 * re-programming however do not affect bandwidth consumption or clock
487 * requirements. At present, this is the level at which front end updates
488 * that do not require us to run bw_calcs happen. These are in/out transfer func
489 * updates, viewport offset changes, recout size changes and pixel depth changes.
490 * This update can be done at ISR, but we want to minimize how often this happens.
491 *
492 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
493 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
494 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
495 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
496 * a full update. This cannot be done at ISR level and should be a rare event.
497 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
498 * underscan we don't expect to see this call at all.
499 */
500
Leon Elazar5869b0f2017-03-01 12:30:11 -0500501enum surface_update_type {
502 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400503 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/
Leon Elazar5869b0f2017-03-01 12:30:11 -0500504 UPDATE_TYPE_FULL, /* may need to shuffle resources */
505};
506
Harry Wentland45622362017-09-12 15:58:20 -0400507/*******************************************************************************
508 * Stream Interfaces
509 ******************************************************************************/
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400510
511struct dc_stream_status {
512 int primary_otg_inst;
Wenjing Liu0f0bdca2017-08-22 18:42:51 -0400513 int stream_enc_inst;
Harry Wentland3be5262e2017-07-27 09:55:38 -0400514 int plane_count;
515 struct dc_plane_state *plane_states[MAX_SURFACE_NUM];
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400516
517 /*
518 * link this stream passes through
519 */
520 struct dc_link *link;
521};
522
Harry Wentland0971c402017-07-27 09:33:33 -0400523struct dc_stream_state {
Harry Wentlandb3d6c3f2017-07-24 14:04:27 -0400524 struct dc_sink *sink;
Harry Wentland45622362017-09-12 15:58:20 -0400525 struct dc_crtc_timing timing;
Harry Wentland45622362017-09-12 15:58:20 -0400526
Aric Cyrab2541b2016-12-29 15:27:12 -0500527 struct rect src; /* composition area */
Harry Wentland45622362017-09-12 15:58:20 -0400528 struct rect dst; /* stream addressable area */
529
530 struct audio_info audio_info;
531
Harry Wentland45622362017-09-12 15:58:20 -0400532 struct freesync_context freesync_ctx;
533
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400534 struct dc_transfer_func *out_transfer_func;
Harry Wentland45622362017-09-12 15:58:20 -0400535 struct colorspace_transform gamut_remap_matrix;
536 struct csc_transform csc_color_matrix;
Anthony Kooebf055f2017-06-14 10:19:57 -0400537
538 enum signal_type output_signal;
539
540 enum dc_color_space output_color_space;
541 enum dc_dither_option dither_option;
542
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500543 enum view_3d_format view_format;
Anthony Kooebf055f2017-06-14 10:19:57 -0400544
545 bool ignore_msa_timing_param;
Harry Wentland45622362017-09-12 15:58:20 -0400546 /* TODO: custom INFO packets */
547 /* TODO: ABM info (DMCU) */
548 /* TODO: PSR info */
549 /* TODO: CEA VIC */
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400550
551 /* from core_stream struct */
552 struct dc_context *ctx;
553
554 /* used by DCP and FMT */
555 struct bit_depth_reduction_params bit_depth_params;
556 struct clamping_and_pixel_encoding_params clamping;
557
558 int phy_pix_clk;
559 enum signal_type signal;
560
561 struct dc_stream_status status;
562
563 /* from stream struct */
Dave Airliebfe0feb2017-10-03 12:39:00 +1000564 struct kref refcount;
Harry Wentland45622362017-09-12 15:58:20 -0400565};
566
Leon Elazara783e7b2017-03-09 14:38:15 -0500567struct dc_stream_update {
Leon Elazara783e7b2017-03-09 14:38:15 -0500568 struct rect src;
Leon Elazara783e7b2017-03-09 14:38:15 -0500569 struct rect dst;
Amy Zhangf46661d2017-05-09 14:45:54 -0400570 struct dc_transfer_func *out_transfer_func;
Leon Elazara783e7b2017-03-09 14:38:15 -0500571};
572
Bhawanpreet Lakhad54d29d2017-07-28 12:07:38 -0400573bool dc_is_stream_unchanged(
Harry Wentland0971c402017-07-27 09:33:33 -0400574 struct dc_stream_state *old_stream, struct dc_stream_state *stream);
Leon Elazara783e7b2017-03-09 14:38:15 -0500575
576/*
Leon Elazara783e7b2017-03-09 14:38:15 -0500577 * Set up surface attributes and associate to a stream
578 * The surfaces parameter is an absolute set of all surface active for the stream.
579 * If no surfaces are provided, the stream will be blanked; no memory read.
580 * Any flip related attribute changes must be done through this interface.
581 *
582 * After this call:
583 * Surfaces attributes are programmed and configured to be composed into stream.
584 * This does not trigger a flip. No surface address is programmed.
Leon Elazara783e7b2017-03-09 14:38:15 -0500585 */
586
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400587bool dc_commit_planes_to_stream(
588 struct dc *dc,
589 struct dc_plane_state **plane_states,
590 uint8_t new_plane_count,
Harry Wentland0971c402017-07-27 09:33:33 -0400591 struct dc_stream_state *dc_stream,
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400592 struct dc_state *state);
Leon Elazara783e7b2017-03-09 14:38:15 -0500593
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400594void dc_commit_updates_for_stream(struct dc *dc,
595 struct dc_surface_update *srf_updates,
596 int surface_count,
597 struct dc_stream_state *stream,
598 struct dc_stream_update *stream_update,
599 struct dc_plane_state **plane_states,
600 struct dc_state *state);
Aric Cyrab2541b2016-12-29 15:27:12 -0500601/*
602 * Log the current stream state.
603 */
604void dc_stream_log(
Harry Wentland0971c402017-07-27 09:33:33 -0400605 const struct dc_stream_state *stream,
Aric Cyrab2541b2016-12-29 15:27:12 -0500606 struct dal_logger *dc_logger,
607 enum dc_log_type log_type);
608
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400609uint8_t dc_get_current_stream_count(struct dc *dc);
610struct dc_stream_state *dc_get_stream_at_index(struct dc *dc, uint8_t i);
Aric Cyrab2541b2016-12-29 15:27:12 -0500611
612/*
613 * Return the current frame counter.
614 */
Harry Wentland0971c402017-07-27 09:33:33 -0400615uint32_t dc_stream_get_vblank_counter(const struct dc_stream_state *stream);
Aric Cyrab2541b2016-12-29 15:27:12 -0500616
617/* TODO: Return parsed values rather than direct register read
618 * This has a dependency on the caller (amdgpu_get_crtc_scanoutpos)
619 * being refactored properly to be dce-specific
620 */
Harry Wentland0971c402017-07-27 09:33:33 -0400621bool dc_stream_get_scanoutpos(const struct dc_stream_state *stream,
Sylvia Tsai81c50962017-04-11 15:15:28 -0400622 uint32_t *v_blank_start,
623 uint32_t *v_blank_end,
624 uint32_t *h_position,
625 uint32_t *v_position);
Aric Cyrab2541b2016-12-29 15:27:12 -0500626
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400627bool dc_add_stream_to_ctx(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400628 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400629 struct dc_state *new_ctx,
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400630 struct dc_stream_state *stream);
631
632bool dc_remove_stream_from_ctx(
633 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400634 struct dc_state *new_ctx,
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400635 struct dc_stream_state *stream);
636
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400637
638bool dc_add_plane_to_context(
639 const struct dc *dc,
640 struct dc_stream_state *stream,
641 struct dc_plane_state *plane_state,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400642 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400643
644bool dc_remove_plane_from_context(
645 const struct dc *dc,
646 struct dc_stream_state *stream,
647 struct dc_plane_state *plane_state,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400648 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400649
650bool dc_rem_all_planes_for_stream(
651 const struct dc *dc,
652 struct dc_stream_state *stream,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400653 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400654
655bool dc_add_all_planes_for_stream(
656 const struct dc *dc,
657 struct dc_stream_state *stream,
658 struct dc_plane_state * const *plane_states,
659 int plane_count,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400660 struct dc_state *context);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400661
Aric Cyrab2541b2016-12-29 15:27:12 -0500662/*
663 * Structure to store surface/stream associations for validation
664 */
665struct dc_validation_set {
Harry Wentland0971c402017-07-27 09:33:33 -0400666 struct dc_stream_state *stream;
Harry Wentland3be5262e2017-07-27 09:55:38 -0400667 struct dc_plane_state *plane_states[MAX_SURFACES];
668 uint8_t plane_count;
Aric Cyrab2541b2016-12-29 15:27:12 -0500669};
670
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400671bool dc_validate_stream(struct dc *dc, struct dc_stream_state *stream);
Andrey Grodzovsky9345d982017-07-21 16:34:36 -0400672
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400673bool dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400674
Yongqiang Sune750d562017-09-20 17:06:18 -0400675enum dc_status dc_validate_global_state(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400676 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400677 struct dc_state *new_ctx);
Harry Wentland07d72b32017-03-29 11:22:05 -0400678
Aric Cyrab2541b2016-12-29 15:27:12 -0500679/*
680 * This function takes a stream and checks if it is guaranteed to be supported.
681 * Guaranteed means that MAX_COFUNC similar streams are supported.
682 *
683 * After this call:
684 * No hardware is programmed for call. Only validation is done.
685 */
686
Andrey Grodzovskyab8db3e2017-08-28 14:25:01 -0400687
688void dc_resource_state_construct(
689 const struct dc *dc,
690 struct dc_state *dst_ctx);
691
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400692void dc_resource_state_copy_construct(
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400693 const struct dc_state *src_ctx,
694 struct dc_state *dst_ctx);
Harry Wentland8122a252017-03-29 11:15:14 -0400695
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400696void dc_resource_state_copy_construct_current(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400697 const struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400698 struct dc_state *dst_ctx);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400699
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400700void dc_resource_state_destruct(struct dc_state *context);
Harry Wentland8122a252017-03-29 11:15:14 -0400701
Aric Cyrab2541b2016-12-29 15:27:12 -0500702/*
Harry Wentland7cf2c842017-03-06 09:43:30 -0500703 * TODO update to make it about validation sets
704 * Set up streams and links associated to drive sinks
705 * The streams parameter is an absolute set of all active streams.
706 *
707 * After this call:
708 * Phy, Encoder, Timing Generator are programmed and enabled.
709 * New streams are enabled with blank stream; no memory read.
710 */
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400711bool dc_commit_state(struct dc *dc, struct dc_state *context);
Harry Wentland7cf2c842017-03-06 09:43:30 -0500712
713/*
Aric Cyrab2541b2016-12-29 15:27:12 -0500714 * Set up streams and links associated to drive sinks
715 * The streams parameter is an absolute set of all active streams.
716 *
717 * After this call:
718 * Phy, Encoder, Timing Generator are programmed and enabled.
719 * New streams are enabled with blank stream; no memory read.
720 */
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500721/*
722 * Enable stereo when commit_streams is not required,
723 * for example, frame alternate.
724 */
725bool dc_enable_stereo(
726 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400727 struct dc_state *context,
Harry Wentland0971c402017-07-27 09:33:33 -0400728 struct dc_stream_state *streams[],
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500729 uint8_t stream_count);
Aric Cyrab2541b2016-12-29 15:27:12 -0500730
Harry Wentland45622362017-09-12 15:58:20 -0400731/**
732 * Create a new default stream for the requested sink
733 */
Harry Wentland0971c402017-07-27 09:33:33 -0400734struct dc_stream_state *dc_create_stream_for_sink(struct dc_sink *dc_sink);
Harry Wentland45622362017-09-12 15:58:20 -0400735
Harry Wentland0971c402017-07-27 09:33:33 -0400736void dc_stream_retain(struct dc_stream_state *dc_stream);
737void dc_stream_release(struct dc_stream_state *dc_stream);
Harry Wentland45622362017-09-12 15:58:20 -0400738
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400739struct dc_stream_status *dc_stream_get_status(
Harry Wentland0971c402017-07-27 09:33:33 -0400740 struct dc_stream_state *dc_stream);
Harry Wentland45622362017-09-12 15:58:20 -0400741
Leon Elazar5869b0f2017-03-01 12:30:11 -0500742enum surface_update_type dc_check_update_surfaces_for_stream(
743 struct dc *dc,
744 struct dc_surface_update *updates,
745 int surface_count,
Leon Elazaree8f63e2017-03-14 11:54:31 -0400746 struct dc_stream_update *stream_update,
Leon Elazar5869b0f2017-03-01 12:30:11 -0500747 const struct dc_stream_status *stream_status);
748
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400749
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400750struct dc_state *dc_create_state(void);
751void dc_retain_state(struct dc_state *context);
752void dc_release_state(struct dc_state *context);
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400753
Harry Wentland45622362017-09-12 15:58:20 -0400754/*******************************************************************************
755 * Link Interfaces
756 ******************************************************************************/
757
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400758struct dpcd_caps {
759 union dpcd_rev dpcd_rev;
760 union max_lane_count max_ln_count;
761 union max_down_spread max_down_spread;
762
763 /* dongle type (DP converter, CV smart dongle) */
764 enum display_dongle_type dongle_type;
765 /* Dongle's downstream count. */
766 union sink_count sink_count;
767 /* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
768 indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
769 struct dc_dongle_caps dongle_caps;
770
771 uint32_t sink_dev_id;
772 uint32_t branch_dev_id;
773 int8_t branch_dev_name[6];
774 int8_t branch_hw_revision;
775
776 bool allow_invalid_MSA_timing_param;
777 bool panel_mode_edp;
Wenjing Liu9799624a2017-08-15 19:10:14 -0400778 bool dpcd_display_control_capable;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400779};
780
781struct dc_link_status {
782 struct dpcd_caps *dpcd_caps;
783};
784
785/* DP MST stream allocation (payload bandwidth number) */
786struct link_mst_stream_allocation {
787 /* DIG front */
788 const struct stream_encoder *stream_enc;
789 /* associate DRM payload table with DC stream encoder */
790 uint8_t vcp_id;
791 /* number of slots required for the DP stream in transport packet */
792 uint8_t slot_count;
793};
794
795/* DP MST stream allocation table */
796struct link_mst_stream_allocation_table {
797 /* number of DP video streams */
798 int stream_count;
799 /* array of stream allocations */
800 struct link_mst_stream_allocation stream_allocations[MAX_CONTROLLER_NUM];
801};
802
Harry Wentland45622362017-09-12 15:58:20 -0400803/*
804 * A link contains one or more sinks and their connected status.
805 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
806 */
807struct dc_link {
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400808 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
Harry Wentland45622362017-09-12 15:58:20 -0400809 unsigned int sink_count;
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400810 struct dc_sink *local_sink;
Harry Wentland45622362017-09-12 15:58:20 -0400811 unsigned int link_index;
812 enum dc_connection_type type;
813 enum signal_type connector_signal;
814 enum dc_irq_source irq_source_hpd;
815 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */
816 /* caps is the same as reported_link_cap. link_traing use
817 * reported_link_cap. Will clean up. TODO
818 */
819 struct dc_link_settings reported_link_cap;
820 struct dc_link_settings verified_link_cap;
Harry Wentland45622362017-09-12 15:58:20 -0400821 struct dc_link_settings cur_link_settings;
822 struct dc_lane_settings cur_lane_setting;
Ding Wang8c4abe02017-07-18 17:18:11 -0400823 struct dc_link_settings preferred_link_setting;
Harry Wentland45622362017-09-12 15:58:20 -0400824
825 uint8_t ddc_hw_inst;
Zeyu Fan7a096332017-06-13 11:54:10 -0400826
827 uint8_t hpd_src;
828
Harry Wentland45622362017-09-12 15:58:20 -0400829 uint8_t link_enc_hw_inst;
830
Harry Wentland45622362017-09-12 15:58:20 -0400831 bool test_pattern_enabled;
832 union compliance_test_state compliance_test_state;
Andrey Grodzovsky9fb8de72017-02-14 13:50:17 -0500833
834 void *priv;
Andrey Grodzovsky46df7902017-04-30 09:20:55 -0400835
836 struct ddc_service *ddc;
Anthony Kooebf055f2017-06-14 10:19:57 -0400837
838 bool aux_mode;
Harry Wentland45622362017-09-12 15:58:20 -0400839
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400840 /* Private to DC core */
Harry Wentland45622362017-09-12 15:58:20 -0400841
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400842 const struct dc *dc;
Harry Wentland45622362017-09-12 15:58:20 -0400843
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400844 struct dc_context *ctx;
Anthony Kooebf055f2017-06-14 10:19:57 -0400845
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400846 struct link_encoder *link_enc;
847 struct graphics_object_id link_id;
848 union ddi_channel_mapping ddi_channel_mapping;
849 struct connector_device_tag_info device_tag;
850 struct dpcd_caps dpcd_caps;
Zeyu Fan1e8635e2017-08-14 18:43:11 -0400851 unsigned short chip_caps;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400852 unsigned int dpcd_sink_count;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400853 enum edp_revision edp_revision;
854 bool psr_enabled;
855
856 /* MST record stream using this link */
857 struct link_flags {
858 bool dp_keep_receiver_powered;
859 } wa_flags;
860 struct link_mst_stream_allocation_table mst_stream_alloc_table;
861
862 struct dc_link_status link_status;
863
Harry Wentland45622362017-09-12 15:58:20 -0400864};
865
866const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link);
867
868/*
869 * Return an enumerated dc_link. dc_link order is constant and determined at
870 * boot time. They cannot be created or destroyed.
871 * Use dc_get_caps() to get number of links.
872 */
Dave Airliec6fa5312017-10-03 15:11:00 +1000873static inline struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index)
874{
875 return dc->links[link_index];
876}
Harry Wentland45622362017-09-12 15:58:20 -0400877
Harry Wentland45622362017-09-12 15:58:20 -0400878/* Set backlight level of an embedded panel (eDP, LVDS). */
879bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level,
Harry Wentland0971c402017-07-27 09:33:33 -0400880 uint32_t frame_ramp, const struct dc_stream_state *stream);
Harry Wentland45622362017-09-12 15:58:20 -0400881
Charlene Liuc7299702017-08-28 16:28:34 -0400882bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable, bool wait);
Harry Wentland45622362017-09-12 15:58:20 -0400883
Amy Zhang7db4ded2017-05-30 16:16:57 -0400884bool dc_link_get_psr_state(const struct dc_link *dc_link, uint32_t *psr_state);
885
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400886bool dc_link_setup_psr(struct dc_link *dc_link,
Harry Wentland0971c402017-07-27 09:33:33 -0400887 const struct dc_stream_state *stream, struct psr_config *psr_config,
Amy Zhang9f72f512017-05-31 16:53:01 -0400888 struct psr_context *psr_context);
Harry Wentland45622362017-09-12 15:58:20 -0400889
890/* Request DC to detect if there is a Panel connected.
891 * boot - If this call is during initial boot.
892 * Return false for any type of detection failure or MST detection
893 * true otherwise. True meaning further action is required (status update
894 * and OS notification).
895 */
Hersen Wu8f38b66c2017-09-11 16:42:14 -0400896enum dc_detect_reason {
897 DETECT_REASON_BOOT,
898 DETECT_REASON_HPD,
899 DETECT_REASON_HPDRX,
900};
901
902bool dc_link_detect(struct dc_link *dc_link, enum dc_detect_reason reason);
Harry Wentland45622362017-09-12 15:58:20 -0400903
904/* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt).
905 * Return:
906 * true - Downstream port status changed. DM should call DC to do the
907 * detection.
908 * false - no change in Downstream port status. No further action required
909 * from DM. */
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400910bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
Wenjing Liu8ee65d72017-07-19 13:18:26 -0400911 union hpd_irq_data *hpd_irq_dpcd_data);
Harry Wentland45622362017-09-12 15:58:20 -0400912
913struct dc_sink_init_data;
914
915struct dc_sink *dc_link_add_remote_sink(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400916 struct dc_link *dc_link,
Harry Wentland45622362017-09-12 15:58:20 -0400917 const uint8_t *edid,
918 int len,
919 struct dc_sink_init_data *init_data);
920
921void dc_link_remove_remote_sink(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400922 struct dc_link *link,
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400923 struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -0400924
925/* Used by diagnostics for virtual link at the moment */
Harry Wentland45622362017-09-12 15:58:20 -0400926
927void dc_link_dp_set_drive_settings(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400928 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400929 struct link_training_settings *lt_settings);
930
Ding Wang820e3932017-07-13 12:09:57 -0400931enum link_training_result dc_link_dp_perform_link_training(
Harry Wentland45622362017-09-12 15:58:20 -0400932 struct dc_link *link,
933 const struct dc_link_settings *link_setting,
934 bool skip_video_pattern);
935
936void dc_link_dp_enable_hpd(const struct dc_link *link);
937
938void dc_link_dp_disable_hpd(const struct dc_link *link);
939
940bool dc_link_dp_set_test_pattern(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400941 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400942 enum dp_test_pattern test_pattern,
943 const struct link_training_settings *p_link_settings,
944 const unsigned char *p_custom_pattern,
945 unsigned int cust_pattern_size);
946
947/*******************************************************************************
948 * Sink Interfaces - A sink corresponds to a display output device
949 ******************************************************************************/
950
xhdu8c895312017-03-21 11:05:32 -0400951struct dc_container_id {
952 // 128bit GUID in binary form
953 unsigned char guid[16];
954 // 8 byte port ID -> ELD.PortID
955 unsigned int portId[2];
956 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
957 unsigned short manufacturerName;
958 // 2 byte product code -> ELD.ProductCode
959 unsigned short productCode;
960};
961
Vitaly Prosyakb6d61032017-06-12 11:03:26 -0500962
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500963
Harry Wentland45622362017-09-12 15:58:20 -0400964/*
965 * The sink structure contains EDID and other display device properties
966 */
967struct dc_sink {
968 enum signal_type sink_signal;
969 struct dc_edid dc_edid; /* raw edid */
970 struct dc_edid_caps edid_caps; /* parse display caps */
xhdu8c895312017-03-21 11:05:32 -0400971 struct dc_container_id *dc_container_id;
Zeyu Fan4a9a5d62017-03-07 11:48:50 -0500972 uint32_t dongle_max_pix_clk;
Andrey Grodzovsky5c4e980642017-02-14 15:47:24 -0500973 void *priv;
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500974 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
Anthony Kooebf055f2017-06-14 10:19:57 -0400975 bool converter_disable_audio;
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400976
977 /* private to DC core */
978 struct dc_link *link;
979 struct dc_context *ctx;
980
981 /* private to dc_sink.c */
Dave Airliecb56ace2017-10-03 12:39:01 +1000982 struct kref refcount;
Harry Wentland45622362017-09-12 15:58:20 -0400983};
984
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400985void dc_sink_retain(struct dc_sink *sink);
986void dc_sink_release(struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -0400987
Harry Wentland45622362017-09-12 15:58:20 -0400988struct dc_sink_init_data {
989 enum signal_type sink_signal;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400990 struct dc_link *link;
Harry Wentland45622362017-09-12 15:58:20 -0400991 uint32_t dongle_max_pix_clk;
992 bool converter_disable_audio;
993};
994
995struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
996
997/*******************************************************************************
Aric Cyrab2541b2016-12-29 15:27:12 -0500998 * Cursor interfaces - To manages the cursor within a stream
Harry Wentland45622362017-09-12 15:58:20 -0400999 ******************************************************************************/
1000/* TODO: Deprecated once we switch to dc_set_cursor_position */
Aric Cyrab2541b2016-12-29 15:27:12 -05001001bool dc_stream_set_cursor_attributes(
Harry Wentland0971c402017-07-27 09:33:33 -04001002 const struct dc_stream_state *stream,
Harry Wentland45622362017-09-12 15:58:20 -04001003 const struct dc_cursor_attributes *attributes);
1004
Aric Cyrab2541b2016-12-29 15:27:12 -05001005bool dc_stream_set_cursor_position(
Harry Wentland0971c402017-07-27 09:33:33 -04001006 struct dc_stream_state *stream,
Dmytro Laktyushkinbeb16b62017-04-21 09:34:09 -04001007 const struct dc_cursor_position *position);
Harry Wentland45622362017-09-12 15:58:20 -04001008
1009/* Newer interfaces */
1010struct dc_cursor {
1011 struct dc_plane_address address;
1012 struct dc_cursor_attributes attributes;
1013};
1014
Harry Wentland45622362017-09-12 15:58:20 -04001015/*******************************************************************************
1016 * Interrupt interfaces
1017 ******************************************************************************/
1018enum dc_irq_source dc_interrupt_to_irq_source(
1019 struct dc *dc,
1020 uint32_t src_id,
1021 uint32_t ext_id);
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -04001022void dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
Harry Wentland45622362017-09-12 15:58:20 -04001023void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
1024enum dc_irq_source dc_get_hpd_irq_source_at_index(
1025 struct dc *dc, uint32_t link_index);
1026
1027/*******************************************************************************
1028 * Power Interfaces
1029 ******************************************************************************/
1030
1031void dc_set_power_state(
1032 struct dc *dc,
Andrey Grodzovskya3621482017-04-20 15:59:25 -04001033 enum dc_acpi_cm_power_state power_state);
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -04001034void dc_resume(struct dc *dc);
Harry Wentland45622362017-09-12 15:58:20 -04001035
Harry Wentland45622362017-09-12 15:58:20 -04001036/*
1037 * DPCD access interfaces
1038 */
1039
Harry Wentland45622362017-09-12 15:58:20 -04001040bool dc_submit_i2c(
1041 struct dc *dc,
1042 uint32_t link_index,
1043 struct i2c_command *cmd);
1044
Anthony Koo5e7773a2017-01-23 16:55:20 -05001045
Harry Wentland45622362017-09-12 15:58:20 -04001046#endif /* DC_INTERFACE_H_ */