blob: 427ccbc28f5104309be06b7646c72f3c15de1f03 [file] [log] [blame]
Harry Wentland45622362017-09-12 15:58:20 -04001/*
2 * Copyright 2012-14 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: AMD
23 *
24 */
25
26#ifndef DC_INTERFACE_H_
27#define DC_INTERFACE_H_
28
29#include "dc_types.h"
Harry Wentland45622362017-09-12 15:58:20 -040030#include "grph_object_defs.h"
31#include "logger_types.h"
32#include "gpio_types.h"
33#include "link_service_types.h"
Harry Wentlandd0778eb2017-07-22 20:05:20 -040034#include "grph_object_ctrl_defs.h"
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -040035#include <inc/hw/opp.h>
Harry Wentland45622362017-09-12 15:58:20 -040036
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040037#include "inc/hw_sequencer.h"
Roman Libe7c97f2017-08-14 17:35:08 -040038#include "inc/compressor.h"
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040039#include "dml/display_mode_lib.h"
40
Tony Cheng4d1a5622017-09-05 21:13:55 -040041#define DC_VER "3.1.02"
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040042
Harry Wentland091a97e2016-12-06 12:25:52 -050043#define MAX_SURFACES 3
Aric Cyrab2541b2016-12-29 15:27:12 -050044#define MAX_STREAMS 6
Harry Wentland45622362017-09-12 15:58:20 -040045#define MAX_SINKS_PER_LINK 4
46
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040047
Harry Wentland45622362017-09-12 15:58:20 -040048/*******************************************************************************
49 * Display Core Interfaces
50 ******************************************************************************/
Harry Wentland45622362017-09-12 15:58:20 -040051struct dc_caps {
Aric Cyrab2541b2016-12-29 15:27:12 -050052 uint32_t max_streams;
Harry Wentland45622362017-09-12 15:58:20 -040053 uint32_t max_links;
54 uint32_t max_audios;
55 uint32_t max_slave_planes;
Harry Wentland3be5262e2017-07-27 09:55:38 -040056 uint32_t max_planes;
Harry Wentland45622362017-09-12 15:58:20 -040057 uint32_t max_downscale_ratio;
58 uint32_t i2c_speed_in_khz;
Tony Chenga37656b2017-02-08 22:13:52 -050059 unsigned int max_cursor_size;
Tony Chenga32a7702017-09-25 18:06:11 -040060 bool dcc_const_color;
Harry Wentland45622362017-09-12 15:58:20 -040061};
62
Harry Wentland45622362017-09-12 15:58:20 -040063struct dc_dcc_surface_param {
Harry Wentland45622362017-09-12 15:58:20 -040064 struct dc_size surface_size;
Anthony Kooebf055f2017-06-14 10:19:57 -040065 enum surface_pixel_format format;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -040066 enum swizzle_mode_values swizzle_mode;
Harry Wentland45622362017-09-12 15:58:20 -040067 enum dc_scan_direction scan;
68};
69
70struct dc_dcc_setting {
71 unsigned int max_compressed_blk_size;
72 unsigned int max_uncompressed_blk_size;
73 bool independent_64b_blks;
74};
75
76struct dc_surface_dcc_cap {
Harry Wentland45622362017-09-12 15:58:20 -040077 union {
78 struct {
79 struct dc_dcc_setting rgb;
80 } grph;
81
82 struct {
83 struct dc_dcc_setting luma;
84 struct dc_dcc_setting chroma;
85 } video;
86 };
Anthony Kooebf055f2017-06-14 10:19:57 -040087
88 bool capable;
89 bool const_color_support;
Harry Wentland45622362017-09-12 15:58:20 -040090};
91
Sylvia Tsai94267b32017-04-21 15:29:55 -040092struct dc_static_screen_events {
93 bool cursor_update;
94 bool surface_update;
95 bool overlay_update;
96};
97
Harry Wentland45622362017-09-12 15:58:20 -040098/* Forward declaration*/
99struct dc;
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400100struct dc_plane_state;
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400101struct dc_state;
Harry Wentland45622362017-09-12 15:58:20 -0400102
103struct dc_cap_funcs {
Alex Deucherff5ef992017-06-15 16:27:42 -0400104 bool (*get_dcc_compression_cap)(const struct dc *dc,
105 const struct dc_dcc_surface_param *input,
106 struct dc_surface_dcc_cap *output);
Harry Wentland45622362017-09-12 15:58:20 -0400107};
108
Harry Wentland0971c402017-07-27 09:33:33 -0400109struct dc_stream_state_funcs {
Harry Wentland45622362017-09-12 15:58:20 -0400110 bool (*adjust_vmin_vmax)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400111 struct dc_stream_state **stream,
Harry Wentland45622362017-09-12 15:58:20 -0400112 int num_streams,
113 int vmin,
114 int vmax);
Eric Cook72ada5f2017-04-18 15:24:50 -0400115 bool (*get_crtc_position)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400116 struct dc_stream_state **stream,
Eric Cook72ada5f2017-04-18 15:24:50 -0400117 int num_streams,
118 unsigned int *v_pos,
119 unsigned int *nom_v_pos);
120
Harry Wentland45622362017-09-12 15:58:20 -0400121 bool (*set_gamut_remap)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400122 const struct dc_stream_state *stream);
Sylvia Tsai94267b32017-04-21 15:29:55 -0400123
Yue Hin Lauabe07e82017-06-28 17:21:42 -0400124 bool (*program_csc_matrix)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400125 struct dc_stream_state *stream);
Yue Hin Lauabe07e82017-06-28 17:21:42 -0400126
Sylvia Tsai94267b32017-04-21 15:29:55 -0400127 void (*set_static_screen_events)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400128 struct dc_stream_state **stream,
Sylvia Tsai94267b32017-04-21 15:29:55 -0400129 int num_streams,
130 const struct dc_static_screen_events *events);
Ding Wang529cad02017-04-25 10:03:27 -0400131
Harry Wentland0971c402017-07-27 09:33:33 -0400132 void (*set_dither_option)(struct dc_stream_state *stream,
Ding Wang529cad02017-04-25 10:03:27 -0400133 enum dc_dither_option option);
Harry Wentland45622362017-09-12 15:58:20 -0400134};
135
136struct link_training_settings;
137
138struct dc_link_funcs {
139 void (*set_drive_settings)(struct dc *dc,
Hersen Wubf5cda32017-01-04 10:22:35 -0500140 struct link_training_settings *lt_settings,
141 const struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400142 void (*perform_link_training)(struct dc *dc,
143 struct dc_link_settings *link_setting,
144 bool skip_video_pattern);
145 void (*set_preferred_link_settings)(struct dc *dc,
Zeyu Fan88639162016-12-23 16:53:12 -0500146 struct dc_link_settings *link_setting,
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400147 struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400148 void (*enable_hpd)(const struct dc_link *link);
149 void (*disable_hpd)(const struct dc_link *link);
150 void (*set_test_pattern)(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400151 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400152 enum dp_test_pattern test_pattern,
153 const struct link_training_settings *p_link_settings,
154 const unsigned char *p_custom_pattern,
155 unsigned int cust_pattern_size);
156};
157
158/* Structure to hold configuration flags set by dm at dc creation. */
159struct dc_config {
160 bool gpu_vm_support;
161 bool disable_disp_pll_sharing;
162};
163
Tony Chenga32a7702017-09-25 18:06:11 -0400164enum dcc_option {
165 DCC_ENABLE = 0,
166 DCC_DISABLE = 1,
167 DCC_HALF_REQ_DISALBE = 2,
168};
169
Tony Chengdb64fbe2017-09-25 10:52:07 -0400170enum pipe_split_policy {
171 MPC_SPLIT_DYNAMIC = 0,
172 MPC_SPLIT_AVOID = 1,
173 MPC_SPLIT_AVOID_MULT_DISP = 2,
174};
175
Harry Wentland45622362017-09-12 15:58:20 -0400176struct dc_debug {
177 bool surface_visual_confirm;
Tony Cheng2b13d7d2017-07-14 14:07:16 -0400178 bool sanity_checks;
Harry Wentland45622362017-09-12 15:58:20 -0400179 bool max_disp_clk;
Harry Wentland45622362017-09-12 15:58:20 -0400180 bool surface_trace;
Yongqiang Sun94749802016-12-08 09:47:11 -0500181 bool timing_trace;
Dmytro Laktyushkinc9742682017-06-07 13:53:30 -0400182 bool clock_trace;
Harry Wentland45622362017-09-12 15:58:20 -0400183 bool validation_trace;
Tony Cheng966869d2017-09-26 01:56:00 -0400184
185 /* stutter efficiency related */
Harry Wentland45622362017-09-12 15:58:20 -0400186 bool disable_stutter;
Tony Cheng966869d2017-09-26 01:56:00 -0400187 bool use_max_lb;
Tony Chenga32a7702017-09-25 18:06:11 -0400188 enum dcc_option disable_dcc;
Tony Cheng966869d2017-09-26 01:56:00 -0400189 enum pipe_split_policy pipe_split_policy;
190 bool force_single_disp_pipe_split;
191
Harry Wentland45622362017-09-12 15:58:20 -0400192 bool disable_dfs_bypass;
Alex Deucherff5ef992017-06-15 16:27:42 -0400193 bool disable_dpp_power_gate;
194 bool disable_hubp_power_gate;
195 bool disable_pplib_wm_range;
196 bool use_dml_wm;
Hersen Wu4f4ee682017-09-20 16:30:44 -0400197 unsigned int min_disp_clk_khz;
Dmytro Laktyushkin139cb652017-06-21 09:35:35 -0400198 int sr_exit_time_dpm0_ns;
199 int sr_enter_plus_exit_time_dpm0_ns;
Alex Deucherff5ef992017-06-15 16:27:42 -0400200 int sr_exit_time_ns;
201 int sr_enter_plus_exit_time_ns;
202 int urgent_latency_ns;
203 int percent_of_ideal_drambw;
204 int dram_clock_change_latency_ns;
Dmytro Laktyushkine73b59b2017-05-19 13:01:35 -0400205 int always_scale;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400206 bool disable_pplib_clock_request;
Harry Wentland45622362017-09-12 15:58:20 -0400207 bool disable_clock_gate;
Yongqiang Sunaa66df52016-12-15 10:50:48 -0500208 bool disable_dmcu;
Charlene Liu29eba8e2017-05-23 17:15:54 -0400209 bool disable_psr;
Anthony Koo70814f62017-01-27 17:50:03 -0500210 bool force_abm_enable;
Charlene Liu6d732e72017-09-20 16:15:18 -0400211 bool disable_hbup_pg;
212 bool disable_dpp_pg;
Harry Wentland45622362017-09-12 15:58:20 -0400213};
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400214struct dc_state;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400215struct resource_pool;
216struct dce_hwseq;
Harry Wentland45622362017-09-12 15:58:20 -0400217struct dc {
218 struct dc_caps caps;
219 struct dc_cap_funcs cap_funcs;
Harry Wentland0971c402017-07-27 09:33:33 -0400220 struct dc_stream_state_funcs stream_funcs;
Harry Wentland45622362017-09-12 15:58:20 -0400221 struct dc_link_funcs link_funcs;
222 struct dc_config config;
223 struct dc_debug debug;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400224
225 struct dc_context *ctx;
226
227 uint8_t link_count;
228 struct dc_link *links[MAX_PIPES * 2];
229
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400230 struct dc_state *current_state;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400231 struct resource_pool *res_pool;
232
233 /* Display Engine Clock levels */
234 struct dm_pp_clock_levels sclk_lvls;
235
236 /* Inputs into BW and WM calculations. */
237 struct bw_calcs_dceip *bw_dceip;
238 struct bw_calcs_vbios *bw_vbios;
239#ifdef CONFIG_DRM_AMD_DC_DCN1_0
240 struct dcn_soc_bounding_box *dcn_soc;
241 struct dcn_ip_params *dcn_ip;
242 struct display_mode_lib dml;
243#endif
244
245 /* HW functions */
246 struct hw_sequencer_funcs hwss;
247 struct dce_hwseq *hwseq;
248
249 /* temp store of dm_pp_display_configuration
250 * to compare to see if display config changed
251 */
252 struct dm_pp_display_configuration prev_display_config;
253
254 /* FBC compressor */
255#ifdef ENABLE_FBC
256 struct compressor *fbc_compressor;
257#endif
Harry Wentland45622362017-09-12 15:58:20 -0400258};
259
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400260enum frame_buffer_mode {
261 FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
262 FRAME_BUFFER_MODE_ZFB_ONLY,
263 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
264} ;
265
266struct dchub_init_data {
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400267 int64_t zfb_phys_addr_base;
268 int64_t zfb_mc_base_addr;
269 uint64_t zfb_size_in_byte;
270 enum frame_buffer_mode fb_mode;
Anthony Kooebf055f2017-06-14 10:19:57 -0400271 bool dchub_initialzied;
272 bool dchub_info_valid;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400273};
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400274
Harry Wentland45622362017-09-12 15:58:20 -0400275struct dc_init_data {
276 struct hw_asic_id asic_id;
277 void *driver; /* ctx */
278 struct cgs_device *cgs_device;
279
280 int num_virtual_links;
281 /*
282 * If 'vbios_override' not NULL, it will be called instead
283 * of the real VBIOS. Intended use is Diagnostics on FPGA.
284 */
285 struct dc_bios *vbios_override;
286 enum dce_environment dce_environment;
287
288 struct dc_config flags;
Harry Wentland01a526f2017-09-12 19:33:40 -0400289 uint32_t log_mask;
Roman Li690b5e32017-07-27 20:00:06 -0400290#ifdef ENABLE_FBC
291 uint64_t fbc_gpu_addr;
292#endif
Harry Wentland45622362017-09-12 15:58:20 -0400293};
294
295struct dc *dc_create(const struct dc_init_data *init_params);
296
297void dc_destroy(struct dc **dc);
298
Harry Wentland45622362017-09-12 15:58:20 -0400299/*******************************************************************************
300 * Surface Interfaces
301 ******************************************************************************/
302
303enum {
Anthony Koofb735a92016-12-13 13:59:41 -0500304 TRANSFER_FUNC_POINTS = 1025
Harry Wentland45622362017-09-12 15:58:20 -0400305};
306
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500307struct dc_hdr_static_metadata {
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500308 /* display chromaticities and white point in units of 0.00001 */
309 unsigned int chromaticity_green_x;
310 unsigned int chromaticity_green_y;
311 unsigned int chromaticity_blue_x;
312 unsigned int chromaticity_blue_y;
313 unsigned int chromaticity_red_x;
314 unsigned int chromaticity_red_y;
315 unsigned int chromaticity_white_point_x;
316 unsigned int chromaticity_white_point_y;
317
318 uint32_t min_luminance;
319 uint32_t max_luminance;
320 uint32_t maximum_content_light_level;
321 uint32_t maximum_frame_average_light_level;
Anthony Kooebf055f2017-06-14 10:19:57 -0400322
323 bool hdr_supported;
324 bool is_hdr;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500325};
326
Anthony Koofb735a92016-12-13 13:59:41 -0500327enum dc_transfer_func_type {
328 TF_TYPE_PREDEFINED,
329 TF_TYPE_DISTRIBUTED_POINTS,
Dmytro Laktyushkin7950f0f2017-06-13 17:08:22 -0400330 TF_TYPE_BYPASS
Anthony Koofb735a92016-12-13 13:59:41 -0500331};
332
333struct dc_transfer_func_distributed_points {
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500334 struct fixed31_32 red[TRANSFER_FUNC_POINTS];
335 struct fixed31_32 green[TRANSFER_FUNC_POINTS];
336 struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
337
Anthony Koofb735a92016-12-13 13:59:41 -0500338 uint16_t end_exponent;
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500339 uint16_t x_point_at_y1_red;
340 uint16_t x_point_at_y1_green;
341 uint16_t x_point_at_y1_blue;
Anthony Koofb735a92016-12-13 13:59:41 -0500342};
343
344enum dc_transfer_func_predefined {
345 TRANSFER_FUNCTION_SRGB,
346 TRANSFER_FUNCTION_BT709,
Anthony Koo90e508b2016-12-15 12:09:46 -0500347 TRANSFER_FUNCTION_PQ,
Anthony Koofb735a92016-12-13 13:59:41 -0500348 TRANSFER_FUNCTION_LINEAR,
349};
350
351struct dc_transfer_func {
Dave Airlie93052132017-10-03 12:38:57 +1000352 struct kref refcount;
Anthony Kooebf055f2017-06-14 10:19:57 -0400353 struct dc_transfer_func_distributed_points tf_pts;
Anthony Koofb735a92016-12-13 13:59:41 -0500354 enum dc_transfer_func_type type;
355 enum dc_transfer_func_predefined tf;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400356 struct dc_context *ctx;
Anthony Koofb735a92016-12-13 13:59:41 -0500357};
358
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400359/*
360 * This structure is filled in by dc_surface_get_status and contains
361 * the last requested address and the currently active address so the called
362 * can determine if there are any outstanding flips
363 */
Harry Wentland3be5262e2017-07-27 09:55:38 -0400364struct dc_plane_status {
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400365 struct dc_plane_address requested_address;
366 struct dc_plane_address current_address;
367 bool is_flip_pending;
368 bool is_right_eye;
369};
370
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400371struct dc_plane_state {
Harry Wentland45622362017-09-12 15:58:20 -0400372 struct dc_plane_address address;
Harry Wentland45622362017-09-12 15:58:20 -0400373 struct scaling_taps scaling_quality;
374 struct rect src_rect;
375 struct rect dst_rect;
376 struct rect clip_rect;
377
378 union plane_size plane_size;
379 union dc_tiling_info tiling_info;
Anthony Kooebf055f2017-06-14 10:19:57 -0400380
Harry Wentland45622362017-09-12 15:58:20 -0400381 struct dc_plane_dcc_param dcc;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500382 struct dc_hdr_static_metadata hdr_static_ctx;
383
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400384 struct dc_gamma *gamma_correction;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400385 struct dc_transfer_func *in_transfer_func;
Anthony Kooebf055f2017-06-14 10:19:57 -0400386
387 enum dc_color_space color_space;
388 enum surface_pixel_format format;
389 enum dc_rotation_angle rotation;
390 enum plane_stereo_format stereo_format;
391
392 bool per_pixel_alpha;
393 bool visible;
394 bool flip_immediate;
395 bool horizontal_mirror;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400396
397 /* private to DC core */
Harry Wentland3be5262e2017-07-27 09:55:38 -0400398 struct dc_plane_status status;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400399 struct dc_context *ctx;
400
401 /* private to dc_surface.c */
402 enum dc_irq_source irq_source;
Dave Airlie4d090f02017-10-03 12:38:59 +1000403 struct kref refcount;
Harry Wentland45622362017-09-12 15:58:20 -0400404};
405
406struct dc_plane_info {
407 union plane_size plane_size;
408 union dc_tiling_info tiling_info;
Leon Elazar9cd09bf2016-12-19 12:00:05 -0500409 struct dc_plane_dcc_param dcc;
Harry Wentland45622362017-09-12 15:58:20 -0400410 enum surface_pixel_format format;
411 enum dc_rotation_angle rotation;
Harry Wentland45622362017-09-12 15:58:20 -0400412 enum plane_stereo_format stereo_format;
413 enum dc_color_space color_space; /*todo: wrong place, fits in scaling info*/
Anthony Kooebf055f2017-06-14 10:19:57 -0400414 bool horizontal_mirror;
Harry Wentland45622362017-09-12 15:58:20 -0400415 bool visible;
Anthony Kooebf055f2017-06-14 10:19:57 -0400416 bool per_pixel_alpha;
Harry Wentland45622362017-09-12 15:58:20 -0400417};
418
419struct dc_scaling_info {
Anthony Kooebf055f2017-06-14 10:19:57 -0400420 struct rect src_rect;
421 struct rect dst_rect;
422 struct rect clip_rect;
423 struct scaling_taps scaling_quality;
Harry Wentland45622362017-09-12 15:58:20 -0400424};
425
426struct dc_surface_update {
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400427 struct dc_plane_state *surface;
Harry Wentland45622362017-09-12 15:58:20 -0400428
429 /* isr safe update parameters. null means no updates */
430 struct dc_flip_addrs *flip_addr;
431 struct dc_plane_info *plane_info;
432 struct dc_scaling_info *scaling_info;
433 /* following updates require alloc/sleep/spin that is not isr safe,
434 * null means no updates
435 */
Anthony Koofb735a92016-12-13 13:59:41 -0500436 /* gamma TO BE REMOVED */
Harry Wentland45622362017-09-12 15:58:20 -0400437 struct dc_gamma *gamma;
Anthony Koofb735a92016-12-13 13:59:41 -0500438 struct dc_transfer_func *in_transfer_func;
Amy Zhangf46661d2017-05-09 14:45:54 -0400439 struct dc_hdr_static_metadata *hdr_static_metadata;
Harry Wentland45622362017-09-12 15:58:20 -0400440};
Harry Wentland45622362017-09-12 15:58:20 -0400441
442/*
443 * Create a new surface with default parameters;
444 */
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400445struct dc_plane_state *dc_create_plane_state(struct dc *dc);
Harry Wentland3be5262e2017-07-27 09:55:38 -0400446const struct dc_plane_status *dc_plane_get_status(
447 const struct dc_plane_state *plane_state);
Harry Wentland45622362017-09-12 15:58:20 -0400448
Harry Wentland3be5262e2017-07-27 09:55:38 -0400449void dc_plane_state_retain(struct dc_plane_state *plane_state);
450void dc_plane_state_release(struct dc_plane_state *plane_state);
Harry Wentland45622362017-09-12 15:58:20 -0400451
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400452void dc_gamma_retain(struct dc_gamma *dc_gamma);
453void dc_gamma_release(struct dc_gamma **dc_gamma);
Harry Wentland45622362017-09-12 15:58:20 -0400454struct dc_gamma *dc_create_gamma(void);
455
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400456void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
457void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
Anthony Koo90e508b2016-12-15 12:09:46 -0500458struct dc_transfer_func *dc_create_transfer_func(void);
Anthony Koofb735a92016-12-13 13:59:41 -0500459
Harry Wentland45622362017-09-12 15:58:20 -0400460/*
461 * This structure holds a surface address. There could be multiple addresses
462 * in cases such as Stereo 3D, Planar YUV, etc. Other per-flip attributes such
463 * as frame durations and DCC format can also be set.
464 */
465struct dc_flip_addrs {
466 struct dc_plane_address address;
467 bool flip_immediate;
Harry Wentland45622362017-09-12 15:58:20 -0400468 /* TODO: add flip duration for FreeSync */
469};
470
Aric Cyrab2541b2016-12-29 15:27:12 -0500471bool dc_post_update_surfaces_to_stream(
Harry Wentland45622362017-09-12 15:58:20 -0400472 struct dc *dc);
473
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400474/* Surface update type is used by dc_update_surfaces_and_stream
475 * The update type is determined at the very beginning of the function based
476 * on parameters passed in and decides how much programming (or updating) is
477 * going to be done during the call.
478 *
479 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
480 * logical calculations or hardware register programming. This update MUST be
481 * ISR safe on windows. Currently fast update will only be used to flip surface
482 * address.
483 *
484 * UPDATE_TYPE_MED is used for slower updates which require significant hw
485 * re-programming however do not affect bandwidth consumption or clock
486 * requirements. At present, this is the level at which front end updates
487 * that do not require us to run bw_calcs happen. These are in/out transfer func
488 * updates, viewport offset changes, recout size changes and pixel depth changes.
489 * This update can be done at ISR, but we want to minimize how often this happens.
490 *
491 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
492 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
493 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
494 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
495 * a full update. This cannot be done at ISR level and should be a rare event.
496 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
497 * underscan we don't expect to see this call at all.
498 */
499
Leon Elazar5869b0f2017-03-01 12:30:11 -0500500enum surface_update_type {
501 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400502 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/
Leon Elazar5869b0f2017-03-01 12:30:11 -0500503 UPDATE_TYPE_FULL, /* may need to shuffle resources */
504};
505
Harry Wentland45622362017-09-12 15:58:20 -0400506/*******************************************************************************
507 * Stream Interfaces
508 ******************************************************************************/
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400509
510struct dc_stream_status {
511 int primary_otg_inst;
Wenjing Liu0f0bdca2017-08-22 18:42:51 -0400512 int stream_enc_inst;
Harry Wentland3be5262e2017-07-27 09:55:38 -0400513 int plane_count;
514 struct dc_plane_state *plane_states[MAX_SURFACE_NUM];
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400515
516 /*
517 * link this stream passes through
518 */
519 struct dc_link *link;
520};
521
Harry Wentland0971c402017-07-27 09:33:33 -0400522struct dc_stream_state {
Harry Wentlandb3d6c3f2017-07-24 14:04:27 -0400523 struct dc_sink *sink;
Harry Wentland45622362017-09-12 15:58:20 -0400524 struct dc_crtc_timing timing;
Harry Wentland45622362017-09-12 15:58:20 -0400525
Aric Cyrab2541b2016-12-29 15:27:12 -0500526 struct rect src; /* composition area */
Harry Wentland45622362017-09-12 15:58:20 -0400527 struct rect dst; /* stream addressable area */
528
529 struct audio_info audio_info;
530
Harry Wentland45622362017-09-12 15:58:20 -0400531 struct freesync_context freesync_ctx;
532
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400533 struct dc_transfer_func *out_transfer_func;
Harry Wentland45622362017-09-12 15:58:20 -0400534 struct colorspace_transform gamut_remap_matrix;
535 struct csc_transform csc_color_matrix;
Anthony Kooebf055f2017-06-14 10:19:57 -0400536
537 enum signal_type output_signal;
538
539 enum dc_color_space output_color_space;
540 enum dc_dither_option dither_option;
541
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500542 enum view_3d_format view_format;
Anthony Kooebf055f2017-06-14 10:19:57 -0400543
544 bool ignore_msa_timing_param;
Harry Wentland45622362017-09-12 15:58:20 -0400545 /* TODO: custom INFO packets */
546 /* TODO: ABM info (DMCU) */
547 /* TODO: PSR info */
548 /* TODO: CEA VIC */
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400549
550 /* from core_stream struct */
551 struct dc_context *ctx;
552
553 /* used by DCP and FMT */
554 struct bit_depth_reduction_params bit_depth_params;
555 struct clamping_and_pixel_encoding_params clamping;
556
557 int phy_pix_clk;
558 enum signal_type signal;
559
560 struct dc_stream_status status;
561
562 /* from stream struct */
Dave Airliebfe0feb2017-10-03 12:39:00 +1000563 struct kref refcount;
Harry Wentland45622362017-09-12 15:58:20 -0400564};
565
Leon Elazara783e7b2017-03-09 14:38:15 -0500566struct dc_stream_update {
Leon Elazara783e7b2017-03-09 14:38:15 -0500567 struct rect src;
Leon Elazara783e7b2017-03-09 14:38:15 -0500568 struct rect dst;
Amy Zhangf46661d2017-05-09 14:45:54 -0400569 struct dc_transfer_func *out_transfer_func;
Leon Elazara783e7b2017-03-09 14:38:15 -0500570};
571
Bhawanpreet Lakhad54d29d2017-07-28 12:07:38 -0400572bool dc_is_stream_unchanged(
Harry Wentland0971c402017-07-27 09:33:33 -0400573 struct dc_stream_state *old_stream, struct dc_stream_state *stream);
Leon Elazara783e7b2017-03-09 14:38:15 -0500574
575/*
Leon Elazara783e7b2017-03-09 14:38:15 -0500576 * Set up surface attributes and associate to a stream
577 * The surfaces parameter is an absolute set of all surface active for the stream.
578 * If no surfaces are provided, the stream will be blanked; no memory read.
579 * Any flip related attribute changes must be done through this interface.
580 *
581 * After this call:
582 * Surfaces attributes are programmed and configured to be composed into stream.
583 * This does not trigger a flip. No surface address is programmed.
Leon Elazara783e7b2017-03-09 14:38:15 -0500584 */
585
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400586bool dc_commit_planes_to_stream(
587 struct dc *dc,
588 struct dc_plane_state **plane_states,
589 uint8_t new_plane_count,
Harry Wentland0971c402017-07-27 09:33:33 -0400590 struct dc_stream_state *dc_stream,
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400591 struct dc_state *state);
Leon Elazara783e7b2017-03-09 14:38:15 -0500592
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400593void dc_commit_updates_for_stream(struct dc *dc,
594 struct dc_surface_update *srf_updates,
595 int surface_count,
596 struct dc_stream_state *stream,
597 struct dc_stream_update *stream_update,
598 struct dc_plane_state **plane_states,
599 struct dc_state *state);
Aric Cyrab2541b2016-12-29 15:27:12 -0500600/*
601 * Log the current stream state.
602 */
603void dc_stream_log(
Harry Wentland0971c402017-07-27 09:33:33 -0400604 const struct dc_stream_state *stream,
Aric Cyrab2541b2016-12-29 15:27:12 -0500605 struct dal_logger *dc_logger,
606 enum dc_log_type log_type);
607
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400608uint8_t dc_get_current_stream_count(struct dc *dc);
609struct dc_stream_state *dc_get_stream_at_index(struct dc *dc, uint8_t i);
Aric Cyrab2541b2016-12-29 15:27:12 -0500610
611/*
612 * Return the current frame counter.
613 */
Harry Wentland0971c402017-07-27 09:33:33 -0400614uint32_t dc_stream_get_vblank_counter(const struct dc_stream_state *stream);
Aric Cyrab2541b2016-12-29 15:27:12 -0500615
616/* TODO: Return parsed values rather than direct register read
617 * This has a dependency on the caller (amdgpu_get_crtc_scanoutpos)
618 * being refactored properly to be dce-specific
619 */
Harry Wentland0971c402017-07-27 09:33:33 -0400620bool dc_stream_get_scanoutpos(const struct dc_stream_state *stream,
Sylvia Tsai81c50962017-04-11 15:15:28 -0400621 uint32_t *v_blank_start,
622 uint32_t *v_blank_end,
623 uint32_t *h_position,
624 uint32_t *v_position);
Aric Cyrab2541b2016-12-29 15:27:12 -0500625
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400626bool dc_add_stream_to_ctx(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400627 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400628 struct dc_state *new_ctx,
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400629 struct dc_stream_state *stream);
630
631bool dc_remove_stream_from_ctx(
632 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400633 struct dc_state *new_ctx,
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400634 struct dc_stream_state *stream);
635
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400636
637bool dc_add_plane_to_context(
638 const struct dc *dc,
639 struct dc_stream_state *stream,
640 struct dc_plane_state *plane_state,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400641 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400642
643bool dc_remove_plane_from_context(
644 const struct dc *dc,
645 struct dc_stream_state *stream,
646 struct dc_plane_state *plane_state,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400647 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400648
649bool dc_rem_all_planes_for_stream(
650 const struct dc *dc,
651 struct dc_stream_state *stream,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400652 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400653
654bool dc_add_all_planes_for_stream(
655 const struct dc *dc,
656 struct dc_stream_state *stream,
657 struct dc_plane_state * const *plane_states,
658 int plane_count,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400659 struct dc_state *context);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400660
Aric Cyrab2541b2016-12-29 15:27:12 -0500661/*
662 * Structure to store surface/stream associations for validation
663 */
664struct dc_validation_set {
Harry Wentland0971c402017-07-27 09:33:33 -0400665 struct dc_stream_state *stream;
Harry Wentland3be5262e2017-07-27 09:55:38 -0400666 struct dc_plane_state *plane_states[MAX_SURFACES];
667 uint8_t plane_count;
Aric Cyrab2541b2016-12-29 15:27:12 -0500668};
669
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400670bool dc_validate_stream(struct dc *dc, struct dc_stream_state *stream);
Andrey Grodzovsky9345d982017-07-21 16:34:36 -0400671
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400672bool dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400673
Yongqiang Sune750d562017-09-20 17:06:18 -0400674enum dc_status dc_validate_global_state(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400675 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400676 struct dc_state *new_ctx);
Harry Wentland07d72b32017-03-29 11:22:05 -0400677
Aric Cyrab2541b2016-12-29 15:27:12 -0500678/*
679 * This function takes a stream and checks if it is guaranteed to be supported.
680 * Guaranteed means that MAX_COFUNC similar streams are supported.
681 *
682 * After this call:
683 * No hardware is programmed for call. Only validation is done.
684 */
685
Andrey Grodzovskyab8db3e2017-08-28 14:25:01 -0400686
687void dc_resource_state_construct(
688 const struct dc *dc,
689 struct dc_state *dst_ctx);
690
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400691void dc_resource_state_copy_construct(
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400692 const struct dc_state *src_ctx,
693 struct dc_state *dst_ctx);
Harry Wentland8122a252017-03-29 11:15:14 -0400694
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400695void dc_resource_state_copy_construct_current(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400696 const struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400697 struct dc_state *dst_ctx);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400698
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400699void dc_resource_state_destruct(struct dc_state *context);
Harry Wentland8122a252017-03-29 11:15:14 -0400700
Aric Cyrab2541b2016-12-29 15:27:12 -0500701/*
Harry Wentland7cf2c842017-03-06 09:43:30 -0500702 * TODO update to make it about validation sets
703 * Set up streams and links associated to drive sinks
704 * The streams parameter is an absolute set of all active streams.
705 *
706 * After this call:
707 * Phy, Encoder, Timing Generator are programmed and enabled.
708 * New streams are enabled with blank stream; no memory read.
709 */
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400710bool dc_commit_state(struct dc *dc, struct dc_state *context);
Harry Wentland7cf2c842017-03-06 09:43:30 -0500711
712/*
Aric Cyrab2541b2016-12-29 15:27:12 -0500713 * Set up streams and links associated to drive sinks
714 * The streams parameter is an absolute set of all active streams.
715 *
716 * After this call:
717 * Phy, Encoder, Timing Generator are programmed and enabled.
718 * New streams are enabled with blank stream; no memory read.
719 */
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500720/*
721 * Enable stereo when commit_streams is not required,
722 * for example, frame alternate.
723 */
724bool dc_enable_stereo(
725 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400726 struct dc_state *context,
Harry Wentland0971c402017-07-27 09:33:33 -0400727 struct dc_stream_state *streams[],
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500728 uint8_t stream_count);
Aric Cyrab2541b2016-12-29 15:27:12 -0500729
Harry Wentland45622362017-09-12 15:58:20 -0400730/**
731 * Create a new default stream for the requested sink
732 */
Harry Wentland0971c402017-07-27 09:33:33 -0400733struct dc_stream_state *dc_create_stream_for_sink(struct dc_sink *dc_sink);
Harry Wentland45622362017-09-12 15:58:20 -0400734
Harry Wentland0971c402017-07-27 09:33:33 -0400735void dc_stream_retain(struct dc_stream_state *dc_stream);
736void dc_stream_release(struct dc_stream_state *dc_stream);
Harry Wentland45622362017-09-12 15:58:20 -0400737
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400738struct dc_stream_status *dc_stream_get_status(
Harry Wentland0971c402017-07-27 09:33:33 -0400739 struct dc_stream_state *dc_stream);
Harry Wentland45622362017-09-12 15:58:20 -0400740
Leon Elazar5869b0f2017-03-01 12:30:11 -0500741enum surface_update_type dc_check_update_surfaces_for_stream(
742 struct dc *dc,
743 struct dc_surface_update *updates,
744 int surface_count,
Leon Elazaree8f63e2017-03-14 11:54:31 -0400745 struct dc_stream_update *stream_update,
Leon Elazar5869b0f2017-03-01 12:30:11 -0500746 const struct dc_stream_status *stream_status);
747
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400748
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400749struct dc_state *dc_create_state(void);
750void dc_retain_state(struct dc_state *context);
751void dc_release_state(struct dc_state *context);
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400752
Harry Wentland45622362017-09-12 15:58:20 -0400753/*******************************************************************************
754 * Link Interfaces
755 ******************************************************************************/
756
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400757struct dpcd_caps {
758 union dpcd_rev dpcd_rev;
759 union max_lane_count max_ln_count;
760 union max_down_spread max_down_spread;
761
762 /* dongle type (DP converter, CV smart dongle) */
763 enum display_dongle_type dongle_type;
764 /* Dongle's downstream count. */
765 union sink_count sink_count;
766 /* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
767 indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
768 struct dc_dongle_caps dongle_caps;
769
770 uint32_t sink_dev_id;
771 uint32_t branch_dev_id;
772 int8_t branch_dev_name[6];
773 int8_t branch_hw_revision;
774
775 bool allow_invalid_MSA_timing_param;
776 bool panel_mode_edp;
Wenjing Liu9799624a2017-08-15 19:10:14 -0400777 bool dpcd_display_control_capable;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400778};
779
780struct dc_link_status {
781 struct dpcd_caps *dpcd_caps;
782};
783
784/* DP MST stream allocation (payload bandwidth number) */
785struct link_mst_stream_allocation {
786 /* DIG front */
787 const struct stream_encoder *stream_enc;
788 /* associate DRM payload table with DC stream encoder */
789 uint8_t vcp_id;
790 /* number of slots required for the DP stream in transport packet */
791 uint8_t slot_count;
792};
793
794/* DP MST stream allocation table */
795struct link_mst_stream_allocation_table {
796 /* number of DP video streams */
797 int stream_count;
798 /* array of stream allocations */
799 struct link_mst_stream_allocation stream_allocations[MAX_CONTROLLER_NUM];
800};
801
Harry Wentland45622362017-09-12 15:58:20 -0400802/*
803 * A link contains one or more sinks and their connected status.
804 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
805 */
806struct dc_link {
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400807 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
Harry Wentland45622362017-09-12 15:58:20 -0400808 unsigned int sink_count;
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400809 struct dc_sink *local_sink;
Harry Wentland45622362017-09-12 15:58:20 -0400810 unsigned int link_index;
811 enum dc_connection_type type;
812 enum signal_type connector_signal;
813 enum dc_irq_source irq_source_hpd;
814 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */
815 /* caps is the same as reported_link_cap. link_traing use
816 * reported_link_cap. Will clean up. TODO
817 */
818 struct dc_link_settings reported_link_cap;
819 struct dc_link_settings verified_link_cap;
Harry Wentland45622362017-09-12 15:58:20 -0400820 struct dc_link_settings cur_link_settings;
821 struct dc_lane_settings cur_lane_setting;
Ding Wang8c4abe02017-07-18 17:18:11 -0400822 struct dc_link_settings preferred_link_setting;
Harry Wentland45622362017-09-12 15:58:20 -0400823
824 uint8_t ddc_hw_inst;
Zeyu Fan7a096332017-06-13 11:54:10 -0400825
826 uint8_t hpd_src;
827
Harry Wentland45622362017-09-12 15:58:20 -0400828 uint8_t link_enc_hw_inst;
829
Harry Wentland45622362017-09-12 15:58:20 -0400830 bool test_pattern_enabled;
831 union compliance_test_state compliance_test_state;
Andrey Grodzovsky9fb8de72017-02-14 13:50:17 -0500832
833 void *priv;
Andrey Grodzovsky46df7902017-04-30 09:20:55 -0400834
835 struct ddc_service *ddc;
Anthony Kooebf055f2017-06-14 10:19:57 -0400836
837 bool aux_mode;
Harry Wentland45622362017-09-12 15:58:20 -0400838
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400839 /* Private to DC core */
Harry Wentland45622362017-09-12 15:58:20 -0400840
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400841 const struct dc *dc;
Harry Wentland45622362017-09-12 15:58:20 -0400842
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400843 struct dc_context *ctx;
Anthony Kooebf055f2017-06-14 10:19:57 -0400844
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400845 struct link_encoder *link_enc;
846 struct graphics_object_id link_id;
847 union ddi_channel_mapping ddi_channel_mapping;
848 struct connector_device_tag_info device_tag;
849 struct dpcd_caps dpcd_caps;
Zeyu Fan1e8635e2017-08-14 18:43:11 -0400850 unsigned short chip_caps;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400851 unsigned int dpcd_sink_count;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400852 enum edp_revision edp_revision;
853 bool psr_enabled;
854
855 /* MST record stream using this link */
856 struct link_flags {
857 bool dp_keep_receiver_powered;
858 } wa_flags;
859 struct link_mst_stream_allocation_table mst_stream_alloc_table;
860
861 struct dc_link_status link_status;
862
Harry Wentland45622362017-09-12 15:58:20 -0400863};
864
865const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link);
866
867/*
868 * Return an enumerated dc_link. dc_link order is constant and determined at
869 * boot time. They cannot be created or destroyed.
870 * Use dc_get_caps() to get number of links.
871 */
Dave Airliec6fa5312017-10-03 15:11:00 +1000872static inline struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index)
873{
874 return dc->links[link_index];
875}
Harry Wentland45622362017-09-12 15:58:20 -0400876
Harry Wentland45622362017-09-12 15:58:20 -0400877/* Set backlight level of an embedded panel (eDP, LVDS). */
878bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level,
Harry Wentland0971c402017-07-27 09:33:33 -0400879 uint32_t frame_ramp, const struct dc_stream_state *stream);
Harry Wentland45622362017-09-12 15:58:20 -0400880
Charlene Liuc7299702017-08-28 16:28:34 -0400881bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable, bool wait);
Harry Wentland45622362017-09-12 15:58:20 -0400882
Amy Zhang7db4ded2017-05-30 16:16:57 -0400883bool dc_link_get_psr_state(const struct dc_link *dc_link, uint32_t *psr_state);
884
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400885bool dc_link_setup_psr(struct dc_link *dc_link,
Harry Wentland0971c402017-07-27 09:33:33 -0400886 const struct dc_stream_state *stream, struct psr_config *psr_config,
Amy Zhang9f72f512017-05-31 16:53:01 -0400887 struct psr_context *psr_context);
Harry Wentland45622362017-09-12 15:58:20 -0400888
889/* Request DC to detect if there is a Panel connected.
890 * boot - If this call is during initial boot.
891 * Return false for any type of detection failure or MST detection
892 * true otherwise. True meaning further action is required (status update
893 * and OS notification).
894 */
Hersen Wu8f38b66c2017-09-11 16:42:14 -0400895enum dc_detect_reason {
896 DETECT_REASON_BOOT,
897 DETECT_REASON_HPD,
898 DETECT_REASON_HPDRX,
899};
900
901bool dc_link_detect(struct dc_link *dc_link, enum dc_detect_reason reason);
Harry Wentland45622362017-09-12 15:58:20 -0400902
903/* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt).
904 * Return:
905 * true - Downstream port status changed. DM should call DC to do the
906 * detection.
907 * false - no change in Downstream port status. No further action required
908 * from DM. */
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400909bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
Wenjing Liu8ee65d72017-07-19 13:18:26 -0400910 union hpd_irq_data *hpd_irq_dpcd_data);
Harry Wentland45622362017-09-12 15:58:20 -0400911
912struct dc_sink_init_data;
913
914struct dc_sink *dc_link_add_remote_sink(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400915 struct dc_link *dc_link,
Harry Wentland45622362017-09-12 15:58:20 -0400916 const uint8_t *edid,
917 int len,
918 struct dc_sink_init_data *init_data);
919
920void dc_link_remove_remote_sink(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400921 struct dc_link *link,
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400922 struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -0400923
924/* Used by diagnostics for virtual link at the moment */
Harry Wentland45622362017-09-12 15:58:20 -0400925
926void dc_link_dp_set_drive_settings(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400927 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400928 struct link_training_settings *lt_settings);
929
Ding Wang820e3932017-07-13 12:09:57 -0400930enum link_training_result dc_link_dp_perform_link_training(
Harry Wentland45622362017-09-12 15:58:20 -0400931 struct dc_link *link,
932 const struct dc_link_settings *link_setting,
933 bool skip_video_pattern);
934
935void dc_link_dp_enable_hpd(const struct dc_link *link);
936
937void dc_link_dp_disable_hpd(const struct dc_link *link);
938
939bool dc_link_dp_set_test_pattern(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400940 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400941 enum dp_test_pattern test_pattern,
942 const struct link_training_settings *p_link_settings,
943 const unsigned char *p_custom_pattern,
944 unsigned int cust_pattern_size);
945
946/*******************************************************************************
947 * Sink Interfaces - A sink corresponds to a display output device
948 ******************************************************************************/
949
xhdu8c895312017-03-21 11:05:32 -0400950struct dc_container_id {
951 // 128bit GUID in binary form
952 unsigned char guid[16];
953 // 8 byte port ID -> ELD.PortID
954 unsigned int portId[2];
955 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
956 unsigned short manufacturerName;
957 // 2 byte product code -> ELD.ProductCode
958 unsigned short productCode;
959};
960
Vitaly Prosyakb6d61032017-06-12 11:03:26 -0500961
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500962
Harry Wentland45622362017-09-12 15:58:20 -0400963/*
964 * The sink structure contains EDID and other display device properties
965 */
966struct dc_sink {
967 enum signal_type sink_signal;
968 struct dc_edid dc_edid; /* raw edid */
969 struct dc_edid_caps edid_caps; /* parse display caps */
xhdu8c895312017-03-21 11:05:32 -0400970 struct dc_container_id *dc_container_id;
Zeyu Fan4a9a5d62017-03-07 11:48:50 -0500971 uint32_t dongle_max_pix_clk;
Andrey Grodzovsky5c4e980642017-02-14 15:47:24 -0500972 void *priv;
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500973 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
Anthony Kooebf055f2017-06-14 10:19:57 -0400974 bool converter_disable_audio;
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400975
976 /* private to DC core */
977 struct dc_link *link;
978 struct dc_context *ctx;
979
980 /* private to dc_sink.c */
Dave Airliecb56ace2017-10-03 12:39:01 +1000981 struct kref refcount;
Harry Wentland45622362017-09-12 15:58:20 -0400982};
983
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400984void dc_sink_retain(struct dc_sink *sink);
985void dc_sink_release(struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -0400986
Harry Wentland45622362017-09-12 15:58:20 -0400987struct dc_sink_init_data {
988 enum signal_type sink_signal;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400989 struct dc_link *link;
Harry Wentland45622362017-09-12 15:58:20 -0400990 uint32_t dongle_max_pix_clk;
991 bool converter_disable_audio;
992};
993
994struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
995
996/*******************************************************************************
Aric Cyrab2541b2016-12-29 15:27:12 -0500997 * Cursor interfaces - To manages the cursor within a stream
Harry Wentland45622362017-09-12 15:58:20 -0400998 ******************************************************************************/
999/* TODO: Deprecated once we switch to dc_set_cursor_position */
Aric Cyrab2541b2016-12-29 15:27:12 -05001000bool dc_stream_set_cursor_attributes(
Harry Wentland0971c402017-07-27 09:33:33 -04001001 const struct dc_stream_state *stream,
Harry Wentland45622362017-09-12 15:58:20 -04001002 const struct dc_cursor_attributes *attributes);
1003
Aric Cyrab2541b2016-12-29 15:27:12 -05001004bool dc_stream_set_cursor_position(
Harry Wentland0971c402017-07-27 09:33:33 -04001005 struct dc_stream_state *stream,
Dmytro Laktyushkinbeb16b62017-04-21 09:34:09 -04001006 const struct dc_cursor_position *position);
Harry Wentland45622362017-09-12 15:58:20 -04001007
1008/* Newer interfaces */
1009struct dc_cursor {
1010 struct dc_plane_address address;
1011 struct dc_cursor_attributes attributes;
1012};
1013
Harry Wentland45622362017-09-12 15:58:20 -04001014/*******************************************************************************
1015 * Interrupt interfaces
1016 ******************************************************************************/
1017enum dc_irq_source dc_interrupt_to_irq_source(
1018 struct dc *dc,
1019 uint32_t src_id,
1020 uint32_t ext_id);
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -04001021void dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
Harry Wentland45622362017-09-12 15:58:20 -04001022void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
1023enum dc_irq_source dc_get_hpd_irq_source_at_index(
1024 struct dc *dc, uint32_t link_index);
1025
1026/*******************************************************************************
1027 * Power Interfaces
1028 ******************************************************************************/
1029
1030void dc_set_power_state(
1031 struct dc *dc,
Andrey Grodzovskya3621482017-04-20 15:59:25 -04001032 enum dc_acpi_cm_power_state power_state);
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -04001033void dc_resume(struct dc *dc);
Harry Wentland45622362017-09-12 15:58:20 -04001034
Harry Wentland45622362017-09-12 15:58:20 -04001035/*
1036 * DPCD access interfaces
1037 */
1038
Harry Wentland45622362017-09-12 15:58:20 -04001039bool dc_submit_i2c(
1040 struct dc *dc,
1041 uint32_t link_index,
1042 struct i2c_command *cmd);
1043
Anthony Koo5e7773a2017-01-23 16:55:20 -05001044
Harry Wentland45622362017-09-12 15:58:20 -04001045#endif /* DC_INTERFACE_H_ */