blob: d8040e8a68b55374f33d429bd8acf9da5ce18442 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 *
25 * Authors:
26 * Eric Anholt <eric@anholt.net>
27 */
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/delay.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040031#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_edid.h>
Chris Wilsonea5b2132010-08-04 13:50:23 +010035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "i915_drv.h"
38#include "intel_sdvo_regs.h"
39
Zhenyu Wang14571b42010-03-30 14:06:33 +080040#define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
41#define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
42#define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
Chris Wilsona0b1c7a2011-09-30 22:56:41 +010043#define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_YPRPB0)
Zhenyu Wang14571b42010-03-30 14:06:33 +080044
45#define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
Akshay Joshi0206e352011-08-16 15:34:10 -040046 SDVO_TV_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080047
48#define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
Chris Wilson139467432011-02-09 20:01:16 +000049#define IS_TMDS(c) (c->output_flag & SDVO_TMDS_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080050#define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
Chris Wilson32aad862010-08-04 13:50:25 +010051#define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
Chris Wilson52220082011-06-20 14:45:50 +010052#define IS_DIGITAL(c) (c->output_flag & (SDVO_TMDS_MASK | SDVO_LVDS_MASK))
Zhenyu Wang14571b42010-03-30 14:06:33 +080053
Jesse Barnes79e53942008-11-07 14:24:08 -080054
Chris Wilson2e88e402010-08-07 11:01:27 +010055static const char *tv_format_names[] = {
Zhao Yakuice6feab2009-08-24 13:50:26 +080056 "NTSC_M" , "NTSC_J" , "NTSC_443",
57 "PAL_B" , "PAL_D" , "PAL_G" ,
58 "PAL_H" , "PAL_I" , "PAL_M" ,
59 "PAL_N" , "PAL_NC" , "PAL_60" ,
60 "SECAM_B" , "SECAM_D" , "SECAM_G" ,
61 "SECAM_K" , "SECAM_K1", "SECAM_L" ,
62 "SECAM_60"
63};
64
65#define TV_FORMAT_NUM (sizeof(tv_format_names) / sizeof(*tv_format_names))
66
Chris Wilsonea5b2132010-08-04 13:50:23 +010067struct intel_sdvo {
68 struct intel_encoder base;
69
Chris Wilsonf899fc62010-07-20 15:44:45 -070070 struct i2c_adapter *i2c;
Keith Packardf9c10a92009-05-30 12:16:25 -070071 u8 slave_addr;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080072
Chris Wilsone957d772010-09-24 12:52:03 +010073 struct i2c_adapter ddc;
74
Jesse Barnese2f0ba92009-02-02 15:11:52 -080075 /* Register for the SDVO device: SDVOB or SDVOC */
Daniel Vettereef4eac2012-03-23 23:43:35 +010076 uint32_t sdvo_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnese2f0ba92009-02-02 15:11:52 -080078 /* Active outputs controlled by this SDVO output */
79 uint16_t controlled_output;
Jesse Barnes79e53942008-11-07 14:24:08 -080080
Jesse Barnese2f0ba92009-02-02 15:11:52 -080081 /*
82 * Capabilities of the SDVO device returned by
Damien Lespiau19d415a2013-06-10 13:28:42 +010083 * intel_sdvo_get_capabilities()
Jesse Barnese2f0ba92009-02-02 15:11:52 -080084 */
Jesse Barnes79e53942008-11-07 14:24:08 -080085 struct intel_sdvo_caps caps;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080086
87 /* Pixel clock limitations reported by the SDVO device, in kHz */
Jesse Barnes79e53942008-11-07 14:24:08 -080088 int pixel_clock_min, pixel_clock_max;
89
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +080090 /*
91 * For multiple function SDVO device,
92 * this is for current attached outputs.
93 */
94 uint16_t attached_output;
95
Simon Farnsworthcc68c812011-09-21 17:13:30 +010096 /*
97 * Hotplug activation bits for this device
98 */
Jani Nikula5fa7ac92012-08-29 16:43:58 +030099 uint16_t hotplug_active;
Simon Farnsworthcc68c812011-09-21 17:13:30 +0100100
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800101 /**
Chris Wilsone953fd72011-02-21 22:23:52 +0000102 * This is used to select the color range of RBG outputs in HDMI mode.
103 * It is only valid when using TMDS encoding and 8 bit per color mode.
104 */
105 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200106 bool color_range_auto;
Chris Wilsone953fd72011-02-21 22:23:52 +0000107
108 /**
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800109 * This is set if we're going to treat the device as TV-out.
110 *
111 * While we have these nice friendly flags for output types that ought
112 * to decide this for us, the S-Video output on our HDMI+S-Video card
113 * shows up as RGB1 (VGA).
114 */
115 bool is_tv;
116
Daniel Vettereef4eac2012-03-23 23:43:35 +0100117 /* On different gens SDVOB is at different places. */
118 bool is_sdvob;
119
Zhao Yakuice6feab2009-08-24 13:50:26 +0800120 /* This is for current tv format name */
Chris Wilson40039752010-08-04 13:50:26 +0100121 int tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800122
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800123 /**
124 * This is set if we treat the device as HDMI, instead of DVI.
125 */
126 bool is_hdmi;
Chris Wilsonda79de92010-11-22 11:12:46 +0000127 bool has_hdmi_monitor;
128 bool has_hdmi_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200129 bool rgb_quant_range_selectable;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800130
Ma Ling7086c872009-05-13 11:20:06 +0800131 /**
Chris Wilson6c9547f2010-08-25 10:05:17 +0100132 * This is set if we detect output of sdvo device as LVDS and
133 * have a valid fixed mode to use with the panel.
Ma Ling7086c872009-05-13 11:20:06 +0800134 */
135 bool is_lvds;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800136
137 /**
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800138 * This is sdvo fixed pannel mode pointer
139 */
140 struct drm_display_mode *sdvo_lvds_fixed_mode;
141
Eric Anholtc751ce42010-03-25 11:48:48 -0700142 /* DDC bus used by this SDVO encoder */
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800143 uint8_t ddc_bus;
Egbert Eiche7518232012-10-13 14:29:31 +0200144
145 /*
146 * the sdvo flag gets lost in round trip: dtd->adjusted_mode->dtd
147 */
148 uint8_t dtd_sdvo_flags;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800149};
150
151struct intel_sdvo_connector {
Chris Wilson615fb932010-08-04 13:50:24 +0100152 struct intel_connector base;
153
Zhenyu Wang14571b42010-03-30 14:06:33 +0800154 /* Mark the type of connector */
155 uint16_t output_flag;
156
Daniel Vetterc3e5f672012-02-23 17:14:47 +0100157 enum hdmi_force_audio force_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +0100158
Zhenyu Wang14571b42010-03-30 14:06:33 +0800159 /* This contains all current supported TV format */
Chris Wilson40039752010-08-04 13:50:26 +0100160 u8 tv_format_supported[TV_FORMAT_NUM];
Zhenyu Wang14571b42010-03-30 14:06:33 +0800161 int format_supported_num;
Chris Wilsonc5521702010-08-04 13:50:28 +0100162 struct drm_property *tv_format;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800163
Zhao Yakuib9219c52009-09-10 15:45:46 +0800164 /* add the property for the SDVO-TV */
Chris Wilsonc5521702010-08-04 13:50:28 +0100165 struct drm_property *left;
166 struct drm_property *right;
167 struct drm_property *top;
168 struct drm_property *bottom;
169 struct drm_property *hpos;
170 struct drm_property *vpos;
171 struct drm_property *contrast;
172 struct drm_property *saturation;
173 struct drm_property *hue;
174 struct drm_property *sharpness;
175 struct drm_property *flicker_filter;
176 struct drm_property *flicker_filter_adaptive;
177 struct drm_property *flicker_filter_2d;
178 struct drm_property *tv_chroma_filter;
179 struct drm_property *tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100180 struct drm_property *dot_crawl;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800181
182 /* add the property for the SDVO-TV/LVDS */
Chris Wilsonc5521702010-08-04 13:50:28 +0100183 struct drm_property *brightness;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800184
185 /* Add variable to record current setting for the above property */
186 u32 left_margin, right_margin, top_margin, bottom_margin;
Chris Wilsonc5521702010-08-04 13:50:28 +0100187
Zhao Yakuib9219c52009-09-10 15:45:46 +0800188 /* this is to get the range of margin.*/
189 u32 max_hscan, max_vscan;
190 u32 max_hpos, cur_hpos;
191 u32 max_vpos, cur_vpos;
192 u32 cur_brightness, max_brightness;
193 u32 cur_contrast, max_contrast;
194 u32 cur_saturation, max_saturation;
195 u32 cur_hue, max_hue;
Chris Wilsonc5521702010-08-04 13:50:28 +0100196 u32 cur_sharpness, max_sharpness;
197 u32 cur_flicker_filter, max_flicker_filter;
198 u32 cur_flicker_filter_adaptive, max_flicker_filter_adaptive;
199 u32 cur_flicker_filter_2d, max_flicker_filter_2d;
200 u32 cur_tv_chroma_filter, max_tv_chroma_filter;
201 u32 cur_tv_luma_filter, max_tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100202 u32 cur_dot_crawl, max_dot_crawl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800203};
204
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200205static struct intel_sdvo *to_sdvo(struct intel_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100206{
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200207 return container_of(encoder, struct intel_sdvo, base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100208}
209
Chris Wilsondf0e9242010-09-09 16:20:55 +0100210static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
211{
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200212 return to_sdvo(intel_attached_encoder(connector));
Chris Wilsondf0e9242010-09-09 16:20:55 +0100213}
214
Chris Wilson615fb932010-08-04 13:50:24 +0100215static struct intel_sdvo_connector *to_intel_sdvo_connector(struct drm_connector *connector)
216{
217 return container_of(to_intel_connector(connector), struct intel_sdvo_connector, base);
218}
219
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800220static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100221intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
Chris Wilson32aad862010-08-04 13:50:25 +0100222static bool
223intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
224 struct intel_sdvo_connector *intel_sdvo_connector,
225 int type);
226static bool
227intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
228 struct intel_sdvo_connector *intel_sdvo_connector);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800229
Jesse Barnes79e53942008-11-07 14:24:08 -0800230/**
231 * Writes the SDVOB or SDVOC with the given value, but always writes both
232 * SDVOB and SDVOC to work around apparent hardware issues (according to
233 * comments in the BIOS).
234 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100235static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800236{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100237 struct drm_device *dev = intel_sdvo->base.base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800238 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800239 u32 bval = val, cval = val;
240 int i;
241
Chris Wilsonea5b2132010-08-04 13:50:23 +0100242 if (intel_sdvo->sdvo_reg == PCH_SDVOB) {
243 I915_WRITE(intel_sdvo->sdvo_reg, val);
244 I915_READ(intel_sdvo->sdvo_reg);
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800245 return;
246 }
247
Paulo Zanonie2debe92013-02-18 19:00:27 -0300248 if (intel_sdvo->sdvo_reg == GEN3_SDVOB)
249 cval = I915_READ(GEN3_SDVOC);
250 else
251 bval = I915_READ(GEN3_SDVOB);
252
Jesse Barnes79e53942008-11-07 14:24:08 -0800253 /*
254 * Write the registers twice for luck. Sometimes,
255 * writing them only once doesn't appear to 'stick'.
256 * The BIOS does this too. Yay, magic
257 */
258 for (i = 0; i < 2; i++)
259 {
Paulo Zanonie2debe92013-02-18 19:00:27 -0300260 I915_WRITE(GEN3_SDVOB, bval);
261 I915_READ(GEN3_SDVOB);
262 I915_WRITE(GEN3_SDVOC, cval);
263 I915_READ(GEN3_SDVOC);
Jesse Barnes79e53942008-11-07 14:24:08 -0800264 }
265}
266
Chris Wilson32aad862010-08-04 13:50:25 +0100267static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
Jesse Barnes79e53942008-11-07 14:24:08 -0800268{
Jesse Barnes79e53942008-11-07 14:24:08 -0800269 struct i2c_msg msgs[] = {
270 {
Chris Wilsone957d772010-09-24 12:52:03 +0100271 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800272 .flags = 0,
273 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100274 .buf = &addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800275 },
276 {
Chris Wilsone957d772010-09-24 12:52:03 +0100277 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800278 .flags = I2C_M_RD,
279 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100280 .buf = ch,
Jesse Barnes79e53942008-11-07 14:24:08 -0800281 }
282 };
Chris Wilson32aad862010-08-04 13:50:25 +0100283 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800284
Chris Wilsonf899fc62010-07-20 15:44:45 -0700285 if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800286 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800287
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800288 DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
Jesse Barnes79e53942008-11-07 14:24:08 -0800289 return false;
290}
291
Jesse Barnes79e53942008-11-07 14:24:08 -0800292#define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
293/** Mapping of command numbers to names, for debug output */
Tobias Klauser005568b2009-02-09 22:02:42 +0100294static const struct _sdvo_cmd_name {
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800295 u8 cmd;
Chris Wilson2e88e402010-08-07 11:01:27 +0100296 const char *name;
Jesse Barnes79e53942008-11-07 14:24:08 -0800297} sdvo_cmd_names[] = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400298 SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
299 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
300 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
301 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
302 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
303 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
304 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
305 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
306 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
307 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
308 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
309 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
310 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
311 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
312 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
313 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
314 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
315 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
316 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
317 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
318 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
319 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
320 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
321 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
322 SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
323 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
324 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
325 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
326 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
327 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
328 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
329 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
330 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
331 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
332 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
333 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
334 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
335 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
336 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
337 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
338 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
339 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
340 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
Chris Wilsonc5521702010-08-04 13:50:28 +0100341
Akshay Joshi0206e352011-08-16 15:34:10 -0400342 /* Add the op code for SDVO enhancements */
343 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
344 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
345 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
346 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
347 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
348 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
349 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
350 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
351 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
352 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
353 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
354 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
355 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
356 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
357 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
358 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
359 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
360 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
361 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
362 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
363 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
364 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
365 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
366 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
367 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
368 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
369 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
370 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
371 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
372 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
373 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
374 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
375 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
376 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
377 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
378 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
379 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
380 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
381 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
382 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
383 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
384 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
385 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
386 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
Chris Wilsonc5521702010-08-04 13:50:28 +0100387
Akshay Joshi0206e352011-08-16 15:34:10 -0400388 /* HDMI op code */
389 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
390 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
391 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
392 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
393 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
394 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
395 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
396 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
397 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
398 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
399 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
400 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
401 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
402 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
403 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
404 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
405 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
406 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
407 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
408 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
Jesse Barnes79e53942008-11-07 14:24:08 -0800409};
410
Daniel Vettereef4eac2012-03-23 23:43:35 +0100411#define SDVO_NAME(svdo) ((svdo)->is_sdvob ? "SDVOB" : "SDVOC")
Jesse Barnes79e53942008-11-07 14:24:08 -0800412
Chris Wilsonea5b2132010-08-04 13:50:23 +0100413static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
Chris Wilson32aad862010-08-04 13:50:25 +0100414 const void *args, int args_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800415{
Jesse Barnes79e53942008-11-07 14:24:08 -0800416 int i;
417
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800418 DRM_DEBUG_KMS("%s: W: %02X ",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100419 SDVO_NAME(intel_sdvo), cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -0800420 for (i = 0; i < args_len; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800421 DRM_LOG_KMS("%02X ", ((u8 *)args)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800422 for (; i < 8; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800423 DRM_LOG_KMS(" ");
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400424 for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800425 if (cmd == sdvo_cmd_names[i].cmd) {
yakui_zhao342dc382009-06-02 14:12:00 +0800426 DRM_LOG_KMS("(%s)", sdvo_cmd_names[i].name);
Jesse Barnes79e53942008-11-07 14:24:08 -0800427 break;
428 }
429 }
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400430 if (i == ARRAY_SIZE(sdvo_cmd_names))
yakui_zhao342dc382009-06-02 14:12:00 +0800431 DRM_LOG_KMS("(%02X)", cmd);
432 DRM_LOG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800433}
Jesse Barnes79e53942008-11-07 14:24:08 -0800434
Jesse Barnes79e53942008-11-07 14:24:08 -0800435static const char *cmd_status_names[] = {
436 "Power on",
437 "Success",
438 "Not supported",
439 "Invalid arg",
440 "Pending",
441 "Target not specified",
442 "Scaling not supported"
443};
444
Chris Wilsone957d772010-09-24 12:52:03 +0100445static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
446 const void *args, int args_len)
447{
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700448 u8 *buf, status;
449 struct i2c_msg *msgs;
450 int i, ret = true;
451
Alan Cox0274df32012-07-25 13:51:04 +0100452 /* Would be simpler to allocate both in one go ? */
Mihnea Dobrescu-Balaur5c67eeb2013-03-10 14:22:48 +0200453 buf = kzalloc(args_len * 2 + 2, GFP_KERNEL);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700454 if (!buf)
455 return false;
456
457 msgs = kcalloc(args_len + 3, sizeof(*msgs), GFP_KERNEL);
Alan Cox0274df32012-07-25 13:51:04 +0100458 if (!msgs) {
459 kfree(buf);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700460 return false;
Alan Cox0274df32012-07-25 13:51:04 +0100461 }
Chris Wilsone957d772010-09-24 12:52:03 +0100462
463 intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
464
465 for (i = 0; i < args_len; i++) {
466 msgs[i].addr = intel_sdvo->slave_addr;
467 msgs[i].flags = 0;
468 msgs[i].len = 2;
469 msgs[i].buf = buf + 2 *i;
470 buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
471 buf[2*i + 1] = ((u8*)args)[i];
472 }
473 msgs[i].addr = intel_sdvo->slave_addr;
474 msgs[i].flags = 0;
475 msgs[i].len = 2;
476 msgs[i].buf = buf + 2*i;
477 buf[2*i + 0] = SDVO_I2C_OPCODE;
478 buf[2*i + 1] = cmd;
479
480 /* the following two are to read the response */
481 status = SDVO_I2C_CMD_STATUS;
482 msgs[i+1].addr = intel_sdvo->slave_addr;
483 msgs[i+1].flags = 0;
484 msgs[i+1].len = 1;
485 msgs[i+1].buf = &status;
486
487 msgs[i+2].addr = intel_sdvo->slave_addr;
488 msgs[i+2].flags = I2C_M_RD;
489 msgs[i+2].len = 1;
490 msgs[i+2].buf = &status;
491
492 ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3);
493 if (ret < 0) {
494 DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700495 ret = false;
496 goto out;
Chris Wilsone957d772010-09-24 12:52:03 +0100497 }
498 if (ret != i+3) {
499 /* failure in I2C transfer */
500 DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700501 ret = false;
Chris Wilsone957d772010-09-24 12:52:03 +0100502 }
503
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700504out:
505 kfree(msgs);
506 kfree(buf);
507 return ret;
Chris Wilsone957d772010-09-24 12:52:03 +0100508}
509
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100510static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
511 void *response, int response_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800512{
Chris Wilsonfc373812012-11-23 11:57:56 +0000513 u8 retry = 15; /* 5 quick checks, followed by 10 long checks */
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100514 u8 status;
Zhenyu Wang33b52962009-03-24 14:02:40 +0800515 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -0800516
Chris Wilsond121a5d2011-01-25 15:00:01 +0000517 DRM_DEBUG_KMS("%s: R: ", SDVO_NAME(intel_sdvo));
518
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100519 /*
520 * The documentation states that all commands will be
521 * processed within 15µs, and that we need only poll
522 * the status byte a maximum of 3 times in order for the
523 * command to be complete.
524 *
525 * Check 5 times in case the hardware failed to read the docs.
Chris Wilsonfc373812012-11-23 11:57:56 +0000526 *
527 * Also beware that the first response by many devices is to
528 * reply PENDING and stall for time. TVs are notorious for
529 * requiring longer than specified to complete their replies.
530 * Originally (in the DDX long ago), the delay was only ever 15ms
531 * with an additional delay of 30ms applied for TVs added later after
532 * many experiments. To accommodate both sets of delays, we do a
533 * sequence of slow checks if the device is falling behind and fails
534 * to reply within 5*15µs.
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100535 */
Chris Wilsond121a5d2011-01-25 15:00:01 +0000536 if (!intel_sdvo_read_byte(intel_sdvo,
537 SDVO_I2C_CMD_STATUS,
538 &status))
539 goto log_fail;
540
Guillaume Clement1ad87e72013-08-10 21:57:57 +0200541 while ((status == SDVO_CMD_STATUS_PENDING ||
542 status == SDVO_CMD_STATUS_TARGET_NOT_SPECIFIED) && --retry) {
Chris Wilsonfc373812012-11-23 11:57:56 +0000543 if (retry < 10)
544 msleep(15);
545 else
546 udelay(15);
547
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100548 if (!intel_sdvo_read_byte(intel_sdvo,
549 SDVO_I2C_CMD_STATUS,
550 &status))
Chris Wilsond121a5d2011-01-25 15:00:01 +0000551 goto log_fail;
552 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100553
Jesse Barnes79e53942008-11-07 14:24:08 -0800554 if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
yakui_zhao342dc382009-06-02 14:12:00 +0800555 DRM_LOG_KMS("(%s)", cmd_status_names[status]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800556 else
yakui_zhao342dc382009-06-02 14:12:00 +0800557 DRM_LOG_KMS("(??? %d)", status);
Jesse Barnes79e53942008-11-07 14:24:08 -0800558
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100559 if (status != SDVO_CMD_STATUS_SUCCESS)
560 goto log_fail;
Jesse Barnes79e53942008-11-07 14:24:08 -0800561
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100562 /* Read the command response */
563 for (i = 0; i < response_len; i++) {
564 if (!intel_sdvo_read_byte(intel_sdvo,
565 SDVO_I2C_RETURN_0 + i,
566 &((u8 *)response)[i]))
567 goto log_fail;
Chris Wilsone957d772010-09-24 12:52:03 +0100568 DRM_LOG_KMS(" %02X", ((u8 *)response)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100570 DRM_LOG_KMS("\n");
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100571 return true;
572
573log_fail:
Chris Wilsond121a5d2011-01-25 15:00:01 +0000574 DRM_LOG_KMS("... failed\n");
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100575 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800576}
577
Hannes Ederb358d0a2008-12-18 21:18:47 +0100578static int intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800579{
580 if (mode->clock >= 100000)
581 return 1;
582 else if (mode->clock >= 50000)
583 return 2;
584 else
585 return 4;
586}
587
Chris Wilsone957d772010-09-24 12:52:03 +0100588static bool intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
589 u8 ddc_bus)
Jesse Barnes79e53942008-11-07 14:24:08 -0800590{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000591 /* This must be the immediately preceding write before the i2c xfer */
Chris Wilsone957d772010-09-24 12:52:03 +0100592 return intel_sdvo_write_cmd(intel_sdvo,
593 SDVO_CMD_SET_CONTROL_BUS_SWITCH,
594 &ddc_bus, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800595}
596
Chris Wilson32aad862010-08-04 13:50:25 +0100597static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
598{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000599 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len))
600 return false;
601
602 return intel_sdvo_read_response(intel_sdvo, NULL, 0);
Chris Wilson32aad862010-08-04 13:50:25 +0100603}
604
605static bool
606intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
607{
608 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
609 return false;
610
611 return intel_sdvo_read_response(intel_sdvo, value, len);
612}
613
614static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -0800615{
616 struct intel_sdvo_set_target_input_args targets = {0};
Chris Wilson32aad862010-08-04 13:50:25 +0100617 return intel_sdvo_set_value(intel_sdvo,
618 SDVO_CMD_SET_TARGET_INPUT,
619 &targets, sizeof(targets));
Jesse Barnes79e53942008-11-07 14:24:08 -0800620}
621
622/**
623 * Return whether each input is trained.
624 *
625 * This function is making an assumption about the layout of the response,
626 * which should be checked against the docs.
627 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100628static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800629{
630 struct intel_sdvo_get_trained_inputs_response response;
Jesse Barnes79e53942008-11-07 14:24:08 -0800631
Chris Wilson1a3665c2011-01-25 13:59:37 +0000632 BUILD_BUG_ON(sizeof(response) != 1);
Chris Wilson32aad862010-08-04 13:50:25 +0100633 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
634 &response, sizeof(response)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800635 return false;
636
637 *input_1 = response.input0_trained;
638 *input_2 = response.input1_trained;
639 return true;
640}
641
Chris Wilsonea5b2132010-08-04 13:50:23 +0100642static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800643 u16 outputs)
644{
Chris Wilson32aad862010-08-04 13:50:25 +0100645 return intel_sdvo_set_value(intel_sdvo,
646 SDVO_CMD_SET_ACTIVE_OUTPUTS,
647 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800648}
649
Daniel Vetter4ac41f42012-07-02 14:54:00 +0200650static bool intel_sdvo_get_active_outputs(struct intel_sdvo *intel_sdvo,
651 u16 *outputs)
652{
653 return intel_sdvo_get_value(intel_sdvo,
654 SDVO_CMD_GET_ACTIVE_OUTPUTS,
655 outputs, sizeof(*outputs));
656}
657
Chris Wilsonea5b2132010-08-04 13:50:23 +0100658static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 int mode)
660{
Chris Wilson32aad862010-08-04 13:50:25 +0100661 u8 state = SDVO_ENCODER_STATE_ON;
Jesse Barnes79e53942008-11-07 14:24:08 -0800662
663 switch (mode) {
664 case DRM_MODE_DPMS_ON:
665 state = SDVO_ENCODER_STATE_ON;
666 break;
667 case DRM_MODE_DPMS_STANDBY:
668 state = SDVO_ENCODER_STATE_STANDBY;
669 break;
670 case DRM_MODE_DPMS_SUSPEND:
671 state = SDVO_ENCODER_STATE_SUSPEND;
672 break;
673 case DRM_MODE_DPMS_OFF:
674 state = SDVO_ENCODER_STATE_OFF;
675 break;
676 }
677
Chris Wilson32aad862010-08-04 13:50:25 +0100678 return intel_sdvo_set_value(intel_sdvo,
679 SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
Jesse Barnes79e53942008-11-07 14:24:08 -0800680}
681
Chris Wilsonea5b2132010-08-04 13:50:23 +0100682static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800683 int *clock_min,
684 int *clock_max)
685{
686 struct intel_sdvo_pixel_clock_range clocks;
Jesse Barnes79e53942008-11-07 14:24:08 -0800687
Chris Wilson1a3665c2011-01-25 13:59:37 +0000688 BUILD_BUG_ON(sizeof(clocks) != 4);
Chris Wilson32aad862010-08-04 13:50:25 +0100689 if (!intel_sdvo_get_value(intel_sdvo,
690 SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
691 &clocks, sizeof(clocks)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800692 return false;
693
694 /* Convert the values from units of 10 kHz to kHz. */
695 *clock_min = clocks.min * 10;
696 *clock_max = clocks.max * 10;
Jesse Barnes79e53942008-11-07 14:24:08 -0800697 return true;
698}
699
Chris Wilsonea5b2132010-08-04 13:50:23 +0100700static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 u16 outputs)
702{
Chris Wilson32aad862010-08-04 13:50:25 +0100703 return intel_sdvo_set_value(intel_sdvo,
704 SDVO_CMD_SET_TARGET_OUTPUT,
705 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800706}
707
Chris Wilsonea5b2132010-08-04 13:50:23 +0100708static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
Jesse Barnes79e53942008-11-07 14:24:08 -0800709 struct intel_sdvo_dtd *dtd)
710{
Chris Wilson32aad862010-08-04 13:50:25 +0100711 return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
712 intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
Jesse Barnes79e53942008-11-07 14:24:08 -0800713}
714
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700715static bool intel_sdvo_get_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
716 struct intel_sdvo_dtd *dtd)
717{
718 return intel_sdvo_get_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
719 intel_sdvo_get_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
720}
721
Chris Wilsonea5b2132010-08-04 13:50:23 +0100722static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800723 struct intel_sdvo_dtd *dtd)
724{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100725 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800726 SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
727}
728
Chris Wilsonea5b2132010-08-04 13:50:23 +0100729static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 struct intel_sdvo_dtd *dtd)
731{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100732 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800733 SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
734}
735
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700736static bool intel_sdvo_get_input_timing(struct intel_sdvo *intel_sdvo,
737 struct intel_sdvo_dtd *dtd)
738{
739 return intel_sdvo_get_timing(intel_sdvo,
740 SDVO_CMD_GET_INPUT_TIMINGS_PART1, dtd);
741}
742
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800743static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100744intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800745 uint16_t clock,
746 uint16_t width,
747 uint16_t height)
748{
749 struct intel_sdvo_preferred_input_timing_args args;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800750
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800751 memset(&args, 0, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800752 args.clock = clock;
753 args.width = width;
754 args.height = height;
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800755 args.interlace = 0;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800756
Chris Wilsonea5b2132010-08-04 13:50:23 +0100757 if (intel_sdvo->is_lvds &&
758 (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
759 intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800760 args.scaled = 1;
761
Chris Wilson32aad862010-08-04 13:50:25 +0100762 return intel_sdvo_set_value(intel_sdvo,
763 SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
764 &args, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800765}
766
Chris Wilsonea5b2132010-08-04 13:50:23 +0100767static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800768 struct intel_sdvo_dtd *dtd)
769{
Chris Wilson1a3665c2011-01-25 13:59:37 +0000770 BUILD_BUG_ON(sizeof(dtd->part1) != 8);
771 BUILD_BUG_ON(sizeof(dtd->part2) != 8);
Chris Wilson32aad862010-08-04 13:50:25 +0100772 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
773 &dtd->part1, sizeof(dtd->part1)) &&
774 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
775 &dtd->part2, sizeof(dtd->part2));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800776}
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
Chris Wilsonea5b2132010-08-04 13:50:23 +0100778static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800779{
Chris Wilson32aad862010-08-04 13:50:25 +0100780 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800781}
782
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800783static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
Chris Wilson32aad862010-08-04 13:50:25 +0100784 const struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800785{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800786 uint16_t width, height;
787 uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
788 uint16_t h_sync_offset, v_sync_offset;
Daniel Vetter66518192012-04-01 19:16:18 +0200789 int mode_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800790
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200791 memset(dtd, 0, sizeof(*dtd));
792
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200793 width = mode->hdisplay;
794 height = mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800795
796 /* do some mode translations */
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200797 h_blank_len = mode->htotal - mode->hdisplay;
798 h_sync_len = mode->hsync_end - mode->hsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800799
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200800 v_blank_len = mode->vtotal - mode->vdisplay;
801 v_sync_len = mode->vsync_end - mode->vsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800802
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200803 h_sync_offset = mode->hsync_start - mode->hdisplay;
804 v_sync_offset = mode->vsync_start - mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800805
Daniel Vetter66518192012-04-01 19:16:18 +0200806 mode_clock = mode->clock;
Daniel Vetter66518192012-04-01 19:16:18 +0200807 mode_clock /= 10;
808 dtd->part1.clock = mode_clock;
809
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800810 dtd->part1.h_active = width & 0xff;
811 dtd->part1.h_blank = h_blank_len & 0xff;
812 dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800813 ((h_blank_len >> 8) & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800814 dtd->part1.v_active = height & 0xff;
815 dtd->part1.v_blank = v_blank_len & 0xff;
816 dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800817 ((v_blank_len >> 8) & 0xf);
818
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800819 dtd->part2.h_sync_off = h_sync_offset & 0xff;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800820 dtd->part2.h_sync_width = h_sync_len & 0xff;
821 dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
Jesse Barnes79e53942008-11-07 14:24:08 -0800822 (v_sync_len & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800823 dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800824 ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
825 ((v_sync_len & 0x30) >> 4);
826
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800827 dtd->part2.dtd_flags = 0x18;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200828 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
829 dtd->part2.dtd_flags |= DTD_FLAG_INTERLACE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800830 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200831 dtd->part2.dtd_flags |= DTD_FLAG_HSYNC_POSITIVE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800832 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200833 dtd->part2.dtd_flags |= DTD_FLAG_VSYNC_POSITIVE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800834
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800835 dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800836}
Jesse Barnes79e53942008-11-07 14:24:08 -0800837
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200838static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode *pmode,
Chris Wilson32aad862010-08-04 13:50:25 +0100839 const struct intel_sdvo_dtd *dtd)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800840{
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200841 struct drm_display_mode mode = {};
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800842
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200843 mode.hdisplay = dtd->part1.h_active;
844 mode.hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
845 mode.hsync_start = mode.hdisplay + dtd->part2.h_sync_off;
846 mode.hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
847 mode.hsync_end = mode.hsync_start + dtd->part2.h_sync_width;
848 mode.hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
849 mode.htotal = mode.hdisplay + dtd->part1.h_blank;
850 mode.htotal += (dtd->part1.h_high & 0xf) << 8;
851
852 mode.vdisplay = dtd->part1.v_active;
853 mode.vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
854 mode.vsync_start = mode.vdisplay;
855 mode.vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
856 mode.vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
857 mode.vsync_start += dtd->part2.v_sync_off_high & 0xc0;
858 mode.vsync_end = mode.vsync_start +
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800859 (dtd->part2.v_sync_off_width & 0xf);
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200860 mode.vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
861 mode.vtotal = mode.vdisplay + dtd->part1.v_blank;
862 mode.vtotal += (dtd->part1.v_high & 0xf) << 8;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800863
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200864 mode.clock = dtd->part1.clock * 10;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800865
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200866 if (dtd->part2.dtd_flags & DTD_FLAG_INTERLACE)
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200867 mode.flags |= DRM_MODE_FLAG_INTERLACE;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200868 if (dtd->part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200869 mode.flags |= DRM_MODE_FLAG_PHSYNC;
Daniel Vetter3cea2102013-09-10 10:02:48 +0200870 else
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200871 mode.flags |= DRM_MODE_FLAG_NHSYNC;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200872 if (dtd->part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200873 mode.flags |= DRM_MODE_FLAG_PVSYNC;
Daniel Vetter3cea2102013-09-10 10:02:48 +0200874 else
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200875 mode.flags |= DRM_MODE_FLAG_NVSYNC;
876
877 drm_mode_set_crtcinfo(&mode, 0);
878
879 drm_mode_copy(pmode, &mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800880}
881
Chris Wilsone27d8532010-10-22 09:15:22 +0100882static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800883{
Chris Wilsone27d8532010-10-22 09:15:22 +0100884 struct intel_sdvo_encode encode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800885
Chris Wilson1a3665c2011-01-25 13:59:37 +0000886 BUILD_BUG_ON(sizeof(encode) != 2);
Chris Wilsone27d8532010-10-22 09:15:22 +0100887 return intel_sdvo_get_value(intel_sdvo,
888 SDVO_CMD_GET_SUPP_ENCODE,
889 &encode, sizeof(encode));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800890}
891
Chris Wilsonea5b2132010-08-04 13:50:23 +0100892static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
Eric Anholtc751ce42010-03-25 11:48:48 -0700893 uint8_t mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800894{
Chris Wilson32aad862010-08-04 13:50:25 +0100895 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800896}
897
Chris Wilsonea5b2132010-08-04 13:50:23 +0100898static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800899 uint8_t mode)
900{
Chris Wilson32aad862010-08-04 13:50:25 +0100901 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800902}
903
904#if 0
Chris Wilsonea5b2132010-08-04 13:50:23 +0100905static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800906{
907 int i, j;
908 uint8_t set_buf_index[2];
909 uint8_t av_split;
910 uint8_t buf_size;
911 uint8_t buf[48];
912 uint8_t *pos;
913
Chris Wilson32aad862010-08-04 13:50:25 +0100914 intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800915
916 for (i = 0; i <= av_split; i++) {
917 set_buf_index[0] = i; set_buf_index[1] = 0;
Eric Anholtc751ce42010-03-25 11:48:48 -0700918 intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800919 set_buf_index, 2);
Eric Anholtc751ce42010-03-25 11:48:48 -0700920 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
921 intel_sdvo_read_response(encoder, &buf_size, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800922
923 pos = buf;
924 for (j = 0; j <= buf_size; j += 8) {
Eric Anholtc751ce42010-03-25 11:48:48 -0700925 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800926 NULL, 0);
Eric Anholtc751ce42010-03-25 11:48:48 -0700927 intel_sdvo_read_response(encoder, pos, 8);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800928 pos += 8;
929 }
930 }
931}
932#endif
933
Daniel Vetterb6e0e542012-10-21 12:52:39 +0200934static bool intel_sdvo_write_infoframe(struct intel_sdvo *intel_sdvo,
935 unsigned if_index, uint8_t tx_rate,
936 uint8_t *data, unsigned length)
937{
938 uint8_t set_buf_index[2] = { if_index, 0 };
939 uint8_t hbuf_size, tmp[8];
940 int i;
941
942 if (!intel_sdvo_set_value(intel_sdvo,
943 SDVO_CMD_SET_HBUF_INDEX,
944 set_buf_index, 2))
945 return false;
946
947 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HBUF_INFO,
948 &hbuf_size, 1))
949 return false;
950
951 /* Buffer size is 0 based, hooray! */
952 hbuf_size++;
953
954 DRM_DEBUG_KMS("writing sdvo hbuf: %i, hbuf_size %i, hbuf_size: %i\n",
955 if_index, length, hbuf_size);
956
957 for (i = 0; i < hbuf_size; i += 8) {
958 memset(tmp, 0, 8);
959 if (i < length)
960 memcpy(tmp, data + i, min_t(unsigned, 8, length - i));
961
962 if (!intel_sdvo_set_value(intel_sdvo,
963 SDVO_CMD_SET_HBUF_DATA,
964 tmp, 8))
965 return false;
966 }
967
968 return intel_sdvo_set_value(intel_sdvo,
969 SDVO_CMD_SET_HBUF_TXRATE,
970 &tx_rate, 1);
971}
972
Ville Syrjäläabedc072013-01-17 16:31:31 +0200973static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo,
974 const struct drm_display_mode *adjusted_mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800975{
Damien Lespiau15dcd352013-08-06 20:32:20 +0100976 uint8_t sdvo_data[HDMI_INFOFRAME_SIZE(AVI)];
977 struct drm_crtc *crtc = intel_sdvo->base.base.crtc;
978 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
979 union hdmi_infoframe frame;
980 int ret;
981 ssize_t len;
982
983 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
984 adjusted_mode);
985 if (ret < 0) {
986 DRM_ERROR("couldn't fill AVI infoframe\n");
987 return false;
988 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800989
Ville Syrjäläabedc072013-01-17 16:31:31 +0200990 if (intel_sdvo->rgb_quant_range_selectable) {
Daniel Vetter50f3b012013-03-27 00:44:56 +0100991 if (intel_crtc->config.limited_color_range)
Damien Lespiau15dcd352013-08-06 20:32:20 +0100992 frame.avi.quantization_range =
993 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200994 else
Damien Lespiau15dcd352013-08-06 20:32:20 +0100995 frame.avi.quantization_range =
996 HDMI_QUANTIZATION_RANGE_FULL;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200997 }
998
Damien Lespiau15dcd352013-08-06 20:32:20 +0100999 len = hdmi_infoframe_pack(&frame, sdvo_data, sizeof(sdvo_data));
1000 if (len < 0)
1001 return false;
Daniel Vetter81014b92012-05-12 20:22:00 +02001002
Daniel Vetterb6e0e542012-10-21 12:52:39 +02001003 return intel_sdvo_write_infoframe(intel_sdvo, SDVO_HBUF_INDEX_AVI_IF,
1004 SDVO_HBUF_TX_VSYNC,
1005 sdvo_data, sizeof(sdvo_data));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001006}
1007
Chris Wilson32aad862010-08-04 13:50:25 +01001008static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001009{
Zhao Yakuice6feab2009-08-24 13:50:26 +08001010 struct intel_sdvo_tv_format format;
Chris Wilson40039752010-08-04 13:50:26 +01001011 uint32_t format_map;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001012
Chris Wilson40039752010-08-04 13:50:26 +01001013 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001014 memset(&format, 0, sizeof(format));
Chris Wilson32aad862010-08-04 13:50:25 +01001015 memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001016
Chris Wilson32aad862010-08-04 13:50:25 +01001017 BUILD_BUG_ON(sizeof(format) != 6);
1018 return intel_sdvo_set_value(intel_sdvo,
1019 SDVO_CMD_SET_TV_FORMAT,
1020 &format, sizeof(format));
1021}
Zhao Yakuice6feab2009-08-24 13:50:26 +08001022
Chris Wilson32aad862010-08-04 13:50:25 +01001023static bool
1024intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001025 const struct drm_display_mode *mode)
Chris Wilson32aad862010-08-04 13:50:25 +01001026{
1027 struct intel_sdvo_dtd output_dtd;
1028
1029 if (!intel_sdvo_set_target_output(intel_sdvo,
1030 intel_sdvo->attached_output))
1031 return false;
1032
1033 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
1034 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1035 return false;
1036
1037 return true;
1038}
1039
Daniel Vetterc9a29692012-04-10 13:55:47 +02001040/* Asks the sdvo controller for the preferred input mode given the output mode.
1041 * Unfortunately we have to set up the full output mode to do that. */
Chris Wilson32aad862010-08-04 13:50:25 +01001042static bool
Daniel Vetterc9a29692012-04-10 13:55:47 +02001043intel_sdvo_get_preferred_input_mode(struct intel_sdvo *intel_sdvo,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001044 const struct drm_display_mode *mode,
Daniel Vetterc9a29692012-04-10 13:55:47 +02001045 struct drm_display_mode *adjusted_mode)
Chris Wilson32aad862010-08-04 13:50:25 +01001046{
Daniel Vetterc9a29692012-04-10 13:55:47 +02001047 struct intel_sdvo_dtd input_dtd;
1048
Chris Wilson32aad862010-08-04 13:50:25 +01001049 /* Reset the input timing to the screen. Assume always input 0. */
1050 if (!intel_sdvo_set_target_input(intel_sdvo))
1051 return false;
1052
1053 if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
1054 mode->clock / 10,
1055 mode->hdisplay,
1056 mode->vdisplay))
1057 return false;
1058
1059 if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
Daniel Vetterc9a29692012-04-10 13:55:47 +02001060 &input_dtd))
Chris Wilson32aad862010-08-04 13:50:25 +01001061 return false;
1062
Daniel Vetterc9a29692012-04-10 13:55:47 +02001063 intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
Egbert Eiche7518232012-10-13 14:29:31 +02001064 intel_sdvo->dtd_sdvo_flags = input_dtd.part2.sdvo_flags;
Chris Wilson32aad862010-08-04 13:50:25 +01001065
Chris Wilson32aad862010-08-04 13:50:25 +01001066 return true;
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001067}
1068
Daniel Vetter70484552013-04-30 14:01:41 +02001069static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc_config *pipe_config)
1070{
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +03001071 unsigned dotclock = pipe_config->port_clock;
Daniel Vetter70484552013-04-30 14:01:41 +02001072 struct dpll *clock = &pipe_config->dpll;
1073
1074 /* SDVO TV has fixed PLL values depend on its clock range,
1075 this mirrors vbios setting. */
1076 if (dotclock >= 100000 && dotclock < 140500) {
1077 clock->p1 = 2;
1078 clock->p2 = 10;
1079 clock->n = 3;
1080 clock->m1 = 16;
1081 clock->m2 = 8;
1082 } else if (dotclock >= 140500 && dotclock <= 200000) {
1083 clock->p1 = 1;
1084 clock->p2 = 10;
1085 clock->n = 6;
1086 clock->m1 = 12;
1087 clock->m2 = 8;
1088 } else {
1089 WARN(1, "SDVO TV clock out of range: %i\n", dotclock);
1090 }
1091
1092 pipe_config->clock_set = true;
1093}
1094
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001095static bool intel_sdvo_compute_config(struct intel_encoder *encoder,
1096 struct intel_crtc_config *pipe_config)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001097{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001098 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001099 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
1100 struct drm_display_mode *mode = &pipe_config->requested_mode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001101
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01001102 DRM_DEBUG_KMS("forcing bpc to 8 for SDVO\n");
1103 pipe_config->pipe_bpp = 8*3;
1104
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001105 if (HAS_PCH_SPLIT(encoder->base.dev))
1106 pipe_config->has_pch_encoder = true;
1107
Chris Wilson32aad862010-08-04 13:50:25 +01001108 /* We need to construct preferred input timings based on our
1109 * output timings. To do that, we have to set the output
1110 * timings, even though this isn't really the right place in
1111 * the sequence to do it. Oh well.
1112 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001113 if (intel_sdvo->is_tv) {
Chris Wilson32aad862010-08-04 13:50:25 +01001114 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001115 return false;
Chris Wilson32aad862010-08-04 13:50:25 +01001116
Daniel Vetterc9a29692012-04-10 13:55:47 +02001117 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1118 mode,
1119 adjusted_mode);
Daniel Vetter09ede542013-04-30 14:01:45 +02001120 pipe_config->sdvo_tv_clock = true;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001121 } else if (intel_sdvo->is_lvds) {
Chris Wilson32aad862010-08-04 13:50:25 +01001122 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
Chris Wilson6c9547f2010-08-25 10:05:17 +01001123 intel_sdvo->sdvo_lvds_fixed_mode))
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001124 return false;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001125
Daniel Vetterc9a29692012-04-10 13:55:47 +02001126 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1127 mode,
1128 adjusted_mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001129 }
Chris Wilson32aad862010-08-04 13:50:25 +01001130
1131 /* Make the CRTC code factor in the SDVO pixel multiplier. The
Chris Wilson6c9547f2010-08-25 10:05:17 +01001132 * SDVO device will factor out the multiplier during mode_set.
Chris Wilson32aad862010-08-04 13:50:25 +01001133 */
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001134 pipe_config->pixel_multiplier =
1135 intel_sdvo_get_pixel_multiplier(adjusted_mode);
Chris Wilson32aad862010-08-04 13:50:25 +01001136
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001137 if (intel_sdvo->color_range_auto) {
1138 /* See CEA-861-E - 5.1 Default Encoding Parameters */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001139 /* FIXME: This bit is only valid when using TMDS encoding and 8
1140 * bit per color mode. */
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001141 if (intel_sdvo->has_hdmi_monitor &&
Thierry Reding18316c82012-12-20 15:41:44 +01001142 drm_match_cea_mode(adjusted_mode) > 1)
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001143 intel_sdvo->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001144 else
1145 intel_sdvo->color_range = 0;
1146 }
1147
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001148 if (intel_sdvo->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001149 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001150
Daniel Vetter70484552013-04-30 14:01:41 +02001151 /* Clock computation needs to happen after pixel multiplier. */
1152 if (intel_sdvo->is_tv)
1153 i9xx_adjust_sdvo_tv_clock(pipe_config);
1154
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001155 return true;
1156}
1157
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001158static void intel_sdvo_mode_set(struct intel_encoder *intel_encoder)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001159{
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001160 struct drm_device *dev = intel_encoder->base.dev;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001161 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereeb47932013-09-03 20:40:36 +02001162 struct intel_crtc *crtc = to_intel_crtc(intel_encoder->base.crtc);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001163 struct drm_display_mode *adjusted_mode =
Daniel Vettereeb47932013-09-03 20:40:36 +02001164 &crtc->config.adjusted_mode;
1165 struct drm_display_mode *mode = &crtc->config.requested_mode;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001166 struct intel_sdvo *intel_sdvo = to_sdvo(intel_encoder);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001167 u32 sdvox;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001168 struct intel_sdvo_in_out_map in_out;
Daniel Vetter66518192012-04-01 19:16:18 +02001169 struct intel_sdvo_dtd input_dtd, output_dtd;
Chris Wilson6c9547f2010-08-25 10:05:17 +01001170 int rate;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001171
1172 if (!mode)
1173 return;
1174
1175 /* First, set the input mapping for the first input to our controlled
1176 * output. This is only correct if we're a single-input device, in
1177 * which case the first input is the output from the appropriate SDVO
1178 * channel on the motherboard. In a two-input device, the first input
1179 * will be SDVOB and the second SDVOC.
1180 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001181 in_out.in0 = intel_sdvo->attached_output;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001182 in_out.in1 = 0;
1183
Pavel Roskinc74696b2010-09-02 14:46:34 -04001184 intel_sdvo_set_value(intel_sdvo,
1185 SDVO_CMD_SET_IN_OUT_MAP,
1186 &in_out, sizeof(in_out));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001187
Chris Wilson6c9547f2010-08-25 10:05:17 +01001188 /* Set the output timings to the screen */
1189 if (!intel_sdvo_set_target_output(intel_sdvo,
1190 intel_sdvo->attached_output))
1191 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001192
Daniel Vetter66518192012-04-01 19:16:18 +02001193 /* lvds has a special fixed output timing. */
1194 if (intel_sdvo->is_lvds)
1195 intel_sdvo_get_dtd_from_mode(&output_dtd,
1196 intel_sdvo->sdvo_lvds_fixed_mode);
1197 else
1198 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001199 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1200 DRM_INFO("Setting output timings on %s failed\n",
1201 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001202
1203 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01001204 if (!intel_sdvo_set_target_input(intel_sdvo))
1205 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001206
Chris Wilson97aaf912011-01-04 20:10:52 +00001207 if (intel_sdvo->has_hdmi_monitor) {
1208 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
1209 intel_sdvo_set_colorimetry(intel_sdvo,
1210 SDVO_COLORIMETRY_RGB256);
Ville Syrjäläabedc072013-01-17 16:31:31 +02001211 intel_sdvo_set_avi_infoframe(intel_sdvo, adjusted_mode);
Chris Wilson97aaf912011-01-04 20:10:52 +00001212 } else
1213 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_DVI);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001214
Chris Wilson6c9547f2010-08-25 10:05:17 +01001215 if (intel_sdvo->is_tv &&
1216 !intel_sdvo_set_tv_format(intel_sdvo))
1217 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001218
Daniel Vetter66518192012-04-01 19:16:18 +02001219 intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
Daniel Vettereeb47932013-09-03 20:40:36 +02001220
Egbert Eiche7518232012-10-13 14:29:31 +02001221 if (intel_sdvo->is_tv || intel_sdvo->is_lvds)
1222 input_dtd.part2.sdvo_flags = intel_sdvo->dtd_sdvo_flags;
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001223 if (!intel_sdvo_set_input_timing(intel_sdvo, &input_dtd))
1224 DRM_INFO("Setting input timings on %s failed\n",
1225 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001226
Daniel Vettereeb47932013-09-03 20:40:36 +02001227 switch (crtc->config.pixel_multiplier) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001228 default:
Daniel Vetteref1b4602013-06-01 17:17:04 +02001229 WARN(1, "unknown pixel mutlipler specified\n");
Chris Wilson32aad862010-08-04 13:50:25 +01001230 case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
1231 case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
1232 case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
Jesse Barnes79e53942008-11-07 14:24:08 -08001233 }
Chris Wilson32aad862010-08-04 13:50:25 +01001234 if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
1235 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001236
1237 /* Set the SDVO control regs. */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001238 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoniba68e082012-01-06 19:45:34 -02001239 /* The real mode polarity is set by the SDVO commands, using
1240 * struct intel_sdvo_dtd. */
1241 sdvox = SDVO_VSYNC_ACTIVE_HIGH | SDVO_HSYNC_ACTIVE_HIGH;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001242 if (!HAS_PCH_SPLIT(dev) && intel_sdvo->is_hdmi)
Chris Wilsone953fd72011-02-21 22:23:52 +00001243 sdvox |= intel_sdvo->color_range;
Chris Wilson6714afb2010-12-17 04:10:51 +00001244 if (INTEL_INFO(dev)->gen < 5)
1245 sdvox |= SDVO_BORDER_ENABLE;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001246 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001247 sdvox = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001248 switch (intel_sdvo->sdvo_reg) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03001249 case GEN3_SDVOB:
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001250 sdvox &= SDVOB_PRESERVE_MASK;
1251 break;
Paulo Zanonie2debe92013-02-18 19:00:27 -03001252 case GEN3_SDVOC:
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001253 sdvox &= SDVOC_PRESERVE_MASK;
1254 break;
1255 }
1256 sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
1257 }
Paulo Zanoni3573c412011-10-14 18:16:22 -03001258
1259 if (INTEL_PCH_TYPE(dev) >= PCH_CPT)
Daniel Vettereeb47932013-09-03 20:40:36 +02001260 sdvox |= SDVO_PIPE_SEL_CPT(crtc->pipe);
Paulo Zanoni3573c412011-10-14 18:16:22 -03001261 else
Daniel Vettereeb47932013-09-03 20:40:36 +02001262 sdvox |= SDVO_PIPE_SEL(crtc->pipe);
Paulo Zanoni3573c412011-10-14 18:16:22 -03001263
Chris Wilsonda79de92010-11-22 11:12:46 +00001264 if (intel_sdvo->has_hdmi_audio)
Chris Wilson6c9547f2010-08-25 10:05:17 +01001265 sdvox |= SDVO_AUDIO_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -08001266
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001267 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001268 /* done in crtc_mode_set as the dpll_md reg must be written early */
1269 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
1270 /* done in crtc_mode_set as it lives inside the dpll register */
Jesse Barnes79e53942008-11-07 14:24:08 -08001271 } else {
Daniel Vettereeb47932013-09-03 20:40:36 +02001272 sdvox |= (crtc->config.pixel_multiplier - 1)
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001273 << SDVO_PORT_MULTIPLY_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08001274 }
1275
Chris Wilson6714afb2010-12-17 04:10:51 +00001276 if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL &&
1277 INTEL_INFO(dev)->gen < 5)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001278 sdvox |= SDVO_STALL_SELECT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001279 intel_sdvo_write_sdvox(intel_sdvo, sdvox);
Jesse Barnes79e53942008-11-07 14:24:08 -08001280}
1281
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001282static bool intel_sdvo_connector_get_hw_state(struct intel_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001283{
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001284 struct intel_sdvo_connector *intel_sdvo_connector =
1285 to_intel_sdvo_connector(&connector->base);
1286 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(&connector->base);
Damien Lespiau2f28c502013-06-10 13:49:25 +01001287 u16 active_outputs = 0;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001288
1289 intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
1290
1291 if (active_outputs & intel_sdvo_connector->output_flag)
1292 return true;
1293 else
1294 return false;
1295}
1296
1297static bool intel_sdvo_get_hw_state(struct intel_encoder *encoder,
1298 enum pipe *pipe)
1299{
1300 struct drm_device *dev = encoder->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001301 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001302 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Damien Lespiau2f28c502013-06-10 13:49:25 +01001303 u16 active_outputs = 0;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001304 u32 tmp;
1305
1306 tmp = I915_READ(intel_sdvo->sdvo_reg);
Egbert Eich7a7d1fb2013-04-04 16:04:02 -04001307 intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001308
Egbert Eich7a7d1fb2013-04-04 16:04:02 -04001309 if (!(tmp & SDVO_ENABLE) && (active_outputs == 0))
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001310 return false;
1311
1312 if (HAS_PCH_CPT(dev))
1313 *pipe = PORT_TO_PIPE_CPT(tmp);
1314 else
1315 *pipe = PORT_TO_PIPE(tmp);
1316
1317 return true;
1318}
1319
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001320static void intel_sdvo_get_config(struct intel_encoder *encoder,
1321 struct intel_crtc_config *pipe_config)
1322{
Daniel Vetter6c49f242013-06-06 12:45:25 +02001323 struct drm_device *dev = encoder->base.dev;
1324 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001325 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001326 struct intel_sdvo_dtd dtd;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001327 int encoder_pixel_multiplier = 0;
Ville Syrjälä18442d02013-09-13 16:00:08 +03001328 int dotclock;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001329 u32 flags = 0, sdvox;
1330 u8 val;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001331 bool ret;
1332
1333 ret = intel_sdvo_get_input_timing(intel_sdvo, &dtd);
1334 if (!ret) {
Daniel Vetterbb760062013-06-06 14:55:52 +02001335 /* Some sdvo encoders are not spec compliant and don't
1336 * implement the mandatory get_timings function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001337 DRM_DEBUG_DRIVER("failed to retrieve SDVO DTD\n");
Daniel Vetterbb760062013-06-06 14:55:52 +02001338 pipe_config->quirks |= PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS;
1339 } else {
1340 if (dtd.part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
1341 flags |= DRM_MODE_FLAG_PHSYNC;
1342 else
1343 flags |= DRM_MODE_FLAG_NHSYNC;
1344
1345 if (dtd.part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
1346 flags |= DRM_MODE_FLAG_PVSYNC;
1347 else
1348 flags |= DRM_MODE_FLAG_NVSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001349 }
1350
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001351 pipe_config->adjusted_mode.flags |= flags;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001352
Daniel Vetterfdafa9e2013-06-12 11:47:24 +02001353 /*
1354 * pixel multiplier readout is tricky: Only on i915g/gm it is stored in
1355 * the sdvo port register, on all other platforms it is part of the dpll
1356 * state. Since the general pipe state readout happens before the
1357 * encoder->get_config we so already have a valid pixel multplier on all
1358 * other platfroms.
1359 */
Daniel Vetter6c49f242013-06-06 12:45:25 +02001360 if (IS_I915G(dev) || IS_I915GM(dev)) {
1361 sdvox = I915_READ(intel_sdvo->sdvo_reg);
1362 pipe_config->pixel_multiplier =
1363 ((sdvox & SDVO_PORT_MULTIPLY_MASK)
1364 >> SDVO_PORT_MULTIPLY_SHIFT) + 1;
1365 }
1366
Ville Syrjälä18442d02013-09-13 16:00:08 +03001367 dotclock = pipe_config->port_clock / pipe_config->pixel_multiplier;
1368
1369 if (HAS_PCH_SPLIT(dev))
1370 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1371
1372 pipe_config->adjusted_mode.clock = dotclock;
1373
Daniel Vetter6c49f242013-06-06 12:45:25 +02001374 /* Cross check the port pixel multiplier with the sdvo encoder state. */
Damien Lespiau53b91402013-07-12 16:24:40 +01001375 if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_CLOCK_RATE_MULT,
1376 &val, 1)) {
1377 switch (val) {
1378 case SDVO_CLOCK_RATE_MULT_1X:
1379 encoder_pixel_multiplier = 1;
1380 break;
1381 case SDVO_CLOCK_RATE_MULT_2X:
1382 encoder_pixel_multiplier = 2;
1383 break;
1384 case SDVO_CLOCK_RATE_MULT_4X:
1385 encoder_pixel_multiplier = 4;
1386 break;
1387 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02001388 }
Daniel Vetterfdafa9e2013-06-12 11:47:24 +02001389
Daniel Vetter6c49f242013-06-06 12:45:25 +02001390 WARN(encoder_pixel_multiplier != pipe_config->pixel_multiplier,
1391 "SDVO pixel multiplier mismatch, port: %i, encoder: %i\n",
1392 pipe_config->pixel_multiplier, encoder_pixel_multiplier);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001393}
1394
Daniel Vetterce22c322012-07-01 15:31:04 +02001395static void intel_disable_sdvo(struct intel_encoder *encoder)
1396{
1397 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001398 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001399 u32 temp;
1400
Daniel Vetterce22c322012-07-01 15:31:04 +02001401 intel_sdvo_set_active_outputs(intel_sdvo, 0);
1402 if (0)
1403 intel_sdvo_set_encoder_power_state(intel_sdvo,
1404 DRM_MODE_DPMS_OFF);
1405
1406 temp = I915_READ(intel_sdvo->sdvo_reg);
1407 if ((temp & SDVO_ENABLE) != 0) {
Chris Wilson776ca7c2012-11-21 10:44:23 +00001408 /* HW workaround for IBX, we need to move the port to
1409 * transcoder A before disabling it. */
1410 if (HAS_PCH_IBX(encoder->base.dev)) {
1411 struct drm_crtc *crtc = encoder->base.crtc;
1412 int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
1413
1414 if (temp & SDVO_PIPE_B_SELECT) {
1415 temp &= ~SDVO_PIPE_B_SELECT;
1416 I915_WRITE(intel_sdvo->sdvo_reg, temp);
1417 POSTING_READ(intel_sdvo->sdvo_reg);
1418
1419 /* Again we need to write this twice. */
1420 I915_WRITE(intel_sdvo->sdvo_reg, temp);
1421 POSTING_READ(intel_sdvo->sdvo_reg);
1422
1423 /* Transcoder selection bits only update
1424 * effectively on vblank. */
1425 if (crtc)
1426 intel_wait_for_vblank(encoder->base.dev, pipe);
1427 else
1428 msleep(50);
1429 }
1430 }
1431
Daniel Vetterce22c322012-07-01 15:31:04 +02001432 intel_sdvo_write_sdvox(intel_sdvo, temp & ~SDVO_ENABLE);
1433 }
1434}
1435
1436static void intel_enable_sdvo(struct intel_encoder *encoder)
1437{
1438 struct drm_device *dev = encoder->base.dev;
1439 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001440 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Daniel Vetterce22c322012-07-01 15:31:04 +02001441 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1442 u32 temp;
1443 bool input1, input2;
1444 int i;
1445 u8 status;
1446
1447 temp = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001448 if ((temp & SDVO_ENABLE) == 0) {
1449 /* HW workaround for IBX, we need to move the port
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001450 * to transcoder A before disabling it, so restore it here. */
1451 if (HAS_PCH_IBX(dev))
1452 temp |= SDVO_PIPE_SEL(intel_crtc->pipe);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001453
Daniel Vetterce22c322012-07-01 15:31:04 +02001454 intel_sdvo_write_sdvox(intel_sdvo, temp | SDVO_ENABLE);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001455 }
Daniel Vetterce22c322012-07-01 15:31:04 +02001456 for (i = 0; i < 2; i++)
1457 intel_wait_for_vblank(dev, intel_crtc->pipe);
1458
1459 status = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
1460 /* Warn if the device reported failure to sync.
1461 * A lot of SDVO devices fail to notify of sync, but it's
1462 * a given it the status is a success, we succeeded.
1463 */
1464 if (status == SDVO_CMD_STATUS_SUCCESS && !input1) {
1465 DRM_DEBUG_KMS("First %s output reported failure to "
1466 "sync\n", SDVO_NAME(intel_sdvo));
1467 }
1468
1469 if (0)
1470 intel_sdvo_set_encoder_power_state(intel_sdvo,
1471 DRM_MODE_DPMS_ON);
1472 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
1473}
1474
Jani Nikula6b1c087b2013-05-28 12:35:02 +03001475/* Special dpms function to support cloning between dvo/sdvo/crt. */
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001476static void intel_sdvo_dpms(struct drm_connector *connector, int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08001477{
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001478 struct drm_crtc *crtc;
1479 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
1480
1481 /* dvo supports only 2 dpms states. */
1482 if (mode != DRM_MODE_DPMS_ON)
1483 mode = DRM_MODE_DPMS_OFF;
1484
1485 if (mode == connector->dpms)
1486 return;
1487
1488 connector->dpms = mode;
1489
1490 /* Only need to change hw state when actually enabled */
1491 crtc = intel_sdvo->base.base.crtc;
1492 if (!crtc) {
1493 intel_sdvo->base.connectors_active = false;
1494 return;
1495 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001496
Jani Nikula6b1c087b2013-05-28 12:35:02 +03001497 /* We set active outputs manually below in case pipe dpms doesn't change
1498 * due to cloning. */
Jesse Barnes79e53942008-11-07 14:24:08 -08001499 if (mode != DRM_MODE_DPMS_ON) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001500 intel_sdvo_set_active_outputs(intel_sdvo, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08001501 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001502 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08001503
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001504 intel_sdvo->base.connectors_active = false;
1505
1506 intel_crtc_update_dpms(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001507 } else {
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001508 intel_sdvo->base.connectors_active = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001509
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001510 intel_crtc_update_dpms(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001511
1512 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001513 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
1514 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
Jesse Barnes79e53942008-11-07 14:24:08 -08001515 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02001516
Daniel Vetterb9805142012-08-31 17:37:33 +02001517 intel_modeset_check_state(connector->dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001518}
1519
Jesse Barnes79e53942008-11-07 14:24:08 -08001520static int intel_sdvo_mode_valid(struct drm_connector *connector,
1521 struct drm_display_mode *mode)
1522{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001523 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001524
1525 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1526 return MODE_NO_DBLESCAN;
1527
Chris Wilsonea5b2132010-08-04 13:50:23 +01001528 if (intel_sdvo->pixel_clock_min > mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001529 return MODE_CLOCK_LOW;
1530
Chris Wilsonea5b2132010-08-04 13:50:23 +01001531 if (intel_sdvo->pixel_clock_max < mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001532 return MODE_CLOCK_HIGH;
1533
Chris Wilson85454232010-08-08 14:28:23 +01001534 if (intel_sdvo->is_lvds) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001535 if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001536 return MODE_PANEL;
1537
Chris Wilsonea5b2132010-08-04 13:50:23 +01001538 if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001539 return MODE_PANEL;
1540 }
1541
Jesse Barnes79e53942008-11-07 14:24:08 -08001542 return MODE_OK;
1543}
1544
Chris Wilsonea5b2132010-08-04 13:50:23 +01001545static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
Jesse Barnes79e53942008-11-07 14:24:08 -08001546{
Chris Wilson1a3665c2011-01-25 13:59:37 +00001547 BUILD_BUG_ON(sizeof(*caps) != 8);
Chris Wilsone957d772010-09-24 12:52:03 +01001548 if (!intel_sdvo_get_value(intel_sdvo,
1549 SDVO_CMD_GET_DEVICE_CAPS,
1550 caps, sizeof(*caps)))
1551 return false;
1552
1553 DRM_DEBUG_KMS("SDVO capabilities:\n"
1554 " vendor_id: %d\n"
1555 " device_id: %d\n"
1556 " device_rev_id: %d\n"
1557 " sdvo_version_major: %d\n"
1558 " sdvo_version_minor: %d\n"
1559 " sdvo_inputs_mask: %d\n"
1560 " smooth_scaling: %d\n"
1561 " sharp_scaling: %d\n"
1562 " up_scaling: %d\n"
1563 " down_scaling: %d\n"
1564 " stall_support: %d\n"
1565 " output_flags: %d\n",
1566 caps->vendor_id,
1567 caps->device_id,
1568 caps->device_rev_id,
1569 caps->sdvo_version_major,
1570 caps->sdvo_version_minor,
1571 caps->sdvo_inputs_mask,
1572 caps->smooth_scaling,
1573 caps->sharp_scaling,
1574 caps->up_scaling,
1575 caps->down_scaling,
1576 caps->stall_support,
1577 caps->output_flags);
1578
1579 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001580}
1581
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001582static uint16_t intel_sdvo_get_hotplug_support(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -08001583{
Daniel Vetter768b1072012-05-04 11:29:56 +02001584 struct drm_device *dev = intel_sdvo->base.base.dev;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001585 uint16_t hotplug;
Jesse Barnes79e53942008-11-07 14:24:08 -08001586
Daniel Vetter768b1072012-05-04 11:29:56 +02001587 /* HW Erratum: SDVO Hotplug is broken on all i945G chips, there's noise
1588 * on the line. */
1589 if (IS_I945G(dev) || IS_I945GM(dev))
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001590 return 0;
Daniel Vetter768b1072012-05-04 11:29:56 +02001591
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001592 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
1593 &hotplug, sizeof(hotplug)))
1594 return 0;
1595
1596 return hotplug;
Jesse Barnes79e53942008-11-07 14:24:08 -08001597}
1598
Simon Farnsworthcc68c812011-09-21 17:13:30 +01001599static void intel_sdvo_enable_hotplug(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08001600{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001601 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001602
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001603 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG,
1604 &intel_sdvo->hotplug_active, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001605}
1606
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001607static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001608intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001609{
Chris Wilsonbc652122011-01-25 13:28:29 +00001610 /* Is there more than one type of output? */
Adam Jackson22944882011-06-16 16:36:24 -04001611 return hweight16(intel_sdvo->caps.output_flags) > 1;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001612}
1613
Chris Wilsonf899fc62010-07-20 15:44:45 -07001614static struct edid *
Chris Wilsone957d772010-09-24 12:52:03 +01001615intel_sdvo_get_edid(struct drm_connector *connector)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001616{
Chris Wilsone957d772010-09-24 12:52:03 +01001617 struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
1618 return drm_get_edid(connector, &sdvo->ddc);
Chris Wilsonf899fc62010-07-20 15:44:45 -07001619}
1620
Chris Wilsonff482d82010-09-15 10:40:38 +01001621/* Mac mini hack -- use the same DDC as the analog connector */
1622static struct edid *
1623intel_sdvo_get_analog_edid(struct drm_connector *connector)
1624{
Chris Wilsonf899fc62010-07-20 15:44:45 -07001625 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonff482d82010-09-15 10:40:38 +01001626
Chris Wilson0c1dab82010-11-23 22:37:01 +00001627 return drm_get_edid(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001628 intel_gmbus_get_adapter(dev_priv,
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001629 dev_priv->vbt.crt_ddc_pin));
Chris Wilsonff482d82010-09-15 10:40:38 +01001630}
1631
Ben Widawskyc43b5632012-04-16 14:07:40 -07001632static enum drm_connector_status
Adam Jackson8bf38482011-06-16 16:36:25 -04001633intel_sdvo_tmds_sink_detect(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001634{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001635 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson9d1a9032010-09-14 17:58:19 +01001636 enum drm_connector_status status;
1637 struct edid *edid;
Ma Ling9dff6af2009-04-02 13:13:26 +08001638
Chris Wilsone957d772010-09-24 12:52:03 +01001639 edid = intel_sdvo_get_edid(connector);
Keith Packard57cdaf92009-09-04 13:07:54 +08001640
Chris Wilsonea5b2132010-08-04 13:50:23 +01001641 if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
Chris Wilsone957d772010-09-24 12:52:03 +01001642 u8 ddc, saved_ddc = intel_sdvo->ddc_bus;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001643
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001644 /*
1645 * Don't use the 1 as the argument of DDC bus switch to get
1646 * the EDID. It is used for SDVO SPD ROM.
1647 */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001648 for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
Chris Wilsone957d772010-09-24 12:52:03 +01001649 intel_sdvo->ddc_bus = ddc;
1650 edid = intel_sdvo_get_edid(connector);
1651 if (edid)
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001652 break;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001653 }
Chris Wilsone957d772010-09-24 12:52:03 +01001654 /*
1655 * If we found the EDID on the other bus,
1656 * assume that is the correct DDC bus.
1657 */
1658 if (edid == NULL)
1659 intel_sdvo->ddc_bus = saved_ddc;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001660 }
Chris Wilson9d1a9032010-09-14 17:58:19 +01001661
1662 /*
1663 * When there is no edid and no monitor is connected with VGA
1664 * port, try to use the CRT ddc to read the EDID for DVI-connector.
Keith Packard57cdaf92009-09-04 13:07:54 +08001665 */
Chris Wilsonff482d82010-09-15 10:40:38 +01001666 if (edid == NULL)
1667 edid = intel_sdvo_get_analog_edid(connector);
Adam Jackson149c36a2010-04-29 14:05:18 -04001668
Chris Wilson2f551c82010-09-15 10:42:50 +01001669 status = connector_status_unknown;
Ma Ling9dff6af2009-04-02 13:13:26 +08001670 if (edid != NULL) {
Adam Jackson149c36a2010-04-29 14:05:18 -04001671 /* DDC bus is shared, match EDID to connector type */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001672 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
1673 status = connector_status_connected;
Chris Wilsonda79de92010-11-22 11:12:46 +00001674 if (intel_sdvo->is_hdmi) {
1675 intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
1676 intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
Ville Syrjäläabedc072013-01-17 16:31:31 +02001677 intel_sdvo->rgb_quant_range_selectable =
1678 drm_rgb_quant_range_selectable(edid);
Chris Wilsonda79de92010-11-22 11:12:46 +00001679 }
Chris Wilson139467432011-02-09 20:01:16 +00001680 } else
1681 status = connector_status_disconnected;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001682 kfree(edid);
1683 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001684
1685 if (status == connector_status_connected) {
1686 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Daniel Vetterc3e5f672012-02-23 17:14:47 +01001687 if (intel_sdvo_connector->force_audio != HDMI_AUDIO_AUTO)
1688 intel_sdvo->has_hdmi_audio = (intel_sdvo_connector->force_audio == HDMI_AUDIO_ON);
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001689 }
1690
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +08001691 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +08001692}
1693
Chris Wilson52220082011-06-20 14:45:50 +01001694static bool
1695intel_sdvo_connector_matches_edid(struct intel_sdvo_connector *sdvo,
1696 struct edid *edid)
1697{
1698 bool monitor_is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
1699 bool connector_is_digital = !!IS_DIGITAL(sdvo);
1700
1701 DRM_DEBUG_KMS("connector_is_digital? %d, monitor_is_digital? %d\n",
1702 connector_is_digital, monitor_is_digital);
1703 return connector_is_digital == monitor_is_digital;
1704}
1705
Chris Wilson7b334fc2010-09-09 23:51:02 +01001706static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +01001707intel_sdvo_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -08001708{
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001709 uint16_t response;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001710 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001711 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001712 enum drm_connector_status ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001713
Chris Wilson164c8592013-07-20 20:27:08 +01001714 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1715 connector->base.id, drm_get_connector_name(connector));
1716
Chris Wilsonfc373812012-11-23 11:57:56 +00001717 if (!intel_sdvo_get_value(intel_sdvo,
1718 SDVO_CMD_GET_ATTACHED_DISPLAYS,
1719 &response, 2))
Chris Wilson32aad862010-08-04 13:50:25 +01001720 return connector_status_unknown;
Jesse Barnes79e53942008-11-07 14:24:08 -08001721
Chris Wilsone957d772010-09-24 12:52:03 +01001722 DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
1723 response & 0xff, response >> 8,
1724 intel_sdvo_connector->output_flag);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001725
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001726 if (response == 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001727 return connector_status_disconnected;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001728
Chris Wilsonea5b2132010-08-04 13:50:23 +01001729 intel_sdvo->attached_output = response;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001730
Chris Wilson97aaf912011-01-04 20:10:52 +00001731 intel_sdvo->has_hdmi_monitor = false;
1732 intel_sdvo->has_hdmi_audio = false;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001733 intel_sdvo->rgb_quant_range_selectable = false;
Chris Wilson97aaf912011-01-04 20:10:52 +00001734
Chris Wilson615fb932010-08-04 13:50:24 +01001735 if ((intel_sdvo_connector->output_flag & response) == 0)
Zhenyu Wang14571b42010-03-30 14:06:33 +08001736 ret = connector_status_disconnected;
Chris Wilson139467432011-02-09 20:01:16 +00001737 else if (IS_TMDS(intel_sdvo_connector))
Adam Jackson8bf38482011-06-16 16:36:25 -04001738 ret = intel_sdvo_tmds_sink_detect(connector);
Chris Wilson139467432011-02-09 20:01:16 +00001739 else {
1740 struct edid *edid;
1741
1742 /* if we have an edid check it matches the connection */
1743 edid = intel_sdvo_get_edid(connector);
1744 if (edid == NULL)
1745 edid = intel_sdvo_get_analog_edid(connector);
1746 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001747 if (intel_sdvo_connector_matches_edid(intel_sdvo_connector,
1748 edid))
Chris Wilson139467432011-02-09 20:01:16 +00001749 ret = connector_status_connected;
Chris Wilson52220082011-06-20 14:45:50 +01001750 else
1751 ret = connector_status_disconnected;
1752
Chris Wilson139467432011-02-09 20:01:16 +00001753 kfree(edid);
1754 } else
1755 ret = connector_status_connected;
1756 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001757
1758 /* May update encoder flag for like clock for SDVO TV, etc.*/
1759 if (ret == connector_status_connected) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001760 intel_sdvo->is_tv = false;
1761 intel_sdvo->is_lvds = false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001762
Daniel Vetter09ede542013-04-30 14:01:45 +02001763 if (response & SDVO_TV_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001764 intel_sdvo->is_tv = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001765 if (response & SDVO_LVDS_MASK)
Chris Wilson85454232010-08-08 14:28:23 +01001766 intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001767 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001768
1769 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001770}
1771
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001772static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001773{
Chris Wilsonff482d82010-09-15 10:40:38 +01001774 struct edid *edid;
Jesse Barnes79e53942008-11-07 14:24:08 -08001775
1776 /* set the bus switch and get the modes */
Chris Wilsone957d772010-09-24 12:52:03 +01001777 edid = intel_sdvo_get_edid(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001778
Keith Packard57cdaf92009-09-04 13:07:54 +08001779 /*
1780 * Mac mini hack. On this device, the DVI-I connector shares one DDC
1781 * link between analog and digital outputs. So, if the regular SDVO
1782 * DDC fails, check to see if the analog output is disconnected, in
1783 * which case we'll look there for the digital DDC data.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001784 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001785 if (edid == NULL)
1786 edid = intel_sdvo_get_analog_edid(connector);
1787
Chris Wilsonff482d82010-09-15 10:40:38 +01001788 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001789 if (intel_sdvo_connector_matches_edid(to_intel_sdvo_connector(connector),
1790 edid)) {
Chris Wilson0c1dab82010-11-23 22:37:01 +00001791 drm_mode_connector_update_edid_property(connector, edid);
1792 drm_add_edid_modes(connector, edid);
1793 }
Chris Wilson139467432011-02-09 20:01:16 +00001794
Chris Wilsonff482d82010-09-15 10:40:38 +01001795 kfree(edid);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001796 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001797}
1798
1799/*
1800 * Set of SDVO TV modes.
1801 * Note! This is in reply order (see loop in get_tv_modes).
1802 * XXX: all 60Hz refresh?
1803 */
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001804static const struct drm_display_mode sdvo_tv_modes[] = {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001805 { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
1806 416, 0, 200, 201, 232, 233, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001807 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001808 { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
1809 416, 0, 240, 241, 272, 273, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001810 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001811 { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
1812 496, 0, 300, 301, 332, 333, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001813 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001814 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
1815 736, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001816 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001817 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
1818 736, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001819 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001820 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
1821 736, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001822 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001823 { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
1824 800, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001825 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001826 { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
1827 800, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001828 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001829 { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
1830 816, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001831 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001832 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
1833 816, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001834 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001835 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
1836 816, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001837 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001838 { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
1839 816, 0, 540, 541, 572, 573, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001840 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001841 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
1842 816, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001843 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001844 { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
1845 864, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001846 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001847 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
1848 896, 0, 600, 601, 632, 633, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001849 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001850 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
1851 928, 0, 624, 625, 656, 657, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001852 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001853 { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
1854 1016, 0, 766, 767, 798, 799, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001855 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001856 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
1857 1120, 0, 768, 769, 800, 801, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001858 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001859 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
1860 1376, 0, 1024, 1025, 1056, 1057, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001861 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1862};
1863
1864static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
1865{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001866 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001867 struct intel_sdvo_sdtv_resolution_request tv_res;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001868 uint32_t reply = 0, format_map = 0;
1869 int i;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001870
1871 /* Read the list of supported input resolutions for the selected TV
1872 * format.
1873 */
Chris Wilson40039752010-08-04 13:50:26 +01001874 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001875 memcpy(&tv_res, &format_map,
Chris Wilson32aad862010-08-04 13:50:25 +01001876 min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001877
Chris Wilson32aad862010-08-04 13:50:25 +01001878 if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
1879 return;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001880
Chris Wilson32aad862010-08-04 13:50:25 +01001881 BUILD_BUG_ON(sizeof(tv_res) != 3);
Chris Wilsone957d772010-09-24 12:52:03 +01001882 if (!intel_sdvo_write_cmd(intel_sdvo,
1883 SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
Chris Wilson32aad862010-08-04 13:50:25 +01001884 &tv_res, sizeof(tv_res)))
1885 return;
1886 if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001887 return;
1888
1889 for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001890 if (reply & (1 << i)) {
1891 struct drm_display_mode *nmode;
1892 nmode = drm_mode_duplicate(connector->dev,
Chris Wilson32aad862010-08-04 13:50:25 +01001893 &sdvo_tv_modes[i]);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001894 if (nmode)
1895 drm_mode_probed_add(connector, nmode);
1896 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001897}
1898
Ma Ling7086c872009-05-13 11:20:06 +08001899static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
1900{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001901 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Ma Ling7086c872009-05-13 11:20:06 +08001902 struct drm_i915_private *dev_priv = connector->dev->dev_private;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001903 struct drm_display_mode *newmode;
Ma Ling7086c872009-05-13 11:20:06 +08001904
1905 /*
Daniel Vetterc3456fb2013-06-10 09:47:58 +02001906 * Fetch modes from VBT. For SDVO prefer the VBT mode since some
Dave Airlie4300a0f2013-06-27 20:40:44 +10001907 * SDVO->LVDS transcoders can't cope with the EDID mode.
Ma Ling7086c872009-05-13 11:20:06 +08001908 */
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001909 if (dev_priv->vbt.sdvo_lvds_vbt_mode != NULL) {
Ma Ling7086c872009-05-13 11:20:06 +08001910 newmode = drm_mode_duplicate(connector->dev,
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001911 dev_priv->vbt.sdvo_lvds_vbt_mode);
Ma Ling7086c872009-05-13 11:20:06 +08001912 if (newmode != NULL) {
1913 /* Guarantee the mode is preferred */
1914 newmode->type = (DRM_MODE_TYPE_PREFERRED |
1915 DRM_MODE_TYPE_DRIVER);
1916 drm_mode_probed_add(connector, newmode);
1917 }
1918 }
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001919
Dave Airlie4300a0f2013-06-27 20:40:44 +10001920 /*
1921 * Attempt to get the mode list from DDC.
1922 * Assume that the preferred modes are
1923 * arranged in priority order.
1924 */
1925 intel_ddc_get_modes(connector, &intel_sdvo->ddc);
1926
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001927 list_for_each_entry(newmode, &connector->probed_modes, head) {
1928 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001929 intel_sdvo->sdvo_lvds_fixed_mode =
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001930 drm_mode_duplicate(connector->dev, newmode);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001931
Chris Wilson85454232010-08-08 14:28:23 +01001932 intel_sdvo->is_lvds = true;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001933 break;
1934 }
1935 }
1936
Ma Ling7086c872009-05-13 11:20:06 +08001937}
1938
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001939static int intel_sdvo_get_modes(struct drm_connector *connector)
1940{
Chris Wilson615fb932010-08-04 13:50:24 +01001941 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001942
Chris Wilson615fb932010-08-04 13:50:24 +01001943 if (IS_TV(intel_sdvo_connector))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001944 intel_sdvo_get_tv_modes(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001945 else if (IS_LVDS(intel_sdvo_connector))
Ma Ling7086c872009-05-13 11:20:06 +08001946 intel_sdvo_get_lvds_modes(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001947 else
1948 intel_sdvo_get_ddc_modes(connector);
1949
Chris Wilson32aad862010-08-04 13:50:25 +01001950 return !list_empty(&connector->probed_modes);
Jesse Barnes79e53942008-11-07 14:24:08 -08001951}
1952
Chris Wilsonfcc8d672010-08-04 13:50:27 +01001953static void
1954intel_sdvo_destroy_enhance_property(struct drm_connector *connector)
Zhao Yakuib9219c52009-09-10 15:45:46 +08001955{
Chris Wilson615fb932010-08-04 13:50:24 +01001956 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001957 struct drm_device *dev = connector->dev;
1958
Chris Wilsonc5521702010-08-04 13:50:28 +01001959 if (intel_sdvo_connector->left)
1960 drm_property_destroy(dev, intel_sdvo_connector->left);
1961 if (intel_sdvo_connector->right)
1962 drm_property_destroy(dev, intel_sdvo_connector->right);
1963 if (intel_sdvo_connector->top)
1964 drm_property_destroy(dev, intel_sdvo_connector->top);
1965 if (intel_sdvo_connector->bottom)
1966 drm_property_destroy(dev, intel_sdvo_connector->bottom);
1967 if (intel_sdvo_connector->hpos)
1968 drm_property_destroy(dev, intel_sdvo_connector->hpos);
1969 if (intel_sdvo_connector->vpos)
1970 drm_property_destroy(dev, intel_sdvo_connector->vpos);
1971 if (intel_sdvo_connector->saturation)
1972 drm_property_destroy(dev, intel_sdvo_connector->saturation);
1973 if (intel_sdvo_connector->contrast)
1974 drm_property_destroy(dev, intel_sdvo_connector->contrast);
1975 if (intel_sdvo_connector->hue)
1976 drm_property_destroy(dev, intel_sdvo_connector->hue);
1977 if (intel_sdvo_connector->sharpness)
1978 drm_property_destroy(dev, intel_sdvo_connector->sharpness);
1979 if (intel_sdvo_connector->flicker_filter)
1980 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter);
1981 if (intel_sdvo_connector->flicker_filter_2d)
1982 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_2d);
1983 if (intel_sdvo_connector->flicker_filter_adaptive)
1984 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_adaptive);
1985 if (intel_sdvo_connector->tv_luma_filter)
1986 drm_property_destroy(dev, intel_sdvo_connector->tv_luma_filter);
1987 if (intel_sdvo_connector->tv_chroma_filter)
1988 drm_property_destroy(dev, intel_sdvo_connector->tv_chroma_filter);
Chris Wilsone0442182010-08-04 13:50:29 +01001989 if (intel_sdvo_connector->dot_crawl)
1990 drm_property_destroy(dev, intel_sdvo_connector->dot_crawl);
Chris Wilsonc5521702010-08-04 13:50:28 +01001991 if (intel_sdvo_connector->brightness)
1992 drm_property_destroy(dev, intel_sdvo_connector->brightness);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001993}
1994
Jesse Barnes79e53942008-11-07 14:24:08 -08001995static void intel_sdvo_destroy(struct drm_connector *connector)
1996{
Chris Wilson615fb932010-08-04 13:50:24 +01001997 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001998
Chris Wilsonc5521702010-08-04 13:50:28 +01001999 if (intel_sdvo_connector->tv_format)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002000 drm_property_destroy(connector->dev,
Chris Wilsonc5521702010-08-04 13:50:28 +01002001 intel_sdvo_connector->tv_format);
Zhao Yakuice6feab2009-08-24 13:50:26 +08002002
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002003 intel_sdvo_destroy_enhance_property(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08002004 drm_sysfs_connector_remove(connector);
2005 drm_connector_cleanup(connector);
Jani Nikula4b745b12012-11-12 18:31:36 +02002006 kfree(intel_sdvo_connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08002007}
2008
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002009static bool intel_sdvo_detect_hdmi_audio(struct drm_connector *connector)
2010{
2011 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
2012 struct edid *edid;
2013 bool has_audio = false;
2014
2015 if (!intel_sdvo->is_hdmi)
2016 return false;
2017
2018 edid = intel_sdvo_get_edid(connector);
2019 if (edid != NULL && edid->input & DRM_EDID_INPUT_DIGITAL)
2020 has_audio = drm_detect_monitor_audio(edid);
Jani Nikula38ab8a22012-08-15 12:32:36 +03002021 kfree(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002022
2023 return has_audio;
2024}
2025
Zhao Yakuice6feab2009-08-24 13:50:26 +08002026static int
2027intel_sdvo_set_property(struct drm_connector *connector,
2028 struct drm_property *property,
2029 uint64_t val)
2030{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002031 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01002032 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002033 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002034 uint16_t temp_value;
Chris Wilson32aad862010-08-04 13:50:25 +01002035 uint8_t cmd;
2036 int ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002037
Rob Clark662595d2012-10-11 20:36:04 -05002038 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilson32aad862010-08-04 13:50:25 +01002039 if (ret)
2040 return ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002041
Chris Wilson3f43c482011-05-12 22:17:24 +01002042 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002043 int i = val;
2044 bool has_audio;
2045
2046 if (i == intel_sdvo_connector->force_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002047 return 0;
2048
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002049 intel_sdvo_connector->force_audio = i;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002050
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002051 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002052 has_audio = intel_sdvo_detect_hdmi_audio(connector);
2053 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002054 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002055
2056 if (has_audio == intel_sdvo->has_hdmi_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002057 return 0;
2058
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002059 intel_sdvo->has_hdmi_audio = has_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002060 goto done;
2061 }
2062
Chris Wilsone953fd72011-02-21 22:23:52 +00002063 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02002064 bool old_auto = intel_sdvo->color_range_auto;
2065 uint32_t old_range = intel_sdvo->color_range;
2066
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002067 switch (val) {
2068 case INTEL_BROADCAST_RGB_AUTO:
2069 intel_sdvo->color_range_auto = true;
2070 break;
2071 case INTEL_BROADCAST_RGB_FULL:
2072 intel_sdvo->color_range_auto = false;
2073 intel_sdvo->color_range = 0;
2074 break;
2075 case INTEL_BROADCAST_RGB_LIMITED:
2076 intel_sdvo->color_range_auto = false;
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002077 /* FIXME: this bit is only valid when using TMDS
2078 * encoding and 8 bit per color mode. */
2079 intel_sdvo->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002080 break;
2081 default:
2082 return -EINVAL;
2083 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02002084
2085 if (old_auto == intel_sdvo->color_range_auto &&
2086 old_range == intel_sdvo->color_range)
2087 return 0;
2088
Zhao Yakuice6feab2009-08-24 13:50:26 +08002089 goto done;
2090 }
2091
Chris Wilsonc5521702010-08-04 13:50:28 +01002092#define CHECK_PROPERTY(name, NAME) \
2093 if (intel_sdvo_connector->name == property) { \
2094 if (intel_sdvo_connector->cur_##name == temp_value) return 0; \
2095 if (intel_sdvo_connector->max_##name < temp_value) return -EINVAL; \
2096 cmd = SDVO_CMD_SET_##NAME; \
2097 intel_sdvo_connector->cur_##name = temp_value; \
2098 goto set_value; \
2099 }
2100
2101 if (property == intel_sdvo_connector->tv_format) {
Chris Wilson32aad862010-08-04 13:50:25 +01002102 if (val >= TV_FORMAT_NUM)
2103 return -EINVAL;
2104
Chris Wilson40039752010-08-04 13:50:26 +01002105 if (intel_sdvo->tv_format_index ==
Chris Wilson615fb932010-08-04 13:50:24 +01002106 intel_sdvo_connector->tv_format_supported[val])
Chris Wilson32aad862010-08-04 13:50:25 +01002107 return 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002108
Chris Wilson40039752010-08-04 13:50:26 +01002109 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[val];
Chris Wilsonc5521702010-08-04 13:50:28 +01002110 goto done;
Chris Wilson32aad862010-08-04 13:50:25 +01002111 } else if (IS_TV_OR_LVDS(intel_sdvo_connector)) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002112 temp_value = val;
Chris Wilsonc5521702010-08-04 13:50:28 +01002113 if (intel_sdvo_connector->left == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002114 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002115 intel_sdvo_connector->right, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002116 if (intel_sdvo_connector->left_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002117 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002118
Chris Wilson615fb932010-08-04 13:50:24 +01002119 intel_sdvo_connector->left_margin = temp_value;
2120 intel_sdvo_connector->right_margin = temp_value;
2121 temp_value = intel_sdvo_connector->max_hscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002122 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002123 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01002124 goto set_value;
2125 } else if (intel_sdvo_connector->right == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002126 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002127 intel_sdvo_connector->left, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002128 if (intel_sdvo_connector->right_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002129 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002130
Chris Wilson615fb932010-08-04 13:50:24 +01002131 intel_sdvo_connector->left_margin = temp_value;
2132 intel_sdvo_connector->right_margin = temp_value;
2133 temp_value = intel_sdvo_connector->max_hscan -
2134 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002135 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01002136 goto set_value;
2137 } else if (intel_sdvo_connector->top == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002138 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002139 intel_sdvo_connector->bottom, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002140 if (intel_sdvo_connector->top_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002141 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002142
Chris Wilson615fb932010-08-04 13:50:24 +01002143 intel_sdvo_connector->top_margin = temp_value;
2144 intel_sdvo_connector->bottom_margin = temp_value;
2145 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002146 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002147 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01002148 goto set_value;
2149 } else if (intel_sdvo_connector->bottom == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002150 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002151 intel_sdvo_connector->top, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002152 if (intel_sdvo_connector->bottom_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002153 return 0;
2154
Chris Wilson615fb932010-08-04 13:50:24 +01002155 intel_sdvo_connector->top_margin = temp_value;
2156 intel_sdvo_connector->bottom_margin = temp_value;
2157 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002158 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002159 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01002160 goto set_value;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002161 }
Chris Wilsonc5521702010-08-04 13:50:28 +01002162 CHECK_PROPERTY(hpos, HPOS)
2163 CHECK_PROPERTY(vpos, VPOS)
2164 CHECK_PROPERTY(saturation, SATURATION)
2165 CHECK_PROPERTY(contrast, CONTRAST)
2166 CHECK_PROPERTY(hue, HUE)
2167 CHECK_PROPERTY(brightness, BRIGHTNESS)
2168 CHECK_PROPERTY(sharpness, SHARPNESS)
2169 CHECK_PROPERTY(flicker_filter, FLICKER_FILTER)
2170 CHECK_PROPERTY(flicker_filter_2d, FLICKER_FILTER_2D)
2171 CHECK_PROPERTY(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE)
2172 CHECK_PROPERTY(tv_chroma_filter, TV_CHROMA_FILTER)
2173 CHECK_PROPERTY(tv_luma_filter, TV_LUMA_FILTER)
Chris Wilsone0442182010-08-04 13:50:29 +01002174 CHECK_PROPERTY(dot_crawl, DOT_CRAWL)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002175 }
Chris Wilsonc5521702010-08-04 13:50:28 +01002176
2177 return -EINVAL; /* unknown property */
2178
2179set_value:
2180 if (!intel_sdvo_set_value(intel_sdvo, cmd, &temp_value, 2))
2181 return -EIO;
2182
2183
2184done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00002185 if (intel_sdvo->base.base.crtc)
2186 intel_crtc_restore_mode(intel_sdvo->base.base.crtc);
Chris Wilsonc5521702010-08-04 13:50:28 +01002187
Chris Wilson32aad862010-08-04 13:50:25 +01002188 return 0;
Chris Wilsonc5521702010-08-04 13:50:28 +01002189#undef CHECK_PROPERTY
Zhao Yakuice6feab2009-08-24 13:50:26 +08002190}
2191
Jesse Barnes79e53942008-11-07 14:24:08 -08002192static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
Daniel Vetterb2cabb02012-07-01 22:42:24 +02002193 .dpms = intel_sdvo_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -08002194 .detect = intel_sdvo_detect,
2195 .fill_modes = drm_helper_probe_single_connector_modes,
Zhao Yakuice6feab2009-08-24 13:50:26 +08002196 .set_property = intel_sdvo_set_property,
Jesse Barnes79e53942008-11-07 14:24:08 -08002197 .destroy = intel_sdvo_destroy,
2198};
2199
2200static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
2201 .get_modes = intel_sdvo_get_modes,
2202 .mode_valid = intel_sdvo_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002203 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -08002204};
2205
Hannes Ederb358d0a2008-12-18 21:18:47 +01002206static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08002207{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02002208 struct intel_sdvo *intel_sdvo = to_sdvo(to_intel_encoder(encoder));
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002209
Chris Wilsonea5b2132010-08-04 13:50:23 +01002210 if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002211 drm_mode_destroy(encoder->dev,
Chris Wilsonea5b2132010-08-04 13:50:23 +01002212 intel_sdvo->sdvo_lvds_fixed_mode);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002213
Chris Wilsone957d772010-09-24 12:52:03 +01002214 i2c_del_adapter(&intel_sdvo->ddc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002215 intel_encoder_destroy(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08002216}
2217
2218static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
2219 .destroy = intel_sdvo_enc_destroy,
2220};
2221
Chris Wilsonb66d8422010-08-12 15:26:41 +01002222static void
2223intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
2224{
2225 uint16_t mask = 0;
2226 unsigned int num_bits;
2227
2228 /* Make a mask of outputs less than or equal to our own priority in the
2229 * list.
2230 */
2231 switch (sdvo->controlled_output) {
2232 case SDVO_OUTPUT_LVDS1:
2233 mask |= SDVO_OUTPUT_LVDS1;
2234 case SDVO_OUTPUT_LVDS0:
2235 mask |= SDVO_OUTPUT_LVDS0;
2236 case SDVO_OUTPUT_TMDS1:
2237 mask |= SDVO_OUTPUT_TMDS1;
2238 case SDVO_OUTPUT_TMDS0:
2239 mask |= SDVO_OUTPUT_TMDS0;
2240 case SDVO_OUTPUT_RGB1:
2241 mask |= SDVO_OUTPUT_RGB1;
2242 case SDVO_OUTPUT_RGB0:
2243 mask |= SDVO_OUTPUT_RGB0;
2244 break;
2245 }
2246
2247 /* Count bits to find what number we are in the priority list. */
2248 mask &= sdvo->caps.output_flags;
2249 num_bits = hweight16(mask);
2250 /* If more than 3 outputs, default to DDC bus 3 for now. */
2251 if (num_bits > 3)
2252 num_bits = 3;
2253
2254 /* Corresponds to SDVO_CONTROL_BUS_DDCx */
2255 sdvo->ddc_bus = 1 << num_bits;
2256}
Jesse Barnes79e53942008-11-07 14:24:08 -08002257
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002258/**
2259 * Choose the appropriate DDC bus for control bus switch command for this
2260 * SDVO output based on the controlled output.
2261 *
2262 * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
2263 * outputs, then LVDS outputs.
2264 */
2265static void
Adam Jacksonb1083332010-04-23 16:07:40 -04002266intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
Chris Wilsonea5b2132010-08-04 13:50:23 +01002267 struct intel_sdvo *sdvo, u32 reg)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002268{
Adam Jacksonb1083332010-04-23 16:07:40 -04002269 struct sdvo_device_mapping *mapping;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002270
Daniel Vettereef4eac2012-03-23 23:43:35 +01002271 if (sdvo->is_sdvob)
Adam Jacksonb1083332010-04-23 16:07:40 -04002272 mapping = &(dev_priv->sdvo_mappings[0]);
2273 else
2274 mapping = &(dev_priv->sdvo_mappings[1]);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002275
Chris Wilsonb66d8422010-08-12 15:26:41 +01002276 if (mapping->initialized)
2277 sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
2278 else
2279 intel_sdvo_guess_ddc_bus(sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002280}
2281
Chris Wilsone957d772010-09-24 12:52:03 +01002282static void
2283intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv,
2284 struct intel_sdvo *sdvo, u32 reg)
2285{
2286 struct sdvo_device_mapping *mapping;
Adam Jackson46eb3032011-06-16 16:36:23 -04002287 u8 pin;
Chris Wilsone957d772010-09-24 12:52:03 +01002288
Daniel Vettereef4eac2012-03-23 23:43:35 +01002289 if (sdvo->is_sdvob)
Chris Wilsone957d772010-09-24 12:52:03 +01002290 mapping = &dev_priv->sdvo_mappings[0];
2291 else
2292 mapping = &dev_priv->sdvo_mappings[1];
2293
Jani Nikula6cb16122012-10-22 16:12:17 +03002294 if (mapping->initialized && intel_gmbus_is_port_valid(mapping->i2c_pin))
Chris Wilsone957d772010-09-24 12:52:03 +01002295 pin = mapping->i2c_pin;
Jani Nikula6cb16122012-10-22 16:12:17 +03002296 else
2297 pin = GMBUS_PORT_DPB;
Chris Wilsone957d772010-09-24 12:52:03 +01002298
Jani Nikula6cb16122012-10-22 16:12:17 +03002299 sdvo->i2c = intel_gmbus_get_adapter(dev_priv, pin);
2300
2301 /* With gmbus we should be able to drive sdvo i2c at 2MHz, but somehow
2302 * our code totally fails once we start using gmbus. Hence fall back to
2303 * bit banging for now. */
2304 intel_gmbus_force_bit(sdvo->i2c, true);
Chris Wilsone957d772010-09-24 12:52:03 +01002305}
2306
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002307/* undo any changes intel_sdvo_select_i2c_bus() did to sdvo->i2c */
2308static void
2309intel_sdvo_unselect_i2c_bus(struct intel_sdvo *sdvo)
2310{
2311 intel_gmbus_force_bit(sdvo->i2c, false);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002312}
2313
2314static bool
Chris Wilsone27d8532010-10-22 09:15:22 +01002315intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002316{
Chris Wilson97aaf912011-01-04 20:10:52 +00002317 return intel_sdvo_check_supp_encode(intel_sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002318}
2319
yakui_zhao714605e2009-05-31 17:18:07 +08002320static u8
Daniel Vettereef4eac2012-03-23 23:43:35 +01002321intel_sdvo_get_slave_addr(struct drm_device *dev, struct intel_sdvo *sdvo)
yakui_zhao714605e2009-05-31 17:18:07 +08002322{
2323 struct drm_i915_private *dev_priv = dev->dev_private;
2324 struct sdvo_device_mapping *my_mapping, *other_mapping;
2325
Daniel Vettereef4eac2012-03-23 23:43:35 +01002326 if (sdvo->is_sdvob) {
yakui_zhao714605e2009-05-31 17:18:07 +08002327 my_mapping = &dev_priv->sdvo_mappings[0];
2328 other_mapping = &dev_priv->sdvo_mappings[1];
2329 } else {
2330 my_mapping = &dev_priv->sdvo_mappings[1];
2331 other_mapping = &dev_priv->sdvo_mappings[0];
2332 }
2333
2334 /* If the BIOS described our SDVO device, take advantage of it. */
2335 if (my_mapping->slave_addr)
2336 return my_mapping->slave_addr;
2337
2338 /* If the BIOS only described a different SDVO device, use the
2339 * address that it isn't using.
2340 */
2341 if (other_mapping->slave_addr) {
2342 if (other_mapping->slave_addr == 0x70)
2343 return 0x72;
2344 else
2345 return 0x70;
2346 }
2347
2348 /* No SDVO device info is found for another DVO port,
2349 * so use mapping assumption we had before BIOS parsing.
2350 */
Daniel Vettereef4eac2012-03-23 23:43:35 +01002351 if (sdvo->is_sdvob)
yakui_zhao714605e2009-05-31 17:18:07 +08002352 return 0x70;
2353 else
2354 return 0x72;
2355}
2356
Zhenyu Wang14571b42010-03-30 14:06:33 +08002357static void
Chris Wilsondf0e9242010-09-09 16:20:55 +01002358intel_sdvo_connector_init(struct intel_sdvo_connector *connector,
2359 struct intel_sdvo *encoder)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002360{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002361 drm_connector_init(encoder->base.base.dev,
2362 &connector->base.base,
2363 &intel_sdvo_connector_funcs,
2364 connector->base.base.connector_type);
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002365
Chris Wilsondf0e9242010-09-09 16:20:55 +01002366 drm_connector_helper_add(&connector->base.base,
2367 &intel_sdvo_connector_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002368
Peter Ross8f4839e2012-01-28 14:49:25 +01002369 connector->base.base.interlace_allowed = 1;
Chris Wilsondf0e9242010-09-09 16:20:55 +01002370 connector->base.base.doublescan_allowed = 0;
2371 connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02002372 connector->base.get_hw_state = intel_sdvo_connector_get_hw_state;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002373
Chris Wilsondf0e9242010-09-09 16:20:55 +01002374 intel_connector_attach_encoder(&connector->base, &encoder->base);
2375 drm_sysfs_connector_add(&connector->base.base);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002376}
2377
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002378static void
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002379intel_sdvo_add_hdmi_properties(struct intel_sdvo *intel_sdvo,
2380 struct intel_sdvo_connector *connector)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002381{
2382 struct drm_device *dev = connector->base.base.dev;
2383
Chris Wilson3f43c482011-05-12 22:17:24 +01002384 intel_attach_force_audio_property(&connector->base.base);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002385 if (INTEL_INFO(dev)->gen >= 4 && IS_MOBILE(dev)) {
Chris Wilsone953fd72011-02-21 22:23:52 +00002386 intel_attach_broadcast_rgb_property(&connector->base.base);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002387 intel_sdvo->color_range_auto = true;
2388 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002389}
2390
Zhenyu Wang14571b42010-03-30 14:06:33 +08002391static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002392intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002393{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002394 struct drm_encoder *encoder = &intel_sdvo->base.base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002395 struct drm_connector *connector;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002396 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002397 struct intel_connector *intel_connector;
Chris Wilson615fb932010-08-04 13:50:24 +01002398 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002399
Daniel Vetterb14c5672013-09-19 12:18:32 +02002400 intel_sdvo_connector = kzalloc(sizeof(*intel_sdvo_connector), GFP_KERNEL);
Chris Wilson615fb932010-08-04 13:50:24 +01002401 if (!intel_sdvo_connector)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002402 return false;
2403
Zhenyu Wang14571b42010-03-30 14:06:33 +08002404 if (device == 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002405 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
Chris Wilson615fb932010-08-04 13:50:24 +01002406 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002407 } else if (device == 1) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002408 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
Chris Wilson615fb932010-08-04 13:50:24 +01002409 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002410 }
2411
Chris Wilson615fb932010-08-04 13:50:24 +01002412 intel_connector = &intel_sdvo_connector->base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002413 connector = &intel_connector->base;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002414 if (intel_sdvo_get_hotplug_support(intel_sdvo) &
2415 intel_sdvo_connector->output_flag) {
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002416 intel_sdvo->hotplug_active |= intel_sdvo_connector->output_flag;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002417 /* Some SDVO devices have one-shot hotplug interrupts.
2418 * Ensure that they get re-enabled when an interrupt happens.
2419 */
2420 intel_encoder->hot_plug = intel_sdvo_enable_hotplug;
2421 intel_sdvo_enable_hotplug(intel_encoder);
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002422 } else {
Egbert Eich821450c2013-04-16 13:36:55 +02002423 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002424 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002425 encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
2426 connector->connector_type = DRM_MODE_CONNECTOR_DVID;
2427
Chris Wilsone27d8532010-10-22 09:15:22 +01002428 if (intel_sdvo_is_hdmi_connector(intel_sdvo, device)) {
Zhenyu Wang14571b42010-03-30 14:06:33 +08002429 connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
Chris Wilsone27d8532010-10-22 09:15:22 +01002430 intel_sdvo->is_hdmi = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002431 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002432
Chris Wilsondf0e9242010-09-09 16:20:55 +01002433 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Chris Wilsonf797d222010-12-23 09:43:48 +00002434 if (intel_sdvo->is_hdmi)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002435 intel_sdvo_add_hdmi_properties(intel_sdvo, intel_sdvo_connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002436
2437 return true;
2438}
2439
2440static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002441intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002442{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002443 struct drm_encoder *encoder = &intel_sdvo->base.base;
2444 struct drm_connector *connector;
2445 struct intel_connector *intel_connector;
2446 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002447
Daniel Vetterb14c5672013-09-19 12:18:32 +02002448 intel_sdvo_connector = kzalloc(sizeof(*intel_sdvo_connector), GFP_KERNEL);
Chris Wilson615fb932010-08-04 13:50:24 +01002449 if (!intel_sdvo_connector)
2450 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002451
Chris Wilson615fb932010-08-04 13:50:24 +01002452 intel_connector = &intel_sdvo_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002453 connector = &intel_connector->base;
2454 encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
2455 connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002456
Chris Wilson4ef69c72010-09-09 15:14:28 +01002457 intel_sdvo->controlled_output |= type;
2458 intel_sdvo_connector->output_flag = type;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002459
Chris Wilson4ef69c72010-09-09 15:14:28 +01002460 intel_sdvo->is_tv = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002461
Chris Wilsondf0e9242010-09-09 16:20:55 +01002462 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002463
Chris Wilson4ef69c72010-09-09 15:14:28 +01002464 if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
Chris Wilson32aad862010-08-04 13:50:25 +01002465 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002466
Chris Wilson4ef69c72010-09-09 15:14:28 +01002467 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002468 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002469
Chris Wilson4ef69c72010-09-09 15:14:28 +01002470 return true;
Chris Wilson32aad862010-08-04 13:50:25 +01002471
2472err:
Chris Wilson123d5c02010-09-23 16:15:21 +01002473 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002474 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002475}
2476
2477static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002478intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002479{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002480 struct drm_encoder *encoder = &intel_sdvo->base.base;
2481 struct drm_connector *connector;
2482 struct intel_connector *intel_connector;
2483 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002484
Daniel Vetterb14c5672013-09-19 12:18:32 +02002485 intel_sdvo_connector = kzalloc(sizeof(*intel_sdvo_connector), GFP_KERNEL);
Chris Wilson615fb932010-08-04 13:50:24 +01002486 if (!intel_sdvo_connector)
2487 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002488
Chris Wilson615fb932010-08-04 13:50:24 +01002489 intel_connector = &intel_sdvo_connector->base;
2490 connector = &intel_connector->base;
Egbert Eich821450c2013-04-16 13:36:55 +02002491 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002492 encoder->encoder_type = DRM_MODE_ENCODER_DAC;
2493 connector->connector_type = DRM_MODE_CONNECTOR_VGA;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002494
Chris Wilson4ef69c72010-09-09 15:14:28 +01002495 if (device == 0) {
2496 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
2497 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
2498 } else if (device == 1) {
2499 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
2500 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
2501 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002502
Chris Wilsondf0e9242010-09-09 16:20:55 +01002503 intel_sdvo_connector_init(intel_sdvo_connector,
2504 intel_sdvo);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002505 return true;
2506}
2507
2508static bool
2509intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
2510{
2511 struct drm_encoder *encoder = &intel_sdvo->base.base;
2512 struct drm_connector *connector;
2513 struct intel_connector *intel_connector;
2514 struct intel_sdvo_connector *intel_sdvo_connector;
2515
Daniel Vetterb14c5672013-09-19 12:18:32 +02002516 intel_sdvo_connector = kzalloc(sizeof(*intel_sdvo_connector), GFP_KERNEL);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002517 if (!intel_sdvo_connector)
2518 return false;
2519
2520 intel_connector = &intel_sdvo_connector->base;
2521 connector = &intel_connector->base;
2522 encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
2523 connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
2524
2525 if (device == 0) {
2526 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
2527 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
2528 } else if (device == 1) {
2529 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
2530 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
2531 }
2532
Chris Wilsondf0e9242010-09-09 16:20:55 +01002533 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002534 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002535 goto err;
2536
2537 return true;
2538
2539err:
Chris Wilson123d5c02010-09-23 16:15:21 +01002540 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002541 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002542}
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002543
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002544static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002545intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002546{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002547 intel_sdvo->is_tv = false;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002548 intel_sdvo->is_lvds = false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002549
Zhenyu Wang14571b42010-03-30 14:06:33 +08002550 /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002551
Zhenyu Wang14571b42010-03-30 14:06:33 +08002552 if (flags & SDVO_OUTPUT_TMDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002553 if (!intel_sdvo_dvi_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002554 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002555
Zhenyu Wang14571b42010-03-30 14:06:33 +08002556 if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002557 if (!intel_sdvo_dvi_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002558 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002559
Zhenyu Wang14571b42010-03-30 14:06:33 +08002560 /* TV has no XXX1 function block */
Zhenyu Wanga1f4b7ff2010-03-29 23:16:13 +08002561 if (flags & SDVO_OUTPUT_SVID0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002562 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002563 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002564
Zhenyu Wang14571b42010-03-30 14:06:33 +08002565 if (flags & SDVO_OUTPUT_CVBS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002566 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002567 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002568
Chris Wilsona0b1c7a2011-09-30 22:56:41 +01002569 if (flags & SDVO_OUTPUT_YPRPB0)
2570 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_YPRPB0))
2571 return false;
2572
Zhenyu Wang14571b42010-03-30 14:06:33 +08002573 if (flags & SDVO_OUTPUT_RGB0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002574 if (!intel_sdvo_analog_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002575 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002576
Zhenyu Wang14571b42010-03-30 14:06:33 +08002577 if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002578 if (!intel_sdvo_analog_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002579 return false;
Zhao Yakui2dd87382010-01-27 16:32:46 +08002580
Zhenyu Wang14571b42010-03-30 14:06:33 +08002581 if (flags & SDVO_OUTPUT_LVDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002582 if (!intel_sdvo_lvds_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002583 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002584
Zhenyu Wang14571b42010-03-30 14:06:33 +08002585 if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002586 if (!intel_sdvo_lvds_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002587 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002588
Zhenyu Wang14571b42010-03-30 14:06:33 +08002589 if ((flags & SDVO_OUTPUT_MASK) == 0) {
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002590 unsigned char bytes[2];
2591
Chris Wilsonea5b2132010-08-04 13:50:23 +01002592 intel_sdvo->controlled_output = 0;
2593 memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
Dave Airlie51c8b402009-08-20 13:38:04 +10002594 DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002595 SDVO_NAME(intel_sdvo),
Dave Airlie51c8b402009-08-20 13:38:04 +10002596 bytes[0], bytes[1]);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002597 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002598 }
Jesse Barnes27f82272011-09-02 12:54:37 -07002599 intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002600
Zhenyu Wang14571b42010-03-30 14:06:33 +08002601 return true;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002602}
2603
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002604static void intel_sdvo_output_cleanup(struct intel_sdvo *intel_sdvo)
2605{
2606 struct drm_device *dev = intel_sdvo->base.base.dev;
2607 struct drm_connector *connector, *tmp;
2608
2609 list_for_each_entry_safe(connector, tmp,
2610 &dev->mode_config.connector_list, head) {
2611 if (intel_attached_encoder(connector) == &intel_sdvo->base)
2612 intel_sdvo_destroy(connector);
2613 }
2614}
2615
Chris Wilson32aad862010-08-04 13:50:25 +01002616static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
2617 struct intel_sdvo_connector *intel_sdvo_connector,
2618 int type)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002619{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002620 struct drm_device *dev = intel_sdvo->base.base.dev;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002621 struct intel_sdvo_tv_format format;
2622 uint32_t format_map, i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002623
Chris Wilson32aad862010-08-04 13:50:25 +01002624 if (!intel_sdvo_set_target_output(intel_sdvo, type))
2625 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002626
Chris Wilson1a3665c2011-01-25 13:59:37 +00002627 BUILD_BUG_ON(sizeof(format) != 6);
Chris Wilson32aad862010-08-04 13:50:25 +01002628 if (!intel_sdvo_get_value(intel_sdvo,
2629 SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
2630 &format, sizeof(format)))
2631 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002632
Chris Wilson32aad862010-08-04 13:50:25 +01002633 memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08002634
2635 if (format_map == 0)
Chris Wilson32aad862010-08-04 13:50:25 +01002636 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002637
Chris Wilson615fb932010-08-04 13:50:24 +01002638 intel_sdvo_connector->format_supported_num = 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002639 for (i = 0 ; i < TV_FORMAT_NUM; i++)
Chris Wilson40039752010-08-04 13:50:26 +01002640 if (format_map & (1 << i))
2641 intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002642
2643
Chris Wilsonc5521702010-08-04 13:50:28 +01002644 intel_sdvo_connector->tv_format =
Chris Wilson32aad862010-08-04 13:50:25 +01002645 drm_property_create(dev, DRM_MODE_PROP_ENUM,
2646 "mode", intel_sdvo_connector->format_supported_num);
Chris Wilsonc5521702010-08-04 13:50:28 +01002647 if (!intel_sdvo_connector->tv_format)
Chris Wilsonfcc8d672010-08-04 13:50:27 +01002648 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002649
Chris Wilson615fb932010-08-04 13:50:24 +01002650 for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002651 drm_property_add_enum(
Chris Wilsonc5521702010-08-04 13:50:28 +01002652 intel_sdvo_connector->tv_format, i,
Chris Wilson40039752010-08-04 13:50:26 +01002653 i, tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
Zhao Yakuice6feab2009-08-24 13:50:26 +08002654
Chris Wilson40039752010-08-04 13:50:26 +01002655 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[0];
Rob Clark662595d2012-10-11 20:36:04 -05002656 drm_object_attach_property(&intel_sdvo_connector->base.base.base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002657 intel_sdvo_connector->tv_format, 0);
Chris Wilson32aad862010-08-04 13:50:25 +01002658 return true;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002659
2660}
2661
Chris Wilsonc5521702010-08-04 13:50:28 +01002662#define ENHANCEMENT(name, NAME) do { \
2663 if (enhancements.name) { \
2664 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
2665 !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
2666 return false; \
2667 intel_sdvo_connector->max_##name = data_value[0]; \
2668 intel_sdvo_connector->cur_##name = response; \
2669 intel_sdvo_connector->name = \
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002670 drm_property_create_range(dev, 0, #name, 0, data_value[0]); \
Chris Wilsonc5521702010-08-04 13:50:28 +01002671 if (!intel_sdvo_connector->name) return false; \
Rob Clark662595d2012-10-11 20:36:04 -05002672 drm_object_attach_property(&connector->base, \
Chris Wilsonc5521702010-08-04 13:50:28 +01002673 intel_sdvo_connector->name, \
2674 intel_sdvo_connector->cur_##name); \
2675 DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
2676 data_value[0], data_value[1], response); \
2677 } \
Akshay Joshi0206e352011-08-16 15:34:10 -04002678} while (0)
Chris Wilsonc5521702010-08-04 13:50:28 +01002679
2680static bool
2681intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
2682 struct intel_sdvo_connector *intel_sdvo_connector,
2683 struct intel_sdvo_enhancements_reply enhancements)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002684{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002685 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilson32aad862010-08-04 13:50:25 +01002686 struct drm_connector *connector = &intel_sdvo_connector->base.base;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002687 uint16_t response, data_value[2];
2688
Chris Wilsonc5521702010-08-04 13:50:28 +01002689 /* when horizontal overscan is supported, Add the left/right property */
2690 if (enhancements.overscan_h) {
2691 if (!intel_sdvo_get_value(intel_sdvo,
2692 SDVO_CMD_GET_MAX_OVERSCAN_H,
2693 &data_value, 4))
2694 return false;
2695
2696 if (!intel_sdvo_get_value(intel_sdvo,
2697 SDVO_CMD_GET_OVERSCAN_H,
2698 &response, 2))
2699 return false;
2700
2701 intel_sdvo_connector->max_hscan = data_value[0];
2702 intel_sdvo_connector->left_margin = data_value[0] - response;
2703 intel_sdvo_connector->right_margin = intel_sdvo_connector->left_margin;
2704 intel_sdvo_connector->left =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002705 drm_property_create_range(dev, 0, "left_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002706 if (!intel_sdvo_connector->left)
2707 return false;
2708
Rob Clark662595d2012-10-11 20:36:04 -05002709 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002710 intel_sdvo_connector->left,
2711 intel_sdvo_connector->left_margin);
2712
2713 intel_sdvo_connector->right =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002714 drm_property_create_range(dev, 0, "right_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002715 if (!intel_sdvo_connector->right)
2716 return false;
2717
Rob Clark662595d2012-10-11 20:36:04 -05002718 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002719 intel_sdvo_connector->right,
2720 intel_sdvo_connector->right_margin);
2721 DRM_DEBUG_KMS("h_overscan: max %d, "
2722 "default %d, current %d\n",
2723 data_value[0], data_value[1], response);
2724 }
2725
2726 if (enhancements.overscan_v) {
2727 if (!intel_sdvo_get_value(intel_sdvo,
2728 SDVO_CMD_GET_MAX_OVERSCAN_V,
2729 &data_value, 4))
2730 return false;
2731
2732 if (!intel_sdvo_get_value(intel_sdvo,
2733 SDVO_CMD_GET_OVERSCAN_V,
2734 &response, 2))
2735 return false;
2736
2737 intel_sdvo_connector->max_vscan = data_value[0];
2738 intel_sdvo_connector->top_margin = data_value[0] - response;
2739 intel_sdvo_connector->bottom_margin = intel_sdvo_connector->top_margin;
2740 intel_sdvo_connector->top =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002741 drm_property_create_range(dev, 0,
2742 "top_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002743 if (!intel_sdvo_connector->top)
2744 return false;
2745
Rob Clark662595d2012-10-11 20:36:04 -05002746 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002747 intel_sdvo_connector->top,
2748 intel_sdvo_connector->top_margin);
2749
2750 intel_sdvo_connector->bottom =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002751 drm_property_create_range(dev, 0,
2752 "bottom_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002753 if (!intel_sdvo_connector->bottom)
2754 return false;
2755
Rob Clark662595d2012-10-11 20:36:04 -05002756 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002757 intel_sdvo_connector->bottom,
2758 intel_sdvo_connector->bottom_margin);
2759 DRM_DEBUG_KMS("v_overscan: max %d, "
2760 "default %d, current %d\n",
2761 data_value[0], data_value[1], response);
2762 }
2763
2764 ENHANCEMENT(hpos, HPOS);
2765 ENHANCEMENT(vpos, VPOS);
2766 ENHANCEMENT(saturation, SATURATION);
2767 ENHANCEMENT(contrast, CONTRAST);
2768 ENHANCEMENT(hue, HUE);
2769 ENHANCEMENT(sharpness, SHARPNESS);
2770 ENHANCEMENT(brightness, BRIGHTNESS);
2771 ENHANCEMENT(flicker_filter, FLICKER_FILTER);
2772 ENHANCEMENT(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
2773 ENHANCEMENT(flicker_filter_2d, FLICKER_FILTER_2D);
2774 ENHANCEMENT(tv_chroma_filter, TV_CHROMA_FILTER);
2775 ENHANCEMENT(tv_luma_filter, TV_LUMA_FILTER);
2776
Chris Wilsone0442182010-08-04 13:50:29 +01002777 if (enhancements.dot_crawl) {
2778 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
2779 return false;
2780
2781 intel_sdvo_connector->max_dot_crawl = 1;
2782 intel_sdvo_connector->cur_dot_crawl = response & 0x1;
2783 intel_sdvo_connector->dot_crawl =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002784 drm_property_create_range(dev, 0, "dot_crawl", 0, 1);
Chris Wilsone0442182010-08-04 13:50:29 +01002785 if (!intel_sdvo_connector->dot_crawl)
2786 return false;
2787
Rob Clark662595d2012-10-11 20:36:04 -05002788 drm_object_attach_property(&connector->base,
Chris Wilsone0442182010-08-04 13:50:29 +01002789 intel_sdvo_connector->dot_crawl,
2790 intel_sdvo_connector->cur_dot_crawl);
2791 DRM_DEBUG_KMS("dot crawl: current %d\n", response);
2792 }
2793
Chris Wilsonc5521702010-08-04 13:50:28 +01002794 return true;
2795}
2796
2797static bool
2798intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
2799 struct intel_sdvo_connector *intel_sdvo_connector,
2800 struct intel_sdvo_enhancements_reply enhancements)
2801{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002802 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilsonc5521702010-08-04 13:50:28 +01002803 struct drm_connector *connector = &intel_sdvo_connector->base.base;
2804 uint16_t response, data_value[2];
2805
2806 ENHANCEMENT(brightness, BRIGHTNESS);
2807
2808 return true;
2809}
2810#undef ENHANCEMENT
2811
2812static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
2813 struct intel_sdvo_connector *intel_sdvo_connector)
2814{
2815 union {
2816 struct intel_sdvo_enhancements_reply reply;
2817 uint16_t response;
2818 } enhancements;
2819
Chris Wilson1a3665c2011-01-25 13:59:37 +00002820 BUILD_BUG_ON(sizeof(enhancements) != 2);
2821
Chris Wilsoncf9a2f32010-09-23 16:17:33 +01002822 enhancements.response = 0;
2823 intel_sdvo_get_value(intel_sdvo,
2824 SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
2825 &enhancements, sizeof(enhancements));
Chris Wilsonc5521702010-08-04 13:50:28 +01002826 if (enhancements.response == 0) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002827 DRM_DEBUG_KMS("No enhancement is supported\n");
Chris Wilson32aad862010-08-04 13:50:25 +01002828 return true;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002829 }
Chris Wilson32aad862010-08-04 13:50:25 +01002830
Chris Wilsonc5521702010-08-04 13:50:28 +01002831 if (IS_TV(intel_sdvo_connector))
2832 return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
Akshay Joshi0206e352011-08-16 15:34:10 -04002833 else if (IS_LVDS(intel_sdvo_connector))
Chris Wilsonc5521702010-08-04 13:50:28 +01002834 return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2835 else
2836 return true;
Chris Wilsone957d772010-09-24 12:52:03 +01002837}
Chris Wilson32aad862010-08-04 13:50:25 +01002838
Chris Wilsone957d772010-09-24 12:52:03 +01002839static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
2840 struct i2c_msg *msgs,
2841 int num)
2842{
2843 struct intel_sdvo *sdvo = adapter->algo_data;
2844
2845 if (!intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
2846 return -EIO;
2847
2848 return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
2849}
2850
2851static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
2852{
2853 struct intel_sdvo *sdvo = adapter->algo_data;
2854 return sdvo->i2c->algo->functionality(sdvo->i2c);
2855}
2856
2857static const struct i2c_algorithm intel_sdvo_ddc_proxy = {
2858 .master_xfer = intel_sdvo_ddc_proxy_xfer,
2859 .functionality = intel_sdvo_ddc_proxy_func
2860};
2861
2862static bool
2863intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo,
2864 struct drm_device *dev)
2865{
2866 sdvo->ddc.owner = THIS_MODULE;
2867 sdvo->ddc.class = I2C_CLASS_DDC;
2868 snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
2869 sdvo->ddc.dev.parent = &dev->pdev->dev;
2870 sdvo->ddc.algo_data = sdvo;
2871 sdvo->ddc.algo = &intel_sdvo_ddc_proxy;
2872
2873 return i2c_add_adapter(&sdvo->ddc) == 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002874}
2875
Daniel Vettereef4eac2012-03-23 23:43:35 +01002876bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob)
Jesse Barnes79e53942008-11-07 14:24:08 -08002877{
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002878 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt21d40d32010-03-25 11:11:14 -07002879 struct intel_encoder *intel_encoder;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002880 struct intel_sdvo *intel_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -08002881 int i;
Daniel Vetterb14c5672013-09-19 12:18:32 +02002882 intel_sdvo = kzalloc(sizeof(*intel_sdvo), GFP_KERNEL);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002883 if (!intel_sdvo)
Eric Anholt7d573822009-01-02 13:33:00 -08002884 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002885
Chris Wilson56184e32011-05-17 14:03:50 +01002886 intel_sdvo->sdvo_reg = sdvo_reg;
Daniel Vettereef4eac2012-03-23 23:43:35 +01002887 intel_sdvo->is_sdvob = is_sdvob;
2888 intel_sdvo->slave_addr = intel_sdvo_get_slave_addr(dev, intel_sdvo) >> 1;
Chris Wilson56184e32011-05-17 14:03:50 +01002889 intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo, sdvo_reg);
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002890 if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev))
2891 goto err_i2c_bus;
Chris Wilsone957d772010-09-24 12:52:03 +01002892
Chris Wilson56184e32011-05-17 14:03:50 +01002893 /* encoder type will be decided later */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002894 intel_encoder = &intel_sdvo->base;
Eric Anholt21d40d32010-03-25 11:11:14 -07002895 intel_encoder->type = INTEL_OUTPUT_SDVO;
Chris Wilson373a3cf2010-09-15 12:03:59 +01002896 drm_encoder_init(dev, &intel_encoder->base, &intel_sdvo_enc_funcs, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08002897
Jesse Barnes79e53942008-11-07 14:24:08 -08002898 /* Read the regs to test if we can talk to the device */
2899 for (i = 0; i < 0x40; i++) {
Chris Wilsonf899fc62010-07-20 15:44:45 -07002900 u8 byte;
2901
2902 if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01002903 DRM_DEBUG_KMS("No SDVO device found on %s\n",
2904 SDVO_NAME(intel_sdvo));
Chris Wilsonf899fc62010-07-20 15:44:45 -07002905 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002906 }
2907 }
2908
Daniel Vetter6cc5f342013-03-27 00:44:53 +01002909 intel_encoder->compute_config = intel_sdvo_compute_config;
Daniel Vetterce22c322012-07-01 15:31:04 +02002910 intel_encoder->disable = intel_disable_sdvo;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01002911 intel_encoder->mode_set = intel_sdvo_mode_set;
Daniel Vetterce22c322012-07-01 15:31:04 +02002912 intel_encoder->enable = intel_enable_sdvo;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02002913 intel_encoder->get_hw_state = intel_sdvo_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002914 intel_encoder->get_config = intel_sdvo_get_config;
Daniel Vetterce22c322012-07-01 15:31:04 +02002915
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002916 /* In default case sdvo lvds is false */
Chris Wilson32aad862010-08-04 13:50:25 +01002917 if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002918 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002919
Chris Wilsonea5b2132010-08-04 13:50:23 +01002920 if (intel_sdvo_output_setup(intel_sdvo,
2921 intel_sdvo->caps.output_flags) != true) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01002922 DRM_DEBUG_KMS("SDVO output failed to setup on %s\n",
2923 SDVO_NAME(intel_sdvo));
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002924 /* Output_setup can leave behind connectors! */
2925 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08002926 }
2927
Chris Wilson7ba220c2013-06-09 16:02:04 +01002928 /* Only enable the hotplug irq if we need it, to work around noisy
2929 * hotplug lines.
2930 */
2931 if (intel_sdvo->hotplug_active) {
2932 intel_encoder->hpd_pin =
2933 intel_sdvo->is_sdvob ? HPD_SDVO_B : HPD_SDVO_C;
2934 }
2935
Daniel Vettere506d6f2012-11-13 17:24:43 +01002936 /*
2937 * Cloning SDVO with anything is often impossible, since the SDVO
2938 * encoder can request a special input timing mode. And even if that's
2939 * not the case we have evidence that cloning a plain unscaled mode with
2940 * VGA doesn't really work. Furthermore the cloning flags are way too
2941 * simplistic anyway to express such constraints, so just give up on
2942 * cloning for SDVO encoders.
2943 */
2944 intel_sdvo->base.cloneable = false;
2945
Chris Wilsonea5b2132010-08-04 13:50:23 +01002946 intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo, sdvo_reg);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002947
Jesse Barnes79e53942008-11-07 14:24:08 -08002948 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01002949 if (!intel_sdvo_set_target_input(intel_sdvo))
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002950 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08002951
Chris Wilson32aad862010-08-04 13:50:25 +01002952 if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
2953 &intel_sdvo->pixel_clock_min,
2954 &intel_sdvo->pixel_clock_max))
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002955 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08002956
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08002957 DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
yakui_zhao342dc382009-06-02 14:12:00 +08002958 "clock range %dMHz - %dMHz, "
2959 "input 1: %c, input 2: %c, "
2960 "output 1: %c, output 2: %c\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002961 SDVO_NAME(intel_sdvo),
2962 intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
2963 intel_sdvo->caps.device_rev_id,
2964 intel_sdvo->pixel_clock_min / 1000,
2965 intel_sdvo->pixel_clock_max / 1000,
2966 (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
2967 (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
yakui_zhao342dc382009-06-02 14:12:00 +08002968 /* check currently supported outputs */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002969 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002970 (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
Chris Wilsonea5b2132010-08-04 13:50:23 +01002971 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002972 (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
Eric Anholt7d573822009-01-02 13:33:00 -08002973 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08002974
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002975err_output:
2976 intel_sdvo_output_cleanup(intel_sdvo);
2977
Chris Wilsonf899fc62010-07-20 15:44:45 -07002978err:
Chris Wilson373a3cf2010-09-15 12:03:59 +01002979 drm_encoder_cleanup(&intel_encoder->base);
Chris Wilsone957d772010-09-24 12:52:03 +01002980 i2c_del_adapter(&intel_sdvo->ddc);
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002981err_i2c_bus:
2982 intel_sdvo_unselect_i2c_bus(intel_sdvo);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002983 kfree(intel_sdvo);
Jesse Barnes79e53942008-11-07 14:24:08 -08002984
Eric Anholt7d573822009-01-02 13:33:00 -08002985 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002986}