blob: 590da06e6a8207cdcb6e2e153bbe368e7fb2a2dc [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053043#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020044
45#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053046#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020047
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020048#define DSI_CATCH_MISSING_TE
49
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020050struct dsi_reg { u16 idx; };
51
52#define DSI_REG(idx) ((const struct dsi_reg) { idx })
53
54#define DSI_SZ_REGS SZ_1K
55/* DSI Protocol Engine */
56
57#define DSI_REVISION DSI_REG(0x0000)
58#define DSI_SYSCONFIG DSI_REG(0x0010)
59#define DSI_SYSSTATUS DSI_REG(0x0014)
60#define DSI_IRQSTATUS DSI_REG(0x0018)
61#define DSI_IRQENABLE DSI_REG(0x001C)
62#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053063#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020064#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
65#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
66#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
67#define DSI_CLK_CTRL DSI_REG(0x0054)
68#define DSI_TIMING1 DSI_REG(0x0058)
69#define DSI_TIMING2 DSI_REG(0x005C)
70#define DSI_VM_TIMING1 DSI_REG(0x0060)
71#define DSI_VM_TIMING2 DSI_REG(0x0064)
72#define DSI_VM_TIMING3 DSI_REG(0x0068)
73#define DSI_CLK_TIMING DSI_REG(0x006C)
74#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
75#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
76#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
77#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
78#define DSI_VM_TIMING4 DSI_REG(0x0080)
79#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
80#define DSI_VM_TIMING5 DSI_REG(0x0088)
81#define DSI_VM_TIMING6 DSI_REG(0x008C)
82#define DSI_VM_TIMING7 DSI_REG(0x0090)
83#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
84#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
85#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
86#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
87#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
88#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
89#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
90#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
91
92/* DSIPHY_SCP */
93
94#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
95#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
96#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
97#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +030098#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020099
100/* DSI_PLL_CTRL_SCP */
101
102#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
103#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
104#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
105#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
106#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
107
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530108#define REG_GET(dsidev, idx, start, end) \
109 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200110
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530111#define REG_FLD_MOD(dsidev, idx, val, start, end) \
112 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200113
114/* Global interrupts */
115#define DSI_IRQ_VC0 (1 << 0)
116#define DSI_IRQ_VC1 (1 << 1)
117#define DSI_IRQ_VC2 (1 << 2)
118#define DSI_IRQ_VC3 (1 << 3)
119#define DSI_IRQ_WAKEUP (1 << 4)
120#define DSI_IRQ_RESYNC (1 << 5)
121#define DSI_IRQ_PLL_LOCK (1 << 7)
122#define DSI_IRQ_PLL_UNLOCK (1 << 8)
123#define DSI_IRQ_PLL_RECALL (1 << 9)
124#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
125#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
126#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
127#define DSI_IRQ_TE_TRIGGER (1 << 16)
128#define DSI_IRQ_ACK_TRIGGER (1 << 17)
129#define DSI_IRQ_SYNC_LOST (1 << 18)
130#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
131#define DSI_IRQ_TA_TIMEOUT (1 << 20)
132#define DSI_IRQ_ERROR_MASK \
133 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530134 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200135#define DSI_IRQ_CHANNEL_MASK 0xf
136
137/* Virtual channel interrupts */
138#define DSI_VC_IRQ_CS (1 << 0)
139#define DSI_VC_IRQ_ECC_CORR (1 << 1)
140#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
141#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
142#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
143#define DSI_VC_IRQ_BTA (1 << 5)
144#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
145#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
146#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
147#define DSI_VC_IRQ_ERROR_MASK \
148 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
149 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
150 DSI_VC_IRQ_FIFO_TX_UDF)
151
152/* ComplexIO interrupts */
153#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
154#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
155#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200156#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
157#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200158#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
159#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
160#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200161#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
162#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200163#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
164#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
165#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200166#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
167#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200168#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
169#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
170#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200171#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
172#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200173#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
174#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
175#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200179#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
180#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
181#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
182#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200183#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
184#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300185#define DSI_CIO_IRQ_ERROR_MASK \
186 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200187 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
188 DSI_CIO_IRQ_ERRSYNCESC5 | \
189 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
190 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
191 DSI_CIO_IRQ_ERRESC5 | \
192 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
193 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
194 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300195 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
196 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200197 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
198 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
199 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200200
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200201typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
202
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200203static int dsi_display_init_dispc(struct platform_device *dsidev,
204 struct omap_overlay_manager *mgr);
205static void dsi_display_uninit_dispc(struct platform_device *dsidev,
206 struct omap_overlay_manager *mgr);
207
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200208#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300209#define DSI_MAX_NR_LANES 5
210
211enum dsi_lane_function {
212 DSI_LANE_UNUSED = 0,
213 DSI_LANE_CLK,
214 DSI_LANE_DATA1,
215 DSI_LANE_DATA2,
216 DSI_LANE_DATA3,
217 DSI_LANE_DATA4,
218};
219
220struct dsi_lane_config {
221 enum dsi_lane_function function;
222 u8 polarity;
223};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200224
225struct dsi_isr_data {
226 omap_dsi_isr_t isr;
227 void *arg;
228 u32 mask;
229};
230
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200231enum fifo_size {
232 DSI_FIFO_SIZE_0 = 0,
233 DSI_FIFO_SIZE_32 = 1,
234 DSI_FIFO_SIZE_64 = 2,
235 DSI_FIFO_SIZE_96 = 3,
236 DSI_FIFO_SIZE_128 = 4,
237};
238
Archit Tanejad6049142011-08-22 11:58:08 +0530239enum dsi_vc_source {
240 DSI_VC_SOURCE_L4 = 0,
241 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200242};
243
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200244struct dsi_irq_stats {
245 unsigned long last_reset;
246 unsigned irq_count;
247 unsigned dsi_irqs[32];
248 unsigned vc_irqs[4][32];
249 unsigned cio_irqs[32];
250};
251
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200252struct dsi_isr_tables {
253 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
254 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
255 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
256};
257
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530258struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000259 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200260 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300261
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200262 int module_id;
263
archit tanejaaffe3602011-02-23 08:41:03 +0000264 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200265
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300266 struct clk *dss_clk;
267 struct clk *sys_clk;
268
Tomi Valkeinena0d269e2012-11-27 17:05:54 +0200269 struct dispc_clock_info user_dispc_cinfo;
270 struct dsi_clock_info user_dsi_cinfo;
271
272 enum omap_dss_clk_source user_dispc_fclk_src;
273 enum omap_dss_clk_source user_lcd_clk_src;
274 enum omap_dss_clk_source user_dsi_fclk_src;
275
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200276 struct dsi_clock_info current_cinfo;
277
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300278 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200279 struct regulator *vdds_dsi_reg;
280
281 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530282 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200283 struct omap_dss_device *dssdev;
284 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530285 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200286 } vc[4];
287
288 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200289 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200290
291 unsigned pll_locked;
292
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200293 spinlock_t irq_lock;
294 struct dsi_isr_tables isr_tables;
295 /* space for a copy used by the interrupt handler */
296 struct dsi_isr_tables isr_tables_copy;
297
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200298 int update_channel;
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200299#ifdef DEBUG
300 unsigned update_bytes;
301#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200302
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200303 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300304 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200305
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200306 void (*framedone_callback)(int, void *);
307 void *framedone_data;
308
309 struct delayed_work framedone_timeout_work;
310
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200311#ifdef DSI_CATCH_MISSING_TE
312 struct timer_list te_timer;
313#endif
314
315 unsigned long cache_req_pck;
316 unsigned long cache_clk_freq;
317 struct dsi_clock_info cache_cinfo;
318
319 u32 errors;
320 spinlock_t errors_lock;
321#ifdef DEBUG
322 ktime_t perf_setup_time;
323 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200324#endif
325 int debug_read;
326 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200327
328#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
329 spinlock_t irq_stats_lock;
330 struct dsi_irq_stats irq_stats;
331#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500332 /* DSI PLL Parameter Ranges */
333 unsigned long regm_max, regn_max;
334 unsigned long regm_dispc_max, regm_dsi_max;
335 unsigned long fint_min, fint_max;
336 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300337
Tomi Valkeinend9820852011-10-12 15:05:59 +0300338 unsigned num_lanes_supported;
Tomi Valkeinen99322572013-03-05 10:37:02 +0200339 unsigned line_buffer_size;
Archit Taneja75d72472011-05-16 15:17:08 +0530340
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300341 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
342 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300343
344 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530345
346 struct dss_lcd_mgr_config mgr_config;
Archit Tanejae67458a2012-08-13 14:17:30 +0530347 struct omap_video_timings timings;
Archit Taneja02c39602012-08-10 15:01:33 +0530348 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530349 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530350 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Taneja81b87f52012-09-26 16:30:49 +0530351
352 struct omap_dss_output output;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530353};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200354
Archit Taneja2e868db2011-05-12 17:26:28 +0530355struct dsi_packet_sent_handler_data {
356 struct platform_device *dsidev;
357 struct completion *completion;
358};
359
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200360#ifdef DEBUG
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030361static bool dsi_perf;
362module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200363#endif
364
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530365static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
366{
367 return dev_get_drvdata(&dsidev->dev);
368}
369
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530370static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
371{
Archit Taneja400e65d2012-07-04 13:48:34 +0530372 return dssdev->output->pdev;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530373}
374
375struct platform_device *dsi_get_dsidev_from_id(int module)
376{
Archit Taneja400e65d2012-07-04 13:48:34 +0530377 struct omap_dss_output *out;
378 enum omap_dss_output_id id;
379
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300380 switch (module) {
381 case 0:
382 id = OMAP_DSS_OUTPUT_DSI1;
383 break;
384 case 1:
385 id = OMAP_DSS_OUTPUT_DSI2;
386 break;
387 default:
388 return NULL;
389 }
Archit Taneja400e65d2012-07-04 13:48:34 +0530390
391 out = omap_dss_get_output(id);
392
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300393 return out ? out->pdev : NULL;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530394}
395
396static inline void dsi_write_reg(struct platform_device *dsidev,
397 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200398{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530399 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
400
401 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200402}
403
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530404static inline u32 dsi_read_reg(struct platform_device *dsidev,
405 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200406{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530407 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
408
409 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200410}
411
Archit Taneja1ffefe72011-05-12 17:26:24 +0530412void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200413{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530414 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
415 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
416
417 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200418}
419EXPORT_SYMBOL(dsi_bus_lock);
420
Archit Taneja1ffefe72011-05-12 17:26:24 +0530421void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200422{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530423 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
424 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
425
426 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200427}
428EXPORT_SYMBOL(dsi_bus_unlock);
429
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530430static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200431{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530432 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
433
434 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200435}
436
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200437static void dsi_completion_handler(void *data, u32 mask)
438{
439 complete((struct completion *)data);
440}
441
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530442static inline int wait_for_bit_change(struct platform_device *dsidev,
443 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200444{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300445 unsigned long timeout;
446 ktime_t wait;
447 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200448
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300449 /* first busyloop to see if the bit changes right away */
450 t = 100;
451 while (t-- > 0) {
452 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
453 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200454 }
455
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300456 /* then loop for 500ms, sleeping for 1ms in between */
457 timeout = jiffies + msecs_to_jiffies(500);
458 while (time_before(jiffies, timeout)) {
459 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
460 return value;
461
462 wait = ns_to_ktime(1000 * 1000);
463 set_current_state(TASK_UNINTERRUPTIBLE);
464 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
465 }
466
467 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200468}
469
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530470u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
471{
472 switch (fmt) {
473 case OMAP_DSS_DSI_FMT_RGB888:
474 case OMAP_DSS_DSI_FMT_RGB666:
475 return 24;
476 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
477 return 18;
478 case OMAP_DSS_DSI_FMT_RGB565:
479 return 16;
480 default:
481 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300482 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530483 }
484}
485
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200486#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530487static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200488{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530489 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
490 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200491}
492
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530493static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200494{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530495 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
496 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200497}
498
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530499static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200500{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530501 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200502 ktime_t t, setup_time, trans_time;
503 u32 total_bytes;
504 u32 setup_us, trans_us, total_us;
505
506 if (!dsi_perf)
507 return;
508
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200509 t = ktime_get();
510
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530511 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200512 setup_us = (u32)ktime_to_us(setup_time);
513 if (setup_us == 0)
514 setup_us = 1;
515
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530516 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200517 trans_us = (u32)ktime_to_us(trans_time);
518 if (trans_us == 0)
519 trans_us = 1;
520
521 total_us = setup_us + trans_us;
522
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200523 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200524
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200525 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
526 "%u bytes, %u kbytes/sec\n",
527 name,
528 setup_us,
529 trans_us,
530 total_us,
531 1000*1000 / total_us,
532 total_bytes,
533 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200534}
535#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300536static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
537{
538}
539
540static inline void dsi_perf_mark_start(struct platform_device *dsidev)
541{
542}
543
544static inline void dsi_perf_show(struct platform_device *dsidev,
545 const char *name)
546{
547}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200548#endif
549
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530550static int verbose_irq;
551
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200552static void print_irq_status(u32 status)
553{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200554 if (status == 0)
555 return;
556
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530557 if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200558 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200559
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530560#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""
561
562 pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
563 status,
564 verbose_irq ? PIS(VC0) : "",
565 verbose_irq ? PIS(VC1) : "",
566 verbose_irq ? PIS(VC2) : "",
567 verbose_irq ? PIS(VC3) : "",
568 PIS(WAKEUP),
569 PIS(RESYNC),
570 PIS(PLL_LOCK),
571 PIS(PLL_UNLOCK),
572 PIS(PLL_RECALL),
573 PIS(COMPLEXIO_ERR),
574 PIS(HS_TX_TIMEOUT),
575 PIS(LP_RX_TIMEOUT),
576 PIS(TE_TRIGGER),
577 PIS(ACK_TRIGGER),
578 PIS(SYNC_LOST),
579 PIS(LDO_POWER_GOOD),
580 PIS(TA_TIMEOUT));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200581#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200582}
583
584static void print_irq_status_vc(int channel, u32 status)
585{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200586 if (status == 0)
587 return;
588
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530589 if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200590 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200591
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530592#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""
593
594 pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
595 channel,
596 status,
597 PIS(CS),
598 PIS(ECC_CORR),
599 PIS(ECC_NO_CORR),
600 verbose_irq ? PIS(PACKET_SENT) : "",
601 PIS(BTA),
602 PIS(FIFO_TX_OVF),
603 PIS(FIFO_RX_OVF),
604 PIS(FIFO_TX_UDF),
605 PIS(PP_BUSY_CHANGE));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200606#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200607}
608
609static void print_irq_status_cio(u32 status)
610{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200611 if (status == 0)
612 return;
613
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530614#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200615
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530616 pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
617 status,
618 PIS(ERRSYNCESC1),
619 PIS(ERRSYNCESC2),
620 PIS(ERRSYNCESC3),
621 PIS(ERRESC1),
622 PIS(ERRESC2),
623 PIS(ERRESC3),
624 PIS(ERRCONTROL1),
625 PIS(ERRCONTROL2),
626 PIS(ERRCONTROL3),
627 PIS(STATEULPS1),
628 PIS(STATEULPS2),
629 PIS(STATEULPS3),
630 PIS(ERRCONTENTIONLP0_1),
631 PIS(ERRCONTENTIONLP1_1),
632 PIS(ERRCONTENTIONLP0_2),
633 PIS(ERRCONTENTIONLP1_2),
634 PIS(ERRCONTENTIONLP0_3),
635 PIS(ERRCONTENTIONLP1_3),
636 PIS(ULPSACTIVENOT_ALL0),
637 PIS(ULPSACTIVENOT_ALL1));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200638#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200639}
640
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200641#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530642static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
643 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200644{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530645 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200646 int i;
647
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530648 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200649
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530650 dsi->irq_stats.irq_count++;
651 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200652
653 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530654 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200655
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530656 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200657
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530658 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200659}
660#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530661#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200662#endif
663
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200664static int debug_irq;
665
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530666static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
667 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200668{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530669 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200670 int i;
671
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200672 if (irqstatus & DSI_IRQ_ERROR_MASK) {
673 DSSERR("DSI error, irqstatus %x\n", irqstatus);
674 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530675 spin_lock(&dsi->errors_lock);
676 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
677 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200678 } else if (debug_irq) {
679 print_irq_status(irqstatus);
680 }
681
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200682 for (i = 0; i < 4; ++i) {
683 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
684 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
685 i, vcstatus[i]);
686 print_irq_status_vc(i, vcstatus[i]);
687 } else if (debug_irq) {
688 print_irq_status_vc(i, vcstatus[i]);
689 }
690 }
691
692 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
693 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
694 print_irq_status_cio(ciostatus);
695 } else if (debug_irq) {
696 print_irq_status_cio(ciostatus);
697 }
698}
699
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200700static void dsi_call_isrs(struct dsi_isr_data *isr_array,
701 unsigned isr_array_size, u32 irqstatus)
702{
703 struct dsi_isr_data *isr_data;
704 int i;
705
706 for (i = 0; i < isr_array_size; i++) {
707 isr_data = &isr_array[i];
708 if (isr_data->isr && isr_data->mask & irqstatus)
709 isr_data->isr(isr_data->arg, irqstatus);
710 }
711}
712
713static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
714 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
715{
716 int i;
717
718 dsi_call_isrs(isr_tables->isr_table,
719 ARRAY_SIZE(isr_tables->isr_table),
720 irqstatus);
721
722 for (i = 0; i < 4; ++i) {
723 if (vcstatus[i] == 0)
724 continue;
725 dsi_call_isrs(isr_tables->isr_table_vc[i],
726 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
727 vcstatus[i]);
728 }
729
730 if (ciostatus != 0)
731 dsi_call_isrs(isr_tables->isr_table_cio,
732 ARRAY_SIZE(isr_tables->isr_table_cio),
733 ciostatus);
734}
735
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200736static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
737{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530738 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530739 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200740 u32 irqstatus, vcstatus[4], ciostatus;
741 int i;
742
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530743 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530744 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530745
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530746 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200747
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530748 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200749
750 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200751 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530752 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200753 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200754 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200755
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530756 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200757 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530758 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200759
760 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200761 if ((irqstatus & (1 << i)) == 0) {
762 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200763 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300764 }
765
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530766 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200767
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530768 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200769 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530770 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200771 }
772
773 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530774 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200775
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530776 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200777 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530778 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200779 } else {
780 ciostatus = 0;
781 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200782
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200783#ifdef DSI_CATCH_MISSING_TE
784 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530785 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200786#endif
787
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200788 /* make a copy and unlock, so that isrs can unregister
789 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530790 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
791 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200792
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530793 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200794
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530795 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200796
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530797 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200798
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530799 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200800
archit tanejaaffe3602011-02-23 08:41:03 +0000801 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200802}
803
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530804/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530805static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
806 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200807 unsigned isr_array_size, u32 default_mask,
808 const struct dsi_reg enable_reg,
809 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200810{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200811 struct dsi_isr_data *isr_data;
812 u32 mask;
813 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200814 int i;
815
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200816 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200817
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200818 for (i = 0; i < isr_array_size; i++) {
819 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200820
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200821 if (isr_data->isr == NULL)
822 continue;
823
824 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200825 }
826
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530827 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200828 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530829 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
830 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200831
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200832 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530833 dsi_read_reg(dsidev, enable_reg);
834 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200835}
836
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530837/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530838static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200839{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530840 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200841 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200842#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200843 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200844#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530845 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
846 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200847 DSI_IRQENABLE, DSI_IRQSTATUS);
848}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200849
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530850/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530851static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200852{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530853 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
854
855 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
856 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200857 DSI_VC_IRQ_ERROR_MASK,
858 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
859}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200860
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530861/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530862static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200863{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530864 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
865
866 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
867 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200868 DSI_CIO_IRQ_ERROR_MASK,
869 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
870}
871
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530872static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200873{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530874 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200875 unsigned long flags;
876 int vc;
877
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530878 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200879
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530880 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200881
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530882 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200883 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530884 _omap_dsi_set_irqs_vc(dsidev, vc);
885 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200886
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530887 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200888}
889
890static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
891 struct dsi_isr_data *isr_array, unsigned isr_array_size)
892{
893 struct dsi_isr_data *isr_data;
894 int free_idx;
895 int i;
896
897 BUG_ON(isr == NULL);
898
899 /* check for duplicate entry and find a free slot */
900 free_idx = -1;
901 for (i = 0; i < isr_array_size; i++) {
902 isr_data = &isr_array[i];
903
904 if (isr_data->isr == isr && isr_data->arg == arg &&
905 isr_data->mask == mask) {
906 return -EINVAL;
907 }
908
909 if (isr_data->isr == NULL && free_idx == -1)
910 free_idx = i;
911 }
912
913 if (free_idx == -1)
914 return -EBUSY;
915
916 isr_data = &isr_array[free_idx];
917 isr_data->isr = isr;
918 isr_data->arg = arg;
919 isr_data->mask = mask;
920
921 return 0;
922}
923
924static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
925 struct dsi_isr_data *isr_array, unsigned isr_array_size)
926{
927 struct dsi_isr_data *isr_data;
928 int i;
929
930 for (i = 0; i < isr_array_size; i++) {
931 isr_data = &isr_array[i];
932 if (isr_data->isr != isr || isr_data->arg != arg ||
933 isr_data->mask != mask)
934 continue;
935
936 isr_data->isr = NULL;
937 isr_data->arg = NULL;
938 isr_data->mask = 0;
939
940 return 0;
941 }
942
943 return -EINVAL;
944}
945
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530946static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
947 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200948{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530949 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200950 unsigned long flags;
951 int r;
952
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530953 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200954
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530955 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
956 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200957
958 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530959 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200960
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530961 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200962
963 return r;
964}
965
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530966static int dsi_unregister_isr(struct platform_device *dsidev,
967 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200968{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530969 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200970 unsigned long flags;
971 int r;
972
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530973 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200974
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530975 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
976 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200977
978 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530979 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200980
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530981 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200982
983 return r;
984}
985
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530986static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
987 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200988{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530989 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200990 unsigned long flags;
991 int r;
992
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530993 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200994
995 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530996 dsi->isr_tables.isr_table_vc[channel],
997 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200998
999 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301000 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001001
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301002 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001003
1004 return r;
1005}
1006
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301007static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
1008 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001009{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301010 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001011 unsigned long flags;
1012 int r;
1013
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301014 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001015
1016 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301017 dsi->isr_tables.isr_table_vc[channel],
1018 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001019
1020 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301021 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001022
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301023 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001024
1025 return r;
1026}
1027
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301028static int dsi_register_isr_cio(struct platform_device *dsidev,
1029 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001030{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301031 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001032 unsigned long flags;
1033 int r;
1034
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301035 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001036
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301037 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1038 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001039
1040 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301041 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001042
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301043 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001044
1045 return r;
1046}
1047
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301048static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1049 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001050{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301051 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001052 unsigned long flags;
1053 int r;
1054
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301055 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001056
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301057 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1058 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001059
1060 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301061 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001062
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301063 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001064
1065 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001066}
1067
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301068static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001069{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301070 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001071 unsigned long flags;
1072 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301073 spin_lock_irqsave(&dsi->errors_lock, flags);
1074 e = dsi->errors;
1075 dsi->errors = 0;
1076 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001077 return e;
1078}
1079
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001080int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001081{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001082 int r;
1083 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1084
1085 DSSDBG("dsi_runtime_get\n");
1086
1087 r = pm_runtime_get_sync(&dsi->pdev->dev);
1088 WARN_ON(r < 0);
1089 return r < 0 ? r : 0;
1090}
1091
1092void dsi_runtime_put(struct platform_device *dsidev)
1093{
1094 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1095 int r;
1096
1097 DSSDBG("dsi_runtime_put\n");
1098
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001099 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001100 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001101}
1102
1103/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301104static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1105 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001106{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301107 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1108
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001109 if (enable)
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301110 clk_prepare_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001111 else
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301112 clk_disable_unprepare(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001113
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301114 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301115 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001116 DSSERR("cannot lock PLL when enabling clocks\n");
1117 }
1118}
1119
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301120static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001121{
1122 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001123 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001124
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001125 /* A dummy read using the SCP interface to any DSIPHY register is
1126 * required after DSIPHY reset to complete the reset of the DSI complex
1127 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301128 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001129
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001130 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1131 b0 = 28;
1132 b1 = 27;
1133 b2 = 26;
1134 } else {
1135 b0 = 24;
1136 b1 = 25;
1137 b2 = 26;
1138 }
1139
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05301140#define DSI_FLD_GET(fld, start, end)\
1141 FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)
1142
1143 pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
1144 DSI_FLD_GET(PLL_STATUS, 0, 0),
1145 DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
1146 DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
1147 DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
1148 DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
1149 DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
1150 DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
1151 DSI_FLD_GET(DSIPHY_CFG5, 31, 31));
1152
1153#undef DSI_FLD_GET
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001154}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001155
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301156static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001157{
1158 DSSDBG("dsi_if_enable(%d)\n", enable);
1159
1160 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301161 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001162
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301163 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001164 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1165 return -EIO;
1166 }
1167
1168 return 0;
1169}
1170
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301171unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001172{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301173 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1174
1175 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001176}
1177
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301178static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001179{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301180 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1181
1182 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001183}
1184
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301185static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001186{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301187 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1188
1189 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001190}
1191
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301192static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001193{
1194 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001195 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001196
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001197 if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301198 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001199 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001200 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301201 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301202 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001203 }
1204
1205 return r;
1206}
1207
Tomi Valkeinen57612172012-11-27 17:32:36 +02001208static int dsi_set_lp_clk_divisor(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001209{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301210 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001211 unsigned long dsi_fclk;
1212 unsigned lp_clk_div;
1213 unsigned long lp_clk;
1214
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02001215 lp_clk_div = dsi->user_dsi_cinfo.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001216
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301217 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001218 return -EINVAL;
1219
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301220 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001221
1222 lp_clk = dsi_fclk / 2 / lp_clk_div;
1223
1224 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301225 dsi->current_cinfo.lp_clk = lp_clk;
1226 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001227
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301228 /* LP_CLK_DIVISOR */
1229 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001230
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301231 /* LP_RX_SYNCHRO_ENABLE */
1232 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001233
1234 return 0;
1235}
1236
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301237static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001238{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301239 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1240
1241 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301242 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001243}
1244
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301245static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001246{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301247 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1248
1249 WARN_ON(dsi->scp_clk_refcount == 0);
1250 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301251 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001252}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001253
1254enum dsi_pll_power_state {
1255 DSI_PLL_POWER_OFF = 0x0,
1256 DSI_PLL_POWER_ON_HSCLK = 0x1,
1257 DSI_PLL_POWER_ON_ALL = 0x2,
1258 DSI_PLL_POWER_ON_DIV = 0x3,
1259};
1260
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301261static int dsi_pll_power(struct platform_device *dsidev,
1262 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001263{
1264 int t = 0;
1265
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001266 /* DSI-PLL power command 0x3 is not working */
1267 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1268 state == DSI_PLL_POWER_ON_DIV)
1269 state = DSI_PLL_POWER_ON_ALL;
1270
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301271 /* PLL_PWR_CMD */
1272 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001273
1274 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301275 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001276 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001277 DSSERR("Failed to set DSI PLL power mode to %d\n",
1278 state);
1279 return -ENODEV;
1280 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001281 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001282 }
1283
1284 return 0;
1285}
1286
1287/* calculate clock rates using dividers in cinfo */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001288static int dsi_calc_clock_rates(struct platform_device *dsidev,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001289 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001290{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301291 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1292
1293 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001294 return -EINVAL;
1295
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301296 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001297 return -EINVAL;
1298
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301299 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001300 return -EINVAL;
1301
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301302 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001303 return -EINVAL;
1304
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001305 cinfo->clkin = clk_get_rate(dsi->sys_clk);
1306 cinfo->fint = cinfo->clkin / cinfo->regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001307
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301308 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001309 return -EINVAL;
1310
1311 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1312
1313 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1314 return -EINVAL;
1315
Archit Taneja1bb47832011-02-24 14:17:30 +05301316 if (cinfo->regm_dispc > 0)
1317 cinfo->dsi_pll_hsdiv_dispc_clk =
1318 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001319 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301320 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001321
Archit Taneja1bb47832011-02-24 14:17:30 +05301322 if (cinfo->regm_dsi > 0)
1323 cinfo->dsi_pll_hsdiv_dsi_clk =
1324 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001325 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301326 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001327
1328 return 0;
1329}
1330
Archit Taneja6d523e72012-06-21 09:33:55 +05301331int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301332 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001333 struct dispc_clock_info *dispc_cinfo)
1334{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301335 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001336 struct dsi_clock_info cur, best;
1337 struct dispc_clock_info best_dispc;
1338 int min_fck_per_pck;
1339 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301340 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001341
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001342 dss_sys_clk = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001343
Taneja, Archit31ef8232011-03-14 23:28:22 -05001344 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301345
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301346 if (req_pck == dsi->cache_req_pck &&
1347 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001348 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301349 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja6d523e72012-06-21 09:33:55 +05301350 dispc_find_clk_divs(req_pck, dsi_cinfo->dsi_pll_hsdiv_dispc_clk,
1351 dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001352 return 0;
1353 }
1354
1355 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1356
1357 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301358 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001359 DSSERR("Requested pixel clock not possible with the current "
1360 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1361 "the constraint off.\n");
1362 min_fck_per_pck = 0;
1363 }
1364
1365 DSSDBG("dsi_pll_calc\n");
1366
1367retry:
1368 memset(&best, 0, sizeof(best));
1369 memset(&best_dispc, 0, sizeof(best_dispc));
1370
1371 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301372 cur.clkin = dss_sys_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001373
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001374 /* 0.75MHz < Fint = clkin / regn < 2.1MHz */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001375 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301376 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001377 cur.fint = cur.clkin / cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001378
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301379 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001380 continue;
1381
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001382 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301383 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001384 unsigned long a, b;
1385
1386 a = 2 * cur.regm * (cur.clkin/1000);
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001387 b = cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001388 cur.clkin4ddr = a / b * 1000;
1389
1390 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1391 break;
1392
Archit Taneja1bb47832011-02-24 14:17:30 +05301393 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1394 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301395 for (cur.regm_dispc = 1; cur.regm_dispc <
1396 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001397 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301398 cur.dsi_pll_hsdiv_dispc_clk =
1399 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001400
Tomi Valkeinenb7f1fe52012-10-12 15:21:44 +03001401 if (cur.regm_dispc > 1 &&
1402 cur.regm_dispc % 2 != 0 &&
1403 req_pck >= 1000000)
1404 continue;
1405
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001406 /* this will narrow down the search a bit,
1407 * but still give pixclocks below what was
1408 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301409 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001410 break;
1411
Archit Taneja1bb47832011-02-24 14:17:30 +05301412 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001413 continue;
1414
1415 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301416 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001417 req_pck * min_fck_per_pck)
1418 continue;
1419
1420 match = 1;
1421
Archit Taneja6d523e72012-06-21 09:33:55 +05301422 dispc_find_clk_divs(req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301423 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001424 &cur_dispc);
1425
1426 if (abs(cur_dispc.pck - req_pck) <
1427 abs(best_dispc.pck - req_pck)) {
1428 best = cur;
1429 best_dispc = cur_dispc;
1430
1431 if (cur_dispc.pck == req_pck)
1432 goto found;
1433 }
1434 }
1435 }
1436 }
1437found:
1438 if (!match) {
1439 if (min_fck_per_pck) {
1440 DSSERR("Could not find suitable clock settings.\n"
1441 "Turning FCK/PCK constraint off and"
1442 "trying again.\n");
1443 min_fck_per_pck = 0;
1444 goto retry;
1445 }
1446
1447 DSSERR("Could not find suitable clock settings.\n");
1448
1449 return -EINVAL;
1450 }
1451
Archit Taneja1bb47832011-02-24 14:17:30 +05301452 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1453 best.regm_dsi = 0;
1454 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001455
1456 if (dsi_cinfo)
1457 *dsi_cinfo = best;
1458 if (dispc_cinfo)
1459 *dispc_cinfo = best_dispc;
1460
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301461 dsi->cache_req_pck = req_pck;
1462 dsi->cache_clk_freq = 0;
1463 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001464
1465 return 0;
1466}
1467
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001468static int dsi_pll_calc_ddrfreq(struct platform_device *dsidev,
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001469 unsigned long req_clkin4ddr, struct dsi_clock_info *cinfo)
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001470{
1471 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1472 struct dsi_clock_info cur, best;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001473
1474 DSSDBG("dsi_pll_calc_ddrfreq\n");
1475
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001476 memset(&best, 0, sizeof(best));
1477 memset(&cur, 0, sizeof(cur));
1478
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001479 cur.clkin = clk_get_rate(dsi->sys_clk);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001480
1481 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
1482 cur.fint = cur.clkin / cur.regn;
1483
1484 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
1485 continue;
1486
1487 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
1488 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
1489 unsigned long a, b;
1490
1491 a = 2 * cur.regm * (cur.clkin/1000);
1492 b = cur.regn;
1493 cur.clkin4ddr = a / b * 1000;
1494
1495 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1496 break;
1497
1498 if (abs(cur.clkin4ddr - req_clkin4ddr) <
1499 abs(best.clkin4ddr - req_clkin4ddr)) {
1500 best = cur;
1501 DSSDBG("best %ld\n", best.clkin4ddr);
1502 }
1503
1504 if (cur.clkin4ddr == req_clkin4ddr)
1505 goto found;
1506 }
1507 }
1508found:
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001509 if (cinfo)
1510 *cinfo = best;
1511
1512 return 0;
1513}
1514
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001515static void dsi_pll_calc_dsi_fck(struct platform_device *dsidev,
1516 struct dsi_clock_info *cinfo)
1517{
1518 unsigned long max_dsi_fck;
1519
1520 max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);
1521
1522 cinfo->regm_dsi = DIV_ROUND_UP(cinfo->clkin4ddr, max_dsi_fck);
1523 cinfo->dsi_pll_hsdiv_dsi_clk = cinfo->clkin4ddr / cinfo->regm_dsi;
1524}
1525
1526static int dsi_pll_calc_dispc_fck(struct platform_device *dsidev,
1527 unsigned long req_pck, struct dsi_clock_info *cinfo,
1528 struct dispc_clock_info *dispc_cinfo)
1529{
1530 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1531 unsigned regm_dispc, best_regm_dispc;
1532 unsigned long dispc_clk, best_dispc_clk;
1533 int min_fck_per_pck;
1534 unsigned long max_dss_fck;
1535 struct dispc_clock_info best_dispc;
1536 bool match;
1537
1538 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
1539
1540 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1541
1542 if (min_fck_per_pck &&
1543 req_pck * min_fck_per_pck > max_dss_fck) {
1544 DSSERR("Requested pixel clock not possible with the current "
1545 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1546 "the constraint off.\n");
1547 min_fck_per_pck = 0;
1548 }
1549
1550retry:
1551 best_regm_dispc = 0;
1552 best_dispc_clk = 0;
1553 memset(&best_dispc, 0, sizeof(best_dispc));
1554 match = false;
1555
1556 for (regm_dispc = 1; regm_dispc < dsi->regm_dispc_max; ++regm_dispc) {
1557 struct dispc_clock_info cur_dispc;
1558
1559 dispc_clk = cinfo->clkin4ddr / regm_dispc;
1560
1561 /* this will narrow down the search a bit,
1562 * but still give pixclocks below what was
1563 * requested */
1564 if (dispc_clk < req_pck)
1565 break;
1566
1567 if (dispc_clk > max_dss_fck)
1568 continue;
1569
1570 if (min_fck_per_pck && dispc_clk < req_pck * min_fck_per_pck)
1571 continue;
1572
1573 match = true;
1574
1575 dispc_find_clk_divs(req_pck, dispc_clk, &cur_dispc);
1576
1577 if (abs(cur_dispc.pck - req_pck) <
1578 abs(best_dispc.pck - req_pck)) {
1579 best_regm_dispc = regm_dispc;
1580 best_dispc_clk = dispc_clk;
1581 best_dispc = cur_dispc;
1582
1583 if (cur_dispc.pck == req_pck)
1584 goto found;
1585 }
1586 }
1587
1588 if (!match) {
1589 if (min_fck_per_pck) {
1590 DSSERR("Could not find suitable clock settings.\n"
1591 "Turning FCK/PCK constraint off and"
1592 "trying again.\n");
1593 min_fck_per_pck = 0;
1594 goto retry;
1595 }
1596
1597 DSSERR("Could not find suitable clock settings.\n");
1598
1599 return -EINVAL;
1600 }
1601found:
1602 cinfo->regm_dispc = best_regm_dispc;
1603 cinfo->dsi_pll_hsdiv_dispc_clk = best_dispc_clk;
1604
1605 *dispc_cinfo = best_dispc;
1606
1607 return 0;
1608}
1609
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301610int dsi_pll_set_clock_div(struct platform_device *dsidev,
1611 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001612{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301613 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001614 int r = 0;
1615 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001616 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001617 u8 regn_start, regn_end, regm_start, regm_end;
1618 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001619
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05301620 DSSDBG("DSI PLL clock config starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001621
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001622 dsi->current_cinfo.clkin = cinfo->clkin;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301623 dsi->current_cinfo.fint = cinfo->fint;
1624 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1625 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301626 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301627 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301628 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001629
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301630 dsi->current_cinfo.regn = cinfo->regn;
1631 dsi->current_cinfo.regm = cinfo->regm;
1632 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1633 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001634
1635 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1636
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001637 DSSDBG("clkin rate %ld\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001638
1639 /* DSIPHY == CLKIN4DDR */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001640 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001641 cinfo->regm,
1642 cinfo->regn,
1643 cinfo->clkin,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001644 cinfo->clkin4ddr);
1645
1646 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1647 cinfo->clkin4ddr / 1000 / 1000 / 2);
1648
1649 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1650
Archit Taneja1bb47832011-02-24 14:17:30 +05301651 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301652 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1653 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301654 cinfo->dsi_pll_hsdiv_dispc_clk);
1655 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301656 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1657 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301658 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001659
Taneja, Archit49641112011-03-14 23:28:23 -05001660 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1661 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1662 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1663 &regm_dispc_end);
1664 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1665 &regm_dsi_end);
1666
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301667 /* DSI_PLL_AUTOMODE = manual */
1668 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001669
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301670 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001671 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001672 /* DSI_PLL_REGN */
1673 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1674 /* DSI_PLL_REGM */
1675 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1676 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301677 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001678 regm_dispc_start, regm_dispc_end);
1679 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301680 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001681 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301682 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001683
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301684 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001685
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001686 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
1687
Archit Taneja9613c022011-03-22 06:33:36 -05001688 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1689 f = cinfo->fint < 1000000 ? 0x3 :
1690 cinfo->fint < 1250000 ? 0x4 :
1691 cinfo->fint < 1500000 ? 0x5 :
1692 cinfo->fint < 1750000 ? 0x6 :
1693 0x7;
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001694
1695 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
1696 } else if (dss_has_feature(FEAT_DSI_PLL_SELFREQDCO)) {
1697 f = cinfo->clkin4ddr < 1000000000 ? 0x2 : 0x4;
1698
1699 l = FLD_MOD(l, f, 4, 1); /* PLL_SELFREQDCO */
Archit Taneja9613c022011-03-22 06:33:36 -05001700 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001701
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001702 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1703 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1704 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Tomi Valkeinen6d446102012-08-22 16:00:40 +03001705 if (dss_has_feature(FEAT_DSI_PLL_REFSEL))
1706 l = FLD_MOD(l, 3, 22, 21); /* REF_SYSCLK = sysclk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301707 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001708
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301709 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001710
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301711 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001712 DSSERR("dsi pll go bit not going down.\n");
1713 r = -EIO;
1714 goto err;
1715 }
1716
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301717 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001718 DSSERR("cannot lock PLL\n");
1719 r = -EIO;
1720 goto err;
1721 }
1722
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301723 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001724
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301725 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001726 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1727 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1728 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1729 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1730 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1731 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1732 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1733 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1734 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1735 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1736 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1737 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1738 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1739 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301740 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001741
1742 DSSDBG("PLL config done\n");
1743err:
1744 return r;
1745}
1746
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301747int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1748 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001749{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301750 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001751 int r = 0;
1752 enum dsi_pll_power_state pwstate;
1753
1754 DSSDBG("PLL init\n");
1755
Tomi Valkeinen7a987862012-10-12 16:27:28 +03001756 /*
1757 * It seems that on many OMAPs we need to enable both to have a
1758 * functional HSDivider.
1759 */
1760 enable_hsclk = enable_hsdiv = true;
1761
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301762 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001763 struct regulator *vdds_dsi;
1764
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301765 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001766
Tomi Valkeinen76eed4b2012-11-05 13:41:25 +02001767 /* DT HACK: try VCXIO to make omapdss work for o4 sdp/panda */
1768 if (IS_ERR(vdds_dsi))
1769 vdds_dsi = regulator_get(&dsi->pdev->dev, "VCXIO");
1770
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001771 if (IS_ERR(vdds_dsi)) {
1772 DSSERR("can't get VDDS_DSI regulator\n");
1773 return PTR_ERR(vdds_dsi);
1774 }
1775
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301776 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001777 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001778
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301779 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001780 /*
1781 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1782 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301783 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001784
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301785 if (!dsi->vdds_dsi_enabled) {
1786 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001787 if (r)
1788 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301789 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001790 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001791
1792 /* XXX PLL does not come out of reset without this... */
1793 dispc_pck_free_enable(1);
1794
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301795 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001796 DSSERR("PLL not coming out of reset.\n");
1797 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001798 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001799 goto err1;
1800 }
1801
1802 /* XXX ... but if left on, we get problems when planes do not
1803 * fill the whole display. No idea about this */
1804 dispc_pck_free_enable(0);
1805
1806 if (enable_hsclk && enable_hsdiv)
1807 pwstate = DSI_PLL_POWER_ON_ALL;
1808 else if (enable_hsclk)
1809 pwstate = DSI_PLL_POWER_ON_HSCLK;
1810 else if (enable_hsdiv)
1811 pwstate = DSI_PLL_POWER_ON_DIV;
1812 else
1813 pwstate = DSI_PLL_POWER_OFF;
1814
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301815 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001816
1817 if (r)
1818 goto err1;
1819
1820 DSSDBG("PLL init done\n");
1821
1822 return 0;
1823err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301824 if (dsi->vdds_dsi_enabled) {
1825 regulator_disable(dsi->vdds_dsi_reg);
1826 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001827 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001828err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301829 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301830 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001831 return r;
1832}
1833
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301834void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001835{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301836 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1837
1838 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301839 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001840 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301841 WARN_ON(!dsi->vdds_dsi_enabled);
1842 regulator_disable(dsi->vdds_dsi_reg);
1843 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001844 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001845
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301846 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301847 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001848
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001849 DSSDBG("PLL uninit done\n");
1850}
1851
Archit Taneja5a8b5722011-05-12 17:26:29 +05301852static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1853 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001854{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301855 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1856 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301857 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001858 int dsi_module = dsi->module_id;
Archit Taneja067a57e2011-03-02 11:57:25 +05301859
1860 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301861 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001862
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001863 if (dsi_runtime_get(dsidev))
1864 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001865
Archit Taneja5a8b5722011-05-12 17:26:29 +05301866 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001867
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001868 seq_printf(s, "dsi pll clkin\t%lu\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001869
1870 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1871
1872 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1873 cinfo->clkin4ddr, cinfo->regm);
1874
Archit Taneja84309f12011-12-12 11:47:41 +05301875 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1876 dss_feat_get_clk_source_name(dsi_module == 0 ?
1877 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1878 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301879 cinfo->dsi_pll_hsdiv_dispc_clk,
1880 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301881 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001882 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001883
Archit Taneja84309f12011-12-12 11:47:41 +05301884 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1885 dss_feat_get_clk_source_name(dsi_module == 0 ?
1886 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1887 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301888 cinfo->dsi_pll_hsdiv_dsi_clk,
1889 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301890 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001891 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001892
Archit Taneja5a8b5722011-05-12 17:26:29 +05301893 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001894
Archit Taneja067a57e2011-03-02 11:57:25 +05301895 seq_printf(s, "dsi fclk source = %s (%s)\n",
1896 dss_get_generic_clk_source_name(dsi_clk_src),
1897 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001898
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301899 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001900
1901 seq_printf(s, "DDR_CLK\t\t%lu\n",
1902 cinfo->clkin4ddr / 4);
1903
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301904 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001905
1906 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1907
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001908 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001909}
1910
Archit Taneja5a8b5722011-05-12 17:26:29 +05301911void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001912{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301913 struct platform_device *dsidev;
1914 int i;
1915
1916 for (i = 0; i < MAX_NUM_DSI; i++) {
1917 dsidev = dsi_get_dsidev_from_id(i);
1918 if (dsidev)
1919 dsi_dump_dsidev_clocks(dsidev, s);
1920 }
1921}
1922
1923#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1924static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1925 struct seq_file *s)
1926{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301927 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001928 unsigned long flags;
1929 struct dsi_irq_stats stats;
1930
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301931 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001932
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301933 stats = dsi->irq_stats;
1934 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1935 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001936
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301937 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001938
1939 seq_printf(s, "period %u ms\n",
1940 jiffies_to_msecs(jiffies - stats.last_reset));
1941
1942 seq_printf(s, "irqs %d\n", stats.irq_count);
1943#define PIS(x) \
1944 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1945
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001946 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001947 PIS(VC0);
1948 PIS(VC1);
1949 PIS(VC2);
1950 PIS(VC3);
1951 PIS(WAKEUP);
1952 PIS(RESYNC);
1953 PIS(PLL_LOCK);
1954 PIS(PLL_UNLOCK);
1955 PIS(PLL_RECALL);
1956 PIS(COMPLEXIO_ERR);
1957 PIS(HS_TX_TIMEOUT);
1958 PIS(LP_RX_TIMEOUT);
1959 PIS(TE_TRIGGER);
1960 PIS(ACK_TRIGGER);
1961 PIS(SYNC_LOST);
1962 PIS(LDO_POWER_GOOD);
1963 PIS(TA_TIMEOUT);
1964#undef PIS
1965
1966#define PIS(x) \
1967 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1968 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1969 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1970 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1971 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1972
1973 seq_printf(s, "-- VC interrupts --\n");
1974 PIS(CS);
1975 PIS(ECC_CORR);
1976 PIS(PACKET_SENT);
1977 PIS(FIFO_TX_OVF);
1978 PIS(FIFO_RX_OVF);
1979 PIS(BTA);
1980 PIS(ECC_NO_CORR);
1981 PIS(FIFO_TX_UDF);
1982 PIS(PP_BUSY_CHANGE);
1983#undef PIS
1984
1985#define PIS(x) \
1986 seq_printf(s, "%-20s %10d\n", #x, \
1987 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1988
1989 seq_printf(s, "-- CIO interrupts --\n");
1990 PIS(ERRSYNCESC1);
1991 PIS(ERRSYNCESC2);
1992 PIS(ERRSYNCESC3);
1993 PIS(ERRESC1);
1994 PIS(ERRESC2);
1995 PIS(ERRESC3);
1996 PIS(ERRCONTROL1);
1997 PIS(ERRCONTROL2);
1998 PIS(ERRCONTROL3);
1999 PIS(STATEULPS1);
2000 PIS(STATEULPS2);
2001 PIS(STATEULPS3);
2002 PIS(ERRCONTENTIONLP0_1);
2003 PIS(ERRCONTENTIONLP1_1);
2004 PIS(ERRCONTENTIONLP0_2);
2005 PIS(ERRCONTENTIONLP1_2);
2006 PIS(ERRCONTENTIONLP0_3);
2007 PIS(ERRCONTENTIONLP1_3);
2008 PIS(ULPSACTIVENOT_ALL0);
2009 PIS(ULPSACTIVENOT_ALL1);
2010#undef PIS
2011}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002012
Archit Taneja5a8b5722011-05-12 17:26:29 +05302013static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002014{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302015 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
2016
Archit Taneja5a8b5722011-05-12 17:26:29 +05302017 dsi_dump_dsidev_irqs(dsidev, s);
2018}
2019
2020static void dsi2_dump_irqs(struct seq_file *s)
2021{
2022 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2023
2024 dsi_dump_dsidev_irqs(dsidev, s);
2025}
Archit Taneja5a8b5722011-05-12 17:26:29 +05302026#endif
2027
2028static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
2029 struct seq_file *s)
2030{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302031#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002032
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002033 if (dsi_runtime_get(dsidev))
2034 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302035 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002036
2037 DUMPREG(DSI_REVISION);
2038 DUMPREG(DSI_SYSCONFIG);
2039 DUMPREG(DSI_SYSSTATUS);
2040 DUMPREG(DSI_IRQSTATUS);
2041 DUMPREG(DSI_IRQENABLE);
2042 DUMPREG(DSI_CTRL);
2043 DUMPREG(DSI_COMPLEXIO_CFG1);
2044 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
2045 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
2046 DUMPREG(DSI_CLK_CTRL);
2047 DUMPREG(DSI_TIMING1);
2048 DUMPREG(DSI_TIMING2);
2049 DUMPREG(DSI_VM_TIMING1);
2050 DUMPREG(DSI_VM_TIMING2);
2051 DUMPREG(DSI_VM_TIMING3);
2052 DUMPREG(DSI_CLK_TIMING);
2053 DUMPREG(DSI_TX_FIFO_VC_SIZE);
2054 DUMPREG(DSI_RX_FIFO_VC_SIZE);
2055 DUMPREG(DSI_COMPLEXIO_CFG2);
2056 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
2057 DUMPREG(DSI_VM_TIMING4);
2058 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
2059 DUMPREG(DSI_VM_TIMING5);
2060 DUMPREG(DSI_VM_TIMING6);
2061 DUMPREG(DSI_VM_TIMING7);
2062 DUMPREG(DSI_STOPCLK_TIMING);
2063
2064 DUMPREG(DSI_VC_CTRL(0));
2065 DUMPREG(DSI_VC_TE(0));
2066 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
2067 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
2068 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
2069 DUMPREG(DSI_VC_IRQSTATUS(0));
2070 DUMPREG(DSI_VC_IRQENABLE(0));
2071
2072 DUMPREG(DSI_VC_CTRL(1));
2073 DUMPREG(DSI_VC_TE(1));
2074 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
2075 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
2076 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
2077 DUMPREG(DSI_VC_IRQSTATUS(1));
2078 DUMPREG(DSI_VC_IRQENABLE(1));
2079
2080 DUMPREG(DSI_VC_CTRL(2));
2081 DUMPREG(DSI_VC_TE(2));
2082 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
2083 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
2084 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
2085 DUMPREG(DSI_VC_IRQSTATUS(2));
2086 DUMPREG(DSI_VC_IRQENABLE(2));
2087
2088 DUMPREG(DSI_VC_CTRL(3));
2089 DUMPREG(DSI_VC_TE(3));
2090 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
2091 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
2092 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
2093 DUMPREG(DSI_VC_IRQSTATUS(3));
2094 DUMPREG(DSI_VC_IRQENABLE(3));
2095
2096 DUMPREG(DSI_DSIPHY_CFG0);
2097 DUMPREG(DSI_DSIPHY_CFG1);
2098 DUMPREG(DSI_DSIPHY_CFG2);
2099 DUMPREG(DSI_DSIPHY_CFG5);
2100
2101 DUMPREG(DSI_PLL_CONTROL);
2102 DUMPREG(DSI_PLL_STATUS);
2103 DUMPREG(DSI_PLL_GO);
2104 DUMPREG(DSI_PLL_CONFIGURATION1);
2105 DUMPREG(DSI_PLL_CONFIGURATION2);
2106
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302107 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002108 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002109#undef DUMPREG
2110}
2111
Archit Taneja5a8b5722011-05-12 17:26:29 +05302112static void dsi1_dump_regs(struct seq_file *s)
2113{
2114 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
2115
2116 dsi_dump_dsidev_regs(dsidev, s);
2117}
2118
2119static void dsi2_dump_regs(struct seq_file *s)
2120{
2121 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2122
2123 dsi_dump_dsidev_regs(dsidev, s);
2124}
2125
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002126enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002127 DSI_COMPLEXIO_POWER_OFF = 0x0,
2128 DSI_COMPLEXIO_POWER_ON = 0x1,
2129 DSI_COMPLEXIO_POWER_ULPS = 0x2,
2130};
2131
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302132static int dsi_cio_power(struct platform_device *dsidev,
2133 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002134{
2135 int t = 0;
2136
2137 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302138 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002139
2140 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302141 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2142 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002143 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002144 DSSERR("failed to set complexio power state to "
2145 "%d\n", state);
2146 return -ENODEV;
2147 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002148 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002149 }
2150
2151 return 0;
2152}
2153
Archit Taneja0c656222011-05-16 15:17:09 +05302154static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2155{
2156 int val;
2157
2158 /* line buffer on OMAP3 is 1024 x 24bits */
2159 /* XXX: for some reason using full buffer size causes
2160 * considerable TX slowdown with update sizes that fill the
2161 * whole buffer */
2162 if (!dss_has_feature(FEAT_DSI_GNQ))
2163 return 1023 * 3;
2164
2165 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2166
2167 switch (val) {
2168 case 1:
2169 return 512 * 3; /* 512x24 bits */
2170 case 2:
2171 return 682 * 3; /* 682x24 bits */
2172 case 3:
2173 return 853 * 3; /* 853x24 bits */
2174 case 4:
2175 return 1024 * 3; /* 1024x24 bits */
2176 case 5:
2177 return 1194 * 3; /* 1194x24 bits */
2178 case 6:
2179 return 1365 * 3; /* 1365x24 bits */
Tomi Valkeinen2ac80fb2012-08-22 16:00:47 +03002180 case 7:
2181 return 1920 * 3; /* 1920x24 bits */
Archit Taneja0c656222011-05-16 15:17:09 +05302182 default:
2183 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002184 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05302185 }
2186}
2187
Archit Taneja9e7e9372012-08-14 12:29:22 +05302188static int dsi_set_lane_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002189{
Tomi Valkeinen48368392011-10-13 11:22:39 +03002190 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2191 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2192 static const enum dsi_lane_function functions[] = {
2193 DSI_LANE_CLK,
2194 DSI_LANE_DATA1,
2195 DSI_LANE_DATA2,
2196 DSI_LANE_DATA3,
2197 DSI_LANE_DATA4,
2198 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002199 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002200 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002201
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302202 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302203
Tomi Valkeinen48368392011-10-13 11:22:39 +03002204 for (i = 0; i < dsi->num_lanes_used; ++i) {
2205 unsigned offset = offsets[i];
2206 unsigned polarity, lane_number;
2207 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302208
Tomi Valkeinen48368392011-10-13 11:22:39 +03002209 for (t = 0; t < dsi->num_lanes_supported; ++t)
2210 if (dsi->lanes[t].function == functions[i])
2211 break;
2212
2213 if (t == dsi->num_lanes_supported)
2214 return -EINVAL;
2215
2216 lane_number = t;
2217 polarity = dsi->lanes[t].polarity;
2218
2219 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2220 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302221 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002222
2223 /* clear the unused lanes */
2224 for (; i < dsi->num_lanes_supported; ++i) {
2225 unsigned offset = offsets[i];
2226
2227 r = FLD_MOD(r, 0, offset + 2, offset);
2228 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2229 }
2230
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302231 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002232
Tomi Valkeinen48368392011-10-13 11:22:39 +03002233 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002234}
2235
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302236static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002237{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302238 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2239
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002240 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302241 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002242 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2243}
2244
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302245static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002246{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302247 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2248
2249 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002250 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2251}
2252
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302253static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002254{
2255 u32 r;
2256 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2257 u32 tlpx_half, tclk_trail, tclk_zero;
2258 u32 tclk_prepare;
2259
2260 /* calculate timings */
2261
2262 /* 1 * DDR_CLK = 2 * UI */
2263
2264 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302265 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002266
2267 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302268 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002269
2270 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302271 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002272
2273 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302274 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002275
2276 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302277 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002278
2279 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302280 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002281
2282 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302283 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002284
2285 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302286 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002287
2288 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302289 ths_prepare, ddr2ns(dsidev, ths_prepare),
2290 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002291 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302292 ths_trail, ddr2ns(dsidev, ths_trail),
2293 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002294
2295 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2296 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302297 tlpx_half, ddr2ns(dsidev, tlpx_half),
2298 tclk_trail, ddr2ns(dsidev, tclk_trail),
2299 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002300 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302301 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002302
2303 /* program timings */
2304
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302305 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002306 r = FLD_MOD(r, ths_prepare, 31, 24);
2307 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2308 r = FLD_MOD(r, ths_trail, 15, 8);
2309 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302310 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002311
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302312 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03002313 r = FLD_MOD(r, tlpx_half, 20, 16);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002314 r = FLD_MOD(r, tclk_trail, 15, 8);
2315 r = FLD_MOD(r, tclk_zero, 7, 0);
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03002316
2317 if (dss_has_feature(FEAT_DSI_PHY_DCC)) {
2318 r = FLD_MOD(r, 0, 21, 21); /* DCCEN = disable */
2319 r = FLD_MOD(r, 1, 22, 22); /* CLKINP_DIVBY2EN = enable */
2320 r = FLD_MOD(r, 1, 23, 23); /* CLKINP_SEL = enable */
2321 }
2322
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302323 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002324
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302325 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002326 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302327 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002328}
2329
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002330/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302331static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002332 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002333{
Archit Taneja75d72472011-05-16 15:17:08 +05302334 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002335 int i;
2336 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002337 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002338
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002339 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002340
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002341 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2342 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002343
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002344 if (mask_p & (1 << i))
2345 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002346
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002347 if (mask_n & (1 << i))
2348 l |= 1 << (i * 2 + (p ? 1 : 0));
2349 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002350
2351 /*
2352 * Bits in REGLPTXSCPDAT4TO0DXDY:
2353 * 17: DY0 18: DX0
2354 * 19: DY1 20: DX1
2355 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302356 * 23: DY3 24: DX3
2357 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002358 */
2359
2360 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302361
2362 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302363 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002364
2365 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302366
2367 /* ENLPTXSCPDAT */
2368 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002369}
2370
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302371static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002372{
2373 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302374 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002375 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302376 /* REGLPTXSCPDAT4TO0DXDY */
2377 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002378}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002379
Archit Taneja9e7e9372012-08-14 12:29:22 +05302380static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002381{
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002382 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2383 int t, i;
2384 bool in_use[DSI_MAX_NR_LANES];
2385 static const u8 offsets_old[] = { 28, 27, 26 };
2386 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2387 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002388
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002389 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2390 offsets = offsets_old;
2391 else
2392 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002393
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002394 for (i = 0; i < dsi->num_lanes_supported; ++i)
2395 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002396
2397 t = 100000;
2398 while (true) {
2399 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002400 int ok;
2401
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302402 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002403
2404 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002405 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2406 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002407 ok++;
2408 }
2409
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002410 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002411 break;
2412
2413 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002414 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2415 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002416 continue;
2417
2418 DSSERR("CIO TXCLKESC%d domain not coming " \
2419 "out of reset\n", i);
2420 }
2421 return -EIO;
2422 }
2423 }
2424
2425 return 0;
2426}
2427
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002428/* return bitmask of enabled lanes, lane0 being the lsb */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302429static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002430{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002431 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2432 unsigned mask = 0;
2433 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002434
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002435 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2436 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2437 mask |= 1 << i;
2438 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002439
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002440 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002441}
2442
Archit Taneja9e7e9372012-08-14 12:29:22 +05302443static int dsi_cio_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002444{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302445 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002446 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002447 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002448
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302449 DSSDBG("DSI CIO init starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002450
Archit Taneja9e7e9372012-08-14 12:29:22 +05302451 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002452 if (r)
2453 return r;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03002454
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302455 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002456
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002457 /* A dummy read using the SCP interface to any DSIPHY register is
2458 * required after DSIPHY reset to complete the reset of the DSI complex
2459 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302460 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002461
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302462 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002463 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2464 r = -EIO;
2465 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002466 }
2467
Archit Taneja9e7e9372012-08-14 12:29:22 +05302468 r = dsi_set_lane_config(dsidev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002469 if (r)
2470 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002471
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002472 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302473 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002474 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2475 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2476 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2477 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302478 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002479
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302480 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002481 unsigned mask_p;
2482 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302483
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002484 DSSDBG("manual ulps exit\n");
2485
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002486 /* ULPS is exited by Mark-1 state for 1ms, followed by
2487 * stop state. DSS HW cannot do this via the normal
2488 * ULPS exit sequence, as after reset the DSS HW thinks
2489 * that we are not in ULPS mode, and refuses to send the
2490 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002491 * manually by setting positive lines high and negative lines
2492 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002493 */
2494
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002495 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302496
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002497 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2498 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2499 continue;
2500 mask_p |= 1 << i;
2501 }
Archit Taneja75d72472011-05-16 15:17:08 +05302502
Archit Taneja9e7e9372012-08-14 12:29:22 +05302503 dsi_cio_enable_lane_override(dsidev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002504 }
2505
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302506 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002507 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002508 goto err_cio_pwr;
2509
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302510 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002511 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2512 r = -ENODEV;
2513 goto err_cio_pwr_dom;
2514 }
2515
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302516 dsi_if_enable(dsidev, true);
2517 dsi_if_enable(dsidev, false);
2518 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002519
Archit Taneja9e7e9372012-08-14 12:29:22 +05302520 r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002521 if (r)
2522 goto err_tx_clk_esc_rst;
2523
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302524 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002525 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2526 ktime_t wait = ns_to_ktime(1000 * 1000);
2527 set_current_state(TASK_UNINTERRUPTIBLE);
2528 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2529
2530 /* Disable the override. The lanes should be set to Mark-11
2531 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302532 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002533 }
2534
2535 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302536 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002537
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302538 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002539
Archit Tanejadca2b152012-08-16 18:02:00 +05302540 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302541 /* DDR_CLK_ALWAYS_ON */
2542 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302543 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302544 }
2545
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302546 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002547
2548 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002549
2550 return 0;
2551
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002552err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302553 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002554err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302555 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002556err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302557 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302558 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002559err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302560 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302561 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002562 return r;
2563}
2564
Archit Taneja9e7e9372012-08-14 12:29:22 +05302565static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002566{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002567 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302568
Archit Taneja8af6ff02011-09-05 16:48:27 +05302569 /* DDR_CLK_ALWAYS_ON */
2570 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2571
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302572 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2573 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302574 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002575}
2576
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302577static void dsi_config_tx_fifo(struct platform_device *dsidev,
2578 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002579 enum fifo_size size3, enum fifo_size size4)
2580{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302581 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002582 u32 r = 0;
2583 int add = 0;
2584 int i;
2585
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302586 dsi->vc[0].fifo_size = size1;
2587 dsi->vc[1].fifo_size = size2;
2588 dsi->vc[2].fifo_size = size3;
2589 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002590
2591 for (i = 0; i < 4; i++) {
2592 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302593 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002594
2595 if (add + size > 4) {
2596 DSSERR("Illegal FIFO configuration\n");
2597 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002598 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002599 }
2600
2601 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2602 r |= v << (8 * i);
2603 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2604 add += size;
2605 }
2606
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302607 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002608}
2609
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302610static void dsi_config_rx_fifo(struct platform_device *dsidev,
2611 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002612 enum fifo_size size3, enum fifo_size size4)
2613{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302614 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002615 u32 r = 0;
2616 int add = 0;
2617 int i;
2618
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302619 dsi->vc[0].fifo_size = size1;
2620 dsi->vc[1].fifo_size = size2;
2621 dsi->vc[2].fifo_size = size3;
2622 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002623
2624 for (i = 0; i < 4; i++) {
2625 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302626 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002627
2628 if (add + size > 4) {
2629 DSSERR("Illegal FIFO configuration\n");
2630 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002631 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002632 }
2633
2634 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2635 r |= v << (8 * i);
2636 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2637 add += size;
2638 }
2639
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302640 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002641}
2642
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302643static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002644{
2645 u32 r;
2646
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302647 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002648 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302649 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002650
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302651 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002652 DSSERR("TX_STOP bit not going down\n");
2653 return -EIO;
2654 }
2655
2656 return 0;
2657}
2658
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302659static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002660{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302661 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002662}
2663
2664static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2665{
Archit Taneja2e868db2011-05-12 17:26:28 +05302666 struct dsi_packet_sent_handler_data *vp_data =
2667 (struct dsi_packet_sent_handler_data *) data;
2668 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302669 const int channel = dsi->update_channel;
2670 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002671
Archit Taneja2e868db2011-05-12 17:26:28 +05302672 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2673 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002674}
2675
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302676static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002677{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302678 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302679 DECLARE_COMPLETION_ONSTACK(completion);
2680 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002681 int r = 0;
2682 u8 bit;
2683
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302684 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002685
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302686 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302687 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002688 if (r)
2689 goto err0;
2690
2691 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302692 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002693 if (wait_for_completion_timeout(&completion,
2694 msecs_to_jiffies(10)) == 0) {
2695 DSSERR("Failed to complete previous frame transfer\n");
2696 r = -EIO;
2697 goto err1;
2698 }
2699 }
2700
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302701 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302702 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002703
2704 return 0;
2705err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302706 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302707 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002708err0:
2709 return r;
2710}
2711
2712static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2713{
Archit Taneja2e868db2011-05-12 17:26:28 +05302714 struct dsi_packet_sent_handler_data *l4_data =
2715 (struct dsi_packet_sent_handler_data *) data;
2716 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302717 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002718
Archit Taneja2e868db2011-05-12 17:26:28 +05302719 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2720 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002721}
2722
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302723static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002724{
Archit Taneja2e868db2011-05-12 17:26:28 +05302725 DECLARE_COMPLETION_ONSTACK(completion);
2726 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002727 int r = 0;
2728
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302729 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302730 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002731 if (r)
2732 goto err0;
2733
2734 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302735 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002736 if (wait_for_completion_timeout(&completion,
2737 msecs_to_jiffies(10)) == 0) {
2738 DSSERR("Failed to complete previous l4 transfer\n");
2739 r = -EIO;
2740 goto err1;
2741 }
2742 }
2743
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302744 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302745 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002746
2747 return 0;
2748err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302749 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302750 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002751err0:
2752 return r;
2753}
2754
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302755static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002756{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302757 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2758
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302759 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002760
2761 WARN_ON(in_interrupt());
2762
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302763 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002764 return 0;
2765
Archit Tanejad6049142011-08-22 11:58:08 +05302766 switch (dsi->vc[channel].source) {
2767 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302768 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302769 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302770 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002771 default:
2772 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002773 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002774 }
2775}
2776
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302777static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2778 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002779{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002780 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2781 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002782
2783 enable = enable ? 1 : 0;
2784
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302785 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002786
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302787 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2788 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002789 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2790 return -EIO;
2791 }
2792
2793 return 0;
2794}
2795
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302796static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002797{
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002798 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002799 u32 r;
2800
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302801 DSSDBG("Initial config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002802
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302803 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002804
2805 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2806 DSSERR("VC(%d) busy when trying to configure it!\n",
2807 channel);
2808
2809 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2810 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2811 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2812 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2813 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2814 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2815 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002816 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2817 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002818
2819 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2820 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2821
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302822 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002823
2824 dsi->vc[channel].source = DSI_VC_SOURCE_L4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002825}
2826
Archit Tanejad6049142011-08-22 11:58:08 +05302827static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2828 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002829{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302830 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2831
Archit Tanejad6049142011-08-22 11:58:08 +05302832 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002833 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002834
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302835 DSSDBG("Source config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002836
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302837 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002838
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302839 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002840
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002841 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302842 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002843 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002844 return -EIO;
2845 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002846
Archit Tanejad6049142011-08-22 11:58:08 +05302847 /* SOURCE, 0 = L4, 1 = video port */
2848 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002849
Archit Taneja9613c022011-03-22 06:33:36 -05002850 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302851 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2852 bool enable = source == DSI_VC_SOURCE_VP;
2853 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2854 }
Archit Taneja9613c022011-03-22 06:33:36 -05002855
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302856 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002857
Archit Tanejad6049142011-08-22 11:58:08 +05302858 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002859
2860 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002861}
2862
Archit Taneja1ffefe72011-05-12 17:26:24 +05302863void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2864 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002865{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302866 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302867 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302868
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002869 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2870
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302871 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002872
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302873 dsi_vc_enable(dsidev, channel, 0);
2874 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002875
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302876 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002877
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302878 dsi_vc_enable(dsidev, channel, 1);
2879 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002880
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302881 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302882
2883 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302884 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302885 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002886}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002887EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002888
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302889static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002890{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302891 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002892 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302893 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002894 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2895 (val >> 0) & 0xff,
2896 (val >> 8) & 0xff,
2897 (val >> 16) & 0xff,
2898 (val >> 24) & 0xff);
2899 }
2900}
2901
2902static void dsi_show_rx_ack_with_err(u16 err)
2903{
2904 DSSERR("\tACK with ERROR (%#x):\n", err);
2905 if (err & (1 << 0))
2906 DSSERR("\t\tSoT Error\n");
2907 if (err & (1 << 1))
2908 DSSERR("\t\tSoT Sync Error\n");
2909 if (err & (1 << 2))
2910 DSSERR("\t\tEoT Sync Error\n");
2911 if (err & (1 << 3))
2912 DSSERR("\t\tEscape Mode Entry Command Error\n");
2913 if (err & (1 << 4))
2914 DSSERR("\t\tLP Transmit Sync Error\n");
2915 if (err & (1 << 5))
2916 DSSERR("\t\tHS Receive Timeout Error\n");
2917 if (err & (1 << 6))
2918 DSSERR("\t\tFalse Control Error\n");
2919 if (err & (1 << 7))
2920 DSSERR("\t\t(reserved7)\n");
2921 if (err & (1 << 8))
2922 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2923 if (err & (1 << 9))
2924 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2925 if (err & (1 << 10))
2926 DSSERR("\t\tChecksum Error\n");
2927 if (err & (1 << 11))
2928 DSSERR("\t\tData type not recognized\n");
2929 if (err & (1 << 12))
2930 DSSERR("\t\tInvalid VC ID\n");
2931 if (err & (1 << 13))
2932 DSSERR("\t\tInvalid Transmission Length\n");
2933 if (err & (1 << 14))
2934 DSSERR("\t\t(reserved14)\n");
2935 if (err & (1 << 15))
2936 DSSERR("\t\tDSI Protocol Violation\n");
2937}
2938
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302939static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2940 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002941{
2942 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302943 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002944 u32 val;
2945 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302946 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002947 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002948 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302949 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002950 u16 err = FLD_GET(val, 23, 8);
2951 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302952 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002953 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002954 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302955 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002956 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002957 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302958 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002959 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002960 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302961 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002962 } else {
2963 DSSERR("\tunknown datatype 0x%02x\n", dt);
2964 }
2965 }
2966 return 0;
2967}
2968
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302969static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002970{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302971 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2972
2973 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002974 DSSDBG("dsi_vc_send_bta %d\n", channel);
2975
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302976 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002977
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302978 /* RX_FIFO_NOT_EMPTY */
2979 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002980 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302981 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002982 }
2983
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302984 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002985
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002986 /* flush posted write */
2987 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2988
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002989 return 0;
2990}
2991
Archit Taneja1ffefe72011-05-12 17:26:24 +05302992int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002993{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302994 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002995 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002996 int r = 0;
2997 u32 err;
2998
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302999 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003000 &completion, DSI_VC_IRQ_BTA);
3001 if (r)
3002 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003003
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303004 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003005 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003006 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003007 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003008
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303009 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003010 if (r)
3011 goto err2;
3012
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003013 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003014 msecs_to_jiffies(500)) == 0) {
3015 DSSERR("Failed to receive BTA\n");
3016 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003017 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003018 }
3019
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303020 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003021 if (err) {
3022 DSSERR("Error while sending BTA: %x\n", err);
3023 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003024 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003025 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003026err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303027 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003028 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003029err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303030 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003031 &completion, DSI_VC_IRQ_BTA);
3032err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003033 return r;
3034}
3035EXPORT_SYMBOL(dsi_vc_send_bta_sync);
3036
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303037static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
3038 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003039{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303040 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003041 u32 val;
3042 u8 data_id;
3043
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303044 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003045
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303046 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003047
3048 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
3049 FLD_VAL(ecc, 31, 24);
3050
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303051 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003052}
3053
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303054static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
3055 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003056{
3057 u32 val;
3058
3059 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
3060
3061/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
3062 b1, b2, b3, b4, val); */
3063
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303064 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003065}
3066
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303067static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
3068 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003069{
3070 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303071 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003072 int i;
3073 u8 *p;
3074 int r = 0;
3075 u8 b1, b2, b3, b4;
3076
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303077 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003078 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
3079
3080 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303081 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003082 DSSERR("unable to send long packet: packet too long.\n");
3083 return -EINVAL;
3084 }
3085
Archit Tanejad6049142011-08-22 11:58:08 +05303086 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003087
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303088 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003089
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003090 p = data;
3091 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303092 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003093 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003094
3095 b1 = *p++;
3096 b2 = *p++;
3097 b3 = *p++;
3098 b4 = *p++;
3099
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303100 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003101 }
3102
3103 i = len % 4;
3104 if (i) {
3105 b1 = 0; b2 = 0; b3 = 0;
3106
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303107 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003108 DSSDBG("\tsending remainder bytes %d\n", i);
3109
3110 switch (i) {
3111 case 3:
3112 b1 = *p++;
3113 b2 = *p++;
3114 b3 = *p++;
3115 break;
3116 case 2:
3117 b1 = *p++;
3118 b2 = *p++;
3119 break;
3120 case 1:
3121 b1 = *p++;
3122 break;
3123 }
3124
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303125 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003126 }
3127
3128 return r;
3129}
3130
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303131static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3132 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003133{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303134 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003135 u32 r;
3136 u8 data_id;
3137
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303138 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003139
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303140 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003141 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3142 channel,
3143 data_type, data & 0xff, (data >> 8) & 0xff);
3144
Archit Tanejad6049142011-08-22 11:58:08 +05303145 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003146
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303147 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003148 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3149 return -EINVAL;
3150 }
3151
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303152 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003153
3154 r = (data_id << 0) | (data << 8) | (ecc << 24);
3155
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303156 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003157
3158 return 0;
3159}
3160
Archit Taneja1ffefe72011-05-12 17:26:24 +05303161int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003162{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303163 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303164
Archit Taneja18b7d092011-09-05 17:01:08 +05303165 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
3166 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003167}
3168EXPORT_SYMBOL(dsi_vc_send_null);
3169
Archit Taneja9e7e9372012-08-14 12:29:22 +05303170static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303171 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003172{
3173 int r;
3174
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303175 if (len == 0) {
3176 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303177 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303178 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3179 } else if (len == 1) {
3180 r = dsi_vc_send_short(dsidev, channel,
3181 type == DSS_DSI_CONTENT_GENERIC ?
3182 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303183 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003184 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303185 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303186 type == DSS_DSI_CONTENT_GENERIC ?
3187 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303188 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003189 data[0] | (data[1] << 8), 0);
3190 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303191 r = dsi_vc_send_long(dsidev, channel,
3192 type == DSS_DSI_CONTENT_GENERIC ?
3193 MIPI_DSI_GENERIC_LONG_WRITE :
3194 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003195 }
3196
3197 return r;
3198}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303199
3200int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3201 u8 *data, int len)
3202{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303203 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3204
3205 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303206 DSS_DSI_CONTENT_DCS);
3207}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003208EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3209
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303210int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
3211 u8 *data, int len)
3212{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303213 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3214
3215 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303216 DSS_DSI_CONTENT_GENERIC);
3217}
3218EXPORT_SYMBOL(dsi_vc_generic_write_nosync);
3219
3220static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3221 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003222{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303223 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003224 int r;
3225
Archit Taneja9e7e9372012-08-14 12:29:22 +05303226 r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003227 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003228 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003229
Archit Taneja1ffefe72011-05-12 17:26:24 +05303230 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003231 if (r)
3232 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003233
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303234 /* RX_FIFO_NOT_EMPTY */
3235 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003236 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303237 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003238 r = -EIO;
3239 goto err;
3240 }
3241
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003242 return 0;
3243err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303244 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003245 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003246 return r;
3247}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303248
3249int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3250 int len)
3251{
3252 return dsi_vc_write_common(dssdev, channel, data, len,
3253 DSS_DSI_CONTENT_DCS);
3254}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003255EXPORT_SYMBOL(dsi_vc_dcs_write);
3256
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303257int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3258 int len)
3259{
3260 return dsi_vc_write_common(dssdev, channel, data, len,
3261 DSS_DSI_CONTENT_GENERIC);
3262}
3263EXPORT_SYMBOL(dsi_vc_generic_write);
3264
Archit Taneja1ffefe72011-05-12 17:26:24 +05303265int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003266{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303267 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003268}
3269EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3270
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303271int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel)
3272{
3273 return dsi_vc_generic_write(dssdev, channel, NULL, 0);
3274}
3275EXPORT_SYMBOL(dsi_vc_generic_write_0);
3276
Archit Taneja1ffefe72011-05-12 17:26:24 +05303277int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3278 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003279{
3280 u8 buf[2];
3281 buf[0] = dcs_cmd;
3282 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303283 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003284}
3285EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3286
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303287int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
3288 u8 param)
3289{
3290 return dsi_vc_generic_write(dssdev, channel, &param, 1);
3291}
3292EXPORT_SYMBOL(dsi_vc_generic_write_1);
3293
3294int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
3295 u8 param1, u8 param2)
3296{
3297 u8 buf[2];
3298 buf[0] = param1;
3299 buf[1] = param2;
3300 return dsi_vc_generic_write(dssdev, channel, buf, 2);
3301}
3302EXPORT_SYMBOL(dsi_vc_generic_write_2);
3303
Archit Taneja9e7e9372012-08-14 12:29:22 +05303304static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
Archit Tanejab8509752011-08-30 15:48:23 +05303305 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003306{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303307 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303308 int r;
3309
3310 if (dsi->debug_read)
3311 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3312 channel, dcs_cmd);
3313
3314 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3315 if (r) {
3316 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3317 " failed\n", channel, dcs_cmd);
3318 return r;
3319 }
3320
3321 return 0;
3322}
3323
Archit Taneja9e7e9372012-08-14 12:29:22 +05303324static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
Archit Tanejab3b89c02011-08-30 16:07:39 +05303325 int channel, u8 *reqdata, int reqlen)
3326{
Archit Tanejab3b89c02011-08-30 16:07:39 +05303327 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3328 u16 data;
3329 u8 data_type;
3330 int r;
3331
3332 if (dsi->debug_read)
3333 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3334 channel, reqlen);
3335
3336 if (reqlen == 0) {
3337 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3338 data = 0;
3339 } else if (reqlen == 1) {
3340 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3341 data = reqdata[0];
3342 } else if (reqlen == 2) {
3343 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3344 data = reqdata[0] | (reqdata[1] << 8);
3345 } else {
3346 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003347 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303348 }
3349
3350 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3351 if (r) {
3352 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3353 " failed\n", channel, reqlen);
3354 return r;
3355 }
3356
3357 return 0;
3358}
3359
3360static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3361 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303362{
3363 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003364 u32 val;
3365 u8 dt;
3366 int r;
3367
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003368 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303369 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003370 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003371 r = -EIO;
3372 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003373 }
3374
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303375 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303376 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003377 DSSDBG("\theader: %08x\n", val);
3378 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303379 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003380 u16 err = FLD_GET(val, 23, 8);
3381 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003382 r = -EIO;
3383 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003384
Archit Tanejab3b89c02011-08-30 16:07:39 +05303385 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3386 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3387 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003388 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303389 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303390 DSSDBG("\t%s short response, 1 byte: %02x\n",
3391 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3392 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003393
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003394 if (buflen < 1) {
3395 r = -EIO;
3396 goto err;
3397 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003398
3399 buf[0] = data;
3400
3401 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303402 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3403 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3404 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003405 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303406 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303407 DSSDBG("\t%s short response, 2 byte: %04x\n",
3408 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3409 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003410
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003411 if (buflen < 2) {
3412 r = -EIO;
3413 goto err;
3414 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003415
3416 buf[0] = data & 0xff;
3417 buf[1] = (data >> 8) & 0xff;
3418
3419 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303420 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3421 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3422 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003423 int w;
3424 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303425 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303426 DSSDBG("\t%s long response, len %d\n",
3427 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3428 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003429
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003430 if (len > buflen) {
3431 r = -EIO;
3432 goto err;
3433 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003434
3435 /* two byte checksum ends the packet, not included in len */
3436 for (w = 0; w < len + 2;) {
3437 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303438 val = dsi_read_reg(dsidev,
3439 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303440 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003441 DSSDBG("\t\t%02x %02x %02x %02x\n",
3442 (val >> 0) & 0xff,
3443 (val >> 8) & 0xff,
3444 (val >> 16) & 0xff,
3445 (val >> 24) & 0xff);
3446
3447 for (b = 0; b < 4; ++b) {
3448 if (w < len)
3449 buf[w] = (val >> (b * 8)) & 0xff;
3450 /* we discard the 2 byte checksum */
3451 ++w;
3452 }
3453 }
3454
3455 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003456 } else {
3457 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003458 r = -EIO;
3459 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003460 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003461
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003462err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303463 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3464 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003465
Archit Tanejab8509752011-08-30 15:48:23 +05303466 return r;
3467}
3468
3469int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3470 u8 *buf, int buflen)
3471{
3472 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3473 int r;
3474
Archit Taneja9e7e9372012-08-14 12:29:22 +05303475 r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
Archit Tanejab8509752011-08-30 15:48:23 +05303476 if (r)
3477 goto err;
3478
3479 r = dsi_vc_send_bta_sync(dssdev, channel);
3480 if (r)
3481 goto err;
3482
Archit Tanejab3b89c02011-08-30 16:07:39 +05303483 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3484 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303485 if (r < 0)
3486 goto err;
3487
3488 if (r != buflen) {
3489 r = -EIO;
3490 goto err;
3491 }
3492
3493 return 0;
3494err:
3495 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3496 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003497}
3498EXPORT_SYMBOL(dsi_vc_dcs_read);
3499
Archit Tanejab3b89c02011-08-30 16:07:39 +05303500static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3501 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3502{
3503 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3504 int r;
3505
Archit Taneja9e7e9372012-08-14 12:29:22 +05303506 r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
Archit Tanejab3b89c02011-08-30 16:07:39 +05303507 if (r)
3508 return r;
3509
3510 r = dsi_vc_send_bta_sync(dssdev, channel);
3511 if (r)
3512 return r;
3513
3514 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3515 DSS_DSI_CONTENT_GENERIC);
3516 if (r < 0)
3517 return r;
3518
3519 if (r != buflen) {
3520 r = -EIO;
3521 return r;
3522 }
3523
3524 return 0;
3525}
3526
3527int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
3528 int buflen)
3529{
3530 int r;
3531
3532 r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen);
3533 if (r) {
3534 DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel);
3535 return r;
3536 }
3537
3538 return 0;
3539}
3540EXPORT_SYMBOL(dsi_vc_generic_read_0);
3541
3542int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
3543 u8 *buf, int buflen)
3544{
3545 int r;
3546
3547 r = dsi_vc_generic_read(dssdev, channel, &param, 1, buf, buflen);
3548 if (r) {
3549 DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel);
3550 return r;
3551 }
3552
3553 return 0;
3554}
3555EXPORT_SYMBOL(dsi_vc_generic_read_1);
3556
3557int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
3558 u8 param1, u8 param2, u8 *buf, int buflen)
3559{
3560 int r;
3561 u8 reqdata[2];
3562
3563 reqdata[0] = param1;
3564 reqdata[1] = param2;
3565
3566 r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen);
3567 if (r) {
3568 DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel);
3569 return r;
3570 }
3571
3572 return 0;
3573}
3574EXPORT_SYMBOL(dsi_vc_generic_read_2);
3575
Archit Taneja1ffefe72011-05-12 17:26:24 +05303576int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3577 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003578{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303579 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3580
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303581 return dsi_vc_send_short(dsidev, channel,
3582 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003583}
3584EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3585
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303586static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003587{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303588 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003589 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003590 int r, i;
3591 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003592
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05303593 DSSDBG("Entering ULPS");
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003594
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303595 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003596
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303597 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003598
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303599 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003600 return 0;
3601
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003602 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303603 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003604 dsi_if_enable(dsidev, 0);
3605 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3606 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003607 }
3608
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303609 dsi_sync_vc(dsidev, 0);
3610 dsi_sync_vc(dsidev, 1);
3611 dsi_sync_vc(dsidev, 2);
3612 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003613
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303614 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003615
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303616 dsi_vc_enable(dsidev, 0, false);
3617 dsi_vc_enable(dsidev, 1, false);
3618 dsi_vc_enable(dsidev, 2, false);
3619 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003620
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303621 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003622 DSSERR("HS busy when enabling ULPS\n");
3623 return -EIO;
3624 }
3625
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303626 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003627 DSSERR("LP busy when enabling ULPS\n");
3628 return -EIO;
3629 }
3630
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303631 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003632 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3633 if (r)
3634 return r;
3635
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003636 mask = 0;
3637
3638 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3639 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3640 continue;
3641 mask |= 1 << i;
3642 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003643 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3644 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003645 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003646
Tomi Valkeinena702c852011-10-12 10:10:21 +03003647 /* flush posted write and wait for SCP interface to finish the write */
3648 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003649
3650 if (wait_for_completion_timeout(&completion,
3651 msecs_to_jiffies(1000)) == 0) {
3652 DSSERR("ULPS enable timeout\n");
3653 r = -EIO;
3654 goto err;
3655 }
3656
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303657 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003658 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3659
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003660 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003661 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003662
Tomi Valkeinena702c852011-10-12 10:10:21 +03003663 /* flush posted write and wait for SCP interface to finish the write */
3664 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003665
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303666 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003667
3668 dsi_if_enable(dsidev, false);
3669
3670 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303671
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003672 return 0;
3673
3674err:
3675 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303676 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3677 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003678}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003679
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003680static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3681 unsigned ticks, bool x4, bool x16)
3682{
3683 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003684 unsigned long total_ticks;
3685 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303686
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003687 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303688
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003689 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003690 fck = dsi_fclk_rate(dsidev);
3691
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003692 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303693 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003694 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003695 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3696 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3697 dsi_write_reg(dsidev, DSI_TIMING2, r);
3698
3699 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3700
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003701 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3702 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303703 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3704 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003705}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003706
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003707static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3708 bool x8, bool x16)
3709{
3710 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003711 unsigned long total_ticks;
3712 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303713
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003714 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303715
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003716 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003717 fck = dsi_fclk_rate(dsidev);
3718
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003719 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303720 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003721 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003722 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3723 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3724 dsi_write_reg(dsidev, DSI_TIMING1, r);
3725
3726 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3727
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003728 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3729 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303730 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3731 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003732}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003733
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003734static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3735 unsigned ticks, bool x4, bool x16)
3736{
3737 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003738 unsigned long total_ticks;
3739 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303740
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003741 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303742
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003743 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003744 fck = dsi_fclk_rate(dsidev);
3745
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003746 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303747 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003748 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003749 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3750 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3751 dsi_write_reg(dsidev, DSI_TIMING1, r);
3752
3753 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3754
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003755 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3756 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303757 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3758 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003759}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003760
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003761static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3762 unsigned ticks, bool x4, bool x16)
3763{
3764 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003765 unsigned long total_ticks;
3766 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303767
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003768 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303769
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003770 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003771 fck = dsi_get_txbyteclkhs(dsidev);
3772
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003773 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303774 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003775 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003776 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3777 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3778 dsi_write_reg(dsidev, DSI_TIMING2, r);
3779
3780 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3781
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003782 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3783 total_ticks,
3784 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303785 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003786}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303787
Archit Taneja9e7e9372012-08-14 12:29:22 +05303788static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303789{
Archit Tanejadca2b152012-08-16 18:02:00 +05303790 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303791 int num_line_buffers;
3792
Archit Tanejadca2b152012-08-16 18:02:00 +05303793 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303794 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Tanejae67458a2012-08-13 14:17:30 +05303795 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303796 /*
3797 * Don't use line buffers if width is greater than the video
3798 * port's line buffer size
3799 */
Tomi Valkeinen99322572013-03-05 10:37:02 +02003800 if (dsi->line_buffer_size <= timings->x_res * bpp / 8)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303801 num_line_buffers = 0;
3802 else
3803 num_line_buffers = 2;
3804 } else {
3805 /* Use maximum number of line buffers in command mode */
3806 num_line_buffers = 2;
3807 }
3808
3809 /* LINE_BUFFER */
3810 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3811}
3812
Archit Taneja9e7e9372012-08-14 12:29:22 +05303813static void dsi_config_vp_sync_events(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303814{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303815 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3816 bool vsync_end = dsi->vm_timings.vp_vsync_end;
3817 bool hsync_end = dsi->vm_timings.vp_hsync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303818 u32 r;
3819
3820 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303821 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3822 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3823 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303824 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
3825 r = FLD_MOD(r, vsync_end, 16, 16); /* VP_VSYNC_END */
3826 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
3827 r = FLD_MOD(r, hsync_end, 18, 18); /* VP_HSYNC_END */
3828 dsi_write_reg(dsidev, DSI_CTRL, r);
3829}
3830
Archit Taneja9e7e9372012-08-14 12:29:22 +05303831static void dsi_config_blanking_modes(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303832{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303833 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3834 int blanking_mode = dsi->vm_timings.blanking_mode;
3835 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3836 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3837 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303838 u32 r;
3839
3840 /*
3841 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3842 * 1 = Long blanking packets are sent in corresponding blanking periods
3843 */
3844 r = dsi_read_reg(dsidev, DSI_CTRL);
3845 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3846 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3847 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3848 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3849 dsi_write_reg(dsidev, DSI_CTRL, r);
3850}
3851
Archit Taneja6f28c292012-05-15 11:32:18 +05303852/*
3853 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3854 * results in maximum transition time for data and clock lanes to enter and
3855 * exit HS mode. Hence, this is the scenario where the least amount of command
3856 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3857 * clock cycles that can be used to interleave command mode data in HS so that
3858 * all scenarios are satisfied.
3859 */
3860static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3861 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3862{
3863 int transition;
3864
3865 /*
3866 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3867 * time of data lanes only, if it isn't set, we need to consider HS
3868 * transition time of both data and clock lanes. HS transition time
3869 * of Scenario 3 is considered.
3870 */
3871 if (ddr_alwon) {
3872 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3873 } else {
3874 int trans1, trans2;
3875 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3876 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3877 enter_hs + 1;
3878 transition = max(trans1, trans2);
3879 }
3880
3881 return blank > transition ? blank - transition : 0;
3882}
3883
3884/*
3885 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3886 * results in maximum transition time for data lanes to enter and exit LP mode.
3887 * Hence, this is the scenario where the least amount of command mode data can
3888 * be interleaved. We program the minimum amount of bytes that can be
3889 * interleaved in LP so that all scenarios are satisfied.
3890 */
3891static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3892 int lp_clk_div, int tdsi_fclk)
3893{
3894 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3895 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3896 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3897 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3898 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3899
3900 /* maximum LP transition time according to Scenario 1 */
3901 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3902
3903 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3904 tlp_avail = thsbyte_clk * (blank - trans_lp);
3905
Archit Taneja2e063c32012-06-04 13:36:34 +05303906 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303907
3908 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3909 26) / 16;
3910
3911 return max(lp_inter, 0);
3912}
3913
Tomi Valkeinen57612172012-11-27 17:32:36 +02003914static void dsi_config_cmd_mode_interleaving(struct platform_device *dsidev)
Archit Taneja6f28c292012-05-15 11:32:18 +05303915{
Archit Taneja6f28c292012-05-15 11:32:18 +05303916 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3917 int blanking_mode;
3918 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3919 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3920 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3921 int tclk_trail, ths_exit, exiths_clk;
3922 bool ddr_alwon;
Archit Tanejae67458a2012-08-13 14:17:30 +05303923 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303924 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303925 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02003926 int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.regm_dsi + 1;
Archit Taneja6f28c292012-05-15 11:32:18 +05303927 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3928 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3929 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3930 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3931 u32 r;
3932
3933 r = dsi_read_reg(dsidev, DSI_CTRL);
3934 blanking_mode = FLD_GET(r, 20, 20);
3935 hfp_blanking_mode = FLD_GET(r, 21, 21);
3936 hbp_blanking_mode = FLD_GET(r, 22, 22);
3937 hsa_blanking_mode = FLD_GET(r, 23, 23);
3938
3939 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3940 hbp = FLD_GET(r, 11, 0);
3941 hfp = FLD_GET(r, 23, 12);
3942 hsa = FLD_GET(r, 31, 24);
3943
3944 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3945 ddr_clk_post = FLD_GET(r, 7, 0);
3946 ddr_clk_pre = FLD_GET(r, 15, 8);
3947
3948 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3949 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3950 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3951
3952 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3953 lp_clk_div = FLD_GET(r, 12, 0);
3954 ddr_alwon = FLD_GET(r, 13, 13);
3955
3956 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3957 ths_exit = FLD_GET(r, 7, 0);
3958
3959 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3960 tclk_trail = FLD_GET(r, 15, 8);
3961
3962 exiths_clk = ths_exit + tclk_trail;
3963
3964 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3965 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3966
3967 if (!hsa_blanking_mode) {
3968 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3969 enter_hs_mode_lat, exit_hs_mode_lat,
3970 exiths_clk, ddr_clk_pre, ddr_clk_post);
3971 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3972 enter_hs_mode_lat, exit_hs_mode_lat,
3973 lp_clk_div, dsi_fclk_hsdiv);
3974 }
3975
3976 if (!hfp_blanking_mode) {
3977 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3978 enter_hs_mode_lat, exit_hs_mode_lat,
3979 exiths_clk, ddr_clk_pre, ddr_clk_post);
3980 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3981 enter_hs_mode_lat, exit_hs_mode_lat,
3982 lp_clk_div, dsi_fclk_hsdiv);
3983 }
3984
3985 if (!hbp_blanking_mode) {
3986 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3987 enter_hs_mode_lat, exit_hs_mode_lat,
3988 exiths_clk, ddr_clk_pre, ddr_clk_post);
3989
3990 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3991 enter_hs_mode_lat, exit_hs_mode_lat,
3992 lp_clk_div, dsi_fclk_hsdiv);
3993 }
3994
3995 if (!blanking_mode) {
3996 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3997 enter_hs_mode_lat, exit_hs_mode_lat,
3998 exiths_clk, ddr_clk_pre, ddr_clk_post);
3999
4000 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
4001 enter_hs_mode_lat, exit_hs_mode_lat,
4002 lp_clk_div, dsi_fclk_hsdiv);
4003 }
4004
4005 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
4006 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
4007 bl_interleave_hs);
4008
4009 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
4010 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
4011 bl_interleave_lp);
4012
4013 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
4014 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
4015 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
4016 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
4017 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
4018
4019 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
4020 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
4021 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
4022 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
4023 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
4024
4025 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
4026 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
4027 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
4028 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
4029}
4030
Tomi Valkeinen57612172012-11-27 17:32:36 +02004031static int dsi_proto_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004032{
Archit Taneja02c39602012-08-10 15:01:33 +05304033 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004034 u32 r;
4035 int buswidth = 0;
4036
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304037 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02004038 DSI_FIFO_SIZE_32,
4039 DSI_FIFO_SIZE_32,
4040 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004041
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304042 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02004043 DSI_FIFO_SIZE_32,
4044 DSI_FIFO_SIZE_32,
4045 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004046
4047 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304048 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
4049 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
4050 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
4051 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004052
Archit Taneja02c39602012-08-10 15:01:33 +05304053 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004054 case 16:
4055 buswidth = 0;
4056 break;
4057 case 18:
4058 buswidth = 1;
4059 break;
4060 case 24:
4061 buswidth = 2;
4062 break;
4063 default:
4064 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03004065 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004066 }
4067
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304068 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004069 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
4070 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
4071 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
4072 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
4073 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
4074 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004075 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
4076 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05004077 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
4078 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
4079 /* DCS_CMD_CODE, 1=start, 0=continue */
4080 r = FLD_MOD(r, 0, 25, 25);
4081 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004082
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304083 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004084
Archit Taneja9e7e9372012-08-14 12:29:22 +05304085 dsi_config_vp_num_line_buffers(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304086
Archit Tanejadca2b152012-08-16 18:02:00 +05304087 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja9e7e9372012-08-14 12:29:22 +05304088 dsi_config_vp_sync_events(dsidev);
4089 dsi_config_blanking_modes(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004090 dsi_config_cmd_mode_interleaving(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304091 }
4092
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304093 dsi_vc_initial_config(dsidev, 0);
4094 dsi_vc_initial_config(dsidev, 1);
4095 dsi_vc_initial_config(dsidev, 2);
4096 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004097
4098 return 0;
4099}
4100
Archit Taneja9e7e9372012-08-14 12:29:22 +05304101static void dsi_proto_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004102{
Tomi Valkeinendb186442011-10-13 16:12:29 +03004103 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004104 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
4105 unsigned tclk_pre, tclk_post;
4106 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
4107 unsigned ths_trail, ths_exit;
4108 unsigned ddr_clk_pre, ddr_clk_post;
4109 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
4110 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03004111 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004112 u32 r;
4113
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304114 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004115 ths_prepare = FLD_GET(r, 31, 24);
4116 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
4117 ths_zero = ths_prepare_ths_zero - ths_prepare;
4118 ths_trail = FLD_GET(r, 15, 8);
4119 ths_exit = FLD_GET(r, 7, 0);
4120
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304121 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03004122 tlpx = FLD_GET(r, 20, 16) * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004123 tclk_trail = FLD_GET(r, 15, 8);
4124 tclk_zero = FLD_GET(r, 7, 0);
4125
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304126 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004127 tclk_prepare = FLD_GET(r, 7, 0);
4128
4129 /* min 8*UI */
4130 tclk_pre = 20;
4131 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304132 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004133
Archit Taneja8af6ff02011-09-05 16:48:27 +05304134 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004135
4136 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
4137 4);
4138 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
4139
4140 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
4141 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
4142
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304143 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004144 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
4145 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304146 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004147
4148 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
4149 ddr_clk_pre,
4150 ddr_clk_post);
4151
4152 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
4153 DIV_ROUND_UP(ths_prepare, 4) +
4154 DIV_ROUND_UP(ths_zero + 3, 4);
4155
4156 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
4157
4158 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
4159 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304160 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004161
4162 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
4163 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304164
Archit Tanejadca2b152012-08-16 18:02:00 +05304165 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05304166 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304167 int hsa = dsi->vm_timings.hsa;
4168 int hfp = dsi->vm_timings.hfp;
4169 int hbp = dsi->vm_timings.hbp;
4170 int vsa = dsi->vm_timings.vsa;
4171 int vfp = dsi->vm_timings.vfp;
4172 int vbp = dsi->vm_timings.vbp;
4173 int window_sync = dsi->vm_timings.window_sync;
4174 bool hsync_end = dsi->vm_timings.vp_hsync_end;
Archit Tanejae67458a2012-08-13 14:17:30 +05304175 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05304176 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304177 int tl, t_he, width_bytes;
4178
4179 t_he = hsync_end ?
4180 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
4181
4182 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
4183
4184 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
4185 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
4186 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
4187
4188 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
4189 hfp, hsync_end ? hsa : 0, tl);
4190 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
4191 vsa, timings->y_res);
4192
4193 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
4194 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
4195 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
4196 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
4197 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
4198
4199 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
4200 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
4201 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
4202 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
4203 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
4204 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
4205
4206 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
4207 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
4208 r = FLD_MOD(r, tl, 31, 16); /* TL */
4209 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
4210 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004211}
4212
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004213int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
4214 const struct omap_dsi_pin_config *pin_cfg)
4215{
4216 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4217 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4218 int num_pins;
4219 const int *pins;
4220 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
4221 int num_lanes;
4222 int i;
4223
4224 static const enum dsi_lane_function functions[] = {
4225 DSI_LANE_CLK,
4226 DSI_LANE_DATA1,
4227 DSI_LANE_DATA2,
4228 DSI_LANE_DATA3,
4229 DSI_LANE_DATA4,
4230 };
4231
4232 num_pins = pin_cfg->num_pins;
4233 pins = pin_cfg->pins;
4234
4235 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
4236 || num_pins % 2 != 0)
4237 return -EINVAL;
4238
4239 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
4240 lanes[i].function = DSI_LANE_UNUSED;
4241
4242 num_lanes = 0;
4243
4244 for (i = 0; i < num_pins; i += 2) {
4245 u8 lane, pol;
4246 int dx, dy;
4247
4248 dx = pins[i];
4249 dy = pins[i + 1];
4250
4251 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
4252 return -EINVAL;
4253
4254 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
4255 return -EINVAL;
4256
4257 if (dx & 1) {
4258 if (dy != dx - 1)
4259 return -EINVAL;
4260 pol = 1;
4261 } else {
4262 if (dy != dx + 1)
4263 return -EINVAL;
4264 pol = 0;
4265 }
4266
4267 lane = dx / 2;
4268
4269 lanes[lane].function = functions[i / 2];
4270 lanes[lane].polarity = pol;
4271 num_lanes++;
4272 }
4273
4274 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
4275 dsi->num_lanes_used = num_lanes;
4276
4277 return 0;
4278}
4279EXPORT_SYMBOL(omapdss_dsi_configure_pins);
4280
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004281static int dsi_set_clocks(struct omap_dss_device *dssdev,
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004282 unsigned long ddr_clk, unsigned long lp_clk)
4283{
4284 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4285 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4286 struct dsi_clock_info cinfo;
4287 struct dispc_clock_info dispc_cinfo;
4288 unsigned lp_clk_div;
4289 unsigned long dsi_fclk;
4290 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
4291 unsigned long pck;
4292 int r;
4293
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05304294 DSSDBG("Setting DSI clocks: ddr_clk %lu, lp_clk %lu", ddr_clk, lp_clk);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004295
Tomi Valkeinend66b1582012-09-24 15:15:06 +03004296 /* Calculate PLL output clock */
4297 r = dsi_pll_calc_ddrfreq(dsidev, ddr_clk * 4, &cinfo);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004298 if (r)
4299 goto err;
4300
Tomi Valkeinend66b1582012-09-24 15:15:06 +03004301 /* Calculate PLL's DSI clock */
4302 dsi_pll_calc_dsi_fck(dsidev, &cinfo);
4303
4304 /* Calculate PLL's DISPC clock and pck & lck divs */
4305 pck = cinfo.clkin4ddr / 16 * (dsi->num_lanes_used - 1) * 8 / bpp;
4306 DSSDBG("finding dispc dividers for pck %lu\n", pck);
4307 r = dsi_pll_calc_dispc_fck(dsidev, pck, &cinfo, &dispc_cinfo);
4308 if (r)
4309 goto err;
4310
4311 /* Calculate LP clock */
4312 dsi_fclk = cinfo.dsi_pll_hsdiv_dsi_clk;
4313 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk * 2);
4314
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004315 dsi->user_dsi_cinfo.regn = cinfo.regn;
4316 dsi->user_dsi_cinfo.regm = cinfo.regm;
4317 dsi->user_dsi_cinfo.regm_dispc = cinfo.regm_dispc;
4318 dsi->user_dsi_cinfo.regm_dsi = cinfo.regm_dsi;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004319
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004320 dsi->user_dsi_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004321
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004322 dsi->user_dispc_cinfo.lck_div = dispc_cinfo.lck_div;
4323 dsi->user_dispc_cinfo.pck_div = dispc_cinfo.pck_div;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004324
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004325 dsi->user_dispc_fclk_src = OMAP_DSS_CLK_SRC_FCK;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004326
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004327 dsi->user_lcd_clk_src =
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004328 dsi->module_id == 0 ?
4329 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
4330 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC;
4331
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004332 dsi->user_dsi_fclk_src =
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004333 dsi->module_id == 0 ?
4334 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
4335 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI;
4336
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004337 return 0;
4338err:
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004339 return r;
4340}
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004341
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004342int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304343{
4344 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05304345 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004346 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja02c39602012-08-10 15:01:33 +05304347 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004348 struct omap_dss_output *out = &dsi->output;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304349 u8 data_type;
4350 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004351 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304352
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004353 if (out == NULL || out->manager == NULL) {
4354 DSSERR("failed to enable display: no output/manager\n");
4355 return -ENODEV;
4356 }
4357
4358 r = dsi_display_init_dispc(dsidev, mgr);
4359 if (r)
4360 goto err_init_dispc;
4361
Archit Tanejadca2b152012-08-16 18:02:00 +05304362 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05304363 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004364 case OMAP_DSS_DSI_FMT_RGB888:
4365 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
4366 break;
4367 case OMAP_DSS_DSI_FMT_RGB666:
4368 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4369 break;
4370 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4371 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4372 break;
4373 case OMAP_DSS_DSI_FMT_RGB565:
4374 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4375 break;
4376 default:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004377 r = -EINVAL;
4378 goto err_pix_fmt;
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004379 };
Archit Taneja8af6ff02011-09-05 16:48:27 +05304380
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004381 dsi_if_enable(dsidev, false);
4382 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304383
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004384 /* MODE, 1 = video mode */
4385 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304386
Archit Tanejae67458a2012-08-13 14:17:30 +05304387 word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304388
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004389 dsi_vc_write_long_header(dsidev, channel, data_type,
4390 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304391
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004392 dsi_vc_enable(dsidev, channel, true);
4393 dsi_if_enable(dsidev, true);
4394 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304395
Archit Tanejaeea83402012-09-04 11:42:36 +05304396 r = dss_mgr_enable(mgr);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004397 if (r)
4398 goto err_mgr_enable;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304399
4400 return 0;
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004401
4402err_mgr_enable:
4403 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
4404 dsi_if_enable(dsidev, false);
4405 dsi_vc_enable(dsidev, channel, false);
4406 }
4407err_pix_fmt:
4408 dsi_display_uninit_dispc(dsidev, mgr);
4409err_init_dispc:
4410 return r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304411}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004412EXPORT_SYMBOL(dsi_enable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304413
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004414void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304415{
4416 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05304417 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004418 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304419
Archit Tanejadca2b152012-08-16 18:02:00 +05304420 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004421 dsi_if_enable(dsidev, false);
4422 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304423
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004424 /* MODE, 0 = command mode */
4425 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304426
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004427 dsi_vc_enable(dsidev, channel, true);
4428 dsi_if_enable(dsidev, true);
4429 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304430
Archit Tanejaeea83402012-09-04 11:42:36 +05304431 dss_mgr_disable(mgr);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004432
4433 dsi_display_uninit_dispc(dsidev, mgr);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304434}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004435EXPORT_SYMBOL(dsi_disable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304436
Tomi Valkeinen57612172012-11-27 17:32:36 +02004437static void dsi_update_screen_dispc(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004438{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304439 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004440 struct omap_overlay_manager *mgr = dsi->output.manager;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004441 unsigned bytespp;
4442 unsigned bytespl;
4443 unsigned bytespf;
4444 unsigned total_len;
4445 unsigned packet_payload;
4446 unsigned packet_len;
4447 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004448 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304449 const unsigned channel = dsi->update_channel;
Tomi Valkeinen99322572013-03-05 10:37:02 +02004450 const unsigned line_buf_size = dsi->line_buffer_size;
Archit Taneja55cd63a2012-08-09 15:41:13 +05304451 u16 w = dsi->timings.x_res;
4452 u16 h = dsi->timings.y_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004453
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004454 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004455
Archit Tanejad6049142011-08-22 11:58:08 +05304456 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004457
Archit Taneja02c39602012-08-10 15:01:33 +05304458 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004459 bytespl = w * bytespp;
4460 bytespf = bytespl * h;
4461
4462 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4463 * number of lines in a packet. See errata about VP_CLK_RATIO */
4464
4465 if (bytespf < line_buf_size)
4466 packet_payload = bytespf;
4467 else
4468 packet_payload = (line_buf_size) / bytespl * bytespl;
4469
4470 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4471 total_len = (bytespf / packet_payload) * packet_len;
4472
4473 if (bytespf % packet_payload)
4474 total_len += (bytespf % packet_payload) + 1;
4475
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004476 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304477 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004478
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304479 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304480 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004481
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304482 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004483 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4484 else
4485 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304486 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004487
4488 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4489 * because DSS interrupts are not capable of waking up the CPU and the
4490 * framedone interrupt could be delayed for quite a long time. I think
4491 * the same goes for any DSS interrupts, but for some reason I have not
4492 * seen the problem anywhere else than here.
4493 */
4494 dispc_disable_sidle();
4495
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304496 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004497
Archit Taneja49dbf582011-05-16 15:17:07 +05304498 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4499 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004500 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004501
Archit Tanejaeea83402012-09-04 11:42:36 +05304502 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304503
Archit Tanejaeea83402012-09-04 11:42:36 +05304504 dss_mgr_start_update(mgr);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004505
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304506 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004507 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4508 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304509 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004510
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304511 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004512
4513#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304514 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004515#endif
4516 }
4517}
4518
4519#ifdef DSI_CATCH_MISSING_TE
4520static void dsi_te_timeout(unsigned long arg)
4521{
4522 DSSERR("TE not received for 250ms!\n");
4523}
4524#endif
4525
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304526static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004527{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304528 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4529
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004530 /* SIDLEMODE back to smart-idle */
4531 dispc_enable_sidle();
4532
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304533 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004534 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304535 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004536 }
4537
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304538 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004539
4540 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304541 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004542}
4543
4544static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4545{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304546 struct dsi_data *dsi = container_of(work, struct dsi_data,
4547 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004548 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4549 * 250ms which would conflict with this timeout work. What should be
4550 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004551 * possibly scheduled framedone work. However, cancelling the transfer
4552 * on the HW is buggy, and would probably require resetting the whole
4553 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004554
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004555 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004556
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304557 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004558}
4559
Tomi Valkeinen15502022012-10-10 13:59:07 +03004560static void dsi_framedone_irq_callback(void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004561{
Archit Taneja9e7e9372012-08-14 12:29:22 +05304562 struct platform_device *dsidev = (struct platform_device *) data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304563 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4564
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004565 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4566 * turns itself off. However, DSI still has the pixels in its buffers,
4567 * and is sending the data.
4568 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004569
Tejun Heo136b5722012-08-21 13:18:24 -07004570 cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004571
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304572 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004573}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004574
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004575int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004576 void (*callback)(int, void *), void *data)
4577{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304578 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304579 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004580 u16 dw, dh;
4581
4582 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304583
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304584 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004585
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004586 dsi->framedone_callback = callback;
4587 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004588
Archit Tanejae3525742012-08-09 15:23:43 +05304589 dw = dsi->timings.x_res;
4590 dh = dsi->timings.y_res;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004591
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004592#ifdef DEBUG
4593 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304594 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004595#endif
Tomi Valkeinen57612172012-11-27 17:32:36 +02004596 dsi_update_screen_dispc(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004597
4598 return 0;
4599}
4600EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004601
4602/* Display funcs */
4603
Tomi Valkeinen57612172012-11-27 17:32:36 +02004604static int dsi_configure_dispc_clocks(struct platform_device *dsidev)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304605{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304606 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4607 struct dispc_clock_info dispc_cinfo;
4608 int r;
Tomi Valkeinen17518182013-03-07 11:21:45 +02004609 unsigned long fck;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304610
4611 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4612
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004613 dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div;
4614 dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304615
4616 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4617 if (r) {
4618 DSSERR("Failed to calc dispc clocks\n");
4619 return r;
4620 }
4621
4622 dsi->mgr_config.clock_info = dispc_cinfo;
4623
4624 return 0;
4625}
4626
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004627static int dsi_display_init_dispc(struct platform_device *dsidev,
4628 struct omap_overlay_manager *mgr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004629{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304630 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304631 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304632
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004633 dss_select_lcd_clk_source(mgr->id, dsi->user_lcd_clk_src);
4634
Archit Tanejadca2b152012-08-16 18:02:00 +05304635 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Archit Tanejae67458a2012-08-13 14:17:30 +05304636 dsi->timings.hsw = 1;
4637 dsi->timings.hfp = 1;
4638 dsi->timings.hbp = 1;
4639 dsi->timings.vsw = 1;
4640 dsi->timings.vfp = 0;
4641 dsi->timings.vbp = 0;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004642
Tomi Valkeinen15502022012-10-10 13:59:07 +03004643 r = dss_mgr_register_framedone_handler(mgr,
4644 dsi_framedone_irq_callback, dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304645 if (r) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004646 DSSERR("can't register FRAMEDONE handler\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304647 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304648 }
4649
Archit Taneja7d2572f2012-06-29 14:31:07 +05304650 dsi->mgr_config.stallmode = true;
4651 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304652 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304653 dsi->mgr_config.stallmode = false;
4654 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004655 }
4656
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304657 /*
4658 * override interlace, logic level and edge related parameters in
4659 * omap_video_timings with default values
4660 */
Archit Tanejae67458a2012-08-13 14:17:30 +05304661 dsi->timings.interlace = false;
4662 dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4663 dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4664 dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
4665 dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
4666 dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304667
Archit Tanejaeea83402012-09-04 11:42:36 +05304668 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304669
Tomi Valkeinen57612172012-11-27 17:32:36 +02004670 r = dsi_configure_dispc_clocks(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304671 if (r)
4672 goto err1;
4673
4674 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4675 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304676 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304677 dsi->mgr_config.lcden_sig_polarity = 0;
4678
Archit Tanejaeea83402012-09-04 11:42:36 +05304679 dss_mgr_set_lcd_config(mgr, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304680
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004681 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304682err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304683 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen15502022012-10-10 13:59:07 +03004684 dss_mgr_unregister_framedone_handler(mgr,
4685 dsi_framedone_irq_callback, dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304686err:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004687 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304688 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004689}
4690
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004691static void dsi_display_uninit_dispc(struct platform_device *dsidev,
4692 struct omap_overlay_manager *mgr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004693{
Archit Tanejadca2b152012-08-16 18:02:00 +05304694 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4695
Tomi Valkeinen15502022012-10-10 13:59:07 +03004696 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
4697 dss_mgr_unregister_framedone_handler(mgr,
4698 dsi_framedone_irq_callback, dsidev);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004699
4700 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004701}
4702
Tomi Valkeinen57612172012-11-27 17:32:36 +02004703static int dsi_configure_dsi_clocks(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004704{
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004705 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004706 struct dsi_clock_info cinfo;
4707 int r;
4708
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004709 cinfo = dsi->user_dsi_cinfo;
4710
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02004711 r = dsi_calc_clock_rates(dsidev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004712 if (r) {
4713 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004714 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004715 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004716
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304717 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004718 if (r) {
4719 DSSERR("Failed to set dsi clocks\n");
4720 return r;
4721 }
4722
4723 return 0;
4724}
4725
Tomi Valkeinen57612172012-11-27 17:32:36 +02004726static int dsi_display_init_dsi(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004727{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004728 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004729 int r;
4730
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304731 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004732 if (r)
4733 goto err0;
4734
Tomi Valkeinen57612172012-11-27 17:32:36 +02004735 r = dsi_configure_dsi_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004736 if (r)
4737 goto err1;
4738
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004739 dss_select_dsi_clk_source(dsi->module_id, dsi->user_dsi_fclk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004740
4741 DSSDBG("PLL OK\n");
4742
Archit Taneja9e7e9372012-08-14 12:29:22 +05304743 r = dsi_cio_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004744 if (r)
4745 goto err2;
4746
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304747 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004748
Archit Taneja9e7e9372012-08-14 12:29:22 +05304749 dsi_proto_timings(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004750 dsi_set_lp_clk_divisor(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004751
4752 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304753 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004754
Tomi Valkeinen57612172012-11-27 17:32:36 +02004755 r = dsi_proto_config(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004756 if (r)
4757 goto err3;
4758
4759 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304760 dsi_vc_enable(dsidev, 0, 1);
4761 dsi_vc_enable(dsidev, 1, 1);
4762 dsi_vc_enable(dsidev, 2, 1);
4763 dsi_vc_enable(dsidev, 3, 1);
4764 dsi_if_enable(dsidev, 1);
4765 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004766
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004767 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004768err3:
Archit Taneja9e7e9372012-08-14 12:29:22 +05304769 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004770err2:
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004771 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004772err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304773 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004774err0:
4775 return r;
4776}
4777
Tomi Valkeinen57612172012-11-27 17:32:36 +02004778static void dsi_display_uninit_dsi(struct platform_device *dsidev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004779 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004780{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304781 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304782
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304783 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304784 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004785
Ville Syrjäläd7370102010-04-22 22:50:09 +02004786 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304787 dsi_if_enable(dsidev, 0);
4788 dsi_vc_enable(dsidev, 0, 0);
4789 dsi_vc_enable(dsidev, 1, 0);
4790 dsi_vc_enable(dsidev, 2, 0);
4791 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004792
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004793 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja9e7e9372012-08-14 12:29:22 +05304794 dsi_cio_uninit(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304795 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004796}
4797
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004798int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004799{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304800 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304801 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004802 int r = 0;
4803
4804 DSSDBG("dsi_display_enable\n");
4805
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304806 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004807
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304808 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004809
4810 r = omap_dss_start_device(dssdev);
4811 if (r) {
4812 DSSERR("failed to start device\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004813 goto err_start_dev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004814 }
4815
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004816 r = dsi_runtime_get(dsidev);
4817 if (r)
4818 goto err_get_dsi;
4819
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304820 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004821
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004822 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004823
Tomi Valkeinen57612172012-11-27 17:32:36 +02004824 r = dsi_display_init_dsi(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004825 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004826 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004827
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304828 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004829
4830 return 0;
4831
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004832err_init_dsi:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304833 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004834 dsi_runtime_put(dsidev);
4835err_get_dsi:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004836 omap_dss_stop_device(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004837err_start_dev:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304838 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004839 DSSDBG("dsi_display_enable FAILED\n");
4840 return r;
4841}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004842EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004843
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004844void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004845 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004846{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304847 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304848 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304849
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004850 DSSDBG("dsi_display_disable\n");
4851
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304852 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004853
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304854 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004855
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004856 dsi_sync_vc(dsidev, 0);
4857 dsi_sync_vc(dsidev, 1);
4858 dsi_sync_vc(dsidev, 2);
4859 dsi_sync_vc(dsidev, 3);
4860
Tomi Valkeinen57612172012-11-27 17:32:36 +02004861 dsi_display_uninit_dsi(dsidev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004862
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004863 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304864 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004865
4866 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004867
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304868 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004869}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004870EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004871
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004872int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004873{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304874 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4875 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4876
4877 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004878 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004879}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004880EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004881
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004882int omapdss_dsi_set_config(struct omap_dss_device *dssdev,
4883 const struct omap_dss_dsi_config *config)
Archit Tanejae67458a2012-08-13 14:17:30 +05304884{
4885 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4886 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4887
4888 mutex_lock(&dsi->lock);
4889
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004890 dsi->timings = *config->timings;
4891 dsi->vm_timings = *config->vm_timings;
4892 dsi->pix_fmt = config->pixel_format;
4893 dsi->mode = config->mode;
4894
4895 dsi_set_clocks(dssdev, config->hs_clk, config->lp_clk);
Archit Tanejae67458a2012-08-13 14:17:30 +05304896
4897 mutex_unlock(&dsi->lock);
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004898
4899 return 0;
Archit Tanejae67458a2012-08-13 14:17:30 +05304900}
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004901EXPORT_SYMBOL(omapdss_dsi_set_config);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304902
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004903/*
4904 * Return a hardcoded channel for the DSI output. This should work for
4905 * current use cases, but this can be later expanded to either resolve
4906 * the channel in some more dynamic manner, or get the channel as a user
4907 * parameter.
4908 */
4909static enum omap_channel dsi_get_channel(int module_id)
4910{
4911 switch (omapdss_get_version()) {
4912 case OMAPDSS_VER_OMAP24xx:
4913 DSSWARN("DSI not supported\n");
4914 return OMAP_DSS_CHANNEL_LCD;
4915
4916 case OMAPDSS_VER_OMAP34xx_ES1:
4917 case OMAPDSS_VER_OMAP34xx_ES3:
4918 case OMAPDSS_VER_OMAP3630:
4919 case OMAPDSS_VER_AM35xx:
4920 return OMAP_DSS_CHANNEL_LCD;
4921
4922 case OMAPDSS_VER_OMAP4430_ES1:
4923 case OMAPDSS_VER_OMAP4430_ES2:
4924 case OMAPDSS_VER_OMAP4:
4925 switch (module_id) {
4926 case 0:
4927 return OMAP_DSS_CHANNEL_LCD;
4928 case 1:
4929 return OMAP_DSS_CHANNEL_LCD2;
4930 default:
4931 DSSWARN("unsupported module id\n");
4932 return OMAP_DSS_CHANNEL_LCD;
4933 }
4934
4935 case OMAPDSS_VER_OMAP5:
4936 switch (module_id) {
4937 case 0:
4938 return OMAP_DSS_CHANNEL_LCD;
4939 case 1:
4940 return OMAP_DSS_CHANNEL_LCD3;
4941 default:
4942 DSSWARN("unsupported module id\n");
4943 return OMAP_DSS_CHANNEL_LCD;
4944 }
4945
4946 default:
4947 DSSWARN("unsupported DSS version\n");
4948 return OMAP_DSS_CHANNEL_LCD;
4949 }
4950}
4951
Tomi Valkeinen9d8232a2012-03-01 16:58:39 +02004952static int __init dsi_init_display(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004953{
Archit Tanejaeea83402012-09-04 11:42:36 +05304954 struct platform_device *dsidev =
4955 dsi_get_dsidev_from_id(dssdev->phy.dsi.module);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304956 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4957
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004958 DSSDBG("DSI init\n");
4959
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304960 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004961 struct regulator *vdds_dsi;
4962
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304963 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004964
Tomi Valkeinen76eed4b2012-11-05 13:41:25 +02004965 /* DT HACK: try VCXIO to make omapdss work for o4 sdp/panda */
4966 if (IS_ERR(vdds_dsi))
4967 vdds_dsi = regulator_get(&dsi->pdev->dev, "VCXIO");
4968
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004969 if (IS_ERR(vdds_dsi)) {
4970 DSSERR("can't get VDDS_DSI regulator\n");
4971 return PTR_ERR(vdds_dsi);
4972 }
4973
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304974 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004975 }
4976
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004977 return 0;
4978}
4979
Archit Taneja5ee3c142011-03-02 12:35:53 +05304980int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4981{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304982 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4983 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304984 int i;
4985
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304986 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4987 if (!dsi->vc[i].dssdev) {
4988 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304989 *channel = i;
4990 return 0;
4991 }
4992 }
4993
4994 DSSERR("cannot get VC for display %s", dssdev->name);
4995 return -ENOSPC;
4996}
4997EXPORT_SYMBOL(omap_dsi_request_vc);
4998
4999int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
5000{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305001 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5002 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5003
Archit Taneja5ee3c142011-03-02 12:35:53 +05305004 if (vc_id < 0 || vc_id > 3) {
5005 DSSERR("VC ID out of range\n");
5006 return -EINVAL;
5007 }
5008
5009 if (channel < 0 || channel > 3) {
5010 DSSERR("Virtual Channel out of range\n");
5011 return -EINVAL;
5012 }
5013
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305014 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05305015 DSSERR("Virtual Channel not allocated to display %s\n",
5016 dssdev->name);
5017 return -EINVAL;
5018 }
5019
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305020 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305021
5022 return 0;
5023}
5024EXPORT_SYMBOL(omap_dsi_set_vc_id);
5025
5026void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
5027{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305028 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5029 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5030
Archit Taneja5ee3c142011-03-02 12:35:53 +05305031 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305032 dsi->vc[channel].dssdev == dssdev) {
5033 dsi->vc[channel].dssdev = NULL;
5034 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305035 }
5036}
5037EXPORT_SYMBOL(omap_dsi_release_vc);
5038
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305039void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005040{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305041 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305042 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305043 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
5044 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005045}
5046
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305047void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005048{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305049 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305050 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305051 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
5052 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005053}
5054
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305055static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05005056{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305057 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5058
5059 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
5060 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
5061 dsi->regm_dispc_max =
5062 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
5063 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
5064 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
5065 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
5066 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05005067}
5068
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005069static int dsi_get_clocks(struct platform_device *dsidev)
5070{
5071 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5072 struct clk *clk;
5073
5074 clk = clk_get(&dsidev->dev, "fck");
5075 if (IS_ERR(clk)) {
5076 DSSERR("can't get fck\n");
5077 return PTR_ERR(clk);
5078 }
5079
5080 dsi->dss_clk = clk;
5081
Tomi Valkeinenbfe4f8d2011-08-04 11:22:54 +03005082 clk = clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005083 if (IS_ERR(clk)) {
5084 DSSERR("can't get sys_clk\n");
5085 clk_put(dsi->dss_clk);
5086 dsi->dss_clk = NULL;
5087 return PTR_ERR(clk);
5088 }
5089
5090 dsi->sys_clk = clk;
5091
5092 return 0;
5093}
5094
5095static void dsi_put_clocks(struct platform_device *dsidev)
5096{
5097 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5098
5099 if (dsi->dss_clk)
5100 clk_put(dsi->dss_clk);
5101 if (dsi->sys_clk)
5102 clk_put(dsi->sys_clk);
5103}
5104
Tomi Valkeinen15216532012-09-06 14:29:31 +03005105static struct omap_dss_device * __init dsi_find_dssdev(struct platform_device *pdev)
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005106{
Tomi Valkeinen15216532012-09-06 14:29:31 +03005107 struct omap_dss_board_info *pdata = pdev->dev.platform_data;
5108 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
Tomi Valkeinen2bbcce52012-10-29 12:40:46 +02005109 const char *def_disp_name = omapdss_get_default_display_name();
Tomi Valkeinen15216532012-09-06 14:29:31 +03005110 struct omap_dss_device *def_dssdev;
5111 int i;
5112
5113 def_dssdev = NULL;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005114
5115 for (i = 0; i < pdata->num_devices; ++i) {
5116 struct omap_dss_device *dssdev = pdata->devices[i];
5117
5118 if (dssdev->type != OMAP_DISPLAY_TYPE_DSI)
5119 continue;
5120
5121 if (dssdev->phy.dsi.module != dsi->module_id)
5122 continue;
5123
Tomi Valkeinen15216532012-09-06 14:29:31 +03005124 if (def_dssdev == NULL)
5125 def_dssdev = dssdev;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005126
Tomi Valkeinen15216532012-09-06 14:29:31 +03005127 if (def_disp_name != NULL &&
5128 strcmp(dssdev->name, def_disp_name) == 0) {
5129 def_dssdev = dssdev;
5130 break;
5131 }
5132 }
5133
5134 return def_dssdev;
5135}
5136
5137static void __init dsi_probe_pdata(struct platform_device *dsidev)
5138{
Tomi Valkeinen486c0e12012-12-07 12:50:08 +02005139 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005140 struct omap_dss_device *plat_dssdev;
Tomi Valkeinen15216532012-09-06 14:29:31 +03005141 struct omap_dss_device *dssdev;
5142 int r;
5143
Tomi Valkeinen52744842012-09-10 13:58:29 +03005144 plat_dssdev = dsi_find_dssdev(dsidev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005145
Tomi Valkeinen52744842012-09-10 13:58:29 +03005146 if (!plat_dssdev)
5147 return;
5148
5149 dssdev = dss_alloc_and_init_device(&dsidev->dev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005150 if (!dssdev)
5151 return;
5152
Tomi Valkeinen52744842012-09-10 13:58:29 +03005153 dss_copy_device_pdata(dssdev, plat_dssdev);
5154
Tomi Valkeinen15216532012-09-06 14:29:31 +03005155 r = dsi_init_display(dssdev);
5156 if (r) {
5157 DSSERR("device %s init failed: %d\n", dssdev->name, r);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005158 dss_put_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005159 return;
5160 }
5161
Tomi Valkeinen486c0e12012-12-07 12:50:08 +02005162 r = omapdss_output_set_device(&dsi->output, dssdev);
5163 if (r) {
5164 DSSERR("failed to connect output to new device: %s\n",
5165 dssdev->name);
5166 dss_put_device(dssdev);
5167 return;
5168 }
5169
Tomi Valkeinen52744842012-09-10 13:58:29 +03005170 r = dss_add_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005171 if (r) {
5172 DSSERR("device %s register failed: %d\n", dssdev->name, r);
Tomi Valkeinen486c0e12012-12-07 12:50:08 +02005173 omapdss_output_unset_device(&dsi->output);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005174 dss_put_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005175 return;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005176 }
5177}
5178
Archit Taneja81b87f52012-09-26 16:30:49 +05305179static void __init dsi_init_output(struct platform_device *dsidev)
5180{
5181 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5182 struct omap_dss_output *out = &dsi->output;
5183
5184 out->pdev = dsidev;
5185 out->id = dsi->module_id == 0 ?
5186 OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;
5187
5188 out->type = OMAP_DISPLAY_TYPE_DSI;
Tomi Valkeinen7286a082013-02-18 13:06:01 +02005189 out->name = dsi->module_id == 0 ? "dsi.0" : "dsi.1";
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005190 out->dispc_channel = dsi_get_channel(dsi->module_id);
Archit Taneja81b87f52012-09-26 16:30:49 +05305191
5192 dss_register_output(out);
5193}
5194
5195static void __exit dsi_uninit_output(struct platform_device *dsidev)
5196{
5197 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5198 struct omap_dss_output *out = &dsi->output;
5199
5200 dss_unregister_output(out);
5201}
5202
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005203/* DSI1 HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005204static int __init omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005205{
5206 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005207 int r, i;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00005208 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305209 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005210
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005211 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005212 if (!dsi)
5213 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305214
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005215 dsi->module_id = dsidev->id;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305216 dsi->pdev = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305217 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305218
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305219 spin_lock_init(&dsi->irq_lock);
5220 spin_lock_init(&dsi->errors_lock);
5221 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005222
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005223#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305224 spin_lock_init(&dsi->irq_stats_lock);
5225 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005226#endif
5227
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305228 mutex_init(&dsi->lock);
5229 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005230
Tejun Heo203b42f2012-08-21 13:18:23 -07005231 INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
5232 dsi_framedone_timeout_work_callback);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305233
5234#ifdef DSI_CATCH_MISSING_TE
5235 init_timer(&dsi->te_timer);
5236 dsi->te_timer.function = dsi_te_timeout;
5237 dsi->te_timer.data = 0;
5238#endif
5239 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
5240 if (!dsi_mem) {
5241 DSSERR("can't get IORESOURCE_MEM DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005242 return -EINVAL;
archit tanejaaffe3602011-02-23 08:41:03 +00005243 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005244
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005245 dsi->base = devm_ioremap(&dsidev->dev, dsi_mem->start,
5246 resource_size(dsi_mem));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305247 if (!dsi->base) {
5248 DSSERR("can't ioremap DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005249 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305250 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005251
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305252 dsi->irq = platform_get_irq(dsi->pdev, 0);
5253 if (dsi->irq < 0) {
5254 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005255 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305256 }
archit tanejaaffe3602011-02-23 08:41:03 +00005257
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005258 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5259 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005260 if (r < 0) {
5261 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005262 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005263 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005264
Archit Taneja5ee3c142011-03-02 12:35:53 +05305265 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305266 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305267 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305268 dsi->vc[i].dssdev = NULL;
5269 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305270 }
5271
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305272 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05005273
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005274 r = dsi_get_clocks(dsidev);
5275 if (r)
5276 return r;
5277
5278 pm_runtime_enable(&dsidev->dev);
5279
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005280 r = dsi_runtime_get(dsidev);
5281 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005282 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005283
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305284 rev = dsi_read_reg(dsidev, DSI_REVISION);
5285 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005286 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5287
Tomi Valkeinend9820852011-10-12 15:05:59 +03005288 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5289 * of data to 3 by default */
5290 if (dss_has_feature(FEAT_DSI_GNQ))
5291 /* NB_DATA_LANES */
5292 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5293 else
5294 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305295
Tomi Valkeinen99322572013-03-05 10:37:02 +02005296 dsi->line_buffer_size = dsi_get_line_buf_size(dsidev);
5297
Archit Taneja81b87f52012-09-26 16:30:49 +05305298 dsi_init_output(dsidev);
5299
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005300 dsi_probe_pdata(dsidev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005301
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005302 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005303
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005304 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005305 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005306 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005307 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5308
5309#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005310 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005311 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005312 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005313 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5314#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005315 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005316
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005317err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005318 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005319 dsi_put_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005320 return r;
5321}
5322
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005323static int __exit omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005324{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305325 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5326
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005327 WARN_ON(dsi->scp_clk_refcount > 0);
5328
Tomi Valkeinen52744842012-09-10 13:58:29 +03005329 dss_unregister_child_devices(&dsidev->dev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005330
Archit Taneja81b87f52012-09-26 16:30:49 +05305331 dsi_uninit_output(dsidev);
5332
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005333 pm_runtime_disable(&dsidev->dev);
5334
5335 dsi_put_clocks(dsidev);
5336
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305337 if (dsi->vdds_dsi_reg != NULL) {
5338 if (dsi->vdds_dsi_enabled) {
5339 regulator_disable(dsi->vdds_dsi_reg);
5340 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02005341 }
5342
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305343 regulator_put(dsi->vdds_dsi_reg);
5344 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005345 }
5346
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005347 return 0;
5348}
5349
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005350static int dsi_runtime_suspend(struct device *dev)
5351{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005352 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005353
5354 return 0;
5355}
5356
5357static int dsi_runtime_resume(struct device *dev)
5358{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005359 int r;
5360
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005361 r = dispc_runtime_get();
5362 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005363 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005364
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005365 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005366}
5367
5368static const struct dev_pm_ops dsi_pm_ops = {
5369 .runtime_suspend = dsi_runtime_suspend,
5370 .runtime_resume = dsi_runtime_resume,
5371};
5372
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005373static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005374 .remove = __exit_p(omap_dsihw_remove),
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005375 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005376 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005377 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005378 .pm = &dsi_pm_ops,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005379 },
5380};
5381
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005382int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005383{
Tomi Valkeinen61055d42012-03-07 12:53:38 +02005384 return platform_driver_probe(&omap_dsihw_driver, omap_dsihw_probe);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005385}
5386
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005387void __exit dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005388{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005389 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005390}