blob: b20469425865d21299b4d34b1572c866de878bf2 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000022#include <linux/interrupt.h>
Sujith394cf0a2009-02-09 13:26:54 +053023#include <linux/leds.h>
Felix Fietkau9f42c2b2010-06-12 00:34:01 -040024#include <linux/completion.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070025
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080026#include "common.h"
Oleksij Rempel9d83cd52014-05-11 10:04:35 +020027#include "debug.h"
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +053028#include "mci.h"
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +020029#include "dfs.h"
Sujith Manoharanf65c0822013-12-18 09:53:18 +053030#include "spectral.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080031
Sujith394cf0a2009-02-09 13:26:54 +053032struct ath_node;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070033
Sujith Manoharan7b6ef992013-12-18 09:53:19 +053034extern struct ieee80211_ops ath9k_ops;
35extern int ath9k_modparam_nohwcrypt;
36extern int led_blink;
37extern bool is_ath9k_unloaded;
Sujith394cf0a2009-02-09 13:26:54 +053038
Sujith394cf0a2009-02-09 13:26:54 +053039struct ath_config {
Sujith394cf0a2009-02-09 13:26:54 +053040 u16 txpowlimit;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070041};
42
Sujith394cf0a2009-02-09 13:26:54 +053043/*************************/
44/* Descriptor Management */
45/*************************/
46
Sujith Manoharan7b6ef992013-12-18 09:53:19 +053047#define ATH_TXSTATUS_RING_SIZE 512
48
49/* Macro to expand scalars to 64-bit objects */
50#define ito64(x) (sizeof(x) == 1) ? \
51 (((unsigned long long int)(x)) & (0xff)) : \
52 (sizeof(x) == 2) ? \
53 (((unsigned long long int)(x)) & 0xffff) : \
54 ((sizeof(x) == 4) ? \
55 (((unsigned long long int)(x)) & 0xffffffff) : \
56 (unsigned long long int)(x))
57
Sujith394cf0a2009-02-09 13:26:54 +053058#define ATH_TXBUF_RESET(_bf) do { \
Sujith394cf0a2009-02-09 13:26:54 +053059 (_bf)->bf_lastbf = NULL; \
60 (_bf)->bf_next = NULL; \
61 memset(&((_bf)->bf_state), 0, \
62 sizeof(struct ath_buf_state)); \
63 } while (0)
64
Mohammed Shafi Shajakhanc3d77692011-06-28 17:30:54 +053065#define DS2PHYS(_dd, _ds) \
66 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
67#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
68#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
69
Sujith394cf0a2009-02-09 13:26:54 +053070struct ath_descdma {
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -040071 void *dd_desc;
Sujith17d79042009-02-09 13:27:03 +053072 dma_addr_t dd_desc_paddr;
73 u32 dd_desc_len;
Sujith394cf0a2009-02-09 13:26:54 +053074};
75
76int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
77 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -040078 int nbuf, int ndesc, bool is_tx);
Sujith394cf0a2009-02-09 13:26:54 +053079
80/***********/
81/* RX / TX */
82/***********/
83
Sujith Manoharan7b6ef992013-12-18 09:53:19 +053084#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
85
86/* increment with wrap-around */
87#define INCR(_l, _sz) do { \
88 (_l)++; \
89 (_l) &= ((_sz) - 1); \
90 } while (0)
91
Sujith394cf0a2009-02-09 13:26:54 +053092#define ATH_RXBUF 512
Sujith394cf0a2009-02-09 13:26:54 +053093#define ATH_TXBUF 512
Felix Fietkau84642d62010-06-01 21:33:13 +020094#define ATH_TXBUF_RESERVE 5
95#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
Sujith394cf0a2009-02-09 13:26:54 +053096#define ATH_TXMAXTRY 13
Sujith Manoharan7b6ef992013-12-18 09:53:19 +053097#define ATH_MAX_SW_RETRIES 30
Sujith394cf0a2009-02-09 13:26:54 +053098
99#define TID_TO_WME_AC(_tid) \
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530100 ((((_tid) == 0) || ((_tid) == 3)) ? IEEE80211_AC_BE : \
101 (((_tid) == 1) || ((_tid) == 2)) ? IEEE80211_AC_BK : \
102 (((_tid) == 4) || ((_tid) == 5)) ? IEEE80211_AC_VI : \
103 IEEE80211_AC_VO)
Sujith394cf0a2009-02-09 13:26:54 +0530104
Sujith394cf0a2009-02-09 13:26:54 +0530105#define ATH_AGGR_DELIM_SZ 4
106#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
107/* number of delimiters for encryption padding */
108#define ATH_AGGR_ENCRYPTDELIM 10
109/* minimum h/w qdepth to be sustained to maximize aggregation */
110#define ATH_AGGR_MIN_QDEPTH 2
Felix Fietkau2800e822013-08-06 14:18:11 +0200111/* minimum h/w qdepth for non-aggregated traffic */
112#define ATH_NON_AGGR_MIN_QDEPTH 8
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530113#define ATH_TX_COMPLETE_POLL_INT 1000
114#define ATH_TXFIFO_DEPTH 8
115#define ATH_TX_ERROR 0x01
Sujith394cf0a2009-02-09 13:26:54 +0530116
Felix Fietkaud463af42014-04-06 00:37:03 +0200117/* Stop tx traffic 1ms before the GO goes away */
118#define ATH_P2P_PS_STOP_TIME 1000
119
Sujith394cf0a2009-02-09 13:26:54 +0530120#define IEEE80211_SEQ_SEQ_SHIFT 4
121#define IEEE80211_SEQ_MAX 4096
Sujith394cf0a2009-02-09 13:26:54 +0530122#define IEEE80211_WEP_IVLEN 3
123#define IEEE80211_WEP_KIDLEN 1
124#define IEEE80211_WEP_CRCLEN 4
125#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
126 (IEEE80211_WEP_IVLEN + \
127 IEEE80211_WEP_KIDLEN + \
128 IEEE80211_WEP_CRCLEN))
129
130/* return whether a bit at index _n in bitmap _bm is set
131 * _sz is the size of the bitmap */
132#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
133 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
134
135/* return block-ack bitmap index given sequence and starting sequence */
136#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
137
Felix Fietkau156369f2011-12-14 22:08:04 +0100138/* return the seqno for _start + _offset */
139#define ATH_BA_INDEX2SEQ(_seq, _offset) (((_seq) + (_offset)) & (IEEE80211_SEQ_MAX - 1))
140
Sujith394cf0a2009-02-09 13:26:54 +0530141/* returns delimiter padding required given the packet length */
142#define ATH_AGGR_GET_NDELIM(_len) \
Vasanthakumar Thiagarajan39ec2992010-11-10 05:03:15 -0800143 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
144 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
Sujith394cf0a2009-02-09 13:26:54 +0530145
146#define BAW_WITHIN(_start, _bawsz, _seqno) \
147 ((((_seqno) - (_start)) & 4095) < (_bawsz))
148
Sujith394cf0a2009-02-09 13:26:54 +0530149#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
150
Sujith Manoharan350e2dc2014-01-13 07:29:30 +0530151#define IS_HT_RATE(rate) (rate & 0x80)
152#define IS_CCK_RATE(rate) ((rate >= 0x18) && (rate <= 0x1e))
153#define IS_OFDM_RATE(rate) ((rate >= 0x8) && (rate <= 0xf))
Sujith Manoharan365d2eb2012-09-26 12:22:08 +0530154
Sujith Manoharan9e495a22014-02-06 10:22:55 +0530155enum {
156 WLAN_RC_PHY_OFDM,
157 WLAN_RC_PHY_CCK,
158};
159
Sujith394cf0a2009-02-09 13:26:54 +0530160struct ath_txq {
Ben Greear60f2d1d2011-01-09 23:11:52 -0800161 int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
162 u32 axq_qnum; /* ath9k hardware queue number */
Felix Fietkaufce041b2011-05-19 12:20:25 +0200163 void *axq_link;
Sujith17d79042009-02-09 13:27:03 +0530164 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530165 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530166 u32 axq_depth;
Felix Fietkau4b3ba662010-12-17 00:57:00 +0100167 u32 axq_ampdu_depth;
Sujith17d79042009-02-09 13:27:03 +0530168 bool stopped;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400169 bool axq_tx_inprogress;
Sujith394cf0a2009-02-09 13:26:54 +0530170 struct list_head axq_acq;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400171 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400172 u8 txq_headidx;
173 u8 txq_tailidx;
Felix Fietkau066dae92010-11-07 14:59:39 +0100174 int pending_frames;
Felix Fietkau23de5dc2011-12-19 16:45:54 +0100175 struct sk_buff_head complete_q;
Sujith394cf0a2009-02-09 13:26:54 +0530176};
177
Sujith93ef24b2010-05-20 15:34:40 +0530178struct ath_atx_ac {
Felix Fietkau066dae92010-11-07 14:59:39 +0100179 struct ath_txq *txq;
Sujith93ef24b2010-05-20 15:34:40 +0530180 struct list_head list;
181 struct list_head tid_q;
Felix Fietkau55195412011-04-17 23:28:09 +0200182 bool clear_ps_filter;
Felix Fietkau50676b82013-08-10 15:59:16 +0200183 bool sched;
Sujith93ef24b2010-05-20 15:34:40 +0530184};
185
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100186struct ath_frame_info {
Felix Fietkau56dc6332011-08-28 00:32:22 +0200187 struct ath_buf *bf;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100188 int framelen;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100189 enum ath9k_key_type keytype;
Felix Fietkaua75c0622011-08-28 00:32:21 +0200190 u8 keyix;
Felix Fietkau80b08a82012-06-15 03:04:53 +0200191 u8 rtscts_rate;
Felix Fietkau8fed1402013-08-06 14:18:07 +0200192 u8 retries : 7;
193 u8 baw_tracked : 1;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100194};
195
Felix Fietkau1a04d592013-10-11 23:30:52 +0200196struct ath_rxbuf {
197 struct list_head list;
198 struct sk_buff *bf_mpdu;
199 void *bf_desc;
200 dma_addr_t bf_daddr;
201 dma_addr_t bf_buf_addr;
202};
203
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530204/**
205 * enum buffer_type - Buffer type flags
206 *
207 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
208 * @BUF_AGGR: Indicates whether the buffer can be aggregated
209 * (used in aggregation scheduling)
210 */
211enum buffer_type {
212 BUF_AMPDU = BIT(0),
213 BUF_AGGR = BIT(1),
214};
215
216#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
217#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
218
Sujith93ef24b2010-05-20 15:34:40 +0530219struct ath_buf_state {
Sujith93ef24b2010-05-20 15:34:40 +0530220 u8 bf_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400221 u8 bfs_paprd;
Felix Fietkau399c6482011-09-14 21:24:17 +0200222 u8 ndelim;
Felix Fietkau50676b82013-08-10 15:59:16 +0200223 bool stale;
Felix Fietkau6a0ddae2011-08-28 00:32:23 +0200224 u16 seqno;
Mohammed Shafi Shajakhan9cf04dc2011-02-04 18:38:23 +0530225 unsigned long bfs_paprd_timestamp;
Sujith93ef24b2010-05-20 15:34:40 +0530226};
227
228struct ath_buf {
229 struct list_head list;
230 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
231 an aggregate) */
232 struct ath_buf *bf_next; /* next subframe in the aggregate */
233 struct sk_buff *bf_mpdu; /* enclosing frame structure */
234 void *bf_desc; /* virtual addr of desc */
235 dma_addr_t bf_daddr; /* physical addr of desc */
Ben Greearc1739eb32010-10-14 12:45:29 -0700236 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
Felix Fietkau79acac02013-04-22 23:11:44 +0200237 struct ieee80211_tx_rate rates[4];
Sujith93ef24b2010-05-20 15:34:40 +0530238 struct ath_buf_state bf_state;
Sujith93ef24b2010-05-20 15:34:40 +0530239};
240
241struct ath_atx_tid {
242 struct list_head list;
Felix Fietkau56dc6332011-08-28 00:32:22 +0200243 struct sk_buff_head buf_q;
Felix Fietkaubb195ff2013-08-06 14:18:03 +0200244 struct sk_buff_head retry_q;
Sujith93ef24b2010-05-20 15:34:40 +0530245 struct ath_node *an;
246 struct ath_atx_ac *ac;
Felix Fietkau81ee13b2010-09-20 13:45:36 +0200247 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
Sujith93ef24b2010-05-20 15:34:40 +0530248 u16 seq_start;
249 u16 seq_next;
250 u16 baw_size;
Felix Fietkau50676b82013-08-10 15:59:16 +0200251 u8 tidno;
Sujith93ef24b2010-05-20 15:34:40 +0530252 int baw_head; /* first un-acked tx buffer */
253 int baw_tail; /* next unused tx buffer slot */
Felix Fietkau50676b82013-08-10 15:59:16 +0200254
255 s8 bar_index;
Felix Fietkau08c96ab2013-05-18 21:28:15 +0200256 bool sched;
Felix Fietkau08c96ab2013-05-18 21:28:15 +0200257 bool active;
Sujith93ef24b2010-05-20 15:34:40 +0530258};
259
260struct ath_node {
Sujith Manoharana145daf2012-11-28 15:08:54 +0530261 struct ath_softc *sc;
Ben Greear7f010c92011-01-09 23:11:49 -0800262 struct ieee80211_sta *sta; /* station struct we're part of */
Ben Greear7e1e3862011-11-03 11:33:13 -0700263 struct ieee80211_vif *vif; /* interface with which we're associated */
Sujith Manoharande7b7602012-11-28 15:08:53 +0530264 struct ath_atx_tid tid[IEEE80211_NUM_TIDS];
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530265 struct ath_atx_ac ac[IEEE80211_NUM_ACS];
Felix Fietkau93ae2dd2011-04-17 23:28:10 +0200266
Sujith93ef24b2010-05-20 15:34:40 +0530267 u16 maxampdu;
268 u8 mpdudensity;
Felix Fietkau50676b82013-08-10 15:59:16 +0200269 s8 ps_key;
Felix Fietkau55195412011-04-17 23:28:09 +0200270
271 bool sleeping;
Felix Fietkauf89d1bc2013-08-06 14:18:13 +0200272 bool no_ps_filter;
Sujith Manoharan350e2dc2014-01-13 07:29:30 +0530273
274#ifdef CONFIG_ATH9K_STATION_STATISTICS
275 struct ath_rx_rate_stats rx_rate_stats;
276#endif
Rajkumar Manoharan4bbf4412014-05-22 12:35:49 +0530277 u8 key_idx[4];
Sujith93ef24b2010-05-20 15:34:40 +0530278};
279
Sujith394cf0a2009-02-09 13:26:54 +0530280struct ath_tx_control {
281 struct ath_txq *txq;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100282 struct ath_node *an;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400283 u8 paprd;
Thomas Huehn36323f82012-07-23 21:33:42 +0200284 struct ieee80211_sta *sta;
Sujith394cf0a2009-02-09 13:26:54 +0530285};
286
Sujith394cf0a2009-02-09 13:26:54 +0530287
Ben Greear60f2d1d2011-01-09 23:11:52 -0800288/**
289 * @txq_map: Index is mac80211 queue number. This is
290 * not necessarily the same as the hardware queue number
291 * (axq_qnum).
292 */
Sujith394cf0a2009-02-09 13:26:54 +0530293struct ath_tx {
294 u16 seq_no;
295 u32 txqsetup;
Sujith394cf0a2009-02-09 13:26:54 +0530296 spinlock_t txbuflock;
297 struct list_head txbuf;
298 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
299 struct ath_descdma txdma;
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530300 struct ath_txq *txq_map[IEEE80211_NUM_ACS];
Felix Fietkauf2c7a792013-06-07 18:12:00 +0200301 struct ath_txq *uapsdq;
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530302 u32 txq_max_pending[IEEE80211_NUM_ACS];
303 u16 max_aggr_framelen[IEEE80211_NUM_ACS][4][32];
Sujith394cf0a2009-02-09 13:26:54 +0530304};
305
Felix Fietkaub5c804752010-04-15 17:38:48 -0400306struct ath_rx_edma {
307 struct sk_buff_head rx_fifo;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400308 u32 rx_fifo_hwsize;
309};
310
Sujith394cf0a2009-02-09 13:26:54 +0530311struct ath_rx {
312 u8 defant;
313 u8 rxotherant;
Felix Fietkau723e7112013-04-08 00:04:11 +0200314 bool discard_next;
Sujith394cf0a2009-02-09 13:26:54 +0530315 u32 *rxlink;
Rajkumar Manoharan6995fb82012-06-04 16:28:52 +0530316 u32 num_pkts;
Sujith394cf0a2009-02-09 13:26:54 +0530317 unsigned int rxfilter;
Sujith394cf0a2009-02-09 13:26:54 +0530318 struct list_head rxbuf;
319 struct ath_descdma rxdma;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400320 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
Felix Fietkau0d955212011-01-26 18:23:27 +0100321
Felix Fietkau1a04d592013-10-11 23:30:52 +0200322 struct ath_rxbuf *buf_hold;
Felix Fietkau0d955212011-01-26 18:23:27 +0100323 struct sk_buff *frag;
Christian Lamparter21fbbca2013-01-30 23:37:41 +0100324
325 u32 ampdu_ref;
Sujith394cf0a2009-02-09 13:26:54 +0530326};
327
328int ath_startrecv(struct ath_softc *sc);
329bool ath_stoprecv(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530330u32 ath_calcrxfilter(struct ath_softc *sc);
331int ath_rx_init(struct ath_softc *sc, int nbufs);
332void ath_rx_cleanup(struct ath_softc *sc);
Felix Fietkaub5c804752010-04-15 17:38:48 -0400333int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
Sujith394cf0a2009-02-09 13:26:54 +0530334struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530335void ath_txq_lock(struct ath_softc *sc, struct ath_txq *txq);
336void ath_txq_unlock(struct ath_softc *sc, struct ath_txq *txq);
337void ath_txq_unlock_complete(struct ath_softc *sc, struct ath_txq *txq);
Sujith394cf0a2009-02-09 13:26:54 +0530338void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
Felix Fietkau13815592013-01-20 18:51:53 +0100339bool ath_drain_all_txq(struct ath_softc *sc);
340void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq);
Sujith394cf0a2009-02-09 13:26:54 +0530341void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
342void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
343void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
344int ath_tx_init(struct ath_softc *sc, int nbufs);
Sujith394cf0a2009-02-09 13:26:54 +0530345int ath_txq_update(struct ath_softc *sc, int qnum,
346 struct ath9k_tx_queue_info *q);
Felix Fietkauaa5955c2012-07-15 19:53:36 +0200347void ath_update_max_aggr_framelen(struct ath_softc *sc, int queue, int txop);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200348int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530349 struct ath_tx_control *txctl);
Felix Fietkau59505c02013-06-07 18:12:02 +0200350void ath_tx_cabq(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
351 struct sk_buff *skb);
Sujith394cf0a2009-02-09 13:26:54 +0530352void ath_tx_tasklet(struct ath_softc *sc);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400353void ath_tx_edma_tasklet(struct ath_softc *sc);
Felix Fietkau231c3a12010-09-20 19:35:28 +0200354int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
355 u16 tid, u16 *ssn);
Sujithf83da962009-07-23 15:32:37 +0530356void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Sujith394cf0a2009-02-09 13:26:54 +0530357void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
358
Felix Fietkau55195412011-04-17 23:28:09 +0200359void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
Johannes Berg042ec452011-09-29 16:04:26 +0200360void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
361 struct ath_node *an);
Felix Fietkau86a22ac2013-06-07 18:12:01 +0200362void ath9k_release_buffered_frames(struct ieee80211_hw *hw,
363 struct ieee80211_sta *sta,
364 u16 tids, int nframes,
365 enum ieee80211_frame_release_type reason,
366 bool more_data);
Felix Fietkau55195412011-04-17 23:28:09 +0200367
Sujith394cf0a2009-02-09 13:26:54 +0530368/********/
Sujith17d79042009-02-09 13:27:03 +0530369/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530370/********/
371
Sujith17d79042009-02-09 13:27:03 +0530372struct ath_vif {
Felix Fietkaud463af42014-04-06 00:37:03 +0200373 struct ieee80211_vif *vif;
Felix Fietkauf89d1bc2013-08-06 14:18:13 +0200374 struct ath_node mcast_node;
Sujith394cf0a2009-02-09 13:26:54 +0530375 int av_bslot;
Sujith Manoharanaa45fe92012-07-17 17:16:03 +0530376 bool primary_sta_vif;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200377 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530378 struct ath_buf *av_bcbuf;
Felix Fietkaud463af42014-04-06 00:37:03 +0200379
380 /* P2P Client */
381 struct ieee80211_noa_data noa;
Sujith394cf0a2009-02-09 13:26:54 +0530382};
383
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530384struct ath9k_vif_iter_data {
385 u8 hw_macaddr[ETH_ALEN]; /* address of the first vif */
386 u8 mask[ETH_ALEN]; /* bssid mask */
387 bool has_hw_macaddr;
388
389 int naps; /* number of AP vifs */
390 int nmeshes; /* number of mesh vifs */
391 int nstations; /* number of station vifs */
392 int nwds; /* number of WDS vifs */
393 int nadhocs; /* number of adhoc vifs */
394};
395
396void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
397 struct ieee80211_vif *vif,
398 struct ath9k_vif_iter_data *iter_data);
399
Sujith394cf0a2009-02-09 13:26:54 +0530400/*******************/
401/* Beacon Handling */
402/*******************/
403
404/*
405 * Regardless of the number of beacons we stagger, (i.e. regardless of the
406 * number of BSSIDs) if a given beacon does not go out even after waiting this
407 * number of beacon intervals, the game's up.
408 */
Felix Fietkauc944daf42011-03-22 21:54:19 +0100409#define BSTUCK_THRESH 9
Felix Fietkau689e7562012-04-12 22:35:56 +0200410#define ATH_BCBUF 8
Sujith394cf0a2009-02-09 13:26:54 +0530411#define ATH_DEFAULT_BINTVAL 100 /* TU */
412#define ATH_DEFAULT_BMISS_LIMIT 10
Sujith394cf0a2009-02-09 13:26:54 +0530413
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530414#define TSF_TO_TU(_h,_l) \
415 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
416
Sujith394cf0a2009-02-09 13:26:54 +0530417struct ath_beacon {
418 enum {
419 OK, /* no change needed */
420 UPDATE, /* update pending */
421 COMMIT /* beacon sent, commit change */
422 } updateslot; /* slot time update fsm */
423
424 u32 beaconq;
425 u32 bmisscnt;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200426 struct ieee80211_vif *bslot[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530427 int slottime;
428 int slotupdate;
Sujith394cf0a2009-02-09 13:26:54 +0530429 struct ath_descdma bdma;
430 struct ath_txq *cabq;
431 struct list_head bbuf;
Felix Fietkauba4903f2011-05-17 21:09:54 +0200432
433 bool tx_processed;
434 bool tx_last;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700435};
436
Sujith Manoharanfb6e2522012-07-17 17:16:22 +0530437void ath9k_beacon_tasklet(unsigned long data);
Sujith Manoharanef4ad632012-07-17 17:15:56 +0530438void ath9k_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif,
439 u32 changed);
Sujith Manoharan130ef6e2012-07-17 17:15:30 +0530440void ath9k_beacon_assign_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
441void ath9k_beacon_remove_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
Sujith Manoharanef4ad632012-07-17 17:15:56 +0530442void ath9k_set_beacon(struct ath_softc *sc);
Michal Kazior4effc6f2014-01-20 15:27:12 +0100443bool ath9k_csa_is_finished(struct ath_softc *sc, struct ieee80211_vif *vif);
444void ath9k_csa_update(struct ath_softc *sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700445
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530446/*******************/
447/* Link Monitoring */
448/*******************/
Sujithf1dc5602008-10-29 10:16:30 +0530449
Sujith20977d32009-02-20 15:13:28 +0530450#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
451#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400452#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
453#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
Felix Fietkau60444742010-08-02 15:53:15 +0200454#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
Sujith20977d32009-02-20 15:13:28 +0530455#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
456#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530457#define ATH_ANI_MAX_SKIP_COUNT 10
458#define ATH_PAPRD_TIMEOUT 100 /* msecs */
459#define ATH_PLL_WORK_INTERVAL 100
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -0700460
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530461void ath_tx_complete_poll_work(struct work_struct *work);
Felix Fietkau236de512011-09-03 01:40:25 +0200462void ath_reset_work(struct work_struct *work);
Sujith Manoharan415ec612013-12-24 10:44:25 +0530463bool ath_hw_check(struct ath_softc *sc);
Senthil Balasubramanian9eab61c2011-04-22 11:32:11 +0530464void ath_hw_pll_work(struct work_struct *work);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400465void ath_paprd_calibrate(struct work_struct *work);
Sujith55624202010-01-08 10:36:02 +0530466void ath_ani_calibrate(unsigned long data);
Sujith Manoharanda0d45f2012-07-17 17:16:29 +0530467void ath_start_ani(struct ath_softc *sc);
468void ath_stop_ani(struct ath_softc *sc);
469void ath_check_ani(struct ath_softc *sc);
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530470int ath_update_survey_stats(struct ath_softc *sc);
471void ath_update_survey_nf(struct ath_softc *sc, int channel);
Rajkumar Manoharan124b9792012-07-17 17:16:42 +0530472void ath9k_queue_reset(struct ath_softc *sc, enum ath_reset_type type);
Felix Fietkaubf3dac52013-11-11 22:23:33 +0100473void ath_ps_full_sleep(unsigned long data);
Felix Fietkaud463af42014-04-06 00:37:03 +0200474void ath9k_p2p_ps_timer(void *priv);
475void ath9k_update_p2p_ps(struct ath_softc *sc, struct ieee80211_vif *vif);
Sujith55624202010-01-08 10:36:02 +0530476
Sujith0fca65c2010-01-08 10:36:00 +0530477/**********/
478/* BTCOEX */
479/**********/
480
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530481#define ATH_DUMP_BTCOEX(_s, _val) \
482 do { \
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +0200483 len += scnprintf(buf + len, size - len, \
484 "%20s : %10d\n", _s, (_val)); \
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530485 } while (0)
486
Sujith Manoharane6930c42012-06-04 16:27:58 +0530487enum bt_op_flags {
488 BT_OP_PRIORITY_DETECTED,
489 BT_OP_SCAN,
490};
491
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700492struct ath_btcoex {
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700493 spinlock_t btcoex_lock;
494 struct timer_list period_timer; /* Timer for BT period */
Felix Fietkau168c6f82013-12-14 18:03:37 +0100495 struct timer_list no_stomp_timer;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700496 u32 bt_priority_cnt;
497 unsigned long bt_priority_time;
Sujith Manoharane6930c42012-06-04 16:27:58 +0530498 unsigned long op_flags;
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700499 int bt_stomp_type; /* Types of BT stomping */
Felix Fietkau168c6f82013-12-14 18:03:37 +0100500 u32 btcoex_no_stomp; /* in msec */
Mohammed Shafi Shajakhan94ae77e2012-09-04 19:33:33 +0530501 u32 btcoex_period; /* in msec */
Felix Fietkau168c6f82013-12-14 18:03:37 +0100502 u32 btscan_no_stomp; /* in msec */
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +0530503 u32 duty_cycle;
Rajkumar Manoharan6995fb82012-06-04 16:28:52 +0530504 u32 bt_wait_time;
Rajkumar Manoharane82cb032012-10-12 14:07:25 +0530505 int rssi_count;
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +0530506 struct ath_mci_profile mci;
Rajkumar Manoharan28845612012-11-20 18:30:01 +0530507 u8 stomp_audio;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700508};
509
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530510#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Sujith Manoharan59081202012-02-22 12:40:21 +0530511int ath9k_init_btcoex(struct ath_softc *sc);
512void ath9k_deinit_btcoex(struct ath_softc *sc);
Sujith Manoharandf198b12012-02-22 12:40:27 +0530513void ath9k_start_btcoex(struct ath_softc *sc);
514void ath9k_stop_btcoex(struct ath_softc *sc);
Sujith0fca65c2010-01-08 10:36:00 +0530515void ath9k_btcoex_timer_resume(struct ath_softc *sc);
516void ath9k_btcoex_timer_pause(struct ath_softc *sc);
Sujith Manoharan56ca0db2012-02-22 12:40:32 +0530517void ath9k_btcoex_handle_interrupt(struct ath_softc *sc, u32 status);
Sujith Manoharanc0ac53f2012-02-22 12:40:38 +0530518u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc, u32 max_4ms_framelen);
Rajkumar Manoharan08d4df42012-07-01 19:53:54 +0530519void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc);
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530520int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size);
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530521#else
522static inline int ath9k_init_btcoex(struct ath_softc *sc)
523{
524 return 0;
525}
526static inline void ath9k_deinit_btcoex(struct ath_softc *sc)
527{
528}
529static inline void ath9k_start_btcoex(struct ath_softc *sc)
530{
531}
532static inline void ath9k_stop_btcoex(struct ath_softc *sc)
533{
534}
535static inline void ath9k_btcoex_handle_interrupt(struct ath_softc *sc,
536 u32 status)
537{
538}
539static inline u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc,
540 u32 max_4ms_framelen)
541{
542 return 0;
543}
Rajkumar Manoharan08d4df42012-07-01 19:53:54 +0530544static inline void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc)
545{
546}
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530547static inline int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size)
Rajkumar Manoharan4df50ca2012-10-25 17:16:54 +0530548{
549 return 0;
550}
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530551#endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
Sujith0fca65c2010-01-08 10:36:00 +0530552
Sujith394cf0a2009-02-09 13:26:54 +0530553/********************/
554/* LED Control */
555/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530556
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530557#define ATH_LED_PIN_DEF 1
558#define ATH_LED_PIN_9287 8
Senthil Balasubramanian353e5012011-04-22 11:32:08 +0530559#define ATH_LED_PIN_9300 10
Senthil Balasubramanian15178532011-02-28 15:16:47 +0530560#define ATH_LED_PIN_9485 6
Mohammed Shafi Shajakhan1a68abb2011-11-29 20:06:15 +0530561#define ATH_LED_PIN_9462 4
Sujithf1dc5602008-10-29 10:16:30 +0530562
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100563#ifdef CONFIG_MAC80211_LEDS
Sujith0fca65c2010-01-08 10:36:00 +0530564void ath_init_leds(struct ath_softc *sc);
565void ath_deinit_leds(struct ath_softc *sc);
Rajkumar Manoharan8f176a32012-09-12 18:59:23 +0530566void ath_fill_led_pin(struct ath_softc *sc);
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100567#else
568static inline void ath_init_leds(struct ath_softc *sc)
569{
570}
571
572static inline void ath_deinit_leds(struct ath_softc *sc)
573{
574}
Rajkumar Manoharan8f176a32012-09-12 18:59:23 +0530575static inline void ath_fill_led_pin(struct ath_softc *sc)
576{
577}
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100578#endif
579
Sujith Manoharane60001e2013-10-28 12:22:04 +0530580/************************/
581/* Wake on Wireless LAN */
582/************************/
583
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530584struct ath9k_wow_pattern {
585 u8 pattern_bytes[MAX_PATTERN_SIZE];
586 u8 mask_bytes[MAX_PATTERN_SIZE];
587 u32 pattern_len;
588};
589
Sujith Manoharane60001e2013-10-28 12:22:04 +0530590#ifdef CONFIG_ATH9K_WOW
Sujith Manoharanbabaa802013-10-28 13:01:28 +0530591void ath9k_init_wow(struct ieee80211_hw *hw);
Sujith Manoharane60001e2013-10-28 12:22:04 +0530592int ath9k_suspend(struct ieee80211_hw *hw,
593 struct cfg80211_wowlan *wowlan);
594int ath9k_resume(struct ieee80211_hw *hw);
595void ath9k_set_wakeup(struct ieee80211_hw *hw, bool enabled);
596#else
Sujith Manoharanbabaa802013-10-28 13:01:28 +0530597static inline void ath9k_init_wow(struct ieee80211_hw *hw)
598{
599}
Sujith Manoharane60001e2013-10-28 12:22:04 +0530600static inline int ath9k_suspend(struct ieee80211_hw *hw,
601 struct cfg80211_wowlan *wowlan)
602{
603 return 0;
604}
605static inline int ath9k_resume(struct ieee80211_hw *hw)
606{
607 return 0;
608}
609static inline void ath9k_set_wakeup(struct ieee80211_hw *hw, bool enabled)
610{
611}
612#endif /* CONFIG_ATH9K_WOW */
613
Sujith Manoharan8da07832012-06-04 20:23:49 +0530614/*******************************/
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700615/* Antenna diversity/combining */
Sujith Manoharan8da07832012-06-04 20:23:49 +0530616/*******************************/
617
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700618#define ATH_ANT_RX_CURRENT_SHIFT 4
619#define ATH_ANT_RX_MAIN_SHIFT 2
620#define ATH_ANT_RX_MASK 0x3
621
622#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
623#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
624#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
625#define ATH_ANT_DIV_COMB_INIT_COUNT 95
626#define ATH_ANT_DIV_COMB_MAX_COUNT 100
627#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
628#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
Sujith Manoharan3afa6b42013-08-04 14:21:54 +0530629#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO_LOW_RSSI 50
630#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2_LOW_RSSI 50
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700631
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700632#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
633#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
634#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
635
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700636struct ath_ant_comb {
637 u16 count;
638 u16 total_pkt_count;
639 bool scan;
640 bool scan_not_start;
641 int main_total_rssi;
642 int alt_total_rssi;
643 int alt_recv_cnt;
644 int main_recv_cnt;
645 int rssi_lna1;
646 int rssi_lna2;
647 int rssi_add;
648 int rssi_sub;
649 int rssi_first;
650 int rssi_second;
651 int rssi_third;
Sujith Manoharan3afa6b42013-08-04 14:21:54 +0530652 int ant_ratio;
653 int ant_ratio2;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700654 bool alt_good;
655 int quick_scan_cnt;
Sujith Manoharan3fbaf4c2013-08-01 11:53:17 +0530656 enum ath9k_ant_div_comb_lna_conf main_conf;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700657 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
658 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700659 bool first_ratio;
660 bool second_ratio;
661 unsigned long scan_start_time;
Sujith Manoharan3afa6b42013-08-04 14:21:54 +0530662
663 /*
664 * Card-specific config values.
665 */
666 int low_rssi_thresh;
667 int fast_div_bias;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700668};
669
Sujith Manoharan8da07832012-06-04 20:23:49 +0530670void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs);
Sujith Manoharan8da07832012-06-04 20:23:49 +0530671
Sujith394cf0a2009-02-09 13:26:54 +0530672/********************/
673/* Main driver core */
674/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530675
Sujith Manoharan2d22c7d2013-11-08 11:45:25 +0530676#define ATH9K_PCI_CUS198 0x0001
677#define ATH9K_PCI_CUS230 0x0002
678#define ATH9K_PCI_CUS217 0x0004
679#define ATH9K_PCI_CUS252 0x0008
680#define ATH9K_PCI_WOW 0x0010
681#define ATH9K_PCI_BT_ANT_DIV 0x0020
682#define ATH9K_PCI_D3_L1_WAR 0x0040
683#define ATH9K_PCI_AR9565_1ANT 0x0080
684#define ATH9K_PCI_AR9565_2ANT 0x0100
685#define ATH9K_PCI_NO_PLL_PWRSAVE 0x0200
Sujith Manoharan4dd35642013-10-23 14:26:04 +0530686#define ATH9K_PCI_KILLER 0x0400
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530687
Sujith394cf0a2009-02-09 13:26:54 +0530688/*
689 * Default cache line size, in bytes.
690 * Used when PCI device not fully initialized by bootrom/BIOS
691*/
692#define DEFAULT_CACHELINE 32
Sujith394cf0a2009-02-09 13:26:54 +0530693#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
Sujith394cf0a2009-02-09 13:26:54 +0530694#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
Sujith Manoharan071aa9a2014-01-13 13:55:11 +0530695#define MAX_GTT_CNT 5
Sujith394cf0a2009-02-09 13:26:54 +0530696
Sujith1b04b932010-01-08 10:36:05 +0530697/* Powersave flags */
698#define PS_WAIT_FOR_BEACON BIT(0)
699#define PS_WAIT_FOR_CAB BIT(1)
700#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
701#define PS_WAIT_FOR_TX_ACK BIT(3)
702#define PS_BEACON_SYNC BIT(4)
Rajkumar Manoharan424749c2012-10-10 23:03:02 +0530703#define PS_WAIT_FOR_ANI BIT(5)
Sujith394cf0a2009-02-09 13:26:54 +0530704
Sujith394cf0a2009-02-09 13:26:54 +0530705struct ath_softc {
706 struct ieee80211_hw *hw;
707 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200708
Felix Fietkau34300982010-10-10 18:21:52 +0200709 struct survey_info *cur_survey;
710 struct survey_info survey[ATH9K_NUM_CHANNELS];
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200711
Sujith394cf0a2009-02-09 13:26:54 +0530712 struct tasklet_struct intr_tq;
713 struct tasklet_struct bcon_tasklet;
Sujithcbe61d82009-02-09 13:27:12 +0530714 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530715 void __iomem *mem;
716 int irq;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700717 spinlock_t sc_serial_rw;
Gabor Juhos04717cc2009-07-14 20:17:13 -0400718 spinlock_t sc_pm_lock;
Luis R. Rodriguez4bdd1e92010-10-26 15:27:24 -0700719 spinlock_t sc_pcu_lock;
Sujith394cf0a2009-02-09 13:26:54 +0530720 struct mutex mutex;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400721 struct work_struct paprd_work;
Felix Fietkau236de512011-09-03 01:40:25 +0200722 struct work_struct hw_reset_work;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400723 struct completion paprd_complete;
Felix Fietkau10e23182013-11-11 22:23:35 +0100724 wait_queue_head_t tx_wait;
Sujith394cf0a2009-02-09 13:26:54 +0530725
Felix Fietkaud463af42014-04-06 00:37:03 +0200726 struct ath_gen_timer *p2p_ps_timer;
727 struct ath_vif *p2p_ps_vif;
728
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530729 unsigned long driver_data;
Felix Fietkaucb8d61d2011-02-04 20:09:25 +0100730
Sujith Manoharan071aa9a2014-01-13 13:55:11 +0530731 u8 gtt_cnt;
Sujith17d79042009-02-09 13:27:03 +0530732 u32 intrstatus;
Sujith1b04b932010-01-08 10:36:05 +0530733 u16 ps_flags; /* PS_* */
Sujith17d79042009-02-09 13:27:03 +0530734 u16 curtxpow;
Gabor Juhos96148322009-07-24 17:27:21 +0200735 bool ps_enabled;
Vivek Natarajan1dbfd9d2010-01-29 16:56:51 +0530736 bool ps_idle;
Ben Greear48014162011-01-15 19:13:48 +0000737 short nbcnvifs;
738 short nvifs;
Gabor Juhos709ade92009-07-14 20:17:15 -0400739 unsigned long ps_usecount;
Sujith394cf0a2009-02-09 13:26:54 +0530740
Sujith17d79042009-02-09 13:27:03 +0530741 struct ath_config config;
Sujith394cf0a2009-02-09 13:26:54 +0530742 struct ath_rx rx;
743 struct ath_tx tx;
744 struct ath_beacon beacon;
Sujith394cf0a2009-02-09 13:26:54 +0530745
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100746#ifdef CONFIG_MAC80211_LEDS
747 bool led_registered;
748 char led_name[32];
749 struct led_classdev led_cdev;
750#endif
Sujith394cf0a2009-02-09 13:26:54 +0530751
Felix Fietkau9ac586152011-01-24 19:23:18 +0100752 struct ath9k_hw_cal_data caldata;
Felix Fietkau9ac586152011-01-24 19:23:18 +0100753
Felix Fietkaua830df02009-11-23 22:33:27 +0100754#ifdef CONFIG_ATH9K_DEBUGFS
Sujith17d79042009-02-09 13:27:03 +0530755 struct ath9k_debug debug;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700756#endif
Vasanthakumar Thiagarajan6b96f932009-05-15 18:59:22 +0530757 struct ath_beacon_config cur_beacon_conf;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400758 struct delayed_work tx_complete_work;
Vivek Natarajan181fb182011-01-27 14:45:08 +0530759 struct delayed_work hw_pll_work;
Felix Fietkaubf3dac52013-11-11 22:23:33 +0100760 struct timer_list sleep_timer;
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530761
762#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700763 struct ath_btcoex btcoex;
Mohammed Shafi Shajakhan9e253652011-11-30 10:41:23 +0530764 struct ath_mci_coex mci_coex;
Rajkumar Manoharan3c7992e2012-06-12 10:13:53 +0530765 struct work_struct mci_work;
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530766#endif
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400767
768 struct ath_descdma txsdma;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700769
770 struct ath_ant_comb ant_comb;
Felix Fietkau43c35282011-09-03 01:40:27 +0200771 u8 ant_tx, ant_rx;
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +0200772 struct dfs_pattern_detector *dfs_detector;
Mohammed Shafi Shajakhanb11e6402012-07-10 14:56:52 +0530773 u32 wow_enabled;
Simon Wunderliche93d0832013-01-08 14:48:58 +0100774 /* relay(fs) channel for spectral scan */
775 struct rchan *rfs_chan_spec_scan;
776 enum spectral_mode spectral_mode;
Simon Wunderlich04ccd4a2013-01-23 17:38:04 +0100777 struct ath_spec_scan spec_config;
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +0530778
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700779 struct ieee80211_vif *tx99_vif;
780 struct sk_buff *tx99_skb;
781 bool tx99_state;
782 s16 tx99_power;
783
Sujith Manoharane60001e2013-10-28 12:22:04 +0530784#ifdef CONFIG_ATH9K_WOW
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +0530785 atomic_t wow_got_bmiss_intr;
786 atomic_t wow_sleep_proc_intr; /* in the middle of WoW sleep ? */
787 u32 wow_intr_before_sleep;
788#endif
Sujith394cf0a2009-02-09 13:26:54 +0530789};
790
Sujith Manoharanef6b19e2013-10-24 12:04:39 +0530791/********/
792/* TX99 */
793/********/
794
795#ifdef CONFIG_ATH9K_TX99
796void ath9k_tx99_init_debug(struct ath_softc *sc);
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700797int ath9k_tx99_send(struct ath_softc *sc, struct sk_buff *skb,
798 struct ath_tx_control *txctl);
Sujith Manoharanef6b19e2013-10-24 12:04:39 +0530799#else
800static inline void ath9k_tx99_init_debug(struct ath_softc *sc)
801{
802}
803static inline int ath9k_tx99_send(struct ath_softc *sc,
804 struct sk_buff *skb,
805 struct ath_tx_control *txctl)
806{
807 return 0;
808}
809#endif /* CONFIG_ATH9K_TX99 */
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700810
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700811static inline void ath_read_cachesize(struct ath_common *common, int *csz)
Sujith394cf0a2009-02-09 13:26:54 +0530812{
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700813 common->bus_ops->read_cachesize(common, csz);
Sujith394cf0a2009-02-09 13:26:54 +0530814}
815
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530816void ath9k_tasklet(unsigned long data);
817int ath_cabq_update(struct ath_softc *);
Sven Eckelmann313eb872012-06-25 07:15:22 +0200818u8 ath9k_parse_mpdudensity(u8 mpdudensity);
Sujith394cf0a2009-02-09 13:26:54 +0530819irqreturn_t ath_isr(int irq, void *dev);
Sujith Manoharanef6b19e2013-10-24 12:04:39 +0530820int ath_reset(struct ath_softc *sc);
Sujith Manoharane60001e2013-10-28 12:22:04 +0530821void ath_cancel_work(struct ath_softc *sc);
822void ath_restart_work(struct ath_softc *sc);
Pavel Roskineb93e892011-07-23 03:55:39 -0400823int ath9k_init_device(u16 devid, struct ath_softc *sc,
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700824 const struct ath_bus_ops *bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530825void ath9k_deinit_device(struct ath_softc *sc);
Felix Fietkau43c35282011-09-03 01:40:27 +0200826void ath9k_reload_chainmask_settings(struct ath_softc *sc);
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530827u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
828void ath_start_rfkill_poll(struct ath_softc *sc);
829void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
830void ath9k_ps_wakeup(struct ath_softc *sc);
831void ath9k_ps_restore(struct ath_softc *sc);
Luis R. Rodriguez68a89112009-11-02 14:35:42 -0800832
Gabor Juhos8e26a032011-04-12 18:23:16 +0200833#ifdef CONFIG_ATH9K_PCI
Sujith394cf0a2009-02-09 13:26:54 +0530834int ath_pci_init(void);
835void ath_pci_exit(void);
836#else
837static inline int ath_pci_init(void) { return 0; };
838static inline void ath_pci_exit(void) {};
839#endif
840
Gabor Juhos8e26a032011-04-12 18:23:16 +0200841#ifdef CONFIG_ATH9K_AHB
Sujith394cf0a2009-02-09 13:26:54 +0530842int ath_ahb_init(void);
843void ath_ahb_exit(void);
844#else
845static inline int ath_ahb_init(void) { return 0; };
846static inline void ath_ahb_exit(void) {};
847#endif
848
Sujith394cf0a2009-02-09 13:26:54 +0530849#endif /* ATH9K_H */