blob: 9434d616bc376d1c741ee0f90ff442b4351fce10 [file] [log] [blame]
Mark Yao2048e322014-08-22 18:36:26 +08001/*
2 * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
3 * Author:Mark Yao <mark.yao@rock-chips.com>
4 *
5 * This software is licensed under the terms of the GNU General Public
6 * License version 2, as published by the Free Software Foundation, and
7 * may be copied, distributed, and modified under those terms.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 */
14
15#include <drm/drm.h>
16#include <drm/drmP.h>
Mark Yao63ebb9f2015-11-30 18:22:42 +080017#include <drm/drm_atomic.h>
Mark Yao2048e322014-08-22 18:36:26 +080018#include <drm/drm_crtc.h>
19#include <drm/drm_crtc_helper.h>
Tomasz Figa47a7eb42016-09-14 21:54:57 +090020#include <drm/drm_flip_work.h>
Mark Yao2048e322014-08-22 18:36:26 +080021#include <drm/drm_plane_helper.h>
Sean Paul6cca3862017-03-06 15:02:26 -050022#ifdef CONFIG_DRM_ANALOGIX_DP
Tomeu Vizoso3190e582017-03-03 14:39:36 +010023#include <drm/bridge/analogix_dp.h>
Sean Paul6cca3862017-03-06 15:02:26 -050024#endif
Mark Yao2048e322014-08-22 18:36:26 +080025
26#include <linux/kernel.h>
Paul Gortmaker00fe6142015-05-01 20:02:30 -040027#include <linux/module.h>
Mark Yao2048e322014-08-22 18:36:26 +080028#include <linux/platform_device.h>
29#include <linux/clk.h>
Tomasz Figa7caecdb2016-09-14 21:54:56 +090030#include <linux/iopoll.h>
Mark Yao2048e322014-08-22 18:36:26 +080031#include <linux/of.h>
32#include <linux/of_device.h>
33#include <linux/pm_runtime.h>
34#include <linux/component.h>
35
36#include <linux/reset.h>
37#include <linux/delay.h>
38
39#include "rockchip_drm_drv.h"
40#include "rockchip_drm_gem.h"
41#include "rockchip_drm_fb.h"
Yakir Yang5182c1a2016-07-24 14:57:44 +080042#include "rockchip_drm_psr.h"
Mark Yao2048e322014-08-22 18:36:26 +080043#include "rockchip_drm_vop.h"
44
Mark Yaod49463e2016-04-20 14:18:15 +080045#define __REG_SET_RELAXED(x, off, mask, shift, v, write_mask) \
46 vop_mask_write(x, off, mask, shift, v, write_mask, true)
47
48#define __REG_SET_NORMAL(x, off, mask, shift, v, write_mask) \
49 vop_mask_write(x, off, mask, shift, v, write_mask, false)
Mark Yao2048e322014-08-22 18:36:26 +080050
51#define REG_SET(x, base, reg, v, mode) \
Mark Yaod49463e2016-04-20 14:18:15 +080052 __REG_SET_##mode(x, base + reg.offset, \
53 reg.mask, reg.shift, v, reg.write_mask)
John Keepingc7647f82016-01-12 18:05:18 +000054#define REG_SET_MASK(x, base, reg, mask, v, mode) \
Mark Yaod49463e2016-04-20 14:18:15 +080055 __REG_SET_##mode(x, base + reg.offset, \
56 mask, reg.shift, v, reg.write_mask)
Mark Yao2048e322014-08-22 18:36:26 +080057
58#define VOP_WIN_SET(x, win, name, v) \
59 REG_SET(x, win->base, win->phy->name, v, RELAXED)
Mark Yao4c156c22015-06-26 17:14:46 +080060#define VOP_SCL_SET(x, win, name, v) \
61 REG_SET(x, win->base, win->phy->scl->name, v, RELAXED)
Mark Yao1194fff2015-12-15 09:08:43 +080062#define VOP_SCL_SET_EXT(x, win, name, v) \
63 REG_SET(x, win->base, win->phy->scl->ext->name, v, RELAXED)
Mark Yao2048e322014-08-22 18:36:26 +080064#define VOP_CTRL_SET(x, name, v) \
65 REG_SET(x, 0, (x)->data->ctrl->name, v, NORMAL)
66
Mark Yaodbb3d942015-12-15 08:36:55 +080067#define VOP_INTR_GET(vop, name) \
68 vop_read_reg(vop, 0, &vop->data->ctrl->name)
69
John Keepingc7647f82016-01-12 18:05:18 +000070#define VOP_INTR_SET(vop, name, mask, v) \
71 REG_SET_MASK(vop, 0, vop->data->intr->name, mask, v, NORMAL)
Mark Yaodbb3d942015-12-15 08:36:55 +080072#define VOP_INTR_SET_TYPE(vop, name, type, v) \
73 do { \
John Keepingc7647f82016-01-12 18:05:18 +000074 int i, reg = 0, mask = 0; \
Mark Yaodbb3d942015-12-15 08:36:55 +080075 for (i = 0; i < vop->data->intr->nintrs; i++) { \
John Keepingc7647f82016-01-12 18:05:18 +000076 if (vop->data->intr->intrs[i] & type) { \
Mark Yaodbb3d942015-12-15 08:36:55 +080077 reg |= (v) << i; \
John Keepingc7647f82016-01-12 18:05:18 +000078 mask |= 1 << i; \
79 } \
Mark Yaodbb3d942015-12-15 08:36:55 +080080 } \
John Keepingc7647f82016-01-12 18:05:18 +000081 VOP_INTR_SET(vop, name, mask, reg); \
Mark Yaodbb3d942015-12-15 08:36:55 +080082 } while (0)
83#define VOP_INTR_GET_TYPE(vop, name, type) \
84 vop_get_intr_type(vop, &vop->data->intr->name, type)
85
Mark Yao2048e322014-08-22 18:36:26 +080086#define VOP_WIN_GET(x, win, name) \
87 vop_read_reg(x, win->base, &win->phy->name)
88
89#define VOP_WIN_GET_YRGBADDR(vop, win) \
90 vop_readl(vop, win->base + win->phy->yrgb_mst.offset)
91
92#define to_vop(x) container_of(x, struct vop, crtc)
93#define to_vop_win(x) container_of(x, struct vop_win, base)
94
Tomasz Figa47a7eb42016-09-14 21:54:57 +090095enum vop_pending {
96 VOP_PENDING_FB_UNREF,
97};
98
Mark Yao2048e322014-08-22 18:36:26 +080099struct vop_win {
100 struct drm_plane base;
101 const struct vop_win_data *data;
102 struct vop *vop;
Mark Yao2048e322014-08-22 18:36:26 +0800103};
104
105struct vop {
106 struct drm_crtc crtc;
107 struct device *dev;
108 struct drm_device *drm_dev;
Mark Yao31e980c2015-01-22 14:37:56 +0800109 bool is_enabled;
Mark Yao2048e322014-08-22 18:36:26 +0800110
Mark Yao2048e322014-08-22 18:36:26 +0800111 /* mutex vsync_ work */
112 struct mutex vsync_mutex;
113 bool vsync_work_pending;
Mark Yao10672192015-02-04 13:10:31 +0800114 struct completion dsp_hold_completion;
Daniel Vetter4f9d39a2016-06-08 14:19:11 +0200115
116 /* protected by dev->event_lock */
Mark Yao63ebb9f2015-11-30 18:22:42 +0800117 struct drm_pending_vblank_event *event;
Mark Yao2048e322014-08-22 18:36:26 +0800118
Tomasz Figa47a7eb42016-09-14 21:54:57 +0900119 struct drm_flip_work fb_unref_work;
120 unsigned long pending;
121
Yakir Yang69c34e42016-07-24 14:57:40 +0800122 struct completion line_flag_completion;
123
Mark Yao2048e322014-08-22 18:36:26 +0800124 const struct vop_data *data;
125
126 uint32_t *regsbak;
127 void __iomem *regs;
128
129 /* physical map length of vop register */
130 uint32_t len;
131
132 /* one time only one process allowed to config the register */
133 spinlock_t reg_lock;
134 /* lock vop irq reg */
135 spinlock_t irq_lock;
136
137 unsigned int irq;
138
139 /* vop AHP clk */
140 struct clk *hclk;
141 /* vop dclk */
142 struct clk *dclk;
143 /* vop share memory frequency */
144 struct clk *aclk;
145
146 /* vop dclk reset */
147 struct reset_control *dclk_rst;
148
Mark Yao2048e322014-08-22 18:36:26 +0800149 struct vop_win win[];
150};
151
Mark Yao2048e322014-08-22 18:36:26 +0800152static inline void vop_writel(struct vop *vop, uint32_t offset, uint32_t v)
153{
154 writel(v, vop->regs + offset);
155 vop->regsbak[offset >> 2] = v;
156}
157
158static inline uint32_t vop_readl(struct vop *vop, uint32_t offset)
159{
160 return readl(vop->regs + offset);
161}
162
163static inline uint32_t vop_read_reg(struct vop *vop, uint32_t base,
164 const struct vop_reg *reg)
165{
166 return (vop_readl(vop, base + reg->offset) >> reg->shift) & reg->mask;
167}
168
Mark Yao2048e322014-08-22 18:36:26 +0800169static inline void vop_mask_write(struct vop *vop, uint32_t offset,
Mark Yaod49463e2016-04-20 14:18:15 +0800170 uint32_t mask, uint32_t shift, uint32_t v,
171 bool write_mask, bool relaxed)
Mark Yao2048e322014-08-22 18:36:26 +0800172{
Mark Yaod49463e2016-04-20 14:18:15 +0800173 if (!mask)
174 return;
175
176 if (write_mask) {
177 v = ((v << shift) & 0xffff) | (mask << (shift + 16));
178 } else {
Mark Yao2048e322014-08-22 18:36:26 +0800179 uint32_t cached_val = vop->regsbak[offset >> 2];
180
Mark Yaod49463e2016-04-20 14:18:15 +0800181 v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
182 vop->regsbak[offset >> 2] = v;
Mark Yao2048e322014-08-22 18:36:26 +0800183 }
Mark Yao2048e322014-08-22 18:36:26 +0800184
Mark Yaod49463e2016-04-20 14:18:15 +0800185 if (relaxed)
186 writel_relaxed(v, vop->regs + offset);
187 else
188 writel(v, vop->regs + offset);
Mark Yao2048e322014-08-22 18:36:26 +0800189}
190
Mark Yaodbb3d942015-12-15 08:36:55 +0800191static inline uint32_t vop_get_intr_type(struct vop *vop,
192 const struct vop_reg *reg, int type)
193{
194 uint32_t i, ret = 0;
195 uint32_t regs = vop_read_reg(vop, 0, reg);
196
197 for (i = 0; i < vop->data->intr->nintrs; i++) {
198 if ((type & vop->data->intr->intrs[i]) && (regs & 1 << i))
199 ret |= vop->data->intr->intrs[i];
200 }
201
202 return ret;
203}
204
Mark Yao0cf33fe2015-12-14 18:14:36 +0800205static inline void vop_cfg_done(struct vop *vop)
206{
207 VOP_CTRL_SET(vop, cfg_done, 1);
208}
209
Tomasz Figa85a359f2015-05-11 19:55:39 +0900210static bool has_rb_swapped(uint32_t format)
211{
212 switch (format) {
213 case DRM_FORMAT_XBGR8888:
214 case DRM_FORMAT_ABGR8888:
215 case DRM_FORMAT_BGR888:
216 case DRM_FORMAT_BGR565:
217 return true;
218 default:
219 return false;
220 }
221}
222
Mark Yao2048e322014-08-22 18:36:26 +0800223static enum vop_data_format vop_convert_format(uint32_t format)
224{
225 switch (format) {
226 case DRM_FORMAT_XRGB8888:
227 case DRM_FORMAT_ARGB8888:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900228 case DRM_FORMAT_XBGR8888:
229 case DRM_FORMAT_ABGR8888:
Mark Yao2048e322014-08-22 18:36:26 +0800230 return VOP_FMT_ARGB8888;
231 case DRM_FORMAT_RGB888:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900232 case DRM_FORMAT_BGR888:
Mark Yao2048e322014-08-22 18:36:26 +0800233 return VOP_FMT_RGB888;
234 case DRM_FORMAT_RGB565:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900235 case DRM_FORMAT_BGR565:
Mark Yao2048e322014-08-22 18:36:26 +0800236 return VOP_FMT_RGB565;
237 case DRM_FORMAT_NV12:
238 return VOP_FMT_YUV420SP;
239 case DRM_FORMAT_NV16:
240 return VOP_FMT_YUV422SP;
241 case DRM_FORMAT_NV24:
242 return VOP_FMT_YUV444SP;
243 default:
Sean Paulee4d7892016-08-12 13:00:54 -0400244 DRM_ERROR("unsupported format[%08x]\n", format);
Mark Yao2048e322014-08-22 18:36:26 +0800245 return -EINVAL;
246 }
247}
248
Mark Yao84c7f8c2015-07-20 16:16:49 +0800249static bool is_yuv_support(uint32_t format)
250{
251 switch (format) {
252 case DRM_FORMAT_NV12:
253 case DRM_FORMAT_NV16:
254 case DRM_FORMAT_NV24:
255 return true;
256 default:
257 return false;
258 }
259}
260
Mark Yao2048e322014-08-22 18:36:26 +0800261static bool is_alpha_support(uint32_t format)
262{
263 switch (format) {
264 case DRM_FORMAT_ARGB8888:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900265 case DRM_FORMAT_ABGR8888:
Mark Yao2048e322014-08-22 18:36:26 +0800266 return true;
267 default:
268 return false;
269 }
270}
271
Mark Yao4c156c22015-06-26 17:14:46 +0800272static uint16_t scl_vop_cal_scale(enum scale_mode mode, uint32_t src,
273 uint32_t dst, bool is_horizontal,
274 int vsu_mode, int *vskiplines)
275{
276 uint16_t val = 1 << SCL_FT_DEFAULT_FIXPOINT_SHIFT;
277
278 if (is_horizontal) {
279 if (mode == SCALE_UP)
280 val = GET_SCL_FT_BIC(src, dst);
281 else if (mode == SCALE_DOWN)
282 val = GET_SCL_FT_BILI_DN(src, dst);
283 } else {
284 if (mode == SCALE_UP) {
285 if (vsu_mode == SCALE_UP_BIL)
286 val = GET_SCL_FT_BILI_UP(src, dst);
287 else
288 val = GET_SCL_FT_BIC(src, dst);
289 } else if (mode == SCALE_DOWN) {
290 if (vskiplines) {
291 *vskiplines = scl_get_vskiplines(src, dst);
292 val = scl_get_bili_dn_vskip(src, dst,
293 *vskiplines);
294 } else {
295 val = GET_SCL_FT_BILI_DN(src, dst);
296 }
297 }
298 }
299
300 return val;
301}
302
303static void scl_vop_cal_scl_fac(struct vop *vop, const struct vop_win_data *win,
304 uint32_t src_w, uint32_t src_h, uint32_t dst_w,
305 uint32_t dst_h, uint32_t pixel_format)
306{
307 uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
308 uint16_t cbcr_hor_scl_mode = SCALE_NONE;
309 uint16_t cbcr_ver_scl_mode = SCALE_NONE;
310 int hsub = drm_format_horz_chroma_subsampling(pixel_format);
311 int vsub = drm_format_vert_chroma_subsampling(pixel_format);
312 bool is_yuv = is_yuv_support(pixel_format);
313 uint16_t cbcr_src_w = src_w / hsub;
314 uint16_t cbcr_src_h = src_h / vsub;
315 uint16_t vsu_mode;
316 uint16_t lb_mode;
317 uint32_t val;
Mark Yao2db00cf2016-04-29 15:39:53 +0800318 int vskiplines = 0;
Mark Yao4c156c22015-06-26 17:14:46 +0800319
320 if (dst_w > 3840) {
Sean Paulee4d7892016-08-12 13:00:54 -0400321 DRM_DEV_ERROR(vop->dev, "Maximum dst width (3840) exceeded\n");
Mark Yao4c156c22015-06-26 17:14:46 +0800322 return;
323 }
324
Mark Yao1194fff2015-12-15 09:08:43 +0800325 if (!win->phy->scl->ext) {
326 VOP_SCL_SET(vop, win, scale_yrgb_x,
327 scl_cal_scale2(src_w, dst_w));
328 VOP_SCL_SET(vop, win, scale_yrgb_y,
329 scl_cal_scale2(src_h, dst_h));
330 if (is_yuv) {
331 VOP_SCL_SET(vop, win, scale_cbcr_x,
Mark Yaoee8662f2016-06-06 15:58:46 +0800332 scl_cal_scale2(cbcr_src_w, dst_w));
Mark Yao1194fff2015-12-15 09:08:43 +0800333 VOP_SCL_SET(vop, win, scale_cbcr_y,
Mark Yaoee8662f2016-06-06 15:58:46 +0800334 scl_cal_scale2(cbcr_src_h, dst_h));
Mark Yao1194fff2015-12-15 09:08:43 +0800335 }
336 return;
337 }
338
Mark Yao4c156c22015-06-26 17:14:46 +0800339 yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
340 yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
341
342 if (is_yuv) {
343 cbcr_hor_scl_mode = scl_get_scl_mode(cbcr_src_w, dst_w);
344 cbcr_ver_scl_mode = scl_get_scl_mode(cbcr_src_h, dst_h);
345 if (cbcr_hor_scl_mode == SCALE_DOWN)
346 lb_mode = scl_vop_cal_lb_mode(dst_w, true);
347 else
348 lb_mode = scl_vop_cal_lb_mode(cbcr_src_w, true);
349 } else {
350 if (yrgb_hor_scl_mode == SCALE_DOWN)
351 lb_mode = scl_vop_cal_lb_mode(dst_w, false);
352 else
353 lb_mode = scl_vop_cal_lb_mode(src_w, false);
354 }
355
Mark Yao1194fff2015-12-15 09:08:43 +0800356 VOP_SCL_SET_EXT(vop, win, lb_mode, lb_mode);
Mark Yao4c156c22015-06-26 17:14:46 +0800357 if (lb_mode == LB_RGB_3840X2) {
358 if (yrgb_ver_scl_mode != SCALE_NONE) {
Sean Paulee4d7892016-08-12 13:00:54 -0400359 DRM_DEV_ERROR(vop->dev, "not allow yrgb ver scale\n");
Mark Yao4c156c22015-06-26 17:14:46 +0800360 return;
361 }
362 if (cbcr_ver_scl_mode != SCALE_NONE) {
Sean Paulee4d7892016-08-12 13:00:54 -0400363 DRM_DEV_ERROR(vop->dev, "not allow cbcr ver scale\n");
Mark Yao4c156c22015-06-26 17:14:46 +0800364 return;
365 }
366 vsu_mode = SCALE_UP_BIL;
367 } else if (lb_mode == LB_RGB_2560X4) {
368 vsu_mode = SCALE_UP_BIL;
369 } else {
370 vsu_mode = SCALE_UP_BIC;
371 }
372
373 val = scl_vop_cal_scale(yrgb_hor_scl_mode, src_w, dst_w,
374 true, 0, NULL);
375 VOP_SCL_SET(vop, win, scale_yrgb_x, val);
376 val = scl_vop_cal_scale(yrgb_ver_scl_mode, src_h, dst_h,
377 false, vsu_mode, &vskiplines);
378 VOP_SCL_SET(vop, win, scale_yrgb_y, val);
379
Mark Yao1194fff2015-12-15 09:08:43 +0800380 VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt4, vskiplines == 4);
381 VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt2, vskiplines == 2);
Mark Yao4c156c22015-06-26 17:14:46 +0800382
Mark Yao1194fff2015-12-15 09:08:43 +0800383 VOP_SCL_SET_EXT(vop, win, yrgb_hor_scl_mode, yrgb_hor_scl_mode);
384 VOP_SCL_SET_EXT(vop, win, yrgb_ver_scl_mode, yrgb_ver_scl_mode);
385 VOP_SCL_SET_EXT(vop, win, yrgb_hsd_mode, SCALE_DOWN_BIL);
386 VOP_SCL_SET_EXT(vop, win, yrgb_vsd_mode, SCALE_DOWN_BIL);
387 VOP_SCL_SET_EXT(vop, win, yrgb_vsu_mode, vsu_mode);
Mark Yao4c156c22015-06-26 17:14:46 +0800388 if (is_yuv) {
389 val = scl_vop_cal_scale(cbcr_hor_scl_mode, cbcr_src_w,
390 dst_w, true, 0, NULL);
391 VOP_SCL_SET(vop, win, scale_cbcr_x, val);
392 val = scl_vop_cal_scale(cbcr_ver_scl_mode, cbcr_src_h,
393 dst_h, false, vsu_mode, &vskiplines);
394 VOP_SCL_SET(vop, win, scale_cbcr_y, val);
395
Mark Yao1194fff2015-12-15 09:08:43 +0800396 VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt4, vskiplines == 4);
397 VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt2, vskiplines == 2);
398 VOP_SCL_SET_EXT(vop, win, cbcr_hor_scl_mode, cbcr_hor_scl_mode);
399 VOP_SCL_SET_EXT(vop, win, cbcr_ver_scl_mode, cbcr_ver_scl_mode);
400 VOP_SCL_SET_EXT(vop, win, cbcr_hsd_mode, SCALE_DOWN_BIL);
401 VOP_SCL_SET_EXT(vop, win, cbcr_vsd_mode, SCALE_DOWN_BIL);
402 VOP_SCL_SET_EXT(vop, win, cbcr_vsu_mode, vsu_mode);
Mark Yao4c156c22015-06-26 17:14:46 +0800403 }
404}
405
Mark Yao10672192015-02-04 13:10:31 +0800406static void vop_dsp_hold_valid_irq_enable(struct vop *vop)
407{
408 unsigned long flags;
409
410 if (WARN_ON(!vop->is_enabled))
411 return;
412
413 spin_lock_irqsave(&vop->irq_lock, flags);
414
Tomasz Figafa374102016-09-14 21:54:54 +0900415 VOP_INTR_SET_TYPE(vop, clear, DSP_HOLD_VALID_INTR, 1);
Mark Yaodbb3d942015-12-15 08:36:55 +0800416 VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 1);
Mark Yao10672192015-02-04 13:10:31 +0800417
418 spin_unlock_irqrestore(&vop->irq_lock, flags);
419}
420
421static void vop_dsp_hold_valid_irq_disable(struct vop *vop)
422{
423 unsigned long flags;
424
425 if (WARN_ON(!vop->is_enabled))
426 return;
427
428 spin_lock_irqsave(&vop->irq_lock, flags);
429
Mark Yaodbb3d942015-12-15 08:36:55 +0800430 VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 0);
Mark Yao10672192015-02-04 13:10:31 +0800431
432 spin_unlock_irqrestore(&vop->irq_lock, flags);
433}
434
Yakir Yang69c34e42016-07-24 14:57:40 +0800435/*
436 * (1) each frame starts at the start of the Vsync pulse which is signaled by
437 * the "FRAME_SYNC" interrupt.
438 * (2) the active data region of each frame ends at dsp_vact_end
439 * (3) we should program this same number (dsp_vact_end) into dsp_line_frag_num,
440 * to get "LINE_FLAG" interrupt at the end of the active on screen data.
441 *
442 * VOP_INTR_CTRL0.dsp_line_frag_num = VOP_DSP_VACT_ST_END.dsp_vact_end
443 * Interrupts
444 * LINE_FLAG -------------------------------+
445 * FRAME_SYNC ----+ |
446 * | |
447 * v v
448 * | Vsync | Vbp | Vactive | Vfp |
449 * ^ ^ ^ ^
450 * | | | |
451 * | | | |
452 * dsp_vs_end ------------+ | | | VOP_DSP_VTOTAL_VS_END
453 * dsp_vact_start --------------+ | | VOP_DSP_VACT_ST_END
454 * dsp_vact_end ----------------------------+ | VOP_DSP_VACT_ST_END
455 * dsp_total -------------------------------------+ VOP_DSP_VTOTAL_VS_END
456 */
457static bool vop_line_flag_irq_is_enabled(struct vop *vop)
458{
459 uint32_t line_flag_irq;
460 unsigned long flags;
461
462 spin_lock_irqsave(&vop->irq_lock, flags);
463
464 line_flag_irq = VOP_INTR_GET_TYPE(vop, enable, LINE_FLAG_INTR);
465
466 spin_unlock_irqrestore(&vop->irq_lock, flags);
467
468 return !!line_flag_irq;
469}
470
Jeffy Chen459b0862017-04-27 14:54:17 +0800471static void vop_line_flag_irq_enable(struct vop *vop)
Yakir Yang69c34e42016-07-24 14:57:40 +0800472{
473 unsigned long flags;
474
475 if (WARN_ON(!vop->is_enabled))
476 return;
477
478 spin_lock_irqsave(&vop->irq_lock, flags);
479
Tomasz Figafa374102016-09-14 21:54:54 +0900480 VOP_INTR_SET_TYPE(vop, clear, LINE_FLAG_INTR, 1);
Yakir Yang69c34e42016-07-24 14:57:40 +0800481 VOP_INTR_SET_TYPE(vop, enable, LINE_FLAG_INTR, 1);
482
483 spin_unlock_irqrestore(&vop->irq_lock, flags);
484}
485
486static void vop_line_flag_irq_disable(struct vop *vop)
487{
488 unsigned long flags;
489
490 if (WARN_ON(!vop->is_enabled))
491 return;
492
493 spin_lock_irqsave(&vop->irq_lock, flags);
494
495 VOP_INTR_SET_TYPE(vop, enable, LINE_FLAG_INTR, 0);
496
497 spin_unlock_irqrestore(&vop->irq_lock, flags);
498}
499
Sean Paul39a9ad82016-08-15 16:12:29 -0700500static int vop_enable(struct drm_crtc *crtc)
Mark Yao2048e322014-08-22 18:36:26 +0800501{
502 struct vop *vop = to_vop(crtc);
503 int ret;
504
Mark Yao5d82d1a2015-04-01 13:48:53 +0800505 ret = pm_runtime_get_sync(vop->dev);
506 if (ret < 0) {
507 dev_err(vop->dev, "failed to get pm runtime: %d\n", ret);
Jeffy Chen5e570372017-04-06 20:31:20 +0800508 return ret;
Mark Yao5d82d1a2015-04-01 13:48:53 +0800509 }
510
Mark Yao2048e322014-08-22 18:36:26 +0800511 ret = clk_enable(vop->hclk);
Sean Paul39a9ad82016-08-15 16:12:29 -0700512 if (WARN_ON(ret < 0))
513 goto err_put_pm_runtime;
Mark Yao2048e322014-08-22 18:36:26 +0800514
515 ret = clk_enable(vop->dclk);
Sean Paul39a9ad82016-08-15 16:12:29 -0700516 if (WARN_ON(ret < 0))
Mark Yao2048e322014-08-22 18:36:26 +0800517 goto err_disable_hclk;
Mark Yao2048e322014-08-22 18:36:26 +0800518
519 ret = clk_enable(vop->aclk);
Sean Paul39a9ad82016-08-15 16:12:29 -0700520 if (WARN_ON(ret < 0))
Mark Yao2048e322014-08-22 18:36:26 +0800521 goto err_disable_dclk;
Mark Yao2048e322014-08-22 18:36:26 +0800522
523 /*
524 * Slave iommu shares power, irq and clock with vop. It was associated
525 * automatically with this master device via common driver code.
526 * Now that we have enabled the clock we attach it to the shared drm
527 * mapping.
528 */
529 ret = rockchip_drm_dma_attach_device(vop->drm_dev, vop->dev);
530 if (ret) {
531 dev_err(vop->dev, "failed to attach dma mapping, %d\n", ret);
532 goto err_disable_aclk;
533 }
534
Mark Yao77faa162015-07-20 16:25:20 +0800535 memcpy(vop->regs, vop->regsbak, vop->len);
Chris Zhong17a794d2016-08-26 20:39:38 -0700536 vop_cfg_done(vop);
537
Mark Yao52ab7892015-01-22 18:29:57 +0800538 /*
539 * At here, vop clock & iommu is enable, R/W vop regs would be safe.
540 */
541 vop->is_enabled = true;
542
Mark Yao2048e322014-08-22 18:36:26 +0800543 spin_lock(&vop->reg_lock);
544
545 VOP_CTRL_SET(vop, standby, 0);
546
547 spin_unlock(&vop->reg_lock);
548
549 enable_irq(vop->irq);
550
Mark Yaob5f7b752015-11-23 15:21:08 +0800551 drm_crtc_vblank_on(crtc);
Mark Yao2048e322014-08-22 18:36:26 +0800552
Sean Paul39a9ad82016-08-15 16:12:29 -0700553 return 0;
Mark Yao2048e322014-08-22 18:36:26 +0800554
555err_disable_aclk:
556 clk_disable(vop->aclk);
557err_disable_dclk:
558 clk_disable(vop->dclk);
559err_disable_hclk:
560 clk_disable(vop->hclk);
Sean Paul39a9ad82016-08-15 16:12:29 -0700561err_put_pm_runtime:
562 pm_runtime_put_sync(vop->dev);
563 return ret;
Mark Yao2048e322014-08-22 18:36:26 +0800564}
565
Laurent Pinchart64581712017-06-30 12:36:45 +0300566static void vop_crtc_atomic_disable(struct drm_crtc *crtc,
567 struct drm_crtc_state *old_state)
Mark Yao2048e322014-08-22 18:36:26 +0800568{
569 struct vop *vop = to_vop(crtc);
Tomeu Vizoso3ed6c642016-03-22 16:08:04 +0100570 int i;
Mark Yao2048e322014-08-22 18:36:26 +0800571
Daniel Vetter893b6ca2016-06-08 14:19:12 +0200572 WARN_ON(vop->event);
573
Sean Paulb883c9b2016-08-18 12:01:46 -0700574 rockchip_drm_psr_deactivate(&vop->crtc);
575
Tomeu Vizoso3ed6c642016-03-22 16:08:04 +0100576 /*
577 * We need to make sure that all windows are disabled before we
578 * disable that crtc. Otherwise we might try to scan from a destroyed
579 * buffer later.
580 */
581 for (i = 0; i < vop->data->win_size; i++) {
582 struct vop_win *vop_win = &vop->win[i];
583 const struct vop_win_data *win = vop_win->data;
584
585 spin_lock(&vop->reg_lock);
586 VOP_WIN_SET(vop, win, enable, 0);
587 spin_unlock(&vop->reg_lock);
588 }
589
Chris Zhong17a794d2016-08-26 20:39:38 -0700590 vop_cfg_done(vop);
591
Mark Yaob5f7b752015-11-23 15:21:08 +0800592 drm_crtc_vblank_off(crtc);
Mark Yao2048e322014-08-22 18:36:26 +0800593
Mark Yao2048e322014-08-22 18:36:26 +0800594 /*
Mark Yao10672192015-02-04 13:10:31 +0800595 * Vop standby will take effect at end of current frame,
596 * if dsp hold valid irq happen, it means standby complete.
597 *
598 * we must wait standby complete when we want to disable aclk,
599 * if not, memory bus maybe dead.
Mark Yao2048e322014-08-22 18:36:26 +0800600 */
Mark Yao10672192015-02-04 13:10:31 +0800601 reinit_completion(&vop->dsp_hold_completion);
602 vop_dsp_hold_valid_irq_enable(vop);
603
Mark Yao2048e322014-08-22 18:36:26 +0800604 spin_lock(&vop->reg_lock);
605
606 VOP_CTRL_SET(vop, standby, 1);
607
608 spin_unlock(&vop->reg_lock);
Mark Yao52ab7892015-01-22 18:29:57 +0800609
Mark Yao10672192015-02-04 13:10:31 +0800610 wait_for_completion(&vop->dsp_hold_completion);
Mark Yao2048e322014-08-22 18:36:26 +0800611
Mark Yao10672192015-02-04 13:10:31 +0800612 vop_dsp_hold_valid_irq_disable(vop);
613
614 disable_irq(vop->irq);
615
616 vop->is_enabled = false;
617
618 /*
619 * vop standby complete, so iommu detach is safe.
620 */
Mark Yao2048e322014-08-22 18:36:26 +0800621 rockchip_drm_dma_detach_device(vop->drm_dev, vop->dev);
622
Mark Yao10672192015-02-04 13:10:31 +0800623 clk_disable(vop->dclk);
Mark Yao2048e322014-08-22 18:36:26 +0800624 clk_disable(vop->aclk);
625 clk_disable(vop->hclk);
Mark Yao5d82d1a2015-04-01 13:48:53 +0800626 pm_runtime_put(vop->dev);
Daniel Vetter893b6ca2016-06-08 14:19:12 +0200627
628 if (crtc->state->event && !crtc->state->active) {
629 spin_lock_irq(&crtc->dev->event_lock);
630 drm_crtc_send_vblank_event(crtc, crtc->state->event);
631 spin_unlock_irq(&crtc->dev->event_lock);
632
633 crtc->state->event = NULL;
634 }
Mark Yao2048e322014-08-22 18:36:26 +0800635}
636
Mark Yao63ebb9f2015-11-30 18:22:42 +0800637static void vop_plane_destroy(struct drm_plane *plane)
Mark Yao2048e322014-08-22 18:36:26 +0800638{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800639 drm_plane_cleanup(plane);
Mark Yao2048e322014-08-22 18:36:26 +0800640}
641
Mark Yao63ebb9f2015-11-30 18:22:42 +0800642static int vop_plane_atomic_check(struct drm_plane *plane,
643 struct drm_plane_state *state)
Mark Yao2048e322014-08-22 18:36:26 +0800644{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800645 struct drm_crtc *crtc = state->crtc;
John Keeping92915da2016-03-04 11:04:03 +0000646 struct drm_crtc_state *crtc_state;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800647 struct drm_framebuffer *fb = state->fb;
Mark Yao2048e322014-08-22 18:36:26 +0800648 struct vop_win *vop_win = to_vop_win(plane);
649 const struct vop_win_data *win = vop_win->data;
Mark Yao2048e322014-08-22 18:36:26 +0800650 int ret;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800651 struct drm_rect clip;
Mark Yao4c156c22015-06-26 17:14:46 +0800652 int min_scale = win->phy->scl ? FRAC_16_16(1, 8) :
653 DRM_PLANE_HELPER_NO_SCALING;
654 int max_scale = win->phy->scl ? FRAC_16_16(8, 1) :
655 DRM_PLANE_HELPER_NO_SCALING;
Mark Yao2048e322014-08-22 18:36:26 +0800656
Mark Yao63ebb9f2015-11-30 18:22:42 +0800657 if (!crtc || !fb)
Tomasz Figad47a7242016-09-14 21:55:01 +0900658 return 0;
John Keeping92915da2016-03-04 11:04:03 +0000659
660 crtc_state = drm_atomic_get_existing_crtc_state(state->state, crtc);
661 if (WARN_ON(!crtc_state))
662 return -EINVAL;
663
Mark Yao63ebb9f2015-11-30 18:22:42 +0800664 clip.x1 = 0;
665 clip.y1 = 0;
John Keeping92915da2016-03-04 11:04:03 +0000666 clip.x2 = crtc_state->adjusted_mode.hdisplay;
667 clip.y2 = crtc_state->adjusted_mode.vdisplay;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800668
Ville Syrjäläf9b96be2016-07-26 19:07:02 +0300669 ret = drm_plane_helper_check_state(state, &clip,
670 min_scale, max_scale,
671 true, true);
Mark Yao2048e322014-08-22 18:36:26 +0800672 if (ret)
673 return ret;
674
Ville Syrjäläf9b96be2016-07-26 19:07:02 +0300675 if (!state->visible)
Tomasz Figad47a7242016-09-14 21:55:01 +0900676 return 0;
Mark Yao2048e322014-08-22 18:36:26 +0800677
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200678 ret = vop_convert_format(fb->format->format);
Tomasz Figad47a7242016-09-14 21:55:01 +0900679 if (ret < 0)
680 return ret;
Mark Yao84c7f8c2015-07-20 16:16:49 +0800681
Mark Yao63ebb9f2015-11-30 18:22:42 +0800682 /*
683 * Src.x1 can be odd when do clip, but yuv plane start point
684 * need align with 2 pixel.
685 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200686 if (is_yuv_support(fb->format->format) && ((state->src.x1 >> 16) % 2))
Mark Yao63ebb9f2015-11-30 18:22:42 +0800687 return -EINVAL;
688
Mark Yao63ebb9f2015-11-30 18:22:42 +0800689 return 0;
690}
691
692static void vop_plane_atomic_disable(struct drm_plane *plane,
693 struct drm_plane_state *old_state)
694{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800695 struct vop_win *vop_win = to_vop_win(plane);
696 const struct vop_win_data *win = vop_win->data;
697 struct vop *vop = to_vop(old_state->crtc);
698
699 if (!old_state->crtc)
700 return;
701
702 spin_lock(&vop->reg_lock);
703
704 VOP_WIN_SET(vop, win, enable, 0);
705
706 spin_unlock(&vop->reg_lock);
Mark Yao63ebb9f2015-11-30 18:22:42 +0800707}
708
709static void vop_plane_atomic_update(struct drm_plane *plane,
710 struct drm_plane_state *old_state)
711{
712 struct drm_plane_state *state = plane->state;
713 struct drm_crtc *crtc = state->crtc;
714 struct vop_win *vop_win = to_vop_win(plane);
Mark Yao63ebb9f2015-11-30 18:22:42 +0800715 const struct vop_win_data *win = vop_win->data;
716 struct vop *vop = to_vop(state->crtc);
717 struct drm_framebuffer *fb = state->fb;
718 unsigned int actual_w, actual_h;
719 unsigned int dsp_stx, dsp_sty;
720 uint32_t act_info, dsp_info, dsp_st;
Ville Syrjäläac920282016-07-26 19:07:01 +0300721 struct drm_rect *src = &state->src;
722 struct drm_rect *dest = &state->dst;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800723 struct drm_gem_object *obj, *uv_obj;
724 struct rockchip_gem_object *rk_obj, *rk_uv_obj;
725 unsigned long offset;
726 dma_addr_t dma_addr;
727 uint32_t val;
728 bool rb_swap;
Tomasz Figad47a7242016-09-14 21:55:01 +0900729 int format;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800730
731 /*
732 * can't update plane when vop is disabled.
733 */
Daniel Vetter4f9d39a2016-06-08 14:19:11 +0200734 if (WARN_ON(!crtc))
Mark Yao63ebb9f2015-11-30 18:22:42 +0800735 return;
736
737 if (WARN_ON(!vop->is_enabled))
738 return;
739
Tomasz Figad47a7242016-09-14 21:55:01 +0900740 if (!state->visible) {
Mark Yao63ebb9f2015-11-30 18:22:42 +0800741 vop_plane_atomic_disable(plane, old_state);
742 return;
743 }
Mark Yao2048e322014-08-22 18:36:26 +0800744
745 obj = rockchip_fb_get_gem_obj(fb, 0);
Mark Yao2048e322014-08-22 18:36:26 +0800746 rk_obj = to_rockchip_obj(obj);
747
Mark Yao63ebb9f2015-11-30 18:22:42 +0800748 actual_w = drm_rect_width(src) >> 16;
749 actual_h = drm_rect_height(src) >> 16;
750 act_info = (actual_h - 1) << 16 | ((actual_w - 1) & 0xffff);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800751
Mark Yao63ebb9f2015-11-30 18:22:42 +0800752 dsp_info = (drm_rect_height(dest) - 1) << 16;
753 dsp_info |= (drm_rect_width(dest) - 1) & 0xffff;
Mark Yao2048e322014-08-22 18:36:26 +0800754
Mark Yao63ebb9f2015-11-30 18:22:42 +0800755 dsp_stx = dest->x1 + crtc->mode.htotal - crtc->mode.hsync_start;
756 dsp_sty = dest->y1 + crtc->mode.vtotal - crtc->mode.vsync_start;
757 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
Mark Yao2048e322014-08-22 18:36:26 +0800758
Ville Syrjälä353c8592016-12-14 23:30:57 +0200759 offset = (src->x1 >> 16) * fb->format->cpp[0];
Mark Yao63ebb9f2015-11-30 18:22:42 +0800760 offset += (src->y1 >> 16) * fb->pitches[0];
Tomasz Figad47a7242016-09-14 21:55:01 +0900761 dma_addr = rk_obj->dma_addr + offset + fb->offsets[0];
762
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200763 format = vop_convert_format(fb->format->format);
Mark Yao2048e322014-08-22 18:36:26 +0800764
Mark Yao63ebb9f2015-11-30 18:22:42 +0800765 spin_lock(&vop->reg_lock);
Mark Yao2048e322014-08-22 18:36:26 +0800766
Tomasz Figad47a7242016-09-14 21:55:01 +0900767 VOP_WIN_SET(vop, win, format, format);
Mark Yao63ebb9f2015-11-30 18:22:42 +0800768 VOP_WIN_SET(vop, win, yrgb_vir, fb->pitches[0] >> 2);
Tomasz Figad47a7242016-09-14 21:55:01 +0900769 VOP_WIN_SET(vop, win, yrgb_mst, dma_addr);
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200770 if (is_yuv_support(fb->format->format)) {
771 int hsub = drm_format_horz_chroma_subsampling(fb->format->format);
772 int vsub = drm_format_vert_chroma_subsampling(fb->format->format);
Ville Syrjälä353c8592016-12-14 23:30:57 +0200773 int bpp = fb->format->cpp[1];
Mark Yao84c7f8c2015-07-20 16:16:49 +0800774
775 uv_obj = rockchip_fb_get_gem_obj(fb, 1);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800776 rk_uv_obj = to_rockchip_obj(uv_obj);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800777
Mark Yao63ebb9f2015-11-30 18:22:42 +0800778 offset = (src->x1 >> 16) * bpp / hsub;
779 offset += (src->y1 >> 16) * fb->pitches[1] / vsub;
Mark Yao84c7f8c2015-07-20 16:16:49 +0800780
Mark Yao63ebb9f2015-11-30 18:22:42 +0800781 dma_addr = rk_uv_obj->dma_addr + offset + fb->offsets[1];
782 VOP_WIN_SET(vop, win, uv_vir, fb->pitches[1] >> 2);
783 VOP_WIN_SET(vop, win, uv_mst, dma_addr);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800784 }
Mark Yao4c156c22015-06-26 17:14:46 +0800785
786 if (win->phy->scl)
787 scl_vop_cal_scl_fac(vop, win, actual_w, actual_h,
Mark Yao63ebb9f2015-11-30 18:22:42 +0800788 drm_rect_width(dest), drm_rect_height(dest),
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200789 fb->format->format);
Mark Yao4c156c22015-06-26 17:14:46 +0800790
Mark Yao63ebb9f2015-11-30 18:22:42 +0800791 VOP_WIN_SET(vop, win, act_info, act_info);
792 VOP_WIN_SET(vop, win, dsp_info, dsp_info);
793 VOP_WIN_SET(vop, win, dsp_st, dsp_st);
Mark Yao4c156c22015-06-26 17:14:46 +0800794
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200795 rb_swap = has_rb_swapped(fb->format->format);
Tomasz Figa85a359f2015-05-11 19:55:39 +0900796 VOP_WIN_SET(vop, win, rb_swap, rb_swap);
Mark Yao2048e322014-08-22 18:36:26 +0800797
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200798 if (is_alpha_support(fb->format->format)) {
Mark Yao2048e322014-08-22 18:36:26 +0800799 VOP_WIN_SET(vop, win, dst_alpha_ctl,
800 DST_FACTOR_M0(ALPHA_SRC_INVERSE));
801 val = SRC_ALPHA_EN(1) | SRC_COLOR_M0(ALPHA_SRC_PRE_MUL) |
802 SRC_ALPHA_M0(ALPHA_STRAIGHT) |
803 SRC_BLEND_M0(ALPHA_PER_PIX) |
804 SRC_ALPHA_CAL_M0(ALPHA_NO_SATURATION) |
805 SRC_FACTOR_M0(ALPHA_ONE);
806 VOP_WIN_SET(vop, win, src_alpha_ctl, val);
807 } else {
808 VOP_WIN_SET(vop, win, src_alpha_ctl, SRC_ALPHA_EN(0));
809 }
810
811 VOP_WIN_SET(vop, win, enable, 1);
Mark Yao2048e322014-08-22 18:36:26 +0800812 spin_unlock(&vop->reg_lock);
Mark Yao2048e322014-08-22 18:36:26 +0800813}
814
Mark Yao63ebb9f2015-11-30 18:22:42 +0800815static const struct drm_plane_helper_funcs plane_helper_funcs = {
816 .atomic_check = vop_plane_atomic_check,
817 .atomic_update = vop_plane_atomic_update,
818 .atomic_disable = vop_plane_atomic_disable,
819};
820
Mark Yao2048e322014-08-22 18:36:26 +0800821static const struct drm_plane_funcs vop_plane_funcs = {
Mark Yao63ebb9f2015-11-30 18:22:42 +0800822 .update_plane = drm_atomic_helper_update_plane,
823 .disable_plane = drm_atomic_helper_disable_plane,
Mark Yao2048e322014-08-22 18:36:26 +0800824 .destroy = vop_plane_destroy,
Tomasz Figad47a7242016-09-14 21:55:01 +0900825 .reset = drm_atomic_helper_plane_reset,
826 .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
827 .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
Mark Yao2048e322014-08-22 18:36:26 +0800828};
829
Mark Yao2048e322014-08-22 18:36:26 +0800830static int vop_crtc_enable_vblank(struct drm_crtc *crtc)
831{
832 struct vop *vop = to_vop(crtc);
833 unsigned long flags;
834
Mark Yao63ebb9f2015-11-30 18:22:42 +0800835 if (WARN_ON(!vop->is_enabled))
Mark Yao2048e322014-08-22 18:36:26 +0800836 return -EPERM;
837
838 spin_lock_irqsave(&vop->irq_lock, flags);
839
Tomasz Figafa374102016-09-14 21:54:54 +0900840 VOP_INTR_SET_TYPE(vop, clear, FS_INTR, 1);
Mark Yaodbb3d942015-12-15 08:36:55 +0800841 VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 1);
Mark Yao2048e322014-08-22 18:36:26 +0800842
843 spin_unlock_irqrestore(&vop->irq_lock, flags);
844
845 return 0;
846}
847
848static void vop_crtc_disable_vblank(struct drm_crtc *crtc)
849{
850 struct vop *vop = to_vop(crtc);
851 unsigned long flags;
852
Mark Yao63ebb9f2015-11-30 18:22:42 +0800853 if (WARN_ON(!vop->is_enabled))
Mark Yao2048e322014-08-22 18:36:26 +0800854 return;
Mark Yao31e980c2015-01-22 14:37:56 +0800855
Mark Yao2048e322014-08-22 18:36:26 +0800856 spin_lock_irqsave(&vop->irq_lock, flags);
Mark Yaodbb3d942015-12-15 08:36:55 +0800857
858 VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 0);
859
Mark Yao2048e322014-08-22 18:36:26 +0800860 spin_unlock_irqrestore(&vop->irq_lock, flags);
861}
862
Mark Yao2048e322014-08-22 18:36:26 +0800863static bool vop_crtc_mode_fixup(struct drm_crtc *crtc,
864 const struct drm_display_mode *mode,
865 struct drm_display_mode *adjusted_mode)
866{
Chris Zhongb59b8de2016-01-06 12:03:53 +0800867 struct vop *vop = to_vop(crtc);
868
Chris Zhongb59b8de2016-01-06 12:03:53 +0800869 adjusted_mode->clock =
870 clk_round_rate(vop->dclk, mode->clock * 1000) / 1000;
871
Mark Yao2048e322014-08-22 18:36:26 +0800872 return true;
873}
874
Laurent Pinchart0b20a0f2017-06-30 12:36:44 +0300875static void vop_crtc_atomic_enable(struct drm_crtc *crtc,
876 struct drm_crtc_state *old_state)
Mark Yao2048e322014-08-22 18:36:26 +0800877{
878 struct vop *vop = to_vop(crtc);
Mark yaoefd11cc2017-05-27 19:43:36 +0800879 const struct vop_data *vop_data = vop->data;
Mark Yao4e257d92016-04-20 10:41:42 +0800880 struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc->state);
Mark Yao63ebb9f2015-11-30 18:22:42 +0800881 struct drm_display_mode *adjusted_mode = &crtc->state->adjusted_mode;
Mark Yao2048e322014-08-22 18:36:26 +0800882 u16 hsync_len = adjusted_mode->hsync_end - adjusted_mode->hsync_start;
883 u16 hdisplay = adjusted_mode->hdisplay;
884 u16 htotal = adjusted_mode->htotal;
885 u16 hact_st = adjusted_mode->htotal - adjusted_mode->hsync_start;
886 u16 hact_end = hact_st + hdisplay;
887 u16 vdisplay = adjusted_mode->vdisplay;
888 u16 vtotal = adjusted_mode->vtotal;
889 u16 vsync_len = adjusted_mode->vsync_end - adjusted_mode->vsync_start;
890 u16 vact_st = adjusted_mode->vtotal - adjusted_mode->vsync_start;
891 u16 vact_end = vact_st + vdisplay;
Mark Yao0a63bfd2016-04-20 14:18:16 +0800892 uint32_t pin_pol, val;
Sean Paul39a9ad82016-08-15 16:12:29 -0700893 int ret;
Mark Yao2048e322014-08-22 18:36:26 +0800894
Daniel Vetter893b6ca2016-06-08 14:19:12 +0200895 WARN_ON(vop->event);
896
Sean Paul39a9ad82016-08-15 16:12:29 -0700897 ret = vop_enable(crtc);
898 if (ret) {
899 DRM_DEV_ERROR(vop->dev, "Failed to enable vop (%d)\n", ret);
900 return;
901 }
902
Mark Yao2048e322014-08-22 18:36:26 +0800903 /*
Mark Yaoce3887e2015-12-16 18:08:17 +0800904 * If dclk rate is zero, mean that scanout is stop,
905 * we don't need wait any more.
Mark Yao2048e322014-08-22 18:36:26 +0800906 */
Mark Yaoce3887e2015-12-16 18:08:17 +0800907 if (clk_get_rate(vop->dclk)) {
908 /*
909 * Rk3288 vop timing register is immediately, when configure
910 * display timing on display time, may cause tearing.
911 *
912 * Vop standby will take effect at end of current frame,
913 * if dsp hold valid irq happen, it means standby complete.
914 *
915 * mode set:
916 * standby and wait complete --> |----
917 * | display time
918 * |----
919 * |---> dsp hold irq
920 * configure display timing --> |
921 * standby exit |
922 * | new frame start.
923 */
924
925 reinit_completion(&vop->dsp_hold_completion);
926 vop_dsp_hold_valid_irq_enable(vop);
927
928 spin_lock(&vop->reg_lock);
929
930 VOP_CTRL_SET(vop, standby, 1);
931
932 spin_unlock(&vop->reg_lock);
933
934 wait_for_completion(&vop->dsp_hold_completion);
935
936 vop_dsp_hold_valid_irq_disable(vop);
937 }
Mark Yao2048e322014-08-22 18:36:26 +0800938
Chris Zhong1a0f7ed2017-02-05 15:54:56 +0800939 pin_pol = BIT(DCLK_INVERT);
John Keepingd790ad02017-02-24 12:55:03 +0000940 pin_pol |= (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) ?
941 BIT(HSYNC_POSITIVE) : 0;
942 pin_pol |= (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) ?
943 BIT(VSYNC_POSITIVE) : 0;
Mark Yao0a63bfd2016-04-20 14:18:16 +0800944 VOP_CTRL_SET(vop, pin_pol, pin_pol);
945
Mark Yao4e257d92016-04-20 10:41:42 +0800946 switch (s->output_type) {
947 case DRM_MODE_CONNECTOR_LVDS:
948 VOP_CTRL_SET(vop, rgb_en, 1);
Mark Yao0a63bfd2016-04-20 14:18:16 +0800949 VOP_CTRL_SET(vop, rgb_pin_pol, pin_pol);
Mark Yao4e257d92016-04-20 10:41:42 +0800950 break;
951 case DRM_MODE_CONNECTOR_eDP:
Mark Yao0a63bfd2016-04-20 14:18:16 +0800952 VOP_CTRL_SET(vop, edp_pin_pol, pin_pol);
Mark Yao4e257d92016-04-20 10:41:42 +0800953 VOP_CTRL_SET(vop, edp_en, 1);
954 break;
955 case DRM_MODE_CONNECTOR_HDMIA:
Mark Yao0a63bfd2016-04-20 14:18:16 +0800956 VOP_CTRL_SET(vop, hdmi_pin_pol, pin_pol);
Mark Yao4e257d92016-04-20 10:41:42 +0800957 VOP_CTRL_SET(vop, hdmi_en, 1);
958 break;
959 case DRM_MODE_CONNECTOR_DSI:
Mark Yao0a63bfd2016-04-20 14:18:16 +0800960 VOP_CTRL_SET(vop, mipi_pin_pol, pin_pol);
Mark Yao4e257d92016-04-20 10:41:42 +0800961 VOP_CTRL_SET(vop, mipi_en, 1);
962 break;
Chris Zhong1a0f7ed2017-02-05 15:54:56 +0800963 case DRM_MODE_CONNECTOR_DisplayPort:
964 pin_pol &= ~BIT(DCLK_INVERT);
965 VOP_CTRL_SET(vop, dp_pin_pol, pin_pol);
966 VOP_CTRL_SET(vop, dp_en, 1);
967 break;
Mark Yao4e257d92016-04-20 10:41:42 +0800968 default:
Sean Paulee4d7892016-08-12 13:00:54 -0400969 DRM_DEV_ERROR(vop->dev, "unsupported connector_type [%d]\n",
970 s->output_type);
Mark Yao4e257d92016-04-20 10:41:42 +0800971 }
Mark yaoefd11cc2017-05-27 19:43:36 +0800972
973 /*
974 * if vop is not support RGB10 output, need force RGB10 to RGB888.
975 */
976 if (s->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
977 !(vop_data->feature & VOP_FEATURE_OUTPUT_RGB10))
978 s->output_mode = ROCKCHIP_OUT_MODE_P888;
Mark Yao4e257d92016-04-20 10:41:42 +0800979 VOP_CTRL_SET(vop, out_mode, s->output_mode);
Mark Yao2048e322014-08-22 18:36:26 +0800980
981 VOP_CTRL_SET(vop, htotal_pw, (htotal << 16) | hsync_len);
982 val = hact_st << 16;
983 val |= hact_end;
984 VOP_CTRL_SET(vop, hact_st_end, val);
985 VOP_CTRL_SET(vop, hpost_st_end, val);
986
987 VOP_CTRL_SET(vop, vtotal_pw, (vtotal << 16) | vsync_len);
988 val = vact_st << 16;
989 val |= vact_end;
990 VOP_CTRL_SET(vop, vact_st_end, val);
991 VOP_CTRL_SET(vop, vpost_st_end, val);
992
Jeffy Chen459b0862017-04-27 14:54:17 +0800993 VOP_CTRL_SET(vop, line_flag_num[0], vact_end);
994
Mark Yao2048e322014-08-22 18:36:26 +0800995 clk_set_rate(vop->dclk, adjusted_mode->clock * 1000);
Mark Yaoce3887e2015-12-16 18:08:17 +0800996
997 VOP_CTRL_SET(vop, standby, 0);
Sean Paulb883c9b2016-08-18 12:01:46 -0700998
999 rockchip_drm_psr_activate(&vop->crtc);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001000}
Mark Yao2048e322014-08-22 18:36:26 +08001001
Tomasz Figa7caecdb2016-09-14 21:54:56 +09001002static bool vop_fs_irq_is_pending(struct vop *vop)
1003{
1004 return VOP_INTR_GET_TYPE(vop, status, FS_INTR);
1005}
1006
1007static void vop_wait_for_irq_handler(struct vop *vop)
1008{
1009 bool pending;
1010 int ret;
1011
1012 /*
1013 * Spin until frame start interrupt status bit goes low, which means
1014 * that interrupt handler was invoked and cleared it. The timeout of
1015 * 10 msecs is really too long, but it is just a safety measure if
1016 * something goes really wrong. The wait will only happen in the very
1017 * unlikely case of a vblank happening exactly at the same time and
1018 * shouldn't exceed microseconds range.
1019 */
1020 ret = readx_poll_timeout_atomic(vop_fs_irq_is_pending, vop, pending,
1021 !pending, 0, 10 * 1000);
1022 if (ret)
1023 DRM_DEV_ERROR(vop->dev, "VOP vblank IRQ stuck for 10 ms\n");
1024
1025 synchronize_irq(vop->irq);
1026}
1027
Mark Yao63ebb9f2015-11-30 18:22:42 +08001028static void vop_crtc_atomic_flush(struct drm_crtc *crtc,
1029 struct drm_crtc_state *old_crtc_state)
1030{
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001031 struct drm_atomic_state *old_state = old_crtc_state->state;
Maarten Lankhorste741f2b2017-07-12 10:13:37 +02001032 struct drm_plane_state *old_plane_state, *new_plane_state;
Mark Yao63ebb9f2015-11-30 18:22:42 +08001033 struct vop *vop = to_vop(crtc);
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001034 struct drm_plane *plane;
1035 int i;
Mark Yao63ebb9f2015-11-30 18:22:42 +08001036
1037 if (WARN_ON(!vop->is_enabled))
1038 return;
1039
1040 spin_lock(&vop->reg_lock);
1041
1042 vop_cfg_done(vop);
1043
1044 spin_unlock(&vop->reg_lock);
Tomasz Figa7caecdb2016-09-14 21:54:56 +09001045
1046 /*
1047 * There is a (rather unlikely) possiblity that a vblank interrupt
1048 * fired before we set the cfg_done bit. To avoid spuriously
1049 * signalling flip completion we need to wait for it to finish.
1050 */
1051 vop_wait_for_irq_handler(vop);
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001052
Tomasz Figa41ee4362016-09-14 21:55:00 +09001053 spin_lock_irq(&crtc->dev->event_lock);
1054 if (crtc->state->event) {
1055 WARN_ON(drm_crtc_vblank_get(crtc) != 0);
1056 WARN_ON(vop->event);
1057
1058 vop->event = crtc->state->event;
1059 crtc->state->event = NULL;
1060 }
1061 spin_unlock_irq(&crtc->dev->event_lock);
1062
Maarten Lankhorste741f2b2017-07-12 10:13:37 +02001063 for_each_oldnew_plane_in_state(old_state, plane, old_plane_state,
1064 new_plane_state, i) {
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001065 if (!old_plane_state->fb)
1066 continue;
1067
Maarten Lankhorste741f2b2017-07-12 10:13:37 +02001068 if (old_plane_state->fb == new_plane_state->fb)
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001069 continue;
1070
1071 drm_framebuffer_reference(old_plane_state->fb);
1072 drm_flip_work_queue(&vop->fb_unref_work, old_plane_state->fb);
1073 set_bit(VOP_PENDING_FB_UNREF, &vop->pending);
1074 WARN_ON(drm_crtc_vblank_get(crtc) != 0);
1075 }
Mark Yao63ebb9f2015-11-30 18:22:42 +08001076}
1077
1078static void vop_crtc_atomic_begin(struct drm_crtc *crtc,
1079 struct drm_crtc_state *old_crtc_state)
1080{
Sean Paulb883c9b2016-08-18 12:01:46 -07001081 rockchip_drm_psr_flush(crtc);
Mark Yao2048e322014-08-22 18:36:26 +08001082}
1083
Mark Yao2048e322014-08-22 18:36:26 +08001084static const struct drm_crtc_helper_funcs vop_crtc_helper_funcs = {
Mark Yao2048e322014-08-22 18:36:26 +08001085 .mode_fixup = vop_crtc_mode_fixup,
Mark Yao63ebb9f2015-11-30 18:22:42 +08001086 .atomic_flush = vop_crtc_atomic_flush,
1087 .atomic_begin = vop_crtc_atomic_begin,
Laurent Pinchart0b20a0f2017-06-30 12:36:44 +03001088 .atomic_enable = vop_crtc_atomic_enable,
Laurent Pinchart64581712017-06-30 12:36:45 +03001089 .atomic_disable = vop_crtc_atomic_disable,
Mark Yao2048e322014-08-22 18:36:26 +08001090};
1091
Mark Yao2048e322014-08-22 18:36:26 +08001092static void vop_crtc_destroy(struct drm_crtc *crtc)
1093{
1094 drm_crtc_cleanup(crtc);
1095}
1096
John Keepingdc0b4082016-07-14 16:29:15 +01001097static void vop_crtc_reset(struct drm_crtc *crtc)
1098{
1099 if (crtc->state)
1100 __drm_atomic_helper_crtc_destroy_state(crtc->state);
1101 kfree(crtc->state);
1102
1103 crtc->state = kzalloc(sizeof(struct rockchip_crtc_state), GFP_KERNEL);
1104 if (crtc->state)
1105 crtc->state->crtc = crtc;
1106}
1107
Mark Yao4e257d92016-04-20 10:41:42 +08001108static struct drm_crtc_state *vop_crtc_duplicate_state(struct drm_crtc *crtc)
1109{
1110 struct rockchip_crtc_state *rockchip_state;
1111
1112 rockchip_state = kzalloc(sizeof(*rockchip_state), GFP_KERNEL);
1113 if (!rockchip_state)
1114 return NULL;
1115
1116 __drm_atomic_helper_crtc_duplicate_state(crtc, &rockchip_state->base);
1117 return &rockchip_state->base;
1118}
1119
1120static void vop_crtc_destroy_state(struct drm_crtc *crtc,
1121 struct drm_crtc_state *state)
1122{
1123 struct rockchip_crtc_state *s = to_rockchip_crtc_state(state);
1124
Daniel Vetterec2dc6a2016-05-09 16:34:09 +02001125 __drm_atomic_helper_crtc_destroy_state(&s->base);
Mark Yao4e257d92016-04-20 10:41:42 +08001126 kfree(s);
1127}
1128
Sean Paul6cca3862017-03-06 15:02:26 -05001129#ifdef CONFIG_DRM_ANALOGIX_DP
Tomeu Vizoso3190e582017-03-03 14:39:36 +01001130static struct drm_connector *vop_get_edp_connector(struct vop *vop)
1131{
Tomeu Vizoso3190e582017-03-03 14:39:36 +01001132 struct drm_connector *connector;
Gustavo Padovan2cbeb642017-05-15 10:43:30 -03001133 struct drm_connector_list_iter conn_iter;
Tomeu Vizoso3190e582017-03-03 14:39:36 +01001134
Gustavo Padovan2cbeb642017-05-15 10:43:30 -03001135 drm_connector_list_iter_begin(vop->drm_dev, &conn_iter);
1136 drm_for_each_connector_iter(connector, &conn_iter) {
Tomeu Vizoso3190e582017-03-03 14:39:36 +01001137 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
Gustavo Padovan2cbeb642017-05-15 10:43:30 -03001138 drm_connector_list_iter_end(&conn_iter);
Tomeu Vizoso3190e582017-03-03 14:39:36 +01001139 return connector;
1140 }
Gustavo Padovan2cbeb642017-05-15 10:43:30 -03001141 }
1142 drm_connector_list_iter_end(&conn_iter);
Tomeu Vizoso3190e582017-03-03 14:39:36 +01001143
1144 return NULL;
1145}
1146
1147static int vop_crtc_set_crc_source(struct drm_crtc *crtc,
1148 const char *source_name, size_t *values_cnt)
1149{
1150 struct vop *vop = to_vop(crtc);
1151 struct drm_connector *connector;
1152 int ret;
1153
1154 connector = vop_get_edp_connector(vop);
1155 if (!connector)
1156 return -EINVAL;
1157
1158 *values_cnt = 3;
1159
1160 if (source_name && strcmp(source_name, "auto") == 0)
1161 ret = analogix_dp_start_crc(connector);
1162 else if (!source_name)
1163 ret = analogix_dp_stop_crc(connector);
1164 else
1165 ret = -EINVAL;
1166
1167 return ret;
1168}
Sean Paul6cca3862017-03-06 15:02:26 -05001169#else
1170static int vop_crtc_set_crc_source(struct drm_crtc *crtc,
1171 const char *source_name, size_t *values_cnt)
1172{
1173 return -ENODEV;
1174}
1175#endif
Tomeu Vizoso3190e582017-03-03 14:39:36 +01001176
Mark Yao2048e322014-08-22 18:36:26 +08001177static const struct drm_crtc_funcs vop_crtc_funcs = {
Mark Yao63ebb9f2015-11-30 18:22:42 +08001178 .set_config = drm_atomic_helper_set_config,
1179 .page_flip = drm_atomic_helper_page_flip,
Mark Yao2048e322014-08-22 18:36:26 +08001180 .destroy = vop_crtc_destroy,
John Keepingdc0b4082016-07-14 16:29:15 +01001181 .reset = vop_crtc_reset,
Mark Yao4e257d92016-04-20 10:41:42 +08001182 .atomic_duplicate_state = vop_crtc_duplicate_state,
1183 .atomic_destroy_state = vop_crtc_destroy_state,
Shawn Guoc3605df2017-02-07 17:16:29 +08001184 .enable_vblank = vop_crtc_enable_vblank,
1185 .disable_vblank = vop_crtc_disable_vblank,
Tomeu Vizoso3190e582017-03-03 14:39:36 +01001186 .set_crc_source = vop_crtc_set_crc_source,
Mark Yao2048e322014-08-22 18:36:26 +08001187};
1188
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001189static void vop_fb_unref_worker(struct drm_flip_work *work, void *val)
1190{
1191 struct vop *vop = container_of(work, struct vop, fb_unref_work);
1192 struct drm_framebuffer *fb = val;
1193
1194 drm_crtc_vblank_put(&vop->crtc);
1195 drm_framebuffer_unreference(fb);
1196}
1197
Mark Yao63ebb9f2015-11-30 18:22:42 +08001198static void vop_handle_vblank(struct vop *vop)
1199{
1200 struct drm_device *drm = vop->drm_dev;
1201 struct drm_crtc *crtc = &vop->crtc;
1202 unsigned long flags;
Mark Yao2048e322014-08-22 18:36:26 +08001203
Daniel Vetter893b6ca2016-06-08 14:19:12 +02001204 spin_lock_irqsave(&drm->event_lock, flags);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001205 if (vop->event) {
Mark Yao63ebb9f2015-11-30 18:22:42 +08001206 drm_crtc_send_vblank_event(crtc, vop->event);
Sean Paul5b680402016-08-10 16:24:39 -04001207 drm_crtc_vblank_put(crtc);
Tomasz Figa646ec682016-09-14 21:54:59 +09001208 vop->event = NULL;
Sean Paul5b680402016-08-10 16:24:39 -04001209 }
Daniel Vetter893b6ca2016-06-08 14:19:12 +02001210 spin_unlock_irqrestore(&drm->event_lock, flags);
1211
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001212 if (test_and_clear_bit(VOP_PENDING_FB_UNREF, &vop->pending))
1213 drm_flip_work_commit(&vop->fb_unref_work, system_unbound_wq);
Mark Yao2048e322014-08-22 18:36:26 +08001214}
1215
1216static irqreturn_t vop_isr(int irq, void *data)
1217{
1218 struct vop *vop = data;
Mark Yaob5f7b752015-11-23 15:21:08 +08001219 struct drm_crtc *crtc = &vop->crtc;
Mark Yaodbb3d942015-12-15 08:36:55 +08001220 uint32_t active_irqs;
Mark Yao2048e322014-08-22 18:36:26 +08001221 unsigned long flags;
Mark Yao10672192015-02-04 13:10:31 +08001222 int ret = IRQ_NONE;
Mark Yao2048e322014-08-22 18:36:26 +08001223
1224 /*
Mark Yaodbb3d942015-12-15 08:36:55 +08001225 * interrupt register has interrupt status, enable and clear bits, we
Mark Yao2048e322014-08-22 18:36:26 +08001226 * must hold irq_lock to avoid a race with enable/disable_vblank().
1227 */
1228 spin_lock_irqsave(&vop->irq_lock, flags);
Mark Yaodbb3d942015-12-15 08:36:55 +08001229
1230 active_irqs = VOP_INTR_GET_TYPE(vop, status, INTR_MASK);
Mark Yao2048e322014-08-22 18:36:26 +08001231 /* Clear all active interrupt sources */
1232 if (active_irqs)
Mark Yaodbb3d942015-12-15 08:36:55 +08001233 VOP_INTR_SET_TYPE(vop, clear, active_irqs, 1);
1234
Mark Yao2048e322014-08-22 18:36:26 +08001235 spin_unlock_irqrestore(&vop->irq_lock, flags);
1236
1237 /* This is expected for vop iommu irqs, since the irq is shared */
1238 if (!active_irqs)
1239 return IRQ_NONE;
1240
Mark Yao10672192015-02-04 13:10:31 +08001241 if (active_irqs & DSP_HOLD_VALID_INTR) {
1242 complete(&vop->dsp_hold_completion);
1243 active_irqs &= ~DSP_HOLD_VALID_INTR;
1244 ret = IRQ_HANDLED;
Mark Yao2048e322014-08-22 18:36:26 +08001245 }
1246
Yakir Yang69c34e42016-07-24 14:57:40 +08001247 if (active_irqs & LINE_FLAG_INTR) {
1248 complete(&vop->line_flag_completion);
1249 active_irqs &= ~LINE_FLAG_INTR;
1250 ret = IRQ_HANDLED;
1251 }
1252
Mark Yao10672192015-02-04 13:10:31 +08001253 if (active_irqs & FS_INTR) {
Mark Yaob5f7b752015-11-23 15:21:08 +08001254 drm_crtc_handle_vblank(crtc);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001255 vop_handle_vblank(vop);
Mark Yao10672192015-02-04 13:10:31 +08001256 active_irqs &= ~FS_INTR;
Mark Yao63ebb9f2015-11-30 18:22:42 +08001257 ret = IRQ_HANDLED;
Mark Yao10672192015-02-04 13:10:31 +08001258 }
Mark Yao2048e322014-08-22 18:36:26 +08001259
Mark Yao10672192015-02-04 13:10:31 +08001260 /* Unhandled irqs are spurious. */
1261 if (active_irqs)
Sean Paulee4d7892016-08-12 13:00:54 -04001262 DRM_DEV_ERROR(vop->dev, "Unknown VOP IRQs: %#02x\n",
1263 active_irqs);
Mark Yao10672192015-02-04 13:10:31 +08001264
1265 return ret;
Mark Yao2048e322014-08-22 18:36:26 +08001266}
1267
1268static int vop_create_crtc(struct vop *vop)
1269{
1270 const struct vop_data *vop_data = vop->data;
1271 struct device *dev = vop->dev;
1272 struct drm_device *drm_dev = vop->drm_dev;
Douglas Anderson328b51c2016-03-07 14:00:52 -08001273 struct drm_plane *primary = NULL, *cursor = NULL, *plane, *tmp;
Mark Yao2048e322014-08-22 18:36:26 +08001274 struct drm_crtc *crtc = &vop->crtc;
1275 struct device_node *port;
1276 int ret;
1277 int i;
1278
1279 /*
1280 * Create drm_plane for primary and cursor planes first, since we need
1281 * to pass them to drm_crtc_init_with_planes, which sets the
1282 * "possible_crtcs" to the newly initialized crtc.
1283 */
1284 for (i = 0; i < vop_data->win_size; i++) {
1285 struct vop_win *vop_win = &vop->win[i];
1286 const struct vop_win_data *win_data = vop_win->data;
1287
1288 if (win_data->type != DRM_PLANE_TYPE_PRIMARY &&
1289 win_data->type != DRM_PLANE_TYPE_CURSOR)
1290 continue;
1291
1292 ret = drm_universal_plane_init(vop->drm_dev, &vop_win->base,
1293 0, &vop_plane_funcs,
1294 win_data->phy->data_formats,
1295 win_data->phy->nformats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +02001296 win_data->type, NULL);
Mark Yao2048e322014-08-22 18:36:26 +08001297 if (ret) {
Sean Paulee4d7892016-08-12 13:00:54 -04001298 DRM_DEV_ERROR(vop->dev, "failed to init plane %d\n",
1299 ret);
Mark Yao2048e322014-08-22 18:36:26 +08001300 goto err_cleanup_planes;
1301 }
1302
1303 plane = &vop_win->base;
Mark Yao63ebb9f2015-11-30 18:22:42 +08001304 drm_plane_helper_add(plane, &plane_helper_funcs);
Mark Yao2048e322014-08-22 18:36:26 +08001305 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
1306 primary = plane;
1307 else if (plane->type == DRM_PLANE_TYPE_CURSOR)
1308 cursor = plane;
1309 }
1310
1311 ret = drm_crtc_init_with_planes(drm_dev, crtc, primary, cursor,
Ville Syrjäläf9882872015-12-09 16:19:31 +02001312 &vop_crtc_funcs, NULL);
Mark Yao2048e322014-08-22 18:36:26 +08001313 if (ret)
Douglas Anderson328b51c2016-03-07 14:00:52 -08001314 goto err_cleanup_planes;
Mark Yao2048e322014-08-22 18:36:26 +08001315
1316 drm_crtc_helper_add(crtc, &vop_crtc_helper_funcs);
1317
1318 /*
1319 * Create drm_planes for overlay windows with possible_crtcs restricted
1320 * to the newly created crtc.
1321 */
1322 for (i = 0; i < vop_data->win_size; i++) {
1323 struct vop_win *vop_win = &vop->win[i];
1324 const struct vop_win_data *win_data = vop_win->data;
1325 unsigned long possible_crtcs = 1 << drm_crtc_index(crtc);
1326
1327 if (win_data->type != DRM_PLANE_TYPE_OVERLAY)
1328 continue;
1329
1330 ret = drm_universal_plane_init(vop->drm_dev, &vop_win->base,
1331 possible_crtcs,
1332 &vop_plane_funcs,
1333 win_data->phy->data_formats,
1334 win_data->phy->nformats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +02001335 win_data->type, NULL);
Mark Yao2048e322014-08-22 18:36:26 +08001336 if (ret) {
Sean Paulee4d7892016-08-12 13:00:54 -04001337 DRM_DEV_ERROR(vop->dev, "failed to init overlay %d\n",
1338 ret);
Mark Yao2048e322014-08-22 18:36:26 +08001339 goto err_cleanup_crtc;
1340 }
Mark Yao63ebb9f2015-11-30 18:22:42 +08001341 drm_plane_helper_add(&vop_win->base, &plane_helper_funcs);
Mark Yao2048e322014-08-22 18:36:26 +08001342 }
1343
1344 port = of_get_child_by_name(dev->of_node, "port");
1345 if (!port) {
Rob Herring4bf99142017-07-18 16:43:04 -05001346 DRM_DEV_ERROR(vop->dev, "no port node found in %pOF\n",
1347 dev->of_node);
Douglas Anderson328b51c2016-03-07 14:00:52 -08001348 ret = -ENOENT;
Mark Yao2048e322014-08-22 18:36:26 +08001349 goto err_cleanup_crtc;
1350 }
1351
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001352 drm_flip_work_init(&vop->fb_unref_work, "fb_unref",
1353 vop_fb_unref_worker);
1354
Mark Yao10672192015-02-04 13:10:31 +08001355 init_completion(&vop->dsp_hold_completion);
Yakir Yang69c34e42016-07-24 14:57:40 +08001356 init_completion(&vop->line_flag_completion);
Mark Yao2048e322014-08-22 18:36:26 +08001357 crtc->port = port;
Mark Yao2048e322014-08-22 18:36:26 +08001358
1359 return 0;
1360
1361err_cleanup_crtc:
1362 drm_crtc_cleanup(crtc);
1363err_cleanup_planes:
Douglas Anderson328b51c2016-03-07 14:00:52 -08001364 list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
1365 head)
Mark Yao2048e322014-08-22 18:36:26 +08001366 drm_plane_cleanup(plane);
1367 return ret;
1368}
1369
1370static void vop_destroy_crtc(struct vop *vop)
1371{
1372 struct drm_crtc *crtc = &vop->crtc;
Douglas Anderson328b51c2016-03-07 14:00:52 -08001373 struct drm_device *drm_dev = vop->drm_dev;
1374 struct drm_plane *plane, *tmp;
Mark Yao2048e322014-08-22 18:36:26 +08001375
Mark Yao2048e322014-08-22 18:36:26 +08001376 of_node_put(crtc->port);
Douglas Anderson328b51c2016-03-07 14:00:52 -08001377
1378 /*
1379 * We need to cleanup the planes now. Why?
1380 *
1381 * The planes are "&vop->win[i].base". That means the memory is
1382 * all part of the big "struct vop" chunk of memory. That memory
1383 * was devm allocated and associated with this component. We need to
1384 * free it ourselves before vop_unbind() finishes.
1385 */
1386 list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
1387 head)
1388 vop_plane_destroy(plane);
1389
1390 /*
1391 * Destroy CRTC after vop_plane_destroy() since vop_disable_plane()
1392 * references the CRTC.
1393 */
Mark Yao2048e322014-08-22 18:36:26 +08001394 drm_crtc_cleanup(crtc);
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001395 drm_flip_work_cleanup(&vop->fb_unref_work);
Mark Yao2048e322014-08-22 18:36:26 +08001396}
1397
1398static int vop_initial(struct vop *vop)
1399{
1400 const struct vop_data *vop_data = vop->data;
1401 const struct vop_reg_data *init_table = vop_data->init_table;
1402 struct reset_control *ahb_rst;
1403 int i, ret;
1404
1405 vop->hclk = devm_clk_get(vop->dev, "hclk_vop");
1406 if (IS_ERR(vop->hclk)) {
1407 dev_err(vop->dev, "failed to get hclk source\n");
1408 return PTR_ERR(vop->hclk);
1409 }
1410 vop->aclk = devm_clk_get(vop->dev, "aclk_vop");
1411 if (IS_ERR(vop->aclk)) {
1412 dev_err(vop->dev, "failed to get aclk source\n");
1413 return PTR_ERR(vop->aclk);
1414 }
1415 vop->dclk = devm_clk_get(vop->dev, "dclk_vop");
1416 if (IS_ERR(vop->dclk)) {
1417 dev_err(vop->dev, "failed to get dclk source\n");
1418 return PTR_ERR(vop->dclk);
1419 }
1420
Jeffy Chen5e570372017-04-06 20:31:20 +08001421 ret = pm_runtime_get_sync(vop->dev);
1422 if (ret < 0) {
1423 dev_err(vop->dev, "failed to get pm runtime: %d\n", ret);
1424 return ret;
1425 }
1426
Mark Yao2048e322014-08-22 18:36:26 +08001427 ret = clk_prepare(vop->dclk);
1428 if (ret < 0) {
1429 dev_err(vop->dev, "failed to prepare dclk\n");
Jeffy Chen5e570372017-04-06 20:31:20 +08001430 goto err_put_pm_runtime;
Mark Yao2048e322014-08-22 18:36:26 +08001431 }
1432
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001433 /* Enable both the hclk and aclk to setup the vop */
1434 ret = clk_prepare_enable(vop->hclk);
Mark Yao2048e322014-08-22 18:36:26 +08001435 if (ret < 0) {
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001436 dev_err(vop->dev, "failed to prepare/enable hclk\n");
Mark Yao2048e322014-08-22 18:36:26 +08001437 goto err_unprepare_dclk;
1438 }
1439
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001440 ret = clk_prepare_enable(vop->aclk);
Mark Yao2048e322014-08-22 18:36:26 +08001441 if (ret < 0) {
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001442 dev_err(vop->dev, "failed to prepare/enable aclk\n");
1443 goto err_disable_hclk;
Mark Yao2048e322014-08-22 18:36:26 +08001444 }
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001445
Mark Yao2048e322014-08-22 18:36:26 +08001446 /*
1447 * do hclk_reset, reset all vop registers.
1448 */
1449 ahb_rst = devm_reset_control_get(vop->dev, "ahb");
1450 if (IS_ERR(ahb_rst)) {
1451 dev_err(vop->dev, "failed to get ahb reset\n");
1452 ret = PTR_ERR(ahb_rst);
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001453 goto err_disable_aclk;
Mark Yao2048e322014-08-22 18:36:26 +08001454 }
1455 reset_control_assert(ahb_rst);
1456 usleep_range(10, 20);
1457 reset_control_deassert(ahb_rst);
1458
1459 memcpy(vop->regsbak, vop->regs, vop->len);
1460
1461 for (i = 0; i < vop_data->table_size; i++)
1462 vop_writel(vop, init_table[i].offset, init_table[i].value);
1463
1464 for (i = 0; i < vop_data->win_size; i++) {
1465 const struct vop_win_data *win = &vop_data->win[i];
1466
1467 VOP_WIN_SET(vop, win, enable, 0);
1468 }
1469
1470 vop_cfg_done(vop);
1471
1472 /*
1473 * do dclk_reset, let all config take affect.
1474 */
1475 vop->dclk_rst = devm_reset_control_get(vop->dev, "dclk");
1476 if (IS_ERR(vop->dclk_rst)) {
1477 dev_err(vop->dev, "failed to get dclk reset\n");
1478 ret = PTR_ERR(vop->dclk_rst);
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001479 goto err_disable_aclk;
Mark Yao2048e322014-08-22 18:36:26 +08001480 }
1481 reset_control_assert(vop->dclk_rst);
1482 usleep_range(10, 20);
1483 reset_control_deassert(vop->dclk_rst);
1484
1485 clk_disable(vop->hclk);
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001486 clk_disable(vop->aclk);
Mark Yao2048e322014-08-22 18:36:26 +08001487
Mark Yao31e980c2015-01-22 14:37:56 +08001488 vop->is_enabled = false;
Mark Yao2048e322014-08-22 18:36:26 +08001489
Jeffy Chen5e570372017-04-06 20:31:20 +08001490 pm_runtime_put_sync(vop->dev);
1491
Mark Yao2048e322014-08-22 18:36:26 +08001492 return 0;
1493
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001494err_disable_aclk:
1495 clk_disable_unprepare(vop->aclk);
Mark Yao2048e322014-08-22 18:36:26 +08001496err_disable_hclk:
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001497 clk_disable_unprepare(vop->hclk);
Mark Yao2048e322014-08-22 18:36:26 +08001498err_unprepare_dclk:
1499 clk_unprepare(vop->dclk);
Jeffy Chen5e570372017-04-06 20:31:20 +08001500err_put_pm_runtime:
1501 pm_runtime_put_sync(vop->dev);
Mark Yao2048e322014-08-22 18:36:26 +08001502 return ret;
1503}
1504
1505/*
1506 * Initialize the vop->win array elements.
1507 */
1508static void vop_win_init(struct vop *vop)
1509{
1510 const struct vop_data *vop_data = vop->data;
1511 unsigned int i;
1512
1513 for (i = 0; i < vop_data->win_size; i++) {
1514 struct vop_win *vop_win = &vop->win[i];
1515 const struct vop_win_data *win_data = &vop_data->win[i];
1516
1517 vop_win->data = win_data;
1518 vop_win->vop = vop;
Mark Yao2048e322014-08-22 18:36:26 +08001519 }
1520}
1521
Yakir Yang69c34e42016-07-24 14:57:40 +08001522/**
Jeffy Chen459b0862017-04-27 14:54:17 +08001523 * rockchip_drm_wait_vact_end
Yakir Yang69c34e42016-07-24 14:57:40 +08001524 * @crtc: CRTC to enable line flag
Yakir Yang69c34e42016-07-24 14:57:40 +08001525 * @mstimeout: millisecond for timeout
1526 *
Jeffy Chen459b0862017-04-27 14:54:17 +08001527 * Wait for vact_end line flag irq or timeout.
Yakir Yang69c34e42016-07-24 14:57:40 +08001528 *
1529 * Returns:
1530 * Zero on success, negative errno on failure.
1531 */
Jeffy Chen459b0862017-04-27 14:54:17 +08001532int rockchip_drm_wait_vact_end(struct drm_crtc *crtc, unsigned int mstimeout)
Yakir Yang69c34e42016-07-24 14:57:40 +08001533{
1534 struct vop *vop = to_vop(crtc);
1535 unsigned long jiffies_left;
1536
1537 if (!crtc || !vop->is_enabled)
1538 return -ENODEV;
1539
Jeffy Chen459b0862017-04-27 14:54:17 +08001540 if (mstimeout <= 0)
Yakir Yang69c34e42016-07-24 14:57:40 +08001541 return -EINVAL;
1542
1543 if (vop_line_flag_irq_is_enabled(vop))
1544 return -EBUSY;
1545
1546 reinit_completion(&vop->line_flag_completion);
Jeffy Chen459b0862017-04-27 14:54:17 +08001547 vop_line_flag_irq_enable(vop);
Yakir Yang69c34e42016-07-24 14:57:40 +08001548
1549 jiffies_left = wait_for_completion_timeout(&vop->line_flag_completion,
1550 msecs_to_jiffies(mstimeout));
1551 vop_line_flag_irq_disable(vop);
1552
1553 if (jiffies_left == 0) {
1554 dev_err(vop->dev, "Timeout waiting for IRQ\n");
1555 return -ETIMEDOUT;
1556 }
1557
1558 return 0;
1559}
Jeffy Chen459b0862017-04-27 14:54:17 +08001560EXPORT_SYMBOL(rockchip_drm_wait_vact_end);
Yakir Yang69c34e42016-07-24 14:57:40 +08001561
Mark Yao2048e322014-08-22 18:36:26 +08001562static int vop_bind(struct device *dev, struct device *master, void *data)
1563{
1564 struct platform_device *pdev = to_platform_device(dev);
Mark Yao2048e322014-08-22 18:36:26 +08001565 const struct vop_data *vop_data;
1566 struct drm_device *drm_dev = data;
1567 struct vop *vop;
1568 struct resource *res;
1569 size_t alloc_size;
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001570 int ret, irq;
Mark Yao2048e322014-08-22 18:36:26 +08001571
Mark Yaoa67719d2015-12-15 08:58:26 +08001572 vop_data = of_device_get_match_data(dev);
Mark Yao2048e322014-08-22 18:36:26 +08001573 if (!vop_data)
1574 return -ENODEV;
1575
1576 /* Allocate vop struct and its vop_win array */
1577 alloc_size = sizeof(*vop) + sizeof(*vop->win) * vop_data->win_size;
1578 vop = devm_kzalloc(dev, alloc_size, GFP_KERNEL);
1579 if (!vop)
1580 return -ENOMEM;
1581
1582 vop->dev = dev;
1583 vop->data = vop_data;
1584 vop->drm_dev = drm_dev;
1585 dev_set_drvdata(dev, vop);
1586
1587 vop_win_init(vop);
1588
1589 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1590 vop->len = resource_size(res);
1591 vop->regs = devm_ioremap_resource(dev, res);
1592 if (IS_ERR(vop->regs))
1593 return PTR_ERR(vop->regs);
1594
1595 vop->regsbak = devm_kzalloc(dev, vop->len, GFP_KERNEL);
1596 if (!vop->regsbak)
1597 return -ENOMEM;
1598
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001599 irq = platform_get_irq(pdev, 0);
1600 if (irq < 0) {
Mark Yao2048e322014-08-22 18:36:26 +08001601 dev_err(dev, "cannot find irq for vop\n");
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001602 return irq;
Mark Yao2048e322014-08-22 18:36:26 +08001603 }
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001604 vop->irq = (unsigned int)irq;
Mark Yao2048e322014-08-22 18:36:26 +08001605
1606 spin_lock_init(&vop->reg_lock);
1607 spin_lock_init(&vop->irq_lock);
1608
1609 mutex_init(&vop->vsync_mutex);
1610
Mark Yao63ebb9f2015-11-30 18:22:42 +08001611 ret = devm_request_irq(dev, vop->irq, vop_isr,
1612 IRQF_SHARED, dev_name(dev), vop);
Mark Yao2048e322014-08-22 18:36:26 +08001613 if (ret)
1614 return ret;
1615
1616 /* IRQ is initially disabled; it gets enabled in power_on */
1617 disable_irq(vop->irq);
1618
1619 ret = vop_create_crtc(vop);
1620 if (ret)
Sean Paul8c763c92016-09-16 14:22:03 -04001621 goto err_enable_irq;
Mark Yao2048e322014-08-22 18:36:26 +08001622
1623 pm_runtime_enable(&pdev->dev);
Yakir Yang5182c1a2016-07-24 14:57:44 +08001624
Jeffy Chen5e570372017-04-06 20:31:20 +08001625 ret = vop_initial(vop);
1626 if (ret < 0) {
1627 dev_err(&pdev->dev, "cannot initial vop dev - err %d\n", ret);
1628 goto err_disable_pm_runtime;
1629 }
1630
Mark Yao2048e322014-08-22 18:36:26 +08001631 return 0;
Sean Paul8c763c92016-09-16 14:22:03 -04001632
Jeffy Chen5e570372017-04-06 20:31:20 +08001633err_disable_pm_runtime:
1634 pm_runtime_disable(&pdev->dev);
1635 vop_destroy_crtc(vop);
Sean Paul8c763c92016-09-16 14:22:03 -04001636err_enable_irq:
1637 enable_irq(vop->irq); /* To balance out the disable_irq above */
1638 return ret;
Mark Yao2048e322014-08-22 18:36:26 +08001639}
1640
1641static void vop_unbind(struct device *dev, struct device *master, void *data)
1642{
1643 struct vop *vop = dev_get_drvdata(dev);
1644
1645 pm_runtime_disable(dev);
1646 vop_destroy_crtc(vop);
Jeffy Chenec6e7762017-04-06 20:31:21 +08001647
1648 clk_unprepare(vop->aclk);
1649 clk_unprepare(vop->hclk);
1650 clk_unprepare(vop->dclk);
Mark Yao2048e322014-08-22 18:36:26 +08001651}
1652
Mark Yaoa67719d2015-12-15 08:58:26 +08001653const struct component_ops vop_component_ops = {
Mark Yao2048e322014-08-22 18:36:26 +08001654 .bind = vop_bind,
1655 .unbind = vop_unbind,
1656};
Stephen Rothwell54255e82015-12-31 13:40:11 +11001657EXPORT_SYMBOL_GPL(vop_component_ops);