blob: 78f49cf94e82da0a4d19205717795c055d92f683 [file] [log] [blame]
Auke Kok9d5c8242008-01-24 02:22:38 -08001/*******************************************************************************
2
3 Intel(R) Gigabit Ethernet Linux driver
Akeem G. Abodunrin4b9ea462013-01-08 18:31:12 +00004 Copyright(c) 2007-2013 Intel Corporation.
Auke Kok9d5c8242008-01-24 02:22:38 -08005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
Jeff Kirsher876d2d62011-10-21 20:01:34 +000028#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
29
Auke Kok9d5c8242008-01-24 02:22:38 -080030#include <linux/module.h>
31#include <linux/types.h>
32#include <linux/init.h>
Jiri Pirkob2cb09b2011-07-21 03:27:27 +000033#include <linux/bitops.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080034#include <linux/vmalloc.h>
35#include <linux/pagemap.h>
36#include <linux/netdevice.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080037#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090038#include <linux/slab.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080039#include <net/checksum.h>
40#include <net/ip6_checksum.h>
Patrick Ohlyc6cb0902009-02-12 05:03:42 +000041#include <linux/net_tstamp.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080042#include <linux/mii.h>
43#include <linux/ethtool.h>
Jiri Pirko01789342011-08-16 06:29:00 +000044#include <linux/if.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080045#include <linux/if_vlan.h>
46#include <linux/pci.h>
Alexander Duyckc54106b2008-10-16 21:26:57 -070047#include <linux/pci-aspm.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080048#include <linux/delay.h>
49#include <linux/interrupt.h>
Alexander Duyck7d13a7d2011-08-26 07:44:32 +000050#include <linux/ip.h>
51#include <linux/tcp.h>
52#include <linux/sctp.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080053#include <linux/if_ether.h>
Alexander Duyck40a914f2008-11-27 00:24:37 -080054#include <linux/aer.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040055#include <linux/prefetch.h>
Yan, Zheng749ab2c2012-01-04 20:23:37 +000056#include <linux/pm_runtime.h>
Jeff Kirsher421e02f2008-10-17 11:08:31 -070057#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -070058#include <linux/dca.h>
59#endif
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +000060#include <linux/i2c.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080061#include "igb.h"
62
Carolyn Wyborny67b1b902013-04-17 16:44:53 +000063#define MAJ 5
64#define MIN 0
65#define BUILD 3
Carolyn Wyborny0d1fe822011-03-11 20:58:19 -080066#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
Carolyn Wyborny929dd042011-05-26 03:02:26 +000067__stringify(BUILD) "-k"
Auke Kok9d5c8242008-01-24 02:22:38 -080068char igb_driver_name[] = "igb";
69char igb_driver_version[] = DRV_VERSION;
70static const char igb_driver_string[] =
71 "Intel(R) Gigabit Ethernet Network Driver";
Akeem G. Abodunrin4b9ea462013-01-08 18:31:12 +000072static const char igb_copyright[] =
73 "Copyright (c) 2007-2013 Intel Corporation.";
Auke Kok9d5c8242008-01-24 02:22:38 -080074
Auke Kok9d5c8242008-01-24 02:22:38 -080075static const struct e1000_info *igb_info_tbl[] = {
76 [board_82575] = &e1000_82575_info,
77};
78
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000079static DEFINE_PCI_DEVICE_TABLE(igb_pci_tbl) = {
Carolyn Wybornyceb5f132013-04-18 22:21:30 +000080 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_BACKPLANE_1GBPS) },
81 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_SGMII) },
82 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_BACKPLANE_2_5GBPS) },
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +000083 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I211_COPPER), board_82575 },
84 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_COPPER), board_82575 },
85 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_FIBER), board_82575 },
86 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SERDES), board_82575 },
87 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SGMII), board_82575 },
Carolyn Wyborny53b87ce2013-07-16 19:18:36 +000088 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_COPPER_FLASHLESS), board_82575 },
89 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SERDES_FLASHLESS), board_82575 },
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +000090 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_COPPER), board_82575 },
91 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_FIBER), board_82575 },
92 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SERDES), board_82575 },
93 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SGMII), board_82575 },
Alexander Duyck55cac242009-11-19 12:42:21 +000094 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER), board_82575 },
95 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_FIBER), board_82575 },
Carolyn Wyborny6493d242011-01-14 05:33:46 +000096 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_QUAD_FIBER), board_82575 },
Alexander Duyck55cac242009-11-19 12:42:21 +000097 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SERDES), board_82575 },
98 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SGMII), board_82575 },
99 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER_DUAL), board_82575 },
Joseph Gasparakis308fb392010-09-22 17:56:44 +0000100 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SGMII), board_82575 },
101 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SERDES), board_82575 },
Gasparakis, Joseph1b5dda32010-12-09 01:41:01 +0000102 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_BACKPLANE), board_82575 },
103 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SFP), board_82575 },
Alexander Duyck2d064c02008-07-08 15:10:12 -0700104 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576), board_82575 },
Alexander Duyck9eb23412009-03-13 20:42:15 +0000105 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS), board_82575 },
Alexander Duyck747d49b2009-10-05 06:33:27 +0000106 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS_SERDES), board_82575 },
Alexander Duyck2d064c02008-07-08 15:10:12 -0700107 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_FIBER), board_82575 },
108 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES), board_82575 },
Alexander Duyck4703bf72009-07-23 18:09:48 +0000109 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES_QUAD), board_82575 },
Carolyn Wybornyb894fa22010-03-19 06:07:48 +0000110 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER_ET2), board_82575 },
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +0000111 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER), board_82575 },
Auke Kok9d5c8242008-01-24 02:22:38 -0800112 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_COPPER), board_82575 },
113 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_FIBER_SERDES), board_82575 },
114 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575GB_QUAD_COPPER), board_82575 },
115 /* required last entry */
116 {0, }
117};
118
119MODULE_DEVICE_TABLE(pci, igb_pci_tbl);
120
121void igb_reset(struct igb_adapter *);
122static int igb_setup_all_tx_resources(struct igb_adapter *);
123static int igb_setup_all_rx_resources(struct igb_adapter *);
124static void igb_free_all_tx_resources(struct igb_adapter *);
125static void igb_free_all_rx_resources(struct igb_adapter *);
Alexander Duyck06cf2662009-10-27 15:53:25 +0000126static void igb_setup_mrqc(struct igb_adapter *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800127static int igb_probe(struct pci_dev *, const struct pci_device_id *);
Bill Pemberton9f9a12f2012-12-03 09:24:25 -0500128static void igb_remove(struct pci_dev *pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -0800129static int igb_sw_init(struct igb_adapter *);
130static int igb_open(struct net_device *);
131static int igb_close(struct net_device *);
Stefan Assmann53c7d062012-12-04 06:00:12 +0000132static void igb_configure(struct igb_adapter *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800133static void igb_configure_tx(struct igb_adapter *);
134static void igb_configure_rx(struct igb_adapter *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800135static void igb_clean_all_tx_rings(struct igb_adapter *);
136static void igb_clean_all_rx_rings(struct igb_adapter *);
Mitch Williams3b644cf2008-06-27 10:59:48 -0700137static void igb_clean_tx_ring(struct igb_ring *);
138static void igb_clean_rx_ring(struct igb_ring *);
Alexander Duyckff41f8d2009-09-03 14:48:56 +0000139static void igb_set_rx_mode(struct net_device *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800140static void igb_update_phy_info(unsigned long);
141static void igb_watchdog(unsigned long);
142static void igb_watchdog_task(struct work_struct *);
Alexander Duyckcd392f52011-08-26 07:43:59 +0000143static netdev_tx_t igb_xmit_frame(struct sk_buff *skb, struct net_device *);
Eric Dumazet12dcd862010-10-15 17:27:10 +0000144static struct rtnl_link_stats64 *igb_get_stats64(struct net_device *dev,
145 struct rtnl_link_stats64 *stats);
Auke Kok9d5c8242008-01-24 02:22:38 -0800146static int igb_change_mtu(struct net_device *, int);
147static int igb_set_mac(struct net_device *, void *);
Alexander Duyck68d480c2009-10-05 06:33:08 +0000148static void igb_set_uta(struct igb_adapter *adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800149static irqreturn_t igb_intr(int irq, void *);
150static irqreturn_t igb_intr_msi(int irq, void *);
151static irqreturn_t igb_msix_other(int irq, void *);
Alexander Duyck047e0032009-10-27 15:49:27 +0000152static irqreturn_t igb_msix_ring(int irq, void *);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700153#ifdef CONFIG_IGB_DCA
Alexander Duyck047e0032009-10-27 15:49:27 +0000154static void igb_update_dca(struct igb_q_vector *);
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700155static void igb_setup_dca(struct igb_adapter *);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700156#endif /* CONFIG_IGB_DCA */
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -0700157static int igb_poll(struct napi_struct *, int);
Alexander Duyck13fde972011-10-05 13:35:24 +0000158static bool igb_clean_tx_irq(struct igb_q_vector *);
Alexander Duyckcd392f52011-08-26 07:43:59 +0000159static bool igb_clean_rx_irq(struct igb_q_vector *, int);
Auke Kok9d5c8242008-01-24 02:22:38 -0800160static int igb_ioctl(struct net_device *, struct ifreq *, int cmd);
161static void igb_tx_timeout(struct net_device *);
162static void igb_reset_task(struct work_struct *);
Michał Mirosławc8f44af2011-11-15 15:29:55 +0000163static void igb_vlan_mode(struct net_device *netdev, netdev_features_t features);
Patrick McHardy80d5c362013-04-19 02:04:28 +0000164static int igb_vlan_rx_add_vid(struct net_device *, __be16, u16);
165static int igb_vlan_rx_kill_vid(struct net_device *, __be16, u16);
Auke Kok9d5c8242008-01-24 02:22:38 -0800166static void igb_restore_vlan(struct igb_adapter *);
Alexander Duyck26ad9172009-10-05 06:32:49 +0000167static void igb_rar_set_qsel(struct igb_adapter *, u8 *, u32 , u8);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800168static void igb_ping_all_vfs(struct igb_adapter *);
169static void igb_msg_task(struct igb_adapter *);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800170static void igb_vmm_control(struct igb_adapter *);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +0000171static int igb_set_vf_mac(struct igb_adapter *, int, unsigned char *);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800172static void igb_restore_vf_multicasts(struct igb_adapter *adapter);
Williams, Mitch A8151d292010-02-10 01:44:24 +0000173static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac);
174static int igb_ndo_set_vf_vlan(struct net_device *netdev,
175 int vf, u16 vlan, u8 qos);
176static int igb_ndo_set_vf_bw(struct net_device *netdev, int vf, int tx_rate);
Lior Levy70ea4782013-03-03 20:27:48 +0000177static int igb_ndo_set_vf_spoofchk(struct net_device *netdev, int vf,
178 bool setting);
Williams, Mitch A8151d292010-02-10 01:44:24 +0000179static int igb_ndo_get_vf_config(struct net_device *netdev, int vf,
180 struct ifla_vf_info *ivi);
Lior Levy17dc5662011-02-08 02:28:46 +0000181static void igb_check_vf_rate_limit(struct igb_adapter *);
RongQing Li46a01692011-10-18 22:52:35 +0000182
183#ifdef CONFIG_PCI_IOV
Greg Rose0224d662011-10-14 02:57:14 +0000184static int igb_vf_configure(struct igb_adapter *adapter, int vf);
RongQing Li46a01692011-10-18 22:52:35 +0000185#endif
Auke Kok9d5c8242008-01-24 02:22:38 -0800186
Auke Kok9d5c8242008-01-24 02:22:38 -0800187#ifdef CONFIG_PM
Emil Tantilovd9dd9662012-01-28 08:10:35 +0000188#ifdef CONFIG_PM_SLEEP
Yan, Zheng749ab2c2012-01-04 20:23:37 +0000189static int igb_suspend(struct device *);
Emil Tantilovd9dd9662012-01-28 08:10:35 +0000190#endif
Yan, Zheng749ab2c2012-01-04 20:23:37 +0000191static int igb_resume(struct device *);
192#ifdef CONFIG_PM_RUNTIME
193static int igb_runtime_suspend(struct device *dev);
194static int igb_runtime_resume(struct device *dev);
195static int igb_runtime_idle(struct device *dev);
196#endif
197static const struct dev_pm_ops igb_pm_ops = {
198 SET_SYSTEM_SLEEP_PM_OPS(igb_suspend, igb_resume)
199 SET_RUNTIME_PM_OPS(igb_runtime_suspend, igb_runtime_resume,
200 igb_runtime_idle)
201};
Auke Kok9d5c8242008-01-24 02:22:38 -0800202#endif
203static void igb_shutdown(struct pci_dev *);
Greg Rosefa44f2f2013-01-17 01:03:06 -0800204static int igb_pci_sriov_configure(struct pci_dev *dev, int num_vfs);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700205#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700206static int igb_notify_dca(struct notifier_block *, unsigned long, void *);
207static struct notifier_block dca_notifier = {
208 .notifier_call = igb_notify_dca,
209 .next = NULL,
210 .priority = 0
211};
212#endif
Auke Kok9d5c8242008-01-24 02:22:38 -0800213#ifdef CONFIG_NET_POLL_CONTROLLER
214/* for netdump / net console */
215static void igb_netpoll(struct net_device *);
216#endif
Alexander Duyck37680112009-02-19 20:40:30 -0800217#ifdef CONFIG_PCI_IOV
Alexander Duyck2a3abf62009-04-07 14:37:52 +0000218static unsigned int max_vfs = 0;
219module_param(max_vfs, uint, 0);
220MODULE_PARM_DESC(max_vfs, "Maximum number of virtual functions to allocate "
221 "per physical function");
222#endif /* CONFIG_PCI_IOV */
223
Auke Kok9d5c8242008-01-24 02:22:38 -0800224static pci_ers_result_t igb_io_error_detected(struct pci_dev *,
225 pci_channel_state_t);
226static pci_ers_result_t igb_io_slot_reset(struct pci_dev *);
227static void igb_io_resume(struct pci_dev *);
228
Stephen Hemminger3646f0e2012-09-07 09:33:15 -0700229static const struct pci_error_handlers igb_err_handler = {
Auke Kok9d5c8242008-01-24 02:22:38 -0800230 .error_detected = igb_io_error_detected,
231 .slot_reset = igb_io_slot_reset,
232 .resume = igb_io_resume,
233};
234
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +0000235static void igb_init_dmac(struct igb_adapter *adapter, u32 pba);
Auke Kok9d5c8242008-01-24 02:22:38 -0800236
237static struct pci_driver igb_driver = {
238 .name = igb_driver_name,
239 .id_table = igb_pci_tbl,
240 .probe = igb_probe,
Bill Pemberton9f9a12f2012-12-03 09:24:25 -0500241 .remove = igb_remove,
Auke Kok9d5c8242008-01-24 02:22:38 -0800242#ifdef CONFIG_PM
Yan, Zheng749ab2c2012-01-04 20:23:37 +0000243 .driver.pm = &igb_pm_ops,
Auke Kok9d5c8242008-01-24 02:22:38 -0800244#endif
245 .shutdown = igb_shutdown,
Greg Rosefa44f2f2013-01-17 01:03:06 -0800246 .sriov_configure = igb_pci_sriov_configure,
Auke Kok9d5c8242008-01-24 02:22:38 -0800247 .err_handler = &igb_err_handler
248};
249
250MODULE_AUTHOR("Intel Corporation, <e1000-devel@lists.sourceforge.net>");
251MODULE_DESCRIPTION("Intel(R) Gigabit Ethernet Network Driver");
252MODULE_LICENSE("GPL");
253MODULE_VERSION(DRV_VERSION);
254
stephen hemmingerb3f4d592012-03-13 06:04:20 +0000255#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
256static int debug = -1;
257module_param(debug, int, 0);
258MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
259
Taku Izumic97ec422010-04-27 14:39:30 +0000260struct igb_reg_info {
261 u32 ofs;
262 char *name;
263};
264
265static const struct igb_reg_info igb_reg_info_tbl[] = {
266
267 /* General Registers */
268 {E1000_CTRL, "CTRL"},
269 {E1000_STATUS, "STATUS"},
270 {E1000_CTRL_EXT, "CTRL_EXT"},
271
272 /* Interrupt Registers */
273 {E1000_ICR, "ICR"},
274
275 /* RX Registers */
276 {E1000_RCTL, "RCTL"},
277 {E1000_RDLEN(0), "RDLEN"},
278 {E1000_RDH(0), "RDH"},
279 {E1000_RDT(0), "RDT"},
280 {E1000_RXDCTL(0), "RXDCTL"},
281 {E1000_RDBAL(0), "RDBAL"},
282 {E1000_RDBAH(0), "RDBAH"},
283
284 /* TX Registers */
285 {E1000_TCTL, "TCTL"},
286 {E1000_TDBAL(0), "TDBAL"},
287 {E1000_TDBAH(0), "TDBAH"},
288 {E1000_TDLEN(0), "TDLEN"},
289 {E1000_TDH(0), "TDH"},
290 {E1000_TDT(0), "TDT"},
291 {E1000_TXDCTL(0), "TXDCTL"},
292 {E1000_TDFH, "TDFH"},
293 {E1000_TDFT, "TDFT"},
294 {E1000_TDFHS, "TDFHS"},
295 {E1000_TDFPC, "TDFPC"},
296
297 /* List Terminator */
298 {}
299};
300
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000301/* igb_regdump - register printout routine */
Taku Izumic97ec422010-04-27 14:39:30 +0000302static void igb_regdump(struct e1000_hw *hw, struct igb_reg_info *reginfo)
303{
304 int n = 0;
305 char rname[16];
306 u32 regs[8];
307
308 switch (reginfo->ofs) {
309 case E1000_RDLEN(0):
310 for (n = 0; n < 4; n++)
311 regs[n] = rd32(E1000_RDLEN(n));
312 break;
313 case E1000_RDH(0):
314 for (n = 0; n < 4; n++)
315 regs[n] = rd32(E1000_RDH(n));
316 break;
317 case E1000_RDT(0):
318 for (n = 0; n < 4; n++)
319 regs[n] = rd32(E1000_RDT(n));
320 break;
321 case E1000_RXDCTL(0):
322 for (n = 0; n < 4; n++)
323 regs[n] = rd32(E1000_RXDCTL(n));
324 break;
325 case E1000_RDBAL(0):
326 for (n = 0; n < 4; n++)
327 regs[n] = rd32(E1000_RDBAL(n));
328 break;
329 case E1000_RDBAH(0):
330 for (n = 0; n < 4; n++)
331 regs[n] = rd32(E1000_RDBAH(n));
332 break;
333 case E1000_TDBAL(0):
334 for (n = 0; n < 4; n++)
335 regs[n] = rd32(E1000_RDBAL(n));
336 break;
337 case E1000_TDBAH(0):
338 for (n = 0; n < 4; n++)
339 regs[n] = rd32(E1000_TDBAH(n));
340 break;
341 case E1000_TDLEN(0):
342 for (n = 0; n < 4; n++)
343 regs[n] = rd32(E1000_TDLEN(n));
344 break;
345 case E1000_TDH(0):
346 for (n = 0; n < 4; n++)
347 regs[n] = rd32(E1000_TDH(n));
348 break;
349 case E1000_TDT(0):
350 for (n = 0; n < 4; n++)
351 regs[n] = rd32(E1000_TDT(n));
352 break;
353 case E1000_TXDCTL(0):
354 for (n = 0; n < 4; n++)
355 regs[n] = rd32(E1000_TXDCTL(n));
356 break;
357 default:
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000358 pr_info("%-15s %08x\n", reginfo->name, rd32(reginfo->ofs));
Taku Izumic97ec422010-04-27 14:39:30 +0000359 return;
360 }
361
362 snprintf(rname, 16, "%s%s", reginfo->name, "[0-3]");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000363 pr_info("%-15s %08x %08x %08x %08x\n", rname, regs[0], regs[1],
364 regs[2], regs[3]);
Taku Izumic97ec422010-04-27 14:39:30 +0000365}
366
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000367/* igb_dump - Print registers, Tx-rings and Rx-rings */
Taku Izumic97ec422010-04-27 14:39:30 +0000368static void igb_dump(struct igb_adapter *adapter)
369{
370 struct net_device *netdev = adapter->netdev;
371 struct e1000_hw *hw = &adapter->hw;
372 struct igb_reg_info *reginfo;
Taku Izumic97ec422010-04-27 14:39:30 +0000373 struct igb_ring *tx_ring;
374 union e1000_adv_tx_desc *tx_desc;
375 struct my_u0 { u64 a; u64 b; } *u0;
Taku Izumic97ec422010-04-27 14:39:30 +0000376 struct igb_ring *rx_ring;
377 union e1000_adv_rx_desc *rx_desc;
378 u32 staterr;
Alexander Duyck6ad4edf2011-08-26 07:45:26 +0000379 u16 i, n;
Taku Izumic97ec422010-04-27 14:39:30 +0000380
381 if (!netif_msg_hw(adapter))
382 return;
383
384 /* Print netdevice Info */
385 if (netdev) {
386 dev_info(&adapter->pdev->dev, "Net device Info\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000387 pr_info("Device Name state trans_start "
388 "last_rx\n");
389 pr_info("%-15s %016lX %016lX %016lX\n", netdev->name,
390 netdev->state, netdev->trans_start, netdev->last_rx);
Taku Izumic97ec422010-04-27 14:39:30 +0000391 }
392
393 /* Print Registers */
394 dev_info(&adapter->pdev->dev, "Register Dump\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000395 pr_info(" Register Name Value\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000396 for (reginfo = (struct igb_reg_info *)igb_reg_info_tbl;
397 reginfo->name; reginfo++) {
398 igb_regdump(hw, reginfo);
399 }
400
401 /* Print TX Ring Summary */
402 if (!netdev || !netif_running(netdev))
403 goto exit;
404
405 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000406 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000407 for (n = 0; n < adapter->num_tx_queues; n++) {
Alexander Duyck06034642011-08-26 07:44:22 +0000408 struct igb_tx_buffer *buffer_info;
Taku Izumic97ec422010-04-27 14:39:30 +0000409 tx_ring = adapter->tx_ring[n];
Alexander Duyck06034642011-08-26 07:44:22 +0000410 buffer_info = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000411 pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
412 n, tx_ring->next_to_use, tx_ring->next_to_clean,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +0000413 (u64)dma_unmap_addr(buffer_info, dma),
414 dma_unmap_len(buffer_info, len),
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000415 buffer_info->next_to_watch,
416 (u64)buffer_info->time_stamp);
Taku Izumic97ec422010-04-27 14:39:30 +0000417 }
418
419 /* Print TX Rings */
420 if (!netif_msg_tx_done(adapter))
421 goto rx_ring_summary;
422
423 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
424
425 /* Transmit Descriptor Formats
426 *
427 * Advanced Transmit Descriptor
428 * +--------------------------------------------------------------+
429 * 0 | Buffer Address [63:0] |
430 * +--------------------------------------------------------------+
431 * 8 | PAYLEN | PORTS |CC|IDX | STA | DCMD |DTYP|MAC|RSV| DTALEN |
432 * +--------------------------------------------------------------+
433 * 63 46 45 40 39 38 36 35 32 31 24 15 0
434 */
435
436 for (n = 0; n < adapter->num_tx_queues; n++) {
437 tx_ring = adapter->tx_ring[n];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000438 pr_info("------------------------------------\n");
439 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
440 pr_info("------------------------------------\n");
441 pr_info("T [desc] [address 63:0 ] [PlPOCIStDDM Ln] "
442 "[bi->dma ] leng ntw timestamp "
443 "bi->skb\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000444
445 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000446 const char *next_desc;
Alexander Duyck06034642011-08-26 07:44:22 +0000447 struct igb_tx_buffer *buffer_info;
Alexander Duyck601369062011-08-26 07:44:05 +0000448 tx_desc = IGB_TX_DESC(tx_ring, i);
Alexander Duyck06034642011-08-26 07:44:22 +0000449 buffer_info = &tx_ring->tx_buffer_info[i];
Taku Izumic97ec422010-04-27 14:39:30 +0000450 u0 = (struct my_u0 *)tx_desc;
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000451 if (i == tx_ring->next_to_use &&
452 i == tx_ring->next_to_clean)
453 next_desc = " NTC/U";
454 else if (i == tx_ring->next_to_use)
455 next_desc = " NTU";
456 else if (i == tx_ring->next_to_clean)
457 next_desc = " NTC";
458 else
459 next_desc = "";
460
461 pr_info("T [0x%03X] %016llX %016llX %016llX"
462 " %04X %p %016llX %p%s\n", i,
Taku Izumic97ec422010-04-27 14:39:30 +0000463 le64_to_cpu(u0->a),
464 le64_to_cpu(u0->b),
Alexander Duyckc9f14bf32012-09-18 01:56:27 +0000465 (u64)dma_unmap_addr(buffer_info, dma),
466 dma_unmap_len(buffer_info, len),
Taku Izumic97ec422010-04-27 14:39:30 +0000467 buffer_info->next_to_watch,
468 (u64)buffer_info->time_stamp,
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000469 buffer_info->skb, next_desc);
Taku Izumic97ec422010-04-27 14:39:30 +0000470
Emil Tantilovb6695882012-07-28 05:07:48 +0000471 if (netif_msg_pktdata(adapter) && buffer_info->skb)
Taku Izumic97ec422010-04-27 14:39:30 +0000472 print_hex_dump(KERN_INFO, "",
473 DUMP_PREFIX_ADDRESS,
Emil Tantilovb6695882012-07-28 05:07:48 +0000474 16, 1, buffer_info->skb->data,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +0000475 dma_unmap_len(buffer_info, len),
476 true);
Taku Izumic97ec422010-04-27 14:39:30 +0000477 }
478 }
479
480 /* Print RX Rings Summary */
481rx_ring_summary:
482 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000483 pr_info("Queue [NTU] [NTC]\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000484 for (n = 0; n < adapter->num_rx_queues; n++) {
485 rx_ring = adapter->rx_ring[n];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000486 pr_info(" %5d %5X %5X\n",
487 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumic97ec422010-04-27 14:39:30 +0000488 }
489
490 /* Print RX Rings */
491 if (!netif_msg_rx_status(adapter))
492 goto exit;
493
494 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
495
496 /* Advanced Receive Descriptor (Read) Format
497 * 63 1 0
498 * +-----------------------------------------------------+
499 * 0 | Packet Buffer Address [63:1] |A0/NSE|
500 * +----------------------------------------------+------+
501 * 8 | Header Buffer Address [63:1] | DD |
502 * +-----------------------------------------------------+
503 *
504 *
505 * Advanced Receive Descriptor (Write-Back) Format
506 *
507 * 63 48 47 32 31 30 21 20 17 16 4 3 0
508 * +------------------------------------------------------+
509 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
510 * | Checksum Ident | | | | Type | Type |
511 * +------------------------------------------------------+
512 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
513 * +------------------------------------------------------+
514 * 63 48 47 32 31 20 19 0
515 */
516
517 for (n = 0; n < adapter->num_rx_queues; n++) {
518 rx_ring = adapter->rx_ring[n];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000519 pr_info("------------------------------------\n");
520 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
521 pr_info("------------------------------------\n");
522 pr_info("R [desc] [ PktBuf A0] [ HeadBuf DD] "
523 "[bi->dma ] [bi->skb] <-- Adv Rx Read format\n");
524 pr_info("RWB[desc] [PcsmIpSHl PtRs] [vl er S cks ln] -----"
525 "----------- [bi->skb] <-- Adv Rx Write-Back format\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000526
527 for (i = 0; i < rx_ring->count; i++) {
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000528 const char *next_desc;
Alexander Duyck06034642011-08-26 07:44:22 +0000529 struct igb_rx_buffer *buffer_info;
530 buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duyck601369062011-08-26 07:44:05 +0000531 rx_desc = IGB_RX_DESC(rx_ring, i);
Taku Izumic97ec422010-04-27 14:39:30 +0000532 u0 = (struct my_u0 *)rx_desc;
533 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000534
535 if (i == rx_ring->next_to_use)
536 next_desc = " NTU";
537 else if (i == rx_ring->next_to_clean)
538 next_desc = " NTC";
539 else
540 next_desc = "";
541
Taku Izumic97ec422010-04-27 14:39:30 +0000542 if (staterr & E1000_RXD_STAT_DD) {
543 /* Descriptor Done */
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000544 pr_info("%s[0x%03X] %016llX %016llX ---------------- %s\n",
545 "RWB", i,
Taku Izumic97ec422010-04-27 14:39:30 +0000546 le64_to_cpu(u0->a),
547 le64_to_cpu(u0->b),
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000548 next_desc);
Taku Izumic97ec422010-04-27 14:39:30 +0000549 } else {
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000550 pr_info("%s[0x%03X] %016llX %016llX %016llX %s\n",
551 "R ", i,
Taku Izumic97ec422010-04-27 14:39:30 +0000552 le64_to_cpu(u0->a),
553 le64_to_cpu(u0->b),
554 (u64)buffer_info->dma,
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000555 next_desc);
Taku Izumic97ec422010-04-27 14:39:30 +0000556
Emil Tantilovb6695882012-07-28 05:07:48 +0000557 if (netif_msg_pktdata(adapter) &&
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000558 buffer_info->dma && buffer_info->page) {
Alexander Duyck44390ca2011-08-26 07:43:38 +0000559 print_hex_dump(KERN_INFO, "",
560 DUMP_PREFIX_ADDRESS,
561 16, 1,
Emil Tantilovb6695882012-07-28 05:07:48 +0000562 page_address(buffer_info->page) +
563 buffer_info->page_offset,
Alexander Duyckde78d1f2012-09-25 00:31:12 +0000564 IGB_RX_BUFSZ, true);
Taku Izumic97ec422010-04-27 14:39:30 +0000565 }
566 }
Taku Izumic97ec422010-04-27 14:39:30 +0000567 }
568 }
569
570exit:
571 return;
572}
573
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000574/**
575 * igb_get_i2c_data - Reads the I2C SDA data bit
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000576 * @hw: pointer to hardware structure
577 * @i2cctl: Current value of I2CCTL register
578 *
579 * Returns the I2C data bit value
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000580 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000581static int igb_get_i2c_data(void *data)
582{
583 struct igb_adapter *adapter = (struct igb_adapter *)data;
584 struct e1000_hw *hw = &adapter->hw;
585 s32 i2cctl = rd32(E1000_I2CPARAMS);
586
587 return ((i2cctl & E1000_I2C_DATA_IN) != 0);
588}
589
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000590/**
591 * igb_set_i2c_data - Sets the I2C data bit
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000592 * @data: pointer to hardware structure
593 * @state: I2C data value (0 or 1) to set
594 *
595 * Sets the I2C data bit
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000596 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000597static void igb_set_i2c_data(void *data, int state)
598{
599 struct igb_adapter *adapter = (struct igb_adapter *)data;
600 struct e1000_hw *hw = &adapter->hw;
601 s32 i2cctl = rd32(E1000_I2CPARAMS);
602
603 if (state)
604 i2cctl |= E1000_I2C_DATA_OUT;
605 else
606 i2cctl &= ~E1000_I2C_DATA_OUT;
607
608 i2cctl &= ~E1000_I2C_DATA_OE_N;
609 i2cctl |= E1000_I2C_CLK_OE_N;
610 wr32(E1000_I2CPARAMS, i2cctl);
611 wrfl();
612
613}
614
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000615/**
616 * igb_set_i2c_clk - Sets the I2C SCL clock
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000617 * @data: pointer to hardware structure
618 * @state: state to set clock
619 *
620 * Sets the I2C clock line to state
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000621 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000622static void igb_set_i2c_clk(void *data, int state)
623{
624 struct igb_adapter *adapter = (struct igb_adapter *)data;
625 struct e1000_hw *hw = &adapter->hw;
626 s32 i2cctl = rd32(E1000_I2CPARAMS);
627
628 if (state) {
629 i2cctl |= E1000_I2C_CLK_OUT;
630 i2cctl &= ~E1000_I2C_CLK_OE_N;
631 } else {
632 i2cctl &= ~E1000_I2C_CLK_OUT;
633 i2cctl &= ~E1000_I2C_CLK_OE_N;
634 }
635 wr32(E1000_I2CPARAMS, i2cctl);
636 wrfl();
637}
638
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000639/**
640 * igb_get_i2c_clk - Gets the I2C SCL clock state
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000641 * @data: pointer to hardware structure
642 *
643 * Gets the I2C clock state
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000644 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000645static int igb_get_i2c_clk(void *data)
646{
647 struct igb_adapter *adapter = (struct igb_adapter *)data;
648 struct e1000_hw *hw = &adapter->hw;
649 s32 i2cctl = rd32(E1000_I2CPARAMS);
650
651 return ((i2cctl & E1000_I2C_CLK_IN) != 0);
652}
653
654static const struct i2c_algo_bit_data igb_i2c_algo = {
655 .setsda = igb_set_i2c_data,
656 .setscl = igb_set_i2c_clk,
657 .getsda = igb_get_i2c_data,
658 .getscl = igb_get_i2c_clk,
659 .udelay = 5,
660 .timeout = 20,
661};
662
Auke Kok9d5c8242008-01-24 02:22:38 -0800663/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000664 * igb_get_hw_dev - return device
665 * @hw: pointer to hardware structure
666 *
667 * used by hardware layer to print debugging information
Auke Kok9d5c8242008-01-24 02:22:38 -0800668 **/
Alexander Duyckc0410762010-03-25 13:10:08 +0000669struct net_device *igb_get_hw_dev(struct e1000_hw *hw)
Auke Kok9d5c8242008-01-24 02:22:38 -0800670{
671 struct igb_adapter *adapter = hw->back;
Alexander Duyckc0410762010-03-25 13:10:08 +0000672 return adapter->netdev;
Auke Kok9d5c8242008-01-24 02:22:38 -0800673}
Patrick Ohly38c845c2009-02-12 05:03:41 +0000674
675/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000676 * igb_init_module - Driver Registration Routine
Auke Kok9d5c8242008-01-24 02:22:38 -0800677 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000678 * igb_init_module is the first routine called when the driver is
679 * loaded. All it does is register with the PCI subsystem.
Auke Kok9d5c8242008-01-24 02:22:38 -0800680 **/
681static int __init igb_init_module(void)
682{
683 int ret;
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000684 pr_info("%s - version %s\n",
Auke Kok9d5c8242008-01-24 02:22:38 -0800685 igb_driver_string, igb_driver_version);
686
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000687 pr_info("%s\n", igb_copyright);
Auke Kok9d5c8242008-01-24 02:22:38 -0800688
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700689#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700690 dca_register_notify(&dca_notifier);
691#endif
Alexander Duyckbbd98fe2009-01-31 00:52:30 -0800692 ret = pci_register_driver(&igb_driver);
Auke Kok9d5c8242008-01-24 02:22:38 -0800693 return ret;
694}
695
696module_init(igb_init_module);
697
698/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000699 * igb_exit_module - Driver Exit Cleanup Routine
Auke Kok9d5c8242008-01-24 02:22:38 -0800700 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000701 * igb_exit_module is called just before the driver is removed
702 * from memory.
Auke Kok9d5c8242008-01-24 02:22:38 -0800703 **/
704static void __exit igb_exit_module(void)
705{
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700706#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700707 dca_unregister_notify(&dca_notifier);
708#endif
Auke Kok9d5c8242008-01-24 02:22:38 -0800709 pci_unregister_driver(&igb_driver);
710}
711
712module_exit(igb_exit_module);
713
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800714#define Q_IDX_82576(i) (((i & 0x1) << 3) + (i >> 1))
715/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000716 * igb_cache_ring_register - Descriptor ring to register mapping
717 * @adapter: board private structure to initialize
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800718 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000719 * Once we know the feature-set enabled for the device, we'll cache
720 * the register offset the descriptor ring is assigned to.
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800721 **/
722static void igb_cache_ring_register(struct igb_adapter *adapter)
723{
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000724 int i = 0, j = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +0000725 u32 rbase_offset = adapter->vfs_allocated_count;
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800726
727 switch (adapter->hw.mac.type) {
728 case e1000_82576:
729 /* The queues are allocated for virtualization such that VF 0
730 * is allocated queues 0 and 8, VF 1 queues 1 and 9, etc.
731 * In order to avoid collision we start at the first free queue
732 * and continue consuming queues in the same sequence
733 */
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000734 if (adapter->vfs_allocated_count) {
Alexander Duycka99955f2009-11-12 18:37:19 +0000735 for (; i < adapter->rss_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000736 adapter->rx_ring[i]->reg_idx = rbase_offset +
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000737 Q_IDX_82576(i);
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000738 }
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800739 case e1000_82575:
Alexander Duyck55cac242009-11-19 12:42:21 +0000740 case e1000_82580:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000741 case e1000_i350:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000742 case e1000_i354:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000743 case e1000_i210:
744 case e1000_i211:
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800745 default:
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000746 for (; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000747 adapter->rx_ring[i]->reg_idx = rbase_offset + i;
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000748 for (; j < adapter->num_tx_queues; j++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000749 adapter->tx_ring[j]->reg_idx = rbase_offset + j;
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800750 break;
751 }
752}
753
Alexander Duyck4be000c2011-08-26 07:45:52 +0000754/**
755 * igb_write_ivar - configure ivar for given MSI-X vector
756 * @hw: pointer to the HW structure
757 * @msix_vector: vector number we are allocating to a given ring
758 * @index: row index of IVAR register to write within IVAR table
759 * @offset: column offset of in IVAR, should be multiple of 8
760 *
761 * This function is intended to handle the writing of the IVAR register
762 * for adapters 82576 and newer. The IVAR table consists of 2 columns,
763 * each containing an cause allocation for an Rx and Tx ring, and a
764 * variable number of rows depending on the number of queues supported.
765 **/
766static void igb_write_ivar(struct e1000_hw *hw, int msix_vector,
767 int index, int offset)
768{
769 u32 ivar = array_rd32(E1000_IVAR0, index);
770
771 /* clear any bits that are currently set */
772 ivar &= ~((u32)0xFF << offset);
773
774 /* write vector and valid bit */
775 ivar |= (msix_vector | E1000_IVAR_VALID) << offset;
776
777 array_wr32(E1000_IVAR0, index, ivar);
778}
779
Auke Kok9d5c8242008-01-24 02:22:38 -0800780#define IGB_N0_QUEUE -1
Alexander Duyck047e0032009-10-27 15:49:27 +0000781static void igb_assign_vector(struct igb_q_vector *q_vector, int msix_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -0800782{
Alexander Duyck047e0032009-10-27 15:49:27 +0000783 struct igb_adapter *adapter = q_vector->adapter;
Auke Kok9d5c8242008-01-24 02:22:38 -0800784 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck047e0032009-10-27 15:49:27 +0000785 int rx_queue = IGB_N0_QUEUE;
786 int tx_queue = IGB_N0_QUEUE;
Alexander Duyck4be000c2011-08-26 07:45:52 +0000787 u32 msixbm = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +0000788
Alexander Duyck0ba82992011-08-26 07:45:47 +0000789 if (q_vector->rx.ring)
790 rx_queue = q_vector->rx.ring->reg_idx;
791 if (q_vector->tx.ring)
792 tx_queue = q_vector->tx.ring->reg_idx;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700793
794 switch (hw->mac.type) {
795 case e1000_82575:
Auke Kok9d5c8242008-01-24 02:22:38 -0800796 /* The 82575 assigns vectors using a bitmask, which matches the
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000797 * bitmask for the EICR/EIMS/EIMC registers. To assign one
798 * or more queues to a vector, we write the appropriate bits
799 * into the MSIXBM register for that vector.
800 */
Alexander Duyck047e0032009-10-27 15:49:27 +0000801 if (rx_queue > IGB_N0_QUEUE)
Auke Kok9d5c8242008-01-24 02:22:38 -0800802 msixbm = E1000_EICR_RX_QUEUE0 << rx_queue;
Alexander Duyck047e0032009-10-27 15:49:27 +0000803 if (tx_queue > IGB_N0_QUEUE)
Auke Kok9d5c8242008-01-24 02:22:38 -0800804 msixbm |= E1000_EICR_TX_QUEUE0 << tx_queue;
Alexander Duyckfeeb2722010-02-03 21:59:51 +0000805 if (!adapter->msix_entries && msix_vector == 0)
806 msixbm |= E1000_EIMS_OTHER;
Auke Kok9d5c8242008-01-24 02:22:38 -0800807 array_wr32(E1000_MSIXBM(0), msix_vector, msixbm);
Alexander Duyck047e0032009-10-27 15:49:27 +0000808 q_vector->eims_value = msixbm;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700809 break;
810 case e1000_82576:
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000811 /* 82576 uses a table that essentially consists of 2 columns
Alexander Duyck4be000c2011-08-26 07:45:52 +0000812 * with 8 rows. The ordering is column-major so we use the
813 * lower 3 bits as the row index, and the 4th bit as the
814 * column offset.
815 */
816 if (rx_queue > IGB_N0_QUEUE)
817 igb_write_ivar(hw, msix_vector,
818 rx_queue & 0x7,
819 (rx_queue & 0x8) << 1);
820 if (tx_queue > IGB_N0_QUEUE)
821 igb_write_ivar(hw, msix_vector,
822 tx_queue & 0x7,
823 ((tx_queue & 0x8) << 1) + 8);
Alexander Duyck047e0032009-10-27 15:49:27 +0000824 q_vector->eims_value = 1 << msix_vector;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700825 break;
Alexander Duyck55cac242009-11-19 12:42:21 +0000826 case e1000_82580:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000827 case e1000_i350:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000828 case e1000_i354:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000829 case e1000_i210:
830 case e1000_i211:
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000831 /* On 82580 and newer adapters the scheme is similar to 82576
Alexander Duyck4be000c2011-08-26 07:45:52 +0000832 * however instead of ordering column-major we have things
833 * ordered row-major. So we traverse the table by using
834 * bit 0 as the column offset, and the remaining bits as the
835 * row index.
836 */
837 if (rx_queue > IGB_N0_QUEUE)
838 igb_write_ivar(hw, msix_vector,
839 rx_queue >> 1,
840 (rx_queue & 0x1) << 4);
841 if (tx_queue > IGB_N0_QUEUE)
842 igb_write_ivar(hw, msix_vector,
843 tx_queue >> 1,
844 ((tx_queue & 0x1) << 4) + 8);
Alexander Duyck55cac242009-11-19 12:42:21 +0000845 q_vector->eims_value = 1 << msix_vector;
846 break;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700847 default:
848 BUG();
849 break;
850 }
Alexander Duyck26b39272010-02-17 01:00:41 +0000851
852 /* add q_vector eims value to global eims_enable_mask */
853 adapter->eims_enable_mask |= q_vector->eims_value;
854
855 /* configure q_vector to set itr on first interrupt */
856 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -0800857}
858
859/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000860 * igb_configure_msix - Configure MSI-X hardware
861 * @adapter: board private structure to initialize
Auke Kok9d5c8242008-01-24 02:22:38 -0800862 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000863 * igb_configure_msix sets up the hardware to properly
864 * generate MSI-X interrupts.
Auke Kok9d5c8242008-01-24 02:22:38 -0800865 **/
866static void igb_configure_msix(struct igb_adapter *adapter)
867{
868 u32 tmp;
869 int i, vector = 0;
870 struct e1000_hw *hw = &adapter->hw;
871
872 adapter->eims_enable_mask = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -0800873
874 /* set vector for other causes, i.e. link changes */
Alexander Duyck2d064c02008-07-08 15:10:12 -0700875 switch (hw->mac.type) {
876 case e1000_82575:
Auke Kok9d5c8242008-01-24 02:22:38 -0800877 tmp = rd32(E1000_CTRL_EXT);
878 /* enable MSI-X PBA support*/
879 tmp |= E1000_CTRL_EXT_PBA_CLR;
880
881 /* Auto-Mask interrupts upon ICR read. */
882 tmp |= E1000_CTRL_EXT_EIAME;
883 tmp |= E1000_CTRL_EXT_IRCA;
884
885 wr32(E1000_CTRL_EXT, tmp);
Alexander Duyck047e0032009-10-27 15:49:27 +0000886
887 /* enable msix_other interrupt */
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000888 array_wr32(E1000_MSIXBM(0), vector++, E1000_EIMS_OTHER);
PJ Waskiewicz844290e2008-06-27 11:00:39 -0700889 adapter->eims_other = E1000_EIMS_OTHER;
Auke Kok9d5c8242008-01-24 02:22:38 -0800890
Alexander Duyck2d064c02008-07-08 15:10:12 -0700891 break;
892
893 case e1000_82576:
Alexander Duyck55cac242009-11-19 12:42:21 +0000894 case e1000_82580:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000895 case e1000_i350:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000896 case e1000_i354:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000897 case e1000_i210:
898 case e1000_i211:
Alexander Duyck047e0032009-10-27 15:49:27 +0000899 /* Turn on MSI-X capability first, or our settings
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000900 * won't stick. And it will take days to debug.
901 */
Alexander Duyck047e0032009-10-27 15:49:27 +0000902 wr32(E1000_GPIE, E1000_GPIE_MSIX_MODE |
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000903 E1000_GPIE_PBA | E1000_GPIE_EIAME |
904 E1000_GPIE_NSICR);
Alexander Duyck2d064c02008-07-08 15:10:12 -0700905
Alexander Duyck047e0032009-10-27 15:49:27 +0000906 /* enable msix_other interrupt */
907 adapter->eims_other = 1 << vector;
908 tmp = (vector++ | E1000_IVAR_VALID) << 8;
909
910 wr32(E1000_IVAR_MISC, tmp);
Alexander Duyck2d064c02008-07-08 15:10:12 -0700911 break;
912 default:
913 /* do nothing, since nothing else supports MSI-X */
914 break;
915 } /* switch (hw->mac.type) */
Alexander Duyck047e0032009-10-27 15:49:27 +0000916
917 adapter->eims_enable_mask |= adapter->eims_other;
918
Alexander Duyck26b39272010-02-17 01:00:41 +0000919 for (i = 0; i < adapter->num_q_vectors; i++)
920 igb_assign_vector(adapter->q_vector[i], vector++);
Alexander Duyck047e0032009-10-27 15:49:27 +0000921
Auke Kok9d5c8242008-01-24 02:22:38 -0800922 wrfl();
923}
924
925/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000926 * igb_request_msix - Initialize MSI-X interrupts
927 * @adapter: board private structure to initialize
Auke Kok9d5c8242008-01-24 02:22:38 -0800928 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000929 * igb_request_msix allocates MSI-X vectors and requests interrupts from the
930 * kernel.
Auke Kok9d5c8242008-01-24 02:22:38 -0800931 **/
932static int igb_request_msix(struct igb_adapter *adapter)
933{
934 struct net_device *netdev = adapter->netdev;
Alexander Duyck047e0032009-10-27 15:49:27 +0000935 struct e1000_hw *hw = &adapter->hw;
Stefan Assmann52285b72012-12-04 06:00:17 +0000936 int i, err = 0, vector = 0, free_vector = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -0800937
Auke Kok9d5c8242008-01-24 02:22:38 -0800938 err = request_irq(adapter->msix_entries[vector].vector,
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000939 igb_msix_other, 0, netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800940 if (err)
Stefan Assmann52285b72012-12-04 06:00:17 +0000941 goto err_out;
Alexander Duyck047e0032009-10-27 15:49:27 +0000942
943 for (i = 0; i < adapter->num_q_vectors; i++) {
944 struct igb_q_vector *q_vector = adapter->q_vector[i];
945
Stefan Assmann52285b72012-12-04 06:00:17 +0000946 vector++;
947
Alexander Duyck047e0032009-10-27 15:49:27 +0000948 q_vector->itr_register = hw->hw_addr + E1000_EITR(vector);
949
Alexander Duyck0ba82992011-08-26 07:45:47 +0000950 if (q_vector->rx.ring && q_vector->tx.ring)
Alexander Duyck047e0032009-10-27 15:49:27 +0000951 sprintf(q_vector->name, "%s-TxRx-%u", netdev->name,
Alexander Duyck0ba82992011-08-26 07:45:47 +0000952 q_vector->rx.ring->queue_index);
953 else if (q_vector->tx.ring)
Alexander Duyck047e0032009-10-27 15:49:27 +0000954 sprintf(q_vector->name, "%s-tx-%u", netdev->name,
Alexander Duyck0ba82992011-08-26 07:45:47 +0000955 q_vector->tx.ring->queue_index);
956 else if (q_vector->rx.ring)
Alexander Duyck047e0032009-10-27 15:49:27 +0000957 sprintf(q_vector->name, "%s-rx-%u", netdev->name,
Alexander Duyck0ba82992011-08-26 07:45:47 +0000958 q_vector->rx.ring->queue_index);
Alexander Duyck047e0032009-10-27 15:49:27 +0000959 else
960 sprintf(q_vector->name, "%s-unused", netdev->name);
961
962 err = request_irq(adapter->msix_entries[vector].vector,
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000963 igb_msix_ring, 0, q_vector->name,
964 q_vector);
Alexander Duyck047e0032009-10-27 15:49:27 +0000965 if (err)
Stefan Assmann52285b72012-12-04 06:00:17 +0000966 goto err_free;
Alexander Duyck047e0032009-10-27 15:49:27 +0000967 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800968
Auke Kok9d5c8242008-01-24 02:22:38 -0800969 igb_configure_msix(adapter);
970 return 0;
Stefan Assmann52285b72012-12-04 06:00:17 +0000971
972err_free:
973 /* free already assigned IRQs */
974 free_irq(adapter->msix_entries[free_vector++].vector, adapter);
975
976 vector--;
977 for (i = 0; i < vector; i++) {
978 free_irq(adapter->msix_entries[free_vector++].vector,
979 adapter->q_vector[i]);
980 }
981err_out:
Auke Kok9d5c8242008-01-24 02:22:38 -0800982 return err;
983}
984
985static void igb_reset_interrupt_capability(struct igb_adapter *adapter)
986{
987 if (adapter->msix_entries) {
988 pci_disable_msix(adapter->pdev);
989 kfree(adapter->msix_entries);
990 adapter->msix_entries = NULL;
Alexander Duyck047e0032009-10-27 15:49:27 +0000991 } else if (adapter->flags & IGB_FLAG_HAS_MSI) {
Auke Kok9d5c8242008-01-24 02:22:38 -0800992 pci_disable_msi(adapter->pdev);
Alexander Duyck047e0032009-10-27 15:49:27 +0000993 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800994}
995
Alexander Duyck047e0032009-10-27 15:49:27 +0000996/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000997 * igb_free_q_vector - Free memory allocated for specific interrupt vector
998 * @adapter: board private structure to initialize
999 * @v_idx: Index of vector to be freed
Alexander Duyck5536d212012-09-25 00:31:17 +00001000 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001001 * This function frees the memory allocated to the q_vector. In addition if
1002 * NAPI is enabled it will delete any references to the NAPI struct prior
1003 * to freeing the q_vector.
Alexander Duyck5536d212012-09-25 00:31:17 +00001004 **/
1005static void igb_free_q_vector(struct igb_adapter *adapter, int v_idx)
1006{
1007 struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
1008
1009 if (q_vector->tx.ring)
1010 adapter->tx_ring[q_vector->tx.ring->queue_index] = NULL;
1011
1012 if (q_vector->rx.ring)
1013 adapter->tx_ring[q_vector->rx.ring->queue_index] = NULL;
1014
1015 adapter->q_vector[v_idx] = NULL;
1016 netif_napi_del(&q_vector->napi);
1017
Akeem G Abodunrin7f901282013-06-27 09:10:23 +00001018 /* igb_get_stats64() might access the rings on this vector,
Alexander Duyck5536d212012-09-25 00:31:17 +00001019 * we must wait a grace period before freeing it.
1020 */
1021 kfree_rcu(q_vector, rcu);
1022}
1023
1024/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001025 * igb_free_q_vectors - Free memory allocated for interrupt vectors
1026 * @adapter: board private structure to initialize
Alexander Duyck047e0032009-10-27 15:49:27 +00001027 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001028 * This function frees the memory allocated to the q_vectors. In addition if
1029 * NAPI is enabled it will delete any references to the NAPI struct prior
1030 * to freeing the q_vector.
Alexander Duyck047e0032009-10-27 15:49:27 +00001031 **/
1032static void igb_free_q_vectors(struct igb_adapter *adapter)
1033{
Alexander Duyck5536d212012-09-25 00:31:17 +00001034 int v_idx = adapter->num_q_vectors;
Alexander Duyck047e0032009-10-27 15:49:27 +00001035
Alexander Duyck5536d212012-09-25 00:31:17 +00001036 adapter->num_tx_queues = 0;
1037 adapter->num_rx_queues = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +00001038 adapter->num_q_vectors = 0;
Alexander Duyck5536d212012-09-25 00:31:17 +00001039
1040 while (v_idx--)
1041 igb_free_q_vector(adapter, v_idx);
Alexander Duyck047e0032009-10-27 15:49:27 +00001042}
1043
1044/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001045 * igb_clear_interrupt_scheme - reset the device to a state of no interrupts
1046 * @adapter: board private structure to initialize
Alexander Duyck047e0032009-10-27 15:49:27 +00001047 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001048 * This function resets the device so that it has 0 Rx queues, Tx queues, and
1049 * MSI-X interrupts allocated.
Alexander Duyck047e0032009-10-27 15:49:27 +00001050 */
1051static void igb_clear_interrupt_scheme(struct igb_adapter *adapter)
1052{
Alexander Duyck047e0032009-10-27 15:49:27 +00001053 igb_free_q_vectors(adapter);
1054 igb_reset_interrupt_capability(adapter);
1055}
Auke Kok9d5c8242008-01-24 02:22:38 -08001056
1057/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001058 * igb_set_interrupt_capability - set MSI or MSI-X if supported
1059 * @adapter: board private structure to initialize
1060 * @msix: boolean value of MSIX capability
Auke Kok9d5c8242008-01-24 02:22:38 -08001061 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001062 * Attempt to configure interrupts using the best available
1063 * capabilities of the hardware and kernel.
Auke Kok9d5c8242008-01-24 02:22:38 -08001064 **/
Stefan Assmann53c7d062012-12-04 06:00:12 +00001065static void igb_set_interrupt_capability(struct igb_adapter *adapter, bool msix)
Auke Kok9d5c8242008-01-24 02:22:38 -08001066{
1067 int err;
1068 int numvecs, i;
1069
Stefan Assmann53c7d062012-12-04 06:00:12 +00001070 if (!msix)
1071 goto msi_only;
1072
Alexander Duyck83b71802009-02-06 23:15:45 +00001073 /* Number of supported queues. */
Alexander Duycka99955f2009-11-12 18:37:19 +00001074 adapter->num_rx_queues = adapter->rss_queues;
Greg Rose5fa85172010-07-01 13:38:16 +00001075 if (adapter->vfs_allocated_count)
1076 adapter->num_tx_queues = 1;
1077 else
1078 adapter->num_tx_queues = adapter->rss_queues;
Alexander Duyck83b71802009-02-06 23:15:45 +00001079
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001080 /* start with one vector for every Rx queue */
Alexander Duyck047e0032009-10-27 15:49:27 +00001081 numvecs = adapter->num_rx_queues;
1082
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001083 /* if Tx handler is separate add 1 for every Tx queue */
Alexander Duycka99955f2009-11-12 18:37:19 +00001084 if (!(adapter->flags & IGB_FLAG_QUEUE_PAIRS))
1085 numvecs += adapter->num_tx_queues;
Alexander Duyck047e0032009-10-27 15:49:27 +00001086
1087 /* store the number of vectors reserved for queues */
1088 adapter->num_q_vectors = numvecs;
1089
1090 /* add 1 vector for link status interrupts */
1091 numvecs++;
Auke Kok9d5c8242008-01-24 02:22:38 -08001092 adapter->msix_entries = kcalloc(numvecs, sizeof(struct msix_entry),
1093 GFP_KERNEL);
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001094
Auke Kok9d5c8242008-01-24 02:22:38 -08001095 if (!adapter->msix_entries)
1096 goto msi_only;
1097
1098 for (i = 0; i < numvecs; i++)
1099 adapter->msix_entries[i].entry = i;
1100
1101 err = pci_enable_msix(adapter->pdev,
1102 adapter->msix_entries,
1103 numvecs);
1104 if (err == 0)
Alexander Duyck0c2cc022012-09-25 00:31:22 +00001105 return;
Auke Kok9d5c8242008-01-24 02:22:38 -08001106
1107 igb_reset_interrupt_capability(adapter);
1108
1109 /* If we can't do MSI-X, try MSI */
1110msi_only:
Alexander Duyck2a3abf62009-04-07 14:37:52 +00001111#ifdef CONFIG_PCI_IOV
1112 /* disable SR-IOV for non MSI-X configurations */
1113 if (adapter->vf_data) {
1114 struct e1000_hw *hw = &adapter->hw;
1115 /* disable iov and allow time for transactions to clear */
1116 pci_disable_sriov(adapter->pdev);
1117 msleep(500);
1118
1119 kfree(adapter->vf_data);
1120 adapter->vf_data = NULL;
1121 wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001122 wrfl();
Alexander Duyck2a3abf62009-04-07 14:37:52 +00001123 msleep(100);
1124 dev_info(&adapter->pdev->dev, "IOV Disabled\n");
1125 }
1126#endif
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001127 adapter->vfs_allocated_count = 0;
Alexander Duycka99955f2009-11-12 18:37:19 +00001128 adapter->rss_queues = 1;
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001129 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
Auke Kok9d5c8242008-01-24 02:22:38 -08001130 adapter->num_rx_queues = 1;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07001131 adapter->num_tx_queues = 1;
Alexander Duyck047e0032009-10-27 15:49:27 +00001132 adapter->num_q_vectors = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08001133 if (!pci_enable_msi(adapter->pdev))
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001134 adapter->flags |= IGB_FLAG_HAS_MSI;
Auke Kok9d5c8242008-01-24 02:22:38 -08001135}
1136
Alexander Duyck5536d212012-09-25 00:31:17 +00001137static void igb_add_ring(struct igb_ring *ring,
1138 struct igb_ring_container *head)
1139{
1140 head->ring = ring;
1141 head->count++;
1142}
1143
1144/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001145 * igb_alloc_q_vector - Allocate memory for a single interrupt vector
1146 * @adapter: board private structure to initialize
1147 * @v_count: q_vectors allocated on adapter, used for ring interleaving
1148 * @v_idx: index of vector in adapter struct
1149 * @txr_count: total number of Tx rings to allocate
1150 * @txr_idx: index of first Tx ring to allocate
1151 * @rxr_count: total number of Rx rings to allocate
1152 * @rxr_idx: index of first Rx ring to allocate
Alexander Duyck5536d212012-09-25 00:31:17 +00001153 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001154 * We allocate one q_vector. If allocation fails we return -ENOMEM.
Alexander Duyck5536d212012-09-25 00:31:17 +00001155 **/
1156static int igb_alloc_q_vector(struct igb_adapter *adapter,
1157 int v_count, int v_idx,
1158 int txr_count, int txr_idx,
1159 int rxr_count, int rxr_idx)
1160{
1161 struct igb_q_vector *q_vector;
1162 struct igb_ring *ring;
1163 int ring_count, size;
1164
1165 /* igb only supports 1 Tx and/or 1 Rx queue per vector */
1166 if (txr_count > 1 || rxr_count > 1)
1167 return -ENOMEM;
1168
1169 ring_count = txr_count + rxr_count;
1170 size = sizeof(struct igb_q_vector) +
1171 (sizeof(struct igb_ring) * ring_count);
1172
1173 /* allocate q_vector and rings */
1174 q_vector = kzalloc(size, GFP_KERNEL);
1175 if (!q_vector)
1176 return -ENOMEM;
1177
1178 /* initialize NAPI */
1179 netif_napi_add(adapter->netdev, &q_vector->napi,
1180 igb_poll, 64);
1181
1182 /* tie q_vector and adapter together */
1183 adapter->q_vector[v_idx] = q_vector;
1184 q_vector->adapter = adapter;
1185
1186 /* initialize work limits */
1187 q_vector->tx.work_limit = adapter->tx_work_limit;
1188
1189 /* initialize ITR configuration */
1190 q_vector->itr_register = adapter->hw.hw_addr + E1000_EITR(0);
1191 q_vector->itr_val = IGB_START_ITR;
1192
1193 /* initialize pointer to rings */
1194 ring = q_vector->ring;
1195
Alexander Duyck4e2276672013-02-12 02:31:01 +00001196 /* intialize ITR */
1197 if (rxr_count) {
1198 /* rx or rx/tx vector */
1199 if (!adapter->rx_itr_setting || adapter->rx_itr_setting > 3)
1200 q_vector->itr_val = adapter->rx_itr_setting;
1201 } else {
1202 /* tx only vector */
1203 if (!adapter->tx_itr_setting || adapter->tx_itr_setting > 3)
1204 q_vector->itr_val = adapter->tx_itr_setting;
1205 }
1206
Alexander Duyck5536d212012-09-25 00:31:17 +00001207 if (txr_count) {
1208 /* assign generic ring traits */
1209 ring->dev = &adapter->pdev->dev;
1210 ring->netdev = adapter->netdev;
1211
1212 /* configure backlink on ring */
1213 ring->q_vector = q_vector;
1214
1215 /* update q_vector Tx values */
1216 igb_add_ring(ring, &q_vector->tx);
1217
1218 /* For 82575, context index must be unique per ring. */
1219 if (adapter->hw.mac.type == e1000_82575)
1220 set_bit(IGB_RING_FLAG_TX_CTX_IDX, &ring->flags);
1221
1222 /* apply Tx specific ring traits */
1223 ring->count = adapter->tx_ring_count;
1224 ring->queue_index = txr_idx;
1225
1226 /* assign ring to adapter */
1227 adapter->tx_ring[txr_idx] = ring;
1228
1229 /* push pointer to next ring */
1230 ring++;
1231 }
1232
1233 if (rxr_count) {
1234 /* assign generic ring traits */
1235 ring->dev = &adapter->pdev->dev;
1236 ring->netdev = adapter->netdev;
1237
1238 /* configure backlink on ring */
1239 ring->q_vector = q_vector;
1240
1241 /* update q_vector Rx values */
1242 igb_add_ring(ring, &q_vector->rx);
1243
1244 /* set flag indicating ring supports SCTP checksum offload */
1245 if (adapter->hw.mac.type >= e1000_82576)
1246 set_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags);
1247
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00001248 /*
1249 * On i350, i354, i210, and i211, loopback VLAN packets
Alexander Duyck5536d212012-09-25 00:31:17 +00001250 * have the tag byte-swapped.
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001251 */
Alexander Duyck5536d212012-09-25 00:31:17 +00001252 if (adapter->hw.mac.type >= e1000_i350)
1253 set_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &ring->flags);
1254
1255 /* apply Rx specific ring traits */
1256 ring->count = adapter->rx_ring_count;
1257 ring->queue_index = rxr_idx;
1258
1259 /* assign ring to adapter */
1260 adapter->rx_ring[rxr_idx] = ring;
1261 }
1262
1263 return 0;
1264}
1265
1266
Auke Kok9d5c8242008-01-24 02:22:38 -08001267/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001268 * igb_alloc_q_vectors - Allocate memory for interrupt vectors
1269 * @adapter: board private structure to initialize
Alexander Duyck047e0032009-10-27 15:49:27 +00001270 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001271 * We allocate one q_vector per queue interrupt. If allocation fails we
1272 * return -ENOMEM.
Alexander Duyck047e0032009-10-27 15:49:27 +00001273 **/
1274static int igb_alloc_q_vectors(struct igb_adapter *adapter)
1275{
Alexander Duyck5536d212012-09-25 00:31:17 +00001276 int q_vectors = adapter->num_q_vectors;
1277 int rxr_remaining = adapter->num_rx_queues;
1278 int txr_remaining = adapter->num_tx_queues;
1279 int rxr_idx = 0, txr_idx = 0, v_idx = 0;
1280 int err;
Alexander Duyck047e0032009-10-27 15:49:27 +00001281
Alexander Duyck5536d212012-09-25 00:31:17 +00001282 if (q_vectors >= (rxr_remaining + txr_remaining)) {
1283 for (; rxr_remaining; v_idx++) {
1284 err = igb_alloc_q_vector(adapter, q_vectors, v_idx,
1285 0, 0, 1, rxr_idx);
1286
1287 if (err)
1288 goto err_out;
1289
1290 /* update counts and index */
1291 rxr_remaining--;
1292 rxr_idx++;
1293 }
1294 }
1295
1296 for (; v_idx < q_vectors; v_idx++) {
1297 int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - v_idx);
1298 int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - v_idx);
1299 err = igb_alloc_q_vector(adapter, q_vectors, v_idx,
1300 tqpv, txr_idx, rqpv, rxr_idx);
1301
1302 if (err)
Alexander Duyck047e0032009-10-27 15:49:27 +00001303 goto err_out;
Alexander Duyck5536d212012-09-25 00:31:17 +00001304
1305 /* update counts and index */
1306 rxr_remaining -= rqpv;
1307 txr_remaining -= tqpv;
1308 rxr_idx++;
1309 txr_idx++;
Alexander Duyck047e0032009-10-27 15:49:27 +00001310 }
Alexander Duyck81c2fc22011-08-26 07:45:20 +00001311
Alexander Duyck047e0032009-10-27 15:49:27 +00001312 return 0;
1313
1314err_out:
Alexander Duyck5536d212012-09-25 00:31:17 +00001315 adapter->num_tx_queues = 0;
1316 adapter->num_rx_queues = 0;
1317 adapter->num_q_vectors = 0;
1318
1319 while (v_idx--)
1320 igb_free_q_vector(adapter, v_idx);
1321
Alexander Duyck047e0032009-10-27 15:49:27 +00001322 return -ENOMEM;
1323}
1324
Alexander Duyck047e0032009-10-27 15:49:27 +00001325/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001326 * igb_init_interrupt_scheme - initialize interrupts, allocate queues/vectors
1327 * @adapter: board private structure to initialize
1328 * @msix: boolean value of MSIX capability
Alexander Duyck047e0032009-10-27 15:49:27 +00001329 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001330 * This function initializes the interrupts and allocates all of the queues.
Alexander Duyck047e0032009-10-27 15:49:27 +00001331 **/
Stefan Assmann53c7d062012-12-04 06:00:12 +00001332static int igb_init_interrupt_scheme(struct igb_adapter *adapter, bool msix)
Alexander Duyck047e0032009-10-27 15:49:27 +00001333{
1334 struct pci_dev *pdev = adapter->pdev;
1335 int err;
1336
Stefan Assmann53c7d062012-12-04 06:00:12 +00001337 igb_set_interrupt_capability(adapter, msix);
Alexander Duyck047e0032009-10-27 15:49:27 +00001338
1339 err = igb_alloc_q_vectors(adapter);
1340 if (err) {
1341 dev_err(&pdev->dev, "Unable to allocate memory for vectors\n");
1342 goto err_alloc_q_vectors;
1343 }
1344
Alexander Duyck5536d212012-09-25 00:31:17 +00001345 igb_cache_ring_register(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +00001346
1347 return 0;
Alexander Duyck5536d212012-09-25 00:31:17 +00001348
Alexander Duyck047e0032009-10-27 15:49:27 +00001349err_alloc_q_vectors:
1350 igb_reset_interrupt_capability(adapter);
1351 return err;
1352}
1353
1354/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001355 * igb_request_irq - initialize interrupts
1356 * @adapter: board private structure to initialize
Auke Kok9d5c8242008-01-24 02:22:38 -08001357 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001358 * Attempts to configure interrupts using the best available
1359 * capabilities of the hardware and kernel.
Auke Kok9d5c8242008-01-24 02:22:38 -08001360 **/
1361static int igb_request_irq(struct igb_adapter *adapter)
1362{
1363 struct net_device *netdev = adapter->netdev;
Alexander Duyck047e0032009-10-27 15:49:27 +00001364 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08001365 int err = 0;
1366
1367 if (adapter->msix_entries) {
1368 err = igb_request_msix(adapter);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001369 if (!err)
Auke Kok9d5c8242008-01-24 02:22:38 -08001370 goto request_done;
Auke Kok9d5c8242008-01-24 02:22:38 -08001371 /* fall back to MSI */
Alexander Duyck5536d212012-09-25 00:31:17 +00001372 igb_free_all_tx_resources(adapter);
1373 igb_free_all_rx_resources(adapter);
Stefan Assmann53c7d062012-12-04 06:00:12 +00001374
Alexander Duyck047e0032009-10-27 15:49:27 +00001375 igb_clear_interrupt_scheme(adapter);
Stefan Assmann53c7d062012-12-04 06:00:12 +00001376 err = igb_init_interrupt_scheme(adapter, false);
1377 if (err)
Alexander Duyck047e0032009-10-27 15:49:27 +00001378 goto request_done;
Stefan Assmann53c7d062012-12-04 06:00:12 +00001379
Alexander Duyck047e0032009-10-27 15:49:27 +00001380 igb_setup_all_tx_resources(adapter);
1381 igb_setup_all_rx_resources(adapter);
Stefan Assmann53c7d062012-12-04 06:00:12 +00001382 igb_configure(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001383 }
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001384
Alexander Duyckc74d5882011-08-26 07:46:45 +00001385 igb_assign_vector(adapter->q_vector[0], 0);
1386
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001387 if (adapter->flags & IGB_FLAG_HAS_MSI) {
Alexander Duyckc74d5882011-08-26 07:46:45 +00001388 err = request_irq(pdev->irq, igb_intr_msi, 0,
Alexander Duyck047e0032009-10-27 15:49:27 +00001389 netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001390 if (!err)
1391 goto request_done;
Alexander Duyck047e0032009-10-27 15:49:27 +00001392
Auke Kok9d5c8242008-01-24 02:22:38 -08001393 /* fall back to legacy interrupts */
1394 igb_reset_interrupt_capability(adapter);
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001395 adapter->flags &= ~IGB_FLAG_HAS_MSI;
Auke Kok9d5c8242008-01-24 02:22:38 -08001396 }
1397
Alexander Duyckc74d5882011-08-26 07:46:45 +00001398 err = request_irq(pdev->irq, igb_intr, IRQF_SHARED,
Alexander Duyck047e0032009-10-27 15:49:27 +00001399 netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001400
Andy Gospodarek6cb5e572008-02-15 14:05:25 -08001401 if (err)
Alexander Duyckc74d5882011-08-26 07:46:45 +00001402 dev_err(&pdev->dev, "Error %d getting interrupt\n",
Auke Kok9d5c8242008-01-24 02:22:38 -08001403 err);
Auke Kok9d5c8242008-01-24 02:22:38 -08001404
1405request_done:
1406 return err;
1407}
1408
1409static void igb_free_irq(struct igb_adapter *adapter)
1410{
Auke Kok9d5c8242008-01-24 02:22:38 -08001411 if (adapter->msix_entries) {
1412 int vector = 0, i;
1413
Alexander Duyck047e0032009-10-27 15:49:27 +00001414 free_irq(adapter->msix_entries[vector++].vector, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001415
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00001416 for (i = 0; i < adapter->num_q_vectors; i++)
Alexander Duyck047e0032009-10-27 15:49:27 +00001417 free_irq(adapter->msix_entries[vector++].vector,
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00001418 adapter->q_vector[i]);
Alexander Duyck047e0032009-10-27 15:49:27 +00001419 } else {
1420 free_irq(adapter->pdev->irq, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001421 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001422}
1423
1424/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001425 * igb_irq_disable - Mask off interrupt generation on the NIC
1426 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08001427 **/
1428static void igb_irq_disable(struct igb_adapter *adapter)
1429{
1430 struct e1000_hw *hw = &adapter->hw;
1431
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001432 /* we need to be careful when disabling interrupts. The VFs are also
Alexander Duyck25568a52009-10-27 23:49:59 +00001433 * mapped into these registers and so clearing the bits can cause
1434 * issues on the VF drivers so we only need to clear what we set
1435 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001436 if (adapter->msix_entries) {
Alexander Duyck2dfd1212009-09-03 14:49:15 +00001437 u32 regval = rd32(E1000_EIAM);
1438 wr32(E1000_EIAM, regval & ~adapter->eims_enable_mask);
1439 wr32(E1000_EIMC, adapter->eims_enable_mask);
1440 regval = rd32(E1000_EIAC);
1441 wr32(E1000_EIAC, regval & ~adapter->eims_enable_mask);
Auke Kok9d5c8242008-01-24 02:22:38 -08001442 }
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001443
1444 wr32(E1000_IAM, 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08001445 wr32(E1000_IMC, ~0);
1446 wrfl();
Emil Tantilov81a61852010-08-02 14:40:52 +00001447 if (adapter->msix_entries) {
1448 int i;
1449 for (i = 0; i < adapter->num_q_vectors; i++)
1450 synchronize_irq(adapter->msix_entries[i].vector);
1451 } else {
1452 synchronize_irq(adapter->pdev->irq);
1453 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001454}
1455
1456/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001457 * igb_irq_enable - Enable default interrupt generation settings
1458 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08001459 **/
1460static void igb_irq_enable(struct igb_adapter *adapter)
1461{
1462 struct e1000_hw *hw = &adapter->hw;
1463
1464 if (adapter->msix_entries) {
Alexander Duyck06218a82011-08-26 07:46:55 +00001465 u32 ims = E1000_IMS_LSC | E1000_IMS_DOUTSYNC | E1000_IMS_DRSTA;
Alexander Duyck2dfd1212009-09-03 14:49:15 +00001466 u32 regval = rd32(E1000_EIAC);
1467 wr32(E1000_EIAC, regval | adapter->eims_enable_mask);
1468 regval = rd32(E1000_EIAM);
1469 wr32(E1000_EIAM, regval | adapter->eims_enable_mask);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001470 wr32(E1000_EIMS, adapter->eims_enable_mask);
Alexander Duyck25568a52009-10-27 23:49:59 +00001471 if (adapter->vfs_allocated_count) {
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001472 wr32(E1000_MBVFIMR, 0xFF);
Alexander Duyck25568a52009-10-27 23:49:59 +00001473 ims |= E1000_IMS_VMMB;
1474 }
1475 wr32(E1000_IMS, ims);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001476 } else {
Alexander Duyck55cac242009-11-19 12:42:21 +00001477 wr32(E1000_IMS, IMS_ENABLE_MASK |
1478 E1000_IMS_DRSTA);
1479 wr32(E1000_IAM, IMS_ENABLE_MASK |
1480 E1000_IMS_DRSTA);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001481 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001482}
1483
1484static void igb_update_mng_vlan(struct igb_adapter *adapter)
1485{
Alexander Duyck51466232009-10-27 23:47:35 +00001486 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08001487 u16 vid = adapter->hw.mng_cookie.vlan_id;
1488 u16 old_vid = adapter->mng_vlan_id;
Auke Kok9d5c8242008-01-24 02:22:38 -08001489
Alexander Duyck51466232009-10-27 23:47:35 +00001490 if (hw->mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN) {
1491 /* add VID to filter table */
1492 igb_vfta_set(hw, vid, true);
1493 adapter->mng_vlan_id = vid;
1494 } else {
1495 adapter->mng_vlan_id = IGB_MNG_VLAN_NONE;
1496 }
1497
1498 if ((old_vid != (u16)IGB_MNG_VLAN_NONE) &&
1499 (vid != old_vid) &&
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00001500 !test_bit(old_vid, adapter->active_vlans)) {
Alexander Duyck51466232009-10-27 23:47:35 +00001501 /* remove VID from filter table */
1502 igb_vfta_set(hw, old_vid, false);
Auke Kok9d5c8242008-01-24 02:22:38 -08001503 }
1504}
1505
1506/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001507 * igb_release_hw_control - release control of the h/w to f/w
1508 * @adapter: address of board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08001509 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001510 * igb_release_hw_control resets CTRL_EXT:DRV_LOAD bit.
1511 * For ASF and Pass Through versions of f/w this means that the
1512 * driver is no longer loaded.
Auke Kok9d5c8242008-01-24 02:22:38 -08001513 **/
1514static void igb_release_hw_control(struct igb_adapter *adapter)
1515{
1516 struct e1000_hw *hw = &adapter->hw;
1517 u32 ctrl_ext;
1518
1519 /* Let firmware take over control of h/w */
1520 ctrl_ext = rd32(E1000_CTRL_EXT);
1521 wr32(E1000_CTRL_EXT,
1522 ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD);
1523}
1524
Auke Kok9d5c8242008-01-24 02:22:38 -08001525/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001526 * igb_get_hw_control - get control of the h/w from f/w
1527 * @adapter: address of board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08001528 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001529 * igb_get_hw_control sets CTRL_EXT:DRV_LOAD bit.
1530 * For ASF and Pass Through versions of f/w this means that
1531 * the driver is loaded.
Auke Kok9d5c8242008-01-24 02:22:38 -08001532 **/
1533static void igb_get_hw_control(struct igb_adapter *adapter)
1534{
1535 struct e1000_hw *hw = &adapter->hw;
1536 u32 ctrl_ext;
1537
1538 /* Let firmware know the driver has taken over */
1539 ctrl_ext = rd32(E1000_CTRL_EXT);
1540 wr32(E1000_CTRL_EXT,
1541 ctrl_ext | E1000_CTRL_EXT_DRV_LOAD);
1542}
1543
Auke Kok9d5c8242008-01-24 02:22:38 -08001544/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001545 * igb_configure - configure the hardware for RX and TX
1546 * @adapter: private board structure
Auke Kok9d5c8242008-01-24 02:22:38 -08001547 **/
1548static void igb_configure(struct igb_adapter *adapter)
1549{
1550 struct net_device *netdev = adapter->netdev;
1551 int i;
1552
1553 igb_get_hw_control(adapter);
Alexander Duyckff41f8d2009-09-03 14:48:56 +00001554 igb_set_rx_mode(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001555
1556 igb_restore_vlan(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001557
Alexander Duyck85b430b2009-10-27 15:50:29 +00001558 igb_setup_tctl(adapter);
Alexander Duyck06cf2662009-10-27 15:53:25 +00001559 igb_setup_mrqc(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001560 igb_setup_rctl(adapter);
Alexander Duyck85b430b2009-10-27 15:50:29 +00001561
1562 igb_configure_tx(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001563 igb_configure_rx(adapter);
Alexander Duyck662d7202008-06-27 11:00:29 -07001564
1565 igb_rx_fifo_flush_82575(&adapter->hw);
1566
Alexander Duyckc493ea42009-03-20 00:16:50 +00001567 /* call igb_desc_unused which always leaves
Auke Kok9d5c8242008-01-24 02:22:38 -08001568 * at least 1 descriptor unused to make sure
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001569 * next_to_use != next_to_clean
1570 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001571 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00001572 struct igb_ring *ring = adapter->rx_ring[i];
Alexander Duyckcd392f52011-08-26 07:43:59 +00001573 igb_alloc_rx_buffers(ring, igb_desc_unused(ring));
Auke Kok9d5c8242008-01-24 02:22:38 -08001574 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001575}
1576
Nick Nunley88a268c2010-02-17 01:01:59 +00001577/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001578 * igb_power_up_link - Power up the phy/serdes link
1579 * @adapter: address of board private structure
Nick Nunley88a268c2010-02-17 01:01:59 +00001580 **/
1581void igb_power_up_link(struct igb_adapter *adapter)
1582{
Akeem G. Abodunrin76886592012-07-17 04:51:18 +00001583 igb_reset_phy(&adapter->hw);
1584
Nick Nunley88a268c2010-02-17 01:01:59 +00001585 if (adapter->hw.phy.media_type == e1000_media_type_copper)
1586 igb_power_up_phy_copper(&adapter->hw);
1587 else
1588 igb_power_up_serdes_link_82575(&adapter->hw);
1589}
1590
1591/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001592 * igb_power_down_link - Power down the phy/serdes link
1593 * @adapter: address of board private structure
Nick Nunley88a268c2010-02-17 01:01:59 +00001594 */
1595static void igb_power_down_link(struct igb_adapter *adapter)
1596{
1597 if (adapter->hw.phy.media_type == e1000_media_type_copper)
1598 igb_power_down_phy_copper_82575(&adapter->hw);
1599 else
1600 igb_shutdown_serdes_link_82575(&adapter->hw);
1601}
Auke Kok9d5c8242008-01-24 02:22:38 -08001602
1603/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001604 * igb_up - Open the interface and prepare it to handle traffic
1605 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08001606 **/
Auke Kok9d5c8242008-01-24 02:22:38 -08001607int igb_up(struct igb_adapter *adapter)
1608{
1609 struct e1000_hw *hw = &adapter->hw;
1610 int i;
1611
1612 /* hardware has been reset, we need to reload some things */
1613 igb_configure(adapter);
1614
1615 clear_bit(__IGB_DOWN, &adapter->state);
1616
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00001617 for (i = 0; i < adapter->num_q_vectors; i++)
1618 napi_enable(&(adapter->q_vector[i]->napi));
1619
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001620 if (adapter->msix_entries)
Auke Kok9d5c8242008-01-24 02:22:38 -08001621 igb_configure_msix(adapter);
Alexander Duyckfeeb2722010-02-03 21:59:51 +00001622 else
1623 igb_assign_vector(adapter->q_vector[0], 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08001624
1625 /* Clear any pending interrupts. */
1626 rd32(E1000_ICR);
1627 igb_irq_enable(adapter);
1628
Alexander Duyckd4960302009-10-27 15:53:45 +00001629 /* notify VFs that reset has been completed */
1630 if (adapter->vfs_allocated_count) {
1631 u32 reg_data = rd32(E1000_CTRL_EXT);
1632 reg_data |= E1000_CTRL_EXT_PFRSTD;
1633 wr32(E1000_CTRL_EXT, reg_data);
1634 }
1635
Jesse Brandeburg4cb9be72009-04-21 18:42:05 +00001636 netif_tx_start_all_queues(adapter->netdev);
1637
Alexander Duyck25568a52009-10-27 23:49:59 +00001638 /* start the watchdog. */
1639 hw->mac.get_link_status = 1;
1640 schedule_work(&adapter->watchdog_task);
1641
Auke Kok9d5c8242008-01-24 02:22:38 -08001642 return 0;
1643}
1644
1645void igb_down(struct igb_adapter *adapter)
1646{
Auke Kok9d5c8242008-01-24 02:22:38 -08001647 struct net_device *netdev = adapter->netdev;
Alexander Duyck330a6d62009-10-27 23:51:35 +00001648 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08001649 u32 tctl, rctl;
1650 int i;
1651
1652 /* signal that we're down so the interrupt handler does not
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001653 * reschedule our watchdog timer
1654 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001655 set_bit(__IGB_DOWN, &adapter->state);
1656
1657 /* disable receives in the hardware */
1658 rctl = rd32(E1000_RCTL);
1659 wr32(E1000_RCTL, rctl & ~E1000_RCTL_EN);
1660 /* flush and sleep below */
1661
David S. Millerfd2ea0a2008-07-17 01:56:23 -07001662 netif_tx_stop_all_queues(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001663
1664 /* disable transmits in the hardware */
1665 tctl = rd32(E1000_TCTL);
1666 tctl &= ~E1000_TCTL_EN;
1667 wr32(E1000_TCTL, tctl);
1668 /* flush both disables and wait for them to finish */
1669 wrfl();
1670 msleep(10);
1671
Auke Kok9d5c8242008-01-24 02:22:38 -08001672 igb_irq_disable(adapter);
1673
Carolyn Wyborny41f149a2013-04-30 00:21:32 +00001674 for (i = 0; i < adapter->num_q_vectors; i++) {
1675 napi_synchronize(&(adapter->q_vector[i]->napi));
1676 napi_disable(&(adapter->q_vector[i]->napi));
1677 }
1678
1679
Auke Kok9d5c8242008-01-24 02:22:38 -08001680 del_timer_sync(&adapter->watchdog_timer);
1681 del_timer_sync(&adapter->phy_info_timer);
1682
Auke Kok9d5c8242008-01-24 02:22:38 -08001683 netif_carrier_off(netdev);
Alexander Duyck04fe6352009-02-06 23:22:32 +00001684
1685 /* record the stats before reset*/
Eric Dumazet12dcd862010-10-15 17:27:10 +00001686 spin_lock(&adapter->stats64_lock);
1687 igb_update_stats(adapter, &adapter->stats64);
1688 spin_unlock(&adapter->stats64_lock);
Alexander Duyck04fe6352009-02-06 23:22:32 +00001689
Auke Kok9d5c8242008-01-24 02:22:38 -08001690 adapter->link_speed = 0;
1691 adapter->link_duplex = 0;
1692
Jeff Kirsher30236822008-06-24 17:01:15 -07001693 if (!pci_channel_offline(adapter->pdev))
1694 igb_reset(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001695 igb_clean_all_tx_rings(adapter);
1696 igb_clean_all_rx_rings(adapter);
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00001697#ifdef CONFIG_IGB_DCA
1698
1699 /* since we reset the hardware DCA settings were cleared */
1700 igb_setup_dca(adapter);
1701#endif
Auke Kok9d5c8242008-01-24 02:22:38 -08001702}
1703
1704void igb_reinit_locked(struct igb_adapter *adapter)
1705{
1706 WARN_ON(in_interrupt());
1707 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
1708 msleep(1);
1709 igb_down(adapter);
1710 igb_up(adapter);
1711 clear_bit(__IGB_RESETTING, &adapter->state);
1712}
1713
1714void igb_reset(struct igb_adapter *adapter)
1715{
Alexander Duyck090b1792009-10-27 23:51:55 +00001716 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08001717 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001718 struct e1000_mac_info *mac = &hw->mac;
1719 struct e1000_fc_info *fc = &hw->fc;
Matthew Vickd48507f2012-11-08 04:03:58 +00001720 u32 pba = 0, tx_space, min_tx_space, min_rx_space, hwm;
Auke Kok9d5c8242008-01-24 02:22:38 -08001721
1722 /* Repartition Pba for greater than 9k mtu
1723 * To take effect CTRL.RST is required.
1724 */
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001725 switch (mac->type) {
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001726 case e1000_i350:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00001727 case e1000_i354:
Alexander Duyck55cac242009-11-19 12:42:21 +00001728 case e1000_82580:
1729 pba = rd32(E1000_RXPBS);
1730 pba = igb_rxpbs_adjust_82580(pba);
1731 break;
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001732 case e1000_82576:
Alexander Duyckd249be52009-10-27 23:46:38 +00001733 pba = rd32(E1000_RXPBS);
1734 pba &= E1000_RXPBS_SIZE_MASK_82576;
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001735 break;
1736 case e1000_82575:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001737 case e1000_i210:
1738 case e1000_i211:
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001739 default:
1740 pba = E1000_PBA_34K;
1741 break;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001742 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001743
Alexander Duyck2d064c02008-07-08 15:10:12 -07001744 if ((adapter->max_frame_size > ETH_FRAME_LEN + ETH_FCS_LEN) &&
1745 (mac->type < e1000_82576)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001746 /* adjust PBA for jumbo frames */
1747 wr32(E1000_PBA, pba);
1748
1749 /* To maintain wire speed transmits, the Tx FIFO should be
1750 * large enough to accommodate two full transmit packets,
1751 * rounded up to the next 1KB and expressed in KB. Likewise,
1752 * the Rx FIFO should be large enough to accommodate at least
1753 * one full receive packet and is similarly rounded up and
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001754 * expressed in KB.
1755 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001756 pba = rd32(E1000_PBA);
1757 /* upper 16 bits has Tx packet buffer allocation size in KB */
1758 tx_space = pba >> 16;
1759 /* lower 16 bits has Rx packet buffer allocation size in KB */
1760 pba &= 0xffff;
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001761 /* the Tx fifo also stores 16 bytes of information about the Tx
1762 * but don't include ethernet FCS because hardware appends it
1763 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001764 min_tx_space = (adapter->max_frame_size +
Alexander Duyck85e8d002009-02-16 00:00:20 -08001765 sizeof(union e1000_adv_tx_desc) -
Auke Kok9d5c8242008-01-24 02:22:38 -08001766 ETH_FCS_LEN) * 2;
1767 min_tx_space = ALIGN(min_tx_space, 1024);
1768 min_tx_space >>= 10;
1769 /* software strips receive CRC, so leave room for it */
1770 min_rx_space = adapter->max_frame_size;
1771 min_rx_space = ALIGN(min_rx_space, 1024);
1772 min_rx_space >>= 10;
1773
1774 /* If current Tx allocation is less than the min Tx FIFO size,
1775 * and the min Tx FIFO size is less than the current Rx FIFO
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001776 * allocation, take space away from current Rx allocation
1777 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001778 if (tx_space < min_tx_space &&
1779 ((min_tx_space - tx_space) < pba)) {
1780 pba = pba - (min_tx_space - tx_space);
1781
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001782 /* if short on Rx space, Rx wins and must trump Tx
1783 * adjustment
1784 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001785 if (pba < min_rx_space)
1786 pba = min_rx_space;
1787 }
Alexander Duyck2d064c02008-07-08 15:10:12 -07001788 wr32(E1000_PBA, pba);
Auke Kok9d5c8242008-01-24 02:22:38 -08001789 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001790
1791 /* flow control settings */
1792 /* The high water mark must be low enough to fit one full frame
1793 * (or the size used for early receive) above it in the Rx FIFO.
1794 * Set it to the lower of:
1795 * - 90% of the Rx FIFO size, or
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001796 * - the full Rx FIFO size minus one full frame
1797 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001798 hwm = min(((pba << 10) * 9 / 10),
Alexander Duyck2d064c02008-07-08 15:10:12 -07001799 ((pba << 10) - 2 * adapter->max_frame_size));
Auke Kok9d5c8242008-01-24 02:22:38 -08001800
Matthew Vickd48507f2012-11-08 04:03:58 +00001801 fc->high_water = hwm & 0xFFFFFFF0; /* 16-byte granularity */
Alexander Duyckd405ea32009-12-23 13:21:27 +00001802 fc->low_water = fc->high_water - 16;
Auke Kok9d5c8242008-01-24 02:22:38 -08001803 fc->pause_time = 0xFFFF;
1804 fc->send_xon = 1;
Alexander Duyck0cce1192009-07-23 18:10:24 +00001805 fc->current_mode = fc->requested_mode;
Auke Kok9d5c8242008-01-24 02:22:38 -08001806
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001807 /* disable receive for all VFs and wait one second */
1808 if (adapter->vfs_allocated_count) {
1809 int i;
1810 for (i = 0 ; i < adapter->vfs_allocated_count; i++)
Greg Rose8fa7e0f2010-11-06 05:43:21 +00001811 adapter->vf_data[i].flags &= IGB_VF_FLAG_PF_SET_MAC;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001812
1813 /* ping all the active vfs to let them know we are going down */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00001814 igb_ping_all_vfs(adapter);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001815
1816 /* disable transmits and receives */
1817 wr32(E1000_VFRE, 0);
1818 wr32(E1000_VFTE, 0);
1819 }
1820
Auke Kok9d5c8242008-01-24 02:22:38 -08001821 /* Allow time for pending master requests to run */
Alexander Duyck330a6d62009-10-27 23:51:35 +00001822 hw->mac.ops.reset_hw(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08001823 wr32(E1000_WUC, 0);
1824
Alexander Duyck330a6d62009-10-27 23:51:35 +00001825 if (hw->mac.ops.init_hw(hw))
Alexander Duyck090b1792009-10-27 23:51:55 +00001826 dev_err(&pdev->dev, "Hardware Error\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08001827
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001828 /* Flow control settings reset on hardware reset, so guarantee flow
Matthew Vicka27416b2012-04-18 02:57:44 +00001829 * control is off when forcing speed.
1830 */
1831 if (!hw->mac.autoneg)
1832 igb_force_mac_fc(hw);
1833
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00001834 igb_init_dmac(adapter, pba);
Carolyn Wybornye4288932012-12-07 03:01:42 +00001835#ifdef CONFIG_IGB_HWMON
1836 /* Re-initialize the thermal sensor on i350 devices. */
1837 if (!test_bit(__IGB_DOWN, &adapter->state)) {
1838 if (mac->type == e1000_i350 && hw->bus.func == 0) {
1839 /* If present, re-initialize the external thermal sensor
1840 * interface.
1841 */
1842 if (adapter->ets)
1843 mac->ops.init_thermal_sensor_thresh(hw);
1844 }
1845 }
1846#endif
Nick Nunley88a268c2010-02-17 01:01:59 +00001847 if (!netif_running(adapter->netdev))
1848 igb_power_down_link(adapter);
1849
Auke Kok9d5c8242008-01-24 02:22:38 -08001850 igb_update_mng_vlan(adapter);
1851
1852 /* Enable h/w to recognize an 802.1Q VLAN Ethernet packet */
1853 wr32(E1000_VET, ETHERNET_IEEE_VLAN_TYPE);
1854
Matthew Vick1f6e8172012-08-18 07:26:33 +00001855 /* Re-enable PTP, where applicable. */
1856 igb_ptp_reset(adapter);
Matthew Vick1f6e8172012-08-18 07:26:33 +00001857
Alexander Duyck330a6d62009-10-27 23:51:35 +00001858 igb_get_phy_info(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08001859}
1860
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001861static netdev_features_t igb_fix_features(struct net_device *netdev,
1862 netdev_features_t features)
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00001863{
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001864 /* Since there is no support for separate Rx/Tx vlan accel
1865 * enable/disable make sure Tx flag is always in same state as Rx.
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00001866 */
Patrick McHardyf6469682013-04-19 02:04:27 +00001867 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1868 features |= NETIF_F_HW_VLAN_CTAG_TX;
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00001869 else
Patrick McHardyf6469682013-04-19 02:04:27 +00001870 features &= ~NETIF_F_HW_VLAN_CTAG_TX;
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00001871
1872 return features;
1873}
1874
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001875static int igb_set_features(struct net_device *netdev,
1876 netdev_features_t features)
Michał Mirosławac52caa2011-06-08 08:38:01 +00001877{
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001878 netdev_features_t changed = netdev->features ^ features;
Ben Greear89eaefb2012-03-06 09:41:58 +00001879 struct igb_adapter *adapter = netdev_priv(netdev);
Michał Mirosławac52caa2011-06-08 08:38:01 +00001880
Patrick McHardyf6469682013-04-19 02:04:27 +00001881 if (changed & NETIF_F_HW_VLAN_CTAG_RX)
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00001882 igb_vlan_mode(netdev, features);
1883
Ben Greear89eaefb2012-03-06 09:41:58 +00001884 if (!(changed & NETIF_F_RXALL))
1885 return 0;
1886
1887 netdev->features = features;
1888
1889 if (netif_running(netdev))
1890 igb_reinit_locked(adapter);
1891 else
1892 igb_reset(adapter);
1893
Michał Mirosławac52caa2011-06-08 08:38:01 +00001894 return 0;
1895}
1896
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001897static const struct net_device_ops igb_netdev_ops = {
Alexander Duyck559e9c42009-10-27 23:52:50 +00001898 .ndo_open = igb_open,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001899 .ndo_stop = igb_close,
Alexander Duyckcd392f52011-08-26 07:43:59 +00001900 .ndo_start_xmit = igb_xmit_frame,
Eric Dumazet12dcd862010-10-15 17:27:10 +00001901 .ndo_get_stats64 = igb_get_stats64,
Alexander Duyckff41f8d2009-09-03 14:48:56 +00001902 .ndo_set_rx_mode = igb_set_rx_mode,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001903 .ndo_set_mac_address = igb_set_mac,
1904 .ndo_change_mtu = igb_change_mtu,
1905 .ndo_do_ioctl = igb_ioctl,
1906 .ndo_tx_timeout = igb_tx_timeout,
1907 .ndo_validate_addr = eth_validate_addr,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001908 .ndo_vlan_rx_add_vid = igb_vlan_rx_add_vid,
1909 .ndo_vlan_rx_kill_vid = igb_vlan_rx_kill_vid,
Williams, Mitch A8151d292010-02-10 01:44:24 +00001910 .ndo_set_vf_mac = igb_ndo_set_vf_mac,
1911 .ndo_set_vf_vlan = igb_ndo_set_vf_vlan,
1912 .ndo_set_vf_tx_rate = igb_ndo_set_vf_bw,
Lior Levy70ea4782013-03-03 20:27:48 +00001913 .ndo_set_vf_spoofchk = igb_ndo_set_vf_spoofchk,
Williams, Mitch A8151d292010-02-10 01:44:24 +00001914 .ndo_get_vf_config = igb_ndo_get_vf_config,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001915#ifdef CONFIG_NET_POLL_CONTROLLER
1916 .ndo_poll_controller = igb_netpoll,
1917#endif
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00001918 .ndo_fix_features = igb_fix_features,
1919 .ndo_set_features = igb_set_features,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001920};
1921
Taku Izumi42bfd33a2008-06-20 12:10:30 +09001922/**
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00001923 * igb_set_fw_version - Configure version string for ethtool
1924 * @adapter: adapter struct
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00001925 **/
1926void igb_set_fw_version(struct igb_adapter *adapter)
1927{
1928 struct e1000_hw *hw = &adapter->hw;
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00001929 struct e1000_fw_version fw;
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00001930
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00001931 igb_get_fw_version(hw, &fw);
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00001932
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00001933 switch (hw->mac.type) {
Carolyn Wyborny7dc98a62013-07-16 19:25:33 +00001934 case e1000_i210:
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00001935 case e1000_i211:
Carolyn Wyborny7dc98a62013-07-16 19:25:33 +00001936 if (!(igb_get_flash_presence_i210(hw))) {
1937 snprintf(adapter->fw_version,
1938 sizeof(adapter->fw_version),
1939 "%2d.%2d-%d",
1940 fw.invm_major, fw.invm_minor,
1941 fw.invm_img_type);
1942 break;
1943 }
1944 /* fall through */
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00001945 default:
1946 /* if option is rom valid, display its version too */
1947 if (fw.or_valid) {
1948 snprintf(adapter->fw_version,
1949 sizeof(adapter->fw_version),
1950 "%d.%d, 0x%08x, %d.%d.%d",
1951 fw.eep_major, fw.eep_minor, fw.etrack_id,
1952 fw.or_major, fw.or_build, fw.or_patch);
1953 /* no option rom */
Carolyn Wyborny7dc98a62013-07-16 19:25:33 +00001954 } else if (fw.etrack_id != 0X0000) {
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00001955 snprintf(adapter->fw_version,
Carolyn Wyborny7dc98a62013-07-16 19:25:33 +00001956 sizeof(adapter->fw_version),
1957 "%d.%d, 0x%08x",
1958 fw.eep_major, fw.eep_minor, fw.etrack_id);
1959 } else {
1960 snprintf(adapter->fw_version,
1961 sizeof(adapter->fw_version),
1962 "%d.%d.%d",
1963 fw.eep_major, fw.eep_minor, fw.eep_build);
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00001964 }
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00001965 break;
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00001966 }
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00001967 return;
1968}
1969
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001970/**
1971 * igb_init_i2c - Init I2C interface
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00001972 * @adapter: pointer to adapter structure
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001973 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00001974static s32 igb_init_i2c(struct igb_adapter *adapter)
1975{
1976 s32 status = E1000_SUCCESS;
1977
1978 /* I2C interface supported on i350 devices */
1979 if (adapter->hw.mac.type != e1000_i350)
1980 return E1000_SUCCESS;
1981
1982 /* Initialize the i2c bus which is controlled by the registers.
1983 * This bus will use the i2c_algo_bit structue that implements
1984 * the protocol through toggling of the 4 bits in the register.
1985 */
1986 adapter->i2c_adap.owner = THIS_MODULE;
1987 adapter->i2c_algo = igb_i2c_algo;
1988 adapter->i2c_algo.data = adapter;
1989 adapter->i2c_adap.algo_data = &adapter->i2c_algo;
1990 adapter->i2c_adap.dev.parent = &adapter->pdev->dev;
1991 strlcpy(adapter->i2c_adap.name, "igb BB",
1992 sizeof(adapter->i2c_adap.name));
1993 status = i2c_bit_add_bus(&adapter->i2c_adap);
1994 return status;
1995}
1996
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00001997/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001998 * igb_probe - Device Initialization Routine
1999 * @pdev: PCI device information struct
2000 * @ent: entry in igb_pci_tbl
Auke Kok9d5c8242008-01-24 02:22:38 -08002001 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002002 * Returns 0 on success, negative on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08002003 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002004 * igb_probe initializes an adapter identified by a pci_dev structure.
2005 * The OS initialization, configuring of the adapter private structure,
2006 * and a hardware reset occur.
Auke Kok9d5c8242008-01-24 02:22:38 -08002007 **/
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00002008static int igb_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Auke Kok9d5c8242008-01-24 02:22:38 -08002009{
2010 struct net_device *netdev;
2011 struct igb_adapter *adapter;
2012 struct e1000_hw *hw;
Alexander Duyck4337e992009-10-27 23:48:31 +00002013 u16 eeprom_data = 0;
Carolyn Wyborny9835fd72010-11-22 17:17:21 +00002014 s32 ret_val;
Alexander Duyck4337e992009-10-27 23:48:31 +00002015 static int global_quad_port_a; /* global quad port a indication */
Auke Kok9d5c8242008-01-24 02:22:38 -08002016 const struct e1000_info *ei = igb_info_tbl[ent->driver_data];
2017 unsigned long mmio_start, mmio_len;
David S. Miller2d6a5e92009-03-17 15:01:30 -07002018 int err, pci_using_dac;
Carolyn Wyborny9835fd72010-11-22 17:17:21 +00002019 u8 part_str[E1000_PBANUM_LENGTH];
Auke Kok9d5c8242008-01-24 02:22:38 -08002020
Andy Gospodarekbded64a2010-07-21 06:40:31 +00002021 /* Catch broken hardware that put the wrong VF device ID in
2022 * the PCIe SR-IOV capability.
2023 */
2024 if (pdev->is_virtfn) {
2025 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002026 pci_name(pdev), pdev->vendor, pdev->device);
Andy Gospodarekbded64a2010-07-21 06:40:31 +00002027 return -EINVAL;
2028 }
2029
Alexander Duyckaed5dec2009-02-06 23:16:04 +00002030 err = pci_enable_device_mem(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002031 if (err)
2032 return err;
2033
2034 pci_using_dac = 0;
Alexander Duyck59d71982010-04-27 13:09:25 +00002035 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(64));
Auke Kok9d5c8242008-01-24 02:22:38 -08002036 if (!err) {
Alexander Duyck59d71982010-04-27 13:09:25 +00002037 err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
Auke Kok9d5c8242008-01-24 02:22:38 -08002038 if (!err)
2039 pci_using_dac = 1;
2040 } else {
Alexander Duyck59d71982010-04-27 13:09:25 +00002041 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9d5c8242008-01-24 02:22:38 -08002042 if (err) {
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002043 err = dma_set_coherent_mask(&pdev->dev,
2044 DMA_BIT_MASK(32));
Auke Kok9d5c8242008-01-24 02:22:38 -08002045 if (err) {
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002046 dev_err(&pdev->dev,
2047 "No usable DMA configuration, aborting\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08002048 goto err_dma;
2049 }
2050 }
2051 }
2052
Alexander Duyckaed5dec2009-02-06 23:16:04 +00002053 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002054 IORESOURCE_MEM),
2055 igb_driver_name);
Auke Kok9d5c8242008-01-24 02:22:38 -08002056 if (err)
2057 goto err_pci_reg;
2058
Frans Pop19d5afd2009-10-02 10:04:12 -07002059 pci_enable_pcie_error_reporting(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08002060
Auke Kok9d5c8242008-01-24 02:22:38 -08002061 pci_set_master(pdev);
Auke Kokc682fc22008-04-23 11:09:34 -07002062 pci_save_state(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002063
2064 err = -ENOMEM;
Alexander Duyck1bfaf072009-02-19 20:39:23 -08002065 netdev = alloc_etherdev_mq(sizeof(struct igb_adapter),
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00002066 IGB_MAX_TX_QUEUES);
Auke Kok9d5c8242008-01-24 02:22:38 -08002067 if (!netdev)
2068 goto err_alloc_etherdev;
2069
2070 SET_NETDEV_DEV(netdev, &pdev->dev);
2071
2072 pci_set_drvdata(pdev, netdev);
2073 adapter = netdev_priv(netdev);
2074 adapter->netdev = netdev;
2075 adapter->pdev = pdev;
2076 hw = &adapter->hw;
2077 hw->back = adapter;
stephen hemmingerb3f4d592012-03-13 06:04:20 +00002078 adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
Auke Kok9d5c8242008-01-24 02:22:38 -08002079
2080 mmio_start = pci_resource_start(pdev, 0);
2081 mmio_len = pci_resource_len(pdev, 0);
2082
2083 err = -EIO;
Alexander Duyck28b07592009-02-06 23:20:31 +00002084 hw->hw_addr = ioremap(mmio_start, mmio_len);
2085 if (!hw->hw_addr)
Auke Kok9d5c8242008-01-24 02:22:38 -08002086 goto err_ioremap;
2087
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08002088 netdev->netdev_ops = &igb_netdev_ops;
Auke Kok9d5c8242008-01-24 02:22:38 -08002089 igb_set_ethtool_ops(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002090 netdev->watchdog_timeo = 5 * HZ;
Auke Kok9d5c8242008-01-24 02:22:38 -08002091
2092 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
2093
2094 netdev->mem_start = mmio_start;
2095 netdev->mem_end = mmio_start + mmio_len;
2096
Auke Kok9d5c8242008-01-24 02:22:38 -08002097 /* PCI config space info */
2098 hw->vendor_id = pdev->vendor;
2099 hw->device_id = pdev->device;
2100 hw->revision_id = pdev->revision;
2101 hw->subsystem_vendor_id = pdev->subsystem_vendor;
2102 hw->subsystem_device_id = pdev->subsystem_device;
2103
Auke Kok9d5c8242008-01-24 02:22:38 -08002104 /* Copy the default MAC, PHY and NVM function pointers */
2105 memcpy(&hw->mac.ops, ei->mac_ops, sizeof(hw->mac.ops));
2106 memcpy(&hw->phy.ops, ei->phy_ops, sizeof(hw->phy.ops));
2107 memcpy(&hw->nvm.ops, ei->nvm_ops, sizeof(hw->nvm.ops));
2108 /* Initialize skew-specific constants */
2109 err = ei->get_invariants(hw);
2110 if (err)
Alexander Duyck450c87c2009-02-06 23:22:11 +00002111 goto err_sw_init;
Auke Kok9d5c8242008-01-24 02:22:38 -08002112
Alexander Duyck450c87c2009-02-06 23:22:11 +00002113 /* setup the private structure */
Auke Kok9d5c8242008-01-24 02:22:38 -08002114 err = igb_sw_init(adapter);
2115 if (err)
2116 goto err_sw_init;
2117
2118 igb_get_bus_info_pcie(hw);
2119
2120 hw->phy.autoneg_wait_to_complete = false;
Auke Kok9d5c8242008-01-24 02:22:38 -08002121
2122 /* Copper options */
2123 if (hw->phy.media_type == e1000_media_type_copper) {
2124 hw->phy.mdix = AUTO_ALL_MODES;
2125 hw->phy.disable_polarity_correction = false;
2126 hw->phy.ms_type = e1000_ms_hw_default;
2127 }
2128
2129 if (igb_check_reset_block(hw))
2130 dev_info(&pdev->dev,
2131 "PHY reset is blocked due to SOL/IDER session.\n");
2132
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002133 /* features is initialized to 0 in allocation, it might have bits
Alexander Duyck077887c2011-08-26 07:46:29 +00002134 * set by igb_sw_init so we should use an or instead of an
2135 * assignment.
2136 */
2137 netdev->features |= NETIF_F_SG |
2138 NETIF_F_IP_CSUM |
2139 NETIF_F_IPV6_CSUM |
2140 NETIF_F_TSO |
2141 NETIF_F_TSO6 |
2142 NETIF_F_RXHASH |
2143 NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00002144 NETIF_F_HW_VLAN_CTAG_RX |
2145 NETIF_F_HW_VLAN_CTAG_TX;
Michał Mirosławac52caa2011-06-08 08:38:01 +00002146
Alexander Duyck077887c2011-08-26 07:46:29 +00002147 /* copy netdev features into list of user selectable features */
2148 netdev->hw_features |= netdev->features;
Ben Greear89eaefb2012-03-06 09:41:58 +00002149 netdev->hw_features |= NETIF_F_RXALL;
Auke Kok9d5c8242008-01-24 02:22:38 -08002150
Alexander Duyck077887c2011-08-26 07:46:29 +00002151 /* set this bit last since it cannot be part of hw_features */
Patrick McHardyf6469682013-04-19 02:04:27 +00002152 netdev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
Alexander Duyck077887c2011-08-26 07:46:29 +00002153
2154 netdev->vlan_features |= NETIF_F_TSO |
2155 NETIF_F_TSO6 |
2156 NETIF_F_IP_CSUM |
2157 NETIF_F_IPV6_CSUM |
2158 NETIF_F_SG;
Jeff Kirsher48f29ff2008-06-05 04:06:27 -07002159
Ben Greear6b8f0922012-03-06 09:41:53 +00002160 netdev->priv_flags |= IFF_SUPP_NOFCS;
2161
Yi Zou7b872a52010-09-22 17:57:58 +00002162 if (pci_using_dac) {
Auke Kok9d5c8242008-01-24 02:22:38 -08002163 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00002164 netdev->vlan_features |= NETIF_F_HIGHDMA;
2165 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002166
Michał Mirosławac52caa2011-06-08 08:38:01 +00002167 if (hw->mac.type >= e1000_82576) {
2168 netdev->hw_features |= NETIF_F_SCTP_CSUM;
Jesse Brandeburgb9473562009-04-27 22:36:13 +00002169 netdev->features |= NETIF_F_SCTP_CSUM;
Michał Mirosławac52caa2011-06-08 08:38:01 +00002170 }
Jesse Brandeburgb9473562009-04-27 22:36:13 +00002171
Jiri Pirko01789342011-08-16 06:29:00 +00002172 netdev->priv_flags |= IFF_UNICAST_FLT;
2173
Alexander Duyck330a6d62009-10-27 23:51:35 +00002174 adapter->en_mng_pt = igb_enable_mng_pass_thru(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08002175
2176 /* before reading the NVM, reset the controller to put the device in a
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002177 * known good starting state
2178 */
Auke Kok9d5c8242008-01-24 02:22:38 -08002179 hw->mac.ops.reset_hw(hw);
2180
Carolyn Wybornyef3a0092013-07-17 19:02:53 +00002181 /* make sure the NVM is good , i211/i210 parts can have special NVM
2182 * that doesn't contain a checksum
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002183 */
Carolyn Wybornyef3a0092013-07-17 19:02:53 +00002184 switch (hw->mac.type) {
2185 case e1000_i210:
2186 case e1000_i211:
2187 if (igb_get_flash_presence_i210(hw)) {
2188 if (hw->nvm.ops.validate(hw) < 0) {
2189 dev_err(&pdev->dev,
2190 "The NVM Checksum Is Not Valid\n");
2191 err = -EIO;
2192 goto err_eeprom;
2193 }
2194 }
2195 break;
2196 default:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002197 if (hw->nvm.ops.validate(hw) < 0) {
2198 dev_err(&pdev->dev, "The NVM Checksum Is Not Valid\n");
2199 err = -EIO;
2200 goto err_eeprom;
2201 }
Carolyn Wybornyef3a0092013-07-17 19:02:53 +00002202 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08002203 }
2204
2205 /* copy the MAC address out of the NVM */
2206 if (hw->mac.ops.read_mac_addr(hw))
2207 dev_err(&pdev->dev, "NVM Read Error\n");
2208
2209 memcpy(netdev->dev_addr, hw->mac.addr, netdev->addr_len);
Auke Kok9d5c8242008-01-24 02:22:38 -08002210
Jiri Pirkoaaeb6cd2013-01-08 01:38:26 +00002211 if (!is_valid_ether_addr(netdev->dev_addr)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08002212 dev_err(&pdev->dev, "Invalid MAC Address\n");
2213 err = -EIO;
2214 goto err_eeprom;
2215 }
2216
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002217 /* get firmware version for ethtool -i */
2218 igb_set_fw_version(adapter);
2219
Joe Perchesc061b182010-08-23 18:20:03 +00002220 setup_timer(&adapter->watchdog_timer, igb_watchdog,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002221 (unsigned long) adapter);
Joe Perchesc061b182010-08-23 18:20:03 +00002222 setup_timer(&adapter->phy_info_timer, igb_update_phy_info,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002223 (unsigned long) adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002224
2225 INIT_WORK(&adapter->reset_task, igb_reset_task);
2226 INIT_WORK(&adapter->watchdog_task, igb_watchdog_task);
2227
Alexander Duyck450c87c2009-02-06 23:22:11 +00002228 /* Initialize link properties that are user-changeable */
Auke Kok9d5c8242008-01-24 02:22:38 -08002229 adapter->fc_autoneg = true;
2230 hw->mac.autoneg = true;
2231 hw->phy.autoneg_advertised = 0x2f;
2232
Alexander Duyck0cce1192009-07-23 18:10:24 +00002233 hw->fc.requested_mode = e1000_fc_default;
2234 hw->fc.current_mode = e1000_fc_default;
Auke Kok9d5c8242008-01-24 02:22:38 -08002235
Auke Kok9d5c8242008-01-24 02:22:38 -08002236 igb_validate_mdi_setting(hw);
2237
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002238 /* By default, support wake on port A */
Alexander Duycka2cf8b62009-03-13 20:41:17 +00002239 if (hw->bus.func == 0)
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002240 adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
2241
2242 /* Check the NVM for wake support on non-port A ports */
2243 if (hw->mac.type >= e1000_82580)
Alexander Duyck55cac242009-11-19 12:42:21 +00002244 hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_A +
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002245 NVM_82580_LAN_FUNC_OFFSET(hw->bus.func), 1,
2246 &eeprom_data);
Alexander Duycka2cf8b62009-03-13 20:41:17 +00002247 else if (hw->bus.func == 1)
2248 hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_B, 1, &eeprom_data);
Auke Kok9d5c8242008-01-24 02:22:38 -08002249
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002250 if (eeprom_data & IGB_EEPROM_APME)
2251 adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
Auke Kok9d5c8242008-01-24 02:22:38 -08002252
2253 /* now that we have the eeprom settings, apply the special cases where
2254 * the eeprom may be wrong or the board simply won't support wake on
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002255 * lan on a particular port
2256 */
Auke Kok9d5c8242008-01-24 02:22:38 -08002257 switch (pdev->device) {
2258 case E1000_DEV_ID_82575GB_QUAD_COPPER:
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002259 adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
Auke Kok9d5c8242008-01-24 02:22:38 -08002260 break;
2261 case E1000_DEV_ID_82575EB_FIBER_SERDES:
Alexander Duyck2d064c02008-07-08 15:10:12 -07002262 case E1000_DEV_ID_82576_FIBER:
2263 case E1000_DEV_ID_82576_SERDES:
Auke Kok9d5c8242008-01-24 02:22:38 -08002264 /* Wake events only supported on port A for dual fiber
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002265 * regardless of eeprom setting
2266 */
Auke Kok9d5c8242008-01-24 02:22:38 -08002267 if (rd32(E1000_STATUS) & E1000_STATUS_FUNC_1)
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002268 adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
Auke Kok9d5c8242008-01-24 02:22:38 -08002269 break;
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +00002270 case E1000_DEV_ID_82576_QUAD_COPPER:
Stefan Assmannd5aa2252010-04-09 09:51:34 +00002271 case E1000_DEV_ID_82576_QUAD_COPPER_ET2:
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +00002272 /* if quad port adapter, disable WoL on all but port A */
2273 if (global_quad_port_a != 0)
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002274 adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +00002275 else
2276 adapter->flags |= IGB_FLAG_QUAD_PORT_A;
2277 /* Reset for multiple quad port adapters */
2278 if (++global_quad_port_a == 4)
2279 global_quad_port_a = 0;
2280 break;
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002281 default:
2282 /* If the device can't wake, don't set software support */
2283 if (!device_can_wakeup(&adapter->pdev->dev))
2284 adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
Auke Kok9d5c8242008-01-24 02:22:38 -08002285 }
2286
2287 /* initialize the wol settings based on the eeprom settings */
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002288 if (adapter->flags & IGB_FLAG_WOL_SUPPORTED)
2289 adapter->wol |= E1000_WUFC_MAG;
2290
2291 /* Some vendors want WoL disabled by default, but still supported */
2292 if ((hw->mac.type == e1000_i350) &&
2293 (pdev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
2294 adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
2295 adapter->wol = 0;
2296 }
2297
2298 device_set_wakeup_enable(&adapter->pdev->dev,
2299 adapter->flags & IGB_FLAG_WOL_SUPPORTED);
Auke Kok9d5c8242008-01-24 02:22:38 -08002300
2301 /* reset the hardware with the new settings */
2302 igb_reset(adapter);
2303
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002304 /* Init the I2C interface */
2305 err = igb_init_i2c(adapter);
2306 if (err) {
2307 dev_err(&pdev->dev, "failed to init i2c interface\n");
2308 goto err_eeprom;
2309 }
2310
Auke Kok9d5c8242008-01-24 02:22:38 -08002311 /* let the f/w know that the h/w is now under the control of the
2312 * driver. */
2313 igb_get_hw_control(adapter);
2314
Auke Kok9d5c8242008-01-24 02:22:38 -08002315 strcpy(netdev->name, "eth%d");
2316 err = register_netdev(netdev);
2317 if (err)
2318 goto err_register;
2319
Jesse Brandeburgb168dfc2009-04-17 20:44:32 +00002320 /* carrier off reporting is important to ethtool even BEFORE open */
2321 netif_carrier_off(netdev);
2322
Jeff Kirsher421e02f2008-10-17 11:08:31 -07002323#ifdef CONFIG_IGB_DCA
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08002324 if (dca_add_requester(&pdev->dev) == 0) {
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002325 adapter->flags |= IGB_FLAG_DCA_ENABLED;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002326 dev_info(&pdev->dev, "DCA enabled\n");
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002327 igb_setup_dca(adapter);
2328 }
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00002329
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002330#endif
Carolyn Wybornye4288932012-12-07 03:01:42 +00002331#ifdef CONFIG_IGB_HWMON
2332 /* Initialize the thermal sensor on i350 devices. */
2333 if (hw->mac.type == e1000_i350 && hw->bus.func == 0) {
2334 u16 ets_word;
Matthew Vick3c89f6d2012-08-10 05:40:43 +00002335
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002336 /* Read the NVM to determine if this i350 device supports an
Carolyn Wybornye4288932012-12-07 03:01:42 +00002337 * external thermal sensor.
2338 */
2339 hw->nvm.ops.read(hw, NVM_ETS_CFG, 1, &ets_word);
2340 if (ets_word != 0x0000 && ets_word != 0xFFFF)
2341 adapter->ets = true;
2342 else
2343 adapter->ets = false;
2344 if (igb_sysfs_init(adapter))
2345 dev_err(&pdev->dev,
2346 "failed to allocate sysfs resources\n");
2347 } else {
2348 adapter->ets = false;
2349 }
2350#endif
Anders Berggren673b8b72011-02-04 07:32:32 +00002351 /* do hw tstamp init after resetting */
Richard Cochran7ebae812012-03-16 10:55:37 +00002352 igb_ptp_init(adapter);
Anders Berggren673b8b72011-02-04 07:32:32 +00002353
Auke Kok9d5c8242008-01-24 02:22:38 -08002354 dev_info(&pdev->dev, "Intel(R) Gigabit Ethernet Network Connection\n");
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00002355 /* print bus type/speed/width info, not applicable to i354 */
2356 if (hw->mac.type != e1000_i354) {
2357 dev_info(&pdev->dev, "%s: (PCIe:%s:%s) %pM\n",
2358 netdev->name,
2359 ((hw->bus.speed == e1000_bus_speed_2500) ? "2.5Gb/s" :
2360 (hw->bus.speed == e1000_bus_speed_5000) ? "5.0Gb/s" :
2361 "unknown"),
2362 ((hw->bus.width == e1000_bus_width_pcie_x4) ?
2363 "Width x4" :
2364 (hw->bus.width == e1000_bus_width_pcie_x2) ?
2365 "Width x2" :
2366 (hw->bus.width == e1000_bus_width_pcie_x1) ?
2367 "Width x1" : "unknown"), netdev->dev_addr);
2368 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002369
Todd Fujinaka53ea6c72013-08-23 07:49:00 +00002370 if ((hw->mac.type >= e1000_i210 ||
2371 igb_get_flash_presence_i210(hw))) {
2372 ret_val = igb_read_part_string(hw, part_str,
2373 E1000_PBANUM_LENGTH);
2374 } else {
2375 ret_val = -E1000_ERR_INVM_VALUE_NOT_FOUND;
2376 }
2377
Carolyn Wyborny9835fd72010-11-22 17:17:21 +00002378 if (ret_val)
2379 strcpy(part_str, "Unknown");
2380 dev_info(&pdev->dev, "%s: PBA No: %s\n", netdev->name, part_str);
Auke Kok9d5c8242008-01-24 02:22:38 -08002381 dev_info(&pdev->dev,
2382 "Using %s interrupts. %d rx queue(s), %d tx queue(s)\n",
2383 adapter->msix_entries ? "MSI-X" :
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002384 (adapter->flags & IGB_FLAG_HAS_MSI) ? "MSI" : "legacy",
Auke Kok9d5c8242008-01-24 02:22:38 -08002385 adapter->num_rx_queues, adapter->num_tx_queues);
Carolyn Wyborny09b068d2011-03-11 20:42:13 -08002386 switch (hw->mac.type) {
2387 case e1000_i350:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002388 case e1000_i210:
2389 case e1000_i211:
Carolyn Wyborny09b068d2011-03-11 20:42:13 -08002390 igb_set_eee_i350(hw);
2391 break;
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00002392 case e1000_i354:
2393 if (hw->phy.media_type == e1000_media_type_copper) {
2394 if ((rd32(E1000_CTRL_EXT) &
2395 E1000_CTRL_EXT_LINK_MODE_SGMII))
2396 igb_set_eee_i354(hw);
2397 }
2398 break;
Carolyn Wyborny09b068d2011-03-11 20:42:13 -08002399 default:
2400 break;
2401 }
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002402
2403 pm_runtime_put_noidle(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002404 return 0;
2405
2406err_register:
2407 igb_release_hw_control(adapter);
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002408 memset(&adapter->i2c_adap, 0, sizeof(adapter->i2c_adap));
Auke Kok9d5c8242008-01-24 02:22:38 -08002409err_eeprom:
2410 if (!igb_check_reset_block(hw))
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08002411 igb_reset_phy(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08002412
2413 if (hw->flash_address)
2414 iounmap(hw->flash_address);
Auke Kok9d5c8242008-01-24 02:22:38 -08002415err_sw_init:
Alexander Duyck047e0032009-10-27 15:49:27 +00002416 igb_clear_interrupt_scheme(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002417 iounmap(hw->hw_addr);
2418err_ioremap:
2419 free_netdev(netdev);
2420err_alloc_etherdev:
Alexander Duyck559e9c42009-10-27 23:52:50 +00002421 pci_release_selected_regions(pdev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002422 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9d5c8242008-01-24 02:22:38 -08002423err_pci_reg:
2424err_dma:
2425 pci_disable_device(pdev);
2426 return err;
2427}
2428
Greg Rosefa44f2f2013-01-17 01:03:06 -08002429#ifdef CONFIG_PCI_IOV
2430static int igb_disable_sriov(struct pci_dev *pdev)
2431{
2432 struct net_device *netdev = pci_get_drvdata(pdev);
2433 struct igb_adapter *adapter = netdev_priv(netdev);
2434 struct e1000_hw *hw = &adapter->hw;
2435
2436 /* reclaim resources allocated to VFs */
2437 if (adapter->vf_data) {
2438 /* disable iov and allow time for transactions to clear */
Alexander Duyckb09186d2013-03-26 00:03:26 +00002439 if (pci_vfs_assigned(pdev)) {
Greg Rosefa44f2f2013-01-17 01:03:06 -08002440 dev_warn(&pdev->dev,
2441 "Cannot deallocate SR-IOV virtual functions while they are assigned - VFs will not be deallocated\n");
2442 return -EPERM;
2443 } else {
2444 pci_disable_sriov(pdev);
2445 msleep(500);
2446 }
2447
2448 kfree(adapter->vf_data);
2449 adapter->vf_data = NULL;
2450 adapter->vfs_allocated_count = 0;
2451 wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
2452 wrfl();
2453 msleep(100);
2454 dev_info(&pdev->dev, "IOV Disabled\n");
2455
2456 /* Re-enable DMA Coalescing flag since IOV is turned off */
2457 adapter->flags |= IGB_FLAG_DMAC;
2458 }
2459
2460 return 0;
2461}
2462
2463static int igb_enable_sriov(struct pci_dev *pdev, int num_vfs)
2464{
2465 struct net_device *netdev = pci_get_drvdata(pdev);
2466 struct igb_adapter *adapter = netdev_priv(netdev);
2467 int old_vfs = pci_num_vf(pdev);
2468 int err = 0;
2469 int i;
2470
Mitch A Williams50267192013-06-20 06:03:36 +00002471 if (!adapter->msix_entries) {
2472 err = -EPERM;
2473 goto out;
2474 }
2475
Greg Rosefa44f2f2013-01-17 01:03:06 -08002476 if (!num_vfs)
2477 goto out;
2478 else if (old_vfs && old_vfs == num_vfs)
2479 goto out;
2480 else if (old_vfs && old_vfs != num_vfs)
2481 err = igb_disable_sriov(pdev);
2482
2483 if (err)
2484 goto out;
2485
2486 if (num_vfs > 7) {
2487 err = -EPERM;
2488 goto out;
2489 }
2490
2491 adapter->vfs_allocated_count = num_vfs;
2492
2493 adapter->vf_data = kcalloc(adapter->vfs_allocated_count,
2494 sizeof(struct vf_data_storage), GFP_KERNEL);
2495
2496 /* if allocation failed then we do not support SR-IOV */
2497 if (!adapter->vf_data) {
2498 adapter->vfs_allocated_count = 0;
2499 dev_err(&pdev->dev,
2500 "Unable to allocate memory for VF Data Storage\n");
2501 err = -ENOMEM;
2502 goto out;
2503 }
2504
2505 err = pci_enable_sriov(pdev, adapter->vfs_allocated_count);
2506 if (err)
2507 goto err_out;
2508
2509 dev_info(&pdev->dev, "%d VFs allocated\n",
2510 adapter->vfs_allocated_count);
2511 for (i = 0; i < adapter->vfs_allocated_count; i++)
2512 igb_vf_configure(adapter, i);
2513
2514 /* DMA Coalescing is not supported in IOV mode. */
2515 adapter->flags &= ~IGB_FLAG_DMAC;
2516 goto out;
2517
2518err_out:
2519 kfree(adapter->vf_data);
2520 adapter->vf_data = NULL;
2521 adapter->vfs_allocated_count = 0;
2522out:
2523 return err;
2524}
2525
2526#endif
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002527/**
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002528 * igb_remove_i2c - Cleanup I2C interface
2529 * @adapter: pointer to adapter structure
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002530 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002531static void igb_remove_i2c(struct igb_adapter *adapter)
2532{
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002533 /* free the adapter bus structure */
2534 i2c_del_adapter(&adapter->i2c_adap);
2535}
2536
Auke Kok9d5c8242008-01-24 02:22:38 -08002537/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002538 * igb_remove - Device Removal Routine
2539 * @pdev: PCI device information struct
Auke Kok9d5c8242008-01-24 02:22:38 -08002540 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002541 * igb_remove is called by the PCI subsystem to alert the driver
2542 * that it should release a PCI device. The could be caused by a
2543 * Hot-Plug event, or because the driver is going to be removed from
2544 * memory.
Auke Kok9d5c8242008-01-24 02:22:38 -08002545 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05002546static void igb_remove(struct pci_dev *pdev)
Auke Kok9d5c8242008-01-24 02:22:38 -08002547{
2548 struct net_device *netdev = pci_get_drvdata(pdev);
2549 struct igb_adapter *adapter = netdev_priv(netdev);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002550 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08002551
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002552 pm_runtime_get_noresume(&pdev->dev);
Carolyn Wybornye4288932012-12-07 03:01:42 +00002553#ifdef CONFIG_IGB_HWMON
2554 igb_sysfs_exit(adapter);
2555#endif
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002556 igb_remove_i2c(adapter);
Matthew Vicka79f4f82012-08-10 05:40:44 +00002557 igb_ptp_stop(adapter);
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002558 /* The watchdog timer may be rescheduled, so explicitly
Tejun Heo760141a2010-12-12 16:45:14 +01002559 * disable watchdog from being rescheduled.
2560 */
Auke Kok9d5c8242008-01-24 02:22:38 -08002561 set_bit(__IGB_DOWN, &adapter->state);
2562 del_timer_sync(&adapter->watchdog_timer);
2563 del_timer_sync(&adapter->phy_info_timer);
2564
Tejun Heo760141a2010-12-12 16:45:14 +01002565 cancel_work_sync(&adapter->reset_task);
2566 cancel_work_sync(&adapter->watchdog_task);
Auke Kok9d5c8242008-01-24 02:22:38 -08002567
Jeff Kirsher421e02f2008-10-17 11:08:31 -07002568#ifdef CONFIG_IGB_DCA
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002569 if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002570 dev_info(&pdev->dev, "DCA disabled\n");
2571 dca_remove_requester(&pdev->dev);
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002572 adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
Alexander Duyckcbd347a2009-02-15 23:59:44 -08002573 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002574 }
2575#endif
2576
Auke Kok9d5c8242008-01-24 02:22:38 -08002577 /* Release control of h/w to f/w. If f/w is AMT enabled, this
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002578 * would have already happened in close and is redundant.
2579 */
Auke Kok9d5c8242008-01-24 02:22:38 -08002580 igb_release_hw_control(adapter);
2581
2582 unregister_netdev(netdev);
2583
Alexander Duyck047e0032009-10-27 15:49:27 +00002584 igb_clear_interrupt_scheme(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002585
Alexander Duyck37680112009-02-19 20:40:30 -08002586#ifdef CONFIG_PCI_IOV
Greg Rosefa44f2f2013-01-17 01:03:06 -08002587 igb_disable_sriov(pdev);
Alexander Duyck37680112009-02-19 20:40:30 -08002588#endif
Alexander Duyck559e9c42009-10-27 23:52:50 +00002589
Alexander Duyck28b07592009-02-06 23:20:31 +00002590 iounmap(hw->hw_addr);
2591 if (hw->flash_address)
2592 iounmap(hw->flash_address);
Alexander Duyck559e9c42009-10-27 23:52:50 +00002593 pci_release_selected_regions(pdev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002594 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9d5c8242008-01-24 02:22:38 -08002595
Carolyn Wyborny1128c752011-10-14 00:13:49 +00002596 kfree(adapter->shadow_vfta);
Auke Kok9d5c8242008-01-24 02:22:38 -08002597 free_netdev(netdev);
2598
Frans Pop19d5afd2009-10-02 10:04:12 -07002599 pci_disable_pcie_error_reporting(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08002600
Auke Kok9d5c8242008-01-24 02:22:38 -08002601 pci_disable_device(pdev);
2602}
2603
2604/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002605 * igb_probe_vfs - Initialize vf data storage and add VFs to pci config space
2606 * @adapter: board private structure to initialize
Alexander Duycka6b623e2009-10-27 23:47:53 +00002607 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002608 * This function initializes the vf specific data storage and then attempts to
2609 * allocate the VFs. The reason for ordering it this way is because it is much
2610 * mor expensive time wise to disable SR-IOV than it is to allocate and free
2611 * the memory for the VFs.
Alexander Duycka6b623e2009-10-27 23:47:53 +00002612 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05002613static void igb_probe_vfs(struct igb_adapter *adapter)
Alexander Duycka6b623e2009-10-27 23:47:53 +00002614{
2615#ifdef CONFIG_PCI_IOV
2616 struct pci_dev *pdev = adapter->pdev;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002617 struct e1000_hw *hw = &adapter->hw;
Alexander Duycka6b623e2009-10-27 23:47:53 +00002618
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002619 /* Virtualization features not supported on i210 family. */
2620 if ((hw->mac.type == e1000_i210) || (hw->mac.type == e1000_i211))
2621 return;
2622
Greg Rosefa44f2f2013-01-17 01:03:06 -08002623 pci_sriov_set_totalvfs(pdev, 7);
Alex Williamsond5e51a12013-03-13 15:50:29 +00002624 igb_enable_sriov(pdev, max_vfs);
Alexander Duycka6b623e2009-10-27 23:47:53 +00002625
Alexander Duycka6b623e2009-10-27 23:47:53 +00002626#endif /* CONFIG_PCI_IOV */
2627}
2628
Greg Rosefa44f2f2013-01-17 01:03:06 -08002629static void igb_init_queue_configuration(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -08002630{
2631 struct e1000_hw *hw = &adapter->hw;
Matthew Vick374a5422012-05-18 04:54:58 +00002632 u32 max_rss_queues;
Auke Kok9d5c8242008-01-24 02:22:38 -08002633
Matthew Vick374a5422012-05-18 04:54:58 +00002634 /* Determine the maximum number of RSS queues supported. */
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002635 switch (hw->mac.type) {
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002636 case e1000_i211:
Matthew Vick374a5422012-05-18 04:54:58 +00002637 max_rss_queues = IGB_MAX_RX_QUEUES_I211;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002638 break;
Matthew Vick374a5422012-05-18 04:54:58 +00002639 case e1000_82575:
2640 case e1000_i210:
2641 max_rss_queues = IGB_MAX_RX_QUEUES_82575;
2642 break;
2643 case e1000_i350:
2644 /* I350 cannot do RSS and SR-IOV at the same time */
2645 if (!!adapter->vfs_allocated_count) {
2646 max_rss_queues = 1;
2647 break;
2648 }
2649 /* fall through */
2650 case e1000_82576:
2651 if (!!adapter->vfs_allocated_count) {
2652 max_rss_queues = 2;
2653 break;
2654 }
2655 /* fall through */
2656 case e1000_82580:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00002657 case e1000_i354:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002658 default:
Matthew Vick374a5422012-05-18 04:54:58 +00002659 max_rss_queues = IGB_MAX_RX_QUEUES;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002660 break;
2661 }
Alexander Duycka99955f2009-11-12 18:37:19 +00002662
Matthew Vick374a5422012-05-18 04:54:58 +00002663 adapter->rss_queues = min_t(u32, max_rss_queues, num_online_cpus());
2664
2665 /* Determine if we need to pair queues. */
2666 switch (hw->mac.type) {
2667 case e1000_82575:
2668 case e1000_i211:
2669 /* Device supports enough interrupts without queue pairing. */
2670 break;
2671 case e1000_82576:
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002672 /* If VFs are going to be allocated with RSS queues then we
Matthew Vick374a5422012-05-18 04:54:58 +00002673 * should pair the queues in order to conserve interrupts due
2674 * to limited supply.
2675 */
2676 if ((adapter->rss_queues > 1) &&
2677 (adapter->vfs_allocated_count > 6))
2678 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
2679 /* fall through */
2680 case e1000_82580:
2681 case e1000_i350:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00002682 case e1000_i354:
Matthew Vick374a5422012-05-18 04:54:58 +00002683 case e1000_i210:
2684 default:
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002685 /* If rss_queues > half of max_rss_queues, pair the queues in
Matthew Vick374a5422012-05-18 04:54:58 +00002686 * order to conserve interrupts due to limited supply.
2687 */
2688 if (adapter->rss_queues > (max_rss_queues / 2))
2689 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
2690 break;
2691 }
Greg Rosefa44f2f2013-01-17 01:03:06 -08002692}
2693
2694/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002695 * igb_sw_init - Initialize general software structures (struct igb_adapter)
2696 * @adapter: board private structure to initialize
Greg Rosefa44f2f2013-01-17 01:03:06 -08002697 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002698 * igb_sw_init initializes the Adapter private data structure.
2699 * Fields are initialized based on PCI device information and
2700 * OS network device settings (MTU size).
Greg Rosefa44f2f2013-01-17 01:03:06 -08002701 **/
2702static int igb_sw_init(struct igb_adapter *adapter)
2703{
2704 struct e1000_hw *hw = &adapter->hw;
2705 struct net_device *netdev = adapter->netdev;
2706 struct pci_dev *pdev = adapter->pdev;
2707
2708 pci_read_config_word(pdev, PCI_COMMAND, &hw->bus.pci_cmd_word);
2709
2710 /* set default ring sizes */
2711 adapter->tx_ring_count = IGB_DEFAULT_TXD;
2712 adapter->rx_ring_count = IGB_DEFAULT_RXD;
2713
2714 /* set default ITR values */
2715 adapter->rx_itr_setting = IGB_DEFAULT_ITR;
2716 adapter->tx_itr_setting = IGB_DEFAULT_ITR;
2717
2718 /* set default work limits */
2719 adapter->tx_work_limit = IGB_DEFAULT_TX_WORK;
2720
2721 adapter->max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN +
2722 VLAN_HLEN;
2723 adapter->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
2724
2725 spin_lock_init(&adapter->stats64_lock);
2726#ifdef CONFIG_PCI_IOV
2727 switch (hw->mac.type) {
2728 case e1000_82576:
2729 case e1000_i350:
2730 if (max_vfs > 7) {
2731 dev_warn(&pdev->dev,
2732 "Maximum of 7 VFs per PF, using max\n");
Alex Williamsond0f63ac2013-03-13 15:50:24 +00002733 max_vfs = adapter->vfs_allocated_count = 7;
Greg Rosefa44f2f2013-01-17 01:03:06 -08002734 } else
2735 adapter->vfs_allocated_count = max_vfs;
2736 if (adapter->vfs_allocated_count)
2737 dev_warn(&pdev->dev,
2738 "Enabling SR-IOV VFs using the module parameter is deprecated - please use the pci sysfs interface.\n");
2739 break;
2740 default:
2741 break;
2742 }
2743#endif /* CONFIG_PCI_IOV */
2744
2745 igb_init_queue_configuration(adapter);
Alexander Duycka99955f2009-11-12 18:37:19 +00002746
Carolyn Wyborny1128c752011-10-14 00:13:49 +00002747 /* Setup and initialize a copy of the hw vlan table array */
Joe Perchesb2adaca2013-02-03 17:43:58 +00002748 adapter->shadow_vfta = kcalloc(E1000_VLAN_FILTER_TBL_SIZE, sizeof(u32),
2749 GFP_ATOMIC);
Carolyn Wyborny1128c752011-10-14 00:13:49 +00002750
Alexander Duycka6b623e2009-10-27 23:47:53 +00002751 /* This call may decrease the number of queues */
Stefan Assmann53c7d062012-12-04 06:00:12 +00002752 if (igb_init_interrupt_scheme(adapter, true)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08002753 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
2754 return -ENOMEM;
2755 }
2756
Alexander Duycka6b623e2009-10-27 23:47:53 +00002757 igb_probe_vfs(adapter);
2758
Auke Kok9d5c8242008-01-24 02:22:38 -08002759 /* Explicitly disable IRQ since the NIC can be in any state. */
2760 igb_irq_disable(adapter);
2761
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002762 if (hw->mac.type >= e1000_i350)
Carolyn Wyborny831ec0b2011-03-11 20:43:54 -08002763 adapter->flags &= ~IGB_FLAG_DMAC;
2764
Auke Kok9d5c8242008-01-24 02:22:38 -08002765 set_bit(__IGB_DOWN, &adapter->state);
2766 return 0;
2767}
2768
2769/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002770 * igb_open - Called when a network interface is made active
2771 * @netdev: network interface device structure
Auke Kok9d5c8242008-01-24 02:22:38 -08002772 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002773 * Returns 0 on success, negative value on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08002774 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002775 * The open entry point is called when a network interface is made
2776 * active by the system (IFF_UP). At this point all resources needed
2777 * for transmit and receive operations are allocated, the interrupt
2778 * handler is registered with the OS, the watchdog timer is started,
2779 * and the stack is notified that the interface is ready.
Auke Kok9d5c8242008-01-24 02:22:38 -08002780 **/
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002781static int __igb_open(struct net_device *netdev, bool resuming)
Auke Kok9d5c8242008-01-24 02:22:38 -08002782{
2783 struct igb_adapter *adapter = netdev_priv(netdev);
2784 struct e1000_hw *hw = &adapter->hw;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002785 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002786 int err;
2787 int i;
2788
2789 /* disallow open during test */
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002790 if (test_bit(__IGB_TESTING, &adapter->state)) {
2791 WARN_ON(resuming);
Auke Kok9d5c8242008-01-24 02:22:38 -08002792 return -EBUSY;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002793 }
2794
2795 if (!resuming)
2796 pm_runtime_get_sync(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002797
Jesse Brandeburgb168dfc2009-04-17 20:44:32 +00002798 netif_carrier_off(netdev);
2799
Auke Kok9d5c8242008-01-24 02:22:38 -08002800 /* allocate transmit descriptors */
2801 err = igb_setup_all_tx_resources(adapter);
2802 if (err)
2803 goto err_setup_tx;
2804
2805 /* allocate receive descriptors */
2806 err = igb_setup_all_rx_resources(adapter);
2807 if (err)
2808 goto err_setup_rx;
2809
Nick Nunley88a268c2010-02-17 01:01:59 +00002810 igb_power_up_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002811
Auke Kok9d5c8242008-01-24 02:22:38 -08002812 /* before we allocate an interrupt, we must be ready to handle it.
2813 * Setting DEBUG_SHIRQ in the kernel makes it fire an interrupt
2814 * as soon as we call pci_request_irq, so we have to setup our
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002815 * clean_rx handler before we do so.
2816 */
Auke Kok9d5c8242008-01-24 02:22:38 -08002817 igb_configure(adapter);
2818
2819 err = igb_request_irq(adapter);
2820 if (err)
2821 goto err_req_irq;
2822
Alexander Duyck0c2cc022012-09-25 00:31:22 +00002823 /* Notify the stack of the actual queue counts. */
2824 err = netif_set_real_num_tx_queues(adapter->netdev,
2825 adapter->num_tx_queues);
2826 if (err)
2827 goto err_set_queues;
2828
2829 err = netif_set_real_num_rx_queues(adapter->netdev,
2830 adapter->num_rx_queues);
2831 if (err)
2832 goto err_set_queues;
2833
Auke Kok9d5c8242008-01-24 02:22:38 -08002834 /* From here on the code is the same as igb_up() */
2835 clear_bit(__IGB_DOWN, &adapter->state);
2836
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00002837 for (i = 0; i < adapter->num_q_vectors; i++)
2838 napi_enable(&(adapter->q_vector[i]->napi));
Auke Kok9d5c8242008-01-24 02:22:38 -08002839
2840 /* Clear any pending interrupts. */
2841 rd32(E1000_ICR);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07002842
2843 igb_irq_enable(adapter);
2844
Alexander Duyckd4960302009-10-27 15:53:45 +00002845 /* notify VFs that reset has been completed */
2846 if (adapter->vfs_allocated_count) {
2847 u32 reg_data = rd32(E1000_CTRL_EXT);
2848 reg_data |= E1000_CTRL_EXT_PFRSTD;
2849 wr32(E1000_CTRL_EXT, reg_data);
2850 }
2851
Jeff Kirsherd55b53f2008-07-18 04:33:03 -07002852 netif_tx_start_all_queues(netdev);
2853
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002854 if (!resuming)
2855 pm_runtime_put(&pdev->dev);
2856
Alexander Duyck25568a52009-10-27 23:49:59 +00002857 /* start the watchdog. */
2858 hw->mac.get_link_status = 1;
2859 schedule_work(&adapter->watchdog_task);
Auke Kok9d5c8242008-01-24 02:22:38 -08002860
2861 return 0;
2862
Alexander Duyck0c2cc022012-09-25 00:31:22 +00002863err_set_queues:
2864 igb_free_irq(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002865err_req_irq:
2866 igb_release_hw_control(adapter);
Nick Nunley88a268c2010-02-17 01:01:59 +00002867 igb_power_down_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002868 igb_free_all_rx_resources(adapter);
2869err_setup_rx:
2870 igb_free_all_tx_resources(adapter);
2871err_setup_tx:
2872 igb_reset(adapter);
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002873 if (!resuming)
2874 pm_runtime_put(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002875
2876 return err;
2877}
2878
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002879static int igb_open(struct net_device *netdev)
2880{
2881 return __igb_open(netdev, false);
2882}
2883
Auke Kok9d5c8242008-01-24 02:22:38 -08002884/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002885 * igb_close - Disables a network interface
2886 * @netdev: network interface device structure
Auke Kok9d5c8242008-01-24 02:22:38 -08002887 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002888 * Returns 0, this is not allowed to fail
Auke Kok9d5c8242008-01-24 02:22:38 -08002889 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002890 * The close entry point is called when an interface is de-activated
2891 * by the OS. The hardware is still under the driver's control, but
2892 * needs to be disabled. A global MAC reset is issued to stop the
2893 * hardware, and all transmit and receive resources are freed.
Auke Kok9d5c8242008-01-24 02:22:38 -08002894 **/
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002895static int __igb_close(struct net_device *netdev, bool suspending)
Auke Kok9d5c8242008-01-24 02:22:38 -08002896{
2897 struct igb_adapter *adapter = netdev_priv(netdev);
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002898 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002899
2900 WARN_ON(test_bit(__IGB_RESETTING, &adapter->state));
Auke Kok9d5c8242008-01-24 02:22:38 -08002901
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002902 if (!suspending)
2903 pm_runtime_get_sync(&pdev->dev);
2904
2905 igb_down(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002906 igb_free_irq(adapter);
2907
2908 igb_free_all_tx_resources(adapter);
2909 igb_free_all_rx_resources(adapter);
2910
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002911 if (!suspending)
2912 pm_runtime_put_sync(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002913 return 0;
2914}
2915
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002916static int igb_close(struct net_device *netdev)
2917{
2918 return __igb_close(netdev, false);
2919}
2920
Auke Kok9d5c8242008-01-24 02:22:38 -08002921/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002922 * igb_setup_tx_resources - allocate Tx resources (Descriptors)
2923 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9d5c8242008-01-24 02:22:38 -08002924 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002925 * Return 0 on success, negative on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08002926 **/
Alexander Duyck80785292009-10-27 15:51:47 +00002927int igb_setup_tx_resources(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08002928{
Alexander Duyck59d71982010-04-27 13:09:25 +00002929 struct device *dev = tx_ring->dev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002930 int size;
2931
Alexander Duyck06034642011-08-26 07:44:22 +00002932 size = sizeof(struct igb_tx_buffer) * tx_ring->count;
Alexander Duyckf33005a2012-09-13 06:27:55 +00002933
2934 tx_ring->tx_buffer_info = vzalloc(size);
Alexander Duyck06034642011-08-26 07:44:22 +00002935 if (!tx_ring->tx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08002936 goto err;
Auke Kok9d5c8242008-01-24 02:22:38 -08002937
2938 /* round up to nearest 4K */
Alexander Duyck85e8d002009-02-16 00:00:20 -08002939 tx_ring->size = tx_ring->count * sizeof(union e1000_adv_tx_desc);
Auke Kok9d5c8242008-01-24 02:22:38 -08002940 tx_ring->size = ALIGN(tx_ring->size, 4096);
2941
Alexander Duyck5536d212012-09-25 00:31:17 +00002942 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
2943 &tx_ring->dma, GFP_KERNEL);
Auke Kok9d5c8242008-01-24 02:22:38 -08002944 if (!tx_ring->desc)
2945 goto err;
2946
Auke Kok9d5c8242008-01-24 02:22:38 -08002947 tx_ring->next_to_use = 0;
2948 tx_ring->next_to_clean = 0;
Alexander Duyck81c2fc22011-08-26 07:45:20 +00002949
Auke Kok9d5c8242008-01-24 02:22:38 -08002950 return 0;
2951
2952err:
Alexander Duyck06034642011-08-26 07:44:22 +00002953 vfree(tx_ring->tx_buffer_info);
Alexander Duyckf33005a2012-09-13 06:27:55 +00002954 tx_ring->tx_buffer_info = NULL;
2955 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08002956 return -ENOMEM;
2957}
2958
2959/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002960 * igb_setup_all_tx_resources - wrapper to allocate Tx resources
2961 * (Descriptors) for all queues
2962 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08002963 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002964 * Return 0 on success, negative on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08002965 **/
2966static int igb_setup_all_tx_resources(struct igb_adapter *adapter)
2967{
Alexander Duyck439705e2009-10-27 23:49:20 +00002968 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002969 int i, err = 0;
2970
2971 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00002972 err = igb_setup_tx_resources(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002973 if (err) {
Alexander Duyck439705e2009-10-27 23:49:20 +00002974 dev_err(&pdev->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08002975 "Allocation for Tx Queue %u failed\n", i);
2976 for (i--; i >= 0; i--)
Alexander Duyck3025a442010-02-17 01:02:39 +00002977 igb_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002978 break;
2979 }
2980 }
2981
2982 return err;
2983}
2984
2985/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002986 * igb_setup_tctl - configure the transmit control registers
2987 * @adapter: Board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08002988 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00002989void igb_setup_tctl(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -08002990{
Auke Kok9d5c8242008-01-24 02:22:38 -08002991 struct e1000_hw *hw = &adapter->hw;
2992 u32 tctl;
Auke Kok9d5c8242008-01-24 02:22:38 -08002993
Alexander Duyck85b430b2009-10-27 15:50:29 +00002994 /* disable queue 0 which is enabled by default on 82575 and 82576 */
2995 wr32(E1000_TXDCTL(0), 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08002996
2997 /* Program the Transmit Control Register */
Auke Kok9d5c8242008-01-24 02:22:38 -08002998 tctl = rd32(E1000_TCTL);
2999 tctl &= ~E1000_TCTL_CT;
3000 tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC |
3001 (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT);
3002
3003 igb_config_collision_dist(hw);
3004
Auke Kok9d5c8242008-01-24 02:22:38 -08003005 /* Enable transmits */
3006 tctl |= E1000_TCTL_EN;
3007
3008 wr32(E1000_TCTL, tctl);
3009}
3010
3011/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003012 * igb_configure_tx_ring - Configure transmit ring after Reset
3013 * @adapter: board private structure
3014 * @ring: tx ring to configure
Alexander Duyck85b430b2009-10-27 15:50:29 +00003015 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003016 * Configure a transmit ring after a reset.
Alexander Duyck85b430b2009-10-27 15:50:29 +00003017 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00003018void igb_configure_tx_ring(struct igb_adapter *adapter,
3019 struct igb_ring *ring)
Alexander Duyck85b430b2009-10-27 15:50:29 +00003020{
3021 struct e1000_hw *hw = &adapter->hw;
Alexander Duycka74420e2011-08-26 07:43:27 +00003022 u32 txdctl = 0;
Alexander Duyck85b430b2009-10-27 15:50:29 +00003023 u64 tdba = ring->dma;
3024 int reg_idx = ring->reg_idx;
3025
3026 /* disable the queue */
Alexander Duycka74420e2011-08-26 07:43:27 +00003027 wr32(E1000_TXDCTL(reg_idx), 0);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003028 wrfl();
3029 mdelay(10);
3030
3031 wr32(E1000_TDLEN(reg_idx),
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003032 ring->count * sizeof(union e1000_adv_tx_desc));
Alexander Duyck85b430b2009-10-27 15:50:29 +00003033 wr32(E1000_TDBAL(reg_idx),
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003034 tdba & 0x00000000ffffffffULL);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003035 wr32(E1000_TDBAH(reg_idx), tdba >> 32);
3036
Alexander Duyckfce99e32009-10-27 15:51:27 +00003037 ring->tail = hw->hw_addr + E1000_TDT(reg_idx);
Alexander Duycka74420e2011-08-26 07:43:27 +00003038 wr32(E1000_TDH(reg_idx), 0);
Alexander Duyckfce99e32009-10-27 15:51:27 +00003039 writel(0, ring->tail);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003040
3041 txdctl |= IGB_TX_PTHRESH;
3042 txdctl |= IGB_TX_HTHRESH << 8;
3043 txdctl |= IGB_TX_WTHRESH << 16;
3044
3045 txdctl |= E1000_TXDCTL_QUEUE_ENABLE;
3046 wr32(E1000_TXDCTL(reg_idx), txdctl);
3047}
3048
3049/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003050 * igb_configure_tx - Configure transmit Unit after Reset
3051 * @adapter: board private structure
Alexander Duyck85b430b2009-10-27 15:50:29 +00003052 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003053 * Configure the Tx unit of the MAC after a reset.
Alexander Duyck85b430b2009-10-27 15:50:29 +00003054 **/
3055static void igb_configure_tx(struct igb_adapter *adapter)
3056{
3057 int i;
3058
3059 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003060 igb_configure_tx_ring(adapter, adapter->tx_ring[i]);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003061}
3062
3063/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003064 * igb_setup_rx_resources - allocate Rx resources (Descriptors)
3065 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
Auke Kok9d5c8242008-01-24 02:22:38 -08003066 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003067 * Returns 0 on success, negative on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08003068 **/
Alexander Duyck80785292009-10-27 15:51:47 +00003069int igb_setup_rx_resources(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003070{
Alexander Duyck59d71982010-04-27 13:09:25 +00003071 struct device *dev = rx_ring->dev;
Alexander Duyckf33005a2012-09-13 06:27:55 +00003072 int size;
Auke Kok9d5c8242008-01-24 02:22:38 -08003073
Alexander Duyck06034642011-08-26 07:44:22 +00003074 size = sizeof(struct igb_rx_buffer) * rx_ring->count;
Alexander Duyckf33005a2012-09-13 06:27:55 +00003075
3076 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyck06034642011-08-26 07:44:22 +00003077 if (!rx_ring->rx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08003078 goto err;
Auke Kok9d5c8242008-01-24 02:22:38 -08003079
Auke Kok9d5c8242008-01-24 02:22:38 -08003080 /* Round up to nearest 4K */
Alexander Duyckf33005a2012-09-13 06:27:55 +00003081 rx_ring->size = rx_ring->count * sizeof(union e1000_adv_rx_desc);
Auke Kok9d5c8242008-01-24 02:22:38 -08003082 rx_ring->size = ALIGN(rx_ring->size, 4096);
3083
Alexander Duyck5536d212012-09-25 00:31:17 +00003084 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
3085 &rx_ring->dma, GFP_KERNEL);
Auke Kok9d5c8242008-01-24 02:22:38 -08003086 if (!rx_ring->desc)
3087 goto err;
3088
Alexander Duyckcbc8e552012-09-25 00:31:02 +00003089 rx_ring->next_to_alloc = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003090 rx_ring->next_to_clean = 0;
3091 rx_ring->next_to_use = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003092
Auke Kok9d5c8242008-01-24 02:22:38 -08003093 return 0;
3094
3095err:
Alexander Duyck06034642011-08-26 07:44:22 +00003096 vfree(rx_ring->rx_buffer_info);
3097 rx_ring->rx_buffer_info = NULL;
Alexander Duyckf33005a2012-09-13 06:27:55 +00003098 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08003099 return -ENOMEM;
3100}
3101
3102/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003103 * igb_setup_all_rx_resources - wrapper to allocate Rx resources
3104 * (Descriptors) for all queues
3105 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003106 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003107 * Return 0 on success, negative on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08003108 **/
3109static int igb_setup_all_rx_resources(struct igb_adapter *adapter)
3110{
Alexander Duyck439705e2009-10-27 23:49:20 +00003111 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08003112 int i, err = 0;
3113
3114 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00003115 err = igb_setup_rx_resources(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003116 if (err) {
Alexander Duyck439705e2009-10-27 23:49:20 +00003117 dev_err(&pdev->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08003118 "Allocation for Rx Queue %u failed\n", i);
3119 for (i--; i >= 0; i--)
Alexander Duyck3025a442010-02-17 01:02:39 +00003120 igb_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003121 break;
3122 }
3123 }
3124
3125 return err;
3126}
3127
3128/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003129 * igb_setup_mrqc - configure the multiple receive queue control registers
3130 * @adapter: Board private structure
Alexander Duyck06cf2662009-10-27 15:53:25 +00003131 **/
3132static void igb_setup_mrqc(struct igb_adapter *adapter)
3133{
3134 struct e1000_hw *hw = &adapter->hw;
3135 u32 mrqc, rxcsum;
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +00003136 u32 j, num_rx_queues;
Alexander Duycka57fe232012-09-13 06:28:16 +00003137 static const u32 rsskey[10] = { 0xDA565A6D, 0xC20E5B25, 0x3D256741,
3138 0xB08FA343, 0xCB2BCAD0, 0xB4307BAE,
3139 0xA32DCB77, 0x0CF23080, 0x3BB7426A,
3140 0xFA01ACBE };
Alexander Duyck06cf2662009-10-27 15:53:25 +00003141
3142 /* Fill out hash function seeds */
Alexander Duycka57fe232012-09-13 06:28:16 +00003143 for (j = 0; j < 10; j++)
3144 wr32(E1000_RSSRK(j), rsskey[j]);
Alexander Duyck06cf2662009-10-27 15:53:25 +00003145
Alexander Duycka99955f2009-11-12 18:37:19 +00003146 num_rx_queues = adapter->rss_queues;
Alexander Duyck06cf2662009-10-27 15:53:25 +00003147
Alexander Duyck797fd4b2012-09-13 06:28:11 +00003148 switch (hw->mac.type) {
Alexander Duyck797fd4b2012-09-13 06:28:11 +00003149 case e1000_82576:
3150 /* 82576 supports 2 RSS queues for SR-IOV */
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +00003151 if (adapter->vfs_allocated_count)
Alexander Duyck06cf2662009-10-27 15:53:25 +00003152 num_rx_queues = 2;
Alexander Duyck797fd4b2012-09-13 06:28:11 +00003153 break;
3154 default:
3155 break;
Alexander Duyck06cf2662009-10-27 15:53:25 +00003156 }
3157
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +00003158 if (adapter->rss_indir_tbl_init != num_rx_queues) {
3159 for (j = 0; j < IGB_RETA_SIZE; j++)
3160 adapter->rss_indir_tbl[j] = (j * num_rx_queues) / IGB_RETA_SIZE;
3161 adapter->rss_indir_tbl_init = num_rx_queues;
Alexander Duyck06cf2662009-10-27 15:53:25 +00003162 }
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +00003163 igb_write_rss_indir_tbl(adapter);
Alexander Duyck06cf2662009-10-27 15:53:25 +00003164
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003165 /* Disable raw packet checksumming so that RSS hash is placed in
Alexander Duyck06cf2662009-10-27 15:53:25 +00003166 * descriptor on writeback. No need to enable TCP/UDP/IP checksum
3167 * offloads as they are enabled by default
3168 */
3169 rxcsum = rd32(E1000_RXCSUM);
3170 rxcsum |= E1000_RXCSUM_PCSD;
3171
3172 if (adapter->hw.mac.type >= e1000_82576)
3173 /* Enable Receive Checksum Offload for SCTP */
3174 rxcsum |= E1000_RXCSUM_CRCOFL;
3175
3176 /* Don't need to set TUOFL or IPOFL, they default to 1 */
3177 wr32(E1000_RXCSUM, rxcsum);
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003178
Akeem G. Abodunrin039454a2012-11-13 04:03:21 +00003179 /* Generate RSS hash based on packet types, TCP/UDP
3180 * port numbers and/or IPv4/v6 src and dst addresses
3181 */
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003182 mrqc = E1000_MRQC_RSS_FIELD_IPV4 |
3183 E1000_MRQC_RSS_FIELD_IPV4_TCP |
3184 E1000_MRQC_RSS_FIELD_IPV6 |
3185 E1000_MRQC_RSS_FIELD_IPV6_TCP |
3186 E1000_MRQC_RSS_FIELD_IPV6_TCP_EX;
Alexander Duyck06cf2662009-10-27 15:53:25 +00003187
Akeem G. Abodunrin039454a2012-11-13 04:03:21 +00003188 if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV4_UDP)
3189 mrqc |= E1000_MRQC_RSS_FIELD_IPV4_UDP;
3190 if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV6_UDP)
3191 mrqc |= E1000_MRQC_RSS_FIELD_IPV6_UDP;
3192
Alexander Duyck06cf2662009-10-27 15:53:25 +00003193 /* If VMDq is enabled then we set the appropriate mode for that, else
3194 * we default to RSS so that an RSS hash is calculated per packet even
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003195 * if we are only using one queue
3196 */
Alexander Duyck06cf2662009-10-27 15:53:25 +00003197 if (adapter->vfs_allocated_count) {
3198 if (hw->mac.type > e1000_82575) {
3199 /* Set the default pool for the PF's first queue */
3200 u32 vtctl = rd32(E1000_VT_CTL);
3201 vtctl &= ~(E1000_VT_CTL_DEFAULT_POOL_MASK |
3202 E1000_VT_CTL_DISABLE_DEF_POOL);
3203 vtctl |= adapter->vfs_allocated_count <<
3204 E1000_VT_CTL_DEFAULT_POOL_SHIFT;
3205 wr32(E1000_VT_CTL, vtctl);
3206 }
Alexander Duycka99955f2009-11-12 18:37:19 +00003207 if (adapter->rss_queues > 1)
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003208 mrqc |= E1000_MRQC_ENABLE_VMDQ_RSS_2Q;
Alexander Duyck06cf2662009-10-27 15:53:25 +00003209 else
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003210 mrqc |= E1000_MRQC_ENABLE_VMDQ;
Alexander Duyck06cf2662009-10-27 15:53:25 +00003211 } else {
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003212 if (hw->mac.type != e1000_i211)
3213 mrqc |= E1000_MRQC_ENABLE_RSS_4Q;
Alexander Duyck06cf2662009-10-27 15:53:25 +00003214 }
3215 igb_vmm_control(adapter);
3216
Alexander Duyck06cf2662009-10-27 15:53:25 +00003217 wr32(E1000_MRQC, mrqc);
3218}
3219
3220/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003221 * igb_setup_rctl - configure the receive control registers
3222 * @adapter: Board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003223 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00003224void igb_setup_rctl(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -08003225{
3226 struct e1000_hw *hw = &adapter->hw;
3227 u32 rctl;
Auke Kok9d5c8242008-01-24 02:22:38 -08003228
3229 rctl = rd32(E1000_RCTL);
3230
3231 rctl &= ~(3 << E1000_RCTL_MO_SHIFT);
Alexander Duyck69d728b2008-11-25 01:04:03 -08003232 rctl &= ~(E1000_RCTL_LBM_TCVR | E1000_RCTL_LBM_MAC);
Auke Kok9d5c8242008-01-24 02:22:38 -08003233
Alexander Duyck69d728b2008-11-25 01:04:03 -08003234 rctl |= E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_RDMTS_HALF |
Alexander Duyck28b07592009-02-06 23:20:31 +00003235 (hw->mac.mc_filter_type << E1000_RCTL_MO_SHIFT);
Auke Kok9d5c8242008-01-24 02:22:38 -08003236
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003237 /* enable stripping of CRC. It's unlikely this will break BMC
Auke Kok87cb7e82008-07-08 15:08:29 -07003238 * redirection as it did with e1000. Newer features require
3239 * that the HW strips the CRC.
Alexander Duyck73cd78f2009-02-12 18:16:59 +00003240 */
Auke Kok87cb7e82008-07-08 15:08:29 -07003241 rctl |= E1000_RCTL_SECRC;
Auke Kok9d5c8242008-01-24 02:22:38 -08003242
Alexander Duyck559e9c42009-10-27 23:52:50 +00003243 /* disable store bad packets and clear size bits. */
Alexander Duyckec54d7d2009-01-31 00:52:57 -08003244 rctl &= ~(E1000_RCTL_SBP | E1000_RCTL_SZ_256);
Auke Kok9d5c8242008-01-24 02:22:38 -08003245
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00003246 /* enable LPE to prevent packets larger than max_frame_size */
3247 rctl |= E1000_RCTL_LPE;
Auke Kok9d5c8242008-01-24 02:22:38 -08003248
Alexander Duyck952f72a2009-10-27 15:51:07 +00003249 /* disable queue 0 to prevent tail write w/o re-config */
3250 wr32(E1000_RXDCTL(0), 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08003251
Alexander Duycke1739522009-02-19 20:39:44 -08003252 /* Attention!!! For SR-IOV PF driver operations you must enable
3253 * queue drop for all VF and PF queues to prevent head of line blocking
3254 * if an un-trusted VF does not provide descriptors to hardware.
3255 */
3256 if (adapter->vfs_allocated_count) {
Alexander Duycke1739522009-02-19 20:39:44 -08003257 /* set all queue drop enable bits */
3258 wr32(E1000_QDE, ALL_QUEUES);
Alexander Duycke1739522009-02-19 20:39:44 -08003259 }
3260
Ben Greear89eaefb2012-03-06 09:41:58 +00003261 /* This is useful for sniffing bad packets. */
3262 if (adapter->netdev->features & NETIF_F_RXALL) {
3263 /* UPE and MPE will be handled by normal PROMISC logic
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003264 * in e1000e_set_rx_mode
3265 */
Ben Greear89eaefb2012-03-06 09:41:58 +00003266 rctl |= (E1000_RCTL_SBP | /* Receive bad packets */
3267 E1000_RCTL_BAM | /* RX All Bcast Pkts */
3268 E1000_RCTL_PMCF); /* RX All MAC Ctrl Pkts */
3269
3270 rctl &= ~(E1000_RCTL_VFE | /* Disable VLAN filter */
3271 E1000_RCTL_DPF | /* Allow filtered pause */
3272 E1000_RCTL_CFIEN); /* Dis VLAN CFIEN Filter */
3273 /* Do not mess with E1000_CTRL_VME, it affects transmit as well,
3274 * and that breaks VLANs.
3275 */
3276 }
3277
Auke Kok9d5c8242008-01-24 02:22:38 -08003278 wr32(E1000_RCTL, rctl);
3279}
3280
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003281static inline int igb_set_vf_rlpml(struct igb_adapter *adapter, int size,
3282 int vfn)
3283{
3284 struct e1000_hw *hw = &adapter->hw;
3285 u32 vmolr;
3286
3287 /* if it isn't the PF check to see if VFs are enabled and
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003288 * increase the size to support vlan tags
3289 */
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003290 if (vfn < adapter->vfs_allocated_count &&
3291 adapter->vf_data[vfn].vlans_enabled)
3292 size += VLAN_TAG_SIZE;
3293
3294 vmolr = rd32(E1000_VMOLR(vfn));
3295 vmolr &= ~E1000_VMOLR_RLPML_MASK;
3296 vmolr |= size | E1000_VMOLR_LPE;
3297 wr32(E1000_VMOLR(vfn), vmolr);
3298
3299 return 0;
3300}
3301
Auke Kok9d5c8242008-01-24 02:22:38 -08003302/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003303 * igb_rlpml_set - set maximum receive packet size
3304 * @adapter: board private structure
Alexander Duycke1739522009-02-19 20:39:44 -08003305 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003306 * Configure maximum receivable packet size.
Alexander Duycke1739522009-02-19 20:39:44 -08003307 **/
3308static void igb_rlpml_set(struct igb_adapter *adapter)
3309{
Alexander Duyck153285f2011-08-26 07:43:32 +00003310 u32 max_frame_size = adapter->max_frame_size;
Alexander Duycke1739522009-02-19 20:39:44 -08003311 struct e1000_hw *hw = &adapter->hw;
3312 u16 pf_id = adapter->vfs_allocated_count;
3313
Alexander Duycke1739522009-02-19 20:39:44 -08003314 if (pf_id) {
3315 igb_set_vf_rlpml(adapter, max_frame_size, pf_id);
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003316 /* If we're in VMDQ or SR-IOV mode, then set global RLPML
Alexander Duyck153285f2011-08-26 07:43:32 +00003317 * to our max jumbo frame size, in case we need to enable
3318 * jumbo frames on one of the rings later.
3319 * This will not pass over-length frames into the default
3320 * queue because it's gated by the VMOLR.RLPML.
3321 */
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003322 max_frame_size = MAX_JUMBO_FRAME_SIZE;
Alexander Duycke1739522009-02-19 20:39:44 -08003323 }
3324
3325 wr32(E1000_RLPML, max_frame_size);
3326}
3327
Williams, Mitch A8151d292010-02-10 01:44:24 +00003328static inline void igb_set_vmolr(struct igb_adapter *adapter,
3329 int vfn, bool aupe)
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003330{
3331 struct e1000_hw *hw = &adapter->hw;
3332 u32 vmolr;
3333
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003334 /* This register exists only on 82576 and newer so if we are older then
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003335 * we should exit and do nothing
3336 */
3337 if (hw->mac.type < e1000_82576)
3338 return;
3339
3340 vmolr = rd32(E1000_VMOLR(vfn));
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003341 vmolr |= E1000_VMOLR_STRVLAN; /* Strip vlan tags */
Williams, Mitch A8151d292010-02-10 01:44:24 +00003342 if (aupe)
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003343 vmolr |= E1000_VMOLR_AUPE; /* Accept untagged packets */
Williams, Mitch A8151d292010-02-10 01:44:24 +00003344 else
3345 vmolr &= ~(E1000_VMOLR_AUPE); /* Tagged packets ONLY */
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003346
3347 /* clear all bits that might not be set */
3348 vmolr &= ~(E1000_VMOLR_BAM | E1000_VMOLR_RSSE);
3349
Alexander Duycka99955f2009-11-12 18:37:19 +00003350 if (adapter->rss_queues > 1 && vfn == adapter->vfs_allocated_count)
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003351 vmolr |= E1000_VMOLR_RSSE; /* enable RSS */
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003352 /* for VMDq only allow the VFs and pool 0 to accept broadcast and
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003353 * multicast packets
3354 */
3355 if (vfn <= adapter->vfs_allocated_count)
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003356 vmolr |= E1000_VMOLR_BAM; /* Accept broadcast */
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003357
3358 wr32(E1000_VMOLR(vfn), vmolr);
3359}
3360
Alexander Duycke1739522009-02-19 20:39:44 -08003361/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003362 * igb_configure_rx_ring - Configure a receive ring after Reset
3363 * @adapter: board private structure
3364 * @ring: receive ring to be configured
Alexander Duyck85b430b2009-10-27 15:50:29 +00003365 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003366 * Configure the Rx unit of the MAC after a reset.
Alexander Duyck85b430b2009-10-27 15:50:29 +00003367 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00003368void igb_configure_rx_ring(struct igb_adapter *adapter,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003369 struct igb_ring *ring)
Alexander Duyck85b430b2009-10-27 15:50:29 +00003370{
3371 struct e1000_hw *hw = &adapter->hw;
3372 u64 rdba = ring->dma;
3373 int reg_idx = ring->reg_idx;
Alexander Duycka74420e2011-08-26 07:43:27 +00003374 u32 srrctl = 0, rxdctl = 0;
Alexander Duyck85b430b2009-10-27 15:50:29 +00003375
3376 /* disable the queue */
Alexander Duycka74420e2011-08-26 07:43:27 +00003377 wr32(E1000_RXDCTL(reg_idx), 0);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003378
3379 /* Set DMA base address registers */
3380 wr32(E1000_RDBAL(reg_idx),
3381 rdba & 0x00000000ffffffffULL);
3382 wr32(E1000_RDBAH(reg_idx), rdba >> 32);
3383 wr32(E1000_RDLEN(reg_idx),
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003384 ring->count * sizeof(union e1000_adv_rx_desc));
Alexander Duyck85b430b2009-10-27 15:50:29 +00003385
3386 /* initialize head and tail */
Alexander Duyckfce99e32009-10-27 15:51:27 +00003387 ring->tail = hw->hw_addr + E1000_RDT(reg_idx);
Alexander Duycka74420e2011-08-26 07:43:27 +00003388 wr32(E1000_RDH(reg_idx), 0);
Alexander Duyckfce99e32009-10-27 15:51:27 +00003389 writel(0, ring->tail);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003390
Alexander Duyck952f72a2009-10-27 15:51:07 +00003391 /* set descriptor configuration */
Alexander Duyck44390ca2011-08-26 07:43:38 +00003392 srrctl = IGB_RX_HDR_LEN << E1000_SRRCTL_BSIZEHDRSIZE_SHIFT;
Alexander Duyckde78d1f2012-09-25 00:31:12 +00003393 srrctl |= IGB_RX_BUFSZ >> E1000_SRRCTL_BSIZEPKT_SHIFT;
Alexander Duyck1a1c2252012-09-25 00:30:52 +00003394 srrctl |= E1000_SRRCTL_DESCTYPE_ADV_ONEBUF;
Alexander Duyck06218a82011-08-26 07:46:55 +00003395 if (hw->mac.type >= e1000_82580)
Nick Nunley757b77e2010-03-26 11:36:47 +00003396 srrctl |= E1000_SRRCTL_TIMESTAMP;
Nick Nunleye6bdb6f2010-02-17 01:03:38 +00003397 /* Only set Drop Enable if we are supporting multiple queues */
3398 if (adapter->vfs_allocated_count || adapter->num_rx_queues > 1)
3399 srrctl |= E1000_SRRCTL_DROP_EN;
Alexander Duyck952f72a2009-10-27 15:51:07 +00003400
3401 wr32(E1000_SRRCTL(reg_idx), srrctl);
3402
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003403 /* set filtering for VMDQ pools */
Williams, Mitch A8151d292010-02-10 01:44:24 +00003404 igb_set_vmolr(adapter, reg_idx & 0x7, true);
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003405
Alexander Duyck85b430b2009-10-27 15:50:29 +00003406 rxdctl |= IGB_RX_PTHRESH;
3407 rxdctl |= IGB_RX_HTHRESH << 8;
3408 rxdctl |= IGB_RX_WTHRESH << 16;
Alexander Duycka74420e2011-08-26 07:43:27 +00003409
3410 /* enable receive descriptor fetching */
3411 rxdctl |= E1000_RXDCTL_QUEUE_ENABLE;
Alexander Duyck85b430b2009-10-27 15:50:29 +00003412 wr32(E1000_RXDCTL(reg_idx), rxdctl);
3413}
3414
3415/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003416 * igb_configure_rx - Configure receive Unit after Reset
3417 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003418 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003419 * Configure the Rx unit of the MAC after a reset.
Auke Kok9d5c8242008-01-24 02:22:38 -08003420 **/
3421static void igb_configure_rx(struct igb_adapter *adapter)
3422{
Hannes Eder91075842009-02-18 19:36:04 -08003423 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003424
Alexander Duyck68d480c2009-10-05 06:33:08 +00003425 /* set UTA to appropriate mode */
3426 igb_set_uta(adapter);
3427
Alexander Duyck26ad9172009-10-05 06:32:49 +00003428 /* set the correct pool for the PF default MAC address in entry 0 */
3429 igb_rar_set_qsel(adapter, adapter->hw.mac.addr, 0,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003430 adapter->vfs_allocated_count);
Alexander Duyck26ad9172009-10-05 06:32:49 +00003431
Alexander Duyck06cf2662009-10-27 15:53:25 +00003432 /* Setup the HW Rx Head and Tail Descriptor Pointers and
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003433 * the Base and Length of the Rx Descriptor Ring
3434 */
Alexander Duyckf9d40f62013-04-17 20:41:04 +00003435 for (i = 0; i < adapter->num_rx_queues; i++)
3436 igb_configure_rx_ring(adapter, adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003437}
3438
3439/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003440 * igb_free_tx_resources - Free Tx Resources per Queue
3441 * @tx_ring: Tx descriptor ring for a specific queue
Auke Kok9d5c8242008-01-24 02:22:38 -08003442 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003443 * Free all transmit software resources
Auke Kok9d5c8242008-01-24 02:22:38 -08003444 **/
Alexander Duyck68fd9912008-11-20 00:48:10 -08003445void igb_free_tx_resources(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003446{
Mitch Williams3b644cf2008-06-27 10:59:48 -07003447 igb_clean_tx_ring(tx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08003448
Alexander Duyck06034642011-08-26 07:44:22 +00003449 vfree(tx_ring->tx_buffer_info);
3450 tx_ring->tx_buffer_info = NULL;
Auke Kok9d5c8242008-01-24 02:22:38 -08003451
Alexander Duyck439705e2009-10-27 23:49:20 +00003452 /* if not set, then don't free */
3453 if (!tx_ring->desc)
3454 return;
3455
Alexander Duyck59d71982010-04-27 13:09:25 +00003456 dma_free_coherent(tx_ring->dev, tx_ring->size,
3457 tx_ring->desc, tx_ring->dma);
Auke Kok9d5c8242008-01-24 02:22:38 -08003458
3459 tx_ring->desc = NULL;
3460}
3461
3462/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003463 * igb_free_all_tx_resources - Free Tx Resources for All Queues
3464 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003465 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003466 * Free all transmit software resources
Auke Kok9d5c8242008-01-24 02:22:38 -08003467 **/
3468static void igb_free_all_tx_resources(struct igb_adapter *adapter)
3469{
3470 int i;
3471
3472 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003473 igb_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003474}
3475
Alexander Duyckebe42d12011-08-26 07:45:09 +00003476void igb_unmap_and_free_tx_resource(struct igb_ring *ring,
3477 struct igb_tx_buffer *tx_buffer)
Auke Kok9d5c8242008-01-24 02:22:38 -08003478{
Alexander Duyckebe42d12011-08-26 07:45:09 +00003479 if (tx_buffer->skb) {
3480 dev_kfree_skb_any(tx_buffer->skb);
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003481 if (dma_unmap_len(tx_buffer, len))
Alexander Duyckebe42d12011-08-26 07:45:09 +00003482 dma_unmap_single(ring->dev,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003483 dma_unmap_addr(tx_buffer, dma),
3484 dma_unmap_len(tx_buffer, len),
Alexander Duyckebe42d12011-08-26 07:45:09 +00003485 DMA_TO_DEVICE);
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003486 } else if (dma_unmap_len(tx_buffer, len)) {
Alexander Duyckebe42d12011-08-26 07:45:09 +00003487 dma_unmap_page(ring->dev,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003488 dma_unmap_addr(tx_buffer, dma),
3489 dma_unmap_len(tx_buffer, len),
Alexander Duyckebe42d12011-08-26 07:45:09 +00003490 DMA_TO_DEVICE);
Alexander Duyck6366ad32009-12-02 16:47:18 +00003491 }
Alexander Duyckebe42d12011-08-26 07:45:09 +00003492 tx_buffer->next_to_watch = NULL;
3493 tx_buffer->skb = NULL;
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003494 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyckebe42d12011-08-26 07:45:09 +00003495 /* buffer_info must be completely set up in the transmit path */
Auke Kok9d5c8242008-01-24 02:22:38 -08003496}
3497
3498/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003499 * igb_clean_tx_ring - Free Tx Buffers
3500 * @tx_ring: ring to be cleaned
Auke Kok9d5c8242008-01-24 02:22:38 -08003501 **/
Mitch Williams3b644cf2008-06-27 10:59:48 -07003502static void igb_clean_tx_ring(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003503{
Alexander Duyck06034642011-08-26 07:44:22 +00003504 struct igb_tx_buffer *buffer_info;
Auke Kok9d5c8242008-01-24 02:22:38 -08003505 unsigned long size;
Alexander Duyck6ad4edf2011-08-26 07:45:26 +00003506 u16 i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003507
Alexander Duyck06034642011-08-26 07:44:22 +00003508 if (!tx_ring->tx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08003509 return;
3510 /* Free all the Tx ring sk_buffs */
3511
3512 for (i = 0; i < tx_ring->count; i++) {
Alexander Duyck06034642011-08-26 07:44:22 +00003513 buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck80785292009-10-27 15:51:47 +00003514 igb_unmap_and_free_tx_resource(tx_ring, buffer_info);
Auke Kok9d5c8242008-01-24 02:22:38 -08003515 }
3516
John Fastabenddad8a3b2012-04-23 12:22:39 +00003517 netdev_tx_reset_queue(txring_txq(tx_ring));
3518
Alexander Duyck06034642011-08-26 07:44:22 +00003519 size = sizeof(struct igb_tx_buffer) * tx_ring->count;
3520 memset(tx_ring->tx_buffer_info, 0, size);
Auke Kok9d5c8242008-01-24 02:22:38 -08003521
3522 /* Zero out the descriptor ring */
Auke Kok9d5c8242008-01-24 02:22:38 -08003523 memset(tx_ring->desc, 0, tx_ring->size);
3524
3525 tx_ring->next_to_use = 0;
3526 tx_ring->next_to_clean = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003527}
3528
3529/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003530 * igb_clean_all_tx_rings - Free Tx Buffers for all queues
3531 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003532 **/
3533static void igb_clean_all_tx_rings(struct igb_adapter *adapter)
3534{
3535 int i;
3536
3537 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003538 igb_clean_tx_ring(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003539}
3540
3541/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003542 * igb_free_rx_resources - Free Rx Resources
3543 * @rx_ring: ring to clean the resources from
Auke Kok9d5c8242008-01-24 02:22:38 -08003544 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003545 * Free all receive software resources
Auke Kok9d5c8242008-01-24 02:22:38 -08003546 **/
Alexander Duyck68fd9912008-11-20 00:48:10 -08003547void igb_free_rx_resources(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003548{
Mitch Williams3b644cf2008-06-27 10:59:48 -07003549 igb_clean_rx_ring(rx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08003550
Alexander Duyck06034642011-08-26 07:44:22 +00003551 vfree(rx_ring->rx_buffer_info);
3552 rx_ring->rx_buffer_info = NULL;
Auke Kok9d5c8242008-01-24 02:22:38 -08003553
Alexander Duyck439705e2009-10-27 23:49:20 +00003554 /* if not set, then don't free */
3555 if (!rx_ring->desc)
3556 return;
3557
Alexander Duyck59d71982010-04-27 13:09:25 +00003558 dma_free_coherent(rx_ring->dev, rx_ring->size,
3559 rx_ring->desc, rx_ring->dma);
Auke Kok9d5c8242008-01-24 02:22:38 -08003560
3561 rx_ring->desc = NULL;
3562}
3563
3564/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003565 * igb_free_all_rx_resources - Free Rx Resources for All Queues
3566 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003567 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003568 * Free all receive software resources
Auke Kok9d5c8242008-01-24 02:22:38 -08003569 **/
3570static void igb_free_all_rx_resources(struct igb_adapter *adapter)
3571{
3572 int i;
3573
3574 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003575 igb_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003576}
3577
3578/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003579 * igb_clean_rx_ring - Free Rx Buffers per Queue
3580 * @rx_ring: ring to free buffers from
Auke Kok9d5c8242008-01-24 02:22:38 -08003581 **/
Mitch Williams3b644cf2008-06-27 10:59:48 -07003582static void igb_clean_rx_ring(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003583{
Auke Kok9d5c8242008-01-24 02:22:38 -08003584 unsigned long size;
Alexander Duyckc023cd82011-08-26 07:43:43 +00003585 u16 i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003586
Alexander Duyck1a1c2252012-09-25 00:30:52 +00003587 if (rx_ring->skb)
3588 dev_kfree_skb(rx_ring->skb);
3589 rx_ring->skb = NULL;
3590
Alexander Duyck06034642011-08-26 07:44:22 +00003591 if (!rx_ring->rx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08003592 return;
Alexander Duyck439705e2009-10-27 23:49:20 +00003593
Auke Kok9d5c8242008-01-24 02:22:38 -08003594 /* Free all the Rx ring sk_buffs */
3595 for (i = 0; i < rx_ring->count; i++) {
Alexander Duyck06034642011-08-26 07:44:22 +00003596 struct igb_rx_buffer *buffer_info = &rx_ring->rx_buffer_info[i];
Auke Kok9d5c8242008-01-24 02:22:38 -08003597
Alexander Duyckcbc8e552012-09-25 00:31:02 +00003598 if (!buffer_info->page)
3599 continue;
3600
3601 dma_unmap_page(rx_ring->dev,
3602 buffer_info->dma,
3603 PAGE_SIZE,
3604 DMA_FROM_DEVICE);
3605 __free_page(buffer_info->page);
3606
Alexander Duyck1a1c2252012-09-25 00:30:52 +00003607 buffer_info->page = NULL;
Auke Kok9d5c8242008-01-24 02:22:38 -08003608 }
3609
Alexander Duyck06034642011-08-26 07:44:22 +00003610 size = sizeof(struct igb_rx_buffer) * rx_ring->count;
3611 memset(rx_ring->rx_buffer_info, 0, size);
Auke Kok9d5c8242008-01-24 02:22:38 -08003612
3613 /* Zero out the descriptor ring */
3614 memset(rx_ring->desc, 0, rx_ring->size);
3615
Alexander Duyckcbc8e552012-09-25 00:31:02 +00003616 rx_ring->next_to_alloc = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003617 rx_ring->next_to_clean = 0;
3618 rx_ring->next_to_use = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003619}
3620
3621/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003622 * igb_clean_all_rx_rings - Free Rx Buffers for all queues
3623 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003624 **/
3625static void igb_clean_all_rx_rings(struct igb_adapter *adapter)
3626{
3627 int i;
3628
3629 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003630 igb_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003631}
3632
3633/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003634 * igb_set_mac - Change the Ethernet Address of the NIC
3635 * @netdev: network interface device structure
3636 * @p: pointer to an address structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003637 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003638 * Returns 0 on success, negative on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08003639 **/
3640static int igb_set_mac(struct net_device *netdev, void *p)
3641{
3642 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck28b07592009-02-06 23:20:31 +00003643 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08003644 struct sockaddr *addr = p;
3645
3646 if (!is_valid_ether_addr(addr->sa_data))
3647 return -EADDRNOTAVAIL;
3648
3649 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
Alexander Duyck28b07592009-02-06 23:20:31 +00003650 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
Auke Kok9d5c8242008-01-24 02:22:38 -08003651
Alexander Duyck26ad9172009-10-05 06:32:49 +00003652 /* set the correct pool for the new PF MAC address in entry 0 */
3653 igb_rar_set_qsel(adapter, hw->mac.addr, 0,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003654 adapter->vfs_allocated_count);
Alexander Duycke1739522009-02-19 20:39:44 -08003655
Auke Kok9d5c8242008-01-24 02:22:38 -08003656 return 0;
3657}
3658
3659/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003660 * igb_write_mc_addr_list - write multicast addresses to MTA
3661 * @netdev: network interface device structure
Alexander Duyck68d480c2009-10-05 06:33:08 +00003662 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003663 * Writes multicast address list to the MTA hash table.
3664 * Returns: -ENOMEM on failure
3665 * 0 on no addresses written
3666 * X on writing X addresses to MTA
Alexander Duyck68d480c2009-10-05 06:33:08 +00003667 **/
3668static int igb_write_mc_addr_list(struct net_device *netdev)
3669{
3670 struct igb_adapter *adapter = netdev_priv(netdev);
3671 struct e1000_hw *hw = &adapter->hw;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003672 struct netdev_hw_addr *ha;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003673 u8 *mta_list;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003674 int i;
3675
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003676 if (netdev_mc_empty(netdev)) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003677 /* nothing to program, so clear mc list */
3678 igb_update_mc_addr_list(hw, NULL, 0);
3679 igb_restore_vf_multicasts(adapter);
3680 return 0;
3681 }
3682
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003683 mta_list = kzalloc(netdev_mc_count(netdev) * 6, GFP_ATOMIC);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003684 if (!mta_list)
3685 return -ENOMEM;
3686
Alexander Duyck68d480c2009-10-05 06:33:08 +00003687 /* The shared function expects a packed array of only addresses. */
Jiri Pirko48e2f182010-02-22 09:22:26 +00003688 i = 0;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003689 netdev_for_each_mc_addr(ha, netdev)
3690 memcpy(mta_list + (i++ * ETH_ALEN), ha->addr, ETH_ALEN);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003691
Alexander Duyck68d480c2009-10-05 06:33:08 +00003692 igb_update_mc_addr_list(hw, mta_list, i);
3693 kfree(mta_list);
3694
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003695 return netdev_mc_count(netdev);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003696}
3697
3698/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003699 * igb_write_uc_addr_list - write unicast addresses to RAR table
3700 * @netdev: network interface device structure
Alexander Duyck68d480c2009-10-05 06:33:08 +00003701 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003702 * Writes unicast address list to the RAR table.
3703 * Returns: -ENOMEM on failure/insufficient address space
3704 * 0 on no addresses written
3705 * X on writing X addresses to the RAR table
Alexander Duyck68d480c2009-10-05 06:33:08 +00003706 **/
3707static int igb_write_uc_addr_list(struct net_device *netdev)
3708{
3709 struct igb_adapter *adapter = netdev_priv(netdev);
3710 struct e1000_hw *hw = &adapter->hw;
3711 unsigned int vfn = adapter->vfs_allocated_count;
3712 unsigned int rar_entries = hw->mac.rar_entry_count - (vfn + 1);
3713 int count = 0;
3714
3715 /* return ENOMEM indicating insufficient memory for addresses */
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003716 if (netdev_uc_count(netdev) > rar_entries)
Alexander Duyck68d480c2009-10-05 06:33:08 +00003717 return -ENOMEM;
3718
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003719 if (!netdev_uc_empty(netdev) && rar_entries) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003720 struct netdev_hw_addr *ha;
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003721
3722 netdev_for_each_uc_addr(ha, netdev) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003723 if (!rar_entries)
3724 break;
3725 igb_rar_set_qsel(adapter, ha->addr,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003726 rar_entries--,
3727 vfn);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003728 count++;
3729 }
3730 }
3731 /* write the addresses in reverse order to avoid write combining */
3732 for (; rar_entries > 0 ; rar_entries--) {
3733 wr32(E1000_RAH(rar_entries), 0);
3734 wr32(E1000_RAL(rar_entries), 0);
3735 }
3736 wrfl();
3737
3738 return count;
3739}
3740
3741/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003742 * igb_set_rx_mode - Secondary Unicast, Multicast and Promiscuous mode set
3743 * @netdev: network interface device structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003744 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003745 * The set_rx_mode entry point is called whenever the unicast or multicast
3746 * address lists or the network interface flags are updated. This routine is
3747 * responsible for configuring the hardware for proper unicast, multicast,
3748 * promiscuous mode, and all-multi behavior.
Auke Kok9d5c8242008-01-24 02:22:38 -08003749 **/
Alexander Duyckff41f8d2009-09-03 14:48:56 +00003750static void igb_set_rx_mode(struct net_device *netdev)
Auke Kok9d5c8242008-01-24 02:22:38 -08003751{
3752 struct igb_adapter *adapter = netdev_priv(netdev);
3753 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003754 unsigned int vfn = adapter->vfs_allocated_count;
3755 u32 rctl, vmolr = 0;
3756 int count;
Auke Kok9d5c8242008-01-24 02:22:38 -08003757
3758 /* Check for Promiscuous and All Multicast modes */
Auke Kok9d5c8242008-01-24 02:22:38 -08003759 rctl = rd32(E1000_RCTL);
3760
Alexander Duyck68d480c2009-10-05 06:33:08 +00003761 /* clear the effected bits */
3762 rctl &= ~(E1000_RCTL_UPE | E1000_RCTL_MPE | E1000_RCTL_VFE);
3763
Patrick McHardy746b9f02008-07-16 20:15:45 -07003764 if (netdev->flags & IFF_PROMISC) {
Greg Rose6f3dc3192013-03-26 06:19:41 +00003765 /* retain VLAN HW filtering if in VT mode */
Emil Tantilov7e448922013-07-26 05:46:36 -07003766 if (adapter->vfs_allocated_count)
Greg Rose6f3dc3192013-03-26 06:19:41 +00003767 rctl |= E1000_RCTL_VFE;
Auke Kok9d5c8242008-01-24 02:22:38 -08003768 rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003769 vmolr |= (E1000_VMOLR_ROPE | E1000_VMOLR_MPME);
Patrick McHardy746b9f02008-07-16 20:15:45 -07003770 } else {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003771 if (netdev->flags & IFF_ALLMULTI) {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003772 rctl |= E1000_RCTL_MPE;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003773 vmolr |= E1000_VMOLR_MPME;
3774 } else {
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003775 /* Write addresses to the MTA, if the attempt fails
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003776 * then we should just turn on promiscuous mode so
Alexander Duyck68d480c2009-10-05 06:33:08 +00003777 * that we can at least receive multicast traffic
3778 */
3779 count = igb_write_mc_addr_list(netdev);
3780 if (count < 0) {
3781 rctl |= E1000_RCTL_MPE;
3782 vmolr |= E1000_VMOLR_MPME;
3783 } else if (count) {
3784 vmolr |= E1000_VMOLR_ROMPE;
3785 }
3786 }
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003787 /* Write addresses to available RAR registers, if there is not
Alexander Duyck68d480c2009-10-05 06:33:08 +00003788 * sufficient space to store all the addresses then enable
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003789 * unicast promiscuous mode
Alexander Duyck68d480c2009-10-05 06:33:08 +00003790 */
3791 count = igb_write_uc_addr_list(netdev);
3792 if (count < 0) {
Alexander Duyckff41f8d2009-09-03 14:48:56 +00003793 rctl |= E1000_RCTL_UPE;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003794 vmolr |= E1000_VMOLR_ROPE;
3795 }
Patrick McHardy78ed11a2008-07-16 20:16:14 -07003796 rctl |= E1000_RCTL_VFE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003797 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003798 wr32(E1000_RCTL, rctl);
3799
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003800 /* In order to support SR-IOV and eventually VMDq it is necessary to set
Alexander Duyck68d480c2009-10-05 06:33:08 +00003801 * the VMOLR to enable the appropriate modes. Without this workaround
3802 * we will have issues with VLAN tag stripping not being done for frames
3803 * that are only arriving because we are the default pool
3804 */
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003805 if ((hw->mac.type < e1000_82576) || (hw->mac.type > e1000_i350))
Alexander Duyck28fc06f2009-07-23 18:08:54 +00003806 return;
Alexander Duyck28fc06f2009-07-23 18:08:54 +00003807
Alexander Duyck68d480c2009-10-05 06:33:08 +00003808 vmolr |= rd32(E1000_VMOLR(vfn)) &
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003809 ~(E1000_VMOLR_ROPE | E1000_VMOLR_MPME | E1000_VMOLR_ROMPE);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003810 wr32(E1000_VMOLR(vfn), vmolr);
Alexander Duyck28fc06f2009-07-23 18:08:54 +00003811 igb_restore_vf_multicasts(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08003812}
3813
Greg Rose13800462010-11-06 02:08:26 +00003814static void igb_check_wvbr(struct igb_adapter *adapter)
3815{
3816 struct e1000_hw *hw = &adapter->hw;
3817 u32 wvbr = 0;
3818
3819 switch (hw->mac.type) {
3820 case e1000_82576:
3821 case e1000_i350:
3822 if (!(wvbr = rd32(E1000_WVBR)))
3823 return;
3824 break;
3825 default:
3826 break;
3827 }
3828
3829 adapter->wvbr |= wvbr;
3830}
3831
3832#define IGB_STAGGERED_QUEUE_OFFSET 8
3833
3834static void igb_spoof_check(struct igb_adapter *adapter)
3835{
3836 int j;
3837
3838 if (!adapter->wvbr)
3839 return;
3840
3841 for(j = 0; j < adapter->vfs_allocated_count; j++) {
3842 if (adapter->wvbr & (1 << j) ||
3843 adapter->wvbr & (1 << (j + IGB_STAGGERED_QUEUE_OFFSET))) {
3844 dev_warn(&adapter->pdev->dev,
3845 "Spoof event(s) detected on VF %d\n", j);
3846 adapter->wvbr &=
3847 ~((1 << j) |
3848 (1 << (j + IGB_STAGGERED_QUEUE_OFFSET)));
3849 }
3850 }
3851}
3852
Auke Kok9d5c8242008-01-24 02:22:38 -08003853/* Need to wait a few seconds after link up to get diagnostic information from
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003854 * the phy
3855 */
Auke Kok9d5c8242008-01-24 02:22:38 -08003856static void igb_update_phy_info(unsigned long data)
3857{
3858 struct igb_adapter *adapter = (struct igb_adapter *) data;
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08003859 igb_get_phy_info(&adapter->hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08003860}
3861
3862/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003863 * igb_has_link - check shared code for link and determine up/down
3864 * @adapter: pointer to driver private info
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003865 **/
Nick Nunley31455352010-02-17 01:01:21 +00003866bool igb_has_link(struct igb_adapter *adapter)
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003867{
3868 struct e1000_hw *hw = &adapter->hw;
3869 bool link_active = false;
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003870
3871 /* get_link_status is set on LSC (link status) interrupt or
3872 * rx sequence error interrupt. get_link_status will stay
3873 * false until the e1000_check_for_link establishes link
3874 * for copper adapters ONLY
3875 */
3876 switch (hw->phy.media_type) {
3877 case e1000_media_type_copper:
Akeem G Abodunrine5c33702013-06-06 01:31:09 +00003878 if (!hw->mac.get_link_status)
3879 return true;
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003880 case e1000_media_type_internal_serdes:
Akeem G Abodunrine5c33702013-06-06 01:31:09 +00003881 hw->mac.ops.check_for_link(hw);
3882 link_active = !hw->mac.get_link_status;
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003883 break;
3884 default:
3885 case e1000_media_type_unknown:
3886 break;
3887 }
3888
3889 return link_active;
3890}
3891
Stefan Assmann563988d2011-04-05 04:27:15 +00003892static bool igb_thermal_sensor_event(struct e1000_hw *hw, u32 event)
3893{
3894 bool ret = false;
3895 u32 ctrl_ext, thstat;
3896
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003897 /* check for thermal sensor event on i350 copper only */
Stefan Assmann563988d2011-04-05 04:27:15 +00003898 if (hw->mac.type == e1000_i350) {
3899 thstat = rd32(E1000_THSTAT);
3900 ctrl_ext = rd32(E1000_CTRL_EXT);
3901
3902 if ((hw->phy.media_type == e1000_media_type_copper) &&
Akeem G. Abodunrin5c17a202013-01-29 10:15:31 +00003903 !(ctrl_ext & E1000_CTRL_EXT_LINK_MODE_SGMII))
Stefan Assmann563988d2011-04-05 04:27:15 +00003904 ret = !!(thstat & event);
Stefan Assmann563988d2011-04-05 04:27:15 +00003905 }
3906
3907 return ret;
3908}
3909
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003910/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003911 * igb_watchdog - Timer Call-back
3912 * @data: pointer to adapter cast into an unsigned long
Auke Kok9d5c8242008-01-24 02:22:38 -08003913 **/
3914static void igb_watchdog(unsigned long data)
3915{
3916 struct igb_adapter *adapter = (struct igb_adapter *)data;
3917 /* Do the rest outside of interrupt context */
3918 schedule_work(&adapter->watchdog_task);
3919}
3920
3921static void igb_watchdog_task(struct work_struct *work)
3922{
3923 struct igb_adapter *adapter = container_of(work,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003924 struct igb_adapter,
3925 watchdog_task);
Auke Kok9d5c8242008-01-24 02:22:38 -08003926 struct e1000_hw *hw = &adapter->hw;
Koki Sanagic0ba4772013-01-16 11:05:53 +00003927 struct e1000_phy_info *phy = &hw->phy;
Auke Kok9d5c8242008-01-24 02:22:38 -08003928 struct net_device *netdev = adapter->netdev;
Stefan Assmann563988d2011-04-05 04:27:15 +00003929 u32 link;
Alexander Duyck7a6ea552008-08-26 04:25:03 -07003930 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003931
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003932 link = igb_has_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08003933 if (link) {
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003934 /* Cancel scheduled suspend requests. */
3935 pm_runtime_resume(netdev->dev.parent);
3936
Auke Kok9d5c8242008-01-24 02:22:38 -08003937 if (!netif_carrier_ok(netdev)) {
3938 u32 ctrl;
Alexander Duyck330a6d62009-10-27 23:51:35 +00003939 hw->mac.ops.get_speed_and_duplex(hw,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003940 &adapter->link_speed,
3941 &adapter->link_duplex);
Auke Kok9d5c8242008-01-24 02:22:38 -08003942
3943 ctrl = rd32(E1000_CTRL);
Alexander Duyck527d47c2008-11-27 00:21:39 -08003944 /* Links status message must follow this format */
Jeff Kirsher876d2d62011-10-21 20:01:34 +00003945 printk(KERN_INFO "igb: %s NIC Link is Up %d Mbps %s "
3946 "Duplex, Flow Control: %s\n",
Alexander Duyck559e9c42009-10-27 23:52:50 +00003947 netdev->name,
3948 adapter->link_speed,
3949 adapter->link_duplex == FULL_DUPLEX ?
Jeff Kirsher876d2d62011-10-21 20:01:34 +00003950 "Full" : "Half",
3951 (ctrl & E1000_CTRL_TFCE) &&
3952 (ctrl & E1000_CTRL_RFCE) ? "RX/TX" :
3953 (ctrl & E1000_CTRL_RFCE) ? "RX" :
3954 (ctrl & E1000_CTRL_TFCE) ? "TX" : "None");
Auke Kok9d5c8242008-01-24 02:22:38 -08003955
Koki Sanagic0ba4772013-01-16 11:05:53 +00003956 /* check if SmartSpeed worked */
3957 igb_check_downshift(hw);
3958 if (phy->speed_downgraded)
3959 netdev_warn(netdev, "Link Speed was downgraded by SmartSpeed\n");
3960
Stefan Assmann563988d2011-04-05 04:27:15 +00003961 /* check for thermal sensor event */
Jeff Kirsher876d2d62011-10-21 20:01:34 +00003962 if (igb_thermal_sensor_event(hw,
3963 E1000_THSTAT_LINK_THROTTLE)) {
3964 netdev_info(netdev, "The network adapter link "
3965 "speed was downshifted because it "
3966 "overheated\n");
Carolyn Wyborny7ef5ed12011-03-12 08:59:47 +00003967 }
Stefan Assmann563988d2011-04-05 04:27:15 +00003968
Emil Tantilovd07f3e32010-03-23 18:34:57 +00003969 /* adjust timeout factor according to speed/duplex */
Auke Kok9d5c8242008-01-24 02:22:38 -08003970 adapter->tx_timeout_factor = 1;
3971 switch (adapter->link_speed) {
3972 case SPEED_10:
Auke Kok9d5c8242008-01-24 02:22:38 -08003973 adapter->tx_timeout_factor = 14;
3974 break;
3975 case SPEED_100:
Auke Kok9d5c8242008-01-24 02:22:38 -08003976 /* maybe add some timeout factor ? */
3977 break;
3978 }
3979
3980 netif_carrier_on(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08003981
Alexander Duyck4ae196d2009-02-19 20:40:07 -08003982 igb_ping_all_vfs(adapter);
Lior Levy17dc5662011-02-08 02:28:46 +00003983 igb_check_vf_rate_limit(adapter);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08003984
Alexander Duyck4b1a9872009-02-06 23:19:50 +00003985 /* link state has changed, schedule phy info update */
Auke Kok9d5c8242008-01-24 02:22:38 -08003986 if (!test_bit(__IGB_DOWN, &adapter->state))
3987 mod_timer(&adapter->phy_info_timer,
3988 round_jiffies(jiffies + 2 * HZ));
3989 }
3990 } else {
3991 if (netif_carrier_ok(netdev)) {
3992 adapter->link_speed = 0;
3993 adapter->link_duplex = 0;
Stefan Assmann563988d2011-04-05 04:27:15 +00003994
3995 /* check for thermal sensor event */
Jeff Kirsher876d2d62011-10-21 20:01:34 +00003996 if (igb_thermal_sensor_event(hw,
3997 E1000_THSTAT_PWR_DOWN)) {
3998 netdev_err(netdev, "The network adapter was "
3999 "stopped because it overheated\n");
Carolyn Wyborny7ef5ed12011-03-12 08:59:47 +00004000 }
Stefan Assmann563988d2011-04-05 04:27:15 +00004001
Alexander Duyck527d47c2008-11-27 00:21:39 -08004002 /* Links status message must follow this format */
4003 printk(KERN_INFO "igb: %s NIC Link is Down\n",
4004 netdev->name);
Auke Kok9d5c8242008-01-24 02:22:38 -08004005 netif_carrier_off(netdev);
Alexander Duyck4b1a9872009-02-06 23:19:50 +00004006
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004007 igb_ping_all_vfs(adapter);
4008
Alexander Duyck4b1a9872009-02-06 23:19:50 +00004009 /* link state has changed, schedule phy info update */
Auke Kok9d5c8242008-01-24 02:22:38 -08004010 if (!test_bit(__IGB_DOWN, &adapter->state))
4011 mod_timer(&adapter->phy_info_timer,
4012 round_jiffies(jiffies + 2 * HZ));
Yan, Zheng749ab2c2012-01-04 20:23:37 +00004013
4014 pm_schedule_suspend(netdev->dev.parent,
4015 MSEC_PER_SEC * 5);
Auke Kok9d5c8242008-01-24 02:22:38 -08004016 }
4017 }
4018
Eric Dumazet12dcd862010-10-15 17:27:10 +00004019 spin_lock(&adapter->stats64_lock);
4020 igb_update_stats(adapter, &adapter->stats64);
4021 spin_unlock(&adapter->stats64_lock);
Auke Kok9d5c8242008-01-24 02:22:38 -08004022
Alexander Duyckdbabb062009-11-12 18:38:16 +00004023 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00004024 struct igb_ring *tx_ring = adapter->tx_ring[i];
Alexander Duyckdbabb062009-11-12 18:38:16 +00004025 if (!netif_carrier_ok(netdev)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004026 /* We've lost link, so the controller stops DMA,
4027 * but we've got queued Tx work that's never going
4028 * to get done, so reset controller to flush Tx.
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004029 * (Do the reset outside of interrupt context).
4030 */
Alexander Duyckdbabb062009-11-12 18:38:16 +00004031 if (igb_desc_unused(tx_ring) + 1 < tx_ring->count) {
4032 adapter->tx_timeout_count++;
4033 schedule_work(&adapter->reset_task);
4034 /* return immediately since reset is imminent */
4035 return;
4036 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004037 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004038
Alexander Duyckdbabb062009-11-12 18:38:16 +00004039 /* Force detection of hung controller every watchdog period */
Alexander Duyck6d095fa2011-08-26 07:46:19 +00004040 set_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
Alexander Duyckdbabb062009-11-12 18:38:16 +00004041 }
Alexander Duyckf7ba2052009-10-27 23:48:51 +00004042
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004043 /* Cause software interrupt to ensure Rx ring is cleaned */
Alexander Duyck7a6ea552008-08-26 04:25:03 -07004044 if (adapter->msix_entries) {
Alexander Duyck047e0032009-10-27 15:49:27 +00004045 u32 eics = 0;
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00004046 for (i = 0; i < adapter->num_q_vectors; i++)
4047 eics |= adapter->q_vector[i]->eims_value;
Alexander Duyck7a6ea552008-08-26 04:25:03 -07004048 wr32(E1000_EICS, eics);
4049 } else {
4050 wr32(E1000_ICS, E1000_ICS_RXDMT0);
4051 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004052
Greg Rose13800462010-11-06 02:08:26 +00004053 igb_spoof_check(adapter);
Matthew Vickfc580752012-12-13 07:20:35 +00004054 igb_ptp_rx_hang(adapter);
Greg Rose13800462010-11-06 02:08:26 +00004055
Auke Kok9d5c8242008-01-24 02:22:38 -08004056 /* Reset the timer */
4057 if (!test_bit(__IGB_DOWN, &adapter->state))
4058 mod_timer(&adapter->watchdog_timer,
4059 round_jiffies(jiffies + 2 * HZ));
4060}
4061
4062enum latency_range {
4063 lowest_latency = 0,
4064 low_latency = 1,
4065 bulk_latency = 2,
4066 latency_invalid = 255
4067};
4068
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004069/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004070 * igb_update_ring_itr - update the dynamic ITR value based on packet size
4071 * @q_vector: pointer to q_vector
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004072 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004073 * Stores a new ITR value based on strictly on packet size. This
4074 * algorithm is less sophisticated than that used in igb_update_itr,
4075 * due to the difficulty of synchronizing statistics across multiple
4076 * receive rings. The divisors and thresholds used by this function
4077 * were determined based on theoretical maximum wire speed and testing
4078 * data, in order to minimize response time while increasing bulk
4079 * throughput.
4080 * This functionality is controlled by the InterruptThrottleRate module
4081 * parameter (see igb_param.c)
4082 * NOTE: This function is called only when operating in a multiqueue
4083 * receive environment.
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004084 **/
Alexander Duyck047e0032009-10-27 15:49:27 +00004085static void igb_update_ring_itr(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08004086{
Alexander Duyck047e0032009-10-27 15:49:27 +00004087 int new_val = q_vector->itr_val;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004088 int avg_wire_size = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +00004089 struct igb_adapter *adapter = q_vector->adapter;
Eric Dumazet12dcd862010-10-15 17:27:10 +00004090 unsigned int packets;
Auke Kok9d5c8242008-01-24 02:22:38 -08004091
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004092 /* For non-gigabit speeds, just fix the interrupt rate at 4000
4093 * ints/sec - ITR timer value of 120 ticks.
4094 */
4095 if (adapter->link_speed != SPEED_1000) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00004096 new_val = IGB_4K_ITR;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004097 goto set_itr_val;
4098 }
Alexander Duyck047e0032009-10-27 15:49:27 +00004099
Alexander Duyck0ba82992011-08-26 07:45:47 +00004100 packets = q_vector->rx.total_packets;
4101 if (packets)
4102 avg_wire_size = q_vector->rx.total_bytes / packets;
Eric Dumazet12dcd862010-10-15 17:27:10 +00004103
Alexander Duyck0ba82992011-08-26 07:45:47 +00004104 packets = q_vector->tx.total_packets;
4105 if (packets)
4106 avg_wire_size = max_t(u32, avg_wire_size,
4107 q_vector->tx.total_bytes / packets);
Alexander Duyck047e0032009-10-27 15:49:27 +00004108
4109 /* if avg_wire_size isn't set no work was done */
4110 if (!avg_wire_size)
4111 goto clear_counts;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004112
4113 /* Add 24 bytes to size to account for CRC, preamble, and gap */
4114 avg_wire_size += 24;
4115
4116 /* Don't starve jumbo frames */
4117 avg_wire_size = min(avg_wire_size, 3000);
4118
4119 /* Give a little boost to mid-size frames */
4120 if ((avg_wire_size > 300) && (avg_wire_size < 1200))
4121 new_val = avg_wire_size / 3;
4122 else
4123 new_val = avg_wire_size / 2;
4124
Alexander Duyck0ba82992011-08-26 07:45:47 +00004125 /* conservative mode (itr 3) eliminates the lowest_latency setting */
4126 if (new_val < IGB_20K_ITR &&
4127 ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
4128 (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
4129 new_val = IGB_20K_ITR;
Nick Nunleyabe1c362010-02-17 01:03:19 +00004130
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004131set_itr_val:
Alexander Duyck047e0032009-10-27 15:49:27 +00004132 if (new_val != q_vector->itr_val) {
4133 q_vector->itr_val = new_val;
4134 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08004135 }
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004136clear_counts:
Alexander Duyck0ba82992011-08-26 07:45:47 +00004137 q_vector->rx.total_bytes = 0;
4138 q_vector->rx.total_packets = 0;
4139 q_vector->tx.total_bytes = 0;
4140 q_vector->tx.total_packets = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004141}
4142
4143/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004144 * igb_update_itr - update the dynamic ITR value based on statistics
4145 * @q_vector: pointer to q_vector
4146 * @ring_container: ring info to update the itr for
4147 *
4148 * Stores a new ITR value based on packets and byte
4149 * counts during the last interrupt. The advantage of per interrupt
4150 * computation is faster updates and more accurate ITR for the current
4151 * traffic pattern. Constants in this function were computed
4152 * based on theoretical maximum wire speed and thresholds were set based
4153 * on testing data as well as attempting to minimize response time
4154 * while increasing bulk throughput.
4155 * this functionality is controlled by the InterruptThrottleRate module
4156 * parameter (see igb_param.c)
4157 * NOTE: These calculations are only valid when operating in a single-
4158 * queue environment.
Auke Kok9d5c8242008-01-24 02:22:38 -08004159 **/
Alexander Duyck0ba82992011-08-26 07:45:47 +00004160static void igb_update_itr(struct igb_q_vector *q_vector,
4161 struct igb_ring_container *ring_container)
Auke Kok9d5c8242008-01-24 02:22:38 -08004162{
Alexander Duyck0ba82992011-08-26 07:45:47 +00004163 unsigned int packets = ring_container->total_packets;
4164 unsigned int bytes = ring_container->total_bytes;
4165 u8 itrval = ring_container->itr;
Auke Kok9d5c8242008-01-24 02:22:38 -08004166
Alexander Duyck0ba82992011-08-26 07:45:47 +00004167 /* no packets, exit with status unchanged */
Auke Kok9d5c8242008-01-24 02:22:38 -08004168 if (packets == 0)
Alexander Duyck0ba82992011-08-26 07:45:47 +00004169 return;
Auke Kok9d5c8242008-01-24 02:22:38 -08004170
Alexander Duyck0ba82992011-08-26 07:45:47 +00004171 switch (itrval) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004172 case lowest_latency:
4173 /* handle TSO and jumbo frames */
4174 if (bytes/packets > 8000)
Alexander Duyck0ba82992011-08-26 07:45:47 +00004175 itrval = bulk_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08004176 else if ((packets < 5) && (bytes > 512))
Alexander Duyck0ba82992011-08-26 07:45:47 +00004177 itrval = low_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08004178 break;
4179 case low_latency: /* 50 usec aka 20000 ints/s */
4180 if (bytes > 10000) {
4181 /* this if handles the TSO accounting */
4182 if (bytes/packets > 8000) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00004183 itrval = bulk_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08004184 } else if ((packets < 10) || ((bytes/packets) > 1200)) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00004185 itrval = bulk_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08004186 } else if ((packets > 35)) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00004187 itrval = lowest_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08004188 }
4189 } else if (bytes/packets > 2000) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00004190 itrval = bulk_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08004191 } else if (packets <= 2 && bytes < 512) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00004192 itrval = lowest_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08004193 }
4194 break;
4195 case bulk_latency: /* 250 usec aka 4000 ints/s */
4196 if (bytes > 25000) {
4197 if (packets > 35)
Alexander Duyck0ba82992011-08-26 07:45:47 +00004198 itrval = low_latency;
Alexander Duyck1e5c3d22009-02-12 18:17:21 +00004199 } else if (bytes < 1500) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00004200 itrval = low_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08004201 }
4202 break;
4203 }
4204
Alexander Duyck0ba82992011-08-26 07:45:47 +00004205 /* clear work counters since we have the values we need */
4206 ring_container->total_bytes = 0;
4207 ring_container->total_packets = 0;
4208
4209 /* write updated itr to ring container */
4210 ring_container->itr = itrval;
Auke Kok9d5c8242008-01-24 02:22:38 -08004211}
4212
Alexander Duyck0ba82992011-08-26 07:45:47 +00004213static void igb_set_itr(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08004214{
Alexander Duyck0ba82992011-08-26 07:45:47 +00004215 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck047e0032009-10-27 15:49:27 +00004216 u32 new_itr = q_vector->itr_val;
Alexander Duyck0ba82992011-08-26 07:45:47 +00004217 u8 current_itr = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004218
4219 /* for non-gigabit speeds, just fix the interrupt rate at 4000 */
4220 if (adapter->link_speed != SPEED_1000) {
4221 current_itr = 0;
Alexander Duyck0ba82992011-08-26 07:45:47 +00004222 new_itr = IGB_4K_ITR;
Auke Kok9d5c8242008-01-24 02:22:38 -08004223 goto set_itr_now;
4224 }
4225
Alexander Duyck0ba82992011-08-26 07:45:47 +00004226 igb_update_itr(q_vector, &q_vector->tx);
4227 igb_update_itr(q_vector, &q_vector->rx);
Auke Kok9d5c8242008-01-24 02:22:38 -08004228
Alexander Duyck0ba82992011-08-26 07:45:47 +00004229 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
Auke Kok9d5c8242008-01-24 02:22:38 -08004230
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004231 /* conservative mode (itr 3) eliminates the lowest_latency setting */
Alexander Duyck0ba82992011-08-26 07:45:47 +00004232 if (current_itr == lowest_latency &&
4233 ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
4234 (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004235 current_itr = low_latency;
4236
Auke Kok9d5c8242008-01-24 02:22:38 -08004237 switch (current_itr) {
4238 /* counts and packets in update_itr are dependent on these numbers */
4239 case lowest_latency:
Alexander Duyck0ba82992011-08-26 07:45:47 +00004240 new_itr = IGB_70K_ITR; /* 70,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08004241 break;
4242 case low_latency:
Alexander Duyck0ba82992011-08-26 07:45:47 +00004243 new_itr = IGB_20K_ITR; /* 20,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08004244 break;
4245 case bulk_latency:
Alexander Duyck0ba82992011-08-26 07:45:47 +00004246 new_itr = IGB_4K_ITR; /* 4,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08004247 break;
4248 default:
4249 break;
4250 }
4251
4252set_itr_now:
Alexander Duyck047e0032009-10-27 15:49:27 +00004253 if (new_itr != q_vector->itr_val) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004254 /* this attempts to bias the interrupt rate towards Bulk
4255 * by adding intermediate steps when interrupt rate is
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004256 * increasing
4257 */
Alexander Duyck047e0032009-10-27 15:49:27 +00004258 new_itr = new_itr > q_vector->itr_val ?
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004259 max((new_itr * q_vector->itr_val) /
4260 (new_itr + (q_vector->itr_val >> 2)),
4261 new_itr) : new_itr;
Auke Kok9d5c8242008-01-24 02:22:38 -08004262 /* Don't write the value here; it resets the adapter's
4263 * internal timer, and causes us to delay far longer than
4264 * we should between interrupts. Instead, we write the ITR
4265 * value at the beginning of the next interrupt so the timing
4266 * ends up being correct.
4267 */
Alexander Duyck047e0032009-10-27 15:49:27 +00004268 q_vector->itr_val = new_itr;
4269 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08004270 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004271}
4272
Stephen Hemmingerc50b52a2012-01-18 22:13:26 +00004273static void igb_tx_ctxtdesc(struct igb_ring *tx_ring, u32 vlan_macip_lens,
4274 u32 type_tucmd, u32 mss_l4len_idx)
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004275{
4276 struct e1000_adv_tx_context_desc *context_desc;
4277 u16 i = tx_ring->next_to_use;
4278
4279 context_desc = IGB_TX_CTXTDESC(tx_ring, i);
4280
4281 i++;
4282 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
4283
4284 /* set bits to identify this as an advanced context descriptor */
4285 type_tucmd |= E1000_TXD_CMD_DEXT | E1000_ADVTXD_DTYP_CTXT;
4286
4287 /* For 82575, context index must be unique per ring. */
Alexander Duyck866cff02011-08-26 07:45:36 +00004288 if (test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004289 mss_l4len_idx |= tx_ring->reg_idx << 4;
4290
4291 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
4292 context_desc->seqnum_seed = 0;
4293 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd);
4294 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
4295}
4296
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004297static int igb_tso(struct igb_ring *tx_ring,
4298 struct igb_tx_buffer *first,
4299 u8 *hdr_len)
Auke Kok9d5c8242008-01-24 02:22:38 -08004300{
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004301 struct sk_buff *skb = first->skb;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004302 u32 vlan_macip_lens, type_tucmd;
4303 u32 mss_l4len_idx, l4len;
4304
Alexander Duycked6aa102012-11-13 04:03:22 +00004305 if (skb->ip_summed != CHECKSUM_PARTIAL)
4306 return 0;
4307
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004308 if (!skb_is_gso(skb))
4309 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004310
4311 if (skb_header_cloned(skb)) {
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004312 int err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
Auke Kok9d5c8242008-01-24 02:22:38 -08004313 if (err)
4314 return err;
4315 }
4316
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004317 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
4318 type_tucmd = E1000_ADVTXD_TUCMD_L4T_TCP;
Auke Kok9d5c8242008-01-24 02:22:38 -08004319
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004320 if (first->protocol == __constant_htons(ETH_P_IP)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004321 struct iphdr *iph = ip_hdr(skb);
4322 iph->tot_len = 0;
4323 iph->check = 0;
4324 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
4325 iph->daddr, 0,
4326 IPPROTO_TCP,
4327 0);
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004328 type_tucmd |= E1000_ADVTXD_TUCMD_IPV4;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004329 first->tx_flags |= IGB_TX_FLAGS_TSO |
4330 IGB_TX_FLAGS_CSUM |
4331 IGB_TX_FLAGS_IPV4;
Sridhar Samudrala8e1e8a42010-01-23 02:02:21 -08004332 } else if (skb_is_gso_v6(skb)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004333 ipv6_hdr(skb)->payload_len = 0;
4334 tcp_hdr(skb)->check = ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
4335 &ipv6_hdr(skb)->daddr,
4336 0, IPPROTO_TCP, 0);
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004337 first->tx_flags |= IGB_TX_FLAGS_TSO |
4338 IGB_TX_FLAGS_CSUM;
Auke Kok9d5c8242008-01-24 02:22:38 -08004339 }
4340
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004341 /* compute header lengths */
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004342 l4len = tcp_hdrlen(skb);
4343 *hdr_len = skb_transport_offset(skb) + l4len;
Auke Kok9d5c8242008-01-24 02:22:38 -08004344
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004345 /* update gso size and bytecount with header size */
4346 first->gso_segs = skb_shinfo(skb)->gso_segs;
4347 first->bytecount += (first->gso_segs - 1) * *hdr_len;
4348
Auke Kok9d5c8242008-01-24 02:22:38 -08004349 /* MSS L4LEN IDX */
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004350 mss_l4len_idx = l4len << E1000_ADVTXD_L4LEN_SHIFT;
4351 mss_l4len_idx |= skb_shinfo(skb)->gso_size << E1000_ADVTXD_MSS_SHIFT;
Auke Kok9d5c8242008-01-24 02:22:38 -08004352
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004353 /* VLAN MACLEN IPLEN */
4354 vlan_macip_lens = skb_network_header_len(skb);
4355 vlan_macip_lens |= skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004356 vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
Auke Kok9d5c8242008-01-24 02:22:38 -08004357
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004358 igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, mss_l4len_idx);
Auke Kok9d5c8242008-01-24 02:22:38 -08004359
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004360 return 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08004361}
4362
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004363static void igb_tx_csum(struct igb_ring *tx_ring, struct igb_tx_buffer *first)
Auke Kok9d5c8242008-01-24 02:22:38 -08004364{
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004365 struct sk_buff *skb = first->skb;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004366 u32 vlan_macip_lens = 0;
4367 u32 mss_l4len_idx = 0;
4368 u32 type_tucmd = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004369
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004370 if (skb->ip_summed != CHECKSUM_PARTIAL) {
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004371 if (!(first->tx_flags & IGB_TX_FLAGS_VLAN))
4372 return;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004373 } else {
4374 u8 l4_hdr = 0;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004375 switch (first->protocol) {
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004376 case __constant_htons(ETH_P_IP):
4377 vlan_macip_lens |= skb_network_header_len(skb);
4378 type_tucmd |= E1000_ADVTXD_TUCMD_IPV4;
4379 l4_hdr = ip_hdr(skb)->protocol;
4380 break;
4381 case __constant_htons(ETH_P_IPV6):
4382 vlan_macip_lens |= skb_network_header_len(skb);
4383 l4_hdr = ipv6_hdr(skb)->nexthdr;
4384 break;
4385 default:
4386 if (unlikely(net_ratelimit())) {
4387 dev_warn(tx_ring->dev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004388 "partial checksum but proto=%x!\n",
4389 first->protocol);
Arthur Jonesfa4a7ef2009-03-21 16:55:07 -07004390 }
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004391 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08004392 }
4393
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004394 switch (l4_hdr) {
4395 case IPPROTO_TCP:
4396 type_tucmd |= E1000_ADVTXD_TUCMD_L4T_TCP;
4397 mss_l4len_idx = tcp_hdrlen(skb) <<
4398 E1000_ADVTXD_L4LEN_SHIFT;
4399 break;
4400 case IPPROTO_SCTP:
4401 type_tucmd |= E1000_ADVTXD_TUCMD_L4T_SCTP;
4402 mss_l4len_idx = sizeof(struct sctphdr) <<
4403 E1000_ADVTXD_L4LEN_SHIFT;
4404 break;
4405 case IPPROTO_UDP:
4406 mss_l4len_idx = sizeof(struct udphdr) <<
4407 E1000_ADVTXD_L4LEN_SHIFT;
4408 break;
4409 default:
4410 if (unlikely(net_ratelimit())) {
4411 dev_warn(tx_ring->dev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004412 "partial checksum but l4 proto=%x!\n",
4413 l4_hdr);
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004414 }
4415 break;
4416 }
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004417
4418 /* update TX checksum flag */
4419 first->tx_flags |= IGB_TX_FLAGS_CSUM;
Auke Kok9d5c8242008-01-24 02:22:38 -08004420 }
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004421
4422 vlan_macip_lens |= skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004423 vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004424
4425 igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, mss_l4len_idx);
Auke Kok9d5c8242008-01-24 02:22:38 -08004426}
4427
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004428#define IGB_SET_FLAG(_input, _flag, _result) \
4429 ((_flag <= _result) ? \
4430 ((u32)(_input & _flag) * (_result / _flag)) : \
4431 ((u32)(_input & _flag) / (_flag / _result)))
4432
4433static u32 igb_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
Alexander Duycke032afc2011-08-26 07:44:48 +00004434{
4435 /* set type for advanced descriptor with frame checksum insertion */
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004436 u32 cmd_type = E1000_ADVTXD_DTYP_DATA |
4437 E1000_ADVTXD_DCMD_DEXT |
4438 E1000_ADVTXD_DCMD_IFCS;
Alexander Duycke032afc2011-08-26 07:44:48 +00004439
4440 /* set HW vlan bit if vlan is present */
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004441 cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_VLAN,
4442 (E1000_ADVTXD_DCMD_VLE));
Alexander Duycke032afc2011-08-26 07:44:48 +00004443
4444 /* set segmentation bits for TSO */
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004445 cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_TSO,
4446 (E1000_ADVTXD_DCMD_TSE));
4447
4448 /* set timestamp bit if present */
4449 cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_TSTAMP,
4450 (E1000_ADVTXD_MAC_TSTAMP));
4451
4452 /* insert frame checksum */
4453 cmd_type ^= IGB_SET_FLAG(skb->no_fcs, 1, E1000_ADVTXD_DCMD_IFCS);
Alexander Duycke032afc2011-08-26 07:44:48 +00004454
4455 return cmd_type;
4456}
4457
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004458static void igb_tx_olinfo_status(struct igb_ring *tx_ring,
4459 union e1000_adv_tx_desc *tx_desc,
4460 u32 tx_flags, unsigned int paylen)
Alexander Duycke032afc2011-08-26 07:44:48 +00004461{
4462 u32 olinfo_status = paylen << E1000_ADVTXD_PAYLEN_SHIFT;
4463
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004464 /* 82575 requires a unique index per ring */
4465 if (test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
Alexander Duycke032afc2011-08-26 07:44:48 +00004466 olinfo_status |= tx_ring->reg_idx << 4;
4467
4468 /* insert L4 checksum */
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004469 olinfo_status |= IGB_SET_FLAG(tx_flags,
4470 IGB_TX_FLAGS_CSUM,
4471 (E1000_TXD_POPTS_TXSM << 8));
Alexander Duycke032afc2011-08-26 07:44:48 +00004472
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004473 /* insert IPv4 checksum */
4474 olinfo_status |= IGB_SET_FLAG(tx_flags,
4475 IGB_TX_FLAGS_IPV4,
4476 (E1000_TXD_POPTS_IXSM << 8));
Alexander Duycke032afc2011-08-26 07:44:48 +00004477
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004478 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Alexander Duycke032afc2011-08-26 07:44:48 +00004479}
4480
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004481static void igb_tx_map(struct igb_ring *tx_ring,
4482 struct igb_tx_buffer *first,
Alexander Duyckebe42d12011-08-26 07:45:09 +00004483 const u8 hdr_len)
Auke Kok9d5c8242008-01-24 02:22:38 -08004484{
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004485 struct sk_buff *skb = first->skb;
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00004486 struct igb_tx_buffer *tx_buffer;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004487 union e1000_adv_tx_desc *tx_desc;
Alexander Duyck80d07592012-11-13 04:03:24 +00004488 struct skb_frag_struct *frag;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004489 dma_addr_t dma;
Alexander Duyck80d07592012-11-13 04:03:24 +00004490 unsigned int data_len, size;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004491 u32 tx_flags = first->tx_flags;
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004492 u32 cmd_type = igb_tx_cmd_type(skb, tx_flags);
Alexander Duyckebe42d12011-08-26 07:45:09 +00004493 u16 i = tx_ring->next_to_use;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004494
4495 tx_desc = IGB_TX_DESC(tx_ring, i);
4496
Alexander Duyck80d07592012-11-13 04:03:24 +00004497 igb_tx_olinfo_status(tx_ring, tx_desc, tx_flags, skb->len - hdr_len);
4498
4499 size = skb_headlen(skb);
4500 data_len = skb->data_len;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004501
4502 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
Auke Kok9d5c8242008-01-24 02:22:38 -08004503
Alexander Duyck80d07592012-11-13 04:03:24 +00004504 tx_buffer = first;
Alexander Duyck2bbfebe2011-08-26 07:44:59 +00004505
Alexander Duyck80d07592012-11-13 04:03:24 +00004506 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
4507 if (dma_mapping_error(tx_ring->dev, dma))
4508 goto dma_error;
4509
4510 /* record length, and DMA address */
4511 dma_unmap_len_set(tx_buffer, len, size);
4512 dma_unmap_addr_set(tx_buffer, dma, dma);
4513
4514 tx_desc->read.buffer_addr = cpu_to_le64(dma);
4515
Alexander Duyckebe42d12011-08-26 07:45:09 +00004516 while (unlikely(size > IGB_MAX_DATA_PER_TXD)) {
4517 tx_desc->read.cmd_type_len =
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004518 cpu_to_le32(cmd_type ^ IGB_MAX_DATA_PER_TXD);
Auke Kok9d5c8242008-01-24 02:22:38 -08004519
Alexander Duyckebe42d12011-08-26 07:45:09 +00004520 i++;
4521 tx_desc++;
4522 if (i == tx_ring->count) {
4523 tx_desc = IGB_TX_DESC(tx_ring, 0);
4524 i = 0;
4525 }
Alexander Duyck80d07592012-11-13 04:03:24 +00004526 tx_desc->read.olinfo_status = 0;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004527
4528 dma += IGB_MAX_DATA_PER_TXD;
4529 size -= IGB_MAX_DATA_PER_TXD;
4530
Alexander Duyckebe42d12011-08-26 07:45:09 +00004531 tx_desc->read.buffer_addr = cpu_to_le64(dma);
4532 }
4533
4534 if (likely(!data_len))
4535 break;
4536
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004537 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
Alexander Duyckebe42d12011-08-26 07:45:09 +00004538
Alexander Duyck65689fe2009-03-20 00:17:43 +00004539 i++;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004540 tx_desc++;
4541 if (i == tx_ring->count) {
4542 tx_desc = IGB_TX_DESC(tx_ring, 0);
Alexander Duyck65689fe2009-03-20 00:17:43 +00004543 i = 0;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004544 }
Alexander Duyck80d07592012-11-13 04:03:24 +00004545 tx_desc->read.olinfo_status = 0;
Alexander Duyck65689fe2009-03-20 00:17:43 +00004546
Eric Dumazet9e903e02011-10-18 21:00:24 +00004547 size = skb_frag_size(frag);
Alexander Duyckebe42d12011-08-26 07:45:09 +00004548 data_len -= size;
4549
4550 dma = skb_frag_dma_map(tx_ring->dev, frag, 0,
Alexander Duyck80d07592012-11-13 04:03:24 +00004551 size, DMA_TO_DEVICE);
Alexander Duyck6366ad32009-12-02 16:47:18 +00004552
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00004553 tx_buffer = &tx_ring->tx_buffer_info[i];
Auke Kok9d5c8242008-01-24 02:22:38 -08004554 }
4555
Alexander Duyckebe42d12011-08-26 07:45:09 +00004556 /* write last descriptor with RS and EOP bits */
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004557 cmd_type |= size | IGB_TXD_DCMD;
4558 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
Alexander Duyck8542db02011-08-26 07:44:43 +00004559
Alexander Duyck80d07592012-11-13 04:03:24 +00004560 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
4561
Alexander Duyck8542db02011-08-26 07:44:43 +00004562 /* set the timestamp */
4563 first->time_stamp = jiffies;
4564
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004565 /* Force memory writes to complete before letting h/w know there
Alexander Duyckebe42d12011-08-26 07:45:09 +00004566 * are new descriptors to fetch. (Only applicable for weak-ordered
4567 * memory model archs, such as IA-64).
4568 *
4569 * We also need this memory barrier to make certain all of the
4570 * status bits have been updated before next_to_watch is written.
4571 */
Auke Kok9d5c8242008-01-24 02:22:38 -08004572 wmb();
4573
Alexander Duyckebe42d12011-08-26 07:45:09 +00004574 /* set next_to_watch value indicating a packet is present */
4575 first->next_to_watch = tx_desc;
4576
4577 i++;
4578 if (i == tx_ring->count)
4579 i = 0;
4580
Auke Kok9d5c8242008-01-24 02:22:38 -08004581 tx_ring->next_to_use = i;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004582
Alexander Duyckfce99e32009-10-27 15:51:27 +00004583 writel(i, tx_ring->tail);
Alexander Duyckebe42d12011-08-26 07:45:09 +00004584
Auke Kok9d5c8242008-01-24 02:22:38 -08004585 /* we need this if more than one processor can write to our tail
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004586 * at a time, it synchronizes IO on IA64/Altix systems
4587 */
Auke Kok9d5c8242008-01-24 02:22:38 -08004588 mmiowb();
Alexander Duyckebe42d12011-08-26 07:45:09 +00004589
4590 return;
4591
4592dma_error:
4593 dev_err(tx_ring->dev, "TX DMA map failed\n");
4594
4595 /* clear dma mappings for failed tx_buffer_info map */
4596 for (;;) {
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00004597 tx_buffer = &tx_ring->tx_buffer_info[i];
4598 igb_unmap_and_free_tx_resource(tx_ring, tx_buffer);
4599 if (tx_buffer == first)
Alexander Duyckebe42d12011-08-26 07:45:09 +00004600 break;
4601 if (i == 0)
4602 i = tx_ring->count;
4603 i--;
4604 }
4605
4606 tx_ring->next_to_use = i;
Auke Kok9d5c8242008-01-24 02:22:38 -08004607}
4608
Alexander Duyck6ad4edf2011-08-26 07:45:26 +00004609static int __igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
Auke Kok9d5c8242008-01-24 02:22:38 -08004610{
Alexander Duycke694e962009-10-27 15:53:06 +00004611 struct net_device *netdev = tx_ring->netdev;
4612
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004613 netif_stop_subqueue(netdev, tx_ring->queue_index);
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004614
Auke Kok9d5c8242008-01-24 02:22:38 -08004615 /* Herbert's original patch had:
4616 * smp_mb__after_netif_stop_queue();
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004617 * but since that doesn't exist yet, just open code it.
4618 */
Auke Kok9d5c8242008-01-24 02:22:38 -08004619 smp_mb();
4620
4621 /* We need to check again in a case another CPU has just
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004622 * made room available.
4623 */
Alexander Duyckc493ea42009-03-20 00:16:50 +00004624 if (igb_desc_unused(tx_ring) < size)
Auke Kok9d5c8242008-01-24 02:22:38 -08004625 return -EBUSY;
4626
4627 /* A reprieve! */
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004628 netif_wake_subqueue(netdev, tx_ring->queue_index);
Eric Dumazet12dcd862010-10-15 17:27:10 +00004629
4630 u64_stats_update_begin(&tx_ring->tx_syncp2);
4631 tx_ring->tx_stats.restart_queue2++;
4632 u64_stats_update_end(&tx_ring->tx_syncp2);
4633
Auke Kok9d5c8242008-01-24 02:22:38 -08004634 return 0;
4635}
4636
Alexander Duyck6ad4edf2011-08-26 07:45:26 +00004637static inline int igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
Auke Kok9d5c8242008-01-24 02:22:38 -08004638{
Alexander Duyckc493ea42009-03-20 00:16:50 +00004639 if (igb_desc_unused(tx_ring) >= size)
Auke Kok9d5c8242008-01-24 02:22:38 -08004640 return 0;
Alexander Duycke694e962009-10-27 15:53:06 +00004641 return __igb_maybe_stop_tx(tx_ring, size);
Auke Kok9d5c8242008-01-24 02:22:38 -08004642}
4643
Alexander Duyckcd392f52011-08-26 07:43:59 +00004644netdev_tx_t igb_xmit_frame_ring(struct sk_buff *skb,
4645 struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08004646{
Alexander Duyck8542db02011-08-26 07:44:43 +00004647 struct igb_tx_buffer *first;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004648 int tso;
Nick Nunley91d4ee32010-02-17 01:04:56 +00004649 u32 tx_flags = 0;
Alexander Duyck21ba6fe2013-02-09 04:27:48 +00004650 u16 count = TXD_USE_COUNT(skb_headlen(skb));
Alexander Duyck31f6adb2011-08-26 07:44:53 +00004651 __be16 protocol = vlan_get_protocol(skb);
Nick Nunley91d4ee32010-02-17 01:04:56 +00004652 u8 hdr_len = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004653
Alexander Duyck21ba6fe2013-02-09 04:27:48 +00004654 /* need: 1 descriptor per page * PAGE_SIZE/IGB_MAX_DATA_PER_TXD,
4655 * + 1 desc for skb_headlen/IGB_MAX_DATA_PER_TXD,
Auke Kok9d5c8242008-01-24 02:22:38 -08004656 * + 2 desc gap to keep tail from touching head,
Auke Kok9d5c8242008-01-24 02:22:38 -08004657 * + 1 desc for context descriptor,
Alexander Duyck21ba6fe2013-02-09 04:27:48 +00004658 * otherwise try next time
4659 */
4660 if (NETDEV_FRAG_PAGE_MAX_SIZE > IGB_MAX_DATA_PER_TXD) {
4661 unsigned short f;
4662 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
4663 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
4664 } else {
4665 count += skb_shinfo(skb)->nr_frags;
4666 }
4667
4668 if (igb_maybe_stop_tx(tx_ring, count + 3)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004669 /* this is a hard error */
Auke Kok9d5c8242008-01-24 02:22:38 -08004670 return NETDEV_TX_BUSY;
4671 }
Patrick Ohly33af6bc2009-02-12 05:03:43 +00004672
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004673 /* record the location of the first descriptor for this packet */
4674 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
4675 first->skb = skb;
4676 first->bytecount = skb->len;
4677 first->gso_segs = 1;
4678
Matthew Vickb66e2392012-12-13 07:20:33 +00004679 skb_tx_timestamp(skb);
4680
Alexander Duyckb646c222013-02-07 08:55:46 +00004681 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
4682 struct igb_adapter *adapter = netdev_priv(tx_ring->netdev);
Matthew Vick1f6e8172012-08-18 07:26:33 +00004683
Alexander Duyckb646c222013-02-07 08:55:46 +00004684 if (!(adapter->ptp_tx_skb)) {
4685 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
4686 tx_flags |= IGB_TX_FLAGS_TSTAMP;
4687
4688 adapter->ptp_tx_skb = skb_get(skb);
4689 adapter->ptp_tx_start = jiffies;
4690 if (adapter->hw.mac.type == e1000_82576)
4691 schedule_work(&adapter->ptp_tx_work);
4692 }
Patrick Ohly33af6bc2009-02-12 05:03:43 +00004693 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004694
Jesse Grosseab6d182010-10-20 13:56:03 +00004695 if (vlan_tx_tag_present(skb)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004696 tx_flags |= IGB_TX_FLAGS_VLAN;
4697 tx_flags |= (vlan_tx_tag_get(skb) << IGB_TX_FLAGS_VLAN_SHIFT);
4698 }
4699
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004700 /* record initial flags and protocol */
4701 first->tx_flags = tx_flags;
4702 first->protocol = protocol;
Alexander Duyckcdfd01fc2009-10-27 23:50:57 +00004703
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004704 tso = igb_tso(tx_ring, first, &hdr_len);
4705 if (tso < 0)
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004706 goto out_drop;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004707 else if (!tso)
4708 igb_tx_csum(tx_ring, first);
Auke Kok9d5c8242008-01-24 02:22:38 -08004709
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004710 igb_tx_map(tx_ring, first, hdr_len);
Alexander Duyck85ad76b2009-10-27 15:52:46 +00004711
4712 /* Make sure there is space in the ring for the next send. */
Alexander Duyck21ba6fe2013-02-09 04:27:48 +00004713 igb_maybe_stop_tx(tx_ring, DESC_NEEDED);
Alexander Duyck85ad76b2009-10-27 15:52:46 +00004714
Auke Kok9d5c8242008-01-24 02:22:38 -08004715 return NETDEV_TX_OK;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004716
4717out_drop:
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004718 igb_unmap_and_free_tx_resource(tx_ring, first);
4719
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004720 return NETDEV_TX_OK;
Auke Kok9d5c8242008-01-24 02:22:38 -08004721}
4722
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00004723static inline struct igb_ring *igb_tx_queue_mapping(struct igb_adapter *adapter,
4724 struct sk_buff *skb)
4725{
4726 unsigned int r_idx = skb->queue_mapping;
4727
4728 if (r_idx >= adapter->num_tx_queues)
4729 r_idx = r_idx % adapter->num_tx_queues;
4730
4731 return adapter->tx_ring[r_idx];
4732}
4733
Alexander Duyckcd392f52011-08-26 07:43:59 +00004734static netdev_tx_t igb_xmit_frame(struct sk_buff *skb,
4735 struct net_device *netdev)
Auke Kok9d5c8242008-01-24 02:22:38 -08004736{
4737 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyckb1a436c2009-10-27 15:54:43 +00004738
4739 if (test_bit(__IGB_DOWN, &adapter->state)) {
4740 dev_kfree_skb_any(skb);
4741 return NETDEV_TX_OK;
4742 }
4743
4744 if (skb->len <= 0) {
4745 dev_kfree_skb_any(skb);
4746 return NETDEV_TX_OK;
4747 }
4748
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004749 /* The minimum packet size with TCTL.PSP set is 17 so pad the skb
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00004750 * in order to meet this minimum size requirement.
4751 */
Tushar Daveea5ceea2012-09-14 03:43:43 +00004752 if (unlikely(skb->len < 17)) {
4753 if (skb_pad(skb, 17 - skb->len))
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00004754 return NETDEV_TX_OK;
4755 skb->len = 17;
Tushar Daveea5ceea2012-09-14 03:43:43 +00004756 skb_set_tail_pointer(skb, 17);
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00004757 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004758
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00004759 return igb_xmit_frame_ring(skb, igb_tx_queue_mapping(adapter, skb));
Auke Kok9d5c8242008-01-24 02:22:38 -08004760}
4761
4762/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004763 * igb_tx_timeout - Respond to a Tx Hang
4764 * @netdev: network interface device structure
Auke Kok9d5c8242008-01-24 02:22:38 -08004765 **/
4766static void igb_tx_timeout(struct net_device *netdev)
4767{
4768 struct igb_adapter *adapter = netdev_priv(netdev);
4769 struct e1000_hw *hw = &adapter->hw;
4770
4771 /* Do the reset outside of interrupt context */
4772 adapter->tx_timeout_count++;
Alexander Duyckf7ba2052009-10-27 23:48:51 +00004773
Alexander Duyck06218a82011-08-26 07:46:55 +00004774 if (hw->mac.type >= e1000_82580)
Alexander Duyck55cac242009-11-19 12:42:21 +00004775 hw->dev_spec._82575.global_device_reset = true;
4776
Auke Kok9d5c8242008-01-24 02:22:38 -08004777 schedule_work(&adapter->reset_task);
Alexander Duyck265de402009-02-06 23:22:52 +00004778 wr32(E1000_EICS,
4779 (adapter->eims_enable_mask & ~adapter->eims_other));
Auke Kok9d5c8242008-01-24 02:22:38 -08004780}
4781
4782static void igb_reset_task(struct work_struct *work)
4783{
4784 struct igb_adapter *adapter;
4785 adapter = container_of(work, struct igb_adapter, reset_task);
4786
Taku Izumic97ec422010-04-27 14:39:30 +00004787 igb_dump(adapter);
4788 netdev_err(adapter->netdev, "Reset adapter\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08004789 igb_reinit_locked(adapter);
4790}
4791
4792/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004793 * igb_get_stats64 - Get System Network Statistics
4794 * @netdev: network interface device structure
4795 * @stats: rtnl_link_stats64 pointer
Auke Kok9d5c8242008-01-24 02:22:38 -08004796 **/
Eric Dumazet12dcd862010-10-15 17:27:10 +00004797static struct rtnl_link_stats64 *igb_get_stats64(struct net_device *netdev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004798 struct rtnl_link_stats64 *stats)
Auke Kok9d5c8242008-01-24 02:22:38 -08004799{
Eric Dumazet12dcd862010-10-15 17:27:10 +00004800 struct igb_adapter *adapter = netdev_priv(netdev);
4801
4802 spin_lock(&adapter->stats64_lock);
4803 igb_update_stats(adapter, &adapter->stats64);
4804 memcpy(stats, &adapter->stats64, sizeof(*stats));
4805 spin_unlock(&adapter->stats64_lock);
4806
4807 return stats;
Auke Kok9d5c8242008-01-24 02:22:38 -08004808}
4809
4810/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004811 * igb_change_mtu - Change the Maximum Transfer Unit
4812 * @netdev: network interface device structure
4813 * @new_mtu: new value for maximum frame size
Auke Kok9d5c8242008-01-24 02:22:38 -08004814 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004815 * Returns 0 on success, negative on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08004816 **/
4817static int igb_change_mtu(struct net_device *netdev, int new_mtu)
4818{
4819 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck090b1792009-10-27 23:51:55 +00004820 struct pci_dev *pdev = adapter->pdev;
Alexander Duyck153285f2011-08-26 07:43:32 +00004821 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
Auke Kok9d5c8242008-01-24 02:22:38 -08004822
Alexander Duyckc809d222009-10-27 23:52:13 +00004823 if ((new_mtu < 68) || (max_frame > MAX_JUMBO_FRAME_SIZE)) {
Alexander Duyck090b1792009-10-27 23:51:55 +00004824 dev_err(&pdev->dev, "Invalid MTU setting\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08004825 return -EINVAL;
4826 }
4827
Alexander Duyck153285f2011-08-26 07:43:32 +00004828#define MAX_STD_JUMBO_FRAME_SIZE 9238
Auke Kok9d5c8242008-01-24 02:22:38 -08004829 if (max_frame > MAX_STD_JUMBO_FRAME_SIZE) {
Alexander Duyck090b1792009-10-27 23:51:55 +00004830 dev_err(&pdev->dev, "MTU > 9216 not supported.\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08004831 return -EINVAL;
4832 }
4833
Alexander Duyck2ccd9942013-07-16 00:20:34 +00004834 /* adjust max frame to be at least the size of a standard frame */
4835 if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
4836 max_frame = ETH_FRAME_LEN + ETH_FCS_LEN;
4837
Auke Kok9d5c8242008-01-24 02:22:38 -08004838 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
4839 msleep(1);
Alexander Duyck73cd78f2009-02-12 18:16:59 +00004840
Auke Kok9d5c8242008-01-24 02:22:38 -08004841 /* igb_down has a dependency on max_frame_size */
4842 adapter->max_frame_size = max_frame;
Alexander Duyck559e9c42009-10-27 23:52:50 +00004843
Alexander Duyck4c844852009-10-27 15:52:07 +00004844 if (netif_running(netdev))
4845 igb_down(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08004846
Alexander Duyck090b1792009-10-27 23:51:55 +00004847 dev_info(&pdev->dev, "changing MTU from %d to %d\n",
Auke Kok9d5c8242008-01-24 02:22:38 -08004848 netdev->mtu, new_mtu);
4849 netdev->mtu = new_mtu;
4850
4851 if (netif_running(netdev))
4852 igb_up(adapter);
4853 else
4854 igb_reset(adapter);
4855
4856 clear_bit(__IGB_RESETTING, &adapter->state);
4857
4858 return 0;
4859}
4860
4861/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004862 * igb_update_stats - Update the board statistics counters
4863 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08004864 **/
Eric Dumazet12dcd862010-10-15 17:27:10 +00004865void igb_update_stats(struct igb_adapter *adapter,
4866 struct rtnl_link_stats64 *net_stats)
Auke Kok9d5c8242008-01-24 02:22:38 -08004867{
4868 struct e1000_hw *hw = &adapter->hw;
4869 struct pci_dev *pdev = adapter->pdev;
Mitch Williamsfa3d9a62010-03-23 18:34:38 +00004870 u32 reg, mpc;
Auke Kok9d5c8242008-01-24 02:22:38 -08004871 u16 phy_tmp;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004872 int i;
4873 u64 bytes, packets;
Eric Dumazet12dcd862010-10-15 17:27:10 +00004874 unsigned int start;
4875 u64 _bytes, _packets;
Auke Kok9d5c8242008-01-24 02:22:38 -08004876
4877#define PHY_IDLE_ERROR_COUNT_MASK 0x00FF
4878
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004879 /* Prevent stats update while adapter is being reset, or if the pci
Auke Kok9d5c8242008-01-24 02:22:38 -08004880 * connection is down.
4881 */
4882 if (adapter->link_speed == 0)
4883 return;
4884 if (pci_channel_offline(pdev))
4885 return;
4886
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004887 bytes = 0;
4888 packets = 0;
Akeem G Abodunrin7f901282013-06-27 09:10:23 +00004889
4890 rcu_read_lock();
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004891 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckae1c07a2012-08-08 05:23:22 +00004892 u32 rqdpc = rd32(E1000_RQDPC(i));
Alexander Duyck3025a442010-02-17 01:02:39 +00004893 struct igb_ring *ring = adapter->rx_ring[i];
Eric Dumazet12dcd862010-10-15 17:27:10 +00004894
Alexander Duyckae1c07a2012-08-08 05:23:22 +00004895 if (rqdpc) {
4896 ring->rx_stats.drops += rqdpc;
4897 net_stats->rx_fifo_errors += rqdpc;
4898 }
Eric Dumazet12dcd862010-10-15 17:27:10 +00004899
4900 do {
4901 start = u64_stats_fetch_begin_bh(&ring->rx_syncp);
4902 _bytes = ring->rx_stats.bytes;
4903 _packets = ring->rx_stats.packets;
4904 } while (u64_stats_fetch_retry_bh(&ring->rx_syncp, start));
4905 bytes += _bytes;
4906 packets += _packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004907 }
4908
Alexander Duyck128e45e2009-11-12 18:37:38 +00004909 net_stats->rx_bytes = bytes;
4910 net_stats->rx_packets = packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004911
4912 bytes = 0;
4913 packets = 0;
4914 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00004915 struct igb_ring *ring = adapter->tx_ring[i];
Eric Dumazet12dcd862010-10-15 17:27:10 +00004916 do {
4917 start = u64_stats_fetch_begin_bh(&ring->tx_syncp);
4918 _bytes = ring->tx_stats.bytes;
4919 _packets = ring->tx_stats.packets;
4920 } while (u64_stats_fetch_retry_bh(&ring->tx_syncp, start));
4921 bytes += _bytes;
4922 packets += _packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004923 }
Alexander Duyck128e45e2009-11-12 18:37:38 +00004924 net_stats->tx_bytes = bytes;
4925 net_stats->tx_packets = packets;
Akeem G Abodunrin7f901282013-06-27 09:10:23 +00004926 rcu_read_unlock();
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004927
4928 /* read stats registers */
Auke Kok9d5c8242008-01-24 02:22:38 -08004929 adapter->stats.crcerrs += rd32(E1000_CRCERRS);
4930 adapter->stats.gprc += rd32(E1000_GPRC);
4931 adapter->stats.gorc += rd32(E1000_GORCL);
4932 rd32(E1000_GORCH); /* clear GORCL */
4933 adapter->stats.bprc += rd32(E1000_BPRC);
4934 adapter->stats.mprc += rd32(E1000_MPRC);
4935 adapter->stats.roc += rd32(E1000_ROC);
4936
4937 adapter->stats.prc64 += rd32(E1000_PRC64);
4938 adapter->stats.prc127 += rd32(E1000_PRC127);
4939 adapter->stats.prc255 += rd32(E1000_PRC255);
4940 adapter->stats.prc511 += rd32(E1000_PRC511);
4941 adapter->stats.prc1023 += rd32(E1000_PRC1023);
4942 adapter->stats.prc1522 += rd32(E1000_PRC1522);
4943 adapter->stats.symerrs += rd32(E1000_SYMERRS);
4944 adapter->stats.sec += rd32(E1000_SEC);
4945
Mitch Williamsfa3d9a62010-03-23 18:34:38 +00004946 mpc = rd32(E1000_MPC);
4947 adapter->stats.mpc += mpc;
4948 net_stats->rx_fifo_errors += mpc;
Auke Kok9d5c8242008-01-24 02:22:38 -08004949 adapter->stats.scc += rd32(E1000_SCC);
4950 adapter->stats.ecol += rd32(E1000_ECOL);
4951 adapter->stats.mcc += rd32(E1000_MCC);
4952 adapter->stats.latecol += rd32(E1000_LATECOL);
4953 adapter->stats.dc += rd32(E1000_DC);
4954 adapter->stats.rlec += rd32(E1000_RLEC);
4955 adapter->stats.xonrxc += rd32(E1000_XONRXC);
4956 adapter->stats.xontxc += rd32(E1000_XONTXC);
4957 adapter->stats.xoffrxc += rd32(E1000_XOFFRXC);
4958 adapter->stats.xofftxc += rd32(E1000_XOFFTXC);
4959 adapter->stats.fcruc += rd32(E1000_FCRUC);
4960 adapter->stats.gptc += rd32(E1000_GPTC);
4961 adapter->stats.gotc += rd32(E1000_GOTCL);
4962 rd32(E1000_GOTCH); /* clear GOTCL */
Mitch Williamsfa3d9a62010-03-23 18:34:38 +00004963 adapter->stats.rnbc += rd32(E1000_RNBC);
Auke Kok9d5c8242008-01-24 02:22:38 -08004964 adapter->stats.ruc += rd32(E1000_RUC);
4965 adapter->stats.rfc += rd32(E1000_RFC);
4966 adapter->stats.rjc += rd32(E1000_RJC);
4967 adapter->stats.tor += rd32(E1000_TORH);
4968 adapter->stats.tot += rd32(E1000_TOTH);
4969 adapter->stats.tpr += rd32(E1000_TPR);
4970
4971 adapter->stats.ptc64 += rd32(E1000_PTC64);
4972 adapter->stats.ptc127 += rd32(E1000_PTC127);
4973 adapter->stats.ptc255 += rd32(E1000_PTC255);
4974 adapter->stats.ptc511 += rd32(E1000_PTC511);
4975 adapter->stats.ptc1023 += rd32(E1000_PTC1023);
4976 adapter->stats.ptc1522 += rd32(E1000_PTC1522);
4977
4978 adapter->stats.mptc += rd32(E1000_MPTC);
4979 adapter->stats.bptc += rd32(E1000_BPTC);
4980
Nick Nunley2d0b0f62010-02-17 01:02:59 +00004981 adapter->stats.tpt += rd32(E1000_TPT);
4982 adapter->stats.colc += rd32(E1000_COLC);
Auke Kok9d5c8242008-01-24 02:22:38 -08004983
4984 adapter->stats.algnerrc += rd32(E1000_ALGNERRC);
Nick Nunley43915c7c2010-02-17 01:03:58 +00004985 /* read internal phy specific stats */
4986 reg = rd32(E1000_CTRL_EXT);
4987 if (!(reg & E1000_CTRL_EXT_LINK_MODE_MASK)) {
4988 adapter->stats.rxerrc += rd32(E1000_RXERRC);
Carolyn Wyborny3dbdf962012-09-12 04:36:24 +00004989
4990 /* this stat has invalid values on i210/i211 */
4991 if ((hw->mac.type != e1000_i210) &&
4992 (hw->mac.type != e1000_i211))
4993 adapter->stats.tncrs += rd32(E1000_TNCRS);
Nick Nunley43915c7c2010-02-17 01:03:58 +00004994 }
4995
Auke Kok9d5c8242008-01-24 02:22:38 -08004996 adapter->stats.tsctc += rd32(E1000_TSCTC);
4997 adapter->stats.tsctfc += rd32(E1000_TSCTFC);
4998
4999 adapter->stats.iac += rd32(E1000_IAC);
5000 adapter->stats.icrxoc += rd32(E1000_ICRXOC);
5001 adapter->stats.icrxptc += rd32(E1000_ICRXPTC);
5002 adapter->stats.icrxatc += rd32(E1000_ICRXATC);
5003 adapter->stats.ictxptc += rd32(E1000_ICTXPTC);
5004 adapter->stats.ictxatc += rd32(E1000_ICTXATC);
5005 adapter->stats.ictxqec += rd32(E1000_ICTXQEC);
5006 adapter->stats.ictxqmtc += rd32(E1000_ICTXQMTC);
5007 adapter->stats.icrxdmtc += rd32(E1000_ICRXDMTC);
5008
5009 /* Fill out the OS statistics structure */
Alexander Duyck128e45e2009-11-12 18:37:38 +00005010 net_stats->multicast = adapter->stats.mprc;
5011 net_stats->collisions = adapter->stats.colc;
Auke Kok9d5c8242008-01-24 02:22:38 -08005012
5013 /* Rx Errors */
5014
5015 /* RLEC on some newer hardware can be incorrect so build
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005016 * our own version based on RUC and ROC
5017 */
Alexander Duyck128e45e2009-11-12 18:37:38 +00005018 net_stats->rx_errors = adapter->stats.rxerrc +
Auke Kok9d5c8242008-01-24 02:22:38 -08005019 adapter->stats.crcerrs + adapter->stats.algnerrc +
5020 adapter->stats.ruc + adapter->stats.roc +
5021 adapter->stats.cexterr;
Alexander Duyck128e45e2009-11-12 18:37:38 +00005022 net_stats->rx_length_errors = adapter->stats.ruc +
5023 adapter->stats.roc;
5024 net_stats->rx_crc_errors = adapter->stats.crcerrs;
5025 net_stats->rx_frame_errors = adapter->stats.algnerrc;
5026 net_stats->rx_missed_errors = adapter->stats.mpc;
Auke Kok9d5c8242008-01-24 02:22:38 -08005027
5028 /* Tx Errors */
Alexander Duyck128e45e2009-11-12 18:37:38 +00005029 net_stats->tx_errors = adapter->stats.ecol +
5030 adapter->stats.latecol;
5031 net_stats->tx_aborted_errors = adapter->stats.ecol;
5032 net_stats->tx_window_errors = adapter->stats.latecol;
5033 net_stats->tx_carrier_errors = adapter->stats.tncrs;
Auke Kok9d5c8242008-01-24 02:22:38 -08005034
5035 /* Tx Dropped needs to be maintained elsewhere */
5036
5037 /* Phy Stats */
5038 if (hw->phy.media_type == e1000_media_type_copper) {
5039 if ((adapter->link_speed == SPEED_1000) &&
Alexander Duyck73cd78f2009-02-12 18:16:59 +00005040 (!igb_read_phy_reg(hw, PHY_1000T_STATUS, &phy_tmp))) {
Auke Kok9d5c8242008-01-24 02:22:38 -08005041 phy_tmp &= PHY_IDLE_ERROR_COUNT_MASK;
5042 adapter->phy_stats.idle_errors += phy_tmp;
5043 }
5044 }
5045
5046 /* Management Stats */
5047 adapter->stats.mgptc += rd32(E1000_MGTPTC);
5048 adapter->stats.mgprc += rd32(E1000_MGTPRC);
5049 adapter->stats.mgpdc += rd32(E1000_MGTPDC);
Carolyn Wyborny0a915b92011-02-26 07:42:37 +00005050
5051 /* OS2BMC Stats */
5052 reg = rd32(E1000_MANC);
5053 if (reg & E1000_MANC_EN_BMC2OS) {
5054 adapter->stats.o2bgptc += rd32(E1000_O2BGPTC);
5055 adapter->stats.o2bspc += rd32(E1000_O2BSPC);
5056 adapter->stats.b2ospc += rd32(E1000_B2OSPC);
5057 adapter->stats.b2ogprc += rd32(E1000_B2OGPRC);
5058 }
Auke Kok9d5c8242008-01-24 02:22:38 -08005059}
5060
Auke Kok9d5c8242008-01-24 02:22:38 -08005061static irqreturn_t igb_msix_other(int irq, void *data)
5062{
Alexander Duyck047e0032009-10-27 15:49:27 +00005063 struct igb_adapter *adapter = data;
Auke Kok9d5c8242008-01-24 02:22:38 -08005064 struct e1000_hw *hw = &adapter->hw;
PJ Waskiewicz844290e2008-06-27 11:00:39 -07005065 u32 icr = rd32(E1000_ICR);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07005066 /* reading ICR causes bit 31 of EICR to be cleared */
Alexander Duyckdda0e082009-02-06 23:19:08 +00005067
Alexander Duyck7f081d42010-01-07 17:41:00 +00005068 if (icr & E1000_ICR_DRSTA)
5069 schedule_work(&adapter->reset_task);
5070
Alexander Duyck047e0032009-10-27 15:49:27 +00005071 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00005072 /* HW is reporting DMA is out of sync */
5073 adapter->stats.doosync++;
Greg Rose13800462010-11-06 02:08:26 +00005074 /* The DMA Out of Sync is also indication of a spoof event
5075 * in IOV mode. Check the Wrong VM Behavior register to
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005076 * see if it is really a spoof event.
5077 */
Greg Rose13800462010-11-06 02:08:26 +00005078 igb_check_wvbr(adapter);
Alexander Duyckdda0e082009-02-06 23:19:08 +00005079 }
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00005080
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005081 /* Check for a mailbox event */
5082 if (icr & E1000_ICR_VMMB)
5083 igb_msg_task(adapter);
5084
5085 if (icr & E1000_ICR_LSC) {
5086 hw->mac.get_link_status = 1;
5087 /* guard against interrupt when we're going down */
5088 if (!test_bit(__IGB_DOWN, &adapter->state))
5089 mod_timer(&adapter->watchdog_timer, jiffies + 1);
5090 }
5091
Matthew Vick1f6e8172012-08-18 07:26:33 +00005092 if (icr & E1000_ICR_TS) {
5093 u32 tsicr = rd32(E1000_TSICR);
5094
5095 if (tsicr & E1000_TSICR_TXTS) {
5096 /* acknowledge the interrupt */
5097 wr32(E1000_TSICR, E1000_TSICR_TXTS);
5098 /* retrieve hardware timestamp */
5099 schedule_work(&adapter->ptp_tx_work);
5100 }
5101 }
Matthew Vick1f6e8172012-08-18 07:26:33 +00005102
PJ Waskiewicz844290e2008-06-27 11:00:39 -07005103 wr32(E1000_EIMS, adapter->eims_other);
Auke Kok9d5c8242008-01-24 02:22:38 -08005104
5105 return IRQ_HANDLED;
5106}
5107
Alexander Duyck047e0032009-10-27 15:49:27 +00005108static void igb_write_itr(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08005109{
Alexander Duyck26b39272010-02-17 01:00:41 +00005110 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck047e0032009-10-27 15:49:27 +00005111 u32 itr_val = q_vector->itr_val & 0x7FFC;
Auke Kok9d5c8242008-01-24 02:22:38 -08005112
Alexander Duyck047e0032009-10-27 15:49:27 +00005113 if (!q_vector->set_itr)
5114 return;
Alexander Duyck73cd78f2009-02-12 18:16:59 +00005115
Alexander Duyck047e0032009-10-27 15:49:27 +00005116 if (!itr_val)
5117 itr_val = 0x4;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07005118
Alexander Duyck26b39272010-02-17 01:00:41 +00005119 if (adapter->hw.mac.type == e1000_82575)
5120 itr_val |= itr_val << 16;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07005121 else
Alexander Duyck0ba82992011-08-26 07:45:47 +00005122 itr_val |= E1000_EITR_CNT_IGNR;
Alexander Duyck047e0032009-10-27 15:49:27 +00005123
5124 writel(itr_val, q_vector->itr_register);
5125 q_vector->set_itr = 0;
5126}
5127
5128static irqreturn_t igb_msix_ring(int irq, void *data)
5129{
5130 struct igb_q_vector *q_vector = data;
5131
5132 /* Write the ITR value calculated from the previous interrupt. */
5133 igb_write_itr(q_vector);
5134
5135 napi_schedule(&q_vector->napi);
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07005136
Auke Kok9d5c8242008-01-24 02:22:38 -08005137 return IRQ_HANDLED;
5138}
5139
Jeff Kirsher421e02f2008-10-17 11:08:31 -07005140#ifdef CONFIG_IGB_DCA
Alexander Duyck6a050042012-09-25 00:31:27 +00005141static void igb_update_tx_dca(struct igb_adapter *adapter,
5142 struct igb_ring *tx_ring,
5143 int cpu)
5144{
5145 struct e1000_hw *hw = &adapter->hw;
5146 u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
5147
5148 if (hw->mac.type != e1000_82575)
5149 txctrl <<= E1000_DCA_TXCTRL_CPUID_SHIFT;
5150
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005151 /* We can enable relaxed ordering for reads, but not writes when
Alexander Duyck6a050042012-09-25 00:31:27 +00005152 * DCA is enabled. This is due to a known issue in some chipsets
5153 * which will cause the DCA tag to be cleared.
5154 */
5155 txctrl |= E1000_DCA_TXCTRL_DESC_RRO_EN |
5156 E1000_DCA_TXCTRL_DATA_RRO_EN |
5157 E1000_DCA_TXCTRL_DESC_DCA_EN;
5158
5159 wr32(E1000_DCA_TXCTRL(tx_ring->reg_idx), txctrl);
5160}
5161
5162static void igb_update_rx_dca(struct igb_adapter *adapter,
5163 struct igb_ring *rx_ring,
5164 int cpu)
5165{
5166 struct e1000_hw *hw = &adapter->hw;
5167 u32 rxctrl = dca3_get_tag(&adapter->pdev->dev, cpu);
5168
5169 if (hw->mac.type != e1000_82575)
5170 rxctrl <<= E1000_DCA_RXCTRL_CPUID_SHIFT;
5171
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005172 /* We can enable relaxed ordering for reads, but not writes when
Alexander Duyck6a050042012-09-25 00:31:27 +00005173 * DCA is enabled. This is due to a known issue in some chipsets
5174 * which will cause the DCA tag to be cleared.
5175 */
5176 rxctrl |= E1000_DCA_RXCTRL_DESC_RRO_EN |
5177 E1000_DCA_RXCTRL_DESC_DCA_EN;
5178
5179 wr32(E1000_DCA_RXCTRL(rx_ring->reg_idx), rxctrl);
5180}
5181
Alexander Duyck047e0032009-10-27 15:49:27 +00005182static void igb_update_dca(struct igb_q_vector *q_vector)
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005183{
Alexander Duyck047e0032009-10-27 15:49:27 +00005184 struct igb_adapter *adapter = q_vector->adapter;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005185 int cpu = get_cpu();
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005186
Alexander Duyck047e0032009-10-27 15:49:27 +00005187 if (q_vector->cpu == cpu)
5188 goto out_no_update;
5189
Alexander Duyck6a050042012-09-25 00:31:27 +00005190 if (q_vector->tx.ring)
5191 igb_update_tx_dca(adapter, q_vector->tx.ring, cpu);
5192
5193 if (q_vector->rx.ring)
5194 igb_update_rx_dca(adapter, q_vector->rx.ring, cpu);
5195
Alexander Duyck047e0032009-10-27 15:49:27 +00005196 q_vector->cpu = cpu;
5197out_no_update:
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005198 put_cpu();
5199}
5200
5201static void igb_setup_dca(struct igb_adapter *adapter)
5202{
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00005203 struct e1000_hw *hw = &adapter->hw;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005204 int i;
5205
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07005206 if (!(adapter->flags & IGB_FLAG_DCA_ENABLED))
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005207 return;
5208
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00005209 /* Always use CB2 mode, difference is masked in the CB driver. */
5210 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_CB2);
5211
Alexander Duyck047e0032009-10-27 15:49:27 +00005212 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck26b39272010-02-17 01:00:41 +00005213 adapter->q_vector[i]->cpu = -1;
5214 igb_update_dca(adapter->q_vector[i]);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005215 }
5216}
5217
5218static int __igb_notify_dca(struct device *dev, void *data)
5219{
5220 struct net_device *netdev = dev_get_drvdata(dev);
5221 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck090b1792009-10-27 23:51:55 +00005222 struct pci_dev *pdev = adapter->pdev;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005223 struct e1000_hw *hw = &adapter->hw;
5224 unsigned long event = *(unsigned long *)data;
5225
5226 switch (event) {
5227 case DCA_PROVIDER_ADD:
5228 /* if already enabled, don't do it again */
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07005229 if (adapter->flags & IGB_FLAG_DCA_ENABLED)
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005230 break;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005231 if (dca_add_requester(dev) == 0) {
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08005232 adapter->flags |= IGB_FLAG_DCA_ENABLED;
Alexander Duyck090b1792009-10-27 23:51:55 +00005233 dev_info(&pdev->dev, "DCA enabled\n");
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005234 igb_setup_dca(adapter);
5235 break;
5236 }
5237 /* Fall Through since DCA is disabled. */
5238 case DCA_PROVIDER_REMOVE:
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07005239 if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005240 /* without this a class_device is left
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005241 * hanging around in the sysfs model
5242 */
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005243 dca_remove_requester(dev);
Alexander Duyck090b1792009-10-27 23:51:55 +00005244 dev_info(&pdev->dev, "DCA disabled\n");
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07005245 adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
Alexander Duyckcbd347a2009-02-15 23:59:44 -08005246 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005247 }
5248 break;
5249 }
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08005250
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005251 return 0;
5252}
5253
5254static int igb_notify_dca(struct notifier_block *nb, unsigned long event,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005255 void *p)
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005256{
5257 int ret_val;
5258
5259 ret_val = driver_for_each_device(&igb_driver.driver, NULL, &event,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005260 __igb_notify_dca);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005261
5262 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
5263}
Jeff Kirsher421e02f2008-10-17 11:08:31 -07005264#endif /* CONFIG_IGB_DCA */
Auke Kok9d5c8242008-01-24 02:22:38 -08005265
Greg Rose0224d662011-10-14 02:57:14 +00005266#ifdef CONFIG_PCI_IOV
5267static int igb_vf_configure(struct igb_adapter *adapter, int vf)
5268{
5269 unsigned char mac_addr[ETH_ALEN];
Greg Rose0224d662011-10-14 02:57:14 +00005270
Mitch A Williams5ac6f912013-01-18 08:57:20 +00005271 eth_zero_addr(mac_addr);
Greg Rose0224d662011-10-14 02:57:14 +00005272 igb_set_vf_mac(adapter, vf, mac_addr);
5273
Lior Levy70ea4782013-03-03 20:27:48 +00005274 /* By default spoof check is enabled for all VFs */
5275 adapter->vf_data[vf].spoofchk_enabled = true;
5276
Stefan Assmannf5571472012-08-18 04:06:11 +00005277 return 0;
Greg Rose0224d662011-10-14 02:57:14 +00005278}
5279
Greg Rose0224d662011-10-14 02:57:14 +00005280#endif
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005281static void igb_ping_all_vfs(struct igb_adapter *adapter)
5282{
5283 struct e1000_hw *hw = &adapter->hw;
5284 u32 ping;
5285 int i;
5286
5287 for (i = 0 ; i < adapter->vfs_allocated_count; i++) {
5288 ping = E1000_PF_CONTROL_MSG;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005289 if (adapter->vf_data[i].flags & IGB_VF_FLAG_CTS)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005290 ping |= E1000_VT_MSGTYPE_CTS;
5291 igb_write_mbx(hw, &ping, 1, i);
5292 }
5293}
5294
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005295static int igb_set_vf_promisc(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
5296{
5297 struct e1000_hw *hw = &adapter->hw;
5298 u32 vmolr = rd32(E1000_VMOLR(vf));
5299 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
5300
Alexander Duyckd85b90042010-09-22 17:56:20 +00005301 vf_data->flags &= ~(IGB_VF_FLAG_UNI_PROMISC |
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005302 IGB_VF_FLAG_MULTI_PROMISC);
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005303 vmolr &= ~(E1000_VMOLR_ROPE | E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
5304
5305 if (*msgbuf & E1000_VF_SET_PROMISC_MULTICAST) {
5306 vmolr |= E1000_VMOLR_MPME;
Alexander Duyckd85b90042010-09-22 17:56:20 +00005307 vf_data->flags |= IGB_VF_FLAG_MULTI_PROMISC;
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005308 *msgbuf &= ~E1000_VF_SET_PROMISC_MULTICAST;
5309 } else {
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005310 /* if we have hashes and we are clearing a multicast promisc
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005311 * flag we need to write the hashes to the MTA as this step
5312 * was previously skipped
5313 */
5314 if (vf_data->num_vf_mc_hashes > 30) {
5315 vmolr |= E1000_VMOLR_MPME;
5316 } else if (vf_data->num_vf_mc_hashes) {
5317 int j;
5318 vmolr |= E1000_VMOLR_ROMPE;
5319 for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
5320 igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
5321 }
5322 }
5323
5324 wr32(E1000_VMOLR(vf), vmolr);
5325
5326 /* there are flags left unprocessed, likely not supported */
5327 if (*msgbuf & E1000_VT_MSGINFO_MASK)
5328 return -EINVAL;
5329
5330 return 0;
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005331}
5332
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005333static int igb_set_vf_multicasts(struct igb_adapter *adapter,
5334 u32 *msgbuf, u32 vf)
5335{
5336 int n = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
5337 u16 *hash_list = (u16 *)&msgbuf[1];
5338 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
5339 int i;
5340
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005341 /* salt away the number of multicast addresses assigned
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005342 * to this VF for later use to restore when the PF multi cast
5343 * list changes
5344 */
5345 vf_data->num_vf_mc_hashes = n;
5346
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005347 /* only up to 30 hash values supported */
5348 if (n > 30)
5349 n = 30;
5350
5351 /* store the hashes for later use */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005352 for (i = 0; i < n; i++)
Joe Perchesa419aef2009-08-18 11:18:35 -07005353 vf_data->vf_mc_hashes[i] = hash_list[i];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005354
5355 /* Flush and reset the mta with the new values */
Alexander Duyckff41f8d2009-09-03 14:48:56 +00005356 igb_set_rx_mode(adapter->netdev);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005357
5358 return 0;
5359}
5360
5361static void igb_restore_vf_multicasts(struct igb_adapter *adapter)
5362{
5363 struct e1000_hw *hw = &adapter->hw;
5364 struct vf_data_storage *vf_data;
5365 int i, j;
5366
5367 for (i = 0; i < adapter->vfs_allocated_count; i++) {
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005368 u32 vmolr = rd32(E1000_VMOLR(i));
5369 vmolr &= ~(E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
5370
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005371 vf_data = &adapter->vf_data[i];
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005372
5373 if ((vf_data->num_vf_mc_hashes > 30) ||
5374 (vf_data->flags & IGB_VF_FLAG_MULTI_PROMISC)) {
5375 vmolr |= E1000_VMOLR_MPME;
5376 } else if (vf_data->num_vf_mc_hashes) {
5377 vmolr |= E1000_VMOLR_ROMPE;
5378 for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
5379 igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
5380 }
5381 wr32(E1000_VMOLR(i), vmolr);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005382 }
5383}
5384
5385static void igb_clear_vf_vfta(struct igb_adapter *adapter, u32 vf)
5386{
5387 struct e1000_hw *hw = &adapter->hw;
5388 u32 pool_mask, reg, vid;
5389 int i;
5390
5391 pool_mask = 1 << (E1000_VLVF_POOLSEL_SHIFT + vf);
5392
5393 /* Find the vlan filter for this id */
5394 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
5395 reg = rd32(E1000_VLVF(i));
5396
5397 /* remove the vf from the pool */
5398 reg &= ~pool_mask;
5399
5400 /* if pool is empty then remove entry from vfta */
5401 if (!(reg & E1000_VLVF_POOLSEL_MASK) &&
5402 (reg & E1000_VLVF_VLANID_ENABLE)) {
5403 reg = 0;
5404 vid = reg & E1000_VLVF_VLANID_MASK;
5405 igb_vfta_set(hw, vid, false);
5406 }
5407
5408 wr32(E1000_VLVF(i), reg);
5409 }
Alexander Duyckae641bd2009-09-03 14:49:33 +00005410
5411 adapter->vf_data[vf].vlans_enabled = 0;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005412}
5413
5414static s32 igb_vlvf_set(struct igb_adapter *adapter, u32 vid, bool add, u32 vf)
5415{
5416 struct e1000_hw *hw = &adapter->hw;
5417 u32 reg, i;
5418
Alexander Duyck51466232009-10-27 23:47:35 +00005419 /* The vlvf table only exists on 82576 hardware and newer */
5420 if (hw->mac.type < e1000_82576)
5421 return -1;
5422
5423 /* we only need to do this if VMDq is enabled */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005424 if (!adapter->vfs_allocated_count)
5425 return -1;
5426
5427 /* Find the vlan filter for this id */
5428 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
5429 reg = rd32(E1000_VLVF(i));
5430 if ((reg & E1000_VLVF_VLANID_ENABLE) &&
5431 vid == (reg & E1000_VLVF_VLANID_MASK))
5432 break;
5433 }
5434
5435 if (add) {
5436 if (i == E1000_VLVF_ARRAY_SIZE) {
5437 /* Did not find a matching VLAN ID entry that was
5438 * enabled. Search for a free filter entry, i.e.
5439 * one without the enable bit set
5440 */
5441 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
5442 reg = rd32(E1000_VLVF(i));
5443 if (!(reg & E1000_VLVF_VLANID_ENABLE))
5444 break;
5445 }
5446 }
5447 if (i < E1000_VLVF_ARRAY_SIZE) {
5448 /* Found an enabled/available entry */
5449 reg |= 1 << (E1000_VLVF_POOLSEL_SHIFT + vf);
5450
5451 /* if !enabled we need to set this up in vfta */
5452 if (!(reg & E1000_VLVF_VLANID_ENABLE)) {
Alexander Duyck51466232009-10-27 23:47:35 +00005453 /* add VID to filter table */
5454 igb_vfta_set(hw, vid, true);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005455 reg |= E1000_VLVF_VLANID_ENABLE;
5456 }
Alexander Duyckcad6d052009-03-13 20:41:37 +00005457 reg &= ~E1000_VLVF_VLANID_MASK;
5458 reg |= vid;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005459 wr32(E1000_VLVF(i), reg);
Alexander Duyckae641bd2009-09-03 14:49:33 +00005460
5461 /* do not modify RLPML for PF devices */
5462 if (vf >= adapter->vfs_allocated_count)
5463 return 0;
5464
5465 if (!adapter->vf_data[vf].vlans_enabled) {
5466 u32 size;
5467 reg = rd32(E1000_VMOLR(vf));
5468 size = reg & E1000_VMOLR_RLPML_MASK;
5469 size += 4;
5470 reg &= ~E1000_VMOLR_RLPML_MASK;
5471 reg |= size;
5472 wr32(E1000_VMOLR(vf), reg);
5473 }
Alexander Duyckae641bd2009-09-03 14:49:33 +00005474
Alexander Duyck51466232009-10-27 23:47:35 +00005475 adapter->vf_data[vf].vlans_enabled++;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005476 }
5477 } else {
5478 if (i < E1000_VLVF_ARRAY_SIZE) {
5479 /* remove vf from the pool */
5480 reg &= ~(1 << (E1000_VLVF_POOLSEL_SHIFT + vf));
5481 /* if pool is empty then remove entry from vfta */
5482 if (!(reg & E1000_VLVF_POOLSEL_MASK)) {
5483 reg = 0;
5484 igb_vfta_set(hw, vid, false);
5485 }
5486 wr32(E1000_VLVF(i), reg);
Alexander Duyckae641bd2009-09-03 14:49:33 +00005487
5488 /* do not modify RLPML for PF devices */
5489 if (vf >= adapter->vfs_allocated_count)
5490 return 0;
5491
5492 adapter->vf_data[vf].vlans_enabled--;
5493 if (!adapter->vf_data[vf].vlans_enabled) {
5494 u32 size;
5495 reg = rd32(E1000_VMOLR(vf));
5496 size = reg & E1000_VMOLR_RLPML_MASK;
5497 size -= 4;
5498 reg &= ~E1000_VMOLR_RLPML_MASK;
5499 reg |= size;
5500 wr32(E1000_VMOLR(vf), reg);
5501 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005502 }
5503 }
Williams, Mitch A8151d292010-02-10 01:44:24 +00005504 return 0;
5505}
5506
5507static void igb_set_vmvir(struct igb_adapter *adapter, u32 vid, u32 vf)
5508{
5509 struct e1000_hw *hw = &adapter->hw;
5510
5511 if (vid)
5512 wr32(E1000_VMVIR(vf), (vid | E1000_VMVIR_VLANA_DEFAULT));
5513 else
5514 wr32(E1000_VMVIR(vf), 0);
5515}
5516
5517static int igb_ndo_set_vf_vlan(struct net_device *netdev,
5518 int vf, u16 vlan, u8 qos)
5519{
5520 int err = 0;
5521 struct igb_adapter *adapter = netdev_priv(netdev);
5522
5523 if ((vf >= adapter->vfs_allocated_count) || (vlan > 4095) || (qos > 7))
5524 return -EINVAL;
5525 if (vlan || qos) {
5526 err = igb_vlvf_set(adapter, vlan, !!vlan, vf);
5527 if (err)
5528 goto out;
5529 igb_set_vmvir(adapter, vlan | (qos << VLAN_PRIO_SHIFT), vf);
5530 igb_set_vmolr(adapter, vf, !vlan);
5531 adapter->vf_data[vf].pf_vlan = vlan;
5532 adapter->vf_data[vf].pf_qos = qos;
5533 dev_info(&adapter->pdev->dev,
5534 "Setting VLAN %d, QOS 0x%x on VF %d\n", vlan, qos, vf);
5535 if (test_bit(__IGB_DOWN, &adapter->state)) {
5536 dev_warn(&adapter->pdev->dev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005537 "The VF VLAN has been set, but the PF device is not up.\n");
Williams, Mitch A8151d292010-02-10 01:44:24 +00005538 dev_warn(&adapter->pdev->dev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005539 "Bring the PF device up before attempting to use the VF device.\n");
Williams, Mitch A8151d292010-02-10 01:44:24 +00005540 }
5541 } else {
5542 igb_vlvf_set(adapter, adapter->vf_data[vf].pf_vlan,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005543 false, vf);
Williams, Mitch A8151d292010-02-10 01:44:24 +00005544 igb_set_vmvir(adapter, vlan, vf);
5545 igb_set_vmolr(adapter, vf, true);
5546 adapter->vf_data[vf].pf_vlan = 0;
5547 adapter->vf_data[vf].pf_qos = 0;
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005548 }
Williams, Mitch A8151d292010-02-10 01:44:24 +00005549out:
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005550 return err;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005551}
5552
Greg Rose6f3dc3192013-03-26 06:19:41 +00005553static int igb_find_vlvf_entry(struct igb_adapter *adapter, int vid)
5554{
5555 struct e1000_hw *hw = &adapter->hw;
5556 int i;
5557 u32 reg;
5558
5559 /* Find the vlan filter for this id */
5560 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
5561 reg = rd32(E1000_VLVF(i));
5562 if ((reg & E1000_VLVF_VLANID_ENABLE) &&
5563 vid == (reg & E1000_VLVF_VLANID_MASK))
5564 break;
5565 }
5566
5567 if (i >= E1000_VLVF_ARRAY_SIZE)
5568 i = -1;
5569
5570 return i;
5571}
5572
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005573static int igb_set_vf_vlan(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
5574{
Greg Rose6f3dc3192013-03-26 06:19:41 +00005575 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005576 int add = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
5577 int vid = (msgbuf[1] & E1000_VLVF_VLANID_MASK);
Greg Rose6f3dc3192013-03-26 06:19:41 +00005578 int err = 0;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005579
Greg Rose6f3dc3192013-03-26 06:19:41 +00005580 /* If in promiscuous mode we need to make sure the PF also has
5581 * the VLAN filter set.
5582 */
5583 if (add && (adapter->netdev->flags & IFF_PROMISC))
5584 err = igb_vlvf_set(adapter, vid, add,
5585 adapter->vfs_allocated_count);
5586 if (err)
5587 goto out;
5588
5589 err = igb_vlvf_set(adapter, vid, add, vf);
5590
5591 if (err)
5592 goto out;
5593
5594 /* Go through all the checks to see if the VLAN filter should
5595 * be wiped completely.
5596 */
5597 if (!add && (adapter->netdev->flags & IFF_PROMISC)) {
5598 u32 vlvf, bits;
5599
5600 int regndx = igb_find_vlvf_entry(adapter, vid);
5601 if (regndx < 0)
5602 goto out;
5603 /* See if any other pools are set for this VLAN filter
5604 * entry other than the PF.
5605 */
5606 vlvf = bits = rd32(E1000_VLVF(regndx));
5607 bits &= 1 << (E1000_VLVF_POOLSEL_SHIFT +
5608 adapter->vfs_allocated_count);
5609 /* If the filter was removed then ensure PF pool bit
5610 * is cleared if the PF only added itself to the pool
5611 * because the PF is in promiscuous mode.
5612 */
5613 if ((vlvf & VLAN_VID_MASK) == vid &&
5614 !test_bit(vid, adapter->active_vlans) &&
5615 !bits)
5616 igb_vlvf_set(adapter, vid, add,
5617 adapter->vfs_allocated_count);
5618 }
5619
5620out:
5621 return err;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005622}
5623
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005624static inline void igb_vf_reset(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005625{
Greg Rose8fa7e0f2010-11-06 05:43:21 +00005626 /* clear flags - except flag that indicates PF has set the MAC */
5627 adapter->vf_data[vf].flags &= IGB_VF_FLAG_PF_SET_MAC;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005628 adapter->vf_data[vf].last_nack = jiffies;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005629
5630 /* reset offloads to defaults */
Williams, Mitch A8151d292010-02-10 01:44:24 +00005631 igb_set_vmolr(adapter, vf, true);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005632
5633 /* reset vlans for device */
5634 igb_clear_vf_vfta(adapter, vf);
Williams, Mitch A8151d292010-02-10 01:44:24 +00005635 if (adapter->vf_data[vf].pf_vlan)
5636 igb_ndo_set_vf_vlan(adapter->netdev, vf,
5637 adapter->vf_data[vf].pf_vlan,
5638 adapter->vf_data[vf].pf_qos);
5639 else
5640 igb_clear_vf_vfta(adapter, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005641
5642 /* reset multicast table array for vf */
5643 adapter->vf_data[vf].num_vf_mc_hashes = 0;
5644
5645 /* Flush and reset the mta with the new values */
Alexander Duyckff41f8d2009-09-03 14:48:56 +00005646 igb_set_rx_mode(adapter->netdev);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005647}
5648
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005649static void igb_vf_reset_event(struct igb_adapter *adapter, u32 vf)
5650{
5651 unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
5652
Mitch A Williams5ac6f912013-01-18 08:57:20 +00005653 /* clear mac address as we were hotplug removed/added */
Williams, Mitch A8151d292010-02-10 01:44:24 +00005654 if (!(adapter->vf_data[vf].flags & IGB_VF_FLAG_PF_SET_MAC))
Mitch A Williams5ac6f912013-01-18 08:57:20 +00005655 eth_zero_addr(vf_mac);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005656
5657 /* process remaining reset events */
5658 igb_vf_reset(adapter, vf);
5659}
5660
5661static void igb_vf_reset_msg(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005662{
5663 struct e1000_hw *hw = &adapter->hw;
5664 unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
Alexander Duyckff41f8d2009-09-03 14:48:56 +00005665 int rar_entry = hw->mac.rar_entry_count - (vf + 1);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005666 u32 reg, msgbuf[3];
5667 u8 *addr = (u8 *)(&msgbuf[1]);
5668
5669 /* process all the same items cleared in a function level reset */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005670 igb_vf_reset(adapter, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005671
5672 /* set vf mac address */
Alexander Duyck26ad9172009-10-05 06:32:49 +00005673 igb_rar_set_qsel(adapter, vf_mac, rar_entry, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005674
5675 /* enable transmit and receive for vf */
5676 reg = rd32(E1000_VFTE);
5677 wr32(E1000_VFTE, reg | (1 << vf));
5678 reg = rd32(E1000_VFRE);
5679 wr32(E1000_VFRE, reg | (1 << vf));
5680
Greg Rose8fa7e0f2010-11-06 05:43:21 +00005681 adapter->vf_data[vf].flags |= IGB_VF_FLAG_CTS;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005682
5683 /* reply to reset with ack and vf mac address */
5684 msgbuf[0] = E1000_VF_RESET | E1000_VT_MSGTYPE_ACK;
5685 memcpy(addr, vf_mac, 6);
5686 igb_write_mbx(hw, msgbuf, 3, vf);
5687}
5688
5689static int igb_set_vf_mac_addr(struct igb_adapter *adapter, u32 *msg, int vf)
5690{
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005691 /* The VF MAC Address is stored in a packed array of bytes
Greg Rosede42edd2010-07-01 13:39:23 +00005692 * starting at the second 32 bit word of the msg array
5693 */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005694 unsigned char *addr = (char *)&msg[1];
5695 int err = -1;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005696
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005697 if (is_valid_ether_addr(addr))
5698 err = igb_set_vf_mac(adapter, vf, addr);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005699
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005700 return err;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005701}
5702
5703static void igb_rcv_ack_from_vf(struct igb_adapter *adapter, u32 vf)
5704{
5705 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005706 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005707 u32 msg = E1000_VT_MSGTYPE_NACK;
5708
5709 /* if device isn't clear to send it shouldn't be reading either */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005710 if (!(vf_data->flags & IGB_VF_FLAG_CTS) &&
5711 time_after(jiffies, vf_data->last_nack + (2 * HZ))) {
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005712 igb_write_mbx(hw, &msg, 1, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005713 vf_data->last_nack = jiffies;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005714 }
5715}
5716
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005717static void igb_rcv_msg_from_vf(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005718{
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005719 struct pci_dev *pdev = adapter->pdev;
5720 u32 msgbuf[E1000_VFMAILBOX_SIZE];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005721 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005722 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005723 s32 retval;
5724
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005725 retval = igb_read_mbx(hw, msgbuf, E1000_VFMAILBOX_SIZE, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005726
Alexander Duyckfef45f42009-12-11 22:57:34 -08005727 if (retval) {
5728 /* if receive failed revoke VF CTS stats and restart init */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005729 dev_err(&pdev->dev, "Error receiving message from VF\n");
Alexander Duyckfef45f42009-12-11 22:57:34 -08005730 vf_data->flags &= ~IGB_VF_FLAG_CTS;
5731 if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
5732 return;
5733 goto out;
5734 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005735
5736 /* this is a message we already processed, do nothing */
5737 if (msgbuf[0] & (E1000_VT_MSGTYPE_ACK | E1000_VT_MSGTYPE_NACK))
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005738 return;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005739
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005740 /* until the vf completes a reset it should not be
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005741 * allowed to start any configuration.
5742 */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005743 if (msgbuf[0] == E1000_VF_RESET) {
5744 igb_vf_reset_msg(adapter, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005745 return;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005746 }
5747
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005748 if (!(vf_data->flags & IGB_VF_FLAG_CTS)) {
Alexander Duyckfef45f42009-12-11 22:57:34 -08005749 if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
5750 return;
5751 retval = -1;
5752 goto out;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005753 }
5754
5755 switch ((msgbuf[0] & 0xFFFF)) {
5756 case E1000_VF_SET_MAC_ADDR:
Greg Rosea6b5ea32010-11-06 05:42:59 +00005757 retval = -EINVAL;
5758 if (!(vf_data->flags & IGB_VF_FLAG_PF_SET_MAC))
5759 retval = igb_set_vf_mac_addr(adapter, msgbuf, vf);
5760 else
5761 dev_warn(&pdev->dev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005762 "VF %d attempted to override administratively set MAC address\nReload the VF driver to resume operations\n",
5763 vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005764 break;
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005765 case E1000_VF_SET_PROMISC:
5766 retval = igb_set_vf_promisc(adapter, msgbuf, vf);
5767 break;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005768 case E1000_VF_SET_MULTICAST:
5769 retval = igb_set_vf_multicasts(adapter, msgbuf, vf);
5770 break;
5771 case E1000_VF_SET_LPE:
5772 retval = igb_set_vf_rlpml(adapter, msgbuf[1], vf);
5773 break;
5774 case E1000_VF_SET_VLAN:
Greg Rosea6b5ea32010-11-06 05:42:59 +00005775 retval = -1;
5776 if (vf_data->pf_vlan)
5777 dev_warn(&pdev->dev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005778 "VF %d attempted to override administratively set VLAN tag\nReload the VF driver to resume operations\n",
5779 vf);
Williams, Mitch A8151d292010-02-10 01:44:24 +00005780 else
5781 retval = igb_set_vf_vlan(adapter, msgbuf, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005782 break;
5783 default:
Alexander Duyck090b1792009-10-27 23:51:55 +00005784 dev_err(&pdev->dev, "Unhandled Msg %08x\n", msgbuf[0]);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005785 retval = -1;
5786 break;
5787 }
5788
Alexander Duyckfef45f42009-12-11 22:57:34 -08005789 msgbuf[0] |= E1000_VT_MSGTYPE_CTS;
5790out:
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005791 /* notify the VF of the results of what it sent us */
5792 if (retval)
5793 msgbuf[0] |= E1000_VT_MSGTYPE_NACK;
5794 else
5795 msgbuf[0] |= E1000_VT_MSGTYPE_ACK;
5796
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005797 igb_write_mbx(hw, msgbuf, 1, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005798}
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005799
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005800static void igb_msg_task(struct igb_adapter *adapter)
5801{
5802 struct e1000_hw *hw = &adapter->hw;
5803 u32 vf;
5804
5805 for (vf = 0; vf < adapter->vfs_allocated_count; vf++) {
5806 /* process any reset requests */
5807 if (!igb_check_for_rst(hw, vf))
5808 igb_vf_reset_event(adapter, vf);
5809
5810 /* process any messages pending */
5811 if (!igb_check_for_msg(hw, vf))
5812 igb_rcv_msg_from_vf(adapter, vf);
5813
5814 /* process any acks */
5815 if (!igb_check_for_ack(hw, vf))
5816 igb_rcv_ack_from_vf(adapter, vf);
5817 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005818}
5819
Auke Kok9d5c8242008-01-24 02:22:38 -08005820/**
Alexander Duyck68d480c2009-10-05 06:33:08 +00005821 * igb_set_uta - Set unicast filter table address
5822 * @adapter: board private structure
5823 *
5824 * The unicast table address is a register array of 32-bit registers.
5825 * The table is meant to be used in a way similar to how the MTA is used
5826 * however due to certain limitations in the hardware it is necessary to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005827 * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
5828 * enable bit to allow vlan tag stripping when promiscuous mode is enabled
Alexander Duyck68d480c2009-10-05 06:33:08 +00005829 **/
5830static void igb_set_uta(struct igb_adapter *adapter)
5831{
5832 struct e1000_hw *hw = &adapter->hw;
5833 int i;
5834
5835 /* The UTA table only exists on 82576 hardware and newer */
5836 if (hw->mac.type < e1000_82576)
5837 return;
5838
5839 /* we only need to do this if VMDq is enabled */
5840 if (!adapter->vfs_allocated_count)
5841 return;
5842
5843 for (i = 0; i < hw->mac.uta_reg_count; i++)
5844 array_wr32(E1000_UTA, i, ~0);
5845}
5846
5847/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005848 * igb_intr_msi - Interrupt Handler
5849 * @irq: interrupt number
5850 * @data: pointer to a network interface device structure
Auke Kok9d5c8242008-01-24 02:22:38 -08005851 **/
5852static irqreturn_t igb_intr_msi(int irq, void *data)
5853{
Alexander Duyck047e0032009-10-27 15:49:27 +00005854 struct igb_adapter *adapter = data;
5855 struct igb_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9d5c8242008-01-24 02:22:38 -08005856 struct e1000_hw *hw = &adapter->hw;
5857 /* read ICR disables interrupts using IAM */
5858 u32 icr = rd32(E1000_ICR);
5859
Alexander Duyck047e0032009-10-27 15:49:27 +00005860 igb_write_itr(q_vector);
Auke Kok9d5c8242008-01-24 02:22:38 -08005861
Alexander Duyck7f081d42010-01-07 17:41:00 +00005862 if (icr & E1000_ICR_DRSTA)
5863 schedule_work(&adapter->reset_task);
5864
Alexander Duyck047e0032009-10-27 15:49:27 +00005865 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00005866 /* HW is reporting DMA is out of sync */
5867 adapter->stats.doosync++;
5868 }
5869
Auke Kok9d5c8242008-01-24 02:22:38 -08005870 if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
5871 hw->mac.get_link_status = 1;
5872 if (!test_bit(__IGB_DOWN, &adapter->state))
5873 mod_timer(&adapter->watchdog_timer, jiffies + 1);
5874 }
5875
Matthew Vick1f6e8172012-08-18 07:26:33 +00005876 if (icr & E1000_ICR_TS) {
5877 u32 tsicr = rd32(E1000_TSICR);
5878
5879 if (tsicr & E1000_TSICR_TXTS) {
5880 /* acknowledge the interrupt */
5881 wr32(E1000_TSICR, E1000_TSICR_TXTS);
5882 /* retrieve hardware timestamp */
5883 schedule_work(&adapter->ptp_tx_work);
5884 }
5885 }
Matthew Vick1f6e8172012-08-18 07:26:33 +00005886
Alexander Duyck047e0032009-10-27 15:49:27 +00005887 napi_schedule(&q_vector->napi);
Auke Kok9d5c8242008-01-24 02:22:38 -08005888
5889 return IRQ_HANDLED;
5890}
5891
5892/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005893 * igb_intr - Legacy Interrupt Handler
5894 * @irq: interrupt number
5895 * @data: pointer to a network interface device structure
Auke Kok9d5c8242008-01-24 02:22:38 -08005896 **/
5897static irqreturn_t igb_intr(int irq, void *data)
5898{
Alexander Duyck047e0032009-10-27 15:49:27 +00005899 struct igb_adapter *adapter = data;
5900 struct igb_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9d5c8242008-01-24 02:22:38 -08005901 struct e1000_hw *hw = &adapter->hw;
5902 /* Interrupt Auto-Mask...upon reading ICR, interrupts are masked. No
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005903 * need for the IMC write
5904 */
Auke Kok9d5c8242008-01-24 02:22:38 -08005905 u32 icr = rd32(E1000_ICR);
Auke Kok9d5c8242008-01-24 02:22:38 -08005906
5907 /* IMS will not auto-mask if INT_ASSERTED is not set, and if it is
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005908 * not set, then the adapter didn't send an interrupt
5909 */
Auke Kok9d5c8242008-01-24 02:22:38 -08005910 if (!(icr & E1000_ICR_INT_ASSERTED))
5911 return IRQ_NONE;
5912
Alexander Duyck0ba82992011-08-26 07:45:47 +00005913 igb_write_itr(q_vector);
5914
Alexander Duyck7f081d42010-01-07 17:41:00 +00005915 if (icr & E1000_ICR_DRSTA)
5916 schedule_work(&adapter->reset_task);
5917
Alexander Duyck047e0032009-10-27 15:49:27 +00005918 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00005919 /* HW is reporting DMA is out of sync */
5920 adapter->stats.doosync++;
5921 }
5922
Auke Kok9d5c8242008-01-24 02:22:38 -08005923 if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
5924 hw->mac.get_link_status = 1;
5925 /* guard against interrupt when we're going down */
5926 if (!test_bit(__IGB_DOWN, &adapter->state))
5927 mod_timer(&adapter->watchdog_timer, jiffies + 1);
5928 }
5929
Matthew Vick1f6e8172012-08-18 07:26:33 +00005930 if (icr & E1000_ICR_TS) {
5931 u32 tsicr = rd32(E1000_TSICR);
5932
5933 if (tsicr & E1000_TSICR_TXTS) {
5934 /* acknowledge the interrupt */
5935 wr32(E1000_TSICR, E1000_TSICR_TXTS);
5936 /* retrieve hardware timestamp */
5937 schedule_work(&adapter->ptp_tx_work);
5938 }
5939 }
Matthew Vick1f6e8172012-08-18 07:26:33 +00005940
Alexander Duyck047e0032009-10-27 15:49:27 +00005941 napi_schedule(&q_vector->napi);
Auke Kok9d5c8242008-01-24 02:22:38 -08005942
5943 return IRQ_HANDLED;
5944}
5945
Stephen Hemmingerc50b52a2012-01-18 22:13:26 +00005946static void igb_ring_irq_enable(struct igb_q_vector *q_vector)
Alexander Duyck46544252009-02-19 20:39:04 -08005947{
Alexander Duyck047e0032009-10-27 15:49:27 +00005948 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck46544252009-02-19 20:39:04 -08005949 struct e1000_hw *hw = &adapter->hw;
5950
Alexander Duyck0ba82992011-08-26 07:45:47 +00005951 if ((q_vector->rx.ring && (adapter->rx_itr_setting & 3)) ||
5952 (!q_vector->rx.ring && (adapter->tx_itr_setting & 3))) {
5953 if ((adapter->num_q_vectors == 1) && !adapter->vf_data)
5954 igb_set_itr(q_vector);
Alexander Duyck46544252009-02-19 20:39:04 -08005955 else
Alexander Duyck047e0032009-10-27 15:49:27 +00005956 igb_update_ring_itr(q_vector);
Alexander Duyck46544252009-02-19 20:39:04 -08005957 }
5958
5959 if (!test_bit(__IGB_DOWN, &adapter->state)) {
5960 if (adapter->msix_entries)
Alexander Duyck047e0032009-10-27 15:49:27 +00005961 wr32(E1000_EIMS, q_vector->eims_value);
Alexander Duyck46544252009-02-19 20:39:04 -08005962 else
5963 igb_irq_enable(adapter);
5964 }
5965}
5966
Auke Kok9d5c8242008-01-24 02:22:38 -08005967/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005968 * igb_poll - NAPI Rx polling callback
5969 * @napi: napi polling structure
5970 * @budget: count of how many packets we should handle
Auke Kok9d5c8242008-01-24 02:22:38 -08005971 **/
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07005972static int igb_poll(struct napi_struct *napi, int budget)
Auke Kok9d5c8242008-01-24 02:22:38 -08005973{
Alexander Duyck047e0032009-10-27 15:49:27 +00005974 struct igb_q_vector *q_vector = container_of(napi,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005975 struct igb_q_vector,
5976 napi);
Alexander Duyck16eb8812011-08-26 07:43:54 +00005977 bool clean_complete = true;
Auke Kok9d5c8242008-01-24 02:22:38 -08005978
Jeff Kirsher421e02f2008-10-17 11:08:31 -07005979#ifdef CONFIG_IGB_DCA
Alexander Duyck047e0032009-10-27 15:49:27 +00005980 if (q_vector->adapter->flags & IGB_FLAG_DCA_ENABLED)
5981 igb_update_dca(q_vector);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005982#endif
Alexander Duyck0ba82992011-08-26 07:45:47 +00005983 if (q_vector->tx.ring)
Alexander Duyck13fde972011-10-05 13:35:24 +00005984 clean_complete = igb_clean_tx_irq(q_vector);
Auke Kok9d5c8242008-01-24 02:22:38 -08005985
Alexander Duyck0ba82992011-08-26 07:45:47 +00005986 if (q_vector->rx.ring)
Alexander Duyckcd392f52011-08-26 07:43:59 +00005987 clean_complete &= igb_clean_rx_irq(q_vector, budget);
Alexander Duyck047e0032009-10-27 15:49:27 +00005988
Alexander Duyck16eb8812011-08-26 07:43:54 +00005989 /* If all work not completed, return budget and keep polling */
5990 if (!clean_complete)
5991 return budget;
Auke Kok9d5c8242008-01-24 02:22:38 -08005992
Alexander Duyck46544252009-02-19 20:39:04 -08005993 /* If not enough Rx work done, exit the polling mode */
Alexander Duyck16eb8812011-08-26 07:43:54 +00005994 napi_complete(napi);
5995 igb_ring_irq_enable(q_vector);
Alexander Duyck46544252009-02-19 20:39:04 -08005996
Alexander Duyck16eb8812011-08-26 07:43:54 +00005997 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08005998}
Al Viro6d8126f2008-03-16 22:23:24 +00005999
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006000/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006001 * igb_clean_tx_irq - Reclaim resources after transmit completes
6002 * @q_vector: pointer to q_vector containing needed info
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006003 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006004 * returns true if ring is completely cleaned
Auke Kok9d5c8242008-01-24 02:22:38 -08006005 **/
Alexander Duyck047e0032009-10-27 15:49:27 +00006006static bool igb_clean_tx_irq(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08006007{
Alexander Duyck047e0032009-10-27 15:49:27 +00006008 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck0ba82992011-08-26 07:45:47 +00006009 struct igb_ring *tx_ring = q_vector->tx.ring;
Alexander Duyck06034642011-08-26 07:44:22 +00006010 struct igb_tx_buffer *tx_buffer;
Alexander Duyckf4128782012-09-13 06:28:01 +00006011 union e1000_adv_tx_desc *tx_desc;
Auke Kok9d5c8242008-01-24 02:22:38 -08006012 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck0ba82992011-08-26 07:45:47 +00006013 unsigned int budget = q_vector->tx.work_limit;
Alexander Duyck8542db02011-08-26 07:44:43 +00006014 unsigned int i = tx_ring->next_to_clean;
Auke Kok9d5c8242008-01-24 02:22:38 -08006015
Alexander Duyck13fde972011-10-05 13:35:24 +00006016 if (test_bit(__IGB_DOWN, &adapter->state))
6017 return true;
Alexander Duyck0e014cb2008-12-26 01:33:18 -08006018
Alexander Duyck06034642011-08-26 07:44:22 +00006019 tx_buffer = &tx_ring->tx_buffer_info[i];
Alexander Duyck13fde972011-10-05 13:35:24 +00006020 tx_desc = IGB_TX_DESC(tx_ring, i);
Alexander Duyck8542db02011-08-26 07:44:43 +00006021 i -= tx_ring->count;
Auke Kok9d5c8242008-01-24 02:22:38 -08006022
Alexander Duyckf4128782012-09-13 06:28:01 +00006023 do {
6024 union e1000_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
Alexander Duyck8542db02011-08-26 07:44:43 +00006025
6026 /* if next_to_watch is not set then there is no work pending */
6027 if (!eop_desc)
6028 break;
Alexander Duyck13fde972011-10-05 13:35:24 +00006029
Alexander Duyckf4128782012-09-13 06:28:01 +00006030 /* prevent any other reads prior to eop_desc */
Alexander Duyck70d289b2013-01-08 07:01:03 +00006031 read_barrier_depends();
Alexander Duyckf4128782012-09-13 06:28:01 +00006032
Alexander Duyck13fde972011-10-05 13:35:24 +00006033 /* if DD is not set pending work has not been completed */
6034 if (!(eop_desc->wb.status & cpu_to_le32(E1000_TXD_STAT_DD)))
6035 break;
6036
Alexander Duyck8542db02011-08-26 07:44:43 +00006037 /* clear next_to_watch to prevent false hangs */
6038 tx_buffer->next_to_watch = NULL;
Alexander Duyck13fde972011-10-05 13:35:24 +00006039
Alexander Duyckebe42d12011-08-26 07:45:09 +00006040 /* update the statistics for this packet */
6041 total_bytes += tx_buffer->bytecount;
6042 total_packets += tx_buffer->gso_segs;
Alexander Duyck13fde972011-10-05 13:35:24 +00006043
Alexander Duyckebe42d12011-08-26 07:45:09 +00006044 /* free the skb */
6045 dev_kfree_skb_any(tx_buffer->skb);
Alexander Duyckebe42d12011-08-26 07:45:09 +00006046
6047 /* unmap skb header data */
6048 dma_unmap_single(tx_ring->dev,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00006049 dma_unmap_addr(tx_buffer, dma),
6050 dma_unmap_len(tx_buffer, len),
Alexander Duyckebe42d12011-08-26 07:45:09 +00006051 DMA_TO_DEVICE);
6052
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00006053 /* clear tx_buffer data */
6054 tx_buffer->skb = NULL;
6055 dma_unmap_len_set(tx_buffer, len, 0);
6056
Alexander Duyckebe42d12011-08-26 07:45:09 +00006057 /* clear last DMA location and unmap remaining buffers */
6058 while (tx_desc != eop_desc) {
Alexander Duyck13fde972011-10-05 13:35:24 +00006059 tx_buffer++;
6060 tx_desc++;
Auke Kok9d5c8242008-01-24 02:22:38 -08006061 i++;
Alexander Duyck8542db02011-08-26 07:44:43 +00006062 if (unlikely(!i)) {
6063 i -= tx_ring->count;
Alexander Duyck06034642011-08-26 07:44:22 +00006064 tx_buffer = tx_ring->tx_buffer_info;
Alexander Duyck13fde972011-10-05 13:35:24 +00006065 tx_desc = IGB_TX_DESC(tx_ring, 0);
6066 }
Alexander Duyckebe42d12011-08-26 07:45:09 +00006067
6068 /* unmap any remaining paged data */
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00006069 if (dma_unmap_len(tx_buffer, len)) {
Alexander Duyckebe42d12011-08-26 07:45:09 +00006070 dma_unmap_page(tx_ring->dev,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00006071 dma_unmap_addr(tx_buffer, dma),
6072 dma_unmap_len(tx_buffer, len),
Alexander Duyckebe42d12011-08-26 07:45:09 +00006073 DMA_TO_DEVICE);
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00006074 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyckebe42d12011-08-26 07:45:09 +00006075 }
6076 }
6077
Alexander Duyckebe42d12011-08-26 07:45:09 +00006078 /* move us one more past the eop_desc for start of next pkt */
6079 tx_buffer++;
6080 tx_desc++;
6081 i++;
6082 if (unlikely(!i)) {
6083 i -= tx_ring->count;
6084 tx_buffer = tx_ring->tx_buffer_info;
6085 tx_desc = IGB_TX_DESC(tx_ring, 0);
6086 }
Alexander Duyckf4128782012-09-13 06:28:01 +00006087
6088 /* issue prefetch for next Tx descriptor */
6089 prefetch(tx_desc);
6090
6091 /* update budget accounting */
6092 budget--;
6093 } while (likely(budget));
Alexander Duyck0e014cb2008-12-26 01:33:18 -08006094
Eric Dumazetbdbc0632012-01-04 20:23:36 +00006095 netdev_tx_completed_queue(txring_txq(tx_ring),
6096 total_packets, total_bytes);
Alexander Duyck8542db02011-08-26 07:44:43 +00006097 i += tx_ring->count;
Auke Kok9d5c8242008-01-24 02:22:38 -08006098 tx_ring->next_to_clean = i;
Alexander Duyck13fde972011-10-05 13:35:24 +00006099 u64_stats_update_begin(&tx_ring->tx_syncp);
6100 tx_ring->tx_stats.bytes += total_bytes;
6101 tx_ring->tx_stats.packets += total_packets;
6102 u64_stats_update_end(&tx_ring->tx_syncp);
Alexander Duyck0ba82992011-08-26 07:45:47 +00006103 q_vector->tx.total_bytes += total_bytes;
6104 q_vector->tx.total_packets += total_packets;
Auke Kok9d5c8242008-01-24 02:22:38 -08006105
Alexander Duyck6d095fa2011-08-26 07:46:19 +00006106 if (test_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags)) {
Alexander Duyck13fde972011-10-05 13:35:24 +00006107 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck13fde972011-10-05 13:35:24 +00006108
Auke Kok9d5c8242008-01-24 02:22:38 -08006109 /* Detect a transmit hang in hardware, this serializes the
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006110 * check with the clearing of time_stamp and movement of i
6111 */
Alexander Duyck6d095fa2011-08-26 07:46:19 +00006112 clear_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
Alexander Duyckf4128782012-09-13 06:28:01 +00006113 if (tx_buffer->next_to_watch &&
Alexander Duyck8542db02011-08-26 07:44:43 +00006114 time_after(jiffies, tx_buffer->time_stamp +
Joe Perches8e95a202009-12-03 07:58:21 +00006115 (adapter->tx_timeout_factor * HZ)) &&
6116 !(rd32(E1000_STATUS) & E1000_STATUS_TXOFF)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08006117
Auke Kok9d5c8242008-01-24 02:22:38 -08006118 /* detected Tx unit hang */
Alexander Duyck59d71982010-04-27 13:09:25 +00006119 dev_err(tx_ring->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08006120 "Detected Tx Unit Hang\n"
Alexander Duyck2d064c02008-07-08 15:10:12 -07006121 " Tx Queue <%d>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08006122 " TDH <%x>\n"
6123 " TDT <%x>\n"
6124 " next_to_use <%x>\n"
6125 " next_to_clean <%x>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08006126 "buffer_info[next_to_clean]\n"
6127 " time_stamp <%lx>\n"
Alexander Duyck8542db02011-08-26 07:44:43 +00006128 " next_to_watch <%p>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08006129 " jiffies <%lx>\n"
6130 " desc.status <%x>\n",
Alexander Duyck2d064c02008-07-08 15:10:12 -07006131 tx_ring->queue_index,
Alexander Duyck238ac812011-08-26 07:43:48 +00006132 rd32(E1000_TDH(tx_ring->reg_idx)),
Alexander Duyckfce99e32009-10-27 15:51:27 +00006133 readl(tx_ring->tail),
Auke Kok9d5c8242008-01-24 02:22:38 -08006134 tx_ring->next_to_use,
6135 tx_ring->next_to_clean,
Alexander Duyck8542db02011-08-26 07:44:43 +00006136 tx_buffer->time_stamp,
Alexander Duyckf4128782012-09-13 06:28:01 +00006137 tx_buffer->next_to_watch,
Auke Kok9d5c8242008-01-24 02:22:38 -08006138 jiffies,
Alexander Duyckf4128782012-09-13 06:28:01 +00006139 tx_buffer->next_to_watch->wb.status);
Alexander Duyck13fde972011-10-05 13:35:24 +00006140 netif_stop_subqueue(tx_ring->netdev,
6141 tx_ring->queue_index);
6142
6143 /* we are about to reset, no point in enabling stuff */
6144 return true;
Auke Kok9d5c8242008-01-24 02:22:38 -08006145 }
6146 }
Alexander Duyck13fde972011-10-05 13:35:24 +00006147
Alexander Duyck21ba6fe2013-02-09 04:27:48 +00006148#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyck13fde972011-10-05 13:35:24 +00006149 if (unlikely(total_packets &&
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006150 netif_carrier_ok(tx_ring->netdev) &&
6151 igb_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD)) {
Alexander Duyck13fde972011-10-05 13:35:24 +00006152 /* Make sure that anybody stopping the queue after this
6153 * sees the new next_to_clean.
6154 */
6155 smp_mb();
6156 if (__netif_subqueue_stopped(tx_ring->netdev,
6157 tx_ring->queue_index) &&
6158 !(test_bit(__IGB_DOWN, &adapter->state))) {
6159 netif_wake_subqueue(tx_ring->netdev,
6160 tx_ring->queue_index);
6161
6162 u64_stats_update_begin(&tx_ring->tx_syncp);
6163 tx_ring->tx_stats.restart_queue++;
6164 u64_stats_update_end(&tx_ring->tx_syncp);
6165 }
6166 }
6167
6168 return !!budget;
Auke Kok9d5c8242008-01-24 02:22:38 -08006169}
6170
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006171/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006172 * igb_reuse_rx_page - page flip buffer and store it back on the ring
6173 * @rx_ring: rx descriptor ring to store buffers on
6174 * @old_buff: donor buffer to have page reused
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006175 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006176 * Synchronizes page for reuse by the adapter
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006177 **/
6178static void igb_reuse_rx_page(struct igb_ring *rx_ring,
6179 struct igb_rx_buffer *old_buff)
6180{
6181 struct igb_rx_buffer *new_buff;
6182 u16 nta = rx_ring->next_to_alloc;
6183
6184 new_buff = &rx_ring->rx_buffer_info[nta];
6185
6186 /* update, and store next to alloc */
6187 nta++;
6188 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
6189
6190 /* transfer page from old buffer to new buffer */
6191 memcpy(new_buff, old_buff, sizeof(struct igb_rx_buffer));
6192
6193 /* sync the buffer for use by the device */
6194 dma_sync_single_range_for_device(rx_ring->dev, old_buff->dma,
6195 old_buff->page_offset,
Alexander Duyckde78d1f2012-09-25 00:31:12 +00006196 IGB_RX_BUFSZ,
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006197 DMA_FROM_DEVICE);
6198}
6199
Alexander Duyck74e238e2013-02-02 05:07:11 +00006200static bool igb_can_reuse_rx_page(struct igb_rx_buffer *rx_buffer,
6201 struct page *page,
6202 unsigned int truesize)
6203{
6204 /* avoid re-using remote pages */
6205 if (unlikely(page_to_nid(page) != numa_node_id()))
6206 return false;
6207
6208#if (PAGE_SIZE < 8192)
6209 /* if we are only owner of page we can reuse it */
6210 if (unlikely(page_count(page) != 1))
6211 return false;
6212
6213 /* flip page offset to other buffer */
6214 rx_buffer->page_offset ^= IGB_RX_BUFSZ;
6215
6216 /* since we are the only owner of the page and we need to
6217 * increment it, just set the value to 2 in order to avoid
6218 * an unnecessary locked operation
6219 */
6220 atomic_set(&page->_count, 2);
6221#else
6222 /* move offset up to the next cache line */
6223 rx_buffer->page_offset += truesize;
6224
6225 if (rx_buffer->page_offset > (PAGE_SIZE - IGB_RX_BUFSZ))
6226 return false;
6227
6228 /* bump ref count on page before it is given to the stack */
6229 get_page(page);
6230#endif
6231
6232 return true;
6233}
6234
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006235/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006236 * igb_add_rx_frag - Add contents of Rx buffer to sk_buff
6237 * @rx_ring: rx descriptor ring to transact packets on
6238 * @rx_buffer: buffer containing page to add
6239 * @rx_desc: descriptor containing length of buffer written by hardware
6240 * @skb: sk_buff to place the data into
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006241 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006242 * This function will add the data contained in rx_buffer->page to the skb.
6243 * This is done either through a direct copy if the data in the buffer is
6244 * less than the skb header size, otherwise it will just attach the page as
6245 * a frag to the skb.
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006246 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006247 * The function will then update the page offset if necessary and return
6248 * true if the buffer can be reused by the adapter.
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006249 **/
6250static bool igb_add_rx_frag(struct igb_ring *rx_ring,
6251 struct igb_rx_buffer *rx_buffer,
6252 union e1000_adv_rx_desc *rx_desc,
6253 struct sk_buff *skb)
6254{
6255 struct page *page = rx_buffer->page;
6256 unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
Alexander Duyck74e238e2013-02-02 05:07:11 +00006257#if (PAGE_SIZE < 8192)
6258 unsigned int truesize = IGB_RX_BUFSZ;
6259#else
6260 unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
6261#endif
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006262
6263 if ((size <= IGB_RX_HDR_LEN) && !skb_is_nonlinear(skb)) {
6264 unsigned char *va = page_address(page) + rx_buffer->page_offset;
6265
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006266 if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP)) {
6267 igb_ptp_rx_pktstamp(rx_ring->q_vector, va, skb);
6268 va += IGB_TS_HDR_LEN;
6269 size -= IGB_TS_HDR_LEN;
6270 }
6271
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006272 memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
6273
6274 /* we can reuse buffer as-is, just make sure it is local */
6275 if (likely(page_to_nid(page) == numa_node_id()))
6276 return true;
6277
6278 /* this page cannot be reused so discard it */
6279 put_page(page);
6280 return false;
6281 }
6282
6283 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
Alexander Duyck74e238e2013-02-02 05:07:11 +00006284 rx_buffer->page_offset, size, truesize);
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006285
Alexander Duyck74e238e2013-02-02 05:07:11 +00006286 return igb_can_reuse_rx_page(rx_buffer, page, truesize);
6287}
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006288
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006289static struct sk_buff *igb_fetch_rx_buffer(struct igb_ring *rx_ring,
6290 union e1000_adv_rx_desc *rx_desc,
6291 struct sk_buff *skb)
6292{
6293 struct igb_rx_buffer *rx_buffer;
6294 struct page *page;
6295
6296 rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
6297
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006298 page = rx_buffer->page;
6299 prefetchw(page);
6300
6301 if (likely(!skb)) {
6302 void *page_addr = page_address(page) +
6303 rx_buffer->page_offset;
6304
6305 /* prefetch first cache line of first page */
6306 prefetch(page_addr);
6307#if L1_CACHE_BYTES < 128
6308 prefetch(page_addr + L1_CACHE_BYTES);
6309#endif
6310
6311 /* allocate a skb to store the frags */
6312 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
6313 IGB_RX_HDR_LEN);
6314 if (unlikely(!skb)) {
6315 rx_ring->rx_stats.alloc_failed++;
6316 return NULL;
6317 }
6318
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006319 /* we will be copying header into skb->data in
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006320 * pskb_may_pull so it is in our interest to prefetch
6321 * it now to avoid a possible cache miss
6322 */
6323 prefetchw(skb->data);
6324 }
6325
6326 /* we are reusing so sync this buffer for CPU use */
6327 dma_sync_single_range_for_cpu(rx_ring->dev,
6328 rx_buffer->dma,
6329 rx_buffer->page_offset,
Alexander Duyckde78d1f2012-09-25 00:31:12 +00006330 IGB_RX_BUFSZ,
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006331 DMA_FROM_DEVICE);
6332
6333 /* pull page into skb */
6334 if (igb_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
6335 /* hand second half of page back to the ring */
6336 igb_reuse_rx_page(rx_ring, rx_buffer);
6337 } else {
6338 /* we are not reusing the buffer so unmap it */
6339 dma_unmap_page(rx_ring->dev, rx_buffer->dma,
6340 PAGE_SIZE, DMA_FROM_DEVICE);
6341 }
6342
6343 /* clear contents of rx_buffer */
6344 rx_buffer->page = NULL;
6345
6346 return skb;
6347}
6348
Alexander Duyckcd392f52011-08-26 07:43:59 +00006349static inline void igb_rx_checksum(struct igb_ring *ring,
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006350 union e1000_adv_rx_desc *rx_desc,
6351 struct sk_buff *skb)
Auke Kok9d5c8242008-01-24 02:22:38 -08006352{
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006353 skb_checksum_none_assert(skb);
Auke Kok9d5c8242008-01-24 02:22:38 -08006354
Alexander Duyck294e7d72011-08-26 07:45:57 +00006355 /* Ignore Checksum bit is set */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006356 if (igb_test_staterr(rx_desc, E1000_RXD_STAT_IXSM))
Alexander Duyck294e7d72011-08-26 07:45:57 +00006357 return;
6358
6359 /* Rx checksum disabled via ethtool */
6360 if (!(ring->netdev->features & NETIF_F_RXCSUM))
Auke Kok9d5c8242008-01-24 02:22:38 -08006361 return;
Alexander Duyck85ad76b2009-10-27 15:52:46 +00006362
Auke Kok9d5c8242008-01-24 02:22:38 -08006363 /* TCP/UDP checksum error bit is set */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006364 if (igb_test_staterr(rx_desc,
6365 E1000_RXDEXT_STATERR_TCPE |
6366 E1000_RXDEXT_STATERR_IPE)) {
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006367 /* work around errata with sctp packets where the TCPE aka
Jesse Brandeburgb9473562009-04-27 22:36:13 +00006368 * L4E bit is set incorrectly on 64 byte (60 byte w/o crc)
6369 * packets, (aka let the stack check the crc32c)
6370 */
Alexander Duyck866cff02011-08-26 07:45:36 +00006371 if (!((skb->len == 60) &&
6372 test_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags))) {
Eric Dumazet12dcd862010-10-15 17:27:10 +00006373 u64_stats_update_begin(&ring->rx_syncp);
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +00006374 ring->rx_stats.csum_err++;
Eric Dumazet12dcd862010-10-15 17:27:10 +00006375 u64_stats_update_end(&ring->rx_syncp);
6376 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006377 /* let the stack verify checksum errors */
Auke Kok9d5c8242008-01-24 02:22:38 -08006378 return;
6379 }
6380 /* It must be a TCP or UDP packet with a valid checksum */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006381 if (igb_test_staterr(rx_desc, E1000_RXD_STAT_TCPCS |
6382 E1000_RXD_STAT_UDPCS))
Auke Kok9d5c8242008-01-24 02:22:38 -08006383 skb->ip_summed = CHECKSUM_UNNECESSARY;
6384
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006385 dev_dbg(ring->dev, "cksum success: bits %08X\n",
6386 le32_to_cpu(rx_desc->wb.upper.status_error));
Auke Kok9d5c8242008-01-24 02:22:38 -08006387}
6388
Alexander Duyck077887c2011-08-26 07:46:29 +00006389static inline void igb_rx_hash(struct igb_ring *ring,
6390 union e1000_adv_rx_desc *rx_desc,
6391 struct sk_buff *skb)
6392{
6393 if (ring->netdev->features & NETIF_F_RXHASH)
6394 skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
6395}
6396
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006397/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006398 * igb_is_non_eop - process handling of non-EOP buffers
6399 * @rx_ring: Rx ring being processed
6400 * @rx_desc: Rx descriptor for current buffer
6401 * @skb: current socket buffer containing buffer in progress
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006402 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006403 * This function updates next to clean. If the buffer is an EOP buffer
6404 * this function exits returning false, otherwise it will place the
6405 * sk_buff in the next buffer to be chained and return true indicating
6406 * that this is in fact a non-EOP buffer.
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006407 **/
6408static bool igb_is_non_eop(struct igb_ring *rx_ring,
6409 union e1000_adv_rx_desc *rx_desc)
6410{
6411 u32 ntc = rx_ring->next_to_clean + 1;
6412
6413 /* fetch, update, and store next to clean */
6414 ntc = (ntc < rx_ring->count) ? ntc : 0;
6415 rx_ring->next_to_clean = ntc;
6416
6417 prefetch(IGB_RX_DESC(rx_ring, ntc));
6418
6419 if (likely(igb_test_staterr(rx_desc, E1000_RXD_STAT_EOP)))
6420 return false;
6421
6422 return true;
6423}
6424
6425/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006426 * igb_get_headlen - determine size of header for LRO/GRO
6427 * @data: pointer to the start of the headers
6428 * @max_len: total length of section to find headers in
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006429 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006430 * This function is meant to determine the length of headers that will
6431 * be recognized by hardware for LRO, and GRO offloads. The main
6432 * motivation of doing this is to only perform one pull for IPv4 TCP
6433 * packets so that we can do basic things like calculating the gso_size
6434 * based on the average data per packet.
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006435 **/
6436static unsigned int igb_get_headlen(unsigned char *data,
6437 unsigned int max_len)
Alexander Duyck2d94d8a2009-07-23 18:10:06 +00006438{
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006439 union {
6440 unsigned char *network;
6441 /* l2 headers */
6442 struct ethhdr *eth;
6443 struct vlan_hdr *vlan;
6444 /* l3 headers */
6445 struct iphdr *ipv4;
6446 struct ipv6hdr *ipv6;
6447 } hdr;
6448 __be16 protocol;
6449 u8 nexthdr = 0; /* default to not TCP */
6450 u8 hlen;
6451
6452 /* this should never happen, but better safe than sorry */
6453 if (max_len < ETH_HLEN)
6454 return max_len;
6455
6456 /* initialize network frame pointer */
6457 hdr.network = data;
6458
6459 /* set first protocol and move network header forward */
6460 protocol = hdr.eth->h_proto;
6461 hdr.network += ETH_HLEN;
6462
6463 /* handle any vlan tag if present */
6464 if (protocol == __constant_htons(ETH_P_8021Q)) {
6465 if ((hdr.network - data) > (max_len - VLAN_HLEN))
6466 return max_len;
6467
6468 protocol = hdr.vlan->h_vlan_encapsulated_proto;
6469 hdr.network += VLAN_HLEN;
6470 }
6471
6472 /* handle L3 protocols */
6473 if (protocol == __constant_htons(ETH_P_IP)) {
6474 if ((hdr.network - data) > (max_len - sizeof(struct iphdr)))
6475 return max_len;
6476
6477 /* access ihl as a u8 to avoid unaligned access on ia64 */
6478 hlen = (hdr.network[0] & 0x0F) << 2;
6479
6480 /* verify hlen meets minimum size requirements */
6481 if (hlen < sizeof(struct iphdr))
6482 return hdr.network - data;
6483
Alexander Duyckf2fb4ab2012-11-13 01:13:38 +00006484 /* record next protocol if header is present */
Alexander Duyckb9555f62013-02-01 08:56:47 +00006485 if (!(hdr.ipv4->frag_off & htons(IP_OFFSET)))
Alexander Duyckf2fb4ab2012-11-13 01:13:38 +00006486 nexthdr = hdr.ipv4->protocol;
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006487 } else if (protocol == __constant_htons(ETH_P_IPV6)) {
6488 if ((hdr.network - data) > (max_len - sizeof(struct ipv6hdr)))
6489 return max_len;
6490
6491 /* record next protocol */
6492 nexthdr = hdr.ipv6->nexthdr;
Alexander Duyckf2fb4ab2012-11-13 01:13:38 +00006493 hlen = sizeof(struct ipv6hdr);
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006494 } else {
6495 return hdr.network - data;
6496 }
6497
Alexander Duyckf2fb4ab2012-11-13 01:13:38 +00006498 /* relocate pointer to start of L4 header */
6499 hdr.network += hlen;
6500
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006501 /* finally sort out TCP */
6502 if (nexthdr == IPPROTO_TCP) {
6503 if ((hdr.network - data) > (max_len - sizeof(struct tcphdr)))
6504 return max_len;
6505
6506 /* access doff as a u8 to avoid unaligned access on ia64 */
6507 hlen = (hdr.network[12] & 0xF0) >> 2;
6508
6509 /* verify hlen meets minimum size requirements */
6510 if (hlen < sizeof(struct tcphdr))
6511 return hdr.network - data;
6512
6513 hdr.network += hlen;
6514 } else if (nexthdr == IPPROTO_UDP) {
6515 if ((hdr.network - data) > (max_len - sizeof(struct udphdr)))
6516 return max_len;
6517
6518 hdr.network += sizeof(struct udphdr);
6519 }
6520
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006521 /* If everything has gone correctly hdr.network should be the
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006522 * data section of the packet and will be the end of the header.
6523 * If not then it probably represents the end of the last recognized
6524 * header.
Alexander Duyck2d94d8a2009-07-23 18:10:06 +00006525 */
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006526 if ((hdr.network - data) < max_len)
6527 return hdr.network - data;
6528 else
6529 return max_len;
6530}
6531
6532/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006533 * igb_pull_tail - igb specific version of skb_pull_tail
6534 * @rx_ring: rx descriptor ring packet is being transacted on
6535 * @rx_desc: pointer to the EOP Rx descriptor
6536 * @skb: pointer to current skb being adjusted
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006537 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006538 * This function is an igb specific version of __pskb_pull_tail. The
6539 * main difference between this version and the original function is that
6540 * this function can make several assumptions about the state of things
6541 * that allow for significant optimizations versus the standard function.
6542 * As a result we can do things like drop a frag and maintain an accurate
6543 * truesize for the skb.
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006544 */
6545static void igb_pull_tail(struct igb_ring *rx_ring,
6546 union e1000_adv_rx_desc *rx_desc,
6547 struct sk_buff *skb)
6548{
6549 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
6550 unsigned char *va;
6551 unsigned int pull_len;
6552
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006553 /* it is valid to use page_address instead of kmap since we are
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006554 * working with pages allocated out of the lomem pool per
6555 * alloc_page(GFP_ATOMIC)
6556 */
6557 va = skb_frag_address(frag);
6558
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006559 if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP)) {
6560 /* retrieve timestamp from buffer */
6561 igb_ptp_rx_pktstamp(rx_ring->q_vector, va, skb);
6562
6563 /* update pointers to remove timestamp header */
6564 skb_frag_size_sub(frag, IGB_TS_HDR_LEN);
6565 frag->page_offset += IGB_TS_HDR_LEN;
6566 skb->data_len -= IGB_TS_HDR_LEN;
6567 skb->len -= IGB_TS_HDR_LEN;
6568
6569 /* move va to start of packet data */
6570 va += IGB_TS_HDR_LEN;
6571 }
6572
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006573 /* we need the header to contain the greater of either ETH_HLEN or
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006574 * 60 bytes if the skb->len is less than 60 for skb_pad.
6575 */
6576 pull_len = igb_get_headlen(va, IGB_RX_HDR_LEN);
6577
6578 /* align pull length to size of long to optimize memcpy performance */
6579 skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));
6580
6581 /* update all of the pointers */
6582 skb_frag_size_sub(frag, pull_len);
6583 frag->page_offset += pull_len;
6584 skb->data_len -= pull_len;
6585 skb->tail += pull_len;
6586}
6587
6588/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006589 * igb_cleanup_headers - Correct corrupted or empty headers
6590 * @rx_ring: rx descriptor ring packet is being transacted on
6591 * @rx_desc: pointer to the EOP Rx descriptor
6592 * @skb: pointer to current skb being fixed
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006593 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006594 * Address the case where we are pulling data in on pages only
6595 * and as such no data is present in the skb header.
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006596 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006597 * In addition if skb is not at least 60 bytes we need to pad it so that
6598 * it is large enough to qualify as a valid Ethernet frame.
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006599 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006600 * Returns true if an error was encountered and skb was freed.
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006601 **/
6602static bool igb_cleanup_headers(struct igb_ring *rx_ring,
6603 union e1000_adv_rx_desc *rx_desc,
6604 struct sk_buff *skb)
6605{
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006606 if (unlikely((igb_test_staterr(rx_desc,
6607 E1000_RXDEXT_ERR_FRAME_ERR_MASK)))) {
6608 struct net_device *netdev = rx_ring->netdev;
6609 if (!(netdev->features & NETIF_F_RXALL)) {
6610 dev_kfree_skb_any(skb);
6611 return true;
6612 }
6613 }
6614
6615 /* place header in linear portion of buffer */
6616 if (skb_is_nonlinear(skb))
6617 igb_pull_tail(rx_ring, rx_desc, skb);
6618
6619 /* if skb_pad returns an error the skb was freed */
6620 if (unlikely(skb->len < 60)) {
6621 int pad_len = 60 - skb->len;
6622
6623 if (skb_pad(skb, pad_len))
6624 return true;
6625 __skb_put(skb, pad_len);
6626 }
6627
6628 return false;
Alexander Duyck2d94d8a2009-07-23 18:10:06 +00006629}
6630
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00006631/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006632 * igb_process_skb_fields - Populate skb header fields from Rx descriptor
6633 * @rx_ring: rx descriptor ring packet is being transacted on
6634 * @rx_desc: pointer to the EOP Rx descriptor
6635 * @skb: pointer to current skb being populated
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00006636 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006637 * This function checks the ring, descriptor, and packet information in
6638 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
6639 * other fields within the skb.
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00006640 **/
6641static void igb_process_skb_fields(struct igb_ring *rx_ring,
6642 union e1000_adv_rx_desc *rx_desc,
6643 struct sk_buff *skb)
6644{
6645 struct net_device *dev = rx_ring->netdev;
6646
6647 igb_rx_hash(rx_ring, rx_desc, skb);
6648
6649 igb_rx_checksum(rx_ring, rx_desc, skb);
6650
Matthew Vick20a48412013-04-24 07:42:06 +00006651 igb_ptp_rx_hwtstamp(rx_ring, rx_desc, skb);
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00006652
Patrick McHardyf6469682013-04-19 02:04:27 +00006653 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00006654 igb_test_staterr(rx_desc, E1000_RXD_STAT_VP)) {
6655 u16 vid;
6656 if (igb_test_staterr(rx_desc, E1000_RXDEXT_STATERR_LB) &&
6657 test_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &rx_ring->flags))
6658 vid = be16_to_cpu(rx_desc->wb.upper.vlan);
6659 else
6660 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
6661
Patrick McHardy86a9bad2013-04-19 02:04:30 +00006662 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00006663 }
6664
6665 skb_record_rx_queue(skb, rx_ring->queue_index);
6666
6667 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
6668}
6669
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006670static bool igb_clean_rx_irq(struct igb_q_vector *q_vector, const int budget)
Auke Kok9d5c8242008-01-24 02:22:38 -08006671{
Alexander Duyck0ba82992011-08-26 07:45:47 +00006672 struct igb_ring *rx_ring = q_vector->rx.ring;
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006673 struct sk_buff *skb = rx_ring->skb;
Auke Kok9d5c8242008-01-24 02:22:38 -08006674 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck16eb8812011-08-26 07:43:54 +00006675 u16 cleaned_count = igb_desc_unused(rx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08006676
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006677 do {
6678 union e1000_adv_rx_desc *rx_desc;
Auke Kok9d5c8242008-01-24 02:22:38 -08006679
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006680 /* return some buffers to hardware, one at a time is too slow */
6681 if (cleaned_count >= IGB_RX_BUFFER_WRITE) {
6682 igb_alloc_rx_buffers(rx_ring, cleaned_count);
6683 cleaned_count = 0;
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07006684 }
6685
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006686 rx_desc = IGB_RX_DESC(rx_ring, rx_ring->next_to_clean);
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07006687
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006688 if (!igb_test_staterr(rx_desc, E1000_RXD_STAT_DD))
6689 break;
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07006690
Alexander Duyck74e238e2013-02-02 05:07:11 +00006691 /* This memory barrier is needed to keep us from reading
6692 * any other fields out of the rx_desc until we know the
6693 * RXD_STAT_DD bit is set
6694 */
6695 rmb();
6696
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006697 /* retrieve a buffer from the ring */
Alexander Duyckf9d40f62013-04-17 20:41:04 +00006698 skb = igb_fetch_rx_buffer(rx_ring, rx_desc, skb);
Alexander Duyck16eb8812011-08-26 07:43:54 +00006699
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006700 /* exit if we failed to retrieve a buffer */
6701 if (!skb)
6702 break;
6703
6704 cleaned_count++;
6705
6706 /* fetch next buffer in frame if non-eop */
6707 if (igb_is_non_eop(rx_ring, rx_desc))
6708 continue;
Alexander Duyck44390ca2011-08-26 07:43:38 +00006709
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006710 /* verify the packet layout is correct */
6711 if (igb_cleanup_headers(rx_ring, rx_desc, skb)) {
6712 skb = NULL;
6713 continue;
Auke Kok9d5c8242008-01-24 02:22:38 -08006714 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006715
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00006716 /* probably a little skewed due to removing CRC */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006717 total_bytes += skb->len;
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006718
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00006719 /* populate checksum, timestamp, VLAN, and protocol */
6720 igb_process_skb_fields(rx_ring, rx_desc, skb);
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006721
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00006722 napi_gro_receive(&q_vector->napi, skb);
Auke Kok9d5c8242008-01-24 02:22:38 -08006723
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006724 /* reset skb pointer */
6725 skb = NULL;
6726
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006727 /* update budget accounting */
6728 total_packets++;
6729 } while (likely(total_packets < budget));
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07006730
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006731 /* place incomplete frames back on ring for completion */
6732 rx_ring->skb = skb;
6733
Eric Dumazet12dcd862010-10-15 17:27:10 +00006734 u64_stats_update_begin(&rx_ring->rx_syncp);
Auke Kok9d5c8242008-01-24 02:22:38 -08006735 rx_ring->rx_stats.packets += total_packets;
6736 rx_ring->rx_stats.bytes += total_bytes;
Eric Dumazet12dcd862010-10-15 17:27:10 +00006737 u64_stats_update_end(&rx_ring->rx_syncp);
Alexander Duyck0ba82992011-08-26 07:45:47 +00006738 q_vector->rx.total_packets += total_packets;
6739 q_vector->rx.total_bytes += total_bytes;
Alexander Duyckc023cd82011-08-26 07:43:43 +00006740
6741 if (cleaned_count)
Alexander Duyckcd392f52011-08-26 07:43:59 +00006742 igb_alloc_rx_buffers(rx_ring, cleaned_count);
Alexander Duyckc023cd82011-08-26 07:43:43 +00006743
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006744 return (total_packets < budget);
Auke Kok9d5c8242008-01-24 02:22:38 -08006745}
6746
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006747static bool igb_alloc_mapped_page(struct igb_ring *rx_ring,
6748 struct igb_rx_buffer *bi)
Alexander Duyckc023cd82011-08-26 07:43:43 +00006749{
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006750 struct page *page = bi->page;
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006751 dma_addr_t dma;
Alexander Duyckc023cd82011-08-26 07:43:43 +00006752
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006753 /* since we are recycling buffers we should seldom need to alloc */
6754 if (likely(page))
Alexander Duyckc023cd82011-08-26 07:43:43 +00006755 return true;
6756
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006757 /* alloc new page for storage */
6758 page = __skb_alloc_page(GFP_ATOMIC | __GFP_COLD, NULL);
6759 if (unlikely(!page)) {
6760 rx_ring->rx_stats.alloc_failed++;
6761 return false;
Alexander Duyckc023cd82011-08-26 07:43:43 +00006762 }
6763
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006764 /* map page for use */
6765 dma = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE);
Alexander Duyckc023cd82011-08-26 07:43:43 +00006766
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006767 /* if mapping failed free memory back to system since
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006768 * there isn't much point in holding memory we can't use
6769 */
Alexander Duyckc023cd82011-08-26 07:43:43 +00006770 if (dma_mapping_error(rx_ring->dev, dma)) {
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006771 __free_page(page);
6772
Alexander Duyckc023cd82011-08-26 07:43:43 +00006773 rx_ring->rx_stats.alloc_failed++;
6774 return false;
6775 }
6776
6777 bi->dma = dma;
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006778 bi->page = page;
6779 bi->page_offset = 0;
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006780
Alexander Duyckc023cd82011-08-26 07:43:43 +00006781 return true;
6782}
6783
Auke Kok9d5c8242008-01-24 02:22:38 -08006784/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006785 * igb_alloc_rx_buffers - Replace used receive buffers; packet split
6786 * @adapter: address of board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08006787 **/
Alexander Duyckcd392f52011-08-26 07:43:59 +00006788void igb_alloc_rx_buffers(struct igb_ring *rx_ring, u16 cleaned_count)
Auke Kok9d5c8242008-01-24 02:22:38 -08006789{
Auke Kok9d5c8242008-01-24 02:22:38 -08006790 union e1000_adv_rx_desc *rx_desc;
Alexander Duyck06034642011-08-26 07:44:22 +00006791 struct igb_rx_buffer *bi;
Alexander Duyckc023cd82011-08-26 07:43:43 +00006792 u16 i = rx_ring->next_to_use;
Auke Kok9d5c8242008-01-24 02:22:38 -08006793
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006794 /* nothing to do */
6795 if (!cleaned_count)
6796 return;
6797
Alexander Duyck601369062011-08-26 07:44:05 +00006798 rx_desc = IGB_RX_DESC(rx_ring, i);
Alexander Duyck06034642011-08-26 07:44:22 +00006799 bi = &rx_ring->rx_buffer_info[i];
Alexander Duyckc023cd82011-08-26 07:43:43 +00006800 i -= rx_ring->count;
Auke Kok9d5c8242008-01-24 02:22:38 -08006801
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006802 do {
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006803 if (!igb_alloc_mapped_page(rx_ring, bi))
Alexander Duyckc023cd82011-08-26 07:43:43 +00006804 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08006805
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006806 /* Refresh the desc even if buffer_addrs didn't change
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006807 * because each write-back erases this info.
6808 */
Alexander Duyckf9d40f62013-04-17 20:41:04 +00006809 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Auke Kok9d5c8242008-01-24 02:22:38 -08006810
Alexander Duyckc023cd82011-08-26 07:43:43 +00006811 rx_desc++;
6812 bi++;
Auke Kok9d5c8242008-01-24 02:22:38 -08006813 i++;
Alexander Duyckc023cd82011-08-26 07:43:43 +00006814 if (unlikely(!i)) {
Alexander Duyck601369062011-08-26 07:44:05 +00006815 rx_desc = IGB_RX_DESC(rx_ring, 0);
Alexander Duyck06034642011-08-26 07:44:22 +00006816 bi = rx_ring->rx_buffer_info;
Alexander Duyckc023cd82011-08-26 07:43:43 +00006817 i -= rx_ring->count;
6818 }
6819
6820 /* clear the hdr_addr for the next_to_use descriptor */
6821 rx_desc->read.hdr_addr = 0;
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006822
6823 cleaned_count--;
6824 } while (cleaned_count);
Auke Kok9d5c8242008-01-24 02:22:38 -08006825
Alexander Duyckc023cd82011-08-26 07:43:43 +00006826 i += rx_ring->count;
6827
Auke Kok9d5c8242008-01-24 02:22:38 -08006828 if (rx_ring->next_to_use != i) {
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006829 /* record the next descriptor to use */
Auke Kok9d5c8242008-01-24 02:22:38 -08006830 rx_ring->next_to_use = i;
Auke Kok9d5c8242008-01-24 02:22:38 -08006831
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006832 /* update next to alloc since we have filled the ring */
6833 rx_ring->next_to_alloc = i;
6834
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006835 /* Force memory writes to complete before letting h/w
Auke Kok9d5c8242008-01-24 02:22:38 -08006836 * know there are new descriptors to fetch. (Only
6837 * applicable for weak-ordered memory model archs,
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006838 * such as IA-64).
6839 */
Auke Kok9d5c8242008-01-24 02:22:38 -08006840 wmb();
Alexander Duyckfce99e32009-10-27 15:51:27 +00006841 writel(i, rx_ring->tail);
Auke Kok9d5c8242008-01-24 02:22:38 -08006842 }
6843}
6844
6845/**
6846 * igb_mii_ioctl -
6847 * @netdev:
6848 * @ifreq:
6849 * @cmd:
6850 **/
6851static int igb_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
6852{
6853 struct igb_adapter *adapter = netdev_priv(netdev);
6854 struct mii_ioctl_data *data = if_mii(ifr);
6855
6856 if (adapter->hw.phy.media_type != e1000_media_type_copper)
6857 return -EOPNOTSUPP;
6858
6859 switch (cmd) {
6860 case SIOCGMIIPHY:
6861 data->phy_id = adapter->hw.phy.addr;
6862 break;
6863 case SIOCGMIIREG:
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08006864 if (igb_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
6865 &data->val_out))
Auke Kok9d5c8242008-01-24 02:22:38 -08006866 return -EIO;
6867 break;
6868 case SIOCSMIIREG:
6869 default:
6870 return -EOPNOTSUPP;
6871 }
6872 return 0;
6873}
6874
6875/**
6876 * igb_ioctl -
6877 * @netdev:
6878 * @ifreq:
6879 * @cmd:
6880 **/
6881static int igb_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
6882{
6883 switch (cmd) {
6884 case SIOCGMIIPHY:
6885 case SIOCGMIIREG:
6886 case SIOCSMIIREG:
6887 return igb_mii_ioctl(netdev, ifr, cmd);
Patrick Ohlyc6cb0902009-02-12 05:03:42 +00006888 case SIOCSHWTSTAMP:
Matthew Vicka79f4f82012-08-10 05:40:44 +00006889 return igb_ptp_hwtstamp_ioctl(netdev, ifr, cmd);
Auke Kok9d5c8242008-01-24 02:22:38 -08006890 default:
6891 return -EOPNOTSUPP;
6892 }
6893}
6894
Alexander Duyck009bc062009-07-23 18:08:35 +00006895s32 igb_read_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
6896{
6897 struct igb_adapter *adapter = hw->back;
Alexander Duyck009bc062009-07-23 18:08:35 +00006898
Jiang Liu23d028c2012-08-20 13:32:20 -06006899 if (pcie_capability_read_word(adapter->pdev, reg, value))
Alexander Duyck009bc062009-07-23 18:08:35 +00006900 return -E1000_ERR_CONFIG;
6901
Alexander Duyck009bc062009-07-23 18:08:35 +00006902 return 0;
6903}
6904
6905s32 igb_write_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
6906{
6907 struct igb_adapter *adapter = hw->back;
Alexander Duyck009bc062009-07-23 18:08:35 +00006908
Jiang Liu23d028c2012-08-20 13:32:20 -06006909 if (pcie_capability_write_word(adapter->pdev, reg, *value))
Alexander Duyck009bc062009-07-23 18:08:35 +00006910 return -E1000_ERR_CONFIG;
6911
Alexander Duyck009bc062009-07-23 18:08:35 +00006912 return 0;
6913}
6914
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006915static void igb_vlan_mode(struct net_device *netdev, netdev_features_t features)
Auke Kok9d5c8242008-01-24 02:22:38 -08006916{
6917 struct igb_adapter *adapter = netdev_priv(netdev);
6918 struct e1000_hw *hw = &adapter->hw;
6919 u32 ctrl, rctl;
Patrick McHardyf6469682013-04-19 02:04:27 +00006920 bool enable = !!(features & NETIF_F_HW_VLAN_CTAG_RX);
Auke Kok9d5c8242008-01-24 02:22:38 -08006921
Alexander Duyck5faf0302011-08-26 07:46:08 +00006922 if (enable) {
Auke Kok9d5c8242008-01-24 02:22:38 -08006923 /* enable VLAN tag insert/strip */
6924 ctrl = rd32(E1000_CTRL);
6925 ctrl |= E1000_CTRL_VME;
6926 wr32(E1000_CTRL, ctrl);
6927
Alexander Duyck51466232009-10-27 23:47:35 +00006928 /* Disable CFI check */
Auke Kok9d5c8242008-01-24 02:22:38 -08006929 rctl = rd32(E1000_RCTL);
Auke Kok9d5c8242008-01-24 02:22:38 -08006930 rctl &= ~E1000_RCTL_CFIEN;
6931 wr32(E1000_RCTL, rctl);
Auke Kok9d5c8242008-01-24 02:22:38 -08006932 } else {
6933 /* disable VLAN tag insert/strip */
6934 ctrl = rd32(E1000_CTRL);
6935 ctrl &= ~E1000_CTRL_VME;
6936 wr32(E1000_CTRL, ctrl);
Auke Kok9d5c8242008-01-24 02:22:38 -08006937 }
6938
Alexander Duycke1739522009-02-19 20:39:44 -08006939 igb_rlpml_set(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08006940}
6941
Patrick McHardy80d5c362013-04-19 02:04:28 +00006942static int igb_vlan_rx_add_vid(struct net_device *netdev,
6943 __be16 proto, u16 vid)
Auke Kok9d5c8242008-01-24 02:22:38 -08006944{
6945 struct igb_adapter *adapter = netdev_priv(netdev);
6946 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006947 int pf_id = adapter->vfs_allocated_count;
Auke Kok9d5c8242008-01-24 02:22:38 -08006948
Alexander Duyck51466232009-10-27 23:47:35 +00006949 /* attempt to add filter to vlvf array */
6950 igb_vlvf_set(adapter, vid, true, pf_id);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006951
Alexander Duyck51466232009-10-27 23:47:35 +00006952 /* add the filter since PF can receive vlans w/o entry in vlvf */
6953 igb_vfta_set(hw, vid, true);
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00006954
6955 set_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05006956
6957 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08006958}
6959
Patrick McHardy80d5c362013-04-19 02:04:28 +00006960static int igb_vlan_rx_kill_vid(struct net_device *netdev,
6961 __be16 proto, u16 vid)
Auke Kok9d5c8242008-01-24 02:22:38 -08006962{
6963 struct igb_adapter *adapter = netdev_priv(netdev);
6964 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006965 int pf_id = adapter->vfs_allocated_count;
Alexander Duyck51466232009-10-27 23:47:35 +00006966 s32 err;
Auke Kok9d5c8242008-01-24 02:22:38 -08006967
Alexander Duyck51466232009-10-27 23:47:35 +00006968 /* remove vlan from VLVF table array */
6969 err = igb_vlvf_set(adapter, vid, false, pf_id);
Auke Kok9d5c8242008-01-24 02:22:38 -08006970
Alexander Duyck51466232009-10-27 23:47:35 +00006971 /* if vid was not present in VLVF just remove it from table */
6972 if (err)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006973 igb_vfta_set(hw, vid, false);
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00006974
6975 clear_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05006976
6977 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08006978}
6979
6980static void igb_restore_vlan(struct igb_adapter *adapter)
6981{
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00006982 u16 vid;
Auke Kok9d5c8242008-01-24 02:22:38 -08006983
Alexander Duyck5faf0302011-08-26 07:46:08 +00006984 igb_vlan_mode(adapter->netdev, adapter->netdev->features);
6985
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00006986 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
Patrick McHardy80d5c362013-04-19 02:04:28 +00006987 igb_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
Auke Kok9d5c8242008-01-24 02:22:38 -08006988}
6989
David Decotigny14ad2512011-04-27 18:32:43 +00006990int igb_set_spd_dplx(struct igb_adapter *adapter, u32 spd, u8 dplx)
Auke Kok9d5c8242008-01-24 02:22:38 -08006991{
Alexander Duyck090b1792009-10-27 23:51:55 +00006992 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08006993 struct e1000_mac_info *mac = &adapter->hw.mac;
6994
6995 mac->autoneg = 0;
6996
David Decotigny14ad2512011-04-27 18:32:43 +00006997 /* Make sure dplx is at most 1 bit and lsb of speed is not set
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006998 * for the switch() below to work
6999 */
David Decotigny14ad2512011-04-27 18:32:43 +00007000 if ((spd & 1) || (dplx & ~1))
7001 goto err_inval;
7002
Akeem G. Abodunrinf502ef72013-04-05 16:49:06 +00007003 /* Fiber NIC's only allow 1000 gbps Full duplex
7004 * and 100Mbps Full duplex for 100baseFx sfp
7005 */
7006 if (adapter->hw.phy.media_type == e1000_media_type_internal_serdes) {
7007 switch (spd + dplx) {
7008 case SPEED_10 + DUPLEX_HALF:
7009 case SPEED_10 + DUPLEX_FULL:
7010 case SPEED_100 + DUPLEX_HALF:
7011 goto err_inval;
7012 default:
7013 break;
7014 }
7015 }
Carolyn Wybornycd2638a2010-10-12 22:27:02 +00007016
David Decotigny14ad2512011-04-27 18:32:43 +00007017 switch (spd + dplx) {
Auke Kok9d5c8242008-01-24 02:22:38 -08007018 case SPEED_10 + DUPLEX_HALF:
7019 mac->forced_speed_duplex = ADVERTISE_10_HALF;
7020 break;
7021 case SPEED_10 + DUPLEX_FULL:
7022 mac->forced_speed_duplex = ADVERTISE_10_FULL;
7023 break;
7024 case SPEED_100 + DUPLEX_HALF:
7025 mac->forced_speed_duplex = ADVERTISE_100_HALF;
7026 break;
7027 case SPEED_100 + DUPLEX_FULL:
7028 mac->forced_speed_duplex = ADVERTISE_100_FULL;
7029 break;
7030 case SPEED_1000 + DUPLEX_FULL:
7031 mac->autoneg = 1;
7032 adapter->hw.phy.autoneg_advertised = ADVERTISE_1000_FULL;
7033 break;
7034 case SPEED_1000 + DUPLEX_HALF: /* not supported */
7035 default:
David Decotigny14ad2512011-04-27 18:32:43 +00007036 goto err_inval;
Auke Kok9d5c8242008-01-24 02:22:38 -08007037 }
Jesse Brandeburg8376dad2012-07-26 02:31:19 +00007038
7039 /* clear MDI, MDI(-X) override is only allowed when autoneg enabled */
7040 adapter->hw.phy.mdix = AUTO_ALL_MODES;
7041
Auke Kok9d5c8242008-01-24 02:22:38 -08007042 return 0;
David Decotigny14ad2512011-04-27 18:32:43 +00007043
7044err_inval:
7045 dev_err(&pdev->dev, "Unsupported Speed/Duplex configuration\n");
7046 return -EINVAL;
Auke Kok9d5c8242008-01-24 02:22:38 -08007047}
7048
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007049static int __igb_shutdown(struct pci_dev *pdev, bool *enable_wake,
7050 bool runtime)
Auke Kok9d5c8242008-01-24 02:22:38 -08007051{
7052 struct net_device *netdev = pci_get_drvdata(pdev);
7053 struct igb_adapter *adapter = netdev_priv(netdev);
7054 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck2d064c02008-07-08 15:10:12 -07007055 u32 ctrl, rctl, status;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007056 u32 wufc = runtime ? E1000_WUFC_LNKC : adapter->wol;
Auke Kok9d5c8242008-01-24 02:22:38 -08007057#ifdef CONFIG_PM
7058 int retval = 0;
7059#endif
7060
7061 netif_device_detach(netdev);
7062
Alexander Duycka88f10e2008-07-08 15:13:38 -07007063 if (netif_running(netdev))
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007064 __igb_close(netdev, true);
Alexander Duycka88f10e2008-07-08 15:13:38 -07007065
Alexander Duyck047e0032009-10-27 15:49:27 +00007066 igb_clear_interrupt_scheme(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08007067
7068#ifdef CONFIG_PM
7069 retval = pci_save_state(pdev);
7070 if (retval)
7071 return retval;
7072#endif
7073
7074 status = rd32(E1000_STATUS);
7075 if (status & E1000_STATUS_LU)
7076 wufc &= ~E1000_WUFC_LNKC;
7077
7078 if (wufc) {
7079 igb_setup_rctl(adapter);
Alexander Duyckff41f8d2009-09-03 14:48:56 +00007080 igb_set_rx_mode(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08007081
7082 /* turn on all-multi mode if wake on multicast is enabled */
7083 if (wufc & E1000_WUFC_MC) {
7084 rctl = rd32(E1000_RCTL);
7085 rctl |= E1000_RCTL_MPE;
7086 wr32(E1000_RCTL, rctl);
7087 }
7088
7089 ctrl = rd32(E1000_CTRL);
7090 /* advertise wake from D3Cold */
7091 #define E1000_CTRL_ADVD3WUC 0x00100000
7092 /* phy power management enable */
7093 #define E1000_CTRL_EN_PHY_PWR_MGMT 0x00200000
7094 ctrl |= E1000_CTRL_ADVD3WUC;
7095 wr32(E1000_CTRL, ctrl);
7096
Auke Kok9d5c8242008-01-24 02:22:38 -08007097 /* Allow time for pending master requests to run */
Alexander Duyck330a6d62009-10-27 23:51:35 +00007098 igb_disable_pcie_master(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08007099
7100 wr32(E1000_WUC, E1000_WUC_PME_EN);
7101 wr32(E1000_WUFC, wufc);
Auke Kok9d5c8242008-01-24 02:22:38 -08007102 } else {
7103 wr32(E1000_WUC, 0);
7104 wr32(E1000_WUFC, 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08007105 }
7106
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00007107 *enable_wake = wufc || adapter->en_mng_pt;
7108 if (!*enable_wake)
Nick Nunley88a268c2010-02-17 01:01:59 +00007109 igb_power_down_link(adapter);
7110 else
7111 igb_power_up_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08007112
7113 /* Release control of h/w to f/w. If f/w is AMT enabled, this
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007114 * would have already happened in close and is redundant.
7115 */
Auke Kok9d5c8242008-01-24 02:22:38 -08007116 igb_release_hw_control(adapter);
7117
7118 pci_disable_device(pdev);
7119
Auke Kok9d5c8242008-01-24 02:22:38 -08007120 return 0;
7121}
7122
7123#ifdef CONFIG_PM
Emil Tantilovd9dd9662012-01-28 08:10:35 +00007124#ifdef CONFIG_PM_SLEEP
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007125static int igb_suspend(struct device *dev)
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00007126{
7127 int retval;
7128 bool wake;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007129 struct pci_dev *pdev = to_pci_dev(dev);
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00007130
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007131 retval = __igb_shutdown(pdev, &wake, 0);
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00007132 if (retval)
7133 return retval;
7134
7135 if (wake) {
7136 pci_prepare_to_sleep(pdev);
7137 } else {
7138 pci_wake_from_d3(pdev, false);
7139 pci_set_power_state(pdev, PCI_D3hot);
7140 }
7141
7142 return 0;
7143}
Emil Tantilovd9dd9662012-01-28 08:10:35 +00007144#endif /* CONFIG_PM_SLEEP */
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00007145
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007146static int igb_resume(struct device *dev)
Auke Kok9d5c8242008-01-24 02:22:38 -08007147{
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007148 struct pci_dev *pdev = to_pci_dev(dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08007149 struct net_device *netdev = pci_get_drvdata(pdev);
7150 struct igb_adapter *adapter = netdev_priv(netdev);
7151 struct e1000_hw *hw = &adapter->hw;
7152 u32 err;
7153
7154 pci_set_power_state(pdev, PCI_D0);
7155 pci_restore_state(pdev);
Nick Nunleyb94f2d72010-02-17 01:02:19 +00007156 pci_save_state(pdev);
Taku Izumi42bfd33a2008-06-20 12:10:30 +09007157
Alexander Duyckaed5dec2009-02-06 23:16:04 +00007158 err = pci_enable_device_mem(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08007159 if (err) {
7160 dev_err(&pdev->dev,
7161 "igb: Cannot enable PCI device from suspend\n");
7162 return err;
7163 }
7164 pci_set_master(pdev);
7165
7166 pci_enable_wake(pdev, PCI_D3hot, 0);
7167 pci_enable_wake(pdev, PCI_D3cold, 0);
7168
Stefan Assmann53c7d062012-12-04 06:00:12 +00007169 if (igb_init_interrupt_scheme(adapter, true)) {
Alexander Duycka88f10e2008-07-08 15:13:38 -07007170 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
7171 return -ENOMEM;
Auke Kok9d5c8242008-01-24 02:22:38 -08007172 }
7173
Auke Kok9d5c8242008-01-24 02:22:38 -08007174 igb_reset(adapter);
Alexander Duycka8564f02009-02-06 23:21:10 +00007175
7176 /* let the f/w know that the h/w is now under the control of the
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007177 * driver.
7178 */
Alexander Duycka8564f02009-02-06 23:21:10 +00007179 igb_get_hw_control(adapter);
7180
Auke Kok9d5c8242008-01-24 02:22:38 -08007181 wr32(E1000_WUS, ~0);
7182
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007183 if (netdev->flags & IFF_UP) {
Alexander Duyck0c2cc022012-09-25 00:31:22 +00007184 rtnl_lock();
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007185 err = __igb_open(netdev, true);
Alexander Duyck0c2cc022012-09-25 00:31:22 +00007186 rtnl_unlock();
Alexander Duycka88f10e2008-07-08 15:13:38 -07007187 if (err)
7188 return err;
7189 }
Auke Kok9d5c8242008-01-24 02:22:38 -08007190
7191 netif_device_attach(netdev);
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007192 return 0;
7193}
7194
7195#ifdef CONFIG_PM_RUNTIME
7196static int igb_runtime_idle(struct device *dev)
7197{
7198 struct pci_dev *pdev = to_pci_dev(dev);
7199 struct net_device *netdev = pci_get_drvdata(pdev);
7200 struct igb_adapter *adapter = netdev_priv(netdev);
7201
7202 if (!igb_has_link(adapter))
7203 pm_schedule_suspend(dev, MSEC_PER_SEC * 5);
7204
7205 return -EBUSY;
7206}
7207
7208static int igb_runtime_suspend(struct device *dev)
7209{
7210 struct pci_dev *pdev = to_pci_dev(dev);
7211 int retval;
7212 bool wake;
7213
7214 retval = __igb_shutdown(pdev, &wake, 1);
7215 if (retval)
7216 return retval;
7217
7218 if (wake) {
7219 pci_prepare_to_sleep(pdev);
7220 } else {
7221 pci_wake_from_d3(pdev, false);
7222 pci_set_power_state(pdev, PCI_D3hot);
7223 }
Auke Kok9d5c8242008-01-24 02:22:38 -08007224
Auke Kok9d5c8242008-01-24 02:22:38 -08007225 return 0;
7226}
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007227
7228static int igb_runtime_resume(struct device *dev)
7229{
7230 return igb_resume(dev);
7231}
7232#endif /* CONFIG_PM_RUNTIME */
Auke Kok9d5c8242008-01-24 02:22:38 -08007233#endif
7234
7235static void igb_shutdown(struct pci_dev *pdev)
7236{
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00007237 bool wake;
7238
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007239 __igb_shutdown(pdev, &wake, 0);
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00007240
7241 if (system_state == SYSTEM_POWER_OFF) {
7242 pci_wake_from_d3(pdev, wake);
7243 pci_set_power_state(pdev, PCI_D3hot);
7244 }
Auke Kok9d5c8242008-01-24 02:22:38 -08007245}
7246
Greg Rosefa44f2f2013-01-17 01:03:06 -08007247#ifdef CONFIG_PCI_IOV
7248static int igb_sriov_reinit(struct pci_dev *dev)
7249{
7250 struct net_device *netdev = pci_get_drvdata(dev);
7251 struct igb_adapter *adapter = netdev_priv(netdev);
7252 struct pci_dev *pdev = adapter->pdev;
7253
7254 rtnl_lock();
7255
7256 if (netif_running(netdev))
7257 igb_close(netdev);
7258
7259 igb_clear_interrupt_scheme(adapter);
7260
7261 igb_init_queue_configuration(adapter);
7262
7263 if (igb_init_interrupt_scheme(adapter, true)) {
7264 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
7265 return -ENOMEM;
7266 }
7267
7268 if (netif_running(netdev))
7269 igb_open(netdev);
7270
7271 rtnl_unlock();
7272
7273 return 0;
7274}
7275
7276static int igb_pci_disable_sriov(struct pci_dev *dev)
7277{
7278 int err = igb_disable_sriov(dev);
7279
7280 if (!err)
7281 err = igb_sriov_reinit(dev);
7282
7283 return err;
7284}
7285
7286static int igb_pci_enable_sriov(struct pci_dev *dev, int num_vfs)
7287{
7288 int err = igb_enable_sriov(dev, num_vfs);
7289
7290 if (err)
7291 goto out;
7292
7293 err = igb_sriov_reinit(dev);
7294 if (!err)
7295 return num_vfs;
7296
7297out:
7298 return err;
7299}
7300
7301#endif
7302static int igb_pci_sriov_configure(struct pci_dev *dev, int num_vfs)
7303{
7304#ifdef CONFIG_PCI_IOV
7305 if (num_vfs == 0)
7306 return igb_pci_disable_sriov(dev);
7307 else
7308 return igb_pci_enable_sriov(dev, num_vfs);
7309#endif
7310 return 0;
7311}
7312
Auke Kok9d5c8242008-01-24 02:22:38 -08007313#ifdef CONFIG_NET_POLL_CONTROLLER
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007314/* Polling 'interrupt' - used by things like netconsole to send skbs
Auke Kok9d5c8242008-01-24 02:22:38 -08007315 * without having to re-enable interrupts. It's not called while
7316 * the interrupt routine is executing.
7317 */
7318static void igb_netpoll(struct net_device *netdev)
7319{
7320 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00007321 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00007322 struct igb_q_vector *q_vector;
Auke Kok9d5c8242008-01-24 02:22:38 -08007323 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08007324
Alexander Duyck047e0032009-10-27 15:49:27 +00007325 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00007326 q_vector = adapter->q_vector[i];
7327 if (adapter->msix_entries)
7328 wr32(E1000_EIMC, q_vector->eims_value);
7329 else
7330 igb_irq_disable(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +00007331 napi_schedule(&q_vector->napi);
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00007332 }
Auke Kok9d5c8242008-01-24 02:22:38 -08007333}
7334#endif /* CONFIG_NET_POLL_CONTROLLER */
7335
7336/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007337 * igb_io_error_detected - called when PCI error is detected
7338 * @pdev: Pointer to PCI device
7339 * @state: The current pci connection state
Auke Kok9d5c8242008-01-24 02:22:38 -08007340 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007341 * This function is called after a PCI bus error affecting
7342 * this device has been detected.
7343 **/
Auke Kok9d5c8242008-01-24 02:22:38 -08007344static pci_ers_result_t igb_io_error_detected(struct pci_dev *pdev,
7345 pci_channel_state_t state)
7346{
7347 struct net_device *netdev = pci_get_drvdata(pdev);
7348 struct igb_adapter *adapter = netdev_priv(netdev);
7349
7350 netif_device_detach(netdev);
7351
Alexander Duyck59ed6ee2009-06-30 12:46:34 +00007352 if (state == pci_channel_io_perm_failure)
7353 return PCI_ERS_RESULT_DISCONNECT;
7354
Auke Kok9d5c8242008-01-24 02:22:38 -08007355 if (netif_running(netdev))
7356 igb_down(adapter);
7357 pci_disable_device(pdev);
7358
7359 /* Request a slot slot reset. */
7360 return PCI_ERS_RESULT_NEED_RESET;
7361}
7362
7363/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007364 * igb_io_slot_reset - called after the pci bus has been reset.
7365 * @pdev: Pointer to PCI device
Auke Kok9d5c8242008-01-24 02:22:38 -08007366 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007367 * Restart the card from scratch, as if from a cold-boot. Implementation
7368 * resembles the first-half of the igb_resume routine.
7369 **/
Auke Kok9d5c8242008-01-24 02:22:38 -08007370static pci_ers_result_t igb_io_slot_reset(struct pci_dev *pdev)
7371{
7372 struct net_device *netdev = pci_get_drvdata(pdev);
7373 struct igb_adapter *adapter = netdev_priv(netdev);
7374 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck40a914f2008-11-27 00:24:37 -08007375 pci_ers_result_t result;
Taku Izumi42bfd33a2008-06-20 12:10:30 +09007376 int err;
Auke Kok9d5c8242008-01-24 02:22:38 -08007377
Alexander Duyckaed5dec2009-02-06 23:16:04 +00007378 if (pci_enable_device_mem(pdev)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08007379 dev_err(&pdev->dev,
7380 "Cannot re-enable PCI device after reset.\n");
Alexander Duyck40a914f2008-11-27 00:24:37 -08007381 result = PCI_ERS_RESULT_DISCONNECT;
7382 } else {
7383 pci_set_master(pdev);
7384 pci_restore_state(pdev);
Nick Nunleyb94f2d72010-02-17 01:02:19 +00007385 pci_save_state(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08007386
7387 pci_enable_wake(pdev, PCI_D3hot, 0);
7388 pci_enable_wake(pdev, PCI_D3cold, 0);
7389
7390 igb_reset(adapter);
7391 wr32(E1000_WUS, ~0);
7392 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9d5c8242008-01-24 02:22:38 -08007393 }
Auke Kok9d5c8242008-01-24 02:22:38 -08007394
Jeff Kirsherea943d42008-12-11 20:34:19 -08007395 err = pci_cleanup_aer_uncorrect_error_status(pdev);
7396 if (err) {
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007397 dev_err(&pdev->dev,
7398 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
7399 err);
Jeff Kirsherea943d42008-12-11 20:34:19 -08007400 /* non-fatal, continue */
7401 }
Auke Kok9d5c8242008-01-24 02:22:38 -08007402
Alexander Duyck40a914f2008-11-27 00:24:37 -08007403 return result;
Auke Kok9d5c8242008-01-24 02:22:38 -08007404}
7405
7406/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007407 * igb_io_resume - called when traffic can start flowing again.
7408 * @pdev: Pointer to PCI device
Auke Kok9d5c8242008-01-24 02:22:38 -08007409 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007410 * This callback is called when the error recovery driver tells us that
7411 * its OK to resume normal operation. Implementation resembles the
7412 * second-half of the igb_resume routine.
Auke Kok9d5c8242008-01-24 02:22:38 -08007413 */
7414static void igb_io_resume(struct pci_dev *pdev)
7415{
7416 struct net_device *netdev = pci_get_drvdata(pdev);
7417 struct igb_adapter *adapter = netdev_priv(netdev);
7418
Auke Kok9d5c8242008-01-24 02:22:38 -08007419 if (netif_running(netdev)) {
7420 if (igb_up(adapter)) {
7421 dev_err(&pdev->dev, "igb_up failed after reset\n");
7422 return;
7423 }
7424 }
7425
7426 netif_device_attach(netdev);
7427
7428 /* let the f/w know that the h/w is now under the control of the
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007429 * driver.
7430 */
Auke Kok9d5c8242008-01-24 02:22:38 -08007431 igb_get_hw_control(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08007432}
7433
Alexander Duyck26ad9172009-10-05 06:32:49 +00007434static void igb_rar_set_qsel(struct igb_adapter *adapter, u8 *addr, u32 index,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007435 u8 qsel)
Alexander Duyck26ad9172009-10-05 06:32:49 +00007436{
7437 u32 rar_low, rar_high;
7438 struct e1000_hw *hw = &adapter->hw;
7439
7440 /* HW expects these in little endian so we reverse the byte order
7441 * from network order (big endian) to little endian
7442 */
7443 rar_low = ((u32) addr[0] | ((u32) addr[1] << 8) |
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007444 ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
Alexander Duyck26ad9172009-10-05 06:32:49 +00007445 rar_high = ((u32) addr[4] | ((u32) addr[5] << 8));
7446
7447 /* Indicate to hardware the Address is Valid. */
7448 rar_high |= E1000_RAH_AV;
7449
7450 if (hw->mac.type == e1000_82575)
7451 rar_high |= E1000_RAH_POOL_1 * qsel;
7452 else
7453 rar_high |= E1000_RAH_POOL_1 << qsel;
7454
7455 wr32(E1000_RAL(index), rar_low);
7456 wrfl();
7457 wr32(E1000_RAH(index), rar_high);
7458 wrfl();
7459}
7460
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007461static int igb_set_vf_mac(struct igb_adapter *adapter,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007462 int vf, unsigned char *mac_addr)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007463{
7464 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckff41f8d2009-09-03 14:48:56 +00007465 /* VF MAC addresses start at end of receive addresses and moves
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007466 * towards the first, as a result a collision should not be possible
7467 */
Alexander Duyckff41f8d2009-09-03 14:48:56 +00007468 int rar_entry = hw->mac.rar_entry_count - (vf + 1);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007469
Alexander Duyck37680112009-02-19 20:40:30 -08007470 memcpy(adapter->vf_data[vf].vf_mac_addresses, mac_addr, ETH_ALEN);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007471
Alexander Duyck26ad9172009-10-05 06:32:49 +00007472 igb_rar_set_qsel(adapter, mac_addr, rar_entry, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007473
7474 return 0;
7475}
7476
Williams, Mitch A8151d292010-02-10 01:44:24 +00007477static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac)
7478{
7479 struct igb_adapter *adapter = netdev_priv(netdev);
7480 if (!is_valid_ether_addr(mac) || (vf >= adapter->vfs_allocated_count))
7481 return -EINVAL;
7482 adapter->vf_data[vf].flags |= IGB_VF_FLAG_PF_SET_MAC;
7483 dev_info(&adapter->pdev->dev, "setting MAC %pM on VF %d\n", mac, vf);
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007484 dev_info(&adapter->pdev->dev,
7485 "Reload the VF driver to make this change effective.");
Williams, Mitch A8151d292010-02-10 01:44:24 +00007486 if (test_bit(__IGB_DOWN, &adapter->state)) {
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007487 dev_warn(&adapter->pdev->dev,
7488 "The VF MAC address has been set, but the PF device is not up.\n");
7489 dev_warn(&adapter->pdev->dev,
7490 "Bring the PF device up before attempting to use the VF device.\n");
Williams, Mitch A8151d292010-02-10 01:44:24 +00007491 }
7492 return igb_set_vf_mac(adapter, vf, mac);
7493}
7494
Lior Levy17dc5662011-02-08 02:28:46 +00007495static int igb_link_mbps(int internal_link_speed)
7496{
7497 switch (internal_link_speed) {
7498 case SPEED_100:
7499 return 100;
7500 case SPEED_1000:
7501 return 1000;
7502 default:
7503 return 0;
7504 }
7505}
7506
7507static void igb_set_vf_rate_limit(struct e1000_hw *hw, int vf, int tx_rate,
7508 int link_speed)
7509{
7510 int rf_dec, rf_int;
7511 u32 bcnrc_val;
7512
7513 if (tx_rate != 0) {
7514 /* Calculate the rate factor values to set */
7515 rf_int = link_speed / tx_rate;
7516 rf_dec = (link_speed - (rf_int * tx_rate));
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007517 rf_dec = (rf_dec * (1 << E1000_RTTBCNRC_RF_INT_SHIFT)) /
7518 tx_rate;
Lior Levy17dc5662011-02-08 02:28:46 +00007519
7520 bcnrc_val = E1000_RTTBCNRC_RS_ENA;
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007521 bcnrc_val |= ((rf_int << E1000_RTTBCNRC_RF_INT_SHIFT) &
7522 E1000_RTTBCNRC_RF_INT_MASK);
Lior Levy17dc5662011-02-08 02:28:46 +00007523 bcnrc_val |= (rf_dec & E1000_RTTBCNRC_RF_DEC_MASK);
7524 } else {
7525 bcnrc_val = 0;
7526 }
7527
7528 wr32(E1000_RTTDQSEL, vf); /* vf X uses queue X */
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007529 /* Set global transmit compensation time to the MMW_SIZE in RTTBCNRM
Lior Levyf00b0da2011-06-04 06:05:03 +00007530 * register. MMW_SIZE=0x014 if 9728-byte jumbo is supported.
7531 */
7532 wr32(E1000_RTTBCNRM, 0x14);
Lior Levy17dc5662011-02-08 02:28:46 +00007533 wr32(E1000_RTTBCNRC, bcnrc_val);
7534}
7535
7536static void igb_check_vf_rate_limit(struct igb_adapter *adapter)
7537{
7538 int actual_link_speed, i;
7539 bool reset_rate = false;
7540
7541 /* VF TX rate limit was not set or not supported */
7542 if ((adapter->vf_rate_link_speed == 0) ||
7543 (adapter->hw.mac.type != e1000_82576))
7544 return;
7545
7546 actual_link_speed = igb_link_mbps(adapter->link_speed);
7547 if (actual_link_speed != adapter->vf_rate_link_speed) {
7548 reset_rate = true;
7549 adapter->vf_rate_link_speed = 0;
7550 dev_info(&adapter->pdev->dev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007551 "Link speed has been changed. VF Transmit rate is disabled\n");
Lior Levy17dc5662011-02-08 02:28:46 +00007552 }
7553
7554 for (i = 0; i < adapter->vfs_allocated_count; i++) {
7555 if (reset_rate)
7556 adapter->vf_data[i].tx_rate = 0;
7557
7558 igb_set_vf_rate_limit(&adapter->hw, i,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007559 adapter->vf_data[i].tx_rate,
7560 actual_link_speed);
Lior Levy17dc5662011-02-08 02:28:46 +00007561 }
7562}
7563
Williams, Mitch A8151d292010-02-10 01:44:24 +00007564static int igb_ndo_set_vf_bw(struct net_device *netdev, int vf, int tx_rate)
7565{
Lior Levy17dc5662011-02-08 02:28:46 +00007566 struct igb_adapter *adapter = netdev_priv(netdev);
7567 struct e1000_hw *hw = &adapter->hw;
7568 int actual_link_speed;
7569
7570 if (hw->mac.type != e1000_82576)
7571 return -EOPNOTSUPP;
7572
7573 actual_link_speed = igb_link_mbps(adapter->link_speed);
7574 if ((vf >= adapter->vfs_allocated_count) ||
7575 (!(rd32(E1000_STATUS) & E1000_STATUS_LU)) ||
7576 (tx_rate < 0) || (tx_rate > actual_link_speed))
7577 return -EINVAL;
7578
7579 adapter->vf_rate_link_speed = actual_link_speed;
7580 adapter->vf_data[vf].tx_rate = (u16)tx_rate;
7581 igb_set_vf_rate_limit(hw, vf, tx_rate, actual_link_speed);
7582
7583 return 0;
Williams, Mitch A8151d292010-02-10 01:44:24 +00007584}
7585
Lior Levy70ea4782013-03-03 20:27:48 +00007586static int igb_ndo_set_vf_spoofchk(struct net_device *netdev, int vf,
7587 bool setting)
7588{
7589 struct igb_adapter *adapter = netdev_priv(netdev);
7590 struct e1000_hw *hw = &adapter->hw;
7591 u32 reg_val, reg_offset;
7592
7593 if (!adapter->vfs_allocated_count)
7594 return -EOPNOTSUPP;
7595
7596 if (vf >= adapter->vfs_allocated_count)
7597 return -EINVAL;
7598
7599 reg_offset = (hw->mac.type == e1000_82576) ? E1000_DTXSWC : E1000_TXSWC;
7600 reg_val = rd32(reg_offset);
7601 if (setting)
7602 reg_val |= ((1 << vf) |
7603 (1 << (vf + E1000_DTXSWC_VLAN_SPOOF_SHIFT)));
7604 else
7605 reg_val &= ~((1 << vf) |
7606 (1 << (vf + E1000_DTXSWC_VLAN_SPOOF_SHIFT)));
7607 wr32(reg_offset, reg_val);
7608
7609 adapter->vf_data[vf].spoofchk_enabled = setting;
7610 return E1000_SUCCESS;
7611}
7612
Williams, Mitch A8151d292010-02-10 01:44:24 +00007613static int igb_ndo_get_vf_config(struct net_device *netdev,
7614 int vf, struct ifla_vf_info *ivi)
7615{
7616 struct igb_adapter *adapter = netdev_priv(netdev);
7617 if (vf >= adapter->vfs_allocated_count)
7618 return -EINVAL;
7619 ivi->vf = vf;
7620 memcpy(&ivi->mac, adapter->vf_data[vf].vf_mac_addresses, ETH_ALEN);
Lior Levy17dc5662011-02-08 02:28:46 +00007621 ivi->tx_rate = adapter->vf_data[vf].tx_rate;
Williams, Mitch A8151d292010-02-10 01:44:24 +00007622 ivi->vlan = adapter->vf_data[vf].pf_vlan;
7623 ivi->qos = adapter->vf_data[vf].pf_qos;
Lior Levy70ea4782013-03-03 20:27:48 +00007624 ivi->spoofchk = adapter->vf_data[vf].spoofchk_enabled;
Williams, Mitch A8151d292010-02-10 01:44:24 +00007625 return 0;
7626}
7627
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007628static void igb_vmm_control(struct igb_adapter *adapter)
7629{
7630 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck10d8e902009-10-27 15:54:04 +00007631 u32 reg;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007632
Alexander Duyck52a1dd42010-03-22 14:07:46 +00007633 switch (hw->mac.type) {
7634 case e1000_82575:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00007635 case e1000_i210:
7636 case e1000_i211:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00007637 case e1000_i354:
Alexander Duyck52a1dd42010-03-22 14:07:46 +00007638 default:
7639 /* replication is not supported for 82575 */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007640 return;
Alexander Duyck52a1dd42010-03-22 14:07:46 +00007641 case e1000_82576:
7642 /* notify HW that the MAC is adding vlan tags */
7643 reg = rd32(E1000_DTXCTL);
7644 reg |= E1000_DTXCTL_VLAN_ADDED;
7645 wr32(E1000_DTXCTL, reg);
7646 case e1000_82580:
7647 /* enable replication vlan tag stripping */
7648 reg = rd32(E1000_RPLOLR);
7649 reg |= E1000_RPLOLR_STRVLAN;
7650 wr32(E1000_RPLOLR, reg);
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00007651 case e1000_i350:
7652 /* none of the above registers are supported by i350 */
Alexander Duyck52a1dd42010-03-22 14:07:46 +00007653 break;
7654 }
Alexander Duyck10d8e902009-10-27 15:54:04 +00007655
Alexander Duyckd4960302009-10-27 15:53:45 +00007656 if (adapter->vfs_allocated_count) {
7657 igb_vmdq_set_loopback_pf(hw, true);
7658 igb_vmdq_set_replication_pf(hw, true);
Greg Rose13800462010-11-06 02:08:26 +00007659 igb_vmdq_set_anti_spoofing_pf(hw, true,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007660 adapter->vfs_allocated_count);
Alexander Duyckd4960302009-10-27 15:53:45 +00007661 } else {
7662 igb_vmdq_set_loopback_pf(hw, false);
7663 igb_vmdq_set_replication_pf(hw, false);
7664 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007665}
7666
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007667static void igb_init_dmac(struct igb_adapter *adapter, u32 pba)
7668{
7669 struct e1000_hw *hw = &adapter->hw;
7670 u32 dmac_thr;
7671 u16 hwm;
7672
7673 if (hw->mac.type > e1000_82580) {
7674 if (adapter->flags & IGB_FLAG_DMAC) {
7675 u32 reg;
7676
7677 /* force threshold to 0. */
7678 wr32(E1000_DMCTXTH, 0);
7679
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007680 /* DMA Coalescing high water mark needs to be greater
Matthew Vicke8c626e2011-11-17 08:33:12 +00007681 * than the Rx threshold. Set hwm to PBA - max frame
7682 * size in 16B units, capping it at PBA - 6KB.
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007683 */
Matthew Vicke8c626e2011-11-17 08:33:12 +00007684 hwm = 64 * pba - adapter->max_frame_size / 16;
7685 if (hwm < 64 * (pba - 6))
7686 hwm = 64 * (pba - 6);
7687 reg = rd32(E1000_FCRTC);
7688 reg &= ~E1000_FCRTC_RTH_COAL_MASK;
7689 reg |= ((hwm << E1000_FCRTC_RTH_COAL_SHIFT)
7690 & E1000_FCRTC_RTH_COAL_MASK);
7691 wr32(E1000_FCRTC, reg);
7692
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007693 /* Set the DMA Coalescing Rx threshold to PBA - 2 * max
Matthew Vicke8c626e2011-11-17 08:33:12 +00007694 * frame size, capping it at PBA - 10KB.
7695 */
7696 dmac_thr = pba - adapter->max_frame_size / 512;
7697 if (dmac_thr < pba - 10)
7698 dmac_thr = pba - 10;
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007699 reg = rd32(E1000_DMACR);
7700 reg &= ~E1000_DMACR_DMACTHR_MASK;
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007701 reg |= ((dmac_thr << E1000_DMACR_DMACTHR_SHIFT)
7702 & E1000_DMACR_DMACTHR_MASK);
7703
7704 /* transition to L0x or L1 if available..*/
7705 reg |= (E1000_DMACR_DMAC_EN | E1000_DMACR_DMAC_LX_MASK);
7706
7707 /* watchdog timer= +-1000 usec in 32usec intervals */
7708 reg |= (1000 >> 5);
Matthew Vick0c02dd92012-04-14 05:20:32 +00007709
7710 /* Disable BMC-to-OS Watchdog Enable */
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00007711 if (hw->mac.type != e1000_i354)
7712 reg &= ~E1000_DMACR_DC_BMC2OSW_EN;
7713
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007714 wr32(E1000_DMACR, reg);
7715
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007716 /* no lower threshold to disable
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007717 * coalescing(smart fifb)-UTRESH=0
7718 */
7719 wr32(E1000_DMCRTRH, 0);
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007720
7721 reg = (IGB_DMCTLX_DCFLUSH_DIS | 0x4);
7722
7723 wr32(E1000_DMCTLX, reg);
7724
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007725 /* free space in tx packet buffer to wake from
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007726 * DMA coal
7727 */
7728 wr32(E1000_DMCTXTH, (IGB_MIN_TXPBSIZE -
7729 (IGB_TX_BUF_4096 + adapter->max_frame_size)) >> 6);
7730
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007731 /* make low power state decision controlled
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007732 * by DMA coal
7733 */
7734 reg = rd32(E1000_PCIEMISC);
7735 reg &= ~E1000_PCIEMISC_LX_DECISION;
7736 wr32(E1000_PCIEMISC, reg);
7737 } /* endif adapter->dmac is not disabled */
7738 } else if (hw->mac.type == e1000_82580) {
7739 u32 reg = rd32(E1000_PCIEMISC);
7740 wr32(E1000_PCIEMISC, reg & ~E1000_PCIEMISC_LX_DECISION);
7741 wr32(E1000_DMACR, 0);
7742 }
7743}
7744
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007745/**
7746 * igb_read_i2c_byte - Reads 8 bit word over I2C
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00007747 * @hw: pointer to hardware structure
7748 * @byte_offset: byte offset to read
7749 * @dev_addr: device address
7750 * @data: value read
7751 *
7752 * Performs byte read operation over I2C interface at
7753 * a specified device address.
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007754 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00007755s32 igb_read_i2c_byte(struct e1000_hw *hw, u8 byte_offset,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007756 u8 dev_addr, u8 *data)
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00007757{
7758 struct igb_adapter *adapter = container_of(hw, struct igb_adapter, hw);
Carolyn Wyborny603e86f2013-02-20 07:40:55 +00007759 struct i2c_client *this_client = adapter->i2c_client;
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00007760 s32 status;
7761 u16 swfw_mask = 0;
7762
7763 if (!this_client)
7764 return E1000_ERR_I2C;
7765
7766 swfw_mask = E1000_SWFW_PHY0_SM;
7767
7768 if (hw->mac.ops.acquire_swfw_sync(hw, swfw_mask)
7769 != E1000_SUCCESS)
7770 return E1000_ERR_SWFW_SYNC;
7771
7772 status = i2c_smbus_read_byte_data(this_client, byte_offset);
7773 hw->mac.ops.release_swfw_sync(hw, swfw_mask);
7774
7775 if (status < 0)
7776 return E1000_ERR_I2C;
7777 else {
7778 *data = status;
7779 return E1000_SUCCESS;
7780 }
7781}
7782
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007783/**
7784 * igb_write_i2c_byte - Writes 8 bit word over I2C
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00007785 * @hw: pointer to hardware structure
7786 * @byte_offset: byte offset to write
7787 * @dev_addr: device address
7788 * @data: value to write
7789 *
7790 * Performs byte write operation over I2C interface at
7791 * a specified device address.
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007792 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00007793s32 igb_write_i2c_byte(struct e1000_hw *hw, u8 byte_offset,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007794 u8 dev_addr, u8 data)
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00007795{
7796 struct igb_adapter *adapter = container_of(hw, struct igb_adapter, hw);
Carolyn Wyborny603e86f2013-02-20 07:40:55 +00007797 struct i2c_client *this_client = adapter->i2c_client;
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00007798 s32 status;
7799 u16 swfw_mask = E1000_SWFW_PHY0_SM;
7800
7801 if (!this_client)
7802 return E1000_ERR_I2C;
7803
7804 if (hw->mac.ops.acquire_swfw_sync(hw, swfw_mask) != E1000_SUCCESS)
7805 return E1000_ERR_SWFW_SYNC;
7806 status = i2c_smbus_write_byte_data(this_client, byte_offset, data);
7807 hw->mac.ops.release_swfw_sync(hw, swfw_mask);
7808
7809 if (status)
7810 return E1000_ERR_I2C;
7811 else
7812 return E1000_SUCCESS;
7813
7814}
Auke Kok9d5c8242008-01-24 02:22:38 -08007815/* igb_main.c */