blob: d06aae9aa600eb0b7959d46bf6ca5eca5a819c80 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
Maor Gottliebfe248c32017-05-30 10:29:14 +030033#include <linux/debugfs.h>
Christoph Hellwigadec6402015-08-28 09:27:19 +020034#include <linux/highmem.h>
Eli Cohene126ba92013-07-07 17:25:49 +030035#include <linux/module.h>
36#include <linux/init.h>
37#include <linux/errno.h>
38#include <linux/pci.h>
39#include <linux/dma-mapping.h>
40#include <linux/slab.h>
Guy Levi37aa5c32016-04-27 16:49:50 +030041#if defined(CONFIG_X86)
42#include <asm/pat.h>
43#endif
Eli Cohene126ba92013-07-07 17:25:49 +030044#include <linux/sched.h>
Ingo Molnar6e84f312017-02-08 18:51:29 +010045#include <linux/sched/mm.h>
Ingo Molnar0881e7b2017-02-05 15:30:50 +010046#include <linux/sched/task.h>
Maor Gottlieb7c2344c2016-06-17 14:56:44 +030047#include <linux/delay.h>
Eli Cohene126ba92013-07-07 17:25:49 +030048#include <rdma/ib_user_verbs.h>
Achiad Shochat3f89a642015-12-23 18:47:21 +020049#include <rdma/ib_addr.h>
Achiad Shochat2811ba52015-12-23 18:47:24 +020050#include <rdma/ib_cache.h>
Achiad Shochatada68c32016-02-22 18:17:23 +020051#include <linux/mlx5/port.h>
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030052#include <linux/mlx5/vport.h>
Pravin Shedge72c7fe92017-12-06 22:19:39 +053053#include <linux/mlx5/fs.h>
Maor Gottlieb7c2344c2016-06-17 14:56:44 +030054#include <linux/list.h>
Eli Cohene126ba92013-07-07 17:25:49 +030055#include <rdma/ib_smi.h>
56#include <rdma/ib_umem.h>
Maor Gottlieb038d2ef2016-01-11 10:26:07 +020057#include <linux/in.h>
58#include <linux/etherdevice.h>
Eli Cohene126ba92013-07-07 17:25:49 +030059#include "mlx5_ib.h"
Mark Blochfc385b7a2018-01-16 14:34:48 +000060#include "ib_rep.h"
Parav Pandite1f24a72017-04-16 07:29:29 +030061#include "cmd.h"
Boris Pismenny3346c482017-08-20 15:13:08 +030062#include <linux/mlx5/fs_helpers.h>
Eli Cohene126ba92013-07-07 17:25:49 +030063
64#define DRIVER_NAME "mlx5_ib"
Tariq Toukanb3599112017-02-22 17:45:46 +020065#define DRIVER_VERSION "5.0-0"
Eli Cohene126ba92013-07-07 17:25:49 +030066
67MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
68MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
69MODULE_LICENSE("Dual BSD/GPL");
Eli Cohene126ba92013-07-07 17:25:49 +030070
Eli Cohene126ba92013-07-07 17:25:49 +030071static char mlx5_version[] =
72 DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
Tariq Toukanb3599112017-02-22 17:45:46 +020073 DRIVER_VERSION "\n";
Eli Cohene126ba92013-07-07 17:25:49 +030074
Daniel Jurgensd69a24e2018-01-04 17:25:37 +020075struct mlx5_ib_event_work {
76 struct work_struct work;
77 struct mlx5_core_dev *dev;
78 void *context;
79 enum mlx5_dev_event event;
80 unsigned long param;
81};
82
Eran Ben Elishada7525d2015-12-14 16:34:10 +020083enum {
84 MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
85};
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030086
Daniel Jurgensd69a24e2018-01-04 17:25:37 +020087static struct workqueue_struct *mlx5_ib_event_wq;
Daniel Jurgens32f69e42018-01-04 17:25:36 +020088static LIST_HEAD(mlx5_ib_unaffiliated_port_list);
89static LIST_HEAD(mlx5_ib_dev_list);
90/*
91 * This mutex should be held when accessing either of the above lists
92 */
93static DEFINE_MUTEX(mlx5_ib_multiport_mutex);
94
Ilya Lesokhinc44ef992018-03-13 15:18:48 +020095/* We can't use an array for xlt_emergency_page because dma_map_single
96 * doesn't work on kernel modules memory
97 */
98static unsigned long xlt_emergency_page;
99static struct mutex xlt_emergency_page_mutex;
100
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200101struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi)
102{
103 struct mlx5_ib_dev *dev;
104
105 mutex_lock(&mlx5_ib_multiport_mutex);
106 dev = mpi->ibdev;
107 mutex_unlock(&mlx5_ib_multiport_mutex);
108 return dev;
109}
110
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300111static enum rdma_link_layer
Achiad Shochatebd61f62015-12-23 18:47:16 +0200112mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300113{
Achiad Shochatebd61f62015-12-23 18:47:16 +0200114 switch (port_type_cap) {
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300115 case MLX5_CAP_PORT_TYPE_IB:
116 return IB_LINK_LAYER_INFINIBAND;
117 case MLX5_CAP_PORT_TYPE_ETH:
118 return IB_LINK_LAYER_ETHERNET;
119 default:
120 return IB_LINK_LAYER_UNSPECIFIED;
121 }
122}
123
Achiad Shochatebd61f62015-12-23 18:47:16 +0200124static enum rdma_link_layer
125mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
126{
127 struct mlx5_ib_dev *dev = to_mdev(device);
128 int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
129
130 return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
131}
132
Moni Shouafd65f1b2017-05-30 09:56:05 +0300133static int get_port_state(struct ib_device *ibdev,
134 u8 port_num,
135 enum ib_port_state *state)
136{
137 struct ib_port_attr attr;
138 int ret;
139
140 memset(&attr, 0, sizeof(attr));
Mark Bloch8e6efa32017-11-06 12:22:13 +0000141 ret = ibdev->query_port(ibdev, port_num, &attr);
Moni Shouafd65f1b2017-05-30 09:56:05 +0300142 if (!ret)
143 *state = attr.state;
144 return ret;
145}
146
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200147static int mlx5_netdev_event(struct notifier_block *this,
148 unsigned long event, void *ptr)
149{
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200150 struct mlx5_roce *roce = container_of(this, struct mlx5_roce, nb);
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200151 struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200152 u8 port_num = roce->native_port_num;
153 struct mlx5_core_dev *mdev;
154 struct mlx5_ib_dev *ibdev;
155
156 ibdev = roce->dev;
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200157 mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
158 if (!mdev)
159 return NOTIFY_DONE;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200160
Aviv Heller5ec8c832016-09-18 20:48:00 +0300161 switch (event) {
162 case NETDEV_REGISTER:
163 case NETDEV_UNREGISTER:
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200164 write_lock(&roce->netdev_lock);
Mark Blochbcf87f12018-01-16 15:02:36 +0000165 if (ibdev->rep) {
166 struct mlx5_eswitch *esw = ibdev->mdev->priv.eswitch;
167 struct net_device *rep_ndev;
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200168
Mark Blochbcf87f12018-01-16 15:02:36 +0000169 rep_ndev = mlx5_ib_get_rep_netdev(esw,
170 ibdev->rep->vport);
171 if (rep_ndev == ndev)
172 roce->netdev = (event == NETDEV_UNREGISTER) ?
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200173 NULL : ndev;
Mark Blochbcf87f12018-01-16 15:02:36 +0000174 } else if (ndev->dev.parent == &ibdev->mdev->pdev->dev) {
175 roce->netdev = (event == NETDEV_UNREGISTER) ?
176 NULL : ndev;
177 }
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200178 write_unlock(&roce->netdev_lock);
Aviv Heller5ec8c832016-09-18 20:48:00 +0300179 break;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200180
Moni Shouafd65f1b2017-05-30 09:56:05 +0300181 case NETDEV_CHANGE:
Aviv Heller5ec8c832016-09-18 20:48:00 +0300182 case NETDEV_UP:
Aviv Heller88621df2016-09-18 20:48:02 +0300183 case NETDEV_DOWN: {
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200184 struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(mdev);
Aviv Heller88621df2016-09-18 20:48:02 +0300185 struct net_device *upper = NULL;
186
187 if (lag_ndev) {
188 upper = netdev_master_upper_dev_get(lag_ndev);
189 dev_put(lag_ndev);
190 }
191
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200192 if ((upper == ndev || (!upper && ndev == roce->netdev))
Aviv Heller88621df2016-09-18 20:48:02 +0300193 && ibdev->ib_active) {
Bart Van Assche626bc022016-12-05 17:18:08 -0800194 struct ib_event ibev = { };
Moni Shouafd65f1b2017-05-30 09:56:05 +0300195 enum ib_port_state port_state;
Aviv Heller5ec8c832016-09-18 20:48:00 +0300196
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200197 if (get_port_state(&ibdev->ib_dev, port_num,
198 &port_state))
199 goto done;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300200
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200201 if (roce->last_port_state == port_state)
202 goto done;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300203
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200204 roce->last_port_state = port_state;
Aviv Heller5ec8c832016-09-18 20:48:00 +0300205 ibev.device = &ibdev->ib_dev;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300206 if (port_state == IB_PORT_DOWN)
207 ibev.event = IB_EVENT_PORT_ERR;
208 else if (port_state == IB_PORT_ACTIVE)
209 ibev.event = IB_EVENT_PORT_ACTIVE;
210 else
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200211 goto done;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300212
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200213 ibev.element.port_num = port_num;
Aviv Heller5ec8c832016-09-18 20:48:00 +0300214 ib_dispatch_event(&ibev);
215 }
216 break;
Aviv Heller88621df2016-09-18 20:48:02 +0300217 }
Aviv Heller5ec8c832016-09-18 20:48:00 +0300218
219 default:
220 break;
221 }
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200222done:
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200223 mlx5_ib_put_native_port_mdev(ibdev, port_num);
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200224 return NOTIFY_DONE;
225}
226
227static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
228 u8 port_num)
229{
230 struct mlx5_ib_dev *ibdev = to_mdev(device);
231 struct net_device *ndev;
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200232 struct mlx5_core_dev *mdev;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200233
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200234 mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
235 if (!mdev)
236 return NULL;
237
238 ndev = mlx5_lag_get_roce_netdev(mdev);
Aviv Heller88621df2016-09-18 20:48:02 +0300239 if (ndev)
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200240 goto out;
Aviv Heller88621df2016-09-18 20:48:02 +0300241
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200242 /* Ensure ndev does not disappear before we invoke dev_hold()
243 */
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200244 read_lock(&ibdev->roce[port_num - 1].netdev_lock);
245 ndev = ibdev->roce[port_num - 1].netdev;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200246 if (ndev)
247 dev_hold(ndev);
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200248 read_unlock(&ibdev->roce[port_num - 1].netdev_lock);
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200249
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200250out:
251 mlx5_ib_put_native_port_mdev(ibdev, port_num);
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200252 return ndev;
253}
254
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200255struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *ibdev,
256 u8 ib_port_num,
257 u8 *native_port_num)
258{
259 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
260 ib_port_num);
261 struct mlx5_core_dev *mdev = NULL;
262 struct mlx5_ib_multiport_info *mpi;
263 struct mlx5_ib_port *port;
264
Mark Bloch210b1f72018-03-05 20:09:47 +0200265 if (!mlx5_core_mp_enabled(ibdev->mdev) ||
266 ll != IB_LINK_LAYER_ETHERNET) {
267 if (native_port_num)
268 *native_port_num = ib_port_num;
269 return ibdev->mdev;
270 }
271
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200272 if (native_port_num)
273 *native_port_num = 1;
274
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200275 port = &ibdev->port[ib_port_num - 1];
276 if (!port)
277 return NULL;
278
279 spin_lock(&port->mp.mpi_lock);
280 mpi = ibdev->port[ib_port_num - 1].mp.mpi;
281 if (mpi && !mpi->unaffiliate) {
282 mdev = mpi->mdev;
283 /* If it's the master no need to refcount, it'll exist
284 * as long as the ib_dev exists.
285 */
286 if (!mpi->is_master)
287 mpi->mdev_refcnt++;
288 }
289 spin_unlock(&port->mp.mpi_lock);
290
291 return mdev;
292}
293
294void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *ibdev, u8 port_num)
295{
296 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
297 port_num);
298 struct mlx5_ib_multiport_info *mpi;
299 struct mlx5_ib_port *port;
300
301 if (!mlx5_core_mp_enabled(ibdev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
302 return;
303
304 port = &ibdev->port[port_num - 1];
305
306 spin_lock(&port->mp.mpi_lock);
307 mpi = ibdev->port[port_num - 1].mp.mpi;
308 if (mpi->is_master)
309 goto out;
310
311 mpi->mdev_refcnt--;
312 if (mpi->unaffiliate)
313 complete(&mpi->unref_comp);
314out:
315 spin_unlock(&port->mp.mpi_lock);
316}
317
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300318static int translate_eth_proto_oper(u32 eth_proto_oper, u8 *active_speed,
319 u8 *active_width)
320{
321 switch (eth_proto_oper) {
322 case MLX5E_PROT_MASK(MLX5E_1000BASE_CX_SGMII):
323 case MLX5E_PROT_MASK(MLX5E_1000BASE_KX):
324 case MLX5E_PROT_MASK(MLX5E_100BASE_TX):
325 case MLX5E_PROT_MASK(MLX5E_1000BASE_T):
326 *active_width = IB_WIDTH_1X;
327 *active_speed = IB_SPEED_SDR;
328 break;
329 case MLX5E_PROT_MASK(MLX5E_10GBASE_T):
330 case MLX5E_PROT_MASK(MLX5E_10GBASE_CX4):
331 case MLX5E_PROT_MASK(MLX5E_10GBASE_KX4):
332 case MLX5E_PROT_MASK(MLX5E_10GBASE_KR):
333 case MLX5E_PROT_MASK(MLX5E_10GBASE_CR):
334 case MLX5E_PROT_MASK(MLX5E_10GBASE_SR):
335 case MLX5E_PROT_MASK(MLX5E_10GBASE_ER):
336 *active_width = IB_WIDTH_1X;
337 *active_speed = IB_SPEED_QDR;
338 break;
339 case MLX5E_PROT_MASK(MLX5E_25GBASE_CR):
340 case MLX5E_PROT_MASK(MLX5E_25GBASE_KR):
341 case MLX5E_PROT_MASK(MLX5E_25GBASE_SR):
342 *active_width = IB_WIDTH_1X;
343 *active_speed = IB_SPEED_EDR;
344 break;
345 case MLX5E_PROT_MASK(MLX5E_40GBASE_CR4):
346 case MLX5E_PROT_MASK(MLX5E_40GBASE_KR4):
347 case MLX5E_PROT_MASK(MLX5E_40GBASE_SR4):
348 case MLX5E_PROT_MASK(MLX5E_40GBASE_LR4):
349 *active_width = IB_WIDTH_4X;
350 *active_speed = IB_SPEED_QDR;
351 break;
352 case MLX5E_PROT_MASK(MLX5E_50GBASE_CR2):
353 case MLX5E_PROT_MASK(MLX5E_50GBASE_KR2):
354 case MLX5E_PROT_MASK(MLX5E_50GBASE_SR2):
355 *active_width = IB_WIDTH_1X;
356 *active_speed = IB_SPEED_HDR;
357 break;
358 case MLX5E_PROT_MASK(MLX5E_56GBASE_R4):
359 *active_width = IB_WIDTH_4X;
360 *active_speed = IB_SPEED_FDR;
361 break;
362 case MLX5E_PROT_MASK(MLX5E_100GBASE_CR4):
363 case MLX5E_PROT_MASK(MLX5E_100GBASE_SR4):
364 case MLX5E_PROT_MASK(MLX5E_100GBASE_KR4):
365 case MLX5E_PROT_MASK(MLX5E_100GBASE_LR4):
366 *active_width = IB_WIDTH_4X;
367 *active_speed = IB_SPEED_EDR;
368 break;
369 default:
370 return -EINVAL;
371 }
372
373 return 0;
374}
375
Ilan Tayari095b0922017-05-14 16:04:30 +0300376static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
377 struct ib_port_attr *props)
Achiad Shochat3f89a642015-12-23 18:47:21 +0200378{
379 struct mlx5_ib_dev *dev = to_mdev(device);
Colin Ian Kingda005f92018-01-09 15:55:43 +0000380 struct mlx5_core_dev *mdev;
Aviv Heller88621df2016-09-18 20:48:02 +0300381 struct net_device *ndev, *upper;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200382 enum ib_mtu ndev_ib_mtu;
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200383 bool put_mdev = true;
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200384 u16 qkey_viol_cntr;
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300385 u32 eth_prot_oper;
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200386 u8 mdev_port_num;
Ilan Tayari095b0922017-05-14 16:04:30 +0300387 int err;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200388
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200389 mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
390 if (!mdev) {
391 /* This means the port isn't affiliated yet. Get the
392 * info for the master port instead.
393 */
394 put_mdev = false;
395 mdev = dev->mdev;
396 mdev_port_num = 1;
397 port_num = 1;
398 }
399
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300400 /* Possible bad flows are checked before filling out props so in case
401 * of an error it will still be zeroed out.
Noa Osherovich50f22fd2017-04-20 20:53:32 +0300402 */
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200403 err = mlx5_query_port_eth_proto_oper(mdev, &eth_prot_oper,
404 mdev_port_num);
Ilan Tayari095b0922017-05-14 16:04:30 +0300405 if (err)
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200406 goto out;
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300407
Honggang Li7672ed32018-03-16 10:37:13 +0800408 props->active_width = IB_WIDTH_4X;
409 props->active_speed = IB_SPEED_QDR;
410
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300411 translate_eth_proto_oper(eth_prot_oper, &props->active_speed,
412 &props->active_width);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200413
414 props->port_cap_flags |= IB_PORT_CM_SUP;
415 props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
416
417 props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
418 roce_address_table_size);
419 props->max_mtu = IB_MTU_4096;
420 props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
421 props->pkey_tbl_len = 1;
422 props->state = IB_PORT_DOWN;
423 props->phys_state = 3;
424
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200425 mlx5_query_nic_vport_qkey_viol_cntr(mdev, &qkey_viol_cntr);
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200426 props->qkey_viol_cntr = qkey_viol_cntr;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200427
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200428 /* If this is a stub query for an unaffiliated port stop here */
429 if (!put_mdev)
430 goto out;
431
Achiad Shochat3f89a642015-12-23 18:47:21 +0200432 ndev = mlx5_ib_get_netdev(device, port_num);
433 if (!ndev)
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200434 goto out;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200435
Aviv Heller88621df2016-09-18 20:48:02 +0300436 if (mlx5_lag_is_active(dev->mdev)) {
437 rcu_read_lock();
438 upper = netdev_master_upper_dev_get_rcu(ndev);
439 if (upper) {
440 dev_put(ndev);
441 ndev = upper;
442 dev_hold(ndev);
443 }
444 rcu_read_unlock();
445 }
446
Achiad Shochat3f89a642015-12-23 18:47:21 +0200447 if (netif_running(ndev) && netif_carrier_ok(ndev)) {
448 props->state = IB_PORT_ACTIVE;
449 props->phys_state = 5;
450 }
451
452 ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
453
454 dev_put(ndev);
455
456 props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200457out:
458 if (put_mdev)
459 mlx5_ib_put_native_port_mdev(dev, port_num);
460 return err;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200461}
462
Ilan Tayari095b0922017-05-14 16:04:30 +0300463static int set_roce_addr(struct mlx5_ib_dev *dev, u8 port_num,
464 unsigned int index, const union ib_gid *gid,
465 const struct ib_gid_attr *attr)
Achiad Shochat3cca2602015-12-23 18:47:23 +0200466{
Ilan Tayari095b0922017-05-14 16:04:30 +0300467 enum ib_gid_type gid_type = IB_GID_TYPE_IB;
468 u8 roce_version = 0;
469 u8 roce_l3_type = 0;
470 bool vlan = false;
471 u8 mac[ETH_ALEN];
472 u16 vlan_id = 0;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200473
Ilan Tayari095b0922017-05-14 16:04:30 +0300474 if (gid) {
475 gid_type = attr->gid_type;
476 ether_addr_copy(mac, attr->ndev->dev_addr);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200477
Ilan Tayari095b0922017-05-14 16:04:30 +0300478 if (is_vlan_dev(attr->ndev)) {
479 vlan = true;
480 vlan_id = vlan_dev_vlan_id(attr->ndev);
481 }
Achiad Shochat3cca2602015-12-23 18:47:23 +0200482 }
483
Ilan Tayari095b0922017-05-14 16:04:30 +0300484 switch (gid_type) {
Achiad Shochat3cca2602015-12-23 18:47:23 +0200485 case IB_GID_TYPE_IB:
Ilan Tayari095b0922017-05-14 16:04:30 +0300486 roce_version = MLX5_ROCE_VERSION_1;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200487 break;
488 case IB_GID_TYPE_ROCE_UDP_ENCAP:
Ilan Tayari095b0922017-05-14 16:04:30 +0300489 roce_version = MLX5_ROCE_VERSION_2;
490 if (ipv6_addr_v4mapped((void *)gid))
491 roce_l3_type = MLX5_ROCE_L3_TYPE_IPV4;
492 else
493 roce_l3_type = MLX5_ROCE_L3_TYPE_IPV6;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200494 break;
495
496 default:
Ilan Tayari095b0922017-05-14 16:04:30 +0300497 mlx5_ib_warn(dev, "Unexpected GID type %u\n", gid_type);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200498 }
499
Ilan Tayari095b0922017-05-14 16:04:30 +0300500 return mlx5_core_roce_gid_set(dev->mdev, index, roce_version,
501 roce_l3_type, gid->raw, mac, vlan,
Daniel Jurgenscfe4e372018-01-04 17:25:41 +0200502 vlan_id, port_num);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200503}
504
505static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
506 unsigned int index, const union ib_gid *gid,
507 const struct ib_gid_attr *attr,
508 __always_unused void **context)
509{
Ilan Tayari095b0922017-05-14 16:04:30 +0300510 return set_roce_addr(to_mdev(device), port_num, index, gid, attr);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200511}
512
513static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
514 unsigned int index, __always_unused void **context)
515{
Ilan Tayari095b0922017-05-14 16:04:30 +0300516 return set_roce_addr(to_mdev(device), port_num, index, NULL, NULL);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200517}
518
Achiad Shochat2811ba52015-12-23 18:47:24 +0200519__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
520 int index)
521{
522 struct ib_gid_attr attr;
523 union ib_gid gid;
524
525 if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
526 return 0;
527
528 if (!attr.ndev)
529 return 0;
530
531 dev_put(attr.ndev);
532
533 if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
534 return 0;
535
536 return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
537}
538
Majd Dibbinyed884512017-01-18 14:10:35 +0200539int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
540 int index, enum ib_gid_type *gid_type)
541{
542 struct ib_gid_attr attr;
543 union ib_gid gid;
544 int ret;
545
546 ret = ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr);
547 if (ret)
548 return ret;
549
550 if (!attr.ndev)
551 return -ENODEV;
552
553 dev_put(attr.ndev);
554
555 *gid_type = attr.gid_type;
556
557 return 0;
558}
559
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300560static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
561{
Noa Osherovich7fae6652016-09-12 19:16:23 +0300562 if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
563 return !MLX5_CAP_GEN(dev->mdev, ib_virt);
564 return 0;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300565}
566
567enum {
568 MLX5_VPORT_ACCESS_METHOD_MAD,
569 MLX5_VPORT_ACCESS_METHOD_HCA,
570 MLX5_VPORT_ACCESS_METHOD_NIC,
571};
572
573static int mlx5_get_vport_access_method(struct ib_device *ibdev)
574{
575 if (mlx5_use_mad_ifc(to_mdev(ibdev)))
576 return MLX5_VPORT_ACCESS_METHOD_MAD;
577
Achiad Shochatebd61f62015-12-23 18:47:16 +0200578 if (mlx5_ib_port_link_layer(ibdev, 1) ==
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300579 IB_LINK_LAYER_ETHERNET)
580 return MLX5_VPORT_ACCESS_METHOD_NIC;
581
582 return MLX5_VPORT_ACCESS_METHOD_HCA;
583}
584
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200585static void get_atomic_caps(struct mlx5_ib_dev *dev,
Moni Shoua776a3902018-01-02 16:19:33 +0200586 u8 atomic_size_qp,
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200587 struct ib_device_attr *props)
588{
589 u8 tmp;
590 u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200591 u8 atomic_req_8B_endianness_mode =
Or Gerlitzbd108382017-05-28 15:24:17 +0300592 MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianness_mode);
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200593
594 /* Check if HW supports 8 bytes standard atomic operations and capable
595 * of host endianness respond
596 */
597 tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
598 if (((atomic_operations & tmp) == tmp) &&
599 (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
600 (atomic_req_8B_endianness_mode)) {
601 props->atomic_cap = IB_ATOMIC_HCA;
602 } else {
603 props->atomic_cap = IB_ATOMIC_NONE;
604 }
605}
606
Moni Shoua776a3902018-01-02 16:19:33 +0200607static void get_atomic_caps_qp(struct mlx5_ib_dev *dev,
608 struct ib_device_attr *props)
609{
610 u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
611
612 get_atomic_caps(dev, atomic_size_qp, props);
613}
614
615static void get_atomic_caps_dc(struct mlx5_ib_dev *dev,
616 struct ib_device_attr *props)
617{
618 u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_dc);
619
620 get_atomic_caps(dev, atomic_size_qp, props);
621}
622
623bool mlx5_ib_dc_atomic_is_supported(struct mlx5_ib_dev *dev)
624{
625 struct ib_device_attr props = {};
626
627 get_atomic_caps_dc(dev, &props);
628 return (props.atomic_cap == IB_ATOMIC_HCA) ? true : false;
629}
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300630static int mlx5_query_system_image_guid(struct ib_device *ibdev,
631 __be64 *sys_image_guid)
632{
633 struct mlx5_ib_dev *dev = to_mdev(ibdev);
634 struct mlx5_core_dev *mdev = dev->mdev;
635 u64 tmp;
636 int err;
637
638 switch (mlx5_get_vport_access_method(ibdev)) {
639 case MLX5_VPORT_ACCESS_METHOD_MAD:
640 return mlx5_query_mad_ifc_system_image_guid(ibdev,
641 sys_image_guid);
642
643 case MLX5_VPORT_ACCESS_METHOD_HCA:
644 err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200645 break;
646
647 case MLX5_VPORT_ACCESS_METHOD_NIC:
648 err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
649 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300650
651 default:
652 return -EINVAL;
653 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200654
655 if (!err)
656 *sys_image_guid = cpu_to_be64(tmp);
657
658 return err;
659
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300660}
661
662static int mlx5_query_max_pkeys(struct ib_device *ibdev,
663 u16 *max_pkeys)
664{
665 struct mlx5_ib_dev *dev = to_mdev(ibdev);
666 struct mlx5_core_dev *mdev = dev->mdev;
667
668 switch (mlx5_get_vport_access_method(ibdev)) {
669 case MLX5_VPORT_ACCESS_METHOD_MAD:
670 return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
671
672 case MLX5_VPORT_ACCESS_METHOD_HCA:
673 case MLX5_VPORT_ACCESS_METHOD_NIC:
674 *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
675 pkey_table_size));
676 return 0;
677
678 default:
679 return -EINVAL;
680 }
681}
682
683static int mlx5_query_vendor_id(struct ib_device *ibdev,
684 u32 *vendor_id)
685{
686 struct mlx5_ib_dev *dev = to_mdev(ibdev);
687
688 switch (mlx5_get_vport_access_method(ibdev)) {
689 case MLX5_VPORT_ACCESS_METHOD_MAD:
690 return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
691
692 case MLX5_VPORT_ACCESS_METHOD_HCA:
693 case MLX5_VPORT_ACCESS_METHOD_NIC:
694 return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
695
696 default:
697 return -EINVAL;
698 }
699}
700
701static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
702 __be64 *node_guid)
703{
704 u64 tmp;
705 int err;
706
707 switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
708 case MLX5_VPORT_ACCESS_METHOD_MAD:
709 return mlx5_query_mad_ifc_node_guid(dev, node_guid);
710
711 case MLX5_VPORT_ACCESS_METHOD_HCA:
712 err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200713 break;
714
715 case MLX5_VPORT_ACCESS_METHOD_NIC:
716 err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
717 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300718
719 default:
720 return -EINVAL;
721 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200722
723 if (!err)
724 *node_guid = cpu_to_be64(tmp);
725
726 return err;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300727}
728
729struct mlx5_reg_node_desc {
Yuval Shaiabd99fde2016-08-25 10:57:07 -0700730 u8 desc[IB_DEVICE_NODE_DESC_MAX];
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300731};
732
733static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
734{
735 struct mlx5_reg_node_desc in;
736
737 if (mlx5_use_mad_ifc(dev))
738 return mlx5_query_mad_ifc_node_desc(dev, node_desc);
739
740 memset(&in, 0, sizeof(in));
741
742 return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
743 sizeof(struct mlx5_reg_node_desc),
744 MLX5_REG_NODE_DESC, 0, 0);
745}
746
Eli Cohene126ba92013-07-07 17:25:49 +0300747static int mlx5_ib_query_device(struct ib_device *ibdev,
Matan Barak2528e332015-06-11 16:35:25 +0300748 struct ib_device_attr *props,
749 struct ib_udata *uhw)
Eli Cohene126ba92013-07-07 17:25:49 +0300750{
751 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300752 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300753 int err = -ENOMEM;
Eli Cohen288c01b2016-10-27 16:36:45 +0300754 int max_sq_desc;
Eli Cohene126ba92013-07-07 17:25:49 +0300755 int max_rq_sg;
756 int max_sq_sg;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300757 u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200758 bool raw_support = !mlx5_core_mp_enabled(mdev);
Bodong Wang402ca532016-06-17 15:02:20 +0300759 struct mlx5_ib_query_device_resp resp = {};
760 size_t resp_len;
761 u64 max_tso;
Eli Cohene126ba92013-07-07 17:25:49 +0300762
Bodong Wang402ca532016-06-17 15:02:20 +0300763 resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
764 if (uhw->outlen && uhw->outlen < resp_len)
765 return -EINVAL;
766 else
767 resp.response_length = resp_len;
768
769 if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
Matan Barak2528e332015-06-11 16:35:25 +0300770 return -EINVAL;
771
Eli Cohene126ba92013-07-07 17:25:49 +0300772 memset(props, 0, sizeof(*props));
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300773 err = mlx5_query_system_image_guid(ibdev,
774 &props->sys_image_guid);
775 if (err)
776 return err;
777
778 err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
779 if (err)
780 return err;
781
782 err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
783 if (err)
784 return err;
Eli Cohene126ba92013-07-07 17:25:49 +0300785
Jack Morgenstein9603b612014-07-28 23:30:22 +0300786 props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
787 (fw_rev_min(dev->mdev) << 16) |
788 fw_rev_sub(dev->mdev);
Eli Cohene126ba92013-07-07 17:25:49 +0300789 props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
790 IB_DEVICE_PORT_ACTIVE_EVENT |
791 IB_DEVICE_SYS_IMAGE_GUID |
Eli Cohen1a4c3a32014-02-06 17:41:25 +0200792 IB_DEVICE_RC_RNR_NAK_GEN;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300793
794 if (MLX5_CAP_GEN(mdev, pkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300795 props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300796 if (MLX5_CAP_GEN(mdev, qkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300797 props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300798 if (MLX5_CAP_GEN(mdev, apm))
Eli Cohene126ba92013-07-07 17:25:49 +0300799 props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300800 if (MLX5_CAP_GEN(mdev, xrc))
Eli Cohene126ba92013-07-07 17:25:49 +0300801 props->device_cap_flags |= IB_DEVICE_XRC;
Matan Barakd2370e02016-02-29 18:05:30 +0200802 if (MLX5_CAP_GEN(mdev, imaicl)) {
803 props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
804 IB_DEVICE_MEM_WINDOW_TYPE_2B;
805 props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
Sagi Grimbergb005d312016-02-29 19:07:33 +0200806 /* We support 'Gappy' memory registration too */
807 props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
Matan Barakd2370e02016-02-29 18:05:30 +0200808 }
Eli Cohene126ba92013-07-07 17:25:49 +0300809 props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300810 if (MLX5_CAP_GEN(mdev, sho)) {
Sagi Grimberg2dea9092014-02-23 14:19:13 +0200811 props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
812 /* At this stage no support for signature handover */
813 props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
814 IB_PROT_T10DIF_TYPE_2 |
815 IB_PROT_T10DIF_TYPE_3;
816 props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
817 IB_GUARD_T10DIF_CSUM;
818 }
Saeed Mahameed938fe832015-05-28 22:28:41 +0300819 if (MLX5_CAP_GEN(mdev, block_lb_mc))
Eli Cohenf360d882014-04-02 00:10:16 +0300820 props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
Eli Cohene126ba92013-07-07 17:25:49 +0300821
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200822 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) && raw_support) {
Noa Osheroviche8161332017-01-18 15:40:01 +0200823 if (MLX5_CAP_ETH(mdev, csum_cap)) {
824 /* Legacy bit to support old userspace libraries */
Bodong Wang88115fe2015-12-18 13:53:20 +0200825 props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
Noa Osheroviche8161332017-01-18 15:40:01 +0200826 props->raw_packet_caps |= IB_RAW_PACKET_CAP_IP_CSUM;
827 }
828
829 if (MLX5_CAP_ETH(dev->mdev, vlan_cap))
830 props->raw_packet_caps |=
831 IB_RAW_PACKET_CAP_CVLAN_STRIPPING;
Bodong Wang88115fe2015-12-18 13:53:20 +0200832
Bodong Wang402ca532016-06-17 15:02:20 +0300833 if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
834 max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
835 if (max_tso) {
836 resp.tso_caps.max_tso = 1 << max_tso;
837 resp.tso_caps.supported_qpts |=
838 1 << IB_QPT_RAW_PACKET;
839 resp.response_length += sizeof(resp.tso_caps);
840 }
841 }
Yishai Hadas31f69a82016-08-28 11:28:45 +0300842
843 if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
844 resp.rss_caps.rx_hash_function =
845 MLX5_RX_HASH_FUNC_TOEPLITZ;
846 resp.rss_caps.rx_hash_fields_mask =
847 MLX5_RX_HASH_SRC_IPV4 |
848 MLX5_RX_HASH_DST_IPV4 |
849 MLX5_RX_HASH_SRC_IPV6 |
850 MLX5_RX_HASH_DST_IPV6 |
851 MLX5_RX_HASH_SRC_PORT_TCP |
852 MLX5_RX_HASH_DST_PORT_TCP |
853 MLX5_RX_HASH_SRC_PORT_UDP |
Maor Gottlieb4e2b53a2017-12-24 14:51:25 +0200854 MLX5_RX_HASH_DST_PORT_UDP |
855 MLX5_RX_HASH_INNER;
Yishai Hadas31f69a82016-08-28 11:28:45 +0300856 resp.response_length += sizeof(resp.rss_caps);
857 }
858 } else {
859 if (field_avail(typeof(resp), tso_caps, uhw->outlen))
860 resp.response_length += sizeof(resp.tso_caps);
861 if (field_avail(typeof(resp), rss_caps, uhw->outlen))
862 resp.response_length += sizeof(resp.rss_caps);
Bodong Wang402ca532016-06-17 15:02:20 +0300863 }
864
Erez Shitritf0313962016-02-21 16:27:17 +0200865 if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
866 props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
867 props->device_cap_flags |= IB_DEVICE_UD_TSO;
868 }
869
Maor Gottlieb03404e82017-05-30 10:29:13 +0300870 if (MLX5_CAP_GEN(dev->mdev, rq_delay_drop) &&
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200871 MLX5_CAP_GEN(dev->mdev, general_notification_event) &&
872 raw_support)
Maor Gottlieb03404e82017-05-30 10:29:13 +0300873 props->raw_packet_caps |= IB_RAW_PACKET_CAP_DELAY_DROP;
874
Yishai Hadas1d54f892017-06-08 16:15:11 +0300875 if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads) &&
876 MLX5_CAP_IPOIB_ENHANCED(mdev, csum_cap))
877 props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
878
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300879 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200880 MLX5_CAP_ETH(dev->mdev, scatter_fcs) &&
881 raw_support) {
Noa Osheroviche8161332017-01-18 15:40:01 +0200882 /* Legacy bit to support old userspace libraries */
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300883 props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
Noa Osheroviche8161332017-01-18 15:40:01 +0200884 props->raw_packet_caps |= IB_RAW_PACKET_CAP_SCATTER_FCS;
885 }
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300886
Maor Gottliebda6d6ba32016-06-04 15:15:28 +0300887 if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
888 props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
889
Noa Osherovichb1383aa2017-10-29 13:59:45 +0200890 if (MLX5_CAP_GEN(mdev, end_pad))
891 props->device_cap_flags |= IB_DEVICE_PCI_WRITE_END_PADDING;
892
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300893 props->vendor_part_id = mdev->pdev->device;
894 props->hw_ver = mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +0300895
896 props->max_mr_size = ~0ull;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300897 props->page_size_cap = ~(min_page_size - 1);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300898 props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
899 props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
900 max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
901 sizeof(struct mlx5_wqe_data_seg);
Eli Cohen288c01b2016-10-27 16:36:45 +0300902 max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
903 max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
904 sizeof(struct mlx5_wqe_raddr_seg)) /
905 sizeof(struct mlx5_wqe_data_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300906 props->max_sge = min(max_rq_sg, max_sq_sg);
Sagi Grimberg986ef952016-03-31 19:03:25 +0300907 props->max_sge_rd = MLX5_MAX_SGE_RD;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300908 props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
Leon Romanovsky9f177682016-01-14 08:11:40 +0200909 props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300910 props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
911 props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
912 props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
913 props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
914 props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
915 props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
916 props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
Eli Cohene126ba92013-07-07 17:25:49 +0300917 props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300918 props->max_srq_sge = max_rq_sg - 1;
Sagi Grimberg911f4332016-03-03 13:37:51 +0200919 props->max_fast_reg_page_list_len =
920 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
Moni Shoua776a3902018-01-02 16:19:33 +0200921 get_atomic_caps_qp(dev, props);
Eli Cohen81bea282013-09-11 16:35:30 +0300922 props->masked_atomic_cap = IB_ATOMIC_NONE;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300923 props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
924 props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
Eli Cohene126ba92013-07-07 17:25:49 +0300925 props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
926 props->max_mcast_grp;
927 props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
Maor Gottlieb86695a62016-10-27 16:36:38 +0300928 props->max_ah = INT_MAX;
Matan Barak7c60bcb2015-12-15 20:30:11 +0200929 props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
930 props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
Eli Cohene126ba92013-07-07 17:25:49 +0300931
Haggai Eran8cdd3122014-12-11 17:04:20 +0200932#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Saeed Mahameed938fe832015-05-28 22:28:41 +0300933 if (MLX5_CAP_GEN(mdev, pg))
Haggai Eran8cdd3122014-12-11 17:04:20 +0200934 props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
935 props->odp_caps = dev->odp_caps;
936#endif
937
Leon Romanovsky051f2632015-12-20 12:16:11 +0200938 if (MLX5_CAP_GEN(mdev, cd))
939 props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
940
Eli Coheneff901d2016-03-11 22:58:42 +0200941 if (!mlx5_core_is_pf(mdev))
942 props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
943
Yishai Hadas31f69a82016-08-28 11:28:45 +0300944 if (mlx5_ib_port_link_layer(ibdev, 1) ==
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200945 IB_LINK_LAYER_ETHERNET && raw_support) {
Yishai Hadas31f69a82016-08-28 11:28:45 +0300946 props->rss_caps.max_rwq_indirection_tables =
947 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
948 props->rss_caps.max_rwq_indirection_table_size =
949 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
950 props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
951 props->max_wq_type_rq =
952 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
953 }
954
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300955 if (MLX5_CAP_GEN(mdev, tag_matching)) {
Leon Romanovsky78b1beb2017-09-24 21:46:29 +0300956 props->tm_caps.max_rndv_hdr_size = MLX5_TM_MAX_RNDV_MSG_SIZE;
957 props->tm_caps.max_num_tags =
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300958 (1 << MLX5_CAP_GEN(mdev, log_tag_matching_list_sz)) - 1;
Leon Romanovsky78b1beb2017-09-24 21:46:29 +0300959 props->tm_caps.flags = IB_TM_CAP_RC;
960 props->tm_caps.max_ops =
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300961 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
Leon Romanovsky78b1beb2017-09-24 21:46:29 +0300962 props->tm_caps.max_sge = MLX5_TM_MAX_SGE;
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300963 }
964
Yonatan Cohen87ab3f52017-11-13 10:51:18 +0200965 if (MLX5_CAP_GEN(dev->mdev, cq_moderation)) {
966 props->cq_caps.max_cq_moderation_count =
967 MLX5_MAX_CQ_COUNT;
968 props->cq_caps.max_cq_moderation_period =
969 MLX5_MAX_CQ_PERIOD;
970 }
971
Bodong Wang7e43a2a2016-10-31 12:16:44 +0200972 if (field_avail(typeof(resp), cqe_comp_caps, uhw->outlen)) {
973 resp.cqe_comp_caps.max_num =
974 MLX5_CAP_GEN(dev->mdev, cqe_compression) ?
975 MLX5_CAP_GEN(dev->mdev, cqe_compression_max_num) : 0;
976 resp.cqe_comp_caps.supported_format =
977 MLX5_IB_CQE_RES_FORMAT_HASH |
978 MLX5_IB_CQE_RES_FORMAT_CSUM;
979 resp.response_length += sizeof(resp.cqe_comp_caps);
980 }
981
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200982 if (field_avail(typeof(resp), packet_pacing_caps, uhw->outlen) &&
983 raw_support) {
Bodong Wangd9491672016-12-01 13:43:13 +0200984 if (MLX5_CAP_QOS(mdev, packet_pacing) &&
985 MLX5_CAP_GEN(mdev, qos)) {
986 resp.packet_pacing_caps.qp_rate_limit_max =
987 MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
988 resp.packet_pacing_caps.qp_rate_limit_min =
989 MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
990 resp.packet_pacing_caps.supported_qpts |=
991 1 << IB_QPT_RAW_PACKET;
Bodong Wang61147f32018-03-19 15:10:30 +0200992 if (MLX5_CAP_QOS(mdev, packet_pacing_burst_bound) &&
993 MLX5_CAP_QOS(mdev, packet_pacing_typical_size))
994 resp.packet_pacing_caps.cap_flags |=
995 MLX5_IB_PP_SUPPORT_BURST;
Bodong Wangd9491672016-12-01 13:43:13 +0200996 }
997 resp.response_length += sizeof(resp.packet_pacing_caps);
998 }
999
Leon Romanovsky9f885202017-01-02 11:37:39 +02001000 if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes,
1001 uhw->outlen)) {
Bodong Wang795b6092017-08-17 15:52:34 +03001002 if (MLX5_CAP_ETH(mdev, multi_pkt_send_wqe))
1003 resp.mlx5_ib_support_multi_pkt_send_wqes =
1004 MLX5_IB_ALLOW_MPW;
Bodong Wang050da902017-08-17 15:52:35 +03001005
1006 if (MLX5_CAP_ETH(mdev, enhanced_multi_pkt_send_wqe))
1007 resp.mlx5_ib_support_multi_pkt_send_wqes |=
1008 MLX5_IB_SUPPORT_EMPW;
1009
Leon Romanovsky9f885202017-01-02 11:37:39 +02001010 resp.response_length +=
1011 sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
1012 }
1013
Guy Levide57f2a2017-10-19 08:25:52 +03001014 if (field_avail(typeof(resp), flags, uhw->outlen)) {
1015 resp.response_length += sizeof(resp.flags);
Guy Levi7a0c8f42017-10-19 08:25:53 +03001016
Guy Levide57f2a2017-10-19 08:25:52 +03001017 if (MLX5_CAP_GEN(mdev, cqe_compression_128))
1018 resp.flags |=
1019 MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_COMP;
Guy Levi7a0c8f42017-10-19 08:25:53 +03001020
1021 if (MLX5_CAP_GEN(mdev, cqe_128_always))
1022 resp.flags |= MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_PAD;
Guy Levide57f2a2017-10-19 08:25:52 +03001023 }
Leon Romanovsky9f885202017-01-02 11:37:39 +02001024
Noa Osherovich96dc3fc2017-08-17 15:52:28 +03001025 if (field_avail(typeof(resp), sw_parsing_caps,
1026 uhw->outlen)) {
1027 resp.response_length += sizeof(resp.sw_parsing_caps);
1028 if (MLX5_CAP_ETH(mdev, swp)) {
1029 resp.sw_parsing_caps.sw_parsing_offloads |=
1030 MLX5_IB_SW_PARSING;
1031
1032 if (MLX5_CAP_ETH(mdev, swp_csum))
1033 resp.sw_parsing_caps.sw_parsing_offloads |=
1034 MLX5_IB_SW_PARSING_CSUM;
1035
1036 if (MLX5_CAP_ETH(mdev, swp_lso))
1037 resp.sw_parsing_caps.sw_parsing_offloads |=
1038 MLX5_IB_SW_PARSING_LSO;
1039
1040 if (resp.sw_parsing_caps.sw_parsing_offloads)
1041 resp.sw_parsing_caps.supported_qpts =
1042 BIT(IB_QPT_RAW_PACKET);
1043 }
1044 }
1045
Daniel Jurgens85c7c012018-01-04 17:25:43 +02001046 if (field_avail(typeof(resp), striding_rq_caps, uhw->outlen) &&
1047 raw_support) {
Noa Osherovichb4f34592017-10-17 18:01:12 +03001048 resp.response_length += sizeof(resp.striding_rq_caps);
1049 if (MLX5_CAP_GEN(mdev, striding_rq)) {
1050 resp.striding_rq_caps.min_single_stride_log_num_of_bytes =
1051 MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES;
1052 resp.striding_rq_caps.max_single_stride_log_num_of_bytes =
1053 MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES;
1054 resp.striding_rq_caps.min_single_wqe_log_num_of_strides =
1055 MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES;
1056 resp.striding_rq_caps.max_single_wqe_log_num_of_strides =
1057 MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES;
1058 resp.striding_rq_caps.supported_qpts =
1059 BIT(IB_QPT_RAW_PACKET);
1060 }
1061 }
1062
Maor Gottliebf95ef6c2017-10-19 08:25:55 +03001063 if (field_avail(typeof(resp), tunnel_offloads_caps,
1064 uhw->outlen)) {
1065 resp.response_length += sizeof(resp.tunnel_offloads_caps);
1066 if (MLX5_CAP_ETH(mdev, tunnel_stateless_vxlan))
1067 resp.tunnel_offloads_caps |=
1068 MLX5_IB_TUNNELED_OFFLOADS_VXLAN;
1069 if (MLX5_CAP_ETH(mdev, tunnel_stateless_geneve_rx))
1070 resp.tunnel_offloads_caps |=
1071 MLX5_IB_TUNNELED_OFFLOADS_GENEVE;
1072 if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre))
1073 resp.tunnel_offloads_caps |=
1074 MLX5_IB_TUNNELED_OFFLOADS_GRE;
1075 }
1076
Bodong Wang402ca532016-06-17 15:02:20 +03001077 if (uhw->outlen) {
1078 err = ib_copy_to_udata(uhw, &resp, resp.response_length);
1079
1080 if (err)
1081 return err;
1082 }
1083
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001084 return 0;
1085}
Eli Cohene126ba92013-07-07 17:25:49 +03001086
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001087enum mlx5_ib_width {
1088 MLX5_IB_WIDTH_1X = 1 << 0,
1089 MLX5_IB_WIDTH_2X = 1 << 1,
1090 MLX5_IB_WIDTH_4X = 1 << 2,
1091 MLX5_IB_WIDTH_8X = 1 << 3,
1092 MLX5_IB_WIDTH_12X = 1 << 4
1093};
1094
1095static int translate_active_width(struct ib_device *ibdev, u8 active_width,
1096 u8 *ib_width)
1097{
1098 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1099 int err = 0;
1100
1101 if (active_width & MLX5_IB_WIDTH_1X) {
1102 *ib_width = IB_WIDTH_1X;
1103 } else if (active_width & MLX5_IB_WIDTH_2X) {
1104 mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
1105 (int)active_width);
1106 err = -EINVAL;
1107 } else if (active_width & MLX5_IB_WIDTH_4X) {
1108 *ib_width = IB_WIDTH_4X;
1109 } else if (active_width & MLX5_IB_WIDTH_8X) {
1110 *ib_width = IB_WIDTH_8X;
1111 } else if (active_width & MLX5_IB_WIDTH_12X) {
1112 *ib_width = IB_WIDTH_12X;
1113 } else {
1114 mlx5_ib_dbg(dev, "Invalid active_width %d\n",
1115 (int)active_width);
1116 err = -EINVAL;
1117 }
1118
1119 return err;
1120}
1121
1122static int mlx5_mtu_to_ib_mtu(int mtu)
1123{
1124 switch (mtu) {
1125 case 256: return 1;
1126 case 512: return 2;
1127 case 1024: return 3;
1128 case 2048: return 4;
1129 case 4096: return 5;
1130 default:
1131 pr_warn("invalid mtu\n");
1132 return -1;
1133 }
1134}
1135
1136enum ib_max_vl_num {
1137 __IB_MAX_VL_0 = 1,
1138 __IB_MAX_VL_0_1 = 2,
1139 __IB_MAX_VL_0_3 = 3,
1140 __IB_MAX_VL_0_7 = 4,
1141 __IB_MAX_VL_0_14 = 5,
1142};
1143
1144enum mlx5_vl_hw_cap {
1145 MLX5_VL_HW_0 = 1,
1146 MLX5_VL_HW_0_1 = 2,
1147 MLX5_VL_HW_0_2 = 3,
1148 MLX5_VL_HW_0_3 = 4,
1149 MLX5_VL_HW_0_4 = 5,
1150 MLX5_VL_HW_0_5 = 6,
1151 MLX5_VL_HW_0_6 = 7,
1152 MLX5_VL_HW_0_7 = 8,
1153 MLX5_VL_HW_0_14 = 15
1154};
1155
1156static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
1157 u8 *max_vl_num)
1158{
1159 switch (vl_hw_cap) {
1160 case MLX5_VL_HW_0:
1161 *max_vl_num = __IB_MAX_VL_0;
1162 break;
1163 case MLX5_VL_HW_0_1:
1164 *max_vl_num = __IB_MAX_VL_0_1;
1165 break;
1166 case MLX5_VL_HW_0_3:
1167 *max_vl_num = __IB_MAX_VL_0_3;
1168 break;
1169 case MLX5_VL_HW_0_7:
1170 *max_vl_num = __IB_MAX_VL_0_7;
1171 break;
1172 case MLX5_VL_HW_0_14:
1173 *max_vl_num = __IB_MAX_VL_0_14;
1174 break;
1175
1176 default:
1177 return -EINVAL;
1178 }
1179
1180 return 0;
1181}
1182
1183static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
1184 struct ib_port_attr *props)
1185{
1186 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1187 struct mlx5_core_dev *mdev = dev->mdev;
1188 struct mlx5_hca_vport_context *rep;
Saeed Mahameed046339e2016-04-22 00:33:03 +03001189 u16 max_mtu;
1190 u16 oper_mtu;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001191 int err;
1192 u8 ib_link_width_oper;
1193 u8 vl_hw_cap;
1194
1195 rep = kzalloc(sizeof(*rep), GFP_KERNEL);
1196 if (!rep) {
1197 err = -ENOMEM;
1198 goto out;
1199 }
1200
Or Gerlitzc4550c62017-01-24 13:02:39 +02001201 /* props being zeroed by the caller, avoid zeroing it here */
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001202
1203 err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
1204 if (err)
1205 goto out;
1206
1207 props->lid = rep->lid;
1208 props->lmc = rep->lmc;
1209 props->sm_lid = rep->sm_lid;
1210 props->sm_sl = rep->sm_sl;
1211 props->state = rep->vport_state;
1212 props->phys_state = rep->port_physical_state;
1213 props->port_cap_flags = rep->cap_mask1;
1214 props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
1215 props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
1216 props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
1217 props->bad_pkey_cntr = rep->pkey_violation_counter;
1218 props->qkey_viol_cntr = rep->qkey_violation_counter;
1219 props->subnet_timeout = rep->subnet_timeout;
1220 props->init_type_reply = rep->init_type_reply;
Eli Coheneff901d2016-03-11 22:58:42 +02001221 props->grh_required = rep->grh_required;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001222
1223 err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
1224 if (err)
1225 goto out;
1226
1227 err = translate_active_width(ibdev, ib_link_width_oper,
1228 &props->active_width);
1229 if (err)
1230 goto out;
Noa Osherovichd5beb7f2016-06-02 10:47:53 +03001231 err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001232 if (err)
1233 goto out;
1234
Saeed Mahameedfacc9692015-06-11 14:47:27 +03001235 mlx5_query_port_max_mtu(mdev, &max_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001236
1237 props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
1238
Saeed Mahameedfacc9692015-06-11 14:47:27 +03001239 mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001240
1241 props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
1242
1243 err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
1244 if (err)
1245 goto out;
1246
1247 err = translate_max_vl_num(ibdev, vl_hw_cap,
1248 &props->max_vl_num);
1249out:
1250 kfree(rep);
Eli Cohene126ba92013-07-07 17:25:49 +03001251 return err;
1252}
1253
1254int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
1255 struct ib_port_attr *props)
1256{
Ilan Tayari095b0922017-05-14 16:04:30 +03001257 unsigned int count;
1258 int ret;
1259
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001260 switch (mlx5_get_vport_access_method(ibdev)) {
1261 case MLX5_VPORT_ACCESS_METHOD_MAD:
Ilan Tayari095b0922017-05-14 16:04:30 +03001262 ret = mlx5_query_mad_ifc_port(ibdev, port, props);
1263 break;
Eli Cohene126ba92013-07-07 17:25:49 +03001264
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001265 case MLX5_VPORT_ACCESS_METHOD_HCA:
Ilan Tayari095b0922017-05-14 16:04:30 +03001266 ret = mlx5_query_hca_port(ibdev, port, props);
1267 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001268
Achiad Shochat3f89a642015-12-23 18:47:21 +02001269 case MLX5_VPORT_ACCESS_METHOD_NIC:
Ilan Tayari095b0922017-05-14 16:04:30 +03001270 ret = mlx5_query_port_roce(ibdev, port, props);
1271 break;
Achiad Shochat3f89a642015-12-23 18:47:21 +02001272
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001273 default:
Ilan Tayari095b0922017-05-14 16:04:30 +03001274 ret = -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +03001275 }
Ilan Tayari095b0922017-05-14 16:04:30 +03001276
1277 if (!ret && props) {
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001278 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1279 struct mlx5_core_dev *mdev;
1280 bool put_mdev = true;
1281
1282 mdev = mlx5_ib_get_native_port_mdev(dev, port, NULL);
1283 if (!mdev) {
1284 /* If the port isn't affiliated yet query the master.
1285 * The master and slave will have the same values.
1286 */
1287 mdev = dev->mdev;
1288 port = 1;
1289 put_mdev = false;
1290 }
1291 count = mlx5_core_reserved_gids_count(mdev);
1292 if (put_mdev)
1293 mlx5_ib_put_native_port_mdev(dev, port);
Ilan Tayari095b0922017-05-14 16:04:30 +03001294 props->gid_tbl_len -= count;
1295 }
1296 return ret;
Eli Cohene126ba92013-07-07 17:25:49 +03001297}
1298
Mark Bloch8e6efa32017-11-06 12:22:13 +00001299static int mlx5_ib_rep_query_port(struct ib_device *ibdev, u8 port,
1300 struct ib_port_attr *props)
1301{
1302 int ret;
1303
1304 /* Only link layer == ethernet is valid for representors */
1305 ret = mlx5_query_port_roce(ibdev, port, props);
1306 if (ret || !props)
1307 return ret;
1308
1309 /* We don't support GIDS */
1310 props->gid_tbl_len = 0;
1311
1312 return ret;
1313}
1314
Eli Cohene126ba92013-07-07 17:25:49 +03001315static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
1316 union ib_gid *gid)
1317{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001318 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1319 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03001320
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001321 switch (mlx5_get_vport_access_method(ibdev)) {
1322 case MLX5_VPORT_ACCESS_METHOD_MAD:
1323 return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +03001324
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001325 case MLX5_VPORT_ACCESS_METHOD_HCA:
1326 return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +03001327
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001328 default:
1329 return -EINVAL;
1330 }
Eli Cohene126ba92013-07-07 17:25:49 +03001331
Eli Cohene126ba92013-07-07 17:25:49 +03001332}
1333
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001334static int mlx5_query_hca_nic_pkey(struct ib_device *ibdev, u8 port,
1335 u16 index, u16 *pkey)
1336{
1337 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1338 struct mlx5_core_dev *mdev;
1339 bool put_mdev = true;
1340 u8 mdev_port_num;
1341 int err;
1342
1343 mdev = mlx5_ib_get_native_port_mdev(dev, port, &mdev_port_num);
1344 if (!mdev) {
1345 /* The port isn't affiliated yet, get the PKey from the master
1346 * port. For RoCE the PKey tables will be the same.
1347 */
1348 put_mdev = false;
1349 mdev = dev->mdev;
1350 mdev_port_num = 1;
1351 }
1352
1353 err = mlx5_query_hca_vport_pkey(mdev, 0, mdev_port_num, 0,
1354 index, pkey);
1355 if (put_mdev)
1356 mlx5_ib_put_native_port_mdev(dev, port);
1357
1358 return err;
1359}
1360
Eli Cohene126ba92013-07-07 17:25:49 +03001361static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
1362 u16 *pkey)
1363{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001364 switch (mlx5_get_vport_access_method(ibdev)) {
1365 case MLX5_VPORT_ACCESS_METHOD_MAD:
1366 return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
Eli Cohene126ba92013-07-07 17:25:49 +03001367
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001368 case MLX5_VPORT_ACCESS_METHOD_HCA:
1369 case MLX5_VPORT_ACCESS_METHOD_NIC:
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001370 return mlx5_query_hca_nic_pkey(ibdev, port, index, pkey);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001371 default:
1372 return -EINVAL;
1373 }
Eli Cohene126ba92013-07-07 17:25:49 +03001374}
1375
Eli Cohene126ba92013-07-07 17:25:49 +03001376static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
1377 struct ib_device_modify *props)
1378{
1379 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1380 struct mlx5_reg_node_desc in;
1381 struct mlx5_reg_node_desc out;
1382 int err;
1383
1384 if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
1385 return -EOPNOTSUPP;
1386
1387 if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
1388 return 0;
1389
1390 /*
1391 * If possible, pass node desc to FW, so it can generate
1392 * a 144 trap. If cmd fails, just ignore.
1393 */
Yuval Shaiabd99fde2016-08-25 10:57:07 -07001394 memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001395 err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
Eli Cohene126ba92013-07-07 17:25:49 +03001396 sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
1397 if (err)
1398 return err;
1399
Yuval Shaiabd99fde2016-08-25 10:57:07 -07001400 memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +03001401
1402 return err;
1403}
1404
Eli Cohencdbe33d2017-02-14 07:25:38 +02001405static int set_port_caps_atomic(struct mlx5_ib_dev *dev, u8 port_num, u32 mask,
1406 u32 value)
1407{
1408 struct mlx5_hca_vport_context ctx = {};
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001409 struct mlx5_core_dev *mdev;
1410 u8 mdev_port_num;
Eli Cohencdbe33d2017-02-14 07:25:38 +02001411 int err;
1412
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001413 mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
1414 if (!mdev)
1415 return -ENODEV;
1416
1417 err = mlx5_query_hca_vport_context(mdev, 0, mdev_port_num, 0, &ctx);
Eli Cohencdbe33d2017-02-14 07:25:38 +02001418 if (err)
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001419 goto out;
Eli Cohencdbe33d2017-02-14 07:25:38 +02001420
1421 if (~ctx.cap_mask1_perm & mask) {
1422 mlx5_ib_warn(dev, "trying to change bitmask 0x%X but change supported 0x%X\n",
1423 mask, ctx.cap_mask1_perm);
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001424 err = -EINVAL;
1425 goto out;
Eli Cohencdbe33d2017-02-14 07:25:38 +02001426 }
1427
1428 ctx.cap_mask1 = value;
1429 ctx.cap_mask1_perm = mask;
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001430 err = mlx5_core_modify_hca_vport_context(mdev, 0, mdev_port_num,
1431 0, &ctx);
1432
1433out:
1434 mlx5_ib_put_native_port_mdev(dev, port_num);
Eli Cohencdbe33d2017-02-14 07:25:38 +02001435
1436 return err;
1437}
1438
Eli Cohene126ba92013-07-07 17:25:49 +03001439static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
1440 struct ib_port_modify *props)
1441{
1442 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1443 struct ib_port_attr attr;
1444 u32 tmp;
1445 int err;
Eli Cohencdbe33d2017-02-14 07:25:38 +02001446 u32 change_mask;
1447 u32 value;
1448 bool is_ib = (mlx5_ib_port_link_layer(ibdev, port) ==
1449 IB_LINK_LAYER_INFINIBAND);
1450
Majd Dibbinyec255872017-08-23 08:35:42 +03001451 /* CM layer calls ib_modify_port() regardless of the link layer. For
1452 * Ethernet ports, qkey violation and Port capabilities are meaningless.
1453 */
1454 if (!is_ib)
1455 return 0;
1456
Eli Cohencdbe33d2017-02-14 07:25:38 +02001457 if (MLX5_CAP_GEN(dev->mdev, ib_virt) && is_ib) {
1458 change_mask = props->clr_port_cap_mask | props->set_port_cap_mask;
1459 value = ~props->clr_port_cap_mask | props->set_port_cap_mask;
1460 return set_port_caps_atomic(dev, port, change_mask, value);
1461 }
Eli Cohene126ba92013-07-07 17:25:49 +03001462
1463 mutex_lock(&dev->cap_mask_mutex);
1464
Or Gerlitzc4550c62017-01-24 13:02:39 +02001465 err = ib_query_port(ibdev, port, &attr);
Eli Cohene126ba92013-07-07 17:25:49 +03001466 if (err)
1467 goto out;
1468
1469 tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
1470 ~props->clr_port_cap_mask;
1471
Jack Morgenstein9603b612014-07-28 23:30:22 +03001472 err = mlx5_set_port_caps(dev->mdev, port, tmp);
Eli Cohene126ba92013-07-07 17:25:49 +03001473
1474out:
1475 mutex_unlock(&dev->cap_mask_mutex);
1476 return err;
1477}
1478
Eli Cohen30aa60b2017-01-03 23:55:27 +02001479static void print_lib_caps(struct mlx5_ib_dev *dev, u64 caps)
1480{
1481 mlx5_ib_dbg(dev, "MLX5_LIB_CAP_4K_UAR = %s\n",
1482 caps & MLX5_LIB_CAP_4K_UAR ? "y" : "n");
1483}
1484
Yishai Hadas31a78a52017-12-24 16:31:34 +02001485static u16 calc_dynamic_bfregs(int uars_per_sys_page)
1486{
1487 /* Large page with non 4k uar support might limit the dynamic size */
1488 if (uars_per_sys_page == 1 && PAGE_SIZE > 4096)
1489 return MLX5_MIN_DYN_BFREGS;
1490
1491 return MLX5_MAX_DYN_BFREGS;
1492}
1493
Eli Cohenb037c292017-01-03 23:55:26 +02001494static int calc_total_bfregs(struct mlx5_ib_dev *dev, bool lib_uar_4k,
1495 struct mlx5_ib_alloc_ucontext_req_v2 *req,
Yishai Hadas31a78a52017-12-24 16:31:34 +02001496 struct mlx5_bfreg_info *bfregi)
Eli Cohenb037c292017-01-03 23:55:26 +02001497{
1498 int uars_per_sys_page;
1499 int bfregs_per_sys_page;
1500 int ref_bfregs = req->total_num_bfregs;
1501
1502 if (req->total_num_bfregs == 0)
1503 return -EINVAL;
1504
1505 BUILD_BUG_ON(MLX5_MAX_BFREGS % MLX5_NON_FP_BFREGS_IN_PAGE);
1506 BUILD_BUG_ON(MLX5_MAX_BFREGS < MLX5_NON_FP_BFREGS_IN_PAGE);
1507
1508 if (req->total_num_bfregs > MLX5_MAX_BFREGS)
1509 return -ENOMEM;
1510
1511 uars_per_sys_page = get_uars_per_sys_page(dev, lib_uar_4k);
1512 bfregs_per_sys_page = uars_per_sys_page * MLX5_NON_FP_BFREGS_PER_UAR;
Yishai Hadas31a78a52017-12-24 16:31:34 +02001513 /* This holds the required static allocation asked by the user */
Eli Cohenb037c292017-01-03 23:55:26 +02001514 req->total_num_bfregs = ALIGN(req->total_num_bfregs, bfregs_per_sys_page);
Eli Cohenb037c292017-01-03 23:55:26 +02001515 if (req->num_low_latency_bfregs > req->total_num_bfregs - 1)
1516 return -EINVAL;
1517
Yishai Hadas31a78a52017-12-24 16:31:34 +02001518 bfregi->num_static_sys_pages = req->total_num_bfregs / bfregs_per_sys_page;
1519 bfregi->num_dyn_bfregs = ALIGN(calc_dynamic_bfregs(uars_per_sys_page), bfregs_per_sys_page);
1520 bfregi->total_num_bfregs = req->total_num_bfregs + bfregi->num_dyn_bfregs;
1521 bfregi->num_sys_pages = bfregi->total_num_bfregs / bfregs_per_sys_page;
1522
1523 mlx5_ib_dbg(dev, "uar_4k: fw support %s, lib support %s, user requested %d bfregs, allocated %d, total bfregs %d, using %d sys pages\n",
Eli Cohenb037c292017-01-03 23:55:26 +02001524 MLX5_CAP_GEN(dev->mdev, uar_4k) ? "yes" : "no",
1525 lib_uar_4k ? "yes" : "no", ref_bfregs,
Yishai Hadas31a78a52017-12-24 16:31:34 +02001526 req->total_num_bfregs, bfregi->total_num_bfregs,
1527 bfregi->num_sys_pages);
Eli Cohenb037c292017-01-03 23:55:26 +02001528
1529 return 0;
1530}
1531
1532static int allocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
1533{
1534 struct mlx5_bfreg_info *bfregi;
1535 int err;
1536 int i;
1537
1538 bfregi = &context->bfregi;
Yishai Hadas31a78a52017-12-24 16:31:34 +02001539 for (i = 0; i < bfregi->num_static_sys_pages; i++) {
Eli Cohenb037c292017-01-03 23:55:26 +02001540 err = mlx5_cmd_alloc_uar(dev->mdev, &bfregi->sys_pages[i]);
1541 if (err)
1542 goto error;
1543
1544 mlx5_ib_dbg(dev, "allocated uar %d\n", bfregi->sys_pages[i]);
1545 }
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001546
1547 for (i = bfregi->num_static_sys_pages; i < bfregi->num_sys_pages; i++)
1548 bfregi->sys_pages[i] = MLX5_IB_INVALID_UAR_INDEX;
1549
Eli Cohenb037c292017-01-03 23:55:26 +02001550 return 0;
1551
1552error:
1553 for (--i; i >= 0; i--)
1554 if (mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]))
1555 mlx5_ib_warn(dev, "failed to free uar %d\n", i);
1556
1557 return err;
1558}
1559
1560static int deallocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
1561{
1562 struct mlx5_bfreg_info *bfregi;
1563 int err;
1564 int i;
1565
1566 bfregi = &context->bfregi;
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001567 for (i = 0; i < bfregi->num_sys_pages; i++) {
1568 if (i < bfregi->num_static_sys_pages ||
1569 bfregi->sys_pages[i] != MLX5_IB_INVALID_UAR_INDEX) {
1570 err = mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]);
1571 if (err) {
1572 mlx5_ib_warn(dev, "failed to free uar %d, err=%d\n", i, err);
1573 return err;
1574 }
Eli Cohenb037c292017-01-03 23:55:26 +02001575 }
1576 }
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001577
Eli Cohenb037c292017-01-03 23:55:26 +02001578 return 0;
1579}
1580
Huy Nguyenc85023e2017-05-30 09:42:54 +03001581static int mlx5_ib_alloc_transport_domain(struct mlx5_ib_dev *dev, u32 *tdn)
1582{
1583 int err;
1584
1585 err = mlx5_core_alloc_transport_domain(dev->mdev, tdn);
1586 if (err)
1587 return err;
1588
1589 if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
Eran Ben Elisha8978cc92018-01-09 11:41:10 +02001590 (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
1591 !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001592 return err;
1593
1594 mutex_lock(&dev->lb_mutex);
1595 dev->user_td++;
1596
1597 if (dev->user_td == 2)
1598 err = mlx5_nic_vport_update_local_lb(dev->mdev, true);
1599
1600 mutex_unlock(&dev->lb_mutex);
1601 return err;
1602}
1603
1604static void mlx5_ib_dealloc_transport_domain(struct mlx5_ib_dev *dev, u32 tdn)
1605{
1606 mlx5_core_dealloc_transport_domain(dev->mdev, tdn);
1607
1608 if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
Eran Ben Elisha8978cc92018-01-09 11:41:10 +02001609 (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
1610 !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001611 return;
1612
1613 mutex_lock(&dev->lb_mutex);
1614 dev->user_td--;
1615
1616 if (dev->user_td < 2)
1617 mlx5_nic_vport_update_local_lb(dev->mdev, false);
1618
1619 mutex_unlock(&dev->lb_mutex);
1620}
1621
Eli Cohene126ba92013-07-07 17:25:49 +03001622static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
1623 struct ib_udata *udata)
1624{
1625 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Matan Barakb368d7c2015-12-15 20:30:12 +02001626 struct mlx5_ib_alloc_ucontext_req_v2 req = {};
1627 struct mlx5_ib_alloc_ucontext_resp resp = {};
Feras Daoud5c99eae2018-01-16 20:08:41 +02001628 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03001629 struct mlx5_ib_ucontext *context;
Eli Cohen2f5ff262017-01-03 23:55:21 +02001630 struct mlx5_bfreg_info *bfregi;
Eli Cohen78c0f982014-01-30 13:49:48 +02001631 int ver;
Eli Cohene126ba92013-07-07 17:25:49 +03001632 int err;
Majd Dibbinya168a41c2016-01-28 17:51:47 +02001633 size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
1634 max_cqe_version);
Eli Cohenb037c292017-01-03 23:55:26 +02001635 bool lib_uar_4k;
Eli Cohene126ba92013-07-07 17:25:49 +03001636
1637 if (!dev->ib_active)
1638 return ERR_PTR(-EAGAIN);
1639
Amrani, Rame0931112017-06-27 17:04:42 +03001640 if (udata->inlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
Eli Cohen78c0f982014-01-30 13:49:48 +02001641 ver = 0;
Amrani, Rame0931112017-06-27 17:04:42 +03001642 else if (udata->inlen >= min_req_v2)
Eli Cohen78c0f982014-01-30 13:49:48 +02001643 ver = 2;
1644 else
1645 return ERR_PTR(-EINVAL);
1646
Amrani, Rame0931112017-06-27 17:04:42 +03001647 err = ib_copy_from_udata(&req, udata, min(udata->inlen, sizeof(req)));
Eli Cohene126ba92013-07-07 17:25:49 +03001648 if (err)
1649 return ERR_PTR(err);
1650
Matan Barakb368d7c2015-12-15 20:30:12 +02001651 if (req.flags)
Eli Cohen78c0f982014-01-30 13:49:48 +02001652 return ERR_PTR(-EINVAL);
1653
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001654 if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
Matan Barakb368d7c2015-12-15 20:30:12 +02001655 return ERR_PTR(-EOPNOTSUPP);
1656
Eli Cohen2f5ff262017-01-03 23:55:21 +02001657 req.total_num_bfregs = ALIGN(req.total_num_bfregs,
1658 MLX5_NON_FP_BFREGS_PER_UAR);
1659 if (req.num_low_latency_bfregs > req.total_num_bfregs - 1)
Eli Cohene126ba92013-07-07 17:25:49 +03001660 return ERR_PTR(-EINVAL);
1661
Saeed Mahameed938fe832015-05-28 22:28:41 +03001662 resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
Noa Osherovich2cc6ad52016-06-04 15:15:33 +03001663 if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
1664 resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
Daniel Jurgensb47bd6e2016-10-25 18:36:24 +03001665 resp.cache_line_size = cache_line_size();
Saeed Mahameed938fe832015-05-28 22:28:41 +03001666 resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
1667 resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
1668 resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1669 resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1670 resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001671 resp.cqe_version = min_t(__u8,
1672 (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
1673 req.max_cqe_version);
Eli Cohen30aa60b2017-01-03 23:55:27 +02001674 resp.log_uar_size = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1675 MLX5_ADAPTER_PAGE_SHIFT : PAGE_SHIFT;
1676 resp.num_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1677 MLX5_CAP_GEN(dev->mdev, num_of_uars_per_page) : 1;
Matan Barakb368d7c2015-12-15 20:30:12 +02001678 resp.response_length = min(offsetof(typeof(resp), response_length) +
1679 sizeof(resp.response_length), udata->outlen);
Eli Cohene126ba92013-07-07 17:25:49 +03001680
1681 context = kzalloc(sizeof(*context), GFP_KERNEL);
1682 if (!context)
1683 return ERR_PTR(-ENOMEM);
1684
Eli Cohen30aa60b2017-01-03 23:55:27 +02001685 lib_uar_4k = req.lib_caps & MLX5_LIB_CAP_4K_UAR;
Eli Cohen2f5ff262017-01-03 23:55:21 +02001686 bfregi = &context->bfregi;
Eli Cohenb037c292017-01-03 23:55:26 +02001687
1688 /* updates req->total_num_bfregs */
Yishai Hadas31a78a52017-12-24 16:31:34 +02001689 err = calc_total_bfregs(dev, lib_uar_4k, &req, bfregi);
Eli Cohenb037c292017-01-03 23:55:26 +02001690 if (err)
1691 goto out_ctx;
1692
Eli Cohen2f5ff262017-01-03 23:55:21 +02001693 mutex_init(&bfregi->lock);
Eli Cohenb037c292017-01-03 23:55:26 +02001694 bfregi->lib_uar_4k = lib_uar_4k;
Yishai Hadas31a78a52017-12-24 16:31:34 +02001695 bfregi->count = kcalloc(bfregi->total_num_bfregs, sizeof(*bfregi->count),
Eli Cohenb037c292017-01-03 23:55:26 +02001696 GFP_KERNEL);
1697 if (!bfregi->count) {
Eli Cohene126ba92013-07-07 17:25:49 +03001698 err = -ENOMEM;
1699 goto out_ctx;
1700 }
1701
Eli Cohenb037c292017-01-03 23:55:26 +02001702 bfregi->sys_pages = kcalloc(bfregi->num_sys_pages,
1703 sizeof(*bfregi->sys_pages),
1704 GFP_KERNEL);
1705 if (!bfregi->sys_pages) {
Eli Cohene126ba92013-07-07 17:25:49 +03001706 err = -ENOMEM;
Eli Cohenb037c292017-01-03 23:55:26 +02001707 goto out_count;
Eli Cohene126ba92013-07-07 17:25:49 +03001708 }
1709
Eli Cohenb037c292017-01-03 23:55:26 +02001710 err = allocate_uars(dev, context);
1711 if (err)
1712 goto out_sys_pages;
Eli Cohene126ba92013-07-07 17:25:49 +03001713
Haggai Eranb4cfe442014-12-11 17:04:26 +02001714#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1715 context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
1716#endif
1717
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001718 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
Huy Nguyenc85023e2017-05-30 09:42:54 +03001719 err = mlx5_ib_alloc_transport_domain(dev, &context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001720 if (err)
Ilya Lesokhinc44ef992018-03-13 15:18:48 +02001721 goto out_uars;
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001722 }
1723
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001724 INIT_LIST_HEAD(&context->vma_private_list);
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001725 mutex_init(&context->vma_private_list_mutex);
Eli Cohene126ba92013-07-07 17:25:49 +03001726 INIT_LIST_HEAD(&context->db_page_list);
1727 mutex_init(&context->db_page_mutex);
1728
Eli Cohen2f5ff262017-01-03 23:55:21 +02001729 resp.tot_bfregs = req.total_num_bfregs;
Daniel Jurgens508562d2018-01-04 17:25:34 +02001730 resp.num_ports = dev->num_ports;
Matan Barakb368d7c2015-12-15 20:30:12 +02001731
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001732 if (field_avail(typeof(resp), cqe_version, udata->outlen))
1733 resp.response_length += sizeof(resp.cqe_version);
Matan Barakb368d7c2015-12-15 20:30:12 +02001734
Bodong Wang402ca532016-06-17 15:02:20 +03001735 if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
Moni Shoua6ad279c52016-11-23 08:23:23 +02001736 resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
1737 MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
Bodong Wang402ca532016-06-17 15:02:20 +03001738 resp.response_length += sizeof(resp.cmds_supp_uhw);
1739 }
1740
Or Gerlitz78984892016-11-30 20:33:33 +02001741 if (field_avail(typeof(resp), eth_min_inline, udata->outlen)) {
1742 if (mlx5_ib_port_link_layer(ibdev, 1) == IB_LINK_LAYER_ETHERNET) {
1743 mlx5_query_min_inline(dev->mdev, &resp.eth_min_inline);
1744 resp.eth_min_inline++;
1745 }
1746 resp.response_length += sizeof(resp.eth_min_inline);
1747 }
1748
Feras Daoud5c99eae2018-01-16 20:08:41 +02001749 if (field_avail(typeof(resp), clock_info_versions, udata->outlen)) {
1750 if (mdev->clock_info)
1751 resp.clock_info_versions = BIT(MLX5_IB_CLOCK_INFO_V1);
1752 resp.response_length += sizeof(resp.clock_info_versions);
1753 }
1754
Noa Osherovichbc5c6ee2016-06-04 15:15:31 +03001755 /*
1756 * We don't want to expose information from the PCI bar that is located
1757 * after 4096 bytes, so if the arch only supports larger pages, let's
1758 * pretend we don't support reading the HCA's core clock. This is also
1759 * forced by mmap function.
1760 */
Eli Cohende8d6e02017-01-03 23:55:19 +02001761 if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
1762 if (PAGE_SIZE <= 4096) {
1763 resp.comp_mask |=
1764 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
1765 resp.hca_core_clock_offset =
1766 offsetof(struct mlx5_init_seg, internal_timer_h) % PAGE_SIZE;
1767 }
Feras Daoud5c99eae2018-01-16 20:08:41 +02001768 resp.response_length += sizeof(resp.hca_core_clock_offset);
Matan Barakb368d7c2015-12-15 20:30:12 +02001769 }
1770
Eli Cohen30aa60b2017-01-03 23:55:27 +02001771 if (field_avail(typeof(resp), log_uar_size, udata->outlen))
1772 resp.response_length += sizeof(resp.log_uar_size);
1773
1774 if (field_avail(typeof(resp), num_uars_per_page, udata->outlen))
1775 resp.response_length += sizeof(resp.num_uars_per_page);
1776
Yishai Hadas31a78a52017-12-24 16:31:34 +02001777 if (field_avail(typeof(resp), num_dyn_bfregs, udata->outlen)) {
1778 resp.num_dyn_bfregs = bfregi->num_dyn_bfregs;
1779 resp.response_length += sizeof(resp.num_dyn_bfregs);
1780 }
1781
Matan Barakb368d7c2015-12-15 20:30:12 +02001782 err = ib_copy_to_udata(udata, &resp, resp.response_length);
Eli Cohene126ba92013-07-07 17:25:49 +03001783 if (err)
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001784 goto out_td;
Eli Cohene126ba92013-07-07 17:25:49 +03001785
Eli Cohen2f5ff262017-01-03 23:55:21 +02001786 bfregi->ver = ver;
1787 bfregi->num_low_latency_bfregs = req.num_low_latency_bfregs;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001788 context->cqe_version = resp.cqe_version;
Eli Cohen30aa60b2017-01-03 23:55:27 +02001789 context->lib_caps = req.lib_caps;
1790 print_lib_caps(dev, context->lib_caps);
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001791
Eli Cohene126ba92013-07-07 17:25:49 +03001792 return &context->ibucontext;
1793
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001794out_td:
1795 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001796 mlx5_ib_dealloc_transport_domain(dev, context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001797
Eli Cohene126ba92013-07-07 17:25:49 +03001798out_uars:
Eli Cohenb037c292017-01-03 23:55:26 +02001799 deallocate_uars(dev, context);
1800
1801out_sys_pages:
1802 kfree(bfregi->sys_pages);
1803
Eli Cohene126ba92013-07-07 17:25:49 +03001804out_count:
Eli Cohen2f5ff262017-01-03 23:55:21 +02001805 kfree(bfregi->count);
Eli Cohene126ba92013-07-07 17:25:49 +03001806
Eli Cohene126ba92013-07-07 17:25:49 +03001807out_ctx:
1808 kfree(context);
Eli Cohenb037c292017-01-03 23:55:26 +02001809
Eli Cohene126ba92013-07-07 17:25:49 +03001810 return ERR_PTR(err);
1811}
1812
1813static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
1814{
1815 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1816 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
Eli Cohenb037c292017-01-03 23:55:26 +02001817 struct mlx5_bfreg_info *bfregi;
Eli Cohene126ba92013-07-07 17:25:49 +03001818
Eli Cohenb037c292017-01-03 23:55:26 +02001819 bfregi = &context->bfregi;
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001820 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001821 mlx5_ib_dealloc_transport_domain(dev, context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001822
Eli Cohenb037c292017-01-03 23:55:26 +02001823 deallocate_uars(dev, context);
1824 kfree(bfregi->sys_pages);
Eli Cohen2f5ff262017-01-03 23:55:21 +02001825 kfree(bfregi->count);
Eli Cohene126ba92013-07-07 17:25:49 +03001826 kfree(context);
1827
1828 return 0;
1829}
1830
Eli Cohenb037c292017-01-03 23:55:26 +02001831static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev,
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001832 int uar_idx)
Eli Cohene126ba92013-07-07 17:25:49 +03001833{
Eli Cohenb037c292017-01-03 23:55:26 +02001834 int fw_uars_per_page;
1835
1836 fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? MLX5_UARS_IN_PAGE : 1;
1837
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001838 return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) + uar_idx / fw_uars_per_page;
Eli Cohene126ba92013-07-07 17:25:49 +03001839}
1840
1841static int get_command(unsigned long offset)
1842{
1843 return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
1844}
1845
1846static int get_arg(unsigned long offset)
1847{
1848 return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
1849}
1850
1851static int get_index(unsigned long offset)
1852{
1853 return get_arg(offset);
1854}
1855
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001856/* Index resides in an extra byte to enable larger values than 255 */
1857static int get_extended_index(unsigned long offset)
1858{
1859 return get_arg(offset) | ((offset >> 16) & 0xff) << 8;
1860}
1861
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001862static void mlx5_ib_vma_open(struct vm_area_struct *area)
1863{
1864 /* vma_open is called when a new VMA is created on top of our VMA. This
1865 * is done through either mremap flow or split_vma (usually due to
1866 * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
1867 * as this VMA is strongly hardware related. Therefore we set the
1868 * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
1869 * calling us again and trying to do incorrect actions. We assume that
1870 * the original VMA size is exactly a single page, and therefore all
1871 * "splitting" operation will not happen to it.
1872 */
1873 area->vm_ops = NULL;
1874}
1875
1876static void mlx5_ib_vma_close(struct vm_area_struct *area)
1877{
1878 struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
1879
1880 /* It's guaranteed that all VMAs opened on a FD are closed before the
1881 * file itself is closed, therefore no sync is needed with the regular
1882 * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
1883 * However need a sync with accessing the vma as part of
1884 * mlx5_ib_disassociate_ucontext.
1885 * The close operation is usually called under mm->mmap_sem except when
1886 * process is exiting.
1887 * The exiting case is handled explicitly as part of
1888 * mlx5_ib_disassociate_ucontext.
1889 */
1890 mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
1891
1892 /* setting the vma context pointer to null in the mlx5_ib driver's
1893 * private data, to protect a race condition in
1894 * mlx5_ib_disassociate_ucontext().
1895 */
1896 mlx5_ib_vma_priv_data->vma = NULL;
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001897 mutex_lock(mlx5_ib_vma_priv_data->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001898 list_del(&mlx5_ib_vma_priv_data->list);
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001899 mutex_unlock(mlx5_ib_vma_priv_data->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001900 kfree(mlx5_ib_vma_priv_data);
1901}
1902
1903static const struct vm_operations_struct mlx5_ib_vm_ops = {
1904 .open = mlx5_ib_vma_open,
1905 .close = mlx5_ib_vma_close
1906};
1907
1908static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
1909 struct mlx5_ib_ucontext *ctx)
1910{
1911 struct mlx5_ib_vma_private_data *vma_prv;
1912 struct list_head *vma_head = &ctx->vma_private_list;
1913
1914 vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
1915 if (!vma_prv)
1916 return -ENOMEM;
1917
1918 vma_prv->vma = vma;
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001919 vma_prv->vma_private_list_mutex = &ctx->vma_private_list_mutex;
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001920 vma->vm_private_data = vma_prv;
1921 vma->vm_ops = &mlx5_ib_vm_ops;
1922
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001923 mutex_lock(&ctx->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001924 list_add(&vma_prv->list, vma_head);
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001925 mutex_unlock(&ctx->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001926
1927 return 0;
1928}
1929
1930static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
1931{
1932 int ret;
1933 struct vm_area_struct *vma;
1934 struct mlx5_ib_vma_private_data *vma_private, *n;
1935 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1936 struct task_struct *owning_process = NULL;
1937 struct mm_struct *owning_mm = NULL;
1938
1939 owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
1940 if (!owning_process)
1941 return;
1942
1943 owning_mm = get_task_mm(owning_process);
1944 if (!owning_mm) {
1945 pr_info("no mm, disassociate ucontext is pending task termination\n");
1946 while (1) {
1947 put_task_struct(owning_process);
1948 usleep_range(1000, 2000);
1949 owning_process = get_pid_task(ibcontext->tgid,
1950 PIDTYPE_PID);
1951 if (!owning_process ||
1952 owning_process->state == TASK_DEAD) {
1953 pr_info("disassociate ucontext done, task was terminated\n");
1954 /* in case task was dead need to release the
1955 * task struct.
1956 */
1957 if (owning_process)
1958 put_task_struct(owning_process);
1959 return;
1960 }
1961 }
1962 }
1963
1964 /* need to protect from a race on closing the vma as part of
1965 * mlx5_ib_vma_close.
1966 */
Maor Gottliebecc7d832017-03-29 06:03:02 +03001967 down_write(&owning_mm->mmap_sem);
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001968 mutex_lock(&context->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001969 list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
1970 list) {
1971 vma = vma_private->vma;
1972 ret = zap_vma_ptes(vma, vma->vm_start,
1973 PAGE_SIZE);
1974 WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
1975 /* context going to be destroyed, should
1976 * not access ops any more.
1977 */
Maor Gottlieb13776612017-03-29 06:03:03 +03001978 vma->vm_flags &= ~(VM_SHARED | VM_MAYSHARE);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001979 vma->vm_ops = NULL;
1980 list_del(&vma_private->list);
1981 kfree(vma_private);
1982 }
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001983 mutex_unlock(&context->vma_private_list_mutex);
Maor Gottliebecc7d832017-03-29 06:03:02 +03001984 up_write(&owning_mm->mmap_sem);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001985 mmput(owning_mm);
1986 put_task_struct(owning_process);
1987}
1988
Guy Levi37aa5c32016-04-27 16:49:50 +03001989static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
1990{
1991 switch (cmd) {
1992 case MLX5_IB_MMAP_WC_PAGE:
1993 return "WC";
1994 case MLX5_IB_MMAP_REGULAR_PAGE:
1995 return "best effort WC";
1996 case MLX5_IB_MMAP_NC_PAGE:
1997 return "NC";
1998 default:
1999 return NULL;
2000 }
2001}
2002
Feras Daoud5c99eae2018-01-16 20:08:41 +02002003static int mlx5_ib_mmap_clock_info_page(struct mlx5_ib_dev *dev,
2004 struct vm_area_struct *vma,
2005 struct mlx5_ib_ucontext *context)
2006{
2007 phys_addr_t pfn;
2008 int err;
2009
2010 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
2011 return -EINVAL;
2012
2013 if (get_index(vma->vm_pgoff) != MLX5_IB_CLOCK_INFO_V1)
2014 return -EOPNOTSUPP;
2015
2016 if (vma->vm_flags & VM_WRITE)
2017 return -EPERM;
2018
2019 if (!dev->mdev->clock_info_page)
2020 return -EOPNOTSUPP;
2021
2022 pfn = page_to_pfn(dev->mdev->clock_info_page);
2023 err = remap_pfn_range(vma, vma->vm_start, pfn, PAGE_SIZE,
2024 vma->vm_page_prot);
2025 if (err)
2026 return err;
2027
2028 mlx5_ib_dbg(dev, "mapped clock info at 0x%lx, PA 0x%llx\n",
2029 vma->vm_start,
2030 (unsigned long long)pfn << PAGE_SHIFT);
2031
2032 return mlx5_ib_set_vma_data(vma, context);
2033}
2034
Guy Levi37aa5c32016-04-27 16:49:50 +03002035static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03002036 struct vm_area_struct *vma,
2037 struct mlx5_ib_ucontext *context)
Guy Levi37aa5c32016-04-27 16:49:50 +03002038{
Eli Cohen2f5ff262017-01-03 23:55:21 +02002039 struct mlx5_bfreg_info *bfregi = &context->bfregi;
Guy Levi37aa5c32016-04-27 16:49:50 +03002040 int err;
2041 unsigned long idx;
2042 phys_addr_t pfn, pa;
2043 pgprot_t prot;
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002044 u32 bfreg_dyn_idx = 0;
2045 u32 uar_index;
2046 int dyn_uar = (cmd == MLX5_IB_MMAP_ALLOC_WC);
2047 int max_valid_idx = dyn_uar ? bfregi->num_sys_pages :
2048 bfregi->num_static_sys_pages;
Eli Cohenb037c292017-01-03 23:55:26 +02002049
2050 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
2051 return -EINVAL;
2052
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002053 if (dyn_uar)
2054 idx = get_extended_index(vma->vm_pgoff) + bfregi->num_static_sys_pages;
2055 else
2056 idx = get_index(vma->vm_pgoff);
2057
2058 if (idx >= max_valid_idx) {
2059 mlx5_ib_warn(dev, "invalid uar index %lu, max=%d\n",
2060 idx, max_valid_idx);
Eli Cohenb037c292017-01-03 23:55:26 +02002061 return -EINVAL;
2062 }
Guy Levi37aa5c32016-04-27 16:49:50 +03002063
2064 switch (cmd) {
2065 case MLX5_IB_MMAP_WC_PAGE:
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002066 case MLX5_IB_MMAP_ALLOC_WC:
Guy Levi37aa5c32016-04-27 16:49:50 +03002067/* Some architectures don't support WC memory */
2068#if defined(CONFIG_X86)
2069 if (!pat_enabled())
2070 return -EPERM;
2071#elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
2072 return -EPERM;
2073#endif
2074 /* fall through */
2075 case MLX5_IB_MMAP_REGULAR_PAGE:
2076 /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
2077 prot = pgprot_writecombine(vma->vm_page_prot);
2078 break;
2079 case MLX5_IB_MMAP_NC_PAGE:
2080 prot = pgprot_noncached(vma->vm_page_prot);
2081 break;
2082 default:
2083 return -EINVAL;
2084 }
2085
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002086 if (dyn_uar) {
2087 int uars_per_page;
2088
2089 uars_per_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k);
2090 bfreg_dyn_idx = idx * (uars_per_page * MLX5_NON_FP_BFREGS_PER_UAR);
2091 if (bfreg_dyn_idx >= bfregi->total_num_bfregs) {
2092 mlx5_ib_warn(dev, "invalid bfreg_dyn_idx %u, max=%u\n",
2093 bfreg_dyn_idx, bfregi->total_num_bfregs);
2094 return -EINVAL;
2095 }
2096
2097 mutex_lock(&bfregi->lock);
2098 /* Fail if uar already allocated, first bfreg index of each
2099 * page holds its count.
2100 */
2101 if (bfregi->count[bfreg_dyn_idx]) {
2102 mlx5_ib_warn(dev, "wrong offset, idx %lu is busy, bfregn=%u\n", idx, bfreg_dyn_idx);
2103 mutex_unlock(&bfregi->lock);
2104 return -EINVAL;
2105 }
2106
2107 bfregi->count[bfreg_dyn_idx]++;
2108 mutex_unlock(&bfregi->lock);
2109
2110 err = mlx5_cmd_alloc_uar(dev->mdev, &uar_index);
2111 if (err) {
2112 mlx5_ib_warn(dev, "UAR alloc failed\n");
2113 goto free_bfreg;
2114 }
2115 } else {
2116 uar_index = bfregi->sys_pages[idx];
2117 }
2118
2119 pfn = uar_index2pfn(dev, uar_index);
Guy Levi37aa5c32016-04-27 16:49:50 +03002120 mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
2121
2122 vma->vm_page_prot = prot;
2123 err = io_remap_pfn_range(vma, vma->vm_start, pfn,
2124 PAGE_SIZE, vma->vm_page_prot);
2125 if (err) {
2126 mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
2127 err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002128 err = -EAGAIN;
2129 goto err;
Guy Levi37aa5c32016-04-27 16:49:50 +03002130 }
2131
2132 pa = pfn << PAGE_SHIFT;
2133 mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
2134 vma->vm_start, &pa);
2135
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002136 err = mlx5_ib_set_vma_data(vma, context);
2137 if (err)
2138 goto err;
2139
2140 if (dyn_uar)
2141 bfregi->sys_pages[idx] = uar_index;
2142 return 0;
2143
2144err:
2145 if (!dyn_uar)
2146 return err;
2147
2148 mlx5_cmd_free_uar(dev->mdev, idx);
2149
2150free_bfreg:
2151 mlx5_ib_free_bfreg(dev, bfregi, bfreg_dyn_idx);
2152
2153 return err;
Guy Levi37aa5c32016-04-27 16:49:50 +03002154}
2155
Eli Cohene126ba92013-07-07 17:25:49 +03002156static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
2157{
2158 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
2159 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
Eli Cohene126ba92013-07-07 17:25:49 +03002160 unsigned long command;
Eli Cohene126ba92013-07-07 17:25:49 +03002161 phys_addr_t pfn;
2162
2163 command = get_command(vma->vm_pgoff);
2164 switch (command) {
Guy Levi37aa5c32016-04-27 16:49:50 +03002165 case MLX5_IB_MMAP_WC_PAGE:
2166 case MLX5_IB_MMAP_NC_PAGE:
Eli Cohene126ba92013-07-07 17:25:49 +03002167 case MLX5_IB_MMAP_REGULAR_PAGE:
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002168 case MLX5_IB_MMAP_ALLOC_WC:
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03002169 return uar_mmap(dev, command, vma, context);
Eli Cohene126ba92013-07-07 17:25:49 +03002170
2171 case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
2172 return -ENOSYS;
2173
Matan Barakd69e3bc2015-12-15 20:30:13 +02002174 case MLX5_IB_MMAP_CORE_CLOCK:
Matan Barakd69e3bc2015-12-15 20:30:13 +02002175 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
2176 return -EINVAL;
2177
Matan Barak6cbac1e2016-04-14 16:52:10 +03002178 if (vma->vm_flags & VM_WRITE)
Matan Barakd69e3bc2015-12-15 20:30:13 +02002179 return -EPERM;
2180
2181 /* Don't expose to user-space information it shouldn't have */
2182 if (PAGE_SIZE > 4096)
2183 return -EOPNOTSUPP;
2184
2185 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
2186 pfn = (dev->mdev->iseg_base +
2187 offsetof(struct mlx5_init_seg, internal_timer_h)) >>
2188 PAGE_SHIFT;
2189 if (io_remap_pfn_range(vma, vma->vm_start, pfn,
2190 PAGE_SIZE, vma->vm_page_prot))
2191 return -EAGAIN;
2192
2193 mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
2194 vma->vm_start,
2195 (unsigned long long)pfn << PAGE_SHIFT);
2196 break;
Feras Daoud5c99eae2018-01-16 20:08:41 +02002197 case MLX5_IB_MMAP_CLOCK_INFO:
2198 return mlx5_ib_mmap_clock_info_page(dev, vma, context);
Matan Barakd69e3bc2015-12-15 20:30:13 +02002199
Eli Cohene126ba92013-07-07 17:25:49 +03002200 default:
2201 return -EINVAL;
2202 }
2203
2204 return 0;
2205}
2206
Eli Cohene126ba92013-07-07 17:25:49 +03002207static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
2208 struct ib_ucontext *context,
2209 struct ib_udata *udata)
2210{
2211 struct mlx5_ib_alloc_pd_resp resp;
2212 struct mlx5_ib_pd *pd;
2213 int err;
2214
2215 pd = kmalloc(sizeof(*pd), GFP_KERNEL);
2216 if (!pd)
2217 return ERR_PTR(-ENOMEM);
2218
Jack Morgenstein9603b612014-07-28 23:30:22 +03002219 err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03002220 if (err) {
2221 kfree(pd);
2222 return ERR_PTR(err);
2223 }
2224
2225 if (context) {
2226 resp.pdn = pd->pdn;
2227 if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
Jack Morgenstein9603b612014-07-28 23:30:22 +03002228 mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03002229 kfree(pd);
2230 return ERR_PTR(-EFAULT);
2231 }
Eli Cohene126ba92013-07-07 17:25:49 +03002232 }
2233
2234 return &pd->ibpd;
2235}
2236
2237static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
2238{
2239 struct mlx5_ib_dev *mdev = to_mdev(pd->device);
2240 struct mlx5_ib_pd *mpd = to_mpd(pd);
2241
Jack Morgenstein9603b612014-07-28 23:30:22 +03002242 mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03002243 kfree(mpd);
2244
2245 return 0;
2246}
2247
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002248enum {
2249 MATCH_CRITERIA_ENABLE_OUTER_BIT,
2250 MATCH_CRITERIA_ENABLE_MISC_BIT,
2251 MATCH_CRITERIA_ENABLE_INNER_BIT
2252};
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002253
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002254#define HEADER_IS_ZERO(match_criteria, headers) \
2255 !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
2256 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
2257
2258static u8 get_match_criteria_enable(u32 *match_criteria)
2259{
2260 u8 match_criteria_enable;
2261
2262 match_criteria_enable =
2263 (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
2264 MATCH_CRITERIA_ENABLE_OUTER_BIT;
2265 match_criteria_enable |=
2266 (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
2267 MATCH_CRITERIA_ENABLE_MISC_BIT;
2268 match_criteria_enable |=
2269 (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
2270 MATCH_CRITERIA_ENABLE_INNER_BIT;
2271
2272 return match_criteria_enable;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002273}
2274
Maor Gottliebca0d4752016-08-30 16:58:35 +03002275static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
2276{
2277 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
2278 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
2279}
2280
Moses Reuben2d1e6972016-11-14 19:04:52 +02002281static void set_flow_label(void *misc_c, void *misc_v, u8 mask, u8 val,
2282 bool inner)
2283{
2284 if (inner) {
2285 MLX5_SET(fte_match_set_misc,
2286 misc_c, inner_ipv6_flow_label, mask);
2287 MLX5_SET(fte_match_set_misc,
2288 misc_v, inner_ipv6_flow_label, val);
2289 } else {
2290 MLX5_SET(fte_match_set_misc,
2291 misc_c, outer_ipv6_flow_label, mask);
2292 MLX5_SET(fte_match_set_misc,
2293 misc_v, outer_ipv6_flow_label, val);
2294 }
2295}
2296
Maor Gottliebca0d4752016-08-30 16:58:35 +03002297static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
2298{
2299 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
2300 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
2301 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
2302 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
2303}
2304
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002305#define LAST_ETH_FIELD vlan_tag
2306#define LAST_IB_FIELD sl
Maor Gottliebca0d4752016-08-30 16:58:35 +03002307#define LAST_IPV4_FIELD tos
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002308#define LAST_IPV6_FIELD traffic_class
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002309#define LAST_TCP_UDP_FIELD src_port
Moses Reubenffb30d82016-11-14 19:04:50 +02002310#define LAST_TUNNEL_FIELD tunnel_id
Moses Reuben2ac693f2017-01-18 14:59:50 +02002311#define LAST_FLOW_TAG_FIELD tag_id
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002312#define LAST_DROP_FIELD size
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002313
2314/* Field is the last supported field */
2315#define FIELDS_NOT_SUPPORTED(filter, field)\
2316 memchr_inv((void *)&filter.field +\
2317 sizeof(filter.field), 0,\
2318 sizeof(filter) -\
2319 offsetof(typeof(filter), field) -\
2320 sizeof(filter.field))
2321
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002322static int parse_flow_attr(struct mlx5_core_dev *mdev, u32 *match_c,
2323 u32 *match_v, const union ib_flow_spec *ib_spec,
Boris Pismenny075572d2017-08-16 09:33:30 +03002324 struct mlx5_flow_act *action)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002325{
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002326 void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
2327 misc_parameters);
2328 void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
2329 misc_parameters);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002330 void *headers_c;
2331 void *headers_v;
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002332 int match_ipv;
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002333
Moses Reuben2d1e6972016-11-14 19:04:52 +02002334 if (ib_spec->type & IB_FLOW_SPEC_INNER) {
2335 headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
2336 inner_headers);
2337 headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
2338 inner_headers);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002339 match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2340 ft_field_support.inner_ip_version);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002341 } else {
2342 headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
2343 outer_headers);
2344 headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
2345 outer_headers);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002346 match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2347 ft_field_support.outer_ip_version);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002348 }
2349
2350 switch (ib_spec->type & ~IB_FLOW_SPEC_INNER) {
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002351 case IB_FLOW_SPEC_ETH:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002352 if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002353 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002354
Moses Reuben2d1e6972016-11-14 19:04:52 +02002355 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002356 dmac_47_16),
2357 ib_spec->eth.mask.dst_mac);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002358 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002359 dmac_47_16),
2360 ib_spec->eth.val.dst_mac);
2361
Moses Reuben2d1e6972016-11-14 19:04:52 +02002362 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottliebee3da802016-09-12 19:16:24 +03002363 smac_47_16),
2364 ib_spec->eth.mask.src_mac);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002365 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottliebee3da802016-09-12 19:16:24 +03002366 smac_47_16),
2367 ib_spec->eth.val.src_mac);
2368
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002369 if (ib_spec->eth.mask.vlan_tag) {
Moses Reuben2d1e6972016-11-14 19:04:52 +02002370 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Mohamad Haj Yahia10543362016-10-09 16:25:43 +03002371 cvlan_tag, 1);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002372 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Mohamad Haj Yahia10543362016-10-09 16:25:43 +03002373 cvlan_tag, 1);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002374
Moses Reuben2d1e6972016-11-14 19:04:52 +02002375 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002376 first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002377 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002378 first_vid, ntohs(ib_spec->eth.val.vlan_tag));
2379
Moses Reuben2d1e6972016-11-14 19:04:52 +02002380 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002381 first_cfi,
2382 ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002383 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002384 first_cfi,
2385 ntohs(ib_spec->eth.val.vlan_tag) >> 12);
2386
Moses Reuben2d1e6972016-11-14 19:04:52 +02002387 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002388 first_prio,
2389 ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002390 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002391 first_prio,
2392 ntohs(ib_spec->eth.val.vlan_tag) >> 13);
2393 }
Moses Reuben2d1e6972016-11-14 19:04:52 +02002394 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002395 ethertype, ntohs(ib_spec->eth.mask.ether_type));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002396 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002397 ethertype, ntohs(ib_spec->eth.val.ether_type));
2398 break;
2399 case IB_FLOW_SPEC_IPV4:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002400 if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002401 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002402
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002403 if (match_ipv) {
2404 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
2405 ip_version, 0xf);
2406 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Boris Pismenny3346c482017-08-20 15:13:08 +03002407 ip_version, MLX5_FS_IPV4_VERSION);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002408 } else {
2409 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
2410 ethertype, 0xffff);
2411 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
2412 ethertype, ETH_P_IP);
2413 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002414
Moses Reuben2d1e6972016-11-14 19:04:52 +02002415 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002416 src_ipv4_src_ipv6.ipv4_layout.ipv4),
2417 &ib_spec->ipv4.mask.src_ip,
2418 sizeof(ib_spec->ipv4.mask.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002419 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002420 src_ipv4_src_ipv6.ipv4_layout.ipv4),
2421 &ib_spec->ipv4.val.src_ip,
2422 sizeof(ib_spec->ipv4.val.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002423 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002424 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
2425 &ib_spec->ipv4.mask.dst_ip,
2426 sizeof(ib_spec->ipv4.mask.dst_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002427 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002428 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
2429 &ib_spec->ipv4.val.dst_ip,
2430 sizeof(ib_spec->ipv4.val.dst_ip));
Maor Gottliebca0d4752016-08-30 16:58:35 +03002431
Moses Reuben2d1e6972016-11-14 19:04:52 +02002432 set_tos(headers_c, headers_v,
Maor Gottliebca0d4752016-08-30 16:58:35 +03002433 ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
2434
Moses Reuben2d1e6972016-11-14 19:04:52 +02002435 set_proto(headers_c, headers_v,
Maor Gottliebca0d4752016-08-30 16:58:35 +03002436 ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002437 break;
Maor Gottlieb026bae02016-06-17 15:14:51 +03002438 case IB_FLOW_SPEC_IPV6:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002439 if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002440 return -EOPNOTSUPP;
Maor Gottlieb026bae02016-06-17 15:14:51 +03002441
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002442 if (match_ipv) {
2443 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
2444 ip_version, 0xf);
2445 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Boris Pismenny3346c482017-08-20 15:13:08 +03002446 ip_version, MLX5_FS_IPV6_VERSION);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002447 } else {
2448 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
2449 ethertype, 0xffff);
2450 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
2451 ethertype, ETH_P_IPV6);
2452 }
Maor Gottlieb026bae02016-06-17 15:14:51 +03002453
Moses Reuben2d1e6972016-11-14 19:04:52 +02002454 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002455 src_ipv4_src_ipv6.ipv6_layout.ipv6),
2456 &ib_spec->ipv6.mask.src_ip,
2457 sizeof(ib_spec->ipv6.mask.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002458 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002459 src_ipv4_src_ipv6.ipv6_layout.ipv6),
2460 &ib_spec->ipv6.val.src_ip,
2461 sizeof(ib_spec->ipv6.val.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002462 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002463 dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
2464 &ib_spec->ipv6.mask.dst_ip,
2465 sizeof(ib_spec->ipv6.mask.dst_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002466 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002467 dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
2468 &ib_spec->ipv6.val.dst_ip,
2469 sizeof(ib_spec->ipv6.val.dst_ip));
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002470
Moses Reuben2d1e6972016-11-14 19:04:52 +02002471 set_tos(headers_c, headers_v,
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002472 ib_spec->ipv6.mask.traffic_class,
2473 ib_spec->ipv6.val.traffic_class);
2474
Moses Reuben2d1e6972016-11-14 19:04:52 +02002475 set_proto(headers_c, headers_v,
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002476 ib_spec->ipv6.mask.next_hdr,
2477 ib_spec->ipv6.val.next_hdr);
2478
Moses Reuben2d1e6972016-11-14 19:04:52 +02002479 set_flow_label(misc_params_c, misc_params_v,
2480 ntohl(ib_spec->ipv6.mask.flow_label),
2481 ntohl(ib_spec->ipv6.val.flow_label),
2482 ib_spec->type & IB_FLOW_SPEC_INNER);
2483
Maor Gottlieb026bae02016-06-17 15:14:51 +03002484 break;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002485 case IB_FLOW_SPEC_TCP:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002486 if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
2487 LAST_TCP_UDP_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002488 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002489
Moses Reuben2d1e6972016-11-14 19:04:52 +02002490 MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002491 0xff);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002492 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002493 IPPROTO_TCP);
2494
Moses Reuben2d1e6972016-11-14 19:04:52 +02002495 MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002496 ntohs(ib_spec->tcp_udp.mask.src_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002497 MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002498 ntohs(ib_spec->tcp_udp.val.src_port));
2499
Moses Reuben2d1e6972016-11-14 19:04:52 +02002500 MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002501 ntohs(ib_spec->tcp_udp.mask.dst_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002502 MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002503 ntohs(ib_spec->tcp_udp.val.dst_port));
2504 break;
2505 case IB_FLOW_SPEC_UDP:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002506 if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
2507 LAST_TCP_UDP_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002508 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002509
Moses Reuben2d1e6972016-11-14 19:04:52 +02002510 MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002511 0xff);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002512 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002513 IPPROTO_UDP);
2514
Moses Reuben2d1e6972016-11-14 19:04:52 +02002515 MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002516 ntohs(ib_spec->tcp_udp.mask.src_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002517 MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002518 ntohs(ib_spec->tcp_udp.val.src_port));
2519
Moses Reuben2d1e6972016-11-14 19:04:52 +02002520 MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002521 ntohs(ib_spec->tcp_udp.mask.dst_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002522 MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002523 ntohs(ib_spec->tcp_udp.val.dst_port));
2524 break;
Moses Reubenffb30d82016-11-14 19:04:50 +02002525 case IB_FLOW_SPEC_VXLAN_TUNNEL:
2526 if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask,
2527 LAST_TUNNEL_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002528 return -EOPNOTSUPP;
Moses Reubenffb30d82016-11-14 19:04:50 +02002529
2530 MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni,
2531 ntohl(ib_spec->tunnel.mask.tunnel_id));
2532 MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni,
2533 ntohl(ib_spec->tunnel.val.tunnel_id));
2534 break;
Moses Reuben2ac693f2017-01-18 14:59:50 +02002535 case IB_FLOW_SPEC_ACTION_TAG:
2536 if (FIELDS_NOT_SUPPORTED(ib_spec->flow_tag,
2537 LAST_FLOW_TAG_FIELD))
2538 return -EOPNOTSUPP;
2539 if (ib_spec->flow_tag.tag_id >= BIT(24))
2540 return -EINVAL;
2541
Boris Pismenny075572d2017-08-16 09:33:30 +03002542 action->flow_tag = ib_spec->flow_tag.tag_id;
Matan Baraka9db0ec2017-08-16 09:43:48 +03002543 action->has_flow_tag = true;
Moses Reuben2ac693f2017-01-18 14:59:50 +02002544 break;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002545 case IB_FLOW_SPEC_ACTION_DROP:
2546 if (FIELDS_NOT_SUPPORTED(ib_spec->drop,
2547 LAST_DROP_FIELD))
2548 return -EOPNOTSUPP;
Boris Pismenny075572d2017-08-16 09:33:30 +03002549 action->action |= MLX5_FLOW_CONTEXT_ACTION_DROP;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002550 break;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002551 default:
2552 return -EINVAL;
2553 }
2554
2555 return 0;
2556}
2557
2558/* If a flow could catch both multicast and unicast packets,
2559 * it won't fall into the multicast flow steering table and this rule
2560 * could steal other multicast packets.
2561 */
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002562static bool flow_is_multicast_only(const struct ib_flow_attr *ib_attr)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002563{
Yishai Hadas81e30882017-06-08 16:15:09 +03002564 union ib_flow_spec *flow_spec;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002565
2566 if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002567 ib_attr->num_of_specs < 1)
2568 return false;
2569
Yishai Hadas81e30882017-06-08 16:15:09 +03002570 flow_spec = (union ib_flow_spec *)(ib_attr + 1);
2571 if (flow_spec->type == IB_FLOW_SPEC_IPV4) {
2572 struct ib_flow_spec_ipv4 *ipv4_spec;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002573
Yishai Hadas81e30882017-06-08 16:15:09 +03002574 ipv4_spec = (struct ib_flow_spec_ipv4 *)flow_spec;
2575 if (ipv4_is_multicast(ipv4_spec->val.dst_ip))
2576 return true;
2577
2578 return false;
2579 }
2580
2581 if (flow_spec->type == IB_FLOW_SPEC_ETH) {
2582 struct ib_flow_spec_eth *eth_spec;
2583
2584 eth_spec = (struct ib_flow_spec_eth *)flow_spec;
2585 return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
2586 is_multicast_ether_addr(eth_spec->val.dst_mac);
2587 }
2588
2589 return false;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002590}
2591
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002592static bool is_valid_ethertype(struct mlx5_core_dev *mdev,
2593 const struct ib_flow_attr *flow_attr,
Ariel Levkovich0f750962017-04-03 13:11:02 +03002594 bool check_inner)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002595{
2596 union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002597 int match_ipv = check_inner ?
2598 MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2599 ft_field_support.inner_ip_version) :
2600 MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2601 ft_field_support.outer_ip_version);
Ariel Levkovich0f750962017-04-03 13:11:02 +03002602 int inner_bit = check_inner ? IB_FLOW_SPEC_INNER : 0;
2603 bool ipv4_spec_valid, ipv6_spec_valid;
2604 unsigned int ip_spec_type = 0;
2605 bool has_ethertype = false;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002606 unsigned int spec_index;
Ariel Levkovich0f750962017-04-03 13:11:02 +03002607 bool mask_valid = true;
2608 u16 eth_type = 0;
2609 bool type_valid;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002610
2611 /* Validate that ethertype is correct */
2612 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
Ariel Levkovich0f750962017-04-03 13:11:02 +03002613 if ((ib_spec->type == (IB_FLOW_SPEC_ETH | inner_bit)) &&
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002614 ib_spec->eth.mask.ether_type) {
Ariel Levkovich0f750962017-04-03 13:11:02 +03002615 mask_valid = (ib_spec->eth.mask.ether_type ==
2616 htons(0xffff));
2617 has_ethertype = true;
2618 eth_type = ntohs(ib_spec->eth.val.ether_type);
2619 } else if ((ib_spec->type == (IB_FLOW_SPEC_IPV4 | inner_bit)) ||
2620 (ib_spec->type == (IB_FLOW_SPEC_IPV6 | inner_bit))) {
2621 ip_spec_type = ib_spec->type;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002622 }
2623 ib_spec = (void *)ib_spec + ib_spec->size;
2624 }
Ariel Levkovich0f750962017-04-03 13:11:02 +03002625
2626 type_valid = (!has_ethertype) || (!ip_spec_type);
2627 if (!type_valid && mask_valid) {
2628 ipv4_spec_valid = (eth_type == ETH_P_IP) &&
2629 (ip_spec_type == (IB_FLOW_SPEC_IPV4 | inner_bit));
2630 ipv6_spec_valid = (eth_type == ETH_P_IPV6) &&
2631 (ip_spec_type == (IB_FLOW_SPEC_IPV6 | inner_bit));
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002632
2633 type_valid = (ipv4_spec_valid) || (ipv6_spec_valid) ||
2634 (((eth_type == ETH_P_MPLS_UC) ||
2635 (eth_type == ETH_P_MPLS_MC)) && match_ipv);
Ariel Levkovich0f750962017-04-03 13:11:02 +03002636 }
2637
2638 return type_valid;
2639}
2640
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002641static bool is_valid_attr(struct mlx5_core_dev *mdev,
2642 const struct ib_flow_attr *flow_attr)
Ariel Levkovich0f750962017-04-03 13:11:02 +03002643{
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002644 return is_valid_ethertype(mdev, flow_attr, false) &&
2645 is_valid_ethertype(mdev, flow_attr, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002646}
2647
2648static void put_flow_table(struct mlx5_ib_dev *dev,
2649 struct mlx5_ib_flow_prio *prio, bool ft_added)
2650{
2651 prio->refcount -= !!ft_added;
2652 if (!prio->refcount) {
2653 mlx5_destroy_flow_table(prio->flow_table);
2654 prio->flow_table = NULL;
2655 }
2656}
2657
2658static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
2659{
2660 struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
2661 struct mlx5_ib_flow_handler *handler = container_of(flow_id,
2662 struct mlx5_ib_flow_handler,
2663 ibflow);
2664 struct mlx5_ib_flow_handler *iter, *tmp;
2665
Mark Bloch9a4ca382018-01-16 14:42:35 +00002666 mutex_lock(&dev->flow_db->lock);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002667
2668 list_for_each_entry_safe(iter, tmp, &handler->list, list) {
Mark Bloch74491de2016-08-31 11:24:25 +00002669 mlx5_del_flow_rules(iter->rule);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002670 put_flow_table(dev, iter->prio, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002671 list_del(&iter->list);
2672 kfree(iter);
2673 }
2674
Mark Bloch74491de2016-08-31 11:24:25 +00002675 mlx5_del_flow_rules(handler->rule);
Maor Gottlieb5497adc2016-08-28 14:16:31 +03002676 put_flow_table(dev, handler->prio, true);
Mark Bloch9a4ca382018-01-16 14:42:35 +00002677 mutex_unlock(&dev->flow_db->lock);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002678
2679 kfree(handler);
2680
2681 return 0;
2682}
2683
Maor Gottlieb35d190112016-03-07 18:51:47 +02002684static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
2685{
2686 priority *= 2;
2687 if (!dont_trap)
2688 priority++;
2689 return priority;
2690}
2691
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002692enum flow_table_type {
2693 MLX5_IB_FT_RX,
2694 MLX5_IB_FT_TX
2695};
2696
Maor Gottlieb00b7c2a2017-03-29 06:09:01 +03002697#define MLX5_FS_MAX_TYPES 6
2698#define MLX5_FS_MAX_ENTRIES BIT(16)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002699static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002700 struct ib_flow_attr *flow_attr,
2701 enum flow_table_type ft_type)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002702{
Maor Gottlieb35d190112016-03-07 18:51:47 +02002703 bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002704 struct mlx5_flow_namespace *ns = NULL;
2705 struct mlx5_ib_flow_prio *prio;
2706 struct mlx5_flow_table *ft;
Maor Gottliebdac388e2017-03-29 06:09:00 +03002707 int max_table_size;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002708 int num_entries;
2709 int num_groups;
2710 int priority;
2711 int err = 0;
2712
Maor Gottliebdac388e2017-03-29 06:09:00 +03002713 max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
2714 log_max_ft_size));
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002715 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Maor Gottlieb35d190112016-03-07 18:51:47 +02002716 if (flow_is_multicast_only(flow_attr) &&
2717 !dont_trap)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002718 priority = MLX5_IB_FLOW_MCAST_PRIO;
2719 else
Maor Gottlieb35d190112016-03-07 18:51:47 +02002720 priority = ib_prio_to_core_prio(flow_attr->priority,
2721 dont_trap);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002722 ns = mlx5_get_flow_namespace(dev->mdev,
2723 MLX5_FLOW_NAMESPACE_BYPASS);
2724 num_entries = MLX5_FS_MAX_ENTRIES;
2725 num_groups = MLX5_FS_MAX_TYPES;
Mark Bloch9a4ca382018-01-16 14:42:35 +00002726 prio = &dev->flow_db->prios[priority];
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002727 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2728 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
2729 ns = mlx5_get_flow_namespace(dev->mdev,
2730 MLX5_FLOW_NAMESPACE_LEFTOVERS);
2731 build_leftovers_ft_param(&priority,
2732 &num_entries,
2733 &num_groups);
Mark Bloch9a4ca382018-01-16 14:42:35 +00002734 prio = &dev->flow_db->prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002735 } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
2736 if (!MLX5_CAP_FLOWTABLE(dev->mdev,
2737 allow_sniffer_and_nic_rx_shared_tir))
2738 return ERR_PTR(-ENOTSUPP);
2739
2740 ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
2741 MLX5_FLOW_NAMESPACE_SNIFFER_RX :
2742 MLX5_FLOW_NAMESPACE_SNIFFER_TX);
2743
Mark Bloch9a4ca382018-01-16 14:42:35 +00002744 prio = &dev->flow_db->sniffer[ft_type];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002745 priority = 0;
2746 num_entries = 1;
2747 num_groups = 1;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002748 }
2749
2750 if (!ns)
2751 return ERR_PTR(-ENOTSUPP);
2752
Maor Gottliebdac388e2017-03-29 06:09:00 +03002753 if (num_entries > max_table_size)
2754 return ERR_PTR(-ENOMEM);
2755
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002756 ft = prio->flow_table;
2757 if (!ft) {
2758 ft = mlx5_create_auto_grouped_flow_table(ns, priority,
2759 num_entries,
Maor Gottliebd63cd282016-04-29 01:36:35 +03002760 num_groups,
Hadar Hen Zionc9f1b072016-11-07 15:14:44 +02002761 0, 0);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002762
2763 if (!IS_ERR(ft)) {
2764 prio->refcount = 0;
2765 prio->flow_table = ft;
2766 } else {
2767 err = PTR_ERR(ft);
2768 }
2769 }
2770
2771 return err ? ERR_PTR(err) : prio;
2772}
2773
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002774static void set_underlay_qp(struct mlx5_ib_dev *dev,
2775 struct mlx5_flow_spec *spec,
2776 u32 underlay_qpn)
2777{
2778 void *misc_params_c = MLX5_ADDR_OF(fte_match_param,
2779 spec->match_criteria,
2780 misc_parameters);
2781 void *misc_params_v = MLX5_ADDR_OF(fte_match_param, spec->match_value,
2782 misc_parameters);
2783
2784 if (underlay_qpn &&
2785 MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
2786 ft_field_support.bth_dst_qp)) {
2787 MLX5_SET(fte_match_set_misc,
2788 misc_params_v, bth_dst_qp, underlay_qpn);
2789 MLX5_SET(fte_match_set_misc,
2790 misc_params_c, bth_dst_qp, 0xffffff);
2791 }
2792}
2793
2794static struct mlx5_ib_flow_handler *_create_flow_rule(struct mlx5_ib_dev *dev,
2795 struct mlx5_ib_flow_prio *ft_prio,
2796 const struct ib_flow_attr *flow_attr,
2797 struct mlx5_flow_destination *dst,
2798 u32 underlay_qpn)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002799{
2800 struct mlx5_flow_table *ft = ft_prio->flow_table;
2801 struct mlx5_ib_flow_handler *handler;
Boris Pismenny075572d2017-08-16 09:33:30 +03002802 struct mlx5_flow_act flow_act = {.flow_tag = MLX5_FS_DEFAULT_FLOW_TAG};
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002803 struct mlx5_flow_spec *spec;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002804 struct mlx5_flow_destination *rule_dst = dst;
Maor Gottliebdd063d02016-08-28 14:16:32 +03002805 const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002806 unsigned int spec_index;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002807 int err = 0;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002808 int dest_num = 1;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002809
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002810 if (!is_valid_attr(dev->mdev, flow_attr))
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002811 return ERR_PTR(-EINVAL);
2812
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002813 spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002814 handler = kzalloc(sizeof(*handler), GFP_KERNEL);
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002815 if (!handler || !spec) {
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002816 err = -ENOMEM;
2817 goto free;
2818 }
2819
2820 INIT_LIST_HEAD(&handler->list);
2821
2822 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002823 err = parse_flow_attr(dev->mdev, spec->match_criteria,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002824 spec->match_value,
Boris Pismenny075572d2017-08-16 09:33:30 +03002825 ib_flow, &flow_act);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002826 if (err < 0)
2827 goto free;
2828
2829 ib_flow += ((union ib_flow_spec *)ib_flow)->size;
2830 }
2831
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002832 if (!flow_is_multicast_only(flow_attr))
2833 set_underlay_qp(dev, spec, underlay_qpn);
2834
Mark Bloch018a94e2018-01-16 14:44:29 +00002835 if (dev->rep) {
2836 void *misc;
2837
2838 misc = MLX5_ADDR_OF(fte_match_param, spec->match_value,
2839 misc_parameters);
2840 MLX5_SET(fte_match_set_misc, misc, source_port,
2841 dev->rep->vport);
2842 misc = MLX5_ADDR_OF(fte_match_param, spec->match_criteria,
2843 misc_parameters);
2844 MLX5_SET_TO_ONES(fte_match_set_misc, misc, source_port);
2845 }
2846
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002847 spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
Boris Pismenny075572d2017-08-16 09:33:30 +03002848 if (flow_act.action & MLX5_FLOW_CONTEXT_ACTION_DROP) {
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002849 rule_dst = NULL;
2850 dest_num = 0;
2851 } else {
2852 flow_act.action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
2853 MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
2854 }
Moses Reuben2ac693f2017-01-18 14:59:50 +02002855
Matan Baraka9db0ec2017-08-16 09:43:48 +03002856 if (flow_act.has_flow_tag &&
Moses Reuben2ac693f2017-01-18 14:59:50 +02002857 (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2858 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) {
2859 mlx5_ib_warn(dev, "Flow tag %u and attribute type %x isn't allowed in leftovers\n",
Boris Pismenny075572d2017-08-16 09:33:30 +03002860 flow_act.flow_tag, flow_attr->type);
Moses Reuben2ac693f2017-01-18 14:59:50 +02002861 err = -EINVAL;
2862 goto free;
2863 }
Mark Bloch74491de2016-08-31 11:24:25 +00002864 handler->rule = mlx5_add_flow_rules(ft, spec,
Hadar Hen Zion66958ed2016-11-07 15:14:45 +02002865 &flow_act,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002866 rule_dst, dest_num);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002867
2868 if (IS_ERR(handler->rule)) {
2869 err = PTR_ERR(handler->rule);
2870 goto free;
2871 }
2872
Maor Gottliebd9d49802016-08-28 14:16:33 +03002873 ft_prio->refcount++;
Maor Gottlieb5497adc2016-08-28 14:16:31 +03002874 handler->prio = ft_prio;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002875
2876 ft_prio->flow_table = ft;
2877free:
2878 if (err)
2879 kfree(handler);
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002880 kvfree(spec);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002881 return err ? ERR_PTR(err) : handler;
2882}
2883
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002884static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
2885 struct mlx5_ib_flow_prio *ft_prio,
2886 const struct ib_flow_attr *flow_attr,
2887 struct mlx5_flow_destination *dst)
2888{
2889 return _create_flow_rule(dev, ft_prio, flow_attr, dst, 0);
2890}
2891
Maor Gottlieb35d190112016-03-07 18:51:47 +02002892static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
2893 struct mlx5_ib_flow_prio *ft_prio,
2894 struct ib_flow_attr *flow_attr,
2895 struct mlx5_flow_destination *dst)
2896{
2897 struct mlx5_ib_flow_handler *handler_dst = NULL;
2898 struct mlx5_ib_flow_handler *handler = NULL;
2899
2900 handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
2901 if (!IS_ERR(handler)) {
2902 handler_dst = create_flow_rule(dev, ft_prio,
2903 flow_attr, dst);
2904 if (IS_ERR(handler_dst)) {
Mark Bloch74491de2016-08-31 11:24:25 +00002905 mlx5_del_flow_rules(handler->rule);
Maor Gottliebd9d49802016-08-28 14:16:33 +03002906 ft_prio->refcount--;
Maor Gottlieb35d190112016-03-07 18:51:47 +02002907 kfree(handler);
2908 handler = handler_dst;
2909 } else {
2910 list_add(&handler_dst->list, &handler->list);
2911 }
2912 }
2913
2914 return handler;
2915}
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002916enum {
2917 LEFTOVERS_MC,
2918 LEFTOVERS_UC,
2919};
2920
2921static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
2922 struct mlx5_ib_flow_prio *ft_prio,
2923 struct ib_flow_attr *flow_attr,
2924 struct mlx5_flow_destination *dst)
2925{
2926 struct mlx5_ib_flow_handler *handler_ucast = NULL;
2927 struct mlx5_ib_flow_handler *handler = NULL;
2928
2929 static struct {
2930 struct ib_flow_attr flow_attr;
2931 struct ib_flow_spec_eth eth_flow;
2932 } leftovers_specs[] = {
2933 [LEFTOVERS_MC] = {
2934 .flow_attr = {
2935 .num_of_specs = 1,
2936 .size = sizeof(leftovers_specs[0])
2937 },
2938 .eth_flow = {
2939 .type = IB_FLOW_SPEC_ETH,
2940 .size = sizeof(struct ib_flow_spec_eth),
2941 .mask = {.dst_mac = {0x1} },
2942 .val = {.dst_mac = {0x1} }
2943 }
2944 },
2945 [LEFTOVERS_UC] = {
2946 .flow_attr = {
2947 .num_of_specs = 1,
2948 .size = sizeof(leftovers_specs[0])
2949 },
2950 .eth_flow = {
2951 .type = IB_FLOW_SPEC_ETH,
2952 .size = sizeof(struct ib_flow_spec_eth),
2953 .mask = {.dst_mac = {0x1} },
2954 .val = {.dst_mac = {} }
2955 }
2956 }
2957 };
2958
2959 handler = create_flow_rule(dev, ft_prio,
2960 &leftovers_specs[LEFTOVERS_MC].flow_attr,
2961 dst);
2962 if (!IS_ERR(handler) &&
2963 flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
2964 handler_ucast = create_flow_rule(dev, ft_prio,
2965 &leftovers_specs[LEFTOVERS_UC].flow_attr,
2966 dst);
2967 if (IS_ERR(handler_ucast)) {
Mark Bloch74491de2016-08-31 11:24:25 +00002968 mlx5_del_flow_rules(handler->rule);
Maor Gottliebd9d49802016-08-28 14:16:33 +03002969 ft_prio->refcount--;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002970 kfree(handler);
2971 handler = handler_ucast;
2972 } else {
2973 list_add(&handler_ucast->list, &handler->list);
2974 }
2975 }
2976
2977 return handler;
2978}
2979
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002980static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
2981 struct mlx5_ib_flow_prio *ft_rx,
2982 struct mlx5_ib_flow_prio *ft_tx,
2983 struct mlx5_flow_destination *dst)
2984{
2985 struct mlx5_ib_flow_handler *handler_rx;
2986 struct mlx5_ib_flow_handler *handler_tx;
2987 int err;
2988 static const struct ib_flow_attr flow_attr = {
2989 .num_of_specs = 0,
2990 .size = sizeof(flow_attr)
2991 };
2992
2993 handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
2994 if (IS_ERR(handler_rx)) {
2995 err = PTR_ERR(handler_rx);
2996 goto err;
2997 }
2998
2999 handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
3000 if (IS_ERR(handler_tx)) {
3001 err = PTR_ERR(handler_tx);
3002 goto err_tx;
3003 }
3004
3005 list_add(&handler_tx->list, &handler_rx->list);
3006
3007 return handler_rx;
3008
3009err_tx:
Mark Bloch74491de2016-08-31 11:24:25 +00003010 mlx5_del_flow_rules(handler_rx->rule);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03003011 ft_rx->refcount--;
3012 kfree(handler_rx);
3013err:
3014 return ERR_PTR(err);
3015}
3016
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003017static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
3018 struct ib_flow_attr *flow_attr,
3019 int domain)
3020{
3021 struct mlx5_ib_dev *dev = to_mdev(qp->device);
Yishai Hadasd9f88e52016-08-28 10:58:37 +03003022 struct mlx5_ib_qp *mqp = to_mqp(qp);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003023 struct mlx5_ib_flow_handler *handler = NULL;
3024 struct mlx5_flow_destination *dst = NULL;
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03003025 struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003026 struct mlx5_ib_flow_prio *ft_prio;
3027 int err;
Yishai Hadasa550ddf2017-08-17 15:52:33 +03003028 int underlay_qpn;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003029
3030 if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
Maor Gottliebdac388e2017-03-29 06:09:00 +03003031 return ERR_PTR(-ENOMEM);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003032
3033 if (domain != IB_FLOW_DOMAIN_USER ||
Daniel Jurgens508562d2018-01-04 17:25:34 +02003034 flow_attr->port > dev->num_ports ||
Maor Gottlieb35d190112016-03-07 18:51:47 +02003035 (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003036 return ERR_PTR(-EINVAL);
3037
3038 dst = kzalloc(sizeof(*dst), GFP_KERNEL);
3039 if (!dst)
3040 return ERR_PTR(-ENOMEM);
3041
Mark Bloch9a4ca382018-01-16 14:42:35 +00003042 mutex_lock(&dev->flow_db->lock);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003043
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03003044 ft_prio = get_flow_table(dev, flow_attr, MLX5_IB_FT_RX);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003045 if (IS_ERR(ft_prio)) {
3046 err = PTR_ERR(ft_prio);
3047 goto unlock;
3048 }
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03003049 if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
3050 ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
3051 if (IS_ERR(ft_prio_tx)) {
3052 err = PTR_ERR(ft_prio_tx);
3053 ft_prio_tx = NULL;
3054 goto destroy_ft;
3055 }
3056 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003057
3058 dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
Yishai Hadasd9f88e52016-08-28 10:58:37 +03003059 if (mqp->flags & MLX5_IB_QP_RSS)
3060 dst->tir_num = mqp->rss_qp.tirn;
3061 else
3062 dst->tir_num = mqp->raw_packet_qp.rq.tirn;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003063
3064 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Maor Gottlieb35d190112016-03-07 18:51:47 +02003065 if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
3066 handler = create_dont_trap_rule(dev, ft_prio,
3067 flow_attr, dst);
3068 } else {
Yishai Hadasa550ddf2017-08-17 15:52:33 +03003069 underlay_qpn = (mqp->flags & MLX5_IB_QP_UNDERLAY) ?
3070 mqp->underlay_qpn : 0;
3071 handler = _create_flow_rule(dev, ft_prio, flow_attr,
3072 dst, underlay_qpn);
Maor Gottlieb35d190112016-03-07 18:51:47 +02003073 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003074 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
3075 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
3076 handler = create_leftovers_rule(dev, ft_prio, flow_attr,
3077 dst);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03003078 } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
3079 handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003080 } else {
3081 err = -EINVAL;
3082 goto destroy_ft;
3083 }
3084
3085 if (IS_ERR(handler)) {
3086 err = PTR_ERR(handler);
3087 handler = NULL;
3088 goto destroy_ft;
3089 }
3090
Mark Bloch9a4ca382018-01-16 14:42:35 +00003091 mutex_unlock(&dev->flow_db->lock);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003092 kfree(dst);
3093
3094 return &handler->ibflow;
3095
3096destroy_ft:
3097 put_flow_table(dev, ft_prio, false);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03003098 if (ft_prio_tx)
3099 put_flow_table(dev, ft_prio_tx, false);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003100unlock:
Mark Bloch9a4ca382018-01-16 14:42:35 +00003101 mutex_unlock(&dev->flow_db->lock);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003102 kfree(dst);
3103 kfree(handler);
3104 return ERR_PTR(err);
3105}
3106
Eli Cohene126ba92013-07-07 17:25:49 +03003107static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
3108{
3109 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
Yishai Hadas81e30882017-06-08 16:15:09 +03003110 struct mlx5_ib_qp *mqp = to_mqp(ibqp);
Eli Cohene126ba92013-07-07 17:25:49 +03003111 int err;
3112
Yishai Hadas81e30882017-06-08 16:15:09 +03003113 if (mqp->flags & MLX5_IB_QP_UNDERLAY) {
3114 mlx5_ib_dbg(dev, "Attaching a multi cast group to underlay QP is not supported\n");
3115 return -EOPNOTSUPP;
3116 }
3117
Jack Morgenstein9603b612014-07-28 23:30:22 +03003118 err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03003119 if (err)
3120 mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
3121 ibqp->qp_num, gid->raw);
3122
3123 return err;
3124}
3125
3126static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
3127{
3128 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
3129 int err;
3130
Jack Morgenstein9603b612014-07-28 23:30:22 +03003131 err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03003132 if (err)
3133 mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
3134 ibqp->qp_num, gid->raw);
3135
3136 return err;
3137}
3138
3139static int init_node_data(struct mlx5_ib_dev *dev)
3140{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003141 int err;
Eli Cohene126ba92013-07-07 17:25:49 +03003142
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003143 err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
Eli Cohene126ba92013-07-07 17:25:49 +03003144 if (err)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003145 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03003146
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003147 dev->mdev->rev_id = dev->mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +03003148
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003149 return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
Eli Cohene126ba92013-07-07 17:25:49 +03003150}
3151
3152static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
3153 char *buf)
3154{
3155 struct mlx5_ib_dev *dev =
3156 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
3157
Jack Morgenstein9603b612014-07-28 23:30:22 +03003158 return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
Eli Cohene126ba92013-07-07 17:25:49 +03003159}
3160
3161static ssize_t show_reg_pages(struct device *device,
3162 struct device_attribute *attr, char *buf)
3163{
3164 struct mlx5_ib_dev *dev =
3165 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
3166
Haggai Eran6aec21f2014-12-11 17:04:23 +02003167 return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
Eli Cohene126ba92013-07-07 17:25:49 +03003168}
3169
3170static ssize_t show_hca(struct device *device, struct device_attribute *attr,
3171 char *buf)
3172{
3173 struct mlx5_ib_dev *dev =
3174 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03003175 return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
Eli Cohene126ba92013-07-07 17:25:49 +03003176}
3177
Eli Cohene126ba92013-07-07 17:25:49 +03003178static ssize_t show_rev(struct device *device, struct device_attribute *attr,
3179 char *buf)
3180{
3181 struct mlx5_ib_dev *dev =
3182 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03003183 return sprintf(buf, "%x\n", dev->mdev->rev_id);
Eli Cohene126ba92013-07-07 17:25:49 +03003184}
3185
3186static ssize_t show_board(struct device *device, struct device_attribute *attr,
3187 char *buf)
3188{
3189 struct mlx5_ib_dev *dev =
3190 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
3191 return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
Jack Morgenstein9603b612014-07-28 23:30:22 +03003192 dev->mdev->board_id);
Eli Cohene126ba92013-07-07 17:25:49 +03003193}
3194
3195static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03003196static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
3197static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
3198static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
3199static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
3200
3201static struct device_attribute *mlx5_class_attributes[] = {
3202 &dev_attr_hw_rev,
Eli Cohene126ba92013-07-07 17:25:49 +03003203 &dev_attr_hca_type,
3204 &dev_attr_board_id,
3205 &dev_attr_fw_pages,
3206 &dev_attr_reg_pages,
3207};
3208
Haggai Eran7722f472016-02-29 15:45:07 +02003209static void pkey_change_handler(struct work_struct *work)
3210{
3211 struct mlx5_ib_port_resources *ports =
3212 container_of(work, struct mlx5_ib_port_resources,
3213 pkey_change_work);
3214
3215 mutex_lock(&ports->devr->mutex);
3216 mlx5_ib_gsi_pkey_change(ports->gsi);
3217 mutex_unlock(&ports->devr->mutex);
3218}
3219
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03003220static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
3221{
3222 struct mlx5_ib_qp *mqp;
3223 struct mlx5_ib_cq *send_mcq, *recv_mcq;
3224 struct mlx5_core_cq *mcq;
3225 struct list_head cq_armed_list;
3226 unsigned long flags_qp;
3227 unsigned long flags_cq;
3228 unsigned long flags;
3229
3230 INIT_LIST_HEAD(&cq_armed_list);
3231
3232 /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
3233 spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
3234 list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
3235 spin_lock_irqsave(&mqp->sq.lock, flags_qp);
3236 if (mqp->sq.tail != mqp->sq.head) {
3237 send_mcq = to_mcq(mqp->ibqp.send_cq);
3238 spin_lock_irqsave(&send_mcq->lock, flags_cq);
3239 if (send_mcq->mcq.comp &&
3240 mqp->ibqp.send_cq->comp_handler) {
3241 if (!send_mcq->mcq.reset_notify_added) {
3242 send_mcq->mcq.reset_notify_added = 1;
3243 list_add_tail(&send_mcq->mcq.reset_notify,
3244 &cq_armed_list);
3245 }
3246 }
3247 spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
3248 }
3249 spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
3250 spin_lock_irqsave(&mqp->rq.lock, flags_qp);
3251 /* no handling is needed for SRQ */
3252 if (!mqp->ibqp.srq) {
3253 if (mqp->rq.tail != mqp->rq.head) {
3254 recv_mcq = to_mcq(mqp->ibqp.recv_cq);
3255 spin_lock_irqsave(&recv_mcq->lock, flags_cq);
3256 if (recv_mcq->mcq.comp &&
3257 mqp->ibqp.recv_cq->comp_handler) {
3258 if (!recv_mcq->mcq.reset_notify_added) {
3259 recv_mcq->mcq.reset_notify_added = 1;
3260 list_add_tail(&recv_mcq->mcq.reset_notify,
3261 &cq_armed_list);
3262 }
3263 }
3264 spin_unlock_irqrestore(&recv_mcq->lock,
3265 flags_cq);
3266 }
3267 }
3268 spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
3269 }
3270 /*At that point all inflight post send were put to be executed as of we
3271 * lock/unlock above locks Now need to arm all involved CQs.
3272 */
3273 list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
3274 mcq->comp(mcq);
3275 }
3276 spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
3277}
3278
Maor Gottlieb03404e82017-05-30 10:29:13 +03003279static void delay_drop_handler(struct work_struct *work)
3280{
3281 int err;
3282 struct mlx5_ib_delay_drop *delay_drop =
3283 container_of(work, struct mlx5_ib_delay_drop,
3284 delay_drop_work);
3285
Maor Gottliebfe248c32017-05-30 10:29:14 +03003286 atomic_inc(&delay_drop->events_cnt);
3287
Maor Gottlieb03404e82017-05-30 10:29:13 +03003288 mutex_lock(&delay_drop->lock);
3289 err = mlx5_core_set_delay_drop(delay_drop->dev->mdev,
3290 delay_drop->timeout);
3291 if (err) {
3292 mlx5_ib_warn(delay_drop->dev, "Failed to set delay drop, timeout=%u\n",
3293 delay_drop->timeout);
3294 delay_drop->activate = false;
3295 }
3296 mutex_unlock(&delay_drop->lock);
3297}
3298
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003299static void mlx5_ib_handle_event(struct work_struct *_work)
Eli Cohene126ba92013-07-07 17:25:49 +03003300{
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003301 struct mlx5_ib_event_work *work =
3302 container_of(_work, struct mlx5_ib_event_work, work);
3303 struct mlx5_ib_dev *ibdev;
Eli Cohene126ba92013-07-07 17:25:49 +03003304 struct ib_event ibev;
Eli Cohendbaaff22016-10-27 16:36:44 +03003305 bool fatal = false;
Daniel Jurgensaba46212018-02-25 13:39:53 +02003306 u8 port = (u8)work->param;
Eli Cohene126ba92013-07-07 17:25:49 +03003307
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003308 if (mlx5_core_is_mp_slave(work->dev)) {
3309 ibdev = mlx5_ib_get_ibdev_from_mpi(work->context);
3310 if (!ibdev)
3311 goto out;
3312 } else {
3313 ibdev = work->context;
3314 }
3315
3316 switch (work->event) {
Eli Cohene126ba92013-07-07 17:25:49 +03003317 case MLX5_DEV_EVENT_SYS_ERROR:
Eli Cohene126ba92013-07-07 17:25:49 +03003318 ibev.event = IB_EVENT_DEVICE_FATAL;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03003319 mlx5_ib_handle_internal_error(ibdev);
Eli Cohendbaaff22016-10-27 16:36:44 +03003320 fatal = true;
Eli Cohene126ba92013-07-07 17:25:49 +03003321 break;
3322
3323 case MLX5_DEV_EVENT_PORT_UP:
Eli Cohene126ba92013-07-07 17:25:49 +03003324 case MLX5_DEV_EVENT_PORT_DOWN:
Noa Osherovich2788cf32016-06-04 15:15:29 +03003325 case MLX5_DEV_EVENT_PORT_INITIALIZED:
Aviv Heller5ec8c832016-09-18 20:48:00 +03003326 /* In RoCE, port up/down events are handled in
3327 * mlx5_netdev_event().
3328 */
3329 if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
3330 IB_LINK_LAYER_ETHERNET)
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003331 goto out;
Aviv Heller5ec8c832016-09-18 20:48:00 +03003332
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003333 ibev.event = (work->event == MLX5_DEV_EVENT_PORT_UP) ?
Aviv Heller5ec8c832016-09-18 20:48:00 +03003334 IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
Eli Cohene126ba92013-07-07 17:25:49 +03003335 break;
3336
Eli Cohene126ba92013-07-07 17:25:49 +03003337 case MLX5_DEV_EVENT_LID_CHANGE:
3338 ibev.event = IB_EVENT_LID_CHANGE;
Eli Cohene126ba92013-07-07 17:25:49 +03003339 break;
3340
3341 case MLX5_DEV_EVENT_PKEY_CHANGE:
3342 ibev.event = IB_EVENT_PKEY_CHANGE;
Haggai Eran7722f472016-02-29 15:45:07 +02003343 schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03003344 break;
3345
3346 case MLX5_DEV_EVENT_GUID_CHANGE:
3347 ibev.event = IB_EVENT_GID_CHANGE;
Eli Cohene126ba92013-07-07 17:25:49 +03003348 break;
3349
3350 case MLX5_DEV_EVENT_CLIENT_REREG:
3351 ibev.event = IB_EVENT_CLIENT_REREGISTER;
Eli Cohene126ba92013-07-07 17:25:49 +03003352 break;
Maor Gottlieb03404e82017-05-30 10:29:13 +03003353 case MLX5_DEV_EVENT_DELAY_DROP_TIMEOUT:
3354 schedule_work(&ibdev->delay_drop.delay_drop_work);
3355 goto out;
Saeed Mahameedbdc37922016-09-29 19:35:38 +03003356 default:
Maor Gottlieb03404e82017-05-30 10:29:13 +03003357 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +03003358 }
3359
3360 ibev.device = &ibdev->ib_dev;
3361 ibev.element.port_num = port;
3362
Daniel Jurgensaba46212018-02-25 13:39:53 +02003363 if (!rdma_is_port_valid(&ibdev->ib_dev, port)) {
Eli Cohena0c84c32013-09-11 16:35:27 +03003364 mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
Maor Gottlieb03404e82017-05-30 10:29:13 +03003365 goto out;
Eli Cohena0c84c32013-09-11 16:35:27 +03003366 }
3367
Eli Cohene126ba92013-07-07 17:25:49 +03003368 if (ibdev->ib_active)
3369 ib_dispatch_event(&ibev);
Eli Cohendbaaff22016-10-27 16:36:44 +03003370
3371 if (fatal)
3372 ibdev->ib_active = false;
Maor Gottlieb03404e82017-05-30 10:29:13 +03003373out:
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003374 kfree(work);
3375}
3376
3377static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
3378 enum mlx5_dev_event event, unsigned long param)
3379{
3380 struct mlx5_ib_event_work *work;
3381
3382 work = kmalloc(sizeof(*work), GFP_ATOMIC);
Leon Romanovsky10bea9c2018-01-19 13:07:11 +02003383 if (!work)
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003384 return;
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003385
Leon Romanovsky10bea9c2018-01-19 13:07:11 +02003386 INIT_WORK(&work->work, mlx5_ib_handle_event);
3387 work->dev = dev;
3388 work->param = param;
3389 work->context = context;
3390 work->event = event;
3391
3392 queue_work(mlx5_ib_event_wq, &work->work);
Eli Cohene126ba92013-07-07 17:25:49 +03003393}
3394
Maor Gottliebc43f1112017-01-18 14:10:33 +02003395static int set_has_smi_cap(struct mlx5_ib_dev *dev)
3396{
3397 struct mlx5_hca_vport_context vport_ctx;
3398 int err;
3399 int port;
3400
Daniel Jurgens508562d2018-01-04 17:25:34 +02003401 for (port = 1; port <= dev->num_ports; port++) {
Maor Gottliebc43f1112017-01-18 14:10:33 +02003402 dev->mdev->port_caps[port - 1].has_smi = false;
3403 if (MLX5_CAP_GEN(dev->mdev, port_type) ==
3404 MLX5_CAP_PORT_TYPE_IB) {
3405 if (MLX5_CAP_GEN(dev->mdev, ib_virt)) {
3406 err = mlx5_query_hca_vport_context(dev->mdev, 0,
3407 port, 0,
3408 &vport_ctx);
3409 if (err) {
3410 mlx5_ib_err(dev, "query_hca_vport_context for port=%d failed %d\n",
3411 port, err);
3412 return err;
3413 }
3414 dev->mdev->port_caps[port - 1].has_smi =
3415 vport_ctx.has_smi;
3416 } else {
3417 dev->mdev->port_caps[port - 1].has_smi = true;
3418 }
3419 }
3420 }
3421 return 0;
3422}
3423
Eli Cohene126ba92013-07-07 17:25:49 +03003424static void get_ext_port_caps(struct mlx5_ib_dev *dev)
3425{
3426 int port;
3427
Daniel Jurgens508562d2018-01-04 17:25:34 +02003428 for (port = 1; port <= dev->num_ports; port++)
Eli Cohene126ba92013-07-07 17:25:49 +03003429 mlx5_query_ext_port_caps(dev, port);
3430}
3431
Daniel Jurgens32f69e42018-01-04 17:25:36 +02003432static int get_port_caps(struct mlx5_ib_dev *dev, u8 port)
Eli Cohene126ba92013-07-07 17:25:49 +03003433{
3434 struct ib_device_attr *dprops = NULL;
3435 struct ib_port_attr *pprops = NULL;
Dan Carpenterf614fc12015-01-12 11:56:58 +03003436 int err = -ENOMEM;
Matan Barak2528e332015-06-11 16:35:25 +03003437 struct ib_udata uhw = {.inlen = 0, .outlen = 0};
Eli Cohene126ba92013-07-07 17:25:49 +03003438
3439 pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
3440 if (!pprops)
3441 goto out;
3442
3443 dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
3444 if (!dprops)
3445 goto out;
3446
Maor Gottliebc43f1112017-01-18 14:10:33 +02003447 err = set_has_smi_cap(dev);
3448 if (err)
3449 goto out;
3450
Matan Barak2528e332015-06-11 16:35:25 +03003451 err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
Eli Cohene126ba92013-07-07 17:25:49 +03003452 if (err) {
3453 mlx5_ib_warn(dev, "query_device failed %d\n", err);
3454 goto out;
3455 }
3456
Daniel Jurgens32f69e42018-01-04 17:25:36 +02003457 memset(pprops, 0, sizeof(*pprops));
3458 err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
3459 if (err) {
3460 mlx5_ib_warn(dev, "query_port %d failed %d\n",
3461 port, err);
3462 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +03003463 }
3464
Daniel Jurgens32f69e42018-01-04 17:25:36 +02003465 dev->mdev->port_caps[port - 1].pkey_table_len =
3466 dprops->max_pkeys;
3467 dev->mdev->port_caps[port - 1].gid_table_len =
3468 pprops->gid_tbl_len;
3469 mlx5_ib_dbg(dev, "port %d: pkey_table_len %d, gid_table_len %d\n",
3470 port, dprops->max_pkeys, pprops->gid_tbl_len);
3471
Eli Cohene126ba92013-07-07 17:25:49 +03003472out:
3473 kfree(pprops);
3474 kfree(dprops);
3475
3476 return err;
3477}
3478
3479static void destroy_umrc_res(struct mlx5_ib_dev *dev)
3480{
3481 int err;
3482
3483 err = mlx5_mr_cache_cleanup(dev);
3484 if (err)
3485 mlx5_ib_warn(dev, "mr cache cleanup failed\n");
3486
3487 mlx5_ib_destroy_qp(dev->umrc.qp);
Christoph Hellwigadd08d72016-03-03 09:38:22 +01003488 ib_free_cq(dev->umrc.cq);
Eli Cohene126ba92013-07-07 17:25:49 +03003489 ib_dealloc_pd(dev->umrc.pd);
3490}
3491
3492enum {
3493 MAX_UMR_WR = 128,
3494};
3495
3496static int create_umr_res(struct mlx5_ib_dev *dev)
3497{
3498 struct ib_qp_init_attr *init_attr = NULL;
3499 struct ib_qp_attr *attr = NULL;
3500 struct ib_pd *pd;
3501 struct ib_cq *cq;
3502 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +03003503 int ret;
3504
3505 attr = kzalloc(sizeof(*attr), GFP_KERNEL);
3506 init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
3507 if (!attr || !init_attr) {
3508 ret = -ENOMEM;
3509 goto error_0;
3510 }
3511
Christoph Hellwiged082d32016-09-05 12:56:17 +02003512 pd = ib_alloc_pd(&dev->ib_dev, 0);
Eli Cohene126ba92013-07-07 17:25:49 +03003513 if (IS_ERR(pd)) {
3514 mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
3515 ret = PTR_ERR(pd);
3516 goto error_0;
3517 }
3518
Christoph Hellwigadd08d72016-03-03 09:38:22 +01003519 cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
Eli Cohene126ba92013-07-07 17:25:49 +03003520 if (IS_ERR(cq)) {
3521 mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
3522 ret = PTR_ERR(cq);
3523 goto error_2;
3524 }
Eli Cohene126ba92013-07-07 17:25:49 +03003525
3526 init_attr->send_cq = cq;
3527 init_attr->recv_cq = cq;
3528 init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
3529 init_attr->cap.max_send_wr = MAX_UMR_WR;
3530 init_attr->cap.max_send_sge = 1;
3531 init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
3532 init_attr->port_num = 1;
3533 qp = mlx5_ib_create_qp(pd, init_attr, NULL);
3534 if (IS_ERR(qp)) {
3535 mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
3536 ret = PTR_ERR(qp);
3537 goto error_3;
3538 }
3539 qp->device = &dev->ib_dev;
3540 qp->real_qp = qp;
3541 qp->uobject = NULL;
3542 qp->qp_type = MLX5_IB_QPT_REG_UMR;
Majd Dibbiny31fde032017-10-30 14:23:13 +02003543 qp->send_cq = init_attr->send_cq;
3544 qp->recv_cq = init_attr->recv_cq;
Eli Cohene126ba92013-07-07 17:25:49 +03003545
3546 attr->qp_state = IB_QPS_INIT;
3547 attr->port_num = 1;
3548 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
3549 IB_QP_PORT, NULL);
3550 if (ret) {
3551 mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
3552 goto error_4;
3553 }
3554
3555 memset(attr, 0, sizeof(*attr));
3556 attr->qp_state = IB_QPS_RTR;
3557 attr->path_mtu = IB_MTU_256;
3558
3559 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
3560 if (ret) {
3561 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
3562 goto error_4;
3563 }
3564
3565 memset(attr, 0, sizeof(*attr));
3566 attr->qp_state = IB_QPS_RTS;
3567 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
3568 if (ret) {
3569 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
3570 goto error_4;
3571 }
3572
3573 dev->umrc.qp = qp;
3574 dev->umrc.cq = cq;
Eli Cohene126ba92013-07-07 17:25:49 +03003575 dev->umrc.pd = pd;
3576
3577 sema_init(&dev->umrc.sem, MAX_UMR_WR);
3578 ret = mlx5_mr_cache_init(dev);
3579 if (ret) {
3580 mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
3581 goto error_4;
3582 }
3583
3584 kfree(attr);
3585 kfree(init_attr);
3586
3587 return 0;
3588
3589error_4:
3590 mlx5_ib_destroy_qp(qp);
3591
3592error_3:
Christoph Hellwigadd08d72016-03-03 09:38:22 +01003593 ib_free_cq(cq);
Eli Cohene126ba92013-07-07 17:25:49 +03003594
3595error_2:
Eli Cohene126ba92013-07-07 17:25:49 +03003596 ib_dealloc_pd(pd);
3597
3598error_0:
3599 kfree(attr);
3600 kfree(init_attr);
3601 return ret;
3602}
3603
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03003604static u8 mlx5_get_umr_fence(u8 umr_fence_cap)
3605{
3606 switch (umr_fence_cap) {
3607 case MLX5_CAP_UMR_FENCE_NONE:
3608 return MLX5_FENCE_MODE_NONE;
3609 case MLX5_CAP_UMR_FENCE_SMALL:
3610 return MLX5_FENCE_MODE_INITIATOR_SMALL;
3611 default:
3612 return MLX5_FENCE_MODE_STRONG_ORDERING;
3613 }
3614}
3615
Eli Cohene126ba92013-07-07 17:25:49 +03003616static int create_dev_resources(struct mlx5_ib_resources *devr)
3617{
3618 struct ib_srq_init_attr attr;
3619 struct mlx5_ib_dev *dev;
Matan Barakbcf4c1e2015-06-11 16:35:20 +03003620 struct ib_cq_init_attr cq_attr = {.cqe = 1};
Haggai Eran7722f472016-02-29 15:45:07 +02003621 int port;
Eli Cohene126ba92013-07-07 17:25:49 +03003622 int ret = 0;
3623
3624 dev = container_of(devr, struct mlx5_ib_dev, devr);
3625
Haggai Erand16e91d2016-02-29 15:45:05 +02003626 mutex_init(&devr->mutex);
3627
Eli Cohene126ba92013-07-07 17:25:49 +03003628 devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
3629 if (IS_ERR(devr->p0)) {
3630 ret = PTR_ERR(devr->p0);
3631 goto error0;
3632 }
3633 devr->p0->device = &dev->ib_dev;
3634 devr->p0->uobject = NULL;
3635 atomic_set(&devr->p0->usecnt, 0);
3636
Matan Barakbcf4c1e2015-06-11 16:35:20 +03003637 devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03003638 if (IS_ERR(devr->c0)) {
3639 ret = PTR_ERR(devr->c0);
3640 goto error1;
3641 }
3642 devr->c0->device = &dev->ib_dev;
3643 devr->c0->uobject = NULL;
3644 devr->c0->comp_handler = NULL;
3645 devr->c0->event_handler = NULL;
3646 devr->c0->cq_context = NULL;
3647 atomic_set(&devr->c0->usecnt, 0);
3648
3649 devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
3650 if (IS_ERR(devr->x0)) {
3651 ret = PTR_ERR(devr->x0);
3652 goto error2;
3653 }
3654 devr->x0->device = &dev->ib_dev;
3655 devr->x0->inode = NULL;
3656 atomic_set(&devr->x0->usecnt, 0);
3657 mutex_init(&devr->x0->tgt_qp_mutex);
3658 INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
3659
3660 devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
3661 if (IS_ERR(devr->x1)) {
3662 ret = PTR_ERR(devr->x1);
3663 goto error3;
3664 }
3665 devr->x1->device = &dev->ib_dev;
3666 devr->x1->inode = NULL;
3667 atomic_set(&devr->x1->usecnt, 0);
3668 mutex_init(&devr->x1->tgt_qp_mutex);
3669 INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
3670
3671 memset(&attr, 0, sizeof(attr));
3672 attr.attr.max_sge = 1;
3673 attr.attr.max_wr = 1;
3674 attr.srq_type = IB_SRQT_XRC;
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003675 attr.ext.cq = devr->c0;
Eli Cohene126ba92013-07-07 17:25:49 +03003676 attr.ext.xrc.xrcd = devr->x0;
3677
3678 devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
3679 if (IS_ERR(devr->s0)) {
3680 ret = PTR_ERR(devr->s0);
3681 goto error4;
3682 }
3683 devr->s0->device = &dev->ib_dev;
3684 devr->s0->pd = devr->p0;
3685 devr->s0->uobject = NULL;
3686 devr->s0->event_handler = NULL;
3687 devr->s0->srq_context = NULL;
3688 devr->s0->srq_type = IB_SRQT_XRC;
3689 devr->s0->ext.xrc.xrcd = devr->x0;
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003690 devr->s0->ext.cq = devr->c0;
Eli Cohene126ba92013-07-07 17:25:49 +03003691 atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003692 atomic_inc(&devr->s0->ext.cq->usecnt);
Eli Cohene126ba92013-07-07 17:25:49 +03003693 atomic_inc(&devr->p0->usecnt);
3694 atomic_set(&devr->s0->usecnt, 0);
3695
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003696 memset(&attr, 0, sizeof(attr));
3697 attr.attr.max_sge = 1;
3698 attr.attr.max_wr = 1;
3699 attr.srq_type = IB_SRQT_BASIC;
3700 devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
3701 if (IS_ERR(devr->s1)) {
3702 ret = PTR_ERR(devr->s1);
3703 goto error5;
3704 }
3705 devr->s1->device = &dev->ib_dev;
3706 devr->s1->pd = devr->p0;
3707 devr->s1->uobject = NULL;
3708 devr->s1->event_handler = NULL;
3709 devr->s1->srq_context = NULL;
3710 devr->s1->srq_type = IB_SRQT_BASIC;
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003711 devr->s1->ext.cq = devr->c0;
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003712 atomic_inc(&devr->p0->usecnt);
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003713 atomic_set(&devr->s1->usecnt, 0);
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003714
Haggai Eran7722f472016-02-29 15:45:07 +02003715 for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
3716 INIT_WORK(&devr->ports[port].pkey_change_work,
3717 pkey_change_handler);
3718 devr->ports[port].devr = devr;
3719 }
3720
Eli Cohene126ba92013-07-07 17:25:49 +03003721 return 0;
3722
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003723error5:
3724 mlx5_ib_destroy_srq(devr->s0);
Eli Cohene126ba92013-07-07 17:25:49 +03003725error4:
3726 mlx5_ib_dealloc_xrcd(devr->x1);
3727error3:
3728 mlx5_ib_dealloc_xrcd(devr->x0);
3729error2:
3730 mlx5_ib_destroy_cq(devr->c0);
3731error1:
3732 mlx5_ib_dealloc_pd(devr->p0);
3733error0:
3734 return ret;
3735}
3736
3737static void destroy_dev_resources(struct mlx5_ib_resources *devr)
3738{
Haggai Eran7722f472016-02-29 15:45:07 +02003739 struct mlx5_ib_dev *dev =
3740 container_of(devr, struct mlx5_ib_dev, devr);
3741 int port;
3742
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003743 mlx5_ib_destroy_srq(devr->s1);
Eli Cohene126ba92013-07-07 17:25:49 +03003744 mlx5_ib_destroy_srq(devr->s0);
3745 mlx5_ib_dealloc_xrcd(devr->x0);
3746 mlx5_ib_dealloc_xrcd(devr->x1);
3747 mlx5_ib_destroy_cq(devr->c0);
3748 mlx5_ib_dealloc_pd(devr->p0);
Haggai Eran7722f472016-02-29 15:45:07 +02003749
3750 /* Make sure no change P_Key work items are still executing */
3751 for (port = 0; port < dev->num_ports; ++port)
3752 cancel_work_sync(&devr->ports[port].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03003753}
3754
Achiad Shochate53505a2015-12-23 18:47:25 +02003755static u32 get_core_cap_flags(struct ib_device *ibdev)
3756{
3757 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3758 enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
3759 u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
3760 u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
Daniel Jurgens85c7c012018-01-04 17:25:43 +02003761 bool raw_support = !mlx5_core_mp_enabled(dev->mdev);
Achiad Shochate53505a2015-12-23 18:47:25 +02003762 u32 ret = 0;
3763
3764 if (ll == IB_LINK_LAYER_INFINIBAND)
3765 return RDMA_CORE_PORT_IBA_IB;
3766
Daniel Jurgens85c7c012018-01-04 17:25:43 +02003767 if (raw_support)
3768 ret = RDMA_CORE_PORT_RAW_PACKET;
Or Gerlitz72cd5712017-01-24 13:02:36 +02003769
Achiad Shochate53505a2015-12-23 18:47:25 +02003770 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
Or Gerlitz72cd5712017-01-24 13:02:36 +02003771 return ret;
Achiad Shochate53505a2015-12-23 18:47:25 +02003772
3773 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
Or Gerlitz72cd5712017-01-24 13:02:36 +02003774 return ret;
Achiad Shochate53505a2015-12-23 18:47:25 +02003775
3776 if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
3777 ret |= RDMA_CORE_PORT_IBA_ROCE;
3778
3779 if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
3780 ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
3781
3782 return ret;
3783}
3784
Ira Weiny77386132015-05-13 20:02:58 -04003785static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
3786 struct ib_port_immutable *immutable)
3787{
3788 struct ib_port_attr attr;
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003789 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3790 enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
Ira Weiny77386132015-05-13 20:02:58 -04003791 int err;
3792
Or Gerlitzc4550c62017-01-24 13:02:39 +02003793 immutable->core_cap_flags = get_core_cap_flags(ibdev);
3794
3795 err = ib_query_port(ibdev, port_num, &attr);
Ira Weiny77386132015-05-13 20:02:58 -04003796 if (err)
3797 return err;
3798
3799 immutable->pkey_tbl_len = attr.pkey_tbl_len;
3800 immutable->gid_tbl_len = attr.gid_tbl_len;
Achiad Shochate53505a2015-12-23 18:47:25 +02003801 immutable->core_cap_flags = get_core_cap_flags(ibdev);
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003802 if ((ll == IB_LINK_LAYER_INFINIBAND) || MLX5_CAP_GEN(dev->mdev, roce))
3803 immutable->max_mad_size = IB_MGMT_MAD_SIZE;
Ira Weiny77386132015-05-13 20:02:58 -04003804
3805 return 0;
3806}
3807
Mark Bloch8e6efa32017-11-06 12:22:13 +00003808static int mlx5_port_rep_immutable(struct ib_device *ibdev, u8 port_num,
3809 struct ib_port_immutable *immutable)
3810{
3811 struct ib_port_attr attr;
3812 int err;
3813
3814 immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET;
3815
3816 err = ib_query_port(ibdev, port_num, &attr);
3817 if (err)
3818 return err;
3819
3820 immutable->pkey_tbl_len = attr.pkey_tbl_len;
3821 immutable->gid_tbl_len = attr.gid_tbl_len;
3822 immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET;
3823
3824 return 0;
3825}
3826
Leon Romanovsky9abb0d12017-06-27 16:49:53 +03003827static void get_dev_fw_str(struct ib_device *ibdev, char *str)
Ira Weinyc7342822016-06-15 02:22:01 -04003828{
3829 struct mlx5_ib_dev *dev =
3830 container_of(ibdev, struct mlx5_ib_dev, ib_dev);
Leon Romanovsky9abb0d12017-06-27 16:49:53 +03003831 snprintf(str, IB_FW_VERSION_NAME_MAX, "%d.%d.%04d",
3832 fw_rev_maj(dev->mdev), fw_rev_min(dev->mdev),
3833 fw_rev_sub(dev->mdev));
Ira Weinyc7342822016-06-15 02:22:01 -04003834}
3835
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003836static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
Aviv Heller9ef9c642016-09-18 20:48:01 +03003837{
3838 struct mlx5_core_dev *mdev = dev->mdev;
3839 struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
3840 MLX5_FLOW_NAMESPACE_LAG);
3841 struct mlx5_flow_table *ft;
3842 int err;
3843
3844 if (!ns || !mlx5_lag_is_active(mdev))
3845 return 0;
3846
3847 err = mlx5_cmd_create_vport_lag(mdev);
3848 if (err)
3849 return err;
3850
3851 ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
3852 if (IS_ERR(ft)) {
3853 err = PTR_ERR(ft);
3854 goto err_destroy_vport_lag;
3855 }
3856
Mark Bloch9a4ca382018-01-16 14:42:35 +00003857 dev->flow_db->lag_demux_ft = ft;
Aviv Heller9ef9c642016-09-18 20:48:01 +03003858 return 0;
3859
3860err_destroy_vport_lag:
3861 mlx5_cmd_destroy_vport_lag(mdev);
3862 return err;
3863}
3864
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003865static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
Aviv Heller9ef9c642016-09-18 20:48:01 +03003866{
3867 struct mlx5_core_dev *mdev = dev->mdev;
3868
Mark Bloch9a4ca382018-01-16 14:42:35 +00003869 if (dev->flow_db->lag_demux_ft) {
3870 mlx5_destroy_flow_table(dev->flow_db->lag_demux_ft);
3871 dev->flow_db->lag_demux_ft = NULL;
Aviv Heller9ef9c642016-09-18 20:48:01 +03003872
3873 mlx5_cmd_destroy_vport_lag(mdev);
3874 }
3875}
3876
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02003877static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003878{
Achiad Shochate53505a2015-12-23 18:47:25 +02003879 int err;
3880
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02003881 dev->roce[port_num].nb.notifier_call = mlx5_netdev_event;
3882 err = register_netdevice_notifier(&dev->roce[port_num].nb);
Aviv Heller5ec8c832016-09-18 20:48:00 +03003883 if (err) {
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02003884 dev->roce[port_num].nb.notifier_call = NULL;
Achiad Shochate53505a2015-12-23 18:47:25 +02003885 return err;
Aviv Heller5ec8c832016-09-18 20:48:00 +03003886 }
Achiad Shochate53505a2015-12-23 18:47:25 +02003887
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003888 return 0;
3889}
Achiad Shochate53505a2015-12-23 18:47:25 +02003890
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02003891static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
Eli Cohene126ba92013-07-07 17:25:49 +03003892{
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02003893 if (dev->roce[port_num].nb.notifier_call) {
3894 unregister_netdevice_notifier(&dev->roce[port_num].nb);
3895 dev->roce[port_num].nb.notifier_call = NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03003896 }
3897}
3898
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02003899static int mlx5_enable_eth(struct mlx5_ib_dev *dev, u8 port_num)
Eli Cohene126ba92013-07-07 17:25:49 +03003900{
Eli Cohene126ba92013-07-07 17:25:49 +03003901 int err;
3902
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003903 if (MLX5_CAP_GEN(dev->mdev, roce)) {
3904 err = mlx5_nic_vport_enable_roce(dev->mdev);
3905 if (err)
Mark Bloch8e6efa32017-11-06 12:22:13 +00003906 return err;
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003907 }
Achiad Shochate53505a2015-12-23 18:47:25 +02003908
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003909 err = mlx5_eth_lag_init(dev);
Aviv Heller9ef9c642016-09-18 20:48:01 +03003910 if (err)
3911 goto err_disable_roce;
3912
Achiad Shochate53505a2015-12-23 18:47:25 +02003913 return 0;
3914
Aviv Heller9ef9c642016-09-18 20:48:01 +03003915err_disable_roce:
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003916 if (MLX5_CAP_GEN(dev->mdev, roce))
3917 mlx5_nic_vport_disable_roce(dev->mdev);
Aviv Heller9ef9c642016-09-18 20:48:01 +03003918
Achiad Shochate53505a2015-12-23 18:47:25 +02003919 return err;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003920}
3921
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003922static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003923{
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003924 mlx5_eth_lag_cleanup(dev);
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003925 if (MLX5_CAP_GEN(dev->mdev, roce))
3926 mlx5_nic_vport_disable_roce(dev->mdev);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003927}
3928
Parav Pandite1f24a72017-04-16 07:29:29 +03003929struct mlx5_ib_counter {
Kamal Heib7c16f472017-01-18 15:25:09 +02003930 const char *name;
3931 size_t offset;
3932};
3933
3934#define INIT_Q_COUNTER(_name) \
3935 { .name = #_name, .offset = MLX5_BYTE_OFF(query_q_counter_out, _name)}
3936
Parav Pandite1f24a72017-04-16 07:29:29 +03003937static const struct mlx5_ib_counter basic_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003938 INIT_Q_COUNTER(rx_write_requests),
3939 INIT_Q_COUNTER(rx_read_requests),
3940 INIT_Q_COUNTER(rx_atomic_requests),
3941 INIT_Q_COUNTER(out_of_buffer),
3942};
3943
Parav Pandite1f24a72017-04-16 07:29:29 +03003944static const struct mlx5_ib_counter out_of_seq_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003945 INIT_Q_COUNTER(out_of_sequence),
3946};
3947
Parav Pandite1f24a72017-04-16 07:29:29 +03003948static const struct mlx5_ib_counter retrans_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003949 INIT_Q_COUNTER(duplicate_request),
3950 INIT_Q_COUNTER(rnr_nak_retry_err),
3951 INIT_Q_COUNTER(packet_seq_err),
3952 INIT_Q_COUNTER(implied_nak_seq_err),
3953 INIT_Q_COUNTER(local_ack_timeout_err),
3954};
3955
Parav Pandite1f24a72017-04-16 07:29:29 +03003956#define INIT_CONG_COUNTER(_name) \
3957 { .name = #_name, .offset = \
3958 MLX5_BYTE_OFF(query_cong_statistics_out, _name ## _high)}
3959
3960static const struct mlx5_ib_counter cong_cnts[] = {
3961 INIT_CONG_COUNTER(rp_cnp_ignored),
3962 INIT_CONG_COUNTER(rp_cnp_handled),
3963 INIT_CONG_COUNTER(np_ecn_marked_roce_packets),
3964 INIT_CONG_COUNTER(np_cnp_sent),
3965};
3966
Parav Pandit58dcb602017-06-19 07:19:37 +03003967static const struct mlx5_ib_counter extended_err_cnts[] = {
3968 INIT_Q_COUNTER(resp_local_length_error),
3969 INIT_Q_COUNTER(resp_cqe_error),
3970 INIT_Q_COUNTER(req_cqe_error),
3971 INIT_Q_COUNTER(req_remote_invalid_request),
3972 INIT_Q_COUNTER(req_remote_access_errors),
3973 INIT_Q_COUNTER(resp_remote_access_errors),
3974 INIT_Q_COUNTER(resp_cqe_flush_error),
3975 INIT_Q_COUNTER(req_cqe_flush_error),
3976};
3977
Parav Pandite1f24a72017-04-16 07:29:29 +03003978static void mlx5_ib_dealloc_counters(struct mlx5_ib_dev *dev)
Mark Bloch0837e862016-06-17 15:10:55 +03003979{
Daniel Jurgensaac44922018-01-04 17:25:40 +02003980 int i;
Mark Bloch0837e862016-06-17 15:10:55 +03003981
Kamal Heib7c16f472017-01-18 15:25:09 +02003982 for (i = 0; i < dev->num_ports; i++) {
Daniel Jurgensaac44922018-01-04 17:25:40 +02003983 if (dev->port[i].cnts.set_id)
3984 mlx5_core_dealloc_q_counter(dev->mdev,
3985 dev->port[i].cnts.set_id);
Parav Pandite1f24a72017-04-16 07:29:29 +03003986 kfree(dev->port[i].cnts.names);
3987 kfree(dev->port[i].cnts.offsets);
Kamal Heib7c16f472017-01-18 15:25:09 +02003988 }
3989}
3990
Parav Pandite1f24a72017-04-16 07:29:29 +03003991static int __mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev,
3992 struct mlx5_ib_counters *cnts)
Kamal Heib7c16f472017-01-18 15:25:09 +02003993{
3994 u32 num_counters;
3995
3996 num_counters = ARRAY_SIZE(basic_q_cnts);
3997
3998 if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt))
3999 num_counters += ARRAY_SIZE(out_of_seq_q_cnts);
4000
4001 if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters))
4002 num_counters += ARRAY_SIZE(retrans_q_cnts);
Parav Pandit58dcb602017-06-19 07:19:37 +03004003
4004 if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters))
4005 num_counters += ARRAY_SIZE(extended_err_cnts);
4006
Parav Pandite1f24a72017-04-16 07:29:29 +03004007 cnts->num_q_counters = num_counters;
Kamal Heib7c16f472017-01-18 15:25:09 +02004008
Parav Pandite1f24a72017-04-16 07:29:29 +03004009 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
4010 cnts->num_cong_counters = ARRAY_SIZE(cong_cnts);
4011 num_counters += ARRAY_SIZE(cong_cnts);
4012 }
4013
4014 cnts->names = kcalloc(num_counters, sizeof(cnts->names), GFP_KERNEL);
4015 if (!cnts->names)
Kamal Heib7c16f472017-01-18 15:25:09 +02004016 return -ENOMEM;
4017
Parav Pandite1f24a72017-04-16 07:29:29 +03004018 cnts->offsets = kcalloc(num_counters,
4019 sizeof(cnts->offsets), GFP_KERNEL);
4020 if (!cnts->offsets)
Kamal Heib7c16f472017-01-18 15:25:09 +02004021 goto err_names;
4022
Kamal Heib7c16f472017-01-18 15:25:09 +02004023 return 0;
4024
4025err_names:
Parav Pandite1f24a72017-04-16 07:29:29 +03004026 kfree(cnts->names);
Daniel Jurgensaac44922018-01-04 17:25:40 +02004027 cnts->names = NULL;
Kamal Heib7c16f472017-01-18 15:25:09 +02004028 return -ENOMEM;
4029}
4030
Parav Pandite1f24a72017-04-16 07:29:29 +03004031static void mlx5_ib_fill_counters(struct mlx5_ib_dev *dev,
4032 const char **names,
4033 size_t *offsets)
Kamal Heib7c16f472017-01-18 15:25:09 +02004034{
4035 int i;
4036 int j = 0;
4037
4038 for (i = 0; i < ARRAY_SIZE(basic_q_cnts); i++, j++) {
4039 names[j] = basic_q_cnts[i].name;
4040 offsets[j] = basic_q_cnts[i].offset;
4041 }
4042
4043 if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt)) {
4044 for (i = 0; i < ARRAY_SIZE(out_of_seq_q_cnts); i++, j++) {
4045 names[j] = out_of_seq_q_cnts[i].name;
4046 offsets[j] = out_of_seq_q_cnts[i].offset;
4047 }
4048 }
4049
4050 if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
4051 for (i = 0; i < ARRAY_SIZE(retrans_q_cnts); i++, j++) {
4052 names[j] = retrans_q_cnts[i].name;
4053 offsets[j] = retrans_q_cnts[i].offset;
4054 }
4055 }
Parav Pandite1f24a72017-04-16 07:29:29 +03004056
Parav Pandit58dcb602017-06-19 07:19:37 +03004057 if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters)) {
4058 for (i = 0; i < ARRAY_SIZE(extended_err_cnts); i++, j++) {
4059 names[j] = extended_err_cnts[i].name;
4060 offsets[j] = extended_err_cnts[i].offset;
4061 }
4062 }
4063
Parav Pandite1f24a72017-04-16 07:29:29 +03004064 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
4065 for (i = 0; i < ARRAY_SIZE(cong_cnts); i++, j++) {
4066 names[j] = cong_cnts[i].name;
4067 offsets[j] = cong_cnts[i].offset;
4068 }
4069 }
Mark Bloch0837e862016-06-17 15:10:55 +03004070}
4071
Parav Pandite1f24a72017-04-16 07:29:29 +03004072static int mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev)
Mark Bloch0837e862016-06-17 15:10:55 +03004073{
Daniel Jurgensaac44922018-01-04 17:25:40 +02004074 int err = 0;
Mark Bloch0837e862016-06-17 15:10:55 +03004075 int i;
Mark Bloch0837e862016-06-17 15:10:55 +03004076
4077 for (i = 0; i < dev->num_ports; i++) {
Daniel Jurgensaac44922018-01-04 17:25:40 +02004078 err = __mlx5_ib_alloc_counters(dev, &dev->port[i].cnts);
4079 if (err)
4080 goto err_alloc;
Kamal Heib7c16f472017-01-18 15:25:09 +02004081
Daniel Jurgensaac44922018-01-04 17:25:40 +02004082 mlx5_ib_fill_counters(dev, dev->port[i].cnts.names,
4083 dev->port[i].cnts.offsets);
4084
4085 err = mlx5_core_alloc_q_counter(dev->mdev,
4086 &dev->port[i].cnts.set_id);
4087 if (err) {
Mark Bloch0837e862016-06-17 15:10:55 +03004088 mlx5_ib_warn(dev,
4089 "couldn't allocate queue counter for port %d, err %d\n",
Daniel Jurgensaac44922018-01-04 17:25:40 +02004090 i + 1, err);
4091 goto err_alloc;
Mark Bloch0837e862016-06-17 15:10:55 +03004092 }
Daniel Jurgensaac44922018-01-04 17:25:40 +02004093 dev->port[i].cnts.set_id_valid = true;
Mark Bloch0837e862016-06-17 15:10:55 +03004094 }
4095
4096 return 0;
4097
Daniel Jurgensaac44922018-01-04 17:25:40 +02004098err_alloc:
4099 mlx5_ib_dealloc_counters(dev);
4100 return err;
Mark Bloch0837e862016-06-17 15:10:55 +03004101}
4102
Mark Bloch0ad17a82016-06-17 15:10:56 +03004103static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
4104 u8 port_num)
4105{
Kamal Heib7c16f472017-01-18 15:25:09 +02004106 struct mlx5_ib_dev *dev = to_mdev(ibdev);
4107 struct mlx5_ib_port *port = &dev->port[port_num - 1];
Mark Bloch0ad17a82016-06-17 15:10:56 +03004108
4109 /* We support only per port stats */
4110 if (port_num == 0)
4111 return NULL;
4112
Parav Pandite1f24a72017-04-16 07:29:29 +03004113 return rdma_alloc_hw_stats_struct(port->cnts.names,
4114 port->cnts.num_q_counters +
4115 port->cnts.num_cong_counters,
Mark Bloch0ad17a82016-06-17 15:10:56 +03004116 RDMA_HW_STATS_DEFAULT_LIFESPAN);
4117}
4118
Daniel Jurgensaac44922018-01-04 17:25:40 +02004119static int mlx5_ib_query_q_counters(struct mlx5_core_dev *mdev,
Parav Pandite1f24a72017-04-16 07:29:29 +03004120 struct mlx5_ib_port *port,
4121 struct rdma_hw_stats *stats)
4122{
4123 int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
4124 void *out;
4125 __be32 val;
4126 int ret, i;
4127
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03004128 out = kvzalloc(outlen, GFP_KERNEL);
Parav Pandite1f24a72017-04-16 07:29:29 +03004129 if (!out)
4130 return -ENOMEM;
4131
Daniel Jurgensaac44922018-01-04 17:25:40 +02004132 ret = mlx5_core_query_q_counter(mdev,
Parav Pandite1f24a72017-04-16 07:29:29 +03004133 port->cnts.set_id, 0,
4134 out, outlen);
4135 if (ret)
4136 goto free;
4137
4138 for (i = 0; i < port->cnts.num_q_counters; i++) {
4139 val = *(__be32 *)(out + port->cnts.offsets[i]);
4140 stats->value[i] = (u64)be32_to_cpu(val);
4141 }
4142
4143free:
4144 kvfree(out);
4145 return ret;
4146}
4147
Mark Bloch0ad17a82016-06-17 15:10:56 +03004148static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
4149 struct rdma_hw_stats *stats,
Kamal Heib7c16f472017-01-18 15:25:09 +02004150 u8 port_num, int index)
Mark Bloch0ad17a82016-06-17 15:10:56 +03004151{
4152 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Kamal Heib7c16f472017-01-18 15:25:09 +02004153 struct mlx5_ib_port *port = &dev->port[port_num - 1];
Daniel Jurgensaac44922018-01-04 17:25:40 +02004154 struct mlx5_core_dev *mdev;
Parav Pandite1f24a72017-04-16 07:29:29 +03004155 int ret, num_counters;
Daniel Jurgensaac44922018-01-04 17:25:40 +02004156 u8 mdev_port_num;
Mark Bloch0ad17a82016-06-17 15:10:56 +03004157
Kamal Heib7c16f472017-01-18 15:25:09 +02004158 if (!stats)
Parav Pandite1f24a72017-04-16 07:29:29 +03004159 return -EINVAL;
Mark Bloch0ad17a82016-06-17 15:10:56 +03004160
Daniel Jurgensaac44922018-01-04 17:25:40 +02004161 num_counters = port->cnts.num_q_counters + port->cnts.num_cong_counters;
4162
4163 /* q_counters are per IB device, query the master mdev */
4164 ret = mlx5_ib_query_q_counters(dev->mdev, port, stats);
Mark Bloch0ad17a82016-06-17 15:10:56 +03004165 if (ret)
Parav Pandite1f24a72017-04-16 07:29:29 +03004166 return ret;
Mark Bloch0ad17a82016-06-17 15:10:56 +03004167
Parav Pandite1f24a72017-04-16 07:29:29 +03004168 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
Daniel Jurgensaac44922018-01-04 17:25:40 +02004169 mdev = mlx5_ib_get_native_port_mdev(dev, port_num,
4170 &mdev_port_num);
4171 if (!mdev) {
4172 /* If port is not affiliated yet, its in down state
4173 * which doesn't have any counters yet, so it would be
4174 * zero. So no need to read from the HCA.
4175 */
4176 goto done;
4177 }
Majd Dibbiny71a0ff62017-12-21 17:38:26 +02004178 ret = mlx5_lag_query_cong_counters(dev->mdev,
4179 stats->value +
4180 port->cnts.num_q_counters,
4181 port->cnts.num_cong_counters,
4182 port->cnts.offsets +
4183 port->cnts.num_q_counters);
Daniel Jurgensaac44922018-01-04 17:25:40 +02004184
4185 mlx5_ib_put_native_port_mdev(dev, port_num);
Parav Pandite1f24a72017-04-16 07:29:29 +03004186 if (ret)
4187 return ret;
Mark Bloch0ad17a82016-06-17 15:10:56 +03004188 }
Kamal Heib7c16f472017-01-18 15:25:09 +02004189
Daniel Jurgensaac44922018-01-04 17:25:40 +02004190done:
Parav Pandite1f24a72017-04-16 07:29:29 +03004191 return num_counters;
Mark Bloch0ad17a82016-06-17 15:10:56 +03004192}
4193
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07004194static void mlx5_ib_free_rdma_netdev(struct net_device *netdev)
4195{
4196 return mlx5_rdma_netdev_free(netdev);
4197}
4198
Erez Shitrit693dfd52017-04-27 17:01:34 +03004199static struct net_device*
4200mlx5_ib_alloc_rdma_netdev(struct ib_device *hca,
4201 u8 port_num,
4202 enum rdma_netdev_t type,
4203 const char *name,
4204 unsigned char name_assign_type,
4205 void (*setup)(struct net_device *))
4206{
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07004207 struct net_device *netdev;
4208 struct rdma_netdev *rn;
4209
Erez Shitrit693dfd52017-04-27 17:01:34 +03004210 if (type != RDMA_NETDEV_IPOIB)
4211 return ERR_PTR(-EOPNOTSUPP);
4212
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07004213 netdev = mlx5_rdma_netdev_alloc(to_mdev(hca)->mdev, hca,
4214 name, setup);
4215 if (likely(!IS_ERR_OR_NULL(netdev))) {
4216 rn = netdev_priv(netdev);
4217 rn->free_rdma_netdev = mlx5_ib_free_rdma_netdev;
4218 }
4219 return netdev;
Erez Shitrit693dfd52017-04-27 17:01:34 +03004220}
4221
Maor Gottliebfe248c32017-05-30 10:29:14 +03004222static void delay_drop_debugfs_cleanup(struct mlx5_ib_dev *dev)
4223{
4224 if (!dev->delay_drop.dbg)
4225 return;
4226 debugfs_remove_recursive(dev->delay_drop.dbg->dir_debugfs);
4227 kfree(dev->delay_drop.dbg);
4228 dev->delay_drop.dbg = NULL;
4229}
4230
Maor Gottlieb03404e82017-05-30 10:29:13 +03004231static void cancel_delay_drop(struct mlx5_ib_dev *dev)
4232{
4233 if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
4234 return;
4235
4236 cancel_work_sync(&dev->delay_drop.delay_drop_work);
Maor Gottliebfe248c32017-05-30 10:29:14 +03004237 delay_drop_debugfs_cleanup(dev);
4238}
4239
4240static ssize_t delay_drop_timeout_read(struct file *filp, char __user *buf,
4241 size_t count, loff_t *pos)
4242{
4243 struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
4244 char lbuf[20];
4245 int len;
4246
4247 len = snprintf(lbuf, sizeof(lbuf), "%u\n", delay_drop->timeout);
4248 return simple_read_from_buffer(buf, count, pos, lbuf, len);
4249}
4250
4251static ssize_t delay_drop_timeout_write(struct file *filp, const char __user *buf,
4252 size_t count, loff_t *pos)
4253{
4254 struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
4255 u32 timeout;
4256 u32 var;
4257
4258 if (kstrtouint_from_user(buf, count, 0, &var))
4259 return -EFAULT;
4260
4261 timeout = min_t(u32, roundup(var, 100), MLX5_MAX_DELAY_DROP_TIMEOUT_MS *
4262 1000);
4263 if (timeout != var)
4264 mlx5_ib_dbg(delay_drop->dev, "Round delay drop timeout to %u usec\n",
4265 timeout);
4266
4267 delay_drop->timeout = timeout;
4268
4269 return count;
4270}
4271
4272static const struct file_operations fops_delay_drop_timeout = {
4273 .owner = THIS_MODULE,
4274 .open = simple_open,
4275 .write = delay_drop_timeout_write,
4276 .read = delay_drop_timeout_read,
4277};
4278
4279static int delay_drop_debugfs_init(struct mlx5_ib_dev *dev)
4280{
4281 struct mlx5_ib_dbg_delay_drop *dbg;
4282
4283 if (!mlx5_debugfs_root)
4284 return 0;
4285
4286 dbg = kzalloc(sizeof(*dbg), GFP_KERNEL);
4287 if (!dbg)
4288 return -ENOMEM;
4289
Sudip Mukherjeecbafad82017-09-18 12:28:48 +01004290 dev->delay_drop.dbg = dbg;
4291
Maor Gottliebfe248c32017-05-30 10:29:14 +03004292 dbg->dir_debugfs =
4293 debugfs_create_dir("delay_drop",
4294 dev->mdev->priv.dbg_root);
4295 if (!dbg->dir_debugfs)
Sudip Mukherjeecbafad82017-09-18 12:28:48 +01004296 goto out_debugfs;
Maor Gottliebfe248c32017-05-30 10:29:14 +03004297
4298 dbg->events_cnt_debugfs =
4299 debugfs_create_atomic_t("num_timeout_events", 0400,
4300 dbg->dir_debugfs,
4301 &dev->delay_drop.events_cnt);
4302 if (!dbg->events_cnt_debugfs)
4303 goto out_debugfs;
4304
4305 dbg->rqs_cnt_debugfs =
4306 debugfs_create_atomic_t("num_rqs", 0400,
4307 dbg->dir_debugfs,
4308 &dev->delay_drop.rqs_cnt);
4309 if (!dbg->rqs_cnt_debugfs)
4310 goto out_debugfs;
4311
4312 dbg->timeout_debugfs =
4313 debugfs_create_file("timeout", 0600,
4314 dbg->dir_debugfs,
4315 &dev->delay_drop,
4316 &fops_delay_drop_timeout);
4317 if (!dbg->timeout_debugfs)
4318 goto out_debugfs;
4319
4320 return 0;
4321
4322out_debugfs:
4323 delay_drop_debugfs_cleanup(dev);
4324 return -ENOMEM;
Maor Gottlieb03404e82017-05-30 10:29:13 +03004325}
4326
4327static void init_delay_drop(struct mlx5_ib_dev *dev)
4328{
4329 if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
4330 return;
4331
4332 mutex_init(&dev->delay_drop.lock);
4333 dev->delay_drop.dev = dev;
4334 dev->delay_drop.activate = false;
4335 dev->delay_drop.timeout = MLX5_MAX_DELAY_DROP_TIMEOUT_MS * 1000;
4336 INIT_WORK(&dev->delay_drop.delay_drop_work, delay_drop_handler);
Maor Gottliebfe248c32017-05-30 10:29:14 +03004337 atomic_set(&dev->delay_drop.rqs_cnt, 0);
4338 atomic_set(&dev->delay_drop.events_cnt, 0);
4339
4340 if (delay_drop_debugfs_init(dev))
4341 mlx5_ib_warn(dev, "Failed to init delay drop debugfs\n");
Maor Gottlieb03404e82017-05-30 10:29:13 +03004342}
4343
Leon Romanovsky84305d712017-08-17 15:50:53 +03004344static const struct cpumask *
4345mlx5_ib_get_vector_affinity(struct ib_device *ibdev, int comp_vector)
Sagi Grimberg40b24402017-07-13 11:09:42 +03004346{
4347 struct mlx5_ib_dev *dev = to_mdev(ibdev);
4348
4349 return mlx5_get_vector_affinity(dev->mdev, comp_vector);
4350}
4351
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004352/* The mlx5_ib_multiport_mutex should be held when calling this function */
4353static void mlx5_ib_unbind_slave_port(struct mlx5_ib_dev *ibdev,
4354 struct mlx5_ib_multiport_info *mpi)
4355{
4356 u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
4357 struct mlx5_ib_port *port = &ibdev->port[port_num];
4358 int comps;
4359 int err;
4360 int i;
4361
Parav Pandita9e546e2018-01-04 17:25:39 +02004362 mlx5_ib_cleanup_cong_debugfs(ibdev, port_num);
4363
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004364 spin_lock(&port->mp.mpi_lock);
4365 if (!mpi->ibdev) {
4366 spin_unlock(&port->mp.mpi_lock);
4367 return;
4368 }
4369 mpi->ibdev = NULL;
4370
4371 spin_unlock(&port->mp.mpi_lock);
4372 mlx5_remove_netdev_notifier(ibdev, port_num);
4373 spin_lock(&port->mp.mpi_lock);
4374
4375 comps = mpi->mdev_refcnt;
4376 if (comps) {
4377 mpi->unaffiliate = true;
4378 init_completion(&mpi->unref_comp);
4379 spin_unlock(&port->mp.mpi_lock);
4380
4381 for (i = 0; i < comps; i++)
4382 wait_for_completion(&mpi->unref_comp);
4383
4384 spin_lock(&port->mp.mpi_lock);
4385 mpi->unaffiliate = false;
4386 }
4387
4388 port->mp.mpi = NULL;
4389
4390 list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
4391
4392 spin_unlock(&port->mp.mpi_lock);
4393
4394 err = mlx5_nic_vport_unaffiliate_multiport(mpi->mdev);
4395
4396 mlx5_ib_dbg(ibdev, "unaffiliated port %d\n", port_num + 1);
4397 /* Log an error, still needed to cleanup the pointers and add
4398 * it back to the list.
4399 */
4400 if (err)
4401 mlx5_ib_err(ibdev, "Failed to unaffiliate port %u\n",
4402 port_num + 1);
4403
4404 ibdev->roce[port_num].last_port_state = IB_PORT_DOWN;
4405}
4406
4407/* The mlx5_ib_multiport_mutex should be held when calling this function */
4408static bool mlx5_ib_bind_slave_port(struct mlx5_ib_dev *ibdev,
4409 struct mlx5_ib_multiport_info *mpi)
4410{
4411 u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
4412 int err;
4413
4414 spin_lock(&ibdev->port[port_num].mp.mpi_lock);
4415 if (ibdev->port[port_num].mp.mpi) {
4416 mlx5_ib_warn(ibdev, "port %d already affiliated.\n",
4417 port_num + 1);
4418 spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
4419 return false;
4420 }
4421
4422 ibdev->port[port_num].mp.mpi = mpi;
4423 mpi->ibdev = ibdev;
4424 spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
4425
4426 err = mlx5_nic_vport_affiliate_multiport(ibdev->mdev, mpi->mdev);
4427 if (err)
4428 goto unbind;
4429
4430 err = get_port_caps(ibdev, mlx5_core_native_port_num(mpi->mdev));
4431 if (err)
4432 goto unbind;
4433
4434 err = mlx5_add_netdev_notifier(ibdev, port_num);
4435 if (err) {
4436 mlx5_ib_err(ibdev, "failed adding netdev notifier for port %u\n",
4437 port_num + 1);
4438 goto unbind;
4439 }
4440
Parav Pandita9e546e2018-01-04 17:25:39 +02004441 err = mlx5_ib_init_cong_debugfs(ibdev, port_num);
4442 if (err)
4443 goto unbind;
4444
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004445 return true;
4446
4447unbind:
4448 mlx5_ib_unbind_slave_port(ibdev, mpi);
4449 return false;
4450}
4451
4452static int mlx5_ib_init_multiport_master(struct mlx5_ib_dev *dev)
4453{
4454 int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
4455 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
4456 port_num + 1);
4457 struct mlx5_ib_multiport_info *mpi;
4458 int err;
4459 int i;
4460
4461 if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
4462 return 0;
4463
4464 err = mlx5_query_nic_vport_system_image_guid(dev->mdev,
4465 &dev->sys_image_guid);
4466 if (err)
4467 return err;
4468
4469 err = mlx5_nic_vport_enable_roce(dev->mdev);
4470 if (err)
4471 return err;
4472
4473 mutex_lock(&mlx5_ib_multiport_mutex);
4474 for (i = 0; i < dev->num_ports; i++) {
4475 bool bound = false;
4476
4477 /* build a stub multiport info struct for the native port. */
4478 if (i == port_num) {
4479 mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
4480 if (!mpi) {
4481 mutex_unlock(&mlx5_ib_multiport_mutex);
4482 mlx5_nic_vport_disable_roce(dev->mdev);
4483 return -ENOMEM;
4484 }
4485
4486 mpi->is_master = true;
4487 mpi->mdev = dev->mdev;
4488 mpi->sys_image_guid = dev->sys_image_guid;
4489 dev->port[i].mp.mpi = mpi;
4490 mpi->ibdev = dev;
4491 mpi = NULL;
4492 continue;
4493 }
4494
4495 list_for_each_entry(mpi, &mlx5_ib_unaffiliated_port_list,
4496 list) {
4497 if (dev->sys_image_guid == mpi->sys_image_guid &&
4498 (mlx5_core_native_port_num(mpi->mdev) - 1) == i) {
4499 bound = mlx5_ib_bind_slave_port(dev, mpi);
4500 }
4501
4502 if (bound) {
4503 dev_dbg(&mpi->mdev->pdev->dev, "removing port from unaffiliated list.\n");
4504 mlx5_ib_dbg(dev, "port %d bound\n", i + 1);
4505 list_del(&mpi->list);
4506 break;
4507 }
4508 }
4509 if (!bound) {
4510 get_port_caps(dev, i + 1);
4511 mlx5_ib_dbg(dev, "no free port found for port %d\n",
4512 i + 1);
4513 }
4514 }
4515
4516 list_add_tail(&dev->ib_dev_list, &mlx5_ib_dev_list);
4517 mutex_unlock(&mlx5_ib_multiport_mutex);
4518 return err;
4519}
4520
4521static void mlx5_ib_cleanup_multiport_master(struct mlx5_ib_dev *dev)
4522{
4523 int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
4524 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
4525 port_num + 1);
4526 int i;
4527
4528 if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
4529 return;
4530
4531 mutex_lock(&mlx5_ib_multiport_mutex);
4532 for (i = 0; i < dev->num_ports; i++) {
4533 if (dev->port[i].mp.mpi) {
4534 /* Destroy the native port stub */
4535 if (i == port_num) {
4536 kfree(dev->port[i].mp.mpi);
4537 dev->port[i].mp.mpi = NULL;
4538 } else {
4539 mlx5_ib_dbg(dev, "unbinding port_num: %d\n", i + 1);
4540 mlx5_ib_unbind_slave_port(dev, dev->port[i].mp.mpi);
4541 }
4542 }
4543 }
4544
4545 mlx5_ib_dbg(dev, "removing from devlist\n");
4546 list_del(&dev->ib_dev_list);
4547 mutex_unlock(&mlx5_ib_multiport_mutex);
4548
4549 mlx5_nic_vport_disable_roce(dev->mdev);
4550}
4551
Mark Blochb5ca15a2018-01-23 11:16:30 +00004552void mlx5_ib_stage_init_cleanup(struct mlx5_ib_dev *dev)
Eli Cohene126ba92013-07-07 17:25:49 +03004553{
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004554 mlx5_ib_cleanup_multiport_master(dev);
Mark Bloch3cc297d2018-01-01 13:07:03 +02004555#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
4556 cleanup_srcu_struct(&dev->mr_srcu);
4557#endif
Mark Bloch16c19752018-01-01 13:06:58 +02004558 kfree(dev->port);
4559}
4560
Mark Blochb5ca15a2018-01-23 11:16:30 +00004561int mlx5_ib_stage_init_init(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02004562{
4563 struct mlx5_core_dev *mdev = dev->mdev;
Aviv Heller4babcf92016-09-18 20:48:03 +03004564 const char *name;
Eli Cohene126ba92013-07-07 17:25:49 +03004565 int err;
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004566 int i;
Eli Cohene126ba92013-07-07 17:25:49 +03004567
Daniel Jurgens508562d2018-01-04 17:25:34 +02004568 dev->port = kcalloc(dev->num_ports, sizeof(*dev->port),
Mark Bloch0837e862016-06-17 15:10:55 +03004569 GFP_KERNEL);
4570 if (!dev->port)
Mark Bloch16c19752018-01-01 13:06:58 +02004571 return -ENOMEM;
Mark Bloch0837e862016-06-17 15:10:55 +03004572
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004573 for (i = 0; i < dev->num_ports; i++) {
4574 spin_lock_init(&dev->port[i].mp.mpi_lock);
4575 rwlock_init(&dev->roce[i].netdev_lock);
4576 }
4577
4578 err = mlx5_ib_init_multiport_master(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03004579 if (err)
Mark Bloch0837e862016-06-17 15:10:55 +03004580 goto err_free_port;
Eli Cohene126ba92013-07-07 17:25:49 +03004581
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004582 if (!mlx5_core_mp_enabled(mdev)) {
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004583 for (i = 1; i <= dev->num_ports; i++) {
4584 err = get_port_caps(dev, i);
4585 if (err)
4586 break;
4587 }
4588 } else {
4589 err = get_port_caps(dev, mlx5_core_native_port_num(mdev));
4590 }
4591 if (err)
4592 goto err_mp;
4593
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03004594 if (mlx5_use_mad_ifc(dev))
4595 get_ext_port_caps(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03004596
Aviv Heller4babcf92016-09-18 20:48:03 +03004597 if (!mlx5_lag_is_active(mdev))
4598 name = "mlx5_%d";
4599 else
4600 name = "mlx5_bond_%d";
4601
4602 strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +03004603 dev->ib_dev.owner = THIS_MODULE;
4604 dev->ib_dev.node_type = RDMA_NODE_IB_CA;
Sagi Grimbergc6790aa2015-09-24 10:34:23 +03004605 dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
Daniel Jurgens508562d2018-01-04 17:25:34 +02004606 dev->ib_dev.phys_port_cnt = dev->num_ports;
Saeed Mahameed233d05d2015-04-02 17:07:32 +03004607 dev->ib_dev.num_comp_vectors =
4608 dev->mdev->priv.eq_table.num_comp_vectors;
Bart Van Assche9b0c2892017-01-20 13:04:21 -08004609 dev->ib_dev.dev.parent = &mdev->pdev->dev;
Eli Cohene126ba92013-07-07 17:25:49 +03004610
Mark Bloch3cc297d2018-01-01 13:07:03 +02004611 mutex_init(&dev->cap_mask_mutex);
4612 INIT_LIST_HEAD(&dev->qp_list);
4613 spin_lock_init(&dev->reset_flow_resource_lock);
4614
4615#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
4616 err = init_srcu_struct(&dev->mr_srcu);
4617 if (err)
4618 goto err_free_port;
4619#endif
4620
Mark Bloch16c19752018-01-01 13:06:58 +02004621 return 0;
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004622err_mp:
4623 mlx5_ib_cleanup_multiport_master(dev);
Mark Bloch16c19752018-01-01 13:06:58 +02004624
4625err_free_port:
4626 kfree(dev->port);
4627
4628 return -ENOMEM;
4629}
4630
Mark Bloch9a4ca382018-01-16 14:42:35 +00004631static int mlx5_ib_stage_flow_db_init(struct mlx5_ib_dev *dev)
4632{
4633 dev->flow_db = kzalloc(sizeof(*dev->flow_db), GFP_KERNEL);
4634
4635 if (!dev->flow_db)
4636 return -ENOMEM;
4637
4638 mutex_init(&dev->flow_db->lock);
4639
4640 return 0;
4641}
4642
Mark Blochb5ca15a2018-01-23 11:16:30 +00004643int mlx5_ib_stage_rep_flow_db_init(struct mlx5_ib_dev *dev)
4644{
4645 struct mlx5_ib_dev *nic_dev;
4646
4647 nic_dev = mlx5_ib_get_uplink_ibdev(dev->mdev->priv.eswitch);
4648
4649 if (!nic_dev)
4650 return -EINVAL;
4651
4652 dev->flow_db = nic_dev->flow_db;
4653
4654 return 0;
4655}
4656
Mark Bloch9a4ca382018-01-16 14:42:35 +00004657static void mlx5_ib_stage_flow_db_cleanup(struct mlx5_ib_dev *dev)
4658{
4659 kfree(dev->flow_db);
4660}
4661
Mark Blochb5ca15a2018-01-23 11:16:30 +00004662int mlx5_ib_stage_caps_init(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02004663{
4664 struct mlx5_core_dev *mdev = dev->mdev;
Mark Bloch16c19752018-01-01 13:06:58 +02004665 int err;
4666
Eli Cohene126ba92013-07-07 17:25:49 +03004667 dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
4668 dev->ib_dev.uverbs_cmd_mask =
4669 (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
4670 (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
4671 (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
4672 (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
4673 (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
Moni Shoua41c450f2016-11-23 08:23:26 +02004674 (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
4675 (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
Eli Cohene126ba92013-07-07 17:25:49 +03004676 (1ull << IB_USER_VERBS_CMD_REG_MR) |
Noa Osherovich56e11d62016-02-29 16:46:51 +02004677 (1ull << IB_USER_VERBS_CMD_REREG_MR) |
Eli Cohene126ba92013-07-07 17:25:49 +03004678 (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
4679 (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
4680 (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
4681 (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
4682 (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
4683 (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
4684 (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
4685 (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
4686 (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
4687 (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
4688 (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
4689 (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
4690 (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
4691 (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
4692 (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
4693 (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
4694 (1ull << IB_USER_VERBS_CMD_OPEN_QP);
Haggai Eran1707cb42015-02-08 13:28:52 +02004695 dev->ib_dev.uverbs_ex_cmd_mask =
Matan Barakd4584dd2016-01-28 17:51:46 +02004696 (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
4697 (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
Bodong Wang7d29f342016-12-01 13:43:16 +02004698 (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP) |
Yonatan Cohenb0e9df62017-11-13 10:51:15 +02004699 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP) |
4700 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_CQ);
Eli Cohene126ba92013-07-07 17:25:49 +03004701
4702 dev->ib_dev.query_device = mlx5_ib_query_device;
Achiad Shochatebd61f62015-12-23 18:47:16 +02004703 dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
Eli Cohene126ba92013-07-07 17:25:49 +03004704 dev->ib_dev.query_gid = mlx5_ib_query_gid;
Achiad Shochat3cca2602015-12-23 18:47:23 +02004705 dev->ib_dev.add_gid = mlx5_ib_add_gid;
4706 dev->ib_dev.del_gid = mlx5_ib_del_gid;
Eli Cohene126ba92013-07-07 17:25:49 +03004707 dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
4708 dev->ib_dev.modify_device = mlx5_ib_modify_device;
4709 dev->ib_dev.modify_port = mlx5_ib_modify_port;
4710 dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
4711 dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
4712 dev->ib_dev.mmap = mlx5_ib_mmap;
4713 dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
4714 dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
4715 dev->ib_dev.create_ah = mlx5_ib_create_ah;
4716 dev->ib_dev.query_ah = mlx5_ib_query_ah;
4717 dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
4718 dev->ib_dev.create_srq = mlx5_ib_create_srq;
4719 dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
4720 dev->ib_dev.query_srq = mlx5_ib_query_srq;
4721 dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
4722 dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
4723 dev->ib_dev.create_qp = mlx5_ib_create_qp;
4724 dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
4725 dev->ib_dev.query_qp = mlx5_ib_query_qp;
4726 dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
4727 dev->ib_dev.post_send = mlx5_ib_post_send;
4728 dev->ib_dev.post_recv = mlx5_ib_post_recv;
4729 dev->ib_dev.create_cq = mlx5_ib_create_cq;
4730 dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
4731 dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
4732 dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
4733 dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
4734 dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
4735 dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
4736 dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
Noa Osherovich56e11d62016-02-29 16:46:51 +02004737 dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
Eli Cohene126ba92013-07-07 17:25:49 +03004738 dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
4739 dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
4740 dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
4741 dev->ib_dev.process_mad = mlx5_ib_process_mad;
Sagi Grimberg9bee1782015-07-30 10:32:35 +03004742 dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03004743 dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02004744 dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
Ira Weinyc7342822016-06-15 02:22:01 -04004745 dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
Sagi Grimberg40b24402017-07-13 11:09:42 +03004746 dev->ib_dev.get_vector_affinity = mlx5_ib_get_vector_affinity;
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07004747 if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads))
Alex Vesker022d0382017-06-14 09:59:06 +03004748 dev->ib_dev.alloc_rdma_netdev = mlx5_ib_alloc_rdma_netdev;
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07004749
Eli Coheneff901d2016-03-11 22:58:42 +02004750 if (mlx5_core_is_pf(mdev)) {
4751 dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
4752 dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
4753 dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
4754 dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
4755 }
Eli Cohene126ba92013-07-07 17:25:49 +03004756
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03004757 dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
4758
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03004759 dev->umr_fence = mlx5_get_umr_fence(MLX5_CAP_GEN(mdev, umr_fence));
4760
Matan Barakd2370e02016-02-29 18:05:30 +02004761 if (MLX5_CAP_GEN(mdev, imaicl)) {
4762 dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
4763 dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
4764 dev->ib_dev.uverbs_cmd_mask |=
4765 (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
4766 (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
4767 }
4768
Saeed Mahameed938fe832015-05-28 22:28:41 +03004769 if (MLX5_CAP_GEN(mdev, xrc)) {
Eli Cohene126ba92013-07-07 17:25:49 +03004770 dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
4771 dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
4772 dev->ib_dev.uverbs_cmd_mask |=
4773 (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
4774 (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
4775 }
4776
Yishai Hadas81e30882017-06-08 16:15:09 +03004777 dev->ib_dev.create_flow = mlx5_ib_create_flow;
4778 dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
4779 dev->ib_dev.uverbs_ex_cmd_mask |=
4780 (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
4781 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW);
4782
Eli Cohene126ba92013-07-07 17:25:49 +03004783 err = init_node_data(dev);
4784 if (err)
Mark Bloch16c19752018-01-01 13:06:58 +02004785 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03004786
Mark Blochc8b89922018-01-01 13:07:02 +02004787 if ((MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_ETH) &&
Jason Gunthorpee7996a92018-01-29 13:26:40 -07004788 (MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) ||
4789 MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
Mark Blochc8b89922018-01-01 13:07:02 +02004790 mutex_init(&dev->lb_mutex);
4791
Mark Bloch16c19752018-01-01 13:06:58 +02004792 return 0;
4793}
4794
Mark Bloch8e6efa32017-11-06 12:22:13 +00004795static int mlx5_ib_stage_non_default_cb(struct mlx5_ib_dev *dev)
4796{
4797 dev->ib_dev.get_port_immutable = mlx5_port_immutable;
4798 dev->ib_dev.query_port = mlx5_ib_query_port;
4799
4800 return 0;
4801}
4802
Mark Blochb5ca15a2018-01-23 11:16:30 +00004803int mlx5_ib_stage_rep_non_default_cb(struct mlx5_ib_dev *dev)
Mark Bloch8e6efa32017-11-06 12:22:13 +00004804{
4805 dev->ib_dev.get_port_immutable = mlx5_port_rep_immutable;
4806 dev->ib_dev.query_port = mlx5_ib_rep_query_port;
4807
4808 return 0;
4809}
4810
4811static int mlx5_ib_stage_common_roce_init(struct mlx5_ib_dev *dev,
4812 u8 port_num)
4813{
4814 int i;
4815
4816 for (i = 0; i < dev->num_ports; i++) {
4817 dev->roce[i].dev = dev;
4818 dev->roce[i].native_port_num = i + 1;
4819 dev->roce[i].last_port_state = IB_PORT_DOWN;
4820 }
4821
4822 dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
4823 dev->ib_dev.create_wq = mlx5_ib_create_wq;
4824 dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
4825 dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
4826 dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
4827 dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
4828
4829 dev->ib_dev.uverbs_ex_cmd_mask |=
4830 (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
4831 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
4832 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
4833 (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
4834 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
4835
4836 return mlx5_add_netdev_notifier(dev, port_num);
4837}
4838
4839static void mlx5_ib_stage_common_roce_cleanup(struct mlx5_ib_dev *dev)
4840{
4841 u8 port_num = mlx5_core_native_port_num(dev->mdev) - 1;
4842
4843 mlx5_remove_netdev_notifier(dev, port_num);
4844}
4845
4846int mlx5_ib_stage_rep_roce_init(struct mlx5_ib_dev *dev)
4847{
4848 struct mlx5_core_dev *mdev = dev->mdev;
4849 enum rdma_link_layer ll;
4850 int port_type_cap;
4851 int err = 0;
4852 u8 port_num;
4853
4854 port_num = mlx5_core_native_port_num(dev->mdev) - 1;
4855 port_type_cap = MLX5_CAP_GEN(mdev, port_type);
4856 ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
4857
4858 if (ll == IB_LINK_LAYER_ETHERNET)
4859 err = mlx5_ib_stage_common_roce_init(dev, port_num);
4860
4861 return err;
4862}
4863
4864void mlx5_ib_stage_rep_roce_cleanup(struct mlx5_ib_dev *dev)
4865{
4866 mlx5_ib_stage_common_roce_cleanup(dev);
4867}
4868
Mark Bloch16c19752018-01-01 13:06:58 +02004869static int mlx5_ib_stage_roce_init(struct mlx5_ib_dev *dev)
4870{
4871 struct mlx5_core_dev *mdev = dev->mdev;
4872 enum rdma_link_layer ll;
4873 int port_type_cap;
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004874 u8 port_num;
Mark Bloch16c19752018-01-01 13:06:58 +02004875 int err;
4876
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004877 port_num = mlx5_core_native_port_num(dev->mdev) - 1;
Mark Bloch16c19752018-01-01 13:06:58 +02004878 port_type_cap = MLX5_CAP_GEN(mdev, port_type);
4879 ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
4880
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004881 if (ll == IB_LINK_LAYER_ETHERNET) {
Mark Bloch8e6efa32017-11-06 12:22:13 +00004882 err = mlx5_ib_stage_common_roce_init(dev, port_num);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004883 if (err)
Mark Bloch16c19752018-01-01 13:06:58 +02004884 return err;
Mark Bloch8e6efa32017-11-06 12:22:13 +00004885
4886 err = mlx5_enable_eth(dev, port_num);
4887 if (err)
4888 goto cleanup;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004889 }
4890
Mark Bloch16c19752018-01-01 13:06:58 +02004891 return 0;
Mark Bloch8e6efa32017-11-06 12:22:13 +00004892cleanup:
4893 mlx5_ib_stage_common_roce_cleanup(dev);
4894
4895 return err;
Mark Bloch16c19752018-01-01 13:06:58 +02004896}
Eli Cohene126ba92013-07-07 17:25:49 +03004897
Mark Bloch16c19752018-01-01 13:06:58 +02004898static void mlx5_ib_stage_roce_cleanup(struct mlx5_ib_dev *dev)
4899{
4900 struct mlx5_core_dev *mdev = dev->mdev;
4901 enum rdma_link_layer ll;
4902 int port_type_cap;
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004903 u8 port_num;
Eli Cohene126ba92013-07-07 17:25:49 +03004904
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004905 port_num = mlx5_core_native_port_num(dev->mdev) - 1;
Mark Bloch16c19752018-01-01 13:06:58 +02004906 port_type_cap = MLX5_CAP_GEN(mdev, port_type);
4907 ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
4908
4909 if (ll == IB_LINK_LAYER_ETHERNET) {
4910 mlx5_disable_eth(dev);
Mark Bloch8e6efa32017-11-06 12:22:13 +00004911 mlx5_ib_stage_common_roce_cleanup(dev);
Kamal Heib45bded22017-01-18 14:10:32 +02004912 }
Mark Bloch16c19752018-01-01 13:06:58 +02004913}
Haggai Eran6aec21f2014-12-11 17:04:23 +02004914
Mark Blochb5ca15a2018-01-23 11:16:30 +00004915int mlx5_ib_stage_dev_res_init(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02004916{
4917 return create_dev_resources(&dev->devr);
4918}
Parav Pandit4a2da0b2017-05-30 10:05:15 +03004919
Mark Blochb5ca15a2018-01-23 11:16:30 +00004920void mlx5_ib_stage_dev_res_cleanup(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02004921{
4922 destroy_dev_resources(&dev->devr);
4923}
4924
4925static int mlx5_ib_stage_odp_init(struct mlx5_ib_dev *dev)
4926{
Mark Bloch07321b32018-01-01 13:07:00 +02004927 mlx5_ib_internal_fill_odp_caps(dev);
4928
Mark Bloch16c19752018-01-01 13:06:58 +02004929 return mlx5_ib_odp_init_one(dev);
4930}
4931
Mark Blochb5ca15a2018-01-23 11:16:30 +00004932int mlx5_ib_stage_counters_init(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02004933{
Mark Bloch5e1e7612018-01-01 13:07:01 +02004934 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
4935 dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
4936 dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
4937
4938 return mlx5_ib_alloc_counters(dev);
4939 }
Mark Bloch16c19752018-01-01 13:06:58 +02004940
4941 return 0;
4942}
4943
Mark Blochb5ca15a2018-01-23 11:16:30 +00004944void mlx5_ib_stage_counters_cleanup(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02004945{
4946 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
4947 mlx5_ib_dealloc_counters(dev);
4948}
4949
4950static int mlx5_ib_stage_cong_debugfs_init(struct mlx5_ib_dev *dev)
4951{
Parav Pandita9e546e2018-01-04 17:25:39 +02004952 return mlx5_ib_init_cong_debugfs(dev,
4953 mlx5_core_native_port_num(dev->mdev) - 1);
Mark Bloch16c19752018-01-01 13:06:58 +02004954}
4955
4956static void mlx5_ib_stage_cong_debugfs_cleanup(struct mlx5_ib_dev *dev)
4957{
Parav Pandita9e546e2018-01-04 17:25:39 +02004958 mlx5_ib_cleanup_cong_debugfs(dev,
4959 mlx5_core_native_port_num(dev->mdev) - 1);
Mark Bloch16c19752018-01-01 13:06:58 +02004960}
4961
4962static int mlx5_ib_stage_uar_init(struct mlx5_ib_dev *dev)
4963{
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004964 dev->mdev->priv.uar = mlx5_get_uars_page(dev->mdev);
4965 if (!dev->mdev->priv.uar)
Mark Bloch16c19752018-01-01 13:06:58 +02004966 return -ENOMEM;
4967 return 0;
4968}
4969
4970static void mlx5_ib_stage_uar_cleanup(struct mlx5_ib_dev *dev)
4971{
4972 mlx5_put_uars_page(dev->mdev, dev->mdev->priv.uar);
4973}
4974
Mark Blochb5ca15a2018-01-23 11:16:30 +00004975int mlx5_ib_stage_bfrag_init(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02004976{
4977 int err;
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004978
4979 err = mlx5_alloc_bfreg(dev->mdev, &dev->bfreg, false, false);
4980 if (err)
Mark Bloch16c19752018-01-01 13:06:58 +02004981 return err;
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004982
4983 err = mlx5_alloc_bfreg(dev->mdev, &dev->fp_bfreg, false, true);
4984 if (err)
Mark Bloch16c19752018-01-01 13:06:58 +02004985 mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004986
Mark Bloch16c19752018-01-01 13:06:58 +02004987 return err;
4988}
Mark Bloch0837e862016-06-17 15:10:55 +03004989
Mark Blochb5ca15a2018-01-23 11:16:30 +00004990void mlx5_ib_stage_bfrag_cleanup(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02004991{
4992 mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
4993 mlx5_free_bfreg(dev->mdev, &dev->bfreg);
4994}
Eli Cohene126ba92013-07-07 17:25:49 +03004995
Mark Blochb5ca15a2018-01-23 11:16:30 +00004996int mlx5_ib_stage_ib_reg_init(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02004997{
4998 return ib_register_device(&dev->ib_dev, NULL);
4999}
5000
Doug Ledford2d873442018-03-14 18:49:12 -04005001void mlx5_ib_stage_pre_ib_reg_umr_cleanup(struct mlx5_ib_dev *dev)
Mark Bloch42cea832018-03-14 09:14:15 +02005002{
5003 destroy_umrc_res(dev);
5004}
5005
Mark Blochb5ca15a2018-01-23 11:16:30 +00005006void mlx5_ib_stage_ib_reg_cleanup(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02005007{
5008 ib_unregister_device(&dev->ib_dev);
5009}
5010
Doug Ledford2d873442018-03-14 18:49:12 -04005011int mlx5_ib_stage_post_ib_reg_umr_init(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02005012{
5013 return create_umr_res(dev);
5014}
5015
Mark Bloch16c19752018-01-01 13:06:58 +02005016static int mlx5_ib_stage_delay_drop_init(struct mlx5_ib_dev *dev)
5017{
Maor Gottlieb03404e82017-05-30 10:29:13 +03005018 init_delay_drop(dev);
5019
Mark Bloch16c19752018-01-01 13:06:58 +02005020 return 0;
5021}
5022
5023static void mlx5_ib_stage_delay_drop_cleanup(struct mlx5_ib_dev *dev)
5024{
5025 cancel_delay_drop(dev);
5026}
5027
Mark Blochb5ca15a2018-01-23 11:16:30 +00005028int mlx5_ib_stage_class_attr_init(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02005029{
5030 int err;
5031 int i;
5032
Eli Cohene126ba92013-07-07 17:25:49 +03005033 for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
Wei Yongjun281d1a92013-07-30 07:54:26 +08005034 err = device_create_file(&dev->ib_dev.dev,
5035 mlx5_class_attributes[i]);
5036 if (err)
Mark Bloch16c19752018-01-01 13:06:58 +02005037 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03005038 }
5039
Mark Bloch16c19752018-01-01 13:06:58 +02005040 return 0;
5041}
5042
Mark Blochfc385b7a2018-01-16 14:34:48 +00005043static int mlx5_ib_stage_rep_reg_init(struct mlx5_ib_dev *dev)
5044{
5045 mlx5_ib_register_vport_reps(dev);
5046
5047 return 0;
5048}
5049
5050static void mlx5_ib_stage_rep_reg_cleanup(struct mlx5_ib_dev *dev)
5051{
5052 mlx5_ib_unregister_vport_reps(dev);
5053}
5054
Mark Blochb5ca15a2018-01-23 11:16:30 +00005055void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
5056 const struct mlx5_ib_profile *profile,
5057 int stage)
Mark Bloch16c19752018-01-01 13:06:58 +02005058{
5059 /* Number of stages to cleanup */
5060 while (stage) {
5061 stage--;
5062 if (profile->stage[stage].cleanup)
5063 profile->stage[stage].cleanup(dev);
5064 }
5065
5066 ib_dealloc_device((struct ib_device *)dev);
5067}
5068
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005069static void *mlx5_ib_add_slave_port(struct mlx5_core_dev *mdev, u8 port_num);
5070
Mark Blochb5ca15a2018-01-23 11:16:30 +00005071void *__mlx5_ib_add(struct mlx5_ib_dev *dev,
5072 const struct mlx5_ib_profile *profile)
Mark Bloch16c19752018-01-01 13:06:58 +02005073{
Mark Bloch16c19752018-01-01 13:06:58 +02005074 int err;
5075 int i;
5076
5077 printk_once(KERN_INFO "%s", mlx5_version);
5078
Mark Bloch16c19752018-01-01 13:06:58 +02005079 for (i = 0; i < MLX5_IB_STAGE_MAX; i++) {
5080 if (profile->stage[i].init) {
5081 err = profile->stage[i].init(dev);
5082 if (err)
5083 goto err_out;
5084 }
5085 }
5086
5087 dev->profile = profile;
Eli Cohene126ba92013-07-07 17:25:49 +03005088 dev->ib_active = true;
5089
Jack Morgenstein9603b612014-07-28 23:30:22 +03005090 return dev;
Eli Cohene126ba92013-07-07 17:25:49 +03005091
Mark Bloch16c19752018-01-01 13:06:58 +02005092err_out:
5093 __mlx5_ib_remove(dev, profile, i);
Eli Cohene126ba92013-07-07 17:25:49 +03005094
Jack Morgenstein9603b612014-07-28 23:30:22 +03005095 return NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03005096}
5097
Mark Bloch16c19752018-01-01 13:06:58 +02005098static const struct mlx5_ib_profile pf_profile = {
5099 STAGE_CREATE(MLX5_IB_STAGE_INIT,
5100 mlx5_ib_stage_init_init,
5101 mlx5_ib_stage_init_cleanup),
Mark Bloch9a4ca382018-01-16 14:42:35 +00005102 STAGE_CREATE(MLX5_IB_STAGE_FLOW_DB,
5103 mlx5_ib_stage_flow_db_init,
5104 mlx5_ib_stage_flow_db_cleanup),
Mark Bloch16c19752018-01-01 13:06:58 +02005105 STAGE_CREATE(MLX5_IB_STAGE_CAPS,
5106 mlx5_ib_stage_caps_init,
5107 NULL),
Mark Bloch8e6efa32017-11-06 12:22:13 +00005108 STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB,
5109 mlx5_ib_stage_non_default_cb,
5110 NULL),
Mark Bloch16c19752018-01-01 13:06:58 +02005111 STAGE_CREATE(MLX5_IB_STAGE_ROCE,
5112 mlx5_ib_stage_roce_init,
5113 mlx5_ib_stage_roce_cleanup),
5114 STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
5115 mlx5_ib_stage_dev_res_init,
5116 mlx5_ib_stage_dev_res_cleanup),
5117 STAGE_CREATE(MLX5_IB_STAGE_ODP,
5118 mlx5_ib_stage_odp_init,
Mark Bloch3cc297d2018-01-01 13:07:03 +02005119 NULL),
Mark Bloch16c19752018-01-01 13:06:58 +02005120 STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
5121 mlx5_ib_stage_counters_init,
5122 mlx5_ib_stage_counters_cleanup),
5123 STAGE_CREATE(MLX5_IB_STAGE_CONG_DEBUGFS,
5124 mlx5_ib_stage_cong_debugfs_init,
5125 mlx5_ib_stage_cong_debugfs_cleanup),
5126 STAGE_CREATE(MLX5_IB_STAGE_UAR,
5127 mlx5_ib_stage_uar_init,
5128 mlx5_ib_stage_uar_cleanup),
5129 STAGE_CREATE(MLX5_IB_STAGE_BFREG,
5130 mlx5_ib_stage_bfrag_init,
5131 mlx5_ib_stage_bfrag_cleanup),
Mark Bloch42cea832018-03-14 09:14:15 +02005132 STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR,
5133 NULL,
5134 mlx5_ib_stage_pre_ib_reg_umr_cleanup),
Mark Bloch16c19752018-01-01 13:06:58 +02005135 STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
5136 mlx5_ib_stage_ib_reg_init,
5137 mlx5_ib_stage_ib_reg_cleanup),
Mark Bloch42cea832018-03-14 09:14:15 +02005138 STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR,
5139 mlx5_ib_stage_post_ib_reg_umr_init,
5140 NULL),
Mark Bloch16c19752018-01-01 13:06:58 +02005141 STAGE_CREATE(MLX5_IB_STAGE_DELAY_DROP,
5142 mlx5_ib_stage_delay_drop_init,
5143 mlx5_ib_stage_delay_drop_cleanup),
5144 STAGE_CREATE(MLX5_IB_STAGE_CLASS_ATTR,
5145 mlx5_ib_stage_class_attr_init,
5146 NULL),
Mark Bloch16c19752018-01-01 13:06:58 +02005147};
5148
Mark Blochb5ca15a2018-01-23 11:16:30 +00005149static const struct mlx5_ib_profile nic_rep_profile = {
5150 STAGE_CREATE(MLX5_IB_STAGE_INIT,
5151 mlx5_ib_stage_init_init,
5152 mlx5_ib_stage_init_cleanup),
5153 STAGE_CREATE(MLX5_IB_STAGE_FLOW_DB,
5154 mlx5_ib_stage_flow_db_init,
5155 mlx5_ib_stage_flow_db_cleanup),
5156 STAGE_CREATE(MLX5_IB_STAGE_CAPS,
5157 mlx5_ib_stage_caps_init,
5158 NULL),
5159 STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB,
5160 mlx5_ib_stage_rep_non_default_cb,
5161 NULL),
5162 STAGE_CREATE(MLX5_IB_STAGE_ROCE,
5163 mlx5_ib_stage_rep_roce_init,
5164 mlx5_ib_stage_rep_roce_cleanup),
5165 STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
5166 mlx5_ib_stage_dev_res_init,
5167 mlx5_ib_stage_dev_res_cleanup),
5168 STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
5169 mlx5_ib_stage_counters_init,
5170 mlx5_ib_stage_counters_cleanup),
5171 STAGE_CREATE(MLX5_IB_STAGE_UAR,
5172 mlx5_ib_stage_uar_init,
5173 mlx5_ib_stage_uar_cleanup),
5174 STAGE_CREATE(MLX5_IB_STAGE_BFREG,
5175 mlx5_ib_stage_bfrag_init,
5176 mlx5_ib_stage_bfrag_cleanup),
Doug Ledford2d873442018-03-14 18:49:12 -04005177 STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR,
5178 NULL,
5179 mlx5_ib_stage_pre_ib_reg_umr_cleanup),
Mark Blochb5ca15a2018-01-23 11:16:30 +00005180 STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
5181 mlx5_ib_stage_ib_reg_init,
5182 mlx5_ib_stage_ib_reg_cleanup),
Doug Ledford2d873442018-03-14 18:49:12 -04005183 STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR,
5184 mlx5_ib_stage_post_ib_reg_umr_init,
5185 NULL),
Mark Blochb5ca15a2018-01-23 11:16:30 +00005186 STAGE_CREATE(MLX5_IB_STAGE_CLASS_ATTR,
5187 mlx5_ib_stage_class_attr_init,
5188 NULL),
5189 STAGE_CREATE(MLX5_IB_STAGE_REP_REG,
5190 mlx5_ib_stage_rep_reg_init,
5191 mlx5_ib_stage_rep_reg_cleanup),
5192};
5193
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005194static void *mlx5_ib_add_slave_port(struct mlx5_core_dev *mdev, u8 port_num)
5195{
5196 struct mlx5_ib_multiport_info *mpi;
5197 struct mlx5_ib_dev *dev;
5198 bool bound = false;
5199 int err;
5200
5201 mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
5202 if (!mpi)
5203 return NULL;
5204
5205 mpi->mdev = mdev;
5206
5207 err = mlx5_query_nic_vport_system_image_guid(mdev,
5208 &mpi->sys_image_guid);
5209 if (err) {
5210 kfree(mpi);
5211 return NULL;
5212 }
5213
5214 mutex_lock(&mlx5_ib_multiport_mutex);
5215 list_for_each_entry(dev, &mlx5_ib_dev_list, ib_dev_list) {
5216 if (dev->sys_image_guid == mpi->sys_image_guid)
5217 bound = mlx5_ib_bind_slave_port(dev, mpi);
5218
5219 if (bound) {
5220 rdma_roce_rescan_device(&dev->ib_dev);
5221 break;
5222 }
5223 }
5224
5225 if (!bound) {
5226 list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
5227 dev_dbg(&mdev->pdev->dev, "no suitable IB device found to bind to, added to unaffiliated list.\n");
5228 } else {
5229 mlx5_ib_dbg(dev, "bound port %u\n", port_num + 1);
5230 }
5231 mutex_unlock(&mlx5_ib_multiport_mutex);
5232
5233 return mpi;
5234}
5235
Mark Bloch16c19752018-01-01 13:06:58 +02005236static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
5237{
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005238 enum rdma_link_layer ll;
Mark Blochb5ca15a2018-01-23 11:16:30 +00005239 struct mlx5_ib_dev *dev;
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005240 int port_type_cap;
5241
Mark Blochb5ca15a2018-01-23 11:16:30 +00005242 printk_once(KERN_INFO "%s", mlx5_version);
5243
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005244 port_type_cap = MLX5_CAP_GEN(mdev, port_type);
5245 ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
5246
5247 if (mlx5_core_is_mp_slave(mdev) && ll == IB_LINK_LAYER_ETHERNET) {
5248 u8 port_num = mlx5_core_native_port_num(mdev) - 1;
5249
5250 return mlx5_ib_add_slave_port(mdev, port_num);
5251 }
5252
Mark Blochb5ca15a2018-01-23 11:16:30 +00005253 dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
5254 if (!dev)
5255 return NULL;
5256
5257 dev->mdev = mdev;
5258 dev->num_ports = max(MLX5_CAP_GEN(mdev, num_ports),
5259 MLX5_CAP_GEN(mdev, num_vhca_ports));
5260
5261 if (MLX5_VPORT_MANAGER(mdev) &&
5262 mlx5_ib_eswitch_mode(mdev->priv.eswitch) == SRIOV_OFFLOADS) {
5263 dev->rep = mlx5_ib_vport_rep(mdev->priv.eswitch, 0);
5264
5265 return __mlx5_ib_add(dev, &nic_rep_profile);
5266 }
5267
5268 return __mlx5_ib_add(dev, &pf_profile);
Mark Bloch16c19752018-01-01 13:06:58 +02005269}
5270
Jack Morgenstein9603b612014-07-28 23:30:22 +03005271static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
Eli Cohene126ba92013-07-07 17:25:49 +03005272{
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005273 struct mlx5_ib_multiport_info *mpi;
5274 struct mlx5_ib_dev *dev;
Haggai Eran6aec21f2014-12-11 17:04:23 +02005275
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005276 if (mlx5_core_is_mp_slave(mdev)) {
5277 mpi = context;
5278 mutex_lock(&mlx5_ib_multiport_mutex);
5279 if (mpi->ibdev)
5280 mlx5_ib_unbind_slave_port(mpi->ibdev, mpi);
5281 list_del(&mpi->list);
5282 mutex_unlock(&mlx5_ib_multiport_mutex);
5283 return;
5284 }
5285
5286 dev = context;
Mark Bloch16c19752018-01-01 13:06:58 +02005287 __mlx5_ib_remove(dev, dev->profile, MLX5_IB_STAGE_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +03005288}
5289
Jack Morgenstein9603b612014-07-28 23:30:22 +03005290static struct mlx5_interface mlx5_ib_interface = {
5291 .add = mlx5_ib_add,
5292 .remove = mlx5_ib_remove,
5293 .event = mlx5_ib_event,
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +02005294#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
5295 .pfault = mlx5_ib_pfault,
5296#endif
Saeed Mahameed64613d942015-04-02 17:07:34 +03005297 .protocol = MLX5_INTERFACE_PROTOCOL_IB,
Eli Cohene126ba92013-07-07 17:25:49 +03005298};
5299
Ilya Lesokhinc44ef992018-03-13 15:18:48 +02005300unsigned long mlx5_ib_get_xlt_emergency_page(void)
5301{
5302 mutex_lock(&xlt_emergency_page_mutex);
5303 return xlt_emergency_page;
5304}
5305
5306void mlx5_ib_put_xlt_emergency_page(void)
5307{
5308 mutex_unlock(&xlt_emergency_page_mutex);
5309}
5310
Eli Cohene126ba92013-07-07 17:25:49 +03005311static int __init mlx5_ib_init(void)
5312{
Haggai Eran6aec21f2014-12-11 17:04:23 +02005313 int err;
5314
Ilya Lesokhinc44ef992018-03-13 15:18:48 +02005315 xlt_emergency_page = __get_free_page(GFP_KERNEL);
5316 if (!xlt_emergency_page)
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02005317 return -ENOMEM;
5318
Ilya Lesokhinc44ef992018-03-13 15:18:48 +02005319 mutex_init(&xlt_emergency_page_mutex);
5320
5321 mlx5_ib_event_wq = alloc_ordered_workqueue("mlx5_ib_event_wq", 0);
5322 if (!mlx5_ib_event_wq) {
5323 free_page(xlt_emergency_page);
5324 return -ENOMEM;
5325 }
5326
Artemy Kovalyov81713d32017-01-18 16:58:11 +02005327 mlx5_ib_odp_init();
Jack Morgenstein9603b612014-07-28 23:30:22 +03005328
Haggai Eran6aec21f2014-12-11 17:04:23 +02005329 err = mlx5_register_interface(&mlx5_ib_interface);
Haggai Eran6aec21f2014-12-11 17:04:23 +02005330
5331 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03005332}
5333
5334static void __exit mlx5_ib_cleanup(void)
5335{
Jack Morgenstein9603b612014-07-28 23:30:22 +03005336 mlx5_unregister_interface(&mlx5_ib_interface);
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02005337 destroy_workqueue(mlx5_ib_event_wq);
Ilya Lesokhinc44ef992018-03-13 15:18:48 +02005338 mutex_destroy(&xlt_emergency_page_mutex);
5339 free_page(xlt_emergency_page);
Eli Cohene126ba92013-07-07 17:25:49 +03005340}
5341
5342module_init(mlx5_ib_init);
5343module_exit(mlx5_ib_cleanup);