blob: 3054bd62c5fdc401fd48dadc9cc48174ba1bac7a [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b88852013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
David Weinehall36cdd012016-08-22 13:59:31 +030043static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
44{
45 return to_i915(node->minor->dev);
46}
47
Damien Lespiau497666d2013-10-15 18:55:39 +010048/* As the drm_debugfs_init() routines are called before dev->dev_private is
49 * allocated we need to hook into the minor for release. */
50static int
51drm_add_fake_info_node(struct drm_minor *minor,
52 struct dentry *ent,
53 const void *key)
54{
55 struct drm_info_node *node;
56
57 node = kmalloc(sizeof(*node), GFP_KERNEL);
58 if (node == NULL) {
59 debugfs_remove(ent);
60 return -ENOMEM;
61 }
62
63 node->minor = minor;
64 node->dent = ent;
David Weinehall36cdd012016-08-22 13:59:31 +030065 node->info_ent = (void *)key;
Damien Lespiau497666d2013-10-15 18:55:39 +010066
67 mutex_lock(&minor->debugfs_lock);
68 list_add(&node->list, &minor->debugfs_list);
69 mutex_unlock(&minor->debugfs_lock);
70
71 return 0;
72}
73
Chris Wilson70d39fe2010-08-25 16:03:34 +010074static int i915_capabilities(struct seq_file *m, void *data)
75{
David Weinehall36cdd012016-08-22 13:59:31 +030076 struct drm_i915_private *dev_priv = node_to_i915(m->private);
77 const struct intel_device_info *info = INTEL_INFO(dev_priv);
Chris Wilson70d39fe2010-08-25 16:03:34 +010078
David Weinehall36cdd012016-08-22 13:59:31 +030079 seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
80 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010081#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
82#define SEP_SEMICOLON ;
83 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
84#undef PRINT_FLAG
85#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010086
87 return 0;
88}
Ben Gamari433e12f2009-02-17 20:08:51 -050089
Imre Deaka7363de2016-05-12 16:18:52 +030090static char get_active_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000091{
Chris Wilson573adb32016-08-04 16:32:39 +010092 return i915_gem_object_is_active(obj) ? '*' : ' ';
Chris Wilsona6172a82009-02-11 14:26:38 +000093}
94
Imre Deaka7363de2016-05-12 16:18:52 +030095static char get_pin_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010096{
97 return obj->pin_display ? 'p' : ' ';
98}
99
Imre Deaka7363de2016-05-12 16:18:52 +0300100static char get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000101{
Chris Wilson3e510a82016-08-05 10:14:23 +0100102 switch (i915_gem_object_get_tiling(obj)) {
Akshay Joshi0206e352011-08-16 15:34:10 -0400103 default:
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100104 case I915_TILING_NONE: return ' ';
105 case I915_TILING_X: return 'X';
106 case I915_TILING_Y: return 'Y';
Akshay Joshi0206e352011-08-16 15:34:10 -0400107 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000108}
109
Imre Deaka7363de2016-05-12 16:18:52 +0300110static char get_global_flag(struct drm_i915_gem_object *obj)
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700111{
Chris Wilson058d88c2016-08-15 10:49:06 +0100112 return i915_gem_object_to_ggtt(obj, NULL) ? 'g' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100113}
114
Imre Deaka7363de2016-05-12 16:18:52 +0300115static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100116{
117 return obj->mapping ? 'M' : ' ';
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700118}
119
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100120static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
121{
122 u64 size = 0;
123 struct i915_vma *vma;
124
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000125 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +0100126 if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100127 size += vma->node.size;
128 }
129
130 return size;
131}
132
Chris Wilson37811fc2010-08-25 22:45:57 +0100133static void
134describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
135{
Chris Wilsonb4716182015-04-27 13:41:17 +0100136 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000137 struct intel_engine_cs *engine;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700138 struct i915_vma *vma;
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100139 unsigned int frontbuffer_bits;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800140 int pin_count = 0;
Dave Gordonc3232b12016-03-23 18:19:53 +0000141 enum intel_engine_id id;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800142
Chris Wilson188c1ab2016-04-03 14:14:20 +0100143 lockdep_assert_held(&obj->base.dev->struct_mutex);
144
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100145 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x [ ",
Chris Wilson37811fc2010-08-25 22:45:57 +0100146 &obj->base,
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100147 get_active_flag(obj),
Chris Wilson37811fc2010-08-25 22:45:57 +0100148 get_pin_flag(obj),
149 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700150 get_global_flag(obj),
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100151 get_pin_mapped_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800152 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100153 obj->base.read_domains,
Chris Wilsonb4716182015-04-27 13:41:17 +0100154 obj->base.write_domain);
Dave Gordonc3232b12016-03-23 18:19:53 +0000155 for_each_engine_id(engine, dev_priv, id)
Chris Wilsonb4716182015-04-27 13:41:17 +0100156 seq_printf(m, "%x ",
Chris Wilsond72d9082016-08-04 07:52:31 +0100157 i915_gem_active_get_seqno(&obj->last_read[id],
158 &obj->base.dev->struct_mutex));
Chris Wilson49ef5292016-08-18 17:17:00 +0100159 seq_printf(m, "] %x %s%s%s",
Chris Wilsond72d9082016-08-04 07:52:31 +0100160 i915_gem_active_get_seqno(&obj->last_write,
161 &obj->base.dev->struct_mutex),
David Weinehall36cdd012016-08-22 13:59:31 +0300162 i915_cache_level_str(dev_priv, obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100163 obj->dirty ? " dirty" : "",
164 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
165 if (obj->base.name)
166 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000167 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson20dfbde2016-08-04 16:32:30 +0100168 if (i915_vma_is_pinned(vma))
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800169 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300170 }
171 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100172 if (obj->pin_display)
173 seq_printf(m, " (display)");
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000174 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson15717de2016-08-04 07:52:26 +0100175 if (!drm_mm_node_allocated(&vma->node))
176 continue;
177
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100178 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
Chris Wilson3272db52016-08-04 16:32:32 +0100179 i915_vma_is_ggtt(vma) ? "g" : "pp",
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100180 vma->node.start, vma->node.size);
Chris Wilson3272db52016-08-04 16:32:32 +0100181 if (i915_vma_is_ggtt(vma))
Chris Wilson596c5922016-02-26 11:03:20 +0000182 seq_printf(m, ", type: %u", vma->ggtt_view.type);
Chris Wilson49ef5292016-08-18 17:17:00 +0100183 if (vma->fence)
184 seq_printf(m, " , fence: %d%s",
185 vma->fence->id,
186 i915_gem_active_isset(&vma->last_fence) ? "*" : "");
Chris Wilson596c5922016-02-26 11:03:20 +0000187 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700188 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000189 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100190 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson30154652015-04-07 17:28:24 +0100191 if (obj->pin_display || obj->fault_mappable) {
Chris Wilson6299f992010-11-24 12:23:44 +0000192 char s[3], *t = s;
Chris Wilson30154652015-04-07 17:28:24 +0100193 if (obj->pin_display)
Chris Wilson6299f992010-11-24 12:23:44 +0000194 *t++ = 'p';
195 if (obj->fault_mappable)
196 *t++ = 'f';
197 *t = '\0';
198 seq_printf(m, " (%s mappable)", s);
199 }
Chris Wilson27c01aa2016-08-04 07:52:30 +0100200
Chris Wilsond72d9082016-08-04 07:52:31 +0100201 engine = i915_gem_active_get_engine(&obj->last_write,
David Weinehall36cdd012016-08-22 13:59:31 +0300202 &dev_priv->drm.struct_mutex);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100203 if (engine)
204 seq_printf(m, " (%s)", engine->name);
205
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100206 frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
207 if (frontbuffer_bits)
208 seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100209}
210
Chris Wilson6d2b88852013-08-07 18:30:54 +0100211static int obj_rank_by_stolen(void *priv,
212 struct list_head *A, struct list_head *B)
213{
214 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200215 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100216 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200217 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100218
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200219 if (a->stolen->start < b->stolen->start)
220 return -1;
221 if (a->stolen->start > b->stolen->start)
222 return 1;
223 return 0;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100224}
225
226static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
227{
David Weinehall36cdd012016-08-22 13:59:31 +0300228 struct drm_i915_private *dev_priv = node_to_i915(m->private);
229 struct drm_device *dev = &dev_priv->drm;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100230 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300231 u64 total_obj_size, total_gtt_size;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100232 LIST_HEAD(stolen);
233 int count, ret;
234
235 ret = mutex_lock_interruptible(&dev->struct_mutex);
236 if (ret)
237 return ret;
238
239 total_obj_size = total_gtt_size = count = 0;
240 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
241 if (obj->stolen == NULL)
242 continue;
243
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200244 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100245
246 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100247 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100248 count++;
249 }
250 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
251 if (obj->stolen == NULL)
252 continue;
253
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200254 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100255
256 total_obj_size += obj->base.size;
257 count++;
258 }
259 list_sort(NULL, &stolen, obj_rank_by_stolen);
260 seq_puts(m, "Stolen:\n");
261 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200262 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100263 seq_puts(m, " ");
264 describe_obj(m, obj);
265 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200266 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100267 }
268 mutex_unlock(&dev->struct_mutex);
269
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300270 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b88852013-08-07 18:30:54 +0100271 count, total_obj_size, total_gtt_size);
272 return 0;
273}
274
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100275struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000276 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300277 unsigned long count;
278 u64 total, unbound;
279 u64 global, shared;
280 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100281};
282
283static int per_file_stats(int id, void *ptr, void *data)
284{
285 struct drm_i915_gem_object *obj = ptr;
286 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000287 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100288
289 stats->count++;
290 stats->total += obj->base.size;
Chris Wilson15717de2016-08-04 07:52:26 +0100291 if (!obj->bind_count)
292 stats->unbound += obj->base.size;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000293 if (obj->base.name || obj->base.dma_buf)
294 stats->shared += obj->base.size;
295
Chris Wilson894eeec2016-08-04 07:52:20 +0100296 list_for_each_entry(vma, &obj->vma_list, obj_link) {
297 if (!drm_mm_node_allocated(&vma->node))
298 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000299
Chris Wilson3272db52016-08-04 16:32:32 +0100300 if (i915_vma_is_ggtt(vma)) {
Chris Wilson894eeec2016-08-04 07:52:20 +0100301 stats->global += vma->node.size;
302 } else {
303 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
Chris Wilson6313c202014-03-19 13:45:45 +0000304
Chris Wilson2bfa9962016-08-04 07:52:25 +0100305 if (ppgtt->base.file != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000306 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000307 }
Chris Wilson894eeec2016-08-04 07:52:20 +0100308
Chris Wilsonb0decaf2016-08-04 07:52:44 +0100309 if (i915_vma_is_active(vma))
Chris Wilson894eeec2016-08-04 07:52:20 +0100310 stats->active += vma->node.size;
311 else
312 stats->inactive += vma->node.size;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100313 }
314
315 return 0;
316}
317
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100318#define print_file_stats(m, name, stats) do { \
319 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300320 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100321 name, \
322 stats.count, \
323 stats.total, \
324 stats.active, \
325 stats.inactive, \
326 stats.global, \
327 stats.shared, \
328 stats.unbound); \
329} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800330
331static void print_batch_pool_stats(struct seq_file *m,
332 struct drm_i915_private *dev_priv)
333{
334 struct drm_i915_gem_object *obj;
335 struct file_stats stats;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000336 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000337 int j;
Brad Volkin493018d2014-12-11 12:13:08 -0800338
339 memset(&stats, 0, sizeof(stats));
340
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000341 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000342 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100343 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000344 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100345 batch_pool_link)
346 per_file_stats(0, obj, &stats);
347 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100348 }
Brad Volkin493018d2014-12-11 12:13:08 -0800349
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100350 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800351}
352
Chris Wilson15da9562016-05-24 14:53:43 +0100353static int per_file_ctx_stats(int id, void *ptr, void *data)
354{
355 struct i915_gem_context *ctx = ptr;
356 int n;
357
358 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
359 if (ctx->engine[n].state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100360 per_file_stats(0, ctx->engine[n].state->obj, data);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100361 if (ctx->engine[n].ring)
Chris Wilson57e88532016-08-15 10:48:57 +0100362 per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
Chris Wilson15da9562016-05-24 14:53:43 +0100363 }
364
365 return 0;
366}
367
368static void print_context_stats(struct seq_file *m,
369 struct drm_i915_private *dev_priv)
370{
David Weinehall36cdd012016-08-22 13:59:31 +0300371 struct drm_device *dev = &dev_priv->drm;
Chris Wilson15da9562016-05-24 14:53:43 +0100372 struct file_stats stats;
373 struct drm_file *file;
374
375 memset(&stats, 0, sizeof(stats));
376
David Weinehall36cdd012016-08-22 13:59:31 +0300377 mutex_lock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100378 if (dev_priv->kernel_context)
379 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
380
David Weinehall36cdd012016-08-22 13:59:31 +0300381 list_for_each_entry(file, &dev->filelist, lhead) {
Chris Wilson15da9562016-05-24 14:53:43 +0100382 struct drm_i915_file_private *fpriv = file->driver_priv;
383 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
384 }
David Weinehall36cdd012016-08-22 13:59:31 +0300385 mutex_unlock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100386
387 print_file_stats(m, "[k]contexts", stats);
388}
389
David Weinehall36cdd012016-08-22 13:59:31 +0300390static int i915_gem_object_info(struct seq_file *m, void *data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100391{
David Weinehall36cdd012016-08-22 13:59:31 +0300392 struct drm_i915_private *dev_priv = node_to_i915(m->private);
393 struct drm_device *dev = &dev_priv->drm;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300394 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100395 u32 count, mapped_count, purgeable_count, dpy_count;
396 u64 size, mapped_size, purgeable_size, dpy_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000397 struct drm_i915_gem_object *obj;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100398 struct drm_file *file;
Chris Wilson73aa8082010-09-30 11:46:12 +0100399 int ret;
400
401 ret = mutex_lock_interruptible(&dev->struct_mutex);
402 if (ret)
403 return ret;
404
Chris Wilson6299f992010-11-24 12:23:44 +0000405 seq_printf(m, "%u objects, %zu bytes\n",
406 dev_priv->mm.object_count,
407 dev_priv->mm.object_memory);
408
Chris Wilson1544c422016-08-15 13:18:16 +0100409 size = count = 0;
410 mapped_size = mapped_count = 0;
411 purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700412 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100413 size += obj->base.size;
414 ++count;
Chris Wilson6c085a72012-08-20 11:40:46 +0200415
Chris Wilsonb7abb712012-08-20 11:33:30 +0200416 if (obj->madv == I915_MADV_DONTNEED) {
417 purgeable_size += obj->base.size;
418 ++purgeable_count;
419 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100420
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100421 if (obj->mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100422 mapped_count++;
423 mapped_size += obj->base.size;
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100424 }
Chris Wilson6299f992010-11-24 12:23:44 +0000425 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100426 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
427
428 size = count = dpy_size = dpy_count = 0;
429 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
430 size += obj->base.size;
431 ++count;
432
433 if (obj->pin_display) {
434 dpy_size += obj->base.size;
435 ++dpy_count;
436 }
437
438 if (obj->madv == I915_MADV_DONTNEED) {
439 purgeable_size += obj->base.size;
440 ++purgeable_count;
441 }
442
443 if (obj->mapping) {
444 mapped_count++;
445 mapped_size += obj->base.size;
446 }
447 }
448 seq_printf(m, "%u bound objects, %llu bytes\n",
449 count, size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300450 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200451 purgeable_count, purgeable_size);
Chris Wilson2bd160a2016-08-15 10:48:45 +0100452 seq_printf(m, "%u mapped objects, %llu bytes\n",
453 mapped_count, mapped_size);
454 seq_printf(m, "%u display objects (pinned), %llu bytes\n",
455 dpy_count, dpy_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000456
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300457 seq_printf(m, "%llu [%llu] gtt total\n",
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300458 ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100459
Damien Lespiau267f0c92013-06-24 22:59:48 +0100460 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800461 print_batch_pool_stats(m, dev_priv);
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200462 mutex_unlock(&dev->struct_mutex);
463
464 mutex_lock(&dev->filelist_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100465 print_context_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100466 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
467 struct file_stats stats;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100468 struct drm_i915_file_private *file_priv = file->driver_priv;
469 struct drm_i915_gem_request *request;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900470 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100471
472 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000473 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100474 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100475 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100476 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900477 /*
478 * Although we have a valid reference on file->pid, that does
479 * not guarantee that the task_struct who called get_pid() is
480 * still alive (e.g. get_pid(current) => fork() => exit()).
481 * Therefore, we need to protect this ->comm access using RCU.
482 */
Chris Wilsonc84455b2016-08-15 10:49:08 +0100483 mutex_lock(&dev->struct_mutex);
484 request = list_first_entry_or_null(&file_priv->mm.request_list,
485 struct drm_i915_gem_request,
486 client_list);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900487 rcu_read_lock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100488 task = pid_task(request && request->ctx->pid ?
489 request->ctx->pid : file->pid,
490 PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800491 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900492 rcu_read_unlock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100493 mutex_unlock(&dev->struct_mutex);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100494 }
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200495 mutex_unlock(&dev->filelist_mutex);
Chris Wilson73aa8082010-09-30 11:46:12 +0100496
497 return 0;
498}
499
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100500static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000501{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100502 struct drm_info_node *node = m->private;
David Weinehall36cdd012016-08-22 13:59:31 +0300503 struct drm_i915_private *dev_priv = node_to_i915(node);
504 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5f4b0912016-08-19 12:56:25 +0100505 bool show_pin_display_only = !!node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000506 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300507 u64 total_obj_size, total_gtt_size;
Chris Wilson08c18322011-01-10 00:00:24 +0000508 int count, ret;
509
510 ret = mutex_lock_interruptible(&dev->struct_mutex);
511 if (ret)
512 return ret;
513
514 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700515 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6da84822016-08-15 10:48:44 +0100516 if (show_pin_display_only && !obj->pin_display)
Chris Wilson1b502472012-04-24 15:47:30 +0100517 continue;
518
Damien Lespiau267f0c92013-06-24 22:59:48 +0100519 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000520 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100521 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000522 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100523 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000524 count++;
525 }
526
527 mutex_unlock(&dev->struct_mutex);
528
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300529 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000530 count, total_obj_size, total_gtt_size);
531
532 return 0;
533}
534
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100535static int i915_gem_pageflip_info(struct seq_file *m, void *data)
536{
David Weinehall36cdd012016-08-22 13:59:31 +0300537 struct drm_i915_private *dev_priv = node_to_i915(m->private);
538 struct drm_device *dev = &dev_priv->drm;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100539 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200540 int ret;
541
542 ret = mutex_lock_interruptible(&dev->struct_mutex);
543 if (ret)
544 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100545
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100546 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800547 const char pipe = pipe_name(crtc->pipe);
548 const char plane = plane_name(crtc->plane);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200549 struct intel_flip_work *work;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100550
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200551 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200552 work = crtc->flip_work;
553 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800554 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100555 pipe, plane);
556 } else {
Daniel Vetter5a21b662016-05-24 17:13:53 +0200557 u32 pending;
558 u32 addr;
559
560 pending = atomic_read(&work->pending);
561 if (pending) {
562 seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
563 pipe, plane);
564 } else {
565 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
566 pipe, plane);
567 }
568 if (work->flip_queued_req) {
569 struct intel_engine_cs *engine = i915_gem_request_get_engine(work->flip_queued_req);
570
571 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
572 engine->name,
573 i915_gem_request_get_seqno(work->flip_queued_req),
574 dev_priv->next_seqno,
Chris Wilson1b7744e2016-07-01 17:23:17 +0100575 intel_engine_get_seqno(engine),
Chris Wilsonf69a02c2016-07-01 17:23:16 +0100576 i915_gem_request_completed(work->flip_queued_req));
Daniel Vetter5a21b662016-05-24 17:13:53 +0200577 } else
578 seq_printf(m, "Flip not associated with any ring\n");
579 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
580 work->flip_queued_vblank,
581 work->flip_ready_vblank,
582 intel_crtc_get_vblank_counter(crtc));
583 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
584
David Weinehall36cdd012016-08-22 13:59:31 +0300585 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter5a21b662016-05-24 17:13:53 +0200586 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
587 else
588 addr = I915_READ(DSPADDR(crtc->plane));
589 seq_printf(m, "Current scanout address 0x%08x\n", addr);
590
591 if (work->pending_flip_obj) {
592 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
593 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100594 }
595 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200596 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100597 }
598
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200599 mutex_unlock(&dev->struct_mutex);
600
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100601 return 0;
602}
603
Brad Volkin493018d2014-12-11 12:13:08 -0800604static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
605{
David Weinehall36cdd012016-08-22 13:59:31 +0300606 struct drm_i915_private *dev_priv = node_to_i915(m->private);
607 struct drm_device *dev = &dev_priv->drm;
Brad Volkin493018d2014-12-11 12:13:08 -0800608 struct drm_i915_gem_object *obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000609 struct intel_engine_cs *engine;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100610 int total = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000611 int ret, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800612
613 ret = mutex_lock_interruptible(&dev->struct_mutex);
614 if (ret)
615 return ret;
616
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000617 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000618 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100619 int count;
620
621 count = 0;
622 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000623 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100624 batch_pool_link)
625 count++;
626 seq_printf(m, "%s cache[%d]: %d objects\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000627 engine->name, j, count);
Chris Wilson8d9d5742015-04-07 16:20:38 +0100628
629 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000630 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100631 batch_pool_link) {
632 seq_puts(m, " ");
633 describe_obj(m, obj);
634 seq_putc(m, '\n');
635 }
636
637 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100638 }
Brad Volkin493018d2014-12-11 12:13:08 -0800639 }
640
Chris Wilson8d9d5742015-04-07 16:20:38 +0100641 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800642
643 mutex_unlock(&dev->struct_mutex);
644
645 return 0;
646}
647
Ben Gamari20172632009-02-17 20:08:50 -0500648static int i915_gem_request_info(struct seq_file *m, void *data)
649{
David Weinehall36cdd012016-08-22 13:59:31 +0300650 struct drm_i915_private *dev_priv = node_to_i915(m->private);
651 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000652 struct intel_engine_cs *engine;
Daniel Vettereed29a52015-05-21 14:21:25 +0200653 struct drm_i915_gem_request *req;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000654 int ret, any;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100655
656 ret = mutex_lock_interruptible(&dev->struct_mutex);
657 if (ret)
658 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500659
Chris Wilson2d1070b2015-04-01 10:36:56 +0100660 any = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000661 for_each_engine(engine, dev_priv) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100662 int count;
663
664 count = 0;
Chris Wilsonefdf7c02016-08-04 07:52:33 +0100665 list_for_each_entry(req, &engine->request_list, link)
Chris Wilson2d1070b2015-04-01 10:36:56 +0100666 count++;
667 if (count == 0)
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100668 continue;
669
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000670 seq_printf(m, "%s requests: %d\n", engine->name, count);
Chris Wilsonefdf7c02016-08-04 07:52:33 +0100671 list_for_each_entry(req, &engine->request_list, link) {
Chris Wilsonc84455b2016-08-15 10:49:08 +0100672 struct pid *pid = req->ctx->pid;
Chris Wilson2d1070b2015-04-01 10:36:56 +0100673 struct task_struct *task;
674
675 rcu_read_lock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100676 task = pid ? pid_task(pid, PIDTYPE_PID) : NULL;
Chris Wilson2d1070b2015-04-01 10:36:56 +0100677 seq_printf(m, " %x @ %d: %s [%d]\n",
Chris Wilson04769652016-07-20 09:21:11 +0100678 req->fence.seqno,
Daniel Vettereed29a52015-05-21 14:21:25 +0200679 (int) (jiffies - req->emitted_jiffies),
Chris Wilson2d1070b2015-04-01 10:36:56 +0100680 task ? task->comm : "<unknown>",
681 task ? task->pid : -1);
682 rcu_read_unlock();
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100683 }
Chris Wilson2d1070b2015-04-01 10:36:56 +0100684
685 any++;
Ben Gamari20172632009-02-17 20:08:50 -0500686 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100687 mutex_unlock(&dev->struct_mutex);
688
Chris Wilson2d1070b2015-04-01 10:36:56 +0100689 if (any == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100690 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100691
Ben Gamari20172632009-02-17 20:08:50 -0500692 return 0;
693}
694
Chris Wilsonb2223492010-10-27 15:27:33 +0100695static void i915_ring_seqno_info(struct seq_file *m,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000696 struct intel_engine_cs *engine)
Chris Wilsonb2223492010-10-27 15:27:33 +0100697{
Chris Wilson688e6c72016-07-01 17:23:15 +0100698 struct intel_breadcrumbs *b = &engine->breadcrumbs;
699 struct rb_node *rb;
700
Chris Wilson12471ba2016-04-09 10:57:55 +0100701 seq_printf(m, "Current sequence (%s): %x\n",
Chris Wilson1b7744e2016-07-01 17:23:17 +0100702 engine->name, intel_engine_get_seqno(engine));
Chris Wilson688e6c72016-07-01 17:23:15 +0100703
704 spin_lock(&b->lock);
705 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
706 struct intel_wait *w = container_of(rb, typeof(*w), node);
707
708 seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
709 engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
710 }
711 spin_unlock(&b->lock);
Chris Wilsonb2223492010-10-27 15:27:33 +0100712}
713
Ben Gamari20172632009-02-17 20:08:50 -0500714static int i915_gem_seqno_info(struct seq_file *m, void *data)
715{
David Weinehall36cdd012016-08-22 13:59:31 +0300716 struct drm_i915_private *dev_priv = node_to_i915(m->private);
717 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000718 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000719 int ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100720
721 ret = mutex_lock_interruptible(&dev->struct_mutex);
722 if (ret)
723 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200724 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500725
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000726 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000727 i915_ring_seqno_info(m, engine);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100728
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200729 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100730 mutex_unlock(&dev->struct_mutex);
731
Ben Gamari20172632009-02-17 20:08:50 -0500732 return 0;
733}
734
735
736static int i915_interrupt_info(struct seq_file *m, void *data)
737{
David Weinehall36cdd012016-08-22 13:59:31 +0300738 struct drm_i915_private *dev_priv = node_to_i915(m->private);
739 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000740 struct intel_engine_cs *engine;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800741 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100742
743 ret = mutex_lock_interruptible(&dev->struct_mutex);
744 if (ret)
745 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200746 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500747
David Weinehall36cdd012016-08-22 13:59:31 +0300748 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300749 seq_printf(m, "Master Interrupt Control:\t%08x\n",
750 I915_READ(GEN8_MASTER_IRQ));
751
752 seq_printf(m, "Display IER:\t%08x\n",
753 I915_READ(VLV_IER));
754 seq_printf(m, "Display IIR:\t%08x\n",
755 I915_READ(VLV_IIR));
756 seq_printf(m, "Display IIR_RW:\t%08x\n",
757 I915_READ(VLV_IIR_RW));
758 seq_printf(m, "Display IMR:\t%08x\n",
759 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100760 for_each_pipe(dev_priv, pipe)
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300761 seq_printf(m, "Pipe %c stat:\t%08x\n",
762 pipe_name(pipe),
763 I915_READ(PIPESTAT(pipe)));
764
765 seq_printf(m, "Port hotplug:\t%08x\n",
766 I915_READ(PORT_HOTPLUG_EN));
767 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
768 I915_READ(VLV_DPFLIPSTAT));
769 seq_printf(m, "DPINVGTT:\t%08x\n",
770 I915_READ(DPINVGTT));
771
772 for (i = 0; i < 4; i++) {
773 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
774 i, I915_READ(GEN8_GT_IMR(i)));
775 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
776 i, I915_READ(GEN8_GT_IIR(i)));
777 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
778 i, I915_READ(GEN8_GT_IER(i)));
779 }
780
781 seq_printf(m, "PCU interrupt mask:\t%08x\n",
782 I915_READ(GEN8_PCU_IMR));
783 seq_printf(m, "PCU interrupt identity:\t%08x\n",
784 I915_READ(GEN8_PCU_IIR));
785 seq_printf(m, "PCU interrupt enable:\t%08x\n",
786 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300787 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700788 seq_printf(m, "Master Interrupt Control:\t%08x\n",
789 I915_READ(GEN8_MASTER_IRQ));
790
791 for (i = 0; i < 4; i++) {
792 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
793 i, I915_READ(GEN8_GT_IMR(i)));
794 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
795 i, I915_READ(GEN8_GT_IIR(i)));
796 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
797 i, I915_READ(GEN8_GT_IER(i)));
798 }
799
Damien Lespiau055e3932014-08-18 13:49:10 +0100800 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200801 enum intel_display_power_domain power_domain;
802
803 power_domain = POWER_DOMAIN_PIPE(pipe);
804 if (!intel_display_power_get_if_enabled(dev_priv,
805 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300806 seq_printf(m, "Pipe %c power disabled\n",
807 pipe_name(pipe));
808 continue;
809 }
Ben Widawskya123f152013-11-02 21:07:10 -0700810 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000811 pipe_name(pipe),
812 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700813 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000814 pipe_name(pipe),
815 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700816 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000817 pipe_name(pipe),
818 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200819
820 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700821 }
822
823 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
824 I915_READ(GEN8_DE_PORT_IMR));
825 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
826 I915_READ(GEN8_DE_PORT_IIR));
827 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
828 I915_READ(GEN8_DE_PORT_IER));
829
830 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
831 I915_READ(GEN8_DE_MISC_IMR));
832 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
833 I915_READ(GEN8_DE_MISC_IIR));
834 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
835 I915_READ(GEN8_DE_MISC_IER));
836
837 seq_printf(m, "PCU interrupt mask:\t%08x\n",
838 I915_READ(GEN8_PCU_IMR));
839 seq_printf(m, "PCU interrupt identity:\t%08x\n",
840 I915_READ(GEN8_PCU_IIR));
841 seq_printf(m, "PCU interrupt enable:\t%08x\n",
842 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300843 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700844 seq_printf(m, "Display IER:\t%08x\n",
845 I915_READ(VLV_IER));
846 seq_printf(m, "Display IIR:\t%08x\n",
847 I915_READ(VLV_IIR));
848 seq_printf(m, "Display IIR_RW:\t%08x\n",
849 I915_READ(VLV_IIR_RW));
850 seq_printf(m, "Display IMR:\t%08x\n",
851 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100852 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700853 seq_printf(m, "Pipe %c stat:\t%08x\n",
854 pipe_name(pipe),
855 I915_READ(PIPESTAT(pipe)));
856
857 seq_printf(m, "Master IER:\t%08x\n",
858 I915_READ(VLV_MASTER_IER));
859
860 seq_printf(m, "Render IER:\t%08x\n",
861 I915_READ(GTIER));
862 seq_printf(m, "Render IIR:\t%08x\n",
863 I915_READ(GTIIR));
864 seq_printf(m, "Render IMR:\t%08x\n",
865 I915_READ(GTIMR));
866
867 seq_printf(m, "PM IER:\t\t%08x\n",
868 I915_READ(GEN6_PMIER));
869 seq_printf(m, "PM IIR:\t\t%08x\n",
870 I915_READ(GEN6_PMIIR));
871 seq_printf(m, "PM IMR:\t\t%08x\n",
872 I915_READ(GEN6_PMIMR));
873
874 seq_printf(m, "Port hotplug:\t%08x\n",
875 I915_READ(PORT_HOTPLUG_EN));
876 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
877 I915_READ(VLV_DPFLIPSTAT));
878 seq_printf(m, "DPINVGTT:\t%08x\n",
879 I915_READ(DPINVGTT));
880
David Weinehall36cdd012016-08-22 13:59:31 +0300881 } else if (!HAS_PCH_SPLIT(dev_priv)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800882 seq_printf(m, "Interrupt enable: %08x\n",
883 I915_READ(IER));
884 seq_printf(m, "Interrupt identity: %08x\n",
885 I915_READ(IIR));
886 seq_printf(m, "Interrupt mask: %08x\n",
887 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100888 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800889 seq_printf(m, "Pipe %c stat: %08x\n",
890 pipe_name(pipe),
891 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800892 } else {
893 seq_printf(m, "North Display Interrupt enable: %08x\n",
894 I915_READ(DEIER));
895 seq_printf(m, "North Display Interrupt identity: %08x\n",
896 I915_READ(DEIIR));
897 seq_printf(m, "North Display Interrupt mask: %08x\n",
898 I915_READ(DEIMR));
899 seq_printf(m, "South Display Interrupt enable: %08x\n",
900 I915_READ(SDEIER));
901 seq_printf(m, "South Display Interrupt identity: %08x\n",
902 I915_READ(SDEIIR));
903 seq_printf(m, "South Display Interrupt mask: %08x\n",
904 I915_READ(SDEIMR));
905 seq_printf(m, "Graphics Interrupt enable: %08x\n",
906 I915_READ(GTIER));
907 seq_printf(m, "Graphics Interrupt identity: %08x\n",
908 I915_READ(GTIIR));
909 seq_printf(m, "Graphics Interrupt mask: %08x\n",
910 I915_READ(GTIMR));
911 }
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000912 for_each_engine(engine, dev_priv) {
David Weinehall36cdd012016-08-22 13:59:31 +0300913 if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100914 seq_printf(m,
915 "Graphics Interrupt mask (%s): %08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000916 engine->name, I915_READ_IMR(engine));
Chris Wilson9862e602011-01-04 22:22:17 +0000917 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000918 i915_ring_seqno_info(m, engine);
Chris Wilson9862e602011-01-04 22:22:17 +0000919 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200920 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100921 mutex_unlock(&dev->struct_mutex);
922
Ben Gamari20172632009-02-17 20:08:50 -0500923 return 0;
924}
925
Chris Wilsona6172a82009-02-11 14:26:38 +0000926static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
927{
David Weinehall36cdd012016-08-22 13:59:31 +0300928 struct drm_i915_private *dev_priv = node_to_i915(m->private);
929 struct drm_device *dev = &dev_priv->drm;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100930 int i, ret;
931
932 ret = mutex_lock_interruptible(&dev->struct_mutex);
933 if (ret)
934 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000935
Chris Wilsona6172a82009-02-11 14:26:38 +0000936 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
937 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson49ef5292016-08-18 17:17:00 +0100938 struct i915_vma *vma = dev_priv->fence_regs[i].vma;
Chris Wilsona6172a82009-02-11 14:26:38 +0000939
Chris Wilson6c085a72012-08-20 11:40:46 +0200940 seq_printf(m, "Fence %d, pin count = %d, object = ",
941 i, dev_priv->fence_regs[i].pin_count);
Chris Wilson49ef5292016-08-18 17:17:00 +0100942 if (!vma)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100943 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100944 else
Chris Wilson49ef5292016-08-18 17:17:00 +0100945 describe_obj(m, vma->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100946 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000947 }
948
Chris Wilson05394f32010-11-08 19:18:58 +0000949 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000950 return 0;
951}
952
Ben Gamari20172632009-02-17 20:08:50 -0500953static int i915_hws_info(struct seq_file *m, void *data)
954{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100955 struct drm_info_node *node = m->private;
David Weinehall36cdd012016-08-22 13:59:31 +0300956 struct drm_i915_private *dev_priv = node_to_i915(node);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000957 struct intel_engine_cs *engine;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100958 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100959 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500960
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000961 engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000962 hws = engine->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500963 if (hws == NULL)
964 return 0;
965
966 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
967 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
968 i * 4,
969 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
970 }
971 return 0;
972}
973
Daniel Vetterd5442302012-04-27 15:17:40 +0200974static ssize_t
975i915_error_state_write(struct file *filp,
976 const char __user *ubuf,
977 size_t cnt,
978 loff_t *ppos)
979{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300980 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200981 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200982 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +0200983
984 DRM_DEBUG_DRIVER("Resetting error state\n");
985
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200986 ret = mutex_lock_interruptible(&dev->struct_mutex);
987 if (ret)
988 return ret;
989
Daniel Vetterd5442302012-04-27 15:17:40 +0200990 i915_destroy_error_state(dev);
991 mutex_unlock(&dev->struct_mutex);
992
993 return cnt;
994}
995
996static int i915_error_state_open(struct inode *inode, struct file *file)
997{
David Weinehall36cdd012016-08-22 13:59:31 +0300998 struct drm_i915_private *dev_priv = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200999 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +02001000
1001 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1002 if (!error_priv)
1003 return -ENOMEM;
1004
David Weinehall36cdd012016-08-22 13:59:31 +03001005 error_priv->dev = &dev_priv->drm;
Daniel Vetterd5442302012-04-27 15:17:40 +02001006
David Weinehall36cdd012016-08-22 13:59:31 +03001007 i915_error_state_get(&dev_priv->drm, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001008
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001009 file->private_data = error_priv;
1010
1011 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001012}
1013
1014static int i915_error_state_release(struct inode *inode, struct file *file)
1015{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001016 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +02001017
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +03001018 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001019 kfree(error_priv);
1020
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001021 return 0;
1022}
1023
1024static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1025 size_t count, loff_t *pos)
1026{
1027 struct i915_error_state_file_priv *error_priv = file->private_data;
1028 struct drm_i915_error_state_buf error_str;
1029 loff_t tmp_pos = 0;
1030 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001031 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001032
David Weinehall36cdd012016-08-22 13:59:31 +03001033 ret = i915_error_state_buf_init(&error_str,
1034 to_i915(error_priv->dev), count, *pos);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001035 if (ret)
1036 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001037
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001038 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001039 if (ret)
1040 goto out;
1041
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001042 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1043 error_str.buf,
1044 error_str.bytes);
1045
1046 if (ret_count < 0)
1047 ret = ret_count;
1048 else
1049 *pos = error_str.start + ret_count;
1050out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001051 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001052 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +02001053}
1054
1055static const struct file_operations i915_error_state_fops = {
1056 .owner = THIS_MODULE,
1057 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001058 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001059 .write = i915_error_state_write,
1060 .llseek = default_llseek,
1061 .release = i915_error_state_release,
1062};
1063
Kees Cook647416f2013-03-10 14:10:06 -07001064static int
1065i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001066{
David Weinehall36cdd012016-08-22 13:59:31 +03001067 struct drm_i915_private *dev_priv = data;
Mika Kuoppala40633212012-12-04 15:12:00 +02001068 int ret;
1069
David Weinehall36cdd012016-08-22 13:59:31 +03001070 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
Mika Kuoppala40633212012-12-04 15:12:00 +02001071 if (ret)
1072 return ret;
1073
Kees Cook647416f2013-03-10 14:10:06 -07001074 *val = dev_priv->next_seqno;
David Weinehall36cdd012016-08-22 13:59:31 +03001075 mutex_unlock(&dev_priv->drm.struct_mutex);
Mika Kuoppala40633212012-12-04 15:12:00 +02001076
Kees Cook647416f2013-03-10 14:10:06 -07001077 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +02001078}
1079
Kees Cook647416f2013-03-10 14:10:06 -07001080static int
1081i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001082{
David Weinehall36cdd012016-08-22 13:59:31 +03001083 struct drm_i915_private *dev_priv = data;
1084 struct drm_device *dev = &dev_priv->drm;
Mika Kuoppala40633212012-12-04 15:12:00 +02001085 int ret;
1086
Mika Kuoppala40633212012-12-04 15:12:00 +02001087 ret = mutex_lock_interruptible(&dev->struct_mutex);
1088 if (ret)
1089 return ret;
1090
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +02001091 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001092 mutex_unlock(&dev->struct_mutex);
1093
Kees Cook647416f2013-03-10 14:10:06 -07001094 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001095}
1096
Kees Cook647416f2013-03-10 14:10:06 -07001097DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1098 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001099 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001100
Deepak Sadb4bd12014-03-31 11:30:02 +05301101static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001102{
David Weinehall36cdd012016-08-22 13:59:31 +03001103 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1104 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001105 int ret = 0;
1106
1107 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001108
David Weinehall36cdd012016-08-22 13:59:31 +03001109 if (IS_GEN5(dev_priv)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001110 u16 rgvswctl = I915_READ16(MEMSWCTL);
1111 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1112
1113 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1114 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1115 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1116 MEMSTAT_VID_SHIFT);
1117 seq_printf(m, "Current P-state: %d\n",
1118 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
David Weinehall36cdd012016-08-22 13:59:31 +03001119 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Wayne Boyer666a4532015-12-09 12:29:35 -08001120 u32 freq_sts;
1121
1122 mutex_lock(&dev_priv->rps.hw_lock);
1123 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1124 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1125 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1126
1127 seq_printf(m, "actual GPU freq: %d MHz\n",
1128 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1129
1130 seq_printf(m, "current GPU freq: %d MHz\n",
1131 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1132
1133 seq_printf(m, "max GPU freq: %d MHz\n",
1134 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1135
1136 seq_printf(m, "min GPU freq: %d MHz\n",
1137 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1138
1139 seq_printf(m, "idle GPU freq: %d MHz\n",
1140 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1141
1142 seq_printf(m,
1143 "efficient (RPe) frequency: %d MHz\n",
1144 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1145 mutex_unlock(&dev_priv->rps.hw_lock);
David Weinehall36cdd012016-08-22 13:59:31 +03001146 } else if (INTEL_GEN(dev_priv) >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001147 u32 rp_state_limits;
1148 u32 gt_perf_status;
1149 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001150 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001151 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001152 u32 rpupei, rpcurup, rpprevup;
1153 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001154 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001155 int max_freq;
1156
Bob Paauwe35040562015-06-25 14:54:07 -07001157 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
David Weinehall36cdd012016-08-22 13:59:31 +03001158 if (IS_BROXTON(dev_priv)) {
Bob Paauwe35040562015-06-25 14:54:07 -07001159 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1160 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1161 } else {
1162 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1163 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1164 }
1165
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001166 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001167 ret = mutex_lock_interruptible(&dev->struct_mutex);
1168 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001169 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001170
Mika Kuoppala59bad942015-01-16 11:34:40 +02001171 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001172
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001173 reqf = I915_READ(GEN6_RPNSWREQ);
David Weinehall36cdd012016-08-22 13:59:31 +03001174 if (IS_GEN9(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301175 reqf >>= 23;
1176 else {
1177 reqf &= ~GEN6_TURBO_DISABLE;
David Weinehall36cdd012016-08-22 13:59:31 +03001178 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301179 reqf >>= 24;
1180 else
1181 reqf >>= 25;
1182 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001183 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001184
Chris Wilson0d8f9492014-03-27 09:06:14 +00001185 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1186 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1187 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1188
Jesse Barnesccab5c82011-01-18 15:49:25 -08001189 rpstat = I915_READ(GEN6_RPSTAT1);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301190 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1191 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1192 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1193 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1194 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1195 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
David Weinehall36cdd012016-08-22 13:59:31 +03001196 if (IS_GEN9(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301197 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
David Weinehall36cdd012016-08-22 13:59:31 +03001198 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001199 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1200 else
1201 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001202 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001203
Mika Kuoppala59bad942015-01-16 11:34:40 +02001204 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001205 mutex_unlock(&dev->struct_mutex);
1206
David Weinehall36cdd012016-08-22 13:59:31 +03001207 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001208 pm_ier = I915_READ(GEN6_PMIER);
1209 pm_imr = I915_READ(GEN6_PMIMR);
1210 pm_isr = I915_READ(GEN6_PMISR);
1211 pm_iir = I915_READ(GEN6_PMIIR);
1212 pm_mask = I915_READ(GEN6_PMINTRMSK);
1213 } else {
1214 pm_ier = I915_READ(GEN8_GT_IER(2));
1215 pm_imr = I915_READ(GEN8_GT_IMR(2));
1216 pm_isr = I915_READ(GEN8_GT_ISR(2));
1217 pm_iir = I915_READ(GEN8_GT_IIR(2));
1218 pm_mask = I915_READ(GEN6_PMINTRMSK);
1219 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001220 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001221 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301222 seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001223 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001224 seq_printf(m, "Render p-state ratio: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03001225 (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001226 seq_printf(m, "Render p-state VID: %d\n",
1227 gt_perf_status & 0xff);
1228 seq_printf(m, "Render p-state limit: %d\n",
1229 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001230 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1231 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1232 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1233 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001234 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001235 seq_printf(m, "CAGF: %dMHz\n", cagf);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301236 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1237 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1238 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1239 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1240 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1241 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
Chris Wilsond86ed342015-04-27 13:41:19 +01001242 seq_printf(m, "Up threshold: %d%%\n",
1243 dev_priv->rps.up_threshold);
1244
Akash Goeld6cda9c2016-04-23 00:05:46 +05301245 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1246 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1247 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1248 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1249 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1250 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
Chris Wilsond86ed342015-04-27 13:41:19 +01001251 seq_printf(m, "Down threshold: %d%%\n",
1252 dev_priv->rps.down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001253
David Weinehall36cdd012016-08-22 13:59:31 +03001254 max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 0 :
Bob Paauwe35040562015-06-25 14:54:07 -07001255 rp_state_cap >> 16) & 0xff;
David Weinehall36cdd012016-08-22 13:59:31 +03001256 max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001257 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001258 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001259 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001260
1261 max_freq = (rp_state_cap & 0xff00) >> 8;
David Weinehall36cdd012016-08-22 13:59:31 +03001262 max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001263 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001264 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001265 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001266
David Weinehall36cdd012016-08-22 13:59:31 +03001267 max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 16 :
Bob Paauwe35040562015-06-25 14:54:07 -07001268 rp_state_cap >> 0) & 0xff;
David Weinehall36cdd012016-08-22 13:59:31 +03001269 max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001270 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001271 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001272 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001273 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001274 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001275
Chris Wilsond86ed342015-04-27 13:41:19 +01001276 seq_printf(m, "Current freq: %d MHz\n",
1277 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1278 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001279 seq_printf(m, "Idle freq: %d MHz\n",
1280 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001281 seq_printf(m, "Min freq: %d MHz\n",
1282 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001283 seq_printf(m, "Boost freq: %d MHz\n",
1284 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001285 seq_printf(m, "Max freq: %d MHz\n",
1286 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1287 seq_printf(m,
1288 "efficient (RPe) frequency: %d MHz\n",
1289 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001290 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001291 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001292 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001293
Mika Kahola1170f282015-09-25 14:00:32 +03001294 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1295 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1296 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1297
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001298out:
1299 intel_runtime_pm_put(dev_priv);
1300 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001301}
1302
Chris Wilsonf6544492015-01-26 18:03:04 +02001303static int i915_hangcheck_info(struct seq_file *m, void *unused)
1304{
David Weinehall36cdd012016-08-22 13:59:31 +03001305 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001306 struct intel_engine_cs *engine;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001307 u64 acthd[I915_NUM_ENGINES];
1308 u32 seqno[I915_NUM_ENGINES];
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001309 u32 instdone[I915_NUM_INSTDONE_REG];
Dave Gordonc3232b12016-03-23 18:19:53 +00001310 enum intel_engine_id id;
1311 int j;
Chris Wilsonf6544492015-01-26 18:03:04 +02001312
1313 if (!i915.enable_hangcheck) {
1314 seq_printf(m, "Hangcheck disabled\n");
1315 return 0;
1316 }
1317
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001318 intel_runtime_pm_get(dev_priv);
1319
Dave Gordonc3232b12016-03-23 18:19:53 +00001320 for_each_engine_id(engine, dev_priv, id) {
Chris Wilson7e37f882016-08-02 22:50:21 +01001321 acthd[id] = intel_engine_get_active_head(engine);
Chris Wilson1b7744e2016-07-01 17:23:17 +01001322 seqno[id] = intel_engine_get_seqno(engine);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001323 }
1324
Chris Wilsonc0336662016-05-06 15:40:21 +01001325 i915_get_extra_instdone(dev_priv, instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001326
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001327 intel_runtime_pm_put(dev_priv);
1328
Chris Wilsonf6544492015-01-26 18:03:04 +02001329 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1330 seq_printf(m, "Hangcheck active, fires in %dms\n",
1331 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1332 jiffies));
1333 } else
1334 seq_printf(m, "Hangcheck inactive\n");
1335
Dave Gordonc3232b12016-03-23 18:19:53 +00001336 for_each_engine_id(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001337 seq_printf(m, "%s:\n", engine->name);
Chris Wilson14fd0d62016-04-07 07:29:10 +01001338 seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1339 engine->hangcheck.seqno,
1340 seqno[id],
1341 engine->last_submitted_seqno);
Chris Wilson83348ba2016-08-09 17:47:51 +01001342 seq_printf(m, "\twaiters? %s, fake irq active? %s\n",
1343 yesno(intel_engine_has_waiter(engine)),
1344 yesno(test_bit(engine->id,
1345 &dev_priv->gpu_error.missed_irq_rings)));
Chris Wilsonf6544492015-01-26 18:03:04 +02001346 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001347 (long long)engine->hangcheck.acthd,
Dave Gordonc3232b12016-03-23 18:19:53 +00001348 (long long)acthd[id]);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001349 seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
1350 seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001351
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001352 if (engine->id == RCS) {
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001353 seq_puts(m, "\tinstdone read =");
1354
1355 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1356 seq_printf(m, " 0x%08x", instdone[j]);
1357
1358 seq_puts(m, "\n\tinstdone accu =");
1359
1360 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1361 seq_printf(m, " 0x%08x",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001362 engine->hangcheck.instdone[j]);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001363
1364 seq_puts(m, "\n");
1365 }
Chris Wilsonf6544492015-01-26 18:03:04 +02001366 }
1367
1368 return 0;
1369}
1370
Ben Widawsky4d855292011-12-12 19:34:16 -08001371static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001372{
David Weinehall36cdd012016-08-22 13:59:31 +03001373 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1374 struct drm_device *dev = &dev_priv->drm;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001375 u32 rgvmodectl, rstdbyctl;
1376 u16 crstandvid;
1377 int ret;
1378
1379 ret = mutex_lock_interruptible(&dev->struct_mutex);
1380 if (ret)
1381 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001382 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001383
1384 rgvmodectl = I915_READ(MEMMODECTL);
1385 rstdbyctl = I915_READ(RSTDBYCTL);
1386 crstandvid = I915_READ16(CRSTANDVID);
1387
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001388 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001389 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001390
Jani Nikula742f4912015-09-03 11:16:09 +03001391 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001392 seq_printf(m, "Boost freq: %d\n",
1393 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1394 MEMMODE_BOOST_FREQ_SHIFT);
1395 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001396 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001397 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001398 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001399 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001400 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001401 seq_printf(m, "Starting frequency: P%d\n",
1402 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001403 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001404 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001405 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1406 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1407 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1408 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001409 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001410 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001411 switch (rstdbyctl & RSX_STATUS_MASK) {
1412 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001413 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001414 break;
1415 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001416 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001417 break;
1418 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001419 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001420 break;
1421 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001422 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001423 break;
1424 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001425 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001426 break;
1427 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001428 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001429 break;
1430 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001431 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001432 break;
1433 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001434
1435 return 0;
1436}
1437
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001438static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001439{
David Weinehall36cdd012016-08-22 13:59:31 +03001440 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001441 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001442
1443 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001444 for_each_fw_domain(fw_domain, dev_priv) {
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001445 seq_printf(m, "%s.wake_count = %u\n",
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001446 intel_uncore_forcewake_domain_to_str(fw_domain->id),
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001447 fw_domain->wake_count);
1448 }
1449 spin_unlock_irq(&dev_priv->uncore.lock);
1450
1451 return 0;
1452}
1453
Deepak S669ab5a2014-01-10 15:18:26 +05301454static int vlv_drpc_info(struct seq_file *m)
1455{
David Weinehall36cdd012016-08-22 13:59:31 +03001456 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001457 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301458
Imre Deakd46c0512014-04-14 20:24:27 +03001459 intel_runtime_pm_get(dev_priv);
1460
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001461 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301462 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1463 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1464
Imre Deakd46c0512014-04-14 20:24:27 +03001465 intel_runtime_pm_put(dev_priv);
1466
Deepak S669ab5a2014-01-10 15:18:26 +05301467 seq_printf(m, "Video Turbo Mode: %s\n",
1468 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1469 seq_printf(m, "Turbo enabled: %s\n",
1470 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1471 seq_printf(m, "HW control enabled: %s\n",
1472 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1473 seq_printf(m, "SW control enabled: %s\n",
1474 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1475 GEN6_RP_MEDIA_SW_MODE));
1476 seq_printf(m, "RC6 Enabled: %s\n",
1477 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1478 GEN6_RC_CTL_EI_MODE(1))));
1479 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001480 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301481 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001482 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301483
Imre Deak9cc19be2014-04-14 20:24:24 +03001484 seq_printf(m, "Render RC6 residency since boot: %u\n",
1485 I915_READ(VLV_GT_RENDER_RC6));
1486 seq_printf(m, "Media RC6 residency since boot: %u\n",
1487 I915_READ(VLV_GT_MEDIA_RC6));
1488
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001489 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301490}
1491
Ben Widawsky4d855292011-12-12 19:34:16 -08001492static int gen6_drpc_info(struct seq_file *m)
1493{
David Weinehall36cdd012016-08-22 13:59:31 +03001494 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1495 struct drm_device *dev = &dev_priv->drm;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001496 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Akash Goelf2dd7572016-06-27 20:10:01 +05301497 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001498 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001499 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001500
1501 ret = mutex_lock_interruptible(&dev->struct_mutex);
1502 if (ret)
1503 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001504 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001505
Chris Wilson907b28c2013-07-19 20:36:52 +01001506 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001507 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001508 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001509
1510 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001511 seq_puts(m, "RC information inaccurate because somebody "
1512 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001513 } else {
1514 /* NB: we cannot use forcewake, else we read the wrong values */
1515 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1516 udelay(10);
1517 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1518 }
1519
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001520 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001521 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001522
1523 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1524 rcctl1 = I915_READ(GEN6_RC_CONTROL);
David Weinehall36cdd012016-08-22 13:59:31 +03001525 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301526 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1527 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1528 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001529 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001530 mutex_lock(&dev_priv->rps.hw_lock);
1531 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1532 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001533
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001534 intel_runtime_pm_put(dev_priv);
1535
Ben Widawsky4d855292011-12-12 19:34:16 -08001536 seq_printf(m, "Video Turbo Mode: %s\n",
1537 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1538 seq_printf(m, "HW control enabled: %s\n",
1539 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1540 seq_printf(m, "SW control enabled: %s\n",
1541 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1542 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001543 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001544 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1545 seq_printf(m, "RC6 Enabled: %s\n",
1546 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
David Weinehall36cdd012016-08-22 13:59:31 +03001547 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301548 seq_printf(m, "Render Well Gating Enabled: %s\n",
1549 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1550 seq_printf(m, "Media Well Gating Enabled: %s\n",
1551 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1552 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001553 seq_printf(m, "Deep RC6 Enabled: %s\n",
1554 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1555 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1556 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001557 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001558 switch (gt_core_status & GEN6_RCn_MASK) {
1559 case GEN6_RC0:
1560 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001561 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001562 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001563 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001564 break;
1565 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001566 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001567 break;
1568 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001569 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001570 break;
1571 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001572 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001573 break;
1574 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001575 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001576 break;
1577 }
1578
1579 seq_printf(m, "Core Power Down: %s\n",
1580 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
David Weinehall36cdd012016-08-22 13:59:31 +03001581 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301582 seq_printf(m, "Render Power Well: %s\n",
1583 (gen9_powergate_status &
1584 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1585 seq_printf(m, "Media Power Well: %s\n",
1586 (gen9_powergate_status &
1587 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1588 }
Ben Widawskycce66a22012-03-27 18:59:38 -07001589
1590 /* Not exactly sure what this is */
1591 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1592 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1593 seq_printf(m, "RC6 residency since boot: %u\n",
1594 I915_READ(GEN6_GT_GFX_RC6));
1595 seq_printf(m, "RC6+ residency since boot: %u\n",
1596 I915_READ(GEN6_GT_GFX_RC6p));
1597 seq_printf(m, "RC6++ residency since boot: %u\n",
1598 I915_READ(GEN6_GT_GFX_RC6pp));
1599
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001600 seq_printf(m, "RC6 voltage: %dmV\n",
1601 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1602 seq_printf(m, "RC6+ voltage: %dmV\n",
1603 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1604 seq_printf(m, "RC6++ voltage: %dmV\n",
1605 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Akash Goelf2dd7572016-06-27 20:10:01 +05301606 return i915_forcewake_domains(m, NULL);
Ben Widawsky4d855292011-12-12 19:34:16 -08001607}
1608
1609static int i915_drpc_info(struct seq_file *m, void *unused)
1610{
David Weinehall36cdd012016-08-22 13:59:31 +03001611 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky4d855292011-12-12 19:34:16 -08001612
David Weinehall36cdd012016-08-22 13:59:31 +03001613 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S669ab5a2014-01-10 15:18:26 +05301614 return vlv_drpc_info(m);
David Weinehall36cdd012016-08-22 13:59:31 +03001615 else if (INTEL_GEN(dev_priv) >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001616 return gen6_drpc_info(m);
1617 else
1618 return ironlake_drpc_info(m);
1619}
1620
Daniel Vetter9a851782015-06-18 10:30:22 +02001621static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1622{
David Weinehall36cdd012016-08-22 13:59:31 +03001623 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetter9a851782015-06-18 10:30:22 +02001624
1625 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1626 dev_priv->fb_tracking.busy_bits);
1627
1628 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1629 dev_priv->fb_tracking.flip_bits);
1630
1631 return 0;
1632}
1633
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001634static int i915_fbc_status(struct seq_file *m, void *unused)
1635{
David Weinehall36cdd012016-08-22 13:59:31 +03001636 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001637
David Weinehall36cdd012016-08-22 13:59:31 +03001638 if (!HAS_FBC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001639 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001640 return 0;
1641 }
1642
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001643 intel_runtime_pm_get(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001644 mutex_lock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001645
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001646 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001647 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001648 else
1649 seq_printf(m, "FBC disabled: %s\n",
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001650 dev_priv->fbc.no_fbc_reason);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001651
David Weinehall36cdd012016-08-22 13:59:31 +03001652 if (INTEL_GEN(dev_priv) >= 7)
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001653 seq_printf(m, "Compressing: %s\n",
1654 yesno(I915_READ(FBC_STATUS2) &
1655 FBC_COMPRESSION_MASK));
1656
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001657 mutex_unlock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001658 intel_runtime_pm_put(dev_priv);
1659
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001660 return 0;
1661}
1662
Rodrigo Vivida46f932014-08-01 02:04:45 -07001663static int i915_fbc_fc_get(void *data, u64 *val)
1664{
David Weinehall36cdd012016-08-22 13:59:31 +03001665 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001666
David Weinehall36cdd012016-08-22 13:59:31 +03001667 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001668 return -ENODEV;
1669
Rodrigo Vivida46f932014-08-01 02:04:45 -07001670 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001671
1672 return 0;
1673}
1674
1675static int i915_fbc_fc_set(void *data, u64 val)
1676{
David Weinehall36cdd012016-08-22 13:59:31 +03001677 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001678 u32 reg;
1679
David Weinehall36cdd012016-08-22 13:59:31 +03001680 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001681 return -ENODEV;
1682
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001683 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001684
1685 reg = I915_READ(ILK_DPFC_CONTROL);
1686 dev_priv->fbc.false_color = val;
1687
1688 I915_WRITE(ILK_DPFC_CONTROL, val ?
1689 (reg | FBC_CTL_FALSE_COLOR) :
1690 (reg & ~FBC_CTL_FALSE_COLOR));
1691
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001692 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001693 return 0;
1694}
1695
1696DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1697 i915_fbc_fc_get, i915_fbc_fc_set,
1698 "%llu\n");
1699
Paulo Zanoni92d44622013-05-31 16:33:24 -03001700static int i915_ips_status(struct seq_file *m, void *unused)
1701{
David Weinehall36cdd012016-08-22 13:59:31 +03001702 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni92d44622013-05-31 16:33:24 -03001703
David Weinehall36cdd012016-08-22 13:59:31 +03001704 if (!HAS_IPS(dev_priv)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001705 seq_puts(m, "not supported\n");
1706 return 0;
1707 }
1708
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001709 intel_runtime_pm_get(dev_priv);
1710
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001711 seq_printf(m, "Enabled by kernel parameter: %s\n",
1712 yesno(i915.enable_ips));
1713
David Weinehall36cdd012016-08-22 13:59:31 +03001714 if (INTEL_GEN(dev_priv) >= 8) {
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001715 seq_puts(m, "Currently: unknown\n");
1716 } else {
1717 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1718 seq_puts(m, "Currently: enabled\n");
1719 else
1720 seq_puts(m, "Currently: disabled\n");
1721 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001722
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001723 intel_runtime_pm_put(dev_priv);
1724
Paulo Zanoni92d44622013-05-31 16:33:24 -03001725 return 0;
1726}
1727
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001728static int i915_sr_status(struct seq_file *m, void *unused)
1729{
David Weinehall36cdd012016-08-22 13:59:31 +03001730 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001731 bool sr_enabled = false;
1732
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001733 intel_runtime_pm_get(dev_priv);
1734
David Weinehall36cdd012016-08-22 13:59:31 +03001735 if (HAS_PCH_SPLIT(dev_priv))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001736 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001737 else if (IS_CRESTLINE(dev_priv) || IS_G4X(dev_priv) ||
1738 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001739 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001740 else if (IS_I915GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001741 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001742 else if (IS_PINEVIEW(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001743 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001744 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001745 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001746
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001747 intel_runtime_pm_put(dev_priv);
1748
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001749 seq_printf(m, "self-refresh: %s\n",
1750 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001751
1752 return 0;
1753}
1754
Jesse Barnes7648fa92010-05-20 14:28:11 -07001755static int i915_emon_status(struct seq_file *m, void *unused)
1756{
David Weinehall36cdd012016-08-22 13:59:31 +03001757 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1758 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001759 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001760 int ret;
1761
David Weinehall36cdd012016-08-22 13:59:31 +03001762 if (!IS_GEN5(dev_priv))
Chris Wilson582be6b2012-04-30 19:35:02 +01001763 return -ENODEV;
1764
Chris Wilsonde227ef2010-07-03 07:58:38 +01001765 ret = mutex_lock_interruptible(&dev->struct_mutex);
1766 if (ret)
1767 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001768
1769 temp = i915_mch_val(dev_priv);
1770 chipset = i915_chipset_val(dev_priv);
1771 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001772 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001773
1774 seq_printf(m, "GMCH temp: %ld\n", temp);
1775 seq_printf(m, "Chipset power: %ld\n", chipset);
1776 seq_printf(m, "GFX power: %ld\n", gfx);
1777 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1778
1779 return 0;
1780}
1781
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001782static int i915_ring_freq_table(struct seq_file *m, void *unused)
1783{
David Weinehall36cdd012016-08-22 13:59:31 +03001784 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001785 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001786 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301787 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001788
David Weinehall36cdd012016-08-22 13:59:31 +03001789 if (!HAS_CORE_RING_FREQ(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001790 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001791 return 0;
1792 }
1793
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001794 intel_runtime_pm_get(dev_priv);
1795
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001796 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001797 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001798 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001799
David Weinehall36cdd012016-08-22 13:59:31 +03001800 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301801 /* Convert GT frequency to 50 HZ units */
1802 min_gpu_freq =
1803 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1804 max_gpu_freq =
1805 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1806 } else {
1807 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1808 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1809 }
1810
Damien Lespiau267f0c92013-06-24 22:59:48 +01001811 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001812
Akash Goelf936ec32015-06-29 14:50:22 +05301813 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001814 ia_freq = gpu_freq;
1815 sandybridge_pcode_read(dev_priv,
1816 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1817 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001818 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301819 intel_gpu_freq(dev_priv, (gpu_freq *
David Weinehall36cdd012016-08-22 13:59:31 +03001820 (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001821 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001822 ((ia_freq >> 0) & 0xff) * 100,
1823 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001824 }
1825
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001826 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001827
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001828out:
1829 intel_runtime_pm_put(dev_priv);
1830 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001831}
1832
Chris Wilson44834a62010-08-19 16:09:23 +01001833static int i915_opregion(struct seq_file *m, void *unused)
1834{
David Weinehall36cdd012016-08-22 13:59:31 +03001835 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1836 struct drm_device *dev = &dev_priv->drm;
Chris Wilson44834a62010-08-19 16:09:23 +01001837 struct intel_opregion *opregion = &dev_priv->opregion;
1838 int ret;
1839
1840 ret = mutex_lock_interruptible(&dev->struct_mutex);
1841 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001842 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001843
Jani Nikula2455a8e2015-12-14 12:50:53 +02001844 if (opregion->header)
1845 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001846
1847 mutex_unlock(&dev->struct_mutex);
1848
Daniel Vetter0d38f002012-04-21 22:49:10 +02001849out:
Chris Wilson44834a62010-08-19 16:09:23 +01001850 return 0;
1851}
1852
Jani Nikulaada8f952015-12-15 13:17:12 +02001853static int i915_vbt(struct seq_file *m, void *unused)
1854{
David Weinehall36cdd012016-08-22 13:59:31 +03001855 struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
Jani Nikulaada8f952015-12-15 13:17:12 +02001856
1857 if (opregion->vbt)
1858 seq_write(m, opregion->vbt, opregion->vbt_size);
1859
1860 return 0;
1861}
1862
Chris Wilson37811fc2010-08-25 22:45:57 +01001863static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1864{
David Weinehall36cdd012016-08-22 13:59:31 +03001865 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1866 struct drm_device *dev = &dev_priv->drm;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301867 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001868 struct drm_framebuffer *drm_fb;
Chris Wilson188c1ab2016-04-03 14:14:20 +01001869 int ret;
1870
1871 ret = mutex_lock_interruptible(&dev->struct_mutex);
1872 if (ret)
1873 return ret;
Chris Wilson37811fc2010-08-25 22:45:57 +01001874
Daniel Vetter06957262015-08-10 13:34:08 +02001875#ifdef CONFIG_DRM_FBDEV_EMULATION
David Weinehall36cdd012016-08-22 13:59:31 +03001876 if (dev_priv->fbdev) {
1877 fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001878
Chris Wilson25bcce92016-07-02 15:36:00 +01001879 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1880 fbdev_fb->base.width,
1881 fbdev_fb->base.height,
1882 fbdev_fb->base.depth,
1883 fbdev_fb->base.bits_per_pixel,
1884 fbdev_fb->base.modifier[0],
1885 drm_framebuffer_read_refcount(&fbdev_fb->base));
1886 describe_obj(m, fbdev_fb->obj);
1887 seq_putc(m, '\n');
1888 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001889#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001890
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001891 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001892 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05301893 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1894 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001895 continue;
1896
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001897 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001898 fb->base.width,
1899 fb->base.height,
1900 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001901 fb->base.bits_per_pixel,
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001902 fb->base.modifier[0],
Dave Airlie747a5982016-04-15 15:10:35 +10001903 drm_framebuffer_read_refcount(&fb->base));
Chris Wilson05394f32010-11-08 19:18:58 +00001904 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001905 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001906 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001907 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson188c1ab2016-04-03 14:14:20 +01001908 mutex_unlock(&dev->struct_mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001909
1910 return 0;
1911}
1912
Chris Wilson7e37f882016-08-02 22:50:21 +01001913static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001914{
1915 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
Chris Wilson7e37f882016-08-02 22:50:21 +01001916 ring->space, ring->head, ring->tail,
1917 ring->last_retired_head);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001918}
1919
Ben Widawskye76d3632011-03-19 18:14:29 -07001920static int i915_context_status(struct seq_file *m, void *unused)
1921{
David Weinehall36cdd012016-08-22 13:59:31 +03001922 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1923 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001924 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01001925 struct i915_gem_context *ctx;
Dave Gordonc3232b12016-03-23 18:19:53 +00001926 int ret;
Ben Widawskye76d3632011-03-19 18:14:29 -07001927
Daniel Vetterf3d28872014-05-29 23:23:08 +02001928 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001929 if (ret)
1930 return ret;
1931
Ben Widawskya33afea2013-09-17 21:12:45 -07001932 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Chris Wilson5d1808e2016-04-28 09:56:51 +01001933 seq_printf(m, "HW context %u ", ctx->hw_id);
Chris Wilsonc84455b2016-08-15 10:49:08 +01001934 if (ctx->pid) {
Chris Wilsond28b99a2016-05-24 14:53:39 +01001935 struct task_struct *task;
1936
Chris Wilsonc84455b2016-08-15 10:49:08 +01001937 task = get_pid_task(ctx->pid, PIDTYPE_PID);
Chris Wilsond28b99a2016-05-24 14:53:39 +01001938 if (task) {
1939 seq_printf(m, "(%s [%d]) ",
1940 task->comm, task->pid);
1941 put_task_struct(task);
1942 }
Chris Wilsonc84455b2016-08-15 10:49:08 +01001943 } else if (IS_ERR(ctx->file_priv)) {
1944 seq_puts(m, "(deleted) ");
Chris Wilsond28b99a2016-05-24 14:53:39 +01001945 } else {
1946 seq_puts(m, "(kernel) ");
1947 }
1948
Chris Wilsonbca44d82016-05-24 14:53:41 +01001949 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
1950 seq_putc(m, '\n');
Ben Widawskya33afea2013-09-17 21:12:45 -07001951
Chris Wilsonbca44d82016-05-24 14:53:41 +01001952 for_each_engine(engine, dev_priv) {
1953 struct intel_context *ce = &ctx->engine[engine->id];
1954
1955 seq_printf(m, "%s: ", engine->name);
1956 seq_putc(m, ce->initialised ? 'I' : 'i');
1957 if (ce->state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001958 describe_obj(m, ce->state->obj);
Chris Wilsondca33ec2016-08-02 22:50:20 +01001959 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +01001960 describe_ctx_ring(m, ce->ring);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001961 seq_putc(m, '\n');
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001962 }
1963
Ben Widawskya33afea2013-09-17 21:12:45 -07001964 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001965 }
1966
Daniel Vetterf3d28872014-05-29 23:23:08 +02001967 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001968
1969 return 0;
1970}
1971
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001972static void i915_dump_lrc_obj(struct seq_file *m,
Chris Wilsone2efd132016-05-24 14:53:34 +01001973 struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001974 struct intel_engine_cs *engine)
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001975{
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001976 struct i915_vma *vma = ctx->engine[engine->id].state;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001977 struct page *page;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001978 int j;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001979
Chris Wilson7069b142016-04-28 09:56:52 +01001980 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
1981
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001982 if (!vma) {
1983 seq_puts(m, "\tFake context\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001984 return;
1985 }
1986
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001987 if (vma->flags & I915_VMA_GLOBAL_BIND)
1988 seq_printf(m, "\tBound in GGTT at 0x%08x\n",
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001989 i915_ggtt_offset(vma));
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001990
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001991 if (i915_gem_object_get_pages(vma->obj)) {
1992 seq_puts(m, "\tFailed to get pages for context object\n\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001993 return;
1994 }
1995
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001996 page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
1997 if (page) {
1998 u32 *reg_state = kmap_atomic(page);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001999
2000 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002001 seq_printf(m,
2002 "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2003 j * 4,
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002004 reg_state[j], reg_state[j + 1],
2005 reg_state[j + 2], reg_state[j + 3]);
2006 }
2007 kunmap_atomic(reg_state);
2008 }
2009
2010 seq_putc(m, '\n');
2011}
2012
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002013static int i915_dump_lrc(struct seq_file *m, void *unused)
2014{
David Weinehall36cdd012016-08-22 13:59:31 +03002015 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2016 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002017 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01002018 struct i915_gem_context *ctx;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002019 int ret;
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002020
2021 if (!i915.enable_execlists) {
2022 seq_printf(m, "Logical Ring Contexts are disabled\n");
2023 return 0;
2024 }
2025
2026 ret = mutex_lock_interruptible(&dev->struct_mutex);
2027 if (ret)
2028 return ret;
2029
Dave Gordone28e4042016-01-19 19:02:55 +00002030 list_for_each_entry(ctx, &dev_priv->context_list, link)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01002031 for_each_engine(engine, dev_priv)
2032 i915_dump_lrc_obj(m, ctx, engine);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002033
2034 mutex_unlock(&dev->struct_mutex);
2035
2036 return 0;
2037}
2038
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002039static int i915_execlists(struct seq_file *m, void *data)
2040{
David Weinehall36cdd012016-08-22 13:59:31 +03002041 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2042 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002043 struct intel_engine_cs *engine;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002044 u32 status_pointer;
2045 u8 read_pointer;
2046 u8 write_pointer;
2047 u32 status;
2048 u32 ctx_id;
2049 struct list_head *cursor;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002050 int i, ret;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002051
2052 if (!i915.enable_execlists) {
2053 seq_puts(m, "Logical Ring Contexts are disabled\n");
2054 return 0;
2055 }
2056
2057 ret = mutex_lock_interruptible(&dev->struct_mutex);
2058 if (ret)
2059 return ret;
2060
Michel Thierryfc0412e2014-10-16 16:13:38 +01002061 intel_runtime_pm_get(dev_priv);
2062
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002063 for_each_engine(engine, dev_priv) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002064 struct drm_i915_gem_request *head_req = NULL;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002065 int count = 0;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002066
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002067 seq_printf(m, "%s\n", engine->name);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002068
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002069 status = I915_READ(RING_EXECLIST_STATUS_LO(engine));
2070 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(engine));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002071 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2072 status, ctx_id);
2073
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002074 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002075 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2076
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002077 read_pointer = engine->next_context_status_buffer;
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002078 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002079 if (read_pointer > write_pointer)
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002080 write_pointer += GEN8_CSB_ENTRIES;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002081 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2082 read_pointer, write_pointer);
2083
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002084 for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002085 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, i));
2086 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, i));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002087
2088 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2089 i, status, ctx_id);
2090 }
2091
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002092 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002093 list_for_each(cursor, &engine->execlist_queue)
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002094 count++;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002095 head_req = list_first_entry_or_null(&engine->execlist_queue,
2096 struct drm_i915_gem_request,
2097 execlist_link);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002098 spin_unlock_bh(&engine->execlist_lock);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002099
2100 seq_printf(m, "\t%d requests in queue\n", count);
2101 if (head_req) {
Chris Wilson7069b142016-04-28 09:56:52 +01002102 seq_printf(m, "\tHead request context: %u\n",
2103 head_req->ctx->hw_id);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002104 seq_printf(m, "\tHead request tail: %u\n",
Nick Hoath6d3d8272015-01-15 13:10:39 +00002105 head_req->tail);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002106 }
2107
2108 seq_putc(m, '\n');
2109 }
2110
Michel Thierryfc0412e2014-10-16 16:13:38 +01002111 intel_runtime_pm_put(dev_priv);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002112 mutex_unlock(&dev->struct_mutex);
2113
2114 return 0;
2115}
2116
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002117static const char *swizzle_string(unsigned swizzle)
2118{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002119 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002120 case I915_BIT_6_SWIZZLE_NONE:
2121 return "none";
2122 case I915_BIT_6_SWIZZLE_9:
2123 return "bit9";
2124 case I915_BIT_6_SWIZZLE_9_10:
2125 return "bit9/bit10";
2126 case I915_BIT_6_SWIZZLE_9_11:
2127 return "bit9/bit11";
2128 case I915_BIT_6_SWIZZLE_9_10_11:
2129 return "bit9/bit10/bit11";
2130 case I915_BIT_6_SWIZZLE_9_17:
2131 return "bit9/bit17";
2132 case I915_BIT_6_SWIZZLE_9_10_17:
2133 return "bit9/bit10/bit17";
2134 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002135 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002136 }
2137
2138 return "bug";
2139}
2140
2141static int i915_swizzle_info(struct seq_file *m, void *data)
2142{
David Weinehall36cdd012016-08-22 13:59:31 +03002143 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2144 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002145 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002146
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002147 ret = mutex_lock_interruptible(&dev->struct_mutex);
2148 if (ret)
2149 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002150 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002151
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002152 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2153 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2154 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2155 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2156
David Weinehall36cdd012016-08-22 13:59:31 +03002157 if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002158 seq_printf(m, "DDC = 0x%08x\n",
2159 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002160 seq_printf(m, "DDC2 = 0x%08x\n",
2161 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002162 seq_printf(m, "C0DRB3 = 0x%04x\n",
2163 I915_READ16(C0DRB3));
2164 seq_printf(m, "C1DRB3 = 0x%04x\n",
2165 I915_READ16(C1DRB3));
David Weinehall36cdd012016-08-22 13:59:31 +03002166 } else if (INTEL_GEN(dev_priv) >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002167 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2168 I915_READ(MAD_DIMM_C0));
2169 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2170 I915_READ(MAD_DIMM_C1));
2171 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2172 I915_READ(MAD_DIMM_C2));
2173 seq_printf(m, "TILECTL = 0x%08x\n",
2174 I915_READ(TILECTL));
David Weinehall36cdd012016-08-22 13:59:31 +03002175 if (INTEL_GEN(dev_priv) >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002176 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2177 I915_READ(GAMTARBMODE));
2178 else
2179 seq_printf(m, "ARB_MODE = 0x%08x\n",
2180 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002181 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2182 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002183 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002184
2185 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2186 seq_puts(m, "L-shaped memory detected\n");
2187
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002188 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002189 mutex_unlock(&dev->struct_mutex);
2190
2191 return 0;
2192}
2193
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002194static int per_file_ctx(int id, void *ptr, void *data)
2195{
Chris Wilsone2efd132016-05-24 14:53:34 +01002196 struct i915_gem_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002197 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002198 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2199
2200 if (!ppgtt) {
2201 seq_printf(m, " no ppgtt for context %d\n",
2202 ctx->user_handle);
2203 return 0;
2204 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002205
Oscar Mateof83d6512014-05-22 14:13:38 +01002206 if (i915_gem_context_is_default(ctx))
2207 seq_puts(m, " default context:\n");
2208 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002209 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002210 ppgtt->debug_dump(ppgtt, m);
2211
2212 return 0;
2213}
2214
David Weinehall36cdd012016-08-22 13:59:31 +03002215static void gen8_ppgtt_info(struct seq_file *m,
2216 struct drm_i915_private *dev_priv)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002217{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002218 struct intel_engine_cs *engine;
Ben Widawsky77df6772013-11-02 21:07:30 -07002219 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002220 int i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002221
Ben Widawsky77df6772013-11-02 21:07:30 -07002222 if (!ppgtt)
2223 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002224
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002225 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002226 seq_printf(m, "%s\n", engine->name);
Ben Widawsky77df6772013-11-02 21:07:30 -07002227 for (i = 0; i < 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002228 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002229 pdp <<= 32;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002230 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002231 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002232 }
2233 }
2234}
2235
David Weinehall36cdd012016-08-22 13:59:31 +03002236static void gen6_ppgtt_info(struct seq_file *m,
2237 struct drm_i915_private *dev_priv)
Ben Widawsky77df6772013-11-02 21:07:30 -07002238{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002239 struct intel_engine_cs *engine;
Ben Widawsky77df6772013-11-02 21:07:30 -07002240
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002241 if (IS_GEN6(dev_priv))
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002242 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2243
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002244 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002245 seq_printf(m, "%s\n", engine->name);
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002246 if (IS_GEN7(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002247 seq_printf(m, "GFX_MODE: 0x%08x\n",
2248 I915_READ(RING_MODE_GEN7(engine)));
2249 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2250 I915_READ(RING_PP_DIR_BASE(engine)));
2251 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2252 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2253 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2254 I915_READ(RING_PP_DIR_DCLV(engine)));
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002255 }
2256 if (dev_priv->mm.aliasing_ppgtt) {
2257 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2258
Damien Lespiau267f0c92013-06-24 22:59:48 +01002259 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002260 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002261
Ben Widawsky87d60b62013-12-06 14:11:29 -08002262 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002263 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002264
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002265 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002266}
2267
2268static int i915_ppgtt_info(struct seq_file *m, void *data)
2269{
David Weinehall36cdd012016-08-22 13:59:31 +03002270 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2271 struct drm_device *dev = &dev_priv->drm;
Michel Thierryea91e402015-07-29 17:23:57 +01002272 struct drm_file *file;
Ben Widawsky77df6772013-11-02 21:07:30 -07002273
2274 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2275 if (ret)
2276 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002277 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002278
David Weinehall36cdd012016-08-22 13:59:31 +03002279 if (INTEL_GEN(dev_priv) >= 8)
2280 gen8_ppgtt_info(m, dev_priv);
2281 else if (INTEL_GEN(dev_priv) >= 6)
2282 gen6_ppgtt_info(m, dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002283
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002284 mutex_lock(&dev->filelist_mutex);
Michel Thierryea91e402015-07-29 17:23:57 +01002285 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2286 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002287 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002288
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002289 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002290 if (!task) {
2291 ret = -ESRCH;
Wei Yongjunb0212482016-06-13 23:42:00 +00002292 goto out_unlock;
Dan Carpenter06812762015-10-02 18:14:22 +03002293 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002294 seq_printf(m, "\nproc: %s\n", task->comm);
2295 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002296 idr_for_each(&file_priv->context_idr, per_file_ctx,
2297 (void *)(unsigned long)m);
2298 }
Wei Yongjunb0212482016-06-13 23:42:00 +00002299out_unlock:
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002300 mutex_unlock(&dev->filelist_mutex);
Michel Thierryea91e402015-07-29 17:23:57 +01002301
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002302 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002303 mutex_unlock(&dev->struct_mutex);
2304
Dan Carpenter06812762015-10-02 18:14:22 +03002305 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002306}
2307
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002308static int count_irq_waiters(struct drm_i915_private *i915)
2309{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002310 struct intel_engine_cs *engine;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002311 int count = 0;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002312
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002313 for_each_engine(engine, i915)
Chris Wilson688e6c72016-07-01 17:23:15 +01002314 count += intel_engine_has_waiter(engine);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002315
2316 return count;
2317}
2318
Chris Wilson7466c292016-08-15 09:49:33 +01002319static const char *rps_power_to_str(unsigned int power)
2320{
2321 static const char * const strings[] = {
2322 [LOW_POWER] = "low power",
2323 [BETWEEN] = "mixed",
2324 [HIGH_POWER] = "high power",
2325 };
2326
2327 if (power >= ARRAY_SIZE(strings) || !strings[power])
2328 return "unknown";
2329
2330 return strings[power];
2331}
2332
Chris Wilson1854d5c2015-04-07 16:20:32 +01002333static int i915_rps_boost_info(struct seq_file *m, void *data)
2334{
David Weinehall36cdd012016-08-22 13:59:31 +03002335 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2336 struct drm_device *dev = &dev_priv->drm;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002337 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002338
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002339 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
Chris Wilson67d97da2016-07-04 08:08:31 +01002340 seq_printf(m, "GPU busy? %s [%x]\n",
2341 yesno(dev_priv->gt.awake), dev_priv->gt.active_engines);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002342 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
Chris Wilson7466c292016-08-15 09:49:33 +01002343 seq_printf(m, "Frequency requested %d\n",
2344 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
2345 seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002346 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2347 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2348 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2349 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002350 seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
2351 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
2352 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
2353 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002354
2355 mutex_lock(&dev->filelist_mutex);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002356 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002357 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2358 struct drm_i915_file_private *file_priv = file->driver_priv;
2359 struct task_struct *task;
2360
2361 rcu_read_lock();
2362 task = pid_task(file->pid, PIDTYPE_PID);
2363 seq_printf(m, "%s [%d]: %d boosts%s\n",
2364 task ? task->comm : "<unknown>",
2365 task ? task->pid : -1,
Chris Wilson2e1b8732015-04-27 13:41:22 +01002366 file_priv->rps.boosts,
2367 list_empty(&file_priv->rps.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002368 rcu_read_unlock();
2369 }
Chris Wilson197be2a2016-07-20 09:21:13 +01002370 seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002371 spin_unlock(&dev_priv->rps.client_lock);
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002372 mutex_unlock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002373
Chris Wilson7466c292016-08-15 09:49:33 +01002374 if (INTEL_GEN(dev_priv) >= 6 &&
2375 dev_priv->rps.enabled &&
2376 dev_priv->gt.active_engines) {
2377 u32 rpup, rpupei;
2378 u32 rpdown, rpdownei;
2379
2380 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2381 rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
2382 rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
2383 rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
2384 rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
2385 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2386
2387 seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
2388 rps_power_to_str(dev_priv->rps.power));
2389 seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
2390 100 * rpup / rpupei,
2391 dev_priv->rps.up_threshold);
2392 seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
2393 100 * rpdown / rpdownei,
2394 dev_priv->rps.down_threshold);
2395 } else {
2396 seq_puts(m, "\nRPS Autotuning inactive\n");
2397 }
2398
Chris Wilson8d3afd72015-05-21 21:01:47 +01002399 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002400}
2401
Ben Widawsky63573eb2013-07-04 11:02:07 -07002402static int i915_llc(struct seq_file *m, void *data)
2403{
David Weinehall36cdd012016-08-22 13:59:31 +03002404 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002405 const bool edram = INTEL_GEN(dev_priv) > 8;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002406
David Weinehall36cdd012016-08-22 13:59:31 +03002407 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002408 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2409 intel_uncore_edram_size(dev_priv)/1024/1024);
Ben Widawsky63573eb2013-07-04 11:02:07 -07002410
2411 return 0;
2412}
2413
Alex Daifdf5d352015-08-12 15:43:37 +01002414static int i915_guc_load_status_info(struct seq_file *m, void *data)
2415{
David Weinehall36cdd012016-08-22 13:59:31 +03002416 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Alex Daifdf5d352015-08-12 15:43:37 +01002417 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2418 u32 tmp, i;
2419
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002420 if (!HAS_GUC_UCODE(dev_priv))
Alex Daifdf5d352015-08-12 15:43:37 +01002421 return 0;
2422
2423 seq_printf(m, "GuC firmware status:\n");
2424 seq_printf(m, "\tpath: %s\n",
2425 guc_fw->guc_fw_path);
2426 seq_printf(m, "\tfetch: %s\n",
2427 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2428 seq_printf(m, "\tload: %s\n",
2429 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2430 seq_printf(m, "\tversion wanted: %d.%d\n",
2431 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2432 seq_printf(m, "\tversion found: %d.%d\n",
2433 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
Alex Daifeda33e2015-10-19 16:10:54 -07002434 seq_printf(m, "\theader: offset is %d; size = %d\n",
2435 guc_fw->header_offset, guc_fw->header_size);
2436 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2437 guc_fw->ucode_offset, guc_fw->ucode_size);
2438 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2439 guc_fw->rsa_offset, guc_fw->rsa_size);
Alex Daifdf5d352015-08-12 15:43:37 +01002440
2441 tmp = I915_READ(GUC_STATUS);
2442
2443 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2444 seq_printf(m, "\tBootrom status = 0x%x\n",
2445 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2446 seq_printf(m, "\tuKernel status = 0x%x\n",
2447 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2448 seq_printf(m, "\tMIA Core status = 0x%x\n",
2449 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2450 seq_puts(m, "\nScratch registers:\n");
2451 for (i = 0; i < 16; i++)
2452 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2453
2454 return 0;
2455}
2456
Dave Gordon8b417c22015-08-12 15:43:44 +01002457static void i915_guc_client_info(struct seq_file *m,
2458 struct drm_i915_private *dev_priv,
2459 struct i915_guc_client *client)
2460{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002461 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002462 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002463 uint64_t tot = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002464
2465 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2466 client->priority, client->ctx_index, client->proc_desc_offset);
2467 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2468 client->doorbell_id, client->doorbell_offset, client->cookie);
2469 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2470 client->wq_size, client->wq_offset, client->wq_tail);
2471
Dave Gordon551aaec2016-05-13 15:36:33 +01002472 seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
Dave Gordon8b417c22015-08-12 15:43:44 +01002473 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2474 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2475
Dave Gordonc18468c2016-08-09 15:19:22 +01002476 for_each_engine_id(engine, dev_priv, id) {
2477 u64 submissions = client->submissions[id];
2478 tot += submissions;
Dave Gordon8b417c22015-08-12 15:43:44 +01002479 seq_printf(m, "\tSubmissions: %llu %s\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002480 submissions, engine->name);
Dave Gordon8b417c22015-08-12 15:43:44 +01002481 }
2482 seq_printf(m, "\tTotal: %llu\n", tot);
2483}
2484
2485static int i915_guc_info(struct seq_file *m, void *data)
2486{
David Weinehall36cdd012016-08-22 13:59:31 +03002487 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2488 struct drm_device *dev = &dev_priv->drm;
Dave Gordon8b417c22015-08-12 15:43:44 +01002489 struct intel_guc guc;
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03002490 struct i915_guc_client client = {};
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002491 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002492 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002493 u64 total = 0;
2494
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002495 if (!HAS_GUC_SCHED(dev_priv))
Dave Gordon8b417c22015-08-12 15:43:44 +01002496 return 0;
2497
Alex Dai5a843302015-12-02 16:56:29 -08002498 if (mutex_lock_interruptible(&dev->struct_mutex))
2499 return 0;
2500
Dave Gordon8b417c22015-08-12 15:43:44 +01002501 /* Take a local copy of the GuC data, so we can dump it at leisure */
Dave Gordon8b417c22015-08-12 15:43:44 +01002502 guc = dev_priv->guc;
Alex Dai5a843302015-12-02 16:56:29 -08002503 if (guc.execbuf_client)
Dave Gordon8b417c22015-08-12 15:43:44 +01002504 client = *guc.execbuf_client;
Alex Dai5a843302015-12-02 16:56:29 -08002505
2506 mutex_unlock(&dev->struct_mutex);
Dave Gordon8b417c22015-08-12 15:43:44 +01002507
Dave Gordon9636f6d2016-06-13 17:57:28 +01002508 seq_printf(m, "Doorbell map:\n");
2509 seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc.doorbell_bitmap);
2510 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc.db_cacheline);
2511
Dave Gordon8b417c22015-08-12 15:43:44 +01002512 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2513 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2514 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2515 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2516 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2517
2518 seq_printf(m, "\nGuC submissions:\n");
Dave Gordonc18468c2016-08-09 15:19:22 +01002519 for_each_engine_id(engine, dev_priv, id) {
2520 u64 submissions = guc.submissions[id];
2521 total += submissions;
Alex Dai397097b2016-01-23 11:58:14 -08002522 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002523 engine->name, submissions, guc.last_seqno[id]);
Dave Gordon8b417c22015-08-12 15:43:44 +01002524 }
2525 seq_printf(m, "\t%s: %llu\n", "Total", total);
2526
2527 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2528 i915_guc_client_info(m, dev_priv, &client);
2529
2530 /* Add more as required ... */
2531
2532 return 0;
2533}
2534
Alex Dai4c7e77f2015-08-12 15:43:40 +01002535static int i915_guc_log_dump(struct seq_file *m, void *data)
2536{
David Weinehall36cdd012016-08-22 13:59:31 +03002537 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson8b797af2016-08-15 10:48:51 +01002538 struct drm_i915_gem_object *obj;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002539 int i = 0, pg;
2540
Chris Wilson8b797af2016-08-15 10:48:51 +01002541 if (!dev_priv->guc.log_vma)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002542 return 0;
2543
Chris Wilson8b797af2016-08-15 10:48:51 +01002544 obj = dev_priv->guc.log_vma->obj;
2545 for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
2546 u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
Alex Dai4c7e77f2015-08-12 15:43:40 +01002547
2548 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2549 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2550 *(log + i), *(log + i + 1),
2551 *(log + i + 2), *(log + i + 3));
2552
2553 kunmap_atomic(log);
2554 }
2555
2556 seq_putc(m, '\n');
2557
2558 return 0;
2559}
2560
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002561static int i915_edp_psr_status(struct seq_file *m, void *data)
2562{
David Weinehall36cdd012016-08-22 13:59:31 +03002563 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002564 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002565 u32 stat[3];
2566 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002567 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002568
David Weinehall36cdd012016-08-22 13:59:31 +03002569 if (!HAS_PSR(dev_priv)) {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002570 seq_puts(m, "PSR not supported\n");
2571 return 0;
2572 }
2573
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002574 intel_runtime_pm_get(dev_priv);
2575
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002576 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002577 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2578 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002579 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002580 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002581 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2582 dev_priv->psr.busy_frontbuffer_bits);
2583 seq_printf(m, "Re-enable work scheduled: %s\n",
2584 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002585
David Weinehall36cdd012016-08-22 13:59:31 +03002586 if (HAS_DDI(dev_priv))
Ville Syrjälä443a3892015-11-11 20:34:15 +02002587 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002588 else {
2589 for_each_pipe(dev_priv, pipe) {
2590 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2591 VLV_EDP_PSR_CURR_STATE_MASK;
2592 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2593 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2594 enabled = true;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002595 }
2596 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002597
2598 seq_printf(m, "Main link in standby mode: %s\n",
2599 yesno(dev_priv->psr.link_standby));
2600
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002601 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002602
David Weinehall36cdd012016-08-22 13:59:31 +03002603 if (!HAS_DDI(dev_priv))
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002604 for_each_pipe(dev_priv, pipe) {
2605 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2606 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2607 seq_printf(m, " pipe %c", pipe_name(pipe));
2608 }
2609 seq_puts(m, "\n");
2610
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002611 /*
2612 * VLV/CHV PSR has no kind of performance counter
2613 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2614 */
David Weinehall36cdd012016-08-22 13:59:31 +03002615 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002616 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002617 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002618
2619 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2620 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002621 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002622
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002623 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002624 return 0;
2625}
2626
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002627static int i915_sink_crc(struct seq_file *m, void *data)
2628{
David Weinehall36cdd012016-08-22 13:59:31 +03002629 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2630 struct drm_device *dev = &dev_priv->drm;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002631 struct intel_connector *connector;
2632 struct intel_dp *intel_dp = NULL;
2633 int ret;
2634 u8 crc[6];
2635
2636 drm_modeset_lock_all(dev);
Rodrigo Viviaca5e362015-03-13 16:13:59 -07002637 for_each_intel_connector(dev, connector) {
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002638 struct drm_crtc *crtc;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002639
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002640 if (!connector->base.state->best_encoder)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002641 continue;
2642
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002643 crtc = connector->base.state->crtc;
2644 if (!crtc->state->active)
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002645 continue;
2646
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002647 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002648 continue;
2649
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002650 intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002651
2652 ret = intel_dp_sink_crc(intel_dp, crc);
2653 if (ret)
2654 goto out;
2655
2656 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2657 crc[0], crc[1], crc[2],
2658 crc[3], crc[4], crc[5]);
2659 goto out;
2660 }
2661 ret = -ENODEV;
2662out:
2663 drm_modeset_unlock_all(dev);
2664 return ret;
2665}
2666
Jesse Barnesec013e72013-08-20 10:29:23 +01002667static int i915_energy_uJ(struct seq_file *m, void *data)
2668{
David Weinehall36cdd012016-08-22 13:59:31 +03002669 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesec013e72013-08-20 10:29:23 +01002670 u64 power;
2671 u32 units;
2672
David Weinehall36cdd012016-08-22 13:59:31 +03002673 if (INTEL_GEN(dev_priv) < 6)
Jesse Barnesec013e72013-08-20 10:29:23 +01002674 return -ENODEV;
2675
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002676 intel_runtime_pm_get(dev_priv);
2677
Jesse Barnesec013e72013-08-20 10:29:23 +01002678 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2679 power = (power & 0x1f00) >> 8;
2680 units = 1000000 / (1 << power); /* convert to uJ */
2681 power = I915_READ(MCH_SECP_NRG_STTS);
2682 power *= units;
2683
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002684 intel_runtime_pm_put(dev_priv);
2685
Jesse Barnesec013e72013-08-20 10:29:23 +01002686 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002687
2688 return 0;
2689}
2690
Damien Lespiau6455c872015-06-04 18:23:57 +01002691static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002692{
David Weinehall36cdd012016-08-22 13:59:31 +03002693 struct drm_i915_private *dev_priv = node_to_i915(m->private);
David Weinehall52a05c32016-08-22 13:32:44 +03002694 struct pci_dev *pdev = dev_priv->drm.pdev;
Paulo Zanoni371db662013-08-19 13:18:10 -03002695
Chris Wilsona156e642016-04-03 14:14:21 +01002696 if (!HAS_RUNTIME_PM(dev_priv))
2697 seq_puts(m, "Runtime power management not supported\n");
Paulo Zanoni371db662013-08-19 13:18:10 -03002698
Chris Wilson67d97da2016-07-04 08:08:31 +01002699 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
Paulo Zanoni371db662013-08-19 13:18:10 -03002700 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002701 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002702#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002703 seq_printf(m, "Usage count: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03002704 atomic_read(&dev_priv->drm.dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002705#else
2706 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2707#endif
Chris Wilsona156e642016-04-03 14:14:21 +01002708 seq_printf(m, "PCI device power state: %s [%d]\n",
David Weinehall52a05c32016-08-22 13:32:44 +03002709 pci_power_name(pdev->current_state),
2710 pdev->current_state);
Paulo Zanoni371db662013-08-19 13:18:10 -03002711
Jesse Barnesec013e72013-08-20 10:29:23 +01002712 return 0;
2713}
2714
Imre Deak1da51582013-11-25 17:15:35 +02002715static int i915_power_domain_info(struct seq_file *m, void *unused)
2716{
David Weinehall36cdd012016-08-22 13:59:31 +03002717 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak1da51582013-11-25 17:15:35 +02002718 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2719 int i;
2720
2721 mutex_lock(&power_domains->lock);
2722
2723 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2724 for (i = 0; i < power_domains->power_well_count; i++) {
2725 struct i915_power_well *power_well;
2726 enum intel_display_power_domain power_domain;
2727
2728 power_well = &power_domains->power_wells[i];
2729 seq_printf(m, "%-25s %d\n", power_well->name,
2730 power_well->count);
2731
2732 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2733 power_domain++) {
2734 if (!(BIT(power_domain) & power_well->domains))
2735 continue;
2736
2737 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002738 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002739 power_domains->domain_use_count[power_domain]);
2740 }
2741 }
2742
2743 mutex_unlock(&power_domains->lock);
2744
2745 return 0;
2746}
2747
Damien Lespiaub7cec662015-10-27 14:47:01 +02002748static int i915_dmc_info(struct seq_file *m, void *unused)
2749{
David Weinehall36cdd012016-08-22 13:59:31 +03002750 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Damien Lespiaub7cec662015-10-27 14:47:01 +02002751 struct intel_csr *csr;
2752
David Weinehall36cdd012016-08-22 13:59:31 +03002753 if (!HAS_CSR(dev_priv)) {
Damien Lespiaub7cec662015-10-27 14:47:01 +02002754 seq_puts(m, "not supported\n");
2755 return 0;
2756 }
2757
2758 csr = &dev_priv->csr;
2759
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002760 intel_runtime_pm_get(dev_priv);
2761
Damien Lespiaub7cec662015-10-27 14:47:01 +02002762 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2763 seq_printf(m, "path: %s\n", csr->fw_path);
2764
2765 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002766 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002767
2768 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2769 CSR_VERSION_MINOR(csr->version));
2770
David Weinehall36cdd012016-08-22 13:59:31 +03002771 if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
Damien Lespiau83372062015-10-30 17:53:32 +02002772 seq_printf(m, "DC3 -> DC5 count: %d\n",
2773 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2774 seq_printf(m, "DC5 -> DC6 count: %d\n",
2775 I915_READ(SKL_CSR_DC5_DC6_COUNT));
David Weinehall36cdd012016-08-22 13:59:31 +03002776 } else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002777 seq_printf(m, "DC3 -> DC5 count: %d\n",
2778 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002779 }
2780
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002781out:
2782 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2783 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2784 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2785
Damien Lespiau83372062015-10-30 17:53:32 +02002786 intel_runtime_pm_put(dev_priv);
2787
Damien Lespiaub7cec662015-10-27 14:47:01 +02002788 return 0;
2789}
2790
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002791static void intel_seq_print_mode(struct seq_file *m, int tabs,
2792 struct drm_display_mode *mode)
2793{
2794 int i;
2795
2796 for (i = 0; i < tabs; i++)
2797 seq_putc(m, '\t');
2798
2799 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2800 mode->base.id, mode->name,
2801 mode->vrefresh, mode->clock,
2802 mode->hdisplay, mode->hsync_start,
2803 mode->hsync_end, mode->htotal,
2804 mode->vdisplay, mode->vsync_start,
2805 mode->vsync_end, mode->vtotal,
2806 mode->type, mode->flags);
2807}
2808
2809static void intel_encoder_info(struct seq_file *m,
2810 struct intel_crtc *intel_crtc,
2811 struct intel_encoder *intel_encoder)
2812{
David Weinehall36cdd012016-08-22 13:59:31 +03002813 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2814 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002815 struct drm_crtc *crtc = &intel_crtc->base;
2816 struct intel_connector *intel_connector;
2817 struct drm_encoder *encoder;
2818
2819 encoder = &intel_encoder->base;
2820 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002821 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002822 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2823 struct drm_connector *connector = &intel_connector->base;
2824 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2825 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002826 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002827 drm_get_connector_status_name(connector->status));
2828 if (connector->status == connector_status_connected) {
2829 struct drm_display_mode *mode = &crtc->mode;
2830 seq_printf(m, ", mode:\n");
2831 intel_seq_print_mode(m, 2, mode);
2832 } else {
2833 seq_putc(m, '\n');
2834 }
2835 }
2836}
2837
2838static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2839{
David Weinehall36cdd012016-08-22 13:59:31 +03002840 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2841 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002842 struct drm_crtc *crtc = &intel_crtc->base;
2843 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002844 struct drm_plane_state *plane_state = crtc->primary->state;
2845 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002846
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002847 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07002848 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002849 fb->base.id, plane_state->src_x >> 16,
2850 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07002851 else
2852 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002853 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2854 intel_encoder_info(m, intel_crtc, intel_encoder);
2855}
2856
2857static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2858{
2859 struct drm_display_mode *mode = panel->fixed_mode;
2860
2861 seq_printf(m, "\tfixed mode:\n");
2862 intel_seq_print_mode(m, 2, mode);
2863}
2864
2865static void intel_dp_info(struct seq_file *m,
2866 struct intel_connector *intel_connector)
2867{
2868 struct intel_encoder *intel_encoder = intel_connector->encoder;
2869 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2870
2871 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03002872 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02002873 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002874 intel_panel_info(m, &intel_connector->panel);
2875}
2876
2877static void intel_hdmi_info(struct seq_file *m,
2878 struct intel_connector *intel_connector)
2879{
2880 struct intel_encoder *intel_encoder = intel_connector->encoder;
2881 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2882
Jani Nikula742f4912015-09-03 11:16:09 +03002883 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002884}
2885
2886static void intel_lvds_info(struct seq_file *m,
2887 struct intel_connector *intel_connector)
2888{
2889 intel_panel_info(m, &intel_connector->panel);
2890}
2891
2892static void intel_connector_info(struct seq_file *m,
2893 struct drm_connector *connector)
2894{
2895 struct intel_connector *intel_connector = to_intel_connector(connector);
2896 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002897 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002898
2899 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002900 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002901 drm_get_connector_status_name(connector->status));
2902 if (connector->status == connector_status_connected) {
2903 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2904 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2905 connector->display_info.width_mm,
2906 connector->display_info.height_mm);
2907 seq_printf(m, "\tsubpixel order: %s\n",
2908 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2909 seq_printf(m, "\tCEA rev: %d\n",
2910 connector->display_info.cea_rev);
2911 }
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002912
2913 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
2914 return;
2915
2916 switch (connector->connector_type) {
2917 case DRM_MODE_CONNECTOR_DisplayPort:
2918 case DRM_MODE_CONNECTOR_eDP:
2919 intel_dp_info(m, intel_connector);
2920 break;
2921 case DRM_MODE_CONNECTOR_LVDS:
2922 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
Dave Airlie36cd7442014-05-02 13:44:18 +10002923 intel_lvds_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002924 break;
2925 case DRM_MODE_CONNECTOR_HDMIA:
2926 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
2927 intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
2928 intel_hdmi_info(m, intel_connector);
2929 break;
2930 default:
2931 break;
Dave Airlie36cd7442014-05-02 13:44:18 +10002932 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002933
Jesse Barnesf103fc72014-02-20 12:39:57 -08002934 seq_printf(m, "\tmodes:\n");
2935 list_for_each_entry(mode, &connector->modes, head)
2936 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002937}
2938
David Weinehall36cdd012016-08-22 13:59:31 +03002939static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
Chris Wilson065f2ec2014-03-12 09:13:13 +00002940{
Chris Wilson065f2ec2014-03-12 09:13:13 +00002941 u32 state;
2942
David Weinehall36cdd012016-08-22 13:59:31 +03002943 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03002944 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002945 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002946 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002947
2948 return state;
2949}
2950
David Weinehall36cdd012016-08-22 13:59:31 +03002951static bool cursor_position(struct drm_i915_private *dev_priv,
2952 int pipe, int *x, int *y)
Chris Wilson065f2ec2014-03-12 09:13:13 +00002953{
Chris Wilson065f2ec2014-03-12 09:13:13 +00002954 u32 pos;
2955
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002956 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00002957
2958 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2959 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2960 *x = -*x;
2961
2962 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2963 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2964 *y = -*y;
2965
David Weinehall36cdd012016-08-22 13:59:31 +03002966 return cursor_active(dev_priv, pipe);
Chris Wilson065f2ec2014-03-12 09:13:13 +00002967}
2968
Robert Fekete3abc4e02015-10-27 16:58:32 +01002969static const char *plane_type(enum drm_plane_type type)
2970{
2971 switch (type) {
2972 case DRM_PLANE_TYPE_OVERLAY:
2973 return "OVL";
2974 case DRM_PLANE_TYPE_PRIMARY:
2975 return "PRI";
2976 case DRM_PLANE_TYPE_CURSOR:
2977 return "CUR";
2978 /*
2979 * Deliberately omitting default: to generate compiler warnings
2980 * when a new drm_plane_type gets added.
2981 */
2982 }
2983
2984 return "unknown";
2985}
2986
2987static const char *plane_rotation(unsigned int rotation)
2988{
2989 static char buf[48];
2990 /*
2991 * According to doc only one DRM_ROTATE_ is allowed but this
2992 * will print them all to visualize if the values are misused
2993 */
2994 snprintf(buf, sizeof(buf),
2995 "%s%s%s%s%s%s(0x%08x)",
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03002996 (rotation & DRM_ROTATE_0) ? "0 " : "",
2997 (rotation & DRM_ROTATE_90) ? "90 " : "",
2998 (rotation & DRM_ROTATE_180) ? "180 " : "",
2999 (rotation & DRM_ROTATE_270) ? "270 " : "",
3000 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
3001 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
Robert Fekete3abc4e02015-10-27 16:58:32 +01003002 rotation);
3003
3004 return buf;
3005}
3006
3007static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3008{
David Weinehall36cdd012016-08-22 13:59:31 +03003009 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3010 struct drm_device *dev = &dev_priv->drm;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003011 struct intel_plane *intel_plane;
3012
3013 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3014 struct drm_plane_state *state;
3015 struct drm_plane *plane = &intel_plane->base;
3016
3017 if (!plane->state) {
3018 seq_puts(m, "plane->state is NULL!\n");
3019 continue;
3020 }
3021
3022 state = plane->state;
3023
3024 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3025 plane->base.id,
3026 plane_type(intel_plane->base.type),
3027 state->crtc_x, state->crtc_y,
3028 state->crtc_w, state->crtc_h,
3029 (state->src_x >> 16),
3030 ((state->src_x & 0xffff) * 15625) >> 10,
3031 (state->src_y >> 16),
3032 ((state->src_y & 0xffff) * 15625) >> 10,
3033 (state->src_w >> 16),
3034 ((state->src_w & 0xffff) * 15625) >> 10,
3035 (state->src_h >> 16),
3036 ((state->src_h & 0xffff) * 15625) >> 10,
3037 state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
3038 plane_rotation(state->rotation));
3039 }
3040}
3041
3042static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3043{
3044 struct intel_crtc_state *pipe_config;
3045 int num_scalers = intel_crtc->num_scalers;
3046 int i;
3047
3048 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3049
3050 /* Not all platformas have a scaler */
3051 if (num_scalers) {
3052 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3053 num_scalers,
3054 pipe_config->scaler_state.scaler_users,
3055 pipe_config->scaler_state.scaler_id);
3056
3057 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3058 struct intel_scaler *sc =
3059 &pipe_config->scaler_state.scalers[i];
3060
3061 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3062 i, yesno(sc->in_use), sc->mode);
3063 }
3064 seq_puts(m, "\n");
3065 } else {
3066 seq_puts(m, "\tNo scalers available on this platform\n");
3067 }
3068}
3069
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003070static int i915_display_info(struct seq_file *m, void *unused)
3071{
David Weinehall36cdd012016-08-22 13:59:31 +03003072 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3073 struct drm_device *dev = &dev_priv->drm;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003074 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003075 struct drm_connector *connector;
3076
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003077 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003078 drm_modeset_lock_all(dev);
3079 seq_printf(m, "CRTC info\n");
3080 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003081 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003082 bool active;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003083 struct intel_crtc_state *pipe_config;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003084 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003085
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003086 pipe_config = to_intel_crtc_state(crtc->base.state);
3087
Robert Fekete3abc4e02015-10-27 16:58:32 +01003088 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003089 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003090 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003091 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3092 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3093
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003094 if (pipe_config->base.active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003095 intel_crtc_info(m, crtc);
3096
David Weinehall36cdd012016-08-22 13:59:31 +03003097 active = cursor_position(dev_priv, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01003098 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03003099 yesno(crtc->cursor_base),
Matt Roper3dd512f2015-02-27 10:12:00 -08003100 x, y, crtc->base.cursor->state->crtc_w,
3101 crtc->base.cursor->state->crtc_h,
Chris Wilson57127ef2014-07-04 08:20:11 +01003102 crtc->cursor_addr, yesno(active));
Robert Fekete3abc4e02015-10-27 16:58:32 +01003103 intel_scaler_info(m, crtc);
3104 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003105 }
Daniel Vettercace8412014-05-22 17:56:31 +02003106
3107 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3108 yesno(!crtc->cpu_fifo_underrun_disabled),
3109 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003110 }
3111
3112 seq_printf(m, "\n");
3113 seq_printf(m, "Connector info\n");
3114 seq_printf(m, "--------------\n");
3115 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3116 intel_connector_info(m, connector);
3117 }
3118 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003119 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003120
3121 return 0;
3122}
3123
Ben Widawskye04934c2014-06-30 09:53:42 -07003124static int i915_semaphore_status(struct seq_file *m, void *unused)
3125{
David Weinehall36cdd012016-08-22 13:59:31 +03003126 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3127 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003128 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003129 int num_rings = INTEL_INFO(dev_priv)->num_rings;
Dave Gordonc3232b12016-03-23 18:19:53 +00003130 enum intel_engine_id id;
3131 int j, ret;
Ben Widawskye04934c2014-06-30 09:53:42 -07003132
Chris Wilson39df9192016-07-20 13:31:57 +01003133 if (!i915.semaphores) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003134 seq_puts(m, "Semaphores are disabled\n");
3135 return 0;
3136 }
3137
3138 ret = mutex_lock_interruptible(&dev->struct_mutex);
3139 if (ret)
3140 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03003141 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003142
David Weinehall36cdd012016-08-22 13:59:31 +03003143 if (IS_BROADWELL(dev_priv)) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003144 struct page *page;
3145 uint64_t *seqno;
3146
Chris Wilson51d545d2016-08-15 10:49:02 +01003147 page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
Ben Widawskye04934c2014-06-30 09:53:42 -07003148
3149 seqno = (uint64_t *)kmap_atomic(page);
Dave Gordonc3232b12016-03-23 18:19:53 +00003150 for_each_engine_id(engine, dev_priv, id) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003151 uint64_t offset;
3152
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003153 seq_printf(m, "%s\n", engine->name);
Ben Widawskye04934c2014-06-30 09:53:42 -07003154
3155 seq_puts(m, " Last signal:");
3156 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003157 offset = id * I915_NUM_ENGINES + j;
Ben Widawskye04934c2014-06-30 09:53:42 -07003158 seq_printf(m, "0x%08llx (0x%02llx) ",
3159 seqno[offset], offset * 8);
3160 }
3161 seq_putc(m, '\n');
3162
3163 seq_puts(m, " Last wait: ");
3164 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003165 offset = id + (j * I915_NUM_ENGINES);
Ben Widawskye04934c2014-06-30 09:53:42 -07003166 seq_printf(m, "0x%08llx (0x%02llx) ",
3167 seqno[offset], offset * 8);
3168 }
3169 seq_putc(m, '\n');
3170
3171 }
3172 kunmap_atomic(seqno);
3173 } else {
3174 seq_puts(m, " Last signal:");
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003175 for_each_engine(engine, dev_priv)
Ben Widawskye04934c2014-06-30 09:53:42 -07003176 for (j = 0; j < num_rings; j++)
3177 seq_printf(m, "0x%08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003178 I915_READ(engine->semaphore.mbox.signal[j]));
Ben Widawskye04934c2014-06-30 09:53:42 -07003179 seq_putc(m, '\n');
3180 }
3181
3182 seq_puts(m, "\nSync seqno:\n");
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003183 for_each_engine(engine, dev_priv) {
3184 for (j = 0; j < num_rings; j++)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003185 seq_printf(m, " 0x%08x ",
3186 engine->semaphore.sync_seqno[j]);
Ben Widawskye04934c2014-06-30 09:53:42 -07003187 seq_putc(m, '\n');
3188 }
3189 seq_putc(m, '\n');
3190
Paulo Zanoni03872062014-07-09 14:31:57 -03003191 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003192 mutex_unlock(&dev->struct_mutex);
3193 return 0;
3194}
3195
Daniel Vetter728e29d2014-06-25 22:01:53 +03003196static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3197{
David Weinehall36cdd012016-08-22 13:59:31 +03003198 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3199 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter728e29d2014-06-25 22:01:53 +03003200 int i;
3201
3202 drm_modeset_lock_all(dev);
3203 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3204 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3205
3206 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +01003207 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3208 pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003209 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003210 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3211 seq_printf(m, " dpll_md: 0x%08x\n",
3212 pll->config.hw_state.dpll_md);
3213 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3214 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3215 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003216 }
3217 drm_modeset_unlock_all(dev);
3218
3219 return 0;
3220}
3221
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003222static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003223{
3224 int i;
3225 int ret;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003226 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003227 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3228 struct drm_device *dev = &dev_priv->drm;
Arun Siluvery33136b02016-01-21 21:43:47 +00003229 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Dave Gordonc3232b12016-03-23 18:19:53 +00003230 enum intel_engine_id id;
Arun Siluvery888b5992014-08-26 14:44:51 +01003231
Arun Siluvery888b5992014-08-26 14:44:51 +01003232 ret = mutex_lock_interruptible(&dev->struct_mutex);
3233 if (ret)
3234 return ret;
3235
3236 intel_runtime_pm_get(dev_priv);
3237
Arun Siluvery33136b02016-01-21 21:43:47 +00003238 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
Dave Gordonc3232b12016-03-23 18:19:53 +00003239 for_each_engine_id(engine, dev_priv, id)
Arun Siluvery33136b02016-01-21 21:43:47 +00003240 seq_printf(m, "HW whitelist count for %s: %d\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003241 engine->name, workarounds->hw_whitelist_count[id]);
Arun Siluvery33136b02016-01-21 21:43:47 +00003242 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003243 i915_reg_t addr;
3244 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003245 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003246
Arun Siluvery33136b02016-01-21 21:43:47 +00003247 addr = workarounds->reg[i].addr;
3248 mask = workarounds->reg[i].mask;
3249 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003250 read = I915_READ(addr);
3251 ok = (value & mask) == (read & mask);
3252 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003253 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003254 }
3255
3256 intel_runtime_pm_put(dev_priv);
3257 mutex_unlock(&dev->struct_mutex);
3258
3259 return 0;
3260}
3261
Damien Lespiauc5511e42014-11-04 17:06:51 +00003262static int i915_ddb_info(struct seq_file *m, void *unused)
3263{
David Weinehall36cdd012016-08-22 13:59:31 +03003264 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3265 struct drm_device *dev = &dev_priv->drm;
Damien Lespiauc5511e42014-11-04 17:06:51 +00003266 struct skl_ddb_allocation *ddb;
3267 struct skl_ddb_entry *entry;
3268 enum pipe pipe;
3269 int plane;
3270
David Weinehall36cdd012016-08-22 13:59:31 +03003271 if (INTEL_GEN(dev_priv) < 9)
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003272 return 0;
3273
Damien Lespiauc5511e42014-11-04 17:06:51 +00003274 drm_modeset_lock_all(dev);
3275
3276 ddb = &dev_priv->wm.skl_hw.ddb;
3277
3278 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3279
3280 for_each_pipe(dev_priv, pipe) {
3281 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3282
Damien Lespiaudd740782015-02-28 14:54:08 +00003283 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003284 entry = &ddb->plane[pipe][plane];
3285 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3286 entry->start, entry->end,
3287 skl_ddb_entry_size(entry));
3288 }
3289
Matt Roper4969d332015-09-24 15:53:10 -07003290 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003291 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3292 entry->end, skl_ddb_entry_size(entry));
3293 }
3294
3295 drm_modeset_unlock_all(dev);
3296
3297 return 0;
3298}
3299
Vandana Kannana54746e2015-03-03 20:53:10 +05303300static void drrs_status_per_crtc(struct seq_file *m,
David Weinehall36cdd012016-08-22 13:59:31 +03003301 struct drm_device *dev,
3302 struct intel_crtc *intel_crtc)
Vandana Kannana54746e2015-03-03 20:53:10 +05303303{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003304 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303305 struct i915_drrs *drrs = &dev_priv->drrs;
3306 int vrefresh = 0;
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003307 struct drm_connector *connector;
Vandana Kannana54746e2015-03-03 20:53:10 +05303308
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003309 drm_for_each_connector(connector, dev) {
3310 if (connector->state->crtc != &intel_crtc->base)
3311 continue;
3312
3313 seq_printf(m, "%s:\n", connector->name);
Vandana Kannana54746e2015-03-03 20:53:10 +05303314 }
3315
3316 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3317 seq_puts(m, "\tVBT: DRRS_type: Static");
3318 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3319 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3320 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3321 seq_puts(m, "\tVBT: DRRS_type: None");
3322 else
3323 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3324
3325 seq_puts(m, "\n\n");
3326
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003327 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303328 struct intel_panel *panel;
3329
3330 mutex_lock(&drrs->mutex);
3331 /* DRRS Supported */
3332 seq_puts(m, "\tDRRS Supported: Yes\n");
3333
3334 /* disable_drrs() will make drrs->dp NULL */
3335 if (!drrs->dp) {
3336 seq_puts(m, "Idleness DRRS: Disabled");
3337 mutex_unlock(&drrs->mutex);
3338 return;
3339 }
3340
3341 panel = &drrs->dp->attached_connector->panel;
3342 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3343 drrs->busy_frontbuffer_bits);
3344
3345 seq_puts(m, "\n\t\t");
3346 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3347 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3348 vrefresh = panel->fixed_mode->vrefresh;
3349 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3350 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3351 vrefresh = panel->downclock_mode->vrefresh;
3352 } else {
3353 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3354 drrs->refresh_rate_type);
3355 mutex_unlock(&drrs->mutex);
3356 return;
3357 }
3358 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3359
3360 seq_puts(m, "\n\t\t");
3361 mutex_unlock(&drrs->mutex);
3362 } else {
3363 /* DRRS not supported. Print the VBT parameter*/
3364 seq_puts(m, "\tDRRS Supported : No");
3365 }
3366 seq_puts(m, "\n");
3367}
3368
3369static int i915_drrs_status(struct seq_file *m, void *unused)
3370{
David Weinehall36cdd012016-08-22 13:59:31 +03003371 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3372 struct drm_device *dev = &dev_priv->drm;
Vandana Kannana54746e2015-03-03 20:53:10 +05303373 struct intel_crtc *intel_crtc;
3374 int active_crtc_cnt = 0;
3375
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003376 drm_modeset_lock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303377 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003378 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303379 active_crtc_cnt++;
3380 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3381
3382 drrs_status_per_crtc(m, dev, intel_crtc);
3383 }
Vandana Kannana54746e2015-03-03 20:53:10 +05303384 }
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003385 drm_modeset_unlock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303386
3387 if (!active_crtc_cnt)
3388 seq_puts(m, "No active crtc found\n");
3389
3390 return 0;
3391}
3392
Damien Lespiau07144422013-10-15 18:55:40 +01003393struct pipe_crc_info {
3394 const char *name;
David Weinehall36cdd012016-08-22 13:59:31 +03003395 struct drm_i915_private *dev_priv;
Damien Lespiau07144422013-10-15 18:55:40 +01003396 enum pipe pipe;
3397};
3398
Dave Airlie11bed952014-05-12 15:22:27 +10003399static int i915_dp_mst_info(struct seq_file *m, void *unused)
3400{
David Weinehall36cdd012016-08-22 13:59:31 +03003401 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3402 struct drm_device *dev = &dev_priv->drm;
Dave Airlie11bed952014-05-12 15:22:27 +10003403 struct intel_encoder *intel_encoder;
3404 struct intel_digital_port *intel_dig_port;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003405 struct drm_connector *connector;
3406
Dave Airlie11bed952014-05-12 15:22:27 +10003407 drm_modeset_lock_all(dev);
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003408 drm_for_each_connector(connector, dev) {
3409 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
Dave Airlie11bed952014-05-12 15:22:27 +10003410 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003411
3412 intel_encoder = intel_attached_encoder(connector);
3413 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3414 continue;
3415
3416 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlie11bed952014-05-12 15:22:27 +10003417 if (!intel_dig_port->dp.can_mst)
3418 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003419
Jim Bride40ae80c2016-04-14 10:18:37 -07003420 seq_printf(m, "MST Source Port %c\n",
3421 port_name(intel_dig_port->port));
Dave Airlie11bed952014-05-12 15:22:27 +10003422 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3423 }
3424 drm_modeset_unlock_all(dev);
3425 return 0;
3426}
3427
Damien Lespiau07144422013-10-15 18:55:40 +01003428static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003429{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003430 struct pipe_crc_info *info = inode->i_private;
David Weinehall36cdd012016-08-22 13:59:31 +03003431 struct drm_i915_private *dev_priv = info->dev_priv;
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003432 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3433
David Weinehall36cdd012016-08-22 13:59:31 +03003434 if (info->pipe >= INTEL_INFO(dev_priv)->num_pipes)
Daniel Vetter7eb1c492013-11-14 11:30:43 +01003435 return -ENODEV;
3436
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003437 spin_lock_irq(&pipe_crc->lock);
3438
3439 if (pipe_crc->opened) {
3440 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003441 return -EBUSY; /* already open */
3442 }
3443
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003444 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01003445 filep->private_data = inode->i_private;
3446
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003447 spin_unlock_irq(&pipe_crc->lock);
3448
Damien Lespiau07144422013-10-15 18:55:40 +01003449 return 0;
3450}
3451
3452static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3453{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003454 struct pipe_crc_info *info = inode->i_private;
David Weinehall36cdd012016-08-22 13:59:31 +03003455 struct drm_i915_private *dev_priv = info->dev_priv;
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003456 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3457
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003458 spin_lock_irq(&pipe_crc->lock);
3459 pipe_crc->opened = false;
3460 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003461
Damien Lespiau07144422013-10-15 18:55:40 +01003462 return 0;
3463}
3464
3465/* (6 fields, 8 chars each, space separated (5) + '\n') */
3466#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3467/* account for \'0' */
3468#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3469
3470static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3471{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003472 assert_spin_locked(&pipe_crc->lock);
3473 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3474 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01003475}
Shuang He8bf1e9f2013-10-15 18:55:27 +01003476
Damien Lespiau07144422013-10-15 18:55:40 +01003477static ssize_t
3478i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3479 loff_t *pos)
3480{
3481 struct pipe_crc_info *info = filep->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003482 struct drm_i915_private *dev_priv = info->dev_priv;
Damien Lespiau07144422013-10-15 18:55:40 +01003483 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3484 char buf[PIPE_CRC_BUFFER_LEN];
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003485 int n_entries;
Damien Lespiau07144422013-10-15 18:55:40 +01003486 ssize_t bytes_read;
3487
3488 /*
3489 * Don't allow user space to provide buffers not big enough to hold
3490 * a line of data.
3491 */
3492 if (count < PIPE_CRC_LINE_LEN)
3493 return -EINVAL;
3494
3495 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3496 return 0;
3497
3498 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003499 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003500 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003501 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01003502
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003503 if (filep->f_flags & O_NONBLOCK) {
3504 spin_unlock_irq(&pipe_crc->lock);
3505 return -EAGAIN;
3506 }
3507
3508 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3509 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3510 if (ret) {
3511 spin_unlock_irq(&pipe_crc->lock);
3512 return ret;
3513 }
Damien Lespiau07144422013-10-15 18:55:40 +01003514 }
3515
3516 /* We now have one or more entries to read */
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003517 n_entries = count / PIPE_CRC_LINE_LEN;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003518
Damien Lespiau07144422013-10-15 18:55:40 +01003519 bytes_read = 0;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003520 while (n_entries > 0) {
3521 struct intel_pipe_crc_entry *entry =
3522 &pipe_crc->entries[pipe_crc->tail];
Damien Lespiau07144422013-10-15 18:55:40 +01003523
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003524 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3525 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3526 break;
3527
3528 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3529 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3530
Damien Lespiau07144422013-10-15 18:55:40 +01003531 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3532 "%8u %8x %8x %8x %8x %8x\n",
3533 entry->frame, entry->crc[0],
3534 entry->crc[1], entry->crc[2],
3535 entry->crc[3], entry->crc[4]);
3536
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003537 spin_unlock_irq(&pipe_crc->lock);
3538
Rodrigo Vivi4e9121e2016-08-03 08:22:57 -07003539 if (copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN))
Damien Lespiau07144422013-10-15 18:55:40 +01003540 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01003541
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003542 user_buf += PIPE_CRC_LINE_LEN;
3543 n_entries--;
Shuang He8bf1e9f2013-10-15 18:55:27 +01003544
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003545 spin_lock_irq(&pipe_crc->lock);
3546 }
3547
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003548 spin_unlock_irq(&pipe_crc->lock);
3549
Damien Lespiau07144422013-10-15 18:55:40 +01003550 return bytes_read;
3551}
3552
3553static const struct file_operations i915_pipe_crc_fops = {
3554 .owner = THIS_MODULE,
3555 .open = i915_pipe_crc_open,
3556 .read = i915_pipe_crc_read,
3557 .release = i915_pipe_crc_release,
3558};
3559
3560static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3561 {
3562 .name = "i915_pipe_A_crc",
3563 .pipe = PIPE_A,
3564 },
3565 {
3566 .name = "i915_pipe_B_crc",
3567 .pipe = PIPE_B,
3568 },
3569 {
3570 .name = "i915_pipe_C_crc",
3571 .pipe = PIPE_C,
3572 },
3573};
3574
3575static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3576 enum pipe pipe)
3577{
David Weinehall36cdd012016-08-22 13:59:31 +03003578 struct drm_i915_private *dev_priv = to_i915(minor->dev);
Damien Lespiau07144422013-10-15 18:55:40 +01003579 struct dentry *ent;
3580 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3581
David Weinehall36cdd012016-08-22 13:59:31 +03003582 info->dev_priv = dev_priv;
Damien Lespiau07144422013-10-15 18:55:40 +01003583 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3584 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003585 if (!ent)
3586 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01003587
3588 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01003589}
3590
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003591static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003592 "none",
3593 "plane1",
3594 "plane2",
3595 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003596 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02003597 "TV",
3598 "DP-B",
3599 "DP-C",
3600 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01003601 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02003602};
3603
3604static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3605{
3606 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3607 return pipe_crc_sources[source];
3608}
3609
Damien Lespiaubd9db022013-10-15 18:55:36 +01003610static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02003611{
David Weinehall36cdd012016-08-22 13:59:31 +03003612 struct drm_i915_private *dev_priv = m->private;
Daniel Vetter926321d2013-10-16 13:30:34 +02003613 int i;
3614
3615 for (i = 0; i < I915_MAX_PIPES; i++)
3616 seq_printf(m, "%c %s\n", pipe_name(i),
3617 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3618
3619 return 0;
3620}
3621
Damien Lespiaubd9db022013-10-15 18:55:36 +01003622static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02003623{
David Weinehall36cdd012016-08-22 13:59:31 +03003624 return single_open(file, display_crc_ctl_show, inode->i_private);
Daniel Vetter926321d2013-10-16 13:30:34 +02003625}
3626
Daniel Vetter46a19182013-11-01 10:50:20 +01003627static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02003628 uint32_t *val)
3629{
Daniel Vetter46a19182013-11-01 10:50:20 +01003630 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3631 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3632
3633 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02003634 case INTEL_PIPE_CRC_SOURCE_PIPE:
3635 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3636 break;
3637 case INTEL_PIPE_CRC_SOURCE_NONE:
3638 *val = 0;
3639 break;
3640 default:
3641 return -EINVAL;
3642 }
3643
3644 return 0;
3645}
3646
David Weinehall36cdd012016-08-22 13:59:31 +03003647static int i9xx_pipe_crc_auto_source(struct drm_i915_private *dev_priv,
3648 enum pipe pipe,
Daniel Vetter46a19182013-11-01 10:50:20 +01003649 enum intel_pipe_crc_source *source)
3650{
David Weinehall36cdd012016-08-22 13:59:31 +03003651 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter46a19182013-11-01 10:50:20 +01003652 struct intel_encoder *encoder;
3653 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01003654 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01003655 int ret = 0;
3656
3657 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3658
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003659 drm_modeset_lock_all(dev);
Damien Lespiaub2784e12014-08-05 11:29:37 +01003660 for_each_intel_encoder(dev, encoder) {
Daniel Vetter46a19182013-11-01 10:50:20 +01003661 if (!encoder->base.crtc)
3662 continue;
3663
3664 crtc = to_intel_crtc(encoder->base.crtc);
3665
3666 if (crtc->pipe != pipe)
3667 continue;
3668
3669 switch (encoder->type) {
3670 case INTEL_OUTPUT_TVOUT:
3671 *source = INTEL_PIPE_CRC_SOURCE_TV;
3672 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +03003673 case INTEL_OUTPUT_DP:
Daniel Vetter46a19182013-11-01 10:50:20 +01003674 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01003675 dig_port = enc_to_dig_port(&encoder->base);
3676 switch (dig_port->port) {
3677 case PORT_B:
3678 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3679 break;
3680 case PORT_C:
3681 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3682 break;
3683 case PORT_D:
3684 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3685 break;
3686 default:
3687 WARN(1, "nonexisting DP port %c\n",
3688 port_name(dig_port->port));
3689 break;
3690 }
Daniel Vetter46a19182013-11-01 10:50:20 +01003691 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02003692 default:
3693 break;
Daniel Vetter46a19182013-11-01 10:50:20 +01003694 }
3695 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003696 drm_modeset_unlock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01003697
3698 return ret;
3699}
3700
David Weinehall36cdd012016-08-22 13:59:31 +03003701static int vlv_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
Daniel Vetter46a19182013-11-01 10:50:20 +01003702 enum pipe pipe,
3703 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02003704 uint32_t *val)
3705{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003706 bool need_stable_symbols = false;
3707
Daniel Vetter46a19182013-11-01 10:50:20 +01003708 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
David Weinehall36cdd012016-08-22 13:59:31 +03003709 int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
Daniel Vetter46a19182013-11-01 10:50:20 +01003710 if (ret)
3711 return ret;
3712 }
3713
3714 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02003715 case INTEL_PIPE_CRC_SOURCE_PIPE:
3716 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3717 break;
3718 case INTEL_PIPE_CRC_SOURCE_DP_B:
3719 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003720 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003721 break;
3722 case INTEL_PIPE_CRC_SOURCE_DP_C:
3723 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003724 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003725 break;
Ville Syrjälä2be57922014-12-09 21:28:29 +02003726 case INTEL_PIPE_CRC_SOURCE_DP_D:
David Weinehall36cdd012016-08-22 13:59:31 +03003727 if (!IS_CHERRYVIEW(dev_priv))
Ville Syrjälä2be57922014-12-09 21:28:29 +02003728 return -EINVAL;
3729 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3730 need_stable_symbols = true;
3731 break;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003732 case INTEL_PIPE_CRC_SOURCE_NONE:
3733 *val = 0;
3734 break;
3735 default:
3736 return -EINVAL;
3737 }
3738
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003739 /*
3740 * When the pipe CRC tap point is after the transcoders we need
3741 * to tweak symbol-level features to produce a deterministic series of
3742 * symbols for a given frame. We need to reset those features only once
3743 * a frame (instead of every nth symbol):
3744 * - DC-balance: used to ensure a better clock recovery from the data
3745 * link (SDVO)
3746 * - DisplayPort scrambling: used for EMI reduction
3747 */
3748 if (need_stable_symbols) {
3749 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3750
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003751 tmp |= DC_BALANCE_RESET_VLV;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003752 switch (pipe) {
3753 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003754 tmp |= PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003755 break;
3756 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003757 tmp |= PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003758 break;
3759 case PIPE_C:
3760 tmp |= PIPE_C_SCRAMBLE_RESET;
3761 break;
3762 default:
3763 return -EINVAL;
3764 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003765 I915_WRITE(PORT_DFT2_G4X, tmp);
3766 }
3767
Daniel Vetter7ac01292013-10-18 16:37:06 +02003768 return 0;
3769}
3770
David Weinehall36cdd012016-08-22 13:59:31 +03003771static int i9xx_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
Daniel Vetter46a19182013-11-01 10:50:20 +01003772 enum pipe pipe,
3773 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003774 uint32_t *val)
3775{
Daniel Vetter84093602013-11-01 10:50:21 +01003776 bool need_stable_symbols = false;
3777
Daniel Vetter46a19182013-11-01 10:50:20 +01003778 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
David Weinehall36cdd012016-08-22 13:59:31 +03003779 int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
Daniel Vetter46a19182013-11-01 10:50:20 +01003780 if (ret)
3781 return ret;
3782 }
3783
3784 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003785 case INTEL_PIPE_CRC_SOURCE_PIPE:
3786 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3787 break;
3788 case INTEL_PIPE_CRC_SOURCE_TV:
David Weinehall36cdd012016-08-22 13:59:31 +03003789 if (!SUPPORTS_TV(dev_priv))
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003790 return -EINVAL;
3791 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3792 break;
3793 case INTEL_PIPE_CRC_SOURCE_DP_B:
David Weinehall36cdd012016-08-22 13:59:31 +03003794 if (!IS_G4X(dev_priv))
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003795 return -EINVAL;
3796 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003797 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003798 break;
3799 case INTEL_PIPE_CRC_SOURCE_DP_C:
David Weinehall36cdd012016-08-22 13:59:31 +03003800 if (!IS_G4X(dev_priv))
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003801 return -EINVAL;
3802 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003803 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003804 break;
3805 case INTEL_PIPE_CRC_SOURCE_DP_D:
David Weinehall36cdd012016-08-22 13:59:31 +03003806 if (!IS_G4X(dev_priv))
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003807 return -EINVAL;
3808 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003809 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003810 break;
3811 case INTEL_PIPE_CRC_SOURCE_NONE:
3812 *val = 0;
3813 break;
3814 default:
3815 return -EINVAL;
3816 }
3817
Daniel Vetter84093602013-11-01 10:50:21 +01003818 /*
3819 * When the pipe CRC tap point is after the transcoders we need
3820 * to tweak symbol-level features to produce a deterministic series of
3821 * symbols for a given frame. We need to reset those features only once
3822 * a frame (instead of every nth symbol):
3823 * - DC-balance: used to ensure a better clock recovery from the data
3824 * link (SDVO)
3825 * - DisplayPort scrambling: used for EMI reduction
3826 */
3827 if (need_stable_symbols) {
3828 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3829
David Weinehall36cdd012016-08-22 13:59:31 +03003830 WARN_ON(!IS_G4X(dev_priv));
Daniel Vetter84093602013-11-01 10:50:21 +01003831
3832 I915_WRITE(PORT_DFT_I9XX,
3833 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3834
3835 if (pipe == PIPE_A)
3836 tmp |= PIPE_A_SCRAMBLE_RESET;
3837 else
3838 tmp |= PIPE_B_SCRAMBLE_RESET;
3839
3840 I915_WRITE(PORT_DFT2_G4X, tmp);
3841 }
3842
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003843 return 0;
3844}
3845
David Weinehall36cdd012016-08-22 13:59:31 +03003846static void vlv_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003847 enum pipe pipe)
3848{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003849 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3850
Ville Syrjäläeb736672014-12-09 21:28:28 +02003851 switch (pipe) {
3852 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003853 tmp &= ~PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003854 break;
3855 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003856 tmp &= ~PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003857 break;
3858 case PIPE_C:
3859 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3860 break;
3861 default:
3862 return;
3863 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003864 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3865 tmp &= ~DC_BALANCE_RESET_VLV;
3866 I915_WRITE(PORT_DFT2_G4X, tmp);
3867
3868}
3869
David Weinehall36cdd012016-08-22 13:59:31 +03003870static void g4x_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
Daniel Vetter84093602013-11-01 10:50:21 +01003871 enum pipe pipe)
3872{
Daniel Vetter84093602013-11-01 10:50:21 +01003873 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3874
3875 if (pipe == PIPE_A)
3876 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3877 else
3878 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3879 I915_WRITE(PORT_DFT2_G4X, tmp);
3880
3881 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3882 I915_WRITE(PORT_DFT_I9XX,
3883 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3884 }
3885}
3886
Daniel Vetter46a19182013-11-01 10:50:20 +01003887static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003888 uint32_t *val)
3889{
Daniel Vetter46a19182013-11-01 10:50:20 +01003890 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3891 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3892
3893 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003894 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3895 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3896 break;
3897 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3898 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3899 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003900 case INTEL_PIPE_CRC_SOURCE_PIPE:
3901 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3902 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003903 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003904 *val = 0;
3905 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003906 default:
3907 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003908 }
3909
3910 return 0;
3911}
3912
David Weinehall36cdd012016-08-22 13:59:31 +03003913static void hsw_trans_edp_pipe_A_crc_wa(struct drm_i915_private *dev_priv,
3914 bool enable)
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003915{
David Weinehall36cdd012016-08-22 13:59:31 +03003916 struct drm_device *dev = &dev_priv->drm;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003917 struct intel_crtc *crtc =
3918 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003919 struct intel_crtc_state *pipe_config;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003920 struct drm_atomic_state *state;
3921 int ret = 0;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003922
3923 drm_modeset_lock_all(dev);
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003924 state = drm_atomic_state_alloc(dev);
3925 if (!state) {
3926 ret = -ENOMEM;
3927 goto out;
3928 }
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003929
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003930 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
3931 pipe_config = intel_atomic_get_crtc_state(state, crtc);
3932 if (IS_ERR(pipe_config)) {
3933 ret = PTR_ERR(pipe_config);
3934 goto out;
3935 }
3936
3937 pipe_config->pch_pfit.force_thru = enable;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003938 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003939 pipe_config->pch_pfit.enabled != enable)
3940 pipe_config->base.connectors_changed = true;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02003941
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003942 ret = drm_atomic_commit(state);
3943out:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003944 drm_modeset_unlock_all(dev);
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003945 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
3946 if (ret)
3947 drm_atomic_state_free(state);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003948}
3949
David Weinehall36cdd012016-08-22 13:59:31 +03003950static int ivb_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003951 enum pipe pipe,
3952 enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003953 uint32_t *val)
3954{
Daniel Vetter46a19182013-11-01 10:50:20 +01003955 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3956 *source = INTEL_PIPE_CRC_SOURCE_PF;
3957
3958 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003959 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3960 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3961 break;
3962 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3963 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3964 break;
3965 case INTEL_PIPE_CRC_SOURCE_PF:
David Weinehall36cdd012016-08-22 13:59:31 +03003966 if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
3967 hsw_trans_edp_pipe_A_crc_wa(dev_priv, true);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003968
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003969 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3970 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003971 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003972 *val = 0;
3973 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003974 default:
3975 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003976 }
3977
3978 return 0;
3979}
3980
David Weinehall36cdd012016-08-22 13:59:31 +03003981static int pipe_crc_set_source(struct drm_i915_private *dev_priv,
3982 enum pipe pipe,
Daniel Vetter926321d2013-10-16 13:30:34 +02003983 enum intel_pipe_crc_source source)
3984{
David Weinehall36cdd012016-08-22 13:59:31 +03003985 struct drm_device *dev = &dev_priv->drm;
Damien Lespiaucc3da172013-10-15 18:55:31 +01003986 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
David Weinehall36cdd012016-08-22 13:59:31 +03003987 struct intel_crtc *crtc =
3988 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Imre Deake1296492016-02-12 18:55:17 +02003989 enum intel_display_power_domain power_domain;
Borislav Petkov432f3342013-11-21 16:49:46 +01003990 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003991 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02003992
Damien Lespiaucc3da172013-10-15 18:55:31 +01003993 if (pipe_crc->source == source)
3994 return 0;
3995
Damien Lespiauae676fc2013-10-15 18:55:32 +01003996 /* forbid changing the source without going back to 'none' */
3997 if (pipe_crc->source && source)
3998 return -EINVAL;
3999
Imre Deake1296492016-02-12 18:55:17 +02004000 power_domain = POWER_DOMAIN_PIPE(pipe);
4001 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Daniel Vetter9d8b0582014-11-25 14:00:40 +01004002 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4003 return -EIO;
4004 }
4005
David Weinehall36cdd012016-08-22 13:59:31 +03004006 if (IS_GEN2(dev_priv))
Daniel Vetter46a19182013-11-01 10:50:20 +01004007 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
David Weinehall36cdd012016-08-22 13:59:31 +03004008 else if (INTEL_GEN(dev_priv) < 5)
4009 ret = i9xx_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
4010 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4011 ret = vlv_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
4012 else if (IS_GEN5(dev_priv) || IS_GEN6(dev_priv))
Daniel Vetter46a19182013-11-01 10:50:20 +01004013 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004014 else
David Weinehall36cdd012016-08-22 13:59:31 +03004015 ret = ivb_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004016
4017 if (ret != 0)
Imre Deake1296492016-02-12 18:55:17 +02004018 goto out;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004019
Damien Lespiau4b584362013-10-15 18:55:33 +01004020 /* none -> real source transition */
4021 if (source) {
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004022 struct intel_pipe_crc_entry *entries;
4023
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004024 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4025 pipe_name(pipe), pipe_crc_source_name(source));
4026
Ville Syrjälä3cf54b32014-12-09 21:28:31 +02004027 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4028 sizeof(pipe_crc->entries[0]),
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004029 GFP_KERNEL);
Imre Deake1296492016-02-12 18:55:17 +02004030 if (!entries) {
4031 ret = -ENOMEM;
4032 goto out;
4033 }
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004034
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004035 /*
4036 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4037 * enabled and disabled dynamically based on package C states,
4038 * user space can't make reliable use of the CRCs, so let's just
4039 * completely disable it.
4040 */
4041 hsw_disable_ips(crtc);
4042
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004043 spin_lock_irq(&pipe_crc->lock);
Daniel Vetter64387b62014-12-10 11:00:29 +01004044 kfree(pipe_crc->entries);
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004045 pipe_crc->entries = entries;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004046 pipe_crc->head = 0;
4047 pipe_crc->tail = 0;
4048 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01004049 }
4050
Damien Lespiaucc3da172013-10-15 18:55:31 +01004051 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02004052
Daniel Vetter926321d2013-10-16 13:30:34 +02004053 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4054 POSTING_READ(PIPE_CRC_CTL(pipe));
4055
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004056 /* real source -> none transition */
4057 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004058 struct intel_pipe_crc_entry *entries;
Daniel Vettera33d7102014-06-06 08:22:08 +02004059 struct intel_crtc *crtc =
4060 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004061
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004062 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4063 pipe_name(pipe));
4064
Daniel Vettera33d7102014-06-06 08:22:08 +02004065 drm_modeset_lock(&crtc->base.mutex, NULL);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004066 if (crtc->base.state->active)
Daniel Vettera33d7102014-06-06 08:22:08 +02004067 intel_wait_for_vblank(dev, pipe);
4068 drm_modeset_unlock(&crtc->base.mutex);
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02004069
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004070 spin_lock_irq(&pipe_crc->lock);
4071 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004072 pipe_crc->entries = NULL;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02004073 pipe_crc->head = 0;
4074 pipe_crc->tail = 0;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004075 spin_unlock_irq(&pipe_crc->lock);
4076
4077 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01004078
David Weinehall36cdd012016-08-22 13:59:31 +03004079 if (IS_G4X(dev_priv))
4080 g4x_undo_pipe_scramble_reset(dev_priv, pipe);
4081 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4082 vlv_undo_pipe_scramble_reset(dev_priv, pipe);
4083 else if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
4084 hsw_trans_edp_pipe_A_crc_wa(dev_priv, false);
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004085
4086 hsw_enable_ips(crtc);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004087 }
4088
Imre Deake1296492016-02-12 18:55:17 +02004089 ret = 0;
4090
4091out:
4092 intel_display_power_put(dev_priv, power_domain);
4093
4094 return ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02004095}
4096
4097/*
4098 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004099 * command: wsp* object wsp+ name wsp+ source wsp*
4100 * object: 'pipe'
4101 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02004102 * source: (none | plane1 | plane2 | pf)
4103 * wsp: (#0x20 | #0x9 | #0xA)+
4104 *
4105 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004106 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4107 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02004108 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01004109static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02004110{
4111 int n_words = 0;
4112
4113 while (*buf) {
4114 char *end;
4115
4116 /* skip leading white space */
4117 buf = skip_spaces(buf);
4118 if (!*buf)
4119 break; /* end of buffer */
4120
4121 /* find end of word */
4122 for (end = buf; *end && !isspace(*end); end++)
4123 ;
4124
4125 if (n_words == max_words) {
4126 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4127 max_words);
4128 return -EINVAL; /* ran out of words[] before bytes */
4129 }
4130
4131 if (*end)
4132 *end++ = '\0';
4133 words[n_words++] = buf;
4134 buf = end;
4135 }
4136
4137 return n_words;
4138}
4139
Damien Lespiaub94dec82013-10-15 18:55:35 +01004140enum intel_pipe_crc_object {
4141 PIPE_CRC_OBJECT_PIPE,
4142};
4143
Daniel Vettere8dfcf72013-10-16 11:51:54 +02004144static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004145 "pipe",
4146};
4147
4148static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004149display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01004150{
4151 int i;
4152
4153 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4154 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004155 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004156 return 0;
4157 }
4158
4159 return -EINVAL;
4160}
4161
Damien Lespiaubd9db022013-10-15 18:55:36 +01004162static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02004163{
4164 const char name = buf[0];
4165
4166 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4167 return -EINVAL;
4168
4169 *pipe = name - 'A';
4170
4171 return 0;
4172}
4173
4174static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004175display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02004176{
4177 int i;
4178
4179 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4180 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004181 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02004182 return 0;
4183 }
4184
4185 return -EINVAL;
4186}
4187
David Weinehall36cdd012016-08-22 13:59:31 +03004188static int display_crc_ctl_parse(struct drm_i915_private *dev_priv,
4189 char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02004190{
Damien Lespiaub94dec82013-10-15 18:55:35 +01004191#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02004192 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004193 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02004194 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004195 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02004196 enum intel_pipe_crc_source source;
4197
Damien Lespiaubd9db022013-10-15 18:55:36 +01004198 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01004199 if (n_words != N_WORDS) {
4200 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4201 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02004202 return -EINVAL;
4203 }
4204
Damien Lespiaubd9db022013-10-15 18:55:36 +01004205 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004206 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004207 return -EINVAL;
4208 }
4209
Damien Lespiaubd9db022013-10-15 18:55:36 +01004210 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004211 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
4212 return -EINVAL;
4213 }
4214
Damien Lespiaubd9db022013-10-15 18:55:36 +01004215 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004216 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004217 return -EINVAL;
4218 }
4219
David Weinehall36cdd012016-08-22 13:59:31 +03004220 return pipe_crc_set_source(dev_priv, pipe, source);
Daniel Vetter926321d2013-10-16 13:30:34 +02004221}
4222
Damien Lespiaubd9db022013-10-15 18:55:36 +01004223static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4224 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02004225{
4226 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004227 struct drm_i915_private *dev_priv = m->private;
Daniel Vetter926321d2013-10-16 13:30:34 +02004228 char *tmpbuf;
4229 int ret;
4230
4231 if (len == 0)
4232 return 0;
4233
4234 if (len > PAGE_SIZE - 1) {
4235 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4236 PAGE_SIZE);
4237 return -E2BIG;
4238 }
4239
4240 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4241 if (!tmpbuf)
4242 return -ENOMEM;
4243
4244 if (copy_from_user(tmpbuf, ubuf, len)) {
4245 ret = -EFAULT;
4246 goto out;
4247 }
4248 tmpbuf[len] = '\0';
4249
David Weinehall36cdd012016-08-22 13:59:31 +03004250 ret = display_crc_ctl_parse(dev_priv, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02004251
4252out:
4253 kfree(tmpbuf);
4254 if (ret < 0)
4255 return ret;
4256
4257 *offp += len;
4258 return len;
4259}
4260
Damien Lespiaubd9db022013-10-15 18:55:36 +01004261static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02004262 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004263 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02004264 .read = seq_read,
4265 .llseek = seq_lseek,
4266 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004267 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02004268};
4269
Todd Previteeb3394fa2015-04-18 00:04:19 -07004270static ssize_t i915_displayport_test_active_write(struct file *file,
David Weinehall36cdd012016-08-22 13:59:31 +03004271 const char __user *ubuf,
4272 size_t len, loff_t *offp)
Todd Previteeb3394fa2015-04-18 00:04:19 -07004273{
4274 char *input_buffer;
4275 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004276 struct drm_device *dev;
4277 struct drm_connector *connector;
4278 struct list_head *connector_list;
4279 struct intel_dp *intel_dp;
4280 int val = 0;
4281
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05304282 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004283
Todd Previteeb3394fa2015-04-18 00:04:19 -07004284 connector_list = &dev->mode_config.connector_list;
4285
4286 if (len == 0)
4287 return 0;
4288
4289 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4290 if (!input_buffer)
4291 return -ENOMEM;
4292
4293 if (copy_from_user(input_buffer, ubuf, len)) {
4294 status = -EFAULT;
4295 goto out;
4296 }
4297
4298 input_buffer[len] = '\0';
4299 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4300
4301 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07004302 if (connector->connector_type !=
4303 DRM_MODE_CONNECTOR_DisplayPort)
4304 continue;
4305
Sudip Mukherjeeb8bb08e2015-07-21 17:36:46 +05304306 if (connector->status == connector_status_connected &&
Todd Previteeb3394fa2015-04-18 00:04:19 -07004307 connector->encoder != NULL) {
4308 intel_dp = enc_to_intel_dp(connector->encoder);
4309 status = kstrtoint(input_buffer, 10, &val);
4310 if (status < 0)
4311 goto out;
4312 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4313 /* To prevent erroneous activation of the compliance
4314 * testing code, only accept an actual value of 1 here
4315 */
4316 if (val == 1)
4317 intel_dp->compliance_test_active = 1;
4318 else
4319 intel_dp->compliance_test_active = 0;
4320 }
4321 }
4322out:
4323 kfree(input_buffer);
4324 if (status < 0)
4325 return status;
4326
4327 *offp += len;
4328 return len;
4329}
4330
4331static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4332{
4333 struct drm_device *dev = m->private;
4334 struct drm_connector *connector;
4335 struct list_head *connector_list = &dev->mode_config.connector_list;
4336 struct intel_dp *intel_dp;
4337
Todd Previteeb3394fa2015-04-18 00:04:19 -07004338 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07004339 if (connector->connector_type !=
4340 DRM_MODE_CONNECTOR_DisplayPort)
4341 continue;
4342
4343 if (connector->status == connector_status_connected &&
4344 connector->encoder != NULL) {
4345 intel_dp = enc_to_intel_dp(connector->encoder);
4346 if (intel_dp->compliance_test_active)
4347 seq_puts(m, "1");
4348 else
4349 seq_puts(m, "0");
4350 } else
4351 seq_puts(m, "0");
4352 }
4353
4354 return 0;
4355}
4356
4357static int i915_displayport_test_active_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03004358 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07004359{
David Weinehall36cdd012016-08-22 13:59:31 +03004360 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004361
David Weinehall36cdd012016-08-22 13:59:31 +03004362 return single_open(file, i915_displayport_test_active_show,
4363 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07004364}
4365
4366static const struct file_operations i915_displayport_test_active_fops = {
4367 .owner = THIS_MODULE,
4368 .open = i915_displayport_test_active_open,
4369 .read = seq_read,
4370 .llseek = seq_lseek,
4371 .release = single_release,
4372 .write = i915_displayport_test_active_write
4373};
4374
4375static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4376{
4377 struct drm_device *dev = m->private;
4378 struct drm_connector *connector;
4379 struct list_head *connector_list = &dev->mode_config.connector_list;
4380 struct intel_dp *intel_dp;
4381
Todd Previteeb3394fa2015-04-18 00:04:19 -07004382 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07004383 if (connector->connector_type !=
4384 DRM_MODE_CONNECTOR_DisplayPort)
4385 continue;
4386
4387 if (connector->status == connector_status_connected &&
4388 connector->encoder != NULL) {
4389 intel_dp = enc_to_intel_dp(connector->encoder);
4390 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4391 } else
4392 seq_puts(m, "0");
4393 }
4394
4395 return 0;
4396}
4397static int i915_displayport_test_data_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03004398 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07004399{
David Weinehall36cdd012016-08-22 13:59:31 +03004400 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004401
David Weinehall36cdd012016-08-22 13:59:31 +03004402 return single_open(file, i915_displayport_test_data_show,
4403 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07004404}
4405
4406static const struct file_operations i915_displayport_test_data_fops = {
4407 .owner = THIS_MODULE,
4408 .open = i915_displayport_test_data_open,
4409 .read = seq_read,
4410 .llseek = seq_lseek,
4411 .release = single_release
4412};
4413
4414static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4415{
4416 struct drm_device *dev = m->private;
4417 struct drm_connector *connector;
4418 struct list_head *connector_list = &dev->mode_config.connector_list;
4419 struct intel_dp *intel_dp;
4420
Todd Previteeb3394fa2015-04-18 00:04:19 -07004421 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07004422 if (connector->connector_type !=
4423 DRM_MODE_CONNECTOR_DisplayPort)
4424 continue;
4425
4426 if (connector->status == connector_status_connected &&
4427 connector->encoder != NULL) {
4428 intel_dp = enc_to_intel_dp(connector->encoder);
4429 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4430 } else
4431 seq_puts(m, "0");
4432 }
4433
4434 return 0;
4435}
4436
4437static int i915_displayport_test_type_open(struct inode *inode,
4438 struct file *file)
4439{
David Weinehall36cdd012016-08-22 13:59:31 +03004440 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004441
David Weinehall36cdd012016-08-22 13:59:31 +03004442 return single_open(file, i915_displayport_test_type_show,
4443 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07004444}
4445
4446static const struct file_operations i915_displayport_test_type_fops = {
4447 .owner = THIS_MODULE,
4448 .open = i915_displayport_test_type_open,
4449 .read = seq_read,
4450 .llseek = seq_lseek,
4451 .release = single_release
4452};
4453
Damien Lespiau97e94b22014-11-04 17:06:50 +00004454static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004455{
David Weinehall36cdd012016-08-22 13:59:31 +03004456 struct drm_i915_private *dev_priv = m->private;
4457 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004458 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004459 int num_levels;
4460
David Weinehall36cdd012016-08-22 13:59:31 +03004461 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004462 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03004463 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004464 num_levels = 1;
4465 else
4466 num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004467
4468 drm_modeset_lock_all(dev);
4469
4470 for (level = 0; level < num_levels; level++) {
4471 unsigned int latency = wm[level];
4472
Damien Lespiau97e94b22014-11-04 17:06:50 +00004473 /*
4474 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03004475 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00004476 */
David Weinehall36cdd012016-08-22 13:59:31 +03004477 if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
4478 IS_CHERRYVIEW(dev_priv))
Damien Lespiau97e94b22014-11-04 17:06:50 +00004479 latency *= 10;
4480 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004481 latency *= 5;
4482
4483 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00004484 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004485 }
4486
4487 drm_modeset_unlock_all(dev);
4488}
4489
4490static int pri_wm_latency_show(struct seq_file *m, void *data)
4491{
David Weinehall36cdd012016-08-22 13:59:31 +03004492 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004493 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004494
David Weinehall36cdd012016-08-22 13:59:31 +03004495 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004496 latencies = dev_priv->wm.skl_latency;
4497 else
David Weinehall36cdd012016-08-22 13:59:31 +03004498 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004499
4500 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004501
4502 return 0;
4503}
4504
4505static int spr_wm_latency_show(struct seq_file *m, void *data)
4506{
David Weinehall36cdd012016-08-22 13:59:31 +03004507 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004508 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004509
David Weinehall36cdd012016-08-22 13:59:31 +03004510 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004511 latencies = dev_priv->wm.skl_latency;
4512 else
David Weinehall36cdd012016-08-22 13:59:31 +03004513 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004514
4515 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004516
4517 return 0;
4518}
4519
4520static int cur_wm_latency_show(struct seq_file *m, void *data)
4521{
David Weinehall36cdd012016-08-22 13:59:31 +03004522 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004523 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004524
David Weinehall36cdd012016-08-22 13:59:31 +03004525 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004526 latencies = dev_priv->wm.skl_latency;
4527 else
David Weinehall36cdd012016-08-22 13:59:31 +03004528 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004529
4530 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004531
4532 return 0;
4533}
4534
4535static int pri_wm_latency_open(struct inode *inode, struct file *file)
4536{
David Weinehall36cdd012016-08-22 13:59:31 +03004537 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004538
David Weinehall36cdd012016-08-22 13:59:31 +03004539 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004540 return -ENODEV;
4541
David Weinehall36cdd012016-08-22 13:59:31 +03004542 return single_open(file, pri_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004543}
4544
4545static int spr_wm_latency_open(struct inode *inode, struct file *file)
4546{
David Weinehall36cdd012016-08-22 13:59:31 +03004547 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004548
David Weinehall36cdd012016-08-22 13:59:31 +03004549 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004550 return -ENODEV;
4551
David Weinehall36cdd012016-08-22 13:59:31 +03004552 return single_open(file, spr_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004553}
4554
4555static int cur_wm_latency_open(struct inode *inode, struct file *file)
4556{
David Weinehall36cdd012016-08-22 13:59:31 +03004557 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004558
David Weinehall36cdd012016-08-22 13:59:31 +03004559 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004560 return -ENODEV;
4561
David Weinehall36cdd012016-08-22 13:59:31 +03004562 return single_open(file, cur_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004563}
4564
4565static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00004566 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004567{
4568 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004569 struct drm_i915_private *dev_priv = m->private;
4570 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004571 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03004572 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004573 int level;
4574 int ret;
4575 char tmp[32];
4576
David Weinehall36cdd012016-08-22 13:59:31 +03004577 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004578 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03004579 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004580 num_levels = 1;
4581 else
4582 num_levels = ilk_wm_max_level(dev) + 1;
4583
Ville Syrjälä369a1342014-01-22 14:36:08 +02004584 if (len >= sizeof(tmp))
4585 return -EINVAL;
4586
4587 if (copy_from_user(tmp, ubuf, len))
4588 return -EFAULT;
4589
4590 tmp[len] = '\0';
4591
Damien Lespiau97e94b22014-11-04 17:06:50 +00004592 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4593 &new[0], &new[1], &new[2], &new[3],
4594 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004595 if (ret != num_levels)
4596 return -EINVAL;
4597
4598 drm_modeset_lock_all(dev);
4599
4600 for (level = 0; level < num_levels; level++)
4601 wm[level] = new[level];
4602
4603 drm_modeset_unlock_all(dev);
4604
4605 return len;
4606}
4607
4608
4609static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4610 size_t len, loff_t *offp)
4611{
4612 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004613 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004614 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004615
David Weinehall36cdd012016-08-22 13:59:31 +03004616 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004617 latencies = dev_priv->wm.skl_latency;
4618 else
David Weinehall36cdd012016-08-22 13:59:31 +03004619 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004620
4621 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004622}
4623
4624static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4625 size_t len, loff_t *offp)
4626{
4627 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004628 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004629 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004630
David Weinehall36cdd012016-08-22 13:59:31 +03004631 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004632 latencies = dev_priv->wm.skl_latency;
4633 else
David Weinehall36cdd012016-08-22 13:59:31 +03004634 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004635
4636 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004637}
4638
4639static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4640 size_t len, loff_t *offp)
4641{
4642 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004643 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004644 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004645
David Weinehall36cdd012016-08-22 13:59:31 +03004646 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004647 latencies = dev_priv->wm.skl_latency;
4648 else
David Weinehall36cdd012016-08-22 13:59:31 +03004649 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004650
4651 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004652}
4653
4654static const struct file_operations i915_pri_wm_latency_fops = {
4655 .owner = THIS_MODULE,
4656 .open = pri_wm_latency_open,
4657 .read = seq_read,
4658 .llseek = seq_lseek,
4659 .release = single_release,
4660 .write = pri_wm_latency_write
4661};
4662
4663static const struct file_operations i915_spr_wm_latency_fops = {
4664 .owner = THIS_MODULE,
4665 .open = spr_wm_latency_open,
4666 .read = seq_read,
4667 .llseek = seq_lseek,
4668 .release = single_release,
4669 .write = spr_wm_latency_write
4670};
4671
4672static const struct file_operations i915_cur_wm_latency_fops = {
4673 .owner = THIS_MODULE,
4674 .open = cur_wm_latency_open,
4675 .read = seq_read,
4676 .llseek = seq_lseek,
4677 .release = single_release,
4678 .write = cur_wm_latency_write
4679};
4680
Kees Cook647416f2013-03-10 14:10:06 -07004681static int
4682i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004683{
David Weinehall36cdd012016-08-22 13:59:31 +03004684 struct drm_i915_private *dev_priv = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004685
Chris Wilsond98c52c2016-04-13 17:35:05 +01004686 *val = i915_terminally_wedged(&dev_priv->gpu_error);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004687
Kees Cook647416f2013-03-10 14:10:06 -07004688 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004689}
4690
Kees Cook647416f2013-03-10 14:10:06 -07004691static int
4692i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004693{
David Weinehall36cdd012016-08-22 13:59:31 +03004694 struct drm_i915_private *dev_priv = data;
Imre Deakd46c0512014-04-14 20:24:27 +03004695
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004696 /*
4697 * There is no safeguard against this debugfs entry colliding
4698 * with the hangcheck calling same i915_handle_error() in
4699 * parallel, causing an explosion. For now we assume that the
4700 * test harness is responsible enough not to inject gpu hangs
4701 * while it is writing to 'i915_wedged'
4702 */
4703
Chris Wilsond98c52c2016-04-13 17:35:05 +01004704 if (i915_reset_in_progress(&dev_priv->gpu_error))
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004705 return -EAGAIN;
4706
Imre Deakd46c0512014-04-14 20:24:27 +03004707 intel_runtime_pm_get(dev_priv);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004708
Chris Wilsonc0336662016-05-06 15:40:21 +01004709 i915_handle_error(dev_priv, val,
Mika Kuoppala58174462014-02-25 17:11:26 +02004710 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03004711
4712 intel_runtime_pm_put(dev_priv);
4713
Kees Cook647416f2013-03-10 14:10:06 -07004714 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004715}
4716
Kees Cook647416f2013-03-10 14:10:06 -07004717DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4718 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004719 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004720
Kees Cook647416f2013-03-10 14:10:06 -07004721static int
Chris Wilson094f9a52013-09-25 17:34:55 +01004722i915_ring_missed_irq_get(void *data, u64 *val)
4723{
David Weinehall36cdd012016-08-22 13:59:31 +03004724 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004725
4726 *val = dev_priv->gpu_error.missed_irq_rings;
4727 return 0;
4728}
4729
4730static int
4731i915_ring_missed_irq_set(void *data, u64 val)
4732{
David Weinehall36cdd012016-08-22 13:59:31 +03004733 struct drm_i915_private *dev_priv = data;
4734 struct drm_device *dev = &dev_priv->drm;
Chris Wilson094f9a52013-09-25 17:34:55 +01004735 int ret;
4736
4737 /* Lock against concurrent debugfs callers */
4738 ret = mutex_lock_interruptible(&dev->struct_mutex);
4739 if (ret)
4740 return ret;
4741 dev_priv->gpu_error.missed_irq_rings = val;
4742 mutex_unlock(&dev->struct_mutex);
4743
4744 return 0;
4745}
4746
4747DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4748 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4749 "0x%08llx\n");
4750
4751static int
4752i915_ring_test_irq_get(void *data, u64 *val)
4753{
David Weinehall36cdd012016-08-22 13:59:31 +03004754 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004755
4756 *val = dev_priv->gpu_error.test_irq_rings;
4757
4758 return 0;
4759}
4760
4761static int
4762i915_ring_test_irq_set(void *data, u64 val)
4763{
David Weinehall36cdd012016-08-22 13:59:31 +03004764 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004765
Chris Wilson3a122c22016-06-17 14:35:05 +01004766 val &= INTEL_INFO(dev_priv)->ring_mask;
Chris Wilson094f9a52013-09-25 17:34:55 +01004767 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004768 dev_priv->gpu_error.test_irq_rings = val;
Chris Wilson094f9a52013-09-25 17:34:55 +01004769
4770 return 0;
4771}
4772
4773DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4774 i915_ring_test_irq_get, i915_ring_test_irq_set,
4775 "0x%08llx\n");
4776
Chris Wilsondd624af2013-01-15 12:39:35 +00004777#define DROP_UNBOUND 0x1
4778#define DROP_BOUND 0x2
4779#define DROP_RETIRE 0x4
4780#define DROP_ACTIVE 0x8
4781#define DROP_ALL (DROP_UNBOUND | \
4782 DROP_BOUND | \
4783 DROP_RETIRE | \
4784 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07004785static int
4786i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004787{
Kees Cook647416f2013-03-10 14:10:06 -07004788 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004789
Kees Cook647416f2013-03-10 14:10:06 -07004790 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004791}
4792
Kees Cook647416f2013-03-10 14:10:06 -07004793static int
4794i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004795{
David Weinehall36cdd012016-08-22 13:59:31 +03004796 struct drm_i915_private *dev_priv = data;
4797 struct drm_device *dev = &dev_priv->drm;
Kees Cook647416f2013-03-10 14:10:06 -07004798 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004799
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004800 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004801
4802 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4803 * on ioctls on -EAGAIN. */
4804 ret = mutex_lock_interruptible(&dev->struct_mutex);
4805 if (ret)
4806 return ret;
4807
4808 if (val & DROP_ACTIVE) {
Chris Wilsondcff85c2016-08-05 10:14:11 +01004809 ret = i915_gem_wait_for_idle(dev_priv, true);
Chris Wilsondd624af2013-01-15 12:39:35 +00004810 if (ret)
4811 goto unlock;
4812 }
4813
4814 if (val & (DROP_RETIRE | DROP_ACTIVE))
Chris Wilsonc0336662016-05-06 15:40:21 +01004815 i915_gem_retire_requests(dev_priv);
Chris Wilsondd624af2013-01-15 12:39:35 +00004816
Chris Wilson21ab4e72014-09-09 11:16:08 +01004817 if (val & DROP_BOUND)
4818 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004819
Chris Wilson21ab4e72014-09-09 11:16:08 +01004820 if (val & DROP_UNBOUND)
4821 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004822
4823unlock:
4824 mutex_unlock(&dev->struct_mutex);
4825
Kees Cook647416f2013-03-10 14:10:06 -07004826 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004827}
4828
Kees Cook647416f2013-03-10 14:10:06 -07004829DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4830 i915_drop_caches_get, i915_drop_caches_set,
4831 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004832
Kees Cook647416f2013-03-10 14:10:06 -07004833static int
4834i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004835{
David Weinehall36cdd012016-08-22 13:59:31 +03004836 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004837
David Weinehall36cdd012016-08-22 13:59:31 +03004838 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004839 return -ENODEV;
4840
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004841 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004842 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004843}
4844
Kees Cook647416f2013-03-10 14:10:06 -07004845static int
4846i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004847{
David Weinehall36cdd012016-08-22 13:59:31 +03004848 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304849 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004850 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004851
David Weinehall36cdd012016-08-22 13:59:31 +03004852 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004853 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004854
Kees Cook647416f2013-03-10 14:10:06 -07004855 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004856
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004857 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004858 if (ret)
4859 return ret;
4860
Jesse Barnes358733e2011-07-27 11:53:01 -07004861 /*
4862 * Turbo will still be enabled, but won't go above the set value.
4863 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304864 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004865
Akash Goelbc4d91f2015-02-26 16:09:47 +05304866 hw_max = dev_priv->rps.max_freq;
4867 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004868
Ben Widawskyb39fb292014-03-19 18:31:11 -07004869 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004870 mutex_unlock(&dev_priv->rps.hw_lock);
4871 return -EINVAL;
4872 }
4873
Ben Widawskyb39fb292014-03-19 18:31:11 -07004874 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004875
Chris Wilsondc979972016-05-10 14:10:04 +01004876 intel_set_rps(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004877
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004878 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004879
Kees Cook647416f2013-03-10 14:10:06 -07004880 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004881}
4882
Kees Cook647416f2013-03-10 14:10:06 -07004883DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4884 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004885 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004886
Kees Cook647416f2013-03-10 14:10:06 -07004887static int
4888i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004889{
David Weinehall36cdd012016-08-22 13:59:31 +03004890 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004891
Chris Wilson62e1baa2016-07-13 09:10:36 +01004892 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004893 return -ENODEV;
4894
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004895 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004896 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004897}
4898
Kees Cook647416f2013-03-10 14:10:06 -07004899static int
4900i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004901{
David Weinehall36cdd012016-08-22 13:59:31 +03004902 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304903 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004904 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004905
Chris Wilson62e1baa2016-07-13 09:10:36 +01004906 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004907 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07004908
Kees Cook647416f2013-03-10 14:10:06 -07004909 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07004910
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004911 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004912 if (ret)
4913 return ret;
4914
Jesse Barnes1523c312012-05-25 12:34:54 -07004915 /*
4916 * Turbo will still be enabled, but won't go below the set value.
4917 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304918 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004919
Akash Goelbc4d91f2015-02-26 16:09:47 +05304920 hw_max = dev_priv->rps.max_freq;
4921 hw_min = dev_priv->rps.min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004922
David Weinehall36cdd012016-08-22 13:59:31 +03004923 if (val < hw_min ||
4924 val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004925 mutex_unlock(&dev_priv->rps.hw_lock);
4926 return -EINVAL;
4927 }
4928
Ben Widawskyb39fb292014-03-19 18:31:11 -07004929 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004930
Chris Wilsondc979972016-05-10 14:10:04 +01004931 intel_set_rps(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004932
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004933 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004934
Kees Cook647416f2013-03-10 14:10:06 -07004935 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004936}
4937
Kees Cook647416f2013-03-10 14:10:06 -07004938DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4939 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004940 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07004941
Kees Cook647416f2013-03-10 14:10:06 -07004942static int
4943i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004944{
David Weinehall36cdd012016-08-22 13:59:31 +03004945 struct drm_i915_private *dev_priv = data;
4946 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004947 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07004948 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004949
David Weinehall36cdd012016-08-22 13:59:31 +03004950 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004951 return -ENODEV;
4952
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004953 ret = mutex_lock_interruptible(&dev->struct_mutex);
4954 if (ret)
4955 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004956 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004957
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004958 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004959
4960 intel_runtime_pm_put(dev_priv);
David Weinehall36cdd012016-08-22 13:59:31 +03004961 mutex_unlock(&dev->struct_mutex);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004962
Kees Cook647416f2013-03-10 14:10:06 -07004963 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004964
Kees Cook647416f2013-03-10 14:10:06 -07004965 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004966}
4967
Kees Cook647416f2013-03-10 14:10:06 -07004968static int
4969i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004970{
David Weinehall36cdd012016-08-22 13:59:31 +03004971 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004972 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004973
David Weinehall36cdd012016-08-22 13:59:31 +03004974 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004975 return -ENODEV;
4976
Kees Cook647416f2013-03-10 14:10:06 -07004977 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004978 return -EINVAL;
4979
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004980 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004981 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004982
4983 /* Update the cache sharing policy here as well */
4984 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4985 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4986 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4987 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4988
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004989 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004990 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004991}
4992
Kees Cook647416f2013-03-10 14:10:06 -07004993DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4994 i915_cache_sharing_get, i915_cache_sharing_set,
4995 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004996
Jeff McGee5d395252015-04-03 18:13:17 -07004997struct sseu_dev_status {
4998 unsigned int slice_total;
4999 unsigned int subslice_total;
5000 unsigned int subslice_per_slice;
5001 unsigned int eu_total;
5002 unsigned int eu_per_subslice;
5003};
5004
David Weinehall36cdd012016-08-22 13:59:31 +03005005static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
Jeff McGee5d395252015-04-03 18:13:17 -07005006 struct sseu_dev_status *stat)
5007{
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03005008 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07005009 int ss;
5010 u32 sig1[ss_max], sig2[ss_max];
5011
5012 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5013 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5014 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5015 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5016
5017 for (ss = 0; ss < ss_max; ss++) {
5018 unsigned int eu_cnt;
5019
5020 if (sig1[ss] & CHV_SS_PG_ENABLE)
5021 /* skip disabled subslice */
5022 continue;
5023
5024 stat->slice_total = 1;
5025 stat->subslice_per_slice++;
5026 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5027 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5028 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5029 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5030 stat->eu_total += eu_cnt;
5031 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
5032 }
5033 stat->subslice_total = stat->subslice_per_slice;
5034}
5035
David Weinehall36cdd012016-08-22 13:59:31 +03005036static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
Jeff McGee5d395252015-04-03 18:13:17 -07005037 struct sseu_dev_status *stat)
5038{
Jeff McGee1c046bc2015-04-03 18:13:18 -07005039 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07005040 int s, ss;
5041 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5042
Jeff McGee1c046bc2015-04-03 18:13:18 -07005043 /* BXT has a single slice and at most 3 subslices. */
David Weinehall36cdd012016-08-22 13:59:31 +03005044 if (IS_BROXTON(dev_priv)) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07005045 s_max = 1;
5046 ss_max = 3;
5047 }
5048
5049 for (s = 0; s < s_max; s++) {
5050 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5051 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5052 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5053 }
5054
Jeff McGee5d395252015-04-03 18:13:17 -07005055 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5056 GEN9_PGCTL_SSA_EU19_ACK |
5057 GEN9_PGCTL_SSA_EU210_ACK |
5058 GEN9_PGCTL_SSA_EU311_ACK;
5059 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5060 GEN9_PGCTL_SSB_EU19_ACK |
5061 GEN9_PGCTL_SSB_EU210_ACK |
5062 GEN9_PGCTL_SSB_EU311_ACK;
5063
5064 for (s = 0; s < s_max; s++) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07005065 unsigned int ss_cnt = 0;
5066
Jeff McGee5d395252015-04-03 18:13:17 -07005067 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5068 /* skip disabled slice */
5069 continue;
5070
5071 stat->slice_total++;
Jeff McGee1c046bc2015-04-03 18:13:18 -07005072
David Weinehall36cdd012016-08-22 13:59:31 +03005073 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
5074 ss_cnt = INTEL_INFO(dev_priv)->subslice_per_slice;
Jeff McGee1c046bc2015-04-03 18:13:18 -07005075
Jeff McGee5d395252015-04-03 18:13:17 -07005076 for (ss = 0; ss < ss_max; ss++) {
5077 unsigned int eu_cnt;
5078
David Weinehall36cdd012016-08-22 13:59:31 +03005079 if (IS_BROXTON(dev_priv) &&
Jeff McGee1c046bc2015-04-03 18:13:18 -07005080 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5081 /* skip disabled subslice */
5082 continue;
5083
David Weinehall36cdd012016-08-22 13:59:31 +03005084 if (IS_BROXTON(dev_priv))
Jeff McGee1c046bc2015-04-03 18:13:18 -07005085 ss_cnt++;
5086
Jeff McGee5d395252015-04-03 18:13:17 -07005087 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5088 eu_mask[ss%2]);
5089 stat->eu_total += eu_cnt;
5090 stat->eu_per_subslice = max(stat->eu_per_subslice,
5091 eu_cnt);
5092 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07005093
5094 stat->subslice_total += ss_cnt;
5095 stat->subslice_per_slice = max(stat->subslice_per_slice,
5096 ss_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07005097 }
5098}
5099
David Weinehall36cdd012016-08-22 13:59:31 +03005100static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005101 struct sseu_dev_status *stat)
5102{
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005103 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
David Weinehall36cdd012016-08-22 13:59:31 +03005104 int s;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005105
5106 stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);
5107
5108 if (stat->slice_total) {
David Weinehall36cdd012016-08-22 13:59:31 +03005109 stat->subslice_per_slice = INTEL_INFO(dev_priv)->subslice_per_slice;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005110 stat->subslice_total = stat->slice_total *
5111 stat->subslice_per_slice;
David Weinehall36cdd012016-08-22 13:59:31 +03005112 stat->eu_per_subslice = INTEL_INFO(dev_priv)->eu_per_subslice;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005113 stat->eu_total = stat->eu_per_subslice * stat->subslice_total;
5114
5115 /* subtract fused off EU(s) from enabled slice(s) */
5116 for (s = 0; s < stat->slice_total; s++) {
David Weinehall36cdd012016-08-22 13:59:31 +03005117 u8 subslice_7eu = INTEL_INFO(dev_priv)->subslice_7eu[s];
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005118
5119 stat->eu_total -= hweight8(subslice_7eu);
5120 }
5121 }
5122}
5123
Jeff McGee38732182015-02-13 10:27:54 -06005124static int i915_sseu_status(struct seq_file *m, void *unused)
5125{
David Weinehall36cdd012016-08-22 13:59:31 +03005126 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jeff McGee5d395252015-04-03 18:13:17 -07005127 struct sseu_dev_status stat;
Jeff McGee38732182015-02-13 10:27:54 -06005128
David Weinehall36cdd012016-08-22 13:59:31 +03005129 if (INTEL_GEN(dev_priv) < 8)
Jeff McGee38732182015-02-13 10:27:54 -06005130 return -ENODEV;
5131
5132 seq_puts(m, "SSEU Device Info\n");
5133 seq_printf(m, " Available Slice Total: %u\n",
David Weinehall36cdd012016-08-22 13:59:31 +03005134 INTEL_INFO(dev_priv)->slice_total);
Jeff McGee38732182015-02-13 10:27:54 -06005135 seq_printf(m, " Available Subslice Total: %u\n",
David Weinehall36cdd012016-08-22 13:59:31 +03005136 INTEL_INFO(dev_priv)->subslice_total);
Jeff McGee38732182015-02-13 10:27:54 -06005137 seq_printf(m, " Available Subslice Per Slice: %u\n",
David Weinehall36cdd012016-08-22 13:59:31 +03005138 INTEL_INFO(dev_priv)->subslice_per_slice);
Jeff McGee38732182015-02-13 10:27:54 -06005139 seq_printf(m, " Available EU Total: %u\n",
David Weinehall36cdd012016-08-22 13:59:31 +03005140 INTEL_INFO(dev_priv)->eu_total);
Jeff McGee38732182015-02-13 10:27:54 -06005141 seq_printf(m, " Available EU Per Subslice: %u\n",
David Weinehall36cdd012016-08-22 13:59:31 +03005142 INTEL_INFO(dev_priv)->eu_per_subslice);
5143 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
5144 if (HAS_POOLED_EU(dev_priv))
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01005145 seq_printf(m, " Min EU in pool: %u\n",
David Weinehall36cdd012016-08-22 13:59:31 +03005146 INTEL_INFO(dev_priv)->min_eu_in_pool);
Jeff McGee38732182015-02-13 10:27:54 -06005147 seq_printf(m, " Has Slice Power Gating: %s\n",
David Weinehall36cdd012016-08-22 13:59:31 +03005148 yesno(INTEL_INFO(dev_priv)->has_slice_pg));
Jeff McGee38732182015-02-13 10:27:54 -06005149 seq_printf(m, " Has Subslice Power Gating: %s\n",
David Weinehall36cdd012016-08-22 13:59:31 +03005150 yesno(INTEL_INFO(dev_priv)->has_subslice_pg));
Jeff McGee38732182015-02-13 10:27:54 -06005151 seq_printf(m, " Has EU Power Gating: %s\n",
David Weinehall36cdd012016-08-22 13:59:31 +03005152 yesno(INTEL_INFO(dev_priv)->has_eu_pg));
Jeff McGee38732182015-02-13 10:27:54 -06005153
Jeff McGee7f992ab2015-02-13 10:27:55 -06005154 seq_puts(m, "SSEU Device Status\n");
Jeff McGee5d395252015-04-03 18:13:17 -07005155 memset(&stat, 0, sizeof(stat));
David Weinehall238010e2016-08-01 17:33:27 +03005156
5157 intel_runtime_pm_get(dev_priv);
5158
David Weinehall36cdd012016-08-22 13:59:31 +03005159 if (IS_CHERRYVIEW(dev_priv)) {
5160 cherryview_sseu_device_status(dev_priv, &stat);
5161 } else if (IS_BROADWELL(dev_priv)) {
5162 broadwell_sseu_device_status(dev_priv, &stat);
5163 } else if (INTEL_GEN(dev_priv) >= 9) {
5164 gen9_sseu_device_status(dev_priv, &stat);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005165 }
David Weinehall238010e2016-08-01 17:33:27 +03005166
5167 intel_runtime_pm_put(dev_priv);
5168
Jeff McGee5d395252015-04-03 18:13:17 -07005169 seq_printf(m, " Enabled Slice Total: %u\n",
5170 stat.slice_total);
5171 seq_printf(m, " Enabled Subslice Total: %u\n",
5172 stat.subslice_total);
5173 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
5174 stat.subslice_per_slice);
5175 seq_printf(m, " Enabled EU Total: %u\n",
5176 stat.eu_total);
5177 seq_printf(m, " Enabled EU Per Subslice: %u\n",
5178 stat.eu_per_subslice);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005179
Jeff McGee38732182015-02-13 10:27:54 -06005180 return 0;
5181}
5182
Ben Widawsky6d794d42011-04-25 11:25:56 -07005183static int i915_forcewake_open(struct inode *inode, struct file *file)
5184{
David Weinehall36cdd012016-08-22 13:59:31 +03005185 struct drm_i915_private *dev_priv = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005186
David Weinehall36cdd012016-08-22 13:59:31 +03005187 if (INTEL_GEN(dev_priv) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005188 return 0;
5189
Chris Wilson6daccb02015-01-16 11:34:35 +02005190 intel_runtime_pm_get(dev_priv);
Mika Kuoppala59bad942015-01-16 11:34:40 +02005191 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005192
5193 return 0;
5194}
5195
Ben Widawskyc43b5632012-04-16 14:07:40 -07005196static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005197{
David Weinehall36cdd012016-08-22 13:59:31 +03005198 struct drm_i915_private *dev_priv = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005199
David Weinehall36cdd012016-08-22 13:59:31 +03005200 if (INTEL_GEN(dev_priv) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005201 return 0;
5202
Mika Kuoppala59bad942015-01-16 11:34:40 +02005203 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson6daccb02015-01-16 11:34:35 +02005204 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005205
5206 return 0;
5207}
5208
5209static const struct file_operations i915_forcewake_fops = {
5210 .owner = THIS_MODULE,
5211 .open = i915_forcewake_open,
5212 .release = i915_forcewake_release,
5213};
5214
5215static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5216{
Ben Widawsky6d794d42011-04-25 11:25:56 -07005217 struct dentry *ent;
5218
5219 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07005220 S_IRUSR,
David Weinehall36cdd012016-08-22 13:59:31 +03005221 root, to_i915(minor->dev),
Ben Widawsky6d794d42011-04-25 11:25:56 -07005222 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005223 if (!ent)
5224 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005225
Ben Widawsky8eb57292011-05-11 15:10:58 -07005226 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005227}
5228
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005229static int i915_debugfs_create(struct dentry *root,
5230 struct drm_minor *minor,
5231 const char *name,
5232 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07005233{
Jesse Barnes358733e2011-07-27 11:53:01 -07005234 struct dentry *ent;
5235
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005236 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07005237 S_IRUGO | S_IWUSR,
David Weinehall36cdd012016-08-22 13:59:31 +03005238 root, to_i915(minor->dev),
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005239 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005240 if (!ent)
5241 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07005242
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005243 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005244}
5245
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005246static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00005247 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01005248 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00005249 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson6da84822016-08-15 10:48:44 +01005250 {"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
Chris Wilson6d2b88852013-08-07 18:30:54 +01005251 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005252 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005253 {"i915_gem_request", i915_gem_request_info, 0},
5254 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00005255 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005256 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005257 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5258 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5259 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07005260 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Brad Volkin493018d2014-12-11 12:13:08 -08005261 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01005262 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01005263 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01005264 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05305265 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02005266 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08005267 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07005268 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005269 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02005270 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08005271 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03005272 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08005273 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01005274 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02005275 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01005276 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07005277 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01005278 {"i915_dump_lrc", i915_dump_lrc, 0},
Oscar Mateo4ba70e42014-08-07 13:23:20 +01005279 {"i915_execlists", i915_execlists, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02005280 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01005281 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01005282 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07005283 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03005284 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02005285 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01005286 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01005287 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02005288 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02005289 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08005290 {"i915_display_info", i915_display_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07005291 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03005292 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10005293 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01005294 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00005295 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06005296 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05305297 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01005298 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005299};
Ben Gamari27c202a2009-07-01 22:26:52 -04005300#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05005301
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005302static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02005303 const char *name;
5304 const struct file_operations *fops;
5305} i915_debugfs_files[] = {
5306 {"i915_wedged", &i915_wedged_fops},
5307 {"i915_max_freq", &i915_max_freq_fops},
5308 {"i915_min_freq", &i915_min_freq_fops},
5309 {"i915_cache_sharing", &i915_cache_sharing_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01005310 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5311 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02005312 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5313 {"i915_error_state", &i915_error_state_fops},
5314 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01005315 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02005316 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5317 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5318 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07005319 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07005320 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5321 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5322 {"i915_dp_test_active", &i915_displayport_test_active_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02005323};
5324
David Weinehall36cdd012016-08-22 13:59:31 +03005325void intel_display_crc_init(struct drm_i915_private *dev_priv)
Damien Lespiau07144422013-10-15 18:55:40 +01005326{
Daniel Vetterb3783602013-11-14 11:30:42 +01005327 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01005328
Damien Lespiau055e3932014-08-18 13:49:10 +01005329 for_each_pipe(dev_priv, pipe) {
Daniel Vetterb3783602013-11-14 11:30:42 +01005330 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01005331
Damien Lespiaud538bbd2013-10-21 14:29:30 +01005332 pipe_crc->opened = false;
5333 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01005334 init_waitqueue_head(&pipe_crc->wq);
5335 }
5336}
5337
Chris Wilson1dac8912016-06-24 14:00:17 +01005338int i915_debugfs_register(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05005339{
Chris Wilson91c8a322016-07-05 10:40:23 +01005340 struct drm_minor *minor = dev_priv->drm.primary;
Daniel Vetter34b96742013-07-04 20:49:44 +02005341 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01005342
Ben Widawsky6d794d42011-04-25 11:25:56 -07005343 ret = i915_forcewake_create(minor->debugfs_root, minor);
5344 if (ret)
5345 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005346
Damien Lespiau07144422013-10-15 18:55:40 +01005347 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5348 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5349 if (ret)
5350 return ret;
5351 }
5352
Daniel Vetter34b96742013-07-04 20:49:44 +02005353 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5354 ret = i915_debugfs_create(minor->debugfs_root, minor,
5355 i915_debugfs_files[i].name,
5356 i915_debugfs_files[i].fops);
5357 if (ret)
5358 return ret;
5359 }
Mika Kuoppala40633212012-12-04 15:12:00 +02005360
Ben Gamari27c202a2009-07-01 22:26:52 -04005361 return drm_debugfs_create_files(i915_debugfs_list,
5362 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05005363 minor->debugfs_root, minor);
5364}
5365
Chris Wilson1dac8912016-06-24 14:00:17 +01005366void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05005367{
Chris Wilson91c8a322016-07-05 10:40:23 +01005368 struct drm_minor *minor = dev_priv->drm.primary;
Daniel Vetter34b96742013-07-04 20:49:44 +02005369 int i;
5370
Ben Gamari27c202a2009-07-01 22:26:52 -04005371 drm_debugfs_remove_files(i915_debugfs_list,
5372 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005373
David Weinehall36cdd012016-08-22 13:59:31 +03005374 drm_debugfs_remove_files((struct drm_info_list *)&i915_forcewake_fops,
Ben Widawsky6d794d42011-04-25 11:25:56 -07005375 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005376
Daniel Vettere309a992013-10-16 22:55:51 +02005377 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01005378 struct drm_info_list *info_list =
5379 (struct drm_info_list *)&i915_pipe_crc_data[i];
5380
5381 drm_debugfs_remove_files(info_list, 1, minor);
5382 }
5383
Daniel Vetter34b96742013-07-04 20:49:44 +02005384 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5385 struct drm_info_list *info_list =
David Weinehall36cdd012016-08-22 13:59:31 +03005386 (struct drm_info_list *)i915_debugfs_files[i].fops;
Daniel Vetter34b96742013-07-04 20:49:44 +02005387
5388 drm_debugfs_remove_files(info_list, 1, minor);
5389 }
Ben Gamari20172632009-02-17 20:08:50 -05005390}
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005391
5392struct dpcd_block {
5393 /* DPCD dump start address. */
5394 unsigned int offset;
5395 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5396 unsigned int end;
5397 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5398 size_t size;
5399 /* Only valid for eDP. */
5400 bool edp;
5401};
5402
5403static const struct dpcd_block i915_dpcd_debug[] = {
5404 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5405 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5406 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5407 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5408 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5409 { .offset = DP_SET_POWER },
5410 { .offset = DP_EDP_DPCD_REV },
5411 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5412 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5413 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5414};
5415
5416static int i915_dpcd_show(struct seq_file *m, void *data)
5417{
5418 struct drm_connector *connector = m->private;
5419 struct intel_dp *intel_dp =
5420 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5421 uint8_t buf[16];
5422 ssize_t err;
5423 int i;
5424
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03005425 if (connector->status != connector_status_connected)
5426 return -ENODEV;
5427
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005428 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5429 const struct dpcd_block *b = &i915_dpcd_debug[i];
5430 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5431
5432 if (b->edp &&
5433 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5434 continue;
5435
5436 /* low tech for now */
5437 if (WARN_ON(size > sizeof(buf)))
5438 continue;
5439
5440 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5441 if (err <= 0) {
5442 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5443 size, b->offset, err);
5444 continue;
5445 }
5446
5447 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08005448 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005449
5450 return 0;
5451}
5452
5453static int i915_dpcd_open(struct inode *inode, struct file *file)
5454{
5455 return single_open(file, i915_dpcd_show, inode->i_private);
5456}
5457
5458static const struct file_operations i915_dpcd_fops = {
5459 .owner = THIS_MODULE,
5460 .open = i915_dpcd_open,
5461 .read = seq_read,
5462 .llseek = seq_lseek,
5463 .release = single_release,
5464};
5465
5466/**
5467 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5468 * @connector: pointer to a registered drm_connector
5469 *
5470 * Cleanup will be done by drm_connector_unregister() through a call to
5471 * drm_debugfs_connector_remove().
5472 *
5473 * Returns 0 on success, negative error codes on error.
5474 */
5475int i915_debugfs_connector_add(struct drm_connector *connector)
5476{
5477 struct dentry *root = connector->debugfs_entry;
5478
5479 /* The connector must have been registered beforehands. */
5480 if (!root)
5481 return -ENODEV;
5482
5483 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5484 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5485 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5486 &i915_dpcd_fops);
5487
5488 return 0;
5489}