blob: 9b20d9ee2719d0ddc78c799ecb24307882f1b503 [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Joe Perches516304b2012-03-18 17:30:52 -070043#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
44
Jiri Slabyfa1c1142007-08-12 17:33:16 +020045#include <linux/module.h>
46#include <linux/delay.h>
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000047#include <linux/dma-mapping.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020048#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020049#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020050#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020051#include <linux/netdevice.h>
52#include <linux/cache.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020053#include <linux/ethtool.h>
54#include <linux/uaccess.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090055#include <linux/slab.h>
Ben Greearb1ae1ed2010-09-30 12:22:58 -070056#include <linux/etherdevice.h>
Pavel Roskin931be262011-07-26 22:26:59 -040057#include <linux/nl80211.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020058
59#include <net/ieee80211_radiotap.h>
60
61#include <asm/unaligned.h>
62
63#include "base.h"
64#include "reg.h"
65#include "debug.h"
Bruno Randolf2111ac02010-04-02 18:44:08 +090066#include "ani.h"
Pavel Roskin931be262011-07-26 22:26:59 -040067#include "ath5k.h"
68#include "../regd.h"
Jiri Slabyfa1c1142007-08-12 17:33:16 +020069
Bob Copeland0e472252011-01-24 23:32:55 -050070#define CREATE_TRACE_POINTS
71#include "trace.h"
72
Rusty Russelleb939922011-12-19 14:08:01 +000073bool ath5k_modparam_nohwcrypt;
John W. Linville18cb6e32011-01-05 09:39:59 -050074module_param_named(nohwcrypt, ath5k_modparam_nohwcrypt, bool, S_IRUGO);
Bob Copeland9ad9a262008-10-29 08:30:54 -040075MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020076
Rusty Russelleb939922011-12-19 14:08:01 +000077static bool modparam_fastchanswitch;
Nick Kossifidisa99168e2011-06-02 03:09:48 +030078module_param_named(fastchanswitch, modparam_fastchanswitch, bool, S_IRUGO);
79MODULE_PARM_DESC(fastchanswitch, "Enable fast channel switching for AR2413/AR5413 radios.");
80
John W. Linville11deb532012-01-24 14:58:47 -050081static bool ath5k_modparam_no_hw_rfkill_switch;
Nick Kossifidis84e1e732011-11-25 20:40:27 +020082module_param_named(no_hw_rfkill_switch, ath5k_modparam_no_hw_rfkill_switch,
83 bool, S_IRUGO);
84MODULE_PARM_DESC(no_hw_rfkill_switch, "Ignore the GPIO RFKill switch state");
85
Nick Kossifidisa99168e2011-06-02 03:09:48 +030086
Jiri Slabyfa1c1142007-08-12 17:33:16 +020087/* Module info */
88MODULE_AUTHOR("Jiri Slaby");
89MODULE_AUTHOR("Nick Kossifidis");
90MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
91MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
92MODULE_LICENSE("Dual BSD/GPL");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020093
Felix Fietkau132b1c32010-12-02 10:26:56 +010094static int ath5k_init(struct ieee80211_hw *hw);
Pavel Roskine0d687b2011-07-14 20:21:55 -040095static int ath5k_reset(struct ath5k_hw *ah, struct ieee80211_channel *chan,
Nick Kossifidis8aec7af2010-11-23 21:39:28 +020096 bool skip_pcu);
Jiri Slabyfa1c1142007-08-12 17:33:16 +020097
Jiri Slabyfa1c1142007-08-12 17:33:16 +020098/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +010099static const struct ath5k_srev_name srev_names[] = {
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100100#ifdef CONFIG_ATHEROS_AR231X
101 { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R2 },
102 { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R7 },
103 { "2313", AR5K_VERSION_MAC, AR5K_SREV_AR2313_R8 },
104 { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R6 },
105 { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R7 },
106 { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R1 },
107 { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R2 },
108#else
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300109 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
110 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
111 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
112 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
113 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
114 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
115 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
116 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
117 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
118 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
119 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
120 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
121 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
122 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
123 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
124 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
125 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
126 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100127#endif
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300128 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200129 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
130 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300131 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200132 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
133 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
134 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300135 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200136 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
137 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300138 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
139 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
140 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300141 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200142 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100143#ifdef CONFIG_ATHEROS_AR231X
144 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
145 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
146#endif
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200147 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
148};
149
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100150static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200151 { .bitrate = 10,
152 .hw_value = ATH5K_RATE_CODE_1M, },
153 { .bitrate = 20,
154 .hw_value = ATH5K_RATE_CODE_2M,
155 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
156 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
157 { .bitrate = 55,
158 .hw_value = ATH5K_RATE_CODE_5_5M,
159 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
160 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
161 { .bitrate = 110,
162 .hw_value = ATH5K_RATE_CODE_11M,
163 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
164 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
165 { .bitrate = 60,
166 .hw_value = ATH5K_RATE_CODE_6M,
167 .flags = 0 },
168 { .bitrate = 90,
169 .hw_value = ATH5K_RATE_CODE_9M,
170 .flags = 0 },
171 { .bitrate = 120,
172 .hw_value = ATH5K_RATE_CODE_12M,
173 .flags = 0 },
174 { .bitrate = 180,
175 .hw_value = ATH5K_RATE_CODE_18M,
176 .flags = 0 },
177 { .bitrate = 240,
178 .hw_value = ATH5K_RATE_CODE_24M,
179 .flags = 0 },
180 { .bitrate = 360,
181 .hw_value = ATH5K_RATE_CODE_36M,
182 .flags = 0 },
183 { .bitrate = 480,
184 .hw_value = ATH5K_RATE_CODE_48M,
185 .flags = 0 },
186 { .bitrate = 540,
187 .hw_value = ATH5K_RATE_CODE_54M,
188 .flags = 0 },
Bruno Randolf63266a62008-07-30 17:12:58 +0200189};
190
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200191static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
192{
193 u64 tsf = ath5k_hw_get_tsf64(ah);
194
195 if ((tsf & 0x7fff) < rstamp)
196 tsf -= 0x8000;
197
198 return (tsf & ~0x7fff) | rstamp;
199}
200
Felix Fietkaue5b046d2010-12-02 10:27:01 +0100201const char *
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200202ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
203{
204 const char *name = "xxxxx";
205 unsigned int i;
206
207 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
208 if (srev_names[i].sr_type != type)
209 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300210
211 if ((val & 0xf0) == srev_names[i].sr_val)
212 name = srev_names[i].sr_name;
213
214 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200215 name = srev_names[i].sr_name;
216 break;
217 }
218 }
219
220 return name;
221}
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -0700222static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
223{
224 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
225 return ath5k_hw_reg_read(ah, reg_offset);
226}
227
228static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
229{
230 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
231 ath5k_hw_reg_write(ah, val, reg_offset);
232}
233
234static const struct ath_ops ath5k_common_ops = {
235 .read = ath5k_ioread32,
236 .write = ath5k_iowrite32,
237};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200238
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200239/***********************\
240* Driver Initialization *
241\***********************/
242
Luis R. Rodriguez0c0280b2013-01-11 18:39:36 +0000243static void ath5k_reg_notifier(struct wiphy *wiphy,
244 struct regulatory_request *request)
Bob Copelandf769c362009-03-30 22:30:31 -0400245{
246 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
Pavel Roskine0d687b2011-07-14 20:21:55 -0400247 struct ath5k_hw *ah = hw->priv;
248 struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
Bob Copelandf769c362009-03-30 22:30:31 -0400249
Luis R. Rodriguez0c0280b2013-01-11 18:39:36 +0000250 ath_reg_notifier_apply(wiphy, request, regulatory);
Bob Copelandf769c362009-03-30 22:30:31 -0400251}
252
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200253/********************\
254* Channel/mode setup *
255\********************/
256
257/*
Luis R. Rodriguez2f8684c2012-07-06 15:21:51 -0700258 * Returns true for the channel numbers used.
Bob Copeland42639fc2009-03-30 08:05:29 -0400259 */
Luis R. Rodriguez2f8684c2012-07-06 15:21:51 -0700260#ifdef CONFIG_ATH5K_TEST_CHANNELS
261static bool ath5k_is_standard_channel(short chan, enum ieee80211_band band)
262{
263 return true;
264}
265
266#else
Bruno Randolf410e6122011-01-19 18:20:57 +0900267static bool ath5k_is_standard_channel(short chan, enum ieee80211_band band)
Bob Copeland42639fc2009-03-30 08:05:29 -0400268{
Bruno Randolf410e6122011-01-19 18:20:57 +0900269 if (band == IEEE80211_BAND_2GHZ && chan <= 14)
270 return true;
271
272 return /* UNII 1,2 */
273 (((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
Bob Copeland42639fc2009-03-30 08:05:29 -0400274 /* midband */
275 ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
276 /* UNII-3 */
Bruno Randolf410e6122011-01-19 18:20:57 +0900277 ((chan & 3) == 1 && chan >= 149 && chan <= 165) ||
278 /* 802.11j 5.030-5.080 GHz (20MHz) */
279 (chan == 8 || chan == 12 || chan == 16) ||
280 /* 802.11j 4.9GHz (20MHz) */
281 (chan == 184 || chan == 188 || chan == 192 || chan == 196));
Bob Copeland42639fc2009-03-30 08:05:29 -0400282}
Luis R. Rodriguez2f8684c2012-07-06 15:21:51 -0700283#endif
Bob Copeland42639fc2009-03-30 08:05:29 -0400284
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200285static unsigned int
Bruno Randolf97d9c3a2011-01-19 18:20:52 +0900286ath5k_setup_channels(struct ath5k_hw *ah, struct ieee80211_channel *channels,
287 unsigned int mode, unsigned int max)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200288{
Pavel Roskin32c25462011-07-23 09:29:09 -0400289 unsigned int count, size, freq, ch;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900290 enum ieee80211_band band;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200291
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200292 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500293 case AR5K_MODE_11A:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200294 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Bruno Randolf97d9c3a2011-01-19 18:20:52 +0900295 size = 220;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900296 band = IEEE80211_BAND_5GHZ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200297 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500298 case AR5K_MODE_11B:
299 case AR5K_MODE_11G:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500300 size = 26;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900301 band = IEEE80211_BAND_2GHZ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200302 break;
303 default:
Pavel Roskine0d687b2011-07-14 20:21:55 -0400304 ATH5K_WARN(ah, "bad mode, not copying channels\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200305 return 0;
306 }
307
Bruno Randolf2b1351a2011-01-21 12:19:52 +0900308 count = 0;
309 for (ch = 1; ch <= size && count < max; ch++) {
Bruno Randolf90c02d72011-01-19 18:20:36 +0900310 freq = ieee80211_channel_to_frequency(ch, band);
311
312 if (freq == 0) /* mapping failed - not a standard channel */
313 continue;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500314
Pavel Roskin32c25462011-07-23 09:29:09 -0400315 /* Write channel info, needed for ath5k_channel_ok() */
316 channels[count].center_freq = freq;
317 channels[count].band = band;
318 channels[count].hw_value = mode;
319
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200320 /* Check if channel is supported by the chipset */
Pavel Roskin32c25462011-07-23 09:29:09 -0400321 if (!ath5k_channel_ok(ah, &channels[count]))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200322 continue;
323
Luis R. Rodriguez2f8684c2012-07-06 15:21:51 -0700324 if (!ath5k_is_standard_channel(ch, band))
Bob Copeland42639fc2009-03-30 08:05:29 -0400325 continue;
326
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200327 count++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200328 }
329
330 return count;
331}
332
Bruno Randolf63266a62008-07-30 17:12:58 +0200333static void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400334ath5k_setup_rate_idx(struct ath5k_hw *ah, struct ieee80211_supported_band *b)
Bruno Randolf63266a62008-07-30 17:12:58 +0200335{
336 u8 i;
337
338 for (i = 0; i < AR5K_MAX_RATES; i++)
Pavel Roskine0d687b2011-07-14 20:21:55 -0400339 ah->rate_idx[b->band][i] = -1;
Bruno Randolf63266a62008-07-30 17:12:58 +0200340
341 for (i = 0; i < b->n_bitrates; i++) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400342 ah->rate_idx[b->band][b->bitrates[i].hw_value] = i;
Bruno Randolf63266a62008-07-30 17:12:58 +0200343 if (b->bitrates[i].hw_value_short)
Pavel Roskine0d687b2011-07-14 20:21:55 -0400344 ah->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
Bruno Randolf63266a62008-07-30 17:12:58 +0200345 }
346}
347
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200348static int
Bruno Randolf63266a62008-07-30 17:12:58 +0200349ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200350{
Pavel Roskine0d687b2011-07-14 20:21:55 -0400351 struct ath5k_hw *ah = hw->priv;
Bruno Randolf63266a62008-07-30 17:12:58 +0200352 struct ieee80211_supported_band *sband;
353 int max_c, count_c = 0;
354 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200355
Pavel Roskine0d687b2011-07-14 20:21:55 -0400356 BUILD_BUG_ON(ARRAY_SIZE(ah->sbands) < IEEE80211_NUM_BANDS);
357 max_c = ARRAY_SIZE(ah->channels);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200358
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500359 /* 2GHz band */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400360 sband = &ah->sbands[IEEE80211_BAND_2GHZ];
Bruno Randolf63266a62008-07-30 17:12:58 +0200361 sband->band = IEEE80211_BAND_2GHZ;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400362 sband->bitrates = &ah->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200363
Pavel Roskine0d687b2011-07-14 20:21:55 -0400364 if (test_bit(AR5K_MODE_11G, ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +0200365 /* G mode */
366 memcpy(sband->bitrates, &ath5k_rates[0],
367 sizeof(struct ieee80211_rate) * 12);
368 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200369
Pavel Roskine0d687b2011-07-14 20:21:55 -0400370 sband->channels = ah->channels;
Bruno Randolf08105692011-01-19 18:20:47 +0900371 sband->n_channels = ath5k_setup_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +0200372 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500373
374 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +0200375 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500376 max_c -= count_c;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400377 } else if (test_bit(AR5K_MODE_11B, ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +0200378 /* B mode */
379 memcpy(sband->bitrates, &ath5k_rates[0],
380 sizeof(struct ieee80211_rate) * 4);
381 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500382
Bruno Randolf63266a62008-07-30 17:12:58 +0200383 /* 5211 only supports B rates and uses 4bit rate codes
384 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
385 * fix them up here:
386 */
387 if (ah->ah_version == AR5K_AR5211) {
388 for (i = 0; i < 4; i++) {
389 sband->bitrates[i].hw_value =
390 sband->bitrates[i].hw_value & 0xF;
391 sband->bitrates[i].hw_value_short =
392 sband->bitrates[i].hw_value_short & 0xF;
393 }
394 }
395
Pavel Roskine0d687b2011-07-14 20:21:55 -0400396 sband->channels = ah->channels;
Bruno Randolf08105692011-01-19 18:20:47 +0900397 sband->n_channels = ath5k_setup_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +0200398 AR5K_MODE_11B, max_c);
399
400 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
401 count_c = sband->n_channels;
402 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500403 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400404 ath5k_setup_rate_idx(ah, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500405
Bruno Randolf63266a62008-07-30 17:12:58 +0200406 /* 5GHz band, A mode */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400407 if (test_bit(AR5K_MODE_11A, ah->ah_capabilities.cap_mode)) {
408 sband = &ah->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500409 sband->band = IEEE80211_BAND_5GHZ;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400410 sband->bitrates = &ah->rates[IEEE80211_BAND_5GHZ][0];
Bruno Randolf63266a62008-07-30 17:12:58 +0200411
412 memcpy(sband->bitrates, &ath5k_rates[4],
413 sizeof(struct ieee80211_rate) * 8);
414 sband->n_bitrates = 8;
415
Pavel Roskine0d687b2011-07-14 20:21:55 -0400416 sband->channels = &ah->channels[count_c];
Bruno Randolf08105692011-01-19 18:20:47 +0900417 sband->n_channels = ath5k_setup_channels(ah, sband->channels,
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500418 AR5K_MODE_11A, max_c);
419
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500420 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
421 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400422 ath5k_setup_rate_idx(ah, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500423
Pavel Roskine0d687b2011-07-14 20:21:55 -0400424 ath5k_debug_dump_bands(ah);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500425
426 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200427}
428
429/*
Joerg Alberte30eb4a2009-08-05 01:52:07 +0200430 * Set/change channels. We always reset the chip.
431 * To accomplish this we must first cleanup any pending DMA,
432 * then restart stuff after a la ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -0500433 *
Pavel Roskine0d687b2011-07-14 20:21:55 -0400434 * Called with ah->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200435 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900436int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400437ath5k_chan_set(struct ath5k_hw *ah, struct ieee80211_channel *chan)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200438{
Pavel Roskine0d687b2011-07-14 20:21:55 -0400439 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf8d67a032010-06-16 19:11:12 +0900440 "channel set, resetting (%u -> %u MHz)\n",
Pavel Roskine0d687b2011-07-14 20:21:55 -0400441 ah->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200442
Joerg Alberte30eb4a2009-08-05 01:52:07 +0200443 /*
444 * To switch channels clear any pending DMA operations;
445 * wait long enough for the RX fifo to drain, reset the
446 * hardware at the new frequency, and then re-enable
447 * the relevant bits of the h/w.
448 */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400449 return ath5k_reset(ah, chan, true);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200450}
451
Ben Greeare4b0b322011-03-03 14:39:05 -0800452void ath5k_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700453{
Ben Greeare4b0b322011-03-03 14:39:05 -0800454 struct ath5k_vif_iter_data *iter_data = data;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700455 int i;
Ben Greear62c58fb2010-10-08 12:01:15 -0700456 struct ath5k_vif *avf = (void *)vif->drv_priv;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700457
458 if (iter_data->hw_macaddr)
459 for (i = 0; i < ETH_ALEN; i++)
460 iter_data->mask[i] &=
461 ~(iter_data->hw_macaddr[i] ^ mac[i]);
462
463 if (!iter_data->found_active) {
464 iter_data->found_active = true;
465 memcpy(iter_data->active_mac, mac, ETH_ALEN);
466 }
467
468 if (iter_data->need_set_hw_addr && iter_data->hw_macaddr)
Joe Perches2e42e472012-05-09 17:17:46 +0000469 if (ether_addr_equal(iter_data->hw_macaddr, mac))
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700470 iter_data->need_set_hw_addr = false;
471
472 if (!iter_data->any_assoc) {
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700473 if (avf->assoc)
474 iter_data->any_assoc = true;
475 }
Ben Greear62c58fb2010-10-08 12:01:15 -0700476
477 /* Calculate combined mode - when APs are active, operate in AP mode.
478 * Otherwise use the mode of the new interface. This can currently
479 * only deal with combinations of APs and STAs. Only one ad-hoc
Ben Greear7afbb2f2010-11-10 11:43:51 -0800480 * interfaces is allowed.
Ben Greear62c58fb2010-10-08 12:01:15 -0700481 */
482 if (avf->opmode == NL80211_IFTYPE_AP)
483 iter_data->opmode = NL80211_IFTYPE_AP;
Ben Greeare4b0b322011-03-03 14:39:05 -0800484 else {
485 if (avf->opmode == NL80211_IFTYPE_STATION)
486 iter_data->n_stas++;
Ben Greear62c58fb2010-10-08 12:01:15 -0700487 if (iter_data->opmode == NL80211_IFTYPE_UNSPECIFIED)
488 iter_data->opmode = avf->opmode;
Ben Greeare4b0b322011-03-03 14:39:05 -0800489 }
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700490}
491
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900492void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400493ath5k_update_bssid_mask_and_opmode(struct ath5k_hw *ah,
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900494 struct ieee80211_vif *vif)
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700495{
Pavel Roskine0d687b2011-07-14 20:21:55 -0400496 struct ath_common *common = ath5k_hw_common(ah);
Ben Greeare4b0b322011-03-03 14:39:05 -0800497 struct ath5k_vif_iter_data iter_data;
498 u32 rfilt;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700499
500 /*
501 * Use the hardware MAC address as reference, the hardware uses it
502 * together with the BSSID mask when matching addresses.
503 */
504 iter_data.hw_macaddr = common->macaddr;
505 memset(&iter_data.mask, 0xff, ETH_ALEN);
506 iter_data.found_active = false;
507 iter_data.need_set_hw_addr = true;
Ben Greear62c58fb2010-10-08 12:01:15 -0700508 iter_data.opmode = NL80211_IFTYPE_UNSPECIFIED;
Ben Greeare4b0b322011-03-03 14:39:05 -0800509 iter_data.n_stas = 0;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700510
511 if (vif)
Ben Greeare4b0b322011-03-03 14:39:05 -0800512 ath5k_vif_iter(&iter_data, vif->addr, vif);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700513
514 /* Get list of all active MAC addresses */
Johannes Berg8b2c9822012-11-06 20:23:30 +0100515 ieee80211_iterate_active_interfaces_atomic(
516 ah->hw, IEEE80211_IFACE_ITER_RESUME_ALL,
517 ath5k_vif_iter, &iter_data);
Pavel Roskine0d687b2011-07-14 20:21:55 -0400518 memcpy(ah->bssidmask, iter_data.mask, ETH_ALEN);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700519
Pavel Roskine0d687b2011-07-14 20:21:55 -0400520 ah->opmode = iter_data.opmode;
521 if (ah->opmode == NL80211_IFTYPE_UNSPECIFIED)
Ben Greear62c58fb2010-10-08 12:01:15 -0700522 /* Nothing active, default to station mode */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400523 ah->opmode = NL80211_IFTYPE_STATION;
Ben Greear62c58fb2010-10-08 12:01:15 -0700524
Pavel Roskine0d687b2011-07-14 20:21:55 -0400525 ath5k_hw_set_opmode(ah, ah->opmode);
526 ATH5K_DBG(ah, ATH5K_DEBUG_MODE, "mode setup opmode %d (%s)\n",
527 ah->opmode, ath_opmode_to_string(ah->opmode));
Ben Greear62c58fb2010-10-08 12:01:15 -0700528
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700529 if (iter_data.need_set_hw_addr && iter_data.found_active)
Pavel Roskine0d687b2011-07-14 20:21:55 -0400530 ath5k_hw_set_lladdr(ah, iter_data.active_mac);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700531
Pavel Roskine0d687b2011-07-14 20:21:55 -0400532 if (ath5k_hw_hasbssidmask(ah))
533 ath5k_hw_set_bssid_mask(ah, ah->bssidmask);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700534
Ben Greeare4b0b322011-03-03 14:39:05 -0800535 /* Set up RX Filter */
536 if (iter_data.n_stas > 1) {
537 /* If you have multiple STA interfaces connected to
538 * different APs, ARPs are not received (most of the time?)
Pavel Roskin6a2a0e72011-07-09 00:17:51 -0400539 * Enabling PROMISC appears to fix that problem.
Ben Greeare4b0b322011-03-03 14:39:05 -0800540 */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400541 ah->filter_flags |= AR5K_RX_FILTER_PROM;
Ben Greeare4b0b322011-03-03 14:39:05 -0800542 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200543
Pavel Roskine0d687b2011-07-14 20:21:55 -0400544 rfilt = ah->filter_flags;
545 ath5k_hw_set_rx_filter(ah, rfilt);
546 ATH5K_DBG(ah, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200547}
548
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500549static inline int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400550ath5k_hw_to_driver_rix(struct ath5k_hw *ah, int hw_rix)
Bruno Randolf63266a62008-07-30 17:12:58 +0200551{
Bob Copelandb7266042009-03-02 21:55:18 -0500552 int rix;
553
554 /* return base rate on errors */
555 if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
556 "hw_rix out of bounds: %x\n", hw_rix))
557 return 0;
558
Pavel Roskine0d687b2011-07-14 20:21:55 -0400559 rix = ah->rate_idx[ah->curchan->band][hw_rix];
Bob Copelandb7266042009-03-02 21:55:18 -0500560 if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
561 rix = 0;
562
563 return rix;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500564}
565
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200566/***************\
567* Buffers setup *
568\***************/
569
Bob Copelandb6ea0352009-01-10 14:42:54 -0500570static
Pavel Roskine0d687b2011-07-14 20:21:55 -0400571struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_hw *ah, dma_addr_t *skb_addr)
Bob Copelandb6ea0352009-01-10 14:42:54 -0500572{
Pavel Roskine0d687b2011-07-14 20:21:55 -0400573 struct ath_common *common = ath5k_hw_common(ah);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500574 struct sk_buff *skb;
Bob Copelandb6ea0352009-01-10 14:42:54 -0500575
576 /*
577 * Allocate buffer with headroom_needed space for the
578 * fake physical layer header at the start.
579 */
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700580 skb = ath_rxbuf_alloc(common,
Luis R. Rodriguezdd849782009-11-04 09:44:50 -0800581 common->rx_bufsize,
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -0700582 GFP_ATOMIC);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500583
584 if (!skb) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400585 ATH5K_ERR(ah, "can't alloc skbuff of size %u\n",
Luis R. Rodriguezdd849782009-11-04 09:44:50 -0800586 common->rx_bufsize);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500587 return NULL;
588 }
Bob Copelandb6ea0352009-01-10 14:42:54 -0500589
Pavel Roskine0d687b2011-07-14 20:21:55 -0400590 *skb_addr = dma_map_single(ah->dev,
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800591 skb->data, common->rx_bufsize,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100592 DMA_FROM_DEVICE);
593
Pavel Roskine0d687b2011-07-14 20:21:55 -0400594 if (unlikely(dma_mapping_error(ah->dev, *skb_addr))) {
595 ATH5K_ERR(ah, "%s: DMA mapping failed\n", __func__);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500596 dev_kfree_skb(skb);
597 return NULL;
598 }
599 return skb;
600}
601
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200602static int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400603ath5k_rxbuf_setup(struct ath5k_hw *ah, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200604{
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200605 struct sk_buff *skb = bf->skb;
606 struct ath5k_desc *ds;
Bruno Randolfb5eae9f2010-05-19 10:18:16 +0900607 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200608
Bob Copelandb6ea0352009-01-10 14:42:54 -0500609 if (!skb) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400610 skb = ath5k_rx_skb_alloc(ah, &bf->skbaddr);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500611 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200612 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200613 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200614 }
615
616 /*
617 * Setup descriptors. For receive we always terminate
618 * the descriptor list with a self-linked entry so we'll
619 * not get overrun under high load (as can happen with a
620 * 5212 when ANI processing enables PHY error frames).
621 *
Bruno Randolfbeade632010-06-16 19:11:25 +0900622 * To ensure the last descriptor is self-linked we create
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200623 * each descriptor as self-linked and add it to the end. As
624 * each additional descriptor is added the previous self-linked
Bruno Randolfbeade632010-06-16 19:11:25 +0900625 * entry is "fixed" naturally. This should be safe even
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200626 * if DMA is happening. When processing RX interrupts we
627 * never remove/process the last, self-linked, entry on the
Bruno Randolfbeade632010-06-16 19:11:25 +0900628 * descriptor list. This ensures the hardware always has
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200629 * someplace to write a new frame.
630 */
631 ds = bf->desc;
632 ds->ds_link = bf->daddr; /* link to self */
633 ds->ds_data = bf->skbaddr;
Bruno Randolfa6668192010-06-16 19:12:01 +0900634 ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
Bruno Randolf0452d4a2010-06-16 19:11:35 +0900635 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400636 ATH5K_ERR(ah, "%s: could not setup RX desc\n", __func__);
Bruno Randolfb5eae9f2010-05-19 10:18:16 +0900637 return ret;
Bruno Randolf0452d4a2010-06-16 19:11:35 +0900638 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200639
Pavel Roskine0d687b2011-07-14 20:21:55 -0400640 if (ah->rxlink != NULL)
641 *ah->rxlink = bf->daddr;
642 ah->rxlink = &ds->ds_link;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200643 return 0;
644}
645
Bob Copeland2ac29272010-02-09 13:06:54 -0500646static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
647{
648 struct ieee80211_hdr *hdr;
649 enum ath5k_pkt_type htype;
650 __le16 fc;
651
652 hdr = (struct ieee80211_hdr *)skb->data;
653 fc = hdr->frame_control;
654
655 if (ieee80211_is_beacon(fc))
656 htype = AR5K_PKT_TYPE_BEACON;
657 else if (ieee80211_is_probe_resp(fc))
658 htype = AR5K_PKT_TYPE_PROBE_RESP;
659 else if (ieee80211_is_atim(fc))
660 htype = AR5K_PKT_TYPE_ATIM;
661 else if (ieee80211_is_pspoll(fc))
662 htype = AR5K_PKT_TYPE_PSPOLL;
663 else
664 htype = AR5K_PKT_TYPE_NORMAL;
665
666 return htype;
667}
668
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200669static int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400670ath5k_txbuf_setup(struct ath5k_hw *ah, struct ath5k_buf *bf,
Benoit Papillault8127fbd2010-02-27 23:05:26 +0100671 struct ath5k_txq *txq, int padsize)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200672{
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200673 struct ath5k_desc *ds = bf->desc;
674 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +0200675 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200676 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200677 struct ieee80211_rate *rate;
678 unsigned int mrr_rate[3], mrr_tries[3];
679 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -0500680 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -0500681 u16 cts_rate = 0;
682 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -0500683 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200684
685 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +0200686
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200687 /* XXX endianness */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400688 bf->skbaddr = dma_map_single(ah->dev, skb->data, skb->len,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100689 DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200690
Pavel Roskine0d687b2011-07-14 20:21:55 -0400691 rate = ieee80211_get_tx_rate(ah->hw, info);
John W. Linvilled8e1ba72010-08-24 15:27:34 -0400692 if (!rate) {
693 ret = -EINVAL;
694 goto err_unmap;
695 }
Bob Copeland8902ff42009-01-22 08:44:20 -0500696
Johannes Berge039fa42008-05-15 12:55:29 +0200697 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200698 flags |= AR5K_TXDESC_NOACK;
699
Bob Copeland8902ff42009-01-22 08:44:20 -0500700 rc_flags = info->control.rates[0].flags;
701 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
702 rate->hw_value_short : rate->hw_value;
703
Bruno Randolf281c56d2008-02-05 18:44:55 +0900704 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200705
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200706 /* FIXME: If we are in g mode and rate is a CCK rate
707 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
708 * from tx power (value is in dB units already) */
Bob Copeland362695e2009-02-15 12:06:12 -0500709 if (info->control.hw_key) {
710 keyidx = info->control.hw_key->hw_key_idx;
711 pktlen += info->control.hw_key->icv_len;
712 }
Bob Copeland07c1e852009-01-22 08:44:21 -0500713 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
714 flags |= AR5K_TXDESC_RTSENA;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400715 cts_rate = ieee80211_get_rts_cts_rate(ah->hw, info)->hw_value;
716 duration = le16_to_cpu(ieee80211_rts_duration(ah->hw,
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700717 info->control.vif, pktlen, info));
Bob Copeland07c1e852009-01-22 08:44:21 -0500718 }
719 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
720 flags |= AR5K_TXDESC_CTSENA;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400721 cts_rate = ieee80211_get_rts_cts_rate(ah->hw, info)->hw_value;
722 duration = le16_to_cpu(ieee80211_ctstoself_duration(ah->hw,
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700723 info->control.vif, pktlen, info));
Bob Copeland07c1e852009-01-22 08:44:21 -0500724 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200725 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
Benoit Papillault8127fbd2010-02-27 23:05:26 +0100726 ieee80211_get_hdrlen_from_skb(skb), padsize,
Bob Copeland2ac29272010-02-09 13:06:54 -0500727 get_hw_packet_type(skb),
Nick Kossifidis987af542012-08-05 22:35:36 +0300728 (ah->ah_txpower.txp_requested * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -0500729 hw_rate,
Nick Kossifidis2bed03e2009-04-30 15:55:49 -0400730 info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
Bob Copeland07c1e852009-01-22 08:44:21 -0500731 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200732 if (ret)
733 goto err_unmap;
734
Nick Kossifidis86f62d92011-11-25 20:40:28 +0200735 /* Set up MRR descriptor */
736 if (ah->ah_capabilities.cap_has_mrr_support) {
737 memset(mrr_rate, 0, sizeof(mrr_rate));
738 memset(mrr_tries, 0, sizeof(mrr_tries));
739 for (i = 0; i < 3; i++) {
740 rate = ieee80211_get_alt_retry_rate(ah->hw, info, i);
741 if (!rate)
742 break;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200743
Nick Kossifidis86f62d92011-11-25 20:40:28 +0200744 mrr_rate[i] = rate->hw_value;
745 mrr_tries[i] = info->control.rates[i + 1].count;
746 }
747
748 ath5k_hw_setup_mrr_tx_desc(ah, ds,
749 mrr_rate[0], mrr_tries[0],
750 mrr_rate[1], mrr_tries[1],
751 mrr_rate[2], mrr_tries[2]);
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200752 }
753
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200754 ds->ds_link = 0;
755 ds->ds_data = bf->skbaddr;
756
757 spin_lock_bh(&txq->lock);
758 list_add_tail(&bf->list, &txq->q);
Bruno Randolf925e0b02010-09-17 11:36:35 +0900759 txq->txq_len++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200760 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300761 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200762 else /* no, so only link it */
763 *txq->link = bf->daddr;
764
765 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300766 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +0200767 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200768 spin_unlock_bh(&txq->lock);
769
770 return 0;
771err_unmap:
Pavel Roskine0d687b2011-07-14 20:21:55 -0400772 dma_unmap_single(ah->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200773 return ret;
774}
775
776/*******************\
777* Descriptors setup *
778\*******************/
779
780static int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400781ath5k_desc_alloc(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200782{
783 struct ath5k_desc *ds;
784 struct ath5k_buf *bf;
785 dma_addr_t da;
786 unsigned int i;
787 int ret;
788
789 /* allocate descriptors */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400790 ah->desc_len = sizeof(struct ath5k_desc) *
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200791 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100792
Pavel Roskine0d687b2011-07-14 20:21:55 -0400793 ah->desc = dma_alloc_coherent(ah->dev, ah->desc_len,
794 &ah->desc_daddr, GFP_KERNEL);
795 if (ah->desc == NULL) {
796 ATH5K_ERR(ah, "can't allocate descriptors\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200797 ret = -ENOMEM;
798 goto err;
799 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400800 ds = ah->desc;
801 da = ah->desc_daddr;
802 ATH5K_DBG(ah, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
803 ds, ah->desc_len, (unsigned long long)ah->desc_daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200804
805 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
806 sizeof(struct ath5k_buf), GFP_KERNEL);
807 if (bf == NULL) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400808 ATH5K_ERR(ah, "can't allocate bufptr\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200809 ret = -ENOMEM;
810 goto err_free;
811 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400812 ah->bufptr = bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200813
Pavel Roskine0d687b2011-07-14 20:21:55 -0400814 INIT_LIST_HEAD(&ah->rxbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200815 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
816 bf->desc = ds;
817 bf->daddr = da;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400818 list_add_tail(&bf->list, &ah->rxbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200819 }
820
Pavel Roskine0d687b2011-07-14 20:21:55 -0400821 INIT_LIST_HEAD(&ah->txbuf);
822 ah->txbuf_len = ATH_TXBUF;
Pavel Roskine4bbf2f2011-07-07 18:14:13 -0400823 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200824 bf->desc = ds;
825 bf->daddr = da;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400826 list_add_tail(&bf->list, &ah->txbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200827 }
828
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700829 /* beacon buffers */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400830 INIT_LIST_HEAD(&ah->bcbuf);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700831 for (i = 0; i < ATH_BCBUF; i++, bf++, ds++, da += sizeof(*ds)) {
832 bf->desc = ds;
833 bf->daddr = da;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400834 list_add_tail(&bf->list, &ah->bcbuf);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700835 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200836
837 return 0;
838err_free:
Pavel Roskine0d687b2011-07-14 20:21:55 -0400839 dma_free_coherent(ah->dev, ah->desc_len, ah->desc, ah->desc_daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200840err:
Pavel Roskine0d687b2011-07-14 20:21:55 -0400841 ah->desc = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200842 return ret;
843}
844
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900845void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400846ath5k_txbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf)
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900847{
848 BUG_ON(!bf);
849 if (!bf->skb)
850 return;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400851 dma_unmap_single(ah->dev, bf->skbaddr, bf->skb->len,
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900852 DMA_TO_DEVICE);
Felix Fietkau596ab5e2012-12-10 16:40:41 +0100853 ieee80211_free_txskb(ah->hw, bf->skb);
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900854 bf->skb = NULL;
855 bf->skbaddr = 0;
856 bf->desc->ds_data = 0;
857}
858
859void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400860ath5k_rxbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf)
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900861{
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900862 struct ath_common *common = ath5k_hw_common(ah);
863
864 BUG_ON(!bf);
865 if (!bf->skb)
866 return;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400867 dma_unmap_single(ah->dev, bf->skbaddr, common->rx_bufsize,
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900868 DMA_FROM_DEVICE);
869 dev_kfree_skb_any(bf->skb);
870 bf->skb = NULL;
871 bf->skbaddr = 0;
872 bf->desc->ds_data = 0;
873}
874
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200875static void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400876ath5k_desc_free(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200877{
878 struct ath5k_buf *bf;
879
Pavel Roskine0d687b2011-07-14 20:21:55 -0400880 list_for_each_entry(bf, &ah->txbuf, list)
881 ath5k_txbuf_free_skb(ah, bf);
882 list_for_each_entry(bf, &ah->rxbuf, list)
883 ath5k_rxbuf_free_skb(ah, bf);
884 list_for_each_entry(bf, &ah->bcbuf, list)
885 ath5k_txbuf_free_skb(ah, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200886
887 /* Free memory associated with all descriptors */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400888 dma_free_coherent(ah->dev, ah->desc_len, ah->desc, ah->desc_daddr);
889 ah->desc = NULL;
890 ah->desc_daddr = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200891
Pavel Roskine0d687b2011-07-14 20:21:55 -0400892 kfree(ah->bufptr);
893 ah->bufptr = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200894}
895
896
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200897/**************\
898* Queues setup *
899\**************/
900
901static struct ath5k_txq *
Pavel Roskine0d687b2011-07-14 20:21:55 -0400902ath5k_txq_setup(struct ath5k_hw *ah,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200903 int qtype, int subtype)
904{
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200905 struct ath5k_txq *txq;
906 struct ath5k_txq_info qi = {
907 .tqi_subtype = subtype,
Bruno Randolfde8af452010-09-17 11:37:12 +0900908 /* XXX: default values not correct for B and XR channels,
909 * but who cares? */
910 .tqi_aifs = AR5K_TUNE_AIFS,
911 .tqi_cw_min = AR5K_TUNE_CWMIN,
912 .tqi_cw_max = AR5K_TUNE_CWMAX
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200913 };
914 int qnum;
915
916 /*
917 * Enable interrupts only for EOL and DESC conditions.
918 * We mark tx descriptors to receive a DESC interrupt
Bob Copelanda180a132010-08-15 13:03:12 -0400919 * when a tx queue gets deep; otherwise we wait for the
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200920 * EOL to reap descriptors. Note that this is done to
921 * reduce interrupt load and this only defers reaping
922 * descriptors, never transmitting frames. Aside from
923 * reducing interrupts this also permits more concurrency.
924 * The only potential downside is if the tx queue backs
925 * up in which case the top half of the kernel may backup
926 * due to a lack of tx descriptors.
927 */
928 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
929 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
930 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
931 if (qnum < 0) {
932 /*
933 * NB: don't print a message, this happens
934 * normally on parts with too few tx queues
935 */
936 return ERR_PTR(qnum);
937 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400938 txq = &ah->txqs[qnum];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200939 if (!txq->setup) {
940 txq->qnum = qnum;
941 txq->link = NULL;
942 INIT_LIST_HEAD(&txq->q);
943 spin_lock_init(&txq->lock);
944 txq->setup = true;
Bruno Randolf925e0b02010-09-17 11:36:35 +0900945 txq->txq_len = 0;
John W. Linville81266ba2011-03-07 16:32:59 -0500946 txq->txq_max = ATH5K_TXQ_LEN_MAX;
Bruno Randolf4edd7612010-09-17 11:36:56 +0900947 txq->txq_poll_mark = false;
Bruno Randolf923e5b32010-09-17 11:37:02 +0900948 txq->txq_stuck = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200949 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400950 return &ah->txqs[qnum];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200951}
952
953static int
954ath5k_beaconq_setup(struct ath5k_hw *ah)
955{
956 struct ath5k_txq_info qi = {
Bruno Randolfde8af452010-09-17 11:37:12 +0900957 /* XXX: default values not correct for B and XR channels,
958 * but who cares? */
959 .tqi_aifs = AR5K_TUNE_AIFS,
960 .tqi_cw_min = AR5K_TUNE_CWMIN,
961 .tqi_cw_max = AR5K_TUNE_CWMAX,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200962 /* NB: for dynamic turbo, don't enable any other interrupts */
963 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
964 };
965
966 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
967}
968
969static int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400970ath5k_beaconq_config(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200971{
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200972 struct ath5k_txq_info qi;
973 int ret;
974
Pavel Roskine0d687b2011-07-14 20:21:55 -0400975 ret = ath5k_hw_get_tx_queueprops(ah, ah->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200976 if (ret)
Bob Copelanda951ae22010-01-20 23:51:04 -0500977 goto err;
978
Pavel Roskine0d687b2011-07-14 20:21:55 -0400979 if (ah->opmode == NL80211_IFTYPE_AP ||
980 ah->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200981 /*
982 * Always burst out beacon and CAB traffic
983 * (aifs = cwmin = cwmax = 0)
984 */
985 qi.tqi_aifs = 0;
986 qi.tqi_cw_min = 0;
987 qi.tqi_cw_max = 0;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400988 } else if (ah->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +0900989 /*
990 * Adhoc mode; backoff between 0 and (2 * cw_min).
991 */
992 qi.tqi_aifs = 0;
993 qi.tqi_cw_min = 0;
Bruno Randolfde8af452010-09-17 11:37:12 +0900994 qi.tqi_cw_max = 2 * AR5K_TUNE_CWMIN;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200995 }
996
Pavel Roskine0d687b2011-07-14 20:21:55 -0400997 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf6d91e1d2008-01-19 18:18:41 +0900998 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
999 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1000
Pavel Roskine0d687b2011-07-14 20:21:55 -04001001 ret = ath5k_hw_set_tx_queueprops(ah, ah->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001002 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001003 ATH5K_ERR(ah, "%s: unable to update parameters for beacon "
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001004 "hardware queue!\n", __func__);
Bob Copelanda951ae22010-01-20 23:51:04 -05001005 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001006 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04001007 ret = ath5k_hw_reset_tx_queue(ah, ah->bhalq); /* push to h/w */
Bob Copelanda951ae22010-01-20 23:51:04 -05001008 if (ret)
1009 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001010
Bob Copelanda951ae22010-01-20 23:51:04 -05001011 /* reconfigure cabq with ready time to 80% of beacon_interval */
1012 ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1013 if (ret)
1014 goto err;
1015
Pavel Roskine0d687b2011-07-14 20:21:55 -04001016 qi.tqi_ready_time = (ah->bintval * 80) / 100;
Bob Copelanda951ae22010-01-20 23:51:04 -05001017 ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1018 if (ret)
1019 goto err;
1020
1021 ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
1022err:
1023 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001024}
1025
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001026/**
1027 * ath5k_drain_tx_buffs - Empty tx buffers
1028 *
Pavel Roskine0d687b2011-07-14 20:21:55 -04001029 * @ah The &struct ath5k_hw
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001030 *
1031 * Empty tx buffers from all queues in preparation
1032 * of a reset or during shutdown.
1033 *
1034 * NB: this assumes output has been stopped and
1035 * we do not need to block ath5k_tx_tasklet
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001036 */
1037static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001038ath5k_drain_tx_buffs(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001039{
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001040 struct ath5k_txq *txq;
1041 struct ath5k_buf *bf, *bf0;
1042 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001043
Pavel Roskine0d687b2011-07-14 20:21:55 -04001044 for (i = 0; i < ARRAY_SIZE(ah->txqs); i++) {
1045 if (ah->txqs[i].setup) {
1046 txq = &ah->txqs[i];
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001047 spin_lock_bh(&txq->lock);
1048 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001049 ath5k_debug_printtxbuf(ah, bf);
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001050
Pavel Roskine0d687b2011-07-14 20:21:55 -04001051 ath5k_txbuf_free_skb(ah, bf);
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001052
Bob Copeland66179422012-06-15 16:03:29 -04001053 spin_lock(&ah->txbuflock);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001054 list_move_tail(&bf->list, &ah->txbuf);
1055 ah->txbuf_len++;
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001056 txq->txq_len--;
Bob Copeland66179422012-06-15 16:03:29 -04001057 spin_unlock(&ah->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001058 }
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001059 txq->link = NULL;
1060 txq->txq_poll_mark = false;
1061 spin_unlock_bh(&txq->lock);
1062 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001063 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001064}
1065
1066static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001067ath5k_txq_release(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001068{
Pavel Roskine0d687b2011-07-14 20:21:55 -04001069 struct ath5k_txq *txq = ah->txqs;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001070 unsigned int i;
1071
Pavel Roskine0d687b2011-07-14 20:21:55 -04001072 for (i = 0; i < ARRAY_SIZE(ah->txqs); i++, txq++)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001073 if (txq->setup) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001074 ath5k_hw_release_tx_queue(ah, txq->qnum);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001075 txq->setup = false;
1076 }
1077}
1078
1079
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001080/*************\
1081* RX Handling *
1082\*************/
1083
1084/*
1085 * Enable the receive h/w following a reset.
1086 */
1087static int
Pavel Roskine0d687b2011-07-14 20:21:55 -04001088ath5k_rx_start(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001089{
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001090 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001091 struct ath5k_buf *bf;
1092 int ret;
1093
Nick Kossifidisb6127982010-08-15 13:03:11 -04001094 common->rx_bufsize = roundup(IEEE80211_MAX_FRAME_LEN, common->cachelsz);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001095
Pavel Roskine0d687b2011-07-14 20:21:55 -04001096 ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001097 common->cachelsz, common->rx_bufsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001098
Pavel Roskine0d687b2011-07-14 20:21:55 -04001099 spin_lock_bh(&ah->rxbuflock);
1100 ah->rxlink = NULL;
1101 list_for_each_entry(bf, &ah->rxbuf, list) {
1102 ret = ath5k_rxbuf_setup(ah, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001103 if (ret != 0) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001104 spin_unlock_bh(&ah->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001105 goto err;
1106 }
1107 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04001108 bf = list_first_entry(&ah->rxbuf, struct ath5k_buf, list);
Bob Copeland26925042009-04-15 07:57:36 -04001109 ath5k_hw_set_rxdp(ah, bf->daddr);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001110 spin_unlock_bh(&ah->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001111
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001112 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001113 ath5k_update_bssid_mask_and_opmode(ah, NULL); /* set filters, etc. */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001114 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1115
1116 return 0;
1117err:
1118 return ret;
1119}
1120
1121/*
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001122 * Disable the receive logic on PCU (DRU)
1123 * In preparation for a shutdown.
1124 *
1125 * Note: Doesn't stop rx DMA, ath5k_hw_dma_stop
1126 * does.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001127 */
1128static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001129ath5k_rx_stop(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001130{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001131
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001132 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001133 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001134
Pavel Roskine0d687b2011-07-14 20:21:55 -04001135 ath5k_debug_printrxbuffs(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001136}
1137
1138static unsigned int
Pavel Roskine0d687b2011-07-14 20:21:55 -04001139ath5k_rx_decrypted(struct ath5k_hw *ah, struct sk_buff *skb,
Bruno Randolf8a89f062010-06-16 19:11:51 +09001140 struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001141{
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001142 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001143 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001144 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001145
Bruno Randolfb47f4072008-03-05 18:35:45 +09001146 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1147 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001148 return RX_FLAG_DECRYPTED;
1149
1150 /* Apparently when a default key is used to decrypt the packet
1151 the hw does not set the index used to decrypt. In such cases
1152 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001153 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001154 if (ieee80211_has_protected(hdr->frame_control) &&
1155 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1156 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001157 keyix = skb->data[hlen + 3] >> 6;
1158
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001159 if (test_bit(keyix, common->keymap))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001160 return RX_FLAG_DECRYPTED;
1161 }
1162
1163 return 0;
1164}
1165
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001166
1167static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001168ath5k_check_ibss_tsf(struct ath5k_hw *ah, struct sk_buff *skb,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001169 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001170{
Pavel Roskine0d687b2011-07-14 20:21:55 -04001171 struct ath_common *common = ath5k_hw_common(ah);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001172 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001173 u32 hw_tu;
1174 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1175
Harvey Harrison24b56e72008-06-14 23:33:38 -07001176 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001177 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Joe Perches2e42e472012-05-09 17:17:46 +00001178 ether_addr_equal(mgmt->bssid, common->curbssid)) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001179 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001180 * Received an IBSS beacon with the same BSSID. Hardware *must*
1181 * have updated the local TSF. We have to work around various
1182 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001183 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001184 tsf = ath5k_hw_get_tsf64(ah);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001185 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1186 hw_tu = TSF_TO_TU(tsf);
1187
Pavel Roskine0d687b2011-07-14 20:21:55 -04001188 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001189 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001190 (unsigned long long)bc_tstamp,
1191 (unsigned long long)rxs->mactime,
1192 (unsigned long long)(rxs->mactime - bc_tstamp),
1193 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001194
1195 /*
1196 * Sometimes the HW will give us a wrong tstamp in the rx
1197 * status, causing the timestamp extension to go wrong.
1198 * (This seems to happen especially with beacon frames bigger
1199 * than 78 byte (incl. FCS))
1200 * But we know that the receive timestamp must be later than the
1201 * timestamp of the beacon since HW must have synced to that.
1202 *
1203 * NOTE: here we assume mactime to be after the frame was
1204 * received, not like mac80211 which defines it at the start.
1205 */
1206 if (bc_tstamp > rxs->mactime) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001207 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001208 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001209 (unsigned long long)rxs->mactime,
1210 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001211 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001212 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001213
1214 /*
1215 * Local TSF might have moved higher than our beacon timers,
1216 * in that case we have to update them to continue sending
1217 * beacons. This also takes care of synchronizing beacon sending
1218 * times with other stations.
1219 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001220 if (hw_tu >= ah->nexttbtt)
1221 ath5k_beacon_update_timers(ah, bc_tstamp);
Bruno Randolf7f896122010-09-27 12:22:21 +09001222
1223 /* Check if the beacon timers are still correct, because a TSF
1224 * update might have created a window between them - for a
1225 * longer description see the comment of this function: */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001226 if (!ath5k_hw_check_beacon_timers(ah, ah->bintval)) {
1227 ath5k_beacon_update_timers(ah, bc_tstamp);
1228 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf7f896122010-09-27 12:22:21 +09001229 "fixed beacon timers after beacon receive\n");
1230 }
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001231 }
1232}
1233
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001234static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001235ath5k_update_beacon_rssi(struct ath5k_hw *ah, struct sk_buff *skb, int rssi)
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001236{
1237 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001238 struct ath_common *common = ath5k_hw_common(ah);
1239
1240 /* only beacons from our BSSID */
1241 if (!ieee80211_is_beacon(mgmt->frame_control) ||
Joe Perches2e42e472012-05-09 17:17:46 +00001242 !ether_addr_equal(mgmt->bssid, common->curbssid))
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001243 return;
1244
Bruno Randolfeef39be2010-11-16 10:58:43 +09001245 ewma_add(&ah->ah_beacon_rssi_avg, rssi);
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001246
1247 /* in IBSS mode we should keep RSSI statistics per neighbour */
1248 /* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
1249}
1250
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001251/*
Bob Copelanda180a132010-08-15 13:03:12 -04001252 * Compute padding position. skb must contain an IEEE 802.11 frame
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001253 */
1254static int ath5k_common_padpos(struct sk_buff *skb)
1255{
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001256 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001257 __le16 frame_control = hdr->frame_control;
1258 int padpos = 24;
1259
Pavel Roskind2c7f772011-07-07 18:14:07 -04001260 if (ieee80211_has_a4(frame_control))
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001261 padpos += ETH_ALEN;
Pavel Roskind2c7f772011-07-07 18:14:07 -04001262
1263 if (ieee80211_is_data_qos(frame_control))
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001264 padpos += IEEE80211_QOS_CTL_LEN;
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001265
1266 return padpos;
1267}
1268
1269/*
Bob Copelanda180a132010-08-15 13:03:12 -04001270 * This function expects an 802.11 frame and returns the number of
1271 * bytes added, or -1 if we don't have enough header room.
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001272 */
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001273static int ath5k_add_padding(struct sk_buff *skb)
1274{
1275 int padpos = ath5k_common_padpos(skb);
1276 int padsize = padpos & 3;
1277
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001278 if (padsize && skb->len > padpos) {
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001279
1280 if (skb_headroom(skb) < padsize)
1281 return -1;
1282
1283 skb_push(skb, padsize);
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001284 memmove(skb->data, skb->data + padsize, padpos);
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001285 return padsize;
1286 }
1287
1288 return 0;
1289}
1290
1291/*
Bob Copelanda180a132010-08-15 13:03:12 -04001292 * The MAC header is padded to have 32-bit boundary if the
1293 * packet payload is non-zero. The general calculation for
1294 * padsize would take into account odd header lengths:
1295 * padsize = 4 - (hdrlen & 3); however, since only
1296 * even-length headers are used, padding can only be 0 or 2
1297 * bytes and we can optimize this a bit. We must not try to
1298 * remove padding from short control frames that do not have a
1299 * payload.
1300 *
1301 * This function expects an 802.11 frame and returns the number of
1302 * bytes removed.
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001303 */
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001304static int ath5k_remove_padding(struct sk_buff *skb)
1305{
1306 int padpos = ath5k_common_padpos(skb);
1307 int padsize = padpos & 3;
1308
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001309 if (padsize && skb->len >= padpos + padsize) {
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001310 memmove(skb->data + padsize, skb->data, padpos);
1311 skb_pull(skb, padsize);
1312 return padsize;
1313 }
1314
1315 return 0;
1316}
1317
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001318static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001319ath5k_receive_frame(struct ath5k_hw *ah, struct sk_buff *skb,
Bruno Randolf8a89f062010-06-16 19:11:51 +09001320 struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001321{
Bob Copeland1c5256b2009-08-24 23:00:32 -04001322 struct ieee80211_rx_status *rxs;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001323
Bruno Randolf8a89f062010-06-16 19:11:51 +09001324 ath5k_remove_padding(skb);
1325
1326 rxs = IEEE80211_SKB_RXCB(skb);
1327
1328 rxs->flag = 0;
1329 if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
1330 rxs->flag |= RX_FLAG_MMIC_ERROR;
1331
1332 /*
1333 * always extend the mac timestamp, since this information is
1334 * also needed for proper IBSS merging.
1335 *
1336 * XXX: it might be too late to do it here, since rs_tstamp is
1337 * 15bit only. that means TSF extension has to be done within
1338 * 32768usec (about 32ms). it might be necessary to move this to
1339 * the interrupt handler, like it is done in madwifi.
Bruno Randolf8a89f062010-06-16 19:11:51 +09001340 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001341 rxs->mactime = ath5k_extend_tsf(ah, rs->rs_tstamp);
Thomas Pedersene576def2012-12-10 14:48:03 -08001342 rxs->flag |= RX_FLAG_MACTIME_END;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001343
Pavel Roskine0d687b2011-07-14 20:21:55 -04001344 rxs->freq = ah->curchan->center_freq;
1345 rxs->band = ah->curchan->band;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001346
Pavel Roskine0d687b2011-07-14 20:21:55 -04001347 rxs->signal = ah->ah_noise_floor + rs->rs_rssi;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001348
1349 rxs->antenna = rs->rs_antenna;
1350
1351 if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001352 ah->stats.antenna_rx[rs->rs_antenna]++;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001353 else
Pavel Roskine0d687b2011-07-14 20:21:55 -04001354 ah->stats.antenna_rx[0]++; /* invalid */
Bruno Randolf8a89f062010-06-16 19:11:51 +09001355
Pavel Roskine0d687b2011-07-14 20:21:55 -04001356 rxs->rate_idx = ath5k_hw_to_driver_rix(ah, rs->rs_rate);
1357 rxs->flag |= ath5k_rx_decrypted(ah, skb, rs);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001358
1359 if (rxs->rate_idx >= 0 && rs->rs_rate ==
Pavel Roskine0d687b2011-07-14 20:21:55 -04001360 ah->sbands[ah->curchan->band].bitrates[rxs->rate_idx].hw_value_short)
Bruno Randolf8a89f062010-06-16 19:11:51 +09001361 rxs->flag |= RX_FLAG_SHORTPRE;
1362
Pavel Roskine0d687b2011-07-14 20:21:55 -04001363 trace_ath5k_rx(ah, skb);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001364
Pavel Roskine0d687b2011-07-14 20:21:55 -04001365 ath5k_update_beacon_rssi(ah, skb, rs->rs_rssi);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001366
1367 /* check beacons in IBSS mode */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001368 if (ah->opmode == NL80211_IFTYPE_ADHOC)
1369 ath5k_check_ibss_tsf(ah, skb, rxs);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001370
Pavel Roskine0d687b2011-07-14 20:21:55 -04001371 ieee80211_rx(ah->hw, skb);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001372}
1373
Bruno Randolf02a78b42010-06-16 19:11:56 +09001374/** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
1375 *
1376 * Check if we want to further process this frame or not. Also update
1377 * statistics. Return true if we want this frame, false if not.
1378 */
1379static bool
Pavel Roskine0d687b2011-07-14 20:21:55 -04001380ath5k_receive_frame_ok(struct ath5k_hw *ah, struct ath5k_rx_status *rs)
Bruno Randolf02a78b42010-06-16 19:11:56 +09001381{
Pavel Roskine0d687b2011-07-14 20:21:55 -04001382 ah->stats.rx_all_count++;
1383 ah->stats.rx_bytes_count += rs->rs_datalen;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001384
1385 if (unlikely(rs->rs_status)) {
1386 if (rs->rs_status & AR5K_RXERR_CRC)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001387 ah->stats.rxerr_crc++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001388 if (rs->rs_status & AR5K_RXERR_FIFO)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001389 ah->stats.rxerr_fifo++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001390 if (rs->rs_status & AR5K_RXERR_PHY) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001391 ah->stats.rxerr_phy++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001392 if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001393 ah->stats.rxerr_phy_code[rs->rs_phyerr]++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001394 return false;
1395 }
1396 if (rs->rs_status & AR5K_RXERR_DECRYPT) {
1397 /*
1398 * Decrypt error. If the error occurred
1399 * because there was no hardware key, then
1400 * let the frame through so the upper layers
1401 * can process it. This is necessary for 5210
1402 * parts which have no way to setup a ``clear''
1403 * key cache entry.
1404 *
1405 * XXX do key cache faulting
1406 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001407 ah->stats.rxerr_decrypt++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001408 if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
1409 !(rs->rs_status & AR5K_RXERR_CRC))
1410 return true;
1411 }
1412 if (rs->rs_status & AR5K_RXERR_MIC) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001413 ah->stats.rxerr_mic++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001414 return true;
1415 }
1416
Bob Copeland23538c22010-08-15 13:03:13 -04001417 /* reject any frames with non-crypto errors */
1418 if (rs->rs_status & ~(AR5K_RXERR_DECRYPT))
Bruno Randolf02a78b42010-06-16 19:11:56 +09001419 return false;
1420 }
1421
1422 if (unlikely(rs->rs_more)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001423 ah->stats.rxerr_jumbo++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001424 return false;
1425 }
1426 return true;
1427}
1428
Bruno Randolf8a89f062010-06-16 19:11:51 +09001429static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001430ath5k_set_current_imask(struct ath5k_hw *ah)
Felix Fietkauc266c712011-04-10 18:32:19 +02001431{
Pavel Roskin4fc54012011-07-07 18:14:25 -04001432 enum ath5k_int imask;
Felix Fietkauc266c712011-04-10 18:32:19 +02001433 unsigned long flags;
1434
Pavel Roskine0d687b2011-07-14 20:21:55 -04001435 spin_lock_irqsave(&ah->irqlock, flags);
1436 imask = ah->imask;
1437 if (ah->rx_pending)
Felix Fietkauc266c712011-04-10 18:32:19 +02001438 imask &= ~AR5K_INT_RX_ALL;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001439 if (ah->tx_pending)
Felix Fietkauc266c712011-04-10 18:32:19 +02001440 imask &= ~AR5K_INT_TX_ALL;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001441 ath5k_hw_set_imr(ah, imask);
1442 spin_unlock_irqrestore(&ah->irqlock, flags);
Felix Fietkauc266c712011-04-10 18:32:19 +02001443}
1444
1445static void
Bruno Randolf8a89f062010-06-16 19:11:51 +09001446ath5k_tasklet_rx(unsigned long data)
1447{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001448 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05001449 struct sk_buff *skb, *next_skb;
1450 dma_addr_t next_skb_addr;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001451 struct ath5k_hw *ah = (void *)data;
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001452 struct ath_common *common = ath5k_hw_common(ah);
Bob Copelandc57ca812009-04-15 07:57:35 -04001453 struct ath5k_buf *bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001454 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001455 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001456
Pavel Roskine0d687b2011-07-14 20:21:55 -04001457 spin_lock(&ah->rxbuflock);
1458 if (list_empty(&ah->rxbuf)) {
1459 ATH5K_WARN(ah, "empty rx buf pool\n");
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001460 goto unlock;
1461 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001462 do {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001463 bf = list_first_entry(&ah->rxbuf, struct ath5k_buf, list);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001464 BUG_ON(bf->skb == NULL);
1465 skb = bf->skb;
1466 ds = bf->desc;
1467
Bob Copelandc57ca812009-04-15 07:57:35 -04001468 /* bail if HW is still using self-linked descriptor */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001469 if (ath5k_hw_get_rxdp(ah) == bf->daddr)
Bob Copelandc57ca812009-04-15 07:57:35 -04001470 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001471
Pavel Roskine0d687b2011-07-14 20:21:55 -04001472 ret = ah->ah_proc_rx_desc(ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001473 if (unlikely(ret == -EINPROGRESS))
1474 break;
1475 else if (unlikely(ret)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001476 ATH5K_ERR(ah, "error in processing rx descriptor\n");
1477 ah->stats.rxerr_proc++;
Bruno Randolfb16062f2010-06-16 19:11:46 +09001478 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001479 }
1480
Pavel Roskine0d687b2011-07-14 20:21:55 -04001481 if (ath5k_receive_frame_ok(ah, &rs)) {
1482 next_skb = ath5k_rx_skb_alloc(ah, &next_skb_addr);
Bruno Randolf76443952010-03-09 16:56:00 +09001483
Bruno Randolf02a78b42010-06-16 19:11:56 +09001484 /*
1485 * If we can't replace bf->skb with a new skb under
1486 * memory pressure, just skip this packet
1487 */
1488 if (!next_skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001489 goto next;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001490
Pavel Roskine0d687b2011-07-14 20:21:55 -04001491 dma_unmap_single(ah->dev, bf->skbaddr,
Bruno Randolf02a78b42010-06-16 19:11:56 +09001492 common->rx_bufsize,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001493 DMA_FROM_DEVICE);
Bruno Randolf02a78b42010-06-16 19:11:56 +09001494
1495 skb_put(skb, rs.rs_datalen);
1496
Pavel Roskine0d687b2011-07-14 20:21:55 -04001497 ath5k_receive_frame(ah, skb, &rs);
Bruno Randolf02a78b42010-06-16 19:11:56 +09001498
1499 bf->skb = next_skb;
1500 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001501 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001502next:
Pavel Roskine0d687b2011-07-14 20:21:55 -04001503 list_move_tail(&bf->list, &ah->rxbuf);
1504 } while (ath5k_rxbuf_setup(ah, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001505unlock:
Pavel Roskine0d687b2011-07-14 20:21:55 -04001506 spin_unlock(&ah->rxbuflock);
1507 ah->rx_pending = false;
1508 ath5k_set_current_imask(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001509}
1510
1511
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001512/*************\
1513* TX Handling *
1514\*************/
1515
Johannes Berg7bb45682011-02-24 14:42:06 +01001516void
Bruno Randolfcd2c5482010-12-22 19:20:32 +09001517ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
1518 struct ath5k_txq *txq)
Bob Copeland8a63fac2010-09-17 12:45:07 +09001519{
Pavel Roskine0d687b2011-07-14 20:21:55 -04001520 struct ath5k_hw *ah = hw->priv;
Bob Copeland8a63fac2010-09-17 12:45:07 +09001521 struct ath5k_buf *bf;
1522 unsigned long flags;
1523 int padsize;
1524
Pavel Roskine0d687b2011-07-14 20:21:55 -04001525 trace_ath5k_tx(ah, skb, txq);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001526
1527 /*
1528 * The hardware expects the header padded to 4 byte boundaries.
1529 * If this is not the case, we add the padding after the header.
1530 */
1531 padsize = ath5k_add_padding(skb);
1532 if (padsize < 0) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001533 ATH5K_ERR(ah, "tx hdrlen not %%4: not enough"
Bob Copeland8a63fac2010-09-17 12:45:07 +09001534 " headroom to pad");
1535 goto drop_packet;
1536 }
1537
Felix Fietkau4e868792011-07-12 09:02:05 +08001538 if (txq->txq_len >= txq->txq_max &&
1539 txq->qnum <= AR5K_TX_QUEUE_ID_DATA_MAX)
Bruno Randolf925e0b02010-09-17 11:36:35 +09001540 ieee80211_stop_queue(hw, txq->qnum);
1541
Pavel Roskine0d687b2011-07-14 20:21:55 -04001542 spin_lock_irqsave(&ah->txbuflock, flags);
1543 if (list_empty(&ah->txbuf)) {
1544 ATH5K_ERR(ah, "no further txbuf available, dropping packet\n");
1545 spin_unlock_irqrestore(&ah->txbuflock, flags);
Bruno Randolf651d9372010-09-17 11:36:46 +09001546 ieee80211_stop_queues(hw);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001547 goto drop_packet;
1548 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04001549 bf = list_first_entry(&ah->txbuf, struct ath5k_buf, list);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001550 list_del(&bf->list);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001551 ah->txbuf_len--;
1552 if (list_empty(&ah->txbuf))
Bob Copeland8a63fac2010-09-17 12:45:07 +09001553 ieee80211_stop_queues(hw);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001554 spin_unlock_irqrestore(&ah->txbuflock, flags);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001555
1556 bf->skb = skb;
1557
Pavel Roskine0d687b2011-07-14 20:21:55 -04001558 if (ath5k_txbuf_setup(ah, bf, txq, padsize)) {
Bob Copeland8a63fac2010-09-17 12:45:07 +09001559 bf->skb = NULL;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001560 spin_lock_irqsave(&ah->txbuflock, flags);
1561 list_add_tail(&bf->list, &ah->txbuf);
1562 ah->txbuf_len++;
1563 spin_unlock_irqrestore(&ah->txbuflock, flags);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001564 goto drop_packet;
1565 }
Johannes Berg7bb45682011-02-24 14:42:06 +01001566 return;
Bob Copeland8a63fac2010-09-17 12:45:07 +09001567
1568drop_packet:
Felix Fietkau596ab5e2012-12-10 16:40:41 +01001569 ieee80211_free_txskb(hw, skb);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001570}
1571
Bruno Randolf14404012010-09-17 11:36:51 +09001572static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001573ath5k_tx_frame_completed(struct ath5k_hw *ah, struct sk_buff *skb,
Bob Copeland0e472252011-01-24 23:32:55 -05001574 struct ath5k_txq *txq, struct ath5k_tx_status *ts)
Bruno Randolf14404012010-09-17 11:36:51 +09001575{
1576 struct ieee80211_tx_info *info;
Felix Fietkaued895082011-04-10 18:32:17 +02001577 u8 tries[3];
Bruno Randolf14404012010-09-17 11:36:51 +09001578 int i;
1579
Pavel Roskine0d687b2011-07-14 20:21:55 -04001580 ah->stats.tx_all_count++;
1581 ah->stats.tx_bytes_count += skb->len;
Bruno Randolf14404012010-09-17 11:36:51 +09001582 info = IEEE80211_SKB_CB(skb);
1583
Felix Fietkaued895082011-04-10 18:32:17 +02001584 tries[0] = info->status.rates[0].count;
1585 tries[1] = info->status.rates[1].count;
1586 tries[2] = info->status.rates[2].count;
1587
Bruno Randolf14404012010-09-17 11:36:51 +09001588 ieee80211_tx_info_clear_status(info);
Felix Fietkaued895082011-04-10 18:32:17 +02001589
1590 for (i = 0; i < ts->ts_final_idx; i++) {
Bruno Randolf14404012010-09-17 11:36:51 +09001591 struct ieee80211_tx_rate *r =
1592 &info->status.rates[i];
1593
Felix Fietkaued895082011-04-10 18:32:17 +02001594 r->count = tries[i];
Bruno Randolf14404012010-09-17 11:36:51 +09001595 }
1596
Felix Fietkaued895082011-04-10 18:32:17 +02001597 info->status.rates[ts->ts_final_idx].count = ts->ts_final_retry;
Felix Fietkau6d7b97b2011-04-09 21:37:14 +02001598 info->status.rates[ts->ts_final_idx + 1].idx = -1;
Bruno Randolf14404012010-09-17 11:36:51 +09001599
1600 if (unlikely(ts->ts_status)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001601 ah->stats.ack_fail++;
Bruno Randolf14404012010-09-17 11:36:51 +09001602 if (ts->ts_status & AR5K_TXERR_FILT) {
1603 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001604 ah->stats.txerr_filt++;
Bruno Randolf14404012010-09-17 11:36:51 +09001605 }
1606 if (ts->ts_status & AR5K_TXERR_XRETRY)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001607 ah->stats.txerr_retry++;
Bruno Randolf14404012010-09-17 11:36:51 +09001608 if (ts->ts_status & AR5K_TXERR_FIFO)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001609 ah->stats.txerr_fifo++;
Bruno Randolf14404012010-09-17 11:36:51 +09001610 } else {
1611 info->flags |= IEEE80211_TX_STAT_ACK;
1612 info->status.ack_signal = ts->ts_rssi;
Felix Fietkau6d7b97b2011-04-09 21:37:14 +02001613
1614 /* count the successful attempt as well */
1615 info->status.rates[ts->ts_final_idx].count++;
Bruno Randolf14404012010-09-17 11:36:51 +09001616 }
1617
1618 /*
1619 * Remove MAC header padding before giving the frame
1620 * back to mac80211.
1621 */
1622 ath5k_remove_padding(skb);
1623
1624 if (ts->ts_antenna > 0 && ts->ts_antenna < 5)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001625 ah->stats.antenna_tx[ts->ts_antenna]++;
Bruno Randolf14404012010-09-17 11:36:51 +09001626 else
Pavel Roskine0d687b2011-07-14 20:21:55 -04001627 ah->stats.antenna_tx[0]++; /* invalid */
Bruno Randolf14404012010-09-17 11:36:51 +09001628
Pavel Roskine0d687b2011-07-14 20:21:55 -04001629 trace_ath5k_tx_complete(ah, skb, txq, ts);
1630 ieee80211_tx_status(ah->hw, skb);
Bruno Randolf14404012010-09-17 11:36:51 +09001631}
Bob Copeland8a63fac2010-09-17 12:45:07 +09001632
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001633static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001634ath5k_tx_processq(struct ath5k_hw *ah, struct ath5k_txq *txq)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001635{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001636 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001637 struct ath5k_buf *bf, *bf0;
1638 struct ath5k_desc *ds;
1639 struct sk_buff *skb;
Bruno Randolf14404012010-09-17 11:36:51 +09001640 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001641
1642 spin_lock(&txq->lock);
1643 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolf23413292010-09-17 11:37:07 +09001644
1645 txq->txq_poll_mark = false;
1646
1647 /* skb might already have been processed last time. */
1648 if (bf->skb != NULL) {
1649 ds = bf->desc;
1650
Pavel Roskine0d687b2011-07-14 20:21:55 -04001651 ret = ah->ah_proc_tx_desc(ah, ds, &ts);
Bruno Randolf23413292010-09-17 11:37:07 +09001652 if (unlikely(ret == -EINPROGRESS))
1653 break;
1654 else if (unlikely(ret)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001655 ATH5K_ERR(ah,
Bruno Randolf23413292010-09-17 11:37:07 +09001656 "error %d while processing "
1657 "queue %u\n", ret, txq->qnum);
1658 break;
1659 }
1660
1661 skb = bf->skb;
1662 bf->skb = NULL;
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001663
Pavel Roskine0d687b2011-07-14 20:21:55 -04001664 dma_unmap_single(ah->dev, bf->skbaddr, skb->len,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001665 DMA_TO_DEVICE);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001666 ath5k_tx_frame_completed(ah, skb, txq, &ts);
Bruno Randolf23413292010-09-17 11:37:07 +09001667 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001668
Bob Copelanda05988b2010-04-07 23:55:58 -04001669 /*
1670 * It's possible that the hardware can say the buffer is
1671 * completed when it hasn't yet loaded the ds_link from
Bruno Randolf23413292010-09-17 11:37:07 +09001672 * host memory and moved on.
1673 * Always keep the last descriptor to avoid HW races...
Bob Copelanda05988b2010-04-07 23:55:58 -04001674 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001675 if (ath5k_hw_get_txdp(ah, txq->qnum) != bf->daddr) {
1676 spin_lock(&ah->txbuflock);
1677 list_move_tail(&bf->list, &ah->txbuf);
1678 ah->txbuf_len++;
Bruno Randolf23413292010-09-17 11:37:07 +09001679 txq->txq_len--;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001680 spin_unlock(&ah->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001681 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001682 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001683 spin_unlock(&txq->lock);
Bruno Randolf4198a8d2010-10-05 13:27:17 +09001684 if (txq->txq_len < ATH5K_TXQ_LEN_LOW && txq->qnum < 4)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001685 ieee80211_wake_queue(ah->hw, txq->qnum);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001686}
1687
1688static void
1689ath5k_tasklet_tx(unsigned long data)
1690{
Bob Copeland8784d2e2009-07-29 17:32:28 -04001691 int i;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001692 struct ath5k_hw *ah = (void *)data;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001693
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001694 for (i = 0; i < AR5K_NUM_TX_QUEUES; i++)
Nick Kossifidis7ff7c822011-11-25 20:40:20 +02001695 if (ah->txqs[i].setup && (ah->ah_txq_isr_txok_all & BIT(i)))
Pavel Roskine0d687b2011-07-14 20:21:55 -04001696 ath5k_tx_processq(ah, &ah->txqs[i]);
Felix Fietkauc266c712011-04-10 18:32:19 +02001697
Pavel Roskine0d687b2011-07-14 20:21:55 -04001698 ah->tx_pending = false;
1699 ath5k_set_current_imask(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001700}
1701
1702
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001703/*****************\
1704* Beacon handling *
1705\*****************/
1706
1707/*
1708 * Setup the beacon frame for transmit.
1709 */
1710static int
Pavel Roskine0d687b2011-07-14 20:21:55 -04001711ath5k_beacon_setup(struct ath5k_hw *ah, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001712{
1713 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001714 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001715 struct ath5k_desc *ds;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001716 int ret = 0;
1717 u8 antenna;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001718 u32 flags;
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001719 const int padsize = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001720
Pavel Roskine0d687b2011-07-14 20:21:55 -04001721 bf->skbaddr = dma_map_single(ah->dev, skb->data, skb->len,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001722 DMA_TO_DEVICE);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001723 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001724 "skbaddr %llx\n", skb, skb->data, skb->len,
1725 (unsigned long long)bf->skbaddr);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001726
Pavel Roskine0d687b2011-07-14 20:21:55 -04001727 if (dma_mapping_error(ah->dev, bf->skbaddr)) {
1728 ATH5K_ERR(ah, "beacon DMA mapping failed\n");
Bob Copelandbdc71bc2011-08-07 19:36:07 -04001729 dev_kfree_skb_any(skb);
1730 bf->skb = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001731 return -EIO;
1732 }
1733
1734 ds = bf->desc;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001735 antenna = ah->ah_tx_ant;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001736
1737 flags = AR5K_TXDESC_NOACK;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001738 if (ah->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001739 ds->ds_link = bf->daddr; /* self-linked */
1740 flags |= AR5K_TXDESC_VEOL;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001741 } else
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001742 ds->ds_link = 0;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001743
1744 /*
1745 * If we use multiple antennas on AP and use
1746 * the Sectored AP scenario, switch antenna every
1747 * 4 beacons to make sure everybody hears our AP.
1748 * When a client tries to associate, hw will keep
1749 * track of the tx antenna to be used for this client
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04001750 * automatically, based on ACKed packets.
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001751 *
1752 * Note: AP still listens and transmits RTS on the
1753 * default antenna which is supposed to be an omni.
1754 *
1755 * Note2: On sectored scenarios it's possible to have
Bob Copelanda180a132010-08-15 13:03:12 -04001756 * multiple antennas (1 omni -- the default -- and 14
1757 * sectors), so if we choose to actually support this
1758 * mode, we need to allow the user to set how many antennas
1759 * we have and tweak the code below to send beacons
1760 * on all of them.
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001761 */
1762 if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001763 antenna = ah->bsent & 4 ? 2 : 1;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001764
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001765
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001766 /* FIXME: If we are in g mode and rate is a CCK rate
1767 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1768 * from tx power (value is in dB units already) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001769 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09001770 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001771 ieee80211_get_hdrlen_from_skb(skb), padsize,
Nick Kossifidis987af542012-08-05 22:35:36 +03001772 AR5K_PKT_TYPE_BEACON,
1773 (ah->ah_txpower.txp_requested * 2),
Pavel Roskine0d687b2011-07-14 20:21:55 -04001774 ieee80211_get_tx_rate(ah->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001775 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001776 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001777 if (ret)
1778 goto err_unmap;
1779
1780 return 0;
1781err_unmap:
Pavel Roskine0d687b2011-07-14 20:21:55 -04001782 dma_unmap_single(ah->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001783 return ret;
1784}
1785
1786/*
Bob Copeland8a63fac2010-09-17 12:45:07 +09001787 * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
1788 * this is called only once at config_bss time, for AP we do it every
1789 * SWBA interrupt so that the TIM will reflect buffered frames.
1790 *
1791 * Called with the beacon lock.
1792 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09001793int
Bob Copeland8a63fac2010-09-17 12:45:07 +09001794ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
1795{
1796 int ret;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001797 struct ath5k_hw *ah = hw->priv;
Wei Yongjun9c371f92012-10-08 08:42:58 +08001798 struct ath5k_vif *avf;
Bob Copeland8a63fac2010-09-17 12:45:07 +09001799 struct sk_buff *skb;
1800
1801 if (WARN_ON(!vif)) {
1802 ret = -EINVAL;
1803 goto out;
1804 }
1805
1806 skb = ieee80211_beacon_get(hw, vif);
1807
1808 if (!skb) {
1809 ret = -ENOMEM;
1810 goto out;
1811 }
1812
Wei Yongjun9c371f92012-10-08 08:42:58 +08001813 avf = (void *)vif->drv_priv;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001814 ath5k_txbuf_free_skb(ah, avf->bbuf);
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001815 avf->bbuf->skb = skb;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001816 ret = ath5k_beacon_setup(ah, avf->bbuf);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001817out:
1818 return ret;
1819}
1820
1821/*
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001822 * Transmit a beacon frame at SWBA. Dynamic updates to the
1823 * frame contents are done as needed and the slot time is
1824 * also adjusted based on current state.
1825 *
Bob Copeland5faaff72010-07-13 11:32:40 -04001826 * This is called from software irq context (beacontq tasklets)
1827 * or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001828 */
1829static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001830ath5k_beacon_send(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001831{
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001832 struct ieee80211_vif *vif;
1833 struct ath5k_vif *avf;
1834 struct ath5k_buf *bf;
Bob Copelandcec8db22009-07-04 12:59:51 -04001835 struct sk_buff *skb;
Bob Copelandbdc71bc2011-08-07 19:36:07 -04001836 int err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001837
Pavel Roskine0d687b2011-07-14 20:21:55 -04001838 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001839
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001840 /*
1841 * Check if the previous beacon has gone out. If
Bob Copelanda180a132010-08-15 13:03:12 -04001842 * not, don't don't try to post another: skip this
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001843 * period and wait for the next. Missed beacons
1844 * indicate a problem and should not occur. If we
1845 * miss too many consecutive beacons reset the device.
1846 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001847 if (unlikely(ath5k_hw_num_tx_pending(ah, ah->bhalq) != 0)) {
1848 ah->bmisscount++;
1849 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
1850 "missed %u consecutive beacons\n", ah->bmisscount);
1851 if (ah->bmisscount > 10) { /* NB: 10 is a guess */
1852 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001853 "stuck beacon time (%u missed)\n",
Pavel Roskine0d687b2011-07-14 20:21:55 -04001854 ah->bmisscount);
1855 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf8d67a032010-06-16 19:11:12 +09001856 "stuck beacon, resetting\n");
Pavel Roskine0d687b2011-07-14 20:21:55 -04001857 ieee80211_queue_work(ah->hw, &ah->reset_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001858 }
1859 return;
1860 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04001861 if (unlikely(ah->bmisscount != 0)) {
1862 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001863 "resume beacon xmit after %u misses\n",
Pavel Roskine0d687b2011-07-14 20:21:55 -04001864 ah->bmisscount);
1865 ah->bmisscount = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001866 }
1867
Chun-Yeow Yeohda473b62012-03-03 09:48:56 +08001868 if ((ah->opmode == NL80211_IFTYPE_AP && ah->num_ap_vifs +
1869 ah->num_mesh_vifs > 1) ||
Pavel Roskine0d687b2011-07-14 20:21:55 -04001870 ah->opmode == NL80211_IFTYPE_MESH_POINT) {
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001871 u64 tsf = ath5k_hw_get_tsf64(ah);
1872 u32 tsftu = TSF_TO_TU(tsf);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001873 int slot = ((tsftu % ah->bintval) * ATH_BCBUF) / ah->bintval;
1874 vif = ah->bslot[(slot + 1) % ATH_BCBUF];
1875 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001876 "tsf %llx tsftu %x intval %u slot %u vif %p\n",
Pavel Roskine0d687b2011-07-14 20:21:55 -04001877 (unsigned long long)tsf, tsftu, ah->bintval, slot, vif);
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001878 } else /* only one interface */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001879 vif = ah->bslot[0];
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001880
1881 if (!vif)
1882 return;
1883
1884 avf = (void *)vif->drv_priv;
1885 bf = avf->bbuf;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001886
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001887 /*
1888 * Stop any current dma and put the new frame on the queue.
1889 * This should never fail since we check above that no frames
1890 * are still pending on the queue.
1891 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001892 if (unlikely(ath5k_hw_stop_beacon_queue(ah, ah->bhalq))) {
1893 ATH5K_WARN(ah, "beacon queue %u didn't start/stop ?\n", ah->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001894 /* NB: hw still stops DMA, so proceed */
1895 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001896
Javier Cardonad82b5772010-12-07 13:35:55 -08001897 /* refresh the beacon for AP or MESH mode */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001898 if (ah->opmode == NL80211_IFTYPE_AP ||
Bob Copelandbdc71bc2011-08-07 19:36:07 -04001899 ah->opmode == NL80211_IFTYPE_MESH_POINT) {
1900 err = ath5k_beacon_update(ah->hw, vif);
1901 if (err)
1902 return;
1903 }
1904
1905 if (unlikely(bf->skb == NULL || ah->opmode == NL80211_IFTYPE_STATION ||
1906 ah->opmode == NL80211_IFTYPE_MONITOR)) {
1907 ATH5K_WARN(ah, "bf=%p bf_skb=%p\n", bf, bf->skb);
1908 return;
1909 }
Bob Copeland1071db82009-05-18 10:59:52 -04001910
Pavel Roskine0d687b2011-07-14 20:21:55 -04001911 trace_ath5k_tx(ah, bf->skb, &ah->txqs[ah->bhalq]);
Bob Copeland0e472252011-01-24 23:32:55 -05001912
Pavel Roskine0d687b2011-07-14 20:21:55 -04001913 ath5k_hw_set_txdp(ah, ah->bhalq, bf->daddr);
1914 ath5k_hw_start_tx_dma(ah, ah->bhalq);
1915 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
1916 ah->bhalq, (unsigned long long)bf->daddr, bf->desc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001917
Pavel Roskine0d687b2011-07-14 20:21:55 -04001918 skb = ieee80211_get_buffered_bc(ah->hw, vif);
Bob Copelandcec8db22009-07-04 12:59:51 -04001919 while (skb) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001920 ath5k_tx_queue(ah->hw, skb, ah->cabq);
Felix Fietkau4e868792011-07-12 09:02:05 +08001921
Pavel Roskine0d687b2011-07-14 20:21:55 -04001922 if (ah->cabq->txq_len >= ah->cabq->txq_max)
Felix Fietkau4e868792011-07-12 09:02:05 +08001923 break;
1924
Pavel Roskine0d687b2011-07-14 20:21:55 -04001925 skb = ieee80211_get_buffered_bc(ah->hw, vif);
Bob Copelandcec8db22009-07-04 12:59:51 -04001926 }
1927
Pavel Roskine0d687b2011-07-14 20:21:55 -04001928 ah->bsent++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001929}
1930
Bruno Randolf9804b982008-01-19 18:17:59 +09001931/**
1932 * ath5k_beacon_update_timers - update beacon timers
1933 *
Pavel Roskine0d687b2011-07-14 20:21:55 -04001934 * @ah: struct ath5k_hw pointer we are operating on
Bruno Randolf9804b982008-01-19 18:17:59 +09001935 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
1936 * beacon timer update based on the current HW TSF.
1937 *
1938 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
1939 * of a received beacon or the current local hardware TSF and write it to the
1940 * beacon timer registers.
1941 *
1942 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001943 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09001944 * when we otherwise know we have to update the timers, but we keep it in this
1945 * function to have it all together in one place.
1946 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09001947void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001948ath5k_beacon_update_timers(struct ath5k_hw *ah, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001949{
Bruno Randolf9804b982008-01-19 18:17:59 +09001950 u32 nexttbtt, intval, hw_tu, bc_tu;
1951 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001952
Pavel Roskine0d687b2011-07-14 20:21:55 -04001953 intval = ah->bintval & AR5K_BEACON_PERIOD;
Chun-Yeow Yeohda473b62012-03-03 09:48:56 +08001954 if (ah->opmode == NL80211_IFTYPE_AP && ah->num_ap_vifs
1955 + ah->num_mesh_vifs > 1) {
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001956 intval /= ATH_BCBUF; /* staggered multi-bss beacons */
1957 if (intval < 15)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001958 ATH5K_WARN(ah, "intval %u is too low, min 15\n",
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001959 intval);
1960 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001961 if (WARN_ON(!intval))
1962 return;
1963
Bruno Randolf9804b982008-01-19 18:17:59 +09001964 /* beacon TSF converted to TU */
1965 bc_tu = TSF_TO_TU(bc_tsf);
1966
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001967 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09001968 hw_tsf = ath5k_hw_get_tsf64(ah);
1969 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001970
Pavel Roskin633d0062011-07-07 18:14:01 -04001971#define FUDGE (AR5K_TUNE_SW_BEACON_RESP + 3)
Bruno Randolf11f21df2010-09-27 12:22:26 +09001972 /* We use FUDGE to make sure the next TBTT is ahead of the current TU.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001973 * Since we later subtract AR5K_TUNE_SW_BEACON_RESP (10) in the timer
Bruno Randolf11f21df2010-09-27 12:22:26 +09001974 * configuration we need to make sure it is bigger than that. */
1975
Bruno Randolf9804b982008-01-19 18:17:59 +09001976 if (bc_tsf == -1) {
1977 /*
1978 * no beacons received, called internally.
1979 * just need to refresh timers based on HW TSF.
1980 */
1981 nexttbtt = roundup(hw_tu + FUDGE, intval);
1982 } else if (bc_tsf == 0) {
1983 /*
1984 * no beacon received, probably called by ath5k_reset_tsf().
1985 * reset TSF to start with 0.
1986 */
1987 nexttbtt = intval;
1988 intval |= AR5K_BEACON_RESET_TSF;
1989 } else if (bc_tsf > hw_tsf) {
1990 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001991 * beacon received, SW merge happened but HW TSF not yet updated.
Bruno Randolf9804b982008-01-19 18:17:59 +09001992 * not possible to reconfigure timers yet, but next time we
1993 * receive a beacon with the same BSSID, the hardware will
1994 * automatically update the TSF and then we need to reconfigure
1995 * the timers.
1996 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001997 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf9804b982008-01-19 18:17:59 +09001998 "need to wait for HW TSF sync\n");
1999 return;
2000 } else {
2001 /*
2002 * most important case for beacon synchronization between STA.
2003 *
2004 * beacon received and HW TSF has been already updated by HW.
2005 * update next TBTT based on the TSF of the beacon, but make
2006 * sure it is ahead of our local TSF timer.
2007 */
2008 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2009 }
2010#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002011
Pavel Roskine0d687b2011-07-14 20:21:55 -04002012 ah->nexttbtt = nexttbtt;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002013
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002014 intval |= AR5K_BEACON_ENA;
Nick Kossifidisc47faa32011-11-25 20:40:25 +02002015 ath5k_hw_init_beacon_timers(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002016
2017 /*
2018 * debugging output last in order to preserve the time critical aspect
2019 * of this function
2020 */
2021 if (bc_tsf == -1)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002022 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf9804b982008-01-19 18:17:59 +09002023 "reconfigured timers based on HW TSF\n");
2024 else if (bc_tsf == 0)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002025 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf9804b982008-01-19 18:17:59 +09002026 "reset HW TSF and timers\n");
2027 else
Pavel Roskine0d687b2011-07-14 20:21:55 -04002028 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf9804b982008-01-19 18:17:59 +09002029 "updated timers based on beacon TSF\n");
2030
Pavel Roskine0d687b2011-07-14 20:21:55 -04002031 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002032 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2033 (unsigned long long) bc_tsf,
2034 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002035 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
Bruno Randolf9804b982008-01-19 18:17:59 +09002036 intval & AR5K_BEACON_PERIOD,
2037 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2038 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002039}
2040
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002041/**
2042 * ath5k_beacon_config - Configure the beacon queues and interrupts
2043 *
Pavel Roskine0d687b2011-07-14 20:21:55 -04002044 * @ah: struct ath5k_hw pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002045 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002046 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002047 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002048 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09002049void
Pavel Roskine0d687b2011-07-14 20:21:55 -04002050ath5k_beacon_config(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002051{
Bob Copeland7dd67532012-08-12 21:18:33 -04002052 spin_lock_bh(&ah->block);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002053 ah->bmisscount = 0;
2054 ah->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002055
Pavel Roskine0d687b2011-07-14 20:21:55 -04002056 if (ah->enable_beacon) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002057 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002058 * In IBSS mode we use a self-linked tx descriptor and let the
2059 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002060 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002061 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002062 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002063 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002064 ath5k_beaconq_config(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002065
Pavel Roskine0d687b2011-07-14 20:21:55 -04002066 ah->imask |= AR5K_INT_SWBA;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002067
Pavel Roskine0d687b2011-07-14 20:21:55 -04002068 if (ah->opmode == NL80211_IFTYPE_ADHOC) {
Bob Copeland21800492009-07-04 12:59:52 -04002069 if (ath5k_hw_hasveol(ah))
Pavel Roskine0d687b2011-07-14 20:21:55 -04002070 ath5k_beacon_send(ah);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002071 } else
Pavel Roskine0d687b2011-07-14 20:21:55 -04002072 ath5k_beacon_update_timers(ah, -1);
Bob Copeland21800492009-07-04 12:59:52 -04002073 } else {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002074 ath5k_hw_stop_beacon_queue(ah, ah->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002075 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002076
Pavel Roskine0d687b2011-07-14 20:21:55 -04002077 ath5k_hw_set_imr(ah, ah->imask);
Bob Copeland21800492009-07-04 12:59:52 -04002078 mmiowb();
Bob Copeland7dd67532012-08-12 21:18:33 -04002079 spin_unlock_bh(&ah->block);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002080}
2081
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002082static void ath5k_tasklet_beacon(unsigned long data)
2083{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002084 struct ath5k_hw *ah = (struct ath5k_hw *) data;
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002085
2086 /*
2087 * Software beacon alert--time to send a beacon.
2088 *
2089 * In IBSS mode we use this interrupt just to
2090 * keep track of the next TBTT (target beacon
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04002091 * transmission time) in order to detect whether
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002092 * automatic TSF updates happened.
2093 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002094 if (ah->opmode == NL80211_IFTYPE_ADHOC) {
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04002095 /* XXX: only if VEOL supported */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002096 u64 tsf = ath5k_hw_get_tsf64(ah);
2097 ah->nexttbtt += ah->bintval;
2098 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002099 "SWBA nexttbtt: %x hw_tu: %x "
2100 "TSF: %llx\n",
Pavel Roskine0d687b2011-07-14 20:21:55 -04002101 ah->nexttbtt,
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002102 TSF_TO_TU(tsf),
2103 (unsigned long long) tsf);
2104 } else {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002105 spin_lock(&ah->block);
2106 ath5k_beacon_send(ah);
2107 spin_unlock(&ah->block);
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002108 }
2109}
2110
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002111
2112/********************\
2113* Interrupt handling *
2114\********************/
2115
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002116static void
2117ath5k_intr_calibration_poll(struct ath5k_hw *ah)
2118{
Bruno Randolf2111ac02010-04-02 18:44:08 +09002119 if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002120 !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL) &&
2121 !(ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)) {
2122
2123 /* Run ANI only when calibration is not active */
2124
Bruno Randolf2111ac02010-04-02 18:44:08 +09002125 ah->ah_cal_next_ani = jiffies +
2126 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002127 tasklet_schedule(&ah->ani_tasklet);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002128
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002129 } else if (time_is_before_eq_jiffies(ah->ah_cal_next_short) &&
2130 !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL) &&
2131 !(ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)) {
2132
2133 /* Run calibration only when another calibration
2134 * is not running.
2135 *
2136 * Note: This is for both full/short calibration,
2137 * if it's time for a full one, ath5k_calibrate_work will deal
2138 * with it. */
2139
2140 ah->ah_cal_next_short = jiffies +
2141 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_SHORT);
2142 ieee80211_queue_work(ah->hw, &ah->calib_work);
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002143 }
2144 /* we could use SWI to generate enough interrupts to meet our
2145 * calibration interval requirements, if necessary:
2146 * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
2147}
2148
Felix Fietkauc266c712011-04-10 18:32:19 +02002149static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04002150ath5k_schedule_rx(struct ath5k_hw *ah)
Felix Fietkauc266c712011-04-10 18:32:19 +02002151{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002152 ah->rx_pending = true;
2153 tasklet_schedule(&ah->rxtq);
Felix Fietkauc266c712011-04-10 18:32:19 +02002154}
2155
2156static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04002157ath5k_schedule_tx(struct ath5k_hw *ah)
Felix Fietkauc266c712011-04-10 18:32:19 +02002158{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002159 ah->tx_pending = true;
2160 tasklet_schedule(&ah->txtq);
Felix Fietkauc266c712011-04-10 18:32:19 +02002161}
2162
Pavel Roskinf5cbc8b2011-06-15 18:03:22 -04002163static irqreturn_t
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002164ath5k_intr(int irq, void *dev_id)
2165{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002166 struct ath5k_hw *ah = dev_id;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002167 enum ath5k_int status;
2168 unsigned int counter = 1000;
2169
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002170
2171 /*
2172 * If hw is not ready (or detached) and we get an
2173 * interrupt, or if we have no interrupts pending
2174 * (that means it's not for us) skip it.
2175 *
2176 * NOTE: Group 0/1 PCI interface registers are not
2177 * supported on WiSOCs, so we can't check for pending
2178 * interrupts (ISR belongs to another register group
2179 * so we are ok).
2180 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002181 if (unlikely(test_bit(ATH_STAT_INVALID, ah->status) ||
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002182 ((ath5k_get_bus_type(ah) != ATH_AHB) &&
2183 !ath5k_hw_is_intr_pending(ah))))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002184 return IRQ_NONE;
2185
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002186 /** Main loop **/
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002187 do {
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002188 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2189
Pavel Roskine0d687b2011-07-14 20:21:55 -04002190 ATH5K_DBG(ah, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2191 status, ah->imask);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002192
2193 /*
2194 * Fatal hw error -> Log and reset
2195 *
2196 * Fatal errors are unrecoverable so we have to
2197 * reset the card. These errors include bus and
2198 * dma errors.
2199 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002200 if (unlikely(status & AR5K_INT_FATAL)) {
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002201
Pavel Roskine0d687b2011-07-14 20:21:55 -04002202 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf8d67a032010-06-16 19:11:12 +09002203 "fatal int, resetting\n");
Pavel Roskine0d687b2011-07-14 20:21:55 -04002204 ieee80211_queue_work(ah->hw, &ah->reset_work);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002205
2206 /*
2207 * RX Overrun -> Count and reset if needed
2208 *
2209 * Receive buffers are full. Either the bus is busy or
2210 * the CPU is not fast enough to process all received
2211 * frames.
2212 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002213 } else if (unlikely(status & AR5K_INT_RXORN)) {
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002214
Bruno Randolf87d77c42010-04-12 16:38:52 +09002215 /*
Bruno Randolf87d77c42010-04-12 16:38:52 +09002216 * Older chipsets need a reset to come out of this
2217 * condition, but we treat it as RX for newer chips.
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002218 * We don't know exactly which versions need a reset
Bruno Randolf87d77c42010-04-12 16:38:52 +09002219 * this guess is copied from the HAL.
2220 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002221 ah->stats.rxorn_intr++;
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002222
Bruno Randolf8d67a032010-06-16 19:11:12 +09002223 if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002224 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf8d67a032010-06-16 19:11:12 +09002225 "rx overrun, resetting\n");
Pavel Roskine0d687b2011-07-14 20:21:55 -04002226 ieee80211_queue_work(ah->hw, &ah->reset_work);
Pavel Roskind2c7f772011-07-07 18:14:07 -04002227 } else
Pavel Roskine0d687b2011-07-14 20:21:55 -04002228 ath5k_schedule_rx(ah);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002229
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002230 } else {
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002231
2232 /* Software Beacon Alert -> Schedule beacon tasklet */
Pavel Roskind2c7f772011-07-07 18:14:07 -04002233 if (status & AR5K_INT_SWBA)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002234 tasklet_hi_schedule(&ah->beacontq);
Pavel Roskind2c7f772011-07-07 18:14:07 -04002235
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002236 /*
2237 * No more RX descriptors -> Just count
2238 *
2239 * NB: the hardware should re-read the link when
2240 * RXE bit is written, but it doesn't work at
2241 * least on older hardware revs.
2242 */
2243 if (status & AR5K_INT_RXEOL)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002244 ah->stats.rxeol_intr++;
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002245
2246
2247 /* TX Underrun -> Bump tx trigger level */
2248 if (status & AR5K_INT_TXURN)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002249 ath5k_hw_update_tx_triglevel(ah, true);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002250
2251 /* RX -> Schedule rx tasklet */
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002252 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Pavel Roskine0d687b2011-07-14 20:21:55 -04002253 ath5k_schedule_rx(ah);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002254
2255 /* TX -> Schedule tx tasklet */
2256 if (status & (AR5K_INT_TXOK
2257 | AR5K_INT_TXDESC
2258 | AR5K_INT_TXERR
2259 | AR5K_INT_TXEOL))
Pavel Roskine0d687b2011-07-14 20:21:55 -04002260 ath5k_schedule_tx(ah);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002261
2262 /* Missed beacon -> TODO
2263 if (status & AR5K_INT_BMISS)
2264 */
2265
2266 /* MIB event -> Update counters and notify ANI */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002267 if (status & AR5K_INT_MIB) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002268 ah->stats.mib_intr++;
Bruno Randolf495391d2010-03-25 14:49:36 +09002269 ath5k_hw_update_mib_counters(ah);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002270 ath5k_ani_mib_intr(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002271 }
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002272
2273 /* GPIO -> Notify RFKill layer */
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002274 if (status & AR5K_INT_GPIO)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002275 tasklet_schedule(&ah->rf_kill.toggleq);
Bob Copelanda6ae0712009-06-09 23:43:11 -04002276
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002277 }
Felix Fietkau4cebb342010-12-02 10:27:21 +01002278
2279 if (ath5k_get_bus_type(ah) == ATH_AHB)
2280 break;
2281
Bob Copeland2516baa2009-04-27 22:18:10 -04002282 } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002283
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002284 /*
2285 * Until we handle rx/tx interrupts mask them on IMR
2286 *
2287 * NOTE: ah->(rx/tx)_pending are set when scheduling the tasklets
2288 * and unset after we 've handled the interrupts.
2289 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002290 if (ah->rx_pending || ah->tx_pending)
2291 ath5k_set_current_imask(ah);
Felix Fietkauc266c712011-04-10 18:32:19 +02002292
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002293 if (unlikely(!counter))
Pavel Roskine0d687b2011-07-14 20:21:55 -04002294 ATH5K_WARN(ah, "too many interrupts, giving up for now\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002295
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002296 /* Fire up calibration poll */
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002297 ath5k_intr_calibration_poll(ah);
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002298
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002299 return IRQ_HANDLED;
2300}
2301
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002302/*
2303 * Periodically recalibrate the PHY to account
2304 * for temperature/environment changes.
2305 */
2306static void
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002307ath5k_calibrate_work(struct work_struct *work)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002308{
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002309 struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
2310 calib_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002311
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002312 /* Should we run a full calibration ? */
2313 if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
2314
2315 ah->ah_cal_next_full = jiffies +
2316 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
2317 ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
2318
2319 ATH5K_DBG(ah, ATH5K_DEBUG_CALIBRATE,
2320 "running full calibration\n");
2321
2322 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
2323 /*
2324 * Rfgain is out of bounds, reset the chip
2325 * to load new gain values.
2326 */
2327 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
2328 "got new rfgain, resetting\n");
2329 ieee80211_queue_work(ah->hw, &ah->reset_work);
2330 }
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002331 } else
2332 ah->ah_cal_mask |= AR5K_CALIBRATION_SHORT;
2333
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002334
Pavel Roskine0d687b2011-07-14 20:21:55 -04002335 ATH5K_DBG(ah, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
2336 ieee80211_frequency_to_channel(ah->curchan->center_freq),
2337 ah->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002338
Pavel Roskine0d687b2011-07-14 20:21:55 -04002339 if (ath5k_hw_phy_calibrate(ah, ah->curchan))
2340 ATH5K_ERR(ah, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002341 ieee80211_frequency_to_channel(
Pavel Roskine0d687b2011-07-14 20:21:55 -04002342 ah->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002343
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002344 /* Clear calibration flags */
Felix Fietkau62e2c102012-03-06 11:06:37 +01002345 if (ah->ah_cal_mask & AR5K_CALIBRATION_FULL)
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002346 ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
Felix Fietkau62e2c102012-03-06 11:06:37 +01002347 else if (ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002348 ah->ah_cal_mask &= ~AR5K_CALIBRATION_SHORT;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002349}
2350
2351
Bruno Randolf2111ac02010-04-02 18:44:08 +09002352static void
2353ath5k_tasklet_ani(unsigned long data)
2354{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002355 struct ath5k_hw *ah = (void *)data;
Bruno Randolf2111ac02010-04-02 18:44:08 +09002356
2357 ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
2358 ath5k_ani_calibration(ah);
2359 ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002360}
2361
2362
Bruno Randolf4edd7612010-09-17 11:36:56 +09002363static void
2364ath5k_tx_complete_poll_work(struct work_struct *work)
2365{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002366 struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002367 tx_complete_work.work);
2368 struct ath5k_txq *txq;
2369 int i;
2370 bool needreset = false;
2371
Pavel Roskine0d687b2011-07-14 20:21:55 -04002372 mutex_lock(&ah->lock);
Bob Copeland599b13a2011-01-18 08:06:43 -05002373
Pavel Roskine0d687b2011-07-14 20:21:55 -04002374 for (i = 0; i < ARRAY_SIZE(ah->txqs); i++) {
2375 if (ah->txqs[i].setup) {
2376 txq = &ah->txqs[i];
Bruno Randolf4edd7612010-09-17 11:36:56 +09002377 spin_lock_bh(&txq->lock);
Bruno Randolf23413292010-09-17 11:37:07 +09002378 if (txq->txq_len > 1) {
Bruno Randolf4edd7612010-09-17 11:36:56 +09002379 if (txq->txq_poll_mark) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002380 ATH5K_DBG(ah, ATH5K_DEBUG_XMIT,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002381 "TX queue stuck %d\n",
2382 txq->qnum);
2383 needreset = true;
Bruno Randolf923e5b32010-09-17 11:37:02 +09002384 txq->txq_stuck++;
Bruno Randolf4edd7612010-09-17 11:36:56 +09002385 spin_unlock_bh(&txq->lock);
2386 break;
2387 } else {
2388 txq->txq_poll_mark = true;
2389 }
2390 }
2391 spin_unlock_bh(&txq->lock);
2392 }
2393 }
2394
2395 if (needreset) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002396 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002397 "TX queues stuck, resetting\n");
Pavel Roskine0d687b2011-07-14 20:21:55 -04002398 ath5k_reset(ah, NULL, true);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002399 }
2400
Pavel Roskine0d687b2011-07-14 20:21:55 -04002401 mutex_unlock(&ah->lock);
Bob Copeland599b13a2011-01-18 08:06:43 -05002402
Pavel Roskine0d687b2011-07-14 20:21:55 -04002403 ieee80211_queue_delayed_work(ah->hw, &ah->tx_complete_work,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002404 msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
2405}
2406
2407
Bob Copeland8a63fac2010-09-17 12:45:07 +09002408/*************************\
2409* Initialization routines *
2410\*************************/
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002411
Felix Fietkau9b4760e2012-04-17 00:39:27 -04002412static const struct ieee80211_iface_limit if_limits[] = {
2413 { .max = 2048, .types = BIT(NL80211_IFTYPE_STATION) },
2414 { .max = 4, .types =
2415#ifdef CONFIG_MAC80211_MESH
2416 BIT(NL80211_IFTYPE_MESH_POINT) |
2417#endif
2418 BIT(NL80211_IFTYPE_AP) },
2419};
2420
2421static const struct ieee80211_iface_combination if_comb = {
2422 .limits = if_limits,
2423 .n_limits = ARRAY_SIZE(if_limits),
2424 .max_interfaces = 2048,
2425 .num_different_channels = 1,
2426};
2427
Bill Pembertone829cf92012-12-03 09:56:28 -05002428int
Pavel Roskinbb1f3ad2011-07-26 22:27:05 -04002429ath5k_init_ah(struct ath5k_hw *ah, const struct ath_bus_ops *bus_ops)
Felix Fietkau132b1c32010-12-02 10:26:56 +01002430{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002431 struct ieee80211_hw *hw = ah->hw;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002432 struct ath_common *common;
2433 int ret;
2434 int csz;
2435
2436 /* Initialize driver private data */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002437 SET_IEEE80211_DEV(hw, ah->dev);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002438 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
Nick Kossifidisb9e61f12010-12-03 06:12:39 +02002439 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
2440 IEEE80211_HW_SIGNAL_DBM |
Chun-Yeow Yeoh90e62742012-09-14 18:26:11 +08002441 IEEE80211_HW_MFP_CAPABLE |
Nick Kossifidisb9e61f12010-12-03 06:12:39 +02002442 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002443
2444 hw->wiphy->interface_modes =
2445 BIT(NL80211_IFTYPE_AP) |
2446 BIT(NL80211_IFTYPE_STATION) |
2447 BIT(NL80211_IFTYPE_ADHOC) |
2448 BIT(NL80211_IFTYPE_MESH_POINT);
2449
Felix Fietkau9b4760e2012-04-17 00:39:27 -04002450 hw->wiphy->iface_combinations = &if_comb;
2451 hw->wiphy->n_iface_combinations = 1;
2452
Antonio Quartullif9972572012-01-14 11:42:43 +01002453 /* SW support for IBSS_RSN is provided by mac80211 */
2454 hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
2455
Bruno Randolf3de135d2010-12-16 11:30:33 +09002456 /* both antennas can be configured as RX or TX */
2457 hw->wiphy->available_antennas_tx = 0x3;
2458 hw->wiphy->available_antennas_rx = 0x3;
2459
Felix Fietkau132b1c32010-12-02 10:26:56 +01002460 hw->extra_tx_headroom = 2;
2461 hw->channel_change_time = 5000;
2462
2463 /*
2464 * Mark the device as detached to avoid processing
2465 * interrupts until setup is complete.
2466 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002467 __set_bit(ATH_STAT_INVALID, ah->status);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002468
Pavel Roskine0d687b2011-07-14 20:21:55 -04002469 ah->opmode = NL80211_IFTYPE_STATION;
2470 ah->bintval = 1000;
2471 mutex_init(&ah->lock);
2472 spin_lock_init(&ah->rxbuflock);
2473 spin_lock_init(&ah->txbuflock);
2474 spin_lock_init(&ah->block);
2475 spin_lock_init(&ah->irqlock);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002476
2477 /* Setup interrupt handler */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002478 ret = request_irq(ah->irq, ath5k_intr, IRQF_SHARED, "ath", ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002479 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002480 ATH5K_ERR(ah, "request_irq failed\n");
Felix Fietkau132b1c32010-12-02 10:26:56 +01002481 goto err;
2482 }
2483
Pavel Roskine0d687b2011-07-14 20:21:55 -04002484 common = ath5k_hw_common(ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002485 common->ops = &ath5k_common_ops;
2486 common->bus_ops = bus_ops;
Pavel Roskine0d687b2011-07-14 20:21:55 -04002487 common->ah = ah;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002488 common->hw = hw;
Pavel Roskine0d687b2011-07-14 20:21:55 -04002489 common->priv = ah;
Felix Fietkau26d16d22011-07-12 09:02:01 +08002490 common->clockrate = 40;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002491
2492 /*
2493 * Cache line size is used to size and align various
2494 * structures used to communicate with the hardware.
2495 */
2496 ath5k_read_cachesize(common, &csz);
2497 common->cachelsz = csz << 2; /* convert to bytes */
2498
2499 spin_lock_init(&common->cc_lock);
2500
2501 /* Initialize device */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002502 ret = ath5k_hw_init(ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002503 if (ret)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002504 goto err_irq;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002505
Nick Kossifidis86f62d92011-11-25 20:40:28 +02002506 /* Set up multi-rate retry capabilities */
2507 if (ah->ah_capabilities.cap_has_mrr_support) {
Felix Fietkau132b1c32010-12-02 10:26:56 +01002508 hw->max_rates = 4;
Bruno Randolf76a9f6f2011-01-28 16:52:11 +09002509 hw->max_rate_tries = max(AR5K_INIT_RETRY_SHORT,
2510 AR5K_INIT_RETRY_LONG);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002511 }
2512
2513 hw->vif_data_size = sizeof(struct ath5k_vif);
2514
2515 /* Finish private driver data initialization */
2516 ret = ath5k_init(hw);
2517 if (ret)
2518 goto err_ah;
2519
Pavel Roskine0d687b2011-07-14 20:21:55 -04002520 ATH5K_INFO(ah, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
2521 ath5k_chip_name(AR5K_VERSION_MAC, ah->ah_mac_srev),
2522 ah->ah_mac_srev,
2523 ah->ah_phy_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002524
Pavel Roskine0d687b2011-07-14 20:21:55 -04002525 if (!ah->ah_single_chip) {
Felix Fietkau132b1c32010-12-02 10:26:56 +01002526 /* Single chip radio (!RF5111) */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002527 if (ah->ah_radio_5ghz_revision &&
2528 !ah->ah_radio_2ghz_revision) {
Felix Fietkau132b1c32010-12-02 10:26:56 +01002529 /* No 5GHz support -> report 2GHz radio */
2530 if (!test_bit(AR5K_MODE_11A,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002531 ah->ah_capabilities.cap_mode)) {
2532 ATH5K_INFO(ah, "RF%s 2GHz radio found (0x%x)\n",
Felix Fietkau132b1c32010-12-02 10:26:56 +01002533 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002534 ah->ah_radio_5ghz_revision),
2535 ah->ah_radio_5ghz_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002536 /* No 2GHz support (5110 and some
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04002537 * 5GHz only cards) -> report 5GHz radio */
Felix Fietkau132b1c32010-12-02 10:26:56 +01002538 } else if (!test_bit(AR5K_MODE_11B,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002539 ah->ah_capabilities.cap_mode)) {
2540 ATH5K_INFO(ah, "RF%s 5GHz radio found (0x%x)\n",
Felix Fietkau132b1c32010-12-02 10:26:56 +01002541 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002542 ah->ah_radio_5ghz_revision),
2543 ah->ah_radio_5ghz_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002544 /* Multiband radio */
2545 } else {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002546 ATH5K_INFO(ah, "RF%s multiband radio found"
Felix Fietkau132b1c32010-12-02 10:26:56 +01002547 " (0x%x)\n",
2548 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002549 ah->ah_radio_5ghz_revision),
2550 ah->ah_radio_5ghz_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002551 }
2552 }
2553 /* Multi chip radio (RF5111 - RF2111) ->
2554 * report both 2GHz/5GHz radios */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002555 else if (ah->ah_radio_5ghz_revision &&
2556 ah->ah_radio_2ghz_revision) {
2557 ATH5K_INFO(ah, "RF%s 5GHz radio found (0x%x)\n",
Felix Fietkau132b1c32010-12-02 10:26:56 +01002558 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002559 ah->ah_radio_5ghz_revision),
2560 ah->ah_radio_5ghz_revision);
2561 ATH5K_INFO(ah, "RF%s 2GHz radio found (0x%x)\n",
Felix Fietkau132b1c32010-12-02 10:26:56 +01002562 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002563 ah->ah_radio_2ghz_revision),
2564 ah->ah_radio_2ghz_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002565 }
2566 }
2567
Pavel Roskine0d687b2011-07-14 20:21:55 -04002568 ath5k_debug_init_device(ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002569
2570 /* ready to process interrupts */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002571 __clear_bit(ATH_STAT_INVALID, ah->status);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002572
2573 return 0;
2574err_ah:
Pavel Roskine0d687b2011-07-14 20:21:55 -04002575 ath5k_hw_deinit(ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002576err_irq:
Pavel Roskine0d687b2011-07-14 20:21:55 -04002577 free_irq(ah->irq, ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002578err:
2579 return ret;
2580}
2581
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002582static int
Pavel Roskine0d687b2011-07-14 20:21:55 -04002583ath5k_stop_locked(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002584{
Bob Copelandcec8db22009-07-04 12:59:51 -04002585
Pavel Roskine0d687b2011-07-14 20:21:55 -04002586 ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "invalid %u\n",
2587 test_bit(ATH_STAT_INVALID, ah->status));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002588
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002589 /*
Bob Copeland8a63fac2010-09-17 12:45:07 +09002590 * Shutdown the hardware and driver:
2591 * stop output from above
2592 * disable interrupts
2593 * turn off timers
2594 * turn off the radio
2595 * clear transmit machinery
2596 * clear receive machinery
2597 * drain and release tx queues
2598 * reclaim beacon resources
2599 * power down hardware
2600 *
2601 * Note that some of this work is not possible if the
2602 * hardware is gone (invalid).
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002603 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002604 ieee80211_stop_queues(ah->hw);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002605
Pavel Roskine0d687b2011-07-14 20:21:55 -04002606 if (!test_bit(ATH_STAT_INVALID, ah->status)) {
2607 ath5k_led_off(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002608 ath5k_hw_set_imr(ah, 0);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002609 synchronize_irq(ah->irq);
2610 ath5k_rx_stop(ah);
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02002611 ath5k_hw_dma_stop(ah);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002612 ath5k_drain_tx_buffs(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002613 ath5k_hw_phy_disable(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002614 }
2615
Bob Copeland8a63fac2010-09-17 12:45:07 +09002616 return 0;
2617}
2618
Pavel Roskinfabba042011-07-21 13:36:28 -04002619int ath5k_start(struct ieee80211_hw *hw)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002620{
Pavel Roskinfabba042011-07-21 13:36:28 -04002621 struct ath5k_hw *ah = hw->priv;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002622 struct ath_common *common = ath5k_hw_common(ah);
2623 int ret, i;
2624
Pavel Roskine0d687b2011-07-14 20:21:55 -04002625 mutex_lock(&ah->lock);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002626
Pavel Roskine0d687b2011-07-14 20:21:55 -04002627 ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "mode %d\n", ah->opmode);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002628
2629 /*
2630 * Stop anything previously setup. This is safe
2631 * no matter this is the first time through or not.
2632 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002633 ath5k_stop_locked(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002634
2635 /*
2636 * The basic interface to setting the hardware in a good
2637 * state is ``reset''. On return the hardware is known to
2638 * be powered up and with interrupts disabled. This must
2639 * be followed by initialization of the appropriate bits
2640 * and then setup of the interrupt mask.
2641 */
Karl Beldan675a0b02013-03-25 16:26:57 +01002642 ah->curchan = ah->hw->conf.chandef.chan;
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002643 ah->imask = AR5K_INT_RXOK
2644 | AR5K_INT_RXERR
2645 | AR5K_INT_RXEOL
2646 | AR5K_INT_RXORN
2647 | AR5K_INT_TXDESC
2648 | AR5K_INT_TXEOL
2649 | AR5K_INT_FATAL
2650 | AR5K_INT_GLOBAL
2651 | AR5K_INT_MIB;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002652
Pavel Roskine0d687b2011-07-14 20:21:55 -04002653 ret = ath5k_reset(ah, NULL, false);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002654 if (ret)
2655 goto done;
2656
Nick Kossifidis84e1e732011-11-25 20:40:27 +02002657 if (!ath5k_modparam_no_hw_rfkill_switch)
2658 ath5k_rfkill_hw_start(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002659
2660 /*
2661 * Reset the key cache since some parts do not reset the
2662 * contents on initial power up or resume from suspend.
2663 */
2664 for (i = 0; i < common->keymax; i++)
2665 ath_hw_keyreset(common, (u16) i);
2666
Nick Kossifidis61cde032010-11-23 21:12:23 +02002667 /* Use higher rates for acks instead of base
2668 * rate */
2669 ah->ah_ack_bitrate_high = true;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002670
Pavel Roskine0d687b2011-07-14 20:21:55 -04002671 for (i = 0; i < ARRAY_SIZE(ah->bslot); i++)
2672 ah->bslot[i] = NULL;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002673
Bob Copeland8a63fac2010-09-17 12:45:07 +09002674 ret = 0;
2675done:
2676 mmiowb();
Pavel Roskine0d687b2011-07-14 20:21:55 -04002677 mutex_unlock(&ah->lock);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002678
Pavel Roskine0d687b2011-07-14 20:21:55 -04002679 ieee80211_queue_delayed_work(ah->hw, &ah->tx_complete_work,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002680 msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
2681
Bob Copeland8a63fac2010-09-17 12:45:07 +09002682 return ret;
2683}
2684
Pavel Roskine0d687b2011-07-14 20:21:55 -04002685static void ath5k_stop_tasklets(struct ath5k_hw *ah)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002686{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002687 ah->rx_pending = false;
2688 ah->tx_pending = false;
2689 tasklet_kill(&ah->rxtq);
2690 tasklet_kill(&ah->txtq);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002691 tasklet_kill(&ah->beacontq);
2692 tasklet_kill(&ah->ani_tasklet);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002693}
2694
2695/*
2696 * Stop the device, grabbing the top-level lock to protect
2697 * against concurrent entry through ath5k_init (which can happen
2698 * if another thread does a system call and the thread doing the
2699 * stop is preempted).
2700 */
Pavel Roskinfabba042011-07-21 13:36:28 -04002701void ath5k_stop(struct ieee80211_hw *hw)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002702{
Pavel Roskinfabba042011-07-21 13:36:28 -04002703 struct ath5k_hw *ah = hw->priv;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002704 int ret;
2705
Pavel Roskine0d687b2011-07-14 20:21:55 -04002706 mutex_lock(&ah->lock);
2707 ret = ath5k_stop_locked(ah);
2708 if (ret == 0 && !test_bit(ATH_STAT_INVALID, ah->status)) {
Bob Copeland8a63fac2010-09-17 12:45:07 +09002709 /*
2710 * Don't set the card in full sleep mode!
2711 *
2712 * a) When the device is in this state it must be carefully
2713 * woken up or references to registers in the PCI clock
2714 * domain may freeze the bus (and system). This varies
2715 * by chip and is mostly an issue with newer parts
2716 * (madwifi sources mentioned srev >= 0x78) that go to
2717 * sleep more quickly.
2718 *
2719 * b) On older chips full sleep results a weird behaviour
2720 * during wakeup. I tested various cards with srev < 0x78
2721 * and they don't wake up after module reload, a second
2722 * module reload is needed to bring the card up again.
2723 *
2724 * Until we figure out what's going on don't enable
2725 * full chip reset on any chip (this is what Legacy HAL
2726 * and Sam's HAL do anyway). Instead Perform a full reset
2727 * on the device (same as initial state after attach) and
2728 * leave it idle (keep MAC/BB on warm reset) */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002729 ret = ath5k_hw_on_hold(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002730
Pavel Roskine0d687b2011-07-14 20:21:55 -04002731 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bob Copeland8a63fac2010-09-17 12:45:07 +09002732 "putting device to sleep\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002733 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002734
Bob Copeland8a63fac2010-09-17 12:45:07 +09002735 mmiowb();
Pavel Roskine0d687b2011-07-14 20:21:55 -04002736 mutex_unlock(&ah->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002737
Pavel Roskine0d687b2011-07-14 20:21:55 -04002738 ath5k_stop_tasklets(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002739
Pavel Roskine0d687b2011-07-14 20:21:55 -04002740 cancel_delayed_work_sync(&ah->tx_complete_work);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002741
Nick Kossifidis84e1e732011-11-25 20:40:27 +02002742 if (!ath5k_modparam_no_hw_rfkill_switch)
2743 ath5k_rfkill_hw_stop(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002744}
2745
Bob Copeland209d889b2009-05-07 08:09:08 -04002746/*
2747 * Reset the hardware. If chan is not NULL, then also pause rx/tx
2748 * and change to the given channel.
Bob Copeland5faaff72010-07-13 11:32:40 -04002749 *
Pavel Roskine0d687b2011-07-14 20:21:55 -04002750 * This should be called with ah->lock.
Bob Copeland209d889b2009-05-07 08:09:08 -04002751 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002752static int
Pavel Roskine0d687b2011-07-14 20:21:55 -04002753ath5k_reset(struct ath5k_hw *ah, struct ieee80211_channel *chan,
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02002754 bool skip_pcu)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002755{
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002756 struct ath_common *common = ath5k_hw_common(ah);
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002757 int ret, ani_mode;
Nick Kossifidisa99168e2011-06-02 03:09:48 +03002758 bool fast;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002759
Pavel Roskine0d687b2011-07-14 20:21:55 -04002760 ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002761
Bob Copeland450464d2010-07-13 11:32:41 -04002762 ath5k_hw_set_imr(ah, 0);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002763 synchronize_irq(ah->irq);
2764 ath5k_stop_tasklets(ah);
Bob Copeland450464d2010-07-13 11:32:41 -04002765
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002766 /* Save ani mode and disable ANI during
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002767 * reset. If we don't we might get false
2768 * PHY error interrupts. */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002769 ani_mode = ah->ani_state.ani_mode;
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002770 ath5k_ani_init(ah, ATH5K_ANI_MODE_OFF);
2771
Nick Kossifidis19252ec2010-12-03 06:05:19 +02002772 /* We are going to empty hw queues
2773 * so we should also free any remaining
2774 * tx buffers */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002775 ath5k_drain_tx_buffs(ah);
Bruno Randolf930a7622011-01-19 18:21:13 +09002776 if (chan)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002777 ah->curchan = chan;
Nick Kossifidisa99168e2011-06-02 03:09:48 +03002778
2779 fast = ((chan != NULL) && modparam_fastchanswitch) ? 1 : 0;
2780
Pavel Roskine0d687b2011-07-14 20:21:55 -04002781 ret = ath5k_hw_reset(ah, ah->opmode, ah->curchan, fast, skip_pcu);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002782 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002783 ATH5K_ERR(ah, "can't reset hardware (%d)\n", ret);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002784 goto err;
2785 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002786
Pavel Roskine0d687b2011-07-14 20:21:55 -04002787 ret = ath5k_rx_start(ah);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002788 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002789 ATH5K_ERR(ah, "can't start recv logic\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002790 goto err;
2791 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002792
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002793 ath5k_ani_init(ah, ani_mode);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002794
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002795 /*
2796 * Set calibration intervals
2797 *
2798 * Note: We don't need to run calibration imediately
2799 * since some initial calibration is done on reset
2800 * even for fast channel switching. Also on scanning
2801 * this will get set again and again and it won't get
2802 * executed unless we connect somewhere and spend some
2803 * time on the channel (that's what calibration needs
2804 * anyway to be accurate).
2805 */
2806 ah->ah_cal_next_full = jiffies +
2807 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
2808 ah->ah_cal_next_ani = jiffies +
2809 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
2810 ah->ah_cal_next_short = jiffies +
2811 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_SHORT);
2812
Bruno Randolf5dcc03f2010-12-02 19:12:31 +09002813 ewma_init(&ah->ah_beacon_rssi_avg, 1024, 8);
Bruno Randolfafe86282010-05-19 10:31:10 +09002814
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002815 /* clear survey data and cycle counters */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002816 memset(&ah->survey, 0, sizeof(ah->survey));
Bob Copelandbb007552010-12-26 12:10:05 -05002817 spin_lock_bh(&common->cc_lock);
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002818 ath_hw_cycle_counters_update(common);
2819 memset(&common->cc_survey, 0, sizeof(common->cc_survey));
2820 memset(&common->cc_ani, 0, sizeof(common->cc_ani));
Bob Copelandbb007552010-12-26 12:10:05 -05002821 spin_unlock_bh(&common->cc_lock);
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002822
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002823 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002824 * Change channels and update the h/w rate map if we're switching;
2825 * e.g. 11a to 11b/g.
2826 *
2827 * We may be doing a reset in response to an ioctl that changes the
2828 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002829 *
2830 * XXX needed?
2831 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002832/* ath5k_chan_change(ah, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002833
Pavel Roskine0d687b2011-07-14 20:21:55 -04002834 ath5k_beacon_config(ah);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002835 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002836
Pavel Roskine0d687b2011-07-14 20:21:55 -04002837 ieee80211_wake_queues(ah->hw);
Bruno Randolf397f3852010-05-19 10:30:49 +09002838
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002839 return 0;
2840err:
2841 return ret;
2842}
2843
Bob Copeland5faaff72010-07-13 11:32:40 -04002844static void ath5k_reset_work(struct work_struct *work)
2845{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002846 struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
Bob Copeland5faaff72010-07-13 11:32:40 -04002847 reset_work);
2848
Pavel Roskine0d687b2011-07-14 20:21:55 -04002849 mutex_lock(&ah->lock);
2850 ath5k_reset(ah, NULL, true);
2851 mutex_unlock(&ah->lock);
Bob Copeland5faaff72010-07-13 11:32:40 -04002852}
2853
Bill Pembertone829cf92012-12-03 09:56:28 -05002854static int
Felix Fietkau132b1c32010-12-02 10:26:56 +01002855ath5k_init(struct ieee80211_hw *hw)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002856{
Felix Fietkau132b1c32010-12-02 10:26:56 +01002857
Pavel Roskine0d687b2011-07-14 20:21:55 -04002858 struct ath5k_hw *ah = hw->priv;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002859 struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
Bruno Randolf925e0b02010-09-17 11:36:35 +09002860 struct ath5k_txq *txq;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002861 u8 mac[ETH_ALEN] = {};
2862 int ret;
2863
Bob Copeland8a63fac2010-09-17 12:45:07 +09002864
2865 /*
Bob Copeland8a63fac2010-09-17 12:45:07 +09002866 * Collect the channel list. The 802.11 layer
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04002867 * is responsible for filtering this list based
Bob Copeland8a63fac2010-09-17 12:45:07 +09002868 * on settings like the phy mode and regulatory
2869 * domain restrictions.
2870 */
2871 ret = ath5k_setup_bands(hw);
2872 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002873 ATH5K_ERR(ah, "can't get channels\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002874 goto err;
2875 }
2876
Bob Copeland8a63fac2010-09-17 12:45:07 +09002877 /*
2878 * Allocate tx+rx descriptors and populate the lists.
2879 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002880 ret = ath5k_desc_alloc(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002881 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002882 ATH5K_ERR(ah, "can't allocate descriptors\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002883 goto err;
2884 }
2885
2886 /*
2887 * Allocate hardware transmit queues: one queue for
2888 * beacon frames and one data queue for each QoS
2889 * priority. Note that hw functions handle resetting
2890 * these queues at the needed time.
2891 */
2892 ret = ath5k_beaconq_setup(ah);
2893 if (ret < 0) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002894 ATH5K_ERR(ah, "can't setup a beacon xmit queue\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002895 goto err_desc;
2896 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04002897 ah->bhalq = ret;
2898 ah->cabq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_CAB, 0);
2899 if (IS_ERR(ah->cabq)) {
2900 ATH5K_ERR(ah, "can't setup cab queue\n");
2901 ret = PTR_ERR(ah->cabq);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002902 goto err_bhal;
2903 }
2904
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002905 /* 5211 and 5212 usually support 10 queues but we better rely on the
2906 * capability information */
2907 if (ah->ah_capabilities.cap_queues.q_tx_num >= 6) {
2908 /* This order matches mac80211's queue priority, so we can
2909 * directly use the mac80211 queue number without any mapping */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002910 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VO);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002911 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002912 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002913 ret = PTR_ERR(txq);
2914 goto err_queues;
2915 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04002916 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VI);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002917 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002918 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002919 ret = PTR_ERR(txq);
2920 goto err_queues;
2921 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04002922 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002923 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002924 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002925 ret = PTR_ERR(txq);
2926 goto err_queues;
2927 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04002928 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002929 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002930 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002931 ret = PTR_ERR(txq);
2932 goto err_queues;
2933 }
2934 hw->queues = 4;
2935 } else {
2936 /* older hardware (5210) can only support one data queue */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002937 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002938 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002939 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002940 ret = PTR_ERR(txq);
2941 goto err_queues;
2942 }
2943 hw->queues = 1;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002944 }
2945
Pavel Roskine0d687b2011-07-14 20:21:55 -04002946 tasklet_init(&ah->rxtq, ath5k_tasklet_rx, (unsigned long)ah);
2947 tasklet_init(&ah->txtq, ath5k_tasklet_tx, (unsigned long)ah);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002948 tasklet_init(&ah->beacontq, ath5k_tasklet_beacon, (unsigned long)ah);
2949 tasklet_init(&ah->ani_tasklet, ath5k_tasklet_ani, (unsigned long)ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002950
Pavel Roskine0d687b2011-07-14 20:21:55 -04002951 INIT_WORK(&ah->reset_work, ath5k_reset_work);
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002952 INIT_WORK(&ah->calib_work, ath5k_calibrate_work);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002953 INIT_DELAYED_WORK(&ah->tx_complete_work, ath5k_tx_complete_poll_work);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002954
Felix Fietkaufa9bfd62011-04-13 21:56:44 +02002955 ret = ath5k_hw_common(ah)->bus_ops->eeprom_read_mac(ah, mac);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002956 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002957 ATH5K_ERR(ah, "unable to read address from EEPROM\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002958 goto err_queues;
2959 }
2960
2961 SET_IEEE80211_PERM_ADDR(hw, mac);
2962 /* All MAC address bits matter for ACKs */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002963 ath5k_update_bssid_mask_and_opmode(ah, NULL);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002964
2965 regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
2966 ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
2967 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002968 ATH5K_ERR(ah, "can't initialize regulatory system\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002969 goto err_queues;
2970 }
2971
2972 ret = ieee80211_register_hw(hw);
2973 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002974 ATH5K_ERR(ah, "can't register ieee80211 hw\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002975 goto err_queues;
2976 }
2977
2978 if (!ath_is_world_regd(regulatory))
2979 regulatory_hint(hw->wiphy, regulatory->alpha2);
2980
Pavel Roskine0d687b2011-07-14 20:21:55 -04002981 ath5k_init_leds(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002982
Pavel Roskine0d687b2011-07-14 20:21:55 -04002983 ath5k_sysfs_register(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002984
2985 return 0;
2986err_queues:
Pavel Roskine0d687b2011-07-14 20:21:55 -04002987 ath5k_txq_release(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002988err_bhal:
Pavel Roskine0d687b2011-07-14 20:21:55 -04002989 ath5k_hw_release_tx_queue(ah, ah->bhalq);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002990err_desc:
Pavel Roskine0d687b2011-07-14 20:21:55 -04002991 ath5k_desc_free(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002992err:
2993 return ret;
2994}
2995
Felix Fietkau132b1c32010-12-02 10:26:56 +01002996void
Pavel Roskinbb1f3ad2011-07-26 22:27:05 -04002997ath5k_deinit_ah(struct ath5k_hw *ah)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002998{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002999 struct ieee80211_hw *hw = ah->hw;
Bob Copeland8a63fac2010-09-17 12:45:07 +09003000
3001 /*
3002 * NB: the order of these is important:
3003 * o call the 802.11 layer before detaching ath5k_hw to
3004 * ensure callbacks into the driver to delete global
3005 * key cache entries can be handled
3006 * o reclaim the tx queue data structures after calling
3007 * the 802.11 layer as we'll get called back to reclaim
3008 * node state and potentially want to use them
3009 * o to cleanup the tx queues the hal is called, so detach
3010 * it last
3011 * XXX: ??? detach ath5k_hw ???
3012 * Other than that, it's straightforward...
3013 */
3014 ieee80211_unregister_hw(hw);
Pavel Roskine0d687b2011-07-14 20:21:55 -04003015 ath5k_desc_free(ah);
3016 ath5k_txq_release(ah);
3017 ath5k_hw_release_tx_queue(ah, ah->bhalq);
3018 ath5k_unregister_leds(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003019
Pavel Roskine0d687b2011-07-14 20:21:55 -04003020 ath5k_sysfs_unregister(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003021 /*
3022 * NB: can't reclaim these until after ieee80211_ifdetach
3023 * returns because we'll get called back to reclaim node
3024 * state and potentially want to use them.
3025 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04003026 ath5k_hw_deinit(ah);
3027 free_irq(ah->irq, ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003028}
3029
Bruno Randolfcd2c5482010-12-22 19:20:32 +09003030bool
Pavel Roskine0d687b2011-07-14 20:21:55 -04003031ath5k_any_vif_assoc(struct ath5k_hw *ah)
Ben Greearb1ae1ed2010-09-30 12:22:58 -07003032{
Ben Greeare4b0b322011-03-03 14:39:05 -08003033 struct ath5k_vif_iter_data iter_data;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07003034 iter_data.hw_macaddr = NULL;
3035 iter_data.any_assoc = false;
3036 iter_data.need_set_hw_addr = false;
3037 iter_data.found_active = true;
3038
Johannes Berg8b2c9822012-11-06 20:23:30 +01003039 ieee80211_iterate_active_interfaces_atomic(
3040 ah->hw, IEEE80211_IFACE_ITER_RESUME_ALL,
3041 ath5k_vif_iter, &iter_data);
Ben Greearb1ae1ed2010-09-30 12:22:58 -07003042 return iter_data.any_assoc;
3043}
3044
Bruno Randolfcd2c5482010-12-22 19:20:32 +09003045void
Pavel Roskinf5cbc8b2011-06-15 18:03:22 -04003046ath5k_set_beacon_filter(struct ieee80211_hw *hw, bool enable)
Martin Xu02969b32008-11-24 10:49:27 +08003047{
Pavel Roskine0d687b2011-07-14 20:21:55 -04003048 struct ath5k_hw *ah = hw->priv;
Martin Xu02969b32008-11-24 10:49:27 +08003049 u32 rfilt;
3050 rfilt = ath5k_hw_get_rx_filter(ah);
3051 if (enable)
3052 rfilt |= AR5K_RX_FILTER_BEACON;
3053 else
3054 rfilt &= ~AR5K_RX_FILTER_BEACON;
3055 ath5k_hw_set_rx_filter(ah, rfilt);
Pavel Roskine0d687b2011-07-14 20:21:55 -04003056 ah->filter_flags = rfilt;
Martin Xu02969b32008-11-24 10:49:27 +08003057}
Joe Perches227842d2012-03-18 17:30:53 -07003058
3059void _ath5k_printk(const struct ath5k_hw *ah, const char *level,
3060 const char *fmt, ...)
3061{
3062 struct va_format vaf;
3063 va_list args;
3064
3065 va_start(args, fmt);
3066
3067 vaf.fmt = fmt;
3068 vaf.va = &args;
3069
3070 if (ah && ah->hw)
3071 printk("%s" pr_fmt("%s: %pV"),
3072 level, wiphy_name(ah->hw->wiphy), &vaf);
3073 else
3074 printk("%s" pr_fmt("%pV"), level, &vaf);
3075
3076 va_end(args);
3077}