blob: 1cd3e47fd43f9e0dd5d7053fc82a750eaf409918 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053043#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020044
45#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053046#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020047
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020048#define DSI_CATCH_MISSING_TE
49
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020050struct dsi_reg { u16 idx; };
51
52#define DSI_REG(idx) ((const struct dsi_reg) { idx })
53
54#define DSI_SZ_REGS SZ_1K
55/* DSI Protocol Engine */
56
57#define DSI_REVISION DSI_REG(0x0000)
58#define DSI_SYSCONFIG DSI_REG(0x0010)
59#define DSI_SYSSTATUS DSI_REG(0x0014)
60#define DSI_IRQSTATUS DSI_REG(0x0018)
61#define DSI_IRQENABLE DSI_REG(0x001C)
62#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053063#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020064#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
65#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
66#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
67#define DSI_CLK_CTRL DSI_REG(0x0054)
68#define DSI_TIMING1 DSI_REG(0x0058)
69#define DSI_TIMING2 DSI_REG(0x005C)
70#define DSI_VM_TIMING1 DSI_REG(0x0060)
71#define DSI_VM_TIMING2 DSI_REG(0x0064)
72#define DSI_VM_TIMING3 DSI_REG(0x0068)
73#define DSI_CLK_TIMING DSI_REG(0x006C)
74#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
75#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
76#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
77#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
78#define DSI_VM_TIMING4 DSI_REG(0x0080)
79#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
80#define DSI_VM_TIMING5 DSI_REG(0x0088)
81#define DSI_VM_TIMING6 DSI_REG(0x008C)
82#define DSI_VM_TIMING7 DSI_REG(0x0090)
83#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
84#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
85#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
86#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
87#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
88#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
89#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
90#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
91
92/* DSIPHY_SCP */
93
94#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
95#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
96#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
97#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +030098#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020099
100/* DSI_PLL_CTRL_SCP */
101
102#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
103#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
104#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
105#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
106#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
107
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530108#define REG_GET(dsidev, idx, start, end) \
109 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200110
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530111#define REG_FLD_MOD(dsidev, idx, val, start, end) \
112 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200113
114/* Global interrupts */
115#define DSI_IRQ_VC0 (1 << 0)
116#define DSI_IRQ_VC1 (1 << 1)
117#define DSI_IRQ_VC2 (1 << 2)
118#define DSI_IRQ_VC3 (1 << 3)
119#define DSI_IRQ_WAKEUP (1 << 4)
120#define DSI_IRQ_RESYNC (1 << 5)
121#define DSI_IRQ_PLL_LOCK (1 << 7)
122#define DSI_IRQ_PLL_UNLOCK (1 << 8)
123#define DSI_IRQ_PLL_RECALL (1 << 9)
124#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
125#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
126#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
127#define DSI_IRQ_TE_TRIGGER (1 << 16)
128#define DSI_IRQ_ACK_TRIGGER (1 << 17)
129#define DSI_IRQ_SYNC_LOST (1 << 18)
130#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
131#define DSI_IRQ_TA_TIMEOUT (1 << 20)
132#define DSI_IRQ_ERROR_MASK \
133 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530134 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200135#define DSI_IRQ_CHANNEL_MASK 0xf
136
137/* Virtual channel interrupts */
138#define DSI_VC_IRQ_CS (1 << 0)
139#define DSI_VC_IRQ_ECC_CORR (1 << 1)
140#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
141#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
142#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
143#define DSI_VC_IRQ_BTA (1 << 5)
144#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
145#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
146#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
147#define DSI_VC_IRQ_ERROR_MASK \
148 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
149 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
150 DSI_VC_IRQ_FIFO_TX_UDF)
151
152/* ComplexIO interrupts */
153#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
154#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
155#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200156#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
157#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200158#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
159#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
160#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200161#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
162#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200163#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
164#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
165#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200166#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
167#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200168#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
169#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
170#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200171#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
172#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200173#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
174#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
175#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200179#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
180#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
181#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
182#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200183#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
184#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300185#define DSI_CIO_IRQ_ERROR_MASK \
186 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200187 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
188 DSI_CIO_IRQ_ERRSYNCESC5 | \
189 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
190 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
191 DSI_CIO_IRQ_ERRESC5 | \
192 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
193 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
194 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300195 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
196 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200197 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
198 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
199 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200200
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200201typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
202
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200203static int dsi_display_init_dispc(struct platform_device *dsidev,
204 struct omap_overlay_manager *mgr);
205static void dsi_display_uninit_dispc(struct platform_device *dsidev,
206 struct omap_overlay_manager *mgr);
207
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300208static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
209
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200210#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300211#define DSI_MAX_NR_LANES 5
212
213enum dsi_lane_function {
214 DSI_LANE_UNUSED = 0,
215 DSI_LANE_CLK,
216 DSI_LANE_DATA1,
217 DSI_LANE_DATA2,
218 DSI_LANE_DATA3,
219 DSI_LANE_DATA4,
220};
221
222struct dsi_lane_config {
223 enum dsi_lane_function function;
224 u8 polarity;
225};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200226
227struct dsi_isr_data {
228 omap_dsi_isr_t isr;
229 void *arg;
230 u32 mask;
231};
232
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200233enum fifo_size {
234 DSI_FIFO_SIZE_0 = 0,
235 DSI_FIFO_SIZE_32 = 1,
236 DSI_FIFO_SIZE_64 = 2,
237 DSI_FIFO_SIZE_96 = 3,
238 DSI_FIFO_SIZE_128 = 4,
239};
240
Archit Tanejad6049142011-08-22 11:58:08 +0530241enum dsi_vc_source {
242 DSI_VC_SOURCE_L4 = 0,
243 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200244};
245
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200246struct dsi_irq_stats {
247 unsigned long last_reset;
248 unsigned irq_count;
249 unsigned dsi_irqs[32];
250 unsigned vc_irqs[4][32];
251 unsigned cio_irqs[32];
252};
253
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200254struct dsi_isr_tables {
255 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
256 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
257 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
258};
259
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200260struct dsi_clk_calc_ctx {
261 struct platform_device *dsidev;
262
263 /* inputs */
264
265 const struct omap_dss_dsi_config *config;
266
267 unsigned long req_pck_min, req_pck_nom, req_pck_max;
268
269 /* outputs */
270
271 struct dsi_clock_info dsi_cinfo;
272 struct dispc_clock_info dispc_cinfo;
273
274 struct omap_video_timings dispc_vm;
275 struct omap_dss_dsi_videomode_timings dsi_vm;
276};
277
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530278struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000279 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200280 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300281
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200282 int module_id;
283
archit tanejaaffe3602011-02-23 08:41:03 +0000284 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200285
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300286 struct clk *dss_clk;
287 struct clk *sys_clk;
288
Tomi Valkeinena0d269e2012-11-27 17:05:54 +0200289 struct dispc_clock_info user_dispc_cinfo;
290 struct dsi_clock_info user_dsi_cinfo;
291
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200292 struct dsi_clock_info current_cinfo;
293
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300294 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200295 struct regulator *vdds_dsi_reg;
296
297 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530298 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200299 struct omap_dss_device *dssdev;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +0300300 enum fifo_size tx_fifo_size;
301 enum fifo_size rx_fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530302 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200303 } vc[4];
304
305 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200306 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200307
308 unsigned pll_locked;
309
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200310 spinlock_t irq_lock;
311 struct dsi_isr_tables isr_tables;
312 /* space for a copy used by the interrupt handler */
313 struct dsi_isr_tables isr_tables_copy;
314
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200315 int update_channel;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300316#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200317 unsigned update_bytes;
318#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200319
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200320 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300321 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200322
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200323 void (*framedone_callback)(int, void *);
324 void *framedone_data;
325
326 struct delayed_work framedone_timeout_work;
327
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200328#ifdef DSI_CATCH_MISSING_TE
329 struct timer_list te_timer;
330#endif
331
332 unsigned long cache_req_pck;
333 unsigned long cache_clk_freq;
334 struct dsi_clock_info cache_cinfo;
335
336 u32 errors;
337 spinlock_t errors_lock;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300338#ifdef DSI_PERF_MEASURE
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200339 ktime_t perf_setup_time;
340 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200341#endif
342 int debug_read;
343 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200344
345#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
346 spinlock_t irq_stats_lock;
347 struct dsi_irq_stats irq_stats;
348#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500349 /* DSI PLL Parameter Ranges */
350 unsigned long regm_max, regn_max;
351 unsigned long regm_dispc_max, regm_dsi_max;
352 unsigned long fint_min, fint_max;
353 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300354
Tomi Valkeinend9820852011-10-12 15:05:59 +0300355 unsigned num_lanes_supported;
Tomi Valkeinen99322572013-03-05 10:37:02 +0200356 unsigned line_buffer_size;
Archit Taneja75d72472011-05-16 15:17:08 +0530357
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300358 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
359 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300360
361 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530362
363 struct dss_lcd_mgr_config mgr_config;
Archit Tanejae67458a2012-08-13 14:17:30 +0530364 struct omap_video_timings timings;
Archit Taneja02c39602012-08-10 15:01:33 +0530365 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530366 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530367 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Taneja81b87f52012-09-26 16:30:49 +0530368
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300369 struct omap_dss_device output;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530370};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200371
Archit Taneja2e868db2011-05-12 17:26:28 +0530372struct dsi_packet_sent_handler_data {
373 struct platform_device *dsidev;
374 struct completion *completion;
375};
376
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300377#ifdef DSI_PERF_MEASURE
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030378static bool dsi_perf;
379module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200380#endif
381
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530382static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
383{
384 return dev_get_drvdata(&dsidev->dev);
385}
386
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530387static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
388{
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300389 return to_platform_device(dssdev->dev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530390}
391
392struct platform_device *dsi_get_dsidev_from_id(int module)
393{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300394 struct omap_dss_device *out;
Archit Taneja400e65d2012-07-04 13:48:34 +0530395 enum omap_dss_output_id id;
396
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300397 switch (module) {
398 case 0:
399 id = OMAP_DSS_OUTPUT_DSI1;
400 break;
401 case 1:
402 id = OMAP_DSS_OUTPUT_DSI2;
403 break;
404 default:
405 return NULL;
406 }
Archit Taneja400e65d2012-07-04 13:48:34 +0530407
408 out = omap_dss_get_output(id);
409
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300410 return out ? to_platform_device(out->dev) : NULL;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530411}
412
413static inline void dsi_write_reg(struct platform_device *dsidev,
414 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200415{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530416 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
417
418 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200419}
420
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530421static inline u32 dsi_read_reg(struct platform_device *dsidev,
422 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200423{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530424 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
425
426 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200427}
428
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300429static void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200430{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530431 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
432 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
433
434 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200435}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200436
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300437static void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200438{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530439 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
440 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
441
442 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200443}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200444
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530445static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200446{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530447 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
448
449 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200450}
451
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200452static void dsi_completion_handler(void *data, u32 mask)
453{
454 complete((struct completion *)data);
455}
456
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530457static inline int wait_for_bit_change(struct platform_device *dsidev,
458 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200459{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300460 unsigned long timeout;
461 ktime_t wait;
462 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200463
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300464 /* first busyloop to see if the bit changes right away */
465 t = 100;
466 while (t-- > 0) {
467 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
468 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200469 }
470
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300471 /* then loop for 500ms, sleeping for 1ms in between */
472 timeout = jiffies + msecs_to_jiffies(500);
473 while (time_before(jiffies, timeout)) {
474 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
475 return value;
476
477 wait = ns_to_ktime(1000 * 1000);
478 set_current_state(TASK_UNINTERRUPTIBLE);
479 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
480 }
481
482 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200483}
484
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530485u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
486{
487 switch (fmt) {
488 case OMAP_DSS_DSI_FMT_RGB888:
489 case OMAP_DSS_DSI_FMT_RGB666:
490 return 24;
491 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
492 return 18;
493 case OMAP_DSS_DSI_FMT_RGB565:
494 return 16;
495 default:
496 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300497 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530498 }
499}
500
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300501#ifdef DSI_PERF_MEASURE
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530502static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200503{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530504 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
505 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200506}
507
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530508static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200509{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530510 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
511 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200512}
513
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530514static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200515{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530516 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200517 ktime_t t, setup_time, trans_time;
518 u32 total_bytes;
519 u32 setup_us, trans_us, total_us;
520
521 if (!dsi_perf)
522 return;
523
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200524 t = ktime_get();
525
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530526 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200527 setup_us = (u32)ktime_to_us(setup_time);
528 if (setup_us == 0)
529 setup_us = 1;
530
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530531 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200532 trans_us = (u32)ktime_to_us(trans_time);
533 if (trans_us == 0)
534 trans_us = 1;
535
536 total_us = setup_us + trans_us;
537
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200538 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200539
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200540 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
541 "%u bytes, %u kbytes/sec\n",
542 name,
543 setup_us,
544 trans_us,
545 total_us,
546 1000*1000 / total_us,
547 total_bytes,
548 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200549}
550#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300551static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
552{
553}
554
555static inline void dsi_perf_mark_start(struct platform_device *dsidev)
556{
557}
558
559static inline void dsi_perf_show(struct platform_device *dsidev,
560 const char *name)
561{
562}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200563#endif
564
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530565static int verbose_irq;
566
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200567static void print_irq_status(u32 status)
568{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200569 if (status == 0)
570 return;
571
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530572 if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200573 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200574
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530575#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""
576
577 pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
578 status,
579 verbose_irq ? PIS(VC0) : "",
580 verbose_irq ? PIS(VC1) : "",
581 verbose_irq ? PIS(VC2) : "",
582 verbose_irq ? PIS(VC3) : "",
583 PIS(WAKEUP),
584 PIS(RESYNC),
585 PIS(PLL_LOCK),
586 PIS(PLL_UNLOCK),
587 PIS(PLL_RECALL),
588 PIS(COMPLEXIO_ERR),
589 PIS(HS_TX_TIMEOUT),
590 PIS(LP_RX_TIMEOUT),
591 PIS(TE_TRIGGER),
592 PIS(ACK_TRIGGER),
593 PIS(SYNC_LOST),
594 PIS(LDO_POWER_GOOD),
595 PIS(TA_TIMEOUT));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200596#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200597}
598
599static void print_irq_status_vc(int channel, u32 status)
600{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200601 if (status == 0)
602 return;
603
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530604 if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200605 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200606
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530607#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""
608
609 pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
610 channel,
611 status,
612 PIS(CS),
613 PIS(ECC_CORR),
614 PIS(ECC_NO_CORR),
615 verbose_irq ? PIS(PACKET_SENT) : "",
616 PIS(BTA),
617 PIS(FIFO_TX_OVF),
618 PIS(FIFO_RX_OVF),
619 PIS(FIFO_TX_UDF),
620 PIS(PP_BUSY_CHANGE));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200621#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200622}
623
624static void print_irq_status_cio(u32 status)
625{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200626 if (status == 0)
627 return;
628
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530629#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200630
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530631 pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
632 status,
633 PIS(ERRSYNCESC1),
634 PIS(ERRSYNCESC2),
635 PIS(ERRSYNCESC3),
636 PIS(ERRESC1),
637 PIS(ERRESC2),
638 PIS(ERRESC3),
639 PIS(ERRCONTROL1),
640 PIS(ERRCONTROL2),
641 PIS(ERRCONTROL3),
642 PIS(STATEULPS1),
643 PIS(STATEULPS2),
644 PIS(STATEULPS3),
645 PIS(ERRCONTENTIONLP0_1),
646 PIS(ERRCONTENTIONLP1_1),
647 PIS(ERRCONTENTIONLP0_2),
648 PIS(ERRCONTENTIONLP1_2),
649 PIS(ERRCONTENTIONLP0_3),
650 PIS(ERRCONTENTIONLP1_3),
651 PIS(ULPSACTIVENOT_ALL0),
652 PIS(ULPSACTIVENOT_ALL1));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200653#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200654}
655
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200656#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530657static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
658 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200659{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530660 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200661 int i;
662
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530663 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200664
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530665 dsi->irq_stats.irq_count++;
666 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200667
668 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530669 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200670
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530671 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200672
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530673 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200674}
675#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530676#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200677#endif
678
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200679static int debug_irq;
680
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530681static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
682 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200683{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530684 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200685 int i;
686
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200687 if (irqstatus & DSI_IRQ_ERROR_MASK) {
688 DSSERR("DSI error, irqstatus %x\n", irqstatus);
689 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530690 spin_lock(&dsi->errors_lock);
691 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
692 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200693 } else if (debug_irq) {
694 print_irq_status(irqstatus);
695 }
696
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200697 for (i = 0; i < 4; ++i) {
698 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
699 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
700 i, vcstatus[i]);
701 print_irq_status_vc(i, vcstatus[i]);
702 } else if (debug_irq) {
703 print_irq_status_vc(i, vcstatus[i]);
704 }
705 }
706
707 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
708 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
709 print_irq_status_cio(ciostatus);
710 } else if (debug_irq) {
711 print_irq_status_cio(ciostatus);
712 }
713}
714
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200715static void dsi_call_isrs(struct dsi_isr_data *isr_array,
716 unsigned isr_array_size, u32 irqstatus)
717{
718 struct dsi_isr_data *isr_data;
719 int i;
720
721 for (i = 0; i < isr_array_size; i++) {
722 isr_data = &isr_array[i];
723 if (isr_data->isr && isr_data->mask & irqstatus)
724 isr_data->isr(isr_data->arg, irqstatus);
725 }
726}
727
728static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
729 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
730{
731 int i;
732
733 dsi_call_isrs(isr_tables->isr_table,
734 ARRAY_SIZE(isr_tables->isr_table),
735 irqstatus);
736
737 for (i = 0; i < 4; ++i) {
738 if (vcstatus[i] == 0)
739 continue;
740 dsi_call_isrs(isr_tables->isr_table_vc[i],
741 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
742 vcstatus[i]);
743 }
744
745 if (ciostatus != 0)
746 dsi_call_isrs(isr_tables->isr_table_cio,
747 ARRAY_SIZE(isr_tables->isr_table_cio),
748 ciostatus);
749}
750
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200751static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
752{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530753 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530754 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200755 u32 irqstatus, vcstatus[4], ciostatus;
756 int i;
757
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530758 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530759 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530760
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530761 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200762
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530763 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200764
765 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200766 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530767 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200768 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200769 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200770
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530771 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200772 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530773 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200774
775 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200776 if ((irqstatus & (1 << i)) == 0) {
777 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200778 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300779 }
780
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530781 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200782
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530783 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200784 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530785 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200786 }
787
788 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530789 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200790
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530791 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200792 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530793 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200794 } else {
795 ciostatus = 0;
796 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200797
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200798#ifdef DSI_CATCH_MISSING_TE
799 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530800 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200801#endif
802
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200803 /* make a copy and unlock, so that isrs can unregister
804 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530805 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
806 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200807
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530808 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200809
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530810 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200811
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530812 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200813
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530814 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200815
archit tanejaaffe3602011-02-23 08:41:03 +0000816 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200817}
818
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530819/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530820static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
821 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200822 unsigned isr_array_size, u32 default_mask,
823 const struct dsi_reg enable_reg,
824 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200825{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200826 struct dsi_isr_data *isr_data;
827 u32 mask;
828 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200829 int i;
830
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200831 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200832
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200833 for (i = 0; i < isr_array_size; i++) {
834 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200835
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200836 if (isr_data->isr == NULL)
837 continue;
838
839 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200840 }
841
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530842 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200843 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530844 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
845 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200846
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200847 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530848 dsi_read_reg(dsidev, enable_reg);
849 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200850}
851
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530852/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530853static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200854{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530855 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200856 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200857#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200858 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200859#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530860 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
861 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200862 DSI_IRQENABLE, DSI_IRQSTATUS);
863}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200864
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530865/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530866static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200867{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530868 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
869
870 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
871 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200872 DSI_VC_IRQ_ERROR_MASK,
873 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
874}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200875
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530876/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530877static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200878{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530879 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
880
881 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
882 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200883 DSI_CIO_IRQ_ERROR_MASK,
884 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
885}
886
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530887static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200888{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530889 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200890 unsigned long flags;
891 int vc;
892
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530893 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200894
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530895 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200896
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530897 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200898 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530899 _omap_dsi_set_irqs_vc(dsidev, vc);
900 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200901
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530902 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200903}
904
905static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
906 struct dsi_isr_data *isr_array, unsigned isr_array_size)
907{
908 struct dsi_isr_data *isr_data;
909 int free_idx;
910 int i;
911
912 BUG_ON(isr == NULL);
913
914 /* check for duplicate entry and find a free slot */
915 free_idx = -1;
916 for (i = 0; i < isr_array_size; i++) {
917 isr_data = &isr_array[i];
918
919 if (isr_data->isr == isr && isr_data->arg == arg &&
920 isr_data->mask == mask) {
921 return -EINVAL;
922 }
923
924 if (isr_data->isr == NULL && free_idx == -1)
925 free_idx = i;
926 }
927
928 if (free_idx == -1)
929 return -EBUSY;
930
931 isr_data = &isr_array[free_idx];
932 isr_data->isr = isr;
933 isr_data->arg = arg;
934 isr_data->mask = mask;
935
936 return 0;
937}
938
939static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
940 struct dsi_isr_data *isr_array, unsigned isr_array_size)
941{
942 struct dsi_isr_data *isr_data;
943 int i;
944
945 for (i = 0; i < isr_array_size; i++) {
946 isr_data = &isr_array[i];
947 if (isr_data->isr != isr || isr_data->arg != arg ||
948 isr_data->mask != mask)
949 continue;
950
951 isr_data->isr = NULL;
952 isr_data->arg = NULL;
953 isr_data->mask = 0;
954
955 return 0;
956 }
957
958 return -EINVAL;
959}
960
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530961static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
962 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200963{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530964 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200965 unsigned long flags;
966 int r;
967
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530968 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200969
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530970 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
971 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200972
973 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530974 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200975
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530976 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200977
978 return r;
979}
980
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530981static int dsi_unregister_isr(struct platform_device *dsidev,
982 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200983{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530984 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200985 unsigned long flags;
986 int r;
987
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530988 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200989
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530990 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
991 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200992
993 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530994 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200995
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530996 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200997
998 return r;
999}
1000
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301001static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
1002 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001003{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301004 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001005 unsigned long flags;
1006 int r;
1007
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301008 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001009
1010 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301011 dsi->isr_tables.isr_table_vc[channel],
1012 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001013
1014 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301015 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001016
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301017 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001018
1019 return r;
1020}
1021
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301022static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
1023 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001024{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301025 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001026 unsigned long flags;
1027 int r;
1028
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301029 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001030
1031 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301032 dsi->isr_tables.isr_table_vc[channel],
1033 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001034
1035 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301036 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001037
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301038 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001039
1040 return r;
1041}
1042
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301043static int dsi_register_isr_cio(struct platform_device *dsidev,
1044 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001045{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301046 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001047 unsigned long flags;
1048 int r;
1049
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301050 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001051
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301052 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1053 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001054
1055 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301056 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001057
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301058 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001059
1060 return r;
1061}
1062
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301063static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1064 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001065{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301066 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001067 unsigned long flags;
1068 int r;
1069
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301070 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001071
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301072 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1073 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001074
1075 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301076 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001077
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301078 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001079
1080 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001081}
1082
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301083static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001084{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301085 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001086 unsigned long flags;
1087 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301088 spin_lock_irqsave(&dsi->errors_lock, flags);
1089 e = dsi->errors;
1090 dsi->errors = 0;
1091 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001092 return e;
1093}
1094
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001095int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001096{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001097 int r;
1098 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1099
1100 DSSDBG("dsi_runtime_get\n");
1101
1102 r = pm_runtime_get_sync(&dsi->pdev->dev);
1103 WARN_ON(r < 0);
1104 return r < 0 ? r : 0;
1105}
1106
1107void dsi_runtime_put(struct platform_device *dsidev)
1108{
1109 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1110 int r;
1111
1112 DSSDBG("dsi_runtime_put\n");
1113
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001114 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001115 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001116}
1117
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001118static int dsi_regulator_init(struct platform_device *dsidev)
1119{
1120 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1121 struct regulator *vdds_dsi;
1122
1123 if (dsi->vdds_dsi_reg != NULL)
1124 return 0;
1125
1126 vdds_dsi = devm_regulator_get(&dsi->pdev->dev, "vdds_dsi");
1127
1128 /* DT HACK: try VCXIO to make omapdss work for o4 sdp/panda */
1129 if (IS_ERR(vdds_dsi))
1130 vdds_dsi = devm_regulator_get(&dsi->pdev->dev, "VCXIO");
1131
1132 if (IS_ERR(vdds_dsi)) {
1133 DSSERR("can't get VDDS_DSI regulator\n");
1134 return PTR_ERR(vdds_dsi);
1135 }
1136
1137 dsi->vdds_dsi_reg = vdds_dsi;
1138
1139 return 0;
1140}
1141
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001142/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301143static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1144 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001145{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301146 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1147
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001148 if (enable)
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301149 clk_prepare_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001150 else
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301151 clk_disable_unprepare(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001152
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301153 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301154 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001155 DSSERR("cannot lock PLL when enabling clocks\n");
1156 }
1157}
1158
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301159static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001160{
1161 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001162 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001163
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001164 /* A dummy read using the SCP interface to any DSIPHY register is
1165 * required after DSIPHY reset to complete the reset of the DSI complex
1166 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301167 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001168
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001169 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1170 b0 = 28;
1171 b1 = 27;
1172 b2 = 26;
1173 } else {
1174 b0 = 24;
1175 b1 = 25;
1176 b2 = 26;
1177 }
1178
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05301179#define DSI_FLD_GET(fld, start, end)\
1180 FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)
1181
1182 pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
1183 DSI_FLD_GET(PLL_STATUS, 0, 0),
1184 DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
1185 DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
1186 DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
1187 DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
1188 DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
1189 DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
1190 DSI_FLD_GET(DSIPHY_CFG5, 31, 31));
1191
1192#undef DSI_FLD_GET
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001193}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001194
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301195static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001196{
1197 DSSDBG("dsi_if_enable(%d)\n", enable);
1198
1199 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301200 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001201
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301202 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001203 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1204 return -EIO;
1205 }
1206
1207 return 0;
1208}
1209
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301210unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001211{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301212 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1213
1214 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001215}
1216
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301217static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001218{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301219 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1220
1221 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001222}
1223
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301224static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001225{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301226 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1227
1228 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001229}
1230
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301231static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001232{
1233 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001234 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001235
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001236 if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301237 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001238 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001239 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301240 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301241 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001242 }
1243
1244 return r;
1245}
1246
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001247static int dsi_lp_clock_calc(struct dsi_clock_info *cinfo,
1248 unsigned long lp_clk_min, unsigned long lp_clk_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001249{
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001250 unsigned long dsi_fclk = cinfo->dsi_pll_hsdiv_dsi_clk;
1251 unsigned lp_clk_div;
1252 unsigned long lp_clk;
1253
1254 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk_max * 2);
1255 lp_clk = dsi_fclk / 2 / lp_clk_div;
1256
1257 if (lp_clk < lp_clk_min || lp_clk > lp_clk_max)
1258 return -EINVAL;
1259
1260 cinfo->lp_clk_div = lp_clk_div;
1261 cinfo->lp_clk = lp_clk;
1262
1263 return 0;
1264}
1265
Tomi Valkeinen57612172012-11-27 17:32:36 +02001266static int dsi_set_lp_clk_divisor(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001267{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301268 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001269 unsigned long dsi_fclk;
1270 unsigned lp_clk_div;
1271 unsigned long lp_clk;
1272
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02001273 lp_clk_div = dsi->user_dsi_cinfo.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001274
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301275 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001276 return -EINVAL;
1277
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301278 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001279
1280 lp_clk = dsi_fclk / 2 / lp_clk_div;
1281
1282 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301283 dsi->current_cinfo.lp_clk = lp_clk;
1284 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001285
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301286 /* LP_CLK_DIVISOR */
1287 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001288
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301289 /* LP_RX_SYNCHRO_ENABLE */
1290 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001291
1292 return 0;
1293}
1294
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301295static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001296{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301297 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1298
1299 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301300 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001301}
1302
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301303static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001304{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301305 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1306
1307 WARN_ON(dsi->scp_clk_refcount == 0);
1308 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301309 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001310}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001311
1312enum dsi_pll_power_state {
1313 DSI_PLL_POWER_OFF = 0x0,
1314 DSI_PLL_POWER_ON_HSCLK = 0x1,
1315 DSI_PLL_POWER_ON_ALL = 0x2,
1316 DSI_PLL_POWER_ON_DIV = 0x3,
1317};
1318
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301319static int dsi_pll_power(struct platform_device *dsidev,
1320 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001321{
1322 int t = 0;
1323
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001324 /* DSI-PLL power command 0x3 is not working */
1325 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1326 state == DSI_PLL_POWER_ON_DIV)
1327 state = DSI_PLL_POWER_ON_ALL;
1328
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301329 /* PLL_PWR_CMD */
1330 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001331
1332 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301333 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001334 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001335 DSSERR("Failed to set DSI PLL power mode to %d\n",
1336 state);
1337 return -ENODEV;
1338 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001339 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001340 }
1341
1342 return 0;
1343}
1344
Tomi Valkeinen72658f02013-03-05 16:39:00 +02001345unsigned long dsi_get_pll_clkin(struct platform_device *dsidev)
1346{
1347 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1348 return clk_get_rate(dsi->sys_clk);
1349}
1350
1351bool dsi_hsdiv_calc(struct platform_device *dsidev, unsigned long pll,
1352 unsigned long out_min, dsi_hsdiv_calc_func func, void *data)
1353{
1354 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1355 int regm, regm_start, regm_stop;
1356 unsigned long out_max;
1357 unsigned long out;
1358
1359 out_min = out_min ? out_min : 1;
1360 out_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
1361
1362 regm_start = max(DIV_ROUND_UP(pll, out_max), 1ul);
1363 regm_stop = min(pll / out_min, dsi->regm_dispc_max);
1364
1365 for (regm = regm_start; regm <= regm_stop; ++regm) {
1366 out = pll / regm;
1367
1368 if (func(regm, out, data))
1369 return true;
1370 }
1371
1372 return false;
1373}
1374
1375bool dsi_pll_calc(struct platform_device *dsidev, unsigned long clkin,
1376 unsigned long pll_min, unsigned long pll_max,
1377 dsi_pll_calc_func func, void *data)
1378{
1379 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1380 int regn, regn_start, regn_stop;
1381 int regm, regm_start, regm_stop;
1382 unsigned long fint, pll;
1383 const unsigned long pll_hw_max = 1800000000;
1384 unsigned long fint_hw_min, fint_hw_max;
1385
1386 fint_hw_min = dsi->fint_min;
1387 fint_hw_max = dsi->fint_max;
1388
1389 regn_start = max(DIV_ROUND_UP(clkin, fint_hw_max), 1ul);
1390 regn_stop = min(clkin / fint_hw_min, dsi->regn_max);
1391
1392 pll_max = pll_max ? pll_max : ULONG_MAX;
1393
1394 for (regn = regn_start; regn <= regn_stop; ++regn) {
1395 fint = clkin / regn;
1396
1397 regm_start = max(DIV_ROUND_UP(DIV_ROUND_UP(pll_min, fint), 2),
1398 1ul);
1399 regm_stop = min3(pll_max / fint / 2,
1400 pll_hw_max / fint / 2,
1401 dsi->regm_max);
1402
1403 for (regm = regm_start; regm <= regm_stop; ++regm) {
1404 pll = 2 * regm * fint;
1405
1406 if (func(regn, regm, fint, pll, data))
1407 return true;
1408 }
1409 }
1410
1411 return false;
1412}
1413
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001414/* calculate clock rates using dividers in cinfo */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001415static int dsi_calc_clock_rates(struct platform_device *dsidev,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001416 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001417{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301418 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1419
1420 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001421 return -EINVAL;
1422
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301423 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001424 return -EINVAL;
1425
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301426 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001427 return -EINVAL;
1428
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301429 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001430 return -EINVAL;
1431
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001432 cinfo->clkin = clk_get_rate(dsi->sys_clk);
1433 cinfo->fint = cinfo->clkin / cinfo->regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001434
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301435 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001436 return -EINVAL;
1437
1438 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1439
1440 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1441 return -EINVAL;
1442
Archit Taneja1bb47832011-02-24 14:17:30 +05301443 if (cinfo->regm_dispc > 0)
1444 cinfo->dsi_pll_hsdiv_dispc_clk =
1445 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001446 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301447 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001448
Archit Taneja1bb47832011-02-24 14:17:30 +05301449 if (cinfo->regm_dsi > 0)
1450 cinfo->dsi_pll_hsdiv_dsi_clk =
1451 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001452 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301453 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001454
1455 return 0;
1456}
1457
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001458static void dsi_pll_calc_dsi_fck(struct dsi_clock_info *cinfo)
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001459{
1460 unsigned long max_dsi_fck;
1461
1462 max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);
1463
1464 cinfo->regm_dsi = DIV_ROUND_UP(cinfo->clkin4ddr, max_dsi_fck);
1465 cinfo->dsi_pll_hsdiv_dsi_clk = cinfo->clkin4ddr / cinfo->regm_dsi;
1466}
1467
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301468int dsi_pll_set_clock_div(struct platform_device *dsidev,
1469 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001470{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301471 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001472 int r = 0;
1473 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001474 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001475 u8 regn_start, regn_end, regm_start, regm_end;
1476 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001477
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05301478 DSSDBG("DSI PLL clock config starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001479
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001480 dsi->current_cinfo.clkin = cinfo->clkin;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301481 dsi->current_cinfo.fint = cinfo->fint;
1482 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1483 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301484 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301485 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301486 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001487
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301488 dsi->current_cinfo.regn = cinfo->regn;
1489 dsi->current_cinfo.regm = cinfo->regm;
1490 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1491 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001492
1493 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1494
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001495 DSSDBG("clkin rate %ld\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001496
1497 /* DSIPHY == CLKIN4DDR */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001498 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001499 cinfo->regm,
1500 cinfo->regn,
1501 cinfo->clkin,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001502 cinfo->clkin4ddr);
1503
1504 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1505 cinfo->clkin4ddr / 1000 / 1000 / 2);
1506
1507 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1508
Archit Taneja1bb47832011-02-24 14:17:30 +05301509 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301510 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1511 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301512 cinfo->dsi_pll_hsdiv_dispc_clk);
1513 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301514 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1515 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301516 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001517
Taneja, Archit49641112011-03-14 23:28:23 -05001518 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1519 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1520 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1521 &regm_dispc_end);
1522 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1523 &regm_dsi_end);
1524
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301525 /* DSI_PLL_AUTOMODE = manual */
1526 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001527
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301528 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001529 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001530 /* DSI_PLL_REGN */
1531 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1532 /* DSI_PLL_REGM */
1533 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1534 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301535 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001536 regm_dispc_start, regm_dispc_end);
1537 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301538 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001539 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301540 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001541
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301542 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001543
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001544 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
1545
Archit Taneja9613c022011-03-22 06:33:36 -05001546 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1547 f = cinfo->fint < 1000000 ? 0x3 :
1548 cinfo->fint < 1250000 ? 0x4 :
1549 cinfo->fint < 1500000 ? 0x5 :
1550 cinfo->fint < 1750000 ? 0x6 :
1551 0x7;
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001552
1553 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
1554 } else if (dss_has_feature(FEAT_DSI_PLL_SELFREQDCO)) {
1555 f = cinfo->clkin4ddr < 1000000000 ? 0x2 : 0x4;
1556
1557 l = FLD_MOD(l, f, 4, 1); /* PLL_SELFREQDCO */
Archit Taneja9613c022011-03-22 06:33:36 -05001558 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001559
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001560 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1561 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1562 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Tomi Valkeinen6d446102012-08-22 16:00:40 +03001563 if (dss_has_feature(FEAT_DSI_PLL_REFSEL))
1564 l = FLD_MOD(l, 3, 22, 21); /* REF_SYSCLK = sysclk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301565 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001566
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301567 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001568
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301569 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001570 DSSERR("dsi pll go bit not going down.\n");
1571 r = -EIO;
1572 goto err;
1573 }
1574
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301575 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001576 DSSERR("cannot lock PLL\n");
1577 r = -EIO;
1578 goto err;
1579 }
1580
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301581 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001582
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301583 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001584 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1585 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1586 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1587 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1588 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1589 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1590 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1591 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1592 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1593 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1594 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1595 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1596 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1597 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301598 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001599
1600 DSSDBG("PLL config done\n");
1601err:
1602 return r;
1603}
1604
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301605int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1606 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001607{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301608 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001609 int r = 0;
1610 enum dsi_pll_power_state pwstate;
1611
1612 DSSDBG("PLL init\n");
1613
Tomi Valkeinen7a987862012-10-12 16:27:28 +03001614 /*
1615 * It seems that on many OMAPs we need to enable both to have a
1616 * functional HSDivider.
1617 */
1618 enable_hsclk = enable_hsdiv = true;
1619
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001620 r = dsi_regulator_init(dsidev);
1621 if (r)
1622 return r;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001623
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301624 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001625 /*
1626 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1627 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301628 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001629
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301630 if (!dsi->vdds_dsi_enabled) {
1631 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001632 if (r)
1633 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301634 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001635 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001636
1637 /* XXX PLL does not come out of reset without this... */
1638 dispc_pck_free_enable(1);
1639
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301640 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001641 DSSERR("PLL not coming out of reset.\n");
1642 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001643 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001644 goto err1;
1645 }
1646
1647 /* XXX ... but if left on, we get problems when planes do not
1648 * fill the whole display. No idea about this */
1649 dispc_pck_free_enable(0);
1650
1651 if (enable_hsclk && enable_hsdiv)
1652 pwstate = DSI_PLL_POWER_ON_ALL;
1653 else if (enable_hsclk)
1654 pwstate = DSI_PLL_POWER_ON_HSCLK;
1655 else if (enable_hsdiv)
1656 pwstate = DSI_PLL_POWER_ON_DIV;
1657 else
1658 pwstate = DSI_PLL_POWER_OFF;
1659
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301660 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001661
1662 if (r)
1663 goto err1;
1664
1665 DSSDBG("PLL init done\n");
1666
1667 return 0;
1668err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301669 if (dsi->vdds_dsi_enabled) {
1670 regulator_disable(dsi->vdds_dsi_reg);
1671 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001672 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001673err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301674 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301675 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001676 return r;
1677}
1678
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301679void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001680{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301681 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1682
1683 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301684 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001685 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301686 WARN_ON(!dsi->vdds_dsi_enabled);
1687 regulator_disable(dsi->vdds_dsi_reg);
1688 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001689 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001690
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301691 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301692 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001693
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001694 DSSDBG("PLL uninit done\n");
1695}
1696
Archit Taneja5a8b5722011-05-12 17:26:29 +05301697static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1698 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001699{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301700 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1701 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301702 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001703 int dsi_module = dsi->module_id;
Archit Taneja067a57e2011-03-02 11:57:25 +05301704
1705 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301706 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001707
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001708 if (dsi_runtime_get(dsidev))
1709 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001710
Archit Taneja5a8b5722011-05-12 17:26:29 +05301711 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001712
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001713 seq_printf(s, "dsi pll clkin\t%lu\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001714
1715 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1716
1717 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1718 cinfo->clkin4ddr, cinfo->regm);
1719
Archit Taneja84309f12011-12-12 11:47:41 +05301720 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1721 dss_feat_get_clk_source_name(dsi_module == 0 ?
1722 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1723 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301724 cinfo->dsi_pll_hsdiv_dispc_clk,
1725 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301726 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001727 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001728
Archit Taneja84309f12011-12-12 11:47:41 +05301729 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1730 dss_feat_get_clk_source_name(dsi_module == 0 ?
1731 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1732 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301733 cinfo->dsi_pll_hsdiv_dsi_clk,
1734 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301735 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001736 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001737
Archit Taneja5a8b5722011-05-12 17:26:29 +05301738 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001739
Archit Taneja067a57e2011-03-02 11:57:25 +05301740 seq_printf(s, "dsi fclk source = %s (%s)\n",
1741 dss_get_generic_clk_source_name(dsi_clk_src),
1742 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001743
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301744 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001745
1746 seq_printf(s, "DDR_CLK\t\t%lu\n",
1747 cinfo->clkin4ddr / 4);
1748
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301749 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001750
1751 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1752
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001753 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001754}
1755
Archit Taneja5a8b5722011-05-12 17:26:29 +05301756void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001757{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301758 struct platform_device *dsidev;
1759 int i;
1760
1761 for (i = 0; i < MAX_NUM_DSI; i++) {
1762 dsidev = dsi_get_dsidev_from_id(i);
1763 if (dsidev)
1764 dsi_dump_dsidev_clocks(dsidev, s);
1765 }
1766}
1767
1768#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1769static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1770 struct seq_file *s)
1771{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301772 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001773 unsigned long flags;
1774 struct dsi_irq_stats stats;
1775
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301776 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001777
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301778 stats = dsi->irq_stats;
1779 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1780 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001781
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301782 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001783
1784 seq_printf(s, "period %u ms\n",
1785 jiffies_to_msecs(jiffies - stats.last_reset));
1786
1787 seq_printf(s, "irqs %d\n", stats.irq_count);
1788#define PIS(x) \
1789 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1790
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001791 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001792 PIS(VC0);
1793 PIS(VC1);
1794 PIS(VC2);
1795 PIS(VC3);
1796 PIS(WAKEUP);
1797 PIS(RESYNC);
1798 PIS(PLL_LOCK);
1799 PIS(PLL_UNLOCK);
1800 PIS(PLL_RECALL);
1801 PIS(COMPLEXIO_ERR);
1802 PIS(HS_TX_TIMEOUT);
1803 PIS(LP_RX_TIMEOUT);
1804 PIS(TE_TRIGGER);
1805 PIS(ACK_TRIGGER);
1806 PIS(SYNC_LOST);
1807 PIS(LDO_POWER_GOOD);
1808 PIS(TA_TIMEOUT);
1809#undef PIS
1810
1811#define PIS(x) \
1812 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1813 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1814 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1815 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1816 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1817
1818 seq_printf(s, "-- VC interrupts --\n");
1819 PIS(CS);
1820 PIS(ECC_CORR);
1821 PIS(PACKET_SENT);
1822 PIS(FIFO_TX_OVF);
1823 PIS(FIFO_RX_OVF);
1824 PIS(BTA);
1825 PIS(ECC_NO_CORR);
1826 PIS(FIFO_TX_UDF);
1827 PIS(PP_BUSY_CHANGE);
1828#undef PIS
1829
1830#define PIS(x) \
1831 seq_printf(s, "%-20s %10d\n", #x, \
1832 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1833
1834 seq_printf(s, "-- CIO interrupts --\n");
1835 PIS(ERRSYNCESC1);
1836 PIS(ERRSYNCESC2);
1837 PIS(ERRSYNCESC3);
1838 PIS(ERRESC1);
1839 PIS(ERRESC2);
1840 PIS(ERRESC3);
1841 PIS(ERRCONTROL1);
1842 PIS(ERRCONTROL2);
1843 PIS(ERRCONTROL3);
1844 PIS(STATEULPS1);
1845 PIS(STATEULPS2);
1846 PIS(STATEULPS3);
1847 PIS(ERRCONTENTIONLP0_1);
1848 PIS(ERRCONTENTIONLP1_1);
1849 PIS(ERRCONTENTIONLP0_2);
1850 PIS(ERRCONTENTIONLP1_2);
1851 PIS(ERRCONTENTIONLP0_3);
1852 PIS(ERRCONTENTIONLP1_3);
1853 PIS(ULPSACTIVENOT_ALL0);
1854 PIS(ULPSACTIVENOT_ALL1);
1855#undef PIS
1856}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001857
Archit Taneja5a8b5722011-05-12 17:26:29 +05301858static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001859{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301860 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1861
Archit Taneja5a8b5722011-05-12 17:26:29 +05301862 dsi_dump_dsidev_irqs(dsidev, s);
1863}
1864
1865static void dsi2_dump_irqs(struct seq_file *s)
1866{
1867 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1868
1869 dsi_dump_dsidev_irqs(dsidev, s);
1870}
Archit Taneja5a8b5722011-05-12 17:26:29 +05301871#endif
1872
1873static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1874 struct seq_file *s)
1875{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301876#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001877
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001878 if (dsi_runtime_get(dsidev))
1879 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301880 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001881
1882 DUMPREG(DSI_REVISION);
1883 DUMPREG(DSI_SYSCONFIG);
1884 DUMPREG(DSI_SYSSTATUS);
1885 DUMPREG(DSI_IRQSTATUS);
1886 DUMPREG(DSI_IRQENABLE);
1887 DUMPREG(DSI_CTRL);
1888 DUMPREG(DSI_COMPLEXIO_CFG1);
1889 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1890 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1891 DUMPREG(DSI_CLK_CTRL);
1892 DUMPREG(DSI_TIMING1);
1893 DUMPREG(DSI_TIMING2);
1894 DUMPREG(DSI_VM_TIMING1);
1895 DUMPREG(DSI_VM_TIMING2);
1896 DUMPREG(DSI_VM_TIMING3);
1897 DUMPREG(DSI_CLK_TIMING);
1898 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1899 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1900 DUMPREG(DSI_COMPLEXIO_CFG2);
1901 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1902 DUMPREG(DSI_VM_TIMING4);
1903 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1904 DUMPREG(DSI_VM_TIMING5);
1905 DUMPREG(DSI_VM_TIMING6);
1906 DUMPREG(DSI_VM_TIMING7);
1907 DUMPREG(DSI_STOPCLK_TIMING);
1908
1909 DUMPREG(DSI_VC_CTRL(0));
1910 DUMPREG(DSI_VC_TE(0));
1911 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1912 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1913 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1914 DUMPREG(DSI_VC_IRQSTATUS(0));
1915 DUMPREG(DSI_VC_IRQENABLE(0));
1916
1917 DUMPREG(DSI_VC_CTRL(1));
1918 DUMPREG(DSI_VC_TE(1));
1919 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1920 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1921 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1922 DUMPREG(DSI_VC_IRQSTATUS(1));
1923 DUMPREG(DSI_VC_IRQENABLE(1));
1924
1925 DUMPREG(DSI_VC_CTRL(2));
1926 DUMPREG(DSI_VC_TE(2));
1927 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1928 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1929 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1930 DUMPREG(DSI_VC_IRQSTATUS(2));
1931 DUMPREG(DSI_VC_IRQENABLE(2));
1932
1933 DUMPREG(DSI_VC_CTRL(3));
1934 DUMPREG(DSI_VC_TE(3));
1935 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1936 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1937 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1938 DUMPREG(DSI_VC_IRQSTATUS(3));
1939 DUMPREG(DSI_VC_IRQENABLE(3));
1940
1941 DUMPREG(DSI_DSIPHY_CFG0);
1942 DUMPREG(DSI_DSIPHY_CFG1);
1943 DUMPREG(DSI_DSIPHY_CFG2);
1944 DUMPREG(DSI_DSIPHY_CFG5);
1945
1946 DUMPREG(DSI_PLL_CONTROL);
1947 DUMPREG(DSI_PLL_STATUS);
1948 DUMPREG(DSI_PLL_GO);
1949 DUMPREG(DSI_PLL_CONFIGURATION1);
1950 DUMPREG(DSI_PLL_CONFIGURATION2);
1951
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301952 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001953 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001954#undef DUMPREG
1955}
1956
Archit Taneja5a8b5722011-05-12 17:26:29 +05301957static void dsi1_dump_regs(struct seq_file *s)
1958{
1959 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1960
1961 dsi_dump_dsidev_regs(dsidev, s);
1962}
1963
1964static void dsi2_dump_regs(struct seq_file *s)
1965{
1966 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1967
1968 dsi_dump_dsidev_regs(dsidev, s);
1969}
1970
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001971enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001972 DSI_COMPLEXIO_POWER_OFF = 0x0,
1973 DSI_COMPLEXIO_POWER_ON = 0x1,
1974 DSI_COMPLEXIO_POWER_ULPS = 0x2,
1975};
1976
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301977static int dsi_cio_power(struct platform_device *dsidev,
1978 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001979{
1980 int t = 0;
1981
1982 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301983 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001984
1985 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301986 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
1987 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001988 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001989 DSSERR("failed to set complexio power state to "
1990 "%d\n", state);
1991 return -ENODEV;
1992 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001993 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001994 }
1995
1996 return 0;
1997}
1998
Archit Taneja0c656222011-05-16 15:17:09 +05301999static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2000{
2001 int val;
2002
2003 /* line buffer on OMAP3 is 1024 x 24bits */
2004 /* XXX: for some reason using full buffer size causes
2005 * considerable TX slowdown with update sizes that fill the
2006 * whole buffer */
2007 if (!dss_has_feature(FEAT_DSI_GNQ))
2008 return 1023 * 3;
2009
2010 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2011
2012 switch (val) {
2013 case 1:
2014 return 512 * 3; /* 512x24 bits */
2015 case 2:
2016 return 682 * 3; /* 682x24 bits */
2017 case 3:
2018 return 853 * 3; /* 853x24 bits */
2019 case 4:
2020 return 1024 * 3; /* 1024x24 bits */
2021 case 5:
2022 return 1194 * 3; /* 1194x24 bits */
2023 case 6:
2024 return 1365 * 3; /* 1365x24 bits */
Tomi Valkeinen2ac80fb2012-08-22 16:00:47 +03002025 case 7:
2026 return 1920 * 3; /* 1920x24 bits */
Archit Taneja0c656222011-05-16 15:17:09 +05302027 default:
2028 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002029 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05302030 }
2031}
2032
Archit Taneja9e7e9372012-08-14 12:29:22 +05302033static int dsi_set_lane_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002034{
Tomi Valkeinen48368392011-10-13 11:22:39 +03002035 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2036 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2037 static const enum dsi_lane_function functions[] = {
2038 DSI_LANE_CLK,
2039 DSI_LANE_DATA1,
2040 DSI_LANE_DATA2,
2041 DSI_LANE_DATA3,
2042 DSI_LANE_DATA4,
2043 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002044 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002045 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002046
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302047 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302048
Tomi Valkeinen48368392011-10-13 11:22:39 +03002049 for (i = 0; i < dsi->num_lanes_used; ++i) {
2050 unsigned offset = offsets[i];
2051 unsigned polarity, lane_number;
2052 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302053
Tomi Valkeinen48368392011-10-13 11:22:39 +03002054 for (t = 0; t < dsi->num_lanes_supported; ++t)
2055 if (dsi->lanes[t].function == functions[i])
2056 break;
2057
2058 if (t == dsi->num_lanes_supported)
2059 return -EINVAL;
2060
2061 lane_number = t;
2062 polarity = dsi->lanes[t].polarity;
2063
2064 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2065 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302066 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002067
2068 /* clear the unused lanes */
2069 for (; i < dsi->num_lanes_supported; ++i) {
2070 unsigned offset = offsets[i];
2071
2072 r = FLD_MOD(r, 0, offset + 2, offset);
2073 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2074 }
2075
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302076 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002077
Tomi Valkeinen48368392011-10-13 11:22:39 +03002078 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002079}
2080
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302081static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002082{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302083 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2084
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002085 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302086 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002087 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2088}
2089
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302090static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002091{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302092 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2093
2094 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002095 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2096}
2097
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302098static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002099{
2100 u32 r;
2101 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2102 u32 tlpx_half, tclk_trail, tclk_zero;
2103 u32 tclk_prepare;
2104
2105 /* calculate timings */
2106
2107 /* 1 * DDR_CLK = 2 * UI */
2108
2109 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302110 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002111
2112 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302113 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002114
2115 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302116 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002117
2118 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302119 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002120
2121 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302122 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002123
2124 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302125 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002126
2127 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302128 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002129
2130 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302131 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002132
2133 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302134 ths_prepare, ddr2ns(dsidev, ths_prepare),
2135 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002136 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302137 ths_trail, ddr2ns(dsidev, ths_trail),
2138 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002139
2140 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2141 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302142 tlpx_half, ddr2ns(dsidev, tlpx_half),
2143 tclk_trail, ddr2ns(dsidev, tclk_trail),
2144 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002145 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302146 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002147
2148 /* program timings */
2149
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302150 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002151 r = FLD_MOD(r, ths_prepare, 31, 24);
2152 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2153 r = FLD_MOD(r, ths_trail, 15, 8);
2154 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302155 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002156
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302157 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03002158 r = FLD_MOD(r, tlpx_half, 20, 16);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002159 r = FLD_MOD(r, tclk_trail, 15, 8);
2160 r = FLD_MOD(r, tclk_zero, 7, 0);
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03002161
2162 if (dss_has_feature(FEAT_DSI_PHY_DCC)) {
2163 r = FLD_MOD(r, 0, 21, 21); /* DCCEN = disable */
2164 r = FLD_MOD(r, 1, 22, 22); /* CLKINP_DIVBY2EN = enable */
2165 r = FLD_MOD(r, 1, 23, 23); /* CLKINP_SEL = enable */
2166 }
2167
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302168 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002169
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302170 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002171 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302172 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002173}
2174
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002175/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302176static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002177 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002178{
Archit Taneja75d72472011-05-16 15:17:08 +05302179 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002180 int i;
2181 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002182 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002183
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002184 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002185
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002186 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2187 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002188
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002189 if (mask_p & (1 << i))
2190 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002191
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002192 if (mask_n & (1 << i))
2193 l |= 1 << (i * 2 + (p ? 1 : 0));
2194 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002195
2196 /*
2197 * Bits in REGLPTXSCPDAT4TO0DXDY:
2198 * 17: DY0 18: DX0
2199 * 19: DY1 20: DX1
2200 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302201 * 23: DY3 24: DX3
2202 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002203 */
2204
2205 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302206
2207 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302208 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002209
2210 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302211
2212 /* ENLPTXSCPDAT */
2213 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002214}
2215
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302216static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002217{
2218 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302219 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002220 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302221 /* REGLPTXSCPDAT4TO0DXDY */
2222 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002223}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002224
Archit Taneja9e7e9372012-08-14 12:29:22 +05302225static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002226{
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002227 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2228 int t, i;
2229 bool in_use[DSI_MAX_NR_LANES];
2230 static const u8 offsets_old[] = { 28, 27, 26 };
2231 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2232 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002233
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002234 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2235 offsets = offsets_old;
2236 else
2237 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002238
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002239 for (i = 0; i < dsi->num_lanes_supported; ++i)
2240 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002241
2242 t = 100000;
2243 while (true) {
2244 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002245 int ok;
2246
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302247 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002248
2249 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002250 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2251 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002252 ok++;
2253 }
2254
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002255 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002256 break;
2257
2258 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002259 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2260 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002261 continue;
2262
2263 DSSERR("CIO TXCLKESC%d domain not coming " \
2264 "out of reset\n", i);
2265 }
2266 return -EIO;
2267 }
2268 }
2269
2270 return 0;
2271}
2272
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002273/* return bitmask of enabled lanes, lane0 being the lsb */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302274static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002275{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002276 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2277 unsigned mask = 0;
2278 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002279
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002280 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2281 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2282 mask |= 1 << i;
2283 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002284
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002285 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002286}
2287
Archit Taneja9e7e9372012-08-14 12:29:22 +05302288static int dsi_cio_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002289{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302290 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002291 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002292 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002293
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302294 DSSDBG("DSI CIO init starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002295
Archit Taneja9e7e9372012-08-14 12:29:22 +05302296 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002297 if (r)
2298 return r;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03002299
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302300 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002301
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002302 /* A dummy read using the SCP interface to any DSIPHY register is
2303 * required after DSIPHY reset to complete the reset of the DSI complex
2304 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302305 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002306
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302307 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002308 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2309 r = -EIO;
2310 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002311 }
2312
Archit Taneja9e7e9372012-08-14 12:29:22 +05302313 r = dsi_set_lane_config(dsidev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002314 if (r)
2315 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002316
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002317 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302318 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002319 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2320 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2321 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2322 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302323 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002324
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302325 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002326 unsigned mask_p;
2327 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302328
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002329 DSSDBG("manual ulps exit\n");
2330
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002331 /* ULPS is exited by Mark-1 state for 1ms, followed by
2332 * stop state. DSS HW cannot do this via the normal
2333 * ULPS exit sequence, as after reset the DSS HW thinks
2334 * that we are not in ULPS mode, and refuses to send the
2335 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002336 * manually by setting positive lines high and negative lines
2337 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002338 */
2339
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002340 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302341
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002342 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2343 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2344 continue;
2345 mask_p |= 1 << i;
2346 }
Archit Taneja75d72472011-05-16 15:17:08 +05302347
Archit Taneja9e7e9372012-08-14 12:29:22 +05302348 dsi_cio_enable_lane_override(dsidev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002349 }
2350
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302351 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002352 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002353 goto err_cio_pwr;
2354
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302355 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002356 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2357 r = -ENODEV;
2358 goto err_cio_pwr_dom;
2359 }
2360
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302361 dsi_if_enable(dsidev, true);
2362 dsi_if_enable(dsidev, false);
2363 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002364
Archit Taneja9e7e9372012-08-14 12:29:22 +05302365 r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002366 if (r)
2367 goto err_tx_clk_esc_rst;
2368
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302369 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002370 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2371 ktime_t wait = ns_to_ktime(1000 * 1000);
2372 set_current_state(TASK_UNINTERRUPTIBLE);
2373 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2374
2375 /* Disable the override. The lanes should be set to Mark-11
2376 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302377 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002378 }
2379
2380 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302381 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002382
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302383 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002384
Archit Tanejadca2b152012-08-16 18:02:00 +05302385 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302386 /* DDR_CLK_ALWAYS_ON */
2387 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302388 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302389 }
2390
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302391 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002392
2393 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002394
2395 return 0;
2396
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002397err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302398 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002399err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302400 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002401err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302402 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302403 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002404err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302405 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302406 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002407 return r;
2408}
2409
Archit Taneja9e7e9372012-08-14 12:29:22 +05302410static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002411{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002412 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302413
Archit Taneja8af6ff02011-09-05 16:48:27 +05302414 /* DDR_CLK_ALWAYS_ON */
2415 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2416
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302417 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2418 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302419 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002420}
2421
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302422static void dsi_config_tx_fifo(struct platform_device *dsidev,
2423 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002424 enum fifo_size size3, enum fifo_size size4)
2425{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302426 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002427 u32 r = 0;
2428 int add = 0;
2429 int i;
2430
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002431 dsi->vc[0].tx_fifo_size = size1;
2432 dsi->vc[1].tx_fifo_size = size2;
2433 dsi->vc[2].tx_fifo_size = size3;
2434 dsi->vc[3].tx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002435
2436 for (i = 0; i < 4; i++) {
2437 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002438 int size = dsi->vc[i].tx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002439
2440 if (add + size > 4) {
2441 DSSERR("Illegal FIFO configuration\n");
2442 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002443 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002444 }
2445
2446 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2447 r |= v << (8 * i);
2448 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2449 add += size;
2450 }
2451
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302452 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002453}
2454
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302455static void dsi_config_rx_fifo(struct platform_device *dsidev,
2456 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002457 enum fifo_size size3, enum fifo_size size4)
2458{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302459 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002460 u32 r = 0;
2461 int add = 0;
2462 int i;
2463
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002464 dsi->vc[0].rx_fifo_size = size1;
2465 dsi->vc[1].rx_fifo_size = size2;
2466 dsi->vc[2].rx_fifo_size = size3;
2467 dsi->vc[3].rx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002468
2469 for (i = 0; i < 4; i++) {
2470 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002471 int size = dsi->vc[i].rx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002472
2473 if (add + size > 4) {
2474 DSSERR("Illegal FIFO configuration\n");
2475 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002476 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002477 }
2478
2479 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2480 r |= v << (8 * i);
2481 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2482 add += size;
2483 }
2484
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302485 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002486}
2487
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302488static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002489{
2490 u32 r;
2491
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302492 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002493 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302494 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002495
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302496 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002497 DSSERR("TX_STOP bit not going down\n");
2498 return -EIO;
2499 }
2500
2501 return 0;
2502}
2503
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302504static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002505{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302506 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002507}
2508
2509static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2510{
Archit Taneja2e868db2011-05-12 17:26:28 +05302511 struct dsi_packet_sent_handler_data *vp_data =
2512 (struct dsi_packet_sent_handler_data *) data;
2513 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302514 const int channel = dsi->update_channel;
2515 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002516
Archit Taneja2e868db2011-05-12 17:26:28 +05302517 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2518 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002519}
2520
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302521static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002522{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302523 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302524 DECLARE_COMPLETION_ONSTACK(completion);
2525 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002526 int r = 0;
2527 u8 bit;
2528
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302529 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002530
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302531 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302532 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002533 if (r)
2534 goto err0;
2535
2536 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302537 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002538 if (wait_for_completion_timeout(&completion,
2539 msecs_to_jiffies(10)) == 0) {
2540 DSSERR("Failed to complete previous frame transfer\n");
2541 r = -EIO;
2542 goto err1;
2543 }
2544 }
2545
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302546 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302547 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002548
2549 return 0;
2550err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302551 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302552 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002553err0:
2554 return r;
2555}
2556
2557static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2558{
Archit Taneja2e868db2011-05-12 17:26:28 +05302559 struct dsi_packet_sent_handler_data *l4_data =
2560 (struct dsi_packet_sent_handler_data *) data;
2561 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302562 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002563
Archit Taneja2e868db2011-05-12 17:26:28 +05302564 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2565 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002566}
2567
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302568static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002569{
Archit Taneja2e868db2011-05-12 17:26:28 +05302570 DECLARE_COMPLETION_ONSTACK(completion);
2571 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002572 int r = 0;
2573
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302574 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302575 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002576 if (r)
2577 goto err0;
2578
2579 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302580 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002581 if (wait_for_completion_timeout(&completion,
2582 msecs_to_jiffies(10)) == 0) {
2583 DSSERR("Failed to complete previous l4 transfer\n");
2584 r = -EIO;
2585 goto err1;
2586 }
2587 }
2588
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302589 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302590 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002591
2592 return 0;
2593err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302594 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302595 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002596err0:
2597 return r;
2598}
2599
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302600static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002601{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302602 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2603
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302604 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002605
2606 WARN_ON(in_interrupt());
2607
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302608 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002609 return 0;
2610
Archit Tanejad6049142011-08-22 11:58:08 +05302611 switch (dsi->vc[channel].source) {
2612 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302613 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302614 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302615 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002616 default:
2617 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002618 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002619 }
2620}
2621
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302622static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2623 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002624{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002625 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2626 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002627
2628 enable = enable ? 1 : 0;
2629
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302630 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002631
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302632 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2633 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002634 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2635 return -EIO;
2636 }
2637
2638 return 0;
2639}
2640
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302641static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002642{
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002643 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002644 u32 r;
2645
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302646 DSSDBG("Initial config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002647
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302648 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002649
2650 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2651 DSSERR("VC(%d) busy when trying to configure it!\n",
2652 channel);
2653
2654 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2655 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2656 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2657 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2658 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2659 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2660 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002661 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2662 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002663
2664 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2665 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2666
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302667 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002668
2669 dsi->vc[channel].source = DSI_VC_SOURCE_L4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002670}
2671
Archit Tanejad6049142011-08-22 11:58:08 +05302672static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2673 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002674{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302675 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2676
Archit Tanejad6049142011-08-22 11:58:08 +05302677 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002678 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002679
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302680 DSSDBG("Source config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002681
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302682 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002683
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302684 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002685
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002686 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302687 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002688 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002689 return -EIO;
2690 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002691
Archit Tanejad6049142011-08-22 11:58:08 +05302692 /* SOURCE, 0 = L4, 1 = video port */
2693 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002694
Archit Taneja9613c022011-03-22 06:33:36 -05002695 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302696 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2697 bool enable = source == DSI_VC_SOURCE_VP;
2698 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2699 }
Archit Taneja9613c022011-03-22 06:33:36 -05002700
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302701 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002702
Archit Tanejad6049142011-08-22 11:58:08 +05302703 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002704
2705 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002706}
2707
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002708static void dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05302709 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002710{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302711 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302712 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302713
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002714 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2715
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302716 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002717
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302718 dsi_vc_enable(dsidev, channel, 0);
2719 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002720
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302721 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002722
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302723 dsi_vc_enable(dsidev, channel, 1);
2724 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002725
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302726 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302727
2728 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302729 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302730 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002731}
2732
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302733static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002734{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302735 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002736 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302737 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002738 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2739 (val >> 0) & 0xff,
2740 (val >> 8) & 0xff,
2741 (val >> 16) & 0xff,
2742 (val >> 24) & 0xff);
2743 }
2744}
2745
2746static void dsi_show_rx_ack_with_err(u16 err)
2747{
2748 DSSERR("\tACK with ERROR (%#x):\n", err);
2749 if (err & (1 << 0))
2750 DSSERR("\t\tSoT Error\n");
2751 if (err & (1 << 1))
2752 DSSERR("\t\tSoT Sync Error\n");
2753 if (err & (1 << 2))
2754 DSSERR("\t\tEoT Sync Error\n");
2755 if (err & (1 << 3))
2756 DSSERR("\t\tEscape Mode Entry Command Error\n");
2757 if (err & (1 << 4))
2758 DSSERR("\t\tLP Transmit Sync Error\n");
2759 if (err & (1 << 5))
2760 DSSERR("\t\tHS Receive Timeout Error\n");
2761 if (err & (1 << 6))
2762 DSSERR("\t\tFalse Control Error\n");
2763 if (err & (1 << 7))
2764 DSSERR("\t\t(reserved7)\n");
2765 if (err & (1 << 8))
2766 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2767 if (err & (1 << 9))
2768 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2769 if (err & (1 << 10))
2770 DSSERR("\t\tChecksum Error\n");
2771 if (err & (1 << 11))
2772 DSSERR("\t\tData type not recognized\n");
2773 if (err & (1 << 12))
2774 DSSERR("\t\tInvalid VC ID\n");
2775 if (err & (1 << 13))
2776 DSSERR("\t\tInvalid Transmission Length\n");
2777 if (err & (1 << 14))
2778 DSSERR("\t\t(reserved14)\n");
2779 if (err & (1 << 15))
2780 DSSERR("\t\tDSI Protocol Violation\n");
2781}
2782
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302783static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2784 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002785{
2786 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302787 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002788 u32 val;
2789 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302790 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002791 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002792 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302793 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002794 u16 err = FLD_GET(val, 23, 8);
2795 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302796 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002797 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002798 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302799 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002800 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002801 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302802 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002803 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002804 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302805 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002806 } else {
2807 DSSERR("\tunknown datatype 0x%02x\n", dt);
2808 }
2809 }
2810 return 0;
2811}
2812
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302813static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002814{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302815 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2816
2817 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002818 DSSDBG("dsi_vc_send_bta %d\n", channel);
2819
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302820 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002821
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302822 /* RX_FIFO_NOT_EMPTY */
2823 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002824 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302825 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002826 }
2827
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302828 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002829
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002830 /* flush posted write */
2831 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2832
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002833 return 0;
2834}
2835
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002836static int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002837{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302838 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002839 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002840 int r = 0;
2841 u32 err;
2842
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302843 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002844 &completion, DSI_VC_IRQ_BTA);
2845 if (r)
2846 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002847
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302848 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002849 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002850 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002851 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002852
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302853 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002854 if (r)
2855 goto err2;
2856
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002857 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002858 msecs_to_jiffies(500)) == 0) {
2859 DSSERR("Failed to receive BTA\n");
2860 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002861 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002862 }
2863
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302864 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002865 if (err) {
2866 DSSERR("Error while sending BTA: %x\n", err);
2867 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002868 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002869 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002870err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302871 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002872 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002873err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302874 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002875 &completion, DSI_VC_IRQ_BTA);
2876err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002877 return r;
2878}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002879
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302880static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2881 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002882{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302883 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002884 u32 val;
2885 u8 data_id;
2886
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302887 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002888
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302889 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002890
2891 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2892 FLD_VAL(ecc, 31, 24);
2893
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302894 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002895}
2896
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302897static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2898 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002899{
2900 u32 val;
2901
2902 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2903
2904/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2905 b1, b2, b3, b4, val); */
2906
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302907 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002908}
2909
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302910static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2911 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002912{
2913 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302914 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002915 int i;
2916 u8 *p;
2917 int r = 0;
2918 u8 b1, b2, b3, b4;
2919
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302920 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002921 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2922
2923 /* len + header */
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002924 if (dsi->vc[channel].tx_fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002925 DSSERR("unable to send long packet: packet too long.\n");
2926 return -EINVAL;
2927 }
2928
Archit Tanejad6049142011-08-22 11:58:08 +05302929 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002930
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302931 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002932
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002933 p = data;
2934 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302935 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002936 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002937
2938 b1 = *p++;
2939 b2 = *p++;
2940 b3 = *p++;
2941 b4 = *p++;
2942
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302943 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002944 }
2945
2946 i = len % 4;
2947 if (i) {
2948 b1 = 0; b2 = 0; b3 = 0;
2949
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302950 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002951 DSSDBG("\tsending remainder bytes %d\n", i);
2952
2953 switch (i) {
2954 case 3:
2955 b1 = *p++;
2956 b2 = *p++;
2957 b3 = *p++;
2958 break;
2959 case 2:
2960 b1 = *p++;
2961 b2 = *p++;
2962 break;
2963 case 1:
2964 b1 = *p++;
2965 break;
2966 }
2967
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302968 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002969 }
2970
2971 return r;
2972}
2973
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302974static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
2975 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002976{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302977 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002978 u32 r;
2979 u8 data_id;
2980
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302981 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002982
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302983 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002984 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
2985 channel,
2986 data_type, data & 0xff, (data >> 8) & 0xff);
2987
Archit Tanejad6049142011-08-22 11:58:08 +05302988 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002989
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302990 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002991 DSSERR("ERROR FIFO FULL, aborting transfer\n");
2992 return -EINVAL;
2993 }
2994
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302995 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002996
2997 r = (data_id << 0) | (data << 8) | (ecc << 24);
2998
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302999 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003000
3001 return 0;
3002}
3003
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003004static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003005{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303006 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303007
Archit Taneja18b7d092011-09-05 17:01:08 +05303008 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
3009 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003010}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003011
Archit Taneja9e7e9372012-08-14 12:29:22 +05303012static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303013 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003014{
3015 int r;
3016
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303017 if (len == 0) {
3018 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303019 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303020 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3021 } else if (len == 1) {
3022 r = dsi_vc_send_short(dsidev, channel,
3023 type == DSS_DSI_CONTENT_GENERIC ?
3024 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303025 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003026 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303027 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303028 type == DSS_DSI_CONTENT_GENERIC ?
3029 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303030 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003031 data[0] | (data[1] << 8), 0);
3032 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303033 r = dsi_vc_send_long(dsidev, channel,
3034 type == DSS_DSI_CONTENT_GENERIC ?
3035 MIPI_DSI_GENERIC_LONG_WRITE :
3036 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003037 }
3038
3039 return r;
3040}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303041
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003042static int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303043 u8 *data, int len)
3044{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303045 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3046
3047 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303048 DSS_DSI_CONTENT_DCS);
3049}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003050
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003051static int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303052 u8 *data, int len)
3053{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303054 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3055
3056 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303057 DSS_DSI_CONTENT_GENERIC);
3058}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303059
3060static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3061 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003062{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303063 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003064 int r;
3065
Archit Taneja9e7e9372012-08-14 12:29:22 +05303066 r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003067 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003068 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003069
Archit Taneja1ffefe72011-05-12 17:26:24 +05303070 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003071 if (r)
3072 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003073
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303074 /* RX_FIFO_NOT_EMPTY */
3075 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003076 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303077 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003078 r = -EIO;
3079 goto err;
3080 }
3081
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003082 return 0;
3083err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303084 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003085 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003086 return r;
3087}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303088
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003089static int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303090 int len)
3091{
3092 return dsi_vc_write_common(dssdev, channel, data, len,
3093 DSS_DSI_CONTENT_DCS);
3094}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003095
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003096static int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303097 int len)
3098{
3099 return dsi_vc_write_common(dssdev, channel, data, len,
3100 DSS_DSI_CONTENT_GENERIC);
3101}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303102
Archit Taneja9e7e9372012-08-14 12:29:22 +05303103static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
Archit Tanejab8509752011-08-30 15:48:23 +05303104 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003105{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303106 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303107 int r;
3108
3109 if (dsi->debug_read)
3110 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3111 channel, dcs_cmd);
3112
3113 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3114 if (r) {
3115 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3116 " failed\n", channel, dcs_cmd);
3117 return r;
3118 }
3119
3120 return 0;
3121}
3122
Archit Taneja9e7e9372012-08-14 12:29:22 +05303123static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
Archit Tanejab3b89c02011-08-30 16:07:39 +05303124 int channel, u8 *reqdata, int reqlen)
3125{
Archit Tanejab3b89c02011-08-30 16:07:39 +05303126 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3127 u16 data;
3128 u8 data_type;
3129 int r;
3130
3131 if (dsi->debug_read)
3132 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3133 channel, reqlen);
3134
3135 if (reqlen == 0) {
3136 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3137 data = 0;
3138 } else if (reqlen == 1) {
3139 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3140 data = reqdata[0];
3141 } else if (reqlen == 2) {
3142 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3143 data = reqdata[0] | (reqdata[1] << 8);
3144 } else {
3145 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003146 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303147 }
3148
3149 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3150 if (r) {
3151 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3152 " failed\n", channel, reqlen);
3153 return r;
3154 }
3155
3156 return 0;
3157}
3158
3159static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3160 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303161{
3162 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003163 u32 val;
3164 u8 dt;
3165 int r;
3166
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003167 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303168 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003169 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003170 r = -EIO;
3171 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003172 }
3173
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303174 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303175 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003176 DSSDBG("\theader: %08x\n", val);
3177 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303178 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003179 u16 err = FLD_GET(val, 23, 8);
3180 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003181 r = -EIO;
3182 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003183
Archit Tanejab3b89c02011-08-30 16:07:39 +05303184 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3185 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3186 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003187 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303188 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303189 DSSDBG("\t%s short response, 1 byte: %02x\n",
3190 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3191 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003192
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003193 if (buflen < 1) {
3194 r = -EIO;
3195 goto err;
3196 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003197
3198 buf[0] = data;
3199
3200 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303201 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3202 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3203 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003204 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303205 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303206 DSSDBG("\t%s short response, 2 byte: %04x\n",
3207 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3208 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003209
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003210 if (buflen < 2) {
3211 r = -EIO;
3212 goto err;
3213 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003214
3215 buf[0] = data & 0xff;
3216 buf[1] = (data >> 8) & 0xff;
3217
3218 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303219 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3220 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3221 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003222 int w;
3223 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303224 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303225 DSSDBG("\t%s long response, len %d\n",
3226 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3227 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003228
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003229 if (len > buflen) {
3230 r = -EIO;
3231 goto err;
3232 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003233
3234 /* two byte checksum ends the packet, not included in len */
3235 for (w = 0; w < len + 2;) {
3236 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303237 val = dsi_read_reg(dsidev,
3238 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303239 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003240 DSSDBG("\t\t%02x %02x %02x %02x\n",
3241 (val >> 0) & 0xff,
3242 (val >> 8) & 0xff,
3243 (val >> 16) & 0xff,
3244 (val >> 24) & 0xff);
3245
3246 for (b = 0; b < 4; ++b) {
3247 if (w < len)
3248 buf[w] = (val >> (b * 8)) & 0xff;
3249 /* we discard the 2 byte checksum */
3250 ++w;
3251 }
3252 }
3253
3254 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003255 } else {
3256 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003257 r = -EIO;
3258 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003259 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003260
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003261err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303262 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3263 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003264
Archit Tanejab8509752011-08-30 15:48:23 +05303265 return r;
3266}
3267
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003268static int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
Archit Tanejab8509752011-08-30 15:48:23 +05303269 u8 *buf, int buflen)
3270{
3271 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3272 int r;
3273
Archit Taneja9e7e9372012-08-14 12:29:22 +05303274 r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
Archit Tanejab8509752011-08-30 15:48:23 +05303275 if (r)
3276 goto err;
3277
3278 r = dsi_vc_send_bta_sync(dssdev, channel);
3279 if (r)
3280 goto err;
3281
Archit Tanejab3b89c02011-08-30 16:07:39 +05303282 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3283 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303284 if (r < 0)
3285 goto err;
3286
3287 if (r != buflen) {
3288 r = -EIO;
3289 goto err;
3290 }
3291
3292 return 0;
3293err:
3294 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3295 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003296}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003297
Archit Tanejab3b89c02011-08-30 16:07:39 +05303298static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3299 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3300{
3301 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3302 int r;
3303
Archit Taneja9e7e9372012-08-14 12:29:22 +05303304 r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
Archit Tanejab3b89c02011-08-30 16:07:39 +05303305 if (r)
3306 return r;
3307
3308 r = dsi_vc_send_bta_sync(dssdev, channel);
3309 if (r)
3310 return r;
3311
3312 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3313 DSS_DSI_CONTENT_GENERIC);
3314 if (r < 0)
3315 return r;
3316
3317 if (r != buflen) {
3318 r = -EIO;
3319 return r;
3320 }
3321
3322 return 0;
3323}
3324
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003325static int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05303326 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003327{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303328 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3329
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303330 return dsi_vc_send_short(dsidev, channel,
3331 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003332}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003333
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303334static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003335{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303336 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003337 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003338 int r, i;
3339 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003340
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05303341 DSSDBG("Entering ULPS");
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003342
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303343 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003344
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303345 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003346
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303347 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003348 return 0;
3349
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003350 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303351 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003352 dsi_if_enable(dsidev, 0);
3353 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3354 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003355 }
3356
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303357 dsi_sync_vc(dsidev, 0);
3358 dsi_sync_vc(dsidev, 1);
3359 dsi_sync_vc(dsidev, 2);
3360 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003361
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303362 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003363
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303364 dsi_vc_enable(dsidev, 0, false);
3365 dsi_vc_enable(dsidev, 1, false);
3366 dsi_vc_enable(dsidev, 2, false);
3367 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003368
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303369 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003370 DSSERR("HS busy when enabling ULPS\n");
3371 return -EIO;
3372 }
3373
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303374 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003375 DSSERR("LP busy when enabling ULPS\n");
3376 return -EIO;
3377 }
3378
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303379 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003380 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3381 if (r)
3382 return r;
3383
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003384 mask = 0;
3385
3386 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3387 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3388 continue;
3389 mask |= 1 << i;
3390 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003391 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3392 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003393 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003394
Tomi Valkeinena702c852011-10-12 10:10:21 +03003395 /* flush posted write and wait for SCP interface to finish the write */
3396 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003397
3398 if (wait_for_completion_timeout(&completion,
3399 msecs_to_jiffies(1000)) == 0) {
3400 DSSERR("ULPS enable timeout\n");
3401 r = -EIO;
3402 goto err;
3403 }
3404
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303405 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003406 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3407
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003408 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003409 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003410
Tomi Valkeinena702c852011-10-12 10:10:21 +03003411 /* flush posted write and wait for SCP interface to finish the write */
3412 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003413
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303414 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003415
3416 dsi_if_enable(dsidev, false);
3417
3418 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303419
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003420 return 0;
3421
3422err:
3423 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303424 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3425 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003426}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003427
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003428static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3429 unsigned ticks, bool x4, bool x16)
3430{
3431 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003432 unsigned long total_ticks;
3433 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303434
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003435 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303436
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003437 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003438 fck = dsi_fclk_rate(dsidev);
3439
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003440 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303441 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003442 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003443 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3444 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3445 dsi_write_reg(dsidev, DSI_TIMING2, r);
3446
3447 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3448
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003449 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3450 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303451 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3452 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003453}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003454
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003455static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3456 bool x8, bool x16)
3457{
3458 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003459 unsigned long total_ticks;
3460 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303461
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003462 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303463
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003464 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003465 fck = dsi_fclk_rate(dsidev);
3466
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003467 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303468 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003469 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003470 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3471 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3472 dsi_write_reg(dsidev, DSI_TIMING1, r);
3473
3474 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3475
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003476 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3477 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303478 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3479 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003480}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003481
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003482static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3483 unsigned ticks, bool x4, bool x16)
3484{
3485 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003486 unsigned long total_ticks;
3487 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303488
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003489 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303490
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003491 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003492 fck = dsi_fclk_rate(dsidev);
3493
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003494 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303495 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003496 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003497 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3498 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3499 dsi_write_reg(dsidev, DSI_TIMING1, r);
3500
3501 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3502
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003503 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3504 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303505 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3506 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003507}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003508
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003509static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3510 unsigned ticks, bool x4, bool x16)
3511{
3512 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003513 unsigned long total_ticks;
3514 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303515
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003516 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303517
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003518 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003519 fck = dsi_get_txbyteclkhs(dsidev);
3520
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003521 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303522 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003523 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003524 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3525 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3526 dsi_write_reg(dsidev, DSI_TIMING2, r);
3527
3528 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3529
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003530 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3531 total_ticks,
3532 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303533 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003534}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303535
Archit Taneja9e7e9372012-08-14 12:29:22 +05303536static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303537{
Archit Tanejadca2b152012-08-16 18:02:00 +05303538 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303539 int num_line_buffers;
3540
Archit Tanejadca2b152012-08-16 18:02:00 +05303541 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303542 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Tanejae67458a2012-08-13 14:17:30 +05303543 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303544 /*
3545 * Don't use line buffers if width is greater than the video
3546 * port's line buffer size
3547 */
Tomi Valkeinen99322572013-03-05 10:37:02 +02003548 if (dsi->line_buffer_size <= timings->x_res * bpp / 8)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303549 num_line_buffers = 0;
3550 else
3551 num_line_buffers = 2;
3552 } else {
3553 /* Use maximum number of line buffers in command mode */
3554 num_line_buffers = 2;
3555 }
3556
3557 /* LINE_BUFFER */
3558 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3559}
3560
Archit Taneja9e7e9372012-08-14 12:29:22 +05303561static void dsi_config_vp_sync_events(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303562{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303563 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003564 bool sync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303565 u32 r;
3566
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003567 if (dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE)
3568 sync_end = true;
3569 else
3570 sync_end = false;
3571
Archit Taneja8af6ff02011-09-05 16:48:27 +05303572 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303573 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3574 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3575 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303576 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003577 r = FLD_MOD(r, sync_end, 16, 16); /* VP_VSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303578 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003579 r = FLD_MOD(r, sync_end, 18, 18); /* VP_HSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303580 dsi_write_reg(dsidev, DSI_CTRL, r);
3581}
3582
Archit Taneja9e7e9372012-08-14 12:29:22 +05303583static void dsi_config_blanking_modes(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303584{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303585 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3586 int blanking_mode = dsi->vm_timings.blanking_mode;
3587 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3588 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3589 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303590 u32 r;
3591
3592 /*
3593 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3594 * 1 = Long blanking packets are sent in corresponding blanking periods
3595 */
3596 r = dsi_read_reg(dsidev, DSI_CTRL);
3597 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3598 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3599 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3600 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3601 dsi_write_reg(dsidev, DSI_CTRL, r);
3602}
3603
Archit Taneja6f28c292012-05-15 11:32:18 +05303604/*
3605 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3606 * results in maximum transition time for data and clock lanes to enter and
3607 * exit HS mode. Hence, this is the scenario where the least amount of command
3608 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3609 * clock cycles that can be used to interleave command mode data in HS so that
3610 * all scenarios are satisfied.
3611 */
3612static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3613 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3614{
3615 int transition;
3616
3617 /*
3618 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3619 * time of data lanes only, if it isn't set, we need to consider HS
3620 * transition time of both data and clock lanes. HS transition time
3621 * of Scenario 3 is considered.
3622 */
3623 if (ddr_alwon) {
3624 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3625 } else {
3626 int trans1, trans2;
3627 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3628 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3629 enter_hs + 1;
3630 transition = max(trans1, trans2);
3631 }
3632
3633 return blank > transition ? blank - transition : 0;
3634}
3635
3636/*
3637 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3638 * results in maximum transition time for data lanes to enter and exit LP mode.
3639 * Hence, this is the scenario where the least amount of command mode data can
3640 * be interleaved. We program the minimum amount of bytes that can be
3641 * interleaved in LP so that all scenarios are satisfied.
3642 */
3643static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3644 int lp_clk_div, int tdsi_fclk)
3645{
3646 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3647 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3648 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3649 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3650 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3651
3652 /* maximum LP transition time according to Scenario 1 */
3653 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3654
3655 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3656 tlp_avail = thsbyte_clk * (blank - trans_lp);
3657
Archit Taneja2e063c32012-06-04 13:36:34 +05303658 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303659
3660 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3661 26) / 16;
3662
3663 return max(lp_inter, 0);
3664}
3665
Tomi Valkeinen57612172012-11-27 17:32:36 +02003666static void dsi_config_cmd_mode_interleaving(struct platform_device *dsidev)
Archit Taneja6f28c292012-05-15 11:32:18 +05303667{
Archit Taneja6f28c292012-05-15 11:32:18 +05303668 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3669 int blanking_mode;
3670 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3671 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3672 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3673 int tclk_trail, ths_exit, exiths_clk;
3674 bool ddr_alwon;
Archit Tanejae67458a2012-08-13 14:17:30 +05303675 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303676 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303677 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02003678 int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.regm_dsi + 1;
Archit Taneja6f28c292012-05-15 11:32:18 +05303679 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3680 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3681 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3682 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3683 u32 r;
3684
3685 r = dsi_read_reg(dsidev, DSI_CTRL);
3686 blanking_mode = FLD_GET(r, 20, 20);
3687 hfp_blanking_mode = FLD_GET(r, 21, 21);
3688 hbp_blanking_mode = FLD_GET(r, 22, 22);
3689 hsa_blanking_mode = FLD_GET(r, 23, 23);
3690
3691 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3692 hbp = FLD_GET(r, 11, 0);
3693 hfp = FLD_GET(r, 23, 12);
3694 hsa = FLD_GET(r, 31, 24);
3695
3696 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3697 ddr_clk_post = FLD_GET(r, 7, 0);
3698 ddr_clk_pre = FLD_GET(r, 15, 8);
3699
3700 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3701 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3702 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3703
3704 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3705 lp_clk_div = FLD_GET(r, 12, 0);
3706 ddr_alwon = FLD_GET(r, 13, 13);
3707
3708 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3709 ths_exit = FLD_GET(r, 7, 0);
3710
3711 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3712 tclk_trail = FLD_GET(r, 15, 8);
3713
3714 exiths_clk = ths_exit + tclk_trail;
3715
3716 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3717 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3718
3719 if (!hsa_blanking_mode) {
3720 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3721 enter_hs_mode_lat, exit_hs_mode_lat,
3722 exiths_clk, ddr_clk_pre, ddr_clk_post);
3723 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3724 enter_hs_mode_lat, exit_hs_mode_lat,
3725 lp_clk_div, dsi_fclk_hsdiv);
3726 }
3727
3728 if (!hfp_blanking_mode) {
3729 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3730 enter_hs_mode_lat, exit_hs_mode_lat,
3731 exiths_clk, ddr_clk_pre, ddr_clk_post);
3732 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3733 enter_hs_mode_lat, exit_hs_mode_lat,
3734 lp_clk_div, dsi_fclk_hsdiv);
3735 }
3736
3737 if (!hbp_blanking_mode) {
3738 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3739 enter_hs_mode_lat, exit_hs_mode_lat,
3740 exiths_clk, ddr_clk_pre, ddr_clk_post);
3741
3742 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3743 enter_hs_mode_lat, exit_hs_mode_lat,
3744 lp_clk_div, dsi_fclk_hsdiv);
3745 }
3746
3747 if (!blanking_mode) {
3748 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3749 enter_hs_mode_lat, exit_hs_mode_lat,
3750 exiths_clk, ddr_clk_pre, ddr_clk_post);
3751
3752 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
3753 enter_hs_mode_lat, exit_hs_mode_lat,
3754 lp_clk_div, dsi_fclk_hsdiv);
3755 }
3756
3757 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3758 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
3759 bl_interleave_hs);
3760
3761 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3762 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
3763 bl_interleave_lp);
3764
3765 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
3766 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
3767 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
3768 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
3769 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
3770
3771 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
3772 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
3773 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
3774 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
3775 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
3776
3777 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
3778 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
3779 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
3780 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
3781}
3782
Tomi Valkeinen57612172012-11-27 17:32:36 +02003783static int dsi_proto_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003784{
Archit Taneja02c39602012-08-10 15:01:33 +05303785 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003786 u32 r;
3787 int buswidth = 0;
3788
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303789 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003790 DSI_FIFO_SIZE_32,
3791 DSI_FIFO_SIZE_32,
3792 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003793
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303794 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003795 DSI_FIFO_SIZE_32,
3796 DSI_FIFO_SIZE_32,
3797 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003798
3799 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303800 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3801 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3802 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3803 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003804
Archit Taneja02c39602012-08-10 15:01:33 +05303805 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003806 case 16:
3807 buswidth = 0;
3808 break;
3809 case 18:
3810 buswidth = 1;
3811 break;
3812 case 24:
3813 buswidth = 2;
3814 break;
3815 default:
3816 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003817 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003818 }
3819
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303820 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003821 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3822 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3823 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3824 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3825 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3826 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003827 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3828 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003829 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3830 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3831 /* DCS_CMD_CODE, 1=start, 0=continue */
3832 r = FLD_MOD(r, 0, 25, 25);
3833 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003834
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303835 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003836
Archit Taneja9e7e9372012-08-14 12:29:22 +05303837 dsi_config_vp_num_line_buffers(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303838
Archit Tanejadca2b152012-08-16 18:02:00 +05303839 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja9e7e9372012-08-14 12:29:22 +05303840 dsi_config_vp_sync_events(dsidev);
3841 dsi_config_blanking_modes(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02003842 dsi_config_cmd_mode_interleaving(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303843 }
3844
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303845 dsi_vc_initial_config(dsidev, 0);
3846 dsi_vc_initial_config(dsidev, 1);
3847 dsi_vc_initial_config(dsidev, 2);
3848 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003849
3850 return 0;
3851}
3852
Archit Taneja9e7e9372012-08-14 12:29:22 +05303853static void dsi_proto_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003854{
Tomi Valkeinendb186442011-10-13 16:12:29 +03003855 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003856 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3857 unsigned tclk_pre, tclk_post;
3858 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3859 unsigned ths_trail, ths_exit;
3860 unsigned ddr_clk_pre, ddr_clk_post;
3861 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3862 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03003863 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003864 u32 r;
3865
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303866 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003867 ths_prepare = FLD_GET(r, 31, 24);
3868 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3869 ths_zero = ths_prepare_ths_zero - ths_prepare;
3870 ths_trail = FLD_GET(r, 15, 8);
3871 ths_exit = FLD_GET(r, 7, 0);
3872
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303873 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03003874 tlpx = FLD_GET(r, 20, 16) * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003875 tclk_trail = FLD_GET(r, 15, 8);
3876 tclk_zero = FLD_GET(r, 7, 0);
3877
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303878 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003879 tclk_prepare = FLD_GET(r, 7, 0);
3880
3881 /* min 8*UI */
3882 tclk_pre = 20;
3883 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303884 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003885
Archit Taneja8af6ff02011-09-05 16:48:27 +05303886 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003887
3888 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3889 4);
3890 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3891
3892 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3893 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3894
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303895 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003896 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3897 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303898 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003899
3900 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3901 ddr_clk_pre,
3902 ddr_clk_post);
3903
3904 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3905 DIV_ROUND_UP(ths_prepare, 4) +
3906 DIV_ROUND_UP(ths_zero + 3, 4);
3907
3908 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3909
3910 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3911 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303912 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003913
3914 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3915 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303916
Archit Tanejadca2b152012-08-16 18:02:00 +05303917 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05303918 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303919 int hsa = dsi->vm_timings.hsa;
3920 int hfp = dsi->vm_timings.hfp;
3921 int hbp = dsi->vm_timings.hbp;
3922 int vsa = dsi->vm_timings.vsa;
3923 int vfp = dsi->vm_timings.vfp;
3924 int vbp = dsi->vm_timings.vbp;
3925 int window_sync = dsi->vm_timings.window_sync;
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003926 bool hsync_end;
Archit Tanejae67458a2012-08-13 14:17:30 +05303927 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303928 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303929 int tl, t_he, width_bytes;
3930
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003931 hsync_end = dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303932 t_he = hsync_end ?
3933 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
3934
3935 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3936
3937 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
3938 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
3939 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
3940
3941 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
3942 hfp, hsync_end ? hsa : 0, tl);
3943 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
3944 vsa, timings->y_res);
3945
3946 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3947 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
3948 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
3949 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
3950 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
3951
3952 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
3953 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
3954 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
3955 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
3956 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
3957 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
3958
3959 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
3960 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
3961 r = FLD_MOD(r, tl, 31, 16); /* TL */
3962 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
3963 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003964}
3965
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003966static int dsi_configure_pins(struct omap_dss_device *dssdev,
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03003967 const struct omap_dsi_pin_config *pin_cfg)
3968{
3969 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3970 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3971 int num_pins;
3972 const int *pins;
3973 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
3974 int num_lanes;
3975 int i;
3976
3977 static const enum dsi_lane_function functions[] = {
3978 DSI_LANE_CLK,
3979 DSI_LANE_DATA1,
3980 DSI_LANE_DATA2,
3981 DSI_LANE_DATA3,
3982 DSI_LANE_DATA4,
3983 };
3984
3985 num_pins = pin_cfg->num_pins;
3986 pins = pin_cfg->pins;
3987
3988 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
3989 || num_pins % 2 != 0)
3990 return -EINVAL;
3991
3992 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
3993 lanes[i].function = DSI_LANE_UNUSED;
3994
3995 num_lanes = 0;
3996
3997 for (i = 0; i < num_pins; i += 2) {
3998 u8 lane, pol;
3999 int dx, dy;
4000
4001 dx = pins[i];
4002 dy = pins[i + 1];
4003
4004 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
4005 return -EINVAL;
4006
4007 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
4008 return -EINVAL;
4009
4010 if (dx & 1) {
4011 if (dy != dx - 1)
4012 return -EINVAL;
4013 pol = 1;
4014 } else {
4015 if (dy != dx + 1)
4016 return -EINVAL;
4017 pol = 0;
4018 }
4019
4020 lane = dx / 2;
4021
4022 lanes[lane].function = functions[i / 2];
4023 lanes[lane].polarity = pol;
4024 num_lanes++;
4025 }
4026
4027 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
4028 dsi->num_lanes_used = num_lanes;
4029
4030 return 0;
4031}
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004032
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004033static int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304034{
4035 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05304036 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004037 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja02c39602012-08-10 15:01:33 +05304038 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03004039 struct omap_dss_device *out = &dsi->output;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304040 u8 data_type;
4041 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004042 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304043
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004044 if (out == NULL || out->manager == NULL) {
4045 DSSERR("failed to enable display: no output/manager\n");
4046 return -ENODEV;
4047 }
4048
4049 r = dsi_display_init_dispc(dsidev, mgr);
4050 if (r)
4051 goto err_init_dispc;
4052
Archit Tanejadca2b152012-08-16 18:02:00 +05304053 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05304054 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004055 case OMAP_DSS_DSI_FMT_RGB888:
4056 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
4057 break;
4058 case OMAP_DSS_DSI_FMT_RGB666:
4059 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4060 break;
4061 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4062 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4063 break;
4064 case OMAP_DSS_DSI_FMT_RGB565:
4065 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4066 break;
4067 default:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004068 r = -EINVAL;
4069 goto err_pix_fmt;
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07004070 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304071
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004072 dsi_if_enable(dsidev, false);
4073 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304074
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004075 /* MODE, 1 = video mode */
4076 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304077
Archit Tanejae67458a2012-08-13 14:17:30 +05304078 word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304079
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004080 dsi_vc_write_long_header(dsidev, channel, data_type,
4081 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304082
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004083 dsi_vc_enable(dsidev, channel, true);
4084 dsi_if_enable(dsidev, true);
4085 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304086
Archit Tanejaeea83402012-09-04 11:42:36 +05304087 r = dss_mgr_enable(mgr);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004088 if (r)
4089 goto err_mgr_enable;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304090
4091 return 0;
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004092
4093err_mgr_enable:
4094 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
4095 dsi_if_enable(dsidev, false);
4096 dsi_vc_enable(dsidev, channel, false);
4097 }
4098err_pix_fmt:
4099 dsi_display_uninit_dispc(dsidev, mgr);
4100err_init_dispc:
4101 return r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304102}
Archit Taneja8af6ff02011-09-05 16:48:27 +05304103
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004104static void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304105{
4106 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05304107 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004108 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304109
Archit Tanejadca2b152012-08-16 18:02:00 +05304110 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004111 dsi_if_enable(dsidev, false);
4112 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304113
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004114 /* MODE, 0 = command mode */
4115 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304116
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004117 dsi_vc_enable(dsidev, channel, true);
4118 dsi_if_enable(dsidev, true);
4119 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304120
Archit Tanejaeea83402012-09-04 11:42:36 +05304121 dss_mgr_disable(mgr);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004122
4123 dsi_display_uninit_dispc(dsidev, mgr);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304124}
Archit Taneja8af6ff02011-09-05 16:48:27 +05304125
Tomi Valkeinen57612172012-11-27 17:32:36 +02004126static void dsi_update_screen_dispc(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004127{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304128 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004129 struct omap_overlay_manager *mgr = dsi->output.manager;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004130 unsigned bytespp;
4131 unsigned bytespl;
4132 unsigned bytespf;
4133 unsigned total_len;
4134 unsigned packet_payload;
4135 unsigned packet_len;
4136 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004137 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304138 const unsigned channel = dsi->update_channel;
Tomi Valkeinen99322572013-03-05 10:37:02 +02004139 const unsigned line_buf_size = dsi->line_buffer_size;
Archit Taneja55cd63a2012-08-09 15:41:13 +05304140 u16 w = dsi->timings.x_res;
4141 u16 h = dsi->timings.y_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004142
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004143 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004144
Archit Tanejad6049142011-08-22 11:58:08 +05304145 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004146
Archit Taneja02c39602012-08-10 15:01:33 +05304147 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004148 bytespl = w * bytespp;
4149 bytespf = bytespl * h;
4150
4151 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4152 * number of lines in a packet. See errata about VP_CLK_RATIO */
4153
4154 if (bytespf < line_buf_size)
4155 packet_payload = bytespf;
4156 else
4157 packet_payload = (line_buf_size) / bytespl * bytespl;
4158
4159 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4160 total_len = (bytespf / packet_payload) * packet_len;
4161
4162 if (bytespf % packet_payload)
4163 total_len += (bytespf % packet_payload) + 1;
4164
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004165 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304166 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004167
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304168 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304169 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004170
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304171 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004172 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4173 else
4174 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304175 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004176
4177 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4178 * because DSS interrupts are not capable of waking up the CPU and the
4179 * framedone interrupt could be delayed for quite a long time. I think
4180 * the same goes for any DSS interrupts, but for some reason I have not
4181 * seen the problem anywhere else than here.
4182 */
4183 dispc_disable_sidle();
4184
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304185 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004186
Archit Taneja49dbf582011-05-16 15:17:07 +05304187 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4188 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004189 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004190
Archit Tanejaeea83402012-09-04 11:42:36 +05304191 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304192
Archit Tanejaeea83402012-09-04 11:42:36 +05304193 dss_mgr_start_update(mgr);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004194
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304195 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004196 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4197 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304198 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004199
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304200 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004201
4202#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304203 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004204#endif
4205 }
4206}
4207
4208#ifdef DSI_CATCH_MISSING_TE
4209static void dsi_te_timeout(unsigned long arg)
4210{
4211 DSSERR("TE not received for 250ms!\n");
4212}
4213#endif
4214
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304215static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004216{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304217 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4218
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004219 /* SIDLEMODE back to smart-idle */
4220 dispc_enable_sidle();
4221
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304222 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004223 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304224 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004225 }
4226
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304227 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004228
4229 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304230 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004231}
4232
4233static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4234{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304235 struct dsi_data *dsi = container_of(work, struct dsi_data,
4236 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004237 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4238 * 250ms which would conflict with this timeout work. What should be
4239 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004240 * possibly scheduled framedone work. However, cancelling the transfer
4241 * on the HW is buggy, and would probably require resetting the whole
4242 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004243
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004244 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004245
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304246 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004247}
4248
Tomi Valkeinen15502022012-10-10 13:59:07 +03004249static void dsi_framedone_irq_callback(void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004250{
Archit Taneja9e7e9372012-08-14 12:29:22 +05304251 struct platform_device *dsidev = (struct platform_device *) data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304252 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4253
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004254 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4255 * turns itself off. However, DSI still has the pixels in its buffers,
4256 * and is sending the data.
4257 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004258
Tejun Heo136b5722012-08-21 13:18:24 -07004259 cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004260
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304261 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004262}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004263
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004264static int dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004265 void (*callback)(int, void *), void *data)
4266{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304267 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304268 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004269 u16 dw, dh;
4270
4271 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304272
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304273 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004274
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004275 dsi->framedone_callback = callback;
4276 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004277
Archit Tanejae3525742012-08-09 15:23:43 +05304278 dw = dsi->timings.x_res;
4279 dh = dsi->timings.y_res;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004280
Tomi Valkeinen477fed72013-10-02 14:41:24 +03004281#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004282 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304283 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004284#endif
Tomi Valkeinen57612172012-11-27 17:32:36 +02004285 dsi_update_screen_dispc(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004286
4287 return 0;
4288}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004289
4290/* Display funcs */
4291
Tomi Valkeinen57612172012-11-27 17:32:36 +02004292static int dsi_configure_dispc_clocks(struct platform_device *dsidev)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304293{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304294 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4295 struct dispc_clock_info dispc_cinfo;
4296 int r;
Tomi Valkeinen17518182013-03-07 11:21:45 +02004297 unsigned long fck;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304298
4299 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4300
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004301 dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div;
4302 dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304303
4304 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4305 if (r) {
4306 DSSERR("Failed to calc dispc clocks\n");
4307 return r;
4308 }
4309
4310 dsi->mgr_config.clock_info = dispc_cinfo;
4311
4312 return 0;
4313}
4314
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004315static int dsi_display_init_dispc(struct platform_device *dsidev,
4316 struct omap_overlay_manager *mgr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004317{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304318 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304319 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304320
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004321 dss_select_lcd_clk_source(mgr->id, dsi->module_id == 0 ?
4322 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
4323 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004324
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004325 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004326 r = dss_mgr_register_framedone_handler(mgr,
4327 dsi_framedone_irq_callback, dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304328 if (r) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004329 DSSERR("can't register FRAMEDONE handler\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304330 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304331 }
4332
Archit Taneja7d2572f2012-06-29 14:31:07 +05304333 dsi->mgr_config.stallmode = true;
4334 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304335 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304336 dsi->mgr_config.stallmode = false;
4337 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004338 }
4339
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304340 /*
4341 * override interlace, logic level and edge related parameters in
4342 * omap_video_timings with default values
4343 */
Archit Tanejae67458a2012-08-13 14:17:30 +05304344 dsi->timings.interlace = false;
4345 dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4346 dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4347 dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
4348 dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
4349 dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304350
Archit Tanejaeea83402012-09-04 11:42:36 +05304351 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304352
Tomi Valkeinen57612172012-11-27 17:32:36 +02004353 r = dsi_configure_dispc_clocks(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304354 if (r)
4355 goto err1;
4356
4357 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4358 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304359 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304360 dsi->mgr_config.lcden_sig_polarity = 0;
4361
Archit Tanejaeea83402012-09-04 11:42:36 +05304362 dss_mgr_set_lcd_config(mgr, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304363
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004364 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304365err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304366 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen15502022012-10-10 13:59:07 +03004367 dss_mgr_unregister_framedone_handler(mgr,
4368 dsi_framedone_irq_callback, dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304369err:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004370 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304371 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004372}
4373
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004374static void dsi_display_uninit_dispc(struct platform_device *dsidev,
4375 struct omap_overlay_manager *mgr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004376{
Archit Tanejadca2b152012-08-16 18:02:00 +05304377 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4378
Tomi Valkeinen15502022012-10-10 13:59:07 +03004379 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
4380 dss_mgr_unregister_framedone_handler(mgr,
4381 dsi_framedone_irq_callback, dsidev);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004382
4383 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004384}
4385
Tomi Valkeinen57612172012-11-27 17:32:36 +02004386static int dsi_configure_dsi_clocks(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004387{
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004388 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004389 struct dsi_clock_info cinfo;
4390 int r;
4391
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004392 cinfo = dsi->user_dsi_cinfo;
4393
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02004394 r = dsi_calc_clock_rates(dsidev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004395 if (r) {
4396 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004397 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004398 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004399
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304400 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004401 if (r) {
4402 DSSERR("Failed to set dsi clocks\n");
4403 return r;
4404 }
4405
4406 return 0;
4407}
4408
Tomi Valkeinen57612172012-11-27 17:32:36 +02004409static int dsi_display_init_dsi(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004410{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004411 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004412 int r;
4413
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304414 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004415 if (r)
4416 goto err0;
4417
Tomi Valkeinen57612172012-11-27 17:32:36 +02004418 r = dsi_configure_dsi_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004419 if (r)
4420 goto err1;
4421
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004422 dss_select_dsi_clk_source(dsi->module_id, dsi->module_id == 0 ?
4423 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
4424 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004425
4426 DSSDBG("PLL OK\n");
4427
Archit Taneja9e7e9372012-08-14 12:29:22 +05304428 r = dsi_cio_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004429 if (r)
4430 goto err2;
4431
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304432 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004433
Archit Taneja9e7e9372012-08-14 12:29:22 +05304434 dsi_proto_timings(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004435 dsi_set_lp_clk_divisor(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004436
4437 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304438 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004439
Tomi Valkeinen57612172012-11-27 17:32:36 +02004440 r = dsi_proto_config(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004441 if (r)
4442 goto err3;
4443
4444 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304445 dsi_vc_enable(dsidev, 0, 1);
4446 dsi_vc_enable(dsidev, 1, 1);
4447 dsi_vc_enable(dsidev, 2, 1);
4448 dsi_vc_enable(dsidev, 3, 1);
4449 dsi_if_enable(dsidev, 1);
4450 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004451
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004452 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004453err3:
Archit Taneja9e7e9372012-08-14 12:29:22 +05304454 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004455err2:
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004456 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004457err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304458 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004459err0:
4460 return r;
4461}
4462
Tomi Valkeinen57612172012-11-27 17:32:36 +02004463static void dsi_display_uninit_dsi(struct platform_device *dsidev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004464 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004465{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304466 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304467
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304468 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304469 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004470
Ville Syrjäläd7370102010-04-22 22:50:09 +02004471 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304472 dsi_if_enable(dsidev, 0);
4473 dsi_vc_enable(dsidev, 0, 0);
4474 dsi_vc_enable(dsidev, 1, 0);
4475 dsi_vc_enable(dsidev, 2, 0);
4476 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004477
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004478 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja9e7e9372012-08-14 12:29:22 +05304479 dsi_cio_uninit(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304480 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004481}
4482
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004483static int dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004484{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304485 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304486 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004487 int r = 0;
4488
4489 DSSDBG("dsi_display_enable\n");
4490
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304491 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004492
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304493 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004494
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004495 r = dsi_runtime_get(dsidev);
4496 if (r)
4497 goto err_get_dsi;
4498
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304499 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004500
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004501 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004502
Tomi Valkeinen57612172012-11-27 17:32:36 +02004503 r = dsi_display_init_dsi(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004504 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004505 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004506
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304507 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004508
4509 return 0;
4510
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004511err_init_dsi:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304512 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004513 dsi_runtime_put(dsidev);
4514err_get_dsi:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304515 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004516 DSSDBG("dsi_display_enable FAILED\n");
4517 return r;
4518}
4519
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004520static void dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004521 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004522{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304523 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304524 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304525
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004526 DSSDBG("dsi_display_disable\n");
4527
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304528 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004529
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304530 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004531
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004532 dsi_sync_vc(dsidev, 0);
4533 dsi_sync_vc(dsidev, 1);
4534 dsi_sync_vc(dsidev, 2);
4535 dsi_sync_vc(dsidev, 3);
4536
Tomi Valkeinen57612172012-11-27 17:32:36 +02004537 dsi_display_uninit_dsi(dsidev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004538
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004539 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304540 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004541
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304542 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004543}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004544
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004545static int dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004546{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304547 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4548 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4549
4550 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004551 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004552}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004553
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004554#ifdef PRINT_VERBOSE_VM_TIMINGS
4555static void print_dsi_vm(const char *str,
4556 const struct omap_dss_dsi_videomode_timings *t)
4557{
4558 unsigned long byteclk = t->hsclk / 4;
4559 int bl, wc, pps, tot;
4560
4561 wc = DIV_ROUND_UP(t->hact * t->bitspp, 8);
4562 pps = DIV_ROUND_UP(wc + 6, t->ndl); /* pixel packet size */
4563 bl = t->hss + t->hsa + t->hse + t->hbp + t->hfp;
4564 tot = bl + pps;
4565
4566#define TO_DSI_T(x) ((u32)div64_u64((u64)x * 1000000000llu, byteclk))
4567
4568 pr_debug("%s bck %lu, %u/%u/%u/%u/%u/%u = %u+%u = %u, "
4569 "%u/%u/%u/%u/%u/%u = %u + %u = %u\n",
4570 str,
4571 byteclk,
4572 t->hss, t->hsa, t->hse, t->hbp, pps, t->hfp,
4573 bl, pps, tot,
4574 TO_DSI_T(t->hss),
4575 TO_DSI_T(t->hsa),
4576 TO_DSI_T(t->hse),
4577 TO_DSI_T(t->hbp),
4578 TO_DSI_T(pps),
4579 TO_DSI_T(t->hfp),
4580
4581 TO_DSI_T(bl),
4582 TO_DSI_T(pps),
4583
4584 TO_DSI_T(tot));
4585#undef TO_DSI_T
4586}
4587
4588static void print_dispc_vm(const char *str, const struct omap_video_timings *t)
4589{
4590 unsigned long pck = t->pixel_clock * 1000;
4591 int hact, bl, tot;
4592
4593 hact = t->x_res;
4594 bl = t->hsw + t->hbp + t->hfp;
4595 tot = hact + bl;
4596
4597#define TO_DISPC_T(x) ((u32)div64_u64((u64)x * 1000000000llu, pck))
4598
4599 pr_debug("%s pck %lu, %u/%u/%u/%u = %u+%u = %u, "
4600 "%u/%u/%u/%u = %u + %u = %u\n",
4601 str,
4602 pck,
4603 t->hsw, t->hbp, hact, t->hfp,
4604 bl, hact, tot,
4605 TO_DISPC_T(t->hsw),
4606 TO_DISPC_T(t->hbp),
4607 TO_DISPC_T(hact),
4608 TO_DISPC_T(t->hfp),
4609 TO_DISPC_T(bl),
4610 TO_DISPC_T(hact),
4611 TO_DISPC_T(tot));
4612#undef TO_DISPC_T
4613}
4614
4615/* note: this is not quite accurate */
4616static void print_dsi_dispc_vm(const char *str,
4617 const struct omap_dss_dsi_videomode_timings *t)
4618{
4619 struct omap_video_timings vm = { 0 };
4620 unsigned long byteclk = t->hsclk / 4;
4621 unsigned long pck;
4622 u64 dsi_tput;
4623 int dsi_hact, dsi_htot;
4624
4625 dsi_tput = (u64)byteclk * t->ndl * 8;
4626 pck = (u32)div64_u64(dsi_tput, t->bitspp);
4627 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(t->hact * t->bitspp, 8) + 6, t->ndl);
4628 dsi_htot = t->hss + t->hsa + t->hse + t->hbp + dsi_hact + t->hfp;
4629
4630 vm.pixel_clock = pck / 1000;
4631 vm.hsw = div64_u64((u64)(t->hsa + t->hse) * pck, byteclk);
4632 vm.hbp = div64_u64((u64)t->hbp * pck, byteclk);
4633 vm.hfp = div64_u64((u64)t->hfp * pck, byteclk);
4634 vm.x_res = t->hact;
4635
4636 print_dispc_vm(str, &vm);
4637}
4638#endif /* PRINT_VERBOSE_VM_TIMINGS */
4639
4640static bool dsi_cm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4641 unsigned long pck, void *data)
4642{
4643 struct dsi_clk_calc_ctx *ctx = data;
4644 struct omap_video_timings *t = &ctx->dispc_vm;
4645
4646 ctx->dispc_cinfo.lck_div = lckd;
4647 ctx->dispc_cinfo.pck_div = pckd;
4648 ctx->dispc_cinfo.lck = lck;
4649 ctx->dispc_cinfo.pck = pck;
4650
4651 *t = *ctx->config->timings;
4652 t->pixel_clock = pck / 1000;
4653 t->x_res = ctx->config->timings->x_res;
4654 t->y_res = ctx->config->timings->y_res;
4655 t->hsw = t->hfp = t->hbp = t->vsw = 1;
4656 t->vfp = t->vbp = 0;
4657
4658 return true;
4659}
4660
4661static bool dsi_cm_calc_hsdiv_cb(int regm_dispc, unsigned long dispc,
4662 void *data)
4663{
4664 struct dsi_clk_calc_ctx *ctx = data;
4665
4666 ctx->dsi_cinfo.regm_dispc = regm_dispc;
4667 ctx->dsi_cinfo.dsi_pll_hsdiv_dispc_clk = dispc;
4668
4669 return dispc_div_calc(dispc, ctx->req_pck_min, ctx->req_pck_max,
4670 dsi_cm_calc_dispc_cb, ctx);
4671}
4672
4673static bool dsi_cm_calc_pll_cb(int regn, int regm, unsigned long fint,
4674 unsigned long pll, void *data)
4675{
4676 struct dsi_clk_calc_ctx *ctx = data;
4677
4678 ctx->dsi_cinfo.regn = regn;
4679 ctx->dsi_cinfo.regm = regm;
4680 ctx->dsi_cinfo.fint = fint;
4681 ctx->dsi_cinfo.clkin4ddr = pll;
4682
4683 return dsi_hsdiv_calc(ctx->dsidev, pll, ctx->req_pck_min,
4684 dsi_cm_calc_hsdiv_cb, ctx);
4685}
4686
4687static bool dsi_cm_calc(struct dsi_data *dsi,
4688 const struct omap_dss_dsi_config *cfg,
4689 struct dsi_clk_calc_ctx *ctx)
4690{
4691 unsigned long clkin;
4692 int bitspp, ndl;
4693 unsigned long pll_min, pll_max;
4694 unsigned long pck, txbyteclk;
4695
4696 clkin = clk_get_rate(dsi->sys_clk);
4697 bitspp = dsi_get_pixel_size(cfg->pixel_format);
4698 ndl = dsi->num_lanes_used - 1;
4699
4700 /*
4701 * Here we should calculate minimum txbyteclk to be able to send the
4702 * frame in time, and also to handle TE. That's not very simple, though,
4703 * especially as we go to LP between each pixel packet due to HW
4704 * "feature". So let's just estimate very roughly and multiply by 1.5.
4705 */
4706 pck = cfg->timings->pixel_clock * 1000;
4707 pck = pck * 3 / 2;
4708 txbyteclk = pck * bitspp / 8 / ndl;
4709
4710 memset(ctx, 0, sizeof(*ctx));
4711 ctx->dsidev = dsi->pdev;
4712 ctx->config = cfg;
4713 ctx->req_pck_min = pck;
4714 ctx->req_pck_nom = pck;
4715 ctx->req_pck_max = pck * 3 / 2;
4716 ctx->dsi_cinfo.clkin = clkin;
4717
4718 pll_min = max(cfg->hs_clk_min * 4, txbyteclk * 4 * 4);
4719 pll_max = cfg->hs_clk_max * 4;
4720
4721 return dsi_pll_calc(dsi->pdev, clkin,
4722 pll_min, pll_max,
4723 dsi_cm_calc_pll_cb, ctx);
4724}
4725
4726static bool dsi_vm_calc_blanking(struct dsi_clk_calc_ctx *ctx)
4727{
4728 struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev);
4729 const struct omap_dss_dsi_config *cfg = ctx->config;
4730 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
4731 int ndl = dsi->num_lanes_used - 1;
4732 unsigned long hsclk = ctx->dsi_cinfo.clkin4ddr / 4;
4733 unsigned long byteclk = hsclk / 4;
4734
4735 unsigned long dispc_pck, req_pck_min, req_pck_nom, req_pck_max;
4736 int xres;
4737 int panel_htot, panel_hbl; /* pixels */
4738 int dispc_htot, dispc_hbl; /* pixels */
4739 int dsi_htot, dsi_hact, dsi_hbl, hss, hse; /* byteclks */
4740 int hfp, hsa, hbp;
4741 const struct omap_video_timings *req_vm;
4742 struct omap_video_timings *dispc_vm;
4743 struct omap_dss_dsi_videomode_timings *dsi_vm;
4744 u64 dsi_tput, dispc_tput;
4745
4746 dsi_tput = (u64)byteclk * ndl * 8;
4747
4748 req_vm = cfg->timings;
4749 req_pck_min = ctx->req_pck_min;
4750 req_pck_max = ctx->req_pck_max;
4751 req_pck_nom = ctx->req_pck_nom;
4752
4753 dispc_pck = ctx->dispc_cinfo.pck;
4754 dispc_tput = (u64)dispc_pck * bitspp;
4755
4756 xres = req_vm->x_res;
4757
4758 panel_hbl = req_vm->hfp + req_vm->hbp + req_vm->hsw;
4759 panel_htot = xres + panel_hbl;
4760
4761 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(xres * bitspp, 8) + 6, ndl);
4762
4763 /*
4764 * When there are no line buffers, DISPC and DSI must have the
4765 * same tput. Otherwise DISPC tput needs to be higher than DSI's.
4766 */
4767 if (dsi->line_buffer_size < xres * bitspp / 8) {
4768 if (dispc_tput != dsi_tput)
4769 return false;
4770 } else {
4771 if (dispc_tput < dsi_tput)
4772 return false;
4773 }
4774
4775 /* DSI tput must be over the min requirement */
4776 if (dsi_tput < (u64)bitspp * req_pck_min)
4777 return false;
4778
4779 /* When non-burst mode, DSI tput must be below max requirement. */
4780 if (cfg->trans_mode != OMAP_DSS_DSI_BURST_MODE) {
4781 if (dsi_tput > (u64)bitspp * req_pck_max)
4782 return false;
4783 }
4784
4785 hss = DIV_ROUND_UP(4, ndl);
4786
4787 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
4788 if (ndl == 3 && req_vm->hsw == 0)
4789 hse = 1;
4790 else
4791 hse = DIV_ROUND_UP(4, ndl);
4792 } else {
4793 hse = 0;
4794 }
4795
4796 /* DSI htot to match the panel's nominal pck */
4797 dsi_htot = div64_u64((u64)panel_htot * byteclk, req_pck_nom);
4798
4799 /* fail if there would be no time for blanking */
4800 if (dsi_htot < hss + hse + dsi_hact)
4801 return false;
4802
4803 /* total DSI blanking needed to achieve panel's TL */
4804 dsi_hbl = dsi_htot - dsi_hact;
4805
4806 /* DISPC htot to match the DSI TL */
4807 dispc_htot = div64_u64((u64)dsi_htot * dispc_pck, byteclk);
4808
4809 /* verify that the DSI and DISPC TLs are the same */
4810 if ((u64)dsi_htot * dispc_pck != (u64)dispc_htot * byteclk)
4811 return false;
4812
4813 dispc_hbl = dispc_htot - xres;
4814
4815 /* setup DSI videomode */
4816
4817 dsi_vm = &ctx->dsi_vm;
4818 memset(dsi_vm, 0, sizeof(*dsi_vm));
4819
4820 dsi_vm->hsclk = hsclk;
4821
4822 dsi_vm->ndl = ndl;
4823 dsi_vm->bitspp = bitspp;
4824
4825 if (cfg->trans_mode != OMAP_DSS_DSI_PULSE_MODE) {
4826 hsa = 0;
4827 } else if (ndl == 3 && req_vm->hsw == 0) {
4828 hsa = 0;
4829 } else {
4830 hsa = div64_u64((u64)req_vm->hsw * byteclk, req_pck_nom);
4831 hsa = max(hsa - hse, 1);
4832 }
4833
4834 hbp = div64_u64((u64)req_vm->hbp * byteclk, req_pck_nom);
4835 hbp = max(hbp, 1);
4836
4837 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4838 if (hfp < 1) {
4839 int t;
4840 /* we need to take cycles from hbp */
4841
4842 t = 1 - hfp;
4843 hbp = max(hbp - t, 1);
4844 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4845
4846 if (hfp < 1 && hsa > 0) {
4847 /* we need to take cycles from hsa */
4848 t = 1 - hfp;
4849 hsa = max(hsa - t, 1);
4850 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4851 }
4852 }
4853
4854 if (hfp < 1)
4855 return false;
4856
4857 dsi_vm->hss = hss;
4858 dsi_vm->hsa = hsa;
4859 dsi_vm->hse = hse;
4860 dsi_vm->hbp = hbp;
4861 dsi_vm->hact = xres;
4862 dsi_vm->hfp = hfp;
4863
4864 dsi_vm->vsa = req_vm->vsw;
4865 dsi_vm->vbp = req_vm->vbp;
4866 dsi_vm->vact = req_vm->y_res;
4867 dsi_vm->vfp = req_vm->vfp;
4868
4869 dsi_vm->trans_mode = cfg->trans_mode;
4870
4871 dsi_vm->blanking_mode = 0;
4872 dsi_vm->hsa_blanking_mode = 1;
4873 dsi_vm->hfp_blanking_mode = 1;
4874 dsi_vm->hbp_blanking_mode = 1;
4875
4876 dsi_vm->ddr_clk_always_on = cfg->ddr_clk_always_on;
4877 dsi_vm->window_sync = 4;
4878
4879 /* setup DISPC videomode */
4880
4881 dispc_vm = &ctx->dispc_vm;
4882 *dispc_vm = *req_vm;
4883 dispc_vm->pixel_clock = dispc_pck / 1000;
4884
4885 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
4886 hsa = div64_u64((u64)req_vm->hsw * dispc_pck,
4887 req_pck_nom);
4888 hsa = max(hsa, 1);
4889 } else {
4890 hsa = 1;
4891 }
4892
4893 hbp = div64_u64((u64)req_vm->hbp * dispc_pck, req_pck_nom);
4894 hbp = max(hbp, 1);
4895
4896 hfp = dispc_hbl - hsa - hbp;
4897 if (hfp < 1) {
4898 int t;
4899 /* we need to take cycles from hbp */
4900
4901 t = 1 - hfp;
4902 hbp = max(hbp - t, 1);
4903 hfp = dispc_hbl - hsa - hbp;
4904
4905 if (hfp < 1) {
4906 /* we need to take cycles from hsa */
4907 t = 1 - hfp;
4908 hsa = max(hsa - t, 1);
4909 hfp = dispc_hbl - hsa - hbp;
4910 }
4911 }
4912
4913 if (hfp < 1)
4914 return false;
4915
4916 dispc_vm->hfp = hfp;
4917 dispc_vm->hsw = hsa;
4918 dispc_vm->hbp = hbp;
4919
4920 return true;
4921}
4922
4923
4924static bool dsi_vm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4925 unsigned long pck, void *data)
4926{
4927 struct dsi_clk_calc_ctx *ctx = data;
4928
4929 ctx->dispc_cinfo.lck_div = lckd;
4930 ctx->dispc_cinfo.pck_div = pckd;
4931 ctx->dispc_cinfo.lck = lck;
4932 ctx->dispc_cinfo.pck = pck;
4933
4934 if (dsi_vm_calc_blanking(ctx) == false)
4935 return false;
4936
4937#ifdef PRINT_VERBOSE_VM_TIMINGS
4938 print_dispc_vm("dispc", &ctx->dispc_vm);
4939 print_dsi_vm("dsi ", &ctx->dsi_vm);
4940 print_dispc_vm("req ", ctx->config->timings);
4941 print_dsi_dispc_vm("act ", &ctx->dsi_vm);
4942#endif
4943
4944 return true;
4945}
4946
4947static bool dsi_vm_calc_hsdiv_cb(int regm_dispc, unsigned long dispc,
4948 void *data)
4949{
4950 struct dsi_clk_calc_ctx *ctx = data;
4951 unsigned long pck_max;
4952
4953 ctx->dsi_cinfo.regm_dispc = regm_dispc;
4954 ctx->dsi_cinfo.dsi_pll_hsdiv_dispc_clk = dispc;
4955
4956 /*
4957 * In burst mode we can let the dispc pck be arbitrarily high, but it
4958 * limits our scaling abilities. So for now, don't aim too high.
4959 */
4960
4961 if (ctx->config->trans_mode == OMAP_DSS_DSI_BURST_MODE)
4962 pck_max = ctx->req_pck_max + 10000000;
4963 else
4964 pck_max = ctx->req_pck_max;
4965
4966 return dispc_div_calc(dispc, ctx->req_pck_min, pck_max,
4967 dsi_vm_calc_dispc_cb, ctx);
4968}
4969
4970static bool dsi_vm_calc_pll_cb(int regn, int regm, unsigned long fint,
4971 unsigned long pll, void *data)
4972{
4973 struct dsi_clk_calc_ctx *ctx = data;
4974
4975 ctx->dsi_cinfo.regn = regn;
4976 ctx->dsi_cinfo.regm = regm;
4977 ctx->dsi_cinfo.fint = fint;
4978 ctx->dsi_cinfo.clkin4ddr = pll;
4979
4980 return dsi_hsdiv_calc(ctx->dsidev, pll, ctx->req_pck_min,
4981 dsi_vm_calc_hsdiv_cb, ctx);
4982}
4983
4984static bool dsi_vm_calc(struct dsi_data *dsi,
4985 const struct omap_dss_dsi_config *cfg,
4986 struct dsi_clk_calc_ctx *ctx)
4987{
4988 const struct omap_video_timings *t = cfg->timings;
4989 unsigned long clkin;
4990 unsigned long pll_min;
4991 unsigned long pll_max;
4992 int ndl = dsi->num_lanes_used - 1;
4993 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
4994 unsigned long byteclk_min;
4995
4996 clkin = clk_get_rate(dsi->sys_clk);
4997
4998 memset(ctx, 0, sizeof(*ctx));
4999 ctx->dsidev = dsi->pdev;
5000 ctx->config = cfg;
5001
5002 ctx->dsi_cinfo.clkin = clkin;
5003
5004 /* these limits should come from the panel driver */
5005 ctx->req_pck_min = t->pixel_clock * 1000 - 1000;
5006 ctx->req_pck_nom = t->pixel_clock * 1000;
5007 ctx->req_pck_max = t->pixel_clock * 1000 + 1000;
5008
5009 byteclk_min = div64_u64((u64)ctx->req_pck_min * bitspp, ndl * 8);
5010 pll_min = max(cfg->hs_clk_min * 4, byteclk_min * 4 * 4);
5011
5012 if (cfg->trans_mode == OMAP_DSS_DSI_BURST_MODE) {
5013 pll_max = cfg->hs_clk_max * 4;
5014 } else {
5015 unsigned long byteclk_max;
5016 byteclk_max = div64_u64((u64)ctx->req_pck_max * bitspp,
5017 ndl * 8);
5018
5019 pll_max = byteclk_max * 4 * 4;
5020 }
5021
5022 return dsi_pll_calc(dsi->pdev, clkin,
5023 pll_min, pll_max,
5024 dsi_vm_calc_pll_cb, ctx);
5025}
5026
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005027static int dsi_set_config(struct omap_dss_device *dssdev,
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005028 const struct omap_dss_dsi_config *config)
Archit Tanejae67458a2012-08-13 14:17:30 +05305029{
5030 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5031 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005032 struct dsi_clk_calc_ctx ctx;
5033 bool ok;
5034 int r;
Archit Tanejae67458a2012-08-13 14:17:30 +05305035
5036 mutex_lock(&dsi->lock);
5037
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005038 dsi->pix_fmt = config->pixel_format;
5039 dsi->mode = config->mode;
5040
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005041 if (config->mode == OMAP_DSS_DSI_VIDEO_MODE)
5042 ok = dsi_vm_calc(dsi, config, &ctx);
5043 else
5044 ok = dsi_cm_calc(dsi, config, &ctx);
5045
5046 if (!ok) {
5047 DSSERR("failed to find suitable DSI clock settings\n");
5048 r = -EINVAL;
5049 goto err;
5050 }
5051
5052 dsi_pll_calc_dsi_fck(&ctx.dsi_cinfo);
5053
5054 r = dsi_lp_clock_calc(&ctx.dsi_cinfo, config->lp_clk_min,
5055 config->lp_clk_max);
5056 if (r) {
5057 DSSERR("failed to find suitable DSI LP clock settings\n");
5058 goto err;
5059 }
5060
5061 dsi->user_dsi_cinfo = ctx.dsi_cinfo;
5062 dsi->user_dispc_cinfo = ctx.dispc_cinfo;
5063
5064 dsi->timings = ctx.dispc_vm;
5065 dsi->vm_timings = ctx.dsi_vm;
Archit Tanejae67458a2012-08-13 14:17:30 +05305066
5067 mutex_unlock(&dsi->lock);
Archit Tanejae67458a2012-08-13 14:17:30 +05305068
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005069 return 0;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005070err:
5071 mutex_unlock(&dsi->lock);
5072
5073 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005074}
Archit Taneja0b3ffe32012-08-13 22:13:39 +05305075
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005076/*
5077 * Return a hardcoded channel for the DSI output. This should work for
5078 * current use cases, but this can be later expanded to either resolve
5079 * the channel in some more dynamic manner, or get the channel as a user
5080 * parameter.
5081 */
5082static enum omap_channel dsi_get_channel(int module_id)
Archit Tanejae3525742012-08-09 15:23:43 +05305083{
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005084 switch (omapdss_get_version()) {
5085 case OMAPDSS_VER_OMAP24xx:
5086 DSSWARN("DSI not supported\n");
5087 return OMAP_DSS_CHANNEL_LCD;
Archit Tanejae3525742012-08-09 15:23:43 +05305088
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005089 case OMAPDSS_VER_OMAP34xx_ES1:
5090 case OMAPDSS_VER_OMAP34xx_ES3:
5091 case OMAPDSS_VER_OMAP3630:
5092 case OMAPDSS_VER_AM35xx:
5093 return OMAP_DSS_CHANNEL_LCD;
Archit Tanejae3525742012-08-09 15:23:43 +05305094
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005095 case OMAPDSS_VER_OMAP4430_ES1:
5096 case OMAPDSS_VER_OMAP4430_ES2:
5097 case OMAPDSS_VER_OMAP4:
5098 switch (module_id) {
5099 case 0:
5100 return OMAP_DSS_CHANNEL_LCD;
5101 case 1:
5102 return OMAP_DSS_CHANNEL_LCD2;
5103 default:
5104 DSSWARN("unsupported module id\n");
5105 return OMAP_DSS_CHANNEL_LCD;
5106 }
Archit Tanejae3525742012-08-09 15:23:43 +05305107
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005108 case OMAPDSS_VER_OMAP5:
5109 switch (module_id) {
5110 case 0:
5111 return OMAP_DSS_CHANNEL_LCD;
5112 case 1:
5113 return OMAP_DSS_CHANNEL_LCD3;
5114 default:
5115 DSSWARN("unsupported module id\n");
5116 return OMAP_DSS_CHANNEL_LCD;
5117 }
5118
5119 default:
5120 DSSWARN("unsupported DSS version\n");
5121 return OMAP_DSS_CHANNEL_LCD;
5122 }
Archit Taneja02c39602012-08-10 15:01:33 +05305123}
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02005124
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005125static int dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305126{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305127 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5128 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05305129 int i;
5130
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305131 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
5132 if (!dsi->vc[i].dssdev) {
5133 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305134 *channel = i;
5135 return 0;
5136 }
5137 }
5138
5139 DSSERR("cannot get VC for display %s", dssdev->name);
5140 return -ENOSPC;
5141}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305142
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005143static int dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305144{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305145 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5146 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5147
Archit Taneja5ee3c142011-03-02 12:35:53 +05305148 if (vc_id < 0 || vc_id > 3) {
5149 DSSERR("VC ID out of range\n");
5150 return -EINVAL;
5151 }
5152
5153 if (channel < 0 || channel > 3) {
5154 DSSERR("Virtual Channel out of range\n");
5155 return -EINVAL;
5156 }
5157
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305158 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05305159 DSSERR("Virtual Channel not allocated to display %s\n",
5160 dssdev->name);
5161 return -EINVAL;
5162 }
5163
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305164 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305165
5166 return 0;
5167}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305168
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005169static void dsi_release_vc(struct omap_dss_device *dssdev, int channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305170{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305171 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5172 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5173
Archit Taneja5ee3c142011-03-02 12:35:53 +05305174 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305175 dsi->vc[channel].dssdev == dssdev) {
5176 dsi->vc[channel].dssdev = NULL;
5177 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305178 }
5179}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305180
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305181void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005182{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305183 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305184 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305185 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
5186 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005187}
5188
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305189void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005190{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305191 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305192 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305193 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
5194 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005195}
5196
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305197static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05005198{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305199 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5200
5201 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
5202 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
5203 dsi->regm_dispc_max =
5204 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
5205 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
5206 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
5207 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
5208 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05005209}
5210
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005211static int dsi_get_clocks(struct platform_device *dsidev)
5212{
5213 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5214 struct clk *clk;
5215
Sachin Kamat5303b3a2013-04-02 14:33:00 +03005216 clk = devm_clk_get(&dsidev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005217 if (IS_ERR(clk)) {
5218 DSSERR("can't get fck\n");
5219 return PTR_ERR(clk);
5220 }
5221
5222 dsi->dss_clk = clk;
5223
Sachin Kamat5303b3a2013-04-02 14:33:00 +03005224 clk = devm_clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005225 if (IS_ERR(clk)) {
5226 DSSERR("can't get sys_clk\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005227 return PTR_ERR(clk);
5228 }
5229
5230 dsi->sys_clk = clk;
5231
5232 return 0;
5233}
5234
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005235static int dsi_connect(struct omap_dss_device *dssdev,
5236 struct omap_dss_device *dst)
5237{
5238 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5239 struct omap_overlay_manager *mgr;
5240 int r;
5241
5242 r = dsi_regulator_init(dsidev);
5243 if (r)
5244 return r;
5245
5246 mgr = omap_dss_get_overlay_manager(dssdev->dispc_channel);
5247 if (!mgr)
5248 return -ENODEV;
5249
5250 r = dss_mgr_connect(mgr, dssdev);
5251 if (r)
5252 return r;
5253
5254 r = omapdss_output_set_device(dssdev, dst);
5255 if (r) {
5256 DSSERR("failed to connect output to new device: %s\n",
5257 dssdev->name);
5258 dss_mgr_disconnect(mgr, dssdev);
5259 return r;
5260 }
5261
5262 return 0;
5263}
5264
5265static void dsi_disconnect(struct omap_dss_device *dssdev,
5266 struct omap_dss_device *dst)
5267{
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005268 WARN_ON(dst != dssdev->dst);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005269
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005270 if (dst != dssdev->dst)
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005271 return;
5272
5273 omapdss_output_unset_device(dssdev);
5274
5275 if (dssdev->manager)
5276 dss_mgr_disconnect(dssdev->manager, dssdev);
5277}
5278
5279static const struct omapdss_dsi_ops dsi_ops = {
5280 .connect = dsi_connect,
5281 .disconnect = dsi_disconnect,
5282
5283 .bus_lock = dsi_bus_lock,
5284 .bus_unlock = dsi_bus_unlock,
5285
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005286 .enable = dsi_display_enable,
5287 .disable = dsi_display_disable,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005288
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005289 .enable_hs = dsi_vc_enable_hs,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005290
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005291 .configure_pins = dsi_configure_pins,
5292 .set_config = dsi_set_config,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005293
5294 .enable_video_output = dsi_enable_video_output,
5295 .disable_video_output = dsi_disable_video_output,
5296
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005297 .update = dsi_update,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005298
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005299 .enable_te = dsi_enable_te,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005300
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005301 .request_vc = dsi_request_vc,
5302 .set_vc_id = dsi_set_vc_id,
5303 .release_vc = dsi_release_vc,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005304
5305 .dcs_write = dsi_vc_dcs_write,
5306 .dcs_write_nosync = dsi_vc_dcs_write_nosync,
5307 .dcs_read = dsi_vc_dcs_read,
5308
5309 .gen_write = dsi_vc_generic_write,
5310 .gen_write_nosync = dsi_vc_generic_write_nosync,
5311 .gen_read = dsi_vc_generic_read,
5312
5313 .bta_sync = dsi_vc_send_bta_sync,
5314
5315 .set_max_rx_packet_size = dsi_vc_set_max_rx_packet_size,
5316};
5317
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005318static void dsi_init_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305319{
5320 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005321 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305322
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005323 out->dev = &dsidev->dev;
Archit Taneja81b87f52012-09-26 16:30:49 +05305324 out->id = dsi->module_id == 0 ?
5325 OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;
5326
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005327 out->output_type = OMAP_DISPLAY_TYPE_DSI;
Tomi Valkeinen7286a082013-02-18 13:06:01 +02005328 out->name = dsi->module_id == 0 ? "dsi.0" : "dsi.1";
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005329 out->dispc_channel = dsi_get_channel(dsi->module_id);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005330 out->ops.dsi = &dsi_ops;
Tomi Valkeinenb7328e12013-05-03 11:42:18 +03005331 out->owner = THIS_MODULE;
Archit Taneja81b87f52012-09-26 16:30:49 +05305332
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005333 omapdss_register_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305334}
5335
Tomi Valkeinend1890a682013-04-26 13:47:41 +03005336static void dsi_uninit_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305337{
5338 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005339 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305340
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005341 omapdss_unregister_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305342}
5343
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005344/* DSI1 HW IP initialisation */
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005345static int omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005346{
5347 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005348 int r, i;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00005349 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305350 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005351
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005352 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005353 if (!dsi)
5354 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305355
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005356 dsi->module_id = dsidev->id;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305357 dsi->pdev = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305358 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305359
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305360 spin_lock_init(&dsi->irq_lock);
5361 spin_lock_init(&dsi->errors_lock);
5362 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005363
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005364#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305365 spin_lock_init(&dsi->irq_stats_lock);
5366 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005367#endif
5368
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305369 mutex_init(&dsi->lock);
5370 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005371
Tejun Heo203b42f2012-08-21 13:18:23 -07005372 INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
5373 dsi_framedone_timeout_work_callback);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305374
5375#ifdef DSI_CATCH_MISSING_TE
5376 init_timer(&dsi->te_timer);
5377 dsi->te_timer.function = dsi_te_timeout;
5378 dsi->te_timer.data = 0;
5379#endif
5380 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
5381 if (!dsi_mem) {
5382 DSSERR("can't get IORESOURCE_MEM DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005383 return -EINVAL;
archit tanejaaffe3602011-02-23 08:41:03 +00005384 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005385
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005386 dsi->base = devm_ioremap(&dsidev->dev, dsi_mem->start,
5387 resource_size(dsi_mem));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305388 if (!dsi->base) {
5389 DSSERR("can't ioremap DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005390 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305391 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005392
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305393 dsi->irq = platform_get_irq(dsi->pdev, 0);
5394 if (dsi->irq < 0) {
5395 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005396 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305397 }
archit tanejaaffe3602011-02-23 08:41:03 +00005398
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005399 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5400 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005401 if (r < 0) {
5402 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005403 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005404 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005405
Archit Taneja5ee3c142011-03-02 12:35:53 +05305406 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305407 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305408 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305409 dsi->vc[i].dssdev = NULL;
5410 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305411 }
5412
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305413 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05005414
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005415 r = dsi_get_clocks(dsidev);
5416 if (r)
5417 return r;
5418
5419 pm_runtime_enable(&dsidev->dev);
5420
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005421 r = dsi_runtime_get(dsidev);
5422 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005423 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005424
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305425 rev = dsi_read_reg(dsidev, DSI_REVISION);
5426 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005427 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5428
Tomi Valkeinend9820852011-10-12 15:05:59 +03005429 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5430 * of data to 3 by default */
5431 if (dss_has_feature(FEAT_DSI_GNQ))
5432 /* NB_DATA_LANES */
5433 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5434 else
5435 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305436
Tomi Valkeinen99322572013-03-05 10:37:02 +02005437 dsi->line_buffer_size = dsi_get_line_buf_size(dsidev);
5438
Archit Taneja81b87f52012-09-26 16:30:49 +05305439 dsi_init_output(dsidev);
5440
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005441 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005442
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005443 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005444 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005445 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005446 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5447
5448#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005449 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005450 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005451 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005452 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5453#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005454 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005455
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005456err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005457 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005458 return r;
5459}
5460
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005461static int __exit omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005462{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305463 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5464
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005465 WARN_ON(dsi->scp_clk_refcount > 0);
5466
Archit Taneja81b87f52012-09-26 16:30:49 +05305467 dsi_uninit_output(dsidev);
5468
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005469 pm_runtime_disable(&dsidev->dev);
5470
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03005471 if (dsi->vdds_dsi_reg != NULL && dsi->vdds_dsi_enabled) {
5472 regulator_disable(dsi->vdds_dsi_reg);
5473 dsi->vdds_dsi_enabled = false;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005474 }
5475
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005476 return 0;
5477}
5478
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005479static int dsi_runtime_suspend(struct device *dev)
5480{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005481 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005482
5483 return 0;
5484}
5485
5486static int dsi_runtime_resume(struct device *dev)
5487{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005488 int r;
5489
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005490 r = dispc_runtime_get();
5491 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005492 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005493
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005494 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005495}
5496
5497static const struct dev_pm_ops dsi_pm_ops = {
5498 .runtime_suspend = dsi_runtime_suspend,
5499 .runtime_resume = dsi_runtime_resume,
5500};
5501
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005502static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005503 .probe = omap_dsihw_probe,
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005504 .remove = __exit_p(omap_dsihw_remove),
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005505 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005506 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005507 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005508 .pm = &dsi_pm_ops,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005509 },
5510};
5511
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005512int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005513{
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005514 return platform_driver_register(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005515}
5516
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005517void __exit dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005518{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005519 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005520}