blob: 110a505332dbc2007204eb6529a11e83604d9bc6 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053043#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020044
45#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053046#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020047
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020048#define DSI_CATCH_MISSING_TE
49
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020050struct dsi_reg { u16 idx; };
51
52#define DSI_REG(idx) ((const struct dsi_reg) { idx })
53
54#define DSI_SZ_REGS SZ_1K
55/* DSI Protocol Engine */
56
57#define DSI_REVISION DSI_REG(0x0000)
58#define DSI_SYSCONFIG DSI_REG(0x0010)
59#define DSI_SYSSTATUS DSI_REG(0x0014)
60#define DSI_IRQSTATUS DSI_REG(0x0018)
61#define DSI_IRQENABLE DSI_REG(0x001C)
62#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053063#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020064#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
65#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
66#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
67#define DSI_CLK_CTRL DSI_REG(0x0054)
68#define DSI_TIMING1 DSI_REG(0x0058)
69#define DSI_TIMING2 DSI_REG(0x005C)
70#define DSI_VM_TIMING1 DSI_REG(0x0060)
71#define DSI_VM_TIMING2 DSI_REG(0x0064)
72#define DSI_VM_TIMING3 DSI_REG(0x0068)
73#define DSI_CLK_TIMING DSI_REG(0x006C)
74#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
75#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
76#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
77#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
78#define DSI_VM_TIMING4 DSI_REG(0x0080)
79#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
80#define DSI_VM_TIMING5 DSI_REG(0x0088)
81#define DSI_VM_TIMING6 DSI_REG(0x008C)
82#define DSI_VM_TIMING7 DSI_REG(0x0090)
83#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
84#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
85#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
86#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
87#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
88#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
89#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
90#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
91
92/* DSIPHY_SCP */
93
94#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
95#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
96#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
97#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +030098#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020099
100/* DSI_PLL_CTRL_SCP */
101
102#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
103#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
104#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
105#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
106#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
107
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530108#define REG_GET(dsidev, idx, start, end) \
109 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200110
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530111#define REG_FLD_MOD(dsidev, idx, val, start, end) \
112 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200113
114/* Global interrupts */
115#define DSI_IRQ_VC0 (1 << 0)
116#define DSI_IRQ_VC1 (1 << 1)
117#define DSI_IRQ_VC2 (1 << 2)
118#define DSI_IRQ_VC3 (1 << 3)
119#define DSI_IRQ_WAKEUP (1 << 4)
120#define DSI_IRQ_RESYNC (1 << 5)
121#define DSI_IRQ_PLL_LOCK (1 << 7)
122#define DSI_IRQ_PLL_UNLOCK (1 << 8)
123#define DSI_IRQ_PLL_RECALL (1 << 9)
124#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
125#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
126#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
127#define DSI_IRQ_TE_TRIGGER (1 << 16)
128#define DSI_IRQ_ACK_TRIGGER (1 << 17)
129#define DSI_IRQ_SYNC_LOST (1 << 18)
130#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
131#define DSI_IRQ_TA_TIMEOUT (1 << 20)
132#define DSI_IRQ_ERROR_MASK \
133 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530134 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200135#define DSI_IRQ_CHANNEL_MASK 0xf
136
137/* Virtual channel interrupts */
138#define DSI_VC_IRQ_CS (1 << 0)
139#define DSI_VC_IRQ_ECC_CORR (1 << 1)
140#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
141#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
142#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
143#define DSI_VC_IRQ_BTA (1 << 5)
144#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
145#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
146#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
147#define DSI_VC_IRQ_ERROR_MASK \
148 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
149 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
150 DSI_VC_IRQ_FIFO_TX_UDF)
151
152/* ComplexIO interrupts */
153#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
154#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
155#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200156#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
157#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200158#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
159#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
160#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200161#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
162#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200163#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
164#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
165#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200166#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
167#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200168#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
169#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
170#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200171#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
172#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200173#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
174#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
175#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200179#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
180#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
181#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
182#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200183#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
184#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300185#define DSI_CIO_IRQ_ERROR_MASK \
186 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200187 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
188 DSI_CIO_IRQ_ERRSYNCESC5 | \
189 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
190 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
191 DSI_CIO_IRQ_ERRESC5 | \
192 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
193 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
194 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300195 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
196 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200197 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
198 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
199 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200200
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200201typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
202
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200203static int dsi_display_init_dispc(struct platform_device *dsidev,
204 struct omap_overlay_manager *mgr);
205static void dsi_display_uninit_dispc(struct platform_device *dsidev,
206 struct omap_overlay_manager *mgr);
207
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200208#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300209#define DSI_MAX_NR_LANES 5
210
211enum dsi_lane_function {
212 DSI_LANE_UNUSED = 0,
213 DSI_LANE_CLK,
214 DSI_LANE_DATA1,
215 DSI_LANE_DATA2,
216 DSI_LANE_DATA3,
217 DSI_LANE_DATA4,
218};
219
220struct dsi_lane_config {
221 enum dsi_lane_function function;
222 u8 polarity;
223};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200224
225struct dsi_isr_data {
226 omap_dsi_isr_t isr;
227 void *arg;
228 u32 mask;
229};
230
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200231enum fifo_size {
232 DSI_FIFO_SIZE_0 = 0,
233 DSI_FIFO_SIZE_32 = 1,
234 DSI_FIFO_SIZE_64 = 2,
235 DSI_FIFO_SIZE_96 = 3,
236 DSI_FIFO_SIZE_128 = 4,
237};
238
Archit Tanejad6049142011-08-22 11:58:08 +0530239enum dsi_vc_source {
240 DSI_VC_SOURCE_L4 = 0,
241 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200242};
243
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200244struct dsi_irq_stats {
245 unsigned long last_reset;
246 unsigned irq_count;
247 unsigned dsi_irqs[32];
248 unsigned vc_irqs[4][32];
249 unsigned cio_irqs[32];
250};
251
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200252struct dsi_isr_tables {
253 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
254 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
255 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
256};
257
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530258struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000259 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200260 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300261
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200262 int module_id;
263
archit tanejaaffe3602011-02-23 08:41:03 +0000264 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200265
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300266 struct clk *dss_clk;
267 struct clk *sys_clk;
268
Tomi Valkeinena0d269e2012-11-27 17:05:54 +0200269 struct dispc_clock_info user_dispc_cinfo;
270 struct dsi_clock_info user_dsi_cinfo;
271
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200272 struct dsi_clock_info current_cinfo;
273
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300274 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200275 struct regulator *vdds_dsi_reg;
276
277 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530278 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200279 struct omap_dss_device *dssdev;
280 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530281 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200282 } vc[4];
283
284 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200285 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200286
287 unsigned pll_locked;
288
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200289 spinlock_t irq_lock;
290 struct dsi_isr_tables isr_tables;
291 /* space for a copy used by the interrupt handler */
292 struct dsi_isr_tables isr_tables_copy;
293
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200294 int update_channel;
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200295#ifdef DEBUG
296 unsigned update_bytes;
297#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200298
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200299 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300300 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200301
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200302 void (*framedone_callback)(int, void *);
303 void *framedone_data;
304
305 struct delayed_work framedone_timeout_work;
306
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200307#ifdef DSI_CATCH_MISSING_TE
308 struct timer_list te_timer;
309#endif
310
311 unsigned long cache_req_pck;
312 unsigned long cache_clk_freq;
313 struct dsi_clock_info cache_cinfo;
314
315 u32 errors;
316 spinlock_t errors_lock;
317#ifdef DEBUG
318 ktime_t perf_setup_time;
319 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200320#endif
321 int debug_read;
322 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200323
324#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
325 spinlock_t irq_stats_lock;
326 struct dsi_irq_stats irq_stats;
327#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500328 /* DSI PLL Parameter Ranges */
329 unsigned long regm_max, regn_max;
330 unsigned long regm_dispc_max, regm_dsi_max;
331 unsigned long fint_min, fint_max;
332 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300333
Tomi Valkeinend9820852011-10-12 15:05:59 +0300334 unsigned num_lanes_supported;
Tomi Valkeinen99322572013-03-05 10:37:02 +0200335 unsigned line_buffer_size;
Archit Taneja75d72472011-05-16 15:17:08 +0530336
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300337 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
338 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300339
340 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530341
342 struct dss_lcd_mgr_config mgr_config;
Archit Tanejae67458a2012-08-13 14:17:30 +0530343 struct omap_video_timings timings;
Archit Taneja02c39602012-08-10 15:01:33 +0530344 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530345 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530346 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Taneja81b87f52012-09-26 16:30:49 +0530347
348 struct omap_dss_output output;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530349};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200350
Archit Taneja2e868db2011-05-12 17:26:28 +0530351struct dsi_packet_sent_handler_data {
352 struct platform_device *dsidev;
353 struct completion *completion;
354};
355
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200356#ifdef DEBUG
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030357static bool dsi_perf;
358module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200359#endif
360
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530361static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
362{
363 return dev_get_drvdata(&dsidev->dev);
364}
365
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530366static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
367{
Archit Taneja400e65d2012-07-04 13:48:34 +0530368 return dssdev->output->pdev;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530369}
370
371struct platform_device *dsi_get_dsidev_from_id(int module)
372{
Archit Taneja400e65d2012-07-04 13:48:34 +0530373 struct omap_dss_output *out;
374 enum omap_dss_output_id id;
375
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300376 switch (module) {
377 case 0:
378 id = OMAP_DSS_OUTPUT_DSI1;
379 break;
380 case 1:
381 id = OMAP_DSS_OUTPUT_DSI2;
382 break;
383 default:
384 return NULL;
385 }
Archit Taneja400e65d2012-07-04 13:48:34 +0530386
387 out = omap_dss_get_output(id);
388
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300389 return out ? out->pdev : NULL;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530390}
391
392static inline void dsi_write_reg(struct platform_device *dsidev,
393 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200394{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530395 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
396
397 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200398}
399
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530400static inline u32 dsi_read_reg(struct platform_device *dsidev,
401 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200402{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530403 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
404
405 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200406}
407
Archit Taneja1ffefe72011-05-12 17:26:24 +0530408void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200409{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530410 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
411 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
412
413 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200414}
415EXPORT_SYMBOL(dsi_bus_lock);
416
Archit Taneja1ffefe72011-05-12 17:26:24 +0530417void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200418{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530419 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
420 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
421
422 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200423}
424EXPORT_SYMBOL(dsi_bus_unlock);
425
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530426static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200427{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530428 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
429
430 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200431}
432
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200433static void dsi_completion_handler(void *data, u32 mask)
434{
435 complete((struct completion *)data);
436}
437
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530438static inline int wait_for_bit_change(struct platform_device *dsidev,
439 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200440{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300441 unsigned long timeout;
442 ktime_t wait;
443 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200444
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300445 /* first busyloop to see if the bit changes right away */
446 t = 100;
447 while (t-- > 0) {
448 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
449 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200450 }
451
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300452 /* then loop for 500ms, sleeping for 1ms in between */
453 timeout = jiffies + msecs_to_jiffies(500);
454 while (time_before(jiffies, timeout)) {
455 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
456 return value;
457
458 wait = ns_to_ktime(1000 * 1000);
459 set_current_state(TASK_UNINTERRUPTIBLE);
460 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
461 }
462
463 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200464}
465
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530466u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
467{
468 switch (fmt) {
469 case OMAP_DSS_DSI_FMT_RGB888:
470 case OMAP_DSS_DSI_FMT_RGB666:
471 return 24;
472 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
473 return 18;
474 case OMAP_DSS_DSI_FMT_RGB565:
475 return 16;
476 default:
477 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300478 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530479 }
480}
481
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200482#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530483static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200484{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530485 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
486 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200487}
488
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530489static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200490{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530491 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
492 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200493}
494
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530495static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200496{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530497 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200498 ktime_t t, setup_time, trans_time;
499 u32 total_bytes;
500 u32 setup_us, trans_us, total_us;
501
502 if (!dsi_perf)
503 return;
504
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200505 t = ktime_get();
506
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530507 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200508 setup_us = (u32)ktime_to_us(setup_time);
509 if (setup_us == 0)
510 setup_us = 1;
511
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530512 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200513 trans_us = (u32)ktime_to_us(trans_time);
514 if (trans_us == 0)
515 trans_us = 1;
516
517 total_us = setup_us + trans_us;
518
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200519 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200520
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200521 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
522 "%u bytes, %u kbytes/sec\n",
523 name,
524 setup_us,
525 trans_us,
526 total_us,
527 1000*1000 / total_us,
528 total_bytes,
529 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200530}
531#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300532static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
533{
534}
535
536static inline void dsi_perf_mark_start(struct platform_device *dsidev)
537{
538}
539
540static inline void dsi_perf_show(struct platform_device *dsidev,
541 const char *name)
542{
543}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200544#endif
545
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530546static int verbose_irq;
547
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200548static void print_irq_status(u32 status)
549{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200550 if (status == 0)
551 return;
552
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530553 if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200554 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200555
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530556#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""
557
558 pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
559 status,
560 verbose_irq ? PIS(VC0) : "",
561 verbose_irq ? PIS(VC1) : "",
562 verbose_irq ? PIS(VC2) : "",
563 verbose_irq ? PIS(VC3) : "",
564 PIS(WAKEUP),
565 PIS(RESYNC),
566 PIS(PLL_LOCK),
567 PIS(PLL_UNLOCK),
568 PIS(PLL_RECALL),
569 PIS(COMPLEXIO_ERR),
570 PIS(HS_TX_TIMEOUT),
571 PIS(LP_RX_TIMEOUT),
572 PIS(TE_TRIGGER),
573 PIS(ACK_TRIGGER),
574 PIS(SYNC_LOST),
575 PIS(LDO_POWER_GOOD),
576 PIS(TA_TIMEOUT));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200577#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200578}
579
580static void print_irq_status_vc(int channel, u32 status)
581{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200582 if (status == 0)
583 return;
584
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530585 if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200586 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200587
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530588#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""
589
590 pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
591 channel,
592 status,
593 PIS(CS),
594 PIS(ECC_CORR),
595 PIS(ECC_NO_CORR),
596 verbose_irq ? PIS(PACKET_SENT) : "",
597 PIS(BTA),
598 PIS(FIFO_TX_OVF),
599 PIS(FIFO_RX_OVF),
600 PIS(FIFO_TX_UDF),
601 PIS(PP_BUSY_CHANGE));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200602#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200603}
604
605static void print_irq_status_cio(u32 status)
606{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200607 if (status == 0)
608 return;
609
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530610#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200611
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530612 pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
613 status,
614 PIS(ERRSYNCESC1),
615 PIS(ERRSYNCESC2),
616 PIS(ERRSYNCESC3),
617 PIS(ERRESC1),
618 PIS(ERRESC2),
619 PIS(ERRESC3),
620 PIS(ERRCONTROL1),
621 PIS(ERRCONTROL2),
622 PIS(ERRCONTROL3),
623 PIS(STATEULPS1),
624 PIS(STATEULPS2),
625 PIS(STATEULPS3),
626 PIS(ERRCONTENTIONLP0_1),
627 PIS(ERRCONTENTIONLP1_1),
628 PIS(ERRCONTENTIONLP0_2),
629 PIS(ERRCONTENTIONLP1_2),
630 PIS(ERRCONTENTIONLP0_3),
631 PIS(ERRCONTENTIONLP1_3),
632 PIS(ULPSACTIVENOT_ALL0),
633 PIS(ULPSACTIVENOT_ALL1));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200634#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200635}
636
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200637#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530638static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
639 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200640{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530641 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200642 int i;
643
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530644 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200645
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530646 dsi->irq_stats.irq_count++;
647 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200648
649 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530650 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200651
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530652 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200653
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530654 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200655}
656#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530657#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200658#endif
659
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200660static int debug_irq;
661
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530662static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
663 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200664{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530665 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200666 int i;
667
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200668 if (irqstatus & DSI_IRQ_ERROR_MASK) {
669 DSSERR("DSI error, irqstatus %x\n", irqstatus);
670 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530671 spin_lock(&dsi->errors_lock);
672 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
673 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200674 } else if (debug_irq) {
675 print_irq_status(irqstatus);
676 }
677
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200678 for (i = 0; i < 4; ++i) {
679 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
680 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
681 i, vcstatus[i]);
682 print_irq_status_vc(i, vcstatus[i]);
683 } else if (debug_irq) {
684 print_irq_status_vc(i, vcstatus[i]);
685 }
686 }
687
688 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
689 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
690 print_irq_status_cio(ciostatus);
691 } else if (debug_irq) {
692 print_irq_status_cio(ciostatus);
693 }
694}
695
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200696static void dsi_call_isrs(struct dsi_isr_data *isr_array,
697 unsigned isr_array_size, u32 irqstatus)
698{
699 struct dsi_isr_data *isr_data;
700 int i;
701
702 for (i = 0; i < isr_array_size; i++) {
703 isr_data = &isr_array[i];
704 if (isr_data->isr && isr_data->mask & irqstatus)
705 isr_data->isr(isr_data->arg, irqstatus);
706 }
707}
708
709static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
710 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
711{
712 int i;
713
714 dsi_call_isrs(isr_tables->isr_table,
715 ARRAY_SIZE(isr_tables->isr_table),
716 irqstatus);
717
718 for (i = 0; i < 4; ++i) {
719 if (vcstatus[i] == 0)
720 continue;
721 dsi_call_isrs(isr_tables->isr_table_vc[i],
722 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
723 vcstatus[i]);
724 }
725
726 if (ciostatus != 0)
727 dsi_call_isrs(isr_tables->isr_table_cio,
728 ARRAY_SIZE(isr_tables->isr_table_cio),
729 ciostatus);
730}
731
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200732static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
733{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530734 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530735 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200736 u32 irqstatus, vcstatus[4], ciostatus;
737 int i;
738
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530739 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530740 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530741
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530742 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200743
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530744 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200745
746 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200747 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530748 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200749 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200750 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200751
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530752 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200753 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530754 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200755
756 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200757 if ((irqstatus & (1 << i)) == 0) {
758 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200759 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300760 }
761
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530762 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200763
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530764 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200765 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530766 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200767 }
768
769 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530770 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200771
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530772 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200773 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530774 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200775 } else {
776 ciostatus = 0;
777 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200778
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200779#ifdef DSI_CATCH_MISSING_TE
780 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530781 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200782#endif
783
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200784 /* make a copy and unlock, so that isrs can unregister
785 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530786 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
787 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200788
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530789 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200790
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530791 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200792
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530793 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200794
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530795 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200796
archit tanejaaffe3602011-02-23 08:41:03 +0000797 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200798}
799
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530800/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530801static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
802 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200803 unsigned isr_array_size, u32 default_mask,
804 const struct dsi_reg enable_reg,
805 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200806{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200807 struct dsi_isr_data *isr_data;
808 u32 mask;
809 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200810 int i;
811
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200812 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200813
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200814 for (i = 0; i < isr_array_size; i++) {
815 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200816
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200817 if (isr_data->isr == NULL)
818 continue;
819
820 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200821 }
822
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530823 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200824 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530825 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
826 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200827
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200828 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530829 dsi_read_reg(dsidev, enable_reg);
830 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200831}
832
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530833/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530834static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200835{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530836 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200837 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200838#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200839 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200840#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530841 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
842 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200843 DSI_IRQENABLE, DSI_IRQSTATUS);
844}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200845
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530846/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530847static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200848{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530849 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
850
851 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
852 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200853 DSI_VC_IRQ_ERROR_MASK,
854 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
855}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200856
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530857/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530858static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200859{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530860 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
861
862 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
863 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200864 DSI_CIO_IRQ_ERROR_MASK,
865 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
866}
867
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530868static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200869{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530870 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200871 unsigned long flags;
872 int vc;
873
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530874 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200875
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530876 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200877
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530878 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200879 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530880 _omap_dsi_set_irqs_vc(dsidev, vc);
881 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200882
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530883 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200884}
885
886static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
887 struct dsi_isr_data *isr_array, unsigned isr_array_size)
888{
889 struct dsi_isr_data *isr_data;
890 int free_idx;
891 int i;
892
893 BUG_ON(isr == NULL);
894
895 /* check for duplicate entry and find a free slot */
896 free_idx = -1;
897 for (i = 0; i < isr_array_size; i++) {
898 isr_data = &isr_array[i];
899
900 if (isr_data->isr == isr && isr_data->arg == arg &&
901 isr_data->mask == mask) {
902 return -EINVAL;
903 }
904
905 if (isr_data->isr == NULL && free_idx == -1)
906 free_idx = i;
907 }
908
909 if (free_idx == -1)
910 return -EBUSY;
911
912 isr_data = &isr_array[free_idx];
913 isr_data->isr = isr;
914 isr_data->arg = arg;
915 isr_data->mask = mask;
916
917 return 0;
918}
919
920static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
921 struct dsi_isr_data *isr_array, unsigned isr_array_size)
922{
923 struct dsi_isr_data *isr_data;
924 int i;
925
926 for (i = 0; i < isr_array_size; i++) {
927 isr_data = &isr_array[i];
928 if (isr_data->isr != isr || isr_data->arg != arg ||
929 isr_data->mask != mask)
930 continue;
931
932 isr_data->isr = NULL;
933 isr_data->arg = NULL;
934 isr_data->mask = 0;
935
936 return 0;
937 }
938
939 return -EINVAL;
940}
941
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530942static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
943 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200944{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530945 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200946 unsigned long flags;
947 int r;
948
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530949 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200950
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530951 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
952 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200953
954 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530955 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200956
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530957 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200958
959 return r;
960}
961
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530962static int dsi_unregister_isr(struct platform_device *dsidev,
963 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200964{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530965 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200966 unsigned long flags;
967 int r;
968
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530969 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200970
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530971 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
972 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200973
974 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530975 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200976
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530977 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200978
979 return r;
980}
981
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530982static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
983 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200984{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530985 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200986 unsigned long flags;
987 int r;
988
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530989 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200990
991 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530992 dsi->isr_tables.isr_table_vc[channel],
993 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200994
995 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530996 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200997
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530998 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200999
1000 return r;
1001}
1002
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301003static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
1004 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001005{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301006 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001007 unsigned long flags;
1008 int r;
1009
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301010 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001011
1012 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301013 dsi->isr_tables.isr_table_vc[channel],
1014 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001015
1016 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301017 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001018
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301019 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001020
1021 return r;
1022}
1023
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301024static int dsi_register_isr_cio(struct platform_device *dsidev,
1025 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001026{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301027 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001028 unsigned long flags;
1029 int r;
1030
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301031 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001032
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301033 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1034 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001035
1036 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301037 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001038
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301039 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001040
1041 return r;
1042}
1043
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301044static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1045 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001046{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301047 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001048 unsigned long flags;
1049 int r;
1050
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301051 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001052
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301053 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1054 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001055
1056 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301057 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001058
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301059 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001060
1061 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001062}
1063
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301064static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001065{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301066 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001067 unsigned long flags;
1068 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301069 spin_lock_irqsave(&dsi->errors_lock, flags);
1070 e = dsi->errors;
1071 dsi->errors = 0;
1072 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001073 return e;
1074}
1075
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001076int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001077{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001078 int r;
1079 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1080
1081 DSSDBG("dsi_runtime_get\n");
1082
1083 r = pm_runtime_get_sync(&dsi->pdev->dev);
1084 WARN_ON(r < 0);
1085 return r < 0 ? r : 0;
1086}
1087
1088void dsi_runtime_put(struct platform_device *dsidev)
1089{
1090 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1091 int r;
1092
1093 DSSDBG("dsi_runtime_put\n");
1094
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001095 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001096 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001097}
1098
1099/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301100static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1101 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001102{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301103 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1104
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001105 if (enable)
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301106 clk_prepare_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001107 else
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301108 clk_disable_unprepare(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001109
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301110 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301111 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001112 DSSERR("cannot lock PLL when enabling clocks\n");
1113 }
1114}
1115
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301116static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001117{
1118 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001119 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001120
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001121 /* A dummy read using the SCP interface to any DSIPHY register is
1122 * required after DSIPHY reset to complete the reset of the DSI complex
1123 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301124 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001125
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001126 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1127 b0 = 28;
1128 b1 = 27;
1129 b2 = 26;
1130 } else {
1131 b0 = 24;
1132 b1 = 25;
1133 b2 = 26;
1134 }
1135
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05301136#define DSI_FLD_GET(fld, start, end)\
1137 FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)
1138
1139 pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
1140 DSI_FLD_GET(PLL_STATUS, 0, 0),
1141 DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
1142 DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
1143 DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
1144 DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
1145 DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
1146 DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
1147 DSI_FLD_GET(DSIPHY_CFG5, 31, 31));
1148
1149#undef DSI_FLD_GET
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001150}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001151
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301152static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001153{
1154 DSSDBG("dsi_if_enable(%d)\n", enable);
1155
1156 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301157 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001158
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301159 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001160 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1161 return -EIO;
1162 }
1163
1164 return 0;
1165}
1166
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301167unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001168{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301169 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1170
1171 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001172}
1173
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301174static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001175{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301176 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1177
1178 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001179}
1180
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301181static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001182{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301183 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1184
1185 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001186}
1187
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301188static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001189{
1190 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001191 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001192
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001193 if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301194 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001195 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001196 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301197 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301198 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001199 }
1200
1201 return r;
1202}
1203
Tomi Valkeinen57612172012-11-27 17:32:36 +02001204static int dsi_set_lp_clk_divisor(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001205{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301206 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001207 unsigned long dsi_fclk;
1208 unsigned lp_clk_div;
1209 unsigned long lp_clk;
1210
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02001211 lp_clk_div = dsi->user_dsi_cinfo.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001212
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301213 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001214 return -EINVAL;
1215
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301216 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001217
1218 lp_clk = dsi_fclk / 2 / lp_clk_div;
1219
1220 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301221 dsi->current_cinfo.lp_clk = lp_clk;
1222 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001223
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301224 /* LP_CLK_DIVISOR */
1225 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001226
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301227 /* LP_RX_SYNCHRO_ENABLE */
1228 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001229
1230 return 0;
1231}
1232
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301233static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001234{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301235 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1236
1237 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301238 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001239}
1240
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301241static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001242{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301243 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1244
1245 WARN_ON(dsi->scp_clk_refcount == 0);
1246 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301247 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001248}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001249
1250enum dsi_pll_power_state {
1251 DSI_PLL_POWER_OFF = 0x0,
1252 DSI_PLL_POWER_ON_HSCLK = 0x1,
1253 DSI_PLL_POWER_ON_ALL = 0x2,
1254 DSI_PLL_POWER_ON_DIV = 0x3,
1255};
1256
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301257static int dsi_pll_power(struct platform_device *dsidev,
1258 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001259{
1260 int t = 0;
1261
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001262 /* DSI-PLL power command 0x3 is not working */
1263 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1264 state == DSI_PLL_POWER_ON_DIV)
1265 state = DSI_PLL_POWER_ON_ALL;
1266
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301267 /* PLL_PWR_CMD */
1268 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001269
1270 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301271 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001272 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001273 DSSERR("Failed to set DSI PLL power mode to %d\n",
1274 state);
1275 return -ENODEV;
1276 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001277 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001278 }
1279
1280 return 0;
1281}
1282
1283/* calculate clock rates using dividers in cinfo */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001284static int dsi_calc_clock_rates(struct platform_device *dsidev,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001285 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001286{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301287 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1288
1289 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001290 return -EINVAL;
1291
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301292 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001293 return -EINVAL;
1294
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301295 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001296 return -EINVAL;
1297
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301298 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001299 return -EINVAL;
1300
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001301 cinfo->clkin = clk_get_rate(dsi->sys_clk);
1302 cinfo->fint = cinfo->clkin / cinfo->regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001303
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301304 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001305 return -EINVAL;
1306
1307 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1308
1309 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1310 return -EINVAL;
1311
Archit Taneja1bb47832011-02-24 14:17:30 +05301312 if (cinfo->regm_dispc > 0)
1313 cinfo->dsi_pll_hsdiv_dispc_clk =
1314 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001315 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301316 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001317
Archit Taneja1bb47832011-02-24 14:17:30 +05301318 if (cinfo->regm_dsi > 0)
1319 cinfo->dsi_pll_hsdiv_dsi_clk =
1320 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001321 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301322 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001323
1324 return 0;
1325}
1326
Archit Taneja6d523e72012-06-21 09:33:55 +05301327int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301328 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001329 struct dispc_clock_info *dispc_cinfo)
1330{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301331 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001332 struct dsi_clock_info cur, best;
1333 struct dispc_clock_info best_dispc;
1334 int min_fck_per_pck;
1335 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301336 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001337
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001338 dss_sys_clk = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001339
Taneja, Archit31ef8232011-03-14 23:28:22 -05001340 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301341
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301342 if (req_pck == dsi->cache_req_pck &&
1343 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001344 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301345 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja6d523e72012-06-21 09:33:55 +05301346 dispc_find_clk_divs(req_pck, dsi_cinfo->dsi_pll_hsdiv_dispc_clk,
1347 dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001348 return 0;
1349 }
1350
1351 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1352
1353 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301354 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001355 DSSERR("Requested pixel clock not possible with the current "
1356 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1357 "the constraint off.\n");
1358 min_fck_per_pck = 0;
1359 }
1360
1361 DSSDBG("dsi_pll_calc\n");
1362
1363retry:
1364 memset(&best, 0, sizeof(best));
1365 memset(&best_dispc, 0, sizeof(best_dispc));
1366
1367 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301368 cur.clkin = dss_sys_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001369
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001370 /* 0.75MHz < Fint = clkin / regn < 2.1MHz */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001371 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301372 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001373 cur.fint = cur.clkin / cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001374
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301375 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001376 continue;
1377
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001378 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301379 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001380 unsigned long a, b;
1381
1382 a = 2 * cur.regm * (cur.clkin/1000);
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001383 b = cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001384 cur.clkin4ddr = a / b * 1000;
1385
1386 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1387 break;
1388
Archit Taneja1bb47832011-02-24 14:17:30 +05301389 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1390 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301391 for (cur.regm_dispc = 1; cur.regm_dispc <
1392 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001393 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301394 cur.dsi_pll_hsdiv_dispc_clk =
1395 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001396
Tomi Valkeinenb7f1fe52012-10-12 15:21:44 +03001397 if (cur.regm_dispc > 1 &&
1398 cur.regm_dispc % 2 != 0 &&
1399 req_pck >= 1000000)
1400 continue;
1401
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001402 /* this will narrow down the search a bit,
1403 * but still give pixclocks below what was
1404 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301405 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001406 break;
1407
Archit Taneja1bb47832011-02-24 14:17:30 +05301408 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001409 continue;
1410
1411 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301412 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001413 req_pck * min_fck_per_pck)
1414 continue;
1415
1416 match = 1;
1417
Archit Taneja6d523e72012-06-21 09:33:55 +05301418 dispc_find_clk_divs(req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301419 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001420 &cur_dispc);
1421
1422 if (abs(cur_dispc.pck - req_pck) <
1423 abs(best_dispc.pck - req_pck)) {
1424 best = cur;
1425 best_dispc = cur_dispc;
1426
1427 if (cur_dispc.pck == req_pck)
1428 goto found;
1429 }
1430 }
1431 }
1432 }
1433found:
1434 if (!match) {
1435 if (min_fck_per_pck) {
1436 DSSERR("Could not find suitable clock settings.\n"
1437 "Turning FCK/PCK constraint off and"
1438 "trying again.\n");
1439 min_fck_per_pck = 0;
1440 goto retry;
1441 }
1442
1443 DSSERR("Could not find suitable clock settings.\n");
1444
1445 return -EINVAL;
1446 }
1447
Archit Taneja1bb47832011-02-24 14:17:30 +05301448 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1449 best.regm_dsi = 0;
1450 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001451
1452 if (dsi_cinfo)
1453 *dsi_cinfo = best;
1454 if (dispc_cinfo)
1455 *dispc_cinfo = best_dispc;
1456
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301457 dsi->cache_req_pck = req_pck;
1458 dsi->cache_clk_freq = 0;
1459 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001460
1461 return 0;
1462}
1463
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001464static int dsi_pll_calc_ddrfreq(struct platform_device *dsidev,
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001465 unsigned long req_clkin4ddr, struct dsi_clock_info *cinfo)
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001466{
1467 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1468 struct dsi_clock_info cur, best;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001469
1470 DSSDBG("dsi_pll_calc_ddrfreq\n");
1471
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001472 memset(&best, 0, sizeof(best));
1473 memset(&cur, 0, sizeof(cur));
1474
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001475 cur.clkin = clk_get_rate(dsi->sys_clk);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001476
1477 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
1478 cur.fint = cur.clkin / cur.regn;
1479
1480 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
1481 continue;
1482
1483 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
1484 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
1485 unsigned long a, b;
1486
1487 a = 2 * cur.regm * (cur.clkin/1000);
1488 b = cur.regn;
1489 cur.clkin4ddr = a / b * 1000;
1490
1491 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1492 break;
1493
1494 if (abs(cur.clkin4ddr - req_clkin4ddr) <
1495 abs(best.clkin4ddr - req_clkin4ddr)) {
1496 best = cur;
1497 DSSDBG("best %ld\n", best.clkin4ddr);
1498 }
1499
1500 if (cur.clkin4ddr == req_clkin4ddr)
1501 goto found;
1502 }
1503 }
1504found:
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001505 if (cinfo)
1506 *cinfo = best;
1507
1508 return 0;
1509}
1510
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001511static void dsi_pll_calc_dsi_fck(struct platform_device *dsidev,
1512 struct dsi_clock_info *cinfo)
1513{
1514 unsigned long max_dsi_fck;
1515
1516 max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);
1517
1518 cinfo->regm_dsi = DIV_ROUND_UP(cinfo->clkin4ddr, max_dsi_fck);
1519 cinfo->dsi_pll_hsdiv_dsi_clk = cinfo->clkin4ddr / cinfo->regm_dsi;
1520}
1521
1522static int dsi_pll_calc_dispc_fck(struct platform_device *dsidev,
1523 unsigned long req_pck, struct dsi_clock_info *cinfo,
1524 struct dispc_clock_info *dispc_cinfo)
1525{
1526 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1527 unsigned regm_dispc, best_regm_dispc;
1528 unsigned long dispc_clk, best_dispc_clk;
1529 int min_fck_per_pck;
1530 unsigned long max_dss_fck;
1531 struct dispc_clock_info best_dispc;
1532 bool match;
1533
1534 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
1535
1536 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1537
1538 if (min_fck_per_pck &&
1539 req_pck * min_fck_per_pck > max_dss_fck) {
1540 DSSERR("Requested pixel clock not possible with the current "
1541 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1542 "the constraint off.\n");
1543 min_fck_per_pck = 0;
1544 }
1545
1546retry:
1547 best_regm_dispc = 0;
1548 best_dispc_clk = 0;
1549 memset(&best_dispc, 0, sizeof(best_dispc));
1550 match = false;
1551
1552 for (regm_dispc = 1; regm_dispc < dsi->regm_dispc_max; ++regm_dispc) {
1553 struct dispc_clock_info cur_dispc;
1554
1555 dispc_clk = cinfo->clkin4ddr / regm_dispc;
1556
1557 /* this will narrow down the search a bit,
1558 * but still give pixclocks below what was
1559 * requested */
1560 if (dispc_clk < req_pck)
1561 break;
1562
1563 if (dispc_clk > max_dss_fck)
1564 continue;
1565
1566 if (min_fck_per_pck && dispc_clk < req_pck * min_fck_per_pck)
1567 continue;
1568
1569 match = true;
1570
1571 dispc_find_clk_divs(req_pck, dispc_clk, &cur_dispc);
1572
1573 if (abs(cur_dispc.pck - req_pck) <
1574 abs(best_dispc.pck - req_pck)) {
1575 best_regm_dispc = regm_dispc;
1576 best_dispc_clk = dispc_clk;
1577 best_dispc = cur_dispc;
1578
1579 if (cur_dispc.pck == req_pck)
1580 goto found;
1581 }
1582 }
1583
1584 if (!match) {
1585 if (min_fck_per_pck) {
1586 DSSERR("Could not find suitable clock settings.\n"
1587 "Turning FCK/PCK constraint off and"
1588 "trying again.\n");
1589 min_fck_per_pck = 0;
1590 goto retry;
1591 }
1592
1593 DSSERR("Could not find suitable clock settings.\n");
1594
1595 return -EINVAL;
1596 }
1597found:
1598 cinfo->regm_dispc = best_regm_dispc;
1599 cinfo->dsi_pll_hsdiv_dispc_clk = best_dispc_clk;
1600
1601 *dispc_cinfo = best_dispc;
1602
1603 return 0;
1604}
1605
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301606int dsi_pll_set_clock_div(struct platform_device *dsidev,
1607 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001608{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301609 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001610 int r = 0;
1611 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001612 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001613 u8 regn_start, regn_end, regm_start, regm_end;
1614 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001615
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05301616 DSSDBG("DSI PLL clock config starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001617
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001618 dsi->current_cinfo.clkin = cinfo->clkin;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301619 dsi->current_cinfo.fint = cinfo->fint;
1620 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1621 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301622 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301623 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301624 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001625
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301626 dsi->current_cinfo.regn = cinfo->regn;
1627 dsi->current_cinfo.regm = cinfo->regm;
1628 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1629 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001630
1631 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1632
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001633 DSSDBG("clkin rate %ld\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001634
1635 /* DSIPHY == CLKIN4DDR */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001636 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001637 cinfo->regm,
1638 cinfo->regn,
1639 cinfo->clkin,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001640 cinfo->clkin4ddr);
1641
1642 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1643 cinfo->clkin4ddr / 1000 / 1000 / 2);
1644
1645 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1646
Archit Taneja1bb47832011-02-24 14:17:30 +05301647 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301648 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1649 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301650 cinfo->dsi_pll_hsdiv_dispc_clk);
1651 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301652 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1653 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301654 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001655
Taneja, Archit49641112011-03-14 23:28:23 -05001656 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1657 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1658 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1659 &regm_dispc_end);
1660 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1661 &regm_dsi_end);
1662
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301663 /* DSI_PLL_AUTOMODE = manual */
1664 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001665
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301666 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001667 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001668 /* DSI_PLL_REGN */
1669 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1670 /* DSI_PLL_REGM */
1671 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1672 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301673 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001674 regm_dispc_start, regm_dispc_end);
1675 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301676 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001677 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301678 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001679
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301680 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001681
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001682 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
1683
Archit Taneja9613c022011-03-22 06:33:36 -05001684 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1685 f = cinfo->fint < 1000000 ? 0x3 :
1686 cinfo->fint < 1250000 ? 0x4 :
1687 cinfo->fint < 1500000 ? 0x5 :
1688 cinfo->fint < 1750000 ? 0x6 :
1689 0x7;
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001690
1691 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
1692 } else if (dss_has_feature(FEAT_DSI_PLL_SELFREQDCO)) {
1693 f = cinfo->clkin4ddr < 1000000000 ? 0x2 : 0x4;
1694
1695 l = FLD_MOD(l, f, 4, 1); /* PLL_SELFREQDCO */
Archit Taneja9613c022011-03-22 06:33:36 -05001696 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001697
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001698 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1699 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1700 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Tomi Valkeinen6d446102012-08-22 16:00:40 +03001701 if (dss_has_feature(FEAT_DSI_PLL_REFSEL))
1702 l = FLD_MOD(l, 3, 22, 21); /* REF_SYSCLK = sysclk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301703 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001704
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301705 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001706
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301707 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001708 DSSERR("dsi pll go bit not going down.\n");
1709 r = -EIO;
1710 goto err;
1711 }
1712
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301713 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001714 DSSERR("cannot lock PLL\n");
1715 r = -EIO;
1716 goto err;
1717 }
1718
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301719 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001720
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301721 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001722 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1723 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1724 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1725 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1726 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1727 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1728 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1729 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1730 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1731 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1732 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1733 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1734 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1735 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301736 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001737
1738 DSSDBG("PLL config done\n");
1739err:
1740 return r;
1741}
1742
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301743int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1744 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001745{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301746 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001747 int r = 0;
1748 enum dsi_pll_power_state pwstate;
1749
1750 DSSDBG("PLL init\n");
1751
Tomi Valkeinen7a987862012-10-12 16:27:28 +03001752 /*
1753 * It seems that on many OMAPs we need to enable both to have a
1754 * functional HSDivider.
1755 */
1756 enable_hsclk = enable_hsdiv = true;
1757
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301758 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001759 struct regulator *vdds_dsi;
1760
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301761 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001762
Tomi Valkeinen76eed4b2012-11-05 13:41:25 +02001763 /* DT HACK: try VCXIO to make omapdss work for o4 sdp/panda */
1764 if (IS_ERR(vdds_dsi))
1765 vdds_dsi = regulator_get(&dsi->pdev->dev, "VCXIO");
1766
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001767 if (IS_ERR(vdds_dsi)) {
1768 DSSERR("can't get VDDS_DSI regulator\n");
1769 return PTR_ERR(vdds_dsi);
1770 }
1771
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301772 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001773 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001774
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301775 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001776 /*
1777 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1778 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301779 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001780
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301781 if (!dsi->vdds_dsi_enabled) {
1782 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001783 if (r)
1784 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301785 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001786 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001787
1788 /* XXX PLL does not come out of reset without this... */
1789 dispc_pck_free_enable(1);
1790
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301791 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001792 DSSERR("PLL not coming out of reset.\n");
1793 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001794 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001795 goto err1;
1796 }
1797
1798 /* XXX ... but if left on, we get problems when planes do not
1799 * fill the whole display. No idea about this */
1800 dispc_pck_free_enable(0);
1801
1802 if (enable_hsclk && enable_hsdiv)
1803 pwstate = DSI_PLL_POWER_ON_ALL;
1804 else if (enable_hsclk)
1805 pwstate = DSI_PLL_POWER_ON_HSCLK;
1806 else if (enable_hsdiv)
1807 pwstate = DSI_PLL_POWER_ON_DIV;
1808 else
1809 pwstate = DSI_PLL_POWER_OFF;
1810
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301811 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001812
1813 if (r)
1814 goto err1;
1815
1816 DSSDBG("PLL init done\n");
1817
1818 return 0;
1819err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301820 if (dsi->vdds_dsi_enabled) {
1821 regulator_disable(dsi->vdds_dsi_reg);
1822 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001823 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001824err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301825 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301826 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001827 return r;
1828}
1829
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301830void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001831{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301832 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1833
1834 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301835 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001836 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301837 WARN_ON(!dsi->vdds_dsi_enabled);
1838 regulator_disable(dsi->vdds_dsi_reg);
1839 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001840 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001841
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301842 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301843 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001844
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001845 DSSDBG("PLL uninit done\n");
1846}
1847
Archit Taneja5a8b5722011-05-12 17:26:29 +05301848static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1849 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001850{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301851 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1852 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301853 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001854 int dsi_module = dsi->module_id;
Archit Taneja067a57e2011-03-02 11:57:25 +05301855
1856 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301857 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001858
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001859 if (dsi_runtime_get(dsidev))
1860 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001861
Archit Taneja5a8b5722011-05-12 17:26:29 +05301862 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001863
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001864 seq_printf(s, "dsi pll clkin\t%lu\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001865
1866 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1867
1868 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1869 cinfo->clkin4ddr, cinfo->regm);
1870
Archit Taneja84309f12011-12-12 11:47:41 +05301871 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1872 dss_feat_get_clk_source_name(dsi_module == 0 ?
1873 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1874 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301875 cinfo->dsi_pll_hsdiv_dispc_clk,
1876 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301877 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001878 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001879
Archit Taneja84309f12011-12-12 11:47:41 +05301880 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1881 dss_feat_get_clk_source_name(dsi_module == 0 ?
1882 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1883 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301884 cinfo->dsi_pll_hsdiv_dsi_clk,
1885 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301886 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001887 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001888
Archit Taneja5a8b5722011-05-12 17:26:29 +05301889 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001890
Archit Taneja067a57e2011-03-02 11:57:25 +05301891 seq_printf(s, "dsi fclk source = %s (%s)\n",
1892 dss_get_generic_clk_source_name(dsi_clk_src),
1893 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001894
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301895 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001896
1897 seq_printf(s, "DDR_CLK\t\t%lu\n",
1898 cinfo->clkin4ddr / 4);
1899
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301900 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001901
1902 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1903
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001904 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001905}
1906
Archit Taneja5a8b5722011-05-12 17:26:29 +05301907void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001908{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301909 struct platform_device *dsidev;
1910 int i;
1911
1912 for (i = 0; i < MAX_NUM_DSI; i++) {
1913 dsidev = dsi_get_dsidev_from_id(i);
1914 if (dsidev)
1915 dsi_dump_dsidev_clocks(dsidev, s);
1916 }
1917}
1918
1919#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1920static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1921 struct seq_file *s)
1922{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301923 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001924 unsigned long flags;
1925 struct dsi_irq_stats stats;
1926
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301927 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001928
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301929 stats = dsi->irq_stats;
1930 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1931 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001932
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301933 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001934
1935 seq_printf(s, "period %u ms\n",
1936 jiffies_to_msecs(jiffies - stats.last_reset));
1937
1938 seq_printf(s, "irqs %d\n", stats.irq_count);
1939#define PIS(x) \
1940 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1941
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001942 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001943 PIS(VC0);
1944 PIS(VC1);
1945 PIS(VC2);
1946 PIS(VC3);
1947 PIS(WAKEUP);
1948 PIS(RESYNC);
1949 PIS(PLL_LOCK);
1950 PIS(PLL_UNLOCK);
1951 PIS(PLL_RECALL);
1952 PIS(COMPLEXIO_ERR);
1953 PIS(HS_TX_TIMEOUT);
1954 PIS(LP_RX_TIMEOUT);
1955 PIS(TE_TRIGGER);
1956 PIS(ACK_TRIGGER);
1957 PIS(SYNC_LOST);
1958 PIS(LDO_POWER_GOOD);
1959 PIS(TA_TIMEOUT);
1960#undef PIS
1961
1962#define PIS(x) \
1963 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1964 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1965 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1966 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1967 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1968
1969 seq_printf(s, "-- VC interrupts --\n");
1970 PIS(CS);
1971 PIS(ECC_CORR);
1972 PIS(PACKET_SENT);
1973 PIS(FIFO_TX_OVF);
1974 PIS(FIFO_RX_OVF);
1975 PIS(BTA);
1976 PIS(ECC_NO_CORR);
1977 PIS(FIFO_TX_UDF);
1978 PIS(PP_BUSY_CHANGE);
1979#undef PIS
1980
1981#define PIS(x) \
1982 seq_printf(s, "%-20s %10d\n", #x, \
1983 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1984
1985 seq_printf(s, "-- CIO interrupts --\n");
1986 PIS(ERRSYNCESC1);
1987 PIS(ERRSYNCESC2);
1988 PIS(ERRSYNCESC3);
1989 PIS(ERRESC1);
1990 PIS(ERRESC2);
1991 PIS(ERRESC3);
1992 PIS(ERRCONTROL1);
1993 PIS(ERRCONTROL2);
1994 PIS(ERRCONTROL3);
1995 PIS(STATEULPS1);
1996 PIS(STATEULPS2);
1997 PIS(STATEULPS3);
1998 PIS(ERRCONTENTIONLP0_1);
1999 PIS(ERRCONTENTIONLP1_1);
2000 PIS(ERRCONTENTIONLP0_2);
2001 PIS(ERRCONTENTIONLP1_2);
2002 PIS(ERRCONTENTIONLP0_3);
2003 PIS(ERRCONTENTIONLP1_3);
2004 PIS(ULPSACTIVENOT_ALL0);
2005 PIS(ULPSACTIVENOT_ALL1);
2006#undef PIS
2007}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002008
Archit Taneja5a8b5722011-05-12 17:26:29 +05302009static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002010{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302011 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
2012
Archit Taneja5a8b5722011-05-12 17:26:29 +05302013 dsi_dump_dsidev_irqs(dsidev, s);
2014}
2015
2016static void dsi2_dump_irqs(struct seq_file *s)
2017{
2018 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2019
2020 dsi_dump_dsidev_irqs(dsidev, s);
2021}
Archit Taneja5a8b5722011-05-12 17:26:29 +05302022#endif
2023
2024static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
2025 struct seq_file *s)
2026{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302027#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002028
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002029 if (dsi_runtime_get(dsidev))
2030 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302031 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002032
2033 DUMPREG(DSI_REVISION);
2034 DUMPREG(DSI_SYSCONFIG);
2035 DUMPREG(DSI_SYSSTATUS);
2036 DUMPREG(DSI_IRQSTATUS);
2037 DUMPREG(DSI_IRQENABLE);
2038 DUMPREG(DSI_CTRL);
2039 DUMPREG(DSI_COMPLEXIO_CFG1);
2040 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
2041 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
2042 DUMPREG(DSI_CLK_CTRL);
2043 DUMPREG(DSI_TIMING1);
2044 DUMPREG(DSI_TIMING2);
2045 DUMPREG(DSI_VM_TIMING1);
2046 DUMPREG(DSI_VM_TIMING2);
2047 DUMPREG(DSI_VM_TIMING3);
2048 DUMPREG(DSI_CLK_TIMING);
2049 DUMPREG(DSI_TX_FIFO_VC_SIZE);
2050 DUMPREG(DSI_RX_FIFO_VC_SIZE);
2051 DUMPREG(DSI_COMPLEXIO_CFG2);
2052 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
2053 DUMPREG(DSI_VM_TIMING4);
2054 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
2055 DUMPREG(DSI_VM_TIMING5);
2056 DUMPREG(DSI_VM_TIMING6);
2057 DUMPREG(DSI_VM_TIMING7);
2058 DUMPREG(DSI_STOPCLK_TIMING);
2059
2060 DUMPREG(DSI_VC_CTRL(0));
2061 DUMPREG(DSI_VC_TE(0));
2062 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
2063 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
2064 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
2065 DUMPREG(DSI_VC_IRQSTATUS(0));
2066 DUMPREG(DSI_VC_IRQENABLE(0));
2067
2068 DUMPREG(DSI_VC_CTRL(1));
2069 DUMPREG(DSI_VC_TE(1));
2070 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
2071 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
2072 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
2073 DUMPREG(DSI_VC_IRQSTATUS(1));
2074 DUMPREG(DSI_VC_IRQENABLE(1));
2075
2076 DUMPREG(DSI_VC_CTRL(2));
2077 DUMPREG(DSI_VC_TE(2));
2078 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
2079 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
2080 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
2081 DUMPREG(DSI_VC_IRQSTATUS(2));
2082 DUMPREG(DSI_VC_IRQENABLE(2));
2083
2084 DUMPREG(DSI_VC_CTRL(3));
2085 DUMPREG(DSI_VC_TE(3));
2086 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
2087 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
2088 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
2089 DUMPREG(DSI_VC_IRQSTATUS(3));
2090 DUMPREG(DSI_VC_IRQENABLE(3));
2091
2092 DUMPREG(DSI_DSIPHY_CFG0);
2093 DUMPREG(DSI_DSIPHY_CFG1);
2094 DUMPREG(DSI_DSIPHY_CFG2);
2095 DUMPREG(DSI_DSIPHY_CFG5);
2096
2097 DUMPREG(DSI_PLL_CONTROL);
2098 DUMPREG(DSI_PLL_STATUS);
2099 DUMPREG(DSI_PLL_GO);
2100 DUMPREG(DSI_PLL_CONFIGURATION1);
2101 DUMPREG(DSI_PLL_CONFIGURATION2);
2102
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302103 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002104 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002105#undef DUMPREG
2106}
2107
Archit Taneja5a8b5722011-05-12 17:26:29 +05302108static void dsi1_dump_regs(struct seq_file *s)
2109{
2110 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
2111
2112 dsi_dump_dsidev_regs(dsidev, s);
2113}
2114
2115static void dsi2_dump_regs(struct seq_file *s)
2116{
2117 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2118
2119 dsi_dump_dsidev_regs(dsidev, s);
2120}
2121
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002122enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002123 DSI_COMPLEXIO_POWER_OFF = 0x0,
2124 DSI_COMPLEXIO_POWER_ON = 0x1,
2125 DSI_COMPLEXIO_POWER_ULPS = 0x2,
2126};
2127
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302128static int dsi_cio_power(struct platform_device *dsidev,
2129 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002130{
2131 int t = 0;
2132
2133 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302134 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002135
2136 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302137 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2138 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002139 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002140 DSSERR("failed to set complexio power state to "
2141 "%d\n", state);
2142 return -ENODEV;
2143 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002144 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002145 }
2146
2147 return 0;
2148}
2149
Archit Taneja0c656222011-05-16 15:17:09 +05302150static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2151{
2152 int val;
2153
2154 /* line buffer on OMAP3 is 1024 x 24bits */
2155 /* XXX: for some reason using full buffer size causes
2156 * considerable TX slowdown with update sizes that fill the
2157 * whole buffer */
2158 if (!dss_has_feature(FEAT_DSI_GNQ))
2159 return 1023 * 3;
2160
2161 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2162
2163 switch (val) {
2164 case 1:
2165 return 512 * 3; /* 512x24 bits */
2166 case 2:
2167 return 682 * 3; /* 682x24 bits */
2168 case 3:
2169 return 853 * 3; /* 853x24 bits */
2170 case 4:
2171 return 1024 * 3; /* 1024x24 bits */
2172 case 5:
2173 return 1194 * 3; /* 1194x24 bits */
2174 case 6:
2175 return 1365 * 3; /* 1365x24 bits */
Tomi Valkeinen2ac80fb2012-08-22 16:00:47 +03002176 case 7:
2177 return 1920 * 3; /* 1920x24 bits */
Archit Taneja0c656222011-05-16 15:17:09 +05302178 default:
2179 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002180 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05302181 }
2182}
2183
Archit Taneja9e7e9372012-08-14 12:29:22 +05302184static int dsi_set_lane_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002185{
Tomi Valkeinen48368392011-10-13 11:22:39 +03002186 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2187 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2188 static const enum dsi_lane_function functions[] = {
2189 DSI_LANE_CLK,
2190 DSI_LANE_DATA1,
2191 DSI_LANE_DATA2,
2192 DSI_LANE_DATA3,
2193 DSI_LANE_DATA4,
2194 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002195 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002196 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002197
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302198 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302199
Tomi Valkeinen48368392011-10-13 11:22:39 +03002200 for (i = 0; i < dsi->num_lanes_used; ++i) {
2201 unsigned offset = offsets[i];
2202 unsigned polarity, lane_number;
2203 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302204
Tomi Valkeinen48368392011-10-13 11:22:39 +03002205 for (t = 0; t < dsi->num_lanes_supported; ++t)
2206 if (dsi->lanes[t].function == functions[i])
2207 break;
2208
2209 if (t == dsi->num_lanes_supported)
2210 return -EINVAL;
2211
2212 lane_number = t;
2213 polarity = dsi->lanes[t].polarity;
2214
2215 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2216 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302217 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002218
2219 /* clear the unused lanes */
2220 for (; i < dsi->num_lanes_supported; ++i) {
2221 unsigned offset = offsets[i];
2222
2223 r = FLD_MOD(r, 0, offset + 2, offset);
2224 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2225 }
2226
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302227 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002228
Tomi Valkeinen48368392011-10-13 11:22:39 +03002229 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002230}
2231
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302232static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002233{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302234 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2235
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002236 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302237 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002238 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2239}
2240
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302241static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002242{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302243 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2244
2245 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002246 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2247}
2248
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302249static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002250{
2251 u32 r;
2252 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2253 u32 tlpx_half, tclk_trail, tclk_zero;
2254 u32 tclk_prepare;
2255
2256 /* calculate timings */
2257
2258 /* 1 * DDR_CLK = 2 * UI */
2259
2260 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302261 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002262
2263 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302264 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002265
2266 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302267 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002268
2269 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302270 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002271
2272 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302273 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002274
2275 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302276 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002277
2278 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302279 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002280
2281 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302282 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002283
2284 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302285 ths_prepare, ddr2ns(dsidev, ths_prepare),
2286 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002287 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302288 ths_trail, ddr2ns(dsidev, ths_trail),
2289 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002290
2291 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2292 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302293 tlpx_half, ddr2ns(dsidev, tlpx_half),
2294 tclk_trail, ddr2ns(dsidev, tclk_trail),
2295 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002296 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302297 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002298
2299 /* program timings */
2300
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302301 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002302 r = FLD_MOD(r, ths_prepare, 31, 24);
2303 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2304 r = FLD_MOD(r, ths_trail, 15, 8);
2305 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302306 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002307
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302308 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03002309 r = FLD_MOD(r, tlpx_half, 20, 16);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002310 r = FLD_MOD(r, tclk_trail, 15, 8);
2311 r = FLD_MOD(r, tclk_zero, 7, 0);
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03002312
2313 if (dss_has_feature(FEAT_DSI_PHY_DCC)) {
2314 r = FLD_MOD(r, 0, 21, 21); /* DCCEN = disable */
2315 r = FLD_MOD(r, 1, 22, 22); /* CLKINP_DIVBY2EN = enable */
2316 r = FLD_MOD(r, 1, 23, 23); /* CLKINP_SEL = enable */
2317 }
2318
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302319 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002320
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302321 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002322 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302323 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002324}
2325
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002326/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302327static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002328 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002329{
Archit Taneja75d72472011-05-16 15:17:08 +05302330 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002331 int i;
2332 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002333 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002334
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002335 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002336
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002337 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2338 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002339
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002340 if (mask_p & (1 << i))
2341 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002342
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002343 if (mask_n & (1 << i))
2344 l |= 1 << (i * 2 + (p ? 1 : 0));
2345 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002346
2347 /*
2348 * Bits in REGLPTXSCPDAT4TO0DXDY:
2349 * 17: DY0 18: DX0
2350 * 19: DY1 20: DX1
2351 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302352 * 23: DY3 24: DX3
2353 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002354 */
2355
2356 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302357
2358 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302359 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002360
2361 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302362
2363 /* ENLPTXSCPDAT */
2364 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002365}
2366
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302367static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002368{
2369 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302370 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002371 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302372 /* REGLPTXSCPDAT4TO0DXDY */
2373 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002374}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002375
Archit Taneja9e7e9372012-08-14 12:29:22 +05302376static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002377{
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002378 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2379 int t, i;
2380 bool in_use[DSI_MAX_NR_LANES];
2381 static const u8 offsets_old[] = { 28, 27, 26 };
2382 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2383 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002384
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002385 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2386 offsets = offsets_old;
2387 else
2388 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002389
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002390 for (i = 0; i < dsi->num_lanes_supported; ++i)
2391 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002392
2393 t = 100000;
2394 while (true) {
2395 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002396 int ok;
2397
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302398 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002399
2400 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002401 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2402 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002403 ok++;
2404 }
2405
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002406 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002407 break;
2408
2409 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002410 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2411 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002412 continue;
2413
2414 DSSERR("CIO TXCLKESC%d domain not coming " \
2415 "out of reset\n", i);
2416 }
2417 return -EIO;
2418 }
2419 }
2420
2421 return 0;
2422}
2423
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002424/* return bitmask of enabled lanes, lane0 being the lsb */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302425static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002426{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002427 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2428 unsigned mask = 0;
2429 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002430
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002431 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2432 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2433 mask |= 1 << i;
2434 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002435
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002436 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002437}
2438
Archit Taneja9e7e9372012-08-14 12:29:22 +05302439static int dsi_cio_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002440{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302441 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002442 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002443 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002444
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302445 DSSDBG("DSI CIO init starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002446
Archit Taneja9e7e9372012-08-14 12:29:22 +05302447 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002448 if (r)
2449 return r;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03002450
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302451 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002452
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002453 /* A dummy read using the SCP interface to any DSIPHY register is
2454 * required after DSIPHY reset to complete the reset of the DSI complex
2455 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302456 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002457
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302458 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002459 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2460 r = -EIO;
2461 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002462 }
2463
Archit Taneja9e7e9372012-08-14 12:29:22 +05302464 r = dsi_set_lane_config(dsidev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002465 if (r)
2466 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002467
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002468 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302469 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002470 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2471 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2472 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2473 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302474 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002475
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302476 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002477 unsigned mask_p;
2478 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302479
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002480 DSSDBG("manual ulps exit\n");
2481
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002482 /* ULPS is exited by Mark-1 state for 1ms, followed by
2483 * stop state. DSS HW cannot do this via the normal
2484 * ULPS exit sequence, as after reset the DSS HW thinks
2485 * that we are not in ULPS mode, and refuses to send the
2486 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002487 * manually by setting positive lines high and negative lines
2488 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002489 */
2490
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002491 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302492
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002493 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2494 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2495 continue;
2496 mask_p |= 1 << i;
2497 }
Archit Taneja75d72472011-05-16 15:17:08 +05302498
Archit Taneja9e7e9372012-08-14 12:29:22 +05302499 dsi_cio_enable_lane_override(dsidev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002500 }
2501
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302502 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002503 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002504 goto err_cio_pwr;
2505
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302506 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002507 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2508 r = -ENODEV;
2509 goto err_cio_pwr_dom;
2510 }
2511
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302512 dsi_if_enable(dsidev, true);
2513 dsi_if_enable(dsidev, false);
2514 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002515
Archit Taneja9e7e9372012-08-14 12:29:22 +05302516 r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002517 if (r)
2518 goto err_tx_clk_esc_rst;
2519
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302520 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002521 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2522 ktime_t wait = ns_to_ktime(1000 * 1000);
2523 set_current_state(TASK_UNINTERRUPTIBLE);
2524 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2525
2526 /* Disable the override. The lanes should be set to Mark-11
2527 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302528 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002529 }
2530
2531 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302532 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002533
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302534 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002535
Archit Tanejadca2b152012-08-16 18:02:00 +05302536 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302537 /* DDR_CLK_ALWAYS_ON */
2538 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302539 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302540 }
2541
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302542 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002543
2544 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002545
2546 return 0;
2547
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002548err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302549 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002550err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302551 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002552err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302553 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302554 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002555err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302556 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302557 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002558 return r;
2559}
2560
Archit Taneja9e7e9372012-08-14 12:29:22 +05302561static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002562{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002563 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302564
Archit Taneja8af6ff02011-09-05 16:48:27 +05302565 /* DDR_CLK_ALWAYS_ON */
2566 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2567
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302568 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2569 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302570 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002571}
2572
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302573static void dsi_config_tx_fifo(struct platform_device *dsidev,
2574 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002575 enum fifo_size size3, enum fifo_size size4)
2576{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302577 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002578 u32 r = 0;
2579 int add = 0;
2580 int i;
2581
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302582 dsi->vc[0].fifo_size = size1;
2583 dsi->vc[1].fifo_size = size2;
2584 dsi->vc[2].fifo_size = size3;
2585 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002586
2587 for (i = 0; i < 4; i++) {
2588 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302589 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002590
2591 if (add + size > 4) {
2592 DSSERR("Illegal FIFO configuration\n");
2593 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002594 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002595 }
2596
2597 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2598 r |= v << (8 * i);
2599 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2600 add += size;
2601 }
2602
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302603 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002604}
2605
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302606static void dsi_config_rx_fifo(struct platform_device *dsidev,
2607 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002608 enum fifo_size size3, enum fifo_size size4)
2609{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302610 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002611 u32 r = 0;
2612 int add = 0;
2613 int i;
2614
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302615 dsi->vc[0].fifo_size = size1;
2616 dsi->vc[1].fifo_size = size2;
2617 dsi->vc[2].fifo_size = size3;
2618 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002619
2620 for (i = 0; i < 4; i++) {
2621 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302622 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002623
2624 if (add + size > 4) {
2625 DSSERR("Illegal FIFO configuration\n");
2626 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002627 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002628 }
2629
2630 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2631 r |= v << (8 * i);
2632 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2633 add += size;
2634 }
2635
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302636 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002637}
2638
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302639static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002640{
2641 u32 r;
2642
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302643 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002644 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302645 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002646
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302647 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002648 DSSERR("TX_STOP bit not going down\n");
2649 return -EIO;
2650 }
2651
2652 return 0;
2653}
2654
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302655static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002656{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302657 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002658}
2659
2660static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2661{
Archit Taneja2e868db2011-05-12 17:26:28 +05302662 struct dsi_packet_sent_handler_data *vp_data =
2663 (struct dsi_packet_sent_handler_data *) data;
2664 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302665 const int channel = dsi->update_channel;
2666 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002667
Archit Taneja2e868db2011-05-12 17:26:28 +05302668 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2669 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002670}
2671
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302672static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002673{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302674 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302675 DECLARE_COMPLETION_ONSTACK(completion);
2676 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002677 int r = 0;
2678 u8 bit;
2679
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302680 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002681
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302682 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302683 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002684 if (r)
2685 goto err0;
2686
2687 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302688 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002689 if (wait_for_completion_timeout(&completion,
2690 msecs_to_jiffies(10)) == 0) {
2691 DSSERR("Failed to complete previous frame transfer\n");
2692 r = -EIO;
2693 goto err1;
2694 }
2695 }
2696
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302697 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302698 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002699
2700 return 0;
2701err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302702 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302703 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002704err0:
2705 return r;
2706}
2707
2708static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2709{
Archit Taneja2e868db2011-05-12 17:26:28 +05302710 struct dsi_packet_sent_handler_data *l4_data =
2711 (struct dsi_packet_sent_handler_data *) data;
2712 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302713 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002714
Archit Taneja2e868db2011-05-12 17:26:28 +05302715 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2716 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002717}
2718
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302719static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002720{
Archit Taneja2e868db2011-05-12 17:26:28 +05302721 DECLARE_COMPLETION_ONSTACK(completion);
2722 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002723 int r = 0;
2724
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302725 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302726 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002727 if (r)
2728 goto err0;
2729
2730 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302731 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002732 if (wait_for_completion_timeout(&completion,
2733 msecs_to_jiffies(10)) == 0) {
2734 DSSERR("Failed to complete previous l4 transfer\n");
2735 r = -EIO;
2736 goto err1;
2737 }
2738 }
2739
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302740 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302741 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002742
2743 return 0;
2744err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302745 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302746 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002747err0:
2748 return r;
2749}
2750
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302751static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002752{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302753 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2754
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302755 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002756
2757 WARN_ON(in_interrupt());
2758
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302759 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002760 return 0;
2761
Archit Tanejad6049142011-08-22 11:58:08 +05302762 switch (dsi->vc[channel].source) {
2763 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302764 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302765 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302766 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002767 default:
2768 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002769 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002770 }
2771}
2772
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302773static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2774 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002775{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002776 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2777 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002778
2779 enable = enable ? 1 : 0;
2780
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302781 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002782
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302783 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2784 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002785 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2786 return -EIO;
2787 }
2788
2789 return 0;
2790}
2791
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302792static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002793{
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002794 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002795 u32 r;
2796
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302797 DSSDBG("Initial config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002798
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302799 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002800
2801 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2802 DSSERR("VC(%d) busy when trying to configure it!\n",
2803 channel);
2804
2805 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2806 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2807 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2808 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2809 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2810 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2811 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002812 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2813 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002814
2815 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2816 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2817
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302818 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002819
2820 dsi->vc[channel].source = DSI_VC_SOURCE_L4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002821}
2822
Archit Tanejad6049142011-08-22 11:58:08 +05302823static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2824 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002825{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302826 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2827
Archit Tanejad6049142011-08-22 11:58:08 +05302828 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002829 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002830
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302831 DSSDBG("Source config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002832
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302833 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002834
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302835 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002836
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002837 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302838 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002839 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002840 return -EIO;
2841 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002842
Archit Tanejad6049142011-08-22 11:58:08 +05302843 /* SOURCE, 0 = L4, 1 = video port */
2844 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002845
Archit Taneja9613c022011-03-22 06:33:36 -05002846 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302847 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2848 bool enable = source == DSI_VC_SOURCE_VP;
2849 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2850 }
Archit Taneja9613c022011-03-22 06:33:36 -05002851
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302852 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002853
Archit Tanejad6049142011-08-22 11:58:08 +05302854 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002855
2856 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002857}
2858
Archit Taneja1ffefe72011-05-12 17:26:24 +05302859void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2860 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002861{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302862 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302863 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302864
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002865 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2866
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302867 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002868
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302869 dsi_vc_enable(dsidev, channel, 0);
2870 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002871
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302872 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002873
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302874 dsi_vc_enable(dsidev, channel, 1);
2875 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002876
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302877 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302878
2879 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302880 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302881 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002882}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002883EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002884
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302885static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002886{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302887 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002888 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302889 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002890 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2891 (val >> 0) & 0xff,
2892 (val >> 8) & 0xff,
2893 (val >> 16) & 0xff,
2894 (val >> 24) & 0xff);
2895 }
2896}
2897
2898static void dsi_show_rx_ack_with_err(u16 err)
2899{
2900 DSSERR("\tACK with ERROR (%#x):\n", err);
2901 if (err & (1 << 0))
2902 DSSERR("\t\tSoT Error\n");
2903 if (err & (1 << 1))
2904 DSSERR("\t\tSoT Sync Error\n");
2905 if (err & (1 << 2))
2906 DSSERR("\t\tEoT Sync Error\n");
2907 if (err & (1 << 3))
2908 DSSERR("\t\tEscape Mode Entry Command Error\n");
2909 if (err & (1 << 4))
2910 DSSERR("\t\tLP Transmit Sync Error\n");
2911 if (err & (1 << 5))
2912 DSSERR("\t\tHS Receive Timeout Error\n");
2913 if (err & (1 << 6))
2914 DSSERR("\t\tFalse Control Error\n");
2915 if (err & (1 << 7))
2916 DSSERR("\t\t(reserved7)\n");
2917 if (err & (1 << 8))
2918 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2919 if (err & (1 << 9))
2920 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2921 if (err & (1 << 10))
2922 DSSERR("\t\tChecksum Error\n");
2923 if (err & (1 << 11))
2924 DSSERR("\t\tData type not recognized\n");
2925 if (err & (1 << 12))
2926 DSSERR("\t\tInvalid VC ID\n");
2927 if (err & (1 << 13))
2928 DSSERR("\t\tInvalid Transmission Length\n");
2929 if (err & (1 << 14))
2930 DSSERR("\t\t(reserved14)\n");
2931 if (err & (1 << 15))
2932 DSSERR("\t\tDSI Protocol Violation\n");
2933}
2934
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302935static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2936 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002937{
2938 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302939 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002940 u32 val;
2941 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302942 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002943 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002944 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302945 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002946 u16 err = FLD_GET(val, 23, 8);
2947 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302948 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002949 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002950 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302951 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002952 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002953 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302954 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002955 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002956 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302957 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002958 } else {
2959 DSSERR("\tunknown datatype 0x%02x\n", dt);
2960 }
2961 }
2962 return 0;
2963}
2964
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302965static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002966{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302967 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2968
2969 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002970 DSSDBG("dsi_vc_send_bta %d\n", channel);
2971
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302972 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002973
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302974 /* RX_FIFO_NOT_EMPTY */
2975 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002976 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302977 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002978 }
2979
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302980 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002981
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002982 /* flush posted write */
2983 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2984
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002985 return 0;
2986}
2987
Archit Taneja1ffefe72011-05-12 17:26:24 +05302988int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002989{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302990 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002991 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002992 int r = 0;
2993 u32 err;
2994
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302995 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002996 &completion, DSI_VC_IRQ_BTA);
2997 if (r)
2998 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002999
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303000 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003001 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003002 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003003 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003004
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303005 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003006 if (r)
3007 goto err2;
3008
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003009 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003010 msecs_to_jiffies(500)) == 0) {
3011 DSSERR("Failed to receive BTA\n");
3012 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003013 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003014 }
3015
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303016 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003017 if (err) {
3018 DSSERR("Error while sending BTA: %x\n", err);
3019 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003020 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003021 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003022err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303023 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003024 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003025err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303026 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003027 &completion, DSI_VC_IRQ_BTA);
3028err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003029 return r;
3030}
3031EXPORT_SYMBOL(dsi_vc_send_bta_sync);
3032
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303033static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
3034 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003035{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303036 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003037 u32 val;
3038 u8 data_id;
3039
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303040 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003041
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303042 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003043
3044 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
3045 FLD_VAL(ecc, 31, 24);
3046
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303047 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003048}
3049
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303050static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
3051 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003052{
3053 u32 val;
3054
3055 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
3056
3057/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
3058 b1, b2, b3, b4, val); */
3059
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303060 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003061}
3062
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303063static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
3064 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003065{
3066 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303067 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003068 int i;
3069 u8 *p;
3070 int r = 0;
3071 u8 b1, b2, b3, b4;
3072
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303073 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003074 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
3075
3076 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303077 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003078 DSSERR("unable to send long packet: packet too long.\n");
3079 return -EINVAL;
3080 }
3081
Archit Tanejad6049142011-08-22 11:58:08 +05303082 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003083
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303084 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003085
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003086 p = data;
3087 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303088 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003089 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003090
3091 b1 = *p++;
3092 b2 = *p++;
3093 b3 = *p++;
3094 b4 = *p++;
3095
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303096 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003097 }
3098
3099 i = len % 4;
3100 if (i) {
3101 b1 = 0; b2 = 0; b3 = 0;
3102
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303103 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003104 DSSDBG("\tsending remainder bytes %d\n", i);
3105
3106 switch (i) {
3107 case 3:
3108 b1 = *p++;
3109 b2 = *p++;
3110 b3 = *p++;
3111 break;
3112 case 2:
3113 b1 = *p++;
3114 b2 = *p++;
3115 break;
3116 case 1:
3117 b1 = *p++;
3118 break;
3119 }
3120
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303121 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003122 }
3123
3124 return r;
3125}
3126
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303127static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3128 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003129{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303130 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003131 u32 r;
3132 u8 data_id;
3133
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303134 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003135
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303136 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003137 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3138 channel,
3139 data_type, data & 0xff, (data >> 8) & 0xff);
3140
Archit Tanejad6049142011-08-22 11:58:08 +05303141 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003142
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303143 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003144 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3145 return -EINVAL;
3146 }
3147
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303148 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003149
3150 r = (data_id << 0) | (data << 8) | (ecc << 24);
3151
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303152 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003153
3154 return 0;
3155}
3156
Archit Taneja1ffefe72011-05-12 17:26:24 +05303157int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003158{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303159 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303160
Archit Taneja18b7d092011-09-05 17:01:08 +05303161 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
3162 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003163}
3164EXPORT_SYMBOL(dsi_vc_send_null);
3165
Archit Taneja9e7e9372012-08-14 12:29:22 +05303166static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303167 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003168{
3169 int r;
3170
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303171 if (len == 0) {
3172 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303173 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303174 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3175 } else if (len == 1) {
3176 r = dsi_vc_send_short(dsidev, channel,
3177 type == DSS_DSI_CONTENT_GENERIC ?
3178 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303179 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003180 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303181 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303182 type == DSS_DSI_CONTENT_GENERIC ?
3183 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303184 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003185 data[0] | (data[1] << 8), 0);
3186 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303187 r = dsi_vc_send_long(dsidev, channel,
3188 type == DSS_DSI_CONTENT_GENERIC ?
3189 MIPI_DSI_GENERIC_LONG_WRITE :
3190 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003191 }
3192
3193 return r;
3194}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303195
3196int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3197 u8 *data, int len)
3198{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303199 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3200
3201 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303202 DSS_DSI_CONTENT_DCS);
3203}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003204EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3205
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303206int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
3207 u8 *data, int len)
3208{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303209 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3210
3211 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303212 DSS_DSI_CONTENT_GENERIC);
3213}
3214EXPORT_SYMBOL(dsi_vc_generic_write_nosync);
3215
3216static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3217 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003218{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303219 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003220 int r;
3221
Archit Taneja9e7e9372012-08-14 12:29:22 +05303222 r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003223 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003224 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003225
Archit Taneja1ffefe72011-05-12 17:26:24 +05303226 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003227 if (r)
3228 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003229
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303230 /* RX_FIFO_NOT_EMPTY */
3231 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003232 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303233 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003234 r = -EIO;
3235 goto err;
3236 }
3237
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003238 return 0;
3239err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303240 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003241 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003242 return r;
3243}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303244
3245int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3246 int len)
3247{
3248 return dsi_vc_write_common(dssdev, channel, data, len,
3249 DSS_DSI_CONTENT_DCS);
3250}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003251EXPORT_SYMBOL(dsi_vc_dcs_write);
3252
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303253int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3254 int len)
3255{
3256 return dsi_vc_write_common(dssdev, channel, data, len,
3257 DSS_DSI_CONTENT_GENERIC);
3258}
3259EXPORT_SYMBOL(dsi_vc_generic_write);
3260
Archit Taneja1ffefe72011-05-12 17:26:24 +05303261int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003262{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303263 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003264}
3265EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3266
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303267int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel)
3268{
3269 return dsi_vc_generic_write(dssdev, channel, NULL, 0);
3270}
3271EXPORT_SYMBOL(dsi_vc_generic_write_0);
3272
Archit Taneja1ffefe72011-05-12 17:26:24 +05303273int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3274 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003275{
3276 u8 buf[2];
3277 buf[0] = dcs_cmd;
3278 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303279 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003280}
3281EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3282
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303283int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
3284 u8 param)
3285{
3286 return dsi_vc_generic_write(dssdev, channel, &param, 1);
3287}
3288EXPORT_SYMBOL(dsi_vc_generic_write_1);
3289
3290int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
3291 u8 param1, u8 param2)
3292{
3293 u8 buf[2];
3294 buf[0] = param1;
3295 buf[1] = param2;
3296 return dsi_vc_generic_write(dssdev, channel, buf, 2);
3297}
3298EXPORT_SYMBOL(dsi_vc_generic_write_2);
3299
Archit Taneja9e7e9372012-08-14 12:29:22 +05303300static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
Archit Tanejab8509752011-08-30 15:48:23 +05303301 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003302{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303303 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303304 int r;
3305
3306 if (dsi->debug_read)
3307 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3308 channel, dcs_cmd);
3309
3310 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3311 if (r) {
3312 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3313 " failed\n", channel, dcs_cmd);
3314 return r;
3315 }
3316
3317 return 0;
3318}
3319
Archit Taneja9e7e9372012-08-14 12:29:22 +05303320static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
Archit Tanejab3b89c02011-08-30 16:07:39 +05303321 int channel, u8 *reqdata, int reqlen)
3322{
Archit Tanejab3b89c02011-08-30 16:07:39 +05303323 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3324 u16 data;
3325 u8 data_type;
3326 int r;
3327
3328 if (dsi->debug_read)
3329 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3330 channel, reqlen);
3331
3332 if (reqlen == 0) {
3333 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3334 data = 0;
3335 } else if (reqlen == 1) {
3336 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3337 data = reqdata[0];
3338 } else if (reqlen == 2) {
3339 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3340 data = reqdata[0] | (reqdata[1] << 8);
3341 } else {
3342 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003343 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303344 }
3345
3346 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3347 if (r) {
3348 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3349 " failed\n", channel, reqlen);
3350 return r;
3351 }
3352
3353 return 0;
3354}
3355
3356static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3357 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303358{
3359 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003360 u32 val;
3361 u8 dt;
3362 int r;
3363
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003364 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303365 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003366 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003367 r = -EIO;
3368 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003369 }
3370
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303371 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303372 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003373 DSSDBG("\theader: %08x\n", val);
3374 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303375 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003376 u16 err = FLD_GET(val, 23, 8);
3377 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003378 r = -EIO;
3379 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003380
Archit Tanejab3b89c02011-08-30 16:07:39 +05303381 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3382 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3383 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003384 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303385 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303386 DSSDBG("\t%s short response, 1 byte: %02x\n",
3387 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3388 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003389
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003390 if (buflen < 1) {
3391 r = -EIO;
3392 goto err;
3393 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003394
3395 buf[0] = data;
3396
3397 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303398 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3399 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3400 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003401 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303402 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303403 DSSDBG("\t%s short response, 2 byte: %04x\n",
3404 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3405 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003406
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003407 if (buflen < 2) {
3408 r = -EIO;
3409 goto err;
3410 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003411
3412 buf[0] = data & 0xff;
3413 buf[1] = (data >> 8) & 0xff;
3414
3415 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303416 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3417 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3418 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003419 int w;
3420 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303421 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303422 DSSDBG("\t%s long response, len %d\n",
3423 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3424 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003425
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003426 if (len > buflen) {
3427 r = -EIO;
3428 goto err;
3429 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003430
3431 /* two byte checksum ends the packet, not included in len */
3432 for (w = 0; w < len + 2;) {
3433 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303434 val = dsi_read_reg(dsidev,
3435 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303436 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003437 DSSDBG("\t\t%02x %02x %02x %02x\n",
3438 (val >> 0) & 0xff,
3439 (val >> 8) & 0xff,
3440 (val >> 16) & 0xff,
3441 (val >> 24) & 0xff);
3442
3443 for (b = 0; b < 4; ++b) {
3444 if (w < len)
3445 buf[w] = (val >> (b * 8)) & 0xff;
3446 /* we discard the 2 byte checksum */
3447 ++w;
3448 }
3449 }
3450
3451 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003452 } else {
3453 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003454 r = -EIO;
3455 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003456 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003457
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003458err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303459 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3460 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003461
Archit Tanejab8509752011-08-30 15:48:23 +05303462 return r;
3463}
3464
3465int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3466 u8 *buf, int buflen)
3467{
3468 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3469 int r;
3470
Archit Taneja9e7e9372012-08-14 12:29:22 +05303471 r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
Archit Tanejab8509752011-08-30 15:48:23 +05303472 if (r)
3473 goto err;
3474
3475 r = dsi_vc_send_bta_sync(dssdev, channel);
3476 if (r)
3477 goto err;
3478
Archit Tanejab3b89c02011-08-30 16:07:39 +05303479 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3480 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303481 if (r < 0)
3482 goto err;
3483
3484 if (r != buflen) {
3485 r = -EIO;
3486 goto err;
3487 }
3488
3489 return 0;
3490err:
3491 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3492 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003493}
3494EXPORT_SYMBOL(dsi_vc_dcs_read);
3495
Archit Tanejab3b89c02011-08-30 16:07:39 +05303496static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3497 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3498{
3499 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3500 int r;
3501
Archit Taneja9e7e9372012-08-14 12:29:22 +05303502 r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
Archit Tanejab3b89c02011-08-30 16:07:39 +05303503 if (r)
3504 return r;
3505
3506 r = dsi_vc_send_bta_sync(dssdev, channel);
3507 if (r)
3508 return r;
3509
3510 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3511 DSS_DSI_CONTENT_GENERIC);
3512 if (r < 0)
3513 return r;
3514
3515 if (r != buflen) {
3516 r = -EIO;
3517 return r;
3518 }
3519
3520 return 0;
3521}
3522
3523int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
3524 int buflen)
3525{
3526 int r;
3527
3528 r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen);
3529 if (r) {
3530 DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel);
3531 return r;
3532 }
3533
3534 return 0;
3535}
3536EXPORT_SYMBOL(dsi_vc_generic_read_0);
3537
3538int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
3539 u8 *buf, int buflen)
3540{
3541 int r;
3542
3543 r = dsi_vc_generic_read(dssdev, channel, &param, 1, buf, buflen);
3544 if (r) {
3545 DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel);
3546 return r;
3547 }
3548
3549 return 0;
3550}
3551EXPORT_SYMBOL(dsi_vc_generic_read_1);
3552
3553int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
3554 u8 param1, u8 param2, u8 *buf, int buflen)
3555{
3556 int r;
3557 u8 reqdata[2];
3558
3559 reqdata[0] = param1;
3560 reqdata[1] = param2;
3561
3562 r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen);
3563 if (r) {
3564 DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel);
3565 return r;
3566 }
3567
3568 return 0;
3569}
3570EXPORT_SYMBOL(dsi_vc_generic_read_2);
3571
Archit Taneja1ffefe72011-05-12 17:26:24 +05303572int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3573 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003574{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303575 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3576
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303577 return dsi_vc_send_short(dsidev, channel,
3578 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003579}
3580EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3581
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303582static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003583{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303584 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003585 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003586 int r, i;
3587 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003588
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05303589 DSSDBG("Entering ULPS");
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003590
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303591 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003592
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303593 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003594
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303595 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003596 return 0;
3597
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003598 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303599 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003600 dsi_if_enable(dsidev, 0);
3601 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3602 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003603 }
3604
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303605 dsi_sync_vc(dsidev, 0);
3606 dsi_sync_vc(dsidev, 1);
3607 dsi_sync_vc(dsidev, 2);
3608 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003609
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303610 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003611
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303612 dsi_vc_enable(dsidev, 0, false);
3613 dsi_vc_enable(dsidev, 1, false);
3614 dsi_vc_enable(dsidev, 2, false);
3615 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003616
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303617 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003618 DSSERR("HS busy when enabling ULPS\n");
3619 return -EIO;
3620 }
3621
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303622 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003623 DSSERR("LP busy when enabling ULPS\n");
3624 return -EIO;
3625 }
3626
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303627 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003628 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3629 if (r)
3630 return r;
3631
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003632 mask = 0;
3633
3634 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3635 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3636 continue;
3637 mask |= 1 << i;
3638 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003639 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3640 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003641 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003642
Tomi Valkeinena702c852011-10-12 10:10:21 +03003643 /* flush posted write and wait for SCP interface to finish the write */
3644 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003645
3646 if (wait_for_completion_timeout(&completion,
3647 msecs_to_jiffies(1000)) == 0) {
3648 DSSERR("ULPS enable timeout\n");
3649 r = -EIO;
3650 goto err;
3651 }
3652
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303653 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003654 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3655
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003656 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003657 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003658
Tomi Valkeinena702c852011-10-12 10:10:21 +03003659 /* flush posted write and wait for SCP interface to finish the write */
3660 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003661
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303662 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003663
3664 dsi_if_enable(dsidev, false);
3665
3666 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303667
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003668 return 0;
3669
3670err:
3671 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303672 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3673 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003674}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003675
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003676static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3677 unsigned ticks, bool x4, bool x16)
3678{
3679 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003680 unsigned long total_ticks;
3681 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303682
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003683 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303684
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003685 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003686 fck = dsi_fclk_rate(dsidev);
3687
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003688 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303689 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003690 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003691 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3692 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3693 dsi_write_reg(dsidev, DSI_TIMING2, r);
3694
3695 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3696
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003697 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3698 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303699 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3700 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003701}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003702
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003703static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3704 bool x8, bool x16)
3705{
3706 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003707 unsigned long total_ticks;
3708 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303709
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003710 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303711
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003712 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003713 fck = dsi_fclk_rate(dsidev);
3714
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003715 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303716 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003717 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003718 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3719 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3720 dsi_write_reg(dsidev, DSI_TIMING1, r);
3721
3722 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3723
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003724 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3725 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303726 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3727 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003728}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003729
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003730static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3731 unsigned ticks, bool x4, bool x16)
3732{
3733 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003734 unsigned long total_ticks;
3735 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303736
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003737 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303738
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003739 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003740 fck = dsi_fclk_rate(dsidev);
3741
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003742 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303743 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003744 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003745 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3746 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3747 dsi_write_reg(dsidev, DSI_TIMING1, r);
3748
3749 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3750
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003751 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3752 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303753 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3754 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003755}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003756
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003757static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3758 unsigned ticks, bool x4, bool x16)
3759{
3760 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003761 unsigned long total_ticks;
3762 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303763
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003764 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303765
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003766 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003767 fck = dsi_get_txbyteclkhs(dsidev);
3768
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003769 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303770 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003771 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003772 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3773 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3774 dsi_write_reg(dsidev, DSI_TIMING2, r);
3775
3776 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3777
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003778 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3779 total_ticks,
3780 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303781 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003782}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303783
Archit Taneja9e7e9372012-08-14 12:29:22 +05303784static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303785{
Archit Tanejadca2b152012-08-16 18:02:00 +05303786 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303787 int num_line_buffers;
3788
Archit Tanejadca2b152012-08-16 18:02:00 +05303789 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303790 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Tanejae67458a2012-08-13 14:17:30 +05303791 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303792 /*
3793 * Don't use line buffers if width is greater than the video
3794 * port's line buffer size
3795 */
Tomi Valkeinen99322572013-03-05 10:37:02 +02003796 if (dsi->line_buffer_size <= timings->x_res * bpp / 8)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303797 num_line_buffers = 0;
3798 else
3799 num_line_buffers = 2;
3800 } else {
3801 /* Use maximum number of line buffers in command mode */
3802 num_line_buffers = 2;
3803 }
3804
3805 /* LINE_BUFFER */
3806 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3807}
3808
Archit Taneja9e7e9372012-08-14 12:29:22 +05303809static void dsi_config_vp_sync_events(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303810{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303811 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003812 bool sync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303813 u32 r;
3814
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003815 if (dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE)
3816 sync_end = true;
3817 else
3818 sync_end = false;
3819
Archit Taneja8af6ff02011-09-05 16:48:27 +05303820 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303821 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3822 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3823 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303824 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003825 r = FLD_MOD(r, sync_end, 16, 16); /* VP_VSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303826 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003827 r = FLD_MOD(r, sync_end, 18, 18); /* VP_HSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303828 dsi_write_reg(dsidev, DSI_CTRL, r);
3829}
3830
Archit Taneja9e7e9372012-08-14 12:29:22 +05303831static void dsi_config_blanking_modes(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303832{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303833 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3834 int blanking_mode = dsi->vm_timings.blanking_mode;
3835 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3836 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3837 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303838 u32 r;
3839
3840 /*
3841 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3842 * 1 = Long blanking packets are sent in corresponding blanking periods
3843 */
3844 r = dsi_read_reg(dsidev, DSI_CTRL);
3845 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3846 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3847 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3848 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3849 dsi_write_reg(dsidev, DSI_CTRL, r);
3850}
3851
Archit Taneja6f28c292012-05-15 11:32:18 +05303852/*
3853 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3854 * results in maximum transition time for data and clock lanes to enter and
3855 * exit HS mode. Hence, this is the scenario where the least amount of command
3856 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3857 * clock cycles that can be used to interleave command mode data in HS so that
3858 * all scenarios are satisfied.
3859 */
3860static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3861 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3862{
3863 int transition;
3864
3865 /*
3866 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3867 * time of data lanes only, if it isn't set, we need to consider HS
3868 * transition time of both data and clock lanes. HS transition time
3869 * of Scenario 3 is considered.
3870 */
3871 if (ddr_alwon) {
3872 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3873 } else {
3874 int trans1, trans2;
3875 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3876 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3877 enter_hs + 1;
3878 transition = max(trans1, trans2);
3879 }
3880
3881 return blank > transition ? blank - transition : 0;
3882}
3883
3884/*
3885 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3886 * results in maximum transition time for data lanes to enter and exit LP mode.
3887 * Hence, this is the scenario where the least amount of command mode data can
3888 * be interleaved. We program the minimum amount of bytes that can be
3889 * interleaved in LP so that all scenarios are satisfied.
3890 */
3891static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3892 int lp_clk_div, int tdsi_fclk)
3893{
3894 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3895 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3896 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3897 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3898 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3899
3900 /* maximum LP transition time according to Scenario 1 */
3901 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3902
3903 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3904 tlp_avail = thsbyte_clk * (blank - trans_lp);
3905
Archit Taneja2e063c32012-06-04 13:36:34 +05303906 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303907
3908 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3909 26) / 16;
3910
3911 return max(lp_inter, 0);
3912}
3913
Tomi Valkeinen57612172012-11-27 17:32:36 +02003914static void dsi_config_cmd_mode_interleaving(struct platform_device *dsidev)
Archit Taneja6f28c292012-05-15 11:32:18 +05303915{
Archit Taneja6f28c292012-05-15 11:32:18 +05303916 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3917 int blanking_mode;
3918 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3919 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3920 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3921 int tclk_trail, ths_exit, exiths_clk;
3922 bool ddr_alwon;
Archit Tanejae67458a2012-08-13 14:17:30 +05303923 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303924 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303925 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02003926 int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.regm_dsi + 1;
Archit Taneja6f28c292012-05-15 11:32:18 +05303927 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3928 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3929 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3930 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3931 u32 r;
3932
3933 r = dsi_read_reg(dsidev, DSI_CTRL);
3934 blanking_mode = FLD_GET(r, 20, 20);
3935 hfp_blanking_mode = FLD_GET(r, 21, 21);
3936 hbp_blanking_mode = FLD_GET(r, 22, 22);
3937 hsa_blanking_mode = FLD_GET(r, 23, 23);
3938
3939 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3940 hbp = FLD_GET(r, 11, 0);
3941 hfp = FLD_GET(r, 23, 12);
3942 hsa = FLD_GET(r, 31, 24);
3943
3944 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3945 ddr_clk_post = FLD_GET(r, 7, 0);
3946 ddr_clk_pre = FLD_GET(r, 15, 8);
3947
3948 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3949 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3950 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3951
3952 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3953 lp_clk_div = FLD_GET(r, 12, 0);
3954 ddr_alwon = FLD_GET(r, 13, 13);
3955
3956 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3957 ths_exit = FLD_GET(r, 7, 0);
3958
3959 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3960 tclk_trail = FLD_GET(r, 15, 8);
3961
3962 exiths_clk = ths_exit + tclk_trail;
3963
3964 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3965 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3966
3967 if (!hsa_blanking_mode) {
3968 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3969 enter_hs_mode_lat, exit_hs_mode_lat,
3970 exiths_clk, ddr_clk_pre, ddr_clk_post);
3971 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3972 enter_hs_mode_lat, exit_hs_mode_lat,
3973 lp_clk_div, dsi_fclk_hsdiv);
3974 }
3975
3976 if (!hfp_blanking_mode) {
3977 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3978 enter_hs_mode_lat, exit_hs_mode_lat,
3979 exiths_clk, ddr_clk_pre, ddr_clk_post);
3980 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3981 enter_hs_mode_lat, exit_hs_mode_lat,
3982 lp_clk_div, dsi_fclk_hsdiv);
3983 }
3984
3985 if (!hbp_blanking_mode) {
3986 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3987 enter_hs_mode_lat, exit_hs_mode_lat,
3988 exiths_clk, ddr_clk_pre, ddr_clk_post);
3989
3990 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3991 enter_hs_mode_lat, exit_hs_mode_lat,
3992 lp_clk_div, dsi_fclk_hsdiv);
3993 }
3994
3995 if (!blanking_mode) {
3996 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3997 enter_hs_mode_lat, exit_hs_mode_lat,
3998 exiths_clk, ddr_clk_pre, ddr_clk_post);
3999
4000 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
4001 enter_hs_mode_lat, exit_hs_mode_lat,
4002 lp_clk_div, dsi_fclk_hsdiv);
4003 }
4004
4005 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
4006 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
4007 bl_interleave_hs);
4008
4009 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
4010 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
4011 bl_interleave_lp);
4012
4013 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
4014 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
4015 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
4016 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
4017 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
4018
4019 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
4020 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
4021 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
4022 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
4023 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
4024
4025 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
4026 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
4027 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
4028 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
4029}
4030
Tomi Valkeinen57612172012-11-27 17:32:36 +02004031static int dsi_proto_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004032{
Archit Taneja02c39602012-08-10 15:01:33 +05304033 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004034 u32 r;
4035 int buswidth = 0;
4036
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304037 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02004038 DSI_FIFO_SIZE_32,
4039 DSI_FIFO_SIZE_32,
4040 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004041
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304042 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02004043 DSI_FIFO_SIZE_32,
4044 DSI_FIFO_SIZE_32,
4045 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004046
4047 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304048 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
4049 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
4050 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
4051 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004052
Archit Taneja02c39602012-08-10 15:01:33 +05304053 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004054 case 16:
4055 buswidth = 0;
4056 break;
4057 case 18:
4058 buswidth = 1;
4059 break;
4060 case 24:
4061 buswidth = 2;
4062 break;
4063 default:
4064 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03004065 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004066 }
4067
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304068 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004069 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
4070 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
4071 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
4072 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
4073 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
4074 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004075 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
4076 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05004077 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
4078 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
4079 /* DCS_CMD_CODE, 1=start, 0=continue */
4080 r = FLD_MOD(r, 0, 25, 25);
4081 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004082
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304083 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004084
Archit Taneja9e7e9372012-08-14 12:29:22 +05304085 dsi_config_vp_num_line_buffers(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304086
Archit Tanejadca2b152012-08-16 18:02:00 +05304087 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja9e7e9372012-08-14 12:29:22 +05304088 dsi_config_vp_sync_events(dsidev);
4089 dsi_config_blanking_modes(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004090 dsi_config_cmd_mode_interleaving(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304091 }
4092
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304093 dsi_vc_initial_config(dsidev, 0);
4094 dsi_vc_initial_config(dsidev, 1);
4095 dsi_vc_initial_config(dsidev, 2);
4096 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004097
4098 return 0;
4099}
4100
Archit Taneja9e7e9372012-08-14 12:29:22 +05304101static void dsi_proto_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004102{
Tomi Valkeinendb186442011-10-13 16:12:29 +03004103 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004104 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
4105 unsigned tclk_pre, tclk_post;
4106 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
4107 unsigned ths_trail, ths_exit;
4108 unsigned ddr_clk_pre, ddr_clk_post;
4109 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
4110 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03004111 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004112 u32 r;
4113
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304114 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004115 ths_prepare = FLD_GET(r, 31, 24);
4116 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
4117 ths_zero = ths_prepare_ths_zero - ths_prepare;
4118 ths_trail = FLD_GET(r, 15, 8);
4119 ths_exit = FLD_GET(r, 7, 0);
4120
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304121 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03004122 tlpx = FLD_GET(r, 20, 16) * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004123 tclk_trail = FLD_GET(r, 15, 8);
4124 tclk_zero = FLD_GET(r, 7, 0);
4125
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304126 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004127 tclk_prepare = FLD_GET(r, 7, 0);
4128
4129 /* min 8*UI */
4130 tclk_pre = 20;
4131 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304132 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004133
Archit Taneja8af6ff02011-09-05 16:48:27 +05304134 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004135
4136 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
4137 4);
4138 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
4139
4140 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
4141 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
4142
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304143 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004144 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
4145 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304146 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004147
4148 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
4149 ddr_clk_pre,
4150 ddr_clk_post);
4151
4152 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
4153 DIV_ROUND_UP(ths_prepare, 4) +
4154 DIV_ROUND_UP(ths_zero + 3, 4);
4155
4156 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
4157
4158 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
4159 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304160 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004161
4162 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
4163 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304164
Archit Tanejadca2b152012-08-16 18:02:00 +05304165 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05304166 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304167 int hsa = dsi->vm_timings.hsa;
4168 int hfp = dsi->vm_timings.hfp;
4169 int hbp = dsi->vm_timings.hbp;
4170 int vsa = dsi->vm_timings.vsa;
4171 int vfp = dsi->vm_timings.vfp;
4172 int vbp = dsi->vm_timings.vbp;
4173 int window_sync = dsi->vm_timings.window_sync;
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02004174 bool hsync_end;
Archit Tanejae67458a2012-08-13 14:17:30 +05304175 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05304176 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304177 int tl, t_he, width_bytes;
4178
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02004179 hsync_end = dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304180 t_he = hsync_end ?
4181 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
4182
4183 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
4184
4185 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
4186 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
4187 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
4188
4189 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
4190 hfp, hsync_end ? hsa : 0, tl);
4191 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
4192 vsa, timings->y_res);
4193
4194 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
4195 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
4196 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
4197 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
4198 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
4199
4200 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
4201 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
4202 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
4203 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
4204 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
4205 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
4206
4207 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
4208 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
4209 r = FLD_MOD(r, tl, 31, 16); /* TL */
4210 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
4211 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004212}
4213
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004214int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
4215 const struct omap_dsi_pin_config *pin_cfg)
4216{
4217 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4218 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4219 int num_pins;
4220 const int *pins;
4221 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
4222 int num_lanes;
4223 int i;
4224
4225 static const enum dsi_lane_function functions[] = {
4226 DSI_LANE_CLK,
4227 DSI_LANE_DATA1,
4228 DSI_LANE_DATA2,
4229 DSI_LANE_DATA3,
4230 DSI_LANE_DATA4,
4231 };
4232
4233 num_pins = pin_cfg->num_pins;
4234 pins = pin_cfg->pins;
4235
4236 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
4237 || num_pins % 2 != 0)
4238 return -EINVAL;
4239
4240 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
4241 lanes[i].function = DSI_LANE_UNUSED;
4242
4243 num_lanes = 0;
4244
4245 for (i = 0; i < num_pins; i += 2) {
4246 u8 lane, pol;
4247 int dx, dy;
4248
4249 dx = pins[i];
4250 dy = pins[i + 1];
4251
4252 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
4253 return -EINVAL;
4254
4255 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
4256 return -EINVAL;
4257
4258 if (dx & 1) {
4259 if (dy != dx - 1)
4260 return -EINVAL;
4261 pol = 1;
4262 } else {
4263 if (dy != dx + 1)
4264 return -EINVAL;
4265 pol = 0;
4266 }
4267
4268 lane = dx / 2;
4269
4270 lanes[lane].function = functions[i / 2];
4271 lanes[lane].polarity = pol;
4272 num_lanes++;
4273 }
4274
4275 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
4276 dsi->num_lanes_used = num_lanes;
4277
4278 return 0;
4279}
4280EXPORT_SYMBOL(omapdss_dsi_configure_pins);
4281
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004282static int dsi_set_clocks(struct omap_dss_device *dssdev,
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004283 unsigned long ddr_clk, unsigned long lp_clk)
4284{
4285 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4286 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4287 struct dsi_clock_info cinfo;
4288 struct dispc_clock_info dispc_cinfo;
4289 unsigned lp_clk_div;
4290 unsigned long dsi_fclk;
4291 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
4292 unsigned long pck;
4293 int r;
4294
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05304295 DSSDBG("Setting DSI clocks: ddr_clk %lu, lp_clk %lu", ddr_clk, lp_clk);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004296
Tomi Valkeinend66b1582012-09-24 15:15:06 +03004297 /* Calculate PLL output clock */
4298 r = dsi_pll_calc_ddrfreq(dsidev, ddr_clk * 4, &cinfo);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004299 if (r)
4300 goto err;
4301
Tomi Valkeinend66b1582012-09-24 15:15:06 +03004302 /* Calculate PLL's DSI clock */
4303 dsi_pll_calc_dsi_fck(dsidev, &cinfo);
4304
4305 /* Calculate PLL's DISPC clock and pck & lck divs */
4306 pck = cinfo.clkin4ddr / 16 * (dsi->num_lanes_used - 1) * 8 / bpp;
4307 DSSDBG("finding dispc dividers for pck %lu\n", pck);
4308 r = dsi_pll_calc_dispc_fck(dsidev, pck, &cinfo, &dispc_cinfo);
4309 if (r)
4310 goto err;
4311
4312 /* Calculate LP clock */
4313 dsi_fclk = cinfo.dsi_pll_hsdiv_dsi_clk;
4314 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk * 2);
4315
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004316 dsi->user_dsi_cinfo.regn = cinfo.regn;
4317 dsi->user_dsi_cinfo.regm = cinfo.regm;
4318 dsi->user_dsi_cinfo.regm_dispc = cinfo.regm_dispc;
4319 dsi->user_dsi_cinfo.regm_dsi = cinfo.regm_dsi;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004320
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004321 dsi->user_dsi_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004322
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004323 dsi->user_dispc_cinfo.lck_div = dispc_cinfo.lck_div;
4324 dsi->user_dispc_cinfo.pck_div = dispc_cinfo.pck_div;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004325
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004326 return 0;
4327err:
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004328 return r;
4329}
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004330
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004331int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304332{
4333 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05304334 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004335 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja02c39602012-08-10 15:01:33 +05304336 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004337 struct omap_dss_output *out = &dsi->output;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304338 u8 data_type;
4339 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004340 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304341
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004342 if (out == NULL || out->manager == NULL) {
4343 DSSERR("failed to enable display: no output/manager\n");
4344 return -ENODEV;
4345 }
4346
4347 r = dsi_display_init_dispc(dsidev, mgr);
4348 if (r)
4349 goto err_init_dispc;
4350
Archit Tanejadca2b152012-08-16 18:02:00 +05304351 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05304352 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004353 case OMAP_DSS_DSI_FMT_RGB888:
4354 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
4355 break;
4356 case OMAP_DSS_DSI_FMT_RGB666:
4357 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4358 break;
4359 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4360 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4361 break;
4362 case OMAP_DSS_DSI_FMT_RGB565:
4363 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4364 break;
4365 default:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004366 r = -EINVAL;
4367 goto err_pix_fmt;
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004368 };
Archit Taneja8af6ff02011-09-05 16:48:27 +05304369
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004370 dsi_if_enable(dsidev, false);
4371 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304372
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004373 /* MODE, 1 = video mode */
4374 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304375
Archit Tanejae67458a2012-08-13 14:17:30 +05304376 word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304377
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004378 dsi_vc_write_long_header(dsidev, channel, data_type,
4379 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304380
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004381 dsi_vc_enable(dsidev, channel, true);
4382 dsi_if_enable(dsidev, true);
4383 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304384
Archit Tanejaeea83402012-09-04 11:42:36 +05304385 r = dss_mgr_enable(mgr);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004386 if (r)
4387 goto err_mgr_enable;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304388
4389 return 0;
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004390
4391err_mgr_enable:
4392 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
4393 dsi_if_enable(dsidev, false);
4394 dsi_vc_enable(dsidev, channel, false);
4395 }
4396err_pix_fmt:
4397 dsi_display_uninit_dispc(dsidev, mgr);
4398err_init_dispc:
4399 return r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304400}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004401EXPORT_SYMBOL(dsi_enable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304402
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004403void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304404{
4405 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05304406 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004407 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304408
Archit Tanejadca2b152012-08-16 18:02:00 +05304409 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004410 dsi_if_enable(dsidev, false);
4411 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304412
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004413 /* MODE, 0 = command mode */
4414 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304415
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004416 dsi_vc_enable(dsidev, channel, true);
4417 dsi_if_enable(dsidev, true);
4418 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304419
Archit Tanejaeea83402012-09-04 11:42:36 +05304420 dss_mgr_disable(mgr);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004421
4422 dsi_display_uninit_dispc(dsidev, mgr);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304423}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004424EXPORT_SYMBOL(dsi_disable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304425
Tomi Valkeinen57612172012-11-27 17:32:36 +02004426static void dsi_update_screen_dispc(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004427{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304428 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004429 struct omap_overlay_manager *mgr = dsi->output.manager;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004430 unsigned bytespp;
4431 unsigned bytespl;
4432 unsigned bytespf;
4433 unsigned total_len;
4434 unsigned packet_payload;
4435 unsigned packet_len;
4436 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004437 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304438 const unsigned channel = dsi->update_channel;
Tomi Valkeinen99322572013-03-05 10:37:02 +02004439 const unsigned line_buf_size = dsi->line_buffer_size;
Archit Taneja55cd63a2012-08-09 15:41:13 +05304440 u16 w = dsi->timings.x_res;
4441 u16 h = dsi->timings.y_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004442
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004443 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004444
Archit Tanejad6049142011-08-22 11:58:08 +05304445 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004446
Archit Taneja02c39602012-08-10 15:01:33 +05304447 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004448 bytespl = w * bytespp;
4449 bytespf = bytespl * h;
4450
4451 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4452 * number of lines in a packet. See errata about VP_CLK_RATIO */
4453
4454 if (bytespf < line_buf_size)
4455 packet_payload = bytespf;
4456 else
4457 packet_payload = (line_buf_size) / bytespl * bytespl;
4458
4459 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4460 total_len = (bytespf / packet_payload) * packet_len;
4461
4462 if (bytespf % packet_payload)
4463 total_len += (bytespf % packet_payload) + 1;
4464
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004465 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304466 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004467
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304468 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304469 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004470
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304471 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004472 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4473 else
4474 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304475 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004476
4477 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4478 * because DSS interrupts are not capable of waking up the CPU and the
4479 * framedone interrupt could be delayed for quite a long time. I think
4480 * the same goes for any DSS interrupts, but for some reason I have not
4481 * seen the problem anywhere else than here.
4482 */
4483 dispc_disable_sidle();
4484
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304485 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004486
Archit Taneja49dbf582011-05-16 15:17:07 +05304487 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4488 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004489 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004490
Archit Tanejaeea83402012-09-04 11:42:36 +05304491 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304492
Archit Tanejaeea83402012-09-04 11:42:36 +05304493 dss_mgr_start_update(mgr);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004494
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304495 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004496 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4497 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304498 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004499
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304500 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004501
4502#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304503 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004504#endif
4505 }
4506}
4507
4508#ifdef DSI_CATCH_MISSING_TE
4509static void dsi_te_timeout(unsigned long arg)
4510{
4511 DSSERR("TE not received for 250ms!\n");
4512}
4513#endif
4514
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304515static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004516{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304517 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4518
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004519 /* SIDLEMODE back to smart-idle */
4520 dispc_enable_sidle();
4521
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304522 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004523 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304524 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004525 }
4526
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304527 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004528
4529 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304530 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004531}
4532
4533static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4534{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304535 struct dsi_data *dsi = container_of(work, struct dsi_data,
4536 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004537 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4538 * 250ms which would conflict with this timeout work. What should be
4539 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004540 * possibly scheduled framedone work. However, cancelling the transfer
4541 * on the HW is buggy, and would probably require resetting the whole
4542 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004543
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004544 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004545
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304546 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004547}
4548
Tomi Valkeinen15502022012-10-10 13:59:07 +03004549static void dsi_framedone_irq_callback(void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004550{
Archit Taneja9e7e9372012-08-14 12:29:22 +05304551 struct platform_device *dsidev = (struct platform_device *) data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304552 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4553
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004554 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4555 * turns itself off. However, DSI still has the pixels in its buffers,
4556 * and is sending the data.
4557 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004558
Tejun Heo136b5722012-08-21 13:18:24 -07004559 cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004560
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304561 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004562}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004563
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004564int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004565 void (*callback)(int, void *), void *data)
4566{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304567 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304568 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004569 u16 dw, dh;
4570
4571 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304572
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304573 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004574
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004575 dsi->framedone_callback = callback;
4576 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004577
Archit Tanejae3525742012-08-09 15:23:43 +05304578 dw = dsi->timings.x_res;
4579 dh = dsi->timings.y_res;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004580
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004581#ifdef DEBUG
4582 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304583 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004584#endif
Tomi Valkeinen57612172012-11-27 17:32:36 +02004585 dsi_update_screen_dispc(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004586
4587 return 0;
4588}
4589EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004590
4591/* Display funcs */
4592
Tomi Valkeinen57612172012-11-27 17:32:36 +02004593static int dsi_configure_dispc_clocks(struct platform_device *dsidev)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304594{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304595 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4596 struct dispc_clock_info dispc_cinfo;
4597 int r;
Tomi Valkeinen17518182013-03-07 11:21:45 +02004598 unsigned long fck;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304599
4600 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4601
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004602 dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div;
4603 dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304604
4605 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4606 if (r) {
4607 DSSERR("Failed to calc dispc clocks\n");
4608 return r;
4609 }
4610
4611 dsi->mgr_config.clock_info = dispc_cinfo;
4612
4613 return 0;
4614}
4615
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004616static int dsi_display_init_dispc(struct platform_device *dsidev,
4617 struct omap_overlay_manager *mgr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004618{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304619 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304620 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304621
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004622 dss_select_lcd_clk_source(mgr->id, dsi->module_id == 0 ?
4623 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
4624 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004625
Archit Tanejadca2b152012-08-16 18:02:00 +05304626 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Archit Tanejae67458a2012-08-13 14:17:30 +05304627 dsi->timings.hsw = 1;
4628 dsi->timings.hfp = 1;
4629 dsi->timings.hbp = 1;
4630 dsi->timings.vsw = 1;
4631 dsi->timings.vfp = 0;
4632 dsi->timings.vbp = 0;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004633
Tomi Valkeinen15502022012-10-10 13:59:07 +03004634 r = dss_mgr_register_framedone_handler(mgr,
4635 dsi_framedone_irq_callback, dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304636 if (r) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004637 DSSERR("can't register FRAMEDONE handler\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304638 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304639 }
4640
Archit Taneja7d2572f2012-06-29 14:31:07 +05304641 dsi->mgr_config.stallmode = true;
4642 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304643 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304644 dsi->mgr_config.stallmode = false;
4645 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004646 }
4647
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304648 /*
4649 * override interlace, logic level and edge related parameters in
4650 * omap_video_timings with default values
4651 */
Archit Tanejae67458a2012-08-13 14:17:30 +05304652 dsi->timings.interlace = false;
4653 dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4654 dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4655 dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
4656 dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
4657 dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304658
Archit Tanejaeea83402012-09-04 11:42:36 +05304659 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304660
Tomi Valkeinen57612172012-11-27 17:32:36 +02004661 r = dsi_configure_dispc_clocks(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304662 if (r)
4663 goto err1;
4664
4665 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4666 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304667 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304668 dsi->mgr_config.lcden_sig_polarity = 0;
4669
Archit Tanejaeea83402012-09-04 11:42:36 +05304670 dss_mgr_set_lcd_config(mgr, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304671
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004672 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304673err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304674 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen15502022012-10-10 13:59:07 +03004675 dss_mgr_unregister_framedone_handler(mgr,
4676 dsi_framedone_irq_callback, dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304677err:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004678 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304679 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004680}
4681
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004682static void dsi_display_uninit_dispc(struct platform_device *dsidev,
4683 struct omap_overlay_manager *mgr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004684{
Archit Tanejadca2b152012-08-16 18:02:00 +05304685 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4686
Tomi Valkeinen15502022012-10-10 13:59:07 +03004687 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
4688 dss_mgr_unregister_framedone_handler(mgr,
4689 dsi_framedone_irq_callback, dsidev);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004690
4691 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004692}
4693
Tomi Valkeinen57612172012-11-27 17:32:36 +02004694static int dsi_configure_dsi_clocks(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004695{
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004696 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004697 struct dsi_clock_info cinfo;
4698 int r;
4699
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004700 cinfo = dsi->user_dsi_cinfo;
4701
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02004702 r = dsi_calc_clock_rates(dsidev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004703 if (r) {
4704 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004705 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004706 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004707
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304708 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004709 if (r) {
4710 DSSERR("Failed to set dsi clocks\n");
4711 return r;
4712 }
4713
4714 return 0;
4715}
4716
Tomi Valkeinen57612172012-11-27 17:32:36 +02004717static int dsi_display_init_dsi(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004718{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004719 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004720 int r;
4721
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304722 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004723 if (r)
4724 goto err0;
4725
Tomi Valkeinen57612172012-11-27 17:32:36 +02004726 r = dsi_configure_dsi_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004727 if (r)
4728 goto err1;
4729
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004730 dss_select_dsi_clk_source(dsi->module_id, dsi->module_id == 0 ?
4731 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
4732 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004733
4734 DSSDBG("PLL OK\n");
4735
Archit Taneja9e7e9372012-08-14 12:29:22 +05304736 r = dsi_cio_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004737 if (r)
4738 goto err2;
4739
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304740 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004741
Archit Taneja9e7e9372012-08-14 12:29:22 +05304742 dsi_proto_timings(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004743 dsi_set_lp_clk_divisor(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004744
4745 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304746 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004747
Tomi Valkeinen57612172012-11-27 17:32:36 +02004748 r = dsi_proto_config(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004749 if (r)
4750 goto err3;
4751
4752 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304753 dsi_vc_enable(dsidev, 0, 1);
4754 dsi_vc_enable(dsidev, 1, 1);
4755 dsi_vc_enable(dsidev, 2, 1);
4756 dsi_vc_enable(dsidev, 3, 1);
4757 dsi_if_enable(dsidev, 1);
4758 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004759
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004760 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004761err3:
Archit Taneja9e7e9372012-08-14 12:29:22 +05304762 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004763err2:
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004764 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004765err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304766 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004767err0:
4768 return r;
4769}
4770
Tomi Valkeinen57612172012-11-27 17:32:36 +02004771static void dsi_display_uninit_dsi(struct platform_device *dsidev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004772 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004773{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304774 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304775
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304776 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304777 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004778
Ville Syrjäläd7370102010-04-22 22:50:09 +02004779 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304780 dsi_if_enable(dsidev, 0);
4781 dsi_vc_enable(dsidev, 0, 0);
4782 dsi_vc_enable(dsidev, 1, 0);
4783 dsi_vc_enable(dsidev, 2, 0);
4784 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004785
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004786 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja9e7e9372012-08-14 12:29:22 +05304787 dsi_cio_uninit(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304788 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004789}
4790
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004791int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004792{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304793 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304794 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004795 int r = 0;
4796
4797 DSSDBG("dsi_display_enable\n");
4798
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304799 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004800
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304801 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004802
4803 r = omap_dss_start_device(dssdev);
4804 if (r) {
4805 DSSERR("failed to start device\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004806 goto err_start_dev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004807 }
4808
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004809 r = dsi_runtime_get(dsidev);
4810 if (r)
4811 goto err_get_dsi;
4812
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304813 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004814
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004815 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004816
Tomi Valkeinen57612172012-11-27 17:32:36 +02004817 r = dsi_display_init_dsi(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004818 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004819 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004820
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304821 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004822
4823 return 0;
4824
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004825err_init_dsi:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304826 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004827 dsi_runtime_put(dsidev);
4828err_get_dsi:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004829 omap_dss_stop_device(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004830err_start_dev:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304831 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004832 DSSDBG("dsi_display_enable FAILED\n");
4833 return r;
4834}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004835EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004836
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004837void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004838 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004839{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304840 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304841 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304842
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004843 DSSDBG("dsi_display_disable\n");
4844
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304845 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004846
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304847 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004848
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004849 dsi_sync_vc(dsidev, 0);
4850 dsi_sync_vc(dsidev, 1);
4851 dsi_sync_vc(dsidev, 2);
4852 dsi_sync_vc(dsidev, 3);
4853
Tomi Valkeinen57612172012-11-27 17:32:36 +02004854 dsi_display_uninit_dsi(dsidev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004855
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004856 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304857 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004858
4859 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004860
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304861 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004862}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004863EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004864
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004865int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004866{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304867 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4868 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4869
4870 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004871 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004872}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004873EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004874
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004875int omapdss_dsi_set_config(struct omap_dss_device *dssdev,
4876 const struct omap_dss_dsi_config *config)
Archit Tanejae67458a2012-08-13 14:17:30 +05304877{
4878 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4879 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4880
4881 mutex_lock(&dsi->lock);
4882
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004883 dsi->timings = *config->timings;
4884 dsi->vm_timings = *config->vm_timings;
4885 dsi->pix_fmt = config->pixel_format;
4886 dsi->mode = config->mode;
4887
4888 dsi_set_clocks(dssdev, config->hs_clk, config->lp_clk);
Archit Tanejae67458a2012-08-13 14:17:30 +05304889
4890 mutex_unlock(&dsi->lock);
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004891
4892 return 0;
Archit Tanejae67458a2012-08-13 14:17:30 +05304893}
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004894EXPORT_SYMBOL(omapdss_dsi_set_config);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304895
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004896/*
4897 * Return a hardcoded channel for the DSI output. This should work for
4898 * current use cases, but this can be later expanded to either resolve
4899 * the channel in some more dynamic manner, or get the channel as a user
4900 * parameter.
4901 */
4902static enum omap_channel dsi_get_channel(int module_id)
4903{
4904 switch (omapdss_get_version()) {
4905 case OMAPDSS_VER_OMAP24xx:
4906 DSSWARN("DSI not supported\n");
4907 return OMAP_DSS_CHANNEL_LCD;
4908
4909 case OMAPDSS_VER_OMAP34xx_ES1:
4910 case OMAPDSS_VER_OMAP34xx_ES3:
4911 case OMAPDSS_VER_OMAP3630:
4912 case OMAPDSS_VER_AM35xx:
4913 return OMAP_DSS_CHANNEL_LCD;
4914
4915 case OMAPDSS_VER_OMAP4430_ES1:
4916 case OMAPDSS_VER_OMAP4430_ES2:
4917 case OMAPDSS_VER_OMAP4:
4918 switch (module_id) {
4919 case 0:
4920 return OMAP_DSS_CHANNEL_LCD;
4921 case 1:
4922 return OMAP_DSS_CHANNEL_LCD2;
4923 default:
4924 DSSWARN("unsupported module id\n");
4925 return OMAP_DSS_CHANNEL_LCD;
4926 }
4927
4928 case OMAPDSS_VER_OMAP5:
4929 switch (module_id) {
4930 case 0:
4931 return OMAP_DSS_CHANNEL_LCD;
4932 case 1:
4933 return OMAP_DSS_CHANNEL_LCD3;
4934 default:
4935 DSSWARN("unsupported module id\n");
4936 return OMAP_DSS_CHANNEL_LCD;
4937 }
4938
4939 default:
4940 DSSWARN("unsupported DSS version\n");
4941 return OMAP_DSS_CHANNEL_LCD;
4942 }
4943}
4944
Tomi Valkeinen9d8232a2012-03-01 16:58:39 +02004945static int __init dsi_init_display(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004946{
Archit Tanejaeea83402012-09-04 11:42:36 +05304947 struct platform_device *dsidev =
4948 dsi_get_dsidev_from_id(dssdev->phy.dsi.module);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304949 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4950
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004951 DSSDBG("DSI init\n");
4952
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304953 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004954 struct regulator *vdds_dsi;
4955
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304956 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004957
Tomi Valkeinen76eed4b2012-11-05 13:41:25 +02004958 /* DT HACK: try VCXIO to make omapdss work for o4 sdp/panda */
4959 if (IS_ERR(vdds_dsi))
4960 vdds_dsi = regulator_get(&dsi->pdev->dev, "VCXIO");
4961
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004962 if (IS_ERR(vdds_dsi)) {
4963 DSSERR("can't get VDDS_DSI regulator\n");
4964 return PTR_ERR(vdds_dsi);
4965 }
4966
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304967 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004968 }
4969
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004970 return 0;
4971}
4972
Archit Taneja5ee3c142011-03-02 12:35:53 +05304973int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4974{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304975 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4976 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304977 int i;
4978
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304979 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4980 if (!dsi->vc[i].dssdev) {
4981 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304982 *channel = i;
4983 return 0;
4984 }
4985 }
4986
4987 DSSERR("cannot get VC for display %s", dssdev->name);
4988 return -ENOSPC;
4989}
4990EXPORT_SYMBOL(omap_dsi_request_vc);
4991
4992int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
4993{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304994 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4995 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4996
Archit Taneja5ee3c142011-03-02 12:35:53 +05304997 if (vc_id < 0 || vc_id > 3) {
4998 DSSERR("VC ID out of range\n");
4999 return -EINVAL;
5000 }
5001
5002 if (channel < 0 || channel > 3) {
5003 DSSERR("Virtual Channel out of range\n");
5004 return -EINVAL;
5005 }
5006
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305007 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05305008 DSSERR("Virtual Channel not allocated to display %s\n",
5009 dssdev->name);
5010 return -EINVAL;
5011 }
5012
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305013 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305014
5015 return 0;
5016}
5017EXPORT_SYMBOL(omap_dsi_set_vc_id);
5018
5019void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
5020{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305021 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5022 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5023
Archit Taneja5ee3c142011-03-02 12:35:53 +05305024 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305025 dsi->vc[channel].dssdev == dssdev) {
5026 dsi->vc[channel].dssdev = NULL;
5027 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305028 }
5029}
5030EXPORT_SYMBOL(omap_dsi_release_vc);
5031
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305032void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005033{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305034 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305035 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305036 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
5037 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005038}
5039
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305040void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005041{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305042 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305043 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305044 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
5045 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005046}
5047
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305048static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05005049{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305050 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5051
5052 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
5053 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
5054 dsi->regm_dispc_max =
5055 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
5056 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
5057 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
5058 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
5059 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05005060}
5061
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005062static int dsi_get_clocks(struct platform_device *dsidev)
5063{
5064 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5065 struct clk *clk;
5066
5067 clk = clk_get(&dsidev->dev, "fck");
5068 if (IS_ERR(clk)) {
5069 DSSERR("can't get fck\n");
5070 return PTR_ERR(clk);
5071 }
5072
5073 dsi->dss_clk = clk;
5074
Tomi Valkeinenbfe4f8d2011-08-04 11:22:54 +03005075 clk = clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005076 if (IS_ERR(clk)) {
5077 DSSERR("can't get sys_clk\n");
5078 clk_put(dsi->dss_clk);
5079 dsi->dss_clk = NULL;
5080 return PTR_ERR(clk);
5081 }
5082
5083 dsi->sys_clk = clk;
5084
5085 return 0;
5086}
5087
5088static void dsi_put_clocks(struct platform_device *dsidev)
5089{
5090 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5091
5092 if (dsi->dss_clk)
5093 clk_put(dsi->dss_clk);
5094 if (dsi->sys_clk)
5095 clk_put(dsi->sys_clk);
5096}
5097
Tomi Valkeinen15216532012-09-06 14:29:31 +03005098static struct omap_dss_device * __init dsi_find_dssdev(struct platform_device *pdev)
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005099{
Tomi Valkeinen15216532012-09-06 14:29:31 +03005100 struct omap_dss_board_info *pdata = pdev->dev.platform_data;
5101 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
Tomi Valkeinen2bbcce52012-10-29 12:40:46 +02005102 const char *def_disp_name = omapdss_get_default_display_name();
Tomi Valkeinen15216532012-09-06 14:29:31 +03005103 struct omap_dss_device *def_dssdev;
5104 int i;
5105
5106 def_dssdev = NULL;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005107
5108 for (i = 0; i < pdata->num_devices; ++i) {
5109 struct omap_dss_device *dssdev = pdata->devices[i];
5110
5111 if (dssdev->type != OMAP_DISPLAY_TYPE_DSI)
5112 continue;
5113
5114 if (dssdev->phy.dsi.module != dsi->module_id)
5115 continue;
5116
Tomi Valkeinen15216532012-09-06 14:29:31 +03005117 if (def_dssdev == NULL)
5118 def_dssdev = dssdev;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005119
Tomi Valkeinen15216532012-09-06 14:29:31 +03005120 if (def_disp_name != NULL &&
5121 strcmp(dssdev->name, def_disp_name) == 0) {
5122 def_dssdev = dssdev;
5123 break;
5124 }
5125 }
5126
5127 return def_dssdev;
5128}
5129
5130static void __init dsi_probe_pdata(struct platform_device *dsidev)
5131{
Tomi Valkeinen486c0e12012-12-07 12:50:08 +02005132 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005133 struct omap_dss_device *plat_dssdev;
Tomi Valkeinen15216532012-09-06 14:29:31 +03005134 struct omap_dss_device *dssdev;
5135 int r;
5136
Tomi Valkeinen52744842012-09-10 13:58:29 +03005137 plat_dssdev = dsi_find_dssdev(dsidev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005138
Tomi Valkeinen52744842012-09-10 13:58:29 +03005139 if (!plat_dssdev)
5140 return;
5141
5142 dssdev = dss_alloc_and_init_device(&dsidev->dev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005143 if (!dssdev)
5144 return;
5145
Tomi Valkeinen52744842012-09-10 13:58:29 +03005146 dss_copy_device_pdata(dssdev, plat_dssdev);
5147
Tomi Valkeinen15216532012-09-06 14:29:31 +03005148 r = dsi_init_display(dssdev);
5149 if (r) {
5150 DSSERR("device %s init failed: %d\n", dssdev->name, r);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005151 dss_put_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005152 return;
5153 }
5154
Tomi Valkeinen486c0e12012-12-07 12:50:08 +02005155 r = omapdss_output_set_device(&dsi->output, dssdev);
5156 if (r) {
5157 DSSERR("failed to connect output to new device: %s\n",
5158 dssdev->name);
5159 dss_put_device(dssdev);
5160 return;
5161 }
5162
Tomi Valkeinen52744842012-09-10 13:58:29 +03005163 r = dss_add_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005164 if (r) {
5165 DSSERR("device %s register failed: %d\n", dssdev->name, r);
Tomi Valkeinen486c0e12012-12-07 12:50:08 +02005166 omapdss_output_unset_device(&dsi->output);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005167 dss_put_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005168 return;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005169 }
5170}
5171
Archit Taneja81b87f52012-09-26 16:30:49 +05305172static void __init dsi_init_output(struct platform_device *dsidev)
5173{
5174 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5175 struct omap_dss_output *out = &dsi->output;
5176
5177 out->pdev = dsidev;
5178 out->id = dsi->module_id == 0 ?
5179 OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;
5180
5181 out->type = OMAP_DISPLAY_TYPE_DSI;
Tomi Valkeinen7286a082013-02-18 13:06:01 +02005182 out->name = dsi->module_id == 0 ? "dsi.0" : "dsi.1";
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005183 out->dispc_channel = dsi_get_channel(dsi->module_id);
Archit Taneja81b87f52012-09-26 16:30:49 +05305184
5185 dss_register_output(out);
5186}
5187
5188static void __exit dsi_uninit_output(struct platform_device *dsidev)
5189{
5190 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5191 struct omap_dss_output *out = &dsi->output;
5192
5193 dss_unregister_output(out);
5194}
5195
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005196/* DSI1 HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005197static int __init omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005198{
5199 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005200 int r, i;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00005201 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305202 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005203
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005204 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005205 if (!dsi)
5206 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305207
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005208 dsi->module_id = dsidev->id;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305209 dsi->pdev = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305210 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305211
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305212 spin_lock_init(&dsi->irq_lock);
5213 spin_lock_init(&dsi->errors_lock);
5214 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005215
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005216#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305217 spin_lock_init(&dsi->irq_stats_lock);
5218 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005219#endif
5220
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305221 mutex_init(&dsi->lock);
5222 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005223
Tejun Heo203b42f2012-08-21 13:18:23 -07005224 INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
5225 dsi_framedone_timeout_work_callback);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305226
5227#ifdef DSI_CATCH_MISSING_TE
5228 init_timer(&dsi->te_timer);
5229 dsi->te_timer.function = dsi_te_timeout;
5230 dsi->te_timer.data = 0;
5231#endif
5232 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
5233 if (!dsi_mem) {
5234 DSSERR("can't get IORESOURCE_MEM DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005235 return -EINVAL;
archit tanejaaffe3602011-02-23 08:41:03 +00005236 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005237
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005238 dsi->base = devm_ioremap(&dsidev->dev, dsi_mem->start,
5239 resource_size(dsi_mem));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305240 if (!dsi->base) {
5241 DSSERR("can't ioremap DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005242 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305243 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005244
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305245 dsi->irq = platform_get_irq(dsi->pdev, 0);
5246 if (dsi->irq < 0) {
5247 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005248 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305249 }
archit tanejaaffe3602011-02-23 08:41:03 +00005250
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005251 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5252 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005253 if (r < 0) {
5254 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005255 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005256 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005257
Archit Taneja5ee3c142011-03-02 12:35:53 +05305258 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305259 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305260 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305261 dsi->vc[i].dssdev = NULL;
5262 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305263 }
5264
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305265 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05005266
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005267 r = dsi_get_clocks(dsidev);
5268 if (r)
5269 return r;
5270
5271 pm_runtime_enable(&dsidev->dev);
5272
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005273 r = dsi_runtime_get(dsidev);
5274 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005275 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005276
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305277 rev = dsi_read_reg(dsidev, DSI_REVISION);
5278 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005279 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5280
Tomi Valkeinend9820852011-10-12 15:05:59 +03005281 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5282 * of data to 3 by default */
5283 if (dss_has_feature(FEAT_DSI_GNQ))
5284 /* NB_DATA_LANES */
5285 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5286 else
5287 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305288
Tomi Valkeinen99322572013-03-05 10:37:02 +02005289 dsi->line_buffer_size = dsi_get_line_buf_size(dsidev);
5290
Archit Taneja81b87f52012-09-26 16:30:49 +05305291 dsi_init_output(dsidev);
5292
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005293 dsi_probe_pdata(dsidev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005294
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005295 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005296
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005297 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005298 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005299 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005300 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5301
5302#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005303 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005304 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005305 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005306 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5307#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005308 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005309
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005310err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005311 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005312 dsi_put_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005313 return r;
5314}
5315
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005316static int __exit omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005317{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305318 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5319
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005320 WARN_ON(dsi->scp_clk_refcount > 0);
5321
Tomi Valkeinen52744842012-09-10 13:58:29 +03005322 dss_unregister_child_devices(&dsidev->dev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005323
Archit Taneja81b87f52012-09-26 16:30:49 +05305324 dsi_uninit_output(dsidev);
5325
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005326 pm_runtime_disable(&dsidev->dev);
5327
5328 dsi_put_clocks(dsidev);
5329
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305330 if (dsi->vdds_dsi_reg != NULL) {
5331 if (dsi->vdds_dsi_enabled) {
5332 regulator_disable(dsi->vdds_dsi_reg);
5333 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02005334 }
5335
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305336 regulator_put(dsi->vdds_dsi_reg);
5337 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005338 }
5339
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005340 return 0;
5341}
5342
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005343static int dsi_runtime_suspend(struct device *dev)
5344{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005345 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005346
5347 return 0;
5348}
5349
5350static int dsi_runtime_resume(struct device *dev)
5351{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005352 int r;
5353
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005354 r = dispc_runtime_get();
5355 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005356 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005357
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005358 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005359}
5360
5361static const struct dev_pm_ops dsi_pm_ops = {
5362 .runtime_suspend = dsi_runtime_suspend,
5363 .runtime_resume = dsi_runtime_resume,
5364};
5365
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005366static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005367 .remove = __exit_p(omap_dsihw_remove),
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005368 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005369 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005370 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005371 .pm = &dsi_pm_ops,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005372 },
5373};
5374
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005375int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005376{
Tomi Valkeinen61055d42012-03-07 12:53:38 +02005377 return platform_driver_probe(&omap_dsihw_driver, omap_dsihw_probe);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005378}
5379
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005380void __exit dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005381{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005382 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005383}