blob: 306558ef36b51a25ce76c920851b1ff570d3625a [file] [log] [blame]
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001/* SuperH Ethernet device driver
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002 *
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03003 * Copyright (C) 2014 Renesas Electronics Corporation
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +00004 * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
Sergei Shtylyovb356e972014-02-18 03:12:43 +03005 * Copyright (C) 2008-2014 Renesas Solutions Corp.
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03006 * Copyright (C) 2013-2017 Cogent Embedded, Inc.
Ben Dooks702eca02014-03-12 17:47:40 +00007 * Copyright (C) 2014 Codethink Limited
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07008 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms and conditions of the GNU General Public License,
11 * version 2, as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 */
21
Yoshihiro Shimoda06540112011-09-29 17:16:57 +000022#include <linux/module.h>
23#include <linux/kernel.h>
24#include <linux/spinlock.h>
David S. Miller823dcd22011-08-20 10:39:12 -070025#include <linux/interrupt.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070026#include <linux/dma-mapping.h>
27#include <linux/etherdevice.h>
28#include <linux/delay.h>
29#include <linux/platform_device.h>
30#include <linux/mdio-bitbang.h>
31#include <linux/netdevice.h>
Sergei Shtylyovb356e972014-02-18 03:12:43 +030032#include <linux/of.h>
33#include <linux/of_device.h>
34#include <linux/of_irq.h>
35#include <linux/of_net.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070036#include <linux/phy.h>
37#include <linux/cache.h>
38#include <linux/io.h>
Magnus Dammbcd51492009-10-09 00:20:04 +000039#include <linux/pm_runtime.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000041#include <linux/ethtool.h>
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +000042#include <linux/if_vlan.h>
Yoshihiro Shimodad4fa0e32011-09-27 21:49:12 +000043#include <linux/sh_eth.h>
Ben Dooks702eca02014-03-12 17:47:40 +000044#include <linux/of_mdio.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070045
46#include "sh_eth.h"
47
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000048#define SH_ETH_DEF_MSG_ENABLE \
49 (NETIF_MSG_LINK | \
50 NETIF_MSG_TIMER | \
51 NETIF_MSG_RX_ERR| \
52 NETIF_MSG_TX_ERR)
53
Sergei Shtylyov2274d372015-12-13 01:44:50 +030054#define SH_ETH_OFFSET_INVALID ((u16)~0)
55
Ben Hutchings33657112015-02-26 20:34:14 +000056#define SH_ETH_OFFSET_DEFAULTS \
57 [0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID
58
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000059static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +000060 SH_ETH_OFFSET_DEFAULTS,
61
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000062 [EDSR] = 0x0000,
63 [EDMR] = 0x0400,
64 [EDTRR] = 0x0408,
65 [EDRRR] = 0x0410,
66 [EESR] = 0x0428,
67 [EESIPR] = 0x0430,
68 [TDLAR] = 0x0010,
69 [TDFAR] = 0x0014,
70 [TDFXR] = 0x0018,
71 [TDFFR] = 0x001c,
72 [RDLAR] = 0x0030,
73 [RDFAR] = 0x0034,
74 [RDFXR] = 0x0038,
75 [RDFFR] = 0x003c,
76 [TRSCER] = 0x0438,
77 [RMFCR] = 0x0440,
78 [TFTR] = 0x0448,
79 [FDR] = 0x0450,
80 [RMCR] = 0x0458,
81 [RPADIR] = 0x0460,
82 [FCFTR] = 0x0468,
83 [CSMR] = 0x04E4,
84
85 [ECMR] = 0x0500,
86 [ECSR] = 0x0510,
87 [ECSIPR] = 0x0518,
88 [PIR] = 0x0520,
89 [PSR] = 0x0528,
90 [PIPR] = 0x052c,
91 [RFLR] = 0x0508,
92 [APR] = 0x0554,
93 [MPR] = 0x0558,
94 [PFTCR] = 0x055c,
95 [PFRCR] = 0x0560,
96 [TPAUSER] = 0x0564,
97 [GECMR] = 0x05b0,
98 [BCULR] = 0x05b4,
99 [MAHR] = 0x05c0,
100 [MALR] = 0x05c8,
101 [TROCR] = 0x0700,
102 [CDCR] = 0x0708,
103 [LCCR] = 0x0710,
104 [CEFCR] = 0x0740,
105 [FRECR] = 0x0748,
106 [TSFRCR] = 0x0750,
107 [TLFRCR] = 0x0758,
108 [RFCR] = 0x0760,
109 [CERCR] = 0x0768,
110 [CEECR] = 0x0770,
111 [MAFCR] = 0x0778,
112 [RMII_MII] = 0x0790,
113
114 [ARSTR] = 0x0000,
115 [TSU_CTRST] = 0x0004,
116 [TSU_FWEN0] = 0x0010,
117 [TSU_FWEN1] = 0x0014,
118 [TSU_FCM] = 0x0018,
119 [TSU_BSYSL0] = 0x0020,
120 [TSU_BSYSL1] = 0x0024,
121 [TSU_PRISL0] = 0x0028,
122 [TSU_PRISL1] = 0x002c,
123 [TSU_FWSL0] = 0x0030,
124 [TSU_FWSL1] = 0x0034,
125 [TSU_FWSLC] = 0x0038,
Sergei Shtylyov4869a142018-02-24 20:28:16 +0300126 [TSU_QTAGM0] = 0x0040,
127 [TSU_QTAGM1] = 0x0044,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000128 [TSU_FWSR] = 0x0050,
129 [TSU_FWINMK] = 0x0054,
130 [TSU_ADQT0] = 0x0048,
131 [TSU_ADQT1] = 0x004c,
132 [TSU_VTAG0] = 0x0058,
133 [TSU_VTAG1] = 0x005c,
134 [TSU_ADSBSY] = 0x0060,
135 [TSU_TEN] = 0x0064,
136 [TSU_POST1] = 0x0070,
137 [TSU_POST2] = 0x0074,
138 [TSU_POST3] = 0x0078,
139 [TSU_POST4] = 0x007c,
140 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000141
142 [TXNLCR0] = 0x0080,
143 [TXALCR0] = 0x0084,
144 [RXNLCR0] = 0x0088,
145 [RXALCR0] = 0x008c,
146 [FWNLCR0] = 0x0090,
147 [FWALCR0] = 0x0094,
148 [TXNLCR1] = 0x00a0,
Sergei Shtylyov50f3d742018-01-07 00:26:47 +0300149 [TXALCR1] = 0x00a4,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000150 [RXNLCR1] = 0x00a8,
151 [RXALCR1] = 0x00ac,
152 [FWNLCR1] = 0x00b0,
153 [FWALCR1] = 0x00b4,
154};
155
Simon Hormandb893472014-01-17 09:22:28 +0900156static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000157 SH_ETH_OFFSET_DEFAULTS,
158
Simon Hormandb893472014-01-17 09:22:28 +0900159 [EDSR] = 0x0000,
160 [EDMR] = 0x0400,
161 [EDTRR] = 0x0408,
162 [EDRRR] = 0x0410,
163 [EESR] = 0x0428,
164 [EESIPR] = 0x0430,
165 [TDLAR] = 0x0010,
166 [TDFAR] = 0x0014,
167 [TDFXR] = 0x0018,
168 [TDFFR] = 0x001c,
169 [RDLAR] = 0x0030,
170 [RDFAR] = 0x0034,
171 [RDFXR] = 0x0038,
172 [RDFFR] = 0x003c,
173 [TRSCER] = 0x0438,
174 [RMFCR] = 0x0440,
175 [TFTR] = 0x0448,
176 [FDR] = 0x0450,
177 [RMCR] = 0x0458,
178 [RPADIR] = 0x0460,
179 [FCFTR] = 0x0468,
180 [CSMR] = 0x04E4,
181
182 [ECMR] = 0x0500,
183 [RFLR] = 0x0508,
184 [ECSR] = 0x0510,
185 [ECSIPR] = 0x0518,
186 [PIR] = 0x0520,
187 [APR] = 0x0554,
188 [MPR] = 0x0558,
189 [PFTCR] = 0x055c,
190 [PFRCR] = 0x0560,
191 [TPAUSER] = 0x0564,
192 [MAHR] = 0x05c0,
193 [MALR] = 0x05c8,
194 [CEFCR] = 0x0740,
195 [FRECR] = 0x0748,
196 [TSFRCR] = 0x0750,
197 [TLFRCR] = 0x0758,
198 [RFCR] = 0x0760,
199 [MAFCR] = 0x0778,
200
201 [ARSTR] = 0x0000,
202 [TSU_CTRST] = 0x0004,
Chris Brandte1487882016-09-07 14:57:09 -0400203 [TSU_FWSLC] = 0x0038,
Simon Hormandb893472014-01-17 09:22:28 +0900204 [TSU_VTAG0] = 0x0058,
205 [TSU_ADSBSY] = 0x0060,
206 [TSU_TEN] = 0x0064,
Chris Brandte1487882016-09-07 14:57:09 -0400207 [TSU_POST1] = 0x0070,
208 [TSU_POST2] = 0x0074,
209 [TSU_POST3] = 0x0078,
210 [TSU_POST4] = 0x007c,
Simon Hormandb893472014-01-17 09:22:28 +0900211 [TSU_ADRH0] = 0x0100,
Simon Hormandb893472014-01-17 09:22:28 +0900212
213 [TXNLCR0] = 0x0080,
214 [TXALCR0] = 0x0084,
215 [RXNLCR0] = 0x0088,
216 [RXALCR0] = 0x008C,
217};
218
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000219static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000220 SH_ETH_OFFSET_DEFAULTS,
221
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000222 [ECMR] = 0x0300,
223 [RFLR] = 0x0308,
224 [ECSR] = 0x0310,
225 [ECSIPR] = 0x0318,
226 [PIR] = 0x0320,
227 [PSR] = 0x0328,
228 [RDMLR] = 0x0340,
229 [IPGR] = 0x0350,
230 [APR] = 0x0354,
231 [MPR] = 0x0358,
232 [RFCF] = 0x0360,
233 [TPAUSER] = 0x0364,
234 [TPAUSECR] = 0x0368,
235 [MAHR] = 0x03c0,
236 [MALR] = 0x03c8,
237 [TROCR] = 0x03d0,
238 [CDCR] = 0x03d4,
239 [LCCR] = 0x03d8,
240 [CNDCR] = 0x03dc,
241 [CEFCR] = 0x03e4,
242 [FRECR] = 0x03e8,
243 [TSFRCR] = 0x03ec,
244 [TLFRCR] = 0x03f0,
245 [RFCR] = 0x03f4,
246 [MAFCR] = 0x03f8,
247
248 [EDMR] = 0x0200,
249 [EDTRR] = 0x0208,
250 [EDRRR] = 0x0210,
251 [TDLAR] = 0x0218,
252 [RDLAR] = 0x0220,
253 [EESR] = 0x0228,
254 [EESIPR] = 0x0230,
255 [TRSCER] = 0x0238,
256 [RMFCR] = 0x0240,
257 [TFTR] = 0x0248,
258 [FDR] = 0x0250,
259 [RMCR] = 0x0258,
260 [TFUCR] = 0x0264,
261 [RFOCR] = 0x0268,
Simon Horman55754f12013-07-23 10:18:04 +0900262 [RMIIMODE] = 0x026c,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000263 [FCFTR] = 0x0270,
264 [TRIMD] = 0x027c,
265};
266
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000267static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000268 SH_ETH_OFFSET_DEFAULTS,
269
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000270 [ECMR] = 0x0100,
271 [RFLR] = 0x0108,
272 [ECSR] = 0x0110,
273 [ECSIPR] = 0x0118,
274 [PIR] = 0x0120,
275 [PSR] = 0x0128,
276 [RDMLR] = 0x0140,
277 [IPGR] = 0x0150,
278 [APR] = 0x0154,
279 [MPR] = 0x0158,
280 [TPAUSER] = 0x0164,
281 [RFCF] = 0x0160,
282 [TPAUSECR] = 0x0168,
283 [BCFRR] = 0x016c,
284 [MAHR] = 0x01c0,
285 [MALR] = 0x01c8,
286 [TROCR] = 0x01d0,
287 [CDCR] = 0x01d4,
288 [LCCR] = 0x01d8,
289 [CNDCR] = 0x01dc,
290 [CEFCR] = 0x01e4,
291 [FRECR] = 0x01e8,
292 [TSFRCR] = 0x01ec,
293 [TLFRCR] = 0x01f0,
294 [RFCR] = 0x01f4,
295 [MAFCR] = 0x01f8,
296 [RTRATE] = 0x01fc,
297
298 [EDMR] = 0x0000,
299 [EDTRR] = 0x0008,
300 [EDRRR] = 0x0010,
301 [TDLAR] = 0x0018,
302 [RDLAR] = 0x0020,
303 [EESR] = 0x0028,
304 [EESIPR] = 0x0030,
305 [TRSCER] = 0x0038,
306 [RMFCR] = 0x0040,
307 [TFTR] = 0x0048,
308 [FDR] = 0x0050,
309 [RMCR] = 0x0058,
310 [TFUCR] = 0x0064,
311 [RFOCR] = 0x0068,
312 [FCFTR] = 0x0070,
313 [RPADIR] = 0x0078,
314 [TRIMD] = 0x007c,
315 [RBWAR] = 0x00c8,
316 [RDFAR] = 0x00cc,
317 [TBRAR] = 0x00d4,
318 [TDFAR] = 0x00d8,
319};
320
321static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000322 SH_ETH_OFFSET_DEFAULTS,
323
Sergei Shtylyovd8b04262014-06-03 23:42:26 +0400324 [EDMR] = 0x0000,
325 [EDTRR] = 0x0004,
326 [EDRRR] = 0x0008,
327 [TDLAR] = 0x000c,
328 [RDLAR] = 0x0010,
329 [EESR] = 0x0014,
330 [EESIPR] = 0x0018,
331 [TRSCER] = 0x001c,
332 [RMFCR] = 0x0020,
333 [TFTR] = 0x0024,
334 [FDR] = 0x0028,
335 [RMCR] = 0x002c,
336 [EDOCR] = 0x0030,
337 [FCFTR] = 0x0034,
338 [RPADIR] = 0x0038,
339 [TRIMD] = 0x003c,
340 [RBWAR] = 0x0040,
341 [RDFAR] = 0x0044,
342 [TBRAR] = 0x004c,
343 [TDFAR] = 0x0050,
344
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000345 [ECMR] = 0x0160,
346 [ECSR] = 0x0164,
347 [ECSIPR] = 0x0168,
348 [PIR] = 0x016c,
349 [MAHR] = 0x0170,
350 [MALR] = 0x0174,
351 [RFLR] = 0x0178,
352 [PSR] = 0x017c,
353 [TROCR] = 0x0180,
354 [CDCR] = 0x0184,
355 [LCCR] = 0x0188,
356 [CNDCR] = 0x018c,
357 [CEFCR] = 0x0194,
358 [FRECR] = 0x0198,
359 [TSFRCR] = 0x019c,
360 [TLFRCR] = 0x01a0,
361 [RFCR] = 0x01a4,
362 [MAFCR] = 0x01a8,
363 [IPGR] = 0x01b4,
364 [APR] = 0x01b8,
365 [MPR] = 0x01bc,
366 [TPAUSER] = 0x01c4,
367 [BCFR] = 0x01cc,
368
369 [ARSTR] = 0x0000,
370 [TSU_CTRST] = 0x0004,
371 [TSU_FWEN0] = 0x0010,
372 [TSU_FWEN1] = 0x0014,
373 [TSU_FCM] = 0x0018,
374 [TSU_BSYSL0] = 0x0020,
375 [TSU_BSYSL1] = 0x0024,
376 [TSU_PRISL0] = 0x0028,
377 [TSU_PRISL1] = 0x002c,
378 [TSU_FWSL0] = 0x0030,
379 [TSU_FWSL1] = 0x0034,
380 [TSU_FWSLC] = 0x0038,
381 [TSU_QTAGM0] = 0x0040,
382 [TSU_QTAGM1] = 0x0044,
383 [TSU_ADQT0] = 0x0048,
384 [TSU_ADQT1] = 0x004c,
385 [TSU_FWSR] = 0x0050,
386 [TSU_FWINMK] = 0x0054,
387 [TSU_ADSBSY] = 0x0060,
388 [TSU_TEN] = 0x0064,
389 [TSU_POST1] = 0x0070,
390 [TSU_POST2] = 0x0074,
391 [TSU_POST3] = 0x0078,
392 [TSU_POST4] = 0x007c,
393
394 [TXNLCR0] = 0x0080,
395 [TXALCR0] = 0x0084,
396 [RXNLCR0] = 0x0088,
397 [RXALCR0] = 0x008c,
398 [FWNLCR0] = 0x0090,
399 [FWALCR0] = 0x0094,
400 [TXNLCR1] = 0x00a0,
Sergei Shtylyov50f3d742018-01-07 00:26:47 +0300401 [TXALCR1] = 0x00a4,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000402 [RXNLCR1] = 0x00a8,
403 [RXALCR1] = 0x00ac,
404 [FWNLCR1] = 0x00b0,
405 [FWALCR1] = 0x00b4,
406
407 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000408};
409
Ben Hutchings740c7f32015-01-27 00:49:32 +0000410static void sh_eth_rcv_snd_disable(struct net_device *ndev);
411static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
412
Sergei Shtylyov2274d372015-12-13 01:44:50 +0300413static void sh_eth_write(struct net_device *ndev, u32 data, int enum_index)
414{
415 struct sh_eth_private *mdp = netdev_priv(ndev);
416 u16 offset = mdp->reg_offset[enum_index];
417
418 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
419 return;
420
421 iowrite32(data, mdp->addr + offset);
422}
423
424static u32 sh_eth_read(struct net_device *ndev, int enum_index)
425{
426 struct sh_eth_private *mdp = netdev_priv(ndev);
427 u16 offset = mdp->reg_offset[enum_index];
428
429 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
430 return ~0U;
431
432 return ioread32(mdp->addr + offset);
433}
434
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300435static void sh_eth_modify(struct net_device *ndev, int enum_index, u32 clear,
436 u32 set)
437{
438 sh_eth_write(ndev, (sh_eth_read(ndev, enum_index) & ~clear) | set,
439 enum_index);
440}
441
Sergei Shtylyov55ea8742018-02-27 14:58:16 +0300442static void sh_eth_tsu_write(struct sh_eth_private *mdp, u32 data,
443 int enum_index)
444{
445 iowrite32(data, mdp->tsu_addr + mdp->reg_offset[enum_index]);
446}
447
448static u32 sh_eth_tsu_read(struct sh_eth_private *mdp, int enum_index)
449{
450 return ioread32(mdp->tsu_addr + mdp->reg_offset[enum_index]);
451}
452
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400453static void sh_eth_select_mii(struct net_device *ndev)
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000454{
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000455 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +0300456 u32 value;
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000457
458 switch (mdp->phy_interface) {
459 case PHY_INTERFACE_MODE_GMII:
460 value = 0x2;
461 break;
462 case PHY_INTERFACE_MODE_MII:
463 value = 0x1;
464 break;
465 case PHY_INTERFACE_MODE_RMII:
466 value = 0x0;
467 break;
468 default:
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +0300469 netdev_warn(ndev,
470 "PHY interface mode was not setup. Set to MII.\n");
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000471 value = 0x1;
472 break;
473 }
474
475 sh_eth_write(ndev, value, RMII_MII);
476}
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000477
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400478static void sh_eth_set_duplex(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000479{
480 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000481
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300482 sh_eth_modify(ndev, ECMR, ECMR_DM, mdp->duplex ? ECMR_DM : 0);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000483}
484
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100485static void sh_eth_chip_reset(struct net_device *ndev)
486{
487 struct sh_eth_private *mdp = netdev_priv(ndev);
488
489 /* reset device */
Sergei Shtylyovec65cfc2016-04-24 23:46:15 +0300490 sh_eth_tsu_write(mdp, ARSTR_ARST, ARSTR);
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100491 mdelay(1);
492}
493
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300494static int sh_eth_soft_reset(struct net_device *ndev)
495{
496 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, EDMR_SRST_ETHER);
497 mdelay(3);
498 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, 0);
499
500 return 0;
501}
502
503static int sh_eth_check_soft_reset(struct net_device *ndev)
504{
505 int cnt;
506
507 for (cnt = 100; cnt > 0; cnt--) {
508 if (!(sh_eth_read(ndev, EDMR) & EDMR_SRST_GETHER))
509 return 0;
510 mdelay(1);
511 }
512
513 netdev_err(ndev, "Device reset failed\n");
514 return -ETIMEDOUT;
515}
516
517static int sh_eth_soft_reset_gether(struct net_device *ndev)
518{
519 struct sh_eth_private *mdp = netdev_priv(ndev);
520 int ret;
521
522 sh_eth_write(ndev, EDSR_ENALL, EDSR);
523 sh_eth_modify(ndev, EDMR, EDMR_SRST_GETHER, EDMR_SRST_GETHER);
524
525 ret = sh_eth_check_soft_reset(ndev);
526 if (ret)
527 return ret;
528
529 /* Table Init */
530 sh_eth_write(ndev, 0, TDLAR);
531 sh_eth_write(ndev, 0, TDFAR);
532 sh_eth_write(ndev, 0, TDFXR);
533 sh_eth_write(ndev, 0, TDFFR);
534 sh_eth_write(ndev, 0, RDLAR);
535 sh_eth_write(ndev, 0, RDFAR);
536 sh_eth_write(ndev, 0, RDFXR);
537 sh_eth_write(ndev, 0, RDFFR);
538
539 /* Reset HW CRC register */
540 if (mdp->cd->hw_checksum)
541 sh_eth_write(ndev, 0, CSMR);
542
543 /* Select MII mode */
544 if (mdp->cd->select_mii)
545 sh_eth_select_mii(ndev);
546
547 return ret;
548}
549
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100550static void sh_eth_set_rate_gether(struct net_device *ndev)
551{
552 struct sh_eth_private *mdp = netdev_priv(ndev);
553
554 switch (mdp->speed) {
555 case 10: /* 10BASE */
556 sh_eth_write(ndev, GECMR_10, GECMR);
557 break;
558 case 100:/* 100BASE */
559 sh_eth_write(ndev, GECMR_100, GECMR);
560 break;
561 case 1000: /* 1000BASE */
562 sh_eth_write(ndev, GECMR_1000, GECMR);
563 break;
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100564 }
565}
566
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100567#ifdef CONFIG_OF
568/* R7S72100 */
569static struct sh_eth_cpu_data r7s72100_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300570 .soft_reset = sh_eth_soft_reset_gether,
571
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100572 .chip_reset = sh_eth_chip_reset,
573 .set_duplex = sh_eth_set_duplex,
574
575 .register_type = SH_ETH_REG_FAST_RZ,
576
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300577 .edtrr_trns = EDTRR_TRNS_GETHER,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100578 .ecsr_value = ECSR_ICD,
579 .ecsipr_value = ECSIPR_ICDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300580 .eesipr_value = EESIPR_TWB1IP | EESIPR_TWBIP | EESIPR_TC1IP |
581 EESIPR_TABTIP | EESIPR_RABTIP | EESIPR_RFCOFIP |
582 EESIPR_ECIIP |
583 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
584 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
585 EESIPR_RMAFIP | EESIPR_RRFIP |
586 EESIPR_RTLFIP | EESIPR_RTSFIP |
587 EESIPR_PREIP | EESIPR_CERFIP,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100588
589 .tx_check = EESR_TC1 | EESR_FTC,
590 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
591 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300592 EESR_TDE,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100593 .fdr_value = 0x0000070f,
594
595 .no_psr = 1,
596 .apr = 1,
597 .mpr = 1,
598 .tpauser = 1,
599 .hw_swap = 1,
600 .rpadir = 1,
601 .rpadir_value = 2 << 16,
602 .no_trimd = 1,
603 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +0300604 .xdfar_rw = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300605 .hw_checksum = 1,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100606 .tsu = 1,
Sergei Shtylyovce9134d2018-03-24 23:11:19 +0300607 .no_tx_cntrs = 1,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100608};
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100609
610static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
611{
Sergei Shtylyovc66b2582016-05-07 14:09:01 -0700612 sh_eth_chip_reset(ndev);
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100613
614 sh_eth_select_mii(ndev);
615}
616
617/* R8A7740 */
618static struct sh_eth_cpu_data r8a7740_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300619 .soft_reset = sh_eth_soft_reset_gether,
620
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100621 .chip_reset = sh_eth_chip_reset_r8a7740,
622 .set_duplex = sh_eth_set_duplex,
623 .set_rate = sh_eth_set_rate_gether,
624
625 .register_type = SH_ETH_REG_GIGABIT,
626
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300627 .edtrr_trns = EDTRR_TRNS_GETHER,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100628 .ecsr_value = ECSR_ICD | ECSR_MPD,
629 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300630 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
631 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
632 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
633 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
634 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
635 EESIPR_CEEFIP | EESIPR_CELFIP |
636 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
637 EESIPR_PREIP | EESIPR_CERFIP,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100638
639 .tx_check = EESR_TC1 | EESR_FTC,
640 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
641 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300642 EESR_TDE,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100643 .fdr_value = 0x0000070f,
644
645 .apr = 1,
646 .mpr = 1,
647 .tpauser = 1,
648 .bculr = 1,
649 .hw_swap = 1,
650 .rpadir = 1,
651 .rpadir_value = 2 << 16,
652 .no_trimd = 1,
653 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +0300654 .xdfar_rw = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300655 .hw_checksum = 1,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100656 .tsu = 1,
657 .select_mii = 1,
Niklas Söderlund33017e22017-01-09 16:34:07 +0100658 .magic = 1,
Sergei Shtylyov4c1d4582018-03-24 23:12:54 +0300659 .cexcr = 1,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100660};
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100661
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000662/* There is CPU dependent code */
Simon Horman6c4b2f72017-10-18 09:21:27 +0200663static void sh_eth_set_rate_rcar(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000664{
665 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000666
667 switch (mdp->speed) {
668 case 10: /* 10BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300669 sh_eth_modify(ndev, ECMR, ECMR_ELB, 0);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000670 break;
671 case 100:/* 100BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300672 sh_eth_modify(ndev, ECMR, ECMR_ELB, ECMR_ELB);
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000673 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000674 }
675}
676
Simon Horman6c4b2f72017-10-18 09:21:27 +0200677/* R-Car Gen1 */
678static struct sh_eth_cpu_data rcar_gen1_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300679 .soft_reset = sh_eth_soft_reset,
680
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000681 .set_duplex = sh_eth_set_duplex,
Simon Horman6c4b2f72017-10-18 09:21:27 +0200682 .set_rate = sh_eth_set_rate_rcar,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000683
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400684 .register_type = SH_ETH_REG_FAST_RCAR,
685
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300686 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000687 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
688 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300689 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
690 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
691 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
692 EESIPR_RMAFIP | EESIPR_RRFIP |
693 EESIPR_RTLFIP | EESIPR_RTSFIP |
694 EESIPR_PREIP | EESIPR_CERFIP,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000695
696 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400697 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300698 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900699 .fdr_value = 0x00000f0f,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000700
701 .apr = 1,
702 .mpr = 1,
703 .tpauser = 1,
704 .hw_swap = 1,
705};
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000706
Simon Horman6c4b2f72017-10-18 09:21:27 +0200707/* R-Car Gen2 and RZ/G1 */
708static struct sh_eth_cpu_data rcar_gen2_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300709 .soft_reset = sh_eth_soft_reset,
710
Simon Hormane18dbf72013-07-23 10:18:05 +0900711 .set_duplex = sh_eth_set_duplex,
Simon Horman6c4b2f72017-10-18 09:21:27 +0200712 .set_rate = sh_eth_set_rate_rcar,
Simon Hormane18dbf72013-07-23 10:18:05 +0900713
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400714 .register_type = SH_ETH_REG_FAST_RCAR,
715
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300716 .edtrr_trns = EDTRR_TRNS_ETHER,
Niklas Söderlunde410d862017-01-09 16:34:06 +0100717 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD | ECSR_MPD,
718 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP |
719 ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300720 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
721 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
722 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
723 EESIPR_RMAFIP | EESIPR_RRFIP |
724 EESIPR_RTLFIP | EESIPR_RTSFIP |
725 EESIPR_PREIP | EESIPR_CERFIP,
Simon Hormane18dbf72013-07-23 10:18:05 +0900726
727 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Laurent Pinchartba361cb2013-07-31 16:42:11 +0900728 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300729 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900730 .fdr_value = 0x00000f0f,
Simon Hormane18dbf72013-07-23 10:18:05 +0900731
Geert Uytterhoeven01fbd3f2015-01-15 11:52:19 +0100732 .trscer_err_mask = DESC_I_RINT8,
733
Simon Hormane18dbf72013-07-23 10:18:05 +0900734 .apr = 1,
735 .mpr = 1,
736 .tpauser = 1,
737 .hw_swap = 1,
738 .rmiimode = 1,
Niklas Söderlunde410d862017-01-09 16:34:06 +0100739 .magic = 1,
Simon Hormane18dbf72013-07-23 10:18:05 +0900740};
Geert Uytterhoevenc74a2242015-11-24 15:40:58 +0100741#endif /* CONFIG_OF */
Simon Hormane18dbf72013-07-23 10:18:05 +0900742
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000743static void sh_eth_set_rate_sh7724(struct net_device *ndev)
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000744{
745 struct sh_eth_private *mdp = netdev_priv(ndev);
746
747 switch (mdp->speed) {
748 case 10: /* 10BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300749 sh_eth_modify(ndev, ECMR, ECMR_RTM, 0);
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000750 break;
751 case 100:/* 100BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300752 sh_eth_modify(ndev, ECMR, ECMR_RTM, ECMR_RTM);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000753 break;
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000754 }
755}
756
757/* SH7724 */
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000758static struct sh_eth_cpu_data sh7724_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300759 .soft_reset = sh_eth_soft_reset,
760
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000761 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000762 .set_rate = sh_eth_set_rate_sh7724,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000763
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400764 .register_type = SH_ETH_REG_FAST_SH4,
765
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300766 .edtrr_trns = EDTRR_TRNS_ETHER,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000767 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
768 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300769 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
770 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
771 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
772 EESIPR_RMAFIP | EESIPR_RRFIP |
773 EESIPR_RTLFIP | EESIPR_RTSFIP |
774 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000775
776 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400777 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300778 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000779
780 .apr = 1,
781 .mpr = 1,
782 .tpauser = 1,
783 .hw_swap = 1,
Magnus Damm503914c2009-12-15 21:16:55 -0800784 .rpadir = 1,
785 .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000786};
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000787
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000788static void sh_eth_set_rate_sh7757(struct net_device *ndev)
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000789{
790 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000791
792 switch (mdp->speed) {
793 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000794 sh_eth_write(ndev, 0, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000795 break;
796 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000797 sh_eth_write(ndev, 1, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000798 break;
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000799 }
800}
801
802/* SH7757 */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000803static struct sh_eth_cpu_data sh7757_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300804 .soft_reset = sh_eth_soft_reset,
805
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000806 .set_duplex = sh_eth_set_duplex,
807 .set_rate = sh_eth_set_rate_sh7757,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000808
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400809 .register_type = SH_ETH_REG_FAST_SH4,
810
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300811 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300812 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
813 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
814 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
815 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
816 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
817 EESIPR_CEEFIP | EESIPR_CELFIP |
818 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
819 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000820
821 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400822 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300823 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000824
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000825 .irq_flags = IRQF_SHARED,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000826 .apr = 1,
827 .mpr = 1,
828 .tpauser = 1,
829 .hw_swap = 1,
830 .no_ade = 1,
Yoshihiro Shimoda2e98e792011-07-05 20:33:57 +0000831 .rpadir = 1,
832 .rpadir_value = 2 << 16,
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +0000833 .rtrate = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +0300834 .dual_port = 1,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000835};
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000836
David S. Millere403d292013-06-07 23:40:41 -0700837#define SH_GIGA_ETH_BASE 0xfee00000UL
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000838#define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
839#define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
840static void sh_eth_chip_reset_giga(struct net_device *ndev)
841{
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +0100842 u32 mahr[2], malr[2];
Sergei Shtylyov79270922016-05-08 00:08:05 +0300843 int i;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000844
845 /* save MAHR and MALR */
846 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000847 malr[i] = ioread32((void *)GIGA_MALR(i));
848 mahr[i] = ioread32((void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000849 }
850
Sergei Shtylyovc66b2582016-05-07 14:09:01 -0700851 sh_eth_chip_reset(ndev);
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000852
853 /* restore MAHR and MALR */
854 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000855 iowrite32(malr[i], (void *)GIGA_MALR(i));
856 iowrite32(mahr[i], (void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000857 }
858}
859
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000860static void sh_eth_set_rate_giga(struct net_device *ndev)
861{
862 struct sh_eth_private *mdp = netdev_priv(ndev);
863
864 switch (mdp->speed) {
865 case 10: /* 10BASE */
866 sh_eth_write(ndev, 0x00000000, GECMR);
867 break;
868 case 100:/* 100BASE */
869 sh_eth_write(ndev, 0x00000010, GECMR);
870 break;
871 case 1000: /* 1000BASE */
872 sh_eth_write(ndev, 0x00000020, GECMR);
873 break;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000874 }
875}
876
877/* SH7757(GETHERC) */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000878static struct sh_eth_cpu_data sh7757_data_giga = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300879 .soft_reset = sh_eth_soft_reset_gether,
880
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000881 .chip_reset = sh_eth_chip_reset_giga,
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000882 .set_duplex = sh_eth_set_duplex,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000883 .set_rate = sh_eth_set_rate_giga,
884
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400885 .register_type = SH_ETH_REG_GIGABIT,
886
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300887 .edtrr_trns = EDTRR_TRNS_GETHER,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000888 .ecsr_value = ECSR_ICD | ECSR_MPD,
889 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300890 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
891 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
892 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
893 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
894 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
895 EESIPR_CEEFIP | EESIPR_CELFIP |
896 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
897 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000898
899 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400900 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
901 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300902 EESR_TDE,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000903 .fdr_value = 0x0000072f,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000904
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000905 .irq_flags = IRQF_SHARED,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000906 .apr = 1,
907 .mpr = 1,
908 .tpauser = 1,
909 .bculr = 1,
910 .hw_swap = 1,
911 .rpadir = 1,
912 .rpadir_value = 2 << 16,
913 .no_trimd = 1,
914 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +0300915 .xdfar_rw = 1,
Yoshihiro Shimoda3acbc972012-02-15 17:54:51 +0000916 .tsu = 1,
Sergei Shtylyov4c1d4582018-03-24 23:12:54 +0300917 .cexcr = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +0300918 .dual_port = 1,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000919};
920
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000921/* SH7734 */
922static struct sh_eth_cpu_data sh7734_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300923 .soft_reset = sh_eth_soft_reset_gether,
924
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000925 .chip_reset = sh_eth_chip_reset,
926 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000927 .set_rate = sh_eth_set_rate_gether,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000928
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400929 .register_type = SH_ETH_REG_GIGABIT,
930
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300931 .edtrr_trns = EDTRR_TRNS_GETHER,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000932 .ecsr_value = ECSR_ICD | ECSR_MPD,
933 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300934 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
935 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
936 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
937 EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
938 EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
939 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
940 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000941
942 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400943 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
944 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300945 EESR_TDE,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000946
947 .apr = 1,
948 .mpr = 1,
949 .tpauser = 1,
950 .bculr = 1,
951 .hw_swap = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000952 .no_trimd = 1,
953 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +0300954 .xdfar_rw = 1,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000955 .tsu = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300956 .hw_checksum = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000957 .select_mii = 1,
Niklas Söderlund159c2a92017-01-09 16:34:08 +0100958 .magic = 1,
Sergei Shtylyov4c1d4582018-03-24 23:12:54 +0300959 .cexcr = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000960};
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000961
962/* SH7763 */
963static struct sh_eth_cpu_data sh7763_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300964 .soft_reset = sh_eth_soft_reset_gether,
965
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000966 .chip_reset = sh_eth_chip_reset,
967 .set_duplex = sh_eth_set_duplex,
968 .set_rate = sh_eth_set_rate_gether,
969
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400970 .register_type = SH_ETH_REG_GIGABIT,
971
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300972 .edtrr_trns = EDTRR_TRNS_GETHER,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000973 .ecsr_value = ECSR_ICD | ECSR_MPD,
974 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300975 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
976 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
977 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
978 EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
979 EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
980 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
981 EESIPR_PREIP | EESIPR_CERFIP,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000982
983 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300984 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300985 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000986
987 .apr = 1,
988 .mpr = 1,
989 .tpauser = 1,
990 .bculr = 1,
991 .hw_swap = 1,
992 .no_trimd = 1,
993 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +0300994 .xdfar_rw = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000995 .tsu = 1,
996 .irq_flags = IRQF_SHARED,
Niklas Söderlund267e1d52017-01-09 16:34:09 +0100997 .magic = 1,
Sergei Shtylyov4c1d4582018-03-24 23:12:54 +0300998 .cexcr = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +0300999 .dual_port = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00001000};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001001
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +00001002static struct sh_eth_cpu_data sh7619_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001003 .soft_reset = sh_eth_soft_reset,
1004
Sergei Shtylyova3153d82013-08-18 03:11:28 +04001005 .register_type = SH_ETH_REG_FAST_SH3_SH2,
1006
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001007 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +03001008 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
1009 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
1010 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
1011 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
1012 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
1013 EESIPR_CEEFIP | EESIPR_CELFIP |
1014 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
1015 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001016
1017 .apr = 1,
1018 .mpr = 1,
1019 .tpauser = 1,
1020 .hw_swap = 1,
1021};
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +00001022
1023static struct sh_eth_cpu_data sh771x_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001024 .soft_reset = sh_eth_soft_reset,
1025
Sergei Shtylyova3153d82013-08-18 03:11:28 +04001026 .register_type = SH_ETH_REG_FAST_SH3_SH2,
1027
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001028 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +03001029 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
1030 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
1031 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
1032 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
1033 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
1034 EESIPR_CEEFIP | EESIPR_CELFIP |
1035 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
1036 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00001037 .tsu = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +03001038 .dual_port = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001039};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001040
1041static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
1042{
1043 if (!cd->ecsr_value)
1044 cd->ecsr_value = DEFAULT_ECSR_INIT;
1045
1046 if (!cd->ecsipr_value)
1047 cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
1048
1049 if (!cd->fcftr_value)
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001050 cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001051 DEFAULT_FIFO_F_D_RFD;
1052
1053 if (!cd->fdr_value)
1054 cd->fdr_value = DEFAULT_FDR_INIT;
1055
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001056 if (!cd->tx_check)
1057 cd->tx_check = DEFAULT_TX_CHECK;
1058
1059 if (!cd->eesr_err_check)
1060 cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +09001061
1062 if (!cd->trscer_err_mask)
1063 cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001064}
1065
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001066static void sh_eth_set_receive_align(struct sk_buff *skb)
1067{
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001068 uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001069
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001070 if (reserve)
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001071 skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001072}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001073
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001074/* Program the hardware MAC address from dev->dev_addr. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001075static void update_mac_address(struct net_device *ndev)
1076{
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001077 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001078 (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
1079 (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001080 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001081 (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001082}
1083
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001084/* Get MAC address from SuperH MAC address register
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001085 *
1086 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
1087 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
1088 * When you want use this device, you must set MAC address in bootloader.
1089 *
1090 */
Magnus Damm748031f2009-10-09 00:17:14 +00001091static void read_mac_address(struct net_device *ndev, unsigned char *mac)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001092{
Magnus Damm748031f2009-10-09 00:17:14 +00001093 if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
Joe Perchesd458cdf2013-10-01 19:04:40 -07001094 memcpy(ndev->dev_addr, mac, ETH_ALEN);
Magnus Damm748031f2009-10-09 00:17:14 +00001095 } else {
Sergei Shtylyov37742f02015-12-05 00:58:57 +03001096 u32 mahr = sh_eth_read(ndev, MAHR);
1097 u32 malr = sh_eth_read(ndev, MALR);
1098
1099 ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
1100 ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
1101 ndev->dev_addr[2] = (mahr >> 8) & 0xFF;
1102 ndev->dev_addr[3] = (mahr >> 0) & 0xFF;
1103 ndev->dev_addr[4] = (malr >> 8) & 0xFF;
1104 ndev->dev_addr[5] = (malr >> 0) & 0xFF;
Magnus Damm748031f2009-10-09 00:17:14 +00001105 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001106}
1107
1108struct bb_info {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001109 void (*set_gate)(void *addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001110 struct mdiobb_ctrl ctrl;
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001111 void *addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001112};
1113
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001114static void sh_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001115{
1116 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001117 u32 pir;
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001118
1119 if (bitbang->set_gate)
1120 bitbang->set_gate(bitbang->addr);
1121
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001122 pir = ioread32(bitbang->addr);
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001123 if (set)
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001124 pir |= mask;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001125 else
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001126 pir &= ~mask;
1127 iowrite32(pir, bitbang->addr);
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001128}
1129
1130/* Data I/O pin control */
1131static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1132{
1133 sh_mdio_ctrl(ctrl, PIR_MMD, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001134}
1135
1136/* Set bit data*/
1137static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
1138{
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001139 sh_mdio_ctrl(ctrl, PIR_MDO, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001140}
1141
1142/* Get bit data*/
1143static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
1144{
1145 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001146
1147 if (bitbang->set_gate)
1148 bitbang->set_gate(bitbang->addr);
1149
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001150 return (ioread32(bitbang->addr) & PIR_MDI) != 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001151}
1152
1153/* MDC pin control */
1154static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1155{
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001156 sh_mdio_ctrl(ctrl, PIR_MDC, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001157}
1158
1159/* mdio bus control struct */
1160static struct mdiobb_ops bb_ops = {
1161 .owner = THIS_MODULE,
1162 .set_mdc = sh_mdc_ctrl,
1163 .set_mdio_dir = sh_mmd_ctrl,
1164 .set_mdio_data = sh_set_mdio,
1165 .get_mdio_data = sh_get_mdio,
1166};
1167
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001168/* free Tx skb function */
1169static int sh_eth_tx_free(struct net_device *ndev, bool sent_only)
1170{
1171 struct sh_eth_private *mdp = netdev_priv(ndev);
1172 struct sh_eth_txdesc *txdesc;
1173 int free_num = 0;
1174 int entry;
1175 bool sent;
1176
1177 for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
1178 entry = mdp->dirty_tx % mdp->num_tx_ring;
1179 txdesc = &mdp->tx_ring[entry];
1180 sent = !(txdesc->status & cpu_to_le32(TD_TACT));
1181 if (sent_only && !sent)
1182 break;
1183 /* TACT bit must be checked before all the following reads */
1184 dma_rmb();
1185 netif_info(mdp, tx_done, ndev,
1186 "tx entry %d status 0x%08x\n",
1187 entry, le32_to_cpu(txdesc->status));
1188 /* Free the original skb. */
1189 if (mdp->tx_skbuff[entry]) {
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001190 dma_unmap_single(&mdp->pdev->dev,
1191 le32_to_cpu(txdesc->addr),
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001192 le32_to_cpu(txdesc->len) >> 16,
1193 DMA_TO_DEVICE);
1194 dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
1195 mdp->tx_skbuff[entry] = NULL;
1196 free_num++;
1197 }
1198 txdesc->status = cpu_to_le32(TD_TFP);
1199 if (entry >= mdp->num_tx_ring - 1)
1200 txdesc->status |= cpu_to_le32(TD_TDLE);
1201
1202 if (sent) {
1203 ndev->stats.tx_packets++;
1204 ndev->stats.tx_bytes += le32_to_cpu(txdesc->len) >> 16;
1205 }
1206 }
1207 return free_num;
1208}
1209
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001210/* free skb and descriptor buffer */
1211static void sh_eth_ring_free(struct net_device *ndev)
1212{
1213 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001214 int ringsize, i;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001215
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001216 if (mdp->rx_ring) {
1217 for (i = 0; i < mdp->num_rx_ring; i++) {
1218 if (mdp->rx_skbuff[i]) {
1219 struct sh_eth_rxdesc *rxdesc = &mdp->rx_ring[i];
1220
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001221 dma_unmap_single(&mdp->pdev->dev,
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001222 le32_to_cpu(rxdesc->addr),
1223 ALIGN(mdp->rx_buf_sz, 32),
1224 DMA_FROM_DEVICE);
1225 }
1226 }
1227 ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001228 dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->rx_ring,
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001229 mdp->rx_desc_dma);
1230 mdp->rx_ring = NULL;
1231 }
1232
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001233 /* Free Rx skb ringbuffer */
1234 if (mdp->rx_skbuff) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04001235 for (i = 0; i < mdp->num_rx_ring; i++)
1236 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001237 }
1238 kfree(mdp->rx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001239 mdp->rx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001240
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001241 if (mdp->tx_ring) {
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001242 sh_eth_tx_free(ndev, false);
1243
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001244 ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001245 dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->tx_ring,
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001246 mdp->tx_desc_dma);
1247 mdp->tx_ring = NULL;
1248 }
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001249
1250 /* Free Tx skb ringbuffer */
1251 kfree(mdp->tx_skbuff);
1252 mdp->tx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001253}
1254
1255/* format skb and descriptor buffer */
1256static void sh_eth_ring_format(struct net_device *ndev)
1257{
1258 struct sh_eth_private *mdp = netdev_priv(ndev);
1259 int i;
1260 struct sk_buff *skb;
1261 struct sh_eth_rxdesc *rxdesc = NULL;
1262 struct sh_eth_txdesc *txdesc = NULL;
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001263 int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
1264 int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001265 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001266 dma_addr_t dma_addr;
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001267 u32 buf_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001268
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001269 mdp->cur_rx = 0;
1270 mdp->cur_tx = 0;
1271 mdp->dirty_rx = 0;
1272 mdp->dirty_tx = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001273
1274 memset(mdp->rx_ring, 0, rx_ringsize);
1275
1276 /* build Rx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001277 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001278 /* skb */
1279 mdp->rx_skbuff[i] = NULL;
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001280 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001281 if (skb == NULL)
1282 break;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001283 sh_eth_set_receive_align(skb);
1284
Sergei Shtylyovab857912015-10-24 00:46:03 +03001285 /* The size of the buffer is a multiple of 32 bytes. */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001286 buf_len = ALIGN(mdp->rx_buf_sz, 32);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001287 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, buf_len,
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001288 DMA_FROM_DEVICE);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001289 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001290 kfree_skb(skb);
1291 break;
1292 }
1293 mdp->rx_skbuff[i] = skb;
Sergei Shtylyovd0ba9132016-03-08 01:37:09 +03001294
1295 /* RX descriptor */
1296 rxdesc = &mdp->rx_ring[i];
1297 rxdesc->len = cpu_to_le32(buf_len << 16);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001298 rxdesc->addr = cpu_to_le32(dma_addr);
1299 rxdesc->status = cpu_to_le32(RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001300
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001301 /* Rx descriptor address set */
1302 if (i == 0) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001303 sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
Sergei Shtylyov246e30c2018-03-24 23:09:55 +03001304 if (mdp->cd->xdfar_rw)
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001305 sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001306 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001307 }
1308
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001309 mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001310
1311 /* Mark the last entry as wrapping the ring. */
Sergei Shtylyovc1b7fca2016-03-08 01:36:28 +03001312 if (rxdesc)
1313 rxdesc->status |= cpu_to_le32(RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001314
1315 memset(mdp->tx_ring, 0, tx_ringsize);
1316
1317 /* build Tx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001318 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001319 mdp->tx_skbuff[i] = NULL;
1320 txdesc = &mdp->tx_ring[i];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001321 txdesc->status = cpu_to_le32(TD_TFP);
1322 txdesc->len = cpu_to_le32(0);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001323 if (i == 0) {
Yoshinori Sato71557a32008-08-06 19:49:00 -04001324 /* Tx descriptor address set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001325 sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
Sergei Shtylyov246e30c2018-03-24 23:09:55 +03001326 if (mdp->cd->xdfar_rw)
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001327 sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001328 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001329 }
1330
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001331 txdesc->status |= cpu_to_le32(TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001332}
1333
1334/* Get skb and descriptor buffer */
1335static int sh_eth_ring_init(struct net_device *ndev)
1336{
1337 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001338 int rx_ringsize, tx_ringsize;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001339
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001340 /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001341 * card needs room to do 8 byte alignment, +2 so we can reserve
1342 * the first 2 bytes, and +16 gets room for the status word from the
1343 * card.
1344 */
1345 mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
1346 (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
Magnus Damm503914c2009-12-15 21:16:55 -08001347 if (mdp->cd->rpadir)
1348 mdp->rx_buf_sz += NET_IP_ALIGN;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001349
1350 /* Allocate RX and TX skb rings */
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001351 mdp->rx_skbuff = kcalloc(mdp->num_rx_ring, sizeof(*mdp->rx_skbuff),
1352 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001353 if (!mdp->rx_skbuff)
1354 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001355
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001356 mdp->tx_skbuff = kcalloc(mdp->num_tx_ring, sizeof(*mdp->tx_skbuff),
1357 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001358 if (!mdp->tx_skbuff)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001359 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001360
1361 /* Allocate all Rx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001362 rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001363 mdp->rx_ring = dma_alloc_coherent(&mdp->pdev->dev, rx_ringsize,
1364 &mdp->rx_desc_dma, GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001365 if (!mdp->rx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001366 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001367
1368 mdp->dirty_rx = 0;
1369
1370 /* Allocate all Tx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001371 tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001372 mdp->tx_ring = dma_alloc_coherent(&mdp->pdev->dev, tx_ringsize,
1373 &mdp->tx_desc_dma, GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001374 if (!mdp->tx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001375 goto ring_free;
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001376 return 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001377
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001378ring_free:
1379 /* Free Rx and Tx skb ring buffer and DMA buffer */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001380 sh_eth_ring_free(ndev);
1381
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001382 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001383}
1384
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001385static int sh_eth_dev_init(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001386{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001387 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001388 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001389
1390 /* Soft Reset */
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001391 ret = mdp->cd->soft_reset(ndev);
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +00001392 if (ret)
Laurent Pinchartf738a132014-03-20 15:00:35 +01001393 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001394
Simon Horman55754f12013-07-23 10:18:04 +09001395 if (mdp->cd->rmiimode)
1396 sh_eth_write(ndev, 0x1, RMIIMODE);
1397
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001398 /* Descriptor format */
1399 sh_eth_ring_format(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001400 if (mdp->cd->rpadir)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001401 sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001402
1403 /* all sh_eth int mask */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001404 sh_eth_write(ndev, 0, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001405
Yoshihiro Shimoda10b91942012-03-29 19:32:08 +00001406#if defined(__LITTLE_ENDIAN)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001407 if (mdp->cd->hw_swap)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001408 sh_eth_write(ndev, EDMR_EL, EDMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001409 else
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001410#endif
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001411 sh_eth_write(ndev, 0, EDMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001412
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001413 /* FIFO size set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001414 sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
1415 sh_eth_write(ndev, 0, TFTR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001416
Ben Dooks530aa2d2014-06-03 12:21:13 +01001417 /* Frame recv control (enable multiple-packets per rx irq) */
1418 sh_eth_write(ndev, RMCR_RNC, RMCR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001419
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +09001420 sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001421
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001422 if (mdp->cd->bculr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001423 sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001424
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001425 sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001426
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001427 if (!mdp->cd->no_trimd)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001428 sh_eth_write(ndev, 0, TRIMD);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001429
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001430 /* Recv frame limit set register */
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +00001431 sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
1432 RFLR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001433
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001434 sh_eth_modify(ndev, EESR, 0, 0);
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001435 mdp->irq_enabled = true;
1436 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001437
1438 /* PAUSE Prohibition */
Sergei Shtylyovbffa7312016-01-11 00:28:14 +03001439 sh_eth_write(ndev, ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) |
1440 ECMR_TE | ECMR_RE, ECMR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001441
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001442 if (mdp->cd->set_rate)
1443 mdp->cd->set_rate(ndev);
1444
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001445 /* E-MAC Status Register clear */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001446 sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001447
1448 /* E-MAC Interrupt Enable register */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001449 sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001450
1451 /* Set MAC address */
1452 update_mac_address(ndev);
1453
1454 /* mask reset */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001455 if (mdp->cd->apr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001456 sh_eth_write(ndev, APR_AP, APR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001457 if (mdp->cd->mpr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001458 sh_eth_write(ndev, MPR_MP, MPR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001459 if (mdp->cd->tpauser)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001460 sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001461
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001462 /* Setting the Rx mode will start the Rx process. */
1463 sh_eth_write(ndev, EDRRR_R, EDRRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001464
1465 return ret;
1466}
1467
Ben Hutchings740c7f32015-01-27 00:49:32 +00001468static void sh_eth_dev_exit(struct net_device *ndev)
1469{
1470 struct sh_eth_private *mdp = netdev_priv(ndev);
1471 int i;
1472
1473 /* Deactivate all TX descriptors, so DMA should stop at next
1474 * packet boundary if it's currently running
1475 */
1476 for (i = 0; i < mdp->num_tx_ring; i++)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001477 mdp->tx_ring[i].status &= ~cpu_to_le32(TD_TACT);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001478
1479 /* Disable TX FIFO egress to MAC */
1480 sh_eth_rcv_snd_disable(ndev);
1481
1482 /* Stop RX DMA at next packet boundary */
1483 sh_eth_write(ndev, 0, EDRRR);
1484
1485 /* Aside from TX DMA, we can't tell when the hardware is
1486 * really stopped, so we need to reset to make sure.
1487 * Before doing that, wait for long enough to *probably*
1488 * finish transmitting the last packet and poll stats.
1489 */
1490 msleep(2); /* max frame time at 10 Mbps < 1250 us */
1491 sh_eth_get_stats(ndev);
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001492 mdp->cd->soft_reset(ndev);
Geert Uytterhoevena14c7d12015-02-27 17:16:26 +01001493
1494 /* Set MAC address again */
1495 update_mac_address(ndev);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001496}
1497
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001498/* Packet receive function */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001499static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001500{
1501 struct sh_eth_private *mdp = netdev_priv(ndev);
1502 struct sh_eth_rxdesc *rxdesc;
1503
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001504 int entry = mdp->cur_rx % mdp->num_rx_ring;
1505 int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001506 int limit;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001507 struct sk_buff *skb;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001508 u32 desc_status;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001509 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001510 dma_addr_t dma_addr;
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001511 u16 pkt_len;
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001512 u32 buf_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001513
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001514 boguscnt = min(boguscnt, *quota);
1515 limit = boguscnt;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001516 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001517 while (!(rxdesc->status & cpu_to_le32(RD_RACT))) {
Ben Hutchings7d7355f2015-03-03 00:52:00 +00001518 /* RACT bit must be checked before all the following reads */
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001519 dma_rmb();
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001520 desc_status = le32_to_cpu(rxdesc->status);
1521 pkt_len = le32_to_cpu(rxdesc->len) & RD_RFL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001522
1523 if (--boguscnt < 0)
1524 break;
1525
Ben Hutchingse5fd13f2015-02-26 20:34:46 +00001526 netif_info(mdp, rx_status, ndev,
1527 "rx entry %d status 0x%08x len %d\n",
1528 entry, desc_status, pkt_len);
1529
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001530 if (!(desc_status & RDFEND))
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001531 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001532
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001533 /* In case of almost all GETHER/ETHERs, the Receive Frame State
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001534 * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
Ben Hutchings9b4a6362015-03-03 00:52:39 +00001535 * bit 0. However, in case of the R8A7740 and R7S72100
1536 * the RFS bits are from bit 25 to bit 16. So, the
Simon Hormandb893472014-01-17 09:22:28 +09001537 * driver needs right shifting by 16.
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001538 */
Sergei Shtylyov62e04b72017-01-07 00:03:37 +03001539 if (mdp->cd->hw_checksum)
Sergei Shtylyovac8025a2013-06-13 22:12:45 +04001540 desc_status >>= 16;
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001541
Sergei Shtylyov248be832015-12-04 01:45:40 +03001542 skb = mdp->rx_skbuff[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001543 if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
1544 RD_RFS5 | RD_RFS6 | RD_RFS10)) {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001545 ndev->stats.rx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001546 if (desc_status & RD_RFS1)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001547 ndev->stats.rx_crc_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001548 if (desc_status & RD_RFS2)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001549 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001550 if (desc_status & RD_RFS3)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001551 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001552 if (desc_status & RD_RFS4)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001553 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001554 if (desc_status & RD_RFS6)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001555 ndev->stats.rx_missed_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001556 if (desc_status & RD_RFS10)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001557 ndev->stats.rx_over_errors++;
Sergei Shtylyov248be832015-12-04 01:45:40 +03001558 } else if (skb) {
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001559 dma_addr = le32_to_cpu(rxdesc->addr);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001560 if (!mdp->cd->hw_swap)
1561 sh_eth_soft_swap(
Sergei Shtylyov12996532015-12-13 23:05:07 +03001562 phys_to_virt(ALIGN(dma_addr, 4)),
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001563 pkt_len + 2);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001564 mdp->rx_skbuff[entry] = NULL;
Magnus Damm503914c2009-12-15 21:16:55 -08001565 if (mdp->cd->rpadir)
1566 skb_reserve(skb, NET_IP_ALIGN);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001567 dma_unmap_single(&mdp->pdev->dev, dma_addr,
Sergei Shtylyovab857912015-10-24 00:46:03 +03001568 ALIGN(mdp->rx_buf_sz, 32),
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001569 DMA_FROM_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001570 skb_put(skb, pkt_len);
1571 skb->protocol = eth_type_trans(skb, ndev);
Sergei Shtylyova8e9fd02013-09-03 03:03:10 +04001572 netif_receive_skb(skb);
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001573 ndev->stats.rx_packets++;
1574 ndev->stats.rx_bytes += pkt_len;
Ben Hutchings25b77ad2015-02-26 20:33:30 +00001575 if (desc_status & RD_RFS8)
1576 ndev->stats.multicast++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001577 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001578 entry = (++mdp->cur_rx) % mdp->num_rx_ring;
Yoshihiro Shimoda862df492009-05-24 23:53:40 +00001579 rxdesc = &mdp->rx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001580 }
1581
1582 /* Refill the Rx ring buffers. */
1583 for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001584 entry = mdp->dirty_rx % mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001585 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyovab857912015-10-24 00:46:03 +03001586 /* The size of the buffer is 32 byte boundary. */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001587 buf_len = ALIGN(mdp->rx_buf_sz, 32);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001588 rxdesc->len = cpu_to_le32(buf_len << 16);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001589
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001590 if (mdp->rx_skbuff[entry] == NULL) {
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001591 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001592 if (skb == NULL)
1593 break; /* Better luck next round. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001594 sh_eth_set_receive_align(skb);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001595 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data,
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001596 buf_len, DMA_FROM_DEVICE);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001597 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001598 kfree_skb(skb);
1599 break;
1600 }
1601 mdp->rx_skbuff[entry] = skb;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001602
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001603 skb_checksum_none_assert(skb);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001604 rxdesc->addr = cpu_to_le32(dma_addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001605 }
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001606 dma_wmb(); /* RACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001607 if (entry >= mdp->num_rx_ring - 1)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001608 rxdesc->status |=
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001609 cpu_to_le32(RD_RACT | RD_RFP | RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001610 else
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001611 rxdesc->status |= cpu_to_le32(RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001612 }
1613
1614 /* Restart Rx engine if stopped. */
1615 /* If we don't need to check status, don't. -KDU */
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001616 if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
Yoshihiro Shimodaa18e08b2012-06-20 15:26:34 +00001617 /* fix the values for the next receiving if RDE is set */
Ben Hutchings33657112015-02-26 20:34:14 +00001618 if (intr_status & EESR_RDE &&
1619 mdp->reg_offset[RDFAR] != SH_ETH_OFFSET_INVALID) {
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001620 u32 count = (sh_eth_read(ndev, RDFAR) -
1621 sh_eth_read(ndev, RDLAR)) >> 4;
1622
1623 mdp->cur_rx = count;
1624 mdp->dirty_rx = count;
1625 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001626 sh_eth_write(ndev, EDRRR_R, EDRRR);
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001627 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001628
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001629 *quota -= limit - boguscnt - 1;
1630
Yoshihiro Shimoda4f809ce2014-06-10 09:40:14 +09001631 return *quota <= 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001632}
1633
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001634static void sh_eth_rcv_snd_disable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001635{
1636 /* disable tx and rx */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001637 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, 0);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001638}
1639
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001640static void sh_eth_rcv_snd_enable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001641{
1642 /* enable tx and rx */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001643 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, ECMR_RE | ECMR_TE);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001644}
1645
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001646/* E-MAC interrupt handler */
1647static void sh_eth_emac_interrupt(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001648{
1649 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001650 u32 felic_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001651 u32 link_stat;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001652
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001653 felic_stat = sh_eth_read(ndev, ECSR) & sh_eth_read(ndev, ECSIPR);
1654 sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
1655 if (felic_stat & ECSR_ICD)
1656 ndev->stats.tx_carrier_errors++;
Niklas Söderlund0cf45a32017-02-01 15:41:55 +01001657 if (felic_stat & ECSR_MPD)
1658 pm_wakeup_event(&mdp->pdev->dev, 0);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001659 if (felic_stat & ECSR_LCHNG) {
1660 /* Link Changed */
1661 if (mdp->cd->no_psr || mdp->no_ether_link)
1662 return;
1663 link_stat = sh_eth_read(ndev, PSR);
1664 if (mdp->ether_link_active_low)
1665 link_stat = ~link_stat;
1666 if (!(link_stat & PHY_ST_LINK)) {
1667 sh_eth_rcv_snd_disable(ndev);
1668 } else {
1669 /* Link Up */
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03001670 sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, 0);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001671 /* clear int */
1672 sh_eth_modify(ndev, ECSR, 0, 0);
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03001673 sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, EESIPR_ECIIP);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001674 /* enable tx and rx */
1675 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001676 }
1677 }
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001678}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001679
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001680/* error control function */
1681static void sh_eth_error(struct net_device *ndev, u32 intr_status)
1682{
1683 struct sh_eth_private *mdp = netdev_priv(ndev);
1684 u32 mask;
1685
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001686 if (intr_status & EESR_TWB) {
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001687 /* Unused write back interrupt */
1688 if (intr_status & EESR_TABT) { /* Transmit Abort int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001689 ndev->stats.tx_aborted_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001690 netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001691 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001692 }
1693
1694 if (intr_status & EESR_RABT) {
1695 /* Receive Abort int */
1696 if (intr_status & EESR_RFRMER) {
1697 /* Receive Frame Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001698 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001699 }
1700 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001701
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001702 if (intr_status & EESR_TDE) {
1703 /* Transmit Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001704 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001705 netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001706 }
1707
1708 if (intr_status & EESR_TFE) {
1709 /* FIFO under flow */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001710 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001711 netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001712 }
1713
1714 if (intr_status & EESR_RDE) {
1715 /* Receive Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001716 ndev->stats.rx_over_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001717 }
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001718
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001719 if (intr_status & EESR_RFE) {
1720 /* Receive FIFO Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001721 ndev->stats.rx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001722 }
1723
1724 if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
1725 /* Address Error */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001726 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001727 netif_err(mdp, tx_err, ndev, "Address Error\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001728 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001729
1730 mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
1731 if (mdp->cd->no_ade)
1732 mask &= ~EESR_ADE;
1733 if (intr_status & mask) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001734 /* Tx error */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001735 u32 edtrr = sh_eth_read(ndev, EDTRR);
Sergei Shtylyov090d5602014-01-11 02:41:49 +03001736
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001737 /* dmesg */
Sergei Shtylyovda246852014-03-15 03:29:14 +03001738 netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
1739 intr_status, mdp->cur_tx, mdp->dirty_tx,
1740 (u32)ndev->state, edtrr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001741 /* dirty buffer free */
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001742 sh_eth_tx_free(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001743
1744 /* SH7712 BUG */
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001745 if (edtrr ^ mdp->cd->edtrr_trns) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001746 /* tx dma start */
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001747 sh_eth_write(ndev, mdp->cd->edtrr_trns, EDTRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001748 }
1749 /* wakeup */
1750 netif_wake_queue(ndev);
1751 }
1752}
1753
1754static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
1755{
1756 struct net_device *ndev = netdev;
1757 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001758 struct sh_eth_cpu_data *cd = mdp->cd;
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001759 irqreturn_t ret = IRQ_NONE;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001760 u32 intr_status, intr_enable;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001761
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001762 spin_lock(&mdp->lock);
1763
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001764 /* Get interrupt status */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001765 intr_status = sh_eth_read(ndev, EESR);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001766 /* Mask it with the interrupt mask, forcing ECI interrupt to be always
1767 * enabled since it's the one that comes thru regardless of the mask,
1768 * and we need to fully handle it in sh_eth_emac_interrupt() in order
1769 * to quench it as it doesn't get cleared by just writing 1 to the ECI
1770 * bit...
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001771 */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001772 intr_enable = sh_eth_read(ndev, EESIPR);
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03001773 intr_status &= intr_enable | EESIPR_ECIIP;
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001774 if (intr_status & (EESR_RX_CHECK | cd->tx_check | EESR_ECI |
1775 cd->eesr_err_check))
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001776 ret = IRQ_HANDLED;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001777 else
Ben Hutchings283e38d2015-01-22 12:44:08 +00001778 goto out;
1779
Sergei Shtylyov2344ef32016-12-30 00:07:38 +03001780 if (unlikely(!mdp->irq_enabled)) {
Ben Hutchings283e38d2015-01-22 12:44:08 +00001781 sh_eth_write(ndev, 0, EESIPR);
1782 goto out;
1783 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001784
Sergei Shtylyov37191092013-06-19 23:30:23 +04001785 if (intr_status & EESR_RX_CHECK) {
1786 if (napi_schedule_prep(&mdp->napi)) {
1787 /* Mask Rx interrupts */
1788 sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
1789 EESIPR);
1790 __napi_schedule(&mdp->napi);
1791 } else {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001792 netdev_warn(ndev,
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001793 "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
Sergei Shtylyovda246852014-03-15 03:29:14 +03001794 intr_status, intr_enable);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001795 }
1796 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001797
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001798 /* Tx Check */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001799 if (intr_status & cd->tx_check) {
Sergei Shtylyov37191092013-06-19 23:30:23 +04001800 /* Clear Tx interrupts */
1801 sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
1802
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001803 sh_eth_tx_free(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001804 netif_wake_queue(ndev);
1805 }
1806
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001807 /* E-MAC interrupt */
1808 if (intr_status & EESR_ECI)
1809 sh_eth_emac_interrupt(ndev);
1810
Sergei Shtylyov37191092013-06-19 23:30:23 +04001811 if (intr_status & cd->eesr_err_check) {
1812 /* Clear error interrupts */
1813 sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
1814
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001815 sh_eth_error(ndev, intr_status);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001816 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001817
Ben Hutchings283e38d2015-01-22 12:44:08 +00001818out:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001819 spin_unlock(&mdp->lock);
1820
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001821 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001822}
1823
Sergei Shtylyov37191092013-06-19 23:30:23 +04001824static int sh_eth_poll(struct napi_struct *napi, int budget)
1825{
1826 struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
1827 napi);
1828 struct net_device *ndev = napi->dev;
1829 int quota = budget;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001830 u32 intr_status;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001831
1832 for (;;) {
1833 intr_status = sh_eth_read(ndev, EESR);
1834 if (!(intr_status & EESR_RX_CHECK))
1835 break;
1836 /* Clear Rx interrupts */
1837 sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
1838
1839 if (sh_eth_rx(ndev, intr_status, &quota))
1840 goto out;
1841 }
1842
1843 napi_complete(napi);
1844
1845 /* Reenable Rx interrupts */
Ben Hutchings283e38d2015-01-22 12:44:08 +00001846 if (mdp->irq_enabled)
1847 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001848out:
1849 return budget - quota;
1850}
1851
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001852/* PHY state control function */
1853static void sh_eth_adjust_link(struct net_device *ndev)
1854{
1855 struct sh_eth_private *mdp = netdev_priv(ndev);
Philippe Reynes9fd03752016-08-10 00:04:48 +02001856 struct phy_device *phydev = ndev->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001857 int new_state = 0;
1858
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001859 if (phydev->link) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001860 if (phydev->duplex != mdp->duplex) {
1861 new_state = 1;
1862 mdp->duplex = phydev->duplex;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001863 if (mdp->cd->set_duplex)
1864 mdp->cd->set_duplex(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001865 }
1866
1867 if (phydev->speed != mdp->speed) {
1868 new_state = 1;
1869 mdp->speed = phydev->speed;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001870 if (mdp->cd->set_rate)
1871 mdp->cd->set_rate(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001872 }
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001873 if (!mdp->link) {
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001874 sh_eth_modify(ndev, ECMR, ECMR_TXF, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001875 new_state = 1;
1876 mdp->link = phydev->link;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001877 if (mdp->cd->no_psr || mdp->no_ether_link)
1878 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001879 }
1880 } else if (mdp->link) {
1881 new_state = 1;
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001882 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001883 mdp->speed = 0;
1884 mdp->duplex = -1;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001885 if (mdp->cd->no_psr || mdp->no_ether_link)
1886 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001887 }
1888
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001889 if (new_state && netif_msg_link(mdp))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001890 phy_print_status(phydev);
1891}
1892
1893/* PHY init function */
1894static int sh_eth_phy_init(struct net_device *ndev)
1895{
Ben Dooks702eca02014-03-12 17:47:40 +00001896 struct device_node *np = ndev->dev.parent->of_node;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001897 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001898 struct phy_device *phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001899
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001900 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001901 mdp->speed = 0;
1902 mdp->duplex = -1;
1903
1904 /* Try connect to PHY */
Ben Dooks702eca02014-03-12 17:47:40 +00001905 if (np) {
1906 struct device_node *pn;
1907
1908 pn = of_parse_phandle(np, "phy-handle", 0);
1909 phydev = of_phy_connect(ndev, pn,
1910 sh_eth_adjust_link, 0,
1911 mdp->phy_interface);
1912
Peter Chen8da703d2016-08-01 15:02:40 +08001913 of_node_put(pn);
Ben Dooks702eca02014-03-12 17:47:40 +00001914 if (!phydev)
1915 phydev = ERR_PTR(-ENOENT);
1916 } else {
1917 char phy_id[MII_BUS_ID_SIZE + 3];
1918
1919 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
1920 mdp->mii_bus->id, mdp->phy_id);
1921
1922 phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
1923 mdp->phy_interface);
1924 }
1925
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001926 if (IS_ERR(phydev)) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001927 netdev_err(ndev, "failed to connect PHY\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001928 return PTR_ERR(phydev);
1929 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001930
Thomas Petazzoni2aab6b42017-12-08 16:35:40 +01001931 /* mask with MAC supported features */
1932 if (mdp->cd->register_type != SH_ETH_REG_GIGABIT) {
1933 int err = phy_set_max_speed(phydev, SPEED_100);
1934 if (err) {
1935 netdev_err(ndev, "failed to limit PHY to 100 Mbit/s\n");
1936 phy_disconnect(phydev);
1937 return err;
1938 }
1939 }
1940
Andrew Lunn22209432016-01-06 20:11:13 +01001941 phy_attached_info(phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001942
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001943 return 0;
1944}
1945
1946/* PHY control start function */
1947static int sh_eth_phy_start(struct net_device *ndev)
1948{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001949 int ret;
1950
1951 ret = sh_eth_phy_init(ndev);
1952 if (ret)
1953 return ret;
1954
Philippe Reynes9fd03752016-08-10 00:04:48 +02001955 phy_start(ndev->phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001956
1957 return 0;
1958}
1959
Philippe Reynesf08aff42016-08-10 00:04:49 +02001960static int sh_eth_get_link_ksettings(struct net_device *ndev,
1961 struct ethtool_link_ksettings *cmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001962{
1963 struct sh_eth_private *mdp = netdev_priv(ndev);
1964 unsigned long flags;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001965
Philippe Reynes9fd03752016-08-10 00:04:48 +02001966 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00001967 return -ENODEV;
1968
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001969 spin_lock_irqsave(&mdp->lock, flags);
yuval.shaia@oracle.com55141742017-06-13 10:09:46 +03001970 phy_ethtool_ksettings_get(ndev->phydev, cmd);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001971 spin_unlock_irqrestore(&mdp->lock, flags);
1972
yuval.shaia@oracle.com55141742017-06-13 10:09:46 +03001973 return 0;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001974}
1975
Philippe Reynesf08aff42016-08-10 00:04:49 +02001976static int sh_eth_set_link_ksettings(struct net_device *ndev,
1977 const struct ethtool_link_ksettings *cmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001978{
1979 struct sh_eth_private *mdp = netdev_priv(ndev);
1980 unsigned long flags;
1981 int ret;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001982
Philippe Reynes9fd03752016-08-10 00:04:48 +02001983 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00001984 return -ENODEV;
1985
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001986 spin_lock_irqsave(&mdp->lock, flags);
1987
1988 /* disable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001989 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001990
Philippe Reynesf08aff42016-08-10 00:04:49 +02001991 ret = phy_ethtool_ksettings_set(ndev->phydev, cmd);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001992 if (ret)
1993 goto error_exit;
1994
Philippe Reynesf08aff42016-08-10 00:04:49 +02001995 if (cmd->base.duplex == DUPLEX_FULL)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001996 mdp->duplex = 1;
1997 else
1998 mdp->duplex = 0;
1999
2000 if (mdp->cd->set_duplex)
2001 mdp->cd->set_duplex(ndev);
2002
2003error_exit:
2004 mdelay(1);
2005
2006 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002007 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002008
2009 spin_unlock_irqrestore(&mdp->lock, flags);
2010
2011 return ret;
2012}
2013
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002014/* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
2015 * version must be bumped as well. Just adding registers up to that
2016 * limit is fine, as long as the existing register indices don't
2017 * change.
2018 */
2019#define SH_ETH_REG_DUMP_VERSION 1
2020#define SH_ETH_REG_DUMP_MAX_REGS 256
2021
2022static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
2023{
2024 struct sh_eth_private *mdp = netdev_priv(ndev);
2025 struct sh_eth_cpu_data *cd = mdp->cd;
2026 u32 *valid_map;
2027 size_t len;
2028
2029 BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);
2030
2031 /* Dump starts with a bitmap that tells ethtool which
2032 * registers are defined for this chip.
2033 */
2034 len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
2035 if (buf) {
2036 valid_map = buf;
2037 buf += len;
2038 } else {
2039 valid_map = NULL;
2040 }
2041
2042 /* Add a register to the dump, if it has a defined offset.
2043 * This automatically skips most undefined registers, but for
2044 * some it is also necessary to check a capability flag in
2045 * struct sh_eth_cpu_data.
2046 */
2047#define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
2048#define add_reg_from(reg, read_expr) do { \
2049 if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) { \
2050 if (buf) { \
2051 mark_reg_valid(reg); \
2052 *buf++ = read_expr; \
2053 } \
2054 ++len; \
2055 } \
2056 } while (0)
2057#define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
2058#define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))
2059
2060 add_reg(EDSR);
2061 add_reg(EDMR);
2062 add_reg(EDTRR);
2063 add_reg(EDRRR);
2064 add_reg(EESR);
2065 add_reg(EESIPR);
2066 add_reg(TDLAR);
2067 add_reg(TDFAR);
2068 add_reg(TDFXR);
2069 add_reg(TDFFR);
2070 add_reg(RDLAR);
2071 add_reg(RDFAR);
2072 add_reg(RDFXR);
2073 add_reg(RDFFR);
2074 add_reg(TRSCER);
2075 add_reg(RMFCR);
2076 add_reg(TFTR);
2077 add_reg(FDR);
2078 add_reg(RMCR);
2079 add_reg(TFUCR);
2080 add_reg(RFOCR);
2081 if (cd->rmiimode)
2082 add_reg(RMIIMODE);
2083 add_reg(FCFTR);
2084 if (cd->rpadir)
2085 add_reg(RPADIR);
2086 if (!cd->no_trimd)
2087 add_reg(TRIMD);
2088 add_reg(ECMR);
2089 add_reg(ECSR);
2090 add_reg(ECSIPR);
2091 add_reg(PIR);
2092 if (!cd->no_psr)
2093 add_reg(PSR);
2094 add_reg(RDMLR);
2095 add_reg(RFLR);
2096 add_reg(IPGR);
2097 if (cd->apr)
2098 add_reg(APR);
2099 if (cd->mpr)
2100 add_reg(MPR);
2101 add_reg(RFCR);
2102 add_reg(RFCF);
2103 if (cd->tpauser)
2104 add_reg(TPAUSER);
2105 add_reg(TPAUSECR);
2106 add_reg(GECMR);
2107 if (cd->bculr)
2108 add_reg(BCULR);
2109 add_reg(MAHR);
2110 add_reg(MALR);
2111 add_reg(TROCR);
2112 add_reg(CDCR);
2113 add_reg(LCCR);
2114 add_reg(CNDCR);
2115 add_reg(CEFCR);
2116 add_reg(FRECR);
2117 add_reg(TSFRCR);
2118 add_reg(TLFRCR);
2119 add_reg(CERCR);
2120 add_reg(CEECR);
2121 add_reg(MAFCR);
2122 if (cd->rtrate)
2123 add_reg(RTRATE);
Sergei Shtylyov62e04b72017-01-07 00:03:37 +03002124 if (cd->hw_checksum)
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002125 add_reg(CSMR);
2126 if (cd->select_mii)
2127 add_reg(RMII_MII);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002128 if (cd->tsu) {
Sergei Shtylyov17d0fb02018-01-13 20:22:01 +03002129 add_tsu_reg(ARSTR);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002130 add_tsu_reg(TSU_CTRST);
2131 add_tsu_reg(TSU_FWEN0);
2132 add_tsu_reg(TSU_FWEN1);
2133 add_tsu_reg(TSU_FCM);
2134 add_tsu_reg(TSU_BSYSL0);
2135 add_tsu_reg(TSU_BSYSL1);
2136 add_tsu_reg(TSU_PRISL0);
2137 add_tsu_reg(TSU_PRISL1);
2138 add_tsu_reg(TSU_FWSL0);
2139 add_tsu_reg(TSU_FWSL1);
2140 add_tsu_reg(TSU_FWSLC);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002141 add_tsu_reg(TSU_QTAGM0);
2142 add_tsu_reg(TSU_QTAGM1);
2143 add_tsu_reg(TSU_FWSR);
2144 add_tsu_reg(TSU_FWINMK);
2145 add_tsu_reg(TSU_ADQT0);
2146 add_tsu_reg(TSU_ADQT1);
2147 add_tsu_reg(TSU_VTAG0);
2148 add_tsu_reg(TSU_VTAG1);
2149 add_tsu_reg(TSU_ADSBSY);
2150 add_tsu_reg(TSU_TEN);
2151 add_tsu_reg(TSU_POST1);
2152 add_tsu_reg(TSU_POST2);
2153 add_tsu_reg(TSU_POST3);
2154 add_tsu_reg(TSU_POST4);
2155 if (mdp->reg_offset[TSU_ADRH0] != SH_ETH_OFFSET_INVALID) {
2156 /* This is the start of a table, not just a single
2157 * register.
2158 */
2159 if (buf) {
2160 unsigned int i;
2161
2162 mark_reg_valid(TSU_ADRH0);
2163 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
2164 *buf++ = ioread32(
2165 mdp->tsu_addr +
2166 mdp->reg_offset[TSU_ADRH0] +
2167 i * 4);
2168 }
2169 len += SH_ETH_TSU_CAM_ENTRIES * 2;
2170 }
2171 }
2172
2173#undef mark_reg_valid
2174#undef add_reg_from
2175#undef add_reg
2176#undef add_tsu_reg
2177
2178 return len * 4;
2179}
2180
2181static int sh_eth_get_regs_len(struct net_device *ndev)
2182{
2183 return __sh_eth_get_regs(ndev, NULL);
2184}
2185
2186static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
2187 void *buf)
2188{
2189 struct sh_eth_private *mdp = netdev_priv(ndev);
2190
2191 regs->version = SH_ETH_REG_DUMP_VERSION;
2192
2193 pm_runtime_get_sync(&mdp->pdev->dev);
2194 __sh_eth_get_regs(ndev, buf);
2195 pm_runtime_put_sync(&mdp->pdev->dev);
2196}
2197
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002198static int sh_eth_nway_reset(struct net_device *ndev)
2199{
2200 struct sh_eth_private *mdp = netdev_priv(ndev);
2201 unsigned long flags;
2202 int ret;
2203
Philippe Reynes9fd03752016-08-10 00:04:48 +02002204 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00002205 return -ENODEV;
2206
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002207 spin_lock_irqsave(&mdp->lock, flags);
Philippe Reynes9fd03752016-08-10 00:04:48 +02002208 ret = phy_start_aneg(ndev->phydev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002209 spin_unlock_irqrestore(&mdp->lock, flags);
2210
2211 return ret;
2212}
2213
2214static u32 sh_eth_get_msglevel(struct net_device *ndev)
2215{
2216 struct sh_eth_private *mdp = netdev_priv(ndev);
2217 return mdp->msg_enable;
2218}
2219
2220static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
2221{
2222 struct sh_eth_private *mdp = netdev_priv(ndev);
2223 mdp->msg_enable = value;
2224}
2225
2226static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
2227 "rx_current", "tx_current",
2228 "rx_dirty", "tx_dirty",
2229};
2230#define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
2231
2232static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
2233{
2234 switch (sset) {
2235 case ETH_SS_STATS:
2236 return SH_ETH_STATS_LEN;
2237 default:
2238 return -EOPNOTSUPP;
2239 }
2240}
2241
2242static void sh_eth_get_ethtool_stats(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002243 struct ethtool_stats *stats, u64 *data)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002244{
2245 struct sh_eth_private *mdp = netdev_priv(ndev);
2246 int i = 0;
2247
2248 /* device-specific stats */
2249 data[i++] = mdp->cur_rx;
2250 data[i++] = mdp->cur_tx;
2251 data[i++] = mdp->dirty_rx;
2252 data[i++] = mdp->dirty_tx;
2253}
2254
2255static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
2256{
2257 switch (stringset) {
2258 case ETH_SS_STATS:
2259 memcpy(data, *sh_eth_gstrings_stats,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002260 sizeof(sh_eth_gstrings_stats));
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002261 break;
2262 }
2263}
2264
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002265static void sh_eth_get_ringparam(struct net_device *ndev,
2266 struct ethtool_ringparam *ring)
2267{
2268 struct sh_eth_private *mdp = netdev_priv(ndev);
2269
2270 ring->rx_max_pending = RX_RING_MAX;
2271 ring->tx_max_pending = TX_RING_MAX;
2272 ring->rx_pending = mdp->num_rx_ring;
2273 ring->tx_pending = mdp->num_tx_ring;
2274}
2275
2276static int sh_eth_set_ringparam(struct net_device *ndev,
2277 struct ethtool_ringparam *ring)
2278{
2279 struct sh_eth_private *mdp = netdev_priv(ndev);
2280 int ret;
2281
2282 if (ring->tx_pending > TX_RING_MAX ||
2283 ring->rx_pending > RX_RING_MAX ||
2284 ring->tx_pending < TX_RING_MIN ||
2285 ring->rx_pending < RX_RING_MIN)
2286 return -EINVAL;
2287 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
2288 return -EINVAL;
2289
2290 if (netif_running(ndev)) {
Ben Hutchingsbd888912015-01-22 12:40:25 +00002291 netif_device_detach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002292 netif_tx_disable(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002293
Ben Hutchings283e38d2015-01-22 12:44:08 +00002294 /* Serialise with the interrupt handler and NAPI, then
2295 * disable interrupts. We have to clear the
2296 * irq_enabled flag first to ensure that interrupts
2297 * won't be re-enabled.
2298 */
2299 mdp->irq_enabled = false;
2300 synchronize_irq(ndev->irq);
2301 napi_synchronize(&mdp->napi);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002302 sh_eth_write(ndev, 0x0000, EESIPR);
Ben Hutchings283e38d2015-01-22 12:44:08 +00002303
Ben Hutchings740c7f32015-01-27 00:49:32 +00002304 sh_eth_dev_exit(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002305
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002306 /* Free all the skbuffs in the Rx queue and the DMA buffers. */
Ben Hutchings084236d2015-01-22 12:41:34 +00002307 sh_eth_ring_free(ndev);
Ben Hutchings084236d2015-01-22 12:41:34 +00002308 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002309
2310 /* Set new parameters */
2311 mdp->num_rx_ring = ring->rx_pending;
2312 mdp->num_tx_ring = ring->tx_pending;
2313
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002314 if (netif_running(ndev)) {
Ben Hutchings084236d2015-01-22 12:41:34 +00002315 ret = sh_eth_ring_init(ndev);
2316 if (ret < 0) {
2317 netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
2318 __func__);
2319 return ret;
2320 }
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002321 ret = sh_eth_dev_init(ndev);
Ben Hutchings084236d2015-01-22 12:41:34 +00002322 if (ret < 0) {
2323 netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
2324 __func__);
2325 return ret;
2326 }
2327
Ben Hutchingsbd888912015-01-22 12:40:25 +00002328 netif_device_attach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002329 }
2330
2331 return 0;
2332}
2333
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002334static void sh_eth_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2335{
2336 struct sh_eth_private *mdp = netdev_priv(ndev);
2337
2338 wol->supported = 0;
2339 wol->wolopts = 0;
2340
Geert Uytterhoevenb4580c92018-02-12 14:42:36 +01002341 if (mdp->cd->magic) {
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002342 wol->supported = WAKE_MAGIC;
2343 wol->wolopts = mdp->wol_enabled ? WAKE_MAGIC : 0;
2344 }
2345}
2346
2347static int sh_eth_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2348{
2349 struct sh_eth_private *mdp = netdev_priv(ndev);
2350
Geert Uytterhoevenb4580c92018-02-12 14:42:36 +01002351 if (!mdp->cd->magic || wol->wolopts & ~WAKE_MAGIC)
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002352 return -EOPNOTSUPP;
2353
2354 mdp->wol_enabled = !!(wol->wolopts & WAKE_MAGIC);
2355
2356 device_set_wakeup_enable(&mdp->pdev->dev, mdp->wol_enabled);
2357
2358 return 0;
2359}
2360
stephen hemminger9b07be42012-01-04 12:59:49 +00002361static const struct ethtool_ops sh_eth_ethtool_ops = {
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002362 .get_regs_len = sh_eth_get_regs_len,
2363 .get_regs = sh_eth_get_regs,
stephen hemminger9b07be42012-01-04 12:59:49 +00002364 .nway_reset = sh_eth_nway_reset,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002365 .get_msglevel = sh_eth_get_msglevel,
2366 .set_msglevel = sh_eth_set_msglevel,
stephen hemminger9b07be42012-01-04 12:59:49 +00002367 .get_link = ethtool_op_get_link,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002368 .get_strings = sh_eth_get_strings,
2369 .get_ethtool_stats = sh_eth_get_ethtool_stats,
2370 .get_sset_count = sh_eth_get_sset_count,
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002371 .get_ringparam = sh_eth_get_ringparam,
2372 .set_ringparam = sh_eth_set_ringparam,
Philippe Reynesf08aff42016-08-10 00:04:49 +02002373 .get_link_ksettings = sh_eth_get_link_ksettings,
2374 .set_link_ksettings = sh_eth_set_link_ksettings,
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002375 .get_wol = sh_eth_get_wol,
2376 .set_wol = sh_eth_set_wol,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002377};
2378
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002379/* network device open function */
2380static int sh_eth_open(struct net_device *ndev)
2381{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002382 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03002383 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002384
Magnus Dammbcd51492009-10-09 00:20:04 +00002385 pm_runtime_get_sync(&mdp->pdev->dev);
2386
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002387 napi_enable(&mdp->napi);
2388
Joe Perchesa0607fd2009-11-18 23:29:17 -08002389 ret = request_irq(ndev->irq, sh_eth_interrupt,
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +00002390 mdp->cd->irq_flags, ndev->name, ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002391 if (ret) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002392 netdev_err(ndev, "Can not assign IRQ number\n");
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002393 goto out_napi_off;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002394 }
2395
2396 /* Descriptor set */
2397 ret = sh_eth_ring_init(ndev);
2398 if (ret)
2399 goto out_free_irq;
2400
2401 /* device init */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002402 ret = sh_eth_dev_init(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002403 if (ret)
2404 goto out_free_irq;
2405
2406 /* PHY control start*/
2407 ret = sh_eth_phy_start(ndev);
2408 if (ret)
2409 goto out_free_irq;
2410
Sergei Shtylyovad846aa2016-03-14 01:09:53 +03002411 netif_start_queue(ndev);
2412
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002413 mdp->is_opened = 1;
2414
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002415 return ret;
2416
2417out_free_irq:
2418 free_irq(ndev->irq, ndev);
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002419out_napi_off:
2420 napi_disable(&mdp->napi);
Magnus Dammbcd51492009-10-09 00:20:04 +00002421 pm_runtime_put_sync(&mdp->pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002422 return ret;
2423}
2424
2425/* Timeout function */
2426static void sh_eth_tx_timeout(struct net_device *ndev)
2427{
2428 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002429 struct sh_eth_rxdesc *rxdesc;
2430 int i;
2431
2432 netif_stop_queue(ndev);
2433
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002434 netif_err(mdp, timer, ndev,
2435 "transmit timed out, status %8.8x, resetting...\n",
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01002436 sh_eth_read(ndev, EESR));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002437
2438 /* tx_errors count up */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002439 ndev->stats.tx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002440
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002441 /* Free all the skbuffs in the Rx queue. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002442 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002443 rxdesc = &mdp->rx_ring[i];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002444 rxdesc->status = cpu_to_le32(0);
2445 rxdesc->addr = cpu_to_le32(0xBADF00D0);
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002446 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002447 mdp->rx_skbuff[i] = NULL;
2448 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002449 for (i = 0; i < mdp->num_tx_ring; i++) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002450 dev_kfree_skb(mdp->tx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002451 mdp->tx_skbuff[i] = NULL;
2452 }
2453
2454 /* device init */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002455 sh_eth_dev_init(ndev);
Sergei Shtylyovad846aa2016-03-14 01:09:53 +03002456
2457 netif_start_queue(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002458}
2459
2460/* Packet transmit function */
2461static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
2462{
2463 struct sh_eth_private *mdp = netdev_priv(ndev);
2464 struct sh_eth_txdesc *txdesc;
Sergei Shtylyov12996532015-12-13 23:05:07 +03002465 dma_addr_t dma_addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002466 u32 entry;
Nobuhiro Iwamatsufb5e2f92008-11-17 20:29:58 +00002467 unsigned long flags;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002468
2469 spin_lock_irqsave(&mdp->lock, flags);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002470 if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03002471 if (!sh_eth_tx_free(ndev, true)) {
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002472 netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002473 netif_stop_queue(ndev);
2474 spin_unlock_irqrestore(&mdp->lock, flags);
Patrick McHardy5b548142009-06-12 06:22:29 +00002475 return NETDEV_TX_BUSY;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002476 }
2477 }
2478 spin_unlock_irqrestore(&mdp->lock, flags);
2479
Ben Hutchingsdacc73e2015-03-03 00:53:08 +00002480 if (skb_put_padto(skb, ETH_ZLEN))
Ben Hutchingseebfb642015-01-22 12:40:13 +00002481 return NETDEV_TX_OK;
2482
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002483 entry = mdp->cur_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002484 mdp->tx_skbuff[entry] = skb;
2485 txdesc = &mdp->tx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002486 /* soft swap. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002487 if (!mdp->cd->hw_swap)
Sergei Shtylyov3e230992015-12-13 21:27:04 +03002488 sh_eth_soft_swap(PTR_ALIGN(skb->data, 4), skb->len + 2);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01002489 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, skb->len,
Sergei Shtylyov12996532015-12-13 23:05:07 +03002490 DMA_TO_DEVICE);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01002491 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
Ben Hutchingsaa3933b2015-01-27 00:49:47 +00002492 kfree_skb(skb);
2493 return NETDEV_TX_OK;
2494 }
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002495 txdesc->addr = cpu_to_le32(dma_addr);
2496 txdesc->len = cpu_to_le32(skb->len << 16);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002497
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03002498 dma_wmb(); /* TACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002499 if (entry >= mdp->num_tx_ring - 1)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002500 txdesc->status |= cpu_to_le32(TD_TACT | TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002501 else
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002502 txdesc->status |= cpu_to_le32(TD_TACT);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002503
2504 mdp->cur_tx++;
2505
Sergei Shtylyov3e416992018-03-24 23:08:42 +03002506 if (!(sh_eth_read(ndev, EDTRR) & mdp->cd->edtrr_trns))
2507 sh_eth_write(ndev, mdp->cd->edtrr_trns, EDTRR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09002508
Patrick McHardy6ed10652009-06-23 06:03:08 +00002509 return NETDEV_TX_OK;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002510}
2511
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002512/* The statistics registers have write-clear behaviour, which means we
2513 * will lose any increment between the read and write. We mitigate
2514 * this by only clearing when we read a non-zero value, so we will
2515 * never falsely report a total of zero.
2516 */
2517static void
2518sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
2519{
2520 u32 delta = sh_eth_read(ndev, reg);
2521
2522 if (delta) {
2523 *stat += delta;
2524 sh_eth_write(ndev, 0, reg);
2525 }
2526}
2527
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002528static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
2529{
2530 struct sh_eth_private *mdp = netdev_priv(ndev);
2531
Sergei Shtylyovce9134d2018-03-24 23:11:19 +03002532 if (mdp->cd->no_tx_cntrs)
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002533 return &ndev->stats;
2534
2535 if (!mdp->is_opened)
2536 return &ndev->stats;
2537
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002538 sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
2539 sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
2540 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002541
Sergei Shtylyov4c1d4582018-03-24 23:12:54 +03002542 if (mdp->cd->cexcr) {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002543 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2544 CERCR);
2545 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2546 CEECR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002547 } else {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002548 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2549 CNDCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002550 }
2551
2552 return &ndev->stats;
2553}
2554
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002555/* device close function */
2556static int sh_eth_close(struct net_device *ndev)
2557{
2558 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002559
2560 netif_stop_queue(ndev);
2561
Ben Hutchings283e38d2015-01-22 12:44:08 +00002562 /* Serialise with the interrupt handler and NAPI, then disable
2563 * interrupts. We have to clear the irq_enabled flag first to
2564 * ensure that interrupts won't be re-enabled.
2565 */
2566 mdp->irq_enabled = false;
2567 synchronize_irq(ndev->irq);
2568 napi_disable(&mdp->napi);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002569 sh_eth_write(ndev, 0x0000, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002570
Ben Hutchings740c7f32015-01-27 00:49:32 +00002571 sh_eth_dev_exit(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002572
2573 /* PHY Disconnect */
Philippe Reynes9fd03752016-08-10 00:04:48 +02002574 if (ndev->phydev) {
2575 phy_stop(ndev->phydev);
2576 phy_disconnect(ndev->phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002577 }
2578
2579 free_irq(ndev->irq, ndev);
2580
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002581 /* Free all the skbuffs in the Rx queue and the DMA buffer. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002582 sh_eth_ring_free(ndev);
2583
Magnus Dammbcd51492009-10-09 00:20:04 +00002584 pm_runtime_put_sync(&mdp->pdev->dev);
2585
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002586 mdp->is_opened = 0;
2587
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002588 return 0;
2589}
2590
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002591/* ioctl to device function */
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002592static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002593{
Philippe Reynes9fd03752016-08-10 00:04:48 +02002594 struct phy_device *phydev = ndev->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002595
2596 if (!netif_running(ndev))
2597 return -EINVAL;
2598
2599 if (!phydev)
2600 return -ENODEV;
2601
Richard Cochran28b04112010-07-17 08:48:55 +00002602 return phy_mii_ioctl(phydev, rq, cmd);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002603}
2604
Niklas Söderlund78d61022017-06-12 10:39:03 +02002605static int sh_eth_change_mtu(struct net_device *ndev, int new_mtu)
2606{
2607 if (netif_running(ndev))
2608 return -EBUSY;
2609
2610 ndev->mtu = new_mtu;
2611 netdev_update_features(ndev);
2612
2613 return 0;
2614}
2615
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002616/* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
2617static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
2618 int entry)
2619{
2620 return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
2621}
2622
2623static u32 sh_eth_tsu_get_post_mask(int entry)
2624{
2625 return 0x0f << (28 - ((entry % 8) * 4));
2626}
2627
2628static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
2629{
2630 return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
2631}
2632
2633static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
2634 int entry)
2635{
2636 struct sh_eth_private *mdp = netdev_priv(ndev);
2637 u32 tmp;
2638 void *reg_offset;
2639
2640 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2641 tmp = ioread32(reg_offset);
2642 iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
2643}
2644
2645static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
2646 int entry)
2647{
2648 struct sh_eth_private *mdp = netdev_priv(ndev);
2649 u32 post_mask, ref_mask, tmp;
2650 void *reg_offset;
2651
2652 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2653 post_mask = sh_eth_tsu_get_post_mask(entry);
2654 ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
2655
2656 tmp = ioread32(reg_offset);
2657 iowrite32(tmp & ~post_mask, reg_offset);
2658
2659 /* If other port enables, the function returns "true" */
2660 return tmp & ref_mask;
2661}
2662
2663static int sh_eth_tsu_busy(struct net_device *ndev)
2664{
2665 int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
2666 struct sh_eth_private *mdp = netdev_priv(ndev);
2667
2668 while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
2669 udelay(10);
2670 timeout--;
2671 if (timeout <= 0) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002672 netdev_err(ndev, "%s: timeout\n", __func__);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002673 return -ETIMEDOUT;
2674 }
2675 }
2676
2677 return 0;
2678}
2679
2680static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
2681 const u8 *addr)
2682{
2683 u32 val;
2684
2685 val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
2686 iowrite32(val, reg);
2687 if (sh_eth_tsu_busy(ndev) < 0)
2688 return -EBUSY;
2689
2690 val = addr[4] << 8 | addr[5];
2691 iowrite32(val, reg + 4);
2692 if (sh_eth_tsu_busy(ndev) < 0)
2693 return -EBUSY;
2694
2695 return 0;
2696}
2697
2698static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
2699{
2700 u32 val;
2701
2702 val = ioread32(reg);
2703 addr[0] = (val >> 24) & 0xff;
2704 addr[1] = (val >> 16) & 0xff;
2705 addr[2] = (val >> 8) & 0xff;
2706 addr[3] = val & 0xff;
2707 val = ioread32(reg + 4);
2708 addr[4] = (val >> 8) & 0xff;
2709 addr[5] = val & 0xff;
2710}
2711
2712
2713static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
2714{
2715 struct sh_eth_private *mdp = netdev_priv(ndev);
2716 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2717 int i;
2718 u8 c_addr[ETH_ALEN];
2719
2720 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2721 sh_eth_tsu_read_entry(reg_offset, c_addr);
dingtianhongc4bde292013-12-30 15:41:17 +08002722 if (ether_addr_equal(addr, c_addr))
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002723 return i;
2724 }
2725
2726 return -ENOENT;
2727}
2728
2729static int sh_eth_tsu_find_empty(struct net_device *ndev)
2730{
2731 u8 blank[ETH_ALEN];
2732 int entry;
2733
2734 memset(blank, 0, sizeof(blank));
2735 entry = sh_eth_tsu_find_entry(ndev, blank);
2736 return (entry < 0) ? -ENOMEM : entry;
2737}
2738
2739static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
2740 int entry)
2741{
2742 struct sh_eth_private *mdp = netdev_priv(ndev);
2743 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2744 int ret;
2745 u8 blank[ETH_ALEN];
2746
2747 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
2748 ~(1 << (31 - entry)), TSU_TEN);
2749
2750 memset(blank, 0, sizeof(blank));
2751 ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
2752 if (ret < 0)
2753 return ret;
2754 return 0;
2755}
2756
2757static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
2758{
2759 struct sh_eth_private *mdp = netdev_priv(ndev);
2760 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2761 int i, ret;
2762
2763 if (!mdp->cd->tsu)
2764 return 0;
2765
2766 i = sh_eth_tsu_find_entry(ndev, addr);
2767 if (i < 0) {
2768 /* No entry found, create one */
2769 i = sh_eth_tsu_find_empty(ndev);
2770 if (i < 0)
2771 return -ENOMEM;
2772 ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
2773 if (ret < 0)
2774 return ret;
2775
2776 /* Enable the entry */
2777 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
2778 (1 << (31 - i)), TSU_TEN);
2779 }
2780
2781 /* Entry found or created, enable POST */
2782 sh_eth_tsu_enable_cam_entry_post(ndev, i);
2783
2784 return 0;
2785}
2786
2787static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
2788{
2789 struct sh_eth_private *mdp = netdev_priv(ndev);
2790 int i, ret;
2791
2792 if (!mdp->cd->tsu)
2793 return 0;
2794
2795 i = sh_eth_tsu_find_entry(ndev, addr);
2796 if (i) {
2797 /* Entry found */
2798 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2799 goto done;
2800
2801 /* Disable the entry if both ports was disabled */
2802 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2803 if (ret < 0)
2804 return ret;
2805 }
2806done:
2807 return 0;
2808}
2809
2810static int sh_eth_tsu_purge_all(struct net_device *ndev)
2811{
2812 struct sh_eth_private *mdp = netdev_priv(ndev);
2813 int i, ret;
2814
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002815 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002816 return 0;
2817
2818 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
2819 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2820 continue;
2821
2822 /* Disable the entry if both ports was disabled */
2823 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2824 if (ret < 0)
2825 return ret;
2826 }
2827
2828 return 0;
2829}
2830
2831static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
2832{
2833 struct sh_eth_private *mdp = netdev_priv(ndev);
2834 u8 addr[ETH_ALEN];
2835 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2836 int i;
2837
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002838 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002839 return;
2840
2841 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2842 sh_eth_tsu_read_entry(reg_offset, addr);
2843 if (is_multicast_ether_addr(addr))
2844 sh_eth_tsu_del_entry(ndev, addr);
2845 }
2846}
2847
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002848/* Update promiscuous flag and multicast filter */
2849static void sh_eth_set_rx_mode(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002850{
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002851 struct sh_eth_private *mdp = netdev_priv(ndev);
2852 u32 ecmr_bits;
2853 int mcast_all = 0;
2854 unsigned long flags;
2855
2856 spin_lock_irqsave(&mdp->lock, flags);
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002857 /* Initial condition is MCT = 1, PRM = 0.
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002858 * Depending on ndev->flags, set PRM or clear MCT
2859 */
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002860 ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
2861 if (mdp->cd->tsu)
2862 ecmr_bits |= ECMR_MCT;
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002863
2864 if (!(ndev->flags & IFF_MULTICAST)) {
2865 sh_eth_tsu_purge_mcast(ndev);
2866 mcast_all = 1;
2867 }
2868 if (ndev->flags & IFF_ALLMULTI) {
2869 sh_eth_tsu_purge_mcast(ndev);
2870 ecmr_bits &= ~ECMR_MCT;
2871 mcast_all = 1;
2872 }
2873
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002874 if (ndev->flags & IFF_PROMISC) {
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002875 sh_eth_tsu_purge_all(ndev);
2876 ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
2877 } else if (mdp->cd->tsu) {
2878 struct netdev_hw_addr *ha;
2879 netdev_for_each_mc_addr(ha, ndev) {
2880 if (mcast_all && is_multicast_ether_addr(ha->addr))
2881 continue;
2882
2883 if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
2884 if (!mcast_all) {
2885 sh_eth_tsu_purge_mcast(ndev);
2886 ecmr_bits &= ~ECMR_MCT;
2887 mcast_all = 1;
2888 }
2889 }
2890 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002891 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002892
2893 /* update the ethernet mode */
2894 sh_eth_write(ndev, ecmr_bits, ECMR);
2895
2896 spin_unlock_irqrestore(&mdp->lock, flags);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002897}
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002898
2899static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
2900{
2901 if (!mdp->port)
2902 return TSU_VTAG0;
2903 else
2904 return TSU_VTAG1;
2905}
2906
Patrick McHardy80d5c362013-04-19 02:04:28 +00002907static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
2908 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002909{
2910 struct sh_eth_private *mdp = netdev_priv(ndev);
2911 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2912
2913 if (unlikely(!mdp->cd->tsu))
2914 return -EPERM;
2915
2916 /* No filtering if vid = 0 */
2917 if (!vid)
2918 return 0;
2919
2920 mdp->vlan_num_ids++;
2921
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002922 /* The controller has one VLAN tag HW filter. So, if the filter is
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002923 * already enabled, the driver disables it and the filte
2924 */
2925 if (mdp->vlan_num_ids > 1) {
2926 /* disable VLAN filter */
2927 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2928 return 0;
2929 }
2930
2931 sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
2932 vtag_reg_index);
2933
2934 return 0;
2935}
2936
Patrick McHardy80d5c362013-04-19 02:04:28 +00002937static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
2938 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002939{
2940 struct sh_eth_private *mdp = netdev_priv(ndev);
2941 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2942
2943 if (unlikely(!mdp->cd->tsu))
2944 return -EPERM;
2945
2946 /* No filtering if vid = 0 */
2947 if (!vid)
2948 return 0;
2949
2950 mdp->vlan_num_ids--;
2951 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2952
2953 return 0;
2954}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002955
2956/* SuperH's TSU register init function */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002957static void sh_eth_tsu_init(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002958{
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +03002959 if (!mdp->cd->dual_port) {
Simon Hormandb893472014-01-17 09:22:28 +09002960 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
Chris Brandte1487882016-09-07 14:57:09 -04002961 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL,
2962 TSU_FWSLC); /* Enable POST registers */
Simon Hormandb893472014-01-17 09:22:28 +09002963 return;
2964 }
2965
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002966 sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
2967 sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
2968 sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
2969 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
2970 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
2971 sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
2972 sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
2973 sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
2974 sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
2975 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
Sergei Shtylyov4869a142018-02-24 20:28:16 +03002976 sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
2977 sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002978 sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
2979 sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
2980 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2981 sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
2982 sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
2983 sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
2984 sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002985}
2986
2987/* MDIO bus release function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002988static int sh_mdio_release(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002989{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002990 /* unregister mdio bus */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002991 mdiobus_unregister(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002992
2993 /* free bitbang info */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002994 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002995
2996 return 0;
2997}
2998
2999/* MDIO bus init function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003000static int sh_mdio_init(struct sh_eth_private *mdp,
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00003001 struct sh_eth_plat_data *pd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003002{
Andrew Lunne7f4dc32016-01-06 20:11:15 +01003003 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003004 struct bb_info *bitbang;
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003005 struct platform_device *pdev = mdp->pdev;
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01003006 struct device *dev = &mdp->pdev->dev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003007
3008 /* create bit control struct for PHY */
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01003009 bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
Laurent Pinchartf738a132014-03-20 15:00:35 +01003010 if (!bitbang)
3011 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003012
3013 /* bitbang init */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00003014 bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00003015 bitbang->set_gate = pd->set_mdio_gate;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003016 bitbang->ctrl.ops = &bb_ops;
3017
Stefan Weilc2e07b32010-08-03 19:44:52 +02003018 /* MII controller setting */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003019 mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
Laurent Pinchartf738a132014-03-20 15:00:35 +01003020 if (!mdp->mii_bus)
3021 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003022
3023 /* Hook up MII support for ethtool */
3024 mdp->mii_bus->name = "sh_mii";
Laurent Pincharta5bd60602014-03-20 15:00:32 +01003025 mdp->mii_bus->parent = dev;
Florian Fainelli5278fb52012-01-09 23:59:17 +00003026 snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003027 pdev->name, pdev->id);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003028
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003029 /* register MDIO bus */
3030 if (dev->of_node) {
3031 ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
Ben Dooks702eca02014-03-12 17:47:40 +00003032 } else {
Ben Dooks702eca02014-03-12 17:47:40 +00003033 if (pd->phy_irq > 0)
3034 mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
3035
3036 ret = mdiobus_register(mdp->mii_bus);
3037 }
3038
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003039 if (ret)
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003040 goto out_free_bus;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003041
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003042 return 0;
3043
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003044out_free_bus:
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07003045 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003046 return ret;
3047}
3048
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003049static const u16 *sh_eth_get_register_offset(int register_type)
3050{
3051 const u16 *reg_offset = NULL;
3052
3053 switch (register_type) {
3054 case SH_ETH_REG_GIGABIT:
3055 reg_offset = sh_eth_offset_gigabit;
3056 break;
Simon Hormandb893472014-01-17 09:22:28 +09003057 case SH_ETH_REG_FAST_RZ:
3058 reg_offset = sh_eth_offset_fast_rz;
3059 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +00003060 case SH_ETH_REG_FAST_RCAR:
3061 reg_offset = sh_eth_offset_fast_rcar;
3062 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003063 case SH_ETH_REG_FAST_SH4:
3064 reg_offset = sh_eth_offset_fast_sh4;
3065 break;
3066 case SH_ETH_REG_FAST_SH3_SH2:
3067 reg_offset = sh_eth_offset_fast_sh3_sh2;
3068 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003069 }
3070
3071 return reg_offset;
3072}
3073
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003074static const struct net_device_ops sh_eth_netdev_ops = {
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003075 .ndo_open = sh_eth_open,
3076 .ndo_stop = sh_eth_close,
3077 .ndo_start_xmit = sh_eth_start_xmit,
3078 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00003079 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003080 .ndo_tx_timeout = sh_eth_tx_timeout,
3081 .ndo_do_ioctl = sh_eth_do_ioctl,
Niklas Söderlund78d61022017-06-12 10:39:03 +02003082 .ndo_change_mtu = sh_eth_change_mtu,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003083 .ndo_validate_addr = eth_validate_addr,
3084 .ndo_set_mac_address = eth_mac_addr,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003085};
3086
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003087static const struct net_device_ops sh_eth_netdev_ops_tsu = {
3088 .ndo_open = sh_eth_open,
3089 .ndo_stop = sh_eth_close,
3090 .ndo_start_xmit = sh_eth_start_xmit,
3091 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00003092 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003093 .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
3094 .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
3095 .ndo_tx_timeout = sh_eth_tx_timeout,
3096 .ndo_do_ioctl = sh_eth_do_ioctl,
Niklas Söderlund78d61022017-06-12 10:39:03 +02003097 .ndo_change_mtu = sh_eth_change_mtu,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003098 .ndo_validate_addr = eth_validate_addr,
3099 .ndo_set_mac_address = eth_mac_addr,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003100};
3101
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003102#ifdef CONFIG_OF
3103static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
3104{
3105 struct device_node *np = dev->of_node;
3106 struct sh_eth_plat_data *pdata;
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003107 const char *mac_addr;
3108
3109 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
3110 if (!pdata)
3111 return NULL;
3112
3113 pdata->phy_interface = of_get_phy_mode(np);
3114
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003115 mac_addr = of_get_mac_address(np);
3116 if (mac_addr)
3117 memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
3118
3119 pdata->no_ether_link =
3120 of_property_read_bool(np, "renesas,no-ether-link");
3121 pdata->ether_link_active_low =
3122 of_property_read_bool(np, "renesas,ether-link-active-low");
3123
3124 return pdata;
3125}
3126
3127static const struct of_device_id sh_eth_match_table[] = {
3128 { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
Simon Horman6c4b2f72017-10-18 09:21:27 +02003129 { .compatible = "renesas,ether-r8a7743", .data = &rcar_gen2_data },
3130 { .compatible = "renesas,ether-r8a7745", .data = &rcar_gen2_data },
3131 { .compatible = "renesas,ether-r8a7778", .data = &rcar_gen1_data },
3132 { .compatible = "renesas,ether-r8a7779", .data = &rcar_gen1_data },
3133 { .compatible = "renesas,ether-r8a7790", .data = &rcar_gen2_data },
3134 { .compatible = "renesas,ether-r8a7791", .data = &rcar_gen2_data },
3135 { .compatible = "renesas,ether-r8a7793", .data = &rcar_gen2_data },
3136 { .compatible = "renesas,ether-r8a7794", .data = &rcar_gen2_data },
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003137 { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
Simon Hormanb4804e02017-10-18 09:21:28 +02003138 { .compatible = "renesas,rcar-gen1-ether", .data = &rcar_gen1_data },
3139 { .compatible = "renesas,rcar-gen2-ether", .data = &rcar_gen2_data },
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003140 { }
3141};
3142MODULE_DEVICE_TABLE(of, sh_eth_match_table);
3143#else
3144static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
3145{
3146 return NULL;
3147}
3148#endif
3149
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003150static int sh_eth_drv_probe(struct platform_device *pdev)
3151{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003152 struct resource *res;
Jingoo Han0b76b862013-08-30 14:00:11 +09003153 struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003154 const struct platform_device_id *id = platform_get_device_id(pdev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03003155 struct sh_eth_private *mdp;
3156 struct net_device *ndev;
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003157 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003158
3159 /* get base addr */
3160 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003161
3162 ndev = alloc_etherdev(sizeof(struct sh_eth_private));
Laurent Pinchartf738a132014-03-20 15:00:35 +01003163 if (!ndev)
3164 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003165
Ben Dooksb5893a02014-03-21 12:09:14 +01003166 pm_runtime_enable(&pdev->dev);
3167 pm_runtime_get_sync(&pdev->dev);
3168
roel kluincc3c0802008-09-10 19:22:44 +02003169 ret = platform_get_irq(pdev, 0);
Sergei Shtylyov7a468ac2015-08-28 16:56:01 +03003170 if (ret < 0)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003171 goto out_release;
roel kluincc3c0802008-09-10 19:22:44 +02003172 ndev->irq = ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003173
3174 SET_NETDEV_DEV(ndev, &pdev->dev);
3175
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003176 mdp = netdev_priv(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00003177 mdp->num_tx_ring = TX_RING_SIZE;
3178 mdp->num_rx_ring = RX_RING_SIZE;
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003179 mdp->addr = devm_ioremap_resource(&pdev->dev, res);
3180 if (IS_ERR(mdp->addr)) {
3181 ret = PTR_ERR(mdp->addr);
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00003182 goto out_release;
3183 }
3184
Varka Bhadramc9608042014-10-24 07:42:09 +05303185 ndev->base_addr = res->start;
3186
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003187 spin_lock_init(&mdp->lock);
Magnus Dammbcd51492009-10-09 00:20:04 +00003188 mdp->pdev = pdev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003189
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003190 if (pdev->dev.of_node)
3191 pd = sh_eth_parse_dt(&pdev->dev);
Sergei Shtylyov3b4c5cb2013-10-30 23:30:19 +03003192 if (!pd) {
3193 dev_err(&pdev->dev, "no platform data\n");
3194 ret = -EINVAL;
3195 goto out_release;
3196 }
3197
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003198 /* get PHY ID */
Yoshinori Sato71557a32008-08-06 19:49:00 -04003199 mdp->phy_id = pd->phy;
Yoshihiro Shimodae47c9052011-03-07 21:59:45 +00003200 mdp->phy_interface = pd->phy_interface;
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00003201 mdp->no_ether_link = pd->no_ether_link;
3202 mdp->ether_link_active_low = pd->ether_link_active_low;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003203
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003204 /* set cpu data */
Wolfram Sang42a67c92016-03-01 17:37:59 +01003205 if (id)
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003206 mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
Wolfram Sang42a67c92016-03-01 17:37:59 +01003207 else
3208 mdp->cd = (struct sh_eth_cpu_data *)of_device_get_match_data(&pdev->dev);
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003209
Sergei Shtylyova3153d82013-08-18 03:11:28 +04003210 mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
Sergei Shtylyov264be2f2014-03-15 03:11:24 +03003211 if (!mdp->reg_offset) {
3212 dev_err(&pdev->dev, "Unknown register type (%d)\n",
3213 mdp->cd->register_type);
3214 ret = -EINVAL;
3215 goto out_release;
3216 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003217 sh_eth_set_default_cpu_data(mdp->cd);
3218
Niklas Söderlund78d61022017-06-12 10:39:03 +02003219 /* User's manual states max MTU should be 2048 but due to the
3220 * alignment calculations in sh_eth_ring_init() the practical
3221 * MTU is a bit less. Maybe this can be optimized some more.
3222 */
3223 ndev->max_mtu = 2000 - (ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN);
3224 ndev->min_mtu = ETH_MIN_MTU;
3225
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003226 /* set function */
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003227 if (mdp->cd->tsu)
3228 ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
3229 else
3230 ndev->netdev_ops = &sh_eth_netdev_ops;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003231 ndev->ethtool_ops = &sh_eth_ethtool_ops;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003232 ndev->watchdog_timeo = TX_TIMEOUT;
3233
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00003234 /* debug message level */
3235 mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003236
3237 /* read and set MAC address */
Magnus Damm748031f2009-10-09 00:17:14 +00003238 read_mac_address(ndev, pd->mac_addr);
Sergei Shtylyovff6e7222013-04-29 09:49:42 +00003239 if (!is_valid_ether_addr(ndev->dev_addr)) {
3240 dev_warn(&pdev->dev,
3241 "no valid MAC address supplied, using a random one.\n");
3242 eth_hw_addr_random(ndev);
3243 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003244
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003245 if (mdp->cd->tsu) {
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003246 int port = pdev->id < 0 ? 0 : pdev->id % 2;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003247 struct resource *rtsu;
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003248
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003249 rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003250 if (!rtsu) {
3251 dev_err(&pdev->dev, "no TSU resource\n");
3252 ret = -ENODEV;
3253 goto out_release;
3254 }
3255 /* We can only request the TSU region for the first port
3256 * of the two sharing this TSU for the probe to succeed...
3257 */
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003258 if (port == 0 &&
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003259 !devm_request_mem_region(&pdev->dev, rtsu->start,
3260 resource_size(rtsu),
3261 dev_name(&pdev->dev))) {
3262 dev_err(&pdev->dev, "can't request TSU resource.\n");
3263 ret = -EBUSY;
3264 goto out_release;
3265 }
Sergei Shtylyov3e14c962018-01-14 20:47:43 +03003266 /* ioremap the TSU registers */
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003267 mdp->tsu_addr = devm_ioremap(&pdev->dev, rtsu->start,
3268 resource_size(rtsu));
3269 if (!mdp->tsu_addr) {
3270 dev_err(&pdev->dev, "TSU region ioremap() failed.\n");
3271 ret = -ENOMEM;
Sergei Shtylyovfc0c0902013-03-19 13:41:32 +00003272 goto out_release;
3273 }
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003274 mdp->port = port;
Patrick McHardyf6469682013-04-19 02:04:27 +00003275 ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003276
Sergei Shtylyov3e14c962018-01-14 20:47:43 +03003277 /* Need to init only the first port of the two sharing a TSU */
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003278 if (port == 0) {
Sergei Shtylyov3e14c962018-01-14 20:47:43 +03003279 if (mdp->cd->chip_reset)
3280 mdp->cd->chip_reset(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003281
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00003282 /* TSU init (Init only)*/
3283 sh_eth_tsu_init(mdp);
3284 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003285 }
3286
Hisashi Nakamura966d6db2014-11-13 15:54:05 +09003287 if (mdp->cd->rmiimode)
3288 sh_eth_write(ndev, 0x1, RMIIMODE);
3289
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003290 /* MDIO bus init */
3291 ret = sh_mdio_init(mdp, pd);
3292 if (ret) {
Geert Uytterhoevenb7ce5202017-05-18 15:01:35 +02003293 if (ret != -EPROBE_DEFER)
3294 dev_err(&pdev->dev, "MDIO init failed: %d\n", ret);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003295 goto out_release;
3296 }
3297
Sergei Shtylyov37191092013-06-19 23:30:23 +04003298 netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
3299
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003300 /* network device register */
3301 ret = register_netdev(ndev);
3302 if (ret)
Sergei Shtylyov37191092013-06-19 23:30:23 +04003303 goto out_napi_del;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003304
Geert Uytterhoevenb4580c92018-02-12 14:42:36 +01003305 if (mdp->cd->magic)
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003306 device_set_wakeup_capable(&pdev->dev, 1);
3307
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003308 /* print device information */
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +03003309 netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
3310 (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003311
Ben Dooksb5893a02014-03-21 12:09:14 +01003312 pm_runtime_put(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003313 platform_set_drvdata(pdev, ndev);
3314
3315 return ret;
3316
Sergei Shtylyov37191092013-06-19 23:30:23 +04003317out_napi_del:
3318 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003319 sh_mdio_release(mdp);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003320
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003321out_release:
3322 /* net_dev free */
Sergei Shtylyov4282fc42017-12-31 21:41:36 +03003323 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003324
Ben Dooksb5893a02014-03-21 12:09:14 +01003325 pm_runtime_put(&pdev->dev);
3326 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003327 return ret;
3328}
3329
3330static int sh_eth_drv_remove(struct platform_device *pdev)
3331{
3332 struct net_device *ndev = platform_get_drvdata(pdev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003333 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003334
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003335 unregister_netdev(ndev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003336 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003337 sh_mdio_release(mdp);
Magnus Dammbcd51492009-10-09 00:20:04 +00003338 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003339 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003340
3341 return 0;
3342}
3343
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003344#ifdef CONFIG_PM
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003345#ifdef CONFIG_PM_SLEEP
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003346static int sh_eth_wol_setup(struct net_device *ndev)
3347{
3348 struct sh_eth_private *mdp = netdev_priv(ndev);
3349
3350 /* Only allow ECI interrupts */
3351 synchronize_irq(ndev->irq);
3352 napi_disable(&mdp->napi);
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03003353 sh_eth_write(ndev, EESIPR_ECIIP, EESIPR);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003354
3355 /* Enable MagicPacket */
Niklas Söderlund5e2ed132017-02-01 15:41:54 +01003356 sh_eth_modify(ndev, ECMR, ECMR_MPDE, ECMR_MPDE);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003357
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003358 return enable_irq_wake(ndev->irq);
3359}
3360
3361static int sh_eth_wol_restore(struct net_device *ndev)
3362{
3363 struct sh_eth_private *mdp = netdev_priv(ndev);
3364 int ret;
3365
3366 napi_enable(&mdp->napi);
3367
3368 /* Disable MagicPacket */
3369 sh_eth_modify(ndev, ECMR, ECMR_MPDE, 0);
3370
3371 /* The device needs to be reset to restore MagicPacket logic
3372 * for next wakeup. If we close and open the device it will
3373 * both be reset and all registers restored. This is what
3374 * happens during suspend and resume without WoL enabled.
3375 */
3376 ret = sh_eth_close(ndev);
3377 if (ret < 0)
3378 return ret;
3379 ret = sh_eth_open(ndev);
3380 if (ret < 0)
3381 return ret;
3382
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003383 return disable_irq_wake(ndev->irq);
3384}
3385
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003386static int sh_eth_suspend(struct device *dev)
3387{
3388 struct net_device *ndev = dev_get_drvdata(dev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003389 struct sh_eth_private *mdp = netdev_priv(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003390 int ret = 0;
3391
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003392 if (!netif_running(ndev))
3393 return 0;
3394
3395 netif_device_detach(ndev);
3396
3397 if (mdp->wol_enabled)
3398 ret = sh_eth_wol_setup(ndev);
3399 else
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003400 ret = sh_eth_close(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003401
3402 return ret;
3403}
3404
3405static int sh_eth_resume(struct device *dev)
3406{
3407 struct net_device *ndev = dev_get_drvdata(dev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003408 struct sh_eth_private *mdp = netdev_priv(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003409 int ret = 0;
3410
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003411 if (!netif_running(ndev))
3412 return 0;
3413
3414 if (mdp->wol_enabled)
3415 ret = sh_eth_wol_restore(ndev);
3416 else
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003417 ret = sh_eth_open(ndev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003418
3419 if (ret < 0)
3420 return ret;
3421
3422 netif_device_attach(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003423
3424 return ret;
3425}
3426#endif
3427
Magnus Dammbcd51492009-10-09 00:20:04 +00003428static int sh_eth_runtime_nop(struct device *dev)
3429{
Sergei Shtylyov128296f2014-01-03 15:52:22 +03003430 /* Runtime PM callback shared between ->runtime_suspend()
Magnus Dammbcd51492009-10-09 00:20:04 +00003431 * and ->runtime_resume(). Simply returns success.
3432 *
3433 * This driver re-initializes all registers after
3434 * pm_runtime_get_sync() anyway so there is no need
3435 * to save and restore registers here.
3436 */
3437 return 0;
3438}
3439
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003440static const struct dev_pm_ops sh_eth_dev_pm_ops = {
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003441 SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
Mikhail Ulyanove7d7e892015-01-22 01:18:44 +03003442 SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
Magnus Dammbcd51492009-10-09 00:20:04 +00003443};
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003444#define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
3445#else
3446#define SH_ETH_PM_OPS NULL
3447#endif
Magnus Dammbcd51492009-10-09 00:20:04 +00003448
Arvind Yadavef00df82017-08-13 16:42:42 +05303449static const struct platform_device_id sh_eth_id_table[] = {
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +00003450 { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +00003451 { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +00003452 { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003453 { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
Sergei Shtylyov24549e22013-06-07 13:59:21 +00003454 { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
3455 { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003456 { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003457 { }
3458};
3459MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
3460
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003461static struct platform_driver sh_eth_driver = {
3462 .probe = sh_eth_drv_probe,
3463 .remove = sh_eth_drv_remove,
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003464 .id_table = sh_eth_id_table,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003465 .driver = {
3466 .name = CARDNAME,
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003467 .pm = SH_ETH_PM_OPS,
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003468 .of_match_table = of_match_ptr(sh_eth_match_table),
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003469 },
3470};
3471
Axel Lindb62f682011-11-27 16:44:17 +00003472module_platform_driver(sh_eth_driver);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003473
3474MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
3475MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
3476MODULE_LICENSE("GPL v2");