blob: f1cd354b8f1c3f6bca8264d2b891de4d748e7d01 [file] [log] [blame]
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001/* SuperH Ethernet device driver
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002 *
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03003 * Copyright (C) 2014 Renesas Electronics Corporation
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +00004 * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
Sergei Shtylyovb356e972014-02-18 03:12:43 +03005 * Copyright (C) 2008-2014 Renesas Solutions Corp.
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03006 * Copyright (C) 2013-2017 Cogent Embedded, Inc.
Ben Dooks702eca02014-03-12 17:47:40 +00007 * Copyright (C) 2014 Codethink Limited
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07008 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms and conditions of the GNU General Public License,
11 * version 2, as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 */
21
Yoshihiro Shimoda06540112011-09-29 17:16:57 +000022#include <linux/module.h>
23#include <linux/kernel.h>
24#include <linux/spinlock.h>
David S. Miller823dcd22011-08-20 10:39:12 -070025#include <linux/interrupt.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070026#include <linux/dma-mapping.h>
27#include <linux/etherdevice.h>
28#include <linux/delay.h>
29#include <linux/platform_device.h>
30#include <linux/mdio-bitbang.h>
31#include <linux/netdevice.h>
Sergei Shtylyovb356e972014-02-18 03:12:43 +030032#include <linux/of.h>
33#include <linux/of_device.h>
34#include <linux/of_irq.h>
35#include <linux/of_net.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070036#include <linux/phy.h>
37#include <linux/cache.h>
38#include <linux/io.h>
Magnus Dammbcd51492009-10-09 00:20:04 +000039#include <linux/pm_runtime.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000041#include <linux/ethtool.h>
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +000042#include <linux/if_vlan.h>
Yoshihiro Shimodad4fa0e32011-09-27 21:49:12 +000043#include <linux/sh_eth.h>
Ben Dooks702eca02014-03-12 17:47:40 +000044#include <linux/of_mdio.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070045
46#include "sh_eth.h"
47
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000048#define SH_ETH_DEF_MSG_ENABLE \
49 (NETIF_MSG_LINK | \
50 NETIF_MSG_TIMER | \
51 NETIF_MSG_RX_ERR| \
52 NETIF_MSG_TX_ERR)
53
Sergei Shtylyov2274d372015-12-13 01:44:50 +030054#define SH_ETH_OFFSET_INVALID ((u16)~0)
55
Ben Hutchings33657112015-02-26 20:34:14 +000056#define SH_ETH_OFFSET_DEFAULTS \
57 [0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID
58
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000059static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +000060 SH_ETH_OFFSET_DEFAULTS,
61
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000062 [EDSR] = 0x0000,
63 [EDMR] = 0x0400,
64 [EDTRR] = 0x0408,
65 [EDRRR] = 0x0410,
66 [EESR] = 0x0428,
67 [EESIPR] = 0x0430,
68 [TDLAR] = 0x0010,
69 [TDFAR] = 0x0014,
70 [TDFXR] = 0x0018,
71 [TDFFR] = 0x001c,
72 [RDLAR] = 0x0030,
73 [RDFAR] = 0x0034,
74 [RDFXR] = 0x0038,
75 [RDFFR] = 0x003c,
76 [TRSCER] = 0x0438,
77 [RMFCR] = 0x0440,
78 [TFTR] = 0x0448,
79 [FDR] = 0x0450,
80 [RMCR] = 0x0458,
81 [RPADIR] = 0x0460,
82 [FCFTR] = 0x0468,
83 [CSMR] = 0x04E4,
84
85 [ECMR] = 0x0500,
86 [ECSR] = 0x0510,
87 [ECSIPR] = 0x0518,
88 [PIR] = 0x0520,
89 [PSR] = 0x0528,
90 [PIPR] = 0x052c,
91 [RFLR] = 0x0508,
92 [APR] = 0x0554,
93 [MPR] = 0x0558,
94 [PFTCR] = 0x055c,
95 [PFRCR] = 0x0560,
96 [TPAUSER] = 0x0564,
97 [GECMR] = 0x05b0,
98 [BCULR] = 0x05b4,
99 [MAHR] = 0x05c0,
100 [MALR] = 0x05c8,
101 [TROCR] = 0x0700,
102 [CDCR] = 0x0708,
103 [LCCR] = 0x0710,
104 [CEFCR] = 0x0740,
105 [FRECR] = 0x0748,
106 [TSFRCR] = 0x0750,
107 [TLFRCR] = 0x0758,
108 [RFCR] = 0x0760,
109 [CERCR] = 0x0768,
110 [CEECR] = 0x0770,
111 [MAFCR] = 0x0778,
112 [RMII_MII] = 0x0790,
113
114 [ARSTR] = 0x0000,
115 [TSU_CTRST] = 0x0004,
116 [TSU_FWEN0] = 0x0010,
117 [TSU_FWEN1] = 0x0014,
118 [TSU_FCM] = 0x0018,
119 [TSU_BSYSL0] = 0x0020,
120 [TSU_BSYSL1] = 0x0024,
121 [TSU_PRISL0] = 0x0028,
122 [TSU_PRISL1] = 0x002c,
123 [TSU_FWSL0] = 0x0030,
124 [TSU_FWSL1] = 0x0034,
125 [TSU_FWSLC] = 0x0038,
Sergei Shtylyov4869a142018-02-24 20:28:16 +0300126 [TSU_QTAGM0] = 0x0040,
127 [TSU_QTAGM1] = 0x0044,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000128 [TSU_FWSR] = 0x0050,
129 [TSU_FWINMK] = 0x0054,
130 [TSU_ADQT0] = 0x0048,
131 [TSU_ADQT1] = 0x004c,
132 [TSU_VTAG0] = 0x0058,
133 [TSU_VTAG1] = 0x005c,
134 [TSU_ADSBSY] = 0x0060,
135 [TSU_TEN] = 0x0064,
136 [TSU_POST1] = 0x0070,
137 [TSU_POST2] = 0x0074,
138 [TSU_POST3] = 0x0078,
139 [TSU_POST4] = 0x007c,
140 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000141
142 [TXNLCR0] = 0x0080,
143 [TXALCR0] = 0x0084,
144 [RXNLCR0] = 0x0088,
145 [RXALCR0] = 0x008c,
146 [FWNLCR0] = 0x0090,
147 [FWALCR0] = 0x0094,
148 [TXNLCR1] = 0x00a0,
Sergei Shtylyov50f3d742018-01-07 00:26:47 +0300149 [TXALCR1] = 0x00a4,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000150 [RXNLCR1] = 0x00a8,
151 [RXALCR1] = 0x00ac,
152 [FWNLCR1] = 0x00b0,
153 [FWALCR1] = 0x00b4,
154};
155
Simon Hormandb893472014-01-17 09:22:28 +0900156static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000157 SH_ETH_OFFSET_DEFAULTS,
158
Simon Hormandb893472014-01-17 09:22:28 +0900159 [EDSR] = 0x0000,
160 [EDMR] = 0x0400,
161 [EDTRR] = 0x0408,
162 [EDRRR] = 0x0410,
163 [EESR] = 0x0428,
164 [EESIPR] = 0x0430,
165 [TDLAR] = 0x0010,
166 [TDFAR] = 0x0014,
167 [TDFXR] = 0x0018,
168 [TDFFR] = 0x001c,
169 [RDLAR] = 0x0030,
170 [RDFAR] = 0x0034,
171 [RDFXR] = 0x0038,
172 [RDFFR] = 0x003c,
173 [TRSCER] = 0x0438,
174 [RMFCR] = 0x0440,
175 [TFTR] = 0x0448,
176 [FDR] = 0x0450,
177 [RMCR] = 0x0458,
178 [RPADIR] = 0x0460,
179 [FCFTR] = 0x0468,
180 [CSMR] = 0x04E4,
181
182 [ECMR] = 0x0500,
183 [RFLR] = 0x0508,
184 [ECSR] = 0x0510,
185 [ECSIPR] = 0x0518,
186 [PIR] = 0x0520,
187 [APR] = 0x0554,
188 [MPR] = 0x0558,
189 [PFTCR] = 0x055c,
190 [PFRCR] = 0x0560,
191 [TPAUSER] = 0x0564,
192 [MAHR] = 0x05c0,
193 [MALR] = 0x05c8,
194 [CEFCR] = 0x0740,
195 [FRECR] = 0x0748,
196 [TSFRCR] = 0x0750,
197 [TLFRCR] = 0x0758,
198 [RFCR] = 0x0760,
199 [MAFCR] = 0x0778,
200
201 [ARSTR] = 0x0000,
202 [TSU_CTRST] = 0x0004,
Chris Brandte1487882016-09-07 14:57:09 -0400203 [TSU_FWSLC] = 0x0038,
Simon Hormandb893472014-01-17 09:22:28 +0900204 [TSU_VTAG0] = 0x0058,
205 [TSU_ADSBSY] = 0x0060,
206 [TSU_TEN] = 0x0064,
Chris Brandte1487882016-09-07 14:57:09 -0400207 [TSU_POST1] = 0x0070,
208 [TSU_POST2] = 0x0074,
209 [TSU_POST3] = 0x0078,
210 [TSU_POST4] = 0x007c,
Simon Hormandb893472014-01-17 09:22:28 +0900211 [TSU_ADRH0] = 0x0100,
Simon Hormandb893472014-01-17 09:22:28 +0900212
213 [TXNLCR0] = 0x0080,
214 [TXALCR0] = 0x0084,
215 [RXNLCR0] = 0x0088,
216 [RXALCR0] = 0x008C,
217};
218
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000219static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000220 SH_ETH_OFFSET_DEFAULTS,
221
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000222 [ECMR] = 0x0300,
223 [RFLR] = 0x0308,
224 [ECSR] = 0x0310,
225 [ECSIPR] = 0x0318,
226 [PIR] = 0x0320,
227 [PSR] = 0x0328,
228 [RDMLR] = 0x0340,
229 [IPGR] = 0x0350,
230 [APR] = 0x0354,
231 [MPR] = 0x0358,
232 [RFCF] = 0x0360,
233 [TPAUSER] = 0x0364,
234 [TPAUSECR] = 0x0368,
235 [MAHR] = 0x03c0,
236 [MALR] = 0x03c8,
237 [TROCR] = 0x03d0,
238 [CDCR] = 0x03d4,
239 [LCCR] = 0x03d8,
240 [CNDCR] = 0x03dc,
241 [CEFCR] = 0x03e4,
242 [FRECR] = 0x03e8,
243 [TSFRCR] = 0x03ec,
244 [TLFRCR] = 0x03f0,
245 [RFCR] = 0x03f4,
246 [MAFCR] = 0x03f8,
247
248 [EDMR] = 0x0200,
249 [EDTRR] = 0x0208,
250 [EDRRR] = 0x0210,
251 [TDLAR] = 0x0218,
252 [RDLAR] = 0x0220,
253 [EESR] = 0x0228,
254 [EESIPR] = 0x0230,
255 [TRSCER] = 0x0238,
256 [RMFCR] = 0x0240,
257 [TFTR] = 0x0248,
258 [FDR] = 0x0250,
259 [RMCR] = 0x0258,
260 [TFUCR] = 0x0264,
261 [RFOCR] = 0x0268,
Simon Horman55754f12013-07-23 10:18:04 +0900262 [RMIIMODE] = 0x026c,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000263 [FCFTR] = 0x0270,
264 [TRIMD] = 0x027c,
265};
266
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000267static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000268 SH_ETH_OFFSET_DEFAULTS,
269
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000270 [ECMR] = 0x0100,
271 [RFLR] = 0x0108,
272 [ECSR] = 0x0110,
273 [ECSIPR] = 0x0118,
274 [PIR] = 0x0120,
275 [PSR] = 0x0128,
276 [RDMLR] = 0x0140,
277 [IPGR] = 0x0150,
278 [APR] = 0x0154,
279 [MPR] = 0x0158,
280 [TPAUSER] = 0x0164,
281 [RFCF] = 0x0160,
282 [TPAUSECR] = 0x0168,
283 [BCFRR] = 0x016c,
284 [MAHR] = 0x01c0,
285 [MALR] = 0x01c8,
286 [TROCR] = 0x01d0,
287 [CDCR] = 0x01d4,
288 [LCCR] = 0x01d8,
289 [CNDCR] = 0x01dc,
290 [CEFCR] = 0x01e4,
291 [FRECR] = 0x01e8,
292 [TSFRCR] = 0x01ec,
293 [TLFRCR] = 0x01f0,
294 [RFCR] = 0x01f4,
295 [MAFCR] = 0x01f8,
296 [RTRATE] = 0x01fc,
297
298 [EDMR] = 0x0000,
299 [EDTRR] = 0x0008,
300 [EDRRR] = 0x0010,
301 [TDLAR] = 0x0018,
302 [RDLAR] = 0x0020,
303 [EESR] = 0x0028,
304 [EESIPR] = 0x0030,
305 [TRSCER] = 0x0038,
306 [RMFCR] = 0x0040,
307 [TFTR] = 0x0048,
308 [FDR] = 0x0050,
309 [RMCR] = 0x0058,
310 [TFUCR] = 0x0064,
311 [RFOCR] = 0x0068,
312 [FCFTR] = 0x0070,
313 [RPADIR] = 0x0078,
314 [TRIMD] = 0x007c,
315 [RBWAR] = 0x00c8,
316 [RDFAR] = 0x00cc,
317 [TBRAR] = 0x00d4,
318 [TDFAR] = 0x00d8,
319};
320
321static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000322 SH_ETH_OFFSET_DEFAULTS,
323
Sergei Shtylyovd8b04262014-06-03 23:42:26 +0400324 [EDMR] = 0x0000,
325 [EDTRR] = 0x0004,
326 [EDRRR] = 0x0008,
327 [TDLAR] = 0x000c,
328 [RDLAR] = 0x0010,
329 [EESR] = 0x0014,
330 [EESIPR] = 0x0018,
331 [TRSCER] = 0x001c,
332 [RMFCR] = 0x0020,
333 [TFTR] = 0x0024,
334 [FDR] = 0x0028,
335 [RMCR] = 0x002c,
336 [EDOCR] = 0x0030,
337 [FCFTR] = 0x0034,
338 [RPADIR] = 0x0038,
339 [TRIMD] = 0x003c,
340 [RBWAR] = 0x0040,
341 [RDFAR] = 0x0044,
342 [TBRAR] = 0x004c,
343 [TDFAR] = 0x0050,
344
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000345 [ECMR] = 0x0160,
346 [ECSR] = 0x0164,
347 [ECSIPR] = 0x0168,
348 [PIR] = 0x016c,
349 [MAHR] = 0x0170,
350 [MALR] = 0x0174,
351 [RFLR] = 0x0178,
352 [PSR] = 0x017c,
353 [TROCR] = 0x0180,
354 [CDCR] = 0x0184,
355 [LCCR] = 0x0188,
356 [CNDCR] = 0x018c,
357 [CEFCR] = 0x0194,
358 [FRECR] = 0x0198,
359 [TSFRCR] = 0x019c,
360 [TLFRCR] = 0x01a0,
361 [RFCR] = 0x01a4,
362 [MAFCR] = 0x01a8,
363 [IPGR] = 0x01b4,
364 [APR] = 0x01b8,
365 [MPR] = 0x01bc,
366 [TPAUSER] = 0x01c4,
367 [BCFR] = 0x01cc,
368
369 [ARSTR] = 0x0000,
370 [TSU_CTRST] = 0x0004,
371 [TSU_FWEN0] = 0x0010,
372 [TSU_FWEN1] = 0x0014,
373 [TSU_FCM] = 0x0018,
374 [TSU_BSYSL0] = 0x0020,
375 [TSU_BSYSL1] = 0x0024,
376 [TSU_PRISL0] = 0x0028,
377 [TSU_PRISL1] = 0x002c,
378 [TSU_FWSL0] = 0x0030,
379 [TSU_FWSL1] = 0x0034,
380 [TSU_FWSLC] = 0x0038,
381 [TSU_QTAGM0] = 0x0040,
382 [TSU_QTAGM1] = 0x0044,
383 [TSU_ADQT0] = 0x0048,
384 [TSU_ADQT1] = 0x004c,
385 [TSU_FWSR] = 0x0050,
386 [TSU_FWINMK] = 0x0054,
387 [TSU_ADSBSY] = 0x0060,
388 [TSU_TEN] = 0x0064,
389 [TSU_POST1] = 0x0070,
390 [TSU_POST2] = 0x0074,
391 [TSU_POST3] = 0x0078,
392 [TSU_POST4] = 0x007c,
393
394 [TXNLCR0] = 0x0080,
395 [TXALCR0] = 0x0084,
396 [RXNLCR0] = 0x0088,
397 [RXALCR0] = 0x008c,
398 [FWNLCR0] = 0x0090,
399 [FWALCR0] = 0x0094,
400 [TXNLCR1] = 0x00a0,
Sergei Shtylyov50f3d742018-01-07 00:26:47 +0300401 [TXALCR1] = 0x00a4,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000402 [RXNLCR1] = 0x00a8,
403 [RXALCR1] = 0x00ac,
404 [FWNLCR1] = 0x00b0,
405 [FWALCR1] = 0x00b4,
406
407 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000408};
409
Ben Hutchings740c7f32015-01-27 00:49:32 +0000410static void sh_eth_rcv_snd_disable(struct net_device *ndev);
411static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
412
Sergei Shtylyov2274d372015-12-13 01:44:50 +0300413static void sh_eth_write(struct net_device *ndev, u32 data, int enum_index)
414{
415 struct sh_eth_private *mdp = netdev_priv(ndev);
416 u16 offset = mdp->reg_offset[enum_index];
417
418 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
419 return;
420
421 iowrite32(data, mdp->addr + offset);
422}
423
424static u32 sh_eth_read(struct net_device *ndev, int enum_index)
425{
426 struct sh_eth_private *mdp = netdev_priv(ndev);
427 u16 offset = mdp->reg_offset[enum_index];
428
429 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
430 return ~0U;
431
432 return ioread32(mdp->addr + offset);
433}
434
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300435static void sh_eth_modify(struct net_device *ndev, int enum_index, u32 clear,
436 u32 set)
437{
438 sh_eth_write(ndev, (sh_eth_read(ndev, enum_index) & ~clear) | set,
439 enum_index);
440}
441
Sergei Shtylyov55ea8742018-02-27 14:58:16 +0300442static void sh_eth_tsu_write(struct sh_eth_private *mdp, u32 data,
443 int enum_index)
444{
445 iowrite32(data, mdp->tsu_addr + mdp->reg_offset[enum_index]);
446}
447
448static u32 sh_eth_tsu_read(struct sh_eth_private *mdp, int enum_index)
449{
450 return ioread32(mdp->tsu_addr + mdp->reg_offset[enum_index]);
451}
452
Simon Horman504c8ca2014-01-17 09:22:27 +0900453static bool sh_eth_is_gether(struct sh_eth_private *mdp)
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000454{
Simon Horman504c8ca2014-01-17 09:22:27 +0900455 return mdp->reg_offset == sh_eth_offset_gigabit;
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000456}
457
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400458static void sh_eth_select_mii(struct net_device *ndev)
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000459{
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000460 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +0300461 u32 value;
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000462
463 switch (mdp->phy_interface) {
464 case PHY_INTERFACE_MODE_GMII:
465 value = 0x2;
466 break;
467 case PHY_INTERFACE_MODE_MII:
468 value = 0x1;
469 break;
470 case PHY_INTERFACE_MODE_RMII:
471 value = 0x0;
472 break;
473 default:
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +0300474 netdev_warn(ndev,
475 "PHY interface mode was not setup. Set to MII.\n");
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000476 value = 0x1;
477 break;
478 }
479
480 sh_eth_write(ndev, value, RMII_MII);
481}
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000482
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400483static void sh_eth_set_duplex(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000484{
485 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000486
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300487 sh_eth_modify(ndev, ECMR, ECMR_DM, mdp->duplex ? ECMR_DM : 0);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000488}
489
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100490static void sh_eth_chip_reset(struct net_device *ndev)
491{
492 struct sh_eth_private *mdp = netdev_priv(ndev);
493
494 /* reset device */
Sergei Shtylyovec65cfc2016-04-24 23:46:15 +0300495 sh_eth_tsu_write(mdp, ARSTR_ARST, ARSTR);
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100496 mdelay(1);
497}
498
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300499static int sh_eth_soft_reset(struct net_device *ndev)
500{
501 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, EDMR_SRST_ETHER);
502 mdelay(3);
503 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, 0);
504
505 return 0;
506}
507
508static int sh_eth_check_soft_reset(struct net_device *ndev)
509{
510 int cnt;
511
512 for (cnt = 100; cnt > 0; cnt--) {
513 if (!(sh_eth_read(ndev, EDMR) & EDMR_SRST_GETHER))
514 return 0;
515 mdelay(1);
516 }
517
518 netdev_err(ndev, "Device reset failed\n");
519 return -ETIMEDOUT;
520}
521
522static int sh_eth_soft_reset_gether(struct net_device *ndev)
523{
524 struct sh_eth_private *mdp = netdev_priv(ndev);
525 int ret;
526
527 sh_eth_write(ndev, EDSR_ENALL, EDSR);
528 sh_eth_modify(ndev, EDMR, EDMR_SRST_GETHER, EDMR_SRST_GETHER);
529
530 ret = sh_eth_check_soft_reset(ndev);
531 if (ret)
532 return ret;
533
534 /* Table Init */
535 sh_eth_write(ndev, 0, TDLAR);
536 sh_eth_write(ndev, 0, TDFAR);
537 sh_eth_write(ndev, 0, TDFXR);
538 sh_eth_write(ndev, 0, TDFFR);
539 sh_eth_write(ndev, 0, RDLAR);
540 sh_eth_write(ndev, 0, RDFAR);
541 sh_eth_write(ndev, 0, RDFXR);
542 sh_eth_write(ndev, 0, RDFFR);
543
544 /* Reset HW CRC register */
545 if (mdp->cd->hw_checksum)
546 sh_eth_write(ndev, 0, CSMR);
547
548 /* Select MII mode */
549 if (mdp->cd->select_mii)
550 sh_eth_select_mii(ndev);
551
552 return ret;
553}
554
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100555static void sh_eth_set_rate_gether(struct net_device *ndev)
556{
557 struct sh_eth_private *mdp = netdev_priv(ndev);
558
559 switch (mdp->speed) {
560 case 10: /* 10BASE */
561 sh_eth_write(ndev, GECMR_10, GECMR);
562 break;
563 case 100:/* 100BASE */
564 sh_eth_write(ndev, GECMR_100, GECMR);
565 break;
566 case 1000: /* 1000BASE */
567 sh_eth_write(ndev, GECMR_1000, GECMR);
568 break;
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100569 }
570}
571
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100572#ifdef CONFIG_OF
573/* R7S72100 */
574static struct sh_eth_cpu_data r7s72100_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300575 .soft_reset = sh_eth_soft_reset_gether,
576
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100577 .chip_reset = sh_eth_chip_reset,
578 .set_duplex = sh_eth_set_duplex,
579
580 .register_type = SH_ETH_REG_FAST_RZ,
581
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300582 .edtrr_trns = EDTRR_TRNS_GETHER,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100583 .ecsr_value = ECSR_ICD,
584 .ecsipr_value = ECSIPR_ICDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300585 .eesipr_value = EESIPR_TWB1IP | EESIPR_TWBIP | EESIPR_TC1IP |
586 EESIPR_TABTIP | EESIPR_RABTIP | EESIPR_RFCOFIP |
587 EESIPR_ECIIP |
588 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
589 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
590 EESIPR_RMAFIP | EESIPR_RRFIP |
591 EESIPR_RTLFIP | EESIPR_RTSFIP |
592 EESIPR_PREIP | EESIPR_CERFIP,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100593
594 .tx_check = EESR_TC1 | EESR_FTC,
595 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
596 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300597 EESR_TDE,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100598 .fdr_value = 0x0000070f,
599
600 .no_psr = 1,
601 .apr = 1,
602 .mpr = 1,
603 .tpauser = 1,
604 .hw_swap = 1,
605 .rpadir = 1,
606 .rpadir_value = 2 << 16,
607 .no_trimd = 1,
608 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +0300609 .xdfar_rw = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300610 .hw_checksum = 1,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100611 .tsu = 1,
Sergei Shtylyovce9134d2018-03-24 23:11:19 +0300612 .no_tx_cntrs = 1,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100613};
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100614
615static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
616{
Sergei Shtylyovc66b2582016-05-07 14:09:01 -0700617 sh_eth_chip_reset(ndev);
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100618
619 sh_eth_select_mii(ndev);
620}
621
622/* R8A7740 */
623static struct sh_eth_cpu_data r8a7740_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300624 .soft_reset = sh_eth_soft_reset_gether,
625
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100626 .chip_reset = sh_eth_chip_reset_r8a7740,
627 .set_duplex = sh_eth_set_duplex,
628 .set_rate = sh_eth_set_rate_gether,
629
630 .register_type = SH_ETH_REG_GIGABIT,
631
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300632 .edtrr_trns = EDTRR_TRNS_GETHER,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100633 .ecsr_value = ECSR_ICD | ECSR_MPD,
634 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300635 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
636 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
637 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
638 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
639 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
640 EESIPR_CEEFIP | EESIPR_CELFIP |
641 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
642 EESIPR_PREIP | EESIPR_CERFIP,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100643
644 .tx_check = EESR_TC1 | EESR_FTC,
645 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
646 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300647 EESR_TDE,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100648 .fdr_value = 0x0000070f,
649
650 .apr = 1,
651 .mpr = 1,
652 .tpauser = 1,
653 .bculr = 1,
654 .hw_swap = 1,
655 .rpadir = 1,
656 .rpadir_value = 2 << 16,
657 .no_trimd = 1,
658 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +0300659 .xdfar_rw = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300660 .hw_checksum = 1,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100661 .tsu = 1,
662 .select_mii = 1,
Niklas Söderlund33017e22017-01-09 16:34:07 +0100663 .magic = 1,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100664};
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100665
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000666/* There is CPU dependent code */
Simon Horman6c4b2f72017-10-18 09:21:27 +0200667static void sh_eth_set_rate_rcar(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000668{
669 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000670
671 switch (mdp->speed) {
672 case 10: /* 10BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300673 sh_eth_modify(ndev, ECMR, ECMR_ELB, 0);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000674 break;
675 case 100:/* 100BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300676 sh_eth_modify(ndev, ECMR, ECMR_ELB, ECMR_ELB);
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000677 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000678 }
679}
680
Simon Horman6c4b2f72017-10-18 09:21:27 +0200681/* R-Car Gen1 */
682static struct sh_eth_cpu_data rcar_gen1_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300683 .soft_reset = sh_eth_soft_reset,
684
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000685 .set_duplex = sh_eth_set_duplex,
Simon Horman6c4b2f72017-10-18 09:21:27 +0200686 .set_rate = sh_eth_set_rate_rcar,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000687
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400688 .register_type = SH_ETH_REG_FAST_RCAR,
689
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300690 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000691 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
692 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300693 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
694 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
695 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
696 EESIPR_RMAFIP | EESIPR_RRFIP |
697 EESIPR_RTLFIP | EESIPR_RTSFIP |
698 EESIPR_PREIP | EESIPR_CERFIP,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000699
700 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400701 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300702 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900703 .fdr_value = 0x00000f0f,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000704
705 .apr = 1,
706 .mpr = 1,
707 .tpauser = 1,
708 .hw_swap = 1,
709};
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000710
Simon Horman6c4b2f72017-10-18 09:21:27 +0200711/* R-Car Gen2 and RZ/G1 */
712static struct sh_eth_cpu_data rcar_gen2_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300713 .soft_reset = sh_eth_soft_reset,
714
Simon Hormane18dbf72013-07-23 10:18:05 +0900715 .set_duplex = sh_eth_set_duplex,
Simon Horman6c4b2f72017-10-18 09:21:27 +0200716 .set_rate = sh_eth_set_rate_rcar,
Simon Hormane18dbf72013-07-23 10:18:05 +0900717
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400718 .register_type = SH_ETH_REG_FAST_RCAR,
719
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300720 .edtrr_trns = EDTRR_TRNS_ETHER,
Niklas Söderlunde410d862017-01-09 16:34:06 +0100721 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD | ECSR_MPD,
722 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP |
723 ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300724 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
725 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
726 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
727 EESIPR_RMAFIP | EESIPR_RRFIP |
728 EESIPR_RTLFIP | EESIPR_RTSFIP |
729 EESIPR_PREIP | EESIPR_CERFIP,
Simon Hormane18dbf72013-07-23 10:18:05 +0900730
731 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Laurent Pinchartba361cb2013-07-31 16:42:11 +0900732 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300733 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900734 .fdr_value = 0x00000f0f,
Simon Hormane18dbf72013-07-23 10:18:05 +0900735
Geert Uytterhoeven01fbd3f2015-01-15 11:52:19 +0100736 .trscer_err_mask = DESC_I_RINT8,
737
Simon Hormane18dbf72013-07-23 10:18:05 +0900738 .apr = 1,
739 .mpr = 1,
740 .tpauser = 1,
741 .hw_swap = 1,
742 .rmiimode = 1,
Niklas Söderlunde410d862017-01-09 16:34:06 +0100743 .magic = 1,
Simon Hormane18dbf72013-07-23 10:18:05 +0900744};
Geert Uytterhoevenc74a2242015-11-24 15:40:58 +0100745#endif /* CONFIG_OF */
Simon Hormane18dbf72013-07-23 10:18:05 +0900746
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000747static void sh_eth_set_rate_sh7724(struct net_device *ndev)
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000748{
749 struct sh_eth_private *mdp = netdev_priv(ndev);
750
751 switch (mdp->speed) {
752 case 10: /* 10BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300753 sh_eth_modify(ndev, ECMR, ECMR_RTM, 0);
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000754 break;
755 case 100:/* 100BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300756 sh_eth_modify(ndev, ECMR, ECMR_RTM, ECMR_RTM);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000757 break;
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000758 }
759}
760
761/* SH7724 */
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000762static struct sh_eth_cpu_data sh7724_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300763 .soft_reset = sh_eth_soft_reset,
764
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000765 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000766 .set_rate = sh_eth_set_rate_sh7724,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000767
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400768 .register_type = SH_ETH_REG_FAST_SH4,
769
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300770 .edtrr_trns = EDTRR_TRNS_ETHER,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000771 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
772 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300773 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
774 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
775 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
776 EESIPR_RMAFIP | EESIPR_RRFIP |
777 EESIPR_RTLFIP | EESIPR_RTSFIP |
778 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000779
780 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400781 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300782 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000783
784 .apr = 1,
785 .mpr = 1,
786 .tpauser = 1,
787 .hw_swap = 1,
Magnus Damm503914c2009-12-15 21:16:55 -0800788 .rpadir = 1,
789 .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000790};
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000791
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000792static void sh_eth_set_rate_sh7757(struct net_device *ndev)
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000793{
794 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000795
796 switch (mdp->speed) {
797 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000798 sh_eth_write(ndev, 0, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000799 break;
800 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000801 sh_eth_write(ndev, 1, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000802 break;
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000803 }
804}
805
806/* SH7757 */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000807static struct sh_eth_cpu_data sh7757_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300808 .soft_reset = sh_eth_soft_reset,
809
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000810 .set_duplex = sh_eth_set_duplex,
811 .set_rate = sh_eth_set_rate_sh7757,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000812
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400813 .register_type = SH_ETH_REG_FAST_SH4,
814
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300815 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300816 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
817 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
818 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
819 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
820 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
821 EESIPR_CEEFIP | EESIPR_CELFIP |
822 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
823 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000824
825 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400826 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300827 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000828
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000829 .irq_flags = IRQF_SHARED,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000830 .apr = 1,
831 .mpr = 1,
832 .tpauser = 1,
833 .hw_swap = 1,
834 .no_ade = 1,
Yoshihiro Shimoda2e98e792011-07-05 20:33:57 +0000835 .rpadir = 1,
836 .rpadir_value = 2 << 16,
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +0000837 .rtrate = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +0300838 .dual_port = 1,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000839};
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000840
David S. Millere403d292013-06-07 23:40:41 -0700841#define SH_GIGA_ETH_BASE 0xfee00000UL
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000842#define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
843#define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
844static void sh_eth_chip_reset_giga(struct net_device *ndev)
845{
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +0100846 u32 mahr[2], malr[2];
Sergei Shtylyov79270922016-05-08 00:08:05 +0300847 int i;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000848
849 /* save MAHR and MALR */
850 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000851 malr[i] = ioread32((void *)GIGA_MALR(i));
852 mahr[i] = ioread32((void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000853 }
854
Sergei Shtylyovc66b2582016-05-07 14:09:01 -0700855 sh_eth_chip_reset(ndev);
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000856
857 /* restore MAHR and MALR */
858 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000859 iowrite32(malr[i], (void *)GIGA_MALR(i));
860 iowrite32(mahr[i], (void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000861 }
862}
863
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000864static void sh_eth_set_rate_giga(struct net_device *ndev)
865{
866 struct sh_eth_private *mdp = netdev_priv(ndev);
867
868 switch (mdp->speed) {
869 case 10: /* 10BASE */
870 sh_eth_write(ndev, 0x00000000, GECMR);
871 break;
872 case 100:/* 100BASE */
873 sh_eth_write(ndev, 0x00000010, GECMR);
874 break;
875 case 1000: /* 1000BASE */
876 sh_eth_write(ndev, 0x00000020, GECMR);
877 break;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000878 }
879}
880
881/* SH7757(GETHERC) */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000882static struct sh_eth_cpu_data sh7757_data_giga = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300883 .soft_reset = sh_eth_soft_reset_gether,
884
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000885 .chip_reset = sh_eth_chip_reset_giga,
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000886 .set_duplex = sh_eth_set_duplex,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000887 .set_rate = sh_eth_set_rate_giga,
888
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400889 .register_type = SH_ETH_REG_GIGABIT,
890
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300891 .edtrr_trns = EDTRR_TRNS_GETHER,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000892 .ecsr_value = ECSR_ICD | ECSR_MPD,
893 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300894 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
895 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
896 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
897 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
898 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
899 EESIPR_CEEFIP | EESIPR_CELFIP |
900 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
901 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000902
903 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400904 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
905 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300906 EESR_TDE,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000907 .fdr_value = 0x0000072f,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000908
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000909 .irq_flags = IRQF_SHARED,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000910 .apr = 1,
911 .mpr = 1,
912 .tpauser = 1,
913 .bculr = 1,
914 .hw_swap = 1,
915 .rpadir = 1,
916 .rpadir_value = 2 << 16,
917 .no_trimd = 1,
918 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +0300919 .xdfar_rw = 1,
Yoshihiro Shimoda3acbc972012-02-15 17:54:51 +0000920 .tsu = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +0300921 .dual_port = 1,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000922};
923
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000924/* SH7734 */
925static struct sh_eth_cpu_data sh7734_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300926 .soft_reset = sh_eth_soft_reset_gether,
927
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000928 .chip_reset = sh_eth_chip_reset,
929 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000930 .set_rate = sh_eth_set_rate_gether,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000931
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400932 .register_type = SH_ETH_REG_GIGABIT,
933
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300934 .edtrr_trns = EDTRR_TRNS_GETHER,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000935 .ecsr_value = ECSR_ICD | ECSR_MPD,
936 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300937 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
938 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
939 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
940 EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
941 EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
942 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
943 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000944
945 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400946 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
947 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300948 EESR_TDE,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000949
950 .apr = 1,
951 .mpr = 1,
952 .tpauser = 1,
953 .bculr = 1,
954 .hw_swap = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000955 .no_trimd = 1,
956 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +0300957 .xdfar_rw = 1,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000958 .tsu = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300959 .hw_checksum = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000960 .select_mii = 1,
Niklas Söderlund159c2a92017-01-09 16:34:08 +0100961 .magic = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000962};
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000963
964/* SH7763 */
965static struct sh_eth_cpu_data sh7763_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300966 .soft_reset = sh_eth_soft_reset_gether,
967
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000968 .chip_reset = sh_eth_chip_reset,
969 .set_duplex = sh_eth_set_duplex,
970 .set_rate = sh_eth_set_rate_gether,
971
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400972 .register_type = SH_ETH_REG_GIGABIT,
973
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300974 .edtrr_trns = EDTRR_TRNS_GETHER,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000975 .ecsr_value = ECSR_ICD | ECSR_MPD,
976 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300977 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
978 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
979 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
980 EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
981 EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
982 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
983 EESIPR_PREIP | EESIPR_CERFIP,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000984
985 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300986 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300987 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000988
989 .apr = 1,
990 .mpr = 1,
991 .tpauser = 1,
992 .bculr = 1,
993 .hw_swap = 1,
994 .no_trimd = 1,
995 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +0300996 .xdfar_rw = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000997 .tsu = 1,
998 .irq_flags = IRQF_SHARED,
Niklas Söderlund267e1d52017-01-09 16:34:09 +0100999 .magic = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +03001000 .dual_port = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00001001};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001002
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +00001003static struct sh_eth_cpu_data sh7619_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001004 .soft_reset = sh_eth_soft_reset,
1005
Sergei Shtylyova3153d82013-08-18 03:11:28 +04001006 .register_type = SH_ETH_REG_FAST_SH3_SH2,
1007
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001008 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +03001009 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
1010 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
1011 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
1012 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
1013 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
1014 EESIPR_CEEFIP | EESIPR_CELFIP |
1015 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
1016 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001017
1018 .apr = 1,
1019 .mpr = 1,
1020 .tpauser = 1,
1021 .hw_swap = 1,
1022};
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +00001023
1024static struct sh_eth_cpu_data sh771x_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001025 .soft_reset = sh_eth_soft_reset,
1026
Sergei Shtylyova3153d82013-08-18 03:11:28 +04001027 .register_type = SH_ETH_REG_FAST_SH3_SH2,
1028
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001029 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +03001030 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
1031 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
1032 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
1033 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
1034 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
1035 EESIPR_CEEFIP | EESIPR_CELFIP |
1036 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
1037 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00001038 .tsu = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +03001039 .dual_port = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001040};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001041
1042static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
1043{
1044 if (!cd->ecsr_value)
1045 cd->ecsr_value = DEFAULT_ECSR_INIT;
1046
1047 if (!cd->ecsipr_value)
1048 cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
1049
1050 if (!cd->fcftr_value)
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001051 cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001052 DEFAULT_FIFO_F_D_RFD;
1053
1054 if (!cd->fdr_value)
1055 cd->fdr_value = DEFAULT_FDR_INIT;
1056
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001057 if (!cd->tx_check)
1058 cd->tx_check = DEFAULT_TX_CHECK;
1059
1060 if (!cd->eesr_err_check)
1061 cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +09001062
1063 if (!cd->trscer_err_mask)
1064 cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001065}
1066
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001067static void sh_eth_set_receive_align(struct sk_buff *skb)
1068{
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001069 uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001070
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001071 if (reserve)
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001072 skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001073}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001074
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001075/* Program the hardware MAC address from dev->dev_addr. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001076static void update_mac_address(struct net_device *ndev)
1077{
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001078 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001079 (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
1080 (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001081 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001082 (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001083}
1084
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001085/* Get MAC address from SuperH MAC address register
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001086 *
1087 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
1088 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
1089 * When you want use this device, you must set MAC address in bootloader.
1090 *
1091 */
Magnus Damm748031f2009-10-09 00:17:14 +00001092static void read_mac_address(struct net_device *ndev, unsigned char *mac)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001093{
Magnus Damm748031f2009-10-09 00:17:14 +00001094 if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
Joe Perchesd458cdf2013-10-01 19:04:40 -07001095 memcpy(ndev->dev_addr, mac, ETH_ALEN);
Magnus Damm748031f2009-10-09 00:17:14 +00001096 } else {
Sergei Shtylyov37742f02015-12-05 00:58:57 +03001097 u32 mahr = sh_eth_read(ndev, MAHR);
1098 u32 malr = sh_eth_read(ndev, MALR);
1099
1100 ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
1101 ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
1102 ndev->dev_addr[2] = (mahr >> 8) & 0xFF;
1103 ndev->dev_addr[3] = (mahr >> 0) & 0xFF;
1104 ndev->dev_addr[4] = (malr >> 8) & 0xFF;
1105 ndev->dev_addr[5] = (malr >> 0) & 0xFF;
Magnus Damm748031f2009-10-09 00:17:14 +00001106 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001107}
1108
1109struct bb_info {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001110 void (*set_gate)(void *addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001111 struct mdiobb_ctrl ctrl;
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001112 void *addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001113};
1114
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001115static void sh_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001116{
1117 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001118 u32 pir;
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001119
1120 if (bitbang->set_gate)
1121 bitbang->set_gate(bitbang->addr);
1122
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001123 pir = ioread32(bitbang->addr);
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001124 if (set)
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001125 pir |= mask;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001126 else
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001127 pir &= ~mask;
1128 iowrite32(pir, bitbang->addr);
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001129}
1130
1131/* Data I/O pin control */
1132static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1133{
1134 sh_mdio_ctrl(ctrl, PIR_MMD, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001135}
1136
1137/* Set bit data*/
1138static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
1139{
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001140 sh_mdio_ctrl(ctrl, PIR_MDO, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001141}
1142
1143/* Get bit data*/
1144static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
1145{
1146 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001147
1148 if (bitbang->set_gate)
1149 bitbang->set_gate(bitbang->addr);
1150
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001151 return (ioread32(bitbang->addr) & PIR_MDI) != 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001152}
1153
1154/* MDC pin control */
1155static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1156{
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001157 sh_mdio_ctrl(ctrl, PIR_MDC, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001158}
1159
1160/* mdio bus control struct */
1161static struct mdiobb_ops bb_ops = {
1162 .owner = THIS_MODULE,
1163 .set_mdc = sh_mdc_ctrl,
1164 .set_mdio_dir = sh_mmd_ctrl,
1165 .set_mdio_data = sh_set_mdio,
1166 .get_mdio_data = sh_get_mdio,
1167};
1168
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001169/* free Tx skb function */
1170static int sh_eth_tx_free(struct net_device *ndev, bool sent_only)
1171{
1172 struct sh_eth_private *mdp = netdev_priv(ndev);
1173 struct sh_eth_txdesc *txdesc;
1174 int free_num = 0;
1175 int entry;
1176 bool sent;
1177
1178 for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
1179 entry = mdp->dirty_tx % mdp->num_tx_ring;
1180 txdesc = &mdp->tx_ring[entry];
1181 sent = !(txdesc->status & cpu_to_le32(TD_TACT));
1182 if (sent_only && !sent)
1183 break;
1184 /* TACT bit must be checked before all the following reads */
1185 dma_rmb();
1186 netif_info(mdp, tx_done, ndev,
1187 "tx entry %d status 0x%08x\n",
1188 entry, le32_to_cpu(txdesc->status));
1189 /* Free the original skb. */
1190 if (mdp->tx_skbuff[entry]) {
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001191 dma_unmap_single(&mdp->pdev->dev,
1192 le32_to_cpu(txdesc->addr),
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001193 le32_to_cpu(txdesc->len) >> 16,
1194 DMA_TO_DEVICE);
1195 dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
1196 mdp->tx_skbuff[entry] = NULL;
1197 free_num++;
1198 }
1199 txdesc->status = cpu_to_le32(TD_TFP);
1200 if (entry >= mdp->num_tx_ring - 1)
1201 txdesc->status |= cpu_to_le32(TD_TDLE);
1202
1203 if (sent) {
1204 ndev->stats.tx_packets++;
1205 ndev->stats.tx_bytes += le32_to_cpu(txdesc->len) >> 16;
1206 }
1207 }
1208 return free_num;
1209}
1210
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001211/* free skb and descriptor buffer */
1212static void sh_eth_ring_free(struct net_device *ndev)
1213{
1214 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001215 int ringsize, i;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001216
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001217 if (mdp->rx_ring) {
1218 for (i = 0; i < mdp->num_rx_ring; i++) {
1219 if (mdp->rx_skbuff[i]) {
1220 struct sh_eth_rxdesc *rxdesc = &mdp->rx_ring[i];
1221
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001222 dma_unmap_single(&mdp->pdev->dev,
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001223 le32_to_cpu(rxdesc->addr),
1224 ALIGN(mdp->rx_buf_sz, 32),
1225 DMA_FROM_DEVICE);
1226 }
1227 }
1228 ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001229 dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->rx_ring,
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001230 mdp->rx_desc_dma);
1231 mdp->rx_ring = NULL;
1232 }
1233
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001234 /* Free Rx skb ringbuffer */
1235 if (mdp->rx_skbuff) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04001236 for (i = 0; i < mdp->num_rx_ring; i++)
1237 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001238 }
1239 kfree(mdp->rx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001240 mdp->rx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001241
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001242 if (mdp->tx_ring) {
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001243 sh_eth_tx_free(ndev, false);
1244
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001245 ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001246 dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->tx_ring,
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001247 mdp->tx_desc_dma);
1248 mdp->tx_ring = NULL;
1249 }
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001250
1251 /* Free Tx skb ringbuffer */
1252 kfree(mdp->tx_skbuff);
1253 mdp->tx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001254}
1255
1256/* format skb and descriptor buffer */
1257static void sh_eth_ring_format(struct net_device *ndev)
1258{
1259 struct sh_eth_private *mdp = netdev_priv(ndev);
1260 int i;
1261 struct sk_buff *skb;
1262 struct sh_eth_rxdesc *rxdesc = NULL;
1263 struct sh_eth_txdesc *txdesc = NULL;
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001264 int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
1265 int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001266 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001267 dma_addr_t dma_addr;
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001268 u32 buf_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001269
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001270 mdp->cur_rx = 0;
1271 mdp->cur_tx = 0;
1272 mdp->dirty_rx = 0;
1273 mdp->dirty_tx = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001274
1275 memset(mdp->rx_ring, 0, rx_ringsize);
1276
1277 /* build Rx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001278 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001279 /* skb */
1280 mdp->rx_skbuff[i] = NULL;
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001281 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001282 if (skb == NULL)
1283 break;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001284 sh_eth_set_receive_align(skb);
1285
Sergei Shtylyovab857912015-10-24 00:46:03 +03001286 /* The size of the buffer is a multiple of 32 bytes. */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001287 buf_len = ALIGN(mdp->rx_buf_sz, 32);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001288 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, buf_len,
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001289 DMA_FROM_DEVICE);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001290 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001291 kfree_skb(skb);
1292 break;
1293 }
1294 mdp->rx_skbuff[i] = skb;
Sergei Shtylyovd0ba9132016-03-08 01:37:09 +03001295
1296 /* RX descriptor */
1297 rxdesc = &mdp->rx_ring[i];
1298 rxdesc->len = cpu_to_le32(buf_len << 16);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001299 rxdesc->addr = cpu_to_le32(dma_addr);
1300 rxdesc->status = cpu_to_le32(RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001301
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001302 /* Rx descriptor address set */
1303 if (i == 0) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001304 sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
Sergei Shtylyov246e30c2018-03-24 23:09:55 +03001305 if (mdp->cd->xdfar_rw)
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001306 sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001307 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001308 }
1309
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001310 mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001311
1312 /* Mark the last entry as wrapping the ring. */
Sergei Shtylyovc1b7fca2016-03-08 01:36:28 +03001313 if (rxdesc)
1314 rxdesc->status |= cpu_to_le32(RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001315
1316 memset(mdp->tx_ring, 0, tx_ringsize);
1317
1318 /* build Tx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001319 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001320 mdp->tx_skbuff[i] = NULL;
1321 txdesc = &mdp->tx_ring[i];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001322 txdesc->status = cpu_to_le32(TD_TFP);
1323 txdesc->len = cpu_to_le32(0);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001324 if (i == 0) {
Yoshinori Sato71557a32008-08-06 19:49:00 -04001325 /* Tx descriptor address set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001326 sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
Sergei Shtylyov246e30c2018-03-24 23:09:55 +03001327 if (mdp->cd->xdfar_rw)
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001328 sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001329 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001330 }
1331
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001332 txdesc->status |= cpu_to_le32(TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001333}
1334
1335/* Get skb and descriptor buffer */
1336static int sh_eth_ring_init(struct net_device *ndev)
1337{
1338 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001339 int rx_ringsize, tx_ringsize;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001340
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001341 /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001342 * card needs room to do 8 byte alignment, +2 so we can reserve
1343 * the first 2 bytes, and +16 gets room for the status word from the
1344 * card.
1345 */
1346 mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
1347 (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
Magnus Damm503914c2009-12-15 21:16:55 -08001348 if (mdp->cd->rpadir)
1349 mdp->rx_buf_sz += NET_IP_ALIGN;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001350
1351 /* Allocate RX and TX skb rings */
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001352 mdp->rx_skbuff = kcalloc(mdp->num_rx_ring, sizeof(*mdp->rx_skbuff),
1353 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001354 if (!mdp->rx_skbuff)
1355 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001356
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001357 mdp->tx_skbuff = kcalloc(mdp->num_tx_ring, sizeof(*mdp->tx_skbuff),
1358 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001359 if (!mdp->tx_skbuff)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001360 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001361
1362 /* Allocate all Rx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001363 rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001364 mdp->rx_ring = dma_alloc_coherent(&mdp->pdev->dev, rx_ringsize,
1365 &mdp->rx_desc_dma, GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001366 if (!mdp->rx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001367 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001368
1369 mdp->dirty_rx = 0;
1370
1371 /* Allocate all Tx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001372 tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001373 mdp->tx_ring = dma_alloc_coherent(&mdp->pdev->dev, tx_ringsize,
1374 &mdp->tx_desc_dma, GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001375 if (!mdp->tx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001376 goto ring_free;
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001377 return 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001378
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001379ring_free:
1380 /* Free Rx and Tx skb ring buffer and DMA buffer */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001381 sh_eth_ring_free(ndev);
1382
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001383 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001384}
1385
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001386static int sh_eth_dev_init(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001387{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001388 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001389 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001390
1391 /* Soft Reset */
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001392 ret = mdp->cd->soft_reset(ndev);
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +00001393 if (ret)
Laurent Pinchartf738a132014-03-20 15:00:35 +01001394 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001395
Simon Horman55754f12013-07-23 10:18:04 +09001396 if (mdp->cd->rmiimode)
1397 sh_eth_write(ndev, 0x1, RMIIMODE);
1398
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001399 /* Descriptor format */
1400 sh_eth_ring_format(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001401 if (mdp->cd->rpadir)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001402 sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001403
1404 /* all sh_eth int mask */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001405 sh_eth_write(ndev, 0, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001406
Yoshihiro Shimoda10b91942012-03-29 19:32:08 +00001407#if defined(__LITTLE_ENDIAN)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001408 if (mdp->cd->hw_swap)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001409 sh_eth_write(ndev, EDMR_EL, EDMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001410 else
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001411#endif
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001412 sh_eth_write(ndev, 0, EDMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001413
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001414 /* FIFO size set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001415 sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
1416 sh_eth_write(ndev, 0, TFTR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001417
Ben Dooks530aa2d2014-06-03 12:21:13 +01001418 /* Frame recv control (enable multiple-packets per rx irq) */
1419 sh_eth_write(ndev, RMCR_RNC, RMCR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001420
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +09001421 sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001422
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001423 if (mdp->cd->bculr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001424 sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001425
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001426 sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001427
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001428 if (!mdp->cd->no_trimd)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001429 sh_eth_write(ndev, 0, TRIMD);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001430
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001431 /* Recv frame limit set register */
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +00001432 sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
1433 RFLR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001434
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001435 sh_eth_modify(ndev, EESR, 0, 0);
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001436 mdp->irq_enabled = true;
1437 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001438
1439 /* PAUSE Prohibition */
Sergei Shtylyovbffa7312016-01-11 00:28:14 +03001440 sh_eth_write(ndev, ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) |
1441 ECMR_TE | ECMR_RE, ECMR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001442
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001443 if (mdp->cd->set_rate)
1444 mdp->cd->set_rate(ndev);
1445
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001446 /* E-MAC Status Register clear */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001447 sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001448
1449 /* E-MAC Interrupt Enable register */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001450 sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001451
1452 /* Set MAC address */
1453 update_mac_address(ndev);
1454
1455 /* mask reset */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001456 if (mdp->cd->apr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001457 sh_eth_write(ndev, APR_AP, APR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001458 if (mdp->cd->mpr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001459 sh_eth_write(ndev, MPR_MP, MPR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001460 if (mdp->cd->tpauser)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001461 sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001462
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001463 /* Setting the Rx mode will start the Rx process. */
1464 sh_eth_write(ndev, EDRRR_R, EDRRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001465
1466 return ret;
1467}
1468
Ben Hutchings740c7f32015-01-27 00:49:32 +00001469static void sh_eth_dev_exit(struct net_device *ndev)
1470{
1471 struct sh_eth_private *mdp = netdev_priv(ndev);
1472 int i;
1473
1474 /* Deactivate all TX descriptors, so DMA should stop at next
1475 * packet boundary if it's currently running
1476 */
1477 for (i = 0; i < mdp->num_tx_ring; i++)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001478 mdp->tx_ring[i].status &= ~cpu_to_le32(TD_TACT);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001479
1480 /* Disable TX FIFO egress to MAC */
1481 sh_eth_rcv_snd_disable(ndev);
1482
1483 /* Stop RX DMA at next packet boundary */
1484 sh_eth_write(ndev, 0, EDRRR);
1485
1486 /* Aside from TX DMA, we can't tell when the hardware is
1487 * really stopped, so we need to reset to make sure.
1488 * Before doing that, wait for long enough to *probably*
1489 * finish transmitting the last packet and poll stats.
1490 */
1491 msleep(2); /* max frame time at 10 Mbps < 1250 us */
1492 sh_eth_get_stats(ndev);
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001493 mdp->cd->soft_reset(ndev);
Geert Uytterhoevena14c7d12015-02-27 17:16:26 +01001494
1495 /* Set MAC address again */
1496 update_mac_address(ndev);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001497}
1498
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001499/* Packet receive function */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001500static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001501{
1502 struct sh_eth_private *mdp = netdev_priv(ndev);
1503 struct sh_eth_rxdesc *rxdesc;
1504
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001505 int entry = mdp->cur_rx % mdp->num_rx_ring;
1506 int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001507 int limit;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001508 struct sk_buff *skb;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001509 u32 desc_status;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001510 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001511 dma_addr_t dma_addr;
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001512 u16 pkt_len;
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001513 u32 buf_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001514
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001515 boguscnt = min(boguscnt, *quota);
1516 limit = boguscnt;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001517 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001518 while (!(rxdesc->status & cpu_to_le32(RD_RACT))) {
Ben Hutchings7d7355f2015-03-03 00:52:00 +00001519 /* RACT bit must be checked before all the following reads */
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001520 dma_rmb();
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001521 desc_status = le32_to_cpu(rxdesc->status);
1522 pkt_len = le32_to_cpu(rxdesc->len) & RD_RFL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001523
1524 if (--boguscnt < 0)
1525 break;
1526
Ben Hutchingse5fd13f2015-02-26 20:34:46 +00001527 netif_info(mdp, rx_status, ndev,
1528 "rx entry %d status 0x%08x len %d\n",
1529 entry, desc_status, pkt_len);
1530
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001531 if (!(desc_status & RDFEND))
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001532 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001533
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001534 /* In case of almost all GETHER/ETHERs, the Receive Frame State
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001535 * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
Ben Hutchings9b4a6362015-03-03 00:52:39 +00001536 * bit 0. However, in case of the R8A7740 and R7S72100
1537 * the RFS bits are from bit 25 to bit 16. So, the
Simon Hormandb893472014-01-17 09:22:28 +09001538 * driver needs right shifting by 16.
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001539 */
Sergei Shtylyov62e04b72017-01-07 00:03:37 +03001540 if (mdp->cd->hw_checksum)
Sergei Shtylyovac8025a2013-06-13 22:12:45 +04001541 desc_status >>= 16;
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001542
Sergei Shtylyov248be832015-12-04 01:45:40 +03001543 skb = mdp->rx_skbuff[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001544 if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
1545 RD_RFS5 | RD_RFS6 | RD_RFS10)) {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001546 ndev->stats.rx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001547 if (desc_status & RD_RFS1)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001548 ndev->stats.rx_crc_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001549 if (desc_status & RD_RFS2)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001550 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001551 if (desc_status & RD_RFS3)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001552 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001553 if (desc_status & RD_RFS4)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001554 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001555 if (desc_status & RD_RFS6)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001556 ndev->stats.rx_missed_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001557 if (desc_status & RD_RFS10)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001558 ndev->stats.rx_over_errors++;
Sergei Shtylyov248be832015-12-04 01:45:40 +03001559 } else if (skb) {
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001560 dma_addr = le32_to_cpu(rxdesc->addr);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001561 if (!mdp->cd->hw_swap)
1562 sh_eth_soft_swap(
Sergei Shtylyov12996532015-12-13 23:05:07 +03001563 phys_to_virt(ALIGN(dma_addr, 4)),
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001564 pkt_len + 2);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001565 mdp->rx_skbuff[entry] = NULL;
Magnus Damm503914c2009-12-15 21:16:55 -08001566 if (mdp->cd->rpadir)
1567 skb_reserve(skb, NET_IP_ALIGN);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001568 dma_unmap_single(&mdp->pdev->dev, dma_addr,
Sergei Shtylyovab857912015-10-24 00:46:03 +03001569 ALIGN(mdp->rx_buf_sz, 32),
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001570 DMA_FROM_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001571 skb_put(skb, pkt_len);
1572 skb->protocol = eth_type_trans(skb, ndev);
Sergei Shtylyova8e9fd02013-09-03 03:03:10 +04001573 netif_receive_skb(skb);
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001574 ndev->stats.rx_packets++;
1575 ndev->stats.rx_bytes += pkt_len;
Ben Hutchings25b77ad2015-02-26 20:33:30 +00001576 if (desc_status & RD_RFS8)
1577 ndev->stats.multicast++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001578 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001579 entry = (++mdp->cur_rx) % mdp->num_rx_ring;
Yoshihiro Shimoda862df492009-05-24 23:53:40 +00001580 rxdesc = &mdp->rx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001581 }
1582
1583 /* Refill the Rx ring buffers. */
1584 for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001585 entry = mdp->dirty_rx % mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001586 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyovab857912015-10-24 00:46:03 +03001587 /* The size of the buffer is 32 byte boundary. */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001588 buf_len = ALIGN(mdp->rx_buf_sz, 32);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001589 rxdesc->len = cpu_to_le32(buf_len << 16);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001590
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001591 if (mdp->rx_skbuff[entry] == NULL) {
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001592 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001593 if (skb == NULL)
1594 break; /* Better luck next round. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001595 sh_eth_set_receive_align(skb);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001596 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data,
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001597 buf_len, DMA_FROM_DEVICE);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001598 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001599 kfree_skb(skb);
1600 break;
1601 }
1602 mdp->rx_skbuff[entry] = skb;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001603
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001604 skb_checksum_none_assert(skb);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001605 rxdesc->addr = cpu_to_le32(dma_addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001606 }
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001607 dma_wmb(); /* RACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001608 if (entry >= mdp->num_rx_ring - 1)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001609 rxdesc->status |=
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001610 cpu_to_le32(RD_RACT | RD_RFP | RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001611 else
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001612 rxdesc->status |= cpu_to_le32(RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001613 }
1614
1615 /* Restart Rx engine if stopped. */
1616 /* If we don't need to check status, don't. -KDU */
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001617 if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
Yoshihiro Shimodaa18e08b2012-06-20 15:26:34 +00001618 /* fix the values for the next receiving if RDE is set */
Ben Hutchings33657112015-02-26 20:34:14 +00001619 if (intr_status & EESR_RDE &&
1620 mdp->reg_offset[RDFAR] != SH_ETH_OFFSET_INVALID) {
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001621 u32 count = (sh_eth_read(ndev, RDFAR) -
1622 sh_eth_read(ndev, RDLAR)) >> 4;
1623
1624 mdp->cur_rx = count;
1625 mdp->dirty_rx = count;
1626 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001627 sh_eth_write(ndev, EDRRR_R, EDRRR);
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001628 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001629
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001630 *quota -= limit - boguscnt - 1;
1631
Yoshihiro Shimoda4f809ce2014-06-10 09:40:14 +09001632 return *quota <= 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001633}
1634
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001635static void sh_eth_rcv_snd_disable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001636{
1637 /* disable tx and rx */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001638 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, 0);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001639}
1640
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001641static void sh_eth_rcv_snd_enable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001642{
1643 /* enable tx and rx */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001644 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, ECMR_RE | ECMR_TE);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001645}
1646
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001647/* E-MAC interrupt handler */
1648static void sh_eth_emac_interrupt(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001649{
1650 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001651 u32 felic_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001652 u32 link_stat;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001653
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001654 felic_stat = sh_eth_read(ndev, ECSR) & sh_eth_read(ndev, ECSIPR);
1655 sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
1656 if (felic_stat & ECSR_ICD)
1657 ndev->stats.tx_carrier_errors++;
Niklas Söderlund0cf45a32017-02-01 15:41:55 +01001658 if (felic_stat & ECSR_MPD)
1659 pm_wakeup_event(&mdp->pdev->dev, 0);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001660 if (felic_stat & ECSR_LCHNG) {
1661 /* Link Changed */
1662 if (mdp->cd->no_psr || mdp->no_ether_link)
1663 return;
1664 link_stat = sh_eth_read(ndev, PSR);
1665 if (mdp->ether_link_active_low)
1666 link_stat = ~link_stat;
1667 if (!(link_stat & PHY_ST_LINK)) {
1668 sh_eth_rcv_snd_disable(ndev);
1669 } else {
1670 /* Link Up */
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03001671 sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, 0);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001672 /* clear int */
1673 sh_eth_modify(ndev, ECSR, 0, 0);
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03001674 sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, EESIPR_ECIIP);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001675 /* enable tx and rx */
1676 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001677 }
1678 }
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001679}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001680
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001681/* error control function */
1682static void sh_eth_error(struct net_device *ndev, u32 intr_status)
1683{
1684 struct sh_eth_private *mdp = netdev_priv(ndev);
1685 u32 mask;
1686
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001687 if (intr_status & EESR_TWB) {
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001688 /* Unused write back interrupt */
1689 if (intr_status & EESR_TABT) { /* Transmit Abort int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001690 ndev->stats.tx_aborted_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001691 netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001692 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001693 }
1694
1695 if (intr_status & EESR_RABT) {
1696 /* Receive Abort int */
1697 if (intr_status & EESR_RFRMER) {
1698 /* Receive Frame Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001699 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001700 }
1701 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001702
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001703 if (intr_status & EESR_TDE) {
1704 /* Transmit Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001705 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001706 netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001707 }
1708
1709 if (intr_status & EESR_TFE) {
1710 /* FIFO under flow */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001711 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001712 netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001713 }
1714
1715 if (intr_status & EESR_RDE) {
1716 /* Receive Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001717 ndev->stats.rx_over_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001718 }
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001719
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001720 if (intr_status & EESR_RFE) {
1721 /* Receive FIFO Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001722 ndev->stats.rx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001723 }
1724
1725 if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
1726 /* Address Error */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001727 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001728 netif_err(mdp, tx_err, ndev, "Address Error\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001729 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001730
1731 mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
1732 if (mdp->cd->no_ade)
1733 mask &= ~EESR_ADE;
1734 if (intr_status & mask) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001735 /* Tx error */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001736 u32 edtrr = sh_eth_read(ndev, EDTRR);
Sergei Shtylyov090d5602014-01-11 02:41:49 +03001737
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001738 /* dmesg */
Sergei Shtylyovda246852014-03-15 03:29:14 +03001739 netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
1740 intr_status, mdp->cur_tx, mdp->dirty_tx,
1741 (u32)ndev->state, edtrr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001742 /* dirty buffer free */
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001743 sh_eth_tx_free(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001744
1745 /* SH7712 BUG */
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001746 if (edtrr ^ mdp->cd->edtrr_trns) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001747 /* tx dma start */
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001748 sh_eth_write(ndev, mdp->cd->edtrr_trns, EDTRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001749 }
1750 /* wakeup */
1751 netif_wake_queue(ndev);
1752 }
1753}
1754
1755static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
1756{
1757 struct net_device *ndev = netdev;
1758 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001759 struct sh_eth_cpu_data *cd = mdp->cd;
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001760 irqreturn_t ret = IRQ_NONE;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001761 u32 intr_status, intr_enable;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001762
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001763 spin_lock(&mdp->lock);
1764
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001765 /* Get interrupt status */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001766 intr_status = sh_eth_read(ndev, EESR);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001767 /* Mask it with the interrupt mask, forcing ECI interrupt to be always
1768 * enabled since it's the one that comes thru regardless of the mask,
1769 * and we need to fully handle it in sh_eth_emac_interrupt() in order
1770 * to quench it as it doesn't get cleared by just writing 1 to the ECI
1771 * bit...
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001772 */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001773 intr_enable = sh_eth_read(ndev, EESIPR);
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03001774 intr_status &= intr_enable | EESIPR_ECIIP;
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001775 if (intr_status & (EESR_RX_CHECK | cd->tx_check | EESR_ECI |
1776 cd->eesr_err_check))
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001777 ret = IRQ_HANDLED;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001778 else
Ben Hutchings283e38d2015-01-22 12:44:08 +00001779 goto out;
1780
Sergei Shtylyov2344ef32016-12-30 00:07:38 +03001781 if (unlikely(!mdp->irq_enabled)) {
Ben Hutchings283e38d2015-01-22 12:44:08 +00001782 sh_eth_write(ndev, 0, EESIPR);
1783 goto out;
1784 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001785
Sergei Shtylyov37191092013-06-19 23:30:23 +04001786 if (intr_status & EESR_RX_CHECK) {
1787 if (napi_schedule_prep(&mdp->napi)) {
1788 /* Mask Rx interrupts */
1789 sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
1790 EESIPR);
1791 __napi_schedule(&mdp->napi);
1792 } else {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001793 netdev_warn(ndev,
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001794 "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
Sergei Shtylyovda246852014-03-15 03:29:14 +03001795 intr_status, intr_enable);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001796 }
1797 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001798
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001799 /* Tx Check */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001800 if (intr_status & cd->tx_check) {
Sergei Shtylyov37191092013-06-19 23:30:23 +04001801 /* Clear Tx interrupts */
1802 sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
1803
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001804 sh_eth_tx_free(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001805 netif_wake_queue(ndev);
1806 }
1807
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001808 /* E-MAC interrupt */
1809 if (intr_status & EESR_ECI)
1810 sh_eth_emac_interrupt(ndev);
1811
Sergei Shtylyov37191092013-06-19 23:30:23 +04001812 if (intr_status & cd->eesr_err_check) {
1813 /* Clear error interrupts */
1814 sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
1815
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001816 sh_eth_error(ndev, intr_status);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001817 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001818
Ben Hutchings283e38d2015-01-22 12:44:08 +00001819out:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001820 spin_unlock(&mdp->lock);
1821
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001822 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001823}
1824
Sergei Shtylyov37191092013-06-19 23:30:23 +04001825static int sh_eth_poll(struct napi_struct *napi, int budget)
1826{
1827 struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
1828 napi);
1829 struct net_device *ndev = napi->dev;
1830 int quota = budget;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001831 u32 intr_status;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001832
1833 for (;;) {
1834 intr_status = sh_eth_read(ndev, EESR);
1835 if (!(intr_status & EESR_RX_CHECK))
1836 break;
1837 /* Clear Rx interrupts */
1838 sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
1839
1840 if (sh_eth_rx(ndev, intr_status, &quota))
1841 goto out;
1842 }
1843
1844 napi_complete(napi);
1845
1846 /* Reenable Rx interrupts */
Ben Hutchings283e38d2015-01-22 12:44:08 +00001847 if (mdp->irq_enabled)
1848 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001849out:
1850 return budget - quota;
1851}
1852
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001853/* PHY state control function */
1854static void sh_eth_adjust_link(struct net_device *ndev)
1855{
1856 struct sh_eth_private *mdp = netdev_priv(ndev);
Philippe Reynes9fd03752016-08-10 00:04:48 +02001857 struct phy_device *phydev = ndev->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001858 int new_state = 0;
1859
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001860 if (phydev->link) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001861 if (phydev->duplex != mdp->duplex) {
1862 new_state = 1;
1863 mdp->duplex = phydev->duplex;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001864 if (mdp->cd->set_duplex)
1865 mdp->cd->set_duplex(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001866 }
1867
1868 if (phydev->speed != mdp->speed) {
1869 new_state = 1;
1870 mdp->speed = phydev->speed;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001871 if (mdp->cd->set_rate)
1872 mdp->cd->set_rate(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001873 }
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001874 if (!mdp->link) {
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001875 sh_eth_modify(ndev, ECMR, ECMR_TXF, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001876 new_state = 1;
1877 mdp->link = phydev->link;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001878 if (mdp->cd->no_psr || mdp->no_ether_link)
1879 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001880 }
1881 } else if (mdp->link) {
1882 new_state = 1;
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001883 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001884 mdp->speed = 0;
1885 mdp->duplex = -1;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001886 if (mdp->cd->no_psr || mdp->no_ether_link)
1887 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001888 }
1889
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001890 if (new_state && netif_msg_link(mdp))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001891 phy_print_status(phydev);
1892}
1893
1894/* PHY init function */
1895static int sh_eth_phy_init(struct net_device *ndev)
1896{
Ben Dooks702eca02014-03-12 17:47:40 +00001897 struct device_node *np = ndev->dev.parent->of_node;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001898 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001899 struct phy_device *phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001900
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001901 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001902 mdp->speed = 0;
1903 mdp->duplex = -1;
1904
1905 /* Try connect to PHY */
Ben Dooks702eca02014-03-12 17:47:40 +00001906 if (np) {
1907 struct device_node *pn;
1908
1909 pn = of_parse_phandle(np, "phy-handle", 0);
1910 phydev = of_phy_connect(ndev, pn,
1911 sh_eth_adjust_link, 0,
1912 mdp->phy_interface);
1913
Peter Chen8da703d2016-08-01 15:02:40 +08001914 of_node_put(pn);
Ben Dooks702eca02014-03-12 17:47:40 +00001915 if (!phydev)
1916 phydev = ERR_PTR(-ENOENT);
1917 } else {
1918 char phy_id[MII_BUS_ID_SIZE + 3];
1919
1920 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
1921 mdp->mii_bus->id, mdp->phy_id);
1922
1923 phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
1924 mdp->phy_interface);
1925 }
1926
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001927 if (IS_ERR(phydev)) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001928 netdev_err(ndev, "failed to connect PHY\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001929 return PTR_ERR(phydev);
1930 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001931
Thomas Petazzoni2aab6b42017-12-08 16:35:40 +01001932 /* mask with MAC supported features */
1933 if (mdp->cd->register_type != SH_ETH_REG_GIGABIT) {
1934 int err = phy_set_max_speed(phydev, SPEED_100);
1935 if (err) {
1936 netdev_err(ndev, "failed to limit PHY to 100 Mbit/s\n");
1937 phy_disconnect(phydev);
1938 return err;
1939 }
1940 }
1941
Andrew Lunn22209432016-01-06 20:11:13 +01001942 phy_attached_info(phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001943
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001944 return 0;
1945}
1946
1947/* PHY control start function */
1948static int sh_eth_phy_start(struct net_device *ndev)
1949{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001950 int ret;
1951
1952 ret = sh_eth_phy_init(ndev);
1953 if (ret)
1954 return ret;
1955
Philippe Reynes9fd03752016-08-10 00:04:48 +02001956 phy_start(ndev->phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001957
1958 return 0;
1959}
1960
Philippe Reynesf08aff42016-08-10 00:04:49 +02001961static int sh_eth_get_link_ksettings(struct net_device *ndev,
1962 struct ethtool_link_ksettings *cmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001963{
1964 struct sh_eth_private *mdp = netdev_priv(ndev);
1965 unsigned long flags;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001966
Philippe Reynes9fd03752016-08-10 00:04:48 +02001967 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00001968 return -ENODEV;
1969
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001970 spin_lock_irqsave(&mdp->lock, flags);
yuval.shaia@oracle.com55141742017-06-13 10:09:46 +03001971 phy_ethtool_ksettings_get(ndev->phydev, cmd);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001972 spin_unlock_irqrestore(&mdp->lock, flags);
1973
yuval.shaia@oracle.com55141742017-06-13 10:09:46 +03001974 return 0;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001975}
1976
Philippe Reynesf08aff42016-08-10 00:04:49 +02001977static int sh_eth_set_link_ksettings(struct net_device *ndev,
1978 const struct ethtool_link_ksettings *cmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001979{
1980 struct sh_eth_private *mdp = netdev_priv(ndev);
1981 unsigned long flags;
1982 int ret;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001983
Philippe Reynes9fd03752016-08-10 00:04:48 +02001984 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00001985 return -ENODEV;
1986
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001987 spin_lock_irqsave(&mdp->lock, flags);
1988
1989 /* disable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001990 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001991
Philippe Reynesf08aff42016-08-10 00:04:49 +02001992 ret = phy_ethtool_ksettings_set(ndev->phydev, cmd);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001993 if (ret)
1994 goto error_exit;
1995
Philippe Reynesf08aff42016-08-10 00:04:49 +02001996 if (cmd->base.duplex == DUPLEX_FULL)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001997 mdp->duplex = 1;
1998 else
1999 mdp->duplex = 0;
2000
2001 if (mdp->cd->set_duplex)
2002 mdp->cd->set_duplex(ndev);
2003
2004error_exit:
2005 mdelay(1);
2006
2007 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002008 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002009
2010 spin_unlock_irqrestore(&mdp->lock, flags);
2011
2012 return ret;
2013}
2014
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002015/* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
2016 * version must be bumped as well. Just adding registers up to that
2017 * limit is fine, as long as the existing register indices don't
2018 * change.
2019 */
2020#define SH_ETH_REG_DUMP_VERSION 1
2021#define SH_ETH_REG_DUMP_MAX_REGS 256
2022
2023static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
2024{
2025 struct sh_eth_private *mdp = netdev_priv(ndev);
2026 struct sh_eth_cpu_data *cd = mdp->cd;
2027 u32 *valid_map;
2028 size_t len;
2029
2030 BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);
2031
2032 /* Dump starts with a bitmap that tells ethtool which
2033 * registers are defined for this chip.
2034 */
2035 len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
2036 if (buf) {
2037 valid_map = buf;
2038 buf += len;
2039 } else {
2040 valid_map = NULL;
2041 }
2042
2043 /* Add a register to the dump, if it has a defined offset.
2044 * This automatically skips most undefined registers, but for
2045 * some it is also necessary to check a capability flag in
2046 * struct sh_eth_cpu_data.
2047 */
2048#define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
2049#define add_reg_from(reg, read_expr) do { \
2050 if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) { \
2051 if (buf) { \
2052 mark_reg_valid(reg); \
2053 *buf++ = read_expr; \
2054 } \
2055 ++len; \
2056 } \
2057 } while (0)
2058#define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
2059#define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))
2060
2061 add_reg(EDSR);
2062 add_reg(EDMR);
2063 add_reg(EDTRR);
2064 add_reg(EDRRR);
2065 add_reg(EESR);
2066 add_reg(EESIPR);
2067 add_reg(TDLAR);
2068 add_reg(TDFAR);
2069 add_reg(TDFXR);
2070 add_reg(TDFFR);
2071 add_reg(RDLAR);
2072 add_reg(RDFAR);
2073 add_reg(RDFXR);
2074 add_reg(RDFFR);
2075 add_reg(TRSCER);
2076 add_reg(RMFCR);
2077 add_reg(TFTR);
2078 add_reg(FDR);
2079 add_reg(RMCR);
2080 add_reg(TFUCR);
2081 add_reg(RFOCR);
2082 if (cd->rmiimode)
2083 add_reg(RMIIMODE);
2084 add_reg(FCFTR);
2085 if (cd->rpadir)
2086 add_reg(RPADIR);
2087 if (!cd->no_trimd)
2088 add_reg(TRIMD);
2089 add_reg(ECMR);
2090 add_reg(ECSR);
2091 add_reg(ECSIPR);
2092 add_reg(PIR);
2093 if (!cd->no_psr)
2094 add_reg(PSR);
2095 add_reg(RDMLR);
2096 add_reg(RFLR);
2097 add_reg(IPGR);
2098 if (cd->apr)
2099 add_reg(APR);
2100 if (cd->mpr)
2101 add_reg(MPR);
2102 add_reg(RFCR);
2103 add_reg(RFCF);
2104 if (cd->tpauser)
2105 add_reg(TPAUSER);
2106 add_reg(TPAUSECR);
2107 add_reg(GECMR);
2108 if (cd->bculr)
2109 add_reg(BCULR);
2110 add_reg(MAHR);
2111 add_reg(MALR);
2112 add_reg(TROCR);
2113 add_reg(CDCR);
2114 add_reg(LCCR);
2115 add_reg(CNDCR);
2116 add_reg(CEFCR);
2117 add_reg(FRECR);
2118 add_reg(TSFRCR);
2119 add_reg(TLFRCR);
2120 add_reg(CERCR);
2121 add_reg(CEECR);
2122 add_reg(MAFCR);
2123 if (cd->rtrate)
2124 add_reg(RTRATE);
Sergei Shtylyov62e04b72017-01-07 00:03:37 +03002125 if (cd->hw_checksum)
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002126 add_reg(CSMR);
2127 if (cd->select_mii)
2128 add_reg(RMII_MII);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002129 if (cd->tsu) {
Sergei Shtylyov17d0fb02018-01-13 20:22:01 +03002130 add_tsu_reg(ARSTR);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002131 add_tsu_reg(TSU_CTRST);
2132 add_tsu_reg(TSU_FWEN0);
2133 add_tsu_reg(TSU_FWEN1);
2134 add_tsu_reg(TSU_FCM);
2135 add_tsu_reg(TSU_BSYSL0);
2136 add_tsu_reg(TSU_BSYSL1);
2137 add_tsu_reg(TSU_PRISL0);
2138 add_tsu_reg(TSU_PRISL1);
2139 add_tsu_reg(TSU_FWSL0);
2140 add_tsu_reg(TSU_FWSL1);
2141 add_tsu_reg(TSU_FWSLC);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002142 add_tsu_reg(TSU_QTAGM0);
2143 add_tsu_reg(TSU_QTAGM1);
2144 add_tsu_reg(TSU_FWSR);
2145 add_tsu_reg(TSU_FWINMK);
2146 add_tsu_reg(TSU_ADQT0);
2147 add_tsu_reg(TSU_ADQT1);
2148 add_tsu_reg(TSU_VTAG0);
2149 add_tsu_reg(TSU_VTAG1);
2150 add_tsu_reg(TSU_ADSBSY);
2151 add_tsu_reg(TSU_TEN);
2152 add_tsu_reg(TSU_POST1);
2153 add_tsu_reg(TSU_POST2);
2154 add_tsu_reg(TSU_POST3);
2155 add_tsu_reg(TSU_POST4);
2156 if (mdp->reg_offset[TSU_ADRH0] != SH_ETH_OFFSET_INVALID) {
2157 /* This is the start of a table, not just a single
2158 * register.
2159 */
2160 if (buf) {
2161 unsigned int i;
2162
2163 mark_reg_valid(TSU_ADRH0);
2164 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
2165 *buf++ = ioread32(
2166 mdp->tsu_addr +
2167 mdp->reg_offset[TSU_ADRH0] +
2168 i * 4);
2169 }
2170 len += SH_ETH_TSU_CAM_ENTRIES * 2;
2171 }
2172 }
2173
2174#undef mark_reg_valid
2175#undef add_reg_from
2176#undef add_reg
2177#undef add_tsu_reg
2178
2179 return len * 4;
2180}
2181
2182static int sh_eth_get_regs_len(struct net_device *ndev)
2183{
2184 return __sh_eth_get_regs(ndev, NULL);
2185}
2186
2187static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
2188 void *buf)
2189{
2190 struct sh_eth_private *mdp = netdev_priv(ndev);
2191
2192 regs->version = SH_ETH_REG_DUMP_VERSION;
2193
2194 pm_runtime_get_sync(&mdp->pdev->dev);
2195 __sh_eth_get_regs(ndev, buf);
2196 pm_runtime_put_sync(&mdp->pdev->dev);
2197}
2198
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002199static int sh_eth_nway_reset(struct net_device *ndev)
2200{
2201 struct sh_eth_private *mdp = netdev_priv(ndev);
2202 unsigned long flags;
2203 int ret;
2204
Philippe Reynes9fd03752016-08-10 00:04:48 +02002205 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00002206 return -ENODEV;
2207
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002208 spin_lock_irqsave(&mdp->lock, flags);
Philippe Reynes9fd03752016-08-10 00:04:48 +02002209 ret = phy_start_aneg(ndev->phydev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002210 spin_unlock_irqrestore(&mdp->lock, flags);
2211
2212 return ret;
2213}
2214
2215static u32 sh_eth_get_msglevel(struct net_device *ndev)
2216{
2217 struct sh_eth_private *mdp = netdev_priv(ndev);
2218 return mdp->msg_enable;
2219}
2220
2221static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
2222{
2223 struct sh_eth_private *mdp = netdev_priv(ndev);
2224 mdp->msg_enable = value;
2225}
2226
2227static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
2228 "rx_current", "tx_current",
2229 "rx_dirty", "tx_dirty",
2230};
2231#define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
2232
2233static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
2234{
2235 switch (sset) {
2236 case ETH_SS_STATS:
2237 return SH_ETH_STATS_LEN;
2238 default:
2239 return -EOPNOTSUPP;
2240 }
2241}
2242
2243static void sh_eth_get_ethtool_stats(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002244 struct ethtool_stats *stats, u64 *data)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002245{
2246 struct sh_eth_private *mdp = netdev_priv(ndev);
2247 int i = 0;
2248
2249 /* device-specific stats */
2250 data[i++] = mdp->cur_rx;
2251 data[i++] = mdp->cur_tx;
2252 data[i++] = mdp->dirty_rx;
2253 data[i++] = mdp->dirty_tx;
2254}
2255
2256static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
2257{
2258 switch (stringset) {
2259 case ETH_SS_STATS:
2260 memcpy(data, *sh_eth_gstrings_stats,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002261 sizeof(sh_eth_gstrings_stats));
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002262 break;
2263 }
2264}
2265
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002266static void sh_eth_get_ringparam(struct net_device *ndev,
2267 struct ethtool_ringparam *ring)
2268{
2269 struct sh_eth_private *mdp = netdev_priv(ndev);
2270
2271 ring->rx_max_pending = RX_RING_MAX;
2272 ring->tx_max_pending = TX_RING_MAX;
2273 ring->rx_pending = mdp->num_rx_ring;
2274 ring->tx_pending = mdp->num_tx_ring;
2275}
2276
2277static int sh_eth_set_ringparam(struct net_device *ndev,
2278 struct ethtool_ringparam *ring)
2279{
2280 struct sh_eth_private *mdp = netdev_priv(ndev);
2281 int ret;
2282
2283 if (ring->tx_pending > TX_RING_MAX ||
2284 ring->rx_pending > RX_RING_MAX ||
2285 ring->tx_pending < TX_RING_MIN ||
2286 ring->rx_pending < RX_RING_MIN)
2287 return -EINVAL;
2288 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
2289 return -EINVAL;
2290
2291 if (netif_running(ndev)) {
Ben Hutchingsbd888912015-01-22 12:40:25 +00002292 netif_device_detach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002293 netif_tx_disable(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002294
Ben Hutchings283e38d2015-01-22 12:44:08 +00002295 /* Serialise with the interrupt handler and NAPI, then
2296 * disable interrupts. We have to clear the
2297 * irq_enabled flag first to ensure that interrupts
2298 * won't be re-enabled.
2299 */
2300 mdp->irq_enabled = false;
2301 synchronize_irq(ndev->irq);
2302 napi_synchronize(&mdp->napi);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002303 sh_eth_write(ndev, 0x0000, EESIPR);
Ben Hutchings283e38d2015-01-22 12:44:08 +00002304
Ben Hutchings740c7f32015-01-27 00:49:32 +00002305 sh_eth_dev_exit(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002306
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002307 /* Free all the skbuffs in the Rx queue and the DMA buffers. */
Ben Hutchings084236d2015-01-22 12:41:34 +00002308 sh_eth_ring_free(ndev);
Ben Hutchings084236d2015-01-22 12:41:34 +00002309 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002310
2311 /* Set new parameters */
2312 mdp->num_rx_ring = ring->rx_pending;
2313 mdp->num_tx_ring = ring->tx_pending;
2314
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002315 if (netif_running(ndev)) {
Ben Hutchings084236d2015-01-22 12:41:34 +00002316 ret = sh_eth_ring_init(ndev);
2317 if (ret < 0) {
2318 netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
2319 __func__);
2320 return ret;
2321 }
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002322 ret = sh_eth_dev_init(ndev);
Ben Hutchings084236d2015-01-22 12:41:34 +00002323 if (ret < 0) {
2324 netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
2325 __func__);
2326 return ret;
2327 }
2328
Ben Hutchingsbd888912015-01-22 12:40:25 +00002329 netif_device_attach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002330 }
2331
2332 return 0;
2333}
2334
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002335static void sh_eth_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2336{
2337 struct sh_eth_private *mdp = netdev_priv(ndev);
2338
2339 wol->supported = 0;
2340 wol->wolopts = 0;
2341
Geert Uytterhoevenb4580c92018-02-12 14:42:36 +01002342 if (mdp->cd->magic) {
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002343 wol->supported = WAKE_MAGIC;
2344 wol->wolopts = mdp->wol_enabled ? WAKE_MAGIC : 0;
2345 }
2346}
2347
2348static int sh_eth_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2349{
2350 struct sh_eth_private *mdp = netdev_priv(ndev);
2351
Geert Uytterhoevenb4580c92018-02-12 14:42:36 +01002352 if (!mdp->cd->magic || wol->wolopts & ~WAKE_MAGIC)
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002353 return -EOPNOTSUPP;
2354
2355 mdp->wol_enabled = !!(wol->wolopts & WAKE_MAGIC);
2356
2357 device_set_wakeup_enable(&mdp->pdev->dev, mdp->wol_enabled);
2358
2359 return 0;
2360}
2361
stephen hemminger9b07be42012-01-04 12:59:49 +00002362static const struct ethtool_ops sh_eth_ethtool_ops = {
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002363 .get_regs_len = sh_eth_get_regs_len,
2364 .get_regs = sh_eth_get_regs,
stephen hemminger9b07be42012-01-04 12:59:49 +00002365 .nway_reset = sh_eth_nway_reset,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002366 .get_msglevel = sh_eth_get_msglevel,
2367 .set_msglevel = sh_eth_set_msglevel,
stephen hemminger9b07be42012-01-04 12:59:49 +00002368 .get_link = ethtool_op_get_link,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002369 .get_strings = sh_eth_get_strings,
2370 .get_ethtool_stats = sh_eth_get_ethtool_stats,
2371 .get_sset_count = sh_eth_get_sset_count,
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002372 .get_ringparam = sh_eth_get_ringparam,
2373 .set_ringparam = sh_eth_set_ringparam,
Philippe Reynesf08aff42016-08-10 00:04:49 +02002374 .get_link_ksettings = sh_eth_get_link_ksettings,
2375 .set_link_ksettings = sh_eth_set_link_ksettings,
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002376 .get_wol = sh_eth_get_wol,
2377 .set_wol = sh_eth_set_wol,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002378};
2379
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002380/* network device open function */
2381static int sh_eth_open(struct net_device *ndev)
2382{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002383 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03002384 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002385
Magnus Dammbcd51492009-10-09 00:20:04 +00002386 pm_runtime_get_sync(&mdp->pdev->dev);
2387
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002388 napi_enable(&mdp->napi);
2389
Joe Perchesa0607fd2009-11-18 23:29:17 -08002390 ret = request_irq(ndev->irq, sh_eth_interrupt,
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +00002391 mdp->cd->irq_flags, ndev->name, ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002392 if (ret) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002393 netdev_err(ndev, "Can not assign IRQ number\n");
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002394 goto out_napi_off;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002395 }
2396
2397 /* Descriptor set */
2398 ret = sh_eth_ring_init(ndev);
2399 if (ret)
2400 goto out_free_irq;
2401
2402 /* device init */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002403 ret = sh_eth_dev_init(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002404 if (ret)
2405 goto out_free_irq;
2406
2407 /* PHY control start*/
2408 ret = sh_eth_phy_start(ndev);
2409 if (ret)
2410 goto out_free_irq;
2411
Sergei Shtylyovad846aa2016-03-14 01:09:53 +03002412 netif_start_queue(ndev);
2413
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002414 mdp->is_opened = 1;
2415
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002416 return ret;
2417
2418out_free_irq:
2419 free_irq(ndev->irq, ndev);
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002420out_napi_off:
2421 napi_disable(&mdp->napi);
Magnus Dammbcd51492009-10-09 00:20:04 +00002422 pm_runtime_put_sync(&mdp->pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002423 return ret;
2424}
2425
2426/* Timeout function */
2427static void sh_eth_tx_timeout(struct net_device *ndev)
2428{
2429 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002430 struct sh_eth_rxdesc *rxdesc;
2431 int i;
2432
2433 netif_stop_queue(ndev);
2434
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002435 netif_err(mdp, timer, ndev,
2436 "transmit timed out, status %8.8x, resetting...\n",
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01002437 sh_eth_read(ndev, EESR));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002438
2439 /* tx_errors count up */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002440 ndev->stats.tx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002441
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002442 /* Free all the skbuffs in the Rx queue. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002443 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002444 rxdesc = &mdp->rx_ring[i];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002445 rxdesc->status = cpu_to_le32(0);
2446 rxdesc->addr = cpu_to_le32(0xBADF00D0);
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002447 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002448 mdp->rx_skbuff[i] = NULL;
2449 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002450 for (i = 0; i < mdp->num_tx_ring; i++) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002451 dev_kfree_skb(mdp->tx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002452 mdp->tx_skbuff[i] = NULL;
2453 }
2454
2455 /* device init */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002456 sh_eth_dev_init(ndev);
Sergei Shtylyovad846aa2016-03-14 01:09:53 +03002457
2458 netif_start_queue(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002459}
2460
2461/* Packet transmit function */
2462static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
2463{
2464 struct sh_eth_private *mdp = netdev_priv(ndev);
2465 struct sh_eth_txdesc *txdesc;
Sergei Shtylyov12996532015-12-13 23:05:07 +03002466 dma_addr_t dma_addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002467 u32 entry;
Nobuhiro Iwamatsufb5e2f92008-11-17 20:29:58 +00002468 unsigned long flags;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002469
2470 spin_lock_irqsave(&mdp->lock, flags);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002471 if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03002472 if (!sh_eth_tx_free(ndev, true)) {
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002473 netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002474 netif_stop_queue(ndev);
2475 spin_unlock_irqrestore(&mdp->lock, flags);
Patrick McHardy5b548142009-06-12 06:22:29 +00002476 return NETDEV_TX_BUSY;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002477 }
2478 }
2479 spin_unlock_irqrestore(&mdp->lock, flags);
2480
Ben Hutchingsdacc73e2015-03-03 00:53:08 +00002481 if (skb_put_padto(skb, ETH_ZLEN))
Ben Hutchingseebfb642015-01-22 12:40:13 +00002482 return NETDEV_TX_OK;
2483
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002484 entry = mdp->cur_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002485 mdp->tx_skbuff[entry] = skb;
2486 txdesc = &mdp->tx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002487 /* soft swap. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002488 if (!mdp->cd->hw_swap)
Sergei Shtylyov3e230992015-12-13 21:27:04 +03002489 sh_eth_soft_swap(PTR_ALIGN(skb->data, 4), skb->len + 2);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01002490 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, skb->len,
Sergei Shtylyov12996532015-12-13 23:05:07 +03002491 DMA_TO_DEVICE);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01002492 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
Ben Hutchingsaa3933b2015-01-27 00:49:47 +00002493 kfree_skb(skb);
2494 return NETDEV_TX_OK;
2495 }
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002496 txdesc->addr = cpu_to_le32(dma_addr);
2497 txdesc->len = cpu_to_le32(skb->len << 16);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002498
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03002499 dma_wmb(); /* TACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002500 if (entry >= mdp->num_tx_ring - 1)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002501 txdesc->status |= cpu_to_le32(TD_TACT | TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002502 else
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002503 txdesc->status |= cpu_to_le32(TD_TACT);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002504
2505 mdp->cur_tx++;
2506
Sergei Shtylyov3e416992018-03-24 23:08:42 +03002507 if (!(sh_eth_read(ndev, EDTRR) & mdp->cd->edtrr_trns))
2508 sh_eth_write(ndev, mdp->cd->edtrr_trns, EDTRR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09002509
Patrick McHardy6ed10652009-06-23 06:03:08 +00002510 return NETDEV_TX_OK;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002511}
2512
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002513/* The statistics registers have write-clear behaviour, which means we
2514 * will lose any increment between the read and write. We mitigate
2515 * this by only clearing when we read a non-zero value, so we will
2516 * never falsely report a total of zero.
2517 */
2518static void
2519sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
2520{
2521 u32 delta = sh_eth_read(ndev, reg);
2522
2523 if (delta) {
2524 *stat += delta;
2525 sh_eth_write(ndev, 0, reg);
2526 }
2527}
2528
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002529static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
2530{
2531 struct sh_eth_private *mdp = netdev_priv(ndev);
2532
Sergei Shtylyovce9134d2018-03-24 23:11:19 +03002533 if (mdp->cd->no_tx_cntrs)
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002534 return &ndev->stats;
2535
2536 if (!mdp->is_opened)
2537 return &ndev->stats;
2538
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002539 sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
2540 sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
2541 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002542
2543 if (sh_eth_is_gether(mdp)) {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002544 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2545 CERCR);
2546 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2547 CEECR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002548 } else {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002549 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2550 CNDCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002551 }
2552
2553 return &ndev->stats;
2554}
2555
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002556/* device close function */
2557static int sh_eth_close(struct net_device *ndev)
2558{
2559 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002560
2561 netif_stop_queue(ndev);
2562
Ben Hutchings283e38d2015-01-22 12:44:08 +00002563 /* Serialise with the interrupt handler and NAPI, then disable
2564 * interrupts. We have to clear the irq_enabled flag first to
2565 * ensure that interrupts won't be re-enabled.
2566 */
2567 mdp->irq_enabled = false;
2568 synchronize_irq(ndev->irq);
2569 napi_disable(&mdp->napi);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002570 sh_eth_write(ndev, 0x0000, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002571
Ben Hutchings740c7f32015-01-27 00:49:32 +00002572 sh_eth_dev_exit(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002573
2574 /* PHY Disconnect */
Philippe Reynes9fd03752016-08-10 00:04:48 +02002575 if (ndev->phydev) {
2576 phy_stop(ndev->phydev);
2577 phy_disconnect(ndev->phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002578 }
2579
2580 free_irq(ndev->irq, ndev);
2581
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002582 /* Free all the skbuffs in the Rx queue and the DMA buffer. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002583 sh_eth_ring_free(ndev);
2584
Magnus Dammbcd51492009-10-09 00:20:04 +00002585 pm_runtime_put_sync(&mdp->pdev->dev);
2586
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002587 mdp->is_opened = 0;
2588
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002589 return 0;
2590}
2591
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002592/* ioctl to device function */
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002593static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002594{
Philippe Reynes9fd03752016-08-10 00:04:48 +02002595 struct phy_device *phydev = ndev->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002596
2597 if (!netif_running(ndev))
2598 return -EINVAL;
2599
2600 if (!phydev)
2601 return -ENODEV;
2602
Richard Cochran28b04112010-07-17 08:48:55 +00002603 return phy_mii_ioctl(phydev, rq, cmd);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002604}
2605
Niklas Söderlund78d61022017-06-12 10:39:03 +02002606static int sh_eth_change_mtu(struct net_device *ndev, int new_mtu)
2607{
2608 if (netif_running(ndev))
2609 return -EBUSY;
2610
2611 ndev->mtu = new_mtu;
2612 netdev_update_features(ndev);
2613
2614 return 0;
2615}
2616
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002617/* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
2618static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
2619 int entry)
2620{
2621 return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
2622}
2623
2624static u32 sh_eth_tsu_get_post_mask(int entry)
2625{
2626 return 0x0f << (28 - ((entry % 8) * 4));
2627}
2628
2629static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
2630{
2631 return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
2632}
2633
2634static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
2635 int entry)
2636{
2637 struct sh_eth_private *mdp = netdev_priv(ndev);
2638 u32 tmp;
2639 void *reg_offset;
2640
2641 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2642 tmp = ioread32(reg_offset);
2643 iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
2644}
2645
2646static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
2647 int entry)
2648{
2649 struct sh_eth_private *mdp = netdev_priv(ndev);
2650 u32 post_mask, ref_mask, tmp;
2651 void *reg_offset;
2652
2653 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2654 post_mask = sh_eth_tsu_get_post_mask(entry);
2655 ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
2656
2657 tmp = ioread32(reg_offset);
2658 iowrite32(tmp & ~post_mask, reg_offset);
2659
2660 /* If other port enables, the function returns "true" */
2661 return tmp & ref_mask;
2662}
2663
2664static int sh_eth_tsu_busy(struct net_device *ndev)
2665{
2666 int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
2667 struct sh_eth_private *mdp = netdev_priv(ndev);
2668
2669 while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
2670 udelay(10);
2671 timeout--;
2672 if (timeout <= 0) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002673 netdev_err(ndev, "%s: timeout\n", __func__);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002674 return -ETIMEDOUT;
2675 }
2676 }
2677
2678 return 0;
2679}
2680
2681static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
2682 const u8 *addr)
2683{
2684 u32 val;
2685
2686 val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
2687 iowrite32(val, reg);
2688 if (sh_eth_tsu_busy(ndev) < 0)
2689 return -EBUSY;
2690
2691 val = addr[4] << 8 | addr[5];
2692 iowrite32(val, reg + 4);
2693 if (sh_eth_tsu_busy(ndev) < 0)
2694 return -EBUSY;
2695
2696 return 0;
2697}
2698
2699static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
2700{
2701 u32 val;
2702
2703 val = ioread32(reg);
2704 addr[0] = (val >> 24) & 0xff;
2705 addr[1] = (val >> 16) & 0xff;
2706 addr[2] = (val >> 8) & 0xff;
2707 addr[3] = val & 0xff;
2708 val = ioread32(reg + 4);
2709 addr[4] = (val >> 8) & 0xff;
2710 addr[5] = val & 0xff;
2711}
2712
2713
2714static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
2715{
2716 struct sh_eth_private *mdp = netdev_priv(ndev);
2717 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2718 int i;
2719 u8 c_addr[ETH_ALEN];
2720
2721 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2722 sh_eth_tsu_read_entry(reg_offset, c_addr);
dingtianhongc4bde292013-12-30 15:41:17 +08002723 if (ether_addr_equal(addr, c_addr))
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002724 return i;
2725 }
2726
2727 return -ENOENT;
2728}
2729
2730static int sh_eth_tsu_find_empty(struct net_device *ndev)
2731{
2732 u8 blank[ETH_ALEN];
2733 int entry;
2734
2735 memset(blank, 0, sizeof(blank));
2736 entry = sh_eth_tsu_find_entry(ndev, blank);
2737 return (entry < 0) ? -ENOMEM : entry;
2738}
2739
2740static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
2741 int entry)
2742{
2743 struct sh_eth_private *mdp = netdev_priv(ndev);
2744 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2745 int ret;
2746 u8 blank[ETH_ALEN];
2747
2748 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
2749 ~(1 << (31 - entry)), TSU_TEN);
2750
2751 memset(blank, 0, sizeof(blank));
2752 ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
2753 if (ret < 0)
2754 return ret;
2755 return 0;
2756}
2757
2758static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
2759{
2760 struct sh_eth_private *mdp = netdev_priv(ndev);
2761 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2762 int i, ret;
2763
2764 if (!mdp->cd->tsu)
2765 return 0;
2766
2767 i = sh_eth_tsu_find_entry(ndev, addr);
2768 if (i < 0) {
2769 /* No entry found, create one */
2770 i = sh_eth_tsu_find_empty(ndev);
2771 if (i < 0)
2772 return -ENOMEM;
2773 ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
2774 if (ret < 0)
2775 return ret;
2776
2777 /* Enable the entry */
2778 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
2779 (1 << (31 - i)), TSU_TEN);
2780 }
2781
2782 /* Entry found or created, enable POST */
2783 sh_eth_tsu_enable_cam_entry_post(ndev, i);
2784
2785 return 0;
2786}
2787
2788static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
2789{
2790 struct sh_eth_private *mdp = netdev_priv(ndev);
2791 int i, ret;
2792
2793 if (!mdp->cd->tsu)
2794 return 0;
2795
2796 i = sh_eth_tsu_find_entry(ndev, addr);
2797 if (i) {
2798 /* Entry found */
2799 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2800 goto done;
2801
2802 /* Disable the entry if both ports was disabled */
2803 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2804 if (ret < 0)
2805 return ret;
2806 }
2807done:
2808 return 0;
2809}
2810
2811static int sh_eth_tsu_purge_all(struct net_device *ndev)
2812{
2813 struct sh_eth_private *mdp = netdev_priv(ndev);
2814 int i, ret;
2815
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002816 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002817 return 0;
2818
2819 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
2820 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2821 continue;
2822
2823 /* Disable the entry if both ports was disabled */
2824 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2825 if (ret < 0)
2826 return ret;
2827 }
2828
2829 return 0;
2830}
2831
2832static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
2833{
2834 struct sh_eth_private *mdp = netdev_priv(ndev);
2835 u8 addr[ETH_ALEN];
2836 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2837 int i;
2838
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002839 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002840 return;
2841
2842 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2843 sh_eth_tsu_read_entry(reg_offset, addr);
2844 if (is_multicast_ether_addr(addr))
2845 sh_eth_tsu_del_entry(ndev, addr);
2846 }
2847}
2848
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002849/* Update promiscuous flag and multicast filter */
2850static void sh_eth_set_rx_mode(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002851{
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002852 struct sh_eth_private *mdp = netdev_priv(ndev);
2853 u32 ecmr_bits;
2854 int mcast_all = 0;
2855 unsigned long flags;
2856
2857 spin_lock_irqsave(&mdp->lock, flags);
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002858 /* Initial condition is MCT = 1, PRM = 0.
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002859 * Depending on ndev->flags, set PRM or clear MCT
2860 */
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002861 ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
2862 if (mdp->cd->tsu)
2863 ecmr_bits |= ECMR_MCT;
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002864
2865 if (!(ndev->flags & IFF_MULTICAST)) {
2866 sh_eth_tsu_purge_mcast(ndev);
2867 mcast_all = 1;
2868 }
2869 if (ndev->flags & IFF_ALLMULTI) {
2870 sh_eth_tsu_purge_mcast(ndev);
2871 ecmr_bits &= ~ECMR_MCT;
2872 mcast_all = 1;
2873 }
2874
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002875 if (ndev->flags & IFF_PROMISC) {
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002876 sh_eth_tsu_purge_all(ndev);
2877 ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
2878 } else if (mdp->cd->tsu) {
2879 struct netdev_hw_addr *ha;
2880 netdev_for_each_mc_addr(ha, ndev) {
2881 if (mcast_all && is_multicast_ether_addr(ha->addr))
2882 continue;
2883
2884 if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
2885 if (!mcast_all) {
2886 sh_eth_tsu_purge_mcast(ndev);
2887 ecmr_bits &= ~ECMR_MCT;
2888 mcast_all = 1;
2889 }
2890 }
2891 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002892 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002893
2894 /* update the ethernet mode */
2895 sh_eth_write(ndev, ecmr_bits, ECMR);
2896
2897 spin_unlock_irqrestore(&mdp->lock, flags);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002898}
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002899
2900static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
2901{
2902 if (!mdp->port)
2903 return TSU_VTAG0;
2904 else
2905 return TSU_VTAG1;
2906}
2907
Patrick McHardy80d5c362013-04-19 02:04:28 +00002908static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
2909 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002910{
2911 struct sh_eth_private *mdp = netdev_priv(ndev);
2912 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2913
2914 if (unlikely(!mdp->cd->tsu))
2915 return -EPERM;
2916
2917 /* No filtering if vid = 0 */
2918 if (!vid)
2919 return 0;
2920
2921 mdp->vlan_num_ids++;
2922
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002923 /* The controller has one VLAN tag HW filter. So, if the filter is
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002924 * already enabled, the driver disables it and the filte
2925 */
2926 if (mdp->vlan_num_ids > 1) {
2927 /* disable VLAN filter */
2928 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2929 return 0;
2930 }
2931
2932 sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
2933 vtag_reg_index);
2934
2935 return 0;
2936}
2937
Patrick McHardy80d5c362013-04-19 02:04:28 +00002938static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
2939 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002940{
2941 struct sh_eth_private *mdp = netdev_priv(ndev);
2942 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2943
2944 if (unlikely(!mdp->cd->tsu))
2945 return -EPERM;
2946
2947 /* No filtering if vid = 0 */
2948 if (!vid)
2949 return 0;
2950
2951 mdp->vlan_num_ids--;
2952 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2953
2954 return 0;
2955}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002956
2957/* SuperH's TSU register init function */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002958static void sh_eth_tsu_init(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002959{
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +03002960 if (!mdp->cd->dual_port) {
Simon Hormandb893472014-01-17 09:22:28 +09002961 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
Chris Brandte1487882016-09-07 14:57:09 -04002962 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL,
2963 TSU_FWSLC); /* Enable POST registers */
Simon Hormandb893472014-01-17 09:22:28 +09002964 return;
2965 }
2966
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002967 sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
2968 sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
2969 sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
2970 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
2971 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
2972 sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
2973 sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
2974 sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
2975 sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
2976 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
Sergei Shtylyov4869a142018-02-24 20:28:16 +03002977 sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
2978 sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002979 sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
2980 sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
2981 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2982 sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
2983 sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
2984 sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
2985 sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002986}
2987
2988/* MDIO bus release function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002989static int sh_mdio_release(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002990{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002991 /* unregister mdio bus */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002992 mdiobus_unregister(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002993
2994 /* free bitbang info */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002995 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002996
2997 return 0;
2998}
2999
3000/* MDIO bus init function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003001static int sh_mdio_init(struct sh_eth_private *mdp,
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00003002 struct sh_eth_plat_data *pd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003003{
Andrew Lunne7f4dc32016-01-06 20:11:15 +01003004 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003005 struct bb_info *bitbang;
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003006 struct platform_device *pdev = mdp->pdev;
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01003007 struct device *dev = &mdp->pdev->dev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003008
3009 /* create bit control struct for PHY */
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01003010 bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
Laurent Pinchartf738a132014-03-20 15:00:35 +01003011 if (!bitbang)
3012 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003013
3014 /* bitbang init */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00003015 bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00003016 bitbang->set_gate = pd->set_mdio_gate;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003017 bitbang->ctrl.ops = &bb_ops;
3018
Stefan Weilc2e07b32010-08-03 19:44:52 +02003019 /* MII controller setting */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003020 mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
Laurent Pinchartf738a132014-03-20 15:00:35 +01003021 if (!mdp->mii_bus)
3022 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003023
3024 /* Hook up MII support for ethtool */
3025 mdp->mii_bus->name = "sh_mii";
Laurent Pincharta5bd60602014-03-20 15:00:32 +01003026 mdp->mii_bus->parent = dev;
Florian Fainelli5278fb52012-01-09 23:59:17 +00003027 snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003028 pdev->name, pdev->id);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003029
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003030 /* register MDIO bus */
3031 if (dev->of_node) {
3032 ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
Ben Dooks702eca02014-03-12 17:47:40 +00003033 } else {
Ben Dooks702eca02014-03-12 17:47:40 +00003034 if (pd->phy_irq > 0)
3035 mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
3036
3037 ret = mdiobus_register(mdp->mii_bus);
3038 }
3039
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003040 if (ret)
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003041 goto out_free_bus;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003042
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003043 return 0;
3044
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003045out_free_bus:
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07003046 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003047 return ret;
3048}
3049
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003050static const u16 *sh_eth_get_register_offset(int register_type)
3051{
3052 const u16 *reg_offset = NULL;
3053
3054 switch (register_type) {
3055 case SH_ETH_REG_GIGABIT:
3056 reg_offset = sh_eth_offset_gigabit;
3057 break;
Simon Hormandb893472014-01-17 09:22:28 +09003058 case SH_ETH_REG_FAST_RZ:
3059 reg_offset = sh_eth_offset_fast_rz;
3060 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +00003061 case SH_ETH_REG_FAST_RCAR:
3062 reg_offset = sh_eth_offset_fast_rcar;
3063 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003064 case SH_ETH_REG_FAST_SH4:
3065 reg_offset = sh_eth_offset_fast_sh4;
3066 break;
3067 case SH_ETH_REG_FAST_SH3_SH2:
3068 reg_offset = sh_eth_offset_fast_sh3_sh2;
3069 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003070 }
3071
3072 return reg_offset;
3073}
3074
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003075static const struct net_device_ops sh_eth_netdev_ops = {
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003076 .ndo_open = sh_eth_open,
3077 .ndo_stop = sh_eth_close,
3078 .ndo_start_xmit = sh_eth_start_xmit,
3079 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00003080 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003081 .ndo_tx_timeout = sh_eth_tx_timeout,
3082 .ndo_do_ioctl = sh_eth_do_ioctl,
Niklas Söderlund78d61022017-06-12 10:39:03 +02003083 .ndo_change_mtu = sh_eth_change_mtu,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003084 .ndo_validate_addr = eth_validate_addr,
3085 .ndo_set_mac_address = eth_mac_addr,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003086};
3087
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003088static const struct net_device_ops sh_eth_netdev_ops_tsu = {
3089 .ndo_open = sh_eth_open,
3090 .ndo_stop = sh_eth_close,
3091 .ndo_start_xmit = sh_eth_start_xmit,
3092 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00003093 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003094 .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
3095 .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
3096 .ndo_tx_timeout = sh_eth_tx_timeout,
3097 .ndo_do_ioctl = sh_eth_do_ioctl,
Niklas Söderlund78d61022017-06-12 10:39:03 +02003098 .ndo_change_mtu = sh_eth_change_mtu,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003099 .ndo_validate_addr = eth_validate_addr,
3100 .ndo_set_mac_address = eth_mac_addr,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003101};
3102
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003103#ifdef CONFIG_OF
3104static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
3105{
3106 struct device_node *np = dev->of_node;
3107 struct sh_eth_plat_data *pdata;
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003108 const char *mac_addr;
3109
3110 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
3111 if (!pdata)
3112 return NULL;
3113
3114 pdata->phy_interface = of_get_phy_mode(np);
3115
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003116 mac_addr = of_get_mac_address(np);
3117 if (mac_addr)
3118 memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
3119
3120 pdata->no_ether_link =
3121 of_property_read_bool(np, "renesas,no-ether-link");
3122 pdata->ether_link_active_low =
3123 of_property_read_bool(np, "renesas,ether-link-active-low");
3124
3125 return pdata;
3126}
3127
3128static const struct of_device_id sh_eth_match_table[] = {
3129 { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
Simon Horman6c4b2f72017-10-18 09:21:27 +02003130 { .compatible = "renesas,ether-r8a7743", .data = &rcar_gen2_data },
3131 { .compatible = "renesas,ether-r8a7745", .data = &rcar_gen2_data },
3132 { .compatible = "renesas,ether-r8a7778", .data = &rcar_gen1_data },
3133 { .compatible = "renesas,ether-r8a7779", .data = &rcar_gen1_data },
3134 { .compatible = "renesas,ether-r8a7790", .data = &rcar_gen2_data },
3135 { .compatible = "renesas,ether-r8a7791", .data = &rcar_gen2_data },
3136 { .compatible = "renesas,ether-r8a7793", .data = &rcar_gen2_data },
3137 { .compatible = "renesas,ether-r8a7794", .data = &rcar_gen2_data },
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003138 { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
Simon Hormanb4804e02017-10-18 09:21:28 +02003139 { .compatible = "renesas,rcar-gen1-ether", .data = &rcar_gen1_data },
3140 { .compatible = "renesas,rcar-gen2-ether", .data = &rcar_gen2_data },
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003141 { }
3142};
3143MODULE_DEVICE_TABLE(of, sh_eth_match_table);
3144#else
3145static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
3146{
3147 return NULL;
3148}
3149#endif
3150
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003151static int sh_eth_drv_probe(struct platform_device *pdev)
3152{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003153 struct resource *res;
Jingoo Han0b76b862013-08-30 14:00:11 +09003154 struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003155 const struct platform_device_id *id = platform_get_device_id(pdev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03003156 struct sh_eth_private *mdp;
3157 struct net_device *ndev;
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003158 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003159
3160 /* get base addr */
3161 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003162
3163 ndev = alloc_etherdev(sizeof(struct sh_eth_private));
Laurent Pinchartf738a132014-03-20 15:00:35 +01003164 if (!ndev)
3165 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003166
Ben Dooksb5893a02014-03-21 12:09:14 +01003167 pm_runtime_enable(&pdev->dev);
3168 pm_runtime_get_sync(&pdev->dev);
3169
roel kluincc3c0802008-09-10 19:22:44 +02003170 ret = platform_get_irq(pdev, 0);
Sergei Shtylyov7a468ac2015-08-28 16:56:01 +03003171 if (ret < 0)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003172 goto out_release;
roel kluincc3c0802008-09-10 19:22:44 +02003173 ndev->irq = ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003174
3175 SET_NETDEV_DEV(ndev, &pdev->dev);
3176
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003177 mdp = netdev_priv(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00003178 mdp->num_tx_ring = TX_RING_SIZE;
3179 mdp->num_rx_ring = RX_RING_SIZE;
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003180 mdp->addr = devm_ioremap_resource(&pdev->dev, res);
3181 if (IS_ERR(mdp->addr)) {
3182 ret = PTR_ERR(mdp->addr);
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00003183 goto out_release;
3184 }
3185
Varka Bhadramc9608042014-10-24 07:42:09 +05303186 ndev->base_addr = res->start;
3187
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003188 spin_lock_init(&mdp->lock);
Magnus Dammbcd51492009-10-09 00:20:04 +00003189 mdp->pdev = pdev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003190
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003191 if (pdev->dev.of_node)
3192 pd = sh_eth_parse_dt(&pdev->dev);
Sergei Shtylyov3b4c5cb2013-10-30 23:30:19 +03003193 if (!pd) {
3194 dev_err(&pdev->dev, "no platform data\n");
3195 ret = -EINVAL;
3196 goto out_release;
3197 }
3198
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003199 /* get PHY ID */
Yoshinori Sato71557a32008-08-06 19:49:00 -04003200 mdp->phy_id = pd->phy;
Yoshihiro Shimodae47c9052011-03-07 21:59:45 +00003201 mdp->phy_interface = pd->phy_interface;
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00003202 mdp->no_ether_link = pd->no_ether_link;
3203 mdp->ether_link_active_low = pd->ether_link_active_low;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003204
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003205 /* set cpu data */
Wolfram Sang42a67c92016-03-01 17:37:59 +01003206 if (id)
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003207 mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
Wolfram Sang42a67c92016-03-01 17:37:59 +01003208 else
3209 mdp->cd = (struct sh_eth_cpu_data *)of_device_get_match_data(&pdev->dev);
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003210
Sergei Shtylyova3153d82013-08-18 03:11:28 +04003211 mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
Sergei Shtylyov264be2f2014-03-15 03:11:24 +03003212 if (!mdp->reg_offset) {
3213 dev_err(&pdev->dev, "Unknown register type (%d)\n",
3214 mdp->cd->register_type);
3215 ret = -EINVAL;
3216 goto out_release;
3217 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003218 sh_eth_set_default_cpu_data(mdp->cd);
3219
Niklas Söderlund78d61022017-06-12 10:39:03 +02003220 /* User's manual states max MTU should be 2048 but due to the
3221 * alignment calculations in sh_eth_ring_init() the practical
3222 * MTU is a bit less. Maybe this can be optimized some more.
3223 */
3224 ndev->max_mtu = 2000 - (ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN);
3225 ndev->min_mtu = ETH_MIN_MTU;
3226
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003227 /* set function */
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003228 if (mdp->cd->tsu)
3229 ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
3230 else
3231 ndev->netdev_ops = &sh_eth_netdev_ops;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003232 ndev->ethtool_ops = &sh_eth_ethtool_ops;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003233 ndev->watchdog_timeo = TX_TIMEOUT;
3234
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00003235 /* debug message level */
3236 mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003237
3238 /* read and set MAC address */
Magnus Damm748031f2009-10-09 00:17:14 +00003239 read_mac_address(ndev, pd->mac_addr);
Sergei Shtylyovff6e7222013-04-29 09:49:42 +00003240 if (!is_valid_ether_addr(ndev->dev_addr)) {
3241 dev_warn(&pdev->dev,
3242 "no valid MAC address supplied, using a random one.\n");
3243 eth_hw_addr_random(ndev);
3244 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003245
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003246 if (mdp->cd->tsu) {
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003247 int port = pdev->id < 0 ? 0 : pdev->id % 2;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003248 struct resource *rtsu;
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003249
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003250 rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003251 if (!rtsu) {
3252 dev_err(&pdev->dev, "no TSU resource\n");
3253 ret = -ENODEV;
3254 goto out_release;
3255 }
3256 /* We can only request the TSU region for the first port
3257 * of the two sharing this TSU for the probe to succeed...
3258 */
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003259 if (port == 0 &&
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003260 !devm_request_mem_region(&pdev->dev, rtsu->start,
3261 resource_size(rtsu),
3262 dev_name(&pdev->dev))) {
3263 dev_err(&pdev->dev, "can't request TSU resource.\n");
3264 ret = -EBUSY;
3265 goto out_release;
3266 }
Sergei Shtylyov3e14c962018-01-14 20:47:43 +03003267 /* ioremap the TSU registers */
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003268 mdp->tsu_addr = devm_ioremap(&pdev->dev, rtsu->start,
3269 resource_size(rtsu));
3270 if (!mdp->tsu_addr) {
3271 dev_err(&pdev->dev, "TSU region ioremap() failed.\n");
3272 ret = -ENOMEM;
Sergei Shtylyovfc0c0902013-03-19 13:41:32 +00003273 goto out_release;
3274 }
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003275 mdp->port = port;
Patrick McHardyf6469682013-04-19 02:04:27 +00003276 ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003277
Sergei Shtylyov3e14c962018-01-14 20:47:43 +03003278 /* Need to init only the first port of the two sharing a TSU */
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003279 if (port == 0) {
Sergei Shtylyov3e14c962018-01-14 20:47:43 +03003280 if (mdp->cd->chip_reset)
3281 mdp->cd->chip_reset(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003282
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00003283 /* TSU init (Init only)*/
3284 sh_eth_tsu_init(mdp);
3285 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003286 }
3287
Hisashi Nakamura966d6db2014-11-13 15:54:05 +09003288 if (mdp->cd->rmiimode)
3289 sh_eth_write(ndev, 0x1, RMIIMODE);
3290
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003291 /* MDIO bus init */
3292 ret = sh_mdio_init(mdp, pd);
3293 if (ret) {
Geert Uytterhoevenb7ce5202017-05-18 15:01:35 +02003294 if (ret != -EPROBE_DEFER)
3295 dev_err(&pdev->dev, "MDIO init failed: %d\n", ret);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003296 goto out_release;
3297 }
3298
Sergei Shtylyov37191092013-06-19 23:30:23 +04003299 netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
3300
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003301 /* network device register */
3302 ret = register_netdev(ndev);
3303 if (ret)
Sergei Shtylyov37191092013-06-19 23:30:23 +04003304 goto out_napi_del;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003305
Geert Uytterhoevenb4580c92018-02-12 14:42:36 +01003306 if (mdp->cd->magic)
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003307 device_set_wakeup_capable(&pdev->dev, 1);
3308
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003309 /* print device information */
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +03003310 netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
3311 (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003312
Ben Dooksb5893a02014-03-21 12:09:14 +01003313 pm_runtime_put(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003314 platform_set_drvdata(pdev, ndev);
3315
3316 return ret;
3317
Sergei Shtylyov37191092013-06-19 23:30:23 +04003318out_napi_del:
3319 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003320 sh_mdio_release(mdp);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003321
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003322out_release:
3323 /* net_dev free */
Sergei Shtylyov4282fc42017-12-31 21:41:36 +03003324 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003325
Ben Dooksb5893a02014-03-21 12:09:14 +01003326 pm_runtime_put(&pdev->dev);
3327 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003328 return ret;
3329}
3330
3331static int sh_eth_drv_remove(struct platform_device *pdev)
3332{
3333 struct net_device *ndev = platform_get_drvdata(pdev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003334 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003335
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003336 unregister_netdev(ndev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003337 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003338 sh_mdio_release(mdp);
Magnus Dammbcd51492009-10-09 00:20:04 +00003339 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003340 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003341
3342 return 0;
3343}
3344
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003345#ifdef CONFIG_PM
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003346#ifdef CONFIG_PM_SLEEP
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003347static int sh_eth_wol_setup(struct net_device *ndev)
3348{
3349 struct sh_eth_private *mdp = netdev_priv(ndev);
3350
3351 /* Only allow ECI interrupts */
3352 synchronize_irq(ndev->irq);
3353 napi_disable(&mdp->napi);
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03003354 sh_eth_write(ndev, EESIPR_ECIIP, EESIPR);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003355
3356 /* Enable MagicPacket */
Niklas Söderlund5e2ed132017-02-01 15:41:54 +01003357 sh_eth_modify(ndev, ECMR, ECMR_MPDE, ECMR_MPDE);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003358
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003359 return enable_irq_wake(ndev->irq);
3360}
3361
3362static int sh_eth_wol_restore(struct net_device *ndev)
3363{
3364 struct sh_eth_private *mdp = netdev_priv(ndev);
3365 int ret;
3366
3367 napi_enable(&mdp->napi);
3368
3369 /* Disable MagicPacket */
3370 sh_eth_modify(ndev, ECMR, ECMR_MPDE, 0);
3371
3372 /* The device needs to be reset to restore MagicPacket logic
3373 * for next wakeup. If we close and open the device it will
3374 * both be reset and all registers restored. This is what
3375 * happens during suspend and resume without WoL enabled.
3376 */
3377 ret = sh_eth_close(ndev);
3378 if (ret < 0)
3379 return ret;
3380 ret = sh_eth_open(ndev);
3381 if (ret < 0)
3382 return ret;
3383
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003384 return disable_irq_wake(ndev->irq);
3385}
3386
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003387static int sh_eth_suspend(struct device *dev)
3388{
3389 struct net_device *ndev = dev_get_drvdata(dev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003390 struct sh_eth_private *mdp = netdev_priv(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003391 int ret = 0;
3392
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003393 if (!netif_running(ndev))
3394 return 0;
3395
3396 netif_device_detach(ndev);
3397
3398 if (mdp->wol_enabled)
3399 ret = sh_eth_wol_setup(ndev);
3400 else
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003401 ret = sh_eth_close(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003402
3403 return ret;
3404}
3405
3406static int sh_eth_resume(struct device *dev)
3407{
3408 struct net_device *ndev = dev_get_drvdata(dev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003409 struct sh_eth_private *mdp = netdev_priv(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003410 int ret = 0;
3411
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003412 if (!netif_running(ndev))
3413 return 0;
3414
3415 if (mdp->wol_enabled)
3416 ret = sh_eth_wol_restore(ndev);
3417 else
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003418 ret = sh_eth_open(ndev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003419
3420 if (ret < 0)
3421 return ret;
3422
3423 netif_device_attach(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003424
3425 return ret;
3426}
3427#endif
3428
Magnus Dammbcd51492009-10-09 00:20:04 +00003429static int sh_eth_runtime_nop(struct device *dev)
3430{
Sergei Shtylyov128296f2014-01-03 15:52:22 +03003431 /* Runtime PM callback shared between ->runtime_suspend()
Magnus Dammbcd51492009-10-09 00:20:04 +00003432 * and ->runtime_resume(). Simply returns success.
3433 *
3434 * This driver re-initializes all registers after
3435 * pm_runtime_get_sync() anyway so there is no need
3436 * to save and restore registers here.
3437 */
3438 return 0;
3439}
3440
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003441static const struct dev_pm_ops sh_eth_dev_pm_ops = {
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003442 SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
Mikhail Ulyanove7d7e892015-01-22 01:18:44 +03003443 SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
Magnus Dammbcd51492009-10-09 00:20:04 +00003444};
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003445#define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
3446#else
3447#define SH_ETH_PM_OPS NULL
3448#endif
Magnus Dammbcd51492009-10-09 00:20:04 +00003449
Arvind Yadavef00df82017-08-13 16:42:42 +05303450static const struct platform_device_id sh_eth_id_table[] = {
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +00003451 { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +00003452 { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +00003453 { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003454 { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
Sergei Shtylyov24549e22013-06-07 13:59:21 +00003455 { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
3456 { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003457 { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003458 { }
3459};
3460MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
3461
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003462static struct platform_driver sh_eth_driver = {
3463 .probe = sh_eth_drv_probe,
3464 .remove = sh_eth_drv_remove,
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003465 .id_table = sh_eth_id_table,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003466 .driver = {
3467 .name = CARDNAME,
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003468 .pm = SH_ETH_PM_OPS,
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003469 .of_match_table = of_match_ptr(sh_eth_match_table),
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003470 },
3471};
3472
Axel Lindb62f682011-11-27 16:44:17 +00003473module_platform_driver(sh_eth_driver);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003474
3475MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
3476MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
3477MODULE_LICENSE("GPL v2");