blob: 6d89f28cae0628254c761c7f4f86782a51db1943 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Mark Rustad49425df2016-04-01 12:18:09 -07004 Copyright(c) 1999 - 2016 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Jacob Kellerb89aae72014-02-22 01:23:50 +000023 Linux NICS <linux.nics@intel.com>
Auke Kok9a799d72007-09-15 14:07:45 -070024 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29/* ethtool support for ixgbe */
30
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000031#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070032#include <linux/types.h>
33#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070035#include <linux/pci.h>
36#include <linux/netdevice.h>
37#include <linux/ethtool.h>
38#include <linux/vmalloc.h>
Alexander Duyckf8003262012-03-03 02:35:52 +000039#include <linux/highmem.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <linux/uaccess.h>
41
42#include "ixgbe.h"
Aurélien Guillaume71858ac2013-01-17 06:55:24 +000043#include "ixgbe_phy.h"
Auke Kok9a799d72007-09-15 14:07:45 -070044
45
46#define IXGBE_ALL_RAR_ENTRIES 16
47
Ajit Khaparde29c3a052009-10-13 01:47:33 +000048enum {NETDEV_STATS, IXGBE_STATS};
49
Auke Kok9a799d72007-09-15 14:07:45 -070050struct ixgbe_stats {
51 char stat_string[ETH_GSTRING_LEN];
Ajit Khaparde29c3a052009-10-13 01:47:33 +000052 int type;
Auke Kok9a799d72007-09-15 14:07:45 -070053 int sizeof_stat;
54 int stat_offset;
55};
56
Ajit Khaparde29c3a052009-10-13 01:47:33 +000057#define IXGBE_STAT(m) IXGBE_STATS, \
58 sizeof(((struct ixgbe_adapter *)0)->m), \
59 offsetof(struct ixgbe_adapter, m)
60#define IXGBE_NETDEV_STAT(m) NETDEV_STATS, \
Eric Dumazet55bad822010-07-23 13:44:21 +000061 sizeof(((struct rtnl_link_stats64 *)0)->m), \
62 offsetof(struct rtnl_link_stats64, m)
Ajit Khaparde29c3a052009-10-13 01:47:33 +000063
Stephen Hemminger1bba2e82012-01-05 06:29:54 +000064static const struct ixgbe_stats ixgbe_gstrings_stats[] = {
Eric Dumazet55bad822010-07-23 13:44:21 +000065 {"rx_packets", IXGBE_NETDEV_STAT(rx_packets)},
66 {"tx_packets", IXGBE_NETDEV_STAT(tx_packets)},
67 {"rx_bytes", IXGBE_NETDEV_STAT(rx_bytes)},
68 {"tx_bytes", IXGBE_NETDEV_STAT(tx_bytes)},
Ben Greearaad71912009-09-30 12:08:16 +000069 {"rx_pkts_nic", IXGBE_STAT(stats.gprc)},
70 {"tx_pkts_nic", IXGBE_STAT(stats.gptc)},
71 {"rx_bytes_nic", IXGBE_STAT(stats.gorc)},
72 {"tx_bytes_nic", IXGBE_STAT(stats.gotc)},
Auke Kok9a799d72007-09-15 14:07:45 -070073 {"lsc_int", IXGBE_STAT(lsc_int)},
74 {"tx_busy", IXGBE_STAT(tx_busy)},
75 {"non_eop_descs", IXGBE_STAT(non_eop_descs)},
Eric Dumazet55bad822010-07-23 13:44:21 +000076 {"rx_errors", IXGBE_NETDEV_STAT(rx_errors)},
77 {"tx_errors", IXGBE_NETDEV_STAT(tx_errors)},
78 {"rx_dropped", IXGBE_NETDEV_STAT(rx_dropped)},
79 {"tx_dropped", IXGBE_NETDEV_STAT(tx_dropped)},
80 {"multicast", IXGBE_NETDEV_STAT(multicast)},
Auke Kok9a799d72007-09-15 14:07:45 -070081 {"broadcast", IXGBE_STAT(stats.bprc)},
82 {"rx_no_buffer_count", IXGBE_STAT(stats.rnbc[0]) },
Eric Dumazet55bad822010-07-23 13:44:21 +000083 {"collisions", IXGBE_NETDEV_STAT(collisions)},
84 {"rx_over_errors", IXGBE_NETDEV_STAT(rx_over_errors)},
85 {"rx_crc_errors", IXGBE_NETDEV_STAT(rx_crc_errors)},
86 {"rx_frame_errors", IXGBE_NETDEV_STAT(rx_frame_errors)},
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +000087 {"hw_rsc_aggregated", IXGBE_STAT(rsc_total_count)},
88 {"hw_rsc_flushed", IXGBE_STAT(rsc_total_flush)},
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +000089 {"fdir_match", IXGBE_STAT(stats.fdirmatch)},
90 {"fdir_miss", IXGBE_STAT(stats.fdirmiss)},
Alexander Duyckd034acf2011-04-27 09:25:34 +000091 {"fdir_overflow", IXGBE_STAT(fdir_overflow)},
Eric Dumazet55bad822010-07-23 13:44:21 +000092 {"rx_fifo_errors", IXGBE_NETDEV_STAT(rx_fifo_errors)},
93 {"rx_missed_errors", IXGBE_NETDEV_STAT(rx_missed_errors)},
94 {"tx_aborted_errors", IXGBE_NETDEV_STAT(tx_aborted_errors)},
95 {"tx_carrier_errors", IXGBE_NETDEV_STAT(tx_carrier_errors)},
96 {"tx_fifo_errors", IXGBE_NETDEV_STAT(tx_fifo_errors)},
97 {"tx_heartbeat_errors", IXGBE_NETDEV_STAT(tx_heartbeat_errors)},
Auke Kok9a799d72007-09-15 14:07:45 -070098 {"tx_timeout_count", IXGBE_STAT(tx_timeout_count)},
99 {"tx_restart_queue", IXGBE_STAT(restart_queue)},
100 {"rx_long_length_errors", IXGBE_STAT(stats.roc)},
101 {"rx_short_length_errors", IXGBE_STAT(stats.ruc)},
Auke Kok9a799d72007-09-15 14:07:45 -0700102 {"tx_flow_control_xon", IXGBE_STAT(stats.lxontxc)},
103 {"rx_flow_control_xon", IXGBE_STAT(stats.lxonrxc)},
104 {"tx_flow_control_xoff", IXGBE_STAT(stats.lxofftxc)},
105 {"rx_flow_control_xoff", IXGBE_STAT(stats.lxoffrxc)},
Auke Kok9a799d72007-09-15 14:07:45 -0700106 {"rx_csum_offload_errors", IXGBE_STAT(hw_csum_rx_error)},
Auke Kok9a799d72007-09-15 14:07:45 -0700107 {"alloc_rx_page_failed", IXGBE_STAT(alloc_rx_page_failed)},
108 {"alloc_rx_buff_failed", IXGBE_STAT(alloc_rx_buff_failed)},
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000109 {"rx_no_dma_resources", IXGBE_STAT(hw_rx_no_dma_resources)},
Emil Tantilov58f6bcf2011-04-21 08:43:43 +0000110 {"os2bmc_rx_by_bmc", IXGBE_STAT(stats.o2bgptc)},
111 {"os2bmc_tx_by_bmc", IXGBE_STAT(stats.b2ospc)},
112 {"os2bmc_tx_by_host", IXGBE_STAT(stats.o2bspc)},
113 {"os2bmc_rx_by_host", IXGBE_STAT(stats.b2ogprc)},
Jacob Keller4cc74c02017-05-03 10:29:00 -0700114 {"tx_hwtstamp_timeouts", IXGBE_STAT(tx_hwtstamp_timeouts)},
115 {"tx_hwtstamp_skipped", IXGBE_STAT(tx_hwtstamp_skipped)},
116 {"rx_hwtstamp_cleared", IXGBE_STAT(rx_hwtstamp_cleared)},
Yi Zou6d455222009-05-13 13:12:16 +0000117#ifdef IXGBE_FCOE
118 {"fcoe_bad_fccrc", IXGBE_STAT(stats.fccrc)},
119 {"rx_fcoe_dropped", IXGBE_STAT(stats.fcoerpdc)},
120 {"rx_fcoe_packets", IXGBE_STAT(stats.fcoeprc)},
121 {"rx_fcoe_dwords", IXGBE_STAT(stats.fcoedwrc)},
Amir Hanania7b859eb2011-08-31 02:07:55 +0000122 {"fcoe_noddp", IXGBE_STAT(stats.fcoe_noddp)},
123 {"fcoe_noddp_ext_buff", IXGBE_STAT(stats.fcoe_noddp_ext_buff)},
Yi Zou6d455222009-05-13 13:12:16 +0000124 {"tx_fcoe_packets", IXGBE_STAT(stats.fcoeptc)},
125 {"tx_fcoe_dwords", IXGBE_STAT(stats.fcoedwtc)},
126#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700127};
128
John Fastabend9cc00b52012-01-28 03:32:17 +0000129/* ixgbe allocates num_tx_queues and num_rx_queues symmetrically so
130 * we set the num_rx_queues to evaluate to num_tx_queues. This is
131 * used because we do not have a good way to get the max number of
132 * rx queues with CONFIG_RPS disabled.
133 */
134#define IXGBE_NUM_RX_QUEUES netdev->num_tx_queues
135
136#define IXGBE_QUEUE_STATS_LEN ( \
137 (netdev->num_tx_queues + IXGBE_NUM_RX_QUEUES) * \
Wang Chen454d7c92008-11-12 23:37:49 -0800138 (sizeof(struct ixgbe_queue_stats) / sizeof(u64)))
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700139#define IXGBE_GLOBAL_STATS_LEN ARRAY_SIZE(ixgbe_gstrings_stats)
Alexander Duyck2f90b862008-11-20 20:52:10 -0800140#define IXGBE_PB_STATS_LEN ( \
John Fastabend9cc00b52012-01-28 03:32:17 +0000141 (sizeof(((struct ixgbe_adapter *)0)->stats.pxonrxc) + \
142 sizeof(((struct ixgbe_adapter *)0)->stats.pxontxc) + \
143 sizeof(((struct ixgbe_adapter *)0)->stats.pxoffrxc) + \
144 sizeof(((struct ixgbe_adapter *)0)->stats.pxofftxc)) \
145 / sizeof(u64))
Alexander Duyck2f90b862008-11-20 20:52:10 -0800146#define IXGBE_STATS_LEN (IXGBE_GLOBAL_STATS_LEN + \
Jacob Kellere7cf7452014-04-09 06:03:10 +0000147 IXGBE_PB_STATS_LEN + \
148 IXGBE_QUEUE_STATS_LEN)
Auke Kok9a799d72007-09-15 14:07:45 -0700149
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000150static const char ixgbe_gstrings_test[][ETH_GSTRING_LEN] = {
151 "Register test (offline)", "Eeprom test (offline)",
152 "Interrupt test (offline)", "Loopback test (offline)",
153 "Link test (on/offline)"
154};
155#define IXGBE_TEST_LEN sizeof(ixgbe_gstrings_test) / ETH_GSTRING_LEN
156
Alexander Duyck2ccdf262017-01-17 08:37:03 -0800157static const char ixgbe_priv_flags_strings[][ETH_GSTRING_LEN] = {
158#define IXGBE_PRIV_FLAGS_LEGACY_RX BIT(0)
159 "legacy-rx",
160};
161
162#define IXGBE_PRIV_FLAGS_STR_LEN ARRAY_SIZE(ixgbe_priv_flags_strings)
163
Veola Nazareth695b8162015-11-11 16:22:59 -0700164/* currently supported speeds for 10G */
165#define ADVRTSD_MSK_10G (SUPPORTED_10000baseT_Full | \
166 SUPPORTED_10000baseKX4_Full | \
167 SUPPORTED_10000baseKR_Full)
168
169#define ixgbe_isbackplane(type) ((type) == ixgbe_media_type_backplane)
170
171static u32 ixgbe_get_supported_10gtypes(struct ixgbe_hw *hw)
172{
173 if (!ixgbe_isbackplane(hw->phy.media_type))
174 return SUPPORTED_10000baseT_Full;
175
176 switch (hw->device_id) {
177 case IXGBE_DEV_ID_82598:
178 case IXGBE_DEV_ID_82599_KX4:
179 case IXGBE_DEV_ID_82599_KX4_MEZZ:
180 case IXGBE_DEV_ID_X550EM_X_KX4:
181 return SUPPORTED_10000baseKX4_Full;
182 case IXGBE_DEV_ID_82598_BX:
183 case IXGBE_DEV_ID_82599_KR:
184 case IXGBE_DEV_ID_X550EM_X_KR:
Don Skidmore18e01ee2016-12-30 21:07:58 -0500185 case IXGBE_DEV_ID_X550EM_X_XFI:
Veola Nazareth695b8162015-11-11 16:22:59 -0700186 return SUPPORTED_10000baseKR_Full;
187 default:
188 return SUPPORTED_10000baseKX4_Full |
189 SUPPORTED_10000baseKR_Full;
190 }
191}
192
Philippe Reynes8704f212017-03-07 23:32:25 +0100193static int ixgbe_get_link_ksettings(struct net_device *netdev,
194 struct ethtool_link_ksettings *cmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700195{
196 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800197 struct ixgbe_hw *hw = &adapter->hw;
Jacob Kellerdb018962012-06-08 06:59:17 +0000198 ixgbe_link_speed supported_link;
Josh Hayfd0326f2012-12-15 03:28:30 +0000199 bool autoneg = false;
Philippe Reynes8704f212017-03-07 23:32:25 +0100200 u32 supported, advertising;
201
202 ethtool_convert_link_mode_to_legacy_u32(&supported,
203 cmd->link_modes.supported);
Auke Kok9a799d72007-09-15 14:07:45 -0700204
Jacob Kellerdb018962012-06-08 06:59:17 +0000205 hw->mac.ops.get_link_capabilities(hw, &supported_link, &autoneg);
Auke Kok9a799d72007-09-15 14:07:45 -0700206
Jacob Kellerdb018962012-06-08 06:59:17 +0000207 /* set the supported link speeds */
208 if (supported_link & IXGBE_LINK_SPEED_10GB_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100209 supported |= ixgbe_get_supported_10gtypes(hw);
Jacob Kellerdb018962012-06-08 06:59:17 +0000210 if (supported_link & IXGBE_LINK_SPEED_1GB_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100211 supported |= (ixgbe_isbackplane(hw->phy.media_type)) ?
Veola Nazareth27b23f92016-08-20 19:35:37 -0700212 SUPPORTED_1000baseKX_Full :
213 SUPPORTED_1000baseT_Full;
Jacob Kellerdb018962012-06-08 06:59:17 +0000214 if (supported_link & IXGBE_LINK_SPEED_100_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100215 supported |= SUPPORTED_100baseT_Full;
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800216 if (supported_link & IXGBE_LINK_SPEED_10_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100217 supported |= SUPPORTED_10baseT_Full;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000218
Veola Nazareth695b8162015-11-11 16:22:59 -0700219 /* default advertised speed if phy.autoneg_advertised isn't set */
Philippe Reynes8704f212017-03-07 23:32:25 +0100220 advertising = supported;
Jacob Kellerdb018962012-06-08 06:59:17 +0000221 /* set the advertised speeds */
222 if (hw->phy.autoneg_advertised) {
Philippe Reynes8704f212017-03-07 23:32:25 +0100223 advertising = 0;
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800224 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_10_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100225 advertising |= ADVERTISED_10baseT_Full;
Jacob Kellerdb018962012-06-08 06:59:17 +0000226 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_100_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100227 advertising |= ADVERTISED_100baseT_Full;
Jacob Kellerdb018962012-06-08 06:59:17 +0000228 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_10GB_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100229 advertising |= supported & ADVRTSD_MSK_10G;
Veola Nazareth695b8162015-11-11 16:22:59 -0700230 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_1GB_FULL) {
Philippe Reynes8704f212017-03-07 23:32:25 +0100231 if (supported & SUPPORTED_1000baseKX_Full)
232 advertising |= ADVERTISED_1000baseKX_Full;
Veola Nazareth695b8162015-11-11 16:22:59 -0700233 else
Philippe Reynes8704f212017-03-07 23:32:25 +0100234 advertising |= ADVERTISED_1000baseT_Full;
Veola Nazareth695b8162015-11-11 16:22:59 -0700235 }
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800236 } else {
Emil Tantiloved33ff62013-08-30 07:55:24 +0000237 if (hw->phy.multispeed_fiber && !autoneg) {
238 if (supported_link & IXGBE_LINK_SPEED_10GB_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100239 advertising = ADVERTISED_10000baseT_Full;
Emil Tantiloved33ff62013-08-30 07:55:24 +0000240 }
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800241 }
242
Jacob Kellerdb018962012-06-08 06:59:17 +0000243 if (autoneg) {
Philippe Reynes8704f212017-03-07 23:32:25 +0100244 supported |= SUPPORTED_Autoneg;
245 advertising |= ADVERTISED_Autoneg;
246 cmd->base.autoneg = AUTONEG_ENABLE;
Jacob Kellerdb018962012-06-08 06:59:17 +0000247 } else
Philippe Reynes8704f212017-03-07 23:32:25 +0100248 cmd->base.autoneg = AUTONEG_DISABLE;
Jacob Kellerdb018962012-06-08 06:59:17 +0000249
250 /* Determine the remaining settings based on the PHY type. */
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000251 switch (adapter->hw.phy.type) {
252 case ixgbe_phy_tn:
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800253 case ixgbe_phy_aq:
Don Skidmorec2c78d52015-06-09 16:04:59 -0700254 case ixgbe_phy_x550em_ext_t:
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800255 case ixgbe_phy_fw:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000256 case ixgbe_phy_cu_unknown:
Philippe Reynes8704f212017-03-07 23:32:25 +0100257 supported |= SUPPORTED_TP;
258 advertising |= ADVERTISED_TP;
259 cmd->base.port = PORT_TP;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000260 break;
261 case ixgbe_phy_qt:
Philippe Reynes8704f212017-03-07 23:32:25 +0100262 supported |= SUPPORTED_FIBRE;
263 advertising |= ADVERTISED_FIBRE;
264 cmd->base.port = PORT_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000265 break;
266 case ixgbe_phy_nl:
Don Skidmoreea0a04d2010-05-18 16:00:13 +0000267 case ixgbe_phy_sfp_passive_tyco:
268 case ixgbe_phy_sfp_passive_unknown:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000269 case ixgbe_phy_sfp_ftl:
270 case ixgbe_phy_sfp_avago:
271 case ixgbe_phy_sfp_intel:
272 case ixgbe_phy_sfp_unknown:
Emil Tantilovaf56b4d2015-11-09 15:07:12 -0800273 case ixgbe_phy_qsfp_passive_unknown:
274 case ixgbe_phy_qsfp_active_unknown:
275 case ixgbe_phy_qsfp_intel:
276 case ixgbe_phy_qsfp_unknown:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000277 /* SFP+ devices, further checking needed */
Jacob Kellerdb018962012-06-08 06:59:17 +0000278 switch (adapter->hw.phy.sfp_type) {
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000279 case ixgbe_sfp_type_da_cu:
280 case ixgbe_sfp_type_da_cu_core0:
281 case ixgbe_sfp_type_da_cu_core1:
Philippe Reynes8704f212017-03-07 23:32:25 +0100282 supported |= SUPPORTED_FIBRE;
283 advertising |= ADVERTISED_FIBRE;
284 cmd->base.port = PORT_DA;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000285 break;
286 case ixgbe_sfp_type_sr:
287 case ixgbe_sfp_type_lr:
288 case ixgbe_sfp_type_srlr_core0:
289 case ixgbe_sfp_type_srlr_core1:
Don Skidmore345be202013-04-11 06:23:34 +0000290 case ixgbe_sfp_type_1g_sx_core0:
291 case ixgbe_sfp_type_1g_sx_core1:
292 case ixgbe_sfp_type_1g_lx_core0:
293 case ixgbe_sfp_type_1g_lx_core1:
Philippe Reynes8704f212017-03-07 23:32:25 +0100294 supported |= SUPPORTED_FIBRE;
295 advertising |= ADVERTISED_FIBRE;
296 cmd->base.port = PORT_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000297 break;
298 case ixgbe_sfp_type_not_present:
Philippe Reynes8704f212017-03-07 23:32:25 +0100299 supported |= SUPPORTED_FIBRE;
300 advertising |= ADVERTISED_FIBRE;
301 cmd->base.port = PORT_NONE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000302 break;
Don Skidmorecb836a92010-06-29 18:30:59 +0000303 case ixgbe_sfp_type_1g_cu_core0:
304 case ixgbe_sfp_type_1g_cu_core1:
Philippe Reynes8704f212017-03-07 23:32:25 +0100305 supported |= SUPPORTED_TP;
306 advertising |= ADVERTISED_TP;
307 cmd->base.port = PORT_TP;
Jacob Kellerdb018962012-06-08 06:59:17 +0000308 break;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000309 case ixgbe_sfp_type_unknown:
310 default:
Philippe Reynes8704f212017-03-07 23:32:25 +0100311 supported |= SUPPORTED_FIBRE;
312 advertising |= ADVERTISED_FIBRE;
313 cmd->base.port = PORT_OTHER;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000314 break;
315 }
316 break;
317 case ixgbe_phy_xaui:
Philippe Reynes8704f212017-03-07 23:32:25 +0100318 supported |= SUPPORTED_FIBRE;
319 advertising |= ADVERTISED_FIBRE;
320 cmd->base.port = PORT_NONE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000321 break;
322 case ixgbe_phy_unknown:
323 case ixgbe_phy_generic:
324 case ixgbe_phy_sfp_unsupported:
325 default:
Philippe Reynes8704f212017-03-07 23:32:25 +0100326 supported |= SUPPORTED_FIBRE;
327 advertising |= ADVERTISED_FIBRE;
328 cmd->base.port = PORT_OTHER;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000329 break;
330 }
331
Mark Rustadade3ccf2016-08-26 14:48:33 -0700332 /* Indicate pause support */
Philippe Reynes8704f212017-03-07 23:32:25 +0100333 supported |= SUPPORTED_Pause;
Mark Rustadade3ccf2016-08-26 14:48:33 -0700334
335 switch (hw->fc.requested_mode) {
336 case ixgbe_fc_full:
Philippe Reynes8704f212017-03-07 23:32:25 +0100337 advertising |= ADVERTISED_Pause;
Mark Rustadade3ccf2016-08-26 14:48:33 -0700338 break;
339 case ixgbe_fc_rx_pause:
Philippe Reynes8704f212017-03-07 23:32:25 +0100340 advertising |= ADVERTISED_Pause |
Mark Rustadade3ccf2016-08-26 14:48:33 -0700341 ADVERTISED_Asym_Pause;
342 break;
343 case ixgbe_fc_tx_pause:
Philippe Reynes8704f212017-03-07 23:32:25 +0100344 advertising |= ADVERTISED_Asym_Pause;
Mark Rustadade3ccf2016-08-26 14:48:33 -0700345 break;
346 default:
Philippe Reynes8704f212017-03-07 23:32:25 +0100347 advertising &= ~(ADVERTISED_Pause |
Mark Rustadade3ccf2016-08-26 14:48:33 -0700348 ADVERTISED_Asym_Pause);
349 }
350
Emil Tantilov0e4d4222015-12-03 15:20:06 -0800351 if (netif_carrier_ok(netdev)) {
352 switch (adapter->link_speed) {
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000353 case IXGBE_LINK_SPEED_10GB_FULL:
Philippe Reynes8704f212017-03-07 23:32:25 +0100354 cmd->base.speed = SPEED_10000;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000355 break;
Tony Nguyen1dc0eb72016-11-10 16:01:33 -0800356 case IXGBE_LINK_SPEED_5GB_FULL:
Philippe Reynes8704f212017-03-07 23:32:25 +0100357 cmd->base.speed = SPEED_5000;
Tony Nguyen1dc0eb72016-11-10 16:01:33 -0800358 break;
Mark Rustad454adb02015-07-10 14:19:22 -0700359 case IXGBE_LINK_SPEED_2_5GB_FULL:
Philippe Reynes8704f212017-03-07 23:32:25 +0100360 cmd->base.speed = SPEED_2500;
Mark Rustad454adb02015-07-10 14:19:22 -0700361 break;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000362 case IXGBE_LINK_SPEED_1GB_FULL:
Philippe Reynes8704f212017-03-07 23:32:25 +0100363 cmd->base.speed = SPEED_1000;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000364 break;
365 case IXGBE_LINK_SPEED_100_FULL:
Philippe Reynes8704f212017-03-07 23:32:25 +0100366 cmd->base.speed = SPEED_100;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000367 break;
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800368 case IXGBE_LINK_SPEED_10_FULL:
Philippe Reynes8704f212017-03-07 23:32:25 +0100369 cmd->base.speed = SPEED_10;
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800370 break;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000371 default:
372 break;
373 }
Philippe Reynes8704f212017-03-07 23:32:25 +0100374 cmd->base.duplex = DUPLEX_FULL;
Auke Kok9a799d72007-09-15 14:07:45 -0700375 } else {
Philippe Reynes8704f212017-03-07 23:32:25 +0100376 cmd->base.speed = SPEED_UNKNOWN;
377 cmd->base.duplex = DUPLEX_UNKNOWN;
Auke Kok9a799d72007-09-15 14:07:45 -0700378 }
379
Philippe Reynes8704f212017-03-07 23:32:25 +0100380 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
381 supported);
382 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
383 advertising);
384
Auke Kok9a799d72007-09-15 14:07:45 -0700385 return 0;
386}
387
Philippe Reynes8704f212017-03-07 23:32:25 +0100388static int ixgbe_set_link_ksettings(struct net_device *netdev,
389 const struct ethtool_link_ksettings *cmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700390{
391 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800392 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700393 u32 advertised, old;
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000394 s32 err = 0;
Philippe Reynes8704f212017-03-07 23:32:25 +0100395 u32 supported, advertising;
396
397 ethtool_convert_link_mode_to_legacy_u32(&supported,
398 cmd->link_modes.supported);
399 ethtool_convert_link_mode_to_legacy_u32(&advertising,
400 cmd->link_modes.advertising);
Auke Kok9a799d72007-09-15 14:07:45 -0700401
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000402 if ((hw->phy.media_type == ixgbe_media_type_copper) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000403 (hw->phy.multispeed_fiber)) {
Emil Tantilovabcc80d2011-07-29 06:46:10 +0000404 /*
405 * this function does not support duplex forcing, but can
406 * limit the advertising of the adapter to the specified speed
407 */
Philippe Reynes8704f212017-03-07 23:32:25 +0100408 if (advertising & ~supported)
Emil Tantilovabcc80d2011-07-29 06:46:10 +0000409 return -EINVAL;
410
Emil Tantiloved33ff62013-08-30 07:55:24 +0000411 /* only allow one speed at a time if no autoneg */
Philippe Reynes8704f212017-03-07 23:32:25 +0100412 if (!cmd->base.autoneg && hw->phy.multispeed_fiber) {
413 if (advertising ==
Emil Tantiloved33ff62013-08-30 07:55:24 +0000414 (ADVERTISED_10000baseT_Full |
415 ADVERTISED_1000baseT_Full))
416 return -EINVAL;
417 }
418
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700419 old = hw->phy.autoneg_advertised;
420 advertised = 0;
Philippe Reynes8704f212017-03-07 23:32:25 +0100421 if (advertising & ADVERTISED_10000baseT_Full)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700422 advertised |= IXGBE_LINK_SPEED_10GB_FULL;
423
Philippe Reynes8704f212017-03-07 23:32:25 +0100424 if (advertising & ADVERTISED_1000baseT_Full)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700425 advertised |= IXGBE_LINK_SPEED_1GB_FULL;
426
Philippe Reynes8704f212017-03-07 23:32:25 +0100427 if (advertising & ADVERTISED_100baseT_Full)
Emil Tantilov2b642ca2011-03-04 09:06:10 +0000428 advertised |= IXGBE_LINK_SPEED_100_FULL;
429
Philippe Reynes8704f212017-03-07 23:32:25 +0100430 if (advertising & ADVERTISED_10baseT_Full)
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800431 advertised |= IXGBE_LINK_SPEED_10_FULL;
432
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700433 if (old == advertised)
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000434 return err;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700435 /* this sets the link speed and restarts auto-neg */
Emil Tantilove3215f02014-10-28 05:50:03 +0000436 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
437 usleep_range(1000, 2000);
438
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000439 hw->mac.autotry_restart = true;
Josh Hayfd0326f2012-12-15 03:28:30 +0000440 err = hw->mac.ops.setup_link(hw, advertised, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700441 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +0000442 e_info(probe, "setup link failed with code %d\n", err);
Josh Hayfd0326f2012-12-15 03:28:30 +0000443 hw->mac.ops.setup_link(hw, old, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700444 }
Emil Tantilove3215f02014-10-28 05:50:03 +0000445 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000446 } else {
447 /* in this case we currently only support 10Gb/FULL */
Philippe Reynes8704f212017-03-07 23:32:25 +0100448 u32 speed = cmd->base.speed;
449
450 if ((cmd->base.autoneg == AUTONEG_ENABLE) ||
451 (advertising != ADVERTISED_10000baseT_Full) ||
452 (speed + cmd->base.duplex != SPEED_10000 + DUPLEX_FULL))
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000453 return -EINVAL;
Auke Kok9a799d72007-09-15 14:07:45 -0700454 }
455
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000456 return err;
Auke Kok9a799d72007-09-15 14:07:45 -0700457}
458
459static void ixgbe_get_pauseparam(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000460 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700461{
462 struct ixgbe_adapter *adapter = netdev_priv(netdev);
463 struct ixgbe_hw *hw = &adapter->hw;
464
Don Skidmore73d80953d2013-07-31 02:19:24 +0000465 if (ixgbe_device_supports_autoneg_fc(hw) &&
466 !hw->fc.disable_fc_autoneg)
Don Skidmore71fd5702009-03-31 21:35:05 +0000467 pause->autoneg = 1;
Don Skidmore73d80953d2013-07-31 02:19:24 +0000468 else
469 pause->autoneg = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700470
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800471 if (hw->fc.current_mode == ixgbe_fc_rx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700472 pause->rx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800473 } else if (hw->fc.current_mode == ixgbe_fc_tx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700474 pause->tx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800475 } else if (hw->fc.current_mode == ixgbe_fc_full) {
Auke Kok9a799d72007-09-15 14:07:45 -0700476 pause->rx_pause = 1;
477 pause->tx_pause = 1;
478 }
479}
480
481static int ixgbe_set_pauseparam(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000482 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700483{
484 struct ixgbe_adapter *adapter = netdev_priv(netdev);
485 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck943561d2012-05-09 22:14:44 -0700486 struct ixgbe_fc_info fc = hw->fc;
Auke Kok9a799d72007-09-15 14:07:45 -0700487
Alexander Duyck943561d2012-05-09 22:14:44 -0700488 /* 82598 does no support link flow control with DCB enabled */
489 if ((hw->mac.type == ixgbe_mac_82598EB) &&
490 (adapter->flags & IXGBE_FLAG_DCB_ENABLED))
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000491 return -EINVAL;
492
Jacob Kellerdb2adc22012-10-24 07:26:02 +0000493 /* some devices do not support autoneg of link flow control */
494 if ((pause->autoneg == AUTONEG_ENABLE) &&
Don Skidmore73d80953d2013-07-31 02:19:24 +0000495 !ixgbe_device_supports_autoneg_fc(hw))
Jacob Kellerdb2adc22012-10-24 07:26:02 +0000496 return -EINVAL;
497
Alexander Duyck943561d2012-05-09 22:14:44 -0700498 fc.disable_fc_autoneg = (pause->autoneg != AUTONEG_ENABLE);
Don Skidmore71fd5702009-03-31 21:35:05 +0000499
Don Skidmore1c4f0ef2010-04-27 11:31:06 +0000500 if ((pause->rx_pause && pause->tx_pause) || pause->autoneg)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000501 fc.requested_mode = ixgbe_fc_full;
Auke Kok9a799d72007-09-15 14:07:45 -0700502 else if (pause->rx_pause && !pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000503 fc.requested_mode = ixgbe_fc_rx_pause;
Auke Kok9a799d72007-09-15 14:07:45 -0700504 else if (!pause->rx_pause && pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000505 fc.requested_mode = ixgbe_fc_tx_pause;
Ayyappan Veeraiyan9c83b0702008-02-01 15:58:59 -0800506 else
Alexander Duyck943561d2012-05-09 22:14:44 -0700507 fc.requested_mode = ixgbe_fc_none;
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000508
509 /* if the thing changed then we'll update and use new autoneg */
510 if (memcmp(&fc, &hw->fc, sizeof(struct ixgbe_fc_info))) {
511 hw->fc = fc;
512 if (netif_running(netdev))
513 ixgbe_reinit_locked(adapter);
514 else
515 ixgbe_reset(adapter);
516 }
Auke Kok9a799d72007-09-15 14:07:45 -0700517
518 return 0;
519}
520
Auke Kok9a799d72007-09-15 14:07:45 -0700521static u32 ixgbe_get_msglevel(struct net_device *netdev)
522{
523 struct ixgbe_adapter *adapter = netdev_priv(netdev);
524 return adapter->msg_enable;
525}
526
527static void ixgbe_set_msglevel(struct net_device *netdev, u32 data)
528{
529 struct ixgbe_adapter *adapter = netdev_priv(netdev);
530 adapter->msg_enable = data;
531}
532
533static int ixgbe_get_regs_len(struct net_device *netdev)
534{
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700535#define IXGBE_REGS_LEN 1139
Auke Kok9a799d72007-09-15 14:07:45 -0700536 return IXGBE_REGS_LEN * sizeof(u32);
537}
538
539#define IXGBE_GET_STAT(_A_, _R_) _A_->stats._R_
540
541static void ixgbe_get_regs(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000542 struct ethtool_regs *regs, void *p)
Auke Kok9a799d72007-09-15 14:07:45 -0700543{
544 struct ixgbe_adapter *adapter = netdev_priv(netdev);
545 struct ixgbe_hw *hw = &adapter->hw;
546 u32 *regs_buff = p;
547 u8 i;
548
549 memset(p, 0, IXGBE_REGS_LEN * sizeof(u32));
550
Emil Tantilovc4a56de2013-04-19 09:31:17 +0000551 regs->version = hw->mac.type << 24 | hw->revision_id << 16 |
552 hw->device_id;
Auke Kok9a799d72007-09-15 14:07:45 -0700553
554 /* General Registers */
555 regs_buff[0] = IXGBE_READ_REG(hw, IXGBE_CTRL);
556 regs_buff[1] = IXGBE_READ_REG(hw, IXGBE_STATUS);
557 regs_buff[2] = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
558 regs_buff[3] = IXGBE_READ_REG(hw, IXGBE_ESDP);
559 regs_buff[4] = IXGBE_READ_REG(hw, IXGBE_EODSDP);
560 regs_buff[5] = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
561 regs_buff[6] = IXGBE_READ_REG(hw, IXGBE_FRTIMER);
562 regs_buff[7] = IXGBE_READ_REG(hw, IXGBE_TCPTIMER);
563
564 /* NVM Register */
Don Skidmore9a900ec2015-06-09 17:15:01 -0700565 regs_buff[8] = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
Auke Kok9a799d72007-09-15 14:07:45 -0700566 regs_buff[9] = IXGBE_READ_REG(hw, IXGBE_EERD);
Don Skidmore9a900ec2015-06-09 17:15:01 -0700567 regs_buff[10] = IXGBE_READ_REG(hw, IXGBE_FLA(hw));
Auke Kok9a799d72007-09-15 14:07:45 -0700568 regs_buff[11] = IXGBE_READ_REG(hw, IXGBE_EEMNGCTL);
569 regs_buff[12] = IXGBE_READ_REG(hw, IXGBE_EEMNGDATA);
570 regs_buff[13] = IXGBE_READ_REG(hw, IXGBE_FLMNGCTL);
571 regs_buff[14] = IXGBE_READ_REG(hw, IXGBE_FLMNGDATA);
572 regs_buff[15] = IXGBE_READ_REG(hw, IXGBE_FLMNGCNT);
573 regs_buff[16] = IXGBE_READ_REG(hw, IXGBE_FLOP);
Don Skidmore9a900ec2015-06-09 17:15:01 -0700574 regs_buff[17] = IXGBE_READ_REG(hw, IXGBE_GRC(hw));
Auke Kok9a799d72007-09-15 14:07:45 -0700575
576 /* Interrupt */
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700577 /* don't read EICR because it can clear interrupt causes, instead
578 * read EICS which is a shadow but doesn't clear EICR */
579 regs_buff[18] = IXGBE_READ_REG(hw, IXGBE_EICS);
Auke Kok9a799d72007-09-15 14:07:45 -0700580 regs_buff[19] = IXGBE_READ_REG(hw, IXGBE_EICS);
581 regs_buff[20] = IXGBE_READ_REG(hw, IXGBE_EIMS);
582 regs_buff[21] = IXGBE_READ_REG(hw, IXGBE_EIMC);
583 regs_buff[22] = IXGBE_READ_REG(hw, IXGBE_EIAC);
584 regs_buff[23] = IXGBE_READ_REG(hw, IXGBE_EIAM);
585 regs_buff[24] = IXGBE_READ_REG(hw, IXGBE_EITR(0));
586 regs_buff[25] = IXGBE_READ_REG(hw, IXGBE_IVAR(0));
587 regs_buff[26] = IXGBE_READ_REG(hw, IXGBE_MSIXT);
588 regs_buff[27] = IXGBE_READ_REG(hw, IXGBE_MSIXPBA);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700589 regs_buff[28] = IXGBE_READ_REG(hw, IXGBE_PBACL(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700590 regs_buff[29] = IXGBE_READ_REG(hw, IXGBE_GPIE);
591
592 /* Flow Control */
593 regs_buff[30] = IXGBE_READ_REG(hw, IXGBE_PFCTOP);
Preethi Banala45a88df2016-04-21 11:40:35 -0700594 for (i = 0; i < 4; i++)
595 regs_buff[31 + i] = IXGBE_READ_REG(hw, IXGBE_FCTTV(i));
Alexander Duyckbd508172010-11-16 19:27:03 -0800596 for (i = 0; i < 8; i++) {
597 switch (hw->mac.type) {
598 case ixgbe_mac_82598EB:
599 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL(i));
600 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH(i));
601 break;
602 case ixgbe_mac_82599EB:
Emil Tantilov80bb25e2011-07-27 04:16:29 +0000603 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +0000604 case ixgbe_mac_X550:
605 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -0700606 case ixgbe_mac_x550em_a:
Alexander Duyckbd508172010-11-16 19:27:03 -0800607 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL_82599(i));
608 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH_82599(i));
609 break;
610 default:
611 break;
612 }
613 }
Auke Kok9a799d72007-09-15 14:07:45 -0700614 regs_buff[51] = IXGBE_READ_REG(hw, IXGBE_FCRTV);
615 regs_buff[52] = IXGBE_READ_REG(hw, IXGBE_TFCS);
616
617 /* Receive DMA */
618 for (i = 0; i < 64; i++)
619 regs_buff[53 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
620 for (i = 0; i < 64; i++)
621 regs_buff[117 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
622 for (i = 0; i < 64; i++)
623 regs_buff[181 + i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
624 for (i = 0; i < 64; i++)
625 regs_buff[245 + i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
626 for (i = 0; i < 64; i++)
627 regs_buff[309 + i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
628 for (i = 0; i < 64; i++)
629 regs_buff[373 + i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
630 for (i = 0; i < 16; i++)
631 regs_buff[437 + i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
632 for (i = 0; i < 16; i++)
633 regs_buff[453 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
634 regs_buff[469] = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
635 for (i = 0; i < 8; i++)
636 regs_buff[470 + i] = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(i));
637 regs_buff[478] = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
638 regs_buff[479] = IXGBE_READ_REG(hw, IXGBE_DROPEN);
639
640 /* Receive */
641 regs_buff[480] = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
642 regs_buff[481] = IXGBE_READ_REG(hw, IXGBE_RFCTL);
643 for (i = 0; i < 16; i++)
644 regs_buff[482 + i] = IXGBE_READ_REG(hw, IXGBE_RAL(i));
645 for (i = 0; i < 16; i++)
646 regs_buff[498 + i] = IXGBE_READ_REG(hw, IXGBE_RAH(i));
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700647 regs_buff[514] = IXGBE_READ_REG(hw, IXGBE_PSRTYPE(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700648 regs_buff[515] = IXGBE_READ_REG(hw, IXGBE_FCTRL);
649 regs_buff[516] = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
650 regs_buff[517] = IXGBE_READ_REG(hw, IXGBE_MCSTCTRL);
651 regs_buff[518] = IXGBE_READ_REG(hw, IXGBE_MRQC);
652 regs_buff[519] = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
653 for (i = 0; i < 8; i++)
654 regs_buff[520 + i] = IXGBE_READ_REG(hw, IXGBE_IMIR(i));
655 for (i = 0; i < 8; i++)
656 regs_buff[528 + i] = IXGBE_READ_REG(hw, IXGBE_IMIREXT(i));
657 regs_buff[536] = IXGBE_READ_REG(hw, IXGBE_IMIRVP);
658
659 /* Transmit */
660 for (i = 0; i < 32; i++)
661 regs_buff[537 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
662 for (i = 0; i < 32; i++)
663 regs_buff[569 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
664 for (i = 0; i < 32; i++)
665 regs_buff[601 + i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
666 for (i = 0; i < 32; i++)
667 regs_buff[633 + i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
668 for (i = 0; i < 32; i++)
669 regs_buff[665 + i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
670 for (i = 0; i < 32; i++)
671 regs_buff[697 + i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
672 for (i = 0; i < 32; i++)
673 regs_buff[729 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAL(i));
674 for (i = 0; i < 32; i++)
675 regs_buff[761 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAH(i));
676 regs_buff[793] = IXGBE_READ_REG(hw, IXGBE_DTXCTL);
677 for (i = 0; i < 16; i++)
678 regs_buff[794 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(i));
679 regs_buff[810] = IXGBE_READ_REG(hw, IXGBE_TIPG);
680 for (i = 0; i < 8; i++)
681 regs_buff[811 + i] = IXGBE_READ_REG(hw, IXGBE_TXPBSIZE(i));
682 regs_buff[819] = IXGBE_READ_REG(hw, IXGBE_MNGTXMAP);
683
684 /* Wake Up */
685 regs_buff[820] = IXGBE_READ_REG(hw, IXGBE_WUC);
686 regs_buff[821] = IXGBE_READ_REG(hw, IXGBE_WUFC);
687 regs_buff[822] = IXGBE_READ_REG(hw, IXGBE_WUS);
688 regs_buff[823] = IXGBE_READ_REG(hw, IXGBE_IPAV);
689 regs_buff[824] = IXGBE_READ_REG(hw, IXGBE_IP4AT);
690 regs_buff[825] = IXGBE_READ_REG(hw, IXGBE_IP6AT);
691 regs_buff[826] = IXGBE_READ_REG(hw, IXGBE_WUPL);
692 regs_buff[827] = IXGBE_READ_REG(hw, IXGBE_WUPM);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000693 regs_buff[828] = IXGBE_READ_REG(hw, IXGBE_FHFT(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700694
Alexander Duyck673ac602010-11-16 19:27:05 -0800695 /* DCB */
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700696 regs_buff[829] = IXGBE_READ_REG(hw, IXGBE_RMCS); /* same as FCCFG */
697 regs_buff[831] = IXGBE_READ_REG(hw, IXGBE_PDPMCS); /* same as RTTPCS */
698
699 switch (hw->mac.type) {
700 case ixgbe_mac_82598EB:
701 regs_buff[830] = IXGBE_READ_REG(hw, IXGBE_DPMCS);
702 regs_buff[832] = IXGBE_READ_REG(hw, IXGBE_RUPPBMR);
703 for (i = 0; i < 8; i++)
704 regs_buff[833 + i] =
705 IXGBE_READ_REG(hw, IXGBE_RT2CR(i));
706 for (i = 0; i < 8; i++)
707 regs_buff[841 + i] =
708 IXGBE_READ_REG(hw, IXGBE_RT2SR(i));
709 for (i = 0; i < 8; i++)
710 regs_buff[849 + i] =
711 IXGBE_READ_REG(hw, IXGBE_TDTQ2TCCR(i));
712 for (i = 0; i < 8; i++)
713 regs_buff[857 + i] =
714 IXGBE_READ_REG(hw, IXGBE_TDTQ2TCSR(i));
715 break;
716 case ixgbe_mac_82599EB:
717 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +0000718 case ixgbe_mac_X550:
719 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -0700720 case ixgbe_mac_x550em_a:
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700721 regs_buff[830] = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
722 regs_buff[832] = IXGBE_READ_REG(hw, IXGBE_RTRPCS);
723 for (i = 0; i < 8; i++)
724 regs_buff[833 + i] =
725 IXGBE_READ_REG(hw, IXGBE_RTRPT4C(i));
726 for (i = 0; i < 8; i++)
727 regs_buff[841 + i] =
728 IXGBE_READ_REG(hw, IXGBE_RTRPT4S(i));
729 for (i = 0; i < 8; i++)
730 regs_buff[849 + i] =
731 IXGBE_READ_REG(hw, IXGBE_RTTDT2C(i));
732 for (i = 0; i < 8; i++)
733 regs_buff[857 + i] =
734 IXGBE_READ_REG(hw, IXGBE_RTTDT2S(i));
735 break;
736 default:
737 break;
738 }
739
Auke Kok9a799d72007-09-15 14:07:45 -0700740 for (i = 0; i < 8; i++)
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700741 regs_buff[865 + i] =
742 IXGBE_READ_REG(hw, IXGBE_TDPT2TCCR(i)); /* same as RTTPT2C */
Auke Kok9a799d72007-09-15 14:07:45 -0700743 for (i = 0; i < 8; i++)
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700744 regs_buff[873 + i] =
745 IXGBE_READ_REG(hw, IXGBE_TDPT2TCSR(i)); /* same as RTTPT2S */
Auke Kok9a799d72007-09-15 14:07:45 -0700746
747 /* Statistics */
748 regs_buff[881] = IXGBE_GET_STAT(adapter, crcerrs);
749 regs_buff[882] = IXGBE_GET_STAT(adapter, illerrc);
750 regs_buff[883] = IXGBE_GET_STAT(adapter, errbc);
751 regs_buff[884] = IXGBE_GET_STAT(adapter, mspdc);
752 for (i = 0; i < 8; i++)
753 regs_buff[885 + i] = IXGBE_GET_STAT(adapter, mpc[i]);
754 regs_buff[893] = IXGBE_GET_STAT(adapter, mlfc);
755 regs_buff[894] = IXGBE_GET_STAT(adapter, mrfc);
756 regs_buff[895] = IXGBE_GET_STAT(adapter, rlec);
757 regs_buff[896] = IXGBE_GET_STAT(adapter, lxontxc);
758 regs_buff[897] = IXGBE_GET_STAT(adapter, lxonrxc);
759 regs_buff[898] = IXGBE_GET_STAT(adapter, lxofftxc);
760 regs_buff[899] = IXGBE_GET_STAT(adapter, lxoffrxc);
761 for (i = 0; i < 8; i++)
762 regs_buff[900 + i] = IXGBE_GET_STAT(adapter, pxontxc[i]);
763 for (i = 0; i < 8; i++)
764 regs_buff[908 + i] = IXGBE_GET_STAT(adapter, pxonrxc[i]);
765 for (i = 0; i < 8; i++)
766 regs_buff[916 + i] = IXGBE_GET_STAT(adapter, pxofftxc[i]);
767 for (i = 0; i < 8; i++)
768 regs_buff[924 + i] = IXGBE_GET_STAT(adapter, pxoffrxc[i]);
769 regs_buff[932] = IXGBE_GET_STAT(adapter, prc64);
770 regs_buff[933] = IXGBE_GET_STAT(adapter, prc127);
771 regs_buff[934] = IXGBE_GET_STAT(adapter, prc255);
772 regs_buff[935] = IXGBE_GET_STAT(adapter, prc511);
773 regs_buff[936] = IXGBE_GET_STAT(adapter, prc1023);
774 regs_buff[937] = IXGBE_GET_STAT(adapter, prc1522);
775 regs_buff[938] = IXGBE_GET_STAT(adapter, gprc);
776 regs_buff[939] = IXGBE_GET_STAT(adapter, bprc);
777 regs_buff[940] = IXGBE_GET_STAT(adapter, mprc);
778 regs_buff[941] = IXGBE_GET_STAT(adapter, gptc);
Preethi Banala4c4f8022016-04-21 11:40:24 -0700779 regs_buff[942] = (u32)IXGBE_GET_STAT(adapter, gorc);
780 regs_buff[943] = (u32)(IXGBE_GET_STAT(adapter, gorc) >> 32);
781 regs_buff[944] = (u32)IXGBE_GET_STAT(adapter, gotc);
782 regs_buff[945] = (u32)(IXGBE_GET_STAT(adapter, gotc) >> 32);
Auke Kok9a799d72007-09-15 14:07:45 -0700783 for (i = 0; i < 8; i++)
784 regs_buff[946 + i] = IXGBE_GET_STAT(adapter, rnbc[i]);
785 regs_buff[954] = IXGBE_GET_STAT(adapter, ruc);
786 regs_buff[955] = IXGBE_GET_STAT(adapter, rfc);
787 regs_buff[956] = IXGBE_GET_STAT(adapter, roc);
788 regs_buff[957] = IXGBE_GET_STAT(adapter, rjc);
789 regs_buff[958] = IXGBE_GET_STAT(adapter, mngprc);
790 regs_buff[959] = IXGBE_GET_STAT(adapter, mngpdc);
791 regs_buff[960] = IXGBE_GET_STAT(adapter, mngptc);
Preethi Banala4c4f8022016-04-21 11:40:24 -0700792 regs_buff[961] = (u32)IXGBE_GET_STAT(adapter, tor);
793 regs_buff[962] = (u32)(IXGBE_GET_STAT(adapter, tor) >> 32);
Auke Kok9a799d72007-09-15 14:07:45 -0700794 regs_buff[963] = IXGBE_GET_STAT(adapter, tpr);
795 regs_buff[964] = IXGBE_GET_STAT(adapter, tpt);
796 regs_buff[965] = IXGBE_GET_STAT(adapter, ptc64);
797 regs_buff[966] = IXGBE_GET_STAT(adapter, ptc127);
798 regs_buff[967] = IXGBE_GET_STAT(adapter, ptc255);
799 regs_buff[968] = IXGBE_GET_STAT(adapter, ptc511);
800 regs_buff[969] = IXGBE_GET_STAT(adapter, ptc1023);
801 regs_buff[970] = IXGBE_GET_STAT(adapter, ptc1522);
802 regs_buff[971] = IXGBE_GET_STAT(adapter, mptc);
803 regs_buff[972] = IXGBE_GET_STAT(adapter, bptc);
804 regs_buff[973] = IXGBE_GET_STAT(adapter, xec);
805 for (i = 0; i < 16; i++)
806 regs_buff[974 + i] = IXGBE_GET_STAT(adapter, qprc[i]);
807 for (i = 0; i < 16; i++)
808 regs_buff[990 + i] = IXGBE_GET_STAT(adapter, qptc[i]);
809 for (i = 0; i < 16; i++)
810 regs_buff[1006 + i] = IXGBE_GET_STAT(adapter, qbrc[i]);
811 for (i = 0; i < 16; i++)
812 regs_buff[1022 + i] = IXGBE_GET_STAT(adapter, qbtc[i]);
813
814 /* MAC */
815 regs_buff[1038] = IXGBE_READ_REG(hw, IXGBE_PCS1GCFIG);
816 regs_buff[1039] = IXGBE_READ_REG(hw, IXGBE_PCS1GLCTL);
817 regs_buff[1040] = IXGBE_READ_REG(hw, IXGBE_PCS1GLSTA);
818 regs_buff[1041] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG0);
819 regs_buff[1042] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG1);
820 regs_buff[1043] = IXGBE_READ_REG(hw, IXGBE_PCS1GANA);
821 regs_buff[1044] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLP);
822 regs_buff[1045] = IXGBE_READ_REG(hw, IXGBE_PCS1GANNP);
823 regs_buff[1046] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLPNP);
824 regs_buff[1047] = IXGBE_READ_REG(hw, IXGBE_HLREG0);
825 regs_buff[1048] = IXGBE_READ_REG(hw, IXGBE_HLREG1);
826 regs_buff[1049] = IXGBE_READ_REG(hw, IXGBE_PAP);
827 regs_buff[1050] = IXGBE_READ_REG(hw, IXGBE_MACA);
828 regs_buff[1051] = IXGBE_READ_REG(hw, IXGBE_APAE);
829 regs_buff[1052] = IXGBE_READ_REG(hw, IXGBE_ARD);
830 regs_buff[1053] = IXGBE_READ_REG(hw, IXGBE_AIS);
831 regs_buff[1054] = IXGBE_READ_REG(hw, IXGBE_MSCA);
832 regs_buff[1055] = IXGBE_READ_REG(hw, IXGBE_MSRWD);
833 regs_buff[1056] = IXGBE_READ_REG(hw, IXGBE_MLADD);
834 regs_buff[1057] = IXGBE_READ_REG(hw, IXGBE_MHADD);
835 regs_buff[1058] = IXGBE_READ_REG(hw, IXGBE_TREG);
836 regs_buff[1059] = IXGBE_READ_REG(hw, IXGBE_PCSS1);
837 regs_buff[1060] = IXGBE_READ_REG(hw, IXGBE_PCSS2);
838 regs_buff[1061] = IXGBE_READ_REG(hw, IXGBE_XPCSS);
839 regs_buff[1062] = IXGBE_READ_REG(hw, IXGBE_SERDESC);
840 regs_buff[1063] = IXGBE_READ_REG(hw, IXGBE_MACS);
841 regs_buff[1064] = IXGBE_READ_REG(hw, IXGBE_AUTOC);
842 regs_buff[1065] = IXGBE_READ_REG(hw, IXGBE_LINKS);
843 regs_buff[1066] = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
844 regs_buff[1067] = IXGBE_READ_REG(hw, IXGBE_AUTOC3);
845 regs_buff[1068] = IXGBE_READ_REG(hw, IXGBE_ANLP1);
846 regs_buff[1069] = IXGBE_READ_REG(hw, IXGBE_ANLP2);
847 regs_buff[1070] = IXGBE_READ_REG(hw, IXGBE_ATLASCTL);
848
849 /* Diagnostic */
850 regs_buff[1071] = IXGBE_READ_REG(hw, IXGBE_RDSTATCTL);
851 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700852 regs_buff[1072 + i] = IXGBE_READ_REG(hw, IXGBE_RDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700853 regs_buff[1080] = IXGBE_READ_REG(hw, IXGBE_RDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700854 for (i = 0; i < 4; i++)
855 regs_buff[1081 + i] = IXGBE_READ_REG(hw, IXGBE_RIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700856 regs_buff[1085] = IXGBE_READ_REG(hw, IXGBE_RDPROBE);
857 regs_buff[1086] = IXGBE_READ_REG(hw, IXGBE_TDSTATCTL);
858 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700859 regs_buff[1087 + i] = IXGBE_READ_REG(hw, IXGBE_TDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700860 regs_buff[1095] = IXGBE_READ_REG(hw, IXGBE_TDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700861 for (i = 0; i < 4; i++)
862 regs_buff[1096 + i] = IXGBE_READ_REG(hw, IXGBE_TIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700863 regs_buff[1100] = IXGBE_READ_REG(hw, IXGBE_TDPROBE);
864 regs_buff[1101] = IXGBE_READ_REG(hw, IXGBE_TXBUFCTRL);
Preethi Banala45a88df2016-04-21 11:40:35 -0700865 for (i = 0; i < 4; i++)
866 regs_buff[1102 + i] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700867 regs_buff[1106] = IXGBE_READ_REG(hw, IXGBE_RXBUFCTRL);
Preethi Banala45a88df2016-04-21 11:40:35 -0700868 for (i = 0; i < 4; i++)
869 regs_buff[1107 + i] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700870 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700871 regs_buff[1111 + i] = IXGBE_READ_REG(hw, IXGBE_PCIE_DIAG(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700872 regs_buff[1119] = IXGBE_READ_REG(hw, IXGBE_RFVAL);
873 regs_buff[1120] = IXGBE_READ_REG(hw, IXGBE_MDFTC1);
874 regs_buff[1121] = IXGBE_READ_REG(hw, IXGBE_MDFTC2);
875 regs_buff[1122] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO1);
876 regs_buff[1123] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO2);
877 regs_buff[1124] = IXGBE_READ_REG(hw, IXGBE_MDFTS);
878 regs_buff[1125] = IXGBE_READ_REG(hw, IXGBE_PCIEECCCTL);
879 regs_buff[1126] = IXGBE_READ_REG(hw, IXGBE_PBTXECC);
880 regs_buff[1127] = IXGBE_READ_REG(hw, IXGBE_PBRXECC);
Emil Tantilov217995e2011-09-15 06:23:10 +0000881
882 /* 82599 X540 specific registers */
883 regs_buff[1128] = IXGBE_READ_REG(hw, IXGBE_MFLCN);
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700884
885 /* 82599 X540 specific DCB registers */
886 regs_buff[1129] = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
887 regs_buff[1130] = IXGBE_READ_REG(hw, IXGBE_RTTUP2TC);
888 for (i = 0; i < 4; i++)
889 regs_buff[1131 + i] = IXGBE_READ_REG(hw, IXGBE_TXLLQ(i));
890 regs_buff[1135] = IXGBE_READ_REG(hw, IXGBE_RTTBCNRM);
891 /* same as RTTQCNRM */
892 regs_buff[1136] = IXGBE_READ_REG(hw, IXGBE_RTTBCNRD);
893 /* same as RTTQCNRR */
894
895 /* X540 specific DCB registers */
896 regs_buff[1137] = IXGBE_READ_REG(hw, IXGBE_RTTQCNCR);
897 regs_buff[1138] = IXGBE_READ_REG(hw, IXGBE_RTTQCNTG);
Auke Kok9a799d72007-09-15 14:07:45 -0700898}
899
900static int ixgbe_get_eeprom_len(struct net_device *netdev)
901{
902 struct ixgbe_adapter *adapter = netdev_priv(netdev);
903 return adapter->hw.eeprom.word_size * 2;
904}
905
906static int ixgbe_get_eeprom(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000907 struct ethtool_eeprom *eeprom, u8 *bytes)
Auke Kok9a799d72007-09-15 14:07:45 -0700908{
909 struct ixgbe_adapter *adapter = netdev_priv(netdev);
910 struct ixgbe_hw *hw = &adapter->hw;
911 u16 *eeprom_buff;
912 int first_word, last_word, eeprom_len;
913 int ret_val = 0;
914 u16 i;
915
916 if (eeprom->len == 0)
917 return -EINVAL;
918
919 eeprom->magic = hw->vendor_id | (hw->device_id << 16);
920
921 first_word = eeprom->offset >> 1;
922 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
923 eeprom_len = last_word - first_word + 1;
924
925 eeprom_buff = kmalloc(sizeof(u16) * eeprom_len, GFP_KERNEL);
926 if (!eeprom_buff)
927 return -ENOMEM;
928
Emil Tantilov68c70052011-04-20 08:49:06 +0000929 ret_val = hw->eeprom.ops.read_buffer(hw, first_word, eeprom_len,
930 eeprom_buff);
Auke Kok9a799d72007-09-15 14:07:45 -0700931
932 /* Device's eeprom is always little-endian, word addressable */
933 for (i = 0; i < eeprom_len; i++)
934 le16_to_cpus(&eeprom_buff[i]);
935
936 memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 1), eeprom->len);
937 kfree(eeprom_buff);
938
939 return ret_val;
940}
941
Emil Tantilov2fa5eef2011-10-06 08:57:04 +0000942static int ixgbe_set_eeprom(struct net_device *netdev,
943 struct ethtool_eeprom *eeprom, u8 *bytes)
944{
945 struct ixgbe_adapter *adapter = netdev_priv(netdev);
946 struct ixgbe_hw *hw = &adapter->hw;
947 u16 *eeprom_buff;
948 void *ptr;
949 int max_len, first_word, last_word, ret_val = 0;
950 u16 i;
951
952 if (eeprom->len == 0)
953 return -EINVAL;
954
955 if (eeprom->magic != (hw->vendor_id | (hw->device_id << 16)))
956 return -EINVAL;
957
958 max_len = hw->eeprom.word_size * 2;
959
960 first_word = eeprom->offset >> 1;
961 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
962 eeprom_buff = kmalloc(max_len, GFP_KERNEL);
963 if (!eeprom_buff)
964 return -ENOMEM;
965
966 ptr = eeprom_buff;
967
968 if (eeprom->offset & 1) {
969 /*
970 * need read/modify/write of first changed EEPROM word
971 * only the second byte of the word is being modified
972 */
973 ret_val = hw->eeprom.ops.read(hw, first_word, &eeprom_buff[0]);
974 if (ret_val)
975 goto err;
976
977 ptr++;
978 }
979 if ((eeprom->offset + eeprom->len) & 1) {
980 /*
981 * need read/modify/write of last changed EEPROM word
982 * only the first byte of the word is being modified
983 */
984 ret_val = hw->eeprom.ops.read(hw, last_word,
985 &eeprom_buff[last_word - first_word]);
986 if (ret_val)
987 goto err;
988 }
989
990 /* Device's eeprom is always little-endian, word addressable */
991 for (i = 0; i < last_word - first_word + 1; i++)
992 le16_to_cpus(&eeprom_buff[i]);
993
994 memcpy(ptr, bytes, eeprom->len);
995
996 for (i = 0; i < last_word - first_word + 1; i++)
997 cpu_to_le16s(&eeprom_buff[i]);
998
999 ret_val = hw->eeprom.ops.write_buffer(hw, first_word,
1000 last_word - first_word + 1,
1001 eeprom_buff);
1002
1003 /* Update the checksum */
1004 if (ret_val == 0)
1005 hw->eeprom.ops.update_checksum(hw);
1006
1007err:
1008 kfree(eeprom_buff);
1009 return ret_val;
1010}
1011
Auke Kok9a799d72007-09-15 14:07:45 -07001012static void ixgbe_get_drvinfo(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001013 struct ethtool_drvinfo *drvinfo)
Auke Kok9a799d72007-09-15 14:07:45 -07001014{
1015 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Emil Tantilov15e52092011-09-29 05:01:29 +00001016 u32 nvm_track_id;
Auke Kok9a799d72007-09-15 14:07:45 -07001017
Rick Jones612a94d2011-11-14 08:13:25 +00001018 strlcpy(drvinfo->driver, ixgbe_driver_name, sizeof(drvinfo->driver));
1019 strlcpy(drvinfo->version, ixgbe_driver_version,
1020 sizeof(drvinfo->version));
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -08001021
Emil Tantilov15e52092011-09-29 05:01:29 +00001022 nvm_track_id = (adapter->eeprom_verh << 16) |
1023 adapter->eeprom_verl;
Rick Jones612a94d2011-11-14 08:13:25 +00001024 snprintf(drvinfo->fw_version, sizeof(drvinfo->fw_version), "0x%08x",
Emil Tantilov15e52092011-09-29 05:01:29 +00001025 nvm_track_id);
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -08001026
Rick Jones612a94d2011-11-14 08:13:25 +00001027 strlcpy(drvinfo->bus_info, pci_name(adapter->pdev),
1028 sizeof(drvinfo->bus_info));
Alexander Duyck2ccdf262017-01-17 08:37:03 -08001029
1030 drvinfo->n_priv_flags = IXGBE_PRIV_FLAGS_STR_LEN;
Auke Kok9a799d72007-09-15 14:07:45 -07001031}
1032
1033static void ixgbe_get_ringparam(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001034 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -07001035{
1036 struct ixgbe_adapter *adapter = netdev_priv(netdev);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001037 struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
1038 struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
Auke Kok9a799d72007-09-15 14:07:45 -07001039
1040 ring->rx_max_pending = IXGBE_MAX_RXD;
1041 ring->tx_max_pending = IXGBE_MAX_TXD;
Auke Kok9a799d72007-09-15 14:07:45 -07001042 ring->rx_pending = rx_ring->count;
1043 ring->tx_pending = tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -07001044}
1045
1046static int ixgbe_set_ringparam(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001047 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -07001048{
1049 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001050 struct ixgbe_ring *temp_ring;
Alexander Duyck759884b2009-10-26 11:32:05 +00001051 int i, err = 0;
Jesse Brandeburgc431f972008-09-11 19:59:16 -07001052 u32 new_rx_count, new_tx_count;
Auke Kok9a799d72007-09-15 14:07:45 -07001053
1054 if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
1055 return -EINVAL;
1056
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001057 new_tx_count = clamp_t(u32, ring->tx_pending,
1058 IXGBE_MIN_TXD, IXGBE_MAX_TXD);
Auke Kok9a799d72007-09-15 14:07:45 -07001059 new_tx_count = ALIGN(new_tx_count, IXGBE_REQ_TX_DESCRIPTOR_MULTIPLE);
1060
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001061 new_rx_count = clamp_t(u32, ring->rx_pending,
1062 IXGBE_MIN_RXD, IXGBE_MAX_RXD);
1063 new_rx_count = ALIGN(new_rx_count, IXGBE_REQ_RX_DESCRIPTOR_MULTIPLE);
1064
1065 if ((new_tx_count == adapter->tx_ring_count) &&
1066 (new_rx_count == adapter->rx_ring_count)) {
Auke Kok9a799d72007-09-15 14:07:45 -07001067 /* nothing to do */
1068 return 0;
1069 }
1070
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001071 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00001072 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001073
Alexander Duyck759884b2009-10-26 11:32:05 +00001074 if (!netif_running(adapter->netdev)) {
1075 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001076 adapter->tx_ring[i]->count = new_tx_count;
John Fastabend33fdc822017-04-24 03:30:18 -07001077 for (i = 0; i < adapter->num_xdp_queues; i++)
1078 adapter->xdp_ring[i]->count = new_tx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +00001079 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001080 adapter->rx_ring[i]->count = new_rx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +00001081 adapter->tx_ring_count = new_tx_count;
John Fastabend33fdc822017-04-24 03:30:18 -07001082 adapter->xdp_ring_count = new_tx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +00001083 adapter->rx_ring_count = new_rx_count;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001084 goto clear_reset;
Alexander Duyck759884b2009-10-26 11:32:05 +00001085 }
1086
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001087 /* allocate temporary buffer to store rings in */
1088 i = max_t(int, adapter->num_tx_queues, adapter->num_rx_queues);
John Fastabend33fdc822017-04-24 03:30:18 -07001089 i = max_t(int, i, adapter->num_xdp_queues);
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001090 temp_ring = vmalloc(i * sizeof(struct ixgbe_ring));
1091
1092 if (!temp_ring) {
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001093 err = -ENOMEM;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001094 goto clear_reset;
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001095 }
1096
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001097 ixgbe_down(adapter);
1098
1099 /*
1100 * Setup new Tx resources and free the old Tx resources in that order.
1101 * We can then assign the new resources to the rings via a memcpy.
1102 * The advantage to this approach is that we are guaranteed to still
1103 * have resources even in the case of an allocation failure.
1104 */
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001105 if (new_tx_count != adapter->tx_ring_count) {
Auke Kok9a799d72007-09-15 14:07:45 -07001106 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001107 memcpy(&temp_ring[i], adapter->tx_ring[i],
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001108 sizeof(struct ixgbe_ring));
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001109
1110 temp_ring[i].count = new_tx_count;
1111 err = ixgbe_setup_tx_resources(&temp_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07001112 if (err) {
Jesse Brandeburgc431f972008-09-11 19:59:16 -07001113 while (i) {
1114 i--;
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001115 ixgbe_free_tx_resources(&temp_ring[i]);
Jesse Brandeburgc431f972008-09-11 19:59:16 -07001116 }
Auke Kok9a799d72007-09-15 14:07:45 -07001117 goto err_setup;
1118 }
Auke Kok9a799d72007-09-15 14:07:45 -07001119 }
Jesse Brandeburgc431f972008-09-11 19:59:16 -07001120
John Fastabend33fdc822017-04-24 03:30:18 -07001121 for (i = 0; i < adapter->num_xdp_queues; i++) {
1122 memcpy(&temp_ring[i], adapter->xdp_ring[i],
1123 sizeof(struct ixgbe_ring));
1124
1125 temp_ring[i].count = new_tx_count;
1126 err = ixgbe_setup_tx_resources(&temp_ring[i]);
1127 if (err) {
1128 while (i) {
1129 i--;
1130 ixgbe_free_tx_resources(&temp_ring[i]);
1131 }
1132 goto err_setup;
1133 }
1134 }
1135
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001136 for (i = 0; i < adapter->num_tx_queues; i++) {
1137 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001138
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001139 memcpy(adapter->tx_ring[i], &temp_ring[i],
1140 sizeof(struct ixgbe_ring));
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001141 }
John Fastabend33fdc822017-04-24 03:30:18 -07001142 for (i = 0; i < adapter->num_xdp_queues; i++) {
1143 ixgbe_free_tx_resources(adapter->xdp_ring[i]);
1144
1145 memcpy(adapter->xdp_ring[i], &temp_ring[i],
1146 sizeof(struct ixgbe_ring));
1147 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001148
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001149 adapter->tx_ring_count = new_tx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +00001150 }
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001151
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001152 /* Repeat the process for the Rx rings if needed */
1153 if (new_rx_count != adapter->rx_ring_count) {
1154 for (i = 0; i < adapter->num_rx_queues; i++) {
1155 memcpy(&temp_ring[i], adapter->rx_ring[i],
1156 sizeof(struct ixgbe_ring));
1157
1158 temp_ring[i].count = new_rx_count;
John Fastabend92470802017-04-24 03:30:17 -07001159 err = ixgbe_setup_rx_resources(adapter, &temp_ring[i]);
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001160 if (err) {
1161 while (i) {
1162 i--;
1163 ixgbe_free_rx_resources(&temp_ring[i]);
1164 }
1165 goto err_setup;
1166 }
1167
1168 }
1169
1170 for (i = 0; i < adapter->num_rx_queues; i++) {
1171 ixgbe_free_rx_resources(adapter->rx_ring[i]);
1172
1173 memcpy(adapter->rx_ring[i], &temp_ring[i],
1174 sizeof(struct ixgbe_ring));
1175 }
1176
1177 adapter->rx_ring_count = new_rx_count;
1178 }
1179
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001180err_setup:
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001181 ixgbe_up(adapter);
1182 vfree(temp_ring);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001183clear_reset:
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001184 clear_bit(__IXGBE_RESETTING, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07001185 return err;
1186}
1187
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001188static int ixgbe_get_sset_count(struct net_device *netdev, int sset)
Auke Kok9a799d72007-09-15 14:07:45 -07001189{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001190 switch (sset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001191 case ETH_SS_TEST:
1192 return IXGBE_TEST_LEN;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001193 case ETH_SS_STATS:
1194 return IXGBE_STATS_LEN;
Alexander Duyck2ccdf262017-01-17 08:37:03 -08001195 case ETH_SS_PRIV_FLAGS:
1196 return IXGBE_PRIV_FLAGS_STR_LEN;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001197 default:
1198 return -EOPNOTSUPP;
1199 }
Auke Kok9a799d72007-09-15 14:07:45 -07001200}
1201
1202static void ixgbe_get_ethtool_stats(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001203 struct ethtool_stats *stats, u64 *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001204{
1205 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Eric Dumazet28172732010-07-07 14:58:56 -07001206 struct rtnl_link_stats64 temp;
1207 const struct rtnl_link_stats64 *net_stats;
Eric Dumazetde1036b2010-10-20 23:00:04 +00001208 unsigned int start;
1209 struct ixgbe_ring *ring;
1210 int i, j;
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001211 char *p = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001212
1213 ixgbe_update_stats(adapter);
Eric Dumazet28172732010-07-07 14:58:56 -07001214 net_stats = dev_get_stats(netdev, &temp);
Auke Kok9a799d72007-09-15 14:07:45 -07001215 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001216 switch (ixgbe_gstrings_stats[i].type) {
1217 case NETDEV_STATS:
Eric Dumazet28172732010-07-07 14:58:56 -07001218 p = (char *) net_stats +
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001219 ixgbe_gstrings_stats[i].stat_offset;
1220 break;
1221 case IXGBE_STATS:
1222 p = (char *) adapter +
1223 ixgbe_gstrings_stats[i].stat_offset;
1224 break;
Josh Hayf752be92013-01-04 03:34:36 +00001225 default:
1226 data[i] = 0;
1227 continue;
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001228 }
1229
Auke Kok9a799d72007-09-15 14:07:45 -07001230 data[i] = (ixgbe_gstrings_stats[i].sizeof_stat ==
Jacob Kellere7cf7452014-04-09 06:03:10 +00001231 sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
Auke Kok9a799d72007-09-15 14:07:45 -07001232 }
Don Skidmorebd8a1b12013-06-28 05:35:50 +00001233 for (j = 0; j < netdev->num_tx_queues; j++) {
Eric Dumazetde1036b2010-10-20 23:00:04 +00001234 ring = adapter->tx_ring[j];
John Fastabend9cc00b52012-01-28 03:32:17 +00001235 if (!ring) {
1236 data[i] = 0;
1237 data[i+1] = 0;
1238 i += 2;
1239 continue;
1240 }
1241
Eric Dumazetde1036b2010-10-20 23:00:04 +00001242 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07001243 start = u64_stats_fetch_begin_irq(&ring->syncp);
Eric Dumazetde1036b2010-10-20 23:00:04 +00001244 data[i] = ring->stats.packets;
1245 data[i+1] = ring->stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07001246 } while (u64_stats_fetch_retry_irq(&ring->syncp, start));
Eric Dumazetde1036b2010-10-20 23:00:04 +00001247 i += 2;
Auke Kok9a799d72007-09-15 14:07:45 -07001248 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001249 for (j = 0; j < IXGBE_NUM_RX_QUEUES; j++) {
Eric Dumazetde1036b2010-10-20 23:00:04 +00001250 ring = adapter->rx_ring[j];
John Fastabend9cc00b52012-01-28 03:32:17 +00001251 if (!ring) {
1252 data[i] = 0;
1253 data[i+1] = 0;
1254 i += 2;
1255 continue;
1256 }
1257
Eric Dumazetde1036b2010-10-20 23:00:04 +00001258 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07001259 start = u64_stats_fetch_begin_irq(&ring->syncp);
Eric Dumazetde1036b2010-10-20 23:00:04 +00001260 data[i] = ring->stats.packets;
1261 data[i+1] = ring->stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07001262 } while (u64_stats_fetch_retry_irq(&ring->syncp, start));
Eric Dumazetde1036b2010-10-20 23:00:04 +00001263 i += 2;
Auke Kok9a799d72007-09-15 14:07:45 -07001264 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001265
1266 for (j = 0; j < IXGBE_MAX_PACKET_BUFFERS; j++) {
1267 data[i++] = adapter->stats.pxontxc[j];
1268 data[i++] = adapter->stats.pxofftxc[j];
1269 }
1270 for (j = 0; j < IXGBE_MAX_PACKET_BUFFERS; j++) {
1271 data[i++] = adapter->stats.pxonrxc[j];
1272 data[i++] = adapter->stats.pxoffrxc[j];
Alexander Duyck2f90b862008-11-20 20:52:10 -08001273 }
Auke Kok9a799d72007-09-15 14:07:45 -07001274}
1275
1276static void ixgbe_get_strings(struct net_device *netdev, u32 stringset,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001277 u8 *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001278{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001279 char *p = (char *)data;
Tony Nguyen4ebdf8a2017-06-01 12:06:05 -07001280 unsigned int i;
Auke Kok9a799d72007-09-15 14:07:45 -07001281
1282 switch (stringset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001283 case ETH_SS_TEST:
Josh Hayd2c47b62013-01-04 03:34:42 +00001284 for (i = 0; i < IXGBE_TEST_LEN; i++) {
1285 memcpy(data, ixgbe_gstrings_test[i], ETH_GSTRING_LEN);
1286 data += ETH_GSTRING_LEN;
1287 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001288 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001289 case ETH_SS_STATS:
1290 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
1291 memcpy(p, ixgbe_gstrings_stats[i].stat_string,
1292 ETH_GSTRING_LEN);
1293 p += ETH_GSTRING_LEN;
1294 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001295 for (i = 0; i < netdev->num_tx_queues; i++) {
Auke Kok9a799d72007-09-15 14:07:45 -07001296 sprintf(p, "tx_queue_%u_packets", i);
1297 p += ETH_GSTRING_LEN;
1298 sprintf(p, "tx_queue_%u_bytes", i);
1299 p += ETH_GSTRING_LEN;
1300 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001301 for (i = 0; i < IXGBE_NUM_RX_QUEUES; i++) {
Auke Kok9a799d72007-09-15 14:07:45 -07001302 sprintf(p, "rx_queue_%u_packets", i);
1303 p += ETH_GSTRING_LEN;
1304 sprintf(p, "rx_queue_%u_bytes", i);
1305 p += ETH_GSTRING_LEN;
1306 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001307 for (i = 0; i < IXGBE_MAX_PACKET_BUFFERS; i++) {
1308 sprintf(p, "tx_pb_%u_pxon", i);
1309 p += ETH_GSTRING_LEN;
1310 sprintf(p, "tx_pb_%u_pxoff", i);
1311 p += ETH_GSTRING_LEN;
1312 }
1313 for (i = 0; i < IXGBE_MAX_PACKET_BUFFERS; i++) {
1314 sprintf(p, "rx_pb_%u_pxon", i);
1315 p += ETH_GSTRING_LEN;
1316 sprintf(p, "rx_pb_%u_pxoff", i);
1317 p += ETH_GSTRING_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08001318 }
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001319 /* BUG_ON(p - data != IXGBE_STATS_LEN * ETH_GSTRING_LEN); */
Auke Kok9a799d72007-09-15 14:07:45 -07001320 break;
Alexander Duyck2ccdf262017-01-17 08:37:03 -08001321 case ETH_SS_PRIV_FLAGS:
1322 memcpy(data, ixgbe_priv_flags_strings,
1323 IXGBE_PRIV_FLAGS_STR_LEN * ETH_GSTRING_LEN);
Auke Kok9a799d72007-09-15 14:07:45 -07001324 }
1325}
1326
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001327static int ixgbe_link_test(struct ixgbe_adapter *adapter, u64 *data)
1328{
1329 struct ixgbe_hw *hw = &adapter->hw;
1330 bool link_up;
1331 u32 link_speed = 0;
Mark Rustad0edd2bd2014-02-28 15:48:56 -08001332
1333 if (ixgbe_removed(hw->hw_addr)) {
1334 *data = 1;
1335 return 1;
1336 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001337 *data = 0;
1338
1339 hw->mac.ops.check_link(hw, &link_speed, &link_up, true);
1340 if (link_up)
1341 return *data;
1342 else
1343 *data = 1;
1344 return *data;
1345}
1346
1347/* ethtool register test data */
1348struct ixgbe_reg_test {
1349 u16 reg;
1350 u8 array_len;
1351 u8 test_type;
1352 u32 mask;
1353 u32 write;
1354};
1355
1356/* In the hardware, registers are laid out either singly, in arrays
1357 * spaced 0x40 bytes apart, or in contiguous tables. We assume
1358 * most tests take place on arrays or single registers (handled
1359 * as a single-element array) and special-case the tables.
1360 * Table tests are always pattern tests.
1361 *
1362 * We also make provision for some required setup steps by specifying
1363 * registers to be written without any read-back testing.
1364 */
1365
1366#define PATTERN_TEST 1
1367#define SET_READ_TEST 2
1368#define WRITE_NO_TEST 3
1369#define TABLE32_TEST 4
1370#define TABLE64_TEST_LO 5
1371#define TABLE64_TEST_HI 6
1372
1373/* default 82599 register test */
Jeff Kirsher66744502010-12-01 19:59:50 +00001374static const struct ixgbe_reg_test reg_test_82599[] = {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001375 { IXGBE_FCRTL_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1376 { IXGBE_FCRTH_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1377 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1378 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1379 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFF80 },
1380 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1381 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1382 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1383 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1384 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1385 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1386 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1387 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1388 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1389 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFF80 },
1390 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000001, 0x00000001 },
1391 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1392 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x8001FFFF, 0x800CFFFF },
1393 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Mark Rustadca8dfe22014-07-24 06:19:24 +00001394 { .reg = 0 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001395};
1396
1397/* default 82598 register test */
Jeff Kirsher66744502010-12-01 19:59:50 +00001398static const struct ixgbe_reg_test reg_test_82598[] = {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001399 { IXGBE_FCRTL(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1400 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1401 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1402 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1403 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1404 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1405 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1406 /* Enable all four RX queues before testing. */
1407 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1408 /* RDH is read-only for 82598, only test RDT. */
1409 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1410 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1411 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1412 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1413 { IXGBE_TIPG, 1, PATTERN_TEST, 0x000000FF, 0x000000FF },
1414 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1415 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1416 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1417 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000003, 0x00000003 },
1418 { IXGBE_DTXCTL, 1, SET_READ_TEST, 0x00000005, 0x00000005 },
1419 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1420 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x800CFFFF, 0x800CFFFF },
1421 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Mark Rustadca8dfe22014-07-24 06:19:24 +00001422 { .reg = 0 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001423};
1424
Emil Tantilov95a46012011-04-14 07:46:41 +00001425static bool reg_pattern_test(struct ixgbe_adapter *adapter, u64 *data, int reg,
1426 u32 mask, u32 write)
1427{
1428 u32 pat, val, before;
1429 static const u32 test_pattern[] = {
1430 0x5A5A5A5A, 0xA5A5A5A5, 0x00000000, 0xFFFFFFFF};
Jeff Kirsher66744502010-12-01 19:59:50 +00001431
Mark Rustadb0483c82014-01-14 18:53:17 -08001432 if (ixgbe_removed(adapter->hw.hw_addr)) {
1433 *data = 1;
Joe Perches4e833c52015-03-29 18:25:12 -07001434 return true;
Mark Rustadb0483c82014-01-14 18:53:17 -08001435 }
Emil Tantilov95a46012011-04-14 07:46:41 +00001436 for (pat = 0; pat < ARRAY_SIZE(test_pattern); pat++) {
Mark Rustad49bde312014-01-14 18:53:14 -08001437 before = ixgbe_read_reg(&adapter->hw, reg);
1438 ixgbe_write_reg(&adapter->hw, reg, test_pattern[pat] & write);
1439 val = ixgbe_read_reg(&adapter->hw, reg);
Emil Tantilov95a46012011-04-14 07:46:41 +00001440 if (val != (test_pattern[pat] & write & mask)) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00001441 e_err(drv, "pattern test reg %04X failed: got 0x%08X expected 0x%08X\n",
Emil Tantilov95a46012011-04-14 07:46:41 +00001442 reg, val, (test_pattern[pat] & write & mask));
1443 *data = reg;
Mark Rustad49bde312014-01-14 18:53:14 -08001444 ixgbe_write_reg(&adapter->hw, reg, before);
1445 return true;
Emil Tantilov95a46012011-04-14 07:46:41 +00001446 }
Mark Rustad49bde312014-01-14 18:53:14 -08001447 ixgbe_write_reg(&adapter->hw, reg, before);
Emil Tantilov95a46012011-04-14 07:46:41 +00001448 }
Mark Rustad49bde312014-01-14 18:53:14 -08001449 return false;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001450}
1451
Emil Tantilov95a46012011-04-14 07:46:41 +00001452static bool reg_set_and_check(struct ixgbe_adapter *adapter, u64 *data, int reg,
1453 u32 mask, u32 write)
1454{
1455 u32 val, before;
Mark Rustad49bde312014-01-14 18:53:14 -08001456
Mark Rustadb0483c82014-01-14 18:53:17 -08001457 if (ixgbe_removed(adapter->hw.hw_addr)) {
1458 *data = 1;
Joe Perches4e833c52015-03-29 18:25:12 -07001459 return true;
Mark Rustadb0483c82014-01-14 18:53:17 -08001460 }
Mark Rustad49bde312014-01-14 18:53:14 -08001461 before = ixgbe_read_reg(&adapter->hw, reg);
1462 ixgbe_write_reg(&adapter->hw, reg, write & mask);
1463 val = ixgbe_read_reg(&adapter->hw, reg);
Emil Tantilov95a46012011-04-14 07:46:41 +00001464 if ((write & mask) != (val & mask)) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00001465 e_err(drv, "set/check reg %04X test failed: got 0x%08X expected 0x%08X\n",
1466 reg, (val & mask), (write & mask));
Emil Tantilov95a46012011-04-14 07:46:41 +00001467 *data = reg;
Mark Rustad49bde312014-01-14 18:53:14 -08001468 ixgbe_write_reg(&adapter->hw, reg, before);
1469 return true;
Emil Tantilov95a46012011-04-14 07:46:41 +00001470 }
Mark Rustad49bde312014-01-14 18:53:14 -08001471 ixgbe_write_reg(&adapter->hw, reg, before);
1472 return false;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001473}
1474
1475static int ixgbe_reg_test(struct ixgbe_adapter *adapter, u64 *data)
1476{
Jeff Kirsher66744502010-12-01 19:59:50 +00001477 const struct ixgbe_reg_test *test;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001478 u32 value, before, after;
1479 u32 i, toggle;
1480
Mark Rustadb0483c82014-01-14 18:53:17 -08001481 if (ixgbe_removed(adapter->hw.hw_addr)) {
1482 e_err(drv, "Adapter removed - register test blocked\n");
1483 *data = 1;
1484 return 1;
1485 }
Alexander Duyckbd508172010-11-16 19:27:03 -08001486 switch (adapter->hw.mac.type) {
1487 case ixgbe_mac_82598EB:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001488 toggle = 0x7FFFF3FF;
1489 test = reg_test_82598;
Alexander Duyckbd508172010-11-16 19:27:03 -08001490 break;
1491 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001492 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001493 case ixgbe_mac_X550:
1494 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07001495 case ixgbe_mac_x550em_a:
Alexander Duyckbd508172010-11-16 19:27:03 -08001496 toggle = 0x7FFFF30F;
1497 test = reg_test_82599;
1498 break;
1499 default:
1500 *data = 1;
1501 return 1;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001502 }
1503
1504 /*
1505 * Because the status register is such a special case,
1506 * we handle it separately from the rest of the register
1507 * tests. Some bits are read-only, some toggle, and some
1508 * are writeable on newer MACs.
1509 */
Mark Rustad49bde312014-01-14 18:53:14 -08001510 before = ixgbe_read_reg(&adapter->hw, IXGBE_STATUS);
1511 value = (ixgbe_read_reg(&adapter->hw, IXGBE_STATUS) & toggle);
1512 ixgbe_write_reg(&adapter->hw, IXGBE_STATUS, toggle);
1513 after = ixgbe_read_reg(&adapter->hw, IXGBE_STATUS) & toggle;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001514 if (value != after) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00001515 e_err(drv, "failed STATUS register test got: 0x%08X expected: 0x%08X\n",
1516 after, value);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001517 *data = 1;
1518 return 1;
1519 }
1520 /* restore previous status */
Mark Rustad49bde312014-01-14 18:53:14 -08001521 ixgbe_write_reg(&adapter->hw, IXGBE_STATUS, before);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001522
1523 /*
1524 * Perform the remainder of the register test, looping through
1525 * the test table until we either fail or reach the null entry.
1526 */
1527 while (test->reg) {
1528 for (i = 0; i < test->array_len; i++) {
Mark Rustad49bde312014-01-14 18:53:14 -08001529 bool b = false;
1530
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001531 switch (test->test_type) {
1532 case PATTERN_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001533 b = reg_pattern_test(adapter, data,
1534 test->reg + (i * 0x40),
1535 test->mask,
1536 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001537 break;
1538 case SET_READ_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001539 b = reg_set_and_check(adapter, data,
1540 test->reg + (i * 0x40),
1541 test->mask,
1542 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001543 break;
1544 case WRITE_NO_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001545 ixgbe_write_reg(&adapter->hw,
1546 test->reg + (i * 0x40),
1547 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001548 break;
1549 case TABLE32_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001550 b = reg_pattern_test(adapter, data,
1551 test->reg + (i * 4),
1552 test->mask,
1553 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001554 break;
1555 case TABLE64_TEST_LO:
Mark Rustad49bde312014-01-14 18:53:14 -08001556 b = reg_pattern_test(adapter, data,
1557 test->reg + (i * 8),
1558 test->mask,
1559 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001560 break;
1561 case TABLE64_TEST_HI:
Mark Rustad49bde312014-01-14 18:53:14 -08001562 b = reg_pattern_test(adapter, data,
1563 (test->reg + 4) + (i * 8),
1564 test->mask,
1565 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001566 break;
1567 }
Mark Rustad49bde312014-01-14 18:53:14 -08001568 if (b)
1569 return 1;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001570 }
1571 test++;
1572 }
1573
1574 *data = 0;
1575 return 0;
1576}
1577
1578static int ixgbe_eeprom_test(struct ixgbe_adapter *adapter, u64 *data)
1579{
1580 struct ixgbe_hw *hw = &adapter->hw;
1581 if (hw->eeprom.ops.validate_checksum(hw, NULL))
1582 *data = 1;
1583 else
1584 *data = 0;
1585 return *data;
1586}
1587
1588static irqreturn_t ixgbe_test_intr(int irq, void *data)
1589{
1590 struct net_device *netdev = (struct net_device *) data;
1591 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1592
1593 adapter->test_icr |= IXGBE_READ_REG(&adapter->hw, IXGBE_EICR);
1594
1595 return IRQ_HANDLED;
1596}
1597
1598static int ixgbe_intr_test(struct ixgbe_adapter *adapter, u64 *data)
1599{
1600 struct net_device *netdev = adapter->netdev;
1601 u32 mask, i = 0, shared_int = true;
1602 u32 irq = adapter->pdev->irq;
1603
1604 *data = 0;
1605
1606 /* Hook up test interrupt handler just for this test */
1607 if (adapter->msix_entries) {
1608 /* NOTE: we don't test MSI-X interrupts here, yet */
1609 return 0;
1610 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
1611 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001612 if (request_irq(irq, ixgbe_test_intr, 0, netdev->name,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001613 netdev)) {
1614 *data = 1;
1615 return -1;
1616 }
Joe Perchesa0607fd2009-11-18 23:29:17 -08001617 } else if (!request_irq(irq, ixgbe_test_intr, IRQF_PROBE_SHARED,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001618 netdev->name, netdev)) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001619 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001620 } else if (request_irq(irq, ixgbe_test_intr, IRQF_SHARED,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001621 netdev->name, netdev)) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001622 *data = 1;
1623 return -1;
1624 }
Emil Tantilov396e7992010-07-01 20:05:12 +00001625 e_info(hw, "testing %s interrupt\n", shared_int ?
1626 "shared" : "unshared");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001627
1628 /* Disable all the interrupts */
1629 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001630 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001631 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001632
1633 /* Test each interrupt */
1634 for (; i < 10; i++) {
1635 /* Interrupt to test */
Jacob Kellerb4f47a42016-04-13 16:08:22 -07001636 mask = BIT(i);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001637
1638 if (!shared_int) {
1639 /*
1640 * Disable the interrupts to be reported in
1641 * the cause register and then force the same
1642 * interrupt and see if one gets posted. If
1643 * an interrupt was posted to the bus, the
1644 * test failed.
1645 */
1646 adapter->test_icr = 0;
1647 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001648 ~mask & 0x00007FFF);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001649 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001650 ~mask & 0x00007FFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001651 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001652 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001653
1654 if (adapter->test_icr & mask) {
1655 *data = 3;
1656 break;
1657 }
1658 }
1659
1660 /*
1661 * Enable the interrupt to be reported in the cause
1662 * register and then force the same interrupt and see
1663 * if one gets posted. If an interrupt was not posted
1664 * to the bus, the test failed.
1665 */
1666 adapter->test_icr = 0;
1667 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
1668 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001669 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001670 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001671
Jacob Keller8105ecd2014-04-09 06:03:16 +00001672 if (!(adapter->test_icr & mask)) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001673 *data = 4;
1674 break;
1675 }
1676
1677 if (!shared_int) {
1678 /*
1679 * Disable the other interrupts to be reported in
1680 * the cause register and then force the other
1681 * interrupts and see if any get posted. If
1682 * an interrupt was posted to the bus, the
1683 * test failed.
1684 */
1685 adapter->test_icr = 0;
1686 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001687 ~mask & 0x00007FFF);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001688 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001689 ~mask & 0x00007FFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001690 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001691 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001692
1693 if (adapter->test_icr) {
1694 *data = 5;
1695 break;
1696 }
1697 }
1698 }
1699
1700 /* Disable all the interrupts */
1701 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001702 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001703 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001704
1705 /* Unhook test interrupt handler */
1706 free_irq(irq, netdev);
1707
1708 return *data;
1709}
1710
1711static void ixgbe_free_desc_rings(struct ixgbe_adapter *adapter)
1712{
1713 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1714 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
1715 struct ixgbe_hw *hw = &adapter->hw;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001716 u32 reg_ctl;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001717
1718 /* shut down the DMA engines now so they can be reinitialized later */
1719
1720 /* first Rx */
Don Skidmore1f9ac572015-03-13 13:54:30 -07001721 hw->mac.ops.disable_rx(hw);
Yi Zou2d39d572011-01-06 14:29:56 +00001722 ixgbe_disable_rx_queue(adapter, rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001723
1724 /* now Tx */
Alexander Duyck84418e32010-08-19 13:40:54 +00001725 reg_ctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx));
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001726 reg_ctl &= ~IXGBE_TXDCTL_ENABLE;
Alexander Duyck84418e32010-08-19 13:40:54 +00001727 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx), reg_ctl);
1728
Alexander Duyckbd508172010-11-16 19:27:03 -08001729 switch (hw->mac.type) {
1730 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001731 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001732 case ixgbe_mac_X550:
1733 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07001734 case ixgbe_mac_x550em_a:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001735 reg_ctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1736 reg_ctl &= ~IXGBE_DMATXCTL_TE;
1737 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, reg_ctl);
Alexander Duyckbd508172010-11-16 19:27:03 -08001738 break;
1739 default:
1740 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001741 }
1742
1743 ixgbe_reset(adapter);
1744
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001745 ixgbe_free_tx_resources(&adapter->test_tx_ring);
1746 ixgbe_free_rx_resources(&adapter->test_rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001747}
1748
1749static int ixgbe_setup_desc_rings(struct ixgbe_adapter *adapter)
1750{
1751 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1752 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
Don Skidmore1f9ac572015-03-13 13:54:30 -07001753 struct ixgbe_hw *hw = &adapter->hw;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001754 u32 rctl, reg_data;
Alexander Duyck84418e32010-08-19 13:40:54 +00001755 int ret_val;
1756 int err;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001757
1758 /* Setup Tx descriptor ring and Tx buffers */
Alexander Duyck84418e32010-08-19 13:40:54 +00001759 tx_ring->count = IXGBE_DEFAULT_TXD;
1760 tx_ring->queue_index = 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001761 tx_ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001762 tx_ring->netdev = adapter->netdev;
Alexander Duyck84418e32010-08-19 13:40:54 +00001763 tx_ring->reg_idx = adapter->tx_ring[0]->reg_idx;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001764
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001765 err = ixgbe_setup_tx_resources(tx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00001766 if (err)
1767 return 1;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001768
Alexander Duyckbd508172010-11-16 19:27:03 -08001769 switch (adapter->hw.mac.type) {
1770 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001771 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001772 case ixgbe_mac_X550:
1773 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07001774 case ixgbe_mac_x550em_a:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001775 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_DMATXCTL);
1776 reg_data |= IXGBE_DMATXCTL_TE;
1777 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DMATXCTL, reg_data);
Alexander Duyckbd508172010-11-16 19:27:03 -08001778 break;
1779 default:
1780 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001781 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001782
Alexander Duyck84418e32010-08-19 13:40:54 +00001783 ixgbe_configure_tx_ring(adapter, tx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001784
1785 /* Setup Rx Descriptor ring and Rx buffers */
Alexander Duyck84418e32010-08-19 13:40:54 +00001786 rx_ring->count = IXGBE_DEFAULT_RXD;
1787 rx_ring->queue_index = 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001788 rx_ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001789 rx_ring->netdev = adapter->netdev;
Alexander Duyck84418e32010-08-19 13:40:54 +00001790 rx_ring->reg_idx = adapter->rx_ring[0]->reg_idx;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001791
John Fastabend92470802017-04-24 03:30:17 -07001792 err = ixgbe_setup_rx_resources(adapter, rx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00001793 if (err) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001794 ret_val = 4;
1795 goto err_nomem;
1796 }
1797
Don Skidmore1f9ac572015-03-13 13:54:30 -07001798 hw->mac.ops.disable_rx(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001799
Alexander Duyck84418e32010-08-19 13:40:54 +00001800 ixgbe_configure_rx_ring(adapter, rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001801
Don Skidmore1f9ac572015-03-13 13:54:30 -07001802 rctl = IXGBE_READ_REG(&adapter->hw, IXGBE_RXCTRL);
1803 rctl |= IXGBE_RXCTRL_DMBYPS;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001804 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXCTRL, rctl);
1805
Don Skidmore1f9ac572015-03-13 13:54:30 -07001806 hw->mac.ops.enable_rx(hw);
1807
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001808 return 0;
1809
1810err_nomem:
1811 ixgbe_free_desc_rings(adapter);
1812 return ret_val;
1813}
1814
1815static int ixgbe_setup_loopback_test(struct ixgbe_adapter *adapter)
1816{
1817 struct ixgbe_hw *hw = &adapter->hw;
1818 u32 reg_data;
1819
Don Skidmoree7fd9252011-04-16 05:29:14 +00001820
Alexander Duyck84418e32010-08-19 13:40:54 +00001821 /* Setup MAC loopback */
Emil Tantilov26b47422013-04-12 02:10:25 +00001822 reg_data = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001823 reg_data |= IXGBE_HLREG0_LPBK;
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001824 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, reg_data);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001825
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001826 reg_data = IXGBE_READ_REG(hw, IXGBE_FCTRL);
Alexander Duyck84418e32010-08-19 13:40:54 +00001827 reg_data |= IXGBE_FCTRL_BAM | IXGBE_FCTRL_SBP | IXGBE_FCTRL_MPE;
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001828 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, reg_data);
Alexander Duyck84418e32010-08-19 13:40:54 +00001829
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001830 /* X540 and X550 needs to set the MACC.FLU bit to force link up */
1831 switch (adapter->hw.mac.type) {
1832 case ixgbe_mac_X540:
1833 case ixgbe_mac_X550:
1834 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07001835 case ixgbe_mac_x550em_a:
Emil Tantilov26b47422013-04-12 02:10:25 +00001836 reg_data = IXGBE_READ_REG(hw, IXGBE_MACC);
1837 reg_data |= IXGBE_MACC_FLU;
1838 IXGBE_WRITE_REG(hw, IXGBE_MACC, reg_data);
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001839 break;
1840 default:
Emil Tantilov26b47422013-04-12 02:10:25 +00001841 if (hw->mac.orig_autoc) {
1842 reg_data = hw->mac.orig_autoc | IXGBE_AUTOC_FLU;
1843 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, reg_data);
1844 } else {
1845 return 10;
1846 }
1847 }
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001848 IXGBE_WRITE_FLUSH(hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001849 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001850
1851 /* Disable Atlas Tx lanes; re-enabled in reset path */
1852 if (hw->mac.type == ixgbe_mac_82598EB) {
1853 u8 atlas;
1854
1855 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, &atlas);
1856 atlas |= IXGBE_ATLAS_PDN_TX_REG_EN;
1857 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, atlas);
1858
1859 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, &atlas);
1860 atlas |= IXGBE_ATLAS_PDN_TX_10G_QL_ALL;
1861 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, atlas);
1862
1863 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, &atlas);
1864 atlas |= IXGBE_ATLAS_PDN_TX_1G_QL_ALL;
1865 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, atlas);
1866
1867 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, &atlas);
1868 atlas |= IXGBE_ATLAS_PDN_TX_AN_QL_ALL;
1869 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, atlas);
1870 }
1871
1872 return 0;
1873}
1874
1875static void ixgbe_loopback_cleanup(struct ixgbe_adapter *adapter)
1876{
1877 u32 reg_data;
1878
1879 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_HLREG0);
1880 reg_data &= ~IXGBE_HLREG0_LPBK;
1881 IXGBE_WRITE_REG(&adapter->hw, IXGBE_HLREG0, reg_data);
1882}
1883
1884static void ixgbe_create_lbtest_frame(struct sk_buff *skb,
Alexander Duyck3832b262012-02-08 07:50:09 +00001885 unsigned int frame_size)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001886{
1887 memset(skb->data, 0xFF, frame_size);
Alexander Duyck3832b262012-02-08 07:50:09 +00001888 frame_size >>= 1;
1889 memset(&skb->data[frame_size], 0xAA, frame_size / 2 - 1);
1890 memset(&skb->data[frame_size + 10], 0xBE, 1);
1891 memset(&skb->data[frame_size + 12], 0xAF, 1);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001892}
1893
Alexander Duyck3832b262012-02-08 07:50:09 +00001894static bool ixgbe_check_lbtest_frame(struct ixgbe_rx_buffer *rx_buffer,
1895 unsigned int frame_size)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001896{
Alexander Duyck3832b262012-02-08 07:50:09 +00001897 unsigned char *data;
1898 bool match = true;
1899
1900 frame_size >>= 1;
1901
Alexander Duyckf8003262012-03-03 02:35:52 +00001902 data = kmap(rx_buffer->page) + rx_buffer->page_offset;
Alexander Duyck3832b262012-02-08 07:50:09 +00001903
1904 if (data[3] != 0xFF ||
1905 data[frame_size + 10] != 0xBE ||
1906 data[frame_size + 12] != 0xAF)
1907 match = false;
1908
Alexander Duyckf8003262012-03-03 02:35:52 +00001909 kunmap(rx_buffer->page);
1910
Alexander Duyck3832b262012-02-08 07:50:09 +00001911 return match;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001912}
1913
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001914static u16 ixgbe_clean_test_rings(struct ixgbe_ring *rx_ring,
Alexander Duyck3832b262012-02-08 07:50:09 +00001915 struct ixgbe_ring *tx_ring,
1916 unsigned int size)
Alexander Duyck84418e32010-08-19 13:40:54 +00001917{
1918 union ixgbe_adv_rx_desc *rx_desc;
Alexander Duyck84418e32010-08-19 13:40:54 +00001919 u16 rx_ntc, tx_ntc, count = 0;
1920
1921 /* initialize next to clean and descriptor values */
1922 rx_ntc = rx_ring->next_to_clean;
1923 tx_ntc = tx_ring->next_to_clean;
Alexander Duycke4f74022012-01-31 02:59:44 +00001924 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ntc);
Alexander Duyck84418e32010-08-19 13:40:54 +00001925
Emil Tantilov761c2a42017-08-29 12:21:48 -07001926 while (tx_ntc != tx_ring->next_to_use) {
1927 union ixgbe_adv_tx_desc *tx_desc;
1928 struct ixgbe_tx_buffer *tx_buffer;
Alexander Duyck84418e32010-08-19 13:40:54 +00001929
Emil Tantilov761c2a42017-08-29 12:21:48 -07001930 tx_desc = IXGBE_TX_DESC(tx_ring, tx_ntc);
Alexander Duyck84418e32010-08-19 13:40:54 +00001931
Emil Tantilov761c2a42017-08-29 12:21:48 -07001932 /* if DD is not set transmit has not completed */
1933 if (!(tx_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
1934 return count;
Alexander Duyckf8003262012-03-03 02:35:52 +00001935
Alexander Duyck84418e32010-08-19 13:40:54 +00001936 /* unmap buffer on Tx side */
Alexander Duyck3832b262012-02-08 07:50:09 +00001937 tx_buffer = &tx_ring->tx_buffer_info[tx_ntc];
Alexander Duyckffed21b2017-01-17 08:37:29 -08001938
1939 /* Free all the Tx ring sk_buffs */
1940 dev_kfree_skb_any(tx_buffer->skb);
1941
1942 /* unmap skb header data */
1943 dma_unmap_single(tx_ring->dev,
1944 dma_unmap_addr(tx_buffer, dma),
1945 dma_unmap_len(tx_buffer, len),
1946 DMA_TO_DEVICE);
1947 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyck84418e32010-08-19 13:40:54 +00001948
Emil Tantilov761c2a42017-08-29 12:21:48 -07001949 /* increment Tx next to clean counter */
Alexander Duyck84418e32010-08-19 13:40:54 +00001950 tx_ntc++;
1951 if (tx_ntc == tx_ring->count)
1952 tx_ntc = 0;
Emil Tantilov761c2a42017-08-29 12:21:48 -07001953 }
1954
1955 while (rx_desc->wb.upper.length) {
1956 struct ixgbe_rx_buffer *rx_buffer;
1957
1958 /* check Rx buffer */
1959 rx_buffer = &rx_ring->rx_buffer_info[rx_ntc];
1960
1961 /* sync Rx buffer for CPU read */
1962 dma_sync_single_for_cpu(rx_ring->dev,
1963 rx_buffer->dma,
1964 ixgbe_rx_bufsz(rx_ring),
1965 DMA_FROM_DEVICE);
1966
1967 /* verify contents of skb */
1968 if (ixgbe_check_lbtest_frame(rx_buffer, size))
1969 count++;
1970 else
1971 break;
1972
1973 /* sync Rx buffer for device write */
1974 dma_sync_single_for_device(rx_ring->dev,
1975 rx_buffer->dma,
1976 ixgbe_rx_bufsz(rx_ring),
1977 DMA_FROM_DEVICE);
1978
1979 /* increment Rx next to clean counter */
1980 rx_ntc++;
1981 if (rx_ntc == rx_ring->count)
1982 rx_ntc = 0;
Alexander Duyck84418e32010-08-19 13:40:54 +00001983
1984 /* fetch next descriptor */
Alexander Duycke4f74022012-01-31 02:59:44 +00001985 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ntc);
Alexander Duyck84418e32010-08-19 13:40:54 +00001986 }
1987
John Fastabenddad8a3b2012-04-23 12:22:39 +00001988 netdev_tx_reset_queue(txring_txq(tx_ring));
1989
Alexander Duyck84418e32010-08-19 13:40:54 +00001990 /* re-map buffers to ring, store next to clean values */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001991 ixgbe_alloc_rx_buffers(rx_ring, count);
Alexander Duyck84418e32010-08-19 13:40:54 +00001992 rx_ring->next_to_clean = rx_ntc;
1993 tx_ring->next_to_clean = tx_ntc;
1994
1995 return count;
1996}
1997
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001998static int ixgbe_run_loopback_test(struct ixgbe_adapter *adapter)
1999{
2000 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
2001 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
Alexander Duyck84418e32010-08-19 13:40:54 +00002002 int i, j, lc, good_cnt, ret_val = 0;
2003 unsigned int size = 1024;
2004 netdev_tx_t tx_ret_val;
2005 struct sk_buff *skb;
Emil Tantilov91ffdc82013-07-23 01:56:58 +00002006 u32 flags_orig = adapter->flags;
2007
2008 /* DCB can modify the frames on Tx */
2009 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002010
Alexander Duyck84418e32010-08-19 13:40:54 +00002011 /* allocate test skb */
2012 skb = alloc_skb(size, GFP_KERNEL);
2013 if (!skb)
2014 return 11;
2015
2016 /* place data into test skb */
2017 ixgbe_create_lbtest_frame(skb, size);
2018 skb_put(skb, size);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002019
2020 /*
2021 * Calculate the loop count based on the largest descriptor ring
2022 * The idea is to wrap the largest ring a number of times using 64
2023 * send/receive pairs during each loop
2024 */
2025
2026 if (rx_ring->count <= tx_ring->count)
2027 lc = ((tx_ring->count / 64) * 2) + 1;
2028 else
2029 lc = ((rx_ring->count / 64) * 2) + 1;
2030
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002031 for (j = 0; j <= lc; j++) {
Alexander Duyck84418e32010-08-19 13:40:54 +00002032 /* reset count of good packets */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002033 good_cnt = 0;
Alexander Duyck84418e32010-08-19 13:40:54 +00002034
2035 /* place 64 packets on the transmit queue*/
2036 for (i = 0; i < 64; i++) {
2037 skb_get(skb);
2038 tx_ret_val = ixgbe_xmit_frame_ring(skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00002039 adapter,
2040 tx_ring);
2041 if (tx_ret_val == NETDEV_TX_OK)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002042 good_cnt++;
Alexander Duyck84418e32010-08-19 13:40:54 +00002043 }
2044
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002045 if (good_cnt != 64) {
Alexander Duyck84418e32010-08-19 13:40:54 +00002046 ret_val = 12;
2047 break;
2048 }
2049
2050 /* allow 200 milliseconds for packets to go from Tx to Rx */
2051 msleep(200);
2052
Alexander Duyckfc77dc32010-11-16 19:26:51 -08002053 good_cnt = ixgbe_clean_test_rings(rx_ring, tx_ring, size);
Alexander Duyck84418e32010-08-19 13:40:54 +00002054 if (good_cnt != 64) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002055 ret_val = 13;
2056 break;
2057 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002058 }
2059
Alexander Duyck84418e32010-08-19 13:40:54 +00002060 /* free the original skb */
2061 kfree_skb(skb);
Emil Tantilov91ffdc82013-07-23 01:56:58 +00002062 adapter->flags = flags_orig;
Alexander Duyck84418e32010-08-19 13:40:54 +00002063
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002064 return ret_val;
2065}
2066
2067static int ixgbe_loopback_test(struct ixgbe_adapter *adapter, u64 *data)
2068{
2069 *data = ixgbe_setup_desc_rings(adapter);
2070 if (*data)
2071 goto out;
2072 *data = ixgbe_setup_loopback_test(adapter);
2073 if (*data)
2074 goto err_loopback;
2075 *data = ixgbe_run_loopback_test(adapter);
2076 ixgbe_loopback_cleanup(adapter);
2077
2078err_loopback:
2079 ixgbe_free_desc_rings(adapter);
2080out:
2081 return *data;
2082}
2083
2084static void ixgbe_diag_test(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002085 struct ethtool_test *eth_test, u64 *data)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002086{
2087 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2088 bool if_running = netif_running(netdev);
2089
Mark Rustadb0483c82014-01-14 18:53:17 -08002090 if (ixgbe_removed(adapter->hw.hw_addr)) {
2091 e_err(hw, "Adapter removed - test blocked\n");
2092 data[0] = 1;
2093 data[1] = 1;
2094 data[2] = 1;
2095 data[3] = 1;
Mark Rustad0edd2bd2014-02-28 15:48:56 -08002096 data[4] = 1;
Mark Rustadb0483c82014-01-14 18:53:17 -08002097 eth_test->flags |= ETH_TEST_FL_FAILED;
2098 return;
2099 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002100 set_bit(__IXGBE_TESTING, &adapter->state);
2101 if (eth_test->flags == ETH_TEST_FL_OFFLINE) {
Emil Tantilov4ec375b2013-07-10 02:47:24 +00002102 struct ixgbe_hw *hw = &adapter->hw;
2103
Greg Rosee7d481a2010-03-25 17:06:48 +00002104 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
2105 int i;
2106 for (i = 0; i < adapter->num_vfs; i++) {
2107 if (adapter->vfinfo[i].clear_to_send) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00002108 netdev_warn(netdev, "offline diagnostic is not supported when VFs are present\n");
Greg Rosee7d481a2010-03-25 17:06:48 +00002109 data[0] = 1;
2110 data[1] = 1;
2111 data[2] = 1;
2112 data[3] = 1;
Mark Rustad0edd2bd2014-02-28 15:48:56 -08002113 data[4] = 1;
Greg Rosee7d481a2010-03-25 17:06:48 +00002114 eth_test->flags |= ETH_TEST_FL_FAILED;
2115 clear_bit(__IXGBE_TESTING,
2116 &adapter->state);
2117 goto skip_ol_tests;
2118 }
2119 }
2120 }
2121
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002122 /* Offline tests */
2123 e_info(hw, "offline testing starting\n");
2124
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002125 /* Link test performed before hardware reset so autoneg doesn't
2126 * interfere with test result
2127 */
2128 if (ixgbe_link_test(adapter, &data[4]))
2129 eth_test->flags |= ETH_TEST_FL_FAILED;
2130
Emil Tantilov4ec375b2013-07-10 02:47:24 +00002131 if (if_running)
2132 /* indicate we're in test mode */
Stefan Assmann6c211fe12016-02-03 09:20:48 +01002133 ixgbe_close(netdev);
Emil Tantilov4ec375b2013-07-10 02:47:24 +00002134 else
2135 ixgbe_reset(adapter);
2136
Emil Tantilov396e7992010-07-01 20:05:12 +00002137 e_info(hw, "register testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002138 if (ixgbe_reg_test(adapter, &data[0]))
2139 eth_test->flags |= ETH_TEST_FL_FAILED;
2140
2141 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00002142 e_info(hw, "eeprom testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002143 if (ixgbe_eeprom_test(adapter, &data[1]))
2144 eth_test->flags |= ETH_TEST_FL_FAILED;
2145
2146 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00002147 e_info(hw, "interrupt testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002148 if (ixgbe_intr_test(adapter, &data[2]))
2149 eth_test->flags |= ETH_TEST_FL_FAILED;
2150
Greg Rosebdbec4b2010-01-09 02:27:05 +00002151 /* If SRIOV or VMDq is enabled then skip MAC
2152 * loopback diagnostic. */
2153 if (adapter->flags & (IXGBE_FLAG_SRIOV_ENABLED |
2154 IXGBE_FLAG_VMDQ_ENABLED)) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00002155 e_info(hw, "Skip MAC loopback diagnostic in VT mode\n");
Greg Rosebdbec4b2010-01-09 02:27:05 +00002156 data[3] = 0;
2157 goto skip_loopback;
2158 }
2159
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002160 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00002161 e_info(hw, "loopback testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002162 if (ixgbe_loopback_test(adapter, &data[3]))
2163 eth_test->flags |= ETH_TEST_FL_FAILED;
2164
Greg Rosebdbec4b2010-01-09 02:27:05 +00002165skip_loopback:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002166 ixgbe_reset(adapter);
2167
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002168 /* clear testing bit and return adapter to previous state */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002169 clear_bit(__IXGBE_TESTING, &adapter->state);
2170 if (if_running)
Stefan Assmann6c211fe12016-02-03 09:20:48 +01002171 ixgbe_open(netdev);
Emil Tantilov4ec375b2013-07-10 02:47:24 +00002172 else if (hw->mac.ops.disable_tx_laser)
2173 hw->mac.ops.disable_tx_laser(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002174 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00002175 e_info(hw, "online testing starting\n");
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002176
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002177 /* Online tests */
2178 if (ixgbe_link_test(adapter, &data[4]))
2179 eth_test->flags |= ETH_TEST_FL_FAILED;
2180
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002181 /* Offline tests aren't run; pass by default */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002182 data[0] = 0;
2183 data[1] = 0;
2184 data[2] = 0;
2185 data[3] = 0;
2186
2187 clear_bit(__IXGBE_TESTING, &adapter->state);
2188 }
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002189
Greg Rosee7d481a2010-03-25 17:06:48 +00002190skip_ol_tests:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002191 msleep_interruptible(4 * 1000);
2192}
Auke Kok9a799d72007-09-15 14:07:45 -07002193
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002194static int ixgbe_wol_exclusion(struct ixgbe_adapter *adapter,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002195 struct ethtool_wolinfo *wol)
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002196{
2197 struct ixgbe_hw *hw = &adapter->hw;
Jacob Keller8e2813f2012-04-21 06:05:40 +00002198 int retval = 0;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002199
Jacob Keller8e2813f2012-04-21 06:05:40 +00002200 /* WOL not supported for all devices */
2201 if (!ixgbe_wol_supported(adapter, hw->device_id,
2202 hw->subsystem_device_id)) {
2203 retval = 1;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002204 wol->supported = 0;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002205 }
2206
2207 return retval;
2208}
2209
Auke Kok9a799d72007-09-15 14:07:45 -07002210static void ixgbe_get_wol(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002211 struct ethtool_wolinfo *wol)
Auke Kok9a799d72007-09-15 14:07:45 -07002212{
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002213 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2214
2215 wol->supported = WAKE_UCAST | WAKE_MCAST |
Jacob Kellere7cf7452014-04-09 06:03:10 +00002216 WAKE_BCAST | WAKE_MAGIC;
Auke Kok9a799d72007-09-15 14:07:45 -07002217 wol->wolopts = 0;
2218
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002219 if (ixgbe_wol_exclusion(adapter, wol) ||
2220 !device_can_wakeup(&adapter->pdev->dev))
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002221 return;
2222
2223 if (adapter->wol & IXGBE_WUFC_EX)
2224 wol->wolopts |= WAKE_UCAST;
2225 if (adapter->wol & IXGBE_WUFC_MC)
2226 wol->wolopts |= WAKE_MCAST;
2227 if (adapter->wol & IXGBE_WUFC_BC)
2228 wol->wolopts |= WAKE_BCAST;
2229 if (adapter->wol & IXGBE_WUFC_MAG)
2230 wol->wolopts |= WAKE_MAGIC;
Auke Kok9a799d72007-09-15 14:07:45 -07002231}
2232
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002233static int ixgbe_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2234{
2235 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2236
2237 if (wol->wolopts & (WAKE_PHY | WAKE_ARP | WAKE_MAGICSECURE))
2238 return -EOPNOTSUPP;
2239
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002240 if (ixgbe_wol_exclusion(adapter, wol))
2241 return wol->wolopts ? -EOPNOTSUPP : 0;
2242
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002243 adapter->wol = 0;
2244
2245 if (wol->wolopts & WAKE_UCAST)
2246 adapter->wol |= IXGBE_WUFC_EX;
2247 if (wol->wolopts & WAKE_MCAST)
2248 adapter->wol |= IXGBE_WUFC_MC;
2249 if (wol->wolopts & WAKE_BCAST)
2250 adapter->wol |= IXGBE_WUFC_BC;
2251 if (wol->wolopts & WAKE_MAGIC)
2252 adapter->wol |= IXGBE_WUFC_MAG;
2253
2254 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
2255
2256 return 0;
2257}
2258
Auke Kok9a799d72007-09-15 14:07:45 -07002259static int ixgbe_nway_reset(struct net_device *netdev)
2260{
2261 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2262
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08002263 if (netif_running(netdev))
2264 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002265
2266 return 0;
2267}
2268
Emil Tantilov66e69612011-04-16 06:12:51 +00002269static int ixgbe_set_phys_id(struct net_device *netdev,
2270 enum ethtool_phys_id_state state)
Auke Kok9a799d72007-09-15 14:07:45 -07002271{
2272 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002273 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07002274
Paul Greenwalt5e999fb42017-04-21 05:37:13 -04002275 if (!hw->mac.ops.led_on || !hw->mac.ops.led_off)
2276 return -EOPNOTSUPP;
2277
Emil Tantilov66e69612011-04-16 06:12:51 +00002278 switch (state) {
2279 case ETHTOOL_ID_ACTIVE:
2280 adapter->led_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
2281 return 2;
Auke Kok9a799d72007-09-15 14:07:45 -07002282
Emil Tantilov66e69612011-04-16 06:12:51 +00002283 case ETHTOOL_ID_ON:
Don Skidmore805cedd2016-10-20 21:42:00 -04002284 hw->mac.ops.led_on(hw, hw->mac.led_link_act);
Emil Tantilov66e69612011-04-16 06:12:51 +00002285 break;
Auke Kok9a799d72007-09-15 14:07:45 -07002286
Emil Tantilov66e69612011-04-16 06:12:51 +00002287 case ETHTOOL_ID_OFF:
Don Skidmore805cedd2016-10-20 21:42:00 -04002288 hw->mac.ops.led_off(hw, hw->mac.led_link_act);
Emil Tantilov66e69612011-04-16 06:12:51 +00002289 break;
2290
2291 case ETHTOOL_ID_INACTIVE:
2292 /* Restore LED settings */
2293 IXGBE_WRITE_REG(&adapter->hw, IXGBE_LEDCTL, adapter->led_reg);
2294 break;
2295 }
Auke Kok9a799d72007-09-15 14:07:45 -07002296
2297 return 0;
2298}
2299
2300static int ixgbe_get_coalesce(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002301 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002302{
2303 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2304
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002305 /* only valid if in constant ITR mode */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002306 if (adapter->rx_itr_setting <= 1)
2307 ec->rx_coalesce_usecs = adapter->rx_itr_setting;
2308 else
2309 ec->rx_coalesce_usecs = adapter->rx_itr_setting >> 2;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002310
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002311 /* if in mixed tx/rx queues per vector mode, report only rx settings */
Alexander Duyck08c88332011-06-11 01:45:03 +00002312 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count)
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002313 return 0;
2314
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002315 /* only valid if in constant ITR mode */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002316 if (adapter->tx_itr_setting <= 1)
2317 ec->tx_coalesce_usecs = adapter->tx_itr_setting;
2318 else
2319 ec->tx_coalesce_usecs = adapter->tx_itr_setting >> 2;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002320
Auke Kok9a799d72007-09-15 14:07:45 -07002321 return 0;
2322}
2323
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002324/*
2325 * this function must be called before setting the new value of
2326 * rx_itr_setting
2327 */
Alexander Duyck567d2de2012-02-11 07:18:57 +00002328static bool ixgbe_update_rsc(struct ixgbe_adapter *adapter)
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002329{
2330 struct net_device *netdev = adapter->netdev;
2331
Alexander Duyck567d2de2012-02-11 07:18:57 +00002332 /* nothing to do if LRO or RSC are not enabled */
2333 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) ||
2334 !(netdev->features & NETIF_F_LRO))
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002335 return false;
2336
Alexander Duyck567d2de2012-02-11 07:18:57 +00002337 /* check the feature flag value and enable RSC if necessary */
2338 if (adapter->rx_itr_setting == 1 ||
2339 adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
2340 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002341 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Jacob Keller6ec1b712014-04-09 06:03:13 +00002342 e_info(probe, "rx-usecs value high enough to re-enable RSC\n");
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002343 return true;
2344 }
Alexander Duyck567d2de2012-02-11 07:18:57 +00002345 /* if interrupt rate is too high then disable RSC */
2346 } else if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
2347 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
2348 e_info(probe, "rx-usecs set too low, disabling RSC\n");
2349 return true;
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002350 }
2351 return false;
2352}
2353
Auke Kok9a799d72007-09-15 14:07:45 -07002354static int ixgbe_set_coalesce(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002355 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002356{
2357 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Don Skidmore237057a2009-08-11 13:18:14 +00002358 struct ixgbe_q_vector *q_vector;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002359 int i;
Emil Tantilov67da0972013-01-25 06:19:20 +00002360 u16 tx_itr_param, rx_itr_param, tx_itr_prev;
Jesse Brandeburgef021192010-04-27 01:37:41 +00002361 bool need_reset = false;
Auke Kok9a799d72007-09-15 14:07:45 -07002362
Emil Tantilov67da0972013-01-25 06:19:20 +00002363 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count) {
2364 /* reject Tx specific changes in case of mixed RxTx vectors */
2365 if (ec->tx_coalesce_usecs)
2366 return -EINVAL;
2367 tx_itr_prev = adapter->rx_itr_setting;
2368 } else {
2369 tx_itr_prev = adapter->tx_itr_setting;
2370 }
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002371
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002372 if ((ec->rx_coalesce_usecs > (IXGBE_MAX_EITR >> 2)) ||
2373 (ec->tx_coalesce_usecs > (IXGBE_MAX_EITR >> 2)))
2374 return -EINVAL;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002375
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002376 if (ec->rx_coalesce_usecs > 1)
2377 adapter->rx_itr_setting = ec->rx_coalesce_usecs << 2;
2378 else
2379 adapter->rx_itr_setting = ec->rx_coalesce_usecs;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002380
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002381 if (adapter->rx_itr_setting == 1)
2382 rx_itr_param = IXGBE_20K_ITR;
2383 else
2384 rx_itr_param = adapter->rx_itr_setting;
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002385
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002386 if (ec->tx_coalesce_usecs > 1)
2387 adapter->tx_itr_setting = ec->tx_coalesce_usecs << 2;
2388 else
2389 adapter->tx_itr_setting = ec->tx_coalesce_usecs;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002390
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002391 if (adapter->tx_itr_setting == 1)
Alexander Duyck8ac34f12015-07-30 15:19:28 -07002392 tx_itr_param = IXGBE_12K_ITR;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002393 else
2394 tx_itr_param = adapter->tx_itr_setting;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002395
Emil Tantilov67da0972013-01-25 06:19:20 +00002396 /* mixed Rx/Tx */
2397 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count)
2398 adapter->tx_itr_setting = adapter->rx_itr_setting;
2399
Emil Tantilov67da0972013-01-25 06:19:20 +00002400 /* detect ITR changes that require update of TXDCTL.WTHRESH */
Emil Tantilov2e010382013-10-22 08:21:04 +00002401 if ((adapter->tx_itr_setting != 1) &&
Emil Tantilov67da0972013-01-25 06:19:20 +00002402 (adapter->tx_itr_setting < IXGBE_100K_ITR)) {
2403 if ((tx_itr_prev == 1) ||
Emil Tantilov2e010382013-10-22 08:21:04 +00002404 (tx_itr_prev >= IXGBE_100K_ITR))
Emil Tantilov67da0972013-01-25 06:19:20 +00002405 need_reset = true;
2406 } else {
Emil Tantilov2e010382013-10-22 08:21:04 +00002407 if ((tx_itr_prev != 1) &&
Emil Tantilov67da0972013-01-25 06:19:20 +00002408 (tx_itr_prev < IXGBE_100K_ITR))
2409 need_reset = true;
2410 }
Emil Tantilovffefa9f2014-09-18 08:05:02 +00002411
Alexander Duyck567d2de2012-02-11 07:18:57 +00002412 /* check the old value and enable RSC if necessary */
Emil Tantilov67da0972013-01-25 06:19:20 +00002413 need_reset |= ixgbe_update_rsc(adapter);
Alexander Duyck567d2de2012-02-11 07:18:57 +00002414
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002415 for (i = 0; i < adapter->num_q_vectors; i++) {
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002416 q_vector = adapter->q_vector[i];
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002417 if (q_vector->tx.count && !q_vector->rx.count)
2418 /* tx only */
2419 q_vector->itr = tx_itr_param;
2420 else
2421 /* rx only or mixed */
2422 q_vector->itr = rx_itr_param;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002423 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002424 }
2425
Jesse Brandeburgef021192010-04-27 01:37:41 +00002426 /*
2427 * do reset here at the end to make sure EITR==0 case is handled
2428 * correctly w.r.t stopping tx, and changing TXDCTL.WTHRESH settings
2429 * also locks in RSC enable/disable which requires reset
2430 */
Emil Tantilovc988ee82011-05-13 02:22:45 +00002431 if (need_reset)
2432 ixgbe_do_reset(netdev);
Jesse Brandeburgef021192010-04-27 01:37:41 +00002433
Auke Kok9a799d72007-09-15 14:07:45 -07002434 return 0;
2435}
2436
Alexander Duyck3e053342011-05-11 07:18:47 +00002437static int ixgbe_get_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2438 struct ethtool_rxnfc *cmd)
2439{
2440 union ixgbe_atr_input *mask = &adapter->fdir_mask;
2441 struct ethtool_rx_flow_spec *fsp =
2442 (struct ethtool_rx_flow_spec *)&cmd->fs;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002443 struct hlist_node *node2;
Alexander Duyck3e053342011-05-11 07:18:47 +00002444 struct ixgbe_fdir_filter *rule = NULL;
2445
2446 /* report total rule count */
2447 cmd->data = (1024 << adapter->fdir_pballoc) - 2;
2448
Sasha Levinb67bfe02013-02-27 17:06:00 -08002449 hlist_for_each_entry_safe(rule, node2,
Alexander Duyck3e053342011-05-11 07:18:47 +00002450 &adapter->fdir_filter_list, fdir_node) {
2451 if (fsp->location <= rule->sw_idx)
2452 break;
2453 }
2454
2455 if (!rule || fsp->location != rule->sw_idx)
2456 return -EINVAL;
2457
2458 /* fill out the flow spec entry */
2459
2460 /* set flow type field */
2461 switch (rule->filter.formatted.flow_type) {
2462 case IXGBE_ATR_FLOW_TYPE_TCPV4:
2463 fsp->flow_type = TCP_V4_FLOW;
2464 break;
2465 case IXGBE_ATR_FLOW_TYPE_UDPV4:
2466 fsp->flow_type = UDP_V4_FLOW;
2467 break;
2468 case IXGBE_ATR_FLOW_TYPE_SCTPV4:
2469 fsp->flow_type = SCTP_V4_FLOW;
2470 break;
2471 case IXGBE_ATR_FLOW_TYPE_IPV4:
2472 fsp->flow_type = IP_USER_FLOW;
2473 fsp->h_u.usr_ip4_spec.ip_ver = ETH_RX_NFC_IP4;
2474 fsp->h_u.usr_ip4_spec.proto = 0;
2475 fsp->m_u.usr_ip4_spec.proto = 0;
2476 break;
2477 default:
2478 return -EINVAL;
2479 }
2480
2481 fsp->h_u.tcp_ip4_spec.psrc = rule->filter.formatted.src_port;
2482 fsp->m_u.tcp_ip4_spec.psrc = mask->formatted.src_port;
2483 fsp->h_u.tcp_ip4_spec.pdst = rule->filter.formatted.dst_port;
2484 fsp->m_u.tcp_ip4_spec.pdst = mask->formatted.dst_port;
2485 fsp->h_u.tcp_ip4_spec.ip4src = rule->filter.formatted.src_ip[0];
2486 fsp->m_u.tcp_ip4_spec.ip4src = mask->formatted.src_ip[0];
2487 fsp->h_u.tcp_ip4_spec.ip4dst = rule->filter.formatted.dst_ip[0];
2488 fsp->m_u.tcp_ip4_spec.ip4dst = mask->formatted.dst_ip[0];
2489 fsp->h_ext.vlan_tci = rule->filter.formatted.vlan_id;
2490 fsp->m_ext.vlan_tci = mask->formatted.vlan_id;
2491 fsp->h_ext.vlan_etype = rule->filter.formatted.flex_bytes;
2492 fsp->m_ext.vlan_etype = mask->formatted.flex_bytes;
2493 fsp->h_ext.data[1] = htonl(rule->filter.formatted.vm_pool);
2494 fsp->m_ext.data[1] = htonl(mask->formatted.vm_pool);
2495 fsp->flow_type |= FLOW_EXT;
2496
2497 /* record action */
2498 if (rule->action == IXGBE_FDIR_DROP_QUEUE)
2499 fsp->ring_cookie = RX_CLS_FLOW_DISC;
2500 else
2501 fsp->ring_cookie = rule->action;
2502
2503 return 0;
2504}
2505
2506static int ixgbe_get_ethtool_fdir_all(struct ixgbe_adapter *adapter,
2507 struct ethtool_rxnfc *cmd,
2508 u32 *rule_locs)
2509{
Sasha Levinb67bfe02013-02-27 17:06:00 -08002510 struct hlist_node *node2;
Alexander Duyck3e053342011-05-11 07:18:47 +00002511 struct ixgbe_fdir_filter *rule;
2512 int cnt = 0;
2513
2514 /* report total rule count */
2515 cmd->data = (1024 << adapter->fdir_pballoc) - 2;
2516
Sasha Levinb67bfe02013-02-27 17:06:00 -08002517 hlist_for_each_entry_safe(rule, node2,
Alexander Duyck3e053342011-05-11 07:18:47 +00002518 &adapter->fdir_filter_list, fdir_node) {
2519 if (cnt == cmd->rule_cnt)
2520 return -EMSGSIZE;
2521 rule_locs[cnt] = rule->sw_idx;
2522 cnt++;
2523 }
2524
Ben Hutchings473e64e2011-09-06 13:52:47 +00002525 cmd->rule_cnt = cnt;
2526
Alexander Duyck3e053342011-05-11 07:18:47 +00002527 return 0;
2528}
2529
Alexander Duyckef6afc02012-02-08 07:51:53 +00002530static int ixgbe_get_rss_hash_opts(struct ixgbe_adapter *adapter,
2531 struct ethtool_rxnfc *cmd)
2532{
2533 cmd->data = 0;
2534
Alexander Duyckef6afc02012-02-08 07:51:53 +00002535 /* Report default options for RSS on ixgbe */
2536 switch (cmd->flow_type) {
2537 case TCP_V4_FLOW:
2538 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Jacob Keller3bf23792014-04-09 06:03:17 +00002539 /* fallthrough */
Alexander Duyckef6afc02012-02-08 07:51:53 +00002540 case UDP_V4_FLOW:
2541 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
2542 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Jacob Keller3bf23792014-04-09 06:03:17 +00002543 /* fallthrough */
Alexander Duyckef6afc02012-02-08 07:51:53 +00002544 case SCTP_V4_FLOW:
2545 case AH_ESP_V4_FLOW:
2546 case AH_V4_FLOW:
2547 case ESP_V4_FLOW:
2548 case IPV4_FLOW:
2549 cmd->data |= RXH_IP_SRC | RXH_IP_DST;
2550 break;
2551 case TCP_V6_FLOW:
2552 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Jacob Keller3bf23792014-04-09 06:03:17 +00002553 /* fallthrough */
Alexander Duyckef6afc02012-02-08 07:51:53 +00002554 case UDP_V6_FLOW:
2555 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
2556 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Jacob Keller3bf23792014-04-09 06:03:17 +00002557 /* fallthrough */
Alexander Duyckef6afc02012-02-08 07:51:53 +00002558 case SCTP_V6_FLOW:
2559 case AH_ESP_V6_FLOW:
2560 case AH_V6_FLOW:
2561 case ESP_V6_FLOW:
2562 case IPV6_FLOW:
2563 cmd->data |= RXH_IP_SRC | RXH_IP_DST;
2564 break;
2565 default:
2566 return -EINVAL;
2567 }
2568
2569 return 0;
2570}
2571
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002572static int ixgbe_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
Ben Hutchings815c7db2011-09-06 13:49:12 +00002573 u32 *rule_locs)
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002574{
2575 struct ixgbe_adapter *adapter = netdev_priv(dev);
2576 int ret = -EOPNOTSUPP;
2577
2578 switch (cmd->cmd) {
2579 case ETHTOOL_GRXRINGS:
2580 cmd->data = adapter->num_rx_queues;
2581 ret = 0;
2582 break;
Alexander Duyck3e053342011-05-11 07:18:47 +00002583 case ETHTOOL_GRXCLSRLCNT:
2584 cmd->rule_cnt = adapter->fdir_filter_count;
2585 ret = 0;
2586 break;
2587 case ETHTOOL_GRXCLSRULE:
2588 ret = ixgbe_get_ethtool_fdir_entry(adapter, cmd);
2589 break;
2590 case ETHTOOL_GRXCLSRLALL:
Ben Hutchings815c7db2011-09-06 13:49:12 +00002591 ret = ixgbe_get_ethtool_fdir_all(adapter, cmd, rule_locs);
Alexander Duyck3e053342011-05-11 07:18:47 +00002592 break;
Alexander Duyckef6afc02012-02-08 07:51:53 +00002593 case ETHTOOL_GRXFH:
2594 ret = ixgbe_get_rss_hash_opts(adapter, cmd);
2595 break;
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002596 default:
2597 break;
2598 }
2599
2600 return ret;
2601}
2602
John Fastabendb82b17d2016-02-16 21:18:53 -08002603int ixgbe_update_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2604 struct ixgbe_fdir_filter *input,
2605 u16 sw_idx)
Alexander Duycke4911d52011-05-11 07:18:52 +00002606{
2607 struct ixgbe_hw *hw = &adapter->hw;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002608 struct hlist_node *node2;
2609 struct ixgbe_fdir_filter *rule, *parent;
Alexander Duycke4911d52011-05-11 07:18:52 +00002610 int err = -EINVAL;
2611
2612 parent = NULL;
2613 rule = NULL;
2614
Sasha Levinb67bfe02013-02-27 17:06:00 -08002615 hlist_for_each_entry_safe(rule, node2,
Alexander Duycke4911d52011-05-11 07:18:52 +00002616 &adapter->fdir_filter_list, fdir_node) {
2617 /* hash found, or no matching entry */
2618 if (rule->sw_idx >= sw_idx)
2619 break;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002620 parent = rule;
Alexander Duycke4911d52011-05-11 07:18:52 +00002621 }
2622
2623 /* if there is an old rule occupying our place remove it */
2624 if (rule && (rule->sw_idx == sw_idx)) {
2625 if (!input || (rule->filter.formatted.bkt_hash !=
2626 input->filter.formatted.bkt_hash)) {
2627 err = ixgbe_fdir_erase_perfect_filter_82599(hw,
2628 &rule->filter,
2629 sw_idx);
2630 }
2631
2632 hlist_del(&rule->fdir_node);
2633 kfree(rule);
2634 adapter->fdir_filter_count--;
2635 }
2636
2637 /*
2638 * If no input this was a delete, err should be 0 if a rule was
2639 * successfully found and removed from the list else -EINVAL
2640 */
2641 if (!input)
2642 return err;
2643
2644 /* initialize node and set software index */
2645 INIT_HLIST_NODE(&input->fdir_node);
2646
2647 /* add filter to the list */
2648 if (parent)
Ken Helias1d023282014-08-06 16:09:16 -07002649 hlist_add_behind(&input->fdir_node, &parent->fdir_node);
Alexander Duycke4911d52011-05-11 07:18:52 +00002650 else
2651 hlist_add_head(&input->fdir_node,
2652 &adapter->fdir_filter_list);
2653
2654 /* update counts */
2655 adapter->fdir_filter_count++;
2656
2657 return 0;
2658}
2659
2660static int ixgbe_flowspec_to_flow_type(struct ethtool_rx_flow_spec *fsp,
2661 u8 *flow_type)
2662{
2663 switch (fsp->flow_type & ~FLOW_EXT) {
2664 case TCP_V4_FLOW:
2665 *flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
2666 break;
2667 case UDP_V4_FLOW:
2668 *flow_type = IXGBE_ATR_FLOW_TYPE_UDPV4;
2669 break;
2670 case SCTP_V4_FLOW:
2671 *flow_type = IXGBE_ATR_FLOW_TYPE_SCTPV4;
2672 break;
2673 case IP_USER_FLOW:
2674 switch (fsp->h_u.usr_ip4_spec.proto) {
2675 case IPPROTO_TCP:
2676 *flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
2677 break;
2678 case IPPROTO_UDP:
2679 *flow_type = IXGBE_ATR_FLOW_TYPE_UDPV4;
2680 break;
2681 case IPPROTO_SCTP:
2682 *flow_type = IXGBE_ATR_FLOW_TYPE_SCTPV4;
2683 break;
2684 case 0:
2685 if (!fsp->m_u.usr_ip4_spec.proto) {
2686 *flow_type = IXGBE_ATR_FLOW_TYPE_IPV4;
2687 break;
2688 }
Tony Nguyen93df9462017-05-31 04:43:47 -07002689 /* fall through */
Alexander Duycke4911d52011-05-11 07:18:52 +00002690 default:
2691 return 0;
2692 }
2693 break;
2694 default:
2695 return 0;
2696 }
2697
2698 return 1;
2699}
2700
2701static int ixgbe_add_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2702 struct ethtool_rxnfc *cmd)
2703{
2704 struct ethtool_rx_flow_spec *fsp =
2705 (struct ethtool_rx_flow_spec *)&cmd->fs;
2706 struct ixgbe_hw *hw = &adapter->hw;
2707 struct ixgbe_fdir_filter *input;
2708 union ixgbe_atr_input mask;
John Fastabend7aac8422015-05-26 08:23:33 -07002709 u8 queue;
Alexander Duycke4911d52011-05-11 07:18:52 +00002710 int err;
2711
2712 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
2713 return -EOPNOTSUPP;
2714
John Fastabend7aac8422015-05-26 08:23:33 -07002715 /* ring_cookie is a masked into a set of queues and ixgbe pools or
2716 * we use the drop index.
Alexander Duycke4911d52011-05-11 07:18:52 +00002717 */
John Fastabend7aac8422015-05-26 08:23:33 -07002718 if (fsp->ring_cookie == RX_CLS_FLOW_DISC) {
2719 queue = IXGBE_FDIR_DROP_QUEUE;
2720 } else {
2721 u32 ring = ethtool_get_flow_spec_ring(fsp->ring_cookie);
2722 u8 vf = ethtool_get_flow_spec_ring_vf(fsp->ring_cookie);
2723
2724 if (!vf && (ring >= adapter->num_rx_queues))
2725 return -EINVAL;
2726 else if (vf &&
2727 ((vf > adapter->num_vfs) ||
2728 ring >= adapter->num_rx_queues_per_pool))
2729 return -EINVAL;
2730
2731 /* Map the ring onto the absolute queue index */
2732 if (!vf)
2733 queue = adapter->rx_ring[ring]->reg_idx;
2734 else
2735 queue = ((vf - 1) *
2736 adapter->num_rx_queues_per_pool) + ring;
2737 }
Alexander Duycke4911d52011-05-11 07:18:52 +00002738
2739 /* Don't allow indexes to exist outside of available space */
2740 if (fsp->location >= ((1024 << adapter->fdir_pballoc) - 2)) {
2741 e_err(drv, "Location out of range\n");
2742 return -EINVAL;
2743 }
2744
2745 input = kzalloc(sizeof(*input), GFP_ATOMIC);
2746 if (!input)
2747 return -ENOMEM;
2748
2749 memset(&mask, 0, sizeof(union ixgbe_atr_input));
2750
2751 /* set SW index */
2752 input->sw_idx = fsp->location;
2753
2754 /* record flow type */
2755 if (!ixgbe_flowspec_to_flow_type(fsp,
2756 &input->filter.formatted.flow_type)) {
2757 e_err(drv, "Unrecognized flow type\n");
2758 goto err_out;
2759 }
2760
2761 mask.formatted.flow_type = IXGBE_ATR_L4TYPE_IPV6_MASK |
2762 IXGBE_ATR_L4TYPE_MASK;
2763
2764 if (input->filter.formatted.flow_type == IXGBE_ATR_FLOW_TYPE_IPV4)
2765 mask.formatted.flow_type &= IXGBE_ATR_L4TYPE_IPV6_MASK;
2766
2767 /* Copy input into formatted structures */
2768 input->filter.formatted.src_ip[0] = fsp->h_u.tcp_ip4_spec.ip4src;
2769 mask.formatted.src_ip[0] = fsp->m_u.tcp_ip4_spec.ip4src;
2770 input->filter.formatted.dst_ip[0] = fsp->h_u.tcp_ip4_spec.ip4dst;
2771 mask.formatted.dst_ip[0] = fsp->m_u.tcp_ip4_spec.ip4dst;
2772 input->filter.formatted.src_port = fsp->h_u.tcp_ip4_spec.psrc;
2773 mask.formatted.src_port = fsp->m_u.tcp_ip4_spec.psrc;
2774 input->filter.formatted.dst_port = fsp->h_u.tcp_ip4_spec.pdst;
2775 mask.formatted.dst_port = fsp->m_u.tcp_ip4_spec.pdst;
2776
2777 if (fsp->flow_type & FLOW_EXT) {
2778 input->filter.formatted.vm_pool =
2779 (unsigned char)ntohl(fsp->h_ext.data[1]);
2780 mask.formatted.vm_pool =
2781 (unsigned char)ntohl(fsp->m_ext.data[1]);
2782 input->filter.formatted.vlan_id = fsp->h_ext.vlan_tci;
2783 mask.formatted.vlan_id = fsp->m_ext.vlan_tci;
2784 input->filter.formatted.flex_bytes =
2785 fsp->h_ext.vlan_etype;
2786 mask.formatted.flex_bytes = fsp->m_ext.vlan_etype;
2787 }
2788
2789 /* determine if we need to drop or route the packet */
2790 if (fsp->ring_cookie == RX_CLS_FLOW_DISC)
2791 input->action = IXGBE_FDIR_DROP_QUEUE;
2792 else
2793 input->action = fsp->ring_cookie;
2794
2795 spin_lock(&adapter->fdir_perfect_lock);
2796
2797 if (hlist_empty(&adapter->fdir_filter_list)) {
2798 /* save mask and program input mask into HW */
2799 memcpy(&adapter->fdir_mask, &mask, sizeof(mask));
2800 err = ixgbe_fdir_set_input_mask_82599(hw, &mask);
2801 if (err) {
2802 e_err(drv, "Error writing mask\n");
2803 goto err_out_w_lock;
2804 }
2805 } else if (memcmp(&adapter->fdir_mask, &mask, sizeof(mask))) {
2806 e_err(drv, "Only one mask supported per port\n");
2807 goto err_out_w_lock;
2808 }
2809
2810 /* apply mask and compute/store hash */
2811 ixgbe_atr_compute_perfect_hash_82599(&input->filter, &mask);
2812
2813 /* program filters to filter memory */
2814 err = ixgbe_fdir_write_perfect_filter_82599(hw,
John Fastabend7aac8422015-05-26 08:23:33 -07002815 &input->filter, input->sw_idx, queue);
Alexander Duycke4911d52011-05-11 07:18:52 +00002816 if (err)
2817 goto err_out_w_lock;
2818
2819 ixgbe_update_ethtool_fdir_entry(adapter, input, input->sw_idx);
2820
2821 spin_unlock(&adapter->fdir_perfect_lock);
2822
2823 return err;
2824err_out_w_lock:
2825 spin_unlock(&adapter->fdir_perfect_lock);
2826err_out:
2827 kfree(input);
2828 return -EINVAL;
2829}
2830
2831static int ixgbe_del_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2832 struct ethtool_rxnfc *cmd)
2833{
2834 struct ethtool_rx_flow_spec *fsp =
2835 (struct ethtool_rx_flow_spec *)&cmd->fs;
2836 int err;
2837
2838 spin_lock(&adapter->fdir_perfect_lock);
2839 err = ixgbe_update_ethtool_fdir_entry(adapter, NULL, fsp->location);
2840 spin_unlock(&adapter->fdir_perfect_lock);
2841
2842 return err;
2843}
2844
Alexander Duyckef6afc02012-02-08 07:51:53 +00002845#define UDP_RSS_FLAGS (IXGBE_FLAG2_RSS_FIELD_IPV4_UDP | \
2846 IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
2847static int ixgbe_set_rss_hash_opt(struct ixgbe_adapter *adapter,
2848 struct ethtool_rxnfc *nfc)
2849{
2850 u32 flags2 = adapter->flags2;
2851
2852 /*
2853 * RSS does not support anything other than hashing
2854 * to queues on src and dst IPs and ports
2855 */
2856 if (nfc->data & ~(RXH_IP_SRC | RXH_IP_DST |
2857 RXH_L4_B_0_1 | RXH_L4_B_2_3))
2858 return -EINVAL;
2859
2860 switch (nfc->flow_type) {
2861 case TCP_V4_FLOW:
2862 case TCP_V6_FLOW:
2863 if (!(nfc->data & RXH_IP_SRC) ||
2864 !(nfc->data & RXH_IP_DST) ||
2865 !(nfc->data & RXH_L4_B_0_1) ||
2866 !(nfc->data & RXH_L4_B_2_3))
2867 return -EINVAL;
2868 break;
2869 case UDP_V4_FLOW:
2870 if (!(nfc->data & RXH_IP_SRC) ||
2871 !(nfc->data & RXH_IP_DST))
2872 return -EINVAL;
2873 switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
2874 case 0:
2875 flags2 &= ~IXGBE_FLAG2_RSS_FIELD_IPV4_UDP;
2876 break;
2877 case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
2878 flags2 |= IXGBE_FLAG2_RSS_FIELD_IPV4_UDP;
2879 break;
2880 default:
2881 return -EINVAL;
2882 }
2883 break;
2884 case UDP_V6_FLOW:
2885 if (!(nfc->data & RXH_IP_SRC) ||
2886 !(nfc->data & RXH_IP_DST))
2887 return -EINVAL;
2888 switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
2889 case 0:
2890 flags2 &= ~IXGBE_FLAG2_RSS_FIELD_IPV6_UDP;
2891 break;
2892 case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
2893 flags2 |= IXGBE_FLAG2_RSS_FIELD_IPV6_UDP;
2894 break;
2895 default:
2896 return -EINVAL;
2897 }
2898 break;
2899 case AH_ESP_V4_FLOW:
2900 case AH_V4_FLOW:
2901 case ESP_V4_FLOW:
2902 case SCTP_V4_FLOW:
2903 case AH_ESP_V6_FLOW:
2904 case AH_V6_FLOW:
2905 case ESP_V6_FLOW:
2906 case SCTP_V6_FLOW:
2907 if (!(nfc->data & RXH_IP_SRC) ||
2908 !(nfc->data & RXH_IP_DST) ||
2909 (nfc->data & RXH_L4_B_0_1) ||
2910 (nfc->data & RXH_L4_B_2_3))
2911 return -EINVAL;
2912 break;
2913 default:
2914 return -EINVAL;
2915 }
2916
2917 /* if we changed something we need to update flags */
2918 if (flags2 != adapter->flags2) {
2919 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore9a75a1a2014-11-07 03:53:35 +00002920 u32 mrqc;
2921 unsigned int pf_pool = adapter->num_vfs;
2922
2923 if ((hw->mac.type >= ixgbe_mac_X550) &&
2924 (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2925 mrqc = IXGBE_READ_REG(hw, IXGBE_PFVFMRQC(pf_pool));
2926 else
2927 mrqc = IXGBE_READ_REG(hw, IXGBE_MRQC);
Alexander Duyckef6afc02012-02-08 07:51:53 +00002928
2929 if ((flags2 & UDP_RSS_FLAGS) &&
2930 !(adapter->flags2 & UDP_RSS_FLAGS))
Jacob Keller6ec1b712014-04-09 06:03:13 +00002931 e_warn(drv, "enabling UDP RSS: fragmented packets may arrive out of order to the stack above\n");
Alexander Duyckef6afc02012-02-08 07:51:53 +00002932
2933 adapter->flags2 = flags2;
2934
2935 /* Perform hash on these packet types */
2936 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
2937 | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
2938 | IXGBE_MRQC_RSS_FIELD_IPV6
2939 | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
2940
2941 mrqc &= ~(IXGBE_MRQC_RSS_FIELD_IPV4_UDP |
2942 IXGBE_MRQC_RSS_FIELD_IPV6_UDP);
2943
2944 if (flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
2945 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
2946
2947 if (flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
2948 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
2949
Don Skidmore9a75a1a2014-11-07 03:53:35 +00002950 if ((hw->mac.type >= ixgbe_mac_X550) &&
2951 (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2952 IXGBE_WRITE_REG(hw, IXGBE_PFVFMRQC(pf_pool), mrqc);
2953 else
2954 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Alexander Duyckef6afc02012-02-08 07:51:53 +00002955 }
2956
2957 return 0;
2958}
2959
Alexander Duycke4911d52011-05-11 07:18:52 +00002960static int ixgbe_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
2961{
2962 struct ixgbe_adapter *adapter = netdev_priv(dev);
2963 int ret = -EOPNOTSUPP;
2964
2965 switch (cmd->cmd) {
2966 case ETHTOOL_SRXCLSRLINS:
2967 ret = ixgbe_add_ethtool_fdir_entry(adapter, cmd);
2968 break;
2969 case ETHTOOL_SRXCLSRLDEL:
2970 ret = ixgbe_del_ethtool_fdir_entry(adapter, cmd);
2971 break;
Alexander Duyckef6afc02012-02-08 07:51:53 +00002972 case ETHTOOL_SRXFH:
2973 ret = ixgbe_set_rss_hash_opt(adapter, cmd);
2974 break;
Alexander Duycke4911d52011-05-11 07:18:52 +00002975 default:
2976 break;
2977 }
2978
2979 return ret;
2980}
2981
Tom Barbette1c7cf072015-06-26 15:40:18 +02002982static int ixgbe_rss_indir_tbl_max(struct ixgbe_adapter *adapter)
2983{
2984 if (adapter->hw.mac.type < ixgbe_mac_X550)
2985 return 16;
2986 else
2987 return 64;
2988}
2989
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +03002990static u32 ixgbe_get_rxfh_key_size(struct net_device *netdev)
2991{
Tony Nguyen3dfbfc72017-04-13 07:26:05 -07002992 return IXGBE_RSS_KEY_SIZE;
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +03002993}
2994
2995static u32 ixgbe_rss_indir_size(struct net_device *netdev)
2996{
2997 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2998
2999 return ixgbe_rss_indir_tbl_entries(adapter);
3000}
3001
3002static void ixgbe_get_reta(struct ixgbe_adapter *adapter, u32 *indir)
3003{
3004 int i, reta_size = ixgbe_rss_indir_tbl_entries(adapter);
Alexander Duyckfa81da72016-09-07 20:28:17 -07003005 u16 rss_m = adapter->ring_feature[RING_F_RSS].mask;
3006
3007 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3008 rss_m = adapter->ring_feature[RING_F_RSS].indices - 1;
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +03003009
3010 for (i = 0; i < reta_size; i++)
Alexander Duyckfa81da72016-09-07 20:28:17 -07003011 indir[i] = adapter->rss_indir_tbl[i] & rss_m;
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +03003012}
3013
3014static int ixgbe_get_rxfh(struct net_device *netdev, u32 *indir, u8 *key,
3015 u8 *hfunc)
3016{
3017 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3018
3019 if (hfunc)
3020 *hfunc = ETH_RSS_HASH_TOP;
3021
3022 if (indir)
3023 ixgbe_get_reta(adapter, indir);
3024
3025 if (key)
3026 memcpy(key, adapter->rss_key, ixgbe_get_rxfh_key_size(netdev));
3027
3028 return 0;
3029}
3030
Tom Barbette1c7cf072015-06-26 15:40:18 +02003031static int ixgbe_set_rxfh(struct net_device *netdev, const u32 *indir,
3032 const u8 *key, const u8 hfunc)
3033{
3034 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3035 int i;
3036 u32 reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
3037
3038 if (hfunc)
3039 return -EINVAL;
3040
3041 /* Fill out the redirection table */
3042 if (indir) {
3043 int max_queues = min_t(int, adapter->num_rx_queues,
3044 ixgbe_rss_indir_tbl_max(adapter));
3045
3046 /*Allow at least 2 queues w/ SR-IOV.*/
3047 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
3048 (max_queues < 2))
3049 max_queues = 2;
3050
3051 /* Verify user input. */
3052 for (i = 0; i < reta_entries; i++)
3053 if (indir[i] >= max_queues)
3054 return -EINVAL;
3055
3056 for (i = 0; i < reta_entries; i++)
3057 adapter->rss_indir_tbl[i] = indir[i];
3058 }
3059
3060 /* Fill out the rss hash key */
Paolo Abenid3aa9c92016-12-15 15:20:34 +01003061 if (key) {
Tom Barbette1c7cf072015-06-26 15:40:18 +02003062 memcpy(adapter->rss_key, key, ixgbe_get_rxfh_key_size(netdev));
Paolo Abenid3aa9c92016-12-15 15:20:34 +01003063 ixgbe_store_key(adapter);
3064 }
Tom Barbette1c7cf072015-06-26 15:40:18 +02003065
3066 ixgbe_store_reta(adapter);
3067
3068 return 0;
3069}
3070
Jacob Kellere3aac882012-05-04 02:56:12 +00003071static int ixgbe_get_ts_info(struct net_device *dev,
3072 struct ethtool_ts_info *info)
3073{
3074 struct ixgbe_adapter *adapter = netdev_priv(dev);
3075
Tony Nguyen918b89e2016-06-01 09:50:43 -07003076 /* we always support timestamping disabled */
3077 info->rx_filters = BIT(HWTSTAMP_FILTER_NONE);
3078
Jacob Kellere3aac882012-05-04 02:56:12 +00003079 switch (adapter->hw.mac.type) {
Don Skidmore9a75a1a2014-11-07 03:53:35 +00003080 case ixgbe_mac_X550:
3081 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07003082 case ixgbe_mac_x550em_a:
Tony Nguyen918b89e2016-06-01 09:50:43 -07003083 info->rx_filters |= BIT(HWTSTAMP_FILTER_ALL);
3084 /* fallthrough */
Jacob Kellere3aac882012-05-04 02:56:12 +00003085 case ixgbe_mac_X540:
3086 case ixgbe_mac_82599EB:
3087 info->so_timestamping =
Jacob Keller50f8d352012-10-31 22:30:54 +00003088 SOF_TIMESTAMPING_TX_SOFTWARE |
3089 SOF_TIMESTAMPING_RX_SOFTWARE |
3090 SOF_TIMESTAMPING_SOFTWARE |
Jacob Kellere3aac882012-05-04 02:56:12 +00003091 SOF_TIMESTAMPING_TX_HARDWARE |
3092 SOF_TIMESTAMPING_RX_HARDWARE |
3093 SOF_TIMESTAMPING_RAW_HARDWARE;
3094
3095 if (adapter->ptp_clock)
3096 info->phc_index = ptp_clock_index(adapter->ptp_clock);
3097 else
3098 info->phc_index = -1;
3099
3100 info->tx_types =
Jacob Kellerb4f47a42016-04-13 16:08:22 -07003101 BIT(HWTSTAMP_TX_OFF) |
3102 BIT(HWTSTAMP_TX_ON);
Jacob Kellere3aac882012-05-04 02:56:12 +00003103
Tony Nguyen918b89e2016-06-01 09:50:43 -07003104 info->rx_filters |=
Jacob Kellerb4f47a42016-04-13 16:08:22 -07003105 BIT(HWTSTAMP_FILTER_PTP_V1_L4_SYNC) |
3106 BIT(HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ) |
3107 BIT(HWTSTAMP_FILTER_PTP_V2_EVENT);
Jacob Kellere3aac882012-05-04 02:56:12 +00003108 break;
Jacob Kellere3aac882012-05-04 02:56:12 +00003109 default:
3110 return ethtool_op_get_ts_info(dev, info);
Jacob Kellere3aac882012-05-04 02:56:12 +00003111 }
3112 return 0;
3113}
3114
Alexander Duyck5348c9d2013-01-12 06:33:52 +00003115static unsigned int ixgbe_max_channels(struct ixgbe_adapter *adapter)
3116{
3117 unsigned int max_combined;
3118 u8 tcs = netdev_get_num_tc(adapter->netdev);
3119
3120 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
3121 /* We only support one q_vector without MSI-X */
3122 max_combined = 1;
3123 } else if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Alexander Duyck3b00da02016-09-07 20:28:11 -07003124 /* Limit value based on the queue mask */
3125 max_combined = adapter->ring_feature[RING_F_RSS].mask + 1;
Alexander Duyck5348c9d2013-01-12 06:33:52 +00003126 } else if (tcs > 1) {
3127 /* For DCB report channels per traffic class */
3128 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
3129 /* 8 TC w/ 4 queues per TC */
3130 max_combined = 4;
3131 } else if (tcs > 4) {
3132 /* 8 TC w/ 8 queues per TC */
3133 max_combined = 8;
3134 } else {
3135 /* 4 TC w/ 16 queues per TC */
3136 max_combined = 16;
3137 }
3138 } else if (adapter->atr_sample_rate) {
3139 /* support up to 64 queues with ATR */
3140 max_combined = IXGBE_MAX_FDIR_INDICES;
3141 } else {
3142 /* support up to 16 queues with RSS */
Don Skidmore0f9b2322014-11-18 09:35:08 +00003143 max_combined = ixgbe_max_rss_indices(adapter);
Alexander Duyck5348c9d2013-01-12 06:33:52 +00003144 }
3145
3146 return max_combined;
3147}
3148
3149static void ixgbe_get_channels(struct net_device *dev,
3150 struct ethtool_channels *ch)
3151{
3152 struct ixgbe_adapter *adapter = netdev_priv(dev);
3153
3154 /* report maximum channels */
3155 ch->max_combined = ixgbe_max_channels(adapter);
3156
3157 /* report info for other vector */
3158 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3159 ch->max_other = NON_Q_VECTORS;
3160 ch->other_count = NON_Q_VECTORS;
3161 }
3162
3163 /* record RSS queues */
3164 ch->combined_count = adapter->ring_feature[RING_F_RSS].indices;
3165
3166 /* nothing else to report if RSS is disabled */
3167 if (ch->combined_count == 1)
3168 return;
3169
3170 /* we do not support ATR queueing if SR-IOV is enabled */
3171 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3172 return;
3173
3174 /* same thing goes for being DCB enabled */
3175 if (netdev_get_num_tc(dev) > 1)
3176 return;
3177
3178 /* if ATR is disabled we can exit */
3179 if (!adapter->atr_sample_rate)
3180 return;
3181
3182 /* report flow director queues as maximum channels */
3183 ch->combined_count = adapter->ring_feature[RING_F_FDIR].indices;
3184}
3185
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003186static int ixgbe_set_channels(struct net_device *dev,
3187 struct ethtool_channels *ch)
3188{
3189 struct ixgbe_adapter *adapter = netdev_priv(dev);
3190 unsigned int count = ch->combined_count;
Don Skidmore0f9b2322014-11-18 09:35:08 +00003191 u8 max_rss_indices = ixgbe_max_rss_indices(adapter);
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003192
3193 /* verify they are not requesting separate vectors */
3194 if (!count || ch->rx_count || ch->tx_count)
3195 return -EINVAL;
3196
3197 /* verify other_count has not changed */
3198 if (ch->other_count != NON_Q_VECTORS)
3199 return -EINVAL;
3200
3201 /* verify the number of channels does not exceed hardware limits */
3202 if (count > ixgbe_max_channels(adapter))
3203 return -EINVAL;
3204
3205 /* update feature limits from largest to smallest supported values */
3206 adapter->ring_feature[RING_F_FDIR].limit = count;
3207
Don Skidmore0f9b2322014-11-18 09:35:08 +00003208 /* cap RSS limit */
3209 if (count > max_rss_indices)
3210 count = max_rss_indices;
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003211 adapter->ring_feature[RING_F_RSS].limit = count;
3212
3213#ifdef IXGBE_FCOE
3214 /* cap FCoE limit at 8 */
3215 if (count > IXGBE_FCRETA_SIZE)
3216 count = IXGBE_FCRETA_SIZE;
3217 adapter->ring_feature[RING_F_FCOE].limit = count;
3218
3219#endif
3220 /* use setup TC to update any traffic class queue mapping */
3221 return ixgbe_setup_tc(dev, netdev_get_num_tc(dev));
3222}
3223
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003224static int ixgbe_get_module_info(struct net_device *dev,
3225 struct ethtool_modinfo *modinfo)
3226{
3227 struct ixgbe_adapter *adapter = netdev_priv(dev);
3228 struct ixgbe_hw *hw = &adapter->hw;
Mark Rustada1e869d2015-04-10 10:36:36 -07003229 s32 status;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003230 u8 sff8472_rev, addr_mode;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003231 bool page_swap = false;
3232
Mark Rustadb3eb4e12016-12-14 11:02:16 -08003233 if (hw->phy.type == ixgbe_phy_fw)
3234 return -ENXIO;
3235
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003236 /* Check whether we support SFF-8472 or not */
3237 status = hw->phy.ops.read_i2c_eeprom(hw,
3238 IXGBE_SFF_SFF_8472_COMP,
3239 &sff8472_rev);
Mark Rustada1e869d2015-04-10 10:36:36 -07003240 if (status)
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003241 return -EIO;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003242
3243 /* addressing mode is not supported */
3244 status = hw->phy.ops.read_i2c_eeprom(hw,
3245 IXGBE_SFF_SFF_8472_SWAP,
3246 &addr_mode);
Mark Rustada1e869d2015-04-10 10:36:36 -07003247 if (status)
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003248 return -EIO;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003249
3250 if (addr_mode & IXGBE_SFF_ADDRESSING_MODE) {
3251 e_err(drv, "Address change required to access page 0xA2, but not supported. Please report the module type to the driver maintainers.\n");
3252 page_swap = true;
3253 }
3254
3255 if (sff8472_rev == IXGBE_SFF_SFF_8472_UNSUP || page_swap) {
3256 /* We have a SFP, but it does not support SFF-8472 */
3257 modinfo->type = ETH_MODULE_SFF_8079;
3258 modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
3259 } else {
3260 /* We have a SFP which supports a revision of SFF-8472. */
3261 modinfo->type = ETH_MODULE_SFF_8472;
3262 modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
3263 }
3264
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003265 return 0;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003266}
3267
3268static int ixgbe_get_module_eeprom(struct net_device *dev,
3269 struct ethtool_eeprom *ee,
3270 u8 *data)
3271{
3272 struct ixgbe_adapter *adapter = netdev_priv(dev);
3273 struct ixgbe_hw *hw = &adapter->hw;
Mark Rustada1e869d2015-04-10 10:36:36 -07003274 s32 status = IXGBE_ERR_PHY_ADDR_INVALID;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003275 u8 databyte = 0xFF;
3276 int i = 0;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003277
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003278 if (ee->len == 0)
3279 return -EINVAL;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003280
Mark Rustadb3eb4e12016-12-14 11:02:16 -08003281 if (hw->phy.type == ixgbe_phy_fw)
3282 return -ENXIO;
3283
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003284 for (i = ee->offset; i < ee->offset + ee->len; i++) {
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003285 /* I2C reads can take long time */
3286 if (test_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
3287 return -EBUSY;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003288
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003289 if (i < ETH_MODULE_SFF_8079_LEN)
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003290 status = hw->phy.ops.read_i2c_eeprom(hw, i, &databyte);
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003291 else
3292 status = hw->phy.ops.read_i2c_sff8472(hw, i, &databyte);
3293
Mark Rustada1e869d2015-04-10 10:36:36 -07003294 if (status)
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003295 return -EIO;
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003296
3297 data[i - ee->offset] = databyte;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003298 }
3299
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003300 return 0;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003301}
3302
Mark Rustadb3eb4e12016-12-14 11:02:16 -08003303static const struct {
3304 ixgbe_link_speed mac_speed;
3305 u32 supported;
3306} ixgbe_ls_map[] = {
3307 { IXGBE_LINK_SPEED_10_FULL, SUPPORTED_10baseT_Full },
3308 { IXGBE_LINK_SPEED_100_FULL, SUPPORTED_100baseT_Full },
3309 { IXGBE_LINK_SPEED_1GB_FULL, SUPPORTED_1000baseT_Full },
3310 { IXGBE_LINK_SPEED_2_5GB_FULL, SUPPORTED_2500baseX_Full },
3311 { IXGBE_LINK_SPEED_10GB_FULL, SUPPORTED_10000baseT_Full },
3312};
3313
3314static const struct {
3315 u32 lp_advertised;
3316 u32 mac_speed;
3317} ixgbe_lp_map[] = {
3318 { FW_PHY_ACT_UD_2_100M_TX_EEE, SUPPORTED_100baseT_Full },
3319 { FW_PHY_ACT_UD_2_1G_T_EEE, SUPPORTED_1000baseT_Full },
3320 { FW_PHY_ACT_UD_2_10G_T_EEE, SUPPORTED_10000baseT_Full },
3321 { FW_PHY_ACT_UD_2_1G_KX_EEE, SUPPORTED_1000baseKX_Full },
3322 { FW_PHY_ACT_UD_2_10G_KX4_EEE, SUPPORTED_10000baseKX4_Full },
3323 { FW_PHY_ACT_UD_2_10G_KR_EEE, SUPPORTED_10000baseKR_Full},
3324};
3325
3326static int
3327ixgbe_get_eee_fw(struct ixgbe_adapter *adapter, struct ethtool_eee *edata)
3328{
3329 u32 info[FW_PHY_ACT_DATA_COUNT] = { 0 };
3330 struct ixgbe_hw *hw = &adapter->hw;
3331 s32 rc;
3332 u16 i;
3333
3334 rc = ixgbe_fw_phy_activity(hw, FW_PHY_ACT_UD_2, &info);
3335 if (rc)
3336 return rc;
3337
3338 edata->lp_advertised = 0;
3339 for (i = 0; i < ARRAY_SIZE(ixgbe_lp_map); ++i) {
3340 if (info[0] & ixgbe_lp_map[i].lp_advertised)
3341 edata->lp_advertised |= ixgbe_lp_map[i].mac_speed;
3342 }
3343
3344 edata->supported = 0;
3345 for (i = 0; i < ARRAY_SIZE(ixgbe_ls_map); ++i) {
3346 if (hw->phy.eee_speeds_supported & ixgbe_ls_map[i].mac_speed)
3347 edata->supported |= ixgbe_ls_map[i].supported;
3348 }
3349
3350 edata->advertised = 0;
3351 for (i = 0; i < ARRAY_SIZE(ixgbe_ls_map); ++i) {
3352 if (hw->phy.eee_speeds_advertised & ixgbe_ls_map[i].mac_speed)
3353 edata->advertised |= ixgbe_ls_map[i].supported;
3354 }
3355
3356 edata->eee_enabled = !!edata->advertised;
3357 edata->tx_lpi_enabled = edata->eee_enabled;
3358 if (edata->advertised & edata->lp_advertised)
3359 edata->eee_active = true;
3360
3361 return 0;
3362}
3363
3364static int ixgbe_get_eee(struct net_device *netdev, struct ethtool_eee *edata)
3365{
3366 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3367 struct ixgbe_hw *hw = &adapter->hw;
3368
3369 if (!(adapter->flags2 & IXGBE_FLAG2_EEE_CAPABLE))
3370 return -EOPNOTSUPP;
3371
3372 if (hw->phy.eee_speeds_supported && hw->phy.type == ixgbe_phy_fw)
3373 return ixgbe_get_eee_fw(adapter, edata);
3374
3375 return -EOPNOTSUPP;
3376}
3377
3378static int ixgbe_set_eee(struct net_device *netdev, struct ethtool_eee *edata)
3379{
3380 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3381 struct ixgbe_hw *hw = &adapter->hw;
3382 struct ethtool_eee eee_data;
3383 s32 ret_val;
3384
3385 if (!(adapter->flags2 & IXGBE_FLAG2_EEE_CAPABLE))
3386 return -EOPNOTSUPP;
3387
3388 memset(&eee_data, 0, sizeof(struct ethtool_eee));
3389
3390 ret_val = ixgbe_get_eee(netdev, &eee_data);
3391 if (ret_val)
3392 return ret_val;
3393
3394 if (eee_data.eee_enabled && !edata->eee_enabled) {
3395 if (eee_data.tx_lpi_enabled != edata->tx_lpi_enabled) {
3396 e_err(drv, "Setting EEE tx-lpi is not supported\n");
3397 return -EINVAL;
3398 }
3399
3400 if (eee_data.tx_lpi_timer != edata->tx_lpi_timer) {
3401 e_err(drv,
3402 "Setting EEE Tx LPI timer is not supported\n");
3403 return -EINVAL;
3404 }
3405
3406 if (eee_data.advertised != edata->advertised) {
3407 e_err(drv,
3408 "Setting EEE advertised speeds is not supported\n");
3409 return -EINVAL;
3410 }
3411 }
3412
3413 if (eee_data.eee_enabled != edata->eee_enabled) {
3414 if (edata->eee_enabled) {
3415 adapter->flags2 |= IXGBE_FLAG2_EEE_ENABLED;
3416 hw->phy.eee_speeds_advertised =
3417 hw->phy.eee_speeds_supported;
3418 } else {
3419 adapter->flags2 &= ~IXGBE_FLAG2_EEE_ENABLED;
3420 hw->phy.eee_speeds_advertised = 0;
3421 }
3422
3423 /* reset link */
3424 if (netif_running(netdev))
3425 ixgbe_reinit_locked(adapter);
3426 else
3427 ixgbe_reset(adapter);
3428 }
3429
3430 return 0;
3431}
3432
Alexander Duyck2ccdf262017-01-17 08:37:03 -08003433static u32 ixgbe_get_priv_flags(struct net_device *netdev)
3434{
3435 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3436 u32 priv_flags = 0;
3437
3438 if (adapter->flags2 & IXGBE_FLAG2_RX_LEGACY)
3439 priv_flags |= IXGBE_PRIV_FLAGS_LEGACY_RX;
3440
3441 return priv_flags;
3442}
3443
3444static int ixgbe_set_priv_flags(struct net_device *netdev, u32 priv_flags)
3445{
3446 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3447 unsigned int flags2 = adapter->flags2;
3448
3449 flags2 &= ~IXGBE_FLAG2_RX_LEGACY;
3450 if (priv_flags & IXGBE_PRIV_FLAGS_LEGACY_RX)
3451 flags2 |= IXGBE_FLAG2_RX_LEGACY;
3452
3453 if (flags2 != adapter->flags2) {
3454 adapter->flags2 = flags2;
3455
3456 /* reset interface to repopulate queues */
3457 if (netif_running(netdev))
3458 ixgbe_reinit_locked(adapter);
3459 }
3460
3461 return 0;
3462}
3463
Jesse Brandeburgb9804972008-09-11 20:00:29 -07003464static const struct ethtool_ops ixgbe_ethtool_ops = {
Auke Kok9a799d72007-09-15 14:07:45 -07003465 .get_drvinfo = ixgbe_get_drvinfo,
3466 .get_regs_len = ixgbe_get_regs_len,
3467 .get_regs = ixgbe_get_regs,
3468 .get_wol = ixgbe_get_wol,
PJ Waskiewicze63d9762009-03-19 01:23:46 +00003469 .set_wol = ixgbe_set_wol,
Auke Kok9a799d72007-09-15 14:07:45 -07003470 .nway_reset = ixgbe_nway_reset,
3471 .get_link = ethtool_op_get_link,
3472 .get_eeprom_len = ixgbe_get_eeprom_len,
3473 .get_eeprom = ixgbe_get_eeprom,
Emil Tantilov2fa5eef2011-10-06 08:57:04 +00003474 .set_eeprom = ixgbe_set_eeprom,
Auke Kok9a799d72007-09-15 14:07:45 -07003475 .get_ringparam = ixgbe_get_ringparam,
3476 .set_ringparam = ixgbe_set_ringparam,
3477 .get_pauseparam = ixgbe_get_pauseparam,
3478 .set_pauseparam = ixgbe_set_pauseparam,
Auke Kok9a799d72007-09-15 14:07:45 -07003479 .get_msglevel = ixgbe_get_msglevel,
3480 .set_msglevel = ixgbe_set_msglevel,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003481 .self_test = ixgbe_diag_test,
Auke Kok9a799d72007-09-15 14:07:45 -07003482 .get_strings = ixgbe_get_strings,
Emil Tantilov66e69612011-04-16 06:12:51 +00003483 .set_phys_id = ixgbe_set_phys_id,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07003484 .get_sset_count = ixgbe_get_sset_count,
Auke Kok9a799d72007-09-15 14:07:45 -07003485 .get_ethtool_stats = ixgbe_get_ethtool_stats,
3486 .get_coalesce = ixgbe_get_coalesce,
3487 .set_coalesce = ixgbe_set_coalesce,
Alexander Duyck91cd94b2011-05-11 07:18:41 +00003488 .get_rxnfc = ixgbe_get_rxnfc,
Alexander Duycke4911d52011-05-11 07:18:52 +00003489 .set_rxnfc = ixgbe_set_rxnfc,
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +03003490 .get_rxfh_indir_size = ixgbe_rss_indir_size,
3491 .get_rxfh_key_size = ixgbe_get_rxfh_key_size,
3492 .get_rxfh = ixgbe_get_rxfh,
Tom Barbette1c7cf072015-06-26 15:40:18 +02003493 .set_rxfh = ixgbe_set_rxfh,
Mark Rustadb3eb4e12016-12-14 11:02:16 -08003494 .get_eee = ixgbe_get_eee,
3495 .set_eee = ixgbe_set_eee,
Alexander Duyck5348c9d2013-01-12 06:33:52 +00003496 .get_channels = ixgbe_get_channels,
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003497 .set_channels = ixgbe_set_channels,
Alexander Duyck2ccdf262017-01-17 08:37:03 -08003498 .get_priv_flags = ixgbe_get_priv_flags,
3499 .set_priv_flags = ixgbe_set_priv_flags,
Jacob Kellere3aac882012-05-04 02:56:12 +00003500 .get_ts_info = ixgbe_get_ts_info,
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003501 .get_module_info = ixgbe_get_module_info,
3502 .get_module_eeprom = ixgbe_get_module_eeprom,
Philippe Reynes8704f212017-03-07 23:32:25 +01003503 .get_link_ksettings = ixgbe_get_link_ksettings,
3504 .set_link_ksettings = ixgbe_set_link_ksettings,
Auke Kok9a799d72007-09-15 14:07:45 -07003505};
3506
3507void ixgbe_set_ethtool_ops(struct net_device *netdev)
3508{
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003509 netdev->ethtool_ops = &ixgbe_ethtool_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07003510}