blob: c7df223d7a109d3e69b2ae1f7f9a53a9acda1b08 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Yuval Mintz247fa822013-01-14 05:11:50 +00003 * Copyright (c) 2007-2013 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Joe Perchesf1deab52011-08-14 12:16:21 +000018#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020020#include <linux/module.h>
21#include <linux/moduleparam.h>
22#include <linux/kernel.h>
23#include <linux/device.h> /* for dev_info() */
24#include <linux/timer.h>
25#include <linux/errno.h>
26#include <linux/ioport.h>
27#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020028#include <linux/interrupt.h>
29#include <linux/pci.h>
30#include <linux/init.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/dma-mapping.h>
35#include <linux/bitops.h>
36#include <linux/irq.h>
37#include <linux/delay.h>
38#include <asm/byteorder.h>
39#include <linux/time.h>
40#include <linux/ethtool.h>
41#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080042#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020043#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030044#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020045#include <net/tcp.h>
46#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070047#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020048#include <linux/workqueue.h>
49#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070050#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/prefetch.h>
52#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020053#include <linux/io.h>
Yuval Mintz452427b2012-03-26 20:47:07 +000054#include <linux/semaphore.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000055#include <linux/stringify.h>
David S. Miller7ab24bf2011-06-29 05:48:41 -070056#include <linux/vmalloc.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020057
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058#include "bnx2x.h"
59#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070060#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000061#include "bnx2x_cmn.h"
Ariel Elior1ab44342013-01-01 05:22:23 +000062#include "bnx2x_vfpf.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000063#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000064#include "bnx2x_sp.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020065
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070066#include <linux/firmware.h>
67#include "bnx2x_fw_file_hdr.h"
68/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000069#define FW_FILE_VERSION \
70 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
71 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
72 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
73 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000074#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
75#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000076#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070077
Eilon Greenstein34f80b02008-06-23 20:33:01 -070078/* Time in jiffies before concluding the transmitter is hung */
79#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020080
Bill Pemberton0329aba2012-12-03 09:24:24 -050081static char version[] =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030082 "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020083 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
84
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070085MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000086MODULE_DESCRIPTION("Broadcom NetXtreme II "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030087 "BCM57710/57711/57711E/"
88 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
89 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020090MODULE_LICENSE("GPL");
91MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000092MODULE_FIRMWARE(FW_FILE_NAME_E1);
93MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000094MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020095
Eilon Greensteinca003922009-08-12 22:53:28 -070096
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000097int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000098module_param(num_queues, int, 0);
Dmitry Kravkov96305232012-04-03 18:41:30 +000099MODULE_PARM_DESC(num_queues,
100 " Set number of queues (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000101
Eilon Greenstein19680c42008-08-13 15:47:33 -0700102static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -0700103module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000104MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000105
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +0000106#define INT_MODE_INTx 1
107#define INT_MODE_MSI 2
Merav Sicron0e8d2ec2012-06-19 07:48:30 +0000108int int_mode;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000109module_param(int_mode, int, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300110MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000111 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000112
Eilon Greensteina18f5122009-08-12 08:23:26 +0000113static int dropless_fc;
114module_param(dropless_fc, int, 0);
115MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
116
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000117static int mrrs = -1;
118module_param(mrrs, int, 0);
119MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
120
Eilon Greenstein9898f862009-02-12 08:38:27 +0000121static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200122module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000123MODULE_PARM_DESC(debug, " Default debug msglevel");
124
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200125
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300126
127struct workqueue_struct *bnx2x_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000128
Barak Witkowski1ef1d452013-01-10 04:53:40 +0000129struct bnx2x_mac_vals {
130 u32 xmac_addr;
131 u32 xmac_val;
132 u32 emac_addr;
133 u32 emac_val;
134 u32 umac_addr;
135 u32 umac_val;
136 u32 bmac_addr;
137 u32 bmac_val[2];
138};
139
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200140enum bnx2x_board_type {
141 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300142 BCM57711,
143 BCM57711E,
144 BCM57712,
145 BCM57712_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000146 BCM57712_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300147 BCM57800,
148 BCM57800_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000149 BCM57800_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300150 BCM57810,
151 BCM57810_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000152 BCM57810_VF,
Yuval Mintzc3def942012-07-23 10:25:43 +0300153 BCM57840_4_10,
154 BCM57840_2_20,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000155 BCM57840_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000156 BCM57840_VF,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000157 BCM57811,
Ariel Elior1ab44342013-01-01 05:22:23 +0000158 BCM57811_MF,
159 BCM57840_O,
160 BCM57840_MFO,
161 BCM57811_VF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200162};
163
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700164/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800165static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200166 char *name;
Bill Pemberton0329aba2012-12-03 09:24:24 -0500167} board_info[] = {
Ariel Elior1ab44342013-01-01 05:22:23 +0000168 [BCM57710] = { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
169 [BCM57711] = { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
170 [BCM57711E] = { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
171 [BCM57712] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
172 [BCM57712_MF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
173 [BCM57712_VF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Virtual Function" },
174 [BCM57800] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
175 [BCM57800_MF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
176 [BCM57800_VF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Virtual Function" },
177 [BCM57810] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
178 [BCM57810_MF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
179 [BCM57810_VF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Virtual Function" },
180 [BCM57840_4_10] = { "Broadcom NetXtreme II BCM57840 10 Gigabit Ethernet" },
181 [BCM57840_2_20] = { "Broadcom NetXtreme II BCM57840 20 Gigabit Ethernet" },
182 [BCM57840_MF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
183 [BCM57840_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" },
184 [BCM57811] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet" },
185 [BCM57811_MF] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet Multi Function" },
186 [BCM57840_O] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
187 [BCM57840_MFO] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
188 [BCM57811_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200189};
190
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300191#ifndef PCI_DEVICE_ID_NX2_57710
192#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
193#endif
194#ifndef PCI_DEVICE_ID_NX2_57711
195#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
196#endif
197#ifndef PCI_DEVICE_ID_NX2_57711E
198#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
199#endif
200#ifndef PCI_DEVICE_ID_NX2_57712
201#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
202#endif
203#ifndef PCI_DEVICE_ID_NX2_57712_MF
204#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
205#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000206#ifndef PCI_DEVICE_ID_NX2_57712_VF
207#define PCI_DEVICE_ID_NX2_57712_VF CHIP_NUM_57712_VF
208#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300209#ifndef PCI_DEVICE_ID_NX2_57800
210#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
211#endif
212#ifndef PCI_DEVICE_ID_NX2_57800_MF
213#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
214#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000215#ifndef PCI_DEVICE_ID_NX2_57800_VF
216#define PCI_DEVICE_ID_NX2_57800_VF CHIP_NUM_57800_VF
217#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300218#ifndef PCI_DEVICE_ID_NX2_57810
219#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
220#endif
221#ifndef PCI_DEVICE_ID_NX2_57810_MF
222#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
223#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300224#ifndef PCI_DEVICE_ID_NX2_57840_O
225#define PCI_DEVICE_ID_NX2_57840_O CHIP_NUM_57840_OBSOLETE
226#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000227#ifndef PCI_DEVICE_ID_NX2_57810_VF
228#define PCI_DEVICE_ID_NX2_57810_VF CHIP_NUM_57810_VF
229#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300230#ifndef PCI_DEVICE_ID_NX2_57840_4_10
231#define PCI_DEVICE_ID_NX2_57840_4_10 CHIP_NUM_57840_4_10
232#endif
233#ifndef PCI_DEVICE_ID_NX2_57840_2_20
234#define PCI_DEVICE_ID_NX2_57840_2_20 CHIP_NUM_57840_2_20
235#endif
236#ifndef PCI_DEVICE_ID_NX2_57840_MFO
237#define PCI_DEVICE_ID_NX2_57840_MFO CHIP_NUM_57840_MF_OBSOLETE
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300238#endif
239#ifndef PCI_DEVICE_ID_NX2_57840_MF
240#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
241#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000242#ifndef PCI_DEVICE_ID_NX2_57840_VF
243#define PCI_DEVICE_ID_NX2_57840_VF CHIP_NUM_57840_VF
244#endif
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000245#ifndef PCI_DEVICE_ID_NX2_57811
246#define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
247#endif
248#ifndef PCI_DEVICE_ID_NX2_57811_MF
249#define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
250#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000251#ifndef PCI_DEVICE_ID_NX2_57811_VF
252#define PCI_DEVICE_ID_NX2_57811_VF CHIP_NUM_57811_VF
253#endif
254
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000255static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000256 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
257 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
258 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000259 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300260 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000261 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_VF), BCM57712_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300262 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
263 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000264 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_VF), BCM57800_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300265 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
266 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300267 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_O), BCM57840_O },
268 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_4_10), BCM57840_4_10 },
269 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_2_20), BCM57840_2_20 },
Ariel Elior8395be52013-01-01 05:22:44 +0000270 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_VF), BCM57810_VF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300271 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MFO), BCM57840_MFO },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300272 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000273 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_VF), BCM57840_VF },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000274 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
275 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000276 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_VF), BCM57811_VF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200277 { 0 }
278};
279
280MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
281
Yuval Mintz452427b2012-03-26 20:47:07 +0000282/* Global resources for unloading a previously loaded device */
283#define BNX2X_PREV_WAIT_NEEDED 1
284static DEFINE_SEMAPHORE(bnx2x_prev_sem);
285static LIST_HEAD(bnx2x_prev_list);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200286/****************************************************************************
287* General service functions
288****************************************************************************/
289
Eric Dumazet1191cb82012-04-27 21:39:21 +0000290static void __storm_memset_dma_mapping(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300291 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000292{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300293 REG_WR(bp, addr, U64_LO(mapping));
294 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000295}
296
Eric Dumazet1191cb82012-04-27 21:39:21 +0000297static void storm_memset_spq_addr(struct bnx2x *bp,
298 dma_addr_t mapping, u16 abs_fid)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300299{
300 u32 addr = XSEM_REG_FAST_MEMORY +
301 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
302
303 __storm_memset_dma_mapping(bp, addr, mapping);
304}
305
Eric Dumazet1191cb82012-04-27 21:39:21 +0000306static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
307 u16 pf_id)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300308{
309 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
310 pf_id);
311 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
312 pf_id);
313 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
314 pf_id);
315 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
316 pf_id);
317}
318
Eric Dumazet1191cb82012-04-27 21:39:21 +0000319static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
320 u8 enable)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300321{
322 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
323 enable);
324 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
325 enable);
326 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
327 enable);
328 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
329 enable);
330}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000331
Eric Dumazet1191cb82012-04-27 21:39:21 +0000332static void storm_memset_eq_data(struct bnx2x *bp,
333 struct event_ring_data *eq_data,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000334 u16 pfid)
335{
336 size_t size = sizeof(struct event_ring_data);
337
338 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
339
340 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
341}
342
Eric Dumazet1191cb82012-04-27 21:39:21 +0000343static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
344 u16 pfid)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000345{
346 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
347 REG_WR16(bp, addr, eq_prod);
348}
349
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200350/* used only at init
351 * locking is done by mcp
352 */
stephen hemminger8d962862010-10-21 07:50:56 +0000353static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200354{
355 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
356 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
357 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
358 PCICFG_VENDOR_ID_OFFSET);
359}
360
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200361static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
362{
363 u32 val;
364
365 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
366 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
367 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
368 PCICFG_VENDOR_ID_OFFSET);
369
370 return val;
371}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200372
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000373#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
374#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
375#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
376#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
377#define DMAE_DP_DST_NONE "dst_addr [none]"
378
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000379void bnx2x_dp_dmae(struct bnx2x *bp, struct dmae_command *dmae, int msglvl)
380{
381 u32 src_type = dmae->opcode & DMAE_COMMAND_SRC;
382
383 switch (dmae->opcode & DMAE_COMMAND_DST) {
384 case DMAE_CMD_DST_PCI:
385 if (src_type == DMAE_CMD_SRC_PCI)
386 DP(msglvl, "DMAE: opcode 0x%08x\n"
387 "src [%x:%08x], len [%d*4], dst [%x:%08x]\n"
388 "comp_addr [%x:%08x], comp_val 0x%08x\n",
389 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
390 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
391 dmae->comp_addr_hi, dmae->comp_addr_lo,
392 dmae->comp_val);
393 else
394 DP(msglvl, "DMAE: opcode 0x%08x\n"
395 "src [%08x], len [%d*4], dst [%x:%08x]\n"
396 "comp_addr [%x:%08x], comp_val 0x%08x\n",
397 dmae->opcode, dmae->src_addr_lo >> 2,
398 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
399 dmae->comp_addr_hi, dmae->comp_addr_lo,
400 dmae->comp_val);
401 break;
402 case DMAE_CMD_DST_GRC:
403 if (src_type == DMAE_CMD_SRC_PCI)
404 DP(msglvl, "DMAE: opcode 0x%08x\n"
405 "src [%x:%08x], len [%d*4], dst_addr [%08x]\n"
406 "comp_addr [%x:%08x], comp_val 0x%08x\n",
407 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
408 dmae->len, dmae->dst_addr_lo >> 2,
409 dmae->comp_addr_hi, dmae->comp_addr_lo,
410 dmae->comp_val);
411 else
412 DP(msglvl, "DMAE: opcode 0x%08x\n"
413 "src [%08x], len [%d*4], dst [%08x]\n"
414 "comp_addr [%x:%08x], comp_val 0x%08x\n",
415 dmae->opcode, dmae->src_addr_lo >> 2,
416 dmae->len, dmae->dst_addr_lo >> 2,
417 dmae->comp_addr_hi, dmae->comp_addr_lo,
418 dmae->comp_val);
419 break;
420 default:
421 if (src_type == DMAE_CMD_SRC_PCI)
422 DP(msglvl, "DMAE: opcode 0x%08x\n"
423 "src_addr [%x:%08x] len [%d * 4] dst_addr [none]\n"
424 "comp_addr [%x:%08x] comp_val 0x%08x\n",
425 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
426 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
427 dmae->comp_val);
428 else
429 DP(msglvl, "DMAE: opcode 0x%08x\n"
430 "src_addr [%08x] len [%d * 4] dst_addr [none]\n"
431 "comp_addr [%x:%08x] comp_val 0x%08x\n",
432 dmae->opcode, dmae->src_addr_lo >> 2,
433 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
434 dmae->comp_val);
435 break;
436 }
437}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000438
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200439/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000440void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200441{
442 u32 cmd_offset;
443 int i;
444
445 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
446 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
447 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200448 }
449 REG_WR(bp, dmae_reg_go_c[idx], 1);
450}
451
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000452u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
453{
454 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
455 DMAE_CMD_C_ENABLE);
456}
457
458u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
459{
460 return opcode & ~DMAE_CMD_SRC_RESET;
461}
462
463u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
464 bool with_comp, u8 comp_type)
465{
466 u32 opcode = 0;
467
468 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
469 (dst_type << DMAE_COMMAND_DST_SHIFT));
470
471 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
472
473 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
David S. Miller8decf862011-09-22 03:23:13 -0400474 opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
475 (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000476 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
477
478#ifdef __BIG_ENDIAN
479 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
480#else
481 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
482#endif
483 if (with_comp)
484 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
485 return opcode;
486}
487
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000488void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
stephen hemminger8d962862010-10-21 07:50:56 +0000489 struct dmae_command *dmae,
490 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000491{
492 memset(dmae, 0, sizeof(struct dmae_command));
493
494 /* set the opcode */
495 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
496 true, DMAE_COMP_PCI);
497
498 /* fill in the completion parameters */
499 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
500 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
501 dmae->comp_val = DMAE_COMP_VAL;
502}
503
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000504/* issue a dmae command over the init-channel and wait for completion */
505int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000506{
507 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000508 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000509 int rc = 0;
510
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300511 /*
512 * Lock the dmae channel. Disable BHs to prevent a dead-lock
513 * as long as this code is called both from syscall context and
514 * from ndo_set_rx_mode() flow that may be called from BH.
515 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800516 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000517
518 /* reset completion */
519 *wb_comp = 0;
520
521 /* post the command on the channel used for initializations */
522 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
523
524 /* wait for completion */
525 udelay(5);
526 while ((*wb_comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000527
Ariel Elior95c6c6162012-01-26 06:01:52 +0000528 if (!cnt ||
529 (bp->recovery_state != BNX2X_RECOVERY_DONE &&
530 bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000531 BNX2X_ERR("DMAE timeout!\n");
532 rc = DMAE_TIMEOUT;
533 goto unlock;
534 }
535 cnt--;
536 udelay(50);
537 }
538 if (*wb_comp & DMAE_PCI_ERR_FLAG) {
539 BNX2X_ERR("DMAE PCI error!\n");
540 rc = DMAE_PCI_ERROR;
541 }
542
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000543unlock:
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800544 spin_unlock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000545 return rc;
546}
547
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700548void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
549 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200550{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000551 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700552
553 if (!bp->dmae_ready) {
554 u32 *data = bnx2x_sp(bp, wb_data[0]);
555
Ariel Elior127a4252012-01-26 06:01:46 +0000556 if (CHIP_IS_E1(bp))
557 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
558 else
559 bnx2x_init_str_wr(bp, dst_addr, data, len32);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700560 return;
561 }
562
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000563 /* set opcode and fixed command fields */
564 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200565
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000566 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000567 dmae.src_addr_lo = U64_LO(dma_addr);
568 dmae.src_addr_hi = U64_HI(dma_addr);
569 dmae.dst_addr_lo = dst_addr >> 2;
570 dmae.dst_addr_hi = 0;
571 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200572
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000573 /* issue the command and wait for completion */
574 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200575}
576
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700577void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200578{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000579 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700580
581 if (!bp->dmae_ready) {
582 u32 *data = bnx2x_sp(bp, wb_data[0]);
583 int i;
584
Merav Sicron51c1a582012-03-18 10:33:38 +0000585 if (CHIP_IS_E1(bp))
Ariel Elior127a4252012-01-26 06:01:46 +0000586 for (i = 0; i < len32; i++)
587 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
Merav Sicron51c1a582012-03-18 10:33:38 +0000588 else
Ariel Elior127a4252012-01-26 06:01:46 +0000589 for (i = 0; i < len32; i++)
590 data[i] = REG_RD(bp, src_addr + i*4);
591
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700592 return;
593 }
594
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000595 /* set opcode and fixed command fields */
596 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200597
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000598 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000599 dmae.src_addr_lo = src_addr >> 2;
600 dmae.src_addr_hi = 0;
601 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
602 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
603 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200604
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000605 /* issue the command and wait for completion */
606 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200607}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200608
stephen hemminger8d962862010-10-21 07:50:56 +0000609static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
610 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000611{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000612 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000613 int offset = 0;
614
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000615 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000616 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000617 addr + offset, dmae_wr_max);
618 offset += dmae_wr_max * 4;
619 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000620 }
621
622 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
623}
624
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200625static int bnx2x_mc_assert(struct bnx2x *bp)
626{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200627 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700628 int i, rc = 0;
629 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200630
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700631 /* XSTORM */
632 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
633 XSTORM_ASSERT_LIST_INDEX_OFFSET);
634 if (last_idx)
635 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200636
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700637 /* print the asserts */
638 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200639
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700640 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
641 XSTORM_ASSERT_LIST_OFFSET(i));
642 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
643 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
644 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
645 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
646 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
647 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200648
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700649 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000650 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700651 i, row3, row2, row1, row0);
652 rc++;
653 } else {
654 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200655 }
656 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700657
658 /* TSTORM */
659 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
660 TSTORM_ASSERT_LIST_INDEX_OFFSET);
661 if (last_idx)
662 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
663
664 /* print the asserts */
665 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
666
667 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
668 TSTORM_ASSERT_LIST_OFFSET(i));
669 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
670 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
671 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
672 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
673 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
674 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
675
676 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000677 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700678 i, row3, row2, row1, row0);
679 rc++;
680 } else {
681 break;
682 }
683 }
684
685 /* CSTORM */
686 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
687 CSTORM_ASSERT_LIST_INDEX_OFFSET);
688 if (last_idx)
689 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
690
691 /* print the asserts */
692 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
693
694 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
695 CSTORM_ASSERT_LIST_OFFSET(i));
696 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
697 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
698 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
699 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
700 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
701 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
702
703 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000704 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700705 i, row3, row2, row1, row0);
706 rc++;
707 } else {
708 break;
709 }
710 }
711
712 /* USTORM */
713 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
714 USTORM_ASSERT_LIST_INDEX_OFFSET);
715 if (last_idx)
716 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
717
718 /* print the asserts */
719 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
720
721 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
722 USTORM_ASSERT_LIST_OFFSET(i));
723 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
724 USTORM_ASSERT_LIST_OFFSET(i) + 4);
725 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
726 USTORM_ASSERT_LIST_OFFSET(i) + 8);
727 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
728 USTORM_ASSERT_LIST_OFFSET(i) + 12);
729
730 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000731 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700732 i, row3, row2, row1, row0);
733 rc++;
734 } else {
735 break;
736 }
737 }
738
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200739 return rc;
740}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800741
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000742void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200743{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000744 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200745 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000746 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200747 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000748 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000749 if (BP_NOMCP(bp)) {
750 BNX2X_ERR("NO MCP - can not dump\n");
751 return;
752 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000753 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
754 (bp->common.bc_ver & 0xff0000) >> 16,
755 (bp->common.bc_ver & 0xff00) >> 8,
756 (bp->common.bc_ver & 0xff));
757
758 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
759 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
Merav Sicron51c1a582012-03-18 10:33:38 +0000760 BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000761
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000762 if (BP_PATH(bp) == 0)
763 trace_shmem_base = bp->common.shmem_base;
764 else
765 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
Dmitry Kravkovde128802012-03-18 10:33:45 +0000766 addr = trace_shmem_base - 0x800;
767
768 /* validate TRCB signature */
769 mark = REG_RD(bp, addr);
770 if (mark != MFW_TRACE_SIGNATURE) {
771 BNX2X_ERR("Trace buffer signature is missing.");
772 return ;
773 }
774
775 /* read cyclic buffer pointer */
776 addr += 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000777 mark = REG_RD(bp, addr);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000778 mark = (CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
779 + ((mark + 0x3) & ~0x3) - 0x08000000;
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000780 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200781
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000782 printk("%s", lvl);
Yuval Mintz2de67432013-01-23 03:21:43 +0000783
784 /* dump buffer after the mark */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000785 for (offset = mark; offset <= trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200786 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000787 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200788 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000789 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200790 }
Yuval Mintz2de67432013-01-23 03:21:43 +0000791
792 /* dump buffer before the mark */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000793 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200794 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000795 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200796 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000797 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200798 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000799 printk("%s" "end of fw dump\n", lvl);
800}
801
Eric Dumazet1191cb82012-04-27 21:39:21 +0000802static void bnx2x_fw_dump(struct bnx2x *bp)
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000803{
804 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200805}
806
Yuval Mintz823e1d92013-01-14 05:11:47 +0000807static void bnx2x_hc_int_disable(struct bnx2x *bp)
808{
809 int port = BP_PORT(bp);
810 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
811 u32 val = REG_RD(bp, addr);
812
813 /* in E1 we must use only PCI configuration space to disable
814 * MSI/MSIX capablility
815 * It's forbitten to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
816 */
817 if (CHIP_IS_E1(bp)) {
818 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
819 * Use mask register to prevent from HC sending interrupts
820 * after we exit the function
821 */
822 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
823
824 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
825 HC_CONFIG_0_REG_INT_LINE_EN_0 |
826 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
827 } else
828 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
829 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
830 HC_CONFIG_0_REG_INT_LINE_EN_0 |
831 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
832
833 DP(NETIF_MSG_IFDOWN,
834 "write %x to HC %d (addr 0x%x)\n",
835 val, port, addr);
836
837 /* flush all outstanding writes */
838 mmiowb();
839
840 REG_WR(bp, addr, val);
841 if (REG_RD(bp, addr) != val)
842 BNX2X_ERR("BUG! proper val not read from IGU!\n");
843}
844
845static void bnx2x_igu_int_disable(struct bnx2x *bp)
846{
847 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
848
849 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
850 IGU_PF_CONF_INT_LINE_EN |
851 IGU_PF_CONF_ATTN_BIT_EN);
852
853 DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
854
855 /* flush all outstanding writes */
856 mmiowb();
857
858 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
859 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
860 BNX2X_ERR("BUG! proper val not read from IGU!\n");
861}
862
863static void bnx2x_int_disable(struct bnx2x *bp)
864{
865 if (bp->common.int_block == INT_BLOCK_HC)
866 bnx2x_hc_int_disable(bp);
867 else
868 bnx2x_igu_int_disable(bp);
869}
870
871void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200872{
873 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000874 u16 j;
875 struct hc_sp_status_block_data sp_sb_data;
876 int func = BP_FUNC(bp);
877#ifdef BNX2X_STOP_ON_ERROR
878 u16 start = 0, end = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000879 u8 cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000880#endif
Yuval Mintz823e1d92013-01-14 05:11:47 +0000881 if (disable_int)
882 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200883
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700884 bp->stats_state = STATS_STATE_DISABLED;
Ariel Elior7a752992012-01-26 06:01:53 +0000885 bp->eth_stats.unrecoverable_error++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700886 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
887
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200888 BNX2X_ERR("begin crash dump -----------------\n");
889
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000890 /* Indices */
891 /* Common */
Merav Sicron51c1a582012-03-18 10:33:38 +0000892 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300893 bp->def_idx, bp->def_att_idx, bp->attn_state,
894 bp->spq_prod_idx, bp->stats_counter);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000895 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
896 bp->def_status_blk->atten_status_block.attn_bits,
897 bp->def_status_blk->atten_status_block.attn_bits_ack,
898 bp->def_status_blk->atten_status_block.status_block_id,
899 bp->def_status_blk->atten_status_block.attn_bits_index);
900 BNX2X_ERR(" def (");
901 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
902 pr_cont("0x%x%s",
Joe Perchesf1deab52011-08-14 12:16:21 +0000903 bp->def_status_blk->sp_sb.index_values[i],
904 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000905
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000906 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
907 *((u32 *)&sp_sb_data + i) = REG_RD(bp, BAR_CSTRORM_INTMEM +
908 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
909 i*sizeof(u32));
910
Joe Perchesf1deab52011-08-14 12:16:21 +0000911 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000912 sp_sb_data.igu_sb_id,
913 sp_sb_data.igu_seg_id,
914 sp_sb_data.p_func.pf_id,
915 sp_sb_data.p_func.vnic_id,
916 sp_sb_data.p_func.vf_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300917 sp_sb_data.p_func.vf_valid,
918 sp_sb_data.state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000919
920
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000921 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000922 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000923 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000924 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000925 struct hc_status_block_data_e1x sb_data_e1x;
926 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300927 CHIP_IS_E1x(bp) ?
928 sb_data_e1x.common.state_machine :
929 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000930 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300931 CHIP_IS_E1x(bp) ?
932 sb_data_e1x.index_data :
933 sb_data_e2.index_data;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000934 u8 data_size, cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000935 u32 *sb_data_p;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000936 struct bnx2x_fp_txdata txdata;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000937
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000938 /* Rx */
Merav Sicron51c1a582012-03-18 10:33:38 +0000939 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000940 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000941 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000942 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Merav Sicron51c1a582012-03-18 10:33:38 +0000943 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000944 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000945 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000946
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000947 /* Tx */
Ariel Elior6383c0b2011-07-14 08:31:57 +0000948 for_each_cos_in_tx_queue(fp, cos)
949 {
Merav Sicron65565882012-06-19 07:48:26 +0000950 txdata = *fp->txdata_ptr[cos];
Merav Sicron51c1a582012-03-18 10:33:38 +0000951 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000952 i, txdata.tx_pkt_prod,
953 txdata.tx_pkt_cons, txdata.tx_bd_prod,
954 txdata.tx_bd_cons,
955 le16_to_cpu(*txdata.tx_cons_sb));
956 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000957
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300958 loop = CHIP_IS_E1x(bp) ?
959 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000960
961 /* host sb data */
962
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000963 if (IS_FCOE_FP(fp))
964 continue;
Merav Sicron55c11942012-11-07 00:45:48 +0000965
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000966 BNX2X_ERR(" run indexes (");
967 for (j = 0; j < HC_SB_MAX_SM; j++)
968 pr_cont("0x%x%s",
969 fp->sb_running_index[j],
970 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
971
972 BNX2X_ERR(" indexes (");
973 for (j = 0; j < loop; j++)
974 pr_cont("0x%x%s",
975 fp->sb_index_values[j],
976 (j == loop - 1) ? ")" : " ");
977 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300978 data_size = CHIP_IS_E1x(bp) ?
979 sizeof(struct hc_status_block_data_e1x) :
980 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000981 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300982 sb_data_p = CHIP_IS_E1x(bp) ?
983 (u32 *)&sb_data_e1x :
984 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000985 /* copy sb data in here */
986 for (j = 0; j < data_size; j++)
987 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
988 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
989 j * sizeof(u32));
990
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300991 if (!CHIP_IS_E1x(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000992 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000993 sb_data_e2.common.p_func.pf_id,
994 sb_data_e2.common.p_func.vf_id,
995 sb_data_e2.common.p_func.vf_valid,
996 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300997 sb_data_e2.common.same_igu_sb_1b,
998 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000999 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00001000 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001001 sb_data_e1x.common.p_func.pf_id,
1002 sb_data_e1x.common.p_func.vf_id,
1003 sb_data_e1x.common.p_func.vf_valid,
1004 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001005 sb_data_e1x.common.same_igu_sb_1b,
1006 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001007 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001008
1009 /* SB_SMs data */
1010 for (j = 0; j < HC_SB_MAX_SM; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001011 pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
1012 j, hc_sm_p[j].__flags,
1013 hc_sm_p[j].igu_sb_id,
1014 hc_sm_p[j].igu_seg_id,
1015 hc_sm_p[j].time_to_expire,
1016 hc_sm_p[j].timer_value);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001017 }
1018
1019 /* Indecies data */
1020 for (j = 0; j < loop; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001021 pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001022 hc_index_p[j].flags,
1023 hc_index_p[j].timeout);
1024 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001025 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001026
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001027#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz04c46732013-01-23 03:21:46 +00001028
1029 /* event queue */
1030 for (i = 0; i < NUM_EQ_DESC; i++) {
1031 u32 *data = (u32 *)&bp->eq_ring[i].message.data;
1032
1033 BNX2X_ERR("event queue [%d]: header: opcode %d, error %d\n",
1034 i, bp->eq_ring[i].message.opcode,
1035 bp->eq_ring[i].message.error);
1036 BNX2X_ERR("data: %x %x %x\n", data[0], data[1], data[2]);
1037 }
1038
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001039 /* Rings */
1040 /* Rx */
Merav Sicron55c11942012-11-07 00:45:48 +00001041 for_each_valid_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001042 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001043
1044 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
1045 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001046 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001047 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
1048 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
1049
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001050 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Yuval Mintz44151ac2012-01-23 07:31:56 +00001051 i, j, rx_bd[1], rx_bd[0], sw_bd->data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001052 }
1053
Eilon Greenstein3196a882008-08-13 15:58:49 -07001054 start = RX_SGE(fp->rx_sge_prod);
1055 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001056 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001057 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
1058 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
1059
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001060 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
1061 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001062 }
1063
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001064 start = RCQ_BD(fp->rx_comp_cons - 10);
1065 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001066 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001067 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
1068
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001069 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
1070 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001071 }
1072 }
1073
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001074 /* Tx */
Merav Sicron55c11942012-11-07 00:45:48 +00001075 for_each_valid_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001076 struct bnx2x_fastpath *fp = &bp->fp[i];
Ariel Elior6383c0b2011-07-14 08:31:57 +00001077 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00001078 struct bnx2x_fp_txdata *txdata = fp->txdata_ptr[cos];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001079
Ariel Elior6383c0b2011-07-14 08:31:57 +00001080 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
1081 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
1082 for (j = start; j != end; j = TX_BD(j + 1)) {
1083 struct sw_tx_bd *sw_bd =
1084 &txdata->tx_buf_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001085
Merav Sicron51c1a582012-03-18 10:33:38 +00001086 BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001087 i, cos, j, sw_bd->skb,
1088 sw_bd->first_bd);
1089 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001090
Ariel Elior6383c0b2011-07-14 08:31:57 +00001091 start = TX_BD(txdata->tx_bd_cons - 10);
1092 end = TX_BD(txdata->tx_bd_cons + 254);
1093 for (j = start; j != end; j = TX_BD(j + 1)) {
1094 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001095
Merav Sicron51c1a582012-03-18 10:33:38 +00001096 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001097 i, cos, j, tx_bd[0], tx_bd[1],
1098 tx_bd[2], tx_bd[3]);
1099 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001100 }
1101 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001102#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001103 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001104 bnx2x_mc_assert(bp);
1105 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001106}
1107
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001108/*
1109 * FLR Support for E2
1110 *
1111 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
1112 * initialization.
1113 */
1114#define FLR_WAIT_USEC 10000 /* 10 miliseconds */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001115#define FLR_WAIT_INTERVAL 50 /* usec */
1116#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001117
1118struct pbf_pN_buf_regs {
1119 int pN;
1120 u32 init_crd;
1121 u32 crd;
1122 u32 crd_freed;
1123};
1124
1125struct pbf_pN_cmd_regs {
1126 int pN;
1127 u32 lines_occup;
1128 u32 lines_freed;
1129};
1130
1131static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
1132 struct pbf_pN_buf_regs *regs,
1133 u32 poll_count)
1134{
1135 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
1136 u32 cur_cnt = poll_count;
1137
1138 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
1139 crd = crd_start = REG_RD(bp, regs->crd);
1140 init_crd = REG_RD(bp, regs->init_crd);
1141
1142 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
1143 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
1144 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
1145
1146 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
1147 (init_crd - crd_start))) {
1148 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001149 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001150 crd = REG_RD(bp, regs->crd);
1151 crd_freed = REG_RD(bp, regs->crd_freed);
1152 } else {
1153 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
1154 regs->pN);
1155 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
1156 regs->pN, crd);
1157 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
1158 regs->pN, crd_freed);
1159 break;
1160 }
1161 }
1162 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001163 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001164}
1165
1166static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
1167 struct pbf_pN_cmd_regs *regs,
1168 u32 poll_count)
1169{
1170 u32 occup, to_free, freed, freed_start;
1171 u32 cur_cnt = poll_count;
1172
1173 occup = to_free = REG_RD(bp, regs->lines_occup);
1174 freed = freed_start = REG_RD(bp, regs->lines_freed);
1175
1176 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
1177 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
1178
1179 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
1180 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001181 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001182 occup = REG_RD(bp, regs->lines_occup);
1183 freed = REG_RD(bp, regs->lines_freed);
1184 } else {
1185 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
1186 regs->pN);
1187 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
1188 regs->pN, occup);
1189 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
1190 regs->pN, freed);
1191 break;
1192 }
1193 }
1194 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001195 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001196}
1197
Eric Dumazet1191cb82012-04-27 21:39:21 +00001198static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1199 u32 expected, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001200{
1201 u32 cur_cnt = poll_count;
1202 u32 val;
1203
1204 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
Ariel Elior89db4ad2012-01-26 06:01:48 +00001205 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001206
1207 return val;
1208}
1209
Ariel Eliord16132c2013-01-01 05:22:42 +00001210int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1211 char *msg, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001212{
1213 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1214 if (val != 0) {
1215 BNX2X_ERR("%s usage count=%d\n", msg, val);
1216 return 1;
1217 }
1218 return 0;
1219}
1220
Ariel Eliord16132c2013-01-01 05:22:42 +00001221/* Common routines with VF FLR cleanup */
1222u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001223{
1224 /* adjust polling timeout */
1225 if (CHIP_REV_IS_EMUL(bp))
1226 return FLR_POLL_CNT * 2000;
1227
1228 if (CHIP_REV_IS_FPGA(bp))
1229 return FLR_POLL_CNT * 120;
1230
1231 return FLR_POLL_CNT;
1232}
1233
Ariel Eliord16132c2013-01-01 05:22:42 +00001234void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001235{
1236 struct pbf_pN_cmd_regs cmd_regs[] = {
1237 {0, (CHIP_IS_E3B0(bp)) ?
1238 PBF_REG_TQ_OCCUPANCY_Q0 :
1239 PBF_REG_P0_TQ_OCCUPANCY,
1240 (CHIP_IS_E3B0(bp)) ?
1241 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1242 PBF_REG_P0_TQ_LINES_FREED_CNT},
1243 {1, (CHIP_IS_E3B0(bp)) ?
1244 PBF_REG_TQ_OCCUPANCY_Q1 :
1245 PBF_REG_P1_TQ_OCCUPANCY,
1246 (CHIP_IS_E3B0(bp)) ?
1247 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1248 PBF_REG_P1_TQ_LINES_FREED_CNT},
1249 {4, (CHIP_IS_E3B0(bp)) ?
1250 PBF_REG_TQ_OCCUPANCY_LB_Q :
1251 PBF_REG_P4_TQ_OCCUPANCY,
1252 (CHIP_IS_E3B0(bp)) ?
1253 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1254 PBF_REG_P4_TQ_LINES_FREED_CNT}
1255 };
1256
1257 struct pbf_pN_buf_regs buf_regs[] = {
1258 {0, (CHIP_IS_E3B0(bp)) ?
1259 PBF_REG_INIT_CRD_Q0 :
1260 PBF_REG_P0_INIT_CRD ,
1261 (CHIP_IS_E3B0(bp)) ?
1262 PBF_REG_CREDIT_Q0 :
1263 PBF_REG_P0_CREDIT,
1264 (CHIP_IS_E3B0(bp)) ?
1265 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1266 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1267 {1, (CHIP_IS_E3B0(bp)) ?
1268 PBF_REG_INIT_CRD_Q1 :
1269 PBF_REG_P1_INIT_CRD,
1270 (CHIP_IS_E3B0(bp)) ?
1271 PBF_REG_CREDIT_Q1 :
1272 PBF_REG_P1_CREDIT,
1273 (CHIP_IS_E3B0(bp)) ?
1274 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1275 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1276 {4, (CHIP_IS_E3B0(bp)) ?
1277 PBF_REG_INIT_CRD_LB_Q :
1278 PBF_REG_P4_INIT_CRD,
1279 (CHIP_IS_E3B0(bp)) ?
1280 PBF_REG_CREDIT_LB_Q :
1281 PBF_REG_P4_CREDIT,
1282 (CHIP_IS_E3B0(bp)) ?
1283 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1284 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1285 };
1286
1287 int i;
1288
1289 /* Verify the command queues are flushed P0, P1, P4 */
1290 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1291 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1292
1293
1294 /* Verify the transmission buffers are flushed P0, P1, P4 */
1295 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1296 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1297}
1298
1299#define OP_GEN_PARAM(param) \
1300 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1301
1302#define OP_GEN_TYPE(type) \
1303 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1304
1305#define OP_GEN_AGG_VECT(index) \
1306 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1307
1308
Ariel Eliord16132c2013-01-01 05:22:42 +00001309int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001310{
Yuval Mintz86564c32013-01-23 03:21:50 +00001311 u32 op_gen_command = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001312
1313 u32 comp_addr = BAR_CSTRORM_INTMEM +
1314 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1315 int ret = 0;
1316
1317 if (REG_RD(bp, comp_addr)) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001318 BNX2X_ERR("Cleanup complete was not 0 before sending\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001319 return 1;
1320 }
1321
Yuval Mintz86564c32013-01-23 03:21:50 +00001322 op_gen_command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1323 op_gen_command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1324 op_gen_command |= OP_GEN_AGG_VECT(clnup_func);
1325 op_gen_command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001326
Ariel Elior89db4ad2012-01-26 06:01:48 +00001327 DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
Yuval Mintz86564c32013-01-23 03:21:50 +00001328 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen_command);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001329
1330 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1331 BNX2X_ERR("FW final cleanup did not succeed\n");
Merav Sicron51c1a582012-03-18 10:33:38 +00001332 DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
1333 (REG_RD(bp, comp_addr)));
Ariel Eliord16132c2013-01-01 05:22:42 +00001334 bnx2x_panic();
1335 return 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001336 }
1337 /* Zero completion for nxt FLR */
1338 REG_WR(bp, comp_addr, 0);
1339
1340 return ret;
1341}
1342
Ariel Eliorb56e9672013-01-01 05:22:32 +00001343u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001344{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001345 u16 status;
1346
Jiang Liu2a80eeb2012-08-20 13:26:51 -06001347 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001348 return status & PCI_EXP_DEVSTA_TRPND;
1349}
1350
1351/* PF FLR specific routines
1352*/
1353static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1354{
1355
1356 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1357 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1358 CFC_REG_NUM_LCIDS_INSIDE_PF,
1359 "CFC PF usage counter timed out",
1360 poll_cnt))
1361 return 1;
1362
1363
1364 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1365 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1366 DORQ_REG_PF_USAGE_CNT,
1367 "DQ PF usage counter timed out",
1368 poll_cnt))
1369 return 1;
1370
1371 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1372 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1373 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1374 "QM PF usage counter timed out",
1375 poll_cnt))
1376 return 1;
1377
1378 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1379 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1380 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1381 "Timers VNIC usage counter timed out",
1382 poll_cnt))
1383 return 1;
1384 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1385 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1386 "Timers NUM_SCANS usage counter timed out",
1387 poll_cnt))
1388 return 1;
1389
1390 /* Wait DMAE PF usage counter to zero */
1391 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1392 dmae_reg_go_c[INIT_DMAE_C(bp)],
1393 "DMAE dommand register timed out",
1394 poll_cnt))
1395 return 1;
1396
1397 return 0;
1398}
1399
1400static void bnx2x_hw_enable_status(struct bnx2x *bp)
1401{
1402 u32 val;
1403
1404 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1405 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1406
1407 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1408 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1409
1410 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1411 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1412
1413 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1414 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1415
1416 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1417 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1418
1419 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1420 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1421
1422 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1423 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1424
1425 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1426 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1427 val);
1428}
1429
1430static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1431{
1432 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1433
1434 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1435
1436 /* Re-enable PF target read access */
1437 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1438
1439 /* Poll HW usage counters */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001440 DP(BNX2X_MSG_SP, "Polling usage counters\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001441 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1442 return -EBUSY;
1443
1444 /* Zero the igu 'trailing edge' and 'leading edge' */
1445
1446 /* Send the FW cleanup command */
1447 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1448 return -EBUSY;
1449
1450 /* ATC cleanup */
1451
1452 /* Verify TX hw is flushed */
1453 bnx2x_tx_hw_flushed(bp, poll_cnt);
1454
1455 /* Wait 100ms (not adjusted according to platform) */
1456 msleep(100);
1457
1458 /* Verify no pending pci transactions */
1459 if (bnx2x_is_pcie_pending(bp->pdev))
1460 BNX2X_ERR("PCIE Transactions still pending\n");
1461
1462 /* Debug */
1463 bnx2x_hw_enable_status(bp);
1464
1465 /*
1466 * Master enable - Due to WB DMAE writes performed before this
1467 * register is re-initialized as part of the regular function init
1468 */
1469 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1470
1471 return 0;
1472}
1473
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001474static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001475{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001476 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001477 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1478 u32 val = REG_RD(bp, addr);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001479 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1480 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1481 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001482
1483 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001484 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1485 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001486 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1487 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001488 if (single_msix)
1489 val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001490 } else if (msi) {
1491 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1492 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1493 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1494 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001495 } else {
1496 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001497 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001498 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1499 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001500
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001501 if (!CHIP_IS_E1(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001502 DP(NETIF_MSG_IFUP,
1503 "write %x to HC %d (addr 0x%x)\n", val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001504
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001505 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001506
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001507 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1508 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001509 }
1510
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001511 if (CHIP_IS_E1(bp))
1512 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1513
Merav Sicron51c1a582012-03-18 10:33:38 +00001514 DP(NETIF_MSG_IFUP,
1515 "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
1516 (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001517
1518 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001519 /*
1520 * Ensure that HC_CONFIG is written before leading/trailing edge config
1521 */
1522 mmiowb();
1523 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001524
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001525 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001526 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001527 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001528 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001529 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001530 /* enable nig and gpio3 attention */
1531 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001532 } else
1533 val = 0xffff;
1534
1535 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1536 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1537 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001538
1539 /* Make sure that interrupts are indeed enabled from here on */
1540 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001541}
1542
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001543static void bnx2x_igu_int_enable(struct bnx2x *bp)
1544{
1545 u32 val;
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001546 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1547 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1548 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001549
1550 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1551
1552 if (msix) {
1553 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1554 IGU_PF_CONF_SINGLE_ISR_EN);
Yuval Mintzebe61d82013-01-14 05:11:48 +00001555 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001556 IGU_PF_CONF_ATTN_BIT_EN);
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001557
1558 if (single_msix)
1559 val |= IGU_PF_CONF_SINGLE_ISR_EN;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001560 } else if (msi) {
1561 val &= ~IGU_PF_CONF_INT_LINE_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001562 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001563 IGU_PF_CONF_ATTN_BIT_EN |
1564 IGU_PF_CONF_SINGLE_ISR_EN);
1565 } else {
1566 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001567 val |= (IGU_PF_CONF_INT_LINE_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001568 IGU_PF_CONF_ATTN_BIT_EN |
1569 IGU_PF_CONF_SINGLE_ISR_EN);
1570 }
1571
Yuval Mintzebe61d82013-01-14 05:11:48 +00001572 /* Clean previous status - need to configure igu prior to ack*/
1573 if ((!msix) || single_msix) {
1574 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1575 bnx2x_ack_int(bp);
1576 }
1577
1578 val |= IGU_PF_CONF_FUNC_EN;
1579
Merav Sicron51c1a582012-03-18 10:33:38 +00001580 DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001581 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1582
1583 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1584
Yuval Mintz79a85572012-04-03 18:41:25 +00001585 if (val & IGU_PF_CONF_INT_LINE_EN)
1586 pci_intx(bp->pdev, true);
1587
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001588 barrier();
1589
1590 /* init leading/trailing edge */
1591 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001592 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001593 if (bp->port.pmf)
1594 /* enable nig and gpio3 attention */
1595 val |= 0x1100;
1596 } else
1597 val = 0xffff;
1598
1599 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1600 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1601
1602 /* Make sure that interrupts are indeed enabled from here on */
1603 mmiowb();
1604}
1605
1606void bnx2x_int_enable(struct bnx2x *bp)
1607{
1608 if (bp->common.int_block == INT_BLOCK_HC)
1609 bnx2x_hc_int_enable(bp);
1610 else
1611 bnx2x_igu_int_enable(bp);
1612}
1613
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001614void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001615{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001616 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001617 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001618
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001619 if (disable_hw)
1620 /* prevent the HW from sending interrupts */
1621 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001622
1623 /* make sure all ISRs are done */
1624 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001625 synchronize_irq(bp->msix_table[0].vector);
1626 offset = 1;
Merav Sicron55c11942012-11-07 00:45:48 +00001627 if (CNIC_SUPPORT(bp))
1628 offset++;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001629 for_each_eth_queue(bp, i)
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001630 synchronize_irq(bp->msix_table[offset++].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001631 } else
1632 synchronize_irq(bp->pdev->irq);
1633
1634 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001635 cancel_delayed_work(&bp->sp_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001636 cancel_delayed_work(&bp->period_task);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001637 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001638}
1639
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001640/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001641
1642/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001643 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001644 */
1645
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001646/* Return true if succeeded to acquire the lock */
1647static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1648{
1649 u32 lock_status;
1650 u32 resource_bit = (1 << resource);
1651 int func = BP_FUNC(bp);
1652 u32 hw_lock_control_reg;
1653
Merav Sicron51c1a582012-03-18 10:33:38 +00001654 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1655 "Trying to take a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001656
1657 /* Validating that the resource is within range */
1658 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001659 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001660 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1661 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001662 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001663 }
1664
1665 if (func <= 5)
1666 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1667 else
1668 hw_lock_control_reg =
1669 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1670
1671 /* Try to acquire the lock */
1672 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1673 lock_status = REG_RD(bp, hw_lock_control_reg);
1674 if (lock_status & resource_bit)
1675 return true;
1676
Merav Sicron51c1a582012-03-18 10:33:38 +00001677 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1678 "Failed to get a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001679 return false;
1680}
1681
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001682/**
1683 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1684 *
1685 * @bp: driver handle
1686 *
1687 * Returns the recovery leader resource id according to the engine this function
1688 * belongs to. Currently only only 2 engines is supported.
1689 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001690static int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001691{
1692 if (BP_PATH(bp))
1693 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1694 else
1695 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1696}
1697
1698/**
Yuval Mintz2de67432013-01-23 03:21:43 +00001699 * bnx2x_trylock_leader_lock- try to acquire a leader lock.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001700 *
1701 * @bp: driver handle
1702 *
Yuval Mintz2de67432013-01-23 03:21:43 +00001703 * Tries to acquire a leader lock for current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001704 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001705static bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001706{
1707 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1708}
1709
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001710static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Merav Sicron55c11942012-11-07 00:45:48 +00001711
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001712/* schedule the sp task and mark that interrupt occurred (runs from ISR) */
1713static int bnx2x_schedule_sp_task(struct bnx2x *bp)
1714{
1715 /* Set the interrupt occurred bit for the sp-task to recognize it
1716 * must ack the interrupt and transition according to the IGU
1717 * state machine.
1718 */
1719 atomic_set(&bp->interrupt_occurred, 1);
1720
1721 /* The sp_task must execute only after this bit
1722 * is set, otherwise we will get out of sync and miss all
1723 * further interrupts. Hence, the barrier.
1724 */
1725 smp_wmb();
1726
1727 /* schedule sp_task to workqueue */
1728 return queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
1729}
Eilon Greenstein3196a882008-08-13 15:58:49 -07001730
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001731void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001732{
1733 struct bnx2x *bp = fp->bp;
1734 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1735 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001736 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
Barak Witkowski15192a82012-06-19 07:48:28 +00001737 struct bnx2x_queue_sp_obj *q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001738
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001739 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001740 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001741 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001742 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001743
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001744 /* If cid is within VF range, replace the slowpath object with the
1745 * one corresponding to this VF
1746 */
1747 if (cid >= BNX2X_FIRST_VF_CID &&
1748 cid < BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)
1749 bnx2x_iov_set_queue_sp_obj(bp, cid, &q_obj);
1750
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001751 switch (command) {
1752 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001753 DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001754 drv_cmd = BNX2X_Q_CMD_UPDATE;
1755 break;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001756
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001757 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001758 DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001759 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001760 break;
1761
Ariel Elior6383c0b2011-07-14 08:31:57 +00001762 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
Merav Sicron51c1a582012-03-18 10:33:38 +00001763 DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001764 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1765 break;
1766
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001767 case (RAMROD_CMD_ID_ETH_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001768 DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001769 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001770 break;
1771
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001772 case (RAMROD_CMD_ID_ETH_TERMINATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001773 DP(BNX2X_MSG_SP, "got MULTI[%d] teminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001774 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1775 break;
1776
1777 case (RAMROD_CMD_ID_ETH_EMPTY):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001778 DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001779 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001780 break;
1781
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001782 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001783 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1784 command, fp->index);
1785 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001786 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001787
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001788 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1789 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1790 /* q_obj->complete_cmd() failure means that this was
1791 * an unexpected completion.
1792 *
1793 * In this case we don't want to increase the bp->spq_left
1794 * because apparently we haven't sent this command the first
1795 * place.
1796 */
1797#ifdef BNX2X_STOP_ON_ERROR
1798 bnx2x_panic();
1799#else
1800 return;
1801#endif
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001802 /* SRIOV: reschedule any 'in_progress' operations */
1803 bnx2x_iov_sp_event(bp, cid, true);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001804
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00001805 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001806 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001807 /* push the change in bp->spq_left and towards the memory */
1808 smp_mb__after_atomic_inc();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001809
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001810 DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
1811
Barak Witkowskia3348722012-04-23 03:04:46 +00001812 if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
1813 (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
1814 /* if Q update ramrod is completed for last Q in AFEX vif set
1815 * flow, then ACK MCP at the end
1816 *
1817 * mark pending ACK to MCP bit.
1818 * prevent case that both bits are cleared.
1819 * At the end of load/unload driver checks that
Yuval Mintz2de67432013-01-23 03:21:43 +00001820 * sp_state is cleared, and this order prevents
Barak Witkowskia3348722012-04-23 03:04:46 +00001821 * races
1822 */
1823 smp_mb__before_clear_bit();
1824 set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
1825 wmb();
1826 clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
1827 smp_mb__after_clear_bit();
1828
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001829 /* schedule the sp task as mcp ack is required */
1830 bnx2x_schedule_sp_task(bp);
Barak Witkowskia3348722012-04-23 03:04:46 +00001831 }
1832
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001833 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001834}
1835
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001836irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001837{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001838 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001839 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001840 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001841 int i;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001842 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001843
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001844 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001845 if (unlikely(status == 0)) {
1846 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1847 return IRQ_NONE;
1848 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001849 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001850
Eilon Greenstein3196a882008-08-13 15:58:49 -07001851#ifdef BNX2X_STOP_ON_ERROR
1852 if (unlikely(bp->panic))
1853 return IRQ_HANDLED;
1854#endif
1855
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001856 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001857 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001858
Merav Sicron55c11942012-11-07 00:45:48 +00001859 mask = 0x2 << (fp->index + CNIC_SUPPORT(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07001860 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001861 /* Handle Rx or Tx according to SB id */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001862 prefetch(fp->rx_cons_sb);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001863 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00001864 prefetch(fp->txdata_ptr[cos]->tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001865 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001866 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001867 status &= ~mask;
1868 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001869 }
1870
Merav Sicron55c11942012-11-07 00:45:48 +00001871 if (CNIC_SUPPORT(bp)) {
1872 mask = 0x2;
1873 if (status & (mask | 0x1)) {
1874 struct cnic_ops *c_ops = NULL;
Michael Chan993ac7b2009-10-10 13:46:56 +00001875
Michael Chanad9b4352013-01-23 03:21:52 +00001876 rcu_read_lock();
1877 c_ops = rcu_dereference(bp->cnic_ops);
1878 if (c_ops && (bp->cnic_eth_dev.drv_state &
1879 CNIC_DRV_STATE_HANDLES_IRQ))
1880 c_ops->cnic_handler(bp->cnic_data, NULL);
1881 rcu_read_unlock();
Merav Sicron55c11942012-11-07 00:45:48 +00001882
1883 status &= ~mask;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001884 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001885 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001886
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001887 if (unlikely(status & 0x1)) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001888
1889 /* schedule sp task to perform default status block work, ack
1890 * attentions and enable interrupts.
1891 */
1892 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001893
1894 status &= ~0x1;
1895 if (!status)
1896 return IRQ_HANDLED;
1897 }
1898
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001899 if (unlikely(status))
1900 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001901 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001902
1903 return IRQ_HANDLED;
1904}
1905
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001906/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001907
1908/*
1909 * General service functions
1910 */
1911
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001912int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001913{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001914 u32 lock_status;
1915 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001916 int func = BP_FUNC(bp);
1917 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001918 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001919
1920 /* Validating that the resource is within range */
1921 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001922 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001923 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1924 return -EINVAL;
1925 }
1926
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001927 if (func <= 5) {
1928 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1929 } else {
1930 hw_lock_control_reg =
1931 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1932 }
1933
Eliezer Tamirf1410642008-02-28 11:51:50 -08001934 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001935 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001936 if (lock_status & resource_bit) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001937 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001938 lock_status, resource_bit);
1939 return -EEXIST;
1940 }
1941
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001942 /* Try for 5 second every 5ms */
1943 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001944 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001945 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1946 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001947 if (lock_status & resource_bit)
1948 return 0;
1949
1950 msleep(5);
1951 }
Merav Sicron51c1a582012-03-18 10:33:38 +00001952 BNX2X_ERR("Timeout\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08001953 return -EAGAIN;
1954}
1955
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001956int bnx2x_release_leader_lock(struct bnx2x *bp)
1957{
1958 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1959}
1960
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001961int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001962{
1963 u32 lock_status;
1964 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001965 int func = BP_FUNC(bp);
1966 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001967
1968 /* Validating that the resource is within range */
1969 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001970 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001971 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1972 return -EINVAL;
1973 }
1974
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001975 if (func <= 5) {
1976 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1977 } else {
1978 hw_lock_control_reg =
1979 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1980 }
1981
Eliezer Tamirf1410642008-02-28 11:51:50 -08001982 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001983 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001984 if (!(lock_status & resource_bit)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001985 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. unlock was called but lock wasn't taken!\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001986 lock_status, resource_bit);
1987 return -EFAULT;
1988 }
1989
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001990 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001991 return 0;
1992}
1993
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001994
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001995int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
1996{
1997 /* The GPIO should be swapped if swap register is set and active */
1998 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1999 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2000 int gpio_shift = gpio_num +
2001 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2002 u32 gpio_mask = (1 << gpio_shift);
2003 u32 gpio_reg;
2004 int value;
2005
2006 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2007 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2008 return -EINVAL;
2009 }
2010
2011 /* read GPIO value */
2012 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2013
2014 /* get the requested pin value */
2015 if ((gpio_reg & gpio_mask) == gpio_mask)
2016 value = 1;
2017 else
2018 value = 0;
2019
2020 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
2021
2022 return value;
2023}
2024
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002025int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002026{
2027 /* The GPIO should be swapped if swap register is set and active */
2028 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002029 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002030 int gpio_shift = gpio_num +
2031 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2032 u32 gpio_mask = (1 << gpio_shift);
2033 u32 gpio_reg;
2034
2035 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2036 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2037 return -EINVAL;
2038 }
2039
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002040 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002041 /* read GPIO and mask except the float bits */
2042 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
2043
2044 switch (mode) {
2045 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00002046 DP(NETIF_MSG_LINK,
2047 "Set GPIO %d (shift %d) -> output low\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002048 gpio_num, gpio_shift);
2049 /* clear FLOAT and set CLR */
2050 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2051 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
2052 break;
2053
2054 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00002055 DP(NETIF_MSG_LINK,
2056 "Set GPIO %d (shift %d) -> output high\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002057 gpio_num, gpio_shift);
2058 /* clear FLOAT and set SET */
2059 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2060 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
2061 break;
2062
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002063 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00002064 DP(NETIF_MSG_LINK,
2065 "Set GPIO %d (shift %d) -> input\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002066 gpio_num, gpio_shift);
2067 /* set FLOAT */
2068 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2069 break;
2070
2071 default:
2072 break;
2073 }
2074
2075 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002076 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002077
2078 return 0;
2079}
2080
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00002081int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
2082{
2083 u32 gpio_reg = 0;
2084 int rc = 0;
2085
2086 /* Any port swapping should be handled by caller. */
2087
2088 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2089 /* read GPIO and mask except the float bits */
2090 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2091 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2092 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
2093 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
2094
2095 switch (mode) {
2096 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
2097 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
2098 /* set CLR */
2099 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
2100 break;
2101
2102 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
2103 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
2104 /* set SET */
2105 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
2106 break;
2107
2108 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
2109 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
2110 /* set FLOAT */
2111 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2112 break;
2113
2114 default:
2115 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
2116 rc = -EINVAL;
2117 break;
2118 }
2119
2120 if (rc == 0)
2121 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
2122
2123 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2124
2125 return rc;
2126}
2127
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002128int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
2129{
2130 /* The GPIO should be swapped if swap register is set and active */
2131 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2132 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2133 int gpio_shift = gpio_num +
2134 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2135 u32 gpio_mask = (1 << gpio_shift);
2136 u32 gpio_reg;
2137
2138 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2139 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2140 return -EINVAL;
2141 }
2142
2143 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2144 /* read GPIO int */
2145 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2146
2147 switch (mode) {
2148 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
Merav Sicron51c1a582012-03-18 10:33:38 +00002149 DP(NETIF_MSG_LINK,
2150 "Clear GPIO INT %d (shift %d) -> output low\n",
2151 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002152 /* clear SET and set CLR */
2153 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2154 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2155 break;
2156
2157 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
Merav Sicron51c1a582012-03-18 10:33:38 +00002158 DP(NETIF_MSG_LINK,
2159 "Set GPIO INT %d (shift %d) -> output high\n",
2160 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002161 /* clear CLR and set SET */
2162 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2163 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2164 break;
2165
2166 default:
2167 break;
2168 }
2169
2170 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2171 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2172
2173 return 0;
2174}
2175
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002176static int bnx2x_set_spio(struct bnx2x *bp, int spio, u32 mode)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002177{
Eliezer Tamirf1410642008-02-28 11:51:50 -08002178 u32 spio_reg;
2179
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002180 /* Only 2 SPIOs are configurable */
2181 if ((spio != MISC_SPIO_SPIO4) && (spio != MISC_SPIO_SPIO5)) {
2182 BNX2X_ERR("Invalid SPIO 0x%x\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002183 return -EINVAL;
2184 }
2185
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002186 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002187 /* read SPIO and mask except the float bits */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002188 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_SPIO_FLOAT);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002189
2190 switch (mode) {
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002191 case MISC_SPIO_OUTPUT_LOW:
2192 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output low\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002193 /* clear FLOAT and set CLR */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002194 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2195 spio_reg |= (spio << MISC_SPIO_CLR_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002196 break;
2197
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002198 case MISC_SPIO_OUTPUT_HIGH:
2199 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output high\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002200 /* clear FLOAT and set SET */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002201 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2202 spio_reg |= (spio << MISC_SPIO_SET_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002203 break;
2204
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002205 case MISC_SPIO_INPUT_HI_Z:
2206 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> input\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002207 /* set FLOAT */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002208 spio_reg |= (spio << MISC_SPIO_FLOAT_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002209 break;
2210
2211 default:
2212 break;
2213 }
2214
2215 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002216 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002217
2218 return 0;
2219}
2220
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002221void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002222{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002223 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002224 switch (bp->link_vars.ieee_fc &
2225 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002226 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002227 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002228 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002229 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002230
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002231 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002232 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002233 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002234 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002235
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002236 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002237 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002238 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002239
Eliezer Tamirf1410642008-02-28 11:51:50 -08002240 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002241 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002242 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002243 break;
2244 }
2245}
2246
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002247static void bnx2x_set_requested_fc(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002248{
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002249 /* Initialize link parameters structure variables
2250 * It is recommended to turn off RX FC for jumbo frames
2251 * for better performance
2252 */
2253 if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
2254 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
2255 else
2256 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
2257}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002258
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002259int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
2260{
2261 int rc, cfx_idx = bnx2x_get_link_cfg_idx(bp);
2262 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
2263
2264 if (!BP_NOMCP(bp)) {
2265 bnx2x_set_requested_fc(bp);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002266 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002267
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002268 if (load_mode == LOAD_DIAG) {
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002269 struct link_params *lp = &bp->link_params;
2270 lp->loopback_mode = LOOPBACK_XGXS;
2271 /* do PHY loopback at 10G speed, if possible */
2272 if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
2273 if (lp->speed_cap_mask[cfx_idx] &
2274 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2275 lp->req_line_speed[cfx_idx] =
2276 SPEED_10000;
2277 else
2278 lp->req_line_speed[cfx_idx] =
2279 SPEED_1000;
2280 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002281 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002282
Merav Sicron8970b2e2012-06-19 07:48:22 +00002283 if (load_mode == LOAD_LOOPBACK_EXT) {
2284 struct link_params *lp = &bp->link_params;
2285 lp->loopback_mode = LOOPBACK_EXT;
2286 }
2287
Eilon Greenstein19680c42008-08-13 15:47:33 -07002288 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002289
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002290 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002291
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002292 bnx2x_calc_fc_adv(bp);
2293
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002294 if (bp->link_vars.link_up) {
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002295 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002296 bnx2x_link_report(bp);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002297 }
2298 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002299 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002300 return rc;
2301 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002302 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002303 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002304}
2305
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002306void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002307{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002308 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002309 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002310 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002311 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002312
Eilon Greenstein19680c42008-08-13 15:47:33 -07002313 bnx2x_calc_fc_adv(bp);
2314 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002315 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002316}
2317
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002318static void bnx2x__link_reset(struct bnx2x *bp)
2319{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002320 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002321 bnx2x_acquire_phy_lock(bp);
Yuval Mintz5d07d862012-09-13 02:56:21 +00002322 bnx2x_lfa_reset(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002323 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002324 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002325 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002326}
2327
Yuval Mintz5d07d862012-09-13 02:56:21 +00002328void bnx2x_force_link_reset(struct bnx2x *bp)
2329{
2330 bnx2x_acquire_phy_lock(bp);
2331 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
2332 bnx2x_release_phy_lock(bp);
2333}
2334
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002335u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002336{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002337 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002338
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002339 if (!BP_NOMCP(bp)) {
2340 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002341 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2342 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002343 bnx2x_release_phy_lock(bp);
2344 } else
2345 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002346
2347 return rc;
2348}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002349
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002350
Eilon Greenstein2691d512009-08-12 08:22:08 +00002351/* Calculates the sum of vn_min_rates.
2352 It's needed for further normalizing of the min_rates.
2353 Returns:
2354 sum of vn_min_rates.
2355 or
2356 0 - if all the min_rates are 0.
2357 In the later case fainess algorithm should be deactivated.
2358 If not all min_rates are zero then those that are zeroes will be set to 1.
2359 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002360static void bnx2x_calc_vn_min(struct bnx2x *bp,
2361 struct cmng_init_input *input)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002362{
2363 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002364 int vn;
2365
David S. Miller8decf862011-09-22 03:23:13 -04002366 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002367 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002368 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2369 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2370
2371 /* Skip hidden vns */
2372 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Yuval Mintzb475d782012-04-03 18:41:29 +00002373 vn_min_rate = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002374 /* If min rate is zero - set it to 1 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002375 else if (!vn_min_rate)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002376 vn_min_rate = DEF_MIN_RATE;
2377 else
2378 all_zero = 0;
2379
Yuval Mintzb475d782012-04-03 18:41:29 +00002380 input->vnic_min_rate[vn] = vn_min_rate;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002381 }
2382
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002383 /* if ETS or all min rates are zeros - disable fairness */
2384 if (BNX2X_IS_ETS_ENABLED(bp)) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002385 input->flags.cmng_enables &=
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002386 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2387 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2388 } else if (all_zero) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002389 input->flags.cmng_enables &=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002390 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002391 DP(NETIF_MSG_IFUP,
2392 "All MIN values are zeroes fairness will be disabled\n");
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002393 } else
Yuval Mintzb475d782012-04-03 18:41:29 +00002394 input->flags.cmng_enables |=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002395 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002396}
2397
Yuval Mintzb475d782012-04-03 18:41:29 +00002398static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
2399 struct cmng_init_input *input)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002400{
Yuval Mintzb475d782012-04-03 18:41:29 +00002401 u16 vn_max_rate;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002402 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002403
Yuval Mintzb475d782012-04-03 18:41:29 +00002404 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002405 vn_max_rate = 0;
Yuval Mintzb475d782012-04-03 18:41:29 +00002406 else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002407 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2408
Yuval Mintzb475d782012-04-03 18:41:29 +00002409 if (IS_MF_SI(bp)) {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002410 /* maxCfg in percents of linkspeed */
2411 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
Yuval Mintzb475d782012-04-03 18:41:29 +00002412 } else /* SD modes */
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002413 /* maxCfg is absolute in 100Mb units */
2414 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002415 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002416
Yuval Mintzb475d782012-04-03 18:41:29 +00002417 DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002418
Yuval Mintzb475d782012-04-03 18:41:29 +00002419 input->vnic_max_rate[vn] = vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002420}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002421
Yuval Mintzb475d782012-04-03 18:41:29 +00002422
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002423static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2424{
2425 if (CHIP_REV_IS_SLOW(bp))
2426 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002427 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002428 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002429
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002430 return CMNG_FNS_NONE;
2431}
2432
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002433void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002434{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002435 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002436
2437 if (BP_NOMCP(bp))
2438 return; /* what should be the default bvalue in this case */
2439
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002440 /* For 2 port configuration the absolute function number formula
2441 * is:
2442 * abs_func = 2 * vn + BP_PORT + BP_PATH
2443 *
2444 * and there are 4 functions per port
2445 *
2446 * For 4 port configuration it is
2447 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2448 *
2449 * and there are 2 functions per port
2450 */
David S. Miller8decf862011-09-22 03:23:13 -04002451 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002452 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2453
2454 if (func >= E1H_FUNC_MAX)
2455 break;
2456
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002457 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002458 MF_CFG_RD(bp, func_mf_config[func].config);
2459 }
Barak Witkowskia3348722012-04-23 03:04:46 +00002460 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
2461 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
2462 bp->flags |= MF_FUNC_DIS;
2463 } else {
2464 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
2465 bp->flags &= ~MF_FUNC_DIS;
2466 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002467}
2468
2469static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2470{
Yuval Mintzb475d782012-04-03 18:41:29 +00002471 struct cmng_init_input input;
2472 memset(&input, 0, sizeof(struct cmng_init_input));
2473
2474 input.port_rate = bp->link_vars.line_speed;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002475
2476 if (cmng_type == CMNG_FNS_MINMAX) {
2477 int vn;
2478
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002479 /* read mf conf from shmem */
2480 if (read_cfg)
2481 bnx2x_read_mf_cfg(bp);
2482
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002483 /* vn_weight_sum and enable fairness if not 0 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002484 bnx2x_calc_vn_min(bp, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002485
2486 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002487 if (bp->port.pmf)
David S. Miller8decf862011-09-22 03:23:13 -04002488 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
Yuval Mintzb475d782012-04-03 18:41:29 +00002489 bnx2x_calc_vn_max(bp, vn, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002490
2491 /* always enable rate shaping and fairness */
Yuval Mintzb475d782012-04-03 18:41:29 +00002492 input.flags.cmng_enables |=
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002493 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002494
2495 bnx2x_init_cmng(&input, &bp->cmng);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002496 return;
2497 }
2498
2499 /* rate shaping and fairness are disabled */
2500 DP(NETIF_MSG_IFUP,
2501 "rate shaping and fairness are disabled\n");
2502}
2503
Eric Dumazet1191cb82012-04-27 21:39:21 +00002504static void storm_memset_cmng(struct bnx2x *bp,
2505 struct cmng_init *cmng,
2506 u8 port)
2507{
2508 int vn;
2509 size_t size = sizeof(struct cmng_struct_per_port);
2510
2511 u32 addr = BAR_XSTRORM_INTMEM +
2512 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port);
2513
2514 __storm_memset_struct(bp, addr, size, (u32 *)&cmng->port);
2515
2516 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
2517 int func = func_by_vn(bp, vn);
2518
2519 addr = BAR_XSTRORM_INTMEM +
2520 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func);
2521 size = sizeof(struct rate_shaping_vars_per_vn);
2522 __storm_memset_struct(bp, addr, size,
2523 (u32 *)&cmng->vnic.vnic_max_rate[vn]);
2524
2525 addr = BAR_XSTRORM_INTMEM +
2526 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func);
2527 size = sizeof(struct fairness_vars_per_vn);
2528 __storm_memset_struct(bp, addr, size,
2529 (u32 *)&cmng->vnic.vnic_min_rate[vn]);
2530 }
2531}
2532
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002533/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002534static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002535{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002536 /* Make sure that we are synced with the current statistics */
2537 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2538
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002539 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002540
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002541 if (bp->link_vars.link_up) {
2542
Eilon Greenstein1c063282009-02-12 08:36:43 +00002543 /* dropless flow control */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002544 if (!CHIP_IS_E1(bp) && bp->dropless_fc) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00002545 int port = BP_PORT(bp);
2546 u32 pause_enabled = 0;
2547
2548 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2549 pause_enabled = 1;
2550
2551 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002552 USTORM_ETH_PAUSE_ENABLED_OFFSET(port),
Eilon Greenstein1c063282009-02-12 08:36:43 +00002553 pause_enabled);
2554 }
2555
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002556 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002557 struct host_port_stats *pstats;
2558
2559 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002560 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002561 memset(&(pstats->mac_stx[0]), 0,
2562 sizeof(struct mac_stx));
2563 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002564 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002565 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2566 }
2567
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002568 if (bp->link_vars.link_up && bp->link_vars.line_speed) {
2569 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002570
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002571 if (cmng_fns != CMNG_FNS_NONE) {
2572 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2573 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2574 } else
2575 /* rate shaping and fairness are disabled */
2576 DP(NETIF_MSG_IFUP,
2577 "single function mode without fairness\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002578 }
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002579
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002580 __bnx2x_link_report(bp);
2581
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002582 if (IS_MF(bp))
2583 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002584}
2585
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002586void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002587{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002588 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002589 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002590
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002591 /* read updated dcb configuration */
Ariel Eliorad5afc82013-01-01 05:22:26 +00002592 if (IS_PF(bp)) {
2593 bnx2x_dcbx_pmf_update(bp);
2594 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2595 if (bp->link_vars.link_up)
2596 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2597 else
2598 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2599 /* indicate link status */
2600 bnx2x_link_report(bp);
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002601
Ariel Eliorad5afc82013-01-01 05:22:26 +00002602 } else { /* VF */
2603 bp->port.supported[0] |= (SUPPORTED_10baseT_Half |
2604 SUPPORTED_10baseT_Full |
2605 SUPPORTED_100baseT_Half |
2606 SUPPORTED_100baseT_Full |
2607 SUPPORTED_1000baseT_Full |
2608 SUPPORTED_2500baseX_Full |
2609 SUPPORTED_10000baseT_Full |
2610 SUPPORTED_TP |
2611 SUPPORTED_FIBRE |
2612 SUPPORTED_Autoneg |
2613 SUPPORTED_Pause |
2614 SUPPORTED_Asym_Pause);
2615 bp->port.advertising[0] = bp->port.supported[0];
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002616
Ariel Eliorad5afc82013-01-01 05:22:26 +00002617 bp->link_params.bp = bp;
2618 bp->link_params.port = BP_PORT(bp);
2619 bp->link_params.req_duplex[0] = DUPLEX_FULL;
2620 bp->link_params.req_flow_ctrl[0] = BNX2X_FLOW_CTRL_NONE;
2621 bp->link_params.req_line_speed[0] = SPEED_10000;
2622 bp->link_params.speed_cap_mask[0] = 0x7f0000;
2623 bp->link_params.switch_cfg = SWITCH_CFG_10G;
2624 bp->link_vars.mac_type = MAC_TYPE_BMAC;
2625 bp->link_vars.line_speed = SPEED_10000;
2626 bp->link_vars.link_status =
2627 (LINK_STATUS_LINK_UP |
2628 LINK_STATUS_SPEED_AND_DUPLEX_10GTFD);
2629 bp->link_vars.link_up = 1;
2630 bp->link_vars.duplex = DUPLEX_FULL;
2631 bp->link_vars.flow_ctrl = BNX2X_FLOW_CTRL_NONE;
2632 __bnx2x_link_report(bp);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002633 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Ariel Eliorad5afc82013-01-01 05:22:26 +00002634 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002635}
2636
Barak Witkowskia3348722012-04-23 03:04:46 +00002637static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
2638 u16 vlan_val, u8 allowed_prio)
2639{
Yuval Mintz86564c32013-01-23 03:21:50 +00002640 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002641 struct bnx2x_func_afex_update_params *f_update_params =
2642 &func_params.params.afex_update;
2643
2644 func_params.f_obj = &bp->func_obj;
2645 func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;
2646
2647 /* no need to wait for RAMROD completion, so don't
2648 * set RAMROD_COMP_WAIT flag
2649 */
2650
2651 f_update_params->vif_id = vifid;
2652 f_update_params->afex_default_vlan = vlan_val;
2653 f_update_params->allowed_priorities = allowed_prio;
2654
2655 /* if ramrod can not be sent, response to MCP immediately */
2656 if (bnx2x_func_state_change(bp, &func_params) < 0)
2657 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
2658
2659 return 0;
2660}
2661
2662static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
2663 u16 vif_index, u8 func_bit_map)
2664{
Yuval Mintz86564c32013-01-23 03:21:50 +00002665 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002666 struct bnx2x_func_afex_viflists_params *update_params =
2667 &func_params.params.afex_viflists;
2668 int rc;
2669 u32 drv_msg_code;
2670
2671 /* validate only LIST_SET and LIST_GET are received from switch */
2672 if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
2673 BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
2674 cmd_type);
2675
2676 func_params.f_obj = &bp->func_obj;
2677 func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;
2678
2679 /* set parameters according to cmd_type */
2680 update_params->afex_vif_list_command = cmd_type;
Yuval Mintz86564c32013-01-23 03:21:50 +00002681 update_params->vif_list_index = vif_index;
Barak Witkowskia3348722012-04-23 03:04:46 +00002682 update_params->func_bit_map =
2683 (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
2684 update_params->func_to_clear = 0;
2685 drv_msg_code =
2686 (cmd_type == VIF_LIST_RULE_GET) ?
2687 DRV_MSG_CODE_AFEX_LISTGET_ACK :
2688 DRV_MSG_CODE_AFEX_LISTSET_ACK;
2689
2690 /* if ramrod can not be sent, respond to MCP immediately for
2691 * SET and GET requests (other are not triggered from MCP)
2692 */
2693 rc = bnx2x_func_state_change(bp, &func_params);
2694 if (rc < 0)
2695 bnx2x_fw_command(bp, drv_msg_code, 0);
2696
2697 return 0;
2698}
2699
2700static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
2701{
2702 struct afex_stats afex_stats;
2703 u32 func = BP_ABS_FUNC(bp);
2704 u32 mf_config;
2705 u16 vlan_val;
2706 u32 vlan_prio;
2707 u16 vif_id;
2708 u8 allowed_prio;
2709 u8 vlan_mode;
2710 u32 addr_to_write, vifid, addrs, stats_type, i;
2711
2712 if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
2713 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2714 DP(BNX2X_MSG_MCP,
2715 "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
2716 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
2717 }
2718
2719 if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
2720 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2721 addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
2722 DP(BNX2X_MSG_MCP,
2723 "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
2724 vifid, addrs);
2725 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
2726 addrs);
2727 }
2728
2729 if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
2730 addr_to_write = SHMEM2_RD(bp,
2731 afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
2732 stats_type = SHMEM2_RD(bp,
2733 afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2734
2735 DP(BNX2X_MSG_MCP,
2736 "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
2737 addr_to_write);
2738
2739 bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);
2740
2741 /* write response to scratchpad, for MCP */
2742 for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
2743 REG_WR(bp, addr_to_write + i*sizeof(u32),
2744 *(((u32 *)(&afex_stats))+i));
2745
2746 /* send ack message to MCP */
2747 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
2748 }
2749
2750 if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
2751 mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
2752 bp->mf_config[BP_VN(bp)] = mf_config;
2753 DP(BNX2X_MSG_MCP,
2754 "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
2755 mf_config);
2756
2757 /* if VIF_SET is "enabled" */
2758 if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
2759 /* set rate limit directly to internal RAM */
2760 struct cmng_init_input cmng_input;
2761 struct rate_shaping_vars_per_vn m_rs_vn;
2762 size_t size = sizeof(struct rate_shaping_vars_per_vn);
2763 u32 addr = BAR_XSTRORM_INTMEM +
2764 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));
2765
2766 bp->mf_config[BP_VN(bp)] = mf_config;
2767
2768 bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
2769 m_rs_vn.vn_counter.rate =
2770 cmng_input.vnic_max_rate[BP_VN(bp)];
2771 m_rs_vn.vn_counter.quota =
2772 (m_rs_vn.vn_counter.rate *
2773 RS_PERIODIC_TIMEOUT_USEC) / 8;
2774
2775 __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);
2776
2777 /* read relevant values from mf_cfg struct in shmem */
2778 vif_id =
2779 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2780 FUNC_MF_CFG_E1HOV_TAG_MASK) >>
2781 FUNC_MF_CFG_E1HOV_TAG_SHIFT;
2782 vlan_val =
2783 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2784 FUNC_MF_CFG_AFEX_VLAN_MASK) >>
2785 FUNC_MF_CFG_AFEX_VLAN_SHIFT;
2786 vlan_prio = (mf_config &
2787 FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
2788 FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
2789 vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
2790 vlan_mode =
2791 (MF_CFG_RD(bp,
2792 func_mf_config[func].afex_config) &
2793 FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
2794 FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
2795 allowed_prio =
2796 (MF_CFG_RD(bp,
2797 func_mf_config[func].afex_config) &
2798 FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
2799 FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;
2800
2801 /* send ramrod to FW, return in case of failure */
2802 if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
2803 allowed_prio))
2804 return;
2805
2806 bp->afex_def_vlan_tag = vlan_val;
2807 bp->afex_vlan_mode = vlan_mode;
2808 } else {
2809 /* notify link down because BP->flags is disabled */
2810 bnx2x_link_report(bp);
2811
2812 /* send INVALID VIF ramrod to FW */
2813 bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);
2814
2815 /* Reset the default afex VLAN */
2816 bp->afex_def_vlan_tag = -1;
2817 }
2818 }
2819}
2820
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002821static void bnx2x_pmf_update(struct bnx2x *bp)
2822{
2823 int port = BP_PORT(bp);
2824 u32 val;
2825
2826 bp->port.pmf = 1;
Merav Sicron51c1a582012-03-18 10:33:38 +00002827 DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002828
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002829 /*
2830 * We need the mb() to ensure the ordering between the writing to
2831 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2832 */
2833 smp_mb();
2834
2835 /* queue a periodic task */
2836 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2837
Dmitry Kravkovef018542011-06-14 01:33:57 +00002838 bnx2x_dcbx_pmf_update(bp);
2839
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002840 /* enable nig attention */
David S. Miller8decf862011-09-22 03:23:13 -04002841 val = (0xff0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002842 if (bp->common.int_block == INT_BLOCK_HC) {
2843 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2844 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002845 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002846 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2847 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2848 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002849
2850 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002851}
2852
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002853/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002854
2855/* slow path */
2856
2857/*
2858 * General service functions
2859 */
2860
Eilon Greenstein2691d512009-08-12 08:22:08 +00002861/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002862u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002863{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002864 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002865 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002866 u32 rc = 0;
2867 u32 cnt = 1;
2868 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2869
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002870 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002871 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002872 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2873 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2874
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00002875 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
2876 (command | seq), param);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002877
2878 do {
2879 /* let the FW do it's magic ... */
2880 msleep(delay);
2881
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002882 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002883
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002884 /* Give the FW up to 5 second (500*10ms) */
2885 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002886
2887 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2888 cnt*delay, rc, seq);
2889
2890 /* is this a reply to our command? */
2891 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2892 rc &= FW_MSG_CODE_MASK;
2893 else {
2894 /* FW BUG! */
2895 BNX2X_ERR("FW failed to respond!\n");
2896 bnx2x_fw_dump(bp);
2897 rc = 0;
2898 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002899 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002900
2901 return rc;
2902}
2903
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002904
Eric Dumazet1191cb82012-04-27 21:39:21 +00002905static void storm_memset_func_cfg(struct bnx2x *bp,
2906 struct tstorm_eth_function_common_config *tcfg,
2907 u16 abs_fid)
2908{
2909 size_t size = sizeof(struct tstorm_eth_function_common_config);
2910
2911 u32 addr = BAR_TSTRORM_INTMEM +
2912 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
2913
2914 __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
2915}
2916
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002917void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002918{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002919 if (CHIP_IS_E1x(bp)) {
2920 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002921
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002922 storm_memset_func_cfg(bp, &tcfg, p->func_id);
2923 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002924
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002925 /* Enable the function in the FW */
2926 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
2927 storm_memset_func_en(bp, p->func_id, 1);
2928
2929 /* spq */
2930 if (p->func_flgs & FUNC_FLG_SPQ) {
2931 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
2932 REG_WR(bp, XSEM_REG_FAST_MEMORY +
2933 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
2934 }
2935}
2936
Ariel Elior6383c0b2011-07-14 08:31:57 +00002937/**
2938 * bnx2x_get_tx_only_flags - Return common flags
2939 *
2940 * @bp device handle
2941 * @fp queue handle
2942 * @zero_stats TRUE if statistics zeroing is needed
2943 *
2944 * Return the flags that are common for the Tx-only and not normal connections.
2945 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00002946static unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
2947 struct bnx2x_fastpath *fp,
2948 bool zero_stats)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002949{
2950 unsigned long flags = 0;
2951
2952 /* PF driver will always initialize the Queue to an ACTIVE state */
2953 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
2954
Ariel Elior6383c0b2011-07-14 08:31:57 +00002955 /* tx only connections collect statistics (on the same index as the
Dmitry Kravkov91226792013-03-11 05:17:52 +00002956 * parent connection). The statistics are zeroed when the parent
2957 * connection is initialized.
Ariel Elior6383c0b2011-07-14 08:31:57 +00002958 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00002959
2960 __set_bit(BNX2X_Q_FLG_STATS, &flags);
2961 if (zero_stats)
2962 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
2963
Dmitry Kravkov91226792013-03-11 05:17:52 +00002964 __set_bit(BNX2X_Q_FLG_PCSUM_ON_PKT, &flags);
Ariel Elior6383c0b2011-07-14 08:31:57 +00002965
Yuval Mintz823e1d92013-01-14 05:11:47 +00002966#ifdef BNX2X_STOP_ON_ERROR
2967 __set_bit(BNX2X_Q_FLG_TX_SEC, &flags);
2968#endif
2969
Ariel Elior6383c0b2011-07-14 08:31:57 +00002970 return flags;
2971}
2972
Eric Dumazet1191cb82012-04-27 21:39:21 +00002973static unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
2974 struct bnx2x_fastpath *fp,
2975 bool leading)
Ariel Elior6383c0b2011-07-14 08:31:57 +00002976{
2977 unsigned long flags = 0;
2978
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002979 /* calculate other queue flags */
2980 if (IS_MF_SD(bp))
2981 __set_bit(BNX2X_Q_FLG_OV, &flags);
2982
Barak Witkowskia3348722012-04-23 03:04:46 +00002983 if (IS_FCOE_FP(fp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002984 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Barak Witkowskia3348722012-04-23 03:04:46 +00002985 /* For FCoE - force usage of default priority (for afex) */
2986 __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
2987 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002988
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002989 if (!fp->disable_tpa) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002990 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002991 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00002992 if (fp->mode == TPA_MODE_GRO)
2993 __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002994 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002995
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002996 if (leading) {
2997 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
2998 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
2999 }
3000
3001 /* Always set HW VLAN stripping */
3002 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003003
Barak Witkowskia3348722012-04-23 03:04:46 +00003004 /* configure silent vlan removal */
3005 if (IS_MF_AFEX(bp))
3006 __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);
3007
Ariel Elior6383c0b2011-07-14 08:31:57 +00003008
3009 return flags | bnx2x_get_common_flags(bp, fp, true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003010}
3011
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003012static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003013 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
3014 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003015{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003016 gen_init->stat_id = bnx2x_stats_id(fp);
3017 gen_init->spcl_id = fp->cl_id;
3018
3019 /* Always use mini-jumbo MTU for FCoE L2 ring */
3020 if (IS_FCOE_FP(fp))
3021 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
3022 else
3023 gen_init->mtu = bp->dev->mtu;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003024
3025 gen_init->cos = cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003026}
3027
3028static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
3029 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
3030 struct bnx2x_rxq_setup_params *rxq_init)
3031{
3032 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003033 u16 sge_sz = 0;
3034 u16 tpa_agg_size = 0;
3035
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003036 if (!fp->disable_tpa) {
David S. Miller8decf862011-09-22 03:23:13 -04003037 pause->sge_th_lo = SGE_TH_LO(bp);
3038 pause->sge_th_hi = SGE_TH_HI(bp);
3039
3040 /* validate SGE ring has enough to cross high threshold */
3041 WARN_ON(bp->dropless_fc &&
3042 pause->sge_th_hi + FW_PREFETCH_CNT >
3043 MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
3044
Yuval Mintz924d75a2013-01-23 03:21:44 +00003045 tpa_agg_size = TPA_AGG_SIZE;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003046 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
3047 SGE_PAGE_SHIFT;
3048 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
3049 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
Yuval Mintz924d75a2013-01-23 03:21:44 +00003050 sge_sz = (u16)min_t(u32, SGE_PAGES, 0xffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003051 }
3052
3053 /* pause - not for e1 */
3054 if (!CHIP_IS_E1(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04003055 pause->bd_th_lo = BD_TH_LO(bp);
3056 pause->bd_th_hi = BD_TH_HI(bp);
3057
3058 pause->rcq_th_lo = RCQ_TH_LO(bp);
3059 pause->rcq_th_hi = RCQ_TH_HI(bp);
3060 /*
3061 * validate that rings have enough entries to cross
3062 * high thresholds
3063 */
3064 WARN_ON(bp->dropless_fc &&
3065 pause->bd_th_hi + FW_PREFETCH_CNT >
3066 bp->rx_ring_size);
3067 WARN_ON(bp->dropless_fc &&
3068 pause->rcq_th_hi + FW_PREFETCH_CNT >
3069 NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003070
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003071 pause->pri_map = 1;
3072 }
3073
3074 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003075 rxq_init->dscr_map = fp->rx_desc_mapping;
3076 rxq_init->sge_map = fp->rx_sge_mapping;
3077 rxq_init->rcq_map = fp->rx_comp_mapping;
3078 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003079
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003080 /* This should be a maximum number of data bytes that may be
3081 * placed on the BD (not including paddings).
3082 */
Eric Dumazete52fcb22011-11-14 06:05:34 +00003083 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
3084 BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003085
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003086 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003087 rxq_init->tpa_agg_sz = tpa_agg_size;
3088 rxq_init->sge_buf_sz = sge_sz;
3089 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003090 rxq_init->rss_engine_id = BP_FUNC(bp);
Yuval Mintz259afa12012-03-12 08:53:10 +00003091 rxq_init->mcast_engine_id = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003092
3093 /* Maximum number or simultaneous TPA aggregation for this Queue.
3094 *
Yuval Mintz2de67432013-01-23 03:21:43 +00003095 * For PF Clients it should be the maximum available number.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003096 * VF driver(s) may want to define it to a smaller value.
3097 */
David S. Miller8decf862011-09-22 03:23:13 -04003098 rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003099
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003100 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
3101 rxq_init->fw_sb_id = fp->fw_sb_id;
3102
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003103 if (IS_FCOE_FP(fp))
3104 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
3105 else
Ariel Elior6383c0b2011-07-14 08:31:57 +00003106 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
Barak Witkowskia3348722012-04-23 03:04:46 +00003107 /* configure silent vlan removal
3108 * if multi function mode is afex, then mask default vlan
3109 */
3110 if (IS_MF_AFEX(bp)) {
3111 rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
3112 rxq_init->silent_removal_mask = VLAN_VID_MASK;
3113 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003114}
3115
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003116static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003117 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
3118 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003119{
Merav Sicron65565882012-06-19 07:48:26 +00003120 txq_init->dscr_map = fp->txdata_ptr[cos]->tx_desc_mapping;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003121 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003122 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
3123 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003124
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003125 /*
3126 * set the tss leading client id for TX classfication ==
3127 * leading RSS client id
3128 */
3129 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
3130
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003131 if (IS_FCOE_FP(fp)) {
3132 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
3133 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
3134 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003135}
3136
stephen hemminger8d962862010-10-21 07:50:56 +00003137static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003138{
3139 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003140 struct event_ring_data eq_data = { {0} };
3141 u16 flags;
3142
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003143 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003144 /* reset IGU PF statistics: MSIX + ATTN */
3145 /* PF */
3146 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3147 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3148 (CHIP_MODE_IS_4_PORT(bp) ?
3149 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3150 /* ATTN */
3151 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3152 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3153 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
3154 (CHIP_MODE_IS_4_PORT(bp) ?
3155 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3156 }
3157
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003158 /* function setup flags */
3159 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
3160
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003161 /* This flag is relevant for E1x only.
3162 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003163 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003164 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003165
3166 func_init.func_flgs = flags;
3167 func_init.pf_id = BP_FUNC(bp);
3168 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003169 func_init.spq_map = bp->spq_mapping;
3170 func_init.spq_prod = bp->spq_prod_idx;
3171
3172 bnx2x_func_init(bp, &func_init);
3173
3174 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
3175
3176 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003177 * Congestion management values depend on the link rate
3178 * There is no active link so initial link rate is set to 10 Gbps.
3179 * When the link comes up The congestion management values are
3180 * re-calculated according to the actual link rate.
3181 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003182 bp->link_vars.line_speed = SPEED_10000;
3183 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
3184
3185 /* Only the PMF sets the HW */
3186 if (bp->port.pmf)
3187 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3188
Yuval Mintz86564c32013-01-23 03:21:50 +00003189 /* init Event Queue - PCI bus guarantees correct endianity*/
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003190 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
3191 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
3192 eq_data.producer = bp->eq_prod;
3193 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
3194 eq_data.sb_id = DEF_SB_ID;
3195 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
3196}
3197
3198
Eilon Greenstein2691d512009-08-12 08:22:08 +00003199static void bnx2x_e1h_disable(struct bnx2x *bp)
3200{
3201 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003202
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003203 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003204
3205 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003206}
3207
3208static void bnx2x_e1h_enable(struct bnx2x *bp)
3209{
3210 int port = BP_PORT(bp);
3211
3212 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
3213
Eilon Greenstein2691d512009-08-12 08:22:08 +00003214 /* Tx queue should be only reenabled */
3215 netif_tx_wake_all_queues(bp->dev);
3216
Eilon Greenstein061bc702009-10-15 00:18:47 -07003217 /*
3218 * Should not call netif_carrier_on since it will be called if the link
3219 * is up when checking for link state
3220 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003221}
3222
Barak Witkowski1d187b32011-12-05 22:41:50 +00003223#define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
3224
3225static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
3226{
3227 struct eth_stats_info *ether_stat =
3228 &bp->slowpath->drv_info_to_mcp.ether_stat;
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003229 struct bnx2x_vlan_mac_obj *mac_obj =
3230 &bp->sp_objs->mac_obj;
3231 int i;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003232
Dan Carpenter786fdf02012-10-02 01:47:46 +00003233 strlcpy(ether_stat->version, DRV_MODULE_VERSION,
3234 ETH_STAT_INFO_VERSION_LEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003235
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003236 /* get DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED macs, placing them in the
3237 * mac_local field in ether_stat struct. The base address is offset by 2
3238 * bytes to account for the field being 8 bytes but a mac address is
3239 * only 6 bytes. Likewise, the stride for the get_n_elements function is
3240 * 2 bytes to compensate from the 6 bytes of a mac to the 8 bytes
3241 * allocated by the ether_stat struct, so the macs will land in their
3242 * proper positions.
3243 */
3244 for (i = 0; i < DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED; i++)
3245 memset(ether_stat->mac_local + i, 0,
3246 sizeof(ether_stat->mac_local[0]));
3247 mac_obj->get_n_elements(bp, &bp->sp_objs[0].mac_obj,
3248 DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
3249 ether_stat->mac_local + MAC_PAD, MAC_PAD,
3250 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003251 ether_stat->mtu_size = bp->dev->mtu;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003252 if (bp->dev->features & NETIF_F_RXCSUM)
3253 ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
3254 if (bp->dev->features & NETIF_F_TSO)
3255 ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
3256 ether_stat->feature_flags |= bp->common.boot_mode;
3257
3258 ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
3259
3260 ether_stat->txq_size = bp->tx_ring_size;
3261 ether_stat->rxq_size = bp->rx_ring_size;
3262}
3263
3264static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
3265{
3266 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3267 struct fcoe_stats_info *fcoe_stat =
3268 &bp->slowpath->drv_info_to_mcp.fcoe_stat;
3269
Merav Sicron55c11942012-11-07 00:45:48 +00003270 if (!CNIC_LOADED(bp))
3271 return;
3272
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003273 memcpy(fcoe_stat->mac_local + MAC_PAD, bp->fip_mac, ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003274
3275 fcoe_stat->qos_priority =
3276 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
3277
3278 /* insert FCoE stats from ramrod response */
3279 if (!NO_FCOE(bp)) {
3280 struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003281 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003282 tstorm_queue_statistics;
3283
3284 struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003285 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003286 xstorm_queue_statistics;
3287
3288 struct fcoe_statistics_params *fw_fcoe_stat =
3289 &bp->fw_stats_data->fcoe;
3290
Yuval Mintz86564c32013-01-23 03:21:50 +00003291 ADD_64_LE(fcoe_stat->rx_bytes_hi, LE32_0,
3292 fcoe_stat->rx_bytes_lo,
3293 fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003294
Yuval Mintz86564c32013-01-23 03:21:50 +00003295 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3296 fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
3297 fcoe_stat->rx_bytes_lo,
3298 fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003299
Yuval Mintz86564c32013-01-23 03:21:50 +00003300 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3301 fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
3302 fcoe_stat->rx_bytes_lo,
3303 fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003304
Yuval Mintz86564c32013-01-23 03:21:50 +00003305 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3306 fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
3307 fcoe_stat->rx_bytes_lo,
3308 fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003309
Yuval Mintz86564c32013-01-23 03:21:50 +00003310 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3311 fcoe_stat->rx_frames_lo,
3312 fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003313
Yuval Mintz86564c32013-01-23 03:21:50 +00003314 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3315 fcoe_stat->rx_frames_lo,
3316 fcoe_q_tstorm_stats->rcv_ucast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003317
Yuval Mintz86564c32013-01-23 03:21:50 +00003318 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3319 fcoe_stat->rx_frames_lo,
3320 fcoe_q_tstorm_stats->rcv_bcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003321
Yuval Mintz86564c32013-01-23 03:21:50 +00003322 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3323 fcoe_stat->rx_frames_lo,
3324 fcoe_q_tstorm_stats->rcv_mcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003325
Yuval Mintz86564c32013-01-23 03:21:50 +00003326 ADD_64_LE(fcoe_stat->tx_bytes_hi, LE32_0,
3327 fcoe_stat->tx_bytes_lo,
3328 fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003329
Yuval Mintz86564c32013-01-23 03:21:50 +00003330 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3331 fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
3332 fcoe_stat->tx_bytes_lo,
3333 fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003334
Yuval Mintz86564c32013-01-23 03:21:50 +00003335 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3336 fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
3337 fcoe_stat->tx_bytes_lo,
3338 fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003339
Yuval Mintz86564c32013-01-23 03:21:50 +00003340 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3341 fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
3342 fcoe_stat->tx_bytes_lo,
3343 fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003344
Yuval Mintz86564c32013-01-23 03:21:50 +00003345 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3346 fcoe_stat->tx_frames_lo,
3347 fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003348
Yuval Mintz86564c32013-01-23 03:21:50 +00003349 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3350 fcoe_stat->tx_frames_lo,
3351 fcoe_q_xstorm_stats->ucast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003352
Yuval Mintz86564c32013-01-23 03:21:50 +00003353 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3354 fcoe_stat->tx_frames_lo,
3355 fcoe_q_xstorm_stats->bcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003356
Yuval Mintz86564c32013-01-23 03:21:50 +00003357 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3358 fcoe_stat->tx_frames_lo,
3359 fcoe_q_xstorm_stats->mcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003360 }
3361
Barak Witkowski1d187b32011-12-05 22:41:50 +00003362 /* ask L5 driver to add data to the struct */
3363 bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003364}
3365
3366static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
3367{
3368 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3369 struct iscsi_stats_info *iscsi_stat =
3370 &bp->slowpath->drv_info_to_mcp.iscsi_stat;
3371
Merav Sicron55c11942012-11-07 00:45:48 +00003372 if (!CNIC_LOADED(bp))
3373 return;
3374
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003375 memcpy(iscsi_stat->mac_local + MAC_PAD, bp->cnic_eth_dev.iscsi_mac,
3376 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003377
3378 iscsi_stat->qos_priority =
3379 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
3380
Barak Witkowski1d187b32011-12-05 22:41:50 +00003381 /* ask L5 driver to add data to the struct */
3382 bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003383}
3384
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003385/* called due to MCP event (on pmf):
3386 * reread new bandwidth configuration
3387 * configure FW
3388 * notify others function about the change
3389 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003390static void bnx2x_config_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003391{
3392 if (bp->link_vars.link_up) {
3393 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
3394 bnx2x_link_sync_notify(bp);
3395 }
3396 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3397}
3398
Eric Dumazet1191cb82012-04-27 21:39:21 +00003399static void bnx2x_set_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003400{
3401 bnx2x_config_mf_bw(bp);
3402 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
3403}
3404
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003405static void bnx2x_handle_eee_event(struct bnx2x *bp)
3406{
3407 DP(BNX2X_MSG_MCP, "EEE - LLDP event\n");
3408 bnx2x_fw_command(bp, DRV_MSG_CODE_EEE_RESULTS_ACK, 0);
3409}
3410
Barak Witkowski1d187b32011-12-05 22:41:50 +00003411static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
3412{
3413 enum drv_info_opcode op_code;
3414 u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
3415
3416 /* if drv_info version supported by MFW doesn't match - send NACK */
3417 if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
3418 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3419 return;
3420 }
3421
3422 op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
3423 DRV_INFO_CONTROL_OP_CODE_SHIFT;
3424
3425 memset(&bp->slowpath->drv_info_to_mcp, 0,
3426 sizeof(union drv_info_to_mcp));
3427
3428 switch (op_code) {
3429 case ETH_STATS_OPCODE:
3430 bnx2x_drv_info_ether_stat(bp);
3431 break;
3432 case FCOE_STATS_OPCODE:
3433 bnx2x_drv_info_fcoe_stat(bp);
3434 break;
3435 case ISCSI_STATS_OPCODE:
3436 bnx2x_drv_info_iscsi_stat(bp);
3437 break;
3438 default:
3439 /* if op code isn't supported - send NACK */
3440 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3441 return;
3442 }
3443
3444 /* if we got drv_info attn from MFW then these fields are defined in
3445 * shmem2 for sure
3446 */
3447 SHMEM2_WR(bp, drv_info_host_addr_lo,
3448 U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3449 SHMEM2_WR(bp, drv_info_host_addr_hi,
3450 U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3451
3452 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
3453}
3454
Eilon Greenstein2691d512009-08-12 08:22:08 +00003455static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
3456{
Eilon Greenstein2691d512009-08-12 08:22:08 +00003457 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003458
3459 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
3460
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003461 /*
3462 * This is the only place besides the function initialization
3463 * where the bp->flags can change so it is done without any
3464 * locks
3465 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003466 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Merav Sicron51c1a582012-03-18 10:33:38 +00003467 DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003468 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003469
3470 bnx2x_e1h_disable(bp);
3471 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00003472 DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003473 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003474
3475 bnx2x_e1h_enable(bp);
3476 }
3477 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
3478 }
3479 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003480 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003481 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
3482 }
3483
3484 /* Report results to MCP */
3485 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003486 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003487 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003488 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003489}
3490
Michael Chan289129022009-10-10 13:46:53 +00003491/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003492static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003493{
3494 struct eth_spe *next_spe = bp->spq_prod_bd;
3495
3496 if (bp->spq_prod_bd == bp->spq_last_bd) {
3497 bp->spq_prod_bd = bp->spq;
3498 bp->spq_prod_idx = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00003499 DP(BNX2X_MSG_SP, "end of spq\n");
Michael Chan289129022009-10-10 13:46:53 +00003500 } else {
3501 bp->spq_prod_bd++;
3502 bp->spq_prod_idx++;
3503 }
3504 return next_spe;
3505}
3506
3507/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003508static void bnx2x_sp_prod_update(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003509{
3510 int func = BP_FUNC(bp);
3511
Vladislav Zolotarov53e51e22011-07-19 01:45:02 +00003512 /*
3513 * Make sure that BD data is updated before writing the producer:
3514 * BD data is written to the memory, the producer is read from the
3515 * memory, thus we need a full memory barrier to ensure the ordering.
3516 */
3517 mb();
Michael Chan289129022009-10-10 13:46:53 +00003518
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003519 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003520 bp->spq_prod_idx);
Michael Chan289129022009-10-10 13:46:53 +00003521 mmiowb();
3522}
3523
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003524/**
3525 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3526 *
3527 * @cmd: command to check
3528 * @cmd_type: command type
3529 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003530static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003531{
3532 if ((cmd_type == NONE_CONNECTION_TYPE) ||
Ariel Elior6383c0b2011-07-14 08:31:57 +00003533 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003534 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3535 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3536 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3537 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3538 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3539 return true;
3540 else
3541 return false;
3542
3543}
3544
3545
3546/**
3547 * bnx2x_sp_post - place a single command on an SP ring
3548 *
3549 * @bp: driver handle
3550 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3551 * @cid: SW CID the command is related to
3552 * @data_hi: command private data address (high 32 bits)
3553 * @data_lo: command private data address (low 32 bits)
3554 * @cmd_type: command type (e.g. NONE, ETH)
3555 *
3556 * SP data is handled as if it's always an address pair, thus data fields are
3557 * not swapped to little endian in upper functions. Instead this function swaps
3558 * data as if it's two u32 fields.
3559 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003560int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003561 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003562{
Michael Chan289129022009-10-10 13:46:53 +00003563 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003564 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003565 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003566
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003567#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00003568 if (unlikely(bp->panic)) {
3569 BNX2X_ERR("Can't post SP when there is panic\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003570 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +00003571 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003572#endif
3573
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003574 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003575
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003576 if (common) {
3577 if (!atomic_read(&bp->eq_spq_left)) {
3578 BNX2X_ERR("BUG! EQ ring full!\n");
3579 spin_unlock_bh(&bp->spq_lock);
3580 bnx2x_panic();
3581 return -EBUSY;
3582 }
3583 } else if (!atomic_read(&bp->cq_spq_left)) {
3584 BNX2X_ERR("BUG! SPQ ring full!\n");
3585 spin_unlock_bh(&bp->spq_lock);
3586 bnx2x_panic();
3587 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003588 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08003589
Michael Chan289129022009-10-10 13:46:53 +00003590 spe = bnx2x_sp_get_next(bp);
3591
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003592 /* CID needs port number to be encoded int it */
Michael Chan289129022009-10-10 13:46:53 +00003593 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003594 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3595 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003596
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003597 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) & SPE_HDR_CONN_TYPE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003598
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003599 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3600 SPE_HDR_FUNCTION_ID);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003601
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003602 spe->hdr.type = cpu_to_le16(type);
3603
3604 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3605 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3606
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003607 /*
3608 * It's ok if the actual decrement is issued towards the memory
3609 * somewhere between the spin_lock and spin_unlock. Thus no
3610 * more explict memory barrier is needed.
3611 */
3612 if (common)
3613 atomic_dec(&bp->eq_spq_left);
3614 else
3615 atomic_dec(&bp->cq_spq_left);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003616
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003617
Merav Sicron51c1a582012-03-18 10:33:38 +00003618 DP(BNX2X_MSG_SP,
3619 "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003620 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3621 (u32)(U64_LO(bp->spq_mapping) +
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003622 (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003623 HW_CID(bp, cid), data_hi, data_lo, type,
3624 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003625
Michael Chan289129022009-10-10 13:46:53 +00003626 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003627 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003628 return 0;
3629}
3630
3631/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003632static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003633{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003634 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003635 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003636
3637 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003638 for (j = 0; j < 1000; j++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003639 val = (1UL << 31);
3640 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
3641 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
3642 if (val & (1L << 31))
3643 break;
3644
3645 msleep(5);
3646 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003647 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003648 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003649 rc = -EBUSY;
3650 }
3651
3652 return rc;
3653}
3654
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003655/* release split MCP access lock register */
3656static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003657{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003658 REG_WR(bp, GRCBASE_MCP + 0x9c, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003659}
3660
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003661#define BNX2X_DEF_SB_ATT_IDX 0x0001
3662#define BNX2X_DEF_SB_IDX 0x0002
3663
Eric Dumazet1191cb82012-04-27 21:39:21 +00003664static u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003665{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003666 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003667 u16 rc = 0;
3668
3669 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003670 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3671 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003672 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003673 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003674
3675 if (bp->def_idx != def_sb->sp_sb.running_index) {
3676 bp->def_idx = def_sb->sp_sb.running_index;
3677 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003678 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003679
3680 /* Do not reorder: indecies reading should complete before handling */
3681 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003682 return rc;
3683}
3684
3685/*
3686 * slow path service functions
3687 */
3688
3689static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3690{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003691 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003692 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3693 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003694 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3695 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003696 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00003697 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003698 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003699
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003700 if (bp->attn_state & asserted)
3701 BNX2X_ERR("IGU ERROR\n");
3702
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003703 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3704 aeu_mask = REG_RD(bp, aeu_addr);
3705
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003706 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003707 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003708 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003709 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003710
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003711 REG_WR(bp, aeu_addr, aeu_mask);
3712 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003713
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003714 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003715 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003716 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003717
3718 if (asserted & ATTN_HARD_WIRED_MASK) {
3719 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003720
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003721 bnx2x_acquire_phy_lock(bp);
3722
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003723 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00003724 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003725
Yaniv Rosner361c3912011-06-14 01:33:19 +00003726 /* If nig_mask is not set, no need to call the update
3727 * function.
3728 */
3729 if (nig_mask) {
3730 REG_WR(bp, nig_int_mask_addr, 0);
3731
3732 bnx2x_link_attn(bp);
3733 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003734
3735 /* handle unicore attn? */
3736 }
3737 if (asserted & ATTN_SW_TIMER_4_FUNC)
3738 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
3739
3740 if (asserted & GPIO_2_FUNC)
3741 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
3742
3743 if (asserted & GPIO_3_FUNC)
3744 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
3745
3746 if (asserted & GPIO_4_FUNC)
3747 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
3748
3749 if (port == 0) {
3750 if (asserted & ATTN_GENERAL_ATTN_1) {
3751 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
3752 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3753 }
3754 if (asserted & ATTN_GENERAL_ATTN_2) {
3755 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
3756 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3757 }
3758 if (asserted & ATTN_GENERAL_ATTN_3) {
3759 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
3760 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3761 }
3762 } else {
3763 if (asserted & ATTN_GENERAL_ATTN_4) {
3764 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
3765 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3766 }
3767 if (asserted & ATTN_GENERAL_ATTN_5) {
3768 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
3769 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3770 }
3771 if (asserted & ATTN_GENERAL_ATTN_6) {
3772 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
3773 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3774 }
3775 }
3776
3777 } /* if hardwired */
3778
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003779 if (bp->common.int_block == INT_BLOCK_HC)
3780 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3781 COMMAND_REG_ATTN_BITS_SET);
3782 else
3783 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
3784
3785 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
3786 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
3787 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003788
3789 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003790 if (asserted & ATTN_NIG_FOR_FUNC) {
Yaniv Rosner27c11512012-12-02 04:05:54 +00003791 /* Verify that IGU ack through BAR was written before restoring
3792 * NIG mask. This loop should exit after 2-3 iterations max.
3793 */
3794 if (bp->common.int_block != INT_BLOCK_HC) {
3795 u32 cnt = 0, igu_acked;
3796 do {
3797 igu_acked = REG_RD(bp,
3798 IGU_REG_ATTENTION_ACK_BITS);
3799 } while (((igu_acked & ATTN_NIG_FOR_FUNC) == 0) &&
3800 (++cnt < MAX_IGU_ATTN_ACK_TO));
3801 if (!igu_acked)
3802 DP(NETIF_MSG_HW,
3803 "Failed to verify IGU ack on time\n");
3804 barrier();
3805 }
Eilon Greenstein87942b42009-02-12 08:36:49 +00003806 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003807 bnx2x_release_phy_lock(bp);
3808 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003809}
3810
Eric Dumazet1191cb82012-04-27 21:39:21 +00003811static void bnx2x_fan_failure(struct bnx2x *bp)
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003812{
3813 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003814 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003815 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003816 ext_phy_config =
3817 SHMEM_RD(bp,
3818 dev_info.port_hw_config[port].external_phy_config);
3819
3820 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
3821 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003822 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003823 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003824
3825 /* log the failure */
Merav Sicron51c1a582012-03-18 10:33:38 +00003826 netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
3827 "Please contact OEM Support for assistance\n");
Ariel Elior83048592011-11-13 04:34:29 +00003828
3829 /*
Yuval Mintz2de67432013-01-23 03:21:43 +00003830 * Schedule device reset (unload)
Ariel Elior83048592011-11-13 04:34:29 +00003831 * This is due to some boards consuming sufficient power when driver is
3832 * up to overheat if fan fails.
3833 */
3834 smp_mb__before_clear_bit();
3835 set_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state);
3836 smp_mb__after_clear_bit();
3837 schedule_delayed_work(&bp->sp_rtnl_task, 0);
3838
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003839}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003840
Eric Dumazet1191cb82012-04-27 21:39:21 +00003841static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003842{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003843 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003844 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003845 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003846
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003847 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
3848 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003849
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003850 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003851
3852 val = REG_RD(bp, reg_offset);
3853 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
3854 REG_WR(bp, reg_offset, val);
3855
3856 BNX2X_ERR("SPIO5 hw attention\n");
3857
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003858 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003859 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003860 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003861 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003862
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003863 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00003864 bnx2x_acquire_phy_lock(bp);
3865 bnx2x_handle_module_detect_int(&bp->link_params);
3866 bnx2x_release_phy_lock(bp);
3867 }
3868
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003869 if (attn & HW_INTERRUT_ASSERT_SET_0) {
3870
3871 val = REG_RD(bp, reg_offset);
3872 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
3873 REG_WR(bp, reg_offset, val);
3874
3875 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003876 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003877 bnx2x_panic();
3878 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003879}
3880
Eric Dumazet1191cb82012-04-27 21:39:21 +00003881static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003882{
3883 u32 val;
3884
Eilon Greenstein0626b892009-02-12 08:38:14 +00003885 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003886
3887 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
3888 BNX2X_ERR("DB hw attention 0x%x\n", val);
3889 /* DORQ discard attention */
3890 if (val & 0x2)
3891 BNX2X_ERR("FATAL error from DORQ\n");
3892 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003893
3894 if (attn & HW_INTERRUT_ASSERT_SET_1) {
3895
3896 int port = BP_PORT(bp);
3897 int reg_offset;
3898
3899 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3900 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3901
3902 val = REG_RD(bp, reg_offset);
3903 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3904 REG_WR(bp, reg_offset, val);
3905
3906 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003907 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003908 bnx2x_panic();
3909 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003910}
3911
Eric Dumazet1191cb82012-04-27 21:39:21 +00003912static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003913{
3914 u32 val;
3915
3916 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3917
3918 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3919 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3920 /* CFC error attention */
3921 if (val & 0x2)
3922 BNX2X_ERR("FATAL error from CFC\n");
3923 }
3924
3925 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003926 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003927 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003928 /* RQ_USDMDP_FIFO_OVERFLOW */
3929 if (val & 0x18000)
3930 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003931
3932 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003933 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
3934 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
3935 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003936 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003937
3938 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3939
3940 int port = BP_PORT(bp);
3941 int reg_offset;
3942
3943 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3944 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3945
3946 val = REG_RD(bp, reg_offset);
3947 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3948 REG_WR(bp, reg_offset, val);
3949
3950 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003951 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003952 bnx2x_panic();
3953 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003954}
3955
Eric Dumazet1191cb82012-04-27 21:39:21 +00003956static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003957{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003958 u32 val;
3959
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003960 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3961
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003962 if (attn & BNX2X_PMF_LINK_ASSERT) {
3963 int func = BP_FUNC(bp);
3964
3965 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Barak Witkowskia3348722012-04-23 03:04:46 +00003966 bnx2x_read_mf_cfg(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003967 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
3968 func_mf_config[BP_ABS_FUNC(bp)].config);
3969 val = SHMEM_RD(bp,
3970 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003971 if (val & DRV_STATUS_DCC_EVENT_MASK)
3972 bnx2x_dcc_event(bp,
3973 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003974
3975 if (val & DRV_STATUS_SET_MF_BW)
3976 bnx2x_set_mf_bw(bp);
3977
Barak Witkowski1d187b32011-12-05 22:41:50 +00003978 if (val & DRV_STATUS_DRV_INFO_REQ)
3979 bnx2x_handle_drv_info_req(bp);
Ariel Eliord16132c2013-01-01 05:22:42 +00003980
3981 if (val & DRV_STATUS_VF_DISABLED)
3982 bnx2x_vf_handle_flr_event(bp);
3983
Eilon Greenstein2691d512009-08-12 08:22:08 +00003984 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003985 bnx2x_pmf_update(bp);
3986
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003987 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00003988 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
3989 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003990 /* start dcbx state machine */
3991 bnx2x_dcbx_set_params(bp,
3992 BNX2X_DCBX_STATE_NEG_RECEIVED);
Barak Witkowskia3348722012-04-23 03:04:46 +00003993 if (val & DRV_STATUS_AFEX_EVENT_MASK)
3994 bnx2x_handle_afex_cmd(bp,
3995 val & DRV_STATUS_AFEX_EVENT_MASK);
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003996 if (val & DRV_STATUS_EEE_NEGOTIATION_RESULTS)
3997 bnx2x_handle_eee_event(bp);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003998 if (bp->link_vars.periodic_flags &
3999 PERIODIC_FLAGS_LINK_EVENT) {
4000 /* sync with link */
4001 bnx2x_acquire_phy_lock(bp);
4002 bp->link_vars.periodic_flags &=
4003 ~PERIODIC_FLAGS_LINK_EVENT;
4004 bnx2x_release_phy_lock(bp);
4005 if (IS_MF(bp))
4006 bnx2x_link_sync_notify(bp);
4007 bnx2x_link_report(bp);
4008 }
4009 /* Always call it here: bnx2x_link_report() will
4010 * prevent the link indication duplication.
4011 */
4012 bnx2x__link_status_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004013 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004014
4015 BNX2X_ERR("MC assert!\n");
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004016 bnx2x_mc_assert(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004017 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
4018 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
4019 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
4020 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
4021 bnx2x_panic();
4022
4023 } else if (attn & BNX2X_MCP_ASSERT) {
4024
4025 BNX2X_ERR("MCP assert!\n");
4026 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004027 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004028
4029 } else
4030 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
4031 }
4032
4033 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004034 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
4035 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004036 val = CHIP_IS_E1(bp) ? 0 :
4037 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004038 BNX2X_ERR("GRC time-out 0x%08x\n", val);
4039 }
4040 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004041 val = CHIP_IS_E1(bp) ? 0 :
4042 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004043 BNX2X_ERR("GRC reserved 0x%08x\n", val);
4044 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004045 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004046 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004047}
4048
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004049/*
4050 * Bits map:
4051 * 0-7 - Engine0 load counter.
4052 * 8-15 - Engine1 load counter.
4053 * 16 - Engine0 RESET_IN_PROGRESS bit.
4054 * 17 - Engine1 RESET_IN_PROGRESS bit.
4055 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
4056 * on the engine
4057 * 19 - Engine1 ONE_IS_LOADED.
4058 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
4059 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
4060 * just the one belonging to its engine).
4061 *
4062 */
4063#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
4064
4065#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
4066#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
4067#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
4068#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
4069#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
4070#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
4071#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00004072
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004073/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004074 * Set the GLOBAL_RESET bit.
4075 *
4076 * Should be run under rtnl lock
4077 */
4078void bnx2x_set_reset_global(struct bnx2x *bp)
4079{
Ariel Eliorf16da432012-01-26 06:01:50 +00004080 u32 val;
4081 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4082 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004083 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
Ariel Eliorf16da432012-01-26 06:01:50 +00004084 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004085}
4086
4087/*
4088 * Clear the GLOBAL_RESET bit.
4089 *
4090 * Should be run under rtnl lock
4091 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004092static void bnx2x_clear_reset_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004093{
Ariel Eliorf16da432012-01-26 06:01:50 +00004094 u32 val;
4095 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4096 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004097 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
Ariel Eliorf16da432012-01-26 06:01:50 +00004098 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004099}
4100
4101/*
4102 * Checks the GLOBAL_RESET bit.
4103 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004104 * should be run under rtnl lock
4105 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004106static bool bnx2x_reset_is_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004107{
4108 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4109
4110 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
4111 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
4112}
4113
4114/*
4115 * Clear RESET_IN_PROGRESS bit for the current engine.
4116 *
4117 * Should be run under rtnl lock
4118 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004119static void bnx2x_set_reset_done(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004120{
Ariel Eliorf16da432012-01-26 06:01:50 +00004121 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004122 u32 bit = BP_PATH(bp) ?
4123 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004124 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4125 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004126
4127 /* Clear the bit */
4128 val &= ~bit;
4129 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004130
4131 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004132}
4133
4134/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004135 * Set RESET_IN_PROGRESS for the current engine.
4136 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004137 * should be run under rtnl lock
4138 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004139void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004140{
Ariel Eliorf16da432012-01-26 06:01:50 +00004141 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004142 u32 bit = BP_PATH(bp) ?
4143 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004144 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4145 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004146
4147 /* Set the bit */
4148 val |= bit;
4149 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004150 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004151}
4152
4153/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004154 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004155 * should be run under rtnl lock
4156 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004157bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004158{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004159 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4160 u32 bit = engine ?
4161 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
4162
4163 /* return false if bit is set */
4164 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004165}
4166
4167/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004168 * set pf load for the current pf.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004169 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004170 * should be run under rtnl lock
4171 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004172void bnx2x_set_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004173{
Ariel Eliorf16da432012-01-26 06:01:50 +00004174 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004175 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4176 BNX2X_PATH0_LOAD_CNT_MASK;
4177 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4178 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004179
Ariel Eliorf16da432012-01-26 06:01:50 +00004180 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4181 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4182
Merav Sicron51c1a582012-03-18 10:33:38 +00004183 DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004184
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004185 /* get the current counter value */
4186 val1 = (val & mask) >> shift;
4187
Ariel Elior889b9af2012-01-26 06:01:51 +00004188 /* set bit of that PF */
4189 val1 |= (1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004190
4191 /* clear the old value */
4192 val &= ~mask;
4193
4194 /* set the new one */
4195 val |= ((val1 << shift) & mask);
4196
4197 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004198 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004199}
4200
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004201/**
Ariel Elior889b9af2012-01-26 06:01:51 +00004202 * bnx2x_clear_pf_load - clear pf load mark
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004203 *
4204 * @bp: driver handle
4205 *
4206 * Should be run under rtnl lock.
4207 * Decrements the load counter for the current engine. Returns
Ariel Elior889b9af2012-01-26 06:01:51 +00004208 * whether other functions are still loaded
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004209 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004210bool bnx2x_clear_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004211{
Ariel Eliorf16da432012-01-26 06:01:50 +00004212 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004213 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4214 BNX2X_PATH0_LOAD_CNT_MASK;
4215 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4216 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004217
Ariel Eliorf16da432012-01-26 06:01:50 +00004218 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4219 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Merav Sicron51c1a582012-03-18 10:33:38 +00004220 DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004221
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004222 /* get the current counter value */
4223 val1 = (val & mask) >> shift;
4224
Ariel Elior889b9af2012-01-26 06:01:51 +00004225 /* clear bit of that PF */
4226 val1 &= ~(1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004227
4228 /* clear the old value */
4229 val &= ~mask;
4230
4231 /* set the new one */
4232 val |= ((val1 << shift) & mask);
4233
4234 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004235 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4236 return val1 != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004237}
4238
4239/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004240 * Read the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004241 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004242 * should be run under rtnl lock
4243 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004244static bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004245{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004246 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
4247 BNX2X_PATH0_LOAD_CNT_MASK);
4248 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4249 BNX2X_PATH0_LOAD_CNT_SHIFT);
4250 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4251
Merav Sicron51c1a582012-03-18 10:33:38 +00004252 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004253
4254 val = (val & mask) >> shift;
4255
Merav Sicron51c1a582012-03-18 10:33:38 +00004256 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
4257 engine, val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004258
Ariel Elior889b9af2012-01-26 06:01:51 +00004259 return val != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004260}
4261
Eric Dumazet1191cb82012-04-27 21:39:21 +00004262static void _print_next_block(int idx, const char *blk)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004263{
Joe Perchesf1deab52011-08-14 12:16:21 +00004264 pr_cont("%s%s", idx ? ", " : "", blk);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004265}
4266
Eric Dumazet1191cb82012-04-27 21:39:21 +00004267static int bnx2x_check_blocks_with_parity0(u32 sig, int par_num,
4268 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004269{
4270 int i = 0;
4271 u32 cur_bit = 0;
4272 for (i = 0; sig; i++) {
4273 cur_bit = ((u32)0x1 << i);
4274 if (sig & cur_bit) {
4275 switch (cur_bit) {
4276 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004277 if (print)
4278 _print_next_block(par_num++, "BRB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004279 break;
4280 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004281 if (print)
4282 _print_next_block(par_num++, "PARSER");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004283 break;
4284 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004285 if (print)
4286 _print_next_block(par_num++, "TSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004287 break;
4288 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004289 if (print)
4290 _print_next_block(par_num++,
4291 "SEARCHER");
4292 break;
4293 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
4294 if (print)
4295 _print_next_block(par_num++, "TCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004296 break;
4297 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004298 if (print)
4299 _print_next_block(par_num++, "TSEMI");
4300 break;
4301 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
4302 if (print)
4303 _print_next_block(par_num++, "XPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004304 break;
4305 }
4306
4307 /* Clear the bit */
4308 sig &= ~cur_bit;
4309 }
4310 }
4311
4312 return par_num;
4313}
4314
Eric Dumazet1191cb82012-04-27 21:39:21 +00004315static int bnx2x_check_blocks_with_parity1(u32 sig, int par_num,
4316 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004317{
4318 int i = 0;
4319 u32 cur_bit = 0;
4320 for (i = 0; sig; i++) {
4321 cur_bit = ((u32)0x1 << i);
4322 if (sig & cur_bit) {
4323 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004324 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
4325 if (print)
4326 _print_next_block(par_num++, "PBF");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004327 break;
4328 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004329 if (print)
4330 _print_next_block(par_num++, "QM");
4331 break;
4332 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
4333 if (print)
4334 _print_next_block(par_num++, "TM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004335 break;
4336 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004337 if (print)
4338 _print_next_block(par_num++, "XSDM");
4339 break;
4340 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
4341 if (print)
4342 _print_next_block(par_num++, "XCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004343 break;
4344 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004345 if (print)
4346 _print_next_block(par_num++, "XSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004347 break;
4348 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004349 if (print)
4350 _print_next_block(par_num++,
4351 "DOORBELLQ");
4352 break;
4353 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
4354 if (print)
4355 _print_next_block(par_num++, "NIG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004356 break;
4357 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004358 if (print)
4359 _print_next_block(par_num++,
4360 "VAUX PCI CORE");
4361 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004362 break;
4363 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004364 if (print)
4365 _print_next_block(par_num++, "DEBUG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004366 break;
4367 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004368 if (print)
4369 _print_next_block(par_num++, "USDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004370 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004371 case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
4372 if (print)
4373 _print_next_block(par_num++, "UCM");
4374 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004375 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004376 if (print)
4377 _print_next_block(par_num++, "USEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004378 break;
4379 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004380 if (print)
4381 _print_next_block(par_num++, "UPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004382 break;
4383 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004384 if (print)
4385 _print_next_block(par_num++, "CSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004386 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004387 case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
4388 if (print)
4389 _print_next_block(par_num++, "CCM");
4390 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004391 }
4392
4393 /* Clear the bit */
4394 sig &= ~cur_bit;
4395 }
4396 }
4397
4398 return par_num;
4399}
4400
Eric Dumazet1191cb82012-04-27 21:39:21 +00004401static int bnx2x_check_blocks_with_parity2(u32 sig, int par_num,
4402 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004403{
4404 int i = 0;
4405 u32 cur_bit = 0;
4406 for (i = 0; sig; i++) {
4407 cur_bit = ((u32)0x1 << i);
4408 if (sig & cur_bit) {
4409 switch (cur_bit) {
4410 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004411 if (print)
4412 _print_next_block(par_num++, "CSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004413 break;
4414 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004415 if (print)
4416 _print_next_block(par_num++, "PXP");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004417 break;
4418 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004419 if (print)
4420 _print_next_block(par_num++,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004421 "PXPPCICLOCKCLIENT");
4422 break;
4423 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004424 if (print)
4425 _print_next_block(par_num++, "CFC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004426 break;
4427 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004428 if (print)
4429 _print_next_block(par_num++, "CDU");
4430 break;
4431 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
4432 if (print)
4433 _print_next_block(par_num++, "DMAE");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004434 break;
4435 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004436 if (print)
4437 _print_next_block(par_num++, "IGU");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004438 break;
4439 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004440 if (print)
4441 _print_next_block(par_num++, "MISC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004442 break;
4443 }
4444
4445 /* Clear the bit */
4446 sig &= ~cur_bit;
4447 }
4448 }
4449
4450 return par_num;
4451}
4452
Eric Dumazet1191cb82012-04-27 21:39:21 +00004453static int bnx2x_check_blocks_with_parity3(u32 sig, int par_num,
4454 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004455{
4456 int i = 0;
4457 u32 cur_bit = 0;
4458 for (i = 0; sig; i++) {
4459 cur_bit = ((u32)0x1 << i);
4460 if (sig & cur_bit) {
4461 switch (cur_bit) {
4462 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004463 if (print)
4464 _print_next_block(par_num++, "MCP ROM");
4465 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004466 break;
4467 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004468 if (print)
4469 _print_next_block(par_num++,
4470 "MCP UMP RX");
4471 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004472 break;
4473 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004474 if (print)
4475 _print_next_block(par_num++,
4476 "MCP UMP TX");
4477 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004478 break;
4479 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004480 if (print)
4481 _print_next_block(par_num++,
4482 "MCP SCPAD");
4483 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004484 break;
4485 }
4486
4487 /* Clear the bit */
4488 sig &= ~cur_bit;
4489 }
4490 }
4491
4492 return par_num;
4493}
4494
Eric Dumazet1191cb82012-04-27 21:39:21 +00004495static int bnx2x_check_blocks_with_parity4(u32 sig, int par_num,
4496 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004497{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004498 int i = 0;
4499 u32 cur_bit = 0;
4500 for (i = 0; sig; i++) {
4501 cur_bit = ((u32)0x1 << i);
4502 if (sig & cur_bit) {
4503 switch (cur_bit) {
4504 case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
4505 if (print)
4506 _print_next_block(par_num++, "PGLUE_B");
4507 break;
4508 case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
4509 if (print)
4510 _print_next_block(par_num++, "ATC");
4511 break;
4512 }
4513
4514 /* Clear the bit */
4515 sig &= ~cur_bit;
4516 }
4517 }
4518
4519 return par_num;
4520}
4521
Eric Dumazet1191cb82012-04-27 21:39:21 +00004522static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
4523 u32 *sig)
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004524{
4525 if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4526 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4527 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4528 (sig[3] & HW_PRTY_ASSERT_SET_3) ||
4529 (sig[4] & HW_PRTY_ASSERT_SET_4)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004530 int par_num = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00004531 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
4532 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004533 sig[0] & HW_PRTY_ASSERT_SET_0,
4534 sig[1] & HW_PRTY_ASSERT_SET_1,
4535 sig[2] & HW_PRTY_ASSERT_SET_2,
4536 sig[3] & HW_PRTY_ASSERT_SET_3,
4537 sig[4] & HW_PRTY_ASSERT_SET_4);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004538 if (print)
4539 netdev_err(bp->dev,
4540 "Parity errors detected in blocks: ");
4541 par_num = bnx2x_check_blocks_with_parity0(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004542 sig[0] & HW_PRTY_ASSERT_SET_0, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004543 par_num = bnx2x_check_blocks_with_parity1(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004544 sig[1] & HW_PRTY_ASSERT_SET_1, par_num, global, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004545 par_num = bnx2x_check_blocks_with_parity2(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004546 sig[2] & HW_PRTY_ASSERT_SET_2, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004547 par_num = bnx2x_check_blocks_with_parity3(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004548 sig[3] & HW_PRTY_ASSERT_SET_3, par_num, global, print);
4549 par_num = bnx2x_check_blocks_with_parity4(
4550 sig[4] & HW_PRTY_ASSERT_SET_4, par_num, print);
4551
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004552 if (print)
4553 pr_cont("\n");
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004554
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004555 return true;
4556 } else
4557 return false;
4558}
4559
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004560/**
4561 * bnx2x_chk_parity_attn - checks for parity attentions.
4562 *
4563 * @bp: driver handle
4564 * @global: true if there was a global attention
4565 * @print: show parity attention in syslog
4566 */
4567bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004568{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004569 struct attn_route attn = { {0} };
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004570 int port = BP_PORT(bp);
4571
4572 attn.sig[0] = REG_RD(bp,
4573 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
4574 port*4);
4575 attn.sig[1] = REG_RD(bp,
4576 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
4577 port*4);
4578 attn.sig[2] = REG_RD(bp,
4579 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
4580 port*4);
4581 attn.sig[3] = REG_RD(bp,
4582 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
4583 port*4);
4584
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004585 if (!CHIP_IS_E1x(bp))
4586 attn.sig[4] = REG_RD(bp,
4587 MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
4588 port*4);
4589
4590 return bnx2x_parity_attn(bp, global, print, attn.sig);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004591}
4592
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004593
Eric Dumazet1191cb82012-04-27 21:39:21 +00004594static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004595{
4596 u32 val;
4597 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
4598
4599 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
4600 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
4601 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004602 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004603 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004604 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004605 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004606 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004607 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004608 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004609 if (val &
4610 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004611 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004612 if (val &
4613 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004614 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004615 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004616 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004617 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004618 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004619 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
Merav Sicron51c1a582012-03-18 10:33:38 +00004620 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004621 }
4622 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
4623 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
4624 BNX2X_ERR("ATC hw attention 0x%x\n", val);
4625 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
4626 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
4627 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
Merav Sicron51c1a582012-03-18 10:33:38 +00004628 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004629 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
Merav Sicron51c1a582012-03-18 10:33:38 +00004630 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004631 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
Merav Sicron51c1a582012-03-18 10:33:38 +00004632 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004633 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
4634 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
4635 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
Merav Sicron51c1a582012-03-18 10:33:38 +00004636 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004637 }
4638
4639 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4640 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
4641 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
4642 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4643 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
4644 }
4645
4646}
4647
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004648static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
4649{
4650 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004651 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004652 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004653 u32 reg_addr;
4654 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004655 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004656 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004657
4658 /* need to take HW lock because MCP or other port might also
4659 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004660 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004661
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004662 if (bnx2x_chk_parity_attn(bp, &global, true)) {
4663#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004664 bp->recovery_state = BNX2X_RECOVERY_INIT;
Ariel Elior7be08a72011-07-14 08:31:19 +00004665 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004666 /* Disable HW interrupts */
4667 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004668 /* In case of parity errors don't handle attentions so that
4669 * other function would "see" parity errors.
4670 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004671#else
4672 bnx2x_panic();
4673#endif
4674 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004675 return;
4676 }
4677
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004678 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
4679 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
4680 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
4681 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004682 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004683 attn.sig[4] =
4684 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
4685 else
4686 attn.sig[4] = 0;
4687
4688 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
4689 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004690
4691 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
4692 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004693 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004694
Merav Sicron51c1a582012-03-18 10:33:38 +00004695 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004696 index,
4697 group_mask->sig[0], group_mask->sig[1],
4698 group_mask->sig[2], group_mask->sig[3],
4699 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004700
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004701 bnx2x_attn_int_deasserted4(bp,
4702 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004703 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004704 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004705 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004706 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004707 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004708 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004709 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004710 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004711 }
4712 }
4713
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004714 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004715
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004716 if (bp->common.int_block == INT_BLOCK_HC)
4717 reg_addr = (HC_REG_COMMAND_REG + port*32 +
4718 COMMAND_REG_ATTN_BITS_CLR);
4719 else
4720 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004721
4722 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004723 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
4724 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07004725 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004726
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004727 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004728 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004729
4730 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
4731 MISC_REG_AEU_MASK_ATTN_FUNC_0;
4732
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004733 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
4734 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004735
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004736 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
4737 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004738 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004739 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
4740
4741 REG_WR(bp, reg_addr, aeu_mask);
4742 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004743
4744 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
4745 bp->attn_state &= ~deasserted;
4746 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
4747}
4748
4749static void bnx2x_attn_int(struct bnx2x *bp)
4750{
4751 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08004752 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
4753 attn_bits);
4754 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
4755 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004756 u32 attn_state = bp->attn_state;
4757
4758 /* look for changed bits */
4759 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
4760 u32 deasserted = ~attn_bits & attn_ack & attn_state;
4761
4762 DP(NETIF_MSG_HW,
4763 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
4764 attn_bits, attn_ack, asserted, deasserted);
4765
4766 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004767 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004768
4769 /* handle bits that were raised */
4770 if (asserted)
4771 bnx2x_attn_int_asserted(bp, asserted);
4772
4773 if (deasserted)
4774 bnx2x_attn_int_deasserted(bp, deasserted);
4775}
4776
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004777void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
4778 u16 index, u8 op, u8 update)
4779{
Ariel Eliordc1ba592013-01-01 05:22:30 +00004780 u32 igu_addr = bp->igu_base_addr;
4781 igu_addr += (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004782 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
4783 igu_addr);
4784}
4785
Eric Dumazet1191cb82012-04-27 21:39:21 +00004786static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004787{
4788 /* No memory barriers */
4789 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
4790 mmiowb(); /* keep prod updates ordered */
4791}
4792
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004793static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
4794 union event_ring_elem *elem)
4795{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004796 u8 err = elem->message.error;
4797
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004798 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00004799 (cid < bp->cnic_eth_dev.starting_cid &&
4800 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004801 return 1;
4802
4803 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
4804
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004805 if (unlikely(err)) {
4806
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004807 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
4808 cid);
Yuval Mintz823e1d92013-01-14 05:11:47 +00004809 bnx2x_panic_dump(bp, false);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004810 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004811 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004812 return 0;
4813}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004814
Eric Dumazet1191cb82012-04-27 21:39:21 +00004815static void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004816{
4817 struct bnx2x_mcast_ramrod_params rparam;
4818 int rc;
4819
4820 memset(&rparam, 0, sizeof(rparam));
4821
4822 rparam.mcast_obj = &bp->mcast_obj;
4823
4824 netif_addr_lock_bh(bp->dev);
4825
4826 /* Clear pending state for the last command */
4827 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
4828
4829 /* If there are pending mcast commands - send them */
4830 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
4831 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
4832 if (rc < 0)
4833 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
4834 rc);
4835 }
4836
4837 netif_addr_unlock_bh(bp->dev);
4838}
4839
Eric Dumazet1191cb82012-04-27 21:39:21 +00004840static void bnx2x_handle_classification_eqe(struct bnx2x *bp,
4841 union event_ring_elem *elem)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004842{
4843 unsigned long ramrod_flags = 0;
4844 int rc = 0;
4845 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
4846 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
4847
4848 /* Always push next commands out, don't wait here */
4849 __set_bit(RAMROD_CONT, &ramrod_flags);
4850
Yuval Mintz86564c32013-01-23 03:21:50 +00004851 switch (le32_to_cpu((__force __le32)elem->message.data.eth_event.echo)
4852 >> BNX2X_SWCID_SHIFT) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004853 case BNX2X_FILTER_MAC_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004854 DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
Merav Sicron55c11942012-11-07 00:45:48 +00004855 if (CNIC_LOADED(bp) && (cid == BNX2X_ISCSI_ETH_CID(bp)))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004856 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
4857 else
Barak Witkowski15192a82012-06-19 07:48:28 +00004858 vlan_mac_obj = &bp->sp_objs[cid].mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004859
4860 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004861 case BNX2X_FILTER_MCAST_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004862 DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004863 /* This is only relevant for 57710 where multicast MACs are
4864 * configured as unicast MACs using the same ramrod.
4865 */
4866 bnx2x_handle_mcast_eqe(bp);
4867 return;
4868 default:
4869 BNX2X_ERR("Unsupported classification command: %d\n",
4870 elem->message.data.eth_event.echo);
4871 return;
4872 }
4873
4874 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
4875
4876 if (rc < 0)
4877 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
4878 else if (rc > 0)
4879 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
4880
4881}
4882
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004883static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004884
Eric Dumazet1191cb82012-04-27 21:39:21 +00004885static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004886{
4887 netif_addr_lock_bh(bp->dev);
4888
4889 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
4890
4891 /* Send rx_mode command again if was requested */
4892 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
4893 bnx2x_set_storm_rx_mode(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004894 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
4895 &bp->sp_state))
4896 bnx2x_set_iscsi_eth_rx_mode(bp, true);
4897 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
4898 &bp->sp_state))
4899 bnx2x_set_iscsi_eth_rx_mode(bp, false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004900
4901 netif_addr_unlock_bh(bp->dev);
4902}
4903
Eric Dumazet1191cb82012-04-27 21:39:21 +00004904static void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
Barak Witkowskia3348722012-04-23 03:04:46 +00004905 union event_ring_elem *elem)
4906{
4907 if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
4908 DP(BNX2X_MSG_SP,
4909 "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
4910 elem->message.data.vif_list_event.func_bit_map);
4911 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
4912 elem->message.data.vif_list_event.func_bit_map);
4913 } else if (elem->message.data.vif_list_event.echo ==
4914 VIF_LIST_RULE_SET) {
4915 DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
4916 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
4917 }
4918}
4919
4920/* called with rtnl_lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004921static void bnx2x_after_function_update(struct bnx2x *bp)
Barak Witkowskia3348722012-04-23 03:04:46 +00004922{
4923 int q, rc;
4924 struct bnx2x_fastpath *fp;
4925 struct bnx2x_queue_state_params queue_params = {NULL};
4926 struct bnx2x_queue_update_params *q_update_params =
4927 &queue_params.params.update;
4928
Yuval Mintz2de67432013-01-23 03:21:43 +00004929 /* Send Q update command with afex vlan removal values for all Qs */
Barak Witkowskia3348722012-04-23 03:04:46 +00004930 queue_params.cmd = BNX2X_Q_CMD_UPDATE;
4931
4932 /* set silent vlan removal values according to vlan mode */
4933 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
4934 &q_update_params->update_flags);
4935 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
4936 &q_update_params->update_flags);
4937 __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
4938
4939 /* in access mode mark mask and value are 0 to strip all vlans */
4940 if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
4941 q_update_params->silent_removal_value = 0;
4942 q_update_params->silent_removal_mask = 0;
4943 } else {
4944 q_update_params->silent_removal_value =
4945 (bp->afex_def_vlan_tag & VLAN_VID_MASK);
4946 q_update_params->silent_removal_mask = VLAN_VID_MASK;
4947 }
4948
4949 for_each_eth_queue(bp, q) {
4950 /* Set the appropriate Queue object */
4951 fp = &bp->fp[q];
Barak Witkowski15192a82012-06-19 07:48:28 +00004952 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00004953
4954 /* send the ramrod */
4955 rc = bnx2x_queue_state_change(bp, &queue_params);
4956 if (rc < 0)
4957 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
4958 q);
4959 }
4960
Barak Witkowskia3348722012-04-23 03:04:46 +00004961 if (!NO_FCOE(bp)) {
Merav Sicron65565882012-06-19 07:48:26 +00004962 fp = &bp->fp[FCOE_IDX(bp)];
Barak Witkowski15192a82012-06-19 07:48:28 +00004963 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00004964
4965 /* clear pending completion bit */
4966 __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
4967
4968 /* mark latest Q bit */
4969 smp_mb__before_clear_bit();
4970 set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
4971 smp_mb__after_clear_bit();
4972
4973 /* send Q update ramrod for FCoE Q */
4974 rc = bnx2x_queue_state_change(bp, &queue_params);
4975 if (rc < 0)
4976 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
4977 q);
4978 } else {
4979 /* If no FCoE ring - ACK MCP now */
4980 bnx2x_link_report(bp);
4981 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
4982 }
Barak Witkowskia3348722012-04-23 03:04:46 +00004983}
4984
Eric Dumazet1191cb82012-04-27 21:39:21 +00004985static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004986 struct bnx2x *bp, u32 cid)
4987{
Joe Perches94f05b02011-08-14 12:16:20 +00004988 DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00004989
4990 if (CNIC_LOADED(bp) && (cid == BNX2X_FCOE_ETH_CID(bp)))
Barak Witkowski15192a82012-06-19 07:48:28 +00004991 return &bnx2x_fcoe_sp_obj(bp, q_obj);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004992 else
Barak Witkowski15192a82012-06-19 07:48:28 +00004993 return &bp->sp_objs[CID_TO_FP(cid, bp)].q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004994}
4995
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004996static void bnx2x_eq_int(struct bnx2x *bp)
4997{
4998 u16 hw_cons, sw_cons, sw_prod;
4999 union event_ring_elem *elem;
Merav Sicron55c11942012-11-07 00:45:48 +00005000 u8 echo;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005001 u32 cid;
5002 u8 opcode;
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005003 int rc, spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005004 struct bnx2x_queue_sp_obj *q_obj;
5005 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
5006 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005007
5008 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
5009
5010 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
5011 * when we get the the next-page we nned to adjust so the loop
5012 * condition below will be met. The next element is the size of a
5013 * regular element and hence incrementing by 1
5014 */
5015 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
5016 hw_cons++;
5017
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005018 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005019 * specific bp, thus there is no need in "paired" read memory
5020 * barrier here.
5021 */
5022 sw_cons = bp->eq_cons;
5023 sw_prod = bp->eq_prod;
5024
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005025 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005026 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005027
5028 for (; sw_cons != hw_cons;
5029 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
5030
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005031 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
5032
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005033 rc = bnx2x_iov_eq_sp_event(bp, elem);
5034 if (!rc) {
5035 DP(BNX2X_MSG_IOV, "bnx2x_iov_eq_sp_event returned %d\n",
5036 rc);
5037 goto next_spqe;
5038 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005039
Yuval Mintz86564c32013-01-23 03:21:50 +00005040 /* elem CID originates from FW; actually LE */
5041 cid = SW_CID((__force __le32)
5042 elem->message.data.cfc_del_event.cid);
5043 opcode = elem->message.opcode;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005044
5045 /* handle eq element */
5046 switch (opcode) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005047 case EVENT_RING_OPCODE_VF_PF_CHANNEL:
5048 DP(BNX2X_MSG_IOV, "vf pf channel element on eq\n");
5049 bnx2x_vf_mbx(bp, &elem->message.data.vf_pf_event);
5050 continue;
5051
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005052 case EVENT_RING_OPCODE_STAT_QUERY:
Merav Sicron51c1a582012-03-18 10:33:38 +00005053 DP(BNX2X_MSG_SP | BNX2X_MSG_STATS,
5054 "got statistics comp event %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005055 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005056 /* nothing to do with stats comp */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005057 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005058
5059 case EVENT_RING_OPCODE_CFC_DEL:
5060 /* handle according to cid range */
5061 /*
5062 * we may want to verify here that the bp state is
5063 * HALTING
5064 */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005065 DP(BNX2X_MSG_SP,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005066 "got delete ramrod for MULTI[%d]\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005067
5068 if (CNIC_LOADED(bp) &&
5069 !bnx2x_cnic_handle_cfc_del(bp, cid, elem))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005070 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005071
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005072 q_obj = bnx2x_cid_to_q_obj(bp, cid);
5073
5074 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
5075 break;
5076
5077
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005078
5079 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005080
5081 case EVENT_RING_OPCODE_STOP_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005082 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005083 if (f_obj->complete_cmd(bp, f_obj,
5084 BNX2X_F_CMD_TX_STOP))
5085 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005086 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
5087 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005088
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005089 case EVENT_RING_OPCODE_START_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005090 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005091 if (f_obj->complete_cmd(bp, f_obj,
5092 BNX2X_F_CMD_TX_START))
5093 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005094 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
5095 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005096
Barak Witkowskia3348722012-04-23 03:04:46 +00005097 case EVENT_RING_OPCODE_FUNCTION_UPDATE:
Merav Sicron55c11942012-11-07 00:45:48 +00005098 echo = elem->message.data.function_update_event.echo;
5099 if (echo == SWITCH_UPDATE) {
5100 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5101 "got FUNC_SWITCH_UPDATE ramrod\n");
5102 if (f_obj->complete_cmd(
5103 bp, f_obj, BNX2X_F_CMD_SWITCH_UPDATE))
5104 break;
Barak Witkowskia3348722012-04-23 03:04:46 +00005105
Merav Sicron55c11942012-11-07 00:45:48 +00005106 } else {
5107 DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
5108 "AFEX: ramrod completed FUNCTION_UPDATE\n");
5109 f_obj->complete_cmd(bp, f_obj,
5110 BNX2X_F_CMD_AFEX_UPDATE);
Barak Witkowskia3348722012-04-23 03:04:46 +00005111
Merav Sicron55c11942012-11-07 00:45:48 +00005112 /* We will perform the Queues update from
5113 * sp_rtnl task as all Queue SP operations
5114 * should run under rtnl_lock.
5115 */
5116 smp_mb__before_clear_bit();
5117 set_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE,
5118 &bp->sp_rtnl_state);
5119 smp_mb__after_clear_bit();
5120
5121 schedule_delayed_work(&bp->sp_rtnl_task, 0);
5122 }
5123
Barak Witkowskia3348722012-04-23 03:04:46 +00005124 goto next_spqe;
5125
5126 case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
5127 f_obj->complete_cmd(bp, f_obj,
5128 BNX2X_F_CMD_AFEX_VIFLISTS);
5129 bnx2x_after_afex_vif_lists(bp, elem);
5130 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005131 case EVENT_RING_OPCODE_FUNCTION_START:
Merav Sicron51c1a582012-03-18 10:33:38 +00005132 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5133 "got FUNC_START ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005134 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
5135 break;
5136
5137 goto next_spqe;
5138
5139 case EVENT_RING_OPCODE_FUNCTION_STOP:
Merav Sicron51c1a582012-03-18 10:33:38 +00005140 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5141 "got FUNC_STOP ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005142 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
5143 break;
5144
5145 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005146 }
5147
5148 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005149 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
5150 BNX2X_STATE_OPEN):
5151 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005152 BNX2X_STATE_OPENING_WAIT4_PORT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005153 cid = elem->message.data.eth_event.echo &
5154 BNX2X_SWCID_MASK;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005155 DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005156 cid);
5157 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005158 break;
5159
5160 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
5161 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005162 case (EVENT_RING_OPCODE_SET_MAC |
5163 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005164 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5165 BNX2X_STATE_OPEN):
5166 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5167 BNX2X_STATE_DIAG):
5168 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5169 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005170 DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005171 bnx2x_handle_classification_eqe(bp, elem);
5172 break;
5173
5174 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5175 BNX2X_STATE_OPEN):
5176 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5177 BNX2X_STATE_DIAG):
5178 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5179 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005180 DP(BNX2X_MSG_SP, "got mcast ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005181 bnx2x_handle_mcast_eqe(bp);
5182 break;
5183
5184 case (EVENT_RING_OPCODE_FILTERS_RULES |
5185 BNX2X_STATE_OPEN):
5186 case (EVENT_RING_OPCODE_FILTERS_RULES |
5187 BNX2X_STATE_DIAG):
5188 case (EVENT_RING_OPCODE_FILTERS_RULES |
5189 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005190 DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005191 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005192 break;
5193 default:
5194 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005195 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
5196 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005197 }
5198next_spqe:
5199 spqe_cnt++;
5200 } /* for */
5201
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00005202 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005203 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005204
5205 bp->eq_cons = sw_cons;
5206 bp->eq_prod = sw_prod;
5207 /* Make sure that above mem writes were issued towards the memory */
5208 smp_wmb();
5209
5210 /* update producer */
5211 bnx2x_update_eq_prod(bp, bp->eq_prod);
5212}
5213
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005214static void bnx2x_sp_task(struct work_struct *work)
5215{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08005216 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005217
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005218 DP(BNX2X_MSG_SP, "sp task invoked\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005219
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005220 /* make sure the atomic interupt_occurred has been written */
5221 smp_rmb();
5222 if (atomic_read(&bp->interrupt_occurred)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005223
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005224 /* what work needs to be performed? */
5225 u16 status = bnx2x_update_dsb_idx(bp);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005226
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005227 DP(BNX2X_MSG_SP, "status %x\n", status);
5228 DP(BNX2X_MSG_SP, "setting interrupt_occurred to 0\n");
5229 atomic_set(&bp->interrupt_occurred, 0);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005230
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005231 /* HW attentions */
5232 if (status & BNX2X_DEF_SB_ATT_IDX) {
5233 bnx2x_attn_int(bp);
5234 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00005235 }
Merav Sicron55c11942012-11-07 00:45:48 +00005236
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005237 /* SP events: STAT_QUERY and others */
5238 if (status & BNX2X_DEF_SB_IDX) {
5239 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005240
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005241 if (FCOE_INIT(bp) &&
5242 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
5243 /* Prevent local bottom-halves from running as
5244 * we are going to change the local NAPI list.
5245 */
5246 local_bh_disable();
5247 napi_schedule(&bnx2x_fcoe(bp, napi));
5248 local_bh_enable();
5249 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005250
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005251 /* Handle EQ completions */
5252 bnx2x_eq_int(bp);
5253 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
5254 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
5255
5256 status &= ~BNX2X_DEF_SB_IDX;
5257 }
5258
5259 /* if status is non zero then perhaps something went wrong */
5260 if (unlikely(status))
5261 DP(BNX2X_MSG_SP,
5262 "got an unknown interrupt! (status 0x%x)\n", status);
5263
5264 /* ack status block only if something was actually handled */
5265 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
5266 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
5267
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005268 }
5269
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005270 /* must be called after the EQ processing (since eq leads to sriov
5271 * ramrod completion flows).
5272 * This flow may have been scheduled by the arrival of a ramrod
5273 * completion, or by the sriov code rescheduling itself.
5274 */
5275 bnx2x_iov_sp_task(bp);
Barak Witkowskia3348722012-04-23 03:04:46 +00005276
5277 /* afex - poll to check if VIFSET_ACK should be sent to MFW */
5278 if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
5279 &bp->sp_state)) {
5280 bnx2x_link_report(bp);
5281 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5282 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005283}
5284
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005285irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005286{
5287 struct net_device *dev = dev_instance;
5288 struct bnx2x *bp = netdev_priv(dev);
5289
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005290 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
5291 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005292
5293#ifdef BNX2X_STOP_ON_ERROR
5294 if (unlikely(bp->panic))
5295 return IRQ_HANDLED;
5296#endif
5297
Merav Sicron55c11942012-11-07 00:45:48 +00005298 if (CNIC_LOADED(bp)) {
Michael Chan993ac7b2009-10-10 13:46:56 +00005299 struct cnic_ops *c_ops;
5300
5301 rcu_read_lock();
5302 c_ops = rcu_dereference(bp->cnic_ops);
5303 if (c_ops)
5304 c_ops->cnic_handler(bp->cnic_data, NULL);
5305 rcu_read_unlock();
5306 }
Merav Sicron55c11942012-11-07 00:45:48 +00005307
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005308 /* schedule sp task to perform default status block work, ack
5309 * attentions and enable interrupts.
5310 */
5311 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005312
5313 return IRQ_HANDLED;
5314}
5315
5316/* end of slow path */
5317
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005318
5319void bnx2x_drv_pulse(struct bnx2x *bp)
5320{
5321 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
5322 bp->fw_drv_pulse_wr_seq);
5323}
5324
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005325static void bnx2x_timer(unsigned long data)
5326{
5327 struct bnx2x *bp = (struct bnx2x *) data;
5328
5329 if (!netif_running(bp->dev))
5330 return;
5331
Ariel Elior67c431a2013-01-01 05:22:36 +00005332 if (IS_PF(bp) &&
5333 !BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005334 int mb_idx = BP_FW_MB_IDX(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005335 u32 drv_pulse;
5336 u32 mcp_pulse;
5337
5338 ++bp->fw_drv_pulse_wr_seq;
5339 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
5340 /* TBD - add SYSTEM_TIME */
5341 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005342 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005343
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005344 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005345 MCP_PULSE_SEQ_MASK);
5346 /* The delta between driver pulse and mcp response
5347 * should be 1 (before mcp response) or 0 (after mcp response)
5348 */
5349 if ((drv_pulse != mcp_pulse) &&
5350 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
5351 /* someone lost a heartbeat... */
5352 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
5353 drv_pulse, mcp_pulse);
5354 }
5355 }
5356
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07005357 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005358 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005359
Ariel Eliorabc5a022013-01-01 05:22:43 +00005360 /* sample pf vf bulletin board for new posts from pf */
5361 if (IS_VF(bp))
5362 bnx2x_sample_bulletin(bp);
5363
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005364 mod_timer(&bp->timer, jiffies + bp->current_interval);
5365}
5366
5367/* end of Statistics */
5368
5369/* nic init */
5370
5371/*
5372 * nic init service functions
5373 */
5374
Eric Dumazet1191cb82012-04-27 21:39:21 +00005375static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005376{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005377 u32 i;
5378 if (!(len%4) && !(addr%4))
5379 for (i = 0; i < len; i += 4)
5380 REG_WR(bp, addr + i, fill);
5381 else
5382 for (i = 0; i < len; i++)
5383 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005384
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005385}
5386
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005387/* helper: writes FP SP data to FW - data_size in dwords */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005388static void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
5389 int fw_sb_id,
5390 u32 *sb_data_p,
5391 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005392{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005393 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005394 for (index = 0; index < data_size; index++)
5395 REG_WR(bp, BAR_CSTRORM_INTMEM +
5396 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
5397 sizeof(u32)*index,
5398 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005399}
5400
Eric Dumazet1191cb82012-04-27 21:39:21 +00005401static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005402{
5403 u32 *sb_data_p;
5404 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005405 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005406 struct hc_status_block_data_e1x sb_data_e1x;
5407
5408 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005409 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005410 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005411 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005412 sb_data_e2.common.p_func.vf_valid = false;
5413 sb_data_p = (u32 *)&sb_data_e2;
5414 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
5415 } else {
5416 memset(&sb_data_e1x, 0,
5417 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005418 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005419 sb_data_e1x.common.p_func.vf_valid = false;
5420 sb_data_p = (u32 *)&sb_data_e1x;
5421 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
5422 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005423 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5424
5425 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5426 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
5427 CSTORM_STATUS_BLOCK_SIZE);
5428 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5429 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
5430 CSTORM_SYNC_BLOCK_SIZE);
5431}
5432
5433/* helper: writes SP SB data to FW */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005434static void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005435 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005436{
5437 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005438 int i;
5439 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
5440 REG_WR(bp, BAR_CSTRORM_INTMEM +
5441 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
5442 i*sizeof(u32),
5443 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005444}
5445
Eric Dumazet1191cb82012-04-27 21:39:21 +00005446static void bnx2x_zero_sp_sb(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005447{
5448 int func = BP_FUNC(bp);
5449 struct hc_sp_status_block_data sp_sb_data;
5450 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5451
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005452 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005453 sp_sb_data.p_func.vf_valid = false;
5454
5455 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
5456
5457 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5458 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
5459 CSTORM_SP_STATUS_BLOCK_SIZE);
5460 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5461 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
5462 CSTORM_SP_SYNC_BLOCK_SIZE);
5463
5464}
5465
5466
Eric Dumazet1191cb82012-04-27 21:39:21 +00005467static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005468 int igu_sb_id, int igu_seg_id)
5469{
5470 hc_sm->igu_sb_id = igu_sb_id;
5471 hc_sm->igu_seg_id = igu_seg_id;
5472 hc_sm->timer_value = 0xFF;
5473 hc_sm->time_to_expire = 0xFFFFFFFF;
5474}
5475
David S. Miller8decf862011-09-22 03:23:13 -04005476
5477/* allocates state machine ids. */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005478static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
David S. Miller8decf862011-09-22 03:23:13 -04005479{
5480 /* zero out state machine indices */
5481 /* rx indices */
5482 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5483
5484 /* tx indices */
5485 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5486 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
5487 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
5488 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
5489
5490 /* map indices */
5491 /* rx indices */
5492 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
5493 SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5494
5495 /* tx indices */
5496 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
5497 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5498 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
5499 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5500 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
5501 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5502 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
5503 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5504}
5505
Ariel Eliorb93288d2013-01-01 05:22:35 +00005506void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005507 u8 vf_valid, int fw_sb_id, int igu_sb_id)
5508{
5509 int igu_seg_id;
5510
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005511 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005512 struct hc_status_block_data_e1x sb_data_e1x;
5513 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005514 int data_size;
5515 u32 *sb_data_p;
5516
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005517 if (CHIP_INT_MODE_IS_BC(bp))
5518 igu_seg_id = HC_SEG_ACCESS_NORM;
5519 else
5520 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005521
5522 bnx2x_zero_fp_sb(bp, fw_sb_id);
5523
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005524 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005525 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005526 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005527 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
5528 sb_data_e2.common.p_func.vf_id = vfid;
5529 sb_data_e2.common.p_func.vf_valid = vf_valid;
5530 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
5531 sb_data_e2.common.same_igu_sb_1b = true;
5532 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
5533 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
5534 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005535 sb_data_p = (u32 *)&sb_data_e2;
5536 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005537 bnx2x_map_sb_state_machines(sb_data_e2.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005538 } else {
5539 memset(&sb_data_e1x, 0,
5540 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005541 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005542 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
5543 sb_data_e1x.common.p_func.vf_id = 0xff;
5544 sb_data_e1x.common.p_func.vf_valid = false;
5545 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
5546 sb_data_e1x.common.same_igu_sb_1b = true;
5547 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
5548 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
5549 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005550 sb_data_p = (u32 *)&sb_data_e1x;
5551 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005552 bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005553 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005554
5555 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
5556 igu_sb_id, igu_seg_id);
5557 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
5558 igu_sb_id, igu_seg_id);
5559
Merav Sicron51c1a582012-03-18 10:33:38 +00005560 DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005561
Yuval Mintz86564c32013-01-23 03:21:50 +00005562 /* write indices to HW - PCI guarantees endianity of regpairs */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005563 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5564}
5565
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005566static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005567 u16 tx_usec, u16 rx_usec)
5568{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005569 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005570 false, rx_usec);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005571 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5572 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
5573 tx_usec);
5574 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5575 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
5576 tx_usec);
5577 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5578 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
5579 tx_usec);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005580}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005581
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005582static void bnx2x_init_def_sb(struct bnx2x *bp)
5583{
5584 struct host_sp_status_block *def_sb = bp->def_status_blk;
5585 dma_addr_t mapping = bp->def_status_blk_mapping;
5586 int igu_sp_sb_index;
5587 int igu_seg_id;
5588 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005589 int func = BP_FUNC(bp);
David S. Miller88c51002011-10-07 13:38:43 -04005590 int reg_offset, reg_offset_en5;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005591 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005592 int index;
5593 struct hc_sp_status_block_data sp_sb_data;
5594 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5595
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005596 if (CHIP_INT_MODE_IS_BC(bp)) {
5597 igu_sp_sb_index = DEF_SB_IGU_ID;
5598 igu_seg_id = HC_SEG_ACCESS_DEF;
5599 } else {
5600 igu_sp_sb_index = bp->igu_dsb_id;
5601 igu_seg_id = IGU_SEG_ACCESS_DEF;
5602 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005603
5604 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005605 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005606 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005607 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005608
Eliezer Tamir49d66772008-02-28 11:53:13 -08005609 bp->attn_state = 0;
5610
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005611 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5612 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
David S. Miller88c51002011-10-07 13:38:43 -04005613 reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
5614 MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005615 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005616 int sindex;
5617 /* take care of sig[0]..sig[4] */
5618 for (sindex = 0; sindex < 4; sindex++)
5619 bp->attn_group[index].sig[sindex] =
5620 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005621
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005622 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005623 /*
5624 * enable5 is separate from the rest of the registers,
5625 * and therefore the address skip is 4
5626 * and not 16 between the different groups
5627 */
5628 bp->attn_group[index].sig[4] = REG_RD(bp,
David S. Miller88c51002011-10-07 13:38:43 -04005629 reg_offset_en5 + 0x4*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005630 else
5631 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005632 }
5633
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005634 if (bp->common.int_block == INT_BLOCK_HC) {
5635 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
5636 HC_REG_ATTN_MSG0_ADDR_L);
5637
5638 REG_WR(bp, reg_offset, U64_LO(section));
5639 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005640 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005641 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
5642 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
5643 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005644
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005645 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
5646 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005647
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005648 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005649
Yuval Mintz86564c32013-01-23 03:21:50 +00005650 /* PCI guarantees endianity of regpairs */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005651 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005652 sp_sb_data.host_sb_addr.lo = U64_LO(section);
5653 sp_sb_data.host_sb_addr.hi = U64_HI(section);
5654 sp_sb_data.igu_sb_id = igu_sp_sb_index;
5655 sp_sb_data.igu_seg_id = igu_seg_id;
5656 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005657 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005658 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005659
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005660 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005661
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005662 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005663}
5664
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005665void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005666{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005667 int i;
5668
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005669 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005670 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07005671 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005672}
5673
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005674static void bnx2x_init_sp_ring(struct bnx2x *bp)
5675{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005676 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005677 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005678
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005679 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005680 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
5681 bp->spq_prod_bd = bp->spq;
5682 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005683}
5684
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005685static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005686{
5687 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005688 for (i = 1; i <= NUM_EQ_PAGES; i++) {
5689 union event_ring_elem *elem =
5690 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005691
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005692 elem->next_page.addr.hi =
5693 cpu_to_le32(U64_HI(bp->eq_mapping +
5694 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
5695 elem->next_page.addr.lo =
5696 cpu_to_le32(U64_LO(bp->eq_mapping +
5697 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005698 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005699 bp->eq_cons = 0;
5700 bp->eq_prod = NUM_EQ_DESC;
5701 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005702 /* we want a warning message before it gets rought... */
5703 atomic_set(&bp->eq_spq_left,
5704 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005705}
5706
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005707/* called with netif_addr_lock_bh() */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005708int bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
5709 unsigned long rx_mode_flags,
5710 unsigned long rx_accept_flags,
5711 unsigned long tx_accept_flags,
5712 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00005713{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005714 struct bnx2x_rx_mode_ramrod_params ramrod_param;
5715 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00005716
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005717 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00005718
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005719 /* Prepare ramrod parameters */
5720 ramrod_param.cid = 0;
5721 ramrod_param.cl_id = cl_id;
5722 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
5723 ramrod_param.func_id = BP_FUNC(bp);
5724
5725 ramrod_param.pstate = &bp->sp_state;
5726 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
5727
5728 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
5729 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
5730
5731 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5732
5733 ramrod_param.ramrod_flags = ramrod_flags;
5734 ramrod_param.rx_mode_flags = rx_mode_flags;
5735
5736 ramrod_param.rx_accept_flags = rx_accept_flags;
5737 ramrod_param.tx_accept_flags = tx_accept_flags;
5738
5739 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
5740 if (rc < 0) {
5741 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
Yuval Mintz924d75a2013-01-23 03:21:44 +00005742 return rc;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005743 }
Yuval Mintz924d75a2013-01-23 03:21:44 +00005744
5745 return 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005746}
5747
Yuval Mintz86564c32013-01-23 03:21:50 +00005748static int bnx2x_fill_accept_flags(struct bnx2x *bp, u32 rx_mode,
5749 unsigned long *rx_accept_flags,
5750 unsigned long *tx_accept_flags)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005751{
Yuval Mintz924d75a2013-01-23 03:21:44 +00005752 /* Clear the flags first */
5753 *rx_accept_flags = 0;
5754 *tx_accept_flags = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005755
Yuval Mintz924d75a2013-01-23 03:21:44 +00005756 switch (rx_mode) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005757 case BNX2X_RX_MODE_NONE:
5758 /*
5759 * 'drop all' supersedes any accept flags that may have been
5760 * passed to the function.
5761 */
5762 break;
5763 case BNX2X_RX_MODE_NORMAL:
Yuval Mintz924d75a2013-01-23 03:21:44 +00005764 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
5765 __set_bit(BNX2X_ACCEPT_MULTICAST, rx_accept_flags);
5766 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005767
5768 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005769 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
5770 __set_bit(BNX2X_ACCEPT_MULTICAST, tx_accept_flags);
5771 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005772
5773 break;
5774 case BNX2X_RX_MODE_ALLMULTI:
Yuval Mintz924d75a2013-01-23 03:21:44 +00005775 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
5776 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
5777 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005778
5779 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005780 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
5781 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
5782 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005783
5784 break;
5785 case BNX2X_RX_MODE_PROMISC:
5786 /* According to deffinition of SI mode, iface in promisc mode
5787 * should receive matched and unmatched (in resolution of port)
5788 * unicast packets.
5789 */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005790 __set_bit(BNX2X_ACCEPT_UNMATCHED, rx_accept_flags);
5791 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
5792 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
5793 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005794
5795 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005796 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
5797 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005798
5799 if (IS_MF_SI(bp))
Yuval Mintz924d75a2013-01-23 03:21:44 +00005800 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005801 else
Yuval Mintz924d75a2013-01-23 03:21:44 +00005802 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005803
5804 break;
5805 default:
Yuval Mintz924d75a2013-01-23 03:21:44 +00005806 BNX2X_ERR("Unknown rx_mode: %d\n", rx_mode);
5807 return -EINVAL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005808 }
5809
Yuval Mintz924d75a2013-01-23 03:21:44 +00005810 /* Set ACCEPT_ANY_VLAN as we do not enable filtering by VLAN */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005811 if (bp->rx_mode != BNX2X_RX_MODE_NONE) {
Yuval Mintz924d75a2013-01-23 03:21:44 +00005812 __set_bit(BNX2X_ACCEPT_ANY_VLAN, rx_accept_flags);
5813 __set_bit(BNX2X_ACCEPT_ANY_VLAN, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005814 }
5815
Yuval Mintz924d75a2013-01-23 03:21:44 +00005816 return 0;
5817}
5818
5819/* called with netif_addr_lock_bh() */
5820int bnx2x_set_storm_rx_mode(struct bnx2x *bp)
5821{
5822 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
5823 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
5824 int rc;
5825
5826 if (!NO_FCOE(bp))
5827 /* Configure rx_mode of FCoE Queue */
5828 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
5829
5830 rc = bnx2x_fill_accept_flags(bp, bp->rx_mode, &rx_accept_flags,
5831 &tx_accept_flags);
5832 if (rc)
5833 return rc;
5834
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005835 __set_bit(RAMROD_RX, &ramrod_flags);
5836 __set_bit(RAMROD_TX, &ramrod_flags);
5837
Yuval Mintz924d75a2013-01-23 03:21:44 +00005838 return bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags,
5839 rx_accept_flags, tx_accept_flags,
5840 ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005841}
5842
Eilon Greenstein471de712008-08-13 15:49:35 -07005843static void bnx2x_init_internal_common(struct bnx2x *bp)
5844{
5845 int i;
5846
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005847 if (IS_MF_SI(bp))
5848 /*
5849 * In switch independent mode, the TSTORM needs to accept
5850 * packets that failed classification, since approximate match
5851 * mac addresses aren't written to NIG LLH
5852 */
5853 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5854 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005855 else if (!CHIP_IS_E1(bp)) /* 57710 doesn't support MF */
5856 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5857 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 0);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005858
Eilon Greenstein471de712008-08-13 15:49:35 -07005859 /* Zero this manually as its initialization is
5860 currently missing in the initTool */
5861 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
5862 REG_WR(bp, BAR_USTRORM_INTMEM +
5863 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005864 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005865 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
5866 CHIP_INT_MODE_IS_BC(bp) ?
5867 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
5868 }
Eilon Greenstein471de712008-08-13 15:49:35 -07005869}
5870
Eilon Greenstein471de712008-08-13 15:49:35 -07005871static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
5872{
5873 switch (load_code) {
5874 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005875 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07005876 bnx2x_init_internal_common(bp);
5877 /* no break */
5878
5879 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005880 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07005881 /* no break */
5882
5883 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005884 /* internal memory per function is
5885 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07005886 break;
5887
5888 default:
5889 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5890 break;
5891 }
5892}
5893
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005894static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
5895{
Merav Sicron55c11942012-11-07 00:45:48 +00005896 return fp->bp->igu_base_sb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005897}
5898
5899static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
5900{
Merav Sicron55c11942012-11-07 00:45:48 +00005901 return fp->bp->base_fw_ndsb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005902}
5903
Eric Dumazet1191cb82012-04-27 21:39:21 +00005904static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005905{
5906 if (CHIP_IS_E1x(fp->bp))
5907 return BP_L_ID(fp->bp) + fp->index;
5908 else /* We want Client ID to be the same as IGU SB ID for 57712 */
5909 return bnx2x_fp_igu_sb_id(fp);
5910}
5911
Ariel Elior6383c0b2011-07-14 08:31:57 +00005912static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005913{
5914 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Ariel Elior6383c0b2011-07-14 08:31:57 +00005915 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005916 unsigned long q_type = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00005917 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
Dmitry Kravkovf233caf2011-11-13 04:34:22 +00005918 fp->rx_queue = fp_idx;
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005919 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005920 fp->cl_id = bnx2x_fp_cl_id(fp);
5921 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
5922 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005923 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005924 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
5925
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005926 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005927 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Ariel Elior7a752992012-01-26 06:01:53 +00005928
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005929 /* Setup SB indicies */
5930 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005931
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005932 /* Configure Queue State object */
5933 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
5934 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005935
5936 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
5937
5938 /* init tx data */
5939 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00005940 bnx2x_init_txdata(bp, fp->txdata_ptr[cos],
5941 CID_COS_TO_TX_ONLY_CID(fp->cid, cos, bp),
5942 FP_COS_TO_TXQ(fp, cos, bp),
5943 BNX2X_TX_SB_INDEX_BASE + cos, fp);
5944 cids[cos] = fp->txdata_ptr[cos]->cid;
Ariel Elior6383c0b2011-07-14 08:31:57 +00005945 }
5946
Ariel Eliorad5afc82013-01-01 05:22:26 +00005947 /* nothing more for vf to do here */
5948 if (IS_VF(bp))
5949 return;
5950
5951 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
5952 fp->fw_sb_id, fp->igu_sb_id);
5953 bnx2x_update_fpsb_idx(fp);
Barak Witkowski15192a82012-06-19 07:48:28 +00005954 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id, cids,
5955 fp->max_cos, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
Ariel Elior6383c0b2011-07-14 08:31:57 +00005956 bnx2x_sp_mapping(bp, q_rdata), q_type);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005957
5958 /**
5959 * Configure classification DBs: Always enable Tx switching
5960 */
5961 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
5962
Ariel Eliorad5afc82013-01-01 05:22:26 +00005963 DP(NETIF_MSG_IFUP,
5964 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
5965 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
5966 fp->igu_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005967}
5968
Eric Dumazet1191cb82012-04-27 21:39:21 +00005969static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata)
5970{
5971 int i;
5972
5973 for (i = 1; i <= NUM_TX_RINGS; i++) {
5974 struct eth_tx_next_bd *tx_next_bd =
5975 &txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
5976
5977 tx_next_bd->addr_hi =
5978 cpu_to_le32(U64_HI(txdata->tx_desc_mapping +
5979 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
5980 tx_next_bd->addr_lo =
5981 cpu_to_le32(U64_LO(txdata->tx_desc_mapping +
5982 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
5983 }
5984
5985 SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1);
5986 txdata->tx_db.data.zero_fill1 = 0;
5987 txdata->tx_db.data.prod = 0;
5988
5989 txdata->tx_pkt_prod = 0;
5990 txdata->tx_pkt_cons = 0;
5991 txdata->tx_bd_prod = 0;
5992 txdata->tx_bd_cons = 0;
5993 txdata->tx_pkt = 0;
5994}
5995
Merav Sicron55c11942012-11-07 00:45:48 +00005996static void bnx2x_init_tx_rings_cnic(struct bnx2x *bp)
5997{
5998 int i;
5999
6000 for_each_tx_queue_cnic(bp, i)
6001 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[0]);
6002}
Eric Dumazet1191cb82012-04-27 21:39:21 +00006003static void bnx2x_init_tx_rings(struct bnx2x *bp)
6004{
6005 int i;
6006 u8 cos;
6007
Merav Sicron55c11942012-11-07 00:45:48 +00006008 for_each_eth_queue(bp, i)
Eric Dumazet1191cb82012-04-27 21:39:21 +00006009 for_each_cos_in_tx_queue(&bp->fp[i], cos)
Merav Sicron65565882012-06-19 07:48:26 +00006010 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[cos]);
Eric Dumazet1191cb82012-04-27 21:39:21 +00006011}
6012
Merav Sicron55c11942012-11-07 00:45:48 +00006013void bnx2x_nic_init_cnic(struct bnx2x *bp)
6014{
6015 if (!NO_FCOE(bp))
6016 bnx2x_init_fcoe_fp(bp);
6017
6018 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
6019 BNX2X_VF_ID_INVALID, false,
6020 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
6021
6022 /* ensure status block indices were read */
6023 rmb();
6024 bnx2x_init_rx_rings_cnic(bp);
6025 bnx2x_init_tx_rings_cnic(bp);
6026
6027 /* flush all */
6028 mb();
6029 mmiowb();
6030}
6031
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00006032void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006033{
6034 int i;
6035
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006036 for_each_eth_queue(bp, i)
Ariel Elior6383c0b2011-07-14 08:31:57 +00006037 bnx2x_init_eth_fp(bp, i);
Ariel Eliorad5afc82013-01-01 05:22:26 +00006038
6039 /* ensure status block indices were read */
6040 rmb();
6041 bnx2x_init_rx_rings(bp);
6042 bnx2x_init_tx_rings(bp);
6043
6044 if (IS_VF(bp))
6045 return;
6046
Yaniv Rosner020c7e32011-05-31 21:28:43 +00006047 /* Initialize MOD_ABS interrupts */
6048 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
6049 bp->common.shmem_base, bp->common.shmem2_base,
6050 BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00006051
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006052 bnx2x_init_def_sb(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07006053 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006054 bnx2x_init_sp_ring(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006055 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07006056 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006057 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006058 bnx2x_stats_init(bp);
6059
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006060 /* flush all before enabling interrupts */
6061 mb();
6062 mmiowb();
6063
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08006064 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00006065
6066 /* Check for SPIO5 */
6067 bnx2x_attn_int_deasserted0(bp,
6068 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
6069 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006070}
6071
6072/* end of nic init */
6073
6074/*
6075 * gzip service functions
6076 */
6077
6078static int bnx2x_gunzip_init(struct bnx2x *bp)
6079{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006080 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
6081 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006082 if (bp->gunzip_buf == NULL)
6083 goto gunzip_nomem1;
6084
6085 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
6086 if (bp->strm == NULL)
6087 goto gunzip_nomem2;
6088
David S. Miller7ab24bf2011-06-29 05:48:41 -07006089 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006090 if (bp->strm->workspace == NULL)
6091 goto gunzip_nomem3;
6092
6093 return 0;
6094
6095gunzip_nomem3:
6096 kfree(bp->strm);
6097 bp->strm = NULL;
6098
6099gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006100 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6101 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006102 bp->gunzip_buf = NULL;
6103
6104gunzip_nomem1:
Merav Sicron51c1a582012-03-18 10:33:38 +00006105 BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006106 return -ENOMEM;
6107}
6108
6109static void bnx2x_gunzip_end(struct bnx2x *bp)
6110{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006111 if (bp->strm) {
David S. Miller7ab24bf2011-06-29 05:48:41 -07006112 vfree(bp->strm->workspace);
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006113 kfree(bp->strm);
6114 bp->strm = NULL;
6115 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006116
6117 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006118 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6119 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006120 bp->gunzip_buf = NULL;
6121 }
6122}
6123
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006124static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006125{
6126 int n, rc;
6127
6128 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006129 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
6130 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006131 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006132 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006133
6134 n = 10;
6135
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006136#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006137
6138 if (zbuf[3] & FNAME)
6139 while ((zbuf[n++] != 0) && (n < len));
6140
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006141 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006142 bp->strm->avail_in = len - n;
6143 bp->strm->next_out = bp->gunzip_buf;
6144 bp->strm->avail_out = FW_BUF_SIZE;
6145
6146 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
6147 if (rc != Z_OK)
6148 return rc;
6149
6150 rc = zlib_inflate(bp->strm, Z_FINISH);
6151 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00006152 netdev_err(bp->dev, "Firmware decompression error: %s\n",
6153 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006154
6155 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
6156 if (bp->gunzip_outlen & 0x3)
Merav Sicron51c1a582012-03-18 10:33:38 +00006157 netdev_err(bp->dev,
6158 "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006159 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006160 bp->gunzip_outlen >>= 2;
6161
6162 zlib_inflateEnd(bp->strm);
6163
6164 if (rc == Z_STREAM_END)
6165 return 0;
6166
6167 return rc;
6168}
6169
6170/* nic load/unload */
6171
6172/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006173 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006174 */
6175
6176/* send a NIG loopback debug packet */
6177static void bnx2x_lb_pckt(struct bnx2x *bp)
6178{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006179 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006180
6181 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006182 wb_write[0] = 0x55555555;
6183 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006184 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006185 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006186
6187 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006188 wb_write[0] = 0x09000000;
6189 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006190 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006191 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006192}
6193
6194/* some of the internal memories
6195 * are not directly readable from the driver
6196 * to test them we send debug packets
6197 */
6198static int bnx2x_int_mem_test(struct bnx2x *bp)
6199{
6200 int factor;
6201 int count, i;
6202 u32 val = 0;
6203
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006204 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006205 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006206 else if (CHIP_REV_IS_EMUL(bp))
6207 factor = 200;
6208 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006209 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006210
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006211 /* Disable inputs of parser neighbor blocks */
6212 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6213 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6214 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006215 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006216
6217 /* Write 0 to parser credits for CFC search request */
6218 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6219
6220 /* send Ethernet packet */
6221 bnx2x_lb_pckt(bp);
6222
6223 /* TODO do i reset NIG statistic? */
6224 /* Wait until NIG register shows 1 packet of size 0x10 */
6225 count = 1000 * factor;
6226 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006227
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006228 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6229 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006230 if (val == 0x10)
6231 break;
6232
6233 msleep(10);
6234 count--;
6235 }
6236 if (val != 0x10) {
6237 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6238 return -1;
6239 }
6240
6241 /* Wait until PRS register shows 1 packet */
6242 count = 1000 * factor;
6243 while (count) {
6244 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006245 if (val == 1)
6246 break;
6247
6248 msleep(10);
6249 count--;
6250 }
6251 if (val != 0x1) {
6252 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6253 return -2;
6254 }
6255
6256 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006257 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006258 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006259 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006260 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006261 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6262 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006263
6264 DP(NETIF_MSG_HW, "part2\n");
6265
6266 /* Disable inputs of parser neighbor blocks */
6267 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6268 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6269 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006270 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006271
6272 /* Write 0 to parser credits for CFC search request */
6273 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6274
6275 /* send 10 Ethernet packets */
6276 for (i = 0; i < 10; i++)
6277 bnx2x_lb_pckt(bp);
6278
6279 /* Wait until NIG register shows 10 + 1
6280 packets of size 11*0x10 = 0xb0 */
6281 count = 1000 * factor;
6282 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006283
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006284 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6285 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006286 if (val == 0xb0)
6287 break;
6288
6289 msleep(10);
6290 count--;
6291 }
6292 if (val != 0xb0) {
6293 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6294 return -3;
6295 }
6296
6297 /* Wait until PRS register shows 2 packets */
6298 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6299 if (val != 2)
6300 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6301
6302 /* Write 1 to parser credits for CFC search request */
6303 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
6304
6305 /* Wait until PRS register shows 3 packets */
6306 msleep(10 * factor);
6307 /* Wait until NIG register shows 1 packet of size 0x10 */
6308 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6309 if (val != 3)
6310 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6311
6312 /* clear NIG EOP FIFO */
6313 for (i = 0; i < 11; i++)
6314 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
6315 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
6316 if (val != 1) {
6317 BNX2X_ERR("clear of NIG failed\n");
6318 return -4;
6319 }
6320
6321 /* Reset and init BRB, PRS, NIG */
6322 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
6323 msleep(50);
6324 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
6325 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006326 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6327 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Merav Sicron55c11942012-11-07 00:45:48 +00006328 if (!CNIC_SUPPORT(bp))
6329 /* set NIC mode */
6330 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006331
6332 /* Enable inputs of parser neighbor blocks */
6333 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
6334 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
6335 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006336 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006337
6338 DP(NETIF_MSG_HW, "done\n");
6339
6340 return 0; /* OK */
6341}
6342
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006343static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006344{
Yuval Mintzb343d002012-12-02 04:05:53 +00006345 u32 val;
6346
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006347 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006348 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006349 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
6350 else
6351 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006352 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6353 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006354 /*
6355 * mask read length error interrupts in brb for parser
6356 * (parsing unit and 'checksum and crc' unit)
6357 * these errors are legal (PU reads fixed length and CAC can cause
6358 * read length error on truncated packets)
6359 */
6360 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006361 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
6362 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
6363 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
6364 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
6365 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006366/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
6367/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006368 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
6369 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
6370 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006371/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
6372/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006373 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
6374 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
6375 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
6376 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006377/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
6378/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006379
Yuval Mintzb343d002012-12-02 04:05:53 +00006380 val = PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT |
6381 PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF |
6382 PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN;
6383 if (!CHIP_IS_E1x(bp))
6384 val |= PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED |
6385 PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED;
6386 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, val);
6387
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006388 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
6389 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
6390 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006391/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006392
6393 if (!CHIP_IS_E1x(bp))
6394 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
6395 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
6396
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006397 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
6398 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006399/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006400 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006401}
6402
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006403static void bnx2x_reset_common(struct bnx2x *bp)
6404{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006405 u32 val = 0x1400;
6406
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006407 /* reset_common */
6408 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6409 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006410
6411 if (CHIP_IS_E3(bp)) {
6412 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6413 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6414 }
6415
6416 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
6417}
6418
6419static void bnx2x_setup_dmae(struct bnx2x *bp)
6420{
6421 bp->dmae_ready = 0;
6422 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006423}
6424
Eilon Greenstein573f2032009-08-12 08:24:14 +00006425static void bnx2x_init_pxp(struct bnx2x *bp)
6426{
6427 u16 devctl;
6428 int r_order, w_order;
6429
Jiang Liu2a80eeb2012-08-20 13:26:51 -06006430 pcie_capability_read_word(bp->pdev, PCI_EXP_DEVCTL, &devctl);
Eilon Greenstein573f2032009-08-12 08:24:14 +00006431 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6432 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6433 if (bp->mrrs == -1)
6434 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6435 else {
6436 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6437 r_order = bp->mrrs;
6438 }
6439
6440 bnx2x_init_pxp_arb(bp, r_order, w_order);
6441}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006442
6443static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6444{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006445 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006446 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006447 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006448
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006449 if (BP_NOMCP(bp))
6450 return;
6451
6452 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006453 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6454 SHARED_HW_CFG_FAN_FAILURE_MASK;
6455
6456 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6457 is_required = 1;
6458
6459 /*
6460 * The fan failure mechanism is usually related to the PHY type since
6461 * the power consumption of the board is affected by the PHY. Currently,
6462 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6463 */
6464 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6465 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006466 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006467 bnx2x_fan_failure_det_req(
6468 bp,
6469 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006470 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006471 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006472 }
6473
6474 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6475
6476 if (is_required == 0)
6477 return;
6478
6479 /* Fan failure is indicated by SPIO 5 */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006480 bnx2x_set_spio(bp, MISC_SPIO_SPIO5, MISC_SPIO_INPUT_HI_Z);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006481
6482 /* set to active low mode */
6483 val = REG_RD(bp, MISC_REG_SPIO_INT);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006484 val |= (MISC_SPIO_SPIO5 << MISC_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006485 REG_WR(bp, MISC_REG_SPIO_INT, val);
6486
6487 /* enable interrupt to signal the IGU */
6488 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006489 val |= MISC_SPIO_SPIO5;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006490 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6491}
6492
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006493void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006494{
6495 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
6496 val &= ~IGU_PF_CONF_FUNC_EN;
6497
6498 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
6499 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6500 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
6501}
6502
Eric Dumazet1191cb82012-04-27 21:39:21 +00006503static void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006504{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006505 u32 shmem_base[2], shmem2_base[2];
Yaniv Rosnerb884d952012-11-27 03:46:28 +00006506 /* Avoid common init in case MFW supports LFA */
6507 if (SHMEM2_RD(bp, size) >
6508 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
6509 return;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006510 shmem_base[0] = bp->common.shmem_base;
6511 shmem2_base[0] = bp->common.shmem2_base;
6512 if (!CHIP_IS_E1x(bp)) {
6513 shmem_base[1] =
6514 SHMEM2_RD(bp, other_shmem_base_addr);
6515 shmem2_base[1] =
6516 SHMEM2_RD(bp, other_shmem2_base_addr);
6517 }
6518 bnx2x_acquire_phy_lock(bp);
6519 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
6520 bp->common.chip_id);
6521 bnx2x_release_phy_lock(bp);
6522}
6523
6524/**
6525 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
6526 *
6527 * @bp: driver handle
6528 */
6529static int bnx2x_init_hw_common(struct bnx2x *bp)
6530{
6531 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006532
Merav Sicron51c1a582012-03-18 10:33:38 +00006533 DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006534
David S. Miller823dcd22011-08-20 10:39:12 -07006535 /*
Yuval Mintz2de67432013-01-23 03:21:43 +00006536 * take the RESET lock to protect undi_unload flow from accessing
David S. Miller823dcd22011-08-20 10:39:12 -07006537 * registers while we're resetting the chip
6538 */
David S. Miller8decf862011-09-22 03:23:13 -04006539 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006540
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006541 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006542 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006543
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006544 val = 0xfffc;
6545 if (CHIP_IS_E3(bp)) {
6546 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6547 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6548 }
6549 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006550
David S. Miller8decf862011-09-22 03:23:13 -04006551 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006552
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006553 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
6554
6555 if (!CHIP_IS_E1x(bp)) {
6556 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006557
6558 /**
6559 * 4-port mode or 2-port mode we need to turn of master-enable
6560 * for everyone, after that, turn it back on for self.
6561 * so, we disregard multi-function or not, and always disable
6562 * for all functions on the given path, this means 0,2,4,6 for
6563 * path 0 and 1,3,5,7 for path 1
6564 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006565 for (abs_func_id = BP_PATH(bp);
6566 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
6567 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006568 REG_WR(bp,
6569 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
6570 1);
6571 continue;
6572 }
6573
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006574 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006575 /* clear pf enable */
6576 bnx2x_pf_disable(bp);
6577 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6578 }
6579 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006580
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006581 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006582 if (CHIP_IS_E1(bp)) {
6583 /* enable HW interrupt from PXP on USDM overflow
6584 bit 16 on INT_MASK_0 */
6585 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006586 }
6587
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006588 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006589 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006590
6591#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006592 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
6593 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
6594 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
6595 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
6596 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006597 /* make sure this value is 0 */
6598 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006599
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006600/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
6601 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
6602 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
6603 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
6604 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006605#endif
6606
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006607 bnx2x_ilt_init_page_size(bp, INITOP_SET);
6608
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006609 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
6610 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006611
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006612 /* let the HW do it's magic ... */
6613 msleep(100);
6614 /* finish PXP init */
6615 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
6616 if (val != 1) {
6617 BNX2X_ERR("PXP2 CFG failed\n");
6618 return -EBUSY;
6619 }
6620 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
6621 if (val != 1) {
6622 BNX2X_ERR("PXP2 RD_INIT failed\n");
6623 return -EBUSY;
6624 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006625
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006626 /* Timers bug workaround E2 only. We need to set the entire ILT to
6627 * have entries with value "0" and valid bit on.
6628 * This needs to be done by the first PF that is loaded in a path
6629 * (i.e. common phase)
6630 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006631 if (!CHIP_IS_E1x(bp)) {
6632/* In E2 there is a bug in the timers block that can cause function 6 / 7
6633 * (i.e. vnic3) to start even if it is marked as "scan-off".
6634 * This occurs when a different function (func2,3) is being marked
6635 * as "scan-off". Real-life scenario for example: if a driver is being
6636 * load-unloaded while func6,7 are down. This will cause the timer to access
6637 * the ilt, translate to a logical address and send a request to read/write.
6638 * Since the ilt for the function that is down is not valid, this will cause
6639 * a translation error which is unrecoverable.
6640 * The Workaround is intended to make sure that when this happens nothing fatal
6641 * will occur. The workaround:
6642 * 1. First PF driver which loads on a path will:
6643 * a. After taking the chip out of reset, by using pretend,
6644 * it will write "0" to the following registers of
6645 * the other vnics.
6646 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6647 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
6648 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
6649 * And for itself it will write '1' to
6650 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
6651 * dmae-operations (writing to pram for example.)
6652 * note: can be done for only function 6,7 but cleaner this
6653 * way.
6654 * b. Write zero+valid to the entire ILT.
6655 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
6656 * VNIC3 (of that port). The range allocated will be the
6657 * entire ILT. This is needed to prevent ILT range error.
6658 * 2. Any PF driver load flow:
6659 * a. ILT update with the physical addresses of the allocated
6660 * logical pages.
6661 * b. Wait 20msec. - note that this timeout is needed to make
6662 * sure there are no requests in one of the PXP internal
6663 * queues with "old" ILT addresses.
6664 * c. PF enable in the PGLC.
6665 * d. Clear the was_error of the PF in the PGLC. (could have
Yuval Mintz2de67432013-01-23 03:21:43 +00006666 * occurred while driver was down)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006667 * e. PF enable in the CFC (WEAK + STRONG)
6668 * f. Timers scan enable
6669 * 3. PF driver unload flow:
6670 * a. Clear the Timers scan_en.
6671 * b. Polling for scan_on=0 for that PF.
6672 * c. Clear the PF enable bit in the PXP.
6673 * d. Clear the PF enable in the CFC (WEAK + STRONG)
6674 * e. Write zero+valid to all ILT entries (The valid bit must
6675 * stay set)
6676 * f. If this is VNIC 3 of a port then also init
6677 * first_timers_ilt_entry to zero and last_timers_ilt_entry
6678 * to the last enrty in the ILT.
6679 *
6680 * Notes:
6681 * Currently the PF error in the PGLC is non recoverable.
6682 * In the future the there will be a recovery routine for this error.
6683 * Currently attention is masked.
6684 * Having an MCP lock on the load/unload process does not guarantee that
6685 * there is no Timer disable during Func6/7 enable. This is because the
6686 * Timers scan is currently being cleared by the MCP on FLR.
6687 * Step 2.d can be done only for PF6/7 and the driver can also check if
6688 * there is error before clearing it. But the flow above is simpler and
6689 * more general.
6690 * All ILT entries are written by zero+valid and not just PF6/7
6691 * ILT entries since in the future the ILT entries allocation for
6692 * PF-s might be dynamic.
6693 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006694 struct ilt_client_info ilt_cli;
6695 struct bnx2x_ilt ilt;
6696 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
6697 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
6698
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04006699 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006700 ilt_cli.start = 0;
6701 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
6702 ilt_cli.client_num = ILT_CLIENT_TM;
6703
6704 /* Step 1: set zeroes to all ilt page entries with valid bit on
6705 * Step 2: set the timers first/last ilt entry to point
6706 * to the entire range to prevent ILT range error for 3rd/4th
Yuval Mintz2de67432013-01-23 03:21:43 +00006707 * vnic (this code assumes existence of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006708 *
6709 * both steps performed by call to bnx2x_ilt_client_init_op()
6710 * with dummy TM client
6711 *
6712 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
6713 * and his brother are split registers
6714 */
6715 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
6716 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
6717 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6718
6719 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
6720 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
6721 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
6722 }
6723
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006724 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
6725 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006726
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006727 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006728 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
6729 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006730 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006731
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006732 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006733
6734 /* let the HW do it's magic ... */
6735 do {
6736 msleep(200);
6737 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
6738 } while (factor-- && (val != 1));
6739
6740 if (val != 1) {
6741 BNX2X_ERR("ATC_INIT failed\n");
6742 return -EBUSY;
6743 }
6744 }
6745
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006746 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006747
Ariel Eliorb56e9672013-01-01 05:22:32 +00006748 bnx2x_iov_init_dmae(bp);
6749
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006750 /* clean the DMAE memory */
6751 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006752 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006753
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006754 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
6755
6756 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
6757
6758 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
6759
6760 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006761
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006762 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
6763 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
6764 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
6765 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
6766
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006767 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00006768
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006769
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006770 /* QM queues pointers table */
6771 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00006772
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006773 /* soft reset pulse */
6774 REG_WR(bp, QM_REG_SOFT_RESET, 1);
6775 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006776
Merav Sicron55c11942012-11-07 00:45:48 +00006777 if (CNIC_SUPPORT(bp))
6778 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006779
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006780 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006781 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BNX2X_DB_SHIFT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006782 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006783 /* enable hw interrupt from doorbell Q */
6784 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006785
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006786 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006787
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006788 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08006789 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006790
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006791 if (!CHIP_IS_E1(bp))
6792 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
6793
Barak Witkowskia3348722012-04-23 03:04:46 +00006794 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
6795 if (IS_MF_AFEX(bp)) {
6796 /* configure that VNTag and VLAN headers must be
6797 * received in afex mode
6798 */
6799 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
6800 REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
6801 REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
6802 REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
6803 REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
6804 } else {
6805 /* Bit-map indicating which L2 hdrs may appear
6806 * after the basic Ethernet header
6807 */
6808 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
6809 bp->path_has_ovlan ? 7 : 6);
6810 }
6811 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006812
6813 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
6814 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
6815 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
6816 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
6817
6818 if (!CHIP_IS_E1x(bp)) {
6819 /* reset VFC memories */
6820 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6821 VFC_MEMORIES_RST_REG_CAM_RST |
6822 VFC_MEMORIES_RST_REG_RAM_RST);
6823 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6824 VFC_MEMORIES_RST_REG_CAM_RST |
6825 VFC_MEMORIES_RST_REG_RAM_RST);
6826
6827 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006828 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006829
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006830 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
6831 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
6832 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
6833 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006834
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006835 /* sync semi rtc */
6836 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6837 0x80000000);
6838 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
6839 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006840
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006841 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
6842 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
6843 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006844
Barak Witkowskia3348722012-04-23 03:04:46 +00006845 if (!CHIP_IS_E1x(bp)) {
6846 if (IS_MF_AFEX(bp)) {
6847 /* configure that VNTag and VLAN headers must be
6848 * sent in afex mode
6849 */
6850 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
6851 REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
6852 REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
6853 REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
6854 REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
6855 } else {
6856 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
6857 bp->path_has_ovlan ? 7 : 6);
6858 }
6859 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006860
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006861 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006862
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006863 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
6864
Merav Sicron55c11942012-11-07 00:45:48 +00006865 if (CNIC_SUPPORT(bp)) {
6866 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
6867 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
6868 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
6869 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
6870 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
6871 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
6872 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
6873 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
6874 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
6875 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
6876 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006877 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006878
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006879 if (sizeof(union cdu_context) != 1024)
6880 /* we currently assume that a context is 1024 bytes */
Merav Sicron51c1a582012-03-18 10:33:38 +00006881 dev_alert(&bp->pdev->dev,
6882 "please adjust the size of cdu_context(%ld)\n",
6883 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006884
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006885 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006886 val = (4 << 24) + (0 << 12) + 1024;
6887 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006888
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006889 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006890 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006891 /* enable context validation interrupt from CFC */
6892 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
6893
6894 /* set the thresholds to prevent CFC/CDU race */
6895 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006896
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006897 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006898
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006899 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006900 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
6901
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006902 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
6903 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006904
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006905 /* Reset PCIE errors for debug */
6906 REG_WR(bp, 0x2814, 0xffffffff);
6907 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006908
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006909 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006910 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
6911 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
6912 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
6913 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
6914 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
6915 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
6916 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
6917 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
6918 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
6919 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
6920 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
6921 }
6922
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006923 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006924 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006925 /* in E3 this done in per-port section */
6926 if (!CHIP_IS_E3(bp))
6927 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
6928 }
6929 if (CHIP_IS_E1H(bp))
6930 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006931 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006932
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006933 if (CHIP_REV_IS_SLOW(bp))
6934 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006935
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006936 /* finish CFC init */
6937 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
6938 if (val != 1) {
6939 BNX2X_ERR("CFC LL_INIT failed\n");
6940 return -EBUSY;
6941 }
6942 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
6943 if (val != 1) {
6944 BNX2X_ERR("CFC AC_INIT failed\n");
6945 return -EBUSY;
6946 }
6947 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
6948 if (val != 1) {
6949 BNX2X_ERR("CFC CAM_INIT failed\n");
6950 return -EBUSY;
6951 }
6952 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006953
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006954 if (CHIP_IS_E1(bp)) {
6955 /* read NIG statistic
6956 to see if this is our first up since powerup */
6957 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6958 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006959
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006960 /* do internal memory self test */
6961 if ((val == 0) && bnx2x_int_mem_test(bp)) {
6962 BNX2X_ERR("internal mem self test failed\n");
6963 return -EBUSY;
6964 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006965 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006966
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006967 bnx2x_setup_fan_failure_detection(bp);
6968
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006969 /* clear PXP2 attentions */
6970 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006971
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006972 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006973 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006974
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006975 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006976 if (CHIP_IS_E1x(bp))
6977 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006978 } else
6979 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
6980
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006981 return 0;
6982}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006983
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006984/**
6985 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
6986 *
6987 * @bp: driver handle
6988 */
6989static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
6990{
6991 int rc = bnx2x_init_hw_common(bp);
6992
6993 if (rc)
6994 return rc;
6995
6996 /* In E2 2-PORT mode, same ext phy is used for the two paths */
6997 if (!BP_NOMCP(bp))
6998 bnx2x__common_init_phy(bp);
6999
7000 return 0;
7001}
7002
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007003static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007004{
7005 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007006 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00007007 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007008 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007009
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007010
Merav Sicron51c1a582012-03-18 10:33:38 +00007011 DP(NETIF_MSG_HW, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007012
7013 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007014
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007015 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7016 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7017 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07007018
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007019 /* Timers bug workaround: disables the pf_master bit in pglue at
7020 * common phase, we need to enable it here before any dmae access are
7021 * attempted. Therefore we manually added the enable-master to the
7022 * port phase (it also happens in the function phase)
7023 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007024 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007025 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7026
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007027 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7028 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7029 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
7030 bnx2x_init_block(bp, BLOCK_QM, init_phase);
7031
7032 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7033 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7034 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7035 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007036
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007037 /* QM cid (connection) count */
7038 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007039
Merav Sicron55c11942012-11-07 00:45:48 +00007040 if (CNIC_SUPPORT(bp)) {
7041 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7042 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
7043 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
7044 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007045
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007046 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00007047
Dmitry Kravkov2b674042012-10-28 21:59:04 +00007048 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7049
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007050 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007051
7052 if (IS_MF(bp))
7053 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
7054 else if (bp->dev->mtu > 4096) {
7055 if (bp->flags & ONE_PORT_FLAG)
7056 low = 160;
7057 else {
7058 val = bp->dev->mtu;
7059 /* (24*1024 + val*4)/256 */
7060 low = 96 + (val/64) +
7061 ((val % 64) ? 1 : 0);
7062 }
7063 } else
7064 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
7065 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007066 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
7067 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
7068 }
7069
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007070 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007071 REG_WR(bp, (BP_PORT(bp) ?
7072 BRB1_REG_MAC_GUARANTIED_1 :
7073 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007074
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007075
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007076 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
Barak Witkowskia3348722012-04-23 03:04:46 +00007077 if (CHIP_IS_E3B0(bp)) {
7078 if (IS_MF_AFEX(bp)) {
7079 /* configure headers for AFEX mode */
7080 REG_WR(bp, BP_PORT(bp) ?
7081 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7082 PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
7083 REG_WR(bp, BP_PORT(bp) ?
7084 PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
7085 PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
7086 REG_WR(bp, BP_PORT(bp) ?
7087 PRS_REG_MUST_HAVE_HDRS_PORT_1 :
7088 PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
7089 } else {
7090 /* Ovlan exists only if we are in multi-function +
7091 * switch-dependent mode, in switch-independent there
7092 * is no ovlan headers
7093 */
7094 REG_WR(bp, BP_PORT(bp) ?
7095 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7096 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
7097 (bp->path_has_ovlan ? 7 : 6));
7098 }
7099 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007100
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007101 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7102 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7103 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7104 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7105
7106 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7107 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7108 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7109 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
7110
7111 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7112 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7113
7114 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7115
7116 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007117 /* configure PBF to work without PAUSE mtu 9000 */
7118 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007119
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007120 /* update threshold */
7121 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
7122 /* update init credit */
7123 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007124
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007125 /* probe changes */
7126 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
7127 udelay(50);
7128 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
7129 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007130
Merav Sicron55c11942012-11-07 00:45:48 +00007131 if (CNIC_SUPPORT(bp))
7132 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7133
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007134 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
7135 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007136
7137 if (CHIP_IS_E1(bp)) {
7138 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7139 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7140 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007141 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007142
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007143 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007144
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007145 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007146 /* init aeu_mask_attn_func_0/1:
7147 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
7148 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
7149 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00007150 val = IS_MF(bp) ? 0xF7 : 0x7;
7151 /* Enable DCBX attention for all but E1 */
7152 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
7153 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007154
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007155 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007156
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007157 if (!CHIP_IS_E1x(bp)) {
7158 /* Bit-map indicating which L2 hdrs may appear after the
7159 * basic Ethernet header
7160 */
Barak Witkowskia3348722012-04-23 03:04:46 +00007161 if (IS_MF_AFEX(bp))
7162 REG_WR(bp, BP_PORT(bp) ?
7163 NIG_REG_P1_HDRS_AFTER_BASIC :
7164 NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
7165 else
7166 REG_WR(bp, BP_PORT(bp) ?
7167 NIG_REG_P1_HDRS_AFTER_BASIC :
7168 NIG_REG_P0_HDRS_AFTER_BASIC,
7169 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007170
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007171 if (CHIP_IS_E3(bp))
7172 REG_WR(bp, BP_PORT(bp) ?
7173 NIG_REG_LLH1_MF_MODE :
7174 NIG_REG_LLH_MF_MODE, IS_MF(bp));
7175 }
7176 if (!CHIP_IS_E3(bp))
7177 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007178
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007179 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007180 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007181 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007182 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007183
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007184 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007185 val = 0;
7186 switch (bp->mf_mode) {
7187 case MULTI_FUNCTION_SD:
7188 val = 1;
7189 break;
7190 case MULTI_FUNCTION_SI:
Barak Witkowskia3348722012-04-23 03:04:46 +00007191 case MULTI_FUNCTION_AFEX:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007192 val = 2;
7193 break;
7194 }
7195
7196 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
7197 NIG_REG_LLH0_CLS_TYPE), val);
7198 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00007199 {
7200 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
7201 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
7202 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
7203 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007204 }
7205
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007206 /* If SPIO5 is set to generate interrupts, enable it for this port */
7207 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00007208 if (val & MISC_SPIO_SPIO5) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007209 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
7210 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
7211 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007212 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007213 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007214 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007215
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007216 return 0;
7217}
7218
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007219static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
7220{
7221 int reg;
Yuval Mintz32d68de2012-04-03 18:41:24 +00007222 u32 wb_write[2];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007223
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007224 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007225 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007226 else
7227 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007228
Yuval Mintz32d68de2012-04-03 18:41:24 +00007229 wb_write[0] = ONCHIP_ADDR1(addr);
7230 wb_write[1] = ONCHIP_ADDR2(addr);
7231 REG_WR_DMAE(bp, reg, wb_write, 2);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007232}
7233
Ariel Eliorb56e9672013-01-01 05:22:32 +00007234void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id, bool is_pf)
Eric Dumazet1191cb82012-04-27 21:39:21 +00007235{
7236 u32 data, ctl, cnt = 100;
7237 u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
7238 u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
7239 u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4;
7240 u32 sb_bit = 1 << (idu_sb_id%32);
Ariel Eliorb56e9672013-01-01 05:22:32 +00007241 u32 func_encode = func | (is_pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
Eric Dumazet1191cb82012-04-27 21:39:21 +00007242 u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;
7243
7244 /* Not supported in BC mode */
7245 if (CHIP_INT_MODE_IS_BC(bp))
7246 return;
7247
7248 data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup
7249 << IGU_REGULAR_CLEANUP_TYPE_SHIFT) |
7250 IGU_REGULAR_CLEANUP_SET |
7251 IGU_REGULAR_BCLEANUP;
7252
7253 ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT |
7254 func_encode << IGU_CTRL_REG_FID_SHIFT |
7255 IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT;
7256
7257 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7258 data, igu_addr_data);
7259 REG_WR(bp, igu_addr_data, data);
7260 mmiowb();
7261 barrier();
7262 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7263 ctl, igu_addr_ctl);
7264 REG_WR(bp, igu_addr_ctl, ctl);
7265 mmiowb();
7266 barrier();
7267
7268 /* wait for clean up to finish */
7269 while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt)
7270 msleep(20);
7271
7272
7273 if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) {
7274 DP(NETIF_MSG_HW,
7275 "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n",
7276 idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt);
7277 }
7278}
7279
7280static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007281{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007282 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007283}
7284
Eric Dumazet1191cb82012-04-27 21:39:21 +00007285static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007286{
7287 u32 i, base = FUNC_ILT_BASE(func);
7288 for (i = base; i < base + ILT_PER_FUNC; i++)
7289 bnx2x_ilt_wr(bp, i, 0);
7290}
7291
Merav Sicron55c11942012-11-07 00:45:48 +00007292
Merav Sicron910cc722012-11-11 03:56:08 +00007293static void bnx2x_init_searcher(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007294{
7295 int port = BP_PORT(bp);
7296 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
7297 /* T1 hash bits value determines the T1 number of entries */
7298 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
7299}
7300
7301static inline int bnx2x_func_switch_update(struct bnx2x *bp, int suspend)
7302{
7303 int rc;
7304 struct bnx2x_func_state_params func_params = {NULL};
7305 struct bnx2x_func_switch_update_params *switch_update_params =
7306 &func_params.params.switch_update;
7307
7308 /* Prepare parameters for function state transitions */
7309 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
7310 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
7311
7312 func_params.f_obj = &bp->func_obj;
7313 func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;
7314
7315 /* Function parameters */
7316 switch_update_params->suspend = suspend;
7317
7318 rc = bnx2x_func_state_change(bp, &func_params);
7319
7320 return rc;
7321}
7322
Merav Sicron910cc722012-11-11 03:56:08 +00007323static int bnx2x_reset_nic_mode(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007324{
7325 int rc, i, port = BP_PORT(bp);
7326 int vlan_en = 0, mac_en[NUM_MACS];
7327
7328
7329 /* Close input from network */
7330 if (bp->mf_mode == SINGLE_FUNCTION) {
7331 bnx2x_set_rx_filter(&bp->link_params, 0);
7332 } else {
7333 vlan_en = REG_RD(bp, port ? NIG_REG_LLH1_FUNC_EN :
7334 NIG_REG_LLH0_FUNC_EN);
7335 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7336 NIG_REG_LLH0_FUNC_EN, 0);
7337 for (i = 0; i < NUM_MACS; i++) {
7338 mac_en[i] = REG_RD(bp, port ?
7339 (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7340 4 * i) :
7341 (NIG_REG_LLH0_FUNC_MEM_ENABLE +
7342 4 * i));
7343 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7344 4 * i) :
7345 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i), 0);
7346 }
7347 }
7348
7349 /* Close BMC to host */
7350 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7351 NIG_REG_P1_TX_MNG_HOST_ENABLE, 0);
7352
7353 /* Suspend Tx switching to the PF. Completion of this ramrod
7354 * further guarantees that all the packets of that PF / child
7355 * VFs in BRB were processed by the Parser, so it is safe to
7356 * change the NIC_MODE register.
7357 */
7358 rc = bnx2x_func_switch_update(bp, 1);
7359 if (rc) {
7360 BNX2X_ERR("Can't suspend tx-switching!\n");
7361 return rc;
7362 }
7363
7364 /* Change NIC_MODE register */
7365 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7366
7367 /* Open input from network */
7368 if (bp->mf_mode == SINGLE_FUNCTION) {
7369 bnx2x_set_rx_filter(&bp->link_params, 1);
7370 } else {
7371 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7372 NIG_REG_LLH0_FUNC_EN, vlan_en);
7373 for (i = 0; i < NUM_MACS; i++) {
7374 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7375 4 * i) :
7376 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i),
7377 mac_en[i]);
7378 }
7379 }
7380
7381 /* Enable BMC to host */
7382 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7383 NIG_REG_P1_TX_MNG_HOST_ENABLE, 1);
7384
7385 /* Resume Tx switching to the PF */
7386 rc = bnx2x_func_switch_update(bp, 0);
7387 if (rc) {
7388 BNX2X_ERR("Can't resume tx-switching!\n");
7389 return rc;
7390 }
7391
7392 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7393 return 0;
7394}
7395
7396int bnx2x_init_hw_func_cnic(struct bnx2x *bp)
7397{
7398 int rc;
7399
7400 bnx2x_ilt_init_op_cnic(bp, INITOP_SET);
7401
7402 if (CONFIGURE_NIC_MODE(bp)) {
7403 /* Configrue searcher as part of function hw init */
7404 bnx2x_init_searcher(bp);
7405
7406 /* Reset NIC mode */
7407 rc = bnx2x_reset_nic_mode(bp);
7408 if (rc)
7409 BNX2X_ERR("Can't change NIC mode!\n");
7410 return rc;
7411 }
7412
7413 return 0;
7414}
7415
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007416static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007417{
7418 int port = BP_PORT(bp);
7419 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007420 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007421 struct bnx2x_ilt *ilt = BP_ILT(bp);
7422 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007423 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007424 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
Ariel Elior89db4ad2012-01-26 06:01:48 +00007425 int i, main_mem_width, rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007426
Merav Sicron51c1a582012-03-18 10:33:38 +00007427 DP(NETIF_MSG_HW, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007428
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007429 /* FLR cleanup - hmmm */
Ariel Elior89db4ad2012-01-26 06:01:48 +00007430 if (!CHIP_IS_E1x(bp)) {
7431 rc = bnx2x_pf_flr_clnup(bp);
Yuval Mintz04c46732013-01-23 03:21:46 +00007432 if (rc) {
7433 bnx2x_fw_dump(bp);
Ariel Elior89db4ad2012-01-26 06:01:48 +00007434 return rc;
Yuval Mintz04c46732013-01-23 03:21:46 +00007435 }
Ariel Elior89db4ad2012-01-26 06:01:48 +00007436 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007437
Eilon Greenstein8badd272009-02-12 08:36:15 +00007438 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007439 if (bp->common.int_block == INT_BLOCK_HC) {
7440 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
7441 val = REG_RD(bp, addr);
7442 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
7443 REG_WR(bp, addr, val);
7444 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007445
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007446 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7447 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
7448
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007449 ilt = BP_ILT(bp);
7450 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007451
Ariel Elior290ca2b2013-01-01 05:22:31 +00007452 if (IS_SRIOV(bp))
7453 cdu_ilt_start += BNX2X_FIRST_VF_CID/ILT_PAGE_CIDS;
7454 cdu_ilt_start = bnx2x_iov_init_ilt(bp, cdu_ilt_start);
7455
7456 /* since BNX2X_FIRST_VF_CID > 0 the PF L2 cids precedes
7457 * those of the VFs, so start line should be reset
7458 */
7459 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007460 for (i = 0; i < L2_ILT_LINES(bp); i++) {
Merav Sicrona0529972012-06-19 07:48:25 +00007461 ilt->lines[cdu_ilt_start + i].page = bp->context[i].vcxt;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007462 ilt->lines[cdu_ilt_start + i].page_mapping =
Merav Sicrona0529972012-06-19 07:48:25 +00007463 bp->context[i].cxt_mapping;
7464 ilt->lines[cdu_ilt_start + i].size = bp->context[i].size;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007465 }
Ariel Elior290ca2b2013-01-01 05:22:31 +00007466
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007467 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007468
Merav Sicron55c11942012-11-07 00:45:48 +00007469 if (!CONFIGURE_NIC_MODE(bp)) {
7470 bnx2x_init_searcher(bp);
7471 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7472 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7473 } else {
7474 /* Set NIC mode */
7475 REG_WR(bp, PRS_REG_NIC_MODE, 1);
7476 DP(NETIF_MSG_IFUP, "NIC MODE configrued\n");
Michael Chan37b091b2009-10-10 13:46:55 +00007477
Merav Sicron55c11942012-11-07 00:45:48 +00007478 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007479
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007480 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007481 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
7482
7483 /* Turn on a single ISR mode in IGU if driver is going to use
7484 * INT#x or MSI
7485 */
7486 if (!(bp->flags & USING_MSIX_FLAG))
7487 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
7488 /*
7489 * Timers workaround bug: function init part.
7490 * Need to wait 20msec after initializing ILT,
7491 * needed to make sure there are no requests in
7492 * one of the PXP internal queues with "old" ILT addresses
7493 */
7494 msleep(20);
7495 /*
7496 * Master enable - Due to WB DMAE writes performed before this
7497 * register is re-initialized as part of the regular function
7498 * init
7499 */
7500 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7501 /* Enable the function in IGU */
7502 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
7503 }
7504
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007505 bp->dmae_ready = 1;
7506
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007507 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007508
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007509 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007510 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
7511
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007512 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7513 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7514 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
7515 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7516 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7517 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7518 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7519 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7520 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
7521 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7522 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7523 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7524 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007525
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007526 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007527 REG_WR(bp, QM_REG_PF_EN, 1);
7528
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007529 if (!CHIP_IS_E1x(bp)) {
7530 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7531 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7532 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7533 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7534 }
7535 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007536
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007537 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7538 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Ariel Eliorb56e9672013-01-01 05:22:32 +00007539
7540 bnx2x_iov_init_dq(bp);
7541
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007542 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7543 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
7544 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7545 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7546 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7547 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7548 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7549 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7550 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7551 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007552 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
7553
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007554 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007555
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007556 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007557
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007558 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007559 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
7560
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007561 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007562 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007563 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007564 }
7565
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007566 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007567
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007568 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007569 if (bp->common.int_block == INT_BLOCK_HC) {
7570 if (CHIP_IS_E1H(bp)) {
7571 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7572
7573 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7574 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7575 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007576 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007577
7578 } else {
7579 int num_segs, sb_idx, prod_offset;
7580
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007581 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7582
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007583 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007584 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7585 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7586 }
7587
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007588 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007589
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007590 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007591 int dsb_idx = 0;
7592 /**
7593 * Producer memory:
7594 * E2 mode: address 0-135 match to the mapping memory;
7595 * 136 - PF0 default prod; 137 - PF1 default prod;
7596 * 138 - PF2 default prod; 139 - PF3 default prod;
7597 * 140 - PF0 attn prod; 141 - PF1 attn prod;
7598 * 142 - PF2 attn prod; 143 - PF3 attn prod;
7599 * 144-147 reserved.
7600 *
7601 * E1.5 mode - In backward compatible mode;
7602 * for non default SB; each even line in the memory
7603 * holds the U producer and each odd line hold
7604 * the C producer. The first 128 producers are for
7605 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
7606 * producers are for the DSB for each PF.
7607 * Each PF has five segments: (the order inside each
7608 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
7609 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
7610 * 144-147 attn prods;
7611 */
7612 /* non-default-status-blocks */
7613 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7614 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
7615 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
7616 prod_offset = (bp->igu_base_sb + sb_idx) *
7617 num_segs;
7618
7619 for (i = 0; i < num_segs; i++) {
7620 addr = IGU_REG_PROD_CONS_MEMORY +
7621 (prod_offset + i) * 4;
7622 REG_WR(bp, addr, 0);
7623 }
7624 /* send consumer update with value 0 */
7625 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
7626 USTORM_ID, 0, IGU_INT_NOP, 1);
7627 bnx2x_igu_clear_sb(bp,
7628 bp->igu_base_sb + sb_idx);
7629 }
7630
7631 /* default-status-blocks */
7632 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7633 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
7634
7635 if (CHIP_MODE_IS_4_PORT(bp))
7636 dsb_idx = BP_FUNC(bp);
7637 else
David S. Miller8decf862011-09-22 03:23:13 -04007638 dsb_idx = BP_VN(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007639
7640 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
7641 IGU_BC_BASE_DSB_PROD + dsb_idx :
7642 IGU_NORM_BASE_DSB_PROD + dsb_idx);
7643
David S. Miller8decf862011-09-22 03:23:13 -04007644 /*
7645 * igu prods come in chunks of E1HVN_MAX (4) -
7646 * does not matters what is the current chip mode
7647 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007648 for (i = 0; i < (num_segs * E1HVN_MAX);
7649 i += E1HVN_MAX) {
7650 addr = IGU_REG_PROD_CONS_MEMORY +
7651 (prod_offset + i)*4;
7652 REG_WR(bp, addr, 0);
7653 }
7654 /* send consumer update with 0 */
7655 if (CHIP_INT_MODE_IS_BC(bp)) {
7656 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7657 USTORM_ID, 0, IGU_INT_NOP, 1);
7658 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7659 CSTORM_ID, 0, IGU_INT_NOP, 1);
7660 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7661 XSTORM_ID, 0, IGU_INT_NOP, 1);
7662 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7663 TSTORM_ID, 0, IGU_INT_NOP, 1);
7664 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7665 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7666 } else {
7667 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7668 USTORM_ID, 0, IGU_INT_NOP, 1);
7669 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7670 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7671 }
7672 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
7673
7674 /* !!! these should become driver const once
7675 rf-tool supports split-68 const */
7676 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
7677 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
7678 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
7679 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
7680 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
7681 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
7682 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007683 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007684
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007685 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007686 REG_WR(bp, 0x2114, 0xffffffff);
7687 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007688
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007689 if (CHIP_IS_E1x(bp)) {
7690 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
7691 main_mem_base = HC_REG_MAIN_MEMORY +
7692 BP_PORT(bp) * (main_mem_size * 4);
7693 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
7694 main_mem_width = 8;
7695
7696 val = REG_RD(bp, main_mem_prty_clr);
7697 if (val)
Merav Sicron51c1a582012-03-18 10:33:38 +00007698 DP(NETIF_MSG_HW,
7699 "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
7700 val);
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007701
7702 /* Clear "false" parity errors in MSI-X table */
7703 for (i = main_mem_base;
7704 i < main_mem_base + main_mem_size * 4;
7705 i += main_mem_width) {
7706 bnx2x_read_dmae(bp, i, main_mem_width / 4);
7707 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
7708 i, main_mem_width / 4);
7709 }
7710 /* Clear HC parity attention */
7711 REG_RD(bp, main_mem_prty_clr);
7712 }
7713
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007714#ifdef BNX2X_STOP_ON_ERROR
7715 /* Enable STORMs SP logging */
7716 REG_WR8(bp, BAR_USTRORM_INTMEM +
7717 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7718 REG_WR8(bp, BAR_TSTRORM_INTMEM +
7719 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7720 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7721 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7722 REG_WR8(bp, BAR_XSTRORM_INTMEM +
7723 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7724#endif
7725
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007726 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007727
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007728 return 0;
7729}
7730
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007731
Merav Sicron55c11942012-11-07 00:45:48 +00007732void bnx2x_free_mem_cnic(struct bnx2x *bp)
7733{
7734 bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_FREE);
7735
7736 if (!CHIP_IS_E1x(bp))
7737 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
7738 sizeof(struct host_hc_status_block_e2));
7739 else
7740 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
7741 sizeof(struct host_hc_status_block_e1x));
7742
7743 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
7744}
7745
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007746void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007747{
Merav Sicrona0529972012-06-19 07:48:25 +00007748 int i;
7749
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007750 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007751 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007752
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007753 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
7754 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
7755
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007756 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007757 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007758
Merav Sicrona0529972012-06-19 07:48:25 +00007759 for (i = 0; i < L2_ILT_LINES(bp); i++)
7760 BNX2X_PCI_FREE(bp->context[i].vcxt, bp->context[i].cxt_mapping,
7761 bp->context[i].size);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007762 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
7763
7764 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007765
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007766 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007767
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007768 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
7769 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Yuval Mintz580d9d02013-01-23 03:21:51 +00007770
7771 bnx2x_iov_free_mem(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007772}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007773
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007774
Merav Sicron55c11942012-11-07 00:45:48 +00007775int bnx2x_alloc_mem_cnic(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007776{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007777 if (!CHIP_IS_E1x(bp))
7778 /* size = the status block + ramrod buffers */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007779 BNX2X_PCI_ALLOC(bp->cnic_sb.e2_sb, &bp->cnic_sb_mapping,
7780 sizeof(struct host_hc_status_block_e2));
7781 else
Merav Sicron55c11942012-11-07 00:45:48 +00007782 BNX2X_PCI_ALLOC(bp->cnic_sb.e1x_sb,
7783 &bp->cnic_sb_mapping,
7784 sizeof(struct
7785 host_hc_status_block_e1x));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007786
Merav Sicron55c11942012-11-07 00:45:48 +00007787 if (CONFIGURE_NIC_MODE(bp))
7788 /* allocate searcher T2 table, as it wan't allocated before */
7789 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007790
Merav Sicron55c11942012-11-07 00:45:48 +00007791 /* write address to which L5 should insert its values */
7792 bp->cnic_eth_dev.addr_drv_info_to_mcp =
7793 &bp->slowpath->drv_info_to_mcp;
7794
7795 if (bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_ALLOC))
7796 goto alloc_mem_err;
7797
7798 return 0;
7799
7800alloc_mem_err:
7801 bnx2x_free_mem_cnic(bp);
7802 BNX2X_ERR("Can't allocate memory\n");
7803 return -ENOMEM;
7804}
7805
7806int bnx2x_alloc_mem(struct bnx2x *bp)
7807{
7808 int i, allocated, context_size;
7809
7810 if (!CONFIGURE_NIC_MODE(bp))
7811 /* allocate searcher T2 table */
7812 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007813
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007814 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007815 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007816
7817 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
7818 sizeof(struct bnx2x_slowpath));
7819
Merav Sicrona0529972012-06-19 07:48:25 +00007820 /* Allocate memory for CDU context:
7821 * This memory is allocated separately and not in the generic ILT
7822 * functions because CDU differs in few aspects:
7823 * 1. There are multiple entities allocating memory for context -
7824 * 'regular' driver, CNIC and SRIOV driver. Each separately controls
7825 * its own ILT lines.
7826 * 2. Since CDU page-size is not a single 4KB page (which is the case
7827 * for the other ILT clients), to be efficient we want to support
7828 * allocation of sub-page-size in the last entry.
7829 * 3. Context pointers are used by the driver to pass to FW / update
7830 * the context (for the other ILT clients the pointers are used just to
7831 * free the memory during unload).
7832 */
7833 context_size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007834
Merav Sicrona0529972012-06-19 07:48:25 +00007835 for (i = 0, allocated = 0; allocated < context_size; i++) {
7836 bp->context[i].size = min(CDU_ILT_PAGE_SZ,
7837 (context_size - allocated));
7838 BNX2X_PCI_ALLOC(bp->context[i].vcxt,
7839 &bp->context[i].cxt_mapping,
7840 bp->context[i].size);
7841 allocated += bp->context[i].size;
7842 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007843 BNX2X_ALLOC(bp->ilt->lines, sizeof(struct ilt_line) * ILT_MAX_LINES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007844
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007845 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
7846 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007847
Ariel Elior67c431a2013-01-01 05:22:36 +00007848 if (bnx2x_iov_alloc_mem(bp))
7849 goto alloc_mem_err;
7850
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007851 /* Slow path ring */
7852 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
7853
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007854 /* EQ */
7855 BNX2X_PCI_ALLOC(bp->eq_ring, &bp->eq_mapping,
7856 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Tom Herbertab532cf2011-02-16 10:27:02 +00007857
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007858 return 0;
7859
7860alloc_mem_err:
7861 bnx2x_free_mem(bp);
Merav Sicron51c1a582012-03-18 10:33:38 +00007862 BNX2X_ERR("Can't allocate memory\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007863 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007864}
7865
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007866/*
7867 * Init service functions
7868 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007869
7870int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
7871 struct bnx2x_vlan_mac_obj *obj, bool set,
7872 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007873{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007874 int rc;
7875 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007876
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007877 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007878
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007879 /* Fill general parameters */
7880 ramrod_param.vlan_mac_obj = obj;
7881 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007882
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007883 /* Fill a user request section if needed */
7884 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
7885 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007886
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007887 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007888
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007889 /* Set the command: ADD or DEL */
7890 if (set)
7891 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
7892 else
7893 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007894 }
7895
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007896 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
Yuval Mintz7b5342d2012-09-11 04:34:14 +00007897
7898 if (rc == -EEXIST) {
7899 DP(BNX2X_MSG_SP, "Failed to schedule ADD operations: %d\n", rc);
7900 /* do not treat adding same MAC as error */
7901 rc = 0;
7902 } else if (rc < 0)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007903 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
Yuval Mintz7b5342d2012-09-11 04:34:14 +00007904
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007905 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007906}
7907
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007908int bnx2x_del_all_macs(struct bnx2x *bp,
7909 struct bnx2x_vlan_mac_obj *mac_obj,
7910 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00007911{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007912 int rc;
7913 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
7914
7915 /* Wait for completion of requested */
7916 if (wait_for_comp)
7917 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
7918
7919 /* Set the mac type of addresses we want to clear */
7920 __set_bit(mac_type, &vlan_mac_flags);
7921
7922 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
7923 if (rc < 0)
7924 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
7925
7926 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00007927}
7928
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007929int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007930{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007931 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007932
Barak Witkowskia3348722012-04-23 03:04:46 +00007933 if (is_zero_ether_addr(bp->dev->dev_addr) &&
7934 (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))) {
Merav Sicron51c1a582012-03-18 10:33:38 +00007935 DP(NETIF_MSG_IFUP | NETIF_MSG_IFDOWN,
7936 "Ignoring Zero MAC for STORAGE SD mode\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00007937 return 0;
7938 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00007939
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007940 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007941
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007942 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
7943 /* Eth MAC is set on RSS leading client (fp[0]) */
Barak Witkowski15192a82012-06-19 07:48:28 +00007944 return bnx2x_set_mac_one(bp, bp->dev->dev_addr, &bp->sp_objs->mac_obj,
7945 set, BNX2X_ETH_MAC, &ramrod_flags);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007946}
7947
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007948int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00007949{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007950 return bnx2x_setup_queue(bp, &bp->fp[0], 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007951}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08007952
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007953/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00007954 * bnx2x_set_int_mode - configure interrupt mode
7955 *
7956 * @bp: driver handle
7957 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007958 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007959 */
Ariel Elior1ab44342013-01-01 05:22:23 +00007960int bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007961{
Ariel Elior1ab44342013-01-01 05:22:23 +00007962 int rc = 0;
7963
7964 if (IS_VF(bp) && int_mode != BNX2X_INT_MODE_MSIX)
7965 return -EINVAL;
7966
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00007967 switch (int_mode) {
Ariel Elior1ab44342013-01-01 05:22:23 +00007968 case BNX2X_INT_MODE_MSIX:
7969 /* attempt to enable msix */
7970 rc = bnx2x_enable_msix(bp);
7971
7972 /* msix attained */
7973 if (!rc)
7974 return 0;
7975
7976 /* vfs use only msix */
7977 if (rc && IS_VF(bp))
7978 return rc;
7979
7980 /* failed to enable multiple MSI-X */
7981 BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
7982 bp->num_queues,
7983 1 + bp->num_cnic_queues);
7984
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007985 /* falling through... */
Ariel Elior1ab44342013-01-01 05:22:23 +00007986 case BNX2X_INT_MODE_MSI:
7987 bnx2x_enable_msi(bp);
7988
7989 /* falling through... */
7990 case BNX2X_INT_MODE_INTX:
Merav Sicron55c11942012-11-07 00:45:48 +00007991 bp->num_ethernet_queues = 1;
7992 bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
Merav Sicron51c1a582012-03-18 10:33:38 +00007993 BNX2X_DEV_INFO("set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07007994 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07007995 default:
Ariel Elior1ab44342013-01-01 05:22:23 +00007996 BNX2X_DEV_INFO("unknown value in int_mode module parameter\n");
7997 return -EINVAL;
Eilon Greensteinca003922009-08-12 22:53:28 -07007998 }
Ariel Elior1ab44342013-01-01 05:22:23 +00007999 return 0;
Eilon Greensteinca003922009-08-12 22:53:28 -07008000}
8001
Ariel Elior1ab44342013-01-01 05:22:23 +00008002/* must be called prior to any HW initializations */
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00008003static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
8004{
Ariel Elior290ca2b2013-01-01 05:22:31 +00008005 if (IS_SRIOV(bp))
8006 return (BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)/ILT_PAGE_CIDS;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00008007 return L2_ILT_LINES(bp);
8008}
8009
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008010void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008011{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008012 struct ilt_client_info *ilt_client;
8013 struct bnx2x_ilt *ilt = BP_ILT(bp);
8014 u16 line = 0;
8015
8016 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
8017 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
8018
8019 /* CDU */
8020 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
8021 ilt_client->client_num = ILT_CLIENT_CDU;
8022 ilt_client->page_size = CDU_ILT_PAGE_SZ;
8023 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
8024 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008025 line += bnx2x_cid_ilt_lines(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00008026
8027 if (CNIC_SUPPORT(bp))
8028 line += CNIC_ILT_LINES;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008029 ilt_client->end = line - 1;
8030
Merav Sicron51c1a582012-03-18 10:33:38 +00008031 DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008032 ilt_client->start,
8033 ilt_client->end,
8034 ilt_client->page_size,
8035 ilt_client->flags,
8036 ilog2(ilt_client->page_size >> 12));
8037
8038 /* QM */
8039 if (QM_INIT(bp->qm_cid_count)) {
8040 ilt_client = &ilt->clients[ILT_CLIENT_QM];
8041 ilt_client->client_num = ILT_CLIENT_QM;
8042 ilt_client->page_size = QM_ILT_PAGE_SZ;
8043 ilt_client->flags = 0;
8044 ilt_client->start = line;
8045
8046 /* 4 bytes for each cid */
8047 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
8048 QM_ILT_PAGE_SZ);
8049
8050 ilt_client->end = line - 1;
8051
Merav Sicron51c1a582012-03-18 10:33:38 +00008052 DP(NETIF_MSG_IFUP,
8053 "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008054 ilt_client->start,
8055 ilt_client->end,
8056 ilt_client->page_size,
8057 ilt_client->flags,
8058 ilog2(ilt_client->page_size >> 12));
8059
8060 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008061
Merav Sicron55c11942012-11-07 00:45:48 +00008062 if (CNIC_SUPPORT(bp)) {
8063 /* SRC */
8064 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
8065 ilt_client->client_num = ILT_CLIENT_SRC;
8066 ilt_client->page_size = SRC_ILT_PAGE_SZ;
8067 ilt_client->flags = 0;
8068 ilt_client->start = line;
8069 line += SRC_ILT_LINES;
8070 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008071
Merav Sicron55c11942012-11-07 00:45:48 +00008072 DP(NETIF_MSG_IFUP,
8073 "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8074 ilt_client->start,
8075 ilt_client->end,
8076 ilt_client->page_size,
8077 ilt_client->flags,
8078 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008079
Merav Sicron55c11942012-11-07 00:45:48 +00008080 /* TM */
8081 ilt_client = &ilt->clients[ILT_CLIENT_TM];
8082 ilt_client->client_num = ILT_CLIENT_TM;
8083 ilt_client->page_size = TM_ILT_PAGE_SZ;
8084 ilt_client->flags = 0;
8085 ilt_client->start = line;
8086 line += TM_ILT_LINES;
8087 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008088
Merav Sicron55c11942012-11-07 00:45:48 +00008089 DP(NETIF_MSG_IFUP,
8090 "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8091 ilt_client->start,
8092 ilt_client->end,
8093 ilt_client->page_size,
8094 ilt_client->flags,
8095 ilog2(ilt_client->page_size >> 12));
8096 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008097
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008098 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008099}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008100
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008101/**
8102 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
8103 *
8104 * @bp: driver handle
8105 * @fp: pointer to fastpath
8106 * @init_params: pointer to parameters structure
8107 *
8108 * parameters configured:
8109 * - HC configuration
8110 * - Queue's CDU context
8111 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00008112static void bnx2x_pf_q_prep_init(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008113 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008114{
Ariel Elior6383c0b2011-07-14 08:31:57 +00008115
8116 u8 cos;
Merav Sicrona0529972012-06-19 07:48:25 +00008117 int cxt_index, cxt_offset;
8118
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008119 /* FCoE Queue uses Default SB, thus has no HC capabilities */
8120 if (!IS_FCOE_FP(fp)) {
8121 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
8122 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
8123
8124 /* If HC is supporterd, enable host coalescing in the transition
8125 * to INIT state.
8126 */
8127 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
8128 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
8129
8130 /* HC rate */
8131 init_params->rx.hc_rate = bp->rx_ticks ?
8132 (1000000 / bp->rx_ticks) : 0;
8133 init_params->tx.hc_rate = bp->tx_ticks ?
8134 (1000000 / bp->tx_ticks) : 0;
8135
8136 /* FW SB ID */
8137 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
8138 fp->fw_sb_id;
8139
8140 /*
8141 * CQ index among the SB indices: FCoE clients uses the default
8142 * SB, therefore it's different.
8143 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008144 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
8145 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008146 }
8147
Ariel Elior6383c0b2011-07-14 08:31:57 +00008148 /* set maximum number of COSs supported by this queue */
8149 init_params->max_cos = fp->max_cos;
8150
Merav Sicron51c1a582012-03-18 10:33:38 +00008151 DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008152 fp->index, init_params->max_cos);
8153
8154 /* set the context pointers queue object */
Merav Sicrona0529972012-06-19 07:48:25 +00008155 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++) {
Merav Sicron65565882012-06-19 07:48:26 +00008156 cxt_index = fp->txdata_ptr[cos]->cid / ILT_PAGE_CIDS;
8157 cxt_offset = fp->txdata_ptr[cos]->cid - (cxt_index *
Merav Sicrona0529972012-06-19 07:48:25 +00008158 ILT_PAGE_CIDS);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008159 init_params->cxts[cos] =
Merav Sicrona0529972012-06-19 07:48:25 +00008160 &bp->context[cxt_index].vcxt[cxt_offset].eth;
8161 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008162}
8163
Merav Sicron910cc722012-11-11 03:56:08 +00008164static int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00008165 struct bnx2x_queue_state_params *q_params,
8166 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
8167 int tx_index, bool leading)
8168{
8169 memset(tx_only_params, 0, sizeof(*tx_only_params));
8170
8171 /* Set the command */
8172 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
8173
8174 /* Set tx-only QUEUE flags: don't zero statistics */
8175 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
8176
8177 /* choose the index of the cid to send the slow path on */
8178 tx_only_params->cid_index = tx_index;
8179
8180 /* Set general TX_ONLY_SETUP parameters */
8181 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
8182
8183 /* Set Tx TX_ONLY_SETUP parameters */
8184 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
8185
Merav Sicron51c1a582012-03-18 10:33:38 +00008186 DP(NETIF_MSG_IFUP,
8187 "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008188 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
8189 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
8190 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
8191
8192 /* send the ramrod */
8193 return bnx2x_queue_state_change(bp, q_params);
8194}
8195
8196
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008197/**
8198 * bnx2x_setup_queue - setup queue
8199 *
8200 * @bp: driver handle
8201 * @fp: pointer to fastpath
8202 * @leading: is leading
8203 *
8204 * This function performs 2 steps in a Queue state machine
8205 * actually: 1) RESET->INIT 2) INIT->SETUP
8206 */
8207
8208int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
8209 bool leading)
8210{
Yuval Mintz3b603062012-03-18 10:33:39 +00008211 struct bnx2x_queue_state_params q_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008212 struct bnx2x_queue_setup_params *setup_params =
8213 &q_params.params.setup;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008214 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
8215 &q_params.params.tx_only;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008216 int rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008217 u8 tx_index;
8218
Merav Sicron51c1a582012-03-18 10:33:38 +00008219 DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008220
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008221 /* reset IGU state skip FCoE L2 queue */
8222 if (!IS_FCOE_FP(fp))
8223 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008224 IGU_INT_ENABLE, 0);
8225
Barak Witkowski15192a82012-06-19 07:48:28 +00008226 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008227 /* We want to wait for completion in this context */
8228 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008229
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008230 /* Prepare the INIT parameters */
8231 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008232
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008233 /* Set the command */
8234 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008235
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008236 /* Change the state to INIT */
8237 rc = bnx2x_queue_state_change(bp, &q_params);
8238 if (rc) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00008239 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008240 return rc;
8241 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008242
Merav Sicron51c1a582012-03-18 10:33:38 +00008243 DP(NETIF_MSG_IFUP, "init complete\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +00008244
8245
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008246 /* Now move the Queue to the SETUP state... */
8247 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008248
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008249 /* Set QUEUE flags */
8250 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008251
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008252 /* Set general SETUP parameters */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008253 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
8254 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008255
Ariel Elior6383c0b2011-07-14 08:31:57 +00008256 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008257 &setup_params->rxq_params);
8258
Ariel Elior6383c0b2011-07-14 08:31:57 +00008259 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
8260 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008261
8262 /* Set the command */
8263 q_params.cmd = BNX2X_Q_CMD_SETUP;
8264
Merav Sicron55c11942012-11-07 00:45:48 +00008265 if (IS_FCOE_FP(fp))
8266 bp->fcoe_init = true;
8267
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008268 /* Change the state to SETUP */
8269 rc = bnx2x_queue_state_change(bp, &q_params);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008270 if (rc) {
8271 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
8272 return rc;
8273 }
8274
8275 /* loop through the relevant tx-only indices */
8276 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8277 tx_index < fp->max_cos;
8278 tx_index++) {
8279
8280 /* prepare and send tx-only ramrod*/
8281 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
8282 tx_only_params, tx_index, leading);
8283 if (rc) {
8284 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
8285 fp->index, tx_index);
8286 return rc;
8287 }
8288 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008289
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008290 return rc;
8291}
8292
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008293static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008294{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008295 struct bnx2x_fastpath *fp = &bp->fp[index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008296 struct bnx2x_fp_txdata *txdata;
Yuval Mintz3b603062012-03-18 10:33:39 +00008297 struct bnx2x_queue_state_params q_params = {NULL};
Ariel Elior6383c0b2011-07-14 08:31:57 +00008298 int rc, tx_index;
8299
Merav Sicron51c1a582012-03-18 10:33:38 +00008300 DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008301
Barak Witkowski15192a82012-06-19 07:48:28 +00008302 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008303 /* We want to wait for completion in this context */
8304 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008305
Ariel Elior6383c0b2011-07-14 08:31:57 +00008306
8307 /* close tx-only connections */
8308 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8309 tx_index < fp->max_cos;
8310 tx_index++){
8311
8312 /* ascertain this is a normal queue*/
Merav Sicron65565882012-06-19 07:48:26 +00008313 txdata = fp->txdata_ptr[tx_index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008314
Merav Sicron51c1a582012-03-18 10:33:38 +00008315 DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008316 txdata->txq_index);
8317
8318 /* send halt terminate on tx-only connection */
8319 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
8320 memset(&q_params.params.terminate, 0,
8321 sizeof(q_params.params.terminate));
8322 q_params.params.terminate.cid_index = tx_index;
8323
8324 rc = bnx2x_queue_state_change(bp, &q_params);
8325 if (rc)
8326 return rc;
8327
8328 /* send halt terminate on tx-only connection */
8329 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
8330 memset(&q_params.params.cfc_del, 0,
8331 sizeof(q_params.params.cfc_del));
8332 q_params.params.cfc_del.cid_index = tx_index;
8333 rc = bnx2x_queue_state_change(bp, &q_params);
8334 if (rc)
8335 return rc;
8336 }
8337 /* Stop the primary connection: */
8338 /* ...halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008339 q_params.cmd = BNX2X_Q_CMD_HALT;
8340 rc = bnx2x_queue_state_change(bp, &q_params);
8341 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008342 return rc;
8343
Ariel Elior6383c0b2011-07-14 08:31:57 +00008344 /* ...terminate the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008345 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008346 memset(&q_params.params.terminate, 0,
8347 sizeof(q_params.params.terminate));
8348 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008349 rc = bnx2x_queue_state_change(bp, &q_params);
8350 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008351 return rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008352 /* ...delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008353 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008354 memset(&q_params.params.cfc_del, 0,
8355 sizeof(q_params.params.cfc_del));
8356 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008357 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008358}
8359
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008360
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008361static void bnx2x_reset_func(struct bnx2x *bp)
8362{
8363 int port = BP_PORT(bp);
8364 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008365 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008366
8367 /* Disable the function in the FW */
8368 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
8369 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
8370 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
8371 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
8372
8373 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008374 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008375 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008376 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00008377 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
8378 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008379 }
8380
Merav Sicron55c11942012-11-07 00:45:48 +00008381 if (CNIC_LOADED(bp))
8382 /* CNIC SB */
8383 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8384 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET
8385 (bnx2x_cnic_fw_sb_id(bp)), SB_DISABLED);
8386
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008387 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008388 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Yuval Mintz2de67432013-01-23 03:21:43 +00008389 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
8390 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008391
8392 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
8393 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
8394 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08008395
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008396 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008397 if (bp->common.int_block == INT_BLOCK_HC) {
8398 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8399 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8400 } else {
8401 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
8402 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
8403 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008404
Merav Sicron55c11942012-11-07 00:45:48 +00008405 if (CNIC_LOADED(bp)) {
8406 /* Disable Timer scan */
8407 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
8408 /*
8409 * Wait for at least 10ms and up to 2 second for the timers
8410 * scan to complete
8411 */
8412 for (i = 0; i < 200; i++) {
8413 msleep(10);
8414 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
8415 break;
8416 }
Michael Chan37b091b2009-10-10 13:46:55 +00008417 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008418 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008419 bnx2x_clear_func_ilt(bp, func);
8420
8421 /* Timers workaround bug for E2: if this is vnic-3,
8422 * we need to set the entire ilt range for this timers.
8423 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008424 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008425 struct ilt_client_info ilt_cli;
8426 /* use dummy TM client */
8427 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
8428 ilt_cli.start = 0;
8429 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
8430 ilt_cli.client_num = ILT_CLIENT_TM;
8431
8432 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
8433 }
8434
8435 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008436 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008437 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008438
8439 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008440}
8441
8442static void bnx2x_reset_port(struct bnx2x *bp)
8443{
8444 int port = BP_PORT(bp);
8445 u32 val;
8446
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008447 /* Reset physical Link */
8448 bnx2x__link_reset(bp);
8449
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008450 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
8451
8452 /* Do not rcv packets to BRB */
8453 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
8454 /* Do not direct rcv packets that are not for MCP to the BRB */
8455 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8456 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
8457
8458 /* Configure AEU */
8459 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
8460
8461 msleep(100);
8462 /* Check for BRB port occupancy */
8463 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
8464 if (val)
8465 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07008466 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008467
8468 /* TODO: Close Doorbell port? */
8469}
8470
Eric Dumazet1191cb82012-04-27 21:39:21 +00008471static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008472{
Yuval Mintz3b603062012-03-18 10:33:39 +00008473 struct bnx2x_func_state_params func_params = {NULL};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008474
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008475 /* Prepare parameters for function state transitions */
8476 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008477
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008478 func_params.f_obj = &bp->func_obj;
8479 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008480
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008481 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008482
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008483 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008484}
8485
Eric Dumazet1191cb82012-04-27 21:39:21 +00008486static int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008487{
Yuval Mintz3b603062012-03-18 10:33:39 +00008488 struct bnx2x_func_state_params func_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008489 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008490
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008491 /* Prepare parameters for function state transitions */
8492 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
8493 func_params.f_obj = &bp->func_obj;
8494 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008495
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008496 /*
8497 * Try to stop the function the 'good way'. If fails (in case
8498 * of a parity error during bnx2x_chip_cleanup()) and we are
8499 * not in a debug mode, perform a state transaction in order to
8500 * enable further HW_RESET transaction.
8501 */
8502 rc = bnx2x_func_state_change(bp, &func_params);
8503 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008504#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008505 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008506#else
Merav Sicron51c1a582012-03-18 10:33:38 +00008507 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008508 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
8509 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008510#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07008511 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008512
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008513 return 0;
8514}
Yitchak Gertner65abd742008-08-25 15:26:24 -07008515
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008516/**
8517 * bnx2x_send_unload_req - request unload mode from the MCP.
8518 *
8519 * @bp: driver handle
8520 * @unload_mode: requested function's unload mode
8521 *
8522 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
8523 */
8524u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
8525{
8526 u32 reset_code = 0;
8527 int port = BP_PORT(bp);
8528
8529 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008530 if (unload_mode == UNLOAD_NORMAL)
8531 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008532
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008533 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008534 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008535
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008536 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008537 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008538 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008539 u32 val;
David S. Miller88c51002011-10-07 13:38:43 -04008540 u16 pmc;
8541
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008542 /* The mac address is written to entries 1-4 to
David S. Miller88c51002011-10-07 13:38:43 -04008543 * preserve entry 0 which is used by the PMF
8544 */
David S. Miller8decf862011-09-22 03:23:13 -04008545 u8 entry = (BP_VN(bp) + 1)*8;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008546
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008547 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008548 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008549
8550 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
8551 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008552 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008553
David S. Miller88c51002011-10-07 13:38:43 -04008554 /* Enable the PME and clear the status */
8555 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmc);
8556 pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
8557 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, pmc);
8558
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008559 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008560
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008561 } else
8562 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
8563
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008564 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008565 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008566 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008567 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008568 int path = BP_PATH(bp);
8569
Merav Sicron51c1a582012-03-18 10:33:38 +00008570 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008571 path, load_count[path][0], load_count[path][1],
8572 load_count[path][2]);
8573 load_count[path][0]--;
8574 load_count[path][1 + port]--;
Merav Sicron51c1a582012-03-18 10:33:38 +00008575 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008576 path, load_count[path][0], load_count[path][1],
8577 load_count[path][2]);
8578 if (load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008579 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008580 else if (load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008581 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
8582 else
8583 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
8584 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008585
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008586 return reset_code;
8587}
8588
8589/**
8590 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
8591 *
8592 * @bp: driver handle
Yuval Mintz5d07d862012-09-13 02:56:21 +00008593 * @keep_link: true iff link should be kept up
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008594 */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008595void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008596{
Yuval Mintz5d07d862012-09-13 02:56:21 +00008597 u32 reset_param = keep_link ? DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET : 0;
8598
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008599 /* Report UNLOAD_DONE to MCP */
8600 if (!BP_NOMCP(bp))
Yuval Mintz5d07d862012-09-13 02:56:21 +00008601 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, reset_param);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008602}
8603
Eric Dumazet1191cb82012-04-27 21:39:21 +00008604static int bnx2x_func_wait_started(struct bnx2x *bp)
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008605{
8606 int tout = 50;
8607 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
8608
8609 if (!bp->port.pmf)
8610 return 0;
8611
8612 /*
8613 * (assumption: No Attention from MCP at this stage)
8614 * PMF probably in the middle of TXdisable/enable transaction
8615 * 1. Sync IRS for default SB
8616 * 2. Sync SP queue - this guarantes us that attention handling started
8617 * 3. Wait, that TXdisable/enable transaction completes
8618 *
8619 * 1+2 guranty that if DCBx attention was scheduled it already changed
8620 * pending bit of transaction from STARTED-->TX_STOPPED, if we alredy
8621 * received complettion for the transaction the state is TX_STOPPED.
8622 * State will return to STARTED after completion of TX_STOPPED-->STARTED
8623 * transaction.
8624 */
8625
8626 /* make sure default SB ISR is done */
8627 if (msix)
8628 synchronize_irq(bp->msix_table[0].vector);
8629 else
8630 synchronize_irq(bp->pdev->irq);
8631
8632 flush_workqueue(bnx2x_wq);
8633
8634 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
8635 BNX2X_F_STATE_STARTED && tout--)
8636 msleep(20);
8637
8638 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
8639 BNX2X_F_STATE_STARTED) {
8640#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00008641 BNX2X_ERR("Wrong function state\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008642 return -EBUSY;
8643#else
8644 /*
8645 * Failed to complete the transaction in a "good way"
8646 * Force both transactions with CLR bit
8647 */
Yuval Mintz3b603062012-03-18 10:33:39 +00008648 struct bnx2x_func_state_params func_params = {NULL};
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008649
Merav Sicron51c1a582012-03-18 10:33:38 +00008650 DP(NETIF_MSG_IFDOWN,
8651 "Hmmm... unexpected function state! Forcing STARTED-->TX_ST0PPED-->STARTED\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008652
8653 func_params.f_obj = &bp->func_obj;
8654 __set_bit(RAMROD_DRV_CLR_ONLY,
8655 &func_params.ramrod_flags);
8656
8657 /* STARTED-->TX_ST0PPED */
8658 func_params.cmd = BNX2X_F_CMD_TX_STOP;
8659 bnx2x_func_state_change(bp, &func_params);
8660
8661 /* TX_ST0PPED-->STARTED */
8662 func_params.cmd = BNX2X_F_CMD_TX_START;
8663 return bnx2x_func_state_change(bp, &func_params);
8664#endif
8665 }
8666
8667 return 0;
8668}
8669
Yuval Mintz5d07d862012-09-13 02:56:21 +00008670void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008671{
8672 int port = BP_PORT(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008673 int i, rc = 0;
8674 u8 cos;
Yuval Mintz3b603062012-03-18 10:33:39 +00008675 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008676 u32 reset_code;
8677
8678 /* Wait until tx fastpath tasks complete */
8679 for_each_tx_queue(bp, i) {
8680 struct bnx2x_fastpath *fp = &bp->fp[i];
8681
Ariel Elior6383c0b2011-07-14 08:31:57 +00008682 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00008683 rc = bnx2x_clean_tx_queue(bp, fp->txdata_ptr[cos]);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008684#ifdef BNX2X_STOP_ON_ERROR
8685 if (rc)
8686 return;
8687#endif
8688 }
8689
8690 /* Give HW time to discard old tx messages */
Yuval Mintz0926d492013-01-23 03:21:45 +00008691 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008692
8693 /* Clean all ETH MACs */
Barak Witkowski15192a82012-06-19 07:48:28 +00008694 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_ETH_MAC,
8695 false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008696 if (rc < 0)
8697 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
8698
8699 /* Clean up UC list */
Barak Witkowski15192a82012-06-19 07:48:28 +00008700 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_UC_LIST_MAC,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008701 true);
8702 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +00008703 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
8704 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008705
8706 /* Disable LLH */
8707 if (!CHIP_IS_E1(bp))
8708 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
8709
8710 /* Set "drop all" (stop Rx).
8711 * We need to take a netif_addr_lock() here in order to prevent
8712 * a race between the completion code and this code.
8713 */
8714 netif_addr_lock_bh(bp->dev);
8715 /* Schedule the rx_mode command */
8716 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
8717 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
8718 else
8719 bnx2x_set_storm_rx_mode(bp);
8720
8721 /* Cleanup multicast configuration */
8722 rparam.mcast_obj = &bp->mcast_obj;
8723 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
8724 if (rc < 0)
8725 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
8726
8727 netif_addr_unlock_bh(bp->dev);
8728
Ariel Eliorf1929b02013-01-01 05:22:41 +00008729 bnx2x_iov_chip_cleanup(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008730
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008731
8732 /*
8733 * Send the UNLOAD_REQUEST to the MCP. This will return if
8734 * this function should perform FUNC, PORT or COMMON HW
8735 * reset.
8736 */
8737 reset_code = bnx2x_send_unload_req(bp, unload_mode);
8738
8739 /*
8740 * (assumption: No Attention from MCP at this stage)
8741 * PMF probably in the middle of TXdisable/enable transaction
8742 */
8743 rc = bnx2x_func_wait_started(bp);
8744 if (rc) {
8745 BNX2X_ERR("bnx2x_func_wait_started failed\n");
8746#ifdef BNX2X_STOP_ON_ERROR
8747 return;
8748#endif
8749 }
8750
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008751 /* Close multi and leading connections
8752 * Completions for ramrods are collected in a synchronous way
8753 */
Merav Sicron55c11942012-11-07 00:45:48 +00008754 for_each_eth_queue(bp, i)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008755 if (bnx2x_stop_queue(bp, i))
8756#ifdef BNX2X_STOP_ON_ERROR
8757 return;
8758#else
8759 goto unload_error;
8760#endif
Merav Sicron55c11942012-11-07 00:45:48 +00008761
8762 if (CNIC_LOADED(bp)) {
8763 for_each_cnic_queue(bp, i)
8764 if (bnx2x_stop_queue(bp, i))
8765#ifdef BNX2X_STOP_ON_ERROR
8766 return;
8767#else
8768 goto unload_error;
8769#endif
8770 }
8771
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008772 /* If SP settings didn't get completed so far - something
8773 * very wrong has happen.
8774 */
8775 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
8776 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
8777
8778#ifndef BNX2X_STOP_ON_ERROR
8779unload_error:
8780#endif
8781 rc = bnx2x_func_stop(bp);
8782 if (rc) {
8783 BNX2X_ERR("Function stop failed!\n");
8784#ifdef BNX2X_STOP_ON_ERROR
8785 return;
8786#endif
8787 }
8788
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008789 /* Disable HW interrupts, NAPI */
8790 bnx2x_netif_stop(bp, 1);
Merav Sicron26614ba2012-08-27 03:26:19 +00008791 /* Delete all NAPI objects */
8792 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00008793 if (CNIC_LOADED(bp))
8794 bnx2x_del_all_napi_cnic(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008795
8796 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008797 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008798
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008799 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008800 rc = bnx2x_reset_hw(bp, reset_code);
8801 if (rc)
8802 BNX2X_ERR("HW_RESET failed\n");
8803
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008804
8805 /* Report UNLOAD_DONE to MCP */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008806 bnx2x_send_unload_done(bp, keep_link);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008807}
8808
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00008809void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008810{
8811 u32 val;
8812
Merav Sicron51c1a582012-03-18 10:33:38 +00008813 DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008814
8815 if (CHIP_IS_E1(bp)) {
8816 int port = BP_PORT(bp);
8817 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
8818 MISC_REG_AEU_MASK_ATTN_FUNC_0;
8819
8820 val = REG_RD(bp, addr);
8821 val &= ~(0x300);
8822 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008823 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008824 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
8825 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
8826 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
8827 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
8828 }
8829}
8830
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008831/* Close gates #2, #3 and #4: */
8832static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
8833{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008834 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008835
8836 /* Gates #2 and #4a are closed/opened for "not E1" only */
8837 if (!CHIP_IS_E1(bp)) {
8838 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008839 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008840 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008841 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008842 }
8843
8844 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008845 if (CHIP_IS_E1x(bp)) {
8846 /* Prevent interrupts from HC on both ports */
8847 val = REG_RD(bp, HC_REG_CONFIG_1);
8848 REG_WR(bp, HC_REG_CONFIG_1,
8849 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
8850 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
8851
8852 val = REG_RD(bp, HC_REG_CONFIG_0);
8853 REG_WR(bp, HC_REG_CONFIG_0,
8854 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
8855 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
8856 } else {
Jorrit Schippersd82603c2012-12-27 17:33:02 +01008857 /* Prevent incoming interrupts in IGU */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008858 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
8859
8860 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
8861 (!close) ?
8862 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
8863 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
8864 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008865
Merav Sicron51c1a582012-03-18 10:33:38 +00008866 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008867 close ? "closing" : "opening");
8868 mmiowb();
8869}
8870
8871#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
8872
8873static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
8874{
8875 /* Do some magic... */
8876 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8877 *magic_val = val & SHARED_MF_CLP_MAGIC;
8878 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
8879}
8880
Dmitry Kravkove8920672011-05-04 23:52:40 +00008881/**
8882 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008883 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008884 * @bp: driver handle
8885 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008886 */
8887static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
8888{
8889 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008890 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8891 MF_CFG_WR(bp, shared_mf_config.clp_mb,
8892 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
8893}
8894
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008895/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00008896 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008897 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008898 * @bp: driver handle
8899 * @magic_val: old value of 'magic' bit.
8900 *
8901 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008902 */
8903static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
8904{
8905 u32 shmem;
8906 u32 validity_offset;
8907
Merav Sicron51c1a582012-03-18 10:33:38 +00008908 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008909
8910 /* Set `magic' bit in order to save MF config */
8911 if (!CHIP_IS_E1(bp))
8912 bnx2x_clp_reset_prep(bp, magic_val);
8913
8914 /* Get shmem offset */
8915 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
Barak Witkowskic55e7712012-12-02 04:05:46 +00008916 validity_offset =
8917 offsetof(struct shmem_region, validity_map[BP_PORT(bp)]);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008918
8919 /* Clear validity map flags */
8920 if (shmem > 0)
8921 REG_WR(bp, shmem + validity_offset, 0);
8922}
8923
8924#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
8925#define MCP_ONE_TIMEOUT 100 /* 100 ms */
8926
Dmitry Kravkove8920672011-05-04 23:52:40 +00008927/**
8928 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008929 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008930 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008931 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00008932static void bnx2x_mcp_wait_one(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008933{
8934 /* special handling for emulation and FPGA,
8935 wait 10 times longer */
8936 if (CHIP_REV_IS_SLOW(bp))
8937 msleep(MCP_ONE_TIMEOUT*10);
8938 else
8939 msleep(MCP_ONE_TIMEOUT);
8940}
8941
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008942/*
8943 * initializes bp->common.shmem_base and waits for validity signature to appear
8944 */
8945static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008946{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008947 int cnt = 0;
8948 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008949
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008950 do {
8951 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
8952 if (bp->common.shmem_base) {
8953 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
8954 if (val & SHR_MEM_VALIDITY_MB)
8955 return 0;
8956 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008957
8958 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008959
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008960 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008961
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008962 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008963
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008964 return -ENODEV;
8965}
8966
8967static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
8968{
8969 int rc = bnx2x_init_shmem(bp);
8970
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008971 /* Restore the `magic' bit value */
8972 if (!CHIP_IS_E1(bp))
8973 bnx2x_clp_reset_done(bp, magic_val);
8974
8975 return rc;
8976}
8977
8978static void bnx2x_pxp_prep(struct bnx2x *bp)
8979{
8980 if (!CHIP_IS_E1(bp)) {
8981 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
8982 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008983 mmiowb();
8984 }
8985}
8986
8987/*
8988 * Reset the whole chip except for:
8989 * - PCIE core
8990 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
8991 * one reset bit)
8992 * - IGU
8993 * - MISC (including AEU)
8994 * - GRC
8995 * - RBCN, RBCP
8996 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008997static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008998{
8999 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009000 u32 global_bits2, stay_reset2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009001
9002 /*
9003 * Bits that have to be set in reset_mask2 if we want to reset 'global'
9004 * (per chip) blocks.
9005 */
9006 global_bits2 =
9007 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
9008 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009009
Barak Witkowskic55e7712012-12-02 04:05:46 +00009010 /* Don't reset the following blocks.
9011 * Important: per port blocks (such as EMAC, BMAC, UMAC) can't be
9012 * reset, as in 4 port device they might still be owned
9013 * by the MCP (there is only one leader per path).
9014 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009015 not_reset_mask1 =
9016 MISC_REGISTERS_RESET_REG_1_RST_HC |
9017 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
9018 MISC_REGISTERS_RESET_REG_1_RST_PXP;
9019
9020 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009021 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009022 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
9023 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
9024 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
9025 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
9026 MISC_REGISTERS_RESET_REG_2_RST_GRC |
9027 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009028 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
9029 MISC_REGISTERS_RESET_REG_2_RST_ATC |
Barak Witkowskic55e7712012-12-02 04:05:46 +00009030 MISC_REGISTERS_RESET_REG_2_PGLC |
9031 MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
9032 MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
9033 MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
9034 MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
9035 MISC_REGISTERS_RESET_REG_2_UMAC0 |
9036 MISC_REGISTERS_RESET_REG_2_UMAC1;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009037
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009038 /*
9039 * Keep the following blocks in reset:
9040 * - all xxMACs are handled by the bnx2x_link code.
9041 */
9042 stay_reset2 =
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009043 MISC_REGISTERS_RESET_REG_2_XMAC |
9044 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
9045
9046 /* Full reset masks according to the chip */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009047 reset_mask1 = 0xffffffff;
9048
9049 if (CHIP_IS_E1(bp))
9050 reset_mask2 = 0xffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009051 else if (CHIP_IS_E1H(bp))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009052 reset_mask2 = 0x1ffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009053 else if (CHIP_IS_E2(bp))
9054 reset_mask2 = 0xfffff;
9055 else /* CHIP_IS_E3 */
9056 reset_mask2 = 0x3ffffff;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009057
9058 /* Don't reset global blocks unless we need to */
9059 if (!global)
9060 reset_mask2 &= ~global_bits2;
9061
9062 /*
9063 * In case of attention in the QM, we need to reset PXP
9064 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
9065 * because otherwise QM reset would release 'close the gates' shortly
9066 * before resetting the PXP, then the PSWRQ would send a write
9067 * request to PGLUE. Then when PXP is reset, PGLUE would try to
9068 * read the payload data from PSWWR, but PSWWR would not
9069 * respond. The write queue in PGLUE would stuck, dmae commands
9070 * would not return. Therefore it's important to reset the second
9071 * reset register (containing the
9072 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
9073 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
9074 * bit).
9075 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009076 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
9077 reset_mask2 & (~not_reset_mask2));
9078
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009079 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
9080 reset_mask1 & (~not_reset_mask1));
9081
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009082 barrier();
9083 mmiowb();
9084
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009085 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
9086 reset_mask2 & (~stay_reset2));
9087
9088 barrier();
9089 mmiowb();
9090
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009091 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009092 mmiowb();
9093}
9094
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009095/**
9096 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
9097 * It should get cleared in no more than 1s.
9098 *
9099 * @bp: driver handle
9100 *
9101 * It should get cleared in no more than 1s. Returns 0 if
9102 * pending writes bit gets cleared.
9103 */
9104static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
9105{
9106 u32 cnt = 1000;
9107 u32 pend_bits = 0;
9108
9109 do {
9110 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
9111
9112 if (pend_bits == 0)
9113 break;
9114
Yuval Mintz0926d492013-01-23 03:21:45 +00009115 usleep_range(1000, 2000);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009116 } while (cnt-- > 0);
9117
9118 if (cnt <= 0) {
9119 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
9120 pend_bits);
9121 return -EBUSY;
9122 }
9123
9124 return 0;
9125}
9126
9127static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009128{
9129 int cnt = 1000;
9130 u32 val = 0;
9131 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
Yuval Mintz2de67432013-01-23 03:21:43 +00009132 u32 tags_63_32 = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009133
9134 /* Empty the Tetris buffer, wait for 1s */
9135 do {
9136 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
9137 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
9138 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
9139 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
9140 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009141 if (CHIP_IS_E3(bp))
9142 tags_63_32 = REG_RD(bp, PGLUE_B_REG_TAGS_63_32);
9143
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009144 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
9145 ((port_is_idle_0 & 0x1) == 0x1) &&
9146 ((port_is_idle_1 & 0x1) == 0x1) &&
Barak Witkowskic55e7712012-12-02 04:05:46 +00009147 (pgl_exp_rom2 == 0xffffffff) &&
9148 (!CHIP_IS_E3(bp) || (tags_63_32 == 0xffffffff)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009149 break;
Yuval Mintz0926d492013-01-23 03:21:45 +00009150 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009151 } while (cnt-- > 0);
9152
9153 if (cnt <= 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009154 BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
9155 BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009156 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
9157 pgl_exp_rom2);
9158 return -EAGAIN;
9159 }
9160
9161 barrier();
9162
9163 /* Close gates #2, #3 and #4 */
9164 bnx2x_set_234_gates(bp, true);
9165
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009166 /* Poll for IGU VQs for 57712 and newer chips */
9167 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
9168 return -EAGAIN;
9169
9170
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009171 /* TBD: Indicate that "process kill" is in progress to MCP */
9172
9173 /* Clear "unprepared" bit */
9174 REG_WR(bp, MISC_REG_UNPREPARED, 0);
9175 barrier();
9176
9177 /* Make sure all is written to the chip before the reset */
9178 mmiowb();
9179
9180 /* Wait for 1ms to empty GLUE and PCI-E core queues,
9181 * PSWHST, GRC and PSWRD Tetris buffer.
9182 */
Yuval Mintz0926d492013-01-23 03:21:45 +00009183 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009184
9185 /* Prepare to chip reset: */
9186 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009187 if (global)
9188 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009189
9190 /* PXP */
9191 bnx2x_pxp_prep(bp);
9192 barrier();
9193
9194 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009195 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009196 barrier();
9197
9198 /* Recover after reset: */
9199 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009200 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009201 return -EAGAIN;
9202
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009203 /* TBD: Add resetting the NO_MCP mode DB here */
9204
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009205 /* Open the gates #2, #3 and #4 */
9206 bnx2x_set_234_gates(bp, false);
9207
9208 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
9209 * reset state, re-enable attentions. */
9210
9211 return 0;
9212}
9213
Merav Sicron910cc722012-11-11 03:56:08 +00009214static int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009215{
9216 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009217 bool global = bnx2x_reset_is_global(bp);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009218 u32 load_code;
9219
9220 /* if not going to reset MCP - load "fake" driver to reset HW while
9221 * driver is owner of the HW
9222 */
9223 if (!global && !BP_NOMCP(bp)) {
Yuval Mintz5d07d862012-09-13 02:56:21 +00009224 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ,
9225 DRV_MSG_CODE_LOAD_REQ_WITH_LFA);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009226 if (!load_code) {
9227 BNX2X_ERR("MCP response failure, aborting\n");
9228 rc = -EAGAIN;
9229 goto exit_leader_reset;
9230 }
9231 if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
9232 (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
9233 BNX2X_ERR("MCP unexpected resp, aborting\n");
9234 rc = -EAGAIN;
9235 goto exit_leader_reset2;
9236 }
9237 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
9238 if (!load_code) {
9239 BNX2X_ERR("MCP response failure, aborting\n");
9240 rc = -EAGAIN;
9241 goto exit_leader_reset2;
9242 }
9243 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009244
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009245 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009246 if (bnx2x_process_kill(bp, global)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009247 BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
9248 BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009249 rc = -EAGAIN;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009250 goto exit_leader_reset2;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009251 }
9252
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009253 /*
9254 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
9255 * state.
9256 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009257 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009258 if (global)
9259 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009260
Ariel Elior95c6c6162012-01-26 06:01:52 +00009261exit_leader_reset2:
9262 /* unload "fake driver" if it was loaded */
9263 if (!global && !BP_NOMCP(bp)) {
9264 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
9265 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
9266 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009267exit_leader_reset:
9268 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009269 bnx2x_release_leader_lock(bp);
9270 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009271 return rc;
9272}
9273
Eric Dumazet1191cb82012-04-27 21:39:21 +00009274static void bnx2x_recovery_failed(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009275{
9276 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
9277
9278 /* Disconnect this device */
9279 netif_device_detach(bp->dev);
9280
9281 /*
9282 * Block ifup for all function on this engine until "process kill"
9283 * or power cycle.
9284 */
9285 bnx2x_set_reset_in_progress(bp);
9286
9287 /* Shut down the power */
9288 bnx2x_set_power_state(bp, PCI_D3hot);
9289
9290 bp->recovery_state = BNX2X_RECOVERY_FAILED;
9291
9292 smp_mb();
9293}
9294
9295/*
9296 * Assumption: runs under rtnl lock. This together with the fact
Ariel Elior6383c0b2011-07-14 08:31:57 +00009297 * that it's called only from bnx2x_sp_rtnl() ensure that it
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009298 * will never be called when netif_running(bp->dev) is false.
9299 */
9300static void bnx2x_parity_recover(struct bnx2x *bp)
9301{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009302 bool global = false;
Ariel Elior7a752992012-01-26 06:01:53 +00009303 u32 error_recovered, error_unrecovered;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009304 bool is_parity;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009305
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009306 DP(NETIF_MSG_HW, "Handling parity\n");
9307 while (1) {
9308 switch (bp->recovery_state) {
9309 case BNX2X_RECOVERY_INIT:
9310 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009311 is_parity = bnx2x_chk_parity_attn(bp, &global, false);
9312 WARN_ON(!is_parity);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009313
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009314 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009315 if (bnx2x_trylock_leader_lock(bp)) {
9316 bnx2x_set_reset_in_progress(bp);
9317 /*
9318 * Check if there is a global attention and if
9319 * there was a global attention, set the global
9320 * reset bit.
9321 */
9322
9323 if (global)
9324 bnx2x_set_reset_global(bp);
9325
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009326 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009327 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009328
9329 /* Stop the driver */
9330 /* If interface has been removed - break */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009331 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY, false))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009332 return;
9333
9334 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009335
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009336 /* Ensure "is_leader", MCP command sequence and
9337 * "recovery_state" update values are seen on other
9338 * CPUs.
9339 */
9340 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009341 break;
9342
9343 case BNX2X_RECOVERY_WAIT:
9344 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
9345 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009346 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +00009347 bool other_load_status =
9348 bnx2x_get_load_status(bp, other_engine);
9349 bool load_status =
9350 bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009351 global = bnx2x_reset_is_global(bp);
9352
9353 /*
9354 * In case of a parity in a global block, let
9355 * the first leader that performs a
9356 * leader_reset() reset the global blocks in
9357 * order to clear global attentions. Otherwise
9358 * the the gates will remain closed for that
9359 * engine.
9360 */
Ariel Elior889b9af2012-01-26 06:01:51 +00009361 if (load_status ||
9362 (global && other_load_status)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009363 /* Wait until all other functions get
9364 * down.
9365 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009366 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009367 HZ/10);
9368 return;
9369 } else {
9370 /* If all other functions got down -
9371 * try to bring the chip back to
9372 * normal. In any case it's an exit
9373 * point for a leader.
9374 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009375 if (bnx2x_leader_reset(bp)) {
9376 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009377 return;
9378 }
9379
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009380 /* If we are here, means that the
9381 * leader has succeeded and doesn't
9382 * want to be a leader any more. Try
9383 * to continue as a none-leader.
9384 */
9385 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009386 }
9387 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009388 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009389 /* Try to get a LEADER_LOCK HW lock as
9390 * long as a former leader may have
9391 * been unloaded by the user or
9392 * released a leadership by another
9393 * reason.
9394 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009395 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009396 /* I'm a leader now! Restart a
9397 * switch case.
9398 */
9399 bp->is_leader = 1;
9400 break;
9401 }
9402
Ariel Elior7be08a72011-07-14 08:31:19 +00009403 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009404 HZ/10);
9405 return;
9406
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009407 } else {
9408 /*
9409 * If there was a global attention, wait
9410 * for it to be cleared.
9411 */
9412 if (bnx2x_reset_is_global(bp)) {
9413 schedule_delayed_work(
Ariel Elior7be08a72011-07-14 08:31:19 +00009414 &bp->sp_rtnl_task,
9415 HZ/10);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009416 return;
9417 }
9418
Ariel Elior7a752992012-01-26 06:01:53 +00009419 error_recovered =
9420 bp->eth_stats.recoverable_error;
9421 error_unrecovered =
9422 bp->eth_stats.unrecoverable_error;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009423 bp->recovery_state =
9424 BNX2X_RECOVERY_NIC_LOADING;
9425 if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
Ariel Elior7a752992012-01-26 06:01:53 +00009426 error_unrecovered++;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009427 netdev_err(bp->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +00009428 "Recovery failed. Power cycle needed\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009429 /* Disconnect this device */
9430 netif_device_detach(bp->dev);
9431 /* Shut down the power */
9432 bnx2x_set_power_state(
9433 bp, PCI_D3hot);
9434 smp_mb();
9435 } else {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009436 bp->recovery_state =
9437 BNX2X_RECOVERY_DONE;
Ariel Elior7a752992012-01-26 06:01:53 +00009438 error_recovered++;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009439 smp_mb();
9440 }
Ariel Elior7a752992012-01-26 06:01:53 +00009441 bp->eth_stats.recoverable_error =
9442 error_recovered;
9443 bp->eth_stats.unrecoverable_error =
9444 error_unrecovered;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009445
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009446 return;
9447 }
9448 }
9449 default:
9450 return;
9451 }
9452 }
9453}
9454
Michal Schmidt56ad3152012-02-16 02:38:48 +00009455static int bnx2x_close(struct net_device *dev);
9456
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009457/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
9458 * scheduled on a general queue in order to prevent a dead lock.
9459 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009460static void bnx2x_sp_rtnl_task(struct work_struct *work)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009461{
Ariel Elior7be08a72011-07-14 08:31:19 +00009462 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009463
9464 rtnl_lock();
9465
Ariel Elior8395be52013-01-01 05:22:44 +00009466 if (!netif_running(bp->dev)) {
9467 rtnl_unlock();
9468 return;
9469 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009470
Ariel Elior7be08a72011-07-14 08:31:19 +00009471 /* if stop on error is defined no recovery flows should be executed */
9472#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00009473 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
Ariel Elior7be08a72011-07-14 08:31:19 +00009474 "you will need to reboot when done\n");
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009475 goto sp_rtnl_not_reset;
Ariel Elior7be08a72011-07-14 08:31:19 +00009476#endif
9477
9478 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
9479 /*
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009480 * Clear all pending SP commands as we are going to reset the
9481 * function anyway.
Ariel Elior7be08a72011-07-14 08:31:19 +00009482 */
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009483 bp->sp_rtnl_state = 0;
9484 smp_mb();
9485
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009486 bnx2x_parity_recover(bp);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009487
Ariel Elior8395be52013-01-01 05:22:44 +00009488 rtnl_unlock();
9489 return;
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009490 }
9491
9492 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
9493 /*
9494 * Clear all pending SP commands as we are going to reset the
9495 * function anyway.
9496 */
9497 bp->sp_rtnl_state = 0;
9498 smp_mb();
9499
Yuval Mintz5d07d862012-09-13 02:56:21 +00009500 bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009501 bnx2x_nic_load(bp, LOAD_NORMAL);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009502
Ariel Elior8395be52013-01-01 05:22:44 +00009503 rtnl_unlock();
9504 return;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009505 }
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009506#ifdef BNX2X_STOP_ON_ERROR
9507sp_rtnl_not_reset:
9508#endif
9509 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
9510 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
Barak Witkowskia3348722012-04-23 03:04:46 +00009511 if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
9512 bnx2x_after_function_update(bp);
Ariel Elior83048592011-11-13 04:34:29 +00009513 /*
9514 * in case of fan failure we need to reset id if the "stop on error"
9515 * debug flag is set, since we trying to prevent permanent overheating
9516 * damage
9517 */
9518 if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009519 DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
Ariel Elior83048592011-11-13 04:34:29 +00009520 netif_device_detach(bp->dev);
9521 bnx2x_close(bp->dev);
Ariel Elior8395be52013-01-01 05:22:44 +00009522 rtnl_unlock();
9523 return;
Ariel Elior83048592011-11-13 04:34:29 +00009524 }
9525
Ariel Elior381ac162013-01-01 05:22:29 +00009526 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_MCAST, &bp->sp_rtnl_state)) {
9527 DP(BNX2X_MSG_SP,
9528 "sending set mcast vf pf channel message from rtnl sp-task\n");
9529 bnx2x_vfpf_set_mcast(bp->dev);
9530 }
9531
9532 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_STORM_RX_MODE,
9533 &bp->sp_rtnl_state)) {
9534 DP(BNX2X_MSG_SP,
9535 "sending set storm rx mode vf pf channel message from rtnl sp-task\n");
9536 bnx2x_vfpf_storm_rx_mode(bp);
9537 }
9538
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00009539 if (test_and_clear_bit(BNX2X_SP_RTNL_HYPERVISOR_VLAN,
9540 &bp->sp_rtnl_state))
9541 bnx2x_pf_set_vfs_vlan(bp);
9542
Ariel Elior8395be52013-01-01 05:22:44 +00009543 /* work which needs rtnl lock not-taken (as it takes the lock itself and
9544 * can be called from other contexts as well)
9545 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009546 rtnl_unlock();
Ariel Elior8395be52013-01-01 05:22:44 +00009547
Ariel Elior64112802013-01-07 00:50:23 +00009548 /* enable SR-IOV if applicable */
Ariel Elior8395be52013-01-01 05:22:44 +00009549 if (IS_SRIOV(bp) && test_and_clear_bit(BNX2X_SP_RTNL_ENABLE_SRIOV,
Ariel Elior3c76fef2013-03-11 05:17:46 +00009550 &bp->sp_rtnl_state)) {
9551 bnx2x_disable_sriov(bp);
Ariel Elior64112802013-01-07 00:50:23 +00009552 bnx2x_enable_sriov(bp);
Ariel Elior3c76fef2013-03-11 05:17:46 +00009553 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009554}
9555
Yaniv Rosner3deb8162011-06-14 01:34:33 +00009556static void bnx2x_period_task(struct work_struct *work)
9557{
9558 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
9559
9560 if (!netif_running(bp->dev))
9561 goto period_task_exit;
9562
9563 if (CHIP_REV_IS_SLOW(bp)) {
9564 BNX2X_ERR("period task called on emulation, ignoring\n");
9565 goto period_task_exit;
9566 }
9567
9568 bnx2x_acquire_phy_lock(bp);
9569 /*
9570 * The barrier is needed to ensure the ordering between the writing to
9571 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
9572 * the reading here.
9573 */
9574 smp_mb();
9575 if (bp->port.pmf) {
9576 bnx2x_period_func(&bp->link_params, &bp->link_vars);
9577
9578 /* Re-queue task in 1 sec */
9579 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
9580 }
9581
9582 bnx2x_release_phy_lock(bp);
9583period_task_exit:
9584 return;
9585}
9586
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009587/*
9588 * Init service functions
9589 */
9590
Ariel Eliorb56e9672013-01-01 05:22:32 +00009591u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009592{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009593 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
9594 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
9595 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009596}
9597
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009598static void bnx2x_prev_unload_close_mac(struct bnx2x *bp,
9599 struct bnx2x_mac_vals *vals)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009600{
Yuval Mintz452427b2012-03-26 20:47:07 +00009601 u32 val, base_addr, offset, mask, reset_reg;
9602 bool mac_stopped = false;
9603 u8 port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009604
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009605 /* reset addresses as they also mark which values were changed */
9606 vals->bmac_addr = 0;
9607 vals->umac_addr = 0;
9608 vals->xmac_addr = 0;
9609 vals->emac_addr = 0;
9610
Yuval Mintz452427b2012-03-26 20:47:07 +00009611 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
David S. Miller8decf862011-09-22 03:23:13 -04009612
Yuval Mintz452427b2012-03-26 20:47:07 +00009613 if (!CHIP_IS_E3(bp)) {
9614 val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
9615 mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
9616 if ((mask & reset_reg) && val) {
9617 u32 wb_data[2];
9618 BNX2X_DEV_INFO("Disable bmac Rx\n");
9619 base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
9620 : NIG_REG_INGRESS_BMAC0_MEM;
9621 offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
9622 : BIGMAC_REGISTER_BMAC_CONTROL;
Ariel Eliorf16da432012-01-26 06:01:50 +00009623
Yuval Mintz452427b2012-03-26 20:47:07 +00009624 /*
9625 * use rd/wr since we cannot use dmae. This is safe
9626 * since MCP won't access the bus due to the request
9627 * to unload, and no function on the path can be
9628 * loaded at this time.
9629 */
9630 wb_data[0] = REG_RD(bp, base_addr + offset);
9631 wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009632 vals->bmac_addr = base_addr + offset;
9633 vals->bmac_val[0] = wb_data[0];
9634 vals->bmac_val[1] = wb_data[1];
Yuval Mintz452427b2012-03-26 20:47:07 +00009635 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009636 REG_WR(bp, vals->bmac_addr, wb_data[0]);
9637 REG_WR(bp, vals->bmac_addr + 0x4, wb_data[1]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009638
Yuval Mintz452427b2012-03-26 20:47:07 +00009639 }
9640 BNX2X_DEV_INFO("Disable emac Rx\n");
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009641 vals->emac_addr = NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4;
9642 vals->emac_val = REG_RD(bp, vals->emac_addr);
9643 REG_WR(bp, vals->emac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009644 mac_stopped = true;
9645 } else {
9646 if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
9647 BNX2X_DEV_INFO("Disable xmac Rx\n");
9648 base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
9649 val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
9650 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9651 val & ~(1 << 1));
9652 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9653 val | (1 << 1));
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009654 vals->xmac_addr = base_addr + XMAC_REG_CTRL;
9655 vals->xmac_val = REG_RD(bp, vals->xmac_addr);
9656 REG_WR(bp, vals->xmac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009657 mac_stopped = true;
9658 }
9659 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
9660 if (mask & reset_reg) {
9661 BNX2X_DEV_INFO("Disable umac Rx\n");
9662 base_addr = BP_PORT(bp) ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009663 vals->umac_addr = base_addr + UMAC_REG_COMMAND_CONFIG;
9664 vals->umac_val = REG_RD(bp, vals->umac_addr);
9665 REG_WR(bp, vals->umac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009666 mac_stopped = true;
David S. Miller8decf862011-09-22 03:23:13 -04009667 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009668 }
Ariel Eliorf16da432012-01-26 06:01:50 +00009669
Yuval Mintz452427b2012-03-26 20:47:07 +00009670 if (mac_stopped)
9671 msleep(20);
9672
9673}
9674
9675#define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
9676#define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
9677#define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
9678#define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
9679
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00009680static void bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 port, u8 inc)
Yuval Mintz452427b2012-03-26 20:47:07 +00009681{
9682 u16 rcq, bd;
9683 u32 tmp_reg = REG_RD(bp, BNX2X_PREV_UNDI_PROD_ADDR(port));
9684
9685 rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
9686 bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
9687
9688 tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
9689 REG_WR(bp, BNX2X_PREV_UNDI_PROD_ADDR(port), tmp_reg);
9690
9691 BNX2X_DEV_INFO("UNDI producer [%d] rings bd -> 0x%04x, rcq -> 0x%04x\n",
9692 port, bd, rcq);
9693}
9694
Bill Pemberton0329aba2012-12-03 09:24:24 -05009695static int bnx2x_prev_mcp_done(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009696{
Yuval Mintz5d07d862012-09-13 02:56:21 +00009697 u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE,
9698 DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET);
Yuval Mintz452427b2012-03-26 20:47:07 +00009699 if (!rc) {
9700 BNX2X_ERR("MCP response failure, aborting\n");
9701 return -EBUSY;
9702 }
9703
9704 return 0;
9705}
9706
Barak Witkowskic63da992012-12-05 23:04:03 +00009707static struct bnx2x_prev_path_list *
9708 bnx2x_prev_path_get_entry(struct bnx2x *bp)
9709{
9710 struct bnx2x_prev_path_list *tmp_list;
9711
9712 list_for_each_entry(tmp_list, &bnx2x_prev_list, list)
9713 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
9714 bp->pdev->bus->number == tmp_list->bus &&
9715 BP_PATH(bp) == tmp_list->path)
9716 return tmp_list;
9717
9718 return NULL;
9719}
9720
Bill Pemberton0329aba2012-12-03 09:24:24 -05009721static bool bnx2x_prev_is_path_marked(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009722{
9723 struct bnx2x_prev_path_list *tmp_list;
9724 int rc = false;
9725
9726 if (down_trylock(&bnx2x_prev_sem))
9727 return false;
9728
9729 list_for_each_entry(tmp_list, &bnx2x_prev_list, list) {
9730 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
9731 bp->pdev->bus->number == tmp_list->bus &&
9732 BP_PATH(bp) == tmp_list->path) {
9733 rc = true;
9734 BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
9735 BP_PATH(bp));
9736 break;
9737 }
9738 }
9739
9740 up(&bnx2x_prev_sem);
9741
9742 return rc;
9743}
9744
Barak Witkowskic63da992012-12-05 23:04:03 +00009745static int bnx2x_prev_mark_path(struct bnx2x *bp, bool after_undi)
Yuval Mintz452427b2012-03-26 20:47:07 +00009746{
9747 struct bnx2x_prev_path_list *tmp_list;
9748 int rc;
9749
Devendra Nagaea4b3852012-07-29 03:19:23 +00009750 tmp_list = kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
Yuval Mintz452427b2012-03-26 20:47:07 +00009751 if (!tmp_list) {
9752 BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
9753 return -ENOMEM;
9754 }
9755
9756 tmp_list->bus = bp->pdev->bus->number;
9757 tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
9758 tmp_list->path = BP_PATH(bp);
Barak Witkowskic63da992012-12-05 23:04:03 +00009759 tmp_list->undi = after_undi ? (1 << BP_PORT(bp)) : 0;
Yuval Mintz452427b2012-03-26 20:47:07 +00009760
9761 rc = down_interruptible(&bnx2x_prev_sem);
9762 if (rc) {
9763 BNX2X_ERR("Received %d when tried to take lock\n", rc);
9764 kfree(tmp_list);
9765 } else {
9766 BNX2X_DEV_INFO("Marked path [%d] - finished previous unload\n",
9767 BP_PATH(bp));
9768 list_add(&tmp_list->list, &bnx2x_prev_list);
9769 up(&bnx2x_prev_sem);
9770 }
9771
9772 return rc;
9773}
9774
Bill Pemberton0329aba2012-12-03 09:24:24 -05009775static int bnx2x_do_flr(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009776{
Jiang Liu2a80eeb2012-08-20 13:26:51 -06009777 int i;
Yuval Mintz452427b2012-03-26 20:47:07 +00009778 u16 status;
9779 struct pci_dev *dev = bp->pdev;
9780
Yuval Mintz8eee6942012-08-09 04:37:25 +00009781
9782 if (CHIP_IS_E1x(bp)) {
9783 BNX2X_DEV_INFO("FLR not supported in E1/E1H\n");
9784 return -EINVAL;
9785 }
9786
9787 /* only bootcode REQ_BC_VER_4_INITIATE_FLR and onwards support flr */
9788 if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
9789 BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
9790 bp->common.bc_ver);
9791 return -EINVAL;
9792 }
Yuval Mintz452427b2012-03-26 20:47:07 +00009793
Yuval Mintz452427b2012-03-26 20:47:07 +00009794 /* Wait for Transaction Pending bit clean */
9795 for (i = 0; i < 4; i++) {
9796 if (i)
9797 msleep((1 << (i - 1)) * 100);
9798
Jiang Liu2a80eeb2012-08-20 13:26:51 -06009799 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Yuval Mintz452427b2012-03-26 20:47:07 +00009800 if (!(status & PCI_EXP_DEVSTA_TRPND))
9801 goto clear;
9802 }
9803
9804 dev_err(&dev->dev,
9805 "transaction is not cleared; proceeding with reset anyway\n");
9806
9807clear:
Yuval Mintz452427b2012-03-26 20:47:07 +00009808
Yuval Mintz8eee6942012-08-09 04:37:25 +00009809 BNX2X_DEV_INFO("Initiating FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +00009810 bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
9811
9812 return 0;
9813}
9814
Bill Pemberton0329aba2012-12-03 09:24:24 -05009815static int bnx2x_prev_unload_uncommon(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009816{
9817 int rc;
9818
9819 BNX2X_DEV_INFO("Uncommon unload Flow\n");
9820
9821 /* Test if previous unload process was already finished for this path */
9822 if (bnx2x_prev_is_path_marked(bp))
9823 return bnx2x_prev_mcp_done(bp);
9824
Yuval Mintz04c46732013-01-23 03:21:46 +00009825 BNX2X_DEV_INFO("Path is unmarked\n");
9826
Yuval Mintz452427b2012-03-26 20:47:07 +00009827 /* If function has FLR capabilities, and existing FW version matches
9828 * the one required, then FLR will be sufficient to clean any residue
9829 * left by previous driver
9830 */
Ariel Eliorad5afc82013-01-01 05:22:26 +00009831 rc = bnx2x_nic_load_analyze_req(bp, FW_MSG_CODE_DRV_LOAD_FUNCTION);
Yuval Mintz8eee6942012-08-09 04:37:25 +00009832
9833 if (!rc) {
9834 /* fw version is good */
9835 BNX2X_DEV_INFO("FW version matches our own. Attempting FLR\n");
9836 rc = bnx2x_do_flr(bp);
9837 }
9838
9839 if (!rc) {
9840 /* FLR was performed */
9841 BNX2X_DEV_INFO("FLR successful\n");
9842 return 0;
9843 }
9844
9845 BNX2X_DEV_INFO("Could not FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +00009846
9847 /* Close the MCP request, return failure*/
9848 rc = bnx2x_prev_mcp_done(bp);
9849 if (!rc)
9850 rc = BNX2X_PREV_WAIT_NEEDED;
9851
9852 return rc;
9853}
9854
Bill Pemberton0329aba2012-12-03 09:24:24 -05009855static int bnx2x_prev_unload_common(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009856{
9857 u32 reset_reg, tmp_reg = 0, rc;
Barak Witkowskic63da992012-12-05 23:04:03 +00009858 bool prev_undi = false;
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009859 struct bnx2x_mac_vals mac_vals;
9860
Yuval Mintz452427b2012-03-26 20:47:07 +00009861 /* It is possible a previous function received 'common' answer,
9862 * but hasn't loaded yet, therefore creating a scenario of
9863 * multiple functions receiving 'common' on the same path.
9864 */
9865 BNX2X_DEV_INFO("Common unload Flow\n");
9866
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009867 memset(&mac_vals, 0, sizeof(mac_vals));
9868
Yuval Mintz452427b2012-03-26 20:47:07 +00009869 if (bnx2x_prev_is_path_marked(bp))
9870 return bnx2x_prev_mcp_done(bp);
9871
9872 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
9873
9874 /* Reset should be performed after BRB is emptied */
9875 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
9876 u32 timer_count = 1000;
Yuval Mintz452427b2012-03-26 20:47:07 +00009877
9878 /* Close the MAC Rx to prevent BRB from filling up */
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009879 bnx2x_prev_unload_close_mac(bp, &mac_vals);
9880
9881 /* close LLH filters towards the BRB */
9882 bnx2x_set_rx_filter(&bp->link_params, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009883
9884 /* Check if the UNDI driver was previously loaded
9885 * UNDI driver initializes CID offset for normal bell to 0x7
9886 */
Yuval Mintz452427b2012-03-26 20:47:07 +00009887 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_DORQ) {
9888 tmp_reg = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
9889 if (tmp_reg == 0x7) {
9890 BNX2X_DEV_INFO("UNDI previously loaded\n");
9891 prev_undi = true;
9892 /* clear the UNDI indication */
9893 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
Yuval Mintza74801c2013-01-14 05:11:41 +00009894 /* clear possible idle check errors */
9895 REG_RD(bp, NIG_REG_NIG_INT_STS_CLR_0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009896 }
9897 }
9898 /* wait until BRB is empty */
9899 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
9900 while (timer_count) {
9901 u32 prev_brb = tmp_reg;
9902
9903 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
9904 if (!tmp_reg)
9905 break;
9906
9907 BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
9908
9909 /* reset timer as long as BRB actually gets emptied */
9910 if (prev_brb > tmp_reg)
9911 timer_count = 1000;
9912 else
9913 timer_count--;
9914
9915 /* If UNDI resides in memory, manually increment it */
9916 if (prev_undi)
9917 bnx2x_prev_unload_undi_inc(bp, BP_PORT(bp), 1);
9918
9919 udelay(10);
9920 }
9921
9922 if (!timer_count)
9923 BNX2X_ERR("Failed to empty BRB, hope for the best\n");
9924
9925 }
9926
9927 /* No packets are in the pipeline, path is ready for reset */
9928 bnx2x_reset_common(bp);
9929
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009930 if (mac_vals.xmac_addr)
9931 REG_WR(bp, mac_vals.xmac_addr, mac_vals.xmac_val);
9932 if (mac_vals.umac_addr)
9933 REG_WR(bp, mac_vals.umac_addr, mac_vals.umac_val);
9934 if (mac_vals.emac_addr)
9935 REG_WR(bp, mac_vals.emac_addr, mac_vals.emac_val);
9936 if (mac_vals.bmac_addr) {
9937 REG_WR(bp, mac_vals.bmac_addr, mac_vals.bmac_val[0]);
9938 REG_WR(bp, mac_vals.bmac_addr + 4, mac_vals.bmac_val[1]);
9939 }
9940
Barak Witkowskic63da992012-12-05 23:04:03 +00009941 rc = bnx2x_prev_mark_path(bp, prev_undi);
Yuval Mintz452427b2012-03-26 20:47:07 +00009942 if (rc) {
9943 bnx2x_prev_mcp_done(bp);
9944 return rc;
9945 }
9946
9947 return bnx2x_prev_mcp_done(bp);
9948}
9949
Ariel Elior24f06712012-05-06 07:05:57 +00009950/* previous driver DMAE transaction may have occurred when pre-boot stage ended
9951 * and boot began, or when kdump kernel was loaded. Either case would invalidate
9952 * the addresses of the transaction, resulting in was-error bit set in the pci
9953 * causing all hw-to-host pcie transactions to timeout. If this happened we want
9954 * to clear the interrupt which detected this from the pglueb and the was done
9955 * bit
9956 */
Bill Pemberton0329aba2012-12-03 09:24:24 -05009957static void bnx2x_prev_interrupted_dmae(struct bnx2x *bp)
Ariel Elior24f06712012-05-06 07:05:57 +00009958{
Ariel Elior4a254172012-11-22 07:16:17 +00009959 if (!CHIP_IS_E1x(bp)) {
9960 u32 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS);
9961 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN) {
Yuval Mintz04c46732013-01-23 03:21:46 +00009962 DP(BNX2X_MSG_SP,
9963 "'was error' bit was found to be set in pglueb upon startup. Clearing\n");
Ariel Elior4a254172012-11-22 07:16:17 +00009964 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR,
9965 1 << BP_FUNC(bp));
9966 }
Ariel Elior24f06712012-05-06 07:05:57 +00009967 }
9968}
9969
Bill Pemberton0329aba2012-12-03 09:24:24 -05009970static int bnx2x_prev_unload(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009971{
9972 int time_counter = 10;
9973 u32 rc, fw, hw_lock_reg, hw_lock_val;
Barak Witkowskic63da992012-12-05 23:04:03 +00009974 struct bnx2x_prev_path_list *prev_list;
Yuval Mintz452427b2012-03-26 20:47:07 +00009975 BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
9976
Ariel Elior24f06712012-05-06 07:05:57 +00009977 /* clear hw from errors which may have resulted from an interrupted
9978 * dmae transaction.
9979 */
9980 bnx2x_prev_interrupted_dmae(bp);
9981
9982 /* Release previously held locks */
Yuval Mintz452427b2012-03-26 20:47:07 +00009983 hw_lock_reg = (BP_FUNC(bp) <= 5) ?
9984 (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
9985 (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
9986
9987 hw_lock_val = (REG_RD(bp, hw_lock_reg));
9988 if (hw_lock_val) {
9989 if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
9990 BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
9991 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
9992 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
9993 }
9994
9995 BNX2X_DEV_INFO("Release Previously held hw lock\n");
9996 REG_WR(bp, hw_lock_reg, 0xffffffff);
9997 } else
9998 BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
9999
10000 if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
10001 BNX2X_DEV_INFO("Release previously held alr\n");
10002 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
10003 }
10004
Yuval Mintz452427b2012-03-26 20:47:07 +000010005 do {
10006 /* Lock MCP using an unload request */
10007 fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
10008 if (!fw) {
10009 BNX2X_ERR("MCP response failure, aborting\n");
10010 rc = -EBUSY;
10011 break;
10012 }
10013
10014 if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON) {
10015 rc = bnx2x_prev_unload_common(bp);
10016 break;
10017 }
10018
10019 /* non-common reply from MCP night require looping */
10020 rc = bnx2x_prev_unload_uncommon(bp);
10021 if (rc != BNX2X_PREV_WAIT_NEEDED)
10022 break;
10023
10024 msleep(20);
10025 } while (--time_counter);
10026
10027 if (!time_counter || rc) {
10028 BNX2X_ERR("Failed unloading previous driver, aborting\n");
10029 rc = -EBUSY;
10030 }
10031
Barak Witkowskic63da992012-12-05 23:04:03 +000010032 /* Mark function if its port was used to boot from SAN */
10033 prev_list = bnx2x_prev_path_get_entry(bp);
10034 if (prev_list && (prev_list->undi & (1 << BP_PORT(bp))))
10035 bp->link_params.feature_config_flags |=
10036 FEATURE_CONFIG_BOOT_FROM_SAN;
10037
Yuval Mintz452427b2012-03-26 20:47:07 +000010038 BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
10039
10040 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010041}
10042
Bill Pemberton0329aba2012-12-03 09:24:24 -050010043static void bnx2x_get_common_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010044{
Barak Witkowski1d187b32011-12-05 22:41:50 +000010045 u32 val, val2, val3, val4, id, boot_mode;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010046 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010047
10048 /* Get the chip revision id and number. */
10049 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
10050 val = REG_RD(bp, MISC_REG_CHIP_NUM);
10051 id = ((val & 0xffff) << 16);
10052 val = REG_RD(bp, MISC_REG_CHIP_REV);
10053 id |= ((val & 0xf) << 12);
Yuval Mintzf22fdf22013-03-11 05:17:43 +000010054
10055 /* Metal is read from PCI regs, but we can't access >=0x400 from
10056 * the configuration space (so we need to reg_rd)
10057 */
10058 val = REG_RD(bp, PCICFG_OFFSET + PCI_ID_VAL3);
10059 id |= (((val >> 24) & 0xf) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +000010060 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010061 id |= (val & 0xf);
10062 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010063
Barak Witkowski7e8e02d2012-04-03 18:41:28 +000010064 /* force 57811 according to MISC register */
10065 if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
10066 if (CHIP_IS_57810(bp))
10067 bp->common.chip_id = (CHIP_NUM_57811 << 16) |
10068 (bp->common.chip_id & 0x0000FFFF);
10069 else if (CHIP_IS_57810_MF(bp))
10070 bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
10071 (bp->common.chip_id & 0x0000FFFF);
10072 bp->common.chip_id |= 0x1;
10073 }
10074
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010075 /* Set doorbell size */
10076 bp->db_size = (1 << BNX2X_DB_SHIFT);
10077
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010078 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010079 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
10080 if ((val & 1) == 0)
10081 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
10082 else
10083 val = (val >> 1) & 1;
10084 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
10085 "2_PORT_MODE");
10086 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
10087 CHIP_2_PORT_MODE;
10088
10089 if (CHIP_MODE_IS_4_PORT(bp))
10090 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
10091 else
10092 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
10093 } else {
10094 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
10095 bp->pfid = bp->pf_num; /* 0..7 */
10096 }
10097
Merav Sicron51c1a582012-03-18 10:33:38 +000010098 BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
10099
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010100 bp->link_params.chip_id = bp->common.chip_id;
10101 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010102
Eilon Greenstein1c063282009-02-12 08:36:43 +000010103 val = (REG_RD(bp, 0x2874) & 0x55);
10104 if ((bp->common.chip_id & 0x1) ||
10105 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
10106 bp->flags |= ONE_PORT_FLAG;
10107 BNX2X_DEV_INFO("single port device\n");
10108 }
10109
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010110 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010111 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010112 (val & MCPR_NVM_CFG4_FLASH_SIZE));
10113 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
10114 bp->common.flash_size, bp->common.flash_size);
10115
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010116 bnx2x_init_shmem(bp);
10117
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010118
10119
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010120 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
10121 MISC_REG_GENERIC_CR_1 :
10122 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010123
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010124 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010125 bp->link_params.shmem2_base = bp->common.shmem2_base;
Yaniv Rosnerb884d952012-11-27 03:46:28 +000010126 if (SHMEM2_RD(bp, size) >
10127 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
10128 bp->link_params.lfa_base =
10129 REG_RD(bp, bp->common.shmem2_base +
10130 (u32)offsetof(struct shmem2_region,
10131 lfa_host_addr[BP_PORT(bp)]));
10132 else
10133 bp->link_params.lfa_base = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010134 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
10135 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010136
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010137 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010138 BNX2X_DEV_INFO("MCP not active\n");
10139 bp->flags |= NO_MCP_FLAG;
10140 return;
10141 }
10142
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010143 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +000010144 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010145
10146 bp->link_params.hw_led_mode = ((bp->common.hw_config &
10147 SHARED_HW_CFG_LED_MODE_MASK) >>
10148 SHARED_HW_CFG_LED_MODE_SHIFT);
10149
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010150 bp->link_params.feature_config_flags = 0;
10151 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
10152 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
10153 bp->link_params.feature_config_flags |=
10154 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10155 else
10156 bp->link_params.feature_config_flags &=
10157 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10158
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010159 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
10160 bp->common.bc_ver = val;
10161 BNX2X_DEV_INFO("bc_ver %X\n", val);
10162 if (val < BNX2X_BC_VER) {
10163 /* for now only warn
10164 * later we might need to enforce this */
Merav Sicron51c1a582012-03-18 10:33:38 +000010165 BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
10166 BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010167 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010168 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010169 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010170 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
10171
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010172 bp->link_params.feature_config_flags |=
10173 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
10174 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Barak Witkowskia3348722012-04-23 03:04:46 +000010175 bp->link_params.feature_config_flags |=
10176 (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
10177 FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010178 bp->link_params.feature_config_flags |=
10179 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
10180 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
Yaniv Rosner55386fe82012-11-27 03:46:30 +000010181
10182 bp->link_params.feature_config_flags |=
10183 (val >= REQ_BC_VER_4_MT_SUPPORTED) ?
10184 FEATURE_CONFIG_MT_SUPPORT : 0;
10185
Barak Witkowski0e898dd2011-12-05 21:52:22 +000010186 bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
10187 BC_SUPPORTS_PFC_STATS : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010188
Barak Witkowski2e499d32012-06-26 01:31:19 +000010189 bp->flags |= (val >= REQ_BC_VER_4_FCOE_FEATURES) ?
10190 BC_SUPPORTS_FCOE_FEATURES : 0;
10191
Barak Witkowski98768792012-06-19 07:48:31 +000010192 bp->flags |= (val >= REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF) ?
10193 BC_SUPPORTS_DCBX_MSG_NON_PMF : 0;
Barak Witkowski1d187b32011-12-05 22:41:50 +000010194 boot_mode = SHMEM_RD(bp,
10195 dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
10196 PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
10197 switch (boot_mode) {
10198 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
10199 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
10200 break;
10201 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
10202 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
10203 break;
10204 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
10205 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
10206 break;
10207 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
10208 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
10209 break;
10210 }
10211
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +000010212 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
10213 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
10214
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010215 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +000010216 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010217
10218 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
10219 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
10220 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
10221 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
10222
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010223 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
10224 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010225}
10226
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010227#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
10228#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
10229
Bill Pemberton0329aba2012-12-03 09:24:24 -050010230static int bnx2x_get_igu_cam_info(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010231{
10232 int pfid = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010233 int igu_sb_id;
10234 u32 val;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010235 u8 fid, igu_sb_cnt = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010236
10237 bp->igu_base_sb = 0xff;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010238 if (CHIP_INT_MODE_IS_BC(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -040010239 int vn = BP_VN(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010240 igu_sb_cnt = bp->igu_sb_cnt;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010241 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
10242 FP_SB_MAX_E1x;
10243
10244 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
10245 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
10246
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010247 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010248 }
10249
10250 /* IGU in normal mode - read CAM */
10251 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
10252 igu_sb_id++) {
10253 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
10254 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
10255 continue;
10256 fid = IGU_FID(val);
10257 if ((fid & IGU_FID_ENCODE_IS_PF)) {
10258 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
10259 continue;
10260 if (IGU_VEC(val) == 0)
10261 /* default status block */
10262 bp->igu_dsb_id = igu_sb_id;
10263 else {
10264 if (bp->igu_base_sb == 0xff)
10265 bp->igu_base_sb = igu_sb_id;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010266 igu_sb_cnt++;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010267 }
10268 }
10269 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010270
Ariel Elior6383c0b2011-07-14 08:31:57 +000010271#ifdef CONFIG_PCI_MSI
Ariel Elior185d4c82012-09-20 05:26:41 +000010272 /* Due to new PF resource allocation by MFW T7.4 and above, it's
10273 * optional that number of CAM entries will not be equal to the value
10274 * advertised in PCI.
10275 * Driver should use the minimal value of both as the actual status
10276 * block count
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010277 */
Ariel Elior185d4c82012-09-20 05:26:41 +000010278 bp->igu_sb_cnt = min_t(int, bp->igu_sb_cnt, igu_sb_cnt);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010279#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010280
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010281 if (igu_sb_cnt == 0) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010282 BNX2X_ERR("CAM configuration error\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010283 return -EINVAL;
10284 }
10285
10286 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010287}
10288
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000010289static void bnx2x_link_settings_supported(struct bnx2x *bp, u32 switch_cfg)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010290{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010291 int cfg_size = 0, idx, port = BP_PORT(bp);
10292
10293 /* Aggregation of supported attributes of all external phys */
10294 bp->port.supported[0] = 0;
10295 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010296 switch (bp->link_params.num_phys) {
10297 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010298 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
10299 cfg_size = 1;
10300 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010301 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010302 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
10303 cfg_size = 1;
10304 break;
10305 case 3:
10306 if (bp->link_params.multi_phy_config &
10307 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
10308 bp->port.supported[1] =
10309 bp->link_params.phy[EXT_PHY1].supported;
10310 bp->port.supported[0] =
10311 bp->link_params.phy[EXT_PHY2].supported;
10312 } else {
10313 bp->port.supported[0] =
10314 bp->link_params.phy[EXT_PHY1].supported;
10315 bp->port.supported[1] =
10316 bp->link_params.phy[EXT_PHY2].supported;
10317 }
10318 cfg_size = 2;
10319 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010320 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010321
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010322 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010323 BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010324 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010325 dev_info.port_hw_config[port].external_phy_config),
10326 SHMEM_RD(bp,
10327 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010328 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010329 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010330
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010331 if (CHIP_IS_E3(bp))
10332 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
10333 else {
10334 switch (switch_cfg) {
10335 case SWITCH_CFG_1G:
10336 bp->port.phy_addr = REG_RD(
10337 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
10338 break;
10339 case SWITCH_CFG_10G:
10340 bp->port.phy_addr = REG_RD(
10341 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
10342 break;
10343 default:
10344 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
10345 bp->port.link_config[0]);
10346 return;
10347 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010348 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010349 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010350 /* mask what we support according to speed_cap_mask per configuration */
10351 for (idx = 0; idx < cfg_size; idx++) {
10352 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010353 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010354 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010355
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010356 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010357 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010358 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010359
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010360 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010361 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010362 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010363
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010364 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010365 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010366 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010367
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010368 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010369 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010370 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010371 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010372
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010373 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010374 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010375 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010376
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010377 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010378 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010379 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010380
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010381 }
10382
10383 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
10384 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010385}
10386
Bill Pemberton0329aba2012-12-03 09:24:24 -050010387static void bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010388{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010389 u32 link_config, idx, cfg_size = 0;
10390 bp->port.advertising[0] = 0;
10391 bp->port.advertising[1] = 0;
10392 switch (bp->link_params.num_phys) {
10393 case 1:
10394 case 2:
10395 cfg_size = 1;
10396 break;
10397 case 3:
10398 cfg_size = 2;
10399 break;
10400 }
10401 for (idx = 0; idx < cfg_size; idx++) {
10402 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
10403 link_config = bp->port.link_config[idx];
10404 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010405 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010406 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
10407 bp->link_params.req_line_speed[idx] =
10408 SPEED_AUTO_NEG;
10409 bp->port.advertising[idx] |=
10410 bp->port.supported[idx];
Mintz Yuval10bd1f22012-02-15 02:10:30 +000010411 if (bp->link_params.phy[EXT_PHY1].type ==
10412 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
10413 bp->port.advertising[idx] |=
10414 (SUPPORTED_100baseT_Half |
10415 SUPPORTED_100baseT_Full);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010416 } else {
10417 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010418 bp->link_params.req_line_speed[idx] =
10419 SPEED_10000;
10420 bp->port.advertising[idx] |=
10421 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010422 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010423 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010424 }
10425 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010426
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010427 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010428 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
10429 bp->link_params.req_line_speed[idx] =
10430 SPEED_10;
10431 bp->port.advertising[idx] |=
10432 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010433 ADVERTISED_TP);
10434 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010435 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010436 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010437 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010438 return;
10439 }
10440 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010441
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010442 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010443 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
10444 bp->link_params.req_line_speed[idx] =
10445 SPEED_10;
10446 bp->link_params.req_duplex[idx] =
10447 DUPLEX_HALF;
10448 bp->port.advertising[idx] |=
10449 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010450 ADVERTISED_TP);
10451 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010452 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010453 link_config,
10454 bp->link_params.speed_cap_mask[idx]);
10455 return;
10456 }
10457 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010458
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010459 case PORT_FEATURE_LINK_SPEED_100M_FULL:
10460 if (bp->port.supported[idx] &
10461 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010462 bp->link_params.req_line_speed[idx] =
10463 SPEED_100;
10464 bp->port.advertising[idx] |=
10465 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010466 ADVERTISED_TP);
10467 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010468 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010469 link_config,
10470 bp->link_params.speed_cap_mask[idx]);
10471 return;
10472 }
10473 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010474
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010475 case PORT_FEATURE_LINK_SPEED_100M_HALF:
10476 if (bp->port.supported[idx] &
10477 SUPPORTED_100baseT_Half) {
10478 bp->link_params.req_line_speed[idx] =
10479 SPEED_100;
10480 bp->link_params.req_duplex[idx] =
10481 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010482 bp->port.advertising[idx] |=
10483 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010484 ADVERTISED_TP);
10485 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010486 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010487 link_config,
10488 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010489 return;
10490 }
10491 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010492
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010493 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010494 if (bp->port.supported[idx] &
10495 SUPPORTED_1000baseT_Full) {
10496 bp->link_params.req_line_speed[idx] =
10497 SPEED_1000;
10498 bp->port.advertising[idx] |=
10499 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010500 ADVERTISED_TP);
10501 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010502 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010503 link_config,
10504 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010505 return;
10506 }
10507 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010508
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010509 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010510 if (bp->port.supported[idx] &
10511 SUPPORTED_2500baseX_Full) {
10512 bp->link_params.req_line_speed[idx] =
10513 SPEED_2500;
10514 bp->port.advertising[idx] |=
10515 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010516 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010517 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010518 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010519 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010520 bp->link_params.speed_cap_mask[idx]);
10521 return;
10522 }
10523 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010524
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010525 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010526 if (bp->port.supported[idx] &
10527 SUPPORTED_10000baseT_Full) {
10528 bp->link_params.req_line_speed[idx] =
10529 SPEED_10000;
10530 bp->port.advertising[idx] |=
10531 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010532 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010533 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010534 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010535 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010536 bp->link_params.speed_cap_mask[idx]);
10537 return;
10538 }
10539 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010540 case PORT_FEATURE_LINK_SPEED_20G:
10541 bp->link_params.req_line_speed[idx] = SPEED_20000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010542
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010543 break;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010544 default:
Merav Sicron51c1a582012-03-18 10:33:38 +000010545 BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010546 link_config);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010547 bp->link_params.req_line_speed[idx] =
10548 SPEED_AUTO_NEG;
10549 bp->port.advertising[idx] =
10550 bp->port.supported[idx];
10551 break;
10552 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010553
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010554 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010555 PORT_FEATURE_FLOW_CONTROL_MASK);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +000010556 if (bp->link_params.req_flow_ctrl[idx] ==
10557 BNX2X_FLOW_CTRL_AUTO) {
10558 if (!(bp->port.supported[idx] & SUPPORTED_Autoneg))
10559 bp->link_params.req_flow_ctrl[idx] =
10560 BNX2X_FLOW_CTRL_NONE;
10561 else
10562 bnx2x_set_requested_fc(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010563 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010564
Merav Sicron51c1a582012-03-18 10:33:38 +000010565 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010566 bp->link_params.req_line_speed[idx],
10567 bp->link_params.req_duplex[idx],
10568 bp->link_params.req_flow_ctrl[idx],
10569 bp->port.advertising[idx]);
10570 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010571}
10572
Bill Pemberton0329aba2012-12-03 09:24:24 -050010573static void bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
Michael Chane665bfd2009-10-10 13:46:54 +000010574{
Yuval Mintz86564c32013-01-23 03:21:50 +000010575 __be16 mac_hi_be = cpu_to_be16(mac_hi);
10576 __be32 mac_lo_be = cpu_to_be32(mac_lo);
10577 memcpy(mac_buf, &mac_hi_be, sizeof(mac_hi_be));
10578 memcpy(mac_buf + sizeof(mac_hi_be), &mac_lo_be, sizeof(mac_lo_be));
Michael Chane665bfd2009-10-10 13:46:54 +000010579}
10580
Bill Pemberton0329aba2012-12-03 09:24:24 -050010581static void bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010582{
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010583 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +000010584 u32 config;
Yuval Mintzc8c60d82012-06-06 17:13:07 +000010585 u32 ext_phy_type, ext_phy_config, eee_mode;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010586
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010587 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010588 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010589
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010590 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010591 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010592
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010593 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010594 SHMEM_RD(bp,
10595 dev_info.port_hw_config[port].speed_capability_mask);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010596 bp->link_params.speed_cap_mask[1] =
10597 SHMEM_RD(bp,
10598 dev_info.port_hw_config[port].speed_capability_mask2);
10599 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010600 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
10601
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010602 bp->port.link_config[1] =
10603 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010604
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010605 bp->link_params.multi_phy_config =
10606 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010607 /* If the device is capable of WoL, set the default state according
10608 * to the HW
10609 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010610 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010611 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
10612 (config & PORT_FEATURE_WOL_ENABLED));
10613
Yuval Mintz4ba76992013-01-14 05:11:45 +000010614 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
10615 PORT_FEAT_CFG_STORAGE_PERSONALITY_FCOE && !IS_MF(bp))
10616 bp->flags |= NO_ISCSI_FLAG;
10617 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
10618 PORT_FEAT_CFG_STORAGE_PERSONALITY_ISCSI && !(IS_MF(bp)))
10619 bp->flags |= NO_FCOE_FLAG;
10620
Merav Sicron51c1a582012-03-18 10:33:38 +000010621 BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010622 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010623 bp->link_params.speed_cap_mask[0],
10624 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010625
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010626 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010627 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010628 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010629 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010630
10631 bnx2x_link_settings_requested(bp);
10632
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010633 /*
10634 * If connected directly, work with the internal PHY, otherwise, work
10635 * with the external PHY
10636 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010637 ext_phy_config =
10638 SHMEM_RD(bp,
10639 dev_info.port_hw_config[port].external_phy_config);
10640 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010641 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010642 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010643
10644 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
10645 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
10646 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010647 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +000010648
Yuval Mintzc8c60d82012-06-06 17:13:07 +000010649 /* Configure link feature according to nvram value */
10650 eee_mode = (((SHMEM_RD(bp, dev_info.
10651 port_feature_config[port].eee_power_mode)) &
10652 PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
10653 PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
10654 if (eee_mode != PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED) {
10655 bp->link_params.eee_mode = EEE_MODE_ADV_LPI |
10656 EEE_MODE_ENABLE_LPI |
10657 EEE_MODE_OUTPUT_TIME;
10658 } else {
10659 bp->link_params.eee_mode = 0;
10660 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010661}
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010662
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010663void bnx2x_get_iscsi_info(struct bnx2x *bp)
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010664{
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010665 u32 no_flags = NO_ISCSI_FLAG;
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010666 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010667 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010668 drv_lic_key[port].max_iscsi_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010669
Merav Sicron55c11942012-11-07 00:45:48 +000010670 if (!CNIC_SUPPORT(bp)) {
10671 bp->flags |= no_flags;
10672 return;
10673 }
10674
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010675 /* Get the number of maximum allowed iSCSI connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010676 bp->cnic_eth_dev.max_iscsi_conn =
10677 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
10678 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
10679
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010680 BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
10681 bp->cnic_eth_dev.max_iscsi_conn);
10682
10683 /*
10684 * If maximum allowed number of connections is zero -
10685 * disable the feature.
10686 */
10687 if (!bp->cnic_eth_dev.max_iscsi_conn)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010688 bp->flags |= no_flags;
Merav Sicron55c11942012-11-07 00:45:48 +000010689
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010690}
10691
Bill Pemberton0329aba2012-12-03 09:24:24 -050010692static void bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010693{
10694 /* Port info */
10695 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
10696 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
10697 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
10698 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
10699
10700 /* Node info */
10701 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
10702 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
10703 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
10704 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
10705}
Bill Pemberton0329aba2012-12-03 09:24:24 -050010706static void bnx2x_get_fcoe_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010707{
10708 int port = BP_PORT(bp);
10709 int func = BP_ABS_FUNC(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010710 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
10711 drv_lic_key[port].max_fcoe_conn);
10712
Merav Sicron55c11942012-11-07 00:45:48 +000010713 if (!CNIC_SUPPORT(bp)) {
10714 bp->flags |= NO_FCOE_FLAG;
10715 return;
10716 }
10717
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010718 /* Get the number of maximum allowed FCoE connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010719 bp->cnic_eth_dev.max_fcoe_conn =
10720 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
10721 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
10722
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010723 /* Read the WWN: */
10724 if (!IS_MF(bp)) {
10725 /* Port info */
10726 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
10727 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000010728 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010729 fcoe_wwn_port_name_upper);
10730 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
10731 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000010732 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010733 fcoe_wwn_port_name_lower);
10734
10735 /* Node info */
10736 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
10737 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000010738 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010739 fcoe_wwn_node_name_upper);
10740 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
10741 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000010742 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010743 fcoe_wwn_node_name_lower);
10744 } else if (!IS_MF_SD(bp)) {
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010745 /*
10746 * Read the WWN info only if the FCoE feature is enabled for
10747 * this function.
10748 */
Yuval Mintz7b5342d2012-09-11 04:34:14 +000010749 if (BNX2X_MF_EXT_PROTOCOL_FCOE(bp) && !CHIP_IS_E1x(bp))
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010750 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010751
Yuval Mintz382e5132012-12-02 04:05:51 +000010752 } else if (IS_MF_FCOE_SD(bp) && !CHIP_IS_E1x(bp)) {
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010753 bnx2x_get_ext_wwn_info(bp, func);
Yuval Mintz382e5132012-12-02 04:05:51 +000010754 }
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010755
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010756 BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010757
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010758 /*
10759 * If maximum allowed number of connections is zero -
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010760 * disable the feature.
10761 */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010762 if (!bp->cnic_eth_dev.max_fcoe_conn)
10763 bp->flags |= NO_FCOE_FLAG;
10764}
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010765
Bill Pemberton0329aba2012-12-03 09:24:24 -050010766static void bnx2x_get_cnic_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010767{
10768 /*
10769 * iSCSI may be dynamically disabled but reading
10770 * info here we will decrease memory usage by driver
10771 * if the feature is disabled for good
10772 */
10773 bnx2x_get_iscsi_info(bp);
10774 bnx2x_get_fcoe_info(bp);
10775}
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010776
Bill Pemberton0329aba2012-12-03 09:24:24 -050010777static void bnx2x_get_cnic_mac_hwinfo(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +000010778{
10779 u32 val, val2;
10780 int func = BP_ABS_FUNC(bp);
10781 int port = BP_PORT(bp);
10782 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
10783 u8 *fip_mac = bp->fip_mac;
10784
10785 if (IS_MF(bp)) {
10786 /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
10787 * FCoE MAC then the appropriate feature should be disabled.
10788 * In non SD mode features configuration comes from struct
10789 * func_ext_config.
10790 */
10791 if (!IS_MF_SD(bp) && !CHIP_IS_E1x(bp)) {
10792 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
10793 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
10794 val2 = MF_CFG_RD(bp, func_ext_config[func].
10795 iscsi_mac_addr_upper);
10796 val = MF_CFG_RD(bp, func_ext_config[func].
10797 iscsi_mac_addr_lower);
10798 bnx2x_set_mac_buf(iscsi_mac, val, val2);
10799 BNX2X_DEV_INFO
10800 ("Read iSCSI MAC: %pM\n", iscsi_mac);
10801 } else {
10802 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
10803 }
10804
10805 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
10806 val2 = MF_CFG_RD(bp, func_ext_config[func].
10807 fcoe_mac_addr_upper);
10808 val = MF_CFG_RD(bp, func_ext_config[func].
10809 fcoe_mac_addr_lower);
10810 bnx2x_set_mac_buf(fip_mac, val, val2);
10811 BNX2X_DEV_INFO
10812 ("Read FCoE L2 MAC: %pM\n", fip_mac);
10813 } else {
10814 bp->flags |= NO_FCOE_FLAG;
10815 }
10816
10817 bp->mf_ext_config = cfg;
10818
10819 } else { /* SD MODE */
10820 if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
10821 /* use primary mac as iscsi mac */
10822 memcpy(iscsi_mac, bp->dev->dev_addr, ETH_ALEN);
10823
10824 BNX2X_DEV_INFO("SD ISCSI MODE\n");
10825 BNX2X_DEV_INFO
10826 ("Read iSCSI MAC: %pM\n", iscsi_mac);
10827 } else if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) {
10828 /* use primary mac as fip mac */
10829 memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
10830 BNX2X_DEV_INFO("SD FCoE MODE\n");
10831 BNX2X_DEV_INFO
10832 ("Read FIP MAC: %pM\n", fip_mac);
10833 }
10834 }
10835
Yuval Mintz82594f82013-03-11 05:17:51 +000010836 /* If this is a storage-only interface, use SAN mac as
10837 * primary MAC. Notice that for SD this is already the case,
10838 * as the SAN mac was copied from the primary MAC.
10839 */
10840 if (IS_MF_FCOE_AFEX(bp))
Merav Sicron55c11942012-11-07 00:45:48 +000010841 memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
Merav Sicron55c11942012-11-07 00:45:48 +000010842 } else {
10843 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
10844 iscsi_mac_upper);
10845 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
10846 iscsi_mac_lower);
10847 bnx2x_set_mac_buf(iscsi_mac, val, val2);
10848
10849 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
10850 fcoe_fip_mac_upper);
10851 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
10852 fcoe_fip_mac_lower);
10853 bnx2x_set_mac_buf(fip_mac, val, val2);
10854 }
10855
10856 /* Disable iSCSI OOO if MAC configuration is invalid. */
10857 if (!is_valid_ether_addr(iscsi_mac)) {
10858 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
10859 memset(iscsi_mac, 0, ETH_ALEN);
10860 }
10861
10862 /* Disable FCoE if MAC configuration is invalid. */
10863 if (!is_valid_ether_addr(fip_mac)) {
10864 bp->flags |= NO_FCOE_FLAG;
10865 memset(bp->fip_mac, 0, ETH_ALEN);
10866 }
10867}
10868
Bill Pemberton0329aba2012-12-03 09:24:24 -050010869static void bnx2x_get_mac_hwinfo(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010870{
10871 u32 val, val2;
10872 int func = BP_ABS_FUNC(bp);
10873 int port = BP_PORT(bp);
10874
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010875 /* Zero primary MAC configuration */
10876 memset(bp->dev->dev_addr, 0, ETH_ALEN);
10877
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010878 if (BP_NOMCP(bp)) {
10879 BNX2X_ERROR("warning: random MAC workaround active\n");
Danny Kukawka7ce5d222012-02-15 06:45:40 +000010880 eth_hw_addr_random(bp->dev);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010881 } else if (IS_MF(bp)) {
10882 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
10883 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
10884 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
10885 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
10886 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
10887
Merav Sicron55c11942012-11-07 00:45:48 +000010888 if (CNIC_SUPPORT(bp))
10889 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010890 } else {
10891 /* in SF read MACs from port configuration */
10892 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
10893 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
10894 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
10895
Merav Sicron55c11942012-11-07 00:45:48 +000010896 if (CNIC_SUPPORT(bp))
10897 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010898 }
10899
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010900 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +000010901
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010902 if (!bnx2x_is_valid_ether_addr(bp, bp->dev->dev_addr))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010903 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000010904 "bad Ethernet MAC address configuration: %pM\n"
10905 "change it manually before bringing up the appropriate network interface\n",
Joe Perches0f9dad12011-08-14 12:16:19 +000010906 bp->dev->dev_addr);
Yuval Mintz79642112012-12-02 04:05:50 +000010907}
Merav Sicron51c1a582012-03-18 10:33:38 +000010908
Bill Pemberton0329aba2012-12-03 09:24:24 -050010909static bool bnx2x_get_dropless_info(struct bnx2x *bp)
Yuval Mintz79642112012-12-02 04:05:50 +000010910{
10911 int tmp;
10912 u32 cfg;
Merav Sicron51c1a582012-03-18 10:33:38 +000010913
Yuval Mintz79642112012-12-02 04:05:50 +000010914 if (IS_MF(bp) && !CHIP_IS_E1x(bp)) {
10915 /* Take function: tmp = func */
10916 tmp = BP_ABS_FUNC(bp);
10917 cfg = MF_CFG_RD(bp, func_ext_config[tmp].func_cfg);
10918 cfg = !!(cfg & MACP_FUNC_CFG_PAUSE_ON_HOST_RING);
10919 } else {
10920 /* Take port: tmp = port */
10921 tmp = BP_PORT(bp);
10922 cfg = SHMEM_RD(bp,
10923 dev_info.port_hw_config[tmp].generic_features);
10924 cfg = !!(cfg & PORT_HW_CFG_PAUSE_ON_HOST_RING_ENABLED);
10925 }
10926 return cfg;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010927}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010928
Bill Pemberton0329aba2012-12-03 09:24:24 -050010929static int bnx2x_get_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010930{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010931 int /*abs*/func = BP_ABS_FUNC(bp);
David S. Millerb8ee8322011-04-17 16:56:12 -070010932 int vn;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010933 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010934 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010935
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010936 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010937
Ariel Elior6383c0b2011-07-14 08:31:57 +000010938 /*
10939 * initialize IGU parameters
10940 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010941 if (CHIP_IS_E1x(bp)) {
10942 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010943
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010944 bp->igu_dsb_id = DEF_SB_IGU_ID;
10945 bp->igu_base_sb = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010946 } else {
10947 bp->common.int_block = INT_BLOCK_IGU;
David S. Miller8decf862011-09-22 03:23:13 -040010948
10949 /* do not allow device reset during IGU info preocessing */
10950 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
10951
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010952 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010953
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010954 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010955 int tout = 5000;
10956
10957 BNX2X_DEV_INFO("FORCING Normal Mode\n");
10958
10959 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
10960 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
10961 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
10962
10963 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
10964 tout--;
Yuval Mintz0926d492013-01-23 03:21:45 +000010965 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010966 }
10967
10968 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
10969 dev_err(&bp->pdev->dev,
10970 "FORCING Normal Mode failed!!!\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010971 bnx2x_release_hw_lock(bp,
10972 HW_LOCK_RESOURCE_RESET);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010973 return -EPERM;
10974 }
10975 }
10976
10977 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
10978 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010979 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
10980 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010981 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010982
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010983 rc = bnx2x_get_igu_cam_info(bp);
David S. Miller8decf862011-09-22 03:23:13 -040010984 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010985 if (rc)
10986 return rc;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010987 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010988
10989 /*
10990 * set base FW non-default (fast path) status block id, this value is
10991 * used to initialize the fw_sb_id saved on the fp/queue structure to
10992 * determine the id used by the FW.
10993 */
10994 if (CHIP_IS_E1x(bp))
10995 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
10996 else /*
10997 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
10998 * the same queue are indicated on the same IGU SB). So we prefer
10999 * FW and IGU SBs to be the same value.
11000 */
11001 bp->base_fw_ndsb = bp->igu_base_sb;
11002
11003 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
11004 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
11005 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011006
11007 /*
11008 * Initialize MF configuration
11009 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011010
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011011 bp->mf_ov = 0;
11012 bp->mf_mode = 0;
David S. Miller8decf862011-09-22 03:23:13 -040011013 vn = BP_VN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011014
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011015 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011016 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
11017 bp->common.shmem2_base, SHMEM2_RD(bp, size),
11018 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
11019
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011020 if (SHMEM2_HAS(bp, mf_cfg_addr))
11021 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
11022 else
11023 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011024 offsetof(struct shmem_region, func_mb) +
11025 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011026 /*
11027 * get mf configuration:
Lucas De Marchi25985ed2011-03-30 22:57:33 -030011028 * 1. existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011029 * 2. MAC address must be legal (check only upper bytes)
11030 * for Switch-Independent mode;
11031 * OVLAN must be legal for Switch-Dependent mode
11032 * 3. SF_MODE configures specific MF mode
11033 */
11034 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11035 /* get mf configuration */
11036 val = SHMEM_RD(bp,
11037 dev_info.shared_feature_config.config);
11038 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011039
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011040 switch (val) {
11041 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
11042 val = MF_CFG_RD(bp, func_mf_config[func].
11043 mac_upper);
11044 /* check for legal mac (upper bytes)*/
11045 if (val != 0xffff) {
11046 bp->mf_mode = MULTI_FUNCTION_SI;
11047 bp->mf_config[vn] = MF_CFG_RD(bp,
11048 func_mf_config[func].config);
11049 } else
Merav Sicron51c1a582012-03-18 10:33:38 +000011050 BNX2X_DEV_INFO("illegal MAC address for SI\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011051 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011052 case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
11053 if ((!CHIP_IS_E1x(bp)) &&
11054 (MF_CFG_RD(bp, func_mf_config[func].
11055 mac_upper) != 0xffff) &&
11056 (SHMEM2_HAS(bp,
11057 afex_driver_support))) {
11058 bp->mf_mode = MULTI_FUNCTION_AFEX;
11059 bp->mf_config[vn] = MF_CFG_RD(bp,
11060 func_mf_config[func].config);
11061 } else {
11062 BNX2X_DEV_INFO("can not configure afex mode\n");
11063 }
11064 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011065 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
11066 /* get OV configuration */
11067 val = MF_CFG_RD(bp,
11068 func_mf_config[FUNC_0].e1hov_tag);
11069 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
11070
11071 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
11072 bp->mf_mode = MULTI_FUNCTION_SD;
11073 bp->mf_config[vn] = MF_CFG_RD(bp,
11074 func_mf_config[func].config);
11075 } else
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000011076 BNX2X_DEV_INFO("illegal OV for SD\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011077 break;
Ariel Elior3786b942013-03-11 05:17:44 +000011078 case SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF:
11079 bp->mf_config[vn] = 0;
11080 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011081 default:
11082 /* Unknown configuration: reset mf_config */
11083 bp->mf_config[vn] = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +000011084 BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011085 }
11086 }
11087
Eilon Greenstein2691d512009-08-12 08:22:08 +000011088 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011089 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +000011090
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011091 switch (bp->mf_mode) {
11092 case MULTI_FUNCTION_SD:
11093 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
11094 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011095 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011096 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011097 bp->path_has_ovlan = true;
11098
Merav Sicron51c1a582012-03-18 10:33:38 +000011099 BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
11100 func, bp->mf_ov, bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +000011101 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011102 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011103 "No valid MF OV for func %d, aborting\n",
11104 func);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011105 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011106 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011107 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011108 case MULTI_FUNCTION_AFEX:
11109 BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
11110 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011111 case MULTI_FUNCTION_SI:
Merav Sicron51c1a582012-03-18 10:33:38 +000011112 BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
11113 func);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011114 break;
11115 default:
11116 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011117 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011118 "VN %d is in a single function mode, aborting\n",
11119 vn);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011120 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011121 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011122 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011123 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011124
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011125 /* check if other port on the path needs ovlan:
11126 * Since MF configuration is shared between ports
11127 * Possible mixed modes are only
11128 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
11129 */
11130 if (CHIP_MODE_IS_4_PORT(bp) &&
11131 !bp->path_has_ovlan &&
11132 !IS_MF(bp) &&
11133 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11134 u8 other_port = !BP_PORT(bp);
11135 u8 other_func = BP_PATH(bp) + 2*other_port;
11136 val = MF_CFG_RD(bp,
11137 func_mf_config[other_func].e1hov_tag);
11138 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
11139 bp->path_has_ovlan = true;
11140 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011141 }
11142
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011143 /* adjust igu_sb_cnt to MF for E1x */
11144 if (CHIP_IS_E1x(bp) && IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011145 bp->igu_sb_cnt /= E1HVN_MAX;
11146
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011147 /* port info */
11148 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011149
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011150 /* Get MAC addresses */
11151 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011152
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011153 bnx2x_get_cnic_info(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011154
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011155 return rc;
11156}
11157
Bill Pemberton0329aba2012-12-03 09:24:24 -050011158static void bnx2x_read_fwinfo(struct bnx2x *bp)
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011159{
11160 int cnt, i, block_end, rodi;
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011161 char vpd_start[BNX2X_VPD_LEN+1];
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011162 char str_id_reg[VENDOR_ID_LEN+1];
11163 char str_id_cap[VENDOR_ID_LEN+1];
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011164 char *vpd_data;
11165 char *vpd_extended_data = NULL;
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011166 u8 len;
11167
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011168 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011169 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
11170
11171 if (cnt < BNX2X_VPD_LEN)
11172 goto out_not_found;
11173
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011174 /* VPD RO tag should be first tag after identifier string, hence
11175 * we should be able to find it in first BNX2X_VPD_LEN chars
11176 */
11177 i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011178 PCI_VPD_LRDT_RO_DATA);
11179 if (i < 0)
11180 goto out_not_found;
11181
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011182 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011183 pci_vpd_lrdt_size(&vpd_start[i]);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011184
11185 i += PCI_VPD_LRDT_TAG_SIZE;
11186
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011187 if (block_end > BNX2X_VPD_LEN) {
11188 vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
11189 if (vpd_extended_data == NULL)
11190 goto out_not_found;
11191
11192 /* read rest of vpd image into vpd_extended_data */
11193 memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
11194 cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
11195 block_end - BNX2X_VPD_LEN,
11196 vpd_extended_data + BNX2X_VPD_LEN);
11197 if (cnt < (block_end - BNX2X_VPD_LEN))
11198 goto out_not_found;
11199 vpd_data = vpd_extended_data;
11200 } else
11201 vpd_data = vpd_start;
11202
11203 /* now vpd_data holds full vpd content in both cases */
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011204
11205 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11206 PCI_VPD_RO_KEYWORD_MFR_ID);
11207 if (rodi < 0)
11208 goto out_not_found;
11209
11210 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11211
11212 if (len != VENDOR_ID_LEN)
11213 goto out_not_found;
11214
11215 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11216
11217 /* vendor specific info */
11218 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
11219 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
11220 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
11221 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
11222
11223 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11224 PCI_VPD_RO_KEYWORD_VENDOR0);
11225 if (rodi >= 0) {
11226 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11227
11228 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11229
11230 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
11231 memcpy(bp->fw_ver, &vpd_data[rodi], len);
11232 bp->fw_ver[len] = ' ';
11233 }
11234 }
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011235 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011236 return;
11237 }
11238out_not_found:
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011239 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011240 return;
11241}
11242
Bill Pemberton0329aba2012-12-03 09:24:24 -050011243static void bnx2x_set_modes_bitmap(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011244{
11245 u32 flags = 0;
11246
11247 if (CHIP_REV_IS_FPGA(bp))
11248 SET_FLAGS(flags, MODE_FPGA);
11249 else if (CHIP_REV_IS_EMUL(bp))
11250 SET_FLAGS(flags, MODE_EMUL);
11251 else
11252 SET_FLAGS(flags, MODE_ASIC);
11253
11254 if (CHIP_MODE_IS_4_PORT(bp))
11255 SET_FLAGS(flags, MODE_PORT4);
11256 else
11257 SET_FLAGS(flags, MODE_PORT2);
11258
11259 if (CHIP_IS_E2(bp))
11260 SET_FLAGS(flags, MODE_E2);
11261 else if (CHIP_IS_E3(bp)) {
11262 SET_FLAGS(flags, MODE_E3);
11263 if (CHIP_REV(bp) == CHIP_REV_Ax)
11264 SET_FLAGS(flags, MODE_E3_A0);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011265 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
11266 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011267 }
11268
11269 if (IS_MF(bp)) {
11270 SET_FLAGS(flags, MODE_MF);
11271 switch (bp->mf_mode) {
11272 case MULTI_FUNCTION_SD:
11273 SET_FLAGS(flags, MODE_MF_SD);
11274 break;
11275 case MULTI_FUNCTION_SI:
11276 SET_FLAGS(flags, MODE_MF_SI);
11277 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011278 case MULTI_FUNCTION_AFEX:
11279 SET_FLAGS(flags, MODE_MF_AFEX);
11280 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011281 }
11282 } else
11283 SET_FLAGS(flags, MODE_SF);
11284
11285#if defined(__LITTLE_ENDIAN)
11286 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
11287#else /*(__BIG_ENDIAN)*/
11288 SET_FLAGS(flags, MODE_BIG_ENDIAN);
11289#endif
11290 INIT_MODE_FLAGS(bp) = flags;
11291}
11292
Bill Pemberton0329aba2012-12-03 09:24:24 -050011293static int bnx2x_init_bp(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011294{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011295 int func;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011296 int rc;
11297
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011298 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -070011299 mutex_init(&bp->fw_mb_mutex);
David S. Millerbb7e95c2010-07-27 21:01:35 -070011300 spin_lock_init(&bp->stats_lock);
Merav Sicron55c11942012-11-07 00:45:48 +000011301
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011302
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011303 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Ariel Elior7be08a72011-07-14 08:31:19 +000011304 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +000011305 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
Ariel Elior1ab44342013-01-01 05:22:23 +000011306 if (IS_PF(bp)) {
11307 rc = bnx2x_get_hwinfo(bp);
11308 if (rc)
11309 return rc;
11310 } else {
11311 random_ether_addr(bp->dev->dev_addr);
11312 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011313
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011314 bnx2x_set_modes_bitmap(bp);
11315
11316 rc = bnx2x_alloc_mem_bp(bp);
11317 if (rc)
11318 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011319
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011320 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011321
11322 func = BP_FUNC(bp);
11323
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011324 /* need to reset chip if undi was active */
Ariel Elior1ab44342013-01-01 05:22:23 +000011325 if (IS_PF(bp) && !BP_NOMCP(bp)) {
Yuval Mintz452427b2012-03-26 20:47:07 +000011326 /* init fw_seq */
11327 bp->fw_seq =
11328 SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
11329 DRV_MSG_SEQ_NUMBER_MASK;
11330 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
11331
11332 bnx2x_prev_unload(bp);
11333 }
11334
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011335
11336 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011337 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011338
11339 if (BP_NOMCP(bp) && (func == 0))
Merav Sicron51c1a582012-03-18 10:33:38 +000011340 dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011341
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011342 bp->disable_tpa = disable_tpa;
Barak Witkowskia3348722012-04-23 03:04:46 +000011343 bp->disable_tpa |= IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011344
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011345 /* Set TPA flags */
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011346 if (bp->disable_tpa) {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011347 bp->flags &= ~(TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011348 bp->dev->features &= ~NETIF_F_LRO;
11349 } else {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011350 bp->flags |= (TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011351 bp->dev->features |= NETIF_F_LRO;
11352 }
11353
Eilon Greensteina18f5122009-08-12 08:23:26 +000011354 if (CHIP_IS_E1(bp))
11355 bp->dropless_fc = 0;
11356 else
Yuval Mintz79642112012-12-02 04:05:50 +000011357 bp->dropless_fc = dropless_fc | bnx2x_get_dropless_info(bp);
Eilon Greensteina18f5122009-08-12 08:23:26 +000011358
Eilon Greenstein8d5726c2009-02-12 08:37:19 +000011359 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011360
Barak Witkowskia3348722012-04-23 03:04:46 +000011361 bp->tx_ring_size = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
Ariel Elior1ab44342013-01-01 05:22:23 +000011362 if (IS_VF(bp))
11363 bp->rx_ring_size = MAX_RX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011364
Eilon Greenstein7d323bf2009-11-09 06:09:35 +000011365 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011366 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
11367 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011368
Michal Schmidtfc543632012-02-14 09:05:46 +000011369 bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011370
11371 init_timer(&bp->timer);
11372 bp->timer.expires = jiffies + bp->current_interval;
11373 bp->timer.data = (unsigned long) bp;
11374 bp->timer.function = bnx2x_timer;
11375
Barak Witkowski0370cf92012-12-02 04:05:55 +000011376 if (SHMEM2_HAS(bp, dcbx_lldp_params_offset) &&
11377 SHMEM2_HAS(bp, dcbx_lldp_dcbx_stat_offset) &&
11378 SHMEM2_RD(bp, dcbx_lldp_params_offset) &&
11379 SHMEM2_RD(bp, dcbx_lldp_dcbx_stat_offset)) {
11380 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
11381 bnx2x_dcbx_init_params(bp);
11382 } else {
11383 bnx2x_dcbx_set_state(bp, false, BNX2X_DCBX_ENABLED_OFF);
11384 }
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000011385
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011386 if (CHIP_IS_E1x(bp))
11387 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
11388 else
11389 bp->cnic_base_cl_id = FP_SB_MAX_E2;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011390
Ariel Elior6383c0b2011-07-14 08:31:57 +000011391 /* multiple tx priority */
Ariel Elior1ab44342013-01-01 05:22:23 +000011392 if (IS_VF(bp))
11393 bp->max_cos = 1;
11394 else if (CHIP_IS_E1x(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011395 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
Ariel Elior1ab44342013-01-01 05:22:23 +000011396 else if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011397 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
Ariel Elior1ab44342013-01-01 05:22:23 +000011398 else if (CHIP_IS_E3B0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011399 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
Ariel Elior1ab44342013-01-01 05:22:23 +000011400 else
11401 BNX2X_ERR("unknown chip %x revision %x\n",
11402 CHIP_NUM(bp), CHIP_REV(bp));
11403 BNX2X_DEV_INFO("set bp->max_cos to %d\n", bp->max_cos);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011404
Merav Sicron55c11942012-11-07 00:45:48 +000011405 /* We need at least one default status block for slow-path events,
11406 * second status block for the L2 queue, and a third status block for
11407 * CNIC if supproted.
11408 */
11409 if (CNIC_SUPPORT(bp))
11410 bp->min_msix_vec_cnt = 3;
11411 else
11412 bp->min_msix_vec_cnt = 2;
11413 BNX2X_DEV_INFO("bp->min_msix_vec_cnt %d", bp->min_msix_vec_cnt);
11414
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011415 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011416}
11417
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011418
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000011419/****************************************************************************
11420* General service functions
11421****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011422
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011423/*
11424 * net_device service functions
11425 */
11426
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011427/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011428static int bnx2x_open(struct net_device *dev)
11429{
11430 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011431 bool global = false;
11432 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +000011433 bool other_load_status, load_status;
Ariel Elior8395be52013-01-01 05:22:44 +000011434 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011435
Mintz Yuval1355b702012-02-15 02:10:22 +000011436 bp->stats_init = true;
11437
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000011438 netif_carrier_off(dev);
11439
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011440 bnx2x_set_power_state(bp, PCI_D0);
11441
Ariel Eliorad5afc82013-01-01 05:22:26 +000011442 /* If parity had happen during the unload, then attentions
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011443 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
11444 * want the first function loaded on the current engine to
11445 * complete the recovery.
Ariel Eliorad5afc82013-01-01 05:22:26 +000011446 * Parity recovery is only relevant for PF driver.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011447 */
Ariel Eliorad5afc82013-01-01 05:22:26 +000011448 if (IS_PF(bp)) {
11449 other_load_status = bnx2x_get_load_status(bp, other_engine);
11450 load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
11451 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
11452 bnx2x_chk_parity_attn(bp, &global, true)) {
11453 do {
11454 /* If there are attentions and they are in a
11455 * global blocks, set the GLOBAL_RESET bit
11456 * regardless whether it will be this function
11457 * that will complete the recovery or not.
11458 */
11459 if (global)
11460 bnx2x_set_reset_global(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011461
Ariel Eliorad5afc82013-01-01 05:22:26 +000011462 /* Only the first function on the current
11463 * engine should try to recover in open. In case
11464 * of attentions in global blocks only the first
11465 * in the chip should try to recover.
11466 */
11467 if ((!load_status &&
11468 (!global || !other_load_status)) &&
11469 bnx2x_trylock_leader_lock(bp) &&
11470 !bnx2x_leader_reset(bp)) {
11471 netdev_info(bp->dev,
11472 "Recovered in open\n");
11473 break;
11474 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011475
Ariel Eliorad5afc82013-01-01 05:22:26 +000011476 /* recovery has failed... */
11477 bnx2x_set_power_state(bp, PCI_D3hot);
11478 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011479
Ariel Eliorad5afc82013-01-01 05:22:26 +000011480 BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
11481 "If you still see this message after a few retries then power cycle is required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011482
Ariel Eliorad5afc82013-01-01 05:22:26 +000011483 return -EAGAIN;
11484 } while (0);
11485 }
11486 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011487
11488 bp->recovery_state = BNX2X_RECOVERY_DONE;
Ariel Elior8395be52013-01-01 05:22:44 +000011489 rc = bnx2x_nic_load(bp, LOAD_OPEN);
11490 if (rc)
11491 return rc;
11492 return bnx2x_open_epilog(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011493}
11494
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011495/* called with rtnl_lock */
Michal Schmidt56ad3152012-02-16 02:38:48 +000011496static int bnx2x_close(struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011497{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011498 struct bnx2x *bp = netdev_priv(dev);
11499
11500 /* Unload the driver, release IRQs */
Yuval Mintz5d07d862012-09-13 02:56:21 +000011501 bnx2x_nic_unload(bp, UNLOAD_CLOSE, false);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011502
11503 /* Power off */
Vladislav Zolotarovd3dbfee2010-04-19 01:14:49 +000011504 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011505
11506 return 0;
11507}
11508
Eric Dumazet1191cb82012-04-27 21:39:21 +000011509static int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
11510 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011511{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011512 int mc_count = netdev_mc_count(bp->dev);
11513 struct bnx2x_mcast_list_elem *mc_mac =
11514 kzalloc(sizeof(*mc_mac) * mc_count, GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011515 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011516
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011517 if (!mc_mac)
11518 return -ENOMEM;
11519
11520 INIT_LIST_HEAD(&p->mcast_list);
11521
11522 netdev_for_each_mc_addr(ha, bp->dev) {
11523 mc_mac->mac = bnx2x_mc_addr(ha);
11524 list_add_tail(&mc_mac->link, &p->mcast_list);
11525 mc_mac++;
11526 }
11527
11528 p->mcast_list_len = mc_count;
11529
11530 return 0;
11531}
11532
Eric Dumazet1191cb82012-04-27 21:39:21 +000011533static void bnx2x_free_mcast_macs_list(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011534 struct bnx2x_mcast_ramrod_params *p)
11535{
11536 struct bnx2x_mcast_list_elem *mc_mac =
11537 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
11538 link);
11539
11540 WARN_ON(!mc_mac);
11541 kfree(mc_mac);
11542}
11543
11544/**
11545 * bnx2x_set_uc_list - configure a new unicast MACs list.
11546 *
11547 * @bp: driver handle
11548 *
11549 * We will use zero (0) as a MAC type for these MACs.
11550 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011551static int bnx2x_set_uc_list(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011552{
11553 int rc;
11554 struct net_device *dev = bp->dev;
11555 struct netdev_hw_addr *ha;
Barak Witkowski15192a82012-06-19 07:48:28 +000011556 struct bnx2x_vlan_mac_obj *mac_obj = &bp->sp_objs->mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011557 unsigned long ramrod_flags = 0;
11558
11559 /* First schedule a cleanup up of old configuration */
11560 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
11561 if (rc < 0) {
11562 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
11563 return rc;
11564 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011565
11566 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011567 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
11568 BNX2X_UC_LIST_MAC, &ramrod_flags);
Yuval Mintz7b5342d2012-09-11 04:34:14 +000011569 if (rc == -EEXIST) {
11570 DP(BNX2X_MSG_SP,
11571 "Failed to schedule ADD operations: %d\n", rc);
11572 /* do not treat adding same MAC as error */
11573 rc = 0;
11574
11575 } else if (rc < 0) {
11576
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011577 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
11578 rc);
11579 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011580 }
11581 }
11582
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011583 /* Execute the pending commands */
11584 __set_bit(RAMROD_CONT, &ramrod_flags);
11585 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
11586 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011587}
11588
Eric Dumazet1191cb82012-04-27 21:39:21 +000011589static int bnx2x_set_mc_list(struct bnx2x *bp)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011590{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011591 struct net_device *dev = bp->dev;
Yuval Mintz3b603062012-03-18 10:33:39 +000011592 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011593 int rc = 0;
11594
11595 rparam.mcast_obj = &bp->mcast_obj;
11596
11597 /* first, clear all configured multicast MACs */
11598 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
11599 if (rc < 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011600 BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011601 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011602 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011603
11604 /* then, configure a new MACs list */
11605 if (netdev_mc_count(dev)) {
11606 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
11607 if (rc) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011608 BNX2X_ERR("Failed to create multicast MACs list: %d\n",
11609 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011610 return rc;
11611 }
11612
11613 /* Now add the new MACs */
11614 rc = bnx2x_config_mcast(bp, &rparam,
11615 BNX2X_MCAST_CMD_ADD);
11616 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +000011617 BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
11618 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011619
11620 bnx2x_free_mcast_macs_list(&rparam);
11621 }
11622
11623 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011624}
11625
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011626/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000011627void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011628{
11629 struct bnx2x *bp = netdev_priv(dev);
11630 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011631
11632 if (bp->state != BNX2X_STATE_OPEN) {
11633 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
11634 return;
11635 }
11636
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011637 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011638
11639 if (dev->flags & IFF_PROMISC)
11640 rx_mode = BNX2X_RX_MODE_PROMISC;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011641 else if ((dev->flags & IFF_ALLMULTI) ||
11642 ((netdev_mc_count(dev) > BNX2X_MAX_MULTICAST) &&
11643 CHIP_IS_E1(bp)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011644 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011645 else {
Ariel Elior381ac162013-01-01 05:22:29 +000011646 if (IS_PF(bp)) {
11647 /* some multicasts */
11648 if (bnx2x_set_mc_list(bp) < 0)
11649 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011650
Ariel Elior381ac162013-01-01 05:22:29 +000011651 if (bnx2x_set_uc_list(bp) < 0)
11652 rx_mode = BNX2X_RX_MODE_PROMISC;
11653 } else {
11654 /* configuring mcast to a vf involves sleeping (when we
11655 * wait for the pf's response). Since this function is
11656 * called from non sleepable context we must schedule
11657 * a work item for this purpose
11658 */
11659 smp_mb__before_clear_bit();
11660 set_bit(BNX2X_SP_RTNL_VFPF_MCAST,
11661 &bp->sp_rtnl_state);
11662 smp_mb__after_clear_bit();
11663 schedule_delayed_work(&bp->sp_rtnl_task, 0);
11664 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011665 }
11666
11667 bp->rx_mode = rx_mode;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011668 /* handle ISCSI SD mode */
11669 if (IS_MF_ISCSI_SD(bp))
11670 bp->rx_mode = BNX2X_RX_MODE_NONE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011671
11672 /* Schedule the rx_mode command */
11673 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
11674 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
11675 return;
11676 }
11677
Ariel Elior381ac162013-01-01 05:22:29 +000011678 if (IS_PF(bp)) {
11679 bnx2x_set_storm_rx_mode(bp);
11680 } else {
11681 /* configuring rx mode to storms in a vf involves sleeping (when
11682 * we wait for the pf's response). Since this function is
11683 * called from non sleepable context we must schedule
11684 * a work item for this purpose
11685 */
11686 smp_mb__before_clear_bit();
11687 set_bit(BNX2X_SP_RTNL_VFPF_STORM_RX_MODE,
11688 &bp->sp_rtnl_state);
11689 smp_mb__after_clear_bit();
11690 schedule_delayed_work(&bp->sp_rtnl_task, 0);
11691 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011692}
11693
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011694/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011695static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
11696 int devad, u16 addr)
11697{
11698 struct bnx2x *bp = netdev_priv(netdev);
11699 u16 value;
11700 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011701
11702 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
11703 prtad, devad, addr);
11704
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011705 /* The HW expects different devad if CL22 is used */
11706 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
11707
11708 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011709 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011710 bnx2x_release_phy_lock(bp);
11711 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
11712
11713 if (!rc)
11714 rc = value;
11715 return rc;
11716}
11717
11718/* called with rtnl_lock */
11719static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
11720 u16 addr, u16 value)
11721{
11722 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011723 int rc;
11724
Merav Sicron51c1a582012-03-18 10:33:38 +000011725 DP(NETIF_MSG_LINK,
11726 "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
11727 prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011728
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011729 /* The HW expects different devad if CL22 is used */
11730 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
11731
11732 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011733 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011734 bnx2x_release_phy_lock(bp);
11735 return rc;
11736}
11737
11738/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011739static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11740{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011741 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011742 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011743
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011744 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
11745 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011746
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011747 if (!netif_running(dev))
11748 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011749
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011750 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011751}
11752
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000011753#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011754static void poll_bnx2x(struct net_device *dev)
11755{
11756 struct bnx2x *bp = netdev_priv(dev);
Merav Sicron14a15d62012-08-27 03:26:20 +000011757 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011758
Merav Sicron14a15d62012-08-27 03:26:20 +000011759 for_each_eth_queue(bp, i) {
11760 struct bnx2x_fastpath *fp = &bp->fp[i];
11761 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
11762 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011763}
11764#endif
11765
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011766static int bnx2x_validate_addr(struct net_device *dev)
11767{
11768 struct bnx2x *bp = netdev_priv(dev);
11769
Merav Sicron51c1a582012-03-18 10:33:38 +000011770 if (!bnx2x_is_valid_ether_addr(bp, dev->dev_addr)) {
11771 BNX2X_ERR("Non-valid Ethernet address\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011772 return -EADDRNOTAVAIL;
Merav Sicron51c1a582012-03-18 10:33:38 +000011773 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011774 return 0;
11775}
11776
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011777static const struct net_device_ops bnx2x_netdev_ops = {
11778 .ndo_open = bnx2x_open,
11779 .ndo_stop = bnx2x_close,
11780 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +000011781 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011782 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011783 .ndo_set_mac_address = bnx2x_change_mac_addr,
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011784 .ndo_validate_addr = bnx2x_validate_addr,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011785 .ndo_do_ioctl = bnx2x_ioctl,
11786 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +000011787 .ndo_fix_features = bnx2x_fix_features,
11788 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011789 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000011790#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011791 .ndo_poll_controller = poll_bnx2x,
11792#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +000011793 .ndo_setup_tc = bnx2x_setup_tc,
Ariel Elior64112802013-01-07 00:50:23 +000011794#ifdef CONFIG_BNX2X_SRIOV
Ariel Eliorabc5a022013-01-01 05:22:43 +000011795 .ndo_set_vf_mac = bnx2x_set_vf_mac,
Ariel Elior3ec9f9c2013-03-11 05:17:45 +000011796 .ndo_set_vf_vlan = bnx2x_set_vf_vlan,
11797 .ndo_get_vf_config = bnx2x_get_vf_config,
Ariel Elior64112802013-01-07 00:50:23 +000011798#endif
Merav Sicron55c11942012-11-07 00:45:48 +000011799#ifdef NETDEV_FCOE_WWNN
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011800 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
11801#endif
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011802};
11803
Eric Dumazet1191cb82012-04-27 21:39:21 +000011804static int bnx2x_set_coherency_mask(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011805{
11806 struct device *dev = &bp->pdev->dev;
11807
11808 if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
11809 bp->flags |= USING_DAC_FLAG;
11810 if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011811 dev_err(dev, "dma_set_coherent_mask failed, aborting\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011812 return -EIO;
11813 }
11814 } else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
11815 dev_err(dev, "System does not support DMA, aborting\n");
11816 return -EIO;
11817 }
11818
11819 return 0;
11820}
11821
Ariel Elior1ab44342013-01-01 05:22:23 +000011822static int bnx2x_init_dev(struct bnx2x *bp, struct pci_dev *pdev,
11823 struct net_device *dev, unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011824{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011825 int rc;
Ariel Eliorc22610d02012-01-26 06:01:47 +000011826 u32 pci_cfg_dword;
Ariel Elior65087cf2012-01-23 07:31:55 +000011827 bool chip_is_e1x = (board_type == BCM57710 ||
11828 board_type == BCM57711 ||
11829 board_type == BCM57711E);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011830
11831 SET_NETDEV_DEV(dev, &pdev->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011832
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011833 bp->dev = dev;
11834 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011835
11836 rc = pci_enable_device(pdev);
11837 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011838 dev_err(&bp->pdev->dev,
11839 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011840 goto err_out;
11841 }
11842
11843 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011844 dev_err(&bp->pdev->dev,
11845 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011846 rc = -ENODEV;
11847 goto err_out_disable;
11848 }
11849
Ariel Elior1ab44342013-01-01 05:22:23 +000011850 if (IS_PF(bp) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
11851 dev_err(&bp->pdev->dev, "Cannot find second PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011852 rc = -ENODEV;
11853 goto err_out_disable;
11854 }
11855
Yaniv Rosner092a5fc2012-12-02 23:56:49 +000011856 pci_read_config_dword(pdev, PCICFG_REVISION_ID_OFFSET, &pci_cfg_dword);
11857 if ((pci_cfg_dword & PCICFG_REVESION_ID_MASK) ==
11858 PCICFG_REVESION_ID_ERROR_VAL) {
11859 pr_err("PCI device error, probably due to fan failure, aborting\n");
11860 rc = -ENODEV;
11861 goto err_out_disable;
11862 }
11863
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011864 if (atomic_read(&pdev->enable_cnt) == 1) {
11865 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
11866 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011867 dev_err(&bp->pdev->dev,
11868 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011869 goto err_out_disable;
11870 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011871
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011872 pci_set_master(pdev);
11873 pci_save_state(pdev);
11874 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011875
Ariel Elior1ab44342013-01-01 05:22:23 +000011876 if (IS_PF(bp)) {
11877 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
11878 if (bp->pm_cap == 0) {
11879 dev_err(&bp->pdev->dev,
11880 "Cannot find power management capability, aborting\n");
11881 rc = -EIO;
11882 goto err_out_release;
11883 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011884 }
11885
Jon Mason77c98e62011-06-27 07:45:12 +000011886 if (!pci_is_pcie(pdev)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011887 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011888 rc = -EIO;
11889 goto err_out_release;
11890 }
11891
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011892 rc = bnx2x_set_coherency_mask(bp);
11893 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011894 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011895
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011896 dev->mem_start = pci_resource_start(pdev, 0);
11897 dev->base_addr = dev->mem_start;
11898 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011899
11900 dev->irq = pdev->irq;
11901
Arjan van de Ven275f1652008-10-20 21:42:39 -070011902 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011903 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011904 dev_err(&bp->pdev->dev,
11905 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011906 rc = -ENOMEM;
11907 goto err_out_release;
11908 }
11909
Ariel Eliorc22610d02012-01-26 06:01:47 +000011910 /* In E1/E1H use pci device function given by kernel.
11911 * In E2/E3 read physical function from ME register since these chips
11912 * support Physical Device Assignment where kernel BDF maybe arbitrary
11913 * (depending on hypervisor).
11914 */
Yuval Mintz2de67432013-01-23 03:21:43 +000011915 if (chip_is_e1x) {
Ariel Eliorc22610d02012-01-26 06:01:47 +000011916 bp->pf_num = PCI_FUNC(pdev->devfn);
Yuval Mintz2de67432013-01-23 03:21:43 +000011917 } else {
11918 /* chip is E2/3*/
Ariel Eliorc22610d02012-01-26 06:01:47 +000011919 pci_read_config_dword(bp->pdev,
11920 PCICFG_ME_REGISTER, &pci_cfg_dword);
11921 bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
Yuval Mintz2de67432013-01-23 03:21:43 +000011922 ME_REG_ABS_PF_NUM_SHIFT);
Ariel Eliorc22610d02012-01-26 06:01:47 +000011923 }
Merav Sicron51c1a582012-03-18 10:33:38 +000011924 BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
Ariel Eliorc22610d02012-01-26 06:01:47 +000011925
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011926 bnx2x_set_power_state(bp, PCI_D0);
11927
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011928 /* clean indirect addresses */
11929 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
11930 PCICFG_VENDOR_ID_OFFSET);
David S. Miller8decf862011-09-22 03:23:13 -040011931 /*
11932 * Clean the following indirect addresses for all functions since it
David S. Miller823dcd22011-08-20 10:39:12 -070011933 * is not used by the driver.
11934 */
Ariel Elior1ab44342013-01-01 05:22:23 +000011935 if (IS_PF(bp)) {
11936 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
11937 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
11938 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
11939 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
David S. Miller8decf862011-09-22 03:23:13 -040011940
Ariel Elior1ab44342013-01-01 05:22:23 +000011941 if (chip_is_e1x) {
11942 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
11943 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
11944 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
11945 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
11946 }
11947
11948 /* Enable internal target-read (in case we are probed after PF
11949 * FLR). Must be done prior to any BAR read access. Only for
11950 * 57712 and up
11951 */
11952 if (!chip_is_e1x)
11953 REG_WR(bp,
11954 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
David S. Miller8decf862011-09-22 03:23:13 -040011955 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011956
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011957 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011958
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011959 dev->netdev_ops = &bnx2x_netdev_ops;
Ariel Elior005a07ba2013-03-11 05:17:42 +000011960 bnx2x_set_ethtool_ops(bp, dev);
Michał Mirosław66371c42011-04-12 09:38:23 +000011961
Jiri Pirko01789342011-08-16 06:29:00 +000011962 dev->priv_flags |= IFF_UNICAST_FLT;
11963
Michał Mirosław66371c42011-04-12 09:38:23 +000011964 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011965 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
11966 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
11967 NETIF_F_RXHASH | NETIF_F_HW_VLAN_TX;
Michał Mirosław66371c42011-04-12 09:38:23 +000011968
11969 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
11970 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
11971
11972 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_RX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011973 if (bp->flags & USING_DAC_FLAG)
11974 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011975
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +000011976 /* Add Loopback capability to the device */
11977 dev->hw_features |= NETIF_F_LOOPBACK;
11978
Shmulik Ravid98507672011-02-28 12:19:55 -080011979#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000011980 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
11981#endif
11982
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011983 /* get_port_hwinfo() will set prtad and mmds properly */
11984 bp->mdio.prtad = MDIO_PRTAD_NONE;
11985 bp->mdio.mmds = 0;
11986 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
11987 bp->mdio.dev = dev;
11988 bp->mdio.mdio_read = bnx2x_mdio_read;
11989 bp->mdio.mdio_write = bnx2x_mdio_write;
11990
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011991 return 0;
11992
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011993err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011994 if (atomic_read(&pdev->enable_cnt) == 1)
11995 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011996
11997err_out_disable:
11998 pci_disable_device(pdev);
11999 pci_set_drvdata(pdev, NULL);
12000
12001err_out:
12002 return rc;
12003}
12004
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000012005static void bnx2x_get_pcie_width_speed(struct bnx2x *bp, int *width, int *speed)
Eliezer Tamir25047952008-02-28 11:50:16 -080012006{
Ariel Elior1ab44342013-01-01 05:22:23 +000012007 u32 val = 0;
Eliezer Tamir25047952008-02-28 11:50:16 -080012008
Ariel Elior1ab44342013-01-01 05:22:23 +000012009 pci_read_config_dword(bp->pdev, PCICFG_LINK_CONTROL, &val);
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012010 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
12011
12012 /* return value of 1=2.5GHz 2=5GHz */
12013 *speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
Eliezer Tamir25047952008-02-28 11:50:16 -080012014}
12015
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000012016static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012017{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012018 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012019 struct bnx2x_fw_file_hdr *fw_hdr;
12020 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012021 u32 offset, len, num_ops;
Yuval Mintz86564c32013-01-23 03:21:50 +000012022 __be16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012023 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012024 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012025
Merav Sicron51c1a582012-03-18 10:33:38 +000012026 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
12027 BNX2X_ERR("Wrong FW size\n");
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012028 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012029 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012030
12031 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
12032 sections = (struct bnx2x_fw_file_section *)fw_hdr;
12033
12034 /* Make sure none of the offsets and sizes make us read beyond
12035 * the end of the firmware data */
12036 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
12037 offset = be32_to_cpu(sections[i].offset);
12038 len = be32_to_cpu(sections[i].len);
12039 if (offset + len > firmware->size) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012040 BNX2X_ERR("Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012041 return -EINVAL;
12042 }
12043 }
12044
12045 /* Likewise for the init_ops offsets */
12046 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
Yuval Mintz86564c32013-01-23 03:21:50 +000012047 ops_offsets = (__force __be16 *)(firmware->data + offset);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012048 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
12049
12050 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
12051 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012052 BNX2X_ERR("Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012053 return -EINVAL;
12054 }
12055 }
12056
12057 /* Check FW version */
12058 offset = be32_to_cpu(fw_hdr->fw_version.offset);
12059 fw_ver = firmware->data + offset;
12060 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
12061 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
12062 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
12063 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012064 BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
12065 fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
12066 BCM_5710_FW_MAJOR_VERSION,
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012067 BCM_5710_FW_MINOR_VERSION,
12068 BCM_5710_FW_REVISION_VERSION,
12069 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012070 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012071 }
12072
12073 return 0;
12074}
12075
Eric Dumazet1191cb82012-04-27 21:39:21 +000012076static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012077{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012078 const __be32 *source = (const __be32 *)_source;
12079 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012080 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012081
12082 for (i = 0; i < n/4; i++)
12083 target[i] = be32_to_cpu(source[i]);
12084}
12085
12086/*
12087 Ops array is stored in the following format:
12088 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
12089 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012090static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012091{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012092 const __be32 *source = (const __be32 *)_source;
12093 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012094 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012095
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012096 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012097 tmp = be32_to_cpu(source[j]);
12098 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012099 target[i].offset = tmp & 0xffffff;
12100 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012101 }
12102}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012103
Ben Hutchings1aa8b472012-07-10 10:56:59 +000012104/* IRO array is stored in the following format:
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012105 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
12106 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012107static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012108{
12109 const __be32 *source = (const __be32 *)_source;
12110 struct iro *target = (struct iro *)_target;
12111 u32 i, j, tmp;
12112
12113 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
12114 target[i].base = be32_to_cpu(source[j]);
12115 j++;
12116 tmp = be32_to_cpu(source[j]);
12117 target[i].m1 = (tmp >> 16) & 0xffff;
12118 target[i].m2 = tmp & 0xffff;
12119 j++;
12120 tmp = be32_to_cpu(source[j]);
12121 target[i].m3 = (tmp >> 16) & 0xffff;
12122 target[i].size = tmp & 0xffff;
12123 j++;
12124 }
12125}
12126
Eric Dumazet1191cb82012-04-27 21:39:21 +000012127static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012128{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012129 const __be16 *source = (const __be16 *)_source;
12130 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012131 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012132
12133 for (i = 0; i < n/2; i++)
12134 target[i] = be16_to_cpu(source[i]);
12135}
12136
Joe Perches7995c642010-02-17 15:01:52 +000012137#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
12138do { \
12139 u32 len = be32_to_cpu(fw_hdr->arr.len); \
12140 bp->arr = kmalloc(len, GFP_KERNEL); \
Joe Perchese404dec2012-01-29 12:56:23 +000012141 if (!bp->arr) \
Joe Perches7995c642010-02-17 15:01:52 +000012142 goto lbl; \
Joe Perches7995c642010-02-17 15:01:52 +000012143 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
12144 (u8 *)bp->arr, len); \
12145} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012146
Yuval Mintz3b603062012-03-18 10:33:39 +000012147static int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012148{
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012149 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012150 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000012151 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012152
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012153 if (bp->firmware)
12154 return 0;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012155
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012156 if (CHIP_IS_E1(bp))
12157 fw_file_name = FW_FILE_NAME_E1;
12158 else if (CHIP_IS_E1H(bp))
12159 fw_file_name = FW_FILE_NAME_E1H;
12160 else if (!CHIP_IS_E1x(bp))
12161 fw_file_name = FW_FILE_NAME_E2;
12162 else {
12163 BNX2X_ERR("Unsupported chip revision\n");
12164 return -EINVAL;
12165 }
12166 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012167
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012168 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
12169 if (rc) {
12170 BNX2X_ERR("Can't load firmware file %s\n",
12171 fw_file_name);
12172 goto request_firmware_exit;
12173 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012174
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012175 rc = bnx2x_check_firmware(bp);
12176 if (rc) {
12177 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
12178 goto request_firmware_exit;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012179 }
12180
12181 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
12182
12183 /* Initialize the pointers to the init arrays */
12184 /* Blob */
12185 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
12186
12187 /* Opcodes */
12188 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
12189
12190 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012191 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
12192 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012193
12194 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000012195 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12196 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
12197 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
12198 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
12199 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12200 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
12201 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
12202 be32_to_cpu(fw_hdr->usem_pram_data.offset);
12203 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12204 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
12205 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
12206 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
12207 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12208 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
12209 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
12210 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012211 /* IRO */
12212 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012213
12214 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012215
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012216iro_alloc_err:
12217 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012218init_offsets_alloc_err:
12219 kfree(bp->init_ops);
12220init_ops_alloc_err:
12221 kfree(bp->init_data);
12222request_firmware_exit:
12223 release_firmware(bp->firmware);
Michal Schmidt127d0a12012-03-15 14:08:28 +000012224 bp->firmware = NULL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012225
12226 return rc;
12227}
12228
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012229static void bnx2x_release_firmware(struct bnx2x *bp)
12230{
12231 kfree(bp->init_ops_offsets);
12232 kfree(bp->init_ops);
12233 kfree(bp->init_data);
12234 release_firmware(bp->firmware);
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000012235 bp->firmware = NULL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012236}
12237
12238
12239static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
12240 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
12241 .init_hw_cmn = bnx2x_init_hw_common,
12242 .init_hw_port = bnx2x_init_hw_port,
12243 .init_hw_func = bnx2x_init_hw_func,
12244
12245 .reset_hw_cmn = bnx2x_reset_common,
12246 .reset_hw_port = bnx2x_reset_port,
12247 .reset_hw_func = bnx2x_reset_func,
12248
12249 .gunzip_init = bnx2x_gunzip_init,
12250 .gunzip_end = bnx2x_gunzip_end,
12251
12252 .init_fw = bnx2x_init_firmware,
12253 .release_fw = bnx2x_release_firmware,
12254};
12255
12256void bnx2x__init_func_obj(struct bnx2x *bp)
12257{
12258 /* Prepare DMAE related driver resources */
12259 bnx2x_setup_dmae(bp);
12260
12261 bnx2x_init_func_obj(bp, &bp->func_obj,
12262 bnx2x_sp(bp, func_rdata),
12263 bnx2x_sp_mapping(bp, func_rdata),
Barak Witkowskia3348722012-04-23 03:04:46 +000012264 bnx2x_sp(bp, func_afex_rdata),
12265 bnx2x_sp_mapping(bp, func_afex_rdata),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012266 &bnx2x_func_sp_drv);
12267}
12268
12269/* must be called after sriov-enable */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012270static int bnx2x_set_qm_cid_count(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012271{
Merav Sicron37ae41a2012-06-19 07:48:27 +000012272 int cid_count = BNX2X_L2_MAX_CID(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012273
Ariel Elior290ca2b2013-01-01 05:22:31 +000012274 if (IS_SRIOV(bp))
12275 cid_count += BNX2X_VF_CIDS;
12276
Merav Sicron55c11942012-11-07 00:45:48 +000012277 if (CNIC_SUPPORT(bp))
12278 cid_count += CNIC_CID_MAX;
Ariel Elior290ca2b2013-01-01 05:22:31 +000012279
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012280 return roundup(cid_count, QM_CID_ROUND);
12281}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012282
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012283/**
Ariel Elior6383c0b2011-07-14 08:31:57 +000012284 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012285 *
12286 * @dev: pci device
12287 *
12288 */
Merav Sicron55c11942012-11-07 00:45:48 +000012289static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev,
Ariel Elior1ab44342013-01-01 05:22:23 +000012290 int cnic_cnt, bool is_vf)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012291{
Ariel Elior1ab44342013-01-01 05:22:23 +000012292 int pos, index;
12293 u16 control = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012294
12295 pos = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012296
Ariel Elior6383c0b2011-07-14 08:31:57 +000012297 /*
12298 * If MSI-X is not supported - return number of SBs needed to support
12299 * one fast path queue: one FP queue + SB for CNIC
12300 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012301 if (!pos) {
12302 dev_info(&pdev->dev, "no msix capability found\n");
Merav Sicron55c11942012-11-07 00:45:48 +000012303 return 1 + cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012304 }
12305 dev_info(&pdev->dev, "msix capability found\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +000012306
12307 /*
12308 * The value in the PCI configuration space is the index of the last
12309 * entry, namely one less than the actual size of the table, which is
12310 * exactly what we want to return from this function: number of all SBs
12311 * without the default SB.
Ariel Elior1ab44342013-01-01 05:22:23 +000012312 * For VFs there is no default SB, then we return (index+1).
Ariel Elior6383c0b2011-07-14 08:31:57 +000012313 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012314 pci_read_config_word(pdev, pos + PCI_MSI_FLAGS, &control);
Ariel Elior1ab44342013-01-01 05:22:23 +000012315
12316 index = control & PCI_MSIX_FLAGS_QSIZE;
12317
12318 return is_vf ? index + 1 : index;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012319}
12320
Ariel Elior1ab44342013-01-01 05:22:23 +000012321static int set_max_cos_est(int chip_id)
12322{
12323 switch (chip_id) {
12324 case BCM57710:
12325 case BCM57711:
12326 case BCM57711E:
12327 return BNX2X_MULTI_TX_COS_E1X;
12328 case BCM57712:
12329 case BCM57712_MF:
12330 case BCM57712_VF:
12331 return BNX2X_MULTI_TX_COS_E2_E3A0;
12332 case BCM57800:
12333 case BCM57800_MF:
12334 case BCM57800_VF:
12335 case BCM57810:
12336 case BCM57810_MF:
12337 case BCM57840_4_10:
12338 case BCM57840_2_20:
12339 case BCM57840_O:
12340 case BCM57840_MFO:
12341 case BCM57810_VF:
12342 case BCM57840_MF:
12343 case BCM57840_VF:
12344 case BCM57811:
12345 case BCM57811_MF:
12346 case BCM57811_VF:
12347 return BNX2X_MULTI_TX_COS_E3B0;
12348 return 1;
12349 default:
12350 pr_err("Unknown board_type (%d), aborting\n", chip_id);
12351 return -ENODEV;
12352 }
12353}
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000012354
Ariel Elior1ab44342013-01-01 05:22:23 +000012355static int set_is_vf(int chip_id)
12356{
12357 switch (chip_id) {
12358 case BCM57712_VF:
12359 case BCM57800_VF:
12360 case BCM57810_VF:
12361 case BCM57840_VF:
12362 case BCM57811_VF:
12363 return true;
12364 default:
12365 return false;
12366 }
12367}
12368
12369struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev);
12370
12371static int bnx2x_init_one(struct pci_dev *pdev,
12372 const struct pci_device_id *ent)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012373{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012374 struct net_device *dev = NULL;
12375 struct bnx2x *bp;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012376 int pcie_width, pcie_speed;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012377 int rc, max_non_def_sbs;
Merav Sicron65565882012-06-19 07:48:26 +000012378 int rx_count, tx_count, rss_count, doorbell_size;
Ariel Elior1ab44342013-01-01 05:22:23 +000012379 int max_cos_est;
12380 bool is_vf;
Merav Sicron55c11942012-11-07 00:45:48 +000012381 int cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012382
12383 /* An estimated maximum supported CoS number according to the chip
Ariel Elior6383c0b2011-07-14 08:31:57 +000012384 * version.
12385 * We will try to roughly estimate the maximum number of CoSes this chip
12386 * may support in order to minimize the memory allocated for Tx
12387 * netdev_queue's. This number will be accurately calculated during the
12388 * initialization of bp->max_cos based on the chip versions AND chip
12389 * revision in the bnx2x_init_bp().
12390 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012391 max_cos_est = set_max_cos_est(ent->driver_data);
12392 if (max_cos_est < 0)
12393 return max_cos_est;
12394 is_vf = set_is_vf(ent->driver_data);
12395 cnic_cnt = is_vf ? 0 : 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012396
Ariel Elior1ab44342013-01-01 05:22:23 +000012397 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev, cnic_cnt, is_vf);
Ariel Elior6383c0b2011-07-14 08:31:57 +000012398
12399 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
Ariel Elior1ab44342013-01-01 05:22:23 +000012400 rss_count = is_vf ? 1 : max_non_def_sbs - cnic_cnt;
12401
12402 if (rss_count < 1)
12403 return -EINVAL;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012404
12405 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
Merav Sicron55c11942012-11-07 00:45:48 +000012406 rx_count = rss_count + cnic_cnt;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012407
Ariel Elior1ab44342013-01-01 05:22:23 +000012408 /* Maximum number of netdev Tx queues:
Merav Sicron37ae41a2012-06-19 07:48:27 +000012409 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
Ariel Elior6383c0b2011-07-14 08:31:57 +000012410 */
Merav Sicron55c11942012-11-07 00:45:48 +000012411 tx_count = rss_count * max_cos_est + cnic_cnt;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012412
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012413 /* dev zeroed in init_etherdev */
Ariel Elior6383c0b2011-07-14 08:31:57 +000012414 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
Joe Perches41de8d42012-01-29 13:47:52 +000012415 if (!dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012416 return -ENOMEM;
12417
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012418 bp = netdev_priv(dev);
Ariel Elior6383c0b2011-07-14 08:31:57 +000012419
Ariel Elior1ab44342013-01-01 05:22:23 +000012420 bp->flags = 0;
12421 if (is_vf)
12422 bp->flags |= IS_VF_FLAG;
12423
Ariel Elior6383c0b2011-07-14 08:31:57 +000012424 bp->igu_sb_cnt = max_non_def_sbs;
Ariel Elior1ab44342013-01-01 05:22:23 +000012425 bp->igu_base_addr = IS_VF(bp) ? PXP_VF_ADDR_IGU_START : BAR_IGU_INTMEM;
Joe Perches7995c642010-02-17 15:01:52 +000012426 bp->msg_enable = debug;
Merav Sicron55c11942012-11-07 00:45:48 +000012427 bp->cnic_support = cnic_cnt;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000012428 bp->cnic_probe = bnx2x_cnic_probe;
Merav Sicron55c11942012-11-07 00:45:48 +000012429
Eilon Greensteindf4770de2009-08-12 08:23:28 +000012430 pci_set_drvdata(pdev, dev);
12431
Ariel Elior1ab44342013-01-01 05:22:23 +000012432 rc = bnx2x_init_dev(bp, pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012433 if (rc < 0) {
12434 free_netdev(dev);
12435 return rc;
12436 }
12437
Ariel Elior1ab44342013-01-01 05:22:23 +000012438 BNX2X_DEV_INFO("This is a %s function\n",
12439 IS_PF(bp) ? "physical" : "virtual");
Merav Sicron55c11942012-11-07 00:45:48 +000012440 BNX2X_DEV_INFO("Cnic support is %s\n", CNIC_SUPPORT(bp) ? "on" : "off");
Ariel Elior1ab44342013-01-01 05:22:23 +000012441 BNX2X_DEV_INFO("Max num of status blocks %d\n", max_non_def_sbs);
Merav Sicron60aa0502012-06-19 07:48:29 +000012442 BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
Yuval Mintz2de67432013-01-23 03:21:43 +000012443 tx_count, rx_count);
Merav Sicron60aa0502012-06-19 07:48:29 +000012444
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012445 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000012446 if (rc)
12447 goto init_one_exit;
12448
Ariel Elior1ab44342013-01-01 05:22:23 +000012449 /* Map doorbells here as we need the real value of bp->max_cos which
12450 * is initialized in bnx2x_init_bp() to determine the number of
12451 * l2 connections.
Ariel Elior6383c0b2011-07-14 08:31:57 +000012452 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012453 if (IS_VF(bp)) {
Ariel Elior64112802013-01-07 00:50:23 +000012454 bnx2x_vf_map_doorbells(bp);
12455 rc = bnx2x_vf_pci_alloc(bp);
12456 if (rc)
12457 goto init_one_exit;
Ariel Elior1ab44342013-01-01 05:22:23 +000012458 } else {
12459 doorbell_size = BNX2X_L2_MAX_CID(bp) * (1 << BNX2X_DB_SHIFT);
12460 if (doorbell_size > pci_resource_len(pdev, 2)) {
12461 dev_err(&bp->pdev->dev,
12462 "Cannot map doorbells, bar size too small, aborting\n");
12463 rc = -ENOMEM;
12464 goto init_one_exit;
12465 }
12466 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
12467 doorbell_size);
Merav Sicron37ae41a2012-06-19 07:48:27 +000012468 }
Ariel Elior6383c0b2011-07-14 08:31:57 +000012469 if (!bp->doorbells) {
12470 dev_err(&bp->pdev->dev,
12471 "Cannot map doorbell space, aborting\n");
12472 rc = -ENOMEM;
12473 goto init_one_exit;
12474 }
12475
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000012476 if (IS_VF(bp)) {
12477 rc = bnx2x_vfpf_acquire(bp, tx_count, rx_count);
12478 if (rc)
12479 goto init_one_exit;
12480 }
12481
Ariel Elior3c76fef2013-03-11 05:17:46 +000012482 /* Enable SRIOV if capability found in configuration space */
12483 rc = bnx2x_iov_init_one(bp, int_mode, BNX2X_MAX_NUM_OF_VFS);
Ariel Elior290ca2b2013-01-01 05:22:31 +000012484 if (rc)
12485 goto init_one_exit;
12486
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012487 /* calc qm_cid_count */
Ariel Elior6383c0b2011-07-14 08:31:57 +000012488 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
Ariel Elior1ab44342013-01-01 05:22:23 +000012489 BNX2X_DEV_INFO("qm_cid_count %d\n", bp->qm_cid_count);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012490
Merav Sicron55c11942012-11-07 00:45:48 +000012491 /* disable FCOE L2 queue for E1x*/
Dmitry Kravkov62ac0dc2011-11-13 04:34:21 +000012492 if (CHIP_IS_E1x(bp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012493 bp->flags |= NO_FCOE_FLAG;
12494
Dmitry Kravkov477864d2012-10-31 05:46:58 +000012495 /* disable FCOE for 57840 device, until FW supports it */
12496 switch (ent->driver_data) {
12497 case BCM57840_O:
12498 case BCM57840_4_10:
12499 case BCM57840_2_20:
12500 case BCM57840_MFO:
12501 case BCM57840_MF:
12502 bp->flags |= NO_FCOE_FLAG;
12503 }
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000012504
12505 /* Set bp->num_queues for MSI-X mode*/
12506 bnx2x_set_num_queues(bp);
12507
Lucas De Marchi25985ed2011-03-30 22:57:33 -030012508 /* Configure interrupt mode: try to enable MSI-X/MSI if
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000012509 * needed.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012510 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012511 rc = bnx2x_set_int_mode(bp);
12512 if (rc) {
12513 dev_err(&pdev->dev, "Cannot set interrupts\n");
12514 goto init_one_exit;
12515 }
Yuval Mintz04c46732013-01-23 03:21:46 +000012516 BNX2X_DEV_INFO("set interrupts successfully\n");
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012517
Ariel Elior1ab44342013-01-01 05:22:23 +000012518 /* register the net device */
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080012519 rc = register_netdev(dev);
12520 if (rc) {
12521 dev_err(&pdev->dev, "Cannot register net device\n");
12522 goto init_one_exit;
12523 }
Ariel Elior1ab44342013-01-01 05:22:23 +000012524 BNX2X_DEV_INFO("device name after netdev register %s\n", dev->name);
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080012525
Merav Sicron55c11942012-11-07 00:45:48 +000012526
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012527 if (!NO_FCOE(bp)) {
12528 /* Add storage MAC address */
12529 rtnl_lock();
12530 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
12531 rtnl_unlock();
12532 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012533
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012534 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
Ariel Elior1ab44342013-01-01 05:22:23 +000012535 BNX2X_DEV_INFO("got pcie width %d and speed %d\n",
12536 pcie_width, pcie_speed);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012537
Merav Sicron51c1a582012-03-18 10:33:38 +000012538 BNX2X_DEV_INFO(
12539 "%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
Joe Perches94f05b02011-08-14 12:16:20 +000012540 board_info[ent->driver_data].name,
12541 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
12542 pcie_width,
12543 ((!CHIP_IS_E2(bp) && pcie_speed == 2) ||
12544 (CHIP_IS_E2(bp) && pcie_speed == 1)) ?
12545 "5GHz (Gen2)" : "2.5GHz",
12546 dev->base_addr, bp->pdev->irq, dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000012547
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012548 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012549
12550init_one_exit:
12551 if (bp->regview)
12552 iounmap(bp->regview);
12553
Ariel Elior1ab44342013-01-01 05:22:23 +000012554 if (IS_PF(bp) && bp->doorbells)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012555 iounmap(bp->doorbells);
12556
12557 free_netdev(dev);
12558
12559 if (atomic_read(&pdev->enable_cnt) == 1)
12560 pci_release_regions(pdev);
12561
12562 pci_disable_device(pdev);
12563 pci_set_drvdata(pdev, NULL);
12564
12565 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012566}
12567
Bill Pemberton0329aba2012-12-03 09:24:24 -050012568static void bnx2x_remove_one(struct pci_dev *pdev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012569{
12570 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080012571 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012572
Eliezer Tamir228241e2008-02-28 11:56:57 -080012573 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012574 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -080012575 return;
12576 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080012577 bp = netdev_priv(dev);
12578
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012579 /* Delete storage MAC address */
12580 if (!NO_FCOE(bp)) {
12581 rtnl_lock();
12582 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
12583 rtnl_unlock();
12584 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012585
Shmulik Ravid98507672011-02-28 12:19:55 -080012586#ifdef BCM_DCBNL
12587 /* Delete app tlvs from dcbnl */
12588 bnx2x_dcbnl_update_applist(bp, true);
12589#endif
12590
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012591 unregister_netdev(dev);
12592
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012593 /* Power on: we can't let PCI layer write to us while we are in D3 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012594 if (IS_PF(bp))
12595 bnx2x_set_power_state(bp, PCI_D0);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012596
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012597 /* Disable MSI/MSI-X */
12598 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012599
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012600 /* Power off */
Ariel Elior1ab44342013-01-01 05:22:23 +000012601 if (IS_PF(bp))
12602 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012603
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012604 /* Make sure RESET task is not scheduled before continuing */
Ariel Elior7be08a72011-07-14 08:31:19 +000012605 cancel_delayed_work_sync(&bp->sp_rtnl_task);
Ariel Elior290ca2b2013-01-01 05:22:31 +000012606
12607 bnx2x_iov_remove_one(bp);
12608
Ariel Elior4513f922013-01-01 05:22:25 +000012609 /* send message via vfpf channel to release the resources of this vf */
12610 if (IS_VF(bp))
12611 bnx2x_vfpf_release(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012612
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012613 if (bp->regview)
12614 iounmap(bp->regview);
12615
Ariel Elior1ab44342013-01-01 05:22:23 +000012616 /* for vf doorbells are part of the regview and were unmapped along with
12617 * it. FW is only loaded by PF.
12618 */
12619 if (IS_PF(bp)) {
12620 if (bp->doorbells)
12621 iounmap(bp->doorbells);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012622
Ariel Elior1ab44342013-01-01 05:22:23 +000012623 bnx2x_release_firmware(bp);
12624 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012625 bnx2x_free_mem_bp(bp);
12626
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012627 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012628
12629 if (atomic_read(&pdev->enable_cnt) == 1)
12630 pci_release_regions(pdev);
12631
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012632 pci_disable_device(pdev);
12633 pci_set_drvdata(pdev, NULL);
12634}
12635
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012636static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
12637{
12638 int i;
12639
12640 bp->state = BNX2X_STATE_ERROR;
12641
12642 bp->rx_mode = BNX2X_RX_MODE_NONE;
12643
Merav Sicron55c11942012-11-07 00:45:48 +000012644 if (CNIC_LOADED(bp))
12645 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
12646
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012647 /* Stop Tx */
12648 bnx2x_tx_disable(bp);
12649
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012650 bnx2x_netif_stop(bp, 0);
Merav Sicron26614ba2012-08-27 03:26:19 +000012651 /* Delete all NAPI objects */
12652 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +000012653 if (CNIC_LOADED(bp))
12654 bnx2x_del_all_napi_cnic(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012655
12656 del_timer_sync(&bp->timer);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012657
12658 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012659
12660 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012661 bnx2x_free_irq(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012662
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012663 /* Free SKBs, SGEs, TPA pool and driver internals */
12664 bnx2x_free_skbs(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012665
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012666 for_each_rx_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012667 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012668
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012669 bnx2x_free_mem(bp);
12670
12671 bp->state = BNX2X_STATE_CLOSED;
12672
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012673 netif_carrier_off(bp->dev);
12674
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012675 return 0;
12676}
12677
12678static void bnx2x_eeh_recover(struct bnx2x *bp)
12679{
12680 u32 val;
12681
12682 mutex_init(&bp->port.phy_mutex);
12683
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012684
12685 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
12686 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
12687 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
12688 BNX2X_ERR("BAD MCP validity signature\n");
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012689}
12690
Wendy Xiong493adb12008-06-23 20:36:22 -070012691/**
12692 * bnx2x_io_error_detected - called when PCI error is detected
12693 * @pdev: Pointer to PCI device
12694 * @state: The current pci connection state
12695 *
12696 * This function is called after a PCI bus error affecting
12697 * this device has been detected.
12698 */
12699static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
12700 pci_channel_state_t state)
12701{
12702 struct net_device *dev = pci_get_drvdata(pdev);
12703 struct bnx2x *bp = netdev_priv(dev);
12704
12705 rtnl_lock();
12706
12707 netif_device_detach(dev);
12708
Dean Nelson07ce50e42009-07-31 09:13:25 +000012709 if (state == pci_channel_io_perm_failure) {
12710 rtnl_unlock();
12711 return PCI_ERS_RESULT_DISCONNECT;
12712 }
12713
Wendy Xiong493adb12008-06-23 20:36:22 -070012714 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012715 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070012716
12717 pci_disable_device(pdev);
12718
12719 rtnl_unlock();
12720
12721 /* Request a slot reset */
12722 return PCI_ERS_RESULT_NEED_RESET;
12723}
12724
12725/**
12726 * bnx2x_io_slot_reset - called after the PCI bus has been reset
12727 * @pdev: Pointer to PCI device
12728 *
12729 * Restart the card from scratch, as if from a cold-boot.
12730 */
12731static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
12732{
12733 struct net_device *dev = pci_get_drvdata(pdev);
12734 struct bnx2x *bp = netdev_priv(dev);
12735
12736 rtnl_lock();
12737
12738 if (pci_enable_device(pdev)) {
12739 dev_err(&pdev->dev,
12740 "Cannot re-enable PCI device after reset\n");
12741 rtnl_unlock();
12742 return PCI_ERS_RESULT_DISCONNECT;
12743 }
12744
12745 pci_set_master(pdev);
12746 pci_restore_state(pdev);
12747
12748 if (netif_running(dev))
12749 bnx2x_set_power_state(bp, PCI_D0);
12750
12751 rtnl_unlock();
12752
12753 return PCI_ERS_RESULT_RECOVERED;
12754}
12755
12756/**
12757 * bnx2x_io_resume - called when traffic can start flowing again
12758 * @pdev: Pointer to PCI device
12759 *
12760 * This callback is called when the error recovery driver tells us that
12761 * its OK to resume normal operation.
12762 */
12763static void bnx2x_io_resume(struct pci_dev *pdev)
12764{
12765 struct net_device *dev = pci_get_drvdata(pdev);
12766 struct bnx2x *bp = netdev_priv(dev);
12767
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012768 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012769 netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012770 return;
12771 }
12772
Wendy Xiong493adb12008-06-23 20:36:22 -070012773 rtnl_lock();
12774
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012775 bnx2x_eeh_recover(bp);
12776
Wendy Xiong493adb12008-06-23 20:36:22 -070012777 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012778 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070012779
12780 netif_device_attach(dev);
12781
12782 rtnl_unlock();
12783}
12784
Stephen Hemminger3646f0e2012-09-07 09:33:15 -070012785static const struct pci_error_handlers bnx2x_err_handler = {
Wendy Xiong493adb12008-06-23 20:36:22 -070012786 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000012787 .slot_reset = bnx2x_io_slot_reset,
12788 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070012789};
12790
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012791static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070012792 .name = DRV_MODULE_NAME,
12793 .id_table = bnx2x_pci_tbl,
12794 .probe = bnx2x_init_one,
Bill Pemberton0329aba2012-12-03 09:24:24 -050012795 .remove = bnx2x_remove_one,
Wendy Xiong493adb12008-06-23 20:36:22 -070012796 .suspend = bnx2x_suspend,
12797 .resume = bnx2x_resume,
12798 .err_handler = &bnx2x_err_handler,
Ariel Elior3c76fef2013-03-11 05:17:46 +000012799#ifdef CONFIG_BNX2X_SRIOV
12800 .sriov_configure = bnx2x_sriov_configure,
12801#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012802};
12803
12804static int __init bnx2x_init(void)
12805{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012806 int ret;
12807
Joe Perches7995c642010-02-17 15:01:52 +000012808 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000012809
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012810 bnx2x_wq = create_singlethread_workqueue("bnx2x");
12811 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000012812 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012813 return -ENOMEM;
12814 }
12815
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012816 ret = pci_register_driver(&bnx2x_pci_driver);
12817 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000012818 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012819 destroy_workqueue(bnx2x_wq);
12820 }
12821 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012822}
12823
12824static void __exit bnx2x_cleanup(void)
12825{
Yuval Mintz452427b2012-03-26 20:47:07 +000012826 struct list_head *pos, *q;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012827 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012828
12829 destroy_workqueue(bnx2x_wq);
Yuval Mintz452427b2012-03-26 20:47:07 +000012830
12831 /* Free globablly allocated resources */
12832 list_for_each_safe(pos, q, &bnx2x_prev_list) {
12833 struct bnx2x_prev_path_list *tmp =
12834 list_entry(pos, struct bnx2x_prev_path_list, list);
12835 list_del(pos);
12836 kfree(tmp);
12837 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012838}
12839
Yaniv Rosner3deb8162011-06-14 01:34:33 +000012840void bnx2x_notify_link_changed(struct bnx2x *bp)
12841{
12842 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
12843}
12844
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012845module_init(bnx2x_init);
12846module_exit(bnx2x_cleanup);
12847
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012848/**
12849 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
12850 *
12851 * @bp: driver handle
12852 * @set: set or clear the CAM entry
12853 *
12854 * This function will wait until the ramdord completion returns.
12855 * Return 0 if success, -ENODEV if ramrod doesn't return.
12856 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012857static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012858{
12859 unsigned long ramrod_flags = 0;
12860
12861 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
12862 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
12863 &bp->iscsi_l2_mac_obj, true,
12864 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
12865}
Michael Chan993ac7b2009-10-10 13:46:56 +000012866
12867/* count denotes the number of new completions we have seen */
12868static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
12869{
12870 struct eth_spe *spe;
Merav Sicrona0529972012-06-19 07:48:25 +000012871 int cxt_index, cxt_offset;
Michael Chan993ac7b2009-10-10 13:46:56 +000012872
12873#ifdef BNX2X_STOP_ON_ERROR
12874 if (unlikely(bp->panic))
12875 return;
12876#endif
12877
12878 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012879 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000012880 bp->cnic_spq_pending -= count;
12881
Michael Chan993ac7b2009-10-10 13:46:56 +000012882
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012883 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
12884 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
12885 & SPE_HDR_CONN_TYPE) >>
12886 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012887 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
12888 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012889
12890 /* Set validation for iSCSI L2 client before sending SETUP
12891 * ramrod
12892 */
12893 if (type == ETH_CONNECTION_TYPE) {
Merav Sicrona0529972012-06-19 07:48:25 +000012894 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP) {
Merav Sicron37ae41a2012-06-19 07:48:27 +000012895 cxt_index = BNX2X_ISCSI_ETH_CID(bp) /
Merav Sicrona0529972012-06-19 07:48:25 +000012896 ILT_PAGE_CIDS;
Merav Sicron37ae41a2012-06-19 07:48:27 +000012897 cxt_offset = BNX2X_ISCSI_ETH_CID(bp) -
Merav Sicrona0529972012-06-19 07:48:25 +000012898 (cxt_index * ILT_PAGE_CIDS);
12899 bnx2x_set_ctx_validation(bp,
12900 &bp->context[cxt_index].
12901 vcxt[cxt_offset].eth,
Merav Sicron37ae41a2012-06-19 07:48:27 +000012902 BNX2X_ISCSI_ETH_CID(bp));
Merav Sicrona0529972012-06-19 07:48:25 +000012903 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012904 }
12905
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012906 /*
12907 * There may be not more than 8 L2, not more than 8 L5 SPEs
12908 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012909 * COMMON ramrods is not more than the EQ and SPQ can
12910 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012911 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012912 if (type == ETH_CONNECTION_TYPE) {
12913 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012914 break;
12915 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012916 atomic_dec(&bp->cq_spq_left);
12917 } else if (type == NONE_CONNECTION_TYPE) {
12918 if (!atomic_read(&bp->eq_spq_left))
12919 break;
12920 else
12921 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012922 } else if ((type == ISCSI_CONNECTION_TYPE) ||
12923 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012924 if (bp->cnic_spq_pending >=
12925 bp->cnic_eth_dev.max_kwqe_pending)
12926 break;
12927 else
12928 bp->cnic_spq_pending++;
12929 } else {
12930 BNX2X_ERR("Unknown SPE type: %d\n", type);
12931 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000012932 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012933 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012934
12935 spe = bnx2x_sp_get_next(bp);
12936 *spe = *bp->cnic_kwq_cons;
12937
Merav Sicron51c1a582012-03-18 10:33:38 +000012938 DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000012939 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
12940
12941 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
12942 bp->cnic_kwq_cons = bp->cnic_kwq;
12943 else
12944 bp->cnic_kwq_cons++;
12945 }
12946 bnx2x_sp_prod_update(bp);
12947 spin_unlock_bh(&bp->spq_lock);
12948}
12949
12950static int bnx2x_cnic_sp_queue(struct net_device *dev,
12951 struct kwqe_16 *kwqes[], u32 count)
12952{
12953 struct bnx2x *bp = netdev_priv(dev);
12954 int i;
12955
12956#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +000012957 if (unlikely(bp->panic)) {
12958 BNX2X_ERR("Can't post to SP queue while panic\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000012959 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +000012960 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012961#endif
12962
Ariel Elior95c6c6162012-01-26 06:01:52 +000012963 if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
12964 (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012965 BNX2X_ERR("Handling parity error recovery. Try again later\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +000012966 return -EAGAIN;
12967 }
12968
Michael Chan993ac7b2009-10-10 13:46:56 +000012969 spin_lock_bh(&bp->spq_lock);
12970
12971 for (i = 0; i < count; i++) {
12972 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
12973
12974 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
12975 break;
12976
12977 *bp->cnic_kwq_prod = *spe;
12978
12979 bp->cnic_kwq_pending++;
12980
Merav Sicron51c1a582012-03-18 10:33:38 +000012981 DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000012982 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012983 spe->data.update_data_addr.hi,
12984 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000012985 bp->cnic_kwq_pending);
12986
12987 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
12988 bp->cnic_kwq_prod = bp->cnic_kwq;
12989 else
12990 bp->cnic_kwq_prod++;
12991 }
12992
12993 spin_unlock_bh(&bp->spq_lock);
12994
12995 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
12996 bnx2x_cnic_sp_post(bp, 0);
12997
12998 return i;
12999}
13000
13001static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13002{
13003 struct cnic_ops *c_ops;
13004 int rc = 0;
13005
13006 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000013007 c_ops = rcu_dereference_protected(bp->cnic_ops,
13008 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000013009 if (c_ops)
13010 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13011 mutex_unlock(&bp->cnic_mutex);
13012
13013 return rc;
13014}
13015
13016static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13017{
13018 struct cnic_ops *c_ops;
13019 int rc = 0;
13020
13021 rcu_read_lock();
13022 c_ops = rcu_dereference(bp->cnic_ops);
13023 if (c_ops)
13024 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13025 rcu_read_unlock();
13026
13027 return rc;
13028}
13029
13030/*
13031 * for commands that have no data
13032 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000013033int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000013034{
13035 struct cnic_ctl_info ctl = {0};
13036
13037 ctl.cmd = cmd;
13038
13039 return bnx2x_cnic_ctl_send(bp, &ctl);
13040}
13041
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013042static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000013043{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013044 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000013045
13046 /* first we tell CNIC and only then we count this as a completion */
13047 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
13048 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013049 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000013050
13051 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013052 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000013053}
13054
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013055
13056/* Called with netif_addr_lock_bh() taken.
13057 * Sets an rx_mode config for an iSCSI ETH client.
13058 * Doesn't block.
13059 * Completion should be checked outside.
13060 */
13061static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
13062{
13063 unsigned long accept_flags = 0, ramrod_flags = 0;
13064 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
13065 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
13066
13067 if (start) {
13068 /* Start accepting on iSCSI L2 ring. Accept all multicasts
13069 * because it's the only way for UIO Queue to accept
13070 * multicasts (in non-promiscuous mode only one Queue per
13071 * function will receive multicast packets (leading in our
13072 * case).
13073 */
13074 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
13075 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
13076 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
13077 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
13078
13079 /* Clear STOP_PENDING bit if START is requested */
13080 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
13081
13082 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
13083 } else
13084 /* Clear START_PENDING bit if STOP is requested */
13085 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
13086
13087 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
13088 set_bit(sched_state, &bp->sp_state);
13089 else {
13090 __set_bit(RAMROD_RX, &ramrod_flags);
13091 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
13092 ramrod_flags);
13093 }
13094}
13095
13096
Michael Chan993ac7b2009-10-10 13:46:56 +000013097static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
13098{
13099 struct bnx2x *bp = netdev_priv(dev);
13100 int rc = 0;
13101
13102 switch (ctl->cmd) {
13103 case DRV_CTL_CTXTBL_WR_CMD: {
13104 u32 index = ctl->data.io.offset;
13105 dma_addr_t addr = ctl->data.io.dma_addr;
13106
13107 bnx2x_ilt_wr(bp, index, addr);
13108 break;
13109 }
13110
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013111 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
13112 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000013113
13114 bnx2x_cnic_sp_post(bp, count);
13115 break;
13116 }
13117
13118 /* rtnl_lock is held. */
13119 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013120 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13121 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000013122
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013123 /* Configure the iSCSI classification object */
13124 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
13125 cp->iscsi_l2_client_id,
13126 cp->iscsi_l2_cid, BP_FUNC(bp),
13127 bnx2x_sp(bp, mac_rdata),
13128 bnx2x_sp_mapping(bp, mac_rdata),
13129 BNX2X_FILTER_MAC_PENDING,
13130 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
13131 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013132
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013133 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013134 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
13135 if (rc)
13136 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013137
13138 mmiowb();
13139 barrier();
13140
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013141 /* Start accepting on iSCSI L2 ring */
13142
13143 netif_addr_lock_bh(dev);
13144 bnx2x_set_iscsi_eth_rx_mode(bp, true);
13145 netif_addr_unlock_bh(dev);
13146
13147 /* bits to wait on */
13148 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
13149 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
13150
13151 if (!bnx2x_wait_sp_comp(bp, sp_bits))
13152 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013153
Michael Chan993ac7b2009-10-10 13:46:56 +000013154 break;
13155 }
13156
13157 /* rtnl_lock is held. */
13158 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013159 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000013160
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013161 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013162 netif_addr_lock_bh(dev);
13163 bnx2x_set_iscsi_eth_rx_mode(bp, false);
13164 netif_addr_unlock_bh(dev);
13165
13166 /* bits to wait on */
13167 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
13168 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
13169
13170 if (!bnx2x_wait_sp_comp(bp, sp_bits))
13171 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013172
13173 mmiowb();
13174 barrier();
13175
13176 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013177 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
13178 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000013179 break;
13180 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013181 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
13182 int count = ctl->data.credit.credit_count;
13183
13184 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013185 atomic_add(count, &bp->cq_spq_left);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013186 smp_mb__after_atomic_inc();
13187 break;
13188 }
Barak Witkowski1d187b32011-12-05 22:41:50 +000013189 case DRV_CTL_ULP_REGISTER_CMD: {
Barak Witkowski2e499d32012-06-26 01:31:19 +000013190 int ulp_type = ctl->data.register_data.ulp_type;
Barak Witkowski1d187b32011-12-05 22:41:50 +000013191
13192 if (CHIP_IS_E3(bp)) {
13193 int idx = BP_FW_MB_IDX(bp);
Barak Witkowski2e499d32012-06-26 01:31:19 +000013194 u32 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
13195 int path = BP_PATH(bp);
13196 int port = BP_PORT(bp);
13197 int i;
13198 u32 scratch_offset;
13199 u32 *host_addr;
Barak Witkowski1d187b32011-12-05 22:41:50 +000013200
Barak Witkowski2e499d32012-06-26 01:31:19 +000013201 /* first write capability to shmem2 */
Barak Witkowski1d187b32011-12-05 22:41:50 +000013202 if (ulp_type == CNIC_ULP_ISCSI)
13203 cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
13204 else if (ulp_type == CNIC_ULP_FCOE)
13205 cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
13206 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
Barak Witkowski2e499d32012-06-26 01:31:19 +000013207
13208 if ((ulp_type != CNIC_ULP_FCOE) ||
13209 (!SHMEM2_HAS(bp, ncsi_oem_data_addr)) ||
13210 (!(bp->flags & BC_SUPPORTS_FCOE_FEATURES)))
13211 break;
13212
13213 /* if reached here - should write fcoe capabilities */
13214 scratch_offset = SHMEM2_RD(bp, ncsi_oem_data_addr);
13215 if (!scratch_offset)
13216 break;
13217 scratch_offset += offsetof(struct glob_ncsi_oem_data,
13218 fcoe_features[path][port]);
13219 host_addr = (u32 *) &(ctl->data.register_data.
13220 fcoe_features);
13221 for (i = 0; i < sizeof(struct fcoe_capabilities);
13222 i += 4)
13223 REG_WR(bp, scratch_offset + i,
13224 *(host_addr + i/4));
Barak Witkowski1d187b32011-12-05 22:41:50 +000013225 }
13226 break;
13227 }
Barak Witkowski2e499d32012-06-26 01:31:19 +000013228
Barak Witkowski1d187b32011-12-05 22:41:50 +000013229 case DRV_CTL_ULP_UNREGISTER_CMD: {
13230 int ulp_type = ctl->data.ulp_type;
13231
13232 if (CHIP_IS_E3(bp)) {
13233 int idx = BP_FW_MB_IDX(bp);
13234 u32 cap;
13235
13236 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
13237 if (ulp_type == CNIC_ULP_ISCSI)
13238 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
13239 else if (ulp_type == CNIC_ULP_FCOE)
13240 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
13241 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
13242 }
13243 break;
13244 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013245
13246 default:
13247 BNX2X_ERR("unknown command %x\n", ctl->cmd);
13248 rc = -EINVAL;
13249 }
13250
13251 return rc;
13252}
13253
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000013254void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000013255{
13256 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13257
13258 if (bp->flags & USING_MSIX_FLAG) {
13259 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
13260 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
13261 cp->irq_arr[0].vector = bp->msix_table[1].vector;
13262 } else {
13263 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
13264 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
13265 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013266 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000013267 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
13268 else
13269 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
13270
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013271 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
13272 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013273 cp->irq_arr[1].status_blk = bp->def_status_blk;
13274 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013275 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000013276
13277 cp->num_irq = 2;
13278}
13279
Merav Sicron37ae41a2012-06-19 07:48:27 +000013280void bnx2x_setup_cnic_info(struct bnx2x *bp)
13281{
13282 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13283
13284
13285 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
13286 bnx2x_cid_ilt_lines(bp);
13287 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
13288 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
13289 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
13290
13291 if (NO_ISCSI_OOO(bp))
13292 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
13293}
13294
Michael Chan993ac7b2009-10-10 13:46:56 +000013295static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
13296 void *data)
13297{
13298 struct bnx2x *bp = netdev_priv(dev);
13299 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
Merav Sicron55c11942012-11-07 00:45:48 +000013300 int rc;
13301
13302 DP(NETIF_MSG_IFUP, "Register_cnic called\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013303
Merav Sicron51c1a582012-03-18 10:33:38 +000013304 if (ops == NULL) {
13305 BNX2X_ERR("NULL ops received\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013306 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000013307 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013308
Merav Sicron55c11942012-11-07 00:45:48 +000013309 if (!CNIC_SUPPORT(bp)) {
13310 BNX2X_ERR("Can't register CNIC when not supported\n");
13311 return -EOPNOTSUPP;
13312 }
13313
13314 if (!CNIC_LOADED(bp)) {
13315 rc = bnx2x_load_cnic(bp);
13316 if (rc) {
13317 BNX2X_ERR("CNIC-related load failed\n");
13318 return rc;
13319 }
13320
13321 }
13322
13323 bp->cnic_enabled = true;
13324
Michael Chan993ac7b2009-10-10 13:46:56 +000013325 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
13326 if (!bp->cnic_kwq)
13327 return -ENOMEM;
13328
13329 bp->cnic_kwq_cons = bp->cnic_kwq;
13330 bp->cnic_kwq_prod = bp->cnic_kwq;
13331 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
13332
13333 bp->cnic_spq_pending = 0;
13334 bp->cnic_kwq_pending = 0;
13335
13336 bp->cnic_data = data;
13337
13338 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013339 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013340 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000013341
Michael Chan993ac7b2009-10-10 13:46:56 +000013342 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013343
Michael Chan993ac7b2009-10-10 13:46:56 +000013344 rcu_assign_pointer(bp->cnic_ops, ops);
13345
13346 return 0;
13347}
13348
13349static int bnx2x_unregister_cnic(struct net_device *dev)
13350{
13351 struct bnx2x *bp = netdev_priv(dev);
13352 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13353
13354 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000013355 cp->drv_state = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +000013356 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chan993ac7b2009-10-10 13:46:56 +000013357 mutex_unlock(&bp->cnic_mutex);
13358 synchronize_rcu();
13359 kfree(bp->cnic_kwq);
13360 bp->cnic_kwq = NULL;
13361
13362 return 0;
13363}
13364
13365struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
13366{
13367 struct bnx2x *bp = netdev_priv(dev);
13368 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13369
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000013370 /* If both iSCSI and FCoE are disabled - return NULL in
13371 * order to indicate CNIC that it should not try to work
13372 * with this device.
13373 */
13374 if (NO_ISCSI(bp) && NO_FCOE(bp))
13375 return NULL;
13376
Michael Chan993ac7b2009-10-10 13:46:56 +000013377 cp->drv_owner = THIS_MODULE;
13378 cp->chip_id = CHIP_ID(bp);
13379 cp->pdev = bp->pdev;
13380 cp->io_base = bp->regview;
13381 cp->io_base2 = bp->doorbells;
13382 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013383 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013384 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
13385 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013386 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013387 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000013388 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
13389 cp->drv_ctl = bnx2x_drv_ctl;
13390 cp->drv_register_cnic = bnx2x_register_cnic;
13391 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Merav Sicron37ae41a2012-06-19 07:48:27 +000013392 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013393 cp->iscsi_l2_client_id =
13394 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Merav Sicron37ae41a2012-06-19 07:48:27 +000013395 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013396
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000013397 if (NO_ISCSI_OOO(bp))
13398 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
13399
13400 if (NO_ISCSI(bp))
13401 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
13402
13403 if (NO_FCOE(bp))
13404 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
13405
Merav Sicron51c1a582012-03-18 10:33:38 +000013406 BNX2X_DEV_INFO(
13407 "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013408 cp->ctx_blk_size,
13409 cp->ctx_tbl_offset,
13410 cp->ctx_tbl_len,
13411 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000013412 return cp;
13413}
Michael Chan993ac7b2009-10-10 13:46:56 +000013414
Ariel Elior64112802013-01-07 00:50:23 +000013415u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp)
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013416{
Ariel Elior64112802013-01-07 00:50:23 +000013417 struct bnx2x *bp = fp->bp;
13418 u32 offset = BAR_USTRORM_INTMEM;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013419
Ariel Elior64112802013-01-07 00:50:23 +000013420 if (IS_VF(bp))
13421 return bnx2x_vf_ustorm_prods_offset(bp, fp);
13422 else if (!CHIP_IS_E1x(bp))
13423 offset += USTORM_RX_PRODS_E2_OFFSET(fp->cl_qzone_id);
13424 else
13425 offset += USTORM_RX_PRODS_E1X_OFFSET(BP_PORT(bp), fp->cl_id);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013426
Ariel Elior64112802013-01-07 00:50:23 +000013427 return offset;
13428}
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013429
Ariel Elior64112802013-01-07 00:50:23 +000013430/* called only on E1H or E2.
13431 * When pretending to be PF, the pretend value is the function number 0...7
13432 * When pretending to be VF, the pretend val is the PF-num:VF-valid:ABS-VFID
13433 * combination
13434 */
13435int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val)
13436{
13437 u32 pretend_reg;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013438
Ariel Elior23826852013-01-09 07:04:35 +000013439 if (CHIP_IS_E1H(bp) && pretend_func_val >= E1H_FUNC_MAX)
Ariel Elior64112802013-01-07 00:50:23 +000013440 return -1;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013441
Ariel Elior64112802013-01-07 00:50:23 +000013442 /* get my own pretend register */
13443 pretend_reg = bnx2x_get_pretend_reg(bp);
13444 REG_WR(bp, pretend_reg, pretend_func_val);
13445 REG_RD(bp, pretend_reg);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013446 return 0;
13447}