blob: cb14813b00803d6806cbda55ddc67c1399856c40 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Mark Rustad37689012016-01-07 10:13:03 -08004 Copyright(c) 1999 - 2016 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Jacob Kellerb89aae72014-02-22 01:23:50 +000023 Linux NICS <linux.nics@intel.com>
Auke Kok9a799d72007-09-15 14:07:45 -070024 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#ifndef _IXGBE_H_
30#define _IXGBE_H_
31
Jesse Grossf62bbb52010-10-20 13:56:10 +000032#include <linux/bitops.h>
Auke Kok9a799d72007-09-15 14:07:45 -070033#include <linux/types.h>
34#include <linux/pci.h>
35#include <linux/netdevice.h>
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +000036#include <linux/cpumask.h>
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -080037#include <linux/aer.h>
Jesse Grossf62bbb52010-10-20 13:56:10 +000038#include <linux/if_vlan.h>
Jacob Keller6cb562d2012-12-05 07:24:41 +000039#include <linux/jiffies.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040
Richard Cochran74d23cc2014-12-21 19:46:56 +010041#include <linux/timecounter.h>
Jacob Keller3a6a4ed2012-05-01 05:24:58 +000042#include <linux/net_tstamp.h>
43#include <linux/ptp_clock_kernel.h>
Jacob Keller3a6a4ed2012-05-01 05:24:58 +000044
Auke Kok9a799d72007-09-15 14:07:45 -070045#include "ixgbe_type.h"
46#include "ixgbe_common.h"
Alexander Duyck2f90b862008-11-20 20:52:10 -080047#include "ixgbe_dcb.h"
Javier Martinez Canillasee58c112016-09-12 10:03:39 -040048#if IS_ENABLED(CONFIG_FCOE)
Yi Zoueacd73f2009-05-13 13:11:06 +000049#define IXGBE_FCOE
50#include "ixgbe_fcoe.h"
Javier Martinez Canillasee58c112016-09-12 10:03:39 -040051#endif /* IS_ENABLED(CONFIG_FCOE) */
Jeff Garzik5dd2d332008-10-16 05:09:31 -040052#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -080053#include <linux/dca.h>
54#endif
Auke Kok9a799d72007-09-15 14:07:45 -070055
Eliezer Tamir076bb0c2013-07-10 17:13:17 +030056#include <net/busy_poll.h>
Eliezer Tamir5a85e732013-06-10 11:40:20 +030057
Emil Tantilov849c4542010-06-03 16:53:41 +000058/* common prefix used by pr_<> macros */
59#undef pr_fmt
60#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Auke Kok9a799d72007-09-15 14:07:45 -070061
62/* TX/RX descriptor defines */
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000063#define IXGBE_DEFAULT_TXD 512
Alexander Duyck59224552011-08-31 00:01:06 +000064#define IXGBE_DEFAULT_TX_WORK 256
Auke Kok9a799d72007-09-15 14:07:45 -070065#define IXGBE_MAX_TXD 4096
66#define IXGBE_MIN_TXD 64
67
Anton Blanchardfb445192013-10-22 18:34:01 +000068#if (PAGE_SIZE < 8192)
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000069#define IXGBE_DEFAULT_RXD 512
Anton Blanchardfb445192013-10-22 18:34:01 +000070#else
71#define IXGBE_DEFAULT_RXD 128
72#endif
Auke Kok9a799d72007-09-15 14:07:45 -070073#define IXGBE_MAX_RXD 4096
74#define IXGBE_MIN_RXD 64
75
Don Skidmore5b7f0002015-01-28 07:03:38 +000076#define IXGBE_ETH_P_LLDP 0x88CC
77
Auke Kok9a799d72007-09-15 14:07:45 -070078/* flow control */
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070079#define IXGBE_MIN_FCRTL 0x40
Auke Kok9a799d72007-09-15 14:07:45 -070080#define IXGBE_MAX_FCRTL 0x7FF80
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070081#define IXGBE_MIN_FCRTH 0x600
Auke Kok9a799d72007-09-15 14:07:45 -070082#define IXGBE_MAX_FCRTH 0x7FFF0
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070083#define IXGBE_DEFAULT_FCPAUSE 0xFFFF
Auke Kok9a799d72007-09-15 14:07:45 -070084#define IXGBE_MIN_FCPAUSE 0
85#define IXGBE_MAX_FCPAUSE 0xFFFF
86
87/* Supported Rx Buffer Sizes */
Alexander Duyck252562c2012-05-24 01:59:27 +000088#define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */
Alexander Duyck541ea692017-03-02 15:01:05 -080089#define IXGBE_RXBUFFER_1536 1536
Alexander Duyck09816fb2012-07-20 08:08:23 +000090#define IXGBE_RXBUFFER_2K 2048
91#define IXGBE_RXBUFFER_3K 3072
92#define IXGBE_RXBUFFER_4K 4096
Alexander Duyck919e78a2011-08-26 09:52:38 +000093#define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
Auke Kok9a799d72007-09-15 14:07:45 -070094
Alexander Duyck541ea692017-03-02 15:01:05 -080095/* Attempt to maximize the headroom available for incoming frames. We
96 * use a 2K buffer for receives and need 1536/1534 to store the data for
97 * the frame. This leaves us with 512 bytes of room. From that we need
98 * to deduct the space needed for the shared info and the padding needed
99 * to IP align the frame.
100 *
101 * Note: For cache line sizes 256 or larger this value is going to end
102 * up negative. In these cases we should fall back to the 3K
103 * buffers.
104 */
Alexander Duyck2de6aa32017-01-17 08:36:54 -0800105#if (PAGE_SIZE < 8192)
Alexander Duyck541ea692017-03-02 15:01:05 -0800106#define IXGBE_MAX_2K_FRAME_BUILD_SKB (IXGBE_RXBUFFER_1536 - NET_IP_ALIGN)
107#define IXGBE_2K_TOO_SMALL_WITH_PADDING \
108((NET_SKB_PAD + IXGBE_RXBUFFER_1536) > SKB_WITH_OVERHEAD(IXGBE_RXBUFFER_2K))
109
110static inline int ixgbe_compute_pad(int rx_buf_len)
111{
112 int page_size, pad_size;
113
114 page_size = ALIGN(rx_buf_len, PAGE_SIZE / 2);
115 pad_size = SKB_WITH_OVERHEAD(page_size) - rx_buf_len;
116
117 return pad_size;
118}
119
120static inline int ixgbe_skb_pad(void)
121{
122 int rx_buf_len;
123
124 /* If a 2K buffer cannot handle a standard Ethernet frame then
125 * optimize padding for a 3K buffer instead of a 1.5K buffer.
126 *
127 * For a 3K buffer we need to add enough padding to allow for
128 * tailroom due to NET_IP_ALIGN possibly shifting us out of
129 * cache-line alignment.
130 */
131 if (IXGBE_2K_TOO_SMALL_WITH_PADDING)
132 rx_buf_len = IXGBE_RXBUFFER_3K + SKB_DATA_ALIGN(NET_IP_ALIGN);
133 else
134 rx_buf_len = IXGBE_RXBUFFER_1536;
135
136 /* if needed make room for NET_IP_ALIGN */
137 rx_buf_len -= NET_IP_ALIGN;
138
139 return ixgbe_compute_pad(rx_buf_len);
140}
141
142#define IXGBE_SKB_PAD ixgbe_skb_pad()
Alexander Duyck2de6aa32017-01-17 08:36:54 -0800143#else
Alexander Duyck541ea692017-03-02 15:01:05 -0800144#define IXGBE_SKB_PAD (NET_SKB_PAD + NET_IP_ALIGN)
Alexander Duyck2de6aa32017-01-17 08:36:54 -0800145#endif
146
Alexander Duyck13958072010-08-19 13:37:21 +0000147/*
Alexander Duyck252562c2012-05-24 01:59:27 +0000148 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
149 * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
150 * this adds up to 448 bytes of extra data.
151 *
152 * Since netdev_alloc_skb now allocates a page fragment we can use a value
153 * of 256 and the resultant skb will have a truesize of 960 or less.
Alexander Duyck13958072010-08-19 13:37:21 +0000154 */
Alexander Duyck252562c2012-05-24 01:59:27 +0000155#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
Auke Kok9a799d72007-09-15 14:07:45 -0700156
Auke Kok9a799d72007-09-15 14:07:45 -0700157/* How many Rx Buffers do we bundle into one write to the hardware ? */
158#define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
159
Alexander Duyckf3213d92017-01-17 08:35:54 -0800160#define IXGBE_RX_DMA_ATTR \
161 (DMA_ATTR_SKIP_CPU_SYNC | DMA_ATTR_WEAK_ORDERING)
162
Alexander Duyck472148c2012-11-07 02:34:28 +0000163enum ixgbe_tx_flags {
164 /* cmd_type flags */
165 IXGBE_TX_FLAGS_HW_VLAN = 0x01,
166 IXGBE_TX_FLAGS_TSO = 0x02,
167 IXGBE_TX_FLAGS_TSTAMP = 0x04,
168
169 /* olinfo flags */
170 IXGBE_TX_FLAGS_CC = 0x08,
171 IXGBE_TX_FLAGS_IPV4 = 0x10,
172 IXGBE_TX_FLAGS_CSUM = 0x20,
173
174 /* software defined flags */
175 IXGBE_TX_FLAGS_SW_VLAN = 0x40,
176 IXGBE_TX_FLAGS_FCOE = 0x80,
177};
178
179/* VLAN info */
Auke Kok9a799d72007-09-15 14:07:45 -0700180#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
Alexander Duyck66f32a82011-06-29 05:43:22 +0000181#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
182#define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29
Auke Kok9a799d72007-09-15 14:07:45 -0700183#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
184
Greg Rose7f870472010-01-09 02:25:29 +0000185#define IXGBE_MAX_VF_MC_ENTRIES 30
186#define IXGBE_MAX_VF_FUNCTIONS 64
187#define IXGBE_MAX_VFTA_ENTRIES 128
188#define MAX_EMULATION_MAC_ADDRS 16
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000189#define IXGBE_MAX_PF_MACVLANS 15
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +0000190#define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
Greg Rose83c61fa2011-09-07 05:59:35 +0000191#define IXGBE_82599_VF_DEVICE_ID 0x10ED
192#define IXGBE_X540_VF_DEVICE_ID 0x1515
Greg Rose7f870472010-01-09 02:25:29 +0000193
194struct vf_data_storage {
Mark Rustad988d1302015-10-30 15:29:34 -0700195 struct pci_dev *vfdev;
Greg Rose7f870472010-01-09 02:25:29 +0000196 unsigned char vf_mac_addresses[ETH_ALEN];
197 u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
198 u16 num_vf_mc_hashes;
Greg Rose7f870472010-01-09 02:25:29 +0000199 bool clear_to_send;
Greg Rose7f016482010-05-04 22:12:06 +0000200 bool pf_set_mac;
Greg Rose7f016482010-05-04 22:12:06 +0000201 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
202 u16 pf_qos;
Lior Levyff4ab202011-03-11 02:03:07 +0000203 u16 tx_rate;
Greg Rosede4c7f62011-09-29 05:57:33 +0000204 u8 spoofchk_enabled;
Vlad Zolotarove65ce0d2015-03-30 21:35:24 +0300205 bool rss_query_enabled;
Hiroshi Shimamoto54011e42015-08-28 06:58:33 +0000206 u8 trusted;
Hiroshi Shimamoto8443c1a42015-08-28 06:59:03 +0000207 int xcast_mode;
Alexander Duyck374c65d2012-07-20 08:09:22 +0000208 unsigned int vf_api;
Greg Rose7f870472010-01-09 02:25:29 +0000209};
210
Hiroshi Shimamoto8443c1a42015-08-28 06:59:03 +0000211enum ixgbevf_xcast_modes {
212 IXGBEVF_XCAST_MODE_NONE = 0,
213 IXGBEVF_XCAST_MODE_MULTI,
214 IXGBEVF_XCAST_MODE_ALLMULTI,
Don Skidmore07eea572016-12-15 21:18:32 -0500215 IXGBEVF_XCAST_MODE_PROMISC,
Hiroshi Shimamoto8443c1a42015-08-28 06:59:03 +0000216};
217
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000218struct vf_macvlans {
219 struct list_head l;
220 int vf;
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000221 bool free;
222 bool is_macvlan;
223 u8 vf_macvlan[ETH_ALEN];
224};
225
Alexander Duycka535c302011-05-27 05:31:52 +0000226#define IXGBE_MAX_TXD_PWR 14
Jacob Kellerb4f47a42016-04-13 16:08:22 -0700227#define IXGBE_MAX_DATA_PER_TXD (1u << IXGBE_MAX_TXD_PWR)
Alexander Duycka535c302011-05-27 05:31:52 +0000228
229/* Tx Descriptors needed, worst case */
230#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
Alexander Duyck990a3152013-01-26 02:08:14 +0000231#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
Alexander Duycka535c302011-05-27 05:31:52 +0000232
Auke Kok9a799d72007-09-15 14:07:45 -0700233/* wrapper around a pointer to a socket buffer,
234 * so a DMA handle can be stored along with the buffer */
235struct ixgbe_tx_buffer {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000236 union ixgbe_adv_tx_desc *next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700237 unsigned long time_stamp;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000238 struct sk_buff *skb;
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000239 unsigned int bytecount;
240 unsigned short gso_segs;
Alexander Duyck244e27a2012-02-08 07:51:11 +0000241 __be16 protocol;
Alexander Duyck729739b2012-02-08 07:51:06 +0000242 DEFINE_DMA_UNMAP_ADDR(dma);
243 DEFINE_DMA_UNMAP_LEN(len);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000244 u32 tx_flags;
Auke Kok9a799d72007-09-15 14:07:45 -0700245};
246
247struct ixgbe_rx_buffer {
248 struct sk_buff *skb;
249 dma_addr_t dma;
250 struct page *page;
Alexander Duyck1b56cf42017-01-17 08:36:03 -0800251#if (BITS_PER_LONG > 32) || (PAGE_SIZE >= 65536)
252 __u32 page_offset;
253#else
254 __u16 page_offset;
255#endif
256 __u16 pagecnt_bias;
Auke Kok9a799d72007-09-15 14:07:45 -0700257};
258
259struct ixgbe_queue_stats {
260 u64 packets;
261 u64 bytes;
262};
263
Alexander Duyck5b7da512010-11-16 19:26:50 -0800264struct ixgbe_tx_queue_stats {
265 u64 restart_queue;
266 u64 tx_busy;
John Fastabendc84d3242010-11-16 19:27:12 -0800267 u64 tx_done_old;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800268};
269
270struct ixgbe_rx_queue_stats {
271 u64 rsc_count;
272 u64 rsc_flush;
273 u64 non_eop_descs;
274 u64 alloc_rx_page_failed;
275 u64 alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +0000276 u64 csum_err;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800277};
278
Mark Rustada9763f32015-10-27 09:58:07 -0700279#define IXGBE_TS_HDR_LEN 8
280
Alexander Duyckf8003262012-03-03 02:35:52 +0000281enum ixgbe_ring_state_t {
Alexander Duyck4f4542b2017-01-17 08:36:14 -0800282 __IXGBE_RX_3K_BUFFER,
Alexander Duyck2de6aa32017-01-17 08:36:54 -0800283 __IXGBE_RX_BUILD_SKB_ENABLED,
Alexander Duyck4f4542b2017-01-17 08:36:14 -0800284 __IXGBE_RX_RSC_ENABLED,
285 __IXGBE_RX_CSUM_UDP_ZERO_ERR,
286 __IXGBE_RX_FCOE,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800287 __IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckfd786b72013-01-12 06:33:31 +0000288 __IXGBE_TX_XPS_INIT_DONE,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800289 __IXGBE_TX_DETECT_HANG,
John Fastabendc84d3242010-11-16 19:27:12 -0800290 __IXGBE_HANG_CHECK_ARMED,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800291};
292
Alexander Duyck2de6aa32017-01-17 08:36:54 -0800293#define ring_uses_build_skb(ring) \
294 test_bit(__IXGBE_RX_BUILD_SKB_ENABLED, &(ring)->state)
295
John Fastabend2a47fa42013-11-06 09:54:52 -0800296struct ixgbe_fwd_adapter {
297 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
298 struct net_device *netdev;
299 struct ixgbe_adapter *real_adapter;
300 unsigned int tx_base_queue;
301 unsigned int rx_base_queue;
302 int pool;
303};
304
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800305#define check_for_tx_hang(ring) \
306 test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
307#define set_check_for_tx_hang(ring) \
308 set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
309#define clear_check_for_tx_hang(ring) \
310 clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
311#define ring_is_rsc_enabled(ring) \
312 test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
313#define set_ring_rsc_enabled(ring) \
314 set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
315#define clear_ring_rsc_enabled(ring) \
316 clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
Auke Kok9a799d72007-09-15 14:07:45 -0700317struct ixgbe_ring {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000318 struct ixgbe_ring *next; /* pointer to next ring in q_vector */
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000319 struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
320 struct net_device *netdev; /* netdev ring belongs to */
John Fastabend92470802017-04-24 03:30:17 -0700321 struct bpf_prog *xdp_prog;
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000322 struct device *dev; /* device for DMA mapping */
John Fastabend2a47fa42013-11-06 09:54:52 -0800323 struct ixgbe_fwd_adapter *l2_accel_priv;
Auke Kok9a799d72007-09-15 14:07:45 -0700324 void *desc; /* descriptor ring memory */
Auke Kok9a799d72007-09-15 14:07:45 -0700325 union {
326 struct ixgbe_tx_buffer *tx_buffer_info;
327 struct ixgbe_rx_buffer *rx_buffer_info;
328 };
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800329 unsigned long state;
Alexander Duyckbd198052011-06-11 01:45:08 +0000330 u8 __iomem *tail;
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000331 dma_addr_t dma; /* phys. address of descriptor ring */
332 unsigned int size; /* length in bytes */
Alexander Duyckbd198052011-06-11 01:45:08 +0000333
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000334 u16 count; /* amount of descriptors */
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000335
336 u8 queue_index; /* needed for multiqueue queue management */
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800337 u8 reg_idx; /* holds the special value that gets
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000338 * the hardware register offset
339 * associated with this ring, which is
340 * different for DCB and RSS modes
341 */
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000342 u16 next_to_use;
343 u16 next_to_clean;
344
Mark Rustada9763f32015-10-27 09:58:07 -0700345 unsigned long last_rx_timestamp;
346
Alexander Duyckf8003262012-03-03 02:35:52 +0000347 union {
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000348 u16 next_to_alloc;
Alexander Duyckf8003262012-03-03 02:35:52 +0000349 struct {
350 u8 atr_sample_rate;
351 u8 atr_count;
352 };
Alexander Duyckf8003262012-03-03 02:35:52 +0000353 };
Alexander Duyckbd198052011-06-11 01:45:08 +0000354
John Fastabende5b64632011-03-08 03:44:52 +0000355 u8 dcb_tc;
Auke Kok9a799d72007-09-15 14:07:45 -0700356 struct ixgbe_queue_stats stats;
Eric Dumazetde1036b2010-10-20 23:00:04 +0000357 struct u64_stats_sync syncp;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800358 union {
359 struct ixgbe_tx_queue_stats tx_stats;
360 struct ixgbe_rx_queue_stats rx_stats;
361 };
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000362} ____cacheline_internodealigned_in_smp;
Auke Kok9a799d72007-09-15 14:07:45 -0700363
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800364enum ixgbe_ring_f_enum {
365 RING_F_NONE = 0,
Greg Rose7f870472010-01-09 02:25:29 +0000366 RING_F_VMDQ, /* SR-IOV uses the same ring feature */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800367 RING_F_RSS,
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000368 RING_F_FDIR,
Yi Zou0331a832009-05-17 12:33:52 +0000369#ifdef IXGBE_FCOE
370 RING_F_FCOE,
371#endif /* IXGBE_FCOE */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800372
373 RING_F_ARRAY_SIZE /* must be last in enum set */
374};
375
Don Skidmore0f9b2322014-11-18 09:35:08 +0000376#define IXGBE_MAX_RSS_INDICES 16
Emil Tantilove9ee3232015-11-20 13:02:16 -0800377#define IXGBE_MAX_RSS_INDICES_X550 63
Don Skidmore0f9b2322014-11-18 09:35:08 +0000378#define IXGBE_MAX_VMDQ_INDICES 64
379#define IXGBE_MAX_FDIR_INDICES 63 /* based on q_vector limit */
380#define IXGBE_MAX_FCOE_INDICES 8
381#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
382#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
383#define IXGBE_MAX_L2A_QUEUES 4
384#define IXGBE_BAD_L2A_QUEUE 3
385#define IXGBE_MAX_MACVLANS 31
386#define IXGBE_MAX_DCBMACVLANS 8
John Fastabend2a47fa42013-11-06 09:54:52 -0800387
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800388struct ixgbe_ring_feature {
Alexander Duyckc0876632012-05-10 00:01:46 +0000389 u16 limit; /* upper limit on feature indices */
390 u16 indices; /* current value of indices */
Alexander Duycke4b317e2012-05-05 05:30:53 +0000391 u16 mask; /* Mask used for feature to ring mapping */
392 u16 offset; /* offset to start of feature */
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000393} ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800394
Alexander Duyck73079ea2012-07-14 06:48:49 +0000395#define IXGBE_82599_VMDQ_8Q_MASK 0x78
396#define IXGBE_82599_VMDQ_4Q_MASK 0x7C
397#define IXGBE_82599_VMDQ_2Q_MASK 0x7E
398
Alexander Duyckf8003262012-03-03 02:35:52 +0000399/*
400 * FCoE requires that all Rx buffers be over 2200 bytes in length. Since
401 * this is twice the size of a half page we need to double the page order
402 * for FCoE enabled Rx queues.
403 */
Alexander Duyck09816fb2012-07-20 08:08:23 +0000404static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
405{
Alexander Duyck4f4542b2017-01-17 08:36:14 -0800406 if (test_bit(__IXGBE_RX_3K_BUFFER, &ring->state))
407 return IXGBE_RXBUFFER_3K;
Alexander Duyck2de6aa32017-01-17 08:36:54 -0800408#if (PAGE_SIZE < 8192)
409 if (ring_uses_build_skb(ring))
Alexander Duyck541ea692017-03-02 15:01:05 -0800410 return IXGBE_MAX_2K_FRAME_BUILD_SKB;
Alexander Duyck2de6aa32017-01-17 08:36:54 -0800411#endif
Alexander Duyck09816fb2012-07-20 08:08:23 +0000412 return IXGBE_RXBUFFER_2K;
413}
414
Alexander Duyckf8003262012-03-03 02:35:52 +0000415static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
416{
Alexander Duyck4f4542b2017-01-17 08:36:14 -0800417#if (PAGE_SIZE < 8192)
418 if (test_bit(__IXGBE_RX_3K_BUFFER, &ring->state))
419 return 1;
Alexander Duyckf8003262012-03-03 02:35:52 +0000420#endif
Alexander Duyck09816fb2012-07-20 08:08:23 +0000421 return 0;
422}
Alexander Duyckf8003262012-03-03 02:35:52 +0000423#define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
Alexander Duyckf8003262012-03-03 02:35:52 +0000424
Alexander Duyck08c88332011-06-11 01:45:03 +0000425struct ixgbe_ring_container {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000426 struct ixgbe_ring *ring; /* pointer to linked list of rings */
Alexander Duyckbd198052011-06-11 01:45:08 +0000427 unsigned int total_bytes; /* total bytes processed this int */
428 unsigned int total_packets; /* total packets processed this int */
429 u16 work_limit; /* total work allowed per interrupt */
Alexander Duyck08c88332011-06-11 01:45:03 +0000430 u8 count; /* total number of rings in vector */
431 u8 itr; /* current ITR setting for ring */
432};
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800433
Alexander Duycka5579282012-02-08 07:50:04 +0000434/* iterator for handling rings in ring container */
435#define ixgbe_for_each_ring(pos, head) \
436 for (pos = (head).ring; pos != NULL; pos = pos->next)
437
Alexander Duyck2f90b862008-11-20 20:52:10 -0800438#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
Jacob Kellere7cf7452014-04-09 06:03:10 +0000439 ? 8 : 1)
Alexander Duyck2f90b862008-11-20 20:52:10 -0800440#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
441
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000442/* MAX_Q_VECTORS of these are allocated,
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800443 * but we only use one per queue-specific vector.
444 */
445struct ixgbe_q_vector {
446 struct ixgbe_adapter *adapter;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800447#ifdef CONFIG_IXGBE_DCA
448 int cpu; /* CPU for DCA */
449#endif
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000450 u16 v_idx; /* index of q_vector within array, also used for
451 * finding the bit in EICR and friends that
452 * represents the vector for this ring */
453 u16 itr; /* Interrupt throttle rate written to EITR */
Alexander Duyck08c88332011-06-11 01:45:03 +0000454 struct ixgbe_ring_container rx, tx;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000455
456 struct napi_struct napi;
Alexander Duyckde88eee2012-02-08 07:49:59 +0000457 cpumask_t affinity_mask;
458 int numa_node;
459 struct rcu_head rcu; /* to avoid race with update stats on free */
Alexander Duyckd0759eb2010-11-16 19:27:09 -0800460 char name[IFNAMSIZ + 9];
Alexander Duyckde88eee2012-02-08 07:49:59 +0000461
462 /* for dynamic allocation of rings associated with this q_vector */
463 struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800464};
Alexander Duyckadc810902014-07-26 02:42:44 +0000465
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000466#ifdef CONFIG_IXGBE_HWMON
467
468#define IXGBE_HWMON_TYPE_LOC 0
469#define IXGBE_HWMON_TYPE_TEMP 1
470#define IXGBE_HWMON_TYPE_CAUTION 2
471#define IXGBE_HWMON_TYPE_MAX 3
472
473struct hwmon_attr {
474 struct device_attribute dev_attr;
475 struct ixgbe_hw *hw;
476 struct ixgbe_thermal_diode_data *sensor;
477 char name[12];
478};
479
480struct hwmon_buff {
Guenter Roeck03b77d82013-11-26 07:15:28 +0000481 struct attribute_group group;
482 const struct attribute_group *groups[2];
483 struct attribute *attrs[IXGBE_MAX_SENSORS * 4 + 1];
484 struct hwmon_attr hwmon_list[IXGBE_MAX_SENSORS * 4];
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000485 unsigned int n_hwmon;
486};
487#endif /* CONFIG_IXGBE_HWMON */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800488
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000489/*
490 * microsecond values for various ITR rates shifted by 2 to fit itr register
491 * with the first 3 bits reserved 0
Auke Kok9a799d72007-09-15 14:07:45 -0700492 */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000493#define IXGBE_MIN_RSC_ITR 24
494#define IXGBE_100K_ITR 40
495#define IXGBE_20K_ITR 200
Alexander Duyck8ac34f12015-07-30 15:19:28 -0700496#define IXGBE_12K_ITR 336
Auke Kok9a799d72007-09-15 14:07:45 -0700497
Alexander Duyckf56e0cb2012-01-31 02:59:39 +0000498/* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
499static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
500 const u32 stat_err_bits)
501{
502 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
503}
504
Alexander Duyck7d4987d2011-05-27 05:31:37 +0000505static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
506{
507 u16 ntc = ring->next_to_clean;
508 u16 ntu = ring->next_to_use;
509
510 return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
511}
Auke Kok9a799d72007-09-15 14:07:45 -0700512
Alexander Duycke4f74022012-01-31 02:59:44 +0000513#define IXGBE_RX_DESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000514 (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
Alexander Duycke4f74022012-01-31 02:59:44 +0000515#define IXGBE_TX_DESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000516 (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
Alexander Duycke4f74022012-01-31 02:59:44 +0000517#define IXGBE_TX_CTXTDESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000518 (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
Auke Kok9a799d72007-09-15 14:07:45 -0700519
Alexander Duyckc88887e2012-08-22 02:04:37 +0000520#define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */
Yi Zou63f39bd2009-05-17 12:34:35 +0000521#ifdef IXGBE_FCOE
522/* Use 3K as the baby jumbo frame size for FCoE */
523#define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072
524#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700525
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800526#define OTHER_VECTOR 1
527#define NON_Q_VECTORS (OTHER_VECTOR)
528
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000529#define MAX_MSIX_VECTORS_82599 64
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000530#define MAX_Q_VECTORS_82599 64
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800531#define MAX_MSIX_VECTORS_82598 18
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000532#define MAX_Q_VECTORS_82598 16
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800533
Jacob Keller5d7daa32014-03-29 06:51:25 +0000534struct ixgbe_mac_addr {
535 u8 addr[ETH_ALEN];
Alexander Duyckc9f53e62015-10-22 16:26:30 -0700536 u16 pool;
Jacob Keller5d7daa32014-03-29 06:51:25 +0000537 u16 state; /* bitmask */
538};
Alexander Duyckc9f53e62015-10-22 16:26:30 -0700539
Jacob Keller5d7daa32014-03-29 06:51:25 +0000540#define IXGBE_MAC_STATE_DEFAULT 0x1
541#define IXGBE_MAC_STATE_MODIFIED 0x2
542#define IXGBE_MAC_STATE_IN_USE 0x4
543
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000544#define MAX_Q_VECTORS MAX_Q_VECTORS_82599
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000545#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800546
Alexander Duyck8f154862012-02-10 02:08:37 +0000547#define MIN_MSIX_Q_VECTORS 1
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800548#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
549
Alexander Duyck46646e62012-02-08 07:49:28 +0000550/* default to trying for four seconds */
551#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
Mark Rustad58e7cd22015-08-08 16:18:48 -0700552#define IXGBE_SFP_POLL_JIFFIES (2 * HZ) /* SFP poll every 2 seconds */
Alexander Duyck46646e62012-02-08 07:49:28 +0000553
Auke Kok9a799d72007-09-15 14:07:45 -0700554/* board specific private data structure */
555struct ixgbe_adapter {
Alexander Duyck46646e62012-02-08 07:49:28 +0000556 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
557 /* OS defined structs */
558 struct net_device *netdev;
John Fastabend92470802017-04-24 03:30:17 -0700559 struct bpf_prog *xdp_prog;
Alexander Duyck46646e62012-02-08 07:49:28 +0000560 struct pci_dev *pdev;
561
Alexander Duycke606bfe2011-04-22 04:07:43 +0000562 unsigned long state;
563
564 /* Some features need tri-state capability,
565 * thus the additional *_CAPABLE flags.
566 */
567 u32 flags;
Jacob Kellerb4f47a42016-04-13 16:08:22 -0700568#define IXGBE_FLAG_MSI_ENABLED BIT(1)
569#define IXGBE_FLAG_MSIX_ENABLED BIT(3)
570#define IXGBE_FLAG_RX_1BUF_CAPABLE BIT(4)
571#define IXGBE_FLAG_RX_PS_CAPABLE BIT(5)
572#define IXGBE_FLAG_RX_PS_ENABLED BIT(6)
573#define IXGBE_FLAG_DCA_ENABLED BIT(8)
574#define IXGBE_FLAG_DCA_CAPABLE BIT(9)
575#define IXGBE_FLAG_IMIR_ENABLED BIT(10)
576#define IXGBE_FLAG_MQ_CAPABLE BIT(11)
577#define IXGBE_FLAG_DCB_ENABLED BIT(12)
578#define IXGBE_FLAG_VMDQ_CAPABLE BIT(13)
579#define IXGBE_FLAG_VMDQ_ENABLED BIT(14)
580#define IXGBE_FLAG_FAN_FAIL_CAPABLE BIT(15)
581#define IXGBE_FLAG_NEED_LINK_UPDATE BIT(16)
582#define IXGBE_FLAG_NEED_LINK_CONFIG BIT(17)
583#define IXGBE_FLAG_FDIR_HASH_CAPABLE BIT(18)
584#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE BIT(19)
585#define IXGBE_FLAG_FCOE_CAPABLE BIT(20)
586#define IXGBE_FLAG_FCOE_ENABLED BIT(21)
587#define IXGBE_FLAG_SRIOV_CAPABLE BIT(22)
588#define IXGBE_FLAG_SRIOV_ENABLED BIT(23)
Mark Rustad67359c32015-06-15 11:33:25 -0700589#define IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE BIT(24)
Mark Rustada9763f32015-10-27 09:58:07 -0700590#define IXGBE_FLAG_RX_HWTSTAMP_ENABLED BIT(25)
591#define IXGBE_FLAG_RX_HWTSTAMP_IN_REGISTER BIT(26)
Usha Ketineni88290092016-04-26 05:00:26 -0700592#define IXGBE_FLAG_DCB_CAPABLE BIT(27)
Emil Tantilova21d0822016-08-10 11:19:23 -0700593#define IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE BIT(28)
Alexander Duycke606bfe2011-04-22 04:07:43 +0000594
595 u32 flags2;
Jacob Kellerb4f47a42016-04-13 16:08:22 -0700596#define IXGBE_FLAG2_RSC_CAPABLE BIT(0)
597#define IXGBE_FLAG2_RSC_ENABLED BIT(1)
598#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE BIT(2)
599#define IXGBE_FLAG2_TEMP_SENSOR_EVENT BIT(3)
600#define IXGBE_FLAG2_SEARCH_FOR_SFP BIT(4)
601#define IXGBE_FLAG2_SFP_NEEDS_RESET BIT(5)
Jacob Kellerb4f47a42016-04-13 16:08:22 -0700602#define IXGBE_FLAG2_FDIR_REQUIRES_REINIT BIT(7)
603#define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP BIT(8)
604#define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP BIT(9)
605#define IXGBE_FLAG2_PTP_PPS_ENABLED BIT(10)
606#define IXGBE_FLAG2_PHY_INTERRUPT BIT(11)
Emil Tantilova21d0822016-08-10 11:19:23 -0700607#define IXGBE_FLAG2_UDP_TUN_REREG_NEEDED BIT(12)
Alexander Duyck16369562015-11-02 17:10:13 -0800608#define IXGBE_FLAG2_VLAN_PROMISC BIT(13)
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800609#define IXGBE_FLAG2_EEE_CAPABLE BIT(14)
610#define IXGBE_FLAG2_EEE_ENABLED BIT(15)
Alexander Duyck2de6aa32017-01-17 08:36:54 -0800611#define IXGBE_FLAG2_RX_LEGACY BIT(16)
Alexander Duyck46646e62012-02-08 07:49:28 +0000612
613 /* Tx fast path data */
614 int num_tx_queues;
615 u16 tx_itr_setting;
616 u16 tx_work_limit;
617
618 /* Rx fast path data */
619 int num_rx_queues;
620 u16 rx_itr_setting;
621
Alexander Duyck9f12df92016-01-25 19:36:29 -0800622 /* Port number used to identify VXLAN traffic */
623 __be16 vxlan_port;
Emil Tantilova21d0822016-08-10 11:19:23 -0700624 __be16 geneve_port;
Alexander Duyck9f12df92016-01-25 19:36:29 -0800625
Alexander Duyck46646e62012-02-08 07:49:28 +0000626 /* TX */
627 struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
628
629 u64 restart_queue;
630 u64 lsc_int;
631 u32 tx_timeout_count;
632
633 /* RX */
634 struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
635 int num_rx_pools; /* == num_rx_queues in 82598 */
636 int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */
637 u64 hw_csum_rx_error;
638 u64 hw_rx_no_dma_resources;
639 u64 rsc_total_count;
640 u64 rsc_total_flush;
641 u64 non_eop_descs;
642 u32 alloc_rx_page_failed;
643 u32 alloc_rx_buff_failed;
644
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000645 struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
John Fastabendd033d522011-02-10 14:40:01 +0000646
647 /* DCB parameters */
648 struct ieee_pfc *ixgbe_ieee_pfc;
649 struct ieee_ets *ixgbe_ieee_ets;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800650 struct ixgbe_dcb_config dcb_cfg;
651 struct ixgbe_dcb_config temp_dcb_cfg;
652 u8 dcb_set_bitmap;
John Fastabend30323092011-03-01 05:25:35 +0000653 u8 dcbx_cap;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000654 enum ixgbe_fc_mode last_lfc_mode;
Auke Kok9a799d72007-09-15 14:07:45 -0700655
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000656 int num_q_vectors; /* current number of q_vectors for device */
657 int max_q_vectors; /* true count of q_vectors for device */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800658 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
Auke Kok9a799d72007-09-15 14:07:45 -0700659 struct msix_entry *msix_entries;
660
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000661 u32 test_icr;
662 struct ixgbe_ring test_tx_ring;
663 struct ixgbe_ring test_rx_ring;
664
Auke Kok9a799d72007-09-15 14:07:45 -0700665 /* structs defined in ixgbe_hw.h */
666 struct ixgbe_hw hw;
667 u16 msg_enable;
668 struct ixgbe_hw_stats stats;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800669
Auke Kok9a799d72007-09-15 14:07:45 -0700670 u64 tx_busy;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700671 unsigned int tx_ring_count;
672 unsigned int rx_ring_count;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700673
674 u32 link_speed;
675 bool link_up;
Mark Rustad58e7cd22015-08-08 16:18:48 -0700676 unsigned long sfp_poll_time;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700677 unsigned long link_check_timeout;
678
Alexander Duyck70864002011-04-27 09:13:56 +0000679 struct timer_list service_timer;
Alexander Duyck46646e62012-02-08 07:49:28 +0000680 struct work_struct service_task;
681
682 struct hlist_head fdir_filter_list;
683 unsigned long fdir_overflow; /* number of times ATR was backed off */
684 union ixgbe_atr_input fdir_mask;
685 int fdir_filter_count;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000686 u32 fdir_pballoc;
687 u32 atr_sample_rate;
688 spinlock_t fdir_perfect_lock;
Alexander Duyck46646e62012-02-08 07:49:28 +0000689
Yi Zoud0ed8932009-05-13 13:11:29 +0000690#ifdef IXGBE_FCOE
691 struct ixgbe_fcoe fcoe;
692#endif /* IXGBE_FCOE */
Mark Rustad2a1a0912014-01-14 18:53:15 -0800693 u8 __iomem *io_addr; /* Mainly for iounmap use */
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000694 u32 wol;
Alexander Duyck46646e62012-02-08 07:49:28 +0000695
Don Skidmoreaa2bacb2015-04-09 22:03:22 -0700696 u16 bridge_mode;
697
Emil Tantilov15e52092011-09-29 05:01:29 +0000698 u16 eeprom_verh;
699 u16 eeprom_verl;
Emil Tantilovc23f5b62011-08-16 07:34:18 +0000700 u16 eeprom_cap;
Greg Rose7f870472010-01-09 02:25:29 +0000701
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700702 u32 interrupt_event;
Alexander Duyck46646e62012-02-08 07:49:28 +0000703 u32 led_reg;
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +0000704
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000705 struct ptp_clock *ptp_clock;
706 struct ptp_clock_info ptp_caps;
Jacob Keller891dc082012-12-05 07:24:46 +0000707 struct work_struct ptp_tx_work;
708 struct sk_buff *ptp_tx_skb;
Jacob Keller93501d42014-02-28 15:48:58 -0800709 struct hwtstamp_config tstamp_config;
Jacob Keller891dc082012-12-05 07:24:46 +0000710 unsigned long ptp_tx_start;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000711 unsigned long last_overflow_check;
Jacob Keller6cb562d2012-12-05 07:24:41 +0000712 unsigned long last_rx_ptp_check;
Jakub Kicinskieda183c2014-04-02 10:33:28 +0000713 unsigned long last_rx_timestamp;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000714 spinlock_t tmreg_lock;
Mark Rustada9763f32015-10-27 09:58:07 -0700715 struct cyclecounter hw_cc;
716 struct timecounter hw_tc;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000717 u32 base_incval;
Mark Rustada9763f32015-10-27 09:58:07 -0700718 u32 tx_hwtstamp_timeouts;
719 u32 rx_hwtstamp_cleared;
720 void (*ptp_setup_sdp)(struct ixgbe_adapter *);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000721
Greg Rose7f870472010-01-09 02:25:29 +0000722 /* SR-IOV */
723 DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
724 unsigned int num_vfs;
725 struct vf_data_storage *vfinfo;
Lior Levyff4ab202011-03-11 02:03:07 +0000726 int vf_rate_link_speed;
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000727 struct vf_macvlans vf_mvs;
728 struct vf_macvlans *mv_list;
Alexander Duyck3e053342011-05-11 07:18:47 +0000729
Greg Rose83c61fa2011-09-07 05:59:35 +0000730 u32 timer_event_accumulator;
731 u32 vferr_refcount;
Jacob Keller5d7daa32014-03-29 06:51:25 +0000732 struct ixgbe_mac_addr *mac_table;
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000733 struct kobject *info_kobj;
734#ifdef CONFIG_IXGBE_HWMON
Guenter Roeck03b77d82013-11-26 07:15:28 +0000735 struct hwmon_buff *ixgbe_hwmon_buff;
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000736#endif /* CONFIG_IXGBE_HWMON */
Catherine Sullivan00949162012-08-10 01:59:10 +0000737#ifdef CONFIG_DEBUG_FS
738 struct dentry *ixgbe_dbg_adapter;
739#endif /*CONFIG_DEBUG_FS*/
Alexander Duyck107d3012012-10-02 00:17:03 +0000740
741 u8 default_up;
John Fastabend2a47fa42013-11-06 09:54:52 -0800742 unsigned long fwd_bitmask; /* Bitmask indicating in use pools */
Vlad Zolotarovdfaf8912015-03-30 21:18:57 +0300743
John Fastabendb82b17d2016-02-16 21:18:53 -0800744#define IXGBE_MAX_LINK_HANDLE 10
Amritha Nambiar1cdaaf52016-04-14 19:08:53 -0400745 struct ixgbe_jump_table *jump_tables[IXGBE_MAX_LINK_HANDLE];
John Fastabenddb956ae2016-02-16 21:19:19 -0800746 unsigned long tables;
John Fastabendb82b17d2016-02-16 21:18:53 -0800747
Vlad Zolotarovdfaf8912015-03-30 21:18:57 +0300748/* maximum number of RETA entries among all devices supported by ixgbe
749 * driver: currently it's x550 device in non-SRIOV mode
750 */
751#define IXGBE_MAX_RETA_ENTRIES 512
752 u8 rss_indir_tbl[IXGBE_MAX_RETA_ENTRIES];
753
754#define IXGBE_RSS_KEY_SIZE 40 /* size of RSS Hash Key in bytes */
755 u32 rss_key[IXGBE_RSS_KEY_SIZE / sizeof(u32)];
Alexander Duyck3e053342011-05-11 07:18:47 +0000756};
757
Don Skidmore0f9b2322014-11-18 09:35:08 +0000758static inline u8 ixgbe_max_rss_indices(struct ixgbe_adapter *adapter)
759{
760 switch (adapter->hw.mac.type) {
761 case ixgbe_mac_82598EB:
762 case ixgbe_mac_82599EB:
763 case ixgbe_mac_X540:
764 return IXGBE_MAX_RSS_INDICES;
765 case ixgbe_mac_X550:
766 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -0700767 case ixgbe_mac_x550em_a:
Don Skidmore0f9b2322014-11-18 09:35:08 +0000768 return IXGBE_MAX_RSS_INDICES_X550;
769 default:
770 return 0;
771 }
772}
773
Alexander Duyck3e053342011-05-11 07:18:47 +0000774struct ixgbe_fdir_filter {
775 struct hlist_node fdir_node;
776 union ixgbe_atr_input filter;
777 u16 sw_idx;
Sridhar Samudrala2a9ed5d2016-04-01 10:34:38 -0700778 u64 action;
Auke Kok9a799d72007-09-15 14:07:45 -0700779};
780
Don Skidmore70e55762012-03-15 04:55:59 +0000781enum ixgbe_state_t {
Auke Kok9a799d72007-09-15 14:07:45 -0700782 __IXGBE_TESTING,
783 __IXGBE_RESETTING,
Donald Skidmorec4900be2008-11-20 21:11:42 -0800784 __IXGBE_DOWN,
Mark Rustad41c62842014-03-12 00:38:35 +0000785 __IXGBE_DISABLED,
Mark Rustad09f40ae2014-01-14 18:53:11 -0800786 __IXGBE_REMOVING,
Alexander Duyck70864002011-04-27 09:13:56 +0000787 __IXGBE_SERVICE_SCHED,
Mark Rustad58cf6632014-03-12 00:38:40 +0000788 __IXGBE_SERVICE_INITED,
Alexander Duyck70864002011-04-27 09:13:56 +0000789 __IXGBE_IN_SFP_INIT,
Jacob Keller8fecf672013-06-21 08:14:32 +0000790 __IXGBE_PTP_RUNNING,
Jakub Kicinski151b260c2014-03-15 14:55:21 +0000791 __IXGBE_PTP_TX_IN_PROGRESS,
Emil Tantilov57ca2a42016-07-29 14:46:31 -0700792 __IXGBE_RESET_REQUESTED,
Auke Kok9a799d72007-09-15 14:07:45 -0700793};
794
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000795struct ixgbe_cb {
796 union { /* Union defining head/tail partner */
797 struct sk_buff *head;
798 struct sk_buff *tail;
799 };
Alexander Duyckaa801752010-11-16 19:27:02 -0800800 dma_addr_t dma;
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000801 u16 append_cnt;
Alexander Duyckf8003262012-03-03 02:35:52 +0000802 bool page_released;
Alexander Duyckaa801752010-11-16 19:27:02 -0800803};
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000804#define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
Alexander Duyckaa801752010-11-16 19:27:02 -0800805
Auke Kok9a799d72007-09-15 14:07:45 -0700806enum ixgbe_boards {
Auke Kok3957d632007-10-31 15:22:10 -0700807 board_82598,
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000808 board_82599,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800809 board_X540,
Don Skidmore6a14ee02014-12-05 03:59:50 +0000810 board_X550,
811 board_X550EM_x,
Mark Rustad49425df2016-04-01 12:18:09 -0700812 board_x550em_a,
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800813 board_x550em_a_fw,
Auke Kok9a799d72007-09-15 14:07:45 -0700814};
815
Mark Rustad37689012016-01-07 10:13:03 -0800816extern const struct ixgbe_info ixgbe_82598_info;
817extern const struct ixgbe_info ixgbe_82599_info;
818extern const struct ixgbe_info ixgbe_X540_info;
819extern const struct ixgbe_info ixgbe_X550_info;
820extern const struct ixgbe_info ixgbe_X550EM_x_info;
Mark Rustad49425df2016-04-01 12:18:09 -0700821extern const struct ixgbe_info ixgbe_x550em_a_info;
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800822extern const struct ixgbe_info ixgbe_x550em_a_fw_info;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -0800823#ifdef CONFIG_IXGBE_DCB
Stephen Hemminger3f40c742016-11-21 09:52:40 -0800824extern const struct dcbnl_rtnl_ops ixgbe_dcbnl_ops;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800825#endif
Auke Kok9a799d72007-09-15 14:07:45 -0700826
827extern char ixgbe_driver_name[];
Stephen Hemminger9c8eb722007-10-29 10:46:24 -0700828extern const char ixgbe_driver_version[];
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000829#ifdef IXGBE_FCOE
Neerav Parikhea818752012-01-04 20:23:40 +0000830extern char ixgbe_default_device_descr[];
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000831#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700832
Stefan Assmann6c211fe12016-02-03 09:20:48 +0100833int ixgbe_open(struct net_device *netdev);
834int ixgbe_close(struct net_device *netdev);
Joe Perches5ccc9212013-09-23 11:37:59 -0700835void ixgbe_up(struct ixgbe_adapter *adapter);
836void ixgbe_down(struct ixgbe_adapter *adapter);
837void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
838void ixgbe_reset(struct ixgbe_adapter *adapter);
839void ixgbe_set_ethtool_ops(struct net_device *netdev);
John Fastabend92470802017-04-24 03:30:17 -0700840int ixgbe_setup_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
Joe Perches5ccc9212013-09-23 11:37:59 -0700841int ixgbe_setup_tx_resources(struct ixgbe_ring *);
842void ixgbe_free_rx_resources(struct ixgbe_ring *);
843void ixgbe_free_tx_resources(struct ixgbe_ring *);
844void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
845void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
846void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter, struct ixgbe_ring *);
847void ixgbe_update_stats(struct ixgbe_adapter *adapter);
848int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
Emil Tantilov740234f2016-04-21 11:37:12 -0700849bool ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
850 u16 subdevice_id);
Jacob Keller5d7daa32014-03-29 06:51:25 +0000851#ifdef CONFIG_PCI_IOV
852void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter);
853#endif
854int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
Alexander Duyckc9f53e62015-10-22 16:26:30 -0700855 const u8 *addr, u16 queue);
Jacob Keller5d7daa32014-03-29 06:51:25 +0000856int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter,
Alexander Duyckc9f53e62015-10-22 16:26:30 -0700857 const u8 *addr, u16 queue);
Alexander Duycke1d0a2a2015-11-02 17:10:19 -0800858void ixgbe_update_pf_promisc_vlvf(struct ixgbe_adapter *adapter, u32 vid);
Joe Perches5ccc9212013-09-23 11:37:59 -0700859void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
860netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *,
861 struct ixgbe_ring *);
862void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
863 struct ixgbe_tx_buffer *);
864void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
865void ixgbe_write_eitr(struct ixgbe_q_vector *);
866int ixgbe_poll(struct napi_struct *napi, int budget);
867int ethtool_ioctl(struct ifreq *ifr);
868s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
869s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
870s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
871s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
872 union ixgbe_atr_hash_dword input,
873 union ixgbe_atr_hash_dword common,
874 u8 queue);
875s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
876 union ixgbe_atr_input *input_mask);
877s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
878 union ixgbe_atr_input *input,
879 u16 soft_id, u8 queue);
880s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
881 union ixgbe_atr_input *input,
882 u16 soft_id);
883void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
884 union ixgbe_atr_input *mask);
John Fastabendb82b17d2016-02-16 21:18:53 -0800885int ixgbe_update_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
886 struct ixgbe_fdir_filter *input,
887 u16 sw_idx);
Joe Perches5ccc9212013-09-23 11:37:59 -0700888void ixgbe_set_rx_mode(struct net_device *netdev);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000889#ifdef CONFIG_IXGBE_DCB
Joe Perches5ccc9212013-09-23 11:37:59 -0700890void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000891#endif
Joe Perches5ccc9212013-09-23 11:37:59 -0700892int ixgbe_setup_tc(struct net_device *dev, u8 tc);
893void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
894void ixgbe_do_reset(struct net_device *netdev);
Don Skidmore12109822012-05-04 06:07:08 +0000895#ifdef CONFIG_IXGBE_HWMON
Joe Perches5ccc9212013-09-23 11:37:59 -0700896void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
897int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
Don Skidmore12109822012-05-04 06:07:08 +0000898#endif /* CONFIG_IXGBE_HWMON */
Yi Zoueacd73f2009-05-13 13:11:06 +0000899#ifdef IXGBE_FCOE
Joe Perches5ccc9212013-09-23 11:37:59 -0700900void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
901int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first,
902 u8 *hdr_len);
903int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
904 union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb);
905int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
906 struct scatterlist *sgl, unsigned int sgc);
907int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
908 struct scatterlist *sgl, unsigned int sgc);
909int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
910int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
911void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
912int ixgbe_fcoe_enable(struct net_device *netdev);
913int ixgbe_fcoe_disable(struct net_device *netdev);
Yi Zou6ee16522009-08-31 12:34:28 +0000914#ifdef CONFIG_IXGBE_DCB
Joe Perches5ccc9212013-09-23 11:37:59 -0700915u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
916u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
Yi Zou6ee16522009-08-31 12:34:28 +0000917#endif /* CONFIG_IXGBE_DCB */
Joe Perches5ccc9212013-09-23 11:37:59 -0700918int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
919int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
920 struct netdev_fcoe_hbainfo *info);
921u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
Yi Zoueacd73f2009-05-13 13:11:06 +0000922#endif /* IXGBE_FCOE */
Catherine Sullivan00949162012-08-10 01:59:10 +0000923#ifdef CONFIG_DEBUG_FS
Joe Perches5ccc9212013-09-23 11:37:59 -0700924void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter);
925void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter);
926void ixgbe_dbg_init(void);
927void ixgbe_dbg_exit(void);
Joe Perches33243fb2013-04-12 17:12:54 +0000928#else
929static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {}
930static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {}
931static inline void ixgbe_dbg_init(void) {}
932static inline void ixgbe_dbg_exit(void) {}
Catherine Sullivan00949162012-08-10 01:59:10 +0000933#endif /* CONFIG_DEBUG_FS */
Alexander Duyckb2d96e02012-02-07 08:14:33 +0000934static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
935{
936 return netdev_get_tx_queue(ring->netdev, ring->queue_index);
937}
938
Joe Perches5ccc9212013-09-23 11:37:59 -0700939void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
Jacob Keller9966d1e2014-05-16 05:12:28 +0000940void ixgbe_ptp_suspend(struct ixgbe_adapter *adapter);
Joe Perches5ccc9212013-09-23 11:37:59 -0700941void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
942void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
943void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter);
Mark Rustada9763f32015-10-27 09:58:07 -0700944void ixgbe_ptp_rx_pktstamp(struct ixgbe_q_vector *, struct sk_buff *);
945void ixgbe_ptp_rx_rgtstamp(struct ixgbe_q_vector *, struct sk_buff *skb);
946static inline void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring,
947 union ixgbe_adv_rx_desc *rx_desc,
948 struct sk_buff *skb)
949{
950 if (unlikely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_TSIP))) {
951 ixgbe_ptp_rx_pktstamp(rx_ring->q_vector, skb);
952 return;
953 }
954
955 if (unlikely(!ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS)))
956 return;
957
958 ixgbe_ptp_rx_rgtstamp(rx_ring->q_vector, skb);
959
960 /* Update the last_rx_timestamp timer in order to enable watchdog check
961 * for error case of latched timestamp on a dropped packet.
962 */
963 rx_ring->last_rx_timestamp = jiffies;
964}
965
Jacob Keller93501d42014-02-28 15:48:58 -0800966int ixgbe_ptp_set_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
967int ixgbe_ptp_get_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
Joe Perches5ccc9212013-09-23 11:37:59 -0700968void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
969void ixgbe_ptp_reset(struct ixgbe_adapter *adapter);
Mark Rustada9763f32015-10-27 09:58:07 -0700970void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter);
Greg Roseda36b642012-12-11 08:26:43 +0000971#ifdef CONFIG_PCI_IOV
972void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter);
973#endif
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000974
John Fastabend2a47fa42013-11-06 09:54:52 -0800975netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
976 struct ixgbe_adapter *adapter,
977 struct ixgbe_ring *tx_ring);
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +0300978u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter);
Paolo Abenid3aa9c92016-12-15 15:20:34 +0100979void ixgbe_store_key(struct ixgbe_adapter *adapter);
Tom Barbette1c7cf072015-06-26 15:40:18 +0200980void ixgbe_store_reta(struct ixgbe_adapter *adapter);
Don Skidmore29165002016-09-27 14:31:12 -0400981s32 ixgbe_negotiate_fc(struct ixgbe_hw *hw, u32 adv_reg, u32 lp_reg,
982 u32 adv_sym, u32 adv_asm, u32 lp_sym, u32 lp_asm);
Auke Kok9a799d72007-09-15 14:07:45 -0700983#endif /* _IXGBE_H_ */