blob: 046adf397a717f91d88662ba1c53f1a4c80b54c2 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Chris Wilson7c2fa7f2017-11-10 14:26:34 +0000139#include "i915_gem_render_state.h"
Michel Thierry578f1ac2018-01-23 16:43:49 -0800140#include "intel_lrc_reg.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300141#include "intel_mocs.h"
Oscar Mateo7d3c4252018-04-10 09:12:46 -0700142#include "intel_workarounds.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100143
Thomas Daniele981e7b2014-07-24 17:04:39 +0100144#define RING_EXECLIST_QFULL (1 << 0x2)
145#define RING_EXECLIST1_VALID (1 << 0x3)
146#define RING_EXECLIST0_VALID (1 << 0x4)
147#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
148#define RING_EXECLIST1_ACTIVE (1 << 0x11)
149#define RING_EXECLIST0_ACTIVE (1 << 0x12)
150
151#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
152#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
153#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
154#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
155#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
156#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100157
Chris Wilson70c2a242016-09-09 14:11:46 +0100158#define GEN8_CTX_STATUS_COMPLETED_MASK \
Chris Wilsond8747af2017-11-20 12:34:56 +0000159 (GEN8_CTX_STATUS_COMPLETE | GEN8_CTX_STATUS_PREEMPTED)
Chris Wilson70c2a242016-09-09 14:11:46 +0100160
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100161/* Typical size of the average request (2 pipecontrols and a MI_BB) */
162#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
Chris Wilsona3aabe82016-10-04 21:11:26 +0100163#define WA_TAIL_DWORDS 2
Chris Wilson7e4992a2017-09-28 20:38:59 +0100164#define WA_TAIL_BYTES (sizeof(u32) * WA_TAIL_DWORDS)
Chris Wilsona3aabe82016-10-04 21:11:26 +0100165
Chris Wilsone2efd132016-05-24 14:53:34 +0100166static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100167 struct intel_engine_cs *engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100168static void execlists_init_reg_state(u32 *reg_state,
169 struct i915_gem_context *ctx,
170 struct intel_engine_cs *engine,
171 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000172
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000173static inline struct i915_priolist *to_priolist(struct rb_node *rb)
174{
175 return rb_entry(rb, struct i915_priolist, node);
176}
177
178static inline int rq_prio(const struct i915_request *rq)
179{
Chris Wilsonb7268c52018-04-18 19:40:52 +0100180 return rq->sched.attr.priority;
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000181}
182
183static inline bool need_preempt(const struct intel_engine_cs *engine,
184 const struct i915_request *last,
185 int prio)
186{
Chris Wilson2a694fe2018-04-03 19:35:37 +0100187 return (intel_engine_has_preemption(engine) &&
Chris Wilsonc5ce3b82018-05-01 13:21:31 +0100188 __execlists_need_preempt(prio, rq_prio(last)) &&
189 !i915_request_completed(last));
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000190}
191
Oscar Mateo73e4d072014-07-24 17:04:48 +0100192/**
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000193 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
194 * descriptor for a pinned context
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000195 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100196 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000197 *
198 * The context descriptor encodes various attributes of a context,
199 * including its GTT address and some flags. Because it's fairly
200 * expensive to calculate, we'll just do it once and cache the result,
201 * which remains valid until the context is unpinned.
202 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200203 * This is what a descriptor looks like, from LSB to MSB::
204 *
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200205 * bits 0-11: flags, GEN8_CTX_* (cached in ctx->desc_template)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200206 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
207 * bits 32-52: ctx ID, a globally unique tag
208 * bits 53-54: mbz, reserved for use by hardware
209 * bits 55-63: group ID, currently unused and set to 0
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200210 *
211 * Starting from Gen11, the upper dword of the descriptor has a new format:
212 *
213 * bits 32-36: reserved
214 * bits 37-47: SW context ID
215 * bits 48:53: engine instance
216 * bit 54: mbz, reserved for use by hardware
217 * bits 55-60: SW counter
218 * bits 61-63: engine class
219 *
220 * engine info, SW context ID and SW counter need to form a unique number
221 * (Context ID) per lrc.
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000222 */
223static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100224intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000225 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000226{
Chris Wilsonab82a062018-04-30 14:15:01 +0100227 struct intel_context *ce = to_intel_context(ctx, engine);
Chris Wilson7069b142016-04-28 09:56:52 +0100228 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000229
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200230 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (BIT(GEN8_CTX_ID_WIDTH)));
231 BUILD_BUG_ON(GEN11_MAX_CONTEXT_HW_ID > (BIT(GEN11_SW_CTX_ID_WIDTH)));
Chris Wilson7069b142016-04-28 09:56:52 +0100232
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200233 desc = ctx->desc_template; /* bits 0-11 */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200234 GEM_BUG_ON(desc & GENMASK_ULL(63, 12));
235
Michel Thierry0b29c752017-09-13 09:56:00 +0100236 desc |= i915_ggtt_offset(ce->state) + LRC_HEADER_PAGES * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100237 /* bits 12-31 */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200238 GEM_BUG_ON(desc & GENMASK_ULL(63, 32));
239
240 if (INTEL_GEN(ctx->i915) >= 11) {
241 GEM_BUG_ON(ctx->hw_id >= BIT(GEN11_SW_CTX_ID_WIDTH));
242 desc |= (u64)ctx->hw_id << GEN11_SW_CTX_ID_SHIFT;
243 /* bits 37-47 */
244
245 desc |= (u64)engine->instance << GEN11_ENGINE_INSTANCE_SHIFT;
246 /* bits 48-53 */
247
248 /* TODO: decide what to do with SW counter (bits 55-60) */
249
250 desc |= (u64)engine->class << GEN11_ENGINE_CLASS_SHIFT;
251 /* bits 61-63 */
252 } else {
253 GEM_BUG_ON(ctx->hw_id >= BIT(GEN8_CTX_ID_WIDTH));
254 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
255 }
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000256
Chris Wilson9021ad02016-05-24 14:53:37 +0100257 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000258}
259
Chris Wilson27606fd2017-09-16 21:44:13 +0100260static struct i915_priolist *
Chris Wilson87c7acf2018-05-08 01:30:45 +0100261lookup_priolist(struct intel_engine_cs *engine, int prio)
Chris Wilson08dd3e12017-09-16 21:44:12 +0100262{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300263 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100264 struct i915_priolist *p;
265 struct rb_node **parent, *rb;
266 bool first = true;
267
Mika Kuoppalab620e872017-09-22 15:43:03 +0300268 if (unlikely(execlists->no_priolist))
Chris Wilson08dd3e12017-09-16 21:44:12 +0100269 prio = I915_PRIORITY_NORMAL;
270
271find_priolist:
272 /* most positive priority is scheduled first, equal priorities fifo */
273 rb = NULL;
Mika Kuoppalab620e872017-09-22 15:43:03 +0300274 parent = &execlists->queue.rb_node;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100275 while (*parent) {
276 rb = *parent;
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000277 p = to_priolist(rb);
Chris Wilson08dd3e12017-09-16 21:44:12 +0100278 if (prio > p->priority) {
279 parent = &rb->rb_left;
280 } else if (prio < p->priority) {
281 parent = &rb->rb_right;
282 first = false;
283 } else {
Chris Wilson27606fd2017-09-16 21:44:13 +0100284 return p;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100285 }
286 }
287
288 if (prio == I915_PRIORITY_NORMAL) {
Mika Kuoppalab620e872017-09-22 15:43:03 +0300289 p = &execlists->default_priolist;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100290 } else {
291 p = kmem_cache_alloc(engine->i915->priorities, GFP_ATOMIC);
292 /* Convert an allocation failure to a priority bump */
293 if (unlikely(!p)) {
294 prio = I915_PRIORITY_NORMAL; /* recurses just once */
295
296 /* To maintain ordering with all rendering, after an
297 * allocation failure we have to disable all scheduling.
298 * Requests will then be executed in fifo, and schedule
299 * will ensure that dependencies are emitted in fifo.
300 * There will be still some reordering with existing
301 * requests, so if userspace lied about their
302 * dependencies that reordering may be visible.
303 */
Mika Kuoppalab620e872017-09-22 15:43:03 +0300304 execlists->no_priolist = true;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100305 goto find_priolist;
306 }
307 }
308
309 p->priority = prio;
Chris Wilson27606fd2017-09-16 21:44:13 +0100310 INIT_LIST_HEAD(&p->requests);
Chris Wilson08dd3e12017-09-16 21:44:12 +0100311 rb_link_node(&p->node, rb, parent);
Mika Kuoppalab620e872017-09-22 15:43:03 +0300312 rb_insert_color(&p->node, &execlists->queue);
Chris Wilson08dd3e12017-09-16 21:44:12 +0100313
Chris Wilson08dd3e12017-09-16 21:44:12 +0100314 if (first)
Mika Kuoppalab620e872017-09-22 15:43:03 +0300315 execlists->first = &p->node;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100316
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000317 return p;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100318}
319
Chris Wilsone61e0f52018-02-21 09:56:36 +0000320static void unwind_wa_tail(struct i915_request *rq)
Chris Wilson7e4992a2017-09-28 20:38:59 +0100321{
322 rq->tail = intel_ring_wrap(rq->ring, rq->wa_tail - WA_TAIL_BYTES);
323 assert_ring_tail_valid(rq->ring, rq->tail);
324}
325
Michał Winiarskia4598d12017-10-25 22:00:18 +0200326static void __unwind_incomplete_requests(struct intel_engine_cs *engine)
Chris Wilson7e4992a2017-09-28 20:38:59 +0100327{
Chris Wilsone61e0f52018-02-21 09:56:36 +0000328 struct i915_request *rq, *rn;
Michał Winiarski097a9482017-09-28 20:39:01 +0100329 struct i915_priolist *uninitialized_var(p);
330 int last_prio = I915_PRIORITY_INVALID;
Chris Wilson7e4992a2017-09-28 20:38:59 +0100331
Chris Wilsona89d1f92018-05-02 17:38:39 +0100332 lockdep_assert_held(&engine->timeline.lock);
Chris Wilson7e4992a2017-09-28 20:38:59 +0100333
334 list_for_each_entry_safe_reverse(rq, rn,
Chris Wilsona89d1f92018-05-02 17:38:39 +0100335 &engine->timeline.requests,
Chris Wilson7e4992a2017-09-28 20:38:59 +0100336 link) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000337 if (i915_request_completed(rq))
Chris Wilson7e4992a2017-09-28 20:38:59 +0100338 return;
339
Chris Wilsone61e0f52018-02-21 09:56:36 +0000340 __i915_request_unsubmit(rq);
Chris Wilson7e4992a2017-09-28 20:38:59 +0100341 unwind_wa_tail(rq);
342
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000343 GEM_BUG_ON(rq_prio(rq) == I915_PRIORITY_INVALID);
344 if (rq_prio(rq) != last_prio) {
345 last_prio = rq_prio(rq);
Chris Wilson87c7acf2018-05-08 01:30:45 +0100346 p = lookup_priolist(engine, last_prio);
Michał Winiarski097a9482017-09-28 20:39:01 +0100347 }
348
Chris Wilsona02eb972018-05-08 01:30:46 +0100349 GEM_BUG_ON(p->priority != rq_prio(rq));
Chris Wilson0c7112a2018-04-18 19:40:51 +0100350 list_add(&rq->sched.link, &p->requests);
Chris Wilson7e4992a2017-09-28 20:38:59 +0100351 }
352}
353
Michał Winiarskic41937f2017-10-26 15:35:58 +0200354void
Michał Winiarskia4598d12017-10-25 22:00:18 +0200355execlists_unwind_incomplete_requests(struct intel_engine_execlists *execlists)
356{
357 struct intel_engine_cs *engine =
358 container_of(execlists, typeof(*engine), execlists);
359
Chris Wilsona89d1f92018-05-02 17:38:39 +0100360 spin_lock_irq(&engine->timeline.lock);
Michał Winiarskia4598d12017-10-25 22:00:18 +0200361 __unwind_incomplete_requests(engine);
Chris Wilsona89d1f92018-05-02 17:38:39 +0100362 spin_unlock_irq(&engine->timeline.lock);
Michał Winiarskia4598d12017-10-25 22:00:18 +0200363}
364
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100365static inline void
Chris Wilsone61e0f52018-02-21 09:56:36 +0000366execlists_context_status_change(struct i915_request *rq, unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100367{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100368 /*
369 * Only used when GVT-g is enabled now. When GVT-g is disabled,
370 * The compiler should eliminate this function as dead-code.
371 */
372 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
373 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100374
Changbin Du3fc03062017-03-13 10:47:11 +0800375 atomic_notifier_call_chain(&rq->engine->context_status_notifier,
376 status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100377}
378
Chris Wilsonf2605202018-03-31 14:06:26 +0100379inline void
380execlists_user_begin(struct intel_engine_execlists *execlists,
381 const struct execlist_port *port)
382{
383 execlists_set_active_once(execlists, EXECLISTS_ACTIVE_USER);
384}
385
386inline void
387execlists_user_end(struct intel_engine_execlists *execlists)
388{
389 execlists_clear_active(execlists, EXECLISTS_ACTIVE_USER);
390}
391
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000392static inline void
Chris Wilsone61e0f52018-02-21 09:56:36 +0000393execlists_context_schedule_in(struct i915_request *rq)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000394{
395 execlists_context_status_change(rq, INTEL_CONTEXT_SCHEDULE_IN);
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000396 intel_engine_context_in(rq->engine);
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000397}
398
399static inline void
Chris Wilsonb9b77422018-05-03 00:02:02 +0100400execlists_context_schedule_out(struct i915_request *rq, unsigned long status)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000401{
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000402 intel_engine_context_out(rq->engine);
Chris Wilsonb9b77422018-05-03 00:02:02 +0100403 execlists_context_status_change(rq, status);
404 trace_i915_request_out(rq);
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000405}
406
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000407static void
408execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
409{
410 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
411 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
412 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
413 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
414}
415
Chris Wilsone61e0f52018-02-21 09:56:36 +0000416static u64 execlists_update_context(struct i915_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100417{
Chris Wilsonab82a062018-04-30 14:15:01 +0100418 struct intel_context *ce = to_intel_context(rq->ctx, rq->engine);
Zhi Wang04da8112017-02-06 18:37:16 +0800419 struct i915_hw_ppgtt *ppgtt =
420 rq->ctx->ppgtt ?: rq->i915->mm.aliasing_ppgtt;
Chris Wilson70c2a242016-09-09 14:11:46 +0100421 u32 *reg_state = ce->lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100422
Chris Wilsone6ba9992017-04-25 14:00:49 +0100423 reg_state[CTX_RING_TAIL+1] = intel_ring_set_tail(rq->ring, rq->tail);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100424
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000425 /* True 32b PPGTT with dynamic page allocation: update PDP
426 * registers and point the unallocated PDPs to scratch page.
427 * PML4 is allocated during ppgtt init, so this is not needed
428 * in 48-bit mode.
429 */
Chris Wilson949e8ab2017-02-09 14:40:36 +0000430 if (ppgtt && !i915_vm_is_48bit(&ppgtt->base))
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000431 execlists_update_context_pdps(ppgtt, reg_state);
Chris Wilson70c2a242016-09-09 14:11:46 +0100432
433 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100434}
435
Thomas Daniel05f0add2018-03-02 18:14:59 +0200436static inline void write_desc(struct intel_engine_execlists *execlists, u64 desc, u32 port)
Chris Wilsonbeecec92017-10-03 21:34:52 +0100437{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200438 if (execlists->ctrl_reg) {
439 writel(lower_32_bits(desc), execlists->submit_reg + port * 2);
440 writel(upper_32_bits(desc), execlists->submit_reg + port * 2 + 1);
441 } else {
442 writel(upper_32_bits(desc), execlists->submit_reg);
443 writel(lower_32_bits(desc), execlists->submit_reg);
444 }
Chris Wilsonbeecec92017-10-03 21:34:52 +0100445}
446
Chris Wilson70c2a242016-09-09 14:11:46 +0100447static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100448{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200449 struct intel_engine_execlists *execlists = &engine->execlists;
450 struct execlist_port *port = execlists->port;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100451 unsigned int n;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100452
Thomas Daniel05f0add2018-03-02 18:14:59 +0200453 /*
454 * ELSQ note: the submit queue is not cleared after being submitted
455 * to the HW so we need to make sure we always clean it up. This is
456 * currently ensured by the fact that we always write the same number
457 * of elsq entries, keep this in mind before changing the loop below.
458 */
459 for (n = execlists_num_ports(execlists); n--; ) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000460 struct i915_request *rq;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100461 unsigned int count;
462 u64 desc;
Chris Wilson70c2a242016-09-09 14:11:46 +0100463
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100464 rq = port_unpack(&port[n], &count);
465 if (rq) {
466 GEM_BUG_ON(count > !n);
467 if (!count++)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000468 execlists_context_schedule_in(rq);
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100469 port_set(&port[n], port_pack(rq, count));
470 desc = execlists_update_context(rq);
471 GEM_DEBUG_EXEC(port[n].context_id = upper_32_bits(desc));
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000472
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100473 GEM_TRACE("%s in[%d]: ctx=%d.%d, global=%d (fence %llx:%d) (current %d), prio=%d\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000474 engine->name, n,
Chris Wilson16c86192017-12-19 22:09:16 +0000475 port[n].context_id, count,
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000476 rq->global_seqno,
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100477 rq->fence.context, rq->fence.seqno,
Chris Wilsone7702762018-03-27 22:01:57 +0100478 intel_engine_get_seqno(engine),
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000479 rq_prio(rq));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100480 } else {
481 GEM_BUG_ON(!n);
482 desc = 0;
483 }
484
Thomas Daniel05f0add2018-03-02 18:14:59 +0200485 write_desc(execlists, desc, n);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100486 }
Thomas Daniel05f0add2018-03-02 18:14:59 +0200487
488 /* we need to manually load the submit queue */
489 if (execlists->ctrl_reg)
490 writel(EL_CTRL_LOAD, execlists->ctrl_reg);
491
492 execlists_clear_active(execlists, EXECLISTS_ACTIVE_HWACK);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100493}
494
Chris Wilson70c2a242016-09-09 14:11:46 +0100495static bool ctx_single_port_submission(const struct i915_gem_context *ctx)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100496{
Chris Wilson70c2a242016-09-09 14:11:46 +0100497 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
Chris Wilson60958682016-12-31 11:20:11 +0000498 i915_gem_context_force_single_submission(ctx));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100499}
500
Chris Wilson70c2a242016-09-09 14:11:46 +0100501static bool can_merge_ctx(const struct i915_gem_context *prev,
502 const struct i915_gem_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100503{
Chris Wilson70c2a242016-09-09 14:11:46 +0100504 if (prev != next)
505 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100506
Chris Wilson70c2a242016-09-09 14:11:46 +0100507 if (ctx_single_port_submission(prev))
508 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100509
Chris Wilson70c2a242016-09-09 14:11:46 +0100510 return true;
511}
Peter Antoine779949f2015-05-11 16:03:27 +0100512
Chris Wilsone61e0f52018-02-21 09:56:36 +0000513static void port_assign(struct execlist_port *port, struct i915_request *rq)
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100514{
515 GEM_BUG_ON(rq == port_request(port));
516
517 if (port_isset(port))
Chris Wilsone61e0f52018-02-21 09:56:36 +0000518 i915_request_put(port_request(port));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100519
Chris Wilsone61e0f52018-02-21 09:56:36 +0000520 port_set(port, port_pack(i915_request_get(rq), port_count(port)));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100521}
522
Chris Wilsonbeecec92017-10-03 21:34:52 +0100523static void inject_preempt_context(struct intel_engine_cs *engine)
524{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200525 struct intel_engine_execlists *execlists = &engine->execlists;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100526 struct intel_context *ce =
Chris Wilsonab82a062018-04-30 14:15:01 +0100527 to_intel_context(engine->i915->preempt_context, engine);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100528 unsigned int n;
529
Thomas Daniel05f0add2018-03-02 18:14:59 +0200530 GEM_BUG_ON(execlists->preempt_complete_status !=
Chris Wilsond6376372018-02-07 21:05:44 +0000531 upper_32_bits(ce->lrc_desc));
Chris Wilson09b1a4e2018-01-25 11:24:42 +0000532 GEM_BUG_ON((ce->lrc_reg_state[CTX_CONTEXT_CONTROL + 1] &
533 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
534 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT)) !=
535 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
536 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT));
537
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000538 /*
539 * Switch to our empty preempt context so
540 * the state of the GPU is known (idle).
541 */
Chris Wilson16a87392017-12-20 09:06:26 +0000542 GEM_TRACE("%s\n", engine->name);
Thomas Daniel05f0add2018-03-02 18:14:59 +0200543 for (n = execlists_num_ports(execlists); --n; )
544 write_desc(execlists, 0, n);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100545
Thomas Daniel05f0add2018-03-02 18:14:59 +0200546 write_desc(execlists, ce->lrc_desc, n);
547
548 /* we need to manually load the submit queue */
549 if (execlists->ctrl_reg)
550 writel(EL_CTRL_LOAD, execlists->ctrl_reg);
551
Michel Thierryba74cb12017-11-20 12:34:58 +0000552 execlists_clear_active(&engine->execlists, EXECLISTS_ACTIVE_HWACK);
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000553 execlists_set_active(&engine->execlists, EXECLISTS_ACTIVE_PREEMPT);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100554}
555
Chris Wilson70c2a242016-09-09 14:11:46 +0100556static void execlists_dequeue(struct intel_engine_cs *engine)
557{
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300558 struct intel_engine_execlists * const execlists = &engine->execlists;
559 struct execlist_port *port = execlists->port;
Mika Kuoppala76e70082017-09-22 15:43:07 +0300560 const struct execlist_port * const last_port =
561 &execlists->port[execlists->port_mask];
Chris Wilsone61e0f52018-02-21 09:56:36 +0000562 struct i915_request *last = port_request(port);
Chris Wilson20311bd2016-11-14 20:41:03 +0000563 struct rb_node *rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100564 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100565
Chris Wilson70c2a242016-09-09 14:11:46 +0100566 /* Hardware submission is through 2 ports. Conceptually each port
567 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
568 * static for a context, and unique to each, so we only execute
569 * requests belonging to a single context from each ring. RING_HEAD
570 * is maintained by the CS in the context image, it marks the place
571 * where it got up to last time, and through RING_TAIL we tell the CS
572 * where we want to execute up to this time.
573 *
574 * In this list the requests are in order of execution. Consecutive
575 * requests from the same context are adjacent in the ringbuffer. We
576 * can combine these requests into a single RING_TAIL update:
577 *
578 * RING_HEAD...req1...req2
579 * ^- RING_TAIL
580 * since to execute req2 the CS must first execute req1.
581 *
582 * Our goal then is to point each port to the end of a consecutive
583 * sequence of requests as being the most optimal (fewest wake ups
584 * and context switches) submission.
585 */
586
Chris Wilsona89d1f92018-05-02 17:38:39 +0100587 spin_lock_irq(&engine->timeline.lock);
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300588 rb = execlists->first;
589 GEM_BUG_ON(rb_first(&execlists->queue) != rb);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100590
591 if (last) {
592 /*
593 * Don't resubmit or switch until all outstanding
594 * preemptions (lite-restore) are seen. Then we
595 * know the next preemption status we see corresponds
596 * to this ELSP update.
597 */
Chris Wilsoneed7ec52018-03-24 12:58:29 +0000598 GEM_BUG_ON(!execlists_is_active(execlists,
599 EXECLISTS_ACTIVE_USER));
Michel Thierryba74cb12017-11-20 12:34:58 +0000600 GEM_BUG_ON(!port_count(&port[0]));
Chris Wilsonbeecec92017-10-03 21:34:52 +0100601 if (port_count(&port[0]) > 1)
602 goto unlock;
603
Michel Thierryba74cb12017-11-20 12:34:58 +0000604 /*
605 * If we write to ELSP a second time before the HW has had
606 * a chance to respond to the previous write, we can confuse
607 * the HW and hit "undefined behaviour". After writing to ELSP,
608 * we must then wait until we see a context-switch event from
609 * the HW to indicate that it has had a chance to respond.
610 */
611 if (!execlists_is_active(execlists, EXECLISTS_ACTIVE_HWACK))
612 goto unlock;
613
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000614 if (need_preempt(engine, last, execlists->queue_priority)) {
Chris Wilsonbeecec92017-10-03 21:34:52 +0100615 inject_preempt_context(engine);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100616 goto unlock;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100617 }
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000618
619 /*
620 * In theory, we could coalesce more requests onto
621 * the second port (the first port is active, with
622 * no preemptions pending). However, that means we
623 * then have to deal with the possible lite-restore
624 * of the second port (as we submit the ELSP, there
625 * may be a context-switch) but also we may complete
626 * the resubmission before the context-switch. Ergo,
627 * coalescing onto the second port will cause a
628 * preemption event, but we cannot predict whether
629 * that will affect port[0] or port[1].
630 *
631 * If the second port is already active, we can wait
632 * until the next context-switch before contemplating
633 * new requests. The GPU will be busy and we should be
634 * able to resubmit the new ELSP before it idles,
635 * avoiding pipeline bubbles (momentary pauses where
636 * the driver is unable to keep up the supply of new
637 * work). However, we have to double check that the
638 * priorities of the ports haven't been switch.
639 */
640 if (port_count(&port[1]))
641 goto unlock;
642
643 /*
644 * WaIdleLiteRestore:bdw,skl
645 * Apply the wa NOOPs to prevent
646 * ring:HEAD == rq:TAIL as we resubmit the
647 * request. See gen8_emit_breadcrumb() for
648 * where we prepare the padding after the
649 * end of the request.
650 */
651 last->tail = last->wa_tail;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100652 }
653
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000654 while (rb) {
655 struct i915_priolist *p = to_priolist(rb);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000656 struct i915_request *rq, *rn;
Chris Wilson20311bd2016-11-14 20:41:03 +0000657
Chris Wilson0c7112a2018-04-18 19:40:51 +0100658 list_for_each_entry_safe(rq, rn, &p->requests, sched.link) {
Chris Wilson6c067572017-05-17 13:10:03 +0100659 /*
660 * Can we combine this request with the current port?
661 * It has to be the same context/ringbuffer and not
662 * have any exceptions (e.g. GVT saying never to
663 * combine contexts).
664 *
665 * If we can combine the requests, we can execute both
666 * by updating the RING_TAIL to point to the end of the
667 * second request, and so we never need to tell the
668 * hardware about the first.
Chris Wilson70c2a242016-09-09 14:11:46 +0100669 */
Chris Wilson6c067572017-05-17 13:10:03 +0100670 if (last && !can_merge_ctx(rq->ctx, last->ctx)) {
671 /*
672 * If we are on the second port and cannot
673 * combine this request with the last, then we
674 * are done.
675 */
Mika Kuoppala76e70082017-09-22 15:43:07 +0300676 if (port == last_port) {
Chris Wilson6c067572017-05-17 13:10:03 +0100677 __list_del_many(&p->requests,
Chris Wilson0c7112a2018-04-18 19:40:51 +0100678 &rq->sched.link);
Chris Wilson6c067572017-05-17 13:10:03 +0100679 goto done;
680 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100681
Chris Wilson6c067572017-05-17 13:10:03 +0100682 /*
683 * If GVT overrides us we only ever submit
684 * port[0], leaving port[1] empty. Note that we
685 * also have to be careful that we don't queue
686 * the same context (even though a different
687 * request) to the second port.
688 */
689 if (ctx_single_port_submission(last->ctx) ||
690 ctx_single_port_submission(rq->ctx)) {
691 __list_del_many(&p->requests,
Chris Wilson0c7112a2018-04-18 19:40:51 +0100692 &rq->sched.link);
Chris Wilson6c067572017-05-17 13:10:03 +0100693 goto done;
694 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100695
Chris Wilson6c067572017-05-17 13:10:03 +0100696 GEM_BUG_ON(last->ctx == rq->ctx);
Chris Wilson70c2a242016-09-09 14:11:46 +0100697
Chris Wilson6c067572017-05-17 13:10:03 +0100698 if (submit)
699 port_assign(port, last);
700 port++;
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300701
702 GEM_BUG_ON(port_isset(port));
Chris Wilson6c067572017-05-17 13:10:03 +0100703 }
704
Chris Wilson0c7112a2018-04-18 19:40:51 +0100705 INIT_LIST_HEAD(&rq->sched.link);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000706 __i915_request_submit(rq);
707 trace_i915_request_in(rq, port_index(port, execlists));
Chris Wilson6c067572017-05-17 13:10:03 +0100708 last = rq;
709 submit = true;
Chris Wilson70c2a242016-09-09 14:11:46 +0100710 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000711
Chris Wilson20311bd2016-11-14 20:41:03 +0000712 rb = rb_next(rb);
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300713 rb_erase(&p->node, &execlists->queue);
Chris Wilson6c067572017-05-17 13:10:03 +0100714 INIT_LIST_HEAD(&p->requests);
715 if (p->priority != I915_PRIORITY_NORMAL)
Chris Wilsonc5cf9a92017-05-17 13:10:04 +0100716 kmem_cache_free(engine->i915->priorities, p);
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000717 }
Chris Wilson15c83c42018-04-11 11:39:29 +0100718
Chris Wilson6c067572017-05-17 13:10:03 +0100719done:
Chris Wilson15c83c42018-04-11 11:39:29 +0100720 /*
721 * Here be a bit of magic! Or sleight-of-hand, whichever you prefer.
722 *
723 * We choose queue_priority such that if we add a request of greater
724 * priority than this, we kick the submission tasklet to decide on
725 * the right order of submitting the requests to hardware. We must
726 * also be prepared to reorder requests as they are in-flight on the
727 * HW. We derive the queue_priority then as the first "hole" in
728 * the HW submission ports and if there are no available slots,
729 * the priority of the lowest executing request, i.e. last.
730 *
731 * When we do receive a higher priority request ready to run from the
732 * user, see queue_request(), the queue_priority is bumped to that
733 * request triggering preemption on the next dequeue (or subsequent
734 * interrupt for secondary ports).
735 */
736 execlists->queue_priority =
737 port != execlists->port ? rq_prio(last) : INT_MIN;
738
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300739 execlists->first = rb;
Chris Wilson6c067572017-05-17 13:10:03 +0100740 if (submit)
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100741 port_assign(port, last);
Chris Wilson339ccd32018-02-15 16:25:53 +0000742
743 /* We must always keep the beast fed if we have work piled up */
Chris Wilson339ccd32018-02-15 16:25:53 +0000744 GEM_BUG_ON(execlists->first && !port_isset(execlists->port));
745
Chris Wilsonbeecec92017-10-03 21:34:52 +0100746unlock:
Chris Wilsona89d1f92018-05-02 17:38:39 +0100747 spin_unlock_irq(&engine->timeline.lock);
Chris Wilson70c2a242016-09-09 14:11:46 +0100748
Chris Wilson4a118ec2017-10-23 22:32:36 +0100749 if (submit) {
Chris Wilsonf2605202018-03-31 14:06:26 +0100750 execlists_user_begin(execlists, execlists->port);
Chris Wilson70c2a242016-09-09 14:11:46 +0100751 execlists_submit_ports(engine);
Chris Wilson4a118ec2017-10-23 22:32:36 +0100752 }
Chris Wilsond081e022018-02-16 15:32:10 +0000753
754 GEM_BUG_ON(port_isset(execlists->port) &&
755 !execlists_is_active(execlists, EXECLISTS_ACTIVE_USER));
Michel Thierryacdd8842014-07-24 17:04:38 +0100756}
757
Michał Winiarskic41937f2017-10-26 15:35:58 +0200758void
Michał Winiarskia4598d12017-10-25 22:00:18 +0200759execlists_cancel_port_requests(struct intel_engine_execlists * const execlists)
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300760{
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100761 struct execlist_port *port = execlists->port;
Mika Kuoppaladc2279e2017-10-10 14:48:57 +0300762 unsigned int num_ports = execlists_num_ports(execlists);
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300763
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100764 while (num_ports-- && port_isset(port)) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000765 struct i915_request *rq = port_request(port);
Chris Wilson7e44fc22017-09-26 11:17:19 +0100766
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100767 GEM_TRACE("%s:port%u global=%d (fence %llx:%d), (current %d)\n",
768 rq->engine->name,
769 (unsigned int)(port - execlists->port),
770 rq->global_seqno,
771 rq->fence.context, rq->fence.seqno,
772 intel_engine_get_seqno(rq->engine));
773
Chris Wilson4a118ec2017-10-23 22:32:36 +0100774 GEM_BUG_ON(!execlists->active);
Chris Wilsonb9b77422018-05-03 00:02:02 +0100775 execlists_context_schedule_out(rq,
776 i915_request_completed(rq) ?
777 INTEL_CONTEXT_SCHEDULE_OUT :
778 INTEL_CONTEXT_SCHEDULE_PREEMPTED);
Weinan Li702791f2018-03-06 10:15:57 +0800779
Chris Wilsone61e0f52018-02-21 09:56:36 +0000780 i915_request_put(rq);
Chris Wilson7e44fc22017-09-26 11:17:19 +0100781
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100782 memset(port, 0, sizeof(*port));
783 port++;
784 }
Chris Wilsoneed7ec52018-03-24 12:58:29 +0000785
Chris Wilson38057aa2018-03-24 12:58:29 +0000786 execlists_clear_active(execlists, EXECLISTS_ACTIVE_USER);
Chris Wilsonf2605202018-03-31 14:06:26 +0100787 execlists_user_end(execlists);
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300788}
789
Chris Wilson46b36172018-03-23 10:18:24 +0000790static void clear_gtiir(struct intel_engine_cs *engine)
791{
Chris Wilson46b36172018-03-23 10:18:24 +0000792 struct drm_i915_private *dev_priv = engine->i915;
793 int i;
794
Chris Wilson46b36172018-03-23 10:18:24 +0000795 /*
796 * Clear any pending interrupt state.
797 *
798 * We do it twice out of paranoia that some of the IIR are
799 * double buffered, and so if we only reset it once there may
800 * still be an interrupt pending.
801 */
Oscar Mateoff047a82018-04-24 14:39:55 -0700802 if (INTEL_GEN(dev_priv) >= 11) {
803 static const struct {
804 u8 bank;
805 u8 bit;
806 } gen11_gtiir[] = {
807 [RCS] = {0, GEN11_RCS0},
808 [BCS] = {0, GEN11_BCS},
809 [_VCS(0)] = {1, GEN11_VCS(0)},
810 [_VCS(1)] = {1, GEN11_VCS(1)},
811 [_VCS(2)] = {1, GEN11_VCS(2)},
812 [_VCS(3)] = {1, GEN11_VCS(3)},
813 [_VECS(0)] = {1, GEN11_VECS(0)},
814 [_VECS(1)] = {1, GEN11_VECS(1)},
815 };
816 unsigned long irqflags;
817
818 GEM_BUG_ON(engine->id >= ARRAY_SIZE(gen11_gtiir));
819
820 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
821 for (i = 0; i < 2; i++) {
822 gen11_reset_one_iir(dev_priv,
823 gen11_gtiir[engine->id].bank,
824 gen11_gtiir[engine->id].bit);
825 }
826 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
827 } else {
828 static const u8 gtiir[] = {
829 [RCS] = 0,
830 [BCS] = 0,
831 [VCS] = 1,
832 [VCS2] = 1,
833 [VECS] = 3,
834 };
835
836 GEM_BUG_ON(engine->id >= ARRAY_SIZE(gtiir));
837
838 for (i = 0; i < 2; i++) {
839 I915_WRITE(GEN8_GT_IIR(gtiir[engine->id]),
840 engine->irq_keep_mask);
841 POSTING_READ(GEN8_GT_IIR(gtiir[engine->id]));
842 }
843 GEM_BUG_ON(I915_READ(GEN8_GT_IIR(gtiir[engine->id])) &
Chris Wilson46b36172018-03-23 10:18:24 +0000844 engine->irq_keep_mask);
Chris Wilson46b36172018-03-23 10:18:24 +0000845 }
Chris Wilson46b36172018-03-23 10:18:24 +0000846}
847
848static void reset_irq(struct intel_engine_cs *engine)
849{
850 /* Mark all CS interrupts as complete */
851 smp_store_mb(engine->execlists.active, 0);
852 synchronize_hardirq(engine->i915->drm.irq);
853
854 clear_gtiir(engine);
855
856 /*
857 * The port is checked prior to scheduling a tasklet, but
858 * just in case we have suspended the tasklet to do the
859 * wedging make sure that when it wakes, it decides there
860 * is no work to do by clearing the irq_posted bit.
861 */
862 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
863}
864
Chris Wilson27a5f612017-09-15 18:31:00 +0100865static void execlists_cancel_requests(struct intel_engine_cs *engine)
866{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300867 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsone61e0f52018-02-21 09:56:36 +0000868 struct i915_request *rq, *rn;
Chris Wilson27a5f612017-09-15 18:31:00 +0100869 struct rb_node *rb;
870 unsigned long flags;
Chris Wilson27a5f612017-09-15 18:31:00 +0100871
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100872 GEM_TRACE("%s current %d\n",
873 engine->name, intel_engine_get_seqno(engine));
Chris Wilson963ddd62018-03-02 11:33:24 +0000874
Chris Wilsona3e38832018-03-02 14:32:45 +0000875 /*
876 * Before we call engine->cancel_requests(), we should have exclusive
877 * access to the submission state. This is arranged for us by the
878 * caller disabling the interrupt generation, the tasklet and other
879 * threads that may then access the same state, giving us a free hand
880 * to reset state. However, we still need to let lockdep be aware that
881 * we know this state may be accessed in hardirq context, so we
882 * disable the irq around this manipulation and we want to keep
883 * the spinlock focused on its duties and not accidentally conflate
884 * coverage to the submission's irq state. (Similarly, although we
885 * shouldn't need to disable irq around the manipulation of the
886 * submission's irq state, we also wish to remind ourselves that
887 * it is irq state.)
888 */
889 local_irq_save(flags);
Chris Wilson27a5f612017-09-15 18:31:00 +0100890
891 /* Cancel the requests on the HW and clear the ELSP tracker. */
Michał Winiarskia4598d12017-10-25 22:00:18 +0200892 execlists_cancel_port_requests(execlists);
Chris Wilson46b36172018-03-23 10:18:24 +0000893 reset_irq(engine);
Chris Wilson27a5f612017-09-15 18:31:00 +0100894
Chris Wilsona89d1f92018-05-02 17:38:39 +0100895 spin_lock(&engine->timeline.lock);
Chris Wilsona3e38832018-03-02 14:32:45 +0000896
Chris Wilson27a5f612017-09-15 18:31:00 +0100897 /* Mark all executing requests as skipped. */
Chris Wilsona89d1f92018-05-02 17:38:39 +0100898 list_for_each_entry(rq, &engine->timeline.requests, link) {
Chris Wilson27a5f612017-09-15 18:31:00 +0100899 GEM_BUG_ON(!rq->global_seqno);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000900 if (!i915_request_completed(rq))
Chris Wilson27a5f612017-09-15 18:31:00 +0100901 dma_fence_set_error(&rq->fence, -EIO);
902 }
903
904 /* Flush the queued requests to the timeline list (for retiring). */
Mika Kuoppalab620e872017-09-22 15:43:03 +0300905 rb = execlists->first;
Chris Wilson27a5f612017-09-15 18:31:00 +0100906 while (rb) {
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000907 struct i915_priolist *p = to_priolist(rb);
Chris Wilson27a5f612017-09-15 18:31:00 +0100908
Chris Wilson0c7112a2018-04-18 19:40:51 +0100909 list_for_each_entry_safe(rq, rn, &p->requests, sched.link) {
910 INIT_LIST_HEAD(&rq->sched.link);
Chris Wilson27a5f612017-09-15 18:31:00 +0100911
912 dma_fence_set_error(&rq->fence, -EIO);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000913 __i915_request_submit(rq);
Chris Wilson27a5f612017-09-15 18:31:00 +0100914 }
915
916 rb = rb_next(rb);
Mika Kuoppalab620e872017-09-22 15:43:03 +0300917 rb_erase(&p->node, &execlists->queue);
Chris Wilson27a5f612017-09-15 18:31:00 +0100918 INIT_LIST_HEAD(&p->requests);
919 if (p->priority != I915_PRIORITY_NORMAL)
920 kmem_cache_free(engine->i915->priorities, p);
921 }
922
923 /* Remaining _unready_ requests will be nop'ed when submitted */
924
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000925 execlists->queue_priority = INT_MIN;
Mika Kuoppalab620e872017-09-22 15:43:03 +0300926 execlists->queue = RB_ROOT;
927 execlists->first = NULL;
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100928 GEM_BUG_ON(port_isset(execlists->port));
Chris Wilson27a5f612017-09-15 18:31:00 +0100929
Chris Wilsona89d1f92018-05-02 17:38:39 +0100930 spin_unlock(&engine->timeline.lock);
Chris Wilsona3e38832018-03-02 14:32:45 +0000931
Chris Wilsona3e38832018-03-02 14:32:45 +0000932 local_irq_restore(flags);
Chris Wilson27a5f612017-09-15 18:31:00 +0100933}
934
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200935/*
Oscar Mateo73e4d072014-07-24 17:04:48 +0100936 * Check the unread Context Status Buffers and manage the submission of new
937 * contexts to the ELSP accordingly.
938 */
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +0530939static void execlists_submission_tasklet(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100940{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300941 struct intel_engine_cs * const engine = (struct intel_engine_cs *)data;
942 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsonf2605202018-03-31 14:06:26 +0100943 struct execlist_port *port = execlists->port;
Chris Wilsonc0336662016-05-06 15:40:21 +0100944 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilsonbb5db7e2018-01-22 10:07:14 +0000945 bool fw = false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100946
Chris Wilson9153e6b2018-03-21 09:10:27 +0000947 /*
948 * We can skip acquiring intel_runtime_pm_get() here as it was taken
Chris Wilson48921262017-04-11 18:58:50 +0100949 * on our behalf by the request (see i915_gem_mark_busy()) and it will
950 * not be relinquished until the device is idle (see
951 * i915_gem_idle_work_handler()). As a precaution, we make sure
952 * that all ELSP are drained i.e. we have processed the CSB,
953 * before allowing ourselves to idle and calling intel_runtime_pm_put().
954 */
955 GEM_BUG_ON(!dev_priv->gt.awake);
956
Chris Wilson9153e6b2018-03-21 09:10:27 +0000957 /*
958 * Prefer doing test_and_clear_bit() as a two stage operation to avoid
Chris Wilson899f6202017-03-21 11:33:20 +0000959 * imposing the cost of a locked atomic transaction when submitting a
960 * new request (outside of the context-switch interrupt).
961 */
962 while (test_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted)) {
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100963 /* The HWSP contains a (cacheable) mirror of the CSB */
964 const u32 *buf =
965 &engine->status_page.page_addr[I915_HWS_CSB_BUF0_INDEX];
Chris Wilson4af0d722017-03-25 20:10:53 +0000966 unsigned int head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100967
Mika Kuoppalab620e872017-09-22 15:43:03 +0300968 if (unlikely(execlists->csb_use_mmio)) {
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100969 buf = (u32 * __force)
970 (dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_BUF_LO(engine, 0)));
Mika Kuoppalab620e872017-09-22 15:43:03 +0300971 execlists->csb_head = -1; /* force mmio read of CSB ptrs */
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100972 }
973
Chris Wilson9153e6b2018-03-21 09:10:27 +0000974 /* Clear before reading to catch new interrupts */
975 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
976 smp_mb__after_atomic();
977
Mika Kuoppalab620e872017-09-22 15:43:03 +0300978 if (unlikely(execlists->csb_head == -1)) { /* following a reset */
Chris Wilsonbb5db7e2018-01-22 10:07:14 +0000979 if (!fw) {
980 intel_uncore_forcewake_get(dev_priv,
981 execlists->fw_domains);
982 fw = true;
983 }
984
Chris Wilson767a9832017-09-13 09:56:05 +0100985 head = readl(dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)));
986 tail = GEN8_CSB_WRITE_PTR(head);
987 head = GEN8_CSB_READ_PTR(head);
Mika Kuoppalab620e872017-09-22 15:43:03 +0300988 execlists->csb_head = head;
Chris Wilson767a9832017-09-13 09:56:05 +0100989 } else {
990 const int write_idx =
991 intel_hws_csb_write_index(dev_priv) -
992 I915_HWS_CSB_BUF0_INDEX;
993
Mika Kuoppalab620e872017-09-22 15:43:03 +0300994 head = execlists->csb_head;
Chris Wilson767a9832017-09-13 09:56:05 +0100995 tail = READ_ONCE(buf[write_idx]);
996 }
Chris Wilsonbb5db7e2018-01-22 10:07:14 +0000997 GEM_TRACE("%s cs-irq head=%d [%d%s], tail=%d [%d%s]\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000998 engine->name,
Chris Wilsonbb5db7e2018-01-22 10:07:14 +0000999 head, GEN8_CSB_READ_PTR(readl(dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)))), fw ? "" : "?",
1000 tail, GEN8_CSB_WRITE_PTR(readl(dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)))), fw ? "" : "?");
Mika Kuoppalab620e872017-09-22 15:43:03 +03001001
Chris Wilson4af0d722017-03-25 20:10:53 +00001002 while (head != tail) {
Chris Wilsone61e0f52018-02-21 09:56:36 +00001003 struct i915_request *rq;
Chris Wilson4af0d722017-03-25 20:10:53 +00001004 unsigned int status;
Chris Wilson77f0d0e2017-05-17 13:10:00 +01001005 unsigned int count;
Chris Wilsona37951a2017-01-24 11:00:06 +00001006
Chris Wilson4af0d722017-03-25 20:10:53 +00001007 if (++head == GEN8_CSB_ENTRIES)
1008 head = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001009
Chris Wilson2ffe80a2017-02-06 17:05:02 +00001010 /* We are flying near dragons again.
1011 *
1012 * We hold a reference to the request in execlist_port[]
1013 * but no more than that. We are operating in softirq
1014 * context and so cannot hold any mutex or sleep. That
1015 * prevents us stopping the requests we are processing
1016 * in port[] from being retired simultaneously (the
1017 * breadcrumb will be complete before we see the
1018 * context-switch). As we only hold the reference to the
1019 * request, any pointer chasing underneath the request
1020 * is subject to a potential use-after-free. Thus we
1021 * store all of the bookkeeping within port[] as
1022 * required, and avoid using unguarded pointers beneath
1023 * request itself. The same applies to the atomic
1024 * status notifier.
1025 */
1026
Chris Wilson6d2cb5a2017-09-13 14:35:34 +01001027 status = READ_ONCE(buf[2 * head]); /* maybe mmio! */
Chris Wilson193a98d2017-12-22 13:27:42 +00001028 GEM_TRACE("%s csb[%d]: status=0x%08x:0x%08x, active=0x%x\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +00001029 engine->name, head,
Chris Wilson193a98d2017-12-22 13:27:42 +00001030 status, buf[2*head + 1],
1031 execlists->active);
Michel Thierryba74cb12017-11-20 12:34:58 +00001032
1033 if (status & (GEN8_CTX_STATUS_IDLE_ACTIVE |
1034 GEN8_CTX_STATUS_PREEMPTED))
1035 execlists_set_active(execlists,
1036 EXECLISTS_ACTIVE_HWACK);
1037 if (status & GEN8_CTX_STATUS_ACTIVE_IDLE)
1038 execlists_clear_active(execlists,
1039 EXECLISTS_ACTIVE_HWACK);
1040
Chris Wilson70c2a242016-09-09 14:11:46 +01001041 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
1042 continue;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001043
Chris Wilson1f5f9ed2017-11-20 12:34:57 +00001044 /* We should never get a COMPLETED | IDLE_ACTIVE! */
1045 GEM_BUG_ON(status & GEN8_CTX_STATUS_IDLE_ACTIVE);
1046
Chris Wilsone40dd222017-11-20 12:34:55 +00001047 if (status & GEN8_CTX_STATUS_COMPLETE &&
Chris Wilsond6376372018-02-07 21:05:44 +00001048 buf[2*head + 1] == execlists->preempt_complete_status) {
Chris Wilson193a98d2017-12-22 13:27:42 +00001049 GEM_TRACE("%s preempt-idle\n", engine->name);
1050
Michał Winiarskia4598d12017-10-25 22:00:18 +02001051 execlists_cancel_port_requests(execlists);
1052 execlists_unwind_incomplete_requests(execlists);
Chris Wilsonbeecec92017-10-03 21:34:52 +01001053
Chris Wilson4a118ec2017-10-23 22:32:36 +01001054 GEM_BUG_ON(!execlists_is_active(execlists,
1055 EXECLISTS_ACTIVE_PREEMPT));
1056 execlists_clear_active(execlists,
1057 EXECLISTS_ACTIVE_PREEMPT);
Chris Wilsonbeecec92017-10-03 21:34:52 +01001058 continue;
1059 }
1060
1061 if (status & GEN8_CTX_STATUS_PREEMPTED &&
Chris Wilson4a118ec2017-10-23 22:32:36 +01001062 execlists_is_active(execlists,
1063 EXECLISTS_ACTIVE_PREEMPT))
Chris Wilsonbeecec92017-10-03 21:34:52 +01001064 continue;
1065
Chris Wilson4a118ec2017-10-23 22:32:36 +01001066 GEM_BUG_ON(!execlists_is_active(execlists,
1067 EXECLISTS_ACTIVE_USER));
1068
Chris Wilson77f0d0e2017-05-17 13:10:00 +01001069 rq = port_unpack(port, &count);
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +01001070 GEM_TRACE("%s out[0]: ctx=%d.%d, global=%d (fence %llx:%d) (current %d), prio=%d\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +00001071 engine->name,
Chris Wilson16c86192017-12-19 22:09:16 +00001072 port->context_id, count,
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001073 rq ? rq->global_seqno : 0,
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +01001074 rq ? rq->fence.context : 0,
1075 rq ? rq->fence.seqno : 0,
Chris Wilsone7702762018-03-27 22:01:57 +01001076 intel_engine_get_seqno(engine),
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001077 rq ? rq_prio(rq) : 0);
Chris Wilsone0840392018-02-21 15:23:01 +00001078
1079 /* Check the context/desc id for this event matches */
1080 GEM_DEBUG_BUG_ON(buf[2 * head + 1] != port->context_id);
1081
Chris Wilson77f0d0e2017-05-17 13:10:00 +01001082 GEM_BUG_ON(count == 0);
1083 if (--count == 0) {
Chris Wilsonf2605202018-03-31 14:06:26 +01001084 /*
1085 * On the final event corresponding to the
1086 * submission of this context, we expect either
1087 * an element-switch event or a completion
1088 * event (and on completion, the active-idle
1089 * marker). No more preemptions, lite-restore
1090 * or otherwise.
1091 */
Chris Wilson70c2a242016-09-09 14:11:46 +01001092 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
Chris Wilsond8747af2017-11-20 12:34:56 +00001093 GEM_BUG_ON(port_isset(&port[1]) &&
1094 !(status & GEN8_CTX_STATUS_ELEMENT_SWITCH));
Chris Wilsonf2605202018-03-31 14:06:26 +01001095 GEM_BUG_ON(!port_isset(&port[1]) &&
1096 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
1097
1098 /*
1099 * We rely on the hardware being strongly
1100 * ordered, that the breadcrumb write is
1101 * coherent (visible from the CPU) before the
1102 * user interrupt and CSB is processed.
1103 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00001104 GEM_BUG_ON(!i915_request_completed(rq));
Chris Wilsonf2605202018-03-31 14:06:26 +01001105
Chris Wilsonb9b77422018-05-03 00:02:02 +01001106 execlists_context_schedule_out(rq,
1107 INTEL_CONTEXT_SCHEDULE_OUT);
Chris Wilsone61e0f52018-02-21 09:56:36 +00001108 i915_request_put(rq);
Chris Wilson77f0d0e2017-05-17 13:10:00 +01001109
Chris Wilson65cb8c02018-02-21 15:15:53 +00001110 GEM_TRACE("%s completed ctx=%d\n",
1111 engine->name, port->context_id);
1112
Chris Wilsonf2605202018-03-31 14:06:26 +01001113 port = execlists_port_complete(execlists, port);
1114 if (port_isset(port))
1115 execlists_user_begin(execlists, port);
1116 else
1117 execlists_user_end(execlists);
Chris Wilson77f0d0e2017-05-17 13:10:00 +01001118 } else {
1119 port_set(port, port_pack(rq, count));
Chris Wilson70c2a242016-09-09 14:11:46 +01001120 }
Chris Wilson4af0d722017-03-25 20:10:53 +00001121 }
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +00001122
Mika Kuoppalab620e872017-09-22 15:43:03 +03001123 if (head != execlists->csb_head) {
1124 execlists->csb_head = head;
Chris Wilson767a9832017-09-13 09:56:05 +01001125 writel(_MASKED_FIELD(GEN8_CSB_READ_PTR_MASK, head << 8),
1126 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)));
1127 }
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +00001128 }
1129
Chris Wilson4a118ec2017-10-23 22:32:36 +01001130 if (!execlists_is_active(execlists, EXECLISTS_ACTIVE_PREEMPT))
Chris Wilson70c2a242016-09-09 14:11:46 +01001131 execlists_dequeue(engine);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +00001132
Chris Wilsonbb5db7e2018-01-22 10:07:14 +00001133 if (fw)
1134 intel_uncore_forcewake_put(dev_priv, execlists->fw_domains);
Chris Wilsoneed7ec52018-03-24 12:58:29 +00001135
1136 /* If the engine is now idle, so should be the flag; and vice versa. */
1137 GEM_BUG_ON(execlists_is_active(&engine->execlists,
1138 EXECLISTS_ACTIVE_USER) ==
1139 !port_isset(engine->execlists.port));
Thomas Daniele981e7b2014-07-24 17:04:39 +01001140}
1141
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001142static void queue_request(struct intel_engine_cs *engine,
Chris Wilson0c7112a2018-04-18 19:40:51 +01001143 struct i915_sched_node *node,
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001144 int prio)
Chris Wilson27606fd2017-09-16 21:44:13 +01001145{
Chris Wilson0c7112a2018-04-18 19:40:51 +01001146 list_add_tail(&node->link,
Chris Wilson87c7acf2018-05-08 01:30:45 +01001147 &lookup_priolist(engine, prio)->requests);
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001148}
Chris Wilson27606fd2017-09-16 21:44:13 +01001149
Chris Wilsonae2f5c02018-03-26 12:50:34 +01001150static void __submit_queue(struct intel_engine_cs *engine, int prio)
1151{
1152 engine->execlists.queue_priority = prio;
1153 tasklet_hi_schedule(&engine->execlists.tasklet);
1154}
1155
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001156static void submit_queue(struct intel_engine_cs *engine, int prio)
1157{
Chris Wilsonae2f5c02018-03-26 12:50:34 +01001158 if (prio > engine->execlists.queue_priority)
1159 __submit_queue(engine, prio);
Chris Wilson27606fd2017-09-16 21:44:13 +01001160}
1161
Chris Wilsone61e0f52018-02-21 09:56:36 +00001162static void execlists_submit_request(struct i915_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +01001163{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001164 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +01001165 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +01001166
Chris Wilson663f71e2016-11-14 20:41:00 +00001167 /* Will be called from irq-context when using foreign fences. */
Chris Wilsona89d1f92018-05-02 17:38:39 +01001168 spin_lock_irqsave(&engine->timeline.lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +01001169
Chris Wilson0c7112a2018-04-18 19:40:51 +01001170 queue_request(engine, &request->sched, rq_prio(request));
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001171 submit_queue(engine, rq_prio(request));
Michel Thierryacdd8842014-07-24 17:04:38 +01001172
Mika Kuoppalab620e872017-09-22 15:43:03 +03001173 GEM_BUG_ON(!engine->execlists.first);
Chris Wilson0c7112a2018-04-18 19:40:51 +01001174 GEM_BUG_ON(list_empty(&request->sched.link));
Chris Wilson6c067572017-05-17 13:10:03 +01001175
Chris Wilsona89d1f92018-05-02 17:38:39 +01001176 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +01001177}
1178
Chris Wilson0c7112a2018-04-18 19:40:51 +01001179static struct i915_request *sched_to_request(struct i915_sched_node *node)
Chris Wilson1f181222017-10-03 21:34:50 +01001180{
Chris Wilson0c7112a2018-04-18 19:40:51 +01001181 return container_of(node, struct i915_request, sched);
Chris Wilson1f181222017-10-03 21:34:50 +01001182}
1183
Chris Wilson20311bd2016-11-14 20:41:03 +00001184static struct intel_engine_cs *
Chris Wilson0c7112a2018-04-18 19:40:51 +01001185sched_lock_engine(struct i915_sched_node *node, struct intel_engine_cs *locked)
Chris Wilson20311bd2016-11-14 20:41:03 +00001186{
Chris Wilson0c7112a2018-04-18 19:40:51 +01001187 struct intel_engine_cs *engine = sched_to_request(node)->engine;
Chris Wilson20311bd2016-11-14 20:41:03 +00001188
Chris Wilsona79a5242017-03-27 21:21:43 +01001189 GEM_BUG_ON(!locked);
1190
Chris Wilson20311bd2016-11-14 20:41:03 +00001191 if (engine != locked) {
Chris Wilsona89d1f92018-05-02 17:38:39 +01001192 spin_unlock(&locked->timeline.lock);
1193 spin_lock(&engine->timeline.lock);
Chris Wilson20311bd2016-11-14 20:41:03 +00001194 }
1195
1196 return engine;
1197}
1198
Chris Wilsonb7268c52018-04-18 19:40:52 +01001199static void execlists_schedule(struct i915_request *request,
1200 const struct i915_sched_attr *attr)
Chris Wilson20311bd2016-11-14 20:41:03 +00001201{
Chris Wilsona02eb972018-05-08 01:30:46 +01001202 struct i915_priolist *uninitialized_var(pl);
1203 struct intel_engine_cs *engine, *last;
Chris Wilson20311bd2016-11-14 20:41:03 +00001204 struct i915_dependency *dep, *p;
1205 struct i915_dependency stack;
Chris Wilsonb7268c52018-04-18 19:40:52 +01001206 const int prio = attr->priority;
Chris Wilson20311bd2016-11-14 20:41:03 +00001207 LIST_HEAD(dfs);
1208
Chris Wilson7d1ea602017-09-28 20:39:00 +01001209 GEM_BUG_ON(prio == I915_PRIORITY_INVALID);
1210
Chris Wilsone61e0f52018-02-21 09:56:36 +00001211 if (i915_request_completed(request))
Chris Wilsonc218ee02018-01-06 10:56:18 +00001212 return;
1213
Chris Wilsonb7268c52018-04-18 19:40:52 +01001214 if (prio <= READ_ONCE(request->sched.attr.priority))
Chris Wilson20311bd2016-11-14 20:41:03 +00001215 return;
1216
Chris Wilson70cd1472016-11-28 14:36:49 +00001217 /* Need BKL in order to use the temporary link inside i915_dependency */
1218 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilson20311bd2016-11-14 20:41:03 +00001219
Chris Wilson0c7112a2018-04-18 19:40:51 +01001220 stack.signaler = &request->sched;
Chris Wilson20311bd2016-11-14 20:41:03 +00001221 list_add(&stack.dfs_link, &dfs);
1222
Chris Wilsonce01b172018-01-02 15:12:26 +00001223 /*
1224 * Recursively bump all dependent priorities to match the new request.
Chris Wilson20311bd2016-11-14 20:41:03 +00001225 *
1226 * A naive approach would be to use recursion:
Chris Wilson0c7112a2018-04-18 19:40:51 +01001227 * static void update_priorities(struct i915_sched_node *node, prio) {
1228 * list_for_each_entry(dep, &node->signalers_list, signal_link)
Chris Wilson20311bd2016-11-14 20:41:03 +00001229 * update_priorities(dep->signal, prio)
Chris Wilson0c7112a2018-04-18 19:40:51 +01001230 * queue_request(node);
Chris Wilson20311bd2016-11-14 20:41:03 +00001231 * }
1232 * but that may have unlimited recursion depth and so runs a very
1233 * real risk of overunning the kernel stack. Instead, we build
1234 * a flat list of all dependencies starting with the current request.
1235 * As we walk the list of dependencies, we add all of its dependencies
1236 * to the end of the list (this may include an already visited
1237 * request) and continue to walk onwards onto the new dependencies. The
1238 * end result is a topological list of requests in reverse order, the
1239 * last element in the list is the request we must execute first.
1240 */
Chris Wilson2221c5b2018-01-02 15:12:27 +00001241 list_for_each_entry(dep, &dfs, dfs_link) {
Chris Wilson0c7112a2018-04-18 19:40:51 +01001242 struct i915_sched_node *node = dep->signaler;
Chris Wilson20311bd2016-11-14 20:41:03 +00001243
Chris Wilsonce01b172018-01-02 15:12:26 +00001244 /*
1245 * Within an engine, there can be no cycle, but we may
Chris Wilsona79a5242017-03-27 21:21:43 +01001246 * refer to the same dependency chain multiple times
1247 * (redundant dependencies are not eliminated) and across
1248 * engines.
1249 */
Chris Wilson0c7112a2018-04-18 19:40:51 +01001250 list_for_each_entry(p, &node->signalers_list, signal_link) {
Chris Wilsonce01b172018-01-02 15:12:26 +00001251 GEM_BUG_ON(p == dep); /* no cycles! */
1252
Chris Wilson0c7112a2018-04-18 19:40:51 +01001253 if (i915_sched_node_signaled(p->signaler))
Chris Wilson1f181222017-10-03 21:34:50 +01001254 continue;
1255
Chris Wilsonb7268c52018-04-18 19:40:52 +01001256 GEM_BUG_ON(p->signaler->attr.priority < node->attr.priority);
1257 if (prio > READ_ONCE(p->signaler->attr.priority))
Chris Wilson20311bd2016-11-14 20:41:03 +00001258 list_move_tail(&p->dfs_link, &dfs);
Chris Wilsona79a5242017-03-27 21:21:43 +01001259 }
Chris Wilson20311bd2016-11-14 20:41:03 +00001260 }
1261
Chris Wilsonce01b172018-01-02 15:12:26 +00001262 /*
1263 * If we didn't need to bump any existing priorities, and we haven't
Chris Wilson349bdb62017-05-17 13:10:05 +01001264 * yet submitted this request (i.e. there is no potential race with
1265 * execlists_submit_request()), we can set our own priority and skip
1266 * acquiring the engine locks.
1267 */
Chris Wilsonb7268c52018-04-18 19:40:52 +01001268 if (request->sched.attr.priority == I915_PRIORITY_INVALID) {
Chris Wilson0c7112a2018-04-18 19:40:51 +01001269 GEM_BUG_ON(!list_empty(&request->sched.link));
Chris Wilsonb7268c52018-04-18 19:40:52 +01001270 request->sched.attr = *attr;
Chris Wilson349bdb62017-05-17 13:10:05 +01001271 if (stack.dfs_link.next == stack.dfs_link.prev)
1272 return;
1273 __list_del_entry(&stack.dfs_link);
1274 }
1275
Chris Wilsona02eb972018-05-08 01:30:46 +01001276 last = NULL;
Chris Wilsona79a5242017-03-27 21:21:43 +01001277 engine = request->engine;
Chris Wilsona89d1f92018-05-02 17:38:39 +01001278 spin_lock_irq(&engine->timeline.lock);
Chris Wilsona79a5242017-03-27 21:21:43 +01001279
Chris Wilson20311bd2016-11-14 20:41:03 +00001280 /* Fifo and depth-first replacement ensure our deps execute before us */
1281 list_for_each_entry_safe_reverse(dep, p, &dfs, dfs_link) {
Chris Wilson0c7112a2018-04-18 19:40:51 +01001282 struct i915_sched_node *node = dep->signaler;
Chris Wilson20311bd2016-11-14 20:41:03 +00001283
1284 INIT_LIST_HEAD(&dep->dfs_link);
1285
Chris Wilson0c7112a2018-04-18 19:40:51 +01001286 engine = sched_lock_engine(node, engine);
Chris Wilson20311bd2016-11-14 20:41:03 +00001287
Chris Wilsonb7268c52018-04-18 19:40:52 +01001288 if (prio <= node->attr.priority)
Chris Wilson20311bd2016-11-14 20:41:03 +00001289 continue;
1290
Chris Wilsonb7268c52018-04-18 19:40:52 +01001291 node->attr.priority = prio;
Chris Wilson0c7112a2018-04-18 19:40:51 +01001292 if (!list_empty(&node->link)) {
Chris Wilsona02eb972018-05-08 01:30:46 +01001293 if (last != engine) {
1294 pl = lookup_priolist(engine, prio);
1295 last = engine;
1296 }
1297 GEM_BUG_ON(pl->priority != prio);
1298 list_move_tail(&node->link, &pl->requests);
Chris Wilsona79a5242017-03-27 21:21:43 +01001299 }
Chris Wilsonae2f5c02018-03-26 12:50:34 +01001300
1301 if (prio > engine->execlists.queue_priority &&
Chris Wilson0c7112a2018-04-18 19:40:51 +01001302 i915_sw_fence_done(&sched_to_request(node)->submit))
Chris Wilsonae2f5c02018-03-26 12:50:34 +01001303 __submit_queue(engine, prio);
Chris Wilson20311bd2016-11-14 20:41:03 +00001304 }
1305
Chris Wilsona89d1f92018-05-02 17:38:39 +01001306 spin_unlock_irq(&engine->timeline.lock);
Chris Wilson20311bd2016-11-14 20:41:03 +00001307}
1308
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001309static int __context_pin(struct i915_gem_context *ctx, struct i915_vma *vma)
1310{
1311 unsigned int flags;
1312 int err;
1313
1314 /*
1315 * Clear this page out of any CPU caches for coherent swap-in/out.
1316 * We only want to do this on the first bind so that we do not stall
1317 * on an active context (which by nature is already on the GPU).
1318 */
1319 if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
1320 err = i915_gem_object_set_to_gtt_domain(vma->obj, true);
1321 if (err)
1322 return err;
1323 }
1324
1325 flags = PIN_GLOBAL | PIN_HIGH;
1326 if (ctx->ggtt_offset_bias)
1327 flags |= PIN_OFFSET_BIAS | ctx->ggtt_offset_bias;
1328
1329 return i915_vma_pin(vma, 0, GEN8_LR_CONTEXT_ALIGN, flags);
1330}
1331
Chris Wilson266a2402017-05-04 10:33:08 +01001332static struct intel_ring *
1333execlists_context_pin(struct intel_engine_cs *engine,
1334 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001335{
Chris Wilsonab82a062018-04-30 14:15:01 +01001336 struct intel_context *ce = to_intel_context(ctx, engine);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001337 void *vaddr;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001338 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001339
Chris Wilson91c8a322016-07-05 10:40:23 +01001340 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001341
Chris Wilson266a2402017-05-04 10:33:08 +01001342 if (likely(ce->pin_count++))
1343 goto out;
Chris Wilsona533b4b2017-03-16 17:16:28 +00001344 GEM_BUG_ON(!ce->pin_count); /* no overflow please! */
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001345
Chris Wilson1d2a19c2018-01-26 12:18:46 +00001346 ret = execlists_context_deferred_alloc(ctx, engine);
1347 if (ret)
1348 goto err;
Chris Wilson56f6e0a2017-01-05 15:30:20 +00001349 GEM_BUG_ON(!ce->state);
Chris Wilsone8a9c582016-12-18 15:37:20 +00001350
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001351 ret = __context_pin(ctx, ce->state);
Nick Hoathe84fe802015-09-11 12:53:46 +01001352 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001353 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001354
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001355 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001356 if (IS_ERR(vaddr)) {
1357 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001358 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001359 }
1360
Chris Wilsond822bb12017-04-03 12:34:25 +01001361 ret = intel_ring_pin(ce->ring, ctx->i915, ctx->ggtt_offset_bias);
Nick Hoathe84fe802015-09-11 12:53:46 +01001362 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001363 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +01001364
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001365 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +01001366
Chris Wilsona3aabe82016-10-04 21:11:26 +01001367 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
1368 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001369 i915_ggtt_offset(ce->ring->vma);
Chris Wilsonc216e902018-03-27 22:01:36 +01001370 ce->lrc_reg_state[CTX_RING_HEAD+1] = ce->ring->head;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001371
Chris Wilson3d574a62017-10-13 21:26:16 +01001372 ce->state->obj->pin_global++;
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001373 i915_gem_context_get(ctx);
Chris Wilson266a2402017-05-04 10:33:08 +01001374out:
1375 return ce->ring;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001376
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001377unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001378 i915_gem_object_unpin_map(ce->state->obj);
1379unpin_vma:
1380 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001381err:
Chris Wilson9021ad02016-05-24 14:53:37 +01001382 ce->pin_count = 0;
Chris Wilson266a2402017-05-04 10:33:08 +01001383 return ERR_PTR(ret);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001384}
1385
Chris Wilsone8a9c582016-12-18 15:37:20 +00001386static void execlists_context_unpin(struct intel_engine_cs *engine,
1387 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001388{
Chris Wilsonab82a062018-04-30 14:15:01 +01001389 struct intel_context *ce = to_intel_context(ctx, engine);
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001390
Chris Wilson91c8a322016-07-05 10:40:23 +01001391 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +01001392 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +00001393
Chris Wilson9021ad02016-05-24 14:53:37 +01001394 if (--ce->pin_count)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001395 return;
1396
Chris Wilsonaad29fb2016-08-02 22:50:23 +01001397 intel_ring_unpin(ce->ring);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001398
Chris Wilson3d574a62017-10-13 21:26:16 +01001399 ce->state->obj->pin_global--;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001400 i915_gem_object_unpin_map(ce->state->obj);
1401 i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001402
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001403 i915_gem_context_put(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001404}
1405
Chris Wilsone61e0f52018-02-21 09:56:36 +00001406static int execlists_request_alloc(struct i915_request *request)
Chris Wilsonef11c012016-12-18 15:37:19 +00001407{
Chris Wilsonab82a062018-04-30 14:15:01 +01001408 struct intel_context *ce =
1409 to_intel_context(request->ctx, request->engine);
Chris Wilsonfd138212017-11-15 15:12:04 +00001410 int ret;
Chris Wilsonef11c012016-12-18 15:37:19 +00001411
Chris Wilsone8a9c582016-12-18 15:37:20 +00001412 GEM_BUG_ON(!ce->pin_count);
1413
Chris Wilsonef11c012016-12-18 15:37:19 +00001414 /* Flush enough space to reduce the likelihood of waiting after
1415 * we start building the request - in which case we will just
1416 * have to repeat work.
1417 */
1418 request->reserved_space += EXECLISTS_REQUEST_SIZE;
1419
Chris Wilsonfd138212017-11-15 15:12:04 +00001420 ret = intel_ring_wait_for_space(request->ring, request->reserved_space);
1421 if (ret)
1422 return ret;
Chris Wilsonef11c012016-12-18 15:37:19 +00001423
Chris Wilsonef11c012016-12-18 15:37:19 +00001424 /* Note that after this point, we have committed to using
1425 * this request as it is being used to both track the
1426 * state of engine initialisation and liveness of the
1427 * golden renderstate above. Think twice before you try
1428 * to cancel/unwind this request now.
1429 */
1430
1431 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
1432 return 0;
Chris Wilsonef11c012016-12-18 15:37:19 +00001433}
1434
Arun Siluvery9e000842015-07-03 14:27:31 +01001435/*
1436 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1437 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1438 * but there is a slight complication as this is applied in WA batch where the
1439 * values are only initialized once so we cannot take register value at the
1440 * beginning and reuse it further; hence we save its value to memory, upload a
1441 * constant value with bit21 set and then we restore it back with the saved value.
1442 * To simplify the WA, a constant value is formed by using the default value
1443 * of this register. This shouldn't be a problem because we are only modifying
1444 * it for a short period and this batch in non-premptible. We can ofcourse
1445 * use additional instructions that read the actual value of the register
1446 * at that time and set our bit of interest but it makes the WA complicated.
1447 *
1448 * This WA is also required for Gen9 so extracting as a function avoids
1449 * code duplication.
1450 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001451static u32 *
1452gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery9e000842015-07-03 14:27:31 +01001453{
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001454 *batch++ = MI_STORE_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1455 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1456 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
1457 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +01001458
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001459 *batch++ = MI_LOAD_REGISTER_IMM(1);
1460 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1461 *batch++ = 0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES;
Arun Siluvery9e000842015-07-03 14:27:31 +01001462
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001463 batch = gen8_emit_pipe_control(batch,
1464 PIPE_CONTROL_CS_STALL |
1465 PIPE_CONTROL_DC_FLUSH_ENABLE,
1466 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001467
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001468 *batch++ = MI_LOAD_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1469 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1470 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
1471 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +01001472
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001473 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001474}
1475
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001476/*
1477 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1478 * initialized at the beginning and shared across all contexts but this field
1479 * helps us to have multiple batches at different offsets and select them based
1480 * on a criteria. At the moment this batch always start at the beginning of the page
1481 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001482 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001483 * The number of WA applied are not known at the beginning; we use this field
1484 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001485 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001486 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1487 * so it adds NOOPs as padding to make it cacheline aligned.
1488 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1489 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001490 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001491static u32 *gen8_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001492{
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001493 /* WaDisableCtxRestoreArbitration:bdw,chv */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001494 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001495
Arun Siluveryc82435b2015-06-19 18:37:13 +01001496 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001497 if (IS_BROADWELL(engine->i915))
1498 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluveryc82435b2015-06-19 18:37:13 +01001499
Arun Siluvery0160f052015-06-23 15:46:57 +01001500 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1501 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001502 batch = gen8_emit_pipe_control(batch,
1503 PIPE_CONTROL_FLUSH_L3 |
1504 PIPE_CONTROL_GLOBAL_GTT_IVB |
1505 PIPE_CONTROL_CS_STALL |
1506 PIPE_CONTROL_QW_WRITE,
1507 i915_ggtt_offset(engine->scratch) +
1508 2 * CACHELINE_BYTES);
Arun Siluvery0160f052015-06-23 15:46:57 +01001509
Chris Wilsonbeecec92017-10-03 21:34:52 +01001510 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1511
Arun Siluvery17ee9502015-06-19 19:07:01 +01001512 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001513 while ((unsigned long)batch % CACHELINE_BYTES)
1514 *batch++ = MI_NOOP;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001515
1516 /*
1517 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1518 * execution depends on the length specified in terms of cache lines
1519 * in the register CTX_RCS_INDIRECT_CTX
1520 */
1521
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001522 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001523}
1524
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001525static u32 *gen9_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery0504cff2015-07-14 15:01:27 +01001526{
Chris Wilsonbeecec92017-10-03 21:34:52 +01001527 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
1528
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001529 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001530 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluverya4106a72015-07-14 15:01:29 +01001531
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001532 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001533 *batch++ = MI_LOAD_REGISTER_IMM(1);
1534 *batch++ = i915_mmio_reg_offset(COMMON_SLICE_CHICKEN2);
1535 *batch++ = _MASKED_BIT_DISABLE(
1536 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE);
1537 *batch++ = MI_NOOP;
Mika Kuoppala873e8172016-07-20 14:26:13 +03001538
Mika Kuoppala066d4622016-06-07 17:19:15 +03001539 /* WaClearSlmSpaceAtContextSwitch:kbl */
1540 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001541 if (IS_KBL_REVID(engine->i915, 0, KBL_REVID_A0)) {
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001542 batch = gen8_emit_pipe_control(batch,
1543 PIPE_CONTROL_FLUSH_L3 |
1544 PIPE_CONTROL_GLOBAL_GTT_IVB |
1545 PIPE_CONTROL_CS_STALL |
1546 PIPE_CONTROL_QW_WRITE,
1547 i915_ggtt_offset(engine->scratch)
1548 + 2 * CACHELINE_BYTES);
Mika Kuoppala066d4622016-06-07 17:19:15 +03001549 }
Tim Gore3485d992016-07-05 10:01:30 +01001550
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001551 /* WaMediaPoolStateCmdInWABB:bxt,glk */
Tim Gore3485d992016-07-05 10:01:30 +01001552 if (HAS_POOLED_EU(engine->i915)) {
1553 /*
1554 * EU pool configuration is setup along with golden context
1555 * during context initialization. This value depends on
1556 * device type (2x6 or 3x6) and needs to be updated based
1557 * on which subslice is disabled especially for 2x6
1558 * devices, however it is safe to load default
1559 * configuration of 3x6 device instead of masking off
1560 * corresponding bits because HW ignores bits of a disabled
1561 * subslice and drops down to appropriate config. Please
1562 * see render_state_setup() in i915_gem_render_state.c for
1563 * possible configurations, to avoid duplication they are
1564 * not shown here again.
1565 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001566 *batch++ = GEN9_MEDIA_POOL_STATE;
1567 *batch++ = GEN9_MEDIA_POOL_ENABLE;
1568 *batch++ = 0x00777000;
1569 *batch++ = 0;
1570 *batch++ = 0;
1571 *batch++ = 0;
Tim Gore3485d992016-07-05 10:01:30 +01001572 }
1573
Chris Wilsonbeecec92017-10-03 21:34:52 +01001574 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1575
Arun Siluvery0504cff2015-07-14 15:01:27 +01001576 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001577 while ((unsigned long)batch % CACHELINE_BYTES)
1578 *batch++ = MI_NOOP;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001579
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001580 return batch;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001581}
1582
Rafael Antognolli4b6ce682018-02-05 15:33:30 -08001583static u32 *
1584gen10_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
1585{
1586 int i;
1587
1588 /*
1589 * WaPipeControlBefore3DStateSamplePattern: cnl
1590 *
1591 * Ensure the engine is idle prior to programming a
1592 * 3DSTATE_SAMPLE_PATTERN during a context restore.
1593 */
1594 batch = gen8_emit_pipe_control(batch,
1595 PIPE_CONTROL_CS_STALL,
1596 0);
1597 /*
1598 * WaPipeControlBefore3DStateSamplePattern says we need 4 dwords for
1599 * the PIPE_CONTROL followed by 12 dwords of 0x0, so 16 dwords in
1600 * total. However, a PIPE_CONTROL is 6 dwords long, not 4, which is
1601 * confusing. Since gen8_emit_pipe_control() already advances the
1602 * batch by 6 dwords, we advance the other 10 here, completing a
1603 * cacheline. It's not clear if the workaround requires this padding
1604 * before other commands, or if it's just the regular padding we would
1605 * already have for the workaround bb, so leave it here for now.
1606 */
1607 for (i = 0; i < 10; i++)
1608 *batch++ = MI_NOOP;
1609
1610 /* Pad to end of cacheline */
1611 while ((unsigned long)batch % CACHELINE_BYTES)
1612 *batch++ = MI_NOOP;
1613
1614 return batch;
1615}
1616
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001617#define CTX_WA_BB_OBJ_SIZE (PAGE_SIZE)
1618
1619static int lrc_setup_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001620{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001621 struct drm_i915_gem_object *obj;
1622 struct i915_vma *vma;
1623 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001624
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001625 obj = i915_gem_object_create(engine->i915, CTX_WA_BB_OBJ_SIZE);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001626 if (IS_ERR(obj))
1627 return PTR_ERR(obj);
1628
Chris Wilsona01cb372017-01-16 15:21:30 +00001629 vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001630 if (IS_ERR(vma)) {
1631 err = PTR_ERR(vma);
1632 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001633 }
1634
Chris Wilson48bb74e2016-08-15 10:49:04 +01001635 err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1636 if (err)
1637 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001638
Chris Wilson48bb74e2016-08-15 10:49:04 +01001639 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001640 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001641
1642err:
1643 i915_gem_object_put(obj);
1644 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001645}
1646
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001647static void lrc_destroy_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001648{
Chris Wilson19880c42016-08-15 10:49:05 +01001649 i915_vma_unpin_and_release(&engine->wa_ctx.vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001650}
1651
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001652typedef u32 *(*wa_bb_func_t)(struct intel_engine_cs *engine, u32 *batch);
1653
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001654static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001655{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001656 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001657 struct i915_wa_ctx_bb *wa_bb[2] = { &wa_ctx->indirect_ctx,
1658 &wa_ctx->per_ctx };
1659 wa_bb_func_t wa_bb_fn[2];
Arun Siluvery17ee9502015-06-19 19:07:01 +01001660 struct page *page;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001661 void *batch, *batch_ptr;
1662 unsigned int i;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001663 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001664
Tvrtko Ursulin10bde232018-01-19 10:00:04 +00001665 if (GEM_WARN_ON(engine->id != RCS))
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001666 return -EINVAL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001667
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001668 switch (INTEL_GEN(engine->i915)) {
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001669 case 10:
Rafael Antognolli4b6ce682018-02-05 15:33:30 -08001670 wa_bb_fn[0] = gen10_init_indirectctx_bb;
1671 wa_bb_fn[1] = NULL;
1672 break;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001673 case 9:
1674 wa_bb_fn[0] = gen9_init_indirectctx_bb;
Chris Wilsonb8aa2232017-09-21 14:54:44 +01001675 wa_bb_fn[1] = NULL;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001676 break;
1677 case 8:
1678 wa_bb_fn[0] = gen8_init_indirectctx_bb;
Chris Wilson3ad7b522017-10-03 21:34:49 +01001679 wa_bb_fn[1] = NULL;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001680 break;
1681 default:
1682 MISSING_CASE(INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001683 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001684 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001685
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001686 ret = lrc_setup_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001687 if (ret) {
1688 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1689 return ret;
1690 }
1691
Chris Wilson48bb74e2016-08-15 10:49:04 +01001692 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001693 batch = batch_ptr = kmap_atomic(page);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001694
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001695 /*
1696 * Emit the two workaround batch buffers, recording the offset from the
1697 * start of the workaround batch buffer object for each and their
1698 * respective sizes.
1699 */
1700 for (i = 0; i < ARRAY_SIZE(wa_bb_fn); i++) {
1701 wa_bb[i]->offset = batch_ptr - batch;
Chris Wilson1d2a19c2018-01-26 12:18:46 +00001702 if (GEM_WARN_ON(!IS_ALIGNED(wa_bb[i]->offset,
1703 CACHELINE_BYTES))) {
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001704 ret = -EINVAL;
1705 break;
1706 }
Chris Wilson604a8f62017-09-21 14:54:43 +01001707 if (wa_bb_fn[i])
1708 batch_ptr = wa_bb_fn[i](engine, batch_ptr);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001709 wa_bb[i]->size = batch_ptr - (batch + wa_bb[i]->offset);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001710 }
1711
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001712 BUG_ON(batch_ptr - batch > CTX_WA_BB_OBJ_SIZE);
1713
Arun Siluvery17ee9502015-06-19 19:07:01 +01001714 kunmap_atomic(batch);
1715 if (ret)
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001716 lrc_destroy_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001717
1718 return ret;
1719}
1720
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001721static void enable_execlists(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001722{
Chris Wilsonc0336662016-05-06 15:40:21 +01001723 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001724
1725 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Kelvin Gardiner225701f2018-01-30 11:49:17 -02001726
1727 /*
1728 * Make sure we're not enabling the new 12-deep CSB
1729 * FIFO as that requires a slightly updated handling
1730 * in the ctx switch irq. Since we're currently only
1731 * using only 2 elements of the enhanced execlists the
1732 * deeper FIFO it's not needed and it's not worth adding
1733 * more statements to the irq handler to support it.
1734 */
1735 if (INTEL_GEN(dev_priv) >= 11)
1736 I915_WRITE(RING_MODE_GEN7(engine),
1737 _MASKED_BIT_DISABLE(GEN11_GFX_DISABLE_LEGACY_MODE));
1738 else
1739 I915_WRITE(RING_MODE_GEN7(engine),
1740 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
1741
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001742 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1743 engine->status_page.ggtt_offset);
1744 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
Chris Wilsone8401302018-02-05 15:24:30 +00001745
1746 /* Following the reset, we need to reload the CSB read/write pointers */
1747 engine->execlists.csb_head = -1;
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001748}
1749
1750static int gen8_init_common_ring(struct intel_engine_cs *engine)
1751{
Mika Kuoppalab620e872017-09-22 15:43:03 +03001752 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001753 int ret;
1754
1755 ret = intel_mocs_init_engine(engine);
1756 if (ret)
1757 return ret;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001758
Chris Wilsonad07dfc2016-10-07 07:53:26 +01001759 intel_engine_reset_breadcrumbs(engine);
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001760 intel_engine_init_hangcheck(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001761
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001762 enable_execlists(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001763
Chris Wilson64f09f02017-08-07 13:19:19 +01001764 /* After a GPU reset, we may have requests to replay */
Michał Winiarski9bdc3572017-10-25 18:25:19 +01001765 if (execlists->first)
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05301766 tasklet_schedule(&execlists->tasklet);
Chris Wilson6b764a52017-04-25 11:38:35 +01001767
Chris Wilson821ed7d2016-09-09 14:11:53 +01001768 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001769}
1770
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001771static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001772{
Chris Wilsonc0336662016-05-06 15:40:21 +01001773 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001774 int ret;
1775
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001776 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001777 if (ret)
1778 return ret;
1779
Chris Wilsonf4ecfbf2018-04-14 13:27:54 +01001780 intel_whitelist_workarounds_apply(engine);
Oscar Mateo59b449d2018-04-10 09:12:47 -07001781
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001782 /* We need to disable the AsyncFlip performance optimisations in order
1783 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1784 * programmed to '1' on all products.
1785 *
1786 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1787 */
1788 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1789
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001790 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1791
Oscar Mateo59b449d2018-04-10 09:12:47 -07001792 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001793}
1794
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001795static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001796{
1797 int ret;
1798
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001799 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001800 if (ret)
1801 return ret;
1802
Chris Wilsonf4ecfbf2018-04-14 13:27:54 +01001803 intel_whitelist_workarounds_apply(engine);
Oscar Mateo59b449d2018-04-10 09:12:47 -07001804
1805 return 0;
Damien Lespiau82ef8222015-02-09 19:33:08 +00001806}
1807
Chris Wilson821ed7d2016-09-09 14:11:53 +01001808static void reset_common_ring(struct intel_engine_cs *engine,
Chris Wilsone61e0f52018-02-21 09:56:36 +00001809 struct i915_request *request)
Chris Wilson821ed7d2016-09-09 14:11:53 +01001810{
Mika Kuoppalab620e872017-09-22 15:43:03 +03001811 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson221ab97192017-09-16 21:44:14 +01001812 unsigned long flags;
Chris Wilson56922512018-04-28 12:15:32 +01001813 u32 *regs;
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001814
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +01001815 GEM_TRACE("%s request global=%x, current=%d\n",
1816 engine->name, request ? request->global_seqno : 0,
1817 intel_engine_get_seqno(engine));
Chris Wilson42232212018-01-02 15:12:32 +00001818
Chris Wilsona3e38832018-03-02 14:32:45 +00001819 /* See execlists_cancel_requests() for the irq/spinlock split. */
1820 local_irq_save(flags);
Chris Wilson221ab97192017-09-16 21:44:14 +01001821
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001822 /*
1823 * Catch up with any missed context-switch interrupts.
1824 *
1825 * Ideally we would just read the remaining CSB entries now that we
1826 * know the gpu is idle. However, the CSB registers are sometimes^W
1827 * often trashed across a GPU reset! Instead we have to rely on
1828 * guessing the missed context-switch events by looking at what
1829 * requests were completed.
1830 */
Michał Winiarskia4598d12017-10-25 22:00:18 +02001831 execlists_cancel_port_requests(execlists);
Chris Wilson46b36172018-03-23 10:18:24 +00001832 reset_irq(engine);
Chris Wilson221ab97192017-09-16 21:44:14 +01001833
1834 /* Push back any incomplete requests for replay after the reset. */
Chris Wilsona89d1f92018-05-02 17:38:39 +01001835 spin_lock(&engine->timeline.lock);
Michał Winiarskia4598d12017-10-25 22:00:18 +02001836 __unwind_incomplete_requests(engine);
Chris Wilsona89d1f92018-05-02 17:38:39 +01001837 spin_unlock(&engine->timeline.lock);
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001838
Chris Wilsona3e38832018-03-02 14:32:45 +00001839 local_irq_restore(flags);
Chris Wilsonaebbc2d2018-03-02 13:12:46 +00001840
Chris Wilsona3e38832018-03-02 14:32:45 +00001841 /*
1842 * If the request was innocent, we leave the request in the ELSP
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001843 * and will try to replay it on restarting. The context image may
1844 * have been corrupted by the reset, in which case we may have
1845 * to service a new GPU hang, but more likely we can continue on
1846 * without impact.
1847 *
1848 * If the request was guilty, we presume the context is corrupt
1849 * and have to at least restore the RING register in the context
1850 * image back to the expected values to skip over the guilty request.
1851 */
Chris Wilson221ab97192017-09-16 21:44:14 +01001852 if (!request || request->fence.error != -EIO)
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001853 return;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001854
Chris Wilsona3e38832018-03-02 14:32:45 +00001855 /*
1856 * We want a simple context + ring to execute the breadcrumb update.
Chris Wilsona3aabe82016-10-04 21:11:26 +01001857 * We cannot rely on the context being intact across the GPU hang,
1858 * so clear it and rebuild just what we need for the breadcrumb.
1859 * All pending requests for this context will be zapped, and any
1860 * future request will be after userspace has had the opportunity
1861 * to recreate its own state.
1862 */
Chris Wilsonab82a062018-04-30 14:15:01 +01001863 regs = to_intel_context(request->ctx, engine)->lrc_reg_state;
Chris Wilson56922512018-04-28 12:15:32 +01001864 if (engine->default_state) {
1865 void *defaults;
1866
1867 defaults = i915_gem_object_pin_map(engine->default_state,
1868 I915_MAP_WB);
1869 if (!IS_ERR(defaults)) {
1870 memcpy(regs, /* skip restoring the vanilla PPHWSP */
1871 defaults + LRC_STATE_PN * PAGE_SIZE,
1872 engine->context_size - PAGE_SIZE);
1873 i915_gem_object_unpin_map(engine->default_state);
1874 }
1875 }
1876 execlists_init_reg_state(regs, request->ctx, engine, request->ring);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001877
Chris Wilson821ed7d2016-09-09 14:11:53 +01001878 /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */
Chris Wilson56922512018-04-28 12:15:32 +01001879 regs[CTX_RING_BUFFER_START + 1] = i915_ggtt_offset(request->ring->vma);
1880 regs[CTX_RING_HEAD + 1] = request->postfix;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001881
Chris Wilson821ed7d2016-09-09 14:11:53 +01001882 request->ring->head = request->postfix;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001883 intel_ring_update_space(request->ring);
1884
Chris Wilsona3aabe82016-10-04 21:11:26 +01001885 /* Reset WaIdleLiteRestore:bdw,skl as well */
Chris Wilson7e4992a2017-09-28 20:38:59 +01001886 unwind_wa_tail(request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001887}
1888
Chris Wilsone61e0f52018-02-21 09:56:36 +00001889static int intel_logical_ring_emit_pdps(struct i915_request *rq)
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001890{
Chris Wilsone61e0f52018-02-21 09:56:36 +00001891 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
1892 struct intel_engine_cs *engine = rq->engine;
Mika Kuoppalae7167762017-02-28 17:28:10 +02001893 const int num_lri_cmds = GEN8_3LVL_PDPES * 2;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001894 u32 *cs;
1895 int i;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001896
Chris Wilsone61e0f52018-02-21 09:56:36 +00001897 cs = intel_ring_begin(rq, num_lri_cmds * 2 + 2);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001898 if (IS_ERR(cs))
1899 return PTR_ERR(cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001900
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001901 *cs++ = MI_LOAD_REGISTER_IMM(num_lri_cmds);
Mika Kuoppalae7167762017-02-28 17:28:10 +02001902 for (i = GEN8_3LVL_PDPES - 1; i >= 0; i--) {
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001903 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1904
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001905 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, i));
1906 *cs++ = upper_32_bits(pd_daddr);
1907 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, i));
1908 *cs++ = lower_32_bits(pd_daddr);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001909 }
1910
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001911 *cs++ = MI_NOOP;
Chris Wilsone61e0f52018-02-21 09:56:36 +00001912 intel_ring_advance(rq, cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001913
1914 return 0;
1915}
1916
Chris Wilsone61e0f52018-02-21 09:56:36 +00001917static int gen8_emit_bb_start(struct i915_request *rq,
Chris Wilson803688b2016-08-02 22:50:27 +01001918 u64 offset, u32 len,
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001919 const unsigned int flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001920{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001921 u32 *cs;
Oscar Mateo15648582014-07-24 17:04:32 +01001922 int ret;
1923
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001924 /* Don't rely in hw updating PDPs, specially in lite-restore.
1925 * Ideally, we should set Force PD Restore in ctx descriptor,
1926 * but we can't. Force Restore would be a second option, but
1927 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001928 * not idle). PML4 is allocated during ppgtt init so this is
1929 * not needed in 48-bit.*/
Chris Wilsone61e0f52018-02-21 09:56:36 +00001930 if (rq->ctx->ppgtt &&
1931 (intel_engine_flag(rq->engine) & rq->ctx->ppgtt->pd_dirty_rings) &&
1932 !i915_vm_is_48bit(&rq->ctx->ppgtt->base) &&
1933 !intel_vgpu_active(rq->i915)) {
1934 ret = intel_logical_ring_emit_pdps(rq);
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001935 if (ret)
1936 return ret;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001937
Chris Wilsone61e0f52018-02-21 09:56:36 +00001938 rq->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(rq->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001939 }
1940
Chris Wilson74f9474122018-05-03 20:54:16 +01001941 cs = intel_ring_begin(rq, 6);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001942 if (IS_ERR(cs))
1943 return PTR_ERR(cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001944
Chris Wilson279f5a02017-10-05 20:10:05 +01001945 /*
1946 * WaDisableCtxRestoreArbitration:bdw,chv
1947 *
1948 * We don't need to perform MI_ARB_ENABLE as often as we do (in
1949 * particular all the gen that do not need the w/a at all!), if we
1950 * took care to make sure that on every switch into this context
1951 * (both ordinary and for preemption) that arbitrartion was enabled
1952 * we would be fine. However, there doesn't seem to be a downside to
1953 * being paranoid and making sure it is set before each batch and
1954 * every context-switch.
1955 *
1956 * Note that if we fail to enable arbitration before the request
1957 * is complete, then we do not see the context-switch interrupt and
1958 * the engine hangs (with RING_HEAD == RING_TAIL).
1959 *
1960 * That satisfies both the GPGPU w/a and our heavy-handed paranoia.
1961 */
Chris Wilson3ad7b522017-10-03 21:34:49 +01001962 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1963
Oscar Mateo15648582014-07-24 17:04:32 +01001964 /* FIXME(BDW): Address space and security selectors. */
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001965 *cs++ = MI_BATCH_BUFFER_START_GEN8 |
1966 (flags & I915_DISPATCH_SECURE ? 0 : BIT(8)) |
1967 (flags & I915_DISPATCH_RS ? MI_BATCH_RESOURCE_STREAMER : 0);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001968 *cs++ = lower_32_bits(offset);
1969 *cs++ = upper_32_bits(offset);
Chris Wilson74f9474122018-05-03 20:54:16 +01001970
1971 *cs++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
1972 *cs++ = MI_NOOP;
Chris Wilsone61e0f52018-02-21 09:56:36 +00001973 intel_ring_advance(rq, cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001974
1975 return 0;
1976}
1977
Chris Wilson31bb59c2016-07-01 17:23:27 +01001978static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001979{
Chris Wilsonc0336662016-05-06 15:40:21 +01001980 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001981 I915_WRITE_IMR(engine,
1982 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1983 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001984}
1985
Chris Wilson31bb59c2016-07-01 17:23:27 +01001986static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001987{
Chris Wilsonc0336662016-05-06 15:40:21 +01001988 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001989 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001990}
1991
Chris Wilsone61e0f52018-02-21 09:56:36 +00001992static int gen8_emit_flush(struct i915_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001993{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001994 u32 cmd, *cs;
Oscar Mateo47122742014-07-24 17:04:28 +01001995
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001996 cs = intel_ring_begin(request, 4);
1997 if (IS_ERR(cs))
1998 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001999
2000 cmd = MI_FLUSH_DW + 1;
2001
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002002 /* We always require a command barrier so that subsequent
2003 * commands, such as breadcrumb interrupts, are strictly ordered
2004 * wrt the contents of the write cache being flushed to memory
2005 * (and thus being coherent from the CPU).
2006 */
2007 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2008
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002009 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002010 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01002011 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002012 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01002013 }
2014
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002015 *cs++ = cmd;
2016 *cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
2017 *cs++ = 0; /* upper addr */
2018 *cs++ = 0; /* value */
2019 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002020
2021 return 0;
2022}
2023
Chris Wilsone61e0f52018-02-21 09:56:36 +00002024static int gen8_emit_flush_render(struct i915_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002025 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01002026{
Chris Wilsonb5321f32016-08-02 22:50:18 +01002027 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002028 u32 scratch_addr =
2029 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002030 bool vf_flush_wa = false, dc_flush_wa = false;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002031 u32 *cs, flags = 0;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002032 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01002033
2034 flags |= PIPE_CONTROL_CS_STALL;
2035
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002036 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01002037 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
2038 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08002039 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01002040 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01002041 }
2042
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002043 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01002044 flags |= PIPE_CONTROL_TLB_INVALIDATE;
2045 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
2046 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
2047 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
2048 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
2049 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
2050 flags |= PIPE_CONTROL_QW_WRITE;
2051 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01002052
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08002053 /*
2054 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
2055 * pipe control.
2056 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002057 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08002058 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002059
2060 /* WaForGAMHang:kbl */
2061 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
2062 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08002063 }
Imre Deak9647ff32015-01-25 13:27:11 -08002064
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002065 len = 6;
2066
2067 if (vf_flush_wa)
2068 len += 6;
2069
2070 if (dc_flush_wa)
2071 len += 12;
2072
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002073 cs = intel_ring_begin(request, len);
2074 if (IS_ERR(cs))
2075 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002076
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002077 if (vf_flush_wa)
2078 cs = gen8_emit_pipe_control(cs, 0, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08002079
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002080 if (dc_flush_wa)
2081 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_DC_FLUSH_ENABLE,
2082 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002083
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002084 cs = gen8_emit_pipe_control(cs, flags, scratch_addr);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002085
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002086 if (dc_flush_wa)
2087 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_CS_STALL, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002088
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002089 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002090
2091 return 0;
2092}
2093
Chris Wilson7c17d372016-01-20 15:43:35 +02002094/*
2095 * Reserve space for 2 NOOPs at the end of each request to be
2096 * used as a workaround for not being allowed to do lite
2097 * restore with HEAD==TAIL (WaIdleLiteRestore).
2098 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00002099static void gen8_emit_wa_tail(struct i915_request *request, u32 *cs)
Oscar Mateo4da46e12014-07-24 17:04:27 +01002100{
Chris Wilsonbeecec92017-10-03 21:34:52 +01002101 /* Ensure there's always at least one preemption point per-request. */
2102 *cs++ = MI_ARB_CHECK;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002103 *cs++ = MI_NOOP;
2104 request->wa_tail = intel_ring_offset(request, cs);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002105}
Oscar Mateo4da46e12014-07-24 17:04:27 +01002106
Chris Wilsone61e0f52018-02-21 09:56:36 +00002107static void gen8_emit_breadcrumb(struct i915_request *request, u32 *cs)
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002108{
Chris Wilson7c17d372016-01-20 15:43:35 +02002109 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
2110 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01002111
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002112 cs = gen8_emit_ggtt_write(cs, request->global_seqno,
2113 intel_hws_seqno_address(request->engine));
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002114 *cs++ = MI_USER_INTERRUPT;
Chris Wilson74f9474122018-05-03 20:54:16 +01002115 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002116 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01002117 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002118
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002119 gen8_emit_wa_tail(request, cs);
Chris Wilson7c17d372016-01-20 15:43:35 +02002120}
Chris Wilson98f29e82016-10-28 13:58:51 +01002121static const int gen8_emit_breadcrumb_sz = 6 + WA_TAIL_DWORDS;
2122
Chris Wilsone61e0f52018-02-21 09:56:36 +00002123static void gen8_emit_breadcrumb_rcs(struct i915_request *request, u32 *cs)
Chris Wilson7c17d372016-01-20 15:43:35 +02002124{
Michał Winiarskice81a652016-04-12 15:51:55 +02002125 /* We're using qword write, seqno should be aligned to 8 bytes. */
2126 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
2127
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002128 cs = gen8_emit_ggtt_write_rcs(cs, request->global_seqno,
2129 intel_hws_seqno_address(request->engine));
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002130 *cs++ = MI_USER_INTERRUPT;
Chris Wilson74f9474122018-05-03 20:54:16 +01002131 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002132 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01002133 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002134
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002135 gen8_emit_wa_tail(request, cs);
Oscar Mateo4da46e12014-07-24 17:04:27 +01002136}
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002137static const int gen8_emit_breadcrumb_rcs_sz = 8 + WA_TAIL_DWORDS;
Chris Wilson98f29e82016-10-28 13:58:51 +01002138
Chris Wilsone61e0f52018-02-21 09:56:36 +00002139static int gen8_init_rcs_context(struct i915_request *rq)
Thomas Daniele7778be2014-12-02 12:50:48 +00002140{
2141 int ret;
2142
Oscar Mateo59b449d2018-04-10 09:12:47 -07002143 ret = intel_ctx_workarounds_emit(rq);
Thomas Daniele7778be2014-12-02 12:50:48 +00002144 if (ret)
2145 return ret;
2146
Chris Wilsone61e0f52018-02-21 09:56:36 +00002147 ret = intel_rcs_context_init_mocs(rq);
Peter Antoine3bbaba02015-07-10 20:13:11 +03002148 /*
2149 * Failing to program the MOCS is non-fatal.The system will not
2150 * run at peak performance. So generate an error and carry on.
2151 */
2152 if (ret)
2153 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
2154
Chris Wilsone61e0f52018-02-21 09:56:36 +00002155 return i915_gem_render_state_emit(rq);
Thomas Daniele7778be2014-12-02 12:50:48 +00002156}
2157
Oscar Mateo73e4d072014-07-24 17:04:48 +01002158/**
2159 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002160 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002161 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002162void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01002163{
John Harrison6402c332014-10-31 12:00:26 +00002164 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01002165
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002166 /*
2167 * Tasklet cannot be active at this point due intel_mark_active/idle
2168 * so this is just for documentation.
2169 */
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302170 if (WARN_ON(test_bit(TASKLET_STATE_SCHED,
2171 &engine->execlists.tasklet.state)))
2172 tasklet_kill(&engine->execlists.tasklet);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002173
Chris Wilsonc0336662016-05-06 15:40:21 +01002174 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00002175
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002176 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002177 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00002178 }
Oscar Mateo48d82382014-07-24 17:04:23 +01002179
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002180 if (engine->cleanup)
2181 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01002182
Chris Wilsone8a9c582016-12-18 15:37:20 +00002183 intel_engine_cleanup_common(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002184
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002185 lrc_destroy_wa_ctx(engine);
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00002186
Chris Wilsonc0336662016-05-06 15:40:21 +01002187 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05302188 dev_priv->engine[engine->id] = NULL;
2189 kfree(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002190}
2191
Chris Wilsonff44ad52017-03-16 17:13:03 +00002192static void execlists_set_default_submission(struct intel_engine_cs *engine)
Chris Wilsonddd66c52016-08-02 22:50:31 +01002193{
Chris Wilsonff44ad52017-03-16 17:13:03 +00002194 engine->submit_request = execlists_submit_request;
Chris Wilson27a5f612017-09-15 18:31:00 +01002195 engine->cancel_requests = execlists_cancel_requests;
Chris Wilsonff44ad52017-03-16 17:13:03 +00002196 engine->schedule = execlists_schedule;
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302197 engine->execlists.tasklet.func = execlists_submission_tasklet;
Chris Wilsonaba5e272017-10-25 15:39:41 +01002198
2199 engine->park = NULL;
2200 engine->unpark = NULL;
Tvrtko Ursulincf669b42017-11-29 10:28:05 +00002201
2202 engine->flags |= I915_ENGINE_SUPPORTS_STATS;
Chris Wilson2a694fe2018-04-03 19:35:37 +01002203 if (engine->i915->preempt_context)
2204 engine->flags |= I915_ENGINE_HAS_PREEMPTION;
Chris Wilson3fed1802018-02-07 21:05:43 +00002205
2206 engine->i915->caps.scheduler =
2207 I915_SCHEDULER_CAP_ENABLED |
2208 I915_SCHEDULER_CAP_PRIORITY;
Chris Wilson2a694fe2018-04-03 19:35:37 +01002209 if (intel_engine_has_preemption(engine))
Chris Wilson3fed1802018-02-07 21:05:43 +00002210 engine->i915->caps.scheduler |= I915_SCHEDULER_CAP_PREEMPTION;
Chris Wilsonddd66c52016-08-02 22:50:31 +01002211}
2212
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002213static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01002214logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002215{
2216 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002217 engine->init_hw = gen8_init_common_ring;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002218 engine->reset_hw = reset_common_ring;
Chris Wilsone8a9c582016-12-18 15:37:20 +00002219
2220 engine->context_pin = execlists_context_pin;
2221 engine->context_unpin = execlists_context_unpin;
2222
Chris Wilsonf73e7392016-12-18 15:37:24 +00002223 engine->request_alloc = execlists_request_alloc;
2224
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002225 engine->emit_flush = gen8_emit_flush;
Chris Wilson9b81d552016-10-28 13:58:50 +01002226 engine->emit_breadcrumb = gen8_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01002227 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_sz;
Chris Wilsonff44ad52017-03-16 17:13:03 +00002228
2229 engine->set_default_submission = execlists_set_default_submission;
Chris Wilsonddd66c52016-08-02 22:50:31 +01002230
Tvrtko Ursulind4ccceb2018-03-02 18:14:56 +02002231 if (INTEL_GEN(engine->i915) < 11) {
2232 engine->irq_enable = gen8_logical_ring_enable_irq;
2233 engine->irq_disable = gen8_logical_ring_disable_irq;
2234 } else {
2235 /*
2236 * TODO: On Gen11 interrupt masks need to be clear
2237 * to allow C6 entry. Keep interrupts enabled at
2238 * and take the hit of generating extra interrupts
2239 * until a more refined solution exists.
2240 */
2241 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002242 engine->emit_bb_start = gen8_emit_bb_start;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002243}
2244
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002245static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01002246logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002247{
Daniele Ceraolo Spuriofa6f0712018-03-14 11:26:53 -07002248 unsigned int shift = 0;
2249
2250 if (INTEL_GEN(engine->i915) < 11) {
2251 const u8 irq_shifts[] = {
2252 [RCS] = GEN8_RCS_IRQ_SHIFT,
2253 [BCS] = GEN8_BCS_IRQ_SHIFT,
2254 [VCS] = GEN8_VCS1_IRQ_SHIFT,
2255 [VCS2] = GEN8_VCS2_IRQ_SHIFT,
2256 [VECS] = GEN8_VECS_IRQ_SHIFT,
2257 };
2258
2259 shift = irq_shifts[engine->id];
2260 }
2261
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002262 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
2263 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002264}
2265
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002266static void
2267logical_ring_setup(struct intel_engine_cs *engine)
2268{
2269 struct drm_i915_private *dev_priv = engine->i915;
2270 enum forcewake_domains fw_domains;
2271
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002272 intel_engine_setup_common(engine);
2273
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002274 /* Intentionally left blank. */
2275 engine->buffer = NULL;
2276
2277 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
2278 RING_ELSP(engine),
2279 FW_REG_WRITE);
2280
2281 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
2282 RING_CONTEXT_STATUS_PTR(engine),
2283 FW_REG_READ | FW_REG_WRITE);
2284
2285 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
2286 RING_CONTEXT_STATUS_BUF_BASE(engine),
2287 FW_REG_READ);
2288
Mika Kuoppalab620e872017-09-22 15:43:03 +03002289 engine->execlists.fw_domains = fw_domains;
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002290
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302291 tasklet_init(&engine->execlists.tasklet,
2292 execlists_submission_tasklet, (unsigned long)engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002293
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002294 logical_ring_default_vfuncs(engine);
2295 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002296}
2297
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +01002298static int logical_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002299{
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002300 int ret;
2301
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002302 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002303 if (ret)
2304 goto error;
2305
Thomas Daniel05f0add2018-03-02 18:14:59 +02002306 if (HAS_LOGICAL_RING_ELSQ(engine->i915)) {
2307 engine->execlists.submit_reg = engine->i915->regs +
2308 i915_mmio_reg_offset(RING_EXECLIST_SQ_CONTENTS(engine));
2309 engine->execlists.ctrl_reg = engine->i915->regs +
2310 i915_mmio_reg_offset(RING_EXECLIST_CONTROL(engine));
2311 } else {
2312 engine->execlists.submit_reg = engine->i915->regs +
2313 i915_mmio_reg_offset(RING_ELSP(engine));
2314 }
Chris Wilson693cfbf2018-01-02 15:12:33 +00002315
Chris Wilsond6376372018-02-07 21:05:44 +00002316 engine->execlists.preempt_complete_status = ~0u;
Chris Wilsonab82a062018-04-30 14:15:01 +01002317 if (engine->i915->preempt_context) {
2318 struct intel_context *ce =
2319 to_intel_context(engine->i915->preempt_context, engine);
2320
Chris Wilsond6376372018-02-07 21:05:44 +00002321 engine->execlists.preempt_complete_status =
Chris Wilsonab82a062018-04-30 14:15:01 +01002322 upper_32_bits(ce->lrc_desc);
2323 }
Chris Wilsond6376372018-02-07 21:05:44 +00002324
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002325 return 0;
2326
2327error:
2328 intel_logical_ring_cleanup(engine);
2329 return ret;
2330}
2331
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01002332int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002333{
2334 struct drm_i915_private *dev_priv = engine->i915;
2335 int ret;
2336
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002337 logical_ring_setup(engine);
2338
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002339 if (HAS_L3_DPF(dev_priv))
2340 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2341
2342 /* Override some for render ring. */
2343 if (INTEL_GEN(dev_priv) >= 9)
2344 engine->init_hw = gen9_init_render_ring;
2345 else
2346 engine->init_hw = gen8_init_render_ring;
2347 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002348 engine->emit_flush = gen8_emit_flush_render;
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002349 engine->emit_breadcrumb = gen8_emit_breadcrumb_rcs;
2350 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_rcs_sz;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002351
Chris Wilsonf51455d2017-01-10 14:47:34 +00002352 ret = intel_engine_create_scratch(engine, PAGE_SIZE);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002353 if (ret)
2354 return ret;
2355
2356 ret = intel_init_workaround_bb(engine);
2357 if (ret) {
2358 /*
2359 * We continue even if we fail to initialize WA batch
2360 * because we only expect rare glitches but nothing
2361 * critical to prevent us from using GPU
2362 */
2363 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2364 ret);
2365 }
2366
Tvrtko Ursulind038fc72016-12-16 13:18:42 +00002367 return logical_ring_init(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002368}
2369
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01002370int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002371{
2372 logical_ring_setup(engine);
2373
2374 return logical_ring_init(engine);
2375}
2376
Jeff McGee0cea6502015-02-13 10:27:56 -06002377static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01002378make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06002379{
2380 u32 rpcs = 0;
2381
2382 /*
2383 * No explicit RPCS request is needed to ensure full
2384 * slice/subslice/EU enablement prior to Gen9.
2385 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002386 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06002387 return 0;
2388
2389 /*
2390 * Starting in Gen9, render power gating can leave
2391 * slice/subslice/EU in a partially enabled state. We
2392 * must make an explicit request through RPCS for full
2393 * enablement.
2394 */
Imre Deak43b67992016-08-31 19:13:02 +03002395 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06002396 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Imre Deakf08a0c92016-08-31 19:13:04 +03002397 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002398 GEN8_RPCS_S_CNT_SHIFT;
2399 rpcs |= GEN8_RPCS_ENABLE;
2400 }
2401
Imre Deak43b67992016-08-31 19:13:02 +03002402 if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06002403 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Lionel Landwerlin8cc76692018-03-06 12:28:52 +00002404 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask[0]) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002405 GEN8_RPCS_SS_CNT_SHIFT;
2406 rpcs |= GEN8_RPCS_ENABLE;
2407 }
2408
Imre Deak43b67992016-08-31 19:13:02 +03002409 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
2410 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002411 GEN8_RPCS_EU_MIN_SHIFT;
Imre Deak43b67992016-08-31 19:13:02 +03002412 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002413 GEN8_RPCS_EU_MAX_SHIFT;
2414 rpcs |= GEN8_RPCS_ENABLE;
2415 }
2416
2417 return rpcs;
2418}
2419
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002420static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00002421{
2422 u32 indirect_ctx_offset;
2423
Chris Wilsonc0336662016-05-06 15:40:21 +01002424 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00002425 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01002426 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00002427 /* fall through */
Michel Thierryfd034c72018-03-02 18:15:00 +02002428 case 11:
2429 indirect_ctx_offset =
2430 GEN11_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2431 break;
Michel Thierry7bd0a2c2017-06-06 13:30:38 -07002432 case 10:
2433 indirect_ctx_offset =
2434 GEN10_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2435 break;
Michel Thierry71562912016-02-23 10:31:49 +00002436 case 9:
2437 indirect_ctx_offset =
2438 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2439 break;
2440 case 8:
2441 indirect_ctx_offset =
2442 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2443 break;
2444 }
2445
2446 return indirect_ctx_offset;
2447}
2448
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002449static void execlists_init_reg_state(u32 *regs,
Chris Wilsona3aabe82016-10-04 21:11:26 +01002450 struct i915_gem_context *ctx,
2451 struct intel_engine_cs *engine,
2452 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002453{
Chris Wilsona3aabe82016-10-04 21:11:26 +01002454 struct drm_i915_private *dev_priv = engine->i915;
2455 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt ?: dev_priv->mm.aliasing_ppgtt;
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002456 u32 base = engine->mmio_base;
2457 bool rcs = engine->id == RCS;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002458
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002459 /* A context is actually a big batch buffer with several
2460 * MI_LOAD_REGISTER_IMM commands followed by (reg, value) pairs. The
2461 * values we are setting here are only for the first context restore:
2462 * on a subsequent save, the GPU will recreate this batchbuffer with new
2463 * values (including all the missing MI_LOAD_REGISTER_IMM commands that
2464 * we are not initializing here).
2465 */
2466 regs[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(rcs ? 14 : 11) |
2467 MI_LRI_FORCE_POSTED;
2468
2469 CTX_REG(regs, CTX_CONTEXT_CONTROL, RING_CONTEXT_CONTROL(engine),
Chris Wilson09b1a4e2018-01-25 11:24:42 +00002470 _MASKED_BIT_DISABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
2471 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT) |
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002472 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002473 (HAS_RESOURCE_STREAMER(dev_priv) ?
2474 CTX_CTRL_RS_CTX_ENABLE : 0)));
2475 CTX_REG(regs, CTX_RING_HEAD, RING_HEAD(base), 0);
2476 CTX_REG(regs, CTX_RING_TAIL, RING_TAIL(base), 0);
2477 CTX_REG(regs, CTX_RING_BUFFER_START, RING_START(base), 0);
2478 CTX_REG(regs, CTX_RING_BUFFER_CONTROL, RING_CTL(base),
2479 RING_CTL_SIZE(ring->size) | RING_VALID);
2480 CTX_REG(regs, CTX_BB_HEAD_U, RING_BBADDR_UDW(base), 0);
2481 CTX_REG(regs, CTX_BB_HEAD_L, RING_BBADDR(base), 0);
2482 CTX_REG(regs, CTX_BB_STATE, RING_BBSTATE(base), RING_BB_PPGTT);
2483 CTX_REG(regs, CTX_SECOND_BB_HEAD_U, RING_SBBADDR_UDW(base), 0);
2484 CTX_REG(regs, CTX_SECOND_BB_HEAD_L, RING_SBBADDR(base), 0);
2485 CTX_REG(regs, CTX_SECOND_BB_STATE, RING_SBBSTATE(base), 0);
2486 if (rcs) {
Chris Wilson604a8f62017-09-21 14:54:43 +01002487 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
2488
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002489 CTX_REG(regs, CTX_RCS_INDIRECT_CTX, RING_INDIRECT_CTX(base), 0);
2490 CTX_REG(regs, CTX_RCS_INDIRECT_CTX_OFFSET,
2491 RING_INDIRECT_CTX_OFFSET(base), 0);
Chris Wilson604a8f62017-09-21 14:54:43 +01002492 if (wa_ctx->indirect_ctx.size) {
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002493 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002494
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002495 regs[CTX_RCS_INDIRECT_CTX + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002496 (ggtt_offset + wa_ctx->indirect_ctx.offset) |
2497 (wa_ctx->indirect_ctx.size / CACHELINE_BYTES);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002498
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002499 regs[CTX_RCS_INDIRECT_CTX_OFFSET + 1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002500 intel_lr_indirect_ctx_offset(engine) << 6;
Chris Wilson604a8f62017-09-21 14:54:43 +01002501 }
2502
2503 CTX_REG(regs, CTX_BB_PER_CTX_PTR, RING_BB_PER_CTX_PTR(base), 0);
2504 if (wa_ctx->per_ctx.size) {
2505 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002506
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002507 regs[CTX_BB_PER_CTX_PTR + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002508 (ggtt_offset + wa_ctx->per_ctx.offset) | 0x01;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002509 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002510 }
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002511
2512 regs[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
2513
2514 CTX_REG(regs, CTX_CTX_TIMESTAMP, RING_CTX_TIMESTAMP(base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002515 /* PDP values well be assigned later if needed */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002516 CTX_REG(regs, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3), 0);
2517 CTX_REG(regs, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3), 0);
2518 CTX_REG(regs, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2), 0);
2519 CTX_REG(regs, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2), 0);
2520 CTX_REG(regs, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1), 0);
2521 CTX_REG(regs, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1), 0);
2522 CTX_REG(regs, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0), 0);
2523 CTX_REG(regs, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0), 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002524
Chris Wilson949e8ab2017-02-09 14:40:36 +00002525 if (ppgtt && i915_vm_is_48bit(&ppgtt->base)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01002526 /* 64b PPGTT (48bit canonical)
2527 * PDP0_DESCRIPTOR contains the base address to PML4 and
2528 * other PDP Descriptors are ignored.
2529 */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002530 ASSIGN_CTX_PML4(ppgtt, regs);
Michel Thierry2dba3232015-07-30 11:06:23 +01002531 }
2532
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002533 if (rcs) {
2534 regs[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
2535 CTX_REG(regs, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
2536 make_rpcs(dev_priv));
Robert Bragg19f81df2017-06-13 12:23:03 +01002537
2538 i915_oa_init_reg_state(engine, ctx, regs);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002539 }
Chris Wilsona3aabe82016-10-04 21:11:26 +01002540}
2541
2542static int
2543populate_lr_context(struct i915_gem_context *ctx,
2544 struct drm_i915_gem_object *ctx_obj,
2545 struct intel_engine_cs *engine,
2546 struct intel_ring *ring)
2547{
2548 void *vaddr;
Chris Wilsond2b4b972017-11-10 14:26:33 +00002549 u32 *regs;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002550 int ret;
2551
2552 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2553 if (ret) {
2554 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2555 return ret;
2556 }
2557
2558 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
2559 if (IS_ERR(vaddr)) {
2560 ret = PTR_ERR(vaddr);
2561 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
2562 return ret;
2563 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002564 ctx_obj->mm.dirty = true;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002565
Chris Wilsond2b4b972017-11-10 14:26:33 +00002566 if (engine->default_state) {
2567 /*
2568 * We only want to copy over the template context state;
2569 * skipping over the headers reserved for GuC communication,
2570 * leaving those as zero.
2571 */
2572 const unsigned long start = LRC_HEADER_PAGES * PAGE_SIZE;
2573 void *defaults;
2574
2575 defaults = i915_gem_object_pin_map(engine->default_state,
2576 I915_MAP_WB);
2577 if (IS_ERR(defaults))
2578 return PTR_ERR(defaults);
2579
2580 memcpy(vaddr + start, defaults + start, engine->context_size);
2581 i915_gem_object_unpin_map(engine->default_state);
2582 }
2583
Chris Wilsona3aabe82016-10-04 21:11:26 +01002584 /* The second page of the context object contains some fields which must
2585 * be set up prior to the first execution. */
Chris Wilsond2b4b972017-11-10 14:26:33 +00002586 regs = vaddr + LRC_STATE_PN * PAGE_SIZE;
2587 execlists_init_reg_state(regs, ctx, engine, ring);
2588 if (!engine->default_state)
2589 regs[CTX_CONTEXT_CONTROL + 1] |=
2590 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT);
Thomas Daniel05f0add2018-03-02 18:14:59 +02002591 if (ctx == ctx->i915->preempt_context && INTEL_GEN(engine->i915) < 11)
Chris Wilson517aaff2018-01-23 21:04:12 +00002592 regs[CTX_CONTEXT_CONTROL + 1] |=
2593 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
2594 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002595
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002596 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002597
2598 return 0;
2599}
2600
Chris Wilsone2efd132016-05-24 14:53:34 +01002601static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01002602 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002603{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002604 struct drm_i915_gem_object *ctx_obj;
Chris Wilsonab82a062018-04-30 14:15:01 +01002605 struct intel_context *ce = to_intel_context(ctx, engine);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002606 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002607 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01002608 struct intel_ring *ring;
Chris Wilsona89d1f92018-05-02 17:38:39 +01002609 struct i915_timeline *timeline;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002610 int ret;
2611
Chris Wilson1d2a19c2018-01-26 12:18:46 +00002612 if (ce->state)
2613 return 0;
Oscar Mateoede7d422014-07-24 17:04:12 +01002614
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03002615 context_size = round_up(engine->context_size, I915_GTT_PAGE_SIZE);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002616
Michel Thierry0b29c752017-09-13 09:56:00 +01002617 /*
2618 * Before the actual start of the context image, we insert a few pages
2619 * for our own use and for sharing with the GuC.
2620 */
2621 context_size += LRC_HEADER_PAGES * PAGE_SIZE;
Alex Daid1675192015-08-12 15:43:43 +01002622
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00002623 ctx_obj = i915_gem_object_create(ctx->i915, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002624 if (IS_ERR(ctx_obj)) {
Chris Wilsona89d1f92018-05-02 17:38:39 +01002625 ret = PTR_ERR(ctx_obj);
2626 goto error_deref_obj;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002627 }
2628
Chris Wilsona01cb372017-01-16 15:21:30 +00002629 vma = i915_vma_instance(ctx_obj, &ctx->i915->ggtt.base, NULL);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002630 if (IS_ERR(vma)) {
2631 ret = PTR_ERR(vma);
2632 goto error_deref_obj;
2633 }
2634
Chris Wilsona89d1f92018-05-02 17:38:39 +01002635 timeline = i915_timeline_create(ctx->i915, ctx->name);
2636 if (IS_ERR(timeline)) {
2637 ret = PTR_ERR(timeline);
2638 goto error_deref_obj;
2639 }
2640
2641 ring = intel_engine_create_ring(engine, timeline, ctx->ring_size);
2642 i915_timeline_put(timeline);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002643 if (IS_ERR(ring)) {
2644 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002645 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002646 }
2647
Chris Wilsondca33ec2016-08-02 22:50:20 +01002648 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002649 if (ret) {
2650 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002651 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002652 }
2653
Chris Wilsondca33ec2016-08-02 22:50:20 +01002654 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002655 ce->state = vma;
Oscar Mateoede7d422014-07-24 17:04:12 +01002656
2657 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002658
Chris Wilsondca33ec2016-08-02 22:50:20 +01002659error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01002660 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002661error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002662 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002663 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002664}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002665
Chris Wilson821ed7d2016-09-09 14:11:53 +01002666void intel_lr_context_resume(struct drm_i915_private *dev_priv)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002667{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002668 struct intel_engine_cs *engine;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002669 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302670 enum intel_engine_id id;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002671
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002672 /* Because we emit WA_TAIL_DWORDS there may be a disparity
2673 * between our bookkeeping in ce->ring->head and ce->ring->tail and
2674 * that stored in context. As we only write new commands from
2675 * ce->ring->tail onwards, everything before that is junk. If the GPU
2676 * starts reading from its RING_HEAD from the context, it may try to
2677 * execute that junk and die.
2678 *
2679 * So to avoid that we reset the context images upon resume. For
2680 * simplicity, we just zero everything out.
2681 */
Chris Wilson829a0af2017-06-20 12:05:45 +01002682 list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
Akash Goel3b3f1652016-10-13 22:44:48 +05302683 for_each_engine(engine, dev_priv, id) {
Chris Wilsonab82a062018-04-30 14:15:01 +01002684 struct intel_context *ce =
2685 to_intel_context(ctx, engine);
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002686 u32 *reg;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002687
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002688 if (!ce->state)
2689 continue;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002690
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002691 reg = i915_gem_object_pin_map(ce->state->obj,
2692 I915_MAP_WB);
2693 if (WARN_ON(IS_ERR(reg)))
2694 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002695
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002696 reg += LRC_STATE_PN * PAGE_SIZE / sizeof(*reg);
2697 reg[CTX_RING_HEAD+1] = 0;
2698 reg[CTX_RING_TAIL+1] = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002699
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002700 ce->state->obj->mm.dirty = true;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002701 i915_gem_object_unpin_map(ce->state->obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002702
Chris Wilsone6ba9992017-04-25 14:00:49 +01002703 intel_ring_reset(ce->ring, 0);
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002704 }
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002705 }
2706}
Chris Wilson2c665552018-04-04 10:33:29 +01002707
2708#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2709#include "selftests/intel_lrc.c"
2710#endif