blob: fc49c75e6c4b4ff43fe4446e6d80f7b5f803d35e [file] [log] [blame]
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001/* QLogic qed NIC Driver
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02002 * Copyright (c) 2015-2017 QLogic Corporation
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003 *
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02004 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and /or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020031 */
32
33#include <linux/types.h>
34#include <asm/byteorder.h>
35#include <linux/delay.h>
36#include <linux/errno.h>
37#include <linux/kernel.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020038#include <linux/slab.h>
Tomer Tayar5529bad2016-03-09 09:16:24 +020039#include <linux/spinlock.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020040#include <linux/string.h>
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +020041#include <linux/etherdevice.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020042#include "qed.h"
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -040043#include "qed_dcbx.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020044#include "qed_hsi.h"
45#include "qed_hw.h"
46#include "qed_mcp.h"
47#include "qed_reg_addr.h"
Yuval Mintz1408cc1f2016-05-11 16:36:14 +030048#include "qed_sriov.h"
49
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020050#define CHIP_MCP_RESP_ITER_US 10
51
52#define QED_DRV_MB_MAX_RETRIES (500 * 1000) /* Account for 5 sec */
53#define QED_MCP_RESET_RETRIES (50 * 1000) /* Account for 500 msec */
54
55#define DRV_INNER_WR(_p_hwfn, _p_ptt, _ptr, _offset, _val) \
56 qed_wr(_p_hwfn, _p_ptt, (_p_hwfn->mcp_info->_ptr + _offset), \
57 _val)
58
59#define DRV_INNER_RD(_p_hwfn, _p_ptt, _ptr, _offset) \
60 qed_rd(_p_hwfn, _p_ptt, (_p_hwfn->mcp_info->_ptr + _offset))
61
62#define DRV_MB_WR(_p_hwfn, _p_ptt, _field, _val) \
63 DRV_INNER_WR(p_hwfn, _p_ptt, drv_mb_addr, \
64 offsetof(struct public_drv_mb, _field), _val)
65
66#define DRV_MB_RD(_p_hwfn, _p_ptt, _field) \
67 DRV_INNER_RD(_p_hwfn, _p_ptt, drv_mb_addr, \
68 offsetof(struct public_drv_mb, _field))
69
70#define PDA_COMP (((FW_MAJOR_VERSION) + (FW_MINOR_VERSION << 8)) << \
71 DRV_ID_PDA_COMP_VER_SHIFT)
72
73#define MCP_BYTES_PER_MBIT_SHIFT 17
74
75bool qed_mcp_is_init(struct qed_hwfn *p_hwfn)
76{
77 if (!p_hwfn->mcp_info || !p_hwfn->mcp_info->public_base)
78 return false;
79 return true;
80}
81
Yuval Mintz1a635e42016-08-15 10:42:43 +030082void qed_mcp_cmd_port_init(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020083{
84 u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
85 PUBLIC_PORT);
86 u32 mfw_mb_offsize = qed_rd(p_hwfn, p_ptt, addr);
87
88 p_hwfn->mcp_info->port_addr = SECTION_ADDR(mfw_mb_offsize,
89 MFW_PORT(p_hwfn));
90 DP_VERBOSE(p_hwfn, QED_MSG_SP,
91 "port_addr = 0x%x, port_id 0x%02x\n",
92 p_hwfn->mcp_info->port_addr, MFW_PORT(p_hwfn));
93}
94
Yuval Mintz1a635e42016-08-15 10:42:43 +030095void qed_mcp_read_mb(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020096{
97 u32 length = MFW_DRV_MSG_MAX_DWORDS(p_hwfn->mcp_info->mfw_mb_length);
98 u32 tmp, i;
99
100 if (!p_hwfn->mcp_info->public_base)
101 return;
102
103 for (i = 0; i < length; i++) {
104 tmp = qed_rd(p_hwfn, p_ptt,
105 p_hwfn->mcp_info->mfw_mb_addr +
106 (i << 2) + sizeof(u32));
107
108 /* The MB data is actually BE; Need to force it to cpu */
109 ((u32 *)p_hwfn->mcp_info->mfw_mb_cur)[i] =
110 be32_to_cpu((__force __be32)tmp);
111 }
112}
113
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200114struct qed_mcp_cmd_elem {
115 struct list_head list;
116 struct qed_mcp_mb_params *p_mb_params;
117 u16 expected_seq_num;
118 bool b_is_completed;
119};
120
121/* Must be called while cmd_lock is acquired */
122static struct qed_mcp_cmd_elem *
123qed_mcp_cmd_add_elem(struct qed_hwfn *p_hwfn,
124 struct qed_mcp_mb_params *p_mb_params,
125 u16 expected_seq_num)
126{
127 struct qed_mcp_cmd_elem *p_cmd_elem = NULL;
128
129 p_cmd_elem = kzalloc(sizeof(*p_cmd_elem), GFP_ATOMIC);
130 if (!p_cmd_elem)
131 goto out;
132
133 p_cmd_elem->p_mb_params = p_mb_params;
134 p_cmd_elem->expected_seq_num = expected_seq_num;
135 list_add(&p_cmd_elem->list, &p_hwfn->mcp_info->cmd_list);
136out:
137 return p_cmd_elem;
138}
139
140/* Must be called while cmd_lock is acquired */
141static void qed_mcp_cmd_del_elem(struct qed_hwfn *p_hwfn,
142 struct qed_mcp_cmd_elem *p_cmd_elem)
143{
144 list_del(&p_cmd_elem->list);
145 kfree(p_cmd_elem);
146}
147
148/* Must be called while cmd_lock is acquired */
149static struct qed_mcp_cmd_elem *qed_mcp_cmd_get_elem(struct qed_hwfn *p_hwfn,
150 u16 seq_num)
151{
152 struct qed_mcp_cmd_elem *p_cmd_elem = NULL;
153
154 list_for_each_entry(p_cmd_elem, &p_hwfn->mcp_info->cmd_list, list) {
155 if (p_cmd_elem->expected_seq_num == seq_num)
156 return p_cmd_elem;
157 }
158
159 return NULL;
160}
161
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200162int qed_mcp_free(struct qed_hwfn *p_hwfn)
163{
164 if (p_hwfn->mcp_info) {
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200165 struct qed_mcp_cmd_elem *p_cmd_elem, *p_tmp;
166
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200167 kfree(p_hwfn->mcp_info->mfw_mb_cur);
168 kfree(p_hwfn->mcp_info->mfw_mb_shadow);
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200169
170 spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
171 list_for_each_entry_safe(p_cmd_elem,
172 p_tmp,
173 &p_hwfn->mcp_info->cmd_list, list) {
174 qed_mcp_cmd_del_elem(p_hwfn, p_cmd_elem);
175 }
176 spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200177 }
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200178
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200179 kfree(p_hwfn->mcp_info);
Tomer Tayar3587cb82017-05-21 12:10:56 +0300180 p_hwfn->mcp_info = NULL;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200181
182 return 0;
183}
184
Yuval Mintz1a635e42016-08-15 10:42:43 +0300185static int qed_load_mcp_offsets(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200186{
187 struct qed_mcp_info *p_info = p_hwfn->mcp_info;
188 u32 drv_mb_offsize, mfw_mb_offsize;
189 u32 mcp_pf_id = MCP_PF_ID(p_hwfn);
190
191 p_info->public_base = qed_rd(p_hwfn, p_ptt, MISC_REG_SHARED_MEM_ADDR);
192 if (!p_info->public_base)
193 return 0;
194
195 p_info->public_base |= GRCBASE_MCP;
196
197 /* Calculate the driver and MFW mailbox address */
198 drv_mb_offsize = qed_rd(p_hwfn, p_ptt,
199 SECTION_OFFSIZE_ADDR(p_info->public_base,
200 PUBLIC_DRV_MB));
201 p_info->drv_mb_addr = SECTION_ADDR(drv_mb_offsize, mcp_pf_id);
202 DP_VERBOSE(p_hwfn, QED_MSG_SP,
203 "drv_mb_offsiz = 0x%x, drv_mb_addr = 0x%x mcp_pf_id = 0x%x\n",
204 drv_mb_offsize, p_info->drv_mb_addr, mcp_pf_id);
205
206 /* Set the MFW MB address */
207 mfw_mb_offsize = qed_rd(p_hwfn, p_ptt,
208 SECTION_OFFSIZE_ADDR(p_info->public_base,
209 PUBLIC_MFW_MB));
210 p_info->mfw_mb_addr = SECTION_ADDR(mfw_mb_offsize, mcp_pf_id);
211 p_info->mfw_mb_length = (u16)qed_rd(p_hwfn, p_ptt, p_info->mfw_mb_addr);
212
213 /* Get the current driver mailbox sequence before sending
214 * the first command
215 */
216 p_info->drv_mb_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_mb_header) &
217 DRV_MSG_SEQ_NUMBER_MASK;
218
219 /* Get current FW pulse sequence */
220 p_info->drv_pulse_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_pulse_mb) &
221 DRV_PULSE_SEQ_MASK;
222
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200223 p_info->mcp_hist = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200224
225 return 0;
226}
227
Yuval Mintz1a635e42016-08-15 10:42:43 +0300228int qed_mcp_cmd_init(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200229{
230 struct qed_mcp_info *p_info;
231 u32 size;
232
233 /* Allocate mcp_info structure */
Yuval Mintz60fffb32016-02-21 11:40:07 +0200234 p_hwfn->mcp_info = kzalloc(sizeof(*p_hwfn->mcp_info), GFP_KERNEL);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200235 if (!p_hwfn->mcp_info)
236 goto err;
237 p_info = p_hwfn->mcp_info;
238
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200239 /* Initialize the MFW spinlock */
240 spin_lock_init(&p_info->cmd_lock);
241 spin_lock_init(&p_info->link_lock);
242
243 INIT_LIST_HEAD(&p_info->cmd_list);
244
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200245 if (qed_load_mcp_offsets(p_hwfn, p_ptt) != 0) {
246 DP_NOTICE(p_hwfn, "MCP is not initialized\n");
247 /* Do not free mcp_info here, since public_base indicate that
248 * the MCP is not initialized
249 */
250 return 0;
251 }
252
253 size = MFW_DRV_MSG_MAX_DWORDS(p_info->mfw_mb_length) * sizeof(u32);
Yuval Mintz60fffb32016-02-21 11:40:07 +0200254 p_info->mfw_mb_cur = kzalloc(size, GFP_KERNEL);
Yuval Mintz83aeb932016-08-15 10:42:44 +0300255 p_info->mfw_mb_shadow = kzalloc(size, GFP_KERNEL);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200256 if (!p_info->mfw_mb_shadow || !p_info->mfw_mb_addr)
257 goto err;
258
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200259 return 0;
260
261err:
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200262 qed_mcp_free(p_hwfn);
263 return -ENOMEM;
264}
265
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200266static void qed_mcp_reread_offsets(struct qed_hwfn *p_hwfn,
267 struct qed_ptt *p_ptt)
Tomer Tayar5529bad2016-03-09 09:16:24 +0200268{
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200269 u32 generic_por_0 = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
Tomer Tayar5529bad2016-03-09 09:16:24 +0200270
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200271 /* Use MCP history register to check if MCP reset occurred between init
272 * time and now.
Tomer Tayar5529bad2016-03-09 09:16:24 +0200273 */
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200274 if (p_hwfn->mcp_info->mcp_hist != generic_por_0) {
275 DP_VERBOSE(p_hwfn,
276 QED_MSG_SP,
277 "Rereading MCP offsets [mcp_hist 0x%08x, generic_por_0 0x%08x]\n",
278 p_hwfn->mcp_info->mcp_hist, generic_por_0);
Tomer Tayar5529bad2016-03-09 09:16:24 +0200279
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200280 qed_load_mcp_offsets(p_hwfn, p_ptt);
281 qed_mcp_cmd_port_init(p_hwfn, p_ptt);
Tomer Tayar5529bad2016-03-09 09:16:24 +0200282 }
Tomer Tayar5529bad2016-03-09 09:16:24 +0200283}
284
Yuval Mintz1a635e42016-08-15 10:42:43 +0300285int qed_mcp_reset(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200286{
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200287 u32 org_mcp_reset_seq, seq, delay = CHIP_MCP_RESP_ITER_US, cnt = 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200288 int rc = 0;
289
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200290 /* Ensure that only a single thread is accessing the mailbox */
291 spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
292
293 org_mcp_reset_seq = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
Tomer Tayar5529bad2016-03-09 09:16:24 +0200294
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200295 /* Set drv command along with the updated sequence */
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200296 qed_mcp_reread_offsets(p_hwfn, p_ptt);
297 seq = ++p_hwfn->mcp_info->drv_mb_seq;
298 DRV_MB_WR(p_hwfn, p_ptt, drv_mb_header, (DRV_MSG_CODE_MCP_RESET | seq));
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200299
300 do {
301 /* Wait for MFW response */
302 udelay(delay);
303 /* Give the FW up to 500 second (50*1000*10usec) */
304 } while ((org_mcp_reset_seq == qed_rd(p_hwfn, p_ptt,
305 MISCS_REG_GENERIC_POR_0)) &&
306 (cnt++ < QED_MCP_RESET_RETRIES));
307
308 if (org_mcp_reset_seq !=
309 qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0)) {
310 DP_VERBOSE(p_hwfn, QED_MSG_SP,
311 "MCP was reset after %d usec\n", cnt * delay);
312 } else {
313 DP_ERR(p_hwfn, "Failed to reset MCP\n");
314 rc = -EAGAIN;
315 }
316
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200317 spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
Tomer Tayar5529bad2016-03-09 09:16:24 +0200318
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200319 return rc;
320}
321
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200322/* Must be called while cmd_lock is acquired */
323static bool qed_mcp_has_pending_cmd(struct qed_hwfn *p_hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200324{
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200325 struct qed_mcp_cmd_elem *p_cmd_elem;
326
327 /* There is at most one pending command at a certain time, and if it
328 * exists - it is placed at the HEAD of the list.
329 */
330 if (!list_empty(&p_hwfn->mcp_info->cmd_list)) {
331 p_cmd_elem = list_first_entry(&p_hwfn->mcp_info->cmd_list,
332 struct qed_mcp_cmd_elem, list);
333 return !p_cmd_elem->b_is_completed;
334 }
335
336 return false;
337}
338
339/* Must be called while cmd_lock is acquired */
340static int
341qed_mcp_update_pending_cmd(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
342{
343 struct qed_mcp_mb_params *p_mb_params;
344 struct qed_mcp_cmd_elem *p_cmd_elem;
345 u32 mcp_resp;
346 u16 seq_num;
347
348 mcp_resp = DRV_MB_RD(p_hwfn, p_ptt, fw_mb_header);
349 seq_num = (u16)(mcp_resp & FW_MSG_SEQ_NUMBER_MASK);
350
351 /* Return if no new non-handled response has been received */
352 if (seq_num != p_hwfn->mcp_info->drv_mb_seq)
353 return -EAGAIN;
354
355 p_cmd_elem = qed_mcp_cmd_get_elem(p_hwfn, seq_num);
356 if (!p_cmd_elem) {
357 DP_ERR(p_hwfn,
358 "Failed to find a pending mailbox cmd that expects sequence number %d\n",
359 seq_num);
360 return -EINVAL;
361 }
362
363 p_mb_params = p_cmd_elem->p_mb_params;
364
365 /* Get the MFW response along with the sequence number */
366 p_mb_params->mcp_resp = mcp_resp;
367
368 /* Get the MFW param */
369 p_mb_params->mcp_param = DRV_MB_RD(p_hwfn, p_ptt, fw_mb_param);
370
371 /* Get the union data */
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200372 if (p_mb_params->p_data_dst != NULL && p_mb_params->data_dst_size) {
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200373 u32 union_data_addr = p_hwfn->mcp_info->drv_mb_addr +
374 offsetof(struct public_drv_mb,
375 union_data);
376 qed_memcpy_from(p_hwfn, p_ptt, p_mb_params->p_data_dst,
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200377 union_data_addr, p_mb_params->data_dst_size);
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200378 }
379
380 p_cmd_elem->b_is_completed = true;
381
382 return 0;
383}
384
385/* Must be called while cmd_lock is acquired */
386static void __qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
387 struct qed_ptt *p_ptt,
388 struct qed_mcp_mb_params *p_mb_params,
389 u16 seq_num)
390{
391 union drv_union_data union_data;
392 u32 union_data_addr;
393
394 /* Set the union data */
395 union_data_addr = p_hwfn->mcp_info->drv_mb_addr +
396 offsetof(struct public_drv_mb, union_data);
397 memset(&union_data, 0, sizeof(union_data));
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200398 if (p_mb_params->p_data_src != NULL && p_mb_params->data_src_size)
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200399 memcpy(&union_data, p_mb_params->p_data_src,
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200400 p_mb_params->data_src_size);
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200401 qed_memcpy_to(p_hwfn, p_ptt, union_data_addr, &union_data,
402 sizeof(union_data));
403
404 /* Set the drv param */
405 DRV_MB_WR(p_hwfn, p_ptt, drv_mb_param, p_mb_params->param);
406
407 /* Set the drv command along with the sequence number */
408 DRV_MB_WR(p_hwfn, p_ptt, drv_mb_header, (p_mb_params->cmd | seq_num));
409
410 DP_VERBOSE(p_hwfn, QED_MSG_SP,
411 "MFW mailbox: command 0x%08x param 0x%08x\n",
412 (p_mb_params->cmd | seq_num), p_mb_params->param);
413}
414
415static int
416_qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
417 struct qed_ptt *p_ptt,
418 struct qed_mcp_mb_params *p_mb_params,
419 u32 max_retries, u32 delay)
420{
421 struct qed_mcp_cmd_elem *p_cmd_elem;
422 u32 cnt = 0;
423 u16 seq_num;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200424 int rc = 0;
425
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200426 /* Wait until the mailbox is non-occupied */
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200427 do {
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200428 /* Exit the loop if there is no pending command, or if the
429 * pending command is completed during this iteration.
430 * The spinlock stays locked until the command is sent.
431 */
432
433 spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
434
435 if (!qed_mcp_has_pending_cmd(p_hwfn))
436 break;
437
438 rc = qed_mcp_update_pending_cmd(p_hwfn, p_ptt);
439 if (!rc)
440 break;
441 else if (rc != -EAGAIN)
442 goto err;
443
444 spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200445 udelay(delay);
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200446 } while (++cnt < max_retries);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200447
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200448 if (cnt >= max_retries) {
449 DP_NOTICE(p_hwfn,
450 "The MFW mailbox is occupied by an uncompleted command. Failed to send command 0x%08x [param 0x%08x].\n",
451 p_mb_params->cmd, p_mb_params->param);
452 return -EAGAIN;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200453 }
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200454
455 /* Send the mailbox command */
456 qed_mcp_reread_offsets(p_hwfn, p_ptt);
457 seq_num = ++p_hwfn->mcp_info->drv_mb_seq;
458 p_cmd_elem = qed_mcp_cmd_add_elem(p_hwfn, p_mb_params, seq_num);
Dan Carpenterc8004602017-04-03 21:25:22 +0300459 if (!p_cmd_elem) {
460 rc = -ENOMEM;
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200461 goto err;
Dan Carpenterc8004602017-04-03 21:25:22 +0300462 }
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200463
464 __qed_mcp_cmd_and_union(p_hwfn, p_ptt, p_mb_params, seq_num);
465 spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
466
467 /* Wait for the MFW response */
468 do {
469 /* Exit the loop if the command is already completed, or if the
470 * command is completed during this iteration.
471 * The spinlock stays locked until the list element is removed.
472 */
473
474 udelay(delay);
475 spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
476
477 if (p_cmd_elem->b_is_completed)
478 break;
479
480 rc = qed_mcp_update_pending_cmd(p_hwfn, p_ptt);
481 if (!rc)
482 break;
483 else if (rc != -EAGAIN)
484 goto err;
485
486 spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
487 } while (++cnt < max_retries);
488
489 if (cnt >= max_retries) {
490 DP_NOTICE(p_hwfn,
491 "The MFW failed to respond to command 0x%08x [param 0x%08x].\n",
492 p_mb_params->cmd, p_mb_params->param);
493
494 spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
495 qed_mcp_cmd_del_elem(p_hwfn, p_cmd_elem);
496 spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
497
498 return -EAGAIN;
499 }
500
501 qed_mcp_cmd_del_elem(p_hwfn, p_cmd_elem);
502 spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
503
504 DP_VERBOSE(p_hwfn,
505 QED_MSG_SP,
506 "MFW mailbox: response 0x%08x param 0x%08x [after %d.%03d ms]\n",
507 p_mb_params->mcp_resp,
508 p_mb_params->mcp_param,
509 (cnt * delay) / 1000, (cnt * delay) % 1000);
510
511 /* Clear the sequence number from the MFW response */
512 p_mb_params->mcp_resp &= FW_MSG_CODE_MASK;
513
514 return 0;
515
516err:
517 spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200518 return rc;
519}
520
Tomer Tayar5529bad2016-03-09 09:16:24 +0200521static int qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
522 struct qed_ptt *p_ptt,
523 struct qed_mcp_mb_params *p_mb_params)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200524{
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200525 size_t union_data_size = sizeof(union drv_union_data);
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200526 u32 max_retries = QED_DRV_MB_MAX_RETRIES;
527 u32 delay = CHIP_MCP_RESP_ITER_US;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200528
529 /* MCP not initialized */
530 if (!qed_mcp_is_init(p_hwfn)) {
Yuval Mintz525ef5c2016-08-15 10:42:45 +0300531 DP_NOTICE(p_hwfn, "MFW is not initialized!\n");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200532 return -EBUSY;
533 }
534
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200535 if (p_mb_params->data_src_size > union_data_size ||
536 p_mb_params->data_dst_size > union_data_size) {
537 DP_ERR(p_hwfn,
538 "The provided size is larger than the union data size [src_size %u, dst_size %u, union_data_size %zu]\n",
539 p_mb_params->data_src_size,
540 p_mb_params->data_dst_size, union_data_size);
541 return -EINVAL;
542 }
543
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200544 return _qed_mcp_cmd_and_union(p_hwfn, p_ptt, p_mb_params, max_retries,
545 delay);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200546}
547
Tomer Tayar5529bad2016-03-09 09:16:24 +0200548int qed_mcp_cmd(struct qed_hwfn *p_hwfn,
549 struct qed_ptt *p_ptt,
550 u32 cmd,
551 u32 param,
552 u32 *o_mcp_resp,
553 u32 *o_mcp_param)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200554{
Tomer Tayar5529bad2016-03-09 09:16:24 +0200555 struct qed_mcp_mb_params mb_params;
556 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200557
Tomer Tayar5529bad2016-03-09 09:16:24 +0200558 memset(&mb_params, 0, sizeof(mb_params));
559 mb_params.cmd = cmd;
560 mb_params.param = param;
Mintz, Yuval14d39642016-10-31 07:14:23 +0200561
Tomer Tayar5529bad2016-03-09 09:16:24 +0200562 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
563 if (rc)
564 return rc;
565
566 *o_mcp_resp = mb_params.mcp_resp;
567 *o_mcp_param = mb_params.mcp_param;
568
569 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200570}
571
Tomer Tayar41024262016-09-05 14:35:10 +0300572int qed_mcp_nvm_rd_cmd(struct qed_hwfn *p_hwfn,
573 struct qed_ptt *p_ptt,
574 u32 cmd,
575 u32 param,
576 u32 *o_mcp_resp,
577 u32 *o_mcp_param, u32 *o_txn_size, u32 *o_buf)
578{
579 struct qed_mcp_mb_params mb_params;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200580 u8 raw_data[MCP_DRV_NVM_BUF_LEN];
Tomer Tayar41024262016-09-05 14:35:10 +0300581 int rc;
582
583 memset(&mb_params, 0, sizeof(mb_params));
584 mb_params.cmd = cmd;
585 mb_params.param = param;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200586 mb_params.p_data_dst = raw_data;
587
588 /* Use the maximal value since the actual one is part of the response */
589 mb_params.data_dst_size = MCP_DRV_NVM_BUF_LEN;
590
Tomer Tayar41024262016-09-05 14:35:10 +0300591 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
592 if (rc)
593 return rc;
594
595 *o_mcp_resp = mb_params.mcp_resp;
596 *o_mcp_param = mb_params.mcp_param;
597
598 *o_txn_size = *o_mcp_param;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200599 memcpy(o_buf, raw_data, *o_txn_size);
Tomer Tayar41024262016-09-05 14:35:10 +0300600
601 return 0;
602}
603
Tomer Tayar5d24bcf2017-03-28 15:12:52 +0300604static bool
605qed_mcp_can_force_load(u8 drv_role,
606 u8 exist_drv_role,
607 enum qed_override_force_load override_force_load)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200608{
Tomer Tayar5d24bcf2017-03-28 15:12:52 +0300609 bool can_force_load = false;
610
611 switch (override_force_load) {
612 case QED_OVERRIDE_FORCE_LOAD_ALWAYS:
613 can_force_load = true;
614 break;
615 case QED_OVERRIDE_FORCE_LOAD_NEVER:
616 can_force_load = false;
617 break;
618 default:
619 can_force_load = (drv_role == DRV_ROLE_OS &&
620 exist_drv_role == DRV_ROLE_PREBOOT) ||
621 (drv_role == DRV_ROLE_KDUMP &&
622 exist_drv_role == DRV_ROLE_OS);
623 break;
624 }
625
626 return can_force_load;
627}
628
629static int qed_mcp_cancel_load_req(struct qed_hwfn *p_hwfn,
630 struct qed_ptt *p_ptt)
631{
632 u32 resp = 0, param = 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200633 int rc;
634
Tomer Tayar5d24bcf2017-03-28 15:12:52 +0300635 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_CANCEL_LOAD_REQ, 0,
636 &resp, &param);
637 if (rc)
638 DP_NOTICE(p_hwfn,
639 "Failed to send cancel load request, rc = %d\n", rc);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200640
Tomer Tayar5d24bcf2017-03-28 15:12:52 +0300641 return rc;
642}
643
644#define CONFIG_QEDE_BITMAP_IDX BIT(0)
645#define CONFIG_QED_SRIOV_BITMAP_IDX BIT(1)
646#define CONFIG_QEDR_BITMAP_IDX BIT(2)
647#define CONFIG_QEDF_BITMAP_IDX BIT(4)
648#define CONFIG_QEDI_BITMAP_IDX BIT(5)
649#define CONFIG_QED_LL2_BITMAP_IDX BIT(6)
650
651static u32 qed_get_config_bitmap(void)
652{
653 u32 config_bitmap = 0x0;
654
655 if (IS_ENABLED(CONFIG_QEDE))
656 config_bitmap |= CONFIG_QEDE_BITMAP_IDX;
657
658 if (IS_ENABLED(CONFIG_QED_SRIOV))
659 config_bitmap |= CONFIG_QED_SRIOV_BITMAP_IDX;
660
661 if (IS_ENABLED(CONFIG_QED_RDMA))
662 config_bitmap |= CONFIG_QEDR_BITMAP_IDX;
663
664 if (IS_ENABLED(CONFIG_QED_FCOE))
665 config_bitmap |= CONFIG_QEDF_BITMAP_IDX;
666
667 if (IS_ENABLED(CONFIG_QED_ISCSI))
668 config_bitmap |= CONFIG_QEDI_BITMAP_IDX;
669
670 if (IS_ENABLED(CONFIG_QED_LL2))
671 config_bitmap |= CONFIG_QED_LL2_BITMAP_IDX;
672
673 return config_bitmap;
674}
675
676struct qed_load_req_in_params {
677 u8 hsi_ver;
678#define QED_LOAD_REQ_HSI_VER_DEFAULT 0
679#define QED_LOAD_REQ_HSI_VER_1 1
680 u32 drv_ver_0;
681 u32 drv_ver_1;
682 u32 fw_ver;
683 u8 drv_role;
684 u8 timeout_val;
685 u8 force_cmd;
686 bool avoid_eng_reset;
687};
688
689struct qed_load_req_out_params {
690 u32 load_code;
691 u32 exist_drv_ver_0;
692 u32 exist_drv_ver_1;
693 u32 exist_fw_ver;
694 u8 exist_drv_role;
695 u8 mfw_hsi_ver;
696 bool drv_exists;
697};
698
699static int
700__qed_mcp_load_req(struct qed_hwfn *p_hwfn,
701 struct qed_ptt *p_ptt,
702 struct qed_load_req_in_params *p_in_params,
703 struct qed_load_req_out_params *p_out_params)
704{
705 struct qed_mcp_mb_params mb_params;
706 struct load_req_stc load_req;
707 struct load_rsp_stc load_rsp;
708 u32 hsi_ver;
709 int rc;
710
711 memset(&load_req, 0, sizeof(load_req));
712 load_req.drv_ver_0 = p_in_params->drv_ver_0;
713 load_req.drv_ver_1 = p_in_params->drv_ver_1;
714 load_req.fw_ver = p_in_params->fw_ver;
715 QED_MFW_SET_FIELD(load_req.misc0, LOAD_REQ_ROLE, p_in_params->drv_role);
716 QED_MFW_SET_FIELD(load_req.misc0, LOAD_REQ_LOCK_TO,
717 p_in_params->timeout_val);
718 QED_MFW_SET_FIELD(load_req.misc0, LOAD_REQ_FORCE,
719 p_in_params->force_cmd);
720 QED_MFW_SET_FIELD(load_req.misc0, LOAD_REQ_FLAGS0,
721 p_in_params->avoid_eng_reset);
722
723 hsi_ver = (p_in_params->hsi_ver == QED_LOAD_REQ_HSI_VER_DEFAULT) ?
724 DRV_ID_MCP_HSI_VER_CURRENT :
725 (p_in_params->hsi_ver << DRV_ID_MCP_HSI_VER_SHIFT);
726
727 memset(&mb_params, 0, sizeof(mb_params));
728 mb_params.cmd = DRV_MSG_CODE_LOAD_REQ;
729 mb_params.param = PDA_COMP | hsi_ver | p_hwfn->cdev->drv_type;
730 mb_params.p_data_src = &load_req;
731 mb_params.data_src_size = sizeof(load_req);
732 mb_params.p_data_dst = &load_rsp;
733 mb_params.data_dst_size = sizeof(load_rsp);
734
735 DP_VERBOSE(p_hwfn, QED_MSG_SP,
736 "Load Request: param 0x%08x [init_hw %d, drv_type %d, hsi_ver %d, pda 0x%04x]\n",
737 mb_params.param,
738 QED_MFW_GET_FIELD(mb_params.param, DRV_ID_DRV_INIT_HW),
739 QED_MFW_GET_FIELD(mb_params.param, DRV_ID_DRV_TYPE),
740 QED_MFW_GET_FIELD(mb_params.param, DRV_ID_MCP_HSI_VER),
741 QED_MFW_GET_FIELD(mb_params.param, DRV_ID_PDA_COMP_VER));
742
743 if (p_in_params->hsi_ver != QED_LOAD_REQ_HSI_VER_1) {
744 DP_VERBOSE(p_hwfn, QED_MSG_SP,
745 "Load Request: drv_ver 0x%08x_0x%08x, fw_ver 0x%08x, misc0 0x%08x [role %d, timeout %d, force %d, flags0 0x%x]\n",
746 load_req.drv_ver_0,
747 load_req.drv_ver_1,
748 load_req.fw_ver,
749 load_req.misc0,
750 QED_MFW_GET_FIELD(load_req.misc0, LOAD_REQ_ROLE),
751 QED_MFW_GET_FIELD(load_req.misc0,
752 LOAD_REQ_LOCK_TO),
753 QED_MFW_GET_FIELD(load_req.misc0, LOAD_REQ_FORCE),
754 QED_MFW_GET_FIELD(load_req.misc0, LOAD_REQ_FLAGS0));
755 }
756
757 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200758 if (rc) {
Tomer Tayar5d24bcf2017-03-28 15:12:52 +0300759 DP_NOTICE(p_hwfn, "Failed to send load request, rc = %d\n", rc);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200760 return rc;
761 }
762
Tomer Tayar5d24bcf2017-03-28 15:12:52 +0300763 DP_VERBOSE(p_hwfn, QED_MSG_SP,
764 "Load Response: resp 0x%08x\n", mb_params.mcp_resp);
765 p_out_params->load_code = mb_params.mcp_resp;
Tomer Tayar5529bad2016-03-09 09:16:24 +0200766
Tomer Tayar5d24bcf2017-03-28 15:12:52 +0300767 if (p_in_params->hsi_ver != QED_LOAD_REQ_HSI_VER_1 &&
768 p_out_params->load_code != FW_MSG_CODE_DRV_LOAD_REFUSED_HSI_1) {
769 DP_VERBOSE(p_hwfn,
770 QED_MSG_SP,
771 "Load Response: exist_drv_ver 0x%08x_0x%08x, exist_fw_ver 0x%08x, misc0 0x%08x [exist_role %d, mfw_hsi %d, flags0 0x%x]\n",
772 load_rsp.drv_ver_0,
773 load_rsp.drv_ver_1,
774 load_rsp.fw_ver,
775 load_rsp.misc0,
776 QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_ROLE),
777 QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_HSI),
778 QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_FLAGS0));
779
780 p_out_params->exist_drv_ver_0 = load_rsp.drv_ver_0;
781 p_out_params->exist_drv_ver_1 = load_rsp.drv_ver_1;
782 p_out_params->exist_fw_ver = load_rsp.fw_ver;
783 p_out_params->exist_drv_role =
784 QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_ROLE);
785 p_out_params->mfw_hsi_ver =
786 QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_HSI);
787 p_out_params->drv_exists =
788 QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_FLAGS0) &
789 LOAD_RSP_FLAGS0_DRV_EXISTS;
790 }
791
792 return 0;
793}
794
795static int eocre_get_mfw_drv_role(struct qed_hwfn *p_hwfn,
796 enum qed_drv_role drv_role,
797 u8 *p_mfw_drv_role)
798{
799 switch (drv_role) {
800 case QED_DRV_ROLE_OS:
801 *p_mfw_drv_role = DRV_ROLE_OS;
802 break;
803 case QED_DRV_ROLE_KDUMP:
804 *p_mfw_drv_role = DRV_ROLE_KDUMP;
805 break;
806 default:
807 DP_ERR(p_hwfn, "Unexpected driver role %d\n", drv_role);
808 return -EINVAL;
809 }
810
811 return 0;
812}
813
814enum qed_load_req_force {
815 QED_LOAD_REQ_FORCE_NONE,
816 QED_LOAD_REQ_FORCE_PF,
817 QED_LOAD_REQ_FORCE_ALL,
818};
819
820static void qed_get_mfw_force_cmd(struct qed_hwfn *p_hwfn,
821
822 enum qed_load_req_force force_cmd,
823 u8 *p_mfw_force_cmd)
824{
825 switch (force_cmd) {
826 case QED_LOAD_REQ_FORCE_NONE:
827 *p_mfw_force_cmd = LOAD_REQ_FORCE_NONE;
828 break;
829 case QED_LOAD_REQ_FORCE_PF:
830 *p_mfw_force_cmd = LOAD_REQ_FORCE_PF;
831 break;
832 case QED_LOAD_REQ_FORCE_ALL:
833 *p_mfw_force_cmd = LOAD_REQ_FORCE_ALL;
834 break;
835 }
836}
837
838int qed_mcp_load_req(struct qed_hwfn *p_hwfn,
839 struct qed_ptt *p_ptt,
840 struct qed_load_req_params *p_params)
841{
842 struct qed_load_req_out_params out_params;
843 struct qed_load_req_in_params in_params;
844 u8 mfw_drv_role, mfw_force_cmd;
845 int rc;
846
847 memset(&in_params, 0, sizeof(in_params));
848 in_params.hsi_ver = QED_LOAD_REQ_HSI_VER_DEFAULT;
849 in_params.drv_ver_0 = QED_VERSION;
850 in_params.drv_ver_1 = qed_get_config_bitmap();
851 in_params.fw_ver = STORM_FW_VERSION;
852 rc = eocre_get_mfw_drv_role(p_hwfn, p_params->drv_role, &mfw_drv_role);
853 if (rc)
854 return rc;
855
856 in_params.drv_role = mfw_drv_role;
857 in_params.timeout_val = p_params->timeout_val;
858 qed_get_mfw_force_cmd(p_hwfn,
859 QED_LOAD_REQ_FORCE_NONE, &mfw_force_cmd);
860
861 in_params.force_cmd = mfw_force_cmd;
862 in_params.avoid_eng_reset = p_params->avoid_eng_reset;
863
864 memset(&out_params, 0, sizeof(out_params));
865 rc = __qed_mcp_load_req(p_hwfn, p_ptt, &in_params, &out_params);
866 if (rc)
867 return rc;
868
869 /* First handle cases where another load request should/might be sent:
870 * - MFW expects the old interface [HSI version = 1]
871 * - MFW responds that a force load request is required
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200872 */
Tomer Tayar5d24bcf2017-03-28 15:12:52 +0300873 if (out_params.load_code == FW_MSG_CODE_DRV_LOAD_REFUSED_HSI_1) {
874 DP_INFO(p_hwfn,
875 "MFW refused a load request due to HSI > 1. Resending with HSI = 1\n");
876
877 in_params.hsi_ver = QED_LOAD_REQ_HSI_VER_1;
878 memset(&out_params, 0, sizeof(out_params));
879 rc = __qed_mcp_load_req(p_hwfn, p_ptt, &in_params, &out_params);
880 if (rc)
881 return rc;
882 } else if (out_params.load_code ==
883 FW_MSG_CODE_DRV_LOAD_REFUSED_REQUIRES_FORCE) {
884 if (qed_mcp_can_force_load(in_params.drv_role,
885 out_params.exist_drv_role,
886 p_params->override_force_load)) {
887 DP_INFO(p_hwfn,
888 "A force load is required [{role, fw_ver, drv_ver}: loading={%d, 0x%08x, x%08x_0x%08x}, existing={%d, 0x%08x, 0x%08x_0x%08x}]\n",
889 in_params.drv_role, in_params.fw_ver,
890 in_params.drv_ver_0, in_params.drv_ver_1,
891 out_params.exist_drv_role,
892 out_params.exist_fw_ver,
893 out_params.exist_drv_ver_0,
894 out_params.exist_drv_ver_1);
895
896 qed_get_mfw_force_cmd(p_hwfn,
897 QED_LOAD_REQ_FORCE_ALL,
898 &mfw_force_cmd);
899
900 in_params.force_cmd = mfw_force_cmd;
901 memset(&out_params, 0, sizeof(out_params));
902 rc = __qed_mcp_load_req(p_hwfn, p_ptt, &in_params,
903 &out_params);
904 if (rc)
905 return rc;
906 } else {
907 DP_NOTICE(p_hwfn,
908 "A force load is required [{role, fw_ver, drv_ver}: loading={%d, 0x%08x, x%08x_0x%08x}, existing={%d, 0x%08x, 0x%08x_0x%08x}] - Avoid\n",
909 in_params.drv_role, in_params.fw_ver,
910 in_params.drv_ver_0, in_params.drv_ver_1,
911 out_params.exist_drv_role,
912 out_params.exist_fw_ver,
913 out_params.exist_drv_ver_0,
914 out_params.exist_drv_ver_1);
915 DP_NOTICE(p_hwfn,
916 "Avoid sending a force load request to prevent disruption of active PFs\n");
917
918 qed_mcp_cancel_load_req(p_hwfn, p_ptt);
919 return -EBUSY;
920 }
921 }
922
923 /* Now handle the other types of responses.
924 * The "REFUSED_HSI_1" and "REFUSED_REQUIRES_FORCE" responses are not
925 * expected here after the additional revised load requests were sent.
926 */
927 switch (out_params.load_code) {
928 case FW_MSG_CODE_DRV_LOAD_ENGINE:
929 case FW_MSG_CODE_DRV_LOAD_PORT:
930 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
931 if (out_params.mfw_hsi_ver != QED_LOAD_REQ_HSI_VER_1 &&
932 out_params.drv_exists) {
933 /* The role and fw/driver version match, but the PF is
934 * already loaded and has not been unloaded gracefully.
935 */
936 DP_NOTICE(p_hwfn,
937 "PF is already loaded\n");
938 return -EINVAL;
939 }
940 break;
941 default:
942 DP_NOTICE(p_hwfn,
943 "Unexpected refusal to load request [resp 0x%08x]. Aborting.\n",
944 out_params.load_code);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200945 return -EBUSY;
946 }
947
Tomer Tayar5d24bcf2017-03-28 15:12:52 +0300948 p_params->load_code = out_params.load_code;
949
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200950 return 0;
951}
952
Tomer Tayar12263372017-03-28 15:12:50 +0300953int qed_mcp_unload_req(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
954{
955 u32 wol_param, mcp_resp, mcp_param;
956
957 switch (p_hwfn->cdev->wol_config) {
958 case QED_OV_WOL_DISABLED:
959 wol_param = DRV_MB_PARAM_UNLOAD_WOL_DISABLED;
960 break;
961 case QED_OV_WOL_ENABLED:
962 wol_param = DRV_MB_PARAM_UNLOAD_WOL_ENABLED;
963 break;
964 default:
965 DP_NOTICE(p_hwfn,
966 "Unknown WoL configuration %02x\n",
967 p_hwfn->cdev->wol_config);
968 /* Fallthrough */
969 case QED_OV_WOL_DEFAULT:
970 wol_param = DRV_MB_PARAM_UNLOAD_WOL_MCP;
971 }
972
973 return qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_UNLOAD_REQ, wol_param,
974 &mcp_resp, &mcp_param);
975}
976
977int qed_mcp_unload_done(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
978{
979 struct qed_mcp_mb_params mb_params;
980 struct mcp_mac wol_mac;
981
982 memset(&mb_params, 0, sizeof(mb_params));
983 mb_params.cmd = DRV_MSG_CODE_UNLOAD_DONE;
984
985 /* Set the primary MAC if WoL is enabled */
986 if (p_hwfn->cdev->wol_config == QED_OV_WOL_ENABLED) {
987 u8 *p_mac = p_hwfn->cdev->wol_mac;
988
989 memset(&wol_mac, 0, sizeof(wol_mac));
990 wol_mac.mac_upper = p_mac[0] << 8 | p_mac[1];
991 wol_mac.mac_lower = p_mac[2] << 24 | p_mac[3] << 16 |
992 p_mac[4] << 8 | p_mac[5];
993
994 DP_VERBOSE(p_hwfn,
995 (QED_MSG_SP | NETIF_MSG_IFDOWN),
996 "Setting WoL MAC: %pM --> [%08x,%08x]\n",
997 p_mac, wol_mac.mac_upper, wol_mac.mac_lower);
998
999 mb_params.p_data_src = &wol_mac;
1000 mb_params.data_src_size = sizeof(wol_mac);
1001 }
1002
1003 return qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
1004}
1005
Yuval Mintz0b55e272016-05-11 16:36:15 +03001006static void qed_mcp_handle_vf_flr(struct qed_hwfn *p_hwfn,
1007 struct qed_ptt *p_ptt)
1008{
1009 u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
1010 PUBLIC_PATH);
1011 u32 mfw_path_offsize = qed_rd(p_hwfn, p_ptt, addr);
1012 u32 path_addr = SECTION_ADDR(mfw_path_offsize,
1013 QED_PATH_ID(p_hwfn));
1014 u32 disabled_vfs[VF_MAX_STATIC / 32];
1015 int i;
1016
1017 DP_VERBOSE(p_hwfn,
1018 QED_MSG_SP,
1019 "Reading Disabled VF information from [offset %08x], path_addr %08x\n",
1020 mfw_path_offsize, path_addr);
1021
1022 for (i = 0; i < (VF_MAX_STATIC / 32); i++) {
1023 disabled_vfs[i] = qed_rd(p_hwfn, p_ptt,
1024 path_addr +
1025 offsetof(struct public_path,
1026 mcp_vf_disabled) +
1027 sizeof(u32) * i);
1028 DP_VERBOSE(p_hwfn, (QED_MSG_SP | QED_MSG_IOV),
1029 "FLR-ed VFs [%08x,...,%08x] - %08x\n",
1030 i * 32, (i + 1) * 32 - 1, disabled_vfs[i]);
1031 }
1032
1033 if (qed_iov_mark_vf_flr(p_hwfn, disabled_vfs))
1034 qed_schedule_iov(p_hwfn, QED_IOV_WQ_FLR_FLAG);
1035}
1036
1037int qed_mcp_ack_vf_flr(struct qed_hwfn *p_hwfn,
1038 struct qed_ptt *p_ptt, u32 *vfs_to_ack)
1039{
1040 u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
1041 PUBLIC_FUNC);
1042 u32 mfw_func_offsize = qed_rd(p_hwfn, p_ptt, addr);
1043 u32 func_addr = SECTION_ADDR(mfw_func_offsize,
1044 MCP_PF_ID(p_hwfn));
1045 struct qed_mcp_mb_params mb_params;
Yuval Mintz0b55e272016-05-11 16:36:15 +03001046 int rc;
1047 int i;
1048
1049 for (i = 0; i < (VF_MAX_STATIC / 32); i++)
1050 DP_VERBOSE(p_hwfn, (QED_MSG_SP | QED_MSG_IOV),
1051 "Acking VFs [%08x,...,%08x] - %08x\n",
1052 i * 32, (i + 1) * 32 - 1, vfs_to_ack[i]);
1053
1054 memset(&mb_params, 0, sizeof(mb_params));
1055 mb_params.cmd = DRV_MSG_CODE_VF_DISABLED_DONE;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +02001056 mb_params.p_data_src = vfs_to_ack;
1057 mb_params.data_src_size = VF_MAX_STATIC / 8;
Yuval Mintz0b55e272016-05-11 16:36:15 +03001058 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
1059 if (rc) {
1060 DP_NOTICE(p_hwfn, "Failed to pass ACK for VF flr to MFW\n");
1061 return -EBUSY;
1062 }
1063
1064 /* Clear the ACK bits */
1065 for (i = 0; i < (VF_MAX_STATIC / 32); i++)
1066 qed_wr(p_hwfn, p_ptt,
1067 func_addr +
1068 offsetof(struct public_func, drv_ack_vf_disabled) +
1069 i * sizeof(u32), 0);
1070
1071 return rc;
1072}
1073
Zvi Nachmani334c03b2016-03-09 09:16:25 +02001074static void qed_mcp_handle_transceiver_change(struct qed_hwfn *p_hwfn,
1075 struct qed_ptt *p_ptt)
1076{
1077 u32 transceiver_state;
1078
1079 transceiver_state = qed_rd(p_hwfn, p_ptt,
1080 p_hwfn->mcp_info->port_addr +
1081 offsetof(struct public_port,
1082 transceiver_data));
1083
1084 DP_VERBOSE(p_hwfn,
1085 (NETIF_MSG_HW | QED_MSG_SP),
1086 "Received transceiver state update [0x%08x] from mfw [Addr 0x%x]\n",
1087 transceiver_state,
1088 (u32)(p_hwfn->mcp_info->port_addr +
Yuval Mintz1a635e42016-08-15 10:42:43 +03001089 offsetof(struct public_port, transceiver_data)));
Zvi Nachmani334c03b2016-03-09 09:16:25 +02001090
1091 transceiver_state = GET_FIELD(transceiver_state,
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001092 ETH_TRANSCEIVER_STATE);
Zvi Nachmani334c03b2016-03-09 09:16:25 +02001093
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001094 if (transceiver_state == ETH_TRANSCEIVER_STATE_PRESENT)
Zvi Nachmani334c03b2016-03-09 09:16:25 +02001095 DP_NOTICE(p_hwfn, "Transceiver is present.\n");
1096 else
1097 DP_NOTICE(p_hwfn, "Transceiver is unplugged.\n");
1098}
1099
Yuval Mintzcc875c22015-10-26 11:02:31 +02001100static void qed_mcp_handle_link_change(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001101 struct qed_ptt *p_ptt, bool b_reset)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001102{
1103 struct qed_mcp_link_state *p_link;
Manish Chopraa64b02d2016-04-26 10:56:10 -04001104 u8 max_bw, min_bw;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001105 u32 status = 0;
1106
Mintz, Yuval65ed2ff2017-02-20 22:43:39 +02001107 /* Prevent SW/attentions from doing this at the same time */
1108 spin_lock_bh(&p_hwfn->mcp_info->link_lock);
1109
Yuval Mintzcc875c22015-10-26 11:02:31 +02001110 p_link = &p_hwfn->mcp_info->link_output;
1111 memset(p_link, 0, sizeof(*p_link));
1112 if (!b_reset) {
1113 status = qed_rd(p_hwfn, p_ptt,
1114 p_hwfn->mcp_info->port_addr +
1115 offsetof(struct public_port, link_status));
1116 DP_VERBOSE(p_hwfn, (NETIF_MSG_LINK | QED_MSG_SP),
1117 "Received link update [0x%08x] from mfw [Addr 0x%x]\n",
1118 status,
1119 (u32)(p_hwfn->mcp_info->port_addr +
Yuval Mintz1a635e42016-08-15 10:42:43 +03001120 offsetof(struct public_port, link_status)));
Yuval Mintzcc875c22015-10-26 11:02:31 +02001121 } else {
1122 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
1123 "Resetting link indications\n");
Mintz, Yuval65ed2ff2017-02-20 22:43:39 +02001124 goto out;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001125 }
1126
Sudarsana Reddy Kallurufc916ff2016-03-09 09:16:23 +02001127 if (p_hwfn->b_drv_link_init)
1128 p_link->link_up = !!(status & LINK_STATUS_LINK_UP);
1129 else
1130 p_link->link_up = false;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001131
1132 p_link->full_duplex = true;
1133 switch ((status & LINK_STATUS_SPEED_AND_DUPLEX_MASK)) {
1134 case LINK_STATUS_SPEED_AND_DUPLEX_100G:
1135 p_link->speed = 100000;
1136 break;
1137 case LINK_STATUS_SPEED_AND_DUPLEX_50G:
1138 p_link->speed = 50000;
1139 break;
1140 case LINK_STATUS_SPEED_AND_DUPLEX_40G:
1141 p_link->speed = 40000;
1142 break;
1143 case LINK_STATUS_SPEED_AND_DUPLEX_25G:
1144 p_link->speed = 25000;
1145 break;
1146 case LINK_STATUS_SPEED_AND_DUPLEX_20G:
1147 p_link->speed = 20000;
1148 break;
1149 case LINK_STATUS_SPEED_AND_DUPLEX_10G:
1150 p_link->speed = 10000;
1151 break;
1152 case LINK_STATUS_SPEED_AND_DUPLEX_1000THD:
1153 p_link->full_duplex = false;
1154 /* Fall-through */
1155 case LINK_STATUS_SPEED_AND_DUPLEX_1000TFD:
1156 p_link->speed = 1000;
1157 break;
1158 default:
1159 p_link->speed = 0;
1160 }
1161
Manish Chopra4b01e512016-04-26 10:56:09 -04001162 if (p_link->link_up && p_link->speed)
1163 p_link->line_speed = p_link->speed;
1164 else
1165 p_link->line_speed = 0;
1166
1167 max_bw = p_hwfn->mcp_info->func_info.bandwidth_max;
Manish Chopraa64b02d2016-04-26 10:56:10 -04001168 min_bw = p_hwfn->mcp_info->func_info.bandwidth_min;
Manish Chopra4b01e512016-04-26 10:56:09 -04001169
Manish Chopraa64b02d2016-04-26 10:56:10 -04001170 /* Max bandwidth configuration */
Manish Chopra4b01e512016-04-26 10:56:09 -04001171 __qed_configure_pf_max_bandwidth(p_hwfn, p_ptt, p_link, max_bw);
Yuval Mintzcc875c22015-10-26 11:02:31 +02001172
Manish Chopraa64b02d2016-04-26 10:56:10 -04001173 /* Min bandwidth configuration */
1174 __qed_configure_pf_min_bandwidth(p_hwfn, p_ptt, p_link, min_bw);
Mintz, Yuval6f437d42017-02-27 11:06:33 +02001175 qed_configure_vp_wfq_on_link_change(p_hwfn->cdev, p_ptt,
1176 p_link->min_pf_rate);
Manish Chopraa64b02d2016-04-26 10:56:10 -04001177
Yuval Mintzcc875c22015-10-26 11:02:31 +02001178 p_link->an = !!(status & LINK_STATUS_AUTO_NEGOTIATE_ENABLED);
1179 p_link->an_complete = !!(status &
1180 LINK_STATUS_AUTO_NEGOTIATE_COMPLETE);
1181 p_link->parallel_detection = !!(status &
1182 LINK_STATUS_PARALLEL_DETECTION_USED);
1183 p_link->pfc_enabled = !!(status & LINK_STATUS_PFC_ENABLED);
1184
1185 p_link->partner_adv_speed |=
1186 (status & LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE) ?
1187 QED_LINK_PARTNER_SPEED_1G_FD : 0;
1188 p_link->partner_adv_speed |=
1189 (status & LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE) ?
1190 QED_LINK_PARTNER_SPEED_1G_HD : 0;
1191 p_link->partner_adv_speed |=
1192 (status & LINK_STATUS_LINK_PARTNER_10G_CAPABLE) ?
1193 QED_LINK_PARTNER_SPEED_10G : 0;
1194 p_link->partner_adv_speed |=
1195 (status & LINK_STATUS_LINK_PARTNER_20G_CAPABLE) ?
1196 QED_LINK_PARTNER_SPEED_20G : 0;
1197 p_link->partner_adv_speed |=
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001198 (status & LINK_STATUS_LINK_PARTNER_25G_CAPABLE) ?
1199 QED_LINK_PARTNER_SPEED_25G : 0;
1200 p_link->partner_adv_speed |=
Yuval Mintzcc875c22015-10-26 11:02:31 +02001201 (status & LINK_STATUS_LINK_PARTNER_40G_CAPABLE) ?
1202 QED_LINK_PARTNER_SPEED_40G : 0;
1203 p_link->partner_adv_speed |=
1204 (status & LINK_STATUS_LINK_PARTNER_50G_CAPABLE) ?
1205 QED_LINK_PARTNER_SPEED_50G : 0;
1206 p_link->partner_adv_speed |=
1207 (status & LINK_STATUS_LINK_PARTNER_100G_CAPABLE) ?
1208 QED_LINK_PARTNER_SPEED_100G : 0;
1209
1210 p_link->partner_tx_flow_ctrl_en =
1211 !!(status & LINK_STATUS_TX_FLOW_CONTROL_ENABLED);
1212 p_link->partner_rx_flow_ctrl_en =
1213 !!(status & LINK_STATUS_RX_FLOW_CONTROL_ENABLED);
1214
1215 switch (status & LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK) {
1216 case LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE:
1217 p_link->partner_adv_pause = QED_LINK_PARTNER_SYMMETRIC_PAUSE;
1218 break;
1219 case LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE:
1220 p_link->partner_adv_pause = QED_LINK_PARTNER_ASYMMETRIC_PAUSE;
1221 break;
1222 case LINK_STATUS_LINK_PARTNER_BOTH_PAUSE:
1223 p_link->partner_adv_pause = QED_LINK_PARTNER_BOTH_PAUSE;
1224 break;
1225 default:
1226 p_link->partner_adv_pause = 0;
1227 }
1228
1229 p_link->sfp_tx_fault = !!(status & LINK_STATUS_SFP_TX_FAULT);
1230
1231 qed_link_update(p_hwfn);
Mintz, Yuval65ed2ff2017-02-20 22:43:39 +02001232out:
1233 spin_unlock_bh(&p_hwfn->mcp_info->link_lock);
Yuval Mintzcc875c22015-10-26 11:02:31 +02001234}
1235
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001236int qed_mcp_set_link(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt, bool b_up)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001237{
1238 struct qed_mcp_link_params *params = &p_hwfn->mcp_info->link_input;
Tomer Tayar5529bad2016-03-09 09:16:24 +02001239 struct qed_mcp_mb_params mb_params;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +02001240 struct eth_phy_cfg phy_cfg;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001241 int rc = 0;
Tomer Tayar5529bad2016-03-09 09:16:24 +02001242 u32 cmd;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001243
1244 /* Set the shmem configuration according to params */
Tomer Tayar2f67af8c2017-03-23 15:50:16 +02001245 memset(&phy_cfg, 0, sizeof(phy_cfg));
Yuval Mintzcc875c22015-10-26 11:02:31 +02001246 cmd = b_up ? DRV_MSG_CODE_INIT_PHY : DRV_MSG_CODE_LINK_RESET;
1247 if (!params->speed.autoneg)
Tomer Tayar2f67af8c2017-03-23 15:50:16 +02001248 phy_cfg.speed = params->speed.forced_speed;
1249 phy_cfg.pause |= (params->pause.autoneg) ? ETH_PAUSE_AUTONEG : 0;
1250 phy_cfg.pause |= (params->pause.forced_rx) ? ETH_PAUSE_RX : 0;
1251 phy_cfg.pause |= (params->pause.forced_tx) ? ETH_PAUSE_TX : 0;
1252 phy_cfg.adv_speed = params->speed.advertised_speeds;
1253 phy_cfg.loopback_mode = params->loopback_mode;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001254
Sudarsana Reddy Kallurufc916ff2016-03-09 09:16:23 +02001255 p_hwfn->b_drv_link_init = b_up;
1256
Yuval Mintzcc875c22015-10-26 11:02:31 +02001257 if (b_up) {
1258 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
1259 "Configuring Link: Speed 0x%08x, Pause 0x%08x, adv_speed 0x%08x, loopback 0x%08x, features 0x%08x\n",
Tomer Tayar2f67af8c2017-03-23 15:50:16 +02001260 phy_cfg.speed,
1261 phy_cfg.pause,
1262 phy_cfg.adv_speed,
1263 phy_cfg.loopback_mode,
1264 phy_cfg.feature_config_flags);
Yuval Mintzcc875c22015-10-26 11:02:31 +02001265 } else {
1266 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
1267 "Resetting link\n");
1268 }
1269
Tomer Tayar5529bad2016-03-09 09:16:24 +02001270 memset(&mb_params, 0, sizeof(mb_params));
1271 mb_params.cmd = cmd;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +02001272 mb_params.p_data_src = &phy_cfg;
1273 mb_params.data_src_size = sizeof(phy_cfg);
Tomer Tayar5529bad2016-03-09 09:16:24 +02001274 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
Yuval Mintzcc875c22015-10-26 11:02:31 +02001275
1276 /* if mcp fails to respond we must abort */
1277 if (rc) {
1278 DP_ERR(p_hwfn, "MCP response failure, aborting\n");
1279 return rc;
1280 }
1281
Mintz, Yuval65ed2ff2017-02-20 22:43:39 +02001282 /* Mimic link-change attention, done for several reasons:
1283 * - On reset, there's no guarantee MFW would trigger
1284 * an attention.
1285 * - On initialization, older MFWs might not indicate link change
1286 * during LFA, so we'll never get an UP indication.
1287 */
1288 qed_mcp_handle_link_change(p_hwfn, p_ptt, !b_up);
Yuval Mintzcc875c22015-10-26 11:02:31 +02001289
1290 return 0;
1291}
1292
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -04001293static void qed_mcp_send_protocol_stats(struct qed_hwfn *p_hwfn,
1294 struct qed_ptt *p_ptt,
1295 enum MFW_DRV_MSG_TYPE type)
1296{
1297 enum qed_mcp_protocol_type stats_type;
1298 union qed_mcp_protocol_stats stats;
1299 struct qed_mcp_mb_params mb_params;
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -04001300 u32 hsi_param;
1301
1302 switch (type) {
1303 case MFW_DRV_MSG_GET_LAN_STATS:
1304 stats_type = QED_MCP_LAN_STATS;
1305 hsi_param = DRV_MSG_CODE_STATS_TYPE_LAN;
1306 break;
1307 case MFW_DRV_MSG_GET_FCOE_STATS:
1308 stats_type = QED_MCP_FCOE_STATS;
1309 hsi_param = DRV_MSG_CODE_STATS_TYPE_FCOE;
1310 break;
1311 case MFW_DRV_MSG_GET_ISCSI_STATS:
1312 stats_type = QED_MCP_ISCSI_STATS;
1313 hsi_param = DRV_MSG_CODE_STATS_TYPE_ISCSI;
1314 break;
1315 case MFW_DRV_MSG_GET_RDMA_STATS:
1316 stats_type = QED_MCP_RDMA_STATS;
1317 hsi_param = DRV_MSG_CODE_STATS_TYPE_RDMA;
1318 break;
1319 default:
1320 DP_NOTICE(p_hwfn, "Invalid protocol type %d\n", type);
1321 return;
1322 }
1323
1324 qed_get_protocol_stats(p_hwfn->cdev, stats_type, &stats);
1325
1326 memset(&mb_params, 0, sizeof(mb_params));
1327 mb_params.cmd = DRV_MSG_CODE_GET_STATS;
1328 mb_params.param = hsi_param;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +02001329 mb_params.p_data_src = &stats;
1330 mb_params.data_src_size = sizeof(stats);
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -04001331 qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
1332}
1333
Manish Chopra4b01e512016-04-26 10:56:09 -04001334static void qed_read_pf_bandwidth(struct qed_hwfn *p_hwfn,
1335 struct public_func *p_shmem_info)
1336{
1337 struct qed_mcp_function_info *p_info;
1338
1339 p_info = &p_hwfn->mcp_info->func_info;
1340
1341 p_info->bandwidth_min = (p_shmem_info->config &
1342 FUNC_MF_CFG_MIN_BW_MASK) >>
1343 FUNC_MF_CFG_MIN_BW_SHIFT;
1344 if (p_info->bandwidth_min < 1 || p_info->bandwidth_min > 100) {
1345 DP_INFO(p_hwfn,
1346 "bandwidth minimum out of bounds [%02x]. Set to 1\n",
1347 p_info->bandwidth_min);
1348 p_info->bandwidth_min = 1;
1349 }
1350
1351 p_info->bandwidth_max = (p_shmem_info->config &
1352 FUNC_MF_CFG_MAX_BW_MASK) >>
1353 FUNC_MF_CFG_MAX_BW_SHIFT;
1354 if (p_info->bandwidth_max < 1 || p_info->bandwidth_max > 100) {
1355 DP_INFO(p_hwfn,
1356 "bandwidth maximum out of bounds [%02x]. Set to 100\n",
1357 p_info->bandwidth_max);
1358 p_info->bandwidth_max = 100;
1359 }
1360}
1361
1362static u32 qed_mcp_get_shmem_func(struct qed_hwfn *p_hwfn,
1363 struct qed_ptt *p_ptt,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001364 struct public_func *p_data, int pfid)
Manish Chopra4b01e512016-04-26 10:56:09 -04001365{
1366 u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
1367 PUBLIC_FUNC);
1368 u32 mfw_path_offsize = qed_rd(p_hwfn, p_ptt, addr);
1369 u32 func_addr = SECTION_ADDR(mfw_path_offsize, pfid);
1370 u32 i, size;
1371
1372 memset(p_data, 0, sizeof(*p_data));
1373
Yuval Mintz1a635e42016-08-15 10:42:43 +03001374 size = min_t(u32, sizeof(*p_data), QED_SECTION_SIZE(mfw_path_offsize));
Manish Chopra4b01e512016-04-26 10:56:09 -04001375 for (i = 0; i < size / sizeof(u32); i++)
1376 ((u32 *)p_data)[i] = qed_rd(p_hwfn, p_ptt,
1377 func_addr + (i << 2));
1378 return size;
1379}
1380
Yuval Mintz1a635e42016-08-15 10:42:43 +03001381static void qed_mcp_update_bw(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Manish Chopra4b01e512016-04-26 10:56:09 -04001382{
1383 struct qed_mcp_function_info *p_info;
1384 struct public_func shmem_info;
1385 u32 resp = 0, param = 0;
1386
Yuval Mintz1a635e42016-08-15 10:42:43 +03001387 qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
Manish Chopra4b01e512016-04-26 10:56:09 -04001388
1389 qed_read_pf_bandwidth(p_hwfn, &shmem_info);
1390
1391 p_info = &p_hwfn->mcp_info->func_info;
1392
Manish Chopraa64b02d2016-04-26 10:56:10 -04001393 qed_configure_pf_min_bandwidth(p_hwfn->cdev, p_info->bandwidth_min);
Manish Chopra4b01e512016-04-26 10:56:09 -04001394 qed_configure_pf_max_bandwidth(p_hwfn->cdev, p_info->bandwidth_max);
1395
1396 /* Acknowledge the MFW */
1397 qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BW_UPDATE_ACK, 0, &resp,
1398 &param);
1399}
1400
Yuval Mintzcc875c22015-10-26 11:02:31 +02001401int qed_mcp_handle_events(struct qed_hwfn *p_hwfn,
1402 struct qed_ptt *p_ptt)
1403{
1404 struct qed_mcp_info *info = p_hwfn->mcp_info;
1405 int rc = 0;
1406 bool found = false;
1407 u16 i;
1408
1409 DP_VERBOSE(p_hwfn, QED_MSG_SP, "Received message from MFW\n");
1410
1411 /* Read Messages from MFW */
1412 qed_mcp_read_mb(p_hwfn, p_ptt);
1413
1414 /* Compare current messages to old ones */
1415 for (i = 0; i < info->mfw_mb_length; i++) {
1416 if (info->mfw_mb_cur[i] == info->mfw_mb_shadow[i])
1417 continue;
1418
1419 found = true;
1420
1421 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
1422 "Msg [%d] - old CMD 0x%02x, new CMD 0x%02x\n",
1423 i, info->mfw_mb_shadow[i], info->mfw_mb_cur[i]);
1424
1425 switch (i) {
1426 case MFW_DRV_MSG_LINK_CHANGE:
1427 qed_mcp_handle_link_change(p_hwfn, p_ptt, false);
1428 break;
Yuval Mintz0b55e272016-05-11 16:36:15 +03001429 case MFW_DRV_MSG_VF_DISABLED:
1430 qed_mcp_handle_vf_flr(p_hwfn, p_ptt);
1431 break;
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -04001432 case MFW_DRV_MSG_LLDP_DATA_UPDATED:
1433 qed_dcbx_mib_update_event(p_hwfn, p_ptt,
1434 QED_DCBX_REMOTE_LLDP_MIB);
1435 break;
1436 case MFW_DRV_MSG_DCBX_REMOTE_MIB_UPDATED:
1437 qed_dcbx_mib_update_event(p_hwfn, p_ptt,
1438 QED_DCBX_REMOTE_MIB);
1439 break;
1440 case MFW_DRV_MSG_DCBX_OPERATIONAL_MIB_UPDATED:
1441 qed_dcbx_mib_update_event(p_hwfn, p_ptt,
1442 QED_DCBX_OPERATIONAL_MIB);
1443 break;
Zvi Nachmani334c03b2016-03-09 09:16:25 +02001444 case MFW_DRV_MSG_TRANSCEIVER_STATE_CHANGE:
1445 qed_mcp_handle_transceiver_change(p_hwfn, p_ptt);
1446 break;
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -04001447 case MFW_DRV_MSG_GET_LAN_STATS:
1448 case MFW_DRV_MSG_GET_FCOE_STATS:
1449 case MFW_DRV_MSG_GET_ISCSI_STATS:
1450 case MFW_DRV_MSG_GET_RDMA_STATS:
1451 qed_mcp_send_protocol_stats(p_hwfn, p_ptt, i);
1452 break;
Manish Chopra4b01e512016-04-26 10:56:09 -04001453 case MFW_DRV_MSG_BW_UPDATE:
1454 qed_mcp_update_bw(p_hwfn, p_ptt);
1455 break;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001456 default:
Mintz, Yuval39815942017-03-23 15:50:18 +02001457 DP_INFO(p_hwfn, "Unimplemented MFW message %d\n", i);
Yuval Mintzcc875c22015-10-26 11:02:31 +02001458 rc = -EINVAL;
1459 }
1460 }
1461
1462 /* ACK everything */
1463 for (i = 0; i < MFW_DRV_MSG_MAX_DWORDS(info->mfw_mb_length); i++) {
1464 __be32 val = cpu_to_be32(((u32 *)info->mfw_mb_cur)[i]);
1465
1466 /* MFW expect answer in BE, so we force write in that format */
1467 qed_wr(p_hwfn, p_ptt,
1468 info->mfw_mb_addr + sizeof(u32) +
1469 MFW_DRV_MSG_MAX_DWORDS(info->mfw_mb_length) *
1470 sizeof(u32) + i * sizeof(u32),
1471 (__force u32)val);
1472 }
1473
1474 if (!found) {
1475 DP_NOTICE(p_hwfn,
1476 "Received an MFW message indication but no new message!\n");
1477 rc = -EINVAL;
1478 }
1479
1480 /* Copy the new mfw messages into the shadow */
1481 memcpy(info->mfw_mb_shadow, info->mfw_mb_cur, info->mfw_mb_length);
1482
1483 return rc;
1484}
1485
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001486int qed_mcp_get_mfw_ver(struct qed_hwfn *p_hwfn,
1487 struct qed_ptt *p_ptt,
1488 u32 *p_mfw_ver, u32 *p_running_bundle_id)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001489{
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001490 u32 global_offsize;
1491
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001492 if (IS_VF(p_hwfn->cdev)) {
1493 if (p_hwfn->vf_iov_info) {
1494 struct pfvf_acquire_resp_tlv *p_resp;
1495
1496 p_resp = &p_hwfn->vf_iov_info->acquire_resp;
1497 *p_mfw_ver = p_resp->pfdev_info.mfw_ver;
1498 return 0;
1499 } else {
1500 DP_VERBOSE(p_hwfn,
1501 QED_MSG_IOV,
1502 "VF requested MFW version prior to ACQUIRE\n");
1503 return -EINVAL;
1504 }
1505 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001506
1507 global_offsize = qed_rd(p_hwfn, p_ptt,
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001508 SECTION_OFFSIZE_ADDR(p_hwfn->
1509 mcp_info->public_base,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001510 PUBLIC_GLOBAL));
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001511 *p_mfw_ver =
1512 qed_rd(p_hwfn, p_ptt,
1513 SECTION_ADDR(global_offsize,
1514 0) + offsetof(struct public_global, mfw_ver));
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001515
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001516 if (p_running_bundle_id != NULL) {
1517 *p_running_bundle_id = qed_rd(p_hwfn, p_ptt,
1518 SECTION_ADDR(global_offsize, 0) +
1519 offsetof(struct public_global,
1520 running_bundle_id));
1521 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001522
1523 return 0;
1524}
1525
Tomer Tayarae336662017-05-23 09:41:26 +03001526int qed_mcp_get_mbi_ver(struct qed_hwfn *p_hwfn,
1527 struct qed_ptt *p_ptt, u32 *p_mbi_ver)
1528{
1529 u32 nvm_cfg_addr, nvm_cfg1_offset, mbi_ver_addr;
1530
1531 if (IS_VF(p_hwfn->cdev))
1532 return -EINVAL;
1533
1534 /* Read the address of the nvm_cfg */
1535 nvm_cfg_addr = qed_rd(p_hwfn, p_ptt, MISC_REG_GEN_PURP_CR0);
1536 if (!nvm_cfg_addr) {
1537 DP_NOTICE(p_hwfn, "Shared memory not initialized\n");
1538 return -EINVAL;
1539 }
1540
1541 /* Read the offset of nvm_cfg1 */
1542 nvm_cfg1_offset = qed_rd(p_hwfn, p_ptt, nvm_cfg_addr + 4);
1543
1544 mbi_ver_addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
1545 offsetof(struct nvm_cfg1, glob) +
1546 offsetof(struct nvm_cfg1_glob, mbi_version);
1547 *p_mbi_ver = qed_rd(p_hwfn, p_ptt,
1548 mbi_ver_addr) &
1549 (NVM_CFG1_GLOB_MBI_VERSION_0_MASK |
1550 NVM_CFG1_GLOB_MBI_VERSION_1_MASK |
1551 NVM_CFG1_GLOB_MBI_VERSION_2_MASK);
1552
1553 return 0;
1554}
1555
Yuval Mintz1a635e42016-08-15 10:42:43 +03001556int qed_mcp_get_media_type(struct qed_dev *cdev, u32 *p_media_type)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001557{
1558 struct qed_hwfn *p_hwfn = &cdev->hwfns[0];
1559 struct qed_ptt *p_ptt;
1560
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001561 if (IS_VF(cdev))
1562 return -EINVAL;
1563
Yuval Mintzcc875c22015-10-26 11:02:31 +02001564 if (!qed_mcp_is_init(p_hwfn)) {
Yuval Mintz525ef5c2016-08-15 10:42:45 +03001565 DP_NOTICE(p_hwfn, "MFW is not initialized!\n");
Yuval Mintzcc875c22015-10-26 11:02:31 +02001566 return -EBUSY;
1567 }
1568
1569 *p_media_type = MEDIA_UNSPECIFIED;
1570
1571 p_ptt = qed_ptt_acquire(p_hwfn);
1572 if (!p_ptt)
1573 return -EBUSY;
1574
1575 *p_media_type = qed_rd(p_hwfn, p_ptt, p_hwfn->mcp_info->port_addr +
1576 offsetof(struct public_port, media_type));
1577
1578 qed_ptt_release(p_hwfn, p_ptt);
1579
1580 return 0;
1581}
1582
Mintz, Yuval6927e822016-10-31 07:14:25 +02001583/* Old MFW has a global configuration for all PFs regarding RDMA support */
1584static void
1585qed_mcp_get_shmem_proto_legacy(struct qed_hwfn *p_hwfn,
1586 enum qed_pci_personality *p_proto)
1587{
1588 /* There wasn't ever a legacy MFW that published iwarp.
1589 * So at this point, this is either plain l2 or RoCE.
1590 */
1591 if (test_bit(QED_DEV_CAP_ROCE, &p_hwfn->hw_info.device_capabilities))
1592 *p_proto = QED_PCI_ETH_ROCE;
1593 else
1594 *p_proto = QED_PCI_ETH;
1595
1596 DP_VERBOSE(p_hwfn, NETIF_MSG_IFUP,
1597 "According to Legacy capabilities, L2 personality is %08x\n",
1598 (u32) *p_proto);
1599}
1600
1601static int
1602qed_mcp_get_shmem_proto_mfw(struct qed_hwfn *p_hwfn,
1603 struct qed_ptt *p_ptt,
1604 enum qed_pci_personality *p_proto)
1605{
1606 u32 resp = 0, param = 0;
1607 int rc;
1608
1609 rc = qed_mcp_cmd(p_hwfn, p_ptt,
1610 DRV_MSG_CODE_GET_PF_RDMA_PROTOCOL, 0, &resp, &param);
1611 if (rc)
1612 return rc;
1613 if (resp != FW_MSG_CODE_OK) {
1614 DP_VERBOSE(p_hwfn, NETIF_MSG_IFUP,
1615 "MFW lacks support for command; Returns %08x\n",
1616 resp);
1617 return -EINVAL;
1618 }
1619
1620 switch (param) {
1621 case FW_MB_PARAM_GET_PF_RDMA_NONE:
1622 *p_proto = QED_PCI_ETH;
1623 break;
1624 case FW_MB_PARAM_GET_PF_RDMA_ROCE:
1625 *p_proto = QED_PCI_ETH_ROCE;
1626 break;
1627 case FW_MB_PARAM_GET_PF_RDMA_BOTH:
1628 DP_NOTICE(p_hwfn,
1629 "Current day drivers don't support RoCE & iWARP. Default to RoCE-only\n");
1630 *p_proto = QED_PCI_ETH_ROCE;
1631 break;
1632 case FW_MB_PARAM_GET_PF_RDMA_IWARP:
1633 default:
1634 DP_NOTICE(p_hwfn,
1635 "MFW answers GET_PF_RDMA_PROTOCOL but param is %08x\n",
1636 param);
1637 return -EINVAL;
1638 }
1639
1640 DP_VERBOSE(p_hwfn,
1641 NETIF_MSG_IFUP,
1642 "According to capabilities, L2 personality is %08x [resp %08x param %08x]\n",
1643 (u32) *p_proto, resp, param);
1644 return 0;
1645}
1646
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001647static int
1648qed_mcp_get_shmem_proto(struct qed_hwfn *p_hwfn,
1649 struct public_func *p_info,
Mintz, Yuval6927e822016-10-31 07:14:25 +02001650 struct qed_ptt *p_ptt,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001651 enum qed_pci_personality *p_proto)
1652{
1653 int rc = 0;
1654
1655 switch (p_info->config & FUNC_MF_CFG_PROTOCOL_MASK) {
1656 case FUNC_MF_CFG_PROTOCOL_ETHERNET:
Ram Amrani1fe582e2017-01-01 13:57:10 +02001657 if (!IS_ENABLED(CONFIG_QED_RDMA))
1658 *p_proto = QED_PCI_ETH;
1659 else if (qed_mcp_get_shmem_proto_mfw(p_hwfn, p_ptt, p_proto))
Mintz, Yuval6927e822016-10-31 07:14:25 +02001660 qed_mcp_get_shmem_proto_legacy(p_hwfn, p_proto);
Yuval Mintzc5ac9312016-06-03 14:35:34 +03001661 break;
1662 case FUNC_MF_CFG_PROTOCOL_ISCSI:
1663 *p_proto = QED_PCI_ISCSI;
1664 break;
Arun Easi1e128c82017-02-15 06:28:22 -08001665 case FUNC_MF_CFG_PROTOCOL_FCOE:
1666 *p_proto = QED_PCI_FCOE;
1667 break;
Yuval Mintzc5ac9312016-06-03 14:35:34 +03001668 case FUNC_MF_CFG_PROTOCOL_ROCE:
1669 DP_NOTICE(p_hwfn, "RoCE personality is not a valid value!\n");
Mintz, Yuval6927e822016-10-31 07:14:25 +02001670 /* Fallthrough */
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001671 default:
1672 rc = -EINVAL;
1673 }
1674
1675 return rc;
1676}
1677
1678int qed_mcp_fill_shmem_func_info(struct qed_hwfn *p_hwfn,
1679 struct qed_ptt *p_ptt)
1680{
1681 struct qed_mcp_function_info *info;
1682 struct public_func shmem_info;
1683
Yuval Mintz1a635e42016-08-15 10:42:43 +03001684 qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001685 info = &p_hwfn->mcp_info->func_info;
1686
1687 info->pause_on_host = (shmem_info.config &
1688 FUNC_MF_CFG_PAUSE_ON_HOST_RING) ? 1 : 0;
1689
Mintz, Yuval6927e822016-10-31 07:14:25 +02001690 if (qed_mcp_get_shmem_proto(p_hwfn, &shmem_info, p_ptt,
1691 &info->protocol)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001692 DP_ERR(p_hwfn, "Unknown personality %08x\n",
1693 (u32)(shmem_info.config & FUNC_MF_CFG_PROTOCOL_MASK));
1694 return -EINVAL;
1695 }
1696
Manish Chopra4b01e512016-04-26 10:56:09 -04001697 qed_read_pf_bandwidth(p_hwfn, &shmem_info);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001698
1699 if (shmem_info.mac_upper || shmem_info.mac_lower) {
1700 info->mac[0] = (u8)(shmem_info.mac_upper >> 8);
1701 info->mac[1] = (u8)(shmem_info.mac_upper);
1702 info->mac[2] = (u8)(shmem_info.mac_lower >> 24);
1703 info->mac[3] = (u8)(shmem_info.mac_lower >> 16);
1704 info->mac[4] = (u8)(shmem_info.mac_lower >> 8);
1705 info->mac[5] = (u8)(shmem_info.mac_lower);
Mintz, Yuval14d39642016-10-31 07:14:23 +02001706
1707 /* Store primary MAC for later possible WoL */
1708 memcpy(&p_hwfn->cdev->wol_mac, info->mac, ETH_ALEN);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001709 } else {
1710 DP_NOTICE(p_hwfn, "MAC is 0 in shmem\n");
1711 }
1712
1713 info->wwn_port = (u64)shmem_info.fcoe_wwn_port_name_upper |
1714 (((u64)shmem_info.fcoe_wwn_port_name_lower) << 32);
1715 info->wwn_node = (u64)shmem_info.fcoe_wwn_node_name_upper |
1716 (((u64)shmem_info.fcoe_wwn_node_name_lower) << 32);
1717
1718 info->ovlan = (u16)(shmem_info.ovlan_stag & FUNC_MF_CFG_OV_STAG_MASK);
1719
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001720 info->mtu = (u16)shmem_info.mtu_size;
1721
Mintz, Yuval14d39642016-10-31 07:14:23 +02001722 p_hwfn->hw_info.b_wol_support = QED_WOL_SUPPORT_NONE;
1723 p_hwfn->cdev->wol_config = (u8)QED_OV_WOL_DEFAULT;
1724 if (qed_mcp_is_init(p_hwfn)) {
1725 u32 resp = 0, param = 0;
1726 int rc;
1727
1728 rc = qed_mcp_cmd(p_hwfn, p_ptt,
1729 DRV_MSG_CODE_OS_WOL, 0, &resp, &param);
1730 if (rc)
1731 return rc;
1732 if (resp == FW_MSG_CODE_OS_WOL_SUPPORTED)
1733 p_hwfn->hw_info.b_wol_support = QED_WOL_SUPPORT_PME;
1734 }
1735
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001736 DP_VERBOSE(p_hwfn, (QED_MSG_SP | NETIF_MSG_IFUP),
Mintz, Yuval14d39642016-10-31 07:14:23 +02001737 "Read configuration from shmem: pause_on_host %02x protocol %02x BW [%02x - %02x] MAC %02x:%02x:%02x:%02x:%02x:%02x wwn port %llx node %llx ovlan %04x wol %02x\n",
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001738 info->pause_on_host, info->protocol,
1739 info->bandwidth_min, info->bandwidth_max,
1740 info->mac[0], info->mac[1], info->mac[2],
1741 info->mac[3], info->mac[4], info->mac[5],
Mintz, Yuval14d39642016-10-31 07:14:23 +02001742 info->wwn_port, info->wwn_node,
1743 info->ovlan, (u8)p_hwfn->hw_info.b_wol_support);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001744
1745 return 0;
1746}
1747
Yuval Mintzcc875c22015-10-26 11:02:31 +02001748struct qed_mcp_link_params
1749*qed_mcp_get_link_params(struct qed_hwfn *p_hwfn)
1750{
1751 if (!p_hwfn || !p_hwfn->mcp_info)
1752 return NULL;
1753 return &p_hwfn->mcp_info->link_input;
1754}
1755
1756struct qed_mcp_link_state
1757*qed_mcp_get_link_state(struct qed_hwfn *p_hwfn)
1758{
1759 if (!p_hwfn || !p_hwfn->mcp_info)
1760 return NULL;
1761 return &p_hwfn->mcp_info->link_output;
1762}
1763
1764struct qed_mcp_link_capabilities
1765*qed_mcp_get_link_capabilities(struct qed_hwfn *p_hwfn)
1766{
1767 if (!p_hwfn || !p_hwfn->mcp_info)
1768 return NULL;
1769 return &p_hwfn->mcp_info->link_capabilities;
1770}
1771
Yuval Mintz1a635e42016-08-15 10:42:43 +03001772int qed_mcp_drain(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001773{
1774 u32 resp = 0, param = 0;
1775 int rc;
1776
1777 rc = qed_mcp_cmd(p_hwfn, p_ptt,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001778 DRV_MSG_CODE_NIG_DRAIN, 1000, &resp, &param);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001779
1780 /* Wait for the drain to complete before returning */
Yuval Mintz8f60baf2016-03-09 09:16:26 +02001781 msleep(1020);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001782
1783 return rc;
1784}
1785
Manish Chopracee4d262015-10-26 11:02:28 +02001786int qed_mcp_get_flash_size(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001787 struct qed_ptt *p_ptt, u32 *p_flash_size)
Manish Chopracee4d262015-10-26 11:02:28 +02001788{
1789 u32 flash_size;
1790
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001791 if (IS_VF(p_hwfn->cdev))
1792 return -EINVAL;
1793
Manish Chopracee4d262015-10-26 11:02:28 +02001794 flash_size = qed_rd(p_hwfn, p_ptt, MCP_REG_NVM_CFG4);
1795 flash_size = (flash_size & MCP_REG_NVM_CFG4_FLASH_SIZE) >>
1796 MCP_REG_NVM_CFG4_FLASH_SIZE_SHIFT;
1797 flash_size = (1 << (flash_size + MCP_BYTES_PER_MBIT_SHIFT));
1798
1799 *p_flash_size = flash_size;
1800
1801 return 0;
1802}
1803
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001804int qed_mcp_config_vf_msix(struct qed_hwfn *p_hwfn,
1805 struct qed_ptt *p_ptt, u8 vf_id, u8 num)
1806{
1807 u32 resp = 0, param = 0, rc_param = 0;
1808 int rc;
1809
1810 /* Only Leader can configure MSIX, and need to take CMT into account */
1811 if (!IS_LEAD_HWFN(p_hwfn))
1812 return 0;
1813 num *= p_hwfn->cdev->num_hwfns;
1814
1815 param |= (vf_id << DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_SHIFT) &
1816 DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_MASK;
1817 param |= (num << DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_SHIFT) &
1818 DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_MASK;
1819
1820 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_CFG_VF_MSIX, param,
1821 &resp, &rc_param);
1822
1823 if (resp != FW_MSG_CODE_DRV_CFG_VF_MSIX_DONE) {
1824 DP_NOTICE(p_hwfn, "VF[%d]: MFW failed to set MSI-X\n", vf_id);
1825 rc = -EINVAL;
1826 } else {
1827 DP_VERBOSE(p_hwfn, QED_MSG_IOV,
1828 "Requested 0x%02x MSI-x interrupts from VF 0x%02x\n",
1829 num, vf_id);
1830 }
1831
1832 return rc;
1833}
1834
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001835int
1836qed_mcp_send_drv_version(struct qed_hwfn *p_hwfn,
1837 struct qed_ptt *p_ptt,
1838 struct qed_mcp_drv_version *p_ver)
1839{
Tomer Tayar5529bad2016-03-09 09:16:24 +02001840 struct qed_mcp_mb_params mb_params;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +02001841 struct drv_version_stc drv_version;
Tomer Tayar5529bad2016-03-09 09:16:24 +02001842 __be32 val;
1843 u32 i;
1844 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001845
Tomer Tayar2f67af8c2017-03-23 15:50:16 +02001846 memset(&drv_version, 0, sizeof(drv_version));
1847 drv_version.version = p_ver->version;
Yuval Mintz67a99b72016-09-19 17:47:41 +03001848 for (i = 0; i < (MCP_DRV_VER_STR_SIZE - 4) / sizeof(u32); i++) {
1849 val = cpu_to_be32(*((u32 *)&p_ver->name[i * sizeof(u32)]));
Tomer Tayar2f67af8c2017-03-23 15:50:16 +02001850 *(__be32 *)&drv_version.name[i * sizeof(u32)] = val;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001851 }
1852
Tomer Tayar5529bad2016-03-09 09:16:24 +02001853 memset(&mb_params, 0, sizeof(mb_params));
1854 mb_params.cmd = DRV_MSG_CODE_SET_VERSION;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +02001855 mb_params.p_data_src = &drv_version;
1856 mb_params.data_src_size = sizeof(drv_version);
Tomer Tayar5529bad2016-03-09 09:16:24 +02001857 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
1858 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001859 DP_ERR(p_hwfn, "MCP response failure, aborting\n");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001860
Tomer Tayar5529bad2016-03-09 09:16:24 +02001861 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001862}
Sudarsana Kalluru91420b82015-11-30 12:25:03 +02001863
Tomer Tayar41024262016-09-05 14:35:10 +03001864int qed_mcp_halt(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1865{
1866 u32 resp = 0, param = 0;
1867 int rc;
1868
1869 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_MCP_HALT, 0, &resp,
1870 &param);
1871 if (rc)
1872 DP_ERR(p_hwfn, "MCP response failure, aborting\n");
1873
1874 return rc;
1875}
1876
1877int qed_mcp_resume(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1878{
1879 u32 value, cpu_mode;
1880
1881 qed_wr(p_hwfn, p_ptt, MCP_REG_CPU_STATE, 0xffffffff);
1882
1883 value = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_MODE);
1884 value &= ~MCP_REG_CPU_MODE_SOFT_HALT;
1885 qed_wr(p_hwfn, p_ptt, MCP_REG_CPU_MODE, value);
1886 cpu_mode = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_MODE);
1887
1888 return (cpu_mode & MCP_REG_CPU_MODE_SOFT_HALT) ? -EAGAIN : 0;
1889}
1890
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001891int qed_mcp_ov_update_current_config(struct qed_hwfn *p_hwfn,
1892 struct qed_ptt *p_ptt,
1893 enum qed_ov_client client)
1894{
1895 u32 resp = 0, param = 0;
1896 u32 drv_mb_param;
1897 int rc;
1898
1899 switch (client) {
1900 case QED_OV_CLIENT_DRV:
1901 drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_OS;
1902 break;
1903 case QED_OV_CLIENT_USER:
1904 drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_OTHER;
1905 break;
1906 case QED_OV_CLIENT_VENDOR_SPEC:
1907 drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_VENDOR_SPEC;
1908 break;
1909 default:
1910 DP_NOTICE(p_hwfn, "Invalid client type %d\n", client);
1911 return -EINVAL;
1912 }
1913
1914 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_CURR_CFG,
1915 drv_mb_param, &resp, &param);
1916 if (rc)
1917 DP_ERR(p_hwfn, "MCP response failure, aborting\n");
1918
1919 return rc;
1920}
1921
1922int qed_mcp_ov_update_driver_state(struct qed_hwfn *p_hwfn,
1923 struct qed_ptt *p_ptt,
1924 enum qed_ov_driver_state drv_state)
1925{
1926 u32 resp = 0, param = 0;
1927 u32 drv_mb_param;
1928 int rc;
1929
1930 switch (drv_state) {
1931 case QED_OV_DRIVER_STATE_NOT_LOADED:
1932 drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_NOT_LOADED;
1933 break;
1934 case QED_OV_DRIVER_STATE_DISABLED:
1935 drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_DISABLED;
1936 break;
1937 case QED_OV_DRIVER_STATE_ACTIVE:
1938 drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_ACTIVE;
1939 break;
1940 default:
1941 DP_NOTICE(p_hwfn, "Invalid driver state %d\n", drv_state);
1942 return -EINVAL;
1943 }
1944
1945 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE,
1946 drv_mb_param, &resp, &param);
1947 if (rc)
1948 DP_ERR(p_hwfn, "Failed to send driver state\n");
1949
1950 return rc;
1951}
1952
1953int qed_mcp_ov_update_mtu(struct qed_hwfn *p_hwfn,
1954 struct qed_ptt *p_ptt, u16 mtu)
1955{
1956 u32 resp = 0, param = 0;
1957 u32 drv_mb_param;
1958 int rc;
1959
1960 drv_mb_param = (u32)mtu << DRV_MB_PARAM_OV_MTU_SIZE_SHIFT;
1961 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_MTU,
1962 drv_mb_param, &resp, &param);
1963 if (rc)
1964 DP_ERR(p_hwfn, "Failed to send mtu value, rc = %d\n", rc);
1965
1966 return rc;
1967}
1968
1969int qed_mcp_ov_update_mac(struct qed_hwfn *p_hwfn,
1970 struct qed_ptt *p_ptt, u8 *mac)
1971{
1972 struct qed_mcp_mb_params mb_params;
Mintz, Yuval17991002017-03-23 15:50:17 +02001973 u32 mfw_mac[2];
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001974 int rc;
1975
1976 memset(&mb_params, 0, sizeof(mb_params));
1977 mb_params.cmd = DRV_MSG_CODE_SET_VMAC;
1978 mb_params.param = DRV_MSG_CODE_VMAC_TYPE_MAC <<
1979 DRV_MSG_CODE_VMAC_TYPE_SHIFT;
1980 mb_params.param |= MCP_PF_ID(p_hwfn);
Tomer Tayar2f67af8c2017-03-23 15:50:16 +02001981
Mintz, Yuval17991002017-03-23 15:50:17 +02001982 /* MCP is BE, and on LE platforms PCI would swap access to SHMEM
1983 * in 32-bit granularity.
1984 * So the MAC has to be set in native order [and not byte order],
1985 * otherwise it would be read incorrectly by MFW after swap.
1986 */
1987 mfw_mac[0] = mac[0] << 24 | mac[1] << 16 | mac[2] << 8 | mac[3];
1988 mfw_mac[1] = mac[4] << 24 | mac[5] << 16;
1989
1990 mb_params.p_data_src = (u8 *)mfw_mac;
1991 mb_params.data_src_size = 8;
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001992 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
1993 if (rc)
1994 DP_ERR(p_hwfn, "Failed to send mac address, rc = %d\n", rc);
1995
Mintz, Yuval14d39642016-10-31 07:14:23 +02001996 /* Store primary MAC for later possible WoL */
1997 memcpy(p_hwfn->cdev->wol_mac, mac, ETH_ALEN);
1998
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001999 return rc;
2000}
2001
2002int qed_mcp_ov_update_wol(struct qed_hwfn *p_hwfn,
2003 struct qed_ptt *p_ptt, enum qed_ov_wol wol)
2004{
2005 u32 resp = 0, param = 0;
2006 u32 drv_mb_param;
2007 int rc;
2008
Mintz, Yuval14d39642016-10-31 07:14:23 +02002009 if (p_hwfn->hw_info.b_wol_support == QED_WOL_SUPPORT_NONE) {
2010 DP_VERBOSE(p_hwfn, QED_MSG_SP,
2011 "Can't change WoL configuration when WoL isn't supported\n");
2012 return -EINVAL;
2013 }
2014
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02002015 switch (wol) {
2016 case QED_OV_WOL_DEFAULT:
2017 drv_mb_param = DRV_MB_PARAM_WOL_DEFAULT;
2018 break;
2019 case QED_OV_WOL_DISABLED:
2020 drv_mb_param = DRV_MB_PARAM_WOL_DISABLED;
2021 break;
2022 case QED_OV_WOL_ENABLED:
2023 drv_mb_param = DRV_MB_PARAM_WOL_ENABLED;
2024 break;
2025 default:
2026 DP_ERR(p_hwfn, "Invalid wol state %d\n", wol);
2027 return -EINVAL;
2028 }
2029
2030 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_WOL,
2031 drv_mb_param, &resp, &param);
2032 if (rc)
2033 DP_ERR(p_hwfn, "Failed to send wol mode, rc = %d\n", rc);
2034
Mintz, Yuval14d39642016-10-31 07:14:23 +02002035 /* Store the WoL update for a future unload */
2036 p_hwfn->cdev->wol_config = (u8)wol;
2037
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02002038 return rc;
2039}
2040
2041int qed_mcp_ov_update_eswitch(struct qed_hwfn *p_hwfn,
2042 struct qed_ptt *p_ptt,
2043 enum qed_ov_eswitch eswitch)
2044{
2045 u32 resp = 0, param = 0;
2046 u32 drv_mb_param;
2047 int rc;
2048
2049 switch (eswitch) {
2050 case QED_OV_ESWITCH_NONE:
2051 drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_NONE;
2052 break;
2053 case QED_OV_ESWITCH_VEB:
2054 drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_VEB;
2055 break;
2056 case QED_OV_ESWITCH_VEPA:
2057 drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_VEPA;
2058 break;
2059 default:
2060 DP_ERR(p_hwfn, "Invalid eswitch mode %d\n", eswitch);
2061 return -EINVAL;
2062 }
2063
2064 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_ESWITCH_MODE,
2065 drv_mb_param, &resp, &param);
2066 if (rc)
2067 DP_ERR(p_hwfn, "Failed to send eswitch mode, rc = %d\n", rc);
2068
2069 return rc;
2070}
2071
Yuval Mintz1a635e42016-08-15 10:42:43 +03002072int qed_mcp_set_led(struct qed_hwfn *p_hwfn,
2073 struct qed_ptt *p_ptt, enum qed_led_mode mode)
Sudarsana Kalluru91420b82015-11-30 12:25:03 +02002074{
2075 u32 resp = 0, param = 0, drv_mb_param;
2076 int rc;
2077
2078 switch (mode) {
2079 case QED_LED_MODE_ON:
2080 drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_ON;
2081 break;
2082 case QED_LED_MODE_OFF:
2083 drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_OFF;
2084 break;
2085 case QED_LED_MODE_RESTORE:
2086 drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_OPER;
2087 break;
2088 default:
2089 DP_NOTICE(p_hwfn, "Invalid LED mode %d\n", mode);
2090 return -EINVAL;
2091 }
2092
2093 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_SET_LED_MODE,
2094 drv_mb_param, &resp, &param);
2095
2096 return rc;
2097}
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04002098
Tomer Tayar41024262016-09-05 14:35:10 +03002099int qed_mcp_mask_parities(struct qed_hwfn *p_hwfn,
2100 struct qed_ptt *p_ptt, u32 mask_parities)
2101{
2102 u32 resp = 0, param = 0;
2103 int rc;
2104
2105 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_MASK_PARITIES,
2106 mask_parities, &resp, &param);
2107
2108 if (rc) {
2109 DP_ERR(p_hwfn,
2110 "MCP response failure for mask parities, aborting\n");
2111 } else if (resp != FW_MSG_CODE_OK) {
2112 DP_ERR(p_hwfn,
2113 "MCP did not acknowledge mask parity request. Old MFW?\n");
2114 rc = -EINVAL;
2115 }
2116
2117 return rc;
2118}
2119
Mintz, Yuval7a4b21b2016-10-31 07:14:22 +02002120int qed_mcp_nvm_read(struct qed_dev *cdev, u32 addr, u8 *p_buf, u32 len)
2121{
2122 u32 bytes_left = len, offset = 0, bytes_to_copy, read_len = 0;
2123 struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
2124 u32 resp = 0, resp_param = 0;
2125 struct qed_ptt *p_ptt;
2126 int rc = 0;
2127
2128 p_ptt = qed_ptt_acquire(p_hwfn);
2129 if (!p_ptt)
2130 return -EBUSY;
2131
2132 while (bytes_left > 0) {
2133 bytes_to_copy = min_t(u32, bytes_left, MCP_DRV_NVM_BUF_LEN);
2134
2135 rc = qed_mcp_nvm_rd_cmd(p_hwfn, p_ptt,
2136 DRV_MSG_CODE_NVM_READ_NVRAM,
2137 addr + offset +
2138 (bytes_to_copy <<
2139 DRV_MB_PARAM_NVM_LEN_SHIFT),
2140 &resp, &resp_param,
2141 &read_len,
2142 (u32 *)(p_buf + offset));
2143
2144 if (rc || (resp != FW_MSG_CODE_NVM_OK)) {
2145 DP_NOTICE(cdev, "MCP command rc = %d\n", rc);
2146 break;
2147 }
2148
2149 /* This can be a lengthy process, and it's possible scheduler
2150 * isn't preemptable. Sleep a bit to prevent CPU hogging.
2151 */
2152 if (bytes_left % 0x1000 <
2153 (bytes_left - read_len) % 0x1000)
2154 usleep_range(1000, 2000);
2155
2156 offset += read_len;
2157 bytes_left -= read_len;
2158 }
2159
2160 cdev->mcp_nvm_resp = resp;
2161 qed_ptt_release(p_hwfn, p_ptt);
2162
2163 return rc;
2164}
2165
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04002166int qed_mcp_bist_register_test(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2167{
2168 u32 drv_mb_param = 0, rsp, param;
2169 int rc = 0;
2170
2171 drv_mb_param = (DRV_MB_PARAM_BIST_REGISTER_TEST <<
2172 DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
2173
2174 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
2175 drv_mb_param, &rsp, &param);
2176
2177 if (rc)
2178 return rc;
2179
2180 if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
2181 (param != DRV_MB_PARAM_BIST_RC_PASSED))
2182 rc = -EAGAIN;
2183
2184 return rc;
2185}
2186
2187int qed_mcp_bist_clock_test(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2188{
2189 u32 drv_mb_param, rsp, param;
2190 int rc = 0;
2191
2192 drv_mb_param = (DRV_MB_PARAM_BIST_CLOCK_TEST <<
2193 DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
2194
2195 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
2196 drv_mb_param, &rsp, &param);
2197
2198 if (rc)
2199 return rc;
2200
2201 if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
2202 (param != DRV_MB_PARAM_BIST_RC_PASSED))
2203 rc = -EAGAIN;
2204
2205 return rc;
2206}
Mintz, Yuval7a4b21b2016-10-31 07:14:22 +02002207
2208int qed_mcp_bist_nvm_test_get_num_images(struct qed_hwfn *p_hwfn,
2209 struct qed_ptt *p_ptt,
2210 u32 *num_images)
2211{
2212 u32 drv_mb_param = 0, rsp;
2213 int rc = 0;
2214
2215 drv_mb_param = (DRV_MB_PARAM_BIST_NVM_TEST_NUM_IMAGES <<
2216 DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
2217
2218 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
2219 drv_mb_param, &rsp, num_images);
2220 if (rc)
2221 return rc;
2222
2223 if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK))
2224 rc = -EINVAL;
2225
2226 return rc;
2227}
2228
2229int qed_mcp_bist_nvm_test_get_image_att(struct qed_hwfn *p_hwfn,
2230 struct qed_ptt *p_ptt,
2231 struct bist_nvm_image_att *p_image_att,
2232 u32 image_index)
2233{
2234 u32 buf_size = 0, param, resp = 0, resp_param = 0;
2235 int rc;
2236
2237 param = DRV_MB_PARAM_BIST_NVM_TEST_IMAGE_BY_INDEX <<
2238 DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT;
2239 param |= image_index << DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_SHIFT;
2240
2241 rc = qed_mcp_nvm_rd_cmd(p_hwfn, p_ptt,
2242 DRV_MSG_CODE_BIST_TEST, param,
2243 &resp, &resp_param,
2244 &buf_size,
2245 (u32 *)p_image_att);
2246 if (rc)
2247 return rc;
2248
2249 if (((resp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
2250 (p_image_att->return_code != 1))
2251 rc = -EINVAL;
2252
2253 return rc;
2254}
Tomer Tayar2edbff82016-10-31 07:14:27 +02002255
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002256static enum resource_id_enum qed_mcp_get_mfw_res_id(enum qed_resources res_id)
2257{
2258 enum resource_id_enum mfw_res_id = RESOURCE_NUM_INVALID;
2259
2260 switch (res_id) {
2261 case QED_SB:
2262 mfw_res_id = RESOURCE_NUM_SB_E;
2263 break;
2264 case QED_L2_QUEUE:
2265 mfw_res_id = RESOURCE_NUM_L2_QUEUE_E;
2266 break;
2267 case QED_VPORT:
2268 mfw_res_id = RESOURCE_NUM_VPORT_E;
2269 break;
2270 case QED_RSS_ENG:
2271 mfw_res_id = RESOURCE_NUM_RSS_ENGINES_E;
2272 break;
2273 case QED_PQ:
2274 mfw_res_id = RESOURCE_NUM_PQ_E;
2275 break;
2276 case QED_RL:
2277 mfw_res_id = RESOURCE_NUM_RL_E;
2278 break;
2279 case QED_MAC:
2280 case QED_VLAN:
2281 /* Each VFC resource can accommodate both a MAC and a VLAN */
2282 mfw_res_id = RESOURCE_VFC_FILTER_E;
2283 break;
2284 case QED_ILT:
2285 mfw_res_id = RESOURCE_ILT_E;
2286 break;
2287 case QED_LL2_QUEUE:
2288 mfw_res_id = RESOURCE_LL2_QUEUE_E;
2289 break;
2290 case QED_RDMA_CNQ_RAM:
2291 case QED_CMDQS_CQS:
2292 /* CNQ/CMDQS are the same resource */
2293 mfw_res_id = RESOURCE_CQS_E;
2294 break;
2295 case QED_RDMA_STATS_QUEUE:
2296 mfw_res_id = RESOURCE_RDMA_STATS_QUEUE_E;
2297 break;
2298 case QED_BDQ:
2299 mfw_res_id = RESOURCE_BDQ_E;
2300 break;
2301 default:
2302 break;
2303 }
2304
2305 return mfw_res_id;
2306}
2307
2308#define QED_RESC_ALLOC_VERSION_MAJOR 2
Tomer Tayar2edbff82016-10-31 07:14:27 +02002309#define QED_RESC_ALLOC_VERSION_MINOR 0
2310#define QED_RESC_ALLOC_VERSION \
2311 ((QED_RESC_ALLOC_VERSION_MAJOR << \
2312 DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_SHIFT) | \
2313 (QED_RESC_ALLOC_VERSION_MINOR << \
2314 DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_SHIFT))
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002315
2316struct qed_resc_alloc_in_params {
2317 u32 cmd;
2318 enum qed_resources res_id;
2319 u32 resc_max_val;
2320};
2321
2322struct qed_resc_alloc_out_params {
2323 u32 mcp_resp;
2324 u32 mcp_param;
2325 u32 resc_num;
2326 u32 resc_start;
2327 u32 vf_resc_num;
2328 u32 vf_resc_start;
2329 u32 flags;
2330};
2331
2332static int
2333qed_mcp_resc_allocation_msg(struct qed_hwfn *p_hwfn,
2334 struct qed_ptt *p_ptt,
2335 struct qed_resc_alloc_in_params *p_in_params,
2336 struct qed_resc_alloc_out_params *p_out_params)
Tomer Tayar2edbff82016-10-31 07:14:27 +02002337{
2338 struct qed_mcp_mb_params mb_params;
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002339 struct resource_info mfw_resc_info;
Tomer Tayar2edbff82016-10-31 07:14:27 +02002340 int rc;
2341
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002342 memset(&mfw_resc_info, 0, sizeof(mfw_resc_info));
Mintz, Yuvalbb480242016-11-06 17:12:27 +02002343
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002344 mfw_resc_info.res_id = qed_mcp_get_mfw_res_id(p_in_params->res_id);
2345 if (mfw_resc_info.res_id == RESOURCE_NUM_INVALID) {
2346 DP_ERR(p_hwfn,
2347 "Failed to match resource %d [%s] with the MFW resources\n",
2348 p_in_params->res_id,
2349 qed_hw_get_resc_name(p_in_params->res_id));
2350 return -EINVAL;
2351 }
2352
2353 switch (p_in_params->cmd) {
2354 case DRV_MSG_SET_RESOURCE_VALUE_MSG:
2355 mfw_resc_info.size = p_in_params->resc_max_val;
2356 /* Fallthrough */
2357 case DRV_MSG_GET_RESOURCE_ALLOC_MSG:
2358 break;
2359 default:
2360 DP_ERR(p_hwfn, "Unexpected resource alloc command [0x%08x]\n",
2361 p_in_params->cmd);
2362 return -EINVAL;
2363 }
2364
2365 memset(&mb_params, 0, sizeof(mb_params));
2366 mb_params.cmd = p_in_params->cmd;
2367 mb_params.param = QED_RESC_ALLOC_VERSION;
2368 mb_params.p_data_src = &mfw_resc_info;
2369 mb_params.data_src_size = sizeof(mfw_resc_info);
2370 mb_params.p_data_dst = mb_params.p_data_src;
2371 mb_params.data_dst_size = mb_params.data_src_size;
2372
2373 DP_VERBOSE(p_hwfn,
2374 QED_MSG_SP,
2375 "Resource message request: cmd 0x%08x, res_id %d [%s], hsi_version %d.%d, val 0x%x\n",
2376 p_in_params->cmd,
2377 p_in_params->res_id,
2378 qed_hw_get_resc_name(p_in_params->res_id),
2379 QED_MFW_GET_FIELD(mb_params.param,
2380 DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR),
2381 QED_MFW_GET_FIELD(mb_params.param,
2382 DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR),
2383 p_in_params->resc_max_val);
2384
Tomer Tayar2edbff82016-10-31 07:14:27 +02002385 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
2386 if (rc)
2387 return rc;
2388
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002389 p_out_params->mcp_resp = mb_params.mcp_resp;
2390 p_out_params->mcp_param = mb_params.mcp_param;
2391 p_out_params->resc_num = mfw_resc_info.size;
2392 p_out_params->resc_start = mfw_resc_info.offset;
2393 p_out_params->vf_resc_num = mfw_resc_info.vf_size;
2394 p_out_params->vf_resc_start = mfw_resc_info.vf_offset;
2395 p_out_params->flags = mfw_resc_info.flags;
Tomer Tayar2edbff82016-10-31 07:14:27 +02002396
2397 DP_VERBOSE(p_hwfn,
2398 QED_MSG_SP,
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002399 "Resource message response: mfw_hsi_version %d.%d, num 0x%x, start 0x%x, vf_num 0x%x, vf_start 0x%x, flags 0x%08x\n",
2400 QED_MFW_GET_FIELD(p_out_params->mcp_param,
2401 FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR),
2402 QED_MFW_GET_FIELD(p_out_params->mcp_param,
2403 FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR),
2404 p_out_params->resc_num,
2405 p_out_params->resc_start,
2406 p_out_params->vf_resc_num,
2407 p_out_params->vf_resc_start, p_out_params->flags);
2408
2409 return 0;
2410}
2411
2412int
2413qed_mcp_set_resc_max_val(struct qed_hwfn *p_hwfn,
2414 struct qed_ptt *p_ptt,
2415 enum qed_resources res_id,
2416 u32 resc_max_val, u32 *p_mcp_resp)
2417{
2418 struct qed_resc_alloc_out_params out_params;
2419 struct qed_resc_alloc_in_params in_params;
2420 int rc;
2421
2422 memset(&in_params, 0, sizeof(in_params));
2423 in_params.cmd = DRV_MSG_SET_RESOURCE_VALUE_MSG;
2424 in_params.res_id = res_id;
2425 in_params.resc_max_val = resc_max_val;
2426 memset(&out_params, 0, sizeof(out_params));
2427 rc = qed_mcp_resc_allocation_msg(p_hwfn, p_ptt, &in_params,
2428 &out_params);
2429 if (rc)
2430 return rc;
2431
2432 *p_mcp_resp = out_params.mcp_resp;
2433
2434 return 0;
2435}
2436
2437int
2438qed_mcp_get_resc_info(struct qed_hwfn *p_hwfn,
2439 struct qed_ptt *p_ptt,
2440 enum qed_resources res_id,
2441 u32 *p_mcp_resp, u32 *p_resc_num, u32 *p_resc_start)
2442{
2443 struct qed_resc_alloc_out_params out_params;
2444 struct qed_resc_alloc_in_params in_params;
2445 int rc;
2446
2447 memset(&in_params, 0, sizeof(in_params));
2448 in_params.cmd = DRV_MSG_GET_RESOURCE_ALLOC_MSG;
2449 in_params.res_id = res_id;
2450 memset(&out_params, 0, sizeof(out_params));
2451 rc = qed_mcp_resc_allocation_msg(p_hwfn, p_ptt, &in_params,
2452 &out_params);
2453 if (rc)
2454 return rc;
2455
2456 *p_mcp_resp = out_params.mcp_resp;
2457
2458 if (*p_mcp_resp == FW_MSG_CODE_RESOURCE_ALLOC_OK) {
2459 *p_resc_num = out_params.resc_num;
2460 *p_resc_start = out_params.resc_start;
2461 }
Tomer Tayar2edbff82016-10-31 07:14:27 +02002462
2463 return 0;
2464}
Mintz, Yuval18a69e32017-03-28 15:12:53 +03002465
2466int qed_mcp_initiate_pf_flr(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2467{
2468 u32 mcp_resp, mcp_param;
2469
2470 return qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_INITIATE_PF_FLR, 0,
2471 &mcp_resp, &mcp_param);
2472}
Tomer Tayar95691c92017-03-28 15:12:54 +03002473
2474static int qed_mcp_resource_cmd(struct qed_hwfn *p_hwfn,
2475 struct qed_ptt *p_ptt,
2476 u32 param, u32 *p_mcp_resp, u32 *p_mcp_param)
2477{
2478 int rc;
2479
2480 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_RESOURCE_CMD, param,
2481 p_mcp_resp, p_mcp_param);
2482 if (rc)
2483 return rc;
2484
2485 if (*p_mcp_resp == FW_MSG_CODE_UNSUPPORTED) {
2486 DP_INFO(p_hwfn,
2487 "The resource command is unsupported by the MFW\n");
2488 return -EINVAL;
2489 }
2490
2491 if (*p_mcp_param == RESOURCE_OPCODE_UNKNOWN_CMD) {
2492 u8 opcode = QED_MFW_GET_FIELD(param, RESOURCE_CMD_REQ_OPCODE);
2493
2494 DP_NOTICE(p_hwfn,
2495 "The resource command is unknown to the MFW [param 0x%08x, opcode %d]\n",
2496 param, opcode);
2497 return -EINVAL;
2498 }
2499
2500 return rc;
2501}
2502
2503int
2504__qed_mcp_resc_lock(struct qed_hwfn *p_hwfn,
2505 struct qed_ptt *p_ptt,
2506 struct qed_resc_lock_params *p_params)
2507{
2508 u32 param = 0, mcp_resp, mcp_param;
2509 u8 opcode;
2510 int rc;
2511
2512 switch (p_params->timeout) {
2513 case QED_MCP_RESC_LOCK_TO_DEFAULT:
2514 opcode = RESOURCE_OPCODE_REQ;
2515 p_params->timeout = 0;
2516 break;
2517 case QED_MCP_RESC_LOCK_TO_NONE:
2518 opcode = RESOURCE_OPCODE_REQ_WO_AGING;
2519 p_params->timeout = 0;
2520 break;
2521 default:
2522 opcode = RESOURCE_OPCODE_REQ_W_AGING;
2523 break;
2524 }
2525
2526 QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_RESC, p_params->resource);
2527 QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_OPCODE, opcode);
2528 QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_AGE, p_params->timeout);
2529
2530 DP_VERBOSE(p_hwfn,
2531 QED_MSG_SP,
2532 "Resource lock request: param 0x%08x [age %d, opcode %d, resource %d]\n",
2533 param, p_params->timeout, opcode, p_params->resource);
2534
2535 /* Attempt to acquire the resource */
2536 rc = qed_mcp_resource_cmd(p_hwfn, p_ptt, param, &mcp_resp, &mcp_param);
2537 if (rc)
2538 return rc;
2539
2540 /* Analyze the response */
2541 p_params->owner = QED_MFW_GET_FIELD(mcp_param, RESOURCE_CMD_RSP_OWNER);
2542 opcode = QED_MFW_GET_FIELD(mcp_param, RESOURCE_CMD_RSP_OPCODE);
2543
2544 DP_VERBOSE(p_hwfn,
2545 QED_MSG_SP,
2546 "Resource lock response: mcp_param 0x%08x [opcode %d, owner %d]\n",
2547 mcp_param, opcode, p_params->owner);
2548
2549 switch (opcode) {
2550 case RESOURCE_OPCODE_GNT:
2551 p_params->b_granted = true;
2552 break;
2553 case RESOURCE_OPCODE_BUSY:
2554 p_params->b_granted = false;
2555 break;
2556 default:
2557 DP_NOTICE(p_hwfn,
2558 "Unexpected opcode in resource lock response [mcp_param 0x%08x, opcode %d]\n",
2559 mcp_param, opcode);
2560 return -EINVAL;
2561 }
2562
2563 return 0;
2564}
2565
2566int
2567qed_mcp_resc_lock(struct qed_hwfn *p_hwfn,
2568 struct qed_ptt *p_ptt, struct qed_resc_lock_params *p_params)
2569{
2570 u32 retry_cnt = 0;
2571 int rc;
2572
2573 do {
2574 /* No need for an interval before the first iteration */
2575 if (retry_cnt) {
2576 if (p_params->sleep_b4_retry) {
2577 u16 retry_interval_in_ms =
2578 DIV_ROUND_UP(p_params->retry_interval,
2579 1000);
2580
2581 msleep(retry_interval_in_ms);
2582 } else {
2583 udelay(p_params->retry_interval);
2584 }
2585 }
2586
2587 rc = __qed_mcp_resc_lock(p_hwfn, p_ptt, p_params);
2588 if (rc)
2589 return rc;
2590
2591 if (p_params->b_granted)
2592 break;
2593 } while (retry_cnt++ < p_params->retry_num);
2594
2595 return 0;
2596}
2597
2598int
2599qed_mcp_resc_unlock(struct qed_hwfn *p_hwfn,
2600 struct qed_ptt *p_ptt,
2601 struct qed_resc_unlock_params *p_params)
2602{
2603 u32 param = 0, mcp_resp, mcp_param;
2604 u8 opcode;
2605 int rc;
2606
2607 opcode = p_params->b_force ? RESOURCE_OPCODE_FORCE_RELEASE
2608 : RESOURCE_OPCODE_RELEASE;
2609 QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_RESC, p_params->resource);
2610 QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_OPCODE, opcode);
2611
2612 DP_VERBOSE(p_hwfn, QED_MSG_SP,
2613 "Resource unlock request: param 0x%08x [opcode %d, resource %d]\n",
2614 param, opcode, p_params->resource);
2615
2616 /* Attempt to release the resource */
2617 rc = qed_mcp_resource_cmd(p_hwfn, p_ptt, param, &mcp_resp, &mcp_param);
2618 if (rc)
2619 return rc;
2620
2621 /* Analyze the response */
2622 opcode = QED_MFW_GET_FIELD(mcp_param, RESOURCE_CMD_RSP_OPCODE);
2623
2624 DP_VERBOSE(p_hwfn, QED_MSG_SP,
2625 "Resource unlock response: mcp_param 0x%08x [opcode %d]\n",
2626 mcp_param, opcode);
2627
2628 switch (opcode) {
2629 case RESOURCE_OPCODE_RELEASED_PREVIOUS:
2630 DP_INFO(p_hwfn,
2631 "Resource unlock request for an already released resource [%d]\n",
2632 p_params->resource);
2633 /* Fallthrough */
2634 case RESOURCE_OPCODE_RELEASED:
2635 p_params->b_released = true;
2636 break;
2637 case RESOURCE_OPCODE_WRONG_OWNER:
2638 p_params->b_released = false;
2639 break;
2640 default:
2641 DP_NOTICE(p_hwfn,
2642 "Unexpected opcode in resource unlock response [mcp_param 0x%08x, opcode %d]\n",
2643 mcp_param, opcode);
2644 return -EINVAL;
2645 }
2646
2647 return 0;
2648}
sudarsana.kalluru@cavium.comf470f222017-04-26 09:00:49 -07002649
2650void qed_mcp_resc_lock_default_init(struct qed_resc_lock_params *p_lock,
2651 struct qed_resc_unlock_params *p_unlock,
2652 enum qed_resc_lock
2653 resource, bool b_is_permanent)
2654{
2655 if (p_lock) {
2656 memset(p_lock, 0, sizeof(*p_lock));
2657
2658 /* Permanent resources don't require aging, and there's no
2659 * point in trying to acquire them more than once since it's
2660 * unexpected another entity would release them.
2661 */
2662 if (b_is_permanent) {
2663 p_lock->timeout = QED_MCP_RESC_LOCK_TO_NONE;
2664 } else {
2665 p_lock->retry_num = QED_MCP_RESC_LOCK_RETRY_CNT_DFLT;
2666 p_lock->retry_interval =
2667 QED_MCP_RESC_LOCK_RETRY_VAL_DFLT;
2668 p_lock->sleep_b4_retry = true;
2669 }
2670
2671 p_lock->resource = resource;
2672 }
2673
2674 if (p_unlock) {
2675 memset(p_unlock, 0, sizeof(*p_unlock));
2676 p_unlock->resource = resource;
2677 }
2678}