blob: 84044ed1914d3d7c062bc336bfa755dc146f1f35 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Mark Rustad0391bbe2014-02-28 15:48:55 -08004 Copyright(c) 1999 - 2014 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Jacob Kellerb89aae72014-02-22 01:23:50 +000023 Linux NICS <linux.nics@intel.com>
Auke Kok9a799d72007-09-15 14:07:45 -070024 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#include <linux/types.h>
30#include <linux/module.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/vmalloc.h>
34#include <linux/string.h>
35#include <linux/in.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000036#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070037#include <linux/ip.h>
38#include <linux/tcp.h>
Alexander Duyck897ab152011-05-27 05:31:47 +000039#include <linux/sctp.h>
Lucy Liu60127862009-07-22 14:07:33 +000040#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070041#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090042#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070043#include <net/checksum.h>
44#include <net/ip6_checksum.h>
45#include <linux/ethtool.h>
Jiri Pirko01789342011-08-16 06:29:00 +000046#include <linux/if.h>
Auke Kok9a799d72007-09-15 14:07:45 -070047#include <linux/if_vlan.h>
John Fastabend2a47fa42013-11-06 09:54:52 -080048#include <linux/if_macvlan.h>
John Fastabend815cccb2012-10-24 08:13:09 +000049#include <linux/if_bridge.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040050#include <linux/prefetch.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000051#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070052
53#include "ixgbe.h"
54#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000055#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000056#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070057
58char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070059static const char ixgbe_driver_string[] =
Joe Perchese8e9f692010-09-07 21:34:53 +000060 "Intel(R) 10 Gigabit PCI Express Network Driver";
Jeff Kirsher8af3c332012-02-18 07:08:14 +000061#ifdef IXGBE_FCOE
Neerav Parikhea818752012-01-04 20:23:40 +000062char ixgbe_default_device_descr[] =
63 "Intel(R) 10 Gigabit Network Connection";
Jeff Kirsher8af3c332012-02-18 07:08:14 +000064#else
65static char ixgbe_default_device_descr[] =
66 "Intel(R) 10 Gigabit Network Connection";
67#endif
Don Skidmoref341c4e2014-01-17 01:21:37 -080068#define DRV_VERSION "3.19.1-k"
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070069const char ixgbe_driver_version[] = DRV_VERSION;
Don Skidmorea52055e2011-02-23 09:58:39 +000070static const char ixgbe_copyright[] =
Mark Rustad0391bbe2014-02-28 15:48:55 -080071 "Copyright (c) 1999-2014 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070072
73static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070074 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000075 [board_82599] = &ixgbe_82599_info,
Don Skidmorefe15e8e12010-11-16 19:27:16 -080076 [board_X540] = &ixgbe_X540_info,
Auke Kok9a799d72007-09-15 14:07:45 -070077};
78
79/* ixgbe_pci_tbl - PCI Device ID Table
80 *
81 * Wildcard entries (PCI_ANY_ID) should come last
82 * Last entry must be all 0s
83 *
84 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
85 * Class, Class Mask, private data (not used) }
86 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000087static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
Alexander Duyck54239c62011-07-15 03:06:06 +000088 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
89 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
90 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
91 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
92 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
93 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
94 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
95 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
96 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
97 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
98 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
99 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
100 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
102 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
104 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
106 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
108 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
109 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
110 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
111 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
112 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
113 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
Don Skidmore8f583322013-07-27 06:25:38 +0000114 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_QSFP_SF_QP), board_82599 },
Emil Tantilov7d145282011-09-08 08:30:14 +0000115 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
Emil Tantilov9e791e42011-11-04 06:43:29 +0000116 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
joshua.a.hay@intel.comdf376f02012-09-21 00:08:21 +0000117 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T1), board_X540 },
Auke Kok9a799d72007-09-15 14:07:45 -0700118 /* required last entry */
119 {0, }
120};
121MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
122
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400123#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800124static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +0000125 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800126static struct notifier_block dca_notifier = {
127 .notifier_call = ixgbe_notify_dca,
128 .next = NULL,
129 .priority = 0
130};
131#endif
132
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000133#ifdef CONFIG_PCI_IOV
134static unsigned int max_vfs;
135module_param(max_vfs, uint, 0);
Joe Perchese8e9f692010-09-07 21:34:53 +0000136MODULE_PARM_DESC(max_vfs,
Jacob Keller170e8542013-11-09 04:52:32 -0800137 "Maximum number of virtual functions to allocate per physical function - default is zero and maximum value is 63. (Deprecated)");
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000138#endif /* CONFIG_PCI_IOV */
139
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +0000140static unsigned int allow_unsupported_sfp;
141module_param(allow_unsupported_sfp, uint, 0);
142MODULE_PARM_DESC(allow_unsupported_sfp,
143 "Allow unsupported and untested SFP+ modules on 82599-based adapters");
144
stephen hemmingerb3f4d592012-03-13 06:04:20 +0000145#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
146static int debug = -1;
147module_param(debug, int, 0);
148MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
149
Auke Kok9a799d72007-09-15 14:07:45 -0700150MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
151MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
152MODULE_LICENSE("GPL");
153MODULE_VERSION(DRV_VERSION);
154
Mark Rustad14438462014-02-28 15:48:57 -0800155static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev);
156
Jacob Kellerb8e82002013-04-09 07:20:09 +0000157static int ixgbe_read_pci_cfg_word_parent(struct ixgbe_adapter *adapter,
158 u32 reg, u16 *value)
159{
Jacob Kellerb8e82002013-04-09 07:20:09 +0000160 struct pci_dev *parent_dev;
161 struct pci_bus *parent_bus;
162
163 parent_bus = adapter->pdev->bus->parent;
164 if (!parent_bus)
165 return -1;
166
167 parent_dev = parent_bus->self;
168 if (!parent_dev)
169 return -1;
170
Yijing Wangc0798ed2013-09-04 17:30:08 +0000171 if (!pci_is_pcie(parent_dev))
Jacob Kellerb8e82002013-04-09 07:20:09 +0000172 return -1;
173
Yijing Wangc0798ed2013-09-04 17:30:08 +0000174 pcie_capability_read_word(parent_dev, reg, value);
Mark Rustad14438462014-02-28 15:48:57 -0800175 if (*value == IXGBE_FAILED_READ_CFG_WORD &&
176 ixgbe_check_cfg_remove(&adapter->hw, parent_dev))
177 return -1;
Jacob Kellerb8e82002013-04-09 07:20:09 +0000178 return 0;
179}
180
181static s32 ixgbe_get_parent_bus_info(struct ixgbe_adapter *adapter)
182{
183 struct ixgbe_hw *hw = &adapter->hw;
184 u16 link_status = 0;
185 int err;
186
187 hw->bus.type = ixgbe_bus_type_pci_express;
188
189 /* Get the negotiated link width and speed from PCI config space of the
190 * parent, as this device is behind a switch
191 */
192 err = ixgbe_read_pci_cfg_word_parent(adapter, 18, &link_status);
193
194 /* assume caller will handle error case */
195 if (err)
196 return err;
197
198 hw->bus.width = ixgbe_convert_bus_width(link_status);
199 hw->bus.speed = ixgbe_convert_bus_speed(link_status);
200
201 return 0;
202}
203
Jacob Kellere027d1a2013-07-31 06:53:31 +0000204/**
205 * ixgbe_check_from_parent - Determine whether PCIe info should come from parent
206 * @hw: hw specific details
207 *
208 * This function is used by probe to determine whether a device's PCI-Express
209 * bandwidth details should be gathered from the parent bus instead of from the
210 * device. Used to ensure that various locations all have the correct device ID
211 * checks.
212 */
213static inline bool ixgbe_pcie_from_parent(struct ixgbe_hw *hw)
214{
215 switch (hw->device_id) {
216 case IXGBE_DEV_ID_82599_SFP_SF_QP:
Don Skidmore8f583322013-07-27 06:25:38 +0000217 case IXGBE_DEV_ID_82599_QSFP_SF_QP:
Jacob Kellere027d1a2013-07-31 06:53:31 +0000218 return true;
219 default:
220 return false;
221 }
222}
223
224static void ixgbe_check_minimum_link(struct ixgbe_adapter *adapter,
225 int expected_gts)
226{
227 int max_gts = 0;
228 enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
229 enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
230 struct pci_dev *pdev;
231
232 /* determine whether to use the the parent device
233 */
234 if (ixgbe_pcie_from_parent(&adapter->hw))
235 pdev = adapter->pdev->bus->parent->self;
236 else
237 pdev = adapter->pdev;
238
239 if (pcie_get_minimum_link(pdev, &speed, &width) ||
240 speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN) {
241 e_dev_warn("Unable to determine PCI Express bandwidth.\n");
242 return;
243 }
244
245 switch (speed) {
246 case PCIE_SPEED_2_5GT:
247 /* 8b/10b encoding reduces max throughput by 20% */
248 max_gts = 2 * width;
249 break;
250 case PCIE_SPEED_5_0GT:
251 /* 8b/10b encoding reduces max throughput by 20% */
252 max_gts = 4 * width;
253 break;
254 case PCIE_SPEED_8_0GT:
Jacob Keller9f0a4332013-10-18 05:09:19 +0000255 /* 128b/130b encoding reduces throughput by less than 2% */
Jacob Kellere027d1a2013-07-31 06:53:31 +0000256 max_gts = 8 * width;
257 break;
258 default:
259 e_dev_warn("Unable to determine PCI Express bandwidth.\n");
260 return;
261 }
262
263 e_dev_info("PCI Express bandwidth of %dGT/s available\n",
264 max_gts);
265 e_dev_info("(Speed:%s, Width: x%d, Encoding Loss:%s)\n",
266 (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
267 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
268 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
269 "Unknown"),
270 width,
271 (speed == PCIE_SPEED_2_5GT ? "20%" :
272 speed == PCIE_SPEED_5_0GT ? "20%" :
Jacob Keller9f0a4332013-10-18 05:09:19 +0000273 speed == PCIE_SPEED_8_0GT ? "<2%" :
Jacob Kellere027d1a2013-07-31 06:53:31 +0000274 "Unknown"));
275
276 if (max_gts < expected_gts) {
277 e_dev_warn("This is not sufficient for optimal performance of this card.\n");
278 e_dev_warn("For optimal performance, at least %dGT/s of bandwidth is required.\n",
279 expected_gts);
280 e_dev_warn("A slot with more lanes and/or higher speed is suggested.\n");
281 }
282}
283
Alexander Duyck70864002011-04-27 09:13:56 +0000284static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
285{
286 if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
Mark Rustad09f40ae2014-01-14 18:53:11 -0800287 !test_bit(__IXGBE_REMOVING, &adapter->state) &&
Alexander Duyck70864002011-04-27 09:13:56 +0000288 !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
289 schedule_work(&adapter->service_task);
290}
291
Mark Rustad2a1a0912014-01-14 18:53:15 -0800292static void ixgbe_remove_adapter(struct ixgbe_hw *hw)
293{
294 struct ixgbe_adapter *adapter = hw->back;
295
296 if (!hw->hw_addr)
297 return;
298 hw->hw_addr = NULL;
299 e_dev_err("Adapter removed\n");
Mark Rustad58cf6632014-03-12 00:38:40 +0000300 if (test_bit(__IXGBE_SERVICE_INITED, &adapter->state))
301 ixgbe_service_event_schedule(adapter);
Mark Rustad2a1a0912014-01-14 18:53:15 -0800302}
303
Mark Rustadf8e24722014-03-18 07:03:40 +0000304static void ixgbe_check_remove(struct ixgbe_hw *hw, u32 reg)
Mark Rustad2a1a0912014-01-14 18:53:15 -0800305{
306 u32 value;
307
308 /* The following check not only optimizes a bit by not
309 * performing a read on the status register when the
310 * register just read was a status register read that
311 * returned IXGBE_FAILED_READ_REG. It also blocks any
312 * potential recursion.
313 */
314 if (reg == IXGBE_STATUS) {
315 ixgbe_remove_adapter(hw);
316 return;
317 }
318 value = ixgbe_read_reg(hw, IXGBE_STATUS);
319 if (value == IXGBE_FAILED_READ_REG)
320 ixgbe_remove_adapter(hw);
321}
322
Mark Rustadf8e24722014-03-18 07:03:40 +0000323/**
324 * ixgbe_read_reg - Read from device register
325 * @hw: hw specific details
326 * @reg: offset of register to read
327 *
328 * Returns : value read or IXGBE_FAILED_READ_REG if removed
329 *
330 * This function is used to read device registers. It checks for device
331 * removal by confirming any read that returns all ones by checking the
332 * status register value for all ones. This function avoids reading from
333 * the hardware if a removal was previously detected in which case it
334 * returns IXGBE_FAILED_READ_REG (all ones).
335 */
336u32 ixgbe_read_reg(struct ixgbe_hw *hw, u32 reg)
337{
338 u8 __iomem *reg_addr = ACCESS_ONCE(hw->hw_addr);
339 u32 value;
340
341 if (ixgbe_removed(reg_addr))
342 return IXGBE_FAILED_READ_REG;
343 value = readl(reg_addr + reg);
344 if (unlikely(value == IXGBE_FAILED_READ_REG))
345 ixgbe_check_remove(hw, reg);
346 return value;
347}
348
Mark Rustad14438462014-02-28 15:48:57 -0800349static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev)
350{
351 u16 value;
352
353 pci_read_config_word(pdev, PCI_VENDOR_ID, &value);
354 if (value == IXGBE_FAILED_READ_CFG_WORD) {
355 ixgbe_remove_adapter(hw);
356 return true;
357 }
358 return false;
359}
360
361u16 ixgbe_read_pci_cfg_word(struct ixgbe_hw *hw, u32 reg)
362{
363 struct ixgbe_adapter *adapter = hw->back;
364 u16 value;
365
366 if (ixgbe_removed(hw->hw_addr))
367 return IXGBE_FAILED_READ_CFG_WORD;
368 pci_read_config_word(adapter->pdev, reg, &value);
369 if (value == IXGBE_FAILED_READ_CFG_WORD &&
370 ixgbe_check_cfg_remove(hw, adapter->pdev))
371 return IXGBE_FAILED_READ_CFG_WORD;
372 return value;
373}
374
375#ifdef CONFIG_PCI_IOV
376static u32 ixgbe_read_pci_cfg_dword(struct ixgbe_hw *hw, u32 reg)
377{
378 struct ixgbe_adapter *adapter = hw->back;
379 u32 value;
380
381 if (ixgbe_removed(hw->hw_addr))
382 return IXGBE_FAILED_READ_CFG_DWORD;
383 pci_read_config_dword(adapter->pdev, reg, &value);
384 if (value == IXGBE_FAILED_READ_CFG_DWORD &&
385 ixgbe_check_cfg_remove(hw, adapter->pdev))
386 return IXGBE_FAILED_READ_CFG_DWORD;
387 return value;
388}
389#endif /* CONFIG_PCI_IOV */
390
Jacob Kellered192312014-02-22 01:23:53 +0000391void ixgbe_write_pci_cfg_word(struct ixgbe_hw *hw, u32 reg, u16 value)
392{
393 struct ixgbe_adapter *adapter = hw->back;
394
395 if (ixgbe_removed(hw->hw_addr))
396 return;
397 pci_write_config_word(adapter->pdev, reg, value);
398}
399
Alexander Duyck70864002011-04-27 09:13:56 +0000400static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
401{
402 BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));
403
Stephen Hemminger52f33af2011-12-22 16:34:52 +0000404 /* flush memory to make sure state is correct before next watchdog */
Alexander Duyck70864002011-04-27 09:13:56 +0000405 smp_mb__before_clear_bit();
406 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
407}
408
Taku Izumidcd79ae2010-04-27 14:39:53 +0000409struct ixgbe_reg_info {
410 u32 ofs;
411 char *name;
412};
413
414static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
415
416 /* General Registers */
417 {IXGBE_CTRL, "CTRL"},
418 {IXGBE_STATUS, "STATUS"},
419 {IXGBE_CTRL_EXT, "CTRL_EXT"},
420
421 /* Interrupt Registers */
422 {IXGBE_EICR, "EICR"},
423
424 /* RX Registers */
425 {IXGBE_SRRCTL(0), "SRRCTL"},
426 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
427 {IXGBE_RDLEN(0), "RDLEN"},
428 {IXGBE_RDH(0), "RDH"},
429 {IXGBE_RDT(0), "RDT"},
430 {IXGBE_RXDCTL(0), "RXDCTL"},
431 {IXGBE_RDBAL(0), "RDBAL"},
432 {IXGBE_RDBAH(0), "RDBAH"},
433
434 /* TX Registers */
435 {IXGBE_TDBAL(0), "TDBAL"},
436 {IXGBE_TDBAH(0), "TDBAH"},
437 {IXGBE_TDLEN(0), "TDLEN"},
438 {IXGBE_TDH(0), "TDH"},
439 {IXGBE_TDT(0), "TDT"},
440 {IXGBE_TXDCTL(0), "TXDCTL"},
441
442 /* List Terminator */
443 {}
444};
445
446
447/*
448 * ixgbe_regdump - register printout routine
449 */
450static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
451{
452 int i = 0, j = 0;
453 char rname[16];
454 u32 regs[64];
455
456 switch (reginfo->ofs) {
457 case IXGBE_SRRCTL(0):
458 for (i = 0; i < 64; i++)
459 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
460 break;
461 case IXGBE_DCA_RXCTRL(0):
462 for (i = 0; i < 64; i++)
463 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
464 break;
465 case IXGBE_RDLEN(0):
466 for (i = 0; i < 64; i++)
467 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
468 break;
469 case IXGBE_RDH(0):
470 for (i = 0; i < 64; i++)
471 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
472 break;
473 case IXGBE_RDT(0):
474 for (i = 0; i < 64; i++)
475 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
476 break;
477 case IXGBE_RXDCTL(0):
478 for (i = 0; i < 64; i++)
479 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
480 break;
481 case IXGBE_RDBAL(0):
482 for (i = 0; i < 64; i++)
483 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
484 break;
485 case IXGBE_RDBAH(0):
486 for (i = 0; i < 64; i++)
487 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
488 break;
489 case IXGBE_TDBAL(0):
490 for (i = 0; i < 64; i++)
491 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
492 break;
493 case IXGBE_TDBAH(0):
494 for (i = 0; i < 64; i++)
495 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
496 break;
497 case IXGBE_TDLEN(0):
498 for (i = 0; i < 64; i++)
499 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
500 break;
501 case IXGBE_TDH(0):
502 for (i = 0; i < 64; i++)
503 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
504 break;
505 case IXGBE_TDT(0):
506 for (i = 0; i < 64; i++)
507 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
508 break;
509 case IXGBE_TXDCTL(0):
510 for (i = 0; i < 64; i++)
511 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
512 break;
513 default:
Joe Perchesc7689572010-09-07 21:35:17 +0000514 pr_info("%-15s %08x\n", reginfo->name,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000515 IXGBE_READ_REG(hw, reginfo->ofs));
516 return;
517 }
518
519 for (i = 0; i < 8; i++) {
520 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
Joe Perchesc7689572010-09-07 21:35:17 +0000521 pr_err("%-15s", rname);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000522 for (j = 0; j < 8; j++)
Joe Perchesc7689572010-09-07 21:35:17 +0000523 pr_cont(" %08x", regs[i*8+j]);
524 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000525 }
526
527}
528
529/*
530 * ixgbe_dump - Print registers, tx-rings and rx-rings
531 */
532static void ixgbe_dump(struct ixgbe_adapter *adapter)
533{
534 struct net_device *netdev = adapter->netdev;
535 struct ixgbe_hw *hw = &adapter->hw;
536 struct ixgbe_reg_info *reginfo;
537 int n = 0;
538 struct ixgbe_ring *tx_ring;
Alexander Duyck729739b2012-02-08 07:51:06 +0000539 struct ixgbe_tx_buffer *tx_buffer;
Taku Izumidcd79ae2010-04-27 14:39:53 +0000540 union ixgbe_adv_tx_desc *tx_desc;
541 struct my_u0 { u64 a; u64 b; } *u0;
542 struct ixgbe_ring *rx_ring;
543 union ixgbe_adv_rx_desc *rx_desc;
544 struct ixgbe_rx_buffer *rx_buffer_info;
545 u32 staterr;
546 int i = 0;
547
548 if (!netif_msg_hw(adapter))
549 return;
550
551 /* Print netdevice Info */
552 if (netdev) {
553 dev_info(&adapter->pdev->dev, "Net device Info\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000554 pr_info("Device Name state "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000555 "trans_start last_rx\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000556 pr_info("%-15s %016lX %016lX %016lX\n",
557 netdev->name,
558 netdev->state,
559 netdev->trans_start,
560 netdev->last_rx);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000561 }
562
563 /* Print Registers */
564 dev_info(&adapter->pdev->dev, "Register Dump\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000565 pr_info(" Register Name Value\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000566 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
567 reginfo->name; reginfo++) {
568 ixgbe_regdump(hw, reginfo);
569 }
570
571 /* Print TX Ring Summary */
572 if (!netdev || !netif_running(netdev))
573 goto exit;
574
575 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000576 pr_info(" %s %s %s %s\n",
577 "Queue [NTU] [NTC] [bi(ntc)->dma ]",
578 "leng", "ntw", "timestamp");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000579 for (n = 0; n < adapter->num_tx_queues; n++) {
580 tx_ring = adapter->tx_ring[n];
Alexander Duyck729739b2012-02-08 07:51:06 +0000581 tx_buffer = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Josh Hay8ad88e32012-09-26 05:59:41 +0000582 pr_info(" %5d %5X %5X %016llX %08X %p %016llX\n",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000583 n, tx_ring->next_to_use, tx_ring->next_to_clean,
Alexander Duyck729739b2012-02-08 07:51:06 +0000584 (u64)dma_unmap_addr(tx_buffer, dma),
585 dma_unmap_len(tx_buffer, len),
586 tx_buffer->next_to_watch,
587 (u64)tx_buffer->time_stamp);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000588 }
589
590 /* Print TX Rings */
591 if (!netif_msg_tx_done(adapter))
592 goto rx_ring_summary;
593
594 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
595
596 /* Transmit Descriptor Formats
597 *
Josh Hay39ac8682012-09-26 05:59:36 +0000598 * 82598 Advanced Transmit Descriptor
Taku Izumidcd79ae2010-04-27 14:39:53 +0000599 * +--------------------------------------------------------------+
600 * 0 | Buffer Address [63:0] |
601 * +--------------------------------------------------------------+
Josh Hay39ac8682012-09-26 05:59:36 +0000602 * 8 | PAYLEN | POPTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
Taku Izumidcd79ae2010-04-27 14:39:53 +0000603 * +--------------------------------------------------------------+
604 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
Josh Hay39ac8682012-09-26 05:59:36 +0000605 *
606 * 82598 Advanced Transmit Descriptor (Write-Back Format)
607 * +--------------------------------------------------------------+
608 * 0 | RSV [63:0] |
609 * +--------------------------------------------------------------+
610 * 8 | RSV | STA | NXTSEQ |
611 * +--------------------------------------------------------------+
612 * 63 36 35 32 31 0
613 *
614 * 82599+ Advanced Transmit Descriptor
615 * +--------------------------------------------------------------+
616 * 0 | Buffer Address [63:0] |
617 * +--------------------------------------------------------------+
618 * 8 |PAYLEN |POPTS|CC|IDX |STA |DCMD |DTYP |MAC |RSV |DTALEN |
619 * +--------------------------------------------------------------+
620 * 63 46 45 40 39 38 36 35 32 31 24 23 20 19 18 17 16 15 0
621 *
622 * 82599+ Advanced Transmit Descriptor (Write-Back Format)
623 * +--------------------------------------------------------------+
624 * 0 | RSV [63:0] |
625 * +--------------------------------------------------------------+
626 * 8 | RSV | STA | RSV |
627 * +--------------------------------------------------------------+
628 * 63 36 35 32 31 0
Taku Izumidcd79ae2010-04-27 14:39:53 +0000629 */
630
631 for (n = 0; n < adapter->num_tx_queues; n++) {
632 tx_ring = adapter->tx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000633 pr_info("------------------------------------\n");
634 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
635 pr_info("------------------------------------\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000636 pr_info("%s%s %s %s %s %s\n",
637 "T [desc] [address 63:0 ] ",
638 "[PlPOIdStDDt Ln] [bi->dma ] ",
639 "leng", "ntw", "timestamp", "bi->skb");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000640
641 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Alexander Duycke4f74022012-01-31 02:59:44 +0000642 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyck729739b2012-02-08 07:51:06 +0000643 tx_buffer = &tx_ring->tx_buffer_info[i];
Taku Izumidcd79ae2010-04-27 14:39:53 +0000644 u0 = (struct my_u0 *)tx_desc;
Josh Hay8ad88e32012-09-26 05:59:41 +0000645 if (dma_unmap_len(tx_buffer, len) > 0) {
646 pr_info("T [0x%03X] %016llX %016llX %016llX %08X %p %016llX %p",
647 i,
648 le64_to_cpu(u0->a),
649 le64_to_cpu(u0->b),
650 (u64)dma_unmap_addr(tx_buffer, dma),
Alexander Duyck729739b2012-02-08 07:51:06 +0000651 dma_unmap_len(tx_buffer, len),
Josh Hay8ad88e32012-09-26 05:59:41 +0000652 tx_buffer->next_to_watch,
653 (u64)tx_buffer->time_stamp,
654 tx_buffer->skb);
655 if (i == tx_ring->next_to_use &&
656 i == tx_ring->next_to_clean)
657 pr_cont(" NTC/U\n");
658 else if (i == tx_ring->next_to_use)
659 pr_cont(" NTU\n");
660 else if (i == tx_ring->next_to_clean)
661 pr_cont(" NTC\n");
662 else
663 pr_cont("\n");
664
665 if (netif_msg_pktdata(adapter) &&
666 tx_buffer->skb)
667 print_hex_dump(KERN_INFO, "",
668 DUMP_PREFIX_ADDRESS, 16, 1,
669 tx_buffer->skb->data,
670 dma_unmap_len(tx_buffer, len),
671 true);
672 }
Taku Izumidcd79ae2010-04-27 14:39:53 +0000673 }
674 }
675
676 /* Print RX Rings Summary */
677rx_ring_summary:
678 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000679 pr_info("Queue [NTU] [NTC]\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000680 for (n = 0; n < adapter->num_rx_queues; n++) {
681 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000682 pr_info("%5d %5X %5X\n",
683 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000684 }
685
686 /* Print RX Rings */
687 if (!netif_msg_rx_status(adapter))
688 goto exit;
689
690 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
691
Josh Hay39ac8682012-09-26 05:59:36 +0000692 /* Receive Descriptor Formats
693 *
694 * 82598 Advanced Receive Descriptor (Read) Format
Taku Izumidcd79ae2010-04-27 14:39:53 +0000695 * 63 1 0
696 * +-----------------------------------------------------+
697 * 0 | Packet Buffer Address [63:1] |A0/NSE|
698 * +----------------------------------------------+------+
699 * 8 | Header Buffer Address [63:1] | DD |
700 * +-----------------------------------------------------+
701 *
702 *
Josh Hay39ac8682012-09-26 05:59:36 +0000703 * 82598 Advanced Receive Descriptor (Write-Back) Format
Taku Izumidcd79ae2010-04-27 14:39:53 +0000704 *
705 * 63 48 47 32 31 30 21 20 16 15 4 3 0
706 * +------------------------------------------------------+
Josh Hay39ac8682012-09-26 05:59:36 +0000707 * 0 | RSS Hash / |SPH| HDR_LEN | RSV |Packet| RSS |
708 * | Packet | IP | | | | Type | Type |
709 * | Checksum | Ident | | | | | |
Taku Izumidcd79ae2010-04-27 14:39:53 +0000710 * +------------------------------------------------------+
711 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
712 * +------------------------------------------------------+
713 * 63 48 47 32 31 20 19 0
Josh Hay39ac8682012-09-26 05:59:36 +0000714 *
715 * 82599+ Advanced Receive Descriptor (Read) Format
716 * 63 1 0
717 * +-----------------------------------------------------+
718 * 0 | Packet Buffer Address [63:1] |A0/NSE|
719 * +----------------------------------------------+------+
720 * 8 | Header Buffer Address [63:1] | DD |
721 * +-----------------------------------------------------+
722 *
723 *
724 * 82599+ Advanced Receive Descriptor (Write-Back) Format
725 *
726 * 63 48 47 32 31 30 21 20 17 16 4 3 0
727 * +------------------------------------------------------+
728 * 0 |RSS / Frag Checksum|SPH| HDR_LEN |RSC- |Packet| RSS |
729 * |/ RTT / PCoE_PARAM | | | CNT | Type | Type |
730 * |/ Flow Dir Flt ID | | | | | |
731 * +------------------------------------------------------+
732 * 8 | VLAN Tag | Length |Extended Error| Xtnd Status/NEXTP |
733 * +------------------------------------------------------+
734 * 63 48 47 32 31 20 19 0
Taku Izumidcd79ae2010-04-27 14:39:53 +0000735 */
Josh Hay39ac8682012-09-26 05:59:36 +0000736
Taku Izumidcd79ae2010-04-27 14:39:53 +0000737 for (n = 0; n < adapter->num_rx_queues; n++) {
738 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000739 pr_info("------------------------------------\n");
740 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
741 pr_info("------------------------------------\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000742 pr_info("%s%s%s",
743 "R [desc] [ PktBuf A0] ",
744 "[ HeadBuf DD] [bi->dma ] [bi->skb ] ",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000745 "<-- Adv Rx Read format\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000746 pr_info("%s%s%s",
747 "RWB[desc] [PcsmIpSHl PtRs] ",
748 "[vl er S cks ln] ---------------- [bi->skb ] ",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000749 "<-- Adv Rx Write-Back format\n");
750
751 for (i = 0; i < rx_ring->count; i++) {
752 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +0000753 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000754 u0 = (struct my_u0 *)rx_desc;
755 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
756 if (staterr & IXGBE_RXD_STAT_DD) {
757 /* Descriptor Done */
Joe Perchesc7689572010-09-07 21:35:17 +0000758 pr_info("RWB[0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000759 "%016llX ---------------- %p", i,
760 le64_to_cpu(u0->a),
761 le64_to_cpu(u0->b),
762 rx_buffer_info->skb);
763 } else {
Joe Perchesc7689572010-09-07 21:35:17 +0000764 pr_info("R [0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000765 "%016llX %016llX %p", i,
766 le64_to_cpu(u0->a),
767 le64_to_cpu(u0->b),
768 (u64)rx_buffer_info->dma,
769 rx_buffer_info->skb);
770
Emil Tantilov9c50c032012-07-26 01:21:24 +0000771 if (netif_msg_pktdata(adapter) &&
772 rx_buffer_info->dma) {
Taku Izumidcd79ae2010-04-27 14:39:53 +0000773 print_hex_dump(KERN_INFO, "",
774 DUMP_PREFIX_ADDRESS, 16, 1,
Emil Tantilov9c50c032012-07-26 01:21:24 +0000775 page_address(rx_buffer_info->page) +
776 rx_buffer_info->page_offset,
Alexander Duyckf8003262012-03-03 02:35:52 +0000777 ixgbe_rx_bufsz(rx_ring), true);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000778 }
779 }
780
781 if (i == rx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000782 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000783 else if (i == rx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000784 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000785 else
Joe Perchesc7689572010-09-07 21:35:17 +0000786 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000787
788 }
789 }
790
791exit:
792 return;
793}
794
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800795static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
796{
797 u32 ctrl_ext;
798
799 /* Let firmware take over control of h/w */
800 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
801 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000802 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800803}
804
805static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
806{
807 u32 ctrl_ext;
808
809 /* Let firmware know the driver has taken over */
810 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
811 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000812 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800813}
Auke Kok9a799d72007-09-15 14:07:45 -0700814
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000815/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000816 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
817 * @adapter: pointer to adapter struct
818 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
819 * @queue: queue to map the corresponding interrupt to
820 * @msix_vector: the vector to map to the corresponding queue
821 *
822 */
823static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
Joe Perchese8e9f692010-09-07 21:34:53 +0000824 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700825{
826 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000827 struct ixgbe_hw *hw = &adapter->hw;
828 switch (hw->mac.type) {
829 case ixgbe_mac_82598EB:
830 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
831 if (direction == -1)
832 direction = 0;
833 index = (((direction * 64) + queue) >> 2) & 0x1F;
834 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
835 ivar &= ~(0xFF << (8 * (queue & 0x3)));
836 ivar |= (msix_vector << (8 * (queue & 0x3)));
837 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
838 break;
839 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800840 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000841 if (direction == -1) {
842 /* other causes */
843 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
844 index = ((queue & 1) * 8);
845 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
846 ivar &= ~(0xFF << index);
847 ivar |= (msix_vector << index);
848 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
849 break;
850 } else {
851 /* tx or rx causes */
852 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
853 index = ((16 * (queue & 1)) + (8 * direction));
854 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
855 ivar &= ~(0xFF << index);
856 ivar |= (msix_vector << index);
857 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
858 break;
859 }
860 default:
861 break;
862 }
Auke Kok9a799d72007-09-15 14:07:45 -0700863}
864
Alexander Duyckfe49f042009-06-04 16:00:09 +0000865static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000866 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +0000867{
868 u32 mask;
869
Alexander Duyckbd508172010-11-16 19:27:03 -0800870 switch (adapter->hw.mac.type) {
871 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000872 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
873 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800874 break;
875 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800876 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000877 mask = (qmask & 0xFFFFFFFF);
878 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
879 mask = (qmask >> 32);
880 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800881 break;
882 default:
883 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000884 }
885}
886
Alexander Duyck729739b2012-02-08 07:51:06 +0000887void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *ring,
888 struct ixgbe_tx_buffer *tx_buffer)
Alexander Duyckd3d00232011-07-15 02:31:25 +0000889{
Alexander Duyck729739b2012-02-08 07:51:06 +0000890 if (tx_buffer->skb) {
891 dev_kfree_skb_any(tx_buffer->skb);
892 if (dma_unmap_len(tx_buffer, len))
Alexander Duyckd3d00232011-07-15 02:31:25 +0000893 dma_unmap_single(ring->dev,
Alexander Duyck729739b2012-02-08 07:51:06 +0000894 dma_unmap_addr(tx_buffer, dma),
895 dma_unmap_len(tx_buffer, len),
896 DMA_TO_DEVICE);
897 } else if (dma_unmap_len(tx_buffer, len)) {
898 dma_unmap_page(ring->dev,
899 dma_unmap_addr(tx_buffer, dma),
900 dma_unmap_len(tx_buffer, len),
901 DMA_TO_DEVICE);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000902 }
Alexander Duyck729739b2012-02-08 07:51:06 +0000903 tx_buffer->next_to_watch = NULL;
904 tx_buffer->skb = NULL;
905 dma_unmap_len_set(tx_buffer, len, 0);
906 /* tx_buffer must be completely set up in the transmit path */
Auke Kok9a799d72007-09-15 14:07:45 -0700907}
908
Alexander Duyck943561d2012-05-09 22:14:44 -0700909static void ixgbe_update_xoff_rx_lfc(struct ixgbe_adapter *adapter)
910{
911 struct ixgbe_hw *hw = &adapter->hw;
912 struct ixgbe_hw_stats *hwstats = &adapter->stats;
913 int i;
914 u32 data;
915
916 if ((hw->fc.current_mode != ixgbe_fc_full) &&
917 (hw->fc.current_mode != ixgbe_fc_rx_pause))
918 return;
919
920 switch (hw->mac.type) {
921 case ixgbe_mac_82598EB:
922 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
923 break;
924 default:
925 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
926 }
927 hwstats->lxoffrxc += data;
928
929 /* refill credits (no tx hang) if we received xoff */
930 if (!data)
931 return;
932
933 for (i = 0; i < adapter->num_tx_queues; i++)
934 clear_bit(__IXGBE_HANG_CHECK_ARMED,
935 &adapter->tx_ring[i]->state);
936}
937
John Fastabendc84d3242010-11-16 19:27:12 -0800938static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -0700939{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700940 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800941 struct ixgbe_hw_stats *hwstats = &adapter->stats;
John Fastabendc84d3242010-11-16 19:27:12 -0800942 u32 xoff[8] = {0};
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000943 u8 tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800944 int i;
Alexander Duyck943561d2012-05-09 22:14:44 -0700945 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700946
Alexander Duyck943561d2012-05-09 22:14:44 -0700947 if (adapter->ixgbe_ieee_pfc)
948 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
John Fastabendc84d3242010-11-16 19:27:12 -0800949
Alexander Duyck943561d2012-05-09 22:14:44 -0700950 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) || !pfc_en) {
951 ixgbe_update_xoff_rx_lfc(adapter);
John Fastabendc84d3242010-11-16 19:27:12 -0800952 return;
Alexander Duyck943561d2012-05-09 22:14:44 -0700953 }
John Fastabendc84d3242010-11-16 19:27:12 -0800954
955 /* update stats for each tc, only valid with PFC enabled */
956 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000957 u32 pxoffrxc;
958
John Fastabendc84d3242010-11-16 19:27:12 -0800959 switch (hw->mac.type) {
960 case ixgbe_mac_82598EB:
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000961 pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
John Fastabendc84d3242010-11-16 19:27:12 -0800962 break;
963 default:
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000964 pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
John Fastabendc84d3242010-11-16 19:27:12 -0800965 }
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000966 hwstats->pxoffrxc[i] += pxoffrxc;
967 /* Get the TC for given UP */
968 tc = netdev_get_prio_tc_map(adapter->netdev, i);
969 xoff[tc] += pxoffrxc;
Auke Kok9a799d72007-09-15 14:07:45 -0700970 }
971
John Fastabendc84d3242010-11-16 19:27:12 -0800972 /* disarm tx queues that have received xoff frames */
973 for (i = 0; i < adapter->num_tx_queues; i++) {
974 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
John Fastabendc84d3242010-11-16 19:27:12 -0800975
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000976 tc = tx_ring->dcb_tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800977 if (xoff[tc])
978 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
979 }
980}
981
982static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
983{
Alexander Duyck7d7ce682012-02-08 07:50:51 +0000984 return ring->stats.packets;
John Fastabendc84d3242010-11-16 19:27:12 -0800985}
986
987static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
988{
John Fastabend2a47fa42013-11-06 09:54:52 -0800989 struct ixgbe_adapter *adapter;
990 struct ixgbe_hw *hw;
991 u32 head, tail;
John Fastabendc84d3242010-11-16 19:27:12 -0800992
John Fastabend2a47fa42013-11-06 09:54:52 -0800993 if (ring->l2_accel_priv)
994 adapter = ring->l2_accel_priv->real_adapter;
995 else
996 adapter = netdev_priv(ring->netdev);
997
998 hw = &adapter->hw;
999 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
1000 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
John Fastabendc84d3242010-11-16 19:27:12 -08001001
1002 if (head != tail)
1003 return (head < tail) ?
1004 tail - head : (tail + ring->count - head);
1005
1006 return 0;
1007}
1008
1009static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
1010{
1011 u32 tx_done = ixgbe_get_tx_completed(tx_ring);
1012 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
1013 u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
1014 bool ret = false;
1015
1016 clear_check_for_tx_hang(tx_ring);
1017
1018 /*
1019 * Check for a hung queue, but be thorough. This verifies
1020 * that a transmit has been completed since the previous
1021 * check AND there is at least one packet pending. The
1022 * ARMED bit is set to indicate a potential hang. The
1023 * bit is cleared if a pause frame is received to remove
1024 * false hang detection due to PFC or 802.3x frames. By
1025 * requiring this to fail twice we avoid races with
1026 * pfc clearing the ARMED bit and conditions where we
1027 * run the check_tx_hang logic with a transmit completion
1028 * pending but without time to complete it yet.
1029 */
1030 if ((tx_done_old == tx_done) && tx_pending) {
1031 /* make sure it is true for two checks in a row */
1032 ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
1033 &tx_ring->state);
1034 } else {
1035 /* update completed stats and continue */
1036 tx_ring->tx_stats.tx_done_old = tx_done;
1037 /* reset the countdown */
1038 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
1039 }
1040
1041 return ret;
Auke Kok9a799d72007-09-15 14:07:45 -07001042}
1043
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00001044/**
1045 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
1046 * @adapter: driver private struct
1047 **/
1048static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
1049{
1050
1051 /* Do the reset outside of interrupt context */
1052 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1053 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Jacob Keller12ff3f32012-12-01 07:57:17 +00001054 e_warn(drv, "initiating reset due to tx timeout\n");
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00001055 ixgbe_service_event_schedule(adapter);
1056 }
1057}
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07001058
Auke Kok9a799d72007-09-15 14:07:45 -07001059/**
1060 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +00001061 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07001062 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -07001063 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +00001064static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001065 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07001066{
Alexander Duyckfe49f042009-06-04 16:00:09 +00001067 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckd3d00232011-07-15 02:31:25 +00001068 struct ixgbe_tx_buffer *tx_buffer;
1069 union ixgbe_adv_tx_desc *tx_desc;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07001070 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck59224552011-08-31 00:01:06 +00001071 unsigned int budget = q_vector->tx.work_limit;
Alexander Duyck729739b2012-02-08 07:51:06 +00001072 unsigned int i = tx_ring->next_to_clean;
1073
1074 if (test_bit(__IXGBE_DOWN, &adapter->state))
1075 return true;
Auke Kok9a799d72007-09-15 14:07:45 -07001076
Alexander Duyckd3d00232011-07-15 02:31:25 +00001077 tx_buffer = &tx_ring->tx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +00001078 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyck729739b2012-02-08 07:51:06 +00001079 i -= tx_ring->count;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08001080
Alexander Duyck729739b2012-02-08 07:51:06 +00001081 do {
Alexander Duyckd3d00232011-07-15 02:31:25 +00001082 union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -07001083
Alexander Duyckd3d00232011-07-15 02:31:25 +00001084 /* if next_to_watch is not set then there is no work pending */
1085 if (!eop_desc)
1086 break;
1087
Alexander Duyck7f83a9e2012-02-08 07:49:23 +00001088 /* prevent any other reads prior to eop_desc */
Alexander Duyck7e63bf42013-01-08 07:00:58 +00001089 read_barrier_depends();
Alexander Duyck7f83a9e2012-02-08 07:49:23 +00001090
Alexander Duyckd3d00232011-07-15 02:31:25 +00001091 /* if DD is not set pending work has not been completed */
1092 if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
1093 break;
1094
Alexander Duyckd3d00232011-07-15 02:31:25 +00001095 /* clear next_to_watch to prevent false hangs */
1096 tx_buffer->next_to_watch = NULL;
1097
Alexander Duyck091a6242012-02-08 07:51:01 +00001098 /* update the statistics for this packet */
1099 total_bytes += tx_buffer->bytecount;
1100 total_packets += tx_buffer->gso_segs;
1101
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00001102 /* free the skb */
1103 dev_kfree_skb_any(tx_buffer->skb);
1104
Alexander Duyck729739b2012-02-08 07:51:06 +00001105 /* unmap skb header data */
1106 dma_unmap_single(tx_ring->dev,
1107 dma_unmap_addr(tx_buffer, dma),
1108 dma_unmap_len(tx_buffer, len),
1109 DMA_TO_DEVICE);
1110
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00001111 /* clear tx_buffer data */
1112 tx_buffer->skb = NULL;
Alexander Duyck729739b2012-02-08 07:51:06 +00001113 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00001114
Alexander Duyck729739b2012-02-08 07:51:06 +00001115 /* unmap remaining buffers */
1116 while (tx_desc != eop_desc) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00001117 tx_buffer++;
1118 tx_desc++;
1119 i++;
Alexander Duyck729739b2012-02-08 07:51:06 +00001120 if (unlikely(!i)) {
1121 i -= tx_ring->count;
Alexander Duyckd3d00232011-07-15 02:31:25 +00001122 tx_buffer = tx_ring->tx_buffer_info;
Alexander Duycke4f74022012-01-31 02:59:44 +00001123 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +00001124 }
1125
Alexander Duyck729739b2012-02-08 07:51:06 +00001126 /* unmap any remaining paged data */
1127 if (dma_unmap_len(tx_buffer, len)) {
1128 dma_unmap_page(tx_ring->dev,
1129 dma_unmap_addr(tx_buffer, dma),
1130 dma_unmap_len(tx_buffer, len),
1131 DMA_TO_DEVICE);
1132 dma_unmap_len_set(tx_buffer, len, 0);
1133 }
1134 }
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08001135
Alexander Duyck729739b2012-02-08 07:51:06 +00001136 /* move us one more past the eop_desc for start of next pkt */
1137 tx_buffer++;
1138 tx_desc++;
1139 i++;
1140 if (unlikely(!i)) {
1141 i -= tx_ring->count;
1142 tx_buffer = tx_ring->tx_buffer_info;
1143 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
1144 }
1145
1146 /* issue prefetch for next Tx descriptor */
1147 prefetch(tx_desc);
1148
1149 /* update budget accounting */
1150 budget--;
1151 } while (likely(budget));
1152
1153 i += tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -07001154 tx_ring->next_to_clean = i;
Alexander Duyckd3d00232011-07-15 02:31:25 +00001155 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duyckb9537992010-11-16 19:26:58 -08001156 tx_ring->stats.bytes += total_bytes;
Alexander Duyckbd198052011-06-11 01:45:08 +00001157 tx_ring->stats.packets += total_packets;
Alexander Duyckd3d00232011-07-15 02:31:25 +00001158 u64_stats_update_end(&tx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +00001159 q_vector->tx.total_bytes += total_bytes;
1160 q_vector->tx.total_packets += total_packets;
Alexander Duyckb9537992010-11-16 19:26:58 -08001161
John Fastabendc84d3242010-11-16 19:27:12 -08001162 if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
Alexander Duyckb9537992010-11-16 19:26:58 -08001163 /* schedule immediate reset if we believe we hung */
John Fastabendc84d3242010-11-16 19:27:12 -08001164 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -08001165 e_err(drv, "Detected Tx Unit Hang\n"
1166 " Tx Queue <%d>\n"
1167 " TDH, TDT <%x>, <%x>\n"
1168 " next_to_use <%x>\n"
1169 " next_to_clean <%x>\n"
1170 "tx_buffer_info[next_to_clean]\n"
1171 " time_stamp <%lx>\n"
1172 " jiffies <%lx>\n",
1173 tx_ring->queue_index,
1174 IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
1175 IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
Alexander Duyckd3d00232011-07-15 02:31:25 +00001176 tx_ring->next_to_use, i,
1177 tx_ring->tx_buffer_info[i].time_stamp, jiffies);
John Fastabendc84d3242010-11-16 19:27:12 -08001178
1179 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
1180
1181 e_info(probe,
1182 "tx hang %d detected on queue %d, resetting adapter\n",
1183 adapter->tx_timeout_count + 1, tx_ring->queue_index);
1184
1185 /* schedule immediate reset if we believe we hung */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00001186 ixgbe_tx_timeout_reset(adapter);
Alexander Duyckb9537992010-11-16 19:26:58 -08001187
1188 /* the adapter is about to reset, no point in enabling stuff */
Alexander Duyck59224552011-08-31 00:01:06 +00001189 return true;
Alexander Duyckb9537992010-11-16 19:26:58 -08001190 }
Auke Kok9a799d72007-09-15 14:07:45 -07001191
Alexander Duyckb2d96e02012-02-07 08:14:33 +00001192 netdev_tx_completed_queue(txring_txq(tx_ring),
1193 total_packets, total_bytes);
1194
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08001195#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyck30065e62011-07-15 03:05:14 +00001196 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
Alexander Duyck7d4987d2011-05-27 05:31:37 +00001197 (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08001198 /* Make sure that anybody stopping the queue after this
1199 * sees the new next_to_clean.
1200 */
1201 smp_mb();
Alexander Duyck729739b2012-02-08 07:51:06 +00001202 if (__netif_subqueue_stopped(tx_ring->netdev,
1203 tx_ring->queue_index)
1204 && !test_bit(__IXGBE_DOWN, &adapter->state)) {
1205 netif_wake_subqueue(tx_ring->netdev,
1206 tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08001207 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -08001208 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08001209 }
Auke Kok9a799d72007-09-15 14:07:45 -07001210
Alexander Duyck59224552011-08-31 00:01:06 +00001211 return !!budget;
Auke Kok9a799d72007-09-15 14:07:45 -07001212}
1213
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001214#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001215static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001216 struct ixgbe_ring *tx_ring,
1217 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001218{
Don Skidmoreee5f7842009-11-06 12:56:20 +00001219 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001220 u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
1221 u16 reg_offset;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001222
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001223 switch (hw->mac.type) {
1224 case ixgbe_mac_82598EB:
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001225 reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001226 break;
1227 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001228 case ixgbe_mac_X540:
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001229 reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
1230 txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
1231 break;
1232 default:
1233 /* for unknown hardware do not write register */
1234 return;
1235 }
1236
1237 /*
1238 * We can enable relaxed ordering for reads, but not writes when
1239 * DCA is enabled. This is due to a known issue in some chipsets
1240 * which will cause the DCA tag to be cleared.
1241 */
1242 txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
1243 IXGBE_DCA_TXCTRL_DATA_RRO_EN |
1244 IXGBE_DCA_TXCTRL_DESC_DCA_EN;
1245
1246 IXGBE_WRITE_REG(hw, reg_offset, txctrl);
1247}
1248
1249static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
1250 struct ixgbe_ring *rx_ring,
1251 int cpu)
1252{
1253 struct ixgbe_hw *hw = &adapter->hw;
1254 u32 rxctrl = dca3_get_tag(rx_ring->dev, cpu);
1255 u8 reg_idx = rx_ring->reg_idx;
1256
1257
1258 switch (hw->mac.type) {
1259 case ixgbe_mac_82599EB:
1260 case ixgbe_mac_X540:
1261 rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001262 break;
1263 default:
1264 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001265 }
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001266
1267 /*
1268 * We can enable relaxed ordering for reads, but not writes when
1269 * DCA is enabled. This is due to a known issue in some chipsets
1270 * which will cause the DCA tag to be cleared.
1271 */
1272 rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001273 IXGBE_DCA_RXCTRL_DESC_DCA_EN;
1274
1275 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001276}
1277
1278static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
1279{
1280 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001281 struct ixgbe_ring *ring;
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001282 int cpu = get_cpu();
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001283
1284 if (q_vector->cpu == cpu)
1285 goto out_no_update;
1286
Alexander Duycka5579282012-02-08 07:50:04 +00001287 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001288 ixgbe_update_tx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001289
Alexander Duycka5579282012-02-08 07:50:04 +00001290 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001291 ixgbe_update_rx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001292
1293 q_vector->cpu = cpu;
1294out_no_update:
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001295 put_cpu();
1296}
1297
1298static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
1299{
1300 int i;
1301
1302 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
1303 return;
1304
Alexander Duycke35ec122009-05-21 13:07:12 +00001305 /* always use CB2 mode, difference is masked in the CB driver */
1306 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
1307
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001308 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001309 adapter->q_vector[i]->cpu = -1;
1310 ixgbe_update_dca(adapter->q_vector[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001311 }
1312}
1313
1314static int __ixgbe_notify_dca(struct device *dev, void *data)
1315{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08001316 struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001317 unsigned long event = *(unsigned long *)data;
1318
Don Skidmore2a72c312011-07-20 02:27:05 +00001319 if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001320 return 0;
1321
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001322 switch (event) {
1323 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001324 /* if we're already enabled, don't do it again */
1325 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1326 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +03001327 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001328 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001329 ixgbe_setup_dca(adapter);
1330 break;
1331 }
1332 /* Fall Through since DCA is disabled. */
1333 case DCA_PROVIDER_REMOVE:
1334 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
1335 dca_remove_requester(dev);
1336 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1337 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
1338 }
1339 break;
1340 }
1341
Denis V. Lunev652f0932008-03-27 14:39:17 +03001342 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001343}
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001344
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001345#endif /* CONFIG_IXGBE_DCA */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001346static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
1347 union ixgbe_adv_rx_desc *rx_desc,
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001348 struct sk_buff *skb)
1349{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001350 if (ring->netdev->features & NETIF_F_RXHASH)
Tom Herbert38da9852013-12-18 16:47:04 +00001351 skb_set_hash(skb,
1352 le32_to_cpu(rx_desc->wb.lower.hi_dword.rss),
1353 PKT_HASH_TYPE_L3);
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001354}
1355
Alexander Duyckf8003262012-03-03 02:35:52 +00001356#ifdef IXGBE_FCOE
Auke Kok9a799d72007-09-15 14:07:45 -07001357/**
Alexander Duyckff886df2011-06-11 01:45:13 +00001358 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
Alexander Duyck57efd442012-06-25 21:54:46 +00001359 * @ring: structure containing ring specific data
Alexander Duyckff886df2011-06-11 01:45:13 +00001360 * @rx_desc: advanced rx descriptor
1361 *
1362 * Returns : true if it is FCoE pkt
1363 */
Alexander Duyck57efd442012-06-25 21:54:46 +00001364static inline bool ixgbe_rx_is_fcoe(struct ixgbe_ring *ring,
Alexander Duyckff886df2011-06-11 01:45:13 +00001365 union ixgbe_adv_rx_desc *rx_desc)
1366{
1367 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1368
Alexander Duyck57efd442012-06-25 21:54:46 +00001369 return test_bit(__IXGBE_RX_FCOE, &ring->state) &&
Alexander Duyckff886df2011-06-11 01:45:13 +00001370 ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
1371 (cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
1372 IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
1373}
1374
Alexander Duyckf8003262012-03-03 02:35:52 +00001375#endif /* IXGBE_FCOE */
Alexander Duyckff886df2011-06-11 01:45:13 +00001376/**
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001377 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
Alexander Duyck8a0da212012-01-31 02:59:49 +00001378 * @ring: structure containing ring specific data
1379 * @rx_desc: current Rx descriptor being processed
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001380 * @skb: skb currently being received and modified
1381 **/
Alexander Duyck8a0da212012-01-31 02:59:49 +00001382static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
Don Skidmore8bae1b22009-07-23 18:00:39 +00001383 union ixgbe_adv_rx_desc *rx_desc,
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001384 struct sk_buff *skb)
Auke Kok9a799d72007-09-15 14:07:45 -07001385{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001386 skb_checksum_none_assert(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001387
Jesse Brandeburg712744b2008-08-26 04:26:56 -07001388 /* Rx csum disabled */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001389 if (!(ring->netdev->features & NETIF_F_RXCSUM))
Auke Kok9a799d72007-09-15 14:07:45 -07001390 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001391
1392 /* if IP and error */
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001393 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
1394 ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
Alexander Duyck8a0da212012-01-31 02:59:49 +00001395 ring->rx_stats.csum_err++;
Auke Kok9a799d72007-09-15 14:07:45 -07001396 return;
1397 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001398
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001399 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001400 return;
1401
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001402 if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
Alexander Duyckf8003262012-03-03 02:35:52 +00001403 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
Don Skidmore8bae1b22009-07-23 18:00:39 +00001404
1405 /*
1406 * 82599 errata, UDP frames with a 0 checksum can be marked as
1407 * checksum errors.
1408 */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001409 if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
1410 test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
Don Skidmore8bae1b22009-07-23 18:00:39 +00001411 return;
1412
Alexander Duyck8a0da212012-01-31 02:59:49 +00001413 ring->rx_stats.csum_err++;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001414 return;
1415 }
1416
Auke Kok9a799d72007-09-15 14:07:45 -07001417 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001418 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -07001419}
1420
Alexander Duyck84ea2592010-11-16 19:26:49 -08001421static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001422{
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001423 rx_ring->next_to_use = val;
Alexander Duyckf8003262012-03-03 02:35:52 +00001424
1425 /* update next to alloc since we have filled the ring */
1426 rx_ring->next_to_alloc = val;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001427 /*
1428 * Force memory writes to complete before letting h/w
1429 * know there are new descriptors to fetch. (Only
1430 * applicable for weak-ordered memory model archs,
1431 * such as IA-64).
1432 */
1433 wmb();
Mark Rustad84227bc2014-01-14 18:53:13 -08001434 ixgbe_write_tail(rx_ring, val);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001435}
1436
Alexander Duyckf990b792012-01-31 02:59:34 +00001437static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
1438 struct ixgbe_rx_buffer *bi)
1439{
1440 struct page *page = bi->page;
Alexander Duyckf8003262012-03-03 02:35:52 +00001441 dma_addr_t dma = bi->dma;
Alexander Duyckf990b792012-01-31 02:59:34 +00001442
Alexander Duyckf8003262012-03-03 02:35:52 +00001443 /* since we are recycling buffers we should seldom need to alloc */
1444 if (likely(dma))
Alexander Duyckf990b792012-01-31 02:59:34 +00001445 return true;
1446
Alexander Duyckf8003262012-03-03 02:35:52 +00001447 /* alloc new page for storage */
1448 if (likely(!page)) {
Mel Gorman06140022012-07-31 16:44:24 -07001449 page = __skb_alloc_pages(GFP_ATOMIC | __GFP_COLD | __GFP_COMP,
1450 bi->skb, ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf990b792012-01-31 02:59:34 +00001451 if (unlikely(!page)) {
1452 rx_ring->rx_stats.alloc_rx_page_failed++;
1453 return false;
1454 }
Alexander Duyckf8003262012-03-03 02:35:52 +00001455 bi->page = page;
Alexander Duyckf990b792012-01-31 02:59:34 +00001456 }
1457
Alexander Duyckf8003262012-03-03 02:35:52 +00001458 /* map page for use */
1459 dma = dma_map_page(rx_ring->dev, page, 0,
1460 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
Alexander Duyckf990b792012-01-31 02:59:34 +00001461
Alexander Duyckf8003262012-03-03 02:35:52 +00001462 /*
1463 * if mapping failed free memory back to system since
1464 * there isn't much point in holding memory we can't use
1465 */
1466 if (dma_mapping_error(rx_ring->dev, dma)) {
Alexander Duyckdd411ec2012-04-06 04:24:50 +00001467 __free_pages(page, ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf8003262012-03-03 02:35:52 +00001468 bi->page = NULL;
1469
Alexander Duyckf990b792012-01-31 02:59:34 +00001470 rx_ring->rx_stats.alloc_rx_page_failed++;
1471 return false;
1472 }
1473
Alexander Duyckf8003262012-03-03 02:35:52 +00001474 bi->dma = dma;
Alexander Duyckafaa9452012-07-20 08:08:12 +00001475 bi->page_offset = 0;
Alexander Duyckf8003262012-03-03 02:35:52 +00001476
Alexander Duyckf990b792012-01-31 02:59:34 +00001477 return true;
1478}
1479
Auke Kok9a799d72007-09-15 14:07:45 -07001480/**
Alexander Duyckf990b792012-01-31 02:59:34 +00001481 * ixgbe_alloc_rx_buffers - Replace used receive buffers
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001482 * @rx_ring: ring to place buffers on
1483 * @cleaned_count: number of buffers to replace
Auke Kok9a799d72007-09-15 14:07:45 -07001484 **/
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001485void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001486{
Auke Kok9a799d72007-09-15 14:07:45 -07001487 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001488 struct ixgbe_rx_buffer *bi;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001489 u16 i = rx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07001490
Alexander Duyckf8003262012-03-03 02:35:52 +00001491 /* nothing to do */
1492 if (!cleaned_count)
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001493 return;
1494
Alexander Duycke4f74022012-01-31 02:59:44 +00001495 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Alexander Duyckf990b792012-01-31 02:59:34 +00001496 bi = &rx_ring->rx_buffer_info[i];
1497 i -= rx_ring->count;
1498
Alexander Duyckf8003262012-03-03 02:35:52 +00001499 do {
1500 if (!ixgbe_alloc_mapped_page(rx_ring, bi))
Alexander Duyckf990b792012-01-31 02:59:34 +00001501 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001502
Alexander Duyckf8003262012-03-03 02:35:52 +00001503 /*
1504 * Refresh the desc even if buffer_addrs didn't change
1505 * because each write-back erases this info.
1506 */
1507 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Auke Kok9a799d72007-09-15 14:07:45 -07001508
Alexander Duyckf990b792012-01-31 02:59:34 +00001509 rx_desc++;
1510 bi++;
Auke Kok9a799d72007-09-15 14:07:45 -07001511 i++;
Alexander Duyckf990b792012-01-31 02:59:34 +00001512 if (unlikely(!i)) {
Alexander Duycke4f74022012-01-31 02:59:44 +00001513 rx_desc = IXGBE_RX_DESC(rx_ring, 0);
Alexander Duyckf990b792012-01-31 02:59:34 +00001514 bi = rx_ring->rx_buffer_info;
1515 i -= rx_ring->count;
1516 }
1517
1518 /* clear the hdr_addr for the next_to_use descriptor */
1519 rx_desc->read.hdr_addr = 0;
Alexander Duyckf8003262012-03-03 02:35:52 +00001520
1521 cleaned_count--;
1522 } while (cleaned_count);
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001523
Alexander Duyckf990b792012-01-31 02:59:34 +00001524 i += rx_ring->count;
1525
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001526 if (rx_ring->next_to_use != i)
Alexander Duyck84ea2592010-11-16 19:26:49 -08001527 ixgbe_release_rx_desc(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001528}
1529
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001530/**
1531 * ixgbe_get_headlen - determine size of header for RSC/LRO/GRO/FCOE
1532 * @data: pointer to the start of the headers
1533 * @max_len: total length of section to find headers in
1534 *
1535 * This function is meant to determine the length of headers that will
1536 * be recognized by hardware for LRO, GRO, and RSC offloads. The main
1537 * motivation of doing this is to only perform one pull for IPv4 TCP
1538 * packets so that we can do basic things like calculating the gso_size
1539 * based on the average data per packet.
1540 **/
1541static unsigned int ixgbe_get_headlen(unsigned char *data,
1542 unsigned int max_len)
1543{
1544 union {
1545 unsigned char *network;
1546 /* l2 headers */
1547 struct ethhdr *eth;
1548 struct vlan_hdr *vlan;
1549 /* l3 headers */
1550 struct iphdr *ipv4;
Alexander Duycka048b402012-05-24 08:26:29 +00001551 struct ipv6hdr *ipv6;
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001552 } hdr;
1553 __be16 protocol;
1554 u8 nexthdr = 0; /* default to not TCP */
1555 u8 hlen;
1556
1557 /* this should never happen, but better safe than sorry */
1558 if (max_len < ETH_HLEN)
1559 return max_len;
1560
1561 /* initialize network frame pointer */
1562 hdr.network = data;
1563
1564 /* set first protocol and move network header forward */
1565 protocol = hdr.eth->h_proto;
1566 hdr.network += ETH_HLEN;
1567
1568 /* handle any vlan tag if present */
Joe Perchesa1108ff2014-03-13 05:19:25 +00001569 if (protocol == htons(ETH_P_8021Q)) {
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001570 if ((hdr.network - data) > (max_len - VLAN_HLEN))
1571 return max_len;
1572
1573 protocol = hdr.vlan->h_vlan_encapsulated_proto;
1574 hdr.network += VLAN_HLEN;
1575 }
1576
1577 /* handle L3 protocols */
Joe Perchesa1108ff2014-03-13 05:19:25 +00001578 if (protocol == htons(ETH_P_IP)) {
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001579 if ((hdr.network - data) > (max_len - sizeof(struct iphdr)))
1580 return max_len;
1581
1582 /* access ihl as a u8 to avoid unaligned access on ia64 */
1583 hlen = (hdr.network[0] & 0x0F) << 2;
1584
1585 /* verify hlen meets minimum size requirements */
1586 if (hlen < sizeof(struct iphdr))
1587 return hdr.network - data;
1588
Alexander Duycked83da12012-11-13 01:13:33 +00001589 /* record next protocol if header is present */
Alexander Duyck20967f42013-02-01 08:56:41 +00001590 if (!(hdr.ipv4->frag_off & htons(IP_OFFSET)))
Alexander Duycked83da12012-11-13 01:13:33 +00001591 nexthdr = hdr.ipv4->protocol;
Joe Perchesa1108ff2014-03-13 05:19:25 +00001592 } else if (protocol == htons(ETH_P_IPV6)) {
Alexander Duycka048b402012-05-24 08:26:29 +00001593 if ((hdr.network - data) > (max_len - sizeof(struct ipv6hdr)))
1594 return max_len;
1595
1596 /* record next protocol */
1597 nexthdr = hdr.ipv6->nexthdr;
Alexander Duycked83da12012-11-13 01:13:33 +00001598 hlen = sizeof(struct ipv6hdr);
Alexander Duyckf8003262012-03-03 02:35:52 +00001599#ifdef IXGBE_FCOE
Joe Perchesa1108ff2014-03-13 05:19:25 +00001600 } else if (protocol == htons(ETH_P_FCOE)) {
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001601 if ((hdr.network - data) > (max_len - FCOE_HEADER_LEN))
1602 return max_len;
Alexander Duycked83da12012-11-13 01:13:33 +00001603 hlen = FCOE_HEADER_LEN;
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001604#endif
1605 } else {
1606 return hdr.network - data;
1607 }
1608
Alexander Duycked83da12012-11-13 01:13:33 +00001609 /* relocate pointer to start of L4 header */
1610 hdr.network += hlen;
1611
Alexander Duycka048b402012-05-24 08:26:29 +00001612 /* finally sort out TCP/UDP */
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001613 if (nexthdr == IPPROTO_TCP) {
1614 if ((hdr.network - data) > (max_len - sizeof(struct tcphdr)))
1615 return max_len;
1616
1617 /* access doff as a u8 to avoid unaligned access on ia64 */
1618 hlen = (hdr.network[12] & 0xF0) >> 2;
1619
1620 /* verify hlen meets minimum size requirements */
1621 if (hlen < sizeof(struct tcphdr))
1622 return hdr.network - data;
1623
1624 hdr.network += hlen;
Alexander Duycka048b402012-05-24 08:26:29 +00001625 } else if (nexthdr == IPPROTO_UDP) {
1626 if ((hdr.network - data) > (max_len - sizeof(struct udphdr)))
1627 return max_len;
1628
1629 hdr.network += sizeof(struct udphdr);
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001630 }
1631
1632 /*
1633 * If everything has gone correctly hdr.network should be the
1634 * data section of the packet and will be the end of the header.
1635 * If not then it probably represents the end of the last recognized
1636 * header.
1637 */
1638 if ((hdr.network - data) < max_len)
1639 return hdr.network - data;
1640 else
1641 return max_len;
1642}
1643
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001644static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
1645 struct sk_buff *skb)
1646{
Alexander Duyckf8003262012-03-03 02:35:52 +00001647 u16 hdr_len = skb_headlen(skb);
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001648
1649 /* set gso_size to avoid messing up TCP MSS */
1650 skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
1651 IXGBE_CB(skb)->append_cnt);
Alexander Duyck96be80a2013-02-12 09:45:44 +00001652 skb_shinfo(skb)->gso_type = SKB_GSO_TCPV4;
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001653}
1654
1655static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
1656 struct sk_buff *skb)
1657{
1658 /* if append_cnt is 0 then frame is not RSC */
1659 if (!IXGBE_CB(skb)->append_cnt)
1660 return;
1661
1662 rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
1663 rx_ring->rx_stats.rsc_flush++;
1664
1665 ixgbe_set_rsc_gso_size(rx_ring, skb);
1666
1667 /* gso_size is computed using append_cnt so always clear it last */
1668 IXGBE_CB(skb)->append_cnt = 0;
1669}
1670
Alexander Duyck8a0da212012-01-31 02:59:49 +00001671/**
1672 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
1673 * @rx_ring: rx descriptor ring packet is being transacted on
1674 * @rx_desc: pointer to the EOP Rx descriptor
1675 * @skb: pointer to current skb being populated
1676 *
1677 * This function checks the ring, descriptor, and packet information in
1678 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
1679 * other fields within the skb.
1680 **/
1681static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
1682 union ixgbe_adv_rx_desc *rx_desc,
1683 struct sk_buff *skb)
1684{
John Fastabend43e95f12012-05-15 06:12:17 +00001685 struct net_device *dev = rx_ring->netdev;
1686
Alexander Duyck8a0da212012-01-31 02:59:49 +00001687 ixgbe_update_rsc_stats(rx_ring, skb);
1688
1689 ixgbe_rx_hash(rx_ring, rx_desc, skb);
1690
1691 ixgbe_rx_checksum(rx_ring, rx_desc, skb);
1692
Jacob Keller6cb562d2012-12-05 07:24:41 +00001693 ixgbe_ptp_rx_hwtstamp(rx_ring, rx_desc, skb);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00001694
Patrick McHardyf6469682013-04-19 02:04:27 +00001695 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
John Fastabend43e95f12012-05-15 06:12:17 +00001696 ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
Alexander Duyck8a0da212012-01-31 02:59:49 +00001697 u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001698 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
Alexander Duyck8a0da212012-01-31 02:59:49 +00001699 }
1700
1701 skb_record_rx_queue(skb, rx_ring->queue_index);
1702
John Fastabend43e95f12012-05-15 06:12:17 +00001703 skb->protocol = eth_type_trans(skb, dev);
Alexander Duyck8a0da212012-01-31 02:59:49 +00001704}
1705
1706static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
1707 struct sk_buff *skb)
1708{
1709 struct ixgbe_adapter *adapter = q_vector->adapter;
1710
Jacob Kellerb4640032013-10-01 04:33:54 -07001711 if (ixgbe_qv_busy_polling(q_vector))
Eliezer Tamir5a85e732013-06-10 11:40:20 +03001712 netif_receive_skb(skb);
1713 else if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
Alexander Duyck8a0da212012-01-31 02:59:49 +00001714 napi_gro_receive(&q_vector->napi, skb);
1715 else
1716 netif_rx(skb);
Alexander Duyckaa801752010-11-16 19:27:02 -08001717}
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001718
Alexander Duyckf8003262012-03-03 02:35:52 +00001719/**
1720 * ixgbe_is_non_eop - process handling of non-EOP buffers
1721 * @rx_ring: Rx ring being processed
1722 * @rx_desc: Rx descriptor for current buffer
1723 * @skb: Current socket buffer containing buffer in progress
1724 *
1725 * This function updates next to clean. If the buffer is an EOP buffer
1726 * this function exits returning false, otherwise it will place the
1727 * sk_buff in the next buffer to be chained and return true indicating
1728 * that this is in fact a non-EOP buffer.
1729 **/
1730static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
1731 union ixgbe_adv_rx_desc *rx_desc,
1732 struct sk_buff *skb)
1733{
1734 u32 ntc = rx_ring->next_to_clean + 1;
1735
1736 /* fetch, update, and store next to clean */
1737 ntc = (ntc < rx_ring->count) ? ntc : 0;
1738 rx_ring->next_to_clean = ntc;
1739
1740 prefetch(IXGBE_RX_DESC(rx_ring, ntc));
1741
Alexander Duyck5a02cbd2012-07-20 08:08:51 +00001742 /* update RSC append count if present */
1743 if (ring_is_rsc_enabled(rx_ring)) {
1744 __le32 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
1745 cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);
1746
1747 if (unlikely(rsc_enabled)) {
1748 u32 rsc_cnt = le32_to_cpu(rsc_enabled);
1749
1750 rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
1751 IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
1752
1753 /* update ntc based on RSC value */
1754 ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
1755 ntc &= IXGBE_RXDADV_NEXTP_MASK;
1756 ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
1757 }
1758 }
1759
1760 /* if we are the last buffer then there is nothing else to do */
Alexander Duyckf8003262012-03-03 02:35:52 +00001761 if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
1762 return false;
1763
Alexander Duyckf8003262012-03-03 02:35:52 +00001764 /* place skb in next buffer to be received */
1765 rx_ring->rx_buffer_info[ntc].skb = skb;
1766 rx_ring->rx_stats.non_eop_descs++;
1767
1768 return true;
1769}
1770
1771/**
Alexander Duyck19861ce2012-07-20 08:08:33 +00001772 * ixgbe_pull_tail - ixgbe specific version of skb_pull_tail
1773 * @rx_ring: rx descriptor ring packet is being transacted on
1774 * @skb: pointer to current skb being adjusted
1775 *
1776 * This function is an ixgbe specific version of __pskb_pull_tail. The
1777 * main difference between this version and the original function is that
1778 * this function can make several assumptions about the state of things
1779 * that allow for significant optimizations versus the standard function.
1780 * As a result we can do things like drop a frag and maintain an accurate
1781 * truesize for the skb.
1782 */
1783static void ixgbe_pull_tail(struct ixgbe_ring *rx_ring,
1784 struct sk_buff *skb)
1785{
1786 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1787 unsigned char *va;
1788 unsigned int pull_len;
1789
1790 /*
1791 * it is valid to use page_address instead of kmap since we are
1792 * working with pages allocated out of the lomem pool per
1793 * alloc_page(GFP_ATOMIC)
1794 */
1795 va = skb_frag_address(frag);
1796
1797 /*
1798 * we need the header to contain the greater of either ETH_HLEN or
1799 * 60 bytes if the skb->len is less than 60 for skb_pad.
1800 */
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001801 pull_len = ixgbe_get_headlen(va, IXGBE_RX_HDR_SIZE);
Alexander Duyck19861ce2012-07-20 08:08:33 +00001802
1803 /* align pull length to size of long to optimize memcpy performance */
1804 skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));
1805
1806 /* update all of the pointers */
1807 skb_frag_size_sub(frag, pull_len);
1808 frag->page_offset += pull_len;
1809 skb->data_len -= pull_len;
1810 skb->tail += pull_len;
Alexander Duyck19861ce2012-07-20 08:08:33 +00001811}
1812
1813/**
Alexander Duyck42073d92012-07-20 08:08:28 +00001814 * ixgbe_dma_sync_frag - perform DMA sync for first frag of SKB
1815 * @rx_ring: rx descriptor ring packet is being transacted on
1816 * @skb: pointer to current skb being updated
1817 *
1818 * This function provides a basic DMA sync up for the first fragment of an
1819 * skb. The reason for doing this is that the first fragment cannot be
1820 * unmapped until we have reached the end of packet descriptor for a buffer
1821 * chain.
1822 */
1823static void ixgbe_dma_sync_frag(struct ixgbe_ring *rx_ring,
1824 struct sk_buff *skb)
1825{
1826 /* if the page was released unmap it, else just sync our portion */
1827 if (unlikely(IXGBE_CB(skb)->page_released)) {
1828 dma_unmap_page(rx_ring->dev, IXGBE_CB(skb)->dma,
1829 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
1830 IXGBE_CB(skb)->page_released = false;
1831 } else {
1832 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1833
1834 dma_sync_single_range_for_cpu(rx_ring->dev,
1835 IXGBE_CB(skb)->dma,
1836 frag->page_offset,
1837 ixgbe_rx_bufsz(rx_ring),
1838 DMA_FROM_DEVICE);
1839 }
1840 IXGBE_CB(skb)->dma = 0;
1841}
1842
1843/**
Alexander Duyckf8003262012-03-03 02:35:52 +00001844 * ixgbe_cleanup_headers - Correct corrupted or empty headers
1845 * @rx_ring: rx descriptor ring packet is being transacted on
1846 * @rx_desc: pointer to the EOP Rx descriptor
1847 * @skb: pointer to current skb being fixed
1848 *
1849 * Check for corrupted packet headers caused by senders on the local L2
1850 * embedded NIC switch not setting up their Tx Descriptors right. These
1851 * should be very rare.
1852 *
1853 * Also address the case where we are pulling data in on pages only
1854 * and as such no data is present in the skb header.
1855 *
1856 * In addition if skb is not at least 60 bytes we need to pad it so that
1857 * it is large enough to qualify as a valid Ethernet frame.
1858 *
1859 * Returns true if an error was encountered and skb was freed.
1860 **/
1861static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
1862 union ixgbe_adv_rx_desc *rx_desc,
1863 struct sk_buff *skb)
1864{
Alexander Duyckf8003262012-03-03 02:35:52 +00001865 struct net_device *netdev = rx_ring->netdev;
Alexander Duyckf8003262012-03-03 02:35:52 +00001866
1867 /* verify that the packet does not have any known errors */
1868 if (unlikely(ixgbe_test_staterr(rx_desc,
1869 IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
1870 !(netdev->features & NETIF_F_RXALL))) {
1871 dev_kfree_skb_any(skb);
1872 return true;
1873 }
1874
Alexander Duyck19861ce2012-07-20 08:08:33 +00001875 /* place header in linear portion of buffer */
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001876 if (skb_is_nonlinear(skb))
1877 ixgbe_pull_tail(rx_ring, skb);
Alexander Duyckf8003262012-03-03 02:35:52 +00001878
Alexander Duyck57efd442012-06-25 21:54:46 +00001879#ifdef IXGBE_FCOE
1880 /* do not attempt to pad FCoE Frames as this will disrupt DDP */
1881 if (ixgbe_rx_is_fcoe(rx_ring, rx_desc))
1882 return false;
1883
1884#endif
Alexander Duyckf8003262012-03-03 02:35:52 +00001885 /* if skb_pad returns an error the skb was freed */
1886 if (unlikely(skb->len < 60)) {
1887 int pad_len = 60 - skb->len;
1888
1889 if (skb_pad(skb, pad_len))
1890 return true;
1891 __skb_put(skb, pad_len);
1892 }
1893
1894 return false;
1895}
1896
1897/**
Alexander Duyckf8003262012-03-03 02:35:52 +00001898 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
1899 * @rx_ring: rx descriptor ring to store buffers on
1900 * @old_buff: donor buffer to have page reused
1901 *
Alexander Duyck0549ae22012-07-20 08:08:18 +00001902 * Synchronizes page for reuse by the adapter
Alexander Duyckf8003262012-03-03 02:35:52 +00001903 **/
1904static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
1905 struct ixgbe_rx_buffer *old_buff)
1906{
1907 struct ixgbe_rx_buffer *new_buff;
1908 u16 nta = rx_ring->next_to_alloc;
Alexander Duyckf8003262012-03-03 02:35:52 +00001909
1910 new_buff = &rx_ring->rx_buffer_info[nta];
1911
1912 /* update, and store next to alloc */
1913 nta++;
1914 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1915
1916 /* transfer page from old buffer to new buffer */
1917 new_buff->page = old_buff->page;
1918 new_buff->dma = old_buff->dma;
Alexander Duyck0549ae22012-07-20 08:08:18 +00001919 new_buff->page_offset = old_buff->page_offset;
Alexander Duyckf8003262012-03-03 02:35:52 +00001920
1921 /* sync the buffer for use by the device */
1922 dma_sync_single_range_for_device(rx_ring->dev, new_buff->dma,
Alexander Duyck0549ae22012-07-20 08:08:18 +00001923 new_buff->page_offset,
1924 ixgbe_rx_bufsz(rx_ring),
Alexander Duyckf8003262012-03-03 02:35:52 +00001925 DMA_FROM_DEVICE);
Alexander Duyckf8003262012-03-03 02:35:52 +00001926}
1927
1928/**
1929 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
1930 * @rx_ring: rx descriptor ring to transact packets on
1931 * @rx_buffer: buffer containing page to add
1932 * @rx_desc: descriptor containing length of buffer written by hardware
1933 * @skb: sk_buff to place the data into
1934 *
Alexander Duyck0549ae22012-07-20 08:08:18 +00001935 * This function will add the data contained in rx_buffer->page to the skb.
1936 * This is done either through a direct copy if the data in the buffer is
1937 * less than the skb header size, otherwise it will just attach the page as
1938 * a frag to the skb.
1939 *
1940 * The function will then update the page offset if necessary and return
1941 * true if the buffer can be reused by the adapter.
Alexander Duyckf8003262012-03-03 02:35:52 +00001942 **/
Alexander Duyck0549ae22012-07-20 08:08:18 +00001943static bool ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
Alexander Duyckf8003262012-03-03 02:35:52 +00001944 struct ixgbe_rx_buffer *rx_buffer,
Alexander Duyck0549ae22012-07-20 08:08:18 +00001945 union ixgbe_adv_rx_desc *rx_desc,
1946 struct sk_buff *skb)
Alexander Duyckf8003262012-03-03 02:35:52 +00001947{
Alexander Duyck0549ae22012-07-20 08:08:18 +00001948 struct page *page = rx_buffer->page;
1949 unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001950#if (PAGE_SIZE < 8192)
Alexander Duyck0549ae22012-07-20 08:08:18 +00001951 unsigned int truesize = ixgbe_rx_bufsz(rx_ring);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001952#else
1953 unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
1954 unsigned int last_offset = ixgbe_rx_pg_size(rx_ring) -
1955 ixgbe_rx_bufsz(rx_ring);
1956#endif
Alexander Duyck0549ae22012-07-20 08:08:18 +00001957
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001958 if ((size <= IXGBE_RX_HDR_SIZE) && !skb_is_nonlinear(skb)) {
1959 unsigned char *va = page_address(page) + rx_buffer->page_offset;
1960
1961 memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
1962
1963 /* we can reuse buffer as-is, just make sure it is local */
1964 if (likely(page_to_nid(page) == numa_node_id()))
1965 return true;
1966
1967 /* this page cannot be reused so discard it */
1968 put_page(page);
1969 return false;
1970 }
1971
Alexander Duyck0549ae22012-07-20 08:08:18 +00001972 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
1973 rx_buffer->page_offset, size, truesize);
1974
Alexander Duyck09816fb2012-07-20 08:08:23 +00001975 /* avoid re-using remote pages */
1976 if (unlikely(page_to_nid(page) != numa_node_id()))
1977 return false;
1978
1979#if (PAGE_SIZE < 8192)
1980 /* if we are only owner of page we can reuse it */
1981 if (unlikely(page_count(page) != 1))
Alexander Duyck0549ae22012-07-20 08:08:18 +00001982 return false;
1983
1984 /* flip page offset to other buffer */
1985 rx_buffer->page_offset ^= truesize;
1986
Alexander Duyck09816fb2012-07-20 08:08:23 +00001987 /*
1988 * since we are the only owner of the page and we need to
1989 * increment it, just set the value to 2 in order to avoid
1990 * an unecessary locked operation
1991 */
1992 atomic_set(&page->_count, 2);
1993#else
1994 /* move offset up to the next cache line */
1995 rx_buffer->page_offset += truesize;
1996
1997 if (rx_buffer->page_offset > last_offset)
1998 return false;
1999
Alexander Duyck0549ae22012-07-20 08:08:18 +00002000 /* bump ref count on page before it is given to the stack */
2001 get_page(page);
Alexander Duyck09816fb2012-07-20 08:08:23 +00002002#endif
Alexander Duyck0549ae22012-07-20 08:08:18 +00002003
2004 return true;
Alexander Duyckf8003262012-03-03 02:35:52 +00002005}
2006
Alexander Duyck18806c92012-07-20 08:08:44 +00002007static struct sk_buff *ixgbe_fetch_rx_buffer(struct ixgbe_ring *rx_ring,
2008 union ixgbe_adv_rx_desc *rx_desc)
2009{
2010 struct ixgbe_rx_buffer *rx_buffer;
2011 struct sk_buff *skb;
2012 struct page *page;
2013
2014 rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
2015 page = rx_buffer->page;
2016 prefetchw(page);
2017
2018 skb = rx_buffer->skb;
2019
2020 if (likely(!skb)) {
2021 void *page_addr = page_address(page) +
2022 rx_buffer->page_offset;
2023
2024 /* prefetch first cache line of first page */
2025 prefetch(page_addr);
2026#if L1_CACHE_BYTES < 128
2027 prefetch(page_addr + L1_CACHE_BYTES);
2028#endif
2029
2030 /* allocate a skb to store the frags */
2031 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
2032 IXGBE_RX_HDR_SIZE);
2033 if (unlikely(!skb)) {
2034 rx_ring->rx_stats.alloc_rx_buff_failed++;
2035 return NULL;
2036 }
2037
2038 /*
2039 * we will be copying header into skb->data in
2040 * pskb_may_pull so it is in our interest to prefetch
2041 * it now to avoid a possible cache miss
2042 */
2043 prefetchw(skb->data);
2044
2045 /*
2046 * Delay unmapping of the first packet. It carries the
2047 * header information, HW may still access the header
2048 * after the writeback. Only unmap it when EOP is
2049 * reached
2050 */
2051 if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
2052 goto dma_sync;
2053
2054 IXGBE_CB(skb)->dma = rx_buffer->dma;
2055 } else {
2056 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))
2057 ixgbe_dma_sync_frag(rx_ring, skb);
2058
2059dma_sync:
2060 /* we are reusing so sync this buffer for CPU use */
2061 dma_sync_single_range_for_cpu(rx_ring->dev,
2062 rx_buffer->dma,
2063 rx_buffer->page_offset,
2064 ixgbe_rx_bufsz(rx_ring),
2065 DMA_FROM_DEVICE);
2066 }
2067
2068 /* pull page into skb */
2069 if (ixgbe_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
2070 /* hand second half of page back to the ring */
2071 ixgbe_reuse_rx_page(rx_ring, rx_buffer);
2072 } else if (IXGBE_CB(skb)->dma == rx_buffer->dma) {
2073 /* the page has been released from the ring */
2074 IXGBE_CB(skb)->page_released = true;
2075 } else {
2076 /* we are not reusing the buffer so unmap it */
2077 dma_unmap_page(rx_ring->dev, rx_buffer->dma,
2078 ixgbe_rx_pg_size(rx_ring),
2079 DMA_FROM_DEVICE);
2080 }
2081
2082 /* clear contents of buffer_info */
2083 rx_buffer->skb = NULL;
2084 rx_buffer->dma = 0;
2085 rx_buffer->page = NULL;
2086
2087 return skb;
Alexander Duyckf8003262012-03-03 02:35:52 +00002088}
2089
2090/**
2091 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
2092 * @q_vector: structure containing interrupt and ring information
2093 * @rx_ring: rx descriptor ring to transact packets on
2094 * @budget: Total limit on number of packets to process
2095 *
2096 * This function provides a "bounce buffer" approach to Rx interrupt
2097 * processing. The advantage to this is that on systems that have
2098 * expensive overhead for IOMMU access this provides a means of avoiding
2099 * it by maintaining the mapping of the page to the syste.
2100 *
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002101 * Returns amount of work completed
Alexander Duyckf8003262012-03-03 02:35:52 +00002102 **/
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002103static int ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002104 struct ixgbe_ring *rx_ring,
Alexander Duyckf4de00e2012-09-25 00:29:37 +00002105 const int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07002106{
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08002107 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Ben Greear3f2d1c02012-03-08 08:28:41 +00002108#ifdef IXGBE_FCOE
Alexander Duyckf8003262012-03-03 02:35:52 +00002109 struct ixgbe_adapter *adapter = q_vector->adapter;
Mark Rustad4ffdf912012-07-18 06:05:50 +00002110 int ddp_bytes;
2111 unsigned int mss = 0;
Yi Zou3d8fd382009-06-08 14:38:44 +00002112#endif /* IXGBE_FCOE */
Alexander Duyckf8003262012-03-03 02:35:52 +00002113 u16 cleaned_count = ixgbe_desc_unused(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07002114
Eric W. Biedermanfdabfc8a2014-03-14 18:00:41 -07002115 while (likely(total_rx_packets < budget)) {
Alexander Duyckf8003262012-03-03 02:35:52 +00002116 union ixgbe_adv_rx_desc *rx_desc;
2117 struct sk_buff *skb;
Auke Kok9a799d72007-09-15 14:07:45 -07002118
Alexander Duyckf8003262012-03-03 02:35:52 +00002119 /* return some buffers to hardware, one at a time is too slow */
2120 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
2121 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
2122 cleaned_count = 0;
2123 }
Auke Kok9a799d72007-09-15 14:07:45 -07002124
Alexander Duyck18806c92012-07-20 08:08:44 +00002125 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ring->next_to_clean);
Auke Kok9a799d72007-09-15 14:07:45 -07002126
Alexander Duyckf8003262012-03-03 02:35:52 +00002127 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_DD))
2128 break;
Alexander Duyckc267fc12010-11-16 19:27:00 -08002129
Alexander Duyckf8003262012-03-03 02:35:52 +00002130 /*
2131 * This memory barrier is needed to keep us from reading
2132 * any other fields out of the rx_desc until we know the
2133 * RXD_STAT_DD bit is set
2134 */
2135 rmb();
Auke Kok9a799d72007-09-15 14:07:45 -07002136
Alexander Duyck18806c92012-07-20 08:08:44 +00002137 /* retrieve a buffer from the ring */
2138 skb = ixgbe_fetch_rx_buffer(rx_ring, rx_desc);
Alexander Duyckf8003262012-03-03 02:35:52 +00002139
Alexander Duyck18806c92012-07-20 08:08:44 +00002140 /* exit if we failed to retrieve a buffer */
2141 if (!skb)
2142 break;
Alexander Duyck4c1975d2012-01-31 02:59:23 +00002143
Auke Kok9a799d72007-09-15 14:07:45 -07002144 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00002145
Alexander Duyckf8003262012-03-03 02:35:52 +00002146 /* place incomplete frames back on ring for completion */
2147 if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
2148 continue;
Alexander Duyckf8212f92009-04-27 22:42:37 +00002149
Alexander Duyckf8003262012-03-03 02:35:52 +00002150 /* verify the packet layout is correct */
2151 if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
2152 continue;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08002153
2154 /* probably a little skewed due to removing CRC */
2155 total_rx_bytes += skb->len;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08002156
Alexander Duyck8a0da212012-01-31 02:59:49 +00002157 /* populate checksum, timestamp, VLAN, and protocol */
2158 ixgbe_process_skb_fields(rx_ring, rx_desc, skb);
2159
Yi Zou332d4a72009-05-13 13:11:53 +00002160#ifdef IXGBE_FCOE
2161 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Alexander Duyck57efd442012-06-25 21:54:46 +00002162 if (ixgbe_rx_is_fcoe(rx_ring, rx_desc)) {
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00002163 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
Mark Rustad4ffdf912012-07-18 06:05:50 +00002164 /* include DDPed FCoE data */
2165 if (ddp_bytes > 0) {
2166 if (!mss) {
2167 mss = rx_ring->netdev->mtu -
2168 sizeof(struct fcoe_hdr) -
2169 sizeof(struct fc_frame_header) -
2170 sizeof(struct fcoe_crc_eof);
2171 if (mss > 512)
2172 mss &= ~511;
2173 }
2174 total_rx_bytes += ddp_bytes;
2175 total_rx_packets += DIV_ROUND_UP(ddp_bytes,
2176 mss);
2177 }
David S. Miller823dcd22011-08-20 10:39:12 -07002178 if (!ddp_bytes) {
2179 dev_kfree_skb_any(skb);
Alexander Duyckf8003262012-03-03 02:35:52 +00002180 continue;
David S. Miller823dcd22011-08-20 10:39:12 -07002181 }
Yi Zou3d8fd382009-06-08 14:38:44 +00002182 }
Alexander Duyckf8003262012-03-03 02:35:52 +00002183
Yi Zou332d4a72009-05-13 13:11:53 +00002184#endif /* IXGBE_FCOE */
Eliezer Tamir8b80cda2013-07-10 17:13:26 +03002185 skb_mark_napi_id(skb, &q_vector->napi);
Alexander Duyck8a0da212012-01-31 02:59:49 +00002186 ixgbe_rx_skb(q_vector, skb);
Auke Kok9a799d72007-09-15 14:07:45 -07002187
Alexander Duyckf8003262012-03-03 02:35:52 +00002188 /* update budget accounting */
Alexander Duyckf4de00e2012-09-25 00:29:37 +00002189 total_rx_packets++;
Eric W. Biedermanfdabfc8a2014-03-14 18:00:41 -07002190 }
Auke Kok9a799d72007-09-15 14:07:45 -07002191
Alexander Duyckc267fc12010-11-16 19:27:00 -08002192 u64_stats_update_begin(&rx_ring->syncp);
2193 rx_ring->stats.packets += total_rx_packets;
2194 rx_ring->stats.bytes += total_rx_bytes;
2195 u64_stats_update_end(&rx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +00002196 q_vector->rx.total_packets += total_rx_packets;
2197 q_vector->rx.total_bytes += total_rx_bytes;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002198
Alexander Duyckf8003262012-03-03 02:35:52 +00002199 if (cleaned_count)
2200 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
2201
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002202 return total_rx_packets;
Auke Kok9a799d72007-09-15 14:07:45 -07002203}
2204
Cong Wange0d10952013-08-01 11:10:25 +08002205#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002206/* must be called with local_bh_disable()d */
2207static int ixgbe_low_latency_recv(struct napi_struct *napi)
2208{
2209 struct ixgbe_q_vector *q_vector =
2210 container_of(napi, struct ixgbe_q_vector, napi);
2211 struct ixgbe_adapter *adapter = q_vector->adapter;
2212 struct ixgbe_ring *ring;
2213 int found = 0;
2214
2215 if (test_bit(__IXGBE_DOWN, &adapter->state))
2216 return LL_FLUSH_FAILED;
2217
2218 if (!ixgbe_qv_lock_poll(q_vector))
2219 return LL_FLUSH_BUSY;
2220
2221 ixgbe_for_each_ring(ring, q_vector->rx) {
2222 found = ixgbe_clean_rx_irq(q_vector, ring, 4);
Jacob Kellerb4640032013-10-01 04:33:54 -07002223#ifdef BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +03002224 if (found)
2225 ring->stats.cleaned += found;
2226 else
2227 ring->stats.misses++;
2228#endif
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002229 if (found)
2230 break;
2231 }
2232
2233 ixgbe_qv_unlock_poll(q_vector);
2234
2235 return found;
2236}
Cong Wange0d10952013-08-01 11:10:25 +08002237#endif /* CONFIG_NET_RX_BUSY_POLL */
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002238
Auke Kok9a799d72007-09-15 14:07:45 -07002239/**
2240 * ixgbe_configure_msix - Configure MSI-X hardware
2241 * @adapter: board private structure
2242 *
2243 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
2244 * interrupts.
2245 **/
2246static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
2247{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002248 struct ixgbe_q_vector *q_vector;
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002249 int v_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002250 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07002251
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00002252 /* Populate MSIX to EITR Select */
2253 if (adapter->num_vfs > 32) {
2254 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
2255 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
2256 }
2257
Jesse Brandeburg4df10462009-03-13 22:15:31 +00002258 /*
2259 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002260 * corresponding register.
2261 */
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002262 for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002263 struct ixgbe_ring *ring;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002264 q_vector = adapter->q_vector[v_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002265
Alexander Duycka5579282012-02-08 07:50:04 +00002266 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002267 ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002268
Alexander Duycka5579282012-02-08 07:50:04 +00002269 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002270 ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002271
Alexander Duyckfe49f042009-06-04 16:00:09 +00002272 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002273 }
2274
Alexander Duyckbd508172010-11-16 19:27:03 -08002275 switch (adapter->hw.mac.type) {
2276 case ixgbe_mac_82598EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002277 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
Joe Perchese8e9f692010-09-07 21:34:53 +00002278 v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08002279 break;
2280 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002281 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002282 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08002283 break;
Alexander Duyckbd508172010-11-16 19:27:03 -08002284 default:
2285 break;
2286 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002287 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07002288
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07002289 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002290 mask = IXGBE_EIMS_ENABLE_MASK;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002291 mask &= ~(IXGBE_EIMS_OTHER |
2292 IXGBE_EIMS_MAILBOX |
2293 IXGBE_EIMS_LSC);
2294
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002295 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07002296}
2297
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002298enum latency_range {
2299 lowest_latency = 0,
2300 low_latency = 1,
2301 bulk_latency = 2,
2302 latency_invalid = 255
2303};
2304
2305/**
2306 * ixgbe_update_itr - update the dynamic ITR value based on statistics
Alexander Duyckbd198052011-06-11 01:45:08 +00002307 * @q_vector: structure containing interrupt and ring information
2308 * @ring_container: structure containing ring performance data
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002309 *
2310 * Stores a new ITR value based on packets and byte
2311 * counts during the last interrupt. The advantage of per interrupt
2312 * computation is faster updates and more accurate ITR for the current
2313 * traffic pattern. Constants in this function were computed
2314 * based on theoretical maximum wire speed and thresholds were set based
2315 * on testing data as well as attempting to minimize response time
2316 * while increasing bulk throughput.
2317 * this functionality is controlled by the InterruptThrottleRate module
2318 * parameter (see ixgbe_param.c)
2319 **/
Alexander Duyckbd198052011-06-11 01:45:08 +00002320static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
2321 struct ixgbe_ring_container *ring_container)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002322{
Alexander Duyckbd198052011-06-11 01:45:08 +00002323 int bytes = ring_container->total_bytes;
2324 int packets = ring_container->total_packets;
2325 u32 timepassed_us;
Alexander Duyck621bd702012-02-08 07:50:20 +00002326 u64 bytes_perint;
Alexander Duyckbd198052011-06-11 01:45:08 +00002327 u8 itr_setting = ring_container->itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002328
2329 if (packets == 0)
Alexander Duyckbd198052011-06-11 01:45:08 +00002330 return;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002331
2332 /* simple throttlerate management
Alexander Duyck621bd702012-02-08 07:50:20 +00002333 * 0-10MB/s lowest (100000 ints/s)
2334 * 10-20MB/s low (20000 ints/s)
2335 * 20-1249MB/s bulk (8000 ints/s)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002336 */
2337 /* what was last interrupt timeslice? */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002338 timepassed_us = q_vector->itr >> 2;
Don Skidmorebdbeefe2013-03-02 07:17:37 +00002339 if (timepassed_us == 0)
2340 return;
2341
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002342 bytes_perint = bytes / timepassed_us; /* bytes/usec */
2343
2344 switch (itr_setting) {
2345 case lowest_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002346 if (bytes_perint > 10)
Alexander Duyckbd198052011-06-11 01:45:08 +00002347 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002348 break;
2349 case low_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002350 if (bytes_perint > 20)
Alexander Duyckbd198052011-06-11 01:45:08 +00002351 itr_setting = bulk_latency;
Alexander Duyck621bd702012-02-08 07:50:20 +00002352 else if (bytes_perint <= 10)
Alexander Duyckbd198052011-06-11 01:45:08 +00002353 itr_setting = lowest_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002354 break;
2355 case bulk_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002356 if (bytes_perint <= 20)
Alexander Duyckbd198052011-06-11 01:45:08 +00002357 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002358 break;
2359 }
2360
Alexander Duyckbd198052011-06-11 01:45:08 +00002361 /* clear work counters since we have the values we need */
2362 ring_container->total_bytes = 0;
2363 ring_container->total_packets = 0;
2364
2365 /* write updated itr to ring container */
2366 ring_container->itr = itr_setting;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002367}
2368
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002369/**
2370 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00002371 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002372 *
2373 * This function is made to be called by ethtool and by the driver
2374 * when it needs to update EITR registers at runtime. Hardware
2375 * specific quirks/differences are taken care of here.
2376 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00002377void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002378{
Alexander Duyckfe49f042009-06-04 16:00:09 +00002379 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002380 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002381 int v_idx = q_vector->v_idx;
Alexander Duyck5d967eb2012-02-08 07:49:43 +00002382 u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002383
Alexander Duyckbd508172010-11-16 19:27:03 -08002384 switch (adapter->hw.mac.type) {
2385 case ixgbe_mac_82598EB:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002386 /* must write high and low 16 bits to reset counter */
2387 itr_reg |= (itr_reg << 16);
Alexander Duyckbd508172010-11-16 19:27:03 -08002388 break;
2389 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002390 case ixgbe_mac_X540:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002391 /*
2392 * set the WDIS bit to not clear the timer bits and cause an
2393 * immediate assertion of the interrupt
2394 */
2395 itr_reg |= IXGBE_EITR_CNT_WDIS;
Alexander Duyckbd508172010-11-16 19:27:03 -08002396 break;
2397 default:
2398 break;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002399 }
2400 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
2401}
2402
Alexander Duyckbd198052011-06-11 01:45:08 +00002403static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002404{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002405 u32 new_itr = q_vector->itr;
Alexander Duyckbd198052011-06-11 01:45:08 +00002406 u8 current_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002407
Alexander Duyckbd198052011-06-11 01:45:08 +00002408 ixgbe_update_itr(q_vector, &q_vector->tx);
2409 ixgbe_update_itr(q_vector, &q_vector->rx);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002410
Alexander Duyck08c88332011-06-11 01:45:03 +00002411 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002412
2413 switch (current_itr) {
2414 /* counts and packets in update_itr are dependent on these numbers */
2415 case lowest_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002416 new_itr = IXGBE_100K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002417 break;
2418 case low_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002419 new_itr = IXGBE_20K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002420 break;
2421 case bulk_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002422 new_itr = IXGBE_8K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002423 break;
Alexander Duyckbd198052011-06-11 01:45:08 +00002424 default:
2425 break;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002426 }
2427
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002428 if (new_itr != q_vector->itr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00002429 /* do an exponential smoothing */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002430 new_itr = (10 * new_itr * q_vector->itr) /
2431 ((9 * new_itr) + q_vector->itr);
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002432
Alexander Duyckbd198052011-06-11 01:45:08 +00002433 /* save the algorithm value here */
Alexander Duyck5d967eb2012-02-08 07:49:43 +00002434 q_vector->itr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002435
2436 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002437 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002438}
2439
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002440/**
Alexander Duyckde88eee2012-02-08 07:49:59 +00002441 * ixgbe_check_overtemp_subtask - check for over temperature
Alexander Duyckf0f97782011-04-22 04:08:09 +00002442 * @adapter: pointer to adapter
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002443 **/
Alexander Duyckf0f97782011-04-22 04:08:09 +00002444static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002445{
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002446 struct ixgbe_hw *hw = &adapter->hw;
2447 u32 eicr = adapter->interrupt_event;
2448
Alexander Duyckf0f97782011-04-22 04:08:09 +00002449 if (test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perches7ca647b2010-09-07 21:35:40 +00002450 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002451
Alexander Duyckf0f97782011-04-22 04:08:09 +00002452 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
2453 !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
2454 return;
2455
2456 adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2457
Joe Perches7ca647b2010-09-07 21:35:40 +00002458 switch (hw->device_id) {
Alexander Duyckf0f97782011-04-22 04:08:09 +00002459 case IXGBE_DEV_ID_82599_T3_LOM:
2460 /*
2461 * Since the warning interrupt is for both ports
2462 * we don't have to check if:
2463 * - This interrupt wasn't for our port.
2464 * - We may have missed the interrupt so always have to
2465 * check if we got a LSC
2466 */
2467 if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
2468 !(eicr & IXGBE_EICR_LSC))
2469 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002470
Alexander Duyckf0f97782011-04-22 04:08:09 +00002471 if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
Josh Hay3d292262012-12-15 03:28:19 +00002472 u32 speed;
Alexander Duyckf0f97782011-04-22 04:08:09 +00002473 bool link_up = false;
2474
Josh Hay3d292262012-12-15 03:28:19 +00002475 hw->mac.ops.check_link(hw, &speed, &link_up, false);
Joe Perches7ca647b2010-09-07 21:35:40 +00002476
Alexander Duyckf0f97782011-04-22 04:08:09 +00002477 if (link_up)
2478 return;
2479 }
2480
2481 /* Check if this is not due to overtemp */
2482 if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
2483 return;
2484
2485 break;
Joe Perches7ca647b2010-09-07 21:35:40 +00002486 default:
2487 if (!(eicr & IXGBE_EICR_GPI_SDP0))
2488 return;
2489 break;
2490 }
2491 e_crit(drv,
2492 "Network adapter has been stopped because it has over heated. "
2493 "Restart the computer. If the problem persists, "
2494 "power off the system and replace the adapter\n");
Alexander Duyckf0f97782011-04-22 04:08:09 +00002495
2496 adapter->interrupt_event = 0;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002497}
2498
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002499static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
2500{
2501 struct ixgbe_hw *hw = &adapter->hw;
2502
2503 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
2504 (eicr & IXGBE_EICR_GPI_SDP1)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002505 e_crit(probe, "Fan has stopped, replace the adapter\n");
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002506 /* write to clear the interrupt */
2507 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
2508 }
2509}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002510
Jacob Keller4f51bf72011-08-20 04:49:45 +00002511static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
2512{
2513 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
2514 return;
2515
2516 switch (adapter->hw.mac.type) {
2517 case ixgbe_mac_82599EB:
2518 /*
2519 * Need to check link state so complete overtemp check
2520 * on service task
2521 */
2522 if (((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)) &&
2523 (!test_bit(__IXGBE_DOWN, &adapter->state))) {
2524 adapter->interrupt_event = eicr;
2525 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2526 ixgbe_service_event_schedule(adapter);
2527 return;
2528 }
2529 return;
2530 case ixgbe_mac_X540:
2531 if (!(eicr & IXGBE_EICR_TS))
2532 return;
2533 break;
2534 default:
2535 return;
2536 }
2537
2538 e_crit(drv,
2539 "Network adapter has been stopped because it has over heated. "
2540 "Restart the computer. If the problem persists, "
2541 "power off the system and replace the adapter\n");
2542}
2543
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002544static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
2545{
2546 struct ixgbe_hw *hw = &adapter->hw;
2547
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002548 if (eicr & IXGBE_EICR_GPI_SDP2) {
2549 /* Clear the interrupt */
2550 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
Alexander Duyck70864002011-04-27 09:13:56 +00002551 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2552 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
2553 ixgbe_service_event_schedule(adapter);
2554 }
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002555 }
2556
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002557 if (eicr & IXGBE_EICR_GPI_SDP1) {
2558 /* Clear the interrupt */
2559 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
Alexander Duyck70864002011-04-27 09:13:56 +00002560 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2561 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
2562 ixgbe_service_event_schedule(adapter);
2563 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002564 }
2565}
2566
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002567static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
2568{
2569 struct ixgbe_hw *hw = &adapter->hw;
2570
2571 adapter->lsc_int++;
2572 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
2573 adapter->link_check_timeout = jiffies;
2574 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2575 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00002576 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00002577 ixgbe_service_event_schedule(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002578 }
2579}
2580
Alexander Duyckfe49f042009-06-04 16:00:09 +00002581static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
2582 u64 qmask)
2583{
2584 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002585 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002586
Alexander Duyckbd508172010-11-16 19:27:03 -08002587 switch (hw->mac.type) {
2588 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002589 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002590 IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
2591 break;
2592 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002593 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002594 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002595 if (mask)
2596 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002597 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002598 if (mask)
2599 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
2600 break;
2601 default:
2602 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002603 }
2604 /* skip the flush */
2605}
2606
2607static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002608 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +00002609{
2610 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002611 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002612
Alexander Duyckbd508172010-11-16 19:27:03 -08002613 switch (hw->mac.type) {
2614 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002615 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002616 IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
2617 break;
2618 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002619 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002620 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002621 if (mask)
2622 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002623 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002624 if (mask)
2625 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
2626 break;
2627 default:
2628 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002629 }
2630 /* skip the flush */
2631}
2632
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002633/**
Alexander Duyck2c4af692011-07-15 07:29:55 +00002634 * ixgbe_irq_enable - Enable default interrupt generation settings
2635 * @adapter: board private structure
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002636 **/
Alexander Duyck2c4af692011-07-15 07:29:55 +00002637static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
2638 bool flush)
Auke Kok9a799d72007-09-15 14:07:45 -07002639{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002640 u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002641
Alexander Duyck2c4af692011-07-15 07:29:55 +00002642 /* don't reenable LSC while waiting for link */
2643 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
2644 mask &= ~IXGBE_EIMS_LSC;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002645
Alexander Duyck2c4af692011-07-15 07:29:55 +00002646 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
Jacob Keller4f51bf72011-08-20 04:49:45 +00002647 switch (adapter->hw.mac.type) {
2648 case ixgbe_mac_82599EB:
2649 mask |= IXGBE_EIMS_GPI_SDP0;
2650 break;
2651 case ixgbe_mac_X540:
2652 mask |= IXGBE_EIMS_TS;
2653 break;
2654 default:
2655 break;
2656 }
Alexander Duyck2c4af692011-07-15 07:29:55 +00002657 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2658 mask |= IXGBE_EIMS_GPI_SDP1;
2659 switch (adapter->hw.mac.type) {
2660 case ixgbe_mac_82599EB:
Alexander Duyck2c4af692011-07-15 07:29:55 +00002661 mask |= IXGBE_EIMS_GPI_SDP1;
2662 mask |= IXGBE_EIMS_GPI_SDP2;
Don Skidmore858bc082011-08-04 09:28:30 +00002663 case ixgbe_mac_X540:
2664 mask |= IXGBE_EIMS_ECC;
Alexander Duyck2c4af692011-07-15 07:29:55 +00002665 mask |= IXGBE_EIMS_MAILBOX;
2666 break;
2667 default:
2668 break;
2669 }
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002670
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002671 if (adapter->hw.mac.type == ixgbe_mac_X540)
2672 mask |= IXGBE_EIMS_TIMESYNC;
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002673
Alexander Duyck2c4af692011-07-15 07:29:55 +00002674 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2675 !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
2676 mask |= IXGBE_EIMS_FLOW_DIR;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002677
Alexander Duyck2c4af692011-07-15 07:29:55 +00002678 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
2679 if (queues)
2680 ixgbe_irq_enable_queues(adapter, ~0);
2681 if (flush)
2682 IXGBE_WRITE_FLUSH(&adapter->hw);
Auke Kok9a799d72007-09-15 14:07:45 -07002683}
2684
Alexander Duyck2c4af692011-07-15 07:29:55 +00002685static irqreturn_t ixgbe_msix_other(int irq, void *data)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002686{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002687 struct ixgbe_adapter *adapter = data;
2688 struct ixgbe_hw *hw = &adapter->hw;
2689 u32 eicr;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002690
Alexander Duyck2c4af692011-07-15 07:29:55 +00002691 /*
2692 * Workaround for Silicon errata. Use clear-by-write instead
2693 * of clear-by-read. Reading with EICS will return the
2694 * interrupt causes without clearing, which later be done
2695 * with the write to EICR.
2696 */
2697 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
Jacob Kellerd87d8302013-03-02 07:51:42 +00002698
2699 /* The lower 16bits of the EICR register are for the queue interrupts
2700 * which should be masked here in order to not accidently clear them if
2701 * the bits are high when ixgbe_msix_other is called. There is a race
2702 * condition otherwise which results in possible performance loss
2703 * especially if the ixgbe_msix_other interrupt is triggering
2704 * consistently (as it would when PPS is turned on for the X540 device)
2705 */
2706 eicr &= 0xFFFF0000;
2707
Alexander Duyck2c4af692011-07-15 07:29:55 +00002708 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002709
Alexander Duyck2c4af692011-07-15 07:29:55 +00002710 if (eicr & IXGBE_EICR_LSC)
2711 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002712
Alexander Duyck2c4af692011-07-15 07:29:55 +00002713 if (eicr & IXGBE_EICR_MAILBOX)
2714 ixgbe_msg_task(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002715
Alexander Duyck2c4af692011-07-15 07:29:55 +00002716 switch (hw->mac.type) {
2717 case ixgbe_mac_82599EB:
2718 case ixgbe_mac_X540:
Don Skidmored773ce22014-02-25 17:58:53 -08002719 if (eicr & IXGBE_EICR_ECC) {
2720 e_info(link, "Received ECC Err, initiating reset\n");
2721 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
2722 ixgbe_service_event_schedule(adapter);
2723 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
2724 }
Alexander Duyck2c4af692011-07-15 07:29:55 +00002725 /* Handle Flow Director Full threshold interrupt */
2726 if (eicr & IXGBE_EICR_FLOW_DIR) {
2727 int reinit_count = 0;
2728 int i;
2729 for (i = 0; i < adapter->num_tx_queues; i++) {
2730 struct ixgbe_ring *ring = adapter->tx_ring[i];
2731 if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
2732 &ring->state))
2733 reinit_count++;
2734 }
2735 if (reinit_count) {
2736 /* no more flow director interrupts until after init */
2737 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
2738 adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
2739 ixgbe_service_event_schedule(adapter);
2740 }
2741 }
2742 ixgbe_check_sfp_event(adapter, eicr);
Jacob Keller4f51bf72011-08-20 04:49:45 +00002743 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyck2c4af692011-07-15 07:29:55 +00002744 break;
2745 default:
2746 break;
Auke Kok9a799d72007-09-15 14:07:45 -07002747 }
2748
Alexander Duyck2c4af692011-07-15 07:29:55 +00002749 ixgbe_check_fan_failure(adapter, eicr);
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002750
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002751 if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2752 ixgbe_ptp_check_pps_event(adapter, eicr);
Auke Kok9a799d72007-09-15 14:07:45 -07002753
Alexander Duyck2c4af692011-07-15 07:29:55 +00002754 /* re-enable the original interrupt state, no lsc, no queues */
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002755 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyck2c4af692011-07-15 07:29:55 +00002756 ixgbe_irq_enable(adapter, false, false);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002757
Alexander Duyck2c4af692011-07-15 07:29:55 +00002758 return IRQ_HANDLED;
2759}
2760
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002761static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
Auke Kok9a799d72007-09-15 14:07:45 -07002762{
2763 struct ixgbe_q_vector *q_vector = data;
2764
Auke Kok9a799d72007-09-15 14:07:45 -07002765 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002766
2767 if (q_vector->rx.ring || q_vector->tx.ring)
2768 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002769
2770 return IRQ_HANDLED;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002771}
2772
Auke Kok9a799d72007-09-15 14:07:45 -07002773/**
Alexander Duyckeb01b972012-02-08 07:51:27 +00002774 * ixgbe_poll - NAPI Rx polling callback
2775 * @napi: structure for representing this polling device
2776 * @budget: how many packets driver is allowed to clean
2777 *
2778 * This function is used for legacy and MSI, NAPI mode
2779 **/
Jeff Kirsher8af3c332012-02-18 07:08:14 +00002780int ixgbe_poll(struct napi_struct *napi, int budget)
Alexander Duyckeb01b972012-02-08 07:51:27 +00002781{
2782 struct ixgbe_q_vector *q_vector =
2783 container_of(napi, struct ixgbe_q_vector, napi);
2784 struct ixgbe_adapter *adapter = q_vector->adapter;
2785 struct ixgbe_ring *ring;
2786 int per_ring_budget;
2787 bool clean_complete = true;
2788
2789#ifdef CONFIG_IXGBE_DCA
2790 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2791 ixgbe_update_dca(q_vector);
2792#endif
2793
2794 ixgbe_for_each_ring(ring, q_vector->tx)
2795 clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);
2796
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002797 if (!ixgbe_qv_lock_napi(q_vector))
2798 return budget;
2799
Alexander Duyckeb01b972012-02-08 07:51:27 +00002800 /* attempt to distribute budget to each queue fairly, but don't allow
2801 * the budget to go below 1 because we'll exit polling */
2802 if (q_vector->rx.count > 1)
2803 per_ring_budget = max(budget/q_vector->rx.count, 1);
2804 else
2805 per_ring_budget = budget;
2806
2807 ixgbe_for_each_ring(ring, q_vector->rx)
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002808 clean_complete &= (ixgbe_clean_rx_irq(q_vector, ring,
2809 per_ring_budget) < per_ring_budget);
Alexander Duyckeb01b972012-02-08 07:51:27 +00002810
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002811 ixgbe_qv_unlock_napi(q_vector);
Alexander Duyckeb01b972012-02-08 07:51:27 +00002812 /* If all work not completed, return budget and keep polling */
2813 if (!clean_complete)
2814 return budget;
2815
2816 /* all work done, exit the polling mode */
2817 napi_complete(napi);
2818 if (adapter->rx_itr_setting & 1)
2819 ixgbe_set_itr(q_vector);
2820 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2821 ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));
2822
2823 return 0;
2824}
2825
2826/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002827 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2828 * @adapter: board private structure
2829 *
2830 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2831 * interrupts from the kernel.
2832 **/
2833static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2834{
2835 struct net_device *netdev = adapter->netdev;
Alexander Duyck207867f2011-07-15 03:05:37 +00002836 int vector, err;
Joe Perchese8e9f692010-09-07 21:34:53 +00002837 int ri = 0, ti = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002838
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002839 for (vector = 0; vector < adapter->num_q_vectors; vector++) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002840 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
Alexander Duyck207867f2011-07-15 03:05:37 +00002841 struct msix_entry *entry = &adapter->msix_entries[vector];
Robert Olssoncb13fc22008-11-25 16:43:52 -08002842
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002843 if (q_vector->tx.ring && q_vector->rx.ring) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002844 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002845 "%s-%s-%d", netdev->name, "TxRx", ri++);
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002846 ti++;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002847 } else if (q_vector->rx.ring) {
2848 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2849 "%s-%s-%d", netdev->name, "rx", ri++);
2850 } else if (q_vector->tx.ring) {
2851 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2852 "%s-%s-%d", netdev->name, "tx", ti++);
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002853 } else {
2854 /* skip this unused q_vector */
2855 continue;
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002856 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002857 err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
2858 q_vector->name, q_vector);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002859 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002860 e_err(probe, "request_irq failed for MSIX interrupt "
Emil Tantilov849c4542010-06-03 16:53:41 +00002861 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002862 goto free_queue_irqs;
2863 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002864 /* If Flow Director is enabled, set interrupt affinity */
2865 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
2866 /* assign the mask for this irq */
2867 irq_set_affinity_hint(entry->vector,
Alexander Duyckde88eee2012-02-08 07:49:59 +00002868 &q_vector->affinity_mask);
Alexander Duyck207867f2011-07-15 03:05:37 +00002869 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002870 }
2871
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002872 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyck2c4af692011-07-15 07:29:55 +00002873 ixgbe_msix_other, 0, netdev->name, adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002874 if (err) {
Alexander Duyckde88eee2012-02-08 07:49:59 +00002875 e_err(probe, "request_irq for msix_other failed: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002876 goto free_queue_irqs;
2877 }
2878
2879 return 0;
2880
2881free_queue_irqs:
Alexander Duyck207867f2011-07-15 03:05:37 +00002882 while (vector) {
2883 vector--;
2884 irq_set_affinity_hint(adapter->msix_entries[vector].vector,
2885 NULL);
2886 free_irq(adapter->msix_entries[vector].vector,
2887 adapter->q_vector[vector]);
2888 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002889 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2890 pci_disable_msix(adapter->pdev);
2891 kfree(adapter->msix_entries);
2892 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002893 return err;
2894}
2895
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002896/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002897 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002898 * @irq: interrupt number
2899 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002900 **/
2901static irqreturn_t ixgbe_intr(int irq, void *data)
2902{
Alexander Duycka65151ba22011-05-27 05:31:32 +00002903 struct ixgbe_adapter *adapter = data;
Auke Kok9a799d72007-09-15 14:07:45 -07002904 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002905 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002906 u32 eicr;
2907
Don Skidmore54037502009-02-21 15:42:56 -08002908 /*
Alexander Duyck24ddd962012-02-10 02:08:32 +00002909 * Workaround for silicon errata #26 on 82598. Mask the interrupt
Don Skidmore54037502009-02-21 15:42:56 -08002910 * before the read of EICR.
2911 */
2912 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2913
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002914 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
Stephen Hemminger52f33af2011-12-22 16:34:52 +00002915 * therefore no explicit interrupt disable is necessary */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002916 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002917 if (!eicr) {
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002918 /*
2919 * shared interrupt alert!
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002920 * make sure interrupts are enabled because the read will
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002921 * have disabled interrupts due to EIAM
2922 * finish the workaround of silicon errata on 82598. Unmask
2923 * the interrupt that we masked before the EICR read.
2924 */
2925 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2926 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07002927 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002928 }
Auke Kok9a799d72007-09-15 14:07:45 -07002929
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002930 if (eicr & IXGBE_EICR_LSC)
2931 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002932
Alexander Duyckbd508172010-11-16 19:27:03 -08002933 switch (hw->mac.type) {
2934 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002935 ixgbe_check_sfp_event(adapter, eicr);
Don Skidmore0ccb9742011-08-04 02:07:48 +00002936 /* Fall through */
2937 case ixgbe_mac_X540:
Don Skidmored773ce22014-02-25 17:58:53 -08002938 if (eicr & IXGBE_EICR_ECC) {
2939 e_info(link, "Received ECC Err, initiating reset\n");
2940 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
2941 ixgbe_service_event_schedule(adapter);
2942 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
2943 }
Jacob Keller4f51bf72011-08-20 04:49:45 +00002944 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyckbd508172010-11-16 19:27:03 -08002945 break;
2946 default:
2947 break;
2948 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002949
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002950 ixgbe_check_fan_failure(adapter, eicr);
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002951 if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2952 ixgbe_ptp_check_pps_event(adapter, eicr);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002953
Alexander Duyckb9f6ed22012-02-08 07:49:54 +00002954 /* would disable interrupts here but EIAM disabled it */
2955 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002956
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002957 /*
2958 * re-enable link(maybe) and non-queue interrupts, no flush.
2959 * ixgbe_poll will re-enable the queue interrupts
2960 */
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002961 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2962 ixgbe_irq_enable(adapter, false, false);
2963
Auke Kok9a799d72007-09-15 14:07:45 -07002964 return IRQ_HANDLED;
2965}
2966
2967/**
2968 * ixgbe_request_irq - initialize interrupts
2969 * @adapter: board private structure
2970 *
2971 * Attempts to configure interrupts using the best available
2972 * capabilities of the hardware and kernel.
2973 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002974static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002975{
2976 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002977 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002978
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002979 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002980 err = ixgbe_request_msix_irqs(adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002981 else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
Joe Perchesa0607fd2009-11-18 23:29:17 -08002982 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002983 netdev->name, adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002984 else
Joe Perchesa0607fd2009-11-18 23:29:17 -08002985 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002986 netdev->name, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002987
Alexander Duyckde88eee2012-02-08 07:49:59 +00002988 if (err)
Emil Tantilov396e7992010-07-01 20:05:12 +00002989 e_err(probe, "request_irq failed, Error %d\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07002990
Auke Kok9a799d72007-09-15 14:07:45 -07002991 return err;
2992}
2993
2994static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2995{
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002996 int vector;
Auke Kok9a799d72007-09-15 14:07:45 -07002997
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002998 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duycka65151ba22011-05-27 05:31:32 +00002999 free_irq(adapter->pdev->irq, adapter);
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00003000 return;
Auke Kok9a799d72007-09-15 14:07:45 -07003001 }
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00003002
3003 for (vector = 0; vector < adapter->num_q_vectors; vector++) {
3004 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
3005 struct msix_entry *entry = &adapter->msix_entries[vector];
3006
3007 /* free only the irqs that were actually requested */
3008 if (!q_vector->rx.ring && !q_vector->tx.ring)
3009 continue;
3010
3011 /* clear the affinity_mask in the IRQ descriptor */
3012 irq_set_affinity_hint(entry->vector, NULL);
3013
3014 free_irq(entry->vector, q_vector);
3015 }
3016
3017 free_irq(adapter->msix_entries[vector++].vector, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003018}
3019
3020/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00003021 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
3022 * @adapter: board private structure
3023 **/
3024static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
3025{
Alexander Duyckbd508172010-11-16 19:27:03 -08003026 switch (adapter->hw.mac.type) {
3027 case ixgbe_mac_82598EB:
Nelson, Shannon835462f2009-04-27 22:42:54 +00003028 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08003029 break;
3030 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003031 case ixgbe_mac_X540:
Nelson, Shannon835462f2009-04-27 22:42:54 +00003032 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
3033 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00003034 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08003035 break;
3036 default:
3037 break;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00003038 }
3039 IXGBE_WRITE_FLUSH(&adapter->hw);
3040 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00003041 int vector;
3042
3043 for (vector = 0; vector < adapter->num_q_vectors; vector++)
3044 synchronize_irq(adapter->msix_entries[vector].vector);
3045
3046 synchronize_irq(adapter->msix_entries[vector++].vector);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00003047 } else {
3048 synchronize_irq(adapter->pdev->irq);
3049 }
3050}
3051
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00003052/**
Auke Kok9a799d72007-09-15 14:07:45 -07003053 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
3054 *
3055 **/
3056static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
3057{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00003058 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07003059
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00003060 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07003061
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003062 ixgbe_set_ivar(adapter, 0, 0, 0);
3063 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003064
Emil Tantilov396e7992010-07-01 20:05:12 +00003065 e_info(hw, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07003066}
3067
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003068/**
3069 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
3070 * @adapter: board private structure
3071 * @ring: structure containing ring specific data
3072 *
3073 * Configure the Tx descriptor ring after a reset.
3074 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00003075void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
3076 struct ixgbe_ring *ring)
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003077{
3078 struct ixgbe_hw *hw = &adapter->hw;
3079 u64 tdba = ring->dma;
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003080 int wait_loop = 10;
Alexander Duyckb88c6de2011-07-15 03:06:12 +00003081 u32 txdctl = IXGBE_TXDCTL_ENABLE;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003082 u8 reg_idx = ring->reg_idx;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003083
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003084 /* disable queue to avoid issues while updating state */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00003085 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003086 IXGBE_WRITE_FLUSH(hw);
3087
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003088 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00003089 (tdba & DMA_BIT_MASK(32)));
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003090 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
3091 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
3092 ring->count * sizeof(union ixgbe_adv_tx_desc));
3093 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
3094 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
Mark Rustad2a1a0912014-01-14 18:53:15 -08003095 ring->tail = adapter->io_addr + IXGBE_TDT(reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003096
Alexander Duyckb88c6de2011-07-15 03:06:12 +00003097 /*
3098 * set WTHRESH to encourage burst writeback, it should not be set
Emil Tantilov67da0972013-01-25 06:19:20 +00003099 * higher than 1 when:
3100 * - ITR is 0 as it could cause false TX hangs
3101 * - ITR is set to > 100k int/sec and BQL is enabled
Alexander Duyckb88c6de2011-07-15 03:06:12 +00003102 *
3103 * In order to avoid issues WTHRESH + PTHRESH should always be equal
3104 * to or less than the number of on chip descriptors, which is
3105 * currently 40.
3106 */
Emil Tantilov67da0972013-01-25 06:19:20 +00003107#if IS_ENABLED(CONFIG_BQL)
3108 if (!ring->q_vector || (ring->q_vector->itr < IXGBE_100K_ITR))
3109#else
Alexander Duycke954b372012-02-08 07:49:38 +00003110 if (!ring->q_vector || (ring->q_vector->itr < 8))
Emil Tantilov67da0972013-01-25 06:19:20 +00003111#endif
Alexander Duyckb88c6de2011-07-15 03:06:12 +00003112 txdctl |= (1 << 16); /* WTHRESH = 1 */
3113 else
3114 txdctl |= (8 << 16); /* WTHRESH = 8 */
3115
Alexander Duycke954b372012-02-08 07:49:38 +00003116 /*
3117 * Setting PTHRESH to 32 both improves performance
3118 * and avoids a TX hang with DFP enabled
3119 */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00003120 txdctl |= (1 << 8) | /* HTHRESH = 1 */
3121 32; /* PTHRESH = 32 */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003122
3123 /* reinitialize flowdirector state */
Alexander Duyck39cb6812012-06-06 05:38:20 +00003124 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyckee9e0f02010-11-16 19:27:01 -08003125 ring->atr_sample_rate = adapter->atr_sample_rate;
3126 ring->atr_count = 0;
3127 set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
3128 } else {
3129 ring->atr_sample_rate = 0;
3130 }
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003131
Alexander Duyckfd786b72013-01-12 06:33:31 +00003132 /* initialize XPS */
3133 if (!test_and_set_bit(__IXGBE_TX_XPS_INIT_DONE, &ring->state)) {
3134 struct ixgbe_q_vector *q_vector = ring->q_vector;
3135
3136 if (q_vector)
John Fastabend2a47fa42013-11-06 09:54:52 -08003137 netif_set_xps_queue(ring->netdev,
Alexander Duyckfd786b72013-01-12 06:33:31 +00003138 &q_vector->affinity_mask,
3139 ring->queue_index);
3140 }
3141
John Fastabendc84d3242010-11-16 19:27:12 -08003142 clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);
3143
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003144 /* enable queue */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003145 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
3146
3147 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
3148 if (hw->mac.type == ixgbe_mac_82598EB &&
3149 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3150 return;
3151
3152 /* poll to verify queue is enabled */
3153 do {
Don Skidmore032b4322011-03-18 09:32:53 +00003154 usleep_range(1000, 2000);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003155 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
3156 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
3157 if (!wait_loop)
3158 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003159}
3160
Alexander Duyck120ff942010-08-19 13:34:50 +00003161static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
3162{
3163 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003164 u32 rttdcs, mtqc;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003165 u8 tcs = netdev_get_num_tc(adapter->netdev);
Alexander Duyck120ff942010-08-19 13:34:50 +00003166
3167 if (hw->mac.type == ixgbe_mac_82598EB)
3168 return;
3169
3170 /* disable the arbiter while setting MTQC */
3171 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
3172 rttdcs |= IXGBE_RTTDCS_ARBDIS;
3173 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
3174
3175 /* set transmit pool layout */
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003176 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3177 mtqc = IXGBE_MTQC_VT_ENA;
3178 if (tcs > 4)
3179 mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
3180 else if (tcs > 1)
3181 mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3182 else if (adapter->ring_feature[RING_F_RSS].indices == 4)
3183 mtqc |= IXGBE_MTQC_32VF;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003184 else
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003185 mtqc |= IXGBE_MTQC_64VF;
3186 } else {
3187 if (tcs > 4)
3188 mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
3189 else if (tcs > 1)
3190 mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3191 else
3192 mtqc = IXGBE_MTQC_64Q_1PB;
3193 }
John Fastabend8b1c0b22011-05-03 02:26:48 +00003194
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003195 IXGBE_WRITE_REG(hw, IXGBE_MTQC, mtqc);
John Fastabend8b1c0b22011-05-03 02:26:48 +00003196
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003197 /* Enable Security TX Buffer IFG for multiple pb */
3198 if (tcs) {
3199 u32 sectx = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
3200 sectx |= IXGBE_SECTX_DCB;
3201 IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, sectx);
Alexander Duyck120ff942010-08-19 13:34:50 +00003202 }
3203
3204 /* re-enable the arbiter */
3205 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
3206 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
3207}
3208
Auke Kok9a799d72007-09-15 14:07:45 -07003209/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07003210 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07003211 * @adapter: board private structure
3212 *
3213 * Configure the Tx unit of the MAC after a reset.
3214 **/
3215static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
3216{
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003217 struct ixgbe_hw *hw = &adapter->hw;
3218 u32 dmatxctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003219 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07003220
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003221 ixgbe_setup_mtqc(adapter);
3222
3223 if (hw->mac.type != ixgbe_mac_82598EB) {
3224 /* DMATXCTL.EN must be before Tx queues are enabled */
3225 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
3226 dmatxctl |= IXGBE_DMATXCTL_TE;
3227 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
3228 }
3229
Auke Kok9a799d72007-09-15 14:07:45 -07003230 /* Setup the HW Tx Head and Tail descriptor pointers */
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003231 for (i = 0; i < adapter->num_tx_queues; i++)
3232 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07003233}
3234
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00003235static void ixgbe_enable_rx_drop(struct ixgbe_adapter *adapter,
3236 struct ixgbe_ring *ring)
3237{
3238 struct ixgbe_hw *hw = &adapter->hw;
3239 u8 reg_idx = ring->reg_idx;
3240 u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));
3241
3242 srrctl |= IXGBE_SRRCTL_DROP_EN;
3243
3244 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3245}
3246
3247static void ixgbe_disable_rx_drop(struct ixgbe_adapter *adapter,
3248 struct ixgbe_ring *ring)
3249{
3250 struct ixgbe_hw *hw = &adapter->hw;
3251 u8 reg_idx = ring->reg_idx;
3252 u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));
3253
3254 srrctl &= ~IXGBE_SRRCTL_DROP_EN;
3255
3256 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3257}
3258
3259#ifdef CONFIG_IXGBE_DCB
3260void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
3261#else
3262static void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
3263#endif
3264{
3265 int i;
3266 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
3267
3268 if (adapter->ixgbe_ieee_pfc)
3269 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
3270
3271 /*
3272 * We should set the drop enable bit if:
3273 * SR-IOV is enabled
3274 * or
3275 * Number of Rx queues > 1 and flow control is disabled
3276 *
3277 * This allows us to avoid head of line blocking for security
3278 * and performance reasons.
3279 */
3280 if (adapter->num_vfs || (adapter->num_rx_queues > 1 &&
3281 !(adapter->hw.fc.current_mode & ixgbe_fc_tx_pause) && !pfc_en)) {
3282 for (i = 0; i < adapter->num_rx_queues; i++)
3283 ixgbe_enable_rx_drop(adapter, adapter->rx_ring[i]);
3284 } else {
3285 for (i = 0; i < adapter->num_rx_queues; i++)
3286 ixgbe_disable_rx_drop(adapter, adapter->rx_ring[i]);
3287 }
3288}
3289
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003290#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07003291
Yi Zoua6616b42009-08-06 13:05:23 +00003292static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00003293 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003294{
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003295 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003296 u32 srrctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003297 u8 reg_idx = rx_ring->reg_idx;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003298
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003299 if (hw->mac.type == ixgbe_mac_82598EB) {
3300 u16 mask = adapter->ring_feature[RING_F_RSS].mask;
3301
3302 /*
3303 * if VMDq is not active we must program one srrctl register
3304 * per RSS queue since we have enabled RDRXCTL.MVMEN
3305 */
3306 reg_idx &= mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08003307 }
3308
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003309 /* configure header buffer length, needed for RSC */
3310 srrctl = IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003311
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003312 /* configure the packet buffer length */
Alexander Duyckf8003262012-03-03 02:35:52 +00003313 srrctl |= ixgbe_rx_bufsz(rx_ring) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003314
3315 /* configure descriptor type */
Alexander Duyckf8003262012-03-03 02:35:52 +00003316 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003317
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003318 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003319}
3320
Alexander Duyck05abb122010-08-19 13:35:41 +00003321static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003322{
Alexander Duyck05abb122010-08-19 13:35:41 +00003323 struct ixgbe_hw *hw = &adapter->hw;
3324 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
Joe Perchese8e9f692010-09-07 21:34:53 +00003325 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
3326 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Alexander Duyck05abb122010-08-19 13:35:41 +00003327 u32 mrqc = 0, reta = 0;
3328 u32 rxcsum;
3329 int i, j;
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003330 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;
John Fastabend86b4db32011-04-26 07:26:19 +00003331
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003332 /*
3333 * Program table for at least 2 queues w/ SR-IOV so that VFs can
3334 * make full use of any rings they may have. We will use the
3335 * PSRTYPE register to control how many rings we use within the PF.
3336 */
3337 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) && (rss_i < 2))
3338 rss_i = 2;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003339
Alexander Duyck05abb122010-08-19 13:35:41 +00003340 /* Fill out hash function seeds */
3341 for (i = 0; i < 10; i++)
3342 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003343
Alexander Duyck05abb122010-08-19 13:35:41 +00003344 /* Fill out redirection table */
3345 for (i = 0, j = 0; i < 128; i++, j++) {
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003346 if (j == rss_i)
Alexander Duyck05abb122010-08-19 13:35:41 +00003347 j = 0;
3348 /* reta = 4-byte sliding window of
3349 * 0x00..(indices-1)(indices-1)00..etc. */
3350 reta = (reta << 8) | (j * 0x11);
3351 if ((i & 3) == 3)
3352 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
3353 }
3354
3355 /* Disable indicating checksum in descriptor, enables RSS hash */
3356 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
3357 rxcsum |= IXGBE_RXCSUM_PCSD;
3358 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
3359
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003360 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003361 if (adapter->ring_feature[RING_F_RSS].mask)
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003362 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003363 } else {
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003364 u8 tcs = netdev_get_num_tc(adapter->netdev);
John Fastabend8b1c0b22011-05-03 02:26:48 +00003365
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003366 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3367 if (tcs > 4)
3368 mrqc = IXGBE_MRQC_VMDQRT8TCEN; /* 8 TCs */
3369 else if (tcs > 1)
3370 mrqc = IXGBE_MRQC_VMDQRT4TCEN; /* 4 TCs */
3371 else if (adapter->ring_feature[RING_F_RSS].indices == 4)
3372 mrqc = IXGBE_MRQC_VMDQRSS32EN;
3373 else
3374 mrqc = IXGBE_MRQC_VMDQRSS64EN;
3375 } else {
3376 if (tcs > 4)
3377 mrqc = IXGBE_MRQC_RTRSS8TCEN;
3378 else if (tcs > 1)
John Fastabend8b1c0b22011-05-03 02:26:48 +00003379 mrqc = IXGBE_MRQC_RTRSS4TCEN;
3380 else
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003381 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003382 }
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003383 }
3384
Alexander Duyck05abb122010-08-19 13:35:41 +00003385 /* Perform hash on these packet types */
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003386 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4 |
3387 IXGBE_MRQC_RSS_FIELD_IPV4_TCP |
3388 IXGBE_MRQC_RSS_FIELD_IPV6 |
3389 IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
Alexander Duyck05abb122010-08-19 13:35:41 +00003390
Alexander Duyckef6afc02012-02-08 07:51:53 +00003391 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
3392 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
3393 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
3394 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
3395
Alexander Duyck05abb122010-08-19 13:35:41 +00003396 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003397}
3398
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003399/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003400 * ixgbe_configure_rscctl - enable RSC for the indicated ring
3401 * @adapter: address of board private structure
3402 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003403 **/
Don Skidmore082757a2011-07-21 05:55:00 +00003404static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
Alexander Duyck73670962010-08-19 13:38:34 +00003405 struct ixgbe_ring *ring)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003406{
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003407 struct ixgbe_hw *hw = &adapter->hw;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003408 u32 rscctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003409 u8 reg_idx = ring->reg_idx;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003410
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003411 if (!ring_is_rsc_enabled(ring))
Alexander Duyck73670962010-08-19 13:38:34 +00003412 return;
3413
Alexander Duyck73670962010-08-19 13:38:34 +00003414 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003415 rscctrl |= IXGBE_RSCCTL_RSCEN;
3416 /*
3417 * we must limit the number of descriptors so that the
3418 * total size of max desc * buf_len is not greater
Alexander Duyck642c6802011-11-10 09:09:17 +00003419 * than 65536
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003420 */
Alexander Duyckf8003262012-03-03 02:35:52 +00003421 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
Alexander Duyck73670962010-08-19 13:38:34 +00003422 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003423}
3424
Alexander Duyck9e10e042010-08-19 13:40:06 +00003425#define IXGBE_MAX_RX_DESC_POLL 10
3426static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
3427 struct ixgbe_ring *ring)
3428{
3429 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003430 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3431 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003432 u8 reg_idx = ring->reg_idx;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003433
Mark Rustadb0483c82014-01-14 18:53:17 -08003434 if (ixgbe_removed(hw->hw_addr))
3435 return;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003436 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
3437 if (hw->mac.type == ixgbe_mac_82598EB &&
3438 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3439 return;
3440
3441 do {
Don Skidmore032b4322011-03-18 09:32:53 +00003442 usleep_range(1000, 2000);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003443 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3444 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
3445
3446 if (!wait_loop) {
3447 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
3448 "the polling period\n", reg_idx);
3449 }
3450}
3451
Yi Zou2d39d572011-01-06 14:29:56 +00003452void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
3453 struct ixgbe_ring *ring)
3454{
3455 struct ixgbe_hw *hw = &adapter->hw;
3456 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3457 u32 rxdctl;
3458 u8 reg_idx = ring->reg_idx;
3459
Mark Rustadb0483c82014-01-14 18:53:17 -08003460 if (ixgbe_removed(hw->hw_addr))
3461 return;
Yi Zou2d39d572011-01-06 14:29:56 +00003462 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3463 rxdctl &= ~IXGBE_RXDCTL_ENABLE;
3464
3465 /* write value back with RXDCTL.ENABLE bit cleared */
3466 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3467
3468 if (hw->mac.type == ixgbe_mac_82598EB &&
3469 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3470 return;
3471
3472 /* the hardware may take up to 100us to really disable the rx queue */
3473 do {
3474 udelay(10);
3475 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3476 } while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));
3477
3478 if (!wait_loop) {
3479 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
3480 "the polling period\n", reg_idx);
3481 }
3482}
3483
Alexander Duyck84418e32010-08-19 13:40:54 +00003484void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
3485 struct ixgbe_ring *ring)
Alexander Duyckacd37172010-08-19 13:36:05 +00003486{
3487 struct ixgbe_hw *hw = &adapter->hw;
3488 u64 rdba = ring->dma;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003489 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003490 u8 reg_idx = ring->reg_idx;
Alexander Duyckacd37172010-08-19 13:36:05 +00003491
Alexander Duyck9e10e042010-08-19 13:40:06 +00003492 /* disable queue to avoid issues while updating state */
3493 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
Yi Zou2d39d572011-01-06 14:29:56 +00003494 ixgbe_disable_rx_queue(adapter, ring);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003495
Alexander Duyckacd37172010-08-19 13:36:05 +00003496 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
3497 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
3498 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
3499 ring->count * sizeof(union ixgbe_adv_rx_desc));
3500 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
3501 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
Mark Rustad2a1a0912014-01-14 18:53:15 -08003502 ring->tail = adapter->io_addr + IXGBE_RDT(reg_idx);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003503
3504 ixgbe_configure_srrctl(adapter, ring);
3505 ixgbe_configure_rscctl(adapter, ring);
3506
3507 if (hw->mac.type == ixgbe_mac_82598EB) {
3508 /*
3509 * enable cache line friendly hardware writes:
3510 * PTHRESH=32 descriptors (half the internal cache),
3511 * this also removes ugly rx_no_buffer_count increment
3512 * HTHRESH=4 descriptors (to minimize latency on fetch)
3513 * WTHRESH=8 burst writeback up to two cache lines
3514 */
3515 rxdctl &= ~0x3FFFFF;
3516 rxdctl |= 0x080420;
3517 }
3518
3519 /* enable receive descriptor ring */
3520 rxdctl |= IXGBE_RXDCTL_ENABLE;
3521 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3522
3523 ixgbe_rx_desc_queue_enable(adapter, ring);
Alexander Duyck7d4987d2011-05-27 05:31:37 +00003524 ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
Alexander Duyckacd37172010-08-19 13:36:05 +00003525}
3526
Alexander Duyck48654522010-08-19 13:36:27 +00003527static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
3528{
3529 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003530 int rss_i = adapter->ring_feature[RING_F_RSS].indices;
John Fastabend2a47fa42013-11-06 09:54:52 -08003531 u16 pool;
Alexander Duyck48654522010-08-19 13:36:27 +00003532
3533 /* PSRTYPE must be initialized in non 82598 adapters */
3534 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003535 IXGBE_PSRTYPE_UDPHDR |
3536 IXGBE_PSRTYPE_IPV4HDR |
Alexander Duyck48654522010-08-19 13:36:27 +00003537 IXGBE_PSRTYPE_L2HDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003538 IXGBE_PSRTYPE_IPV6HDR;
Alexander Duyck48654522010-08-19 13:36:27 +00003539
3540 if (hw->mac.type == ixgbe_mac_82598EB)
3541 return;
3542
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003543 if (rss_i > 3)
3544 psrtype |= 2 << 29;
3545 else if (rss_i > 1)
3546 psrtype |= 1 << 29;
Alexander Duyck48654522010-08-19 13:36:27 +00003547
John Fastabend2a47fa42013-11-06 09:54:52 -08003548 for_each_set_bit(pool, &adapter->fwd_bitmask, 32)
3549 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
Alexander Duyck48654522010-08-19 13:36:27 +00003550}
3551
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003552static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
3553{
3554 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003555 u32 reg_offset, vf_shift;
Alexander Duyck435b19f2012-05-18 06:34:08 +00003556 u32 gcr_ext, vmdctl;
Greg Rosede4c7f62011-09-29 05:57:33 +00003557 int i;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003558
3559 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
3560 return;
3561
3562 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
Alexander Duyck435b19f2012-05-18 06:34:08 +00003563 vmdctl |= IXGBE_VMD_CTL_VMDQ_EN;
3564 vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003565 vmdctl |= VMDQ_P(0) << IXGBE_VT_CTL_POOL_SHIFT;
Alexander Duyck435b19f2012-05-18 06:34:08 +00003566 vmdctl |= IXGBE_VT_CTL_REPLEN;
3567 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003568
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003569 vf_shift = VMDQ_P(0) % 32;
3570 reg_offset = (VMDQ_P(0) >= 32) ? 1 : 0;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003571
3572 /* Enable only the PF's pool for Tx/Rx */
Alexander Duyck435b19f2012-05-18 06:34:08 +00003573 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (~0) << vf_shift);
3574 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), reg_offset - 1);
3575 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (~0) << vf_shift);
3576 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), reg_offset - 1);
Greg Rose9b735982012-11-08 02:41:35 +00003577 if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB)
3578 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003579
3580 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003581 hw->mac.ops.set_vmdq(hw, 0, VMDQ_P(0));
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003582
3583 /*
3584 * Set up VF register offsets for selected VT Mode,
3585 * i.e. 32 or 64 VFs for SR-IOV
3586 */
Alexander Duyck73079ea2012-07-14 06:48:49 +00003587 switch (adapter->ring_feature[RING_F_VMDQ].mask) {
3588 case IXGBE_82599_VMDQ_8Q_MASK:
3589 gcr_ext = IXGBE_GCR_EXT_VT_MODE_16;
3590 break;
3591 case IXGBE_82599_VMDQ_4Q_MASK:
3592 gcr_ext = IXGBE_GCR_EXT_VT_MODE_32;
3593 break;
3594 default:
3595 gcr_ext = IXGBE_GCR_EXT_VT_MODE_64;
3596 break;
3597 }
3598
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003599 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
3600
Alexander Duyck435b19f2012-05-18 06:34:08 +00003601
Greg Rosea985b6c32010-11-18 03:02:52 +00003602 /* Enable MAC Anti-Spoofing */
Alexander Duyck435b19f2012-05-18 06:34:08 +00003603 hw->mac.ops.set_mac_anti_spoofing(hw, (adapter->num_vfs != 0),
Greg Rosea985b6c32010-11-18 03:02:52 +00003604 adapter->num_vfs);
Greg Rosede4c7f62011-09-29 05:57:33 +00003605 /* For VFs that have spoof checking turned off */
3606 for (i = 0; i < adapter->num_vfs; i++) {
3607 if (!adapter->vfinfo[i].spoofchk_enabled)
3608 ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i, false);
3609 }
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003610}
3611
Alexander Duyck477de6e2010-08-19 13:38:11 +00003612static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003613{
Auke Kok9a799d72007-09-15 14:07:45 -07003614 struct ixgbe_hw *hw = &adapter->hw;
3615 struct net_device *netdev = adapter->netdev;
3616 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003617 struct ixgbe_ring *rx_ring;
3618 int i;
3619 u32 mhadd, hlreg0;
Alexander Duyck48654522010-08-19 13:36:27 +00003620
Alexander Duyck477de6e2010-08-19 13:38:11 +00003621#ifdef IXGBE_FCOE
3622 /* adjust max frame to be able to do baby jumbo for FCoE */
3623 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
3624 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
3625 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3626
3627#endif /* IXGBE_FCOE */
Alexander Duyck872844d2012-08-15 02:10:43 +00003628
3629 /* adjust max frame to be at least the size of a standard frame */
3630 if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
3631 max_frame = (ETH_FRAME_LEN + ETH_FCS_LEN);
3632
Alexander Duyck477de6e2010-08-19 13:38:11 +00003633 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
3634 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
3635 mhadd &= ~IXGBE_MHADD_MFS_MASK;
3636 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
3637
3638 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
Auke Kok9a799d72007-09-15 14:07:45 -07003639 }
3640
Auke Kok9a799d72007-09-15 14:07:45 -07003641 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003642 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
3643 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Auke Kok9a799d72007-09-15 14:07:45 -07003644 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3645
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003646 /*
3647 * Setup the HW Rx Head and Tail Descriptor Pointers and
3648 * the Base and Length of the Rx Descriptor Ring
3649 */
Auke Kok9a799d72007-09-15 14:07:45 -07003650 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003651 rx_ring = adapter->rx_ring[i];
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003652 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
3653 set_ring_rsc_enabled(rx_ring);
3654 else
3655 clear_ring_rsc_enabled(rx_ring);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003656 }
Alexander Duyck477de6e2010-08-19 13:38:11 +00003657}
3658
Alexander Duyck73670962010-08-19 13:38:34 +00003659static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
3660{
3661 struct ixgbe_hw *hw = &adapter->hw;
3662 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
3663
3664 switch (hw->mac.type) {
3665 case ixgbe_mac_82598EB:
3666 /*
3667 * For VMDq support of different descriptor types or
3668 * buffer sizes through the use of multiple SRRCTL
3669 * registers, RDRXCTL.MVMEN must be set to 1
3670 *
3671 * also, the manual doesn't mention it clearly but DCA hints
3672 * will only use queue 0's tags unless this bit is set. Side
3673 * effects of setting this bit are only that SRRCTL must be
3674 * fully programmed [0..15]
3675 */
3676 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
3677 break;
3678 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003679 case ixgbe_mac_X540:
Alexander Duyck73670962010-08-19 13:38:34 +00003680 /* Disable RSC for ACK packets */
3681 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
3682 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
3683 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
3684 /* hardware requires some bits to be set by default */
3685 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
3686 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
3687 break;
3688 default:
3689 /* We should do nothing since we don't know this hardware */
3690 return;
3691 }
3692
3693 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
3694}
3695
Alexander Duyck477de6e2010-08-19 13:38:11 +00003696/**
3697 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
3698 * @adapter: board private structure
3699 *
3700 * Configure the Rx unit of the MAC after a reset.
3701 **/
3702static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
3703{
3704 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003705 int i;
Jacob Keller6dcc28b2013-07-17 02:53:23 +00003706 u32 rxctrl, rfctl;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003707
3708 /* disable receives while setting up the descriptors */
3709 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3710 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3711
3712 ixgbe_setup_psrtype(adapter);
Alexander Duyck73670962010-08-19 13:38:34 +00003713 ixgbe_setup_rdrxctl(adapter);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003714
Jacob Keller6dcc28b2013-07-17 02:53:23 +00003715 /* RSC Setup */
3716 rfctl = IXGBE_READ_REG(hw, IXGBE_RFCTL);
3717 rfctl &= ~IXGBE_RFCTL_RSC_DIS;
3718 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
3719 rfctl |= IXGBE_RFCTL_RSC_DIS;
3720 IXGBE_WRITE_REG(hw, IXGBE_RFCTL, rfctl);
3721
Alexander Duyck9e10e042010-08-19 13:40:06 +00003722 /* Program registers for the distribution of queues */
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003723 ixgbe_setup_mrqc(adapter);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003724
Alexander Duyck477de6e2010-08-19 13:38:11 +00003725 /* set_rx_buffer_len must be called before ring initialization */
3726 ixgbe_set_rx_buffer_len(adapter);
3727
3728 /*
3729 * Setup the HW Rx Head and Tail Descriptor Pointers and
3730 * the Base and Length of the Rx Descriptor Ring
3731 */
Alexander Duyck9e10e042010-08-19 13:40:06 +00003732 for (i = 0; i < adapter->num_rx_queues; i++)
3733 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003734
Alexander Duyck9e10e042010-08-19 13:40:06 +00003735 /* disable drop enable for 82598 parts */
3736 if (hw->mac.type == ixgbe_mac_82598EB)
3737 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3738
3739 /* enable all receives */
3740 rxctrl |= IXGBE_RXCTRL_RXEN;
3741 hw->mac.ops.enable_rx_dma(hw, rxctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003742}
3743
Patrick McHardy80d5c362013-04-19 02:04:28 +00003744static int ixgbe_vlan_rx_add_vid(struct net_device *netdev,
3745 __be16 proto, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003746{
3747 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003748 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003749
3750 /* add VID to filter table */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003751 hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), true);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003752 set_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003753
3754 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003755}
3756
Patrick McHardy80d5c362013-04-19 02:04:28 +00003757static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev,
3758 __be16 proto, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003759{
3760 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003761 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003762
Auke Kok9a799d72007-09-15 14:07:45 -07003763 /* remove VID from filter table */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003764 hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), false);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003765 clear_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003766
3767 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003768}
3769
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003770/**
Jesse Grossf62bbb52010-10-20 13:56:10 +00003771 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
3772 * @adapter: driver data
3773 */
3774static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
3775{
3776 struct ixgbe_hw *hw = &adapter->hw;
3777 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003778 int i, j;
3779
3780 switch (hw->mac.type) {
3781 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003782 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3783 vlnctrl &= ~IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003784 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3785 break;
3786 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003787 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003788 for (i = 0; i < adapter->num_rx_queues; i++) {
John Fastabend2a47fa42013-11-06 09:54:52 -08003789 struct ixgbe_ring *ring = adapter->rx_ring[i];
3790
3791 if (ring->l2_accel_priv)
3792 continue;
3793 j = ring->reg_idx;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003794 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3795 vlnctrl &= ~IXGBE_RXDCTL_VME;
3796 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3797 }
3798 break;
3799 default:
3800 break;
3801 }
3802}
3803
3804/**
Jesse Grossf62bbb52010-10-20 13:56:10 +00003805 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003806 * @adapter: driver data
3807 */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003808static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003809{
3810 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003811 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003812 int i, j;
3813
3814 switch (hw->mac.type) {
3815 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003816 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3817 vlnctrl |= IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003818 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3819 break;
3820 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003821 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003822 for (i = 0; i < adapter->num_rx_queues; i++) {
John Fastabend2a47fa42013-11-06 09:54:52 -08003823 struct ixgbe_ring *ring = adapter->rx_ring[i];
3824
3825 if (ring->l2_accel_priv)
3826 continue;
3827 j = ring->reg_idx;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003828 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3829 vlnctrl |= IXGBE_RXDCTL_VME;
3830 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3831 }
3832 break;
3833 default:
3834 break;
3835 }
3836}
3837
Auke Kok9a799d72007-09-15 14:07:45 -07003838static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3839{
Jesse Grossf62bbb52010-10-20 13:56:10 +00003840 u16 vid;
Auke Kok9a799d72007-09-15 14:07:45 -07003841
Patrick McHardy80d5c362013-04-19 02:04:28 +00003842 ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003843
3844 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
Patrick McHardy80d5c362013-04-19 02:04:28 +00003845 ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
Auke Kok9a799d72007-09-15 14:07:45 -07003846}
3847
3848/**
Jacob Kellerb335e752014-03-25 07:45:27 +00003849 * ixgbe_write_mc_addr_list - write multicast addresses to MTA
3850 * @netdev: network interface device structure
3851 *
3852 * Writes multicast address list to the MTA hash table.
3853 * Returns: -ENOMEM on failure
3854 * 0 on no addresses written
3855 * X on writing X addresses to MTA
3856 **/
3857static int ixgbe_write_mc_addr_list(struct net_device *netdev)
3858{
3859 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3860 struct ixgbe_hw *hw = &adapter->hw;
3861
3862 if (!netif_running(netdev))
3863 return 0;
3864
3865 if (hw->mac.ops.update_mc_addr_list)
3866 hw->mac.ops.update_mc_addr_list(hw, netdev);
3867 else
3868 return -ENOMEM;
3869
3870#ifdef CONFIG_PCI_IOV
3871 if (adapter->num_vfs)
3872 ixgbe_restore_vf_multicasts(adapter);
3873#endif
3874
3875 return netdev_mc_count(netdev);
3876}
3877
3878/**
Alexander Duyck28500622010-06-15 09:25:48 +00003879 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3880 * @netdev: network interface device structure
3881 *
3882 * Writes unicast address list to the RAR table.
3883 * Returns: -ENOMEM on failure/insufficient address space
3884 * 0 on no addresses written
3885 * X on writing X addresses to the RAR table
3886 **/
3887static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3888{
3889 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3890 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend95447462012-05-31 12:42:26 +00003891 unsigned int rar_entries = hw->mac.num_rar_entries - 1;
Alexander Duyck28500622010-06-15 09:25:48 +00003892 int count = 0;
3893
John Fastabend2a47fa42013-11-06 09:54:52 -08003894 /* In SR-IOV/VMDQ modes significantly less RAR entries are available */
John Fastabend95447462012-05-31 12:42:26 +00003895 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3896 rar_entries = IXGBE_MAX_PF_MACVLANS - 1;
3897
Alexander Duyck28500622010-06-15 09:25:48 +00003898 /* return ENOMEM indicating insufficient memory for addresses */
3899 if (netdev_uc_count(netdev) > rar_entries)
3900 return -ENOMEM;
3901
John Fastabend95447462012-05-31 12:42:26 +00003902 if (!netdev_uc_empty(netdev)) {
Alexander Duyck28500622010-06-15 09:25:48 +00003903 struct netdev_hw_addr *ha;
3904 /* return error if we do not support writing to RAR table */
3905 if (!hw->mac.ops.set_rar)
3906 return -ENOMEM;
3907
3908 netdev_for_each_uc_addr(ha, netdev) {
3909 if (!rar_entries)
3910 break;
3911 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003912 VMDQ_P(0), IXGBE_RAH_AV);
Alexander Duyck28500622010-06-15 09:25:48 +00003913 count++;
3914 }
3915 }
3916 /* write the addresses in reverse order to avoid write combining */
3917 for (; rar_entries > 0 ; rar_entries--)
3918 hw->mac.ops.clear_rar(hw, rar_entries);
3919
3920 return count;
3921}
3922
3923/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07003924 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07003925 * @netdev: network interface device structure
3926 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003927 * The set_rx_method entry point is called whenever the unicast/multicast
3928 * address list or the network interface flags are updated. This routine is
3929 * responsible for configuring the hardware for proper unicast, multicast and
3930 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003931 **/
Greg Rose7f870472010-01-09 02:25:29 +00003932void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003933{
3934 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3935 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck28500622010-06-15 09:25:48 +00003936 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
Jacob Kellera9b89432014-03-25 07:45:26 +00003937 u32 vlnctrl;
Alexander Duyck28500622010-06-15 09:25:48 +00003938 int count;
Auke Kok9a799d72007-09-15 14:07:45 -07003939
3940 /* Check for Promiscuous and All Multicast modes */
Auke Kok9a799d72007-09-15 14:07:45 -07003941 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
Jacob Kellera9b89432014-03-25 07:45:26 +00003942 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
Auke Kok9a799d72007-09-15 14:07:45 -07003943
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003944 /* set all bits that we expect to always be set */
Ben Greear3f2d1c02012-03-08 08:28:41 +00003945 fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003946 fctrl |= IXGBE_FCTRL_BAM;
3947 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3948 fctrl |= IXGBE_FCTRL_PMCF;
3949
Alexander Duyck28500622010-06-15 09:25:48 +00003950 /* clear the bits we are changing the status of */
3951 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Jacob Kellera9b89432014-03-25 07:45:26 +00003952 vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
Auke Kok9a799d72007-09-15 14:07:45 -07003953 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003954 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003955 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Jacob Kellerb335e752014-03-25 07:45:27 +00003956 vmolr |= IXGBE_VMOLR_MPE;
Greg Rose670224f2013-02-22 02:14:39 +00003957 /* Only disable hardware filter vlans in promiscuous mode
3958 * if SR-IOV and VMDQ are disabled - otherwise ensure
3959 * that hardware VLAN filters remain enabled.
3960 */
3961 if (!(adapter->flags & (IXGBE_FLAG_VMDQ_ENABLED |
3962 IXGBE_FLAG_SRIOV_ENABLED)))
Jacob Kellera9b89432014-03-25 07:45:26 +00003963 vlnctrl |= (IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
Auke Kok9a799d72007-09-15 14:07:45 -07003964 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003965 if (netdev->flags & IFF_ALLMULTI) {
3966 fctrl |= IXGBE_FCTRL_MPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003967 vmolr |= IXGBE_VMOLR_MPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003968 }
Jacob Kellera9b89432014-03-25 07:45:26 +00003969 vlnctrl |= IXGBE_VLNCTRL_VFE;
Emil Tantilove433ea12010-05-13 17:33:00 +00003970 hw->addr_ctrl.user_set_promisc = false;
John Fastabend9dcb3732012-04-15 06:44:25 +00003971 }
3972
3973 /*
3974 * Write addresses to available RAR registers, if there is not
3975 * sufficient space to store all the addresses then enable
3976 * unicast promiscuous mode
3977 */
3978 count = ixgbe_write_uc_addr_list(netdev);
3979 if (count < 0) {
3980 fctrl |= IXGBE_FCTRL_UPE;
3981 vmolr |= IXGBE_VMOLR_ROPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003982 }
3983
Emil Tantilovcf789592013-10-26 08:13:20 +00003984 /* Write addresses to the MTA, if the attempt fails
3985 * then we should just turn on promiscuous mode so
3986 * that we can at least receive multicast traffic
3987 */
Jacob Kellerb335e752014-03-25 07:45:27 +00003988 count = ixgbe_write_mc_addr_list(netdev);
3989 if (count < 0) {
3990 fctrl |= IXGBE_FCTRL_MPE;
3991 vmolr |= IXGBE_VMOLR_MPE;
3992 } else if (count) {
3993 vmolr |= IXGBE_VMOLR_ROMPE;
3994 }
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003995
3996 if (hw->mac.type != ixgbe_mac_82598EB) {
3997 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(VMDQ_P(0))) &
Alexander Duyck28500622010-06-15 09:25:48 +00003998 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3999 IXGBE_VMOLR_ROPE);
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00004000 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(VMDQ_P(0)), vmolr);
Auke Kok9a799d72007-09-15 14:07:45 -07004001 }
4002
Ben Greear3f2d1c02012-03-08 08:28:41 +00004003 /* This is useful for sniffing bad packets. */
4004 if (adapter->netdev->features & NETIF_F_RXALL) {
4005 /* UPE and MPE will be handled by normal PROMISC logic
4006 * in e1000e_set_rx_mode */
4007 fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
4008 IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
4009 IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */
4010
4011 fctrl &= ~(IXGBE_FCTRL_DPF);
4012 /* NOTE: VLAN filtering is disabled by setting PROMISC */
4013 }
4014
Jacob Kellera9b89432014-03-25 07:45:26 +00004015 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07004016 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
Jesse Grossf62bbb52010-10-20 13:56:10 +00004017
Patrick McHardyf6469682013-04-19 02:04:27 +00004018 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
Jesse Grossf62bbb52010-10-20 13:56:10 +00004019 ixgbe_vlan_strip_enable(adapter);
4020 else
4021 ixgbe_vlan_strip_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004022}
4023
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004024static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
4025{
4026 int q_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004027
Eliezer Tamir5a85e732013-06-10 11:40:20 +03004028 for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
4029 ixgbe_qv_init_lock(adapter->q_vector[q_idx]);
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00004030 napi_enable(&adapter->q_vector[q_idx]->napi);
Eliezer Tamir5a85e732013-06-10 11:40:20 +03004031 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004032}
4033
4034static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
4035{
4036 int q_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004037
Eliezer Tamir5a85e732013-06-10 11:40:20 +03004038 for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00004039 napi_disable(&adapter->q_vector[q_idx]->napi);
Jacob Keller27d9ce42013-09-21 05:05:44 +00004040 while (!ixgbe_qv_disable(adapter->q_vector[q_idx])) {
Eliezer Tamir5a85e732013-06-10 11:40:20 +03004041 pr_info("QV %d locked\n", q_idx);
Jacob Keller27d9ce42013-09-21 05:05:44 +00004042 usleep_range(1000, 20000);
Eliezer Tamir5a85e732013-06-10 11:40:20 +03004043 }
4044 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004045}
4046
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004047#ifdef CONFIG_IXGBE_DCB
Ben Hutchings49ce9c22012-07-10 10:56:00 +00004048/**
Alexander Duyck2f90b862008-11-20 20:52:10 -08004049 * ixgbe_configure_dcb - Configure DCB hardware
4050 * @adapter: ixgbe adapter struct
4051 *
4052 * This is called by the driver on open to configure the DCB hardware.
4053 * This is also called by the gennetlink interface when reconfiguring
4054 * the DCB state.
4055 */
4056static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
4057{
4058 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend9806307a2010-10-28 00:59:57 +00004059 int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004060
Alexander Duyck67ebd792010-08-19 13:34:04 +00004061 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
4062 if (hw->mac.type == ixgbe_mac_82598EB)
4063 netif_set_gso_max_size(adapter->netdev, 65536);
4064 return;
4065 }
4066
4067 if (hw->mac.type == ixgbe_mac_82598EB)
4068 netif_set_gso_max_size(adapter->netdev, 32768);
4069
John Fastabendb1208182011-10-15 05:00:10 +00004070#ifdef IXGBE_FCOE
4071 if (adapter->netdev->features & NETIF_F_FCOE_MTU)
4072 max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
4073#endif
4074
Alexander Duyck01fa7d92010-11-16 19:26:53 -08004075 /* reconfigure the hardware */
John Fastabend6f70f6a2011-04-26 07:26:25 +00004076 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
John Fastabendc27931d2011-02-23 05:58:25 +00004077 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
4078 DCB_TX_CONFIG);
4079 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
4080 DCB_RX_CONFIG);
4081 ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
John Fastabendb1208182011-10-15 05:00:10 +00004082 } else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
4083 ixgbe_dcb_hw_ets(&adapter->hw,
4084 adapter->ixgbe_ieee_ets,
4085 max_frame);
4086 ixgbe_dcb_hw_pfc_config(&adapter->hw,
4087 adapter->ixgbe_ieee_pfc->pfc_en,
4088 adapter->ixgbe_ieee_ets->prio_tc);
John Fastabendc27931d2011-02-23 05:58:25 +00004089 }
John Fastabend8187cd42011-02-23 05:58:08 +00004090
4091 /* Enable RSS Hash per TC */
4092 if (hw->mac.type != ixgbe_mac_82598EB) {
Alexander Duyck4ae63732012-06-22 06:46:33 +00004093 u32 msb = 0;
4094 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices - 1;
John Fastabend8187cd42011-02-23 05:58:08 +00004095
Alexander Duyckd411a932012-06-30 00:14:01 +00004096 while (rss_i) {
4097 msb++;
4098 rss_i >>= 1;
John Fastabend8187cd42011-02-23 05:58:08 +00004099 }
Alexander Duyckd411a932012-06-30 00:14:01 +00004100
Alexander Duyck4ae63732012-06-22 06:46:33 +00004101 /* write msb to all 8 TCs in one write */
4102 IXGBE_WRITE_REG(hw, IXGBE_RQTC, msb * 0x11111111);
John Fastabend8187cd42011-02-23 05:58:08 +00004103 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08004104}
John Fastabend9da712d2011-08-23 03:14:22 +00004105#endif
4106
4107/* Additional bittime to account for IXGBE framing */
4108#define IXGBE_ETH_FRAMING 20
4109
Ben Hutchings49ce9c22012-07-10 10:56:00 +00004110/**
John Fastabend9da712d2011-08-23 03:14:22 +00004111 * ixgbe_hpbthresh - calculate high water mark for flow control
4112 *
4113 * @adapter: board private structure to calculate for
Ben Hutchings49ce9c22012-07-10 10:56:00 +00004114 * @pb: packet buffer to calculate
John Fastabend9da712d2011-08-23 03:14:22 +00004115 */
4116static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
4117{
4118 struct ixgbe_hw *hw = &adapter->hw;
4119 struct net_device *dev = adapter->netdev;
4120 int link, tc, kb, marker;
4121 u32 dv_id, rx_pba;
4122
4123 /* Calculate max LAN frame size */
4124 tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;
4125
4126#ifdef IXGBE_FCOE
4127 /* FCoE traffic class uses FCOE jumbo frames */
Alexander Duyck800bd602012-06-02 00:11:02 +00004128 if ((dev->features & NETIF_F_FCOE_MTU) &&
4129 (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
4130 (pb == ixgbe_fcoe_get_tc(adapter)))
4131 tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004132#endif
Jacob Kellere5776622014-04-05 02:35:52 +00004133
John Fastabend9da712d2011-08-23 03:14:22 +00004134 /* Calculate delay value for device */
4135 switch (hw->mac.type) {
4136 case ixgbe_mac_X540:
4137 dv_id = IXGBE_DV_X540(link, tc);
4138 break;
4139 default:
4140 dv_id = IXGBE_DV(link, tc);
4141 break;
4142 }
4143
4144 /* Loopback switch introduces additional latency */
4145 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4146 dv_id += IXGBE_B2BT(tc);
4147
4148 /* Delay value is calculated in bit times convert to KB */
4149 kb = IXGBE_BT2KB(dv_id);
4150 rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;
4151
4152 marker = rx_pba - kb;
4153
4154 /* It is possible that the packet buffer is not large enough
4155 * to provide required headroom. In this case throw an error
4156 * to user and a do the best we can.
4157 */
4158 if (marker < 0) {
4159 e_warn(drv, "Packet Buffer(%i) can not provide enough"
4160 "headroom to support flow control."
4161 "Decrease MTU or number of traffic classes\n", pb);
4162 marker = tc + 1;
4163 }
4164
4165 return marker;
4166}
4167
Ben Hutchings49ce9c22012-07-10 10:56:00 +00004168/**
John Fastabend9da712d2011-08-23 03:14:22 +00004169 * ixgbe_lpbthresh - calculate low water mark for for flow control
4170 *
4171 * @adapter: board private structure to calculate for
Ben Hutchings49ce9c22012-07-10 10:56:00 +00004172 * @pb: packet buffer to calculate
John Fastabend9da712d2011-08-23 03:14:22 +00004173 */
Jacob Kellere5776622014-04-05 02:35:52 +00004174static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter, int pb)
John Fastabend9da712d2011-08-23 03:14:22 +00004175{
4176 struct ixgbe_hw *hw = &adapter->hw;
4177 struct net_device *dev = adapter->netdev;
4178 int tc;
4179 u32 dv_id;
4180
4181 /* Calculate max LAN frame size */
4182 tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
4183
Jacob Kellere5776622014-04-05 02:35:52 +00004184#ifdef IXGBE_FCOE
4185 /* FCoE traffic class uses FCOE jumbo frames */
4186 if ((dev->features & NETIF_F_FCOE_MTU) &&
4187 (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
4188 (pb == netdev_get_prio_tc_map(dev, adapter->fcoe.up)))
4189 tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
4190#endif
4191
John Fastabend9da712d2011-08-23 03:14:22 +00004192 /* Calculate delay value for device */
4193 switch (hw->mac.type) {
4194 case ixgbe_mac_X540:
4195 dv_id = IXGBE_LOW_DV_X540(tc);
4196 break;
4197 default:
4198 dv_id = IXGBE_LOW_DV(tc);
4199 break;
4200 }
4201
4202 /* Delay value is calculated in bit times convert to KB */
4203 return IXGBE_BT2KB(dv_id);
4204}
4205
4206/*
4207 * ixgbe_pbthresh_setup - calculate and setup high low water marks
4208 */
4209static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
4210{
4211 struct ixgbe_hw *hw = &adapter->hw;
4212 int num_tc = netdev_get_num_tc(adapter->netdev);
4213 int i;
4214
4215 if (!num_tc)
4216 num_tc = 1;
4217
John Fastabend9da712d2011-08-23 03:14:22 +00004218 for (i = 0; i < num_tc; i++) {
4219 hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);
Jacob Kellere5776622014-04-05 02:35:52 +00004220 hw->fc.low_water[i] = ixgbe_lpbthresh(adapter, i);
John Fastabend9da712d2011-08-23 03:14:22 +00004221
4222 /* Low water marks must not be larger than high water marks */
Jacob Kellere5776622014-04-05 02:35:52 +00004223 if (hw->fc.low_water[i] > hw->fc.high_water[i])
4224 hw->fc.low_water[i] = 0;
John Fastabend9da712d2011-08-23 03:14:22 +00004225 }
Jacob Kellere5776622014-04-05 02:35:52 +00004226
4227 for (; i < MAX_TRAFFIC_CLASS; i++)
4228 hw->fc.high_water[i] = 0;
John Fastabend9da712d2011-08-23 03:14:22 +00004229}
John Fastabend80605c652011-05-02 12:34:10 +00004230
4231static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
4232{
John Fastabend80605c652011-05-02 12:34:10 +00004233 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf7e10272011-07-21 00:40:35 +00004234 int hdrm;
4235 u8 tc = netdev_get_num_tc(adapter->netdev);
John Fastabend80605c652011-05-02 12:34:10 +00004236
4237 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
4238 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
Alexander Duyckf7e10272011-07-21 00:40:35 +00004239 hdrm = 32 << adapter->fdir_pballoc;
4240 else
4241 hdrm = 0;
John Fastabend80605c652011-05-02 12:34:10 +00004242
Alexander Duyckf7e10272011-07-21 00:40:35 +00004243 hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
John Fastabend9da712d2011-08-23 03:14:22 +00004244 ixgbe_pbthresh_setup(adapter);
John Fastabend80605c652011-05-02 12:34:10 +00004245}
4246
Alexander Duycke4911d52011-05-11 07:18:52 +00004247static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
4248{
4249 struct ixgbe_hw *hw = &adapter->hw;
Sasha Levinb67bfe02013-02-27 17:06:00 -08004250 struct hlist_node *node2;
Alexander Duycke4911d52011-05-11 07:18:52 +00004251 struct ixgbe_fdir_filter *filter;
4252
4253 spin_lock(&adapter->fdir_perfect_lock);
4254
4255 if (!hlist_empty(&adapter->fdir_filter_list))
4256 ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);
4257
Sasha Levinb67bfe02013-02-27 17:06:00 -08004258 hlist_for_each_entry_safe(filter, node2,
Alexander Duycke4911d52011-05-11 07:18:52 +00004259 &adapter->fdir_filter_list, fdir_node) {
4260 ixgbe_fdir_write_perfect_filter_82599(hw,
Alexander Duyck1f4d5182011-05-14 01:16:02 +00004261 &filter->filter,
4262 filter->sw_idx,
4263 (filter->action == IXGBE_FDIR_DROP_QUEUE) ?
4264 IXGBE_FDIR_DROP_QUEUE :
4265 adapter->rx_ring[filter->action]->reg_idx);
Alexander Duycke4911d52011-05-11 07:18:52 +00004266 }
4267
4268 spin_unlock(&adapter->fdir_perfect_lock);
4269}
4270
John Fastabend2a47fa42013-11-06 09:54:52 -08004271static void ixgbe_macvlan_set_rx_mode(struct net_device *dev, unsigned int pool,
4272 struct ixgbe_adapter *adapter)
4273{
4274 struct ixgbe_hw *hw = &adapter->hw;
4275 u32 vmolr;
4276
4277 /* No unicast promiscuous support for VMDQ devices. */
4278 vmolr = IXGBE_READ_REG(hw, IXGBE_VMOLR(pool));
4279 vmolr |= (IXGBE_VMOLR_ROMPE | IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE);
4280
4281 /* clear the affected bit */
4282 vmolr &= ~IXGBE_VMOLR_MPE;
4283
4284 if (dev->flags & IFF_ALLMULTI) {
4285 vmolr |= IXGBE_VMOLR_MPE;
4286 } else {
4287 vmolr |= IXGBE_VMOLR_ROMPE;
4288 hw->mac.ops.update_mc_addr_list(hw, dev);
4289 }
4290 ixgbe_write_uc_addr_list(adapter->netdev);
4291 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(pool), vmolr);
4292}
4293
4294static void ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
4295 u8 *addr, u16 pool)
4296{
4297 struct ixgbe_hw *hw = &adapter->hw;
4298 unsigned int entry;
4299
4300 entry = hw->mac.num_rar_entries - pool;
4301 hw->mac.ops.set_rar(hw, entry, addr, VMDQ_P(pool), IXGBE_RAH_AV);
4302}
4303
4304static void ixgbe_fwd_psrtype(struct ixgbe_fwd_adapter *vadapter)
4305{
4306 struct ixgbe_adapter *adapter = vadapter->real_adapter;
John Fastabend219354d2013-11-08 00:50:32 -08004307 int rss_i = adapter->num_rx_queues_per_pool;
John Fastabend2a47fa42013-11-06 09:54:52 -08004308 struct ixgbe_hw *hw = &adapter->hw;
4309 u16 pool = vadapter->pool;
4310 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
4311 IXGBE_PSRTYPE_UDPHDR |
4312 IXGBE_PSRTYPE_IPV4HDR |
4313 IXGBE_PSRTYPE_L2HDR |
4314 IXGBE_PSRTYPE_IPV6HDR;
4315
4316 if (hw->mac.type == ixgbe_mac_82598EB)
4317 return;
4318
4319 if (rss_i > 3)
4320 psrtype |= 2 << 29;
4321 else if (rss_i > 1)
4322 psrtype |= 1 << 29;
4323
4324 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
4325}
4326
4327/**
4328 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
4329 * @rx_ring: ring to free buffers from
4330 **/
4331static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
4332{
4333 struct device *dev = rx_ring->dev;
4334 unsigned long size;
4335 u16 i;
4336
4337 /* ring already cleared, nothing to do */
4338 if (!rx_ring->rx_buffer_info)
4339 return;
4340
4341 /* Free all the Rx ring sk_buffs */
4342 for (i = 0; i < rx_ring->count; i++) {
4343 struct ixgbe_rx_buffer *rx_buffer;
4344
4345 rx_buffer = &rx_ring->rx_buffer_info[i];
4346 if (rx_buffer->skb) {
4347 struct sk_buff *skb = rx_buffer->skb;
4348 if (IXGBE_CB(skb)->page_released) {
4349 dma_unmap_page(dev,
4350 IXGBE_CB(skb)->dma,
4351 ixgbe_rx_bufsz(rx_ring),
4352 DMA_FROM_DEVICE);
4353 IXGBE_CB(skb)->page_released = false;
4354 }
4355 dev_kfree_skb(skb);
4356 }
4357 rx_buffer->skb = NULL;
4358 if (rx_buffer->dma)
4359 dma_unmap_page(dev, rx_buffer->dma,
4360 ixgbe_rx_pg_size(rx_ring),
4361 DMA_FROM_DEVICE);
4362 rx_buffer->dma = 0;
4363 if (rx_buffer->page)
4364 __free_pages(rx_buffer->page,
4365 ixgbe_rx_pg_order(rx_ring));
4366 rx_buffer->page = NULL;
4367 }
4368
4369 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
4370 memset(rx_ring->rx_buffer_info, 0, size);
4371
4372 /* Zero out the descriptor ring */
4373 memset(rx_ring->desc, 0, rx_ring->size);
4374
4375 rx_ring->next_to_alloc = 0;
4376 rx_ring->next_to_clean = 0;
4377 rx_ring->next_to_use = 0;
4378}
4379
4380static void ixgbe_disable_fwd_ring(struct ixgbe_fwd_adapter *vadapter,
4381 struct ixgbe_ring *rx_ring)
4382{
4383 struct ixgbe_adapter *adapter = vadapter->real_adapter;
4384 int index = rx_ring->queue_index + vadapter->rx_base_queue;
4385
4386 /* shutdown specific queue receive and wait for dma to settle */
4387 ixgbe_disable_rx_queue(adapter, rx_ring);
4388 usleep_range(10000, 20000);
4389 ixgbe_irq_disable_queues(adapter, ((u64)1 << index));
4390 ixgbe_clean_rx_ring(rx_ring);
4391 rx_ring->l2_accel_priv = NULL;
4392}
4393
John Fastabendae72c8d2013-11-09 07:11:26 +00004394static int ixgbe_fwd_ring_down(struct net_device *vdev,
4395 struct ixgbe_fwd_adapter *accel)
John Fastabend2a47fa42013-11-06 09:54:52 -08004396{
4397 struct ixgbe_adapter *adapter = accel->real_adapter;
4398 unsigned int rxbase = accel->rx_base_queue;
4399 unsigned int txbase = accel->tx_base_queue;
4400 int i;
4401
4402 netif_tx_stop_all_queues(vdev);
4403
4404 for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
4405 ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);
4406 adapter->rx_ring[rxbase + i]->netdev = adapter->netdev;
4407 }
4408
4409 for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
4410 adapter->tx_ring[txbase + i]->l2_accel_priv = NULL;
4411 adapter->tx_ring[txbase + i]->netdev = adapter->netdev;
4412 }
4413
4414
4415 return 0;
4416}
4417
4418static int ixgbe_fwd_ring_up(struct net_device *vdev,
4419 struct ixgbe_fwd_adapter *accel)
4420{
4421 struct ixgbe_adapter *adapter = accel->real_adapter;
4422 unsigned int rxbase, txbase, queues;
4423 int i, baseq, err = 0;
4424
4425 if (!test_bit(accel->pool, &adapter->fwd_bitmask))
4426 return 0;
4427
4428 baseq = accel->pool * adapter->num_rx_queues_per_pool;
4429 netdev_dbg(vdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
4430 accel->pool, adapter->num_rx_pools,
4431 baseq, baseq + adapter->num_rx_queues_per_pool,
4432 adapter->fwd_bitmask);
4433
4434 accel->netdev = vdev;
4435 accel->rx_base_queue = rxbase = baseq;
4436 accel->tx_base_queue = txbase = baseq;
4437
4438 for (i = 0; i < adapter->num_rx_queues_per_pool; i++)
4439 ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);
4440
4441 for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
4442 adapter->rx_ring[rxbase + i]->netdev = vdev;
4443 adapter->rx_ring[rxbase + i]->l2_accel_priv = accel;
4444 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[rxbase + i]);
4445 }
4446
4447 for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
4448 adapter->tx_ring[txbase + i]->netdev = vdev;
4449 adapter->tx_ring[txbase + i]->l2_accel_priv = accel;
4450 }
4451
4452 queues = min_t(unsigned int,
4453 adapter->num_rx_queues_per_pool, vdev->num_tx_queues);
4454 err = netif_set_real_num_tx_queues(vdev, queues);
4455 if (err)
4456 goto fwd_queue_err;
4457
John Fastabend2a47fa42013-11-06 09:54:52 -08004458 err = netif_set_real_num_rx_queues(vdev, queues);
4459 if (err)
4460 goto fwd_queue_err;
4461
4462 if (is_valid_ether_addr(vdev->dev_addr))
4463 ixgbe_add_mac_filter(adapter, vdev->dev_addr, accel->pool);
4464
4465 ixgbe_fwd_psrtype(accel);
4466 ixgbe_macvlan_set_rx_mode(vdev, accel->pool, adapter);
4467 return err;
4468fwd_queue_err:
4469 ixgbe_fwd_ring_down(vdev, accel);
4470 return err;
4471}
4472
4473static void ixgbe_configure_dfwd(struct ixgbe_adapter *adapter)
4474{
4475 struct net_device *upper;
4476 struct list_head *iter;
4477 int err;
4478
4479 netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
4480 if (netif_is_macvlan(upper)) {
4481 struct macvlan_dev *dfwd = netdev_priv(upper);
4482 struct ixgbe_fwd_adapter *vadapter = dfwd->fwd_priv;
4483
4484 if (dfwd->fwd_priv) {
4485 err = ixgbe_fwd_ring_up(upper, vadapter);
4486 if (err)
4487 continue;
4488 }
4489 }
4490 }
4491}
4492
Auke Kok9a799d72007-09-15 14:07:45 -07004493static void ixgbe_configure(struct ixgbe_adapter *adapter)
4494{
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00004495 struct ixgbe_hw *hw = &adapter->hw;
4496
John Fastabend80605c652011-05-02 12:34:10 +00004497 ixgbe_configure_pb(adapter);
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004498#ifdef CONFIG_IXGBE_DCB
Alexander Duyck67ebd792010-08-19 13:34:04 +00004499 ixgbe_configure_dcb(adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -08004500#endif
Alexander Duyckb35d4d42012-05-23 05:39:25 +00004501 /*
4502 * We must restore virtualization before VLANs or else
4503 * the VLVF registers will not be populated
4504 */
4505 ixgbe_configure_virtualization(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004506
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00004507 ixgbe_set_rx_mode(adapter->netdev);
Jesse Grossf62bbb52010-10-20 13:56:10 +00004508 ixgbe_restore_vlan(adapter);
4509
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00004510 switch (hw->mac.type) {
4511 case ixgbe_mac_82599EB:
4512 case ixgbe_mac_X540:
4513 hw->mac.ops.disable_rx_buff(hw);
4514 break;
4515 default:
4516 break;
4517 }
4518
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004519 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00004520 ixgbe_init_fdir_signature_82599(&adapter->hw,
4521 adapter->fdir_pballoc);
Alexander Duycke4911d52011-05-11 07:18:52 +00004522 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
4523 ixgbe_init_fdir_perfect_82599(&adapter->hw,
4524 adapter->fdir_pballoc);
4525 ixgbe_fdir_filter_restore(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004526 }
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00004527
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00004528 switch (hw->mac.type) {
4529 case ixgbe_mac_82599EB:
4530 case ixgbe_mac_X540:
4531 hw->mac.ops.enable_rx_buff(hw);
4532 break;
4533 default:
4534 break;
4535 }
4536
Alexander Duyck7c8ae652012-05-05 05:32:47 +00004537#ifdef IXGBE_FCOE
4538 /* configure FCoE L2 filters, redirection table, and Rx control */
4539 ixgbe_configure_fcoe(adapter);
4540
4541#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -07004542 ixgbe_configure_tx(adapter);
4543 ixgbe_configure_rx(adapter);
John Fastabend2a47fa42013-11-06 09:54:52 -08004544 ixgbe_configure_dfwd(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004545}
4546
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004547static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
4548{
4549 switch (hw->phy.type) {
4550 case ixgbe_phy_sfp_avago:
4551 case ixgbe_phy_sfp_ftl:
4552 case ixgbe_phy_sfp_intel:
4553 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00004554 case ixgbe_phy_sfp_passive_tyco:
4555 case ixgbe_phy_sfp_passive_unknown:
4556 case ixgbe_phy_sfp_active_unknown:
4557 case ixgbe_phy_sfp_ftl_active:
Emil Tantilov987e1d52013-08-14 07:12:27 +00004558 case ixgbe_phy_qsfp_passive_unknown:
4559 case ixgbe_phy_qsfp_active_unknown:
4560 case ixgbe_phy_qsfp_intel:
4561 case ixgbe_phy_qsfp_unknown:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004562 return true;
Alexander Duyck8917b442011-07-21 00:40:51 +00004563 case ixgbe_phy_nl:
4564 if (hw->mac.type == ixgbe_mac_82598EB)
4565 return true;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004566 default:
4567 return false;
4568 }
4569}
4570
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004571/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004572 * ixgbe_sfp_link_config - set up SFP+ link
4573 * @adapter: pointer to private adapter struct
4574 **/
4575static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
4576{
Alexander Duyck70864002011-04-27 09:13:56 +00004577 /*
Stephen Hemminger52f33af2011-12-22 16:34:52 +00004578 * We are assuming the worst case scenario here, and that
Alexander Duyck70864002011-04-27 09:13:56 +00004579 * is that an SFP was inserted/removed after the reset
4580 * but before SFP detection was enabled. As such the best
4581 * solution is to just start searching as soon as we start
4582 */
4583 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
4584 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004585
Alexander Duyck70864002011-04-27 09:13:56 +00004586 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004587}
4588
4589/**
4590 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004591 * @hw: pointer to private hardware struct
4592 *
4593 * Returns 0 on success, negative on failure
4594 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004595static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004596{
Josh Hay3d292262012-12-15 03:28:19 +00004597 u32 speed;
4598 bool autoneg, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004599 u32 ret = IXGBE_ERR_LINK_SETUP;
4600
4601 if (hw->mac.ops.check_link)
Josh Hay3d292262012-12-15 03:28:19 +00004602 ret = hw->mac.ops.check_link(hw, &speed, &link_up, false);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004603
4604 if (ret)
4605 goto link_cfg_out;
4606
Josh Hay3d292262012-12-15 03:28:19 +00004607 speed = hw->phy.autoneg_advertised;
4608 if ((!speed) && (hw->mac.ops.get_link_capabilities))
4609 ret = hw->mac.ops.get_link_capabilities(hw, &speed,
4610 &autoneg);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004611 if (ret)
4612 goto link_cfg_out;
4613
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00004614 if (hw->mac.ops.setup_link)
Josh Hayfd0326f2012-12-15 03:28:30 +00004615 ret = hw->mac.ops.setup_link(hw, speed, link_up);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004616link_cfg_out:
4617 return ret;
4618}
4619
Alexander Duycka34bcff2010-08-19 13:39:20 +00004620static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004621{
Auke Kok9a799d72007-09-15 14:07:45 -07004622 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004623 u32 gpie = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004624
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004625 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duycka34bcff2010-08-19 13:39:20 +00004626 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
4627 IXGBE_GPIE_OCD;
4628 gpie |= IXGBE_GPIE_EIAME;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004629 /*
4630 * use EIAM to auto-mask when MSI-X interrupt is asserted
4631 * this saves a register write for every interrupt
4632 */
4633 switch (hw->mac.type) {
4634 case ixgbe_mac_82598EB:
4635 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
4636 break;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004637 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004638 case ixgbe_mac_X540:
4639 default:
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004640 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
4641 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
4642 break;
4643 }
4644 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004645 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
4646 * specifically only auto mask tx and rx interrupts */
4647 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07004648 }
4649
Alexander Duycka34bcff2010-08-19 13:39:20 +00004650 /* XXX: to interrupt immediately for EICS writes, enable this */
4651 /* gpie |= IXGBE_GPIE_EIMEN; */
4652
4653 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
4654 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
Alexander Duyck73079ea2012-07-14 06:48:49 +00004655
4656 switch (adapter->ring_feature[RING_F_VMDQ].mask) {
4657 case IXGBE_82599_VMDQ_8Q_MASK:
4658 gpie |= IXGBE_GPIE_VTMODE_16;
4659 break;
4660 case IXGBE_82599_VMDQ_4Q_MASK:
4661 gpie |= IXGBE_GPIE_VTMODE_32;
4662 break;
4663 default:
4664 gpie |= IXGBE_GPIE_VTMODE_64;
4665 break;
4666 }
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07004667 }
4668
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00004669 /* Enable Thermal over heat sensor interrupt */
Don Skidmoref3df98e2011-08-17 10:15:21 +00004670 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
4671 switch (adapter->hw.mac.type) {
4672 case ixgbe_mac_82599EB:
4673 gpie |= IXGBE_SDP0_GPIEN;
4674 break;
4675 case ixgbe_mac_X540:
4676 gpie |= IXGBE_EIMS_TS;
4677 break;
4678 default:
4679 break;
4680 }
4681 }
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00004682
Alexander Duycka34bcff2010-08-19 13:39:20 +00004683 /* Enable fan failure interrupt */
4684 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07004685 gpie |= IXGBE_SDP1_GPIEN;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07004686
Don Skidmore2698b202011-04-13 07:01:52 +00004687 if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004688 gpie |= IXGBE_SDP1_GPIEN;
4689 gpie |= IXGBE_SDP2_GPIEN;
Don Skidmore2698b202011-04-13 07:01:52 +00004690 }
Alexander Duycka34bcff2010-08-19 13:39:20 +00004691
4692 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
4693}
4694
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004695static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
Alexander Duycka34bcff2010-08-19 13:39:20 +00004696{
4697 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004698 int err;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004699 u32 ctrl_ext;
4700
4701 ixgbe_get_hw_control(adapter);
4702 ixgbe_setup_gpie(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004703
Auke Kok9a799d72007-09-15 14:07:45 -07004704 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4705 ixgbe_configure_msix(adapter);
4706 else
4707 ixgbe_configure_msi_and_legacy(adapter);
4708
Emil Tantilovec74a472012-09-20 03:33:56 +00004709 /* enable the optics for 82599 SFP+ fiber */
4710 if (hw->mac.ops.enable_tx_laser)
Peter Waskiewicz61fac742010-04-27 00:38:15 +00004711 hw->mac.ops.enable_tx_laser(hw);
4712
Mark Rustadc3049c82014-01-14 18:53:12 -08004713 smp_mb__before_clear_bit();
Auke Kok9a799d72007-09-15 14:07:45 -07004714 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004715 ixgbe_napi_enable_all(adapter);
4716
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08004717 if (ixgbe_is_sfp(hw)) {
4718 ixgbe_sfp_link_config(adapter);
4719 } else {
4720 err = ixgbe_non_sfp_link_config(hw);
4721 if (err)
4722 e_err(probe, "link_config FAILED %d\n", err);
4723 }
4724
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004725 /* clear any pending interrupts, may auto mask */
4726 IXGBE_READ_REG(hw, IXGBE_EICR);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00004727 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07004728
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004729 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00004730 * If this adapter has a fan, check to see if we had a failure
4731 * before we enabled the interrupt.
4732 */
4733 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
4734 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
4735 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00004736 e_crit(drv, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00004737 }
4738
Auke Kok9a799d72007-09-15 14:07:45 -07004739 /* bring the link up in the watchdog, this could race with our first
4740 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004741 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
4742 adapter->link_check_timeout = jiffies;
Alexander Duyck70864002011-04-27 09:13:56 +00004743 mod_timer(&adapter->service_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00004744
4745 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
4746 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
4747 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
4748 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
Auke Kok9a799d72007-09-15 14:07:45 -07004749}
4750
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004751void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
4752{
4753 WARN_ON(in_interrupt());
Alexander Duyck70864002011-04-27 09:13:56 +00004754 /* put off any impending NetWatchDogTimeout */
4755 adapter->netdev->trans_start = jiffies;
4756
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004757 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00004758 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004759 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00004760 /*
4761 * If SR-IOV enabled then wait a bit before bringing the adapter
4762 * back up to give the VFs time to respond to the reset. The
4763 * two second wait is based upon the watchdog timer cycle in
4764 * the VF driver.
4765 */
4766 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4767 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004768 ixgbe_up(adapter);
4769 clear_bit(__IXGBE_RESETTING, &adapter->state);
4770}
4771
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004772void ixgbe_up(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004773{
4774 /* hardware has been reset, we need to reload some things */
4775 ixgbe_configure(adapter);
4776
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004777 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004778}
4779
4780void ixgbe_reset(struct ixgbe_adapter *adapter)
4781{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004782 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore8ca783a2009-05-26 20:40:47 -07004783 int err;
4784
Mark Rustadb0483c82014-01-14 18:53:17 -08004785 if (ixgbe_removed(hw->hw_addr))
4786 return;
Alexander Duyck70864002011-04-27 09:13:56 +00004787 /* lock SFP init bit to prevent race conditions with the watchdog */
4788 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
4789 usleep_range(1000, 2000);
4790
4791 /* clear all SFP and link config related flags while holding SFP_INIT */
4792 adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
4793 IXGBE_FLAG2_SFP_NEEDS_RESET);
4794 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
4795
Don Skidmore8ca783a2009-05-26 20:40:47 -07004796 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004797 switch (err) {
4798 case 0:
4799 case IXGBE_ERR_SFP_NOT_PRESENT:
Alexander Duyck70864002011-04-27 09:13:56 +00004800 case IXGBE_ERR_SFP_NOT_SUPPORTED:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004801 break;
4802 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
Emil Tantilov849c4542010-06-03 16:53:41 +00004803 e_dev_err("master disable timed out\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004804 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004805 case IXGBE_ERR_EEPROM_VERSION:
4806 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00004807 e_dev_warn("This device is a pre-production adapter/LOM. "
Stephen Hemminger52f33af2011-12-22 16:34:52 +00004808 "Please be aware there may be issues associated with "
Emil Tantilov849c4542010-06-03 16:53:41 +00004809 "your hardware. If you are experiencing problems "
4810 "please contact your Intel or hardware "
4811 "representative who provided you with this "
4812 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004813 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004814 default:
Emil Tantilov849c4542010-06-03 16:53:41 +00004815 e_dev_err("Hardware Error: %d\n", err);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004816 }
Auke Kok9a799d72007-09-15 14:07:45 -07004817
Alexander Duyck70864002011-04-27 09:13:56 +00004818 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
4819
Auke Kok9a799d72007-09-15 14:07:45 -07004820 /* reprogram the RAR[0] in case user changed it. */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00004821 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00004822
4823 /* update SAN MAC vmdq pool selection */
4824 if (hw->mac.san_mac_rar_index)
4825 hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
Jacob Keller1a71ab22012-08-25 03:54:19 +00004826
Jacob Keller8fecf672013-06-21 08:14:32 +00004827 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
Jacob Keller1a71ab22012-08-25 03:54:19 +00004828 ixgbe_ptp_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004829}
4830
Auke Kok9a799d72007-09-15 14:07:45 -07004831/**
Auke Kok9a799d72007-09-15 14:07:45 -07004832 * ixgbe_clean_tx_ring - Free Tx Buffers
Auke Kok9a799d72007-09-15 14:07:45 -07004833 * @tx_ring: ring to be cleaned
4834 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004835static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004836{
4837 struct ixgbe_tx_buffer *tx_buffer_info;
4838 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004839 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004840
Alexander Duyck84418e32010-08-19 13:40:54 +00004841 /* ring already cleared, nothing to do */
4842 if (!tx_ring->tx_buffer_info)
4843 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004844
Alexander Duyck84418e32010-08-19 13:40:54 +00004845 /* Free all the Tx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004846 for (i = 0; i < tx_ring->count; i++) {
4847 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004848 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -07004849 }
4850
John Fastabenddad8a3b2012-04-23 12:22:39 +00004851 netdev_tx_reset_queue(txring_txq(tx_ring));
4852
Auke Kok9a799d72007-09-15 14:07:45 -07004853 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
4854 memset(tx_ring->tx_buffer_info, 0, size);
4855
4856 /* Zero out the descriptor ring */
4857 memset(tx_ring->desc, 0, tx_ring->size);
4858
4859 tx_ring->next_to_use = 0;
4860 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004861}
4862
4863/**
Auke Kok9a799d72007-09-15 14:07:45 -07004864 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
4865 * @adapter: board private structure
4866 **/
4867static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
4868{
4869 int i;
4870
4871 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004872 ixgbe_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004873}
4874
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004875/**
4876 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
4877 * @adapter: board private structure
4878 **/
4879static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
4880{
4881 int i;
4882
4883 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004884 ixgbe_clean_tx_ring(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004885}
4886
Alexander Duycke4911d52011-05-11 07:18:52 +00004887static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
4888{
Sasha Levinb67bfe02013-02-27 17:06:00 -08004889 struct hlist_node *node2;
Alexander Duycke4911d52011-05-11 07:18:52 +00004890 struct ixgbe_fdir_filter *filter;
4891
4892 spin_lock(&adapter->fdir_perfect_lock);
4893
Sasha Levinb67bfe02013-02-27 17:06:00 -08004894 hlist_for_each_entry_safe(filter, node2,
Alexander Duycke4911d52011-05-11 07:18:52 +00004895 &adapter->fdir_filter_list, fdir_node) {
4896 hlist_del(&filter->fdir_node);
4897 kfree(filter);
4898 }
4899 adapter->fdir_filter_count = 0;
4900
4901 spin_unlock(&adapter->fdir_perfect_lock);
4902}
4903
Auke Kok9a799d72007-09-15 14:07:45 -07004904void ixgbe_down(struct ixgbe_adapter *adapter)
4905{
4906 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004907 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend2a47fa42013-11-06 09:54:52 -08004908 struct net_device *upper;
4909 struct list_head *iter;
Auke Kok9a799d72007-09-15 14:07:45 -07004910 u32 rxctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004911 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07004912
4913 /* signal that we are down to the interrupt handler */
Mark Rustadc3049c82014-01-14 18:53:12 -08004914 if (test_and_set_bit(__IXGBE_DOWN, &adapter->state))
4915 return; /* do nothing if already down */
Auke Kok9a799d72007-09-15 14:07:45 -07004916
4917 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004918 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
4919 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07004920
Yi Zou2d39d572011-01-06 14:29:56 +00004921 /* disable all enabled rx queues */
4922 for (i = 0; i < adapter->num_rx_queues; i++)
4923 /* this call also flushes the previous write */
4924 ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);
4925
Don Skidmore032b4322011-03-18 09:32:53 +00004926 usleep_range(10000, 20000);
Auke Kok9a799d72007-09-15 14:07:45 -07004927
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004928 netif_tx_stop_all_queues(netdev);
4929
Alexander Duyck70864002011-04-27 09:13:56 +00004930 /* call carrier off first to avoid false dev_watchdog timeouts */
John Fastabendc0dfb902010-04-27 02:13:39 +00004931 netif_carrier_off(netdev);
4932 netif_tx_disable(netdev);
4933
John Fastabend2a47fa42013-11-06 09:54:52 -08004934 /* disable any upper devices */
4935 netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
4936 if (netif_is_macvlan(upper)) {
4937 struct macvlan_dev *vlan = netdev_priv(upper);
4938
4939 if (vlan->fwd_priv) {
4940 netif_tx_stop_all_queues(upper);
4941 netif_carrier_off(upper);
4942 netif_tx_disable(upper);
4943 }
4944 }
4945 }
4946
John Fastabendc0dfb902010-04-27 02:13:39 +00004947 ixgbe_irq_disable(adapter);
4948
4949 ixgbe_napi_disable_all(adapter);
4950
Alexander Duyckd034acf2011-04-27 09:25:34 +00004951 adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
4952 IXGBE_FLAG2_RESET_REQUESTED);
Alexander Duyck70864002011-04-27 09:13:56 +00004953 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
4954
4955 del_timer_sync(&adapter->service_timer);
4956
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004957 if (adapter->num_vfs) {
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004958 /* Clear EITR Select mapping */
4959 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
4960
4961 /* Mark all the VFs as inactive */
4962 for (i = 0 ; i < adapter->num_vfs; i++)
Rusty Russell3db1cd52011-12-19 13:56:45 +00004963 adapter->vfinfo[i].clear_to_send = false;
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004964
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004965 /* ping all the active vfs to let them know we are going down */
Auke Kok9a799d72007-09-15 14:07:45 -07004966 ixgbe_ping_all_vfs(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004967
Auke Kok9a799d72007-09-15 14:07:45 -07004968 /* Disable all VFTE/VFRE TX/RX */
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004969 ixgbe_disable_tx_rx(adapter);
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004970 }
4971
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004972 /* disable transmits in the hardware now that interrupts are off */
4973 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004974 u8 reg_idx = adapter->tx_ring[i]->reg_idx;
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004975 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004976 }
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004977
4978 /* Disable the Tx DMA engine on 82599 and X540 */
Alexander Duyckbd508172010-11-16 19:27:03 -08004979 switch (hw->mac.type) {
4980 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004981 case ixgbe_mac_X540:
PJ Waskiewicz88512532009-03-13 22:15:10 +00004982 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004983 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
4984 ~IXGBE_DMATXCTL_TE));
Alexander Duyckbd508172010-11-16 19:27:03 -08004985 break;
4986 default:
4987 break;
4988 }
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004989
Paul Larson6f4a0e42008-06-24 17:00:56 -07004990 if (!pci_channel_offline(adapter->pdev))
4991 ixgbe_reset(adapter);
Don Skidmorec6ecf392010-12-03 03:31:51 +00004992
Emil Tantilovec74a472012-09-20 03:33:56 +00004993 /* power down the optics for 82599 SFP+ fiber */
4994 if (hw->mac.ops.disable_tx_laser)
Don Skidmorec6ecf392010-12-03 03:31:51 +00004995 hw->mac.ops.disable_tx_laser(hw);
4996
Auke Kok9a799d72007-09-15 14:07:45 -07004997 ixgbe_clean_all_tx_rings(adapter);
4998 ixgbe_clean_all_rx_rings(adapter);
4999
Jeff Garzik5dd2d332008-10-16 05:09:31 -04005000#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07005001 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00005002 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07005003#endif
Auke Kok9a799d72007-09-15 14:07:45 -07005004}
5005
Auke Kok9a799d72007-09-15 14:07:45 -07005006/**
Auke Kok9a799d72007-09-15 14:07:45 -07005007 * ixgbe_tx_timeout - Respond to a Tx Hang
5008 * @netdev: network interface device structure
5009 **/
5010static void ixgbe_tx_timeout(struct net_device *netdev)
5011{
5012 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5013
5014 /* Do the reset outside of interrupt context */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00005015 ixgbe_tx_timeout_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005016}
5017
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005018/**
Auke Kok9a799d72007-09-15 14:07:45 -07005019 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
5020 * @adapter: board private structure to initialize
5021 *
5022 * ixgbe_sw_init initializes the Adapter private data structure.
5023 * Fields are initialized based on PCI device information and
5024 * OS network device settings (MTU size).
5025 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05005026static int ixgbe_sw_init(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07005027{
5028 struct ixgbe_hw *hw = &adapter->hw;
5029 struct pci_dev *pdev = adapter->pdev;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00005030 unsigned int rss, fdir;
Jacob Kellercb6d0f52012-12-04 06:03:14 +00005031 u32 fwsm;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08005032#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08005033 int j;
5034 struct tc_configuration *tc;
5035#endif
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005036
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07005037 /* PCI config space info */
5038
5039 hw->vendor_id = pdev->vendor;
5040 hw->device_id = pdev->device;
5041 hw->revision_id = pdev->revision;
5042 hw->subsystem_vendor_id = pdev->subsystem_vendor;
5043 hw->subsystem_device_id = pdev->subsystem_device;
5044
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00005045 /* Set common capability flags and settings */
Jesse Brandeburg3ed69d72012-02-10 10:20:02 +00005046 rss = min_t(int, IXGBE_MAX_RSS_INDICES, num_online_cpus());
Alexander Duyckc0876632012-05-10 00:01:46 +00005047 adapter->ring_feature[RING_F_RSS].limit = rss;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00005048 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
5049 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00005050 adapter->max_q_vectors = MAX_Q_VECTORS_82599;
5051 adapter->atr_sample_rate = 20;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00005052 fdir = min_t(int, IXGBE_MAX_FDIR_INDICES, num_online_cpus());
5053 adapter->ring_feature[RING_F_FDIR].limit = fdir;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00005054 adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
5055#ifdef CONFIG_IXGBE_DCA
5056 adapter->flags |= IXGBE_FLAG_DCA_CAPABLE;
5057#endif
5058#ifdef IXGBE_FCOE
5059 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
5060 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
5061#ifdef CONFIG_IXGBE_DCB
5062 /* Default traffic class to use for FCoE */
5063 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
5064#endif /* CONFIG_IXGBE_DCB */
5065#endif /* IXGBE_FCOE */
5066
5067 /* Set MAC specific capability flags and exceptions */
Alexander Duyckbd508172010-11-16 19:27:03 -08005068 switch (hw->mac.type) {
5069 case ixgbe_mac_82598EB:
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00005070 adapter->flags2 &= ~IXGBE_FLAG2_RSC_CAPABLE;
5071 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
5072
Don Skidmorebf069c92009-05-07 10:39:54 +00005073 if (hw->device_id == IXGBE_DEV_ID_82598AT)
5074 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00005075
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00005076 adapter->max_q_vectors = MAX_Q_VECTORS_82598;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00005077 adapter->ring_feature[RING_F_FDIR].limit = 0;
5078 adapter->atr_sample_rate = 0;
5079 adapter->fdir_pballoc = 0;
5080#ifdef IXGBE_FCOE
5081 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
5082 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
5083#ifdef CONFIG_IXGBE_DCB
5084 adapter->fcoe.up = 0;
5085#endif /* IXGBE_DCB */
5086#endif /* IXGBE_FCOE */
5087 break;
5088 case ixgbe_mac_82599EB:
5089 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
5090 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyckbd508172010-11-16 19:27:03 -08005091 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08005092 case ixgbe_mac_X540:
Jacob Kellercb6d0f52012-12-04 06:03:14 +00005093 fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM);
5094 if (fwsm & IXGBE_FWSM_TS_ENABLED)
5095 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyckbd508172010-11-16 19:27:03 -08005096 break;
5097 default:
5098 break;
Alexander Duyckf8212f92009-04-27 22:42:37 +00005099 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08005100
Alexander Duyck7c8ae652012-05-05 05:32:47 +00005101#ifdef IXGBE_FCOE
5102 /* FCoE support exists, always init the FCoE lock */
5103 spin_lock_init(&adapter->fcoe.lock);
5104
5105#endif
Alexander Duyck1fc5f032011-06-02 04:28:39 +00005106 /* n-tuple support exists, always init our spinlock */
5107 spin_lock_init(&adapter->fdir_perfect_lock);
5108
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08005109#ifdef CONFIG_IXGBE_DCB
John Fastabend4de2a022011-09-27 03:52:01 +00005110 switch (hw->mac.type) {
5111 case ixgbe_mac_X540:
5112 adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
5113 adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
5114 break;
5115 default:
5116 adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
5117 adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
5118 break;
5119 }
5120
Alexander Duyck2f90b862008-11-20 20:52:10 -08005121 /* Configure DCB traffic classes */
5122 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
5123 tc = &adapter->dcb_cfg.tc_config[j];
5124 tc->path[DCB_TX_CONFIG].bwg_id = 0;
5125 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
5126 tc->path[DCB_RX_CONFIG].bwg_id = 0;
5127 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
5128 tc->dcb_pfc = pfc_disabled;
5129 }
John Fastabend4de2a022011-09-27 03:52:01 +00005130
5131 /* Initialize default user to priority mapping, UPx->TC0 */
5132 tc = &adapter->dcb_cfg.tc_config[0];
5133 tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
5134 tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;
5135
Alexander Duyck2f90b862008-11-20 20:52:10 -08005136 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
5137 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005138 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08005139 adapter->dcb_set_bitmap = 0x00;
John Fastabend30323092011-03-01 05:25:35 +00005140 adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
John Fastabendf525c6d22012-04-18 22:42:27 +00005141 memcpy(&adapter->temp_dcb_cfg, &adapter->dcb_cfg,
5142 sizeof(adapter->temp_dcb_cfg));
Alexander Duyck2f90b862008-11-20 20:52:10 -08005143
5144#endif
Auke Kok9a799d72007-09-15 14:07:45 -07005145
5146 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00005147 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00005148 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
John Fastabend9da712d2011-08-23 03:14:22 +00005149 ixgbe_pbthresh_setup(adapter);
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07005150 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
5151 hw->fc.send_xon = true;
Don Skidmore73d80953d2013-07-31 02:19:24 +00005152 hw->fc.disable_fc_autoneg = ixgbe_device_supports_autoneg_fc(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07005153
Alexander Duyck99d74482012-05-09 08:09:25 +00005154#ifdef CONFIG_PCI_IOV
Jacob Keller170e8542013-11-09 04:52:32 -08005155 if (max_vfs > 0)
5156 e_dev_warn("Enabling SR-IOV VFs using the max_vfs module parameter is deprecated - please use the pci sysfs interface instead.\n");
Alexander Duyck99d74482012-05-09 08:09:25 +00005157
Jacob Keller170e8542013-11-09 04:52:32 -08005158 /* assign number of SR-IOV VFs */
5159 if (hw->mac.type != ixgbe_mac_82598EB) {
ethan.zhaodcc23e32014-01-16 19:41:04 -08005160 if (max_vfs > IXGBE_MAX_VFS_DRV_LIMIT) {
Jacob Keller170e8542013-11-09 04:52:32 -08005161 adapter->num_vfs = 0;
5162 e_dev_warn("max_vfs parameter out of range. Not assigning any SR-IOV VFs\n");
5163 } else {
5164 adapter->num_vfs = max_vfs;
5165 }
5166 }
5167#endif /* CONFIG_PCI_IOV */
5168
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005169 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00005170 adapter->rx_itr_setting = 1;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00005171 adapter->tx_itr_setting = 1;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005172
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005173 /* set default ring sizes */
5174 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
5175 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
5176
Alexander Duyckbd198052011-06-11 01:45:08 +00005177 /* set default work limits */
Alexander Duyck59224552011-08-31 00:01:06 +00005178 adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
Alexander Duyckbd198052011-06-11 01:45:08 +00005179
Auke Kok9a799d72007-09-15 14:07:45 -07005180 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07005181 if (ixgbe_init_eeprom_params_generic(hw)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005182 e_dev_err("EEPROM initialization failed\n");
Auke Kok9a799d72007-09-15 14:07:45 -07005183 return -EIO;
5184 }
5185
John Fastabend2a47fa42013-11-06 09:54:52 -08005186 /* PF holds first pool slot */
5187 set_bit(0, &adapter->fwd_bitmask);
Auke Kok9a799d72007-09-15 14:07:45 -07005188 set_bit(__IXGBE_DOWN, &adapter->state);
5189
5190 return 0;
5191}
5192
5193/**
5194 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005195 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005196 *
5197 * Return 0 on success, negative on failure
5198 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005199int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005200{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005201 struct device *dev = tx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005202 int orig_node = dev_to_node(dev);
5203 int numa_node = -1;
Auke Kok9a799d72007-09-15 14:07:45 -07005204 int size;
5205
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005206 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005207
5208 if (tx_ring->q_vector)
5209 numa_node = tx_ring->q_vector->numa_node;
5210
5211 tx_ring->tx_buffer_info = vzalloc_node(size, numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005212 if (!tx_ring->tx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005213 tx_ring->tx_buffer_info = vzalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005214 if (!tx_ring->tx_buffer_info)
5215 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005216
John Stultz827da442013-10-07 15:51:58 -07005217 u64_stats_init(&tx_ring->syncp);
5218
Auke Kok9a799d72007-09-15 14:07:45 -07005219 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08005220 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005221 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005222
Alexander Duyckde88eee2012-02-08 07:49:59 +00005223 set_dev_node(dev, numa_node);
5224 tx_ring->desc = dma_alloc_coherent(dev,
5225 tx_ring->size,
5226 &tx_ring->dma,
5227 GFP_KERNEL);
5228 set_dev_node(dev, orig_node);
5229 if (!tx_ring->desc)
5230 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
5231 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005232 if (!tx_ring->desc)
5233 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005234
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005235 tx_ring->next_to_use = 0;
5236 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005237 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005238
5239err:
5240 vfree(tx_ring->tx_buffer_info);
5241 tx_ring->tx_buffer_info = NULL;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005242 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005243 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005244}
5245
5246/**
Alexander Duyck69888672008-09-11 20:05:39 -07005247 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
5248 * @adapter: board private structure
5249 *
5250 * If this function returns with an error, then it's possible one or
5251 * more of the rings is populated (while the rest are not). It is the
5252 * callers duty to clean those orphaned rings.
5253 *
5254 * Return 0 on success, negative on failure
5255 **/
5256static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
5257{
5258 int i, err = 0;
5259
5260 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005261 err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005262 if (!err)
5263 continue;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005264
Emil Tantilov396e7992010-07-01 20:05:12 +00005265 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005266 goto err_setup_tx;
Alexander Duyck69888672008-09-11 20:05:39 -07005267 }
5268
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005269 return 0;
5270err_setup_tx:
5271 /* rewind the index freeing the rings as we go */
5272 while (i--)
5273 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005274 return err;
5275}
5276
5277/**
Auke Kok9a799d72007-09-15 14:07:45 -07005278 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005279 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005280 *
5281 * Returns 0 on success, negative on failure
5282 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005283int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005284{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005285 struct device *dev = rx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005286 int orig_node = dev_to_node(dev);
5287 int numa_node = -1;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005288 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07005289
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005290 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005291
5292 if (rx_ring->q_vector)
5293 numa_node = rx_ring->q_vector->numa_node;
5294
5295 rx_ring->rx_buffer_info = vzalloc_node(size, numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005296 if (!rx_ring->rx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005297 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005298 if (!rx_ring->rx_buffer_info)
5299 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005300
John Stultz827da442013-10-07 15:51:58 -07005301 u64_stats_init(&rx_ring->syncp);
5302
Auke Kok9a799d72007-09-15 14:07:45 -07005303 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005304 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
5305 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005306
Alexander Duyckde88eee2012-02-08 07:49:59 +00005307 set_dev_node(dev, numa_node);
5308 rx_ring->desc = dma_alloc_coherent(dev,
5309 rx_ring->size,
5310 &rx_ring->dma,
5311 GFP_KERNEL);
5312 set_dev_node(dev, orig_node);
5313 if (!rx_ring->desc)
5314 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
5315 &rx_ring->dma, GFP_KERNEL);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005316 if (!rx_ring->desc)
5317 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005318
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005319 rx_ring->next_to_clean = 0;
5320 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005321
5322 return 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005323err:
5324 vfree(rx_ring->rx_buffer_info);
5325 rx_ring->rx_buffer_info = NULL;
5326 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005327 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005328}
5329
5330/**
Alexander Duyck69888672008-09-11 20:05:39 -07005331 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
5332 * @adapter: board private structure
5333 *
5334 * If this function returns with an error, then it's possible one or
5335 * more of the rings is populated (while the rest are not). It is the
5336 * callers duty to clean those orphaned rings.
5337 *
5338 * Return 0 on success, negative on failure
5339 **/
Alexander Duyck69888672008-09-11 20:05:39 -07005340static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
5341{
5342 int i, err = 0;
5343
5344 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005345 err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005346 if (!err)
5347 continue;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005348
Emil Tantilov396e7992010-07-01 20:05:12 +00005349 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005350 goto err_setup_rx;
Alexander Duyck69888672008-09-11 20:05:39 -07005351 }
5352
Alexander Duyck7c8ae652012-05-05 05:32:47 +00005353#ifdef IXGBE_FCOE
5354 err = ixgbe_setup_fcoe_ddp_resources(adapter);
5355 if (!err)
5356#endif
5357 return 0;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005358err_setup_rx:
5359 /* rewind the index freeing the rings as we go */
5360 while (i--)
5361 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005362 return err;
5363}
5364
5365/**
Auke Kok9a799d72007-09-15 14:07:45 -07005366 * ixgbe_free_tx_resources - Free Tx Resources per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07005367 * @tx_ring: Tx descriptor ring for a specific queue
5368 *
5369 * Free all transmit software resources
5370 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005371void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005372{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005373 ixgbe_clean_tx_ring(tx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005374
5375 vfree(tx_ring->tx_buffer_info);
5376 tx_ring->tx_buffer_info = NULL;
5377
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005378 /* if not set, then don't free */
5379 if (!tx_ring->desc)
5380 return;
5381
5382 dma_free_coherent(tx_ring->dev, tx_ring->size,
5383 tx_ring->desc, tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005384
5385 tx_ring->desc = NULL;
5386}
5387
5388/**
5389 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
5390 * @adapter: board private structure
5391 *
5392 * Free all transmit software resources
5393 **/
5394static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
5395{
5396 int i;
5397
5398 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005399 if (adapter->tx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005400 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005401}
5402
5403/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005404 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07005405 * @rx_ring: ring to clean the resources from
5406 *
5407 * Free all receive software resources
5408 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005409void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005410{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005411 ixgbe_clean_rx_ring(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005412
5413 vfree(rx_ring->rx_buffer_info);
5414 rx_ring->rx_buffer_info = NULL;
5415
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005416 /* if not set, then don't free */
5417 if (!rx_ring->desc)
5418 return;
5419
5420 dma_free_coherent(rx_ring->dev, rx_ring->size,
5421 rx_ring->desc, rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005422
5423 rx_ring->desc = NULL;
5424}
5425
5426/**
5427 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
5428 * @adapter: board private structure
5429 *
5430 * Free all receive software resources
5431 **/
5432static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
5433{
5434 int i;
5435
Alexander Duyck7c8ae652012-05-05 05:32:47 +00005436#ifdef IXGBE_FCOE
5437 ixgbe_free_fcoe_ddp_resources(adapter);
5438
5439#endif
Auke Kok9a799d72007-09-15 14:07:45 -07005440 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005441 if (adapter->rx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005442 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005443}
5444
5445/**
Auke Kok9a799d72007-09-15 14:07:45 -07005446 * ixgbe_change_mtu - Change the Maximum Transfer Unit
5447 * @netdev: network interface device structure
5448 * @new_mtu: new value for maximum frame size
5449 *
5450 * Returns 0 on success, negative on failure
5451 **/
5452static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
5453{
5454 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5455 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
5456
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07005457 /* MTU < 68 is an error and causes problems on some kernels */
Alexander Duyck655309e2012-02-08 07:50:35 +00005458 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
5459 return -EINVAL;
5460
5461 /*
Alexander Duyck872844d2012-08-15 02:10:43 +00005462 * For 82599EB we cannot allow legacy VFs to enable their receive
5463 * paths when MTU greater than 1500 is configured. So display a
5464 * warning that legacy VFs will be disabled.
Alexander Duyck655309e2012-02-08 07:50:35 +00005465 */
5466 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
5467 (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
Alexander Duyckc5604512013-01-09 08:50:42 +00005468 (max_frame > (ETH_FRAME_LEN + ETH_FCS_LEN)))
Alexander Duyck872844d2012-08-15 02:10:43 +00005469 e_warn(probe, "Setting MTU > 1500 will disable legacy VFs\n");
Auke Kok9a799d72007-09-15 14:07:45 -07005470
Emil Tantilov396e7992010-07-01 20:05:12 +00005471 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
Alexander Duyck655309e2012-02-08 07:50:35 +00005472
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005473 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07005474 netdev->mtu = new_mtu;
5475
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08005476 if (netif_running(netdev))
5477 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005478
5479 return 0;
5480}
5481
5482/**
5483 * ixgbe_open - Called when a network interface is made active
5484 * @netdev: network interface device structure
5485 *
5486 * Returns 0 on success, negative value on failure
5487 *
5488 * The open entry point is called when a network interface is made
5489 * active by the system (IFF_UP). At this point all resources needed
5490 * for transmit and receive operations are allocated, the interrupt
5491 * handler is registered with the OS, the watchdog timer is started,
5492 * and the stack is notified that the interface is ready.
5493 **/
5494static int ixgbe_open(struct net_device *netdev)
5495{
5496 struct ixgbe_adapter *adapter = netdev_priv(netdev);
John Fastabend2a47fa42013-11-06 09:54:52 -08005497 int err, queues;
Auke Kok9a799d72007-09-15 14:07:45 -07005498
Auke Kok4bebfaa2008-02-11 09:26:01 -08005499 /* disallow open during test */
5500 if (test_bit(__IXGBE_TESTING, &adapter->state))
5501 return -EBUSY;
5502
Jesse Brandeburg54386462009-04-17 20:44:27 +00005503 netif_carrier_off(netdev);
5504
Auke Kok9a799d72007-09-15 14:07:45 -07005505 /* allocate transmit descriptors */
5506 err = ixgbe_setup_all_tx_resources(adapter);
5507 if (err)
5508 goto err_setup_tx;
5509
Auke Kok9a799d72007-09-15 14:07:45 -07005510 /* allocate receive descriptors */
5511 err = ixgbe_setup_all_rx_resources(adapter);
5512 if (err)
5513 goto err_setup_rx;
5514
5515 ixgbe_configure(adapter);
5516
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005517 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005518 if (err)
5519 goto err_req_irq;
5520
Alexander Duyckac802f52012-07-12 05:52:53 +00005521 /* Notify the stack of the actual queue counts. */
John Fastabend2a47fa42013-11-06 09:54:52 -08005522 if (adapter->num_rx_pools > 1)
5523 queues = adapter->num_rx_queues_per_pool;
5524 else
5525 queues = adapter->num_tx_queues;
5526
5527 err = netif_set_real_num_tx_queues(netdev, queues);
Alexander Duyckac802f52012-07-12 05:52:53 +00005528 if (err)
5529 goto err_set_queues;
5530
John Fastabend2a47fa42013-11-06 09:54:52 -08005531 if (adapter->num_rx_pools > 1 &&
5532 adapter->num_rx_queues > IXGBE_MAX_L2A_QUEUES)
5533 queues = IXGBE_MAX_L2A_QUEUES;
5534 else
5535 queues = adapter->num_rx_queues;
5536 err = netif_set_real_num_rx_queues(netdev, queues);
Alexander Duyckac802f52012-07-12 05:52:53 +00005537 if (err)
5538 goto err_set_queues;
5539
Jacob Keller1a71ab22012-08-25 03:54:19 +00005540 ixgbe_ptp_init(adapter);
Jacob Keller1a71ab22012-08-25 03:54:19 +00005541
Alexander Duyckc7ccde02011-07-21 00:40:40 +00005542 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005543
5544 return 0;
5545
Alexander Duyckac802f52012-07-12 05:52:53 +00005546err_set_queues:
5547 ixgbe_free_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005548err_req_irq:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005549 ixgbe_free_all_rx_resources(adapter);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005550err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005551 ixgbe_free_all_tx_resources(adapter);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005552err_setup_tx:
Auke Kok9a799d72007-09-15 14:07:45 -07005553 ixgbe_reset(adapter);
5554
5555 return err;
5556}
5557
5558/**
5559 * ixgbe_close - Disables a network interface
5560 * @netdev: network interface device structure
5561 *
5562 * Returns 0, this is not allowed to fail
5563 *
5564 * The close entry point is called when an interface is de-activated
5565 * by the OS. The hardware is still under the drivers control, but
5566 * needs to be disabled. A global MAC reset is issued to stop the
5567 * hardware, and all transmit and receive resources are freed.
5568 **/
5569static int ixgbe_close(struct net_device *netdev)
5570{
5571 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005572
Jacob Keller1a71ab22012-08-25 03:54:19 +00005573 ixgbe_ptp_stop(adapter);
Jacob Keller1a71ab22012-08-25 03:54:19 +00005574
Auke Kok9a799d72007-09-15 14:07:45 -07005575 ixgbe_down(adapter);
5576 ixgbe_free_irq(adapter);
5577
Alexander Duycke4911d52011-05-11 07:18:52 +00005578 ixgbe_fdir_filter_exit(adapter);
5579
Auke Kok9a799d72007-09-15 14:07:45 -07005580 ixgbe_free_all_tx_resources(adapter);
5581 ixgbe_free_all_rx_resources(adapter);
5582
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005583 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005584
5585 return 0;
5586}
5587
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005588#ifdef CONFIG_PM
5589static int ixgbe_resume(struct pci_dev *pdev)
5590{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005591 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5592 struct net_device *netdev = adapter->netdev;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005593 u32 err;
5594
Mark Rustad0391bbe2014-02-28 15:48:55 -08005595 adapter->hw.hw_addr = adapter->io_addr;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005596 pci_set_power_state(pdev, PCI_D0);
5597 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08005598 /*
5599 * pci_restore_state clears dev->state_saved so call
5600 * pci_save_state to restore it.
5601 */
5602 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00005603
5604 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005605 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005606 e_dev_err("Cannot enable PCI device from suspend\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005607 return err;
5608 }
Mark Rustad41c62842014-03-12 00:38:35 +00005609 smp_mb__before_clear_bit();
5610 clear_bit(__IXGBE_DISABLED, &adapter->state);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005611 pci_set_master(pdev);
5612
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005613 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005614
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005615 ixgbe_reset(adapter);
5616
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00005617 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
5618
Alexander Duyckac802f52012-07-12 05:52:53 +00005619 rtnl_lock();
5620 err = ixgbe_init_interrupt_scheme(adapter);
5621 if (!err && netif_running(netdev))
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005622 err = ixgbe_open(netdev);
Alexander Duyckac802f52012-07-12 05:52:53 +00005623
5624 rtnl_unlock();
5625
5626 if (err)
5627 return err;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005628
5629 netif_device_attach(netdev);
5630
5631 return 0;
5632}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005633#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005634
5635static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005636{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005637 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5638 struct net_device *netdev = adapter->netdev;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005639 struct ixgbe_hw *hw = &adapter->hw;
5640 u32 ctrl, fctrl;
5641 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005642#ifdef CONFIG_PM
5643 int retval = 0;
5644#endif
5645
5646 netif_device_detach(netdev);
5647
akepner499ab5c2013-03-13 14:54:58 +00005648 rtnl_lock();
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005649 if (netif_running(netdev)) {
5650 ixgbe_down(adapter);
5651 ixgbe_free_irq(adapter);
5652 ixgbe_free_all_tx_resources(adapter);
5653 ixgbe_free_all_rx_resources(adapter);
5654 }
akepner499ab5c2013-03-13 14:54:58 +00005655 rtnl_unlock();
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005656
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005657 ixgbe_clear_interrupt_scheme(adapter);
5658
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005659#ifdef CONFIG_PM
5660 retval = pci_save_state(pdev);
5661 if (retval)
5662 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005663
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005664#endif
Jacob Kellerf4f10402013-06-25 07:59:23 +00005665 if (hw->mac.ops.stop_link_on_d3)
5666 hw->mac.ops.stop_link_on_d3(hw);
5667
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005668 if (wufc) {
5669 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005670
Emil Tantilovec74a472012-09-20 03:33:56 +00005671 /* enable the optics for 82599 SFP+ fiber as we can WoL */
5672 if (hw->mac.ops.enable_tx_laser)
Don Skidmorec509e752012-04-05 08:12:05 +00005673 hw->mac.ops.enable_tx_laser(hw);
5674
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005675 /* turn on all-multi mode if wake on multicast is enabled */
5676 if (wufc & IXGBE_WUFC_MC) {
5677 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5678 fctrl |= IXGBE_FCTRL_MPE;
5679 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5680 }
5681
5682 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5683 ctrl |= IXGBE_CTRL_GIO_DIS;
5684 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5685
5686 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5687 } else {
5688 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5689 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5690 }
5691
Alexander Duyckbd508172010-11-16 19:27:03 -08005692 switch (hw->mac.type) {
5693 case ixgbe_mac_82598EB:
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005694 pci_wake_from_d3(pdev, false);
Alexander Duyckbd508172010-11-16 19:27:03 -08005695 break;
5696 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005697 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005698 pci_wake_from_d3(pdev, !!wufc);
5699 break;
5700 default:
5701 break;
5702 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005703
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005704 *enable_wake = !!wufc;
5705
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005706 ixgbe_release_hw_control(adapter);
5707
Mark Rustad41c62842014-03-12 00:38:35 +00005708 if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
5709 pci_disable_device(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005710
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005711 return 0;
5712}
5713
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005714#ifdef CONFIG_PM
5715static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5716{
5717 int retval;
5718 bool wake;
5719
5720 retval = __ixgbe_shutdown(pdev, &wake);
5721 if (retval)
5722 return retval;
5723
5724 if (wake) {
5725 pci_prepare_to_sleep(pdev);
5726 } else {
5727 pci_wake_from_d3(pdev, false);
5728 pci_set_power_state(pdev, PCI_D3hot);
5729 }
5730
5731 return 0;
5732}
5733#endif /* CONFIG_PM */
5734
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005735static void ixgbe_shutdown(struct pci_dev *pdev)
5736{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005737 bool wake;
5738
5739 __ixgbe_shutdown(pdev, &wake);
5740
5741 if (system_state == SYSTEM_POWER_OFF) {
5742 pci_wake_from_d3(pdev, wake);
5743 pci_set_power_state(pdev, PCI_D3hot);
5744 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005745}
5746
5747/**
Auke Kok9a799d72007-09-15 14:07:45 -07005748 * ixgbe_update_stats - Update the board statistics counters.
5749 * @adapter: board private structure
5750 **/
5751void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5752{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005753 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005754 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005755 struct ixgbe_hw_stats *hwstats = &adapter->stats;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005756 u64 total_mpc = 0;
5757 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005758 u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
5759 u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005760 u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005761
Don Skidmored08935c2010-06-11 13:20:29 +00005762 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5763 test_bit(__IXGBE_RESETTING, &adapter->state))
5764 return;
5765
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005766 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005767 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005768 u64 rsc_flush = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005769 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08005770 rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
5771 rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005772 }
5773 adapter->rsc_total_count = rsc_count;
5774 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005775 }
5776
Alexander Duyck5b7da512010-11-16 19:26:50 -08005777 for (i = 0; i < adapter->num_rx_queues; i++) {
5778 struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
5779 non_eop_descs += rx_ring->rx_stats.non_eop_descs;
5780 alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
5781 alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005782 hw_csum_rx_error += rx_ring->rx_stats.csum_err;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005783 bytes += rx_ring->stats.bytes;
5784 packets += rx_ring->stats.packets;
5785 }
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005786 adapter->non_eop_descs = non_eop_descs;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005787 adapter->alloc_rx_page_failed = alloc_rx_page_failed;
5788 adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005789 adapter->hw_csum_rx_error = hw_csum_rx_error;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005790 netdev->stats.rx_bytes = bytes;
5791 netdev->stats.rx_packets = packets;
5792
5793 bytes = 0;
5794 packets = 0;
5795 /* gather some stats to the adapter struct that are per queue */
5796 for (i = 0; i < adapter->num_tx_queues; i++) {
5797 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5798 restart_queue += tx_ring->tx_stats.restart_queue;
5799 tx_busy += tx_ring->tx_stats.tx_busy;
5800 bytes += tx_ring->stats.bytes;
5801 packets += tx_ring->stats.packets;
5802 }
5803 adapter->restart_queue = restart_queue;
5804 adapter->tx_busy = tx_busy;
5805 netdev->stats.tx_bytes = bytes;
5806 netdev->stats.tx_packets = packets;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005807
Joe Perches7ca647b2010-09-07 21:35:40 +00005808 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005809
5810 /* 8 register reads */
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005811 for (i = 0; i < 8; i++) {
5812 /* for packet buffers not used, the register should read 0 */
5813 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5814 missed_rx += mpc;
Joe Perches7ca647b2010-09-07 21:35:40 +00005815 hwstats->mpc[i] += mpc;
5816 total_mpc += hwstats->mpc[i];
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005817 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5818 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005819 switch (hw->mac.type) {
5820 case ixgbe_mac_82598EB:
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005821 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5822 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5823 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005824 hwstats->pxonrxc[i] +=
5825 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005826 break;
5827 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005828 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005829 hwstats->pxonrxc[i] +=
5830 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005831 break;
5832 default:
5833 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005834 }
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005835 }
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005836
5837 /*16 register reads */
5838 for (i = 0; i < 16; i++) {
5839 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5840 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5841 if ((hw->mac.type == ixgbe_mac_82599EB) ||
5842 (hw->mac.type == ixgbe_mac_X540)) {
5843 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
5844 IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
5845 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
5846 IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
5847 }
5848 }
5849
Joe Perches7ca647b2010-09-07 21:35:40 +00005850 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005851 /* work around hardware counting issue */
Joe Perches7ca647b2010-09-07 21:35:40 +00005852 hwstats->gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005853
John Fastabendc84d3242010-11-16 19:27:12 -08005854 ixgbe_update_xoff_received(adapter);
5855
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005856 /* 82598 hardware only has a 32 bit counter in the high register */
Alexander Duyckbd508172010-11-16 19:27:03 -08005857 switch (hw->mac.type) {
5858 case ixgbe_mac_82598EB:
5859 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
Alexander Duyckbd508172010-11-16 19:27:03 -08005860 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5861 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5862 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5863 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08005864 case ixgbe_mac_X540:
Emil Tantilov58f6bcf2011-04-21 08:43:43 +00005865 /* OS2BMC stats are X540 only*/
5866 hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
5867 hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
5868 hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
5869 hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
5870 case ixgbe_mac_82599EB:
Alexander Duycka4d4f622012-03-28 08:03:32 +00005871 for (i = 0; i < 16; i++)
5872 adapter->hw_rx_no_dma_resources +=
5873 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005874 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005875 IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005876 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005877 IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005878 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005879 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005880 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
Joe Perches7ca647b2010-09-07 21:35:40 +00005881 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5882 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005883#ifdef IXGBE_FCOE
Joe Perches7ca647b2010-09-07 21:35:40 +00005884 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5885 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5886 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5887 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5888 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5889 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
Amir Hanania7b859eb2011-08-31 02:07:55 +00005890 /* Add up per cpu counters for total ddp aloc fail */
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005891 if (adapter->fcoe.ddp_pool) {
5892 struct ixgbe_fcoe *fcoe = &adapter->fcoe;
5893 struct ixgbe_fcoe_ddp_pool *ddp_pool;
5894 unsigned int cpu;
5895 u64 noddp = 0, noddp_ext_buff = 0;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005896 for_each_possible_cpu(cpu) {
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005897 ddp_pool = per_cpu_ptr(fcoe->ddp_pool, cpu);
5898 noddp += ddp_pool->noddp;
5899 noddp_ext_buff += ddp_pool->noddp_ext_buff;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005900 }
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005901 hwstats->fcoe_noddp = noddp;
5902 hwstats->fcoe_noddp_ext_buff = noddp_ext_buff;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005903 }
Yi Zou6d455222009-05-13 13:12:16 +00005904#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005905 break;
5906 default:
5907 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005908 }
Auke Kok9a799d72007-09-15 14:07:45 -07005909 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005910 hwstats->bprc += bprc;
5911 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005912 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005913 hwstats->mprc -= bprc;
5914 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5915 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5916 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5917 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5918 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5919 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5920 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5921 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005922 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005923 hwstats->lxontxc += lxon;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005924 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005925 hwstats->lxofftxc += lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005926 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5927 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005928 /*
5929 * 82598 errata - tx of flow control packets is included in tx counters
5930 */
5931 xon_off_tot = lxon + lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005932 hwstats->gptc -= xon_off_tot;
5933 hwstats->mptc -= xon_off_tot;
5934 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5935 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5936 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5937 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
5938 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5939 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5940 hwstats->ptc64 -= xon_off_tot;
5941 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5942 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5943 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5944 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5945 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5946 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
Auke Kok9a799d72007-09-15 14:07:45 -07005947
5948 /* Fill out the OS statistics structure */
Joe Perches7ca647b2010-09-07 21:35:40 +00005949 netdev->stats.multicast = hwstats->mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005950
5951 /* Rx Errors */
Joe Perches7ca647b2010-09-07 21:35:40 +00005952 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005953 netdev->stats.rx_dropped = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005954 netdev->stats.rx_length_errors = hwstats->rlec;
5955 netdev->stats.rx_crc_errors = hwstats->crcerrs;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005956 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07005957}
5958
5959/**
Alexander Duyckd034acf2011-04-27 09:25:34 +00005960 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005961 * @adapter: pointer to the device adapter structure
Auke Kok9a799d72007-09-15 14:07:45 -07005962 **/
Alexander Duyckd034acf2011-04-27 09:25:34 +00005963static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07005964{
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005965 struct ixgbe_hw *hw = &adapter->hw;
5966 int i;
5967
Alexander Duyckd034acf2011-04-27 09:25:34 +00005968 if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
5969 return;
5970
5971 adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5972
5973 /* if interface is down do nothing */
5974 if (test_bit(__IXGBE_DOWN, &adapter->state))
5975 return;
5976
5977 /* do nothing if we are not using signature filters */
5978 if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
5979 return;
5980
5981 adapter->fdir_overflow++;
5982
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005983 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
5984 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08005985 set_bit(__IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckf0f97782011-04-22 04:08:09 +00005986 &(adapter->tx_ring[i]->state));
Alexander Duyckd034acf2011-04-27 09:25:34 +00005987 /* re-enable flow director interrupts */
5988 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005989 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00005990 e_err(probe, "failed to finish FDIR re-initialization, "
Emil Tantilov849c4542010-06-03 16:53:41 +00005991 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005992 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005993}
5994
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005995/**
5996 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005997 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005998 *
5999 * This function serves two purposes. First it strobes the interrupt lines
Stephen Hemminger52f33af2011-12-22 16:34:52 +00006000 * in order to make certain interrupts are occurring. Secondly it sets the
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006001 * bits needed to check for TX hangs. As a result we should immediately
Stephen Hemminger52f33af2011-12-22 16:34:52 +00006002 * determine if a hang has occurred.
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006003 */
6004static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
6005{
Auke Kok9a799d72007-09-15 14:07:45 -07006006 struct ixgbe_hw *hw = &adapter->hw;
6007 u64 eics = 0;
6008 int i;
6009
Mark Rustad09f40ae2014-01-14 18:53:11 -08006010 /* If we're down, removing or resetting, just bail */
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006011 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
Mark Rustad09f40ae2014-01-14 18:53:11 -08006012 test_bit(__IXGBE_REMOVING, &adapter->state) ||
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006013 test_bit(__IXGBE_RESETTING, &adapter->state))
6014 return;
Alexander Duyckfe49f042009-06-04 16:00:09 +00006015
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006016 /* Force detection of hung controller */
6017 if (netif_carrier_ok(adapter->netdev)) {
6018 for (i = 0; i < adapter->num_tx_queues; i++)
6019 set_check_for_tx_hang(adapter->tx_ring[i]);
6020 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00006021
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00006022 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00006023 /*
6024 * for legacy and MSI interrupts don't set any bits
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00006025 * that are enabled for EIAM, because this operation
Alexander Duyckfe49f042009-06-04 16:00:09 +00006026 * would set *both* EIMS and EICS for any bit in EIAM
6027 */
6028 IXGBE_WRITE_REG(hw, IXGBE_EICS,
6029 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006030 } else {
6031 /* get one bit for every active tx/rx interrupt vector */
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00006032 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006033 struct ixgbe_q_vector *qv = adapter->q_vector[i];
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00006034 if (qv->rx.ring || qv->tx.ring)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006035 eics |= ((u64)1 << i);
6036 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00006037 }
6038
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006039 /* Cause software interrupt to ensure rings are cleaned */
Alexander Duyckfe49f042009-06-04 16:00:09 +00006040 ixgbe_irq_rearm_queues(adapter, eics);
6041
Alexander Duyckfe49f042009-06-04 16:00:09 +00006042}
6043
6044/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006045 * ixgbe_watchdog_update_link - update the link status
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006046 * @adapter: pointer to the device adapter structure
6047 * @link_speed: pointer to a u32 to store the link_speed
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006048 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006049static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006050{
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006051 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006052 u32 link_speed = adapter->link_speed;
6053 bool link_up = adapter->link_up;
Alexander Duyck041441d2012-04-19 17:48:48 +00006054 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006055
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006056 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
6057 return;
6058
6059 if (hw->mac.ops.check_link) {
6060 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006061 } else {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006062 /* always assume link is up, if no check link function */
6063 link_speed = IXGBE_LINK_SPEED_10GB_FULL;
6064 link_up = true;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006065 }
Alexander Duyck041441d2012-04-19 17:48:48 +00006066
6067 if (adapter->ixgbe_ieee_pfc)
6068 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
6069
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00006070 if (link_up && !((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && pfc_en)) {
Alexander Duyck041441d2012-04-19 17:48:48 +00006071 hw->mac.ops.fc_enable(hw);
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00006072 ixgbe_set_rx_drop_en(adapter);
6073 }
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006074
6075 if (link_up ||
6076 time_after(jiffies, (adapter->link_check_timeout +
6077 IXGBE_TRY_LINK_TIMEOUT))) {
6078 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
6079 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
6080 IXGBE_WRITE_FLUSH(hw);
6081 }
6082
6083 adapter->link_up = link_up;
6084 adapter->link_speed = link_speed;
6085}
6086
Alexander Duyck107d3012012-10-02 00:17:03 +00006087static void ixgbe_update_default_up(struct ixgbe_adapter *adapter)
6088{
6089#ifdef CONFIG_IXGBE_DCB
6090 struct net_device *netdev = adapter->netdev;
6091 struct dcb_app app = {
6092 .selector = IEEE_8021QAZ_APP_SEL_ETHERTYPE,
6093 .protocol = 0,
6094 };
6095 u8 up = 0;
6096
6097 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_IEEE)
6098 up = dcb_ieee_getapp_mask(netdev, &app);
6099
6100 adapter->default_up = (up > 1) ? (ffs(up) - 1) : 0;
6101#endif
6102}
6103
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006104/**
6105 * ixgbe_watchdog_link_is_up - update netif_carrier status and
6106 * print link up message
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006107 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006108 **/
6109static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
6110{
6111 struct net_device *netdev = adapter->netdev;
6112 struct ixgbe_hw *hw = &adapter->hw;
Emil Tantilovcdc04dc2014-03-20 03:47:53 +00006113 struct net_device *upper;
6114 struct list_head *iter;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006115 u32 link_speed = adapter->link_speed;
6116 bool flow_rx, flow_tx;
6117
6118 /* only continue if link was previously down */
6119 if (netif_carrier_ok(netdev))
6120 return;
6121
6122 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
6123
6124 switch (hw->mac.type) {
6125 case ixgbe_mac_82598EB: {
6126 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
6127 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
6128 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
6129 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
6130 }
6131 break;
6132 case ixgbe_mac_X540:
6133 case ixgbe_mac_82599EB: {
6134 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
6135 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
6136 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
6137 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
6138 }
6139 break;
6140 default:
6141 flow_tx = false;
6142 flow_rx = false;
6143 break;
6144 }
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006145
Jacob Keller6cb562d2012-12-05 07:24:41 +00006146 adapter->last_rx_ptp_check = jiffies;
6147
Jacob Keller8fecf672013-06-21 08:14:32 +00006148 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
Jacob Keller1a71ab22012-08-25 03:54:19 +00006149 ixgbe_ptp_start_cyclecounter(adapter);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006150
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006151 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
6152 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
6153 "10 Gbps" :
6154 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
6155 "1 Gbps" :
6156 (link_speed == IXGBE_LINK_SPEED_100_FULL ?
6157 "100 Mbps" :
6158 "unknown speed"))),
6159 ((flow_rx && flow_tx) ? "RX/TX" :
6160 (flow_rx ? "RX" :
6161 (flow_tx ? "TX" : "None"))));
6162
6163 netif_carrier_on(netdev);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006164 ixgbe_check_vf_rate_limit(adapter);
Alexander Duyckbefa2af2012-05-05 05:30:38 +00006165
Emil Tantilovcdc04dc2014-03-20 03:47:53 +00006166 /* enable transmits */
6167 netif_tx_wake_all_queues(adapter->netdev);
6168
6169 /* enable any upper devices */
6170 rtnl_lock();
6171 netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
6172 if (netif_is_macvlan(upper)) {
6173 struct macvlan_dev *vlan = netdev_priv(upper);
6174
6175 if (vlan->fwd_priv)
6176 netif_tx_wake_all_queues(upper);
6177 }
6178 }
6179 rtnl_unlock();
6180
Alexander Duyck107d3012012-10-02 00:17:03 +00006181 /* update the default user priority for VFs */
6182 ixgbe_update_default_up(adapter);
6183
Alexander Duyckbefa2af2012-05-05 05:30:38 +00006184 /* ping all the active vfs to let them know link has changed */
6185 ixgbe_ping_all_vfs(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006186}
6187
6188/**
6189 * ixgbe_watchdog_link_is_down - update netif_carrier status and
6190 * print link down message
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006191 * @adapter: pointer to the adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006192 **/
Alexander Duyck581330b2012-02-08 07:51:47 +00006193static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006194{
6195 struct net_device *netdev = adapter->netdev;
6196 struct ixgbe_hw *hw = &adapter->hw;
6197
6198 adapter->link_up = false;
6199 adapter->link_speed = 0;
6200
6201 /* only continue if link was up previously */
6202 if (!netif_carrier_ok(netdev))
6203 return;
6204
6205 /* poll for SFP+ cable when link is down */
6206 if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
6207 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
6208
Jacob Keller8fecf672013-06-21 08:14:32 +00006209 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
Jacob Keller1a71ab22012-08-25 03:54:19 +00006210 ixgbe_ptp_start_cyclecounter(adapter);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006211
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006212 e_info(drv, "NIC Link is Down\n");
6213 netif_carrier_off(netdev);
Alexander Duyckbefa2af2012-05-05 05:30:38 +00006214
6215 /* ping all the active vfs to let them know link has changed */
6216 ixgbe_ping_all_vfs(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006217}
6218
6219/**
6220 * ixgbe_watchdog_flush_tx - flush queues on link down
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006221 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006222 **/
6223static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
6224{
6225 int i;
6226 int some_tx_pending = 0;
6227
6228 if (!netif_carrier_ok(adapter->netdev)) {
6229 for (i = 0; i < adapter->num_tx_queues; i++) {
6230 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
6231 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
6232 some_tx_pending = 1;
6233 break;
6234 }
6235 }
6236
6237 if (some_tx_pending) {
6238 /* We've lost link, so the controller stops DMA,
6239 * but we've got queued Tx work that's never going
6240 * to get done, so reset controller to flush Tx.
6241 * (Do the reset outside of interrupt context).
6242 */
Jacob Keller12ff3f32012-12-01 07:57:17 +00006243 e_warn(drv, "initiating reset to clear Tx work after link loss\n");
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006244 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006245 }
6246 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006247}
6248
Greg Rosea985b6c32010-11-18 03:02:52 +00006249static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
6250{
6251 u32 ssvpc;
6252
Greg Rose0584d992012-08-08 00:00:58 +00006253 /* Do not perform spoof check for 82598 or if not in IOV mode */
6254 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
6255 adapter->num_vfs == 0)
Greg Rosea985b6c32010-11-18 03:02:52 +00006256 return;
6257
6258 ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);
6259
6260 /*
6261 * ssvpc register is cleared on read, if zero then no
6262 * spoofed packets in the last interval.
6263 */
6264 if (!ssvpc)
6265 return;
6266
Emil Tantilovd6ea0752012-08-08 06:28:37 +00006267 e_warn(drv, "%u Spoofed packets detected\n", ssvpc);
Greg Rosea985b6c32010-11-18 03:02:52 +00006268}
6269
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006270/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006271 * ixgbe_watchdog_subtask - check and bring link up
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006272 * @adapter: pointer to the device adapter structure
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006273 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006274static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006275{
Mark Rustad09f40ae2014-01-14 18:53:11 -08006276 /* if interface is down, removing or resetting, do nothing */
Emil Tantilov7edebf92011-08-27 07:18:37 +00006277 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
Mark Rustad09f40ae2014-01-14 18:53:11 -08006278 test_bit(__IXGBE_REMOVING, &adapter->state) ||
Emil Tantilov7edebf92011-08-27 07:18:37 +00006279 test_bit(__IXGBE_RESETTING, &adapter->state))
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006280 return;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006281
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006282 ixgbe_watchdog_update_link(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00006283
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006284 if (adapter->link_up)
6285 ixgbe_watchdog_link_is_up(adapter);
6286 else
6287 ixgbe_watchdog_link_is_down(adapter);
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00006288
Greg Rosea985b6c32010-11-18 03:02:52 +00006289 ixgbe_spoof_check(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006290 ixgbe_update_stats(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006291
6292 ixgbe_watchdog_flush_tx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006293}
6294
Alexander Duyck70864002011-04-27 09:13:56 +00006295/**
6296 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006297 * @adapter: the ixgbe adapter structure
Alexander Duyck70864002011-04-27 09:13:56 +00006298 **/
6299static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
6300{
6301 struct ixgbe_hw *hw = &adapter->hw;
6302 s32 err;
6303
6304 /* not searching for SFP so there is nothing to do here */
6305 if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
6306 !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
6307 return;
6308
6309 /* someone else is in init, wait until next service event */
6310 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
6311 return;
6312
6313 err = hw->phy.ops.identify_sfp(hw);
6314 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
6315 goto sfp_out;
6316
6317 if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
6318 /* If no cable is present, then we need to reset
6319 * the next time we find a good cable. */
6320 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
6321 }
6322
6323 /* exit on error */
6324 if (err)
6325 goto sfp_out;
6326
6327 /* exit if reset not needed */
6328 if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
6329 goto sfp_out;
6330
6331 adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
6332
6333 /*
6334 * A module may be identified correctly, but the EEPROM may not have
6335 * support for that module. setup_sfp() will fail in that case, so
6336 * we should not allow that module to load.
6337 */
6338 if (hw->mac.type == ixgbe_mac_82598EB)
6339 err = hw->phy.ops.reset(hw);
6340 else
6341 err = hw->mac.ops.setup_sfp(hw);
6342
6343 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
6344 goto sfp_out;
6345
6346 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
6347 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
6348
6349sfp_out:
6350 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
6351
6352 if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
6353 (adapter->netdev->reg_state == NETREG_REGISTERED)) {
6354 e_dev_err("failed to initialize because an unsupported "
6355 "SFP+ module type was detected.\n");
6356 e_dev_err("Reload the driver after installing a "
6357 "supported module.\n");
6358 unregister_netdev(adapter->netdev);
6359 }
6360}
6361
6362/**
6363 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006364 * @adapter: the ixgbe adapter structure
Alexander Duyck70864002011-04-27 09:13:56 +00006365 **/
6366static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
6367{
6368 struct ixgbe_hw *hw = &adapter->hw;
Josh Hay3d292262012-12-15 03:28:19 +00006369 u32 speed;
6370 bool autoneg = false;
Alexander Duyck70864002011-04-27 09:13:56 +00006371
6372 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
6373 return;
6374
6375 /* someone else is in init, wait until next service event */
6376 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
6377 return;
6378
6379 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
6380
Josh Hay3d292262012-12-15 03:28:19 +00006381 speed = hw->phy.autoneg_advertised;
Emil Tantiloved33ff62013-08-30 07:55:24 +00006382 if ((!speed) && (hw->mac.ops.get_link_capabilities)) {
Josh Hay3d292262012-12-15 03:28:19 +00006383 hw->mac.ops.get_link_capabilities(hw, &speed, &autoneg);
Emil Tantiloved33ff62013-08-30 07:55:24 +00006384
6385 /* setup the highest link when no autoneg */
6386 if (!autoneg) {
6387 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
6388 speed = IXGBE_LINK_SPEED_10GB_FULL;
6389 }
6390 }
6391
Alexander Duyck70864002011-04-27 09:13:56 +00006392 if (hw->mac.ops.setup_link)
Josh Hayfd0326f2012-12-15 03:28:30 +00006393 hw->mac.ops.setup_link(hw, speed, true);
Alexander Duyck70864002011-04-27 09:13:56 +00006394
6395 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
6396 adapter->link_check_timeout = jiffies;
6397 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
6398}
6399
Greg Rose83c61fa2011-09-07 05:59:35 +00006400#ifdef CONFIG_PCI_IOV
6401static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
6402{
6403 int vf;
6404 struct ixgbe_hw *hw = &adapter->hw;
6405 struct net_device *netdev = adapter->netdev;
6406 u32 gpc;
6407 u32 ciaa, ciad;
6408
6409 gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
6410 if (gpc) /* If incrementing then no need for the check below */
6411 return;
6412 /*
6413 * Check to see if a bad DMA write target from an errant or
6414 * malicious VF has caused a PCIe error. If so then we can
6415 * issue a VFLR to the offending VF(s) and then resume without
6416 * requesting a full slot reset.
6417 */
6418
6419 for (vf = 0; vf < adapter->num_vfs; vf++) {
6420 ciaa = (vf << 16) | 0x80000000;
6421 /* 32 bit read so align, we really want status at offset 6 */
6422 ciaa |= PCI_COMMAND;
6423 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6424 ciad = IXGBE_READ_REG(hw, IXGBE_CIAD_82599);
6425 ciaa &= 0x7FFFFFFF;
6426 /* disable debug mode asap after reading data */
6427 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6428 /* Get the upper 16 bits which will be the PCI status reg */
6429 ciad >>= 16;
6430 if (ciad & PCI_STATUS_REC_MASTER_ABORT) {
6431 netdev_err(netdev, "VF %d Hung DMA\n", vf);
6432 /* Issue VFLR */
6433 ciaa = (vf << 16) | 0x80000000;
6434 ciaa |= 0xA8;
6435 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6436 ciad = 0x00008000; /* VFLR */
6437 IXGBE_WRITE_REG(hw, IXGBE_CIAD_82599, ciad);
6438 ciaa &= 0x7FFFFFFF;
6439 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6440 }
6441 }
6442}
6443
6444#endif
Alexander Duyck70864002011-04-27 09:13:56 +00006445/**
6446 * ixgbe_service_timer - Timer Call-back
6447 * @data: pointer to adapter cast into an unsigned long
6448 **/
6449static void ixgbe_service_timer(unsigned long data)
6450{
6451 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
6452 unsigned long next_event_offset;
Greg Rose83c61fa2011-09-07 05:59:35 +00006453 bool ready = true;
Alexander Duyck70864002011-04-27 09:13:56 +00006454
6455 /* poll faster when waiting for link */
6456 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
6457 next_event_offset = HZ / 10;
6458 else
6459 next_event_offset = HZ * 2;
6460
Greg Rose83c61fa2011-09-07 05:59:35 +00006461#ifdef CONFIG_PCI_IOV
Alexander Duyck6bb78cf2012-02-08 07:51:22 +00006462 /*
6463 * don't bother with SR-IOV VF DMA hang check if there are
6464 * no VFs or the link is down
6465 */
6466 if (!adapter->num_vfs ||
6467 (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
6468 goto normal_timer_service;
6469
6470 /* If we have VFs allocated then we must check for DMA hangs */
6471 ixgbe_check_for_bad_vf(adapter);
6472 next_event_offset = HZ / 50;
6473 adapter->timer_event_accumulator++;
6474
6475 if (adapter->timer_event_accumulator >= 100)
6476 adapter->timer_event_accumulator = 0;
6477 else
6478 ready = false;
6479
6480normal_timer_service:
Greg Rose83c61fa2011-09-07 05:59:35 +00006481#endif
Alexander Duyck70864002011-04-27 09:13:56 +00006482 /* Reset the timer */
6483 mod_timer(&adapter->service_timer, next_event_offset + jiffies);
6484
Greg Rose83c61fa2011-09-07 05:59:35 +00006485 if (ready)
6486 ixgbe_service_event_schedule(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006487}
6488
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006489static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
6490{
6491 if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
6492 return;
6493
6494 adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;
6495
Mark Rustad09f40ae2014-01-14 18:53:11 -08006496 /* If we're already down, removing or resetting, just bail */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006497 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
Mark Rustad09f40ae2014-01-14 18:53:11 -08006498 test_bit(__IXGBE_REMOVING, &adapter->state) ||
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006499 test_bit(__IXGBE_RESETTING, &adapter->state))
6500 return;
6501
6502 ixgbe_dump(adapter);
6503 netdev_err(adapter->netdev, "Reset adapter\n");
6504 adapter->tx_timeout_count++;
6505
John Fastabend8f4c5c92014-01-16 02:30:05 -08006506 rtnl_lock();
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006507 ixgbe_reinit_locked(adapter);
John Fastabend8f4c5c92014-01-16 02:30:05 -08006508 rtnl_unlock();
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006509}
6510
Alexander Duyck70864002011-04-27 09:13:56 +00006511/**
6512 * ixgbe_service_task - manages and runs subtasks
6513 * @work: pointer to work_struct containing our data
6514 **/
6515static void ixgbe_service_task(struct work_struct *work)
6516{
6517 struct ixgbe_adapter *adapter = container_of(work,
6518 struct ixgbe_adapter,
6519 service_task);
Mark Rustadb0483c82014-01-14 18:53:17 -08006520 if (ixgbe_removed(adapter->hw.hw_addr)) {
6521 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
6522 rtnl_lock();
6523 ixgbe_down(adapter);
6524 rtnl_unlock();
6525 }
6526 ixgbe_service_event_complete(adapter);
6527 return;
6528 }
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006529 ixgbe_reset_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006530 ixgbe_sfp_detection_subtask(adapter);
6531 ixgbe_sfp_link_config_subtask(adapter);
Alexander Duyckf0f97782011-04-22 04:08:09 +00006532 ixgbe_check_overtemp_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006533 ixgbe_watchdog_subtask(adapter);
Alexander Duyckd034acf2011-04-27 09:25:34 +00006534 ixgbe_fdir_reinit_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006535 ixgbe_check_hang_subtask(adapter);
Jacob Keller891dc082012-12-05 07:24:46 +00006536
Jacob Keller8fecf672013-06-21 08:14:32 +00006537 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state)) {
Jacob Keller891dc082012-12-05 07:24:46 +00006538 ixgbe_ptp_overflow_check(adapter);
6539 ixgbe_ptp_rx_hang(adapter);
6540 }
Alexander Duyck70864002011-04-27 09:13:56 +00006541
6542 ixgbe_service_event_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006543}
6544
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006545static int ixgbe_tso(struct ixgbe_ring *tx_ring,
6546 struct ixgbe_tx_buffer *first,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006547 u8 *hdr_len)
Alexander Duyck897ab152011-05-27 05:31:47 +00006548{
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006549 struct sk_buff *skb = first->skb;
Alexander Duyck897ab152011-05-27 05:31:47 +00006550 u32 vlan_macip_lens, type_tucmd;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006551 u32 mss_l4len_idx, l4len;
Francois Romieu2049e1f2014-03-30 03:14:27 +00006552 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07006553
Alexander Duyck8f4fbb92012-10-30 06:01:40 +00006554 if (skb->ip_summed != CHECKSUM_PARTIAL)
6555 return 0;
6556
Alexander Duyck897ab152011-05-27 05:31:47 +00006557 if (!skb_is_gso(skb))
6558 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006559
Francois Romieu2049e1f2014-03-30 03:14:27 +00006560 err = skb_cow_head(skb, 0);
6561 if (err < 0)
6562 return err;
Joe Perches7ca647b2010-09-07 21:35:40 +00006563
Alexander Duyck897ab152011-05-27 05:31:47 +00006564 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
6565 type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;
6566
Joe Perchesa1108ff2014-03-13 05:19:25 +00006567 if (first->protocol == htons(ETH_P_IP)) {
Alexander Duyck897ab152011-05-27 05:31:47 +00006568 struct iphdr *iph = ip_hdr(skb);
6569 iph->tot_len = 0;
6570 iph->check = 0;
6571 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6572 iph->daddr, 0,
6573 IPPROTO_TCP,
6574 0);
6575 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006576 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
6577 IXGBE_TX_FLAGS_CSUM |
6578 IXGBE_TX_FLAGS_IPV4;
Alexander Duyck897ab152011-05-27 05:31:47 +00006579 } else if (skb_is_gso_v6(skb)) {
6580 ipv6_hdr(skb)->payload_len = 0;
6581 tcp_hdr(skb)->check =
6582 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
6583 &ipv6_hdr(skb)->daddr,
6584 0, IPPROTO_TCP, 0);
Alexander Duyck244e27a2012-02-08 07:51:11 +00006585 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
6586 IXGBE_TX_FLAGS_CSUM;
Alexander Duyck897ab152011-05-27 05:31:47 +00006587 }
6588
Alexander Duyck091a6242012-02-08 07:51:01 +00006589 /* compute header lengths */
Alexander Duyck897ab152011-05-27 05:31:47 +00006590 l4len = tcp_hdrlen(skb);
6591 *hdr_len = skb_transport_offset(skb) + l4len;
6592
Alexander Duyck091a6242012-02-08 07:51:01 +00006593 /* update gso size and bytecount with header size */
6594 first->gso_segs = skb_shinfo(skb)->gso_segs;
6595 first->bytecount += (first->gso_segs - 1) * *hdr_len;
6596
Alexander Duyckc44f5f52012-10-30 06:01:45 +00006597 /* mss_l4len_id: use 0 as index for TSO */
Alexander Duyck897ab152011-05-27 05:31:47 +00006598 mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
6599 mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;
Alexander Duyck897ab152011-05-27 05:31:47 +00006600
6601 /* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
6602 vlan_macip_lens = skb_network_header_len(skb);
6603 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006604 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006605
6606 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006607 mss_l4len_idx);
Alexander Duyck897ab152011-05-27 05:31:47 +00006608
6609 return 1;
Joe Perches7ca647b2010-09-07 21:35:40 +00006610}
6611
Alexander Duyck244e27a2012-02-08 07:51:11 +00006612static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
6613 struct ixgbe_tx_buffer *first)
Auke Kok9a799d72007-09-15 14:07:45 -07006614{
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006615 struct sk_buff *skb = first->skb;
Alexander Duyck897ab152011-05-27 05:31:47 +00006616 u32 vlan_macip_lens = 0;
6617 u32 mss_l4len_idx = 0;
6618 u32 type_tucmd = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006619
Alexander Duyck897ab152011-05-27 05:31:47 +00006620 if (skb->ip_summed != CHECKSUM_PARTIAL) {
Alexander Duyck472148c2012-11-07 02:34:28 +00006621 if (!(first->tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
6622 !(first->tx_flags & IXGBE_TX_FLAGS_CC))
6623 return;
Alexander Duyck897ab152011-05-27 05:31:47 +00006624 } else {
6625 u8 l4_hdr = 0;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006626 switch (first->protocol) {
Joe Perchesa1108ff2014-03-13 05:19:25 +00006627 case htons(ETH_P_IP):
Alexander Duyck897ab152011-05-27 05:31:47 +00006628 vlan_macip_lens |= skb_network_header_len(skb);
6629 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
6630 l4_hdr = ip_hdr(skb)->protocol;
6631 break;
Joe Perchesa1108ff2014-03-13 05:19:25 +00006632 case htons(ETH_P_IPV6):
Alexander Duyck897ab152011-05-27 05:31:47 +00006633 vlan_macip_lens |= skb_network_header_len(skb);
6634 l4_hdr = ipv6_hdr(skb)->nexthdr;
6635 break;
6636 default:
6637 if (unlikely(net_ratelimit())) {
6638 dev_warn(tx_ring->dev,
6639 "partial checksum but proto=%x!\n",
Alexander Duyck244e27a2012-02-08 07:51:11 +00006640 first->protocol);
Alexander Duyck897ab152011-05-27 05:31:47 +00006641 }
6642 break;
6643 }
Auke Kok9a799d72007-09-15 14:07:45 -07006644
Alexander Duyck897ab152011-05-27 05:31:47 +00006645 switch (l4_hdr) {
6646 case IPPROTO_TCP:
6647 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6648 mss_l4len_idx = tcp_hdrlen(skb) <<
6649 IXGBE_ADVTXD_L4LEN_SHIFT;
6650 break;
6651 case IPPROTO_SCTP:
6652 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6653 mss_l4len_idx = sizeof(struct sctphdr) <<
6654 IXGBE_ADVTXD_L4LEN_SHIFT;
6655 break;
6656 case IPPROTO_UDP:
6657 mss_l4len_idx = sizeof(struct udphdr) <<
6658 IXGBE_ADVTXD_L4LEN_SHIFT;
6659 break;
6660 default:
6661 if (unlikely(net_ratelimit())) {
6662 dev_warn(tx_ring->dev,
6663 "partial checksum but l4 proto=%x!\n",
Alexander Duyck244e27a2012-02-08 07:51:11 +00006664 l4_hdr);
Alexander Duyck897ab152011-05-27 05:31:47 +00006665 }
6666 break;
6667 }
Alexander Duyck244e27a2012-02-08 07:51:11 +00006668
6669 /* update TX checksum flag */
6670 first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07006671 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006672
Alexander Duyck244e27a2012-02-08 07:51:11 +00006673 /* vlan_macip_lens: MACLEN, VLAN tag */
Alexander Duyck897ab152011-05-27 05:31:47 +00006674 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006675 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006676
6677 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
6678 type_tucmd, mss_l4len_idx);
Auke Kok9a799d72007-09-15 14:07:45 -07006679}
6680
Alexander Duyck472148c2012-11-07 02:34:28 +00006681#define IXGBE_SET_FLAG(_input, _flag, _result) \
6682 ((_flag <= _result) ? \
6683 ((u32)(_input & _flag) * (_result / _flag)) : \
6684 ((u32)(_input & _flag) / (_flag / _result)))
6685
6686static u32 ixgbe_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006687{
6688 /* set type for advanced descriptor with frame checksum insertion */
Alexander Duyck472148c2012-11-07 02:34:28 +00006689 u32 cmd_type = IXGBE_ADVTXD_DTYP_DATA |
6690 IXGBE_ADVTXD_DCMD_DEXT |
6691 IXGBE_ADVTXD_DCMD_IFCS;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006692
6693 /* set HW vlan bit if vlan is present */
Alexander Duyck472148c2012-11-07 02:34:28 +00006694 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_HW_VLAN,
6695 IXGBE_ADVTXD_DCMD_VLE);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006696
Alexander Duyckd3d00232011-07-15 02:31:25 +00006697 /* set segmentation enable bits for TSO/FSO */
Alexander Duyck472148c2012-11-07 02:34:28 +00006698 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSO,
6699 IXGBE_ADVTXD_DCMD_TSE);
6700
6701 /* set timestamp bit if present */
6702 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSTAMP,
6703 IXGBE_ADVTXD_MAC_TSTAMP);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006704
Alexander Duyck62748b72012-07-20 08:09:01 +00006705 /* insert frame checksum */
Alexander Duyck472148c2012-11-07 02:34:28 +00006706 cmd_type ^= IXGBE_SET_FLAG(skb->no_fcs, 1, IXGBE_ADVTXD_DCMD_IFCS);
Alexander Duyck62748b72012-07-20 08:09:01 +00006707
Alexander Duyckd3d00232011-07-15 02:31:25 +00006708 return cmd_type;
6709}
6710
Alexander Duyck729739b2012-02-08 07:51:06 +00006711static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
6712 u32 tx_flags, unsigned int paylen)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006713{
Alexander Duyck472148c2012-11-07 02:34:28 +00006714 u32 olinfo_status = paylen << IXGBE_ADVTXD_PAYLEN_SHIFT;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006715
6716 /* enable L4 checksum for TSO and TX checksum offload */
Alexander Duyck472148c2012-11-07 02:34:28 +00006717 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6718 IXGBE_TX_FLAGS_CSUM,
6719 IXGBE_ADVTXD_POPTS_TXSM);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006720
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00006721 /* enble IPv4 checksum for TSO */
Alexander Duyck472148c2012-11-07 02:34:28 +00006722 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6723 IXGBE_TX_FLAGS_IPV4,
6724 IXGBE_ADVTXD_POPTS_IXSM);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006725
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006726 /*
6727 * Check Context must be set if Tx switch is enabled, which it
6728 * always is for case where virtual functions are running
6729 */
Alexander Duyck472148c2012-11-07 02:34:28 +00006730 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6731 IXGBE_TX_FLAGS_CC,
6732 IXGBE_ADVTXD_CC);
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006733
Alexander Duyck472148c2012-11-07 02:34:28 +00006734 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006735}
6736
6737#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
6738 IXGBE_TXD_CMD_RS)
6739
6740static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
Alexander Duyckd3d00232011-07-15 02:31:25 +00006741 struct ixgbe_tx_buffer *first,
Alexander Duyckd3d00232011-07-15 02:31:25 +00006742 const u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006743{
Alexander Duyck729739b2012-02-08 07:51:06 +00006744 struct sk_buff *skb = first->skb;
6745 struct ixgbe_tx_buffer *tx_buffer;
6746 union ixgbe_adv_tx_desc *tx_desc;
Alexander Duyckec718252012-10-30 06:01:55 +00006747 struct skb_frag_struct *frag;
6748 dma_addr_t dma;
6749 unsigned int data_len, size;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006750 u32 tx_flags = first->tx_flags;
Alexander Duyck472148c2012-11-07 02:34:28 +00006751 u32 cmd_type = ixgbe_tx_cmd_type(skb, tx_flags);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006752 u16 i = tx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07006753
Alexander Duyck729739b2012-02-08 07:51:06 +00006754 tx_desc = IXGBE_TX_DESC(tx_ring, i);
6755
Alexander Duyckec718252012-10-30 06:01:55 +00006756 ixgbe_tx_olinfo_status(tx_desc, tx_flags, skb->len - hdr_len);
6757
6758 size = skb_headlen(skb);
6759 data_len = skb->data_len;
Alexander Duyck729739b2012-02-08 07:51:06 +00006760
Alexander Duyckd3d00232011-07-15 02:31:25 +00006761#ifdef IXGBE_FCOE
6762 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006763 if (data_len < sizeof(struct fcoe_crc_eof)) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00006764 size -= sizeof(struct fcoe_crc_eof) - data_len;
6765 data_len = 0;
Alexander Duyck729739b2012-02-08 07:51:06 +00006766 } else {
6767 data_len -= sizeof(struct fcoe_crc_eof);
Alexander Duyck44df32c2009-03-31 21:34:23 +00006768 }
Auke Kok9a799d72007-09-15 14:07:45 -07006769 }
6770
Alexander Duyckd3d00232011-07-15 02:31:25 +00006771#endif
Alexander Duyck729739b2012-02-08 07:51:06 +00006772 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006773
Alexander Duyckec718252012-10-30 06:01:55 +00006774 tx_buffer = first;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006775
Alexander Duyckec718252012-10-30 06:01:55 +00006776 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
6777 if (dma_mapping_error(tx_ring->dev, dma))
6778 goto dma_error;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006779
Alexander Duyckec718252012-10-30 06:01:55 +00006780 /* record length, and DMA address */
6781 dma_unmap_len_set(tx_buffer, len, size);
6782 dma_unmap_addr_set(tx_buffer, dma, dma);
6783
6784 tx_desc->read.buffer_addr = cpu_to_le64(dma);
6785
Alexander Duyck729739b2012-02-08 07:51:06 +00006786 while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00006787 tx_desc->read.cmd_type_len =
Alexander Duyck472148c2012-11-07 02:34:28 +00006788 cpu_to_le32(cmd_type ^ IXGBE_MAX_DATA_PER_TXD);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006789
Alexander Duyckd3d00232011-07-15 02:31:25 +00006790 i++;
Alexander Duyck729739b2012-02-08 07:51:06 +00006791 tx_desc++;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006792 if (i == tx_ring->count) {
Alexander Duycke4f74022012-01-31 02:59:44 +00006793 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006794 i = 0;
6795 }
Alexander Duyckec718252012-10-30 06:01:55 +00006796 tx_desc->read.olinfo_status = 0;
Alexander Duyck729739b2012-02-08 07:51:06 +00006797
6798 dma += IXGBE_MAX_DATA_PER_TXD;
6799 size -= IXGBE_MAX_DATA_PER_TXD;
6800
6801 tx_desc->read.buffer_addr = cpu_to_le64(dma);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006802 }
6803
Alexander Duyck729739b2012-02-08 07:51:06 +00006804 if (likely(!data_len))
6805 break;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006806
Alexander Duyck472148c2012-11-07 02:34:28 +00006807 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006808
Alexander Duyck729739b2012-02-08 07:51:06 +00006809 i++;
6810 tx_desc++;
6811 if (i == tx_ring->count) {
6812 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
6813 i = 0;
6814 }
Alexander Duyckec718252012-10-30 06:01:55 +00006815 tx_desc->read.olinfo_status = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006816
Alexander Duyckd3d00232011-07-15 02:31:25 +00006817#ifdef IXGBE_FCOE
Eric Dumazet9e903e02011-10-18 21:00:24 +00006818 size = min_t(unsigned int, data_len, skb_frag_size(frag));
Alexander Duyckd3d00232011-07-15 02:31:25 +00006819#else
Eric Dumazet9e903e02011-10-18 21:00:24 +00006820 size = skb_frag_size(frag);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006821#endif
6822 data_len -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006823
Alexander Duyck729739b2012-02-08 07:51:06 +00006824 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
6825 DMA_TO_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07006826
Alexander Duyck729739b2012-02-08 07:51:06 +00006827 tx_buffer = &tx_ring->tx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -07006828 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00006829
Alexander Duyck729739b2012-02-08 07:51:06 +00006830 /* write last descriptor with RS and EOP bits */
Alexander Duyck472148c2012-11-07 02:34:28 +00006831 cmd_type |= size | IXGBE_TXD_CMD;
6832 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006833
Alexander Duyck091a6242012-02-08 07:51:01 +00006834 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Alexander Duyckb2d96e02012-02-07 08:14:33 +00006835
Alexander Duyckd3d00232011-07-15 02:31:25 +00006836 /* set the timestamp */
6837 first->time_stamp = jiffies;
Auke Kok9a799d72007-09-15 14:07:45 -07006838
6839 /*
Alexander Duyck729739b2012-02-08 07:51:06 +00006840 * Force memory writes to complete before letting h/w know there
6841 * are new descriptors to fetch. (Only applicable for weak-ordered
6842 * memory model archs, such as IA-64).
6843 *
6844 * We also need this memory barrier to make certain all of the
6845 * status bits have been updated before next_to_watch is written.
Auke Kok9a799d72007-09-15 14:07:45 -07006846 */
6847 wmb();
6848
Alexander Duyckd3d00232011-07-15 02:31:25 +00006849 /* set next_to_watch value indicating a packet is present */
6850 first->next_to_watch = tx_desc;
6851
Alexander Duyck729739b2012-02-08 07:51:06 +00006852 i++;
6853 if (i == tx_ring->count)
6854 i = 0;
6855
6856 tx_ring->next_to_use = i;
6857
Alexander Duyckd3d00232011-07-15 02:31:25 +00006858 /* notify HW of packet */
Mark Rustad84227bc2014-01-14 18:53:13 -08006859 ixgbe_write_tail(tx_ring, i);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006860
6861 return;
6862dma_error:
Alexander Duyck729739b2012-02-08 07:51:06 +00006863 dev_err(tx_ring->dev, "TX DMA map failed\n");
Alexander Duyckd3d00232011-07-15 02:31:25 +00006864
6865 /* clear dma mappings for failed tx_buffer_info map */
6866 for (;;) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006867 tx_buffer = &tx_ring->tx_buffer_info[i];
6868 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
6869 if (tx_buffer == first)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006870 break;
6871 if (i == 0)
6872 i = tx_ring->count;
6873 i--;
6874 }
6875
Alexander Duyckd3d00232011-07-15 02:31:25 +00006876 tx_ring->next_to_use = i;
Auke Kok9a799d72007-09-15 14:07:45 -07006877}
6878
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006879static void ixgbe_atr(struct ixgbe_ring *ring,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006880 struct ixgbe_tx_buffer *first)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006881{
Alexander Duyck69830522011-01-06 14:29:58 +00006882 struct ixgbe_q_vector *q_vector = ring->q_vector;
6883 union ixgbe_atr_hash_dword input = { .dword = 0 };
6884 union ixgbe_atr_hash_dword common = { .dword = 0 };
6885 union {
6886 unsigned char *network;
6887 struct iphdr *ipv4;
6888 struct ipv6hdr *ipv6;
6889 } hdr;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006890 struct tcphdr *th;
Alexander Duyck905e4a42011-01-06 14:29:57 +00006891 __be16 vlan_id;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006892
Alexander Duyck69830522011-01-06 14:29:58 +00006893 /* if ring doesn't have a interrupt vector, cannot perform ATR */
6894 if (!q_vector)
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006895 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006896
Alexander Duyck69830522011-01-06 14:29:58 +00006897 /* do nothing if sampling is disabled */
6898 if (!ring->atr_sample_rate)
6899 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006900
Alexander Duyck69830522011-01-06 14:29:58 +00006901 ring->atr_count++;
6902
6903 /* snag network header to get L4 type and address */
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006904 hdr.network = skb_network_header(first->skb);
Alexander Duyck69830522011-01-06 14:29:58 +00006905
6906 /* Currently only IPv4/IPv6 with TCP is supported */
Joe Perchesa1108ff2014-03-13 05:19:25 +00006907 if ((first->protocol != htons(ETH_P_IPV6) ||
Alexander Duyck69830522011-01-06 14:29:58 +00006908 hdr.ipv6->nexthdr != IPPROTO_TCP) &&
Joe Perchesa1108ff2014-03-13 05:19:25 +00006909 (first->protocol != htons(ETH_P_IP) ||
Alexander Duyck69830522011-01-06 14:29:58 +00006910 hdr.ipv4->protocol != IPPROTO_TCP))
6911 return;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006912
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006913 th = tcp_hdr(first->skb);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006914
Alexander Duyck66f32a82011-06-29 05:43:22 +00006915 /* skip this packet since it is invalid or the socket is closing */
6916 if (!th || th->fin)
Alexander Duyck69830522011-01-06 14:29:58 +00006917 return;
6918
6919 /* sample on all syn packets or once every atr sample count */
6920 if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
6921 return;
6922
6923 /* reset sample count */
6924 ring->atr_count = 0;
6925
Alexander Duyck244e27a2012-02-08 07:51:11 +00006926 vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
Alexander Duyck69830522011-01-06 14:29:58 +00006927
6928 /*
6929 * src and dst are inverted, think how the receiver sees them
6930 *
6931 * The input is broken into two sections, a non-compressed section
6932 * containing vm_pool, vlan_id, and flow_type. The rest of the data
6933 * is XORed together and stored in the compressed dword.
6934 */
6935 input.formatted.vlan_id = vlan_id;
6936
6937 /*
6938 * since src port and flex bytes occupy the same word XOR them together
6939 * and write the value to source port portion of compressed dword
6940 */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006941 if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
Joe Perchesa1108ff2014-03-13 05:19:25 +00006942 common.port.src ^= th->dest ^ htons(ETH_P_8021Q);
Alexander Duyck69830522011-01-06 14:29:58 +00006943 else
Alexander Duyck244e27a2012-02-08 07:51:11 +00006944 common.port.src ^= th->dest ^ first->protocol;
Alexander Duyck69830522011-01-06 14:29:58 +00006945 common.port.dst ^= th->source;
6946
Joe Perchesa1108ff2014-03-13 05:19:25 +00006947 if (first->protocol == htons(ETH_P_IP)) {
Alexander Duyck69830522011-01-06 14:29:58 +00006948 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
6949 common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
6950 } else {
6951 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
6952 common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
6953 hdr.ipv6->saddr.s6_addr32[1] ^
6954 hdr.ipv6->saddr.s6_addr32[2] ^
6955 hdr.ipv6->saddr.s6_addr32[3] ^
6956 hdr.ipv6->daddr.s6_addr32[0] ^
6957 hdr.ipv6->daddr.s6_addr32[1] ^
6958 hdr.ipv6->daddr.s6_addr32[2] ^
6959 hdr.ipv6->daddr.s6_addr32[3];
6960 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006961
6962 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
Alexander Duyck69830522011-01-06 14:29:58 +00006963 ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
6964 input, common, ring->queue_index);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006965}
6966
Alexander Duyck63544e92011-05-27 05:31:42 +00006967static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006968{
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006969 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006970 /* Herbert's original patch had:
6971 * smp_mb__after_netif_stop_queue();
6972 * but since that doesn't exist yet, just open code it. */
6973 smp_mb();
6974
6975 /* We need to check again in a case another CPU has just
6976 * made room available. */
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006977 if (likely(ixgbe_desc_unused(tx_ring) < size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006978 return -EBUSY;
6979
6980 /* A reprieve! - use start_queue because it doesn't call schedule */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006981 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08006982 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006983 return 0;
6984}
6985
Alexander Duyck82d4e462011-06-11 01:44:58 +00006986static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006987{
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006988 if (likely(ixgbe_desc_unused(tx_ring) >= size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006989 return 0;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006990 return __ixgbe_maybe_stop_tx(tx_ring, size);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006991}
6992
Jason Wangf663dd92014-01-10 16:18:26 +08006993static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb,
Daniel Borkmann99932d42014-02-16 15:55:20 +01006994 void *accel_priv, select_queue_fallback_t fallback)
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006995{
Jason Wangf663dd92014-01-10 16:18:26 +08006996 struct ixgbe_fwd_adapter *fwd_adapter = accel_priv;
6997#ifdef IXGBE_FCOE
Alexander Duyck97488bd2013-01-12 06:33:37 +00006998 struct ixgbe_adapter *adapter;
6999 struct ixgbe_ring_feature *f;
7000 int txq;
Jason Wangf663dd92014-01-10 16:18:26 +08007001#endif
7002
7003 if (fwd_adapter)
7004 return skb->queue_mapping + fwd_adapter->tx_base_queue;
7005
7006#ifdef IXGBE_FCOE
Hao Zheng5e09a102010-11-11 13:47:59 +00007007
Alexander Duyck97488bd2013-01-12 06:33:37 +00007008 /*
7009 * only execute the code below if protocol is FCoE
7010 * or FIP and we have FCoE enabled on the adapter
7011 */
7012 switch (vlan_get_protocol(skb)) {
Joe Perchesa1108ff2014-03-13 05:19:25 +00007013 case htons(ETH_P_FCOE):
7014 case htons(ETH_P_FIP):
Alexander Duyck97488bd2013-01-12 06:33:37 +00007015 adapter = netdev_priv(dev);
Alexander Duyckc0876632012-05-10 00:01:46 +00007016
Alexander Duyck97488bd2013-01-12 06:33:37 +00007017 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
7018 break;
7019 default:
Daniel Borkmann99932d42014-02-16 15:55:20 +01007020 return fallback(dev, skb);
Krishna Kumarfdd3d632010-02-03 13:13:10 +00007021 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00007022
Alexander Duyck97488bd2013-01-12 06:33:37 +00007023 f = &adapter->ring_feature[RING_F_FCOE];
7024
7025 txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
7026 smp_processor_id();
7027
7028 while (txq >= f->indices)
7029 txq -= f->indices;
7030
7031 return txq + f->offset;
Jason Wangf663dd92014-01-10 16:18:26 +08007032#else
Daniel Borkmann99932d42014-02-16 15:55:20 +01007033 return fallback(dev, skb);
Jason Wangf663dd92014-01-10 16:18:26 +08007034#endif
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07007035}
7036
Alexander Duyckfc77dc32010-11-16 19:26:51 -08007037netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00007038 struct ixgbe_adapter *adapter,
7039 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07007040{
Alexander Duyckd3d00232011-07-15 02:31:25 +00007041 struct ixgbe_tx_buffer *first;
Yi Zou5f715822009-12-03 11:32:44 +00007042 int tso;
Alexander Duyckd3d00232011-07-15 02:31:25 +00007043 u32 tx_flags = 0;
Alexander Duycka535c302011-05-27 05:31:52 +00007044 unsigned short f;
Alexander Duycka535c302011-05-27 05:31:52 +00007045 u16 count = TXD_USE_COUNT(skb_headlen(skb));
Alexander Duyck66f32a82011-06-29 05:43:22 +00007046 __be16 protocol = skb->protocol;
Alexander Duyck63544e92011-05-27 05:31:42 +00007047 u8 hdr_len = 0;
Hao Zheng5e09a102010-11-11 13:47:59 +00007048
Alexander Duycka535c302011-05-27 05:31:52 +00007049 /*
7050 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
Alexander Duyck24ddd962012-02-10 02:08:32 +00007051 * + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
Alexander Duycka535c302011-05-27 05:31:52 +00007052 * + 2 desc gap to keep tail from touching head,
7053 * + 1 desc for context descriptor,
7054 * otherwise try next time
7055 */
Alexander Duycka535c302011-05-27 05:31:52 +00007056 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
7057 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
Alexander Duyck7f661622013-02-09 01:19:55 +00007058
Alexander Duycka535c302011-05-27 05:31:52 +00007059 if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
7060 tx_ring->tx_stats.tx_busy++;
7061 return NETDEV_TX_BUSY;
7062 }
7063
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00007064 /* record the location of the first descriptor for this packet */
7065 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
7066 first->skb = skb;
Alexander Duyck091a6242012-02-08 07:51:01 +00007067 first->bytecount = skb->len;
7068 first->gso_segs = 1;
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00007069
Alexander Duyck66f32a82011-06-29 05:43:22 +00007070 /* if we have a HW VLAN tag being added default to the HW one */
Jesse Grosseab6d182010-10-20 13:56:03 +00007071 if (vlan_tx_tag_present(skb)) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00007072 tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
7073 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
7074 /* else if it is a SW VLAN check the next protocol and store the tag */
Joe Perchesa1108ff2014-03-13 05:19:25 +00007075 } else if (protocol == htons(ETH_P_8021Q)) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00007076 struct vlan_hdr *vhdr, _vhdr;
7077 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
7078 if (!vhdr)
7079 goto out_drop;
7080
7081 protocol = vhdr->h_vlan_encapsulated_proto;
Alexander Duyck9e0c5642012-02-08 07:49:33 +00007082 tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
7083 IXGBE_TX_FLAGS_VLAN_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00007084 tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07007085 }
Yi Zoueacd73f2009-05-13 13:11:06 +00007086
Jakub Kicinski151b260c2014-03-15 14:55:21 +00007087 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP &&
7088 !test_and_set_bit_lock(__IXGBE_PTP_TX_IN_PROGRESS,
7089 &adapter->state))) {
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007090 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
7091 tx_flags |= IXGBE_TX_FLAGS_TSTAMP;
Jacob Keller891dc082012-12-05 07:24:46 +00007092
7093 /* schedule check for Tx timestamp */
7094 adapter->ptp_tx_skb = skb_get(skb);
7095 adapter->ptp_tx_start = jiffies;
7096 schedule_work(&adapter->ptp_tx_work);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007097 }
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007098
Jakub Kicinskiff29a862014-03-15 14:55:16 +00007099 skb_tx_timestamp(skb);
7100
Alexander Duyck9e0c5642012-02-08 07:49:33 +00007101#ifdef CONFIG_PCI_IOV
7102 /*
7103 * Use the l2switch_enable flag - would be false if the DMA
7104 * Tx switch had been disabled.
7105 */
7106 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
Alexander Duyck472148c2012-11-07 02:34:28 +00007107 tx_flags |= IXGBE_TX_FLAGS_CC;
Alexander Duyck9e0c5642012-02-08 07:49:33 +00007108
7109#endif
John Fastabend32701dc2011-09-27 03:51:56 +00007110 /* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
Alexander Duyck66f32a82011-06-29 05:43:22 +00007111 if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
Alexander Duyck09dca472011-07-20 00:09:10 +00007112 ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
7113 (skb->priority != TC_PRIO_CONTROL))) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00007114 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
John Fastabend32701dc2011-09-27 03:51:56 +00007115 tx_flags |= (skb->priority & 0x7) <<
7116 IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00007117 if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
7118 struct vlan_ethhdr *vhdr;
Francois Romieu2049e1f2014-03-30 03:14:27 +00007119
7120 if (skb_cow_head(skb, 0))
Alexander Duyck66f32a82011-06-29 05:43:22 +00007121 goto out_drop;
7122 vhdr = (struct vlan_ethhdr *)skb->data;
7123 vhdr->h_vlan_TCI = htons(tx_flags >>
7124 IXGBE_TX_FLAGS_VLAN_SHIFT);
7125 } else {
7126 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
7127 }
7128 }
Alexander Duycka535c302011-05-27 05:31:52 +00007129
Alexander Duyck244e27a2012-02-08 07:51:11 +00007130 /* record initial flags and protocol */
7131 first->tx_flags = tx_flags;
7132 first->protocol = protocol;
7133
Yi Zoueacd73f2009-05-13 13:11:06 +00007134#ifdef IXGBE_FCOE
Alexander Duyck66f32a82011-06-29 05:43:22 +00007135 /* setup tx offload for FCoE */
Joe Perchesa1108ff2014-03-13 05:19:25 +00007136 if ((protocol == htons(ETH_P_FCOE)) &&
Alexander Duycka58915c2012-05-25 06:38:18 +00007137 (tx_ring->netdev->features & (NETIF_F_FSO | NETIF_F_FCOE_CRC))) {
Alexander Duyck244e27a2012-02-08 07:51:11 +00007138 tso = ixgbe_fso(tx_ring, first, &hdr_len);
Alexander Duyck897ab152011-05-27 05:31:47 +00007139 if (tso < 0)
7140 goto out_drop;
Auke Kok9a799d72007-09-15 14:07:45 -07007141
Alexander Duyck66f32a82011-06-29 05:43:22 +00007142 goto xmit_fcoe;
Alexander Duyck44df32c2009-03-31 21:34:23 +00007143 }
Auke Kok9a799d72007-09-15 14:07:45 -07007144
Auke Kok9a799d72007-09-15 14:07:45 -07007145#endif /* IXGBE_FCOE */
Alexander Duyck244e27a2012-02-08 07:51:11 +00007146 tso = ixgbe_tso(tx_ring, first, &hdr_len);
Alexander Duyck66f32a82011-06-29 05:43:22 +00007147 if (tso < 0)
Auke Kok9a799d72007-09-15 14:07:45 -07007148 goto out_drop;
Alexander Duyck244e27a2012-02-08 07:51:11 +00007149 else if (!tso)
7150 ixgbe_tx_csum(tx_ring, first);
Alexander Duyck66f32a82011-06-29 05:43:22 +00007151
7152 /* add the ATR filter if ATR is on */
7153 if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
Alexander Duyck244e27a2012-02-08 07:51:11 +00007154 ixgbe_atr(tx_ring, first);
Alexander Duyck66f32a82011-06-29 05:43:22 +00007155
7156#ifdef IXGBE_FCOE
7157xmit_fcoe:
7158#endif /* IXGBE_FCOE */
Alexander Duyck244e27a2012-02-08 07:51:11 +00007159 ixgbe_tx_map(tx_ring, first, hdr_len);
Alexander Duyckd3d00232011-07-15 02:31:25 +00007160
7161 ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
Auke Kok9a799d72007-09-15 14:07:45 -07007162
7163 return NETDEV_TX_OK;
Alexander Duyck897ab152011-05-27 05:31:47 +00007164
7165out_drop:
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00007166 dev_kfree_skb_any(first->skb);
7167 first->skb = NULL;
7168
Alexander Duyck897ab152011-05-27 05:31:47 +00007169 return NETDEV_TX_OK;
Auke Kok9a799d72007-09-15 14:07:45 -07007170}
7171
John Fastabend2a47fa42013-11-06 09:54:52 -08007172static netdev_tx_t __ixgbe_xmit_frame(struct sk_buff *skb,
7173 struct net_device *netdev,
7174 struct ixgbe_ring *ring)
Auke Kok9a799d72007-09-15 14:07:45 -07007175{
7176 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007177 struct ixgbe_ring *tx_ring;
Auke Kok9a799d72007-09-15 14:07:45 -07007178
Alexander Duycka50c29d2012-02-08 07:50:40 +00007179 /*
7180 * The minimum packet size for olinfo paylen is 17 so pad the skb
7181 * in order to meet this minimum size requirement.
7182 */
Stephen Hemmingerf73332f2012-06-21 02:15:10 +00007183 if (unlikely(skb->len < 17)) {
7184 if (skb_pad(skb, 17 - skb->len))
Alexander Duycka50c29d2012-02-08 07:50:40 +00007185 return NETDEV_TX_OK;
7186 skb->len = 17;
Tushar Dave71a49f72012-09-14 04:24:49 +00007187 skb_set_tail_pointer(skb, 17);
Alexander Duycka50c29d2012-02-08 07:50:40 +00007188 }
7189
John Fastabend2a47fa42013-11-06 09:54:52 -08007190 tx_ring = ring ? ring : adapter->tx_ring[skb->queue_mapping];
7191
Auke Kok9a799d72007-09-15 14:07:45 -07007192 return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
7193}
7194
John Fastabend2a47fa42013-11-06 09:54:52 -08007195static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
7196 struct net_device *netdev)
7197{
7198 return __ixgbe_xmit_frame(skb, netdev, NULL);
7199}
7200
Auke Kok9a799d72007-09-15 14:07:45 -07007201/**
7202 * ixgbe_set_mac - Change the Ethernet Address of the NIC
7203 * @netdev: network interface device structure
7204 * @p: pointer to an address structure
7205 *
7206 * Returns 0 on success, negative on failure
7207 **/
7208static int ixgbe_set_mac(struct net_device *netdev, void *p)
7209{
7210 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7211 struct ixgbe_hw *hw = &adapter->hw;
7212 struct sockaddr *addr = p;
7213
7214 if (!is_valid_ether_addr(addr->sa_data))
7215 return -EADDRNOTAVAIL;
7216
7217 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007218 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
Auke Kok9a799d72007-09-15 14:07:45 -07007219
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00007220 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07007221
7222 return 0;
7223}
7224
Ben Hutchings6b73e102009-04-29 08:08:58 +00007225static int
7226ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
7227{
7228 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7229 struct ixgbe_hw *hw = &adapter->hw;
7230 u16 value;
7231 int rc;
7232
7233 if (prtad != hw->phy.mdio.prtad)
7234 return -EINVAL;
7235 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
7236 if (!rc)
7237 rc = value;
7238 return rc;
7239}
7240
7241static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
7242 u16 addr, u16 value)
7243{
7244 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7245 struct ixgbe_hw *hw = &adapter->hw;
7246
7247 if (prtad != hw->phy.mdio.prtad)
7248 return -EINVAL;
7249 return hw->phy.ops.write_reg(hw, addr, devad, value);
7250}
7251
7252static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
7253{
7254 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7255
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007256 switch (cmd) {
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007257 case SIOCSHWTSTAMP:
Jacob Keller93501d42014-02-28 15:48:58 -08007258 return ixgbe_ptp_set_ts_config(adapter, req);
7259 case SIOCGHWTSTAMP:
7260 return ixgbe_ptp_get_ts_config(adapter, req);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007261 default:
7262 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
7263 }
Ben Hutchings6b73e102009-04-29 08:08:58 +00007264}
7265
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007266/**
7267 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00007268 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007269 * @netdev: network interface device structure
7270 *
7271 * Returns non-zero on failure
7272 **/
7273static int ixgbe_add_sanmac_netdev(struct net_device *dev)
7274{
7275 int err = 0;
7276 struct ixgbe_adapter *adapter = netdev_priv(dev);
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00007277 struct ixgbe_hw *hw = &adapter->hw;
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007278
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00007279 if (is_valid_ether_addr(hw->mac.san_addr)) {
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007280 rtnl_lock();
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00007281 err = dev_addr_add(dev, hw->mac.san_addr, NETDEV_HW_ADDR_T_SAN);
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007282 rtnl_unlock();
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00007283
7284 /* update SAN MAC vmdq pool selection */
7285 hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007286 }
7287 return err;
7288}
7289
7290/**
7291 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00007292 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007293 * @netdev: network interface device structure
7294 *
7295 * Returns non-zero on failure
7296 **/
7297static int ixgbe_del_sanmac_netdev(struct net_device *dev)
7298{
7299 int err = 0;
7300 struct ixgbe_adapter *adapter = netdev_priv(dev);
7301 struct ixgbe_mac_info *mac = &adapter->hw.mac;
7302
7303 if (is_valid_ether_addr(mac->san_addr)) {
7304 rtnl_lock();
7305 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
7306 rtnl_unlock();
7307 }
7308 return err;
7309}
7310
Auke Kok9a799d72007-09-15 14:07:45 -07007311#ifdef CONFIG_NET_POLL_CONTROLLER
7312/*
7313 * Polling 'interrupt' - used by things like netconsole to send skbs
7314 * without having to re-enable interrupts. It's not called while
7315 * the interrupt routine is executing.
7316 */
7317static void ixgbe_netpoll(struct net_device *netdev)
7318{
7319 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00007320 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07007321
Alexander Duyck1a647bd2010-01-13 01:49:13 +00007322 /* if interface is down do nothing */
7323 if (test_bit(__IXGBE_DOWN, &adapter->state))
7324 return;
7325
Auke Kok9a799d72007-09-15 14:07:45 -07007326 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00007327 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00007328 for (i = 0; i < adapter->num_q_vectors; i++)
7329 ixgbe_msix_clean_rings(0, adapter->q_vector[i]);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00007330 } else {
7331 ixgbe_intr(adapter->pdev->irq, netdev);
7332 }
Auke Kok9a799d72007-09-15 14:07:45 -07007333 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
Auke Kok9a799d72007-09-15 14:07:45 -07007334}
Auke Kok9a799d72007-09-15 14:07:45 -07007335
Alexander Duyck581330b2012-02-08 07:51:47 +00007336#endif
Eric Dumazetde1036b2010-10-20 23:00:04 +00007337static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
7338 struct rtnl_link_stats64 *stats)
7339{
7340 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7341 int i;
7342
Eric Dumazet1a515022010-11-16 19:26:42 -08007343 rcu_read_lock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00007344 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08007345 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
Eric Dumazetde1036b2010-10-20 23:00:04 +00007346 u64 bytes, packets;
7347 unsigned int start;
7348
Eric Dumazet1a515022010-11-16 19:26:42 -08007349 if (ring) {
7350 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07007351 start = u64_stats_fetch_begin_irq(&ring->syncp);
Eric Dumazet1a515022010-11-16 19:26:42 -08007352 packets = ring->stats.packets;
7353 bytes = ring->stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07007354 } while (u64_stats_fetch_retry_irq(&ring->syncp, start));
Eric Dumazet1a515022010-11-16 19:26:42 -08007355 stats->rx_packets += packets;
7356 stats->rx_bytes += bytes;
7357 }
Eric Dumazetde1036b2010-10-20 23:00:04 +00007358 }
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00007359
7360 for (i = 0; i < adapter->num_tx_queues; i++) {
7361 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
7362 u64 bytes, packets;
7363 unsigned int start;
7364
7365 if (ring) {
7366 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07007367 start = u64_stats_fetch_begin_irq(&ring->syncp);
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00007368 packets = ring->stats.packets;
7369 bytes = ring->stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07007370 } while (u64_stats_fetch_retry_irq(&ring->syncp, start));
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00007371 stats->tx_packets += packets;
7372 stats->tx_bytes += bytes;
7373 }
7374 }
Eric Dumazet1a515022010-11-16 19:26:42 -08007375 rcu_read_unlock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00007376 /* following stats updated by ixgbe_watchdog_task() */
7377 stats->multicast = netdev->stats.multicast;
7378 stats->rx_errors = netdev->stats.rx_errors;
7379 stats->rx_length_errors = netdev->stats.rx_length_errors;
7380 stats->rx_crc_errors = netdev->stats.rx_crc_errors;
7381 stats->rx_missed_errors = netdev->stats.rx_missed_errors;
7382 return stats;
7383}
7384
Jeff Kirsher8af3c332012-02-18 07:08:14 +00007385#ifdef CONFIG_IXGBE_DCB
Ben Hutchings49ce9c22012-07-10 10:56:00 +00007386/**
7387 * ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
7388 * @adapter: pointer to ixgbe_adapter
John Fastabend8b1c0b22011-05-03 02:26:48 +00007389 * @tc: number of traffic classes currently enabled
7390 *
7391 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
7392 * 802.1Q priority maps to a packet buffer that exists.
7393 */
7394static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
7395{
7396 struct ixgbe_hw *hw = &adapter->hw;
7397 u32 reg, rsave;
7398 int i;
7399
7400 /* 82598 have a static priority to TC mapping that can not
7401 * be changed so no validation is needed.
7402 */
7403 if (hw->mac.type == ixgbe_mac_82598EB)
7404 return;
7405
7406 reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
7407 rsave = reg;
7408
7409 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
7410 u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);
7411
7412 /* If up2tc is out of bounds default to zero */
7413 if (up2tc > tc)
7414 reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
7415 }
7416
7417 if (reg != rsave)
7418 IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);
7419
7420 return;
7421}
7422
Ben Hutchings49ce9c22012-07-10 10:56:00 +00007423/**
Alexander Duyck02debdc2012-05-18 06:33:31 +00007424 * ixgbe_set_prio_tc_map - Configure netdev prio tc map
7425 * @adapter: Pointer to adapter struct
7426 *
7427 * Populate the netdev user priority to tc map
7428 */
7429static void ixgbe_set_prio_tc_map(struct ixgbe_adapter *adapter)
7430{
7431 struct net_device *dev = adapter->netdev;
7432 struct ixgbe_dcb_config *dcb_cfg = &adapter->dcb_cfg;
7433 struct ieee_ets *ets = adapter->ixgbe_ieee_ets;
7434 u8 prio;
7435
7436 for (prio = 0; prio < MAX_USER_PRIORITY; prio++) {
7437 u8 tc = 0;
7438
7439 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE)
7440 tc = ixgbe_dcb_get_tc_from_up(dcb_cfg, 0, prio);
7441 else if (ets)
7442 tc = ets->prio_tc[prio];
7443
7444 netdev_set_prio_tc_map(dev, prio, tc);
7445 }
7446}
7447
Alexander Duyckcca73c52013-01-12 06:33:44 +00007448#endif /* CONFIG_IXGBE_DCB */
Alexander Duyck02debdc2012-05-18 06:33:31 +00007449/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00007450 * ixgbe_setup_tc - configure net_device for multiple traffic classes
John Fastabend8b1c0b22011-05-03 02:26:48 +00007451 *
7452 * @netdev: net device to configure
7453 * @tc: number of traffic classes to enable
7454 */
7455int ixgbe_setup_tc(struct net_device *dev, u8 tc)
7456{
John Fastabend8b1c0b22011-05-03 02:26:48 +00007457 struct ixgbe_adapter *adapter = netdev_priv(dev);
7458 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend2a47fa42013-11-06 09:54:52 -08007459 bool pools;
John Fastabend8b1c0b22011-05-03 02:26:48 +00007460
John Fastabend8b1c0b22011-05-03 02:26:48 +00007461 /* Hardware supports up to 8 traffic classes */
John Fastabend4de2a022011-09-27 03:52:01 +00007462 if (tc > adapter->dcb_cfg.num_tcs.pg_tcs ||
Alexander Duyck581330b2012-02-08 07:51:47 +00007463 (hw->mac.type == ixgbe_mac_82598EB &&
7464 tc < MAX_TRAFFIC_CLASS))
John Fastabend8b1c0b22011-05-03 02:26:48 +00007465 return -EINVAL;
7466
John Fastabend2a47fa42013-11-06 09:54:52 -08007467 pools = (find_first_zero_bit(&adapter->fwd_bitmask, 32) > 1);
7468 if (tc && pools && adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS)
7469 return -EBUSY;
7470
John Fastabend8b1c0b22011-05-03 02:26:48 +00007471 /* Hardware has to reinitialize queues and interrupts to
Stephen Hemminger52f33af2011-12-22 16:34:52 +00007472 * match packet buffer alignment. Unfortunately, the
John Fastabend8b1c0b22011-05-03 02:26:48 +00007473 * hardware is not flexible enough to do this dynamically.
7474 */
7475 if (netif_running(dev))
7476 ixgbe_close(dev);
7477 ixgbe_clear_interrupt_scheme(adapter);
7478
Alexander Duyckcca73c52013-01-12 06:33:44 +00007479#ifdef CONFIG_IXGBE_DCB
John Fastabende7589ea2011-07-18 22:38:36 +00007480 if (tc) {
John Fastabend8b1c0b22011-05-03 02:26:48 +00007481 netdev_set_num_tc(dev, tc);
Alexander Duyck02debdc2012-05-18 06:33:31 +00007482 ixgbe_set_prio_tc_map(adapter);
7483
John Fastabende7589ea2011-07-18 22:38:36 +00007484 adapter->flags |= IXGBE_FLAG_DCB_ENABLED;
John Fastabende7589ea2011-07-18 22:38:36 +00007485
Alexander Duyck943561d2012-05-09 22:14:44 -07007486 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
7487 adapter->last_lfc_mode = adapter->hw.fc.requested_mode;
John Fastabende7589ea2011-07-18 22:38:36 +00007488 adapter->hw.fc.requested_mode = ixgbe_fc_none;
Alexander Duyck943561d2012-05-09 22:14:44 -07007489 }
John Fastabende7589ea2011-07-18 22:38:36 +00007490 } else {
John Fastabend8b1c0b22011-05-03 02:26:48 +00007491 netdev_reset_tc(dev);
Alexander Duyck02debdc2012-05-18 06:33:31 +00007492
Alexander Duyck943561d2012-05-09 22:14:44 -07007493 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
7494 adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
John Fastabende7589ea2011-07-18 22:38:36 +00007495
7496 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
John Fastabende7589ea2011-07-18 22:38:36 +00007497
7498 adapter->temp_dcb_cfg.pfc_mode_enable = false;
7499 adapter->dcb_cfg.pfc_mode_enable = false;
7500 }
7501
John Fastabend8b1c0b22011-05-03 02:26:48 +00007502 ixgbe_validate_rtr(adapter, tc);
Alexander Duyckcca73c52013-01-12 06:33:44 +00007503
7504#endif /* CONFIG_IXGBE_DCB */
7505 ixgbe_init_interrupt_scheme(adapter);
7506
John Fastabend8b1c0b22011-05-03 02:26:48 +00007507 if (netif_running(dev))
Alexander Duyckcca73c52013-01-12 06:33:44 +00007508 return ixgbe_open(dev);
John Fastabend8b1c0b22011-05-03 02:26:48 +00007509
7510 return 0;
7511}
Eric Dumazetde1036b2010-10-20 23:00:04 +00007512
Greg Roseda36b642012-12-11 08:26:43 +00007513#ifdef CONFIG_PCI_IOV
7514void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter)
7515{
7516 struct net_device *netdev = adapter->netdev;
7517
7518 rtnl_lock();
Greg Roseda36b642012-12-11 08:26:43 +00007519 ixgbe_setup_tc(netdev, netdev_get_num_tc(netdev));
Greg Roseda36b642012-12-11 08:26:43 +00007520 rtnl_unlock();
7521}
7522
7523#endif
Don Skidmore082757a2011-07-21 05:55:00 +00007524void ixgbe_do_reset(struct net_device *netdev)
7525{
7526 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7527
7528 if (netif_running(netdev))
7529 ixgbe_reinit_locked(adapter);
7530 else
7531 ixgbe_reset(adapter);
7532}
7533
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007534static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
Alexander Duyck567d2de2012-02-11 07:18:57 +00007535 netdev_features_t features)
Don Skidmore082757a2011-07-21 05:55:00 +00007536{
7537 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7538
Don Skidmore082757a2011-07-21 05:55:00 +00007539 /* If Rx checksum is disabled, then RSC/LRO should also be disabled */
Alexander Duyck567d2de2012-02-11 07:18:57 +00007540 if (!(features & NETIF_F_RXCSUM))
7541 features &= ~NETIF_F_LRO;
Don Skidmore082757a2011-07-21 05:55:00 +00007542
Alexander Duyck567d2de2012-02-11 07:18:57 +00007543 /* Turn off LRO if not RSC capable */
7544 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
7545 features &= ~NETIF_F_LRO;
Jacob Keller8e2813f2012-04-21 06:05:40 +00007546
Alexander Duyck567d2de2012-02-11 07:18:57 +00007547 return features;
Don Skidmore082757a2011-07-21 05:55:00 +00007548}
7549
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007550static int ixgbe_set_features(struct net_device *netdev,
Alexander Duyck567d2de2012-02-11 07:18:57 +00007551 netdev_features_t features)
Don Skidmore082757a2011-07-21 05:55:00 +00007552{
7553 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Alexander Duyck567d2de2012-02-11 07:18:57 +00007554 netdev_features_t changed = netdev->features ^ features;
Don Skidmore082757a2011-07-21 05:55:00 +00007555 bool need_reset = false;
7556
Don Skidmore082757a2011-07-21 05:55:00 +00007557 /* Make sure RSC matches LRO, reset if change */
Alexander Duyck567d2de2012-02-11 07:18:57 +00007558 if (!(features & NETIF_F_LRO)) {
7559 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Don Skidmore082757a2011-07-21 05:55:00 +00007560 need_reset = true;
Alexander Duyck567d2de2012-02-11 07:18:57 +00007561 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
7562 } else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
7563 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
7564 if (adapter->rx_itr_setting == 1 ||
7565 adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
7566 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
7567 need_reset = true;
7568 } else if ((changed ^ features) & NETIF_F_LRO) {
7569 e_info(probe, "rx-usecs set too low, "
7570 "disabling RSC\n");
Don Skidmore082757a2011-07-21 05:55:00 +00007571 }
7572 }
7573
7574 /*
7575 * Check if Flow Director n-tuple support was enabled or disabled. If
7576 * the state changed, we need to reset.
7577 */
Alexander Duyck39cb6812012-06-06 05:38:20 +00007578 switch (features & NETIF_F_NTUPLE) {
7579 case NETIF_F_NTUPLE:
Alexander Duyck567d2de2012-02-11 07:18:57 +00007580 /* turn off ATR, enable perfect filters and reset */
Alexander Duyck39cb6812012-06-06 05:38:20 +00007581 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
7582 need_reset = true;
7583
Alexander Duyck567d2de2012-02-11 07:18:57 +00007584 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
7585 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
Alexander Duyck39cb6812012-06-06 05:38:20 +00007586 break;
7587 default:
7588 /* turn off perfect filters, enable ATR and reset */
7589 if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
7590 need_reset = true;
7591
7592 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
7593
7594 /* We cannot enable ATR if SR-IOV is enabled */
7595 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7596 break;
7597
7598 /* We cannot enable ATR if we have 2 or more traffic classes */
7599 if (netdev_get_num_tc(netdev) > 1)
7600 break;
7601
7602 /* We cannot enable ATR if RSS is disabled */
7603 if (adapter->ring_feature[RING_F_RSS].limit <= 1)
7604 break;
7605
7606 /* A sample rate of 0 indicates ATR disabled */
7607 if (!adapter->atr_sample_rate)
7608 break;
7609
7610 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
7611 break;
Don Skidmore082757a2011-07-21 05:55:00 +00007612 }
7613
Patrick McHardyf6469682013-04-19 02:04:27 +00007614 if (features & NETIF_F_HW_VLAN_CTAG_RX)
John Fastabend146d4cc2012-05-15 05:59:26 +00007615 ixgbe_vlan_strip_enable(adapter);
7616 else
7617 ixgbe_vlan_strip_disable(adapter);
7618
Ben Greear3f2d1c02012-03-08 08:28:41 +00007619 if (changed & NETIF_F_RXALL)
7620 need_reset = true;
7621
Alexander Duyck567d2de2012-02-11 07:18:57 +00007622 netdev->features = features;
Don Skidmore082757a2011-07-21 05:55:00 +00007623 if (need_reset)
7624 ixgbe_do_reset(netdev);
7625
7626 return 0;
Don Skidmore082757a2011-07-21 05:55:00 +00007627}
7628
stephen hemmingeredc7d572012-10-01 12:32:33 +00007629static int ixgbe_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007630 struct net_device *dev,
stephen hemminger6b6e2722012-09-17 10:03:26 +00007631 const unsigned char *addr,
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007632 u16 flags)
7633{
7634 struct ixgbe_adapter *adapter = netdev_priv(dev);
John Fastabend95447462012-05-31 12:42:26 +00007635 int err;
7636
7637 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
Vlad Yasevichfaaf02d2013-03-06 15:39:43 +00007638 return ndo_dflt_fdb_add(ndm, tb, dev, addr, flags);
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007639
John Fastabendb1ac1ef2012-11-01 05:00:44 +00007640 /* Hardware does not support aging addresses so if a
7641 * ndm_state is given only allow permanent addresses
7642 */
7643 if (ndm->ndm_state && !(ndm->ndm_state & NUD_PERMANENT)) {
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007644 pr_info("%s: FDB only supports static addresses\n",
7645 ixgbe_driver_name);
7646 return -EINVAL;
7647 }
7648
Ben Hutchings46acc462012-11-01 09:11:11 +00007649 if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) {
John Fastabend95447462012-05-31 12:42:26 +00007650 u32 rar_uc_entries = IXGBE_MAX_PF_MACVLANS;
7651
7652 if (netdev_uc_count(dev) < rar_uc_entries)
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007653 err = dev_uc_add_excl(dev, addr);
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007654 else
John Fastabend95447462012-05-31 12:42:26 +00007655 err = -ENOMEM;
7656 } else if (is_multicast_ether_addr(addr)) {
7657 err = dev_mc_add_excl(dev, addr);
7658 } else {
7659 err = -EINVAL;
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007660 }
7661
7662 /* Only return duplicate errors if NLM_F_EXCL is set */
7663 if (err == -EEXIST && !(flags & NLM_F_EXCL))
7664 err = 0;
7665
7666 return err;
7667}
7668
John Fastabend815cccb2012-10-24 08:13:09 +00007669static int ixgbe_ndo_bridge_setlink(struct net_device *dev,
7670 struct nlmsghdr *nlh)
7671{
7672 struct ixgbe_adapter *adapter = netdev_priv(dev);
7673 struct nlattr *attr, *br_spec;
7674 int rem;
7675
7676 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
7677 return -EOPNOTSUPP;
7678
7679 br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
7680
7681 nla_for_each_nested(attr, br_spec, rem) {
7682 __u16 mode;
7683 u32 reg = 0;
7684
7685 if (nla_type(attr) != IFLA_BRIDGE_MODE)
7686 continue;
7687
7688 mode = nla_get_u16(attr);
Greg Rose9b735982012-11-08 02:41:35 +00007689 if (mode == BRIDGE_MODE_VEPA) {
John Fastabend815cccb2012-10-24 08:13:09 +00007690 reg = 0;
Greg Rose9b735982012-11-08 02:41:35 +00007691 adapter->flags2 &= ~IXGBE_FLAG2_BRIDGE_MODE_VEB;
7692 } else if (mode == BRIDGE_MODE_VEB) {
John Fastabend815cccb2012-10-24 08:13:09 +00007693 reg = IXGBE_PFDTXGSWC_VT_LBEN;
Greg Rose9b735982012-11-08 02:41:35 +00007694 adapter->flags2 |= IXGBE_FLAG2_BRIDGE_MODE_VEB;
7695 } else
John Fastabend815cccb2012-10-24 08:13:09 +00007696 return -EINVAL;
7697
7698 IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC, reg);
7699
7700 e_info(drv, "enabling bridge mode: %s\n",
7701 mode == BRIDGE_MODE_VEPA ? "VEPA" : "VEB");
7702 }
7703
7704 return 0;
7705}
7706
7707static int ixgbe_ndo_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
Vlad Yasevich6cbdcee2013-02-13 12:00:13 +00007708 struct net_device *dev,
7709 u32 filter_mask)
John Fastabend815cccb2012-10-24 08:13:09 +00007710{
7711 struct ixgbe_adapter *adapter = netdev_priv(dev);
7712 u16 mode;
7713
7714 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
7715 return 0;
7716
Greg Rose9b735982012-11-08 02:41:35 +00007717 if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB)
John Fastabend815cccb2012-10-24 08:13:09 +00007718 mode = BRIDGE_MODE_VEB;
7719 else
7720 mode = BRIDGE_MODE_VEPA;
7721
7722 return ndo_dflt_bridge_getlink(skb, pid, seq, dev, mode);
7723}
7724
John Fastabend2a47fa42013-11-06 09:54:52 -08007725static void *ixgbe_fwd_add(struct net_device *pdev, struct net_device *vdev)
7726{
7727 struct ixgbe_fwd_adapter *fwd_adapter = NULL;
7728 struct ixgbe_adapter *adapter = netdev_priv(pdev);
John Fastabend51f37732013-11-08 00:51:10 -08007729 unsigned int limit;
John Fastabend2a47fa42013-11-06 09:54:52 -08007730 int pool, err;
7731
John Fastabend219354d2013-11-08 00:50:32 -08007732#ifdef CONFIG_RPS
7733 if (vdev->num_rx_queues != vdev->num_tx_queues) {
7734 netdev_info(pdev, "%s: Only supports a single queue count for TX and RX\n",
7735 vdev->name);
7736 return ERR_PTR(-EINVAL);
7737 }
7738#endif
John Fastabend2a47fa42013-11-06 09:54:52 -08007739 /* Check for hardware restriction on number of rx/tx queues */
John Fastabend219354d2013-11-08 00:50:32 -08007740 if (vdev->num_tx_queues > IXGBE_MAX_L2A_QUEUES ||
John Fastabend2a47fa42013-11-06 09:54:52 -08007741 vdev->num_tx_queues == IXGBE_BAD_L2A_QUEUE) {
7742 netdev_info(pdev,
7743 "%s: Supports RX/TX Queue counts 1,2, and 4\n",
7744 pdev->name);
7745 return ERR_PTR(-EINVAL);
7746 }
7747
7748 if (((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
7749 adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS - 1) ||
7750 (adapter->num_rx_pools > IXGBE_MAX_MACVLANS))
7751 return ERR_PTR(-EBUSY);
7752
7753 fwd_adapter = kcalloc(1, sizeof(struct ixgbe_fwd_adapter), GFP_KERNEL);
7754 if (!fwd_adapter)
7755 return ERR_PTR(-ENOMEM);
7756
7757 pool = find_first_zero_bit(&adapter->fwd_bitmask, 32);
7758 adapter->num_rx_pools++;
7759 set_bit(pool, &adapter->fwd_bitmask);
John Fastabend51f37732013-11-08 00:51:10 -08007760 limit = find_last_bit(&adapter->fwd_bitmask, 32);
John Fastabend2a47fa42013-11-06 09:54:52 -08007761
7762 /* Enable VMDq flag so device will be set in VM mode */
7763 adapter->flags |= IXGBE_FLAG_VMDQ_ENABLED | IXGBE_FLAG_SRIOV_ENABLED;
John Fastabend51f37732013-11-08 00:51:10 -08007764 adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
John Fastabend219354d2013-11-08 00:50:32 -08007765 adapter->ring_feature[RING_F_RSS].limit = vdev->num_tx_queues;
John Fastabend2a47fa42013-11-06 09:54:52 -08007766
7767 /* Force reinit of ring allocation with VMDQ enabled */
7768 err = ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
7769 if (err)
7770 goto fwd_add_err;
7771 fwd_adapter->pool = pool;
7772 fwd_adapter->real_adapter = adapter;
7773 err = ixgbe_fwd_ring_up(vdev, fwd_adapter);
7774 if (err)
7775 goto fwd_add_err;
7776 netif_tx_start_all_queues(vdev);
7777 return fwd_adapter;
7778fwd_add_err:
7779 /* unwind counter and free adapter struct */
7780 netdev_info(pdev,
7781 "%s: dfwd hardware acceleration failed\n", vdev->name);
7782 clear_bit(pool, &adapter->fwd_bitmask);
7783 adapter->num_rx_pools--;
7784 kfree(fwd_adapter);
7785 return ERR_PTR(err);
7786}
7787
7788static void ixgbe_fwd_del(struct net_device *pdev, void *priv)
7789{
7790 struct ixgbe_fwd_adapter *fwd_adapter = priv;
7791 struct ixgbe_adapter *adapter = fwd_adapter->real_adapter;
John Fastabend51f37732013-11-08 00:51:10 -08007792 unsigned int limit;
John Fastabend2a47fa42013-11-06 09:54:52 -08007793
7794 clear_bit(fwd_adapter->pool, &adapter->fwd_bitmask);
7795 adapter->num_rx_pools--;
7796
John Fastabend51f37732013-11-08 00:51:10 -08007797 limit = find_last_bit(&adapter->fwd_bitmask, 32);
7798 adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
John Fastabend2a47fa42013-11-06 09:54:52 -08007799 ixgbe_fwd_ring_down(fwd_adapter->netdev, fwd_adapter);
7800 ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
7801 netdev_dbg(pdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
7802 fwd_adapter->pool, adapter->num_rx_pools,
7803 fwd_adapter->rx_base_queue,
7804 fwd_adapter->rx_base_queue + adapter->num_rx_queues_per_pool,
7805 adapter->fwd_bitmask);
7806 kfree(fwd_adapter);
7807}
7808
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007809static const struct net_device_ops ixgbe_netdev_ops = {
Joe Perchese8e9f692010-09-07 21:34:53 +00007810 .ndo_open = ixgbe_open,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007811 .ndo_stop = ixgbe_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08007812 .ndo_start_xmit = ixgbe_xmit_frame,
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07007813 .ndo_select_queue = ixgbe_select_queue,
Alexander Duyck581330b2012-02-08 07:51:47 +00007814 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007815 .ndo_validate_addr = eth_validate_addr,
7816 .ndo_set_mac_address = ixgbe_set_mac,
7817 .ndo_change_mtu = ixgbe_change_mtu,
7818 .ndo_tx_timeout = ixgbe_tx_timeout,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007819 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
7820 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00007821 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00007822 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
7823 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
7824 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
Alexander Duyck581330b2012-02-08 07:51:47 +00007825 .ndo_set_vf_spoofchk = ixgbe_ndo_set_vf_spoofchk,
Greg Rose7f016482010-05-04 22:12:06 +00007826 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Eric Dumazetde1036b2010-10-20 23:00:04 +00007827 .ndo_get_stats64 = ixgbe_get_stats64,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00007828#ifdef CONFIG_IXGBE_DCB
John Fastabend24095aa2011-02-23 05:58:03 +00007829 .ndo_setup_tc = ixgbe_setup_tc,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00007830#endif
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007831#ifdef CONFIG_NET_POLL_CONTROLLER
7832 .ndo_poll_controller = ixgbe_netpoll,
7833#endif
Cong Wange0d10952013-08-01 11:10:25 +08007834#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir8b80cda2013-07-10 17:13:26 +03007835 .ndo_busy_poll = ixgbe_low_latency_recv,
Eliezer Tamir5a85e732013-06-10 11:40:20 +03007836#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007837#ifdef IXGBE_FCOE
7838 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
Yi Zou68a683c2011-02-01 07:22:16 +00007839 .ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
Yi Zou332d4a72009-05-13 13:11:53 +00007840 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00007841 .ndo_fcoe_enable = ixgbe_fcoe_enable,
7842 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00007843 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Neerav Parikhea818752012-01-04 20:23:40 +00007844 .ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
Yi Zou332d4a72009-05-13 13:11:53 +00007845#endif /* IXGBE_FCOE */
Don Skidmore082757a2011-07-21 05:55:00 +00007846 .ndo_set_features = ixgbe_set_features,
7847 .ndo_fix_features = ixgbe_fix_features,
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007848 .ndo_fdb_add = ixgbe_ndo_fdb_add,
John Fastabend815cccb2012-10-24 08:13:09 +00007849 .ndo_bridge_setlink = ixgbe_ndo_bridge_setlink,
7850 .ndo_bridge_getlink = ixgbe_ndo_bridge_getlink,
John Fastabend2a47fa42013-11-06 09:54:52 -08007851 .ndo_dfwd_add_station = ixgbe_fwd_add,
7852 .ndo_dfwd_del_station = ixgbe_fwd_del,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007853};
7854
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007855/**
Jacob Kellere027d1a2013-07-31 06:53:31 +00007856 * ixgbe_enumerate_functions - Get the number of ports this device has
7857 * @adapter: adapter structure
7858 *
7859 * This function enumerates the phsyical functions co-located on a single slot,
7860 * in order to determine how many ports a device has. This is most useful in
7861 * determining the required GT/s of PCIe bandwidth necessary for optimal
7862 * performance.
7863 **/
7864static inline int ixgbe_enumerate_functions(struct ixgbe_adapter *adapter)
7865{
Jacob Kellere027d1a2013-07-31 06:53:31 +00007866 struct list_head *entry;
7867 int physfns = 0;
7868
Jacob Kellerf1f96572013-08-31 02:45:38 +00007869 /* Some cards can not use the generic count PCIe functions method,
7870 * because they are behind a parent switch, so we hardcode these with
7871 * the correct number of functions.
Jacob Kellere027d1a2013-07-31 06:53:31 +00007872 */
Jacob Kellerf1f96572013-08-31 02:45:38 +00007873 if (ixgbe_pcie_from_parent(&adapter->hw)) {
Jacob Kellere027d1a2013-07-31 06:53:31 +00007874 physfns = 4;
Jacob Kellerf1f96572013-08-31 02:45:38 +00007875 } else {
Jacob Kellere027d1a2013-07-31 06:53:31 +00007876 list_for_each(entry, &adapter->pdev->bus_list) {
7877 struct pci_dev *pdev =
7878 list_entry(entry, struct pci_dev, bus_list);
7879 /* don't count virtual functions */
7880 if (!pdev->is_virtfn)
7881 physfns++;
7882 }
7883 }
7884
7885 return physfns;
7886}
7887
7888/**
Jacob Keller8e2813f2012-04-21 06:05:40 +00007889 * ixgbe_wol_supported - Check whether device supports WoL
7890 * @hw: hw specific details
7891 * @device_id: the device ID
7892 * @subdev_id: the subsystem device ID
7893 *
7894 * This function is used by probe and ethtool to determine
7895 * which devices have WoL support
7896 *
7897 **/
7898int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
7899 u16 subdevice_id)
7900{
7901 struct ixgbe_hw *hw = &adapter->hw;
7902 u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
7903 int is_wol_supported = 0;
7904
7905 switch (device_id) {
7906 case IXGBE_DEV_ID_82599_SFP:
7907 /* Only these subdevices could supports WOL */
7908 switch (subdevice_id) {
Mark Rustad87557442014-02-25 17:58:55 -08007909 case IXGBE_SUBDEV_ID_82599_SFP_WOL0:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007910 case IXGBE_SUBDEV_ID_82599_560FLR:
7911 /* only support first port */
7912 if (hw->bus.func != 0)
7913 break;
Emil Tantilov5700ff22013-04-18 08:18:55 +00007914 case IXGBE_SUBDEV_ID_82599_SP_560FLR:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007915 case IXGBE_SUBDEV_ID_82599_SFP:
Don Skidmoreb6dfd932012-07-11 07:17:42 +00007916 case IXGBE_SUBDEV_ID_82599_RNDC:
Emil Tantilovf8a06c22012-08-16 08:13:07 +00007917 case IXGBE_SUBDEV_ID_82599_ECNA_DP:
Jacob Keller979fe5f2013-04-03 04:41:37 +00007918 case IXGBE_SUBDEV_ID_82599_LOM_SFP:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007919 is_wol_supported = 1;
7920 break;
7921 }
7922 break;
Don Skidmore5daebbb2013-04-05 05:49:34 +00007923 case IXGBE_DEV_ID_82599EN_SFP:
7924 /* Only this subdevice supports WOL */
7925 switch (subdevice_id) {
7926 case IXGBE_SUBDEV_ID_82599EN_SFP_OCP1:
7927 is_wol_supported = 1;
7928 break;
7929 }
7930 break;
Jacob Keller8e2813f2012-04-21 06:05:40 +00007931 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
7932 /* All except this subdevice support WOL */
7933 if (subdevice_id != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
7934 is_wol_supported = 1;
7935 break;
7936 case IXGBE_DEV_ID_82599_KX4:
7937 is_wol_supported = 1;
7938 break;
7939 case IXGBE_DEV_ID_X540T:
joshua.a.hay@intel.comdf376f02012-09-21 00:08:21 +00007940 case IXGBE_DEV_ID_X540T1:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007941 /* check eeprom to see if enabled wol */
7942 if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
7943 ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
7944 (hw->bus.func == 0))) {
7945 is_wol_supported = 1;
7946 }
7947 break;
7948 }
7949
7950 return is_wol_supported;
7951}
7952
7953/**
Auke Kok9a799d72007-09-15 14:07:45 -07007954 * ixgbe_probe - Device Initialization Routine
7955 * @pdev: PCI device information struct
7956 * @ent: entry in ixgbe_pci_tbl
7957 *
7958 * Returns 0 on success, negative on failure
7959 *
7960 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
7961 * The OS initialization, configuring of the adapter private structure,
7962 * and a hardware reset occur.
7963 **/
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00007964static int ixgbe_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07007965{
7966 struct net_device *netdev;
7967 struct ixgbe_adapter *adapter = NULL;
7968 struct ixgbe_hw *hw;
7969 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Auke Kok9a799d72007-09-15 14:07:45 -07007970 static int cards_found;
Jacob Kellere027d1a2013-07-31 06:53:31 +00007971 int i, err, pci_using_dac, expected_gts;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007972 unsigned int indices = MAX_TX_QUEUES;
Don Skidmore289700db2010-12-03 03:32:58 +00007973 u8 part_str[IXGBE_PBANUM_LENGTH];
Yi Zoueacd73f2009-05-13 13:11:06 +00007974#ifdef IXGBE_FCOE
7975 u16 device_caps;
7976#endif
Don Skidmore289700db2010-12-03 03:32:58 +00007977 u32 eec;
Auke Kok9a799d72007-09-15 14:07:45 -07007978
Andy Gospodarekbded64a2010-07-21 06:40:31 +00007979 /* Catch broken hardware that put the wrong VF device ID in
7980 * the PCIe SR-IOV capability.
7981 */
7982 if (pdev->is_virtfn) {
7983 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
7984 pci_name(pdev), pdev->vendor, pdev->device);
7985 return -EINVAL;
7986 }
7987
gouji-new9ce77662009-05-06 10:44:45 +00007988 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007989 if (err)
7990 return err;
7991
Russell Kingf5f2eda2013-06-10 12:47:42 +01007992 if (!dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07007993 pci_using_dac = 1;
7994 } else {
Russell Kingf5f2eda2013-06-10 12:47:42 +01007995 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007996 if (err) {
Russell Kingf5f2eda2013-06-10 12:47:42 +01007997 dev_err(&pdev->dev,
7998 "No usable DMA configuration, aborting\n");
7999 goto err_dma;
Auke Kok9a799d72007-09-15 14:07:45 -07008000 }
8001 pci_using_dac = 0;
8002 }
8003
gouji-new9ce77662009-05-06 10:44:45 +00008004 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00008005 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07008006 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00008007 dev_err(&pdev->dev,
8008 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07008009 goto err_pci_reg;
8010 }
8011
Frans Pop19d5afd2009-10-02 10:04:12 -07008012 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008013
Auke Kok9a799d72007-09-15 14:07:45 -07008014 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07008015 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008016
Alexander Duyckd3cb9862013-01-16 01:35:35 +00008017 if (ii->mac == ixgbe_mac_82598EB) {
John Fastabende901acd2011-04-26 07:26:08 +00008018#ifdef CONFIG_IXGBE_DCB
Alexander Duyckd3cb9862013-01-16 01:35:35 +00008019 /* 8 TC w/ 4 queues per TC */
8020 indices = 4 * MAX_TRAFFIC_CLASS;
8021#else
8022 indices = IXGBE_MAX_RSS_INDICES;
John Fastabende901acd2011-04-26 07:26:08 +00008023#endif
Alexander Duyckd3cb9862013-01-16 01:35:35 +00008024 }
John Fastabende901acd2011-04-26 07:26:08 +00008025
John Fastabendc85a2612010-02-25 23:15:21 +00008026 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07008027 if (!netdev) {
8028 err = -ENOMEM;
8029 goto err_alloc_etherdev;
8030 }
8031
Auke Kok9a799d72007-09-15 14:07:45 -07008032 SET_NETDEV_DEV(netdev, &pdev->dev);
8033
Auke Kok9a799d72007-09-15 14:07:45 -07008034 adapter = netdev_priv(netdev);
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008035 pci_set_drvdata(pdev, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008036
8037 adapter->netdev = netdev;
8038 adapter->pdev = pdev;
8039 hw = &adapter->hw;
8040 hw->back = adapter;
stephen hemmingerb3f4d592012-03-13 06:04:20 +00008041 adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
Auke Kok9a799d72007-09-15 14:07:45 -07008042
Jeff Kirsher05857982008-09-11 19:57:00 -07008043 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
Joe Perchese8e9f692010-09-07 21:34:53 +00008044 pci_resource_len(pdev, 0));
Mark Rustad2a1a0912014-01-14 18:53:15 -08008045 adapter->io_addr = hw->hw_addr;
Auke Kok9a799d72007-09-15 14:07:45 -07008046 if (!hw->hw_addr) {
8047 err = -EIO;
8048 goto err_ioremap;
8049 }
8050
Stephen Hemminger0edc3522008-11-19 22:24:29 -08008051 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07008052 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008053 netdev->watchdog_timeo = 5 * HZ;
Don Skidmore9fe93af2010-12-03 09:33:54 +00008054 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
Auke Kok9a799d72007-09-15 14:07:45 -07008055
Auke Kok9a799d72007-09-15 14:07:45 -07008056 adapter->bd_number = cards_found;
8057
Auke Kok9a799d72007-09-15 14:07:45 -07008058 /* Setup hw api */
8059 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08008060 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07008061
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07008062 /* EEPROM */
8063 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
8064 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
Mark Rustad58cf6632014-03-12 00:38:40 +00008065 if (ixgbe_removed(hw->hw_addr)) {
8066 err = -EIO;
8067 goto err_ioremap;
8068 }
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07008069 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
8070 if (!(eec & (1 << 8)))
8071 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
8072
8073 /* PHY */
8074 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08008075 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00008076 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
8077 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
8078 hw->phy.mdio.mmds = 0;
8079 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
8080 hw->phy.mdio.dev = netdev;
8081 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
8082 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08008083
Don Skidmore8ca783a2009-05-26 20:40:47 -07008084 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07008085
8086 /* setup the private structure */
8087 err = ixgbe_sw_init(adapter);
8088 if (err)
8089 goto err_sw_init;
8090
Don Skidmoree86bff02010-02-11 04:14:08 +00008091 /* Make it possible the adapter to be woken up via WOL */
Don Skidmoreb93a2222010-11-16 19:27:17 -08008092 switch (adapter->hw.mac.type) {
8093 case ixgbe_mac_82599EB:
8094 case ixgbe_mac_X540:
Don Skidmoree86bff02010-02-11 04:14:08 +00008095 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Don Skidmoreb93a2222010-11-16 19:27:17 -08008096 break;
8097 default:
8098 break;
8099 }
Don Skidmoree86bff02010-02-11 04:14:08 +00008100
Don Skidmorebf069c92009-05-07 10:39:54 +00008101 /*
8102 * If there is a fan on this device and it has failed log the
8103 * failure.
8104 */
8105 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
8106 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
8107 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00008108 e_crit(probe, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00008109 }
8110
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +00008111 if (allow_unsupported_sfp)
8112 hw->allow_unsupported_sfp = allow_unsupported_sfp;
8113
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07008114 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07008115 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07008116 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07008117 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07008118 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
8119 hw->mac.type == ixgbe_mac_82598EB) {
Don Skidmore8ca783a2009-05-26 20:40:47 -07008120 err = 0;
8121 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Don Skidmore1b1bf312013-07-31 05:27:04 +00008122 e_dev_err("failed to load because an unsupported SFP+ or QSFP module type was detected.\n");
8123 e_dev_err("Reload the driver after installing a supported module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00008124 goto err_sw_init;
8125 } else if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00008126 e_dev_err("HW Init failed: %d\n", err);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07008127 goto err_sw_init;
8128 }
8129
Alexander Duyck99d74482012-05-09 08:09:25 +00008130#ifdef CONFIG_PCI_IOV
Greg Rose60a1a682012-12-11 08:26:33 +00008131 /* SR-IOV not supported on the 82598 */
8132 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
8133 goto skip_sriov;
8134 /* Mailbox */
8135 ixgbe_init_mbx_params_pf(hw);
8136 memcpy(&hw->mbx.ops, ii->mbx_ops, sizeof(hw->mbx.ops));
ethan.zhaodcc23e32014-01-16 19:41:04 -08008137 pci_sriov_set_totalvfs(pdev, IXGBE_MAX_VFS_DRV_LIMIT);
ethan.zhao31ac9102014-01-16 19:41:05 -08008138 ixgbe_enable_sriov(adapter);
Greg Rose60a1a682012-12-11 08:26:33 +00008139skip_sriov:
Greg Rose1cdd1ec2010-01-09 02:26:46 +00008140
Alexander Duyck99d74482012-05-09 08:09:25 +00008141#endif
Emil Tantilov396e7992010-07-01 20:05:12 +00008142 netdev->features = NETIF_F_SG |
Joe Perchese8e9f692010-09-07 21:34:53 +00008143 NETIF_F_IP_CSUM |
Don Skidmore082757a2011-07-21 05:55:00 +00008144 NETIF_F_IPV6_CSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00008145 NETIF_F_HW_VLAN_CTAG_TX |
8146 NETIF_F_HW_VLAN_CTAG_RX |
8147 NETIF_F_HW_VLAN_CTAG_FILTER |
Don Skidmore082757a2011-07-21 05:55:00 +00008148 NETIF_F_TSO |
8149 NETIF_F_TSO6 |
Don Skidmore082757a2011-07-21 05:55:00 +00008150 NETIF_F_RXHASH |
John Fastabend8bf12642013-11-12 12:13:29 +00008151 NETIF_F_RXCSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07008152
John Fastabend8bf12642013-11-12 12:13:29 +00008153 netdev->hw_features = netdev->features | NETIF_F_HW_L2FW_DOFFLOAD;
Jeff Kirsherad31c402008-06-05 04:05:30 -07008154
Don Skidmore58be7662011-04-12 09:42:11 +00008155 switch (adapter->hw.mac.type) {
8156 case ixgbe_mac_82599EB:
8157 case ixgbe_mac_X540:
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00008158 netdev->features |= NETIF_F_SCTP_CSUM;
Don Skidmore082757a2011-07-21 05:55:00 +00008159 netdev->hw_features |= NETIF_F_SCTP_CSUM |
8160 NETIF_F_NTUPLE;
Don Skidmore58be7662011-04-12 09:42:11 +00008161 break;
8162 default:
8163 break;
8164 }
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00008165
Ben Greear3f2d1c02012-03-08 08:28:41 +00008166 netdev->hw_features |= NETIF_F_RXALL;
8167
Jeff Kirsherad31c402008-06-05 04:05:30 -07008168 netdev->vlan_features |= NETIF_F_TSO;
8169 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07008170 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00008171 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07008172 netdev->vlan_features |= NETIF_F_SG;
8173
Jiri Pirko01789342011-08-16 06:29:00 +00008174 netdev->priv_flags |= IFF_UNICAST_FLT;
Ben Greearf43f3132012-03-06 09:42:04 +00008175 netdev->priv_flags |= IFF_SUPP_NOFCS;
Jiri Pirko01789342011-08-16 06:29:00 +00008176
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08008177#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08008178 netdev->dcbnl_ops = &dcbnl_ops;
8179#endif
8180
Yi Zoueacd73f2009-05-13 13:11:06 +00008181#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00008182 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Alexander Duyckd3cb9862013-01-16 01:35:35 +00008183 unsigned int fcoe_l;
8184
Yi Zoueacd73f2009-05-13 13:11:06 +00008185 if (hw->mac.ops.get_device_caps) {
8186 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00008187 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
8188 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00008189 }
Alexander Duyck7c8ae652012-05-05 05:32:47 +00008190
Alexander Duyckd3cb9862013-01-16 01:35:35 +00008191
8192 fcoe_l = min_t(int, IXGBE_FCRETA_SIZE, num_online_cpus());
8193 adapter->ring_feature[RING_F_FCOE].limit = fcoe_l;
Alexander Duyck7c8ae652012-05-05 05:32:47 +00008194
Alexander Duycka58915c2012-05-25 06:38:18 +00008195 netdev->features |= NETIF_F_FSO |
8196 NETIF_F_FCOE_CRC;
8197
Alexander Duyck7c8ae652012-05-05 05:32:47 +00008198 netdev->vlan_features |= NETIF_F_FSO |
8199 NETIF_F_FCOE_CRC |
8200 NETIF_F_FCOE_MTU;
Yi Zou5e09d7f2010-07-19 13:59:52 +00008201 }
Yi Zoueacd73f2009-05-13 13:11:06 +00008202#endif /* IXGBE_FCOE */
Yi Zou7b872a52010-09-22 17:57:58 +00008203 if (pci_using_dac) {
Auke Kok9a799d72007-09-15 14:07:45 -07008204 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00008205 netdev->vlan_features |= NETIF_F_HIGHDMA;
8206 }
Auke Kok9a799d72007-09-15 14:07:45 -07008207
Don Skidmore082757a2011-07-21 05:55:00 +00008208 if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
8209 netdev->hw_features |= NETIF_F_LRO;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00008210 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00008211 netdev->features |= NETIF_F_LRO;
8212
Auke Kok9a799d72007-09-15 14:07:45 -07008213 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07008214 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Emil Tantilov849c4542010-06-03 16:53:41 +00008215 e_dev_err("The EEPROM Checksum Is Not Valid\n");
Auke Kok9a799d72007-09-15 14:07:45 -07008216 err = -EIO;
Alexander Duyck35937c02012-02-08 07:51:37 +00008217 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07008218 }
8219
8220 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
Auke Kok9a799d72007-09-15 14:07:45 -07008221
Jiri Pirkoaaeb6cd2013-01-08 01:38:26 +00008222 if (!is_valid_ether_addr(netdev->dev_addr)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00008223 e_dev_err("invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07008224 err = -EIO;
Alexander Duyck35937c02012-02-08 07:51:37 +00008225 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07008226 }
8227
Alexander Duyck70864002011-04-27 09:13:56 +00008228 setup_timer(&adapter->service_timer, &ixgbe_service_timer,
Alexander Duyck581330b2012-02-08 07:51:47 +00008229 (unsigned long) adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008230
Mark Rustad58cf6632014-03-12 00:38:40 +00008231 if (ixgbe_removed(hw->hw_addr)) {
8232 err = -EIO;
8233 goto err_sw_init;
8234 }
Alexander Duyck70864002011-04-27 09:13:56 +00008235 INIT_WORK(&adapter->service_task, ixgbe_service_task);
Mark Rustad58cf6632014-03-12 00:38:40 +00008236 set_bit(__IXGBE_SERVICE_INITED, &adapter->state);
Alexander Duyck70864002011-04-27 09:13:56 +00008237 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07008238
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08008239 err = ixgbe_init_interrupt_scheme(adapter);
8240 if (err)
8241 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07008242
Jacob Keller8e2813f2012-04-21 06:05:40 +00008243 /* WOL not supported for all devices */
Emil Tantilovc23f5b62011-08-16 07:34:18 +00008244 adapter->wol = 0;
Jacob Keller8e2813f2012-04-21 06:05:40 +00008245 hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
Jacob Keller6b92b0b2013-04-13 05:40:37 +00008246 hw->wol_enabled = ixgbe_wol_supported(adapter, pdev->device,
Don Skidmoreb8f83632013-02-28 08:08:44 +00008247 pdev->subsystem_device);
Jacob Keller6b92b0b2013-04-13 05:40:37 +00008248 if (hw->wol_enabled)
Andy Gospodarek9417c462011-07-16 07:31:33 +00008249 adapter->wol = IXGBE_WUFC_MAG;
Emil Tantilovc23f5b62011-08-16 07:34:18 +00008250
PJ Waskiewicze8e26352009-02-27 15:45:05 +00008251 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
8252
Emil Tantilov15e52092011-09-29 05:01:29 +00008253 /* save off EEPROM version number */
8254 hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
8255 hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);
8256
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00008257 /* pick up the PCI bus settings for reporting later */
8258 hw->mac.ops.get_bus_info(hw);
Jacob Kellere027d1a2013-07-31 06:53:31 +00008259 if (ixgbe_pcie_from_parent(hw))
Jacob Kellerb8e82002013-04-09 07:20:09 +00008260 ixgbe_get_parent_bus_info(adapter);
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00008261
Jacob Kellere027d1a2013-07-31 06:53:31 +00008262 /* calculate the expected PCIe bandwidth required for optimal
8263 * performance. Note that some older parts will never have enough
8264 * bandwidth due to being older generation PCIe parts. We clamp these
8265 * parts to ensure no warning is displayed if it can't be fixed.
8266 */
8267 switch (hw->mac.type) {
8268 case ixgbe_mac_82598EB:
8269 expected_gts = min(ixgbe_enumerate_functions(adapter) * 10, 16);
8270 break;
8271 default:
8272 expected_gts = ixgbe_enumerate_functions(adapter) * 10;
8273 break;
Auke Kok0c254d82008-02-11 09:25:56 -08008274 }
Jacob Kellere027d1a2013-07-31 06:53:31 +00008275 ixgbe_check_minimum_link(adapter, expected_gts);
Auke Kok0c254d82008-02-11 09:25:56 -08008276
Jacob Keller6a2aae52013-10-18 05:09:24 +00008277 err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
8278 if (err)
8279 strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
8280 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
8281 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
8282 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
8283 part_str);
8284 else
8285 e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
8286 hw->mac.type, hw->phy.type, part_str);
8287
8288 e_dev_info("%pM\n", netdev->dev_addr);
8289
Auke Kok9a799d72007-09-15 14:07:45 -07008290 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00008291 err = hw->mac.ops.start_hw(hw);
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00008292 if (err == IXGBE_ERR_EEPROM_VERSION) {
8293 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00008294 e_dev_warn("This device is a pre-production adapter/LOM. "
8295 "Please be aware there may be issues associated "
8296 "with your hardware. If you are experiencing "
8297 "problems please contact your Intel or hardware "
8298 "representative who provided you with this "
8299 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00008300 }
Auke Kok9a799d72007-09-15 14:07:45 -07008301 strcpy(netdev->name, "eth%d");
8302 err = register_netdev(netdev);
8303 if (err)
8304 goto err_register;
8305
Emil Tantilovec74a472012-09-20 03:33:56 +00008306 /* power down the optics for 82599 SFP+ fiber */
8307 if (hw->mac.ops.disable_tx_laser)
Emil Tantilov93d3ce82011-10-19 07:59:55 +00008308 hw->mac.ops.disable_tx_laser(hw);
8309
Jesse Brandeburg54386462009-04-17 20:44:27 +00008310 /* carrier off reporting is important to ethtool even BEFORE open */
8311 netif_carrier_off(netdev);
8312
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008313#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03008314 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008315 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008316 ixgbe_setup_dca(adapter);
8317 }
8318#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00008319 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00008320 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00008321 for (i = 0; i < adapter->num_vfs; i++)
8322 ixgbe_vf_configuration(pdev, (i | 0x10000000));
8323 }
8324
Jacob Keller2466dd92011-09-08 03:50:54 +00008325 /* firmware requires driver version to be 0xFFFFFFFF
8326 * since os does not support feature
8327 */
Emil Tantilov9612de92011-05-07 07:40:20 +00008328 if (hw->mac.ops.set_fw_drv_ver)
Jacob Keller2466dd92011-09-08 03:50:54 +00008329 hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF,
8330 0xFF);
Emil Tantilov9612de92011-05-07 07:40:20 +00008331
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00008332 /* add san mac addr to netdev */
8333 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008334
Neerav Parikhea818752012-01-04 20:23:40 +00008335 e_dev_info("%s\n", ixgbe_default_device_descr);
Auke Kok9a799d72007-09-15 14:07:45 -07008336 cards_found++;
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008337
Don Skidmore12109822012-05-04 06:07:08 +00008338#ifdef CONFIG_IXGBE_HWMON
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008339 if (ixgbe_sysfs_init(adapter))
8340 e_err(probe, "failed to allocate sysfs resources\n");
Don Skidmore12109822012-05-04 06:07:08 +00008341#endif /* CONFIG_IXGBE_HWMON */
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008342
Catherine Sullivan00949162012-08-10 01:59:10 +00008343 ixgbe_dbg_adapter_init(adapter);
Catherine Sullivan00949162012-08-10 01:59:10 +00008344
Don Skidmore0b2679d2013-02-21 03:00:04 +00008345 /* Need link setup for MNG FW, else wait for IXGBE_UP */
Don Skidmore7155d052014-02-27 09:03:30 +00008346 if (ixgbe_mng_enabled(hw) && hw->mac.ops.setup_link)
Don Skidmore0b2679d2013-02-21 03:00:04 +00008347 hw->mac.ops.setup_link(hw,
8348 IXGBE_LINK_SPEED_10GB_FULL | IXGBE_LINK_SPEED_1GB_FULL,
8349 true);
8350
Auke Kok9a799d72007-09-15 14:07:45 -07008351 return 0;
8352
8353err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08008354 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00008355 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008356err_sw_init:
Alexander Duyck99d74482012-05-09 08:09:25 +00008357 ixgbe_disable_sriov(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00008358 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
Mark Rustad2a1a0912014-01-14 18:53:15 -08008359 iounmap(adapter->io_addr);
Auke Kok9a799d72007-09-15 14:07:45 -07008360err_ioremap:
8361 free_netdev(netdev);
8362err_alloc_etherdev:
Joe Perchese8e9f692010-09-07 21:34:53 +00008363 pci_release_selected_regions(pdev,
8364 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07008365err_pci_reg:
8366err_dma:
Mark Rustad41c62842014-03-12 00:38:35 +00008367 if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
8368 pci_disable_device(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008369 return err;
8370}
8371
8372/**
8373 * ixgbe_remove - Device Removal Routine
8374 * @pdev: PCI device information struct
8375 *
8376 * ixgbe_remove is called by the PCI subsystem to alert the driver
8377 * that it should release a PCI device. The could be caused by a
8378 * Hot-Plug event, or because the driver is going to be removed from
8379 * memory.
8380 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05008381static void ixgbe_remove(struct pci_dev *pdev)
Auke Kok9a799d72007-09-15 14:07:45 -07008382{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008383 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8384 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07008385
Catherine Sullivan00949162012-08-10 01:59:10 +00008386 ixgbe_dbg_adapter_exit(adapter);
Catherine Sullivan00949162012-08-10 01:59:10 +00008387
Mark Rustad09f40ae2014-01-14 18:53:11 -08008388 set_bit(__IXGBE_REMOVING, &adapter->state);
Alexander Duyck70864002011-04-27 09:13:56 +00008389 cancel_work_sync(&adapter->service_task);
Auke Kok9a799d72007-09-15 14:07:45 -07008390
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00008391
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008392#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008393 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
8394 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
8395 dca_remove_requester(&pdev->dev);
8396 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
8397 }
8398
8399#endif
Don Skidmore12109822012-05-04 06:07:08 +00008400#ifdef CONFIG_IXGBE_HWMON
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008401 ixgbe_sysfs_exit(adapter);
Don Skidmore12109822012-05-04 06:07:08 +00008402#endif /* CONFIG_IXGBE_HWMON */
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008403
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00008404 /* remove the added san mac */
8405 ixgbe_del_sanmac_netdev(netdev);
8406
Donald Skidmorec4900be2008-11-20 21:11:42 -08008407 if (netdev->reg_state == NETREG_REGISTERED)
8408 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008409
Greg Roseda36b642012-12-11 08:26:43 +00008410#ifdef CONFIG_PCI_IOV
8411 /*
8412 * Only disable SR-IOV on unload if the user specified the now
8413 * deprecated max_vfs module parameter.
8414 */
8415 if (max_vfs)
8416 ixgbe_disable_sriov(adapter);
8417#endif
Alexander Duyck7a921c92009-05-06 10:43:28 +00008418 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08008419
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08008420 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008421
Alexander Duyck2b1588c2012-03-17 02:39:16 +00008422#ifdef CONFIG_DCB
8423 kfree(adapter->ixgbe_ieee_pfc);
8424 kfree(adapter->ixgbe_ieee_ets);
8425
8426#endif
Mark Rustad2a1a0912014-01-14 18:53:15 -08008427 iounmap(adapter->io_addr);
gouji-new9ce77662009-05-06 10:44:45 +00008428 pci_release_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00008429 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07008430
Emil Tantilov849c4542010-06-03 16:53:41 +00008431 e_dev_info("complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08008432
Auke Kok9a799d72007-09-15 14:07:45 -07008433 free_netdev(netdev);
8434
Frans Pop19d5afd2009-10-02 10:04:12 -07008435 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008436
Mark Rustad41c62842014-03-12 00:38:35 +00008437 if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
8438 pci_disable_device(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008439}
8440
8441/**
8442 * ixgbe_io_error_detected - called when PCI error is detected
8443 * @pdev: Pointer to PCI device
8444 * @state: The current pci connection state
8445 *
8446 * This function is called after a PCI bus error affecting
8447 * this device has been detected.
8448 */
8449static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00008450 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07008451{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008452 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8453 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07008454
Greg Rose83c61fa2011-09-07 05:59:35 +00008455#ifdef CONFIG_PCI_IOV
Mark Rustad14438462014-02-28 15:48:57 -08008456 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose83c61fa2011-09-07 05:59:35 +00008457 struct pci_dev *bdev, *vfdev;
8458 u32 dw0, dw1, dw2, dw3;
8459 int vf, pos;
8460 u16 req_id, pf_func;
8461
8462 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
8463 adapter->num_vfs == 0)
8464 goto skip_bad_vf_detection;
8465
8466 bdev = pdev->bus->self;
Yijing Wang62f87c02012-07-24 17:20:03 +08008467 while (bdev && (pci_pcie_type(bdev) != PCI_EXP_TYPE_ROOT_PORT))
Greg Rose83c61fa2011-09-07 05:59:35 +00008468 bdev = bdev->bus->self;
8469
8470 if (!bdev)
8471 goto skip_bad_vf_detection;
8472
8473 pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
8474 if (!pos)
8475 goto skip_bad_vf_detection;
8476
Mark Rustad14438462014-02-28 15:48:57 -08008477 dw0 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG);
8478 dw1 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 4);
8479 dw2 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 8);
8480 dw3 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 12);
8481 if (ixgbe_removed(hw->hw_addr))
8482 goto skip_bad_vf_detection;
Greg Rose83c61fa2011-09-07 05:59:35 +00008483
8484 req_id = dw1 >> 16;
8485 /* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
8486 if (!(req_id & 0x0080))
8487 goto skip_bad_vf_detection;
8488
8489 pf_func = req_id & 0x01;
8490 if ((pf_func & 1) == (pdev->devfn & 1)) {
8491 unsigned int device_id;
8492
8493 vf = (req_id & 0x7F) >> 1;
8494 e_dev_err("VF %d has caused a PCIe error\n", vf);
8495 e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
8496 "%8.8x\tdw3: %8.8x\n",
8497 dw0, dw1, dw2, dw3);
8498 switch (adapter->hw.mac.type) {
8499 case ixgbe_mac_82599EB:
8500 device_id = IXGBE_82599_VF_DEVICE_ID;
8501 break;
8502 case ixgbe_mac_X540:
8503 device_id = IXGBE_X540_VF_DEVICE_ID;
8504 break;
8505 default:
8506 device_id = 0;
8507 break;
8508 }
8509
8510 /* Find the pci device of the offending VF */
Jon Mason36e90312012-07-19 21:02:09 +00008511 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, device_id, NULL);
Greg Rose83c61fa2011-09-07 05:59:35 +00008512 while (vfdev) {
8513 if (vfdev->devfn == (req_id & 0xFF))
8514 break;
Jon Mason36e90312012-07-19 21:02:09 +00008515 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL,
Greg Rose83c61fa2011-09-07 05:59:35 +00008516 device_id, vfdev);
8517 }
8518 /*
8519 * There's a slim chance the VF could have been hot plugged,
8520 * so if it is no longer present we don't need to issue the
8521 * VFLR. Just clean up the AER in that case.
8522 */
8523 if (vfdev) {
8524 e_dev_err("Issuing VFLR to VF %d\n", vf);
8525 pci_write_config_dword(vfdev, 0xA8, 0x00008000);
Greg Roseb4fafbe2012-12-13 01:14:06 +00008526 /* Free device reference count */
8527 pci_dev_put(vfdev);
Greg Rose83c61fa2011-09-07 05:59:35 +00008528 }
8529
8530 pci_cleanup_aer_uncorrect_error_status(pdev);
8531 }
8532
8533 /*
8534 * Even though the error may have occurred on the other port
8535 * we still need to increment the vf error reference count for
8536 * both ports because the I/O resume function will be called
8537 * for both of them.
8538 */
8539 adapter->vferr_refcount++;
8540
8541 return PCI_ERS_RESULT_RECOVERED;
8542
8543skip_bad_vf_detection:
8544#endif /* CONFIG_PCI_IOV */
Mark Rustad58cf6632014-03-12 00:38:40 +00008545 if (!test_bit(__IXGBE_SERVICE_INITED, &adapter->state))
8546 return PCI_ERS_RESULT_DISCONNECT;
8547
Mark Rustad41c62842014-03-12 00:38:35 +00008548 rtnl_lock();
Auke Kok9a799d72007-09-15 14:07:45 -07008549 netif_device_detach(netdev);
8550
Mark Rustad41c62842014-03-12 00:38:35 +00008551 if (state == pci_channel_io_perm_failure) {
8552 rtnl_unlock();
Breno Leitao3044b8d2009-05-06 10:44:26 +00008553 return PCI_ERS_RESULT_DISCONNECT;
Mark Rustad41c62842014-03-12 00:38:35 +00008554 }
Breno Leitao3044b8d2009-05-06 10:44:26 +00008555
Auke Kok9a799d72007-09-15 14:07:45 -07008556 if (netif_running(netdev))
8557 ixgbe_down(adapter);
Mark Rustad41c62842014-03-12 00:38:35 +00008558
8559 if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
8560 pci_disable_device(pdev);
8561 rtnl_unlock();
Auke Kok9a799d72007-09-15 14:07:45 -07008562
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07008563 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07008564 return PCI_ERS_RESULT_NEED_RESET;
8565}
8566
8567/**
8568 * ixgbe_io_slot_reset - called after the pci bus has been reset.
8569 * @pdev: Pointer to PCI device
8570 *
8571 * Restart the card from scratch, as if from a cold-boot.
8572 */
8573static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
8574{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008575 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008576 pci_ers_result_t result;
8577 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07008578
gouji-new9ce77662009-05-06 10:44:45 +00008579 if (pci_enable_device_mem(pdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00008580 e_err(probe, "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008581 result = PCI_ERS_RESULT_DISCONNECT;
8582 } else {
Mark Rustad41c62842014-03-12 00:38:35 +00008583 smp_mb__before_clear_bit();
8584 clear_bit(__IXGBE_DISABLED, &adapter->state);
Mark Rustad0391bbe2014-02-28 15:48:55 -08008585 adapter->hw.hw_addr = adapter->io_addr;
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008586 pci_set_master(pdev);
8587 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00008588 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008589
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07008590 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008591
8592 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00008593 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008594 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07008595 }
Auke Kok9a799d72007-09-15 14:07:45 -07008596
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008597 err = pci_cleanup_aer_uncorrect_error_status(pdev);
8598 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00008599 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
8600 "failed 0x%0x\n", err);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008601 /* non-fatal, continue */
8602 }
Auke Kok9a799d72007-09-15 14:07:45 -07008603
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008604 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07008605}
8606
8607/**
8608 * ixgbe_io_resume - called when traffic can start flowing again.
8609 * @pdev: Pointer to PCI device
8610 *
8611 * This callback is called when the error recovery driver tells us that
8612 * its OK to resume normal operation.
8613 */
8614static void ixgbe_io_resume(struct pci_dev *pdev)
8615{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008616 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8617 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07008618
Greg Rose83c61fa2011-09-07 05:59:35 +00008619#ifdef CONFIG_PCI_IOV
8620 if (adapter->vferr_refcount) {
8621 e_info(drv, "Resuming after VF err\n");
8622 adapter->vferr_refcount--;
8623 return;
8624 }
8625
8626#endif
Alexander Duyckc7ccde02011-07-21 00:40:40 +00008627 if (netif_running(netdev))
8628 ixgbe_up(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008629
8630 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008631}
8632
Stephen Hemminger3646f0e2012-09-07 09:33:15 -07008633static const struct pci_error_handlers ixgbe_err_handler = {
Auke Kok9a799d72007-09-15 14:07:45 -07008634 .error_detected = ixgbe_io_error_detected,
8635 .slot_reset = ixgbe_io_slot_reset,
8636 .resume = ixgbe_io_resume,
8637};
8638
8639static struct pci_driver ixgbe_driver = {
8640 .name = ixgbe_driver_name,
8641 .id_table = ixgbe_pci_tbl,
8642 .probe = ixgbe_probe,
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05008643 .remove = ixgbe_remove,
Auke Kok9a799d72007-09-15 14:07:45 -07008644#ifdef CONFIG_PM
8645 .suspend = ixgbe_suspend,
8646 .resume = ixgbe_resume,
8647#endif
8648 .shutdown = ixgbe_shutdown,
Greg Roseda36b642012-12-11 08:26:43 +00008649 .sriov_configure = ixgbe_pci_sriov_configure,
Auke Kok9a799d72007-09-15 14:07:45 -07008650 .err_handler = &ixgbe_err_handler
8651};
8652
8653/**
8654 * ixgbe_init_module - Driver Registration Routine
8655 *
8656 * ixgbe_init_module is the first routine called when the driver is
8657 * loaded. All it does is register with the PCI subsystem.
8658 **/
8659static int __init ixgbe_init_module(void)
8660{
8661 int ret;
Joe Perchesc7689572010-09-07 21:35:17 +00008662 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
Emil Tantilov849c4542010-06-03 16:53:41 +00008663 pr_info("%s\n", ixgbe_copyright);
Auke Kok9a799d72007-09-15 14:07:45 -07008664
Catherine Sullivan00949162012-08-10 01:59:10 +00008665 ixgbe_dbg_init();
Catherine Sullivan00949162012-08-10 01:59:10 +00008666
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008667 ret = pci_register_driver(&ixgbe_driver);
8668 if (ret) {
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008669 ixgbe_dbg_exit();
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008670 return ret;
8671 }
8672
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008673#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008674 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008675#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008676
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008677 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07008678}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07008679
Auke Kok9a799d72007-09-15 14:07:45 -07008680module_init(ixgbe_init_module);
8681
8682/**
8683 * ixgbe_exit_module - Driver Exit Cleanup Routine
8684 *
8685 * ixgbe_exit_module is called just before the driver is removed
8686 * from memory.
8687 **/
8688static void __exit ixgbe_exit_module(void)
8689{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008690#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008691 dca_unregister_notify(&dca_notifier);
8692#endif
Auke Kok9a799d72007-09-15 14:07:45 -07008693 pci_unregister_driver(&ixgbe_driver);
Catherine Sullivan00949162012-08-10 01:59:10 +00008694
Catherine Sullivan00949162012-08-10 01:59:10 +00008695 ixgbe_dbg_exit();
Catherine Sullivan00949162012-08-10 01:59:10 +00008696
Eric Dumazet1a515022010-11-16 19:26:42 -08008697 rcu_barrier(); /* Wait for completion of call_rcu()'s */
Auke Kok9a799d72007-09-15 14:07:45 -07008698}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008699
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008700#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008701static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +00008702 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008703{
8704 int ret_val;
8705
8706 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Joe Perchese8e9f692010-09-07 21:34:53 +00008707 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008708
8709 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
8710}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008711
Alexander Duyckb4533682009-03-31 21:32:42 +00008712#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov849c4542010-06-03 16:53:41 +00008713
Auke Kok9a799d72007-09-15 14:07:45 -07008714module_exit(ixgbe_exit_module);
8715
8716/* ixgbe_main.c */