blob: e6b406e4565bf1b0ed66804be7ff1ac66c9878fe [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300129#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Paulo Zanoni337ba012014-04-01 15:37:16 -0300139/*
140 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141 */
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300142static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv, u32 reg)
143{
144 u32 val = I915_READ(reg);
145
146 if (val == 0)
147 return;
148
149 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
150 reg, val);
151 I915_WRITE(reg, 0xffffffff);
152 POSTING_READ(reg);
153 I915_WRITE(reg, 0xffffffff);
154 POSTING_READ(reg);
155}
Paulo Zanoni337ba012014-04-01 15:37:16 -0300156
Paulo Zanoni35079892014-04-01 15:37:15 -0300157#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300158 gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300159 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200160 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
161 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300162} while (0)
163
164#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300165 gen5_assert_iir_is_zero(dev_priv, type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300166 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200167 I915_WRITE(type##IMR, (imr_val)); \
168 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300169} while (0)
170
Imre Deakc9a9a262014-11-05 20:48:37 +0200171static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
172
Egbert Eich0706f172015-09-23 16:15:27 +0200173/* For display hotplug interrupt */
174static inline void
175i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
176 uint32_t mask,
177 uint32_t bits)
178{
179 uint32_t val;
180
181 assert_spin_locked(&dev_priv->irq_lock);
182 WARN_ON(bits & ~mask);
183
184 val = I915_READ(PORT_HOTPLUG_EN);
185 val &= ~mask;
186 val |= bits;
187 I915_WRITE(PORT_HOTPLUG_EN, val);
188}
189
190/**
191 * i915_hotplug_interrupt_update - update hotplug interrupt enable
192 * @dev_priv: driver private
193 * @mask: bits to update
194 * @bits: bits to enable
195 * NOTE: the HPD enable bits are modified both inside and outside
196 * of an interrupt context. To avoid that read-modify-write cycles
197 * interfer, these bits are protected by a spinlock. Since this
198 * function is usually not called from a context where the lock is
199 * held already, this function acquires the lock itself. A non-locking
200 * version is also available.
201 */
202void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
203 uint32_t mask,
204 uint32_t bits)
205{
206 spin_lock_irq(&dev_priv->irq_lock);
207 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
208 spin_unlock_irq(&dev_priv->irq_lock);
209}
210
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300211/**
212 * ilk_update_display_irq - update DEIMR
213 * @dev_priv: driver private
214 * @interrupt_mask: mask of interrupt bits to update
215 * @enabled_irq_mask: mask of interrupt bits to enable
216 */
217static void ilk_update_display_irq(struct drm_i915_private *dev_priv,
218 uint32_t interrupt_mask,
219 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800220{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300221 uint32_t new_val;
222
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200223 assert_spin_locked(&dev_priv->irq_lock);
224
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300225 WARN_ON(enabled_irq_mask & ~interrupt_mask);
226
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700227 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300228 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300229
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300230 new_val = dev_priv->irq_mask;
231 new_val &= ~interrupt_mask;
232 new_val |= (~enabled_irq_mask & interrupt_mask);
233
234 if (new_val != dev_priv->irq_mask) {
235 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000236 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000237 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800238 }
239}
240
Daniel Vetter47339cd2014-09-30 10:56:46 +0200241void
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300242ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
243{
244 ilk_update_display_irq(dev_priv, mask, mask);
245}
246
247void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300248ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800249{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300250 ilk_update_display_irq(dev_priv, mask, 0);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800251}
252
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300253/**
254 * ilk_update_gt_irq - update GTIMR
255 * @dev_priv: driver private
256 * @interrupt_mask: mask of interrupt bits to update
257 * @enabled_irq_mask: mask of interrupt bits to enable
258 */
259static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
260 uint32_t interrupt_mask,
261 uint32_t enabled_irq_mask)
262{
263 assert_spin_locked(&dev_priv->irq_lock);
264
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100265 WARN_ON(enabled_irq_mask & ~interrupt_mask);
266
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700267 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300268 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300269
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300270 dev_priv->gt_irq_mask &= ~interrupt_mask;
271 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
272 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
273 POSTING_READ(GTIMR);
274}
275
Daniel Vetter480c8032014-07-16 09:49:40 +0200276void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300277{
278 ilk_update_gt_irq(dev_priv, mask, mask);
279}
280
Daniel Vetter480c8032014-07-16 09:49:40 +0200281void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300282{
283 ilk_update_gt_irq(dev_priv, mask, 0);
284}
285
Imre Deakb900b942014-11-05 20:48:48 +0200286static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
287{
288 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
289}
290
Imre Deaka72fbc32014-11-05 20:48:31 +0200291static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
292{
293 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
294}
295
Imre Deakb900b942014-11-05 20:48:48 +0200296static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
297{
298 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
299}
300
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300301/**
302 * snb_update_pm_irq - update GEN6_PMIMR
303 * @dev_priv: driver private
304 * @interrupt_mask: mask of interrupt bits to update
305 * @enabled_irq_mask: mask of interrupt bits to enable
306 */
307static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
308 uint32_t interrupt_mask,
309 uint32_t enabled_irq_mask)
310{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300311 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300312
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100313 WARN_ON(enabled_irq_mask & ~interrupt_mask);
314
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300315 assert_spin_locked(&dev_priv->irq_lock);
316
Paulo Zanoni605cd252013-08-06 18:57:15 -0300317 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300318 new_val &= ~interrupt_mask;
319 new_val |= (~enabled_irq_mask & interrupt_mask);
320
Paulo Zanoni605cd252013-08-06 18:57:15 -0300321 if (new_val != dev_priv->pm_irq_mask) {
322 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200323 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
324 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300325 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300326}
327
Daniel Vetter480c8032014-07-16 09:49:40 +0200328void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300329{
Imre Deak9939fba2014-11-20 23:01:47 +0200330 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
331 return;
332
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300333 snb_update_pm_irq(dev_priv, mask, mask);
334}
335
Imre Deak9939fba2014-11-20 23:01:47 +0200336static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
337 uint32_t mask)
338{
339 snb_update_pm_irq(dev_priv, mask, 0);
340}
341
Daniel Vetter480c8032014-07-16 09:49:40 +0200342void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300343{
Imre Deak9939fba2014-11-20 23:01:47 +0200344 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
345 return;
346
347 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300348}
349
Imre Deak3cc134e2014-11-19 15:30:03 +0200350void gen6_reset_rps_interrupts(struct drm_device *dev)
351{
352 struct drm_i915_private *dev_priv = dev->dev_private;
353 uint32_t reg = gen6_pm_iir(dev_priv);
354
355 spin_lock_irq(&dev_priv->irq_lock);
356 I915_WRITE(reg, dev_priv->pm_rps_events);
357 I915_WRITE(reg, dev_priv->pm_rps_events);
358 POSTING_READ(reg);
Imre Deak096fad92015-03-23 19:11:35 +0200359 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200360 spin_unlock_irq(&dev_priv->irq_lock);
361}
362
Imre Deakb900b942014-11-05 20:48:48 +0200363void gen6_enable_rps_interrupts(struct drm_device *dev)
364{
365 struct drm_i915_private *dev_priv = dev->dev_private;
366
367 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200368
Imre Deakb900b942014-11-05 20:48:48 +0200369 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200370 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200371 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200372 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
373 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200374 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200375
Imre Deakb900b942014-11-05 20:48:48 +0200376 spin_unlock_irq(&dev_priv->irq_lock);
377}
378
Imre Deak59d02a12014-12-19 19:33:26 +0200379u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
380{
381 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200382 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200383 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200384 *
385 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200386 */
387 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
388 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
389
390 if (INTEL_INFO(dev_priv)->gen >= 8)
391 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
392
393 return mask;
394}
395
Imre Deakb900b942014-11-05 20:48:48 +0200396void gen6_disable_rps_interrupts(struct drm_device *dev)
397{
398 struct drm_i915_private *dev_priv = dev->dev_private;
399
Imre Deakd4d70aa2014-11-19 15:30:04 +0200400 spin_lock_irq(&dev_priv->irq_lock);
401 dev_priv->rps.interrupts_enabled = false;
402 spin_unlock_irq(&dev_priv->irq_lock);
403
404 cancel_work_sync(&dev_priv->rps.work);
405
Imre Deak9939fba2014-11-20 23:01:47 +0200406 spin_lock_irq(&dev_priv->irq_lock);
407
Imre Deak59d02a12014-12-19 19:33:26 +0200408 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200409
410 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200411 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
412 ~dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200413
414 spin_unlock_irq(&dev_priv->irq_lock);
415
416 synchronize_irq(dev->irq);
Imre Deakb900b942014-11-05 20:48:48 +0200417}
418
Ben Widawsky09610212014-05-15 20:58:08 +0300419/**
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300420 * bdw_update_port_irq - update DE port interrupt
421 * @dev_priv: driver private
422 * @interrupt_mask: mask of interrupt bits to update
423 * @enabled_irq_mask: mask of interrupt bits to enable
424 */
425static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
426 uint32_t interrupt_mask,
427 uint32_t enabled_irq_mask)
428{
429 uint32_t new_val;
430 uint32_t old_val;
431
432 assert_spin_locked(&dev_priv->irq_lock);
433
434 WARN_ON(enabled_irq_mask & ~interrupt_mask);
435
436 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
437 return;
438
439 old_val = I915_READ(GEN8_DE_PORT_IMR);
440
441 new_val = old_val;
442 new_val &= ~interrupt_mask;
443 new_val |= (~enabled_irq_mask & interrupt_mask);
444
445 if (new_val != old_val) {
446 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
447 POSTING_READ(GEN8_DE_PORT_IMR);
448 }
449}
450
451/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200452 * ibx_display_interrupt_update - update SDEIMR
453 * @dev_priv: driver private
454 * @interrupt_mask: mask of interrupt bits to update
455 * @enabled_irq_mask: mask of interrupt bits to enable
456 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200457void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
458 uint32_t interrupt_mask,
459 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200460{
461 uint32_t sdeimr = I915_READ(SDEIMR);
462 sdeimr &= ~interrupt_mask;
463 sdeimr |= (~enabled_irq_mask & interrupt_mask);
464
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100465 WARN_ON(enabled_irq_mask & ~interrupt_mask);
466
Daniel Vetterfee884e2013-07-04 23:35:21 +0200467 assert_spin_locked(&dev_priv->irq_lock);
468
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700469 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300470 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300471
Daniel Vetterfee884e2013-07-04 23:35:21 +0200472 I915_WRITE(SDEIMR, sdeimr);
473 POSTING_READ(SDEIMR);
474}
Paulo Zanoni86642812013-04-12 17:57:57 -0300475
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100476static void
Imre Deak755e9012014-02-10 18:42:47 +0200477__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
478 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800479{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200480 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200481 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800482
Daniel Vetterb79480b2013-06-27 17:52:10 +0200483 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200484 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200485
Ville Syrjälä04feced2014-04-03 13:28:33 +0300486 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
487 status_mask & ~PIPESTAT_INT_STATUS_MASK,
488 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
489 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200490 return;
491
492 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200493 return;
494
Imre Deak91d181d2014-02-10 18:42:49 +0200495 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
496
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200497 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200498 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200499 I915_WRITE(reg, pipestat);
500 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800501}
502
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100503static void
Imre Deak755e9012014-02-10 18:42:47 +0200504__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
505 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800506{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200507 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200508 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800509
Daniel Vetterb79480b2013-06-27 17:52:10 +0200510 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200511 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200512
Ville Syrjälä04feced2014-04-03 13:28:33 +0300513 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
514 status_mask & ~PIPESTAT_INT_STATUS_MASK,
515 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
516 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200517 return;
518
Imre Deak755e9012014-02-10 18:42:47 +0200519 if ((pipestat & enable_mask) == 0)
520 return;
521
Imre Deak91d181d2014-02-10 18:42:49 +0200522 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
523
Imre Deak755e9012014-02-10 18:42:47 +0200524 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200525 I915_WRITE(reg, pipestat);
526 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800527}
528
Imre Deak10c59c52014-02-10 18:42:48 +0200529static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
530{
531 u32 enable_mask = status_mask << 16;
532
533 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300534 * On pipe A we don't support the PSR interrupt yet,
535 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200536 */
537 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
538 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300539 /*
540 * On pipe B and C we don't support the PSR interrupt yet, on pipe
541 * A the same bit is for perf counters which we don't use either.
542 */
543 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
544 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200545
546 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
547 SPRITE0_FLIP_DONE_INT_EN_VLV |
548 SPRITE1_FLIP_DONE_INT_EN_VLV);
549 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
550 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
551 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
552 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
553
554 return enable_mask;
555}
556
Imre Deak755e9012014-02-10 18:42:47 +0200557void
558i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
559 u32 status_mask)
560{
561 u32 enable_mask;
562
Imre Deak10c59c52014-02-10 18:42:48 +0200563 if (IS_VALLEYVIEW(dev_priv->dev))
564 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
565 status_mask);
566 else
567 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200568 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
569}
570
571void
572i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
573 u32 status_mask)
574{
575 u32 enable_mask;
576
Imre Deak10c59c52014-02-10 18:42:48 +0200577 if (IS_VALLEYVIEW(dev_priv->dev))
578 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
579 status_mask);
580 else
581 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200582 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
583}
584
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000585/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300586 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Javier Martinez Canillas468f9d22015-10-08 09:54:44 +0200587 * @dev: drm device
Zhao Yakui01c66882009-10-28 05:10:00 +0000588 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300589static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000590{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300591 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000592
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300593 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
594 return;
595
Daniel Vetter13321782014-09-15 14:55:29 +0200596 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000597
Imre Deak755e9012014-02-10 18:42:47 +0200598 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300599 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200600 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200601 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000602
Daniel Vetter13321782014-09-15 14:55:29 +0200603 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000604}
605
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300606/*
607 * This timing diagram depicts the video signal in and
608 * around the vertical blanking period.
609 *
610 * Assumptions about the fictitious mode used in this example:
611 * vblank_start >= 3
612 * vsync_start = vblank_start + 1
613 * vsync_end = vblank_start + 2
614 * vtotal = vblank_start + 3
615 *
616 * start of vblank:
617 * latch double buffered registers
618 * increment frame counter (ctg+)
619 * generate start of vblank interrupt (gen4+)
620 * |
621 * | frame start:
622 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
623 * | may be shifted forward 1-3 extra lines via PIPECONF
624 * | |
625 * | | start of vsync:
626 * | | generate vsync interrupt
627 * | | |
628 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
629 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
630 * ----va---> <-----------------vb--------------------> <--------va-------------
631 * | | <----vs-----> |
632 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
633 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
634 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
635 * | | |
636 * last visible pixel first visible pixel
637 * | increment frame counter (gen3/4)
638 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
639 *
640 * x = horizontal active
641 * _ = horizontal blanking
642 * hs = horizontal sync
643 * va = vertical active
644 * vb = vertical blanking
645 * vs = vertical sync
646 * vbs = vblank_start (number)
647 *
648 * Summary:
649 * - most events happen at the start of horizontal sync
650 * - frame start happens at the start of horizontal blank, 1-4 lines
651 * (depending on PIPECONF settings) after the start of vblank
652 * - gen3/4 pixel and frame counter are synchronized with the start
653 * of horizontal active on the first line of vertical active
654 */
655
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300656static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
657{
658 /* Gen2 doesn't have a hardware frame counter */
659 return 0;
660}
661
Keith Packard42f52ef2008-10-18 19:39:29 -0700662/* Called from drm generic code, passed a 'crtc', which
663 * we use as a pipe index
664 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700665static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700666{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300667 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700668 unsigned long high_frame;
669 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300670 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100671 struct intel_crtc *intel_crtc =
672 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200673 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700674
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100675 htotal = mode->crtc_htotal;
676 hsync_start = mode->crtc_hsync_start;
677 vbl_start = mode->crtc_vblank_start;
678 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
679 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300680
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300681 /* Convert to pixel count */
682 vbl_start *= htotal;
683
684 /* Start of vblank event occurs at start of hsync */
685 vbl_start -= htotal - hsync_start;
686
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800687 high_frame = PIPEFRAME(pipe);
688 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100689
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700690 /*
691 * High & low register fields aren't synchronized, so make sure
692 * we get a low value that's stable across two reads of the high
693 * register.
694 */
695 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100696 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300697 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100698 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700699 } while (high1 != high2);
700
Chris Wilson5eddb702010-09-11 13:48:45 +0100701 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300702 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100703 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300704
705 /*
706 * The frame counter increments at beginning of active.
707 * Cook up a vblank counter by also checking the pixel
708 * counter against vblank start.
709 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200710 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700711}
712
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700713static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800714{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300715 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800716 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800717
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800718 return I915_READ(reg);
719}
720
Mario Kleinerad3543e2013-10-30 05:13:08 +0100721/* raw reads, only for fast reads of display block, no need for forcewake etc. */
722#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100723
Ville Syrjäläa225f072014-04-29 13:35:45 +0300724static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
725{
726 struct drm_device *dev = crtc->base.dev;
727 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200728 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300729 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300730 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300731
Ville Syrjälä80715b22014-05-15 20:23:23 +0300732 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300733 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
734 vtotal /= 2;
735
736 if (IS_GEN2(dev))
737 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
738 else
739 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
740
741 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700742 * On HSW, the DSL reg (0x70000) appears to return 0 if we
743 * read it just before the start of vblank. So try it again
744 * so we don't accidentally end up spanning a vblank frame
745 * increment, causing the pipe_update_end() code to squak at us.
746 *
747 * The nature of this problem means we can't simply check the ISR
748 * bit and return the vblank start value; nor can we use the scanline
749 * debug register in the transcoder as it appears to have the same
750 * problem. We may need to extend this to include other platforms,
751 * but so far testing only shows the problem on HSW.
752 */
753 if (IS_HASWELL(dev) && !position) {
754 int i, temp;
755
756 for (i = 0; i < 100; i++) {
757 udelay(1);
758 temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
759 DSL_LINEMASK_GEN3;
760 if (temp != position) {
761 position = temp;
762 break;
763 }
764 }
765 }
766
767 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300768 * See update_scanline_offset() for the details on the
769 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300770 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300771 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300772}
773
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700774static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200775 unsigned int flags, int *vpos, int *hpos,
Ville Syrjälä3bb403b2015-09-14 22:43:44 +0300776 ktime_t *stime, ktime_t *etime,
777 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100778{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300779 struct drm_i915_private *dev_priv = dev->dev_private;
780 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
781 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300782 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300783 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100784 bool in_vbl = true;
785 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100786 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100787
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200788 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100789 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800790 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100791 return 0;
792 }
793
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300794 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300795 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300796 vtotal = mode->crtc_vtotal;
797 vbl_start = mode->crtc_vblank_start;
798 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100799
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200800 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
801 vbl_start = DIV_ROUND_UP(vbl_start, 2);
802 vbl_end /= 2;
803 vtotal /= 2;
804 }
805
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300806 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
807
Mario Kleinerad3543e2013-10-30 05:13:08 +0100808 /*
809 * Lock uncore.lock, as we will do multiple timing critical raw
810 * register reads, potentially with preemption disabled, so the
811 * following code must not block on uncore.lock.
812 */
813 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300814
Mario Kleinerad3543e2013-10-30 05:13:08 +0100815 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
816
817 /* Get optional system timestamp before query. */
818 if (stime)
819 *stime = ktime_get();
820
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300821 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100822 /* No obvious pixelcount register. Only query vertical
823 * scanout position from Display scan line register.
824 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300825 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100826 } else {
827 /* Have access to pixelcount since start of frame.
828 * We can split this into vertical and horizontal
829 * scanout position.
830 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100831 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100832
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300833 /* convert to pixel counts */
834 vbl_start *= htotal;
835 vbl_end *= htotal;
836 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300837
838 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300839 * In interlaced modes, the pixel counter counts all pixels,
840 * so one field will have htotal more pixels. In order to avoid
841 * the reported position from jumping backwards when the pixel
842 * counter is beyond the length of the shorter field, just
843 * clamp the position the length of the shorter field. This
844 * matches how the scanline counter based position works since
845 * the scanline counter doesn't count the two half lines.
846 */
847 if (position >= vtotal)
848 position = vtotal - 1;
849
850 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300851 * Start of vblank interrupt is triggered at start of hsync,
852 * just prior to the first active line of vblank. However we
853 * consider lines to start at the leading edge of horizontal
854 * active. So, should we get here before we've crossed into
855 * the horizontal active of the first line in vblank, we would
856 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
857 * always add htotal-hsync_start to the current pixel position.
858 */
859 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300860 }
861
Mario Kleinerad3543e2013-10-30 05:13:08 +0100862 /* Get optional system timestamp after query. */
863 if (etime)
864 *etime = ktime_get();
865
866 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
867
868 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
869
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300870 in_vbl = position >= vbl_start && position < vbl_end;
871
872 /*
873 * While in vblank, position will be negative
874 * counting up towards 0 at vbl_end. And outside
875 * vblank, position will be positive counting
876 * up since vbl_end.
877 */
878 if (position >= vbl_start)
879 position -= vbl_end;
880 else
881 position += vtotal - vbl_end;
882
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300883 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300884 *vpos = position;
885 *hpos = 0;
886 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100887 *vpos = position / htotal;
888 *hpos = position - (*vpos * htotal);
889 }
890
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100891 /* In vblank? */
892 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200893 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100894
895 return ret;
896}
897
Ville Syrjäläa225f072014-04-29 13:35:45 +0300898int intel_get_crtc_scanline(struct intel_crtc *crtc)
899{
900 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
901 unsigned long irqflags;
902 int position;
903
904 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
905 position = __intel_get_crtc_scanline(crtc);
906 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
907
908 return position;
909}
910
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700911static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100912 int *max_error,
913 struct timeval *vblank_time,
914 unsigned flags)
915{
Chris Wilson4041b852011-01-22 10:07:56 +0000916 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100917
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700918 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000919 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100920 return -EINVAL;
921 }
922
923 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000924 crtc = intel_get_crtc_for_pipe(dev, pipe);
925 if (crtc == NULL) {
926 DRM_ERROR("Invalid crtc %d\n", pipe);
927 return -EINVAL;
928 }
929
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200930 if (!crtc->hwmode.crtc_clock) {
Chris Wilson4041b852011-01-22 10:07:56 +0000931 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
932 return -EBUSY;
933 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100934
935 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000936 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
937 vblank_time, flags,
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200938 &crtc->hwmode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100939}
940
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200941static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800942{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300943 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000944 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200945 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200946
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200947 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800948
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200949 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
950
Daniel Vetter20e4d402012-08-08 23:35:39 +0200951 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200952
Jesse Barnes7648fa92010-05-20 14:28:11 -0700953 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000954 busy_up = I915_READ(RCPREVBSYTUPAVG);
955 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800956 max_avg = I915_READ(RCBMAXAVG);
957 min_avg = I915_READ(RCBMINAVG);
958
959 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000960 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200961 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
962 new_delay = dev_priv->ips.cur_delay - 1;
963 if (new_delay < dev_priv->ips.max_delay)
964 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000965 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200966 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
967 new_delay = dev_priv->ips.cur_delay + 1;
968 if (new_delay > dev_priv->ips.min_delay)
969 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800970 }
971
Jesse Barnes7648fa92010-05-20 14:28:11 -0700972 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200973 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800974
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200975 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200976
Jesse Barnesf97108d2010-01-29 11:27:07 -0800977 return;
978}
979
Chris Wilson74cdb332015-04-07 16:21:05 +0100980static void notify_ring(struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100981{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100982 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +0000983 return;
984
John Harrisonbcfcc8b2014-12-05 13:49:36 +0000985 trace_i915_gem_request_notify(ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000986
Chris Wilson549f7362010-10-19 11:19:32 +0100987 wake_up_all(&ring->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +0100988}
989
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000990static void vlv_c0_read(struct drm_i915_private *dev_priv,
991 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -0400992{
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000993 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
994 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
995 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -0400996}
997
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000998static bool vlv_c0_above(struct drm_i915_private *dev_priv,
999 const struct intel_rps_ei *old,
1000 const struct intel_rps_ei *now,
1001 int threshold)
Deepak S31685c22014-07-03 17:33:01 -04001002{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001003 u64 time, c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001004 unsigned int mul = 100;
Deepak S31685c22014-07-03 17:33:01 -04001005
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001006 if (old->cz_clock == 0)
1007 return false;
Deepak S31685c22014-07-03 17:33:01 -04001008
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001009 if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
1010 mul <<= 8;
1011
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001012 time = now->cz_clock - old->cz_clock;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001013 time *= threshold * dev_priv->czclk_freq;
Deepak S31685c22014-07-03 17:33:01 -04001014
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001015 /* Workload can be split between render + media, e.g. SwapBuffers
1016 * being blitted in X after being rendered in mesa. To account for
1017 * this we need to combine both engines into our activity counter.
1018 */
1019 c0 = now->render_c0 - old->render_c0;
1020 c0 += now->media_c0 - old->media_c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001021 c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
Deepak S31685c22014-07-03 17:33:01 -04001022
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001023 return c0 >= time;
1024}
Deepak S31685c22014-07-03 17:33:01 -04001025
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001026void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1027{
1028 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
1029 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001030}
1031
1032static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1033{
1034 struct intel_rps_ei now;
1035 u32 events = 0;
1036
Chris Wilson6f4b12f82015-03-18 09:48:23 +00001037 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001038 return 0;
1039
1040 vlv_c0_read(dev_priv, &now);
1041 if (now.cz_clock == 0)
1042 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001043
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001044 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
1045 if (!vlv_c0_above(dev_priv,
1046 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001047 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001048 events |= GEN6_PM_RP_DOWN_THRESHOLD;
1049 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -04001050 }
1051
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001052 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1053 if (vlv_c0_above(dev_priv,
1054 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001055 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001056 events |= GEN6_PM_RP_UP_THRESHOLD;
1057 dev_priv->rps.up_ei = now;
1058 }
1059
1060 return events;
Deepak S31685c22014-07-03 17:33:01 -04001061}
1062
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001063static bool any_waiters(struct drm_i915_private *dev_priv)
1064{
1065 struct intel_engine_cs *ring;
1066 int i;
1067
1068 for_each_ring(ring, dev_priv, i)
1069 if (ring->irq_refcount)
1070 return true;
1071
1072 return false;
1073}
1074
Ben Widawsky4912d042011-04-25 11:25:20 -07001075static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001076{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001077 struct drm_i915_private *dev_priv =
1078 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001079 bool client_boost;
1080 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001081 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001082
Daniel Vetter59cdb632013-07-04 23:35:28 +02001083 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001084 /* Speed up work cancelation during disabling rps interrupts. */
1085 if (!dev_priv->rps.interrupts_enabled) {
1086 spin_unlock_irq(&dev_priv->irq_lock);
1087 return;
1088 }
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001089 pm_iir = dev_priv->rps.pm_iir;
1090 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001091 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1092 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001093 client_boost = dev_priv->rps.client_boost;
1094 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001095 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001096
Paulo Zanoni60611c12013-08-15 11:50:01 -03001097 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301098 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001099
Chris Wilson8d3afd72015-05-21 21:01:47 +01001100 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001101 return;
1102
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001103 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001104
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001105 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1106
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001107 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001108 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001109 min = dev_priv->rps.min_freq_softlimit;
1110 max = dev_priv->rps.max_freq_softlimit;
1111
1112 if (client_boost) {
1113 new_delay = dev_priv->rps.max_freq_softlimit;
1114 adj = 0;
1115 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001116 if (adj > 0)
1117 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001118 else /* CHV needs even encode values */
1119 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Ville Syrjälä74250342013-06-25 21:38:11 +03001120 /*
1121 * For better performance, jump directly
1122 * to RPe if we're below it.
1123 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001124 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001125 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001126 adj = 0;
1127 }
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001128 } else if (any_waiters(dev_priv)) {
1129 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001130 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001131 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1132 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001133 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001134 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001135 adj = 0;
1136 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1137 if (adj < 0)
1138 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001139 else /* CHV needs even encode values */
1140 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001141 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001142 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001143 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001144
Chris Wilsonedcf2842015-04-07 16:20:29 +01001145 dev_priv->rps.last_adj = adj;
1146
Ben Widawsky79249632012-09-07 19:43:42 -07001147 /* sysfs frequency interfaces may have snuck in while servicing the
1148 * interrupt
1149 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001150 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001151 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301152
Ville Syrjäläffe02b42015-02-02 19:09:50 +02001153 intel_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001154
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001155 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001156}
1157
Ben Widawskye3689192012-05-25 16:56:22 -07001158
1159/**
1160 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1161 * occurred.
1162 * @work: workqueue struct
1163 *
1164 * Doesn't actually do anything except notify userspace. As a consequence of
1165 * this event, userspace should try to remap the bad rows since statistically
1166 * it is likely the same row is more likely to go bad again.
1167 */
1168static void ivybridge_parity_work(struct work_struct *work)
1169{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001170 struct drm_i915_private *dev_priv =
1171 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001172 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001173 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001174 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001175 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001176
1177 /* We must turn off DOP level clock gating to access the L3 registers.
1178 * In order to prevent a get/put style interface, acquire struct mutex
1179 * any time we access those registers.
1180 */
1181 mutex_lock(&dev_priv->dev->struct_mutex);
1182
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001183 /* If we've screwed up tracking, just let the interrupt fire again */
1184 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1185 goto out;
1186
Ben Widawskye3689192012-05-25 16:56:22 -07001187 misccpctl = I915_READ(GEN7_MISCCPCTL);
1188 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1189 POSTING_READ(GEN7_MISCCPCTL);
1190
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001191 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1192 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001193
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001194 slice--;
1195 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1196 break;
1197
1198 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1199
1200 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1201
1202 error_status = I915_READ(reg);
1203 row = GEN7_PARITY_ERROR_ROW(error_status);
1204 bank = GEN7_PARITY_ERROR_BANK(error_status);
1205 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1206
1207 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1208 POSTING_READ(reg);
1209
1210 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1211 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1212 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1213 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1214 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1215 parity_event[5] = NULL;
1216
Dave Airlie5bdebb12013-10-11 14:07:25 +10001217 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001218 KOBJ_CHANGE, parity_event);
1219
1220 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1221 slice, row, bank, subbank);
1222
1223 kfree(parity_event[4]);
1224 kfree(parity_event[3]);
1225 kfree(parity_event[2]);
1226 kfree(parity_event[1]);
1227 }
Ben Widawskye3689192012-05-25 16:56:22 -07001228
1229 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1230
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001231out:
1232 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001233 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001234 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001235 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001236
1237 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001238}
1239
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001240static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001241{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001242 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001243
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001244 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001245 return;
1246
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001247 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001248 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001249 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001250
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001251 iir &= GT_PARITY_ERROR(dev);
1252 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1253 dev_priv->l3_parity.which_slice |= 1 << 1;
1254
1255 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1256 dev_priv->l3_parity.which_slice |= 1 << 0;
1257
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001258 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001259}
1260
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001261static void ilk_gt_irq_handler(struct drm_device *dev,
1262 struct drm_i915_private *dev_priv,
1263 u32 gt_iir)
1264{
1265 if (gt_iir &
1266 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001267 notify_ring(&dev_priv->ring[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001268 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001269 notify_ring(&dev_priv->ring[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001270}
1271
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001272static void snb_gt_irq_handler(struct drm_device *dev,
1273 struct drm_i915_private *dev_priv,
1274 u32 gt_iir)
1275{
1276
Ben Widawskycc609d52013-05-28 19:22:29 -07001277 if (gt_iir &
1278 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001279 notify_ring(&dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001280 if (gt_iir & GT_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001281 notify_ring(&dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001282 if (gt_iir & GT_BLT_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001283 notify_ring(&dev_priv->ring[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001284
Ben Widawskycc609d52013-05-28 19:22:29 -07001285 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1286 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001287 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1288 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001289
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001290 if (gt_iir & GT_PARITY_ERROR(dev))
1291 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001292}
1293
Chris Wilson74cdb332015-04-07 16:21:05 +01001294static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001295 u32 master_ctl)
1296{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001297 irqreturn_t ret = IRQ_NONE;
1298
1299 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001300 u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001301 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001302 I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001303 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001304
Chris Wilson74cdb332015-04-07 16:21:05 +01001305 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1306 intel_lrc_irq_handler(&dev_priv->ring[RCS]);
1307 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1308 notify_ring(&dev_priv->ring[RCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001309
Chris Wilson74cdb332015-04-07 16:21:05 +01001310 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1311 intel_lrc_irq_handler(&dev_priv->ring[BCS]);
1312 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1313 notify_ring(&dev_priv->ring[BCS]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001314 } else
1315 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1316 }
1317
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001318 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001319 u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001320 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001321 I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001322 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001323
Chris Wilson74cdb332015-04-07 16:21:05 +01001324 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1325 intel_lrc_irq_handler(&dev_priv->ring[VCS]);
1326 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1327 notify_ring(&dev_priv->ring[VCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001328
Chris Wilson74cdb332015-04-07 16:21:05 +01001329 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1330 intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
1331 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1332 notify_ring(&dev_priv->ring[VCS2]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001333 } else
1334 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1335 }
1336
Chris Wilson74cdb332015-04-07 16:21:05 +01001337 if (master_ctl & GEN8_GT_VECS_IRQ) {
1338 u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
1339 if (tmp) {
1340 I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
1341 ret = IRQ_HANDLED;
1342
1343 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1344 intel_lrc_irq_handler(&dev_priv->ring[VECS]);
1345 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1346 notify_ring(&dev_priv->ring[VECS]);
1347 } else
1348 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1349 }
1350
Ben Widawsky09610212014-05-15 20:58:08 +03001351 if (master_ctl & GEN8_GT_PM_IRQ) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001352 u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
Ben Widawsky09610212014-05-15 20:58:08 +03001353 if (tmp & dev_priv->pm_rps_events) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001354 I915_WRITE_FW(GEN8_GT_IIR(2),
1355 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001356 ret = IRQ_HANDLED;
Imre Deakc9a9a262014-11-05 20:48:37 +02001357 gen6_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001358 } else
1359 DRM_ERROR("The master control interrupt lied (PM)!\n");
1360 }
1361
Ben Widawskyabd58f02013-11-02 21:07:09 -07001362 return ret;
1363}
1364
Imre Deak63c88d22015-07-20 14:43:39 -07001365static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1366{
1367 switch (port) {
1368 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001369 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001370 case PORT_B:
1371 return val & PORTB_HOTPLUG_LONG_DETECT;
1372 case PORT_C:
1373 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001374 default:
1375 return false;
1376 }
1377}
1378
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001379static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1380{
1381 switch (port) {
1382 case PORT_E:
1383 return val & PORTE_HOTPLUG_LONG_DETECT;
1384 default:
1385 return false;
1386 }
1387}
1388
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001389static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1390{
1391 switch (port) {
1392 case PORT_A:
1393 return val & PORTA_HOTPLUG_LONG_DETECT;
1394 case PORT_B:
1395 return val & PORTB_HOTPLUG_LONG_DETECT;
1396 case PORT_C:
1397 return val & PORTC_HOTPLUG_LONG_DETECT;
1398 case PORT_D:
1399 return val & PORTD_HOTPLUG_LONG_DETECT;
1400 default:
1401 return false;
1402 }
1403}
1404
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001405static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1406{
1407 switch (port) {
1408 case PORT_A:
1409 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1410 default:
1411 return false;
1412 }
1413}
1414
Jani Nikula676574d2015-05-28 15:43:53 +03001415static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001416{
1417 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001418 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001419 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001420 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001421 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001422 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001423 return val & PORTD_HOTPLUG_LONG_DETECT;
1424 default:
1425 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001426 }
1427}
1428
Jani Nikula676574d2015-05-28 15:43:53 +03001429static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001430{
1431 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001432 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001433 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001434 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001435 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001436 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001437 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1438 default:
1439 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001440 }
1441}
1442
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001443/*
1444 * Get a bit mask of pins that have triggered, and which ones may be long.
1445 * This can be called multiple times with the same masks to accumulate
1446 * hotplug detection results from several registers.
1447 *
1448 * Note that the caller is expected to zero out the masks initially.
1449 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001450static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001451 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001452 const u32 hpd[HPD_NUM_PINS],
1453 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001454{
Jani Nikula8c841e52015-06-18 13:06:17 +03001455 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001456 int i;
1457
Jani Nikula676574d2015-05-28 15:43:53 +03001458 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001459 if ((hpd[i] & hotplug_trigger) == 0)
1460 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001461
Jani Nikula8c841e52015-06-18 13:06:17 +03001462 *pin_mask |= BIT(i);
1463
Imre Deakcc24fcd2015-07-21 15:32:45 -07001464 if (!intel_hpd_pin_to_port(i, &port))
1465 continue;
1466
Imre Deakfd63e2a2015-07-21 15:32:44 -07001467 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001468 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001469 }
1470
1471 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1472 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1473
1474}
1475
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001476static void gmbus_irq_handler(struct drm_device *dev)
1477{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001478 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001479
Daniel Vetter28c70f12012-12-01 13:53:45 +01001480 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001481}
1482
Daniel Vetterce99c252012-12-01 13:53:47 +01001483static void dp_aux_irq_handler(struct drm_device *dev)
1484{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001485 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001486
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001487 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001488}
1489
Shuang He8bf1e9f2013-10-15 18:55:27 +01001490#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001491static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1492 uint32_t crc0, uint32_t crc1,
1493 uint32_t crc2, uint32_t crc3,
1494 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001495{
1496 struct drm_i915_private *dev_priv = dev->dev_private;
1497 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1498 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001499 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001500
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001501 spin_lock(&pipe_crc->lock);
1502
Damien Lespiau0c912c72013-10-15 18:55:37 +01001503 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001504 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001505 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001506 return;
1507 }
1508
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001509 head = pipe_crc->head;
1510 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001511
1512 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001513 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001514 DRM_ERROR("CRC buffer overflowing\n");
1515 return;
1516 }
1517
1518 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001519
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001520 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001521 entry->crc[0] = crc0;
1522 entry->crc[1] = crc1;
1523 entry->crc[2] = crc2;
1524 entry->crc[3] = crc3;
1525 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001526
1527 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001528 pipe_crc->head = head;
1529
1530 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001531
1532 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001533}
Daniel Vetter277de952013-10-18 16:37:07 +02001534#else
1535static inline void
1536display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1537 uint32_t crc0, uint32_t crc1,
1538 uint32_t crc2, uint32_t crc3,
1539 uint32_t crc4) {}
1540#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001541
Daniel Vetter277de952013-10-18 16:37:07 +02001542
1543static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001544{
1545 struct drm_i915_private *dev_priv = dev->dev_private;
1546
Daniel Vetter277de952013-10-18 16:37:07 +02001547 display_pipe_crc_irq_handler(dev, pipe,
1548 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1549 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001550}
1551
Daniel Vetter277de952013-10-18 16:37:07 +02001552static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001553{
1554 struct drm_i915_private *dev_priv = dev->dev_private;
1555
Daniel Vetter277de952013-10-18 16:37:07 +02001556 display_pipe_crc_irq_handler(dev, pipe,
1557 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1558 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1559 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1560 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1561 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001562}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001563
Daniel Vetter277de952013-10-18 16:37:07 +02001564static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001565{
1566 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001567 uint32_t res1, res2;
1568
1569 if (INTEL_INFO(dev)->gen >= 3)
1570 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1571 else
1572 res1 = 0;
1573
1574 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1575 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1576 else
1577 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001578
Daniel Vetter277de952013-10-18 16:37:07 +02001579 display_pipe_crc_irq_handler(dev, pipe,
1580 I915_READ(PIPE_CRC_RES_RED(pipe)),
1581 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1582 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1583 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001584}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001585
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001586/* The RPS events need forcewake, so we add them to a work queue and mask their
1587 * IMR bits until the work is done. Other interrupts can be processed without
1588 * the work queue. */
1589static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001590{
Deepak Sa6706b42014-03-15 20:23:22 +05301591 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001592 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001593 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001594 if (dev_priv->rps.interrupts_enabled) {
1595 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1596 queue_work(dev_priv->wq, &dev_priv->rps.work);
1597 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001598 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001599 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001600
Imre Deakc9a9a262014-11-05 20:48:37 +02001601 if (INTEL_INFO(dev_priv)->gen >= 8)
1602 return;
1603
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001604 if (HAS_VEBOX(dev_priv->dev)) {
1605 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001606 notify_ring(&dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001607
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001608 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1609 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001610 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001611}
1612
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001613static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1614{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001615 if (!drm_handle_vblank(dev, pipe))
1616 return false;
1617
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001618 return true;
1619}
1620
Imre Deakc1874ed2014-02-04 21:35:46 +02001621static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1622{
1623 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001624 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001625 int pipe;
1626
Imre Deak58ead0d2014-02-04 21:35:47 +02001627 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01001628 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001629 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001630 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001631
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001632 /*
1633 * PIPESTAT bits get signalled even when the interrupt is
1634 * disabled with the mask bits, and some of the status bits do
1635 * not generate interrupts at all (like the underrun bit). Hence
1636 * we need to be careful that we only handle what we want to
1637 * handle.
1638 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001639
1640 /* fifo underruns are filterered in the underrun handler. */
1641 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001642
1643 switch (pipe) {
1644 case PIPE_A:
1645 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1646 break;
1647 case PIPE_B:
1648 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1649 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001650 case PIPE_C:
1651 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1652 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001653 }
1654 if (iir & iir_bit)
1655 mask |= dev_priv->pipestat_irq_mask[pipe];
1656
1657 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001658 continue;
1659
1660 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001661 mask |= PIPESTAT_INT_ENABLE_MASK;
1662 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001663
1664 /*
1665 * Clear the PIPE*STAT regs before the IIR
1666 */
Imre Deak91d181d2014-02-10 18:42:49 +02001667 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1668 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001669 I915_WRITE(reg, pipe_stats[pipe]);
1670 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001671 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001672
Damien Lespiau055e3932014-08-18 13:49:10 +01001673 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001674 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1675 intel_pipe_handle_vblank(dev, pipe))
1676 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001677
Imre Deak579a9b02014-02-04 21:35:48 +02001678 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001679 intel_prepare_page_flip(dev, pipe);
1680 intel_finish_page_flip(dev, pipe);
1681 }
1682
1683 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1684 i9xx_pipe_crc_irq_handler(dev, pipe);
1685
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001686 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1687 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001688 }
1689
1690 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1691 gmbus_irq_handler(dev);
1692}
1693
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001694static void i9xx_hpd_irq_handler(struct drm_device *dev)
1695{
1696 struct drm_i915_private *dev_priv = dev->dev_private;
1697 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001698 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001699
Jani Nikula0d2e4292015-05-27 15:03:39 +03001700 if (!hotplug_status)
1701 return;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001702
Jani Nikula0d2e4292015-05-27 15:03:39 +03001703 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1704 /*
1705 * Make sure hotplug status is cleared before we clear IIR, or else we
1706 * may miss hotplug events.
1707 */
1708 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001709
Jani Nikula0d2e4292015-05-27 15:03:39 +03001710 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
1711 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001712
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001713 if (hotplug_trigger) {
1714 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1715 hotplug_trigger, hpd_status_g4x,
1716 i9xx_port_hotplug_long_detect);
1717
1718 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1719 }
Jani Nikula369712e2015-05-27 15:03:40 +03001720
1721 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1722 dp_aux_irq_handler(dev);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001723 } else {
1724 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001725
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001726 if (hotplug_trigger) {
1727 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Daniel Vetter44cc6c02015-09-30 08:47:41 +02001728 hotplug_trigger, hpd_status_i915,
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001729 i9xx_port_hotplug_long_detect);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001730 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1731 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001732 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001733}
1734
Daniel Vetterff1f5252012-10-02 15:10:55 +02001735static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001736{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001737 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001738 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001739 u32 iir, gt_iir, pm_iir;
1740 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001741
Imre Deak2dd2a882015-02-24 11:14:30 +02001742 if (!intel_irqs_enabled(dev_priv))
1743 return IRQ_NONE;
1744
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001745 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001746 /* Find, clear, then process each source of interrupt */
1747
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001748 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001749 if (gt_iir)
1750 I915_WRITE(GTIIR, gt_iir);
1751
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001752 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001753 if (pm_iir)
1754 I915_WRITE(GEN6_PMIIR, pm_iir);
1755
1756 iir = I915_READ(VLV_IIR);
1757 if (iir) {
1758 /* Consume port before clearing IIR or we'll miss events */
1759 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1760 i9xx_hpd_irq_handler(dev);
1761 I915_WRITE(VLV_IIR, iir);
1762 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001763
1764 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1765 goto out;
1766
1767 ret = IRQ_HANDLED;
1768
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001769 if (gt_iir)
1770 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001771 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001772 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001773 /* Call regardless, as some status bits might not be
1774 * signalled in iir */
1775 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001776 }
1777
1778out:
1779 return ret;
1780}
1781
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001782static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1783{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001784 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001785 struct drm_i915_private *dev_priv = dev->dev_private;
1786 u32 master_ctl, iir;
1787 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001788
Imre Deak2dd2a882015-02-24 11:14:30 +02001789 if (!intel_irqs_enabled(dev_priv))
1790 return IRQ_NONE;
1791
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001792 for (;;) {
1793 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1794 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001795
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001796 if (master_ctl == 0 && iir == 0)
1797 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001798
Oscar Mateo27b6c122014-06-16 16:11:00 +01001799 ret = IRQ_HANDLED;
1800
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001801 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001802
Oscar Mateo27b6c122014-06-16 16:11:00 +01001803 /* Find, clear, then process each source of interrupt */
1804
1805 if (iir) {
1806 /* Consume port before clearing IIR or we'll miss events */
1807 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1808 i9xx_hpd_irq_handler(dev);
1809 I915_WRITE(VLV_IIR, iir);
1810 }
1811
Chris Wilson74cdb332015-04-07 16:21:05 +01001812 gen8_gt_irq_handler(dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001813
Oscar Mateo27b6c122014-06-16 16:11:00 +01001814 /* Call regardless, as some status bits might not be
1815 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001816 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001817
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001818 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1819 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001820 }
1821
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001822 return ret;
1823}
1824
Ville Syrjälä40e56412015-08-27 23:56:10 +03001825static void ibx_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
1826 const u32 hpd[HPD_NUM_PINS])
1827{
1828 struct drm_i915_private *dev_priv = to_i915(dev);
1829 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1830
1831 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1832 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1833
1834 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1835 dig_hotplug_reg, hpd,
1836 pch_port_hotplug_long_detect);
1837
1838 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1839}
1840
Adam Jackson23e81d62012-06-06 15:45:44 -04001841static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001842{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001843 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001844 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001845 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001846
Ville Syrjälä40e56412015-08-27 23:56:10 +03001847 if (hotplug_trigger)
1848 ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001849
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001850 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1851 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1852 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001853 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001854 port_name(port));
1855 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001856
Daniel Vetterce99c252012-12-01 13:53:47 +01001857 if (pch_iir & SDE_AUX_MASK)
1858 dp_aux_irq_handler(dev);
1859
Jesse Barnes776ad802011-01-04 15:09:39 -08001860 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001861 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001862
1863 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1864 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1865
1866 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1867 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1868
1869 if (pch_iir & SDE_POISON)
1870 DRM_ERROR("PCH poison interrupt\n");
1871
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001872 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001873 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001874 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1875 pipe_name(pipe),
1876 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001877
1878 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1879 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1880
1881 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1882 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1883
Jesse Barnes776ad802011-01-04 15:09:39 -08001884 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001885 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001886
1887 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001888 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001889}
1890
1891static void ivb_err_int_handler(struct drm_device *dev)
1892{
1893 struct drm_i915_private *dev_priv = dev->dev_private;
1894 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001895 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001896
Paulo Zanonide032bf2013-04-12 17:57:58 -03001897 if (err_int & ERR_INT_POISON)
1898 DRM_ERROR("Poison interrupt\n");
1899
Damien Lespiau055e3932014-08-18 13:49:10 +01001900 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001901 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
1902 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03001903
Daniel Vetter5a69b892013-10-16 22:55:52 +02001904 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1905 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001906 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001907 else
Daniel Vetter277de952013-10-18 16:37:07 +02001908 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001909 }
1910 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001911
Paulo Zanoni86642812013-04-12 17:57:57 -03001912 I915_WRITE(GEN7_ERR_INT, err_int);
1913}
1914
1915static void cpt_serr_int_handler(struct drm_device *dev)
1916{
1917 struct drm_i915_private *dev_priv = dev->dev_private;
1918 u32 serr_int = I915_READ(SERR_INT);
1919
Paulo Zanonide032bf2013-04-12 17:57:58 -03001920 if (serr_int & SERR_INT_POISON)
1921 DRM_ERROR("PCH poison interrupt\n");
1922
Paulo Zanoni86642812013-04-12 17:57:57 -03001923 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001924 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001925
1926 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001927 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001928
1929 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001930 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03001931
1932 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001933}
1934
Adam Jackson23e81d62012-06-06 15:45:44 -04001935static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1936{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001937 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001938 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001939 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001940
Ville Syrjälä40e56412015-08-27 23:56:10 +03001941 if (hotplug_trigger)
1942 ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001943
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001944 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1945 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1946 SDE_AUDIO_POWER_SHIFT_CPT);
1947 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1948 port_name(port));
1949 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001950
1951 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001952 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001953
1954 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001955 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001956
1957 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1958 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1959
1960 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1961 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1962
1963 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01001964 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04001965 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1966 pipe_name(pipe),
1967 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001968
1969 if (pch_iir & SDE_ERROR_CPT)
1970 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001971}
1972
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001973static void spt_irq_handler(struct drm_device *dev, u32 pch_iir)
1974{
1975 struct drm_i915_private *dev_priv = dev->dev_private;
1976 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
1977 ~SDE_PORTE_HOTPLUG_SPT;
1978 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
1979 u32 pin_mask = 0, long_mask = 0;
1980
1981 if (hotplug_trigger) {
1982 u32 dig_hotplug_reg;
1983
1984 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1985 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1986
1987 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1988 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001989 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001990 }
1991
1992 if (hotplug2_trigger) {
1993 u32 dig_hotplug_reg;
1994
1995 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
1996 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
1997
1998 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
1999 dig_hotplug_reg, hpd_spt,
2000 spt_port_hotplug2_long_detect);
2001 }
2002
2003 if (pin_mask)
2004 intel_hpd_irq_handler(dev, pin_mask, long_mask);
2005
2006 if (pch_iir & SDE_GMBUS_CPT)
2007 gmbus_irq_handler(dev);
2008}
2009
Ville Syrjälä40e56412015-08-27 23:56:10 +03002010static void ilk_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
2011 const u32 hpd[HPD_NUM_PINS])
2012{
2013 struct drm_i915_private *dev_priv = to_i915(dev);
2014 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2015
2016 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2017 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2018
2019 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2020 dig_hotplug_reg, hpd,
2021 ilk_port_hotplug_long_detect);
2022
2023 intel_hpd_irq_handler(dev, pin_mask, long_mask);
2024}
2025
Paulo Zanonic008bc62013-07-12 16:35:10 -03002026static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2027{
2028 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c22013-10-21 18:04:36 +02002029 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03002030 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2031
Ville Syrjälä40e56412015-08-27 23:56:10 +03002032 if (hotplug_trigger)
2033 ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002034
2035 if (de_iir & DE_AUX_CHANNEL_A)
2036 dp_aux_irq_handler(dev);
2037
2038 if (de_iir & DE_GSE)
2039 intel_opregion_asle_intr(dev);
2040
Paulo Zanonic008bc62013-07-12 16:35:10 -03002041 if (de_iir & DE_POISON)
2042 DRM_ERROR("Poison interrupt\n");
2043
Damien Lespiau055e3932014-08-18 13:49:10 +01002044 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002045 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2046 intel_pipe_handle_vblank(dev, pipe))
2047 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002048
Daniel Vetter40da17c22013-10-21 18:04:36 +02002049 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002050 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002051
Daniel Vetter40da17c22013-10-21 18:04:36 +02002052 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2053 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002054
Daniel Vetter40da17c22013-10-21 18:04:36 +02002055 /* plane/pipes map 1:1 on ilk+ */
2056 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2057 intel_prepare_page_flip(dev, pipe);
2058 intel_finish_page_flip_plane(dev, pipe);
2059 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002060 }
2061
2062 /* check event from PCH */
2063 if (de_iir & DE_PCH_EVENT) {
2064 u32 pch_iir = I915_READ(SDEIIR);
2065
2066 if (HAS_PCH_CPT(dev))
2067 cpt_irq_handler(dev, pch_iir);
2068 else
2069 ibx_irq_handler(dev, pch_iir);
2070
2071 /* should clear PCH hotplug event before clear CPU irq */
2072 I915_WRITE(SDEIIR, pch_iir);
2073 }
2074
2075 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2076 ironlake_rps_change_irq_handler(dev);
2077}
2078
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002079static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2080{
2081 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002082 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002083 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2084
Ville Syrjälä40e56412015-08-27 23:56:10 +03002085 if (hotplug_trigger)
2086 ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002087
2088 if (de_iir & DE_ERR_INT_IVB)
2089 ivb_err_int_handler(dev);
2090
2091 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2092 dp_aux_irq_handler(dev);
2093
2094 if (de_iir & DE_GSE_IVB)
2095 intel_opregion_asle_intr(dev);
2096
Damien Lespiau055e3932014-08-18 13:49:10 +01002097 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002098 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2099 intel_pipe_handle_vblank(dev, pipe))
2100 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002101
2102 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002103 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2104 intel_prepare_page_flip(dev, pipe);
2105 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002106 }
2107 }
2108
2109 /* check event from PCH */
2110 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2111 u32 pch_iir = I915_READ(SDEIIR);
2112
2113 cpt_irq_handler(dev, pch_iir);
2114
2115 /* clear PCH hotplug event before clear CPU irq */
2116 I915_WRITE(SDEIIR, pch_iir);
2117 }
2118}
2119
Oscar Mateo72c90f62014-06-16 16:10:57 +01002120/*
2121 * To handle irqs with the minimum potential races with fresh interrupts, we:
2122 * 1 - Disable Master Interrupt Control.
2123 * 2 - Find the source(s) of the interrupt.
2124 * 3 - Clear the Interrupt Identity bits (IIR).
2125 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2126 * 5 - Re-enable Master Interrupt Control.
2127 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002128static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002129{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002130 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002131 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002132 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002133 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002134
Imre Deak2dd2a882015-02-24 11:14:30 +02002135 if (!intel_irqs_enabled(dev_priv))
2136 return IRQ_NONE;
2137
Paulo Zanoni86642812013-04-12 17:57:57 -03002138 /* We get interrupts on unclaimed registers, so check for this before we
2139 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002140 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002141
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002142 /* disable master interrupt before clearing iir */
2143 de_ier = I915_READ(DEIER);
2144 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002145 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002146
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002147 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2148 * interrupts will will be stored on its back queue, and then we'll be
2149 * able to process them after we restore SDEIER (as soon as we restore
2150 * it, we'll get an interrupt if SDEIIR still has something to process
2151 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002152 if (!HAS_PCH_NOP(dev)) {
2153 sde_ier = I915_READ(SDEIER);
2154 I915_WRITE(SDEIER, 0);
2155 POSTING_READ(SDEIER);
2156 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002157
Oscar Mateo72c90f62014-06-16 16:10:57 +01002158 /* Find, clear, then process each source of interrupt */
2159
Chris Wilson0e434062012-05-09 21:45:44 +01002160 gt_iir = I915_READ(GTIIR);
2161 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002162 I915_WRITE(GTIIR, gt_iir);
2163 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002164 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002165 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002166 else
2167 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002168 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002169
2170 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002171 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002172 I915_WRITE(DEIIR, de_iir);
2173 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002174 if (INTEL_INFO(dev)->gen >= 7)
2175 ivb_display_irq_handler(dev, de_iir);
2176 else
2177 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002178 }
2179
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002180 if (INTEL_INFO(dev)->gen >= 6) {
2181 u32 pm_iir = I915_READ(GEN6_PMIIR);
2182 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002183 I915_WRITE(GEN6_PMIIR, pm_iir);
2184 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002185 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002186 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002187 }
2188
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002189 I915_WRITE(DEIER, de_ier);
2190 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002191 if (!HAS_PCH_NOP(dev)) {
2192 I915_WRITE(SDEIER, sde_ier);
2193 POSTING_READ(SDEIER);
2194 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002195
2196 return ret;
2197}
2198
Ville Syrjälä40e56412015-08-27 23:56:10 +03002199static void bxt_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
2200 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302201{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002202 struct drm_i915_private *dev_priv = to_i915(dev);
2203 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302204
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002205 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2206 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302207
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002208 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002209 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002210 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002211
Jani Nikula475c2e32015-05-28 15:43:54 +03002212 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302213}
2214
Ben Widawskyabd58f02013-11-02 21:07:09 -07002215static irqreturn_t gen8_irq_handler(int irq, void *arg)
2216{
2217 struct drm_device *dev = arg;
2218 struct drm_i915_private *dev_priv = dev->dev_private;
2219 u32 master_ctl;
2220 irqreturn_t ret = IRQ_NONE;
2221 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002222 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002223 u32 aux_mask = GEN8_AUX_CHANNEL_A;
2224
Imre Deak2dd2a882015-02-24 11:14:30 +02002225 if (!intel_irqs_enabled(dev_priv))
2226 return IRQ_NONE;
2227
Rodrigo Vivib4834a52015-09-02 15:19:24 -07002228 if (INTEL_INFO(dev_priv)->gen >= 9)
Jesse Barnes88e04702014-11-13 17:51:48 +00002229 aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
2230 GEN9_AUX_CHANNEL_D;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002231
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002232 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002233 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2234 if (!master_ctl)
2235 return IRQ_NONE;
2236
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002237 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002238
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002239 /* Find, clear, then process each source of interrupt */
2240
Chris Wilson74cdb332015-04-07 16:21:05 +01002241 ret = gen8_gt_irq_handler(dev_priv, master_ctl);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002242
2243 if (master_ctl & GEN8_DE_MISC_IRQ) {
2244 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002245 if (tmp) {
2246 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2247 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002248 if (tmp & GEN8_DE_MISC_GSE)
2249 intel_opregion_asle_intr(dev);
2250 else
2251 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002252 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002253 else
2254 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002255 }
2256
Daniel Vetter6d766f02013-11-07 14:49:55 +01002257 if (master_ctl & GEN8_DE_PORT_IRQ) {
2258 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002259 if (tmp) {
Shashank Sharmad04a4922014-08-22 17:40:41 +05302260 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002261 u32 hotplug_trigger = 0;
2262
2263 if (IS_BROXTON(dev_priv))
2264 hotplug_trigger = tmp & BXT_DE_PORT_HOTPLUG_MASK;
2265 else if (IS_BROADWELL(dev_priv))
2266 hotplug_trigger = tmp & GEN8_PORT_DP_A_HOTPLUG;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302267
Daniel Vetter6d766f02013-11-07 14:49:55 +01002268 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2269 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002270
Shashank Sharmad04a4922014-08-22 17:40:41 +05302271 if (tmp & aux_mask) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002272 dp_aux_irq_handler(dev);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302273 found = true;
2274 }
2275
Ville Syrjälä40e56412015-08-27 23:56:10 +03002276 if (hotplug_trigger) {
2277 if (IS_BROXTON(dev))
2278 bxt_hpd_irq_handler(dev, hotplug_trigger, hpd_bxt);
2279 else
2280 ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_bdw);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302281 found = true;
2282 }
2283
Shashank Sharma9e637432014-08-22 17:40:43 +05302284 if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
2285 gmbus_irq_handler(dev);
2286 found = true;
2287 }
2288
Shashank Sharmad04a4922014-08-22 17:40:41 +05302289 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002290 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002291 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002292 else
2293 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002294 }
2295
Damien Lespiau055e3932014-08-18 13:49:10 +01002296 for_each_pipe(dev_priv, pipe) {
Damien Lespiau770de832014-03-20 20:45:01 +00002297 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002298
Daniel Vetterc42664c2013-11-07 11:05:40 +01002299 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2300 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002301
Daniel Vetterc42664c2013-11-07 11:05:40 +01002302 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002303 if (pipe_iir) {
2304 ret = IRQ_HANDLED;
2305 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Damien Lespiau770de832014-03-20 20:45:01 +00002306
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002307 if (pipe_iir & GEN8_PIPE_VBLANK &&
2308 intel_pipe_handle_vblank(dev, pipe))
2309 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002310
Rodrigo Vivib4834a52015-09-02 15:19:24 -07002311 if (INTEL_INFO(dev_priv)->gen >= 9)
Damien Lespiau770de832014-03-20 20:45:01 +00002312 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2313 else
2314 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2315
2316 if (flip_done) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002317 intel_prepare_page_flip(dev, pipe);
2318 intel_finish_page_flip_plane(dev, pipe);
2319 }
2320
2321 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2322 hsw_pipe_crc_irq_handler(dev, pipe);
2323
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002324 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2325 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2326 pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002327
Damien Lespiau770de832014-03-20 20:45:01 +00002328
Rodrigo Vivib4834a52015-09-02 15:19:24 -07002329 if (INTEL_INFO(dev_priv)->gen >= 9)
Damien Lespiau770de832014-03-20 20:45:01 +00002330 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2331 else
2332 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2333
2334 if (fault_errors)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002335 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2336 pipe_name(pipe),
2337 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
Daniel Vetterc42664c2013-11-07 11:05:40 +01002338 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002339 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2340 }
2341
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302342 if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2343 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002344 /*
2345 * FIXME(BDW): Assume for now that the new interrupt handling
2346 * scheme also closed the SDE interrupt handling race we've seen
2347 * on older pch-split platforms. But this needs testing.
2348 */
2349 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002350 if (pch_iir) {
2351 I915_WRITE(SDEIIR, pch_iir);
2352 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002353
2354 if (HAS_PCH_SPT(dev_priv))
2355 spt_irq_handler(dev, pch_iir);
2356 else
2357 cpt_irq_handler(dev, pch_iir);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002358 } else
2359 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2360
Daniel Vetter92d03a82013-11-07 11:05:43 +01002361 }
2362
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002363 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2364 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002365
2366 return ret;
2367}
2368
Daniel Vetter17e1df02013-09-08 21:57:13 +02002369static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2370 bool reset_completed)
2371{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002372 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002373 int i;
2374
2375 /*
2376 * Notify all waiters for GPU completion events that reset state has
2377 * been changed, and that they need to restart their wait after
2378 * checking for potential errors (and bail out to drop locks if there is
2379 * a gpu reset pending so that i915_error_work_func can acquire them).
2380 */
2381
2382 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2383 for_each_ring(ring, dev_priv, i)
2384 wake_up_all(&ring->irq_queue);
2385
2386 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2387 wake_up_all(&dev_priv->pending_flip_queue);
2388
2389 /*
2390 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2391 * reset state is cleared.
2392 */
2393 if (reset_completed)
2394 wake_up_all(&dev_priv->gpu_error.reset_queue);
2395}
2396
Jesse Barnes8a905232009-07-11 16:48:03 -04002397/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002398 * i915_reset_and_wakeup - do process context error handling work
Javier Martinez Canillas468f9d22015-10-08 09:54:44 +02002399 * @dev: drm device
Jesse Barnes8a905232009-07-11 16:48:03 -04002400 *
2401 * Fire an error uevent so userspace can see that a hang or error
2402 * was detected.
2403 */
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002404static void i915_reset_and_wakeup(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002405{
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002406 struct drm_i915_private *dev_priv = to_i915(dev);
2407 struct i915_gpu_error *error = &dev_priv->gpu_error;
Ben Widawskycce723e2013-07-19 09:16:42 -07002408 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2409 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2410 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002411 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002412
Dave Airlie5bdebb12013-10-11 14:07:25 +10002413 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002414
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002415 /*
2416 * Note that there's only one work item which does gpu resets, so we
2417 * need not worry about concurrent gpu resets potentially incrementing
2418 * error->reset_counter twice. We only need to take care of another
2419 * racing irq/hangcheck declaring the gpu dead for a second time. A
2420 * quick check for that is good enough: schedule_work ensures the
2421 * correct ordering between hang detection and this work item, and since
2422 * the reset in-progress bit is only ever set by code outside of this
2423 * work we don't need to worry about any other races.
2424 */
2425 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002426 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002427 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002428 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002429
Daniel Vetter17e1df02013-09-08 21:57:13 +02002430 /*
Imre Deakf454c692014-04-23 01:09:04 +03002431 * In most cases it's guaranteed that we get here with an RPM
2432 * reference held, for example because there is a pending GPU
2433 * request that won't finish until the reset is done. This
2434 * isn't the case at least when we get here by doing a
2435 * simulated reset via debugs, so get an RPM reference.
2436 */
2437 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002438
2439 intel_prepare_reset(dev);
2440
Imre Deakf454c692014-04-23 01:09:04 +03002441 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002442 * All state reset _must_ be completed before we update the
2443 * reset counter, for otherwise waiters might miss the reset
2444 * pending state and not properly drop locks, resulting in
2445 * deadlocks with the reset work.
2446 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002447 ret = i915_reset(dev);
2448
Ville Syrjälä75147472014-11-24 18:28:11 +02002449 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002450
Imre Deakf454c692014-04-23 01:09:04 +03002451 intel_runtime_pm_put(dev_priv);
2452
Daniel Vetterf69061b2012-12-06 09:01:42 +01002453 if (ret == 0) {
2454 /*
2455 * After all the gem state is reset, increment the reset
2456 * counter and wake up everyone waiting for the reset to
2457 * complete.
2458 *
2459 * Since unlock operations are a one-sided barrier only,
2460 * we need to insert a barrier here to order any seqno
2461 * updates before
2462 * the counter increment.
2463 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002464 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002465 atomic_inc(&dev_priv->gpu_error.reset_counter);
2466
Dave Airlie5bdebb12013-10-11 14:07:25 +10002467 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002468 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002469 } else {
Peter Zijlstra805de8f42015-04-24 01:12:32 +02002470 atomic_or(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002471 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002472
Daniel Vetter17e1df02013-09-08 21:57:13 +02002473 /*
2474 * Note: The wake_up also serves as a memory barrier so that
2475 * waiters see the update value of the reset counter atomic_t.
2476 */
2477 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002478 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002479}
2480
Chris Wilson35aed2e2010-05-27 13:18:12 +01002481static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002482{
2483 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002484 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002485 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002486 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002487
Chris Wilson35aed2e2010-05-27 13:18:12 +01002488 if (!eir)
2489 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002490
Joe Perchesa70491c2012-03-18 13:00:11 -07002491 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002492
Ben Widawskybd9854f2012-08-23 15:18:09 -07002493 i915_get_extra_instdone(dev, instdone);
2494
Jesse Barnes8a905232009-07-11 16:48:03 -04002495 if (IS_G4X(dev)) {
2496 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2497 u32 ipeir = I915_READ(IPEIR_I965);
2498
Joe Perchesa70491c2012-03-18 13:00:11 -07002499 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2500 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002501 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2502 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002503 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002504 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002505 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002506 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002507 }
2508 if (eir & GM45_ERROR_PAGE_TABLE) {
2509 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002510 pr_err("page table error\n");
2511 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002512 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002513 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002514 }
2515 }
2516
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002517 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002518 if (eir & I915_ERROR_PAGE_TABLE) {
2519 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002520 pr_err("page table error\n");
2521 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002522 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002523 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002524 }
2525 }
2526
2527 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002528 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002529 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002530 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002531 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002532 /* pipestat has already been acked */
2533 }
2534 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002535 pr_err("instruction error\n");
2536 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002537 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2538 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002539 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002540 u32 ipeir = I915_READ(IPEIR);
2541
Joe Perchesa70491c2012-03-18 13:00:11 -07002542 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2543 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002544 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002545 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002546 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002547 } else {
2548 u32 ipeir = I915_READ(IPEIR_I965);
2549
Joe Perchesa70491c2012-03-18 13:00:11 -07002550 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2551 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002552 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002553 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002554 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002555 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002556 }
2557 }
2558
2559 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002560 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002561 eir = I915_READ(EIR);
2562 if (eir) {
2563 /*
2564 * some errors might have become stuck,
2565 * mask them.
2566 */
2567 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2568 I915_WRITE(EMR, I915_READ(EMR) | eir);
2569 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2570 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002571}
2572
2573/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002574 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002575 * @dev: drm device
2576 *
Javier Martinez Canillasaafd8582015-10-08 09:57:49 +02002577 * Do some basic checking of register state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002578 * dump it to the syslog. Also call i915_capture_error_state() to make
2579 * sure we get a record and make it available in debugfs. Fire a uevent
2580 * so userspace knows something bad happened (should trigger collection
2581 * of a ring dump etc.).
2582 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002583void i915_handle_error(struct drm_device *dev, bool wedged,
2584 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002585{
2586 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002587 va_list args;
2588 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002589
Mika Kuoppala58174462014-02-25 17:11:26 +02002590 va_start(args, fmt);
2591 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2592 va_end(args);
2593
2594 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002595 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002596
Ben Gamariba1234d2009-09-14 17:48:47 -04002597 if (wedged) {
Peter Zijlstra805de8f42015-04-24 01:12:32 +02002598 atomic_or(I915_RESET_IN_PROGRESS_FLAG,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002599 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002600
Ben Gamari11ed50e2009-09-14 17:48:45 -04002601 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002602 * Wakeup waiting processes so that the reset function
2603 * i915_reset_and_wakeup doesn't deadlock trying to grab
2604 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002605 * processes will see a reset in progress and back off,
2606 * releasing their locks and then wait for the reset completion.
2607 * We must do this for _all_ gpu waiters that might hold locks
2608 * that the reset work needs to acquire.
2609 *
2610 * Note: The wake_up serves as the required memory barrier to
2611 * ensure that the waiters see the updated value of the reset
2612 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002613 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002614 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002615 }
2616
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002617 i915_reset_and_wakeup(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002618}
2619
Keith Packard42f52ef2008-10-18 19:39:29 -07002620/* Called from drm generic code, passed 'crtc' which
2621 * we use as a pipe index
2622 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002623static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002624{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002625 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002626 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002627
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002628 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002629 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002630 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002631 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002632 else
Keith Packard7c463582008-11-04 02:03:27 -08002633 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002634 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002635 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002636
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002637 return 0;
2638}
2639
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002640static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002641{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002642 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002643 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002644 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002645 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002646
Jesse Barnesf796cf82011-04-07 13:58:17 -07002647 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002648 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002649 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2650
2651 return 0;
2652}
2653
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002654static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2655{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002656 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002657 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002658
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002659 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002660 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002661 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002662 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2663
2664 return 0;
2665}
2666
Ben Widawskyabd58f02013-11-02 21:07:09 -07002667static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2668{
2669 struct drm_i915_private *dev_priv = dev->dev_private;
2670 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002671
Ben Widawskyabd58f02013-11-02 21:07:09 -07002672 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002673 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2674 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2675 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002676 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2677 return 0;
2678}
2679
Keith Packard42f52ef2008-10-18 19:39:29 -07002680/* Called from drm generic code, passed 'crtc' which
2681 * we use as a pipe index
2682 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002683static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002684{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002685 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002686 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002687
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002688 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002689 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002690 PIPE_VBLANK_INTERRUPT_STATUS |
2691 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002692 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2693}
2694
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002695static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002696{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002697 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002698 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002699 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002700 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002701
2702 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002703 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002704 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2705}
2706
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002707static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2708{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002709 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002710 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002711
2712 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002713 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002714 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002715 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2716}
2717
Ben Widawskyabd58f02013-11-02 21:07:09 -07002718static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2719{
2720 struct drm_i915_private *dev_priv = dev->dev_private;
2721 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002722
Ben Widawskyabd58f02013-11-02 21:07:09 -07002723 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002724 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2725 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2726 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002727 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2728}
2729
Chris Wilson9107e9d2013-06-10 11:20:20 +01002730static bool
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002731ring_idle(struct intel_engine_cs *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002732{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002733 return (list_empty(&ring->request_list) ||
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002734 i915_seqno_passed(seqno, ring->last_submitted_seqno));
Ben Gamarif65d9422009-09-14 17:48:44 -04002735}
2736
Daniel Vettera028c4b2014-03-15 00:08:56 +01002737static bool
2738ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2739{
2740 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002741 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002742 } else {
2743 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2744 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2745 MI_SEMAPHORE_REGISTER);
2746 }
2747}
2748
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002749static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002750semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002751{
2752 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002753 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002754 int i;
2755
2756 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002757 for_each_ring(signaller, dev_priv, i) {
2758 if (ring == signaller)
2759 continue;
2760
2761 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2762 return signaller;
2763 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002764 } else {
2765 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2766
2767 for_each_ring(signaller, dev_priv, i) {
2768 if(ring == signaller)
2769 continue;
2770
Ben Widawskyebc348b2014-04-29 14:52:28 -07002771 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002772 return signaller;
2773 }
2774 }
2775
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002776 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2777 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002778
2779 return NULL;
2780}
2781
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002782static struct intel_engine_cs *
2783semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002784{
2785 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002786 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002787 u64 offset = 0;
2788 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002789
Tomas Elf381e8ae2015-10-08 19:31:33 +01002790 /*
2791 * This function does not support execlist mode - any attempt to
2792 * proceed further into this function will result in a kernel panic
2793 * when dereferencing ring->buffer, which is not set up in execlist
2794 * mode.
2795 *
2796 * The correct way of doing it would be to derive the currently
2797 * executing ring buffer from the current context, which is derived
2798 * from the currently running request. Unfortunately, to get the
2799 * current request we would have to grab the struct_mutex before doing
2800 * anything else, which would be ill-advised since some other thread
2801 * might have grabbed it already and managed to hang itself, causing
2802 * the hang checker to deadlock.
2803 *
2804 * Therefore, this function does not support execlist mode in its
2805 * current form. Just return NULL and move on.
2806 */
2807 if (ring->buffer == NULL)
2808 return NULL;
2809
Chris Wilsona24a11e2013-03-14 17:52:05 +02002810 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002811 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002812 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002813
Daniel Vetter88fe4292014-03-15 00:08:55 +01002814 /*
2815 * HEAD is likely pointing to the dword after the actual command,
2816 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002817 * or 4 dwords depending on the semaphore wait command size.
2818 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002819 * point at at batch, and semaphores are always emitted into the
2820 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002821 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002822 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002823 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002824
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002825 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002826 /*
2827 * Be paranoid and presume the hw has gone off into the wild -
2828 * our ring is smaller than what the hardware (and hence
2829 * HEAD_ADDR) allows. Also handles wrap-around.
2830 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002831 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002832
2833 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002834 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002835 if (cmd == ipehr)
2836 break;
2837
Daniel Vetter88fe4292014-03-15 00:08:55 +01002838 head -= 4;
2839 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002840
Daniel Vetter88fe4292014-03-15 00:08:55 +01002841 if (!i)
2842 return NULL;
2843
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002844 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002845 if (INTEL_INFO(ring->dev)->gen >= 8) {
2846 offset = ioread32(ring->buffer->virtual_start + head + 12);
2847 offset <<= 32;
2848 offset = ioread32(ring->buffer->virtual_start + head + 8);
2849 }
2850 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002851}
2852
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002853static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002854{
2855 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002856 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002857 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002858
Chris Wilson4be17382014-06-06 10:22:29 +01002859 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002860
2861 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002862 if (signaller == NULL)
2863 return -1;
2864
2865 /* Prevent pathological recursion due to driver bugs */
2866 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01002867 return -1;
2868
Chris Wilson4be17382014-06-06 10:22:29 +01002869 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2870 return 1;
2871
Chris Wilsona0d036b2014-07-19 12:40:42 +01002872 /* cursory check for an unkickable deadlock */
2873 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2874 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002875 return -1;
2876
2877 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002878}
2879
2880static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2881{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002882 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002883 int i;
2884
2885 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01002886 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002887}
2888
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002889static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002890ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002891{
2892 struct drm_device *dev = ring->dev;
2893 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002894 u32 tmp;
2895
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002896 if (acthd != ring->hangcheck.acthd) {
2897 if (acthd > ring->hangcheck.max_acthd) {
2898 ring->hangcheck.max_acthd = acthd;
2899 return HANGCHECK_ACTIVE;
2900 }
2901
2902 return HANGCHECK_ACTIVE_LOOP;
2903 }
Chris Wilson6274f212013-06-10 11:20:21 +01002904
Chris Wilson9107e9d2013-06-10 11:20:20 +01002905 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002906 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002907
2908 /* Is the chip hanging on a WAIT_FOR_EVENT?
2909 * If so we can simply poke the RB_WAIT bit
2910 * and break the hang. This should work on
2911 * all but the second generation chipsets.
2912 */
2913 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002914 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002915 i915_handle_error(dev, false,
2916 "Kicking stuck wait on %s",
2917 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002918 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002919 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002920 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002921
Chris Wilson6274f212013-06-10 11:20:21 +01002922 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2923 switch (semaphore_passed(ring)) {
2924 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002925 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002926 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002927 i915_handle_error(dev, false,
2928 "Kicking stuck semaphore on %s",
2929 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002930 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002931 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002932 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002933 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002934 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002935 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002936
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002937 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002938}
2939
Chris Wilson737b1502015-01-26 18:03:03 +02002940/*
Ben Gamarif65d9422009-09-14 17:48:44 -04002941 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002942 * batchbuffers in a long time. We keep track per ring seqno progress and
2943 * if there are no progress, hangcheck score for that ring is increased.
2944 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2945 * we kick the ring. If we see no progress on three subsequent calls
2946 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002947 */
Chris Wilson737b1502015-01-26 18:03:03 +02002948static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04002949{
Chris Wilson737b1502015-01-26 18:03:03 +02002950 struct drm_i915_private *dev_priv =
2951 container_of(work, typeof(*dev_priv),
2952 gpu_error.hangcheck_work.work);
2953 struct drm_device *dev = dev_priv->dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002954 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002955 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002956 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002957 bool stuck[I915_NUM_RINGS] = { 0 };
2958#define BUSY 1
2959#define KICK 5
2960#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002961
Jani Nikulad330a952014-01-21 11:24:25 +02002962 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002963 return;
2964
Chris Wilsonb4519512012-05-11 14:29:30 +01002965 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002966 u64 acthd;
2967 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002968 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002969
Chris Wilson6274f212013-06-10 11:20:21 +01002970 semaphore_clear_deadlocks(dev_priv);
2971
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002972 seqno = ring->get_seqno(ring, false);
2973 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002974
Chris Wilson9107e9d2013-06-10 11:20:20 +01002975 if (ring->hangcheck.seqno == seqno) {
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002976 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002977 ring->hangcheck.action = HANGCHECK_IDLE;
2978
Chris Wilson9107e9d2013-06-10 11:20:20 +01002979 if (waitqueue_active(&ring->irq_queue)) {
2980 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002981 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002982 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2983 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2984 ring->name);
2985 else
2986 DRM_INFO("Fake missed irq on %s\n",
2987 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002988 wake_up_all(&ring->irq_queue);
2989 }
2990 /* Safeguard against driver failure */
2991 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002992 } else
2993 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002994 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002995 /* We always increment the hangcheck score
2996 * if the ring is busy and still processing
2997 * the same request, so that no single request
2998 * can run indefinitely (such as a chain of
2999 * batches). The only time we do not increment
3000 * the hangcheck score on this ring, if this
3001 * ring is in a legitimate wait for another
3002 * ring. In that case the waiting ring is a
3003 * victim and we want to be sure we catch the
3004 * right culprit. Then every time we do kick
3005 * the ring, add a small increment to the
3006 * score so that we can catch a batch that is
3007 * being repeatedly kicked and so responsible
3008 * for stalling the machine.
3009 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003010 ring->hangcheck.action = ring_stuck(ring,
3011 acthd);
3012
3013 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003014 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003015 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003016 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003017 break;
3018 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003019 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01003020 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003021 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003022 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003023 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003024 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003025 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003026 stuck[i] = true;
3027 break;
3028 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003029 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003030 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03003031 ring->hangcheck.action = HANGCHECK_ACTIVE;
3032
Chris Wilson9107e9d2013-06-10 11:20:20 +01003033 /* Gradually reduce the count so that we catch DoS
3034 * attempts across multiple batches.
3035 */
3036 if (ring->hangcheck.score > 0)
3037 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003038
3039 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01003040 }
3041
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003042 ring->hangcheck.seqno = seqno;
3043 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003044 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003045 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003046
Mika Kuoppala92cab732013-05-24 17:16:07 +03003047 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003048 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003049 DRM_INFO("%s on %s\n",
3050 stuck[i] ? "stuck" : "no progress",
3051 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01003052 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03003053 }
3054 }
3055
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003056 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02003057 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04003058
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003059 if (busy_count)
3060 /* Reset timer case chip hangs without another request
3061 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003062 i915_queue_hangcheck(dev);
3063}
3064
3065void i915_queue_hangcheck(struct drm_device *dev)
3066{
Chris Wilson737b1502015-01-26 18:03:03 +02003067 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00003068
Jani Nikulad330a952014-01-21 11:24:25 +02003069 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003070 return;
3071
Chris Wilson737b1502015-01-26 18:03:03 +02003072 /* Don't continually defer the hangcheck so that it is always run at
3073 * least once after work has been scheduled on any ring. Otherwise,
3074 * we will ignore a hung ring if a second ring is kept busy.
3075 */
3076
3077 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3078 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003079}
3080
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003081static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003082{
3083 struct drm_i915_private *dev_priv = dev->dev_private;
3084
3085 if (HAS_PCH_NOP(dev))
3086 return;
3087
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003088 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003089
3090 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3091 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003092}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003093
Paulo Zanoni622364b2014-04-01 15:37:22 -03003094/*
3095 * SDEIER is also touched by the interrupt handler to work around missed PCH
3096 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3097 * instead we unconditionally enable all PCH interrupt sources here, but then
3098 * only unmask them as needed with SDEIMR.
3099 *
3100 * This function needs to be called before interrupts are enabled.
3101 */
3102static void ibx_irq_pre_postinstall(struct drm_device *dev)
3103{
3104 struct drm_i915_private *dev_priv = dev->dev_private;
3105
3106 if (HAS_PCH_NOP(dev))
3107 return;
3108
3109 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003110 I915_WRITE(SDEIER, 0xffffffff);
3111 POSTING_READ(SDEIER);
3112}
3113
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003114static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003115{
3116 struct drm_i915_private *dev_priv = dev->dev_private;
3117
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003118 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003119 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003120 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003121}
3122
Linus Torvalds1da177e2005-04-16 15:20:36 -07003123/* drm_dma.h hooks
3124*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003125static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003126{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003127 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003128
Paulo Zanoni0c841212014-04-01 15:37:27 -03003129 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003130
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003131 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003132 if (IS_GEN7(dev))
3133 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003134
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003135 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003136
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003137 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003138}
3139
Ville Syrjälä70591a42014-10-30 19:42:58 +02003140static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3141{
3142 enum pipe pipe;
3143
Egbert Eich0706f172015-09-23 16:15:27 +02003144 i915_hotplug_interrupt_update(dev_priv, 0xFFFFFFFF, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02003145 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3146
3147 for_each_pipe(dev_priv, pipe)
3148 I915_WRITE(PIPESTAT(pipe), 0xffff);
3149
3150 GEN5_IRQ_RESET(VLV_);
3151}
3152
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003153static void valleyview_irq_preinstall(struct drm_device *dev)
3154{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003155 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003156
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003157 /* VLV magic */
3158 I915_WRITE(VLV_IMR, 0);
3159 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3160 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3161 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3162
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003163 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003164
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02003165 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003166
Ville Syrjälä70591a42014-10-30 19:42:58 +02003167 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003168}
3169
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003170static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3171{
3172 GEN8_IRQ_RESET_NDX(GT, 0);
3173 GEN8_IRQ_RESET_NDX(GT, 1);
3174 GEN8_IRQ_RESET_NDX(GT, 2);
3175 GEN8_IRQ_RESET_NDX(GT, 3);
3176}
3177
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003178static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003179{
3180 struct drm_i915_private *dev_priv = dev->dev_private;
3181 int pipe;
3182
Ben Widawskyabd58f02013-11-02 21:07:09 -07003183 I915_WRITE(GEN8_MASTER_IRQ, 0);
3184 POSTING_READ(GEN8_MASTER_IRQ);
3185
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003186 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003187
Damien Lespiau055e3932014-08-18 13:49:10 +01003188 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003189 if (intel_display_power_is_enabled(dev_priv,
3190 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003191 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003192
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003193 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3194 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3195 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003196
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303197 if (HAS_PCH_SPLIT(dev))
3198 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003199}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003200
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003201void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3202 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003203{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003204 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003205
Daniel Vetter13321782014-09-15 14:55:29 +02003206 spin_lock_irq(&dev_priv->irq_lock);
Damien Lespiaud14c0342015-03-06 18:50:51 +00003207 if (pipe_mask & 1 << PIPE_A)
3208 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
3209 dev_priv->de_irq_mask[PIPE_A],
3210 ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003211 if (pipe_mask & 1 << PIPE_B)
3212 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
3213 dev_priv->de_irq_mask[PIPE_B],
3214 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3215 if (pipe_mask & 1 << PIPE_C)
3216 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
3217 dev_priv->de_irq_mask[PIPE_C],
3218 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003219 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003220}
3221
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003222static void cherryview_irq_preinstall(struct drm_device *dev)
3223{
3224 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003225
3226 I915_WRITE(GEN8_MASTER_IRQ, 0);
3227 POSTING_READ(GEN8_MASTER_IRQ);
3228
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003229 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003230
3231 GEN5_IRQ_RESET(GEN8_PCU_);
3232
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003233 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3234
Ville Syrjälä70591a42014-10-30 19:42:58 +02003235 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003236}
3237
Ville Syrjälä87a02102015-08-27 23:55:57 +03003238static u32 intel_hpd_enabled_irqs(struct drm_device *dev,
3239 const u32 hpd[HPD_NUM_PINS])
3240{
3241 struct drm_i915_private *dev_priv = to_i915(dev);
3242 struct intel_encoder *encoder;
3243 u32 enabled_irqs = 0;
3244
3245 for_each_intel_encoder(dev, encoder)
3246 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3247 enabled_irqs |= hpd[encoder->hpd_pin];
3248
3249 return enabled_irqs;
3250}
3251
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003252static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003253{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003254 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003255 u32 hotplug_irqs, hotplug, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003256
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003257 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003258 hotplug_irqs = SDE_HOTPLUG_MASK;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003259 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003260 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003261 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003262 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003263 }
3264
Daniel Vetterfee884e2013-07-04 23:35:21 +02003265 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003266
3267 /*
3268 * Enable digital hotplug on the PCH, and configure the DP short pulse
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003269 * duration to 2ms (which is the minimum in the Display Port spec).
3270 * The pulse duration bits are reserved on LPT+.
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003271 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003272 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3273 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3274 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3275 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3276 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
Ville Syrjälä0b2eb332015-08-27 23:56:05 +03003277 /*
3278 * When CPU and PCH are on the same package, port A
3279 * HPD must be enabled in both north and south.
3280 */
3281 if (HAS_PCH_LPT_LP(dev))
3282 hotplug |= PORTA_HOTPLUG_ENABLE;
Keith Packard7fe0b972011-09-19 13:31:02 -07003283 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003284}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003285
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003286static void spt_hpd_irq_setup(struct drm_device *dev)
3287{
3288 struct drm_i915_private *dev_priv = dev->dev_private;
3289 u32 hotplug_irqs, hotplug, enabled_irqs;
3290
3291 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
3292 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_spt);
3293
3294 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3295
3296 /* Enable digital hotplug on the PCH */
3297 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3298 hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
Ville Syrjälä74c0b392015-08-27 23:56:07 +03003299 PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003300 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3301
3302 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3303 hotplug |= PORTE_HOTPLUG_ENABLE;
3304 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
Keith Packard7fe0b972011-09-19 13:31:02 -07003305}
3306
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003307static void ilk_hpd_irq_setup(struct drm_device *dev)
3308{
3309 struct drm_i915_private *dev_priv = dev->dev_private;
3310 u32 hotplug_irqs, hotplug, enabled_irqs;
3311
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003312 if (INTEL_INFO(dev)->gen >= 8) {
3313 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3314 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bdw);
3315
3316 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3317 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003318 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3319 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003320
3321 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003322 } else {
3323 hotplug_irqs = DE_DP_A_HOTPLUG;
3324 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003325
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003326 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3327 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003328
3329 /*
3330 * Enable digital hotplug on the CPU, and configure the DP short pulse
3331 * duration to 2ms (which is the minimum in the Display Port spec)
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003332 * The pulse duration bits are reserved on HSW+.
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003333 */
3334 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3335 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3336 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3337 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3338
3339 ibx_hpd_irq_setup(dev);
3340}
3341
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003342static void bxt_hpd_irq_setup(struct drm_device *dev)
3343{
3344 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003345 u32 hotplug_irqs, hotplug, enabled_irqs;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003346
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003347 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bxt);
3348 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003349
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003350 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003351
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003352 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3353 hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
3354 PORTA_HOTPLUG_ENABLE;
3355 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003356}
3357
Paulo Zanonid46da432013-02-08 17:35:15 -02003358static void ibx_irq_postinstall(struct drm_device *dev)
3359{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003360 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003361 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003362
Daniel Vetter692a04c2013-05-29 21:43:05 +02003363 if (HAS_PCH_NOP(dev))
3364 return;
3365
Paulo Zanoni105b1222014-04-01 15:37:17 -03003366 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003367 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003368 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003369 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003370
Ville Syrjäläb51a2842015-09-18 20:03:41 +03003371 gen5_assert_iir_is_zero(dev_priv, SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003372 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003373}
3374
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003375static void gen5_gt_irq_postinstall(struct drm_device *dev)
3376{
3377 struct drm_i915_private *dev_priv = dev->dev_private;
3378 u32 pm_irqs, gt_irqs;
3379
3380 pm_irqs = gt_irqs = 0;
3381
3382 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003383 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003384 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003385 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3386 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003387 }
3388
3389 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3390 if (IS_GEN5(dev)) {
3391 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3392 ILK_BSD_USER_INTERRUPT;
3393 } else {
3394 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3395 }
3396
Paulo Zanoni35079892014-04-01 15:37:15 -03003397 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003398
3399 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003400 /*
3401 * RPS interrupts will get enabled/disabled on demand when RPS
3402 * itself is enabled/disabled.
3403 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003404 if (HAS_VEBOX(dev))
3405 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3406
Paulo Zanoni605cd252013-08-06 18:57:15 -03003407 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003408 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003409 }
3410}
3411
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003412static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003413{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003414 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003415 u32 display_mask, extra_mask;
3416
3417 if (INTEL_INFO(dev)->gen >= 7) {
3418 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3419 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3420 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003421 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003422 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003423 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3424 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003425 } else {
3426 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3427 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003428 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003429 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3430 DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003431 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3432 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3433 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003434 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003435
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003436 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003437
Paulo Zanoni0c841212014-04-01 15:37:27 -03003438 I915_WRITE(HWSTAM, 0xeffe);
3439
Paulo Zanoni622364b2014-04-01 15:37:22 -03003440 ibx_irq_pre_postinstall(dev);
3441
Paulo Zanoni35079892014-04-01 15:37:15 -03003442 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003443
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003444 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003445
Paulo Zanonid46da432013-02-08 17:35:15 -02003446 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003447
Jesse Barnesf97108d2010-01-29 11:27:07 -08003448 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003449 /* Enable PCU event interrupts
3450 *
3451 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003452 * setup is guaranteed to run in single-threaded context. But we
3453 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003454 spin_lock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003455 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003456 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003457 }
3458
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003459 return 0;
3460}
3461
Imre Deakf8b79e52014-03-04 19:23:07 +02003462static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3463{
3464 u32 pipestat_mask;
3465 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003466 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003467
3468 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3469 PIPE_FIFO_UNDERRUN_STATUS;
3470
Ville Syrjälä120dda42014-10-30 19:42:57 +02003471 for_each_pipe(dev_priv, pipe)
3472 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003473 POSTING_READ(PIPESTAT(PIPE_A));
3474
3475 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3476 PIPE_CRC_DONE_INTERRUPT_STATUS;
3477
Ville Syrjälä120dda42014-10-30 19:42:57 +02003478 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3479 for_each_pipe(dev_priv, pipe)
3480 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003481
3482 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3483 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3484 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003485 if (IS_CHERRYVIEW(dev_priv))
3486 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003487 dev_priv->irq_mask &= ~iir_mask;
3488
3489 I915_WRITE(VLV_IIR, iir_mask);
3490 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003491 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003492 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3493 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003494}
3495
3496static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3497{
3498 u32 pipestat_mask;
3499 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003500 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003501
3502 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3503 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003504 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003505 if (IS_CHERRYVIEW(dev_priv))
3506 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003507
3508 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003509 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003510 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003511 I915_WRITE(VLV_IIR, iir_mask);
3512 I915_WRITE(VLV_IIR, iir_mask);
3513 POSTING_READ(VLV_IIR);
3514
3515 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3516 PIPE_CRC_DONE_INTERRUPT_STATUS;
3517
Ville Syrjälä120dda42014-10-30 19:42:57 +02003518 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3519 for_each_pipe(dev_priv, pipe)
3520 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003521
3522 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3523 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003524
3525 for_each_pipe(dev_priv, pipe)
3526 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003527 POSTING_READ(PIPESTAT(PIPE_A));
3528}
3529
3530void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3531{
3532 assert_spin_locked(&dev_priv->irq_lock);
3533
3534 if (dev_priv->display_irqs_enabled)
3535 return;
3536
3537 dev_priv->display_irqs_enabled = true;
3538
Imre Deak950eaba2014-09-08 15:21:09 +03003539 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003540 valleyview_display_irqs_install(dev_priv);
3541}
3542
3543void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3544{
3545 assert_spin_locked(&dev_priv->irq_lock);
3546
3547 if (!dev_priv->display_irqs_enabled)
3548 return;
3549
3550 dev_priv->display_irqs_enabled = false;
3551
Imre Deak950eaba2014-09-08 15:21:09 +03003552 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003553 valleyview_display_irqs_uninstall(dev_priv);
3554}
3555
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003556static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003557{
Imre Deakf8b79e52014-03-04 19:23:07 +02003558 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003559
Egbert Eich0706f172015-09-23 16:15:27 +02003560 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003561 POSTING_READ(PORT_HOTPLUG_EN);
3562
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003563 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003564 I915_WRITE(VLV_IIR, 0xffffffff);
3565 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3566 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3567 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003568
Daniel Vetterb79480b2013-06-27 17:52:10 +02003569 /* Interrupt setup is already guaranteed to be single-threaded, this is
3570 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003571 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003572 if (dev_priv->display_irqs_enabled)
3573 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003574 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003575}
3576
3577static int valleyview_irq_postinstall(struct drm_device *dev)
3578{
3579 struct drm_i915_private *dev_priv = dev->dev_private;
3580
3581 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003582
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003583 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003584
3585 /* ack & enable invalid PTE error interrupts */
3586#if 0 /* FIXME: add support to irq handler for checking these bits */
3587 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3588 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3589#endif
3590
3591 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003592
3593 return 0;
3594}
3595
Ben Widawskyabd58f02013-11-02 21:07:09 -07003596static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3597{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003598 /* These are interrupts we'll toggle with the ring mask register */
3599 uint32_t gt_interrupts[] = {
3600 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003601 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003602 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003603 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3604 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003605 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003606 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3607 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3608 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003609 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003610 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3611 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003612 };
3613
Ben Widawsky09610212014-05-15 20:58:08 +03003614 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303615 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3616 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003617 /*
3618 * RPS interrupts will get enabled/disabled on demand when RPS itself
3619 * is enabled/disabled.
3620 */
3621 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303622 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003623}
3624
3625static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3626{
Damien Lespiau770de832014-03-20 20:45:01 +00003627 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3628 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003629 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3630 u32 de_port_enables;
3631 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003632
Rodrigo Vivib4834a52015-09-02 15:19:24 -07003633 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiau770de832014-03-20 20:45:01 +00003634 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3635 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003636 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3637 GEN9_AUX_CHANNEL_D;
Shashank Sharma9e637432014-08-22 17:40:43 +05303638 if (IS_BROXTON(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003639 de_port_masked |= BXT_DE_PORT_GMBUS;
3640 } else {
Damien Lespiau770de832014-03-20 20:45:01 +00003641 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3642 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003643 }
Damien Lespiau770de832014-03-20 20:45:01 +00003644
3645 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3646 GEN8_PIPE_FIFO_UNDERRUN;
3647
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003648 de_port_enables = de_port_masked;
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003649 if (IS_BROXTON(dev_priv))
3650 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3651 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003652 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3653
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003654 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3655 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3656 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003657
Damien Lespiau055e3932014-08-18 13:49:10 +01003658 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003659 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003660 POWER_DOMAIN_PIPE(pipe)))
3661 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3662 dev_priv->de_irq_mask[pipe],
3663 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003664
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003665 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003666}
3667
3668static int gen8_irq_postinstall(struct drm_device *dev)
3669{
3670 struct drm_i915_private *dev_priv = dev->dev_private;
3671
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303672 if (HAS_PCH_SPLIT(dev))
3673 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003674
Ben Widawskyabd58f02013-11-02 21:07:09 -07003675 gen8_gt_irq_postinstall(dev_priv);
3676 gen8_de_irq_postinstall(dev_priv);
3677
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303678 if (HAS_PCH_SPLIT(dev))
3679 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003680
3681 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3682 POSTING_READ(GEN8_MASTER_IRQ);
3683
3684 return 0;
3685}
3686
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003687static int cherryview_irq_postinstall(struct drm_device *dev)
3688{
3689 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003690
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003691 vlv_display_irq_postinstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003692
3693 gen8_gt_irq_postinstall(dev_priv);
3694
3695 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3696 POSTING_READ(GEN8_MASTER_IRQ);
3697
3698 return 0;
3699}
3700
Ben Widawskyabd58f02013-11-02 21:07:09 -07003701static void gen8_irq_uninstall(struct drm_device *dev)
3702{
3703 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003704
3705 if (!dev_priv)
3706 return;
3707
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003708 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003709}
3710
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003711static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3712{
3713 /* Interrupt setup is already guaranteed to be single-threaded, this is
3714 * just to make the assert_spin_locked check happy. */
3715 spin_lock_irq(&dev_priv->irq_lock);
3716 if (dev_priv->display_irqs_enabled)
3717 valleyview_display_irqs_uninstall(dev_priv);
3718 spin_unlock_irq(&dev_priv->irq_lock);
3719
3720 vlv_display_irq_reset(dev_priv);
3721
Imre Deakc352d1b2014-11-20 16:05:55 +02003722 dev_priv->irq_mask = ~0;
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003723}
3724
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003725static void valleyview_irq_uninstall(struct drm_device *dev)
3726{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003727 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003728
3729 if (!dev_priv)
3730 return;
3731
Imre Deak843d0e72014-04-14 20:24:23 +03003732 I915_WRITE(VLV_MASTER_IER, 0);
3733
Ville Syrjälä893fce82014-10-30 19:42:56 +02003734 gen5_gt_irq_reset(dev);
3735
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003736 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003737
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003738 vlv_display_irq_uninstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003739}
3740
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003741static void cherryview_irq_uninstall(struct drm_device *dev)
3742{
3743 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003744
3745 if (!dev_priv)
3746 return;
3747
3748 I915_WRITE(GEN8_MASTER_IRQ, 0);
3749 POSTING_READ(GEN8_MASTER_IRQ);
3750
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003751 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003752
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003753 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003754
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003755 vlv_display_irq_uninstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003756}
3757
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003758static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003759{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003760 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003761
3762 if (!dev_priv)
3763 return;
3764
Paulo Zanonibe30b292014-04-01 15:37:25 -03003765 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003766}
3767
Chris Wilsonc2798b12012-04-22 21:13:57 +01003768static void i8xx_irq_preinstall(struct drm_device * dev)
3769{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003770 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003771 int pipe;
3772
Damien Lespiau055e3932014-08-18 13:49:10 +01003773 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003774 I915_WRITE(PIPESTAT(pipe), 0);
3775 I915_WRITE16(IMR, 0xffff);
3776 I915_WRITE16(IER, 0x0);
3777 POSTING_READ16(IER);
3778}
3779
3780static int i8xx_irq_postinstall(struct drm_device *dev)
3781{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003782 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003783
Chris Wilsonc2798b12012-04-22 21:13:57 +01003784 I915_WRITE16(EMR,
3785 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3786
3787 /* Unmask the interrupts that we always want on. */
3788 dev_priv->irq_mask =
3789 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3790 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3791 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003792 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003793 I915_WRITE16(IMR, dev_priv->irq_mask);
3794
3795 I915_WRITE16(IER,
3796 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3797 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003798 I915_USER_INTERRUPT);
3799 POSTING_READ16(IER);
3800
Daniel Vetter379ef822013-10-16 22:55:56 +02003801 /* Interrupt setup is already guaranteed to be single-threaded, this is
3802 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003803 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003804 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3805 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003806 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003807
Chris Wilsonc2798b12012-04-22 21:13:57 +01003808 return 0;
3809}
3810
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003811/*
3812 * Returns true when a page flip has completed.
3813 */
3814static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003815 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003816{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003817 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003818 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003819
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003820 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003821 return false;
3822
3823 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003824 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003825
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003826 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3827 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3828 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3829 * the flip is completed (no longer pending). Since this doesn't raise
3830 * an interrupt per se, we watch for the change at vblank.
3831 */
3832 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003833 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003834
Ville Syrjälä7d475592014-12-17 23:08:03 +02003835 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003836 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003837 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003838
3839check_page_flip:
3840 intel_check_page_flip(dev, pipe);
3841 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003842}
3843
Daniel Vetterff1f5252012-10-02 15:10:55 +02003844static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003845{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003846 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003847 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003848 u16 iir, new_iir;
3849 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003850 int pipe;
3851 u16 flip_mask =
3852 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3853 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3854
Imre Deak2dd2a882015-02-24 11:14:30 +02003855 if (!intel_irqs_enabled(dev_priv))
3856 return IRQ_NONE;
3857
Chris Wilsonc2798b12012-04-22 21:13:57 +01003858 iir = I915_READ16(IIR);
3859 if (iir == 0)
3860 return IRQ_NONE;
3861
3862 while (iir & ~flip_mask) {
3863 /* Can't rely on pipestat interrupt bit in iir as it might
3864 * have been cleared after the pipestat interrupt was received.
3865 * It doesn't set the bit in iir again, but it still produces
3866 * interrupts (for non-MSI).
3867 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003868 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003869 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003870 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003871
Damien Lespiau055e3932014-08-18 13:49:10 +01003872 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003873 int reg = PIPESTAT(pipe);
3874 pipe_stats[pipe] = I915_READ(reg);
3875
3876 /*
3877 * Clear the PIPE*STAT regs before the IIR
3878 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003879 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003880 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003881 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003882 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003883
3884 I915_WRITE16(IIR, iir & ~flip_mask);
3885 new_iir = I915_READ16(IIR); /* Flush posted writes */
3886
Chris Wilsonc2798b12012-04-22 21:13:57 +01003887 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01003888 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003889
Damien Lespiau055e3932014-08-18 13:49:10 +01003890 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003891 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003892 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003893 plane = !plane;
3894
Daniel Vetter4356d582013-10-16 22:55:55 +02003895 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003896 i8xx_handle_vblank(dev, plane, pipe, iir))
3897 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003898
Daniel Vetter4356d582013-10-16 22:55:55 +02003899 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003900 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003901
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003902 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3903 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3904 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003905 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003906
3907 iir = new_iir;
3908 }
3909
3910 return IRQ_HANDLED;
3911}
3912
3913static void i8xx_irq_uninstall(struct drm_device * dev)
3914{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003915 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003916 int pipe;
3917
Damien Lespiau055e3932014-08-18 13:49:10 +01003918 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003919 /* Clear enable bits; then clear status bits */
3920 I915_WRITE(PIPESTAT(pipe), 0);
3921 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3922 }
3923 I915_WRITE16(IMR, 0xffff);
3924 I915_WRITE16(IER, 0x0);
3925 I915_WRITE16(IIR, I915_READ16(IIR));
3926}
3927
Chris Wilsona266c7d2012-04-24 22:59:44 +01003928static void i915_irq_preinstall(struct drm_device * dev)
3929{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003930 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003931 int pipe;
3932
Chris Wilsona266c7d2012-04-24 22:59:44 +01003933 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003934 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003935 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3936 }
3937
Chris Wilson00d98eb2012-04-24 22:59:48 +01003938 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003939 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003940 I915_WRITE(PIPESTAT(pipe), 0);
3941 I915_WRITE(IMR, 0xffffffff);
3942 I915_WRITE(IER, 0x0);
3943 POSTING_READ(IER);
3944}
3945
3946static int i915_irq_postinstall(struct drm_device *dev)
3947{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003948 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003949 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003950
Chris Wilson38bde182012-04-24 22:59:50 +01003951 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3952
3953 /* Unmask the interrupts that we always want on. */
3954 dev_priv->irq_mask =
3955 ~(I915_ASLE_INTERRUPT |
3956 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3957 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3958 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003959 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003960
3961 enable_mask =
3962 I915_ASLE_INTERRUPT |
3963 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3964 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003965 I915_USER_INTERRUPT;
3966
Chris Wilsona266c7d2012-04-24 22:59:44 +01003967 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003968 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003969 POSTING_READ(PORT_HOTPLUG_EN);
3970
Chris Wilsona266c7d2012-04-24 22:59:44 +01003971 /* Enable in IER... */
3972 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3973 /* and unmask in IMR */
3974 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3975 }
3976
Chris Wilsona266c7d2012-04-24 22:59:44 +01003977 I915_WRITE(IMR, dev_priv->irq_mask);
3978 I915_WRITE(IER, enable_mask);
3979 POSTING_READ(IER);
3980
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003981 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003982
Daniel Vetter379ef822013-10-16 22:55:56 +02003983 /* Interrupt setup is already guaranteed to be single-threaded, this is
3984 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003985 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003986 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3987 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003988 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003989
Daniel Vetter20afbda2012-12-11 14:05:07 +01003990 return 0;
3991}
3992
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003993/*
3994 * Returns true when a page flip has completed.
3995 */
3996static bool i915_handle_vblank(struct drm_device *dev,
3997 int plane, int pipe, u32 iir)
3998{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003999 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004000 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
4001
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03004002 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004003 return false;
4004
4005 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004006 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004007
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004008 /* We detect FlipDone by looking for the change in PendingFlip from '1'
4009 * to '0' on the following vblank, i.e. IIR has the Pendingflip
4010 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
4011 * the flip is completed (no longer pending). Since this doesn't raise
4012 * an interrupt per se, we watch for the change at vblank.
4013 */
4014 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004015 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004016
Ville Syrjälä7d475592014-12-17 23:08:03 +02004017 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004018 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004019 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004020
4021check_page_flip:
4022 intel_check_page_flip(dev, pipe);
4023 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004024}
4025
Daniel Vetterff1f5252012-10-02 15:10:55 +02004026static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004027{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004028 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004029 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01004030 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01004031 u32 flip_mask =
4032 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4033 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01004034 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004035
Imre Deak2dd2a882015-02-24 11:14:30 +02004036 if (!intel_irqs_enabled(dev_priv))
4037 return IRQ_NONE;
4038
Chris Wilsona266c7d2012-04-24 22:59:44 +01004039 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01004040 do {
4041 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01004042 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004043
4044 /* Can't rely on pipestat interrupt bit in iir as it might
4045 * have been cleared after the pipestat interrupt was received.
4046 * It doesn't set the bit in iir again, but it still produces
4047 * interrupts (for non-MSI).
4048 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004049 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004050 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004051 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004052
Damien Lespiau055e3932014-08-18 13:49:10 +01004053 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004054 int reg = PIPESTAT(pipe);
4055 pipe_stats[pipe] = I915_READ(reg);
4056
Chris Wilson38bde182012-04-24 22:59:50 +01004057 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004058 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004059 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01004060 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004061 }
4062 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004063 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004064
4065 if (!irq_received)
4066 break;
4067
Chris Wilsona266c7d2012-04-24 22:59:44 +01004068 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004069 if (I915_HAS_HOTPLUG(dev) &&
4070 iir & I915_DISPLAY_PORT_INTERRUPT)
4071 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004072
Chris Wilson38bde182012-04-24 22:59:50 +01004073 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004074 new_iir = I915_READ(IIR); /* Flush posted writes */
4075
Chris Wilsona266c7d2012-04-24 22:59:44 +01004076 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004077 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004078
Damien Lespiau055e3932014-08-18 13:49:10 +01004079 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01004080 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004081 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01004082 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02004083
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004084 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4085 i915_handle_vblank(dev, plane, pipe, iir))
4086 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004087
4088 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4089 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004090
4091 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004092 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004093
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004094 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4095 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4096 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004097 }
4098
Chris Wilsona266c7d2012-04-24 22:59:44 +01004099 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4100 intel_opregion_asle_intr(dev);
4101
4102 /* With MSI, interrupts are only generated when iir
4103 * transitions from zero to nonzero. If another bit got
4104 * set while we were handling the existing iir bits, then
4105 * we would never get another interrupt.
4106 *
4107 * This is fine on non-MSI as well, as if we hit this path
4108 * we avoid exiting the interrupt handler only to generate
4109 * another one.
4110 *
4111 * Note that for MSI this could cause a stray interrupt report
4112 * if an interrupt landed in the time between writing IIR and
4113 * the posting read. This should be rare enough to never
4114 * trigger the 99% of 100,000 interrupts test for disabling
4115 * stray interrupts.
4116 */
Chris Wilson38bde182012-04-24 22:59:50 +01004117 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004118 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004119 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004120
4121 return ret;
4122}
4123
4124static void i915_irq_uninstall(struct drm_device * dev)
4125{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004126 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004127 int pipe;
4128
Chris Wilsona266c7d2012-04-24 22:59:44 +01004129 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02004130 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004131 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4132 }
4133
Chris Wilson00d98eb2012-04-24 22:59:48 +01004134 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004135 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004136 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004137 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004138 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4139 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004140 I915_WRITE(IMR, 0xffffffff);
4141 I915_WRITE(IER, 0x0);
4142
Chris Wilsona266c7d2012-04-24 22:59:44 +01004143 I915_WRITE(IIR, I915_READ(IIR));
4144}
4145
4146static void i965_irq_preinstall(struct drm_device * dev)
4147{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004148 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004149 int pipe;
4150
Egbert Eich0706f172015-09-23 16:15:27 +02004151 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004152 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004153
4154 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004155 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004156 I915_WRITE(PIPESTAT(pipe), 0);
4157 I915_WRITE(IMR, 0xffffffff);
4158 I915_WRITE(IER, 0x0);
4159 POSTING_READ(IER);
4160}
4161
4162static int i965_irq_postinstall(struct drm_device *dev)
4163{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004164 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004165 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004166 u32 error_mask;
4167
Chris Wilsona266c7d2012-04-24 22:59:44 +01004168 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004169 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004170 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004171 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4172 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4173 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4174 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4175 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4176
4177 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004178 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4179 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004180 enable_mask |= I915_USER_INTERRUPT;
4181
4182 if (IS_G4X(dev))
4183 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004184
Daniel Vetterb79480b2013-06-27 17:52:10 +02004185 /* Interrupt setup is already guaranteed to be single-threaded, this is
4186 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004187 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004188 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4189 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4190 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004191 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004192
Chris Wilsona266c7d2012-04-24 22:59:44 +01004193 /*
4194 * Enable some error detection, note the instruction error mask
4195 * bit is reserved, so we leave it masked.
4196 */
4197 if (IS_G4X(dev)) {
4198 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4199 GM45_ERROR_MEM_PRIV |
4200 GM45_ERROR_CP_PRIV |
4201 I915_ERROR_MEMORY_REFRESH);
4202 } else {
4203 error_mask = ~(I915_ERROR_PAGE_TABLE |
4204 I915_ERROR_MEMORY_REFRESH);
4205 }
4206 I915_WRITE(EMR, error_mask);
4207
4208 I915_WRITE(IMR, dev_priv->irq_mask);
4209 I915_WRITE(IER, enable_mask);
4210 POSTING_READ(IER);
4211
Egbert Eich0706f172015-09-23 16:15:27 +02004212 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004213 POSTING_READ(PORT_HOTPLUG_EN);
4214
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004215 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004216
4217 return 0;
4218}
4219
Egbert Eichbac56d52013-02-25 12:06:51 -05004220static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004221{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004222 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004223 u32 hotplug_en;
4224
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004225 assert_spin_locked(&dev_priv->irq_lock);
4226
Ville Syrjälä778eb332015-01-09 14:21:13 +02004227 /* Note HDMI and DP share hotplug bits */
4228 /* enable bits are the same for all generations */
Egbert Eich0706f172015-09-23 16:15:27 +02004229 hotplug_en = intel_hpd_enabled_irqs(dev, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02004230 /* Programming the CRT detection parameters tends
4231 to generate a spurious hotplug event about three
4232 seconds later. So just do it once.
4233 */
4234 if (IS_G4X(dev))
4235 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02004236 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004237
Ville Syrjälä778eb332015-01-09 14:21:13 +02004238 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02004239 i915_hotplug_interrupt_update_locked(dev_priv,
4240 (HOTPLUG_INT_EN_MASK
4241 | CRT_HOTPLUG_VOLTAGE_COMPARE_MASK),
4242 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004243}
4244
Daniel Vetterff1f5252012-10-02 15:10:55 +02004245static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004246{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004247 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004248 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004249 u32 iir, new_iir;
4250 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004251 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004252 u32 flip_mask =
4253 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4254 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004255
Imre Deak2dd2a882015-02-24 11:14:30 +02004256 if (!intel_irqs_enabled(dev_priv))
4257 return IRQ_NONE;
4258
Chris Wilsona266c7d2012-04-24 22:59:44 +01004259 iir = I915_READ(IIR);
4260
Chris Wilsona266c7d2012-04-24 22:59:44 +01004261 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004262 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004263 bool blc_event = false;
4264
Chris Wilsona266c7d2012-04-24 22:59:44 +01004265 /* Can't rely on pipestat interrupt bit in iir as it might
4266 * have been cleared after the pipestat interrupt was received.
4267 * It doesn't set the bit in iir again, but it still produces
4268 * interrupts (for non-MSI).
4269 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004270 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004271 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004272 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004273
Damien Lespiau055e3932014-08-18 13:49:10 +01004274 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004275 int reg = PIPESTAT(pipe);
4276 pipe_stats[pipe] = I915_READ(reg);
4277
4278 /*
4279 * Clear the PIPE*STAT regs before the IIR
4280 */
4281 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004282 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004283 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004284 }
4285 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004286 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004287
4288 if (!irq_received)
4289 break;
4290
4291 ret = IRQ_HANDLED;
4292
4293 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004294 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4295 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004296
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004297 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004298 new_iir = I915_READ(IIR); /* Flush posted writes */
4299
Chris Wilsona266c7d2012-04-24 22:59:44 +01004300 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004301 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004302 if (iir & I915_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004303 notify_ring(&dev_priv->ring[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004304
Damien Lespiau055e3932014-08-18 13:49:10 +01004305 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004306 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004307 i915_handle_vblank(dev, pipe, pipe, iir))
4308 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004309
4310 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4311 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004312
4313 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004314 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004315
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004316 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4317 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004318 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004319
4320 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4321 intel_opregion_asle_intr(dev);
4322
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004323 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4324 gmbus_irq_handler(dev);
4325
Chris Wilsona266c7d2012-04-24 22:59:44 +01004326 /* With MSI, interrupts are only generated when iir
4327 * transitions from zero to nonzero. If another bit got
4328 * set while we were handling the existing iir bits, then
4329 * we would never get another interrupt.
4330 *
4331 * This is fine on non-MSI as well, as if we hit this path
4332 * we avoid exiting the interrupt handler only to generate
4333 * another one.
4334 *
4335 * Note that for MSI this could cause a stray interrupt report
4336 * if an interrupt landed in the time between writing IIR and
4337 * the posting read. This should be rare enough to never
4338 * trigger the 99% of 100,000 interrupts test for disabling
4339 * stray interrupts.
4340 */
4341 iir = new_iir;
4342 }
4343
4344 return ret;
4345}
4346
4347static void i965_irq_uninstall(struct drm_device * dev)
4348{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004349 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004350 int pipe;
4351
4352 if (!dev_priv)
4353 return;
4354
Egbert Eich0706f172015-09-23 16:15:27 +02004355 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004356 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004357
4358 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004359 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004360 I915_WRITE(PIPESTAT(pipe), 0);
4361 I915_WRITE(IMR, 0xffffffff);
4362 I915_WRITE(IER, 0x0);
4363
Damien Lespiau055e3932014-08-18 13:49:10 +01004364 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004365 I915_WRITE(PIPESTAT(pipe),
4366 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4367 I915_WRITE(IIR, I915_READ(IIR));
4368}
4369
Daniel Vetterfca52a52014-09-30 10:56:45 +02004370/**
4371 * intel_irq_init - initializes irq support
4372 * @dev_priv: i915 device instance
4373 *
4374 * This function initializes all the irq support including work items, timers
4375 * and all the vtables. It does not setup the interrupt itself though.
4376 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004377void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004378{
Daniel Vetterb9632912014-09-30 10:56:44 +02004379 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004380
Jani Nikula77913b32015-06-18 13:06:16 +03004381 intel_hpd_init_work(dev_priv);
4382
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004383 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004384 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004385
Deepak Sa6706b42014-03-15 20:23:22 +05304386 /* Let's track the enabled rps events */
Daniel Vetterb9632912014-09-30 10:56:44 +02004387 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004388 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004389 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004390 else
4391 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304392
Chris Wilson737b1502015-01-26 18:03:03 +02004393 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4394 i915_hangcheck_elapsed);
Daniel Vetter61bac782012-12-01 21:03:21 +01004395
Tomas Janousek97a19a22012-12-08 13:48:13 +01004396 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004397
Daniel Vetterb9632912014-09-30 10:56:44 +02004398 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004399 dev->max_vblank_count = 0;
4400 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004401 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004402 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4403 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004404 } else {
4405 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4406 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004407 }
4408
Ville Syrjälä21da2702014-08-06 14:49:55 +03004409 /*
4410 * Opt out of the vblank disable timer on everything except gen2.
4411 * Gen2 doesn't have a hardware frame counter and so depends on
4412 * vblank interrupts to produce sane vblank seuquence numbers.
4413 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004414 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004415 dev->vblank_disable_immediate = true;
4416
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004417 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4418 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004419
Daniel Vetterb9632912014-09-30 10:56:44 +02004420 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004421 dev->driver->irq_handler = cherryview_irq_handler;
4422 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4423 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4424 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4425 dev->driver->enable_vblank = valleyview_enable_vblank;
4426 dev->driver->disable_vblank = valleyview_disable_vblank;
4427 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004428 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004429 dev->driver->irq_handler = valleyview_irq_handler;
4430 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4431 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4432 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4433 dev->driver->enable_vblank = valleyview_enable_vblank;
4434 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004435 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004436 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004437 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004438 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004439 dev->driver->irq_postinstall = gen8_irq_postinstall;
4440 dev->driver->irq_uninstall = gen8_irq_uninstall;
4441 dev->driver->enable_vblank = gen8_enable_vblank;
4442 dev->driver->disable_vblank = gen8_disable_vblank;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004443 if (IS_BROXTON(dev))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004444 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004445 else if (HAS_PCH_SPT(dev))
4446 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4447 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004448 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004449 } else if (HAS_PCH_SPLIT(dev)) {
4450 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004451 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004452 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4453 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4454 dev->driver->enable_vblank = ironlake_enable_vblank;
4455 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004456 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004457 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004458 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004459 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4460 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4461 dev->driver->irq_handler = i8xx_irq_handler;
4462 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004463 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004464 dev->driver->irq_preinstall = i915_irq_preinstall;
4465 dev->driver->irq_postinstall = i915_irq_postinstall;
4466 dev->driver->irq_uninstall = i915_irq_uninstall;
4467 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004468 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004469 dev->driver->irq_preinstall = i965_irq_preinstall;
4470 dev->driver->irq_postinstall = i965_irq_postinstall;
4471 dev->driver->irq_uninstall = i965_irq_uninstall;
4472 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004473 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004474 if (I915_HAS_HOTPLUG(dev_priv))
4475 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004476 dev->driver->enable_vblank = i915_enable_vblank;
4477 dev->driver->disable_vblank = i915_disable_vblank;
4478 }
4479}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004480
Daniel Vetterfca52a52014-09-30 10:56:45 +02004481/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004482 * intel_irq_install - enables the hardware interrupt
4483 * @dev_priv: i915 device instance
4484 *
4485 * This function enables the hardware interrupt handling, but leaves the hotplug
4486 * handling still disabled. It is called after intel_irq_init().
4487 *
4488 * In the driver load and resume code we need working interrupts in a few places
4489 * but don't want to deal with the hassle of concurrent probe and hotplug
4490 * workers. Hence the split into this two-stage approach.
4491 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004492int intel_irq_install(struct drm_i915_private *dev_priv)
4493{
4494 /*
4495 * We enable some interrupt sources in our postinstall hooks, so mark
4496 * interrupts as enabled _before_ actually enabling them to avoid
4497 * special cases in our ordering checks.
4498 */
4499 dev_priv->pm.irqs_enabled = true;
4500
4501 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4502}
4503
Daniel Vetterfca52a52014-09-30 10:56:45 +02004504/**
4505 * intel_irq_uninstall - finilizes all irq handling
4506 * @dev_priv: i915 device instance
4507 *
4508 * This stops interrupt and hotplug handling and unregisters and frees all
4509 * resources acquired in the init functions.
4510 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004511void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4512{
4513 drm_irq_uninstall(dev_priv->dev);
4514 intel_hpd_cancel_work(dev_priv);
4515 dev_priv->pm.irqs_enabled = false;
4516}
4517
Daniel Vetterfca52a52014-09-30 10:56:45 +02004518/**
4519 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4520 * @dev_priv: i915 device instance
4521 *
4522 * This function is used to disable interrupts at runtime, both in the runtime
4523 * pm and the system suspend/resume code.
4524 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004525void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004526{
Daniel Vetterb9632912014-09-30 10:56:44 +02004527 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004528 dev_priv->pm.irqs_enabled = false;
Imre Deak2dd2a882015-02-24 11:14:30 +02004529 synchronize_irq(dev_priv->dev->irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004530}
4531
Daniel Vetterfca52a52014-09-30 10:56:45 +02004532/**
4533 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4534 * @dev_priv: i915 device instance
4535 *
4536 * This function is used to enable interrupts at runtime, both in the runtime
4537 * pm and the system suspend/resume code.
4538 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004539void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004540{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004541 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004542 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4543 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004544}