blob: 598a51b44e4abf371a537f9f51831078a1364795 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DSS"
24
25#include <linux/kernel.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020026#include <linux/module.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020027#include <linux/io.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020029#include <linux/err.h>
30#include <linux/delay.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020031#include <linux/seq_file.h>
32#include <linux/clk.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030033#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030034#include <linux/pm_runtime.h>
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053035#include <linux/gfp.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030036#include <linux/sizes.h>
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +053037#include <linux/mfd/syscon.h>
38#include <linux/regmap.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020039#include <linux/of.h>
Tomi Valkeinen99767542014-07-04 13:38:27 +053040#include <linux/regulator/consumer.h>
Tomi Valkeinencb17a4a2015-02-25 12:08:14 +020041#include <linux/suspend.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030042#include <linux/component.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020043
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030044#include <video/omapdss.h>
Tony Lindgren2c799ce2012-02-24 10:34:35 -080045
Tomi Valkeinen559d6702009-11-03 11:23:50 +020046#include "dss.h"
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +020047#include "dss_features.h"
Tomi Valkeinen559d6702009-11-03 11:23:50 +020048
Tomi Valkeinen559d6702009-11-03 11:23:50 +020049#define DSS_SZ_REGS SZ_512
50
51struct dss_reg {
52 u16 idx;
53};
54
55#define DSS_REG(idx) ((const struct dss_reg) { idx })
56
57#define DSS_REVISION DSS_REG(0x0000)
58#define DSS_SYSCONFIG DSS_REG(0x0010)
59#define DSS_SYSSTATUS DSS_REG(0x0014)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020060#define DSS_CONTROL DSS_REG(0x0040)
61#define DSS_SDI_CONTROL DSS_REG(0x0044)
62#define DSS_PLL_CONTROL DSS_REG(0x0048)
63#define DSS_SDI_STATUS DSS_REG(0x005C)
64
65#define REG_GET(idx, start, end) \
66 FLD_GET(dss_read_reg(idx), start, end)
67
68#define REG_FLD_MOD(idx, val, start, end) \
69 dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
70
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053071struct dss_features {
72 u8 fck_div_max;
73 u8 dss_fck_multiplier;
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020074 const char *parent_clk_name;
Tomi Valkeinen234f9a22014-12-11 15:59:31 +020075 const enum omap_display_type *ports;
Archit Taneja387ce9f2014-05-22 17:01:57 +053076 int num_ports;
Archit Taneja064c2a42014-04-23 18:00:18 +053077 int (*dpi_select_source)(int port, enum omap_channel channel);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053078};
79
Tomi Valkeinen559d6702009-11-03 11:23:50 +020080static struct {
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +000081 struct platform_device *pdev;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020082 void __iomem *base;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +053083 struct regmap *syscon_pll_ctrl;
84 u32 syscon_pll_ctrl_offset;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030085
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020086 struct clk *parent_clk;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030087 struct clk *dss_clk;
Tomi Valkeinen5aaee692012-12-12 10:37:03 +020088 unsigned long dss_clk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020089
90 unsigned long cache_req_pck;
91 unsigned long cache_prate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020092 struct dispc_clock_info cache_dispc_cinfo;
93
Tomi Valkeinendc0352d2016-05-17 13:45:09 +030094 enum dss_clk_source dsi_clk_source[MAX_NUM_DSI];
95 enum dss_clk_source dispc_clk_source;
96 enum dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +020097
Tomi Valkeinen69f06052011-06-01 15:56:39 +030098 bool ctx_valid;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020099 u32 ctx[DSS_SZ_REGS / sizeof(u32)];
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530100
101 const struct dss_features *feat;
Tomi Valkeinen99767542014-07-04 13:38:27 +0530102
103 struct dss_pll *video1_pll;
104 struct dss_pll *video2_pll;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200105} dss;
106
Taneja, Archit235e7db2011-03-14 23:28:21 -0500107static const char * const dss_generic_clk_source_names[] = {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300108 [DSS_CLK_SRC_FCK] = "FCK",
109 [DSS_CLK_SRC_PLL1_1] = "PLL1:1",
110 [DSS_CLK_SRC_PLL1_2] = "PLL1:2",
Tomi Valkeinenb5d8c752016-05-17 14:12:35 +0300111 [DSS_CLK_SRC_PLL1_3] = "PLL1:3",
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300112 [DSS_CLK_SRC_PLL2_1] = "PLL2:1",
113 [DSS_CLK_SRC_PLL2_2] = "PLL2:2",
Tomi Valkeinenb5d8c752016-05-17 14:12:35 +0300114 [DSS_CLK_SRC_PLL2_3] = "PLL2:3",
115 [DSS_CLK_SRC_HDMI_PLL] = "HDMI PLL",
Archit Taneja067a57e2011-03-02 11:57:25 +0530116};
117
Tomi Valkeinenf99467b2015-06-04 12:35:42 +0300118static bool dss_initialized;
119
120bool omapdss_is_initialized(void)
121{
122 return dss_initialized;
123}
124EXPORT_SYMBOL(omapdss_is_initialized);
125
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200126static inline void dss_write_reg(const struct dss_reg idx, u32 val)
127{
128 __raw_writel(val, dss.base + idx.idx);
129}
130
131static inline u32 dss_read_reg(const struct dss_reg idx)
132{
133 return __raw_readl(dss.base + idx.idx);
134}
135
136#define SR(reg) \
137 dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
138#define RR(reg) \
139 dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
140
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300141static void dss_save_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200142{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300143 DSSDBG("dss_save_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200144
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200145 SR(CONTROL);
146
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200147 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
148 OMAP_DISPLAY_TYPE_SDI) {
149 SR(SDI_CONTROL);
150 SR(PLL_CONTROL);
151 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300152
153 dss.ctx_valid = true;
154
155 DSSDBG("context saved\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200156}
157
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300158static void dss_restore_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200159{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300160 DSSDBG("dss_restore_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200161
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300162 if (!dss.ctx_valid)
163 return;
164
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200165 RR(CONTROL);
166
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200167 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
168 OMAP_DISPLAY_TYPE_SDI) {
169 RR(SDI_CONTROL);
170 RR(PLL_CONTROL);
171 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300172
173 DSSDBG("context restored\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200174}
175
176#undef SR
177#undef RR
178
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530179void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable)
180{
181 unsigned shift;
182 unsigned val;
183
184 if (!dss.syscon_pll_ctrl)
185 return;
186
187 val = !enable;
188
189 switch (pll_id) {
190 case DSS_PLL_VIDEO1:
191 shift = 0;
192 break;
193 case DSS_PLL_VIDEO2:
194 shift = 1;
195 break;
196 case DSS_PLL_HDMI:
197 shift = 2;
198 break;
199 default:
200 DSSERR("illegal DSS PLL ID %d\n", pll_id);
201 return;
202 }
203
204 regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
205 1 << shift, val << shift);
206}
207
208void dss_ctrl_pll_set_control_mux(enum dss_pll_id pll_id,
209 enum omap_channel channel)
210{
211 unsigned shift, val;
212
213 if (!dss.syscon_pll_ctrl)
214 return;
215
216 switch (channel) {
217 case OMAP_DSS_CHANNEL_LCD:
218 shift = 3;
219
220 switch (pll_id) {
221 case DSS_PLL_VIDEO1:
222 val = 0; break;
223 case DSS_PLL_HDMI:
224 val = 1; break;
225 default:
226 DSSERR("error in PLL mux config for LCD\n");
227 return;
228 }
229
230 break;
231 case OMAP_DSS_CHANNEL_LCD2:
232 shift = 5;
233
234 switch (pll_id) {
235 case DSS_PLL_VIDEO1:
236 val = 0; break;
237 case DSS_PLL_VIDEO2:
238 val = 1; break;
239 case DSS_PLL_HDMI:
240 val = 2; break;
241 default:
242 DSSERR("error in PLL mux config for LCD2\n");
243 return;
244 }
245
246 break;
247 case OMAP_DSS_CHANNEL_LCD3:
248 shift = 7;
249
250 switch (pll_id) {
251 case DSS_PLL_VIDEO1:
252 val = 1; break;
253 case DSS_PLL_VIDEO2:
254 val = 0; break;
255 case DSS_PLL_HDMI:
256 val = 2; break;
257 default:
258 DSSERR("error in PLL mux config for LCD3\n");
259 return;
260 }
261
262 break;
263 default:
264 DSSERR("error in PLL mux config\n");
265 return;
266 }
267
268 regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
269 0x3 << shift, val << shift);
270}
271
Archit Taneja889b4fd2012-07-20 17:18:49 +0530272void dss_sdi_init(int datapairs)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200273{
274 u32 l;
275
276 BUG_ON(datapairs > 3 || datapairs < 1);
277
278 l = dss_read_reg(DSS_SDI_CONTROL);
279 l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
280 l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
281 l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
282 dss_write_reg(DSS_SDI_CONTROL, l);
283
284 l = dss_read_reg(DSS_PLL_CONTROL);
285 l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
286 l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
287 l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
288 dss_write_reg(DSS_PLL_CONTROL, l);
289}
290
291int dss_sdi_enable(void)
292{
293 unsigned long timeout;
294
295 dispc_pck_free_enable(1);
296
297 /* Reset SDI PLL */
298 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
299 udelay(1); /* wait 2x PCLK */
300
301 /* Lock SDI PLL */
302 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
303
304 /* Waiting for PLL lock request to complete */
305 timeout = jiffies + msecs_to_jiffies(500);
306 while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
307 if (time_after_eq(jiffies, timeout)) {
308 DSSERR("PLL lock request timed out\n");
309 goto err1;
310 }
311 }
312
313 /* Clearing PLL_GO bit */
314 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
315
316 /* Waiting for PLL to lock */
317 timeout = jiffies + msecs_to_jiffies(500);
318 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
319 if (time_after_eq(jiffies, timeout)) {
320 DSSERR("PLL lock timed out\n");
321 goto err1;
322 }
323 }
324
325 dispc_lcd_enable_signal(1);
326
327 /* Waiting for SDI reset to complete */
328 timeout = jiffies + msecs_to_jiffies(500);
329 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
330 if (time_after_eq(jiffies, timeout)) {
331 DSSERR("SDI reset timed out\n");
332 goto err2;
333 }
334 }
335
336 return 0;
337
338 err2:
339 dispc_lcd_enable_signal(0);
340 err1:
341 /* Reset SDI PLL */
342 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
343
344 dispc_pck_free_enable(0);
345
346 return -ETIMEDOUT;
347}
348
349void dss_sdi_disable(void)
350{
351 dispc_lcd_enable_signal(0);
352
353 dispc_pck_free_enable(0);
354
355 /* Reset SDI PLL */
356 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
357}
358
Tomi Valkeinen407bd562016-05-17 13:50:55 +0300359const char *dss_get_clk_source_name(enum dss_clk_source clk_src)
Archit Taneja067a57e2011-03-02 11:57:25 +0530360{
Taneja, Archit235e7db2011-03-14 23:28:21 -0500361 return dss_generic_clk_source_names[clk_src];
Archit Taneja067a57e2011-03-02 11:57:25 +0530362}
363
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200364void dss_dump_clocks(struct seq_file *s)
365{
Tomi Valkeinen557a1542016-05-17 13:49:18 +0300366 const char *fclk_name;
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500367 unsigned long fclk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200368
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300369 if (dss_runtime_get())
370 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200371
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200372 seq_printf(s, "- DSS -\n");
373
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300374 fclk_name = dss_get_clk_source_name(DSS_CLK_SRC_FCK);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300375 fclk_rate = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200376
Tomi Valkeinen557a1542016-05-17 13:49:18 +0300377 seq_printf(s, "%s = %lu\n",
378 fclk_name,
Tomi Valkeinen9c15d762013-11-01 11:36:10 +0200379 fclk_rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200380
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300381 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200382}
383
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200384static void dss_dump_regs(struct seq_file *s)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200385{
386#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
387
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300388 if (dss_runtime_get())
389 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200390
391 DUMPREG(DSS_REVISION);
392 DUMPREG(DSS_SYSCONFIG);
393 DUMPREG(DSS_SYSSTATUS);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200394 DUMPREG(DSS_CONTROL);
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200395
396 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
397 OMAP_DISPLAY_TYPE_SDI) {
398 DUMPREG(DSS_SDI_CONTROL);
399 DUMPREG(DSS_PLL_CONTROL);
400 DUMPREG(DSS_SDI_STATUS);
401 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200402
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300403 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200404#undef DUMPREG
405}
406
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300407static void dss_select_dispc_clk_source(enum dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200408{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200409 int b;
Taneja, Architea751592011-03-08 05:50:35 -0600410 u8 start, end;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200411
Taneja, Archit66534e82011-03-08 05:50:34 -0600412 switch (clk_src) {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300413 case DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600414 b = 0;
415 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300416 case DSS_CLK_SRC_PLL1_1:
Taneja, Archit66534e82011-03-08 05:50:34 -0600417 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600418 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300419 case DSS_CLK_SRC_PLL2_1:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530420 b = 2;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530421 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600422 default:
423 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300424 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600425 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300426
Taneja, Architea751592011-03-08 05:50:35 -0600427 dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
428
429 REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200430
431 dss.dispc_clk_source = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200432}
433
Archit Taneja5a8b5722011-05-12 17:26:29 +0530434void dss_select_dsi_clk_source(int dsi_module,
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300435 enum dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200436{
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530437 int b, pos;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200438
Taneja, Archit66534e82011-03-08 05:50:34 -0600439 switch (clk_src) {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300440 case DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600441 b = 0;
442 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300443 case DSS_CLK_SRC_PLL1_2:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530444 BUG_ON(dsi_module != 0);
Taneja, Archit66534e82011-03-08 05:50:34 -0600445 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600446 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300447 case DSS_CLK_SRC_PLL2_2:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530448 BUG_ON(dsi_module != 1);
449 b = 1;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530450 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600451 default:
452 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300453 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600454 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300455
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530456 pos = dsi_module == 0 ? 1 : 10;
457 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200458
Archit Taneja5a8b5722011-05-12 17:26:29 +0530459 dss.dsi_clk_source[dsi_module] = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200460}
461
Taneja, Architea751592011-03-08 05:50:35 -0600462void dss_select_lcd_clk_source(enum omap_channel channel,
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300463 enum dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600464{
465 int b, ix, pos;
466
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300467 if (!dss_has_feature(FEAT_LCD_CLK_SRC)) {
468 dss_select_dispc_clk_source(clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600469 return;
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300470 }
Taneja, Architea751592011-03-08 05:50:35 -0600471
472 switch (clk_src) {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300473 case DSS_CLK_SRC_FCK:
Taneja, Architea751592011-03-08 05:50:35 -0600474 b = 0;
475 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300476 case DSS_CLK_SRC_PLL1_1:
Taneja, Architea751592011-03-08 05:50:35 -0600477 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
478 b = 1;
Taneja, Architea751592011-03-08 05:50:35 -0600479 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300480 case DSS_CLK_SRC_PLL2_1:
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530481 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 &&
482 channel != OMAP_DSS_CHANNEL_LCD3);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530483 b = 1;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530484 break;
Taneja, Architea751592011-03-08 05:50:35 -0600485 default:
486 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300487 return;
Taneja, Architea751592011-03-08 05:50:35 -0600488 }
489
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530490 pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
491 (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19);
Taneja, Architea751592011-03-08 05:50:35 -0600492 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
493
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530494 ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
495 (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
Taneja, Architea751592011-03-08 05:50:35 -0600496 dss.lcd_clk_source[ix] = clk_src;
497}
498
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300499enum dss_clk_source dss_get_dispc_clk_source(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200500{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200501 return dss.dispc_clk_source;
502}
503
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300504enum dss_clk_source dss_get_dsi_clk_source(int dsi_module)
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200505{
Archit Taneja5a8b5722011-05-12 17:26:29 +0530506 return dss.dsi_clk_source[dsi_module];
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200507}
508
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300509enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
Taneja, Architea751592011-03-08 05:50:35 -0600510{
Archit Taneja89976f22011-03-31 13:23:35 +0530511 if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530512 int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
513 (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
Archit Taneja89976f22011-03-31 13:23:35 +0530514 return dss.lcd_clk_source[ix];
515 } else {
516 /* LCD_CLK source is the same as DISPC_FCLK source for
517 * OMAP2 and OMAP3 */
518 return dss.dispc_clk_source;
519 }
Taneja, Architea751592011-03-08 05:50:35 -0600520}
521
Tomi Valkeinen688af022013-10-31 16:41:57 +0200522bool dss_div_calc(unsigned long pck, unsigned long fck_min,
523 dss_div_calc_func func, void *data)
Tomi Valkeinen43417822013-03-05 16:34:05 +0200524{
525 int fckd, fckd_start, fckd_stop;
526 unsigned long fck;
527 unsigned long fck_hw_max;
528 unsigned long fckd_hw_max;
529 unsigned long prate;
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300530 unsigned m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200531
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200532 fck_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
533
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200534 if (dss.parent_clk == NULL) {
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200535 unsigned pckd;
536
537 pckd = fck_hw_max / pck;
538
539 fck = pck * pckd;
540
541 fck = clk_round_rate(dss.dss_clk, fck);
542
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200543 return func(fck, data);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200544 }
545
Tomi Valkeinen43417822013-03-05 16:34:05 +0200546 fckd_hw_max = dss.feat->fck_div_max;
547
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300548 m = dss.feat->dss_fck_multiplier;
Tomi Valkeinenada94432013-10-31 16:06:38 +0200549 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200550
551 fck_min = fck_min ? fck_min : 1;
552
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300553 fckd_start = min(prate * m / fck_min, fckd_hw_max);
554 fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200555
556 for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200557 fck = DIV_ROUND_UP(prate, fckd) * m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200558
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200559 if (func(fck, data))
Tomi Valkeinen43417822013-03-05 16:34:05 +0200560 return true;
561 }
562
563 return false;
564}
565
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200566int dss_set_fck_rate(unsigned long rate)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200567{
Tomi Valkeinenada94432013-10-31 16:06:38 +0200568 int r;
569
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200570 DSSDBG("set fck to %lu\n", rate);
571
Tomi Valkeinenada94432013-10-31 16:06:38 +0200572 r = clk_set_rate(dss.dss_clk, rate);
573 if (r)
574 return r;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200575
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200576 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
577
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200578 WARN_ONCE(dss.dss_clk_rate != rate,
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300579 "clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200580 rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200581
582 return 0;
583}
584
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200585unsigned long dss_get_dispc_clk_rate(void)
586{
587 return dss.dss_clk_rate;
588}
589
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300590static int dss_setup_default_clock(void)
591{
592 unsigned long max_dss_fck, prate;
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200593 unsigned long fck;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300594 unsigned fck_div;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300595 int r;
596
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300597 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
598
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200599 if (dss.parent_clk == NULL) {
600 fck = clk_round_rate(dss.dss_clk, max_dss_fck);
601 } else {
602 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300603
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200604 fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
605 max_dss_fck);
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200606 fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200607 }
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300608
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200609 r = dss_set_fck_rate(fck);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300610 if (r)
611 return r;
612
613 return 0;
614}
615
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200616void dss_set_venc_output(enum omap_dss_venc_type type)
617{
618 int l = 0;
619
620 if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
621 l = 0;
622 else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
623 l = 1;
624 else
625 BUG();
626
627 /* venc out selection. 0 = comp, 1 = svideo */
628 REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
629}
630
631void dss_set_dac_pwrdn_bgz(bool enable)
632{
633 REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
634}
635
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500636void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
Mythri P K7ed024a2011-03-09 16:31:38 +0530637{
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500638 enum omap_display_type dp;
639 dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
640
641 /* Complain about invalid selections */
642 WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
643 WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
644
645 /* Select only if we have options */
646 if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
647 REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
Mythri P K7ed024a2011-03-09 16:31:38 +0530648}
649
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300650enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
651{
652 enum omap_display_type displays;
653
654 displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
655 if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
656 return DSS_VENC_TV_CLK;
657
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500658 if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
659 return DSS_HDMI_M_PCLK;
660
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300661 return REG_GET(DSS_CONTROL, 15, 15);
662}
663
Archit Taneja064c2a42014-04-23 18:00:18 +0530664static int dss_dpi_select_source_omap2_omap3(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300665{
666 if (channel != OMAP_DSS_CHANNEL_LCD)
667 return -EINVAL;
668
669 return 0;
670}
671
Archit Taneja064c2a42014-04-23 18:00:18 +0530672static int dss_dpi_select_source_omap4(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300673{
674 int val;
675
676 switch (channel) {
677 case OMAP_DSS_CHANNEL_LCD2:
678 val = 0;
679 break;
680 case OMAP_DSS_CHANNEL_DIGIT:
681 val = 1;
682 break;
683 default:
684 return -EINVAL;
685 }
686
687 REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
688
689 return 0;
690}
691
Archit Taneja064c2a42014-04-23 18:00:18 +0530692static int dss_dpi_select_source_omap5(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300693{
694 int val;
695
696 switch (channel) {
697 case OMAP_DSS_CHANNEL_LCD:
698 val = 1;
699 break;
700 case OMAP_DSS_CHANNEL_LCD2:
701 val = 2;
702 break;
703 case OMAP_DSS_CHANNEL_LCD3:
704 val = 3;
705 break;
706 case OMAP_DSS_CHANNEL_DIGIT:
707 val = 0;
708 break;
709 default:
710 return -EINVAL;
711 }
712
713 REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
714
715 return 0;
716}
717
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200718static int dss_dpi_select_source_dra7xx(int port, enum omap_channel channel)
719{
720 switch (port) {
721 case 0:
722 return dss_dpi_select_source_omap5(port, channel);
723 case 1:
724 if (channel != OMAP_DSS_CHANNEL_LCD2)
725 return -EINVAL;
726 break;
727 case 2:
728 if (channel != OMAP_DSS_CHANNEL_LCD3)
729 return -EINVAL;
730 break;
731 default:
732 return -EINVAL;
733 }
734
735 return 0;
736}
737
Archit Taneja064c2a42014-04-23 18:00:18 +0530738int dss_dpi_select_source(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300739{
Archit Taneja064c2a42014-04-23 18:00:18 +0530740 return dss.feat->dpi_select_source(port, channel);
Tomi Valkeinende09e452012-09-21 12:09:54 +0300741}
742
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000743static int dss_get_clocks(void)
744{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300745 struct clk *clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000746
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300747 clk = devm_clk_get(&dss.pdev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300748 if (IS_ERR(clk)) {
749 DSSERR("can't get clock fck\n");
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300750 return PTR_ERR(clk);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600751 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000752
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300753 dss.dss_clk = clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000754
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200755 if (dss.feat->parent_clk_name) {
756 clk = clk_get(NULL, dss.feat->parent_clk_name);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200757 if (IS_ERR(clk)) {
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200758 DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300759 return PTR_ERR(clk);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200760 }
761 } else {
762 clk = NULL;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300763 }
764
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200765 dss.parent_clk = clk;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300766
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000767 return 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000768}
769
770static void dss_put_clocks(void)
771{
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200772 if (dss.parent_clk)
773 clk_put(dss.parent_clk);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000774}
775
Tomi Valkeinen99767542014-07-04 13:38:27 +0530776int dss_runtime_get(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000777{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300778 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000779
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300780 DSSDBG("dss_runtime_get\n");
781
782 r = pm_runtime_get_sync(&dss.pdev->dev);
783 WARN_ON(r < 0);
784 return r < 0 ? r : 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000785}
786
Tomi Valkeinen99767542014-07-04 13:38:27 +0530787void dss_runtime_put(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000788{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300789 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000790
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300791 DSSDBG("dss_runtime_put\n");
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000792
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200793 r = pm_runtime_put_sync(&dss.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300794 WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000795}
796
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000797/* DEBUGFS */
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530798#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000799void dss_debug_dump_clocks(struct seq_file *s)
800{
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000801 dss_dump_clocks(s);
802 dispc_dump_clocks(s);
803#ifdef CONFIG_OMAP2_DSS_DSI
804 dsi_dump_clocks(s);
805#endif
806}
807#endif
808
Archit Taneja387ce9f2014-05-22 17:01:57 +0530809
Tomi Valkeinen234f9a22014-12-11 15:59:31 +0200810static const enum omap_display_type omap2plus_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530811 OMAP_DISPLAY_TYPE_DPI,
812};
813
Tomi Valkeinen234f9a22014-12-11 15:59:31 +0200814static const enum omap_display_type omap34xx_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530815 OMAP_DISPLAY_TYPE_DPI,
816 OMAP_DISPLAY_TYPE_SDI,
817};
818
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200819static const enum omap_display_type dra7xx_ports[] = {
820 OMAP_DISPLAY_TYPE_DPI,
821 OMAP_DISPLAY_TYPE_DPI,
822 OMAP_DISPLAY_TYPE_DPI,
823};
824
Tomi Valkeinenede92692015-06-04 14:12:16 +0300825static const struct dss_features omap24xx_dss_feats = {
Tomi Valkeinen6e555e22013-11-01 11:26:43 +0200826 /*
827 * fck div max is really 16, but the divider range has gaps. The range
828 * from 1 to 6 has no gaps, so let's use that as a max.
829 */
830 .fck_div_max = 6,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300831 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200832 .parent_clk_name = "core_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300833 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530834 .ports = omap2plus_ports,
835 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300836};
837
Tomi Valkeinenede92692015-06-04 14:12:16 +0300838static const struct dss_features omap34xx_dss_feats = {
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300839 .fck_div_max = 16,
840 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200841 .parent_clk_name = "dpll4_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300842 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530843 .ports = omap34xx_ports,
844 .num_ports = ARRAY_SIZE(omap34xx_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300845};
846
Tomi Valkeinenede92692015-06-04 14:12:16 +0300847static const struct dss_features omap3630_dss_feats = {
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300848 .fck_div_max = 32,
849 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200850 .parent_clk_name = "dpll4_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300851 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530852 .ports = omap2plus_ports,
853 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300854};
855
Tomi Valkeinenede92692015-06-04 14:12:16 +0300856static const struct dss_features omap44xx_dss_feats = {
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300857 .fck_div_max = 32,
858 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200859 .parent_clk_name = "dpll_per_x2_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300860 .dpi_select_source = &dss_dpi_select_source_omap4,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530861 .ports = omap2plus_ports,
862 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300863};
864
Tomi Valkeinenede92692015-06-04 14:12:16 +0300865static const struct dss_features omap54xx_dss_feats = {
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300866 .fck_div_max = 64,
867 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200868 .parent_clk_name = "dpll_per_x2_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300869 .dpi_select_source = &dss_dpi_select_source_omap5,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530870 .ports = omap2plus_ports,
871 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300872};
873
Tomi Valkeinenede92692015-06-04 14:12:16 +0300874static const struct dss_features am43xx_dss_feats = {
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530875 .fck_div_max = 0,
876 .dss_fck_multiplier = 0,
877 .parent_clk_name = NULL,
878 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530879 .ports = omap2plus_ports,
880 .num_ports = ARRAY_SIZE(omap2plus_ports),
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530881};
882
Tomi Valkeinenede92692015-06-04 14:12:16 +0300883static const struct dss_features dra7xx_dss_feats = {
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200884 .fck_div_max = 64,
885 .dss_fck_multiplier = 1,
886 .parent_clk_name = "dpll_per_x2_ck",
887 .dpi_select_source = &dss_dpi_select_source_dra7xx,
888 .ports = dra7xx_ports,
889 .num_ports = ARRAY_SIZE(dra7xx_ports),
890};
891
Tomi Valkeinenede92692015-06-04 14:12:16 +0300892static int dss_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530893{
894 const struct dss_features *src;
895 struct dss_features *dst;
896
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300897 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530898 if (!dst) {
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300899 dev_err(&pdev->dev, "Failed to allocate local DSS Features\n");
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530900 return -ENOMEM;
901 }
902
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +0300903 switch (omapdss_get_version()) {
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300904 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530905 src = &omap24xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300906 break;
907
908 case OMAPDSS_VER_OMAP34xx_ES1:
909 case OMAPDSS_VER_OMAP34xx_ES3:
910 case OMAPDSS_VER_AM35xx:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530911 src = &omap34xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300912 break;
913
914 case OMAPDSS_VER_OMAP3630:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530915 src = &omap3630_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300916 break;
917
918 case OMAPDSS_VER_OMAP4430_ES1:
919 case OMAPDSS_VER_OMAP4430_ES2:
920 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530921 src = &omap44xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300922 break;
923
924 case OMAPDSS_VER_OMAP5:
Archit Taneja23362832012-04-08 16:47:01 +0530925 src = &omap54xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300926 break;
927
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530928 case OMAPDSS_VER_AM43xx:
929 src = &am43xx_dss_feats;
930 break;
931
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200932 case OMAPDSS_VER_DRA7xx:
933 src = &dra7xx_dss_feats;
934 break;
935
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300936 default:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530937 return -ENODEV;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300938 }
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530939
940 memcpy(dst, src, sizeof(*dst));
941 dss.feat = dst;
942
943 return 0;
944}
945
Tomi Valkeinenede92692015-06-04 14:12:16 +0300946static int dss_init_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200947{
948 struct device_node *parent = pdev->dev.of_node;
949 struct device_node *port;
950 int r;
951
952 if (parent == NULL)
953 return 0;
954
955 port = omapdss_of_get_next_port(parent, NULL);
Archit Taneja00592772014-05-08 14:45:12 +0530956 if (!port)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200957 return 0;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200958
Archit Taneja387ce9f2014-05-22 17:01:57 +0530959 if (dss.feat->num_ports == 0)
960 return 0;
961
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200962 do {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530963 enum omap_display_type port_type;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200964 u32 reg;
965
966 r = of_property_read_u32(port, "reg", &reg);
967 if (r)
968 reg = 0;
969
Archit Taneja387ce9f2014-05-22 17:01:57 +0530970 if (reg >= dss.feat->num_ports)
971 continue;
972
973 port_type = dss.feat->ports[reg];
974
975 switch (port_type) {
976 case OMAP_DISPLAY_TYPE_DPI:
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200977 dpi_init_port(pdev, port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530978 break;
979 case OMAP_DISPLAY_TYPE_SDI:
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200980 sdi_init_port(pdev, port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530981 break;
982 default:
983 break;
984 }
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200985 } while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
986
987 return 0;
988}
989
Tomi Valkeinenede92692015-06-04 14:12:16 +0300990static void dss_uninit_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200991{
Archit Taneja80eb6752014-06-02 14:11:51 +0530992 struct device_node *parent = pdev->dev.of_node;
993 struct device_node *port;
994
995 if (parent == NULL)
996 return;
997
998 port = omapdss_of_get_next_port(parent, NULL);
999 if (!port)
1000 return;
1001
Archit Taneja387ce9f2014-05-22 17:01:57 +05301002 if (dss.feat->num_ports == 0)
1003 return;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001004
Archit Taneja387ce9f2014-05-22 17:01:57 +05301005 do {
1006 enum omap_display_type port_type;
1007 u32 reg;
1008 int r;
1009
1010 r = of_property_read_u32(port, "reg", &reg);
1011 if (r)
1012 reg = 0;
1013
1014 if (reg >= dss.feat->num_ports)
1015 continue;
1016
1017 port_type = dss.feat->ports[reg];
1018
1019 switch (port_type) {
1020 case OMAP_DISPLAY_TYPE_DPI:
1021 dpi_uninit_port(port);
1022 break;
1023 case OMAP_DISPLAY_TYPE_SDI:
1024 sdi_uninit_port(port);
1025 break;
1026 default:
1027 break;
1028 }
1029 } while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001030}
1031
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001032static int dss_video_pll_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001033{
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301034 struct device_node *np = pdev->dev.of_node;
Tomi Valkeinen99767542014-07-04 13:38:27 +05301035 struct regulator *pll_regulator;
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001036 int r;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001037
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001038 if (!np)
1039 return 0;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001040
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001041 if (of_property_read_bool(np, "syscon-pll-ctrl")) {
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301042 dss.syscon_pll_ctrl = syscon_regmap_lookup_by_phandle(np,
1043 "syscon-pll-ctrl");
1044 if (IS_ERR(dss.syscon_pll_ctrl)) {
1045 dev_err(&pdev->dev,
1046 "failed to get syscon-pll-ctrl regmap\n");
1047 return PTR_ERR(dss.syscon_pll_ctrl);
1048 }
1049
1050 if (of_property_read_u32_index(np, "syscon-pll-ctrl", 1,
1051 &dss.syscon_pll_ctrl_offset)) {
1052 dev_err(&pdev->dev,
1053 "failed to get syscon-pll-ctrl offset\n");
1054 return -EINVAL;
1055 }
1056 }
1057
Tomi Valkeinen99767542014-07-04 13:38:27 +05301058 pll_regulator = devm_regulator_get(&pdev->dev, "vdda_video");
1059 if (IS_ERR(pll_regulator)) {
1060 r = PTR_ERR(pll_regulator);
1061
1062 switch (r) {
1063 case -ENOENT:
1064 pll_regulator = NULL;
1065 break;
1066
1067 case -EPROBE_DEFER:
1068 return -EPROBE_DEFER;
1069
1070 default:
1071 DSSERR("can't get DPLL VDDA regulator\n");
1072 return r;
1073 }
1074 }
1075
1076 if (of_property_match_string(np, "reg-names", "pll1") >= 0) {
1077 dss.video1_pll = dss_video_pll_init(pdev, 0, pll_regulator);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001078 if (IS_ERR(dss.video1_pll))
1079 return PTR_ERR(dss.video1_pll);
Tomi Valkeinen99767542014-07-04 13:38:27 +05301080 }
1081
1082 if (of_property_match_string(np, "reg-names", "pll2") >= 0) {
1083 dss.video2_pll = dss_video_pll_init(pdev, 1, pll_regulator);
1084 if (IS_ERR(dss.video2_pll)) {
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001085 dss_video_pll_uninit(dss.video1_pll);
1086 return PTR_ERR(dss.video2_pll);
Tomi Valkeinen99767542014-07-04 13:38:27 +05301087 }
1088 }
1089
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001090 return 0;
1091}
1092
1093/* DSS HW IP initialisation */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001094static int dss_bind(struct device *dev)
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001095{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001096 struct platform_device *pdev = to_platform_device(dev);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001097 struct resource *dss_mem;
1098 u32 rev;
1099 int r;
1100
1101 dss.pdev = pdev;
1102
1103 r = dss_init_features(dss.pdev);
1104 if (r)
1105 return r;
1106
1107 dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
1108 if (!dss_mem) {
1109 DSSERR("can't get IORESOURCE_MEM DSS\n");
1110 return -EINVAL;
1111 }
1112
1113 dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
1114 resource_size(dss_mem));
1115 if (!dss.base) {
1116 DSSERR("can't ioremap DSS\n");
1117 return -ENOMEM;
1118 }
1119
1120 r = dss_get_clocks();
1121 if (r)
1122 return r;
1123
1124 r = dss_setup_default_clock();
1125 if (r)
1126 goto err_setup_clocks;
1127
1128 r = dss_video_pll_probe(pdev);
1129 if (r)
1130 goto err_pll_init;
1131
Tomi Valkeinenf5a1a1f82015-06-04 13:06:37 +03001132 r = dss_init_ports(pdev);
1133 if (r)
1134 goto err_init_ports;
1135
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001136 pm_runtime_enable(&pdev->dev);
1137
1138 r = dss_runtime_get();
1139 if (r)
1140 goto err_runtime_get;
1141
1142 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
1143
1144 /* Select DPLL */
1145 REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
1146
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001147 dss_select_dispc_clk_source(DSS_CLK_SRC_FCK);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001148
1149#ifdef CONFIG_OMAP2_DSS_VENC
1150 REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
1151 REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
1152 REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
1153#endif
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001154 dss.dsi_clk_source[0] = DSS_CLK_SRC_FCK;
1155 dss.dsi_clk_source[1] = DSS_CLK_SRC_FCK;
1156 dss.dispc_clk_source = DSS_CLK_SRC_FCK;
1157 dss.lcd_clk_source[0] = DSS_CLK_SRC_FCK;
1158 dss.lcd_clk_source[1] = DSS_CLK_SRC_FCK;
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001159
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001160 rev = dss_read_reg(DSS_REVISION);
1161 printk(KERN_INFO "OMAP DSS rev %d.%d\n",
1162 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
1163
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001164 dss_runtime_put();
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001165
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001166 r = component_bind_all(&pdev->dev, NULL);
1167 if (r)
1168 goto err_component;
1169
Tomi Valkeinene40402c2012-03-02 18:01:07 +02001170 dss_debugfs_create_file("dss", dss_dump_regs);
1171
Tomi Valkeinencb17a4a2015-02-25 12:08:14 +02001172 pm_set_vt_switch(0);
1173
Tomi Valkeinenf99467b2015-06-04 12:35:42 +03001174 dss_initialized = true;
1175
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001176 return 0;
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +02001177
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001178err_component:
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001179err_runtime_get:
1180 pm_runtime_disable(&pdev->dev);
Tomi Valkeinenf5a1a1f82015-06-04 13:06:37 +03001181 dss_uninit_ports(pdev);
1182err_init_ports:
Tomi Valkeinen99767542014-07-04 13:38:27 +05301183 if (dss.video1_pll)
1184 dss_video_pll_uninit(dss.video1_pll);
1185
1186 if (dss.video2_pll)
1187 dss_video_pll_uninit(dss.video2_pll);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001188err_pll_init:
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +03001189err_setup_clocks:
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001190 dss_put_clocks();
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001191 return r;
1192}
1193
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001194static void dss_unbind(struct device *dev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001195{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001196 struct platform_device *pdev = to_platform_device(dev);
1197
Tomi Valkeinenf99467b2015-06-04 12:35:42 +03001198 dss_initialized = false;
1199
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001200 component_unbind_all(&pdev->dev, NULL);
1201
Tomi Valkeinen99767542014-07-04 13:38:27 +05301202 if (dss.video1_pll)
1203 dss_video_pll_uninit(dss.video1_pll);
1204
1205 if (dss.video2_pll)
1206 dss_video_pll_uninit(dss.video2_pll);
1207
Archit Taneja2ac6a1a2014-06-01 12:47:44 +05301208 dss_uninit_ports(pdev);
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001209
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001210 pm_runtime_disable(&pdev->dev);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001211
1212 dss_put_clocks();
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001213}
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001214
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001215static const struct component_master_ops dss_component_ops = {
1216 .bind = dss_bind,
1217 .unbind = dss_unbind,
1218};
1219
1220static int dss_component_compare(struct device *dev, void *data)
1221{
1222 struct device *child = data;
1223 return dev == child;
1224}
1225
1226static int dss_add_child_component(struct device *dev, void *data)
1227{
1228 struct component_match **match = data;
1229
Tomi Valkeinen0438ec92015-06-30 12:23:45 +03001230 /*
1231 * HACK
1232 * We don't have a working driver for rfbi, so skip it here always.
1233 * Otherwise dss will never get probed successfully, as it will wait
1234 * for rfbi to get probed.
1235 */
1236 if (strstr(dev_name(dev), "rfbi"))
1237 return 0;
1238
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001239 component_match_add(dev->parent, match, dss_component_compare, dev);
1240
1241 return 0;
1242}
1243
1244static int dss_probe(struct platform_device *pdev)
1245{
1246 struct component_match *match = NULL;
1247 int r;
1248
1249 /* add all the child devices as components */
1250 device_for_each_child(&pdev->dev, &match, dss_add_child_component);
1251
1252 r = component_master_add_with_match(&pdev->dev, &dss_component_ops, match);
1253 if (r)
1254 return r;
1255
1256 return 0;
1257}
1258
1259static int dss_remove(struct platform_device *pdev)
1260{
1261 component_master_del(&pdev->dev, &dss_component_ops);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001262 return 0;
1263}
1264
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001265static int dss_runtime_suspend(struct device *dev)
1266{
1267 dss_save_context();
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001268 dss_set_min_bus_tput(dev, 0);
Dave Gerlach5038bb82014-10-31 16:28:57 -05001269
1270 pinctrl_pm_select_sleep_state(dev);
1271
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001272 return 0;
1273}
1274
1275static int dss_runtime_resume(struct device *dev)
1276{
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001277 int r;
Dave Gerlach5038bb82014-10-31 16:28:57 -05001278
1279 pinctrl_pm_select_default_state(dev);
1280
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001281 /*
1282 * Set an arbitrarily high tput request to ensure OPP100.
1283 * What we should really do is to make a request to stay in OPP100,
1284 * without any tput requirements, but that is not currently possible
1285 * via the PM layer.
1286 */
1287
1288 r = dss_set_min_bus_tput(dev, 1000000000);
1289 if (r)
1290 return r;
1291
Tomi Valkeinen39020712011-05-26 14:54:05 +03001292 dss_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001293 return 0;
1294}
1295
1296static const struct dev_pm_ops dss_pm_ops = {
1297 .runtime_suspend = dss_runtime_suspend,
1298 .runtime_resume = dss_runtime_resume,
1299};
1300
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001301static const struct of_device_id dss_of_match[] = {
1302 { .compatible = "ti,omap2-dss", },
1303 { .compatible = "ti,omap3-dss", },
1304 { .compatible = "ti,omap4-dss", },
Tomi Valkeinen2e7e6b62014-04-16 13:16:43 +03001305 { .compatible = "ti,omap5-dss", },
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001306 { .compatible = "ti,dra7-dss", },
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001307 {},
1308};
1309
1310MODULE_DEVICE_TABLE(of, dss_of_match);
1311
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001312static struct platform_driver omap_dsshw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001313 .probe = dss_probe,
1314 .remove = dss_remove,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001315 .driver = {
1316 .name = "omapdss_dss",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001317 .pm = &dss_pm_ops,
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001318 .of_match_table = dss_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03001319 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001320 },
1321};
1322
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001323int __init dss_init_platform_driver(void)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001324{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001325 return platform_driver_register(&omap_dsshw_driver);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001326}
1327
1328void dss_uninit_platform_driver(void)
1329{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02001330 platform_driver_unregister(&omap_dsshw_driver);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001331}