blob: 294fecd42901c65c1c9a65f1d540d89d7f0fbe6a [file] [log] [blame]
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001/* SuperH Ethernet device driver
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002 *
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03003 * Copyright (C) 2014 Renesas Electronics Corporation
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +00004 * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
Sergei Shtylyovb356e972014-02-18 03:12:43 +03005 * Copyright (C) 2008-2014 Renesas Solutions Corp.
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03006 * Copyright (C) 2013-2017 Cogent Embedded, Inc.
Ben Dooks702eca02014-03-12 17:47:40 +00007 * Copyright (C) 2014 Codethink Limited
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07008 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms and conditions of the GNU General Public License,
11 * version 2, as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 */
21
Yoshihiro Shimoda06540112011-09-29 17:16:57 +000022#include <linux/module.h>
23#include <linux/kernel.h>
24#include <linux/spinlock.h>
David S. Miller823dcd22011-08-20 10:39:12 -070025#include <linux/interrupt.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070026#include <linux/dma-mapping.h>
27#include <linux/etherdevice.h>
28#include <linux/delay.h>
29#include <linux/platform_device.h>
30#include <linux/mdio-bitbang.h>
31#include <linux/netdevice.h>
Sergei Shtylyovb356e972014-02-18 03:12:43 +030032#include <linux/of.h>
33#include <linux/of_device.h>
34#include <linux/of_irq.h>
35#include <linux/of_net.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070036#include <linux/phy.h>
37#include <linux/cache.h>
38#include <linux/io.h>
Magnus Dammbcd51492009-10-09 00:20:04 +000039#include <linux/pm_runtime.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000041#include <linux/ethtool.h>
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +000042#include <linux/if_vlan.h>
Yoshihiro Shimodad4fa0e32011-09-27 21:49:12 +000043#include <linux/sh_eth.h>
Ben Dooks702eca02014-03-12 17:47:40 +000044#include <linux/of_mdio.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070045
46#include "sh_eth.h"
47
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000048#define SH_ETH_DEF_MSG_ENABLE \
49 (NETIF_MSG_LINK | \
50 NETIF_MSG_TIMER | \
51 NETIF_MSG_RX_ERR| \
52 NETIF_MSG_TX_ERR)
53
Sergei Shtylyov2274d372015-12-13 01:44:50 +030054#define SH_ETH_OFFSET_INVALID ((u16)~0)
55
Ben Hutchings33657112015-02-26 20:34:14 +000056#define SH_ETH_OFFSET_DEFAULTS \
57 [0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID
58
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000059static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +000060 SH_ETH_OFFSET_DEFAULTS,
61
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000062 [EDSR] = 0x0000,
63 [EDMR] = 0x0400,
64 [EDTRR] = 0x0408,
65 [EDRRR] = 0x0410,
66 [EESR] = 0x0428,
67 [EESIPR] = 0x0430,
68 [TDLAR] = 0x0010,
69 [TDFAR] = 0x0014,
70 [TDFXR] = 0x0018,
71 [TDFFR] = 0x001c,
72 [RDLAR] = 0x0030,
73 [RDFAR] = 0x0034,
74 [RDFXR] = 0x0038,
75 [RDFFR] = 0x003c,
76 [TRSCER] = 0x0438,
77 [RMFCR] = 0x0440,
78 [TFTR] = 0x0448,
79 [FDR] = 0x0450,
80 [RMCR] = 0x0458,
81 [RPADIR] = 0x0460,
82 [FCFTR] = 0x0468,
83 [CSMR] = 0x04E4,
84
85 [ECMR] = 0x0500,
86 [ECSR] = 0x0510,
87 [ECSIPR] = 0x0518,
88 [PIR] = 0x0520,
89 [PSR] = 0x0528,
90 [PIPR] = 0x052c,
91 [RFLR] = 0x0508,
92 [APR] = 0x0554,
93 [MPR] = 0x0558,
94 [PFTCR] = 0x055c,
95 [PFRCR] = 0x0560,
96 [TPAUSER] = 0x0564,
97 [GECMR] = 0x05b0,
98 [BCULR] = 0x05b4,
99 [MAHR] = 0x05c0,
100 [MALR] = 0x05c8,
101 [TROCR] = 0x0700,
102 [CDCR] = 0x0708,
103 [LCCR] = 0x0710,
104 [CEFCR] = 0x0740,
105 [FRECR] = 0x0748,
106 [TSFRCR] = 0x0750,
107 [TLFRCR] = 0x0758,
108 [RFCR] = 0x0760,
109 [CERCR] = 0x0768,
110 [CEECR] = 0x0770,
111 [MAFCR] = 0x0778,
112 [RMII_MII] = 0x0790,
113
114 [ARSTR] = 0x0000,
115 [TSU_CTRST] = 0x0004,
116 [TSU_FWEN0] = 0x0010,
117 [TSU_FWEN1] = 0x0014,
118 [TSU_FCM] = 0x0018,
119 [TSU_BSYSL0] = 0x0020,
120 [TSU_BSYSL1] = 0x0024,
121 [TSU_PRISL0] = 0x0028,
122 [TSU_PRISL1] = 0x002c,
123 [TSU_FWSL0] = 0x0030,
124 [TSU_FWSL1] = 0x0034,
125 [TSU_FWSLC] = 0x0038,
Sergei Shtylyov4869a142018-02-24 20:28:16 +0300126 [TSU_QTAGM0] = 0x0040,
127 [TSU_QTAGM1] = 0x0044,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000128 [TSU_FWSR] = 0x0050,
129 [TSU_FWINMK] = 0x0054,
130 [TSU_ADQT0] = 0x0048,
131 [TSU_ADQT1] = 0x004c,
132 [TSU_VTAG0] = 0x0058,
133 [TSU_VTAG1] = 0x005c,
134 [TSU_ADSBSY] = 0x0060,
135 [TSU_TEN] = 0x0064,
136 [TSU_POST1] = 0x0070,
137 [TSU_POST2] = 0x0074,
138 [TSU_POST3] = 0x0078,
139 [TSU_POST4] = 0x007c,
140 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000141
142 [TXNLCR0] = 0x0080,
143 [TXALCR0] = 0x0084,
144 [RXNLCR0] = 0x0088,
145 [RXALCR0] = 0x008c,
146 [FWNLCR0] = 0x0090,
147 [FWALCR0] = 0x0094,
148 [TXNLCR1] = 0x00a0,
Sergei Shtylyov50f3d742018-01-07 00:26:47 +0300149 [TXALCR1] = 0x00a4,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000150 [RXNLCR1] = 0x00a8,
151 [RXALCR1] = 0x00ac,
152 [FWNLCR1] = 0x00b0,
153 [FWALCR1] = 0x00b4,
154};
155
Simon Hormandb893472014-01-17 09:22:28 +0900156static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000157 SH_ETH_OFFSET_DEFAULTS,
158
Simon Hormandb893472014-01-17 09:22:28 +0900159 [EDSR] = 0x0000,
160 [EDMR] = 0x0400,
161 [EDTRR] = 0x0408,
162 [EDRRR] = 0x0410,
163 [EESR] = 0x0428,
164 [EESIPR] = 0x0430,
165 [TDLAR] = 0x0010,
166 [TDFAR] = 0x0014,
167 [TDFXR] = 0x0018,
168 [TDFFR] = 0x001c,
169 [RDLAR] = 0x0030,
170 [RDFAR] = 0x0034,
171 [RDFXR] = 0x0038,
172 [RDFFR] = 0x003c,
173 [TRSCER] = 0x0438,
174 [RMFCR] = 0x0440,
175 [TFTR] = 0x0448,
176 [FDR] = 0x0450,
177 [RMCR] = 0x0458,
178 [RPADIR] = 0x0460,
179 [FCFTR] = 0x0468,
180 [CSMR] = 0x04E4,
181
182 [ECMR] = 0x0500,
183 [RFLR] = 0x0508,
184 [ECSR] = 0x0510,
185 [ECSIPR] = 0x0518,
186 [PIR] = 0x0520,
187 [APR] = 0x0554,
188 [MPR] = 0x0558,
189 [PFTCR] = 0x055c,
190 [PFRCR] = 0x0560,
191 [TPAUSER] = 0x0564,
192 [MAHR] = 0x05c0,
193 [MALR] = 0x05c8,
194 [CEFCR] = 0x0740,
195 [FRECR] = 0x0748,
196 [TSFRCR] = 0x0750,
197 [TLFRCR] = 0x0758,
198 [RFCR] = 0x0760,
199 [MAFCR] = 0x0778,
200
201 [ARSTR] = 0x0000,
202 [TSU_CTRST] = 0x0004,
Chris Brandte1487882016-09-07 14:57:09 -0400203 [TSU_FWSLC] = 0x0038,
Simon Hormandb893472014-01-17 09:22:28 +0900204 [TSU_VTAG0] = 0x0058,
205 [TSU_ADSBSY] = 0x0060,
206 [TSU_TEN] = 0x0064,
Chris Brandte1487882016-09-07 14:57:09 -0400207 [TSU_POST1] = 0x0070,
208 [TSU_POST2] = 0x0074,
209 [TSU_POST3] = 0x0078,
210 [TSU_POST4] = 0x007c,
Simon Hormandb893472014-01-17 09:22:28 +0900211 [TSU_ADRH0] = 0x0100,
Simon Hormandb893472014-01-17 09:22:28 +0900212
213 [TXNLCR0] = 0x0080,
214 [TXALCR0] = 0x0084,
215 [RXNLCR0] = 0x0088,
216 [RXALCR0] = 0x008C,
217};
218
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000219static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000220 SH_ETH_OFFSET_DEFAULTS,
221
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000222 [ECMR] = 0x0300,
223 [RFLR] = 0x0308,
224 [ECSR] = 0x0310,
225 [ECSIPR] = 0x0318,
226 [PIR] = 0x0320,
227 [PSR] = 0x0328,
228 [RDMLR] = 0x0340,
229 [IPGR] = 0x0350,
230 [APR] = 0x0354,
231 [MPR] = 0x0358,
232 [RFCF] = 0x0360,
233 [TPAUSER] = 0x0364,
234 [TPAUSECR] = 0x0368,
235 [MAHR] = 0x03c0,
236 [MALR] = 0x03c8,
237 [TROCR] = 0x03d0,
238 [CDCR] = 0x03d4,
239 [LCCR] = 0x03d8,
240 [CNDCR] = 0x03dc,
241 [CEFCR] = 0x03e4,
242 [FRECR] = 0x03e8,
243 [TSFRCR] = 0x03ec,
244 [TLFRCR] = 0x03f0,
245 [RFCR] = 0x03f4,
246 [MAFCR] = 0x03f8,
247
248 [EDMR] = 0x0200,
249 [EDTRR] = 0x0208,
250 [EDRRR] = 0x0210,
251 [TDLAR] = 0x0218,
252 [RDLAR] = 0x0220,
253 [EESR] = 0x0228,
254 [EESIPR] = 0x0230,
255 [TRSCER] = 0x0238,
256 [RMFCR] = 0x0240,
257 [TFTR] = 0x0248,
258 [FDR] = 0x0250,
259 [RMCR] = 0x0258,
260 [TFUCR] = 0x0264,
261 [RFOCR] = 0x0268,
Simon Horman55754f12013-07-23 10:18:04 +0900262 [RMIIMODE] = 0x026c,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000263 [FCFTR] = 0x0270,
264 [TRIMD] = 0x027c,
265};
266
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000267static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000268 SH_ETH_OFFSET_DEFAULTS,
269
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000270 [ECMR] = 0x0100,
271 [RFLR] = 0x0108,
272 [ECSR] = 0x0110,
273 [ECSIPR] = 0x0118,
274 [PIR] = 0x0120,
275 [PSR] = 0x0128,
276 [RDMLR] = 0x0140,
277 [IPGR] = 0x0150,
278 [APR] = 0x0154,
279 [MPR] = 0x0158,
280 [TPAUSER] = 0x0164,
281 [RFCF] = 0x0160,
282 [TPAUSECR] = 0x0168,
283 [BCFRR] = 0x016c,
284 [MAHR] = 0x01c0,
285 [MALR] = 0x01c8,
286 [TROCR] = 0x01d0,
287 [CDCR] = 0x01d4,
288 [LCCR] = 0x01d8,
289 [CNDCR] = 0x01dc,
290 [CEFCR] = 0x01e4,
291 [FRECR] = 0x01e8,
292 [TSFRCR] = 0x01ec,
293 [TLFRCR] = 0x01f0,
294 [RFCR] = 0x01f4,
295 [MAFCR] = 0x01f8,
296 [RTRATE] = 0x01fc,
297
298 [EDMR] = 0x0000,
299 [EDTRR] = 0x0008,
300 [EDRRR] = 0x0010,
301 [TDLAR] = 0x0018,
302 [RDLAR] = 0x0020,
303 [EESR] = 0x0028,
304 [EESIPR] = 0x0030,
305 [TRSCER] = 0x0038,
306 [RMFCR] = 0x0040,
307 [TFTR] = 0x0048,
308 [FDR] = 0x0050,
309 [RMCR] = 0x0058,
310 [TFUCR] = 0x0064,
311 [RFOCR] = 0x0068,
312 [FCFTR] = 0x0070,
313 [RPADIR] = 0x0078,
314 [TRIMD] = 0x007c,
315 [RBWAR] = 0x00c8,
316 [RDFAR] = 0x00cc,
317 [TBRAR] = 0x00d4,
318 [TDFAR] = 0x00d8,
319};
320
321static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000322 SH_ETH_OFFSET_DEFAULTS,
323
Sergei Shtylyovd8b04262014-06-03 23:42:26 +0400324 [EDMR] = 0x0000,
325 [EDTRR] = 0x0004,
326 [EDRRR] = 0x0008,
327 [TDLAR] = 0x000c,
328 [RDLAR] = 0x0010,
329 [EESR] = 0x0014,
330 [EESIPR] = 0x0018,
331 [TRSCER] = 0x001c,
332 [RMFCR] = 0x0020,
333 [TFTR] = 0x0024,
334 [FDR] = 0x0028,
335 [RMCR] = 0x002c,
336 [EDOCR] = 0x0030,
337 [FCFTR] = 0x0034,
338 [RPADIR] = 0x0038,
339 [TRIMD] = 0x003c,
340 [RBWAR] = 0x0040,
341 [RDFAR] = 0x0044,
342 [TBRAR] = 0x004c,
343 [TDFAR] = 0x0050,
344
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000345 [ECMR] = 0x0160,
346 [ECSR] = 0x0164,
347 [ECSIPR] = 0x0168,
348 [PIR] = 0x016c,
349 [MAHR] = 0x0170,
350 [MALR] = 0x0174,
351 [RFLR] = 0x0178,
352 [PSR] = 0x017c,
353 [TROCR] = 0x0180,
354 [CDCR] = 0x0184,
355 [LCCR] = 0x0188,
356 [CNDCR] = 0x018c,
357 [CEFCR] = 0x0194,
358 [FRECR] = 0x0198,
359 [TSFRCR] = 0x019c,
360 [TLFRCR] = 0x01a0,
361 [RFCR] = 0x01a4,
362 [MAFCR] = 0x01a8,
363 [IPGR] = 0x01b4,
364 [APR] = 0x01b8,
365 [MPR] = 0x01bc,
366 [TPAUSER] = 0x01c4,
367 [BCFR] = 0x01cc,
368
369 [ARSTR] = 0x0000,
370 [TSU_CTRST] = 0x0004,
371 [TSU_FWEN0] = 0x0010,
372 [TSU_FWEN1] = 0x0014,
373 [TSU_FCM] = 0x0018,
374 [TSU_BSYSL0] = 0x0020,
375 [TSU_BSYSL1] = 0x0024,
376 [TSU_PRISL0] = 0x0028,
377 [TSU_PRISL1] = 0x002c,
378 [TSU_FWSL0] = 0x0030,
379 [TSU_FWSL1] = 0x0034,
380 [TSU_FWSLC] = 0x0038,
381 [TSU_QTAGM0] = 0x0040,
382 [TSU_QTAGM1] = 0x0044,
383 [TSU_ADQT0] = 0x0048,
384 [TSU_ADQT1] = 0x004c,
385 [TSU_FWSR] = 0x0050,
386 [TSU_FWINMK] = 0x0054,
387 [TSU_ADSBSY] = 0x0060,
388 [TSU_TEN] = 0x0064,
389 [TSU_POST1] = 0x0070,
390 [TSU_POST2] = 0x0074,
391 [TSU_POST3] = 0x0078,
392 [TSU_POST4] = 0x007c,
393
394 [TXNLCR0] = 0x0080,
395 [TXALCR0] = 0x0084,
396 [RXNLCR0] = 0x0088,
397 [RXALCR0] = 0x008c,
398 [FWNLCR0] = 0x0090,
399 [FWALCR0] = 0x0094,
400 [TXNLCR1] = 0x00a0,
Sergei Shtylyov50f3d742018-01-07 00:26:47 +0300401 [TXALCR1] = 0x00a4,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000402 [RXNLCR1] = 0x00a8,
403 [RXALCR1] = 0x00ac,
404 [FWNLCR1] = 0x00b0,
405 [FWALCR1] = 0x00b4,
406
407 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000408};
409
Ben Hutchings740c7f32015-01-27 00:49:32 +0000410static void sh_eth_rcv_snd_disable(struct net_device *ndev);
411static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
412
Sergei Shtylyov2274d372015-12-13 01:44:50 +0300413static void sh_eth_write(struct net_device *ndev, u32 data, int enum_index)
414{
415 struct sh_eth_private *mdp = netdev_priv(ndev);
416 u16 offset = mdp->reg_offset[enum_index];
417
418 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
419 return;
420
421 iowrite32(data, mdp->addr + offset);
422}
423
424static u32 sh_eth_read(struct net_device *ndev, int enum_index)
425{
426 struct sh_eth_private *mdp = netdev_priv(ndev);
427 u16 offset = mdp->reg_offset[enum_index];
428
429 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
430 return ~0U;
431
432 return ioread32(mdp->addr + offset);
433}
434
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300435static void sh_eth_modify(struct net_device *ndev, int enum_index, u32 clear,
436 u32 set)
437{
438 sh_eth_write(ndev, (sh_eth_read(ndev, enum_index) & ~clear) | set,
439 enum_index);
440}
441
Sergei Shtylyov55ea8742018-02-27 14:58:16 +0300442static void sh_eth_tsu_write(struct sh_eth_private *mdp, u32 data,
443 int enum_index)
444{
445 iowrite32(data, mdp->tsu_addr + mdp->reg_offset[enum_index]);
446}
447
448static u32 sh_eth_tsu_read(struct sh_eth_private *mdp, int enum_index)
449{
450 return ioread32(mdp->tsu_addr + mdp->reg_offset[enum_index]);
451}
452
Simon Horman504c8ca2014-01-17 09:22:27 +0900453static bool sh_eth_is_gether(struct sh_eth_private *mdp)
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000454{
Simon Horman504c8ca2014-01-17 09:22:27 +0900455 return mdp->reg_offset == sh_eth_offset_gigabit;
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000456}
457
Simon Hormandb893472014-01-17 09:22:28 +0900458static bool sh_eth_is_rz_fast_ether(struct sh_eth_private *mdp)
459{
460 return mdp->reg_offset == sh_eth_offset_fast_rz;
461}
462
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400463static void sh_eth_select_mii(struct net_device *ndev)
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000464{
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000465 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +0300466 u32 value;
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000467
468 switch (mdp->phy_interface) {
469 case PHY_INTERFACE_MODE_GMII:
470 value = 0x2;
471 break;
472 case PHY_INTERFACE_MODE_MII:
473 value = 0x1;
474 break;
475 case PHY_INTERFACE_MODE_RMII:
476 value = 0x0;
477 break;
478 default:
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +0300479 netdev_warn(ndev,
480 "PHY interface mode was not setup. Set to MII.\n");
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000481 value = 0x1;
482 break;
483 }
484
485 sh_eth_write(ndev, value, RMII_MII);
486}
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000487
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400488static void sh_eth_set_duplex(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000489{
490 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000491
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300492 sh_eth_modify(ndev, ECMR, ECMR_DM, mdp->duplex ? ECMR_DM : 0);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000493}
494
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100495static void sh_eth_chip_reset(struct net_device *ndev)
496{
497 struct sh_eth_private *mdp = netdev_priv(ndev);
498
499 /* reset device */
Sergei Shtylyovec65cfc2016-04-24 23:46:15 +0300500 sh_eth_tsu_write(mdp, ARSTR_ARST, ARSTR);
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100501 mdelay(1);
502}
503
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300504static int sh_eth_soft_reset(struct net_device *ndev)
505{
506 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, EDMR_SRST_ETHER);
507 mdelay(3);
508 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, 0);
509
510 return 0;
511}
512
513static int sh_eth_check_soft_reset(struct net_device *ndev)
514{
515 int cnt;
516
517 for (cnt = 100; cnt > 0; cnt--) {
518 if (!(sh_eth_read(ndev, EDMR) & EDMR_SRST_GETHER))
519 return 0;
520 mdelay(1);
521 }
522
523 netdev_err(ndev, "Device reset failed\n");
524 return -ETIMEDOUT;
525}
526
527static int sh_eth_soft_reset_gether(struct net_device *ndev)
528{
529 struct sh_eth_private *mdp = netdev_priv(ndev);
530 int ret;
531
532 sh_eth_write(ndev, EDSR_ENALL, EDSR);
533 sh_eth_modify(ndev, EDMR, EDMR_SRST_GETHER, EDMR_SRST_GETHER);
534
535 ret = sh_eth_check_soft_reset(ndev);
536 if (ret)
537 return ret;
538
539 /* Table Init */
540 sh_eth_write(ndev, 0, TDLAR);
541 sh_eth_write(ndev, 0, TDFAR);
542 sh_eth_write(ndev, 0, TDFXR);
543 sh_eth_write(ndev, 0, TDFFR);
544 sh_eth_write(ndev, 0, RDLAR);
545 sh_eth_write(ndev, 0, RDFAR);
546 sh_eth_write(ndev, 0, RDFXR);
547 sh_eth_write(ndev, 0, RDFFR);
548
549 /* Reset HW CRC register */
550 if (mdp->cd->hw_checksum)
551 sh_eth_write(ndev, 0, CSMR);
552
553 /* Select MII mode */
554 if (mdp->cd->select_mii)
555 sh_eth_select_mii(ndev);
556
557 return ret;
558}
559
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100560static void sh_eth_set_rate_gether(struct net_device *ndev)
561{
562 struct sh_eth_private *mdp = netdev_priv(ndev);
563
564 switch (mdp->speed) {
565 case 10: /* 10BASE */
566 sh_eth_write(ndev, GECMR_10, GECMR);
567 break;
568 case 100:/* 100BASE */
569 sh_eth_write(ndev, GECMR_100, GECMR);
570 break;
571 case 1000: /* 1000BASE */
572 sh_eth_write(ndev, GECMR_1000, GECMR);
573 break;
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100574 }
575}
576
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100577#ifdef CONFIG_OF
578/* R7S72100 */
579static struct sh_eth_cpu_data r7s72100_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300580 .soft_reset = sh_eth_soft_reset_gether,
581
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100582 .chip_reset = sh_eth_chip_reset,
583 .set_duplex = sh_eth_set_duplex,
584
585 .register_type = SH_ETH_REG_FAST_RZ,
586
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300587 .edtrr_trns = EDTRR_TRNS_GETHER,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100588 .ecsr_value = ECSR_ICD,
589 .ecsipr_value = ECSIPR_ICDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300590 .eesipr_value = EESIPR_TWB1IP | EESIPR_TWBIP | EESIPR_TC1IP |
591 EESIPR_TABTIP | EESIPR_RABTIP | EESIPR_RFCOFIP |
592 EESIPR_ECIIP |
593 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
594 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
595 EESIPR_RMAFIP | EESIPR_RRFIP |
596 EESIPR_RTLFIP | EESIPR_RTSFIP |
597 EESIPR_PREIP | EESIPR_CERFIP,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100598
599 .tx_check = EESR_TC1 | EESR_FTC,
600 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
601 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300602 EESR_TDE,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100603 .fdr_value = 0x0000070f,
604
605 .no_psr = 1,
606 .apr = 1,
607 .mpr = 1,
608 .tpauser = 1,
609 .hw_swap = 1,
610 .rpadir = 1,
611 .rpadir_value = 2 << 16,
612 .no_trimd = 1,
613 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +0300614 .xdfar_rw = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300615 .hw_checksum = 1,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100616 .tsu = 1,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100617};
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100618
619static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
620{
Sergei Shtylyovc66b2582016-05-07 14:09:01 -0700621 sh_eth_chip_reset(ndev);
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100622
623 sh_eth_select_mii(ndev);
624}
625
626/* R8A7740 */
627static struct sh_eth_cpu_data r8a7740_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300628 .soft_reset = sh_eth_soft_reset_gether,
629
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100630 .chip_reset = sh_eth_chip_reset_r8a7740,
631 .set_duplex = sh_eth_set_duplex,
632 .set_rate = sh_eth_set_rate_gether,
633
634 .register_type = SH_ETH_REG_GIGABIT,
635
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300636 .edtrr_trns = EDTRR_TRNS_GETHER,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100637 .ecsr_value = ECSR_ICD | ECSR_MPD,
638 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300639 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
640 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
641 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
642 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
643 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
644 EESIPR_CEEFIP | EESIPR_CELFIP |
645 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
646 EESIPR_PREIP | EESIPR_CERFIP,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100647
648 .tx_check = EESR_TC1 | EESR_FTC,
649 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
650 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300651 EESR_TDE,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100652 .fdr_value = 0x0000070f,
653
654 .apr = 1,
655 .mpr = 1,
656 .tpauser = 1,
657 .bculr = 1,
658 .hw_swap = 1,
659 .rpadir = 1,
660 .rpadir_value = 2 << 16,
661 .no_trimd = 1,
662 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +0300663 .xdfar_rw = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300664 .hw_checksum = 1,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100665 .tsu = 1,
666 .select_mii = 1,
Niklas Söderlund33017e22017-01-09 16:34:07 +0100667 .magic = 1,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100668};
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100669
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000670/* There is CPU dependent code */
Simon Horman6c4b2f72017-10-18 09:21:27 +0200671static void sh_eth_set_rate_rcar(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000672{
673 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000674
675 switch (mdp->speed) {
676 case 10: /* 10BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300677 sh_eth_modify(ndev, ECMR, ECMR_ELB, 0);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000678 break;
679 case 100:/* 100BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300680 sh_eth_modify(ndev, ECMR, ECMR_ELB, ECMR_ELB);
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000681 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000682 }
683}
684
Simon Horman6c4b2f72017-10-18 09:21:27 +0200685/* R-Car Gen1 */
686static struct sh_eth_cpu_data rcar_gen1_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300687 .soft_reset = sh_eth_soft_reset,
688
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000689 .set_duplex = sh_eth_set_duplex,
Simon Horman6c4b2f72017-10-18 09:21:27 +0200690 .set_rate = sh_eth_set_rate_rcar,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000691
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400692 .register_type = SH_ETH_REG_FAST_RCAR,
693
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300694 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000695 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
696 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300697 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
698 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
699 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
700 EESIPR_RMAFIP | EESIPR_RRFIP |
701 EESIPR_RTLFIP | EESIPR_RTSFIP |
702 EESIPR_PREIP | EESIPR_CERFIP,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000703
704 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400705 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300706 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900707 .fdr_value = 0x00000f0f,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000708
709 .apr = 1,
710 .mpr = 1,
711 .tpauser = 1,
712 .hw_swap = 1,
713};
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000714
Simon Horman6c4b2f72017-10-18 09:21:27 +0200715/* R-Car Gen2 and RZ/G1 */
716static struct sh_eth_cpu_data rcar_gen2_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300717 .soft_reset = sh_eth_soft_reset,
718
Simon Hormane18dbf72013-07-23 10:18:05 +0900719 .set_duplex = sh_eth_set_duplex,
Simon Horman6c4b2f72017-10-18 09:21:27 +0200720 .set_rate = sh_eth_set_rate_rcar,
Simon Hormane18dbf72013-07-23 10:18:05 +0900721
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400722 .register_type = SH_ETH_REG_FAST_RCAR,
723
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300724 .edtrr_trns = EDTRR_TRNS_ETHER,
Niklas Söderlunde410d862017-01-09 16:34:06 +0100725 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD | ECSR_MPD,
726 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP |
727 ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300728 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
729 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
730 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
731 EESIPR_RMAFIP | EESIPR_RRFIP |
732 EESIPR_RTLFIP | EESIPR_RTSFIP |
733 EESIPR_PREIP | EESIPR_CERFIP,
Simon Hormane18dbf72013-07-23 10:18:05 +0900734
735 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Laurent Pinchartba361cb2013-07-31 16:42:11 +0900736 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300737 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900738 .fdr_value = 0x00000f0f,
Simon Hormane18dbf72013-07-23 10:18:05 +0900739
Geert Uytterhoeven01fbd3f2015-01-15 11:52:19 +0100740 .trscer_err_mask = DESC_I_RINT8,
741
Simon Hormane18dbf72013-07-23 10:18:05 +0900742 .apr = 1,
743 .mpr = 1,
744 .tpauser = 1,
745 .hw_swap = 1,
746 .rmiimode = 1,
Niklas Söderlunde410d862017-01-09 16:34:06 +0100747 .magic = 1,
Simon Hormane18dbf72013-07-23 10:18:05 +0900748};
Geert Uytterhoevenc74a2242015-11-24 15:40:58 +0100749#endif /* CONFIG_OF */
Simon Hormane18dbf72013-07-23 10:18:05 +0900750
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000751static void sh_eth_set_rate_sh7724(struct net_device *ndev)
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000752{
753 struct sh_eth_private *mdp = netdev_priv(ndev);
754
755 switch (mdp->speed) {
756 case 10: /* 10BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300757 sh_eth_modify(ndev, ECMR, ECMR_RTM, 0);
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000758 break;
759 case 100:/* 100BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300760 sh_eth_modify(ndev, ECMR, ECMR_RTM, ECMR_RTM);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000761 break;
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000762 }
763}
764
765/* SH7724 */
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000766static struct sh_eth_cpu_data sh7724_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300767 .soft_reset = sh_eth_soft_reset,
768
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000769 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000770 .set_rate = sh_eth_set_rate_sh7724,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000771
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400772 .register_type = SH_ETH_REG_FAST_SH4,
773
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300774 .edtrr_trns = EDTRR_TRNS_ETHER,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000775 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
776 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300777 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
778 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
779 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
780 EESIPR_RMAFIP | EESIPR_RRFIP |
781 EESIPR_RTLFIP | EESIPR_RTSFIP |
782 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000783
784 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400785 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300786 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000787
788 .apr = 1,
789 .mpr = 1,
790 .tpauser = 1,
791 .hw_swap = 1,
Magnus Damm503914c2009-12-15 21:16:55 -0800792 .rpadir = 1,
793 .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000794};
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000795
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000796static void sh_eth_set_rate_sh7757(struct net_device *ndev)
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000797{
798 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000799
800 switch (mdp->speed) {
801 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000802 sh_eth_write(ndev, 0, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000803 break;
804 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000805 sh_eth_write(ndev, 1, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000806 break;
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000807 }
808}
809
810/* SH7757 */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000811static struct sh_eth_cpu_data sh7757_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300812 .soft_reset = sh_eth_soft_reset,
813
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000814 .set_duplex = sh_eth_set_duplex,
815 .set_rate = sh_eth_set_rate_sh7757,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000816
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400817 .register_type = SH_ETH_REG_FAST_SH4,
818
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300819 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300820 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
821 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
822 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
823 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
824 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
825 EESIPR_CEEFIP | EESIPR_CELFIP |
826 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
827 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000828
829 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400830 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300831 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000832
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000833 .irq_flags = IRQF_SHARED,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000834 .apr = 1,
835 .mpr = 1,
836 .tpauser = 1,
837 .hw_swap = 1,
838 .no_ade = 1,
Yoshihiro Shimoda2e98e792011-07-05 20:33:57 +0000839 .rpadir = 1,
840 .rpadir_value = 2 << 16,
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +0000841 .rtrate = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +0300842 .dual_port = 1,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000843};
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000844
David S. Millere403d292013-06-07 23:40:41 -0700845#define SH_GIGA_ETH_BASE 0xfee00000UL
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000846#define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
847#define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
848static void sh_eth_chip_reset_giga(struct net_device *ndev)
849{
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +0100850 u32 mahr[2], malr[2];
Sergei Shtylyov79270922016-05-08 00:08:05 +0300851 int i;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000852
853 /* save MAHR and MALR */
854 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000855 malr[i] = ioread32((void *)GIGA_MALR(i));
856 mahr[i] = ioread32((void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000857 }
858
Sergei Shtylyovc66b2582016-05-07 14:09:01 -0700859 sh_eth_chip_reset(ndev);
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000860
861 /* restore MAHR and MALR */
862 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000863 iowrite32(malr[i], (void *)GIGA_MALR(i));
864 iowrite32(mahr[i], (void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000865 }
866}
867
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000868static void sh_eth_set_rate_giga(struct net_device *ndev)
869{
870 struct sh_eth_private *mdp = netdev_priv(ndev);
871
872 switch (mdp->speed) {
873 case 10: /* 10BASE */
874 sh_eth_write(ndev, 0x00000000, GECMR);
875 break;
876 case 100:/* 100BASE */
877 sh_eth_write(ndev, 0x00000010, GECMR);
878 break;
879 case 1000: /* 1000BASE */
880 sh_eth_write(ndev, 0x00000020, GECMR);
881 break;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000882 }
883}
884
885/* SH7757(GETHERC) */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000886static struct sh_eth_cpu_data sh7757_data_giga = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300887 .soft_reset = sh_eth_soft_reset_gether,
888
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000889 .chip_reset = sh_eth_chip_reset_giga,
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000890 .set_duplex = sh_eth_set_duplex,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000891 .set_rate = sh_eth_set_rate_giga,
892
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400893 .register_type = SH_ETH_REG_GIGABIT,
894
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300895 .edtrr_trns = EDTRR_TRNS_GETHER,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000896 .ecsr_value = ECSR_ICD | ECSR_MPD,
897 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300898 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
899 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
900 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
901 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
902 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
903 EESIPR_CEEFIP | EESIPR_CELFIP |
904 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
905 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000906
907 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400908 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
909 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300910 EESR_TDE,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000911 .fdr_value = 0x0000072f,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000912
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000913 .irq_flags = IRQF_SHARED,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000914 .apr = 1,
915 .mpr = 1,
916 .tpauser = 1,
917 .bculr = 1,
918 .hw_swap = 1,
919 .rpadir = 1,
920 .rpadir_value = 2 << 16,
921 .no_trimd = 1,
922 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +0300923 .xdfar_rw = 1,
Yoshihiro Shimoda3acbc972012-02-15 17:54:51 +0000924 .tsu = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +0300925 .dual_port = 1,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000926};
927
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000928/* SH7734 */
929static struct sh_eth_cpu_data sh7734_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300930 .soft_reset = sh_eth_soft_reset_gether,
931
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000932 .chip_reset = sh_eth_chip_reset,
933 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000934 .set_rate = sh_eth_set_rate_gether,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000935
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400936 .register_type = SH_ETH_REG_GIGABIT,
937
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300938 .edtrr_trns = EDTRR_TRNS_GETHER,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000939 .ecsr_value = ECSR_ICD | ECSR_MPD,
940 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300941 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
942 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
943 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
944 EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
945 EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
946 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
947 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000948
949 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400950 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
951 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300952 EESR_TDE,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000953
954 .apr = 1,
955 .mpr = 1,
956 .tpauser = 1,
957 .bculr = 1,
958 .hw_swap = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000959 .no_trimd = 1,
960 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +0300961 .xdfar_rw = 1,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000962 .tsu = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300963 .hw_checksum = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000964 .select_mii = 1,
Niklas Söderlund159c2a92017-01-09 16:34:08 +0100965 .magic = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000966};
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000967
968/* SH7763 */
969static struct sh_eth_cpu_data sh7763_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300970 .soft_reset = sh_eth_soft_reset_gether,
971
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000972 .chip_reset = sh_eth_chip_reset,
973 .set_duplex = sh_eth_set_duplex,
974 .set_rate = sh_eth_set_rate_gether,
975
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400976 .register_type = SH_ETH_REG_GIGABIT,
977
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300978 .edtrr_trns = EDTRR_TRNS_GETHER,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000979 .ecsr_value = ECSR_ICD | ECSR_MPD,
980 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300981 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
982 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
983 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
984 EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
985 EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
986 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
987 EESIPR_PREIP | EESIPR_CERFIP,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000988
989 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300990 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300991 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000992
993 .apr = 1,
994 .mpr = 1,
995 .tpauser = 1,
996 .bculr = 1,
997 .hw_swap = 1,
998 .no_trimd = 1,
999 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +03001000 .xdfar_rw = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00001001 .tsu = 1,
1002 .irq_flags = IRQF_SHARED,
Niklas Söderlund267e1d52017-01-09 16:34:09 +01001003 .magic = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +03001004 .dual_port = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00001005};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001006
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +00001007static struct sh_eth_cpu_data sh7619_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001008 .soft_reset = sh_eth_soft_reset,
1009
Sergei Shtylyova3153d82013-08-18 03:11:28 +04001010 .register_type = SH_ETH_REG_FAST_SH3_SH2,
1011
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001012 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +03001013 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
1014 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
1015 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
1016 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
1017 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
1018 EESIPR_CEEFIP | EESIPR_CELFIP |
1019 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
1020 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001021
1022 .apr = 1,
1023 .mpr = 1,
1024 .tpauser = 1,
1025 .hw_swap = 1,
1026};
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +00001027
1028static struct sh_eth_cpu_data sh771x_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001029 .soft_reset = sh_eth_soft_reset,
1030
Sergei Shtylyova3153d82013-08-18 03:11:28 +04001031 .register_type = SH_ETH_REG_FAST_SH3_SH2,
1032
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001033 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +03001034 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
1035 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
1036 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
1037 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
1038 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
1039 EESIPR_CEEFIP | EESIPR_CELFIP |
1040 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
1041 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00001042 .tsu = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +03001043 .dual_port = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001044};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001045
1046static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
1047{
1048 if (!cd->ecsr_value)
1049 cd->ecsr_value = DEFAULT_ECSR_INIT;
1050
1051 if (!cd->ecsipr_value)
1052 cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
1053
1054 if (!cd->fcftr_value)
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001055 cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001056 DEFAULT_FIFO_F_D_RFD;
1057
1058 if (!cd->fdr_value)
1059 cd->fdr_value = DEFAULT_FDR_INIT;
1060
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001061 if (!cd->tx_check)
1062 cd->tx_check = DEFAULT_TX_CHECK;
1063
1064 if (!cd->eesr_err_check)
1065 cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +09001066
1067 if (!cd->trscer_err_mask)
1068 cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001069}
1070
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001071static void sh_eth_set_receive_align(struct sk_buff *skb)
1072{
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001073 uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001074
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001075 if (reserve)
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001076 skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001077}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001078
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001079/* Program the hardware MAC address from dev->dev_addr. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001080static void update_mac_address(struct net_device *ndev)
1081{
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001082 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001083 (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
1084 (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001085 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001086 (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001087}
1088
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001089/* Get MAC address from SuperH MAC address register
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001090 *
1091 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
1092 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
1093 * When you want use this device, you must set MAC address in bootloader.
1094 *
1095 */
Magnus Damm748031f2009-10-09 00:17:14 +00001096static void read_mac_address(struct net_device *ndev, unsigned char *mac)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001097{
Magnus Damm748031f2009-10-09 00:17:14 +00001098 if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
Joe Perchesd458cdf2013-10-01 19:04:40 -07001099 memcpy(ndev->dev_addr, mac, ETH_ALEN);
Magnus Damm748031f2009-10-09 00:17:14 +00001100 } else {
Sergei Shtylyov37742f02015-12-05 00:58:57 +03001101 u32 mahr = sh_eth_read(ndev, MAHR);
1102 u32 malr = sh_eth_read(ndev, MALR);
1103
1104 ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
1105 ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
1106 ndev->dev_addr[2] = (mahr >> 8) & 0xFF;
1107 ndev->dev_addr[3] = (mahr >> 0) & 0xFF;
1108 ndev->dev_addr[4] = (malr >> 8) & 0xFF;
1109 ndev->dev_addr[5] = (malr >> 0) & 0xFF;
Magnus Damm748031f2009-10-09 00:17:14 +00001110 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001111}
1112
1113struct bb_info {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001114 void (*set_gate)(void *addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001115 struct mdiobb_ctrl ctrl;
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001116 void *addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001117};
1118
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001119static void sh_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001120{
1121 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001122 u32 pir;
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001123
1124 if (bitbang->set_gate)
1125 bitbang->set_gate(bitbang->addr);
1126
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001127 pir = ioread32(bitbang->addr);
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001128 if (set)
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001129 pir |= mask;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001130 else
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001131 pir &= ~mask;
1132 iowrite32(pir, bitbang->addr);
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001133}
1134
1135/* Data I/O pin control */
1136static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1137{
1138 sh_mdio_ctrl(ctrl, PIR_MMD, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001139}
1140
1141/* Set bit data*/
1142static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
1143{
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001144 sh_mdio_ctrl(ctrl, PIR_MDO, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001145}
1146
1147/* Get bit data*/
1148static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
1149{
1150 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001151
1152 if (bitbang->set_gate)
1153 bitbang->set_gate(bitbang->addr);
1154
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001155 return (ioread32(bitbang->addr) & PIR_MDI) != 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001156}
1157
1158/* MDC pin control */
1159static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1160{
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001161 sh_mdio_ctrl(ctrl, PIR_MDC, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001162}
1163
1164/* mdio bus control struct */
1165static struct mdiobb_ops bb_ops = {
1166 .owner = THIS_MODULE,
1167 .set_mdc = sh_mdc_ctrl,
1168 .set_mdio_dir = sh_mmd_ctrl,
1169 .set_mdio_data = sh_set_mdio,
1170 .get_mdio_data = sh_get_mdio,
1171};
1172
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001173/* free Tx skb function */
1174static int sh_eth_tx_free(struct net_device *ndev, bool sent_only)
1175{
1176 struct sh_eth_private *mdp = netdev_priv(ndev);
1177 struct sh_eth_txdesc *txdesc;
1178 int free_num = 0;
1179 int entry;
1180 bool sent;
1181
1182 for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
1183 entry = mdp->dirty_tx % mdp->num_tx_ring;
1184 txdesc = &mdp->tx_ring[entry];
1185 sent = !(txdesc->status & cpu_to_le32(TD_TACT));
1186 if (sent_only && !sent)
1187 break;
1188 /* TACT bit must be checked before all the following reads */
1189 dma_rmb();
1190 netif_info(mdp, tx_done, ndev,
1191 "tx entry %d status 0x%08x\n",
1192 entry, le32_to_cpu(txdesc->status));
1193 /* Free the original skb. */
1194 if (mdp->tx_skbuff[entry]) {
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001195 dma_unmap_single(&mdp->pdev->dev,
1196 le32_to_cpu(txdesc->addr),
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001197 le32_to_cpu(txdesc->len) >> 16,
1198 DMA_TO_DEVICE);
1199 dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
1200 mdp->tx_skbuff[entry] = NULL;
1201 free_num++;
1202 }
1203 txdesc->status = cpu_to_le32(TD_TFP);
1204 if (entry >= mdp->num_tx_ring - 1)
1205 txdesc->status |= cpu_to_le32(TD_TDLE);
1206
1207 if (sent) {
1208 ndev->stats.tx_packets++;
1209 ndev->stats.tx_bytes += le32_to_cpu(txdesc->len) >> 16;
1210 }
1211 }
1212 return free_num;
1213}
1214
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001215/* free skb and descriptor buffer */
1216static void sh_eth_ring_free(struct net_device *ndev)
1217{
1218 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001219 int ringsize, i;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001220
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001221 if (mdp->rx_ring) {
1222 for (i = 0; i < mdp->num_rx_ring; i++) {
1223 if (mdp->rx_skbuff[i]) {
1224 struct sh_eth_rxdesc *rxdesc = &mdp->rx_ring[i];
1225
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001226 dma_unmap_single(&mdp->pdev->dev,
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001227 le32_to_cpu(rxdesc->addr),
1228 ALIGN(mdp->rx_buf_sz, 32),
1229 DMA_FROM_DEVICE);
1230 }
1231 }
1232 ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001233 dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->rx_ring,
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001234 mdp->rx_desc_dma);
1235 mdp->rx_ring = NULL;
1236 }
1237
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001238 /* Free Rx skb ringbuffer */
1239 if (mdp->rx_skbuff) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04001240 for (i = 0; i < mdp->num_rx_ring; i++)
1241 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001242 }
1243 kfree(mdp->rx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001244 mdp->rx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001245
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001246 if (mdp->tx_ring) {
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001247 sh_eth_tx_free(ndev, false);
1248
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001249 ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001250 dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->tx_ring,
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001251 mdp->tx_desc_dma);
1252 mdp->tx_ring = NULL;
1253 }
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001254
1255 /* Free Tx skb ringbuffer */
1256 kfree(mdp->tx_skbuff);
1257 mdp->tx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001258}
1259
1260/* format skb and descriptor buffer */
1261static void sh_eth_ring_format(struct net_device *ndev)
1262{
1263 struct sh_eth_private *mdp = netdev_priv(ndev);
1264 int i;
1265 struct sk_buff *skb;
1266 struct sh_eth_rxdesc *rxdesc = NULL;
1267 struct sh_eth_txdesc *txdesc = NULL;
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001268 int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
1269 int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001270 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001271 dma_addr_t dma_addr;
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001272 u32 buf_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001273
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001274 mdp->cur_rx = 0;
1275 mdp->cur_tx = 0;
1276 mdp->dirty_rx = 0;
1277 mdp->dirty_tx = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001278
1279 memset(mdp->rx_ring, 0, rx_ringsize);
1280
1281 /* build Rx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001282 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001283 /* skb */
1284 mdp->rx_skbuff[i] = NULL;
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001285 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001286 if (skb == NULL)
1287 break;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001288 sh_eth_set_receive_align(skb);
1289
Sergei Shtylyovab857912015-10-24 00:46:03 +03001290 /* The size of the buffer is a multiple of 32 bytes. */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001291 buf_len = ALIGN(mdp->rx_buf_sz, 32);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001292 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, buf_len,
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001293 DMA_FROM_DEVICE);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001294 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001295 kfree_skb(skb);
1296 break;
1297 }
1298 mdp->rx_skbuff[i] = skb;
Sergei Shtylyovd0ba9132016-03-08 01:37:09 +03001299
1300 /* RX descriptor */
1301 rxdesc = &mdp->rx_ring[i];
1302 rxdesc->len = cpu_to_le32(buf_len << 16);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001303 rxdesc->addr = cpu_to_le32(dma_addr);
1304 rxdesc->status = cpu_to_le32(RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001305
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001306 /* Rx descriptor address set */
1307 if (i == 0) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001308 sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
Sergei Shtylyov246e30c2018-03-24 23:09:55 +03001309 if (mdp->cd->xdfar_rw)
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001310 sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001311 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001312 }
1313
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001314 mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001315
1316 /* Mark the last entry as wrapping the ring. */
Sergei Shtylyovc1b7fca2016-03-08 01:36:28 +03001317 if (rxdesc)
1318 rxdesc->status |= cpu_to_le32(RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001319
1320 memset(mdp->tx_ring, 0, tx_ringsize);
1321
1322 /* build Tx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001323 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001324 mdp->tx_skbuff[i] = NULL;
1325 txdesc = &mdp->tx_ring[i];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001326 txdesc->status = cpu_to_le32(TD_TFP);
1327 txdesc->len = cpu_to_le32(0);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001328 if (i == 0) {
Yoshinori Sato71557a32008-08-06 19:49:00 -04001329 /* Tx descriptor address set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001330 sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
Sergei Shtylyov246e30c2018-03-24 23:09:55 +03001331 if (mdp->cd->xdfar_rw)
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001332 sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001333 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001334 }
1335
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001336 txdesc->status |= cpu_to_le32(TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001337}
1338
1339/* Get skb and descriptor buffer */
1340static int sh_eth_ring_init(struct net_device *ndev)
1341{
1342 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001343 int rx_ringsize, tx_ringsize;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001344
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001345 /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001346 * card needs room to do 8 byte alignment, +2 so we can reserve
1347 * the first 2 bytes, and +16 gets room for the status word from the
1348 * card.
1349 */
1350 mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
1351 (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
Magnus Damm503914c2009-12-15 21:16:55 -08001352 if (mdp->cd->rpadir)
1353 mdp->rx_buf_sz += NET_IP_ALIGN;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001354
1355 /* Allocate RX and TX skb rings */
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001356 mdp->rx_skbuff = kcalloc(mdp->num_rx_ring, sizeof(*mdp->rx_skbuff),
1357 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001358 if (!mdp->rx_skbuff)
1359 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001360
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001361 mdp->tx_skbuff = kcalloc(mdp->num_tx_ring, sizeof(*mdp->tx_skbuff),
1362 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001363 if (!mdp->tx_skbuff)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001364 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001365
1366 /* Allocate all Rx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001367 rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001368 mdp->rx_ring = dma_alloc_coherent(&mdp->pdev->dev, rx_ringsize,
1369 &mdp->rx_desc_dma, GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001370 if (!mdp->rx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001371 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001372
1373 mdp->dirty_rx = 0;
1374
1375 /* Allocate all Tx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001376 tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001377 mdp->tx_ring = dma_alloc_coherent(&mdp->pdev->dev, tx_ringsize,
1378 &mdp->tx_desc_dma, GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001379 if (!mdp->tx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001380 goto ring_free;
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001381 return 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001382
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001383ring_free:
1384 /* Free Rx and Tx skb ring buffer and DMA buffer */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001385 sh_eth_ring_free(ndev);
1386
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001387 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001388}
1389
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001390static int sh_eth_dev_init(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001391{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001392 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001393 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001394
1395 /* Soft Reset */
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001396 ret = mdp->cd->soft_reset(ndev);
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +00001397 if (ret)
Laurent Pinchartf738a132014-03-20 15:00:35 +01001398 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001399
Simon Horman55754f12013-07-23 10:18:04 +09001400 if (mdp->cd->rmiimode)
1401 sh_eth_write(ndev, 0x1, RMIIMODE);
1402
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001403 /* Descriptor format */
1404 sh_eth_ring_format(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001405 if (mdp->cd->rpadir)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001406 sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001407
1408 /* all sh_eth int mask */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001409 sh_eth_write(ndev, 0, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001410
Yoshihiro Shimoda10b91942012-03-29 19:32:08 +00001411#if defined(__LITTLE_ENDIAN)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001412 if (mdp->cd->hw_swap)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001413 sh_eth_write(ndev, EDMR_EL, EDMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001414 else
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001415#endif
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001416 sh_eth_write(ndev, 0, EDMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001417
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001418 /* FIFO size set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001419 sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
1420 sh_eth_write(ndev, 0, TFTR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001421
Ben Dooks530aa2d2014-06-03 12:21:13 +01001422 /* Frame recv control (enable multiple-packets per rx irq) */
1423 sh_eth_write(ndev, RMCR_RNC, RMCR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001424
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +09001425 sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001426
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001427 if (mdp->cd->bculr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001428 sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001429
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001430 sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001431
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001432 if (!mdp->cd->no_trimd)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001433 sh_eth_write(ndev, 0, TRIMD);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001434
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001435 /* Recv frame limit set register */
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +00001436 sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
1437 RFLR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001438
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001439 sh_eth_modify(ndev, EESR, 0, 0);
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001440 mdp->irq_enabled = true;
1441 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001442
1443 /* PAUSE Prohibition */
Sergei Shtylyovbffa7312016-01-11 00:28:14 +03001444 sh_eth_write(ndev, ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) |
1445 ECMR_TE | ECMR_RE, ECMR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001446
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001447 if (mdp->cd->set_rate)
1448 mdp->cd->set_rate(ndev);
1449
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001450 /* E-MAC Status Register clear */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001451 sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001452
1453 /* E-MAC Interrupt Enable register */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001454 sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001455
1456 /* Set MAC address */
1457 update_mac_address(ndev);
1458
1459 /* mask reset */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001460 if (mdp->cd->apr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001461 sh_eth_write(ndev, APR_AP, APR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001462 if (mdp->cd->mpr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001463 sh_eth_write(ndev, MPR_MP, MPR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001464 if (mdp->cd->tpauser)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001465 sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001466
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001467 /* Setting the Rx mode will start the Rx process. */
1468 sh_eth_write(ndev, EDRRR_R, EDRRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001469
1470 return ret;
1471}
1472
Ben Hutchings740c7f32015-01-27 00:49:32 +00001473static void sh_eth_dev_exit(struct net_device *ndev)
1474{
1475 struct sh_eth_private *mdp = netdev_priv(ndev);
1476 int i;
1477
1478 /* Deactivate all TX descriptors, so DMA should stop at next
1479 * packet boundary if it's currently running
1480 */
1481 for (i = 0; i < mdp->num_tx_ring; i++)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001482 mdp->tx_ring[i].status &= ~cpu_to_le32(TD_TACT);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001483
1484 /* Disable TX FIFO egress to MAC */
1485 sh_eth_rcv_snd_disable(ndev);
1486
1487 /* Stop RX DMA at next packet boundary */
1488 sh_eth_write(ndev, 0, EDRRR);
1489
1490 /* Aside from TX DMA, we can't tell when the hardware is
1491 * really stopped, so we need to reset to make sure.
1492 * Before doing that, wait for long enough to *probably*
1493 * finish transmitting the last packet and poll stats.
1494 */
1495 msleep(2); /* max frame time at 10 Mbps < 1250 us */
1496 sh_eth_get_stats(ndev);
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001497 mdp->cd->soft_reset(ndev);
Geert Uytterhoevena14c7d12015-02-27 17:16:26 +01001498
1499 /* Set MAC address again */
1500 update_mac_address(ndev);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001501}
1502
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001503/* Packet receive function */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001504static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001505{
1506 struct sh_eth_private *mdp = netdev_priv(ndev);
1507 struct sh_eth_rxdesc *rxdesc;
1508
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001509 int entry = mdp->cur_rx % mdp->num_rx_ring;
1510 int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001511 int limit;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001512 struct sk_buff *skb;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001513 u32 desc_status;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001514 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001515 dma_addr_t dma_addr;
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001516 u16 pkt_len;
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001517 u32 buf_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001518
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001519 boguscnt = min(boguscnt, *quota);
1520 limit = boguscnt;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001521 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001522 while (!(rxdesc->status & cpu_to_le32(RD_RACT))) {
Ben Hutchings7d7355f2015-03-03 00:52:00 +00001523 /* RACT bit must be checked before all the following reads */
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001524 dma_rmb();
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001525 desc_status = le32_to_cpu(rxdesc->status);
1526 pkt_len = le32_to_cpu(rxdesc->len) & RD_RFL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001527
1528 if (--boguscnt < 0)
1529 break;
1530
Ben Hutchingse5fd13f2015-02-26 20:34:46 +00001531 netif_info(mdp, rx_status, ndev,
1532 "rx entry %d status 0x%08x len %d\n",
1533 entry, desc_status, pkt_len);
1534
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001535 if (!(desc_status & RDFEND))
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001536 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001537
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001538 /* In case of almost all GETHER/ETHERs, the Receive Frame State
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001539 * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
Ben Hutchings9b4a6362015-03-03 00:52:39 +00001540 * bit 0. However, in case of the R8A7740 and R7S72100
1541 * the RFS bits are from bit 25 to bit 16. So, the
Simon Hormandb893472014-01-17 09:22:28 +09001542 * driver needs right shifting by 16.
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001543 */
Sergei Shtylyov62e04b72017-01-07 00:03:37 +03001544 if (mdp->cd->hw_checksum)
Sergei Shtylyovac8025a2013-06-13 22:12:45 +04001545 desc_status >>= 16;
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001546
Sergei Shtylyov248be832015-12-04 01:45:40 +03001547 skb = mdp->rx_skbuff[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001548 if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
1549 RD_RFS5 | RD_RFS6 | RD_RFS10)) {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001550 ndev->stats.rx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001551 if (desc_status & RD_RFS1)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001552 ndev->stats.rx_crc_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001553 if (desc_status & RD_RFS2)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001554 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001555 if (desc_status & RD_RFS3)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001556 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001557 if (desc_status & RD_RFS4)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001558 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001559 if (desc_status & RD_RFS6)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001560 ndev->stats.rx_missed_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001561 if (desc_status & RD_RFS10)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001562 ndev->stats.rx_over_errors++;
Sergei Shtylyov248be832015-12-04 01:45:40 +03001563 } else if (skb) {
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001564 dma_addr = le32_to_cpu(rxdesc->addr);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001565 if (!mdp->cd->hw_swap)
1566 sh_eth_soft_swap(
Sergei Shtylyov12996532015-12-13 23:05:07 +03001567 phys_to_virt(ALIGN(dma_addr, 4)),
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001568 pkt_len + 2);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001569 mdp->rx_skbuff[entry] = NULL;
Magnus Damm503914c2009-12-15 21:16:55 -08001570 if (mdp->cd->rpadir)
1571 skb_reserve(skb, NET_IP_ALIGN);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001572 dma_unmap_single(&mdp->pdev->dev, dma_addr,
Sergei Shtylyovab857912015-10-24 00:46:03 +03001573 ALIGN(mdp->rx_buf_sz, 32),
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001574 DMA_FROM_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001575 skb_put(skb, pkt_len);
1576 skb->protocol = eth_type_trans(skb, ndev);
Sergei Shtylyova8e9fd02013-09-03 03:03:10 +04001577 netif_receive_skb(skb);
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001578 ndev->stats.rx_packets++;
1579 ndev->stats.rx_bytes += pkt_len;
Ben Hutchings25b77ad2015-02-26 20:33:30 +00001580 if (desc_status & RD_RFS8)
1581 ndev->stats.multicast++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001582 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001583 entry = (++mdp->cur_rx) % mdp->num_rx_ring;
Yoshihiro Shimoda862df492009-05-24 23:53:40 +00001584 rxdesc = &mdp->rx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001585 }
1586
1587 /* Refill the Rx ring buffers. */
1588 for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001589 entry = mdp->dirty_rx % mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001590 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyovab857912015-10-24 00:46:03 +03001591 /* The size of the buffer is 32 byte boundary. */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001592 buf_len = ALIGN(mdp->rx_buf_sz, 32);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001593 rxdesc->len = cpu_to_le32(buf_len << 16);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001594
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001595 if (mdp->rx_skbuff[entry] == NULL) {
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001596 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001597 if (skb == NULL)
1598 break; /* Better luck next round. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001599 sh_eth_set_receive_align(skb);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001600 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data,
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001601 buf_len, DMA_FROM_DEVICE);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001602 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001603 kfree_skb(skb);
1604 break;
1605 }
1606 mdp->rx_skbuff[entry] = skb;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001607
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001608 skb_checksum_none_assert(skb);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001609 rxdesc->addr = cpu_to_le32(dma_addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001610 }
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001611 dma_wmb(); /* RACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001612 if (entry >= mdp->num_rx_ring - 1)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001613 rxdesc->status |=
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001614 cpu_to_le32(RD_RACT | RD_RFP | RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001615 else
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001616 rxdesc->status |= cpu_to_le32(RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001617 }
1618
1619 /* Restart Rx engine if stopped. */
1620 /* If we don't need to check status, don't. -KDU */
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001621 if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
Yoshihiro Shimodaa18e08b2012-06-20 15:26:34 +00001622 /* fix the values for the next receiving if RDE is set */
Ben Hutchings33657112015-02-26 20:34:14 +00001623 if (intr_status & EESR_RDE &&
1624 mdp->reg_offset[RDFAR] != SH_ETH_OFFSET_INVALID) {
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001625 u32 count = (sh_eth_read(ndev, RDFAR) -
1626 sh_eth_read(ndev, RDLAR)) >> 4;
1627
1628 mdp->cur_rx = count;
1629 mdp->dirty_rx = count;
1630 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001631 sh_eth_write(ndev, EDRRR_R, EDRRR);
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001632 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001633
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001634 *quota -= limit - boguscnt - 1;
1635
Yoshihiro Shimoda4f809ce2014-06-10 09:40:14 +09001636 return *quota <= 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001637}
1638
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001639static void sh_eth_rcv_snd_disable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001640{
1641 /* disable tx and rx */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001642 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, 0);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001643}
1644
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001645static void sh_eth_rcv_snd_enable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001646{
1647 /* enable tx and rx */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001648 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, ECMR_RE | ECMR_TE);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001649}
1650
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001651/* E-MAC interrupt handler */
1652static void sh_eth_emac_interrupt(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001653{
1654 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001655 u32 felic_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001656 u32 link_stat;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001657
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001658 felic_stat = sh_eth_read(ndev, ECSR) & sh_eth_read(ndev, ECSIPR);
1659 sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
1660 if (felic_stat & ECSR_ICD)
1661 ndev->stats.tx_carrier_errors++;
Niklas Söderlund0cf45a32017-02-01 15:41:55 +01001662 if (felic_stat & ECSR_MPD)
1663 pm_wakeup_event(&mdp->pdev->dev, 0);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001664 if (felic_stat & ECSR_LCHNG) {
1665 /* Link Changed */
1666 if (mdp->cd->no_psr || mdp->no_ether_link)
1667 return;
1668 link_stat = sh_eth_read(ndev, PSR);
1669 if (mdp->ether_link_active_low)
1670 link_stat = ~link_stat;
1671 if (!(link_stat & PHY_ST_LINK)) {
1672 sh_eth_rcv_snd_disable(ndev);
1673 } else {
1674 /* Link Up */
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03001675 sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, 0);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001676 /* clear int */
1677 sh_eth_modify(ndev, ECSR, 0, 0);
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03001678 sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, EESIPR_ECIIP);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001679 /* enable tx and rx */
1680 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001681 }
1682 }
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001683}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001684
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001685/* error control function */
1686static void sh_eth_error(struct net_device *ndev, u32 intr_status)
1687{
1688 struct sh_eth_private *mdp = netdev_priv(ndev);
1689 u32 mask;
1690
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001691 if (intr_status & EESR_TWB) {
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001692 /* Unused write back interrupt */
1693 if (intr_status & EESR_TABT) { /* Transmit Abort int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001694 ndev->stats.tx_aborted_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001695 netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001696 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001697 }
1698
1699 if (intr_status & EESR_RABT) {
1700 /* Receive Abort int */
1701 if (intr_status & EESR_RFRMER) {
1702 /* Receive Frame Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001703 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001704 }
1705 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001706
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001707 if (intr_status & EESR_TDE) {
1708 /* Transmit Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001709 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001710 netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001711 }
1712
1713 if (intr_status & EESR_TFE) {
1714 /* FIFO under flow */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001715 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001716 netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001717 }
1718
1719 if (intr_status & EESR_RDE) {
1720 /* Receive Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001721 ndev->stats.rx_over_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001722 }
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001723
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001724 if (intr_status & EESR_RFE) {
1725 /* Receive FIFO Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001726 ndev->stats.rx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001727 }
1728
1729 if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
1730 /* Address Error */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001731 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001732 netif_err(mdp, tx_err, ndev, "Address Error\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001733 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001734
1735 mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
1736 if (mdp->cd->no_ade)
1737 mask &= ~EESR_ADE;
1738 if (intr_status & mask) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001739 /* Tx error */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001740 u32 edtrr = sh_eth_read(ndev, EDTRR);
Sergei Shtylyov090d5602014-01-11 02:41:49 +03001741
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001742 /* dmesg */
Sergei Shtylyovda246852014-03-15 03:29:14 +03001743 netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
1744 intr_status, mdp->cur_tx, mdp->dirty_tx,
1745 (u32)ndev->state, edtrr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001746 /* dirty buffer free */
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001747 sh_eth_tx_free(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001748
1749 /* SH7712 BUG */
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001750 if (edtrr ^ mdp->cd->edtrr_trns) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001751 /* tx dma start */
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001752 sh_eth_write(ndev, mdp->cd->edtrr_trns, EDTRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001753 }
1754 /* wakeup */
1755 netif_wake_queue(ndev);
1756 }
1757}
1758
1759static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
1760{
1761 struct net_device *ndev = netdev;
1762 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001763 struct sh_eth_cpu_data *cd = mdp->cd;
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001764 irqreturn_t ret = IRQ_NONE;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001765 u32 intr_status, intr_enable;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001766
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001767 spin_lock(&mdp->lock);
1768
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001769 /* Get interrupt status */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001770 intr_status = sh_eth_read(ndev, EESR);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001771 /* Mask it with the interrupt mask, forcing ECI interrupt to be always
1772 * enabled since it's the one that comes thru regardless of the mask,
1773 * and we need to fully handle it in sh_eth_emac_interrupt() in order
1774 * to quench it as it doesn't get cleared by just writing 1 to the ECI
1775 * bit...
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001776 */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001777 intr_enable = sh_eth_read(ndev, EESIPR);
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03001778 intr_status &= intr_enable | EESIPR_ECIIP;
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001779 if (intr_status & (EESR_RX_CHECK | cd->tx_check | EESR_ECI |
1780 cd->eesr_err_check))
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001781 ret = IRQ_HANDLED;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001782 else
Ben Hutchings283e38d2015-01-22 12:44:08 +00001783 goto out;
1784
Sergei Shtylyov2344ef32016-12-30 00:07:38 +03001785 if (unlikely(!mdp->irq_enabled)) {
Ben Hutchings283e38d2015-01-22 12:44:08 +00001786 sh_eth_write(ndev, 0, EESIPR);
1787 goto out;
1788 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001789
Sergei Shtylyov37191092013-06-19 23:30:23 +04001790 if (intr_status & EESR_RX_CHECK) {
1791 if (napi_schedule_prep(&mdp->napi)) {
1792 /* Mask Rx interrupts */
1793 sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
1794 EESIPR);
1795 __napi_schedule(&mdp->napi);
1796 } else {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001797 netdev_warn(ndev,
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001798 "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
Sergei Shtylyovda246852014-03-15 03:29:14 +03001799 intr_status, intr_enable);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001800 }
1801 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001802
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001803 /* Tx Check */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001804 if (intr_status & cd->tx_check) {
Sergei Shtylyov37191092013-06-19 23:30:23 +04001805 /* Clear Tx interrupts */
1806 sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
1807
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001808 sh_eth_tx_free(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001809 netif_wake_queue(ndev);
1810 }
1811
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001812 /* E-MAC interrupt */
1813 if (intr_status & EESR_ECI)
1814 sh_eth_emac_interrupt(ndev);
1815
Sergei Shtylyov37191092013-06-19 23:30:23 +04001816 if (intr_status & cd->eesr_err_check) {
1817 /* Clear error interrupts */
1818 sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
1819
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001820 sh_eth_error(ndev, intr_status);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001821 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001822
Ben Hutchings283e38d2015-01-22 12:44:08 +00001823out:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001824 spin_unlock(&mdp->lock);
1825
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001826 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001827}
1828
Sergei Shtylyov37191092013-06-19 23:30:23 +04001829static int sh_eth_poll(struct napi_struct *napi, int budget)
1830{
1831 struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
1832 napi);
1833 struct net_device *ndev = napi->dev;
1834 int quota = budget;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001835 u32 intr_status;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001836
1837 for (;;) {
1838 intr_status = sh_eth_read(ndev, EESR);
1839 if (!(intr_status & EESR_RX_CHECK))
1840 break;
1841 /* Clear Rx interrupts */
1842 sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
1843
1844 if (sh_eth_rx(ndev, intr_status, &quota))
1845 goto out;
1846 }
1847
1848 napi_complete(napi);
1849
1850 /* Reenable Rx interrupts */
Ben Hutchings283e38d2015-01-22 12:44:08 +00001851 if (mdp->irq_enabled)
1852 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001853out:
1854 return budget - quota;
1855}
1856
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001857/* PHY state control function */
1858static void sh_eth_adjust_link(struct net_device *ndev)
1859{
1860 struct sh_eth_private *mdp = netdev_priv(ndev);
Philippe Reynes9fd03752016-08-10 00:04:48 +02001861 struct phy_device *phydev = ndev->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001862 int new_state = 0;
1863
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001864 if (phydev->link) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001865 if (phydev->duplex != mdp->duplex) {
1866 new_state = 1;
1867 mdp->duplex = phydev->duplex;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001868 if (mdp->cd->set_duplex)
1869 mdp->cd->set_duplex(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001870 }
1871
1872 if (phydev->speed != mdp->speed) {
1873 new_state = 1;
1874 mdp->speed = phydev->speed;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001875 if (mdp->cd->set_rate)
1876 mdp->cd->set_rate(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001877 }
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001878 if (!mdp->link) {
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001879 sh_eth_modify(ndev, ECMR, ECMR_TXF, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001880 new_state = 1;
1881 mdp->link = phydev->link;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001882 if (mdp->cd->no_psr || mdp->no_ether_link)
1883 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001884 }
1885 } else if (mdp->link) {
1886 new_state = 1;
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001887 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001888 mdp->speed = 0;
1889 mdp->duplex = -1;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001890 if (mdp->cd->no_psr || mdp->no_ether_link)
1891 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001892 }
1893
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001894 if (new_state && netif_msg_link(mdp))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001895 phy_print_status(phydev);
1896}
1897
1898/* PHY init function */
1899static int sh_eth_phy_init(struct net_device *ndev)
1900{
Ben Dooks702eca02014-03-12 17:47:40 +00001901 struct device_node *np = ndev->dev.parent->of_node;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001902 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001903 struct phy_device *phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001904
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001905 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001906 mdp->speed = 0;
1907 mdp->duplex = -1;
1908
1909 /* Try connect to PHY */
Ben Dooks702eca02014-03-12 17:47:40 +00001910 if (np) {
1911 struct device_node *pn;
1912
1913 pn = of_parse_phandle(np, "phy-handle", 0);
1914 phydev = of_phy_connect(ndev, pn,
1915 sh_eth_adjust_link, 0,
1916 mdp->phy_interface);
1917
Peter Chen8da703d2016-08-01 15:02:40 +08001918 of_node_put(pn);
Ben Dooks702eca02014-03-12 17:47:40 +00001919 if (!phydev)
1920 phydev = ERR_PTR(-ENOENT);
1921 } else {
1922 char phy_id[MII_BUS_ID_SIZE + 3];
1923
1924 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
1925 mdp->mii_bus->id, mdp->phy_id);
1926
1927 phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
1928 mdp->phy_interface);
1929 }
1930
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001931 if (IS_ERR(phydev)) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001932 netdev_err(ndev, "failed to connect PHY\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001933 return PTR_ERR(phydev);
1934 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001935
Thomas Petazzoni2aab6b42017-12-08 16:35:40 +01001936 /* mask with MAC supported features */
1937 if (mdp->cd->register_type != SH_ETH_REG_GIGABIT) {
1938 int err = phy_set_max_speed(phydev, SPEED_100);
1939 if (err) {
1940 netdev_err(ndev, "failed to limit PHY to 100 Mbit/s\n");
1941 phy_disconnect(phydev);
1942 return err;
1943 }
1944 }
1945
Andrew Lunn22209432016-01-06 20:11:13 +01001946 phy_attached_info(phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001947
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001948 return 0;
1949}
1950
1951/* PHY control start function */
1952static int sh_eth_phy_start(struct net_device *ndev)
1953{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001954 int ret;
1955
1956 ret = sh_eth_phy_init(ndev);
1957 if (ret)
1958 return ret;
1959
Philippe Reynes9fd03752016-08-10 00:04:48 +02001960 phy_start(ndev->phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001961
1962 return 0;
1963}
1964
Philippe Reynesf08aff42016-08-10 00:04:49 +02001965static int sh_eth_get_link_ksettings(struct net_device *ndev,
1966 struct ethtool_link_ksettings *cmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001967{
1968 struct sh_eth_private *mdp = netdev_priv(ndev);
1969 unsigned long flags;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001970
Philippe Reynes9fd03752016-08-10 00:04:48 +02001971 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00001972 return -ENODEV;
1973
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001974 spin_lock_irqsave(&mdp->lock, flags);
yuval.shaia@oracle.com55141742017-06-13 10:09:46 +03001975 phy_ethtool_ksettings_get(ndev->phydev, cmd);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001976 spin_unlock_irqrestore(&mdp->lock, flags);
1977
yuval.shaia@oracle.com55141742017-06-13 10:09:46 +03001978 return 0;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001979}
1980
Philippe Reynesf08aff42016-08-10 00:04:49 +02001981static int sh_eth_set_link_ksettings(struct net_device *ndev,
1982 const struct ethtool_link_ksettings *cmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001983{
1984 struct sh_eth_private *mdp = netdev_priv(ndev);
1985 unsigned long flags;
1986 int ret;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001987
Philippe Reynes9fd03752016-08-10 00:04:48 +02001988 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00001989 return -ENODEV;
1990
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001991 spin_lock_irqsave(&mdp->lock, flags);
1992
1993 /* disable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001994 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001995
Philippe Reynesf08aff42016-08-10 00:04:49 +02001996 ret = phy_ethtool_ksettings_set(ndev->phydev, cmd);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001997 if (ret)
1998 goto error_exit;
1999
Philippe Reynesf08aff42016-08-10 00:04:49 +02002000 if (cmd->base.duplex == DUPLEX_FULL)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002001 mdp->duplex = 1;
2002 else
2003 mdp->duplex = 0;
2004
2005 if (mdp->cd->set_duplex)
2006 mdp->cd->set_duplex(ndev);
2007
2008error_exit:
2009 mdelay(1);
2010
2011 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002012 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002013
2014 spin_unlock_irqrestore(&mdp->lock, flags);
2015
2016 return ret;
2017}
2018
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002019/* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
2020 * version must be bumped as well. Just adding registers up to that
2021 * limit is fine, as long as the existing register indices don't
2022 * change.
2023 */
2024#define SH_ETH_REG_DUMP_VERSION 1
2025#define SH_ETH_REG_DUMP_MAX_REGS 256
2026
2027static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
2028{
2029 struct sh_eth_private *mdp = netdev_priv(ndev);
2030 struct sh_eth_cpu_data *cd = mdp->cd;
2031 u32 *valid_map;
2032 size_t len;
2033
2034 BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);
2035
2036 /* Dump starts with a bitmap that tells ethtool which
2037 * registers are defined for this chip.
2038 */
2039 len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
2040 if (buf) {
2041 valid_map = buf;
2042 buf += len;
2043 } else {
2044 valid_map = NULL;
2045 }
2046
2047 /* Add a register to the dump, if it has a defined offset.
2048 * This automatically skips most undefined registers, but for
2049 * some it is also necessary to check a capability flag in
2050 * struct sh_eth_cpu_data.
2051 */
2052#define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
2053#define add_reg_from(reg, read_expr) do { \
2054 if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) { \
2055 if (buf) { \
2056 mark_reg_valid(reg); \
2057 *buf++ = read_expr; \
2058 } \
2059 ++len; \
2060 } \
2061 } while (0)
2062#define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
2063#define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))
2064
2065 add_reg(EDSR);
2066 add_reg(EDMR);
2067 add_reg(EDTRR);
2068 add_reg(EDRRR);
2069 add_reg(EESR);
2070 add_reg(EESIPR);
2071 add_reg(TDLAR);
2072 add_reg(TDFAR);
2073 add_reg(TDFXR);
2074 add_reg(TDFFR);
2075 add_reg(RDLAR);
2076 add_reg(RDFAR);
2077 add_reg(RDFXR);
2078 add_reg(RDFFR);
2079 add_reg(TRSCER);
2080 add_reg(RMFCR);
2081 add_reg(TFTR);
2082 add_reg(FDR);
2083 add_reg(RMCR);
2084 add_reg(TFUCR);
2085 add_reg(RFOCR);
2086 if (cd->rmiimode)
2087 add_reg(RMIIMODE);
2088 add_reg(FCFTR);
2089 if (cd->rpadir)
2090 add_reg(RPADIR);
2091 if (!cd->no_trimd)
2092 add_reg(TRIMD);
2093 add_reg(ECMR);
2094 add_reg(ECSR);
2095 add_reg(ECSIPR);
2096 add_reg(PIR);
2097 if (!cd->no_psr)
2098 add_reg(PSR);
2099 add_reg(RDMLR);
2100 add_reg(RFLR);
2101 add_reg(IPGR);
2102 if (cd->apr)
2103 add_reg(APR);
2104 if (cd->mpr)
2105 add_reg(MPR);
2106 add_reg(RFCR);
2107 add_reg(RFCF);
2108 if (cd->tpauser)
2109 add_reg(TPAUSER);
2110 add_reg(TPAUSECR);
2111 add_reg(GECMR);
2112 if (cd->bculr)
2113 add_reg(BCULR);
2114 add_reg(MAHR);
2115 add_reg(MALR);
2116 add_reg(TROCR);
2117 add_reg(CDCR);
2118 add_reg(LCCR);
2119 add_reg(CNDCR);
2120 add_reg(CEFCR);
2121 add_reg(FRECR);
2122 add_reg(TSFRCR);
2123 add_reg(TLFRCR);
2124 add_reg(CERCR);
2125 add_reg(CEECR);
2126 add_reg(MAFCR);
2127 if (cd->rtrate)
2128 add_reg(RTRATE);
Sergei Shtylyov62e04b72017-01-07 00:03:37 +03002129 if (cd->hw_checksum)
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002130 add_reg(CSMR);
2131 if (cd->select_mii)
2132 add_reg(RMII_MII);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002133 if (cd->tsu) {
Sergei Shtylyov17d0fb02018-01-13 20:22:01 +03002134 add_tsu_reg(ARSTR);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002135 add_tsu_reg(TSU_CTRST);
2136 add_tsu_reg(TSU_FWEN0);
2137 add_tsu_reg(TSU_FWEN1);
2138 add_tsu_reg(TSU_FCM);
2139 add_tsu_reg(TSU_BSYSL0);
2140 add_tsu_reg(TSU_BSYSL1);
2141 add_tsu_reg(TSU_PRISL0);
2142 add_tsu_reg(TSU_PRISL1);
2143 add_tsu_reg(TSU_FWSL0);
2144 add_tsu_reg(TSU_FWSL1);
2145 add_tsu_reg(TSU_FWSLC);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002146 add_tsu_reg(TSU_QTAGM0);
2147 add_tsu_reg(TSU_QTAGM1);
2148 add_tsu_reg(TSU_FWSR);
2149 add_tsu_reg(TSU_FWINMK);
2150 add_tsu_reg(TSU_ADQT0);
2151 add_tsu_reg(TSU_ADQT1);
2152 add_tsu_reg(TSU_VTAG0);
2153 add_tsu_reg(TSU_VTAG1);
2154 add_tsu_reg(TSU_ADSBSY);
2155 add_tsu_reg(TSU_TEN);
2156 add_tsu_reg(TSU_POST1);
2157 add_tsu_reg(TSU_POST2);
2158 add_tsu_reg(TSU_POST3);
2159 add_tsu_reg(TSU_POST4);
2160 if (mdp->reg_offset[TSU_ADRH0] != SH_ETH_OFFSET_INVALID) {
2161 /* This is the start of a table, not just a single
2162 * register.
2163 */
2164 if (buf) {
2165 unsigned int i;
2166
2167 mark_reg_valid(TSU_ADRH0);
2168 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
2169 *buf++ = ioread32(
2170 mdp->tsu_addr +
2171 mdp->reg_offset[TSU_ADRH0] +
2172 i * 4);
2173 }
2174 len += SH_ETH_TSU_CAM_ENTRIES * 2;
2175 }
2176 }
2177
2178#undef mark_reg_valid
2179#undef add_reg_from
2180#undef add_reg
2181#undef add_tsu_reg
2182
2183 return len * 4;
2184}
2185
2186static int sh_eth_get_regs_len(struct net_device *ndev)
2187{
2188 return __sh_eth_get_regs(ndev, NULL);
2189}
2190
2191static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
2192 void *buf)
2193{
2194 struct sh_eth_private *mdp = netdev_priv(ndev);
2195
2196 regs->version = SH_ETH_REG_DUMP_VERSION;
2197
2198 pm_runtime_get_sync(&mdp->pdev->dev);
2199 __sh_eth_get_regs(ndev, buf);
2200 pm_runtime_put_sync(&mdp->pdev->dev);
2201}
2202
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002203static int sh_eth_nway_reset(struct net_device *ndev)
2204{
2205 struct sh_eth_private *mdp = netdev_priv(ndev);
2206 unsigned long flags;
2207 int ret;
2208
Philippe Reynes9fd03752016-08-10 00:04:48 +02002209 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00002210 return -ENODEV;
2211
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002212 spin_lock_irqsave(&mdp->lock, flags);
Philippe Reynes9fd03752016-08-10 00:04:48 +02002213 ret = phy_start_aneg(ndev->phydev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002214 spin_unlock_irqrestore(&mdp->lock, flags);
2215
2216 return ret;
2217}
2218
2219static u32 sh_eth_get_msglevel(struct net_device *ndev)
2220{
2221 struct sh_eth_private *mdp = netdev_priv(ndev);
2222 return mdp->msg_enable;
2223}
2224
2225static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
2226{
2227 struct sh_eth_private *mdp = netdev_priv(ndev);
2228 mdp->msg_enable = value;
2229}
2230
2231static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
2232 "rx_current", "tx_current",
2233 "rx_dirty", "tx_dirty",
2234};
2235#define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
2236
2237static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
2238{
2239 switch (sset) {
2240 case ETH_SS_STATS:
2241 return SH_ETH_STATS_LEN;
2242 default:
2243 return -EOPNOTSUPP;
2244 }
2245}
2246
2247static void sh_eth_get_ethtool_stats(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002248 struct ethtool_stats *stats, u64 *data)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002249{
2250 struct sh_eth_private *mdp = netdev_priv(ndev);
2251 int i = 0;
2252
2253 /* device-specific stats */
2254 data[i++] = mdp->cur_rx;
2255 data[i++] = mdp->cur_tx;
2256 data[i++] = mdp->dirty_rx;
2257 data[i++] = mdp->dirty_tx;
2258}
2259
2260static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
2261{
2262 switch (stringset) {
2263 case ETH_SS_STATS:
2264 memcpy(data, *sh_eth_gstrings_stats,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002265 sizeof(sh_eth_gstrings_stats));
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002266 break;
2267 }
2268}
2269
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002270static void sh_eth_get_ringparam(struct net_device *ndev,
2271 struct ethtool_ringparam *ring)
2272{
2273 struct sh_eth_private *mdp = netdev_priv(ndev);
2274
2275 ring->rx_max_pending = RX_RING_MAX;
2276 ring->tx_max_pending = TX_RING_MAX;
2277 ring->rx_pending = mdp->num_rx_ring;
2278 ring->tx_pending = mdp->num_tx_ring;
2279}
2280
2281static int sh_eth_set_ringparam(struct net_device *ndev,
2282 struct ethtool_ringparam *ring)
2283{
2284 struct sh_eth_private *mdp = netdev_priv(ndev);
2285 int ret;
2286
2287 if (ring->tx_pending > TX_RING_MAX ||
2288 ring->rx_pending > RX_RING_MAX ||
2289 ring->tx_pending < TX_RING_MIN ||
2290 ring->rx_pending < RX_RING_MIN)
2291 return -EINVAL;
2292 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
2293 return -EINVAL;
2294
2295 if (netif_running(ndev)) {
Ben Hutchingsbd888912015-01-22 12:40:25 +00002296 netif_device_detach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002297 netif_tx_disable(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002298
Ben Hutchings283e38d2015-01-22 12:44:08 +00002299 /* Serialise with the interrupt handler and NAPI, then
2300 * disable interrupts. We have to clear the
2301 * irq_enabled flag first to ensure that interrupts
2302 * won't be re-enabled.
2303 */
2304 mdp->irq_enabled = false;
2305 synchronize_irq(ndev->irq);
2306 napi_synchronize(&mdp->napi);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002307 sh_eth_write(ndev, 0x0000, EESIPR);
Ben Hutchings283e38d2015-01-22 12:44:08 +00002308
Ben Hutchings740c7f32015-01-27 00:49:32 +00002309 sh_eth_dev_exit(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002310
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002311 /* Free all the skbuffs in the Rx queue and the DMA buffers. */
Ben Hutchings084236d2015-01-22 12:41:34 +00002312 sh_eth_ring_free(ndev);
Ben Hutchings084236d2015-01-22 12:41:34 +00002313 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002314
2315 /* Set new parameters */
2316 mdp->num_rx_ring = ring->rx_pending;
2317 mdp->num_tx_ring = ring->tx_pending;
2318
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002319 if (netif_running(ndev)) {
Ben Hutchings084236d2015-01-22 12:41:34 +00002320 ret = sh_eth_ring_init(ndev);
2321 if (ret < 0) {
2322 netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
2323 __func__);
2324 return ret;
2325 }
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002326 ret = sh_eth_dev_init(ndev);
Ben Hutchings084236d2015-01-22 12:41:34 +00002327 if (ret < 0) {
2328 netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
2329 __func__);
2330 return ret;
2331 }
2332
Ben Hutchingsbd888912015-01-22 12:40:25 +00002333 netif_device_attach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002334 }
2335
2336 return 0;
2337}
2338
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002339static void sh_eth_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2340{
2341 struct sh_eth_private *mdp = netdev_priv(ndev);
2342
2343 wol->supported = 0;
2344 wol->wolopts = 0;
2345
Geert Uytterhoevenb4580c92018-02-12 14:42:36 +01002346 if (mdp->cd->magic) {
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002347 wol->supported = WAKE_MAGIC;
2348 wol->wolopts = mdp->wol_enabled ? WAKE_MAGIC : 0;
2349 }
2350}
2351
2352static int sh_eth_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2353{
2354 struct sh_eth_private *mdp = netdev_priv(ndev);
2355
Geert Uytterhoevenb4580c92018-02-12 14:42:36 +01002356 if (!mdp->cd->magic || wol->wolopts & ~WAKE_MAGIC)
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002357 return -EOPNOTSUPP;
2358
2359 mdp->wol_enabled = !!(wol->wolopts & WAKE_MAGIC);
2360
2361 device_set_wakeup_enable(&mdp->pdev->dev, mdp->wol_enabled);
2362
2363 return 0;
2364}
2365
stephen hemminger9b07be42012-01-04 12:59:49 +00002366static const struct ethtool_ops sh_eth_ethtool_ops = {
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002367 .get_regs_len = sh_eth_get_regs_len,
2368 .get_regs = sh_eth_get_regs,
stephen hemminger9b07be42012-01-04 12:59:49 +00002369 .nway_reset = sh_eth_nway_reset,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002370 .get_msglevel = sh_eth_get_msglevel,
2371 .set_msglevel = sh_eth_set_msglevel,
stephen hemminger9b07be42012-01-04 12:59:49 +00002372 .get_link = ethtool_op_get_link,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002373 .get_strings = sh_eth_get_strings,
2374 .get_ethtool_stats = sh_eth_get_ethtool_stats,
2375 .get_sset_count = sh_eth_get_sset_count,
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002376 .get_ringparam = sh_eth_get_ringparam,
2377 .set_ringparam = sh_eth_set_ringparam,
Philippe Reynesf08aff42016-08-10 00:04:49 +02002378 .get_link_ksettings = sh_eth_get_link_ksettings,
2379 .set_link_ksettings = sh_eth_set_link_ksettings,
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002380 .get_wol = sh_eth_get_wol,
2381 .set_wol = sh_eth_set_wol,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002382};
2383
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002384/* network device open function */
2385static int sh_eth_open(struct net_device *ndev)
2386{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002387 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03002388 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002389
Magnus Dammbcd51492009-10-09 00:20:04 +00002390 pm_runtime_get_sync(&mdp->pdev->dev);
2391
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002392 napi_enable(&mdp->napi);
2393
Joe Perchesa0607fd2009-11-18 23:29:17 -08002394 ret = request_irq(ndev->irq, sh_eth_interrupt,
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +00002395 mdp->cd->irq_flags, ndev->name, ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002396 if (ret) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002397 netdev_err(ndev, "Can not assign IRQ number\n");
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002398 goto out_napi_off;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002399 }
2400
2401 /* Descriptor set */
2402 ret = sh_eth_ring_init(ndev);
2403 if (ret)
2404 goto out_free_irq;
2405
2406 /* device init */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002407 ret = sh_eth_dev_init(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002408 if (ret)
2409 goto out_free_irq;
2410
2411 /* PHY control start*/
2412 ret = sh_eth_phy_start(ndev);
2413 if (ret)
2414 goto out_free_irq;
2415
Sergei Shtylyovad846aa2016-03-14 01:09:53 +03002416 netif_start_queue(ndev);
2417
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002418 mdp->is_opened = 1;
2419
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002420 return ret;
2421
2422out_free_irq:
2423 free_irq(ndev->irq, ndev);
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002424out_napi_off:
2425 napi_disable(&mdp->napi);
Magnus Dammbcd51492009-10-09 00:20:04 +00002426 pm_runtime_put_sync(&mdp->pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002427 return ret;
2428}
2429
2430/* Timeout function */
2431static void sh_eth_tx_timeout(struct net_device *ndev)
2432{
2433 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002434 struct sh_eth_rxdesc *rxdesc;
2435 int i;
2436
2437 netif_stop_queue(ndev);
2438
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002439 netif_err(mdp, timer, ndev,
2440 "transmit timed out, status %8.8x, resetting...\n",
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01002441 sh_eth_read(ndev, EESR));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002442
2443 /* tx_errors count up */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002444 ndev->stats.tx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002445
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002446 /* Free all the skbuffs in the Rx queue. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002447 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002448 rxdesc = &mdp->rx_ring[i];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002449 rxdesc->status = cpu_to_le32(0);
2450 rxdesc->addr = cpu_to_le32(0xBADF00D0);
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002451 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002452 mdp->rx_skbuff[i] = NULL;
2453 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002454 for (i = 0; i < mdp->num_tx_ring; i++) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002455 dev_kfree_skb(mdp->tx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002456 mdp->tx_skbuff[i] = NULL;
2457 }
2458
2459 /* device init */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002460 sh_eth_dev_init(ndev);
Sergei Shtylyovad846aa2016-03-14 01:09:53 +03002461
2462 netif_start_queue(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002463}
2464
2465/* Packet transmit function */
2466static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
2467{
2468 struct sh_eth_private *mdp = netdev_priv(ndev);
2469 struct sh_eth_txdesc *txdesc;
Sergei Shtylyov12996532015-12-13 23:05:07 +03002470 dma_addr_t dma_addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002471 u32 entry;
Nobuhiro Iwamatsufb5e2f92008-11-17 20:29:58 +00002472 unsigned long flags;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002473
2474 spin_lock_irqsave(&mdp->lock, flags);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002475 if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03002476 if (!sh_eth_tx_free(ndev, true)) {
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002477 netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002478 netif_stop_queue(ndev);
2479 spin_unlock_irqrestore(&mdp->lock, flags);
Patrick McHardy5b548142009-06-12 06:22:29 +00002480 return NETDEV_TX_BUSY;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002481 }
2482 }
2483 spin_unlock_irqrestore(&mdp->lock, flags);
2484
Ben Hutchingsdacc73e2015-03-03 00:53:08 +00002485 if (skb_put_padto(skb, ETH_ZLEN))
Ben Hutchingseebfb642015-01-22 12:40:13 +00002486 return NETDEV_TX_OK;
2487
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002488 entry = mdp->cur_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002489 mdp->tx_skbuff[entry] = skb;
2490 txdesc = &mdp->tx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002491 /* soft swap. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002492 if (!mdp->cd->hw_swap)
Sergei Shtylyov3e230992015-12-13 21:27:04 +03002493 sh_eth_soft_swap(PTR_ALIGN(skb->data, 4), skb->len + 2);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01002494 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, skb->len,
Sergei Shtylyov12996532015-12-13 23:05:07 +03002495 DMA_TO_DEVICE);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01002496 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
Ben Hutchingsaa3933b2015-01-27 00:49:47 +00002497 kfree_skb(skb);
2498 return NETDEV_TX_OK;
2499 }
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002500 txdesc->addr = cpu_to_le32(dma_addr);
2501 txdesc->len = cpu_to_le32(skb->len << 16);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002502
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03002503 dma_wmb(); /* TACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002504 if (entry >= mdp->num_tx_ring - 1)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002505 txdesc->status |= cpu_to_le32(TD_TACT | TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002506 else
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002507 txdesc->status |= cpu_to_le32(TD_TACT);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002508
2509 mdp->cur_tx++;
2510
Sergei Shtylyov3e416992018-03-24 23:08:42 +03002511 if (!(sh_eth_read(ndev, EDTRR) & mdp->cd->edtrr_trns))
2512 sh_eth_write(ndev, mdp->cd->edtrr_trns, EDTRR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09002513
Patrick McHardy6ed10652009-06-23 06:03:08 +00002514 return NETDEV_TX_OK;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002515}
2516
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002517/* The statistics registers have write-clear behaviour, which means we
2518 * will lose any increment between the read and write. We mitigate
2519 * this by only clearing when we read a non-zero value, so we will
2520 * never falsely report a total of zero.
2521 */
2522static void
2523sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
2524{
2525 u32 delta = sh_eth_read(ndev, reg);
2526
2527 if (delta) {
2528 *stat += delta;
2529 sh_eth_write(ndev, 0, reg);
2530 }
2531}
2532
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002533static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
2534{
2535 struct sh_eth_private *mdp = netdev_priv(ndev);
2536
2537 if (sh_eth_is_rz_fast_ether(mdp))
2538 return &ndev->stats;
2539
2540 if (!mdp->is_opened)
2541 return &ndev->stats;
2542
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002543 sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
2544 sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
2545 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002546
2547 if (sh_eth_is_gether(mdp)) {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002548 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2549 CERCR);
2550 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2551 CEECR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002552 } else {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002553 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2554 CNDCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002555 }
2556
2557 return &ndev->stats;
2558}
2559
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002560/* device close function */
2561static int sh_eth_close(struct net_device *ndev)
2562{
2563 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002564
2565 netif_stop_queue(ndev);
2566
Ben Hutchings283e38d2015-01-22 12:44:08 +00002567 /* Serialise with the interrupt handler and NAPI, then disable
2568 * interrupts. We have to clear the irq_enabled flag first to
2569 * ensure that interrupts won't be re-enabled.
2570 */
2571 mdp->irq_enabled = false;
2572 synchronize_irq(ndev->irq);
2573 napi_disable(&mdp->napi);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002574 sh_eth_write(ndev, 0x0000, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002575
Ben Hutchings740c7f32015-01-27 00:49:32 +00002576 sh_eth_dev_exit(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002577
2578 /* PHY Disconnect */
Philippe Reynes9fd03752016-08-10 00:04:48 +02002579 if (ndev->phydev) {
2580 phy_stop(ndev->phydev);
2581 phy_disconnect(ndev->phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002582 }
2583
2584 free_irq(ndev->irq, ndev);
2585
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002586 /* Free all the skbuffs in the Rx queue and the DMA buffer. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002587 sh_eth_ring_free(ndev);
2588
Magnus Dammbcd51492009-10-09 00:20:04 +00002589 pm_runtime_put_sync(&mdp->pdev->dev);
2590
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002591 mdp->is_opened = 0;
2592
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002593 return 0;
2594}
2595
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002596/* ioctl to device function */
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002597static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002598{
Philippe Reynes9fd03752016-08-10 00:04:48 +02002599 struct phy_device *phydev = ndev->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002600
2601 if (!netif_running(ndev))
2602 return -EINVAL;
2603
2604 if (!phydev)
2605 return -ENODEV;
2606
Richard Cochran28b04112010-07-17 08:48:55 +00002607 return phy_mii_ioctl(phydev, rq, cmd);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002608}
2609
Niklas Söderlund78d61022017-06-12 10:39:03 +02002610static int sh_eth_change_mtu(struct net_device *ndev, int new_mtu)
2611{
2612 if (netif_running(ndev))
2613 return -EBUSY;
2614
2615 ndev->mtu = new_mtu;
2616 netdev_update_features(ndev);
2617
2618 return 0;
2619}
2620
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002621/* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
2622static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
2623 int entry)
2624{
2625 return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
2626}
2627
2628static u32 sh_eth_tsu_get_post_mask(int entry)
2629{
2630 return 0x0f << (28 - ((entry % 8) * 4));
2631}
2632
2633static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
2634{
2635 return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
2636}
2637
2638static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
2639 int entry)
2640{
2641 struct sh_eth_private *mdp = netdev_priv(ndev);
2642 u32 tmp;
2643 void *reg_offset;
2644
2645 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2646 tmp = ioread32(reg_offset);
2647 iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
2648}
2649
2650static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
2651 int entry)
2652{
2653 struct sh_eth_private *mdp = netdev_priv(ndev);
2654 u32 post_mask, ref_mask, tmp;
2655 void *reg_offset;
2656
2657 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2658 post_mask = sh_eth_tsu_get_post_mask(entry);
2659 ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
2660
2661 tmp = ioread32(reg_offset);
2662 iowrite32(tmp & ~post_mask, reg_offset);
2663
2664 /* If other port enables, the function returns "true" */
2665 return tmp & ref_mask;
2666}
2667
2668static int sh_eth_tsu_busy(struct net_device *ndev)
2669{
2670 int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
2671 struct sh_eth_private *mdp = netdev_priv(ndev);
2672
2673 while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
2674 udelay(10);
2675 timeout--;
2676 if (timeout <= 0) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002677 netdev_err(ndev, "%s: timeout\n", __func__);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002678 return -ETIMEDOUT;
2679 }
2680 }
2681
2682 return 0;
2683}
2684
2685static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
2686 const u8 *addr)
2687{
2688 u32 val;
2689
2690 val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
2691 iowrite32(val, reg);
2692 if (sh_eth_tsu_busy(ndev) < 0)
2693 return -EBUSY;
2694
2695 val = addr[4] << 8 | addr[5];
2696 iowrite32(val, reg + 4);
2697 if (sh_eth_tsu_busy(ndev) < 0)
2698 return -EBUSY;
2699
2700 return 0;
2701}
2702
2703static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
2704{
2705 u32 val;
2706
2707 val = ioread32(reg);
2708 addr[0] = (val >> 24) & 0xff;
2709 addr[1] = (val >> 16) & 0xff;
2710 addr[2] = (val >> 8) & 0xff;
2711 addr[3] = val & 0xff;
2712 val = ioread32(reg + 4);
2713 addr[4] = (val >> 8) & 0xff;
2714 addr[5] = val & 0xff;
2715}
2716
2717
2718static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
2719{
2720 struct sh_eth_private *mdp = netdev_priv(ndev);
2721 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2722 int i;
2723 u8 c_addr[ETH_ALEN];
2724
2725 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2726 sh_eth_tsu_read_entry(reg_offset, c_addr);
dingtianhongc4bde292013-12-30 15:41:17 +08002727 if (ether_addr_equal(addr, c_addr))
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002728 return i;
2729 }
2730
2731 return -ENOENT;
2732}
2733
2734static int sh_eth_tsu_find_empty(struct net_device *ndev)
2735{
2736 u8 blank[ETH_ALEN];
2737 int entry;
2738
2739 memset(blank, 0, sizeof(blank));
2740 entry = sh_eth_tsu_find_entry(ndev, blank);
2741 return (entry < 0) ? -ENOMEM : entry;
2742}
2743
2744static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
2745 int entry)
2746{
2747 struct sh_eth_private *mdp = netdev_priv(ndev);
2748 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2749 int ret;
2750 u8 blank[ETH_ALEN];
2751
2752 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
2753 ~(1 << (31 - entry)), TSU_TEN);
2754
2755 memset(blank, 0, sizeof(blank));
2756 ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
2757 if (ret < 0)
2758 return ret;
2759 return 0;
2760}
2761
2762static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
2763{
2764 struct sh_eth_private *mdp = netdev_priv(ndev);
2765 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2766 int i, ret;
2767
2768 if (!mdp->cd->tsu)
2769 return 0;
2770
2771 i = sh_eth_tsu_find_entry(ndev, addr);
2772 if (i < 0) {
2773 /* No entry found, create one */
2774 i = sh_eth_tsu_find_empty(ndev);
2775 if (i < 0)
2776 return -ENOMEM;
2777 ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
2778 if (ret < 0)
2779 return ret;
2780
2781 /* Enable the entry */
2782 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
2783 (1 << (31 - i)), TSU_TEN);
2784 }
2785
2786 /* Entry found or created, enable POST */
2787 sh_eth_tsu_enable_cam_entry_post(ndev, i);
2788
2789 return 0;
2790}
2791
2792static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
2793{
2794 struct sh_eth_private *mdp = netdev_priv(ndev);
2795 int i, ret;
2796
2797 if (!mdp->cd->tsu)
2798 return 0;
2799
2800 i = sh_eth_tsu_find_entry(ndev, addr);
2801 if (i) {
2802 /* Entry found */
2803 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2804 goto done;
2805
2806 /* Disable the entry if both ports was disabled */
2807 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2808 if (ret < 0)
2809 return ret;
2810 }
2811done:
2812 return 0;
2813}
2814
2815static int sh_eth_tsu_purge_all(struct net_device *ndev)
2816{
2817 struct sh_eth_private *mdp = netdev_priv(ndev);
2818 int i, ret;
2819
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002820 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002821 return 0;
2822
2823 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
2824 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2825 continue;
2826
2827 /* Disable the entry if both ports was disabled */
2828 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2829 if (ret < 0)
2830 return ret;
2831 }
2832
2833 return 0;
2834}
2835
2836static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
2837{
2838 struct sh_eth_private *mdp = netdev_priv(ndev);
2839 u8 addr[ETH_ALEN];
2840 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2841 int i;
2842
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002843 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002844 return;
2845
2846 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2847 sh_eth_tsu_read_entry(reg_offset, addr);
2848 if (is_multicast_ether_addr(addr))
2849 sh_eth_tsu_del_entry(ndev, addr);
2850 }
2851}
2852
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002853/* Update promiscuous flag and multicast filter */
2854static void sh_eth_set_rx_mode(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002855{
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002856 struct sh_eth_private *mdp = netdev_priv(ndev);
2857 u32 ecmr_bits;
2858 int mcast_all = 0;
2859 unsigned long flags;
2860
2861 spin_lock_irqsave(&mdp->lock, flags);
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002862 /* Initial condition is MCT = 1, PRM = 0.
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002863 * Depending on ndev->flags, set PRM or clear MCT
2864 */
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002865 ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
2866 if (mdp->cd->tsu)
2867 ecmr_bits |= ECMR_MCT;
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002868
2869 if (!(ndev->flags & IFF_MULTICAST)) {
2870 sh_eth_tsu_purge_mcast(ndev);
2871 mcast_all = 1;
2872 }
2873 if (ndev->flags & IFF_ALLMULTI) {
2874 sh_eth_tsu_purge_mcast(ndev);
2875 ecmr_bits &= ~ECMR_MCT;
2876 mcast_all = 1;
2877 }
2878
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002879 if (ndev->flags & IFF_PROMISC) {
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002880 sh_eth_tsu_purge_all(ndev);
2881 ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
2882 } else if (mdp->cd->tsu) {
2883 struct netdev_hw_addr *ha;
2884 netdev_for_each_mc_addr(ha, ndev) {
2885 if (mcast_all && is_multicast_ether_addr(ha->addr))
2886 continue;
2887
2888 if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
2889 if (!mcast_all) {
2890 sh_eth_tsu_purge_mcast(ndev);
2891 ecmr_bits &= ~ECMR_MCT;
2892 mcast_all = 1;
2893 }
2894 }
2895 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002896 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002897
2898 /* update the ethernet mode */
2899 sh_eth_write(ndev, ecmr_bits, ECMR);
2900
2901 spin_unlock_irqrestore(&mdp->lock, flags);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002902}
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002903
2904static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
2905{
2906 if (!mdp->port)
2907 return TSU_VTAG0;
2908 else
2909 return TSU_VTAG1;
2910}
2911
Patrick McHardy80d5c362013-04-19 02:04:28 +00002912static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
2913 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002914{
2915 struct sh_eth_private *mdp = netdev_priv(ndev);
2916 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2917
2918 if (unlikely(!mdp->cd->tsu))
2919 return -EPERM;
2920
2921 /* No filtering if vid = 0 */
2922 if (!vid)
2923 return 0;
2924
2925 mdp->vlan_num_ids++;
2926
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002927 /* The controller has one VLAN tag HW filter. So, if the filter is
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002928 * already enabled, the driver disables it and the filte
2929 */
2930 if (mdp->vlan_num_ids > 1) {
2931 /* disable VLAN filter */
2932 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2933 return 0;
2934 }
2935
2936 sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
2937 vtag_reg_index);
2938
2939 return 0;
2940}
2941
Patrick McHardy80d5c362013-04-19 02:04:28 +00002942static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
2943 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002944{
2945 struct sh_eth_private *mdp = netdev_priv(ndev);
2946 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2947
2948 if (unlikely(!mdp->cd->tsu))
2949 return -EPERM;
2950
2951 /* No filtering if vid = 0 */
2952 if (!vid)
2953 return 0;
2954
2955 mdp->vlan_num_ids--;
2956 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2957
2958 return 0;
2959}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002960
2961/* SuperH's TSU register init function */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002962static void sh_eth_tsu_init(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002963{
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +03002964 if (!mdp->cd->dual_port) {
Simon Hormandb893472014-01-17 09:22:28 +09002965 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
Chris Brandte1487882016-09-07 14:57:09 -04002966 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL,
2967 TSU_FWSLC); /* Enable POST registers */
Simon Hormandb893472014-01-17 09:22:28 +09002968 return;
2969 }
2970
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002971 sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
2972 sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
2973 sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
2974 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
2975 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
2976 sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
2977 sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
2978 sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
2979 sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
2980 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
Sergei Shtylyov4869a142018-02-24 20:28:16 +03002981 sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
2982 sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002983 sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
2984 sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
2985 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2986 sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
2987 sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
2988 sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
2989 sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002990}
2991
2992/* MDIO bus release function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002993static int sh_mdio_release(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002994{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002995 /* unregister mdio bus */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002996 mdiobus_unregister(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002997
2998 /* free bitbang info */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002999 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003000
3001 return 0;
3002}
3003
3004/* MDIO bus init function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003005static int sh_mdio_init(struct sh_eth_private *mdp,
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00003006 struct sh_eth_plat_data *pd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003007{
Andrew Lunne7f4dc32016-01-06 20:11:15 +01003008 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003009 struct bb_info *bitbang;
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003010 struct platform_device *pdev = mdp->pdev;
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01003011 struct device *dev = &mdp->pdev->dev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003012
3013 /* create bit control struct for PHY */
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01003014 bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
Laurent Pinchartf738a132014-03-20 15:00:35 +01003015 if (!bitbang)
3016 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003017
3018 /* bitbang init */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00003019 bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00003020 bitbang->set_gate = pd->set_mdio_gate;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003021 bitbang->ctrl.ops = &bb_ops;
3022
Stefan Weilc2e07b32010-08-03 19:44:52 +02003023 /* MII controller setting */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003024 mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
Laurent Pinchartf738a132014-03-20 15:00:35 +01003025 if (!mdp->mii_bus)
3026 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003027
3028 /* Hook up MII support for ethtool */
3029 mdp->mii_bus->name = "sh_mii";
Laurent Pincharta5bd60602014-03-20 15:00:32 +01003030 mdp->mii_bus->parent = dev;
Florian Fainelli5278fb52012-01-09 23:59:17 +00003031 snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003032 pdev->name, pdev->id);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003033
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003034 /* register MDIO bus */
3035 if (dev->of_node) {
3036 ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
Ben Dooks702eca02014-03-12 17:47:40 +00003037 } else {
Ben Dooks702eca02014-03-12 17:47:40 +00003038 if (pd->phy_irq > 0)
3039 mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
3040
3041 ret = mdiobus_register(mdp->mii_bus);
3042 }
3043
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003044 if (ret)
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003045 goto out_free_bus;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003046
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003047 return 0;
3048
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003049out_free_bus:
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07003050 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003051 return ret;
3052}
3053
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003054static const u16 *sh_eth_get_register_offset(int register_type)
3055{
3056 const u16 *reg_offset = NULL;
3057
3058 switch (register_type) {
3059 case SH_ETH_REG_GIGABIT:
3060 reg_offset = sh_eth_offset_gigabit;
3061 break;
Simon Hormandb893472014-01-17 09:22:28 +09003062 case SH_ETH_REG_FAST_RZ:
3063 reg_offset = sh_eth_offset_fast_rz;
3064 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +00003065 case SH_ETH_REG_FAST_RCAR:
3066 reg_offset = sh_eth_offset_fast_rcar;
3067 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003068 case SH_ETH_REG_FAST_SH4:
3069 reg_offset = sh_eth_offset_fast_sh4;
3070 break;
3071 case SH_ETH_REG_FAST_SH3_SH2:
3072 reg_offset = sh_eth_offset_fast_sh3_sh2;
3073 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003074 }
3075
3076 return reg_offset;
3077}
3078
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003079static const struct net_device_ops sh_eth_netdev_ops = {
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003080 .ndo_open = sh_eth_open,
3081 .ndo_stop = sh_eth_close,
3082 .ndo_start_xmit = sh_eth_start_xmit,
3083 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00003084 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003085 .ndo_tx_timeout = sh_eth_tx_timeout,
3086 .ndo_do_ioctl = sh_eth_do_ioctl,
Niklas Söderlund78d61022017-06-12 10:39:03 +02003087 .ndo_change_mtu = sh_eth_change_mtu,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003088 .ndo_validate_addr = eth_validate_addr,
3089 .ndo_set_mac_address = eth_mac_addr,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003090};
3091
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003092static const struct net_device_ops sh_eth_netdev_ops_tsu = {
3093 .ndo_open = sh_eth_open,
3094 .ndo_stop = sh_eth_close,
3095 .ndo_start_xmit = sh_eth_start_xmit,
3096 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00003097 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003098 .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
3099 .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
3100 .ndo_tx_timeout = sh_eth_tx_timeout,
3101 .ndo_do_ioctl = sh_eth_do_ioctl,
Niklas Söderlund78d61022017-06-12 10:39:03 +02003102 .ndo_change_mtu = sh_eth_change_mtu,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003103 .ndo_validate_addr = eth_validate_addr,
3104 .ndo_set_mac_address = eth_mac_addr,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003105};
3106
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003107#ifdef CONFIG_OF
3108static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
3109{
3110 struct device_node *np = dev->of_node;
3111 struct sh_eth_plat_data *pdata;
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003112 const char *mac_addr;
3113
3114 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
3115 if (!pdata)
3116 return NULL;
3117
3118 pdata->phy_interface = of_get_phy_mode(np);
3119
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003120 mac_addr = of_get_mac_address(np);
3121 if (mac_addr)
3122 memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
3123
3124 pdata->no_ether_link =
3125 of_property_read_bool(np, "renesas,no-ether-link");
3126 pdata->ether_link_active_low =
3127 of_property_read_bool(np, "renesas,ether-link-active-low");
3128
3129 return pdata;
3130}
3131
3132static const struct of_device_id sh_eth_match_table[] = {
3133 { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
Simon Horman6c4b2f72017-10-18 09:21:27 +02003134 { .compatible = "renesas,ether-r8a7743", .data = &rcar_gen2_data },
3135 { .compatible = "renesas,ether-r8a7745", .data = &rcar_gen2_data },
3136 { .compatible = "renesas,ether-r8a7778", .data = &rcar_gen1_data },
3137 { .compatible = "renesas,ether-r8a7779", .data = &rcar_gen1_data },
3138 { .compatible = "renesas,ether-r8a7790", .data = &rcar_gen2_data },
3139 { .compatible = "renesas,ether-r8a7791", .data = &rcar_gen2_data },
3140 { .compatible = "renesas,ether-r8a7793", .data = &rcar_gen2_data },
3141 { .compatible = "renesas,ether-r8a7794", .data = &rcar_gen2_data },
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003142 { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
Simon Hormanb4804e02017-10-18 09:21:28 +02003143 { .compatible = "renesas,rcar-gen1-ether", .data = &rcar_gen1_data },
3144 { .compatible = "renesas,rcar-gen2-ether", .data = &rcar_gen2_data },
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003145 { }
3146};
3147MODULE_DEVICE_TABLE(of, sh_eth_match_table);
3148#else
3149static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
3150{
3151 return NULL;
3152}
3153#endif
3154
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003155static int sh_eth_drv_probe(struct platform_device *pdev)
3156{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003157 struct resource *res;
Jingoo Han0b76b862013-08-30 14:00:11 +09003158 struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003159 const struct platform_device_id *id = platform_get_device_id(pdev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03003160 struct sh_eth_private *mdp;
3161 struct net_device *ndev;
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003162 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003163
3164 /* get base addr */
3165 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003166
3167 ndev = alloc_etherdev(sizeof(struct sh_eth_private));
Laurent Pinchartf738a132014-03-20 15:00:35 +01003168 if (!ndev)
3169 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003170
Ben Dooksb5893a02014-03-21 12:09:14 +01003171 pm_runtime_enable(&pdev->dev);
3172 pm_runtime_get_sync(&pdev->dev);
3173
roel kluincc3c0802008-09-10 19:22:44 +02003174 ret = platform_get_irq(pdev, 0);
Sergei Shtylyov7a468ac2015-08-28 16:56:01 +03003175 if (ret < 0)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003176 goto out_release;
roel kluincc3c0802008-09-10 19:22:44 +02003177 ndev->irq = ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003178
3179 SET_NETDEV_DEV(ndev, &pdev->dev);
3180
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003181 mdp = netdev_priv(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00003182 mdp->num_tx_ring = TX_RING_SIZE;
3183 mdp->num_rx_ring = RX_RING_SIZE;
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003184 mdp->addr = devm_ioremap_resource(&pdev->dev, res);
3185 if (IS_ERR(mdp->addr)) {
3186 ret = PTR_ERR(mdp->addr);
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00003187 goto out_release;
3188 }
3189
Varka Bhadramc9608042014-10-24 07:42:09 +05303190 ndev->base_addr = res->start;
3191
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003192 spin_lock_init(&mdp->lock);
Magnus Dammbcd51492009-10-09 00:20:04 +00003193 mdp->pdev = pdev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003194
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003195 if (pdev->dev.of_node)
3196 pd = sh_eth_parse_dt(&pdev->dev);
Sergei Shtylyov3b4c5cb2013-10-30 23:30:19 +03003197 if (!pd) {
3198 dev_err(&pdev->dev, "no platform data\n");
3199 ret = -EINVAL;
3200 goto out_release;
3201 }
3202
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003203 /* get PHY ID */
Yoshinori Sato71557a32008-08-06 19:49:00 -04003204 mdp->phy_id = pd->phy;
Yoshihiro Shimodae47c9052011-03-07 21:59:45 +00003205 mdp->phy_interface = pd->phy_interface;
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00003206 mdp->no_ether_link = pd->no_ether_link;
3207 mdp->ether_link_active_low = pd->ether_link_active_low;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003208
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003209 /* set cpu data */
Wolfram Sang42a67c92016-03-01 17:37:59 +01003210 if (id)
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003211 mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
Wolfram Sang42a67c92016-03-01 17:37:59 +01003212 else
3213 mdp->cd = (struct sh_eth_cpu_data *)of_device_get_match_data(&pdev->dev);
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003214
Sergei Shtylyova3153d82013-08-18 03:11:28 +04003215 mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
Sergei Shtylyov264be2f2014-03-15 03:11:24 +03003216 if (!mdp->reg_offset) {
3217 dev_err(&pdev->dev, "Unknown register type (%d)\n",
3218 mdp->cd->register_type);
3219 ret = -EINVAL;
3220 goto out_release;
3221 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003222 sh_eth_set_default_cpu_data(mdp->cd);
3223
Niklas Söderlund78d61022017-06-12 10:39:03 +02003224 /* User's manual states max MTU should be 2048 but due to the
3225 * alignment calculations in sh_eth_ring_init() the practical
3226 * MTU is a bit less. Maybe this can be optimized some more.
3227 */
3228 ndev->max_mtu = 2000 - (ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN);
3229 ndev->min_mtu = ETH_MIN_MTU;
3230
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003231 /* set function */
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003232 if (mdp->cd->tsu)
3233 ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
3234 else
3235 ndev->netdev_ops = &sh_eth_netdev_ops;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003236 ndev->ethtool_ops = &sh_eth_ethtool_ops;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003237 ndev->watchdog_timeo = TX_TIMEOUT;
3238
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00003239 /* debug message level */
3240 mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003241
3242 /* read and set MAC address */
Magnus Damm748031f2009-10-09 00:17:14 +00003243 read_mac_address(ndev, pd->mac_addr);
Sergei Shtylyovff6e7222013-04-29 09:49:42 +00003244 if (!is_valid_ether_addr(ndev->dev_addr)) {
3245 dev_warn(&pdev->dev,
3246 "no valid MAC address supplied, using a random one.\n");
3247 eth_hw_addr_random(ndev);
3248 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003249
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003250 if (mdp->cd->tsu) {
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003251 int port = pdev->id < 0 ? 0 : pdev->id % 2;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003252 struct resource *rtsu;
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003253
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003254 rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003255 if (!rtsu) {
3256 dev_err(&pdev->dev, "no TSU resource\n");
3257 ret = -ENODEV;
3258 goto out_release;
3259 }
3260 /* We can only request the TSU region for the first port
3261 * of the two sharing this TSU for the probe to succeed...
3262 */
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003263 if (port == 0 &&
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003264 !devm_request_mem_region(&pdev->dev, rtsu->start,
3265 resource_size(rtsu),
3266 dev_name(&pdev->dev))) {
3267 dev_err(&pdev->dev, "can't request TSU resource.\n");
3268 ret = -EBUSY;
3269 goto out_release;
3270 }
Sergei Shtylyov3e14c962018-01-14 20:47:43 +03003271 /* ioremap the TSU registers */
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003272 mdp->tsu_addr = devm_ioremap(&pdev->dev, rtsu->start,
3273 resource_size(rtsu));
3274 if (!mdp->tsu_addr) {
3275 dev_err(&pdev->dev, "TSU region ioremap() failed.\n");
3276 ret = -ENOMEM;
Sergei Shtylyovfc0c0902013-03-19 13:41:32 +00003277 goto out_release;
3278 }
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003279 mdp->port = port;
Patrick McHardyf6469682013-04-19 02:04:27 +00003280 ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003281
Sergei Shtylyov3e14c962018-01-14 20:47:43 +03003282 /* Need to init only the first port of the two sharing a TSU */
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003283 if (port == 0) {
Sergei Shtylyov3e14c962018-01-14 20:47:43 +03003284 if (mdp->cd->chip_reset)
3285 mdp->cd->chip_reset(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003286
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00003287 /* TSU init (Init only)*/
3288 sh_eth_tsu_init(mdp);
3289 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003290 }
3291
Hisashi Nakamura966d6db2014-11-13 15:54:05 +09003292 if (mdp->cd->rmiimode)
3293 sh_eth_write(ndev, 0x1, RMIIMODE);
3294
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003295 /* MDIO bus init */
3296 ret = sh_mdio_init(mdp, pd);
3297 if (ret) {
Geert Uytterhoevenb7ce5202017-05-18 15:01:35 +02003298 if (ret != -EPROBE_DEFER)
3299 dev_err(&pdev->dev, "MDIO init failed: %d\n", ret);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003300 goto out_release;
3301 }
3302
Sergei Shtylyov37191092013-06-19 23:30:23 +04003303 netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
3304
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003305 /* network device register */
3306 ret = register_netdev(ndev);
3307 if (ret)
Sergei Shtylyov37191092013-06-19 23:30:23 +04003308 goto out_napi_del;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003309
Geert Uytterhoevenb4580c92018-02-12 14:42:36 +01003310 if (mdp->cd->magic)
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003311 device_set_wakeup_capable(&pdev->dev, 1);
3312
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003313 /* print device information */
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +03003314 netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
3315 (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003316
Ben Dooksb5893a02014-03-21 12:09:14 +01003317 pm_runtime_put(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003318 platform_set_drvdata(pdev, ndev);
3319
3320 return ret;
3321
Sergei Shtylyov37191092013-06-19 23:30:23 +04003322out_napi_del:
3323 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003324 sh_mdio_release(mdp);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003325
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003326out_release:
3327 /* net_dev free */
Sergei Shtylyov4282fc42017-12-31 21:41:36 +03003328 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003329
Ben Dooksb5893a02014-03-21 12:09:14 +01003330 pm_runtime_put(&pdev->dev);
3331 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003332 return ret;
3333}
3334
3335static int sh_eth_drv_remove(struct platform_device *pdev)
3336{
3337 struct net_device *ndev = platform_get_drvdata(pdev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003338 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003339
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003340 unregister_netdev(ndev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003341 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003342 sh_mdio_release(mdp);
Magnus Dammbcd51492009-10-09 00:20:04 +00003343 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003344 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003345
3346 return 0;
3347}
3348
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003349#ifdef CONFIG_PM
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003350#ifdef CONFIG_PM_SLEEP
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003351static int sh_eth_wol_setup(struct net_device *ndev)
3352{
3353 struct sh_eth_private *mdp = netdev_priv(ndev);
3354
3355 /* Only allow ECI interrupts */
3356 synchronize_irq(ndev->irq);
3357 napi_disable(&mdp->napi);
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03003358 sh_eth_write(ndev, EESIPR_ECIIP, EESIPR);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003359
3360 /* Enable MagicPacket */
Niklas Söderlund5e2ed132017-02-01 15:41:54 +01003361 sh_eth_modify(ndev, ECMR, ECMR_MPDE, ECMR_MPDE);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003362
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003363 return enable_irq_wake(ndev->irq);
3364}
3365
3366static int sh_eth_wol_restore(struct net_device *ndev)
3367{
3368 struct sh_eth_private *mdp = netdev_priv(ndev);
3369 int ret;
3370
3371 napi_enable(&mdp->napi);
3372
3373 /* Disable MagicPacket */
3374 sh_eth_modify(ndev, ECMR, ECMR_MPDE, 0);
3375
3376 /* The device needs to be reset to restore MagicPacket logic
3377 * for next wakeup. If we close and open the device it will
3378 * both be reset and all registers restored. This is what
3379 * happens during suspend and resume without WoL enabled.
3380 */
3381 ret = sh_eth_close(ndev);
3382 if (ret < 0)
3383 return ret;
3384 ret = sh_eth_open(ndev);
3385 if (ret < 0)
3386 return ret;
3387
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003388 return disable_irq_wake(ndev->irq);
3389}
3390
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003391static int sh_eth_suspend(struct device *dev)
3392{
3393 struct net_device *ndev = dev_get_drvdata(dev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003394 struct sh_eth_private *mdp = netdev_priv(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003395 int ret = 0;
3396
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003397 if (!netif_running(ndev))
3398 return 0;
3399
3400 netif_device_detach(ndev);
3401
3402 if (mdp->wol_enabled)
3403 ret = sh_eth_wol_setup(ndev);
3404 else
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003405 ret = sh_eth_close(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003406
3407 return ret;
3408}
3409
3410static int sh_eth_resume(struct device *dev)
3411{
3412 struct net_device *ndev = dev_get_drvdata(dev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003413 struct sh_eth_private *mdp = netdev_priv(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003414 int ret = 0;
3415
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003416 if (!netif_running(ndev))
3417 return 0;
3418
3419 if (mdp->wol_enabled)
3420 ret = sh_eth_wol_restore(ndev);
3421 else
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003422 ret = sh_eth_open(ndev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003423
3424 if (ret < 0)
3425 return ret;
3426
3427 netif_device_attach(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003428
3429 return ret;
3430}
3431#endif
3432
Magnus Dammbcd51492009-10-09 00:20:04 +00003433static int sh_eth_runtime_nop(struct device *dev)
3434{
Sergei Shtylyov128296f2014-01-03 15:52:22 +03003435 /* Runtime PM callback shared between ->runtime_suspend()
Magnus Dammbcd51492009-10-09 00:20:04 +00003436 * and ->runtime_resume(). Simply returns success.
3437 *
3438 * This driver re-initializes all registers after
3439 * pm_runtime_get_sync() anyway so there is no need
3440 * to save and restore registers here.
3441 */
3442 return 0;
3443}
3444
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003445static const struct dev_pm_ops sh_eth_dev_pm_ops = {
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003446 SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
Mikhail Ulyanove7d7e892015-01-22 01:18:44 +03003447 SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
Magnus Dammbcd51492009-10-09 00:20:04 +00003448};
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003449#define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
3450#else
3451#define SH_ETH_PM_OPS NULL
3452#endif
Magnus Dammbcd51492009-10-09 00:20:04 +00003453
Arvind Yadavef00df82017-08-13 16:42:42 +05303454static const struct platform_device_id sh_eth_id_table[] = {
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +00003455 { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +00003456 { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +00003457 { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003458 { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
Sergei Shtylyov24549e22013-06-07 13:59:21 +00003459 { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
3460 { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003461 { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003462 { }
3463};
3464MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
3465
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003466static struct platform_driver sh_eth_driver = {
3467 .probe = sh_eth_drv_probe,
3468 .remove = sh_eth_drv_remove,
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003469 .id_table = sh_eth_id_table,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003470 .driver = {
3471 .name = CARDNAME,
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003472 .pm = SH_ETH_PM_OPS,
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003473 .of_match_table = of_match_ptr(sh_eth_match_table),
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003474 },
3475};
3476
Axel Lindb62f682011-11-27 16:44:17 +00003477module_platform_driver(sh_eth_driver);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003478
3479MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
3480MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
3481MODULE_LICENSE("GPL v2");