blob: 68c5af079ef85fd1cfc7ba23338f475f075454c6 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +080030#include <linux/log2.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Oscar Mateo82e104c2014-07-24 17:04:26 +010037int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010038{
Dave Gordon4f547412014-11-27 11:22:48 +000039 int space = head - tail;
40 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010041 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000042 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043}
44
Dave Gordonebd0fd42014-11-27 11:22:49 +000045void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
46{
47 if (ringbuf->last_retired_head != -1) {
48 ringbuf->head = ringbuf->last_retired_head;
49 ringbuf->last_retired_head = -1;
50 }
51
52 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
53 ringbuf->tail, ringbuf->size);
54}
55
Tvrtko Ursulin117897f2016-03-16 11:00:40 +000056bool intel_engine_stopped(struct intel_engine_cs *engine)
Chris Wilson09246732013-08-10 22:16:32 +010057{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000058 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +000059 return dev_priv->gpu_error.stop_rings & intel_engine_flag(engine);
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020060}
Chris Wilson09246732013-08-10 22:16:32 +010061
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000062static void __intel_ring_advance(struct intel_engine_cs *engine)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020063{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000064 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010065 ringbuf->tail &= ringbuf->size - 1;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +000066 if (intel_engine_stopped(engine))
Chris Wilson09246732013-08-10 22:16:32 +010067 return;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000068 engine->write_tail(engine, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010069}
70
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000071static int
John Harrisona84c3ae2015-05-29 17:43:57 +010072gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010073 u32 invalidate_domains,
74 u32 flush_domains)
75{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000076 struct intel_engine_cs *engine = req->engine;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010077 u32 cmd;
78 int ret;
79
80 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020081 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010082 cmd |= MI_NO_WRITE_FLUSH;
83
84 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
85 cmd |= MI_READ_FLUSH;
86
John Harrison5fb9de12015-05-29 17:44:07 +010087 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010088 if (ret)
89 return ret;
90
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000091 intel_ring_emit(engine, cmd);
92 intel_ring_emit(engine, MI_NOOP);
93 intel_ring_advance(engine);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010094
95 return 0;
96}
97
98static int
John Harrisona84c3ae2015-05-29 17:43:57 +010099gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100100 u32 invalidate_domains,
101 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700102{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000103 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000104 struct drm_device *dev = engine->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +0100105 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000106 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100107
Chris Wilson36d527d2011-03-19 22:26:49 +0000108 /*
109 * read/write caches:
110 *
111 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
112 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
113 * also flushed at 2d versus 3d pipeline switches.
114 *
115 * read-only caches:
116 *
117 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
118 * MI_READ_FLUSH is set, and is always flushed on 965.
119 *
120 * I915_GEM_DOMAIN_COMMAND may not exist?
121 *
122 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
123 * invalidated when MI_EXE_FLUSH is set.
124 *
125 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
126 * invalidated with every MI_FLUSH.
127 *
128 * TLBs:
129 *
130 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
131 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
132 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
133 * are flushed at any MI_FLUSH.
134 */
135
136 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100137 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000138 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000139 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
140 cmd |= MI_EXE_FLUSH;
141
142 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
143 (IS_G4X(dev) || IS_GEN5(dev)))
144 cmd |= MI_INVALIDATE_ISP;
145
John Harrison5fb9de12015-05-29 17:44:07 +0100146 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000147 if (ret)
148 return ret;
149
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000150 intel_ring_emit(engine, cmd);
151 intel_ring_emit(engine, MI_NOOP);
152 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000153
154 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800155}
156
Jesse Barnes8d315282011-10-16 10:23:31 +0200157/**
158 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
159 * implementing two workarounds on gen6. From section 1.4.7.1
160 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
161 *
162 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
163 * produced by non-pipelined state commands), software needs to first
164 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
165 * 0.
166 *
167 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
168 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
169 *
170 * And the workaround for these two requires this workaround first:
171 *
172 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
173 * BEFORE the pipe-control with a post-sync op and no write-cache
174 * flushes.
175 *
176 * And this last workaround is tricky because of the requirements on
177 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
178 * volume 2 part 1:
179 *
180 * "1 of the following must also be set:
181 * - Render Target Cache Flush Enable ([12] of DW1)
182 * - Depth Cache Flush Enable ([0] of DW1)
183 * - Stall at Pixel Scoreboard ([1] of DW1)
184 * - Depth Stall ([13] of DW1)
185 * - Post-Sync Operation ([13] of DW1)
186 * - Notify Enable ([8] of DW1)"
187 *
188 * The cache flushes require the workaround flush that triggered this
189 * one, so we can't use it. Depth stall would trigger the same.
190 * Post-sync nonzero is what triggered this second workaround, so we
191 * can't use that one either. Notify enable is IRQs, which aren't
192 * really our business. That leaves only stall at scoreboard.
193 */
194static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100195intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200196{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000197 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000198 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200199 int ret;
200
John Harrison5fb9de12015-05-29 17:44:07 +0100201 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200202 if (ret)
203 return ret;
204
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000205 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
206 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Jesse Barnes8d315282011-10-16 10:23:31 +0200207 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000208 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
209 intel_ring_emit(engine, 0); /* low dword */
210 intel_ring_emit(engine, 0); /* high dword */
211 intel_ring_emit(engine, MI_NOOP);
212 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200213
John Harrison5fb9de12015-05-29 17:44:07 +0100214 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200215 if (ret)
216 return ret;
217
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000218 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
219 intel_ring_emit(engine, PIPE_CONTROL_QW_WRITE);
220 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
221 intel_ring_emit(engine, 0);
222 intel_ring_emit(engine, 0);
223 intel_ring_emit(engine, MI_NOOP);
224 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200225
226 return 0;
227}
228
229static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100230gen6_render_ring_flush(struct drm_i915_gem_request *req,
231 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200232{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000233 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8d315282011-10-16 10:23:31 +0200234 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000235 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200236 int ret;
237
Paulo Zanonib3111502012-08-17 18:35:42 -0300238 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100239 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300240 if (ret)
241 return ret;
242
Jesse Barnes8d315282011-10-16 10:23:31 +0200243 /* Just flush everything. Experiments have shown that reducing the
244 * number of bits based on the write domains has little performance
245 * impact.
246 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100247 if (flush_domains) {
248 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
249 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
250 /*
251 * Ensure that any following seqno writes only happen
252 * when the render cache is indeed flushed.
253 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200254 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100255 }
256 if (invalidate_domains) {
257 flags |= PIPE_CONTROL_TLB_INVALIDATE;
258 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
259 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
260 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
261 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
262 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
263 /*
264 * TLB invalidate requires a post-sync write.
265 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700266 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100267 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200268
John Harrison5fb9de12015-05-29 17:44:07 +0100269 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200270 if (ret)
271 return ret;
272
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000273 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
274 intel_ring_emit(engine, flags);
275 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
276 intel_ring_emit(engine, 0);
277 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200278
279 return 0;
280}
281
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100282static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100283gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300284{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000285 struct intel_engine_cs *engine = req->engine;
Paulo Zanonif3987632012-08-17 18:35:43 -0300286 int ret;
287
John Harrison5fb9de12015-05-29 17:44:07 +0100288 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300289 if (ret)
290 return ret;
291
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000292 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
293 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Paulo Zanonif3987632012-08-17 18:35:43 -0300294 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000295 intel_ring_emit(engine, 0);
296 intel_ring_emit(engine, 0);
297 intel_ring_advance(engine);
Paulo Zanonif3987632012-08-17 18:35:43 -0300298
299 return 0;
300}
301
302static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100303gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300304 u32 invalidate_domains, u32 flush_domains)
305{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000306 struct intel_engine_cs *engine = req->engine;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300307 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000308 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300309 int ret;
310
Paulo Zanonif3987632012-08-17 18:35:43 -0300311 /*
312 * Ensure that any following seqno writes only happen when the render
313 * cache is indeed flushed.
314 *
315 * Workaround: 4th PIPE_CONTROL command (except the ones with only
316 * read-cache invalidate bits set) must have the CS_STALL bit set. We
317 * don't try to be clever and just set it unconditionally.
318 */
319 flags |= PIPE_CONTROL_CS_STALL;
320
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300321 /* Just flush everything. Experiments have shown that reducing the
322 * number of bits based on the write domains has little performance
323 * impact.
324 */
325 if (flush_domains) {
326 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
327 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800328 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100329 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300330 }
331 if (invalidate_domains) {
332 flags |= PIPE_CONTROL_TLB_INVALIDATE;
333 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
334 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
335 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
336 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
337 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000338 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300339 /*
340 * TLB invalidate requires a post-sync write.
341 */
342 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200343 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300344
Chris Wilsonadd284a2014-12-16 08:44:32 +0000345 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
346
Paulo Zanonif3987632012-08-17 18:35:43 -0300347 /* Workaround: we must issue a pipe_control with CS-stall bit
348 * set before a pipe_control command that has the state cache
349 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100350 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300351 }
352
John Harrison5fb9de12015-05-29 17:44:07 +0100353 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300354 if (ret)
355 return ret;
356
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000357 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
358 intel_ring_emit(engine, flags);
359 intel_ring_emit(engine, scratch_addr);
360 intel_ring_emit(engine, 0);
361 intel_ring_advance(engine);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300362
363 return 0;
364}
365
Ben Widawskya5f3d682013-11-02 21:07:27 -0700366static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100367gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300368 u32 flags, u32 scratch_addr)
369{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000370 struct intel_engine_cs *engine = req->engine;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300371 int ret;
372
John Harrison5fb9de12015-05-29 17:44:07 +0100373 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300374 if (ret)
375 return ret;
376
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000377 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
378 intel_ring_emit(engine, flags);
379 intel_ring_emit(engine, scratch_addr);
380 intel_ring_emit(engine, 0);
381 intel_ring_emit(engine, 0);
382 intel_ring_emit(engine, 0);
383 intel_ring_advance(engine);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300384
385 return 0;
386}
387
388static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100389gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700390 u32 invalidate_domains, u32 flush_domains)
391{
392 u32 flags = 0;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000393 u32 scratch_addr = req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800394 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700395
396 flags |= PIPE_CONTROL_CS_STALL;
397
398 if (flush_domains) {
399 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
400 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800401 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100402 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700403 }
404 if (invalidate_domains) {
405 flags |= PIPE_CONTROL_TLB_INVALIDATE;
406 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
407 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
408 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
409 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
410 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
411 flags |= PIPE_CONTROL_QW_WRITE;
412 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800413
414 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100415 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800416 PIPE_CONTROL_CS_STALL |
417 PIPE_CONTROL_STALL_AT_SCOREBOARD,
418 0);
419 if (ret)
420 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700421 }
422
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100423 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700424}
425
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000426static void ring_write_tail(struct intel_engine_cs *engine,
Chris Wilson297b0c52010-10-22 17:02:41 +0100427 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800428{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000429 struct drm_i915_private *dev_priv = engine->dev->dev_private;
430 I915_WRITE_TAIL(engine, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800431}
432
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000433u64 intel_ring_get_active_head(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800434{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000435 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000436 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800437
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000438 if (INTEL_INFO(engine->dev)->gen >= 8)
439 acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
440 RING_ACTHD_UDW(engine->mmio_base));
441 else if (INTEL_INFO(engine->dev)->gen >= 4)
442 acthd = I915_READ(RING_ACTHD(engine->mmio_base));
Chris Wilson50877442014-03-21 12:41:53 +0000443 else
444 acthd = I915_READ(ACTHD);
445
446 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800447}
448
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000449static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200450{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000451 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200452 u32 addr;
453
454 addr = dev_priv->status_page_dmah->busaddr;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000455 if (INTEL_INFO(engine->dev)->gen >= 4)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200456 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
457 I915_WRITE(HWS_PGA, addr);
458}
459
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000460static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
Damien Lespiauaf75f262015-02-10 19:32:17 +0000461{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000462 struct drm_device *dev = engine->dev;
463 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200464 i915_reg_t mmio;
Damien Lespiauaf75f262015-02-10 19:32:17 +0000465
466 /* The ring status page addresses are no longer next to the rest of
467 * the ring registers as of gen7.
468 */
469 if (IS_GEN7(dev)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000470 switch (engine->id) {
Damien Lespiauaf75f262015-02-10 19:32:17 +0000471 case RCS:
472 mmio = RENDER_HWS_PGA_GEN7;
473 break;
474 case BCS:
475 mmio = BLT_HWS_PGA_GEN7;
476 break;
477 /*
478 * VCS2 actually doesn't exist on Gen7. Only shut up
479 * gcc switch check warning
480 */
481 case VCS2:
482 case VCS:
483 mmio = BSD_HWS_PGA_GEN7;
484 break;
485 case VECS:
486 mmio = VEBOX_HWS_PGA_GEN7;
487 break;
488 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000489 } else if (IS_GEN6(engine->dev)) {
490 mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000491 } else {
492 /* XXX: gen8 returns to sanity */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000493 mmio = RING_HWS_PGA(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000494 }
495
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000496 I915_WRITE(mmio, (u32)engine->status_page.gfx_addr);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000497 POSTING_READ(mmio);
498
499 /*
500 * Flush the TLB for this page
501 *
502 * FIXME: These two bits have disappeared on gen8, so a question
503 * arises: do we still need this and if so how should we go about
504 * invalidating the TLB?
505 */
506 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000507 i915_reg_t reg = RING_INSTPM(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000508
509 /* ring should be idle before issuing a sync flush*/
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000510 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000511
512 I915_WRITE(reg,
513 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
514 INSTPM_SYNC_FLUSH));
515 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
516 1000))
517 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000518 engine->name);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000519 }
520}
521
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000522static bool stop_ring(struct intel_engine_cs *engine)
Chris Wilson9991ae72014-04-02 16:36:07 +0100523{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000524 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Chris Wilson9991ae72014-04-02 16:36:07 +0100525
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000526 if (!IS_GEN2(engine->dev)) {
527 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
528 if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
529 DRM_ERROR("%s : timed out trying to stop ring\n",
530 engine->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100531 /* Sometimes we observe that the idle flag is not
532 * set even though the ring is empty. So double
533 * check before giving up.
534 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000535 if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
Chris Wilson9bec9b12014-08-11 09:21:35 +0100536 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100537 }
538 }
539
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000540 I915_WRITE_CTL(engine, 0);
541 I915_WRITE_HEAD(engine, 0);
542 engine->write_tail(engine, 0);
Chris Wilson9991ae72014-04-02 16:36:07 +0100543
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000544 if (!IS_GEN2(engine->dev)) {
545 (void)I915_READ_CTL(engine);
546 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
Chris Wilson9991ae72014-04-02 16:36:07 +0100547 }
548
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000549 return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
Chris Wilson9991ae72014-04-02 16:36:07 +0100550}
551
Tomas Elffc0768c2016-03-21 16:26:59 +0000552void intel_engine_init_hangcheck(struct intel_engine_cs *engine)
553{
554 memset(&engine->hangcheck, 0, sizeof(engine->hangcheck));
555}
556
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000557static int init_ring_common(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800558{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000559 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300560 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000561 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100562 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200563 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800564
Mika Kuoppala59bad942015-01-16 11:34:40 +0200565 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200566
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000567 if (!stop_ring(engine)) {
Chris Wilson9991ae72014-04-02 16:36:07 +0100568 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000569 DRM_DEBUG_KMS("%s head not reset to zero "
570 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000571 engine->name,
572 I915_READ_CTL(engine),
573 I915_READ_HEAD(engine),
574 I915_READ_TAIL(engine),
575 I915_READ_START(engine));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800576
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000577 if (!stop_ring(engine)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000578 DRM_ERROR("failed to set %s head to zero "
579 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000580 engine->name,
581 I915_READ_CTL(engine),
582 I915_READ_HEAD(engine),
583 I915_READ_TAIL(engine),
584 I915_READ_START(engine));
Chris Wilson9991ae72014-04-02 16:36:07 +0100585 ret = -EIO;
586 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000587 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700588 }
589
Chris Wilson9991ae72014-04-02 16:36:07 +0100590 if (I915_NEED_GFX_HWS(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000591 intel_ring_setup_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100592 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000593 ring_setup_phys_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100594
Jiri Kosinaece4a172014-08-07 16:29:53 +0200595 /* Enforce ordering by reading HEAD register back */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000596 I915_READ_HEAD(engine);
Jiri Kosinaece4a172014-08-07 16:29:53 +0200597
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200598 /* Initialize the ring. This must happen _after_ we've cleared the ring
599 * registers with the above sequence (the readback of the HEAD registers
600 * also enforces ordering), otherwise the hw might lose the new ring
601 * register values. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000602 I915_WRITE_START(engine, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100603
604 /* WaClearRingBufHeadRegAtInit:ctg,elk */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000605 if (I915_READ_HEAD(engine))
Chris Wilson95468892014-08-07 15:39:54 +0100606 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000607 engine->name, I915_READ_HEAD(engine));
608 I915_WRITE_HEAD(engine, 0);
609 (void)I915_READ_HEAD(engine);
Chris Wilson95468892014-08-07 15:39:54 +0100610
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000611 I915_WRITE_CTL(engine,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100612 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000613 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800614
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800615 /* If the head is still not zero, the ring is dead */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000616 if (wait_for((I915_READ_CTL(engine) & RING_VALID) != 0 &&
617 I915_READ_START(engine) == i915_gem_obj_ggtt_offset(obj) &&
618 (I915_READ_HEAD(engine) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000619 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100620 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000621 engine->name,
622 I915_READ_CTL(engine),
623 I915_READ_CTL(engine) & RING_VALID,
624 I915_READ_HEAD(engine), I915_READ_TAIL(engine),
625 I915_READ_START(engine),
626 (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200627 ret = -EIO;
628 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800629 }
630
Dave Gordonebd0fd42014-11-27 11:22:49 +0000631 ringbuf->last_retired_head = -1;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000632 ringbuf->head = I915_READ_HEAD(engine);
633 ringbuf->tail = I915_READ_TAIL(engine) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000634 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000635
Tomas Elffc0768c2016-03-21 16:26:59 +0000636 intel_engine_init_hangcheck(engine);
Chris Wilson50f018d2013-06-10 11:20:19 +0100637
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200638out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200639 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200640
641 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700642}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800643
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100644void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000645intel_fini_pipe_control(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100646{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000647 struct drm_device *dev = engine->dev;
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100648
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000649 if (engine->scratch.obj == NULL)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100650 return;
651
652 if (INTEL_INFO(dev)->gen >= 5) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000653 kunmap(sg_page(engine->scratch.obj->pages->sgl));
654 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100655 }
656
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000657 drm_gem_object_unreference(&engine->scratch.obj->base);
658 engine->scratch.obj = NULL;
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100659}
660
661int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000662intel_init_pipe_control(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000663{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000664 int ret;
665
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000666 WARN_ON(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000667
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000668 engine->scratch.obj = i915_gem_alloc_object(engine->dev, 4096);
669 if (engine->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000670 DRM_ERROR("Failed to allocate seqno page\n");
671 ret = -ENOMEM;
672 goto err;
673 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100674
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000675 ret = i915_gem_object_set_cache_level(engine->scratch.obj,
676 I915_CACHE_LLC);
Daniel Vettera9cc7262014-02-14 14:01:13 +0100677 if (ret)
678 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000679
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000680 ret = i915_gem_obj_ggtt_pin(engine->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000681 if (ret)
682 goto err_unref;
683
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000684 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(engine->scratch.obj);
685 engine->scratch.cpu_page = kmap(sg_page(engine->scratch.obj->pages->sgl));
686 if (engine->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800687 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000688 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800689 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000690
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200691 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000692 engine->name, engine->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000693 return 0;
694
695err_unpin:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000696 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000697err_unref:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000698 drm_gem_object_unreference(&engine->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000699err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000700 return ret;
701}
702
John Harrisone2be4fa2015-05-29 17:43:54 +0100703static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100704{
Mika Kuoppala72253422014-10-07 17:21:26 +0300705 int ret, i;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000706 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000707 struct drm_device *dev = engine->dev;
Arun Siluvery888b5992014-08-26 14:44:51 +0100708 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300709 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100710
Francisco Jerez02235802015-10-07 14:44:01 +0300711 if (w->count == 0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300712 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100713
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000714 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100715 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100716 if (ret)
717 return ret;
718
John Harrison5fb9de12015-05-29 17:44:07 +0100719 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300720 if (ret)
721 return ret;
722
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000723 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300724 for (i = 0; i < w->count; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000725 intel_ring_emit_reg(engine, w->reg[i].addr);
726 intel_ring_emit(engine, w->reg[i].value);
Mika Kuoppala72253422014-10-07 17:21:26 +0300727 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000728 intel_ring_emit(engine, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300729
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000730 intel_ring_advance(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +0300731
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000732 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100733 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300734 if (ret)
735 return ret;
736
737 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
738
739 return 0;
740}
741
John Harrison87531812015-05-29 17:43:44 +0100742static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100743{
744 int ret;
745
John Harrisone2be4fa2015-05-29 17:43:54 +0100746 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100747 if (ret != 0)
748 return ret;
749
John Harrisonbe013632015-05-29 17:43:45 +0100750 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100751 if (ret)
Chris Wilsone26e1b92016-01-29 16:49:05 +0000752 return ret;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100753
Chris Wilsone26e1b92016-01-29 16:49:05 +0000754 return 0;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100755}
756
Mika Kuoppala72253422014-10-07 17:21:26 +0300757static int wa_add(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200758 i915_reg_t addr,
759 const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300760{
761 const u32 idx = dev_priv->workarounds.count;
762
763 if (WARN_ON(idx >= I915_MAX_WA_REGS))
764 return -ENOSPC;
765
766 dev_priv->workarounds.reg[idx].addr = addr;
767 dev_priv->workarounds.reg[idx].value = val;
768 dev_priv->workarounds.reg[idx].mask = mask;
769
770 dev_priv->workarounds.count++;
771
772 return 0;
773}
774
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100775#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000776 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300777 if (r) \
778 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100779 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300780
781#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000782 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300783
784#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000785 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300786
Damien Lespiau98533252014-12-08 17:33:51 +0000787#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000788 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300789
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000790#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
791#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300792
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000793#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300794
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000795static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
796 i915_reg_t reg)
Arun Siluvery33136b02016-01-21 21:43:47 +0000797{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000798 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Arun Siluvery33136b02016-01-21 21:43:47 +0000799 struct i915_workarounds *wa = &dev_priv->workarounds;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000800 const uint32_t index = wa->hw_whitelist_count[engine->id];
Arun Siluvery33136b02016-01-21 21:43:47 +0000801
802 if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
803 return -EINVAL;
804
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000805 WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
Arun Siluvery33136b02016-01-21 21:43:47 +0000806 i915_mmio_reg_offset(reg));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000807 wa->hw_whitelist_count[engine->id]++;
Arun Siluvery33136b02016-01-21 21:43:47 +0000808
809 return 0;
810}
811
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000812static int gen8_init_workarounds(struct intel_engine_cs *engine)
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100813{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000814 struct drm_device *dev = engine->dev;
Arun Siluvery68c61982015-09-25 17:40:38 +0100815 struct drm_i915_private *dev_priv = dev->dev_private;
816
817 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100818
Arun Siluvery717d84d2015-09-25 17:40:39 +0100819 /* WaDisableAsyncFlipPerfMode:bdw,chv */
820 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
821
Arun Siluveryd0581192015-09-25 17:40:40 +0100822 /* WaDisablePartialInstShootdown:bdw,chv */
823 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
824 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
825
Arun Siluverya340af52015-09-25 17:40:45 +0100826 /* Use Force Non-Coherent whenever executing a 3D context. This is a
827 * workaround for for a possible hang in the unlikely event a TLB
828 * invalidation occurs during a PSD flush.
829 */
830 /* WaForceEnableNonCoherent:bdw,chv */
Arun Siluvery120f5d22015-09-25 17:40:46 +0100831 /* WaHdcDisableFetchWhenMasked:bdw,chv */
Arun Siluverya340af52015-09-25 17:40:45 +0100832 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Arun Siluvery120f5d22015-09-25 17:40:46 +0100833 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Arun Siluverya340af52015-09-25 17:40:45 +0100834 HDC_FORCE_NON_COHERENT);
835
Arun Siluvery6def8fd2015-09-25 17:40:42 +0100836 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
837 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
838 * polygons in the same 8x4 pixel/sample area to be processed without
839 * stalling waiting for the earlier ones to write to Hierarchical Z
840 * buffer."
841 *
842 * This optimization is off by default for BDW and CHV; turn it on.
843 */
844 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
845
Arun Siluvery48404632015-09-25 17:40:43 +0100846 /* Wa4x4STCOptimizationDisable:bdw,chv */
847 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
848
Arun Siluvery7eebcde2015-09-25 17:40:44 +0100849 /*
850 * BSpec recommends 8x4 when MSAA is used,
851 * however in practice 16x4 seems fastest.
852 *
853 * Note that PS/WM thread counts depend on the WIZ hashing
854 * disable bit, which we don't touch here, but it's good
855 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
856 */
857 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
858 GEN6_WIZ_HASHING_MASK,
859 GEN6_WIZ_HASHING_16x4);
860
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100861 return 0;
862}
863
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000864static int bdw_init_workarounds(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +0300865{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100866 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000867 struct drm_device *dev = engine->dev;
Mika Kuoppala72253422014-10-07 17:21:26 +0300868 struct drm_i915_private *dev_priv = dev->dev_private;
869
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000870 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100871 if (ret)
872 return ret;
873
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700874 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Arun Siluveryd0581192015-09-25 17:40:40 +0100875 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100876
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700877 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300878 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
879 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100880
Mika Kuoppala72253422014-10-07 17:21:26 +0300881 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
882 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100883
Mika Kuoppala72253422014-10-07 17:21:26 +0300884 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000885 /* WaForceContextSaveRestoreNonCoherent:bdw */
886 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000887 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300888 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100889
Arun Siluvery86d7f232014-08-26 14:44:50 +0100890 return 0;
891}
892
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000893static int chv_init_workarounds(struct intel_engine_cs *engine)
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300894{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100895 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000896 struct drm_device *dev = engine->dev;
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300897 struct drm_i915_private *dev_priv = dev->dev_private;
898
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000899 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100900 if (ret)
901 return ret;
902
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300903 /* WaDisableThreadStallDopClockGating:chv */
Arun Siluveryd0581192015-09-25 17:40:40 +0100904 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300905
Kenneth Graunked60de812015-01-10 18:02:22 -0800906 /* Improve HiZ throughput on CHV. */
907 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
908
Mika Kuoppala72253422014-10-07 17:21:26 +0300909 return 0;
910}
911
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000912static int gen9_init_workarounds(struct intel_engine_cs *engine)
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000913{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000914 struct drm_device *dev = engine->dev;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000915 struct drm_i915_private *dev_priv = dev->dev_private;
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000916 int ret;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000917
Tim Gore12be73a2016-06-13 12:15:01 +0100918 /* WaConextSwitchWithConcurrentTLBInvalidate:skl,bxt,kbl */
919 I915_WRITE(GEN9_CSFE_CHICKEN1_RCS, _MASKED_BIT_ENABLE(GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE));
920
Mika Kuoppala68370e02016-06-07 17:18:54 +0300921 /* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl */
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300922 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
923 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
924
Mika Kuoppala68370e02016-06-07 17:18:54 +0300925 /* WaDisableKillLogic:bxt,skl,kbl */
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300926 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
927 ECOCHK_DIS_TLB);
928
Mika Kuoppala68370e02016-06-07 17:18:54 +0300929 /* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl */
930 /* WaDisablePartialInstShootdown:skl,bxt,kbl */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000931 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Tim Gore950b2aa2016-03-16 16:13:46 +0000932 FLOW_CONTROL_ENABLE |
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000933 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
934
Mika Kuoppala68370e02016-06-07 17:18:54 +0300935 /* Syncing dependencies between camera and graphics:skl,bxt,kbl */
Nick Hoath84241712015-02-05 10:47:20 +0000936 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
937 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
938
Jani Nikulae87a0052015-10-20 15:22:02 +0300939 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
940 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
941 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Damien Lespiaua86eb582015-02-11 18:21:44 +0000942 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
943 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000944
Jani Nikulae87a0052015-10-20 15:22:02 +0300945 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
946 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
947 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Damien Lespiau183c6da2015-02-09 19:33:11 +0000948 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
949 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100950 /*
951 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
952 * but we do that in per ctx batchbuffer as there is an issue
953 * with this register not getting restored on ctx restore
954 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000955 }
956
Mika Kuoppala68370e02016-06-07 17:18:54 +0300957 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt,kbl */
958 /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl */
Tim Gorebfd8ad42016-04-19 15:45:52 +0100959 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
960 GEN9_ENABLE_YV12_BUGFIX |
961 GEN9_ENABLE_GPGPU_PREEMPTION);
Nick Hoathcac23df2015-02-05 10:47:22 +0000962
Mika Kuoppala68370e02016-06-07 17:18:54 +0300963 /* Wa4x4STCOptimizationDisable:skl,bxt,kbl */
964 /* WaDisablePartialResolveInVc:skl,bxt,kbl */
Arun Siluvery60294682015-09-25 14:33:37 +0100965 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
966 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
Damien Lespiau9370cd92015-02-09 19:33:17 +0000967
Mika Kuoppala68370e02016-06-07 17:18:54 +0300968 /* WaCcsTlbPrefetchDisable:skl,bxt,kbl */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000969 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
970 GEN9_CCS_TLB_PREFETCH_ENABLE);
971
Imre Deak5a2ae952015-05-19 15:04:59 +0300972 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300973 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_C0) ||
974 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200975 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
976 PIXEL_MASK_CAMMING_DISABLE);
977
Mika Kuoppala6fd72492016-06-07 17:18:57 +0300978 /* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl */
979 WA_SET_BIT_MASKED(HDC_CHICKEN0,
980 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
981 HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
Imre Deak8ea6f892015-05-19 17:05:42 +0300982
Mika Kuoppala60f452e2016-06-07 17:18:58 +0300983 /* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
984 * both tied to WaForceContextSaveRestoreNonCoherent
985 * in some hsds for skl. We keep the tie for all gen9. The
986 * documentation is a bit hazy and so we want to get common behaviour,
987 * even though there is no clear evidence we would need both on kbl/bxt.
988 * This area has been source of system hangs so we play it safe
989 * and mimic the skl regardless of what bspec says.
990 *
991 * Use Force Non-Coherent whenever executing a 3D context. This
992 * is a workaround for a possible hang in the unlikely event
993 * a TLB invalidation occurs during a PSD flush.
994 */
995
996 /* WaForceEnableNonCoherent:skl,bxt,kbl */
997 WA_SET_BIT_MASKED(HDC_CHICKEN0,
998 HDC_FORCE_NON_COHERENT);
999
1000 /* WaDisableHDCInvalidation:skl,bxt,kbl */
1001 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
1002 BDW_DISABLE_HDC_INVALIDATION);
1003
Mika Kuoppala68370e02016-06-07 17:18:54 +03001004 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl */
1005 if (IS_SKYLAKE(dev_priv) ||
1006 IS_KABYLAKE(dev_priv) ||
1007 IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
Arun Siluvery8c761602015-09-08 10:31:48 +01001008 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
1009 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery8c761602015-09-08 10:31:48 +01001010
Mika Kuoppala68370e02016-06-07 17:18:54 +03001011 /* WaDisableSTUnitPowerOptimization:skl,bxt,kbl */
Robert Beckett6b6d5622015-09-08 10:31:52 +01001012 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
1013
Mika Kuoppala68370e02016-06-07 17:18:54 +03001014 /* WaOCLCoherentLineFlush:skl,bxt,kbl */
Arun Siluvery6ecf56a2016-01-21 21:43:54 +00001015 I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
1016 GEN8_LQSC_FLUSH_COHERENT_LINES));
1017
arun.siluvery@linux.intel.comf98edb22016-06-06 09:52:49 +01001018 /* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt */
1019 ret = wa_ring_whitelist_reg(engine, GEN9_CTX_PREEMPT_REG);
1020 if (ret)
1021 return ret;
1022
Mika Kuoppala68370e02016-06-07 17:18:54 +03001023 /* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001024 ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
Arun Siluverye0f3fa02016-01-21 21:43:48 +00001025 if (ret)
1026 return ret;
1027
Mika Kuoppala68370e02016-06-07 17:18:54 +03001028 /* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001029 ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
Arun Siluvery3669ab62016-01-21 21:43:49 +00001030 if (ret)
1031 return ret;
1032
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001033 return 0;
1034}
1035
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001036static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001037{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001038 struct drm_device *dev = engine->dev;
Damien Lespiaub7668792015-02-14 18:30:29 +00001039 struct drm_i915_private *dev_priv = dev->dev_private;
1040 u8 vals[3] = { 0, 0, 0 };
1041 unsigned int i;
1042
1043 for (i = 0; i < 3; i++) {
1044 u8 ss;
1045
1046 /*
1047 * Only consider slices where one, and only one, subslice has 7
1048 * EUs
1049 */
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +08001050 if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
Damien Lespiaub7668792015-02-14 18:30:29 +00001051 continue;
1052
1053 /*
1054 * subslice_7eu[i] != 0 (because of the check above) and
1055 * ss_max == 4 (maximum number of subslices possible per slice)
1056 *
1057 * -> 0 <= ss <= 3;
1058 */
1059 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1060 vals[i] = 3 - ss;
1061 }
1062
1063 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1064 return 0;
1065
1066 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1067 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1068 GEN9_IZ_HASHING_MASK(2) |
1069 GEN9_IZ_HASHING_MASK(1) |
1070 GEN9_IZ_HASHING_MASK(0),
1071 GEN9_IZ_HASHING(2, vals[2]) |
1072 GEN9_IZ_HASHING(1, vals[1]) |
1073 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001074
Mika Kuoppala72253422014-10-07 17:21:26 +03001075 return 0;
1076}
1077
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001078static int skl_init_workarounds(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001079{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001080 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001081 struct drm_device *dev = engine->dev;
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001082 struct drm_i915_private *dev_priv = dev->dev_private;
1083
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001084 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001085 if (ret)
1086 return ret;
Damien Lespiau8d205492015-02-09 19:33:15 +00001087
Arun Siluverya78536e2016-01-21 21:43:53 +00001088 /*
1089 * Actual WA is to disable percontext preemption granularity control
1090 * until D0 which is the default case so this is equivalent to
1091 * !WaDisablePerCtxtPreemptionGranularityControl:skl
1092 */
1093 if (IS_SKL_REVID(dev, SKL_REVID_E0, REVID_FOREVER)) {
1094 I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
1095 _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
1096 }
1097
Jani Nikulae87a0052015-10-20 15:22:02 +03001098 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001099 /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
1100 I915_WRITE(FF_SLICE_CS_CHICKEN2,
1101 _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
1102 }
1103
1104 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1105 * involving this register should also be added to WA batch as required.
1106 */
Jani Nikulae87a0052015-10-20 15:22:02 +03001107 if (IS_SKL_REVID(dev, 0, SKL_REVID_E0))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001108 /* WaDisableLSQCROPERFforOCL:skl */
1109 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1110 GEN8_LQSC_RO_PERF_DIS);
1111
1112 /* WaEnableGapsTsvCreditFix:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001113 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001114 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1115 GEN9_GAPS_TSV_CREDIT_DISABLE));
1116 }
1117
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001118 /* WaDisablePowerCompilerClockGating:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001119 if (IS_SKL_REVID(dev, SKL_REVID_B0, SKL_REVID_B0))
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001120 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1121 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1122
Jani Nikulae87a0052015-10-20 15:22:02 +03001123 /* WaBarrierPerformanceFixDisable:skl */
1124 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_D0))
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001125 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1126 HDC_FENCE_DEST_SLM_DISABLE |
1127 HDC_BARRIER_PERFORMANCE_DISABLE);
1128
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001129 /* WaDisableSbeCacheDispatchPortSharing:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001130 if (IS_SKL_REVID(dev, 0, SKL_REVID_F0))
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001131 WA_SET_BIT_MASKED(
1132 GEN7_HALF_SLICE_CHICKEN1,
1133 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001134
Mika Kuoppalac0004562016-06-07 17:18:53 +03001135 /* WaDisableGafsUnitClkGating:skl */
1136 WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
1137
Arun Siluvery61074972016-01-21 21:43:52 +00001138 /* WaDisableLSQCROPERFforOCL:skl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001139 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluvery61074972016-01-21 21:43:52 +00001140 if (ret)
1141 return ret;
1142
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001143 return skl_tune_iz_hashing(engine);
Damien Lespiau8d205492015-02-09 19:33:15 +00001144}
1145
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001146static int bxt_init_workarounds(struct intel_engine_cs *engine)
Nick Hoathcae04372015-03-17 11:39:38 +02001147{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001148 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001149 struct drm_device *dev = engine->dev;
Nick Hoathdfb601e2015-04-10 13:12:24 +01001150 struct drm_i915_private *dev_priv = dev->dev_private;
1151
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001152 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001153 if (ret)
1154 return ret;
Nick Hoathcae04372015-03-17 11:39:38 +02001155
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001156 /* WaStoreMultiplePTEenable:bxt */
1157 /* This is a requirement according to Hardware specification */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001158 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001159 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
1160
1161 /* WaSetClckGatingDisableMedia:bxt */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001162 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001163 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
1164 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
1165 }
1166
Nick Hoathdfb601e2015-04-10 13:12:24 +01001167 /* WaDisableThreadStallDopClockGating:bxt */
1168 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1169 STALL_DOP_GATING_DISABLE);
1170
Nick Hoath983b4b92015-04-10 13:12:25 +01001171 /* WaDisableSbeCacheDispatchPortSharing:bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001172 if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
Nick Hoath983b4b92015-04-10 13:12:25 +01001173 WA_SET_BIT_MASKED(
1174 GEN7_HALF_SLICE_CHICKEN1,
1175 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1176 }
1177
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001178 /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
1179 /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
1180 /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
Arun Siluverya786d532016-01-21 21:43:51 +00001181 /* WaDisableLSQCROPERFforOCL:bxt */
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001182 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001183 ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001184 if (ret)
1185 return ret;
Arun Siluverya786d532016-01-21 21:43:51 +00001186
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001187 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluverya786d532016-01-21 21:43:51 +00001188 if (ret)
1189 return ret;
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001190 }
1191
Mika Kuoppala7b9005c2016-06-07 17:19:07 +03001192 /* WaInsertDummyPushConstPs:bxt */
1193 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
1194 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1195 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
1196
Nick Hoathcae04372015-03-17 11:39:38 +02001197 return 0;
1198}
1199
Mika Kuoppala68370e02016-06-07 17:18:54 +03001200static int kbl_init_workarounds(struct intel_engine_cs *engine)
1201{
Mika Kuoppala79164502016-06-07 17:18:59 +03001202 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Mika Kuoppala68370e02016-06-07 17:18:54 +03001203 int ret;
1204
1205 ret = gen9_init_workarounds(engine);
1206 if (ret)
1207 return ret;
1208
Mika Kuoppala79164502016-06-07 17:18:59 +03001209 /* WaEnableGapsTsvCreditFix:kbl */
1210 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1211 GEN9_GAPS_TSV_CREDIT_DISABLE));
1212
Mika Kuoppalab9042042016-06-07 17:19:06 +03001213 /* WaDisableDynamicCreditSharing:kbl */
1214 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
1215 WA_SET_BIT(GAMT_CHKN_BIT_REG,
1216 GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING);
1217
Mika Kuoppala3d042d42016-06-07 17:19:00 +03001218 /* WaDisableFenceDestinationToSLM:kbl (pre-prod) */
1219 if (IS_KBL_REVID(dev_priv, KBL_REVID_A0, KBL_REVID_A0))
1220 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1221 HDC_FENCE_DEST_SLM_DISABLE);
1222
Mika Kuoppala738fa1b2016-06-07 17:19:03 +03001223 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1224 * involving this register should also be added to WA batch as required.
1225 */
1226 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_E0))
1227 /* WaDisableLSQCROPERFforOCL:kbl */
1228 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1229 GEN8_LQSC_RO_PERF_DIS);
1230
Mika Kuoppala7b9005c2016-06-07 17:19:07 +03001231 /* WaInsertDummyPushConstPs:kbl */
1232 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
1233 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1234 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
1235
Mika Kuoppala3af5f112016-06-07 17:19:11 +03001236 /* WaDisableGafsUnitClkGating:kbl */
1237 WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
1238
Mika Kuoppala0a3e3f02016-06-07 17:19:12 +03001239 /* WaDisableSbeCacheDispatchPortSharing:kbl */
1240 WA_SET_BIT_MASKED(
1241 GEN7_HALF_SLICE_CHICKEN1,
1242 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1243
Mika Kuoppala738fa1b2016-06-07 17:19:03 +03001244 /* WaDisableLSQCROPERFforOCL:kbl */
1245 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
1246 if (ret)
1247 return ret;
1248
Mika Kuoppala68370e02016-06-07 17:18:54 +03001249 return 0;
1250}
1251
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001252int init_workarounds_ring(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +03001253{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001254 struct drm_device *dev = engine->dev;
Mika Kuoppala72253422014-10-07 17:21:26 +03001255 struct drm_i915_private *dev_priv = dev->dev_private;
1256
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001257 WARN_ON(engine->id != RCS);
Mika Kuoppala72253422014-10-07 17:21:26 +03001258
1259 dev_priv->workarounds.count = 0;
Arun Siluvery33136b02016-01-21 21:43:47 +00001260 dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
Mika Kuoppala72253422014-10-07 17:21:26 +03001261
1262 if (IS_BROADWELL(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001263 return bdw_init_workarounds(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +03001264
1265 if (IS_CHERRYVIEW(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001266 return chv_init_workarounds(engine);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001267
Damien Lespiau8d205492015-02-09 19:33:15 +00001268 if (IS_SKYLAKE(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001269 return skl_init_workarounds(engine);
Nick Hoathcae04372015-03-17 11:39:38 +02001270
1271 if (IS_BROXTON(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001272 return bxt_init_workarounds(engine);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001273
Mika Kuoppala68370e02016-06-07 17:18:54 +03001274 if (IS_KABYLAKE(dev_priv))
1275 return kbl_init_workarounds(engine);
1276
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001277 return 0;
1278}
1279
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001280static int init_render_ring(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001281{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001282 struct drm_device *dev = engine->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001283 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001284 int ret = init_ring_common(engine);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001285 if (ret)
1286 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001287
Akash Goel61a563a2014-03-25 18:01:50 +05301288 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1289 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001290 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001291
1292 /* We need to disable the AsyncFlip performance optimisations in order
1293 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1294 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001295 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001296 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001297 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001298 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001299 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1300
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001301 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301302 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001303 if (INTEL_INFO(dev)->gen == 6)
1304 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001305 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001306
Akash Goel01fa0302014-03-24 23:00:04 +05301307 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001308 if (IS_GEN7(dev))
1309 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301310 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001311 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001312
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001313 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001314 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1315 * "If this bit is set, STCunit will have LRA as replacement
1316 * policy. [...] This bit must be reset. LRA replacement
1317 * policy is not supported."
1318 */
1319 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001320 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001321 }
1322
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001323 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001324 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001325
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001326 if (HAS_L3_DPF(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001327 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001328
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001329 return init_workarounds_ring(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001330}
1331
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001332static void render_ring_cleanup(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001333{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001334 struct drm_device *dev = engine->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001335 struct drm_i915_private *dev_priv = dev->dev_private;
1336
1337 if (dev_priv->semaphore_obj) {
1338 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1339 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1340 dev_priv->semaphore_obj = NULL;
1341 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001342
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001343 intel_fini_pipe_control(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001344}
1345
John Harrisonf7169682015-05-29 17:44:05 +01001346static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001347 unsigned int num_dwords)
1348{
1349#define MBOX_UPDATE_DWORDS 8
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001350 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky3e789982014-06-30 09:53:37 -07001351 struct drm_device *dev = signaller->dev;
1352 struct drm_i915_private *dev_priv = dev->dev_private;
1353 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001354 enum intel_engine_id id;
1355 int ret, num_rings;
Ben Widawsky3e789982014-06-30 09:53:37 -07001356
1357 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1358 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1359#undef MBOX_UPDATE_DWORDS
1360
John Harrison5fb9de12015-05-29 17:44:07 +01001361 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001362 if (ret)
1363 return ret;
1364
Dave Gordonc3232b12016-03-23 18:19:53 +00001365 for_each_engine_id(waiter, dev_priv, id) {
John Harrison6259cea2014-11-24 18:49:29 +00001366 u32 seqno;
Dave Gordonc3232b12016-03-23 18:19:53 +00001367 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001368 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1369 continue;
1370
John Harrisonf7169682015-05-29 17:44:05 +01001371 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001372 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1373 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1374 PIPE_CONTROL_QW_WRITE |
1375 PIPE_CONTROL_FLUSH_ENABLE);
1376 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1377 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001378 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001379 intel_ring_emit(signaller, 0);
1380 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
Chris Wilson83e53802016-04-29 13:18:23 +01001381 MI_SEMAPHORE_TARGET(waiter->hw_id));
Ben Widawsky3e789982014-06-30 09:53:37 -07001382 intel_ring_emit(signaller, 0);
1383 }
1384
1385 return 0;
1386}
1387
John Harrisonf7169682015-05-29 17:44:05 +01001388static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001389 unsigned int num_dwords)
1390{
1391#define MBOX_UPDATE_DWORDS 6
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001392 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky3e789982014-06-30 09:53:37 -07001393 struct drm_device *dev = signaller->dev;
1394 struct drm_i915_private *dev_priv = dev->dev_private;
1395 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001396 enum intel_engine_id id;
1397 int ret, num_rings;
Ben Widawsky3e789982014-06-30 09:53:37 -07001398
1399 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1400 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1401#undef MBOX_UPDATE_DWORDS
1402
John Harrison5fb9de12015-05-29 17:44:07 +01001403 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001404 if (ret)
1405 return ret;
1406
Dave Gordonc3232b12016-03-23 18:19:53 +00001407 for_each_engine_id(waiter, dev_priv, id) {
John Harrison6259cea2014-11-24 18:49:29 +00001408 u32 seqno;
Dave Gordonc3232b12016-03-23 18:19:53 +00001409 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001410 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1411 continue;
1412
John Harrisonf7169682015-05-29 17:44:05 +01001413 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001414 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1415 MI_FLUSH_DW_OP_STOREDW);
1416 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1417 MI_FLUSH_DW_USE_GTT);
1418 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001419 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001420 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
Chris Wilson83e53802016-04-29 13:18:23 +01001421 MI_SEMAPHORE_TARGET(waiter->hw_id));
Ben Widawsky3e789982014-06-30 09:53:37 -07001422 intel_ring_emit(signaller, 0);
1423 }
1424
1425 return 0;
1426}
1427
John Harrisonf7169682015-05-29 17:44:05 +01001428static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001429 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001430{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001431 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001432 struct drm_device *dev = signaller->dev;
1433 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001434 struct intel_engine_cs *useless;
Dave Gordonc3232b12016-03-23 18:19:53 +00001435 enum intel_engine_id id;
1436 int ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001437
Ben Widawskya1444b72014-06-30 09:53:35 -07001438#define MBOX_UPDATE_DWORDS 3
1439 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1440 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1441#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001442
John Harrison5fb9de12015-05-29 17:44:07 +01001443 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001444 if (ret)
1445 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001446
Dave Gordonc3232b12016-03-23 18:19:53 +00001447 for_each_engine_id(useless, dev_priv, id) {
1448 i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[id];
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001449
1450 if (i915_mmio_reg_valid(mbox_reg)) {
John Harrisonf7169682015-05-29 17:44:05 +01001451 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001452
Ben Widawsky78325f22014-04-29 14:52:29 -07001453 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001454 intel_ring_emit_reg(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001455 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001456 }
1457 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001458
Ben Widawskya1444b72014-06-30 09:53:35 -07001459 /* If num_dwords was rounded, make sure the tail pointer is correct */
1460 if (num_rings % 2 == 0)
1461 intel_ring_emit(signaller, MI_NOOP);
1462
Ben Widawsky024a43e2014-04-29 14:52:30 -07001463 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001464}
1465
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001466/**
1467 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001468 *
1469 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001470 *
1471 * Update the mailbox registers in the *other* rings with the current seqno.
1472 * This acts like a signal in the canonical semaphore.
1473 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001474static int
John Harrisonee044a82015-05-29 17:44:00 +01001475gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001476{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001477 struct intel_engine_cs *engine = req->engine;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001478 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001479
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001480 if (engine->semaphore.signal)
1481 ret = engine->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001482 else
John Harrison5fb9de12015-05-29 17:44:07 +01001483 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001484
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001485 if (ret)
1486 return ret;
1487
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001488 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1489 intel_ring_emit(engine,
1490 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1491 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1492 intel_ring_emit(engine, MI_USER_INTERRUPT);
1493 __intel_ring_advance(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001494
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001495 return 0;
1496}
1497
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001498static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1499 u32 seqno)
1500{
1501 struct drm_i915_private *dev_priv = dev->dev_private;
1502 return dev_priv->last_seqno < seqno;
1503}
1504
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001505/**
1506 * intel_ring_sync - sync the waiter to the signaller on seqno
1507 *
1508 * @waiter - ring that is waiting
1509 * @signaller - ring which has, or will signal
1510 * @seqno - seqno which the waiter will block on
1511 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001512
1513static int
John Harrison599d9242015-05-29 17:44:04 +01001514gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001515 struct intel_engine_cs *signaller,
1516 u32 seqno)
1517{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001518 struct intel_engine_cs *waiter = waiter_req->engine;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001519 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1520 int ret;
1521
John Harrison5fb9de12015-05-29 17:44:07 +01001522 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001523 if (ret)
1524 return ret;
1525
1526 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1527 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001528 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001529 MI_SEMAPHORE_SAD_GTE_SDD);
1530 intel_ring_emit(waiter, seqno);
1531 intel_ring_emit(waiter,
1532 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1533 intel_ring_emit(waiter,
1534 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1535 intel_ring_advance(waiter);
1536 return 0;
1537}
1538
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001539static int
John Harrison599d9242015-05-29 17:44:04 +01001540gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001541 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001542 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001543{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001544 struct intel_engine_cs *waiter = waiter_req->engine;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001545 u32 dw1 = MI_SEMAPHORE_MBOX |
1546 MI_SEMAPHORE_COMPARE |
1547 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001548 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1549 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001550
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001551 /* Throughout all of the GEM code, seqno passed implies our current
1552 * seqno is >= the last seqno executed. However for hardware the
1553 * comparison is strictly greater than.
1554 */
1555 seqno -= 1;
1556
Ben Widawskyebc348b2014-04-29 14:52:28 -07001557 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001558
John Harrison5fb9de12015-05-29 17:44:07 +01001559 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001560 if (ret)
1561 return ret;
1562
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001563 /* If seqno wrap happened, omit the wait with no-ops */
1564 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001565 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001566 intel_ring_emit(waiter, seqno);
1567 intel_ring_emit(waiter, 0);
1568 intel_ring_emit(waiter, MI_NOOP);
1569 } else {
1570 intel_ring_emit(waiter, MI_NOOP);
1571 intel_ring_emit(waiter, MI_NOOP);
1572 intel_ring_emit(waiter, MI_NOOP);
1573 intel_ring_emit(waiter, MI_NOOP);
1574 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001575 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001576
1577 return 0;
1578}
1579
Chris Wilsonc6df5412010-12-15 09:56:50 +00001580#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1581do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001582 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1583 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001584 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1585 intel_ring_emit(ring__, 0); \
1586 intel_ring_emit(ring__, 0); \
1587} while (0)
1588
1589static int
John Harrisonee044a82015-05-29 17:44:00 +01001590pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001591{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001592 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001593 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001594 int ret;
1595
1596 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1597 * incoherent with writes to memory, i.e. completely fubar,
1598 * so we need to use PIPE_NOTIFY instead.
1599 *
1600 * However, we also need to workaround the qword write
1601 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1602 * memory before requesting an interrupt.
1603 */
John Harrison5fb9de12015-05-29 17:44:07 +01001604 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001605 if (ret)
1606 return ret;
1607
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001608 intel_ring_emit(engine,
1609 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001610 PIPE_CONTROL_WRITE_FLUSH |
1611 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001612 intel_ring_emit(engine,
1613 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1614 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1615 intel_ring_emit(engine, 0);
1616 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001617 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001618 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001619 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001620 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001621 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001622 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001623 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001624 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001625 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001626 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001627
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001628 intel_ring_emit(engine,
1629 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001630 PIPE_CONTROL_WRITE_FLUSH |
1631 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001632 PIPE_CONTROL_NOTIFY);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001633 intel_ring_emit(engine,
1634 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1635 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1636 intel_ring_emit(engine, 0);
1637 __intel_ring_advance(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001638
Chris Wilsonc6df5412010-12-15 09:56:50 +00001639 return 0;
1640}
1641
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001642static void
1643gen6_seqno_barrier(struct intel_engine_cs *engine)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001644{
Chris Wilsone32da7a2016-04-27 09:02:01 +01001645 struct drm_i915_private *dev_priv = engine->dev->dev_private;
1646
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001647 /* Workaround to force correct ordering between irq and seqno writes on
1648 * ivb (and maybe also on snb) by reading from a CS register (like
Chris Wilson9b9ed302016-04-09 10:57:53 +01001649 * ACTHD) before reading the status page.
1650 *
1651 * Note that this effectively stalls the read by the time it takes to
1652 * do a memory transaction, which more or less ensures that the write
1653 * from the GPU has sufficient time to invalidate the CPU cacheline.
1654 * Alternatively we could delay the interrupt from the CS ring to give
1655 * the write time to land, but that would incur a delay after every
1656 * batch i.e. much more frequent than a delay when waiting for the
1657 * interrupt (with the same net latency).
Chris Wilsone32da7a2016-04-27 09:02:01 +01001658 *
1659 * Also note that to prevent whole machine hangs on gen7, we have to
1660 * take the spinlock to guard against concurrent cacheline access.
Chris Wilson9b9ed302016-04-09 10:57:53 +01001661 */
Chris Wilsone32da7a2016-04-27 09:02:01 +01001662 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001663 POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
Chris Wilsone32da7a2016-04-27 09:02:01 +01001664 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001665}
1666
1667static u32
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001668ring_get_seqno(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001669{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001670 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001671}
1672
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001673static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001674ring_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001675{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001676 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001677}
1678
Chris Wilsonc6df5412010-12-15 09:56:50 +00001679static u32
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001680pc_render_get_seqno(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001681{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001682 return engine->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001683}
1684
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001685static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001686pc_render_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001687{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001688 engine->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001689}
1690
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001691static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001692gen5_ring_get_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001693{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001694 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001695 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001696 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001697
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001698 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001699 return false;
1700
Chris Wilson7338aef2012-04-24 21:48:47 +01001701 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001702 if (engine->irq_refcount++ == 0)
1703 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001704 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001705
1706 return true;
1707}
1708
1709static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001710gen5_ring_put_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001711{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001712 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001713 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001714 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001715
Chris Wilson7338aef2012-04-24 21:48:47 +01001716 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001717 if (--engine->irq_refcount == 0)
1718 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001719 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001720}
1721
1722static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001723i9xx_ring_get_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001724{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001725 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001726 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001727 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001728
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001729 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001730 return false;
1731
Chris Wilson7338aef2012-04-24 21:48:47 +01001732 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001733 if (engine->irq_refcount++ == 0) {
1734 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001735 I915_WRITE(IMR, dev_priv->irq_mask);
1736 POSTING_READ(IMR);
1737 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001738 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001739
1740 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001741}
1742
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001743static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001744i9xx_ring_put_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001745{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001746 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001747 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001748 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001749
Chris Wilson7338aef2012-04-24 21:48:47 +01001750 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001751 if (--engine->irq_refcount == 0) {
1752 dev_priv->irq_mask |= engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001753 I915_WRITE(IMR, dev_priv->irq_mask);
1754 POSTING_READ(IMR);
1755 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001756 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001757}
1758
Chris Wilsonc2798b12012-04-22 21:13:57 +01001759static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001760i8xx_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001761{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001762 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001763 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001764 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001765
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001766 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001767 return false;
1768
Chris Wilson7338aef2012-04-24 21:48:47 +01001769 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001770 if (engine->irq_refcount++ == 0) {
1771 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001772 I915_WRITE16(IMR, dev_priv->irq_mask);
1773 POSTING_READ16(IMR);
1774 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001775 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001776
1777 return true;
1778}
1779
1780static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001781i8xx_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001782{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001783 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001784 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001785 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001786
Chris Wilson7338aef2012-04-24 21:48:47 +01001787 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001788 if (--engine->irq_refcount == 0) {
1789 dev_priv->irq_mask |= engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001790 I915_WRITE16(IMR, dev_priv->irq_mask);
1791 POSTING_READ16(IMR);
1792 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001793 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001794}
1795
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001796static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001797bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001798 u32 invalidate_domains,
1799 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001800{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001801 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001802 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001803
John Harrison5fb9de12015-05-29 17:44:07 +01001804 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001805 if (ret)
1806 return ret;
1807
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001808 intel_ring_emit(engine, MI_FLUSH);
1809 intel_ring_emit(engine, MI_NOOP);
1810 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001811 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001812}
1813
Chris Wilson3cce4692010-10-27 16:11:02 +01001814static int
John Harrisonee044a82015-05-29 17:44:00 +01001815i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001816{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001817 struct intel_engine_cs *engine = req->engine;
Chris Wilson3cce4692010-10-27 16:11:02 +01001818 int ret;
1819
John Harrison5fb9de12015-05-29 17:44:07 +01001820 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001821 if (ret)
1822 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001823
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001824 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1825 intel_ring_emit(engine,
1826 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1827 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1828 intel_ring_emit(engine, MI_USER_INTERRUPT);
1829 __intel_ring_advance(engine);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001830
Chris Wilson3cce4692010-10-27 16:11:02 +01001831 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001832}
1833
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001834static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001835gen6_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001836{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001837 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001838 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001839 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001840
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001841 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1842 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001843
Chris Wilson7338aef2012-04-24 21:48:47 +01001844 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001845 if (engine->irq_refcount++ == 0) {
1846 if (HAS_L3_DPF(dev) && engine->id == RCS)
1847 I915_WRITE_IMR(engine,
1848 ~(engine->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001849 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001850 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001851 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1852 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001853 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001854 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001855
1856 return true;
1857}
1858
1859static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001860gen6_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001861{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001862 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001863 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001864 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001865
Chris Wilson7338aef2012-04-24 21:48:47 +01001866 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001867 if (--engine->irq_refcount == 0) {
1868 if (HAS_L3_DPF(dev) && engine->id == RCS)
1869 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001870 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001871 I915_WRITE_IMR(engine, ~0);
1872 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001873 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001874 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001875}
1876
Ben Widawskya19d2932013-05-28 19:22:30 -07001877static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001878hsw_vebox_get_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001879{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001880 struct drm_device *dev = engine->dev;
Ben Widawskya19d2932013-05-28 19:22:30 -07001881 struct drm_i915_private *dev_priv = dev->dev_private;
1882 unsigned long flags;
1883
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001884 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001885 return false;
1886
Daniel Vetter59cdb632013-07-04 23:35:28 +02001887 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001888 if (engine->irq_refcount++ == 0) {
1889 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1890 gen6_enable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001891 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001892 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001893
1894 return true;
1895}
1896
1897static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001898hsw_vebox_put_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001899{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001900 struct drm_device *dev = engine->dev;
Ben Widawskya19d2932013-05-28 19:22:30 -07001901 struct drm_i915_private *dev_priv = dev->dev_private;
1902 unsigned long flags;
1903
Daniel Vetter59cdb632013-07-04 23:35:28 +02001904 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001905 if (--engine->irq_refcount == 0) {
1906 I915_WRITE_IMR(engine, ~0);
1907 gen6_disable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001908 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001909 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001910}
1911
Ben Widawskyabd58f02013-11-02 21:07:09 -07001912static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001913gen8_ring_get_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001914{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001915 struct drm_device *dev = engine->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001916 struct drm_i915_private *dev_priv = dev->dev_private;
1917 unsigned long flags;
1918
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001919 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001920 return false;
1921
1922 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001923 if (engine->irq_refcount++ == 0) {
1924 if (HAS_L3_DPF(dev) && engine->id == RCS) {
1925 I915_WRITE_IMR(engine,
1926 ~(engine->irq_enable_mask |
Ben Widawskyabd58f02013-11-02 21:07:09 -07001927 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1928 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001929 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001930 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001931 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001932 }
1933 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1934
1935 return true;
1936}
1937
1938static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001939gen8_ring_put_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001940{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001941 struct drm_device *dev = engine->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001942 struct drm_i915_private *dev_priv = dev->dev_private;
1943 unsigned long flags;
1944
1945 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001946 if (--engine->irq_refcount == 0) {
1947 if (HAS_L3_DPF(dev) && engine->id == RCS) {
1948 I915_WRITE_IMR(engine,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001949 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1950 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001951 I915_WRITE_IMR(engine, ~0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001952 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001953 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001954 }
1955 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1956}
1957
Zou Nan haid1b851f2010-05-21 09:08:57 +08001958static int
John Harrison53fddaf2015-05-29 17:44:02 +01001959i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001960 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001961 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001962{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001963 struct intel_engine_cs *engine = req->engine;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001964 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001965
John Harrison5fb9de12015-05-29 17:44:07 +01001966 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001967 if (ret)
1968 return ret;
1969
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001970 intel_ring_emit(engine,
Chris Wilson65f56872012-04-17 16:38:12 +01001971 MI_BATCH_BUFFER_START |
1972 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001973 (dispatch_flags & I915_DISPATCH_SECURE ?
1974 0 : MI_BATCH_NON_SECURE_I965));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001975 intel_ring_emit(engine, offset);
1976 intel_ring_advance(engine);
Chris Wilson78501ea2010-10-27 12:18:21 +01001977
Zou Nan haid1b851f2010-05-21 09:08:57 +08001978 return 0;
1979}
1980
Daniel Vetterb45305f2012-12-17 16:21:27 +01001981/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1982#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001983#define I830_TLB_ENTRIES (2)
1984#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001985static int
John Harrison53fddaf2015-05-29 17:44:02 +01001986i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001987 u64 offset, u32 len,
1988 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001989{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001990 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001991 u32 cs_offset = engine->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001992 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001993
John Harrison5fb9de12015-05-29 17:44:07 +01001994 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001995 if (ret)
1996 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001997
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001998 /* Evict the invalid PTE TLBs */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001999 intel_ring_emit(engine, COLOR_BLT_CMD | BLT_WRITE_RGBA);
2000 intel_ring_emit(engine, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
2001 intel_ring_emit(engine, I830_TLB_ENTRIES << 16 | 4); /* load each page */
2002 intel_ring_emit(engine, cs_offset);
2003 intel_ring_emit(engine, 0xdeadbeef);
2004 intel_ring_emit(engine, MI_NOOP);
2005 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002006
John Harrison8e004ef2015-02-13 11:48:10 +00002007 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01002008 if (len > I830_BATCH_LIMIT)
2009 return -ENOSPC;
2010
John Harrison5fb9de12015-05-29 17:44:07 +01002011 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002012 if (ret)
2013 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002014
2015 /* Blit the batch (which has now all relocs applied) to the
2016 * stable batch scratch bo area (so that the CS never
2017 * stumbles over its tlb invalidation bug) ...
2018 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002019 intel_ring_emit(engine, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
2020 intel_ring_emit(engine,
2021 BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
2022 intel_ring_emit(engine, DIV_ROUND_UP(len, 4096) << 16 | 4096);
2023 intel_ring_emit(engine, cs_offset);
2024 intel_ring_emit(engine, 4096);
2025 intel_ring_emit(engine, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002026
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002027 intel_ring_emit(engine, MI_FLUSH);
2028 intel_ring_emit(engine, MI_NOOP);
2029 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002030
2031 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002032 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01002033 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002034
Ville Syrjälä9d611c02015-12-14 18:23:49 +02002035 ret = intel_ring_begin(req, 2);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002036 if (ret)
2037 return ret;
2038
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002039 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
2040 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
2041 0 : MI_BATCH_NON_SECURE));
2042 intel_ring_advance(engine);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002043
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002044 return 0;
2045}
2046
2047static int
John Harrison53fddaf2015-05-29 17:44:02 +01002048i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002049 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002050 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002051{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002052 struct intel_engine_cs *engine = req->engine;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002053 int ret;
2054
John Harrison5fb9de12015-05-29 17:44:07 +01002055 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002056 if (ret)
2057 return ret;
2058
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002059 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
2060 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
2061 0 : MI_BATCH_NON_SECURE));
2062 intel_ring_advance(engine);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002063
Eric Anholt62fdfea2010-05-21 13:26:39 -07002064 return 0;
2065}
2066
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002067static void cleanup_phys_status_page(struct intel_engine_cs *engine)
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002068{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002069 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002070
2071 if (!dev_priv->status_page_dmah)
2072 return;
2073
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002074 drm_pci_free(engine->dev, dev_priv->status_page_dmah);
2075 engine->status_page.page_addr = NULL;
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002076}
2077
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002078static void cleanup_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002079{
Chris Wilson05394f32010-11-08 19:18:58 +00002080 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002081
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002082 obj = engine->status_page.obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002083 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002084 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002085
Chris Wilson9da3da62012-06-01 15:20:22 +01002086 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002087 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002088 drm_gem_object_unreference(&obj->base);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002089 engine->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002090}
2091
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002092static int init_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002093{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002094 struct drm_i915_gem_object *obj = engine->status_page.obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002095
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002096 if (obj == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04002097 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01002098 int ret;
2099
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002100 obj = i915_gem_alloc_object(engine->dev, 4096);
Chris Wilsone3efda42014-04-09 09:19:41 +01002101 if (obj == NULL) {
2102 DRM_ERROR("Failed to allocate status page\n");
2103 return -ENOMEM;
2104 }
2105
2106 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2107 if (ret)
2108 goto err_unref;
2109
Chris Wilson1f767e02014-07-03 17:33:03 -04002110 flags = 0;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002111 if (!HAS_LLC(engine->dev))
Chris Wilson1f767e02014-07-03 17:33:03 -04002112 /* On g33, we cannot place HWS above 256MiB, so
2113 * restrict its pinning to the low mappable arena.
2114 * Though this restriction is not documented for
2115 * gen4, gen5, or byt, they also behave similarly
2116 * and hang if the HWS is placed at the top of the
2117 * GTT. To generalise, it appears that all !llc
2118 * platforms have issues with us placing the HWS
2119 * above the mappable region (even though we never
2120 * actualy map it).
2121 */
2122 flags |= PIN_MAPPABLE;
2123 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01002124 if (ret) {
2125err_unref:
2126 drm_gem_object_unreference(&obj->base);
2127 return ret;
2128 }
2129
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002130 engine->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002131 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01002132
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002133 engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
2134 engine->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
2135 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002136
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002137 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002138 engine->name, engine->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002139
2140 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002141}
2142
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002143static int init_phys_status_page(struct intel_engine_cs *engine)
Chris Wilson6b8294a2012-11-16 11:43:20 +00002144{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002145 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002146
2147 if (!dev_priv->status_page_dmah) {
2148 dev_priv->status_page_dmah =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002149 drm_pci_alloc(engine->dev, PAGE_SIZE, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002150 if (!dev_priv->status_page_dmah)
2151 return -ENOMEM;
2152 }
2153
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002154 engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
2155 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002156
2157 return 0;
2158}
2159
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002160void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2161{
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002162 if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002163 i915_gem_object_unpin_map(ringbuf->obj);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002164 else
2165 iounmap(ringbuf->virtual_start);
Dave Gordon83052162016-04-12 14:46:16 +01002166 ringbuf->virtual_start = NULL;
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002167 ringbuf->vma = NULL;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002168 i915_gem_object_ggtt_unpin(ringbuf->obj);
2169}
2170
2171int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
2172 struct intel_ringbuffer *ringbuf)
2173{
2174 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002175 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002176 struct drm_i915_gem_object *obj = ringbuf->obj;
Chris Wilsona687a432016-04-13 17:35:11 +01002177 /* Ring wraparound at offset 0 sometimes hangs. No idea why. */
2178 unsigned flags = PIN_OFFSET_BIAS | 4096;
Dave Gordon83052162016-04-12 14:46:16 +01002179 void *addr;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002180 int ret;
2181
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002182 if (HAS_LLC(dev_priv) && !obj->stolen) {
Chris Wilsona687a432016-04-13 17:35:11 +01002183 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, flags);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002184 if (ret)
2185 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002186
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002187 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsond2cad532016-04-08 12:11:10 +01002188 if (ret)
2189 goto err_unpin;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002190
Dave Gordon83052162016-04-12 14:46:16 +01002191 addr = i915_gem_object_pin_map(obj);
2192 if (IS_ERR(addr)) {
2193 ret = PTR_ERR(addr);
Chris Wilsond2cad532016-04-08 12:11:10 +01002194 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002195 }
2196 } else {
Chris Wilsona687a432016-04-13 17:35:11 +01002197 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE,
2198 flags | PIN_MAPPABLE);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002199 if (ret)
2200 return ret;
2201
2202 ret = i915_gem_object_set_to_gtt_domain(obj, true);
Chris Wilsond2cad532016-04-08 12:11:10 +01002203 if (ret)
2204 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002205
Daniele Ceraolo Spurioff3dc082016-01-27 15:43:49 +00002206 /* Access through the GTT requires the device to be awake. */
2207 assert_rpm_wakelock_held(dev_priv);
2208
Dave Gordon83052162016-04-12 14:46:16 +01002209 addr = ioremap_wc(ggtt->mappable_base +
2210 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
2211 if (addr == NULL) {
Chris Wilsond2cad532016-04-08 12:11:10 +01002212 ret = -ENOMEM;
2213 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002214 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002215 }
2216
Dave Gordon83052162016-04-12 14:46:16 +01002217 ringbuf->virtual_start = addr;
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002218 ringbuf->vma = i915_gem_obj_to_ggtt(obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002219 return 0;
Chris Wilsond2cad532016-04-08 12:11:10 +01002220
2221err_unpin:
2222 i915_gem_object_ggtt_unpin(obj);
2223 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002224}
2225
Chris Wilson01101fa2015-09-03 13:01:39 +01002226static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002227{
Oscar Mateo2919d292014-07-03 16:28:02 +01002228 drm_gem_object_unreference(&ringbuf->obj->base);
2229 ringbuf->obj = NULL;
2230}
2231
Chris Wilson01101fa2015-09-03 13:01:39 +01002232static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2233 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002234{
Chris Wilsone3efda42014-04-09 09:19:41 +01002235 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002236
2237 obj = NULL;
2238 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002239 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002240 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002241 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002242 if (obj == NULL)
2243 return -ENOMEM;
2244
Akash Goel24f3a8c2014-06-17 10:59:42 +05302245 /* mark ring buffers as read-only from GPU side by default */
2246 obj->gt_ro = 1;
2247
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002248 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002249
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002250 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002251}
2252
Chris Wilson01101fa2015-09-03 13:01:39 +01002253struct intel_ringbuffer *
2254intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2255{
2256 struct intel_ringbuffer *ring;
2257 int ret;
2258
2259 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
Chris Wilson608c1a52015-09-03 13:01:40 +01002260 if (ring == NULL) {
2261 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
2262 engine->name);
Chris Wilson01101fa2015-09-03 13:01:39 +01002263 return ERR_PTR(-ENOMEM);
Chris Wilson608c1a52015-09-03 13:01:40 +01002264 }
Chris Wilson01101fa2015-09-03 13:01:39 +01002265
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002266 ring->engine = engine;
Chris Wilson608c1a52015-09-03 13:01:40 +01002267 list_add(&ring->link, &engine->buffers);
Chris Wilson01101fa2015-09-03 13:01:39 +01002268
2269 ring->size = size;
2270 /* Workaround an erratum on the i830 which causes a hang if
2271 * the TAIL pointer points to within the last 2 cachelines
2272 * of the buffer.
2273 */
2274 ring->effective_size = size;
2275 if (IS_I830(engine->dev) || IS_845G(engine->dev))
2276 ring->effective_size -= 2 * CACHELINE_BYTES;
2277
2278 ring->last_retired_head = -1;
2279 intel_ring_update_space(ring);
2280
2281 ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
2282 if (ret) {
Chris Wilson608c1a52015-09-03 13:01:40 +01002283 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
2284 engine->name, ret);
2285 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002286 kfree(ring);
2287 return ERR_PTR(ret);
2288 }
2289
2290 return ring;
2291}
2292
2293void
2294intel_ringbuffer_free(struct intel_ringbuffer *ring)
2295{
2296 intel_destroy_ringbuffer_obj(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002297 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002298 kfree(ring);
2299}
2300
Ben Widawskyc43b5632012-04-16 14:07:40 -07002301static int intel_init_ring_buffer(struct drm_device *dev,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002302 struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002303{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002304 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002305 int ret;
2306
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002307 WARN_ON(engine->buffer);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002308
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002309 engine->dev = dev;
2310 INIT_LIST_HEAD(&engine->active_list);
2311 INIT_LIST_HEAD(&engine->request_list);
2312 INIT_LIST_HEAD(&engine->execlist_queue);
2313 INIT_LIST_HEAD(&engine->buffers);
2314 i915_gem_batch_pool_init(dev, &engine->batch_pool);
2315 memset(engine->semaphore.sync_seqno, 0,
2316 sizeof(engine->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002317
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002318 init_waitqueue_head(&engine->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002319
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002320 ringbuf = intel_engine_create_ringbuffer(engine, 32 * PAGE_SIZE);
Dave Gordonb0366a52015-12-08 15:02:36 +00002321 if (IS_ERR(ringbuf)) {
2322 ret = PTR_ERR(ringbuf);
2323 goto error;
2324 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002325 engine->buffer = ringbuf;
Chris Wilson01101fa2015-09-03 13:01:39 +01002326
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002327 if (I915_NEED_GFX_HWS(dev)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002328 ret = init_status_page(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002329 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002330 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002331 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002332 WARN_ON(engine->id != RCS);
2333 ret = init_phys_status_page(engine);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002334 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002335 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002336 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002337
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002338 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2339 if (ret) {
2340 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002341 engine->name, ret);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002342 intel_destroy_ringbuffer_obj(ringbuf);
2343 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002344 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002345
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002346 ret = i915_cmd_parser_init_ring(engine);
Brad Volkin44e895a2014-05-10 14:10:43 -07002347 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002348 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002349
Oscar Mateo8ee14972014-05-22 14:13:34 +01002350 return 0;
2351
2352error:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002353 intel_cleanup_engine(engine);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002354 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002355}
2356
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002357void intel_cleanup_engine(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002358{
John Harrison6402c332014-10-31 12:00:26 +00002359 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002360
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002361 if (!intel_engine_initialized(engine))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002362 return;
2363
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002364 dev_priv = to_i915(engine->dev);
John Harrison6402c332014-10-31 12:00:26 +00002365
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002366 if (engine->buffer) {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002367 intel_stop_engine(engine);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002368 WARN_ON(!IS_GEN2(engine->dev) && (I915_READ_MODE(engine) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002369
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002370 intel_unpin_ringbuffer_obj(engine->buffer);
2371 intel_ringbuffer_free(engine->buffer);
2372 engine->buffer = NULL;
Dave Gordonb0366a52015-12-08 15:02:36 +00002373 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002374
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002375 if (engine->cleanup)
2376 engine->cleanup(engine);
Zou Nan hai8d192152010-11-02 16:31:01 +08002377
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002378 if (I915_NEED_GFX_HWS(engine->dev)) {
2379 cleanup_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002380 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002381 WARN_ON(engine->id != RCS);
2382 cleanup_phys_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002383 }
Brad Volkin44e895a2014-05-10 14:10:43 -07002384
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002385 i915_cmd_parser_fini_ring(engine);
2386 i915_gem_batch_pool_fini(&engine->batch_pool);
2387 engine->dev = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002388}
2389
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002390int intel_engine_idle(struct intel_engine_cs *engine)
Chris Wilson3e960502012-11-27 16:22:54 +00002391{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002392 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002393
Chris Wilson3e960502012-11-27 16:22:54 +00002394 /* Wait upon the last request to be completed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002395 if (list_empty(&engine->request_list))
Chris Wilson3e960502012-11-27 16:22:54 +00002396 return 0;
2397
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002398 req = list_entry(engine->request_list.prev,
2399 struct drm_i915_gem_request,
2400 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002401
Chris Wilsonb4716182015-04-27 13:41:17 +01002402 /* Make sure we do not trigger any retires */
2403 return __i915_wait_request(req,
Chris Wilsonc19ae982016-04-13 17:35:03 +01002404 req->i915->mm.interruptible,
Chris Wilsonb4716182015-04-27 13:41:17 +01002405 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002406}
2407
John Harrison6689cb22015-03-19 12:30:08 +00002408int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002409{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002410 request->ringbuf = request->engine->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002411 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002412}
2413
John Harrisonccd98fe2015-05-29 17:44:09 +01002414int intel_ring_reserve_space(struct drm_i915_gem_request *request)
2415{
2416 /*
2417 * The first call merely notes the reserve request and is common for
2418 * all back ends. The subsequent localised _begin() call actually
2419 * ensures that the reservation is available. Without the begin, if
2420 * the request creator immediately submitted the request without
2421 * adding any commands to it then there might not actually be
2422 * sufficient room for the submission commands.
2423 */
2424 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2425
2426 return intel_ring_begin(request, 0);
2427}
2428
John Harrison29b1b412015-06-18 13:10:09 +01002429void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2430{
Chris Wilson92dcc672016-04-28 09:56:46 +01002431 GEM_BUG_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002432 ringbuf->reserved_size = size;
John Harrison29b1b412015-06-18 13:10:09 +01002433}
2434
2435void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2436{
Chris Wilson92dcc672016-04-28 09:56:46 +01002437 GEM_BUG_ON(!ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002438 ringbuf->reserved_size = 0;
John Harrison29b1b412015-06-18 13:10:09 +01002439}
2440
2441void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2442{
Chris Wilson92dcc672016-04-28 09:56:46 +01002443 GEM_BUG_ON(!ringbuf->reserved_size);
2444 ringbuf->reserved_size = 0;
John Harrison29b1b412015-06-18 13:10:09 +01002445}
2446
2447void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2448{
Chris Wilson92dcc672016-04-28 09:56:46 +01002449 GEM_BUG_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002450}
2451
Chris Wilson92dcc672016-04-28 09:56:46 +01002452static int wait_for_space(struct drm_i915_gem_request *req, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002453{
Chris Wilson92dcc672016-04-28 09:56:46 +01002454 struct intel_ringbuffer *ringbuf = req->ringbuf;
2455 struct intel_engine_cs *engine = req->engine;
2456 struct drm_i915_gem_request *target;
2457
2458 intel_ring_update_space(ringbuf);
2459 if (ringbuf->space >= bytes)
2460 return 0;
2461
2462 /*
2463 * Space is reserved in the ringbuffer for finalising the request,
2464 * as that cannot be allowed to fail. During request finalisation,
2465 * reserved_space is set to 0 to stop the overallocation and the
2466 * assumption is that then we never need to wait (which has the
2467 * risk of failing with EINTR).
2468 *
2469 * See also i915_gem_request_alloc() and i915_add_request().
2470 */
2471 GEM_BUG_ON(!ringbuf->reserved_size);
2472
2473 list_for_each_entry(target, &engine->request_list, list) {
2474 unsigned space;
2475
2476 /*
2477 * The request queue is per-engine, so can contain requests
2478 * from multiple ringbuffers. Here, we must ignore any that
2479 * aren't from the ringbuffer we're considering.
2480 */
2481 if (target->ringbuf != ringbuf)
2482 continue;
2483
2484 /* Would completion of this request free enough space? */
2485 space = __intel_ring_space(target->postfix, ringbuf->tail,
2486 ringbuf->size);
2487 if (space >= bytes)
2488 break;
2489 }
2490
2491 if (WARN_ON(&target->list == &engine->request_list))
2492 return -ENOSPC;
2493
2494 return i915_wait_request(target);
2495}
2496
2497int intel_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
2498{
2499 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison79bbcc22015-06-30 12:40:55 +01002500 int remain_actual = ringbuf->size - ringbuf->tail;
Chris Wilson92dcc672016-04-28 09:56:46 +01002501 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2502 int bytes = num_dwords * sizeof(u32);
2503 int total_bytes, wait_bytes;
John Harrison79bbcc22015-06-30 12:40:55 +01002504 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002505
Chris Wilson92dcc672016-04-28 09:56:46 +01002506 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +01002507
John Harrison79bbcc22015-06-30 12:40:55 +01002508 if (unlikely(bytes > remain_usable)) {
2509 /*
2510 * Not enough space for the basic request. So need to flush
2511 * out the remainder and then wait for base + reserved.
2512 */
2513 wait_bytes = remain_actual + total_bytes;
2514 need_wrap = true;
Chris Wilson92dcc672016-04-28 09:56:46 +01002515 } else if (unlikely(total_bytes > remain_usable)) {
2516 /*
2517 * The base request will fit but the reserved space
2518 * falls off the end. So we don't need an immediate wrap
2519 * and only need to effectively wait for the reserved
2520 * size space from the start of ringbuffer.
2521 */
2522 wait_bytes = remain_actual + ringbuf->reserved_size;
John Harrison79bbcc22015-06-30 12:40:55 +01002523 } else {
Chris Wilson92dcc672016-04-28 09:56:46 +01002524 /* No wrapping required, just waiting. */
2525 wait_bytes = total_bytes;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002526 }
2527
Chris Wilson92dcc672016-04-28 09:56:46 +01002528 if (wait_bytes > ringbuf->space) {
2529 int ret = wait_for_space(req, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002530 if (unlikely(ret))
2531 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002532
Chris Wilson92dcc672016-04-28 09:56:46 +01002533 intel_ring_update_space(ringbuf);
Chris Wilson157d2c72016-05-13 11:57:22 +01002534 if (unlikely(ringbuf->space < wait_bytes))
2535 return -EAGAIN;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002536 }
2537
Chris Wilson92dcc672016-04-28 09:56:46 +01002538 if (unlikely(need_wrap)) {
2539 GEM_BUG_ON(remain_actual > ringbuf->space);
2540 GEM_BUG_ON(ringbuf->tail + remain_actual > ringbuf->size);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002541
Chris Wilson92dcc672016-04-28 09:56:46 +01002542 /* Fill the tail with MI_NOOP */
2543 memset(ringbuf->virtual_start + ringbuf->tail,
2544 0, remain_actual);
2545 ringbuf->tail = 0;
2546 ringbuf->space -= remain_actual;
2547 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002548
Chris Wilson92dcc672016-04-28 09:56:46 +01002549 ringbuf->space -= bytes;
2550 GEM_BUG_ON(ringbuf->space < 0);
Chris Wilson304d6952014-01-02 14:32:35 +00002551 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002552}
2553
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002554/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002555int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002556{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002557 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002558 int num_dwords = (engine->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002559 int ret;
2560
2561 if (num_dwords == 0)
2562 return 0;
2563
Chris Wilson18393f62014-04-09 09:19:40 +01002564 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002565 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002566 if (ret)
2567 return ret;
2568
2569 while (num_dwords--)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002570 intel_ring_emit(engine, MI_NOOP);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002571
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002572 intel_ring_advance(engine);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002573
2574 return 0;
2575}
2576
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002577void intel_ring_init_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002578{
Chris Wilsond04bce42016-04-07 07:29:12 +01002579 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002580
Chris Wilson29dcb572016-04-07 07:29:13 +01002581 /* Our semaphore implementation is strictly monotonic (i.e. we proceed
2582 * so long as the semaphore value in the register/page is greater
2583 * than the sync value), so whenever we reset the seqno,
2584 * so long as we reset the tracking semaphore value to 0, it will
2585 * always be before the next request's seqno. If we don't reset
2586 * the semaphore value, then when the seqno moves backwards all
2587 * future waits will complete instantly (causing rendering corruption).
2588 */
Chris Wilsond04bce42016-04-07 07:29:12 +01002589 if (INTEL_INFO(dev_priv)->gen == 6 || INTEL_INFO(dev_priv)->gen == 7) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002590 I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
2591 I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
Chris Wilsond04bce42016-04-07 07:29:12 +01002592 if (HAS_VEBOX(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002593 I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002594 }
Chris Wilsona058d932016-04-07 07:29:15 +01002595 if (dev_priv->semaphore_obj) {
2596 struct drm_i915_gem_object *obj = dev_priv->semaphore_obj;
2597 struct page *page = i915_gem_object_get_dirty_page(obj, 0);
2598 void *semaphores = kmap(page);
2599 memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
2600 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
2601 kunmap(page);
2602 }
Chris Wilson29dcb572016-04-07 07:29:13 +01002603 memset(engine->semaphore.sync_seqno, 0,
2604 sizeof(engine->semaphore.sync_seqno));
Chris Wilson297b0c52010-10-22 17:02:41 +01002605
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002606 engine->set_seqno(engine, seqno);
Chris Wilson01347122016-04-07 07:29:16 +01002607 engine->last_submitted_seqno = seqno;
Chris Wilson29dcb572016-04-07 07:29:13 +01002608
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002609 engine->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002610}
2611
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002612static void gen6_bsd_ring_write_tail(struct intel_engine_cs *engine,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002613 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002614{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002615 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002616
2617 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002618
Chris Wilson12f55812012-07-05 17:14:01 +01002619 /* Disable notification that the ring is IDLE. The GT
2620 * will then assume that it is busy and bring it out of rc6.
2621 */
2622 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2623 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2624
2625 /* Clear the context id. Here be magic! */
2626 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2627
2628 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002629 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002630 GEN6_BSD_SLEEP_INDICATOR) == 0,
2631 50))
2632 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002633
Chris Wilson12f55812012-07-05 17:14:01 +01002634 /* Now that the ring is fully powered up, update the tail */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002635 I915_WRITE_TAIL(engine, value);
2636 POSTING_READ(RING_TAIL(engine->mmio_base));
Chris Wilson12f55812012-07-05 17:14:01 +01002637
2638 /* Let the ring send IDLE messages to the GT again,
2639 * and so let it sleep to conserve power when idle.
2640 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002641 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002642 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002643}
2644
John Harrisona84c3ae2015-05-29 17:43:57 +01002645static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002646 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002647{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002648 struct intel_engine_cs *engine = req->engine;
Chris Wilson71a77e02011-02-02 12:13:49 +00002649 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002650 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002651
John Harrison5fb9de12015-05-29 17:44:07 +01002652 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002653 if (ret)
2654 return ret;
2655
Chris Wilson71a77e02011-02-02 12:13:49 +00002656 cmd = MI_FLUSH_DW;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002657 if (INTEL_INFO(engine->dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002658 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002659
2660 /* We always require a command barrier so that subsequent
2661 * commands, such as breadcrumb interrupts, are strictly ordered
2662 * wrt the contents of the write cache being flushed to memory
2663 * (and thus being coherent from the CPU).
2664 */
2665 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2666
Jesse Barnes9a289772012-10-26 09:42:42 -07002667 /*
2668 * Bspec vol 1c.5 - video engine command streamer:
2669 * "If ENABLED, all TLBs will be invalidated once the flush
2670 * operation is complete. This bit is only valid when the
2671 * Post-Sync Operation field is a value of 1h or 3h."
2672 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002673 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002674 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2675
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002676 intel_ring_emit(engine, cmd);
2677 intel_ring_emit(engine,
2678 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
2679 if (INTEL_INFO(engine->dev)->gen >= 8) {
2680 intel_ring_emit(engine, 0); /* upper addr */
2681 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002682 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002683 intel_ring_emit(engine, 0);
2684 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002685 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002686 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002687 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002688}
2689
2690static int
John Harrison53fddaf2015-05-29 17:44:02 +01002691gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002692 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002693 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002694{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002695 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002696 bool ppgtt = USES_PPGTT(engine->dev) &&
John Harrison8e004ef2015-02-13 11:48:10 +00002697 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002698 int ret;
2699
John Harrison5fb9de12015-05-29 17:44:07 +01002700 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002701 if (ret)
2702 return ret;
2703
2704 /* FIXME(BDW): Address space and security selectors. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002705 intel_ring_emit(engine, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002706 (dispatch_flags & I915_DISPATCH_RS ?
2707 MI_BATCH_RESOURCE_STREAMER : 0));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002708 intel_ring_emit(engine, lower_32_bits(offset));
2709 intel_ring_emit(engine, upper_32_bits(offset));
2710 intel_ring_emit(engine, MI_NOOP);
2711 intel_ring_advance(engine);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002712
2713 return 0;
2714}
2715
2716static int
John Harrison53fddaf2015-05-29 17:44:02 +01002717hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002718 u64 offset, u32 len,
2719 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002720{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002721 struct intel_engine_cs *engine = req->engine;
Akshay Joshi0206e352011-08-16 15:34:10 -04002722 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002723
John Harrison5fb9de12015-05-29 17:44:07 +01002724 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002725 if (ret)
2726 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002727
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002728 intel_ring_emit(engine,
Chris Wilson77072252014-09-10 12:18:27 +01002729 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002730 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002731 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2732 (dispatch_flags & I915_DISPATCH_RS ?
2733 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002734 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002735 intel_ring_emit(engine, offset);
2736 intel_ring_advance(engine);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002737
2738 return 0;
2739}
2740
2741static int
John Harrison53fddaf2015-05-29 17:44:02 +01002742gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002743 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002744 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002745{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002746 struct intel_engine_cs *engine = req->engine;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002747 int ret;
2748
John Harrison5fb9de12015-05-29 17:44:07 +01002749 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002750 if (ret)
2751 return ret;
2752
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002753 intel_ring_emit(engine,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002754 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002755 (dispatch_flags & I915_DISPATCH_SECURE ?
2756 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002757 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002758 intel_ring_emit(engine, offset);
2759 intel_ring_advance(engine);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002760
Akshay Joshi0206e352011-08-16 15:34:10 -04002761 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002762}
2763
Chris Wilson549f7362010-10-19 11:19:32 +01002764/* Blitter support (SandyBridge+) */
2765
John Harrisona84c3ae2015-05-29 17:43:57 +01002766static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002767 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002768{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002769 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002770 struct drm_device *dev = engine->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002771 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002772 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002773
John Harrison5fb9de12015-05-29 17:44:07 +01002774 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002775 if (ret)
2776 return ret;
2777
Chris Wilson71a77e02011-02-02 12:13:49 +00002778 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002779 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002780 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002781
2782 /* We always require a command barrier so that subsequent
2783 * commands, such as breadcrumb interrupts, are strictly ordered
2784 * wrt the contents of the write cache being flushed to memory
2785 * (and thus being coherent from the CPU).
2786 */
2787 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2788
Jesse Barnes9a289772012-10-26 09:42:42 -07002789 /*
2790 * Bspec vol 1c.3 - blitter engine command streamer:
2791 * "If ENABLED, all TLBs will be invalidated once the flush
2792 * operation is complete. This bit is only valid when the
2793 * Post-Sync Operation field is a value of 1h or 3h."
2794 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002795 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002796 cmd |= MI_INVALIDATE_TLB;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002797 intel_ring_emit(engine, cmd);
2798 intel_ring_emit(engine,
2799 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002800 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002801 intel_ring_emit(engine, 0); /* upper addr */
2802 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002803 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002804 intel_ring_emit(engine, 0);
2805 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002806 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002807 intel_ring_advance(engine);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002808
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002809 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002810}
2811
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002812int intel_init_render_ring_buffer(struct drm_device *dev)
2813{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002814 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002815 struct intel_engine_cs *engine = &dev_priv->engine[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002816 struct drm_i915_gem_object *obj;
2817 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002818
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002819 engine->name = "render ring";
2820 engine->id = RCS;
2821 engine->exec_id = I915_EXEC_RENDER;
Chris Wilson83e53802016-04-29 13:18:23 +01002822 engine->hw_id = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002823 engine->mmio_base = RENDER_RING_BASE;
Daniel Vetter59465b52012-04-11 22:12:48 +02002824
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002825 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002826 if (i915_semaphore_is_enabled(dev)) {
2827 obj = i915_gem_alloc_object(dev, 4096);
2828 if (obj == NULL) {
2829 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2830 i915.semaphores = 0;
2831 } else {
2832 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2833 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2834 if (ret != 0) {
2835 drm_gem_object_unreference(&obj->base);
2836 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2837 i915.semaphores = 0;
2838 } else
2839 dev_priv->semaphore_obj = obj;
2840 }
2841 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002842
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002843 engine->init_context = intel_rcs_ctx_init;
2844 engine->add_request = gen6_add_request;
2845 engine->flush = gen8_render_ring_flush;
2846 engine->irq_get = gen8_ring_get_irq;
2847 engine->irq_put = gen8_ring_put_irq;
2848 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002849 engine->irq_seqno_barrier = gen6_seqno_barrier;
2850 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002851 engine->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002852 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002853 WARN_ON(!dev_priv->semaphore_obj);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002854 engine->semaphore.sync_to = gen8_ring_sync;
2855 engine->semaphore.signal = gen8_rcs_signal;
2856 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002857 }
2858 } else if (INTEL_INFO(dev)->gen >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002859 engine->init_context = intel_rcs_ctx_init;
2860 engine->add_request = gen6_add_request;
2861 engine->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002862 if (INTEL_INFO(dev)->gen == 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002863 engine->flush = gen6_render_ring_flush;
2864 engine->irq_get = gen6_ring_get_irq;
2865 engine->irq_put = gen6_ring_put_irq;
2866 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002867 engine->irq_seqno_barrier = gen6_seqno_barrier;
2868 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002869 engine->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002870 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002871 engine->semaphore.sync_to = gen6_ring_sync;
2872 engine->semaphore.signal = gen6_signal;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002873 /*
2874 * The current semaphore is only applied on pre-gen8
2875 * platform. And there is no VCS2 ring on the pre-gen8
2876 * platform. So the semaphore between RCS and VCS2 is
2877 * initialized as INVALID. Gen8 will initialize the
2878 * sema between VCS2 and RCS later.
2879 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002880 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2881 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2882 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2883 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2884 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2885 engine->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2886 engine->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2887 engine->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2888 engine->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2889 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002890 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002891 } else if (IS_GEN5(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002892 engine->add_request = pc_render_add_request;
2893 engine->flush = gen4_render_ring_flush;
2894 engine->get_seqno = pc_render_get_seqno;
2895 engine->set_seqno = pc_render_set_seqno;
2896 engine->irq_get = gen5_ring_get_irq;
2897 engine->irq_put = gen5_ring_put_irq;
2898 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
Ben Widawskycc609d52013-05-28 19:22:29 -07002899 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002900 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002901 engine->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002902 if (INTEL_INFO(dev)->gen < 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002903 engine->flush = gen2_render_ring_flush;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002904 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002905 engine->flush = gen4_render_ring_flush;
2906 engine->get_seqno = ring_get_seqno;
2907 engine->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002908 if (IS_GEN2(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002909 engine->irq_get = i8xx_ring_get_irq;
2910 engine->irq_put = i8xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002911 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002912 engine->irq_get = i9xx_ring_get_irq;
2913 engine->irq_put = i9xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002914 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002915 engine->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002916 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002917 engine->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002918
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002919 if (IS_HASWELL(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002920 engine->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002921 else if (IS_GEN8(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002922 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002923 else if (INTEL_INFO(dev)->gen >= 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002924 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002925 else if (INTEL_INFO(dev)->gen >= 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002926 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002927 else if (IS_I830(dev) || IS_845G(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002928 engine->dispatch_execbuffer = i830_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002929 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002930 engine->dispatch_execbuffer = i915_dispatch_execbuffer;
2931 engine->init_hw = init_render_ring;
2932 engine->cleanup = render_ring_cleanup;
Daniel Vetter59465b52012-04-11 22:12:48 +02002933
Daniel Vetterb45305f2012-12-17 16:21:27 +01002934 /* Workaround batchbuffer to combat CS tlb bug. */
2935 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002936 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002937 if (obj == NULL) {
2938 DRM_ERROR("Failed to allocate batch bo\n");
2939 return -ENOMEM;
2940 }
2941
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002942 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002943 if (ret != 0) {
2944 drm_gem_object_unreference(&obj->base);
2945 DRM_ERROR("Failed to ping batch bo\n");
2946 return ret;
2947 }
2948
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002949 engine->scratch.obj = obj;
2950 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002951 }
2952
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002953 ret = intel_init_ring_buffer(dev, engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002954 if (ret)
2955 return ret;
2956
2957 if (INTEL_INFO(dev)->gen >= 5) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002958 ret = intel_init_pipe_control(engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002959 if (ret)
2960 return ret;
2961 }
2962
2963 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002964}
2965
2966int intel_init_bsd_ring_buffer(struct drm_device *dev)
2967{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002968 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002969 struct intel_engine_cs *engine = &dev_priv->engine[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002970
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002971 engine->name = "bsd ring";
2972 engine->id = VCS;
2973 engine->exec_id = I915_EXEC_BSD;
Chris Wilson83e53802016-04-29 13:18:23 +01002974 engine->hw_id = 1;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002975
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002976 engine->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002977 if (INTEL_INFO(dev)->gen >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002978 engine->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002979 /* gen6 bsd needs a special wa for tail updates */
2980 if (IS_GEN6(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002981 engine->write_tail = gen6_bsd_ring_write_tail;
2982 engine->flush = gen6_bsd_ring_flush;
2983 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002984 engine->irq_seqno_barrier = gen6_seqno_barrier;
2985 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002986 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002987 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002988 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07002989 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002990 engine->irq_get = gen8_ring_get_irq;
2991 engine->irq_put = gen8_ring_put_irq;
2992 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002993 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002994 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002995 engine->semaphore.sync_to = gen8_ring_sync;
2996 engine->semaphore.signal = gen8_xcs_signal;
2997 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002998 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002999 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003000 engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
3001 engine->irq_get = gen6_ring_get_irq;
3002 engine->irq_put = gen6_ring_put_irq;
3003 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07003004 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003005 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003006 engine->semaphore.sync_to = gen6_ring_sync;
3007 engine->semaphore.signal = gen6_signal;
3008 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
3009 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
3010 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
3011 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
3012 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3013 engine->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
3014 engine->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
3015 engine->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
3016 engine->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
3017 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003018 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003019 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02003020 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003021 engine->mmio_base = BSD_RING_BASE;
3022 engine->flush = bsd_ring_flush;
3023 engine->add_request = i9xx_add_request;
3024 engine->get_seqno = ring_get_seqno;
3025 engine->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02003026 if (IS_GEN5(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003027 engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
3028 engine->irq_get = gen5_ring_get_irq;
3029 engine->irq_put = gen5_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02003030 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003031 engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
3032 engine->irq_get = i9xx_ring_get_irq;
3033 engine->irq_put = i9xx_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02003034 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003035 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02003036 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003037 engine->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02003038
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003039 return intel_init_ring_buffer(dev, engine);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003040}
Chris Wilson549f7362010-10-19 11:19:32 +01003041
Zhao Yakui845f74a2014-04-17 10:37:37 +08003042/**
Damien Lespiau62659922015-01-29 14:13:40 +00003043 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08003044 */
3045int intel_init_bsd2_ring_buffer(struct drm_device *dev)
3046{
3047 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003048 struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08003049
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003050 engine->name = "bsd2 ring";
3051 engine->id = VCS2;
3052 engine->exec_id = I915_EXEC_BSD;
Chris Wilson83e53802016-04-29 13:18:23 +01003053 engine->hw_id = 4;
Zhao Yakui845f74a2014-04-17 10:37:37 +08003054
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003055 engine->write_tail = ring_write_tail;
3056 engine->mmio_base = GEN8_BSD2_RING_BASE;
3057 engine->flush = gen6_bsd_ring_flush;
3058 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003059 engine->irq_seqno_barrier = gen6_seqno_barrier;
3060 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003061 engine->set_seqno = ring_set_seqno;
3062 engine->irq_enable_mask =
Zhao Yakui845f74a2014-04-17 10:37:37 +08003063 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003064 engine->irq_get = gen8_ring_get_irq;
3065 engine->irq_put = gen8_ring_put_irq;
3066 engine->dispatch_execbuffer =
Zhao Yakui845f74a2014-04-17 10:37:37 +08003067 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07003068 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003069 engine->semaphore.sync_to = gen8_ring_sync;
3070 engine->semaphore.signal = gen8_xcs_signal;
3071 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky3e789982014-06-30 09:53:37 -07003072 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003073 engine->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08003074
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003075 return intel_init_ring_buffer(dev, engine);
Zhao Yakui845f74a2014-04-17 10:37:37 +08003076}
3077
Chris Wilson549f7362010-10-19 11:19:32 +01003078int intel_init_blt_ring_buffer(struct drm_device *dev)
3079{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003080 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003081 struct intel_engine_cs *engine = &dev_priv->engine[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01003082
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003083 engine->name = "blitter ring";
3084 engine->id = BCS;
3085 engine->exec_id = I915_EXEC_BLT;
Chris Wilson83e53802016-04-29 13:18:23 +01003086 engine->hw_id = 2;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02003087
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003088 engine->mmio_base = BLT_RING_BASE;
3089 engine->write_tail = ring_write_tail;
3090 engine->flush = gen6_ring_flush;
3091 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003092 engine->irq_seqno_barrier = gen6_seqno_barrier;
3093 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003094 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003095 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003096 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07003097 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003098 engine->irq_get = gen8_ring_get_irq;
3099 engine->irq_put = gen8_ring_put_irq;
3100 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003101 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003102 engine->semaphore.sync_to = gen8_ring_sync;
3103 engine->semaphore.signal = gen8_xcs_signal;
3104 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003105 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003106 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003107 engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
3108 engine->irq_get = gen6_ring_get_irq;
3109 engine->irq_put = gen6_ring_put_irq;
3110 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003111 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003112 engine->semaphore.signal = gen6_signal;
3113 engine->semaphore.sync_to = gen6_ring_sync;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003114 /*
3115 * The current semaphore is only applied on pre-gen8
3116 * platform. And there is no VCS2 ring on the pre-gen8
3117 * platform. So the semaphore between BCS and VCS2 is
3118 * initialized as INVALID. Gen8 will initialize the
3119 * sema between BCS and VCS2 later.
3120 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003121 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
3122 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
3123 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
3124 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
3125 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3126 engine->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
3127 engine->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
3128 engine->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
3129 engine->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
3130 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003131 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003132 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003133 engine->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01003134
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003135 return intel_init_ring_buffer(dev, engine);
Chris Wilson549f7362010-10-19 11:19:32 +01003136}
Chris Wilsona7b97612012-07-20 12:41:08 +01003137
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003138int intel_init_vebox_ring_buffer(struct drm_device *dev)
3139{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003140 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003141 struct intel_engine_cs *engine = &dev_priv->engine[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003142
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003143 engine->name = "video enhancement ring";
3144 engine->id = VECS;
3145 engine->exec_id = I915_EXEC_VEBOX;
Chris Wilson83e53802016-04-29 13:18:23 +01003146 engine->hw_id = 3;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003147
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003148 engine->mmio_base = VEBOX_RING_BASE;
3149 engine->write_tail = ring_write_tail;
3150 engine->flush = gen6_ring_flush;
3151 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003152 engine->irq_seqno_barrier = gen6_seqno_barrier;
3153 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003154 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003155
3156 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003157 engine->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08003158 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003159 engine->irq_get = gen8_ring_get_irq;
3160 engine->irq_put = gen8_ring_put_irq;
3161 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003162 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003163 engine->semaphore.sync_to = gen8_ring_sync;
3164 engine->semaphore.signal = gen8_xcs_signal;
3165 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003166 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003167 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003168 engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
3169 engine->irq_get = hsw_vebox_get_irq;
3170 engine->irq_put = hsw_vebox_put_irq;
3171 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003172 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003173 engine->semaphore.sync_to = gen6_ring_sync;
3174 engine->semaphore.signal = gen6_signal;
3175 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
3176 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
3177 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
3178 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
3179 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3180 engine->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
3181 engine->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
3182 engine->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
3183 engine->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
3184 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003185 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003186 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003187 engine->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003188
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003189 return intel_init_ring_buffer(dev, engine);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003190}
3191
Chris Wilsona7b97612012-07-20 12:41:08 +01003192int
John Harrison4866d722015-05-29 17:43:55 +01003193intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003194{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003195 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003196 int ret;
3197
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003198 if (!engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003199 return 0;
3200
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003201 ret = engine->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003202 if (ret)
3203 return ret;
3204
John Harrisona84c3ae2015-05-29 17:43:57 +01003205 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003206
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003207 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003208 return 0;
3209}
3210
3211int
John Harrison2f200552015-05-29 17:43:53 +01003212intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003213{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003214 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003215 uint32_t flush_domains;
3216 int ret;
3217
3218 flush_domains = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003219 if (engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003220 flush_domains = I915_GEM_GPU_DOMAINS;
3221
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003222 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003223 if (ret)
3224 return ret;
3225
John Harrisona84c3ae2015-05-29 17:43:57 +01003226 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003227
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003228 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003229 return 0;
3230}
Chris Wilsone3efda42014-04-09 09:19:41 +01003231
3232void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003233intel_stop_engine(struct intel_engine_cs *engine)
Chris Wilsone3efda42014-04-09 09:19:41 +01003234{
3235 int ret;
3236
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003237 if (!intel_engine_initialized(engine))
Chris Wilsone3efda42014-04-09 09:19:41 +01003238 return;
3239
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003240 ret = intel_engine_idle(engine);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003241 if (ret)
Chris Wilsone3efda42014-04-09 09:19:41 +01003242 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003243 engine->name, ret);
Chris Wilsone3efda42014-04-09 09:19:41 +01003244
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003245 stop_ring(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01003246}