blob: 616abf79253e82350a9141d4f485fbb13b5e4648 [file] [log] [blame]
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Mitch Williams1c112a62014-04-04 04:43:06 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Björn Töpel0c8493d2017-05-24 07:55:34 +020029#include <linux/bpf_trace.h>
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000030#include "i40e.h"
Scott Petersoned0980c2017-04-13 04:45:44 -040031#include "i40e_trace.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000032#include "i40e_prototype.h"
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000033
34static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
35 u32 td_tag)
36{
37 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
38 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
39 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
40 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
41 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
42}
43
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000044#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
Alexander Duyck5e02f282016-09-12 14:18:41 -070045/**
46 * i40e_fdir - Generate a Flow Director descriptor based on fdata
47 * @tx_ring: Tx ring to send buffer on
48 * @fdata: Flow director filter data
49 * @add: Indicate if we are adding a rule or deleting one
50 *
51 **/
52static void i40e_fdir(struct i40e_ring *tx_ring,
53 struct i40e_fdir_filter *fdata, bool add)
54{
55 struct i40e_filter_program_desc *fdir_desc;
56 struct i40e_pf *pf = tx_ring->vsi->back;
57 u32 flex_ptype, dtype_cmd;
58 u16 i;
59
60 /* grab the next descriptor */
61 i = tx_ring->next_to_use;
62 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
63
64 i++;
65 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
66
67 flex_ptype = I40E_TXD_FLTR_QW0_QINDEX_MASK &
68 (fdata->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT);
69
70 flex_ptype |= I40E_TXD_FLTR_QW0_FLEXOFF_MASK &
71 (fdata->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT);
72
73 flex_ptype |= I40E_TXD_FLTR_QW0_PCTYPE_MASK &
74 (fdata->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
75
Jacob Keller0e588de2017-02-06 14:38:50 -080076 flex_ptype |= I40E_TXD_FLTR_QW0_PCTYPE_MASK &
77 (fdata->flex_offset << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT);
78
Alexander Duyck5e02f282016-09-12 14:18:41 -070079 /* Use LAN VSI Id if not programmed by user */
80 flex_ptype |= I40E_TXD_FLTR_QW0_DEST_VSI_MASK &
81 ((u32)(fdata->dest_vsi ? : pf->vsi[pf->lan_vsi]->id) <<
82 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT);
83
84 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
85
86 dtype_cmd |= add ?
87 I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
88 I40E_TXD_FLTR_QW1_PCMD_SHIFT :
89 I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
90 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
91
92 dtype_cmd |= I40E_TXD_FLTR_QW1_DEST_MASK &
93 (fdata->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT);
94
95 dtype_cmd |= I40E_TXD_FLTR_QW1_FD_STATUS_MASK &
96 (fdata->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT);
97
98 if (fdata->cnt_index) {
99 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
100 dtype_cmd |= I40E_TXD_FLTR_QW1_CNTINDEX_MASK &
101 ((u32)fdata->cnt_index <<
102 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT);
103 }
104
105 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
106 fdir_desc->rsvd = cpu_to_le32(0);
107 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
108 fdir_desc->fd_id = cpu_to_le32(fdata->fd_id);
109}
110
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000111#define I40E_FD_CLEAN_DELAY 10
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000112/**
113 * i40e_program_fdir_filter - Program a Flow Director filter
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000114 * @fdir_data: Packet data that will be filter parameters
115 * @raw_packet: the pre-allocated packet buffer for FDir
Jeff Kirsherb40c82e62015-02-27 09:18:34 +0000116 * @pf: The PF pointer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000117 * @add: True for add/update, False for remove
118 **/
Alexander Duyck1eb846a2016-09-12 14:18:42 -0700119static int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data,
120 u8 *raw_packet, struct i40e_pf *pf,
121 bool add)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000122{
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000123 struct i40e_tx_buffer *tx_buf, *first;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000124 struct i40e_tx_desc *tx_desc;
125 struct i40e_ring *tx_ring;
126 struct i40e_vsi *vsi;
127 struct device *dev;
128 dma_addr_t dma;
129 u32 td_cmd = 0;
130 u16 i;
131
132 /* find existing FDIR VSI */
Alexander Duyck4b816442016-10-11 15:26:53 -0700133 vsi = i40e_find_vsi_by_type(pf, I40E_VSI_FDIR);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000134 if (!vsi)
135 return -ENOENT;
136
Alexander Duyck9f65e152013-09-28 06:00:58 +0000137 tx_ring = vsi->tx_rings[0];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000138 dev = tx_ring->dev;
139
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000140 /* we need two descriptors to add/del a filter and we can wait */
Alexander Duycked245402016-09-14 16:24:32 -0700141 for (i = I40E_FD_CLEAN_DELAY; I40E_DESC_UNUSED(tx_ring) < 2; i--) {
142 if (!i)
143 return -EAGAIN;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000144 msleep_interruptible(1);
Alexander Duycked245402016-09-14 16:24:32 -0700145 }
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000146
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000147 dma = dma_map_single(dev, raw_packet,
148 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000149 if (dma_mapping_error(dev, dma))
150 goto dma_fail;
151
152 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000153 i = tx_ring->next_to_use;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000154 first = &tx_ring->tx_bi[i];
Alexander Duyck5e02f282016-09-12 14:18:41 -0700155 i40e_fdir(tx_ring, fdir_data, add);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000156
157 /* Now program a dummy descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000158 i = tx_ring->next_to_use;
159 tx_desc = I40E_TX_DESC(tx_ring, i);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000160 tx_buf = &tx_ring->tx_bi[i];
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000161
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000162 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
163
164 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000165
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000166 /* record length, and DMA address */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000167 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000168 dma_unmap_addr_set(tx_buf, dma, dma);
169
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000170 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000171 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000172
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000173 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
174 tx_buf->raw_buf = (void *)raw_packet;
175
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000176 tx_desc->cmd_type_offset_bsz =
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000177 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000178
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000179 /* Force memory writes to complete before letting h/w
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000180 * know there are new descriptors to fetch.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000181 */
182 wmb();
183
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000184 /* Mark the data descriptor to be watched */
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000185 first->next_to_watch = tx_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000186
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000187 writel(tx_ring->next_to_use, tx_ring->tail);
188 return 0;
189
190dma_fail:
191 return -1;
192}
193
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000194#define IP_HEADER_OFFSET 14
195#define I40E_UDPIP_DUMMY_PACKET_LEN 42
196/**
197 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
198 * @vsi: pointer to the targeted VSI
199 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000200 * @add: true adds a filter, false removes it
201 *
202 * Returns 0 if the filters were successfully added or removed
203 **/
204static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
205 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000206 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000207{
208 struct i40e_pf *pf = vsi->back;
209 struct udphdr *udp;
210 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000211 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000212 int ret;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000213 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
214 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
215 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
216
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000217 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
218 if (!raw_packet)
219 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000220 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
221
222 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
223 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
224 + sizeof(struct iphdr));
225
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800226 ip->daddr = fd_data->dst_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000227 udp->dest = fd_data->dst_port;
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800228 ip->saddr = fd_data->src_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000229 udp->source = fd_data->src_port;
230
Jacob Keller0e588de2017-02-06 14:38:50 -0800231 if (fd_data->flex_filter) {
232 u8 *payload = raw_packet + I40E_UDPIP_DUMMY_PACKET_LEN;
233 __be16 pattern = fd_data->flex_word;
234 u16 off = fd_data->flex_offset;
235
236 *((__force __be16 *)(payload + off)) = pattern;
237 }
238
Kevin Scottb2d36c02014-04-09 05:58:59 +0000239 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
240 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
241 if (ret) {
242 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000243 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
244 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800245 /* Free the packet buffer since it wasn't added to the ring */
246 kfree(raw_packet);
247 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000248 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000249 if (add)
250 dev_info(&pf->pdev->dev,
251 "Filter OK for PCTYPE %d loc = %d\n",
252 fd_data->pctype, fd_data->fd_id);
253 else
254 dev_info(&pf->pdev->dev,
255 "Filter deleted for PCTYPE %d loc = %d\n",
256 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000257 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800258
Jacob Keller097dbf52017-02-06 14:38:46 -0800259 if (add)
260 pf->fd_udp4_filter_cnt++;
261 else
262 pf->fd_udp4_filter_cnt--;
263
Jacob Kellere5187ee2017-02-06 14:38:41 -0800264 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000265}
266
267#define I40E_TCPIP_DUMMY_PACKET_LEN 54
268/**
269 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
270 * @vsi: pointer to the targeted VSI
271 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000272 * @add: true adds a filter, false removes it
273 *
274 * Returns 0 if the filters were successfully added or removed
275 **/
276static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
277 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000278 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000279{
280 struct i40e_pf *pf = vsi->back;
281 struct tcphdr *tcp;
282 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000283 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000284 int ret;
285 /* Dummy packet */
286 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
287 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
288 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
289 0x0, 0x72, 0, 0, 0, 0};
290
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000291 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
292 if (!raw_packet)
293 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000294 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
295
296 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
297 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
298 + sizeof(struct iphdr));
299
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800300 ip->daddr = fd_data->dst_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000301 tcp->dest = fd_data->dst_port;
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800302 ip->saddr = fd_data->src_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000303 tcp->source = fd_data->src_port;
304
Jacob Keller0e588de2017-02-06 14:38:50 -0800305 if (fd_data->flex_filter) {
306 u8 *payload = raw_packet + I40E_TCPIP_DUMMY_PACKET_LEN;
307 __be16 pattern = fd_data->flex_word;
308 u16 off = fd_data->flex_offset;
309
310 *((__force __be16 *)(payload + off)) = pattern;
311 }
312
Kevin Scottb2d36c02014-04-09 05:58:59 +0000313 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000314 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000315 if (ret) {
316 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000317 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
318 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800319 /* Free the packet buffer since it wasn't added to the ring */
320 kfree(raw_packet);
321 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000322 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000323 if (add)
324 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
325 fd_data->pctype, fd_data->fd_id);
326 else
327 dev_info(&pf->pdev->dev,
328 "Filter deleted for PCTYPE %d loc = %d\n",
329 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000330 }
331
Jacob Keller377cc242017-02-06 14:38:42 -0800332 if (add) {
Jacob Keller097dbf52017-02-06 14:38:46 -0800333 pf->fd_tcp4_filter_cnt++;
Jacob Keller377cc242017-02-06 14:38:42 -0800334 if ((pf->flags & I40E_FLAG_FD_ATR_ENABLED) &&
335 I40E_DEBUG_FD & pf->hw.debug_mask)
336 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
Jacob Keller47994c12017-04-19 09:25:57 -0400337 pf->flags |= I40E_FLAG_FD_ATR_AUTO_DISABLED;
Jacob Keller377cc242017-02-06 14:38:42 -0800338 } else {
Jacob Keller097dbf52017-02-06 14:38:46 -0800339 pf->fd_tcp4_filter_cnt--;
Jacob Keller377cc242017-02-06 14:38:42 -0800340 }
341
Jacob Kellere5187ee2017-02-06 14:38:41 -0800342 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000343}
344
Jacob Kellerf223c872017-02-06 14:38:51 -0800345#define I40E_SCTPIP_DUMMY_PACKET_LEN 46
346/**
347 * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
348 * a specific flow spec
349 * @vsi: pointer to the targeted VSI
350 * @fd_data: the flow director data required for the FDir descriptor
351 * @add: true adds a filter, false removes it
352 *
353 * Returns 0 if the filters were successfully added or removed
354 **/
355static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
356 struct i40e_fdir_filter *fd_data,
357 bool add)
358{
359 struct i40e_pf *pf = vsi->back;
360 struct sctphdr *sctp;
361 struct iphdr *ip;
362 u8 *raw_packet;
363 int ret;
364 /* Dummy packet */
365 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
366 0x45, 0, 0, 0x20, 0, 0, 0x40, 0, 0x40, 0x84, 0, 0, 0, 0, 0, 0,
367 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
368
369 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
370 if (!raw_packet)
371 return -ENOMEM;
372 memcpy(raw_packet, packet, I40E_SCTPIP_DUMMY_PACKET_LEN);
373
374 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
375 sctp = (struct sctphdr *)(raw_packet + IP_HEADER_OFFSET
376 + sizeof(struct iphdr));
377
378 ip->daddr = fd_data->dst_ip;
379 sctp->dest = fd_data->dst_port;
380 ip->saddr = fd_data->src_ip;
381 sctp->source = fd_data->src_port;
382
383 if (fd_data->flex_filter) {
384 u8 *payload = raw_packet + I40E_SCTPIP_DUMMY_PACKET_LEN;
385 __be16 pattern = fd_data->flex_word;
386 u16 off = fd_data->flex_offset;
387
388 *((__force __be16 *)(payload + off)) = pattern;
389 }
390
391 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_SCTP;
392 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
393 if (ret) {
394 dev_info(&pf->pdev->dev,
395 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
396 fd_data->pctype, fd_data->fd_id, ret);
397 /* Free the packet buffer since it wasn't added to the ring */
398 kfree(raw_packet);
399 return -EOPNOTSUPP;
400 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
401 if (add)
402 dev_info(&pf->pdev->dev,
403 "Filter OK for PCTYPE %d loc = %d\n",
404 fd_data->pctype, fd_data->fd_id);
405 else
406 dev_info(&pf->pdev->dev,
407 "Filter deleted for PCTYPE %d loc = %d\n",
408 fd_data->pctype, fd_data->fd_id);
409 }
410
411 if (add)
412 pf->fd_sctp4_filter_cnt++;
413 else
414 pf->fd_sctp4_filter_cnt--;
415
416 return 0;
417}
418
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000419#define I40E_IP_DUMMY_PACKET_LEN 34
420/**
421 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
422 * a specific flow spec
423 * @vsi: pointer to the targeted VSI
424 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000425 * @add: true adds a filter, false removes it
426 *
427 * Returns 0 if the filters were successfully added or removed
428 **/
429static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
430 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000431 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000432{
433 struct i40e_pf *pf = vsi->back;
434 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000435 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000436 int ret;
437 int i;
438 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
439 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
440 0, 0, 0, 0};
441
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000442 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
443 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000444 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
445 if (!raw_packet)
446 return -ENOMEM;
447 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
448 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
449
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800450 ip->saddr = fd_data->src_ip;
451 ip->daddr = fd_data->dst_ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000452 ip->protocol = 0;
453
Jacob Keller0e588de2017-02-06 14:38:50 -0800454 if (fd_data->flex_filter) {
455 u8 *payload = raw_packet + I40E_IP_DUMMY_PACKET_LEN;
456 __be16 pattern = fd_data->flex_word;
457 u16 off = fd_data->flex_offset;
458
459 *((__force __be16 *)(payload + off)) = pattern;
460 }
461
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000462 fd_data->pctype = i;
463 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000464 if (ret) {
465 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000466 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
467 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800468 /* The packet buffer wasn't added to the ring so we
469 * need to free it now.
470 */
471 kfree(raw_packet);
472 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000473 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000474 if (add)
475 dev_info(&pf->pdev->dev,
476 "Filter OK for PCTYPE %d loc = %d\n",
477 fd_data->pctype, fd_data->fd_id);
478 else
479 dev_info(&pf->pdev->dev,
480 "Filter deleted for PCTYPE %d loc = %d\n",
481 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000482 }
483 }
484
Jacob Keller097dbf52017-02-06 14:38:46 -0800485 if (add)
486 pf->fd_ip4_filter_cnt++;
487 else
488 pf->fd_ip4_filter_cnt--;
489
Jacob Kellere5187ee2017-02-06 14:38:41 -0800490 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000491}
492
493/**
494 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
495 * @vsi: pointer to the targeted VSI
496 * @cmd: command to get or set RX flow classification rules
497 * @add: true adds a filter, false removes it
498 *
499 **/
500int i40e_add_del_fdir(struct i40e_vsi *vsi,
501 struct i40e_fdir_filter *input, bool add)
502{
503 struct i40e_pf *pf = vsi->back;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000504 int ret;
505
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000506 switch (input->flow_type & ~FLOW_EXT) {
507 case TCP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000508 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000509 break;
510 case UDP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000511 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000512 break;
Jacob Kellerf223c872017-02-06 14:38:51 -0800513 case SCTP_V4_FLOW:
514 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
515 break;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000516 case IP_USER_FLOW:
517 switch (input->ip4_proto) {
518 case IPPROTO_TCP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000519 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000520 break;
521 case IPPROTO_UDP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000522 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000523 break;
Jacob Kellerf223c872017-02-06 14:38:51 -0800524 case IPPROTO_SCTP:
525 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
526 break;
Alexander Duycke1da71c2016-09-14 16:24:35 -0700527 case IPPROTO_IP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000528 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000529 break;
Alexander Duycke1da71c2016-09-14 16:24:35 -0700530 default:
531 /* We cannot support masking based on protocol */
Jacob Kellera346fb82017-04-05 07:50:53 -0400532 dev_info(&pf->pdev->dev, "Unsupported IPv4 protocol 0x%02x\n",
533 input->ip4_proto);
534 return -EINVAL;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000535 }
536 break;
537 default:
Jacob Kellera346fb82017-04-05 07:50:53 -0400538 dev_info(&pf->pdev->dev, "Unsupported flow type 0x%02x\n",
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000539 input->flow_type);
Jacob Kellera346fb82017-04-05 07:50:53 -0400540 return -EINVAL;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000541 }
542
Jacob Kellera158aea2017-02-09 23:44:27 -0800543 /* The buffer allocated here will be normally be freed by
544 * i40e_clean_fdir_tx_irq() as it reclaims resources after transmit
545 * completion. In the event of an error adding the buffer to the FDIR
546 * ring, it will immediately be freed. It may also be freed by
547 * i40e_clean_tx_ring() when closing the VSI.
548 */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000549 return ret;
550}
551
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000552/**
553 * i40e_fd_handle_status - check the Programming Status for FD
554 * @rx_ring: the Rx ring for this descriptor
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000555 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000556 * @prog_id: the id originally used for programming
557 *
558 * This is used to verify if the FD programming or invalidation
559 * requested by SW to the HW is successful or not and take actions accordingly.
560 **/
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000561static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
562 union i40e_rx_desc *rx_desc, u8 prog_id)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000563{
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000564 struct i40e_pf *pf = rx_ring->vsi->back;
565 struct pci_dev *pdev = pf->pdev;
566 u32 fcnt_prog, fcnt_avail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000567 u32 error;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000568 u64 qw;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000569
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000570 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000571 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
572 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
573
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400574 if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400575 pf->fd_inv = le32_to_cpu(rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000576 if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
577 (I40E_DEBUG_FD & pf->hw.debug_mask))
578 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400579 pf->fd_inv);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000580
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000581 /* Check if the programming error is for ATR.
582 * If so, auto disable ATR and set a state for
583 * flush in progress. Next time we come here if flush is in
584 * progress do nothing, once flush is complete the state will
585 * be cleared.
586 */
Jacob Keller0da36b92017-04-19 09:25:55 -0400587 if (test_bit(__I40E_FD_FLUSH_REQUESTED, pf->state))
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000588 return;
589
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000590 pf->fd_add_err++;
591 /* store the current atr filter count */
592 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
593
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000594 if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
Jacob Keller47994c12017-04-19 09:25:57 -0400595 pf->flags & I40E_FLAG_FD_SB_AUTO_DISABLED) {
596 pf->flags |= I40E_FLAG_FD_ATR_AUTO_DISABLED;
Jacob Keller0da36b92017-04-19 09:25:55 -0400597 set_bit(__I40E_FD_FLUSH_REQUESTED, pf->state);
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000598 }
599
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000600 /* filter programming failed most likely due to table full */
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000601 fcnt_prog = i40e_get_global_fd_count(pf);
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000602 fcnt_avail = pf->fdir_pf_filter_count;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000603 /* If ATR is running fcnt_prog can quickly change,
604 * if we are very close to full, it makes sense to disable
605 * FD ATR/SB and then re-enable it when there is room.
606 */
607 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000608 if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
Jacob Keller47994c12017-04-19 09:25:57 -0400609 !(pf->flags & I40E_FLAG_FD_SB_AUTO_DISABLED)) {
610 pf->flags |= I40E_FLAG_FD_SB_AUTO_DISABLED;
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400611 if (I40E_DEBUG_FD & pf->hw.debug_mask)
612 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000613 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000614 }
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400615 } else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000616 if (I40E_DEBUG_FD & pf->hw.debug_mask)
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000617 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000618 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000619 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000620}
621
622/**
Alexander Duycka5e9c572013-09-28 06:00:27 +0000623 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000624 * @ring: the ring that owns the buffer
625 * @tx_buffer: the buffer to free
626 **/
Alexander Duycka5e9c572013-09-28 06:00:27 +0000627static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
628 struct i40e_tx_buffer *tx_buffer)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000629{
Alexander Duycka5e9c572013-09-28 06:00:27 +0000630 if (tx_buffer->skb) {
Alexander Duyck64bfd682016-09-12 14:18:39 -0700631 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
632 kfree(tx_buffer->raw_buf);
Björn Töpel74608d12017-05-24 07:55:35 +0200633 else if (ring_is_xdp(ring))
634 page_frag_free(tx_buffer->raw_buf);
Alexander Duyck64bfd682016-09-12 14:18:39 -0700635 else
636 dev_kfree_skb_any(tx_buffer->skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000637 if (dma_unmap_len(tx_buffer, len))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000638 dma_unmap_single(ring->dev,
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000639 dma_unmap_addr(tx_buffer, dma),
640 dma_unmap_len(tx_buffer, len),
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000641 DMA_TO_DEVICE);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000642 } else if (dma_unmap_len(tx_buffer, len)) {
643 dma_unmap_page(ring->dev,
644 dma_unmap_addr(tx_buffer, dma),
645 dma_unmap_len(tx_buffer, len),
646 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000647 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800648
Alexander Duycka5e9c572013-09-28 06:00:27 +0000649 tx_buffer->next_to_watch = NULL;
650 tx_buffer->skb = NULL;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000651 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000652 /* tx_buffer must be completely set up in the transmit path */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000653}
654
655/**
656 * i40e_clean_tx_ring - Free any empty Tx buffers
657 * @tx_ring: ring to be cleaned
658 **/
659void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
660{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000661 unsigned long bi_size;
662 u16 i;
663
664 /* ring already cleared, nothing to do */
665 if (!tx_ring->tx_bi)
666 return;
667
668 /* Free all the Tx ring sk_buffs */
Alexander Duycka5e9c572013-09-28 06:00:27 +0000669 for (i = 0; i < tx_ring->count; i++)
670 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000671
672 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
673 memset(tx_ring->tx_bi, 0, bi_size);
674
675 /* Zero out the descriptor ring */
676 memset(tx_ring->desc, 0, tx_ring->size);
677
678 tx_ring->next_to_use = 0;
679 tx_ring->next_to_clean = 0;
Alexander Duyck7070ce02013-09-28 06:00:37 +0000680
681 if (!tx_ring->netdev)
682 return;
683
684 /* cleanup Tx queue statistics */
Alexander Duycke486bdf2016-09-12 14:18:40 -0700685 netdev_tx_reset_queue(txring_txq(tx_ring));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000686}
687
688/**
689 * i40e_free_tx_resources - Free Tx resources per queue
690 * @tx_ring: Tx descriptor ring for a specific queue
691 *
692 * Free all transmit software resources
693 **/
694void i40e_free_tx_resources(struct i40e_ring *tx_ring)
695{
696 i40e_clean_tx_ring(tx_ring);
697 kfree(tx_ring->tx_bi);
698 tx_ring->tx_bi = NULL;
699
700 if (tx_ring->desc) {
701 dma_free_coherent(tx_ring->dev, tx_ring->size,
702 tx_ring->desc, tx_ring->dma);
703 tx_ring->desc = NULL;
704 }
705}
706
Jesse Brandeburga68de582015-02-24 05:26:03 +0000707/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000708 * i40e_get_tx_pending - how many tx descriptors not processed
709 * @tx_ring: the ring of descriptors
710 *
711 * Since there is no access to the ring head register
712 * in XL710, we need to use our local copies
713 **/
Alan Brady17daabb2017-04-05 07:50:56 -0400714u32 i40e_get_tx_pending(struct i40e_ring *ring)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000715{
Jesse Brandeburga68de582015-02-24 05:26:03 +0000716 u32 head, tail;
717
Alan Brady17daabb2017-04-05 07:50:56 -0400718 head = i40e_get_head(ring);
Jesse Brandeburga68de582015-02-24 05:26:03 +0000719 tail = readl(ring->tail);
720
721 if (head != tail)
722 return (head < tail) ?
723 tail - head : (tail + ring->count - head);
724
725 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000726}
727
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700728#define WB_STRIDE 4
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000729
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000730/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000731 * i40e_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duycka619afe2016-03-07 09:30:03 -0800732 * @vsi: the VSI we care about
733 * @tx_ring: Tx ring to clean
734 * @napi_budget: Used to determine if we are in netpoll
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000735 *
736 * Returns true if there's any budget left (e.g. the clean is finished)
737 **/
Alexander Duycka619afe2016-03-07 09:30:03 -0800738static bool i40e_clean_tx_irq(struct i40e_vsi *vsi,
739 struct i40e_ring *tx_ring, int napi_budget)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000740{
741 u16 i = tx_ring->next_to_clean;
742 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000743 struct i40e_tx_desc *tx_head;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000744 struct i40e_tx_desc *tx_desc;
Alexander Duycka619afe2016-03-07 09:30:03 -0800745 unsigned int total_bytes = 0, total_packets = 0;
746 unsigned int budget = vsi->work_limit;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000747
748 tx_buf = &tx_ring->tx_bi[i];
749 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000750 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000751
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000752 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
753
Alexander Duycka5e9c572013-09-28 06:00:27 +0000754 do {
755 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000756
757 /* if next_to_watch is not set then there is no work pending */
758 if (!eop_desc)
759 break;
760
Alexander Duycka5e9c572013-09-28 06:00:27 +0000761 /* prevent any other reads prior to eop_desc */
762 read_barrier_depends();
763
Scott Petersoned0980c2017-04-13 04:45:44 -0400764 i40e_trace(clean_tx_irq, tx_ring, tx_desc, tx_buf);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000765 /* we have caught up to head, no work left to do */
766 if (tx_head == tx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000767 break;
768
Alexander Duyckc304fda2013-09-28 06:00:12 +0000769 /* clear next_to_watch to prevent false hangs */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000770 tx_buf->next_to_watch = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000771
Alexander Duycka5e9c572013-09-28 06:00:27 +0000772 /* update the statistics for this packet */
773 total_bytes += tx_buf->bytecount;
774 total_packets += tx_buf->gso_segs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000775
Björn Töpel74608d12017-05-24 07:55:35 +0200776 /* free the skb/XDP data */
777 if (ring_is_xdp(tx_ring))
778 page_frag_free(tx_buf->raw_buf);
779 else
780 napi_consume_skb(tx_buf->skb, napi_budget);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000781
Alexander Duycka5e9c572013-09-28 06:00:27 +0000782 /* unmap skb header data */
783 dma_unmap_single(tx_ring->dev,
784 dma_unmap_addr(tx_buf, dma),
785 dma_unmap_len(tx_buf, len),
786 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000787
Alexander Duycka5e9c572013-09-28 06:00:27 +0000788 /* clear tx_buffer data */
789 tx_buf->skb = NULL;
790 dma_unmap_len_set(tx_buf, len, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000791
Alexander Duycka5e9c572013-09-28 06:00:27 +0000792 /* unmap remaining buffers */
793 while (tx_desc != eop_desc) {
Scott Petersoned0980c2017-04-13 04:45:44 -0400794 i40e_trace(clean_tx_irq_unmap,
795 tx_ring, tx_desc, tx_buf);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000796
797 tx_buf++;
798 tx_desc++;
799 i++;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000800 if (unlikely(!i)) {
801 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000802 tx_buf = tx_ring->tx_bi;
803 tx_desc = I40E_TX_DESC(tx_ring, 0);
804 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000805
Alexander Duycka5e9c572013-09-28 06:00:27 +0000806 /* unmap any remaining paged data */
807 if (dma_unmap_len(tx_buf, len)) {
808 dma_unmap_page(tx_ring->dev,
809 dma_unmap_addr(tx_buf, dma),
810 dma_unmap_len(tx_buf, len),
811 DMA_TO_DEVICE);
812 dma_unmap_len_set(tx_buf, len, 0);
813 }
814 }
815
816 /* move us one more past the eop_desc for start of next pkt */
817 tx_buf++;
818 tx_desc++;
819 i++;
820 if (unlikely(!i)) {
821 i -= tx_ring->count;
822 tx_buf = tx_ring->tx_bi;
823 tx_desc = I40E_TX_DESC(tx_ring, 0);
824 }
825
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000826 prefetch(tx_desc);
827
Alexander Duycka5e9c572013-09-28 06:00:27 +0000828 /* update budget accounting */
829 budget--;
830 } while (likely(budget));
831
832 i += tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000833 tx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000834 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +0000835 tx_ring->stats.bytes += total_bytes;
836 tx_ring->stats.packets += total_packets;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000837 u64_stats_update_end(&tx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000838 tx_ring->q_vector->tx.total_bytes += total_bytes;
839 tx_ring->q_vector->tx.total_packets += total_packets;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000840
Anjali Singhai58044742015-09-25 18:26:13 -0700841 if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
Anjali Singhai58044742015-09-25 18:26:13 -0700842 /* check to see if there are < 4 descriptors
843 * waiting to be written back, then kick the hardware to force
844 * them to be written back in case we stay in NAPI.
845 * In this mode on X722 we do not enable Interrupt.
846 */
Alan Brady17daabb2017-04-05 07:50:56 -0400847 unsigned int j = i40e_get_tx_pending(tx_ring);
Anjali Singhai58044742015-09-25 18:26:13 -0700848
849 if (budget &&
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700850 ((j / WB_STRIDE) == 0) && (j > 0) &&
Jacob Keller0da36b92017-04-19 09:25:55 -0400851 !test_bit(__I40E_VSI_DOWN, vsi->state) &&
Anjali Singhai58044742015-09-25 18:26:13 -0700852 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
853 tx_ring->arm_wb = true;
854 }
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000855
Björn Töpel74608d12017-05-24 07:55:35 +0200856 if (ring_is_xdp(tx_ring))
857 return !!budget;
858
Alexander Duycke486bdf2016-09-12 14:18:40 -0700859 /* notify netdev of completed buffers */
860 netdev_tx_completed_queue(txring_txq(tx_ring),
Alexander Duyck7070ce02013-09-28 06:00:37 +0000861 total_packets, total_bytes);
862
Jesse Brandeburgb85c94b2017-06-20 15:16:59 -0700863#define TX_WAKE_THRESHOLD ((s16)(DESC_NEEDED * 2))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000864 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
865 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
866 /* Make sure that anybody stopping the queue after this
867 * sees the new next_to_clean.
868 */
869 smp_mb();
870 if (__netif_subqueue_stopped(tx_ring->netdev,
871 tx_ring->queue_index) &&
Jacob Keller0da36b92017-04-19 09:25:55 -0400872 !test_bit(__I40E_VSI_DOWN, vsi->state)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000873 netif_wake_subqueue(tx_ring->netdev,
874 tx_ring->queue_index);
875 ++tx_ring->tx_stats.restart_queue;
876 }
877 }
878
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000879 return !!budget;
880}
881
882/**
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800883 * i40e_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled
884 * @vsi: the VSI we care about
885 * @q_vector: the vector on which to enable writeback
886 *
887 **/
888static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi,
889 struct i40e_q_vector *q_vector)
890{
891 u16 flags = q_vector->tx.ring[0].flags;
892 u32 val;
893
894 if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR))
895 return;
896
897 if (q_vector->arm_wb_state)
898 return;
899
900 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
901 val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK |
902 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK; /* set noitr */
903
904 wr32(&vsi->back->hw,
905 I40E_PFINT_DYN_CTLN(q_vector->v_idx + vsi->base_vector - 1),
906 val);
907 } else {
908 val = I40E_PFINT_DYN_CTL0_WB_ON_ITR_MASK |
909 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK; /* set noitr */
910
911 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
912 }
913 q_vector->arm_wb_state = true;
914}
915
916/**
917 * i40e_force_wb - Issue SW Interrupt so HW does a wb
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000918 * @vsi: the VSI we care about
919 * @q_vector: the vector on which to force writeback
920 *
921 **/
Kiran Patilb03a8c12015-09-24 18:13:15 -0400922void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000923{
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800924 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400925 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
926 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
927 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
928 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
929 /* allow 00 to be written to the index */
930
931 wr32(&vsi->back->hw,
932 I40E_PFINT_DYN_CTLN(q_vector->v_idx +
933 vsi->base_vector - 1), val);
934 } else {
935 u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
936 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */
937 I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK |
938 I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK;
939 /* allow 00 to be written to the index */
940
941 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
942 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000943}
944
945/**
946 * i40e_set_new_dynamic_itr - Find new ITR level
947 * @rc: structure containing ring performance data
948 *
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400949 * Returns true if ITR changed, false if not
950 *
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000951 * Stores a new ITR value based on packets and byte counts during
952 * the last interrupt. The advantage of per interrupt computation
953 * is faster updates and more accurate ITR for the current traffic
954 * pattern. Constants in this function were computed based on
955 * theoretical maximum wire speed and thresholds were set based on
956 * testing data as well as attempting to minimize response time
957 * while increasing bulk throughput.
958 **/
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400959static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000960{
961 enum i40e_latency_range new_latency_range = rc->latency_range;
962 u32 new_itr = rc->itr;
Jacob Keller2b634bb2017-07-14 09:10:14 -0400963 int bytes_per_usec;
Jacob Keller742c9872017-07-14 09:10:13 -0400964 unsigned int usecs, estimated_usecs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000965
966 if (rc->total_packets == 0 || !rc->itr)
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400967 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000968
Jacob Keller742c9872017-07-14 09:10:13 -0400969 usecs = (rc->itr << 1) * ITR_COUNTDOWN_START;
Jacob Keller2b634bb2017-07-14 09:10:14 -0400970 bytes_per_usec = rc->total_bytes / usecs;
Jacob Keller742c9872017-07-14 09:10:13 -0400971
972 /* The calculations in this algorithm depend on interrupts actually
973 * firing at the ITR rate. This may not happen if the packet rate is
974 * really low, or if we've been napi polling. Check to make sure
975 * that's not the case before we continue.
976 */
977 estimated_usecs = jiffies_to_usecs(jiffies - rc->last_itr_update);
978 if (estimated_usecs > usecs) {
979 new_latency_range = I40E_LOW_LATENCY;
980 goto reset_latency;
981 }
982
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000983 /* simple throttlerate management
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400984 * 0-10MB/s lowest (50000 ints/s)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000985 * 10-20MB/s low (20000 ints/s)
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400986 * 20-1249MB/s bulk (18000 ints/s)
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400987 *
988 * The math works out because the divisor is in 10^(-6) which
989 * turns the bytes/us input value into MB/s values, but
990 * make sure to use usecs, as the register values written
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400991 * are in 2 usec increments in the ITR registers, and make sure
992 * to use the smoothed values that the countdown timer gives us.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000993 */
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400994 switch (new_latency_range) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000995 case I40E_LOWEST_LATENCY:
Jacob Keller2b634bb2017-07-14 09:10:14 -0400996 if (bytes_per_usec > 10)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000997 new_latency_range = I40E_LOW_LATENCY;
998 break;
999 case I40E_LOW_LATENCY:
Jacob Keller2b634bb2017-07-14 09:10:14 -04001000 if (bytes_per_usec > 20)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001001 new_latency_range = I40E_BULK_LATENCY;
Jacob Keller2b634bb2017-07-14 09:10:14 -04001002 else if (bytes_per_usec <= 10)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001003 new_latency_range = I40E_LOWEST_LATENCY;
1004 break;
1005 case I40E_BULK_LATENCY:
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001006 default:
Jacob Keller2b634bb2017-07-14 09:10:14 -04001007 if (bytes_per_usec <= 20)
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001008 new_latency_range = I40E_LOW_LATENCY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001009 break;
1010 }
Jesse Brandeburgc56625d2015-09-28 14:16:53 -04001011
Jacob Keller742c9872017-07-14 09:10:13 -04001012reset_latency:
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001013 rc->latency_range = new_latency_range;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001014
1015 switch (new_latency_range) {
1016 case I40E_LOWEST_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -04001017 new_itr = I40E_ITR_50K;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001018 break;
1019 case I40E_LOW_LATENCY:
1020 new_itr = I40E_ITR_20K;
1021 break;
1022 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -04001023 new_itr = I40E_ITR_18K;
1024 break;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001025 default:
1026 break;
1027 }
1028
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001029 rc->total_bytes = 0;
1030 rc->total_packets = 0;
Jacob Keller742c9872017-07-14 09:10:13 -04001031 rc->last_itr_update = jiffies;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001032
1033 if (new_itr != rc->itr) {
1034 rc->itr = new_itr;
1035 return true;
1036 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001037 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001038}
1039
1040/**
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001041 * i40e_rx_is_programming_status - check for programming status descriptor
1042 * @qw: qword representing status_error_len in CPU ordering
1043 *
1044 * The value of in the descriptor length field indicate if this
1045 * is a programming status descriptor for flow director or FCoE
1046 * by the value of I40E_RX_PROG_STATUS_DESC_LENGTH, otherwise
1047 * it is a packet descriptor.
1048 **/
1049static inline bool i40e_rx_is_programming_status(u64 qw)
1050{
1051 /* The Rx filter programming status and SPH bit occupy the same
1052 * spot in the descriptor. Since we don't support packet split we
1053 * can just reuse the bit as an indication that this is a
1054 * programming status descriptor.
1055 */
1056 return qw & I40E_RXD_QW1_LENGTH_SPH_MASK;
1057}
1058
1059/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001060 * i40e_clean_programming_status - clean the programming status descriptor
1061 * @rx_ring: the rx ring that has this descriptor
1062 * @rx_desc: the rx descriptor written back by HW
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001063 * @qw: qword representing status_error_len in CPU ordering
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001064 *
1065 * Flow director should handle FD_FILTER_STATUS to check its filter programming
1066 * status being successful or not and take actions accordingly. FCoE should
1067 * handle its context/filter programming/invalidation status and take actions.
1068 *
1069 **/
1070static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001071 union i40e_rx_desc *rx_desc,
1072 u64 qw)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001073{
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001074 u32 ntc = rx_ring->next_to_clean + 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001075 u8 id;
1076
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001077 /* fetch, update, and store next to clean */
1078 ntc = (ntc < rx_ring->count) ? ntc : 0;
1079 rx_ring->next_to_clean = ntc;
1080
1081 prefetch(I40E_RX_DESC(rx_ring, ntc));
1082
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001083 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
1084 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
1085
1086 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00001087 i40e_fd_handle_status(rx_ring, rx_desc, id);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001088}
1089
1090/**
1091 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
1092 * @tx_ring: the tx ring to set up
1093 *
1094 * Return 0 on success, negative on error
1095 **/
1096int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
1097{
1098 struct device *dev = tx_ring->dev;
1099 int bi_size;
1100
1101 if (!dev)
1102 return -ENOMEM;
1103
Jesse Brandeburge908f812015-07-23 16:54:42 -04001104 /* warn if we are about to overwrite the pointer */
1105 WARN_ON(tx_ring->tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001106 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
1107 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
1108 if (!tx_ring->tx_bi)
1109 goto err;
1110
Florian Fainelli7d6d0672017-08-01 12:11:07 -07001111 u64_stats_init(&tx_ring->syncp);
1112
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001113 /* round up to nearest 4K */
1114 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +00001115 /* add u32 for head writeback, align after this takes care of
1116 * guaranteeing this is at least one cache line in size
1117 */
1118 tx_ring->size += sizeof(u32);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001119 tx_ring->size = ALIGN(tx_ring->size, 4096);
1120 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
1121 &tx_ring->dma, GFP_KERNEL);
1122 if (!tx_ring->desc) {
1123 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
1124 tx_ring->size);
1125 goto err;
1126 }
1127
1128 tx_ring->next_to_use = 0;
1129 tx_ring->next_to_clean = 0;
1130 return 0;
1131
1132err:
1133 kfree(tx_ring->tx_bi);
1134 tx_ring->tx_bi = NULL;
1135 return -ENOMEM;
1136}
1137
1138/**
1139 * i40e_clean_rx_ring - Free Rx buffers
1140 * @rx_ring: ring to be cleaned
1141 **/
1142void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
1143{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001144 unsigned long bi_size;
1145 u16 i;
1146
1147 /* ring already cleared, nothing to do */
1148 if (!rx_ring->rx_bi)
1149 return;
1150
Scott Petersone72e5652017-02-09 23:40:25 -08001151 if (rx_ring->skb) {
1152 dev_kfree_skb(rx_ring->skb);
1153 rx_ring->skb = NULL;
1154 }
1155
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001156 /* Free all the Rx ring sk_buffs */
1157 for (i = 0; i < rx_ring->count; i++) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001158 struct i40e_rx_buffer *rx_bi = &rx_ring->rx_bi[i];
1159
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001160 if (!rx_bi->page)
1161 continue;
1162
Alexander Duyck59605bc2017-01-30 12:29:35 -08001163 /* Invalidate cache lines that may have been written to by
1164 * device so that we avoid corrupting memory.
1165 */
1166 dma_sync_single_range_for_cpu(rx_ring->dev,
1167 rx_bi->dma,
1168 rx_bi->page_offset,
Alexander Duyck98efd692017-04-05 07:51:01 -04001169 rx_ring->rx_buf_len,
Alexander Duyck59605bc2017-01-30 12:29:35 -08001170 DMA_FROM_DEVICE);
1171
1172 /* free resources associated with mapping */
1173 dma_unmap_page_attrs(rx_ring->dev, rx_bi->dma,
Alexander Duyck98efd692017-04-05 07:51:01 -04001174 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -08001175 DMA_FROM_DEVICE,
1176 I40E_RX_DMA_ATTR);
Alexander Duyck98efd692017-04-05 07:51:01 -04001177
Alexander Duyck17936682017-02-21 15:55:39 -08001178 __page_frag_cache_drain(rx_bi->page, rx_bi->pagecnt_bias);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001179
1180 rx_bi->page = NULL;
1181 rx_bi->page_offset = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001182 }
1183
1184 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1185 memset(rx_ring->rx_bi, 0, bi_size);
1186
1187 /* Zero out the descriptor ring */
1188 memset(rx_ring->desc, 0, rx_ring->size);
1189
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001190 rx_ring->next_to_alloc = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001191 rx_ring->next_to_clean = 0;
1192 rx_ring->next_to_use = 0;
1193}
1194
1195/**
1196 * i40e_free_rx_resources - Free Rx resources
1197 * @rx_ring: ring to clean the resources from
1198 *
1199 * Free all receive software resources
1200 **/
1201void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1202{
1203 i40e_clean_rx_ring(rx_ring);
Björn Töpel0c8493d2017-05-24 07:55:34 +02001204 rx_ring->xdp_prog = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001205 kfree(rx_ring->rx_bi);
1206 rx_ring->rx_bi = NULL;
1207
1208 if (rx_ring->desc) {
1209 dma_free_coherent(rx_ring->dev, rx_ring->size,
1210 rx_ring->desc, rx_ring->dma);
1211 rx_ring->desc = NULL;
1212 }
1213}
1214
1215/**
1216 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1217 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1218 *
1219 * Returns 0 on success, negative on failure
1220 **/
1221int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1222{
1223 struct device *dev = rx_ring->dev;
1224 int bi_size;
1225
Jesse Brandeburge908f812015-07-23 16:54:42 -04001226 /* warn if we are about to overwrite the pointer */
1227 WARN_ON(rx_ring->rx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001228 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1229 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1230 if (!rx_ring->rx_bi)
1231 goto err;
1232
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -08001233 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +00001234
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001235 /* Round up to nearest 4K */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001236 rx_ring->size = rx_ring->count * sizeof(union i40e_32byte_rx_desc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001237 rx_ring->size = ALIGN(rx_ring->size, 4096);
1238 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1239 &rx_ring->dma, GFP_KERNEL);
1240
1241 if (!rx_ring->desc) {
1242 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1243 rx_ring->size);
1244 goto err;
1245 }
1246
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001247 rx_ring->next_to_alloc = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001248 rx_ring->next_to_clean = 0;
1249 rx_ring->next_to_use = 0;
1250
Björn Töpel0c8493d2017-05-24 07:55:34 +02001251 rx_ring->xdp_prog = rx_ring->vsi->xdp_prog;
1252
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001253 return 0;
1254err:
1255 kfree(rx_ring->rx_bi);
1256 rx_ring->rx_bi = NULL;
1257 return -ENOMEM;
1258}
1259
1260/**
1261 * i40e_release_rx_desc - Store the new tail and head values
1262 * @rx_ring: ring to bump
1263 * @val: new head index
1264 **/
1265static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1266{
1267 rx_ring->next_to_use = val;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001268
1269 /* update next to alloc since we have filled the ring */
1270 rx_ring->next_to_alloc = val;
1271
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001272 /* Force memory writes to complete before letting h/w
1273 * know there are new descriptors to fetch. (Only
1274 * applicable for weak-ordered memory model archs,
1275 * such as IA-64).
1276 */
1277 wmb();
1278 writel(val, rx_ring->tail);
1279}
1280
1281/**
Alexander Duyckca9ec082017-04-05 07:51:02 -04001282 * i40e_rx_offset - Return expected offset into page to access data
1283 * @rx_ring: Ring we are requesting offset of
1284 *
1285 * Returns the offset value for ring into the data buffer.
1286 */
1287static inline unsigned int i40e_rx_offset(struct i40e_ring *rx_ring)
1288{
1289 return ring_uses_build_skb(rx_ring) ? I40E_SKB_PAD : 0;
1290}
1291
1292/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001293 * i40e_alloc_mapped_page - recycle or make a new page
1294 * @rx_ring: ring to use
1295 * @bi: rx_buffer struct to modify
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001296 *
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001297 * Returns true if the page was successfully allocated or
1298 * reused.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001299 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001300static bool i40e_alloc_mapped_page(struct i40e_ring *rx_ring,
1301 struct i40e_rx_buffer *bi)
Mitch Williamsa132af22015-01-24 09:58:35 +00001302{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001303 struct page *page = bi->page;
1304 dma_addr_t dma;
Mitch Williamsa132af22015-01-24 09:58:35 +00001305
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001306 /* since we are recycling buffers we should seldom need to alloc */
1307 if (likely(page)) {
1308 rx_ring->rx_stats.page_reuse_count++;
1309 return true;
Mitch Williamsa132af22015-01-24 09:58:35 +00001310 }
1311
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001312 /* alloc new page for storage */
Alexander Duyck98efd692017-04-05 07:51:01 -04001313 page = dev_alloc_pages(i40e_rx_pg_order(rx_ring));
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001314 if (unlikely(!page)) {
1315 rx_ring->rx_stats.alloc_page_failed++;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001316 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001317 }
1318
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001319 /* map page for use */
Alexander Duyck59605bc2017-01-30 12:29:35 -08001320 dma = dma_map_page_attrs(rx_ring->dev, page, 0,
Alexander Duyck98efd692017-04-05 07:51:01 -04001321 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -08001322 DMA_FROM_DEVICE,
1323 I40E_RX_DMA_ATTR);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001324
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001325 /* if mapping failed free memory back to system since
1326 * there isn't much point in holding memory we can't use
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001327 */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001328 if (dma_mapping_error(rx_ring->dev, dma)) {
Alexander Duyck98efd692017-04-05 07:51:01 -04001329 __free_pages(page, i40e_rx_pg_order(rx_ring));
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001330 rx_ring->rx_stats.alloc_page_failed++;
1331 return false;
1332 }
1333
1334 bi->dma = dma;
1335 bi->page = page;
Alexander Duyckca9ec082017-04-05 07:51:02 -04001336 bi->page_offset = i40e_rx_offset(rx_ring);
Alexander Duycka0cfc312017-03-14 10:15:24 -07001337
1338 /* initialize pagecnt_bias to 1 representing we fully own page */
Alexander Duyck17936682017-02-21 15:55:39 -08001339 bi->pagecnt_bias = 1;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001340
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001341 return true;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001342}
1343
1344/**
1345 * i40e_receive_skb - Send a completed packet up the stack
1346 * @rx_ring: rx ring in play
1347 * @skb: packet to send up
1348 * @vlan_tag: vlan tag for packet
1349 **/
1350static void i40e_receive_skb(struct i40e_ring *rx_ring,
1351 struct sk_buff *skb, u16 vlan_tag)
1352{
1353 struct i40e_q_vector *q_vector = rx_ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001354
Jesse Brandeburga149f2c2016-04-12 08:30:49 -07001355 if ((rx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
1356 (vlan_tag & VLAN_VID_MASK))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001357 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1358
Alexander Duyck8b650352015-09-24 09:04:32 -07001359 napi_gro_receive(&q_vector->napi, skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001360}
1361
1362/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001363 * i40e_alloc_rx_buffers - Replace used receive buffers
1364 * @rx_ring: ring to place buffers on
1365 * @cleaned_count: number of buffers to replace
1366 *
1367 * Returns false if all allocations were successful, true if any fail
1368 **/
1369bool i40e_alloc_rx_buffers(struct i40e_ring *rx_ring, u16 cleaned_count)
1370{
1371 u16 ntu = rx_ring->next_to_use;
1372 union i40e_rx_desc *rx_desc;
1373 struct i40e_rx_buffer *bi;
1374
1375 /* do nothing if no valid netdev defined */
1376 if (!rx_ring->netdev || !cleaned_count)
1377 return false;
1378
1379 rx_desc = I40E_RX_DESC(rx_ring, ntu);
1380 bi = &rx_ring->rx_bi[ntu];
1381
1382 do {
1383 if (!i40e_alloc_mapped_page(rx_ring, bi))
1384 goto no_buffers;
1385
Alexander Duyck59605bc2017-01-30 12:29:35 -08001386 /* sync the buffer for use by the device */
1387 dma_sync_single_range_for_device(rx_ring->dev, bi->dma,
1388 bi->page_offset,
Alexander Duyck98efd692017-04-05 07:51:01 -04001389 rx_ring->rx_buf_len,
Alexander Duyck59605bc2017-01-30 12:29:35 -08001390 DMA_FROM_DEVICE);
1391
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001392 /* Refresh the desc even if buffer_addrs didn't change
1393 * because each write-back erases this info.
1394 */
1395 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001396
1397 rx_desc++;
1398 bi++;
1399 ntu++;
1400 if (unlikely(ntu == rx_ring->count)) {
1401 rx_desc = I40E_RX_DESC(rx_ring, 0);
1402 bi = rx_ring->rx_bi;
1403 ntu = 0;
1404 }
1405
1406 /* clear the status bits for the next_to_use descriptor */
1407 rx_desc->wb.qword1.status_error_len = 0;
1408
1409 cleaned_count--;
1410 } while (cleaned_count);
1411
1412 if (rx_ring->next_to_use != ntu)
1413 i40e_release_rx_desc(rx_ring, ntu);
1414
1415 return false;
1416
1417no_buffers:
1418 if (rx_ring->next_to_use != ntu)
1419 i40e_release_rx_desc(rx_ring, ntu);
1420
1421 /* make sure to come back via polling to try again after
1422 * allocation failure
1423 */
1424 return true;
1425}
1426
1427/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001428 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1429 * @vsi: the VSI we care about
1430 * @skb: skb currently being received and modified
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001431 * @rx_desc: the receive descriptor
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001432 **/
1433static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1434 struct sk_buff *skb,
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001435 union i40e_rx_desc *rx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001436{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001437 struct i40e_rx_ptype_decoded decoded;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001438 u32 rx_error, rx_status;
Alexander Duyck858296c82016-06-14 15:45:42 -07001439 bool ipv4, ipv6;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001440 u8 ptype;
1441 u64 qword;
1442
1443 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1444 ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >> I40E_RXD_QW1_PTYPE_SHIFT;
1445 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1446 I40E_RXD_QW1_ERROR_SHIFT;
1447 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1448 I40E_RXD_QW1_STATUS_SHIFT;
1449 decoded = decode_rx_desc_ptype(ptype);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001450
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001451 skb->ip_summed = CHECKSUM_NONE;
1452
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001453 skb_checksum_none_assert(skb);
1454
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001455 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001456 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001457 return;
1458
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001459 /* did the hardware decode the packet and checksum? */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001460 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001461 return;
1462
1463 /* both known and outer_ip must be set for the below code to work */
1464 if (!(decoded.known && decoded.outer_ip))
1465 return;
1466
Alexander Duyckfad57332016-01-24 21:17:22 -08001467 ipv4 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1468 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4);
1469 ipv6 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1470 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6);
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001471
1472 if (ipv4 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001473 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
1474 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001475 goto checksum_fail;
1476
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -08001477 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001478 if (ipv6 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001479 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001480 /* don't increment checksum err here, non-fatal err */
Shannon Nelson8ee75a82013-12-21 05:44:46 +00001481 return;
1482
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001483 /* there was some L4 error, count error and punt packet to the stack */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001484 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001485 goto checksum_fail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001486
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001487 /* handle packets that were not able to be checksummed due
1488 * to arrival speed, in this case the stack can compute
1489 * the csum.
1490 */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001491 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001492 return;
1493
Alexander Duyck858296c82016-06-14 15:45:42 -07001494 /* If there is an outer header present that might contain a checksum
1495 * we need to bump the checksum level by 1 to reflect the fact that
1496 * we are indicating we validated the inner checksum.
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001497 */
Alexander Duyck858296c82016-06-14 15:45:42 -07001498 if (decoded.tunnel_type >= I40E_RX_PTYPE_TUNNEL_IP_GRENAT)
1499 skb->csum_level = 1;
Alexander Duyckfad57332016-01-24 21:17:22 -08001500
Alexander Duyck858296c82016-06-14 15:45:42 -07001501 /* Only report checksum unnecessary for TCP, UDP, or SCTP */
1502 switch (decoded.inner_prot) {
1503 case I40E_RX_PTYPE_INNER_PROT_TCP:
1504 case I40E_RX_PTYPE_INNER_PROT_UDP:
1505 case I40E_RX_PTYPE_INNER_PROT_SCTP:
1506 skb->ip_summed = CHECKSUM_UNNECESSARY;
1507 /* fall though */
1508 default:
1509 break;
1510 }
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001511
1512 return;
1513
1514checksum_fail:
1515 vsi->back->hw_csum_rx_error++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001516}
1517
1518/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001519 * i40e_ptype_to_htype - get a hash type
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001520 * @ptype: the ptype value from the descriptor
1521 *
1522 * Returns a hash type to be used by skb_set_hash
1523 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001524static inline int i40e_ptype_to_htype(u8 ptype)
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001525{
1526 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1527
1528 if (!decoded.known)
1529 return PKT_HASH_TYPE_NONE;
1530
1531 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1532 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1533 return PKT_HASH_TYPE_L4;
1534 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1535 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1536 return PKT_HASH_TYPE_L3;
1537 else
1538 return PKT_HASH_TYPE_L2;
1539}
1540
1541/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001542 * i40e_rx_hash - set the hash value in the skb
1543 * @ring: descriptor ring
1544 * @rx_desc: specific descriptor
1545 **/
1546static inline void i40e_rx_hash(struct i40e_ring *ring,
1547 union i40e_rx_desc *rx_desc,
1548 struct sk_buff *skb,
1549 u8 rx_ptype)
1550{
1551 u32 hash;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001552 const __le64 rss_mask =
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001553 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1554 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1555
Mitch Williamsa876c3b2016-05-03 15:13:18 -07001556 if (!(ring->netdev->features & NETIF_F_RXHASH))
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001557 return;
1558
1559 if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) {
1560 hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1561 skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype));
1562 }
1563}
1564
1565/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001566 * i40e_process_skb_fields - Populate skb header fields from Rx descriptor
1567 * @rx_ring: rx descriptor ring packet is being transacted on
1568 * @rx_desc: pointer to the EOP Rx descriptor
1569 * @skb: pointer to current skb being populated
1570 * @rx_ptype: the packet type decoded by hardware
Mitch Williamsa132af22015-01-24 09:58:35 +00001571 *
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001572 * This function checks the ring, descriptor, and packet information in
1573 * order to populate the hash, checksum, VLAN, protocol, and
1574 * other fields within the skb.
Mitch Williamsa132af22015-01-24 09:58:35 +00001575 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001576static inline
1577void i40e_process_skb_fields(struct i40e_ring *rx_ring,
1578 union i40e_rx_desc *rx_desc, struct sk_buff *skb,
1579 u8 rx_ptype)
1580{
1581 u64 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1582 u32 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1583 I40E_RXD_QW1_STATUS_SHIFT;
Jacob Keller144ed172016-10-05 09:30:42 -07001584 u32 tsynvalid = rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK;
1585 u32 tsyn = (rx_status & I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001586 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT;
1587
Jacob Keller12490502016-10-05 09:30:44 -07001588 if (unlikely(tsynvalid))
Jacob Keller144ed172016-10-05 09:30:42 -07001589 i40e_ptp_rx_hwtstamp(rx_ring->vsi->back, skb, tsyn);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001590
1591 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
1592
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001593 i40e_rx_checksum(rx_ring->vsi, skb, rx_desc);
1594
1595 skb_record_rx_queue(skb, rx_ring->queue_index);
Alexander Duycka5b268e2017-02-21 15:55:46 -08001596
1597 /* modifies the skb - consumes the enet header */
1598 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001599}
1600
1601/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001602 * i40e_cleanup_headers - Correct empty headers
1603 * @rx_ring: rx descriptor ring packet is being transacted on
1604 * @skb: pointer to current skb being fixed
Björn Töpel0c8493d2017-05-24 07:55:34 +02001605 * @rx_desc: pointer to the EOP Rx descriptor
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001606 *
1607 * Also address the case where we are pulling data in on pages only
1608 * and as such no data is present in the skb header.
1609 *
1610 * In addition if skb is not at least 60 bytes we need to pad it so that
1611 * it is large enough to qualify as a valid Ethernet frame.
1612 *
1613 * Returns true if an error was encountered and skb was freed.
1614 **/
Björn Töpel0c8493d2017-05-24 07:55:34 +02001615static bool i40e_cleanup_headers(struct i40e_ring *rx_ring, struct sk_buff *skb,
1616 union i40e_rx_desc *rx_desc)
1617
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001618{
Björn Töpel0c8493d2017-05-24 07:55:34 +02001619 /* XDP packets use error pointer so abort at this point */
1620 if (IS_ERR(skb))
1621 return true;
1622
1623 /* ERR_MASK will only have valid bits if EOP set, and
1624 * what we are doing here is actually checking
1625 * I40E_RX_DESC_ERROR_RXE_SHIFT, since it is the zeroth bit in
1626 * the error field
1627 */
1628 if (unlikely(i40e_test_staterr(rx_desc,
1629 BIT(I40E_RXD_QW1_ERROR_SHIFT)))) {
1630 dev_kfree_skb_any(skb);
1631 return true;
1632 }
1633
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001634 /* if eth_skb_pad returns an error the skb was freed */
1635 if (eth_skb_pad(skb))
1636 return true;
1637
1638 return false;
1639}
1640
1641/**
1642 * i40e_reuse_rx_page - page flip buffer and store it back on the ring
1643 * @rx_ring: rx descriptor ring to store buffers on
1644 * @old_buff: donor buffer to have page reused
1645 *
1646 * Synchronizes page for reuse by the adapter
1647 **/
1648static void i40e_reuse_rx_page(struct i40e_ring *rx_ring,
1649 struct i40e_rx_buffer *old_buff)
1650{
1651 struct i40e_rx_buffer *new_buff;
1652 u16 nta = rx_ring->next_to_alloc;
1653
1654 new_buff = &rx_ring->rx_bi[nta];
1655
1656 /* update, and store next to alloc */
1657 nta++;
1658 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1659
1660 /* transfer page from old buffer to new buffer */
Alexander Duyck17936682017-02-21 15:55:39 -08001661 new_buff->dma = old_buff->dma;
1662 new_buff->page = old_buff->page;
1663 new_buff->page_offset = old_buff->page_offset;
1664 new_buff->pagecnt_bias = old_buff->pagecnt_bias;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001665}
1666
1667/**
Scott Peterson9b37c932017-02-09 23:43:30 -08001668 * i40e_page_is_reusable - check if any reuse is possible
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001669 * @page: page struct to check
Scott Peterson9b37c932017-02-09 23:43:30 -08001670 *
1671 * A page is not reusable if it was allocated under low memory
1672 * conditions, or it's not in the same NUMA node as this CPU.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001673 */
Scott Peterson9b37c932017-02-09 23:43:30 -08001674static inline bool i40e_page_is_reusable(struct page *page)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001675{
Scott Peterson9b37c932017-02-09 23:43:30 -08001676 return (page_to_nid(page) == numa_mem_id()) &&
1677 !page_is_pfmemalloc(page);
1678}
1679
1680/**
1681 * i40e_can_reuse_rx_page - Determine if this page can be reused by
1682 * the adapter for another receive
1683 *
1684 * @rx_buffer: buffer containing the page
Scott Peterson9b37c932017-02-09 23:43:30 -08001685 *
1686 * If page is reusable, rx_buffer->page_offset is adjusted to point to
1687 * an unused region in the page.
1688 *
1689 * For small pages, @truesize will be a constant value, half the size
1690 * of the memory at page. We'll attempt to alternate between high and
1691 * low halves of the page, with one half ready for use by the hardware
1692 * and the other half being consumed by the stack. We use the page
1693 * ref count to determine whether the stack has finished consuming the
1694 * portion of this page that was passed up with a previous packet. If
1695 * the page ref count is >1, we'll assume the "other" half page is
1696 * still busy, and this page cannot be reused.
1697 *
1698 * For larger pages, @truesize will be the actual space used by the
1699 * received packet (adjusted upward to an even multiple of the cache
1700 * line size). This will advance through the page by the amount
1701 * actually consumed by the received packets while there is still
1702 * space for a buffer. Each region of larger pages will be used at
1703 * most once, after which the page will not be reused.
1704 *
1705 * In either case, if the page is reusable its refcount is increased.
1706 **/
Alexander Duycka0cfc312017-03-14 10:15:24 -07001707static bool i40e_can_reuse_rx_page(struct i40e_rx_buffer *rx_buffer)
Scott Peterson9b37c932017-02-09 23:43:30 -08001708{
Alexander Duycka0cfc312017-03-14 10:15:24 -07001709 unsigned int pagecnt_bias = rx_buffer->pagecnt_bias;
1710 struct page *page = rx_buffer->page;
Scott Peterson9b37c932017-02-09 23:43:30 -08001711
1712 /* Is any reuse possible? */
1713 if (unlikely(!i40e_page_is_reusable(page)))
1714 return false;
1715
1716#if (PAGE_SIZE < 8192)
1717 /* if we are only owner of page we can reuse it */
Alexander Duycka0cfc312017-03-14 10:15:24 -07001718 if (unlikely((page_count(page) - pagecnt_bias) > 1))
Scott Peterson9b37c932017-02-09 23:43:30 -08001719 return false;
Scott Peterson9b37c932017-02-09 23:43:30 -08001720#else
Alexander Duyck98efd692017-04-05 07:51:01 -04001721#define I40E_LAST_OFFSET \
1722 (SKB_WITH_OVERHEAD(PAGE_SIZE) - I40E_RXBUFFER_2048)
1723 if (rx_buffer->page_offset > I40E_LAST_OFFSET)
Scott Peterson9b37c932017-02-09 23:43:30 -08001724 return false;
1725#endif
1726
Alexander Duyck17936682017-02-21 15:55:39 -08001727 /* If we have drained the page fragment pool we need to update
1728 * the pagecnt_bias and page count so that we fully restock the
1729 * number of references the driver holds.
1730 */
Alexander Duycka0cfc312017-03-14 10:15:24 -07001731 if (unlikely(!pagecnt_bias)) {
Alexander Duyck17936682017-02-21 15:55:39 -08001732 page_ref_add(page, USHRT_MAX);
1733 rx_buffer->pagecnt_bias = USHRT_MAX;
1734 }
Alexander Duycka0cfc312017-03-14 10:15:24 -07001735
Scott Peterson9b37c932017-02-09 23:43:30 -08001736 return true;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001737}
1738
1739/**
1740 * i40e_add_rx_frag - Add contents of Rx buffer to sk_buff
1741 * @rx_ring: rx descriptor ring to transact packets on
1742 * @rx_buffer: buffer containing page to add
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001743 * @skb: sk_buff to place the data into
Alexander Duycka0cfc312017-03-14 10:15:24 -07001744 * @size: packet length from rx_desc
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001745 *
1746 * This function will add the data contained in rx_buffer->page to the skb.
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001747 * It will just attach the page as a frag to the skb.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001748 *
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001749 * The function will then update the page offset.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001750 **/
Alexander Duycka0cfc312017-03-14 10:15:24 -07001751static void i40e_add_rx_frag(struct i40e_ring *rx_ring,
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001752 struct i40e_rx_buffer *rx_buffer,
Alexander Duycka0cfc312017-03-14 10:15:24 -07001753 struct sk_buff *skb,
1754 unsigned int size)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001755{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001756#if (PAGE_SIZE < 8192)
Alexander Duyck98efd692017-04-05 07:51:01 -04001757 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001758#else
Alexander Duyckca9ec082017-04-05 07:51:02 -04001759 unsigned int truesize = SKB_DATA_ALIGN(size + i40e_rx_offset(rx_ring));
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001760#endif
Scott Peterson9b37c932017-02-09 23:43:30 -08001761
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001762 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_buffer->page,
1763 rx_buffer->page_offset, size, truesize);
Scott Peterson9b37c932017-02-09 23:43:30 -08001764
Alexander Duycka0cfc312017-03-14 10:15:24 -07001765 /* page is being used so we must update the page offset */
1766#if (PAGE_SIZE < 8192)
1767 rx_buffer->page_offset ^= truesize;
1768#else
1769 rx_buffer->page_offset += truesize;
1770#endif
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001771}
1772
1773/**
Alexander Duyck9a064122017-03-14 10:15:23 -07001774 * i40e_get_rx_buffer - Fetch Rx buffer and synchronize data for use
1775 * @rx_ring: rx descriptor ring to transact packets on
1776 * @size: size of buffer to add to skb
1777 *
1778 * This function will pull an Rx buffer from the ring and synchronize it
1779 * for use by the CPU.
1780 */
1781static struct i40e_rx_buffer *i40e_get_rx_buffer(struct i40e_ring *rx_ring,
1782 const unsigned int size)
1783{
1784 struct i40e_rx_buffer *rx_buffer;
1785
1786 rx_buffer = &rx_ring->rx_bi[rx_ring->next_to_clean];
1787 prefetchw(rx_buffer->page);
1788
1789 /* we are reusing so sync this buffer for CPU use */
1790 dma_sync_single_range_for_cpu(rx_ring->dev,
1791 rx_buffer->dma,
1792 rx_buffer->page_offset,
1793 size,
1794 DMA_FROM_DEVICE);
1795
Alexander Duycka0cfc312017-03-14 10:15:24 -07001796 /* We have pulled a buffer for use, so decrement pagecnt_bias */
1797 rx_buffer->pagecnt_bias--;
1798
Alexander Duyck9a064122017-03-14 10:15:23 -07001799 return rx_buffer;
1800}
1801
1802/**
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001803 * i40e_construct_skb - Allocate skb and populate it
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001804 * @rx_ring: rx descriptor ring to transact packets on
Alexander Duyck9a064122017-03-14 10:15:23 -07001805 * @rx_buffer: rx buffer to pull data from
Björn Töpel0c8493d2017-05-24 07:55:34 +02001806 * @xdp: xdp_buff pointing to the data
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001807 *
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001808 * This function allocates an skb. It then populates it with the page
1809 * data from the current receive descriptor, taking care to set up the
1810 * skb correctly.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001811 */
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001812static struct sk_buff *i40e_construct_skb(struct i40e_ring *rx_ring,
1813 struct i40e_rx_buffer *rx_buffer,
Björn Töpel0c8493d2017-05-24 07:55:34 +02001814 struct xdp_buff *xdp)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001815{
Björn Töpel0c8493d2017-05-24 07:55:34 +02001816 unsigned int size = xdp->data_end - xdp->data;
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001817#if (PAGE_SIZE < 8192)
Alexander Duyck98efd692017-04-05 07:51:01 -04001818 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001819#else
1820 unsigned int truesize = SKB_DATA_ALIGN(size);
1821#endif
1822 unsigned int headlen;
1823 struct sk_buff *skb;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001824
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001825 /* prefetch first cache line of first page */
Björn Töpel0c8493d2017-05-24 07:55:34 +02001826 prefetch(xdp->data);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001827#if L1_CACHE_BYTES < 128
Björn Töpel0c8493d2017-05-24 07:55:34 +02001828 prefetch(xdp->data + L1_CACHE_BYTES);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001829#endif
1830
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001831 /* allocate a skb to store the frags */
1832 skb = __napi_alloc_skb(&rx_ring->q_vector->napi,
1833 I40E_RX_HDR_SIZE,
1834 GFP_ATOMIC | __GFP_NOWARN);
1835 if (unlikely(!skb))
1836 return NULL;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001837
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001838 /* Determine available headroom for copy */
1839 headlen = size;
1840 if (headlen > I40E_RX_HDR_SIZE)
Björn Töpel0c8493d2017-05-24 07:55:34 +02001841 headlen = eth_get_headlen(xdp->data, I40E_RX_HDR_SIZE);
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001842
1843 /* align pull length to size of long to optimize memcpy performance */
Björn Töpel0c8493d2017-05-24 07:55:34 +02001844 memcpy(__skb_put(skb, headlen), xdp->data,
1845 ALIGN(headlen, sizeof(long)));
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001846
1847 /* update all of the pointers */
1848 size -= headlen;
1849 if (size) {
1850 skb_add_rx_frag(skb, 0, rx_buffer->page,
1851 rx_buffer->page_offset + headlen,
1852 size, truesize);
1853
1854 /* buffer is used by skb, update page_offset */
1855#if (PAGE_SIZE < 8192)
1856 rx_buffer->page_offset ^= truesize;
1857#else
1858 rx_buffer->page_offset += truesize;
1859#endif
1860 } else {
1861 /* buffer is unused, reset bias back to rx_buffer */
1862 rx_buffer->pagecnt_bias++;
1863 }
Alexander Duycka0cfc312017-03-14 10:15:24 -07001864
1865 return skb;
1866}
1867
1868/**
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001869 * i40e_build_skb - Build skb around an existing buffer
1870 * @rx_ring: Rx descriptor ring to transact packets on
1871 * @rx_buffer: Rx buffer to pull data from
Björn Töpel0c8493d2017-05-24 07:55:34 +02001872 * @xdp: xdp_buff pointing to the data
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001873 *
1874 * This function builds an skb around an existing Rx buffer, taking care
1875 * to set up the skb correctly and avoid any memcpy overhead.
1876 */
1877static struct sk_buff *i40e_build_skb(struct i40e_ring *rx_ring,
1878 struct i40e_rx_buffer *rx_buffer,
Björn Töpel0c8493d2017-05-24 07:55:34 +02001879 struct xdp_buff *xdp)
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001880{
Björn Töpel0c8493d2017-05-24 07:55:34 +02001881 unsigned int size = xdp->data_end - xdp->data;
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001882#if (PAGE_SIZE < 8192)
1883 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
1884#else
Björn Töpel2aae9182017-05-15 06:52:00 +02001885 unsigned int truesize = SKB_DATA_ALIGN(sizeof(struct skb_shared_info)) +
1886 SKB_DATA_ALIGN(I40E_SKB_PAD + size);
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001887#endif
1888 struct sk_buff *skb;
1889
1890 /* prefetch first cache line of first page */
Björn Töpel0c8493d2017-05-24 07:55:34 +02001891 prefetch(xdp->data);
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001892#if L1_CACHE_BYTES < 128
Björn Töpel0c8493d2017-05-24 07:55:34 +02001893 prefetch(xdp->data + L1_CACHE_BYTES);
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001894#endif
1895 /* build an skb around the page buffer */
Björn Töpel0c8493d2017-05-24 07:55:34 +02001896 skb = build_skb(xdp->data_hard_start, truesize);
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001897 if (unlikely(!skb))
1898 return NULL;
1899
1900 /* update pointers within the skb to store the data */
1901 skb_reserve(skb, I40E_SKB_PAD);
1902 __skb_put(skb, size);
1903
1904 /* buffer is used by skb, update page_offset */
1905#if (PAGE_SIZE < 8192)
1906 rx_buffer->page_offset ^= truesize;
1907#else
1908 rx_buffer->page_offset += truesize;
1909#endif
1910
1911 return skb;
1912}
1913
1914/**
Alexander Duycka0cfc312017-03-14 10:15:24 -07001915 * i40e_put_rx_buffer - Clean up used buffer and either recycle or free
1916 * @rx_ring: rx descriptor ring to transact packets on
1917 * @rx_buffer: rx buffer to pull data from
1918 *
1919 * This function will clean up the contents of the rx_buffer. It will
1920 * either recycle the bufer or unmap it and free the associated resources.
1921 */
1922static void i40e_put_rx_buffer(struct i40e_ring *rx_ring,
1923 struct i40e_rx_buffer *rx_buffer)
1924{
1925 if (i40e_can_reuse_rx_page(rx_buffer)) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001926 /* hand second half of page back to the ring */
1927 i40e_reuse_rx_page(rx_ring, rx_buffer);
1928 rx_ring->rx_stats.page_reuse_count++;
1929 } else {
1930 /* we are not reusing the buffer so unmap it */
Alexander Duyck98efd692017-04-05 07:51:01 -04001931 dma_unmap_page_attrs(rx_ring->dev, rx_buffer->dma,
1932 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -08001933 DMA_FROM_DEVICE, I40E_RX_DMA_ATTR);
Alexander Duyck17936682017-02-21 15:55:39 -08001934 __page_frag_cache_drain(rx_buffer->page,
1935 rx_buffer->pagecnt_bias);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001936 }
1937
1938 /* clear contents of buffer_info */
1939 rx_buffer->page = NULL;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001940}
1941
1942/**
1943 * i40e_is_non_eop - process handling of non-EOP buffers
1944 * @rx_ring: Rx ring being processed
1945 * @rx_desc: Rx descriptor for current buffer
1946 * @skb: Current socket buffer containing buffer in progress
1947 *
1948 * This function updates next to clean. If the buffer is an EOP buffer
1949 * this function exits returning false, otherwise it will place the
1950 * sk_buff in the next buffer to be chained and return true indicating
1951 * that this is in fact a non-EOP buffer.
1952 **/
1953static bool i40e_is_non_eop(struct i40e_ring *rx_ring,
1954 union i40e_rx_desc *rx_desc,
1955 struct sk_buff *skb)
1956{
1957 u32 ntc = rx_ring->next_to_clean + 1;
1958
1959 /* fetch, update, and store next to clean */
1960 ntc = (ntc < rx_ring->count) ? ntc : 0;
1961 rx_ring->next_to_clean = ntc;
1962
1963 prefetch(I40E_RX_DESC(rx_ring, ntc));
1964
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001965 /* if we are the last buffer then there is nothing else to do */
1966#define I40E_RXD_EOF BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)
1967 if (likely(i40e_test_staterr(rx_desc, I40E_RXD_EOF)))
1968 return false;
1969
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001970 rx_ring->rx_stats.non_eop_descs++;
1971
1972 return true;
1973}
1974
Björn Töpel0c8493d2017-05-24 07:55:34 +02001975#define I40E_XDP_PASS 0
1976#define I40E_XDP_CONSUMED 1
Björn Töpel74608d12017-05-24 07:55:35 +02001977#define I40E_XDP_TX 2
1978
1979static int i40e_xmit_xdp_ring(struct xdp_buff *xdp,
1980 struct i40e_ring *xdp_ring);
Björn Töpel0c8493d2017-05-24 07:55:34 +02001981
1982/**
1983 * i40e_run_xdp - run an XDP program
1984 * @rx_ring: Rx ring being processed
1985 * @xdp: XDP buffer containing the frame
1986 **/
1987static struct sk_buff *i40e_run_xdp(struct i40e_ring *rx_ring,
1988 struct xdp_buff *xdp)
1989{
1990 int result = I40E_XDP_PASS;
Björn Töpel74608d12017-05-24 07:55:35 +02001991 struct i40e_ring *xdp_ring;
Björn Töpel0c8493d2017-05-24 07:55:34 +02001992 struct bpf_prog *xdp_prog;
1993 u32 act;
1994
1995 rcu_read_lock();
1996 xdp_prog = READ_ONCE(rx_ring->xdp_prog);
1997
1998 if (!xdp_prog)
1999 goto xdp_out;
2000
2001 act = bpf_prog_run_xdp(xdp_prog, xdp);
2002 switch (act) {
2003 case XDP_PASS:
2004 break;
Björn Töpel74608d12017-05-24 07:55:35 +02002005 case XDP_TX:
2006 xdp_ring = rx_ring->vsi->xdp_rings[rx_ring->queue_index];
2007 result = i40e_xmit_xdp_ring(xdp, xdp_ring);
2008 break;
Björn Töpel0c8493d2017-05-24 07:55:34 +02002009 default:
2010 bpf_warn_invalid_xdp_action(act);
Björn Töpel0c8493d2017-05-24 07:55:34 +02002011 case XDP_ABORTED:
2012 trace_xdp_exception(rx_ring->netdev, xdp_prog, act);
2013 /* fallthrough -- handle aborts by dropping packet */
2014 case XDP_DROP:
2015 result = I40E_XDP_CONSUMED;
2016 break;
2017 }
2018xdp_out:
2019 rcu_read_unlock();
2020 return ERR_PTR(-result);
2021}
2022
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002023/**
Björn Töpel74608d12017-05-24 07:55:35 +02002024 * i40e_rx_buffer_flip - adjusted rx_buffer to point to an unused region
2025 * @rx_ring: Rx ring
2026 * @rx_buffer: Rx buffer to adjust
2027 * @size: Size of adjustment
2028 **/
2029static void i40e_rx_buffer_flip(struct i40e_ring *rx_ring,
2030 struct i40e_rx_buffer *rx_buffer,
2031 unsigned int size)
2032{
2033#if (PAGE_SIZE < 8192)
2034 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
2035
2036 rx_buffer->page_offset ^= truesize;
2037#else
2038 unsigned int truesize = SKB_DATA_ALIGN(i40e_rx_offset(rx_ring) + size);
2039
2040 rx_buffer->page_offset += truesize;
2041#endif
2042}
2043
2044/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002045 * i40e_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
2046 * @rx_ring: rx descriptor ring to transact packets on
2047 * @budget: Total limit on number of packets to process
2048 *
2049 * This function provides a "bounce buffer" approach to Rx interrupt
2050 * processing. The advantage to this is that on systems that have
2051 * expensive overhead for IOMMU access this provides a means of avoiding
2052 * it by maintaining the mapping of the page to the system.
2053 *
2054 * Returns amount of work completed
2055 **/
2056static int i40e_clean_rx_irq(struct i40e_ring *rx_ring, int budget)
Mitch Williamsa132af22015-01-24 09:58:35 +00002057{
2058 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Scott Petersone72e5652017-02-09 23:40:25 -08002059 struct sk_buff *skb = rx_ring->skb;
Mitch Williamsa132af22015-01-24 09:58:35 +00002060 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
Björn Töpel74608d12017-05-24 07:55:35 +02002061 bool failure = false, xdp_xmit = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00002062
Jesse Brandeburgb85c94b2017-06-20 15:16:59 -07002063 while (likely(total_rx_packets < (unsigned int)budget)) {
Alexander Duyck9a064122017-03-14 10:15:23 -07002064 struct i40e_rx_buffer *rx_buffer;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002065 union i40e_rx_desc *rx_desc;
Björn Töpel0c8493d2017-05-24 07:55:34 +02002066 struct xdp_buff xdp;
Alexander Duyckd57c0e02017-03-14 10:15:22 -07002067 unsigned int size;
Mitch Williamsa132af22015-01-24 09:58:35 +00002068 u16 vlan_tag;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002069 u8 rx_ptype;
2070 u64 qword;
2071
Mitch Williamsa132af22015-01-24 09:58:35 +00002072 /* return some buffers to hardware, one at a time is too slow */
2073 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08002074 failure = failure ||
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002075 i40e_alloc_rx_buffers(rx_ring, cleaned_count);
Mitch Williamsa132af22015-01-24 09:58:35 +00002076 cleaned_count = 0;
2077 }
2078
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002079 rx_desc = I40E_RX_DESC(rx_ring, rx_ring->next_to_clean);
2080
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002081 /* status_error_len will always be zero for unused descriptors
2082 * because it's cleared in cleanup, and overlaps with hdr_addr
2083 * which is always zero because packet split isn't used, if the
Alexander Duyckd57c0e02017-03-14 10:15:22 -07002084 * hardware wrote DD then the length will be non-zero
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002085 */
Alexander Duyckd57c0e02017-03-14 10:15:22 -07002086 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002087
Mitch Williamsa132af22015-01-24 09:58:35 +00002088 /* This memory barrier is needed to keep us from reading
Alexander Duyckd57c0e02017-03-14 10:15:22 -07002089 * any other fields out of the rx_desc until we have
2090 * verified the descriptor has been written back.
Mitch Williamsa132af22015-01-24 09:58:35 +00002091 */
Alexander Duyck67317162015-04-08 18:49:43 -07002092 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00002093
Alexander Duyck0e626ff2017-04-10 05:18:43 -04002094 if (unlikely(i40e_rx_is_programming_status(qword))) {
2095 i40e_clean_programming_status(rx_ring, rx_desc, qword);
2096 continue;
2097 }
2098 size = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
2099 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
2100 if (!size)
2101 break;
2102
Scott Petersoned0980c2017-04-13 04:45:44 -04002103 i40e_trace(clean_rx_irq, rx_ring, rx_desc, skb);
Alexander Duyck9a064122017-03-14 10:15:23 -07002104 rx_buffer = i40e_get_rx_buffer(rx_ring, size);
2105
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002106 /* retrieve a buffer from the ring */
Björn Töpel0c8493d2017-05-24 07:55:34 +02002107 if (!skb) {
2108 xdp.data = page_address(rx_buffer->page) +
2109 rx_buffer->page_offset;
Daniel Borkmannde8f3a82017-09-25 02:25:51 +02002110 xdp_set_data_meta_invalid(&xdp);
Björn Töpel0c8493d2017-05-24 07:55:34 +02002111 xdp.data_hard_start = xdp.data -
2112 i40e_rx_offset(rx_ring);
2113 xdp.data_end = xdp.data + size;
2114
2115 skb = i40e_run_xdp(rx_ring, &xdp);
2116 }
2117
2118 if (IS_ERR(skb)) {
Björn Töpel74608d12017-05-24 07:55:35 +02002119 if (PTR_ERR(skb) == -I40E_XDP_TX) {
2120 xdp_xmit = true;
2121 i40e_rx_buffer_flip(rx_ring, rx_buffer, size);
2122 } else {
2123 rx_buffer->pagecnt_bias++;
2124 }
Björn Töpel0c8493d2017-05-24 07:55:34 +02002125 total_rx_bytes += size;
2126 total_rx_packets++;
Björn Töpel0c8493d2017-05-24 07:55:34 +02002127 } else if (skb) {
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002128 i40e_add_rx_frag(rx_ring, rx_buffer, skb, size);
Björn Töpel0c8493d2017-05-24 07:55:34 +02002129 } else if (ring_uses_build_skb(rx_ring)) {
2130 skb = i40e_build_skb(rx_ring, rx_buffer, &xdp);
2131 } else {
2132 skb = i40e_construct_skb(rx_ring, rx_buffer, &xdp);
2133 }
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002134
2135 /* exit if we failed to retrieve a buffer */
2136 if (!skb) {
2137 rx_ring->rx_stats.alloc_buff_failed++;
2138 rx_buffer->pagecnt_bias++;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002139 break;
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002140 }
Mitch Williamsa132af22015-01-24 09:58:35 +00002141
Alexander Duycka0cfc312017-03-14 10:15:24 -07002142 i40e_put_rx_buffer(rx_ring, rx_buffer);
Mitch Williamsa132af22015-01-24 09:58:35 +00002143 cleaned_count++;
2144
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002145 if (i40e_is_non_eop(rx_ring, rx_desc, skb))
Mitch Williamsa132af22015-01-24 09:58:35 +00002146 continue;
Mitch Williamsa132af22015-01-24 09:58:35 +00002147
Björn Töpel0c8493d2017-05-24 07:55:34 +02002148 if (i40e_cleanup_headers(rx_ring, skb, rx_desc)) {
Scott Petersone72e5652017-02-09 23:40:25 -08002149 skb = NULL;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002150 continue;
Scott Petersone72e5652017-02-09 23:40:25 -08002151 }
Mitch Williamsa132af22015-01-24 09:58:35 +00002152
2153 /* probably a little skewed due to removing CRC */
2154 total_rx_bytes += skb->len;
Mitch Williamsa132af22015-01-24 09:58:35 +00002155
Alexander Duyck99dad8b2016-09-27 11:28:50 -07002156 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
2157 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
2158 I40E_RXD_QW1_PTYPE_SHIFT;
2159
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002160 /* populate checksum, VLAN, and protocol */
2161 i40e_process_skb_fields(rx_ring, rx_desc, skb, rx_ptype);
Mitch Williamsa132af22015-01-24 09:58:35 +00002162
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002163 vlan_tag = (qword & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)) ?
2164 le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1) : 0;
2165
Scott Petersoned0980c2017-04-13 04:45:44 -04002166 i40e_trace(clean_rx_irq_rx, rx_ring, rx_desc, skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00002167 i40e_receive_skb(rx_ring, skb, vlan_tag);
Scott Petersone72e5652017-02-09 23:40:25 -08002168 skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00002169
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002170 /* update budget accounting */
2171 total_rx_packets++;
2172 }
Mitch Williamsa132af22015-01-24 09:58:35 +00002173
Björn Töpel74608d12017-05-24 07:55:35 +02002174 if (xdp_xmit) {
2175 struct i40e_ring *xdp_ring;
2176
2177 xdp_ring = rx_ring->vsi->xdp_rings[rx_ring->queue_index];
2178
2179 /* Force memory writes to complete before letting h/w
2180 * know there are new descriptors to fetch.
2181 */
2182 wmb();
2183
2184 writel(xdp_ring->next_to_use, xdp_ring->tail);
2185 }
2186
Scott Petersone72e5652017-02-09 23:40:25 -08002187 rx_ring->skb = skb;
2188
Mitch Williamsa132af22015-01-24 09:58:35 +00002189 u64_stats_update_begin(&rx_ring->syncp);
2190 rx_ring->stats.packets += total_rx_packets;
2191 rx_ring->stats.bytes += total_rx_bytes;
2192 u64_stats_update_end(&rx_ring->syncp);
2193 rx_ring->q_vector->rx.total_packets += total_rx_packets;
2194 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
2195
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002196 /* guarantee a trip back through this routine if there was a failure */
Jesse Brandeburgb85c94b2017-06-20 15:16:59 -07002197 return failure ? budget : (int)total_rx_packets;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002198}
2199
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002200static u32 i40e_buildreg_itr(const int type, const u16 itr)
2201{
2202 u32 val;
2203
2204 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
Jacob Kellerdbadbbe2017-09-07 08:05:49 -04002205 I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002206 (type << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
2207 (itr << I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);
2208
2209 return val;
2210}
2211
2212/* a small macro to shorten up some long lines */
2213#define INTREG I40E_PFINT_DYN_CTLN
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002214static inline int get_rx_itr(struct i40e_vsi *vsi, int idx)
Jacob Keller65e87c02016-09-12 14:18:44 -07002215{
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002216 return vsi->rx_rings[idx]->rx_itr_setting;
Jacob Keller65e87c02016-09-12 14:18:44 -07002217}
2218
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002219static inline int get_tx_itr(struct i40e_vsi *vsi, int idx)
Jacob Keller65e87c02016-09-12 14:18:44 -07002220{
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002221 return vsi->tx_rings[idx]->tx_itr_setting;
Jacob Keller65e87c02016-09-12 14:18:44 -07002222}
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002223
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002224/**
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002225 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
2226 * @vsi: the VSI we care about
2227 * @q_vector: q_vector for which itr is being updated and interrupt enabled
2228 *
2229 **/
2230static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
2231 struct i40e_q_vector *q_vector)
2232{
2233 struct i40e_hw *hw = &vsi->back->hw;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002234 bool rx = false, tx = false;
2235 u32 rxval, txval;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002236 int vector;
Kan Lianga75e8002016-02-19 09:24:04 -05002237 int idx = q_vector->v_idx;
Jacob Keller65e87c02016-09-12 14:18:44 -07002238 int rx_itr_setting, tx_itr_setting;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002239
Jacob Keller9254c0e2017-07-14 09:10:09 -04002240 /* If we don't have MSIX, then we only need to re-enable icr0 */
2241 if (!(vsi->back->flags & I40E_FLAG_MSIX_ENABLED)) {
Jacob Kellerdbadbbe2017-09-07 08:05:49 -04002242 i40e_irq_dynamic_enable_icr0(vsi->back);
Jacob Keller9254c0e2017-07-14 09:10:09 -04002243 return;
2244 }
2245
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002246 vector = (q_vector->v_idx + vsi->base_vector);
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002247
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002248 /* avoid dynamic calculation if in countdown mode OR if
2249 * all dynamic is disabled
2250 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002251 rxval = txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);
2252
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002253 rx_itr_setting = get_rx_itr(vsi, idx);
2254 tx_itr_setting = get_tx_itr(vsi, idx);
Jacob Keller65e87c02016-09-12 14:18:44 -07002255
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002256 if (q_vector->itr_countdown > 0 ||
Jacob Keller65e87c02016-09-12 14:18:44 -07002257 (!ITR_IS_DYNAMIC(rx_itr_setting) &&
2258 !ITR_IS_DYNAMIC(tx_itr_setting))) {
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002259 goto enable_int;
2260 }
2261
Jacob Keller65e87c02016-09-12 14:18:44 -07002262 if (ITR_IS_DYNAMIC(tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002263 rx = i40e_set_new_dynamic_itr(&q_vector->rx);
2264 rxval = i40e_buildreg_itr(I40E_RX_ITR, q_vector->rx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002265 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002266
Jacob Keller65e87c02016-09-12 14:18:44 -07002267 if (ITR_IS_DYNAMIC(tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002268 tx = i40e_set_new_dynamic_itr(&q_vector->tx);
2269 txval = i40e_buildreg_itr(I40E_TX_ITR, q_vector->tx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002270 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002271
2272 if (rx || tx) {
2273 /* get the higher of the two ITR adjustments and
2274 * use the same value for both ITR registers
2275 * when in adaptive mode (Rx and/or Tx)
2276 */
2277 u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);
2278
2279 q_vector->tx.itr = q_vector->rx.itr = itr;
2280 txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
2281 tx = true;
2282 rxval = i40e_buildreg_itr(I40E_RX_ITR, itr);
2283 rx = true;
2284 }
2285
2286 /* only need to enable the interrupt once, but need
2287 * to possibly update both ITR values
2288 */
2289 if (rx) {
2290 /* set the INTENA_MSK_MASK so that this first write
2291 * won't actually enable the interrupt, instead just
2292 * updating the ITR (it's bit 31 PF and VF)
2293 */
2294 rxval |= BIT(31);
2295 /* don't check _DOWN because interrupt isn't being enabled */
2296 wr32(hw, INTREG(vector - 1), rxval);
2297 }
2298
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002299enable_int:
Jacob Keller0da36b92017-04-19 09:25:55 -04002300 if (!test_bit(__I40E_VSI_DOWN, vsi->state))
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002301 wr32(hw, INTREG(vector - 1), txval);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002302
2303 if (q_vector->itr_countdown)
2304 q_vector->itr_countdown--;
2305 else
2306 q_vector->itr_countdown = ITR_COUNTDOWN_START;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002307}
2308
2309/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002310 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
2311 * @napi: napi struct with our devices info in it
2312 * @budget: amount of work driver is allowed to do this pass, in packets
2313 *
2314 * This function will clean all queues associated with a q_vector.
2315 *
2316 * Returns the amount of work done
2317 **/
2318int i40e_napi_poll(struct napi_struct *napi, int budget)
2319{
2320 struct i40e_q_vector *q_vector =
2321 container_of(napi, struct i40e_q_vector, napi);
2322 struct i40e_vsi *vsi = q_vector->vsi;
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002323 struct i40e_ring *ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002324 bool clean_complete = true;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002325 bool arm_wb = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002326 int budget_per_ring;
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002327 int work_done = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002328
Jacob Keller0da36b92017-04-19 09:25:55 -04002329 if (test_bit(__I40E_VSI_DOWN, vsi->state)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002330 napi_complete(napi);
2331 return 0;
2332 }
2333
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002334 /* Since the actual Tx work is minimal, we can give the Tx a larger
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002335 * budget and be more aggressive about cleaning up the Tx descriptors.
2336 */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002337 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duycka619afe2016-03-07 09:30:03 -08002338 if (!i40e_clean_tx_irq(vsi, ring, budget)) {
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08002339 clean_complete = false;
2340 continue;
2341 }
2342 arm_wb |= ring->arm_wb;
Jesse Brandeburg0deda862015-07-23 16:54:34 -04002343 ring->arm_wb = false;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002344 }
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002345
Alexander Duyckc67cace2015-09-24 09:04:26 -07002346 /* Handle case where we are called by netpoll with a budget of 0 */
2347 if (budget <= 0)
2348 goto tx_only;
2349
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002350 /* We attempt to distribute budget to each Rx queue fairly, but don't
2351 * allow the budget to go below 1 because that would exit polling early.
2352 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002353 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002354
Mitch Williamsa132af22015-01-24 09:58:35 +00002355 i40e_for_each_ring(ring, q_vector->rx) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002356 int cleaned = i40e_clean_rx_irq(ring, budget_per_ring);
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002357
2358 work_done += cleaned;
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08002359 /* if we clean as many as budgeted, we must not be done */
2360 if (cleaned >= budget_per_ring)
2361 clean_complete = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00002362 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002363
2364 /* If work not completed, return budget and polling will return */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002365 if (!clean_complete) {
Alan Brady96db7762016-09-14 16:24:38 -07002366 int cpu_id = smp_processor_id();
2367
2368 /* It is possible that the interrupt affinity has changed but,
2369 * if the cpu is pegged at 100%, polling will never exit while
2370 * traffic continues and the interrupt will be stuck on this
2371 * cpu. We check to make sure affinity is correct before we
2372 * continue to poll, otherwise we must stop polling so the
2373 * interrupt can move to the correct cpu.
2374 */
Jacob Keller6d977722017-07-14 09:10:11 -04002375 if (!cpumask_test_cpu(cpu_id, &q_vector->affinity_mask)) {
2376 /* Tell napi that we are done polling */
2377 napi_complete_done(napi, work_done);
2378
2379 /* Force an interrupt */
2380 i40e_force_wb(vsi, q_vector);
2381
2382 /* Return budget-1 so that polling stops */
2383 return budget - 1;
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04002384 }
Jacob Keller6d977722017-07-14 09:10:11 -04002385tx_only:
2386 if (arm_wb) {
2387 q_vector->tx.ring[0].tx_stats.tx_force_wb++;
2388 i40e_enable_wb_on_itr(vsi, q_vector);
2389 }
2390 return budget;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002391 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002392
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -04002393 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
2394 q_vector->arm_wb_state = false;
2395
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002396 /* Work is done so exit the polling mode and re-enable the interrupt */
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002397 napi_complete_done(napi, work_done);
Alan Brady96db7762016-09-14 16:24:38 -07002398
Jacob Keller6d977722017-07-14 09:10:11 -04002399 i40e_update_enable_itr(vsi, q_vector);
Alan Brady96db7762016-09-14 16:24:38 -07002400
Alexander Duyck6beb84a2016-11-08 13:05:16 -08002401 return min(work_done, budget - 1);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002402}
2403
2404/**
2405 * i40e_atr - Add a Flow Director ATR filter
2406 * @tx_ring: ring to add programming descriptor to
2407 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002408 * @tx_flags: send tx flags
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002409 **/
2410static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002411 u32 tx_flags)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002412{
2413 struct i40e_filter_program_desc *fdir_desc;
2414 struct i40e_pf *pf = tx_ring->vsi->back;
2415 union {
2416 unsigned char *network;
2417 struct iphdr *ipv4;
2418 struct ipv6hdr *ipv6;
2419 } hdr;
2420 struct tcphdr *th;
2421 unsigned int hlen;
2422 u32 flex_ptype, dtype_cmd;
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002423 int l4_proto;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002424 u16 i;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002425
2426 /* make sure ATR is enabled */
Jesse Brandeburg60ea5f82014-01-17 15:36:34 -08002427 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002428 return;
2429
Jacob Keller47994c12017-04-19 09:25:57 -04002430 if (pf->flags & I40E_FLAG_FD_ATR_AUTO_DISABLED)
Anjali Singhai Jain04294e32015-02-27 09:15:28 +00002431 return;
2432
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002433 /* if sampling is disabled do nothing */
2434 if (!tx_ring->atr_sample_rate)
2435 return;
2436
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002437 /* Currently only IPv4/IPv6 with TCP is supported */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002438 if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002439 return;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002440
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002441 /* snag network header to get L4 type and address */
2442 hdr.network = (tx_flags & I40E_TX_FLAGS_UDP_TUNNEL) ?
2443 skb_inner_network_header(skb) : skb_network_header(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002444
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002445 /* Note: tx_flags gets modified to reflect inner protocols in
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002446 * tx_enable_csum function if encap is enabled.
2447 */
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002448 if (tx_flags & I40E_TX_FLAGS_IPV4) {
2449 /* access ihl as u8 to avoid unaligned access on ia64 */
2450 hlen = (hdr.network[0] & 0x0F) << 2;
2451 l4_proto = hdr.ipv4->protocol;
2452 } else {
Jesse Brandeburg601a2e72017-06-20 15:16:58 -07002453 /* find the start of the innermost ipv6 header */
2454 unsigned int inner_hlen = hdr.network - skb->data;
2455 unsigned int h_offset = inner_hlen;
2456
2457 /* this function updates h_offset to the end of the header */
2458 l4_proto =
2459 ipv6_find_hdr(skb, &h_offset, IPPROTO_TCP, NULL, NULL);
2460 /* hlen will contain our best estimate of the tcp header */
2461 hlen = h_offset - inner_hlen;
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002462 }
2463
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002464 if (l4_proto != IPPROTO_TCP)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002465 return;
2466
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002467 th = (struct tcphdr *)(hdr.network + hlen);
2468
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002469 /* Due to lack of space, no more new filters can be programmed */
Jacob Keller47994c12017-04-19 09:25:57 -04002470 if (th->syn && (pf->flags & I40E_FLAG_FD_ATR_AUTO_DISABLED))
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002471 return;
Jacob Keller6964e532017-06-12 15:38:36 -07002472 if (pf->flags & I40E_FLAG_HW_ATR_EVICT_ENABLED) {
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002473 /* HW ATR eviction will take care of removing filters on FIN
2474 * and RST packets.
2475 */
2476 if (th->fin || th->rst)
2477 return;
2478 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002479
2480 tx_ring->atr_count++;
2481
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002482 /* sample on all syn/fin/rst packets or once every atr sample rate */
2483 if (!th->fin &&
2484 !th->syn &&
2485 !th->rst &&
2486 (tx_ring->atr_count < tx_ring->atr_sample_rate))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002487 return;
2488
2489 tx_ring->atr_count = 0;
2490
2491 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002492 i = tx_ring->next_to_use;
2493 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
2494
2495 i++;
2496 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002497
2498 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
2499 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002500 flex_ptype |= (tx_flags & I40E_TX_FLAGS_IPV4) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002501 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
2502 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
2503 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
2504 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
2505
2506 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
2507
2508 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
2509
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002510 dtype_cmd |= (th->fin || th->rst) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002511 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
2512 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
2513 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
2514 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
2515
2516 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
2517 I40E_TXD_FLTR_QW1_DEST_SHIFT;
2518
2519 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
2520 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
2521
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002522 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002523 if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL))
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -04002524 dtype_cmd |=
2525 ((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
2526 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2527 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2528 else
2529 dtype_cmd |=
2530 ((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
2531 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2532 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002533
Jacob Keller6964e532017-06-12 15:38:36 -07002534 if (pf->flags & I40E_FLAG_HW_ATR_EVICT_ENABLED)
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002535 dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK;
2536
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002537 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002538 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002539 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002540 fdir_desc->fd_id = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002541}
2542
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002543/**
2544 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
2545 * @skb: send buffer
2546 * @tx_ring: ring to send buffer on
2547 * @flags: the tx flags to be set
2548 *
2549 * Checks the skb and set up correspondingly several generic transmit flags
2550 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
2551 *
2552 * Returns error code indicate the frame should be dropped upon error and the
2553 * otherwise returns 0 to indicate the flags has been set properly.
2554 **/
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002555static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2556 struct i40e_ring *tx_ring,
2557 u32 *flags)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002558{
2559 __be16 protocol = skb->protocol;
2560 u32 tx_flags = 0;
2561
Greg Rose31eaacc2015-03-31 00:45:03 -07002562 if (protocol == htons(ETH_P_8021Q) &&
2563 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
2564 /* When HW VLAN acceleration is turned off by the user the
2565 * stack sets the protocol to 8021q so that the driver
2566 * can take any steps required to support the SW only
2567 * VLAN handling. In our case the driver doesn't need
2568 * to take any further steps so just set the protocol
2569 * to the encapsulated ethertype.
2570 */
2571 skb->protocol = vlan_get_protocol(skb);
2572 goto out;
2573 }
2574
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002575 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002576 if (skb_vlan_tag_present(skb)) {
2577 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002578 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2579 /* else if it is a SW VLAN, check the next protocol and store the tag */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002580 } else if (protocol == htons(ETH_P_8021Q)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002581 struct vlan_hdr *vhdr, _vhdr;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002582
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002583 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
2584 if (!vhdr)
2585 return -EINVAL;
2586
2587 protocol = vhdr->h_vlan_encapsulated_proto;
2588 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
2589 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
2590 }
2591
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002592 if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
2593 goto out;
2594
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002595 /* Insert 802.1p priority into VLAN header */
Vasu Dev38e00432014-08-01 13:27:03 -07002596 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
2597 (skb->priority != TC_PRIO_CONTROL)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002598 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
2599 tx_flags |= (skb->priority & 0x7) <<
2600 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
2601 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
2602 struct vlan_ethhdr *vhdr;
Francois Romieudd225bc2014-03-30 03:14:48 +00002603 int rc;
2604
2605 rc = skb_cow_head(skb, 0);
2606 if (rc < 0)
2607 return rc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002608 vhdr = (struct vlan_ethhdr *)skb->data;
2609 vhdr->h_vlan_TCI = htons(tx_flags >>
2610 I40E_TX_FLAGS_VLAN_SHIFT);
2611 } else {
2612 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2613 }
2614 }
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002615
2616out:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002617 *flags = tx_flags;
2618 return 0;
2619}
2620
2621/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002622 * i40e_tso - set up the tso context descriptor
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002623 * @first: pointer to first Tx buffer for xmit
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002624 * @hdr_len: ptr to the size of the packet header
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002625 * @cd_type_cmd_tso_mss: Quad Word 1
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002626 *
2627 * Returns 0 if no TSO can happen, 1 if tso is going, or error
2628 **/
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002629static int i40e_tso(struct i40e_tx_buffer *first, u8 *hdr_len,
2630 u64 *cd_type_cmd_tso_mss)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002631{
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002632 struct sk_buff *skb = first->skb;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002633 u64 cd_cmd, cd_tso_len, cd_mss;
Alexander Duyckc7770192016-01-24 21:16:35 -08002634 union {
2635 struct iphdr *v4;
2636 struct ipv6hdr *v6;
2637 unsigned char *hdr;
2638 } ip;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002639 union {
2640 struct tcphdr *tcp;
Alexander Duyck54532052016-01-24 21:17:29 -08002641 struct udphdr *udp;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002642 unsigned char *hdr;
2643 } l4;
2644 u32 paylen, l4_offset;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002645 u16 gso_segs, gso_size;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002646 int err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002647
Shannon Nelsone9f65632016-01-04 10:33:04 -08002648 if (skb->ip_summed != CHECKSUM_PARTIAL)
2649 return 0;
2650
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002651 if (!skb_is_gso(skb))
2652 return 0;
2653
Francois Romieudd225bc2014-03-30 03:14:48 +00002654 err = skb_cow_head(skb, 0);
2655 if (err < 0)
2656 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002657
Alexander Duyckc7770192016-01-24 21:16:35 -08002658 ip.hdr = skb_network_header(skb);
2659 l4.hdr = skb_transport_header(skb);
Anjali Singhaidf230752014-12-19 02:58:16 +00002660
Alexander Duyckc7770192016-01-24 21:16:35 -08002661 /* initialize outer IP header fields */
2662 if (ip.v4->version == 4) {
2663 ip.v4->tot_len = 0;
2664 ip.v4->check = 0;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002665 } else {
Alexander Duyckc7770192016-01-24 21:16:35 -08002666 ip.v6->payload_len = 0;
2667 }
2668
Alexander Duyck577389a2016-04-02 00:06:56 -07002669 if (skb_shinfo(skb)->gso_type & (SKB_GSO_GRE |
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002670 SKB_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07002671 SKB_GSO_IPXIP4 |
Alexander Duyckbf2d1df2016-05-18 10:44:53 -07002672 SKB_GSO_IPXIP6 |
Alexander Duyck577389a2016-04-02 00:06:56 -07002673 SKB_GSO_UDP_TUNNEL |
Alexander Duyck54532052016-01-24 21:17:29 -08002674 SKB_GSO_UDP_TUNNEL_CSUM)) {
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002675 if (!(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
2676 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)) {
2677 l4.udp->len = 0;
2678
Alexander Duyck54532052016-01-24 21:17:29 -08002679 /* determine offset of outer transport header */
2680 l4_offset = l4.hdr - skb->data;
2681
2682 /* remove payload length from outer checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07002683 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08002684 csum_replace_by_diff(&l4.udp->check,
2685 (__force __wsum)htonl(paylen));
Alexander Duyck54532052016-01-24 21:17:29 -08002686 }
2687
Alexander Duyckc7770192016-01-24 21:16:35 -08002688 /* reset pointers to inner headers */
2689 ip.hdr = skb_inner_network_header(skb);
2690 l4.hdr = skb_inner_transport_header(skb);
2691
2692 /* initialize inner IP header fields */
2693 if (ip.v4->version == 4) {
2694 ip.v4->tot_len = 0;
2695 ip.v4->check = 0;
2696 } else {
2697 ip.v6->payload_len = 0;
2698 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002699 }
2700
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002701 /* determine offset of inner transport header */
2702 l4_offset = l4.hdr - skb->data;
2703
2704 /* remove payload length from inner checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07002705 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08002706 csum_replace_by_diff(&l4.tcp->check, (__force __wsum)htonl(paylen));
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002707
2708 /* compute length of segmentation header */
2709 *hdr_len = (l4.tcp->doff * 4) + l4_offset;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002710
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002711 /* pull values out of skb_shinfo */
2712 gso_size = skb_shinfo(skb)->gso_size;
2713 gso_segs = skb_shinfo(skb)->gso_segs;
2714
2715 /* update GSO size and bytecount with header size */
2716 first->gso_segs = gso_segs;
2717 first->bytecount += (first->gso_segs - 1) * *hdr_len;
2718
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002719 /* find the field values */
2720 cd_cmd = I40E_TX_CTX_DESC_TSO;
2721 cd_tso_len = skb->len - *hdr_len;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002722 cd_mss = gso_size;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002723 *cd_type_cmd_tso_mss |= (cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
2724 (cd_tso_len << I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
2725 (cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002726 return 1;
2727}
2728
2729/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002730 * i40e_tsyn - set up the tsyn context descriptor
2731 * @tx_ring: ptr to the ring to send
2732 * @skb: ptr to the skb we're sending
2733 * @tx_flags: the collected send information
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002734 * @cd_type_cmd_tso_mss: Quad Word 1
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002735 *
2736 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
2737 **/
2738static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
2739 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
2740{
2741 struct i40e_pf *pf;
2742
2743 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
2744 return 0;
2745
2746 /* Tx timestamps cannot be sampled when doing TSO */
2747 if (tx_flags & I40E_TX_FLAGS_TSO)
2748 return 0;
2749
2750 /* only timestamp the outbound packet if the user has requested it and
2751 * we are not already transmitting a packet to be timestamped
2752 */
2753 pf = i40e_netdev_to_pf(tx_ring->netdev);
Jacob Keller22b47772014-12-14 01:55:09 +00002754 if (!(pf->flags & I40E_FLAG_PTP))
2755 return 0;
2756
Jakub Kicinski9ce34f02014-03-15 14:55:42 +00002757 if (pf->ptp_tx &&
Jacob Keller0da36b92017-04-19 09:25:55 -04002758 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, pf->state)) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002759 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Jacob Keller0bc07062017-05-03 10:29:02 -07002760 pf->ptp_tx_start = jiffies;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002761 pf->ptp_tx_skb = skb_get(skb);
2762 } else {
Jacob Keller2955fac2017-05-03 10:28:58 -07002763 pf->tx_hwtstamp_skipped++;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002764 return 0;
2765 }
2766
2767 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
2768 I40E_TXD_CTX_QW1_CMD_SHIFT;
2769
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002770 return 1;
2771}
2772
2773/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002774 * i40e_tx_enable_csum - Enable Tx checksum offloads
2775 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002776 * @tx_flags: pointer to Tx flags currently set
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002777 * @td_cmd: Tx descriptor command bits to set
2778 * @td_offset: Tx descriptor header offsets to set
Jean Sacren554f4542015-10-13 01:06:28 -06002779 * @tx_ring: Tx descriptor ring
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002780 * @cd_tunneling: ptr to context desc bits
2781 **/
Alexander Duyck529f1f62016-01-24 21:17:10 -08002782static int i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
2783 u32 *td_cmd, u32 *td_offset,
2784 struct i40e_ring *tx_ring,
2785 u32 *cd_tunneling)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002786{
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002787 union {
2788 struct iphdr *v4;
2789 struct ipv6hdr *v6;
2790 unsigned char *hdr;
2791 } ip;
2792 union {
2793 struct tcphdr *tcp;
2794 struct udphdr *udp;
2795 unsigned char *hdr;
2796 } l4;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002797 unsigned char *exthdr;
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07002798 u32 offset, cmd = 0;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002799 __be16 frag_off;
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002800 u8 l4_proto = 0;
2801
Alexander Duyck529f1f62016-01-24 21:17:10 -08002802 if (skb->ip_summed != CHECKSUM_PARTIAL)
2803 return 0;
2804
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002805 ip.hdr = skb_network_header(skb);
2806 l4.hdr = skb_transport_header(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002807
Alexander Duyck475b4202016-01-24 21:17:01 -08002808 /* compute outer L2 header size */
2809 offset = ((ip.hdr - skb->data) / 2) << I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
2810
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002811 if (skb->encapsulation) {
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07002812 u32 tunnel = 0;
Alexander Duycka0064722016-01-24 21:16:48 -08002813 /* define outer network header type */
2814 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002815 tunnel |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2816 I40E_TX_CTX_EXT_IP_IPV4 :
2817 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
2818
Alexander Duycka0064722016-01-24 21:16:48 -08002819 l4_proto = ip.v4->protocol;
2820 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002821 tunnel |= I40E_TX_CTX_EXT_IP_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002822
2823 exthdr = ip.hdr + sizeof(*ip.v6);
Alexander Duycka0064722016-01-24 21:16:48 -08002824 l4_proto = ip.v6->nexthdr;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002825 if (l4.hdr != exthdr)
2826 ipv6_skip_exthdr(skb, exthdr - skb->data,
2827 &l4_proto, &frag_off);
Alexander Duycka0064722016-01-24 21:16:48 -08002828 }
2829
2830 /* define outer transport */
2831 switch (l4_proto) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002832 case IPPROTO_UDP:
Alexander Duyck475b4202016-01-24 21:17:01 -08002833 tunnel |= I40E_TXD_CTX_UDP_TUNNELING;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002834 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002835 break;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002836 case IPPROTO_GRE:
Alexander Duyck475b4202016-01-24 21:17:01 -08002837 tunnel |= I40E_TXD_CTX_GRE_TUNNELING;
Alexander Duycka0064722016-01-24 21:16:48 -08002838 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002839 break;
Alexander Duyck577389a2016-04-02 00:06:56 -07002840 case IPPROTO_IPIP:
2841 case IPPROTO_IPV6:
2842 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
2843 l4.hdr = skb_inner_network_header(skb);
2844 break;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002845 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08002846 if (*tx_flags & I40E_TX_FLAGS_TSO)
2847 return -1;
2848
2849 skb_checksum_help(skb);
2850 return 0;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002851 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002852
Alexander Duyck577389a2016-04-02 00:06:56 -07002853 /* compute outer L3 header size */
2854 tunnel |= ((l4.hdr - ip.hdr) / 4) <<
2855 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT;
2856
2857 /* switch IP header pointer from outer to inner header */
2858 ip.hdr = skb_inner_network_header(skb);
2859
Alexander Duyck475b4202016-01-24 21:17:01 -08002860 /* compute tunnel header size */
2861 tunnel |= ((ip.hdr - l4.hdr) / 2) <<
2862 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
2863
Alexander Duyck54532052016-01-24 21:17:29 -08002864 /* indicate if we need to offload outer UDP header */
2865 if ((*tx_flags & I40E_TX_FLAGS_TSO) &&
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002866 !(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
Alexander Duyck54532052016-01-24 21:17:29 -08002867 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM))
2868 tunnel |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
2869
Alexander Duyck475b4202016-01-24 21:17:01 -08002870 /* record tunnel offload values */
2871 *cd_tunneling |= tunnel;
2872
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002873 /* switch L4 header pointer from outer to inner */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002874 l4.hdr = skb_inner_transport_header(skb);
Alexander Duycka0064722016-01-24 21:16:48 -08002875 l4_proto = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002876
Alexander Duycka0064722016-01-24 21:16:48 -08002877 /* reset type as we transition from outer to inner headers */
2878 *tx_flags &= ~(I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6);
2879 if (ip.v4->version == 4)
2880 *tx_flags |= I40E_TX_FLAGS_IPV4;
2881 if (ip.v6->version == 6)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002882 *tx_flags |= I40E_TX_FLAGS_IPV6;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002883 }
2884
2885 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002886 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002887 l4_proto = ip.v4->protocol;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002888 /* the stack computes the IP header already, the only time we
2889 * need the hardware to recompute it is in the case of TSO.
2890 */
Alexander Duyck475b4202016-01-24 21:17:01 -08002891 cmd |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2892 I40E_TX_DESC_CMD_IIPT_IPV4_CSUM :
2893 I40E_TX_DESC_CMD_IIPT_IPV4;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002894 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002895 cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002896
2897 exthdr = ip.hdr + sizeof(*ip.v6);
2898 l4_proto = ip.v6->nexthdr;
2899 if (l4.hdr != exthdr)
2900 ipv6_skip_exthdr(skb, exthdr - skb->data,
2901 &l4_proto, &frag_off);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002902 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002903
Alexander Duyck475b4202016-01-24 21:17:01 -08002904 /* compute inner L3 header size */
2905 offset |= ((l4.hdr - ip.hdr) / 4) << I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002906
2907 /* Enable L4 checksum offloads */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002908 switch (l4_proto) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002909 case IPPROTO_TCP:
2910 /* enable checksum offloads */
Alexander Duyck475b4202016-01-24 21:17:01 -08002911 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
2912 offset |= l4.tcp->doff << I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002913 break;
2914 case IPPROTO_SCTP:
2915 /* enable SCTP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08002916 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
2917 offset |= (sizeof(struct sctphdr) >> 2) <<
2918 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002919 break;
2920 case IPPROTO_UDP:
2921 /* enable UDP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08002922 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
2923 offset |= (sizeof(struct udphdr) >> 2) <<
2924 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002925 break;
2926 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08002927 if (*tx_flags & I40E_TX_FLAGS_TSO)
2928 return -1;
2929 skb_checksum_help(skb);
2930 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002931 }
Alexander Duyck475b4202016-01-24 21:17:01 -08002932
2933 *td_cmd |= cmd;
2934 *td_offset |= offset;
Alexander Duyck529f1f62016-01-24 21:17:10 -08002935
2936 return 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002937}
2938
2939/**
2940 * i40e_create_tx_ctx Build the Tx context descriptor
2941 * @tx_ring: ring to create the descriptor on
2942 * @cd_type_cmd_tso_mss: Quad Word 1
2943 * @cd_tunneling: Quad Word 0 - bits 0-31
2944 * @cd_l2tag2: Quad Word 0 - bits 32-63
2945 **/
2946static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
2947 const u64 cd_type_cmd_tso_mss,
2948 const u32 cd_tunneling, const u32 cd_l2tag2)
2949{
2950 struct i40e_tx_context_desc *context_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002951 int i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002952
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00002953 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
2954 !cd_tunneling && !cd_l2tag2)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002955 return;
2956
2957 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002958 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
2959
2960 i++;
2961 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002962
2963 /* cpu_to_le32 and assign to struct fields */
2964 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
2965 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00002966 context_desc->rsvd = cpu_to_le16(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002967 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
2968}
2969
2970/**
Eric Dumazet4567dc12014-10-07 13:30:23 -07002971 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
2972 * @tx_ring: the ring to be checked
2973 * @size: the size buffer we want to assure is available
2974 *
2975 * Returns -EBUSY if a stop is needed, else 0
2976 **/
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002977int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002978{
2979 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
2980 /* Memory barrier before checking head and tail */
2981 smp_mb();
2982
2983 /* Check again in a case another CPU has just made room available. */
2984 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
2985 return -EBUSY;
2986
2987 /* A reprieve! - use start_queue because it doesn't call schedule */
2988 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
2989 ++tx_ring->tx_stats.restart_queue;
2990 return 0;
2991}
2992
2993/**
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002994 * __i40e_chk_linearize - Check if there are more than 8 buffers per packet
Anjali Singhai71da6192015-02-21 06:42:35 +00002995 * @skb: send buffer
Anjali Singhai71da6192015-02-21 06:42:35 +00002996 *
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002997 * Note: Our HW can't DMA more than 8 buffers to build a packet on the wire
2998 * and so we need to figure out the cases where we need to linearize the skb.
2999 *
3000 * For TSO we need to count the TSO header and segment payload separately.
3001 * As such we need to check cases where we have 7 fragments or more as we
3002 * can potentially require 9 DMA transactions, 1 for the TSO header, 1 for
3003 * the segment payload in the first descriptor, and another 7 for the
3004 * fragments.
Anjali Singhai71da6192015-02-21 06:42:35 +00003005 **/
Alexander Duyck2d374902016-02-17 11:02:50 -08003006bool __i40e_chk_linearize(struct sk_buff *skb)
Anjali Singhai71da6192015-02-21 06:42:35 +00003007{
Alexander Duyck2d374902016-02-17 11:02:50 -08003008 const struct skb_frag_struct *frag, *stale;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003009 int nr_frags, sum;
Anjali Singhai71da6192015-02-21 06:42:35 +00003010
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003011 /* no need to check if number of frags is less than 7 */
Alexander Duyck2d374902016-02-17 11:02:50 -08003012 nr_frags = skb_shinfo(skb)->nr_frags;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003013 if (nr_frags < (I40E_MAX_BUFFER_TXD - 1))
Alexander Duyck2d374902016-02-17 11:02:50 -08003014 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00003015
Alexander Duyck2d374902016-02-17 11:02:50 -08003016 /* We need to walk through the list and validate that each group
Alexander Duyck841493a2016-09-06 18:05:04 -07003017 * of 6 fragments totals at least gso_size.
Alexander Duyck2d374902016-02-17 11:02:50 -08003018 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003019 nr_frags -= I40E_MAX_BUFFER_TXD - 2;
Alexander Duyck2d374902016-02-17 11:02:50 -08003020 frag = &skb_shinfo(skb)->frags[0];
3021
3022 /* Initialize size to the negative value of gso_size minus 1. We
3023 * use this as the worst case scenerio in which the frag ahead
3024 * of us only provides one byte which is why we are limited to 6
3025 * descriptors for a single transmit as the header and previous
3026 * fragment are already consuming 2 descriptors.
3027 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003028 sum = 1 - skb_shinfo(skb)->gso_size;
Alexander Duyck2d374902016-02-17 11:02:50 -08003029
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003030 /* Add size of frags 0 through 4 to create our initial sum */
3031 sum += skb_frag_size(frag++);
3032 sum += skb_frag_size(frag++);
3033 sum += skb_frag_size(frag++);
3034 sum += skb_frag_size(frag++);
3035 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08003036
3037 /* Walk through fragments adding latest fragment, testing it, and
3038 * then removing stale fragments from the sum.
3039 */
3040 stale = &skb_shinfo(skb)->frags[0];
3041 for (;;) {
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003042 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08003043
3044 /* if sum is negative we failed to make sufficient progress */
3045 if (sum < 0)
3046 return true;
3047
Alexander Duyck841493a2016-09-06 18:05:04 -07003048 if (!nr_frags--)
Alexander Duyck2d374902016-02-17 11:02:50 -08003049 break;
3050
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003051 sum -= skb_frag_size(stale++);
Anjali Singhai71da6192015-02-21 06:42:35 +00003052 }
3053
Alexander Duyck2d374902016-02-17 11:02:50 -08003054 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00003055}
3056
3057/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003058 * i40e_tx_map - Build the Tx descriptor
3059 * @tx_ring: ring to send buffer on
3060 * @skb: send buffer
3061 * @first: first buffer info buffer to use
3062 * @tx_flags: collected send information
3063 * @hdr_len: size of the packet header
3064 * @td_cmd: the command field in the descriptor
3065 * @td_offset: offset for checksum or crc
Jacob Keller69077572017-05-03 10:28:54 -07003066 *
3067 * Returns 0 on success, -1 on failure to DMA
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003068 **/
Jacob Keller69077572017-05-03 10:28:54 -07003069static inline int i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
3070 struct i40e_tx_buffer *first, u32 tx_flags,
3071 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003072{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003073 unsigned int data_len = skb->data_len;
3074 unsigned int size = skb_headlen(skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +00003075 struct skb_frag_struct *frag;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003076 struct i40e_tx_buffer *tx_bi;
3077 struct i40e_tx_desc *tx_desc;
Alexander Duycka5e9c572013-09-28 06:00:27 +00003078 u16 i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003079 u32 td_tag = 0;
3080 dma_addr_t dma;
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003081 u16 desc_count = 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003082
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003083 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
3084 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
3085 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
3086 I40E_TX_FLAGS_VLAN_SHIFT;
3087 }
3088
Alexander Duycka5e9c572013-09-28 06:00:27 +00003089 first->tx_flags = tx_flags;
3090
3091 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
3092
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003093 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +00003094 tx_bi = first;
3095
3096 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003097 unsigned int max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
3098
Alexander Duycka5e9c572013-09-28 06:00:27 +00003099 if (dma_mapping_error(tx_ring->dev, dma))
3100 goto dma_error;
3101
3102 /* record length, and DMA address */
3103 dma_unmap_len_set(tx_bi, len, size);
3104 dma_unmap_addr_set(tx_bi, dma, dma);
3105
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003106 /* align size to end of page */
3107 max_data += -dma & (I40E_MAX_READ_REQ_SIZE - 1);
Alexander Duycka5e9c572013-09-28 06:00:27 +00003108 tx_desc->buffer_addr = cpu_to_le64(dma);
3109
3110 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003111 tx_desc->cmd_type_offset_bsz =
3112 build_ctob(td_cmd, td_offset,
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003113 max_data, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003114
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003115 tx_desc++;
3116 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07003117 desc_count++;
3118
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003119 if (i == tx_ring->count) {
3120 tx_desc = I40E_TX_DESC(tx_ring, 0);
3121 i = 0;
3122 }
Alexander Duycka5e9c572013-09-28 06:00:27 +00003123
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003124 dma += max_data;
3125 size -= max_data;
Alexander Duycka5e9c572013-09-28 06:00:27 +00003126
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003127 max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
Alexander Duycka5e9c572013-09-28 06:00:27 +00003128 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003129 }
3130
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003131 if (likely(!data_len))
3132 break;
3133
Alexander Duycka5e9c572013-09-28 06:00:27 +00003134 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
3135 size, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003136
3137 tx_desc++;
3138 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07003139 desc_count++;
3140
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003141 if (i == tx_ring->count) {
3142 tx_desc = I40E_TX_DESC(tx_ring, 0);
3143 i = 0;
3144 }
3145
Alexander Duycka5e9c572013-09-28 06:00:27 +00003146 size = skb_frag_size(frag);
3147 data_len -= size;
3148
3149 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
3150 DMA_TO_DEVICE);
3151
3152 tx_bi = &tx_ring->tx_bi[i];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003153 }
3154
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003155 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Alexander Duycka5e9c572013-09-28 06:00:27 +00003156
3157 i++;
3158 if (i == tx_ring->count)
3159 i = 0;
3160
3161 tx_ring->next_to_use = i;
3162
Eric Dumazet4567dc12014-10-07 13:30:23 -07003163 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Anjali Singhai58044742015-09-25 18:26:13 -07003164
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003165 /* write last descriptor with EOP bit */
3166 td_cmd |= I40E_TX_DESC_CMD_EOP;
3167
Jacob Kellera5340d92017-08-29 05:32:42 -04003168 /* We OR these values together to check both against 4 (WB_STRIDE)
3169 * below. This is safe since we don't re-use desc_count afterwards.
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003170 */
3171 desc_count |= ++tx_ring->packet_stride;
3172
Jacob Kellera5340d92017-08-29 05:32:42 -04003173 if (desc_count >= WB_STRIDE) {
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003174 /* write last descriptor with RS bit set */
3175 td_cmd |= I40E_TX_DESC_CMD_RS;
Anjali Singhai58044742015-09-25 18:26:13 -07003176 tx_ring->packet_stride = 0;
Anjali Singhai58044742015-09-25 18:26:13 -07003177 }
Anjali Singhai58044742015-09-25 18:26:13 -07003178
3179 tx_desc->cmd_type_offset_bsz =
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003180 build_ctob(td_cmd, td_offset, size, td_tag);
3181
3182 /* Force memory writes to complete before letting h/w know there
3183 * are new descriptors to fetch.
3184 *
3185 * We also use this memory barrier to make certain all of the
3186 * status bits have been updated before next_to_watch is written.
3187 */
3188 wmb();
3189
3190 /* set next_to_watch value indicating a packet is present */
3191 first->next_to_watch = tx_desc;
Anjali Singhai58044742015-09-25 18:26:13 -07003192
Alexander Duycka5e9c572013-09-28 06:00:27 +00003193 /* notify HW of packet */
Jacob Kellera5340d92017-08-29 05:32:42 -04003194 if (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) {
Anjali Singhai58044742015-09-25 18:26:13 -07003195 writel(i, tx_ring->tail);
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003196
3197 /* we need this if more than one processor can write to our tail
3198 * at a time, it synchronizes IO on IA64/Altix systems
3199 */
3200 mmiowb();
Anjali Singhai58044742015-09-25 18:26:13 -07003201 }
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003202
Jacob Keller69077572017-05-03 10:28:54 -07003203 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003204
3205dma_error:
Alexander Duycka5e9c572013-09-28 06:00:27 +00003206 dev_info(tx_ring->dev, "TX DMA map failed\n");
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003207
3208 /* clear dma mappings for failed tx_bi map */
3209 for (;;) {
3210 tx_bi = &tx_ring->tx_bi[i];
Alexander Duycka5e9c572013-09-28 06:00:27 +00003211 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003212 if (tx_bi == first)
3213 break;
3214 if (i == 0)
3215 i = tx_ring->count;
3216 i--;
3217 }
3218
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003219 tx_ring->next_to_use = i;
Jacob Keller69077572017-05-03 10:28:54 -07003220
3221 return -1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003222}
3223
3224/**
Björn Töpel74608d12017-05-24 07:55:35 +02003225 * i40e_xmit_xdp_ring - transmits an XDP buffer to an XDP Tx ring
3226 * @xdp: data to transmit
3227 * @xdp_ring: XDP Tx ring
3228 **/
3229static int i40e_xmit_xdp_ring(struct xdp_buff *xdp,
3230 struct i40e_ring *xdp_ring)
3231{
3232 u32 size = xdp->data_end - xdp->data;
3233 u16 i = xdp_ring->next_to_use;
3234 struct i40e_tx_buffer *tx_bi;
3235 struct i40e_tx_desc *tx_desc;
3236 dma_addr_t dma;
3237
3238 if (!unlikely(I40E_DESC_UNUSED(xdp_ring))) {
3239 xdp_ring->tx_stats.tx_busy++;
3240 return I40E_XDP_CONSUMED;
3241 }
3242
3243 dma = dma_map_single(xdp_ring->dev, xdp->data, size, DMA_TO_DEVICE);
3244 if (dma_mapping_error(xdp_ring->dev, dma))
3245 return I40E_XDP_CONSUMED;
3246
3247 tx_bi = &xdp_ring->tx_bi[i];
3248 tx_bi->bytecount = size;
3249 tx_bi->gso_segs = 1;
3250 tx_bi->raw_buf = xdp->data;
3251
3252 /* record length, and DMA address */
3253 dma_unmap_len_set(tx_bi, len, size);
3254 dma_unmap_addr_set(tx_bi, dma, dma);
3255
3256 tx_desc = I40E_TX_DESC(xdp_ring, i);
3257 tx_desc->buffer_addr = cpu_to_le64(dma);
3258 tx_desc->cmd_type_offset_bsz = build_ctob(I40E_TX_DESC_CMD_ICRC
3259 | I40E_TXD_CMD,
3260 0, size, 0);
3261
3262 /* Make certain all of the status bits have been updated
3263 * before next_to_watch is written.
3264 */
3265 smp_wmb();
3266
3267 i++;
3268 if (i == xdp_ring->count)
3269 i = 0;
3270
3271 tx_bi->next_to_watch = tx_desc;
3272 xdp_ring->next_to_use = i;
3273
3274 return I40E_XDP_TX;
3275}
3276
3277/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003278 * i40e_xmit_frame_ring - Sends buffer on Tx ring
3279 * @skb: send buffer
3280 * @tx_ring: ring to send buffer on
3281 *
3282 * Returns NETDEV_TX_OK if sent, else an error code
3283 **/
3284static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
3285 struct i40e_ring *tx_ring)
3286{
3287 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
3288 u32 cd_tunneling = 0, cd_l2tag2 = 0;
3289 struct i40e_tx_buffer *first;
3290 u32 td_offset = 0;
3291 u32 tx_flags = 0;
3292 __be16 protocol;
3293 u32 td_cmd = 0;
3294 u8 hdr_len = 0;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003295 int tso, count;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00003296 int tsyn;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04003297
Jesse Brandeburgb74118f2015-10-26 19:44:30 -04003298 /* prefetch the data, we'll need it later */
3299 prefetch(skb->data);
3300
Scott Petersoned0980c2017-04-13 04:45:44 -04003301 i40e_trace(xmit_frame_ring, skb, tx_ring);
3302
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003303 count = i40e_xmit_descriptor_count(skb);
Alexander Duyck2d374902016-02-17 11:02:50 -08003304 if (i40e_chk_linearize(skb, count)) {
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003305 if (__skb_linearize(skb)) {
3306 dev_kfree_skb_any(skb);
3307 return NETDEV_TX_OK;
3308 }
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003309 count = i40e_txd_use_count(skb->len);
Alexander Duyck2d374902016-02-17 11:02:50 -08003310 tx_ring->tx_stats.tx_linearize++;
3311 }
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003312
3313 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
3314 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
3315 * + 4 desc gap to avoid the cache line where head is,
3316 * + 1 desc for context descriptor,
3317 * otherwise try next time
3318 */
3319 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
3320 tx_ring->tx_stats.tx_busy++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003321 return NETDEV_TX_BUSY;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003322 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003323
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003324 /* record the location of the first descriptor for this packet */
3325 first = &tx_ring->tx_bi[tx_ring->next_to_use];
3326 first->skb = skb;
3327 first->bytecount = skb->len;
3328 first->gso_segs = 1;
3329
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003330 /* prepare the xmit flags */
3331 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
3332 goto out_drop;
3333
3334 /* obtain protocol of skb */
Vlad Yasevich3d34dd02014-08-25 10:34:52 -04003335 protocol = vlan_get_protocol(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003336
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003337 /* setup IPv4/IPv6 offloads */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00003338 if (protocol == htons(ETH_P_IP))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003339 tx_flags |= I40E_TX_FLAGS_IPV4;
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00003340 else if (protocol == htons(ETH_P_IPV6))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003341 tx_flags |= I40E_TX_FLAGS_IPV6;
3342
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003343 tso = i40e_tso(first, &hdr_len, &cd_type_cmd_tso_mss);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003344
3345 if (tso < 0)
3346 goto out_drop;
3347 else if (tso)
3348 tx_flags |= I40E_TX_FLAGS_TSO;
3349
Alexander Duyck3bc67972016-02-17 11:02:56 -08003350 /* Always offload the checksum, since it's in the data descriptor */
3351 tso = i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
3352 tx_ring, &cd_tunneling);
3353 if (tso < 0)
3354 goto out_drop;
3355
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00003356 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
3357
3358 if (tsyn)
3359 tx_flags |= I40E_TX_FLAGS_TSYN;
3360
Jakub Kicinski259afec2014-03-15 14:55:37 +00003361 skb_tx_timestamp(skb);
3362
Alexander Duyckb1941302013-09-28 06:00:32 +00003363 /* always enable CRC insertion offload */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003364 td_cmd |= I40E_TX_DESC_CMD_ICRC;
3365
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003366 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
3367 cd_tunneling, cd_l2tag2);
3368
3369 /* Add Flow Director ATR if it's enabled.
3370 *
3371 * NOTE: this must always be directly before the data descriptor.
3372 */
Alexander Duyck6b037cd2016-01-24 21:17:36 -08003373 i40e_atr(tx_ring, skb, tx_flags);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003374
Jacob Keller69077572017-05-03 10:28:54 -07003375 if (i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
3376 td_cmd, td_offset))
3377 goto cleanup_tx_tstamp;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003378
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003379 return NETDEV_TX_OK;
3380
3381out_drop:
Scott Petersoned0980c2017-04-13 04:45:44 -04003382 i40e_trace(xmit_frame_ring_drop, first->skb, tx_ring);
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003383 dev_kfree_skb_any(first->skb);
3384 first->skb = NULL;
Jacob Keller69077572017-05-03 10:28:54 -07003385cleanup_tx_tstamp:
3386 if (unlikely(tx_flags & I40E_TX_FLAGS_TSYN)) {
3387 struct i40e_pf *pf = i40e_netdev_to_pf(tx_ring->netdev);
3388
3389 dev_kfree_skb_any(pf->ptp_tx_skb);
3390 pf->ptp_tx_skb = NULL;
3391 clear_bit_unlock(__I40E_PTP_TX_IN_PROGRESS, pf->state);
3392 }
3393
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003394 return NETDEV_TX_OK;
3395}
3396
3397/**
3398 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
3399 * @skb: send buffer
3400 * @netdev: network interface device structure
3401 *
3402 * Returns NETDEV_TX_OK if sent, else an error code
3403 **/
3404netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
3405{
3406 struct i40e_netdev_priv *np = netdev_priv(netdev);
3407 struct i40e_vsi *vsi = np->vsi;
Alexander Duyck9f65e152013-09-28 06:00:58 +00003408 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003409
3410 /* hardware can't handle really short frames, hardware padding works
3411 * beyond this point
3412 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08003413 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
3414 return NETDEV_TX_OK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003415
3416 return i40e_xmit_frame_ring(skb, tx_ring);
3417}