blob: 14c839bb09e7ac3a9a5563027ad256f78b187553 [file] [log] [blame]
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001/* SuperH Ethernet device driver
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002 *
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03003 * Copyright (C) 2014 Renesas Electronics Corporation
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +00004 * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
Sergei Shtylyovb356e972014-02-18 03:12:43 +03005 * Copyright (C) 2008-2014 Renesas Solutions Corp.
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03006 * Copyright (C) 2013-2017 Cogent Embedded, Inc.
Ben Dooks702eca02014-03-12 17:47:40 +00007 * Copyright (C) 2014 Codethink Limited
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07008 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms and conditions of the GNU General Public License,
11 * version 2, as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 */
21
Yoshihiro Shimoda06540112011-09-29 17:16:57 +000022#include <linux/module.h>
23#include <linux/kernel.h>
24#include <linux/spinlock.h>
David S. Miller823dcd22011-08-20 10:39:12 -070025#include <linux/interrupt.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070026#include <linux/dma-mapping.h>
27#include <linux/etherdevice.h>
28#include <linux/delay.h>
29#include <linux/platform_device.h>
30#include <linux/mdio-bitbang.h>
31#include <linux/netdevice.h>
Sergei Shtylyovb356e972014-02-18 03:12:43 +030032#include <linux/of.h>
33#include <linux/of_device.h>
34#include <linux/of_irq.h>
35#include <linux/of_net.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070036#include <linux/phy.h>
37#include <linux/cache.h>
38#include <linux/io.h>
Magnus Dammbcd51492009-10-09 00:20:04 +000039#include <linux/pm_runtime.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000041#include <linux/ethtool.h>
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +000042#include <linux/if_vlan.h>
Yoshihiro Shimodad4fa0e32011-09-27 21:49:12 +000043#include <linux/sh_eth.h>
Ben Dooks702eca02014-03-12 17:47:40 +000044#include <linux/of_mdio.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070045
46#include "sh_eth.h"
47
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000048#define SH_ETH_DEF_MSG_ENABLE \
49 (NETIF_MSG_LINK | \
50 NETIF_MSG_TIMER | \
51 NETIF_MSG_RX_ERR| \
52 NETIF_MSG_TX_ERR)
53
Sergei Shtylyov2274d372015-12-13 01:44:50 +030054#define SH_ETH_OFFSET_INVALID ((u16)~0)
55
Ben Hutchings33657112015-02-26 20:34:14 +000056#define SH_ETH_OFFSET_DEFAULTS \
57 [0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID
58
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000059static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +000060 SH_ETH_OFFSET_DEFAULTS,
61
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000062 [EDSR] = 0x0000,
63 [EDMR] = 0x0400,
64 [EDTRR] = 0x0408,
65 [EDRRR] = 0x0410,
66 [EESR] = 0x0428,
67 [EESIPR] = 0x0430,
68 [TDLAR] = 0x0010,
69 [TDFAR] = 0x0014,
70 [TDFXR] = 0x0018,
71 [TDFFR] = 0x001c,
72 [RDLAR] = 0x0030,
73 [RDFAR] = 0x0034,
74 [RDFXR] = 0x0038,
75 [RDFFR] = 0x003c,
76 [TRSCER] = 0x0438,
77 [RMFCR] = 0x0440,
78 [TFTR] = 0x0448,
79 [FDR] = 0x0450,
80 [RMCR] = 0x0458,
81 [RPADIR] = 0x0460,
82 [FCFTR] = 0x0468,
83 [CSMR] = 0x04E4,
84
85 [ECMR] = 0x0500,
86 [ECSR] = 0x0510,
87 [ECSIPR] = 0x0518,
88 [PIR] = 0x0520,
89 [PSR] = 0x0528,
90 [PIPR] = 0x052c,
91 [RFLR] = 0x0508,
92 [APR] = 0x0554,
93 [MPR] = 0x0558,
94 [PFTCR] = 0x055c,
95 [PFRCR] = 0x0560,
96 [TPAUSER] = 0x0564,
97 [GECMR] = 0x05b0,
98 [BCULR] = 0x05b4,
99 [MAHR] = 0x05c0,
100 [MALR] = 0x05c8,
101 [TROCR] = 0x0700,
102 [CDCR] = 0x0708,
103 [LCCR] = 0x0710,
104 [CEFCR] = 0x0740,
105 [FRECR] = 0x0748,
106 [TSFRCR] = 0x0750,
107 [TLFRCR] = 0x0758,
108 [RFCR] = 0x0760,
109 [CERCR] = 0x0768,
110 [CEECR] = 0x0770,
111 [MAFCR] = 0x0778,
112 [RMII_MII] = 0x0790,
113
114 [ARSTR] = 0x0000,
115 [TSU_CTRST] = 0x0004,
116 [TSU_FWEN0] = 0x0010,
117 [TSU_FWEN1] = 0x0014,
118 [TSU_FCM] = 0x0018,
119 [TSU_BSYSL0] = 0x0020,
120 [TSU_BSYSL1] = 0x0024,
121 [TSU_PRISL0] = 0x0028,
122 [TSU_PRISL1] = 0x002c,
123 [TSU_FWSL0] = 0x0030,
124 [TSU_FWSL1] = 0x0034,
125 [TSU_FWSLC] = 0x0038,
126 [TSU_QTAG0] = 0x0040,
127 [TSU_QTAG1] = 0x0044,
128 [TSU_FWSR] = 0x0050,
129 [TSU_FWINMK] = 0x0054,
130 [TSU_ADQT0] = 0x0048,
131 [TSU_ADQT1] = 0x004c,
132 [TSU_VTAG0] = 0x0058,
133 [TSU_VTAG1] = 0x005c,
134 [TSU_ADSBSY] = 0x0060,
135 [TSU_TEN] = 0x0064,
136 [TSU_POST1] = 0x0070,
137 [TSU_POST2] = 0x0074,
138 [TSU_POST3] = 0x0078,
139 [TSU_POST4] = 0x007c,
140 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000141
142 [TXNLCR0] = 0x0080,
143 [TXALCR0] = 0x0084,
144 [RXNLCR0] = 0x0088,
145 [RXALCR0] = 0x008c,
146 [FWNLCR0] = 0x0090,
147 [FWALCR0] = 0x0094,
148 [TXNLCR1] = 0x00a0,
Sergei Shtylyov50f3d742018-01-07 00:26:47 +0300149 [TXALCR1] = 0x00a4,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000150 [RXNLCR1] = 0x00a8,
151 [RXALCR1] = 0x00ac,
152 [FWNLCR1] = 0x00b0,
153 [FWALCR1] = 0x00b4,
154};
155
Simon Hormandb893472014-01-17 09:22:28 +0900156static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000157 SH_ETH_OFFSET_DEFAULTS,
158
Simon Hormandb893472014-01-17 09:22:28 +0900159 [EDSR] = 0x0000,
160 [EDMR] = 0x0400,
161 [EDTRR] = 0x0408,
162 [EDRRR] = 0x0410,
163 [EESR] = 0x0428,
164 [EESIPR] = 0x0430,
165 [TDLAR] = 0x0010,
166 [TDFAR] = 0x0014,
167 [TDFXR] = 0x0018,
168 [TDFFR] = 0x001c,
169 [RDLAR] = 0x0030,
170 [RDFAR] = 0x0034,
171 [RDFXR] = 0x0038,
172 [RDFFR] = 0x003c,
173 [TRSCER] = 0x0438,
174 [RMFCR] = 0x0440,
175 [TFTR] = 0x0448,
176 [FDR] = 0x0450,
177 [RMCR] = 0x0458,
178 [RPADIR] = 0x0460,
179 [FCFTR] = 0x0468,
180 [CSMR] = 0x04E4,
181
182 [ECMR] = 0x0500,
183 [RFLR] = 0x0508,
184 [ECSR] = 0x0510,
185 [ECSIPR] = 0x0518,
186 [PIR] = 0x0520,
187 [APR] = 0x0554,
188 [MPR] = 0x0558,
189 [PFTCR] = 0x055c,
190 [PFRCR] = 0x0560,
191 [TPAUSER] = 0x0564,
192 [MAHR] = 0x05c0,
193 [MALR] = 0x05c8,
194 [CEFCR] = 0x0740,
195 [FRECR] = 0x0748,
196 [TSFRCR] = 0x0750,
197 [TLFRCR] = 0x0758,
198 [RFCR] = 0x0760,
199 [MAFCR] = 0x0778,
200
201 [ARSTR] = 0x0000,
202 [TSU_CTRST] = 0x0004,
Chris Brandte1487882016-09-07 14:57:09 -0400203 [TSU_FWSLC] = 0x0038,
Simon Hormandb893472014-01-17 09:22:28 +0900204 [TSU_VTAG0] = 0x0058,
205 [TSU_ADSBSY] = 0x0060,
206 [TSU_TEN] = 0x0064,
Chris Brandte1487882016-09-07 14:57:09 -0400207 [TSU_POST1] = 0x0070,
208 [TSU_POST2] = 0x0074,
209 [TSU_POST3] = 0x0078,
210 [TSU_POST4] = 0x007c,
Simon Hormandb893472014-01-17 09:22:28 +0900211 [TSU_ADRH0] = 0x0100,
Simon Hormandb893472014-01-17 09:22:28 +0900212
213 [TXNLCR0] = 0x0080,
214 [TXALCR0] = 0x0084,
215 [RXNLCR0] = 0x0088,
216 [RXALCR0] = 0x008C,
217};
218
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000219static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000220 SH_ETH_OFFSET_DEFAULTS,
221
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000222 [ECMR] = 0x0300,
223 [RFLR] = 0x0308,
224 [ECSR] = 0x0310,
225 [ECSIPR] = 0x0318,
226 [PIR] = 0x0320,
227 [PSR] = 0x0328,
228 [RDMLR] = 0x0340,
229 [IPGR] = 0x0350,
230 [APR] = 0x0354,
231 [MPR] = 0x0358,
232 [RFCF] = 0x0360,
233 [TPAUSER] = 0x0364,
234 [TPAUSECR] = 0x0368,
235 [MAHR] = 0x03c0,
236 [MALR] = 0x03c8,
237 [TROCR] = 0x03d0,
238 [CDCR] = 0x03d4,
239 [LCCR] = 0x03d8,
240 [CNDCR] = 0x03dc,
241 [CEFCR] = 0x03e4,
242 [FRECR] = 0x03e8,
243 [TSFRCR] = 0x03ec,
244 [TLFRCR] = 0x03f0,
245 [RFCR] = 0x03f4,
246 [MAFCR] = 0x03f8,
247
248 [EDMR] = 0x0200,
249 [EDTRR] = 0x0208,
250 [EDRRR] = 0x0210,
251 [TDLAR] = 0x0218,
252 [RDLAR] = 0x0220,
253 [EESR] = 0x0228,
254 [EESIPR] = 0x0230,
255 [TRSCER] = 0x0238,
256 [RMFCR] = 0x0240,
257 [TFTR] = 0x0248,
258 [FDR] = 0x0250,
259 [RMCR] = 0x0258,
260 [TFUCR] = 0x0264,
261 [RFOCR] = 0x0268,
Simon Horman55754f12013-07-23 10:18:04 +0900262 [RMIIMODE] = 0x026c,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000263 [FCFTR] = 0x0270,
264 [TRIMD] = 0x027c,
265};
266
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000267static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000268 SH_ETH_OFFSET_DEFAULTS,
269
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000270 [ECMR] = 0x0100,
271 [RFLR] = 0x0108,
272 [ECSR] = 0x0110,
273 [ECSIPR] = 0x0118,
274 [PIR] = 0x0120,
275 [PSR] = 0x0128,
276 [RDMLR] = 0x0140,
277 [IPGR] = 0x0150,
278 [APR] = 0x0154,
279 [MPR] = 0x0158,
280 [TPAUSER] = 0x0164,
281 [RFCF] = 0x0160,
282 [TPAUSECR] = 0x0168,
283 [BCFRR] = 0x016c,
284 [MAHR] = 0x01c0,
285 [MALR] = 0x01c8,
286 [TROCR] = 0x01d0,
287 [CDCR] = 0x01d4,
288 [LCCR] = 0x01d8,
289 [CNDCR] = 0x01dc,
290 [CEFCR] = 0x01e4,
291 [FRECR] = 0x01e8,
292 [TSFRCR] = 0x01ec,
293 [TLFRCR] = 0x01f0,
294 [RFCR] = 0x01f4,
295 [MAFCR] = 0x01f8,
296 [RTRATE] = 0x01fc,
297
298 [EDMR] = 0x0000,
299 [EDTRR] = 0x0008,
300 [EDRRR] = 0x0010,
301 [TDLAR] = 0x0018,
302 [RDLAR] = 0x0020,
303 [EESR] = 0x0028,
304 [EESIPR] = 0x0030,
305 [TRSCER] = 0x0038,
306 [RMFCR] = 0x0040,
307 [TFTR] = 0x0048,
308 [FDR] = 0x0050,
309 [RMCR] = 0x0058,
310 [TFUCR] = 0x0064,
311 [RFOCR] = 0x0068,
312 [FCFTR] = 0x0070,
313 [RPADIR] = 0x0078,
314 [TRIMD] = 0x007c,
315 [RBWAR] = 0x00c8,
316 [RDFAR] = 0x00cc,
317 [TBRAR] = 0x00d4,
318 [TDFAR] = 0x00d8,
319};
320
321static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000322 SH_ETH_OFFSET_DEFAULTS,
323
Sergei Shtylyovd8b04262014-06-03 23:42:26 +0400324 [EDMR] = 0x0000,
325 [EDTRR] = 0x0004,
326 [EDRRR] = 0x0008,
327 [TDLAR] = 0x000c,
328 [RDLAR] = 0x0010,
329 [EESR] = 0x0014,
330 [EESIPR] = 0x0018,
331 [TRSCER] = 0x001c,
332 [RMFCR] = 0x0020,
333 [TFTR] = 0x0024,
334 [FDR] = 0x0028,
335 [RMCR] = 0x002c,
336 [EDOCR] = 0x0030,
337 [FCFTR] = 0x0034,
338 [RPADIR] = 0x0038,
339 [TRIMD] = 0x003c,
340 [RBWAR] = 0x0040,
341 [RDFAR] = 0x0044,
342 [TBRAR] = 0x004c,
343 [TDFAR] = 0x0050,
344
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000345 [ECMR] = 0x0160,
346 [ECSR] = 0x0164,
347 [ECSIPR] = 0x0168,
348 [PIR] = 0x016c,
349 [MAHR] = 0x0170,
350 [MALR] = 0x0174,
351 [RFLR] = 0x0178,
352 [PSR] = 0x017c,
353 [TROCR] = 0x0180,
354 [CDCR] = 0x0184,
355 [LCCR] = 0x0188,
356 [CNDCR] = 0x018c,
357 [CEFCR] = 0x0194,
358 [FRECR] = 0x0198,
359 [TSFRCR] = 0x019c,
360 [TLFRCR] = 0x01a0,
361 [RFCR] = 0x01a4,
362 [MAFCR] = 0x01a8,
363 [IPGR] = 0x01b4,
364 [APR] = 0x01b8,
365 [MPR] = 0x01bc,
366 [TPAUSER] = 0x01c4,
367 [BCFR] = 0x01cc,
368
369 [ARSTR] = 0x0000,
370 [TSU_CTRST] = 0x0004,
371 [TSU_FWEN0] = 0x0010,
372 [TSU_FWEN1] = 0x0014,
373 [TSU_FCM] = 0x0018,
374 [TSU_BSYSL0] = 0x0020,
375 [TSU_BSYSL1] = 0x0024,
376 [TSU_PRISL0] = 0x0028,
377 [TSU_PRISL1] = 0x002c,
378 [TSU_FWSL0] = 0x0030,
379 [TSU_FWSL1] = 0x0034,
380 [TSU_FWSLC] = 0x0038,
381 [TSU_QTAGM0] = 0x0040,
382 [TSU_QTAGM1] = 0x0044,
383 [TSU_ADQT0] = 0x0048,
384 [TSU_ADQT1] = 0x004c,
385 [TSU_FWSR] = 0x0050,
386 [TSU_FWINMK] = 0x0054,
387 [TSU_ADSBSY] = 0x0060,
388 [TSU_TEN] = 0x0064,
389 [TSU_POST1] = 0x0070,
390 [TSU_POST2] = 0x0074,
391 [TSU_POST3] = 0x0078,
392 [TSU_POST4] = 0x007c,
393
394 [TXNLCR0] = 0x0080,
395 [TXALCR0] = 0x0084,
396 [RXNLCR0] = 0x0088,
397 [RXALCR0] = 0x008c,
398 [FWNLCR0] = 0x0090,
399 [FWALCR0] = 0x0094,
400 [TXNLCR1] = 0x00a0,
Sergei Shtylyov50f3d742018-01-07 00:26:47 +0300401 [TXALCR1] = 0x00a4,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000402 [RXNLCR1] = 0x00a8,
403 [RXALCR1] = 0x00ac,
404 [FWNLCR1] = 0x00b0,
405 [FWALCR1] = 0x00b4,
406
407 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000408};
409
Ben Hutchings740c7f32015-01-27 00:49:32 +0000410static void sh_eth_rcv_snd_disable(struct net_device *ndev);
411static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
412
Sergei Shtylyov2274d372015-12-13 01:44:50 +0300413static void sh_eth_write(struct net_device *ndev, u32 data, int enum_index)
414{
415 struct sh_eth_private *mdp = netdev_priv(ndev);
416 u16 offset = mdp->reg_offset[enum_index];
417
418 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
419 return;
420
421 iowrite32(data, mdp->addr + offset);
422}
423
424static u32 sh_eth_read(struct net_device *ndev, int enum_index)
425{
426 struct sh_eth_private *mdp = netdev_priv(ndev);
427 u16 offset = mdp->reg_offset[enum_index];
428
429 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
430 return ~0U;
431
432 return ioread32(mdp->addr + offset);
433}
434
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300435static void sh_eth_modify(struct net_device *ndev, int enum_index, u32 clear,
436 u32 set)
437{
438 sh_eth_write(ndev, (sh_eth_read(ndev, enum_index) & ~clear) | set,
439 enum_index);
440}
441
Sergei Shtylyov55ea8742018-02-27 14:58:16 +0300442static void sh_eth_tsu_write(struct sh_eth_private *mdp, u32 data,
443 int enum_index)
444{
445 iowrite32(data, mdp->tsu_addr + mdp->reg_offset[enum_index]);
446}
447
448static u32 sh_eth_tsu_read(struct sh_eth_private *mdp, int enum_index)
449{
450 return ioread32(mdp->tsu_addr + mdp->reg_offset[enum_index]);
451}
452
Simon Horman504c8ca2014-01-17 09:22:27 +0900453static bool sh_eth_is_gether(struct sh_eth_private *mdp)
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000454{
Simon Horman504c8ca2014-01-17 09:22:27 +0900455 return mdp->reg_offset == sh_eth_offset_gigabit;
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000456}
457
Simon Hormandb893472014-01-17 09:22:28 +0900458static bool sh_eth_is_rz_fast_ether(struct sh_eth_private *mdp)
459{
460 return mdp->reg_offset == sh_eth_offset_fast_rz;
461}
462
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400463static void sh_eth_select_mii(struct net_device *ndev)
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000464{
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000465 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +0300466 u32 value;
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000467
468 switch (mdp->phy_interface) {
469 case PHY_INTERFACE_MODE_GMII:
470 value = 0x2;
471 break;
472 case PHY_INTERFACE_MODE_MII:
473 value = 0x1;
474 break;
475 case PHY_INTERFACE_MODE_RMII:
476 value = 0x0;
477 break;
478 default:
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +0300479 netdev_warn(ndev,
480 "PHY interface mode was not setup. Set to MII.\n");
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000481 value = 0x1;
482 break;
483 }
484
485 sh_eth_write(ndev, value, RMII_MII);
486}
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000487
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400488static void sh_eth_set_duplex(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000489{
490 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000491
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300492 sh_eth_modify(ndev, ECMR, ECMR_DM, mdp->duplex ? ECMR_DM : 0);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000493}
494
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100495static void sh_eth_chip_reset(struct net_device *ndev)
496{
497 struct sh_eth_private *mdp = netdev_priv(ndev);
498
499 /* reset device */
Sergei Shtylyovec65cfc2016-04-24 23:46:15 +0300500 sh_eth_tsu_write(mdp, ARSTR_ARST, ARSTR);
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100501 mdelay(1);
502}
503
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100504static void sh_eth_set_rate_gether(struct net_device *ndev)
505{
506 struct sh_eth_private *mdp = netdev_priv(ndev);
507
508 switch (mdp->speed) {
509 case 10: /* 10BASE */
510 sh_eth_write(ndev, GECMR_10, GECMR);
511 break;
512 case 100:/* 100BASE */
513 sh_eth_write(ndev, GECMR_100, GECMR);
514 break;
515 case 1000: /* 1000BASE */
516 sh_eth_write(ndev, GECMR_1000, GECMR);
517 break;
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100518 }
519}
520
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100521#ifdef CONFIG_OF
522/* R7S72100 */
523static struct sh_eth_cpu_data r7s72100_data = {
524 .chip_reset = sh_eth_chip_reset,
525 .set_duplex = sh_eth_set_duplex,
526
527 .register_type = SH_ETH_REG_FAST_RZ,
528
529 .ecsr_value = ECSR_ICD,
530 .ecsipr_value = ECSIPR_ICDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300531 .eesipr_value = EESIPR_TWB1IP | EESIPR_TWBIP | EESIPR_TC1IP |
532 EESIPR_TABTIP | EESIPR_RABTIP | EESIPR_RFCOFIP |
533 EESIPR_ECIIP |
534 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
535 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
536 EESIPR_RMAFIP | EESIPR_RRFIP |
537 EESIPR_RTLFIP | EESIPR_RTSFIP |
538 EESIPR_PREIP | EESIPR_CERFIP,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100539
540 .tx_check = EESR_TC1 | EESR_FTC,
541 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
542 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300543 EESR_TDE,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100544 .fdr_value = 0x0000070f,
545
546 .no_psr = 1,
547 .apr = 1,
548 .mpr = 1,
549 .tpauser = 1,
550 .hw_swap = 1,
551 .rpadir = 1,
552 .rpadir_value = 2 << 16,
553 .no_trimd = 1,
554 .no_ade = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300555 .hw_checksum = 1,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100556 .tsu = 1,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100557};
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100558
559static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
560{
Sergei Shtylyovc66b2582016-05-07 14:09:01 -0700561 sh_eth_chip_reset(ndev);
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100562
563 sh_eth_select_mii(ndev);
564}
565
566/* R8A7740 */
567static struct sh_eth_cpu_data r8a7740_data = {
568 .chip_reset = sh_eth_chip_reset_r8a7740,
569 .set_duplex = sh_eth_set_duplex,
570 .set_rate = sh_eth_set_rate_gether,
571
572 .register_type = SH_ETH_REG_GIGABIT,
573
574 .ecsr_value = ECSR_ICD | ECSR_MPD,
575 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300576 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
577 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
578 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
579 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
580 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
581 EESIPR_CEEFIP | EESIPR_CELFIP |
582 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
583 EESIPR_PREIP | EESIPR_CERFIP,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100584
585 .tx_check = EESR_TC1 | EESR_FTC,
586 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
587 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300588 EESR_TDE,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100589 .fdr_value = 0x0000070f,
590
591 .apr = 1,
592 .mpr = 1,
593 .tpauser = 1,
594 .bculr = 1,
595 .hw_swap = 1,
596 .rpadir = 1,
597 .rpadir_value = 2 << 16,
598 .no_trimd = 1,
599 .no_ade = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300600 .hw_checksum = 1,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100601 .tsu = 1,
602 .select_mii = 1,
Niklas Söderlund33017e22017-01-09 16:34:07 +0100603 .magic = 1,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100604};
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100605
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000606/* There is CPU dependent code */
Simon Horman6c4b2f72017-10-18 09:21:27 +0200607static void sh_eth_set_rate_rcar(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000608{
609 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000610
611 switch (mdp->speed) {
612 case 10: /* 10BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300613 sh_eth_modify(ndev, ECMR, ECMR_ELB, 0);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000614 break;
615 case 100:/* 100BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300616 sh_eth_modify(ndev, ECMR, ECMR_ELB, ECMR_ELB);
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000617 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000618 }
619}
620
Simon Horman6c4b2f72017-10-18 09:21:27 +0200621/* R-Car Gen1 */
622static struct sh_eth_cpu_data rcar_gen1_data = {
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000623 .set_duplex = sh_eth_set_duplex,
Simon Horman6c4b2f72017-10-18 09:21:27 +0200624 .set_rate = sh_eth_set_rate_rcar,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000625
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400626 .register_type = SH_ETH_REG_FAST_RCAR,
627
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000628 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
629 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300630 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
631 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
632 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
633 EESIPR_RMAFIP | EESIPR_RRFIP |
634 EESIPR_RTLFIP | EESIPR_RTSFIP |
635 EESIPR_PREIP | EESIPR_CERFIP,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000636
637 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400638 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300639 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900640 .fdr_value = 0x00000f0f,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000641
642 .apr = 1,
643 .mpr = 1,
644 .tpauser = 1,
645 .hw_swap = 1,
646};
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000647
Simon Horman6c4b2f72017-10-18 09:21:27 +0200648/* R-Car Gen2 and RZ/G1 */
649static struct sh_eth_cpu_data rcar_gen2_data = {
Simon Hormane18dbf72013-07-23 10:18:05 +0900650 .set_duplex = sh_eth_set_duplex,
Simon Horman6c4b2f72017-10-18 09:21:27 +0200651 .set_rate = sh_eth_set_rate_rcar,
Simon Hormane18dbf72013-07-23 10:18:05 +0900652
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400653 .register_type = SH_ETH_REG_FAST_RCAR,
654
Niklas Söderlunde410d862017-01-09 16:34:06 +0100655 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD | ECSR_MPD,
656 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP |
657 ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300658 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
659 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
660 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
661 EESIPR_RMAFIP | EESIPR_RRFIP |
662 EESIPR_RTLFIP | EESIPR_RTSFIP |
663 EESIPR_PREIP | EESIPR_CERFIP,
Simon Hormane18dbf72013-07-23 10:18:05 +0900664
665 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Laurent Pinchartba361cb2013-07-31 16:42:11 +0900666 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300667 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900668 .fdr_value = 0x00000f0f,
Simon Hormane18dbf72013-07-23 10:18:05 +0900669
Geert Uytterhoeven01fbd3f2015-01-15 11:52:19 +0100670 .trscer_err_mask = DESC_I_RINT8,
671
Simon Hormane18dbf72013-07-23 10:18:05 +0900672 .apr = 1,
673 .mpr = 1,
674 .tpauser = 1,
675 .hw_swap = 1,
676 .rmiimode = 1,
Niklas Söderlunde410d862017-01-09 16:34:06 +0100677 .magic = 1,
Simon Hormane18dbf72013-07-23 10:18:05 +0900678};
Geert Uytterhoevenc74a2242015-11-24 15:40:58 +0100679#endif /* CONFIG_OF */
Simon Hormane18dbf72013-07-23 10:18:05 +0900680
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000681static void sh_eth_set_rate_sh7724(struct net_device *ndev)
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000682{
683 struct sh_eth_private *mdp = netdev_priv(ndev);
684
685 switch (mdp->speed) {
686 case 10: /* 10BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300687 sh_eth_modify(ndev, ECMR, ECMR_RTM, 0);
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000688 break;
689 case 100:/* 100BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300690 sh_eth_modify(ndev, ECMR, ECMR_RTM, ECMR_RTM);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000691 break;
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000692 }
693}
694
695/* SH7724 */
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000696static struct sh_eth_cpu_data sh7724_data = {
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000697 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000698 .set_rate = sh_eth_set_rate_sh7724,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000699
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400700 .register_type = SH_ETH_REG_FAST_SH4,
701
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000702 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
703 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300704 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
705 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
706 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
707 EESIPR_RMAFIP | EESIPR_RRFIP |
708 EESIPR_RTLFIP | EESIPR_RTSFIP |
709 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000710
711 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400712 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300713 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000714
715 .apr = 1,
716 .mpr = 1,
717 .tpauser = 1,
718 .hw_swap = 1,
Magnus Damm503914c2009-12-15 21:16:55 -0800719 .rpadir = 1,
720 .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000721};
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000722
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000723static void sh_eth_set_rate_sh7757(struct net_device *ndev)
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000724{
725 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000726
727 switch (mdp->speed) {
728 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000729 sh_eth_write(ndev, 0, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000730 break;
731 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000732 sh_eth_write(ndev, 1, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000733 break;
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000734 }
735}
736
737/* SH7757 */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000738static struct sh_eth_cpu_data sh7757_data = {
739 .set_duplex = sh_eth_set_duplex,
740 .set_rate = sh_eth_set_rate_sh7757,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000741
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400742 .register_type = SH_ETH_REG_FAST_SH4,
743
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300744 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
745 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
746 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
747 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
748 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
749 EESIPR_CEEFIP | EESIPR_CELFIP |
750 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
751 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000752
753 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400754 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300755 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000756
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000757 .irq_flags = IRQF_SHARED,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000758 .apr = 1,
759 .mpr = 1,
760 .tpauser = 1,
761 .hw_swap = 1,
762 .no_ade = 1,
Yoshihiro Shimoda2e98e792011-07-05 20:33:57 +0000763 .rpadir = 1,
764 .rpadir_value = 2 << 16,
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +0000765 .rtrate = 1,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000766};
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000767
David S. Millere403d292013-06-07 23:40:41 -0700768#define SH_GIGA_ETH_BASE 0xfee00000UL
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000769#define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
770#define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
771static void sh_eth_chip_reset_giga(struct net_device *ndev)
772{
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +0100773 u32 mahr[2], malr[2];
Sergei Shtylyov79270922016-05-08 00:08:05 +0300774 int i;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000775
776 /* save MAHR and MALR */
777 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000778 malr[i] = ioread32((void *)GIGA_MALR(i));
779 mahr[i] = ioread32((void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000780 }
781
Sergei Shtylyovc66b2582016-05-07 14:09:01 -0700782 sh_eth_chip_reset(ndev);
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000783
784 /* restore MAHR and MALR */
785 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000786 iowrite32(malr[i], (void *)GIGA_MALR(i));
787 iowrite32(mahr[i], (void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000788 }
789}
790
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000791static void sh_eth_set_rate_giga(struct net_device *ndev)
792{
793 struct sh_eth_private *mdp = netdev_priv(ndev);
794
795 switch (mdp->speed) {
796 case 10: /* 10BASE */
797 sh_eth_write(ndev, 0x00000000, GECMR);
798 break;
799 case 100:/* 100BASE */
800 sh_eth_write(ndev, 0x00000010, GECMR);
801 break;
802 case 1000: /* 1000BASE */
803 sh_eth_write(ndev, 0x00000020, GECMR);
804 break;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000805 }
806}
807
808/* SH7757(GETHERC) */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000809static struct sh_eth_cpu_data sh7757_data_giga = {
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000810 .chip_reset = sh_eth_chip_reset_giga,
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000811 .set_duplex = sh_eth_set_duplex,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000812 .set_rate = sh_eth_set_rate_giga,
813
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400814 .register_type = SH_ETH_REG_GIGABIT,
815
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000816 .ecsr_value = ECSR_ICD | ECSR_MPD,
817 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300818 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
819 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
820 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
821 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
822 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
823 EESIPR_CEEFIP | EESIPR_CELFIP |
824 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
825 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000826
827 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400828 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
829 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300830 EESR_TDE,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000831 .fdr_value = 0x0000072f,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000832
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000833 .irq_flags = IRQF_SHARED,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000834 .apr = 1,
835 .mpr = 1,
836 .tpauser = 1,
837 .bculr = 1,
838 .hw_swap = 1,
839 .rpadir = 1,
840 .rpadir_value = 2 << 16,
841 .no_trimd = 1,
842 .no_ade = 1,
Yoshihiro Shimoda3acbc972012-02-15 17:54:51 +0000843 .tsu = 1,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000844};
845
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000846/* SH7734 */
847static struct sh_eth_cpu_data sh7734_data = {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000848 .chip_reset = sh_eth_chip_reset,
849 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000850 .set_rate = sh_eth_set_rate_gether,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000851
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400852 .register_type = SH_ETH_REG_GIGABIT,
853
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000854 .ecsr_value = ECSR_ICD | ECSR_MPD,
855 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300856 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
857 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
858 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
859 EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
860 EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
861 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
862 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000863
864 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400865 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
866 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300867 EESR_TDE,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000868
869 .apr = 1,
870 .mpr = 1,
871 .tpauser = 1,
872 .bculr = 1,
873 .hw_swap = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000874 .no_trimd = 1,
875 .no_ade = 1,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000876 .tsu = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300877 .hw_checksum = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000878 .select_mii = 1,
Niklas Söderlund159c2a92017-01-09 16:34:08 +0100879 .magic = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000880};
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000881
882/* SH7763 */
883static struct sh_eth_cpu_data sh7763_data = {
884 .chip_reset = sh_eth_chip_reset,
885 .set_duplex = sh_eth_set_duplex,
886 .set_rate = sh_eth_set_rate_gether,
887
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400888 .register_type = SH_ETH_REG_GIGABIT,
889
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000890 .ecsr_value = ECSR_ICD | ECSR_MPD,
891 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300892 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
893 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
894 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
895 EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
896 EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
897 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
898 EESIPR_PREIP | EESIPR_CERFIP,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000899
900 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300901 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300902 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000903
904 .apr = 1,
905 .mpr = 1,
906 .tpauser = 1,
907 .bculr = 1,
908 .hw_swap = 1,
909 .no_trimd = 1,
910 .no_ade = 1,
911 .tsu = 1,
912 .irq_flags = IRQF_SHARED,
Niklas Söderlund267e1d52017-01-09 16:34:09 +0100913 .magic = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000914};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000915
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +0000916static struct sh_eth_cpu_data sh7619_data = {
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400917 .register_type = SH_ETH_REG_FAST_SH3_SH2,
918
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300919 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
920 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
921 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
922 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
923 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
924 EESIPR_CEEFIP | EESIPR_CELFIP |
925 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
926 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000927
928 .apr = 1,
929 .mpr = 1,
930 .tpauser = 1,
931 .hw_swap = 1,
932};
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +0000933
934static struct sh_eth_cpu_data sh771x_data = {
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400935 .register_type = SH_ETH_REG_FAST_SH3_SH2,
936
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300937 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
938 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
939 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
940 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
941 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
942 EESIPR_CEEFIP | EESIPR_CELFIP |
943 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
944 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000945 .tsu = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000946};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000947
948static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
949{
950 if (!cd->ecsr_value)
951 cd->ecsr_value = DEFAULT_ECSR_INIT;
952
953 if (!cd->ecsipr_value)
954 cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
955
956 if (!cd->fcftr_value)
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300957 cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000958 DEFAULT_FIFO_F_D_RFD;
959
960 if (!cd->fdr_value)
961 cd->fdr_value = DEFAULT_FDR_INIT;
962
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000963 if (!cd->tx_check)
964 cd->tx_check = DEFAULT_TX_CHECK;
965
966 if (!cd->eesr_err_check)
967 cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +0900968
969 if (!cd->trscer_err_mask)
970 cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000971}
972
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000973static int sh_eth_check_reset(struct net_device *ndev)
974{
975 int ret = 0;
976 int cnt = 100;
977
978 while (cnt > 0) {
Sergei Shtylyov97717ed2016-04-24 23:45:23 +0300979 if (!(sh_eth_read(ndev, EDMR) & EDMR_SRST_GETHER))
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000980 break;
981 mdelay(1);
982 cnt--;
983 }
Sergei Shtylyov9f8c4262013-06-05 23:54:01 +0400984 if (cnt <= 0) {
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +0300985 netdev_err(ndev, "Device reset failed\n");
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000986 ret = -ETIMEDOUT;
987 }
988 return ret;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000989}
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000990
991static int sh_eth_reset(struct net_device *ndev)
992{
993 struct sh_eth_private *mdp = netdev_priv(ndev);
994 int ret = 0;
995
Simon Hormandb893472014-01-17 09:22:28 +0900996 if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp)) {
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000997 sh_eth_write(ndev, EDSR_ENALL, EDSR);
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300998 sh_eth_modify(ndev, EDMR, EDMR_SRST_GETHER, EDMR_SRST_GETHER);
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000999
1000 ret = sh_eth_check_reset(ndev);
1001 if (ret)
Laurent Pinchartf738a132014-03-20 15:00:35 +01001002 return ret;
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +00001003
1004 /* Table Init */
1005 sh_eth_write(ndev, 0x0, TDLAR);
1006 sh_eth_write(ndev, 0x0, TDFAR);
1007 sh_eth_write(ndev, 0x0, TDFXR);
1008 sh_eth_write(ndev, 0x0, TDFFR);
1009 sh_eth_write(ndev, 0x0, RDLAR);
1010 sh_eth_write(ndev, 0x0, RDFAR);
1011 sh_eth_write(ndev, 0x0, RDFXR);
1012 sh_eth_write(ndev, 0x0, RDFFR);
1013
1014 /* Reset HW CRC register */
Sergei Shtylyov62e04b72017-01-07 00:03:37 +03001015 if (mdp->cd->hw_checksum)
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +00001016 sh_eth_write(ndev, 0x0, CSMR);
1017
1018 /* Select MII mode */
1019 if (mdp->cd->select_mii)
1020 sh_eth_select_mii(ndev);
1021 } else {
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001022 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, EDMR_SRST_ETHER);
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +00001023 mdelay(3);
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001024 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, 0);
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +00001025 }
1026
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +00001027 return ret;
1028}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001029
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001030static void sh_eth_set_receive_align(struct sk_buff *skb)
1031{
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001032 uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001033
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001034 if (reserve)
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001035 skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001036}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001037
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001038/* Program the hardware MAC address from dev->dev_addr. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001039static void update_mac_address(struct net_device *ndev)
1040{
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001041 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001042 (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
1043 (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001044 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001045 (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001046}
1047
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001048/* Get MAC address from SuperH MAC address register
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001049 *
1050 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
1051 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
1052 * When you want use this device, you must set MAC address in bootloader.
1053 *
1054 */
Magnus Damm748031f2009-10-09 00:17:14 +00001055static void read_mac_address(struct net_device *ndev, unsigned char *mac)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001056{
Magnus Damm748031f2009-10-09 00:17:14 +00001057 if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
Joe Perchesd458cdf2013-10-01 19:04:40 -07001058 memcpy(ndev->dev_addr, mac, ETH_ALEN);
Magnus Damm748031f2009-10-09 00:17:14 +00001059 } else {
Sergei Shtylyov37742f02015-12-05 00:58:57 +03001060 u32 mahr = sh_eth_read(ndev, MAHR);
1061 u32 malr = sh_eth_read(ndev, MALR);
1062
1063 ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
1064 ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
1065 ndev->dev_addr[2] = (mahr >> 8) & 0xFF;
1066 ndev->dev_addr[3] = (mahr >> 0) & 0xFF;
1067 ndev->dev_addr[4] = (malr >> 8) & 0xFF;
1068 ndev->dev_addr[5] = (malr >> 0) & 0xFF;
Magnus Damm748031f2009-10-09 00:17:14 +00001069 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001070}
1071
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001072static u32 sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001073{
Simon Hormandb893472014-01-17 09:22:28 +09001074 if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001075 return EDTRR_TRNS_GETHER;
1076 else
1077 return EDTRR_TRNS_ETHER;
1078}
1079
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001080struct bb_info {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001081 void (*set_gate)(void *addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001082 struct mdiobb_ctrl ctrl;
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001083 void *addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001084};
1085
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001086static void sh_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001087{
1088 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001089 u32 pir;
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001090
1091 if (bitbang->set_gate)
1092 bitbang->set_gate(bitbang->addr);
1093
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001094 pir = ioread32(bitbang->addr);
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001095 if (set)
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001096 pir |= mask;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001097 else
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001098 pir &= ~mask;
1099 iowrite32(pir, bitbang->addr);
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001100}
1101
1102/* Data I/O pin control */
1103static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1104{
1105 sh_mdio_ctrl(ctrl, PIR_MMD, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001106}
1107
1108/* Set bit data*/
1109static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
1110{
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001111 sh_mdio_ctrl(ctrl, PIR_MDO, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001112}
1113
1114/* Get bit data*/
1115static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
1116{
1117 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001118
1119 if (bitbang->set_gate)
1120 bitbang->set_gate(bitbang->addr);
1121
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001122 return (ioread32(bitbang->addr) & PIR_MDI) != 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001123}
1124
1125/* MDC pin control */
1126static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1127{
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001128 sh_mdio_ctrl(ctrl, PIR_MDC, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001129}
1130
1131/* mdio bus control struct */
1132static struct mdiobb_ops bb_ops = {
1133 .owner = THIS_MODULE,
1134 .set_mdc = sh_mdc_ctrl,
1135 .set_mdio_dir = sh_mmd_ctrl,
1136 .set_mdio_data = sh_set_mdio,
1137 .get_mdio_data = sh_get_mdio,
1138};
1139
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001140/* free Tx skb function */
1141static int sh_eth_tx_free(struct net_device *ndev, bool sent_only)
1142{
1143 struct sh_eth_private *mdp = netdev_priv(ndev);
1144 struct sh_eth_txdesc *txdesc;
1145 int free_num = 0;
1146 int entry;
1147 bool sent;
1148
1149 for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
1150 entry = mdp->dirty_tx % mdp->num_tx_ring;
1151 txdesc = &mdp->tx_ring[entry];
1152 sent = !(txdesc->status & cpu_to_le32(TD_TACT));
1153 if (sent_only && !sent)
1154 break;
1155 /* TACT bit must be checked before all the following reads */
1156 dma_rmb();
1157 netif_info(mdp, tx_done, ndev,
1158 "tx entry %d status 0x%08x\n",
1159 entry, le32_to_cpu(txdesc->status));
1160 /* Free the original skb. */
1161 if (mdp->tx_skbuff[entry]) {
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001162 dma_unmap_single(&mdp->pdev->dev,
1163 le32_to_cpu(txdesc->addr),
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001164 le32_to_cpu(txdesc->len) >> 16,
1165 DMA_TO_DEVICE);
1166 dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
1167 mdp->tx_skbuff[entry] = NULL;
1168 free_num++;
1169 }
1170 txdesc->status = cpu_to_le32(TD_TFP);
1171 if (entry >= mdp->num_tx_ring - 1)
1172 txdesc->status |= cpu_to_le32(TD_TDLE);
1173
1174 if (sent) {
1175 ndev->stats.tx_packets++;
1176 ndev->stats.tx_bytes += le32_to_cpu(txdesc->len) >> 16;
1177 }
1178 }
1179 return free_num;
1180}
1181
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001182/* free skb and descriptor buffer */
1183static void sh_eth_ring_free(struct net_device *ndev)
1184{
1185 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001186 int ringsize, i;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001187
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001188 if (mdp->rx_ring) {
1189 for (i = 0; i < mdp->num_rx_ring; i++) {
1190 if (mdp->rx_skbuff[i]) {
1191 struct sh_eth_rxdesc *rxdesc = &mdp->rx_ring[i];
1192
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001193 dma_unmap_single(&mdp->pdev->dev,
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001194 le32_to_cpu(rxdesc->addr),
1195 ALIGN(mdp->rx_buf_sz, 32),
1196 DMA_FROM_DEVICE);
1197 }
1198 }
1199 ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001200 dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->rx_ring,
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001201 mdp->rx_desc_dma);
1202 mdp->rx_ring = NULL;
1203 }
1204
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001205 /* Free Rx skb ringbuffer */
1206 if (mdp->rx_skbuff) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04001207 for (i = 0; i < mdp->num_rx_ring; i++)
1208 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001209 }
1210 kfree(mdp->rx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001211 mdp->rx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001212
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001213 if (mdp->tx_ring) {
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001214 sh_eth_tx_free(ndev, false);
1215
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001216 ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001217 dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->tx_ring,
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001218 mdp->tx_desc_dma);
1219 mdp->tx_ring = NULL;
1220 }
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001221
1222 /* Free Tx skb ringbuffer */
1223 kfree(mdp->tx_skbuff);
1224 mdp->tx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001225}
1226
1227/* format skb and descriptor buffer */
1228static void sh_eth_ring_format(struct net_device *ndev)
1229{
1230 struct sh_eth_private *mdp = netdev_priv(ndev);
1231 int i;
1232 struct sk_buff *skb;
1233 struct sh_eth_rxdesc *rxdesc = NULL;
1234 struct sh_eth_txdesc *txdesc = NULL;
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001235 int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
1236 int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001237 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001238 dma_addr_t dma_addr;
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001239 u32 buf_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001240
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001241 mdp->cur_rx = 0;
1242 mdp->cur_tx = 0;
1243 mdp->dirty_rx = 0;
1244 mdp->dirty_tx = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001245
1246 memset(mdp->rx_ring, 0, rx_ringsize);
1247
1248 /* build Rx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001249 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001250 /* skb */
1251 mdp->rx_skbuff[i] = NULL;
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001252 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001253 if (skb == NULL)
1254 break;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001255 sh_eth_set_receive_align(skb);
1256
Sergei Shtylyovab857912015-10-24 00:46:03 +03001257 /* The size of the buffer is a multiple of 32 bytes. */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001258 buf_len = ALIGN(mdp->rx_buf_sz, 32);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001259 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, buf_len,
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001260 DMA_FROM_DEVICE);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001261 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001262 kfree_skb(skb);
1263 break;
1264 }
1265 mdp->rx_skbuff[i] = skb;
Sergei Shtylyovd0ba9132016-03-08 01:37:09 +03001266
1267 /* RX descriptor */
1268 rxdesc = &mdp->rx_ring[i];
1269 rxdesc->len = cpu_to_le32(buf_len << 16);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001270 rxdesc->addr = cpu_to_le32(dma_addr);
1271 rxdesc->status = cpu_to_le32(RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001272
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001273 /* Rx descriptor address set */
1274 if (i == 0) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001275 sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
Simon Hormandb893472014-01-17 09:22:28 +09001276 if (sh_eth_is_gether(mdp) ||
1277 sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001278 sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001279 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001280 }
1281
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001282 mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001283
1284 /* Mark the last entry as wrapping the ring. */
Sergei Shtylyovc1b7fca2016-03-08 01:36:28 +03001285 if (rxdesc)
1286 rxdesc->status |= cpu_to_le32(RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001287
1288 memset(mdp->tx_ring, 0, tx_ringsize);
1289
1290 /* build Tx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001291 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001292 mdp->tx_skbuff[i] = NULL;
1293 txdesc = &mdp->tx_ring[i];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001294 txdesc->status = cpu_to_le32(TD_TFP);
1295 txdesc->len = cpu_to_le32(0);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001296 if (i == 0) {
Yoshinori Sato71557a32008-08-06 19:49:00 -04001297 /* Tx descriptor address set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001298 sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
Simon Hormandb893472014-01-17 09:22:28 +09001299 if (sh_eth_is_gether(mdp) ||
1300 sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001301 sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001302 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001303 }
1304
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001305 txdesc->status |= cpu_to_le32(TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001306}
1307
1308/* Get skb and descriptor buffer */
1309static int sh_eth_ring_init(struct net_device *ndev)
1310{
1311 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001312 int rx_ringsize, tx_ringsize;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001313
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001314 /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001315 * card needs room to do 8 byte alignment, +2 so we can reserve
1316 * the first 2 bytes, and +16 gets room for the status word from the
1317 * card.
1318 */
1319 mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
1320 (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
Magnus Damm503914c2009-12-15 21:16:55 -08001321 if (mdp->cd->rpadir)
1322 mdp->rx_buf_sz += NET_IP_ALIGN;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001323
1324 /* Allocate RX and TX skb rings */
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001325 mdp->rx_skbuff = kcalloc(mdp->num_rx_ring, sizeof(*mdp->rx_skbuff),
1326 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001327 if (!mdp->rx_skbuff)
1328 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001329
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001330 mdp->tx_skbuff = kcalloc(mdp->num_tx_ring, sizeof(*mdp->tx_skbuff),
1331 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001332 if (!mdp->tx_skbuff)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001333 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001334
1335 /* Allocate all Rx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001336 rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001337 mdp->rx_ring = dma_alloc_coherent(&mdp->pdev->dev, rx_ringsize,
1338 &mdp->rx_desc_dma, GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001339 if (!mdp->rx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001340 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001341
1342 mdp->dirty_rx = 0;
1343
1344 /* Allocate all Tx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001345 tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001346 mdp->tx_ring = dma_alloc_coherent(&mdp->pdev->dev, tx_ringsize,
1347 &mdp->tx_desc_dma, GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001348 if (!mdp->tx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001349 goto ring_free;
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001350 return 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001351
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001352ring_free:
1353 /* Free Rx and Tx skb ring buffer and DMA buffer */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001354 sh_eth_ring_free(ndev);
1355
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001356 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001357}
1358
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001359static int sh_eth_dev_init(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001360{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001361 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001362 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001363
1364 /* Soft Reset */
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +00001365 ret = sh_eth_reset(ndev);
1366 if (ret)
Laurent Pinchartf738a132014-03-20 15:00:35 +01001367 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001368
Simon Horman55754f12013-07-23 10:18:04 +09001369 if (mdp->cd->rmiimode)
1370 sh_eth_write(ndev, 0x1, RMIIMODE);
1371
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001372 /* Descriptor format */
1373 sh_eth_ring_format(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001374 if (mdp->cd->rpadir)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001375 sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001376
1377 /* all sh_eth int mask */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001378 sh_eth_write(ndev, 0, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001379
Yoshihiro Shimoda10b91942012-03-29 19:32:08 +00001380#if defined(__LITTLE_ENDIAN)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001381 if (mdp->cd->hw_swap)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001382 sh_eth_write(ndev, EDMR_EL, EDMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001383 else
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001384#endif
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001385 sh_eth_write(ndev, 0, EDMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001386
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001387 /* FIFO size set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001388 sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
1389 sh_eth_write(ndev, 0, TFTR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001390
Ben Dooks530aa2d2014-06-03 12:21:13 +01001391 /* Frame recv control (enable multiple-packets per rx irq) */
1392 sh_eth_write(ndev, RMCR_RNC, RMCR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001393
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +09001394 sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001395
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001396 if (mdp->cd->bculr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001397 sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001398
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001399 sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001400
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001401 if (!mdp->cd->no_trimd)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001402 sh_eth_write(ndev, 0, TRIMD);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001403
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001404 /* Recv frame limit set register */
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +00001405 sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
1406 RFLR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001407
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001408 sh_eth_modify(ndev, EESR, 0, 0);
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001409 mdp->irq_enabled = true;
1410 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001411
1412 /* PAUSE Prohibition */
Sergei Shtylyovbffa7312016-01-11 00:28:14 +03001413 sh_eth_write(ndev, ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) |
1414 ECMR_TE | ECMR_RE, ECMR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001415
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001416 if (mdp->cd->set_rate)
1417 mdp->cd->set_rate(ndev);
1418
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001419 /* E-MAC Status Register clear */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001420 sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001421
1422 /* E-MAC Interrupt Enable register */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001423 sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001424
1425 /* Set MAC address */
1426 update_mac_address(ndev);
1427
1428 /* mask reset */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001429 if (mdp->cd->apr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001430 sh_eth_write(ndev, APR_AP, APR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001431 if (mdp->cd->mpr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001432 sh_eth_write(ndev, MPR_MP, MPR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001433 if (mdp->cd->tpauser)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001434 sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001435
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001436 /* Setting the Rx mode will start the Rx process. */
1437 sh_eth_write(ndev, EDRRR_R, EDRRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001438
1439 return ret;
1440}
1441
Ben Hutchings740c7f32015-01-27 00:49:32 +00001442static void sh_eth_dev_exit(struct net_device *ndev)
1443{
1444 struct sh_eth_private *mdp = netdev_priv(ndev);
1445 int i;
1446
1447 /* Deactivate all TX descriptors, so DMA should stop at next
1448 * packet boundary if it's currently running
1449 */
1450 for (i = 0; i < mdp->num_tx_ring; i++)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001451 mdp->tx_ring[i].status &= ~cpu_to_le32(TD_TACT);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001452
1453 /* Disable TX FIFO egress to MAC */
1454 sh_eth_rcv_snd_disable(ndev);
1455
1456 /* Stop RX DMA at next packet boundary */
1457 sh_eth_write(ndev, 0, EDRRR);
1458
1459 /* Aside from TX DMA, we can't tell when the hardware is
1460 * really stopped, so we need to reset to make sure.
1461 * Before doing that, wait for long enough to *probably*
1462 * finish transmitting the last packet and poll stats.
1463 */
1464 msleep(2); /* max frame time at 10 Mbps < 1250 us */
1465 sh_eth_get_stats(ndev);
1466 sh_eth_reset(ndev);
Geert Uytterhoevena14c7d12015-02-27 17:16:26 +01001467
1468 /* Set MAC address again */
1469 update_mac_address(ndev);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001470}
1471
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001472/* Packet receive function */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001473static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001474{
1475 struct sh_eth_private *mdp = netdev_priv(ndev);
1476 struct sh_eth_rxdesc *rxdesc;
1477
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001478 int entry = mdp->cur_rx % mdp->num_rx_ring;
1479 int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001480 int limit;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001481 struct sk_buff *skb;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001482 u32 desc_status;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001483 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001484 dma_addr_t dma_addr;
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001485 u16 pkt_len;
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001486 u32 buf_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001487
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001488 boguscnt = min(boguscnt, *quota);
1489 limit = boguscnt;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001490 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001491 while (!(rxdesc->status & cpu_to_le32(RD_RACT))) {
Ben Hutchings7d7355f2015-03-03 00:52:00 +00001492 /* RACT bit must be checked before all the following reads */
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001493 dma_rmb();
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001494 desc_status = le32_to_cpu(rxdesc->status);
1495 pkt_len = le32_to_cpu(rxdesc->len) & RD_RFL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001496
1497 if (--boguscnt < 0)
1498 break;
1499
Ben Hutchingse5fd13f2015-02-26 20:34:46 +00001500 netif_info(mdp, rx_status, ndev,
1501 "rx entry %d status 0x%08x len %d\n",
1502 entry, desc_status, pkt_len);
1503
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001504 if (!(desc_status & RDFEND))
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001505 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001506
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001507 /* In case of almost all GETHER/ETHERs, the Receive Frame State
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001508 * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
Ben Hutchings9b4a6362015-03-03 00:52:39 +00001509 * bit 0. However, in case of the R8A7740 and R7S72100
1510 * the RFS bits are from bit 25 to bit 16. So, the
Simon Hormandb893472014-01-17 09:22:28 +09001511 * driver needs right shifting by 16.
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001512 */
Sergei Shtylyov62e04b72017-01-07 00:03:37 +03001513 if (mdp->cd->hw_checksum)
Sergei Shtylyovac8025a2013-06-13 22:12:45 +04001514 desc_status >>= 16;
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001515
Sergei Shtylyov248be832015-12-04 01:45:40 +03001516 skb = mdp->rx_skbuff[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001517 if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
1518 RD_RFS5 | RD_RFS6 | RD_RFS10)) {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001519 ndev->stats.rx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001520 if (desc_status & RD_RFS1)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001521 ndev->stats.rx_crc_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001522 if (desc_status & RD_RFS2)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001523 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001524 if (desc_status & RD_RFS3)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001525 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001526 if (desc_status & RD_RFS4)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001527 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001528 if (desc_status & RD_RFS6)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001529 ndev->stats.rx_missed_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001530 if (desc_status & RD_RFS10)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001531 ndev->stats.rx_over_errors++;
Sergei Shtylyov248be832015-12-04 01:45:40 +03001532 } else if (skb) {
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001533 dma_addr = le32_to_cpu(rxdesc->addr);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001534 if (!mdp->cd->hw_swap)
1535 sh_eth_soft_swap(
Sergei Shtylyov12996532015-12-13 23:05:07 +03001536 phys_to_virt(ALIGN(dma_addr, 4)),
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001537 pkt_len + 2);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001538 mdp->rx_skbuff[entry] = NULL;
Magnus Damm503914c2009-12-15 21:16:55 -08001539 if (mdp->cd->rpadir)
1540 skb_reserve(skb, NET_IP_ALIGN);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001541 dma_unmap_single(&mdp->pdev->dev, dma_addr,
Sergei Shtylyovab857912015-10-24 00:46:03 +03001542 ALIGN(mdp->rx_buf_sz, 32),
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001543 DMA_FROM_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001544 skb_put(skb, pkt_len);
1545 skb->protocol = eth_type_trans(skb, ndev);
Sergei Shtylyova8e9fd02013-09-03 03:03:10 +04001546 netif_receive_skb(skb);
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001547 ndev->stats.rx_packets++;
1548 ndev->stats.rx_bytes += pkt_len;
Ben Hutchings25b77ad2015-02-26 20:33:30 +00001549 if (desc_status & RD_RFS8)
1550 ndev->stats.multicast++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001551 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001552 entry = (++mdp->cur_rx) % mdp->num_rx_ring;
Yoshihiro Shimoda862df492009-05-24 23:53:40 +00001553 rxdesc = &mdp->rx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001554 }
1555
1556 /* Refill the Rx ring buffers. */
1557 for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001558 entry = mdp->dirty_rx % mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001559 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyovab857912015-10-24 00:46:03 +03001560 /* The size of the buffer is 32 byte boundary. */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001561 buf_len = ALIGN(mdp->rx_buf_sz, 32);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001562 rxdesc->len = cpu_to_le32(buf_len << 16);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001563
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001564 if (mdp->rx_skbuff[entry] == NULL) {
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001565 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001566 if (skb == NULL)
1567 break; /* Better luck next round. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001568 sh_eth_set_receive_align(skb);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001569 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data,
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001570 buf_len, DMA_FROM_DEVICE);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001571 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001572 kfree_skb(skb);
1573 break;
1574 }
1575 mdp->rx_skbuff[entry] = skb;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001576
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001577 skb_checksum_none_assert(skb);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001578 rxdesc->addr = cpu_to_le32(dma_addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001579 }
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001580 dma_wmb(); /* RACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001581 if (entry >= mdp->num_rx_ring - 1)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001582 rxdesc->status |=
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001583 cpu_to_le32(RD_RACT | RD_RFP | RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001584 else
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001585 rxdesc->status |= cpu_to_le32(RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001586 }
1587
1588 /* Restart Rx engine if stopped. */
1589 /* If we don't need to check status, don't. -KDU */
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001590 if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
Yoshihiro Shimodaa18e08b2012-06-20 15:26:34 +00001591 /* fix the values for the next receiving if RDE is set */
Ben Hutchings33657112015-02-26 20:34:14 +00001592 if (intr_status & EESR_RDE &&
1593 mdp->reg_offset[RDFAR] != SH_ETH_OFFSET_INVALID) {
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001594 u32 count = (sh_eth_read(ndev, RDFAR) -
1595 sh_eth_read(ndev, RDLAR)) >> 4;
1596
1597 mdp->cur_rx = count;
1598 mdp->dirty_rx = count;
1599 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001600 sh_eth_write(ndev, EDRRR_R, EDRRR);
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001601 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001602
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001603 *quota -= limit - boguscnt - 1;
1604
Yoshihiro Shimoda4f809ce2014-06-10 09:40:14 +09001605 return *quota <= 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001606}
1607
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001608static void sh_eth_rcv_snd_disable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001609{
1610 /* disable tx and rx */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001611 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, 0);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001612}
1613
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001614static void sh_eth_rcv_snd_enable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001615{
1616 /* enable tx and rx */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001617 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, ECMR_RE | ECMR_TE);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001618}
1619
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001620/* E-MAC interrupt handler */
1621static void sh_eth_emac_interrupt(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001622{
1623 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001624 u32 felic_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001625 u32 link_stat;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001626
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001627 felic_stat = sh_eth_read(ndev, ECSR) & sh_eth_read(ndev, ECSIPR);
1628 sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
1629 if (felic_stat & ECSR_ICD)
1630 ndev->stats.tx_carrier_errors++;
Niklas Söderlund0cf45a32017-02-01 15:41:55 +01001631 if (felic_stat & ECSR_MPD)
1632 pm_wakeup_event(&mdp->pdev->dev, 0);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001633 if (felic_stat & ECSR_LCHNG) {
1634 /* Link Changed */
1635 if (mdp->cd->no_psr || mdp->no_ether_link)
1636 return;
1637 link_stat = sh_eth_read(ndev, PSR);
1638 if (mdp->ether_link_active_low)
1639 link_stat = ~link_stat;
1640 if (!(link_stat & PHY_ST_LINK)) {
1641 sh_eth_rcv_snd_disable(ndev);
1642 } else {
1643 /* Link Up */
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03001644 sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, 0);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001645 /* clear int */
1646 sh_eth_modify(ndev, ECSR, 0, 0);
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03001647 sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, EESIPR_ECIIP);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001648 /* enable tx and rx */
1649 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001650 }
1651 }
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001652}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001653
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001654/* error control function */
1655static void sh_eth_error(struct net_device *ndev, u32 intr_status)
1656{
1657 struct sh_eth_private *mdp = netdev_priv(ndev);
1658 u32 mask;
1659
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001660 if (intr_status & EESR_TWB) {
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001661 /* Unused write back interrupt */
1662 if (intr_status & EESR_TABT) { /* Transmit Abort int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001663 ndev->stats.tx_aborted_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001664 netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001665 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001666 }
1667
1668 if (intr_status & EESR_RABT) {
1669 /* Receive Abort int */
1670 if (intr_status & EESR_RFRMER) {
1671 /* Receive Frame Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001672 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001673 }
1674 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001675
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001676 if (intr_status & EESR_TDE) {
1677 /* Transmit Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001678 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001679 netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001680 }
1681
1682 if (intr_status & EESR_TFE) {
1683 /* FIFO under flow */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001684 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001685 netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001686 }
1687
1688 if (intr_status & EESR_RDE) {
1689 /* Receive Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001690 ndev->stats.rx_over_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001691 }
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001692
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001693 if (intr_status & EESR_RFE) {
1694 /* Receive FIFO Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001695 ndev->stats.rx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001696 }
1697
1698 if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
1699 /* Address Error */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001700 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001701 netif_err(mdp, tx_err, ndev, "Address Error\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001702 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001703
1704 mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
1705 if (mdp->cd->no_ade)
1706 mask &= ~EESR_ADE;
1707 if (intr_status & mask) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001708 /* Tx error */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001709 u32 edtrr = sh_eth_read(ndev, EDTRR);
Sergei Shtylyov090d5602014-01-11 02:41:49 +03001710
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001711 /* dmesg */
Sergei Shtylyovda246852014-03-15 03:29:14 +03001712 netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
1713 intr_status, mdp->cur_tx, mdp->dirty_tx,
1714 (u32)ndev->state, edtrr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001715 /* dirty buffer free */
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001716 sh_eth_tx_free(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001717
1718 /* SH7712 BUG */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001719 if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001720 /* tx dma start */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001721 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001722 }
1723 /* wakeup */
1724 netif_wake_queue(ndev);
1725 }
1726}
1727
1728static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
1729{
1730 struct net_device *ndev = netdev;
1731 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001732 struct sh_eth_cpu_data *cd = mdp->cd;
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001733 irqreturn_t ret = IRQ_NONE;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001734 u32 intr_status, intr_enable;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001735
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001736 spin_lock(&mdp->lock);
1737
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001738 /* Get interrupt status */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001739 intr_status = sh_eth_read(ndev, EESR);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001740 /* Mask it with the interrupt mask, forcing ECI interrupt to be always
1741 * enabled since it's the one that comes thru regardless of the mask,
1742 * and we need to fully handle it in sh_eth_emac_interrupt() in order
1743 * to quench it as it doesn't get cleared by just writing 1 to the ECI
1744 * bit...
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001745 */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001746 intr_enable = sh_eth_read(ndev, EESIPR);
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03001747 intr_status &= intr_enable | EESIPR_ECIIP;
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001748 if (intr_status & (EESR_RX_CHECK | cd->tx_check | EESR_ECI |
1749 cd->eesr_err_check))
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001750 ret = IRQ_HANDLED;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001751 else
Ben Hutchings283e38d2015-01-22 12:44:08 +00001752 goto out;
1753
Sergei Shtylyov2344ef32016-12-30 00:07:38 +03001754 if (unlikely(!mdp->irq_enabled)) {
Ben Hutchings283e38d2015-01-22 12:44:08 +00001755 sh_eth_write(ndev, 0, EESIPR);
1756 goto out;
1757 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001758
Sergei Shtylyov37191092013-06-19 23:30:23 +04001759 if (intr_status & EESR_RX_CHECK) {
1760 if (napi_schedule_prep(&mdp->napi)) {
1761 /* Mask Rx interrupts */
1762 sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
1763 EESIPR);
1764 __napi_schedule(&mdp->napi);
1765 } else {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001766 netdev_warn(ndev,
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001767 "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
Sergei Shtylyovda246852014-03-15 03:29:14 +03001768 intr_status, intr_enable);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001769 }
1770 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001771
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001772 /* Tx Check */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001773 if (intr_status & cd->tx_check) {
Sergei Shtylyov37191092013-06-19 23:30:23 +04001774 /* Clear Tx interrupts */
1775 sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
1776
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001777 sh_eth_tx_free(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001778 netif_wake_queue(ndev);
1779 }
1780
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001781 /* E-MAC interrupt */
1782 if (intr_status & EESR_ECI)
1783 sh_eth_emac_interrupt(ndev);
1784
Sergei Shtylyov37191092013-06-19 23:30:23 +04001785 if (intr_status & cd->eesr_err_check) {
1786 /* Clear error interrupts */
1787 sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
1788
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001789 sh_eth_error(ndev, intr_status);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001790 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001791
Ben Hutchings283e38d2015-01-22 12:44:08 +00001792out:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001793 spin_unlock(&mdp->lock);
1794
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001795 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001796}
1797
Sergei Shtylyov37191092013-06-19 23:30:23 +04001798static int sh_eth_poll(struct napi_struct *napi, int budget)
1799{
1800 struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
1801 napi);
1802 struct net_device *ndev = napi->dev;
1803 int quota = budget;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001804 u32 intr_status;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001805
1806 for (;;) {
1807 intr_status = sh_eth_read(ndev, EESR);
1808 if (!(intr_status & EESR_RX_CHECK))
1809 break;
1810 /* Clear Rx interrupts */
1811 sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
1812
1813 if (sh_eth_rx(ndev, intr_status, &quota))
1814 goto out;
1815 }
1816
1817 napi_complete(napi);
1818
1819 /* Reenable Rx interrupts */
Ben Hutchings283e38d2015-01-22 12:44:08 +00001820 if (mdp->irq_enabled)
1821 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001822out:
1823 return budget - quota;
1824}
1825
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001826/* PHY state control function */
1827static void sh_eth_adjust_link(struct net_device *ndev)
1828{
1829 struct sh_eth_private *mdp = netdev_priv(ndev);
Philippe Reynes9fd03752016-08-10 00:04:48 +02001830 struct phy_device *phydev = ndev->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001831 int new_state = 0;
1832
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001833 if (phydev->link) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001834 if (phydev->duplex != mdp->duplex) {
1835 new_state = 1;
1836 mdp->duplex = phydev->duplex;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001837 if (mdp->cd->set_duplex)
1838 mdp->cd->set_duplex(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001839 }
1840
1841 if (phydev->speed != mdp->speed) {
1842 new_state = 1;
1843 mdp->speed = phydev->speed;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001844 if (mdp->cd->set_rate)
1845 mdp->cd->set_rate(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001846 }
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001847 if (!mdp->link) {
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001848 sh_eth_modify(ndev, ECMR, ECMR_TXF, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001849 new_state = 1;
1850 mdp->link = phydev->link;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001851 if (mdp->cd->no_psr || mdp->no_ether_link)
1852 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001853 }
1854 } else if (mdp->link) {
1855 new_state = 1;
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001856 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001857 mdp->speed = 0;
1858 mdp->duplex = -1;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001859 if (mdp->cd->no_psr || mdp->no_ether_link)
1860 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001861 }
1862
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001863 if (new_state && netif_msg_link(mdp))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001864 phy_print_status(phydev);
1865}
1866
1867/* PHY init function */
1868static int sh_eth_phy_init(struct net_device *ndev)
1869{
Ben Dooks702eca02014-03-12 17:47:40 +00001870 struct device_node *np = ndev->dev.parent->of_node;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001871 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001872 struct phy_device *phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001873
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001874 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001875 mdp->speed = 0;
1876 mdp->duplex = -1;
1877
1878 /* Try connect to PHY */
Ben Dooks702eca02014-03-12 17:47:40 +00001879 if (np) {
1880 struct device_node *pn;
1881
1882 pn = of_parse_phandle(np, "phy-handle", 0);
1883 phydev = of_phy_connect(ndev, pn,
1884 sh_eth_adjust_link, 0,
1885 mdp->phy_interface);
1886
Peter Chen8da703d2016-08-01 15:02:40 +08001887 of_node_put(pn);
Ben Dooks702eca02014-03-12 17:47:40 +00001888 if (!phydev)
1889 phydev = ERR_PTR(-ENOENT);
1890 } else {
1891 char phy_id[MII_BUS_ID_SIZE + 3];
1892
1893 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
1894 mdp->mii_bus->id, mdp->phy_id);
1895
1896 phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
1897 mdp->phy_interface);
1898 }
1899
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001900 if (IS_ERR(phydev)) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001901 netdev_err(ndev, "failed to connect PHY\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001902 return PTR_ERR(phydev);
1903 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001904
Thomas Petazzoni2aab6b42017-12-08 16:35:40 +01001905 /* mask with MAC supported features */
1906 if (mdp->cd->register_type != SH_ETH_REG_GIGABIT) {
1907 int err = phy_set_max_speed(phydev, SPEED_100);
1908 if (err) {
1909 netdev_err(ndev, "failed to limit PHY to 100 Mbit/s\n");
1910 phy_disconnect(phydev);
1911 return err;
1912 }
1913 }
1914
Andrew Lunn22209432016-01-06 20:11:13 +01001915 phy_attached_info(phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001916
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001917 return 0;
1918}
1919
1920/* PHY control start function */
1921static int sh_eth_phy_start(struct net_device *ndev)
1922{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001923 int ret;
1924
1925 ret = sh_eth_phy_init(ndev);
1926 if (ret)
1927 return ret;
1928
Philippe Reynes9fd03752016-08-10 00:04:48 +02001929 phy_start(ndev->phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001930
1931 return 0;
1932}
1933
Philippe Reynesf08aff42016-08-10 00:04:49 +02001934static int sh_eth_get_link_ksettings(struct net_device *ndev,
1935 struct ethtool_link_ksettings *cmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001936{
1937 struct sh_eth_private *mdp = netdev_priv(ndev);
1938 unsigned long flags;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001939
Philippe Reynes9fd03752016-08-10 00:04:48 +02001940 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00001941 return -ENODEV;
1942
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001943 spin_lock_irqsave(&mdp->lock, flags);
yuval.shaia@oracle.com55141742017-06-13 10:09:46 +03001944 phy_ethtool_ksettings_get(ndev->phydev, cmd);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001945 spin_unlock_irqrestore(&mdp->lock, flags);
1946
yuval.shaia@oracle.com55141742017-06-13 10:09:46 +03001947 return 0;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001948}
1949
Philippe Reynesf08aff42016-08-10 00:04:49 +02001950static int sh_eth_set_link_ksettings(struct net_device *ndev,
1951 const struct ethtool_link_ksettings *cmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001952{
1953 struct sh_eth_private *mdp = netdev_priv(ndev);
1954 unsigned long flags;
1955 int ret;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001956
Philippe Reynes9fd03752016-08-10 00:04:48 +02001957 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00001958 return -ENODEV;
1959
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001960 spin_lock_irqsave(&mdp->lock, flags);
1961
1962 /* disable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001963 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001964
Philippe Reynesf08aff42016-08-10 00:04:49 +02001965 ret = phy_ethtool_ksettings_set(ndev->phydev, cmd);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001966 if (ret)
1967 goto error_exit;
1968
Philippe Reynesf08aff42016-08-10 00:04:49 +02001969 if (cmd->base.duplex == DUPLEX_FULL)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001970 mdp->duplex = 1;
1971 else
1972 mdp->duplex = 0;
1973
1974 if (mdp->cd->set_duplex)
1975 mdp->cd->set_duplex(ndev);
1976
1977error_exit:
1978 mdelay(1);
1979
1980 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001981 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001982
1983 spin_unlock_irqrestore(&mdp->lock, flags);
1984
1985 return ret;
1986}
1987
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00001988/* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
1989 * version must be bumped as well. Just adding registers up to that
1990 * limit is fine, as long as the existing register indices don't
1991 * change.
1992 */
1993#define SH_ETH_REG_DUMP_VERSION 1
1994#define SH_ETH_REG_DUMP_MAX_REGS 256
1995
1996static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
1997{
1998 struct sh_eth_private *mdp = netdev_priv(ndev);
1999 struct sh_eth_cpu_data *cd = mdp->cd;
2000 u32 *valid_map;
2001 size_t len;
2002
2003 BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);
2004
2005 /* Dump starts with a bitmap that tells ethtool which
2006 * registers are defined for this chip.
2007 */
2008 len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
2009 if (buf) {
2010 valid_map = buf;
2011 buf += len;
2012 } else {
2013 valid_map = NULL;
2014 }
2015
2016 /* Add a register to the dump, if it has a defined offset.
2017 * This automatically skips most undefined registers, but for
2018 * some it is also necessary to check a capability flag in
2019 * struct sh_eth_cpu_data.
2020 */
2021#define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
2022#define add_reg_from(reg, read_expr) do { \
2023 if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) { \
2024 if (buf) { \
2025 mark_reg_valid(reg); \
2026 *buf++ = read_expr; \
2027 } \
2028 ++len; \
2029 } \
2030 } while (0)
2031#define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
2032#define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))
2033
2034 add_reg(EDSR);
2035 add_reg(EDMR);
2036 add_reg(EDTRR);
2037 add_reg(EDRRR);
2038 add_reg(EESR);
2039 add_reg(EESIPR);
2040 add_reg(TDLAR);
2041 add_reg(TDFAR);
2042 add_reg(TDFXR);
2043 add_reg(TDFFR);
2044 add_reg(RDLAR);
2045 add_reg(RDFAR);
2046 add_reg(RDFXR);
2047 add_reg(RDFFR);
2048 add_reg(TRSCER);
2049 add_reg(RMFCR);
2050 add_reg(TFTR);
2051 add_reg(FDR);
2052 add_reg(RMCR);
2053 add_reg(TFUCR);
2054 add_reg(RFOCR);
2055 if (cd->rmiimode)
2056 add_reg(RMIIMODE);
2057 add_reg(FCFTR);
2058 if (cd->rpadir)
2059 add_reg(RPADIR);
2060 if (!cd->no_trimd)
2061 add_reg(TRIMD);
2062 add_reg(ECMR);
2063 add_reg(ECSR);
2064 add_reg(ECSIPR);
2065 add_reg(PIR);
2066 if (!cd->no_psr)
2067 add_reg(PSR);
2068 add_reg(RDMLR);
2069 add_reg(RFLR);
2070 add_reg(IPGR);
2071 if (cd->apr)
2072 add_reg(APR);
2073 if (cd->mpr)
2074 add_reg(MPR);
2075 add_reg(RFCR);
2076 add_reg(RFCF);
2077 if (cd->tpauser)
2078 add_reg(TPAUSER);
2079 add_reg(TPAUSECR);
2080 add_reg(GECMR);
2081 if (cd->bculr)
2082 add_reg(BCULR);
2083 add_reg(MAHR);
2084 add_reg(MALR);
2085 add_reg(TROCR);
2086 add_reg(CDCR);
2087 add_reg(LCCR);
2088 add_reg(CNDCR);
2089 add_reg(CEFCR);
2090 add_reg(FRECR);
2091 add_reg(TSFRCR);
2092 add_reg(TLFRCR);
2093 add_reg(CERCR);
2094 add_reg(CEECR);
2095 add_reg(MAFCR);
2096 if (cd->rtrate)
2097 add_reg(RTRATE);
Sergei Shtylyov62e04b72017-01-07 00:03:37 +03002098 if (cd->hw_checksum)
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002099 add_reg(CSMR);
2100 if (cd->select_mii)
2101 add_reg(RMII_MII);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002102 if (cd->tsu) {
Sergei Shtylyov17d0fb02018-01-13 20:22:01 +03002103 add_tsu_reg(ARSTR);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002104 add_tsu_reg(TSU_CTRST);
2105 add_tsu_reg(TSU_FWEN0);
2106 add_tsu_reg(TSU_FWEN1);
2107 add_tsu_reg(TSU_FCM);
2108 add_tsu_reg(TSU_BSYSL0);
2109 add_tsu_reg(TSU_BSYSL1);
2110 add_tsu_reg(TSU_PRISL0);
2111 add_tsu_reg(TSU_PRISL1);
2112 add_tsu_reg(TSU_FWSL0);
2113 add_tsu_reg(TSU_FWSL1);
2114 add_tsu_reg(TSU_FWSLC);
2115 add_tsu_reg(TSU_QTAG0);
2116 add_tsu_reg(TSU_QTAG1);
2117 add_tsu_reg(TSU_QTAGM0);
2118 add_tsu_reg(TSU_QTAGM1);
2119 add_tsu_reg(TSU_FWSR);
2120 add_tsu_reg(TSU_FWINMK);
2121 add_tsu_reg(TSU_ADQT0);
2122 add_tsu_reg(TSU_ADQT1);
2123 add_tsu_reg(TSU_VTAG0);
2124 add_tsu_reg(TSU_VTAG1);
2125 add_tsu_reg(TSU_ADSBSY);
2126 add_tsu_reg(TSU_TEN);
2127 add_tsu_reg(TSU_POST1);
2128 add_tsu_reg(TSU_POST2);
2129 add_tsu_reg(TSU_POST3);
2130 add_tsu_reg(TSU_POST4);
2131 if (mdp->reg_offset[TSU_ADRH0] != SH_ETH_OFFSET_INVALID) {
2132 /* This is the start of a table, not just a single
2133 * register.
2134 */
2135 if (buf) {
2136 unsigned int i;
2137
2138 mark_reg_valid(TSU_ADRH0);
2139 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
2140 *buf++ = ioread32(
2141 mdp->tsu_addr +
2142 mdp->reg_offset[TSU_ADRH0] +
2143 i * 4);
2144 }
2145 len += SH_ETH_TSU_CAM_ENTRIES * 2;
2146 }
2147 }
2148
2149#undef mark_reg_valid
2150#undef add_reg_from
2151#undef add_reg
2152#undef add_tsu_reg
2153
2154 return len * 4;
2155}
2156
2157static int sh_eth_get_regs_len(struct net_device *ndev)
2158{
2159 return __sh_eth_get_regs(ndev, NULL);
2160}
2161
2162static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
2163 void *buf)
2164{
2165 struct sh_eth_private *mdp = netdev_priv(ndev);
2166
2167 regs->version = SH_ETH_REG_DUMP_VERSION;
2168
2169 pm_runtime_get_sync(&mdp->pdev->dev);
2170 __sh_eth_get_regs(ndev, buf);
2171 pm_runtime_put_sync(&mdp->pdev->dev);
2172}
2173
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002174static int sh_eth_nway_reset(struct net_device *ndev)
2175{
2176 struct sh_eth_private *mdp = netdev_priv(ndev);
2177 unsigned long flags;
2178 int ret;
2179
Philippe Reynes9fd03752016-08-10 00:04:48 +02002180 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00002181 return -ENODEV;
2182
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002183 spin_lock_irqsave(&mdp->lock, flags);
Philippe Reynes9fd03752016-08-10 00:04:48 +02002184 ret = phy_start_aneg(ndev->phydev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002185 spin_unlock_irqrestore(&mdp->lock, flags);
2186
2187 return ret;
2188}
2189
2190static u32 sh_eth_get_msglevel(struct net_device *ndev)
2191{
2192 struct sh_eth_private *mdp = netdev_priv(ndev);
2193 return mdp->msg_enable;
2194}
2195
2196static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
2197{
2198 struct sh_eth_private *mdp = netdev_priv(ndev);
2199 mdp->msg_enable = value;
2200}
2201
2202static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
2203 "rx_current", "tx_current",
2204 "rx_dirty", "tx_dirty",
2205};
2206#define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
2207
2208static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
2209{
2210 switch (sset) {
2211 case ETH_SS_STATS:
2212 return SH_ETH_STATS_LEN;
2213 default:
2214 return -EOPNOTSUPP;
2215 }
2216}
2217
2218static void sh_eth_get_ethtool_stats(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002219 struct ethtool_stats *stats, u64 *data)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002220{
2221 struct sh_eth_private *mdp = netdev_priv(ndev);
2222 int i = 0;
2223
2224 /* device-specific stats */
2225 data[i++] = mdp->cur_rx;
2226 data[i++] = mdp->cur_tx;
2227 data[i++] = mdp->dirty_rx;
2228 data[i++] = mdp->dirty_tx;
2229}
2230
2231static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
2232{
2233 switch (stringset) {
2234 case ETH_SS_STATS:
2235 memcpy(data, *sh_eth_gstrings_stats,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002236 sizeof(sh_eth_gstrings_stats));
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002237 break;
2238 }
2239}
2240
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002241static void sh_eth_get_ringparam(struct net_device *ndev,
2242 struct ethtool_ringparam *ring)
2243{
2244 struct sh_eth_private *mdp = netdev_priv(ndev);
2245
2246 ring->rx_max_pending = RX_RING_MAX;
2247 ring->tx_max_pending = TX_RING_MAX;
2248 ring->rx_pending = mdp->num_rx_ring;
2249 ring->tx_pending = mdp->num_tx_ring;
2250}
2251
2252static int sh_eth_set_ringparam(struct net_device *ndev,
2253 struct ethtool_ringparam *ring)
2254{
2255 struct sh_eth_private *mdp = netdev_priv(ndev);
2256 int ret;
2257
2258 if (ring->tx_pending > TX_RING_MAX ||
2259 ring->rx_pending > RX_RING_MAX ||
2260 ring->tx_pending < TX_RING_MIN ||
2261 ring->rx_pending < RX_RING_MIN)
2262 return -EINVAL;
2263 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
2264 return -EINVAL;
2265
2266 if (netif_running(ndev)) {
Ben Hutchingsbd888912015-01-22 12:40:25 +00002267 netif_device_detach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002268 netif_tx_disable(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002269
Ben Hutchings283e38d2015-01-22 12:44:08 +00002270 /* Serialise with the interrupt handler and NAPI, then
2271 * disable interrupts. We have to clear the
2272 * irq_enabled flag first to ensure that interrupts
2273 * won't be re-enabled.
2274 */
2275 mdp->irq_enabled = false;
2276 synchronize_irq(ndev->irq);
2277 napi_synchronize(&mdp->napi);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002278 sh_eth_write(ndev, 0x0000, EESIPR);
Ben Hutchings283e38d2015-01-22 12:44:08 +00002279
Ben Hutchings740c7f32015-01-27 00:49:32 +00002280 sh_eth_dev_exit(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002281
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002282 /* Free all the skbuffs in the Rx queue and the DMA buffers. */
Ben Hutchings084236d2015-01-22 12:41:34 +00002283 sh_eth_ring_free(ndev);
Ben Hutchings084236d2015-01-22 12:41:34 +00002284 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002285
2286 /* Set new parameters */
2287 mdp->num_rx_ring = ring->rx_pending;
2288 mdp->num_tx_ring = ring->tx_pending;
2289
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002290 if (netif_running(ndev)) {
Ben Hutchings084236d2015-01-22 12:41:34 +00002291 ret = sh_eth_ring_init(ndev);
2292 if (ret < 0) {
2293 netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
2294 __func__);
2295 return ret;
2296 }
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002297 ret = sh_eth_dev_init(ndev);
Ben Hutchings084236d2015-01-22 12:41:34 +00002298 if (ret < 0) {
2299 netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
2300 __func__);
2301 return ret;
2302 }
2303
Ben Hutchingsbd888912015-01-22 12:40:25 +00002304 netif_device_attach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002305 }
2306
2307 return 0;
2308}
2309
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002310static void sh_eth_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2311{
2312 struct sh_eth_private *mdp = netdev_priv(ndev);
2313
2314 wol->supported = 0;
2315 wol->wolopts = 0;
2316
Geert Uytterhoevenb4580c92018-02-12 14:42:36 +01002317 if (mdp->cd->magic) {
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002318 wol->supported = WAKE_MAGIC;
2319 wol->wolopts = mdp->wol_enabled ? WAKE_MAGIC : 0;
2320 }
2321}
2322
2323static int sh_eth_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2324{
2325 struct sh_eth_private *mdp = netdev_priv(ndev);
2326
Geert Uytterhoevenb4580c92018-02-12 14:42:36 +01002327 if (!mdp->cd->magic || wol->wolopts & ~WAKE_MAGIC)
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002328 return -EOPNOTSUPP;
2329
2330 mdp->wol_enabled = !!(wol->wolopts & WAKE_MAGIC);
2331
2332 device_set_wakeup_enable(&mdp->pdev->dev, mdp->wol_enabled);
2333
2334 return 0;
2335}
2336
stephen hemminger9b07be42012-01-04 12:59:49 +00002337static const struct ethtool_ops sh_eth_ethtool_ops = {
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002338 .get_regs_len = sh_eth_get_regs_len,
2339 .get_regs = sh_eth_get_regs,
stephen hemminger9b07be42012-01-04 12:59:49 +00002340 .nway_reset = sh_eth_nway_reset,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002341 .get_msglevel = sh_eth_get_msglevel,
2342 .set_msglevel = sh_eth_set_msglevel,
stephen hemminger9b07be42012-01-04 12:59:49 +00002343 .get_link = ethtool_op_get_link,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002344 .get_strings = sh_eth_get_strings,
2345 .get_ethtool_stats = sh_eth_get_ethtool_stats,
2346 .get_sset_count = sh_eth_get_sset_count,
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002347 .get_ringparam = sh_eth_get_ringparam,
2348 .set_ringparam = sh_eth_set_ringparam,
Philippe Reynesf08aff42016-08-10 00:04:49 +02002349 .get_link_ksettings = sh_eth_get_link_ksettings,
2350 .set_link_ksettings = sh_eth_set_link_ksettings,
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002351 .get_wol = sh_eth_get_wol,
2352 .set_wol = sh_eth_set_wol,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002353};
2354
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002355/* network device open function */
2356static int sh_eth_open(struct net_device *ndev)
2357{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002358 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03002359 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002360
Magnus Dammbcd51492009-10-09 00:20:04 +00002361 pm_runtime_get_sync(&mdp->pdev->dev);
2362
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002363 napi_enable(&mdp->napi);
2364
Joe Perchesa0607fd2009-11-18 23:29:17 -08002365 ret = request_irq(ndev->irq, sh_eth_interrupt,
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +00002366 mdp->cd->irq_flags, ndev->name, ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002367 if (ret) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002368 netdev_err(ndev, "Can not assign IRQ number\n");
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002369 goto out_napi_off;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002370 }
2371
2372 /* Descriptor set */
2373 ret = sh_eth_ring_init(ndev);
2374 if (ret)
2375 goto out_free_irq;
2376
2377 /* device init */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002378 ret = sh_eth_dev_init(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002379 if (ret)
2380 goto out_free_irq;
2381
2382 /* PHY control start*/
2383 ret = sh_eth_phy_start(ndev);
2384 if (ret)
2385 goto out_free_irq;
2386
Sergei Shtylyovad846aa2016-03-14 01:09:53 +03002387 netif_start_queue(ndev);
2388
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002389 mdp->is_opened = 1;
2390
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002391 return ret;
2392
2393out_free_irq:
2394 free_irq(ndev->irq, ndev);
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002395out_napi_off:
2396 napi_disable(&mdp->napi);
Magnus Dammbcd51492009-10-09 00:20:04 +00002397 pm_runtime_put_sync(&mdp->pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002398 return ret;
2399}
2400
2401/* Timeout function */
2402static void sh_eth_tx_timeout(struct net_device *ndev)
2403{
2404 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002405 struct sh_eth_rxdesc *rxdesc;
2406 int i;
2407
2408 netif_stop_queue(ndev);
2409
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002410 netif_err(mdp, timer, ndev,
2411 "transmit timed out, status %8.8x, resetting...\n",
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01002412 sh_eth_read(ndev, EESR));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002413
2414 /* tx_errors count up */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002415 ndev->stats.tx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002416
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002417 /* Free all the skbuffs in the Rx queue. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002418 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002419 rxdesc = &mdp->rx_ring[i];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002420 rxdesc->status = cpu_to_le32(0);
2421 rxdesc->addr = cpu_to_le32(0xBADF00D0);
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002422 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002423 mdp->rx_skbuff[i] = NULL;
2424 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002425 for (i = 0; i < mdp->num_tx_ring; i++) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002426 dev_kfree_skb(mdp->tx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002427 mdp->tx_skbuff[i] = NULL;
2428 }
2429
2430 /* device init */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002431 sh_eth_dev_init(ndev);
Sergei Shtylyovad846aa2016-03-14 01:09:53 +03002432
2433 netif_start_queue(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002434}
2435
2436/* Packet transmit function */
2437static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
2438{
2439 struct sh_eth_private *mdp = netdev_priv(ndev);
2440 struct sh_eth_txdesc *txdesc;
Sergei Shtylyov12996532015-12-13 23:05:07 +03002441 dma_addr_t dma_addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002442 u32 entry;
Nobuhiro Iwamatsufb5e2f92008-11-17 20:29:58 +00002443 unsigned long flags;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002444
2445 spin_lock_irqsave(&mdp->lock, flags);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002446 if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03002447 if (!sh_eth_tx_free(ndev, true)) {
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002448 netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002449 netif_stop_queue(ndev);
2450 spin_unlock_irqrestore(&mdp->lock, flags);
Patrick McHardy5b548142009-06-12 06:22:29 +00002451 return NETDEV_TX_BUSY;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002452 }
2453 }
2454 spin_unlock_irqrestore(&mdp->lock, flags);
2455
Ben Hutchingsdacc73e2015-03-03 00:53:08 +00002456 if (skb_put_padto(skb, ETH_ZLEN))
Ben Hutchingseebfb642015-01-22 12:40:13 +00002457 return NETDEV_TX_OK;
2458
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002459 entry = mdp->cur_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002460 mdp->tx_skbuff[entry] = skb;
2461 txdesc = &mdp->tx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002462 /* soft swap. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002463 if (!mdp->cd->hw_swap)
Sergei Shtylyov3e230992015-12-13 21:27:04 +03002464 sh_eth_soft_swap(PTR_ALIGN(skb->data, 4), skb->len + 2);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01002465 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, skb->len,
Sergei Shtylyov12996532015-12-13 23:05:07 +03002466 DMA_TO_DEVICE);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01002467 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
Ben Hutchingsaa3933b2015-01-27 00:49:47 +00002468 kfree_skb(skb);
2469 return NETDEV_TX_OK;
2470 }
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002471 txdesc->addr = cpu_to_le32(dma_addr);
2472 txdesc->len = cpu_to_le32(skb->len << 16);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002473
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03002474 dma_wmb(); /* TACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002475 if (entry >= mdp->num_tx_ring - 1)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002476 txdesc->status |= cpu_to_le32(TD_TACT | TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002477 else
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002478 txdesc->status |= cpu_to_le32(TD_TACT);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002479
2480 mdp->cur_tx++;
2481
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002482 if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
2483 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09002484
Patrick McHardy6ed10652009-06-23 06:03:08 +00002485 return NETDEV_TX_OK;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002486}
2487
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002488/* The statistics registers have write-clear behaviour, which means we
2489 * will lose any increment between the read and write. We mitigate
2490 * this by only clearing when we read a non-zero value, so we will
2491 * never falsely report a total of zero.
2492 */
2493static void
2494sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
2495{
2496 u32 delta = sh_eth_read(ndev, reg);
2497
2498 if (delta) {
2499 *stat += delta;
2500 sh_eth_write(ndev, 0, reg);
2501 }
2502}
2503
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002504static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
2505{
2506 struct sh_eth_private *mdp = netdev_priv(ndev);
2507
2508 if (sh_eth_is_rz_fast_ether(mdp))
2509 return &ndev->stats;
2510
2511 if (!mdp->is_opened)
2512 return &ndev->stats;
2513
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002514 sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
2515 sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
2516 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002517
2518 if (sh_eth_is_gether(mdp)) {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002519 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2520 CERCR);
2521 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2522 CEECR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002523 } else {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002524 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2525 CNDCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002526 }
2527
2528 return &ndev->stats;
2529}
2530
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002531/* device close function */
2532static int sh_eth_close(struct net_device *ndev)
2533{
2534 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002535
2536 netif_stop_queue(ndev);
2537
Ben Hutchings283e38d2015-01-22 12:44:08 +00002538 /* Serialise with the interrupt handler and NAPI, then disable
2539 * interrupts. We have to clear the irq_enabled flag first to
2540 * ensure that interrupts won't be re-enabled.
2541 */
2542 mdp->irq_enabled = false;
2543 synchronize_irq(ndev->irq);
2544 napi_disable(&mdp->napi);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002545 sh_eth_write(ndev, 0x0000, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002546
Ben Hutchings740c7f32015-01-27 00:49:32 +00002547 sh_eth_dev_exit(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002548
2549 /* PHY Disconnect */
Philippe Reynes9fd03752016-08-10 00:04:48 +02002550 if (ndev->phydev) {
2551 phy_stop(ndev->phydev);
2552 phy_disconnect(ndev->phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002553 }
2554
2555 free_irq(ndev->irq, ndev);
2556
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002557 /* Free all the skbuffs in the Rx queue and the DMA buffer. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002558 sh_eth_ring_free(ndev);
2559
Magnus Dammbcd51492009-10-09 00:20:04 +00002560 pm_runtime_put_sync(&mdp->pdev->dev);
2561
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002562 mdp->is_opened = 0;
2563
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002564 return 0;
2565}
2566
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002567/* ioctl to device function */
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002568static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002569{
Philippe Reynes9fd03752016-08-10 00:04:48 +02002570 struct phy_device *phydev = ndev->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002571
2572 if (!netif_running(ndev))
2573 return -EINVAL;
2574
2575 if (!phydev)
2576 return -ENODEV;
2577
Richard Cochran28b04112010-07-17 08:48:55 +00002578 return phy_mii_ioctl(phydev, rq, cmd);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002579}
2580
Niklas Söderlund78d61022017-06-12 10:39:03 +02002581static int sh_eth_change_mtu(struct net_device *ndev, int new_mtu)
2582{
2583 if (netif_running(ndev))
2584 return -EBUSY;
2585
2586 ndev->mtu = new_mtu;
2587 netdev_update_features(ndev);
2588
2589 return 0;
2590}
2591
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002592/* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
2593static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
2594 int entry)
2595{
2596 return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
2597}
2598
2599static u32 sh_eth_tsu_get_post_mask(int entry)
2600{
2601 return 0x0f << (28 - ((entry % 8) * 4));
2602}
2603
2604static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
2605{
2606 return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
2607}
2608
2609static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
2610 int entry)
2611{
2612 struct sh_eth_private *mdp = netdev_priv(ndev);
2613 u32 tmp;
2614 void *reg_offset;
2615
2616 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2617 tmp = ioread32(reg_offset);
2618 iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
2619}
2620
2621static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
2622 int entry)
2623{
2624 struct sh_eth_private *mdp = netdev_priv(ndev);
2625 u32 post_mask, ref_mask, tmp;
2626 void *reg_offset;
2627
2628 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2629 post_mask = sh_eth_tsu_get_post_mask(entry);
2630 ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
2631
2632 tmp = ioread32(reg_offset);
2633 iowrite32(tmp & ~post_mask, reg_offset);
2634
2635 /* If other port enables, the function returns "true" */
2636 return tmp & ref_mask;
2637}
2638
2639static int sh_eth_tsu_busy(struct net_device *ndev)
2640{
2641 int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
2642 struct sh_eth_private *mdp = netdev_priv(ndev);
2643
2644 while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
2645 udelay(10);
2646 timeout--;
2647 if (timeout <= 0) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002648 netdev_err(ndev, "%s: timeout\n", __func__);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002649 return -ETIMEDOUT;
2650 }
2651 }
2652
2653 return 0;
2654}
2655
2656static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
2657 const u8 *addr)
2658{
2659 u32 val;
2660
2661 val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
2662 iowrite32(val, reg);
2663 if (sh_eth_tsu_busy(ndev) < 0)
2664 return -EBUSY;
2665
2666 val = addr[4] << 8 | addr[5];
2667 iowrite32(val, reg + 4);
2668 if (sh_eth_tsu_busy(ndev) < 0)
2669 return -EBUSY;
2670
2671 return 0;
2672}
2673
2674static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
2675{
2676 u32 val;
2677
2678 val = ioread32(reg);
2679 addr[0] = (val >> 24) & 0xff;
2680 addr[1] = (val >> 16) & 0xff;
2681 addr[2] = (val >> 8) & 0xff;
2682 addr[3] = val & 0xff;
2683 val = ioread32(reg + 4);
2684 addr[4] = (val >> 8) & 0xff;
2685 addr[5] = val & 0xff;
2686}
2687
2688
2689static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
2690{
2691 struct sh_eth_private *mdp = netdev_priv(ndev);
2692 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2693 int i;
2694 u8 c_addr[ETH_ALEN];
2695
2696 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2697 sh_eth_tsu_read_entry(reg_offset, c_addr);
dingtianhongc4bde292013-12-30 15:41:17 +08002698 if (ether_addr_equal(addr, c_addr))
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002699 return i;
2700 }
2701
2702 return -ENOENT;
2703}
2704
2705static int sh_eth_tsu_find_empty(struct net_device *ndev)
2706{
2707 u8 blank[ETH_ALEN];
2708 int entry;
2709
2710 memset(blank, 0, sizeof(blank));
2711 entry = sh_eth_tsu_find_entry(ndev, blank);
2712 return (entry < 0) ? -ENOMEM : entry;
2713}
2714
2715static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
2716 int entry)
2717{
2718 struct sh_eth_private *mdp = netdev_priv(ndev);
2719 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2720 int ret;
2721 u8 blank[ETH_ALEN];
2722
2723 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
2724 ~(1 << (31 - entry)), TSU_TEN);
2725
2726 memset(blank, 0, sizeof(blank));
2727 ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
2728 if (ret < 0)
2729 return ret;
2730 return 0;
2731}
2732
2733static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
2734{
2735 struct sh_eth_private *mdp = netdev_priv(ndev);
2736 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2737 int i, ret;
2738
2739 if (!mdp->cd->tsu)
2740 return 0;
2741
2742 i = sh_eth_tsu_find_entry(ndev, addr);
2743 if (i < 0) {
2744 /* No entry found, create one */
2745 i = sh_eth_tsu_find_empty(ndev);
2746 if (i < 0)
2747 return -ENOMEM;
2748 ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
2749 if (ret < 0)
2750 return ret;
2751
2752 /* Enable the entry */
2753 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
2754 (1 << (31 - i)), TSU_TEN);
2755 }
2756
2757 /* Entry found or created, enable POST */
2758 sh_eth_tsu_enable_cam_entry_post(ndev, i);
2759
2760 return 0;
2761}
2762
2763static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
2764{
2765 struct sh_eth_private *mdp = netdev_priv(ndev);
2766 int i, ret;
2767
2768 if (!mdp->cd->tsu)
2769 return 0;
2770
2771 i = sh_eth_tsu_find_entry(ndev, addr);
2772 if (i) {
2773 /* Entry found */
2774 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2775 goto done;
2776
2777 /* Disable the entry if both ports was disabled */
2778 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2779 if (ret < 0)
2780 return ret;
2781 }
2782done:
2783 return 0;
2784}
2785
2786static int sh_eth_tsu_purge_all(struct net_device *ndev)
2787{
2788 struct sh_eth_private *mdp = netdev_priv(ndev);
2789 int i, ret;
2790
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002791 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002792 return 0;
2793
2794 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
2795 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2796 continue;
2797
2798 /* Disable the entry if both ports was disabled */
2799 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2800 if (ret < 0)
2801 return ret;
2802 }
2803
2804 return 0;
2805}
2806
2807static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
2808{
2809 struct sh_eth_private *mdp = netdev_priv(ndev);
2810 u8 addr[ETH_ALEN];
2811 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2812 int i;
2813
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002814 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002815 return;
2816
2817 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2818 sh_eth_tsu_read_entry(reg_offset, addr);
2819 if (is_multicast_ether_addr(addr))
2820 sh_eth_tsu_del_entry(ndev, addr);
2821 }
2822}
2823
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002824/* Update promiscuous flag and multicast filter */
2825static void sh_eth_set_rx_mode(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002826{
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002827 struct sh_eth_private *mdp = netdev_priv(ndev);
2828 u32 ecmr_bits;
2829 int mcast_all = 0;
2830 unsigned long flags;
2831
2832 spin_lock_irqsave(&mdp->lock, flags);
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002833 /* Initial condition is MCT = 1, PRM = 0.
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002834 * Depending on ndev->flags, set PRM or clear MCT
2835 */
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002836 ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
2837 if (mdp->cd->tsu)
2838 ecmr_bits |= ECMR_MCT;
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002839
2840 if (!(ndev->flags & IFF_MULTICAST)) {
2841 sh_eth_tsu_purge_mcast(ndev);
2842 mcast_all = 1;
2843 }
2844 if (ndev->flags & IFF_ALLMULTI) {
2845 sh_eth_tsu_purge_mcast(ndev);
2846 ecmr_bits &= ~ECMR_MCT;
2847 mcast_all = 1;
2848 }
2849
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002850 if (ndev->flags & IFF_PROMISC) {
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002851 sh_eth_tsu_purge_all(ndev);
2852 ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
2853 } else if (mdp->cd->tsu) {
2854 struct netdev_hw_addr *ha;
2855 netdev_for_each_mc_addr(ha, ndev) {
2856 if (mcast_all && is_multicast_ether_addr(ha->addr))
2857 continue;
2858
2859 if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
2860 if (!mcast_all) {
2861 sh_eth_tsu_purge_mcast(ndev);
2862 ecmr_bits &= ~ECMR_MCT;
2863 mcast_all = 1;
2864 }
2865 }
2866 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002867 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002868
2869 /* update the ethernet mode */
2870 sh_eth_write(ndev, ecmr_bits, ECMR);
2871
2872 spin_unlock_irqrestore(&mdp->lock, flags);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002873}
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002874
2875static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
2876{
2877 if (!mdp->port)
2878 return TSU_VTAG0;
2879 else
2880 return TSU_VTAG1;
2881}
2882
Patrick McHardy80d5c362013-04-19 02:04:28 +00002883static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
2884 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002885{
2886 struct sh_eth_private *mdp = netdev_priv(ndev);
2887 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2888
2889 if (unlikely(!mdp->cd->tsu))
2890 return -EPERM;
2891
2892 /* No filtering if vid = 0 */
2893 if (!vid)
2894 return 0;
2895
2896 mdp->vlan_num_ids++;
2897
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002898 /* The controller has one VLAN tag HW filter. So, if the filter is
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002899 * already enabled, the driver disables it and the filte
2900 */
2901 if (mdp->vlan_num_ids > 1) {
2902 /* disable VLAN filter */
2903 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2904 return 0;
2905 }
2906
2907 sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
2908 vtag_reg_index);
2909
2910 return 0;
2911}
2912
Patrick McHardy80d5c362013-04-19 02:04:28 +00002913static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
2914 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002915{
2916 struct sh_eth_private *mdp = netdev_priv(ndev);
2917 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2918
2919 if (unlikely(!mdp->cd->tsu))
2920 return -EPERM;
2921
2922 /* No filtering if vid = 0 */
2923 if (!vid)
2924 return 0;
2925
2926 mdp->vlan_num_ids--;
2927 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2928
2929 return 0;
2930}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002931
2932/* SuperH's TSU register init function */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002933static void sh_eth_tsu_init(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002934{
Simon Hormandb893472014-01-17 09:22:28 +09002935 if (sh_eth_is_rz_fast_ether(mdp)) {
2936 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
Chris Brandte1487882016-09-07 14:57:09 -04002937 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL,
2938 TSU_FWSLC); /* Enable POST registers */
Simon Hormandb893472014-01-17 09:22:28 +09002939 return;
2940 }
2941
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002942 sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
2943 sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
2944 sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
2945 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
2946 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
2947 sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
2948 sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
2949 sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
2950 sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
2951 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002952 if (sh_eth_is_gether(mdp)) {
2953 sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
2954 sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
2955 } else {
2956 sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
2957 sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
2958 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002959 sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
2960 sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
2961 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2962 sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
2963 sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
2964 sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
2965 sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002966}
2967
2968/* MDIO bus release function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002969static int sh_mdio_release(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002970{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002971 /* unregister mdio bus */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002972 mdiobus_unregister(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002973
2974 /* free bitbang info */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002975 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002976
2977 return 0;
2978}
2979
2980/* MDIO bus init function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002981static int sh_mdio_init(struct sh_eth_private *mdp,
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002982 struct sh_eth_plat_data *pd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002983{
Andrew Lunne7f4dc32016-01-06 20:11:15 +01002984 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002985 struct bb_info *bitbang;
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002986 struct platform_device *pdev = mdp->pdev;
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01002987 struct device *dev = &mdp->pdev->dev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002988
2989 /* create bit control struct for PHY */
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01002990 bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
Laurent Pinchartf738a132014-03-20 15:00:35 +01002991 if (!bitbang)
2992 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002993
2994 /* bitbang init */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00002995 bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002996 bitbang->set_gate = pd->set_mdio_gate;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002997 bitbang->ctrl.ops = &bb_ops;
2998
Stefan Weilc2e07b32010-08-03 19:44:52 +02002999 /* MII controller setting */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003000 mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
Laurent Pinchartf738a132014-03-20 15:00:35 +01003001 if (!mdp->mii_bus)
3002 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003003
3004 /* Hook up MII support for ethtool */
3005 mdp->mii_bus->name = "sh_mii";
Laurent Pincharta5bd60602014-03-20 15:00:32 +01003006 mdp->mii_bus->parent = dev;
Florian Fainelli5278fb52012-01-09 23:59:17 +00003007 snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003008 pdev->name, pdev->id);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003009
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003010 /* register MDIO bus */
3011 if (dev->of_node) {
3012 ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
Ben Dooks702eca02014-03-12 17:47:40 +00003013 } else {
Ben Dooks702eca02014-03-12 17:47:40 +00003014 if (pd->phy_irq > 0)
3015 mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
3016
3017 ret = mdiobus_register(mdp->mii_bus);
3018 }
3019
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003020 if (ret)
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003021 goto out_free_bus;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003022
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003023 return 0;
3024
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003025out_free_bus:
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07003026 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003027 return ret;
3028}
3029
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003030static const u16 *sh_eth_get_register_offset(int register_type)
3031{
3032 const u16 *reg_offset = NULL;
3033
3034 switch (register_type) {
3035 case SH_ETH_REG_GIGABIT:
3036 reg_offset = sh_eth_offset_gigabit;
3037 break;
Simon Hormandb893472014-01-17 09:22:28 +09003038 case SH_ETH_REG_FAST_RZ:
3039 reg_offset = sh_eth_offset_fast_rz;
3040 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +00003041 case SH_ETH_REG_FAST_RCAR:
3042 reg_offset = sh_eth_offset_fast_rcar;
3043 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003044 case SH_ETH_REG_FAST_SH4:
3045 reg_offset = sh_eth_offset_fast_sh4;
3046 break;
3047 case SH_ETH_REG_FAST_SH3_SH2:
3048 reg_offset = sh_eth_offset_fast_sh3_sh2;
3049 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003050 }
3051
3052 return reg_offset;
3053}
3054
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003055static const struct net_device_ops sh_eth_netdev_ops = {
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003056 .ndo_open = sh_eth_open,
3057 .ndo_stop = sh_eth_close,
3058 .ndo_start_xmit = sh_eth_start_xmit,
3059 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00003060 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003061 .ndo_tx_timeout = sh_eth_tx_timeout,
3062 .ndo_do_ioctl = sh_eth_do_ioctl,
Niklas Söderlund78d61022017-06-12 10:39:03 +02003063 .ndo_change_mtu = sh_eth_change_mtu,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003064 .ndo_validate_addr = eth_validate_addr,
3065 .ndo_set_mac_address = eth_mac_addr,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003066};
3067
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003068static const struct net_device_ops sh_eth_netdev_ops_tsu = {
3069 .ndo_open = sh_eth_open,
3070 .ndo_stop = sh_eth_close,
3071 .ndo_start_xmit = sh_eth_start_xmit,
3072 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00003073 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003074 .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
3075 .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
3076 .ndo_tx_timeout = sh_eth_tx_timeout,
3077 .ndo_do_ioctl = sh_eth_do_ioctl,
Niklas Söderlund78d61022017-06-12 10:39:03 +02003078 .ndo_change_mtu = sh_eth_change_mtu,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003079 .ndo_validate_addr = eth_validate_addr,
3080 .ndo_set_mac_address = eth_mac_addr,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003081};
3082
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003083#ifdef CONFIG_OF
3084static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
3085{
3086 struct device_node *np = dev->of_node;
3087 struct sh_eth_plat_data *pdata;
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003088 const char *mac_addr;
3089
3090 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
3091 if (!pdata)
3092 return NULL;
3093
3094 pdata->phy_interface = of_get_phy_mode(np);
3095
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003096 mac_addr = of_get_mac_address(np);
3097 if (mac_addr)
3098 memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
3099
3100 pdata->no_ether_link =
3101 of_property_read_bool(np, "renesas,no-ether-link");
3102 pdata->ether_link_active_low =
3103 of_property_read_bool(np, "renesas,ether-link-active-low");
3104
3105 return pdata;
3106}
3107
3108static const struct of_device_id sh_eth_match_table[] = {
3109 { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
Simon Horman6c4b2f72017-10-18 09:21:27 +02003110 { .compatible = "renesas,ether-r8a7743", .data = &rcar_gen2_data },
3111 { .compatible = "renesas,ether-r8a7745", .data = &rcar_gen2_data },
3112 { .compatible = "renesas,ether-r8a7778", .data = &rcar_gen1_data },
3113 { .compatible = "renesas,ether-r8a7779", .data = &rcar_gen1_data },
3114 { .compatible = "renesas,ether-r8a7790", .data = &rcar_gen2_data },
3115 { .compatible = "renesas,ether-r8a7791", .data = &rcar_gen2_data },
3116 { .compatible = "renesas,ether-r8a7793", .data = &rcar_gen2_data },
3117 { .compatible = "renesas,ether-r8a7794", .data = &rcar_gen2_data },
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003118 { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
Simon Hormanb4804e02017-10-18 09:21:28 +02003119 { .compatible = "renesas,rcar-gen1-ether", .data = &rcar_gen1_data },
3120 { .compatible = "renesas,rcar-gen2-ether", .data = &rcar_gen2_data },
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003121 { }
3122};
3123MODULE_DEVICE_TABLE(of, sh_eth_match_table);
3124#else
3125static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
3126{
3127 return NULL;
3128}
3129#endif
3130
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003131static int sh_eth_drv_probe(struct platform_device *pdev)
3132{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003133 struct resource *res;
Jingoo Han0b76b862013-08-30 14:00:11 +09003134 struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003135 const struct platform_device_id *id = platform_get_device_id(pdev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03003136 struct sh_eth_private *mdp;
3137 struct net_device *ndev;
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003138 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003139
3140 /* get base addr */
3141 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003142
3143 ndev = alloc_etherdev(sizeof(struct sh_eth_private));
Laurent Pinchartf738a132014-03-20 15:00:35 +01003144 if (!ndev)
3145 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003146
Ben Dooksb5893a02014-03-21 12:09:14 +01003147 pm_runtime_enable(&pdev->dev);
3148 pm_runtime_get_sync(&pdev->dev);
3149
roel kluincc3c0802008-09-10 19:22:44 +02003150 ret = platform_get_irq(pdev, 0);
Sergei Shtylyov7a468ac2015-08-28 16:56:01 +03003151 if (ret < 0)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003152 goto out_release;
roel kluincc3c0802008-09-10 19:22:44 +02003153 ndev->irq = ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003154
3155 SET_NETDEV_DEV(ndev, &pdev->dev);
3156
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003157 mdp = netdev_priv(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00003158 mdp->num_tx_ring = TX_RING_SIZE;
3159 mdp->num_rx_ring = RX_RING_SIZE;
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003160 mdp->addr = devm_ioremap_resource(&pdev->dev, res);
3161 if (IS_ERR(mdp->addr)) {
3162 ret = PTR_ERR(mdp->addr);
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00003163 goto out_release;
3164 }
3165
Varka Bhadramc9608042014-10-24 07:42:09 +05303166 ndev->base_addr = res->start;
3167
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003168 spin_lock_init(&mdp->lock);
Magnus Dammbcd51492009-10-09 00:20:04 +00003169 mdp->pdev = pdev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003170
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003171 if (pdev->dev.of_node)
3172 pd = sh_eth_parse_dt(&pdev->dev);
Sergei Shtylyov3b4c5cb2013-10-30 23:30:19 +03003173 if (!pd) {
3174 dev_err(&pdev->dev, "no platform data\n");
3175 ret = -EINVAL;
3176 goto out_release;
3177 }
3178
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003179 /* get PHY ID */
Yoshinori Sato71557a32008-08-06 19:49:00 -04003180 mdp->phy_id = pd->phy;
Yoshihiro Shimodae47c9052011-03-07 21:59:45 +00003181 mdp->phy_interface = pd->phy_interface;
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00003182 mdp->no_ether_link = pd->no_ether_link;
3183 mdp->ether_link_active_low = pd->ether_link_active_low;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003184
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003185 /* set cpu data */
Wolfram Sang42a67c92016-03-01 17:37:59 +01003186 if (id)
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003187 mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
Wolfram Sang42a67c92016-03-01 17:37:59 +01003188 else
3189 mdp->cd = (struct sh_eth_cpu_data *)of_device_get_match_data(&pdev->dev);
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003190
Sergei Shtylyova3153d82013-08-18 03:11:28 +04003191 mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
Sergei Shtylyov264be2f2014-03-15 03:11:24 +03003192 if (!mdp->reg_offset) {
3193 dev_err(&pdev->dev, "Unknown register type (%d)\n",
3194 mdp->cd->register_type);
3195 ret = -EINVAL;
3196 goto out_release;
3197 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003198 sh_eth_set_default_cpu_data(mdp->cd);
3199
Niklas Söderlund78d61022017-06-12 10:39:03 +02003200 /* User's manual states max MTU should be 2048 but due to the
3201 * alignment calculations in sh_eth_ring_init() the practical
3202 * MTU is a bit less. Maybe this can be optimized some more.
3203 */
3204 ndev->max_mtu = 2000 - (ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN);
3205 ndev->min_mtu = ETH_MIN_MTU;
3206
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003207 /* set function */
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003208 if (mdp->cd->tsu)
3209 ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
3210 else
3211 ndev->netdev_ops = &sh_eth_netdev_ops;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003212 ndev->ethtool_ops = &sh_eth_ethtool_ops;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003213 ndev->watchdog_timeo = TX_TIMEOUT;
3214
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00003215 /* debug message level */
3216 mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003217
3218 /* read and set MAC address */
Magnus Damm748031f2009-10-09 00:17:14 +00003219 read_mac_address(ndev, pd->mac_addr);
Sergei Shtylyovff6e7222013-04-29 09:49:42 +00003220 if (!is_valid_ether_addr(ndev->dev_addr)) {
3221 dev_warn(&pdev->dev,
3222 "no valid MAC address supplied, using a random one.\n");
3223 eth_hw_addr_random(ndev);
3224 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003225
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003226 if (mdp->cd->tsu) {
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003227 int port = pdev->id < 0 ? 0 : pdev->id % 2;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003228 struct resource *rtsu;
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003229
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003230 rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003231 if (!rtsu) {
3232 dev_err(&pdev->dev, "no TSU resource\n");
3233 ret = -ENODEV;
3234 goto out_release;
3235 }
3236 /* We can only request the TSU region for the first port
3237 * of the two sharing this TSU for the probe to succeed...
3238 */
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003239 if (port == 0 &&
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003240 !devm_request_mem_region(&pdev->dev, rtsu->start,
3241 resource_size(rtsu),
3242 dev_name(&pdev->dev))) {
3243 dev_err(&pdev->dev, "can't request TSU resource.\n");
3244 ret = -EBUSY;
3245 goto out_release;
3246 }
Sergei Shtylyov3e14c962018-01-14 20:47:43 +03003247 /* ioremap the TSU registers */
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003248 mdp->tsu_addr = devm_ioremap(&pdev->dev, rtsu->start,
3249 resource_size(rtsu));
3250 if (!mdp->tsu_addr) {
3251 dev_err(&pdev->dev, "TSU region ioremap() failed.\n");
3252 ret = -ENOMEM;
Sergei Shtylyovfc0c0902013-03-19 13:41:32 +00003253 goto out_release;
3254 }
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003255 mdp->port = port;
Patrick McHardyf6469682013-04-19 02:04:27 +00003256 ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003257
Sergei Shtylyov3e14c962018-01-14 20:47:43 +03003258 /* Need to init only the first port of the two sharing a TSU */
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003259 if (port == 0) {
Sergei Shtylyov3e14c962018-01-14 20:47:43 +03003260 if (mdp->cd->chip_reset)
3261 mdp->cd->chip_reset(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003262
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00003263 /* TSU init (Init only)*/
3264 sh_eth_tsu_init(mdp);
3265 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003266 }
3267
Hisashi Nakamura966d6db2014-11-13 15:54:05 +09003268 if (mdp->cd->rmiimode)
3269 sh_eth_write(ndev, 0x1, RMIIMODE);
3270
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003271 /* MDIO bus init */
3272 ret = sh_mdio_init(mdp, pd);
3273 if (ret) {
Geert Uytterhoevenb7ce5202017-05-18 15:01:35 +02003274 if (ret != -EPROBE_DEFER)
3275 dev_err(&pdev->dev, "MDIO init failed: %d\n", ret);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003276 goto out_release;
3277 }
3278
Sergei Shtylyov37191092013-06-19 23:30:23 +04003279 netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
3280
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003281 /* network device register */
3282 ret = register_netdev(ndev);
3283 if (ret)
Sergei Shtylyov37191092013-06-19 23:30:23 +04003284 goto out_napi_del;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003285
Geert Uytterhoevenb4580c92018-02-12 14:42:36 +01003286 if (mdp->cd->magic)
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003287 device_set_wakeup_capable(&pdev->dev, 1);
3288
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003289 /* print device information */
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +03003290 netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
3291 (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003292
Ben Dooksb5893a02014-03-21 12:09:14 +01003293 pm_runtime_put(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003294 platform_set_drvdata(pdev, ndev);
3295
3296 return ret;
3297
Sergei Shtylyov37191092013-06-19 23:30:23 +04003298out_napi_del:
3299 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003300 sh_mdio_release(mdp);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003301
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003302out_release:
3303 /* net_dev free */
Sergei Shtylyov4282fc42017-12-31 21:41:36 +03003304 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003305
Ben Dooksb5893a02014-03-21 12:09:14 +01003306 pm_runtime_put(&pdev->dev);
3307 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003308 return ret;
3309}
3310
3311static int sh_eth_drv_remove(struct platform_device *pdev)
3312{
3313 struct net_device *ndev = platform_get_drvdata(pdev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003314 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003315
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003316 unregister_netdev(ndev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003317 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003318 sh_mdio_release(mdp);
Magnus Dammbcd51492009-10-09 00:20:04 +00003319 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003320 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003321
3322 return 0;
3323}
3324
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003325#ifdef CONFIG_PM
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003326#ifdef CONFIG_PM_SLEEP
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003327static int sh_eth_wol_setup(struct net_device *ndev)
3328{
3329 struct sh_eth_private *mdp = netdev_priv(ndev);
3330
3331 /* Only allow ECI interrupts */
3332 synchronize_irq(ndev->irq);
3333 napi_disable(&mdp->napi);
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03003334 sh_eth_write(ndev, EESIPR_ECIIP, EESIPR);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003335
3336 /* Enable MagicPacket */
Niklas Söderlund5e2ed132017-02-01 15:41:54 +01003337 sh_eth_modify(ndev, ECMR, ECMR_MPDE, ECMR_MPDE);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003338
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003339 return enable_irq_wake(ndev->irq);
3340}
3341
3342static int sh_eth_wol_restore(struct net_device *ndev)
3343{
3344 struct sh_eth_private *mdp = netdev_priv(ndev);
3345 int ret;
3346
3347 napi_enable(&mdp->napi);
3348
3349 /* Disable MagicPacket */
3350 sh_eth_modify(ndev, ECMR, ECMR_MPDE, 0);
3351
3352 /* The device needs to be reset to restore MagicPacket logic
3353 * for next wakeup. If we close and open the device it will
3354 * both be reset and all registers restored. This is what
3355 * happens during suspend and resume without WoL enabled.
3356 */
3357 ret = sh_eth_close(ndev);
3358 if (ret < 0)
3359 return ret;
3360 ret = sh_eth_open(ndev);
3361 if (ret < 0)
3362 return ret;
3363
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003364 return disable_irq_wake(ndev->irq);
3365}
3366
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003367static int sh_eth_suspend(struct device *dev)
3368{
3369 struct net_device *ndev = dev_get_drvdata(dev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003370 struct sh_eth_private *mdp = netdev_priv(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003371 int ret = 0;
3372
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003373 if (!netif_running(ndev))
3374 return 0;
3375
3376 netif_device_detach(ndev);
3377
3378 if (mdp->wol_enabled)
3379 ret = sh_eth_wol_setup(ndev);
3380 else
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003381 ret = sh_eth_close(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003382
3383 return ret;
3384}
3385
3386static int sh_eth_resume(struct device *dev)
3387{
3388 struct net_device *ndev = dev_get_drvdata(dev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003389 struct sh_eth_private *mdp = netdev_priv(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003390 int ret = 0;
3391
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003392 if (!netif_running(ndev))
3393 return 0;
3394
3395 if (mdp->wol_enabled)
3396 ret = sh_eth_wol_restore(ndev);
3397 else
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003398 ret = sh_eth_open(ndev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003399
3400 if (ret < 0)
3401 return ret;
3402
3403 netif_device_attach(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003404
3405 return ret;
3406}
3407#endif
3408
Magnus Dammbcd51492009-10-09 00:20:04 +00003409static int sh_eth_runtime_nop(struct device *dev)
3410{
Sergei Shtylyov128296f2014-01-03 15:52:22 +03003411 /* Runtime PM callback shared between ->runtime_suspend()
Magnus Dammbcd51492009-10-09 00:20:04 +00003412 * and ->runtime_resume(). Simply returns success.
3413 *
3414 * This driver re-initializes all registers after
3415 * pm_runtime_get_sync() anyway so there is no need
3416 * to save and restore registers here.
3417 */
3418 return 0;
3419}
3420
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003421static const struct dev_pm_ops sh_eth_dev_pm_ops = {
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003422 SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
Mikhail Ulyanove7d7e892015-01-22 01:18:44 +03003423 SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
Magnus Dammbcd51492009-10-09 00:20:04 +00003424};
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003425#define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
3426#else
3427#define SH_ETH_PM_OPS NULL
3428#endif
Magnus Dammbcd51492009-10-09 00:20:04 +00003429
Arvind Yadavef00df82017-08-13 16:42:42 +05303430static const struct platform_device_id sh_eth_id_table[] = {
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +00003431 { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +00003432 { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +00003433 { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003434 { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
Sergei Shtylyov24549e22013-06-07 13:59:21 +00003435 { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
3436 { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003437 { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003438 { }
3439};
3440MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
3441
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003442static struct platform_driver sh_eth_driver = {
3443 .probe = sh_eth_drv_probe,
3444 .remove = sh_eth_drv_remove,
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003445 .id_table = sh_eth_id_table,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003446 .driver = {
3447 .name = CARDNAME,
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003448 .pm = SH_ETH_PM_OPS,
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003449 .of_match_table = of_match_ptr(sh_eth_match_table),
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003450 },
3451};
3452
Axel Lindb62f682011-11-27 16:44:17 +00003453module_platform_driver(sh_eth_driver);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003454
3455MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
3456MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
3457MODULE_LICENSE("GPL v2");