blob: 7c56202f11856bd8206b4b0bf6005fb2e3a73596 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/delay.h>
17#include <linux/ethtool.h>
18#include <linux/mii.h>
Heiner Kallweitf1e911d2018-07-17 22:51:26 +020019#include <linux/phy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/if_vlan.h>
21#include <linux/crc32.h>
22#include <linux/in.h>
23#include <linux/ip.h>
24#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000025#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000027#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000028#include <linux/firmware.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040029#include <linux/prefetch.h>
hayeswange9746042014-07-11 16:25:58 +080030#include <linux/ipv6.h>
31#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
33#include <asm/io.h>
34#include <asm/irq.h>
35
Francois Romieu865c6522008-05-11 14:51:00 +020036#define RTL8169_VERSION "2.3LK-NAPI"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#define MODULENAME "r8169"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
françois romieubca03d52011-01-03 15:07:31 +000039#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
40#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000041#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
42#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080043#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080044#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
45#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080046#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080047#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080048#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080049#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080050#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000051#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000052#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000053#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080054#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
55#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
56#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
57#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000058
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020059#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d2005-09-30 16:54:02 -070060 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020061
Julien Ducourthial477206a2012-05-09 00:00:06 +020062#define TX_SLOTS_AVAIL(tp) \
63 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)
64
65/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
66#define TX_FRAGS_READY_FOR(tp,nr_frags) \
67 (TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
Linus Torvalds1da177e2005-04-16 15:20:36 -070069/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
70 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050071static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
Michal Schmidtaee77e42012-09-09 13:55:26 +000073#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070074#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
75
76#define R8169_REGS_SIZE 256
Heiner Kallweit1d0254d2018-04-17 23:25:46 +020077#define R8169_RX_BUF_SIZE (SZ_16K - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070078#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000079#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070080#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
81#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
82
83#define RTL8169_TX_TIMEOUT (6*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
85/* write/read MMIO register */
Andy Shevchenko1ef72862018-03-01 13:27:34 +020086#define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
87#define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
88#define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
89#define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
90#define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
91#define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
93enum mac_version {
Francois Romieu85bffe62011-04-27 08:22:39 +020094 RTL_GIGA_MAC_VER_01 = 0,
95 RTL_GIGA_MAC_VER_02,
96 RTL_GIGA_MAC_VER_03,
97 RTL_GIGA_MAC_VER_04,
98 RTL_GIGA_MAC_VER_05,
99 RTL_GIGA_MAC_VER_06,
100 RTL_GIGA_MAC_VER_07,
101 RTL_GIGA_MAC_VER_08,
102 RTL_GIGA_MAC_VER_09,
103 RTL_GIGA_MAC_VER_10,
104 RTL_GIGA_MAC_VER_11,
105 RTL_GIGA_MAC_VER_12,
106 RTL_GIGA_MAC_VER_13,
107 RTL_GIGA_MAC_VER_14,
108 RTL_GIGA_MAC_VER_15,
109 RTL_GIGA_MAC_VER_16,
110 RTL_GIGA_MAC_VER_17,
111 RTL_GIGA_MAC_VER_18,
112 RTL_GIGA_MAC_VER_19,
113 RTL_GIGA_MAC_VER_20,
114 RTL_GIGA_MAC_VER_21,
115 RTL_GIGA_MAC_VER_22,
116 RTL_GIGA_MAC_VER_23,
117 RTL_GIGA_MAC_VER_24,
118 RTL_GIGA_MAC_VER_25,
119 RTL_GIGA_MAC_VER_26,
120 RTL_GIGA_MAC_VER_27,
121 RTL_GIGA_MAC_VER_28,
122 RTL_GIGA_MAC_VER_29,
123 RTL_GIGA_MAC_VER_30,
124 RTL_GIGA_MAC_VER_31,
125 RTL_GIGA_MAC_VER_32,
126 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800127 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800128 RTL_GIGA_MAC_VER_35,
129 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800130 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800131 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800132 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800133 RTL_GIGA_MAC_VER_40,
134 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000135 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000136 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800137 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800138 RTL_GIGA_MAC_VER_45,
139 RTL_GIGA_MAC_VER_46,
140 RTL_GIGA_MAC_VER_47,
141 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800142 RTL_GIGA_MAC_VER_49,
143 RTL_GIGA_MAC_VER_50,
144 RTL_GIGA_MAC_VER_51,
Francois Romieu85bffe62011-04-27 08:22:39 +0200145 RTL_GIGA_MAC_NONE = 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146};
147
Francois Romieu2b7b4312011-04-18 22:53:24 -0700148enum rtl_tx_desc_version {
149 RTL_TD_0 = 0,
150 RTL_TD_1 = 1,
151};
152
Francois Romieud58d46b2011-05-03 16:38:29 +0200153#define JUMBO_1K ETH_DATA_LEN
154#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
155#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
156#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
157#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
158
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200159#define _R(NAME,TD,FW,SZ) { \
Francois Romieud58d46b2011-05-03 16:38:29 +0200160 .name = NAME, \
161 .txd_version = TD, \
162 .fw_name = FW, \
163 .jumbo_max = SZ, \
Francois Romieud58d46b2011-05-03 16:38:29 +0200164}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800166static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 const char *name;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700168 enum rtl_tx_desc_version txd_version;
Francois Romieu85bffe62011-04-27 08:22:39 +0200169 const char *fw_name;
Francois Romieud58d46b2011-05-03 16:38:29 +0200170 u16 jumbo_max;
Francois Romieu85bffe62011-04-27 08:22:39 +0200171} rtl_chip_infos[] = {
172 /* PCI devices. */
173 [RTL_GIGA_MAC_VER_01] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200174 _R("RTL8169", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200175 [RTL_GIGA_MAC_VER_02] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200176 _R("RTL8169s", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200177 [RTL_GIGA_MAC_VER_03] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200178 _R("RTL8110s", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200179 [RTL_GIGA_MAC_VER_04] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200180 _R("RTL8169sb/8110sb", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200181 [RTL_GIGA_MAC_VER_05] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200182 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200183 [RTL_GIGA_MAC_VER_06] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200184 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200185 /* PCI-E devices. */
186 [RTL_GIGA_MAC_VER_07] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200187 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200188 [RTL_GIGA_MAC_VER_08] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200189 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200190 [RTL_GIGA_MAC_VER_09] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200191 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200192 [RTL_GIGA_MAC_VER_10] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200193 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200194 [RTL_GIGA_MAC_VER_11] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200195 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200196 [RTL_GIGA_MAC_VER_12] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200197 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200198 [RTL_GIGA_MAC_VER_13] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200199 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200200 [RTL_GIGA_MAC_VER_14] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200201 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200202 [RTL_GIGA_MAC_VER_15] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200203 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200204 [RTL_GIGA_MAC_VER_16] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200205 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200206 [RTL_GIGA_MAC_VER_17] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200207 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200208 [RTL_GIGA_MAC_VER_18] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200209 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200210 [RTL_GIGA_MAC_VER_19] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200211 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200212 [RTL_GIGA_MAC_VER_20] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200213 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200214 [RTL_GIGA_MAC_VER_21] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200215 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200216 [RTL_GIGA_MAC_VER_22] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200217 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200218 [RTL_GIGA_MAC_VER_23] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200219 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200220 [RTL_GIGA_MAC_VER_24] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200221 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200222 [RTL_GIGA_MAC_VER_25] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200223 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_1, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200224 [RTL_GIGA_MAC_VER_26] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200225 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_2, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200226 [RTL_GIGA_MAC_VER_27] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200227 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200228 [RTL_GIGA_MAC_VER_28] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200229 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200230 [RTL_GIGA_MAC_VER_29] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200231 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200232 [RTL_GIGA_MAC_VER_30] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200233 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200234 [RTL_GIGA_MAC_VER_31] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200235 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200236 [RTL_GIGA_MAC_VER_32] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200237 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_1, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200238 [RTL_GIGA_MAC_VER_33] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200239 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_2, JUMBO_9K),
Hayes Wang70090422011-07-06 15:58:06 +0800240 [RTL_GIGA_MAC_VER_34] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200241 _R("RTL8168evl/8111evl",RTL_TD_1, FIRMWARE_8168E_3, JUMBO_9K),
Hayes Wangc2218922011-09-06 16:55:18 +0800242 [RTL_GIGA_MAC_VER_35] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200243 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_1, JUMBO_9K),
Hayes Wangc2218922011-09-06 16:55:18 +0800244 [RTL_GIGA_MAC_VER_36] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200245 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_2, JUMBO_9K),
Hayes Wang7e18dca2012-03-30 14:33:02 +0800246 [RTL_GIGA_MAC_VER_37] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200247 _R("RTL8402", RTL_TD_1, FIRMWARE_8402_1, JUMBO_1K),
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800248 [RTL_GIGA_MAC_VER_38] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200249 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_1, JUMBO_9K),
Hayes Wang5598bfe2012-07-02 17:23:21 +0800250 [RTL_GIGA_MAC_VER_39] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200251 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_1, JUMBO_1K),
Hayes Wangc5583862012-07-02 17:23:22 +0800252 [RTL_GIGA_MAC_VER_40] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200253 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_2, JUMBO_9K),
Hayes Wangc5583862012-07-02 17:23:22 +0800254 [RTL_GIGA_MAC_VER_41] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200255 _R("RTL8168g/8111g", RTL_TD_1, NULL, JUMBO_9K),
hayeswang57538c42013-04-01 22:23:40 +0000256 [RTL_GIGA_MAC_VER_42] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200257 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_3, JUMBO_9K),
hayeswang58152cd2013-04-01 22:23:42 +0000258 [RTL_GIGA_MAC_VER_43] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200259 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_2, JUMBO_1K),
hayeswang45dd95c2013-07-08 17:09:01 +0800260 [RTL_GIGA_MAC_VER_44] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200261 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_2, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800262 [RTL_GIGA_MAC_VER_45] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200263 _R("RTL8168h/8111h", RTL_TD_1, FIRMWARE_8168H_1, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800264 [RTL_GIGA_MAC_VER_46] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200265 _R("RTL8168h/8111h", RTL_TD_1, FIRMWARE_8168H_2, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800266 [RTL_GIGA_MAC_VER_47] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200267 _R("RTL8107e", RTL_TD_1, FIRMWARE_8107E_1, JUMBO_1K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800268 [RTL_GIGA_MAC_VER_48] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200269 _R("RTL8107e", RTL_TD_1, FIRMWARE_8107E_2, JUMBO_1K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800270 [RTL_GIGA_MAC_VER_49] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200271 _R("RTL8168ep/8111ep", RTL_TD_1, NULL, JUMBO_9K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800272 [RTL_GIGA_MAC_VER_50] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200273 _R("RTL8168ep/8111ep", RTL_TD_1, NULL, JUMBO_9K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800274 [RTL_GIGA_MAC_VER_51] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200275 _R("RTL8168ep/8111ep", RTL_TD_1, NULL, JUMBO_9K),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276};
277#undef _R
278
Francois Romieubcf0bf92006-07-26 23:14:13 +0200279enum cfg_version {
280 RTL_CFG_0 = 0x00,
281 RTL_CFG_1,
282 RTL_CFG_2
283};
284
Benoit Taine9baa3c32014-08-08 15:56:03 +0200285static const struct pci_device_id rtl8169_pci_tbl[] = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200286 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200287 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Chun-Hao Lin610c9082016-12-27 16:29:43 +0800288 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8161), 0, 0, RTL_CFG_1 },
Francois Romieud81bf552006-09-20 21:31:20 +0200289 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100290 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200291 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
Francois Romieu2a35cfa2012-08-31 23:06:17 +0200292 { PCI_VENDOR_ID_DLINK, 0x4300,
293 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200294 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Lennart Sorensen93a3aa22011-07-28 13:18:11 +0000295 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4302), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200296 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200297 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
298 { PCI_VENDOR_ID_LINKSYS, 0x1032,
299 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100300 { 0x0001, 0x8168,
301 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 {0,},
303};
304
305MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
306
Ard Biesheuvel27896c82016-05-14 22:40:15 +0200307static int use_dac = -1;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200308static struct {
309 u32 msg_enable;
310} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
Francois Romieu07d3f512007-02-21 22:40:46 +0100312enum rtl_registers {
313 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100314 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100315 MAR0 = 8, /* Multicast filter. */
316 CounterAddrLow = 0x10,
317 CounterAddrHigh = 0x14,
318 TxDescStartAddrLow = 0x20,
319 TxDescStartAddrHigh = 0x24,
320 TxHDescStartAddrLow = 0x28,
321 TxHDescStartAddrHigh = 0x2c,
322 FLASH = 0x30,
323 ERSR = 0x36,
324 ChipCmd = 0x37,
325 TxPoll = 0x38,
326 IntrMask = 0x3c,
327 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700328
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800329 TxConfig = 0x40,
330#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
331#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
332
333 RxConfig = 0x44,
334#define RX128_INT_EN (1 << 15) /* 8111c and later */
335#define RX_MULTI_EN (1 << 14) /* 8111c only */
336#define RXCFG_FIFO_SHIFT 13
337 /* No threshold before first PCI xfer */
338#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000339#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800340#define RXCFG_DMA_SHIFT 8
341 /* Unlimited maximum PCI burst. */
342#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700343
Francois Romieu07d3f512007-02-21 22:40:46 +0100344 RxMissed = 0x4c,
345 Cfg9346 = 0x50,
346 Config0 = 0x51,
347 Config1 = 0x52,
348 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200349#define PME_SIGNAL (1 << 5) /* 8168c and later */
350
Francois Romieu07d3f512007-02-21 22:40:46 +0100351 Config3 = 0x54,
352 Config4 = 0x55,
353 Config5 = 0x56,
354 MultiIntr = 0x5c,
355 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100356 PHYstatus = 0x6c,
357 RxMaxSize = 0xda,
358 CPlusCmd = 0xe0,
359 IntrMitigate = 0xe2,
Francois Romieu50970832017-10-27 13:24:49 +0300360
361#define RTL_COALESCE_MASK 0x0f
362#define RTL_COALESCE_SHIFT 4
363#define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
364#define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
365
Francois Romieu07d3f512007-02-21 22:40:46 +0100366 RxDescAddrLow = 0xe4,
367 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000368 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
369
370#define NoEarlyTx 0x3f /* Max value : no early transmit. */
371
372 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
373
374#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800375#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000376
Francois Romieu07d3f512007-02-21 22:40:46 +0100377 FuncEvent = 0xf0,
378 FuncEventMask = 0xf4,
379 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800380 IBCR0 = 0xf8,
381 IBCR2 = 0xf9,
382 IBIMR0 = 0xfa,
383 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100384 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385};
386
Francois Romieuf162a5d2008-06-01 22:37:49 +0200387enum rtl8168_8101_registers {
388 CSIDR = 0x64,
389 CSIAR = 0x68,
390#define CSIAR_FLAG 0x80000000
391#define CSIAR_WRITE_CMD 0x80000000
Heiner Kallweitff1d7332018-05-02 21:39:56 +0200392#define CSIAR_BYTE_ENABLE 0x0000f000
393#define CSIAR_ADDR_MASK 0x00000fff
françois romieu065c27c2011-01-03 15:08:12 +0000394 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200395 EPHYAR = 0x80,
396#define EPHYAR_FLAG 0x80000000
397#define EPHYAR_WRITE_CMD 0x80000000
398#define EPHYAR_REG_MASK 0x1f
399#define EPHYAR_REG_SHIFT 16
400#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800401 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800402#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800403#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200404 DBG_REG = 0xd1,
405#define FIX_NAK_1 (1 << 4)
406#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800407 TWSI = 0xd2,
408 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800409#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800410#define TX_EMPTY (1 << 5)
411#define RX_EMPTY (1 << 4)
412#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800413#define EN_NDP (1 << 3)
414#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800415#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000416 EFUSEAR = 0xdc,
417#define EFUSEAR_FLAG 0x80000000
418#define EFUSEAR_WRITE_CMD 0x80000000
419#define EFUSEAR_READ_CMD 0x00000000
420#define EFUSEAR_REG_MASK 0x03ff
421#define EFUSEAR_REG_SHIFT 8
422#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800423 MISC_1 = 0xf2,
424#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200425};
426
françois romieuc0e45c12011-01-03 15:08:04 +0000427enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800428 LED_FREQ = 0x1a,
429 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000430 ERIDR = 0x70,
431 ERIAR = 0x74,
432#define ERIAR_FLAG 0x80000000
433#define ERIAR_WRITE_CMD 0x80000000
434#define ERIAR_READ_CMD 0x00000000
435#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000436#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800437#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
438#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
439#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800440#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800441#define ERIAR_MASK_SHIFT 12
442#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
443#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800444#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800445#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800446#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000447 EPHY_RXER_NUM = 0x7c,
448 OCPDR = 0xb0, /* OCP GPHY access */
449#define OCPDR_WRITE_CMD 0x80000000
450#define OCPDR_READ_CMD 0x00000000
451#define OCPDR_REG_MASK 0x7f
452#define OCPDR_GPHY_REG_SHIFT 16
453#define OCPDR_DATA_MASK 0xffff
454 OCPAR = 0xb4,
455#define OCPAR_FLAG 0x80000000
456#define OCPAR_GPHY_WRITE_CMD 0x8000f060
457#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800458 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000459 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
460 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200461#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800462#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800463#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800464#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800465#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000466};
467
Francois Romieu07d3f512007-02-21 22:40:46 +0100468enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100470 SYSErr = 0x8000,
471 PCSTimeout = 0x4000,
472 SWInt = 0x0100,
473 TxDescUnavail = 0x0080,
474 RxFIFOOver = 0x0040,
475 LinkChg = 0x0020,
476 RxOverflow = 0x0010,
477 TxErr = 0x0008,
478 TxOK = 0x0004,
479 RxErr = 0x0002,
480 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481
482 /* RxStatusDesc */
David S. Miller8decf862011-09-22 03:23:13 -0400483 RxBOVF = (1 << 24),
Francois Romieu9dccf612006-05-14 12:31:17 +0200484 RxFOVF = (1 << 23),
485 RxRWT = (1 << 22),
486 RxRES = (1 << 21),
487 RxRUNT = (1 << 20),
488 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489
490 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800491 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100492 CmdReset = 0x10,
493 CmdRxEnb = 0x08,
494 CmdTxEnb = 0x04,
495 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496
Francois Romieu275391a2007-02-23 23:50:28 +0100497 /* TXPoll register p.5 */
498 HPQ = 0x80, /* Poll cmd on the high prio queue */
499 NPQ = 0x40, /* Poll cmd on the low prio queue */
500 FSWInt = 0x01, /* Forced software interrupt */
501
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100503 Cfg9346_Lock = 0x00,
504 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505
506 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100507 AcceptErr = 0x20,
508 AcceptRunt = 0x10,
509 AcceptBroadcast = 0x08,
510 AcceptMulticast = 0x04,
511 AcceptMyPhys = 0x02,
512 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200513#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 /* TxConfigBits */
516 TxInterFrameGapShift = 24,
517 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
518
Francois Romieu5d06a992006-02-23 00:47:58 +0100519 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200520 LEDS1 = (1 << 7),
521 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200522 Speed_down = (1 << 4),
523 MEMMAP = (1 << 3),
524 IOMAP = (1 << 2),
525 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100526 PMEnable = (1 << 0), /* Power Management Enable */
527
Francois Romieu6dccd162007-02-13 23:38:05 +0100528 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000529 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000530 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100531 PCI_Clock_66MHz = 0x01,
532 PCI_Clock_33MHz = 0x00,
533
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100534 /* Config3 register p.25 */
535 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
536 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200537 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800538 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200539 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100540
Francois Romieud58d46b2011-05-03 16:38:29 +0200541 /* Config4 register */
542 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
543
Francois Romieu5d06a992006-02-23 00:47:58 +0100544 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100545 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
546 MWF = (1 << 5), /* Accept Multicast wakeup frame */
547 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200548 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100549 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100550 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000551 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100552
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200554 EnableBist = (1 << 15), // 8168 8101
555 Mac_dbgo_oe = (1 << 14), // 8168 8101
556 Normal_mode = (1 << 13), // unused
557 Force_half_dup = (1 << 12), // 8168 8101
558 Force_rxflow_en = (1 << 11), // 8168 8101
559 Force_txflow_en = (1 << 10), // 8168 8101
560 Cxpl_dbg_sel = (1 << 9), // 8168 8101
561 ASF = (1 << 8), // 8168 8101
562 PktCntrDisable = (1 << 7), // 8168 8101
563 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 RxVlan = (1 << 6),
565 RxChkSum = (1 << 5),
566 PCIDAC = (1 << 4),
567 PCIMulRW = (1 << 3),
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +0200568#define INTT_MASK GENMASK(1, 0)
Francois Romieu0e485152007-02-20 00:00:26 +0100569 INTT_0 = 0x0000, // 8168
570 INTT_1 = 0x0001, // 8168
571 INTT_2 = 0x0002, // 8168
572 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573
574 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100575 TBI_Enable = 0x80,
576 TxFlowCtrl = 0x40,
577 RxFlowCtrl = 0x20,
578 _1000bpsF = 0x10,
579 _100bps = 0x08,
580 _10bps = 0x04,
581 LinkStatus = 0x02,
582 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100585 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200586
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200587 /* ResetCounterCommand */
588 CounterReset = 0x1,
589
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200590 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100591 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800592
593 /* magic enable v2 */
594 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595};
596
Francois Romieu2b7b4312011-04-18 22:53:24 -0700597enum rtl_desc_bit {
598 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
600 RingEnd = (1 << 30), /* End of descriptor ring */
601 FirstFrag = (1 << 29), /* First segment of a packet */
602 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700603};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604
Francois Romieu2b7b4312011-04-18 22:53:24 -0700605/* Generic case. */
606enum rtl_tx_desc_bit {
607 /* First doubleword. */
608 TD_LSO = (1 << 27), /* Large Send Offload */
609#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610
Francois Romieu2b7b4312011-04-18 22:53:24 -0700611 /* Second doubleword. */
612 TxVlanTag = (1 << 17), /* Add VLAN tag */
613};
614
615/* 8169, 8168b and 810x except 8102e. */
616enum rtl_tx_desc_bit_0 {
617 /* First doubleword. */
618#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
619 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
620 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
621 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
622};
623
624/* 8102e, 8168c and beyond. */
625enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800626 /* First doubleword. */
627 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800628 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800629#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800630#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800631
Francois Romieu2b7b4312011-04-18 22:53:24 -0700632 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800633#define TCPHO_SHIFT 18
634#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700635#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800636 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
637 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700638 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
639 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
640};
641
Francois Romieu2b7b4312011-04-18 22:53:24 -0700642enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 /* Rx private */
644 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500645 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646
647#define RxProtoUDP (PID1)
648#define RxProtoTCP (PID0)
649#define RxProtoIP (PID1 | PID0)
650#define RxProtoMask RxProtoIP
651
652 IPFail = (1 << 16), /* IP checksum failed */
653 UDPFail = (1 << 15), /* UDP/IP checksum failed */
654 TCPFail = (1 << 14), /* TCP/IP checksum failed */
655 RxVlanTag = (1 << 16), /* VLAN tag available */
656};
657
658#define RsvdMask 0x3fffc000
Heiner Kallweit12d42c52018-04-28 22:19:30 +0200659#define CPCMD_QUIRK_MASK (Normal_mode | RxVlan | RxChkSum | INTT_MASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660
661struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200662 __le32 opts1;
663 __le32 opts2;
664 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665};
666
667struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200668 __le32 opts1;
669 __le32 opts2;
670 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671};
672
673struct ring_info {
674 struct sk_buff *skb;
675 u32 len;
676 u8 __pad[sizeof(void *) - sizeof(u32)];
677};
678
Ivan Vecera355423d2009-02-06 21:49:57 -0800679struct rtl8169_counters {
680 __le64 tx_packets;
681 __le64 rx_packets;
682 __le64 tx_errors;
683 __le32 rx_errors;
684 __le16 rx_missed;
685 __le16 align_errors;
686 __le32 tx_one_collision;
687 __le32 tx_multi_collision;
688 __le64 rx_unicast;
689 __le64 rx_broadcast;
690 __le32 rx_multicast;
691 __le16 tx_aborted;
692 __le16 tx_underun;
693};
694
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200695struct rtl8169_tc_offsets {
696 bool inited;
697 __le64 tx_errors;
698 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200699 __le16 tx_aborted;
700};
701
Francois Romieuda78dbf2012-01-26 14:18:23 +0100702enum rtl_flag {
Francois Romieu6c4a70c2012-01-31 10:56:44 +0100703 RTL_FLAG_TASK_ENABLED,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100704 RTL_FLAG_TASK_SLOW_PENDING,
705 RTL_FLAG_TASK_RESET_PENDING,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100706 RTL_FLAG_MAX
707};
708
Junchang Wang8027aa22012-03-04 23:30:32 +0100709struct rtl8169_stats {
710 u64 packets;
711 u64 bytes;
712 struct u64_stats_sync syncp;
713};
714
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715struct rtl8169_private {
716 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200717 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000718 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700719 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200720 u32 msg_enable;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700721 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
723 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100725 struct rtl8169_stats rx_stats;
726 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
728 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
729 dma_addr_t TxPhyAddr;
730 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000731 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100734
735 u16 event_slow;
Francois Romieu50970832017-10-27 13:24:49 +0300736 const struct rtl_coalesce_info *coalesce_info;
françois romieuc0e45c12011-01-03 15:08:04 +0000737
738 struct mdio_ops {
Francois Romieu24192212012-07-06 20:19:42 +0200739 void (*write)(struct rtl8169_private *, int, int);
740 int (*read)(struct rtl8169_private *, int);
françois romieuc0e45c12011-01-03 15:08:04 +0000741 } mdio_ops;
742
Francois Romieud58d46b2011-05-03 16:38:29 +0200743 struct jumbo_ops {
744 void (*enable)(struct rtl8169_private *);
745 void (*disable)(struct rtl8169_private *);
746 } jumbo_ops;
747
Heiner Kallweit61cb5322018-04-17 23:27:38 +0200748 void (*hw_start)(struct rtl8169_private *tp);
hayeswang5888d3f2014-07-11 16:25:56 +0800749 bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100750
751 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100752 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
753 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100754 struct work_struct work;
755 } wk;
756
Francois Romieuccdffb92008-07-26 14:26:06 +0200757 struct mii_if_info mii;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +0200758 struct mii_bus *mii_bus;
Corinna Vinschen42020322015-09-10 10:47:35 +0200759 dma_addr_t counters_phys_addr;
760 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200761 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000762 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000763
Francois Romieub6ffd972011-06-17 17:00:05 +0200764 struct rtl_fw {
765 const struct firmware *fw;
Francois Romieu1c361ef2011-06-17 17:16:24 +0200766
767#define RTL_VER_SIZE 32
768
769 char version[RTL_VER_SIZE];
770
771 struct rtl_fw_phy_action {
772 __le32 *code;
773 size_t size;
774 } phy_action;
Francois Romieub6ffd972011-06-17 17:00:05 +0200775 } *rtl_fw;
Phil Carmody497888c2011-07-14 15:07:13 +0300776#define RTL_FIRMWARE_UNKNOWN ERR_PTR(-EAGAIN)
Hayes Wangc5583862012-07-02 17:23:22 +0800777
778 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779};
780
Ralf Baechle979b6c12005-06-13 14:30:40 -0700781MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783module_param(use_dac, int, 0);
David S. Miller4300e8c2010-03-26 10:23:30 -0700784MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200785module_param_named(debug, debug.msg_enable, int, 0);
786MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787MODULE_LICENSE("GPL");
788MODULE_VERSION(RTL8169_VERSION);
françois romieubca03d52011-01-03 15:07:31 +0000789MODULE_FIRMWARE(FIRMWARE_8168D_1);
790MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000791MODULE_FIRMWARE(FIRMWARE_8168E_1);
792MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400793MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800794MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800795MODULE_FIRMWARE(FIRMWARE_8168F_1);
796MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800797MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800798MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800799MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800800MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000801MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000802MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000803MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800804MODULE_FIRMWARE(FIRMWARE_8168H_1);
805MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200806MODULE_FIRMWARE(FIRMWARE_8107E_1);
807MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808
Heiner Kallweit1e1205b2018-03-20 07:45:42 +0100809static inline struct device *tp_to_dev(struct rtl8169_private *tp)
810{
811 return &tp->pci_dev->dev;
812}
813
Francois Romieuda78dbf2012-01-26 14:18:23 +0100814static void rtl_lock_work(struct rtl8169_private *tp)
815{
816 mutex_lock(&tp->wk.mutex);
817}
818
819static void rtl_unlock_work(struct rtl8169_private *tp)
820{
821 mutex_unlock(&tp->wk.mutex);
822}
823
Heiner Kallweitcb732002018-03-20 07:45:35 +0100824static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
Francois Romieud58d46b2011-05-03 16:38:29 +0200825{
Heiner Kallweitcb732002018-03-20 07:45:35 +0100826 pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +0800827 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200828}
829
Francois Romieuffc46952012-07-06 14:19:23 +0200830struct rtl_cond {
831 bool (*check)(struct rtl8169_private *);
832 const char *msg;
833};
834
835static void rtl_udelay(unsigned int d)
836{
837 udelay(d);
838}
839
840static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
841 void (*delay)(unsigned int), unsigned int d, int n,
842 bool high)
843{
844 int i;
845
846 for (i = 0; i < n; i++) {
847 delay(d);
848 if (c->check(tp) == high)
849 return true;
850 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200851 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
852 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200853 return false;
854}
855
856static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
857 const struct rtl_cond *c,
858 unsigned int d, int n)
859{
860 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
861}
862
863static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
864 const struct rtl_cond *c,
865 unsigned int d, int n)
866{
867 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
868}
869
870static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
871 const struct rtl_cond *c,
872 unsigned int d, int n)
873{
874 return rtl_loop_wait(tp, c, msleep, d, n, true);
875}
876
877static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
878 const struct rtl_cond *c,
879 unsigned int d, int n)
880{
881 return rtl_loop_wait(tp, c, msleep, d, n, false);
882}
883
884#define DECLARE_RTL_COND(name) \
885static bool name ## _check(struct rtl8169_private *); \
886 \
887static const struct rtl_cond name = { \
888 .check = name ## _check, \
889 .msg = #name \
890}; \
891 \
892static bool name ## _check(struct rtl8169_private *tp)
893
Hayes Wangc5583862012-07-02 17:23:22 +0800894static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
895{
896 if (reg & 0xffff0001) {
897 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
898 return true;
899 }
900 return false;
901}
902
903DECLARE_RTL_COND(rtl_ocp_gphy_cond)
904{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200905 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
Hayes Wangc5583862012-07-02 17:23:22 +0800906}
907
908static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
909{
Hayes Wangc5583862012-07-02 17:23:22 +0800910 if (rtl_ocp_reg_failure(tp, reg))
911 return;
912
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200913 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800914
915 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
916}
917
918static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
919{
Hayes Wangc5583862012-07-02 17:23:22 +0800920 if (rtl_ocp_reg_failure(tp, reg))
921 return 0;
922
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200923 RTL_W32(tp, GPHY_OCP, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800924
925 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200926 (RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
Hayes Wangc5583862012-07-02 17:23:22 +0800927}
928
Hayes Wangc5583862012-07-02 17:23:22 +0800929static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
930{
Hayes Wangc5583862012-07-02 17:23:22 +0800931 if (rtl_ocp_reg_failure(tp, reg))
932 return;
933
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200934 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800935}
936
937static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
938{
Hayes Wangc5583862012-07-02 17:23:22 +0800939 if (rtl_ocp_reg_failure(tp, reg))
940 return 0;
941
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200942 RTL_W32(tp, OCPDR, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800943
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200944 return RTL_R32(tp, OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +0800945}
946
947#define OCP_STD_PHY_BASE 0xa400
948
949static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
950{
951 if (reg == 0x1f) {
952 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
953 return;
954 }
955
956 if (tp->ocp_base != OCP_STD_PHY_BASE)
957 reg -= 0x10;
958
959 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
960}
961
962static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
963{
964 if (tp->ocp_base != OCP_STD_PHY_BASE)
965 reg -= 0x10;
966
967 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
968}
969
hayeswangeee37862013-04-01 22:23:38 +0000970static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
971{
972 if (reg == 0x1f) {
973 tp->ocp_base = value << 4;
974 return;
975 }
976
977 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
978}
979
980static int mac_mcu_read(struct rtl8169_private *tp, int reg)
981{
982 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
983}
984
Francois Romieuffc46952012-07-06 14:19:23 +0200985DECLARE_RTL_COND(rtl_phyar_cond)
986{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200987 return RTL_R32(tp, PHYAR) & 0x80000000;
Francois Romieuffc46952012-07-06 14:19:23 +0200988}
989
Francois Romieu24192212012-07-06 20:19:42 +0200990static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200992 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993
Francois Romieuffc46952012-07-06 14:19:23 +0200994 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -0700995 /*
Timo Teräs81a95f02010-06-09 17:31:48 -0700996 * According to hardware specs a 20us delay is required after write
997 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -0700998 */
Timo Teräs81a95f02010-06-09 17:31:48 -0700999 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000}
1001
Francois Romieu24192212012-07-06 20:19:42 +02001002static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003{
Francois Romieuffc46952012-07-06 14:19:23 +02001004 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001006 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007
Francois Romieuffc46952012-07-06 14:19:23 +02001008 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001009 RTL_R32(tp, PHYAR) & 0xffff : ~0;
Francois Romieuffc46952012-07-06 14:19:23 +02001010
Timo Teräs81a95f02010-06-09 17:31:48 -07001011 /*
1012 * According to hardware specs a 20us delay is required after read
1013 * complete indication, but before sending next command.
1014 */
1015 udelay(20);
1016
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017 return value;
1018}
1019
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001020DECLARE_RTL_COND(rtl_ocpar_cond)
1021{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001022 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001023}
1024
Francois Romieu24192212012-07-06 20:19:42 +02001025static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +00001026{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001027 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
1028 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
1029 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +00001030
Francois Romieuffc46952012-07-06 14:19:23 +02001031 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +00001032}
1033
Francois Romieu24192212012-07-06 20:19:42 +02001034static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +00001035{
Francois Romieu24192212012-07-06 20:19:42 +02001036 r8168dp_1_mdio_access(tp, reg,
1037 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +00001038}
1039
Francois Romieu24192212012-07-06 20:19:42 +02001040static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +00001041{
Francois Romieu24192212012-07-06 20:19:42 +02001042 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +00001043
1044 mdelay(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001045 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
1046 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +00001047
Francois Romieuffc46952012-07-06 14:19:23 +02001048 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001049 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +00001050}
1051
françois romieue6de30d2011-01-03 15:08:37 +00001052#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
1053
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001054static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00001055{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001056 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +00001057}
1058
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001059static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00001060{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001061 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +00001062}
1063
Francois Romieu24192212012-07-06 20:19:42 +02001064static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +00001065{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001066 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001067
Francois Romieu24192212012-07-06 20:19:42 +02001068 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +00001069
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001070 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001071}
1072
Francois Romieu24192212012-07-06 20:19:42 +02001073static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +00001074{
1075 int value;
1076
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001077 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001078
Francois Romieu24192212012-07-06 20:19:42 +02001079 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001080
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001081 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001082
1083 return value;
1084}
1085
françois romieu4da19632011-01-03 15:07:55 +00001086static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
Francois Romieudacf8152008-08-02 20:44:13 +02001087{
Francois Romieu24192212012-07-06 20:19:42 +02001088 tp->mdio_ops.write(tp, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +02001089}
1090
françois romieu4da19632011-01-03 15:07:55 +00001091static int rtl_readphy(struct rtl8169_private *tp, int location)
1092{
Francois Romieu24192212012-07-06 20:19:42 +02001093 return tp->mdio_ops.read(tp, location);
françois romieu4da19632011-01-03 15:07:55 +00001094}
1095
1096static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1097{
1098 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1099}
1100
Chun-Hao Lin76564422014-10-01 23:17:17 +08001101static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001102{
1103 int val;
1104
françois romieu4da19632011-01-03 15:07:55 +00001105 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001106 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001107}
1108
Francois Romieuccdffb92008-07-26 14:26:06 +02001109static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
1110 int val)
1111{
1112 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001113
françois romieu4da19632011-01-03 15:07:55 +00001114 rtl_writephy(tp, location, val);
Francois Romieuccdffb92008-07-26 14:26:06 +02001115}
1116
1117static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
1118{
1119 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001120
françois romieu4da19632011-01-03 15:07:55 +00001121 return rtl_readphy(tp, location);
Francois Romieuccdffb92008-07-26 14:26:06 +02001122}
1123
Francois Romieuffc46952012-07-06 14:19:23 +02001124DECLARE_RTL_COND(rtl_ephyar_cond)
1125{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001126 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001127}
1128
Francois Romieufdf6fc02012-07-06 22:40:38 +02001129static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001130{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001131 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
Francois Romieudacf8152008-08-02 20:44:13 +02001132 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1133
Francois Romieuffc46952012-07-06 14:19:23 +02001134 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1135
1136 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001137}
1138
Francois Romieufdf6fc02012-07-06 22:40:38 +02001139static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001140{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001141 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
Francois Romieudacf8152008-08-02 20:44:13 +02001142
Francois Romieuffc46952012-07-06 14:19:23 +02001143 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001144 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001145}
1146
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001147DECLARE_RTL_COND(rtl_eriar_cond)
1148{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001149 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001150}
1151
Francois Romieufdf6fc02012-07-06 22:40:38 +02001152static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1153 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001154{
Hayes Wang133ac402011-07-06 15:58:05 +08001155 BUG_ON((addr & 3) || (mask == 0));
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001156 RTL_W32(tp, ERIDR, val);
1157 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001158
Francois Romieuffc46952012-07-06 14:19:23 +02001159 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001160}
1161
Francois Romieufdf6fc02012-07-06 22:40:38 +02001162static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001163{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001164 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001165
Francois Romieuffc46952012-07-06 14:19:23 +02001166 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001167 RTL_R32(tp, ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001168}
1169
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001170static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Francois Romieufdf6fc02012-07-06 22:40:38 +02001171 u32 m, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001172{
1173 u32 val;
1174
Francois Romieufdf6fc02012-07-06 22:40:38 +02001175 val = rtl_eri_read(tp, addr, type);
1176 rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
Hayes Wang133ac402011-07-06 15:58:05 +08001177}
1178
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001179static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1180{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001181 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001182 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001183 RTL_R32(tp, OCPDR) : ~0;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001184}
1185
1186static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1187{
1188 return rtl_eri_read(tp, reg, ERIAR_OOB);
1189}
1190
1191static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1192{
1193 switch (tp->mac_version) {
1194 case RTL_GIGA_MAC_VER_27:
1195 case RTL_GIGA_MAC_VER_28:
1196 case RTL_GIGA_MAC_VER_31:
1197 return r8168dp_ocp_read(tp, mask, reg);
1198 case RTL_GIGA_MAC_VER_49:
1199 case RTL_GIGA_MAC_VER_50:
1200 case RTL_GIGA_MAC_VER_51:
1201 return r8168ep_ocp_read(tp, mask, reg);
1202 default:
1203 BUG();
1204 return ~0;
1205 }
1206}
1207
1208static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1209 u32 data)
1210{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001211 RTL_W32(tp, OCPDR, data);
1212 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001213 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1214}
1215
1216static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1217 u32 data)
1218{
1219 rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1220 data, ERIAR_OOB);
1221}
1222
1223static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
1224{
1225 switch (tp->mac_version) {
1226 case RTL_GIGA_MAC_VER_27:
1227 case RTL_GIGA_MAC_VER_28:
1228 case RTL_GIGA_MAC_VER_31:
1229 r8168dp_ocp_write(tp, mask, reg, data);
1230 break;
1231 case RTL_GIGA_MAC_VER_49:
1232 case RTL_GIGA_MAC_VER_50:
1233 case RTL_GIGA_MAC_VER_51:
1234 r8168ep_ocp_write(tp, mask, reg, data);
1235 break;
1236 default:
1237 BUG();
1238 break;
1239 }
1240}
1241
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001242static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
1243{
1244 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);
1245
1246 ocp_write(tp, 0x1, 0x30, 0x00000001);
1247}
1248
1249#define OOB_CMD_RESET 0x00
1250#define OOB_CMD_DRIVER_START 0x05
1251#define OOB_CMD_DRIVER_STOP 0x06
1252
1253static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1254{
1255 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1256}
1257
1258DECLARE_RTL_COND(rtl_ocp_read_cond)
1259{
1260 u16 reg;
1261
1262 reg = rtl8168_get_ocp_reg(tp);
1263
1264 return ocp_read(tp, 0x0f, reg) & 0x00000800;
1265}
1266
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001267DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1268{
1269 return ocp_read(tp, 0x0f, 0x124) & 0x00000001;
1270}
1271
1272DECLARE_RTL_COND(rtl_ocp_tx_cond)
1273{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001274 return RTL_R8(tp, IBISR0) & 0x20;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001275}
1276
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001277static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1278{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001279 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
Chunhao Lin086ca232018-01-31 01:32:36 +08001280 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001281 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1282 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001283}
1284
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001285static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001286{
1287 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001288 rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
1289}
1290
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001291static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1292{
1293 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1294 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1295 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1296}
1297
1298static void rtl8168_driver_start(struct rtl8169_private *tp)
1299{
1300 switch (tp->mac_version) {
1301 case RTL_GIGA_MAC_VER_27:
1302 case RTL_GIGA_MAC_VER_28:
1303 case RTL_GIGA_MAC_VER_31:
1304 rtl8168dp_driver_start(tp);
1305 break;
1306 case RTL_GIGA_MAC_VER_49:
1307 case RTL_GIGA_MAC_VER_50:
1308 case RTL_GIGA_MAC_VER_51:
1309 rtl8168ep_driver_start(tp);
1310 break;
1311 default:
1312 BUG();
1313 break;
1314 }
1315}
1316
1317static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1318{
1319 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1320 rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
1321}
1322
1323static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1324{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001325 rtl8168ep_stop_cmac(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001326 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1327 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1328 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1329}
1330
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001331static void rtl8168_driver_stop(struct rtl8169_private *tp)
1332{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001333 switch (tp->mac_version) {
1334 case RTL_GIGA_MAC_VER_27:
1335 case RTL_GIGA_MAC_VER_28:
1336 case RTL_GIGA_MAC_VER_31:
1337 rtl8168dp_driver_stop(tp);
1338 break;
1339 case RTL_GIGA_MAC_VER_49:
1340 case RTL_GIGA_MAC_VER_50:
1341 case RTL_GIGA_MAC_VER_51:
1342 rtl8168ep_driver_stop(tp);
1343 break;
1344 default:
1345 BUG();
1346 break;
1347 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001348}
1349
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001350static bool r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001351{
1352 u16 reg = rtl8168_get_ocp_reg(tp);
1353
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001354 return !!(ocp_read(tp, 0x0f, reg) & 0x00008000);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001355}
1356
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001357static bool r8168ep_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001358{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001359 return !!(ocp_read(tp, 0x0f, 0x128) & 0x00000001);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001360}
1361
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001362static bool r8168_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001363{
1364 switch (tp->mac_version) {
1365 case RTL_GIGA_MAC_VER_27:
1366 case RTL_GIGA_MAC_VER_28:
1367 case RTL_GIGA_MAC_VER_31:
1368 return r8168dp_check_dash(tp);
1369 case RTL_GIGA_MAC_VER_49:
1370 case RTL_GIGA_MAC_VER_50:
1371 case RTL_GIGA_MAC_VER_51:
1372 return r8168ep_check_dash(tp);
1373 default:
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001374 return false;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001375 }
1376}
1377
françois romieuc28aa382011-08-02 03:53:43 +00001378struct exgmac_reg {
1379 u16 addr;
1380 u16 mask;
1381 u32 val;
1382};
1383
Francois Romieufdf6fc02012-07-06 22:40:38 +02001384static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
françois romieuc28aa382011-08-02 03:53:43 +00001385 const struct exgmac_reg *r, int len)
1386{
1387 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001388 rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
françois romieuc28aa382011-08-02 03:53:43 +00001389 r++;
1390 }
1391}
1392
Francois Romieuffc46952012-07-06 14:19:23 +02001393DECLARE_RTL_COND(rtl_efusear_cond)
1394{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001395 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001396}
1397
Francois Romieufdf6fc02012-07-06 22:40:38 +02001398static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001399{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001400 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
françois romieudaf9df62009-10-07 12:44:20 +00001401
Francois Romieuffc46952012-07-06 14:19:23 +02001402 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001403 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001404}
1405
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001406static u16 rtl_get_events(struct rtl8169_private *tp)
1407{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001408 return RTL_R16(tp, IntrStatus);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001409}
1410
1411static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1412{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001413 RTL_W16(tp, IntrStatus, bits);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001414 mmiowb();
1415}
1416
1417static void rtl_irq_disable(struct rtl8169_private *tp)
1418{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001419 RTL_W16(tp, IntrMask, 0);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001420 mmiowb();
1421}
1422
Francois Romieu3e990ff2012-01-26 12:50:01 +01001423static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
1424{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001425 RTL_W16(tp, IntrMask, bits);
Francois Romieu3e990ff2012-01-26 12:50:01 +01001426}
1427
Francois Romieuda78dbf2012-01-26 14:18:23 +01001428#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1429#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1430#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1431
1432static void rtl_irq_enable_all(struct rtl8169_private *tp)
1433{
1434 rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
1435}
1436
françois romieu811fd302011-12-04 20:30:45 +00001437static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438{
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001439 rtl_irq_disable(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001440 rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001441 RTL_R8(tp, ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442}
1443
Hayes Wang70090422011-07-06 15:58:06 +08001444static void rtl_link_chg_patch(struct rtl8169_private *tp)
1445{
Hayes Wang70090422011-07-06 15:58:06 +08001446 struct net_device *dev = tp->dev;
1447
1448 if (!netif_running(dev))
1449 return;
1450
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001451 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1452 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001453 if (RTL_R8(tp, PHYstatus) & _1000bpsF) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001454 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1455 ERIAR_EXGMAC);
1456 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1457 ERIAR_EXGMAC);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001458 } else if (RTL_R8(tp, PHYstatus) & _100bps) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001459 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1460 ERIAR_EXGMAC);
1461 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1462 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001463 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001464 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1465 ERIAR_EXGMAC);
1466 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1467 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001468 }
1469 /* Reset packet filter */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001470 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
Hayes Wang70090422011-07-06 15:58:06 +08001471 ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001472 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
Hayes Wang70090422011-07-06 15:58:06 +08001473 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001474 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1475 tp->mac_version == RTL_GIGA_MAC_VER_36) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001476 if (RTL_R8(tp, PHYstatus) & _1000bpsF) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001477 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1478 ERIAR_EXGMAC);
1479 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1480 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001481 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001482 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1483 ERIAR_EXGMAC);
1484 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1485 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001486 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001487 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001488 if (RTL_R8(tp, PHYstatus) & _10bps) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001489 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
1490 ERIAR_EXGMAC);
1491 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
1492 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001493 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001494 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
1495 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001496 }
Hayes Wang70090422011-07-06 15:58:06 +08001497 }
1498}
1499
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001500#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1501
1502static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
1503{
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001504 u8 options;
1505 u32 wolopts = 0;
1506
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001507 options = RTL_R8(tp, Config1);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001508 if (!(options & PMEnable))
1509 return 0;
1510
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001511 options = RTL_R8(tp, Config3);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001512 if (options & LinkUp)
1513 wolopts |= WAKE_PHY;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001514 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001515 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1516 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001517 if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
1518 wolopts |= WAKE_MAGIC;
1519 break;
1520 default:
1521 if (options & MagicPacket)
1522 wolopts |= WAKE_MAGIC;
1523 break;
1524 }
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001525
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001526 options = RTL_R8(tp, Config5);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001527 if (options & UWF)
1528 wolopts |= WAKE_UCAST;
1529 if (options & BWF)
1530 wolopts |= WAKE_BCAST;
1531 if (options & MWF)
1532 wolopts |= WAKE_MCAST;
1533
1534 return wolopts;
1535}
1536
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001537static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1538{
1539 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001540
Francois Romieuda78dbf2012-01-26 14:18:23 +01001541 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001542 wol->supported = WAKE_ANY;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001543 wol->wolopts = tp->saved_wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001544 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001545}
1546
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001547static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001548{
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001549 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001550 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001551 u32 opt;
1552 u16 reg;
1553 u8 mask;
1554 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001555 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001556 { WAKE_UCAST, Config5, UWF },
1557 { WAKE_BCAST, Config5, BWF },
1558 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001559 { WAKE_ANY, Config5, LanWake },
1560 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001561 };
Francois Romieu851e6022012-04-17 11:10:11 +02001562 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001563
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001564 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001565
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001566 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001567 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1568 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001569 tmp = ARRAY_SIZE(cfg) - 1;
1570 if (wolopts & WAKE_MAGIC)
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001571 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001572 0x0dc,
1573 ERIAR_MASK_0100,
1574 MagicPacket_v2,
1575 0x0000,
1576 ERIAR_EXGMAC);
1577 else
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001578 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001579 0x0dc,
1580 ERIAR_MASK_0100,
1581 0x0000,
1582 MagicPacket_v2,
1583 ERIAR_EXGMAC);
1584 break;
1585 default:
1586 tmp = ARRAY_SIZE(cfg);
1587 break;
1588 }
1589
1590 for (i = 0; i < tmp; i++) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001591 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001592 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001593 options |= cfg[i].mask;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001594 RTL_W8(tp, cfg[i].reg, options);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001595 }
1596
Francois Romieu851e6022012-04-17 11:10:11 +02001597 switch (tp->mac_version) {
1598 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001599 options = RTL_R8(tp, Config1) & ~PMEnable;
Francois Romieu851e6022012-04-17 11:10:11 +02001600 if (wolopts)
1601 options |= PMEnable;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001602 RTL_W8(tp, Config1, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001603 break;
1604 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001605 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
Francois Romieud387b422012-04-17 11:12:01 +02001606 if (wolopts)
1607 options |= PME_SIGNAL;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001608 RTL_W8(tp, Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001609 break;
1610 }
1611
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001612 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001613}
1614
1615static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1616{
1617 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001618 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001619
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001620 if (wol->wolopts & ~WAKE_ANY)
1621 return -EINVAL;
1622
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001623 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001624
Francois Romieuda78dbf2012-01-26 14:18:23 +01001625 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001626
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001627 tp->saved_wolopts = wol->wolopts;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001628
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001629 if (pm_runtime_active(d))
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001630 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001631
1632 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001633
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001634 device_set_wakeup_enable(d, tp->saved_wolopts);
françois romieuea809072010-11-08 13:23:58 +00001635
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001636 pm_runtime_put_noidle(d);
1637
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001638 return 0;
1639}
1640
Francois Romieu31bd2042011-04-26 18:58:59 +02001641static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
1642{
Francois Romieu85bffe62011-04-27 08:22:39 +02001643 return rtl_chip_infos[tp->mac_version].fw_name;
Francois Romieu31bd2042011-04-26 18:58:59 +02001644}
1645
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646static void rtl8169_get_drvinfo(struct net_device *dev,
1647 struct ethtool_drvinfo *info)
1648{
1649 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001650 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651
Rick Jones68aad782011-11-07 13:29:27 +00001652 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
1653 strlcpy(info->version, RTL8169_VERSION, sizeof(info->version));
1654 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001655 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Rick Jones8ac72d12011-11-22 14:06:26 +00001656 if (!IS_ERR_OR_NULL(rtl_fw))
1657 strlcpy(info->fw_version, rtl_fw->version,
1658 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659}
1660
1661static int rtl8169_get_regs_len(struct net_device *dev)
1662{
1663 return R8169_REGS_SIZE;
1664}
1665
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666static int rtl8169_set_speed_xmii(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001667 u8 autoneg, u16 speed, u8 duplex, u32 adv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668{
1669 struct rtl8169_private *tp = netdev_priv(dev);
françois romieu3577aa12009-05-19 10:46:48 +00001670 int giga_ctrl, bmcr;
Oliver Neukum54405cd2011-01-06 21:55:13 +01001671 int rc = -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672
Hayes Wang716b50a2011-02-22 17:26:18 +08001673 rtl_writephy(tp, 0x1f, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674
1675 if (autoneg == AUTONEG_ENABLE) {
françois romieu3577aa12009-05-19 10:46:48 +00001676 int auto_nego;
1677
françois romieu4da19632011-01-03 15:07:55 +00001678 auto_nego = rtl_readphy(tp, MII_ADVERTISE);
Oliver Neukum54405cd2011-01-06 21:55:13 +01001679 auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
1680 ADVERTISE_100HALF | ADVERTISE_100FULL);
1681
1682 if (adv & ADVERTISED_10baseT_Half)
1683 auto_nego |= ADVERTISE_10HALF;
1684 if (adv & ADVERTISED_10baseT_Full)
1685 auto_nego |= ADVERTISE_10FULL;
1686 if (adv & ADVERTISED_100baseT_Half)
1687 auto_nego |= ADVERTISE_100HALF;
1688 if (adv & ADVERTISED_100baseT_Full)
1689 auto_nego |= ADVERTISE_100FULL;
1690
françois romieu3577aa12009-05-19 10:46:48 +00001691 auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1692
françois romieu4da19632011-01-03 15:07:55 +00001693 giga_ctrl = rtl_readphy(tp, MII_CTRL1000);
françois romieu3577aa12009-05-19 10:46:48 +00001694 giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
1695
1696 /* The 8100e/8101e/8102e do Fast Ethernet only. */
Francois Romieu826e6cb2011-03-11 20:30:24 +01001697 if (tp->mii.supports_gmii) {
Oliver Neukum54405cd2011-01-06 21:55:13 +01001698 if (adv & ADVERTISED_1000baseT_Half)
1699 giga_ctrl |= ADVERTISE_1000HALF;
1700 if (adv & ADVERTISED_1000baseT_Full)
1701 giga_ctrl |= ADVERTISE_1000FULL;
1702 } else if (adv & (ADVERTISED_1000baseT_Half |
1703 ADVERTISED_1000baseT_Full)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00001704 netif_info(tp, link, dev,
1705 "PHY does not support 1000Mbps\n");
Oliver Neukum54405cd2011-01-06 21:55:13 +01001706 goto out;
Francois Romieubcf0bf92006-07-26 23:14:13 +02001707 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708
françois romieu3577aa12009-05-19 10:46:48 +00001709 bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
Francois Romieu623a1592006-05-14 12:42:14 +02001710
françois romieu4da19632011-01-03 15:07:55 +00001711 rtl_writephy(tp, MII_ADVERTISE, auto_nego);
1712 rtl_writephy(tp, MII_CTRL1000, giga_ctrl);
françois romieu3577aa12009-05-19 10:46:48 +00001713 } else {
françois romieu3577aa12009-05-19 10:46:48 +00001714 if (speed == SPEED_10)
1715 bmcr = 0;
1716 else if (speed == SPEED_100)
1717 bmcr = BMCR_SPEED100;
1718 else
Oliver Neukum54405cd2011-01-06 21:55:13 +01001719 goto out;
françois romieu3577aa12009-05-19 10:46:48 +00001720
1721 if (duplex == DUPLEX_FULL)
1722 bmcr |= BMCR_FULLDPLX;
Roger So2584fbc2007-07-31 23:52:42 +02001723 }
1724
françois romieu4da19632011-01-03 15:07:55 +00001725 rtl_writephy(tp, MII_BMCR, bmcr);
françois romieu3577aa12009-05-19 10:46:48 +00001726
Francois Romieucecb5fd2011-04-01 10:21:07 +02001727 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
1728 tp->mac_version == RTL_GIGA_MAC_VER_03) {
françois romieu3577aa12009-05-19 10:46:48 +00001729 if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
françois romieu4da19632011-01-03 15:07:55 +00001730 rtl_writephy(tp, 0x17, 0x2138);
1731 rtl_writephy(tp, 0x0e, 0x0260);
françois romieu3577aa12009-05-19 10:46:48 +00001732 } else {
françois romieu4da19632011-01-03 15:07:55 +00001733 rtl_writephy(tp, 0x17, 0x2108);
1734 rtl_writephy(tp, 0x0e, 0x0000);
françois romieu3577aa12009-05-19 10:46:48 +00001735 }
1736 }
1737
Oliver Neukum54405cd2011-01-06 21:55:13 +01001738 rc = 0;
1739out:
1740 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741}
1742
1743static int rtl8169_set_speed(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001744 u8 autoneg, u16 speed, u8 duplex, u32 advertising)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745{
Heiner Kallweit335c9972018-07-01 00:25:19 +02001746 return rtl8169_set_speed_xmii(dev, autoneg, speed, duplex, advertising);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747}
1748
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001749static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1750 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751{
Francois Romieud58d46b2011-05-03 16:38:29 +02001752 struct rtl8169_private *tp = netdev_priv(dev);
1753
Francois Romieu2b7b4312011-04-18 22:53:24 -07001754 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001755 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756
Francois Romieud58d46b2011-05-03 16:38:29 +02001757 if (dev->mtu > JUMBO_1K &&
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02001758 tp->mac_version > RTL_GIGA_MAC_VER_06)
Francois Romieud58d46b2011-05-03 16:38:29 +02001759 features &= ~NETIF_F_IP_CSUM;
1760
Michał Mirosław350fb322011-04-08 06:35:56 +00001761 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762}
1763
Heiner Kallweita3984572018-04-28 22:19:15 +02001764static int rtl8169_set_features(struct net_device *dev,
1765 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001766{
1767 struct rtl8169_private *tp = netdev_priv(dev);
hayeswang929a0312014-09-16 11:40:47 +08001768 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769
Heiner Kallweita3984572018-04-28 22:19:15 +02001770 rtl_lock_work(tp);
1771
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001772 rx_config = RTL_R32(tp, RxConfig);
hayeswang929a0312014-09-16 11:40:47 +08001773 if (features & NETIF_F_RXALL)
1774 rx_config |= (AcceptErr | AcceptRunt);
1775 else
1776 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001778 RTL_W32(tp, RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001779
hayeswang929a0312014-09-16 11:40:47 +08001780 if (features & NETIF_F_RXCSUM)
1781 tp->cp_cmd |= RxChkSum;
1782 else
1783 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001784
hayeswang929a0312014-09-16 11:40:47 +08001785 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1786 tp->cp_cmd |= RxVlan;
1787 else
1788 tp->cp_cmd &= ~RxVlan;
1789
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001790 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1791 RTL_R16(tp, CPlusCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792
Francois Romieuda78dbf2012-01-26 14:18:23 +01001793 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794
1795 return 0;
1796}
1797
Kirill Smelkov810f4892012-11-10 21:11:02 +04001798static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001800 return (skb_vlan_tag_present(skb)) ?
1801 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802}
1803
Francois Romieu7a8fc772011-03-01 17:18:33 +01001804static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805{
1806 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807
Francois Romieu7a8fc772011-03-01 17:18:33 +01001808 if (opts2 & RxVlanTag)
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001809 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001810}
1811
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1813 void *p)
1814{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001815 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02001816 u32 __iomem *data = tp->mmio_addr;
1817 u32 *dw = p;
1818 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819
Francois Romieuda78dbf2012-01-26 14:18:23 +01001820 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02001821 for (i = 0; i < R8169_REGS_SIZE; i += 4)
1822 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001823 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824}
1825
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001826static u32 rtl8169_get_msglevel(struct net_device *dev)
1827{
1828 struct rtl8169_private *tp = netdev_priv(dev);
1829
1830 return tp->msg_enable;
1831}
1832
1833static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1834{
1835 struct rtl8169_private *tp = netdev_priv(dev);
1836
1837 tp->msg_enable = value;
1838}
1839
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001840static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1841 "tx_packets",
1842 "rx_packets",
1843 "tx_errors",
1844 "rx_errors",
1845 "rx_missed",
1846 "align_errors",
1847 "tx_single_collisions",
1848 "tx_multi_collisions",
1849 "unicast",
1850 "broadcast",
1851 "multicast",
1852 "tx_aborted",
1853 "tx_underrun",
1854};
1855
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001856static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001857{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001858 switch (sset) {
1859 case ETH_SS_STATS:
1860 return ARRAY_SIZE(rtl8169_gstrings);
1861 default:
1862 return -EOPNOTSUPP;
1863 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001864}
1865
Corinna Vinschen42020322015-09-10 10:47:35 +02001866DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001867{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001868 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001869}
1870
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001871static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001872{
Corinna Vinschen42020322015-09-10 10:47:35 +02001873 dma_addr_t paddr = tp->counters_phys_addr;
1874 u32 cmd;
Corinna Vinschen42020322015-09-10 10:47:35 +02001875
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001876 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
1877 RTL_R32(tp, CounterAddrHigh);
Corinna Vinschen42020322015-09-10 10:47:35 +02001878 cmd = (u64)paddr & DMA_BIT_MASK(32);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001879 RTL_W32(tp, CounterAddrLow, cmd);
1880 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
Corinna Vinschen42020322015-09-10 10:47:35 +02001881
Francois Romieua78e9362018-01-26 01:53:26 +01001882 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001883}
1884
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001885static bool rtl8169_reset_counters(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001886{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001887 /*
1888 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
1889 * tally counters.
1890 */
1891 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
1892 return true;
1893
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001894 return rtl8169_do_counters(tp, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02001895}
1896
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001897static bool rtl8169_update_counters(struct rtl8169_private *tp)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001898{
Ivan Vecera355423d2009-02-06 21:49:57 -08001899 /*
1900 * Some chips are unable to dump tally counters when the receiver
1901 * is disabled.
1902 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001903 if ((RTL_R8(tp, ChipCmd) & CmdRxEnb) == 0)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001904 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001905
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001906 return rtl8169_do_counters(tp, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001907}
1908
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001909static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001910{
Corinna Vinschen42020322015-09-10 10:47:35 +02001911 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001912 bool ret = false;
1913
1914 /*
1915 * rtl8169_init_counter_offsets is called from rtl_open. On chip
1916 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
1917 * reset by a power cycle, while the counter values collected by the
1918 * driver are reset at every driver unload/load cycle.
1919 *
1920 * To make sure the HW values returned by @get_stats64 match the SW
1921 * values, we collect the initial values at first open(*) and use them
1922 * as offsets to normalize the values returned by @get_stats64.
1923 *
1924 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
1925 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
1926 * set at open time by rtl_hw_start.
1927 */
1928
1929 if (tp->tc_offset.inited)
1930 return true;
1931
1932 /* If both, reset and update fail, propagate to caller. */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001933 if (rtl8169_reset_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001934 ret = true;
1935
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001936 if (rtl8169_update_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001937 ret = true;
1938
Corinna Vinschen42020322015-09-10 10:47:35 +02001939 tp->tc_offset.tx_errors = counters->tx_errors;
1940 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
1941 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001942 tp->tc_offset.inited = true;
1943
1944 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001945}
1946
Ivan Vecera355423d2009-02-06 21:49:57 -08001947static void rtl8169_get_ethtool_stats(struct net_device *dev,
1948 struct ethtool_stats *stats, u64 *data)
1949{
1950 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001951 struct device *d = tp_to_dev(tp);
Corinna Vinschen42020322015-09-10 10:47:35 +02001952 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08001953
1954 ASSERT_RTNL();
1955
Chun-Hao Line0636232016-07-29 16:37:55 +08001956 pm_runtime_get_noresume(d);
1957
1958 if (pm_runtime_active(d))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001959 rtl8169_update_counters(tp);
Chun-Hao Line0636232016-07-29 16:37:55 +08001960
1961 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08001962
Corinna Vinschen42020322015-09-10 10:47:35 +02001963 data[0] = le64_to_cpu(counters->tx_packets);
1964 data[1] = le64_to_cpu(counters->rx_packets);
1965 data[2] = le64_to_cpu(counters->tx_errors);
1966 data[3] = le32_to_cpu(counters->rx_errors);
1967 data[4] = le16_to_cpu(counters->rx_missed);
1968 data[5] = le16_to_cpu(counters->align_errors);
1969 data[6] = le32_to_cpu(counters->tx_one_collision);
1970 data[7] = le32_to_cpu(counters->tx_multi_collision);
1971 data[8] = le64_to_cpu(counters->rx_unicast);
1972 data[9] = le64_to_cpu(counters->rx_broadcast);
1973 data[10] = le32_to_cpu(counters->rx_multicast);
1974 data[11] = le16_to_cpu(counters->tx_aborted);
1975 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08001976}
1977
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001978static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1979{
1980 switch(stringset) {
1981 case ETH_SS_STATS:
1982 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1983 break;
1984 }
1985}
1986
Francois Romieu50970832017-10-27 13:24:49 +03001987/*
1988 * Interrupt coalescing
1989 *
1990 * > 1 - the availability of the IntrMitigate (0xe2) register through the
1991 * > 8169, 8168 and 810x line of chipsets
1992 *
1993 * 8169, 8168, and 8136(810x) serial chipsets support it.
1994 *
1995 * > 2 - the Tx timer unit at gigabit speed
1996 *
1997 * The unit of the timer depends on both the speed and the setting of CPlusCmd
1998 * (0xe0) bit 1 and bit 0.
1999 *
2000 * For 8169
2001 * bit[1:0] \ speed 1000M 100M 10M
2002 * 0 0 320ns 2.56us 40.96us
2003 * 0 1 2.56us 20.48us 327.7us
2004 * 1 0 5.12us 40.96us 655.4us
2005 * 1 1 10.24us 81.92us 1.31ms
2006 *
2007 * For the other
2008 * bit[1:0] \ speed 1000M 100M 10M
2009 * 0 0 5us 2.56us 40.96us
2010 * 0 1 40us 20.48us 327.7us
2011 * 1 0 80us 40.96us 655.4us
2012 * 1 1 160us 81.92us 1.31ms
2013 */
2014
2015/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
2016struct rtl_coalesce_scale {
2017 /* Rx / Tx */
2018 u32 nsecs[2];
2019};
2020
2021/* rx/tx scale factors for all CPlusCmd[0:1] cases */
2022struct rtl_coalesce_info {
2023 u32 speed;
2024 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
2025};
2026
2027/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
2028#define rxtx_x1822(r, t) { \
2029 {{(r), (t)}}, \
2030 {{(r)*8, (t)*8}}, \
2031 {{(r)*8*2, (t)*8*2}}, \
2032 {{(r)*8*2*2, (t)*8*2*2}}, \
2033}
2034static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
2035 /* speed delays: rx00 tx00 */
2036 { SPEED_10, rxtx_x1822(40960, 40960) },
2037 { SPEED_100, rxtx_x1822( 2560, 2560) },
2038 { SPEED_1000, rxtx_x1822( 320, 320) },
2039 { 0 },
2040};
2041
2042static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
2043 /* speed delays: rx00 tx00 */
2044 { SPEED_10, rxtx_x1822(40960, 40960) },
2045 { SPEED_100, rxtx_x1822( 2560, 2560) },
2046 { SPEED_1000, rxtx_x1822( 5000, 5000) },
2047 { 0 },
2048};
2049#undef rxtx_x1822
2050
2051/* get rx/tx scale vector corresponding to current speed */
2052static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
2053{
2054 struct rtl8169_private *tp = netdev_priv(dev);
2055 struct ethtool_link_ksettings ecmd;
2056 const struct rtl_coalesce_info *ci;
2057 int rc;
2058
Heiner Kallweit45772432018-07-17 22:51:44 +02002059 rc = phy_ethtool_get_link_ksettings(dev, &ecmd);
Francois Romieu50970832017-10-27 13:24:49 +03002060 if (rc < 0)
2061 return ERR_PTR(rc);
2062
2063 for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
2064 if (ecmd.base.speed == ci->speed) {
2065 return ci;
2066 }
2067 }
2068
2069 return ERR_PTR(-ELNRNG);
2070}
2071
2072static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
2073{
2074 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03002075 const struct rtl_coalesce_info *ci;
2076 const struct rtl_coalesce_scale *scale;
2077 struct {
2078 u32 *max_frames;
2079 u32 *usecs;
2080 } coal_settings [] = {
2081 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
2082 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
2083 }, *p = coal_settings;
2084 int i;
2085 u16 w;
2086
2087 memset(ec, 0, sizeof(*ec));
2088
2089 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
2090 ci = rtl_coalesce_info(dev);
2091 if (IS_ERR(ci))
2092 return PTR_ERR(ci);
2093
Heiner Kallweit0ae09742018-04-28 22:19:26 +02002094 scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
Francois Romieu50970832017-10-27 13:24:49 +03002095
2096 /* read IntrMitigate and adjust according to scale */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002097 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
Francois Romieu50970832017-10-27 13:24:49 +03002098 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
2099 w >>= RTL_COALESCE_SHIFT;
2100 *p->usecs = w & RTL_COALESCE_MASK;
2101 }
2102
2103 for (i = 0; i < 2; i++) {
2104 p = coal_settings + i;
2105 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
2106
2107 /*
2108 * ethtool_coalesce says it is illegal to set both usecs and
2109 * max_frames to 0.
2110 */
2111 if (!*p->usecs && !*p->max_frames)
2112 *p->max_frames = 1;
2113 }
2114
2115 return 0;
2116}
2117
2118/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
2119static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
2120 struct net_device *dev, u32 nsec, u16 *cp01)
2121{
2122 const struct rtl_coalesce_info *ci;
2123 u16 i;
2124
2125 ci = rtl_coalesce_info(dev);
2126 if (IS_ERR(ci))
2127 return ERR_CAST(ci);
2128
2129 for (i = 0; i < 4; i++) {
2130 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
2131 ci->scalev[i].nsecs[1]);
2132 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
2133 *cp01 = i;
2134 return &ci->scalev[i];
2135 }
2136 }
2137
2138 return ERR_PTR(-EINVAL);
2139}
2140
2141static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
2142{
2143 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03002144 const struct rtl_coalesce_scale *scale;
2145 struct {
2146 u32 frames;
2147 u32 usecs;
2148 } coal_settings [] = {
2149 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
2150 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
2151 }, *p = coal_settings;
2152 u16 w = 0, cp01;
2153 int i;
2154
2155 scale = rtl_coalesce_choose_scale(dev,
2156 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
2157 if (IS_ERR(scale))
2158 return PTR_ERR(scale);
2159
2160 for (i = 0; i < 2; i++, p++) {
2161 u32 units;
2162
2163 /*
2164 * accept max_frames=1 we returned in rtl_get_coalesce.
2165 * accept it not only when usecs=0 because of e.g. the following scenario:
2166 *
2167 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
2168 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
2169 * - then user does `ethtool -C eth0 rx-usecs 100`
2170 *
2171 * since ethtool sends to kernel whole ethtool_coalesce
2172 * settings, if we do not handle rx_usecs=!0, rx_frames=1
2173 * we'll reject it below in `frames % 4 != 0`.
2174 */
2175 if (p->frames == 1) {
2176 p->frames = 0;
2177 }
2178
2179 units = p->usecs * 1000 / scale->nsecs[i];
2180 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
2181 return -EINVAL;
2182
2183 w <<= RTL_COALESCE_SHIFT;
2184 w |= units;
2185 w <<= RTL_COALESCE_SHIFT;
2186 w |= p->frames >> 2;
2187 }
2188
2189 rtl_lock_work(tp);
2190
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002191 RTL_W16(tp, IntrMitigate, swab16(w));
Francois Romieu50970832017-10-27 13:24:49 +03002192
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +02002193 tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002194 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
2195 RTL_R16(tp, CPlusCmd);
Francois Romieu50970832017-10-27 13:24:49 +03002196
2197 rtl_unlock_work(tp);
2198
2199 return 0;
2200}
2201
Jeff Garzik7282d492006-09-13 14:30:00 -04002202static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002203 .get_drvinfo = rtl8169_get_drvinfo,
2204 .get_regs_len = rtl8169_get_regs_len,
2205 .get_link = ethtool_op_get_link,
Francois Romieu50970832017-10-27 13:24:49 +03002206 .get_coalesce = rtl_get_coalesce,
2207 .set_coalesce = rtl_set_coalesce,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002208 .get_msglevel = rtl8169_get_msglevel,
2209 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002210 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002211 .get_wol = rtl8169_get_wol,
2212 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002213 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002214 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002215 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002216 .get_ts_info = ethtool_op_get_ts_info,
Heiner Kallweitdd849572018-07-17 22:51:48 +02002217 .nway_reset = phy_ethtool_nway_reset,
Heiner Kallweit45772432018-07-17 22:51:44 +02002218 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2219 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002220};
2221
Francois Romieu07d3f512007-02-21 22:40:46 +01002222static void rtl8169_get_mac_version(struct rtl8169_private *tp,
Heiner Kallweit22148df2018-04-22 17:15:15 +02002223 u8 default_version)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002224{
Francois Romieu0e485152007-02-20 00:00:26 +01002225 /*
2226 * The driver currently handles the 8168Bf and the 8168Be identically
2227 * but they can be identified more specifically through the test below
2228 * if needed:
2229 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002230 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002231 *
2232 * Same thing for the 8101Eb and the 8101Ec:
2233 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002234 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002235 */
Francois Romieu37441002011-06-17 22:58:54 +02002236 static const struct rtl_mac_info {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002237 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002238 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002239 int mac_version;
2240 } mac_info[] = {
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002241 /* 8168EP family. */
2242 { 0x7cf00000, 0x50200000, RTL_GIGA_MAC_VER_51 },
2243 { 0x7cf00000, 0x50100000, RTL_GIGA_MAC_VER_50 },
2244 { 0x7cf00000, 0x50000000, RTL_GIGA_MAC_VER_49 },
2245
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002246 /* 8168H family. */
2247 { 0x7cf00000, 0x54100000, RTL_GIGA_MAC_VER_46 },
2248 { 0x7cf00000, 0x54000000, RTL_GIGA_MAC_VER_45 },
2249
Hayes Wangc5583862012-07-02 17:23:22 +08002250 /* 8168G family. */
hayeswang45dd95c2013-07-08 17:09:01 +08002251 { 0x7cf00000, 0x5c800000, RTL_GIGA_MAC_VER_44 },
hayeswang57538c42013-04-01 22:23:40 +00002252 { 0x7cf00000, 0x50900000, RTL_GIGA_MAC_VER_42 },
Hayes Wangc5583862012-07-02 17:23:22 +08002253 { 0x7cf00000, 0x4c100000, RTL_GIGA_MAC_VER_41 },
2254 { 0x7cf00000, 0x4c000000, RTL_GIGA_MAC_VER_40 },
2255
Hayes Wangc2218922011-09-06 16:55:18 +08002256 /* 8168F family. */
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08002257 { 0x7c800000, 0x48800000, RTL_GIGA_MAC_VER_38 },
Hayes Wangc2218922011-09-06 16:55:18 +08002258 { 0x7cf00000, 0x48100000, RTL_GIGA_MAC_VER_36 },
2259 { 0x7cf00000, 0x48000000, RTL_GIGA_MAC_VER_35 },
2260
hayeswang01dc7fe2011-03-21 01:50:28 +00002261 /* 8168E family. */
Hayes Wang70090422011-07-06 15:58:06 +08002262 { 0x7c800000, 0x2c800000, RTL_GIGA_MAC_VER_34 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002263 { 0x7cf00000, 0x2c100000, RTL_GIGA_MAC_VER_32 },
2264 { 0x7c800000, 0x2c000000, RTL_GIGA_MAC_VER_33 },
2265
Francois Romieu5b538df2008-07-20 16:22:45 +02002266 /* 8168D family. */
françois romieudaf9df62009-10-07 12:44:20 +00002267 { 0x7cf00000, 0x28100000, RTL_GIGA_MAC_VER_25 },
françois romieudaf9df62009-10-07 12:44:20 +00002268 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002269
françois romieue6de30d2011-01-03 15:08:37 +00002270 /* 8168DP family. */
2271 { 0x7cf00000, 0x28800000, RTL_GIGA_MAC_VER_27 },
2272 { 0x7cf00000, 0x28a00000, RTL_GIGA_MAC_VER_28 },
hayeswang4804b3b2011-03-21 01:50:29 +00002273 { 0x7cf00000, 0x28b00000, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002274
Francois Romieuef808d52008-06-29 13:10:54 +02002275 /* 8168C family. */
Francois Romieuef3386f2008-06-29 12:24:30 +02002276 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
Francois Romieuef808d52008-06-29 13:10:54 +02002277 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002278 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002279 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
2280 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
Francois Romieu197ff762008-06-28 13:16:02 +02002281 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
Francois Romieuef808d52008-06-29 13:10:54 +02002282 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002283
2284 /* 8168B family. */
2285 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002286 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
2287 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
2288
2289 /* 8101 family. */
Hayes Wang5598bfe2012-07-02 17:23:21 +08002290 { 0x7c800000, 0x44800000, RTL_GIGA_MAC_VER_39 },
Hayes Wang7e18dca2012-03-30 14:33:02 +08002291 { 0x7c800000, 0x44000000, RTL_GIGA_MAC_VER_37 },
Hayes Wang5a5e4442011-02-22 17:26:21 +08002292 { 0x7cf00000, 0x40900000, RTL_GIGA_MAC_VER_29 },
2293 { 0x7c800000, 0x40800000, RTL_GIGA_MAC_VER_30 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002294 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
2295 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
2296 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
2297 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002298 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002299 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002300 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002301 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
2302 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002303 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
2304 /* FIXME: where did these entries come from ? -- FR */
2305 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
2306 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
2307
2308 /* 8110 family. */
2309 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
2310 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
2311 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
2312 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
2313 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
2314 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
2315
Jean Delvaref21b75e2009-05-26 20:54:48 -07002316 /* Catch-all */
2317 { 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002318 };
2319 const struct rtl_mac_info *p = mac_info;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002320 u32 reg;
2321
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002322 reg = RTL_R32(tp, TxConfig);
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002323 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002324 p++;
2325 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002326
2327 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02002328 dev_notice(tp_to_dev(tp),
2329 "unknown MAC, using family default\n");
Francois Romieu5d320a22011-05-08 17:47:36 +02002330 tp->mac_version = default_version;
hayeswang58152cd2013-04-01 22:23:42 +00002331 } else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
2332 tp->mac_version = tp->mii.supports_gmii ?
2333 RTL_GIGA_MAC_VER_42 :
2334 RTL_GIGA_MAC_VER_43;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002335 } else if (tp->mac_version == RTL_GIGA_MAC_VER_45) {
2336 tp->mac_version = tp->mii.supports_gmii ?
2337 RTL_GIGA_MAC_VER_45 :
2338 RTL_GIGA_MAC_VER_47;
2339 } else if (tp->mac_version == RTL_GIGA_MAC_VER_46) {
2340 tp->mac_version = tp->mii.supports_gmii ?
2341 RTL_GIGA_MAC_VER_46 :
2342 RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002343 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002344}
2345
2346static void rtl8169_print_mac_version(struct rtl8169_private *tp)
2347{
Heiner Kallweit49d17512018-06-28 20:36:15 +02002348 netif_dbg(tp, drv, tp->dev, "mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002349}
2350
Francois Romieu867763c2007-08-17 18:21:58 +02002351struct phy_reg {
2352 u16 reg;
2353 u16 val;
2354};
2355
françois romieu4da19632011-01-03 15:07:55 +00002356static void rtl_writephy_batch(struct rtl8169_private *tp,
2357 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002358{
2359 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002360 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002361 regs++;
2362 }
2363}
2364
françois romieubca03d52011-01-03 15:07:31 +00002365#define PHY_READ 0x00000000
2366#define PHY_DATA_OR 0x10000000
2367#define PHY_DATA_AND 0x20000000
2368#define PHY_BJMPN 0x30000000
hayeswangeee37862013-04-01 22:23:38 +00002369#define PHY_MDIO_CHG 0x40000000
françois romieubca03d52011-01-03 15:07:31 +00002370#define PHY_CLEAR_READCOUNT 0x70000000
2371#define PHY_WRITE 0x80000000
2372#define PHY_READCOUNT_EQ_SKIP 0x90000000
2373#define PHY_COMP_EQ_SKIPN 0xa0000000
2374#define PHY_COMP_NEQ_SKIPN 0xb0000000
2375#define PHY_WRITE_PREVIOUS 0xc0000000
2376#define PHY_SKIPN 0xd0000000
2377#define PHY_DELAY_MS 0xe0000000
françois romieubca03d52011-01-03 15:07:31 +00002378
Hayes Wang960aee62011-06-18 11:37:48 +02002379struct fw_info {
2380 u32 magic;
2381 char version[RTL_VER_SIZE];
2382 __le32 fw_start;
2383 __le32 fw_len;
2384 u8 chksum;
2385} __packed;
2386
Francois Romieu1c361ef2011-06-17 17:16:24 +02002387#define FW_OPCODE_SIZE sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))
2388
2389static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
françois romieubca03d52011-01-03 15:07:31 +00002390{
Francois Romieub6ffd972011-06-17 17:00:05 +02002391 const struct firmware *fw = rtl_fw->fw;
Hayes Wang960aee62011-06-18 11:37:48 +02002392 struct fw_info *fw_info = (struct fw_info *)fw->data;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002393 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2394 char *version = rtl_fw->version;
2395 bool rc = false;
françois romieubca03d52011-01-03 15:07:31 +00002396
Francois Romieu1c361ef2011-06-17 17:16:24 +02002397 if (fw->size < FW_OPCODE_SIZE)
2398 goto out;
Hayes Wang960aee62011-06-18 11:37:48 +02002399
2400 if (!fw_info->magic) {
2401 size_t i, size, start;
2402 u8 checksum = 0;
2403
2404 if (fw->size < sizeof(*fw_info))
2405 goto out;
2406
2407 for (i = 0; i < fw->size; i++)
2408 checksum += fw->data[i];
2409 if (checksum != 0)
2410 goto out;
2411
2412 start = le32_to_cpu(fw_info->fw_start);
2413 if (start > fw->size)
2414 goto out;
2415
2416 size = le32_to_cpu(fw_info->fw_len);
2417 if (size > (fw->size - start) / FW_OPCODE_SIZE)
2418 goto out;
2419
2420 memcpy(version, fw_info->version, RTL_VER_SIZE);
2421
2422 pa->code = (__le32 *)(fw->data + start);
2423 pa->size = size;
2424 } else {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002425 if (fw->size % FW_OPCODE_SIZE)
2426 goto out;
2427
2428 strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);
2429
2430 pa->code = (__le32 *)fw->data;
2431 pa->size = fw->size / FW_OPCODE_SIZE;
2432 }
2433 version[RTL_VER_SIZE - 1] = 0;
2434
2435 rc = true;
2436out:
2437 return rc;
2438}
2439
Francois Romieufd112f22011-06-18 00:10:29 +02002440static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
2441 struct rtl_fw_phy_action *pa)
Francois Romieu1c361ef2011-06-17 17:16:24 +02002442{
Francois Romieufd112f22011-06-18 00:10:29 +02002443 bool rc = false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002444 size_t index;
2445
Francois Romieu1c361ef2011-06-17 17:16:24 +02002446 for (index = 0; index < pa->size; index++) {
2447 u32 action = le32_to_cpu(pa->code[index]);
hayeswang42b82dc2011-01-10 02:07:25 +00002448 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00002449
hayeswang42b82dc2011-01-10 02:07:25 +00002450 switch(action & 0xf0000000) {
2451 case PHY_READ:
2452 case PHY_DATA_OR:
2453 case PHY_DATA_AND:
hayeswangeee37862013-04-01 22:23:38 +00002454 case PHY_MDIO_CHG:
hayeswang42b82dc2011-01-10 02:07:25 +00002455 case PHY_CLEAR_READCOUNT:
2456 case PHY_WRITE:
2457 case PHY_WRITE_PREVIOUS:
2458 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00002459 break;
2460
hayeswang42b82dc2011-01-10 02:07:25 +00002461 case PHY_BJMPN:
2462 if (regno > index) {
Francois Romieufd112f22011-06-18 00:10:29 +02002463 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002464 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002465 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002466 }
2467 break;
2468 case PHY_READCOUNT_EQ_SKIP:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002469 if (index + 2 >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002470 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002471 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002472 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002473 }
2474 break;
2475 case PHY_COMP_EQ_SKIPN:
2476 case PHY_COMP_NEQ_SKIPN:
2477 case PHY_SKIPN:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002478 if (index + 1 + regno >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002479 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002480 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002481 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002482 }
2483 break;
2484
hayeswang42b82dc2011-01-10 02:07:25 +00002485 default:
Francois Romieufd112f22011-06-18 00:10:29 +02002486 netif_err(tp, ifup, tp->dev,
hayeswang42b82dc2011-01-10 02:07:25 +00002487 "Invalid action 0x%08x\n", action);
Francois Romieufd112f22011-06-18 00:10:29 +02002488 goto out;
françois romieubca03d52011-01-03 15:07:31 +00002489 }
2490 }
Francois Romieufd112f22011-06-18 00:10:29 +02002491 rc = true;
2492out:
2493 return rc;
2494}
françois romieubca03d52011-01-03 15:07:31 +00002495
Francois Romieufd112f22011-06-18 00:10:29 +02002496static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2497{
2498 struct net_device *dev = tp->dev;
2499 int rc = -EINVAL;
2500
2501 if (!rtl_fw_format_ok(tp, rtl_fw)) {
Yannick Guerrini5c2d2b12015-02-24 13:03:51 +01002502 netif_err(tp, ifup, dev, "invalid firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002503 goto out;
2504 }
2505
2506 if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
2507 rc = 0;
2508out:
2509 return rc;
2510}
2511
2512static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2513{
2514 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
hayeswangeee37862013-04-01 22:23:38 +00002515 struct mdio_ops org, *ops = &tp->mdio_ops;
Francois Romieufd112f22011-06-18 00:10:29 +02002516 u32 predata, count;
2517 size_t index;
2518
2519 predata = count = 0;
hayeswangeee37862013-04-01 22:23:38 +00002520 org.write = ops->write;
2521 org.read = ops->read;
hayeswang42b82dc2011-01-10 02:07:25 +00002522
Francois Romieu1c361ef2011-06-17 17:16:24 +02002523 for (index = 0; index < pa->size; ) {
2524 u32 action = le32_to_cpu(pa->code[index]);
françois romieubca03d52011-01-03 15:07:31 +00002525 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00002526 u32 regno = (action & 0x0fff0000) >> 16;
2527
2528 if (!action)
2529 break;
françois romieubca03d52011-01-03 15:07:31 +00002530
2531 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00002532 case PHY_READ:
2533 predata = rtl_readphy(tp, regno);
2534 count++;
2535 index++;
françois romieubca03d52011-01-03 15:07:31 +00002536 break;
hayeswang42b82dc2011-01-10 02:07:25 +00002537 case PHY_DATA_OR:
2538 predata |= data;
2539 index++;
2540 break;
2541 case PHY_DATA_AND:
2542 predata &= data;
2543 index++;
2544 break;
2545 case PHY_BJMPN:
2546 index -= regno;
2547 break;
hayeswangeee37862013-04-01 22:23:38 +00002548 case PHY_MDIO_CHG:
2549 if (data == 0) {
2550 ops->write = org.write;
2551 ops->read = org.read;
2552 } else if (data == 1) {
2553 ops->write = mac_mcu_write;
2554 ops->read = mac_mcu_read;
2555 }
2556
hayeswang42b82dc2011-01-10 02:07:25 +00002557 index++;
2558 break;
2559 case PHY_CLEAR_READCOUNT:
2560 count = 0;
2561 index++;
2562 break;
2563 case PHY_WRITE:
2564 rtl_writephy(tp, regno, data);
2565 index++;
2566 break;
2567 case PHY_READCOUNT_EQ_SKIP:
Francois Romieucecb5fd2011-04-01 10:21:07 +02002568 index += (count == data) ? 2 : 1;
hayeswang42b82dc2011-01-10 02:07:25 +00002569 break;
2570 case PHY_COMP_EQ_SKIPN:
2571 if (predata == data)
2572 index += regno;
2573 index++;
2574 break;
2575 case PHY_COMP_NEQ_SKIPN:
2576 if (predata != data)
2577 index += regno;
2578 index++;
2579 break;
2580 case PHY_WRITE_PREVIOUS:
2581 rtl_writephy(tp, regno, predata);
2582 index++;
2583 break;
2584 case PHY_SKIPN:
2585 index += regno + 1;
2586 break;
2587 case PHY_DELAY_MS:
2588 mdelay(data);
2589 index++;
2590 break;
2591
françois romieubca03d52011-01-03 15:07:31 +00002592 default:
2593 BUG();
2594 }
2595 }
hayeswangeee37862013-04-01 22:23:38 +00002596
2597 ops->write = org.write;
2598 ops->read = org.read;
françois romieubca03d52011-01-03 15:07:31 +00002599}
2600
françois romieuf1e02ed2011-01-13 13:07:53 +00002601static void rtl_release_firmware(struct rtl8169_private *tp)
2602{
Francois Romieub6ffd972011-06-17 17:00:05 +02002603 if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
2604 release_firmware(tp->rtl_fw->fw);
2605 kfree(tp->rtl_fw);
2606 }
2607 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
françois romieuf1e02ed2011-01-13 13:07:53 +00002608}
2609
François Romieu953a12c2011-04-24 17:38:48 +02002610static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002611{
Francois Romieub6ffd972011-06-17 17:00:05 +02002612 struct rtl_fw *rtl_fw = tp->rtl_fw;
françois romieuf1e02ed2011-01-13 13:07:53 +00002613
2614 /* TODO: release firmware once rtl_phy_write_fw signals failures. */
Francois Romieueef63cc2013-02-08 23:43:20 +01002615 if (!IS_ERR_OR_NULL(rtl_fw))
Francois Romieub6ffd972011-06-17 17:00:05 +02002616 rtl_phy_write_fw(tp, rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002617}
2618
2619static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2620{
2621 if (rtl_readphy(tp, reg) != val)
2622 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2623 else
2624 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002625}
2626
françois romieu4da19632011-01-03 15:07:55 +00002627static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002628{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002629 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002630 { 0x1f, 0x0001 },
2631 { 0x06, 0x006e },
2632 { 0x08, 0x0708 },
2633 { 0x15, 0x4000 },
2634 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002635
françois romieu0b9b5712009-08-10 19:44:56 +00002636 { 0x1f, 0x0001 },
2637 { 0x03, 0x00a1 },
2638 { 0x02, 0x0008 },
2639 { 0x01, 0x0120 },
2640 { 0x00, 0x1000 },
2641 { 0x04, 0x0800 },
2642 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002643
françois romieu0b9b5712009-08-10 19:44:56 +00002644 { 0x03, 0xff41 },
2645 { 0x02, 0xdf60 },
2646 { 0x01, 0x0140 },
2647 { 0x00, 0x0077 },
2648 { 0x04, 0x7800 },
2649 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002650
françois romieu0b9b5712009-08-10 19:44:56 +00002651 { 0x03, 0x802f },
2652 { 0x02, 0x4f02 },
2653 { 0x01, 0x0409 },
2654 { 0x00, 0xf0f9 },
2655 { 0x04, 0x9800 },
2656 { 0x04, 0x9000 },
2657
2658 { 0x03, 0xdf01 },
2659 { 0x02, 0xdf20 },
2660 { 0x01, 0xff95 },
2661 { 0x00, 0xba00 },
2662 { 0x04, 0xa800 },
2663 { 0x04, 0xa000 },
2664
2665 { 0x03, 0xff41 },
2666 { 0x02, 0xdf20 },
2667 { 0x01, 0x0140 },
2668 { 0x00, 0x00bb },
2669 { 0x04, 0xb800 },
2670 { 0x04, 0xb000 },
2671
2672 { 0x03, 0xdf41 },
2673 { 0x02, 0xdc60 },
2674 { 0x01, 0x6340 },
2675 { 0x00, 0x007d },
2676 { 0x04, 0xd800 },
2677 { 0x04, 0xd000 },
2678
2679 { 0x03, 0xdf01 },
2680 { 0x02, 0xdf20 },
2681 { 0x01, 0x100a },
2682 { 0x00, 0xa0ff },
2683 { 0x04, 0xf800 },
2684 { 0x04, 0xf000 },
2685
2686 { 0x1f, 0x0000 },
2687 { 0x0b, 0x0000 },
2688 { 0x00, 0x9200 }
2689 };
2690
françois romieu4da19632011-01-03 15:07:55 +00002691 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002692}
2693
françois romieu4da19632011-01-03 15:07:55 +00002694static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002695{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002696 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002697 { 0x1f, 0x0002 },
2698 { 0x01, 0x90d0 },
2699 { 0x1f, 0x0000 }
2700 };
2701
françois romieu4da19632011-01-03 15:07:55 +00002702 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02002703}
2704
françois romieu4da19632011-01-03 15:07:55 +00002705static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002706{
2707 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002708
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002709 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2710 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002711 return;
2712
françois romieu4da19632011-01-03 15:07:55 +00002713 rtl_writephy(tp, 0x1f, 0x0001);
2714 rtl_writephy(tp, 0x10, 0xf01b);
2715 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002716}
2717
françois romieu4da19632011-01-03 15:07:55 +00002718static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002719{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002720 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002721 { 0x1f, 0x0001 },
2722 { 0x04, 0x0000 },
2723 { 0x03, 0x00a1 },
2724 { 0x02, 0x0008 },
2725 { 0x01, 0x0120 },
2726 { 0x00, 0x1000 },
2727 { 0x04, 0x0800 },
2728 { 0x04, 0x9000 },
2729 { 0x03, 0x802f },
2730 { 0x02, 0x4f02 },
2731 { 0x01, 0x0409 },
2732 { 0x00, 0xf099 },
2733 { 0x04, 0x9800 },
2734 { 0x04, 0xa000 },
2735 { 0x03, 0xdf01 },
2736 { 0x02, 0xdf20 },
2737 { 0x01, 0xff95 },
2738 { 0x00, 0xba00 },
2739 { 0x04, 0xa800 },
2740 { 0x04, 0xf000 },
2741 { 0x03, 0xdf01 },
2742 { 0x02, 0xdf20 },
2743 { 0x01, 0x101a },
2744 { 0x00, 0xa0ff },
2745 { 0x04, 0xf800 },
2746 { 0x04, 0x0000 },
2747 { 0x1f, 0x0000 },
2748
2749 { 0x1f, 0x0001 },
2750 { 0x10, 0xf41b },
2751 { 0x14, 0xfb54 },
2752 { 0x18, 0xf5c7 },
2753 { 0x1f, 0x0000 },
2754
2755 { 0x1f, 0x0001 },
2756 { 0x17, 0x0cc0 },
2757 { 0x1f, 0x0000 }
2758 };
2759
françois romieu4da19632011-01-03 15:07:55 +00002760 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu2e9558562009-08-10 19:44:19 +00002761
françois romieu4da19632011-01-03 15:07:55 +00002762 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002763}
2764
françois romieu4da19632011-01-03 15:07:55 +00002765static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002766{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002767 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002768 { 0x1f, 0x0001 },
2769 { 0x04, 0x0000 },
2770 { 0x03, 0x00a1 },
2771 { 0x02, 0x0008 },
2772 { 0x01, 0x0120 },
2773 { 0x00, 0x1000 },
2774 { 0x04, 0x0800 },
2775 { 0x04, 0x9000 },
2776 { 0x03, 0x802f },
2777 { 0x02, 0x4f02 },
2778 { 0x01, 0x0409 },
2779 { 0x00, 0xf099 },
2780 { 0x04, 0x9800 },
2781 { 0x04, 0xa000 },
2782 { 0x03, 0xdf01 },
2783 { 0x02, 0xdf20 },
2784 { 0x01, 0xff95 },
2785 { 0x00, 0xba00 },
2786 { 0x04, 0xa800 },
2787 { 0x04, 0xf000 },
2788 { 0x03, 0xdf01 },
2789 { 0x02, 0xdf20 },
2790 { 0x01, 0x101a },
2791 { 0x00, 0xa0ff },
2792 { 0x04, 0xf800 },
2793 { 0x04, 0x0000 },
2794 { 0x1f, 0x0000 },
2795
2796 { 0x1f, 0x0001 },
2797 { 0x0b, 0x8480 },
2798 { 0x1f, 0x0000 },
2799
2800 { 0x1f, 0x0001 },
2801 { 0x18, 0x67c7 },
2802 { 0x04, 0x2000 },
2803 { 0x03, 0x002f },
2804 { 0x02, 0x4360 },
2805 { 0x01, 0x0109 },
2806 { 0x00, 0x3022 },
2807 { 0x04, 0x2800 },
2808 { 0x1f, 0x0000 },
2809
2810 { 0x1f, 0x0001 },
2811 { 0x17, 0x0cc0 },
2812 { 0x1f, 0x0000 }
2813 };
2814
françois romieu4da19632011-01-03 15:07:55 +00002815 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu8c7006a2009-08-10 19:43:29 +00002816}
2817
françois romieu4da19632011-01-03 15:07:55 +00002818static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002819{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002820 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002821 { 0x10, 0xf41b },
2822 { 0x1f, 0x0000 }
2823 };
2824
françois romieu4da19632011-01-03 15:07:55 +00002825 rtl_writephy(tp, 0x1f, 0x0001);
2826 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002827
françois romieu4da19632011-01-03 15:07:55 +00002828 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002829}
2830
françois romieu4da19632011-01-03 15:07:55 +00002831static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002832{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002833 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002834 { 0x1f, 0x0001 },
2835 { 0x10, 0xf41b },
2836 { 0x1f, 0x0000 }
2837 };
2838
françois romieu4da19632011-01-03 15:07:55 +00002839 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002840}
2841
françois romieu4da19632011-01-03 15:07:55 +00002842static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002843{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002844 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002845 { 0x1f, 0x0000 },
2846 { 0x1d, 0x0f00 },
2847 { 0x1f, 0x0002 },
2848 { 0x0c, 0x1ec8 },
2849 { 0x1f, 0x0000 }
2850 };
2851
françois romieu4da19632011-01-03 15:07:55 +00002852 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu867763c2007-08-17 18:21:58 +02002853}
2854
françois romieu4da19632011-01-03 15:07:55 +00002855static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002856{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002857 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002858 { 0x1f, 0x0001 },
2859 { 0x1d, 0x3d98 },
2860 { 0x1f, 0x0000 }
2861 };
2862
françois romieu4da19632011-01-03 15:07:55 +00002863 rtl_writephy(tp, 0x1f, 0x0000);
2864 rtl_patchphy(tp, 0x14, 1 << 5);
2865 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002866
françois romieu4da19632011-01-03 15:07:55 +00002867 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuef3386f2008-06-29 12:24:30 +02002868}
2869
françois romieu4da19632011-01-03 15:07:55 +00002870static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002871{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002872 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002873 { 0x1f, 0x0001 },
2874 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002875 { 0x1f, 0x0002 },
2876 { 0x00, 0x88d4 },
2877 { 0x01, 0x82b1 },
2878 { 0x03, 0x7002 },
2879 { 0x08, 0x9e30 },
2880 { 0x09, 0x01f0 },
2881 { 0x0a, 0x5500 },
2882 { 0x0c, 0x00c8 },
2883 { 0x1f, 0x0003 },
2884 { 0x12, 0xc096 },
2885 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002886 { 0x1f, 0x0000 },
2887 { 0x1f, 0x0000 },
2888 { 0x09, 0x2000 },
2889 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002890 };
2891
françois romieu4da19632011-01-03 15:07:55 +00002892 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002893
françois romieu4da19632011-01-03 15:07:55 +00002894 rtl_patchphy(tp, 0x14, 1 << 5);
2895 rtl_patchphy(tp, 0x0d, 1 << 5);
2896 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002897}
2898
françois romieu4da19632011-01-03 15:07:55 +00002899static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002900{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002901 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002902 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002903 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002904 { 0x03, 0x802f },
2905 { 0x02, 0x4f02 },
2906 { 0x01, 0x0409 },
2907 { 0x00, 0xf099 },
2908 { 0x04, 0x9800 },
2909 { 0x04, 0x9000 },
2910 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002911 { 0x1f, 0x0002 },
2912 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002913 { 0x06, 0x0761 },
2914 { 0x1f, 0x0003 },
2915 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002916 { 0x1f, 0x0000 }
2917 };
2918
françois romieu4da19632011-01-03 15:07:55 +00002919 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002920
françois romieu4da19632011-01-03 15:07:55 +00002921 rtl_patchphy(tp, 0x16, 1 << 0);
2922 rtl_patchphy(tp, 0x14, 1 << 5);
2923 rtl_patchphy(tp, 0x0d, 1 << 5);
2924 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002925}
2926
françois romieu4da19632011-01-03 15:07:55 +00002927static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002928{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002929 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002930 { 0x1f, 0x0001 },
2931 { 0x12, 0x2300 },
2932 { 0x1d, 0x3d98 },
2933 { 0x1f, 0x0002 },
2934 { 0x0c, 0x7eb8 },
2935 { 0x06, 0x5461 },
2936 { 0x1f, 0x0003 },
2937 { 0x16, 0x0f0a },
2938 { 0x1f, 0x0000 }
2939 };
2940
françois romieu4da19632011-01-03 15:07:55 +00002941 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu197ff762008-06-28 13:16:02 +02002942
françois romieu4da19632011-01-03 15:07:55 +00002943 rtl_patchphy(tp, 0x16, 1 << 0);
2944 rtl_patchphy(tp, 0x14, 1 << 5);
2945 rtl_patchphy(tp, 0x0d, 1 << 5);
2946 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002947}
2948
françois romieu4da19632011-01-03 15:07:55 +00002949static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002950{
françois romieu4da19632011-01-03 15:07:55 +00002951 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002952}
2953
françois romieubca03d52011-01-03 15:07:31 +00002954static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002955{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002956 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002957 /* Channel Estimation */
Francois Romieu5b538df2008-07-20 16:22:45 +02002958 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00002959 { 0x06, 0x4064 },
2960 { 0x07, 0x2863 },
2961 { 0x08, 0x059c },
2962 { 0x09, 0x26b4 },
2963 { 0x0a, 0x6a19 },
2964 { 0x0b, 0xdcc8 },
2965 { 0x10, 0xf06d },
2966 { 0x14, 0x7f68 },
2967 { 0x18, 0x7fd9 },
2968 { 0x1c, 0xf0ff },
2969 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02002970 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00002971 { 0x12, 0xf49f },
2972 { 0x13, 0x070b },
2973 { 0x1a, 0x05ad },
françois romieubca03d52011-01-03 15:07:31 +00002974 { 0x14, 0x94c0 },
2975
2976 /*
2977 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002978 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002979 */
Francois Romieu5b538df2008-07-20 16:22:45 +02002980 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00002981 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002982 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002983 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002984 { 0x06, 0x5561 },
2985
2986 /*
2987 * Can not link to 1Gbps with bad cable
2988 * Decrease SNR threshold form 21.07dB to 19.04dB
2989 */
2990 { 0x1f, 0x0001 },
2991 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002992
2993 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002994 { 0x0d, 0xf880 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002995 };
2996
françois romieu4da19632011-01-03 15:07:55 +00002997 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
Francois Romieu5b538df2008-07-20 16:22:45 +02002998
françois romieubca03d52011-01-03 15:07:31 +00002999 /*
3000 * Rx Error Issue
3001 * Fine Tune Switching regulator parameter
3002 */
françois romieu4da19632011-01-03 15:07:55 +00003003 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003004 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
3005 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00003006
Francois Romieufdf6fc02012-07-06 22:40:38 +02003007 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003008 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003009 { 0x1f, 0x0002 },
3010 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02003011 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00003012 { 0x05, 0x8330 },
3013 { 0x06, 0x669a },
3014 { 0x1f, 0x0002 }
3015 };
3016 int val;
3017
françois romieu4da19632011-01-03 15:07:55 +00003018 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003019
françois romieu4da19632011-01-03 15:07:55 +00003020 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003021
3022 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003023 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003024 0x0065, 0x0066, 0x0067, 0x0068,
3025 0x0069, 0x006a, 0x006b, 0x006c
3026 };
3027 int i;
3028
françois romieu4da19632011-01-03 15:07:55 +00003029 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003030
3031 val &= 0xff00;
3032 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003033 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003034 }
3035 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003036 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003037 { 0x1f, 0x0002 },
3038 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02003039 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00003040 { 0x05, 0x8330 },
3041 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02003042 };
3043
françois romieu4da19632011-01-03 15:07:55 +00003044 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003045 }
3046
françois romieubca03d52011-01-03 15:07:31 +00003047 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00003048 rtl_writephy(tp, 0x1f, 0x0002);
3049 rtl_patchphy(tp, 0x0d, 0x0300);
3050 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00003051
françois romieubca03d52011-01-03 15:07:31 +00003052 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003053 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003054 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3055 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003056
françois romieu4da19632011-01-03 15:07:55 +00003057 rtl_writephy(tp, 0x1f, 0x0005);
3058 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003059
3060 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00003061
françois romieu4da19632011-01-03 15:07:55 +00003062 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003063}
3064
françois romieubca03d52011-01-03 15:07:31 +00003065static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003066{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003067 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00003068 /* Channel Estimation */
françois romieudaf9df62009-10-07 12:44:20 +00003069 { 0x1f, 0x0001 },
3070 { 0x06, 0x4064 },
3071 { 0x07, 0x2863 },
3072 { 0x08, 0x059c },
3073 { 0x09, 0x26b4 },
3074 { 0x0a, 0x6a19 },
3075 { 0x0b, 0xdcc8 },
3076 { 0x10, 0xf06d },
3077 { 0x14, 0x7f68 },
3078 { 0x18, 0x7fd9 },
3079 { 0x1c, 0xf0ff },
3080 { 0x1d, 0x3d9c },
3081 { 0x1f, 0x0003 },
3082 { 0x12, 0xf49f },
3083 { 0x13, 0x070b },
3084 { 0x1a, 0x05ad },
3085 { 0x14, 0x94c0 },
3086
françois romieubca03d52011-01-03 15:07:31 +00003087 /*
3088 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02003089 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00003090 */
françois romieudaf9df62009-10-07 12:44:20 +00003091 { 0x1f, 0x0002 },
3092 { 0x06, 0x5561 },
3093 { 0x1f, 0x0005 },
3094 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00003095 { 0x06, 0x5561 },
3096
3097 /*
3098 * Can not link to 1Gbps with bad cable
3099 * Decrease SNR threshold form 21.07dB to 19.04dB
3100 */
3101 { 0x1f, 0x0001 },
3102 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00003103
3104 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00003105 { 0x0d, 0xf880 }
françois romieudaf9df62009-10-07 12:44:20 +00003106 };
3107
françois romieu4da19632011-01-03 15:07:55 +00003108 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
françois romieudaf9df62009-10-07 12:44:20 +00003109
Francois Romieufdf6fc02012-07-06 22:40:38 +02003110 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003111 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003112 { 0x1f, 0x0002 },
3113 { 0x05, 0x669a },
3114 { 0x1f, 0x0005 },
3115 { 0x05, 0x8330 },
3116 { 0x06, 0x669a },
3117
3118 { 0x1f, 0x0002 }
3119 };
3120 int val;
3121
françois romieu4da19632011-01-03 15:07:55 +00003122 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003123
françois romieu4da19632011-01-03 15:07:55 +00003124 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003125 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08003126 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003127 0x0065, 0x0066, 0x0067, 0x0068,
3128 0x0069, 0x006a, 0x006b, 0x006c
3129 };
3130 int i;
3131
françois romieu4da19632011-01-03 15:07:55 +00003132 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003133
3134 val &= 0xff00;
3135 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003136 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003137 }
3138 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003139 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003140 { 0x1f, 0x0002 },
3141 { 0x05, 0x2642 },
3142 { 0x1f, 0x0005 },
3143 { 0x05, 0x8330 },
3144 { 0x06, 0x2642 }
3145 };
3146
françois romieu4da19632011-01-03 15:07:55 +00003147 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003148 }
3149
françois romieubca03d52011-01-03 15:07:31 +00003150 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003151 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003152 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3153 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003154
françois romieubca03d52011-01-03 15:07:31 +00003155 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00003156 rtl_writephy(tp, 0x1f, 0x0002);
3157 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00003158
françois romieu4da19632011-01-03 15:07:55 +00003159 rtl_writephy(tp, 0x1f, 0x0005);
3160 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003161
3162 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00003163
françois romieu4da19632011-01-03 15:07:55 +00003164 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003165}
3166
françois romieu4da19632011-01-03 15:07:55 +00003167static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003168{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003169 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003170 { 0x1f, 0x0002 },
3171 { 0x10, 0x0008 },
3172 { 0x0d, 0x006c },
3173
3174 { 0x1f, 0x0000 },
3175 { 0x0d, 0xf880 },
3176
3177 { 0x1f, 0x0001 },
3178 { 0x17, 0x0cc0 },
3179
3180 { 0x1f, 0x0001 },
3181 { 0x0b, 0xa4d8 },
3182 { 0x09, 0x281c },
3183 { 0x07, 0x2883 },
3184 { 0x0a, 0x6b35 },
3185 { 0x1d, 0x3da4 },
3186 { 0x1c, 0xeffd },
3187 { 0x14, 0x7f52 },
3188 { 0x18, 0x7fc6 },
3189 { 0x08, 0x0601 },
3190 { 0x06, 0x4063 },
3191 { 0x10, 0xf074 },
3192 { 0x1f, 0x0003 },
3193 { 0x13, 0x0789 },
3194 { 0x12, 0xf4bd },
3195 { 0x1a, 0x04fd },
3196 { 0x14, 0x84b0 },
3197 { 0x1f, 0x0000 },
3198 { 0x00, 0x9200 },
3199
3200 { 0x1f, 0x0005 },
3201 { 0x01, 0x0340 },
3202 { 0x1f, 0x0001 },
3203 { 0x04, 0x4000 },
3204 { 0x03, 0x1d21 },
3205 { 0x02, 0x0c32 },
3206 { 0x01, 0x0200 },
3207 { 0x00, 0x5554 },
3208 { 0x04, 0x4800 },
3209 { 0x04, 0x4000 },
3210 { 0x04, 0xf000 },
3211 { 0x03, 0xdf01 },
3212 { 0x02, 0xdf20 },
3213 { 0x01, 0x101a },
3214 { 0x00, 0xa0ff },
3215 { 0x04, 0xf800 },
3216 { 0x04, 0xf000 },
3217 { 0x1f, 0x0000 },
3218
3219 { 0x1f, 0x0007 },
3220 { 0x1e, 0x0023 },
3221 { 0x16, 0x0000 },
3222 { 0x1f, 0x0000 }
3223 };
3224
françois romieu4da19632011-01-03 15:07:55 +00003225 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003226}
3227
françois romieue6de30d2011-01-03 15:08:37 +00003228static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
3229{
3230 static const struct phy_reg phy_reg_init[] = {
3231 { 0x1f, 0x0001 },
3232 { 0x17, 0x0cc0 },
3233
3234 { 0x1f, 0x0007 },
3235 { 0x1e, 0x002d },
3236 { 0x18, 0x0040 },
3237 { 0x1f, 0x0000 }
3238 };
3239
3240 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3241 rtl_patchphy(tp, 0x0d, 1 << 5);
3242}
3243
Hayes Wang70090422011-07-06 15:58:06 +08003244static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00003245{
3246 static const struct phy_reg phy_reg_init[] = {
3247 /* Enable Delay cap */
3248 { 0x1f, 0x0005 },
3249 { 0x05, 0x8b80 },
3250 { 0x06, 0xc896 },
3251 { 0x1f, 0x0000 },
3252
3253 /* Channel estimation fine tune */
3254 { 0x1f, 0x0001 },
3255 { 0x0b, 0x6c20 },
3256 { 0x07, 0x2872 },
3257 { 0x1c, 0xefff },
3258 { 0x1f, 0x0003 },
3259 { 0x14, 0x6420 },
3260 { 0x1f, 0x0000 },
3261
3262 /* Update PFM & 10M TX idle timer */
3263 { 0x1f, 0x0007 },
3264 { 0x1e, 0x002f },
3265 { 0x15, 0x1919 },
3266 { 0x1f, 0x0000 },
3267
3268 { 0x1f, 0x0007 },
3269 { 0x1e, 0x00ac },
3270 { 0x18, 0x0006 },
3271 { 0x1f, 0x0000 }
3272 };
3273
Francois Romieu15ecd032011-04-27 13:52:22 -07003274 rtl_apply_firmware(tp);
3275
hayeswang01dc7fe2011-03-21 01:50:28 +00003276 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3277
3278 /* DCO enable for 10M IDLE Power */
3279 rtl_writephy(tp, 0x1f, 0x0007);
3280 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003281 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003282 rtl_writephy(tp, 0x1f, 0x0000);
3283
3284 /* For impedance matching */
3285 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003286 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003287 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003288
3289 /* PHY auto speed down */
3290 rtl_writephy(tp, 0x1f, 0x0007);
3291 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003292 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003293 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003294 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003295
3296 rtl_writephy(tp, 0x1f, 0x0005);
3297 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003298 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003299 rtl_writephy(tp, 0x1f, 0x0000);
3300
3301 rtl_writephy(tp, 0x1f, 0x0005);
3302 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003303 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003304 rtl_writephy(tp, 0x1f, 0x0007);
3305 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003306 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00003307 rtl_writephy(tp, 0x1f, 0x0006);
3308 rtl_writephy(tp, 0x00, 0x5a00);
3309 rtl_writephy(tp, 0x1f, 0x0000);
3310 rtl_writephy(tp, 0x0d, 0x0007);
3311 rtl_writephy(tp, 0x0e, 0x003c);
3312 rtl_writephy(tp, 0x0d, 0x4007);
3313 rtl_writephy(tp, 0x0e, 0x0000);
3314 rtl_writephy(tp, 0x0d, 0x0000);
3315}
3316
françois romieu9ecb9aa2012-12-07 11:20:21 +00003317static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
3318{
3319 const u16 w[] = {
3320 addr[0] | (addr[1] << 8),
3321 addr[2] | (addr[3] << 8),
3322 addr[4] | (addr[5] << 8)
3323 };
3324 const struct exgmac_reg e[] = {
3325 { .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
3326 { .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
3327 { .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
3328 { .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
3329 };
3330
3331 rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
3332}
3333
Hayes Wang70090422011-07-06 15:58:06 +08003334static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
3335{
3336 static const struct phy_reg phy_reg_init[] = {
3337 /* Enable Delay cap */
3338 { 0x1f, 0x0004 },
3339 { 0x1f, 0x0007 },
3340 { 0x1e, 0x00ac },
3341 { 0x18, 0x0006 },
3342 { 0x1f, 0x0002 },
3343 { 0x1f, 0x0000 },
3344 { 0x1f, 0x0000 },
3345
3346 /* Channel estimation fine tune */
3347 { 0x1f, 0x0003 },
3348 { 0x09, 0xa20f },
3349 { 0x1f, 0x0000 },
3350 { 0x1f, 0x0000 },
3351
3352 /* Green Setting */
3353 { 0x1f, 0x0005 },
3354 { 0x05, 0x8b5b },
3355 { 0x06, 0x9222 },
3356 { 0x05, 0x8b6d },
3357 { 0x06, 0x8000 },
3358 { 0x05, 0x8b76 },
3359 { 0x06, 0x8000 },
3360 { 0x1f, 0x0000 }
3361 };
3362
3363 rtl_apply_firmware(tp);
3364
3365 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3366
3367 /* For 4-corner performance improve */
3368 rtl_writephy(tp, 0x1f, 0x0005);
3369 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003370 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003371 rtl_writephy(tp, 0x1f, 0x0000);
3372
3373 /* PHY auto speed down */
3374 rtl_writephy(tp, 0x1f, 0x0004);
3375 rtl_writephy(tp, 0x1f, 0x0007);
3376 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003377 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003378 rtl_writephy(tp, 0x1f, 0x0002);
3379 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003380 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003381
3382 /* improve 10M EEE waveform */
3383 rtl_writephy(tp, 0x1f, 0x0005);
3384 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003385 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003386 rtl_writephy(tp, 0x1f, 0x0000);
3387
3388 /* Improve 2-pair detection performance */
3389 rtl_writephy(tp, 0x1f, 0x0005);
3390 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003391 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003392 rtl_writephy(tp, 0x1f, 0x0000);
3393
3394 /* EEE setting */
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003395 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0003, 0x0000, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08003396 rtl_writephy(tp, 0x1f, 0x0005);
3397 rtl_writephy(tp, 0x05, 0x8b85);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003398 rtl_w0w1_phy(tp, 0x06, 0x2000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003399 rtl_writephy(tp, 0x1f, 0x0004);
3400 rtl_writephy(tp, 0x1f, 0x0007);
3401 rtl_writephy(tp, 0x1e, 0x0020);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003402 rtl_w0w1_phy(tp, 0x15, 0x0100, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003403 rtl_writephy(tp, 0x1f, 0x0002);
3404 rtl_writephy(tp, 0x1f, 0x0000);
3405 rtl_writephy(tp, 0x0d, 0x0007);
3406 rtl_writephy(tp, 0x0e, 0x003c);
3407 rtl_writephy(tp, 0x0d, 0x4007);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003408 rtl_writephy(tp, 0x0e, 0x0006);
Hayes Wang70090422011-07-06 15:58:06 +08003409 rtl_writephy(tp, 0x0d, 0x0000);
3410
3411 /* Green feature */
3412 rtl_writephy(tp, 0x1f, 0x0003);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003413 rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
3414 rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003415 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitb399a392017-11-19 11:15:46 +01003416 rtl_writephy(tp, 0x1f, 0x0005);
3417 rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
3418 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003419
françois romieu9ecb9aa2012-12-07 11:20:21 +00003420 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3421 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003422}
3423
Hayes Wang5f886e02012-03-30 14:33:03 +08003424static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3425{
3426 /* For 4-corner performance improve */
3427 rtl_writephy(tp, 0x1f, 0x0005);
3428 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003429 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003430 rtl_writephy(tp, 0x1f, 0x0000);
3431
3432 /* PHY auto speed down */
3433 rtl_writephy(tp, 0x1f, 0x0007);
3434 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003435 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003436 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003437 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003438
3439 /* Improve 10M EEE waveform */
3440 rtl_writephy(tp, 0x1f, 0x0005);
3441 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003442 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003443 rtl_writephy(tp, 0x1f, 0x0000);
3444}
3445
Hayes Wangc2218922011-09-06 16:55:18 +08003446static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3447{
3448 static const struct phy_reg phy_reg_init[] = {
3449 /* Channel estimation fine tune */
3450 { 0x1f, 0x0003 },
3451 { 0x09, 0xa20f },
3452 { 0x1f, 0x0000 },
3453
3454 /* Modify green table for giga & fnet */
3455 { 0x1f, 0x0005 },
3456 { 0x05, 0x8b55 },
3457 { 0x06, 0x0000 },
3458 { 0x05, 0x8b5e },
3459 { 0x06, 0x0000 },
3460 { 0x05, 0x8b67 },
3461 { 0x06, 0x0000 },
3462 { 0x05, 0x8b70 },
3463 { 0x06, 0x0000 },
3464 { 0x1f, 0x0000 },
3465 { 0x1f, 0x0007 },
3466 { 0x1e, 0x0078 },
3467 { 0x17, 0x0000 },
3468 { 0x19, 0x00fb },
3469 { 0x1f, 0x0000 },
3470
3471 /* Modify green table for 10M */
3472 { 0x1f, 0x0005 },
3473 { 0x05, 0x8b79 },
3474 { 0x06, 0xaa00 },
3475 { 0x1f, 0x0000 },
3476
3477 /* Disable hiimpedance detection (RTCT) */
3478 { 0x1f, 0x0003 },
3479 { 0x01, 0x328a },
3480 { 0x1f, 0x0000 }
3481 };
3482
3483 rtl_apply_firmware(tp);
3484
3485 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3486
Hayes Wang5f886e02012-03-30 14:33:03 +08003487 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003488
3489 /* Improve 2-pair detection performance */
3490 rtl_writephy(tp, 0x1f, 0x0005);
3491 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003492 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003493 rtl_writephy(tp, 0x1f, 0x0000);
3494}
3495
3496static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3497{
3498 rtl_apply_firmware(tp);
3499
Hayes Wang5f886e02012-03-30 14:33:03 +08003500 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003501}
3502
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003503static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3504{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003505 static const struct phy_reg phy_reg_init[] = {
3506 /* Channel estimation fine tune */
3507 { 0x1f, 0x0003 },
3508 { 0x09, 0xa20f },
3509 { 0x1f, 0x0000 },
3510
3511 /* Modify green table for giga & fnet */
3512 { 0x1f, 0x0005 },
3513 { 0x05, 0x8b55 },
3514 { 0x06, 0x0000 },
3515 { 0x05, 0x8b5e },
3516 { 0x06, 0x0000 },
3517 { 0x05, 0x8b67 },
3518 { 0x06, 0x0000 },
3519 { 0x05, 0x8b70 },
3520 { 0x06, 0x0000 },
3521 { 0x1f, 0x0000 },
3522 { 0x1f, 0x0007 },
3523 { 0x1e, 0x0078 },
3524 { 0x17, 0x0000 },
3525 { 0x19, 0x00aa },
3526 { 0x1f, 0x0000 },
3527
3528 /* Modify green table for 10M */
3529 { 0x1f, 0x0005 },
3530 { 0x05, 0x8b79 },
3531 { 0x06, 0xaa00 },
3532 { 0x1f, 0x0000 },
3533
3534 /* Disable hiimpedance detection (RTCT) */
3535 { 0x1f, 0x0003 },
3536 { 0x01, 0x328a },
3537 { 0x1f, 0x0000 }
3538 };
3539
3540
3541 rtl_apply_firmware(tp);
3542
3543 rtl8168f_hw_phy_config(tp);
3544
3545 /* Improve 2-pair detection performance */
3546 rtl_writephy(tp, 0x1f, 0x0005);
3547 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003548 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003549 rtl_writephy(tp, 0x1f, 0x0000);
3550
3551 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3552
3553 /* Modify green table for giga */
3554 rtl_writephy(tp, 0x1f, 0x0005);
3555 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003556 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003557 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003558 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003559 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003560 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003561 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003562 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003563 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003564 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003565 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003566 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003567 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003568 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003569 rtl_writephy(tp, 0x1f, 0x0000);
3570
3571 /* uc same-seed solution */
3572 rtl_writephy(tp, 0x1f, 0x0005);
3573 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003574 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003575 rtl_writephy(tp, 0x1f, 0x0000);
3576
3577 /* eee setting */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08003578 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003579 rtl_writephy(tp, 0x1f, 0x0005);
3580 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003581 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003582 rtl_writephy(tp, 0x1f, 0x0004);
3583 rtl_writephy(tp, 0x1f, 0x0007);
3584 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003585 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003586 rtl_writephy(tp, 0x1f, 0x0000);
3587 rtl_writephy(tp, 0x0d, 0x0007);
3588 rtl_writephy(tp, 0x0e, 0x003c);
3589 rtl_writephy(tp, 0x0d, 0x4007);
3590 rtl_writephy(tp, 0x0e, 0x0000);
3591 rtl_writephy(tp, 0x0d, 0x0000);
3592
3593 /* Green feature */
3594 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003595 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3596 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003597 rtl_writephy(tp, 0x1f, 0x0000);
3598}
3599
Hayes Wangc5583862012-07-02 17:23:22 +08003600static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3601{
Hayes Wangc5583862012-07-02 17:23:22 +08003602 rtl_apply_firmware(tp);
3603
hayeswang41f44d12013-04-01 22:23:36 +00003604 rtl_writephy(tp, 0x1f, 0x0a46);
3605 if (rtl_readphy(tp, 0x10) & 0x0100) {
3606 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003607 rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
hayeswang41f44d12013-04-01 22:23:36 +00003608 } else {
3609 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003610 rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003611 }
Hayes Wangc5583862012-07-02 17:23:22 +08003612
hayeswang41f44d12013-04-01 22:23:36 +00003613 rtl_writephy(tp, 0x1f, 0x0a46);
3614 if (rtl_readphy(tp, 0x13) & 0x0100) {
3615 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003616 rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003617 } else {
hayeswangfe7524c2013-04-01 22:23:37 +00003618 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003619 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
hayeswang41f44d12013-04-01 22:23:36 +00003620 }
Hayes Wangc5583862012-07-02 17:23:22 +08003621
hayeswang41f44d12013-04-01 22:23:36 +00003622 /* Enable PHY auto speed down */
3623 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003624 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003625
hayeswangfe7524c2013-04-01 22:23:37 +00003626 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003627 rtl_w0w1_phy(tp, 0x14, 0x0100, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003628 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003629 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003630 rtl_writephy(tp, 0x1f, 0x0a43);
3631 rtl_writephy(tp, 0x13, 0x8084);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003632 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3633 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003634
hayeswang41f44d12013-04-01 22:23:36 +00003635 /* EEE auto-fallback function */
3636 rtl_writephy(tp, 0x1f, 0x0a4b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003637 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003638
hayeswang41f44d12013-04-01 22:23:36 +00003639 /* Enable UC LPF tune function */
3640 rtl_writephy(tp, 0x1f, 0x0a43);
3641 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003642 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003643
3644 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003645 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
hayeswang41f44d12013-04-01 22:23:36 +00003646
hayeswangfe7524c2013-04-01 22:23:37 +00003647 /* Improve SWR Efficiency */
3648 rtl_writephy(tp, 0x1f, 0x0bcd);
3649 rtl_writephy(tp, 0x14, 0x5065);
3650 rtl_writephy(tp, 0x14, 0xd065);
3651 rtl_writephy(tp, 0x1f, 0x0bc8);
3652 rtl_writephy(tp, 0x11, 0x5655);
3653 rtl_writephy(tp, 0x1f, 0x0bcd);
3654 rtl_writephy(tp, 0x14, 0x1065);
3655 rtl_writephy(tp, 0x14, 0x9065);
3656 rtl_writephy(tp, 0x14, 0x1065);
3657
David Chang1bac1072013-11-27 15:48:36 +08003658 /* Check ALDPS bit, disable it if enabled */
3659 rtl_writephy(tp, 0x1f, 0x0a43);
3660 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003661 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
David Chang1bac1072013-11-27 15:48:36 +08003662
hayeswang41f44d12013-04-01 22:23:36 +00003663 rtl_writephy(tp, 0x1f, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003664}
3665
hayeswang57538c42013-04-01 22:23:40 +00003666static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3667{
3668 rtl_apply_firmware(tp);
3669}
3670
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003671static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3672{
3673 u16 dout_tapbin;
3674 u32 data;
3675
3676 rtl_apply_firmware(tp);
3677
3678 /* CHN EST parameters adjust - giga master */
3679 rtl_writephy(tp, 0x1f, 0x0a43);
3680 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003681 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003682 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003683 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003684 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003685 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003686 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003687 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003688 rtl_writephy(tp, 0x1f, 0x0000);
3689
3690 /* CHN EST parameters adjust - giga slave */
3691 rtl_writephy(tp, 0x1f, 0x0a43);
3692 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003693 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003694 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003695 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003696 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003697 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003698 rtl_writephy(tp, 0x1f, 0x0000);
3699
3700 /* CHN EST parameters adjust - fnet */
3701 rtl_writephy(tp, 0x1f, 0x0a43);
3702 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003703 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003704 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003705 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003706 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003707 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003708 rtl_writephy(tp, 0x1f, 0x0000);
3709
3710 /* enable R-tune & PGA-retune function */
3711 dout_tapbin = 0;
3712 rtl_writephy(tp, 0x1f, 0x0a46);
3713 data = rtl_readphy(tp, 0x13);
3714 data &= 3;
3715 data <<= 2;
3716 dout_tapbin |= data;
3717 data = rtl_readphy(tp, 0x12);
3718 data &= 0xc000;
3719 data >>= 14;
3720 dout_tapbin |= data;
3721 dout_tapbin = ~(dout_tapbin^0x08);
3722 dout_tapbin <<= 12;
3723 dout_tapbin &= 0xf000;
3724 rtl_writephy(tp, 0x1f, 0x0a43);
3725 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003726 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003727 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003728 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003729 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003730 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003731 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003732 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003733
3734 rtl_writephy(tp, 0x1f, 0x0a43);
3735 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003736 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003737 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003738 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003739 rtl_writephy(tp, 0x1f, 0x0000);
3740
3741 /* enable GPHY 10M */
3742 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003743 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003744 rtl_writephy(tp, 0x1f, 0x0000);
3745
3746 /* SAR ADC performance */
3747 rtl_writephy(tp, 0x1f, 0x0bca);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003748 rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003749 rtl_writephy(tp, 0x1f, 0x0000);
3750
3751 rtl_writephy(tp, 0x1f, 0x0a43);
3752 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003753 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003754 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003755 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003756 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003757 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003758 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003759 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003760 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003761 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003762 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003763 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003764 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003765 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003766 rtl_writephy(tp, 0x1f, 0x0000);
3767
3768 /* disable phy pfm mode */
3769 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003770 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003771 rtl_writephy(tp, 0x1f, 0x0000);
3772
3773 /* Check ALDPS bit, disable it if enabled */
3774 rtl_writephy(tp, 0x1f, 0x0a43);
3775 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003776 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003777
3778 rtl_writephy(tp, 0x1f, 0x0000);
3779}
3780
3781static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
3782{
3783 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
3784 u16 rlen;
3785 u32 data;
3786
3787 rtl_apply_firmware(tp);
3788
3789 /* CHIN EST parameter update */
3790 rtl_writephy(tp, 0x1f, 0x0a43);
3791 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003792 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003793 rtl_writephy(tp, 0x1f, 0x0000);
3794
3795 /* enable R-tune & PGA-retune function */
3796 rtl_writephy(tp, 0x1f, 0x0a43);
3797 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003798 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003799 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003800 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003801 rtl_writephy(tp, 0x1f, 0x0000);
3802
3803 /* enable GPHY 10M */
3804 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003805 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003806 rtl_writephy(tp, 0x1f, 0x0000);
3807
3808 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
3809 data = r8168_mac_ocp_read(tp, 0xdd02);
3810 ioffset_p3 = ((data & 0x80)>>7);
3811 ioffset_p3 <<= 3;
3812
3813 data = r8168_mac_ocp_read(tp, 0xdd00);
3814 ioffset_p3 |= ((data & (0xe000))>>13);
3815 ioffset_p2 = ((data & (0x1e00))>>9);
3816 ioffset_p1 = ((data & (0x01e0))>>5);
3817 ioffset_p0 = ((data & 0x0010)>>4);
3818 ioffset_p0 <<= 3;
3819 ioffset_p0 |= (data & (0x07));
3820 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
3821
Chun-Hao Lin05b96872014-10-01 23:17:12 +08003822 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08003823 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003824 rtl_writephy(tp, 0x1f, 0x0bcf);
3825 rtl_writephy(tp, 0x16, data);
3826 rtl_writephy(tp, 0x1f, 0x0000);
3827 }
3828
3829 /* Modify rlen (TX LPF corner frequency) level */
3830 rtl_writephy(tp, 0x1f, 0x0bcd);
3831 data = rtl_readphy(tp, 0x16);
3832 data &= 0x000f;
3833 rlen = 0;
3834 if (data > 3)
3835 rlen = data - 3;
3836 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3837 rtl_writephy(tp, 0x17, data);
3838 rtl_writephy(tp, 0x1f, 0x0bcd);
3839 rtl_writephy(tp, 0x1f, 0x0000);
3840
3841 /* disable phy pfm mode */
3842 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003843 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003844 rtl_writephy(tp, 0x1f, 0x0000);
3845
3846 /* Check ALDPS bit, disable it if enabled */
3847 rtl_writephy(tp, 0x1f, 0x0a43);
3848 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003849 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003850
3851 rtl_writephy(tp, 0x1f, 0x0000);
3852}
3853
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003854static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
3855{
3856 /* Enable PHY auto speed down */
3857 rtl_writephy(tp, 0x1f, 0x0a44);
3858 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
3859 rtl_writephy(tp, 0x1f, 0x0000);
3860
3861 /* patch 10M & ALDPS */
3862 rtl_writephy(tp, 0x1f, 0x0bcc);
3863 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
3864 rtl_writephy(tp, 0x1f, 0x0a44);
3865 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3866 rtl_writephy(tp, 0x1f, 0x0a43);
3867 rtl_writephy(tp, 0x13, 0x8084);
3868 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3869 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3870 rtl_writephy(tp, 0x1f, 0x0000);
3871
3872 /* Enable EEE auto-fallback function */
3873 rtl_writephy(tp, 0x1f, 0x0a4b);
3874 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
3875 rtl_writephy(tp, 0x1f, 0x0000);
3876
3877 /* Enable UC LPF tune function */
3878 rtl_writephy(tp, 0x1f, 0x0a43);
3879 rtl_writephy(tp, 0x13, 0x8012);
3880 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3881 rtl_writephy(tp, 0x1f, 0x0000);
3882
3883 /* set rg_sel_sdm_rate */
3884 rtl_writephy(tp, 0x1f, 0x0c42);
3885 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3886 rtl_writephy(tp, 0x1f, 0x0000);
3887
3888 /* Check ALDPS bit, disable it if enabled */
3889 rtl_writephy(tp, 0x1f, 0x0a43);
3890 if (rtl_readphy(tp, 0x10) & 0x0004)
3891 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3892
3893 rtl_writephy(tp, 0x1f, 0x0000);
3894}
3895
3896static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
3897{
3898 /* patch 10M & ALDPS */
3899 rtl_writephy(tp, 0x1f, 0x0bcc);
3900 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
3901 rtl_writephy(tp, 0x1f, 0x0a44);
3902 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3903 rtl_writephy(tp, 0x1f, 0x0a43);
3904 rtl_writephy(tp, 0x13, 0x8084);
3905 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3906 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3907 rtl_writephy(tp, 0x1f, 0x0000);
3908
3909 /* Enable UC LPF tune function */
3910 rtl_writephy(tp, 0x1f, 0x0a43);
3911 rtl_writephy(tp, 0x13, 0x8012);
3912 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3913 rtl_writephy(tp, 0x1f, 0x0000);
3914
3915 /* Set rg_sel_sdm_rate */
3916 rtl_writephy(tp, 0x1f, 0x0c42);
3917 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3918 rtl_writephy(tp, 0x1f, 0x0000);
3919
3920 /* Channel estimation parameters */
3921 rtl_writephy(tp, 0x1f, 0x0a43);
3922 rtl_writephy(tp, 0x13, 0x80f3);
3923 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
3924 rtl_writephy(tp, 0x13, 0x80f0);
3925 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
3926 rtl_writephy(tp, 0x13, 0x80ef);
3927 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
3928 rtl_writephy(tp, 0x13, 0x80f6);
3929 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
3930 rtl_writephy(tp, 0x13, 0x80ec);
3931 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
3932 rtl_writephy(tp, 0x13, 0x80ed);
3933 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3934 rtl_writephy(tp, 0x13, 0x80f2);
3935 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
3936 rtl_writephy(tp, 0x13, 0x80f4);
3937 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
3938 rtl_writephy(tp, 0x1f, 0x0a43);
3939 rtl_writephy(tp, 0x13, 0x8110);
3940 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
3941 rtl_writephy(tp, 0x13, 0x810f);
3942 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
3943 rtl_writephy(tp, 0x13, 0x8111);
3944 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
3945 rtl_writephy(tp, 0x13, 0x8113);
3946 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
3947 rtl_writephy(tp, 0x13, 0x8115);
3948 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
3949 rtl_writephy(tp, 0x13, 0x810e);
3950 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
3951 rtl_writephy(tp, 0x13, 0x810c);
3952 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3953 rtl_writephy(tp, 0x13, 0x810b);
3954 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
3955 rtl_writephy(tp, 0x1f, 0x0a43);
3956 rtl_writephy(tp, 0x13, 0x80d1);
3957 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
3958 rtl_writephy(tp, 0x13, 0x80cd);
3959 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
3960 rtl_writephy(tp, 0x13, 0x80d3);
3961 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
3962 rtl_writephy(tp, 0x13, 0x80d5);
3963 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
3964 rtl_writephy(tp, 0x13, 0x80d7);
3965 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
3966
3967 /* Force PWM-mode */
3968 rtl_writephy(tp, 0x1f, 0x0bcd);
3969 rtl_writephy(tp, 0x14, 0x5065);
3970 rtl_writephy(tp, 0x14, 0xd065);
3971 rtl_writephy(tp, 0x1f, 0x0bc8);
3972 rtl_writephy(tp, 0x12, 0x00ed);
3973 rtl_writephy(tp, 0x1f, 0x0bcd);
3974 rtl_writephy(tp, 0x14, 0x1065);
3975 rtl_writephy(tp, 0x14, 0x9065);
3976 rtl_writephy(tp, 0x14, 0x1065);
3977 rtl_writephy(tp, 0x1f, 0x0000);
3978
3979 /* Check ALDPS bit, disable it if enabled */
3980 rtl_writephy(tp, 0x1f, 0x0a43);
3981 if (rtl_readphy(tp, 0x10) & 0x0004)
3982 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3983
3984 rtl_writephy(tp, 0x1f, 0x0000);
3985}
3986
françois romieu4da19632011-01-03 15:07:55 +00003987static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02003988{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003989 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003990 { 0x1f, 0x0003 },
3991 { 0x08, 0x441d },
3992 { 0x01, 0x9100 },
3993 { 0x1f, 0x0000 }
3994 };
3995
françois romieu4da19632011-01-03 15:07:55 +00003996 rtl_writephy(tp, 0x1f, 0x0000);
3997 rtl_patchphy(tp, 0x11, 1 << 12);
3998 rtl_patchphy(tp, 0x19, 1 << 13);
3999 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004000
françois romieu4da19632011-01-03 15:07:55 +00004001 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu2857ffb2008-08-02 21:08:49 +02004002}
4003
Hayes Wang5a5e4442011-02-22 17:26:21 +08004004static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
4005{
4006 static const struct phy_reg phy_reg_init[] = {
4007 { 0x1f, 0x0005 },
4008 { 0x1a, 0x0000 },
4009 { 0x1f, 0x0000 },
4010
4011 { 0x1f, 0x0004 },
4012 { 0x1c, 0x0000 },
4013 { 0x1f, 0x0000 },
4014
4015 { 0x1f, 0x0001 },
4016 { 0x15, 0x7701 },
4017 { 0x1f, 0x0000 }
4018 };
4019
4020 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01004021 rtl_writephy(tp, 0x1f, 0x0000);
4022 rtl_writephy(tp, 0x18, 0x0310);
4023 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08004024
François Romieu953a12c2011-04-24 17:38:48 +02004025 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08004026
4027 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
4028}
4029
Hayes Wang7e18dca2012-03-30 14:33:02 +08004030static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
4031{
Hayes Wang7e18dca2012-03-30 14:33:02 +08004032 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01004033 rtl_writephy(tp, 0x1f, 0x0000);
4034 rtl_writephy(tp, 0x18, 0x0310);
4035 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004036
4037 rtl_apply_firmware(tp);
4038
4039 /* EEE setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02004040 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004041 rtl_writephy(tp, 0x1f, 0x0004);
4042 rtl_writephy(tp, 0x10, 0x401f);
4043 rtl_writephy(tp, 0x19, 0x7030);
4044 rtl_writephy(tp, 0x1f, 0x0000);
4045}
4046
Hayes Wang5598bfe2012-07-02 17:23:21 +08004047static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
4048{
Hayes Wang5598bfe2012-07-02 17:23:21 +08004049 static const struct phy_reg phy_reg_init[] = {
4050 { 0x1f, 0x0004 },
4051 { 0x10, 0xc07f },
4052 { 0x19, 0x7030 },
4053 { 0x1f, 0x0000 }
4054 };
4055
4056 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01004057 rtl_writephy(tp, 0x1f, 0x0000);
4058 rtl_writephy(tp, 0x18, 0x0310);
4059 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08004060
4061 rtl_apply_firmware(tp);
4062
Francois Romieufdf6fc02012-07-06 22:40:38 +02004063 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08004064 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
4065
Francois Romieufdf6fc02012-07-06 22:40:38 +02004066 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08004067}
4068
Francois Romieu5615d9f2007-08-17 17:50:46 +02004069static void rtl_hw_phy_config(struct net_device *dev)
4070{
4071 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004072
4073 rtl8169_print_mac_version(tp);
4074
4075 switch (tp->mac_version) {
4076 case RTL_GIGA_MAC_VER_01:
4077 break;
4078 case RTL_GIGA_MAC_VER_02:
4079 case RTL_GIGA_MAC_VER_03:
françois romieu4da19632011-01-03 15:07:55 +00004080 rtl8169s_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004081 break;
4082 case RTL_GIGA_MAC_VER_04:
françois romieu4da19632011-01-03 15:07:55 +00004083 rtl8169sb_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004084 break;
françois romieu2e9558562009-08-10 19:44:19 +00004085 case RTL_GIGA_MAC_VER_05:
françois romieu4da19632011-01-03 15:07:55 +00004086 rtl8169scd_hw_phy_config(tp);
françois romieu2e9558562009-08-10 19:44:19 +00004087 break;
françois romieu8c7006a2009-08-10 19:43:29 +00004088 case RTL_GIGA_MAC_VER_06:
françois romieu4da19632011-01-03 15:07:55 +00004089 rtl8169sce_hw_phy_config(tp);
françois romieu8c7006a2009-08-10 19:43:29 +00004090 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02004091 case RTL_GIGA_MAC_VER_07:
4092 case RTL_GIGA_MAC_VER_08:
4093 case RTL_GIGA_MAC_VER_09:
françois romieu4da19632011-01-03 15:07:55 +00004094 rtl8102e_hw_phy_config(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004095 break;
Francois Romieu236b8082008-05-30 16:11:48 +02004096 case RTL_GIGA_MAC_VER_11:
françois romieu4da19632011-01-03 15:07:55 +00004097 rtl8168bb_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004098 break;
4099 case RTL_GIGA_MAC_VER_12:
françois romieu4da19632011-01-03 15:07:55 +00004100 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004101 break;
4102 case RTL_GIGA_MAC_VER_17:
françois romieu4da19632011-01-03 15:07:55 +00004103 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004104 break;
Francois Romieu867763c2007-08-17 18:21:58 +02004105 case RTL_GIGA_MAC_VER_18:
françois romieu4da19632011-01-03 15:07:55 +00004106 rtl8168cp_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004107 break;
4108 case RTL_GIGA_MAC_VER_19:
françois romieu4da19632011-01-03 15:07:55 +00004109 rtl8168c_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004110 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02004111 case RTL_GIGA_MAC_VER_20:
françois romieu4da19632011-01-03 15:07:55 +00004112 rtl8168c_2_hw_phy_config(tp);
Francois Romieu7da97ec2007-10-18 15:20:43 +02004113 break;
Francois Romieu197ff762008-06-28 13:16:02 +02004114 case RTL_GIGA_MAC_VER_21:
françois romieu4da19632011-01-03 15:07:55 +00004115 rtl8168c_3_hw_phy_config(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004116 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02004117 case RTL_GIGA_MAC_VER_22:
françois romieu4da19632011-01-03 15:07:55 +00004118 rtl8168c_4_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004119 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004120 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004121 case RTL_GIGA_MAC_VER_24:
françois romieu4da19632011-01-03 15:07:55 +00004122 rtl8168cp_2_hw_phy_config(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004123 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02004124 case RTL_GIGA_MAC_VER_25:
françois romieubca03d52011-01-03 15:07:31 +00004125 rtl8168d_1_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004126 break;
4127 case RTL_GIGA_MAC_VER_26:
françois romieubca03d52011-01-03 15:07:31 +00004128 rtl8168d_2_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004129 break;
4130 case RTL_GIGA_MAC_VER_27:
françois romieu4da19632011-01-03 15:07:55 +00004131 rtl8168d_3_hw_phy_config(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004132 break;
françois romieue6de30d2011-01-03 15:08:37 +00004133 case RTL_GIGA_MAC_VER_28:
4134 rtl8168d_4_hw_phy_config(tp);
4135 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08004136 case RTL_GIGA_MAC_VER_29:
4137 case RTL_GIGA_MAC_VER_30:
4138 rtl8105e_hw_phy_config(tp);
4139 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02004140 case RTL_GIGA_MAC_VER_31:
4141 /* None. */
4142 break;
hayeswang01dc7fe2011-03-21 01:50:28 +00004143 case RTL_GIGA_MAC_VER_32:
hayeswang01dc7fe2011-03-21 01:50:28 +00004144 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08004145 rtl8168e_1_hw_phy_config(tp);
4146 break;
4147 case RTL_GIGA_MAC_VER_34:
4148 rtl8168e_2_hw_phy_config(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004149 break;
Hayes Wangc2218922011-09-06 16:55:18 +08004150 case RTL_GIGA_MAC_VER_35:
4151 rtl8168f_1_hw_phy_config(tp);
4152 break;
4153 case RTL_GIGA_MAC_VER_36:
4154 rtl8168f_2_hw_phy_config(tp);
4155 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004156
Hayes Wang7e18dca2012-03-30 14:33:02 +08004157 case RTL_GIGA_MAC_VER_37:
4158 rtl8402_hw_phy_config(tp);
4159 break;
4160
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004161 case RTL_GIGA_MAC_VER_38:
4162 rtl8411_hw_phy_config(tp);
4163 break;
4164
Hayes Wang5598bfe2012-07-02 17:23:21 +08004165 case RTL_GIGA_MAC_VER_39:
4166 rtl8106e_hw_phy_config(tp);
4167 break;
4168
Hayes Wangc5583862012-07-02 17:23:22 +08004169 case RTL_GIGA_MAC_VER_40:
4170 rtl8168g_1_hw_phy_config(tp);
4171 break;
hayeswang57538c42013-04-01 22:23:40 +00004172 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004173 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004174 case RTL_GIGA_MAC_VER_44:
hayeswang57538c42013-04-01 22:23:40 +00004175 rtl8168g_2_hw_phy_config(tp);
4176 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004177 case RTL_GIGA_MAC_VER_45:
4178 case RTL_GIGA_MAC_VER_47:
4179 rtl8168h_1_hw_phy_config(tp);
4180 break;
4181 case RTL_GIGA_MAC_VER_46:
4182 case RTL_GIGA_MAC_VER_48:
4183 rtl8168h_2_hw_phy_config(tp);
4184 break;
Hayes Wangc5583862012-07-02 17:23:22 +08004185
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004186 case RTL_GIGA_MAC_VER_49:
4187 rtl8168ep_1_hw_phy_config(tp);
4188 break;
4189 case RTL_GIGA_MAC_VER_50:
4190 case RTL_GIGA_MAC_VER_51:
4191 rtl8168ep_2_hw_phy_config(tp);
4192 break;
4193
Hayes Wangc5583862012-07-02 17:23:22 +08004194 case RTL_GIGA_MAC_VER_41:
Francois Romieu5615d9f2007-08-17 17:50:46 +02004195 default:
4196 break;
4197 }
4198}
4199
Francois Romieuda78dbf2012-01-26 14:18:23 +01004200static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
4201{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004202 if (!test_and_set_bit(flag, tp->wk.flags))
4203 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004204}
4205
David S. Miller8decf862011-09-22 03:23:13 -04004206static bool rtl_tbi_enabled(struct rtl8169_private *tp)
4207{
David S. Miller8decf862011-09-22 03:23:13 -04004208 return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
Heiner Kallweite3972862018-06-29 08:07:04 +02004209 (RTL_R8(tp, PHYstatus) & TBI_Enable);
David S. Miller8decf862011-09-22 03:23:13 -04004210}
4211
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004212static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004213{
Francois Romieu5615d9f2007-08-17 17:50:46 +02004214 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004215
Marcus Sundberg773328942008-07-10 21:28:08 +02004216 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004217 netif_dbg(tp, drv, dev,
4218 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004219 RTL_W8(tp, 0x82, 0x01);
Marcus Sundberg773328942008-07-10 21:28:08 +02004220 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004221
Francois Romieu6dccd162007-02-13 23:38:05 +01004222 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
4223
4224 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
4225 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004226
Francois Romieubcf0bf92006-07-26 23:14:13 +02004227 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004228 netif_dbg(tp, drv, dev,
4229 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004230 RTL_W8(tp, 0x82, 0x01);
Heiner Kallweit49d17512018-06-28 20:36:15 +02004231 netif_dbg(tp, drv, dev,
4232 "Set PHY Reg 0x0bh = 0x00h\n");
françois romieu4da19632011-01-03 15:07:55 +00004233 rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004234 }
4235
Heiner Kallweitf75222b2018-07-17 22:51:41 +02004236 genphy_soft_reset(dev->phydev);
Francois Romieubf793292006-11-01 00:53:05 +01004237
Oliver Neukum54405cd2011-01-06 21:55:13 +01004238 rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
Francois Romieucecb5fd2011-04-01 10:21:07 +02004239 ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4240 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
4241 (tp->mii.supports_gmii ?
4242 ADVERTISED_1000baseT_Half |
4243 ADVERTISED_1000baseT_Full : 0));
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004244}
4245
Francois Romieu773d2022007-01-31 23:47:43 +01004246static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
4247{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004248 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004249
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004250 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
françois romieu908ba2b2010-04-26 11:42:58 +00004251
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004252 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
4253 RTL_R32(tp, MAC4);
françois romieu908ba2b2010-04-26 11:42:58 +00004254
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004255 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
4256 RTL_R32(tp, MAC0);
françois romieu908ba2b2010-04-26 11:42:58 +00004257
françois romieu9ecb9aa2012-12-07 11:20:21 +00004258 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
4259 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00004260
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004261 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Francois Romieu773d2022007-01-31 23:47:43 +01004262
Francois Romieuda78dbf2012-01-26 14:18:23 +01004263 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004264}
4265
4266static int rtl_set_mac_address(struct net_device *dev, void *p)
4267{
4268 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004269 struct device *d = tp_to_dev(tp);
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004270 int ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004271
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004272 ret = eth_mac_addr(dev, p);
4273 if (ret)
4274 return ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004275
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08004276 pm_runtime_get_noresume(d);
4277
4278 if (pm_runtime_active(d))
4279 rtl_rar_set(tp, dev->dev_addr);
4280
4281 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01004282
4283 return 0;
4284}
4285
Francois Romieucecb5fd2011-04-01 10:21:07 +02004286static int rtl_xmii_ioctl(struct rtl8169_private *tp,
4287 struct mii_ioctl_data *data, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08004288{
Francois Romieu5f787a12006-08-17 13:02:36 +02004289 switch (cmd) {
4290 case SIOCGMIIPHY:
4291 data->phy_id = 32; /* Internal PHY */
4292 return 0;
4293
4294 case SIOCGMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00004295 data->val_out = rtl_readphy(tp, data->reg_num & 0x1f);
Francois Romieu5f787a12006-08-17 13:02:36 +02004296 return 0;
4297
4298 case SIOCSMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00004299 rtl_writephy(tp, data->reg_num & 0x1f, data->val_in);
Francois Romieu5f787a12006-08-17 13:02:36 +02004300 return 0;
4301 }
4302 return -EOPNOTSUPP;
4303}
4304
Heiner Kallweite3972862018-06-29 08:07:04 +02004305static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08004306{
Heiner Kallweite3972862018-06-29 08:07:04 +02004307 struct rtl8169_private *tp = netdev_priv(dev);
4308 struct mii_ioctl_data *data = if_mii(ifr);
4309
4310 return netif_running(dev) ? rtl_xmii_ioctl(tp, data, cmd) : -ENODEV;
Francois Romieu8b4ab282008-11-19 22:05:25 -08004311}
4312
Bill Pembertonbaf63292012-12-03 09:23:28 -05004313static void rtl_init_mdio_ops(struct rtl8169_private *tp)
françois romieuc0e45c12011-01-03 15:08:04 +00004314{
4315 struct mdio_ops *ops = &tp->mdio_ops;
4316
4317 switch (tp->mac_version) {
4318 case RTL_GIGA_MAC_VER_27:
4319 ops->write = r8168dp_1_mdio_write;
4320 ops->read = r8168dp_1_mdio_read;
4321 break;
françois romieue6de30d2011-01-03 15:08:37 +00004322 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004323 case RTL_GIGA_MAC_VER_31:
françois romieue6de30d2011-01-03 15:08:37 +00004324 ops->write = r8168dp_2_mdio_write;
4325 ops->read = r8168dp_2_mdio_read;
4326 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004327 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Hayes Wangc5583862012-07-02 17:23:22 +08004328 ops->write = r8168g_mdio_write;
4329 ops->read = r8168g_mdio_read;
4330 break;
françois romieuc0e45c12011-01-03 15:08:04 +00004331 default:
4332 ops->write = r8169_mdio_write;
4333 ops->read = r8169_mdio_read;
4334 break;
4335 }
4336}
4337
hayeswange2409d82013-03-31 17:02:04 +00004338static void rtl_speed_down(struct rtl8169_private *tp)
4339{
4340 u32 adv;
4341 int lpa;
4342
4343 rtl_writephy(tp, 0x1f, 0x0000);
4344 lpa = rtl_readphy(tp, MII_LPA);
4345
4346 if (lpa & (LPA_10HALF | LPA_10FULL))
4347 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full;
4348 else if (lpa & (LPA_100HALF | LPA_100FULL))
4349 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4350 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
4351 else
4352 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4353 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
4354 (tp->mii.supports_gmii ?
4355 ADVERTISED_1000baseT_Half |
4356 ADVERTISED_1000baseT_Full : 0);
4357
4358 rtl8169_set_speed(tp->dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
4359 adv);
4360}
4361
David S. Miller1805b2f2011-10-24 18:18:09 -04004362static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
4363{
David S. Miller1805b2f2011-10-24 18:18:09 -04004364 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00004365 case RTL_GIGA_MAC_VER_25:
4366 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04004367 case RTL_GIGA_MAC_VER_29:
4368 case RTL_GIGA_MAC_VER_30:
4369 case RTL_GIGA_MAC_VER_32:
4370 case RTL_GIGA_MAC_VER_33:
4371 case RTL_GIGA_MAC_VER_34:
Heiner Kallweit2a718832018-05-02 21:39:49 +02004372 case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004373 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
David S. Miller1805b2f2011-10-24 18:18:09 -04004374 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
4375 break;
4376 default:
4377 break;
4378 }
4379}
4380
4381static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
4382{
Heiner Kallweit6fcf9b12018-07-04 21:11:29 +02004383 if (!netif_running(tp->dev) || !__rtl8169_get_wol(tp))
David S. Miller1805b2f2011-10-24 18:18:09 -04004384 return false;
4385
hayeswange2409d82013-03-31 17:02:04 +00004386 rtl_speed_down(tp);
David S. Miller1805b2f2011-10-24 18:18:09 -04004387 rtl_wol_suspend_quirk(tp);
4388
4389 return true;
4390}
4391
françois romieu065c27c2011-01-03 15:08:12 +00004392static void r8168_pll_power_down(struct rtl8169_private *tp)
4393{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01004394 if (r8168_check_dash(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004395 return;
4396
hayeswang01dc7fe2011-03-21 01:50:28 +00004397 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
4398 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02004399 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00004400
David S. Miller1805b2f2011-10-24 18:18:09 -04004401 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004402 return;
françois romieu065c27c2011-01-03 15:08:12 +00004403
françois romieu065c27c2011-01-03 15:08:12 +00004404 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004405 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004406 case RTL_GIGA_MAC_VER_37:
4407 case RTL_GIGA_MAC_VER_39:
4408 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004409 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004410 case RTL_GIGA_MAC_VER_45:
4411 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004412 case RTL_GIGA_MAC_VER_47:
4413 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004414 case RTL_GIGA_MAC_VER_50:
4415 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004416 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004417 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004418 case RTL_GIGA_MAC_VER_40:
4419 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004420 case RTL_GIGA_MAC_VER_49:
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004421 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004422 0xfc000000, ERIAR_EXGMAC);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004423 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00004424 break;
françois romieu065c27c2011-01-03 15:08:12 +00004425 }
4426}
4427
4428static void r8168_pll_power_up(struct rtl8169_private *tp)
4429{
françois romieu065c27c2011-01-03 15:08:12 +00004430 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004431 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004432 case RTL_GIGA_MAC_VER_37:
4433 case RTL_GIGA_MAC_VER_39:
4434 case RTL_GIGA_MAC_VER_43:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004435 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004436 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004437 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004438 case RTL_GIGA_MAC_VER_45:
4439 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004440 case RTL_GIGA_MAC_VER_47:
4441 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004442 case RTL_GIGA_MAC_VER_50:
4443 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004444 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004445 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004446 case RTL_GIGA_MAC_VER_40:
4447 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004448 case RTL_GIGA_MAC_VER_49:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004449 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004450 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004451 0x00000000, ERIAR_EXGMAC);
4452 break;
françois romieu065c27c2011-01-03 15:08:12 +00004453 }
4454
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02004455 phy_resume(tp->dev->phydev);
4456 /* give MAC/PHY some time to resume */
4457 msleep(20);
françois romieu065c27c2011-01-03 15:08:12 +00004458}
4459
françois romieu065c27c2011-01-03 15:08:12 +00004460static void rtl_pll_power_down(struct rtl8169_private *tp)
4461{
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004462 switch (tp->mac_version) {
4463 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4464 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
4465 break;
4466 default:
4467 r8168_pll_power_down(tp);
4468 }
françois romieu065c27c2011-01-03 15:08:12 +00004469}
4470
4471static void rtl_pll_power_up(struct rtl8169_private *tp)
4472{
françois romieu065c27c2011-01-03 15:08:12 +00004473 switch (tp->mac_version) {
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004474 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4475 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
françois romieu065c27c2011-01-03 15:08:12 +00004476 break;
françois romieu065c27c2011-01-03 15:08:12 +00004477 default:
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004478 r8168_pll_power_up(tp);
françois romieu065c27c2011-01-03 15:08:12 +00004479 }
4480}
4481
Hayes Wange542a222011-07-06 15:58:04 +08004482static void rtl_init_rxcfg(struct rtl8169_private *tp)
4483{
Hayes Wange542a222011-07-06 15:58:04 +08004484 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004485 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4486 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004487 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004488 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004489 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
françois romieueb2dc352012-06-20 12:09:18 +00004490 case RTL_GIGA_MAC_VER_34:
françois romieu3ced8c92013-09-08 01:15:35 +02004491 case RTL_GIGA_MAC_VER_35:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004492 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004493 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004494 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004495 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00004496 break;
Hayes Wange542a222011-07-06 15:58:04 +08004497 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004498 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004499 break;
4500 }
4501}
4502
Hayes Wang92fc43b2011-07-06 15:58:03 +08004503static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4504{
Timo Teräs9fba0812013-01-15 21:01:24 +00004505 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004506}
4507
Francois Romieud58d46b2011-05-03 16:38:29 +02004508static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
4509{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004510 if (tp->jumbo_ops.enable) {
4511 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4512 tp->jumbo_ops.enable(tp);
4513 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4514 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004515}
4516
4517static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
4518{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004519 if (tp->jumbo_ops.disable) {
4520 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4521 tp->jumbo_ops.disable(tp);
4522 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4523 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004524}
4525
4526static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
4527{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004528 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4529 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004530 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004531}
4532
4533static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
4534{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004535 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4536 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004537 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004538}
4539
4540static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
4541{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004542 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004543}
4544
4545static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
4546{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004547 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004548}
4549
4550static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
4551{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004552 RTL_W8(tp, MaxTxPacketSize, 0x3f);
4553 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4554 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004555 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004556}
4557
4558static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
4559{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004560 RTL_W8(tp, MaxTxPacketSize, 0x0c);
4561 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4562 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004563 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004564}
4565
4566static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
4567{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004568 rtl_tx_performance_tweak(tp,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01004569 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004570}
4571
4572static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
4573{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004574 rtl_tx_performance_tweak(tp,
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004575 PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004576}
4577
4578static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
4579{
Francois Romieud58d46b2011-05-03 16:38:29 +02004580 r8168b_0_hw_jumbo_enable(tp);
4581
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004582 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004583}
4584
4585static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
4586{
Francois Romieud58d46b2011-05-03 16:38:29 +02004587 r8168b_0_hw_jumbo_disable(tp);
4588
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004589 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004590}
4591
Bill Pembertonbaf63292012-12-03 09:23:28 -05004592static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02004593{
4594 struct jumbo_ops *ops = &tp->jumbo_ops;
4595
4596 switch (tp->mac_version) {
4597 case RTL_GIGA_MAC_VER_11:
4598 ops->disable = r8168b_0_hw_jumbo_disable;
4599 ops->enable = r8168b_0_hw_jumbo_enable;
4600 break;
4601 case RTL_GIGA_MAC_VER_12:
4602 case RTL_GIGA_MAC_VER_17:
4603 ops->disable = r8168b_1_hw_jumbo_disable;
4604 ops->enable = r8168b_1_hw_jumbo_enable;
4605 break;
4606 case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
4607 case RTL_GIGA_MAC_VER_19:
4608 case RTL_GIGA_MAC_VER_20:
4609 case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
4610 case RTL_GIGA_MAC_VER_22:
4611 case RTL_GIGA_MAC_VER_23:
4612 case RTL_GIGA_MAC_VER_24:
4613 case RTL_GIGA_MAC_VER_25:
4614 case RTL_GIGA_MAC_VER_26:
4615 ops->disable = r8168c_hw_jumbo_disable;
4616 ops->enable = r8168c_hw_jumbo_enable;
4617 break;
4618 case RTL_GIGA_MAC_VER_27:
4619 case RTL_GIGA_MAC_VER_28:
4620 ops->disable = r8168dp_hw_jumbo_disable;
4621 ops->enable = r8168dp_hw_jumbo_enable;
4622 break;
4623 case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
4624 case RTL_GIGA_MAC_VER_32:
4625 case RTL_GIGA_MAC_VER_33:
4626 case RTL_GIGA_MAC_VER_34:
4627 ops->disable = r8168e_hw_jumbo_disable;
4628 ops->enable = r8168e_hw_jumbo_enable;
4629 break;
4630
4631 /*
4632 * No action needed for jumbo frames with 8169.
4633 * No jumbo for 810x at all.
4634 */
Heiner Kallweit2a718832018-05-02 21:39:49 +02004635 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Francois Romieud58d46b2011-05-03 16:38:29 +02004636 default:
4637 ops->disable = NULL;
4638 ops->enable = NULL;
4639 break;
4640 }
4641}
4642
Francois Romieuffc46952012-07-06 14:19:23 +02004643DECLARE_RTL_COND(rtl_chipcmd_cond)
4644{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004645 return RTL_R8(tp, ChipCmd) & CmdReset;
Francois Romieuffc46952012-07-06 14:19:23 +02004646}
4647
Francois Romieu6f43adc2011-04-29 15:05:51 +02004648static void rtl_hw_reset(struct rtl8169_private *tp)
4649{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004650 RTL_W8(tp, ChipCmd, CmdReset);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004651
Francois Romieuffc46952012-07-06 14:19:23 +02004652 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004653}
4654
Francois Romieub6ffd972011-06-17 17:00:05 +02004655static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
4656{
4657 struct rtl_fw *rtl_fw;
4658 const char *name;
4659 int rc = -ENOMEM;
4660
4661 name = rtl_lookup_firmware_name(tp);
4662 if (!name)
4663 goto out_no_firmware;
4664
4665 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
4666 if (!rtl_fw)
4667 goto err_warn;
4668
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004669 rc = request_firmware(&rtl_fw->fw, name, tp_to_dev(tp));
Francois Romieub6ffd972011-06-17 17:00:05 +02004670 if (rc < 0)
4671 goto err_free;
4672
Francois Romieufd112f22011-06-18 00:10:29 +02004673 rc = rtl_check_firmware(tp, rtl_fw);
4674 if (rc < 0)
4675 goto err_release_firmware;
4676
Francois Romieub6ffd972011-06-17 17:00:05 +02004677 tp->rtl_fw = rtl_fw;
4678out:
4679 return;
4680
Francois Romieufd112f22011-06-18 00:10:29 +02004681err_release_firmware:
4682 release_firmware(rtl_fw->fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02004683err_free:
4684 kfree(rtl_fw);
4685err_warn:
4686 netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
4687 name, rc);
4688out_no_firmware:
4689 tp->rtl_fw = NULL;
4690 goto out;
4691}
4692
François Romieu953a12c2011-04-24 17:38:48 +02004693static void rtl_request_firmware(struct rtl8169_private *tp)
4694{
Francois Romieub6ffd972011-06-17 17:00:05 +02004695 if (IS_ERR(tp->rtl_fw))
4696 rtl_request_uncached_firmware(tp);
François Romieu953a12c2011-04-24 17:38:48 +02004697}
4698
Hayes Wang92fc43b2011-07-06 15:58:03 +08004699static void rtl_rx_close(struct rtl8169_private *tp)
4700{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004701 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004702}
4703
Francois Romieuffc46952012-07-06 14:19:23 +02004704DECLARE_RTL_COND(rtl_npq_cond)
4705{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004706 return RTL_R8(tp, TxPoll) & NPQ;
Francois Romieuffc46952012-07-06 14:19:23 +02004707}
4708
4709DECLARE_RTL_COND(rtl_txcfg_empty_cond)
4710{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004711 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
Francois Romieuffc46952012-07-06 14:19:23 +02004712}
4713
françois romieue6de30d2011-01-03 15:08:37 +00004714static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004715{
4716 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00004717 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004718
Hayes Wang92fc43b2011-07-06 15:58:03 +08004719 rtl_rx_close(tp);
4720
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004721 switch (tp->mac_version) {
4722 case RTL_GIGA_MAC_VER_27:
4723 case RTL_GIGA_MAC_VER_28:
4724 case RTL_GIGA_MAC_VER_31:
Francois Romieuffc46952012-07-06 14:19:23 +02004725 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004726 break;
4727 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
4728 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004729 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02004730 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004731 break;
4732 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004733 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004734 udelay(100);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004735 break;
françois romieue6de30d2011-01-03 15:08:37 +00004736 }
4737
Hayes Wang92fc43b2011-07-06 15:58:03 +08004738 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004739}
4740
Francois Romieu7f796d832007-06-11 23:04:41 +02004741static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004742{
Francois Romieu9cb427b2006-11-02 00:10:16 +01004743 /* Set DMA burst size and Interframe Gap Time */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004744 RTL_W32(tp, TxConfig, (TX_DMA_BURST << TxDMAShift) |
Francois Romieu9cb427b2006-11-02 00:10:16 +01004745 (InterFrameGap << TxInterFrameGapShift));
4746}
4747
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004748static void rtl_set_rx_max_size(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004749{
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004750 /* Low hurts. Let's disable the filtering. */
4751 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
Francois Romieu07ce4062007-02-23 23:36:39 +01004752}
4753
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004754static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02004755{
4756 /*
4757 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
4758 * register to be written before TxDescAddrLow to work.
4759 * Switching from MMIO to I/O access fixes the issue as well.
4760 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004761 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
4762 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
4763 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
4764 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004765}
4766
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004767static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
Francois Romieu6dccd162007-02-13 23:38:05 +01004768{
Francois Romieu37441002011-06-17 22:58:54 +02004769 static const struct rtl_cfg2_info {
Francois Romieu6dccd162007-02-13 23:38:05 +01004770 u32 mac_version;
4771 u32 clk;
4772 u32 val;
4773 } cfg2_info [] = {
4774 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
4775 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
4776 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
4777 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
Francois Romieu37441002011-06-17 22:58:54 +02004778 };
4779 const struct rtl_cfg2_info *p = cfg2_info;
Francois Romieu6dccd162007-02-13 23:38:05 +01004780 unsigned int i;
4781 u32 clk;
4782
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004783 clk = RTL_R8(tp, Config2) & PCI_Clock_66MHz;
Francois Romieucadf1852008-01-03 23:38:38 +01004784 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
Francois Romieu6dccd162007-02-13 23:38:05 +01004785 if ((p->mac_version == mac_version) && (p->clk == clk)) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004786 RTL_W32(tp, 0x7c, p->val);
Francois Romieu6dccd162007-02-13 23:38:05 +01004787 break;
4788 }
4789 }
4790}
4791
Francois Romieue6b763e2012-03-08 09:35:39 +01004792static void rtl_set_rx_mode(struct net_device *dev)
4793{
4794 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieue6b763e2012-03-08 09:35:39 +01004795 u32 mc_filter[2]; /* Multicast hash filter */
4796 int rx_mode;
4797 u32 tmp = 0;
4798
4799 if (dev->flags & IFF_PROMISC) {
4800 /* Unconditionally log net taps. */
4801 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
4802 rx_mode =
4803 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4804 AcceptAllPhys;
4805 mc_filter[1] = mc_filter[0] = 0xffffffff;
4806 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
4807 (dev->flags & IFF_ALLMULTI)) {
4808 /* Too many to filter perfectly -- accept all multicasts. */
4809 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4810 mc_filter[1] = mc_filter[0] = 0xffffffff;
4811 } else {
4812 struct netdev_hw_addr *ha;
4813
4814 rx_mode = AcceptBroadcast | AcceptMyPhys;
4815 mc_filter[1] = mc_filter[0] = 0;
4816 netdev_for_each_mc_addr(ha, dev) {
4817 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4818 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4819 rx_mode |= AcceptMulticast;
4820 }
4821 }
4822
4823 if (dev->features & NETIF_F_RXALL)
4824 rx_mode |= (AcceptErr | AcceptRunt);
4825
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004826 tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
Francois Romieue6b763e2012-03-08 09:35:39 +01004827
4828 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4829 u32 data = mc_filter[0];
4830
4831 mc_filter[0] = swab32(mc_filter[1]);
4832 mc_filter[1] = swab32(data);
4833 }
4834
Nathan Walp04817762012-11-01 12:08:47 +00004835 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
4836 mc_filter[1] = mc_filter[0] = 0xffffffff;
4837
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004838 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
4839 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
Francois Romieue6b763e2012-03-08 09:35:39 +01004840
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004841 RTL_W32(tp, RxConfig, tmp);
Francois Romieue6b763e2012-03-08 09:35:39 +01004842}
4843
Heiner Kallweit52f85602018-05-19 10:29:33 +02004844static void rtl_hw_start(struct rtl8169_private *tp)
4845{
4846 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4847
4848 tp->hw_start(tp);
4849
4850 rtl_set_rx_max_size(tp);
4851 rtl_set_rx_tx_desc_registers(tp);
4852 rtl_set_rx_tx_config_registers(tp);
4853 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4854
4855 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
4856 RTL_R8(tp, IntrMask);
4857 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
4858 rtl_set_rx_mode(tp->dev);
4859 /* no early-rx interrupts */
4860 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
4861 rtl_irq_enable_all(tp);
4862}
4863
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004864static void rtl_hw_start_8169(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01004865{
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004866 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004867 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004868
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004869 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004870
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004871 tp->cp_cmd |= PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02004872
Francois Romieucecb5fd2011-04-01 10:21:07 +02004873 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4874 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004875 netif_dbg(tp, drv, tp->dev,
4876 "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02004877 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004878 }
4879
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004880 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieubcf0bf92006-07-26 23:14:13 +02004881
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004882 rtl8169_set_magic_reg(tp, tp->mac_version);
Francois Romieu6dccd162007-02-13 23:38:05 +01004883
Linus Torvalds1da177e2005-04-16 15:20:36 -07004884 /*
4885 * Undocumented corner. Supposedly:
4886 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
4887 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004888 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004889
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004890 RTL_W32(tp, RxMissed, 0);
Francois Romieu07ce4062007-02-23 23:36:39 +01004891}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004892
Francois Romieuffc46952012-07-06 14:19:23 +02004893DECLARE_RTL_COND(rtl_csiar_cond)
4894{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004895 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02004896}
4897
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004898static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004899{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004900 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4901
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004902 RTL_W32(tp, CSIDR, value);
4903 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004904 CSIAR_BYTE_ENABLE | func << 16);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004905
Francois Romieuffc46952012-07-06 14:19:23 +02004906 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004907}
4908
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004909static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004910{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004911 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4912
4913 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
4914 CSIAR_BYTE_ENABLE);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004915
Francois Romieuffc46952012-07-06 14:19:23 +02004916 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004917 RTL_R32(tp, CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004918}
4919
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004920static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004921{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004922 struct pci_dev *pdev = tp->pci_dev;
4923 u32 csi;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004924
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004925 /* According to Realtek the value at config space address 0x070f
4926 * controls the L0s/L1 entrance latency. We try standard ECAM access
4927 * first and if it fails fall back to CSI.
4928 */
4929 if (pdev->cfg_size > 0x070f &&
4930 pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
4931 return;
4932
4933 netdev_notice_once(tp->dev,
4934 "No native access to PCI extended config space, falling back to CSI\n");
4935 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
4936 rtl_csi_write(tp, 0x070c, csi | val << 24);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004937}
4938
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004939static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
hayeswang45dd95c2013-07-08 17:09:01 +08004940{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004941 rtl_csi_access_enable(tp, 0x27);
Francois Romieudacf8152008-08-02 20:44:13 +02004942}
4943
4944struct ephy_info {
4945 unsigned int offset;
4946 u16 mask;
4947 u16 bits;
4948};
4949
Francois Romieufdf6fc02012-07-06 22:40:38 +02004950static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
4951 int len)
Francois Romieudacf8152008-08-02 20:44:13 +02004952{
4953 u16 w;
4954
4955 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02004956 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
4957 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02004958 e++;
4959 }
4960}
4961
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004962static void rtl_disable_clock_request(struct rtl8169_private *tp)
Francois Romieub726e492008-06-28 12:22:59 +02004963{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004964 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004965 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02004966}
4967
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004968static void rtl_enable_clock_request(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004969{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004970 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004971 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00004972}
4973
hayeswangb51ecea2014-07-09 14:52:51 +08004974static void rtl_pcie_state_l2l3_enable(struct rtl8169_private *tp, bool enable)
4975{
hayeswangb51ecea2014-07-09 14:52:51 +08004976 u8 data;
4977
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004978 data = RTL_R8(tp, Config3);
hayeswangb51ecea2014-07-09 14:52:51 +08004979
4980 if (enable)
4981 data |= Rdy_to_L23;
4982 else
4983 data &= ~Rdy_to_L23;
4984
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004985 RTL_W8(tp, Config3, data);
hayeswangb51ecea2014-07-09 14:52:51 +08004986}
4987
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004988static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
4989{
4990 if (enable) {
4991 RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
4992 RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
4993 } else {
4994 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4995 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
4996 }
4997}
4998
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004999static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005000{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005001 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02005002
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005003 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005004 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieub726e492008-06-28 12:22:59 +02005005
françois romieufaf1e782013-02-27 13:01:57 +00005006 if (tp->dev->mtu <= ETH_DATA_LEN) {
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005007 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
françois romieufaf1e782013-02-27 13:01:57 +00005008 PCI_EXP_DEVCTL_NOSNOOP_EN);
5009 }
Francois Romieu219a1e92008-06-28 11:58:39 +02005010}
5011
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005012static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005013{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005014 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005015
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005016 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02005017
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005018 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02005019}
5020
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005021static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005022{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005023 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
Francois Romieub726e492008-06-28 12:22:59 +02005024
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005025 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02005026
françois romieufaf1e782013-02-27 13:01:57 +00005027 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005028 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieub726e492008-06-28 12:22:59 +02005029
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005030 rtl_disable_clock_request(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005031
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005032 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005033 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu219a1e92008-06-28 11:58:39 +02005034}
5035
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005036static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005037{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005038 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02005039 { 0x01, 0, 0x0001 },
5040 { 0x02, 0x0800, 0x1000 },
5041 { 0x03, 0, 0x0042 },
5042 { 0x06, 0x0080, 0x0000 },
5043 { 0x07, 0, 0x2000 }
5044 };
5045
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005046 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005047
Francois Romieufdf6fc02012-07-06 22:40:38 +02005048 rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
Francois Romieub726e492008-06-28 12:22:59 +02005049
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005050 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02005051}
5052
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005053static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02005054{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005055 rtl_set_def_aspm_entry_latency(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02005056
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005057 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieuef3386f2008-06-29 12:24:30 +02005058
françois romieufaf1e782013-02-27 13:01:57 +00005059 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005060 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieuef3386f2008-06-29 12:24:30 +02005061
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005062 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005063 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieuef3386f2008-06-29 12:24:30 +02005064}
5065
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005066static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005067{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005068 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005069
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005070 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005071
5072 /* Magic. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005073 RTL_W8(tp, DBG_REG, 0x20);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005074
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005075 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005076
françois romieufaf1e782013-02-27 13:01:57 +00005077 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005078 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005079
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005080 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005081 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005082}
5083
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005084static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005085{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005086 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02005087 { 0x02, 0x0800, 0x1000 },
5088 { 0x03, 0, 0x0002 },
5089 { 0x06, 0x0080, 0x0000 }
5090 };
5091
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005092 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005093
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005094 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
Francois Romieub726e492008-06-28 12:22:59 +02005095
Francois Romieufdf6fc02012-07-06 22:40:38 +02005096 rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
Francois Romieub726e492008-06-28 12:22:59 +02005097
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005098 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02005099}
5100
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005101static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005102{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005103 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02005104 { 0x01, 0, 0x0001 },
5105 { 0x03, 0x0400, 0x0220 }
5106 };
5107
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005108 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005109
Francois Romieufdf6fc02012-07-06 22:40:38 +02005110 rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
Francois Romieub726e492008-06-28 12:22:59 +02005111
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005112 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02005113}
5114
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005115static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02005116{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005117 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02005118}
5119
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005120static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02005121{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005122 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02005123
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005124 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02005125}
5126
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005127static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02005128{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005129 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02005130
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005131 rtl_disable_clock_request(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02005132
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005133 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02005134
françois romieufaf1e782013-02-27 13:01:57 +00005135 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005136 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu5b538df2008-07-20 16:22:45 +02005137
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005138 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005139 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu5b538df2008-07-20 16:22:45 +02005140}
5141
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005142static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00005143{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005144 rtl_set_def_aspm_entry_latency(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005145
françois romieufaf1e782013-02-27 13:01:57 +00005146 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005147 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang4804b3b2011-03-21 01:50:29 +00005148
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005149 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang4804b3b2011-03-21 01:50:29 +00005150
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005151 rtl_disable_clock_request(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005152}
5153
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005154static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00005155{
5156 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005157 { 0x0b, 0x0000, 0x0048 },
5158 { 0x19, 0x0020, 0x0050 },
5159 { 0x0c, 0x0100, 0x0020 }
françois romieue6de30d2011-01-03 15:08:37 +00005160 };
françois romieue6de30d2011-01-03 15:08:37 +00005161
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005162 rtl_set_def_aspm_entry_latency(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005163
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005164 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
françois romieue6de30d2011-01-03 15:08:37 +00005165
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005166 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
françois romieue6de30d2011-01-03 15:08:37 +00005167
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005168 rtl_ephy_init(tp, e_info_8168d_4, ARRAY_SIZE(e_info_8168d_4));
françois romieue6de30d2011-01-03 15:08:37 +00005169
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005170 rtl_enable_clock_request(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005171}
5172
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005173static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00005174{
Hayes Wang70090422011-07-06 15:58:06 +08005175 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00005176 { 0x00, 0x0200, 0x0100 },
5177 { 0x00, 0x0000, 0x0004 },
5178 { 0x06, 0x0002, 0x0001 },
5179 { 0x06, 0x0000, 0x0030 },
5180 { 0x07, 0x0000, 0x2000 },
5181 { 0x00, 0x0000, 0x0020 },
5182 { 0x03, 0x5800, 0x2000 },
5183 { 0x03, 0x0000, 0x0001 },
5184 { 0x01, 0x0800, 0x1000 },
5185 { 0x07, 0x0000, 0x4000 },
5186 { 0x1e, 0x0000, 0x2000 },
5187 { 0x19, 0xffff, 0xfe6c },
5188 { 0x0a, 0x0000, 0x0040 }
5189 };
5190
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005191 rtl_set_def_aspm_entry_latency(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005192
Francois Romieufdf6fc02012-07-06 22:40:38 +02005193 rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
hayeswang01dc7fe2011-03-21 01:50:28 +00005194
françois romieufaf1e782013-02-27 13:01:57 +00005195 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005196 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang01dc7fe2011-03-21 01:50:28 +00005197
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005198 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang01dc7fe2011-03-21 01:50:28 +00005199
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005200 rtl_disable_clock_request(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005201
5202 /* Reset tx FIFO pointer */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005203 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
5204 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00005205
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005206 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00005207}
5208
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005209static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08005210{
5211 static const struct ephy_info e_info_8168e_2[] = {
5212 { 0x09, 0x0000, 0x0080 },
5213 { 0x19, 0x0000, 0x0224 }
5214 };
5215
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005216 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005217
Francois Romieufdf6fc02012-07-06 22:40:38 +02005218 rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
Hayes Wang70090422011-07-06 15:58:06 +08005219
françois romieufaf1e782013-02-27 13:01:57 +00005220 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005221 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang70090422011-07-06 15:58:06 +08005222
Francois Romieufdf6fc02012-07-06 22:40:38 +02005223 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5224 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5225 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5226 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5227 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5228 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005229 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5230 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08005231
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005232 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08005233
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005234 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005235
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005236 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5237 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang70090422011-07-06 15:58:06 +08005238
5239 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005240 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang70090422011-07-06 15:58:06 +08005241
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005242 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5243 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5244 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitaa1e7d22018-06-23 09:53:00 +02005245
5246 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang70090422011-07-06 15:58:06 +08005247}
5248
Hayes Wang5f886e02012-03-30 14:33:03 +08005249static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08005250{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005251 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005252
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005253 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc2218922011-09-06 16:55:18 +08005254
Francois Romieufdf6fc02012-07-06 22:40:38 +02005255 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5256 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5257 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5258 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005259 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5260 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5261 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5262 rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005263 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5264 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08005265
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005266 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc2218922011-09-06 16:55:18 +08005267
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005268 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005269
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005270 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5271 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
5272 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5273 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5274 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Hayes Wangc2218922011-09-06 16:55:18 +08005275}
5276
Hayes Wang5f886e02012-03-30 14:33:03 +08005277static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
5278{
Hayes Wang5f886e02012-03-30 14:33:03 +08005279 static const struct ephy_info e_info_8168f_1[] = {
5280 { 0x06, 0x00c0, 0x0020 },
5281 { 0x08, 0x0001, 0x0002 },
5282 { 0x09, 0x0000, 0x0080 },
5283 { 0x19, 0x0000, 0x0224 }
5284 };
5285
5286 rtl_hw_start_8168f(tp);
5287
Francois Romieufdf6fc02012-07-06 22:40:38 +02005288 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wang5f886e02012-03-30 14:33:03 +08005289
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005290 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang5f886e02012-03-30 14:33:03 +08005291
5292 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005293 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang5f886e02012-03-30 14:33:03 +08005294}
5295
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005296static void rtl_hw_start_8411(struct rtl8169_private *tp)
5297{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005298 static const struct ephy_info e_info_8168f_1[] = {
5299 { 0x06, 0x00c0, 0x0020 },
5300 { 0x0f, 0xffff, 0x5200 },
5301 { 0x1e, 0x0000, 0x4000 },
5302 { 0x19, 0x0000, 0x0224 }
5303 };
5304
5305 rtl_hw_start_8168f(tp);
hayeswangb51ecea2014-07-09 14:52:51 +08005306 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005307
Francois Romieufdf6fc02012-07-06 22:40:38 +02005308 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005309
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005310 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005311}
5312
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005313static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08005314{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005315 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
hayeswangbeb330a2013-04-01 22:23:39 +00005316
Hayes Wangc5583862012-07-02 17:23:22 +08005317 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
5318 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5319 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5320 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5321
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005322 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08005323
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005324 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc5583862012-07-02 17:23:22 +08005325
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005326 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5327 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
hayeswangbeb330a2013-04-01 22:23:39 +00005328 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
Hayes Wangc5583862012-07-02 17:23:22 +08005329
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005330 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5331 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc5583862012-07-02 17:23:22 +08005332
5333 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5334 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5335
5336 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005337 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wangc5583862012-07-02 17:23:22 +08005338
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005339 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5340 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005341
5342 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangc5583862012-07-02 17:23:22 +08005343}
5344
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005345static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
5346{
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005347 static const struct ephy_info e_info_8168g_1[] = {
5348 { 0x00, 0x0000, 0x0008 },
5349 { 0x0c, 0x37d0, 0x0820 },
5350 { 0x1e, 0x0000, 0x0001 },
5351 { 0x19, 0x8000, 0x0000 }
5352 };
5353
5354 rtl_hw_start_8168g(tp);
5355
5356 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005357 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005358 rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005359 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005360}
5361
hayeswang57538c42013-04-01 22:23:40 +00005362static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
5363{
hayeswang57538c42013-04-01 22:23:40 +00005364 static const struct ephy_info e_info_8168g_2[] = {
5365 { 0x00, 0x0000, 0x0008 },
5366 { 0x0c, 0x3df0, 0x0200 },
5367 { 0x19, 0xffff, 0xfc00 },
5368 { 0x1e, 0xffff, 0x20eb }
5369 };
5370
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005371 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00005372
5373 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005374 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
5375 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
hayeswang57538c42013-04-01 22:23:40 +00005376 rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
5377}
5378
hayeswang45dd95c2013-07-08 17:09:01 +08005379static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
5380{
hayeswang45dd95c2013-07-08 17:09:01 +08005381 static const struct ephy_info e_info_8411_2[] = {
5382 { 0x00, 0x0000, 0x0008 },
5383 { 0x0c, 0x3df0, 0x0200 },
5384 { 0x0f, 0xffff, 0x5200 },
5385 { 0x19, 0x0020, 0x0000 },
5386 { 0x1e, 0x0000, 0x2000 }
5387 };
5388
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005389 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08005390
5391 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005392 rtl_hw_aspm_clkreq_enable(tp, false);
hayeswang45dd95c2013-07-08 17:09:01 +08005393 rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005394 rtl_hw_aspm_clkreq_enable(tp, true);
hayeswang45dd95c2013-07-08 17:09:01 +08005395}
5396
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005397static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
5398{
Andrzej Hajda72521ea2015-09-24 16:00:24 +02005399 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005400 u32 data;
5401 static const struct ephy_info e_info_8168h_1[] = {
5402 { 0x1e, 0x0800, 0x0001 },
5403 { 0x1d, 0x0000, 0x0800 },
5404 { 0x05, 0xffff, 0x2089 },
5405 { 0x06, 0xffff, 0x5881 },
5406 { 0x04, 0xffff, 0x154a },
5407 { 0x01, 0xffff, 0x068b }
5408 };
5409
5410 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005411 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005412 rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));
5413
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005414 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005415
5416 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
5417 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5418 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5419 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5420
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005421 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005422
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005423 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005424
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005425 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5426 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005427
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005428 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005429
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005430 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005431
5432 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
5433
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005434 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5435 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005436
5437 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5438 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5439
5440 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005441 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005442
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005443 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5444 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005445
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005446 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005447
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005448 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005449
5450 rtl_pcie_state_l2l3_enable(tp, false);
5451
5452 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08005453 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005454 rtl_writephy(tp, 0x1f, 0x0000);
5455 if (rg_saw_cnt > 0) {
5456 u16 sw_cnt_1ms_ini;
5457
5458 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
5459 sw_cnt_1ms_ini &= 0x0fff;
5460 data = r8168_mac_ocp_read(tp, 0xd412);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005461 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005462 data |= sw_cnt_1ms_ini;
5463 r8168_mac_ocp_write(tp, 0xd412, data);
5464 }
5465
5466 data = r8168_mac_ocp_read(tp, 0xe056);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005467 data &= ~0xf0;
5468 data |= 0x70;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005469 r8168_mac_ocp_write(tp, 0xe056, data);
5470
5471 data = r8168_mac_ocp_read(tp, 0xe052);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005472 data &= ~0x6000;
5473 data |= 0x8008;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005474 r8168_mac_ocp_write(tp, 0xe052, data);
5475
5476 data = r8168_mac_ocp_read(tp, 0xe0d6);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005477 data &= ~0x01ff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005478 data |= 0x017f;
5479 r8168_mac_ocp_write(tp, 0xe0d6, data);
5480
5481 data = r8168_mac_ocp_read(tp, 0xd420);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005482 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005483 data |= 0x047f;
5484 r8168_mac_ocp_write(tp, 0xd420, data);
5485
5486 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
5487 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
5488 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
5489 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005490
5491 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005492}
5493
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005494static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
5495{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08005496 rtl8168ep_stop_cmac(tp);
5497
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005498 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005499
5500 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
5501 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
5502 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
5503 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5504
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005505 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005506
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005507 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005508
5509 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5510 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5511
5512 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);
5513
5514 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
5515
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005516 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5517 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005518
5519 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5520 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5521
5522 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005523 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005524
5525 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5526
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005527 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005528
5529 rtl_pcie_state_l2l3_enable(tp, false);
5530}
5531
5532static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
5533{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005534 static const struct ephy_info e_info_8168ep_1[] = {
5535 { 0x00, 0xffff, 0x10ab },
5536 { 0x06, 0xffff, 0xf030 },
5537 { 0x08, 0xffff, 0x2006 },
5538 { 0x0d, 0xffff, 0x1666 },
5539 { 0x0c, 0x3ff0, 0x0000 }
5540 };
5541
5542 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005543 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005544 rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));
5545
5546 rtl_hw_start_8168ep(tp);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005547
5548 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005549}
5550
5551static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
5552{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005553 static const struct ephy_info e_info_8168ep_2[] = {
5554 { 0x00, 0xffff, 0x10a3 },
5555 { 0x19, 0xffff, 0xfc00 },
5556 { 0x1e, 0xffff, 0x20ea }
5557 };
5558
5559 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005560 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005561 rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));
5562
5563 rtl_hw_start_8168ep(tp);
5564
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005565 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5566 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005567
5568 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005569}
5570
5571static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
5572{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005573 u32 data;
5574 static const struct ephy_info e_info_8168ep_3[] = {
5575 { 0x00, 0xffff, 0x10a3 },
5576 { 0x19, 0xffff, 0x7c00 },
5577 { 0x1e, 0xffff, 0x20eb },
5578 { 0x0d, 0xffff, 0x1666 }
5579 };
5580
5581 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005582 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005583 rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));
5584
5585 rtl_hw_start_8168ep(tp);
5586
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005587 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5588 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005589
5590 data = r8168_mac_ocp_read(tp, 0xd3e2);
5591 data &= 0xf000;
5592 data |= 0x0271;
5593 r8168_mac_ocp_write(tp, 0xd3e2, data);
5594
5595 data = r8168_mac_ocp_read(tp, 0xd3e4);
5596 data &= 0xff00;
5597 r8168_mac_ocp_write(tp, 0xd3e4, data);
5598
5599 data = r8168_mac_ocp_read(tp, 0xe860);
5600 data |= 0x0080;
5601 r8168_mac_ocp_write(tp, 0xe860, data);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005602
5603 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005604}
5605
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005606static void rtl_hw_start_8168(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005607{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005608 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu2dd99532007-06-11 23:22:52 +02005609
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005610 tp->cp_cmd &= ~INTT_MASK;
5611 tp->cp_cmd |= PktCntrDisable | INTT_1;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005612 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu2dd99532007-06-11 23:22:52 +02005613
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005614 RTL_W16(tp, IntrMitigate, 0x5151);
Francois Romieu0e485152007-02-20 00:00:26 +01005615
5616 /* Work around for RxFIFO overflow. */
françois romieu811fd302011-12-04 20:30:45 +00005617 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01005618 tp->event_slow |= RxFIFOOver | PCSTimeout;
5619 tp->event_slow &= ~RxOverflow;
Francois Romieu0e485152007-02-20 00:00:26 +01005620 }
Francois Romieu2dd99532007-06-11 23:22:52 +02005621
Francois Romieu219a1e92008-06-28 11:58:39 +02005622 switch (tp->mac_version) {
5623 case RTL_GIGA_MAC_VER_11:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005624 rtl_hw_start_8168bb(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005625 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005626
5627 case RTL_GIGA_MAC_VER_12:
5628 case RTL_GIGA_MAC_VER_17:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005629 rtl_hw_start_8168bef(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005630 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005631
5632 case RTL_GIGA_MAC_VER_18:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005633 rtl_hw_start_8168cp_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005634 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005635
5636 case RTL_GIGA_MAC_VER_19:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005637 rtl_hw_start_8168c_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005638 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005639
5640 case RTL_GIGA_MAC_VER_20:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005641 rtl_hw_start_8168c_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005642 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005643
Francois Romieu197ff762008-06-28 13:16:02 +02005644 case RTL_GIGA_MAC_VER_21:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005645 rtl_hw_start_8168c_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005646 break;
Francois Romieu197ff762008-06-28 13:16:02 +02005647
Francois Romieu6fb07052008-06-29 11:54:28 +02005648 case RTL_GIGA_MAC_VER_22:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005649 rtl_hw_start_8168c_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005650 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02005651
Francois Romieuef3386f2008-06-29 12:24:30 +02005652 case RTL_GIGA_MAC_VER_23:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005653 rtl_hw_start_8168cp_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005654 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02005655
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005656 case RTL_GIGA_MAC_VER_24:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005657 rtl_hw_start_8168cp_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005658 break;
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005659
Francois Romieu5b538df2008-07-20 16:22:45 +02005660 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00005661 case RTL_GIGA_MAC_VER_26:
5662 case RTL_GIGA_MAC_VER_27:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005663 rtl_hw_start_8168d(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005664 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02005665
françois romieue6de30d2011-01-03 15:08:37 +00005666 case RTL_GIGA_MAC_VER_28:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005667 rtl_hw_start_8168d_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005668 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02005669
hayeswang4804b3b2011-03-21 01:50:29 +00005670 case RTL_GIGA_MAC_VER_31:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005671 rtl_hw_start_8168dp(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005672 break;
5673
hayeswang01dc7fe2011-03-21 01:50:28 +00005674 case RTL_GIGA_MAC_VER_32:
5675 case RTL_GIGA_MAC_VER_33:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005676 rtl_hw_start_8168e_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005677 break;
5678 case RTL_GIGA_MAC_VER_34:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005679 rtl_hw_start_8168e_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005680 break;
françois romieue6de30d2011-01-03 15:08:37 +00005681
Hayes Wangc2218922011-09-06 16:55:18 +08005682 case RTL_GIGA_MAC_VER_35:
5683 case RTL_GIGA_MAC_VER_36:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005684 rtl_hw_start_8168f_1(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005685 break;
5686
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005687 case RTL_GIGA_MAC_VER_38:
5688 rtl_hw_start_8411(tp);
5689 break;
5690
Hayes Wangc5583862012-07-02 17:23:22 +08005691 case RTL_GIGA_MAC_VER_40:
5692 case RTL_GIGA_MAC_VER_41:
5693 rtl_hw_start_8168g_1(tp);
5694 break;
hayeswang57538c42013-04-01 22:23:40 +00005695 case RTL_GIGA_MAC_VER_42:
5696 rtl_hw_start_8168g_2(tp);
5697 break;
Hayes Wangc5583862012-07-02 17:23:22 +08005698
hayeswang45dd95c2013-07-08 17:09:01 +08005699 case RTL_GIGA_MAC_VER_44:
5700 rtl_hw_start_8411_2(tp);
5701 break;
5702
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005703 case RTL_GIGA_MAC_VER_45:
5704 case RTL_GIGA_MAC_VER_46:
5705 rtl_hw_start_8168h_1(tp);
5706 break;
5707
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005708 case RTL_GIGA_MAC_VER_49:
5709 rtl_hw_start_8168ep_1(tp);
5710 break;
5711
5712 case RTL_GIGA_MAC_VER_50:
5713 rtl_hw_start_8168ep_2(tp);
5714 break;
5715
5716 case RTL_GIGA_MAC_VER_51:
5717 rtl_hw_start_8168ep_3(tp);
5718 break;
5719
Francois Romieu219a1e92008-06-28 11:58:39 +02005720 default:
Heiner Kallweit49d17512018-06-28 20:36:15 +02005721 netif_err(tp, drv, tp->dev,
5722 "unknown chipset (mac_version = %d)\n",
5723 tp->mac_version);
hayeswang4804b3b2011-03-21 01:50:29 +00005724 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005725 }
Francois Romieu07ce4062007-02-23 23:36:39 +01005726}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005727
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005728static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005729{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005730 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02005731 { 0x01, 0, 0x6e65 },
5732 { 0x02, 0, 0x091f },
5733 { 0x03, 0, 0xc2f9 },
5734 { 0x06, 0, 0xafb5 },
5735 { 0x07, 0, 0x0e00 },
5736 { 0x19, 0, 0xec80 },
5737 { 0x01, 0, 0x2e65 },
5738 { 0x01, 0, 0x6e65 }
5739 };
5740 u8 cfg1;
5741
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005742 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005743
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005744 RTL_W8(tp, DBG_REG, FIX_NAK_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005745
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005746 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005747
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005748 RTL_W8(tp, Config1,
Francois Romieu2857ffb2008-08-02 21:08:49 +02005749 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005750 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005751
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005752 cfg1 = RTL_R8(tp, Config1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005753 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005754 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005755
Francois Romieufdf6fc02012-07-06 22:40:38 +02005756 rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
Francois Romieu2857ffb2008-08-02 21:08:49 +02005757}
5758
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005759static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005760{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005761 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005762
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005763 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005764
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005765 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
5766 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005767}
5768
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005769static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005770{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005771 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005772
Francois Romieufdf6fc02012-07-06 22:40:38 +02005773 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005774}
5775
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005776static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005777{
5778 static const struct ephy_info e_info_8105e_1[] = {
5779 { 0x07, 0, 0x4000 },
5780 { 0x19, 0, 0x0200 },
5781 { 0x19, 0, 0x0020 },
5782 { 0x1e, 0, 0x2000 },
5783 { 0x03, 0, 0x0001 },
5784 { 0x19, 0, 0x0100 },
5785 { 0x19, 0, 0x0004 },
5786 { 0x0a, 0, 0x0020 }
5787 };
5788
Francois Romieucecb5fd2011-04-01 10:21:07 +02005789 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005790 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005791
Francois Romieucecb5fd2011-04-01 10:21:07 +02005792 /* Disable Early Tally Counter */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005793 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005794
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005795 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5796 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005797
Francois Romieufdf6fc02012-07-06 22:40:38 +02005798 rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
hayeswangb51ecea2014-07-09 14:52:51 +08005799
5800 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005801}
5802
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005803static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005804{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005805 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005806 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005807}
5808
Hayes Wang7e18dca2012-03-30 14:33:02 +08005809static void rtl_hw_start_8402(struct rtl8169_private *tp)
5810{
Hayes Wang7e18dca2012-03-30 14:33:02 +08005811 static const struct ephy_info e_info_8402[] = {
5812 { 0x19, 0xffff, 0xff64 },
5813 { 0x1e, 0, 0x4000 }
5814 };
5815
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005816 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005817
5818 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005819 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005820
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005821 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5822 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005823
Francois Romieufdf6fc02012-07-06 22:40:38 +02005824 rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
Hayes Wang7e18dca2012-03-30 14:33:02 +08005825
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005826 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005827
Francois Romieufdf6fc02012-07-06 22:40:38 +02005828 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
5829 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005830 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5831 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005832 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5833 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005834 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005835
5836 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005837}
5838
Hayes Wang5598bfe2012-07-02 17:23:21 +08005839static void rtl_hw_start_8106(struct rtl8169_private *tp)
5840{
Hayes Wang5598bfe2012-07-02 17:23:21 +08005841 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005842 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005843
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005844 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
5845 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5846 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08005847
5848 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005849}
5850
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005851static void rtl_hw_start_8101(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005852{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005853 if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
5854 tp->event_slow &= ~RxFIFOOver;
françois romieu811fd302011-12-04 20:30:45 +00005855
Francois Romieucecb5fd2011-04-01 10:21:07 +02005856 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08005857 tp->mac_version == RTL_GIGA_MAC_VER_16)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005858 pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06005859 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02005860
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005861 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang1a964642013-04-01 22:23:41 +00005862
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005863 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005864 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
hayeswang1a964642013-04-01 22:23:41 +00005865
Francois Romieu2857ffb2008-08-02 21:08:49 +02005866 switch (tp->mac_version) {
5867 case RTL_GIGA_MAC_VER_07:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005868 rtl_hw_start_8102e_1(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005869 break;
5870
5871 case RTL_GIGA_MAC_VER_08:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005872 rtl_hw_start_8102e_3(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005873 break;
5874
5875 case RTL_GIGA_MAC_VER_09:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005876 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005877 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08005878
5879 case RTL_GIGA_MAC_VER_29:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005880 rtl_hw_start_8105e_1(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005881 break;
5882 case RTL_GIGA_MAC_VER_30:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005883 rtl_hw_start_8105e_2(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005884 break;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005885
5886 case RTL_GIGA_MAC_VER_37:
5887 rtl_hw_start_8402(tp);
5888 break;
Hayes Wang5598bfe2012-07-02 17:23:21 +08005889
5890 case RTL_GIGA_MAC_VER_39:
5891 rtl_hw_start_8106(tp);
5892 break;
hayeswang58152cd2013-04-01 22:23:42 +00005893 case RTL_GIGA_MAC_VER_43:
5894 rtl_hw_start_8168g_2(tp);
5895 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005896 case RTL_GIGA_MAC_VER_47:
5897 case RTL_GIGA_MAC_VER_48:
5898 rtl_hw_start_8168h_1(tp);
5899 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02005900 }
5901
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005902 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005903}
5904
5905static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
5906{
Francois Romieud58d46b2011-05-03 16:38:29 +02005907 struct rtl8169_private *tp = netdev_priv(dev);
5908
Francois Romieud58d46b2011-05-03 16:38:29 +02005909 if (new_mtu > ETH_DATA_LEN)
5910 rtl_hw_jumbo_enable(tp);
5911 else
5912 rtl_hw_jumbo_disable(tp);
5913
Linus Torvalds1da177e2005-04-16 15:20:36 -07005914 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00005915 netdev_update_features(dev);
5916
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00005917 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005918}
5919
5920static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
5921{
Al Viro95e09182007-12-22 18:55:39 +00005922 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005923 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
5924}
5925
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005926static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
5927 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005928{
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005929 dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
5930 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005931
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005932 kfree(*data_buff);
5933 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005934 rtl8169_make_unusable_by_asic(desc);
5935}
5936
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005937static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005938{
5939 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
5940
Alexander Duycka0750132014-12-11 15:02:17 -08005941 /* Force memory writes to complete before releasing descriptor */
5942 dma_wmb();
5943
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005944 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005945}
5946
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005947static inline void *rtl8169_align(void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005948{
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005949 return (void *)ALIGN((long)data, 16);
5950}
5951
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005952static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
5953 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005954{
5955 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005956 dma_addr_t mapping;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005957 struct device *d = tp_to_dev(tp);
Heiner Kallweitd3b404c2018-04-17 23:22:14 +02005958 int node = dev_to_node(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005959
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005960 data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005961 if (!data)
5962 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01005963
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005964 if (rtl8169_align(data) != data) {
5965 kfree(data);
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005966 data = kmalloc_node(R8169_RX_BUF_SIZE + 15, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005967 if (!data)
5968 return NULL;
5969 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005970
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005971 mapping = dma_map_single(d, rtl8169_align(data), R8169_RX_BUF_SIZE,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00005972 DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005973 if (unlikely(dma_mapping_error(d, mapping))) {
5974 if (net_ratelimit())
5975 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005976 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005977 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005978
Heiner Kallweitd731af72018-04-17 23:26:41 +02005979 desc->addr = cpu_to_le64(mapping);
5980 rtl8169_mark_to_asic(desc);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005981 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005982
5983err_out:
5984 kfree(data);
5985 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005986}
5987
5988static void rtl8169_rx_clear(struct rtl8169_private *tp)
5989{
Francois Romieu07d3f512007-02-21 22:40:46 +01005990 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005991
5992 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005993 if (tp->Rx_databuff[i]) {
5994 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005995 tp->RxDescArray + i);
5996 }
5997 }
5998}
5999
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006000static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006001{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006002 desc->opts1 |= cpu_to_le32(RingEnd);
6003}
Francois Romieu5b0384f2006-08-16 16:00:01 +02006004
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006005static int rtl8169_rx_fill(struct rtl8169_private *tp)
6006{
6007 unsigned int i;
6008
6009 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006010 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02006011
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006012 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006013 if (!data) {
6014 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006015 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006016 }
6017 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006018 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006019
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006020 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
6021 return 0;
6022
6023err_out:
6024 rtl8169_rx_clear(tp);
6025 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006026}
6027
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006028static int rtl8169_init_ring(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006029{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006030 rtl8169_init_ring_indexes(tp);
6031
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006032 memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
6033 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006034
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006035 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006036}
6037
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006038static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006039 struct TxDesc *desc)
6040{
6041 unsigned int len = tx_skb->len;
6042
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006043 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
6044
Linus Torvalds1da177e2005-04-16 15:20:36 -07006045 desc->opts1 = 0x00;
6046 desc->opts2 = 0x00;
6047 desc->addr = 0x00;
6048 tx_skb->len = 0;
6049}
6050
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006051static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
6052 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006053{
6054 unsigned int i;
6055
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006056 for (i = 0; i < n; i++) {
6057 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006058 struct ring_info *tx_skb = tp->tx_skb + entry;
6059 unsigned int len = tx_skb->len;
6060
6061 if (len) {
6062 struct sk_buff *skb = tx_skb->skb;
6063
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006064 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006065 tp->TxDescArray + entry);
6066 if (skb) {
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07006067 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006068 tx_skb->skb = NULL;
6069 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006070 }
6071 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006072}
6073
6074static void rtl8169_tx_clear(struct rtl8169_private *tp)
6075{
6076 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006077 tp->cur_tx = tp->dirty_tx = 0;
6078}
6079
Francois Romieu4422bcd2012-01-26 11:23:32 +01006080static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006081{
David Howellsc4028952006-11-22 14:57:56 +00006082 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01006083 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006084
Francois Romieuda78dbf2012-01-26 14:18:23 +01006085 napi_disable(&tp->napi);
6086 netif_stop_queue(dev);
6087 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006088
françois romieuc7c2c392011-12-04 20:30:52 +00006089 rtl8169_hw_reset(tp);
6090
Francois Romieu56de4142011-03-15 17:29:31 +01006091 for (i = 0; i < NUM_RX_DESC; i++)
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006092 rtl8169_mark_to_asic(tp->RxDescArray + i);
Francois Romieu56de4142011-03-15 17:29:31 +01006093
Linus Torvalds1da177e2005-04-16 15:20:36 -07006094 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00006095 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006096
Francois Romieuda78dbf2012-01-26 14:18:23 +01006097 napi_enable(&tp->napi);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006098 rtl_hw_start(tp);
Francois Romieu56de4142011-03-15 17:29:31 +01006099 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006100}
6101
6102static void rtl8169_tx_timeout(struct net_device *dev)
6103{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006104 struct rtl8169_private *tp = netdev_priv(dev);
6105
6106 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006107}
6108
6109static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07006110 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006111{
6112 struct skb_shared_info *info = skb_shinfo(skb);
6113 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006114 struct TxDesc *uninitialized_var(txd);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006115 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006116
6117 entry = tp->cur_tx;
6118 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00006119 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006120 dma_addr_t mapping;
6121 u32 status, len;
6122 void *addr;
6123
6124 entry = (entry + 1) % NUM_TX_DESC;
6125
6126 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00006127 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00006128 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006129 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006130 if (unlikely(dma_mapping_error(d, mapping))) {
6131 if (net_ratelimit())
6132 netif_err(tp, drv, tp->dev,
6133 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006134 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006135 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006136
Francois Romieucecb5fd2011-04-01 10:21:07 +02006137 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07006138 status = opts[0] | len |
6139 (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006140
6141 txd->opts1 = cpu_to_le32(status);
Francois Romieu2b7b4312011-04-18 22:53:24 -07006142 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006143 txd->addr = cpu_to_le64(mapping);
6144
6145 tp->tx_skb[entry].len = len;
6146 }
6147
6148 if (cur_frag) {
6149 tp->tx_skb[entry].skb = skb;
6150 txd->opts1 |= cpu_to_le32(LastFrag);
6151 }
6152
6153 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006154
6155err_out:
6156 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
6157 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006158}
6159
françois romieub423e9a2013-05-18 01:24:46 +00006160static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
6161{
6162 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
6163}
6164
hayeswange9746042014-07-11 16:25:58 +08006165static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6166 struct net_device *dev);
6167/* r8169_csum_workaround()
6168 * The hw limites the value the transport offset. When the offset is out of the
6169 * range, calculate the checksum by sw.
6170 */
6171static void r8169_csum_workaround(struct rtl8169_private *tp,
6172 struct sk_buff *skb)
6173{
6174 if (skb_shinfo(skb)->gso_size) {
6175 netdev_features_t features = tp->dev->features;
6176 struct sk_buff *segs, *nskb;
6177
6178 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
6179 segs = skb_gso_segment(skb, features);
6180 if (IS_ERR(segs) || !segs)
6181 goto drop;
6182
6183 do {
6184 nskb = segs;
6185 segs = segs->next;
6186 nskb->next = NULL;
6187 rtl8169_start_xmit(nskb, tp->dev);
6188 } while (segs);
6189
Alexander Duyckeb781392015-05-01 10:34:44 -07006190 dev_consume_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006191 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6192 if (skb_checksum_help(skb) < 0)
6193 goto drop;
6194
6195 rtl8169_start_xmit(skb, tp->dev);
6196 } else {
6197 struct net_device_stats *stats;
6198
6199drop:
6200 stats = &tp->dev->stats;
6201 stats->tx_dropped++;
Alexander Duyckeb781392015-05-01 10:34:44 -07006202 dev_kfree_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006203 }
6204}
6205
6206/* msdn_giant_send_check()
6207 * According to the document of microsoft, the TCP Pseudo Header excludes the
6208 * packet length for IPv6 TCP large packets.
6209 */
6210static int msdn_giant_send_check(struct sk_buff *skb)
6211{
6212 const struct ipv6hdr *ipv6h;
6213 struct tcphdr *th;
6214 int ret;
6215
6216 ret = skb_cow_head(skb, 0);
6217 if (ret)
6218 return ret;
6219
6220 ipv6h = ipv6_hdr(skb);
6221 th = tcp_hdr(skb);
6222
6223 th->check = 0;
6224 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
6225
6226 return ret;
6227}
6228
hayeswang5888d3f2014-07-11 16:25:56 +08006229static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
6230 struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006231{
Michał Mirosław350fb322011-04-08 06:35:56 +00006232 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006233
Francois Romieu2b7b4312011-04-18 22:53:24 -07006234 if (mss) {
6235 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08006236 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
6237 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6238 const struct iphdr *ip = ip_hdr(skb);
6239
6240 if (ip->protocol == IPPROTO_TCP)
6241 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
6242 else if (ip->protocol == IPPROTO_UDP)
6243 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
6244 else
6245 WARN_ON_ONCE(1);
6246 }
6247
6248 return true;
6249}
6250
6251static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
6252 struct sk_buff *skb, u32 *opts)
6253{
hayeswangbdfa4ed2014-07-11 16:25:57 +08006254 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08006255 u32 mss = skb_shinfo(skb)->gso_size;
6256
6257 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08006258 if (transport_offset > GTTCPHO_MAX) {
6259 netif_warn(tp, tx_err, tp->dev,
6260 "Invalid transport offset 0x%x for TSO\n",
6261 transport_offset);
6262 return false;
6263 }
6264
Heiner Kallweit4ff36462018-05-02 21:40:02 +02006265 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08006266 case htons(ETH_P_IP):
6267 opts[0] |= TD1_GTSENV4;
6268 break;
6269
6270 case htons(ETH_P_IPV6):
6271 if (msdn_giant_send_check(skb))
6272 return false;
6273
6274 opts[0] |= TD1_GTSENV6;
6275 break;
6276
6277 default:
6278 WARN_ON_ONCE(1);
6279 break;
6280 }
6281
hayeswangbdfa4ed2014-07-11 16:25:57 +08006282 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08006283 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006284 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08006285 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006286
françois romieub423e9a2013-05-18 01:24:46 +00006287 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006288 return !(skb_checksum_help(skb) || eth_skb_pad(skb));
françois romieub423e9a2013-05-18 01:24:46 +00006289
hayeswange9746042014-07-11 16:25:58 +08006290 if (transport_offset > TCPHO_MAX) {
6291 netif_warn(tp, tx_err, tp->dev,
6292 "Invalid transport offset 0x%x\n",
6293 transport_offset);
6294 return false;
6295 }
6296
Heiner Kallweit4ff36462018-05-02 21:40:02 +02006297 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08006298 case htons(ETH_P_IP):
6299 opts[1] |= TD1_IPv4_CS;
6300 ip_protocol = ip_hdr(skb)->protocol;
6301 break;
6302
6303 case htons(ETH_P_IPV6):
6304 opts[1] |= TD1_IPv6_CS;
6305 ip_protocol = ipv6_hdr(skb)->nexthdr;
6306 break;
6307
6308 default:
6309 ip_protocol = IPPROTO_RAW;
6310 break;
6311 }
6312
6313 if (ip_protocol == IPPROTO_TCP)
6314 opts[1] |= TD1_TCP_CS;
6315 else if (ip_protocol == IPPROTO_UDP)
6316 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006317 else
6318 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08006319
6320 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00006321 } else {
6322 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006323 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006324 }
hayeswang5888d3f2014-07-11 16:25:56 +08006325
françois romieub423e9a2013-05-18 01:24:46 +00006326 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006327}
6328
Stephen Hemminger613573252009-08-31 19:50:58 +00006329static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6330 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006331{
6332 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006333 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006334 struct TxDesc *txd = tp->TxDescArray + entry;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006335 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006336 dma_addr_t mapping;
6337 u32 status, len;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006338 u32 opts[2];
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006339 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02006340
Julien Ducourthial477206a2012-05-09 00:00:06 +02006341 if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006342 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006343 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006344 }
6345
6346 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006347 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006348
françois romieub423e9a2013-05-18 01:24:46 +00006349 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
6350 opts[0] = DescOwn;
6351
hayeswange9746042014-07-11 16:25:58 +08006352 if (!tp->tso_csum(tp, skb, opts)) {
6353 r8169_csum_workaround(tp, skb);
6354 return NETDEV_TX_OK;
6355 }
françois romieub423e9a2013-05-18 01:24:46 +00006356
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006357 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006358 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006359 if (unlikely(dma_mapping_error(d, mapping))) {
6360 if (net_ratelimit())
6361 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006362 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006363 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006364
6365 tp->tx_skb[entry].len = len;
6366 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006367
Francois Romieu2b7b4312011-04-18 22:53:24 -07006368 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006369 if (frags < 0)
6370 goto err_dma_1;
6371 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07006372 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006373 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07006374 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006375 tp->tx_skb[entry].skb = skb;
6376 }
6377
Francois Romieu2b7b4312011-04-18 22:53:24 -07006378 txd->opts2 = cpu_to_le32(opts[1]);
6379
Richard Cochran5047fb52012-03-10 07:29:42 +00006380 skb_tx_timestamp(skb);
6381
Alexander Duycka0750132014-12-11 15:02:17 -08006382 /* Force memory writes to complete before releasing descriptor */
6383 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006384
Francois Romieucecb5fd2011-04-01 10:21:07 +02006385 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07006386 status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006387 txd->opts1 = cpu_to_le32(status);
6388
Alexander Duycka0750132014-12-11 15:02:17 -08006389 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00006390 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006391
Alexander Duycka0750132014-12-11 15:02:17 -08006392 tp->cur_tx += frags + 1;
6393
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006394 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006395
David S. Miller87cda7c2015-02-22 15:54:29 -05006396 mmiowb();
Francois Romieuda78dbf2012-01-26 14:18:23 +01006397
David S. Miller87cda7c2015-02-22 15:54:29 -05006398 if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Francois Romieuae1f23f2012-01-31 00:00:19 +01006399 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
6400 * not miss a ring update when it notices a stopped queue.
6401 */
6402 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006403 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01006404 /* Sync with rtl_tx:
6405 * - publish queue status and cur_tx ring index (write barrier)
6406 * - refresh dirty_tx ring index (read barrier).
6407 * May the current thread have a pessimistic view of the ring
6408 * status and forget to wake up queue, a racing rtl_tx thread
6409 * can't.
6410 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006411 smp_mb();
Julien Ducourthial477206a2012-05-09 00:00:06 +02006412 if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006413 netif_wake_queue(dev);
6414 }
6415
Stephen Hemminger613573252009-08-31 19:50:58 +00006416 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006417
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006418err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006419 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006420err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07006421 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006422 dev->stats.tx_dropped++;
6423 return NETDEV_TX_OK;
6424
6425err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07006426 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006427 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00006428 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006429}
6430
6431static void rtl8169_pcierr_interrupt(struct net_device *dev)
6432{
6433 struct rtl8169_private *tp = netdev_priv(dev);
6434 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006435 u16 pci_status, pci_cmd;
6436
6437 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
6438 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
6439
Joe Perchesbf82c182010-02-09 11:49:50 +00006440 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
6441 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006442
6443 /*
6444 * The recovery sequence below admits a very elaborated explanation:
6445 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01006446 * - I did not see what else could be done;
6447 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006448 *
6449 * Feel free to adjust to your needs.
6450 */
Francois Romieua27993f2006-12-18 00:04:19 +01006451 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01006452 pci_cmd &= ~PCI_COMMAND_PARITY;
6453 else
6454 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
6455
6456 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006457
6458 pci_write_config_word(pdev, PCI_STATUS,
6459 pci_status & (PCI_STATUS_DETECTED_PARITY |
6460 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
6461 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
6462
6463 /* The infamous DAC f*ckup only happens at boot time */
Timo Teräs9fba0812013-01-15 21:01:24 +00006464 if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006465 netif_info(tp, intr, dev, "disabling PCI DAC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006466 tp->cp_cmd &= ~PCIDAC;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006467 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006468 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006469 }
6470
françois romieue6de30d2011-01-03 15:08:37 +00006471 rtl8169_hw_reset(tp);
Francois Romieud03902b2006-11-23 00:00:42 +01006472
Francois Romieu98ddf982012-01-31 10:47:34 +01006473 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006474}
6475
Francois Romieuda78dbf2012-01-26 14:18:23 +01006476static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006477{
6478 unsigned int dirty_tx, tx_left;
6479
Linus Torvalds1da177e2005-04-16 15:20:36 -07006480 dirty_tx = tp->dirty_tx;
6481 smp_rmb();
6482 tx_left = tp->cur_tx - dirty_tx;
6483
6484 while (tx_left > 0) {
6485 unsigned int entry = dirty_tx % NUM_TX_DESC;
6486 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006487 u32 status;
6488
Linus Torvalds1da177e2005-04-16 15:20:36 -07006489 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
6490 if (status & DescOwn)
6491 break;
6492
Alexander Duycka0750132014-12-11 15:02:17 -08006493 /* This barrier is needed to keep us from reading
6494 * any other fields out of the Tx descriptor until
6495 * we know the status of DescOwn
6496 */
6497 dma_rmb();
6498
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006499 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006500 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006501 if (status & LastFrag) {
David S. Miller87cda7c2015-02-22 15:54:29 -05006502 u64_stats_update_begin(&tp->tx_stats.syncp);
6503 tp->tx_stats.packets++;
6504 tp->tx_stats.bytes += tx_skb->skb->len;
6505 u64_stats_update_end(&tp->tx_stats.syncp);
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07006506 dev_consume_skb_any(tx_skb->skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006507 tx_skb->skb = NULL;
6508 }
6509 dirty_tx++;
6510 tx_left--;
6511 }
6512
6513 if (tp->dirty_tx != dirty_tx) {
6514 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01006515 /* Sync with rtl8169_start_xmit:
6516 * - publish dirty_tx ring index (write barrier)
6517 * - refresh cur_tx ring index and queue status (read barrier)
6518 * May the current thread miss the stopped queue condition,
6519 * a racing xmit thread can only have a right view of the
6520 * ring status.
6521 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006522 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006523 if (netif_queue_stopped(dev) &&
Julien Ducourthial477206a2012-05-09 00:00:06 +02006524 TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006525 netif_wake_queue(dev);
6526 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02006527 /*
6528 * 8168 hack: TxPoll requests are lost when the Tx packets are
6529 * too close. Let's kick an extra TxPoll request when a burst
6530 * of start_xmit activity is detected (if it is not detected,
6531 * it is slow enough). -- FR
6532 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006533 if (tp->cur_tx != dirty_tx)
6534 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006535 }
6536}
6537
Francois Romieu126fa4b2005-05-12 20:09:17 -04006538static inline int rtl8169_fragmented_frame(u32 status)
6539{
6540 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
6541}
6542
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006543static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006544{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006545 u32 status = opts1 & RxProtoMask;
6546
6547 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00006548 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006549 skb->ip_summed = CHECKSUM_UNNECESSARY;
6550 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006551 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006552}
6553
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006554static struct sk_buff *rtl8169_try_rx_copy(void *data,
6555 struct rtl8169_private *tp,
6556 int pkt_size,
6557 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006558{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02006559 struct sk_buff *skb;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006560 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006561
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006562 data = rtl8169_align(data);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006563 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006564 prefetch(data);
Alexander Duycke2338f82014-12-09 19:41:09 -08006565 skb = napi_alloc_skb(&tp->napi, pkt_size);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006566 if (skb)
Heiner Kallweit8a67aa82018-04-17 23:19:07 +02006567 skb_copy_to_linear_data(skb, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006568 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
6569
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006570 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006571}
6572
Francois Romieuda78dbf2012-01-26 14:18:23 +01006573static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006574{
6575 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006576 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006577
Linus Torvalds1da177e2005-04-16 15:20:36 -07006578 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006579
Timo Teräs9fba0812013-01-15 21:01:24 +00006580 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006581 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006582 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006583 u32 status;
6584
Heiner Kallweit62028062018-04-17 23:30:29 +02006585 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006586 if (status & DescOwn)
6587 break;
Alexander Duycka0750132014-12-11 15:02:17 -08006588
6589 /* This barrier is needed to keep us from reading
6590 * any other fields out of the Rx descriptor until
6591 * we know the status of DescOwn
6592 */
6593 dma_rmb();
6594
Richard Dawe4dcb7d32005-05-27 21:12:00 +02006595 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006596 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
6597 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006598 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006599 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02006600 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006601 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02006602 dev->stats.rx_crc_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006603 /* RxFOVF is a reserved bit on later chip versions */
6604 if (tp->mac_version == RTL_GIGA_MAC_VER_01 &&
6605 status & RxFOVF) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006606 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006607 dev->stats.rx_fifo_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006608 } else if (status & (RxRUNT | RxCRC) &&
6609 !(status & RxRWT) &&
6610 dev->features & NETIF_F_RXALL) {
Ben Greear6bbe0212012-02-10 15:04:33 +00006611 goto process_pkt;
Heiner Kallweit62028062018-04-17 23:30:29 +02006612 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006613 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006614 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00006615 dma_addr_t addr;
6616 int pkt_size;
6617
6618process_pkt:
6619 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00006620 if (likely(!(dev->features & NETIF_F_RXFCS)))
6621 pkt_size = (status & 0x00003fff) - 4;
6622 else
6623 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006624
Francois Romieu126fa4b2005-05-12 20:09:17 -04006625 /*
6626 * The driver does not support incoming fragmented
6627 * frames. They are seen as a symptom of over-mtu
6628 * sized frames.
6629 */
6630 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02006631 dev->stats.rx_dropped++;
6632 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00006633 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006634 }
6635
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006636 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
6637 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006638 if (!skb) {
6639 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00006640 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006641 }
6642
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006643 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006644 skb_put(skb, pkt_size);
6645 skb->protocol = eth_type_trans(skb, dev);
6646
Francois Romieu7a8fc772011-03-01 17:18:33 +01006647 rtl8169_rx_vlan_tag(desc, skb);
6648
françois romieu39174292015-11-11 23:35:18 +01006649 if (skb->pkt_type == PACKET_MULTICAST)
6650 dev->stats.multicast++;
6651
Francois Romieu56de4142011-03-15 17:29:31 +01006652 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006653
Junchang Wang8027aa22012-03-04 23:30:32 +01006654 u64_stats_update_begin(&tp->rx_stats.syncp);
6655 tp->rx_stats.packets++;
6656 tp->rx_stats.bytes += pkt_size;
6657 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006658 }
françois romieuce11ff52013-01-24 13:30:06 +00006659release_descriptor:
6660 desc->opts2 = 0;
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006661 rtl8169_mark_to_asic(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006662 }
6663
6664 count = cur_rx - tp->cur_rx;
6665 tp->cur_rx = cur_rx;
6666
Linus Torvalds1da177e2005-04-16 15:20:36 -07006667 return count;
6668}
6669
Francois Romieu07d3f512007-02-21 22:40:46 +01006670static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006671{
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006672 struct rtl8169_private *tp = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006673 int handled = 0;
Francois Romieu9085cdfa2012-01-26 12:59:08 +01006674 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006675
Francois Romieu9085cdfa2012-01-26 12:59:08 +01006676 status = rtl_get_events(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006677 if (status && status != 0xffff) {
6678 status &= RTL_EVENT_NAPI | tp->event_slow;
6679 if (status) {
6680 handled = 1;
françois romieu811fd302011-12-04 20:30:45 +00006681
Francois Romieuda78dbf2012-01-26 14:18:23 +01006682 rtl_irq_disable(tp);
Heiner Kallweit9a899a32018-04-17 23:21:01 +02006683 napi_schedule_irqoff(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006684 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006685 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006686 return IRQ_RETVAL(handled);
6687}
6688
Francois Romieuda78dbf2012-01-26 14:18:23 +01006689/*
6690 * Workqueue context.
6691 */
6692static void rtl_slow_event_work(struct rtl8169_private *tp)
6693{
6694 struct net_device *dev = tp->dev;
6695 u16 status;
6696
6697 status = rtl_get_events(tp) & tp->event_slow;
6698 rtl_ack_events(tp, status);
6699
6700 if (unlikely(status & RxFIFOOver)) {
6701 switch (tp->mac_version) {
6702 /* Work around for rx fifo overflow */
6703 case RTL_GIGA_MAC_VER_11:
6704 netif_stop_queue(dev);
Francois Romieu934714d2012-01-31 11:09:21 +01006705 /* XXX - Hack alert. See rtl_task(). */
6706 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006707 default:
6708 break;
6709 }
6710 }
6711
6712 if (unlikely(status & SYSErr))
6713 rtl8169_pcierr_interrupt(dev);
6714
6715 if (status & LinkChg)
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006716 phy_mac_interrupt(dev->phydev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006717
françois romieu7dbb4912012-06-09 10:53:16 +00006718 rtl_irq_enable_all(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006719}
6720
Francois Romieu4422bcd2012-01-26 11:23:32 +01006721static void rtl_task(struct work_struct *work)
6722{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006723 static const struct {
6724 int bitnr;
6725 void (*action)(struct rtl8169_private *);
6726 } rtl_work[] = {
Francois Romieu934714d2012-01-31 11:09:21 +01006727 /* XXX - keep rtl_slow_event_work() as first element. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006728 { RTL_FLAG_TASK_SLOW_PENDING, rtl_slow_event_work },
6729 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
Francois Romieuda78dbf2012-01-26 14:18:23 +01006730 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01006731 struct rtl8169_private *tp =
6732 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006733 struct net_device *dev = tp->dev;
6734 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01006735
Francois Romieuda78dbf2012-01-26 14:18:23 +01006736 rtl_lock_work(tp);
6737
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006738 if (!netif_running(dev) ||
6739 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01006740 goto out_unlock;
6741
6742 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
6743 bool pending;
6744
Francois Romieuda78dbf2012-01-26 14:18:23 +01006745 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006746 if (pending)
6747 rtl_work[i].action(tp);
6748 }
6749
6750out_unlock:
6751 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01006752}
6753
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006754static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006755{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006756 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
6757 struct net_device *dev = tp->dev;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006758 u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
6759 int work_done= 0;
6760 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006761
Francois Romieuda78dbf2012-01-26 14:18:23 +01006762 status = rtl_get_events(tp);
6763 rtl_ack_events(tp, status & ~tp->event_slow);
6764
6765 if (status & RTL_EVENT_NAPI_RX)
6766 work_done = rtl_rx(dev, tp, (u32) budget);
6767
6768 if (status & RTL_EVENT_NAPI_TX)
6769 rtl_tx(dev, tp);
6770
6771 if (status & tp->event_slow) {
6772 enable_mask &= ~tp->event_slow;
6773
6774 rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
6775 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006776
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006777 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08006778 napi_complete_done(napi, work_done);
David Dillowf11a3772009-05-22 15:29:34 +00006779
Francois Romieuda78dbf2012-01-26 14:18:23 +01006780 rtl_irq_enable(tp, enable_mask);
6781 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006782 }
6783
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006784 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006785}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006786
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006787static void rtl8169_rx_missed(struct net_device *dev)
Francois Romieu523a6092008-09-10 22:28:56 +02006788{
6789 struct rtl8169_private *tp = netdev_priv(dev);
6790
6791 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
6792 return;
6793
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006794 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
6795 RTL_W32(tp, RxMissed, 0);
Francois Romieu523a6092008-09-10 22:28:56 +02006796}
6797
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006798static void r8169_phylink_handler(struct net_device *ndev)
6799{
6800 struct rtl8169_private *tp = netdev_priv(ndev);
6801
6802 if (netif_carrier_ok(ndev)) {
6803 rtl_link_chg_patch(tp);
6804 pm_request_resume(&tp->pci_dev->dev);
6805 } else {
6806 pm_runtime_idle(&tp->pci_dev->dev);
6807 }
6808
6809 if (net_ratelimit())
6810 phy_print_status(ndev->phydev);
6811}
6812
6813static int r8169_phy_connect(struct rtl8169_private *tp)
6814{
6815 struct phy_device *phydev = mdiobus_get_phy(tp->mii_bus, 0);
6816 phy_interface_t phy_mode;
6817 int ret;
6818
6819 phy_mode = tp->mii.supports_gmii ? PHY_INTERFACE_MODE_GMII :
6820 PHY_INTERFACE_MODE_MII;
6821
6822 ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
6823 phy_mode);
6824 if (ret)
6825 return ret;
6826
6827 if (!tp->mii.supports_gmii)
6828 phy_set_max_speed(phydev, SPEED_100);
6829
6830 /* Ensure to advertise everything, incl. pause */
6831 phydev->advertising = phydev->supported;
6832
6833 phy_attached_info(phydev);
6834
6835 return 0;
6836}
6837
Linus Torvalds1da177e2005-04-16 15:20:36 -07006838static void rtl8169_down(struct net_device *dev)
6839{
6840 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006841
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006842 phy_stop(dev->phydev);
6843
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01006844 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006845 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006846
Hayes Wang92fc43b2011-07-06 15:58:03 +08006847 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006848 /*
6849 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01006850 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
6851 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006852 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006853 rtl8169_rx_missed(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006854
Linus Torvalds1da177e2005-04-16 15:20:36 -07006855 /* Give a racing hard_start_xmit a few cycles to complete. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006856 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006857
Linus Torvalds1da177e2005-04-16 15:20:36 -07006858 rtl8169_tx_clear(tp);
6859
6860 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00006861
6862 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006863}
6864
6865static int rtl8169_close(struct net_device *dev)
6866{
6867 struct rtl8169_private *tp = netdev_priv(dev);
6868 struct pci_dev *pdev = tp->pci_dev;
6869
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006870 pm_runtime_get_sync(&pdev->dev);
6871
Francois Romieucecb5fd2011-04-01 10:21:07 +02006872 /* Update counters before going down */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006873 rtl8169_update_counters(tp);
Ivan Vecera355423d2009-02-06 21:49:57 -08006874
Francois Romieuda78dbf2012-01-26 14:18:23 +01006875 rtl_lock_work(tp);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006876 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006877
Linus Torvalds1da177e2005-04-16 15:20:36 -07006878 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006879 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006880
Lekensteyn4ea72442013-07-22 09:53:30 +02006881 cancel_work_sync(&tp->wk.work);
6882
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006883 phy_disconnect(dev->phydev);
6884
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006885 pci_free_irq(pdev, 0, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006886
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00006887 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6888 tp->RxPhyAddr);
6889 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6890 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006891 tp->TxDescArray = NULL;
6892 tp->RxDescArray = NULL;
6893
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006894 pm_runtime_put_sync(&pdev->dev);
6895
Linus Torvalds1da177e2005-04-16 15:20:36 -07006896 return 0;
6897}
6898
Francois Romieudc1c00c2012-03-08 10:06:18 +01006899#ifdef CONFIG_NET_POLL_CONTROLLER
6900static void rtl8169_netpoll(struct net_device *dev)
6901{
6902 struct rtl8169_private *tp = netdev_priv(dev);
6903
Ville Syrjälä6d8b8342018-06-20 15:01:53 +03006904 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
Francois Romieudc1c00c2012-03-08 10:06:18 +01006905}
6906#endif
6907
Francois Romieudf43ac72012-03-08 09:48:40 +01006908static int rtl_open(struct net_device *dev)
6909{
6910 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006911 struct pci_dev *pdev = tp->pci_dev;
6912 int retval = -ENOMEM;
6913
6914 pm_runtime_get_sync(&pdev->dev);
6915
6916 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02006917 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01006918 * dma_alloc_coherent provides more.
6919 */
6920 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
6921 &tp->TxPhyAddr, GFP_KERNEL);
6922 if (!tp->TxDescArray)
6923 goto err_pm_runtime_put;
6924
6925 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
6926 &tp->RxPhyAddr, GFP_KERNEL);
6927 if (!tp->RxDescArray)
6928 goto err_free_tx_0;
6929
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006930 retval = rtl8169_init_ring(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006931 if (retval < 0)
6932 goto err_free_rx_1;
6933
6934 INIT_WORK(&tp->wk.work, rtl_task);
6935
6936 smp_mb();
6937
6938 rtl_request_firmware(tp);
6939
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006940 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006941 dev->name);
Francois Romieudf43ac72012-03-08 09:48:40 +01006942 if (retval < 0)
6943 goto err_release_fw_2;
6944
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006945 retval = r8169_phy_connect(tp);
6946 if (retval)
6947 goto err_free_irq;
6948
Francois Romieudf43ac72012-03-08 09:48:40 +01006949 rtl_lock_work(tp);
6950
6951 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6952
6953 napi_enable(&tp->napi);
6954
6955 rtl8169_init_phy(dev, tp);
6956
Francois Romieudf43ac72012-03-08 09:48:40 +01006957 rtl_pll_power_up(tp);
6958
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006959 rtl_hw_start(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006960
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006961 if (!rtl8169_init_counter_offsets(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006962 netif_warn(tp, hw, dev, "counter reset/update failed\n");
6963
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006964 phy_start(dev->phydev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006965 netif_start_queue(dev);
6966
6967 rtl_unlock_work(tp);
6968
Heiner Kallweita92a0842018-01-08 21:39:13 +01006969 pm_runtime_put_sync(&pdev->dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006970out:
6971 return retval;
6972
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006973err_free_irq:
6974 pci_free_irq(pdev, 0, tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006975err_release_fw_2:
6976 rtl_release_firmware(tp);
6977 rtl8169_rx_clear(tp);
6978err_free_rx_1:
6979 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6980 tp->RxPhyAddr);
6981 tp->RxDescArray = NULL;
6982err_free_tx_0:
6983 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6984 tp->TxPhyAddr);
6985 tp->TxDescArray = NULL;
6986err_pm_runtime_put:
6987 pm_runtime_put_noidle(&pdev->dev);
6988 goto out;
6989}
6990
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006991static void
Junchang Wang8027aa22012-03-04 23:30:32 +01006992rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006993{
6994 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006995 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02006996 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01006997 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006998
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006999 pm_runtime_get_noresume(&pdev->dev);
7000
7001 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007002 rtl8169_rx_missed(dev);
Francois Romieu5b0384f2006-08-16 16:00:01 +02007003
Junchang Wang8027aa22012-03-04 23:30:32 +01007004 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07007005 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01007006 stats->rx_packets = tp->rx_stats.packets;
7007 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07007008 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01007009
Junchang Wang8027aa22012-03-04 23:30:32 +01007010 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07007011 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01007012 stats->tx_packets = tp->tx_stats.packets;
7013 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07007014 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01007015
7016 stats->rx_dropped = dev->stats.rx_dropped;
7017 stats->tx_dropped = dev->stats.tx_dropped;
7018 stats->rx_length_errors = dev->stats.rx_length_errors;
7019 stats->rx_errors = dev->stats.rx_errors;
7020 stats->rx_crc_errors = dev->stats.rx_crc_errors;
7021 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
7022 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02007023 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01007024
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007025 /*
7026 * Fetch additonal counter values missing in stats collected by driver
7027 * from tally counters.
7028 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007029 if (pm_runtime_active(&pdev->dev))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02007030 rtl8169_update_counters(tp);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007031
7032 /*
7033 * Subtract values fetched during initalization.
7034 * See rtl8169_init_counter_offsets for a description why we do that.
7035 */
Corinna Vinschen42020322015-09-10 10:47:35 +02007036 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007037 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02007038 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007039 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02007040 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007041 le16_to_cpu(tp->tc_offset.tx_aborted);
7042
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007043 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007044}
7045
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007046static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01007047{
françois romieu065c27c2011-01-03 15:08:12 +00007048 struct rtl8169_private *tp = netdev_priv(dev);
7049
Francois Romieu5d06a992006-02-23 00:47:58 +01007050 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007051 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01007052
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007053 phy_stop(dev->phydev);
Francois Romieu5d06a992006-02-23 00:47:58 +01007054 netif_device_detach(dev);
7055 netif_stop_queue(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007056
7057 rtl_lock_work(tp);
7058 napi_disable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007059 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007060 rtl_unlock_work(tp);
7061
7062 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007063}
Francois Romieu5d06a992006-02-23 00:47:58 +01007064
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007065#ifdef CONFIG_PM
7066
7067static int rtl8169_suspend(struct device *device)
7068{
7069 struct pci_dev *pdev = to_pci_dev(device);
7070 struct net_device *dev = pci_get_drvdata(pdev);
7071
7072 rtl8169_net_suspend(dev);
Francois Romieu1371fa62007-04-02 23:01:11 +02007073
Francois Romieu5d06a992006-02-23 00:47:58 +01007074 return 0;
7075}
7076
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007077static void __rtl8169_resume(struct net_device *dev)
7078{
françois romieu065c27c2011-01-03 15:08:12 +00007079 struct rtl8169_private *tp = netdev_priv(dev);
7080
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007081 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00007082
7083 rtl_pll_power_up(tp);
Heiner Kallweit92bad852018-06-24 18:37:36 +02007084 rtl8169_init_phy(dev, tp);
françois romieu065c27c2011-01-03 15:08:12 +00007085
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007086 phy_start(tp->dev->phydev);
7087
Artem Savkovcff4c162012-04-03 10:29:11 +00007088 rtl_lock_work(tp);
7089 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007090 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Artem Savkovcff4c162012-04-03 10:29:11 +00007091 rtl_unlock_work(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007092
Francois Romieu98ddf982012-01-31 10:47:34 +01007093 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007094}
7095
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007096static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01007097{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007098 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieu5d06a992006-02-23 00:47:58 +01007099 struct net_device *dev = pci_get_drvdata(pdev);
7100
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007101 if (netif_running(dev))
7102 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01007103
Francois Romieu5d06a992006-02-23 00:47:58 +01007104 return 0;
7105}
7106
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007107static int rtl8169_runtime_suspend(struct device *device)
7108{
7109 struct pci_dev *pdev = to_pci_dev(device);
7110 struct net_device *dev = pci_get_drvdata(pdev);
7111 struct rtl8169_private *tp = netdev_priv(dev);
7112
Heiner Kallweita92a0842018-01-08 21:39:13 +01007113 if (!tp->TxDescArray) {
7114 rtl_pll_power_down(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007115 return 0;
Heiner Kallweita92a0842018-01-08 21:39:13 +01007116 }
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007117
Francois Romieuda78dbf2012-01-26 14:18:23 +01007118 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007119 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007120 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007121
7122 rtl8169_net_suspend(dev);
7123
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007124 /* Update counters before going runtime suspend */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007125 rtl8169_rx_missed(dev);
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02007126 rtl8169_update_counters(tp);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007127
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007128 return 0;
7129}
7130
7131static int rtl8169_runtime_resume(struct device *device)
7132{
7133 struct pci_dev *pdev = to_pci_dev(device);
7134 struct net_device *dev = pci_get_drvdata(pdev);
7135 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08007136 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007137
7138 if (!tp->TxDescArray)
7139 return 0;
7140
Francois Romieuda78dbf2012-01-26 14:18:23 +01007141 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007142 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007143 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007144
7145 __rtl8169_resume(dev);
7146
7147 return 0;
7148}
7149
7150static int rtl8169_runtime_idle(struct device *device)
7151{
7152 struct pci_dev *pdev = to_pci_dev(device);
7153 struct net_device *dev = pci_get_drvdata(pdev);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007154
Heiner Kallweita92a0842018-01-08 21:39:13 +01007155 if (!netif_running(dev) || !netif_carrier_ok(dev))
7156 pm_schedule_suspend(device, 10000);
7157
7158 return -EBUSY;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007159}
7160
Alexey Dobriyan47145212009-12-14 18:00:08 -08007161static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02007162 .suspend = rtl8169_suspend,
7163 .resume = rtl8169_resume,
7164 .freeze = rtl8169_suspend,
7165 .thaw = rtl8169_resume,
7166 .poweroff = rtl8169_suspend,
7167 .restore = rtl8169_resume,
7168 .runtime_suspend = rtl8169_runtime_suspend,
7169 .runtime_resume = rtl8169_runtime_resume,
7170 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007171};
7172
7173#define RTL8169_PM_OPS (&rtl8169_pm_ops)
7174
7175#else /* !CONFIG_PM */
7176
7177#define RTL8169_PM_OPS NULL
7178
7179#endif /* !CONFIG_PM */
7180
David S. Miller1805b2f2011-10-24 18:18:09 -04007181static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
7182{
David S. Miller1805b2f2011-10-24 18:18:09 -04007183 /* WoL fails with 8168b when the receiver is disabled. */
7184 switch (tp->mac_version) {
7185 case RTL_GIGA_MAC_VER_11:
7186 case RTL_GIGA_MAC_VER_12:
7187 case RTL_GIGA_MAC_VER_17:
7188 pci_clear_master(tp->pci_dev);
7189
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007190 RTL_W8(tp, ChipCmd, CmdRxEnb);
David S. Miller1805b2f2011-10-24 18:18:09 -04007191 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007192 RTL_R8(tp, ChipCmd);
David S. Miller1805b2f2011-10-24 18:18:09 -04007193 break;
7194 default:
7195 break;
7196 }
7197}
7198
Francois Romieu1765f952008-09-13 17:21:40 +02007199static void rtl_shutdown(struct pci_dev *pdev)
7200{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007201 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00007202 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu1765f952008-09-13 17:21:40 +02007203
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007204 rtl8169_net_suspend(dev);
7205
Francois Romieucecb5fd2011-04-01 10:21:07 +02007206 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08007207 rtl_rar_set(tp, dev->perm_addr);
7208
Hayes Wang92fc43b2011-07-06 15:58:03 +08007209 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00007210
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007211 if (system_state == SYSTEM_POWER_OFF) {
Heiner Kallweit433f9d02018-06-24 18:39:06 +02007212 if (tp->saved_wolopts) {
David S. Miller1805b2f2011-10-24 18:18:09 -04007213 rtl_wol_suspend_quirk(tp);
7214 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00007215 }
7216
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007217 pci_wake_from_d3(pdev, true);
7218 pci_set_power_state(pdev, PCI_D3hot);
7219 }
7220}
Francois Romieu5d06a992006-02-23 00:47:58 +01007221
Bill Pembertonbaf63292012-12-03 09:23:28 -05007222static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01007223{
7224 struct net_device *dev = pci_get_drvdata(pdev);
7225 struct rtl8169_private *tp = netdev_priv(dev);
7226
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007227 if (r8168_check_dash(tp))
Francois Romieue27566e2012-03-08 09:54:01 +01007228 rtl8168_driver_stop(tp);
Francois Romieue27566e2012-03-08 09:54:01 +01007229
Devendra Nagaad1be8d2012-05-31 01:51:20 +00007230 netif_napi_del(&tp->napi);
7231
Francois Romieue27566e2012-03-08 09:54:01 +01007232 unregister_netdev(dev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007233 mdiobus_unregister(tp->mii_bus);
Francois Romieue27566e2012-03-08 09:54:01 +01007234
7235 rtl_release_firmware(tp);
7236
7237 if (pci_dev_run_wake(pdev))
7238 pm_runtime_get_noresume(&pdev->dev);
7239
7240 /* restore original MAC address */
7241 rtl_rar_set(tp, dev->perm_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01007242}
7243
Francois Romieufa9c3852012-03-08 10:01:50 +01007244static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01007245 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01007246 .ndo_stop = rtl8169_close,
7247 .ndo_get_stats64 = rtl8169_get_stats64,
7248 .ndo_start_xmit = rtl8169_start_xmit,
7249 .ndo_tx_timeout = rtl8169_tx_timeout,
7250 .ndo_validate_addr = eth_validate_addr,
7251 .ndo_change_mtu = rtl8169_change_mtu,
7252 .ndo_fix_features = rtl8169_fix_features,
7253 .ndo_set_features = rtl8169_set_features,
7254 .ndo_set_mac_address = rtl_set_mac_address,
7255 .ndo_do_ioctl = rtl8169_ioctl,
7256 .ndo_set_rx_mode = rtl_set_rx_mode,
7257#ifdef CONFIG_NET_POLL_CONTROLLER
7258 .ndo_poll_controller = rtl8169_netpoll,
7259#endif
7260
7261};
7262
Francois Romieu31fa8b12012-03-08 10:09:40 +01007263static const struct rtl_cfg_info {
Heiner Kallweit61cb5322018-04-17 23:27:38 +02007264 void (*hw_start)(struct rtl8169_private *tp);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007265 u16 event_slow;
Heiner Kallweit14967f92018-02-28 07:55:20 +01007266 unsigned int has_gmii:1;
Francois Romieu50970832017-10-27 13:24:49 +03007267 const struct rtl_coalesce_info *coalesce_info;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007268 u8 default_ver;
7269} rtl_cfg_infos [] = {
7270 [RTL_CFG_0] = {
7271 .hw_start = rtl_hw_start_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007272 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007273 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007274 .coalesce_info = rtl_coalesce_info_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007275 .default_ver = RTL_GIGA_MAC_VER_01,
7276 },
7277 [RTL_CFG_1] = {
7278 .hw_start = rtl_hw_start_8168,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007279 .event_slow = SYSErr | LinkChg | RxOverflow,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007280 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007281 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007282 .default_ver = RTL_GIGA_MAC_VER_11,
7283 },
7284 [RTL_CFG_2] = {
7285 .hw_start = rtl_hw_start_8101,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007286 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver |
7287 PCSTimeout,
Francois Romieu50970832017-10-27 13:24:49 +03007288 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007289 .default_ver = RTL_GIGA_MAC_VER_13,
7290 }
7291};
7292
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007293static int rtl_alloc_irq(struct rtl8169_private *tp)
Francois Romieu31fa8b12012-03-08 10:09:40 +01007294{
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007295 unsigned int flags;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007296
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007297 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007298 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
7299 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
7300 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007301 flags = PCI_IRQ_LEGACY;
7302 } else {
7303 flags = PCI_IRQ_ALL_TYPES;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007304 }
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007305
7306 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007307}
7308
Hayes Wangc5583862012-07-02 17:23:22 +08007309DECLARE_RTL_COND(rtl_link_list_ready_cond)
7310{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007311 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
Hayes Wangc5583862012-07-02 17:23:22 +08007312}
7313
7314DECLARE_RTL_COND(rtl_rxtx_empty_cond)
7315{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007316 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
Hayes Wangc5583862012-07-02 17:23:22 +08007317}
7318
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007319static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
7320{
7321 struct rtl8169_private *tp = mii_bus->priv;
7322
7323 if (phyaddr > 0)
7324 return -ENODEV;
7325
7326 return rtl_readphy(tp, phyreg);
7327}
7328
7329static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
7330 int phyreg, u16 val)
7331{
7332 struct rtl8169_private *tp = mii_bus->priv;
7333
7334 if (phyaddr > 0)
7335 return -ENODEV;
7336
7337 rtl_writephy(tp, phyreg, val);
7338
7339 return 0;
7340}
7341
7342static int r8169_mdio_register(struct rtl8169_private *tp)
7343{
7344 struct pci_dev *pdev = tp->pci_dev;
7345 struct phy_device *phydev;
7346 struct mii_bus *new_bus;
7347 int ret;
7348
7349 new_bus = devm_mdiobus_alloc(&pdev->dev);
7350 if (!new_bus)
7351 return -ENOMEM;
7352
7353 new_bus->name = "r8169";
7354 new_bus->priv = tp;
7355 new_bus->parent = &pdev->dev;
7356 new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
7357 snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x",
7358 PCI_DEVID(pdev->bus->number, pdev->devfn));
7359
7360 new_bus->read = r8169_mdio_read_reg;
7361 new_bus->write = r8169_mdio_write_reg;
7362
7363 ret = mdiobus_register(new_bus);
7364 if (ret)
7365 return ret;
7366
7367 phydev = mdiobus_get_phy(new_bus, 0);
7368 if (!phydev) {
7369 mdiobus_unregister(new_bus);
7370 return -ENODEV;
7371 }
7372
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02007373 /* PHY will be woken up in rtl_open() */
7374 phy_suspend(phydev);
7375
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007376 tp->mii_bus = new_bus;
7377
7378 return 0;
7379}
7380
Bill Pembertonbaf63292012-12-03 09:23:28 -05007381static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007382{
Hayes Wangc5583862012-07-02 17:23:22 +08007383 u32 data;
7384
7385 tp->ocp_base = OCP_STD_PHY_BASE;
7386
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007387 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08007388
7389 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
7390 return;
7391
7392 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
7393 return;
7394
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007395 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
Hayes Wangc5583862012-07-02 17:23:22 +08007396 msleep(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007397 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wangc5583862012-07-02 17:23:22 +08007398
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007399 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007400 data &= ~(1 << 14);
7401 r8168_mac_ocp_write(tp, 0xe8de, data);
7402
7403 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7404 return;
7405
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007406 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007407 data |= (1 << 15);
7408 r8168_mac_ocp_write(tp, 0xe8de, data);
7409
7410 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7411 return;
7412}
7413
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007414static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
7415{
7416 rtl8168ep_stop_cmac(tp);
7417 rtl_hw_init_8168g(tp);
7418}
7419
Bill Pembertonbaf63292012-12-03 09:23:28 -05007420static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007421{
7422 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02007423 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007424 rtl_hw_init_8168g(tp);
7425 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02007426 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007427 rtl_hw_init_8168ep(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08007428 break;
Hayes Wangc5583862012-07-02 17:23:22 +08007429 default:
7430 break;
7431 }
7432}
7433
hayeswang929a0312014-09-16 11:40:47 +08007434static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01007435{
7436 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007437 struct rtl8169_private *tp;
7438 struct mii_if_info *mii;
7439 struct net_device *dev;
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007440 int chipset, region, i;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007441 int rc;
7442
7443 if (netif_msg_drv(&debug)) {
7444 printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
7445 MODULENAME, RTL8169_VERSION);
7446 }
7447
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007448 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
7449 if (!dev)
7450 return -ENOMEM;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007451
7452 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01007453 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007454 tp = netdev_priv(dev);
7455 tp->dev = dev;
7456 tp->pci_dev = pdev;
7457 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
7458
7459 mii = &tp->mii;
7460 mii->dev = dev;
7461 mii->mdio_read = rtl_mdio_read;
7462 mii->mdio_write = rtl_mdio_write;
7463 mii->phy_id_mask = 0x1f;
7464 mii->reg_num_mask = 0x1f;
Heiner Kallweit14967f92018-02-28 07:55:20 +01007465 mii->supports_gmii = cfg->has_gmii;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007466
Francois Romieu3b6cf252012-03-08 09:59:04 +01007467 /* enable device (incl. PCI PM wakeup and hotplug setup) */
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007468 rc = pcim_enable_device(pdev);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007469 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007470 dev_err(&pdev->dev, "enable failure\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007471 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007472 }
7473
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007474 if (pcim_set_mwi(pdev) < 0)
Heiner Kallweit22148df2018-04-22 17:15:15 +02007475 dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007476
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007477 /* use first MMIO region */
7478 region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
7479 if (region < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007480 dev_err(&pdev->dev, "no MMIO resource found\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007481 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007482 }
7483
7484 /* check for weird/broken PCI region reporting */
7485 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007486 dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007487 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007488 }
7489
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007490 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007491 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007492 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007493 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007494 }
7495
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007496 tp->mmio_addr = pcim_iomap_table(pdev)[region];
Francois Romieu3b6cf252012-03-08 09:59:04 +01007497
7498 if (!pci_is_pcie(pdev))
Heiner Kallweit22148df2018-04-22 17:15:15 +02007499 dev_info(&pdev->dev, "not PCI Express\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007500
7501 /* Identify chip attached to board */
Heiner Kallweit22148df2018-04-22 17:15:15 +02007502 rtl8169_get_mac_version(tp, cfg->default_ver);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007503
Heiner Kallweite3972862018-06-29 08:07:04 +02007504 if (rtl_tbi_enabled(tp)) {
7505 dev_err(&pdev->dev, "TBI fiber mode not supported\n");
7506 return -ENODEV;
7507 }
7508
Heiner Kallweit0ae09742018-04-28 22:19:26 +02007509 tp->cp_cmd = RTL_R16(tp, CPlusCmd);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007510
7511 if ((sizeof(dma_addr_t) > 4) &&
7512 (use_dac == 1 || (use_dac == -1 && pci_is_pcie(pdev) &&
7513 tp->mac_version >= RTL_GIGA_MAC_VER_18)) &&
Ard Biesheuvelf0076432016-10-14 14:40:33 +01007514 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) &&
7515 !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007516
7517 /* CPlusCmd Dual Access Cycle is only needed for non-PCIe */
7518 if (!pci_is_pcie(pdev))
7519 tp->cp_cmd |= PCIDAC;
7520 dev->features |= NETIF_F_HIGHDMA;
7521 } else {
7522 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
7523 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007524 dev_err(&pdev->dev, "DMA configuration failed\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007525 return rc;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007526 }
7527 }
7528
Francois Romieu3b6cf252012-03-08 09:59:04 +01007529 rtl_init_rxcfg(tp);
7530
7531 rtl_irq_disable(tp);
7532
Hayes Wangc5583862012-07-02 17:23:22 +08007533 rtl_hw_initialize(tp);
7534
Francois Romieu3b6cf252012-03-08 09:59:04 +01007535 rtl_hw_reset(tp);
7536
7537 rtl_ack_events(tp, 0xffff);
7538
7539 pci_set_master(pdev);
7540
Francois Romieu3b6cf252012-03-08 09:59:04 +01007541 rtl_init_mdio_ops(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007542 rtl_init_jumbo_ops(tp);
7543
7544 rtl8169_print_mac_version(tp);
7545
7546 chipset = tp->mac_version;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007547
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007548 rc = rtl_alloc_irq(tp);
7549 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007550 dev_err(&pdev->dev, "Can't allocate interrupt\n");
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007551 return rc;
7552 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007553
Heiner Kallweit7edf6d32018-02-22 21:22:40 +01007554 /* override BIOS settings, use userspace tools to enable WOL */
7555 __rtl8169_set_wol(tp, 0);
7556
Francois Romieu3b6cf252012-03-08 09:59:04 +01007557 mutex_init(&tp->wk.mutex);
Kyle McMartin340fea32014-02-24 20:12:28 -05007558 u64_stats_init(&tp->rx_stats.syncp);
7559 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007560
7561 /* Get MAC address */
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007562 switch (tp->mac_version) {
Heiner Kallweit353af852018-05-02 21:39:59 +02007563 u8 mac_addr[ETH_ALEN] __aligned(4);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007564 case RTL_GIGA_MAC_VER_35 ... RTL_GIGA_MAC_VER_38:
7565 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin05b96872014-10-01 23:17:12 +08007566 *(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
Heiner Kallweit353af852018-05-02 21:39:59 +02007567 *(u16 *)&mac_addr[4] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007568
Heiner Kallweit353af852018-05-02 21:39:59 +02007569 if (is_valid_ether_addr(mac_addr))
7570 rtl_rar_set(tp, mac_addr);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007571 break;
7572 default:
7573 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007574 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007575 for (i = 0; i < ETH_ALEN; i++)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007576 dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007577
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00007578 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007579 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007580
Heiner Kallweit37621492018-04-17 23:20:03 +02007581 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007582
7583 /* don't enable SG, IP_CSUM and TSO by default - it might not work
7584 * properly for all devices */
7585 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00007586 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007587
7588 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00007589 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
7590 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007591 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7592 NETIF_F_HIGHDMA;
7593
hayeswang929a0312014-09-16 11:40:47 +08007594 tp->cp_cmd |= RxChkSum | RxVlan;
7595
7596 /*
7597 * Pretend we are using VLANs; This bypasses a nasty bug where
7598 * Interrupts stop flowing on high load on 8110SCd controllers.
7599 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01007600 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08007601 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00007602 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007603
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007604 switch (rtl_chip_infos[chipset].txd_version) {
7605 case RTL_TD_0:
hayeswang5888d3f2014-07-11 16:25:56 +08007606 tp->tso_csum = rtl8169_tso_csum_v1;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007607 break;
7608 case RTL_TD_1:
hayeswang5888d3f2014-07-11 16:25:56 +08007609 tp->tso_csum = rtl8169_tso_csum_v2;
hayeswange9746042014-07-11 16:25:58 +08007610 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007611 break;
7612 default:
hayeswang5888d3f2014-07-11 16:25:56 +08007613 WARN_ON_ONCE(1);
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007614 }
hayeswang5888d3f2014-07-11 16:25:56 +08007615
Francois Romieu3b6cf252012-03-08 09:59:04 +01007616 dev->hw_features |= NETIF_F_RXALL;
7617 dev->hw_features |= NETIF_F_RXFCS;
7618
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007619 /* MTU range: 60 - hw-specific max */
7620 dev->min_mtu = ETH_ZLEN;
7621 dev->max_mtu = rtl_chip_infos[chipset].jumbo_max;
7622
Francois Romieu3b6cf252012-03-08 09:59:04 +01007623 tp->hw_start = cfg->hw_start;
7624 tp->event_slow = cfg->event_slow;
Francois Romieu50970832017-10-27 13:24:49 +03007625 tp->coalesce_info = cfg->coalesce_info;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007626
Francois Romieu3b6cf252012-03-08 09:59:04 +01007627 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
7628
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007629 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
7630 &tp->counters_phys_addr,
7631 GFP_KERNEL);
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007632 if (!tp->counters)
7633 return -ENOMEM;
Corinna Vinschen42020322015-09-10 10:47:35 +02007634
Heiner Kallweit19c9ea32018-03-26 19:19:30 +02007635 pci_set_drvdata(pdev, dev);
7636
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007637 rc = r8169_mdio_register(tp);
7638 if (rc)
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007639 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007640
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007641 rc = register_netdev(dev);
7642 if (rc)
7643 goto err_mdio_unregister;
7644
Heiner Kallweit2d6c5a62018-04-17 23:31:21 +02007645 netif_info(tp, probe, dev, "%s, %pM, XID %08x, IRQ %d\n",
7646 rtl_chip_infos[chipset].name, dev->dev_addr,
Heiner Kallweit90b989c2018-04-17 23:32:15 +02007647 (u32)(RTL_R32(tp, TxConfig) & 0xfcf0f8ff),
Heiner Kallweit29274992018-02-28 20:43:38 +01007648 pci_irq_vector(pdev, 0));
Francois Romieu3b6cf252012-03-08 09:59:04 +01007649 if (rtl_chip_infos[chipset].jumbo_max != JUMBO_1K) {
7650 netif_info(tp, probe, dev, "jumbo features [frames: %d bytes, "
7651 "tx checksumming: %s]\n",
7652 rtl_chip_infos[chipset].jumbo_max,
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02007653 tp->mac_version <= RTL_GIGA_MAC_VER_06 ? "ok" : "ko");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007654 }
7655
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007656 if (r8168_check_dash(tp))
Francois Romieu3b6cf252012-03-08 09:59:04 +01007657 rtl8168_driver_start(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007658
Heiner Kallweita92a0842018-01-08 21:39:13 +01007659 if (pci_dev_run_wake(pdev))
7660 pm_runtime_put_sync(&pdev->dev);
7661
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007662 return 0;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007663
7664err_mdio_unregister:
7665 mdiobus_unregister(tp->mii_bus);
7666 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007667}
7668
Linus Torvalds1da177e2005-04-16 15:20:36 -07007669static struct pci_driver rtl8169_pci_driver = {
7670 .name = MODULENAME,
7671 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01007672 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05007673 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02007674 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007675 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007676};
7677
Devendra Naga3eeb7da2012-10-26 09:27:42 +00007678module_pci_driver(rtl8169_pci_driver);