blob: 5dd7c81623a6c46cbee923b8d1c69f7f63c5dd8a [file] [log] [blame]
Steve Sakomancc175572008-10-30 21:35:26 -07001/*
2 * ALSA SoC TWL4030 codec driver
3 *
4 * Author: Steve Sakoman, <steve@sakoman.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * version 2 as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
13 * General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
18 * 02110-1301 USA
19 *
20 */
21
22#include <linux/module.h>
23#include <linux/moduleparam.h>
24#include <linux/init.h>
25#include <linux/delay.h>
26#include <linux/pm.h>
27#include <linux/i2c.h>
28#include <linux/platform_device.h>
Peter Ujfalusi2d6d6492012-09-10 13:46:32 +030029#include <linux/of.h>
30#include <linux/of_gpio.h>
Santosh Shilimkarb07682b2009-12-13 20:05:51 +010031#include <linux/i2c/twl.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Peter Ujfalusi281ecd12012-09-10 13:46:27 +030033#include <linux/gpio.h>
Steve Sakomancc175572008-10-30 21:35:26 -070034#include <sound/core.h>
35#include <sound/pcm.h>
36#include <sound/pcm_params.h>
37#include <sound/soc.h>
Steve Sakomancc175572008-10-30 21:35:26 -070038#include <sound/initval.h>
Peter Ujfalusic10b82c2008-11-24 13:49:35 +020039#include <sound/tlv.h>
Steve Sakomancc175572008-10-30 21:35:26 -070040
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000041/* Register descriptions are here */
Peter Ujfalusi57fe7252011-05-31 12:02:49 +030042#include <linux/mfd/twl4030-audio.h>
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000043
44/* Shadow register used by the audio driver */
45#define TWL4030_REG_SW_SHADOW 0x4A
46#define TWL4030_CACHEREGNUM (TWL4030_REG_SW_SHADOW + 1)
47
48/* TWL4030_REG_SW_SHADOW (0x4A) Fields */
49#define TWL4030_HFL_EN 0x01
50#define TWL4030_HFR_EN 0x02
Steve Sakomancc175572008-10-30 21:35:26 -070051
52/*
53 * twl4030 register cache & default register settings
54 */
55static const u8 twl4030_reg[TWL4030_CACHEREGNUM] = {
56 0x00, /* this register not used */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +030057 0x00, /* REG_CODEC_MODE (0x1) */
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +030058 0x00, /* REG_OPTION (0x2) */
Steve Sakomancc175572008-10-30 21:35:26 -070059 0x00, /* REG_UNKNOWN (0x3) */
60 0x00, /* REG_MICBIAS_CTL (0x4) */
Peter Ujfalusi979bb1f2010-05-26 11:38:16 +030061 0x00, /* REG_ANAMICL (0x5) */
Grazvydas Ignotas5920b452008-12-02 20:48:58 +020062 0x00, /* REG_ANAMICR (0x6) */
63 0x00, /* REG_AVADC_CTL (0x7) */
Steve Sakomancc175572008-10-30 21:35:26 -070064 0x00, /* REG_ADCMICSEL (0x8) */
65 0x00, /* REG_DIGMIXING (0x9) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +030066 0x0f, /* REG_ATXL1PGA (0xA) */
67 0x0f, /* REG_ATXR1PGA (0xB) */
68 0x0f, /* REG_AVTXL2PGA (0xC) */
69 0x0f, /* REG_AVTXR2PGA (0xD) */
Peter Ujfalusic42a59e2010-02-09 15:24:04 +020070 0x00, /* REG_AUDIO_IF (0xE) */
Steve Sakomancc175572008-10-30 21:35:26 -070071 0x00, /* REG_VOICE_IF (0xF) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +030072 0x3f, /* REG_ARXR1PGA (0x10) */
73 0x3f, /* REG_ARXL1PGA (0x11) */
74 0x3f, /* REG_ARXR2PGA (0x12) */
75 0x3f, /* REG_ARXL2PGA (0x13) */
76 0x25, /* REG_VRXPGA (0x14) */
Steve Sakomancc175572008-10-30 21:35:26 -070077 0x00, /* REG_VSTPGA (0x15) */
78 0x00, /* REG_VRX2ARXPGA (0x16) */
Peter Ujfalusic8124592010-01-28 15:57:04 +020079 0x00, /* REG_AVDAC_CTL (0x17) */
Steve Sakomancc175572008-10-30 21:35:26 -070080 0x00, /* REG_ARX2VTXPGA (0x18) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +030081 0x32, /* REG_ARXL1_APGA_CTL (0x19) */
82 0x32, /* REG_ARXR1_APGA_CTL (0x1A) */
83 0x32, /* REG_ARXL2_APGA_CTL (0x1B) */
84 0x32, /* REG_ARXR2_APGA_CTL (0x1C) */
Steve Sakomancc175572008-10-30 21:35:26 -070085 0x00, /* REG_ATX2ARXPGA (0x1D) */
86 0x00, /* REG_BT_IF (0x1E) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +030087 0x55, /* REG_BTPGA (0x1F) */
Steve Sakomancc175572008-10-30 21:35:26 -070088 0x00, /* REG_BTSTPGA (0x20) */
89 0x00, /* REG_EAR_CTL (0x21) */
Peter Ujfalusie47c7962010-02-17 09:49:54 +020090 0x00, /* REG_HS_SEL (0x22) */
91 0x00, /* REG_HS_GAIN_SET (0x23) */
Steve Sakomancc175572008-10-30 21:35:26 -070092 0x00, /* REG_HS_POPN_SET (0x24) */
93 0x00, /* REG_PREDL_CTL (0x25) */
94 0x00, /* REG_PREDR_CTL (0x26) */
95 0x00, /* REG_PRECKL_CTL (0x27) */
96 0x00, /* REG_PRECKR_CTL (0x28) */
97 0x00, /* REG_HFL_CTL (0x29) */
98 0x00, /* REG_HFR_CTL (0x2A) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +030099 0x05, /* REG_ALC_CTL (0x2B) */
Steve Sakomancc175572008-10-30 21:35:26 -0700100 0x00, /* REG_ALC_SET1 (0x2C) */
101 0x00, /* REG_ALC_SET2 (0x2D) */
102 0x00, /* REG_BOOST_CTL (0x2E) */
Peter Ujfalusif8d05bd2008-11-24 08:25:45 +0200103 0x00, /* REG_SOFTVOL_CTL (0x2F) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +0300104 0x13, /* REG_DTMF_FREQSEL (0x30) */
Steve Sakomancc175572008-10-30 21:35:26 -0700105 0x00, /* REG_DTMF_TONEXT1H (0x31) */
106 0x00, /* REG_DTMF_TONEXT1L (0x32) */
107 0x00, /* REG_DTMF_TONEXT2H (0x33) */
108 0x00, /* REG_DTMF_TONEXT2L (0x34) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +0300109 0x79, /* REG_DTMF_TONOFF (0x35) */
110 0x11, /* REG_DTMF_WANONOFF (0x36) */
Steve Sakomancc175572008-10-30 21:35:26 -0700111 0x00, /* REG_I2S_RX_SCRAMBLE_H (0x37) */
112 0x00, /* REG_I2S_RX_SCRAMBLE_M (0x38) */
113 0x00, /* REG_I2S_RX_SCRAMBLE_L (0x39) */
Peter Ujfalusic8124592010-01-28 15:57:04 +0200114 0x06, /* REG_APLL_CTL (0x3A) */
Steve Sakomancc175572008-10-30 21:35:26 -0700115 0x00, /* REG_DTMF_CTL (0x3B) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +0300116 0x44, /* REG_DTMF_PGA_CTL2 (0x3C) */
117 0x69, /* REG_DTMF_PGA_CTL1 (0x3D) */
Steve Sakomancc175572008-10-30 21:35:26 -0700118 0x00, /* REG_MISC_SET_1 (0x3E) */
119 0x00, /* REG_PCMBTMUX (0x3F) */
120 0x00, /* not used (0x40) */
121 0x00, /* not used (0x41) */
122 0x00, /* not used (0x42) */
123 0x00, /* REG_RX_PATH_SEL (0x43) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +0300124 0x32, /* REG_VDL_APGA_CTL (0x44) */
Steve Sakomancc175572008-10-30 21:35:26 -0700125 0x00, /* REG_VIBRA_CTL (0x45) */
126 0x00, /* REG_VIBRA_SET (0x46) */
127 0x00, /* REG_VIBRA_PWM_SET (0x47) */
128 0x00, /* REG_ANAMIC_GAIN (0x48) */
129 0x00, /* REG_MISC_SET_2 (0x49) */
Peter Ujfalusif3b5d302009-05-25 11:12:12 +0300130 0x00, /* REG_SW_SHADOW (0x4A) - Shadow, non HW register */
Steve Sakomancc175572008-10-30 21:35:26 -0700131};
132
Peter Ujfalusi73939582009-01-29 14:57:50 +0200133/* codec private data */
134struct twl4030_priv {
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +0300135 struct snd_soc_codec codec;
136
Peter Ujfalusi73939582009-01-29 14:57:50 +0200137 unsigned int codec_powered;
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +0300138
139 /* reference counts of AIF/APLL users */
Peter Ujfalusi2845fa12009-10-28 10:57:05 +0200140 unsigned int apll_enabled;
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +0200141
142 struct snd_pcm_substream *master_substream;
143 struct snd_pcm_substream *slave_substream;
Peter Ujfalusi6b87a912009-04-17 15:55:08 +0300144
145 unsigned int configured;
146 unsigned int rate;
147 unsigned int sample_bits;
148 unsigned int channels;
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300149
150 unsigned int sysclk;
151
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200152 /* Output (with associated amp) states */
153 u8 hsl_enabled, hsr_enabled;
154 u8 earpiece_enabled;
155 u8 predrivel_enabled, predriver_enabled;
156 u8 carkitl_enabled, carkitr_enabled;
Peter Ujfalusi01ea6ba2010-07-20 15:49:09 +0300157
Peter Ujfalusi182f73f2012-09-10 13:46:31 +0300158 struct twl4030_codec_data *pdata;
Peter Ujfalusi73939582009-01-29 14:57:50 +0200159};
160
Steve Sakomancc175572008-10-30 21:35:26 -0700161/*
162 * read twl4030 register cache
163 */
164static inline unsigned int twl4030_read_reg_cache(struct snd_soc_codec *codec,
165 unsigned int reg)
166{
Takashi Iwaid08664f2009-06-04 09:58:18 +0200167 u8 *cache = codec->reg_cache;
Steve Sakomancc175572008-10-30 21:35:26 -0700168
Ian Molton91432e92009-01-17 17:44:23 +0000169 if (reg >= TWL4030_CACHEREGNUM)
170 return -EIO;
171
Steve Sakomancc175572008-10-30 21:35:26 -0700172 return cache[reg];
173}
174
175/*
176 * write twl4030 register cache
177 */
178static inline void twl4030_write_reg_cache(struct snd_soc_codec *codec,
179 u8 reg, u8 value)
180{
181 u8 *cache = codec->reg_cache;
182
183 if (reg >= TWL4030_CACHEREGNUM)
184 return;
185 cache[reg] = value;
186}
187
188/*
189 * write to the twl4030 register space
190 */
191static int twl4030_write(struct snd_soc_codec *codec,
192 unsigned int reg, unsigned int value)
193{
Mark Brownb2c812e2010-04-14 15:35:19 +0900194 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200195 int write_to_reg = 0;
196
Steve Sakomancc175572008-10-30 21:35:26 -0700197 twl4030_write_reg_cache(codec, reg, value);
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200198 if (likely(reg < TWL4030_REG_SW_SHADOW)) {
199 /* Decide if the given register can be written */
200 switch (reg) {
201 case TWL4030_REG_EAR_CTL:
202 if (twl4030->earpiece_enabled)
203 write_to_reg = 1;
204 break;
205 case TWL4030_REG_PREDL_CTL:
206 if (twl4030->predrivel_enabled)
207 write_to_reg = 1;
208 break;
209 case TWL4030_REG_PREDR_CTL:
210 if (twl4030->predriver_enabled)
211 write_to_reg = 1;
212 break;
213 case TWL4030_REG_PRECKL_CTL:
214 if (twl4030->carkitl_enabled)
215 write_to_reg = 1;
216 break;
217 case TWL4030_REG_PRECKR_CTL:
218 if (twl4030->carkitr_enabled)
219 write_to_reg = 1;
220 break;
221 case TWL4030_REG_HS_GAIN_SET:
222 if (twl4030->hsl_enabled || twl4030->hsr_enabled)
223 write_to_reg = 1;
224 break;
225 default:
226 /* All other register can be written */
227 write_to_reg = 1;
228 break;
229 }
230 if (write_to_reg)
231 return twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
232 value, reg);
233 }
234 return 0;
Steve Sakomancc175572008-10-30 21:35:26 -0700235}
236
Peter Ujfalusi7e6120c2010-10-25 11:34:23 +0300237static inline void twl4030_wait_ms(int time)
238{
239 if (time < 60) {
240 time *= 1000;
241 usleep_range(time, time + 500);
242 } else {
243 msleep(time);
244 }
245}
246
Peter Ujfalusidb04e2c2009-01-27 11:29:40 +0200247static void twl4030_codec_enable(struct snd_soc_codec *codec, int enable)
Steve Sakomancc175572008-10-30 21:35:26 -0700248{
Mark Brownb2c812e2010-04-14 15:35:19 +0900249 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +0300250 int mode;
Steve Sakomancc175572008-10-30 21:35:26 -0700251
Peter Ujfalusi73939582009-01-29 14:57:50 +0200252 if (enable == twl4030->codec_powered)
253 return;
254
Peter Ujfalusidb04e2c2009-01-27 11:29:40 +0200255 if (enable)
Peter Ujfalusi57fe7252011-05-31 12:02:49 +0300256 mode = twl4030_audio_enable_resource(TWL4030_AUDIO_RES_POWER);
Peter Ujfalusidb04e2c2009-01-27 11:29:40 +0200257 else
Peter Ujfalusi57fe7252011-05-31 12:02:49 +0300258 mode = twl4030_audio_disable_resource(TWL4030_AUDIO_RES_POWER);
Steve Sakomancc175572008-10-30 21:35:26 -0700259
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +0300260 if (mode >= 0) {
261 twl4030_write_reg_cache(codec, TWL4030_REG_CODEC_MODE, mode);
262 twl4030->codec_powered = enable;
263 }
Steve Sakomancc175572008-10-30 21:35:26 -0700264
265 /* REVISIT: this delay is present in TI sample drivers */
266 /* but there seems to be no TRM requirement for it */
267 udelay(10);
268}
269
Peter Ujfalusi9fdcc0f2010-05-26 11:38:18 +0300270static inline void twl4030_check_defaults(struct snd_soc_codec *codec)
Steve Sakomancc175572008-10-30 21:35:26 -0700271{
Peter Ujfalusi9fdcc0f2010-05-26 11:38:18 +0300272 int i, difference = 0;
273 u8 val;
Steve Sakomancc175572008-10-30 21:35:26 -0700274
Peter Ujfalusi9fdcc0f2010-05-26 11:38:18 +0300275 dev_dbg(codec->dev, "Checking TWL audio default configuration\n");
276 for (i = 1; i <= TWL4030_REG_MISC_SET_2; i++) {
277 twl_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &val, i);
278 if (val != twl4030_reg[i]) {
279 difference++;
280 dev_dbg(codec->dev,
281 "Reg 0x%02x: chip: 0x%02x driver: 0x%02x\n",
282 i, val, twl4030_reg[i]);
283 }
284 }
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300285 dev_dbg(codec->dev, "Found %d non-matching registers. %s\n",
Peter Ujfalusi9fdcc0f2010-05-26 11:38:18 +0300286 difference, difference ? "Not OK" : "OK");
287}
288
Peter Ujfalusia3a29b52010-05-26 11:38:21 +0300289static inline void twl4030_reset_registers(struct snd_soc_codec *codec)
290{
291 int i;
Steve Sakomancc175572008-10-30 21:35:26 -0700292
293 /* set all audio section registers to reasonable defaults */
294 for (i = TWL4030_REG_OPTION; i <= TWL4030_REG_MISC_SET_2; i++)
Peter Ujfalusi68d01952009-11-04 09:58:20 +0200295 if (i != TWL4030_REG_APLL_CTL)
Peter Ujfalusia3a29b52010-05-26 11:38:21 +0300296 twl4030_write(codec, i, twl4030_reg[i]);
Steve Sakomancc175572008-10-30 21:35:26 -0700297
298}
299
Peter Ujfalusi2d6d6492012-09-10 13:46:32 +0300300static void twl4030_setup_pdata_of(struct twl4030_codec_data *pdata,
301 struct device_node *node)
302{
303 int value;
304
305 of_property_read_u32(node, "ti,digimic_delay",
306 &pdata->digimic_delay);
307 of_property_read_u32(node, "ti,ramp_delay_value",
308 &pdata->ramp_delay_value);
309 of_property_read_u32(node, "ti,offset_cncl_path",
310 &pdata->offset_cncl_path);
311 if (!of_property_read_u32(node, "ti,hs_extmute", &value))
312 pdata->hs_extmute = value;
313
314 pdata->hs_extmute_gpio = of_get_named_gpio(node,
315 "ti,hs_extmute_gpio", 0);
316 if (gpio_is_valid(pdata->hs_extmute_gpio))
317 pdata->hs_extmute = 1;
318}
319
320static struct twl4030_codec_data *twl4030_get_pdata(struct snd_soc_codec *codec)
Steve Sakomancc175572008-10-30 21:35:26 -0700321{
Peter Ujfalusi4ae6df5e2011-05-31 15:21:13 +0300322 struct twl4030_codec_data *pdata = dev_get_platdata(codec->dev);
Peter Ujfalusi2d6d6492012-09-10 13:46:32 +0300323 struct device_node *twl4030_codec_node = NULL;
324
325 twl4030_codec_node = of_find_node_by_name(codec->dev->parent->of_node,
326 "codec");
327
328 if (!pdata && twl4030_codec_node) {
329 pdata = devm_kzalloc(codec->dev,
330 sizeof(struct twl4030_codec_data),
331 GFP_KERNEL);
332 if (!pdata) {
333 dev_err(codec->dev, "Can not allocate memory\n");
334 return NULL;
335 }
336 twl4030_setup_pdata_of(pdata, twl4030_codec_node);
337 }
338
339 return pdata;
340}
341
342static void twl4030_init_chip(struct snd_soc_codec *codec)
343{
344 struct twl4030_codec_data *pdata;
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300345 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
346 u8 reg, byte;
347 int i = 0;
Steve Sakomancc175572008-10-30 21:35:26 -0700348
Peter Ujfalusi2d6d6492012-09-10 13:46:32 +0300349 pdata = twl4030_get_pdata(codec);
350
Peter Ujfalusi281ecd12012-09-10 13:46:27 +0300351 if (pdata && pdata->hs_extmute &&
352 gpio_is_valid(pdata->hs_extmute_gpio)) {
353 int ret;
354
355 if (!pdata->hs_extmute_gpio)
356 dev_warn(codec->dev,
357 "Extmute GPIO is 0 is this correct?\n");
358
359 ret = gpio_request_one(pdata->hs_extmute_gpio,
360 GPIOF_OUT_INIT_LOW, "hs_extmute");
361 if (ret) {
362 dev_err(codec->dev, "Failed to get hs_extmute GPIO\n");
363 pdata->hs_extmute_gpio = -1;
364 }
365 }
366
Peter Ujfalusi9fdcc0f2010-05-26 11:38:18 +0300367 /* Check defaults, if instructed before anything else */
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000368 if (pdata && pdata->check_defaults)
Peter Ujfalusi9fdcc0f2010-05-26 11:38:18 +0300369 twl4030_check_defaults(codec);
370
Peter Ujfalusia3a29b52010-05-26 11:38:21 +0300371 /* Reset registers, if no setup data or if instructed to do so */
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000372 if (!pdata || (pdata && pdata->reset_registers))
Peter Ujfalusia3a29b52010-05-26 11:38:21 +0300373 twl4030_reset_registers(codec);
374
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300375 /* Refresh APLL_CTL register from HW */
Peter Ujfalusi9fdcc0f2010-05-26 11:38:18 +0300376 twl_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &byte,
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300377 TWL4030_REG_APLL_CTL);
378 twl4030_write_reg_cache(codec, TWL4030_REG_APLL_CTL, byte);
379
380 /* anti-pop when changing analog gain */
381 reg = twl4030_read_reg_cache(codec, TWL4030_REG_MISC_SET_1);
382 twl4030_write(codec, TWL4030_REG_MISC_SET_1,
383 reg | TWL4030_SMOOTH_ANAVOL_EN);
384
385 twl4030_write(codec, TWL4030_REG_OPTION,
386 TWL4030_ATXL1_EN | TWL4030_ATXR1_EN |
387 TWL4030_ARXL2_EN | TWL4030_ARXR2_EN);
388
Peter Ujfalusi3c36cc62010-05-26 11:38:19 +0300389 /* REG_ARXR2_APGA_CTL reset according to the TRM: 0dB, DA_EN */
390 twl4030_write(codec, TWL4030_REG_ARXR2_APGA_CTL, 0x32);
391
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300392 /* Machine dependent setup */
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000393 if (!pdata)
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300394 return;
395
Peter Ujfalusi182f73f2012-09-10 13:46:31 +0300396 twl4030->pdata = pdata;
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300397
398 reg = twl4030_read_reg_cache(codec, TWL4030_REG_HS_POPN_SET);
399 reg &= ~TWL4030_RAMP_DELAY;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000400 reg |= (pdata->ramp_delay_value << 2);
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300401 twl4030_write_reg_cache(codec, TWL4030_REG_HS_POPN_SET, reg);
402
403 /* initiate offset cancellation */
404 twl4030_codec_enable(codec, 1);
405
406 reg = twl4030_read_reg_cache(codec, TWL4030_REG_ANAMICL);
407 reg &= ~TWL4030_OFFSET_CNCL_SEL;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000408 reg |= pdata->offset_cncl_path;
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300409 twl4030_write(codec, TWL4030_REG_ANAMICL,
410 reg | TWL4030_CNCL_OFFSET_START);
411
Peter Ujfalusi7e6120c2010-10-25 11:34:23 +0300412 /*
413 * Wait for offset cancellation to complete.
414 * Since this takes a while, do not slam the i2c.
415 * Start polling the status after ~20ms.
416 */
417 msleep(20);
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300418 do {
Peter Ujfalusi7e6120c2010-10-25 11:34:23 +0300419 usleep_range(1000, 2000);
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300420 twl_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &byte,
421 TWL4030_REG_ANAMICL);
422 } while ((i++ < 100) &&
423 ((byte & TWL4030_CNCL_OFFSET_START) ==
424 TWL4030_CNCL_OFFSET_START));
425
426 /* Make sure that the reg_cache has the same value as the HW */
427 twl4030_write_reg_cache(codec, TWL4030_REG_ANAMICL, byte);
428
Steve Sakomancc175572008-10-30 21:35:26 -0700429 twl4030_codec_enable(codec, 0);
Steve Sakomancc175572008-10-30 21:35:26 -0700430}
431
Peter Ujfalusi2845fa12009-10-28 10:57:05 +0200432static void twl4030_apll_enable(struct snd_soc_codec *codec, int enable)
Peter Ujfalusi73939582009-01-29 14:57:50 +0200433{
Mark Brownb2c812e2010-04-14 15:35:19 +0900434 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +0300435 int status = -1;
Peter Ujfalusi73939582009-01-29 14:57:50 +0200436
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +0300437 if (enable) {
438 twl4030->apll_enabled++;
439 if (twl4030->apll_enabled == 1)
Peter Ujfalusi57fe7252011-05-31 12:02:49 +0300440 status = twl4030_audio_enable_resource(
441 TWL4030_AUDIO_RES_APLL);
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +0300442 } else {
443 twl4030->apll_enabled--;
444 if (!twl4030->apll_enabled)
Peter Ujfalusi57fe7252011-05-31 12:02:49 +0300445 status = twl4030_audio_disable_resource(
446 TWL4030_AUDIO_RES_APLL);
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +0300447 }
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +0300448
449 if (status >= 0)
450 twl4030_write_reg_cache(codec, TWL4030_REG_APLL_CTL, status);
Peter Ujfalusi73939582009-01-29 14:57:50 +0200451}
452
Peter Ujfalusi5e98a462008-12-09 12:35:47 +0200453/* Earpiece */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900454static const struct snd_kcontrol_new twl4030_dapm_earpiece_controls[] = {
455 SOC_DAPM_SINGLE("Voice", TWL4030_REG_EAR_CTL, 0, 1, 0),
456 SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_EAR_CTL, 1, 1, 0),
457 SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_EAR_CTL, 2, 1, 0),
458 SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_EAR_CTL, 3, 1, 0),
459};
Peter Ujfalusi5e98a462008-12-09 12:35:47 +0200460
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +0200461/* PreDrive Left */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900462static const struct snd_kcontrol_new twl4030_dapm_predrivel_controls[] = {
463 SOC_DAPM_SINGLE("Voice", TWL4030_REG_PREDL_CTL, 0, 1, 0),
464 SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_PREDL_CTL, 1, 1, 0),
465 SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PREDL_CTL, 2, 1, 0),
466 SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PREDL_CTL, 3, 1, 0),
467};
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +0200468
469/* PreDrive Right */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900470static const struct snd_kcontrol_new twl4030_dapm_predriver_controls[] = {
471 SOC_DAPM_SINGLE("Voice", TWL4030_REG_PREDR_CTL, 0, 1, 0),
472 SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_PREDR_CTL, 1, 1, 0),
473 SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PREDR_CTL, 2, 1, 0),
474 SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PREDR_CTL, 3, 1, 0),
475};
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +0200476
Peter Ujfalusidfad21a2008-12-09 12:35:49 +0200477/* Headset Left */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900478static const struct snd_kcontrol_new twl4030_dapm_hsol_controls[] = {
479 SOC_DAPM_SINGLE("Voice", TWL4030_REG_HS_SEL, 0, 1, 0),
480 SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_HS_SEL, 1, 1, 0),
481 SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_HS_SEL, 2, 1, 0),
482};
Peter Ujfalusidfad21a2008-12-09 12:35:49 +0200483
484/* Headset Right */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900485static const struct snd_kcontrol_new twl4030_dapm_hsor_controls[] = {
486 SOC_DAPM_SINGLE("Voice", TWL4030_REG_HS_SEL, 3, 1, 0),
487 SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_HS_SEL, 4, 1, 0),
488 SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_HS_SEL, 5, 1, 0),
489};
Peter Ujfalusidfad21a2008-12-09 12:35:49 +0200490
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +0200491/* Carkit Left */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900492static const struct snd_kcontrol_new twl4030_dapm_carkitl_controls[] = {
493 SOC_DAPM_SINGLE("Voice", TWL4030_REG_PRECKL_CTL, 0, 1, 0),
494 SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_PRECKL_CTL, 1, 1, 0),
495 SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PRECKL_CTL, 2, 1, 0),
496};
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +0200497
498/* Carkit Right */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900499static const struct snd_kcontrol_new twl4030_dapm_carkitr_controls[] = {
500 SOC_DAPM_SINGLE("Voice", TWL4030_REG_PRECKR_CTL, 0, 1, 0),
501 SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_PRECKR_CTL, 1, 1, 0),
502 SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PRECKR_CTL, 2, 1, 0),
503};
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +0200504
Peter Ujfalusidf339802008-12-09 12:35:51 +0200505/* Handsfree Left */
506static const char *twl4030_handsfreel_texts[] =
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900507 {"Voice", "AudioL1", "AudioL2", "AudioR2"};
Peter Ujfalusidf339802008-12-09 12:35:51 +0200508
509static const struct soc_enum twl4030_handsfreel_enum =
510 SOC_ENUM_SINGLE(TWL4030_REG_HFL_CTL, 0,
511 ARRAY_SIZE(twl4030_handsfreel_texts),
512 twl4030_handsfreel_texts);
513
514static const struct snd_kcontrol_new twl4030_dapm_handsfreel_control =
515SOC_DAPM_ENUM("Route", twl4030_handsfreel_enum);
516
Peter Ujfalusi0f89bdc2009-05-25 11:12:13 +0300517/* Handsfree Left virtual mute */
518static const struct snd_kcontrol_new twl4030_dapm_handsfreelmute_control =
519 SOC_DAPM_SINGLE("Switch", TWL4030_REG_SW_SHADOW, 0, 1, 0);
520
Peter Ujfalusidf339802008-12-09 12:35:51 +0200521/* Handsfree Right */
522static const char *twl4030_handsfreer_texts[] =
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900523 {"Voice", "AudioR1", "AudioR2", "AudioL2"};
Peter Ujfalusidf339802008-12-09 12:35:51 +0200524
525static const struct soc_enum twl4030_handsfreer_enum =
526 SOC_ENUM_SINGLE(TWL4030_REG_HFR_CTL, 0,
527 ARRAY_SIZE(twl4030_handsfreer_texts),
528 twl4030_handsfreer_texts);
529
530static const struct snd_kcontrol_new twl4030_dapm_handsfreer_control =
531SOC_DAPM_ENUM("Route", twl4030_handsfreer_enum);
532
Peter Ujfalusi0f89bdc2009-05-25 11:12:13 +0300533/* Handsfree Right virtual mute */
534static const struct snd_kcontrol_new twl4030_dapm_handsfreermute_control =
535 SOC_DAPM_SINGLE("Switch", TWL4030_REG_SW_SHADOW, 1, 1, 0);
536
Peter Ujfalusi376f7832009-05-05 08:55:47 +0300537/* Vibra */
538/* Vibra audio path selection */
539static const char *twl4030_vibra_texts[] =
540 {"AudioL1", "AudioR1", "AudioL2", "AudioR2"};
541
542static const struct soc_enum twl4030_vibra_enum =
543 SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 2,
544 ARRAY_SIZE(twl4030_vibra_texts),
545 twl4030_vibra_texts);
546
547static const struct snd_kcontrol_new twl4030_dapm_vibra_control =
548SOC_DAPM_ENUM("Route", twl4030_vibra_enum);
549
550/* Vibra path selection: local vibrator (PWM) or audio driven */
551static const char *twl4030_vibrapath_texts[] =
552 {"Local vibrator", "Audio"};
553
554static const struct soc_enum twl4030_vibrapath_enum =
555 SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 4,
556 ARRAY_SIZE(twl4030_vibrapath_texts),
557 twl4030_vibrapath_texts);
558
559static const struct snd_kcontrol_new twl4030_dapm_vibrapath_control =
560SOC_DAPM_ENUM("Route", twl4030_vibrapath_enum);
561
Peter Ujfalusi276c6222008-12-31 10:08:38 +0200562/* Left analog microphone selection */
Joonyoung Shim97b80962009-05-11 20:36:08 +0900563static const struct snd_kcontrol_new twl4030_dapm_analoglmic_controls[] = {
Peter Ujfalusi90289352009-08-14 08:44:00 +0300564 SOC_DAPM_SINGLE("Main Mic Capture Switch",
565 TWL4030_REG_ANAMICL, 0, 1, 0),
566 SOC_DAPM_SINGLE("Headset Mic Capture Switch",
567 TWL4030_REG_ANAMICL, 1, 1, 0),
568 SOC_DAPM_SINGLE("AUXL Capture Switch",
569 TWL4030_REG_ANAMICL, 2, 1, 0),
570 SOC_DAPM_SINGLE("Carkit Mic Capture Switch",
571 TWL4030_REG_ANAMICL, 3, 1, 0),
Joonyoung Shim97b80962009-05-11 20:36:08 +0900572};
Peter Ujfalusi276c6222008-12-31 10:08:38 +0200573
574/* Right analog microphone selection */
Joonyoung Shim97b80962009-05-11 20:36:08 +0900575static const struct snd_kcontrol_new twl4030_dapm_analogrmic_controls[] = {
Peter Ujfalusi90289352009-08-14 08:44:00 +0300576 SOC_DAPM_SINGLE("Sub Mic Capture Switch", TWL4030_REG_ANAMICR, 0, 1, 0),
577 SOC_DAPM_SINGLE("AUXR Capture Switch", TWL4030_REG_ANAMICR, 2, 1, 0),
Joonyoung Shim97b80962009-05-11 20:36:08 +0900578};
Peter Ujfalusi276c6222008-12-31 10:08:38 +0200579
580/* TX1 L/R Analog/Digital microphone selection */
581static const char *twl4030_micpathtx1_texts[] =
582 {"Analog", "Digimic0"};
583
584static const struct soc_enum twl4030_micpathtx1_enum =
585 SOC_ENUM_SINGLE(TWL4030_REG_ADCMICSEL, 0,
586 ARRAY_SIZE(twl4030_micpathtx1_texts),
587 twl4030_micpathtx1_texts);
588
589static const struct snd_kcontrol_new twl4030_dapm_micpathtx1_control =
590SOC_DAPM_ENUM("Route", twl4030_micpathtx1_enum);
591
592/* TX2 L/R Analog/Digital microphone selection */
593static const char *twl4030_micpathtx2_texts[] =
594 {"Analog", "Digimic1"};
595
596static const struct soc_enum twl4030_micpathtx2_enum =
597 SOC_ENUM_SINGLE(TWL4030_REG_ADCMICSEL, 2,
598 ARRAY_SIZE(twl4030_micpathtx2_texts),
599 twl4030_micpathtx2_texts);
600
601static const struct snd_kcontrol_new twl4030_dapm_micpathtx2_control =
602SOC_DAPM_ENUM("Route", twl4030_micpathtx2_enum);
603
Peter Ujfalusi73939582009-01-29 14:57:50 +0200604/* Analog bypass for AudioR1 */
605static const struct snd_kcontrol_new twl4030_dapm_abypassr1_control =
606 SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXR1_APGA_CTL, 2, 1, 0);
607
608/* Analog bypass for AudioL1 */
609static const struct snd_kcontrol_new twl4030_dapm_abypassl1_control =
610 SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXL1_APGA_CTL, 2, 1, 0);
611
612/* Analog bypass for AudioR2 */
613static const struct snd_kcontrol_new twl4030_dapm_abypassr2_control =
614 SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXR2_APGA_CTL, 2, 1, 0);
615
616/* Analog bypass for AudioL2 */
617static const struct snd_kcontrol_new twl4030_dapm_abypassl2_control =
618 SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXL2_APGA_CTL, 2, 1, 0);
619
Lopez Cruz, Misaelfcd274a2009-04-30 21:47:22 -0500620/* Analog bypass for Voice */
621static const struct snd_kcontrol_new twl4030_dapm_abypassv_control =
622 SOC_DAPM_SINGLE("Switch", TWL4030_REG_VDL_APGA_CTL, 2, 1, 0);
623
Peter Ujfalusi8b0d3152010-07-12 11:50:06 +0300624/* Digital bypass gain, mute instead of -30dB */
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +0200625static const unsigned int twl4030_dapm_dbypass_tlv[] = {
Peter Ujfalusi8b0d3152010-07-12 11:50:06 +0300626 TLV_DB_RANGE_HEAD(3),
627 0, 1, TLV_DB_SCALE_ITEM(-3000, 600, 1),
628 2, 3, TLV_DB_SCALE_ITEM(-2400, 0, 0),
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +0200629 4, 7, TLV_DB_SCALE_ITEM(-1800, 600, 0),
630};
631
632/* Digital bypass left (TX1L -> RX2L) */
633static const struct snd_kcontrol_new twl4030_dapm_dbypassl_control =
634 SOC_DAPM_SINGLE_TLV("Volume",
635 TWL4030_REG_ATX2ARXPGA, 3, 7, 0,
636 twl4030_dapm_dbypass_tlv);
637
638/* Digital bypass right (TX1R -> RX2R) */
639static const struct snd_kcontrol_new twl4030_dapm_dbypassr_control =
640 SOC_DAPM_SINGLE_TLV("Volume",
641 TWL4030_REG_ATX2ARXPGA, 0, 7, 0,
642 twl4030_dapm_dbypass_tlv);
643
Lopez Cruz, Misaelee8f6892009-04-30 21:48:08 -0500644/*
645 * Voice Sidetone GAIN volume control:
646 * from -51 to -10 dB in 1 dB steps (mute instead of -51 dB)
647 */
648static DECLARE_TLV_DB_SCALE(twl4030_dapm_dbypassv_tlv, -5100, 100, 1);
649
650/* Digital bypass voice: sidetone (VUL -> VDL)*/
651static const struct snd_kcontrol_new twl4030_dapm_dbypassv_control =
652 SOC_DAPM_SINGLE_TLV("Volume",
653 TWL4030_REG_VSTPGA, 0, 0x29, 0,
654 twl4030_dapm_dbypassv_tlv);
655
Peter Ujfalusi9008adf2009-08-13 15:59:34 +0300656/*
657 * Output PGA builder:
658 * Handle the muting and unmuting of the given output (turning off the
659 * amplifier associated with the output pin)
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200660 * On mute bypass the reg_cache and write 0 to the register
661 * On unmute: restore the register content from the reg_cache
Peter Ujfalusi9008adf2009-08-13 15:59:34 +0300662 * Outputs handled in this way: Earpiece, PreDrivL/R, CarkitL/R
663 */
664#define TWL4030_OUTPUT_PGA(pin_name, reg, mask) \
665static int pin_name##pga_event(struct snd_soc_dapm_widget *w, \
666 struct snd_kcontrol *kcontrol, int event) \
667{ \
Mark Brownb2c812e2010-04-14 15:35:19 +0900668 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec); \
Peter Ujfalusi9008adf2009-08-13 15:59:34 +0300669 \
670 switch (event) { \
671 case SND_SOC_DAPM_POST_PMU: \
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200672 twl4030->pin_name##_enabled = 1; \
Peter Ujfalusi9008adf2009-08-13 15:59:34 +0300673 twl4030_write(w->codec, reg, \
674 twl4030_read_reg_cache(w->codec, reg)); \
675 break; \
676 case SND_SOC_DAPM_POST_PMD: \
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200677 twl4030->pin_name##_enabled = 0; \
678 twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE, \
679 0, reg); \
Peter Ujfalusi9008adf2009-08-13 15:59:34 +0300680 break; \
681 } \
682 return 0; \
683}
684
685TWL4030_OUTPUT_PGA(earpiece, TWL4030_REG_EAR_CTL, TWL4030_EAR_GAIN);
686TWL4030_OUTPUT_PGA(predrivel, TWL4030_REG_PREDL_CTL, TWL4030_PREDL_GAIN);
687TWL4030_OUTPUT_PGA(predriver, TWL4030_REG_PREDR_CTL, TWL4030_PREDR_GAIN);
688TWL4030_OUTPUT_PGA(carkitl, TWL4030_REG_PRECKL_CTL, TWL4030_PRECKL_GAIN);
689TWL4030_OUTPUT_PGA(carkitr, TWL4030_REG_PRECKR_CTL, TWL4030_PRECKR_GAIN);
690
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300691static void handsfree_ramp(struct snd_soc_codec *codec, int reg, int ramp)
Stanley.Miao49d92c72008-12-11 23:28:10 +0800692{
Stanley.Miao49d92c72008-12-11 23:28:10 +0800693 unsigned char hs_ctl;
694
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300695 hs_ctl = twl4030_read_reg_cache(codec, reg);
Stanley.Miao49d92c72008-12-11 23:28:10 +0800696
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300697 if (ramp) {
698 /* HF ramp-up */
699 hs_ctl |= TWL4030_HF_CTL_REF_EN;
700 twl4030_write(codec, reg, hs_ctl);
701 udelay(10);
Stanley.Miao49d92c72008-12-11 23:28:10 +0800702 hs_ctl |= TWL4030_HF_CTL_RAMP_EN;
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300703 twl4030_write(codec, reg, hs_ctl);
704 udelay(40);
Stanley.Miao49d92c72008-12-11 23:28:10 +0800705 hs_ctl |= TWL4030_HF_CTL_LOOP_EN;
Stanley.Miao49d92c72008-12-11 23:28:10 +0800706 hs_ctl |= TWL4030_HF_CTL_HB_EN;
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300707 twl4030_write(codec, reg, hs_ctl);
Stanley.Miao49d92c72008-12-11 23:28:10 +0800708 } else {
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300709 /* HF ramp-down */
710 hs_ctl &= ~TWL4030_HF_CTL_LOOP_EN;
711 hs_ctl &= ~TWL4030_HF_CTL_HB_EN;
712 twl4030_write(codec, reg, hs_ctl);
713 hs_ctl &= ~TWL4030_HF_CTL_RAMP_EN;
714 twl4030_write(codec, reg, hs_ctl);
715 udelay(40);
716 hs_ctl &= ~TWL4030_HF_CTL_REF_EN;
717 twl4030_write(codec, reg, hs_ctl);
Stanley.Miao49d92c72008-12-11 23:28:10 +0800718 }
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300719}
Stanley.Miao49d92c72008-12-11 23:28:10 +0800720
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300721static int handsfreelpga_event(struct snd_soc_dapm_widget *w,
722 struct snd_kcontrol *kcontrol, int event)
723{
724 switch (event) {
725 case SND_SOC_DAPM_POST_PMU:
726 handsfree_ramp(w->codec, TWL4030_REG_HFL_CTL, 1);
727 break;
728 case SND_SOC_DAPM_POST_PMD:
729 handsfree_ramp(w->codec, TWL4030_REG_HFL_CTL, 0);
730 break;
731 }
732 return 0;
733}
734
735static int handsfreerpga_event(struct snd_soc_dapm_widget *w,
736 struct snd_kcontrol *kcontrol, int event)
737{
738 switch (event) {
739 case SND_SOC_DAPM_POST_PMU:
740 handsfree_ramp(w->codec, TWL4030_REG_HFR_CTL, 1);
741 break;
742 case SND_SOC_DAPM_POST_PMD:
743 handsfree_ramp(w->codec, TWL4030_REG_HFR_CTL, 0);
744 break;
745 }
Stanley.Miao49d92c72008-12-11 23:28:10 +0800746 return 0;
747}
748
Jari Vanhala86139a12009-10-29 11:58:09 +0200749static int vibramux_event(struct snd_soc_dapm_widget *w,
750 struct snd_kcontrol *kcontrol, int event)
751{
752 twl4030_write(w->codec, TWL4030_REG_VIBRA_SET, 0xff);
753 return 0;
754}
755
Peter Ujfalusi7729cf72009-10-29 11:58:10 +0200756static int apll_event(struct snd_soc_dapm_widget *w,
757 struct snd_kcontrol *kcontrol, int event)
758{
759 switch (event) {
760 case SND_SOC_DAPM_PRE_PMU:
761 twl4030_apll_enable(w->codec, 1);
762 break;
763 case SND_SOC_DAPM_POST_PMD:
764 twl4030_apll_enable(w->codec, 0);
765 break;
766 }
767 return 0;
768}
769
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +0300770static int aif_event(struct snd_soc_dapm_widget *w,
771 struct snd_kcontrol *kcontrol, int event)
772{
773 u8 audio_if;
774
775 audio_if = twl4030_read_reg_cache(w->codec, TWL4030_REG_AUDIO_IF);
776 switch (event) {
777 case SND_SOC_DAPM_PRE_PMU:
778 /* Enable AIF */
779 /* enable the PLL before we use it to clock the DAI */
780 twl4030_apll_enable(w->codec, 1);
781
782 twl4030_write(w->codec, TWL4030_REG_AUDIO_IF,
783 audio_if | TWL4030_AIF_EN);
784 break;
785 case SND_SOC_DAPM_POST_PMD:
786 /* disable the DAI before we stop it's source PLL */
787 twl4030_write(w->codec, TWL4030_REG_AUDIO_IF,
788 audio_if & ~TWL4030_AIF_EN);
789 twl4030_apll_enable(w->codec, 0);
790 break;
791 }
792 return 0;
793}
794
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300795static void headset_ramp(struct snd_soc_codec *codec, int ramp)
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200796{
797 unsigned char hs_gain, hs_pop;
Mark Brownb2c812e2010-04-14 15:35:19 +0900798 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi182f73f2012-09-10 13:46:31 +0300799 struct twl4030_codec_data *pdata = twl4030->pdata;
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300800 /* Base values for ramp delay calculation: 2^19 - 2^26 */
801 unsigned int ramp_base[] = {524288, 1048576, 2097152, 4194304,
802 8388608, 16777216, 33554432, 67108864};
Peter Ujfalusi7e6120c2010-10-25 11:34:23 +0300803 unsigned int delay;
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200804
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300805 hs_gain = twl4030_read_reg_cache(codec, TWL4030_REG_HS_GAIN_SET);
806 hs_pop = twl4030_read_reg_cache(codec, TWL4030_REG_HS_POPN_SET);
Peter Ujfalusi7e6120c2010-10-25 11:34:23 +0300807 delay = (ramp_base[(hs_pop & TWL4030_RAMP_DELAY) >> 2] /
808 twl4030->sysclk) + 1;
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200809
Candelaria Villareal, Jorge4e49ffd2009-07-01 19:17:43 -0500810 /* Enable external mute control, this dramatically reduces
811 * the pop-noise */
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000812 if (pdata && pdata->hs_extmute) {
Peter Ujfalusi281ecd12012-09-10 13:46:27 +0300813 if (gpio_is_valid(pdata->hs_extmute_gpio)) {
814 gpio_set_value(pdata->hs_extmute_gpio, 1);
Candelaria Villareal, Jorge4e49ffd2009-07-01 19:17:43 -0500815 } else {
816 hs_pop |= TWL4030_EXTMUTE;
817 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
818 }
819 }
820
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300821 if (ramp) {
822 /* Headset ramp-up according to the TRM */
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200823 hs_pop |= TWL4030_VMID_EN;
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300824 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200825 /* Actually write to the register */
826 twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
827 hs_gain,
828 TWL4030_REG_HS_GAIN_SET);
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200829 hs_pop |= TWL4030_RAMP_EN;
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300830 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
Candelaria Villareal, Jorge4e49ffd2009-07-01 19:17:43 -0500831 /* Wait ramp delay time + 1, so the VMID can settle */
Peter Ujfalusi7e6120c2010-10-25 11:34:23 +0300832 twl4030_wait_ms(delay);
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300833 } else {
834 /* Headset ramp-down _not_ according to
835 * the TRM, but in a way that it is working */
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200836 hs_pop &= ~TWL4030_RAMP_EN;
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300837 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
838 /* Wait ramp delay time + 1, so the VMID can settle */
Peter Ujfalusi7e6120c2010-10-25 11:34:23 +0300839 twl4030_wait_ms(delay);
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200840 /* Bypass the reg_cache to mute the headset */
Balaji T Kfc7b92f2009-12-13 21:23:33 +0100841 twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200842 hs_gain & (~0x0f),
843 TWL4030_REG_HS_GAIN_SET);
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300844
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200845 hs_pop &= ~TWL4030_VMID_EN;
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300846 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
847 }
Candelaria Villareal, Jorge4e49ffd2009-07-01 19:17:43 -0500848
849 /* Disable external mute */
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000850 if (pdata && pdata->hs_extmute) {
Peter Ujfalusi281ecd12012-09-10 13:46:27 +0300851 if (gpio_is_valid(pdata->hs_extmute_gpio)) {
852 gpio_set_value(pdata->hs_extmute_gpio, 0);
Candelaria Villareal, Jorge4e49ffd2009-07-01 19:17:43 -0500853 } else {
854 hs_pop &= ~TWL4030_EXTMUTE;
855 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
856 }
857 }
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300858}
859
860static int headsetlpga_event(struct snd_soc_dapm_widget *w,
861 struct snd_kcontrol *kcontrol, int event)
862{
Mark Brownb2c812e2010-04-14 15:35:19 +0900863 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300864
865 switch (event) {
866 case SND_SOC_DAPM_POST_PMU:
867 /* Do the ramp-up only once */
868 if (!twl4030->hsr_enabled)
869 headset_ramp(w->codec, 1);
870
871 twl4030->hsl_enabled = 1;
872 break;
873 case SND_SOC_DAPM_POST_PMD:
874 /* Do the ramp-down only if both headsetL/R is disabled */
875 if (!twl4030->hsr_enabled)
876 headset_ramp(w->codec, 0);
877
878 twl4030->hsl_enabled = 0;
879 break;
880 }
881 return 0;
882}
883
884static int headsetrpga_event(struct snd_soc_dapm_widget *w,
885 struct snd_kcontrol *kcontrol, int event)
886{
Mark Brownb2c812e2010-04-14 15:35:19 +0900887 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300888
889 switch (event) {
890 case SND_SOC_DAPM_POST_PMU:
891 /* Do the ramp-up only once */
892 if (!twl4030->hsl_enabled)
893 headset_ramp(w->codec, 1);
894
895 twl4030->hsr_enabled = 1;
896 break;
897 case SND_SOC_DAPM_POST_PMD:
898 /* Do the ramp-down only if both headsetL/R is disabled */
899 if (!twl4030->hsl_enabled)
900 headset_ramp(w->codec, 0);
901
902 twl4030->hsr_enabled = 0;
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200903 break;
904 }
905 return 0;
906}
907
Peter Ujfalusi01ea6ba2010-07-20 15:49:09 +0300908static int digimic_event(struct snd_soc_dapm_widget *w,
909 struct snd_kcontrol *kcontrol, int event)
910{
911 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
Peter Ujfalusi182f73f2012-09-10 13:46:31 +0300912 struct twl4030_codec_data *pdata = twl4030->pdata;
Peter Ujfalusi01ea6ba2010-07-20 15:49:09 +0300913
Peter Ujfalusi182f73f2012-09-10 13:46:31 +0300914 if (pdata && pdata->digimic_delay)
915 twl4030_wait_ms(pdata->digimic_delay);
Peter Ujfalusi01ea6ba2010-07-20 15:49:09 +0300916 return 0;
917}
918
Peter Ujfalusic10b82c2008-11-24 13:49:35 +0200919/*
Peter Ujfalusib0bd53a2008-11-24 13:49:38 +0200920 * Some of the gain controls in TWL (mostly those which are associated with
921 * the outputs) are implemented in an interesting way:
922 * 0x0 : Power down (mute)
923 * 0x1 : 6dB
924 * 0x2 : 0 dB
925 * 0x3 : -6 dB
926 * Inverting not going to help with these.
927 * Custom volsw and volsw_2r get/put functions to handle these gain bits.
928 */
Peter Ujfalusib0bd53a2008-11-24 13:49:38 +0200929static int snd_soc_get_volsw_twl4030(struct snd_kcontrol *kcontrol,
930 struct snd_ctl_elem_value *ucontrol)
931{
932 struct soc_mixer_control *mc =
933 (struct soc_mixer_control *)kcontrol->private_value;
934 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
935 unsigned int reg = mc->reg;
936 unsigned int shift = mc->shift;
937 unsigned int rshift = mc->rshift;
938 int max = mc->max;
939 int mask = (1 << fls(max)) - 1;
940
941 ucontrol->value.integer.value[0] =
942 (snd_soc_read(codec, reg) >> shift) & mask;
943 if (ucontrol->value.integer.value[0])
944 ucontrol->value.integer.value[0] =
945 max + 1 - ucontrol->value.integer.value[0];
946
947 if (shift != rshift) {
948 ucontrol->value.integer.value[1] =
949 (snd_soc_read(codec, reg) >> rshift) & mask;
950 if (ucontrol->value.integer.value[1])
951 ucontrol->value.integer.value[1] =
952 max + 1 - ucontrol->value.integer.value[1];
953 }
954
955 return 0;
956}
957
958static int snd_soc_put_volsw_twl4030(struct snd_kcontrol *kcontrol,
959 struct snd_ctl_elem_value *ucontrol)
960{
961 struct soc_mixer_control *mc =
962 (struct soc_mixer_control *)kcontrol->private_value;
963 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
964 unsigned int reg = mc->reg;
965 unsigned int shift = mc->shift;
966 unsigned int rshift = mc->rshift;
967 int max = mc->max;
968 int mask = (1 << fls(max)) - 1;
969 unsigned short val, val2, val_mask;
970
971 val = (ucontrol->value.integer.value[0] & mask);
972
973 val_mask = mask << shift;
974 if (val)
975 val = max + 1 - val;
976 val = val << shift;
977 if (shift != rshift) {
978 val2 = (ucontrol->value.integer.value[1] & mask);
979 val_mask |= mask << rshift;
980 if (val2)
981 val2 = max + 1 - val2;
982 val |= val2 << rshift;
983 }
984 return snd_soc_update_bits(codec, reg, val_mask, val);
985}
986
987static int snd_soc_get_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
988 struct snd_ctl_elem_value *ucontrol)
989{
990 struct soc_mixer_control *mc =
991 (struct soc_mixer_control *)kcontrol->private_value;
992 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
993 unsigned int reg = mc->reg;
994 unsigned int reg2 = mc->rreg;
995 unsigned int shift = mc->shift;
996 int max = mc->max;
997 int mask = (1<<fls(max))-1;
998
999 ucontrol->value.integer.value[0] =
1000 (snd_soc_read(codec, reg) >> shift) & mask;
1001 ucontrol->value.integer.value[1] =
1002 (snd_soc_read(codec, reg2) >> shift) & mask;
1003
1004 if (ucontrol->value.integer.value[0])
1005 ucontrol->value.integer.value[0] =
1006 max + 1 - ucontrol->value.integer.value[0];
1007 if (ucontrol->value.integer.value[1])
1008 ucontrol->value.integer.value[1] =
1009 max + 1 - ucontrol->value.integer.value[1];
1010
1011 return 0;
1012}
1013
1014static int snd_soc_put_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
1015 struct snd_ctl_elem_value *ucontrol)
1016{
1017 struct soc_mixer_control *mc =
1018 (struct soc_mixer_control *)kcontrol->private_value;
1019 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
1020 unsigned int reg = mc->reg;
1021 unsigned int reg2 = mc->rreg;
1022 unsigned int shift = mc->shift;
1023 int max = mc->max;
1024 int mask = (1 << fls(max)) - 1;
1025 int err;
1026 unsigned short val, val2, val_mask;
1027
1028 val_mask = mask << shift;
1029 val = (ucontrol->value.integer.value[0] & mask);
1030 val2 = (ucontrol->value.integer.value[1] & mask);
1031
1032 if (val)
1033 val = max + 1 - val;
1034 if (val2)
1035 val2 = max + 1 - val2;
1036
1037 val = val << shift;
1038 val2 = val2 << shift;
1039
1040 err = snd_soc_update_bits(codec, reg, val_mask, val);
1041 if (err < 0)
1042 return err;
1043
1044 err = snd_soc_update_bits(codec, reg2, val_mask, val2);
1045 return err;
1046}
1047
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001048/* Codec operation modes */
1049static const char *twl4030_op_modes_texts[] = {
1050 "Option 2 (voice/audio)", "Option 1 (audio)"
1051};
1052
1053static const struct soc_enum twl4030_op_modes_enum =
1054 SOC_ENUM_SINGLE(TWL4030_REG_CODEC_MODE, 0,
1055 ARRAY_SIZE(twl4030_op_modes_texts),
1056 twl4030_op_modes_texts);
1057
Mark Brown423c2382009-06-20 13:54:02 +01001058static int snd_soc_put_twl4030_opmode_enum_double(struct snd_kcontrol *kcontrol,
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001059 struct snd_ctl_elem_value *ucontrol)
1060{
1061 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brownb2c812e2010-04-14 15:35:19 +09001062 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001063 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
1064 unsigned short val;
Lars-Peter Clausen86767b72012-09-14 13:57:27 +02001065 unsigned short mask;
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001066
1067 if (twl4030->configured) {
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02001068 dev_err(codec->dev,
1069 "operation mode cannot be changed on-the-fly\n");
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001070 return -EBUSY;
1071 }
1072
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001073 if (ucontrol->value.enumerated.item[0] > e->max - 1)
1074 return -EINVAL;
1075
1076 val = ucontrol->value.enumerated.item[0] << e->shift_l;
Lars-Peter Clausen86767b72012-09-14 13:57:27 +02001077 mask = e->mask << e->shift_l;
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001078 if (e->shift_l != e->shift_r) {
1079 if (ucontrol->value.enumerated.item[1] > e->max - 1)
1080 return -EINVAL;
1081 val |= ucontrol->value.enumerated.item[1] << e->shift_r;
Lars-Peter Clausen86767b72012-09-14 13:57:27 +02001082 mask |= e->mask << e->shift_r;
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001083 }
1084
1085 return snd_soc_update_bits(codec, e->reg, mask, val);
1086}
1087
Peter Ujfalusib0bd53a2008-11-24 13:49:38 +02001088/*
Peter Ujfalusic10b82c2008-11-24 13:49:35 +02001089 * FGAIN volume control:
1090 * from -62 to 0 dB in 1 dB steps (mute instead of -63 dB)
1091 */
Peter Ujfalusid889a722008-12-01 10:03:46 +02001092static DECLARE_TLV_DB_SCALE(digital_fine_tlv, -6300, 100, 1);
Peter Ujfalusic10b82c2008-11-24 13:49:35 +02001093
Peter Ujfalusi0d33ea02008-11-24 13:49:36 +02001094/*
1095 * CGAIN volume control:
1096 * 0 dB to 12 dB in 6 dB steps
1097 * value 2 and 3 means 12 dB
1098 */
Peter Ujfalusid889a722008-12-01 10:03:46 +02001099static DECLARE_TLV_DB_SCALE(digital_coarse_tlv, 0, 600, 0);
1100
1101/*
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001102 * Voice Downlink GAIN volume control:
1103 * from -37 to 12 dB in 1 dB steps (mute instead of -37 dB)
1104 */
1105static DECLARE_TLV_DB_SCALE(digital_voice_downlink_tlv, -3700, 100, 1);
1106
1107/*
Peter Ujfalusid889a722008-12-01 10:03:46 +02001108 * Analog playback gain
1109 * -24 dB to 12 dB in 2 dB steps
1110 */
1111static DECLARE_TLV_DB_SCALE(analog_tlv, -2400, 200, 0);
Peter Ujfalusi0d33ea02008-11-24 13:49:36 +02001112
Peter Ujfalusi381a22b2008-12-01 10:03:45 +02001113/*
Peter Ujfalusi42902392008-12-01 10:03:47 +02001114 * Gain controls tied to outputs
1115 * -6 dB to 6 dB in 6 dB steps (mute instead of -12)
1116 */
1117static DECLARE_TLV_DB_SCALE(output_tvl, -1200, 600, 1);
1118
1119/*
Joonyoung Shim18cc8d82009-04-28 18:18:05 +09001120 * Gain control for earpiece amplifier
1121 * 0 dB to 12 dB in 6 dB steps (mute instead of -6)
1122 */
1123static DECLARE_TLV_DB_SCALE(output_ear_tvl, -600, 600, 1);
1124
1125/*
Peter Ujfalusi381a22b2008-12-01 10:03:45 +02001126 * Capture gain after the ADCs
1127 * from 0 dB to 31 dB in 1 dB steps
1128 */
1129static DECLARE_TLV_DB_SCALE(digital_capture_tlv, 0, 100, 0);
1130
Grazvydas Ignotas5920b452008-12-02 20:48:58 +02001131/*
1132 * Gain control for input amplifiers
1133 * 0 dB to 30 dB in 6 dB steps
1134 */
1135static DECLARE_TLV_DB_SCALE(input_gain_tlv, 0, 600, 0);
1136
Lopez Cruz, Misael328d0a12009-06-22 10:51:52 -05001137/* AVADC clock priority */
1138static const char *twl4030_avadc_clk_priority_texts[] = {
1139 "Voice high priority", "HiFi high priority"
1140};
1141
1142static const struct soc_enum twl4030_avadc_clk_priority_enum =
1143 SOC_ENUM_SINGLE(TWL4030_REG_AVADC_CTL, 2,
1144 ARRAY_SIZE(twl4030_avadc_clk_priority_texts),
1145 twl4030_avadc_clk_priority_texts);
1146
Peter Ujfalusi89492be2009-03-05 12:48:49 +02001147static const char *twl4030_rampdelay_texts[] = {
1148 "27/20/14 ms", "55/40/27 ms", "109/81/55 ms", "218/161/109 ms",
1149 "437/323/218 ms", "874/645/437 ms", "1748/1291/874 ms",
1150 "3495/2581/1748 ms"
1151};
1152
1153static const struct soc_enum twl4030_rampdelay_enum =
1154 SOC_ENUM_SINGLE(TWL4030_REG_HS_POPN_SET, 2,
1155 ARRAY_SIZE(twl4030_rampdelay_texts),
1156 twl4030_rampdelay_texts);
1157
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001158/* Vibra H-bridge direction mode */
1159static const char *twl4030_vibradirmode_texts[] = {
1160 "Vibra H-bridge direction", "Audio data MSB",
1161};
1162
1163static const struct soc_enum twl4030_vibradirmode_enum =
1164 SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 5,
1165 ARRAY_SIZE(twl4030_vibradirmode_texts),
1166 twl4030_vibradirmode_texts);
1167
1168/* Vibra H-bridge direction */
1169static const char *twl4030_vibradir_texts[] = {
1170 "Positive polarity", "Negative polarity",
1171};
1172
1173static const struct soc_enum twl4030_vibradir_enum =
1174 SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 1,
1175 ARRAY_SIZE(twl4030_vibradir_texts),
1176 twl4030_vibradir_texts);
1177
Peter Ujfalusi36aeff62010-05-12 10:35:36 +03001178/* Digimic Left and right swapping */
1179static const char *twl4030_digimicswap_texts[] = {
1180 "Not swapped", "Swapped",
1181};
1182
1183static const struct soc_enum twl4030_digimicswap_enum =
1184 SOC_ENUM_SINGLE(TWL4030_REG_MISC_SET_1, 0,
1185 ARRAY_SIZE(twl4030_digimicswap_texts),
1186 twl4030_digimicswap_texts);
1187
Steve Sakomancc175572008-10-30 21:35:26 -07001188static const struct snd_kcontrol_new twl4030_snd_controls[] = {
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001189 /* Codec operation mode control */
1190 SOC_ENUM_EXT("Codec Operation Mode", twl4030_op_modes_enum,
1191 snd_soc_get_enum_double,
1192 snd_soc_put_twl4030_opmode_enum_double),
1193
Peter Ujfalusid889a722008-12-01 10:03:46 +02001194 /* Common playback gain controls */
1195 SOC_DOUBLE_R_TLV("DAC1 Digital Fine Playback Volume",
1196 TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
1197 0, 0x3f, 0, digital_fine_tlv),
1198 SOC_DOUBLE_R_TLV("DAC2 Digital Fine Playback Volume",
1199 TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
1200 0, 0x3f, 0, digital_fine_tlv),
1201
1202 SOC_DOUBLE_R_TLV("DAC1 Digital Coarse Playback Volume",
1203 TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
1204 6, 0x2, 0, digital_coarse_tlv),
1205 SOC_DOUBLE_R_TLV("DAC2 Digital Coarse Playback Volume",
1206 TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
1207 6, 0x2, 0, digital_coarse_tlv),
1208
1209 SOC_DOUBLE_R_TLV("DAC1 Analog Playback Volume",
1210 TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
1211 3, 0x12, 1, analog_tlv),
1212 SOC_DOUBLE_R_TLV("DAC2 Analog Playback Volume",
1213 TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
1214 3, 0x12, 1, analog_tlv),
Peter Ujfalusi44c55872008-12-09 08:45:44 +02001215 SOC_DOUBLE_R("DAC1 Analog Playback Switch",
1216 TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
1217 1, 1, 0),
1218 SOC_DOUBLE_R("DAC2 Analog Playback Switch",
1219 TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
1220 1, 1, 0),
Peter Ujfalusi381a22b2008-12-01 10:03:45 +02001221
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001222 /* Common voice downlink gain controls */
1223 SOC_SINGLE_TLV("DAC Voice Digital Downlink Volume",
1224 TWL4030_REG_VRXPGA, 0, 0x31, 0, digital_voice_downlink_tlv),
1225
1226 SOC_SINGLE_TLV("DAC Voice Analog Downlink Volume",
1227 TWL4030_REG_VDL_APGA_CTL, 3, 0x12, 1, analog_tlv),
1228
1229 SOC_SINGLE("DAC Voice Analog Downlink Switch",
1230 TWL4030_REG_VDL_APGA_CTL, 1, 1, 0),
1231
Peter Ujfalusi42902392008-12-01 10:03:47 +02001232 /* Separate output gain controls */
Peter Ujfalusi0f9887d2011-10-05 10:29:19 +03001233 SOC_DOUBLE_R_EXT_TLV("PreDriv Playback Volume",
Peter Ujfalusi42902392008-12-01 10:03:47 +02001234 TWL4030_REG_PREDL_CTL, TWL4030_REG_PREDR_CTL,
Peter Ujfalusi0f9887d2011-10-05 10:29:19 +03001235 4, 3, 0, snd_soc_get_volsw_r2_twl4030,
1236 snd_soc_put_volsw_r2_twl4030, output_tvl),
Peter Ujfalusi42902392008-12-01 10:03:47 +02001237
Peter Ujfalusi0f9887d2011-10-05 10:29:19 +03001238 SOC_DOUBLE_EXT_TLV("Headset Playback Volume",
1239 TWL4030_REG_HS_GAIN_SET, 0, 2, 3, 0, snd_soc_get_volsw_twl4030,
1240 snd_soc_put_volsw_twl4030, output_tvl),
Peter Ujfalusi42902392008-12-01 10:03:47 +02001241
Peter Ujfalusi0f9887d2011-10-05 10:29:19 +03001242 SOC_DOUBLE_R_EXT_TLV("Carkit Playback Volume",
Peter Ujfalusi42902392008-12-01 10:03:47 +02001243 TWL4030_REG_PRECKL_CTL, TWL4030_REG_PRECKR_CTL,
Peter Ujfalusi0f9887d2011-10-05 10:29:19 +03001244 4, 3, 0, snd_soc_get_volsw_r2_twl4030,
1245 snd_soc_put_volsw_r2_twl4030, output_tvl),
Peter Ujfalusi42902392008-12-01 10:03:47 +02001246
Peter Ujfalusi0f9887d2011-10-05 10:29:19 +03001247 SOC_SINGLE_EXT_TLV("Earpiece Playback Volume",
1248 TWL4030_REG_EAR_CTL, 4, 3, 0, snd_soc_get_volsw_twl4030,
1249 snd_soc_put_volsw_twl4030, output_ear_tvl),
Peter Ujfalusi42902392008-12-01 10:03:47 +02001250
Peter Ujfalusi381a22b2008-12-01 10:03:45 +02001251 /* Common capture gain controls */
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001252 SOC_DOUBLE_R_TLV("TX1 Digital Capture Volume",
Peter Ujfalusi381a22b2008-12-01 10:03:45 +02001253 TWL4030_REG_ATXL1PGA, TWL4030_REG_ATXR1PGA,
1254 0, 0x1f, 0, digital_capture_tlv),
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001255 SOC_DOUBLE_R_TLV("TX2 Digital Capture Volume",
1256 TWL4030_REG_AVTXL2PGA, TWL4030_REG_AVTXR2PGA,
1257 0, 0x1f, 0, digital_capture_tlv),
Grazvydas Ignotas5920b452008-12-02 20:48:58 +02001258
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001259 SOC_DOUBLE_TLV("Analog Capture Volume", TWL4030_REG_ANAMIC_GAIN,
Grazvydas Ignotas5920b452008-12-02 20:48:58 +02001260 0, 3, 5, 0, input_gain_tlv),
Peter Ujfalusi89492be2009-03-05 12:48:49 +02001261
Lopez Cruz, Misael328d0a12009-06-22 10:51:52 -05001262 SOC_ENUM("AVADC Clock Priority", twl4030_avadc_clk_priority_enum),
1263
Peter Ujfalusi89492be2009-03-05 12:48:49 +02001264 SOC_ENUM("HS ramp delay", twl4030_rampdelay_enum),
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001265
1266 SOC_ENUM("Vibra H-bridge mode", twl4030_vibradirmode_enum),
1267 SOC_ENUM("Vibra H-bridge direction", twl4030_vibradir_enum),
Peter Ujfalusi36aeff62010-05-12 10:35:36 +03001268
1269 SOC_ENUM("Digimic LR Swap", twl4030_digimicswap_enum),
Steve Sakomancc175572008-10-30 21:35:26 -07001270};
1271
Steve Sakomancc175572008-10-30 21:35:26 -07001272static const struct snd_soc_dapm_widget twl4030_dapm_widgets[] = {
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001273 /* Left channel inputs */
1274 SND_SOC_DAPM_INPUT("MAINMIC"),
1275 SND_SOC_DAPM_INPUT("HSMIC"),
1276 SND_SOC_DAPM_INPUT("AUXL"),
1277 SND_SOC_DAPM_INPUT("CARKITMIC"),
1278 /* Right channel inputs */
1279 SND_SOC_DAPM_INPUT("SUBMIC"),
1280 SND_SOC_DAPM_INPUT("AUXR"),
1281 /* Digital microphones (Stereo) */
1282 SND_SOC_DAPM_INPUT("DIGIMIC0"),
1283 SND_SOC_DAPM_INPUT("DIGIMIC1"),
Steve Sakomancc175572008-10-30 21:35:26 -07001284
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001285 /* Outputs */
Peter Ujfalusi5e98a462008-12-09 12:35:47 +02001286 SND_SOC_DAPM_OUTPUT("EARPIECE"),
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +02001287 SND_SOC_DAPM_OUTPUT("PREDRIVEL"),
1288 SND_SOC_DAPM_OUTPUT("PREDRIVER"),
Peter Ujfalusidfad21a2008-12-09 12:35:49 +02001289 SND_SOC_DAPM_OUTPUT("HSOL"),
1290 SND_SOC_DAPM_OUTPUT("HSOR"),
Peter Ujfalusi6a1bee42008-12-10 12:51:46 +02001291 SND_SOC_DAPM_OUTPUT("CARKITL"),
1292 SND_SOC_DAPM_OUTPUT("CARKITR"),
Peter Ujfalusidf339802008-12-09 12:35:51 +02001293 SND_SOC_DAPM_OUTPUT("HFL"),
1294 SND_SOC_DAPM_OUTPUT("HFR"),
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001295 SND_SOC_DAPM_OUTPUT("VIBRA"),
Steve Sakomancc175572008-10-30 21:35:26 -07001296
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +03001297 /* AIF and APLL clocks for running DAIs (including loopback) */
1298 SND_SOC_DAPM_OUTPUT("Virtual HiFi OUT"),
1299 SND_SOC_DAPM_INPUT("Virtual HiFi IN"),
1300 SND_SOC_DAPM_OUTPUT("Virtual Voice OUT"),
1301
Peter Ujfalusi53b50472008-12-09 08:45:43 +02001302 /* DACs */
Peter Ujfalusi7f51e7d2012-09-20 16:32:02 +03001303 SND_SOC_DAPM_DAC("DAC Right1", NULL, SND_SOC_NOPM, 0, 0),
1304 SND_SOC_DAPM_DAC("DAC Left1", NULL, SND_SOC_NOPM, 0, 0),
1305 SND_SOC_DAPM_DAC("DAC Right2", NULL, SND_SOC_NOPM, 0, 0),
1306 SND_SOC_DAPM_DAC("DAC Left2", NULL, SND_SOC_NOPM, 0, 0),
1307 SND_SOC_DAPM_DAC("DAC Voice", NULL, SND_SOC_NOPM, 0, 0),
Steve Sakomancc175572008-10-30 21:35:26 -07001308
Peter Ujfalusi927a7742012-12-31 11:51:42 +01001309 SND_SOC_DAPM_AIF_IN("VAIFIN", "Voice Playback", 0,
1310 TWL4030_REG_VOICE_IF, 6, 0),
1311
Peter Ujfalusi73939582009-01-29 14:57:50 +02001312 /* Analog bypasses */
Peter Ujfalusi78e08e22009-10-28 10:57:04 +02001313 SND_SOC_DAPM_SWITCH("Right1 Analog Loopback", SND_SOC_NOPM, 0, 0,
1314 &twl4030_dapm_abypassr1_control),
1315 SND_SOC_DAPM_SWITCH("Left1 Analog Loopback", SND_SOC_NOPM, 0, 0,
1316 &twl4030_dapm_abypassl1_control),
1317 SND_SOC_DAPM_SWITCH("Right2 Analog Loopback", SND_SOC_NOPM, 0, 0,
1318 &twl4030_dapm_abypassr2_control),
1319 SND_SOC_DAPM_SWITCH("Left2 Analog Loopback", SND_SOC_NOPM, 0, 0,
1320 &twl4030_dapm_abypassl2_control),
1321 SND_SOC_DAPM_SWITCH("Voice Analog Loopback", SND_SOC_NOPM, 0, 0,
1322 &twl4030_dapm_abypassv_control),
1323
1324 /* Master analog loopback switch */
1325 SND_SOC_DAPM_SUPPLY("FM Loop Enable", TWL4030_REG_MISC_SET_1, 5, 0,
1326 NULL, 0),
Peter Ujfalusi73939582009-01-29 14:57:50 +02001327
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +02001328 /* Digital bypasses */
Peter Ujfalusi78e08e22009-10-28 10:57:04 +02001329 SND_SOC_DAPM_SWITCH("Left Digital Loopback", SND_SOC_NOPM, 0, 0,
1330 &twl4030_dapm_dbypassl_control),
1331 SND_SOC_DAPM_SWITCH("Right Digital Loopback", SND_SOC_NOPM, 0, 0,
1332 &twl4030_dapm_dbypassr_control),
1333 SND_SOC_DAPM_SWITCH("Voice Digital Loopback", SND_SOC_NOPM, 0, 0,
1334 &twl4030_dapm_dbypassv_control),
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +02001335
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001336 /* Digital mixers, power control for the physical DACs */
1337 SND_SOC_DAPM_MIXER("Digital R1 Playback Mixer",
1338 TWL4030_REG_AVDAC_CTL, 0, 0, NULL, 0),
1339 SND_SOC_DAPM_MIXER("Digital L1 Playback Mixer",
1340 TWL4030_REG_AVDAC_CTL, 1, 0, NULL, 0),
1341 SND_SOC_DAPM_MIXER("Digital R2 Playback Mixer",
1342 TWL4030_REG_AVDAC_CTL, 2, 0, NULL, 0),
1343 SND_SOC_DAPM_MIXER("Digital L2 Playback Mixer",
1344 TWL4030_REG_AVDAC_CTL, 3, 0, NULL, 0),
1345 SND_SOC_DAPM_MIXER("Digital Voice Playback Mixer",
1346 TWL4030_REG_AVDAC_CTL, 4, 0, NULL, 0),
1347
1348 /* Analog mixers, power control for the physical PGAs */
1349 SND_SOC_DAPM_MIXER("Analog R1 Playback Mixer",
1350 TWL4030_REG_ARXR1_APGA_CTL, 0, 0, NULL, 0),
1351 SND_SOC_DAPM_MIXER("Analog L1 Playback Mixer",
1352 TWL4030_REG_ARXL1_APGA_CTL, 0, 0, NULL, 0),
1353 SND_SOC_DAPM_MIXER("Analog R2 Playback Mixer",
1354 TWL4030_REG_ARXR2_APGA_CTL, 0, 0, NULL, 0),
1355 SND_SOC_DAPM_MIXER("Analog L2 Playback Mixer",
1356 TWL4030_REG_ARXL2_APGA_CTL, 0, 0, NULL, 0),
1357 SND_SOC_DAPM_MIXER("Analog Voice Playback Mixer",
1358 TWL4030_REG_VDL_APGA_CTL, 0, 0, NULL, 0),
Peter Ujfalusi73939582009-01-29 14:57:50 +02001359
Peter Ujfalusi7729cf72009-10-29 11:58:10 +02001360 SND_SOC_DAPM_SUPPLY("APLL Enable", SND_SOC_NOPM, 0, 0, apll_event,
1361 SND_SOC_DAPM_PRE_PMU|SND_SOC_DAPM_POST_PMD),
1362
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +03001363 SND_SOC_DAPM_SUPPLY("AIF Enable", SND_SOC_NOPM, 0, 0, aif_event,
1364 SND_SOC_DAPM_PRE_PMU|SND_SOC_DAPM_POST_PMD),
Peter Ujfalusic42a59e2010-02-09 15:24:04 +02001365
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001366 /* Output MIXER controls */
Peter Ujfalusi5e98a462008-12-09 12:35:47 +02001367 /* Earpiece */
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001368 SND_SOC_DAPM_MIXER("Earpiece Mixer", SND_SOC_NOPM, 0, 0,
1369 &twl4030_dapm_earpiece_controls[0],
1370 ARRAY_SIZE(twl4030_dapm_earpiece_controls)),
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001371 SND_SOC_DAPM_PGA_E("Earpiece PGA", SND_SOC_NOPM,
1372 0, 0, NULL, 0, earpiecepga_event,
1373 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +02001374 /* PreDrivL/R */
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001375 SND_SOC_DAPM_MIXER("PredriveL Mixer", SND_SOC_NOPM, 0, 0,
1376 &twl4030_dapm_predrivel_controls[0],
1377 ARRAY_SIZE(twl4030_dapm_predrivel_controls)),
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001378 SND_SOC_DAPM_PGA_E("PredriveL PGA", SND_SOC_NOPM,
1379 0, 0, NULL, 0, predrivelpga_event,
1380 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001381 SND_SOC_DAPM_MIXER("PredriveR Mixer", SND_SOC_NOPM, 0, 0,
1382 &twl4030_dapm_predriver_controls[0],
1383 ARRAY_SIZE(twl4030_dapm_predriver_controls)),
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001384 SND_SOC_DAPM_PGA_E("PredriveR PGA", SND_SOC_NOPM,
1385 0, 0, NULL, 0, predriverpga_event,
1386 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Peter Ujfalusidfad21a2008-12-09 12:35:49 +02001387 /* HeadsetL/R */
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001388 SND_SOC_DAPM_MIXER("HeadsetL Mixer", SND_SOC_NOPM, 0, 0,
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001389 &twl4030_dapm_hsol_controls[0],
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001390 ARRAY_SIZE(twl4030_dapm_hsol_controls)),
1391 SND_SOC_DAPM_PGA_E("HeadsetL PGA", SND_SOC_NOPM,
1392 0, 0, NULL, 0, headsetlpga_event,
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001393 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
1394 SND_SOC_DAPM_MIXER("HeadsetR Mixer", SND_SOC_NOPM, 0, 0,
1395 &twl4030_dapm_hsor_controls[0],
1396 ARRAY_SIZE(twl4030_dapm_hsor_controls)),
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001397 SND_SOC_DAPM_PGA_E("HeadsetR PGA", SND_SOC_NOPM,
1398 0, 0, NULL, 0, headsetrpga_event,
1399 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +02001400 /* CarkitL/R */
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001401 SND_SOC_DAPM_MIXER("CarkitL Mixer", SND_SOC_NOPM, 0, 0,
1402 &twl4030_dapm_carkitl_controls[0],
1403 ARRAY_SIZE(twl4030_dapm_carkitl_controls)),
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001404 SND_SOC_DAPM_PGA_E("CarkitL PGA", SND_SOC_NOPM,
1405 0, 0, NULL, 0, carkitlpga_event,
1406 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001407 SND_SOC_DAPM_MIXER("CarkitR Mixer", SND_SOC_NOPM, 0, 0,
1408 &twl4030_dapm_carkitr_controls[0],
1409 ARRAY_SIZE(twl4030_dapm_carkitr_controls)),
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001410 SND_SOC_DAPM_PGA_E("CarkitR PGA", SND_SOC_NOPM,
1411 0, 0, NULL, 0, carkitrpga_event,
1412 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001413
1414 /* Output MUX controls */
Peter Ujfalusidf339802008-12-09 12:35:51 +02001415 /* HandsfreeL/R */
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +03001416 SND_SOC_DAPM_MUX("HandsfreeL Mux", SND_SOC_NOPM, 0, 0,
1417 &twl4030_dapm_handsfreel_control),
Lopez Cruz, Misaele3c7dbb2009-06-25 12:36:14 -05001418 SND_SOC_DAPM_SWITCH("HandsfreeL", SND_SOC_NOPM, 0, 0,
Peter Ujfalusi0f89bdc2009-05-25 11:12:13 +03001419 &twl4030_dapm_handsfreelmute_control),
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +03001420 SND_SOC_DAPM_PGA_E("HandsfreeL PGA", SND_SOC_NOPM,
1421 0, 0, NULL, 0, handsfreelpga_event,
1422 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
1423 SND_SOC_DAPM_MUX("HandsfreeR Mux", SND_SOC_NOPM, 5, 0,
1424 &twl4030_dapm_handsfreer_control),
Lopez Cruz, Misaele3c7dbb2009-06-25 12:36:14 -05001425 SND_SOC_DAPM_SWITCH("HandsfreeR", SND_SOC_NOPM, 0, 0,
Peter Ujfalusi0f89bdc2009-05-25 11:12:13 +03001426 &twl4030_dapm_handsfreermute_control),
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +03001427 SND_SOC_DAPM_PGA_E("HandsfreeR PGA", SND_SOC_NOPM,
1428 0, 0, NULL, 0, handsfreerpga_event,
1429 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001430 /* Vibra */
Jari Vanhala86139a12009-10-29 11:58:09 +02001431 SND_SOC_DAPM_MUX_E("Vibra Mux", TWL4030_REG_VIBRA_CTL, 0, 0,
1432 &twl4030_dapm_vibra_control, vibramux_event,
1433 SND_SOC_DAPM_PRE_PMU),
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001434 SND_SOC_DAPM_MUX("Vibra Route", SND_SOC_NOPM, 0, 0,
1435 &twl4030_dapm_vibrapath_control),
Peter Ujfalusi5e98a462008-12-09 12:35:47 +02001436
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001437 /* Introducing four virtual ADC, since TWL4030 have four channel for
1438 capture */
Peter Ujfalusi7f51e7d2012-09-20 16:32:02 +03001439 SND_SOC_DAPM_ADC("ADC Virtual Left1", NULL, SND_SOC_NOPM, 0, 0),
1440 SND_SOC_DAPM_ADC("ADC Virtual Right1", NULL, SND_SOC_NOPM, 0, 0),
1441 SND_SOC_DAPM_ADC("ADC Virtual Left2", NULL, SND_SOC_NOPM, 0, 0),
1442 SND_SOC_DAPM_ADC("ADC Virtual Right2", NULL, SND_SOC_NOPM, 0, 0),
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001443
Peter Ujfalusi927a7742012-12-31 11:51:42 +01001444 SND_SOC_DAPM_AIF_OUT("VAIFOUT", "Voice Capture", 0,
1445 TWL4030_REG_VOICE_IF, 5, 0),
1446
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001447 /* Analog/Digital mic path selection.
1448 TX1 Left/Right: either analog Left/Right or Digimic0
1449 TX2 Left/Right: either analog Left/Right or Digimic1 */
Peter Ujfalusibda7d2a2010-08-03 12:01:01 +03001450 SND_SOC_DAPM_MUX("TX1 Capture Route", SND_SOC_NOPM, 0, 0,
1451 &twl4030_dapm_micpathtx1_control),
1452 SND_SOC_DAPM_MUX("TX2 Capture Route", SND_SOC_NOPM, 0, 0,
1453 &twl4030_dapm_micpathtx2_control),
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001454
Joonyoung Shim97b80962009-05-11 20:36:08 +09001455 /* Analog input mixers for the capture amplifiers */
Peter Ujfalusi90289352009-08-14 08:44:00 +03001456 SND_SOC_DAPM_MIXER("Analog Left",
Joonyoung Shim97b80962009-05-11 20:36:08 +09001457 TWL4030_REG_ANAMICL, 4, 0,
1458 &twl4030_dapm_analoglmic_controls[0],
1459 ARRAY_SIZE(twl4030_dapm_analoglmic_controls)),
Peter Ujfalusi90289352009-08-14 08:44:00 +03001460 SND_SOC_DAPM_MIXER("Analog Right",
Joonyoung Shim97b80962009-05-11 20:36:08 +09001461 TWL4030_REG_ANAMICR, 4, 0,
1462 &twl4030_dapm_analogrmic_controls[0],
1463 ARRAY_SIZE(twl4030_dapm_analogrmic_controls)),
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001464
Peter Ujfalusifb2a2f82009-01-27 11:29:42 +02001465 SND_SOC_DAPM_PGA("ADC Physical Left",
1466 TWL4030_REG_AVADC_CTL, 3, 0, NULL, 0),
1467 SND_SOC_DAPM_PGA("ADC Physical Right",
1468 TWL4030_REG_AVADC_CTL, 1, 0, NULL, 0),
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001469
Peter Ujfalusi01ea6ba2010-07-20 15:49:09 +03001470 SND_SOC_DAPM_PGA_E("Digimic0 Enable",
1471 TWL4030_REG_ADCMICSEL, 1, 0, NULL, 0,
1472 digimic_event, SND_SOC_DAPM_POST_PMU),
1473 SND_SOC_DAPM_PGA_E("Digimic1 Enable",
1474 TWL4030_REG_ADCMICSEL, 3, 0, NULL, 0,
1475 digimic_event, SND_SOC_DAPM_POST_PMU),
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001476
Peter Ujfalusibda7d2a2010-08-03 12:01:01 +03001477 SND_SOC_DAPM_SUPPLY("micbias1 select", TWL4030_REG_MICBIAS_CTL, 5, 0,
1478 NULL, 0),
1479 SND_SOC_DAPM_SUPPLY("micbias2 select", TWL4030_REG_MICBIAS_CTL, 6, 0,
1480 NULL, 0),
1481
Peter Ujfalusie04d6e52012-12-31 11:51:45 +01001482 /* Microphone bias */
1483 SND_SOC_DAPM_SUPPLY("Mic Bias 1",
1484 TWL4030_REG_MICBIAS_CTL, 0, 0, NULL, 0),
1485 SND_SOC_DAPM_SUPPLY("Mic Bias 2",
1486 TWL4030_REG_MICBIAS_CTL, 1, 0, NULL, 0),
1487 SND_SOC_DAPM_SUPPLY("Headset Mic Bias",
1488 TWL4030_REG_MICBIAS_CTL, 2, 0, NULL, 0),
Peter Ujfalusi73939582009-01-29 14:57:50 +02001489
Peter Ujfalusi927a7742012-12-31 11:51:42 +01001490 SND_SOC_DAPM_SUPPLY("VIF Enable", TWL4030_REG_VOICE_IF, 0, 0, NULL, 0),
Steve Sakomancc175572008-10-30 21:35:26 -07001491};
1492
1493static const struct snd_soc_dapm_route intercon[] = {
Peter Ujfalusi7f51e7d2012-09-20 16:32:02 +03001494 /* Stream -> DAC mapping */
1495 {"DAC Right1", NULL, "HiFi Playback"},
1496 {"DAC Left1", NULL, "HiFi Playback"},
1497 {"DAC Right2", NULL, "HiFi Playback"},
1498 {"DAC Left2", NULL, "HiFi Playback"},
Peter Ujfalusi927a7742012-12-31 11:51:42 +01001499 {"DAC Voice", NULL, "VAIFIN"},
Peter Ujfalusi7f51e7d2012-09-20 16:32:02 +03001500
1501 /* ADC -> Stream mapping */
1502 {"HiFi Capture", NULL, "ADC Virtual Left1"},
1503 {"HiFi Capture", NULL, "ADC Virtual Right1"},
1504 {"HiFi Capture", NULL, "ADC Virtual Left2"},
1505 {"HiFi Capture", NULL, "ADC Virtual Right2"},
Peter Ujfalusi927a7742012-12-31 11:51:42 +01001506 {"VAIFOUT", NULL, "ADC Virtual Left2"},
1507 {"VAIFOUT", NULL, "ADC Virtual Right2"},
1508 {"VAIFOUT", NULL, "VIF Enable"},
Peter Ujfalusi7f51e7d2012-09-20 16:32:02 +03001509
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001510 {"Digital L1 Playback Mixer", NULL, "DAC Left1"},
1511 {"Digital R1 Playback Mixer", NULL, "DAC Right1"},
1512 {"Digital L2 Playback Mixer", NULL, "DAC Left2"},
1513 {"Digital R2 Playback Mixer", NULL, "DAC Right2"},
1514 {"Digital Voice Playback Mixer", NULL, "DAC Voice"},
Peter Ujfalusi73939582009-01-29 14:57:50 +02001515
Peter Ujfalusi7729cf72009-10-29 11:58:10 +02001516 /* Supply for the digital part (APLL) */
Peter Ujfalusi7729cf72009-10-29 11:58:10 +02001517 {"Digital Voice Playback Mixer", NULL, "APLL Enable"},
1518
Peter Ujfalusi27eeb1f2010-07-13 12:07:44 +03001519 {"DAC Left1", NULL, "AIF Enable"},
1520 {"DAC Right1", NULL, "AIF Enable"},
1521 {"DAC Left2", NULL, "AIF Enable"},
1522 {"DAC Right1", NULL, "AIF Enable"},
Peter Ujfalusi927a7742012-12-31 11:51:42 +01001523 {"DAC Voice", NULL, "VIF Enable"},
Peter Ujfalusi27eeb1f2010-07-13 12:07:44 +03001524
Peter Ujfalusic42a59e2010-02-09 15:24:04 +02001525 {"Digital R2 Playback Mixer", NULL, "AIF Enable"},
1526 {"Digital L2 Playback Mixer", NULL, "AIF Enable"},
1527
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001528 {"Analog L1 Playback Mixer", NULL, "Digital L1 Playback Mixer"},
1529 {"Analog R1 Playback Mixer", NULL, "Digital R1 Playback Mixer"},
1530 {"Analog L2 Playback Mixer", NULL, "Digital L2 Playback Mixer"},
1531 {"Analog R2 Playback Mixer", NULL, "Digital R2 Playback Mixer"},
1532 {"Analog Voice Playback Mixer", NULL, "Digital Voice Playback Mixer"},
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001533
Peter Ujfalusi5e98a462008-12-09 12:35:47 +02001534 /* Internal playback routings */
1535 /* Earpiece */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001536 {"Earpiece Mixer", "Voice", "Analog Voice Playback Mixer"},
1537 {"Earpiece Mixer", "AudioL1", "Analog L1 Playback Mixer"},
1538 {"Earpiece Mixer", "AudioL2", "Analog L2 Playback Mixer"},
1539 {"Earpiece Mixer", "AudioR1", "Analog R1 Playback Mixer"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001540 {"Earpiece PGA", NULL, "Earpiece Mixer"},
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +02001541 /* PreDrivL */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001542 {"PredriveL Mixer", "Voice", "Analog Voice Playback Mixer"},
1543 {"PredriveL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
1544 {"PredriveL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
1545 {"PredriveL Mixer", "AudioR2", "Analog R2 Playback Mixer"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001546 {"PredriveL PGA", NULL, "PredriveL Mixer"},
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +02001547 /* PreDrivR */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001548 {"PredriveR Mixer", "Voice", "Analog Voice Playback Mixer"},
1549 {"PredriveR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
1550 {"PredriveR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
1551 {"PredriveR Mixer", "AudioL2", "Analog L2 Playback Mixer"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001552 {"PredriveR PGA", NULL, "PredriveR Mixer"},
Peter Ujfalusidfad21a2008-12-09 12:35:49 +02001553 /* HeadsetL */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001554 {"HeadsetL Mixer", "Voice", "Analog Voice Playback Mixer"},
1555 {"HeadsetL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
1556 {"HeadsetL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001557 {"HeadsetL PGA", NULL, "HeadsetL Mixer"},
Peter Ujfalusidfad21a2008-12-09 12:35:49 +02001558 /* HeadsetR */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001559 {"HeadsetR Mixer", "Voice", "Analog Voice Playback Mixer"},
1560 {"HeadsetR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
1561 {"HeadsetR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001562 {"HeadsetR PGA", NULL, "HeadsetR Mixer"},
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +02001563 /* CarkitL */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001564 {"CarkitL Mixer", "Voice", "Analog Voice Playback Mixer"},
1565 {"CarkitL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
1566 {"CarkitL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001567 {"CarkitL PGA", NULL, "CarkitL Mixer"},
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +02001568 /* CarkitR */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001569 {"CarkitR Mixer", "Voice", "Analog Voice Playback Mixer"},
1570 {"CarkitR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
1571 {"CarkitR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001572 {"CarkitR PGA", NULL, "CarkitR Mixer"},
Peter Ujfalusidf339802008-12-09 12:35:51 +02001573 /* HandsfreeL */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001574 {"HandsfreeL Mux", "Voice", "Analog Voice Playback Mixer"},
1575 {"HandsfreeL Mux", "AudioL1", "Analog L1 Playback Mixer"},
1576 {"HandsfreeL Mux", "AudioL2", "Analog L2 Playback Mixer"},
1577 {"HandsfreeL Mux", "AudioR2", "Analog R2 Playback Mixer"},
Lopez Cruz, Misaele3c7dbb2009-06-25 12:36:14 -05001578 {"HandsfreeL", "Switch", "HandsfreeL Mux"},
1579 {"HandsfreeL PGA", NULL, "HandsfreeL"},
Peter Ujfalusidf339802008-12-09 12:35:51 +02001580 /* HandsfreeR */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001581 {"HandsfreeR Mux", "Voice", "Analog Voice Playback Mixer"},
1582 {"HandsfreeR Mux", "AudioR1", "Analog R1 Playback Mixer"},
1583 {"HandsfreeR Mux", "AudioR2", "Analog R2 Playback Mixer"},
1584 {"HandsfreeR Mux", "AudioL2", "Analog L2 Playback Mixer"},
Lopez Cruz, Misaele3c7dbb2009-06-25 12:36:14 -05001585 {"HandsfreeR", "Switch", "HandsfreeR Mux"},
1586 {"HandsfreeR PGA", NULL, "HandsfreeR"},
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001587 /* Vibra */
1588 {"Vibra Mux", "AudioL1", "DAC Left1"},
1589 {"Vibra Mux", "AudioR1", "DAC Right1"},
1590 {"Vibra Mux", "AudioL2", "DAC Left2"},
1591 {"Vibra Mux", "AudioR2", "DAC Right2"},
Peter Ujfalusi5e98a462008-12-09 12:35:47 +02001592
Steve Sakomancc175572008-10-30 21:35:26 -07001593 /* outputs */
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +03001594 /* Must be always connected (for AIF and APLL) */
Peter Ujfalusi27eeb1f2010-07-13 12:07:44 +03001595 {"Virtual HiFi OUT", NULL, "DAC Left1"},
1596 {"Virtual HiFi OUT", NULL, "DAC Right1"},
1597 {"Virtual HiFi OUT", NULL, "DAC Left2"},
1598 {"Virtual HiFi OUT", NULL, "DAC Right2"},
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +03001599 /* Must be always connected (for APLL) */
1600 {"Virtual Voice OUT", NULL, "Digital Voice Playback Mixer"},
1601 /* Physical outputs */
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001602 {"EARPIECE", NULL, "Earpiece PGA"},
1603 {"PREDRIVEL", NULL, "PredriveL PGA"},
1604 {"PREDRIVER", NULL, "PredriveR PGA"},
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001605 {"HSOL", NULL, "HeadsetL PGA"},
1606 {"HSOR", NULL, "HeadsetR PGA"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001607 {"CARKITL", NULL, "CarkitL PGA"},
1608 {"CARKITR", NULL, "CarkitR PGA"},
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +03001609 {"HFL", NULL, "HandsfreeL PGA"},
1610 {"HFR", NULL, "HandsfreeR PGA"},
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001611 {"Vibra Route", "Audio", "Vibra Mux"},
1612 {"VIBRA", NULL, "Vibra Route"},
Steve Sakomancc175572008-10-30 21:35:26 -07001613
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001614 /* Capture path */
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +03001615 /* Must be always connected (for AIF and APLL) */
1616 {"ADC Virtual Left1", NULL, "Virtual HiFi IN"},
1617 {"ADC Virtual Right1", NULL, "Virtual HiFi IN"},
1618 {"ADC Virtual Left2", NULL, "Virtual HiFi IN"},
1619 {"ADC Virtual Right2", NULL, "Virtual HiFi IN"},
1620 /* Physical inputs */
Peter Ujfalusi90289352009-08-14 08:44:00 +03001621 {"Analog Left", "Main Mic Capture Switch", "MAINMIC"},
1622 {"Analog Left", "Headset Mic Capture Switch", "HSMIC"},
1623 {"Analog Left", "AUXL Capture Switch", "AUXL"},
1624 {"Analog Left", "Carkit Mic Capture Switch", "CARKITMIC"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001625
Peter Ujfalusi90289352009-08-14 08:44:00 +03001626 {"Analog Right", "Sub Mic Capture Switch", "SUBMIC"},
1627 {"Analog Right", "AUXR Capture Switch", "AUXR"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001628
Peter Ujfalusi90289352009-08-14 08:44:00 +03001629 {"ADC Physical Left", NULL, "Analog Left"},
1630 {"ADC Physical Right", NULL, "Analog Right"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001631
1632 {"Digimic0 Enable", NULL, "DIGIMIC0"},
1633 {"Digimic1 Enable", NULL, "DIGIMIC1"},
1634
Peter Ujfalusibda7d2a2010-08-03 12:01:01 +03001635 {"DIGIMIC0", NULL, "micbias1 select"},
1636 {"DIGIMIC1", NULL, "micbias2 select"},
1637
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001638 /* TX1 Left capture path */
Peter Ujfalusifb2a2f82009-01-27 11:29:42 +02001639 {"TX1 Capture Route", "Analog", "ADC Physical Left"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001640 {"TX1 Capture Route", "Digimic0", "Digimic0 Enable"},
1641 /* TX1 Right capture path */
Peter Ujfalusifb2a2f82009-01-27 11:29:42 +02001642 {"TX1 Capture Route", "Analog", "ADC Physical Right"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001643 {"TX1 Capture Route", "Digimic0", "Digimic0 Enable"},
1644 /* TX2 Left capture path */
Peter Ujfalusifb2a2f82009-01-27 11:29:42 +02001645 {"TX2 Capture Route", "Analog", "ADC Physical Left"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001646 {"TX2 Capture Route", "Digimic1", "Digimic1 Enable"},
1647 /* TX2 Right capture path */
Peter Ujfalusifb2a2f82009-01-27 11:29:42 +02001648 {"TX2 Capture Route", "Analog", "ADC Physical Right"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001649 {"TX2 Capture Route", "Digimic1", "Digimic1 Enable"},
1650
1651 {"ADC Virtual Left1", NULL, "TX1 Capture Route"},
1652 {"ADC Virtual Right1", NULL, "TX1 Capture Route"},
1653 {"ADC Virtual Left2", NULL, "TX2 Capture Route"},
1654 {"ADC Virtual Right2", NULL, "TX2 Capture Route"},
1655
Peter Ujfalusic42a59e2010-02-09 15:24:04 +02001656 {"ADC Virtual Left1", NULL, "AIF Enable"},
1657 {"ADC Virtual Right1", NULL, "AIF Enable"},
1658 {"ADC Virtual Left2", NULL, "AIF Enable"},
1659 {"ADC Virtual Right2", NULL, "AIF Enable"},
1660
Peter Ujfalusi73939582009-01-29 14:57:50 +02001661 /* Analog bypass routes */
Peter Ujfalusi90289352009-08-14 08:44:00 +03001662 {"Right1 Analog Loopback", "Switch", "Analog Right"},
1663 {"Left1 Analog Loopback", "Switch", "Analog Left"},
1664 {"Right2 Analog Loopback", "Switch", "Analog Right"},
1665 {"Left2 Analog Loopback", "Switch", "Analog Left"},
1666 {"Voice Analog Loopback", "Switch", "Analog Left"},
Peter Ujfalusi73939582009-01-29 14:57:50 +02001667
Peter Ujfalusi78e08e22009-10-28 10:57:04 +02001668 /* Supply for the Analog loopbacks */
1669 {"Right1 Analog Loopback", NULL, "FM Loop Enable"},
1670 {"Left1 Analog Loopback", NULL, "FM Loop Enable"},
1671 {"Right2 Analog Loopback", NULL, "FM Loop Enable"},
1672 {"Left2 Analog Loopback", NULL, "FM Loop Enable"},
1673 {"Voice Analog Loopback", NULL, "FM Loop Enable"},
1674
Peter Ujfalusi73939582009-01-29 14:57:50 +02001675 {"Analog R1 Playback Mixer", NULL, "Right1 Analog Loopback"},
1676 {"Analog L1 Playback Mixer", NULL, "Left1 Analog Loopback"},
1677 {"Analog R2 Playback Mixer", NULL, "Right2 Analog Loopback"},
1678 {"Analog L2 Playback Mixer", NULL, "Left2 Analog Loopback"},
Lopez Cruz, Misaelfcd274a2009-04-30 21:47:22 -05001679 {"Analog Voice Playback Mixer", NULL, "Voice Analog Loopback"},
Peter Ujfalusi73939582009-01-29 14:57:50 +02001680
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +02001681 /* Digital bypass routes */
1682 {"Right Digital Loopback", "Volume", "TX1 Capture Route"},
1683 {"Left Digital Loopback", "Volume", "TX1 Capture Route"},
Lopez Cruz, Misaelee8f6892009-04-30 21:48:08 -05001684 {"Voice Digital Loopback", "Volume", "TX2 Capture Route"},
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +02001685
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001686 {"Digital R2 Playback Mixer", NULL, "Right Digital Loopback"},
1687 {"Digital L2 Playback Mixer", NULL, "Left Digital Loopback"},
1688 {"Digital Voice Playback Mixer", NULL, "Voice Digital Loopback"},
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +02001689
Steve Sakomancc175572008-10-30 21:35:26 -07001690};
1691
Steve Sakomancc175572008-10-30 21:35:26 -07001692static int twl4030_set_bias_level(struct snd_soc_codec *codec,
1693 enum snd_soc_bias_level level)
1694{
1695 switch (level) {
1696 case SND_SOC_BIAS_ON:
Steve Sakomancc175572008-10-30 21:35:26 -07001697 break;
1698 case SND_SOC_BIAS_PREPARE:
Steve Sakomancc175572008-10-30 21:35:26 -07001699 break;
1700 case SND_SOC_BIAS_STANDBY:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001701 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF)
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +03001702 twl4030_codec_enable(codec, 1);
Steve Sakomancc175572008-10-30 21:35:26 -07001703 break;
1704 case SND_SOC_BIAS_OFF:
Peter Ujfalusicbd2db12010-05-26 11:38:15 +03001705 twl4030_codec_enable(codec, 0);
Steve Sakomancc175572008-10-30 21:35:26 -07001706 break;
1707 }
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001708 codec->dapm.bias_level = level;
Steve Sakomancc175572008-10-30 21:35:26 -07001709
1710 return 0;
1711}
1712
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001713static void twl4030_constraints(struct twl4030_priv *twl4030,
1714 struct snd_pcm_substream *mst_substream)
1715{
1716 struct snd_pcm_substream *slv_substream;
1717
1718 /* Pick the stream, which need to be constrained */
1719 if (mst_substream == twl4030->master_substream)
1720 slv_substream = twl4030->slave_substream;
1721 else if (mst_substream == twl4030->slave_substream)
1722 slv_substream = twl4030->master_substream;
1723 else /* This should not happen.. */
1724 return;
1725
1726 /* Set the constraints according to the already configured stream */
1727 snd_pcm_hw_constraint_minmax(slv_substream->runtime,
1728 SNDRV_PCM_HW_PARAM_RATE,
1729 twl4030->rate,
1730 twl4030->rate);
1731
1732 snd_pcm_hw_constraint_minmax(slv_substream->runtime,
1733 SNDRV_PCM_HW_PARAM_SAMPLE_BITS,
1734 twl4030->sample_bits,
1735 twl4030->sample_bits);
1736
1737 snd_pcm_hw_constraint_minmax(slv_substream->runtime,
1738 SNDRV_PCM_HW_PARAM_CHANNELS,
1739 twl4030->channels,
1740 twl4030->channels);
1741}
1742
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03001743/* In case of 4 channel mode, the RX1 L/R for playback and the TX2 L/R for
1744 * capture has to be enabled/disabled. */
1745static void twl4030_tdm_enable(struct snd_soc_codec *codec, int direction,
1746 int enable)
1747{
1748 u8 reg, mask;
1749
1750 reg = twl4030_read_reg_cache(codec, TWL4030_REG_OPTION);
1751
1752 if (direction == SNDRV_PCM_STREAM_PLAYBACK)
1753 mask = TWL4030_ARXL1_VRX_EN | TWL4030_ARXR1_EN;
1754 else
1755 mask = TWL4030_ATXL2_VTXL_EN | TWL4030_ATXR2_VTXR_EN;
1756
1757 if (enable)
1758 reg |= mask;
1759 else
1760 reg &= ~mask;
1761
1762 twl4030_write(codec, TWL4030_REG_OPTION, reg);
1763}
1764
Peter Ujfalusid6648da2009-04-07 09:14:00 +03001765static int twl4030_startup(struct snd_pcm_substream *substream,
1766 struct snd_soc_dai *dai)
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001767{
Mark Browne6968a12012-04-04 15:58:16 +01001768 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001769 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001770
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001771 if (twl4030->master_substream) {
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001772 twl4030->slave_substream = substream;
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001773 /* The DAI has one configuration for playback and capture, so
1774 * if the DAI has been already configured then constrain this
1775 * substream to match it. */
1776 if (twl4030->configured)
1777 twl4030_constraints(twl4030, twl4030->master_substream);
1778 } else {
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03001779 if (!(twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE) &
1780 TWL4030_OPTION_1)) {
1781 /* In option2 4 channel is not supported, set the
1782 * constraint for the first stream for channels, the
1783 * second stream will 'inherit' this cosntraint */
1784 snd_pcm_hw_constraint_minmax(substream->runtime,
1785 SNDRV_PCM_HW_PARAM_CHANNELS,
1786 2, 2);
1787 }
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001788 twl4030->master_substream = substream;
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001789 }
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001790
1791 return 0;
1792}
1793
Peter Ujfalusid6648da2009-04-07 09:14:00 +03001794static void twl4030_shutdown(struct snd_pcm_substream *substream,
1795 struct snd_soc_dai *dai)
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001796{
Mark Browne6968a12012-04-04 15:58:16 +01001797 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001798 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001799
1800 if (twl4030->master_substream == substream)
1801 twl4030->master_substream = twl4030->slave_substream;
1802
1803 twl4030->slave_substream = NULL;
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001804
1805 /* If all streams are closed, or the remaining stream has not yet
1806 * been configured than set the DAI as not configured. */
1807 if (!twl4030->master_substream)
1808 twl4030->configured = 0;
1809 else if (!twl4030->master_substream->runtime->channels)
1810 twl4030->configured = 0;
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03001811
1812 /* If the closing substream had 4 channel, do the necessary cleanup */
1813 if (substream->runtime->channels == 4)
1814 twl4030_tdm_enable(codec, substream->stream, 0);
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001815}
1816
Steve Sakomancc175572008-10-30 21:35:26 -07001817static int twl4030_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +00001818 struct snd_pcm_hw_params *params,
1819 struct snd_soc_dai *dai)
Steve Sakomancc175572008-10-30 21:35:26 -07001820{
Mark Browne6968a12012-04-04 15:58:16 +01001821 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001822 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Steve Sakomancc175572008-10-30 21:35:26 -07001823 u8 mode, old_mode, format, old_format;
1824
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03001825 /* If the substream has 4 channel, do the necessary setup */
1826 if (params_channels(params) == 4) {
Peter Ujfalusieaf1ac82009-06-01 14:06:40 +03001827 format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
1828 mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE);
1829
1830 /* Safety check: are we in the correct operating mode and
1831 * the interface is in TDM mode? */
1832 if ((mode & TWL4030_OPTION_1) &&
1833 ((format & TWL4030_AIF_FORMAT) == TWL4030_AIF_FORMAT_TDM))
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03001834 twl4030_tdm_enable(codec, substream->stream, 1);
1835 else
1836 return -EINVAL;
1837 }
1838
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001839 if (twl4030->configured)
1840 /* Ignoring hw_params for already configured DAI */
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001841 return 0;
1842
Steve Sakomancc175572008-10-30 21:35:26 -07001843 /* bit rate */
1844 old_mode = twl4030_read_reg_cache(codec,
1845 TWL4030_REG_CODEC_MODE) & ~TWL4030_CODECPDZ;
1846 mode = old_mode & ~TWL4030_APLL_RATE;
1847
1848 switch (params_rate(params)) {
1849 case 8000:
1850 mode |= TWL4030_APLL_RATE_8000;
1851 break;
1852 case 11025:
1853 mode |= TWL4030_APLL_RATE_11025;
1854 break;
1855 case 12000:
1856 mode |= TWL4030_APLL_RATE_12000;
1857 break;
1858 case 16000:
1859 mode |= TWL4030_APLL_RATE_16000;
1860 break;
1861 case 22050:
1862 mode |= TWL4030_APLL_RATE_22050;
1863 break;
1864 case 24000:
1865 mode |= TWL4030_APLL_RATE_24000;
1866 break;
1867 case 32000:
1868 mode |= TWL4030_APLL_RATE_32000;
1869 break;
1870 case 44100:
1871 mode |= TWL4030_APLL_RATE_44100;
1872 break;
1873 case 48000:
1874 mode |= TWL4030_APLL_RATE_48000;
1875 break;
Peter Ujfalusi103f2112009-04-03 14:39:05 +03001876 case 96000:
1877 mode |= TWL4030_APLL_RATE_96000;
1878 break;
Steve Sakomancc175572008-10-30 21:35:26 -07001879 default:
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02001880 dev_err(codec->dev, "%s: unknown rate %d\n", __func__,
Steve Sakomancc175572008-10-30 21:35:26 -07001881 params_rate(params));
1882 return -EINVAL;
1883 }
1884
Steve Sakomancc175572008-10-30 21:35:26 -07001885 /* sample size */
1886 old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
1887 format = old_format;
1888 format &= ~TWL4030_DATA_WIDTH;
1889 switch (params_format(params)) {
1890 case SNDRV_PCM_FORMAT_S16_LE:
1891 format |= TWL4030_DATA_WIDTH_16S_16W;
1892 break;
Peter Ujfalusidcdeda42010-12-14 13:45:29 +02001893 case SNDRV_PCM_FORMAT_S32_LE:
Steve Sakomancc175572008-10-30 21:35:26 -07001894 format |= TWL4030_DATA_WIDTH_32S_24W;
1895 break;
1896 default:
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02001897 dev_err(codec->dev, "%s: unknown format %d\n", __func__,
Steve Sakomancc175572008-10-30 21:35:26 -07001898 params_format(params));
1899 return -EINVAL;
1900 }
1901
Peter Ujfalusi2046f172010-05-26 11:38:20 +03001902 if (format != old_format || mode != old_mode) {
1903 if (twl4030->codec_powered) {
1904 /*
1905 * If the codec is powered, than we need to toggle the
1906 * codec power.
1907 */
1908 twl4030_codec_enable(codec, 0);
1909 twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
1910 twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
1911 twl4030_codec_enable(codec, 1);
1912 } else {
1913 twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
1914 twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
1915 }
Steve Sakomancc175572008-10-30 21:35:26 -07001916 }
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001917
1918 /* Store the important parameters for the DAI configuration and set
1919 * the DAI as configured */
1920 twl4030->configured = 1;
1921 twl4030->rate = params_rate(params);
1922 twl4030->sample_bits = hw_param_interval(params,
1923 SNDRV_PCM_HW_PARAM_SAMPLE_BITS)->min;
1924 twl4030->channels = params_channels(params);
1925
1926 /* If both playback and capture streams are open, and one of them
1927 * is setting the hw parameters right now (since we are here), set
1928 * constraints to the other stream to match the current one. */
1929 if (twl4030->slave_substream)
1930 twl4030_constraints(twl4030, substream);
1931
Steve Sakomancc175572008-10-30 21:35:26 -07001932 return 0;
1933}
1934
1935static int twl4030_set_dai_sysclk(struct snd_soc_dai *codec_dai,
1936 int clk_id, unsigned int freq, int dir)
1937{
1938 struct snd_soc_codec *codec = codec_dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001939 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Steve Sakomancc175572008-10-30 21:35:26 -07001940
1941 switch (freq) {
1942 case 19200000:
Steve Sakomancc175572008-10-30 21:35:26 -07001943 case 26000000:
Steve Sakomancc175572008-10-30 21:35:26 -07001944 case 38400000:
Steve Sakomancc175572008-10-30 21:35:26 -07001945 break;
1946 default:
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02001947 dev_err(codec->dev, "Unsupported HFCLKIN: %u\n", freq);
Steve Sakomancc175572008-10-30 21:35:26 -07001948 return -EINVAL;
1949 }
1950
Peter Ujfalusi68d01952009-11-04 09:58:20 +02001951 if ((freq / 1000) != twl4030->sysclk) {
1952 dev_err(codec->dev,
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02001953 "Mismatch in HFCLKIN: %u (configured: %u)\n",
Peter Ujfalusi68d01952009-11-04 09:58:20 +02001954 freq, twl4030->sysclk * 1000);
1955 return -EINVAL;
1956 }
Steve Sakomancc175572008-10-30 21:35:26 -07001957
1958 return 0;
1959}
1960
1961static int twl4030_set_dai_fmt(struct snd_soc_dai *codec_dai,
1962 unsigned int fmt)
1963{
1964 struct snd_soc_codec *codec = codec_dai->codec;
Peter Ujfalusi2046f172010-05-26 11:38:20 +03001965 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Steve Sakomancc175572008-10-30 21:35:26 -07001966 u8 old_format, format;
1967
1968 /* get format */
1969 old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
1970 format = old_format;
1971
1972 /* set master/slave audio interface */
1973 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1974 case SND_SOC_DAIFMT_CBM_CFM:
1975 format &= ~(TWL4030_AIF_SLAVE_EN);
Grazvydas Ignotase18c94d2008-11-05 23:51:05 +02001976 format &= ~(TWL4030_CLK256FS_EN);
Steve Sakomancc175572008-10-30 21:35:26 -07001977 break;
1978 case SND_SOC_DAIFMT_CBS_CFS:
Steve Sakomancc175572008-10-30 21:35:26 -07001979 format |= TWL4030_AIF_SLAVE_EN;
Grazvydas Ignotase18c94d2008-11-05 23:51:05 +02001980 format |= TWL4030_CLK256FS_EN;
Steve Sakomancc175572008-10-30 21:35:26 -07001981 break;
1982 default:
1983 return -EINVAL;
1984 }
1985
1986 /* interface format */
1987 format &= ~TWL4030_AIF_FORMAT;
1988 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1989 case SND_SOC_DAIFMT_I2S:
1990 format |= TWL4030_AIF_FORMAT_CODEC;
1991 break;
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03001992 case SND_SOC_DAIFMT_DSP_A:
1993 format |= TWL4030_AIF_FORMAT_TDM;
1994 break;
Steve Sakomancc175572008-10-30 21:35:26 -07001995 default:
1996 return -EINVAL;
1997 }
1998
1999 if (format != old_format) {
Peter Ujfalusi2046f172010-05-26 11:38:20 +03002000 if (twl4030->codec_powered) {
2001 /*
2002 * If the codec is powered, than we need to toggle the
2003 * codec power.
2004 */
2005 twl4030_codec_enable(codec, 0);
2006 twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
2007 twl4030_codec_enable(codec, 1);
2008 } else {
2009 twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
2010 }
Steve Sakomancc175572008-10-30 21:35:26 -07002011 }
2012
2013 return 0;
2014}
2015
Lopez Cruz, Misael68140442009-07-03 02:21:39 -05002016static int twl4030_set_tristate(struct snd_soc_dai *dai, int tristate)
2017{
2018 struct snd_soc_codec *codec = dai->codec;
2019 u8 reg = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
2020
2021 if (tristate)
2022 reg |= TWL4030_AIF_TRI_EN;
2023 else
2024 reg &= ~TWL4030_AIF_TRI_EN;
2025
2026 return twl4030_write(codec, TWL4030_REG_AUDIO_IF, reg);
2027}
2028
Misael Lopez Cruzb7a755a2009-05-17 20:02:31 -05002029/* In case of voice mode, the RX1 L(VRX) for downlink and the TX2 L/R
2030 * (VTXL, VTXR) for uplink has to be enabled/disabled. */
2031static void twl4030_voice_enable(struct snd_soc_codec *codec, int direction,
2032 int enable)
2033{
2034 u8 reg, mask;
2035
2036 reg = twl4030_read_reg_cache(codec, TWL4030_REG_OPTION);
2037
2038 if (direction == SNDRV_PCM_STREAM_PLAYBACK)
2039 mask = TWL4030_ARXL1_VRX_EN;
2040 else
2041 mask = TWL4030_ATXL2_VTXL_EN | TWL4030_ATXR2_VTXR_EN;
2042
2043 if (enable)
2044 reg |= mask;
2045 else
2046 reg &= ~mask;
2047
2048 twl4030_write(codec, TWL4030_REG_OPTION, reg);
2049}
2050
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002051static int twl4030_voice_startup(struct snd_pcm_substream *substream,
2052 struct snd_soc_dai *dai)
2053{
Mark Browne6968a12012-04-04 15:58:16 +01002054 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002055 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002056 u8 mode;
2057
2058 /* If the system master clock is not 26MHz, the voice PCM interface is
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002059 * not available.
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002060 */
Peter Ujfalusi68d01952009-11-04 09:58:20 +02002061 if (twl4030->sysclk != 26000) {
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02002062 dev_err(codec->dev,
2063 "%s: HFCLKIN is %u KHz, voice interface needs 26MHz\n",
2064 __func__, twl4030->sysclk);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002065 return -EINVAL;
2066 }
2067
2068 /* If the codec mode is not option2, the voice PCM interface is not
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002069 * available.
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002070 */
2071 mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE)
2072 & TWL4030_OPT_MODE;
2073
2074 if (mode != TWL4030_OPTION_2) {
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02002075 dev_err(codec->dev, "%s: the codec mode is not option2\n",
2076 __func__);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002077 return -EINVAL;
2078 }
2079
2080 return 0;
2081}
2082
Misael Lopez Cruzb7a755a2009-05-17 20:02:31 -05002083static void twl4030_voice_shutdown(struct snd_pcm_substream *substream,
2084 struct snd_soc_dai *dai)
2085{
Mark Browne6968a12012-04-04 15:58:16 +01002086 struct snd_soc_codec *codec = dai->codec;
Misael Lopez Cruzb7a755a2009-05-17 20:02:31 -05002087
2088 /* Enable voice digital filters */
2089 twl4030_voice_enable(codec, substream->stream, 0);
2090}
2091
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002092static int twl4030_voice_hw_params(struct snd_pcm_substream *substream,
2093 struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
2094{
Mark Browne6968a12012-04-04 15:58:16 +01002095 struct snd_soc_codec *codec = dai->codec;
Peter Ujfalusi2046f172010-05-26 11:38:20 +03002096 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002097 u8 old_mode, mode;
2098
Misael Lopez Cruzb7a755a2009-05-17 20:02:31 -05002099 /* Enable voice digital filters */
2100 twl4030_voice_enable(codec, substream->stream, 1);
2101
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002102 /* bit rate */
2103 old_mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE)
2104 & ~(TWL4030_CODECPDZ);
2105 mode = old_mode;
2106
2107 switch (params_rate(params)) {
2108 case 8000:
2109 mode &= ~(TWL4030_SEL_16K);
2110 break;
2111 case 16000:
2112 mode |= TWL4030_SEL_16K;
2113 break;
2114 default:
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02002115 dev_err(codec->dev, "%s: unknown rate %d\n", __func__,
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002116 params_rate(params));
2117 return -EINVAL;
2118 }
2119
2120 if (mode != old_mode) {
Peter Ujfalusi2046f172010-05-26 11:38:20 +03002121 if (twl4030->codec_powered) {
2122 /*
2123 * If the codec is powered, than we need to toggle the
2124 * codec power.
2125 */
2126 twl4030_codec_enable(codec, 0);
2127 twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
2128 twl4030_codec_enable(codec, 1);
2129 } else {
2130 twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
2131 }
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002132 }
2133
2134 return 0;
2135}
2136
2137static int twl4030_voice_set_dai_sysclk(struct snd_soc_dai *codec_dai,
2138 int clk_id, unsigned int freq, int dir)
2139{
2140 struct snd_soc_codec *codec = codec_dai->codec;
Takashi Iwaid4a8ca22010-04-20 08:20:31 +02002141 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002142
Peter Ujfalusi68d01952009-11-04 09:58:20 +02002143 if (freq != 26000000) {
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02002144 dev_err(codec->dev,
2145 "%s: HFCLKIN is %u KHz, voice interface needs 26MHz\n",
2146 __func__, freq / 1000);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002147 return -EINVAL;
2148 }
Peter Ujfalusi68d01952009-11-04 09:58:20 +02002149 if ((freq / 1000) != twl4030->sysclk) {
2150 dev_err(codec->dev,
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02002151 "Mismatch in HFCLKIN: %u (configured: %u)\n",
Peter Ujfalusi68d01952009-11-04 09:58:20 +02002152 freq, twl4030->sysclk * 1000);
2153 return -EINVAL;
2154 }
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002155 return 0;
2156}
2157
2158static int twl4030_voice_set_dai_fmt(struct snd_soc_dai *codec_dai,
2159 unsigned int fmt)
2160{
2161 struct snd_soc_codec *codec = codec_dai->codec;
Peter Ujfalusi2046f172010-05-26 11:38:20 +03002162 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002163 u8 old_format, format;
2164
2165 /* get format */
2166 old_format = twl4030_read_reg_cache(codec, TWL4030_REG_VOICE_IF);
2167 format = old_format;
2168
2169 /* set master/slave audio interface */
2170 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
Lopez Cruz, Misaelc2643012009-06-19 03:23:42 -05002171 case SND_SOC_DAIFMT_CBM_CFM:
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002172 format &= ~(TWL4030_VIF_SLAVE_EN);
2173 break;
2174 case SND_SOC_DAIFMT_CBS_CFS:
2175 format |= TWL4030_VIF_SLAVE_EN;
2176 break;
2177 default:
2178 return -EINVAL;
2179 }
2180
2181 /* clock inversion */
2182 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2183 case SND_SOC_DAIFMT_IB_NF:
2184 format &= ~(TWL4030_VIF_FORMAT);
2185 break;
2186 case SND_SOC_DAIFMT_NB_IF:
2187 format |= TWL4030_VIF_FORMAT;
2188 break;
2189 default:
2190 return -EINVAL;
2191 }
2192
2193 if (format != old_format) {
Peter Ujfalusi2046f172010-05-26 11:38:20 +03002194 if (twl4030->codec_powered) {
2195 /*
2196 * If the codec is powered, than we need to toggle the
2197 * codec power.
2198 */
2199 twl4030_codec_enable(codec, 0);
2200 twl4030_write(codec, TWL4030_REG_VOICE_IF, format);
2201 twl4030_codec_enable(codec, 1);
2202 } else {
2203 twl4030_write(codec, TWL4030_REG_VOICE_IF, format);
2204 }
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002205 }
2206
2207 return 0;
2208}
2209
Lopez Cruz, Misael68140442009-07-03 02:21:39 -05002210static int twl4030_voice_set_tristate(struct snd_soc_dai *dai, int tristate)
2211{
2212 struct snd_soc_codec *codec = dai->codec;
2213 u8 reg = twl4030_read_reg_cache(codec, TWL4030_REG_VOICE_IF);
2214
2215 if (tristate)
2216 reg |= TWL4030_VIF_TRI_EN;
2217 else
2218 reg &= ~TWL4030_VIF_TRI_EN;
2219
2220 return twl4030_write(codec, TWL4030_REG_VOICE_IF, reg);
2221}
2222
Jarkko Nikulabbba9442008-11-12 17:05:41 +02002223#define TWL4030_RATES (SNDRV_PCM_RATE_8000_48000)
Peter Ujfalusidcdeda42010-12-14 13:45:29 +02002224#define TWL4030_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
Steve Sakomancc175572008-10-30 21:35:26 -07002225
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002226static const struct snd_soc_dai_ops twl4030_dai_hifi_ops = {
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02002227 .startup = twl4030_startup,
2228 .shutdown = twl4030_shutdown,
Joonyoung Shim10d9e3d2009-03-16 21:23:35 +09002229 .hw_params = twl4030_hw_params,
2230 .set_sysclk = twl4030_set_dai_sysclk,
2231 .set_fmt = twl4030_set_dai_fmt,
Lopez Cruz, Misael68140442009-07-03 02:21:39 -05002232 .set_tristate = twl4030_set_tristate,
Joonyoung Shim10d9e3d2009-03-16 21:23:35 +09002233};
2234
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002235static const struct snd_soc_dai_ops twl4030_dai_voice_ops = {
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002236 .startup = twl4030_voice_startup,
Misael Lopez Cruzb7a755a2009-05-17 20:02:31 -05002237 .shutdown = twl4030_voice_shutdown,
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002238 .hw_params = twl4030_voice_hw_params,
2239 .set_sysclk = twl4030_voice_set_dai_sysclk,
2240 .set_fmt = twl4030_voice_set_dai_fmt,
Lopez Cruz, Misael68140442009-07-03 02:21:39 -05002241 .set_tristate = twl4030_voice_set_tristate,
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002242};
2243
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002244static struct snd_soc_dai_driver twl4030_dai[] = {
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002245{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002246 .name = "twl4030-hifi",
Steve Sakomancc175572008-10-30 21:35:26 -07002247 .playback = {
Peter Ujfalusib4852b72009-05-22 15:12:15 +03002248 .stream_name = "HiFi Playback",
Steve Sakomancc175572008-10-30 21:35:26 -07002249 .channels_min = 2,
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03002250 .channels_max = 4,
Peter Ujfalusi31ad0f32009-03-27 10:39:07 +02002251 .rates = TWL4030_RATES | SNDRV_PCM_RATE_96000,
Peter Ujfalusi8819f652012-01-18 12:18:26 +01002252 .formats = TWL4030_FORMATS,
2253 .sig_bits = 24,},
Steve Sakomancc175572008-10-30 21:35:26 -07002254 .capture = {
Peter Ujfalusi7f51e7d2012-09-20 16:32:02 +03002255 .stream_name = "HiFi Capture",
Steve Sakomancc175572008-10-30 21:35:26 -07002256 .channels_min = 2,
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03002257 .channels_max = 4,
Steve Sakomancc175572008-10-30 21:35:26 -07002258 .rates = TWL4030_RATES,
Peter Ujfalusi8819f652012-01-18 12:18:26 +01002259 .formats = TWL4030_FORMATS,
2260 .sig_bits = 24,},
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002261 .ops = &twl4030_dai_hifi_ops,
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002262},
2263{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002264 .name = "twl4030-voice",
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002265 .playback = {
Peter Ujfalusib4852b72009-05-22 15:12:15 +03002266 .stream_name = "Voice Playback",
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002267 .channels_min = 1,
2268 .channels_max = 1,
2269 .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
2270 .formats = SNDRV_PCM_FMTBIT_S16_LE,},
2271 .capture = {
Peter Ujfalusi7f51e7d2012-09-20 16:32:02 +03002272 .stream_name = "Voice Capture",
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002273 .channels_min = 1,
2274 .channels_max = 2,
2275 .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
2276 .formats = SNDRV_PCM_FMTBIT_S16_LE,},
2277 .ops = &twl4030_dai_voice_ops,
2278},
Steve Sakomancc175572008-10-30 21:35:26 -07002279};
Steve Sakomancc175572008-10-30 21:35:26 -07002280
Lars-Peter Clausen84b315e2011-12-02 10:18:28 +01002281static int twl4030_soc_suspend(struct snd_soc_codec *codec)
Steve Sakomancc175572008-10-30 21:35:26 -07002282{
Steve Sakomancc175572008-10-30 21:35:26 -07002283 twl4030_set_bias_level(codec, SND_SOC_BIAS_OFF);
Steve Sakomancc175572008-10-30 21:35:26 -07002284 return 0;
2285}
2286
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002287static int twl4030_soc_resume(struct snd_soc_codec *codec)
Steve Sakomancc175572008-10-30 21:35:26 -07002288{
Steve Sakomancc175572008-10-30 21:35:26 -07002289 twl4030_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
Steve Sakomancc175572008-10-30 21:35:26 -07002290 return 0;
2291}
2292
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002293static int twl4030_soc_probe(struct snd_soc_codec *codec)
Steve Sakomancc175572008-10-30 21:35:26 -07002294{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002295 struct twl4030_priv *twl4030;
Steve Sakomancc175572008-10-30 21:35:26 -07002296
Peter Ujfalusif2b1ce42012-09-10 13:46:30 +03002297 twl4030 = devm_kzalloc(codec->dev, sizeof(struct twl4030_priv),
2298 GFP_KERNEL);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002299 if (twl4030 == NULL) {
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02002300 dev_err(codec->dev, "Can not allocate memory\n");
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002301 return -ENOMEM;
Steve Sakomancc175572008-10-30 21:35:26 -07002302 }
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002303 snd_soc_codec_set_drvdata(codec, twl4030);
2304 /* Set the defaults, and power up the codec */
Peter Ujfalusi57fe7252011-05-31 12:02:49 +03002305 twl4030->sysclk = twl4030_audio_get_mclk() / 1000;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002306
2307 twl4030_init_chip(codec);
Steve Sakomancc175572008-10-30 21:35:26 -07002308
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002309 return 0;
Steve Sakomancc175572008-10-30 21:35:26 -07002310}
2311
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002312static int twl4030_soc_remove(struct snd_soc_codec *codec)
Steve Sakomancc175572008-10-30 21:35:26 -07002313{
Axel Lin5b3b0fa2010-11-19 17:31:08 +08002314 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi182f73f2012-09-10 13:46:31 +03002315 struct twl4030_codec_data *pdata = twl4030->pdata;
Axel Lin5b3b0fa2010-11-19 17:31:08 +08002316
Peter Ujfalusi5dcba5d2010-08-12 09:29:52 +03002317 /* Reset registers to their chip default before leaving */
2318 twl4030_reset_registers(codec);
Peter Ujfalusi73939582009-01-29 14:57:50 +02002319 twl4030_set_bias_level(codec, SND_SOC_BIAS_OFF);
Peter Ujfalusi281ecd12012-09-10 13:46:27 +03002320
2321 if (pdata && pdata->hs_extmute && gpio_is_valid(pdata->hs_extmute_gpio))
2322 gpio_free(pdata->hs_extmute_gpio);
2323
Steve Sakomancc175572008-10-30 21:35:26 -07002324 return 0;
2325}
2326
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002327static struct snd_soc_codec_driver soc_codec_dev_twl4030 = {
2328 .probe = twl4030_soc_probe,
2329 .remove = twl4030_soc_remove,
2330 .suspend = twl4030_soc_suspend,
2331 .resume = twl4030_soc_resume,
2332 .read = twl4030_read_reg_cache,
2333 .write = twl4030_write,
2334 .set_bias_level = twl4030_set_bias_level,
Axel Lineb3032f2012-01-27 18:02:09 +08002335 .idle_bias_off = true,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002336 .reg_cache_size = sizeof(twl4030_reg),
2337 .reg_word_size = sizeof(u8),
2338 .reg_cache_default = twl4030_reg,
Peter Ujfalusif7c93f02011-10-11 13:11:32 +03002339
2340 .controls = twl4030_snd_controls,
2341 .num_controls = ARRAY_SIZE(twl4030_snd_controls),
2342 .dapm_widgets = twl4030_dapm_widgets,
2343 .num_dapm_widgets = ARRAY_SIZE(twl4030_dapm_widgets),
2344 .dapm_routes = intercon,
2345 .num_dapm_routes = ARRAY_SIZE(intercon),
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002346};
2347
Bill Pemberton05c4c6f2012-12-07 09:26:20 -05002348static int twl4030_codec_probe(struct platform_device *pdev)
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002349{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002350 return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_twl4030,
2351 twl4030_dai, ARRAY_SIZE(twl4030_dai));
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002352}
2353
Bill Pemberton05c4c6f2012-12-07 09:26:20 -05002354static int twl4030_codec_remove(struct platform_device *pdev)
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002355{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002356 snd_soc_unregister_codec(&pdev->dev);
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002357 return 0;
2358}
2359
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002360MODULE_ALIAS("platform:twl4030-codec");
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002361
2362static struct platform_driver twl4030_codec_driver = {
2363 .probe = twl4030_codec_probe,
Bill Pemberton05c4c6f2012-12-07 09:26:20 -05002364 .remove = twl4030_codec_remove,
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002365 .driver = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002366 .name = "twl4030-codec",
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002367 .owner = THIS_MODULE,
2368 },
Steve Sakomancc175572008-10-30 21:35:26 -07002369};
Steve Sakomancc175572008-10-30 21:35:26 -07002370
Mark Brown5bbcc3c2011-11-23 22:52:08 +00002371module_platform_driver(twl4030_codec_driver);
Mark Brown64089b82008-12-08 19:17:58 +00002372
Steve Sakomancc175572008-10-30 21:35:26 -07002373MODULE_DESCRIPTION("ASoC TWL4030 codec driver");
2374MODULE_AUTHOR("Steve Sakoman");
2375MODULE_LICENSE("GPL");