blob: f10a078e3a55a337e1030b825896c79e1c4d5c69 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010051#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070052#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080053#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Kristian Høgsberg112b7152009-01-04 16:55:33 -050055static struct drm_driver driver;
56
Chris Wilson0673ad42016-06-24 14:00:22 +010057static unsigned int i915_load_fail_count;
58
59bool __i915_inject_load_failure(const char *func, int line)
60{
61 if (i915_load_fail_count >= i915.inject_load_failure)
62 return false;
63
64 if (++i915_load_fail_count == i915.inject_load_failure) {
65 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
66 i915.inject_load_failure, func, line);
67 return true;
68 }
69
70 return false;
71}
72
73#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
74#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
75 "providing the dmesg log by booting with drm.debug=0xf"
76
77void
78__i915_printk(struct drm_i915_private *dev_priv, const char *level,
79 const char *fmt, ...)
80{
81 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030082 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010083 bool is_error = level[1] <= KERN_ERR[1];
84 bool is_debug = level[1] == KERN_DEBUG[1];
85 struct va_format vaf;
86 va_list args;
87
88 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
89 return;
90
91 va_start(args, fmt);
92
93 vaf.fmt = fmt;
94 vaf.va = &args;
95
David Weinehallc49d13e2016-08-22 13:32:42 +030096 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010097 __builtin_return_address(0), &vaf);
98
99 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +0300100 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100101 shown_bug_once = true;
102 }
103
104 va_end(args);
105}
106
107static bool i915_error_injected(struct drm_i915_private *dev_priv)
108{
109 return i915.inject_load_failure &&
110 i915_load_fail_count == i915.inject_load_failure;
111}
112
113#define i915_load_error(dev_priv, fmt, ...) \
114 __i915_printk(dev_priv, \
115 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
116 fmt, ##__VA_ARGS__)
117
118
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100119static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100120{
121 enum intel_pch ret = PCH_NOP;
122
123 /*
124 * In a virtualized passthrough environment we can be in a
125 * setup where the ISA bridge is not able to be passed through.
126 * In this case, a south bridge can be emulated and we have to
127 * make an educated guess as to which PCH is really there.
128 */
129
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100130 if (IS_GEN5(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100131 ret = PCH_IBX;
132 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100133 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100134 ret = PCH_CPT;
Ville Syrjäläaa032132017-06-20 16:03:07 +0300135 DRM_DEBUG_KMS("Assuming CougarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100136 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100137 ret = PCH_LPT;
Xiong Zhang817aef52017-06-15 11:11:45 +0800138 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
139 dev_priv->pch_id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
140 else
141 dev_priv->pch_id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100142 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100143 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100144 ret = PCH_SPT;
145 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700146 } else if (IS_COFFEELAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Rodrigo Viviacf1dba2017-06-06 13:30:31 -0700147 ret = PCH_CNP;
Rodrigo Vivi80937812017-06-08 08:49:59 -0700148 DRM_DEBUG_KMS("Assuming CannonPoint PCH\n");
Robert Beckett30c964a2015-08-28 13:10:22 +0100149 }
150
151 return ret;
152}
153
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000154static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800155{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200156 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800157
Ben Widawskyce1bb322013-04-05 13:12:44 -0700158 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
159 * (which really amounts to a PCH but no South Display).
160 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000161 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700162 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700163 return;
164 }
165
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800166 /*
167 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
168 * make graphics device passthrough work easy for VMM, that only
169 * need to expose ISA bridge to let driver know the real hardware
170 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800171 *
172 * In some virtualized environments (e.g. XEN), there is irrelevant
173 * ISA bridge in the system. To work reliably, we should scan trhough
174 * all the ISA bridge devices and check for the first match, instead
175 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800176 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200177 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800178 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200179 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300180
181 dev_priv->pch_id = id;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700182
Jesse Barnes90711d52011-04-28 14:48:02 -0700183 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
184 dev_priv->pch_type = PCH_IBX;
185 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100186 WARN_ON(!IS_GEN5(dev_priv));
Jesse Barnes90711d52011-04-28 14:48:02 -0700187 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800188 dev_priv->pch_type = PCH_CPT;
189 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Ville Syrjäläd4cdbf02017-06-20 16:03:09 +0300190 WARN_ON(!IS_GEN6(dev_priv) &&
191 !IS_IVYBRIDGE(dev_priv));
Jesse Barnesc7925132011-04-07 12:33:56 -0700192 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
193 /* PantherPoint is CPT compatible */
194 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300195 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Ville Syrjäläd4cdbf02017-06-20 16:03:09 +0300196 WARN_ON(!IS_GEN6(dev_priv) &&
197 !IS_IVYBRIDGE(dev_priv));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300198 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
199 dev_priv->pch_type = PCH_LPT;
200 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100201 WARN_ON(!IS_HASWELL(dev_priv) &&
202 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100203 WARN_ON(IS_HSW_ULT(dev_priv) ||
204 IS_BDW_ULT(dev_priv));
Ben Widawskye76e0632013-11-07 21:40:41 -0800205 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
206 dev_priv->pch_type = PCH_LPT;
207 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100208 WARN_ON(!IS_HASWELL(dev_priv) &&
209 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100210 WARN_ON(!IS_HSW_ULT(dev_priv) &&
211 !IS_BDW_ULT(dev_priv));
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300212 } else if (id == INTEL_PCH_WPT_DEVICE_ID_TYPE) {
213 /* WildcatPoint is LPT compatible */
214 dev_priv->pch_type = PCH_LPT;
215 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
216 WARN_ON(!IS_HASWELL(dev_priv) &&
217 !IS_BROADWELL(dev_priv));
218 WARN_ON(IS_HSW_ULT(dev_priv) ||
219 IS_BDW_ULT(dev_priv));
220 } else if (id == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE) {
221 /* WildcatPoint is LPT compatible */
222 dev_priv->pch_type = PCH_LPT;
223 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
224 WARN_ON(!IS_HASWELL(dev_priv) &&
225 !IS_BROADWELL(dev_priv));
226 WARN_ON(!IS_HSW_ULT(dev_priv) &&
227 !IS_BDW_ULT(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530228 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
229 dev_priv->pch_type = PCH_SPT;
230 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100231 WARN_ON(!IS_SKYLAKE(dev_priv) &&
232 !IS_KABYLAKE(dev_priv));
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300233 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530234 dev_priv->pch_type = PCH_SPT;
235 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100236 WARN_ON(!IS_SKYLAKE(dev_priv) &&
237 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700238 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
239 dev_priv->pch_type = PCH_KBP;
Rodrigo Vivi23247d72017-07-31 11:52:20 -0700240 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
Jani Nikula85327742017-02-01 15:46:09 +0200241 WARN_ON(!IS_SKYLAKE(dev_priv) &&
Rodrigo Vivieb371932017-08-21 16:50:56 -0700242 !IS_KABYLAKE(dev_priv) &&
243 !IS_COFFEELAKE(dev_priv));
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -0700244 } else if (id == INTEL_PCH_CNP_DEVICE_ID_TYPE) {
245 dev_priv->pch_type = PCH_CNP;
Rodrigo Vivi23247d72017-07-31 11:52:20 -0700246 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700247 WARN_ON(!IS_CANNONLAKE(dev_priv) &&
248 !IS_COFFEELAKE(dev_priv));
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300249 } else if (id == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE) {
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700250 dev_priv->pch_type = PCH_CNP;
Rodrigo Vivi23247d72017-07-31 11:52:20 -0700251 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700252 WARN_ON(!IS_CANNONLAKE(dev_priv) &&
253 !IS_COFFEELAKE(dev_priv));
Ville Syrjäläd4cdbf02017-06-20 16:03:09 +0300254 } else if (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
255 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
256 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200257 pch->subsystem_vendor ==
258 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
259 pch->subsystem_device ==
260 PCI_SUBDEVICE_ID_QEMU)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100261 dev_priv->pch_type =
262 intel_virt_detect_pch(dev_priv);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200263 } else
264 continue;
265
Rui Guo6a9c4b32013-06-19 21:10:23 +0800266 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800267 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800268 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800269 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200270 DRM_DEBUG_KMS("No PCH found.\n");
271
272 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800273}
274
Chris Wilson0673ad42016-06-24 14:00:22 +0100275static int i915_getparam(struct drm_device *dev, void *data,
276 struct drm_file *file_priv)
277{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100278 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300279 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100280 drm_i915_getparam_t *param = data;
281 int value;
282
283 switch (param->param) {
284 case I915_PARAM_IRQ_ACTIVE:
285 case I915_PARAM_ALLOW_BATCHBUFFER:
286 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800287 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100288 /* Reject all old ums/dri params. */
289 return -ENODEV;
290 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300291 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100292 break;
293 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300294 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100295 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100296 case I915_PARAM_NUM_FENCES_AVAIL:
297 value = dev_priv->num_fence_regs;
298 break;
299 case I915_PARAM_HAS_OVERLAY:
300 value = dev_priv->overlay ? 1 : 0;
301 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100302 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530303 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100304 break;
305 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530306 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100307 break;
308 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530309 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100310 break;
311 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530312 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100313 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100314 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300315 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100316 break;
317 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300318 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100319 break;
320 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300321 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100322 break;
323 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson39df9192016-07-20 13:31:57 +0100324 value = i915.semaphores;
Chris Wilson0673ad42016-06-24 14:00:22 +0100325 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100326 case I915_PARAM_HAS_SECURE_BATCHES:
327 value = capable(CAP_SYS_ADMIN);
328 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100329 case I915_PARAM_CMD_PARSER_VERSION:
330 value = i915_cmd_parser_get_version(dev_priv);
331 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100332 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300333 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100334 if (!value)
335 return -ENODEV;
336 break;
337 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300338 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100339 if (!value)
340 return -ENODEV;
341 break;
342 case I915_PARAM_HAS_GPU_RESET:
343 value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100344 if (value && intel_has_reset_engine(dev_priv))
345 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100346 break;
347 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300348 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100349 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100350 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300351 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100352 break;
353 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300354 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100355 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800356 case I915_PARAM_HUC_STATUS:
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530357 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800358 value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530359 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800360 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100361 case I915_PARAM_MMAP_GTT_VERSION:
362 /* Though we've started our numbering from 1, and so class all
363 * earlier versions as 0, in effect their value is undefined as
364 * the ioctl will report EINVAL for the unknown param!
365 */
366 value = i915_gem_mmap_gtt_version();
367 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000368 case I915_PARAM_HAS_SCHEDULER:
369 value = dev_priv->engine[RCS] &&
370 dev_priv->engine[RCS]->schedule;
371 break;
David Weinehall16162472016-09-02 13:46:17 +0300372 case I915_PARAM_MMAP_VERSION:
373 /* Remember to bump this if the version changes! */
374 case I915_PARAM_HAS_GEM:
375 case I915_PARAM_HAS_PAGEFLIPPING:
376 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
377 case I915_PARAM_HAS_RELAXED_FENCING:
378 case I915_PARAM_HAS_COHERENT_RINGS:
379 case I915_PARAM_HAS_RELAXED_DELTA:
380 case I915_PARAM_HAS_GEN7_SOL_RESET:
381 case I915_PARAM_HAS_WAIT_TIMEOUT:
382 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
383 case I915_PARAM_HAS_PINNED_BATCHES:
384 case I915_PARAM_HAS_EXEC_NO_RELOC:
385 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
386 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
387 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000388 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000389 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100390 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100391 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +0100392 case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
David Weinehall16162472016-09-02 13:46:17 +0300393 /* For the time being all of these are always true;
394 * if some supported hardware does not have one of these
395 * features this value needs to be provided from
396 * INTEL_INFO(), a feature macro, or similar.
397 */
398 value = 1;
399 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100400 case I915_PARAM_SLICE_MASK:
401 value = INTEL_INFO(dev_priv)->sseu.slice_mask;
402 if (!value)
403 return -ENODEV;
404 break;
Robert Braggf5320232017-06-13 12:23:00 +0100405 case I915_PARAM_SUBSLICE_MASK:
406 value = INTEL_INFO(dev_priv)->sseu.subslice_mask;
407 if (!value)
408 return -ENODEV;
409 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100410 default:
411 DRM_DEBUG("Unknown parameter %d\n", param->param);
412 return -EINVAL;
413 }
414
Chris Wilsondda33002016-06-24 14:00:23 +0100415 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100416 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100417
418 return 0;
419}
420
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000421static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100422{
Chris Wilson0673ad42016-06-24 14:00:22 +0100423 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
424 if (!dev_priv->bridge_dev) {
425 DRM_ERROR("bridge device not found\n");
426 return -1;
427 }
428 return 0;
429}
430
431/* Allocate space for the MCH regs if needed, return nonzero on error */
432static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000433intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100434{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000435 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100436 u32 temp_lo, temp_hi = 0;
437 u64 mchbar_addr;
438 int ret;
439
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000440 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100441 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
442 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
443 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
444
445 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
446#ifdef CONFIG_PNP
447 if (mchbar_addr &&
448 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
449 return 0;
450#endif
451
452 /* Get some space for it */
453 dev_priv->mch_res.name = "i915 MCHBAR";
454 dev_priv->mch_res.flags = IORESOURCE_MEM;
455 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
456 &dev_priv->mch_res,
457 MCHBAR_SIZE, MCHBAR_SIZE,
458 PCIBIOS_MIN_MEM,
459 0, pcibios_align_resource,
460 dev_priv->bridge_dev);
461 if (ret) {
462 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
463 dev_priv->mch_res.start = 0;
464 return ret;
465 }
466
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000467 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100468 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
469 upper_32_bits(dev_priv->mch_res.start));
470
471 pci_write_config_dword(dev_priv->bridge_dev, reg,
472 lower_32_bits(dev_priv->mch_res.start));
473 return 0;
474}
475
476/* Setup MCHBAR if possible, return true if we should disable it again */
477static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000478intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100479{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000480 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100481 u32 temp;
482 bool enabled;
483
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100484 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100485 return;
486
487 dev_priv->mchbar_need_disable = false;
488
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100489 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100490 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
491 enabled = !!(temp & DEVEN_MCHBAR_EN);
492 } else {
493 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
494 enabled = temp & 1;
495 }
496
497 /* If it's already enabled, don't have to do anything */
498 if (enabled)
499 return;
500
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000501 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100502 return;
503
504 dev_priv->mchbar_need_disable = true;
505
506 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100507 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100508 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
509 temp | DEVEN_MCHBAR_EN);
510 } else {
511 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
512 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
513 }
514}
515
516static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000517intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100518{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000519 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100520
521 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100522 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100523 u32 deven_val;
524
525 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
526 &deven_val);
527 deven_val &= ~DEVEN_MCHBAR_EN;
528 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
529 deven_val);
530 } else {
531 u32 mchbar_val;
532
533 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
534 &mchbar_val);
535 mchbar_val &= ~1;
536 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
537 mchbar_val);
538 }
539 }
540
541 if (dev_priv->mch_res.start)
542 release_resource(&dev_priv->mch_res);
543}
544
545/* true = enable decode, false = disable decoder */
546static unsigned int i915_vga_set_decode(void *cookie, bool state)
547{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000548 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100549
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000550 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100551 if (state)
552 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
553 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
554 else
555 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
556}
557
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000558static int i915_resume_switcheroo(struct drm_device *dev);
559static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
560
Chris Wilson0673ad42016-06-24 14:00:22 +0100561static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
562{
563 struct drm_device *dev = pci_get_drvdata(pdev);
564 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
565
566 if (state == VGA_SWITCHEROO_ON) {
567 pr_info("switched on\n");
568 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
569 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300570 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100571 i915_resume_switcheroo(dev);
572 dev->switch_power_state = DRM_SWITCH_POWER_ON;
573 } else {
574 pr_info("switched off\n");
575 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
576 i915_suspend_switcheroo(dev, pmm);
577 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
578 }
579}
580
581static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
582{
583 struct drm_device *dev = pci_get_drvdata(pdev);
584
585 /*
586 * FIXME: open_count is protected by drm_global_mutex but that would lead to
587 * locking inversion with the driver load path. And the access here is
588 * completely racy anyway. So don't bother with locking for now.
589 */
590 return dev->open_count == 0;
591}
592
593static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
594 .set_gpu_state = i915_switcheroo_set_state,
595 .reprobe = NULL,
596 .can_switch = i915_switcheroo_can_switch,
597};
598
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100599static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100600{
Chris Wilson3b19f162017-07-18 14:41:24 +0100601 /* Flush any outstanding unpin_work. */
602 i915_gem_drain_workqueue(dev_priv);
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100603
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100604 mutex_lock(&dev_priv->drm.struct_mutex);
Oscar Mateob8991402017-03-28 09:53:47 -0700605 intel_uc_fini_hw(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000606 i915_gem_cleanup_engines(dev_priv);
Chris Wilson829a0af2017-06-20 12:05:45 +0100607 i915_gem_contexts_fini(dev_priv);
Chris Wilson8a2421b2017-06-16 15:05:22 +0100608 i915_gem_cleanup_userptr(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100609 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100610
Chris Wilsonbdeb9782016-12-23 14:57:56 +0000611 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100612
Chris Wilson829a0af2017-06-20 12:05:45 +0100613 WARN_ON(!list_empty(&dev_priv->contexts.list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100614}
615
616static int i915_load_modeset_init(struct drm_device *dev)
617{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100618 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300619 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100620 int ret;
621
622 if (i915_inject_load_failure())
623 return -ENODEV;
624
Jani Nikula66578852017-03-10 15:27:57 +0200625 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100626
627 /* If we have > 1 VGA cards, then we need to arbitrate access
628 * to the common VGA resources.
629 *
630 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
631 * then we do not take part in VGA arbitration and the
632 * vga_client_register() fails with -ENODEV.
633 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000634 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100635 if (ret && ret != -ENODEV)
636 goto out;
637
638 intel_register_dsm_handler();
639
David Weinehall52a05c32016-08-22 13:32:44 +0300640 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100641 if (ret)
642 goto cleanup_vga_client;
643
644 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
645 intel_update_rawclk(dev_priv);
646
647 intel_power_domains_init_hw(dev_priv, false);
648
649 intel_csr_ucode_init(dev_priv);
650
651 ret = intel_irq_install(dev_priv);
652 if (ret)
653 goto cleanup_csr;
654
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000655 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100656
657 /* Important: The output setup functions called by modeset_init need
658 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300659 ret = intel_modeset_init(dev);
660 if (ret)
661 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100662
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100663 intel_uc_init_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100664
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000665 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100666 if (ret)
Oscar Mateo3950bf32017-03-22 10:39:46 -0700667 goto cleanup_uc;
Chris Wilson0673ad42016-06-24 14:00:22 +0100668
669 intel_modeset_gem_init(dev);
670
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000671 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100672 return 0;
673
674 ret = intel_fbdev_init(dev);
675 if (ret)
676 goto cleanup_gem;
677
678 /* Only enable hotplug handling once the fbdev is fully set up. */
679 intel_hpd_init(dev_priv);
680
681 drm_kms_helper_poll_init(dev);
682
683 return 0;
684
685cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000686 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300687 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100688 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700689cleanup_uc:
690 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100691cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100692 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000693 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100694cleanup_csr:
695 intel_csr_ucode_fini(dev_priv);
696 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300697 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100698cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300699 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100700out:
701 return ret;
702}
703
Chris Wilson0673ad42016-06-24 14:00:22 +0100704static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
705{
706 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100707 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100708 struct i915_ggtt *ggtt = &dev_priv->ggtt;
709 bool primary;
710 int ret;
711
712 ap = alloc_apertures(1);
713 if (!ap)
714 return -ENOMEM;
715
716 ap->ranges[0].base = ggtt->mappable_base;
717 ap->ranges[0].size = ggtt->mappable_end;
718
719 primary =
720 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
721
Daniel Vetter44adece2016-08-10 18:52:34 +0200722 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100723
724 kfree(ap);
725
726 return ret;
727}
Chris Wilson0673ad42016-06-24 14:00:22 +0100728
729#if !defined(CONFIG_VGA_CONSOLE)
730static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
731{
732 return 0;
733}
734#elif !defined(CONFIG_DUMMY_CONSOLE)
735static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
736{
737 return -ENODEV;
738}
739#else
740static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
741{
742 int ret = 0;
743
744 DRM_INFO("Replacing VGA console driver\n");
745
746 console_lock();
747 if (con_is_bound(&vga_con))
748 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
749 if (ret == 0) {
750 ret = do_unregister_con_driver(&vga_con);
751
752 /* Ignore "already unregistered". */
753 if (ret == -ENODEV)
754 ret = 0;
755 }
756 console_unlock();
757
758 return ret;
759}
760#endif
761
Chris Wilson0673ad42016-06-24 14:00:22 +0100762static void intel_init_dpio(struct drm_i915_private *dev_priv)
763{
764 /*
765 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
766 * CHV x1 PHY (DP/HDMI D)
767 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
768 */
769 if (IS_CHERRYVIEW(dev_priv)) {
770 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
771 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
772 } else if (IS_VALLEYVIEW(dev_priv)) {
773 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
774 }
775}
776
777static int i915_workqueues_init(struct drm_i915_private *dev_priv)
778{
779 /*
780 * The i915 workqueue is primarily used for batched retirement of
781 * requests (and thus managing bo) once the task has been completed
782 * by the GPU. i915_gem_retire_requests() is called directly when we
783 * need high-priority retirement, such as waiting for an explicit
784 * bo.
785 *
786 * It is also used for periodic low-priority events, such as
787 * idle-timers and recording error state.
788 *
789 * All tasks on the workqueue are expected to acquire the dev mutex
790 * so there is no point in running more than one instance of the
791 * workqueue at any time. Use an ordered one.
792 */
793 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
794 if (dev_priv->wq == NULL)
795 goto out_err;
796
797 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
798 if (dev_priv->hotplug.dp_wq == NULL)
799 goto out_free_wq;
800
Chris Wilson0673ad42016-06-24 14:00:22 +0100801 return 0;
802
Chris Wilson0673ad42016-06-24 14:00:22 +0100803out_free_wq:
804 destroy_workqueue(dev_priv->wq);
805out_err:
806 DRM_ERROR("Failed to allocate workqueues.\n");
807
808 return -ENOMEM;
809}
810
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000811static void i915_engines_cleanup(struct drm_i915_private *i915)
812{
813 struct intel_engine_cs *engine;
814 enum intel_engine_id id;
815
816 for_each_engine(engine, i915, id)
817 kfree(engine);
818}
819
Chris Wilson0673ad42016-06-24 14:00:22 +0100820static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
821{
Chris Wilson0673ad42016-06-24 14:00:22 +0100822 destroy_workqueue(dev_priv->hotplug.dp_wq);
823 destroy_workqueue(dev_priv->wq);
824}
825
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300826/*
827 * We don't keep the workarounds for pre-production hardware, so we expect our
828 * driver to fail on these machines in one way or another. A little warning on
829 * dmesg may help both the user and the bug triagers.
830 */
831static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
832{
Chris Wilson248a1242017-01-30 10:44:56 +0000833 bool pre = false;
834
835 pre |= IS_HSW_EARLY_SDV(dev_priv);
836 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000837 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000838
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000839 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300840 DRM_ERROR("This is a pre-production stepping. "
841 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000842 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
843 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300844}
845
Chris Wilson0673ad42016-06-24 14:00:22 +0100846/**
847 * i915_driver_init_early - setup state not requiring device access
848 * @dev_priv: device private
849 *
850 * Initialize everything that is a "SW-only" state, that is state not
851 * requiring accessing the device or exposing the driver via kernel internal
852 * or userspace interfaces. Example steps belonging here: lock initialization,
853 * system memory allocation, setting up device specific attributes and
854 * function hooks not requiring accessing the device.
855 */
856static int i915_driver_init_early(struct drm_i915_private *dev_priv,
857 const struct pci_device_id *ent)
858{
859 const struct intel_device_info *match_info =
860 (struct intel_device_info *)ent->driver_data;
861 struct intel_device_info *device_info;
862 int ret = 0;
863
864 if (i915_inject_load_failure())
865 return -ENODEV;
866
867 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100868 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100869 memcpy(device_info, match_info, sizeof(*device_info));
870 device_info->device_id = dev_priv->drm.pdev->device;
871
872 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
873 device_info->gen_mask = BIT(device_info->gen - 1);
874
875 spin_lock_init(&dev_priv->irq_lock);
876 spin_lock_init(&dev_priv->gpu_error.lock);
877 mutex_init(&dev_priv->backlight_lock);
878 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500879
Chris Wilson0673ad42016-06-24 14:00:22 +0100880 spin_lock_init(&dev_priv->mm.object_stat_lock);
Chris Wilson0673ad42016-06-24 14:00:22 +0100881 mutex_init(&dev_priv->sb_lock);
882 mutex_init(&dev_priv->modeset_restore_lock);
883 mutex_init(&dev_priv->av_mutex);
884 mutex_init(&dev_priv->wm.wm_mutex);
885 mutex_init(&dev_priv->pps_mutex);
886
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +0100887 intel_uc_init_early(dev_priv);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100888 i915_memcpy_init_early(dev_priv);
889
Chris Wilson0673ad42016-06-24 14:00:22 +0100890 ret = i915_workqueues_init(dev_priv);
891 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000892 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100893
Chris Wilson0673ad42016-06-24 14:00:22 +0100894 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000895 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100896
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000897 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100898 intel_init_dpio(dev_priv);
899 intel_power_domains_init(dev_priv);
900 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200901 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100902 intel_init_display_hooks(dev_priv);
903 intel_init_clock_gating_hooks(dev_priv);
904 intel_init_audio_hooks(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000905 ret = i915_gem_load_init(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100906 if (ret < 0)
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300907 goto err_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100908
David Weinehall36cdd012016-08-22 13:59:31 +0300909 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100910
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100911 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100912
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300913 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100914
Robert Braggeec688e2016-11-07 19:49:47 +0000915 i915_perf_init(dev_priv);
916
Chris Wilson0673ad42016-06-24 14:00:22 +0100917 return 0;
918
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300919err_irq:
920 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100921 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000922err_engines:
923 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100924 return ret;
925}
926
927/**
928 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
929 * @dev_priv: device private
930 */
931static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
932{
Robert Braggeec688e2016-11-07 19:49:47 +0000933 i915_perf_fini(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000934 i915_gem_load_cleanup(dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300935 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100936 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000937 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100938}
939
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000940static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100941{
David Weinehall52a05c32016-08-22 13:32:44 +0300942 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100943 int mmio_bar;
944 int mmio_size;
945
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100946 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100947 /*
948 * Before gen4, the registers and the GTT are behind different BARs.
949 * However, from gen4 onwards, the registers and the GTT are shared
950 * in the same BAR, so we want to restrict this ioremap from
951 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
952 * the register BAR remains the same size for all the earlier
953 * generations up to Ironlake.
954 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000955 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100956 mmio_size = 512 * 1024;
957 else
958 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300959 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100960 if (dev_priv->regs == NULL) {
961 DRM_ERROR("failed to map registers\n");
962
963 return -EIO;
964 }
965
966 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000967 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100968
969 return 0;
970}
971
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000972static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100973{
David Weinehall52a05c32016-08-22 13:32:44 +0300974 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100975
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000976 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300977 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100978}
979
980/**
981 * i915_driver_init_mmio - setup device MMIO
982 * @dev_priv: device private
983 *
984 * Setup minimal device state necessary for MMIO accesses later in the
985 * initialization sequence. The setup here should avoid any other device-wide
986 * side effects or exposing the driver via kernel internal or user space
987 * interfaces.
988 */
989static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
990{
Chris Wilson0673ad42016-06-24 14:00:22 +0100991 int ret;
992
993 if (i915_inject_load_failure())
994 return -ENODEV;
995
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000996 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100997 return -EIO;
998
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000999 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001000 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001001 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +01001002
1003 intel_uncore_init(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001004
1005 ret = intel_engines_init_mmio(dev_priv);
1006 if (ret)
1007 goto err_uncore;
1008
Chris Wilson24145512017-01-24 11:01:35 +00001009 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001010
1011 return 0;
1012
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001013err_uncore:
1014 intel_uncore_fini(dev_priv);
1015err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +01001016 pci_dev_put(dev_priv->bridge_dev);
1017
1018 return ret;
1019}
1020
1021/**
1022 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1023 * @dev_priv: device private
1024 */
1025static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1026{
Chris Wilson0673ad42016-06-24 14:00:22 +01001027 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001028 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001029 pci_dev_put(dev_priv->bridge_dev);
1030}
1031
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001032static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1033{
1034 i915.enable_execlists =
1035 intel_sanitize_enable_execlists(dev_priv,
1036 i915.enable_execlists);
1037
1038 /*
1039 * i915.enable_ppgtt is read-only, so do an early pass to validate the
1040 * user's requested state against the hardware/driver capabilities. We
1041 * do this now so that we can print out any log messages once rather
1042 * than every time we check intel_enable_ppgtt().
1043 */
1044 i915.enable_ppgtt =
1045 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
1046 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +01001047
1048 i915.semaphores = intel_sanitize_semaphores(dev_priv, i915.semaphores);
Tvrtko Ursulin784f2f12017-02-20 10:46:57 +00001049 DRM_DEBUG_DRIVER("use GPU semaphores? %s\n", yesno(i915.semaphores));
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +01001050
1051 intel_uc_sanitize_options(dev_priv);
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001052
1053 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001054}
1055
Chris Wilson0673ad42016-06-24 14:00:22 +01001056/**
1057 * i915_driver_init_hw - setup state requiring device access
1058 * @dev_priv: device private
1059 *
1060 * Setup state that requires accessing the device, but doesn't require
1061 * exposing the driver via kernel internal or userspace interfaces.
1062 */
1063static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1064{
David Weinehall52a05c32016-08-22 13:32:44 +03001065 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001066 int ret;
1067
1068 if (i915_inject_load_failure())
1069 return -ENODEV;
1070
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001071 intel_device_info_runtime_init(dev_priv);
1072
1073 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001074
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001075 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001076 if (ret)
1077 return ret;
1078
Chris Wilson0673ad42016-06-24 14:00:22 +01001079 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1080 * otherwise the vga fbdev driver falls over. */
1081 ret = i915_kick_out_firmware_fb(dev_priv);
1082 if (ret) {
1083 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1084 goto out_ggtt;
1085 }
1086
1087 ret = i915_kick_out_vgacon(dev_priv);
1088 if (ret) {
1089 DRM_ERROR("failed to remove conflicting VGA console\n");
1090 goto out_ggtt;
1091 }
1092
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001093 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001094 if (ret)
1095 return ret;
1096
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001097 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001098 if (ret) {
1099 DRM_ERROR("failed to enable GGTT\n");
1100 goto out_ggtt;
1101 }
1102
David Weinehall52a05c32016-08-22 13:32:44 +03001103 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001104
1105 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001106 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001107 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001108 if (ret) {
1109 DRM_ERROR("failed to set DMA mask\n");
1110
1111 goto out_ggtt;
1112 }
1113 }
1114
Chris Wilson0673ad42016-06-24 14:00:22 +01001115 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1116 * using 32bit addressing, overwriting memory if HWS is located
1117 * above 4GB.
1118 *
1119 * The documentation also mentions an issue with undefined
1120 * behaviour if any general state is accessed within a page above 4GB,
1121 * which also needs to be handled carefully.
1122 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001123 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001124 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001125
1126 if (ret) {
1127 DRM_ERROR("failed to set DMA mask\n");
1128
1129 goto out_ggtt;
1130 }
1131 }
1132
Chris Wilson0673ad42016-06-24 14:00:22 +01001133 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1134 PM_QOS_DEFAULT_VALUE);
1135
1136 intel_uncore_sanitize(dev_priv);
1137
1138 intel_opregion_setup(dev_priv);
1139
1140 i915_gem_load_init_fences(dev_priv);
1141
1142 /* On the 945G/GM, the chipset reports the MSI capability on the
1143 * integrated graphics even though the support isn't actually there
1144 * according to the published specs. It doesn't appear to function
1145 * correctly in testing on 945G.
1146 * This may be a side effect of MSI having been made available for PEG
1147 * and the registers being closely associated.
1148 *
1149 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001150 * be lost or delayed, and was defeatured. MSI interrupts seem to
1151 * get lost on g4x as well, and interrupt delivery seems to stay
1152 * properly dead afterwards. So we'll just disable them for all
1153 * pre-gen5 chipsets.
Chris Wilson0673ad42016-06-24 14:00:22 +01001154 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001155 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001156 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001157 DRM_DEBUG_DRIVER("can't enable MSI");
1158 }
1159
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001160 ret = intel_gvt_init(dev_priv);
1161 if (ret)
1162 goto out_ggtt;
1163
Chris Wilson0673ad42016-06-24 14:00:22 +01001164 return 0;
1165
1166out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001167 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001168
1169 return ret;
1170}
1171
1172/**
1173 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1174 * @dev_priv: device private
1175 */
1176static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1177{
David Weinehall52a05c32016-08-22 13:32:44 +03001178 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001179
David Weinehall52a05c32016-08-22 13:32:44 +03001180 if (pdev->msi_enabled)
1181 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001182
1183 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001184 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001185}
1186
1187/**
1188 * i915_driver_register - register the driver with the rest of the system
1189 * @dev_priv: device private
1190 *
1191 * Perform any steps necessary to make the driver available via kernel
1192 * internal or userspace interfaces.
1193 */
1194static void i915_driver_register(struct drm_i915_private *dev_priv)
1195{
Chris Wilson91c8a322016-07-05 10:40:23 +01001196 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001197
1198 i915_gem_shrinker_init(dev_priv);
1199
1200 /*
1201 * Notify a valid surface after modesetting,
1202 * when running inside a VM.
1203 */
1204 if (intel_vgpu_active(dev_priv))
1205 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1206
1207 /* Reveal our presence to userspace */
1208 if (drm_dev_register(dev, 0) == 0) {
1209 i915_debugfs_register(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001210 i915_guc_log_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001211 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001212
1213 /* Depends on sysfs having been initialized */
1214 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001215 } else
1216 DRM_ERROR("Failed to register driver for userspace access!\n");
1217
1218 if (INTEL_INFO(dev_priv)->num_pipes) {
1219 /* Must be done after probing outputs */
1220 intel_opregion_register(dev_priv);
1221 acpi_video_register();
1222 }
1223
1224 if (IS_GEN5(dev_priv))
1225 intel_gpu_ips_init(dev_priv);
1226
Jerome Anandeef57322017-01-25 04:27:49 +05301227 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001228
1229 /*
1230 * Some ports require correctly set-up hpd registers for detection to
1231 * work properly (leading to ghost connected connector status), e.g. VGA
1232 * on gm45. Hence we can only set up the initial fbdev config after hpd
1233 * irqs are fully enabled. We do it last so that the async config
1234 * cannot run before the connectors are registered.
1235 */
1236 intel_fbdev_initial_config_async(dev);
1237}
1238
1239/**
1240 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1241 * @dev_priv: device private
1242 */
1243static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1244{
Daniel Vetter4f256d82017-07-15 00:46:55 +02001245 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301246 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001247
1248 intel_gpu_ips_teardown();
1249 acpi_video_unregister();
1250 intel_opregion_unregister(dev_priv);
1251
Robert Bragg442b8c02016-11-07 19:49:53 +00001252 i915_perf_unregister(dev_priv);
1253
David Weinehall694c2822016-08-22 13:32:43 +03001254 i915_teardown_sysfs(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001255 i915_guc_log_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001256 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001257
1258 i915_gem_shrinker_cleanup(dev_priv);
1259}
1260
1261/**
1262 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001263 * @pdev: PCI device
1264 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001265 *
1266 * The driver load routine has to do several things:
1267 * - drive output discovery via intel_modeset_init()
1268 * - initialize the memory manager
1269 * - allocate initial config memory
1270 * - setup the DRM framebuffer with the allocated memory
1271 */
Chris Wilson42f55512016-06-24 14:00:26 +01001272int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001273{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001274 const struct intel_device_info *match_info =
1275 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001276 struct drm_i915_private *dev_priv;
1277 int ret;
1278
Ville Syrjäläff4c3b72017-03-03 17:19:28 +02001279 /* Enable nuclear pageflip on ILK+ */
1280 if (!i915.nuclear_pageflip && match_info->gen < 5)
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001281 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001282
Chris Wilson0673ad42016-06-24 14:00:22 +01001283 ret = -ENOMEM;
1284 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1285 if (dev_priv)
1286 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1287 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001288 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilsoncad36882017-02-10 16:35:21 +00001289 goto out_free;
Chris Wilson0673ad42016-06-24 14:00:22 +01001290 }
1291
Chris Wilson0673ad42016-06-24 14:00:22 +01001292 dev_priv->drm.pdev = pdev;
1293 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001294
1295 ret = pci_enable_device(pdev);
1296 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001297 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001298
1299 pci_set_drvdata(pdev, &dev_priv->drm);
Imre Deakadfdf852017-05-02 15:04:09 +03001300 /*
1301 * Disable the system suspend direct complete optimization, which can
1302 * leave the device suspended skipping the driver's suspend handlers
1303 * if the device was already runtime suspended. This is needed due to
1304 * the difference in our runtime and system suspend sequence and
1305 * becaue the HDA driver may require us to enable the audio power
1306 * domain during system suspend.
1307 */
1308 pdev->dev_flags |= PCI_DEV_FLAGS_NEEDS_RESUME;
Chris Wilson0673ad42016-06-24 14:00:22 +01001309
1310 ret = i915_driver_init_early(dev_priv, ent);
1311 if (ret < 0)
1312 goto out_pci_disable;
1313
1314 intel_runtime_pm_get(dev_priv);
1315
1316 ret = i915_driver_init_mmio(dev_priv);
1317 if (ret < 0)
1318 goto out_runtime_pm_put;
1319
1320 ret = i915_driver_init_hw(dev_priv);
1321 if (ret < 0)
1322 goto out_cleanup_mmio;
1323
1324 /*
1325 * TODO: move the vblank init and parts of modeset init steps into one
1326 * of the i915_driver_init_/i915_driver_register functions according
1327 * to the role/effect of the given init step.
1328 */
1329 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001330 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001331 INTEL_INFO(dev_priv)->num_pipes);
1332 if (ret)
1333 goto out_cleanup_hw;
1334 }
1335
Chris Wilson91c8a322016-07-05 10:40:23 +01001336 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001337 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001338 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001339
1340 i915_driver_register(dev_priv);
1341
1342 intel_runtime_pm_enable(dev_priv);
1343
Mahesh Kumara3a89862016-12-01 21:19:34 +05301344 dev_priv->ipc_enabled = false;
1345
Chris Wilson0525a062016-10-14 14:27:07 +01001346 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1347 DRM_INFO("DRM_I915_DEBUG enabled\n");
1348 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1349 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001350
Chris Wilson0673ad42016-06-24 14:00:22 +01001351 intel_runtime_pm_put(dev_priv);
1352
1353 return 0;
1354
Chris Wilson0673ad42016-06-24 14:00:22 +01001355out_cleanup_hw:
1356 i915_driver_cleanup_hw(dev_priv);
1357out_cleanup_mmio:
1358 i915_driver_cleanup_mmio(dev_priv);
1359out_runtime_pm_put:
1360 intel_runtime_pm_put(dev_priv);
1361 i915_driver_cleanup_early(dev_priv);
1362out_pci_disable:
1363 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001364out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001365 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilsoncad36882017-02-10 16:35:21 +00001366 drm_dev_fini(&dev_priv->drm);
1367out_free:
1368 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001369 return ret;
1370}
1371
Chris Wilson42f55512016-06-24 14:00:26 +01001372void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001373{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001374 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001375 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001376
Daniel Vetter99c539b2017-07-15 00:46:56 +02001377 i915_driver_unregister(dev_priv);
1378
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001379 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001380 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001381
1382 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1383
Daniel Vetter18dddad2017-03-21 17:41:49 +01001384 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001385
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001386 intel_gvt_cleanup(dev_priv);
1387
Chris Wilson0673ad42016-06-24 14:00:22 +01001388 intel_modeset_cleanup(dev);
1389
1390 /*
1391 * free the memory space allocated for the child device
1392 * config parsed from VBT
1393 */
1394 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1395 kfree(dev_priv->vbt.child_dev);
1396 dev_priv->vbt.child_dev = NULL;
1397 dev_priv->vbt.child_dev_num = 0;
1398 }
1399 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1400 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1401 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1402 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1403
David Weinehall52a05c32016-08-22 13:32:44 +03001404 vga_switcheroo_unregister_client(pdev);
1405 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001406
1407 intel_csr_ucode_fini(dev_priv);
1408
1409 /* Free error state after interrupts are fully disabled. */
1410 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001411 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001412
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001413 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001414 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001415 intel_fbc_cleanup_cfb(dev_priv);
1416
1417 intel_power_domains_fini(dev_priv);
1418
1419 i915_driver_cleanup_hw(dev_priv);
1420 i915_driver_cleanup_mmio(dev_priv);
1421
1422 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Chris Wilsoncad36882017-02-10 16:35:21 +00001423}
1424
1425static void i915_driver_release(struct drm_device *dev)
1426{
1427 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001428
1429 i915_driver_cleanup_early(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001430 drm_dev_fini(&dev_priv->drm);
1431
1432 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001433}
1434
1435static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1436{
Chris Wilson829a0af2017-06-20 12:05:45 +01001437 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001438 int ret;
1439
Chris Wilson829a0af2017-06-20 12:05:45 +01001440 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001441 if (ret)
1442 return ret;
1443
1444 return 0;
1445}
1446
1447/**
1448 * i915_driver_lastclose - clean up after all DRM clients have exited
1449 * @dev: DRM device
1450 *
1451 * Take care of cleaning up after all DRM clients have exited. In the
1452 * mode setting case, we want to restore the kernel's initial mode (just
1453 * in case the last client left us in a bad state).
1454 *
1455 * Additionally, in the non-mode setting case, we'll tear down the GTT
1456 * and DMA structures, since the kernel won't be using them, and clea
1457 * up any GEM state.
1458 */
1459static void i915_driver_lastclose(struct drm_device *dev)
1460{
1461 intel_fbdev_restore_mode(dev);
1462 vga_switcheroo_process_delayed_switch();
1463}
1464
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001465static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001466{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001467 struct drm_i915_file_private *file_priv = file->driver_priv;
1468
Chris Wilson0673ad42016-06-24 14:00:22 +01001469 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01001470 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001471 i915_gem_release(dev, file);
1472 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001473
1474 kfree(file_priv);
1475}
1476
Imre Deak07f9cd02014-08-18 14:42:45 +03001477static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1478{
Chris Wilson91c8a322016-07-05 10:40:23 +01001479 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001480 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001481
1482 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001483 for_each_intel_encoder(dev, encoder)
1484 if (encoder->suspend)
1485 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001486 drm_modeset_unlock_all(dev);
1487}
1488
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001489static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1490 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001491static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301492
Imre Deakbc872292015-11-18 17:32:30 +02001493static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1494{
1495#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1496 if (acpi_target_system_state() < ACPI_STATE_S3)
1497 return true;
1498#endif
1499 return false;
1500}
Sagar Kambleebc32822014-08-13 23:07:05 +05301501
Imre Deak5e365c32014-10-23 19:23:25 +03001502static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001503{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001504 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001505 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001506 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001507 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001508
Zhang Ruib8efb172013-02-05 15:41:53 +08001509 /* ignore lid events during suspend */
1510 mutex_lock(&dev_priv->modeset_restore_lock);
1511 dev_priv->modeset_restore = MODESET_SUSPENDED;
1512 mutex_unlock(&dev_priv->modeset_restore_lock);
1513
Imre Deak1f814da2015-12-16 02:52:19 +02001514 disable_rpm_wakeref_asserts(dev_priv);
1515
Paulo Zanonic67a4702013-08-19 13:18:09 -03001516 /* We do a lot of poking in a lot of registers, make sure they work
1517 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001518 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001519
Dave Airlie5bcf7192010-12-07 09:20:40 +10001520 drm_kms_helper_poll_disable(dev);
1521
David Weinehall52a05c32016-08-22 13:32:44 +03001522 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001523
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001524 error = i915_gem_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001525 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001526 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001527 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001528 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001529 }
1530
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001531 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001532
1533 intel_dp_mst_suspend(dev);
1534
1535 intel_runtime_pm_disable_interrupts(dev_priv);
1536 intel_hpd_cancel_work(dev_priv);
1537
1538 intel_suspend_encoders(dev_priv);
1539
Ville Syrjälä712bf362016-10-31 22:37:23 +02001540 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001541
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001542 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001543
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001544 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001545
Imre Deakbc872292015-11-18 17:32:30 +02001546 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001547 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001548
Hans de Goede68f60942017-02-10 11:28:01 +01001549 intel_uncore_suspend(dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01001550 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001551
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001552 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001553
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001554 dev_priv->suspend_count++;
1555
Imre Deakf74ed082016-04-18 14:48:21 +03001556 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001557
Imre Deak1f814da2015-12-16 02:52:19 +02001558out:
1559 enable_rpm_wakeref_asserts(dev_priv);
1560
1561 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001562}
1563
David Weinehallc49d13e2016-08-22 13:32:42 +03001564static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001565{
David Weinehallc49d13e2016-08-22 13:32:42 +03001566 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001567 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001568 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001569 int ret;
1570
Imre Deak1f814da2015-12-16 02:52:19 +02001571 disable_rpm_wakeref_asserts(dev_priv);
1572
Imre Deak4c494a52016-10-13 14:34:06 +03001573 intel_display_set_init_power(dev_priv, false);
1574
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001575 fw_csr = !IS_GEN9_LP(dev_priv) &&
Imre Deaka7c81252016-04-01 16:02:38 +03001576 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001577 /*
1578 * In case of firmware assisted context save/restore don't manually
1579 * deinit the power domains. This also means the CSR/DMC firmware will
1580 * stay active, it will power down any HW resources as required and
1581 * also enable deeper system power states that would be blocked if the
1582 * firmware was inactive.
1583 */
1584 if (!fw_csr)
1585 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001586
Imre Deak507e1262016-04-20 20:27:54 +03001587 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001588 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001589 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001590 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001591 hsw_enable_pc8(dev_priv);
1592 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1593 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001594
1595 if (ret) {
1596 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001597 if (!fw_csr)
1598 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001599
Imre Deak1f814da2015-12-16 02:52:19 +02001600 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001601 }
1602
David Weinehall52a05c32016-08-22 13:32:44 +03001603 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001604 /*
Imre Deak54875572015-06-30 17:06:47 +03001605 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001606 * the device even though it's already in D3 and hang the machine. So
1607 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001608 * power down the device properly. The issue was seen on multiple old
1609 * GENs with different BIOS vendors, so having an explicit blacklist
1610 * is inpractical; apply the workaround on everything pre GEN6. The
1611 * platforms where the issue was seen:
1612 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1613 * Fujitsu FSC S7110
1614 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001615 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001616 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001617 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001618
Imre Deakbc872292015-11-18 17:32:30 +02001619 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1620
Imre Deak1f814da2015-12-16 02:52:19 +02001621out:
1622 enable_rpm_wakeref_asserts(dev_priv);
1623
1624 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001625}
1626
Matthew Aulda9a251c2016-12-02 10:24:11 +00001627static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001628{
1629 int error;
1630
Chris Wilsonded8b072016-07-05 10:40:22 +01001631 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001632 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001633 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001634 return -ENODEV;
1635 }
1636
Imre Deak0b14cbd2014-09-10 18:16:55 +03001637 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1638 state.event != PM_EVENT_FREEZE))
1639 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001640
1641 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1642 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001643
Imre Deak5e365c32014-10-23 19:23:25 +03001644 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001645 if (error)
1646 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001647
Imre Deakab3be732015-03-02 13:04:41 +02001648 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001649}
1650
Imre Deak5e365c32014-10-23 19:23:25 +03001651static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001652{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001653 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001654 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001655
Imre Deak1f814da2015-12-16 02:52:19 +02001656 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001657 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001658
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001659 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001660 if (ret)
1661 DRM_ERROR("failed to re-enable GGTT\n");
1662
Imre Deakf74ed082016-04-18 14:48:21 +03001663 intel_csr_ucode_resume(dev_priv);
1664
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001665 i915_gem_resume(dev_priv);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -03001666
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001667 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001668 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001669 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001670
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001671 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001672
Peter Antoine364aece2015-05-11 08:50:45 +01001673 /*
1674 * Interrupts have to be enabled before any batches are run. If not the
1675 * GPU will hang. i915_gem_init_hw() will initiate batches to
1676 * update/restore the context.
1677 *
Imre Deak908764f2016-11-29 21:40:29 +02001678 * drm_mode_config_reset() needs AUX interrupts.
1679 *
Peter Antoine364aece2015-05-11 08:50:45 +01001680 * Modeset enabling in intel_modeset_init_hw() also needs working
1681 * interrupts.
1682 */
1683 intel_runtime_pm_enable_interrupts(dev_priv);
1684
Imre Deak908764f2016-11-29 21:40:29 +02001685 drm_mode_config_reset(dev);
1686
Daniel Vetterd5818932015-02-23 12:03:26 +01001687 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001688 if (i915_gem_init_hw(dev_priv)) {
Daniel Vetterd5818932015-02-23 12:03:26 +01001689 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01001690 i915_gem_set_wedged(dev_priv);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001691 }
Daniel Vetterd5818932015-02-23 12:03:26 +01001692 mutex_unlock(&dev->struct_mutex);
1693
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001694 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07001695
Daniel Vetterd5818932015-02-23 12:03:26 +01001696 intel_modeset_init_hw(dev);
1697
1698 spin_lock_irq(&dev_priv->irq_lock);
1699 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001700 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001701 spin_unlock_irq(&dev_priv->irq_lock);
1702
Daniel Vetterd5818932015-02-23 12:03:26 +01001703 intel_dp_mst_resume(dev);
1704
Lyudea16b7652016-03-11 10:57:01 -05001705 intel_display_resume(dev);
1706
Lyudee0b70062016-11-01 21:06:30 -04001707 drm_kms_helper_poll_enable(dev);
1708
Daniel Vetterd5818932015-02-23 12:03:26 +01001709 /*
1710 * ... but also need to make sure that hotplug processing
1711 * doesn't cause havoc. Like in the driver load code we don't
1712 * bother with the tiny race here where we might loose hotplug
1713 * notifications.
1714 * */
1715 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001716
Chris Wilson03d92e42016-05-23 15:08:10 +01001717 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001718
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001719 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001720
Zhang Ruib8efb172013-02-05 15:41:53 +08001721 mutex_lock(&dev_priv->modeset_restore_lock);
1722 dev_priv->modeset_restore = MODESET_DONE;
1723 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001724
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001725 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001726
Chris Wilson54b4f682016-07-21 21:16:19 +01001727 intel_autoenable_gt_powersave(dev_priv);
Imre Deakee6f2802014-10-23 19:23:22 +03001728
Imre Deak1f814da2015-12-16 02:52:19 +02001729 enable_rpm_wakeref_asserts(dev_priv);
1730
Chris Wilson074c6ad2014-04-09 09:19:43 +01001731 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001732}
1733
Imre Deak5e365c32014-10-23 19:23:25 +03001734static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001735{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001736 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001737 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001738 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001739
Imre Deak76c4b252014-04-01 19:55:22 +03001740 /*
1741 * We have a resume ordering issue with the snd-hda driver also
1742 * requiring our device to be power up. Due to the lack of a
1743 * parent/child relationship we currently solve this with an early
1744 * resume hook.
1745 *
1746 * FIXME: This should be solved with a special hdmi sink device or
1747 * similar so that power domains can be employed.
1748 */
Imre Deak44410cd2016-04-18 14:45:54 +03001749
1750 /*
1751 * Note that we need to set the power state explicitly, since we
1752 * powered off the device during freeze and the PCI core won't power
1753 * it back up for us during thaw. Powering off the device during
1754 * freeze is not a hard requirement though, and during the
1755 * suspend/resume phases the PCI core makes sure we get here with the
1756 * device powered on. So in case we change our freeze logic and keep
1757 * the device powered we can also remove the following set power state
1758 * call.
1759 */
David Weinehall52a05c32016-08-22 13:32:44 +03001760 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001761 if (ret) {
1762 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1763 goto out;
1764 }
1765
1766 /*
1767 * Note that pci_enable_device() first enables any parent bridge
1768 * device and only then sets the power state for this device. The
1769 * bridge enabling is a nop though, since bridge devices are resumed
1770 * first. The order of enabling power and enabling the device is
1771 * imposed by the PCI core as described above, so here we preserve the
1772 * same order for the freeze/thaw phases.
1773 *
1774 * TODO: eventually we should remove pci_disable_device() /
1775 * pci_enable_enable_device() from suspend/resume. Due to how they
1776 * depend on the device enable refcount we can't anyway depend on them
1777 * disabling/enabling the device.
1778 */
David Weinehall52a05c32016-08-22 13:32:44 +03001779 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001780 ret = -EIO;
1781 goto out;
1782 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001783
David Weinehall52a05c32016-08-22 13:32:44 +03001784 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001785
Imre Deak1f814da2015-12-16 02:52:19 +02001786 disable_rpm_wakeref_asserts(dev_priv);
1787
Wayne Boyer666a4532015-12-09 12:29:35 -08001788 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001789 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001790 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001791 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1792 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001793
Hans de Goede68f60942017-02-10 11:28:01 +01001794 intel_uncore_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001795
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001796 if (IS_GEN9_LP(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001797 if (!dev_priv->suspended_to_idle)
1798 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001799 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001800 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001801 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001802 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001803
Chris Wilsondc979972016-05-10 14:10:04 +01001804 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001805
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001806 if (IS_GEN9_LP(dev_priv) ||
Imre Deaka7c81252016-04-01 16:02:38 +03001807 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001808 intel_power_domains_init_hw(dev_priv, true);
1809
Chris Wilson24145512017-01-24 11:01:35 +00001810 i915_gem_sanitize(dev_priv);
1811
Imre Deak6e35e8a2016-04-18 10:04:19 +03001812 enable_rpm_wakeref_asserts(dev_priv);
1813
Imre Deakbc872292015-11-18 17:32:30 +02001814out:
1815 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001816
1817 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001818}
1819
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001820static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001821{
Imre Deak50a00722014-10-23 19:23:17 +03001822 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001823
Imre Deak097dd832014-10-23 19:23:19 +03001824 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1825 return 0;
1826
Imre Deak5e365c32014-10-23 19:23:25 +03001827 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001828 if (ret)
1829 return ret;
1830
Imre Deak5a175142014-10-23 19:23:18 +03001831 return i915_drm_resume(dev);
1832}
1833
Ben Gamari11ed50e2009-09-14 17:48:45 -04001834/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001835 * i915_reset - reset chip after a hang
Chris Wilson535275d2017-07-21 13:32:37 +01001836 * @i915: #drm_i915_private to reset
1837 * @flags: Instructions
Ben Gamari11ed50e2009-09-14 17:48:45 -04001838 *
Chris Wilson780f2622016-09-09 14:11:52 +01001839 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1840 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001841 *
Chris Wilson221fe792016-09-09 14:11:51 +01001842 * Caller must hold the struct_mutex.
1843 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001844 * Procedure is fairly simple:
1845 * - reset the chip using the reset reg
1846 * - re-init context state
1847 * - re-init hardware status page
1848 * - re-init ring buffer
1849 * - re-init interrupt state
1850 * - re-init display
1851 */
Chris Wilson535275d2017-07-21 13:32:37 +01001852void i915_reset(struct drm_i915_private *i915, unsigned int flags)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001853{
Chris Wilson535275d2017-07-21 13:32:37 +01001854 struct i915_gpu_error *error = &i915->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001855 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001856
Chris Wilson535275d2017-07-21 13:32:37 +01001857 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001858 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
Chris Wilson221fe792016-09-09 14:11:51 +01001859
Chris Wilson8c185ec2017-03-16 17:13:02 +00001860 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001861 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001862
Chris Wilsond98c52c2016-04-13 17:35:05 +01001863 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson535275d2017-07-21 13:32:37 +01001864 if (!i915_gem_unset_wedged(i915))
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001865 goto wakeup;
1866
Chris Wilson535275d2017-07-21 13:32:37 +01001867 if (!(flags & I915_RESET_QUIET))
1868 dev_notice(i915->drm.dev, "Resetting chip after gpu hang\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001869 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001870
Chris Wilson535275d2017-07-21 13:32:37 +01001871 disable_irq(i915->drm.irq);
1872 ret = i915_gem_reset_prepare(i915);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001873 if (ret) {
1874 DRM_ERROR("GPU recovery failed\n");
Chris Wilson535275d2017-07-21 13:32:37 +01001875 intel_gpu_reset(i915, ALL_ENGINES);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001876 goto error;
1877 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001878
Chris Wilson535275d2017-07-21 13:32:37 +01001879 ret = intel_gpu_reset(i915, ALL_ENGINES);
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001880 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +01001881 if (ret != -ENODEV)
1882 DRM_ERROR("Failed to reset chip: %i\n", ret);
1883 else
1884 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +01001885 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001886 }
1887
Chris Wilson535275d2017-07-21 13:32:37 +01001888 i915_gem_reset(i915);
1889 intel_overlay_reset(i915);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001890
Ben Gamari11ed50e2009-09-14 17:48:45 -04001891 /* Ok, now get things going again... */
1892
1893 /*
1894 * Everything depends on having the GTT running, so we need to start
1895 * there. Fortunately we don't need to do this unless we reset the
1896 * chip at a PCI level.
1897 *
1898 * Next we need to restore the context, but we don't use those
1899 * yet either...
1900 *
1901 * Ring buffer needs to be re-initialized in the KMS case, or if X
1902 * was running at the time of the reset (i.e. we weren't VT
1903 * switched away).
1904 */
Chris Wilson535275d2017-07-21 13:32:37 +01001905 ret = i915_gem_init_hw(i915);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001906 if (ret) {
1907 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001908 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001909 }
1910
Chris Wilson535275d2017-07-21 13:32:37 +01001911 i915_queue_hangcheck(i915);
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001912
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001913finish:
Chris Wilson535275d2017-07-21 13:32:37 +01001914 i915_gem_reset_finish(i915);
1915 enable_irq(i915->drm.irq);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001916
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001917wakeup:
Chris Wilson8c185ec2017-03-16 17:13:02 +00001918 clear_bit(I915_RESET_HANDOFF, &error->flags);
1919 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
Chris Wilson780f2622016-09-09 14:11:52 +01001920 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001921
1922error:
Chris Wilson535275d2017-07-21 13:32:37 +01001923 i915_gem_set_wedged(i915);
1924 i915_gem_retire_requests(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001925 goto finish;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001926}
1927
Michel Thierry142bc7d2017-06-20 10:57:46 +01001928/**
1929 * i915_reset_engine - reset GPU engine to recover from a hang
1930 * @engine: engine to reset
Chris Wilson535275d2017-07-21 13:32:37 +01001931 * @flags: options
Michel Thierry142bc7d2017-06-20 10:57:46 +01001932 *
1933 * Reset a specific GPU engine. Useful if a hang is detected.
1934 * Returns zero on successful reset or otherwise an error code.
Michel Thierrya1ef70e2017-06-20 10:57:47 +01001935 *
1936 * Procedure is:
1937 * - identifies the request that caused the hang and it is dropped
1938 * - reset engine (which will force the engine to idle)
1939 * - re-init/configure engine
Michel Thierry142bc7d2017-06-20 10:57:46 +01001940 */
Chris Wilson535275d2017-07-21 13:32:37 +01001941int i915_reset_engine(struct intel_engine_cs *engine, unsigned int flags)
Michel Thierry142bc7d2017-06-20 10:57:46 +01001942{
Michel Thierrya1ef70e2017-06-20 10:57:47 +01001943 struct i915_gpu_error *error = &engine->i915->gpu_error;
1944 struct drm_i915_gem_request *active_request;
1945 int ret;
1946
1947 GEM_BUG_ON(!test_bit(I915_RESET_ENGINE + engine->id, &error->flags));
1948
Chris Wilson535275d2017-07-21 13:32:37 +01001949 if (!(flags & I915_RESET_QUIET)) {
1950 dev_notice(engine->i915->drm.dev,
1951 "Resetting %s after gpu hang\n", engine->name);
1952 }
Chris Wilson73676122017-07-21 13:32:31 +01001953 error->reset_engine_count[engine->id]++;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01001954
1955 active_request = i915_gem_reset_prepare_engine(engine);
1956 if (IS_ERR(active_request)) {
1957 DRM_DEBUG_DRIVER("Previous reset failed, promote to full reset\n");
1958 ret = PTR_ERR(active_request);
1959 goto out;
1960 }
1961
Chris Wilsonb4f3e162017-07-21 13:32:20 +01001962 ret = intel_gpu_reset(engine->i915, intel_engine_flag(engine));
Chris Wilson0364cd12017-07-21 13:32:21 +01001963 if (ret) {
1964 /* If we fail here, we expect to fallback to a global reset */
1965 DRM_DEBUG_DRIVER("Failed to reset %s, ret=%d\n",
1966 engine->name, ret);
1967 goto out;
1968 }
Chris Wilsonb4f3e162017-07-21 13:32:20 +01001969
Michel Thierrya1ef70e2017-06-20 10:57:47 +01001970 /*
1971 * The request that caused the hang is stuck on elsp, we know the
1972 * active request and can drop it, adjust head to skip the offending
1973 * request to resume executing remaining requests in the queue.
1974 */
1975 i915_gem_reset_engine(engine, active_request);
1976
Michel Thierrya1ef70e2017-06-20 10:57:47 +01001977 /*
1978 * The engine and its registers (and workarounds in case of render)
1979 * have been reset to their default values. Follow the init_ring
1980 * process to program RING_MODE, HWSP and re-enable submission.
1981 */
1982 ret = engine->init_hw(engine);
Michel Thierry702c8f82017-06-20 10:57:48 +01001983 if (ret)
1984 goto out;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01001985
1986out:
Chris Wilson0364cd12017-07-21 13:32:21 +01001987 i915_gem_reset_finish_engine(engine);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01001988 return ret;
Michel Thierry142bc7d2017-06-20 10:57:46 +01001989}
1990
David Weinehallc49d13e2016-08-22 13:32:42 +03001991static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001992{
David Weinehallc49d13e2016-08-22 13:32:42 +03001993 struct pci_dev *pdev = to_pci_dev(kdev);
1994 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001995
David Weinehallc49d13e2016-08-22 13:32:42 +03001996 if (!dev) {
1997 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001998 return -ENODEV;
1999 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002000
David Weinehallc49d13e2016-08-22 13:32:42 +03002001 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002002 return 0;
2003
David Weinehallc49d13e2016-08-22 13:32:42 +03002004 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002005}
2006
David Weinehallc49d13e2016-08-22 13:32:42 +03002007static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002008{
David Weinehallc49d13e2016-08-22 13:32:42 +03002009 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002010
2011 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002012 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002013 * requiring our device to be power up. Due to the lack of a
2014 * parent/child relationship we currently solve this with an late
2015 * suspend hook.
2016 *
2017 * FIXME: This should be solved with a special hdmi sink device or
2018 * similar so that power domains can be employed.
2019 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002020 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002021 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002022
David Weinehallc49d13e2016-08-22 13:32:42 +03002023 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02002024}
2025
David Weinehallc49d13e2016-08-22 13:32:42 +03002026static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002027{
David Weinehallc49d13e2016-08-22 13:32:42 +03002028 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02002029
David Weinehallc49d13e2016-08-22 13:32:42 +03002030 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002031 return 0;
2032
David Weinehallc49d13e2016-08-22 13:32:42 +03002033 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002034}
2035
David Weinehallc49d13e2016-08-22 13:32:42 +03002036static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002037{
David Weinehallc49d13e2016-08-22 13:32:42 +03002038 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002039
David Weinehallc49d13e2016-08-22 13:32:42 +03002040 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002041 return 0;
2042
David Weinehallc49d13e2016-08-22 13:32:42 +03002043 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002044}
2045
David Weinehallc49d13e2016-08-22 13:32:42 +03002046static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002047{
David Weinehallc49d13e2016-08-22 13:32:42 +03002048 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002049
David Weinehallc49d13e2016-08-22 13:32:42 +03002050 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002051 return 0;
2052
David Weinehallc49d13e2016-08-22 13:32:42 +03002053 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002054}
2055
Chris Wilson1f19ac22016-05-14 07:26:32 +01002056/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002057static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002058{
Chris Wilson6a800ea2016-09-21 14:51:07 +01002059 int ret;
2060
2061 ret = i915_pm_suspend(kdev);
2062 if (ret)
2063 return ret;
2064
2065 ret = i915_gem_freeze(kdev_to_i915(kdev));
2066 if (ret)
2067 return ret;
2068
2069 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002070}
2071
David Weinehallc49d13e2016-08-22 13:32:42 +03002072static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002073{
Chris Wilson461fb992016-05-14 07:26:33 +01002074 int ret;
2075
David Weinehallc49d13e2016-08-22 13:32:42 +03002076 ret = i915_pm_suspend_late(kdev);
Chris Wilson461fb992016-05-14 07:26:33 +01002077 if (ret)
2078 return ret;
2079
David Weinehallc49d13e2016-08-22 13:32:42 +03002080 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002081 if (ret)
2082 return ret;
2083
2084 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002085}
2086
2087/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002088static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002089{
David Weinehallc49d13e2016-08-22 13:32:42 +03002090 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002091}
2092
David Weinehallc49d13e2016-08-22 13:32:42 +03002093static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002094{
David Weinehallc49d13e2016-08-22 13:32:42 +03002095 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002096}
2097
2098/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002099static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002100{
David Weinehallc49d13e2016-08-22 13:32:42 +03002101 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002102}
2103
David Weinehallc49d13e2016-08-22 13:32:42 +03002104static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002105{
David Weinehallc49d13e2016-08-22 13:32:42 +03002106 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002107}
2108
Imre Deakddeea5b2014-05-05 15:19:56 +03002109/*
2110 * Save all Gunit registers that may be lost after a D3 and a subsequent
2111 * S0i[R123] transition. The list of registers needing a save/restore is
2112 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2113 * registers in the following way:
2114 * - Driver: saved/restored by the driver
2115 * - Punit : saved/restored by the Punit firmware
2116 * - No, w/o marking: no need to save/restore, since the register is R/O or
2117 * used internally by the HW in a way that doesn't depend
2118 * keeping the content across a suspend/resume.
2119 * - Debug : used for debugging
2120 *
2121 * We save/restore all registers marked with 'Driver', with the following
2122 * exceptions:
2123 * - Registers out of use, including also registers marked with 'Debug'.
2124 * These have no effect on the driver's operation, so we don't save/restore
2125 * them to reduce the overhead.
2126 * - Registers that are fully setup by an initialization function called from
2127 * the resume path. For example many clock gating and RPS/RC6 registers.
2128 * - Registers that provide the right functionality with their reset defaults.
2129 *
2130 * TODO: Except for registers that based on the above 3 criteria can be safely
2131 * ignored, we save/restore all others, practically treating the HW context as
2132 * a black-box for the driver. Further investigation is needed to reduce the
2133 * saved/restored registers even further, by following the same 3 criteria.
2134 */
2135static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2136{
2137 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2138 int i;
2139
2140 /* GAM 0x4000-0x4770 */
2141 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2142 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2143 s->arb_mode = I915_READ(ARB_MODE);
2144 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2145 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2146
2147 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002148 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002149
2150 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002151 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002152
2153 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2154 s->ecochk = I915_READ(GAM_ECOCHK);
2155 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2156 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2157
2158 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2159
2160 /* MBC 0x9024-0x91D0, 0x8500 */
2161 s->g3dctl = I915_READ(VLV_G3DCTL);
2162 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2163 s->mbctl = I915_READ(GEN6_MBCTL);
2164
2165 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2166 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2167 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2168 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2169 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2170 s->rstctl = I915_READ(GEN6_RSTCTL);
2171 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2172
2173 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2174 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2175 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2176 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2177 s->ecobus = I915_READ(ECOBUS);
2178 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2179 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2180 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2181 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2182 s->rcedata = I915_READ(VLV_RCEDATA);
2183 s->spare2gh = I915_READ(VLV_SPAREG2H);
2184
2185 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2186 s->gt_imr = I915_READ(GTIMR);
2187 s->gt_ier = I915_READ(GTIER);
2188 s->pm_imr = I915_READ(GEN6_PMIMR);
2189 s->pm_ier = I915_READ(GEN6_PMIER);
2190
2191 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002192 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002193
2194 /* GT SA CZ domain, 0x100000-0x138124 */
2195 s->tilectl = I915_READ(TILECTL);
2196 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2197 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2198 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2199 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2200
2201 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2202 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2203 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002204 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002205 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2206
2207 /*
2208 * Not saving any of:
2209 * DFT, 0x9800-0x9EC0
2210 * SARB, 0xB000-0xB1FC
2211 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2212 * PCI CFG
2213 */
2214}
2215
2216static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2217{
2218 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2219 u32 val;
2220 int i;
2221
2222 /* GAM 0x4000-0x4770 */
2223 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2224 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2225 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2226 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2227 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2228
2229 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002230 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002231
2232 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002233 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002234
2235 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2236 I915_WRITE(GAM_ECOCHK, s->ecochk);
2237 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2238 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2239
2240 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2241
2242 /* MBC 0x9024-0x91D0, 0x8500 */
2243 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2244 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2245 I915_WRITE(GEN6_MBCTL, s->mbctl);
2246
2247 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2248 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2249 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2250 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2251 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2252 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2253 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2254
2255 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2256 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2257 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2258 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2259 I915_WRITE(ECOBUS, s->ecobus);
2260 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2261 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2262 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2263 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2264 I915_WRITE(VLV_RCEDATA, s->rcedata);
2265 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2266
2267 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2268 I915_WRITE(GTIMR, s->gt_imr);
2269 I915_WRITE(GTIER, s->gt_ier);
2270 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2271 I915_WRITE(GEN6_PMIER, s->pm_ier);
2272
2273 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002274 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002275
2276 /* GT SA CZ domain, 0x100000-0x138124 */
2277 I915_WRITE(TILECTL, s->tilectl);
2278 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2279 /*
2280 * Preserve the GT allow wake and GFX force clock bit, they are not
2281 * be restored, as they are used to control the s0ix suspend/resume
2282 * sequence by the caller.
2283 */
2284 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2285 val &= VLV_GTLC_ALLOWWAKEREQ;
2286 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2287 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2288
2289 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2290 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2291 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2292 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2293
2294 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2295
2296 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2297 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2298 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002299 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002300 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2301}
2302
Chris Wilson3dd14c02017-04-21 14:58:15 +01002303static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2304 u32 mask, u32 val)
2305{
2306 /* The HW does not like us polling for PW_STATUS frequently, so
2307 * use the sleeping loop rather than risk the busy spin within
2308 * intel_wait_for_register().
2309 *
2310 * Transitioning between RC6 states should be at most 2ms (see
2311 * valleyview_enable_rps) so use a 3ms timeout.
2312 */
2313 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2314 3);
2315}
2316
Imre Deak650ad972014-04-18 16:35:02 +03002317int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2318{
2319 u32 val;
2320 int err;
2321
Imre Deak650ad972014-04-18 16:35:02 +03002322 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2323 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2324 if (force_on)
2325 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2326 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2327
2328 if (!force_on)
2329 return 0;
2330
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002331 err = intel_wait_for_register(dev_priv,
2332 VLV_GTLC_SURVIVABILITY_REG,
2333 VLV_GFX_CLK_STATUS_BIT,
2334 VLV_GFX_CLK_STATUS_BIT,
2335 20);
Imre Deak650ad972014-04-18 16:35:02 +03002336 if (err)
2337 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2338 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2339
2340 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002341}
2342
Imre Deakddeea5b2014-05-05 15:19:56 +03002343static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2344{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002345 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002346 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002347 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002348
2349 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2350 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2351 if (allow)
2352 val |= VLV_GTLC_ALLOWWAKEREQ;
2353 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2354 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2355
Chris Wilson3dd14c02017-04-21 14:58:15 +01002356 mask = VLV_GTLC_ALLOWWAKEACK;
2357 val = allow ? mask : 0;
2358
2359 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002360 if (err)
2361 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002362
Imre Deakddeea5b2014-05-05 15:19:56 +03002363 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002364}
2365
Chris Wilson3dd14c02017-04-21 14:58:15 +01002366static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2367 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002368{
2369 u32 mask;
2370 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002371
2372 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2373 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002374
2375 /*
2376 * RC6 transitioning can be delayed up to 2 msec (see
2377 * valleyview_enable_rps), use 3 msec for safety.
2378 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002379 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Imre Deakddeea5b2014-05-05 15:19:56 +03002380 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002381 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002382}
2383
2384static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2385{
2386 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2387 return;
2388
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002389 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002390 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2391}
2392
Sagar Kambleebc32822014-08-13 23:07:05 +05302393static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002394{
2395 u32 mask;
2396 int err;
2397
2398 /*
2399 * Bspec defines the following GT well on flags as debug only, so
2400 * don't treat them as hard failures.
2401 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002402 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002403
2404 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2405 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2406
2407 vlv_check_no_gt_access(dev_priv);
2408
2409 err = vlv_force_gfx_clock(dev_priv, true);
2410 if (err)
2411 goto err1;
2412
2413 err = vlv_allow_gt_wake(dev_priv, false);
2414 if (err)
2415 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302416
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002417 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302418 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002419
2420 err = vlv_force_gfx_clock(dev_priv, false);
2421 if (err)
2422 goto err2;
2423
2424 return 0;
2425
2426err2:
2427 /* For safety always re-enable waking and disable gfx clock forcing */
2428 vlv_allow_gt_wake(dev_priv, true);
2429err1:
2430 vlv_force_gfx_clock(dev_priv, false);
2431
2432 return err;
2433}
2434
Sagar Kamble016970b2014-08-13 23:07:06 +05302435static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2436 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002437{
Imre Deakddeea5b2014-05-05 15:19:56 +03002438 int err;
2439 int ret;
2440
2441 /*
2442 * If any of the steps fail just try to continue, that's the best we
2443 * can do at this point. Return the first error code (which will also
2444 * leave RPM permanently disabled).
2445 */
2446 ret = vlv_force_gfx_clock(dev_priv, true);
2447
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002448 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302449 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002450
2451 err = vlv_allow_gt_wake(dev_priv, true);
2452 if (!ret)
2453 ret = err;
2454
2455 err = vlv_force_gfx_clock(dev_priv, false);
2456 if (!ret)
2457 ret = err;
2458
2459 vlv_check_no_gt_access(dev_priv);
2460
Chris Wilson7c108fd2016-10-24 13:42:18 +01002461 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002462 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002463
2464 return ret;
2465}
2466
David Weinehallc49d13e2016-08-22 13:32:42 +03002467static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002468{
David Weinehallc49d13e2016-08-22 13:32:42 +03002469 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002470 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002471 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002472 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002473
Chris Wilsondc979972016-05-10 14:10:04 +01002474 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
Imre Deakc6df39b2014-04-14 20:24:29 +03002475 return -ENODEV;
2476
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002477 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002478 return -ENODEV;
2479
Paulo Zanoni8a187452013-12-06 20:32:13 -02002480 DRM_DEBUG_KMS("Suspending device\n");
2481
Imre Deak1f814da2015-12-16 02:52:19 +02002482 disable_rpm_wakeref_asserts(dev_priv);
2483
Imre Deakd6102972014-05-07 19:57:49 +03002484 /*
2485 * We are safe here against re-faults, since the fault handler takes
2486 * an RPM reference.
2487 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002488 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002489
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002490 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002491
Imre Deak2eb52522014-11-19 15:30:05 +02002492 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002493
Imre Deak507e1262016-04-20 20:27:54 +03002494 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002495 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002496 bxt_display_core_uninit(dev_priv);
2497 bxt_enable_dc9(dev_priv);
2498 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2499 hsw_enable_pc8(dev_priv);
2500 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2501 ret = vlv_suspend_complete(dev_priv);
2502 }
2503
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002504 if (ret) {
2505 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02002506 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002507
Imre Deak1f814da2015-12-16 02:52:19 +02002508 enable_rpm_wakeref_asserts(dev_priv);
2509
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002510 return ret;
2511 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002512
Hans de Goede68f60942017-02-10 11:28:01 +01002513 intel_uncore_suspend(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02002514
2515 enable_rpm_wakeref_asserts(dev_priv);
2516 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002517
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002518 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002519 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2520
Paulo Zanoni8a187452013-12-06 20:32:13 -02002521 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002522
2523 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002524 * FIXME: We really should find a document that references the arguments
2525 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002526 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002527 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002528 /*
2529 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2530 * being detected, and the call we do at intel_runtime_resume()
2531 * won't be able to restore them. Since PCI_D3hot matches the
2532 * actual specification and appears to be working, use it.
2533 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002534 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002535 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002536 /*
2537 * current versions of firmware which depend on this opregion
2538 * notification have repurposed the D1 definition to mean
2539 * "runtime suspended" vs. what you would normally expect (D3)
2540 * to distinguish it from notifications that might be sent via
2541 * the suspend path.
2542 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002543 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002544 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002545
Mika Kuoppala59bad942015-01-16 11:34:40 +02002546 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002547
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002548 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002549 intel_hpd_poll_init(dev_priv);
2550
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002551 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002552 return 0;
2553}
2554
David Weinehallc49d13e2016-08-22 13:32:42 +03002555static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002556{
David Weinehallc49d13e2016-08-22 13:32:42 +03002557 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002558 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002559 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002560 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002561
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002562 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002563 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002564
2565 DRM_DEBUG_KMS("Resuming device\n");
2566
Imre Deak1f814da2015-12-16 02:52:19 +02002567 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2568 disable_rpm_wakeref_asserts(dev_priv);
2569
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002570 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002571 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002572 if (intel_uncore_unclaimed_mmio(dev_priv))
2573 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002574
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002575 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002576
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002577 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002578 bxt_disable_dc9(dev_priv);
2579 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002580 if (dev_priv->csr.dmc_payload &&
2581 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2582 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002583 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002584 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002585 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002586 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002587 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002588
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002589 /*
2590 * No point of rolling back things in case of an error, as the best
2591 * we can do is to hope that things will still work (and disable RPM).
2592 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002593 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002594 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002595
Daniel Vetterb9632912014-09-30 10:56:44 +02002596 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002597
2598 /*
2599 * On VLV/CHV display interrupts are part of the display
2600 * power well, so hpd is reinitialized from there. For
2601 * everyone else do it here.
2602 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002603 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002604 intel_hpd_init(dev_priv);
2605
Imre Deak1f814da2015-12-16 02:52:19 +02002606 enable_rpm_wakeref_asserts(dev_priv);
2607
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002608 if (ret)
2609 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2610 else
2611 DRM_DEBUG_KMS("Device resumed\n");
2612
2613 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002614}
2615
Chris Wilson42f55512016-06-24 14:00:26 +01002616const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002617 /*
2618 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2619 * PMSG_RESUME]
2620 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002621 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002622 .suspend_late = i915_pm_suspend_late,
2623 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002624 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002625
2626 /*
2627 * S4 event handlers
2628 * @freeze, @freeze_late : called (1) before creating the
2629 * hibernation image [PMSG_FREEZE] and
2630 * (2) after rebooting, before restoring
2631 * the image [PMSG_QUIESCE]
2632 * @thaw, @thaw_early : called (1) after creating the hibernation
2633 * image, before writing it [PMSG_THAW]
2634 * and (2) after failing to create or
2635 * restore the image [PMSG_RECOVER]
2636 * @poweroff, @poweroff_late: called after writing the hibernation
2637 * image, before rebooting [PMSG_HIBERNATE]
2638 * @restore, @restore_early : called after rebooting and restoring the
2639 * hibernation image [PMSG_RESTORE]
2640 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002641 .freeze = i915_pm_freeze,
2642 .freeze_late = i915_pm_freeze_late,
2643 .thaw_early = i915_pm_thaw_early,
2644 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002645 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002646 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002647 .restore_early = i915_pm_restore_early,
2648 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002649
2650 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002651 .runtime_suspend = intel_runtime_suspend,
2652 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002653};
2654
Laurent Pinchart78b68552012-05-17 13:27:22 +02002655static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002656 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002657 .open = drm_gem_vm_open,
2658 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002659};
2660
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002661static const struct file_operations i915_driver_fops = {
2662 .owner = THIS_MODULE,
2663 .open = drm_open,
2664 .release = drm_release,
2665 .unlocked_ioctl = drm_ioctl,
2666 .mmap = drm_gem_mmap,
2667 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002668 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002669 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002670 .llseek = noop_llseek,
2671};
2672
Chris Wilson0673ad42016-06-24 14:00:22 +01002673static int
2674i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2675 struct drm_file *file)
2676{
2677 return -ENODEV;
2678}
2679
2680static const struct drm_ioctl_desc i915_ioctls[] = {
2681 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2682 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2683 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2684 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2685 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2686 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2687 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2688 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2689 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2690 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2691 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2692 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2693 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2694 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2695 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2696 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2697 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2698 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2699 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
Chris Wilsonfec04452017-01-27 09:40:08 +00002700 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002701 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2702 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2703 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2704 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2705 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2706 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2707 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2708 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2709 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2710 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2711 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2712 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2713 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2714 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2715 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002716 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2717 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002718 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2719 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2720 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2721 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2722 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2723 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2724 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2725 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2726 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2727 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2728 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2729 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2730 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2731 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2732 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002733 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002734 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2735 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002736};
2737
Linus Torvalds1da177e2005-04-16 15:20:36 -07002738static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002739 /* Don't use MTRRs here; the Xserver or userspace app should
2740 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002741 */
Eric Anholt673a3942008-07-30 12:06:12 -07002742 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002743 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01002744 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00002745 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07002746 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002747 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002748 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002749
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002750 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002751 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002752 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002753
2754 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2755 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2756 .gem_prime_export = i915_gem_prime_export,
2757 .gem_prime_import = i915_gem_prime_import,
2758
Dave Airlieff72145b2011-02-07 12:16:14 +10002759 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002760 .dumb_map_offset = i915_gem_mmap_gtt,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002761 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002762 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002763 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002764 .name = DRIVER_NAME,
2765 .desc = DRIVER_DESC,
2766 .date = DRIVER_DATE,
2767 .major = DRIVER_MAJOR,
2768 .minor = DRIVER_MINOR,
2769 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002770};
Chris Wilson66d9cb52017-02-13 17:15:17 +00002771
2772#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2773#include "selftests/mock_drm.c"
2774#endif