blob: d677b5a23b5869a71a8d9f04fa7f7d1e6762ea05 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Mark Rustad0391bbe2014-02-28 15:48:55 -08004 Copyright(c) 1999 - 2014 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Jacob Kellerb89aae72014-02-22 01:23:50 +000023 Linux NICS <linux.nics@intel.com>
Auke Kok9a799d72007-09-15 14:07:45 -070024 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#include <linux/types.h>
30#include <linux/module.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/vmalloc.h>
34#include <linux/string.h>
35#include <linux/in.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000036#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070037#include <linux/ip.h>
38#include <linux/tcp.h>
Alexander Duyck897ab152011-05-27 05:31:47 +000039#include <linux/sctp.h>
Lucy Liu60127862009-07-22 14:07:33 +000040#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070041#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090042#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070043#include <net/checksum.h>
44#include <net/ip6_checksum.h>
45#include <linux/ethtool.h>
Jiri Pirko01789342011-08-16 06:29:00 +000046#include <linux/if.h>
Auke Kok9a799d72007-09-15 14:07:45 -070047#include <linux/if_vlan.h>
John Fastabend2a47fa42013-11-06 09:54:52 -080048#include <linux/if_macvlan.h>
John Fastabend815cccb2012-10-24 08:13:09 +000049#include <linux/if_bridge.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040050#include <linux/prefetch.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000051#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070052
53#include "ixgbe.h"
54#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000055#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000056#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070057
58char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070059static const char ixgbe_driver_string[] =
Joe Perchese8e9f692010-09-07 21:34:53 +000060 "Intel(R) 10 Gigabit PCI Express Network Driver";
Jeff Kirsher8af3c332012-02-18 07:08:14 +000061#ifdef IXGBE_FCOE
Neerav Parikhea818752012-01-04 20:23:40 +000062char ixgbe_default_device_descr[] =
63 "Intel(R) 10 Gigabit Network Connection";
Jeff Kirsher8af3c332012-02-18 07:08:14 +000064#else
65static char ixgbe_default_device_descr[] =
66 "Intel(R) 10 Gigabit Network Connection";
67#endif
Don Skidmoref341c4e2014-01-17 01:21:37 -080068#define DRV_VERSION "3.19.1-k"
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070069const char ixgbe_driver_version[] = DRV_VERSION;
Don Skidmorea52055e2011-02-23 09:58:39 +000070static const char ixgbe_copyright[] =
Mark Rustad0391bbe2014-02-28 15:48:55 -080071 "Copyright (c) 1999-2014 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070072
73static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070074 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000075 [board_82599] = &ixgbe_82599_info,
Don Skidmorefe15e8e12010-11-16 19:27:16 -080076 [board_X540] = &ixgbe_X540_info,
Auke Kok9a799d72007-09-15 14:07:45 -070077};
78
79/* ixgbe_pci_tbl - PCI Device ID Table
80 *
81 * Wildcard entries (PCI_ANY_ID) should come last
82 * Last entry must be all 0s
83 *
84 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
85 * Class, Class Mask, private data (not used) }
86 */
Benoit Taine9baa3c32014-08-08 15:56:03 +020087static const struct pci_device_id ixgbe_pci_tbl[] = {
Alexander Duyck54239c62011-07-15 03:06:06 +000088 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
89 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
90 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
91 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
92 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
93 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
94 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
95 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
96 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
97 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
98 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
99 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
100 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
102 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
104 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
106 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
108 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
109 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
110 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
111 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
112 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
113 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
Don Skidmore8f583322013-07-27 06:25:38 +0000114 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_QSFP_SF_QP), board_82599 },
Emil Tantilov7d145282011-09-08 08:30:14 +0000115 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
Emil Tantilov9e791e42011-11-04 06:43:29 +0000116 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
joshua.a.hay@intel.comdf376f02012-09-21 00:08:21 +0000117 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T1), board_X540 },
Auke Kok9a799d72007-09-15 14:07:45 -0700118 /* required last entry */
119 {0, }
120};
121MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
122
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400123#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800124static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +0000125 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800126static struct notifier_block dca_notifier = {
127 .notifier_call = ixgbe_notify_dca,
128 .next = NULL,
129 .priority = 0
130};
131#endif
132
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000133#ifdef CONFIG_PCI_IOV
134static unsigned int max_vfs;
135module_param(max_vfs, uint, 0);
Joe Perchese8e9f692010-09-07 21:34:53 +0000136MODULE_PARM_DESC(max_vfs,
Jacob Keller170e8542013-11-09 04:52:32 -0800137 "Maximum number of virtual functions to allocate per physical function - default is zero and maximum value is 63. (Deprecated)");
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000138#endif /* CONFIG_PCI_IOV */
139
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +0000140static unsigned int allow_unsupported_sfp;
141module_param(allow_unsupported_sfp, uint, 0);
142MODULE_PARM_DESC(allow_unsupported_sfp,
143 "Allow unsupported and untested SFP+ modules on 82599-based adapters");
144
stephen hemmingerb3f4d592012-03-13 06:04:20 +0000145#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
146static int debug = -1;
147module_param(debug, int, 0);
148MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
149
Auke Kok9a799d72007-09-15 14:07:45 -0700150MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
151MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
152MODULE_LICENSE("GPL");
153MODULE_VERSION(DRV_VERSION);
154
Mark Rustad14438462014-02-28 15:48:57 -0800155static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev);
156
Jacob Kellerb8e82002013-04-09 07:20:09 +0000157static int ixgbe_read_pci_cfg_word_parent(struct ixgbe_adapter *adapter,
158 u32 reg, u16 *value)
159{
Jacob Kellerb8e82002013-04-09 07:20:09 +0000160 struct pci_dev *parent_dev;
161 struct pci_bus *parent_bus;
162
163 parent_bus = adapter->pdev->bus->parent;
164 if (!parent_bus)
165 return -1;
166
167 parent_dev = parent_bus->self;
168 if (!parent_dev)
169 return -1;
170
Yijing Wangc0798ed2013-09-04 17:30:08 +0000171 if (!pci_is_pcie(parent_dev))
Jacob Kellerb8e82002013-04-09 07:20:09 +0000172 return -1;
173
Yijing Wangc0798ed2013-09-04 17:30:08 +0000174 pcie_capability_read_word(parent_dev, reg, value);
Mark Rustad14438462014-02-28 15:48:57 -0800175 if (*value == IXGBE_FAILED_READ_CFG_WORD &&
176 ixgbe_check_cfg_remove(&adapter->hw, parent_dev))
177 return -1;
Jacob Kellerb8e82002013-04-09 07:20:09 +0000178 return 0;
179}
180
181static s32 ixgbe_get_parent_bus_info(struct ixgbe_adapter *adapter)
182{
183 struct ixgbe_hw *hw = &adapter->hw;
184 u16 link_status = 0;
185 int err;
186
187 hw->bus.type = ixgbe_bus_type_pci_express;
188
189 /* Get the negotiated link width and speed from PCI config space of the
190 * parent, as this device is behind a switch
191 */
192 err = ixgbe_read_pci_cfg_word_parent(adapter, 18, &link_status);
193
194 /* assume caller will handle error case */
195 if (err)
196 return err;
197
198 hw->bus.width = ixgbe_convert_bus_width(link_status);
199 hw->bus.speed = ixgbe_convert_bus_speed(link_status);
200
201 return 0;
202}
203
Jacob Kellere027d1a2013-07-31 06:53:31 +0000204/**
205 * ixgbe_check_from_parent - Determine whether PCIe info should come from parent
206 * @hw: hw specific details
207 *
208 * This function is used by probe to determine whether a device's PCI-Express
209 * bandwidth details should be gathered from the parent bus instead of from the
210 * device. Used to ensure that various locations all have the correct device ID
211 * checks.
212 */
213static inline bool ixgbe_pcie_from_parent(struct ixgbe_hw *hw)
214{
215 switch (hw->device_id) {
216 case IXGBE_DEV_ID_82599_SFP_SF_QP:
Don Skidmore8f583322013-07-27 06:25:38 +0000217 case IXGBE_DEV_ID_82599_QSFP_SF_QP:
Jacob Kellere027d1a2013-07-31 06:53:31 +0000218 return true;
219 default:
220 return false;
221 }
222}
223
224static void ixgbe_check_minimum_link(struct ixgbe_adapter *adapter,
225 int expected_gts)
226{
227 int max_gts = 0;
228 enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
229 enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
230 struct pci_dev *pdev;
231
232 /* determine whether to use the the parent device
233 */
234 if (ixgbe_pcie_from_parent(&adapter->hw))
235 pdev = adapter->pdev->bus->parent->self;
236 else
237 pdev = adapter->pdev;
238
239 if (pcie_get_minimum_link(pdev, &speed, &width) ||
240 speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN) {
241 e_dev_warn("Unable to determine PCI Express bandwidth.\n");
242 return;
243 }
244
245 switch (speed) {
246 case PCIE_SPEED_2_5GT:
247 /* 8b/10b encoding reduces max throughput by 20% */
248 max_gts = 2 * width;
249 break;
250 case PCIE_SPEED_5_0GT:
251 /* 8b/10b encoding reduces max throughput by 20% */
252 max_gts = 4 * width;
253 break;
254 case PCIE_SPEED_8_0GT:
Jacob Keller9f0a4332013-10-18 05:09:19 +0000255 /* 128b/130b encoding reduces throughput by less than 2% */
Jacob Kellere027d1a2013-07-31 06:53:31 +0000256 max_gts = 8 * width;
257 break;
258 default:
259 e_dev_warn("Unable to determine PCI Express bandwidth.\n");
260 return;
261 }
262
263 e_dev_info("PCI Express bandwidth of %dGT/s available\n",
264 max_gts);
265 e_dev_info("(Speed:%s, Width: x%d, Encoding Loss:%s)\n",
266 (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
267 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
268 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
269 "Unknown"),
270 width,
271 (speed == PCIE_SPEED_2_5GT ? "20%" :
272 speed == PCIE_SPEED_5_0GT ? "20%" :
Jacob Keller9f0a4332013-10-18 05:09:19 +0000273 speed == PCIE_SPEED_8_0GT ? "<2%" :
Jacob Kellere027d1a2013-07-31 06:53:31 +0000274 "Unknown"));
275
276 if (max_gts < expected_gts) {
277 e_dev_warn("This is not sufficient for optimal performance of this card.\n");
278 e_dev_warn("For optimal performance, at least %dGT/s of bandwidth is required.\n",
279 expected_gts);
280 e_dev_warn("A slot with more lanes and/or higher speed is suggested.\n");
281 }
282}
283
Alexander Duyck70864002011-04-27 09:13:56 +0000284static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
285{
286 if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
Mark Rustad09f40ae2014-01-14 18:53:11 -0800287 !test_bit(__IXGBE_REMOVING, &adapter->state) &&
Alexander Duyck70864002011-04-27 09:13:56 +0000288 !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
289 schedule_work(&adapter->service_task);
290}
291
Mark Rustad2a1a0912014-01-14 18:53:15 -0800292static void ixgbe_remove_adapter(struct ixgbe_hw *hw)
293{
294 struct ixgbe_adapter *adapter = hw->back;
295
296 if (!hw->hw_addr)
297 return;
298 hw->hw_addr = NULL;
299 e_dev_err("Adapter removed\n");
Mark Rustad58cf6632014-03-12 00:38:40 +0000300 if (test_bit(__IXGBE_SERVICE_INITED, &adapter->state))
301 ixgbe_service_event_schedule(adapter);
Mark Rustad2a1a0912014-01-14 18:53:15 -0800302}
303
Mark Rustadf8e24722014-03-18 07:03:40 +0000304static void ixgbe_check_remove(struct ixgbe_hw *hw, u32 reg)
Mark Rustad2a1a0912014-01-14 18:53:15 -0800305{
306 u32 value;
307
308 /* The following check not only optimizes a bit by not
309 * performing a read on the status register when the
310 * register just read was a status register read that
311 * returned IXGBE_FAILED_READ_REG. It also blocks any
312 * potential recursion.
313 */
314 if (reg == IXGBE_STATUS) {
315 ixgbe_remove_adapter(hw);
316 return;
317 }
318 value = ixgbe_read_reg(hw, IXGBE_STATUS);
319 if (value == IXGBE_FAILED_READ_REG)
320 ixgbe_remove_adapter(hw);
321}
322
Mark Rustadf8e24722014-03-18 07:03:40 +0000323/**
324 * ixgbe_read_reg - Read from device register
325 * @hw: hw specific details
326 * @reg: offset of register to read
327 *
328 * Returns : value read or IXGBE_FAILED_READ_REG if removed
329 *
330 * This function is used to read device registers. It checks for device
331 * removal by confirming any read that returns all ones by checking the
332 * status register value for all ones. This function avoids reading from
333 * the hardware if a removal was previously detected in which case it
334 * returns IXGBE_FAILED_READ_REG (all ones).
335 */
336u32 ixgbe_read_reg(struct ixgbe_hw *hw, u32 reg)
337{
338 u8 __iomem *reg_addr = ACCESS_ONCE(hw->hw_addr);
339 u32 value;
340
341 if (ixgbe_removed(reg_addr))
342 return IXGBE_FAILED_READ_REG;
343 value = readl(reg_addr + reg);
344 if (unlikely(value == IXGBE_FAILED_READ_REG))
345 ixgbe_check_remove(hw, reg);
346 return value;
347}
348
Mark Rustad14438462014-02-28 15:48:57 -0800349static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev)
350{
351 u16 value;
352
353 pci_read_config_word(pdev, PCI_VENDOR_ID, &value);
354 if (value == IXGBE_FAILED_READ_CFG_WORD) {
355 ixgbe_remove_adapter(hw);
356 return true;
357 }
358 return false;
359}
360
361u16 ixgbe_read_pci_cfg_word(struct ixgbe_hw *hw, u32 reg)
362{
363 struct ixgbe_adapter *adapter = hw->back;
364 u16 value;
365
366 if (ixgbe_removed(hw->hw_addr))
367 return IXGBE_FAILED_READ_CFG_WORD;
368 pci_read_config_word(adapter->pdev, reg, &value);
369 if (value == IXGBE_FAILED_READ_CFG_WORD &&
370 ixgbe_check_cfg_remove(hw, adapter->pdev))
371 return IXGBE_FAILED_READ_CFG_WORD;
372 return value;
373}
374
375#ifdef CONFIG_PCI_IOV
376static u32 ixgbe_read_pci_cfg_dword(struct ixgbe_hw *hw, u32 reg)
377{
378 struct ixgbe_adapter *adapter = hw->back;
379 u32 value;
380
381 if (ixgbe_removed(hw->hw_addr))
382 return IXGBE_FAILED_READ_CFG_DWORD;
383 pci_read_config_dword(adapter->pdev, reg, &value);
384 if (value == IXGBE_FAILED_READ_CFG_DWORD &&
385 ixgbe_check_cfg_remove(hw, adapter->pdev))
386 return IXGBE_FAILED_READ_CFG_DWORD;
387 return value;
388}
389#endif /* CONFIG_PCI_IOV */
390
Jacob Kellered192312014-02-22 01:23:53 +0000391void ixgbe_write_pci_cfg_word(struct ixgbe_hw *hw, u32 reg, u16 value)
392{
393 struct ixgbe_adapter *adapter = hw->back;
394
395 if (ixgbe_removed(hw->hw_addr))
396 return;
397 pci_write_config_word(adapter->pdev, reg, value);
398}
399
Alexander Duyck70864002011-04-27 09:13:56 +0000400static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
401{
402 BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));
403
Stephen Hemminger52f33af2011-12-22 16:34:52 +0000404 /* flush memory to make sure state is correct before next watchdog */
Peter Zijlstra4e857c52014-03-17 18:06:10 +0100405 smp_mb__before_atomic();
Alexander Duyck70864002011-04-27 09:13:56 +0000406 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
407}
408
Taku Izumidcd79ae2010-04-27 14:39:53 +0000409struct ixgbe_reg_info {
410 u32 ofs;
411 char *name;
412};
413
414static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
415
416 /* General Registers */
417 {IXGBE_CTRL, "CTRL"},
418 {IXGBE_STATUS, "STATUS"},
419 {IXGBE_CTRL_EXT, "CTRL_EXT"},
420
421 /* Interrupt Registers */
422 {IXGBE_EICR, "EICR"},
423
424 /* RX Registers */
425 {IXGBE_SRRCTL(0), "SRRCTL"},
426 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
427 {IXGBE_RDLEN(0), "RDLEN"},
428 {IXGBE_RDH(0), "RDH"},
429 {IXGBE_RDT(0), "RDT"},
430 {IXGBE_RXDCTL(0), "RXDCTL"},
431 {IXGBE_RDBAL(0), "RDBAL"},
432 {IXGBE_RDBAH(0), "RDBAH"},
433
434 /* TX Registers */
435 {IXGBE_TDBAL(0), "TDBAL"},
436 {IXGBE_TDBAH(0), "TDBAH"},
437 {IXGBE_TDLEN(0), "TDLEN"},
438 {IXGBE_TDH(0), "TDH"},
439 {IXGBE_TDT(0), "TDT"},
440 {IXGBE_TXDCTL(0), "TXDCTL"},
441
442 /* List Terminator */
Mark Rustadca8dfe22014-07-24 06:19:24 +0000443 { .name = NULL }
Taku Izumidcd79ae2010-04-27 14:39:53 +0000444};
445
446
447/*
448 * ixgbe_regdump - register printout routine
449 */
450static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
451{
452 int i = 0, j = 0;
453 char rname[16];
454 u32 regs[64];
455
456 switch (reginfo->ofs) {
457 case IXGBE_SRRCTL(0):
458 for (i = 0; i < 64; i++)
459 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
460 break;
461 case IXGBE_DCA_RXCTRL(0):
462 for (i = 0; i < 64; i++)
463 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
464 break;
465 case IXGBE_RDLEN(0):
466 for (i = 0; i < 64; i++)
467 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
468 break;
469 case IXGBE_RDH(0):
470 for (i = 0; i < 64; i++)
471 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
472 break;
473 case IXGBE_RDT(0):
474 for (i = 0; i < 64; i++)
475 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
476 break;
477 case IXGBE_RXDCTL(0):
478 for (i = 0; i < 64; i++)
479 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
480 break;
481 case IXGBE_RDBAL(0):
482 for (i = 0; i < 64; i++)
483 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
484 break;
485 case IXGBE_RDBAH(0):
486 for (i = 0; i < 64; i++)
487 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
488 break;
489 case IXGBE_TDBAL(0):
490 for (i = 0; i < 64; i++)
491 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
492 break;
493 case IXGBE_TDBAH(0):
494 for (i = 0; i < 64; i++)
495 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
496 break;
497 case IXGBE_TDLEN(0):
498 for (i = 0; i < 64; i++)
499 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
500 break;
501 case IXGBE_TDH(0):
502 for (i = 0; i < 64; i++)
503 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
504 break;
505 case IXGBE_TDT(0):
506 for (i = 0; i < 64; i++)
507 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
508 break;
509 case IXGBE_TXDCTL(0):
510 for (i = 0; i < 64; i++)
511 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
512 break;
513 default:
Joe Perchesc7689572010-09-07 21:35:17 +0000514 pr_info("%-15s %08x\n", reginfo->name,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000515 IXGBE_READ_REG(hw, reginfo->ofs));
516 return;
517 }
518
519 for (i = 0; i < 8; i++) {
520 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
Joe Perchesc7689572010-09-07 21:35:17 +0000521 pr_err("%-15s", rname);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000522 for (j = 0; j < 8; j++)
Joe Perchesc7689572010-09-07 21:35:17 +0000523 pr_cont(" %08x", regs[i*8+j]);
524 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000525 }
526
527}
528
529/*
530 * ixgbe_dump - Print registers, tx-rings and rx-rings
531 */
532static void ixgbe_dump(struct ixgbe_adapter *adapter)
533{
534 struct net_device *netdev = adapter->netdev;
535 struct ixgbe_hw *hw = &adapter->hw;
536 struct ixgbe_reg_info *reginfo;
537 int n = 0;
538 struct ixgbe_ring *tx_ring;
Alexander Duyck729739b2012-02-08 07:51:06 +0000539 struct ixgbe_tx_buffer *tx_buffer;
Taku Izumidcd79ae2010-04-27 14:39:53 +0000540 union ixgbe_adv_tx_desc *tx_desc;
541 struct my_u0 { u64 a; u64 b; } *u0;
542 struct ixgbe_ring *rx_ring;
543 union ixgbe_adv_rx_desc *rx_desc;
544 struct ixgbe_rx_buffer *rx_buffer_info;
545 u32 staterr;
546 int i = 0;
547
548 if (!netif_msg_hw(adapter))
549 return;
550
551 /* Print netdevice Info */
552 if (netdev) {
553 dev_info(&adapter->pdev->dev, "Net device Info\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000554 pr_info("Device Name state "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000555 "trans_start last_rx\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000556 pr_info("%-15s %016lX %016lX %016lX\n",
557 netdev->name,
558 netdev->state,
559 netdev->trans_start,
560 netdev->last_rx);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000561 }
562
563 /* Print Registers */
564 dev_info(&adapter->pdev->dev, "Register Dump\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000565 pr_info(" Register Name Value\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000566 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
567 reginfo->name; reginfo++) {
568 ixgbe_regdump(hw, reginfo);
569 }
570
571 /* Print TX Ring Summary */
572 if (!netdev || !netif_running(netdev))
Mark Rustade90dd262014-07-22 06:51:08 +0000573 return;
Taku Izumidcd79ae2010-04-27 14:39:53 +0000574
575 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000576 pr_info(" %s %s %s %s\n",
577 "Queue [NTU] [NTC] [bi(ntc)->dma ]",
578 "leng", "ntw", "timestamp");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000579 for (n = 0; n < adapter->num_tx_queues; n++) {
580 tx_ring = adapter->tx_ring[n];
Alexander Duyck729739b2012-02-08 07:51:06 +0000581 tx_buffer = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Josh Hay8ad88e32012-09-26 05:59:41 +0000582 pr_info(" %5d %5X %5X %016llX %08X %p %016llX\n",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000583 n, tx_ring->next_to_use, tx_ring->next_to_clean,
Alexander Duyck729739b2012-02-08 07:51:06 +0000584 (u64)dma_unmap_addr(tx_buffer, dma),
585 dma_unmap_len(tx_buffer, len),
586 tx_buffer->next_to_watch,
587 (u64)tx_buffer->time_stamp);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000588 }
589
590 /* Print TX Rings */
591 if (!netif_msg_tx_done(adapter))
592 goto rx_ring_summary;
593
594 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
595
596 /* Transmit Descriptor Formats
597 *
Josh Hay39ac8682012-09-26 05:59:36 +0000598 * 82598 Advanced Transmit Descriptor
Taku Izumidcd79ae2010-04-27 14:39:53 +0000599 * +--------------------------------------------------------------+
600 * 0 | Buffer Address [63:0] |
601 * +--------------------------------------------------------------+
Josh Hay39ac8682012-09-26 05:59:36 +0000602 * 8 | PAYLEN | POPTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
Taku Izumidcd79ae2010-04-27 14:39:53 +0000603 * +--------------------------------------------------------------+
604 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
Josh Hay39ac8682012-09-26 05:59:36 +0000605 *
606 * 82598 Advanced Transmit Descriptor (Write-Back Format)
607 * +--------------------------------------------------------------+
608 * 0 | RSV [63:0] |
609 * +--------------------------------------------------------------+
610 * 8 | RSV | STA | NXTSEQ |
611 * +--------------------------------------------------------------+
612 * 63 36 35 32 31 0
613 *
614 * 82599+ Advanced Transmit Descriptor
615 * +--------------------------------------------------------------+
616 * 0 | Buffer Address [63:0] |
617 * +--------------------------------------------------------------+
618 * 8 |PAYLEN |POPTS|CC|IDX |STA |DCMD |DTYP |MAC |RSV |DTALEN |
619 * +--------------------------------------------------------------+
620 * 63 46 45 40 39 38 36 35 32 31 24 23 20 19 18 17 16 15 0
621 *
622 * 82599+ Advanced Transmit Descriptor (Write-Back Format)
623 * +--------------------------------------------------------------+
624 * 0 | RSV [63:0] |
625 * +--------------------------------------------------------------+
626 * 8 | RSV | STA | RSV |
627 * +--------------------------------------------------------------+
628 * 63 36 35 32 31 0
Taku Izumidcd79ae2010-04-27 14:39:53 +0000629 */
630
631 for (n = 0; n < adapter->num_tx_queues; n++) {
632 tx_ring = adapter->tx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000633 pr_info("------------------------------------\n");
634 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
635 pr_info("------------------------------------\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000636 pr_info("%s%s %s %s %s %s\n",
637 "T [desc] [address 63:0 ] ",
638 "[PlPOIdStDDt Ln] [bi->dma ] ",
639 "leng", "ntw", "timestamp", "bi->skb");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000640
641 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Alexander Duycke4f74022012-01-31 02:59:44 +0000642 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyck729739b2012-02-08 07:51:06 +0000643 tx_buffer = &tx_ring->tx_buffer_info[i];
Taku Izumidcd79ae2010-04-27 14:39:53 +0000644 u0 = (struct my_u0 *)tx_desc;
Josh Hay8ad88e32012-09-26 05:59:41 +0000645 if (dma_unmap_len(tx_buffer, len) > 0) {
646 pr_info("T [0x%03X] %016llX %016llX %016llX %08X %p %016llX %p",
647 i,
648 le64_to_cpu(u0->a),
649 le64_to_cpu(u0->b),
650 (u64)dma_unmap_addr(tx_buffer, dma),
Alexander Duyck729739b2012-02-08 07:51:06 +0000651 dma_unmap_len(tx_buffer, len),
Josh Hay8ad88e32012-09-26 05:59:41 +0000652 tx_buffer->next_to_watch,
653 (u64)tx_buffer->time_stamp,
654 tx_buffer->skb);
655 if (i == tx_ring->next_to_use &&
656 i == tx_ring->next_to_clean)
657 pr_cont(" NTC/U\n");
658 else if (i == tx_ring->next_to_use)
659 pr_cont(" NTU\n");
660 else if (i == tx_ring->next_to_clean)
661 pr_cont(" NTC\n");
662 else
663 pr_cont("\n");
664
665 if (netif_msg_pktdata(adapter) &&
666 tx_buffer->skb)
667 print_hex_dump(KERN_INFO, "",
668 DUMP_PREFIX_ADDRESS, 16, 1,
669 tx_buffer->skb->data,
670 dma_unmap_len(tx_buffer, len),
671 true);
672 }
Taku Izumidcd79ae2010-04-27 14:39:53 +0000673 }
674 }
675
676 /* Print RX Rings Summary */
677rx_ring_summary:
678 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000679 pr_info("Queue [NTU] [NTC]\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000680 for (n = 0; n < adapter->num_rx_queues; n++) {
681 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000682 pr_info("%5d %5X %5X\n",
683 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000684 }
685
686 /* Print RX Rings */
687 if (!netif_msg_rx_status(adapter))
Mark Rustade90dd262014-07-22 06:51:08 +0000688 return;
Taku Izumidcd79ae2010-04-27 14:39:53 +0000689
690 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
691
Josh Hay39ac8682012-09-26 05:59:36 +0000692 /* Receive Descriptor Formats
693 *
694 * 82598 Advanced Receive Descriptor (Read) Format
Taku Izumidcd79ae2010-04-27 14:39:53 +0000695 * 63 1 0
696 * +-----------------------------------------------------+
697 * 0 | Packet Buffer Address [63:1] |A0/NSE|
698 * +----------------------------------------------+------+
699 * 8 | Header Buffer Address [63:1] | DD |
700 * +-----------------------------------------------------+
701 *
702 *
Josh Hay39ac8682012-09-26 05:59:36 +0000703 * 82598 Advanced Receive Descriptor (Write-Back) Format
Taku Izumidcd79ae2010-04-27 14:39:53 +0000704 *
705 * 63 48 47 32 31 30 21 20 16 15 4 3 0
706 * +------------------------------------------------------+
Josh Hay39ac8682012-09-26 05:59:36 +0000707 * 0 | RSS Hash / |SPH| HDR_LEN | RSV |Packet| RSS |
708 * | Packet | IP | | | | Type | Type |
709 * | Checksum | Ident | | | | | |
Taku Izumidcd79ae2010-04-27 14:39:53 +0000710 * +------------------------------------------------------+
711 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
712 * +------------------------------------------------------+
713 * 63 48 47 32 31 20 19 0
Josh Hay39ac8682012-09-26 05:59:36 +0000714 *
715 * 82599+ Advanced Receive Descriptor (Read) Format
716 * 63 1 0
717 * +-----------------------------------------------------+
718 * 0 | Packet Buffer Address [63:1] |A0/NSE|
719 * +----------------------------------------------+------+
720 * 8 | Header Buffer Address [63:1] | DD |
721 * +-----------------------------------------------------+
722 *
723 *
724 * 82599+ Advanced Receive Descriptor (Write-Back) Format
725 *
726 * 63 48 47 32 31 30 21 20 17 16 4 3 0
727 * +------------------------------------------------------+
728 * 0 |RSS / Frag Checksum|SPH| HDR_LEN |RSC- |Packet| RSS |
729 * |/ RTT / PCoE_PARAM | | | CNT | Type | Type |
730 * |/ Flow Dir Flt ID | | | | | |
731 * +------------------------------------------------------+
732 * 8 | VLAN Tag | Length |Extended Error| Xtnd Status/NEXTP |
733 * +------------------------------------------------------+
734 * 63 48 47 32 31 20 19 0
Taku Izumidcd79ae2010-04-27 14:39:53 +0000735 */
Josh Hay39ac8682012-09-26 05:59:36 +0000736
Taku Izumidcd79ae2010-04-27 14:39:53 +0000737 for (n = 0; n < adapter->num_rx_queues; n++) {
738 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000739 pr_info("------------------------------------\n");
740 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
741 pr_info("------------------------------------\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000742 pr_info("%s%s%s",
743 "R [desc] [ PktBuf A0] ",
744 "[ HeadBuf DD] [bi->dma ] [bi->skb ] ",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000745 "<-- Adv Rx Read format\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000746 pr_info("%s%s%s",
747 "RWB[desc] [PcsmIpSHl PtRs] ",
748 "[vl er S cks ln] ---------------- [bi->skb ] ",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000749 "<-- Adv Rx Write-Back format\n");
750
751 for (i = 0; i < rx_ring->count; i++) {
752 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +0000753 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000754 u0 = (struct my_u0 *)rx_desc;
755 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
756 if (staterr & IXGBE_RXD_STAT_DD) {
757 /* Descriptor Done */
Joe Perchesc7689572010-09-07 21:35:17 +0000758 pr_info("RWB[0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000759 "%016llX ---------------- %p", i,
760 le64_to_cpu(u0->a),
761 le64_to_cpu(u0->b),
762 rx_buffer_info->skb);
763 } else {
Joe Perchesc7689572010-09-07 21:35:17 +0000764 pr_info("R [0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000765 "%016llX %016llX %p", i,
766 le64_to_cpu(u0->a),
767 le64_to_cpu(u0->b),
768 (u64)rx_buffer_info->dma,
769 rx_buffer_info->skb);
770
Emil Tantilov9c50c032012-07-26 01:21:24 +0000771 if (netif_msg_pktdata(adapter) &&
772 rx_buffer_info->dma) {
Taku Izumidcd79ae2010-04-27 14:39:53 +0000773 print_hex_dump(KERN_INFO, "",
774 DUMP_PREFIX_ADDRESS, 16, 1,
Emil Tantilov9c50c032012-07-26 01:21:24 +0000775 page_address(rx_buffer_info->page) +
776 rx_buffer_info->page_offset,
Alexander Duyckf8003262012-03-03 02:35:52 +0000777 ixgbe_rx_bufsz(rx_ring), true);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000778 }
779 }
780
781 if (i == rx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000782 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000783 else if (i == rx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000784 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000785 else
Joe Perchesc7689572010-09-07 21:35:17 +0000786 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000787
788 }
789 }
Taku Izumidcd79ae2010-04-27 14:39:53 +0000790}
791
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800792static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
793{
794 u32 ctrl_ext;
795
796 /* Let firmware take over control of h/w */
797 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
798 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000799 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800800}
801
802static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
803{
804 u32 ctrl_ext;
805
806 /* Let firmware know the driver has taken over */
807 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
808 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000809 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800810}
Auke Kok9a799d72007-09-15 14:07:45 -0700811
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000812/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000813 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
814 * @adapter: pointer to adapter struct
815 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
816 * @queue: queue to map the corresponding interrupt to
817 * @msix_vector: the vector to map to the corresponding queue
818 *
819 */
820static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
Joe Perchese8e9f692010-09-07 21:34:53 +0000821 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700822{
823 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000824 struct ixgbe_hw *hw = &adapter->hw;
825 switch (hw->mac.type) {
826 case ixgbe_mac_82598EB:
827 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
828 if (direction == -1)
829 direction = 0;
830 index = (((direction * 64) + queue) >> 2) & 0x1F;
831 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
832 ivar &= ~(0xFF << (8 * (queue & 0x3)));
833 ivar |= (msix_vector << (8 * (queue & 0x3)));
834 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
835 break;
836 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800837 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000838 if (direction == -1) {
839 /* other causes */
840 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
841 index = ((queue & 1) * 8);
842 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
843 ivar &= ~(0xFF << index);
844 ivar |= (msix_vector << index);
845 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
846 break;
847 } else {
848 /* tx or rx causes */
849 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
850 index = ((16 * (queue & 1)) + (8 * direction));
851 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
852 ivar &= ~(0xFF << index);
853 ivar |= (msix_vector << index);
854 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
855 break;
856 }
857 default:
858 break;
859 }
Auke Kok9a799d72007-09-15 14:07:45 -0700860}
861
Alexander Duyckfe49f042009-06-04 16:00:09 +0000862static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000863 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +0000864{
865 u32 mask;
866
Alexander Duyckbd508172010-11-16 19:27:03 -0800867 switch (adapter->hw.mac.type) {
868 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000869 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
870 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800871 break;
872 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800873 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000874 mask = (qmask & 0xFFFFFFFF);
875 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
876 mask = (qmask >> 32);
877 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800878 break;
879 default:
880 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000881 }
882}
883
Alexander Duyck729739b2012-02-08 07:51:06 +0000884void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *ring,
885 struct ixgbe_tx_buffer *tx_buffer)
Alexander Duyckd3d00232011-07-15 02:31:25 +0000886{
Alexander Duyck729739b2012-02-08 07:51:06 +0000887 if (tx_buffer->skb) {
888 dev_kfree_skb_any(tx_buffer->skb);
889 if (dma_unmap_len(tx_buffer, len))
Alexander Duyckd3d00232011-07-15 02:31:25 +0000890 dma_unmap_single(ring->dev,
Alexander Duyck729739b2012-02-08 07:51:06 +0000891 dma_unmap_addr(tx_buffer, dma),
892 dma_unmap_len(tx_buffer, len),
893 DMA_TO_DEVICE);
894 } else if (dma_unmap_len(tx_buffer, len)) {
895 dma_unmap_page(ring->dev,
896 dma_unmap_addr(tx_buffer, dma),
897 dma_unmap_len(tx_buffer, len),
898 DMA_TO_DEVICE);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000899 }
Alexander Duyck729739b2012-02-08 07:51:06 +0000900 tx_buffer->next_to_watch = NULL;
901 tx_buffer->skb = NULL;
902 dma_unmap_len_set(tx_buffer, len, 0);
903 /* tx_buffer must be completely set up in the transmit path */
Auke Kok9a799d72007-09-15 14:07:45 -0700904}
905
Alexander Duyck943561d2012-05-09 22:14:44 -0700906static void ixgbe_update_xoff_rx_lfc(struct ixgbe_adapter *adapter)
907{
908 struct ixgbe_hw *hw = &adapter->hw;
909 struct ixgbe_hw_stats *hwstats = &adapter->stats;
910 int i;
911 u32 data;
912
913 if ((hw->fc.current_mode != ixgbe_fc_full) &&
914 (hw->fc.current_mode != ixgbe_fc_rx_pause))
915 return;
916
917 switch (hw->mac.type) {
918 case ixgbe_mac_82598EB:
919 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
920 break;
921 default:
922 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
923 }
924 hwstats->lxoffrxc += data;
925
926 /* refill credits (no tx hang) if we received xoff */
927 if (!data)
928 return;
929
930 for (i = 0; i < adapter->num_tx_queues; i++)
931 clear_bit(__IXGBE_HANG_CHECK_ARMED,
932 &adapter->tx_ring[i]->state);
933}
934
John Fastabendc84d3242010-11-16 19:27:12 -0800935static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -0700936{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700937 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800938 struct ixgbe_hw_stats *hwstats = &adapter->stats;
John Fastabendc84d3242010-11-16 19:27:12 -0800939 u32 xoff[8] = {0};
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000940 u8 tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800941 int i;
Alexander Duyck943561d2012-05-09 22:14:44 -0700942 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700943
Alexander Duyck943561d2012-05-09 22:14:44 -0700944 if (adapter->ixgbe_ieee_pfc)
945 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
John Fastabendc84d3242010-11-16 19:27:12 -0800946
Alexander Duyck943561d2012-05-09 22:14:44 -0700947 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) || !pfc_en) {
948 ixgbe_update_xoff_rx_lfc(adapter);
John Fastabendc84d3242010-11-16 19:27:12 -0800949 return;
Alexander Duyck943561d2012-05-09 22:14:44 -0700950 }
John Fastabendc84d3242010-11-16 19:27:12 -0800951
952 /* update stats for each tc, only valid with PFC enabled */
953 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000954 u32 pxoffrxc;
955
John Fastabendc84d3242010-11-16 19:27:12 -0800956 switch (hw->mac.type) {
957 case ixgbe_mac_82598EB:
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000958 pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
John Fastabendc84d3242010-11-16 19:27:12 -0800959 break;
960 default:
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000961 pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
John Fastabendc84d3242010-11-16 19:27:12 -0800962 }
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000963 hwstats->pxoffrxc[i] += pxoffrxc;
964 /* Get the TC for given UP */
965 tc = netdev_get_prio_tc_map(adapter->netdev, i);
966 xoff[tc] += pxoffrxc;
Auke Kok9a799d72007-09-15 14:07:45 -0700967 }
968
John Fastabendc84d3242010-11-16 19:27:12 -0800969 /* disarm tx queues that have received xoff frames */
970 for (i = 0; i < adapter->num_tx_queues; i++) {
971 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
John Fastabendc84d3242010-11-16 19:27:12 -0800972
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000973 tc = tx_ring->dcb_tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800974 if (xoff[tc])
975 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
976 }
977}
978
979static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
980{
Alexander Duyck7d7ce682012-02-08 07:50:51 +0000981 return ring->stats.packets;
John Fastabendc84d3242010-11-16 19:27:12 -0800982}
983
984static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
985{
John Fastabend2a47fa42013-11-06 09:54:52 -0800986 struct ixgbe_adapter *adapter;
987 struct ixgbe_hw *hw;
988 u32 head, tail;
John Fastabendc84d3242010-11-16 19:27:12 -0800989
John Fastabend2a47fa42013-11-06 09:54:52 -0800990 if (ring->l2_accel_priv)
991 adapter = ring->l2_accel_priv->real_adapter;
992 else
993 adapter = netdev_priv(ring->netdev);
994
995 hw = &adapter->hw;
996 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
997 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
John Fastabendc84d3242010-11-16 19:27:12 -0800998
999 if (head != tail)
1000 return (head < tail) ?
1001 tail - head : (tail + ring->count - head);
1002
1003 return 0;
1004}
1005
1006static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
1007{
1008 u32 tx_done = ixgbe_get_tx_completed(tx_ring);
1009 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
1010 u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
John Fastabendc84d3242010-11-16 19:27:12 -08001011
1012 clear_check_for_tx_hang(tx_ring);
1013
1014 /*
1015 * Check for a hung queue, but be thorough. This verifies
1016 * that a transmit has been completed since the previous
1017 * check AND there is at least one packet pending. The
1018 * ARMED bit is set to indicate a potential hang. The
1019 * bit is cleared if a pause frame is received to remove
1020 * false hang detection due to PFC or 802.3x frames. By
1021 * requiring this to fail twice we avoid races with
1022 * pfc clearing the ARMED bit and conditions where we
1023 * run the check_tx_hang logic with a transmit completion
1024 * pending but without time to complete it yet.
1025 */
Mark Rustade90dd262014-07-22 06:51:08 +00001026 if (tx_done_old == tx_done && tx_pending)
John Fastabendc84d3242010-11-16 19:27:12 -08001027 /* make sure it is true for two checks in a row */
Mark Rustade90dd262014-07-22 06:51:08 +00001028 return test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
1029 &tx_ring->state);
1030 /* update completed stats and continue */
1031 tx_ring->tx_stats.tx_done_old = tx_done;
1032 /* reset the countdown */
1033 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
John Fastabendc84d3242010-11-16 19:27:12 -08001034
Mark Rustade90dd262014-07-22 06:51:08 +00001035 return false;
Auke Kok9a799d72007-09-15 14:07:45 -07001036}
1037
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00001038/**
1039 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
1040 * @adapter: driver private struct
1041 **/
1042static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
1043{
1044
1045 /* Do the reset outside of interrupt context */
1046 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1047 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Jacob Keller12ff3f32012-12-01 07:57:17 +00001048 e_warn(drv, "initiating reset due to tx timeout\n");
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00001049 ixgbe_service_event_schedule(adapter);
1050 }
1051}
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07001052
Auke Kok9a799d72007-09-15 14:07:45 -07001053/**
1054 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +00001055 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07001056 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -07001057 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +00001058static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001059 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07001060{
Alexander Duyckfe49f042009-06-04 16:00:09 +00001061 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckd3d00232011-07-15 02:31:25 +00001062 struct ixgbe_tx_buffer *tx_buffer;
1063 union ixgbe_adv_tx_desc *tx_desc;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07001064 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck59224552011-08-31 00:01:06 +00001065 unsigned int budget = q_vector->tx.work_limit;
Alexander Duyck729739b2012-02-08 07:51:06 +00001066 unsigned int i = tx_ring->next_to_clean;
1067
1068 if (test_bit(__IXGBE_DOWN, &adapter->state))
1069 return true;
Auke Kok9a799d72007-09-15 14:07:45 -07001070
Alexander Duyckd3d00232011-07-15 02:31:25 +00001071 tx_buffer = &tx_ring->tx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +00001072 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyck729739b2012-02-08 07:51:06 +00001073 i -= tx_ring->count;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08001074
Alexander Duyck729739b2012-02-08 07:51:06 +00001075 do {
Alexander Duyckd3d00232011-07-15 02:31:25 +00001076 union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -07001077
Alexander Duyckd3d00232011-07-15 02:31:25 +00001078 /* if next_to_watch is not set then there is no work pending */
1079 if (!eop_desc)
1080 break;
1081
Alexander Duyck7f83a9e2012-02-08 07:49:23 +00001082 /* prevent any other reads prior to eop_desc */
Alexander Duyck7e63bf42013-01-08 07:00:58 +00001083 read_barrier_depends();
Alexander Duyck7f83a9e2012-02-08 07:49:23 +00001084
Alexander Duyckd3d00232011-07-15 02:31:25 +00001085 /* if DD is not set pending work has not been completed */
1086 if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
1087 break;
1088
Alexander Duyckd3d00232011-07-15 02:31:25 +00001089 /* clear next_to_watch to prevent false hangs */
1090 tx_buffer->next_to_watch = NULL;
1091
Alexander Duyck091a6242012-02-08 07:51:01 +00001092 /* update the statistics for this packet */
1093 total_bytes += tx_buffer->bytecount;
1094 total_packets += tx_buffer->gso_segs;
1095
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00001096 /* free the skb */
Rick Jonesfe1f2a92014-09-12 17:44:06 +00001097 dev_consume_skb_any(tx_buffer->skb);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00001098
Alexander Duyck729739b2012-02-08 07:51:06 +00001099 /* unmap skb header data */
1100 dma_unmap_single(tx_ring->dev,
1101 dma_unmap_addr(tx_buffer, dma),
1102 dma_unmap_len(tx_buffer, len),
1103 DMA_TO_DEVICE);
1104
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00001105 /* clear tx_buffer data */
1106 tx_buffer->skb = NULL;
Alexander Duyck729739b2012-02-08 07:51:06 +00001107 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00001108
Alexander Duyck729739b2012-02-08 07:51:06 +00001109 /* unmap remaining buffers */
1110 while (tx_desc != eop_desc) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00001111 tx_buffer++;
1112 tx_desc++;
1113 i++;
Alexander Duyck729739b2012-02-08 07:51:06 +00001114 if (unlikely(!i)) {
1115 i -= tx_ring->count;
Alexander Duyckd3d00232011-07-15 02:31:25 +00001116 tx_buffer = tx_ring->tx_buffer_info;
Alexander Duycke4f74022012-01-31 02:59:44 +00001117 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +00001118 }
1119
Alexander Duyck729739b2012-02-08 07:51:06 +00001120 /* unmap any remaining paged data */
1121 if (dma_unmap_len(tx_buffer, len)) {
1122 dma_unmap_page(tx_ring->dev,
1123 dma_unmap_addr(tx_buffer, dma),
1124 dma_unmap_len(tx_buffer, len),
1125 DMA_TO_DEVICE);
1126 dma_unmap_len_set(tx_buffer, len, 0);
1127 }
1128 }
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08001129
Alexander Duyck729739b2012-02-08 07:51:06 +00001130 /* move us one more past the eop_desc for start of next pkt */
1131 tx_buffer++;
1132 tx_desc++;
1133 i++;
1134 if (unlikely(!i)) {
1135 i -= tx_ring->count;
1136 tx_buffer = tx_ring->tx_buffer_info;
1137 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
1138 }
1139
1140 /* issue prefetch for next Tx descriptor */
1141 prefetch(tx_desc);
1142
1143 /* update budget accounting */
1144 budget--;
1145 } while (likely(budget));
1146
1147 i += tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -07001148 tx_ring->next_to_clean = i;
Alexander Duyckd3d00232011-07-15 02:31:25 +00001149 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duyckb9537992010-11-16 19:26:58 -08001150 tx_ring->stats.bytes += total_bytes;
Alexander Duyckbd198052011-06-11 01:45:08 +00001151 tx_ring->stats.packets += total_packets;
Alexander Duyckd3d00232011-07-15 02:31:25 +00001152 u64_stats_update_end(&tx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +00001153 q_vector->tx.total_bytes += total_bytes;
1154 q_vector->tx.total_packets += total_packets;
Alexander Duyckb9537992010-11-16 19:26:58 -08001155
John Fastabendc84d3242010-11-16 19:27:12 -08001156 if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
Alexander Duyckb9537992010-11-16 19:26:58 -08001157 /* schedule immediate reset if we believe we hung */
John Fastabendc84d3242010-11-16 19:27:12 -08001158 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -08001159 e_err(drv, "Detected Tx Unit Hang\n"
1160 " Tx Queue <%d>\n"
1161 " TDH, TDT <%x>, <%x>\n"
1162 " next_to_use <%x>\n"
1163 " next_to_clean <%x>\n"
1164 "tx_buffer_info[next_to_clean]\n"
1165 " time_stamp <%lx>\n"
1166 " jiffies <%lx>\n",
1167 tx_ring->queue_index,
1168 IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
1169 IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
Alexander Duyckd3d00232011-07-15 02:31:25 +00001170 tx_ring->next_to_use, i,
1171 tx_ring->tx_buffer_info[i].time_stamp, jiffies);
John Fastabendc84d3242010-11-16 19:27:12 -08001172
1173 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
1174
1175 e_info(probe,
1176 "tx hang %d detected on queue %d, resetting adapter\n",
1177 adapter->tx_timeout_count + 1, tx_ring->queue_index);
1178
1179 /* schedule immediate reset if we believe we hung */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00001180 ixgbe_tx_timeout_reset(adapter);
Alexander Duyckb9537992010-11-16 19:26:58 -08001181
1182 /* the adapter is about to reset, no point in enabling stuff */
Alexander Duyck59224552011-08-31 00:01:06 +00001183 return true;
Alexander Duyckb9537992010-11-16 19:26:58 -08001184 }
Auke Kok9a799d72007-09-15 14:07:45 -07001185
Alexander Duyckb2d96e02012-02-07 08:14:33 +00001186 netdev_tx_completed_queue(txring_txq(tx_ring),
1187 total_packets, total_bytes);
1188
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08001189#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyck30065e62011-07-15 03:05:14 +00001190 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
Alexander Duyck7d4987d2011-05-27 05:31:37 +00001191 (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08001192 /* Make sure that anybody stopping the queue after this
1193 * sees the new next_to_clean.
1194 */
1195 smp_mb();
Alexander Duyck729739b2012-02-08 07:51:06 +00001196 if (__netif_subqueue_stopped(tx_ring->netdev,
1197 tx_ring->queue_index)
1198 && !test_bit(__IXGBE_DOWN, &adapter->state)) {
1199 netif_wake_subqueue(tx_ring->netdev,
1200 tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08001201 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -08001202 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08001203 }
Auke Kok9a799d72007-09-15 14:07:45 -07001204
Alexander Duyck59224552011-08-31 00:01:06 +00001205 return !!budget;
Auke Kok9a799d72007-09-15 14:07:45 -07001206}
1207
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001208#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001209static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001210 struct ixgbe_ring *tx_ring,
1211 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001212{
Don Skidmoreee5f7842009-11-06 12:56:20 +00001213 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001214 u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
1215 u16 reg_offset;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001216
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001217 switch (hw->mac.type) {
1218 case ixgbe_mac_82598EB:
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001219 reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001220 break;
1221 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001222 case ixgbe_mac_X540:
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001223 reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
1224 txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
1225 break;
1226 default:
1227 /* for unknown hardware do not write register */
1228 return;
1229 }
1230
1231 /*
1232 * We can enable relaxed ordering for reads, but not writes when
1233 * DCA is enabled. This is due to a known issue in some chipsets
1234 * which will cause the DCA tag to be cleared.
1235 */
1236 txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
1237 IXGBE_DCA_TXCTRL_DATA_RRO_EN |
1238 IXGBE_DCA_TXCTRL_DESC_DCA_EN;
1239
1240 IXGBE_WRITE_REG(hw, reg_offset, txctrl);
1241}
1242
1243static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
1244 struct ixgbe_ring *rx_ring,
1245 int cpu)
1246{
1247 struct ixgbe_hw *hw = &adapter->hw;
1248 u32 rxctrl = dca3_get_tag(rx_ring->dev, cpu);
1249 u8 reg_idx = rx_ring->reg_idx;
1250
1251
1252 switch (hw->mac.type) {
1253 case ixgbe_mac_82599EB:
1254 case ixgbe_mac_X540:
1255 rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001256 break;
1257 default:
1258 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001259 }
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001260
1261 /*
1262 * We can enable relaxed ordering for reads, but not writes when
1263 * DCA is enabled. This is due to a known issue in some chipsets
1264 * which will cause the DCA tag to be cleared.
1265 */
1266 rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001267 IXGBE_DCA_RXCTRL_DESC_DCA_EN;
1268
1269 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001270}
1271
1272static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
1273{
1274 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001275 struct ixgbe_ring *ring;
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001276 int cpu = get_cpu();
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001277
1278 if (q_vector->cpu == cpu)
1279 goto out_no_update;
1280
Alexander Duycka5579282012-02-08 07:50:04 +00001281 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001282 ixgbe_update_tx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001283
Alexander Duycka5579282012-02-08 07:50:04 +00001284 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001285 ixgbe_update_rx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001286
1287 q_vector->cpu = cpu;
1288out_no_update:
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001289 put_cpu();
1290}
1291
1292static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
1293{
1294 int i;
1295
1296 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
1297 return;
1298
Alexander Duycke35ec122009-05-21 13:07:12 +00001299 /* always use CB2 mode, difference is masked in the CB driver */
1300 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
1301
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001302 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001303 adapter->q_vector[i]->cpu = -1;
1304 ixgbe_update_dca(adapter->q_vector[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001305 }
1306}
1307
1308static int __ixgbe_notify_dca(struct device *dev, void *data)
1309{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08001310 struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001311 unsigned long event = *(unsigned long *)data;
1312
Don Skidmore2a72c312011-07-20 02:27:05 +00001313 if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001314 return 0;
1315
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001316 switch (event) {
1317 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001318 /* if we're already enabled, don't do it again */
1319 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1320 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +03001321 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001322 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001323 ixgbe_setup_dca(adapter);
1324 break;
1325 }
1326 /* Fall Through since DCA is disabled. */
1327 case DCA_PROVIDER_REMOVE:
1328 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
1329 dca_remove_requester(dev);
1330 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1331 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
1332 }
1333 break;
1334 }
1335
Denis V. Lunev652f0932008-03-27 14:39:17 +03001336 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001337}
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001338
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001339#endif /* CONFIG_IXGBE_DCA */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001340static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
1341 union ixgbe_adv_rx_desc *rx_desc,
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001342 struct sk_buff *skb)
1343{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001344 if (ring->netdev->features & NETIF_F_RXHASH)
Tom Herbert38da9852013-12-18 16:47:04 +00001345 skb_set_hash(skb,
1346 le32_to_cpu(rx_desc->wb.lower.hi_dword.rss),
1347 PKT_HASH_TYPE_L3);
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001348}
1349
Alexander Duyckf8003262012-03-03 02:35:52 +00001350#ifdef IXGBE_FCOE
Auke Kok9a799d72007-09-15 14:07:45 -07001351/**
Alexander Duyckff886df2011-06-11 01:45:13 +00001352 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
Alexander Duyck57efd442012-06-25 21:54:46 +00001353 * @ring: structure containing ring specific data
Alexander Duyckff886df2011-06-11 01:45:13 +00001354 * @rx_desc: advanced rx descriptor
1355 *
1356 * Returns : true if it is FCoE pkt
1357 */
Alexander Duyck57efd442012-06-25 21:54:46 +00001358static inline bool ixgbe_rx_is_fcoe(struct ixgbe_ring *ring,
Alexander Duyckff886df2011-06-11 01:45:13 +00001359 union ixgbe_adv_rx_desc *rx_desc)
1360{
1361 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1362
Alexander Duyck57efd442012-06-25 21:54:46 +00001363 return test_bit(__IXGBE_RX_FCOE, &ring->state) &&
Alexander Duyckff886df2011-06-11 01:45:13 +00001364 ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
1365 (cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
1366 IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
1367}
1368
Alexander Duyckf8003262012-03-03 02:35:52 +00001369#endif /* IXGBE_FCOE */
Alexander Duyckff886df2011-06-11 01:45:13 +00001370/**
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001371 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
Alexander Duyck8a0da212012-01-31 02:59:49 +00001372 * @ring: structure containing ring specific data
1373 * @rx_desc: current Rx descriptor being processed
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001374 * @skb: skb currently being received and modified
1375 **/
Alexander Duyck8a0da212012-01-31 02:59:49 +00001376static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
Don Skidmore8bae1b22009-07-23 18:00:39 +00001377 union ixgbe_adv_rx_desc *rx_desc,
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001378 struct sk_buff *skb)
Auke Kok9a799d72007-09-15 14:07:45 -07001379{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001380 skb_checksum_none_assert(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001381
Jesse Brandeburg712744b2008-08-26 04:26:56 -07001382 /* Rx csum disabled */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001383 if (!(ring->netdev->features & NETIF_F_RXCSUM))
Auke Kok9a799d72007-09-15 14:07:45 -07001384 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001385
1386 /* if IP and error */
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001387 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
1388 ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
Alexander Duyck8a0da212012-01-31 02:59:49 +00001389 ring->rx_stats.csum_err++;
Auke Kok9a799d72007-09-15 14:07:45 -07001390 return;
1391 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001392
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001393 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001394 return;
1395
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001396 if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
Alexander Duyckf8003262012-03-03 02:35:52 +00001397 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
Don Skidmore8bae1b22009-07-23 18:00:39 +00001398
1399 /*
1400 * 82599 errata, UDP frames with a 0 checksum can be marked as
1401 * checksum errors.
1402 */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001403 if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
1404 test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
Don Skidmore8bae1b22009-07-23 18:00:39 +00001405 return;
1406
Alexander Duyck8a0da212012-01-31 02:59:49 +00001407 ring->rx_stats.csum_err++;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001408 return;
1409 }
1410
Auke Kok9a799d72007-09-15 14:07:45 -07001411 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001412 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -07001413}
1414
Alexander Duyck84ea2592010-11-16 19:26:49 -08001415static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001416{
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001417 rx_ring->next_to_use = val;
Alexander Duyckf8003262012-03-03 02:35:52 +00001418
1419 /* update next to alloc since we have filled the ring */
1420 rx_ring->next_to_alloc = val;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001421 /*
1422 * Force memory writes to complete before letting h/w
1423 * know there are new descriptors to fetch. (Only
1424 * applicable for weak-ordered memory model archs,
1425 * such as IA-64).
1426 */
1427 wmb();
Mark Rustad84227bc2014-01-14 18:53:13 -08001428 ixgbe_write_tail(rx_ring, val);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001429}
1430
Alexander Duyckf990b792012-01-31 02:59:34 +00001431static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
1432 struct ixgbe_rx_buffer *bi)
1433{
1434 struct page *page = bi->page;
Alexander Duyckf8003262012-03-03 02:35:52 +00001435 dma_addr_t dma = bi->dma;
Alexander Duyckf990b792012-01-31 02:59:34 +00001436
Alexander Duyckf8003262012-03-03 02:35:52 +00001437 /* since we are recycling buffers we should seldom need to alloc */
1438 if (likely(dma))
Alexander Duyckf990b792012-01-31 02:59:34 +00001439 return true;
1440
Alexander Duyckf8003262012-03-03 02:35:52 +00001441 /* alloc new page for storage */
1442 if (likely(!page)) {
Mel Gorman06140022012-07-31 16:44:24 -07001443 page = __skb_alloc_pages(GFP_ATOMIC | __GFP_COLD | __GFP_COMP,
1444 bi->skb, ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf990b792012-01-31 02:59:34 +00001445 if (unlikely(!page)) {
1446 rx_ring->rx_stats.alloc_rx_page_failed++;
1447 return false;
1448 }
Alexander Duyckf8003262012-03-03 02:35:52 +00001449 bi->page = page;
Alexander Duyckf990b792012-01-31 02:59:34 +00001450 }
1451
Alexander Duyckf8003262012-03-03 02:35:52 +00001452 /* map page for use */
1453 dma = dma_map_page(rx_ring->dev, page, 0,
1454 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
Alexander Duyckf990b792012-01-31 02:59:34 +00001455
Alexander Duyckf8003262012-03-03 02:35:52 +00001456 /*
1457 * if mapping failed free memory back to system since
1458 * there isn't much point in holding memory we can't use
1459 */
1460 if (dma_mapping_error(rx_ring->dev, dma)) {
Alexander Duyckdd411ec2012-04-06 04:24:50 +00001461 __free_pages(page, ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf8003262012-03-03 02:35:52 +00001462 bi->page = NULL;
1463
Alexander Duyckf990b792012-01-31 02:59:34 +00001464 rx_ring->rx_stats.alloc_rx_page_failed++;
1465 return false;
1466 }
1467
Alexander Duyckf8003262012-03-03 02:35:52 +00001468 bi->dma = dma;
Alexander Duyckafaa9452012-07-20 08:08:12 +00001469 bi->page_offset = 0;
Alexander Duyckf8003262012-03-03 02:35:52 +00001470
Alexander Duyckf990b792012-01-31 02:59:34 +00001471 return true;
1472}
1473
Auke Kok9a799d72007-09-15 14:07:45 -07001474/**
Alexander Duyckf990b792012-01-31 02:59:34 +00001475 * ixgbe_alloc_rx_buffers - Replace used receive buffers
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001476 * @rx_ring: ring to place buffers on
1477 * @cleaned_count: number of buffers to replace
Auke Kok9a799d72007-09-15 14:07:45 -07001478 **/
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001479void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001480{
Auke Kok9a799d72007-09-15 14:07:45 -07001481 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001482 struct ixgbe_rx_buffer *bi;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001483 u16 i = rx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07001484
Alexander Duyckf8003262012-03-03 02:35:52 +00001485 /* nothing to do */
1486 if (!cleaned_count)
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001487 return;
1488
Alexander Duycke4f74022012-01-31 02:59:44 +00001489 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Alexander Duyckf990b792012-01-31 02:59:34 +00001490 bi = &rx_ring->rx_buffer_info[i];
1491 i -= rx_ring->count;
1492
Alexander Duyckf8003262012-03-03 02:35:52 +00001493 do {
1494 if (!ixgbe_alloc_mapped_page(rx_ring, bi))
Alexander Duyckf990b792012-01-31 02:59:34 +00001495 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001496
Alexander Duyckf8003262012-03-03 02:35:52 +00001497 /*
1498 * Refresh the desc even if buffer_addrs didn't change
1499 * because each write-back erases this info.
1500 */
1501 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Auke Kok9a799d72007-09-15 14:07:45 -07001502
Alexander Duyckf990b792012-01-31 02:59:34 +00001503 rx_desc++;
1504 bi++;
Auke Kok9a799d72007-09-15 14:07:45 -07001505 i++;
Alexander Duyckf990b792012-01-31 02:59:34 +00001506 if (unlikely(!i)) {
Alexander Duycke4f74022012-01-31 02:59:44 +00001507 rx_desc = IXGBE_RX_DESC(rx_ring, 0);
Alexander Duyckf990b792012-01-31 02:59:34 +00001508 bi = rx_ring->rx_buffer_info;
1509 i -= rx_ring->count;
1510 }
1511
1512 /* clear the hdr_addr for the next_to_use descriptor */
1513 rx_desc->read.hdr_addr = 0;
Alexander Duyckf8003262012-03-03 02:35:52 +00001514
1515 cleaned_count--;
1516 } while (cleaned_count);
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001517
Alexander Duyckf990b792012-01-31 02:59:34 +00001518 i += rx_ring->count;
1519
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001520 if (rx_ring->next_to_use != i)
Alexander Duyck84ea2592010-11-16 19:26:49 -08001521 ixgbe_release_rx_desc(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001522}
1523
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001524static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
1525 struct sk_buff *skb)
1526{
Alexander Duyckf8003262012-03-03 02:35:52 +00001527 u16 hdr_len = skb_headlen(skb);
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001528
1529 /* set gso_size to avoid messing up TCP MSS */
1530 skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
1531 IXGBE_CB(skb)->append_cnt);
Alexander Duyck96be80a2013-02-12 09:45:44 +00001532 skb_shinfo(skb)->gso_type = SKB_GSO_TCPV4;
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001533}
1534
1535static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
1536 struct sk_buff *skb)
1537{
1538 /* if append_cnt is 0 then frame is not RSC */
1539 if (!IXGBE_CB(skb)->append_cnt)
1540 return;
1541
1542 rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
1543 rx_ring->rx_stats.rsc_flush++;
1544
1545 ixgbe_set_rsc_gso_size(rx_ring, skb);
1546
1547 /* gso_size is computed using append_cnt so always clear it last */
1548 IXGBE_CB(skb)->append_cnt = 0;
1549}
1550
Alexander Duyck8a0da212012-01-31 02:59:49 +00001551/**
1552 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
1553 * @rx_ring: rx descriptor ring packet is being transacted on
1554 * @rx_desc: pointer to the EOP Rx descriptor
1555 * @skb: pointer to current skb being populated
1556 *
1557 * This function checks the ring, descriptor, and packet information in
1558 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
1559 * other fields within the skb.
1560 **/
1561static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
1562 union ixgbe_adv_rx_desc *rx_desc,
1563 struct sk_buff *skb)
1564{
John Fastabend43e95f12012-05-15 06:12:17 +00001565 struct net_device *dev = rx_ring->netdev;
1566
Alexander Duyck8a0da212012-01-31 02:59:49 +00001567 ixgbe_update_rsc_stats(rx_ring, skb);
1568
1569 ixgbe_rx_hash(rx_ring, rx_desc, skb);
1570
1571 ixgbe_rx_checksum(rx_ring, rx_desc, skb);
1572
Jakub Kicinskieda183c2014-04-02 10:33:28 +00001573 if (unlikely(ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS)))
1574 ixgbe_ptp_rx_hwtstamp(rx_ring->q_vector->adapter, skb);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00001575
Patrick McHardyf6469682013-04-19 02:04:27 +00001576 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
John Fastabend43e95f12012-05-15 06:12:17 +00001577 ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
Alexander Duyck8a0da212012-01-31 02:59:49 +00001578 u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001579 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
Alexander Duyck8a0da212012-01-31 02:59:49 +00001580 }
1581
1582 skb_record_rx_queue(skb, rx_ring->queue_index);
1583
John Fastabend43e95f12012-05-15 06:12:17 +00001584 skb->protocol = eth_type_trans(skb, dev);
Alexander Duyck8a0da212012-01-31 02:59:49 +00001585}
1586
1587static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
1588 struct sk_buff *skb)
1589{
1590 struct ixgbe_adapter *adapter = q_vector->adapter;
1591
Jacob Kellerb4640032013-10-01 04:33:54 -07001592 if (ixgbe_qv_busy_polling(q_vector))
Eliezer Tamir5a85e732013-06-10 11:40:20 +03001593 netif_receive_skb(skb);
1594 else if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
Alexander Duyck8a0da212012-01-31 02:59:49 +00001595 napi_gro_receive(&q_vector->napi, skb);
1596 else
1597 netif_rx(skb);
Alexander Duyckaa801752010-11-16 19:27:02 -08001598}
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001599
Alexander Duyckf8003262012-03-03 02:35:52 +00001600/**
1601 * ixgbe_is_non_eop - process handling of non-EOP buffers
1602 * @rx_ring: Rx ring being processed
1603 * @rx_desc: Rx descriptor for current buffer
1604 * @skb: Current socket buffer containing buffer in progress
1605 *
1606 * This function updates next to clean. If the buffer is an EOP buffer
1607 * this function exits returning false, otherwise it will place the
1608 * sk_buff in the next buffer to be chained and return true indicating
1609 * that this is in fact a non-EOP buffer.
1610 **/
1611static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
1612 union ixgbe_adv_rx_desc *rx_desc,
1613 struct sk_buff *skb)
1614{
1615 u32 ntc = rx_ring->next_to_clean + 1;
1616
1617 /* fetch, update, and store next to clean */
1618 ntc = (ntc < rx_ring->count) ? ntc : 0;
1619 rx_ring->next_to_clean = ntc;
1620
1621 prefetch(IXGBE_RX_DESC(rx_ring, ntc));
1622
Alexander Duyck5a02cbd2012-07-20 08:08:51 +00001623 /* update RSC append count if present */
1624 if (ring_is_rsc_enabled(rx_ring)) {
1625 __le32 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
1626 cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);
1627
1628 if (unlikely(rsc_enabled)) {
1629 u32 rsc_cnt = le32_to_cpu(rsc_enabled);
1630
1631 rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
1632 IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
1633
1634 /* update ntc based on RSC value */
1635 ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
1636 ntc &= IXGBE_RXDADV_NEXTP_MASK;
1637 ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
1638 }
1639 }
1640
1641 /* if we are the last buffer then there is nothing else to do */
Alexander Duyckf8003262012-03-03 02:35:52 +00001642 if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
1643 return false;
1644
Alexander Duyckf8003262012-03-03 02:35:52 +00001645 /* place skb in next buffer to be received */
1646 rx_ring->rx_buffer_info[ntc].skb = skb;
1647 rx_ring->rx_stats.non_eop_descs++;
1648
1649 return true;
1650}
1651
1652/**
Alexander Duyck19861ce2012-07-20 08:08:33 +00001653 * ixgbe_pull_tail - ixgbe specific version of skb_pull_tail
1654 * @rx_ring: rx descriptor ring packet is being transacted on
1655 * @skb: pointer to current skb being adjusted
1656 *
1657 * This function is an ixgbe specific version of __pskb_pull_tail. The
1658 * main difference between this version and the original function is that
1659 * this function can make several assumptions about the state of things
1660 * that allow for significant optimizations versus the standard function.
1661 * As a result we can do things like drop a frag and maintain an accurate
1662 * truesize for the skb.
1663 */
1664static void ixgbe_pull_tail(struct ixgbe_ring *rx_ring,
1665 struct sk_buff *skb)
1666{
1667 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1668 unsigned char *va;
1669 unsigned int pull_len;
1670
1671 /*
1672 * it is valid to use page_address instead of kmap since we are
1673 * working with pages allocated out of the lomem pool per
1674 * alloc_page(GFP_ATOMIC)
1675 */
1676 va = skb_frag_address(frag);
1677
1678 /*
1679 * we need the header to contain the greater of either ETH_HLEN or
1680 * 60 bytes if the skb->len is less than 60 for skb_pad.
1681 */
Alexander Duyck8496e3382014-09-05 19:22:18 -04001682 pull_len = eth_get_headlen(va, IXGBE_RX_HDR_SIZE);
Alexander Duyck19861ce2012-07-20 08:08:33 +00001683
1684 /* align pull length to size of long to optimize memcpy performance */
1685 skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));
1686
1687 /* update all of the pointers */
1688 skb_frag_size_sub(frag, pull_len);
1689 frag->page_offset += pull_len;
1690 skb->data_len -= pull_len;
1691 skb->tail += pull_len;
Alexander Duyck19861ce2012-07-20 08:08:33 +00001692}
1693
1694/**
Alexander Duyck42073d92012-07-20 08:08:28 +00001695 * ixgbe_dma_sync_frag - perform DMA sync for first frag of SKB
1696 * @rx_ring: rx descriptor ring packet is being transacted on
1697 * @skb: pointer to current skb being updated
1698 *
1699 * This function provides a basic DMA sync up for the first fragment of an
1700 * skb. The reason for doing this is that the first fragment cannot be
1701 * unmapped until we have reached the end of packet descriptor for a buffer
1702 * chain.
1703 */
1704static void ixgbe_dma_sync_frag(struct ixgbe_ring *rx_ring,
1705 struct sk_buff *skb)
1706{
1707 /* if the page was released unmap it, else just sync our portion */
1708 if (unlikely(IXGBE_CB(skb)->page_released)) {
1709 dma_unmap_page(rx_ring->dev, IXGBE_CB(skb)->dma,
1710 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
1711 IXGBE_CB(skb)->page_released = false;
1712 } else {
1713 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1714
1715 dma_sync_single_range_for_cpu(rx_ring->dev,
1716 IXGBE_CB(skb)->dma,
1717 frag->page_offset,
1718 ixgbe_rx_bufsz(rx_ring),
1719 DMA_FROM_DEVICE);
1720 }
1721 IXGBE_CB(skb)->dma = 0;
1722}
1723
1724/**
Alexander Duyckf8003262012-03-03 02:35:52 +00001725 * ixgbe_cleanup_headers - Correct corrupted or empty headers
1726 * @rx_ring: rx descriptor ring packet is being transacted on
1727 * @rx_desc: pointer to the EOP Rx descriptor
1728 * @skb: pointer to current skb being fixed
1729 *
1730 * Check for corrupted packet headers caused by senders on the local L2
1731 * embedded NIC switch not setting up their Tx Descriptors right. These
1732 * should be very rare.
1733 *
1734 * Also address the case where we are pulling data in on pages only
1735 * and as such no data is present in the skb header.
1736 *
1737 * In addition if skb is not at least 60 bytes we need to pad it so that
1738 * it is large enough to qualify as a valid Ethernet frame.
1739 *
1740 * Returns true if an error was encountered and skb was freed.
1741 **/
1742static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
1743 union ixgbe_adv_rx_desc *rx_desc,
1744 struct sk_buff *skb)
1745{
Alexander Duyckf8003262012-03-03 02:35:52 +00001746 struct net_device *netdev = rx_ring->netdev;
Alexander Duyckf8003262012-03-03 02:35:52 +00001747
1748 /* verify that the packet does not have any known errors */
1749 if (unlikely(ixgbe_test_staterr(rx_desc,
1750 IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
1751 !(netdev->features & NETIF_F_RXALL))) {
1752 dev_kfree_skb_any(skb);
1753 return true;
1754 }
1755
Alexander Duyck19861ce2012-07-20 08:08:33 +00001756 /* place header in linear portion of buffer */
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001757 if (skb_is_nonlinear(skb))
1758 ixgbe_pull_tail(rx_ring, skb);
Alexander Duyckf8003262012-03-03 02:35:52 +00001759
Alexander Duyck57efd442012-06-25 21:54:46 +00001760#ifdef IXGBE_FCOE
1761 /* do not attempt to pad FCoE Frames as this will disrupt DDP */
1762 if (ixgbe_rx_is_fcoe(rx_ring, rx_desc))
1763 return false;
1764
1765#endif
Alexander Duyckf8003262012-03-03 02:35:52 +00001766 /* if skb_pad returns an error the skb was freed */
1767 if (unlikely(skb->len < 60)) {
1768 int pad_len = 60 - skb->len;
1769
1770 if (skb_pad(skb, pad_len))
1771 return true;
1772 __skb_put(skb, pad_len);
1773 }
1774
1775 return false;
1776}
1777
1778/**
Alexander Duyckf8003262012-03-03 02:35:52 +00001779 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
1780 * @rx_ring: rx descriptor ring to store buffers on
1781 * @old_buff: donor buffer to have page reused
1782 *
Alexander Duyck0549ae22012-07-20 08:08:18 +00001783 * Synchronizes page for reuse by the adapter
Alexander Duyckf8003262012-03-03 02:35:52 +00001784 **/
1785static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
1786 struct ixgbe_rx_buffer *old_buff)
1787{
1788 struct ixgbe_rx_buffer *new_buff;
1789 u16 nta = rx_ring->next_to_alloc;
Alexander Duyckf8003262012-03-03 02:35:52 +00001790
1791 new_buff = &rx_ring->rx_buffer_info[nta];
1792
1793 /* update, and store next to alloc */
1794 nta++;
1795 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1796
1797 /* transfer page from old buffer to new buffer */
1798 new_buff->page = old_buff->page;
1799 new_buff->dma = old_buff->dma;
Alexander Duyck0549ae22012-07-20 08:08:18 +00001800 new_buff->page_offset = old_buff->page_offset;
Alexander Duyckf8003262012-03-03 02:35:52 +00001801
1802 /* sync the buffer for use by the device */
1803 dma_sync_single_range_for_device(rx_ring->dev, new_buff->dma,
Alexander Duyck0549ae22012-07-20 08:08:18 +00001804 new_buff->page_offset,
1805 ixgbe_rx_bufsz(rx_ring),
Alexander Duyckf8003262012-03-03 02:35:52 +00001806 DMA_FROM_DEVICE);
Alexander Duyckf8003262012-03-03 02:35:52 +00001807}
1808
1809/**
1810 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
1811 * @rx_ring: rx descriptor ring to transact packets on
1812 * @rx_buffer: buffer containing page to add
1813 * @rx_desc: descriptor containing length of buffer written by hardware
1814 * @skb: sk_buff to place the data into
1815 *
Alexander Duyck0549ae22012-07-20 08:08:18 +00001816 * This function will add the data contained in rx_buffer->page to the skb.
1817 * This is done either through a direct copy if the data in the buffer is
1818 * less than the skb header size, otherwise it will just attach the page as
1819 * a frag to the skb.
1820 *
1821 * The function will then update the page offset if necessary and return
1822 * true if the buffer can be reused by the adapter.
Alexander Duyckf8003262012-03-03 02:35:52 +00001823 **/
Alexander Duyck0549ae22012-07-20 08:08:18 +00001824static bool ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
Alexander Duyckf8003262012-03-03 02:35:52 +00001825 struct ixgbe_rx_buffer *rx_buffer,
Alexander Duyck0549ae22012-07-20 08:08:18 +00001826 union ixgbe_adv_rx_desc *rx_desc,
1827 struct sk_buff *skb)
Alexander Duyckf8003262012-03-03 02:35:52 +00001828{
Alexander Duyck0549ae22012-07-20 08:08:18 +00001829 struct page *page = rx_buffer->page;
1830 unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001831#if (PAGE_SIZE < 8192)
Alexander Duyck0549ae22012-07-20 08:08:18 +00001832 unsigned int truesize = ixgbe_rx_bufsz(rx_ring);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001833#else
1834 unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
1835 unsigned int last_offset = ixgbe_rx_pg_size(rx_ring) -
1836 ixgbe_rx_bufsz(rx_ring);
1837#endif
Alexander Duyck0549ae22012-07-20 08:08:18 +00001838
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001839 if ((size <= IXGBE_RX_HDR_SIZE) && !skb_is_nonlinear(skb)) {
1840 unsigned char *va = page_address(page) + rx_buffer->page_offset;
1841
1842 memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
1843
1844 /* we can reuse buffer as-is, just make sure it is local */
1845 if (likely(page_to_nid(page) == numa_node_id()))
1846 return true;
1847
1848 /* this page cannot be reused so discard it */
1849 put_page(page);
1850 return false;
1851 }
1852
Alexander Duyck0549ae22012-07-20 08:08:18 +00001853 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
1854 rx_buffer->page_offset, size, truesize);
1855
Alexander Duyck09816fb2012-07-20 08:08:23 +00001856 /* avoid re-using remote pages */
1857 if (unlikely(page_to_nid(page) != numa_node_id()))
1858 return false;
1859
1860#if (PAGE_SIZE < 8192)
1861 /* if we are only owner of page we can reuse it */
1862 if (unlikely(page_count(page) != 1))
Alexander Duyck0549ae22012-07-20 08:08:18 +00001863 return false;
1864
1865 /* flip page offset to other buffer */
1866 rx_buffer->page_offset ^= truesize;
1867
Alexander Duyck09816fb2012-07-20 08:08:23 +00001868 /*
1869 * since we are the only owner of the page and we need to
1870 * increment it, just set the value to 2 in order to avoid
1871 * an unecessary locked operation
1872 */
1873 atomic_set(&page->_count, 2);
1874#else
1875 /* move offset up to the next cache line */
1876 rx_buffer->page_offset += truesize;
1877
1878 if (rx_buffer->page_offset > last_offset)
1879 return false;
1880
Alexander Duyck0549ae22012-07-20 08:08:18 +00001881 /* bump ref count on page before it is given to the stack */
1882 get_page(page);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001883#endif
Alexander Duyck0549ae22012-07-20 08:08:18 +00001884
1885 return true;
Alexander Duyckf8003262012-03-03 02:35:52 +00001886}
1887
Alexander Duyck18806c92012-07-20 08:08:44 +00001888static struct sk_buff *ixgbe_fetch_rx_buffer(struct ixgbe_ring *rx_ring,
1889 union ixgbe_adv_rx_desc *rx_desc)
1890{
1891 struct ixgbe_rx_buffer *rx_buffer;
1892 struct sk_buff *skb;
1893 struct page *page;
1894
1895 rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
1896 page = rx_buffer->page;
1897 prefetchw(page);
1898
1899 skb = rx_buffer->skb;
1900
1901 if (likely(!skb)) {
1902 void *page_addr = page_address(page) +
1903 rx_buffer->page_offset;
1904
1905 /* prefetch first cache line of first page */
1906 prefetch(page_addr);
1907#if L1_CACHE_BYTES < 128
1908 prefetch(page_addr + L1_CACHE_BYTES);
1909#endif
1910
1911 /* allocate a skb to store the frags */
1912 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1913 IXGBE_RX_HDR_SIZE);
1914 if (unlikely(!skb)) {
1915 rx_ring->rx_stats.alloc_rx_buff_failed++;
1916 return NULL;
1917 }
1918
1919 /*
1920 * we will be copying header into skb->data in
1921 * pskb_may_pull so it is in our interest to prefetch
1922 * it now to avoid a possible cache miss
1923 */
1924 prefetchw(skb->data);
1925
1926 /*
1927 * Delay unmapping of the first packet. It carries the
1928 * header information, HW may still access the header
1929 * after the writeback. Only unmap it when EOP is
1930 * reached
1931 */
1932 if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
1933 goto dma_sync;
1934
1935 IXGBE_CB(skb)->dma = rx_buffer->dma;
1936 } else {
1937 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))
1938 ixgbe_dma_sync_frag(rx_ring, skb);
1939
1940dma_sync:
1941 /* we are reusing so sync this buffer for CPU use */
1942 dma_sync_single_range_for_cpu(rx_ring->dev,
1943 rx_buffer->dma,
1944 rx_buffer->page_offset,
1945 ixgbe_rx_bufsz(rx_ring),
1946 DMA_FROM_DEVICE);
1947 }
1948
1949 /* pull page into skb */
1950 if (ixgbe_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
1951 /* hand second half of page back to the ring */
1952 ixgbe_reuse_rx_page(rx_ring, rx_buffer);
1953 } else if (IXGBE_CB(skb)->dma == rx_buffer->dma) {
1954 /* the page has been released from the ring */
1955 IXGBE_CB(skb)->page_released = true;
1956 } else {
1957 /* we are not reusing the buffer so unmap it */
1958 dma_unmap_page(rx_ring->dev, rx_buffer->dma,
1959 ixgbe_rx_pg_size(rx_ring),
1960 DMA_FROM_DEVICE);
1961 }
1962
1963 /* clear contents of buffer_info */
1964 rx_buffer->skb = NULL;
1965 rx_buffer->dma = 0;
1966 rx_buffer->page = NULL;
1967
1968 return skb;
Alexander Duyckf8003262012-03-03 02:35:52 +00001969}
1970
1971/**
1972 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
1973 * @q_vector: structure containing interrupt and ring information
1974 * @rx_ring: rx descriptor ring to transact packets on
1975 * @budget: Total limit on number of packets to process
1976 *
1977 * This function provides a "bounce buffer" approach to Rx interrupt
1978 * processing. The advantage to this is that on systems that have
1979 * expensive overhead for IOMMU access this provides a means of avoiding
1980 * it by maintaining the mapping of the page to the syste.
1981 *
Eliezer Tamir5a85e732013-06-10 11:40:20 +03001982 * Returns amount of work completed
Alexander Duyckf8003262012-03-03 02:35:52 +00001983 **/
Eliezer Tamir5a85e732013-06-10 11:40:20 +03001984static int ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001985 struct ixgbe_ring *rx_ring,
Alexander Duyckf4de00e2012-09-25 00:29:37 +00001986 const int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07001987{
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001988 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Ben Greear3f2d1c02012-03-08 08:28:41 +00001989#ifdef IXGBE_FCOE
Alexander Duyckf8003262012-03-03 02:35:52 +00001990 struct ixgbe_adapter *adapter = q_vector->adapter;
Mark Rustad4ffdf912012-07-18 06:05:50 +00001991 int ddp_bytes;
1992 unsigned int mss = 0;
Yi Zou3d8fd382009-06-08 14:38:44 +00001993#endif /* IXGBE_FCOE */
Alexander Duyckf8003262012-03-03 02:35:52 +00001994 u16 cleaned_count = ixgbe_desc_unused(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07001995
Eric W. Biedermanfdabfc8a2014-03-14 18:00:41 -07001996 while (likely(total_rx_packets < budget)) {
Alexander Duyckf8003262012-03-03 02:35:52 +00001997 union ixgbe_adv_rx_desc *rx_desc;
1998 struct sk_buff *skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001999
Alexander Duyckf8003262012-03-03 02:35:52 +00002000 /* return some buffers to hardware, one at a time is too slow */
2001 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
2002 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
2003 cleaned_count = 0;
2004 }
Auke Kok9a799d72007-09-15 14:07:45 -07002005
Alexander Duyck18806c92012-07-20 08:08:44 +00002006 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ring->next_to_clean);
Auke Kok9a799d72007-09-15 14:07:45 -07002007
Alexander Duyckf8003262012-03-03 02:35:52 +00002008 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_DD))
2009 break;
Alexander Duyckc267fc12010-11-16 19:27:00 -08002010
Alexander Duyckf8003262012-03-03 02:35:52 +00002011 /*
2012 * This memory barrier is needed to keep us from reading
2013 * any other fields out of the rx_desc until we know the
2014 * RXD_STAT_DD bit is set
2015 */
2016 rmb();
Auke Kok9a799d72007-09-15 14:07:45 -07002017
Alexander Duyck18806c92012-07-20 08:08:44 +00002018 /* retrieve a buffer from the ring */
2019 skb = ixgbe_fetch_rx_buffer(rx_ring, rx_desc);
Alexander Duyckf8003262012-03-03 02:35:52 +00002020
Alexander Duyck18806c92012-07-20 08:08:44 +00002021 /* exit if we failed to retrieve a buffer */
2022 if (!skb)
2023 break;
Alexander Duyck4c1975d2012-01-31 02:59:23 +00002024
Auke Kok9a799d72007-09-15 14:07:45 -07002025 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00002026
Alexander Duyckf8003262012-03-03 02:35:52 +00002027 /* place incomplete frames back on ring for completion */
2028 if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
2029 continue;
Alexander Duyckf8212f92009-04-27 22:42:37 +00002030
Alexander Duyckf8003262012-03-03 02:35:52 +00002031 /* verify the packet layout is correct */
2032 if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
2033 continue;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08002034
2035 /* probably a little skewed due to removing CRC */
2036 total_rx_bytes += skb->len;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08002037
Alexander Duyck8a0da212012-01-31 02:59:49 +00002038 /* populate checksum, timestamp, VLAN, and protocol */
2039 ixgbe_process_skb_fields(rx_ring, rx_desc, skb);
2040
Yi Zou332d4a72009-05-13 13:11:53 +00002041#ifdef IXGBE_FCOE
2042 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Alexander Duyck57efd442012-06-25 21:54:46 +00002043 if (ixgbe_rx_is_fcoe(rx_ring, rx_desc)) {
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00002044 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
Mark Rustad4ffdf912012-07-18 06:05:50 +00002045 /* include DDPed FCoE data */
2046 if (ddp_bytes > 0) {
2047 if (!mss) {
2048 mss = rx_ring->netdev->mtu -
2049 sizeof(struct fcoe_hdr) -
2050 sizeof(struct fc_frame_header) -
2051 sizeof(struct fcoe_crc_eof);
2052 if (mss > 512)
2053 mss &= ~511;
2054 }
2055 total_rx_bytes += ddp_bytes;
2056 total_rx_packets += DIV_ROUND_UP(ddp_bytes,
2057 mss);
2058 }
David S. Miller823dcd22011-08-20 10:39:12 -07002059 if (!ddp_bytes) {
2060 dev_kfree_skb_any(skb);
Alexander Duyckf8003262012-03-03 02:35:52 +00002061 continue;
David S. Miller823dcd22011-08-20 10:39:12 -07002062 }
Yi Zou3d8fd382009-06-08 14:38:44 +00002063 }
Alexander Duyckf8003262012-03-03 02:35:52 +00002064
Yi Zou332d4a72009-05-13 13:11:53 +00002065#endif /* IXGBE_FCOE */
Eliezer Tamir8b80cda2013-07-10 17:13:26 +03002066 skb_mark_napi_id(skb, &q_vector->napi);
Alexander Duyck8a0da212012-01-31 02:59:49 +00002067 ixgbe_rx_skb(q_vector, skb);
Auke Kok9a799d72007-09-15 14:07:45 -07002068
Alexander Duyckf8003262012-03-03 02:35:52 +00002069 /* update budget accounting */
Alexander Duyckf4de00e2012-09-25 00:29:37 +00002070 total_rx_packets++;
Eric W. Biedermanfdabfc8a2014-03-14 18:00:41 -07002071 }
Auke Kok9a799d72007-09-15 14:07:45 -07002072
Alexander Duyckc267fc12010-11-16 19:27:00 -08002073 u64_stats_update_begin(&rx_ring->syncp);
2074 rx_ring->stats.packets += total_rx_packets;
2075 rx_ring->stats.bytes += total_rx_bytes;
2076 u64_stats_update_end(&rx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +00002077 q_vector->rx.total_packets += total_rx_packets;
2078 q_vector->rx.total_bytes += total_rx_bytes;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002079
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002080 return total_rx_packets;
Auke Kok9a799d72007-09-15 14:07:45 -07002081}
2082
Cong Wange0d10952013-08-01 11:10:25 +08002083#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002084/* must be called with local_bh_disable()d */
2085static int ixgbe_low_latency_recv(struct napi_struct *napi)
2086{
2087 struct ixgbe_q_vector *q_vector =
2088 container_of(napi, struct ixgbe_q_vector, napi);
2089 struct ixgbe_adapter *adapter = q_vector->adapter;
2090 struct ixgbe_ring *ring;
2091 int found = 0;
2092
2093 if (test_bit(__IXGBE_DOWN, &adapter->state))
2094 return LL_FLUSH_FAILED;
2095
2096 if (!ixgbe_qv_lock_poll(q_vector))
2097 return LL_FLUSH_BUSY;
2098
2099 ixgbe_for_each_ring(ring, q_vector->rx) {
2100 found = ixgbe_clean_rx_irq(q_vector, ring, 4);
Jacob Kellerb4640032013-10-01 04:33:54 -07002101#ifdef BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +03002102 if (found)
2103 ring->stats.cleaned += found;
2104 else
2105 ring->stats.misses++;
2106#endif
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002107 if (found)
2108 break;
2109 }
2110
2111 ixgbe_qv_unlock_poll(q_vector);
2112
2113 return found;
2114}
Cong Wange0d10952013-08-01 11:10:25 +08002115#endif /* CONFIG_NET_RX_BUSY_POLL */
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002116
Auke Kok9a799d72007-09-15 14:07:45 -07002117/**
2118 * ixgbe_configure_msix - Configure MSI-X hardware
2119 * @adapter: board private structure
2120 *
2121 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
2122 * interrupts.
2123 **/
2124static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
2125{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002126 struct ixgbe_q_vector *q_vector;
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002127 int v_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002128 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07002129
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00002130 /* Populate MSIX to EITR Select */
2131 if (adapter->num_vfs > 32) {
2132 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
2133 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
2134 }
2135
Jesse Brandeburg4df10462009-03-13 22:15:31 +00002136 /*
2137 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002138 * corresponding register.
2139 */
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002140 for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002141 struct ixgbe_ring *ring;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002142 q_vector = adapter->q_vector[v_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002143
Alexander Duycka5579282012-02-08 07:50:04 +00002144 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002145 ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002146
Alexander Duycka5579282012-02-08 07:50:04 +00002147 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002148 ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002149
Alexander Duyckfe49f042009-06-04 16:00:09 +00002150 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002151 }
2152
Alexander Duyckbd508172010-11-16 19:27:03 -08002153 switch (adapter->hw.mac.type) {
2154 case ixgbe_mac_82598EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002155 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
Joe Perchese8e9f692010-09-07 21:34:53 +00002156 v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08002157 break;
2158 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002159 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002160 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08002161 break;
Alexander Duyckbd508172010-11-16 19:27:03 -08002162 default:
2163 break;
2164 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002165 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07002166
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07002167 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002168 mask = IXGBE_EIMS_ENABLE_MASK;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002169 mask &= ~(IXGBE_EIMS_OTHER |
2170 IXGBE_EIMS_MAILBOX |
2171 IXGBE_EIMS_LSC);
2172
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002173 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07002174}
2175
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002176enum latency_range {
2177 lowest_latency = 0,
2178 low_latency = 1,
2179 bulk_latency = 2,
2180 latency_invalid = 255
2181};
2182
2183/**
2184 * ixgbe_update_itr - update the dynamic ITR value based on statistics
Alexander Duyckbd198052011-06-11 01:45:08 +00002185 * @q_vector: structure containing interrupt and ring information
2186 * @ring_container: structure containing ring performance data
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002187 *
2188 * Stores a new ITR value based on packets and byte
2189 * counts during the last interrupt. The advantage of per interrupt
2190 * computation is faster updates and more accurate ITR for the current
2191 * traffic pattern. Constants in this function were computed
2192 * based on theoretical maximum wire speed and thresholds were set based
2193 * on testing data as well as attempting to minimize response time
2194 * while increasing bulk throughput.
2195 * this functionality is controlled by the InterruptThrottleRate module
2196 * parameter (see ixgbe_param.c)
2197 **/
Alexander Duyckbd198052011-06-11 01:45:08 +00002198static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
2199 struct ixgbe_ring_container *ring_container)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002200{
Alexander Duyckbd198052011-06-11 01:45:08 +00002201 int bytes = ring_container->total_bytes;
2202 int packets = ring_container->total_packets;
2203 u32 timepassed_us;
Alexander Duyck621bd702012-02-08 07:50:20 +00002204 u64 bytes_perint;
Alexander Duyckbd198052011-06-11 01:45:08 +00002205 u8 itr_setting = ring_container->itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002206
2207 if (packets == 0)
Alexander Duyckbd198052011-06-11 01:45:08 +00002208 return;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002209
2210 /* simple throttlerate management
Alexander Duyck621bd702012-02-08 07:50:20 +00002211 * 0-10MB/s lowest (100000 ints/s)
2212 * 10-20MB/s low (20000 ints/s)
2213 * 20-1249MB/s bulk (8000 ints/s)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002214 */
2215 /* what was last interrupt timeslice? */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002216 timepassed_us = q_vector->itr >> 2;
Don Skidmorebdbeefe2013-03-02 07:17:37 +00002217 if (timepassed_us == 0)
2218 return;
2219
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002220 bytes_perint = bytes / timepassed_us; /* bytes/usec */
2221
2222 switch (itr_setting) {
2223 case lowest_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002224 if (bytes_perint > 10)
Alexander Duyckbd198052011-06-11 01:45:08 +00002225 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002226 break;
2227 case low_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002228 if (bytes_perint > 20)
Alexander Duyckbd198052011-06-11 01:45:08 +00002229 itr_setting = bulk_latency;
Alexander Duyck621bd702012-02-08 07:50:20 +00002230 else if (bytes_perint <= 10)
Alexander Duyckbd198052011-06-11 01:45:08 +00002231 itr_setting = lowest_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002232 break;
2233 case bulk_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002234 if (bytes_perint <= 20)
Alexander Duyckbd198052011-06-11 01:45:08 +00002235 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002236 break;
2237 }
2238
Alexander Duyckbd198052011-06-11 01:45:08 +00002239 /* clear work counters since we have the values we need */
2240 ring_container->total_bytes = 0;
2241 ring_container->total_packets = 0;
2242
2243 /* write updated itr to ring container */
2244 ring_container->itr = itr_setting;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002245}
2246
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002247/**
2248 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00002249 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002250 *
2251 * This function is made to be called by ethtool and by the driver
2252 * when it needs to update EITR registers at runtime. Hardware
2253 * specific quirks/differences are taken care of here.
2254 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00002255void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002256{
Alexander Duyckfe49f042009-06-04 16:00:09 +00002257 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002258 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002259 int v_idx = q_vector->v_idx;
Alexander Duyck5d967eb2012-02-08 07:49:43 +00002260 u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002261
Alexander Duyckbd508172010-11-16 19:27:03 -08002262 switch (adapter->hw.mac.type) {
2263 case ixgbe_mac_82598EB:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002264 /* must write high and low 16 bits to reset counter */
2265 itr_reg |= (itr_reg << 16);
Alexander Duyckbd508172010-11-16 19:27:03 -08002266 break;
2267 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002268 case ixgbe_mac_X540:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002269 /*
2270 * set the WDIS bit to not clear the timer bits and cause an
2271 * immediate assertion of the interrupt
2272 */
2273 itr_reg |= IXGBE_EITR_CNT_WDIS;
Alexander Duyckbd508172010-11-16 19:27:03 -08002274 break;
2275 default:
2276 break;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002277 }
2278 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
2279}
2280
Alexander Duyckbd198052011-06-11 01:45:08 +00002281static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002282{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002283 u32 new_itr = q_vector->itr;
Alexander Duyckbd198052011-06-11 01:45:08 +00002284 u8 current_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002285
Alexander Duyckbd198052011-06-11 01:45:08 +00002286 ixgbe_update_itr(q_vector, &q_vector->tx);
2287 ixgbe_update_itr(q_vector, &q_vector->rx);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002288
Alexander Duyck08c88332011-06-11 01:45:03 +00002289 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002290
2291 switch (current_itr) {
2292 /* counts and packets in update_itr are dependent on these numbers */
2293 case lowest_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002294 new_itr = IXGBE_100K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002295 break;
2296 case low_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002297 new_itr = IXGBE_20K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002298 break;
2299 case bulk_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002300 new_itr = IXGBE_8K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002301 break;
Alexander Duyckbd198052011-06-11 01:45:08 +00002302 default:
2303 break;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002304 }
2305
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002306 if (new_itr != q_vector->itr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00002307 /* do an exponential smoothing */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002308 new_itr = (10 * new_itr * q_vector->itr) /
2309 ((9 * new_itr) + q_vector->itr);
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002310
Alexander Duyckbd198052011-06-11 01:45:08 +00002311 /* save the algorithm value here */
Alexander Duyck5d967eb2012-02-08 07:49:43 +00002312 q_vector->itr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002313
2314 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002315 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002316}
2317
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002318/**
Alexander Duyckde88eee2012-02-08 07:49:59 +00002319 * ixgbe_check_overtemp_subtask - check for over temperature
Alexander Duyckf0f97782011-04-22 04:08:09 +00002320 * @adapter: pointer to adapter
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002321 **/
Alexander Duyckf0f97782011-04-22 04:08:09 +00002322static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002323{
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002324 struct ixgbe_hw *hw = &adapter->hw;
2325 u32 eicr = adapter->interrupt_event;
2326
Alexander Duyckf0f97782011-04-22 04:08:09 +00002327 if (test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perches7ca647b2010-09-07 21:35:40 +00002328 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002329
Alexander Duyckf0f97782011-04-22 04:08:09 +00002330 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
2331 !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
2332 return;
2333
2334 adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2335
Joe Perches7ca647b2010-09-07 21:35:40 +00002336 switch (hw->device_id) {
Alexander Duyckf0f97782011-04-22 04:08:09 +00002337 case IXGBE_DEV_ID_82599_T3_LOM:
2338 /*
2339 * Since the warning interrupt is for both ports
2340 * we don't have to check if:
2341 * - This interrupt wasn't for our port.
2342 * - We may have missed the interrupt so always have to
2343 * check if we got a LSC
2344 */
2345 if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
2346 !(eicr & IXGBE_EICR_LSC))
2347 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002348
Alexander Duyckf0f97782011-04-22 04:08:09 +00002349 if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
Josh Hay3d292262012-12-15 03:28:19 +00002350 u32 speed;
Alexander Duyckf0f97782011-04-22 04:08:09 +00002351 bool link_up = false;
2352
Josh Hay3d292262012-12-15 03:28:19 +00002353 hw->mac.ops.check_link(hw, &speed, &link_up, false);
Joe Perches7ca647b2010-09-07 21:35:40 +00002354
Alexander Duyckf0f97782011-04-22 04:08:09 +00002355 if (link_up)
2356 return;
2357 }
2358
2359 /* Check if this is not due to overtemp */
2360 if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
2361 return;
2362
2363 break;
Joe Perches7ca647b2010-09-07 21:35:40 +00002364 default:
2365 if (!(eicr & IXGBE_EICR_GPI_SDP0))
2366 return;
2367 break;
2368 }
2369 e_crit(drv,
2370 "Network adapter has been stopped because it has over heated. "
2371 "Restart the computer. If the problem persists, "
2372 "power off the system and replace the adapter\n");
Alexander Duyckf0f97782011-04-22 04:08:09 +00002373
2374 adapter->interrupt_event = 0;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002375}
2376
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002377static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
2378{
2379 struct ixgbe_hw *hw = &adapter->hw;
2380
2381 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
2382 (eicr & IXGBE_EICR_GPI_SDP1)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002383 e_crit(probe, "Fan has stopped, replace the adapter\n");
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002384 /* write to clear the interrupt */
2385 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
2386 }
2387}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002388
Jacob Keller4f51bf72011-08-20 04:49:45 +00002389static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
2390{
2391 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
2392 return;
2393
2394 switch (adapter->hw.mac.type) {
2395 case ixgbe_mac_82599EB:
2396 /*
2397 * Need to check link state so complete overtemp check
2398 * on service task
2399 */
2400 if (((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)) &&
2401 (!test_bit(__IXGBE_DOWN, &adapter->state))) {
2402 adapter->interrupt_event = eicr;
2403 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2404 ixgbe_service_event_schedule(adapter);
2405 return;
2406 }
2407 return;
2408 case ixgbe_mac_X540:
2409 if (!(eicr & IXGBE_EICR_TS))
2410 return;
2411 break;
2412 default:
2413 return;
2414 }
2415
2416 e_crit(drv,
2417 "Network adapter has been stopped because it has over heated. "
2418 "Restart the computer. If the problem persists, "
2419 "power off the system and replace the adapter\n");
2420}
2421
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002422static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
2423{
2424 struct ixgbe_hw *hw = &adapter->hw;
2425
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002426 if (eicr & IXGBE_EICR_GPI_SDP2) {
2427 /* Clear the interrupt */
2428 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
Alexander Duyck70864002011-04-27 09:13:56 +00002429 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2430 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
2431 ixgbe_service_event_schedule(adapter);
2432 }
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002433 }
2434
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002435 if (eicr & IXGBE_EICR_GPI_SDP1) {
2436 /* Clear the interrupt */
2437 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
Alexander Duyck70864002011-04-27 09:13:56 +00002438 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2439 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
2440 ixgbe_service_event_schedule(adapter);
2441 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002442 }
2443}
2444
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002445static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
2446{
2447 struct ixgbe_hw *hw = &adapter->hw;
2448
2449 adapter->lsc_int++;
2450 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
2451 adapter->link_check_timeout = jiffies;
2452 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2453 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00002454 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00002455 ixgbe_service_event_schedule(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002456 }
2457}
2458
Alexander Duyckfe49f042009-06-04 16:00:09 +00002459static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
2460 u64 qmask)
2461{
2462 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002463 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002464
Alexander Duyckbd508172010-11-16 19:27:03 -08002465 switch (hw->mac.type) {
2466 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002467 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002468 IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
2469 break;
2470 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002471 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002472 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002473 if (mask)
2474 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002475 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002476 if (mask)
2477 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
2478 break;
2479 default:
2480 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002481 }
2482 /* skip the flush */
2483}
2484
2485static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002486 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +00002487{
2488 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002489 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002490
Alexander Duyckbd508172010-11-16 19:27:03 -08002491 switch (hw->mac.type) {
2492 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002493 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002494 IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
2495 break;
2496 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002497 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002498 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002499 if (mask)
2500 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002501 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002502 if (mask)
2503 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
2504 break;
2505 default:
2506 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002507 }
2508 /* skip the flush */
2509}
2510
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002511/**
Alexander Duyck2c4af692011-07-15 07:29:55 +00002512 * ixgbe_irq_enable - Enable default interrupt generation settings
2513 * @adapter: board private structure
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002514 **/
Alexander Duyck2c4af692011-07-15 07:29:55 +00002515static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
2516 bool flush)
Auke Kok9a799d72007-09-15 14:07:45 -07002517{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002518 u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002519
Alexander Duyck2c4af692011-07-15 07:29:55 +00002520 /* don't reenable LSC while waiting for link */
2521 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
2522 mask &= ~IXGBE_EIMS_LSC;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002523
Alexander Duyck2c4af692011-07-15 07:29:55 +00002524 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
Jacob Keller4f51bf72011-08-20 04:49:45 +00002525 switch (adapter->hw.mac.type) {
2526 case ixgbe_mac_82599EB:
2527 mask |= IXGBE_EIMS_GPI_SDP0;
2528 break;
2529 case ixgbe_mac_X540:
2530 mask |= IXGBE_EIMS_TS;
2531 break;
2532 default:
2533 break;
2534 }
Alexander Duyck2c4af692011-07-15 07:29:55 +00002535 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2536 mask |= IXGBE_EIMS_GPI_SDP1;
2537 switch (adapter->hw.mac.type) {
2538 case ixgbe_mac_82599EB:
Alexander Duyck2c4af692011-07-15 07:29:55 +00002539 mask |= IXGBE_EIMS_GPI_SDP1;
2540 mask |= IXGBE_EIMS_GPI_SDP2;
Don Skidmore858bc082011-08-04 09:28:30 +00002541 case ixgbe_mac_X540:
2542 mask |= IXGBE_EIMS_ECC;
Alexander Duyck2c4af692011-07-15 07:29:55 +00002543 mask |= IXGBE_EIMS_MAILBOX;
2544 break;
2545 default:
2546 break;
2547 }
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002548
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002549 if (adapter->hw.mac.type == ixgbe_mac_X540)
2550 mask |= IXGBE_EIMS_TIMESYNC;
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002551
Alexander Duyck2c4af692011-07-15 07:29:55 +00002552 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2553 !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
2554 mask |= IXGBE_EIMS_FLOW_DIR;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002555
Alexander Duyck2c4af692011-07-15 07:29:55 +00002556 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
2557 if (queues)
2558 ixgbe_irq_enable_queues(adapter, ~0);
2559 if (flush)
2560 IXGBE_WRITE_FLUSH(&adapter->hw);
Auke Kok9a799d72007-09-15 14:07:45 -07002561}
2562
Alexander Duyck2c4af692011-07-15 07:29:55 +00002563static irqreturn_t ixgbe_msix_other(int irq, void *data)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002564{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002565 struct ixgbe_adapter *adapter = data;
2566 struct ixgbe_hw *hw = &adapter->hw;
2567 u32 eicr;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002568
Alexander Duyck2c4af692011-07-15 07:29:55 +00002569 /*
2570 * Workaround for Silicon errata. Use clear-by-write instead
2571 * of clear-by-read. Reading with EICS will return the
2572 * interrupt causes without clearing, which later be done
2573 * with the write to EICR.
2574 */
2575 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
Jacob Kellerd87d8302013-03-02 07:51:42 +00002576
2577 /* The lower 16bits of the EICR register are for the queue interrupts
2578 * which should be masked here in order to not accidently clear them if
2579 * the bits are high when ixgbe_msix_other is called. There is a race
2580 * condition otherwise which results in possible performance loss
2581 * especially if the ixgbe_msix_other interrupt is triggering
2582 * consistently (as it would when PPS is turned on for the X540 device)
2583 */
2584 eicr &= 0xFFFF0000;
2585
Alexander Duyck2c4af692011-07-15 07:29:55 +00002586 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002587
Alexander Duyck2c4af692011-07-15 07:29:55 +00002588 if (eicr & IXGBE_EICR_LSC)
2589 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002590
Alexander Duyck2c4af692011-07-15 07:29:55 +00002591 if (eicr & IXGBE_EICR_MAILBOX)
2592 ixgbe_msg_task(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002593
Alexander Duyck2c4af692011-07-15 07:29:55 +00002594 switch (hw->mac.type) {
2595 case ixgbe_mac_82599EB:
2596 case ixgbe_mac_X540:
Don Skidmored773ce22014-02-25 17:58:53 -08002597 if (eicr & IXGBE_EICR_ECC) {
2598 e_info(link, "Received ECC Err, initiating reset\n");
2599 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
2600 ixgbe_service_event_schedule(adapter);
2601 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
2602 }
Alexander Duyck2c4af692011-07-15 07:29:55 +00002603 /* Handle Flow Director Full threshold interrupt */
2604 if (eicr & IXGBE_EICR_FLOW_DIR) {
2605 int reinit_count = 0;
2606 int i;
2607 for (i = 0; i < adapter->num_tx_queues; i++) {
2608 struct ixgbe_ring *ring = adapter->tx_ring[i];
2609 if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
2610 &ring->state))
2611 reinit_count++;
2612 }
2613 if (reinit_count) {
2614 /* no more flow director interrupts until after init */
2615 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
2616 adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
2617 ixgbe_service_event_schedule(adapter);
2618 }
2619 }
2620 ixgbe_check_sfp_event(adapter, eicr);
Jacob Keller4f51bf72011-08-20 04:49:45 +00002621 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyck2c4af692011-07-15 07:29:55 +00002622 break;
2623 default:
2624 break;
Auke Kok9a799d72007-09-15 14:07:45 -07002625 }
2626
Alexander Duyck2c4af692011-07-15 07:29:55 +00002627 ixgbe_check_fan_failure(adapter, eicr);
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002628
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002629 if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2630 ixgbe_ptp_check_pps_event(adapter, eicr);
Auke Kok9a799d72007-09-15 14:07:45 -07002631
Alexander Duyck2c4af692011-07-15 07:29:55 +00002632 /* re-enable the original interrupt state, no lsc, no queues */
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002633 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyck2c4af692011-07-15 07:29:55 +00002634 ixgbe_irq_enable(adapter, false, false);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002635
Alexander Duyck2c4af692011-07-15 07:29:55 +00002636 return IRQ_HANDLED;
2637}
2638
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002639static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
Auke Kok9a799d72007-09-15 14:07:45 -07002640{
2641 struct ixgbe_q_vector *q_vector = data;
2642
Auke Kok9a799d72007-09-15 14:07:45 -07002643 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002644
2645 if (q_vector->rx.ring || q_vector->tx.ring)
2646 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002647
2648 return IRQ_HANDLED;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002649}
2650
Auke Kok9a799d72007-09-15 14:07:45 -07002651/**
Alexander Duyckeb01b972012-02-08 07:51:27 +00002652 * ixgbe_poll - NAPI Rx polling callback
2653 * @napi: structure for representing this polling device
2654 * @budget: how many packets driver is allowed to clean
2655 *
2656 * This function is used for legacy and MSI, NAPI mode
2657 **/
Jeff Kirsher8af3c332012-02-18 07:08:14 +00002658int ixgbe_poll(struct napi_struct *napi, int budget)
Alexander Duyckeb01b972012-02-08 07:51:27 +00002659{
2660 struct ixgbe_q_vector *q_vector =
2661 container_of(napi, struct ixgbe_q_vector, napi);
2662 struct ixgbe_adapter *adapter = q_vector->adapter;
2663 struct ixgbe_ring *ring;
2664 int per_ring_budget;
2665 bool clean_complete = true;
2666
2667#ifdef CONFIG_IXGBE_DCA
2668 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2669 ixgbe_update_dca(q_vector);
2670#endif
2671
2672 ixgbe_for_each_ring(ring, q_vector->tx)
2673 clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);
2674
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002675 if (!ixgbe_qv_lock_napi(q_vector))
2676 return budget;
2677
Alexander Duyckeb01b972012-02-08 07:51:27 +00002678 /* attempt to distribute budget to each queue fairly, but don't allow
2679 * the budget to go below 1 because we'll exit polling */
2680 if (q_vector->rx.count > 1)
2681 per_ring_budget = max(budget/q_vector->rx.count, 1);
2682 else
2683 per_ring_budget = budget;
2684
2685 ixgbe_for_each_ring(ring, q_vector->rx)
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002686 clean_complete &= (ixgbe_clean_rx_irq(q_vector, ring,
2687 per_ring_budget) < per_ring_budget);
Alexander Duyckeb01b972012-02-08 07:51:27 +00002688
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002689 ixgbe_qv_unlock_napi(q_vector);
Alexander Duyckeb01b972012-02-08 07:51:27 +00002690 /* If all work not completed, return budget and keep polling */
2691 if (!clean_complete)
2692 return budget;
2693
2694 /* all work done, exit the polling mode */
2695 napi_complete(napi);
2696 if (adapter->rx_itr_setting & 1)
2697 ixgbe_set_itr(q_vector);
2698 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2699 ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));
2700
2701 return 0;
2702}
2703
2704/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002705 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2706 * @adapter: board private structure
2707 *
2708 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2709 * interrupts from the kernel.
2710 **/
2711static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2712{
2713 struct net_device *netdev = adapter->netdev;
Alexander Duyck207867f2011-07-15 03:05:37 +00002714 int vector, err;
Joe Perchese8e9f692010-09-07 21:34:53 +00002715 int ri = 0, ti = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002716
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002717 for (vector = 0; vector < adapter->num_q_vectors; vector++) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002718 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
Alexander Duyck207867f2011-07-15 03:05:37 +00002719 struct msix_entry *entry = &adapter->msix_entries[vector];
Robert Olssoncb13fc22008-11-25 16:43:52 -08002720
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002721 if (q_vector->tx.ring && q_vector->rx.ring) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002722 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002723 "%s-%s-%d", netdev->name, "TxRx", ri++);
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002724 ti++;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002725 } else if (q_vector->rx.ring) {
2726 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2727 "%s-%s-%d", netdev->name, "rx", ri++);
2728 } else if (q_vector->tx.ring) {
2729 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2730 "%s-%s-%d", netdev->name, "tx", ti++);
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002731 } else {
2732 /* skip this unused q_vector */
2733 continue;
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002734 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002735 err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
2736 q_vector->name, q_vector);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002737 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002738 e_err(probe, "request_irq failed for MSIX interrupt "
Emil Tantilov849c4542010-06-03 16:53:41 +00002739 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002740 goto free_queue_irqs;
2741 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002742 /* If Flow Director is enabled, set interrupt affinity */
2743 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
2744 /* assign the mask for this irq */
2745 irq_set_affinity_hint(entry->vector,
Alexander Duyckde88eee2012-02-08 07:49:59 +00002746 &q_vector->affinity_mask);
Alexander Duyck207867f2011-07-15 03:05:37 +00002747 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002748 }
2749
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002750 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyck2c4af692011-07-15 07:29:55 +00002751 ixgbe_msix_other, 0, netdev->name, adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002752 if (err) {
Alexander Duyckde88eee2012-02-08 07:49:59 +00002753 e_err(probe, "request_irq for msix_other failed: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002754 goto free_queue_irqs;
2755 }
2756
2757 return 0;
2758
2759free_queue_irqs:
Alexander Duyck207867f2011-07-15 03:05:37 +00002760 while (vector) {
2761 vector--;
2762 irq_set_affinity_hint(adapter->msix_entries[vector].vector,
2763 NULL);
2764 free_irq(adapter->msix_entries[vector].vector,
2765 adapter->q_vector[vector]);
2766 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002767 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2768 pci_disable_msix(adapter->pdev);
2769 kfree(adapter->msix_entries);
2770 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002771 return err;
2772}
2773
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002774/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002775 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002776 * @irq: interrupt number
2777 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002778 **/
2779static irqreturn_t ixgbe_intr(int irq, void *data)
2780{
Alexander Duycka65151ba22011-05-27 05:31:32 +00002781 struct ixgbe_adapter *adapter = data;
Auke Kok9a799d72007-09-15 14:07:45 -07002782 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002783 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002784 u32 eicr;
2785
Don Skidmore54037502009-02-21 15:42:56 -08002786 /*
Alexander Duyck24ddd962012-02-10 02:08:32 +00002787 * Workaround for silicon errata #26 on 82598. Mask the interrupt
Don Skidmore54037502009-02-21 15:42:56 -08002788 * before the read of EICR.
2789 */
2790 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2791
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002792 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
Stephen Hemminger52f33af2011-12-22 16:34:52 +00002793 * therefore no explicit interrupt disable is necessary */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002794 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002795 if (!eicr) {
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002796 /*
2797 * shared interrupt alert!
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002798 * make sure interrupts are enabled because the read will
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002799 * have disabled interrupts due to EIAM
2800 * finish the workaround of silicon errata on 82598. Unmask
2801 * the interrupt that we masked before the EICR read.
2802 */
2803 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2804 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07002805 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002806 }
Auke Kok9a799d72007-09-15 14:07:45 -07002807
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002808 if (eicr & IXGBE_EICR_LSC)
2809 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002810
Alexander Duyckbd508172010-11-16 19:27:03 -08002811 switch (hw->mac.type) {
2812 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002813 ixgbe_check_sfp_event(adapter, eicr);
Don Skidmore0ccb9742011-08-04 02:07:48 +00002814 /* Fall through */
2815 case ixgbe_mac_X540:
Don Skidmored773ce22014-02-25 17:58:53 -08002816 if (eicr & IXGBE_EICR_ECC) {
2817 e_info(link, "Received ECC Err, initiating reset\n");
2818 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
2819 ixgbe_service_event_schedule(adapter);
2820 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
2821 }
Jacob Keller4f51bf72011-08-20 04:49:45 +00002822 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyckbd508172010-11-16 19:27:03 -08002823 break;
2824 default:
2825 break;
2826 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002827
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002828 ixgbe_check_fan_failure(adapter, eicr);
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002829 if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2830 ixgbe_ptp_check_pps_event(adapter, eicr);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002831
Alexander Duyckb9f6ed22012-02-08 07:49:54 +00002832 /* would disable interrupts here but EIAM disabled it */
2833 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002834
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002835 /*
2836 * re-enable link(maybe) and non-queue interrupts, no flush.
2837 * ixgbe_poll will re-enable the queue interrupts
2838 */
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002839 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2840 ixgbe_irq_enable(adapter, false, false);
2841
Auke Kok9a799d72007-09-15 14:07:45 -07002842 return IRQ_HANDLED;
2843}
2844
2845/**
2846 * ixgbe_request_irq - initialize interrupts
2847 * @adapter: board private structure
2848 *
2849 * Attempts to configure interrupts using the best available
2850 * capabilities of the hardware and kernel.
2851 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002852static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002853{
2854 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002855 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002856
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002857 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002858 err = ixgbe_request_msix_irqs(adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002859 else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
Joe Perchesa0607fd2009-11-18 23:29:17 -08002860 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002861 netdev->name, adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002862 else
Joe Perchesa0607fd2009-11-18 23:29:17 -08002863 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002864 netdev->name, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002865
Alexander Duyckde88eee2012-02-08 07:49:59 +00002866 if (err)
Emil Tantilov396e7992010-07-01 20:05:12 +00002867 e_err(probe, "request_irq failed, Error %d\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07002868
Auke Kok9a799d72007-09-15 14:07:45 -07002869 return err;
2870}
2871
2872static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2873{
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002874 int vector;
Auke Kok9a799d72007-09-15 14:07:45 -07002875
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002876 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duycka65151ba22011-05-27 05:31:32 +00002877 free_irq(adapter->pdev->irq, adapter);
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002878 return;
Auke Kok9a799d72007-09-15 14:07:45 -07002879 }
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002880
2881 for (vector = 0; vector < adapter->num_q_vectors; vector++) {
2882 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2883 struct msix_entry *entry = &adapter->msix_entries[vector];
2884
2885 /* free only the irqs that were actually requested */
2886 if (!q_vector->rx.ring && !q_vector->tx.ring)
2887 continue;
2888
2889 /* clear the affinity_mask in the IRQ descriptor */
2890 irq_set_affinity_hint(entry->vector, NULL);
2891
2892 free_irq(entry->vector, q_vector);
2893 }
2894
2895 free_irq(adapter->msix_entries[vector++].vector, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002896}
2897
2898/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002899 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2900 * @adapter: board private structure
2901 **/
2902static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2903{
Alexander Duyckbd508172010-11-16 19:27:03 -08002904 switch (adapter->hw.mac.type) {
2905 case ixgbe_mac_82598EB:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002906 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002907 break;
2908 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002909 case ixgbe_mac_X540:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002910 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
2911 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002912 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002913 break;
2914 default:
2915 break;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002916 }
2917 IXGBE_WRITE_FLUSH(&adapter->hw);
2918 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002919 int vector;
2920
2921 for (vector = 0; vector < adapter->num_q_vectors; vector++)
2922 synchronize_irq(adapter->msix_entries[vector].vector);
2923
2924 synchronize_irq(adapter->msix_entries[vector++].vector);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002925 } else {
2926 synchronize_irq(adapter->pdev->irq);
2927 }
2928}
2929
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002930/**
Auke Kok9a799d72007-09-15 14:07:45 -07002931 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
2932 *
2933 **/
2934static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
2935{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002936 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002937
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002938 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002939
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002940 ixgbe_set_ivar(adapter, 0, 0, 0);
2941 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002942
Emil Tantilov396e7992010-07-01 20:05:12 +00002943 e_info(hw, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07002944}
2945
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002946/**
2947 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
2948 * @adapter: board private structure
2949 * @ring: structure containing ring specific data
2950 *
2951 * Configure the Tx descriptor ring after a reset.
2952 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00002953void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
2954 struct ixgbe_ring *ring)
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002955{
2956 struct ixgbe_hw *hw = &adapter->hw;
2957 u64 tdba = ring->dma;
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002958 int wait_loop = 10;
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002959 u32 txdctl = IXGBE_TXDCTL_ENABLE;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002960 u8 reg_idx = ring->reg_idx;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002961
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002962 /* disable queue to avoid issues while updating state */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002963 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002964 IXGBE_WRITE_FLUSH(hw);
2965
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002966 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00002967 (tdba & DMA_BIT_MASK(32)));
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002968 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
2969 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
2970 ring->count * sizeof(union ixgbe_adv_tx_desc));
2971 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
2972 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
Mark Rustad2a1a0912014-01-14 18:53:15 -08002973 ring->tail = adapter->io_addr + IXGBE_TDT(reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002974
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002975 /*
2976 * set WTHRESH to encourage burst writeback, it should not be set
Emil Tantilov67da0972013-01-25 06:19:20 +00002977 * higher than 1 when:
2978 * - ITR is 0 as it could cause false TX hangs
2979 * - ITR is set to > 100k int/sec and BQL is enabled
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002980 *
2981 * In order to avoid issues WTHRESH + PTHRESH should always be equal
2982 * to or less than the number of on chip descriptors, which is
2983 * currently 40.
2984 */
Emil Tantilov67da0972013-01-25 06:19:20 +00002985 if (!ring->q_vector || (ring->q_vector->itr < IXGBE_100K_ITR))
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002986 txdctl |= (1 << 16); /* WTHRESH = 1 */
2987 else
2988 txdctl |= (8 << 16); /* WTHRESH = 8 */
2989
Alexander Duycke954b372012-02-08 07:49:38 +00002990 /*
2991 * Setting PTHRESH to 32 both improves performance
2992 * and avoids a TX hang with DFP enabled
2993 */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002994 txdctl |= (1 << 8) | /* HTHRESH = 1 */
2995 32; /* PTHRESH = 32 */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002996
2997 /* reinitialize flowdirector state */
Alexander Duyck39cb6812012-06-06 05:38:20 +00002998 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyckee9e0f02010-11-16 19:27:01 -08002999 ring->atr_sample_rate = adapter->atr_sample_rate;
3000 ring->atr_count = 0;
3001 set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
3002 } else {
3003 ring->atr_sample_rate = 0;
3004 }
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003005
Alexander Duyckfd786b72013-01-12 06:33:31 +00003006 /* initialize XPS */
3007 if (!test_and_set_bit(__IXGBE_TX_XPS_INIT_DONE, &ring->state)) {
3008 struct ixgbe_q_vector *q_vector = ring->q_vector;
3009
3010 if (q_vector)
John Fastabend2a47fa42013-11-06 09:54:52 -08003011 netif_set_xps_queue(ring->netdev,
Alexander Duyckfd786b72013-01-12 06:33:31 +00003012 &q_vector->affinity_mask,
3013 ring->queue_index);
3014 }
3015
John Fastabendc84d3242010-11-16 19:27:12 -08003016 clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);
3017
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003018 /* enable queue */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003019 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
3020
3021 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
3022 if (hw->mac.type == ixgbe_mac_82598EB &&
3023 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3024 return;
3025
3026 /* poll to verify queue is enabled */
3027 do {
Don Skidmore032b4322011-03-18 09:32:53 +00003028 usleep_range(1000, 2000);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003029 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
3030 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
3031 if (!wait_loop)
3032 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003033}
3034
Alexander Duyck120ff942010-08-19 13:34:50 +00003035static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
3036{
3037 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003038 u32 rttdcs, mtqc;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003039 u8 tcs = netdev_get_num_tc(adapter->netdev);
Alexander Duyck120ff942010-08-19 13:34:50 +00003040
3041 if (hw->mac.type == ixgbe_mac_82598EB)
3042 return;
3043
3044 /* disable the arbiter while setting MTQC */
3045 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
3046 rttdcs |= IXGBE_RTTDCS_ARBDIS;
3047 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
3048
3049 /* set transmit pool layout */
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003050 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3051 mtqc = IXGBE_MTQC_VT_ENA;
3052 if (tcs > 4)
3053 mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
3054 else if (tcs > 1)
3055 mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3056 else if (adapter->ring_feature[RING_F_RSS].indices == 4)
3057 mtqc |= IXGBE_MTQC_32VF;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003058 else
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003059 mtqc |= IXGBE_MTQC_64VF;
3060 } else {
3061 if (tcs > 4)
3062 mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
3063 else if (tcs > 1)
3064 mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3065 else
3066 mtqc = IXGBE_MTQC_64Q_1PB;
3067 }
John Fastabend8b1c0b22011-05-03 02:26:48 +00003068
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003069 IXGBE_WRITE_REG(hw, IXGBE_MTQC, mtqc);
John Fastabend8b1c0b22011-05-03 02:26:48 +00003070
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003071 /* Enable Security TX Buffer IFG for multiple pb */
3072 if (tcs) {
3073 u32 sectx = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
3074 sectx |= IXGBE_SECTX_DCB;
3075 IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, sectx);
Alexander Duyck120ff942010-08-19 13:34:50 +00003076 }
3077
3078 /* re-enable the arbiter */
3079 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
3080 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
3081}
3082
Auke Kok9a799d72007-09-15 14:07:45 -07003083/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07003084 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07003085 * @adapter: board private structure
3086 *
3087 * Configure the Tx unit of the MAC after a reset.
3088 **/
3089static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
3090{
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003091 struct ixgbe_hw *hw = &adapter->hw;
3092 u32 dmatxctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003093 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07003094
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003095 ixgbe_setup_mtqc(adapter);
3096
3097 if (hw->mac.type != ixgbe_mac_82598EB) {
3098 /* DMATXCTL.EN must be before Tx queues are enabled */
3099 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
3100 dmatxctl |= IXGBE_DMATXCTL_TE;
3101 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
3102 }
3103
Auke Kok9a799d72007-09-15 14:07:45 -07003104 /* Setup the HW Tx Head and Tail descriptor pointers */
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003105 for (i = 0; i < adapter->num_tx_queues; i++)
3106 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07003107}
3108
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00003109static void ixgbe_enable_rx_drop(struct ixgbe_adapter *adapter,
3110 struct ixgbe_ring *ring)
3111{
3112 struct ixgbe_hw *hw = &adapter->hw;
3113 u8 reg_idx = ring->reg_idx;
3114 u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));
3115
3116 srrctl |= IXGBE_SRRCTL_DROP_EN;
3117
3118 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3119}
3120
3121static void ixgbe_disable_rx_drop(struct ixgbe_adapter *adapter,
3122 struct ixgbe_ring *ring)
3123{
3124 struct ixgbe_hw *hw = &adapter->hw;
3125 u8 reg_idx = ring->reg_idx;
3126 u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));
3127
3128 srrctl &= ~IXGBE_SRRCTL_DROP_EN;
3129
3130 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3131}
3132
3133#ifdef CONFIG_IXGBE_DCB
3134void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
3135#else
3136static void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
3137#endif
3138{
3139 int i;
3140 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
3141
3142 if (adapter->ixgbe_ieee_pfc)
3143 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
3144
3145 /*
3146 * We should set the drop enable bit if:
3147 * SR-IOV is enabled
3148 * or
3149 * Number of Rx queues > 1 and flow control is disabled
3150 *
3151 * This allows us to avoid head of line blocking for security
3152 * and performance reasons.
3153 */
3154 if (adapter->num_vfs || (adapter->num_rx_queues > 1 &&
3155 !(adapter->hw.fc.current_mode & ixgbe_fc_tx_pause) && !pfc_en)) {
3156 for (i = 0; i < adapter->num_rx_queues; i++)
3157 ixgbe_enable_rx_drop(adapter, adapter->rx_ring[i]);
3158 } else {
3159 for (i = 0; i < adapter->num_rx_queues; i++)
3160 ixgbe_disable_rx_drop(adapter, adapter->rx_ring[i]);
3161 }
3162}
3163
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003164#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07003165
Yi Zoua6616b42009-08-06 13:05:23 +00003166static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00003167 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003168{
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003169 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003170 u32 srrctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003171 u8 reg_idx = rx_ring->reg_idx;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003172
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003173 if (hw->mac.type == ixgbe_mac_82598EB) {
3174 u16 mask = adapter->ring_feature[RING_F_RSS].mask;
3175
3176 /*
3177 * if VMDq is not active we must program one srrctl register
3178 * per RSS queue since we have enabled RDRXCTL.MVMEN
3179 */
3180 reg_idx &= mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08003181 }
3182
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003183 /* configure header buffer length, needed for RSC */
3184 srrctl = IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003185
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003186 /* configure the packet buffer length */
Alexander Duyckf8003262012-03-03 02:35:52 +00003187 srrctl |= ixgbe_rx_bufsz(rx_ring) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003188
3189 /* configure descriptor type */
Alexander Duyckf8003262012-03-03 02:35:52 +00003190 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003191
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003192 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003193}
3194
Alexander Duyck05abb122010-08-19 13:35:41 +00003195static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003196{
Alexander Duyck05abb122010-08-19 13:35:41 +00003197 struct ixgbe_hw *hw = &adapter->hw;
3198 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
Joe Perchese8e9f692010-09-07 21:34:53 +00003199 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
3200 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Alexander Duyck05abb122010-08-19 13:35:41 +00003201 u32 mrqc = 0, reta = 0;
3202 u32 rxcsum;
3203 int i, j;
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003204 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;
John Fastabend86b4db32011-04-26 07:26:19 +00003205
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003206 /*
3207 * Program table for at least 2 queues w/ SR-IOV so that VFs can
3208 * make full use of any rings they may have. We will use the
3209 * PSRTYPE register to control how many rings we use within the PF.
3210 */
3211 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) && (rss_i < 2))
3212 rss_i = 2;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003213
Alexander Duyck05abb122010-08-19 13:35:41 +00003214 /* Fill out hash function seeds */
3215 for (i = 0; i < 10; i++)
3216 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003217
Alexander Duyck05abb122010-08-19 13:35:41 +00003218 /* Fill out redirection table */
3219 for (i = 0, j = 0; i < 128; i++, j++) {
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003220 if (j == rss_i)
Alexander Duyck05abb122010-08-19 13:35:41 +00003221 j = 0;
3222 /* reta = 4-byte sliding window of
3223 * 0x00..(indices-1)(indices-1)00..etc. */
3224 reta = (reta << 8) | (j * 0x11);
3225 if ((i & 3) == 3)
3226 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
3227 }
3228
3229 /* Disable indicating checksum in descriptor, enables RSS hash */
3230 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
3231 rxcsum |= IXGBE_RXCSUM_PCSD;
3232 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
3233
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003234 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003235 if (adapter->ring_feature[RING_F_RSS].mask)
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003236 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003237 } else {
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003238 u8 tcs = netdev_get_num_tc(adapter->netdev);
John Fastabend8b1c0b22011-05-03 02:26:48 +00003239
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003240 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3241 if (tcs > 4)
3242 mrqc = IXGBE_MRQC_VMDQRT8TCEN; /* 8 TCs */
3243 else if (tcs > 1)
3244 mrqc = IXGBE_MRQC_VMDQRT4TCEN; /* 4 TCs */
3245 else if (adapter->ring_feature[RING_F_RSS].indices == 4)
3246 mrqc = IXGBE_MRQC_VMDQRSS32EN;
3247 else
3248 mrqc = IXGBE_MRQC_VMDQRSS64EN;
3249 } else {
3250 if (tcs > 4)
3251 mrqc = IXGBE_MRQC_RTRSS8TCEN;
3252 else if (tcs > 1)
John Fastabend8b1c0b22011-05-03 02:26:48 +00003253 mrqc = IXGBE_MRQC_RTRSS4TCEN;
3254 else
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003255 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003256 }
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003257 }
3258
Alexander Duyck05abb122010-08-19 13:35:41 +00003259 /* Perform hash on these packet types */
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003260 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4 |
3261 IXGBE_MRQC_RSS_FIELD_IPV4_TCP |
3262 IXGBE_MRQC_RSS_FIELD_IPV6 |
3263 IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
Alexander Duyck05abb122010-08-19 13:35:41 +00003264
Alexander Duyckef6afc02012-02-08 07:51:53 +00003265 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
3266 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
3267 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
3268 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
3269
Alexander Duyck05abb122010-08-19 13:35:41 +00003270 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003271}
3272
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003273/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003274 * ixgbe_configure_rscctl - enable RSC for the indicated ring
3275 * @adapter: address of board private structure
3276 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003277 **/
Don Skidmore082757a2011-07-21 05:55:00 +00003278static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
Alexander Duyck73670962010-08-19 13:38:34 +00003279 struct ixgbe_ring *ring)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003280{
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003281 struct ixgbe_hw *hw = &adapter->hw;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003282 u32 rscctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003283 u8 reg_idx = ring->reg_idx;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003284
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003285 if (!ring_is_rsc_enabled(ring))
Alexander Duyck73670962010-08-19 13:38:34 +00003286 return;
3287
Alexander Duyck73670962010-08-19 13:38:34 +00003288 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003289 rscctrl |= IXGBE_RSCCTL_RSCEN;
3290 /*
3291 * we must limit the number of descriptors so that the
3292 * total size of max desc * buf_len is not greater
Alexander Duyck642c6802011-11-10 09:09:17 +00003293 * than 65536
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003294 */
Alexander Duyckf8003262012-03-03 02:35:52 +00003295 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
Alexander Duyck73670962010-08-19 13:38:34 +00003296 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003297}
3298
Alexander Duyck9e10e042010-08-19 13:40:06 +00003299#define IXGBE_MAX_RX_DESC_POLL 10
3300static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
3301 struct ixgbe_ring *ring)
3302{
3303 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003304 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3305 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003306 u8 reg_idx = ring->reg_idx;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003307
Mark Rustadb0483c82014-01-14 18:53:17 -08003308 if (ixgbe_removed(hw->hw_addr))
3309 return;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003310 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
3311 if (hw->mac.type == ixgbe_mac_82598EB &&
3312 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3313 return;
3314
3315 do {
Don Skidmore032b4322011-03-18 09:32:53 +00003316 usleep_range(1000, 2000);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003317 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3318 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
3319
3320 if (!wait_loop) {
3321 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
3322 "the polling period\n", reg_idx);
3323 }
3324}
3325
Yi Zou2d39d572011-01-06 14:29:56 +00003326void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
3327 struct ixgbe_ring *ring)
3328{
3329 struct ixgbe_hw *hw = &adapter->hw;
3330 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3331 u32 rxdctl;
3332 u8 reg_idx = ring->reg_idx;
3333
Mark Rustadb0483c82014-01-14 18:53:17 -08003334 if (ixgbe_removed(hw->hw_addr))
3335 return;
Yi Zou2d39d572011-01-06 14:29:56 +00003336 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3337 rxdctl &= ~IXGBE_RXDCTL_ENABLE;
3338
3339 /* write value back with RXDCTL.ENABLE bit cleared */
3340 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3341
3342 if (hw->mac.type == ixgbe_mac_82598EB &&
3343 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3344 return;
3345
3346 /* the hardware may take up to 100us to really disable the rx queue */
3347 do {
3348 udelay(10);
3349 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3350 } while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));
3351
3352 if (!wait_loop) {
3353 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
3354 "the polling period\n", reg_idx);
3355 }
3356}
3357
Alexander Duyck84418e32010-08-19 13:40:54 +00003358void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
3359 struct ixgbe_ring *ring)
Alexander Duyckacd37172010-08-19 13:36:05 +00003360{
3361 struct ixgbe_hw *hw = &adapter->hw;
3362 u64 rdba = ring->dma;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003363 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003364 u8 reg_idx = ring->reg_idx;
Alexander Duyckacd37172010-08-19 13:36:05 +00003365
Alexander Duyck9e10e042010-08-19 13:40:06 +00003366 /* disable queue to avoid issues while updating state */
3367 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
Yi Zou2d39d572011-01-06 14:29:56 +00003368 ixgbe_disable_rx_queue(adapter, ring);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003369
Alexander Duyckacd37172010-08-19 13:36:05 +00003370 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
3371 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
3372 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
3373 ring->count * sizeof(union ixgbe_adv_rx_desc));
3374 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
3375 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
Mark Rustad2a1a0912014-01-14 18:53:15 -08003376 ring->tail = adapter->io_addr + IXGBE_RDT(reg_idx);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003377
3378 ixgbe_configure_srrctl(adapter, ring);
3379 ixgbe_configure_rscctl(adapter, ring);
3380
3381 if (hw->mac.type == ixgbe_mac_82598EB) {
3382 /*
3383 * enable cache line friendly hardware writes:
3384 * PTHRESH=32 descriptors (half the internal cache),
3385 * this also removes ugly rx_no_buffer_count increment
3386 * HTHRESH=4 descriptors (to minimize latency on fetch)
3387 * WTHRESH=8 burst writeback up to two cache lines
3388 */
3389 rxdctl &= ~0x3FFFFF;
3390 rxdctl |= 0x080420;
3391 }
3392
3393 /* enable receive descriptor ring */
3394 rxdctl |= IXGBE_RXDCTL_ENABLE;
3395 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3396
3397 ixgbe_rx_desc_queue_enable(adapter, ring);
Alexander Duyck7d4987d2011-05-27 05:31:37 +00003398 ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
Alexander Duyckacd37172010-08-19 13:36:05 +00003399}
3400
Alexander Duyck48654522010-08-19 13:36:27 +00003401static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
3402{
3403 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003404 int rss_i = adapter->ring_feature[RING_F_RSS].indices;
John Fastabend2a47fa42013-11-06 09:54:52 -08003405 u16 pool;
Alexander Duyck48654522010-08-19 13:36:27 +00003406
3407 /* PSRTYPE must be initialized in non 82598 adapters */
3408 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003409 IXGBE_PSRTYPE_UDPHDR |
3410 IXGBE_PSRTYPE_IPV4HDR |
Alexander Duyck48654522010-08-19 13:36:27 +00003411 IXGBE_PSRTYPE_L2HDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003412 IXGBE_PSRTYPE_IPV6HDR;
Alexander Duyck48654522010-08-19 13:36:27 +00003413
3414 if (hw->mac.type == ixgbe_mac_82598EB)
3415 return;
3416
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003417 if (rss_i > 3)
3418 psrtype |= 2 << 29;
3419 else if (rss_i > 1)
3420 psrtype |= 1 << 29;
Alexander Duyck48654522010-08-19 13:36:27 +00003421
John Fastabend2a47fa42013-11-06 09:54:52 -08003422 for_each_set_bit(pool, &adapter->fwd_bitmask, 32)
3423 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
Alexander Duyck48654522010-08-19 13:36:27 +00003424}
3425
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003426static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
3427{
3428 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003429 u32 reg_offset, vf_shift;
Alexander Duyck435b19f2012-05-18 06:34:08 +00003430 u32 gcr_ext, vmdctl;
Greg Rosede4c7f62011-09-29 05:57:33 +00003431 int i;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003432
3433 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
3434 return;
3435
3436 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
Alexander Duyck435b19f2012-05-18 06:34:08 +00003437 vmdctl |= IXGBE_VMD_CTL_VMDQ_EN;
3438 vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003439 vmdctl |= VMDQ_P(0) << IXGBE_VT_CTL_POOL_SHIFT;
Alexander Duyck435b19f2012-05-18 06:34:08 +00003440 vmdctl |= IXGBE_VT_CTL_REPLEN;
3441 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003442
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003443 vf_shift = VMDQ_P(0) % 32;
3444 reg_offset = (VMDQ_P(0) >= 32) ? 1 : 0;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003445
3446 /* Enable only the PF's pool for Tx/Rx */
Alexander Duyck435b19f2012-05-18 06:34:08 +00003447 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (~0) << vf_shift);
3448 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), reg_offset - 1);
3449 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (~0) << vf_shift);
3450 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), reg_offset - 1);
Greg Rose9b735982012-11-08 02:41:35 +00003451 if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB)
3452 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003453
3454 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003455 hw->mac.ops.set_vmdq(hw, 0, VMDQ_P(0));
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003456
3457 /*
3458 * Set up VF register offsets for selected VT Mode,
3459 * i.e. 32 or 64 VFs for SR-IOV
3460 */
Alexander Duyck73079ea2012-07-14 06:48:49 +00003461 switch (adapter->ring_feature[RING_F_VMDQ].mask) {
3462 case IXGBE_82599_VMDQ_8Q_MASK:
3463 gcr_ext = IXGBE_GCR_EXT_VT_MODE_16;
3464 break;
3465 case IXGBE_82599_VMDQ_4Q_MASK:
3466 gcr_ext = IXGBE_GCR_EXT_VT_MODE_32;
3467 break;
3468 default:
3469 gcr_ext = IXGBE_GCR_EXT_VT_MODE_64;
3470 break;
3471 }
3472
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003473 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
3474
Alexander Duyck435b19f2012-05-18 06:34:08 +00003475
Greg Rosea985b6c32010-11-18 03:02:52 +00003476 /* Enable MAC Anti-Spoofing */
Alexander Duyck435b19f2012-05-18 06:34:08 +00003477 hw->mac.ops.set_mac_anti_spoofing(hw, (adapter->num_vfs != 0),
Greg Rosea985b6c32010-11-18 03:02:52 +00003478 adapter->num_vfs);
Greg Rosede4c7f62011-09-29 05:57:33 +00003479 /* For VFs that have spoof checking turned off */
3480 for (i = 0; i < adapter->num_vfs; i++) {
3481 if (!adapter->vfinfo[i].spoofchk_enabled)
3482 ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i, false);
3483 }
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003484}
3485
Alexander Duyck477de6e2010-08-19 13:38:11 +00003486static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003487{
Auke Kok9a799d72007-09-15 14:07:45 -07003488 struct ixgbe_hw *hw = &adapter->hw;
3489 struct net_device *netdev = adapter->netdev;
3490 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003491 struct ixgbe_ring *rx_ring;
3492 int i;
3493 u32 mhadd, hlreg0;
Alexander Duyck48654522010-08-19 13:36:27 +00003494
Alexander Duyck477de6e2010-08-19 13:38:11 +00003495#ifdef IXGBE_FCOE
3496 /* adjust max frame to be able to do baby jumbo for FCoE */
3497 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
3498 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
3499 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3500
3501#endif /* IXGBE_FCOE */
Alexander Duyck872844d2012-08-15 02:10:43 +00003502
3503 /* adjust max frame to be at least the size of a standard frame */
3504 if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
3505 max_frame = (ETH_FRAME_LEN + ETH_FCS_LEN);
3506
Alexander Duyck477de6e2010-08-19 13:38:11 +00003507 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
3508 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
3509 mhadd &= ~IXGBE_MHADD_MFS_MASK;
3510 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
3511
3512 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
Auke Kok9a799d72007-09-15 14:07:45 -07003513 }
3514
Auke Kok9a799d72007-09-15 14:07:45 -07003515 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003516 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
3517 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Auke Kok9a799d72007-09-15 14:07:45 -07003518 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3519
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003520 /*
3521 * Setup the HW Rx Head and Tail Descriptor Pointers and
3522 * the Base and Length of the Rx Descriptor Ring
3523 */
Auke Kok9a799d72007-09-15 14:07:45 -07003524 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003525 rx_ring = adapter->rx_ring[i];
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003526 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
3527 set_ring_rsc_enabled(rx_ring);
3528 else
3529 clear_ring_rsc_enabled(rx_ring);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003530 }
Alexander Duyck477de6e2010-08-19 13:38:11 +00003531}
3532
Alexander Duyck73670962010-08-19 13:38:34 +00003533static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
3534{
3535 struct ixgbe_hw *hw = &adapter->hw;
3536 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
3537
3538 switch (hw->mac.type) {
3539 case ixgbe_mac_82598EB:
3540 /*
3541 * For VMDq support of different descriptor types or
3542 * buffer sizes through the use of multiple SRRCTL
3543 * registers, RDRXCTL.MVMEN must be set to 1
3544 *
3545 * also, the manual doesn't mention it clearly but DCA hints
3546 * will only use queue 0's tags unless this bit is set. Side
3547 * effects of setting this bit are only that SRRCTL must be
3548 * fully programmed [0..15]
3549 */
3550 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
3551 break;
3552 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003553 case ixgbe_mac_X540:
Alexander Duyck73670962010-08-19 13:38:34 +00003554 /* Disable RSC for ACK packets */
3555 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
3556 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
3557 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
3558 /* hardware requires some bits to be set by default */
3559 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
3560 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
3561 break;
3562 default:
3563 /* We should do nothing since we don't know this hardware */
3564 return;
3565 }
3566
3567 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
3568}
3569
Alexander Duyck477de6e2010-08-19 13:38:11 +00003570/**
3571 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
3572 * @adapter: board private structure
3573 *
3574 * Configure the Rx unit of the MAC after a reset.
3575 **/
3576static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
3577{
3578 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003579 int i;
Jacob Keller6dcc28b2013-07-17 02:53:23 +00003580 u32 rxctrl, rfctl;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003581
3582 /* disable receives while setting up the descriptors */
3583 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3584 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3585
3586 ixgbe_setup_psrtype(adapter);
Alexander Duyck73670962010-08-19 13:38:34 +00003587 ixgbe_setup_rdrxctl(adapter);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003588
Jacob Keller6dcc28b2013-07-17 02:53:23 +00003589 /* RSC Setup */
3590 rfctl = IXGBE_READ_REG(hw, IXGBE_RFCTL);
3591 rfctl &= ~IXGBE_RFCTL_RSC_DIS;
3592 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
3593 rfctl |= IXGBE_RFCTL_RSC_DIS;
3594 IXGBE_WRITE_REG(hw, IXGBE_RFCTL, rfctl);
3595
Alexander Duyck9e10e042010-08-19 13:40:06 +00003596 /* Program registers for the distribution of queues */
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003597 ixgbe_setup_mrqc(adapter);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003598
Alexander Duyck477de6e2010-08-19 13:38:11 +00003599 /* set_rx_buffer_len must be called before ring initialization */
3600 ixgbe_set_rx_buffer_len(adapter);
3601
3602 /*
3603 * Setup the HW Rx Head and Tail Descriptor Pointers and
3604 * the Base and Length of the Rx Descriptor Ring
3605 */
Alexander Duyck9e10e042010-08-19 13:40:06 +00003606 for (i = 0; i < adapter->num_rx_queues; i++)
3607 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003608
Alexander Duyck9e10e042010-08-19 13:40:06 +00003609 /* disable drop enable for 82598 parts */
3610 if (hw->mac.type == ixgbe_mac_82598EB)
3611 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3612
3613 /* enable all receives */
3614 rxctrl |= IXGBE_RXCTRL_RXEN;
3615 hw->mac.ops.enable_rx_dma(hw, rxctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003616}
3617
Patrick McHardy80d5c362013-04-19 02:04:28 +00003618static int ixgbe_vlan_rx_add_vid(struct net_device *netdev,
3619 __be16 proto, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003620{
3621 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003622 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003623
3624 /* add VID to filter table */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003625 hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), true);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003626 set_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003627
3628 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003629}
3630
Patrick McHardy80d5c362013-04-19 02:04:28 +00003631static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev,
3632 __be16 proto, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003633{
3634 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003635 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003636
Auke Kok9a799d72007-09-15 14:07:45 -07003637 /* remove VID from filter table */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003638 hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), false);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003639 clear_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003640
3641 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003642}
3643
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003644/**
Jesse Grossf62bbb52010-10-20 13:56:10 +00003645 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
3646 * @adapter: driver data
3647 */
3648static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
3649{
3650 struct ixgbe_hw *hw = &adapter->hw;
3651 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003652 int i, j;
3653
3654 switch (hw->mac.type) {
3655 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003656 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3657 vlnctrl &= ~IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003658 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3659 break;
3660 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003661 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003662 for (i = 0; i < adapter->num_rx_queues; i++) {
John Fastabend2a47fa42013-11-06 09:54:52 -08003663 struct ixgbe_ring *ring = adapter->rx_ring[i];
3664
3665 if (ring->l2_accel_priv)
3666 continue;
3667 j = ring->reg_idx;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003668 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3669 vlnctrl &= ~IXGBE_RXDCTL_VME;
3670 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3671 }
3672 break;
3673 default:
3674 break;
3675 }
3676}
3677
3678/**
Jesse Grossf62bbb52010-10-20 13:56:10 +00003679 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003680 * @adapter: driver data
3681 */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003682static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003683{
3684 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003685 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003686 int i, j;
3687
3688 switch (hw->mac.type) {
3689 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003690 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3691 vlnctrl |= IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003692 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3693 break;
3694 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003695 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003696 for (i = 0; i < adapter->num_rx_queues; i++) {
John Fastabend2a47fa42013-11-06 09:54:52 -08003697 struct ixgbe_ring *ring = adapter->rx_ring[i];
3698
3699 if (ring->l2_accel_priv)
3700 continue;
3701 j = ring->reg_idx;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003702 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3703 vlnctrl |= IXGBE_RXDCTL_VME;
3704 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3705 }
3706 break;
3707 default:
3708 break;
3709 }
3710}
3711
Auke Kok9a799d72007-09-15 14:07:45 -07003712static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3713{
Jesse Grossf62bbb52010-10-20 13:56:10 +00003714 u16 vid;
Auke Kok9a799d72007-09-15 14:07:45 -07003715
Patrick McHardy80d5c362013-04-19 02:04:28 +00003716 ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003717
3718 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
Patrick McHardy80d5c362013-04-19 02:04:28 +00003719 ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
Auke Kok9a799d72007-09-15 14:07:45 -07003720}
3721
3722/**
Jacob Kellerb335e752014-03-25 07:45:27 +00003723 * ixgbe_write_mc_addr_list - write multicast addresses to MTA
3724 * @netdev: network interface device structure
3725 *
3726 * Writes multicast address list to the MTA hash table.
3727 * Returns: -ENOMEM on failure
3728 * 0 on no addresses written
3729 * X on writing X addresses to MTA
3730 **/
3731static int ixgbe_write_mc_addr_list(struct net_device *netdev)
3732{
3733 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3734 struct ixgbe_hw *hw = &adapter->hw;
3735
3736 if (!netif_running(netdev))
3737 return 0;
3738
3739 if (hw->mac.ops.update_mc_addr_list)
3740 hw->mac.ops.update_mc_addr_list(hw, netdev);
3741 else
3742 return -ENOMEM;
3743
3744#ifdef CONFIG_PCI_IOV
Jacob Keller5d7daa32014-03-29 06:51:25 +00003745 ixgbe_restore_vf_multicasts(adapter);
Jacob Kellerb335e752014-03-25 07:45:27 +00003746#endif
3747
3748 return netdev_mc_count(netdev);
3749}
3750
Jacob Keller5d7daa32014-03-29 06:51:25 +00003751#ifdef CONFIG_PCI_IOV
3752void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter)
3753{
3754 struct ixgbe_hw *hw = &adapter->hw;
3755 int i;
3756 for (i = 0; i < hw->mac.num_rar_entries; i++) {
3757 if (adapter->mac_table[i].state & IXGBE_MAC_STATE_IN_USE)
3758 hw->mac.ops.set_rar(hw, i, adapter->mac_table[i].addr,
3759 adapter->mac_table[i].queue,
3760 IXGBE_RAH_AV);
3761 else
3762 hw->mac.ops.clear_rar(hw, i);
3763
3764 adapter->mac_table[i].state &= ~(IXGBE_MAC_STATE_MODIFIED);
3765 }
3766}
3767#endif
3768
3769static void ixgbe_sync_mac_table(struct ixgbe_adapter *adapter)
3770{
3771 struct ixgbe_hw *hw = &adapter->hw;
3772 int i;
3773 for (i = 0; i < hw->mac.num_rar_entries; i++) {
3774 if (adapter->mac_table[i].state & IXGBE_MAC_STATE_MODIFIED) {
3775 if (adapter->mac_table[i].state &
3776 IXGBE_MAC_STATE_IN_USE)
3777 hw->mac.ops.set_rar(hw, i,
3778 adapter->mac_table[i].addr,
3779 adapter->mac_table[i].queue,
3780 IXGBE_RAH_AV);
3781 else
3782 hw->mac.ops.clear_rar(hw, i);
3783
3784 adapter->mac_table[i].state &=
3785 ~(IXGBE_MAC_STATE_MODIFIED);
3786 }
3787 }
3788}
3789
3790static void ixgbe_flush_sw_mac_table(struct ixgbe_adapter *adapter)
3791{
3792 int i;
3793 struct ixgbe_hw *hw = &adapter->hw;
3794
3795 for (i = 0; i < hw->mac.num_rar_entries; i++) {
3796 adapter->mac_table[i].state |= IXGBE_MAC_STATE_MODIFIED;
3797 adapter->mac_table[i].state &= ~IXGBE_MAC_STATE_IN_USE;
3798 memset(adapter->mac_table[i].addr, 0, ETH_ALEN);
3799 adapter->mac_table[i].queue = 0;
3800 }
3801 ixgbe_sync_mac_table(adapter);
3802}
3803
3804static int ixgbe_available_rars(struct ixgbe_adapter *adapter)
3805{
3806 struct ixgbe_hw *hw = &adapter->hw;
3807 int i, count = 0;
3808
3809 for (i = 0; i < hw->mac.num_rar_entries; i++) {
3810 if (adapter->mac_table[i].state == 0)
3811 count++;
3812 }
3813 return count;
3814}
3815
3816/* this function destroys the first RAR entry */
3817static void ixgbe_mac_set_default_filter(struct ixgbe_adapter *adapter,
3818 u8 *addr)
3819{
3820 struct ixgbe_hw *hw = &adapter->hw;
3821
3822 memcpy(&adapter->mac_table[0].addr, addr, ETH_ALEN);
3823 adapter->mac_table[0].queue = VMDQ_P(0);
3824 adapter->mac_table[0].state = (IXGBE_MAC_STATE_DEFAULT |
3825 IXGBE_MAC_STATE_IN_USE);
3826 hw->mac.ops.set_rar(hw, 0, adapter->mac_table[0].addr,
3827 adapter->mac_table[0].queue,
3828 IXGBE_RAH_AV);
3829}
3830
3831int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter, u8 *addr, u16 queue)
3832{
3833 struct ixgbe_hw *hw = &adapter->hw;
3834 int i;
3835
3836 if (is_zero_ether_addr(addr))
3837 return -EINVAL;
3838
3839 for (i = 0; i < hw->mac.num_rar_entries; i++) {
3840 if (adapter->mac_table[i].state & IXGBE_MAC_STATE_IN_USE)
3841 continue;
3842 adapter->mac_table[i].state |= (IXGBE_MAC_STATE_MODIFIED |
3843 IXGBE_MAC_STATE_IN_USE);
3844 ether_addr_copy(adapter->mac_table[i].addr, addr);
3845 adapter->mac_table[i].queue = queue;
3846 ixgbe_sync_mac_table(adapter);
3847 return i;
3848 }
3849 return -ENOMEM;
3850}
3851
3852int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter, u8 *addr, u16 queue)
3853{
3854 /* search table for addr, if found, set to 0 and sync */
3855 int i;
3856 struct ixgbe_hw *hw = &adapter->hw;
3857
3858 if (is_zero_ether_addr(addr))
3859 return -EINVAL;
3860
3861 for (i = 0; i < hw->mac.num_rar_entries; i++) {
3862 if (ether_addr_equal(addr, adapter->mac_table[i].addr) &&
3863 adapter->mac_table[i].queue == queue) {
3864 adapter->mac_table[i].state |= IXGBE_MAC_STATE_MODIFIED;
3865 adapter->mac_table[i].state &= ~IXGBE_MAC_STATE_IN_USE;
3866 memset(adapter->mac_table[i].addr, 0, ETH_ALEN);
3867 adapter->mac_table[i].queue = 0;
3868 ixgbe_sync_mac_table(adapter);
3869 return 0;
3870 }
3871 }
3872 return -ENOMEM;
3873}
Jacob Kellerb335e752014-03-25 07:45:27 +00003874/**
Alexander Duyck28500622010-06-15 09:25:48 +00003875 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3876 * @netdev: network interface device structure
3877 *
3878 * Writes unicast address list to the RAR table.
3879 * Returns: -ENOMEM on failure/insufficient address space
3880 * 0 on no addresses written
3881 * X on writing X addresses to the RAR table
3882 **/
Jacob Keller5d7daa32014-03-29 06:51:25 +00003883static int ixgbe_write_uc_addr_list(struct net_device *netdev, int vfn)
Alexander Duyck28500622010-06-15 09:25:48 +00003884{
3885 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Alexander Duyck28500622010-06-15 09:25:48 +00003886 int count = 0;
3887
3888 /* return ENOMEM indicating insufficient memory for addresses */
Jacob Keller5d7daa32014-03-29 06:51:25 +00003889 if (netdev_uc_count(netdev) > ixgbe_available_rars(adapter))
Alexander Duyck28500622010-06-15 09:25:48 +00003890 return -ENOMEM;
3891
John Fastabend95447462012-05-31 12:42:26 +00003892 if (!netdev_uc_empty(netdev)) {
Alexander Duyck28500622010-06-15 09:25:48 +00003893 struct netdev_hw_addr *ha;
Alexander Duyck28500622010-06-15 09:25:48 +00003894 netdev_for_each_uc_addr(ha, netdev) {
Jacob Keller5d7daa32014-03-29 06:51:25 +00003895 ixgbe_del_mac_filter(adapter, ha->addr, vfn);
3896 ixgbe_add_mac_filter(adapter, ha->addr, vfn);
Alexander Duyck28500622010-06-15 09:25:48 +00003897 count++;
3898 }
3899 }
Alexander Duyck28500622010-06-15 09:25:48 +00003900 return count;
3901}
3902
3903/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07003904 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07003905 * @netdev: network interface device structure
3906 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003907 * The set_rx_method entry point is called whenever the unicast/multicast
3908 * address list or the network interface flags are updated. This routine is
3909 * responsible for configuring the hardware for proper unicast, multicast and
3910 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003911 **/
Greg Rose7f870472010-01-09 02:25:29 +00003912void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003913{
3914 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3915 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck28500622010-06-15 09:25:48 +00003916 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
Jacob Kellera9b89432014-03-25 07:45:26 +00003917 u32 vlnctrl;
Alexander Duyck28500622010-06-15 09:25:48 +00003918 int count;
Auke Kok9a799d72007-09-15 14:07:45 -07003919
3920 /* Check for Promiscuous and All Multicast modes */
Auke Kok9a799d72007-09-15 14:07:45 -07003921 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
Jacob Kellera9b89432014-03-25 07:45:26 +00003922 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
Auke Kok9a799d72007-09-15 14:07:45 -07003923
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003924 /* set all bits that we expect to always be set */
Ben Greear3f2d1c02012-03-08 08:28:41 +00003925 fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003926 fctrl |= IXGBE_FCTRL_BAM;
3927 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3928 fctrl |= IXGBE_FCTRL_PMCF;
3929
Alexander Duyck28500622010-06-15 09:25:48 +00003930 /* clear the bits we are changing the status of */
3931 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Jacob Kellera9b89432014-03-25 07:45:26 +00003932 vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
Auke Kok9a799d72007-09-15 14:07:45 -07003933 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003934 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003935 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Jacob Kellerb335e752014-03-25 07:45:27 +00003936 vmolr |= IXGBE_VMOLR_MPE;
Greg Rose670224f2013-02-22 02:14:39 +00003937 /* Only disable hardware filter vlans in promiscuous mode
3938 * if SR-IOV and VMDQ are disabled - otherwise ensure
3939 * that hardware VLAN filters remain enabled.
3940 */
3941 if (!(adapter->flags & (IXGBE_FLAG_VMDQ_ENABLED |
3942 IXGBE_FLAG_SRIOV_ENABLED)))
Jacob Kellera9b89432014-03-25 07:45:26 +00003943 vlnctrl |= (IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
Auke Kok9a799d72007-09-15 14:07:45 -07003944 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003945 if (netdev->flags & IFF_ALLMULTI) {
3946 fctrl |= IXGBE_FCTRL_MPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003947 vmolr |= IXGBE_VMOLR_MPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003948 }
Jacob Kellera9b89432014-03-25 07:45:26 +00003949 vlnctrl |= IXGBE_VLNCTRL_VFE;
Emil Tantilove433ea12010-05-13 17:33:00 +00003950 hw->addr_ctrl.user_set_promisc = false;
John Fastabend9dcb3732012-04-15 06:44:25 +00003951 }
3952
3953 /*
3954 * Write addresses to available RAR registers, if there is not
3955 * sufficient space to store all the addresses then enable
3956 * unicast promiscuous mode
3957 */
Jacob Keller5d7daa32014-03-29 06:51:25 +00003958 count = ixgbe_write_uc_addr_list(netdev, VMDQ_P(0));
John Fastabend9dcb3732012-04-15 06:44:25 +00003959 if (count < 0) {
3960 fctrl |= IXGBE_FCTRL_UPE;
3961 vmolr |= IXGBE_VMOLR_ROPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003962 }
3963
Emil Tantilovcf789592013-10-26 08:13:20 +00003964 /* Write addresses to the MTA, if the attempt fails
3965 * then we should just turn on promiscuous mode so
3966 * that we can at least receive multicast traffic
3967 */
Jacob Kellerb335e752014-03-25 07:45:27 +00003968 count = ixgbe_write_mc_addr_list(netdev);
3969 if (count < 0) {
3970 fctrl |= IXGBE_FCTRL_MPE;
3971 vmolr |= IXGBE_VMOLR_MPE;
3972 } else if (count) {
3973 vmolr |= IXGBE_VMOLR_ROMPE;
3974 }
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003975
3976 if (hw->mac.type != ixgbe_mac_82598EB) {
3977 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(VMDQ_P(0))) &
Alexander Duyck28500622010-06-15 09:25:48 +00003978 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3979 IXGBE_VMOLR_ROPE);
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003980 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(VMDQ_P(0)), vmolr);
Auke Kok9a799d72007-09-15 14:07:45 -07003981 }
3982
Ben Greear3f2d1c02012-03-08 08:28:41 +00003983 /* This is useful for sniffing bad packets. */
3984 if (adapter->netdev->features & NETIF_F_RXALL) {
3985 /* UPE and MPE will be handled by normal PROMISC logic
3986 * in e1000e_set_rx_mode */
3987 fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
3988 IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
3989 IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */
3990
3991 fctrl &= ~(IXGBE_FCTRL_DPF);
3992 /* NOTE: VLAN filtering is disabled by setting PROMISC */
3993 }
3994
Jacob Kellera9b89432014-03-25 07:45:26 +00003995 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003996 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003997
Patrick McHardyf6469682013-04-19 02:04:27 +00003998 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
Jesse Grossf62bbb52010-10-20 13:56:10 +00003999 ixgbe_vlan_strip_enable(adapter);
4000 else
4001 ixgbe_vlan_strip_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004002}
4003
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004004static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
4005{
4006 int q_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004007
Eliezer Tamir5a85e732013-06-10 11:40:20 +03004008 for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
4009 ixgbe_qv_init_lock(adapter->q_vector[q_idx]);
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00004010 napi_enable(&adapter->q_vector[q_idx]->napi);
Eliezer Tamir5a85e732013-06-10 11:40:20 +03004011 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004012}
4013
4014static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
4015{
4016 int q_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004017
Eliezer Tamir5a85e732013-06-10 11:40:20 +03004018 for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00004019 napi_disable(&adapter->q_vector[q_idx]->napi);
Jacob Keller27d9ce42013-09-21 05:05:44 +00004020 while (!ixgbe_qv_disable(adapter->q_vector[q_idx])) {
Eliezer Tamir5a85e732013-06-10 11:40:20 +03004021 pr_info("QV %d locked\n", q_idx);
Jacob Keller27d9ce42013-09-21 05:05:44 +00004022 usleep_range(1000, 20000);
Eliezer Tamir5a85e732013-06-10 11:40:20 +03004023 }
4024 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004025}
4026
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004027#ifdef CONFIG_IXGBE_DCB
Ben Hutchings49ce9c22012-07-10 10:56:00 +00004028/**
Alexander Duyck2f90b862008-11-20 20:52:10 -08004029 * ixgbe_configure_dcb - Configure DCB hardware
4030 * @adapter: ixgbe adapter struct
4031 *
4032 * This is called by the driver on open to configure the DCB hardware.
4033 * This is also called by the gennetlink interface when reconfiguring
4034 * the DCB state.
4035 */
4036static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
4037{
4038 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend9806307a2010-10-28 00:59:57 +00004039 int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004040
Alexander Duyck67ebd792010-08-19 13:34:04 +00004041 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
4042 if (hw->mac.type == ixgbe_mac_82598EB)
4043 netif_set_gso_max_size(adapter->netdev, 65536);
4044 return;
4045 }
4046
4047 if (hw->mac.type == ixgbe_mac_82598EB)
4048 netif_set_gso_max_size(adapter->netdev, 32768);
4049
John Fastabendb1208182011-10-15 05:00:10 +00004050#ifdef IXGBE_FCOE
4051 if (adapter->netdev->features & NETIF_F_FCOE_MTU)
4052 max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
4053#endif
4054
Alexander Duyck01fa7d92010-11-16 19:26:53 -08004055 /* reconfigure the hardware */
John Fastabend6f70f6a2011-04-26 07:26:25 +00004056 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
John Fastabendc27931d2011-02-23 05:58:25 +00004057 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
4058 DCB_TX_CONFIG);
4059 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
4060 DCB_RX_CONFIG);
4061 ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
John Fastabendb1208182011-10-15 05:00:10 +00004062 } else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
4063 ixgbe_dcb_hw_ets(&adapter->hw,
4064 adapter->ixgbe_ieee_ets,
4065 max_frame);
4066 ixgbe_dcb_hw_pfc_config(&adapter->hw,
4067 adapter->ixgbe_ieee_pfc->pfc_en,
4068 adapter->ixgbe_ieee_ets->prio_tc);
John Fastabendc27931d2011-02-23 05:58:25 +00004069 }
John Fastabend8187cd42011-02-23 05:58:08 +00004070
4071 /* Enable RSS Hash per TC */
4072 if (hw->mac.type != ixgbe_mac_82598EB) {
Alexander Duyck4ae63732012-06-22 06:46:33 +00004073 u32 msb = 0;
4074 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices - 1;
John Fastabend8187cd42011-02-23 05:58:08 +00004075
Alexander Duyckd411a932012-06-30 00:14:01 +00004076 while (rss_i) {
4077 msb++;
4078 rss_i >>= 1;
John Fastabend8187cd42011-02-23 05:58:08 +00004079 }
Alexander Duyckd411a932012-06-30 00:14:01 +00004080
Alexander Duyck4ae63732012-06-22 06:46:33 +00004081 /* write msb to all 8 TCs in one write */
4082 IXGBE_WRITE_REG(hw, IXGBE_RQTC, msb * 0x11111111);
John Fastabend8187cd42011-02-23 05:58:08 +00004083 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08004084}
John Fastabend9da712d2011-08-23 03:14:22 +00004085#endif
4086
4087/* Additional bittime to account for IXGBE framing */
4088#define IXGBE_ETH_FRAMING 20
4089
Ben Hutchings49ce9c22012-07-10 10:56:00 +00004090/**
John Fastabend9da712d2011-08-23 03:14:22 +00004091 * ixgbe_hpbthresh - calculate high water mark for flow control
4092 *
4093 * @adapter: board private structure to calculate for
Ben Hutchings49ce9c22012-07-10 10:56:00 +00004094 * @pb: packet buffer to calculate
John Fastabend9da712d2011-08-23 03:14:22 +00004095 */
4096static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
4097{
4098 struct ixgbe_hw *hw = &adapter->hw;
4099 struct net_device *dev = adapter->netdev;
4100 int link, tc, kb, marker;
4101 u32 dv_id, rx_pba;
4102
4103 /* Calculate max LAN frame size */
4104 tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;
4105
4106#ifdef IXGBE_FCOE
4107 /* FCoE traffic class uses FCOE jumbo frames */
Alexander Duyck800bd602012-06-02 00:11:02 +00004108 if ((dev->features & NETIF_F_FCOE_MTU) &&
4109 (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
4110 (pb == ixgbe_fcoe_get_tc(adapter)))
4111 tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004112#endif
Jacob Kellere5776622014-04-05 02:35:52 +00004113
John Fastabend9da712d2011-08-23 03:14:22 +00004114 /* Calculate delay value for device */
4115 switch (hw->mac.type) {
4116 case ixgbe_mac_X540:
4117 dv_id = IXGBE_DV_X540(link, tc);
4118 break;
4119 default:
4120 dv_id = IXGBE_DV(link, tc);
4121 break;
4122 }
4123
4124 /* Loopback switch introduces additional latency */
4125 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4126 dv_id += IXGBE_B2BT(tc);
4127
4128 /* Delay value is calculated in bit times convert to KB */
4129 kb = IXGBE_BT2KB(dv_id);
4130 rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;
4131
4132 marker = rx_pba - kb;
4133
4134 /* It is possible that the packet buffer is not large enough
4135 * to provide required headroom. In this case throw an error
4136 * to user and a do the best we can.
4137 */
4138 if (marker < 0) {
4139 e_warn(drv, "Packet Buffer(%i) can not provide enough"
4140 "headroom to support flow control."
4141 "Decrease MTU or number of traffic classes\n", pb);
4142 marker = tc + 1;
4143 }
4144
4145 return marker;
4146}
4147
Ben Hutchings49ce9c22012-07-10 10:56:00 +00004148/**
John Fastabend9da712d2011-08-23 03:14:22 +00004149 * ixgbe_lpbthresh - calculate low water mark for for flow control
4150 *
4151 * @adapter: board private structure to calculate for
Ben Hutchings49ce9c22012-07-10 10:56:00 +00004152 * @pb: packet buffer to calculate
John Fastabend9da712d2011-08-23 03:14:22 +00004153 */
Jacob Kellere5776622014-04-05 02:35:52 +00004154static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter, int pb)
John Fastabend9da712d2011-08-23 03:14:22 +00004155{
4156 struct ixgbe_hw *hw = &adapter->hw;
4157 struct net_device *dev = adapter->netdev;
4158 int tc;
4159 u32 dv_id;
4160
4161 /* Calculate max LAN frame size */
4162 tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
4163
Jacob Kellere5776622014-04-05 02:35:52 +00004164#ifdef IXGBE_FCOE
4165 /* FCoE traffic class uses FCOE jumbo frames */
4166 if ((dev->features & NETIF_F_FCOE_MTU) &&
4167 (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
4168 (pb == netdev_get_prio_tc_map(dev, adapter->fcoe.up)))
4169 tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
4170#endif
4171
John Fastabend9da712d2011-08-23 03:14:22 +00004172 /* Calculate delay value for device */
4173 switch (hw->mac.type) {
4174 case ixgbe_mac_X540:
4175 dv_id = IXGBE_LOW_DV_X540(tc);
4176 break;
4177 default:
4178 dv_id = IXGBE_LOW_DV(tc);
4179 break;
4180 }
4181
4182 /* Delay value is calculated in bit times convert to KB */
4183 return IXGBE_BT2KB(dv_id);
4184}
4185
4186/*
4187 * ixgbe_pbthresh_setup - calculate and setup high low water marks
4188 */
4189static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
4190{
4191 struct ixgbe_hw *hw = &adapter->hw;
4192 int num_tc = netdev_get_num_tc(adapter->netdev);
4193 int i;
4194
4195 if (!num_tc)
4196 num_tc = 1;
4197
John Fastabend9da712d2011-08-23 03:14:22 +00004198 for (i = 0; i < num_tc; i++) {
4199 hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);
Jacob Kellere5776622014-04-05 02:35:52 +00004200 hw->fc.low_water[i] = ixgbe_lpbthresh(adapter, i);
John Fastabend9da712d2011-08-23 03:14:22 +00004201
4202 /* Low water marks must not be larger than high water marks */
Jacob Kellere5776622014-04-05 02:35:52 +00004203 if (hw->fc.low_water[i] > hw->fc.high_water[i])
4204 hw->fc.low_water[i] = 0;
John Fastabend9da712d2011-08-23 03:14:22 +00004205 }
Jacob Kellere5776622014-04-05 02:35:52 +00004206
4207 for (; i < MAX_TRAFFIC_CLASS; i++)
4208 hw->fc.high_water[i] = 0;
John Fastabend9da712d2011-08-23 03:14:22 +00004209}
John Fastabend80605c652011-05-02 12:34:10 +00004210
4211static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
4212{
John Fastabend80605c652011-05-02 12:34:10 +00004213 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf7e10272011-07-21 00:40:35 +00004214 int hdrm;
4215 u8 tc = netdev_get_num_tc(adapter->netdev);
John Fastabend80605c652011-05-02 12:34:10 +00004216
4217 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
4218 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
Alexander Duyckf7e10272011-07-21 00:40:35 +00004219 hdrm = 32 << adapter->fdir_pballoc;
4220 else
4221 hdrm = 0;
John Fastabend80605c652011-05-02 12:34:10 +00004222
Alexander Duyckf7e10272011-07-21 00:40:35 +00004223 hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
John Fastabend9da712d2011-08-23 03:14:22 +00004224 ixgbe_pbthresh_setup(adapter);
John Fastabend80605c652011-05-02 12:34:10 +00004225}
4226
Alexander Duycke4911d52011-05-11 07:18:52 +00004227static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
4228{
4229 struct ixgbe_hw *hw = &adapter->hw;
Sasha Levinb67bfe02013-02-27 17:06:00 -08004230 struct hlist_node *node2;
Alexander Duycke4911d52011-05-11 07:18:52 +00004231 struct ixgbe_fdir_filter *filter;
4232
4233 spin_lock(&adapter->fdir_perfect_lock);
4234
4235 if (!hlist_empty(&adapter->fdir_filter_list))
4236 ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);
4237
Sasha Levinb67bfe02013-02-27 17:06:00 -08004238 hlist_for_each_entry_safe(filter, node2,
Alexander Duycke4911d52011-05-11 07:18:52 +00004239 &adapter->fdir_filter_list, fdir_node) {
4240 ixgbe_fdir_write_perfect_filter_82599(hw,
Alexander Duyck1f4d5182011-05-14 01:16:02 +00004241 &filter->filter,
4242 filter->sw_idx,
4243 (filter->action == IXGBE_FDIR_DROP_QUEUE) ?
4244 IXGBE_FDIR_DROP_QUEUE :
4245 adapter->rx_ring[filter->action]->reg_idx);
Alexander Duycke4911d52011-05-11 07:18:52 +00004246 }
4247
4248 spin_unlock(&adapter->fdir_perfect_lock);
4249}
4250
John Fastabend2a47fa42013-11-06 09:54:52 -08004251static void ixgbe_macvlan_set_rx_mode(struct net_device *dev, unsigned int pool,
4252 struct ixgbe_adapter *adapter)
4253{
4254 struct ixgbe_hw *hw = &adapter->hw;
4255 u32 vmolr;
4256
4257 /* No unicast promiscuous support for VMDQ devices. */
4258 vmolr = IXGBE_READ_REG(hw, IXGBE_VMOLR(pool));
4259 vmolr |= (IXGBE_VMOLR_ROMPE | IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE);
4260
4261 /* clear the affected bit */
4262 vmolr &= ~IXGBE_VMOLR_MPE;
4263
4264 if (dev->flags & IFF_ALLMULTI) {
4265 vmolr |= IXGBE_VMOLR_MPE;
4266 } else {
4267 vmolr |= IXGBE_VMOLR_ROMPE;
4268 hw->mac.ops.update_mc_addr_list(hw, dev);
4269 }
Jacob Keller5d7daa32014-03-29 06:51:25 +00004270 ixgbe_write_uc_addr_list(adapter->netdev, pool);
John Fastabend2a47fa42013-11-06 09:54:52 -08004271 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(pool), vmolr);
4272}
4273
John Fastabend2a47fa42013-11-06 09:54:52 -08004274static void ixgbe_fwd_psrtype(struct ixgbe_fwd_adapter *vadapter)
4275{
4276 struct ixgbe_adapter *adapter = vadapter->real_adapter;
John Fastabend219354d2013-11-08 00:50:32 -08004277 int rss_i = adapter->num_rx_queues_per_pool;
John Fastabend2a47fa42013-11-06 09:54:52 -08004278 struct ixgbe_hw *hw = &adapter->hw;
4279 u16 pool = vadapter->pool;
4280 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
4281 IXGBE_PSRTYPE_UDPHDR |
4282 IXGBE_PSRTYPE_IPV4HDR |
4283 IXGBE_PSRTYPE_L2HDR |
4284 IXGBE_PSRTYPE_IPV6HDR;
4285
4286 if (hw->mac.type == ixgbe_mac_82598EB)
4287 return;
4288
4289 if (rss_i > 3)
4290 psrtype |= 2 << 29;
4291 else if (rss_i > 1)
4292 psrtype |= 1 << 29;
4293
4294 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
4295}
4296
4297/**
4298 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
4299 * @rx_ring: ring to free buffers from
4300 **/
4301static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
4302{
4303 struct device *dev = rx_ring->dev;
4304 unsigned long size;
4305 u16 i;
4306
4307 /* ring already cleared, nothing to do */
4308 if (!rx_ring->rx_buffer_info)
4309 return;
4310
4311 /* Free all the Rx ring sk_buffs */
4312 for (i = 0; i < rx_ring->count; i++) {
4313 struct ixgbe_rx_buffer *rx_buffer;
4314
4315 rx_buffer = &rx_ring->rx_buffer_info[i];
4316 if (rx_buffer->skb) {
4317 struct sk_buff *skb = rx_buffer->skb;
4318 if (IXGBE_CB(skb)->page_released) {
4319 dma_unmap_page(dev,
4320 IXGBE_CB(skb)->dma,
4321 ixgbe_rx_bufsz(rx_ring),
4322 DMA_FROM_DEVICE);
4323 IXGBE_CB(skb)->page_released = false;
4324 }
4325 dev_kfree_skb(skb);
4326 }
4327 rx_buffer->skb = NULL;
4328 if (rx_buffer->dma)
4329 dma_unmap_page(dev, rx_buffer->dma,
4330 ixgbe_rx_pg_size(rx_ring),
4331 DMA_FROM_DEVICE);
4332 rx_buffer->dma = 0;
4333 if (rx_buffer->page)
4334 __free_pages(rx_buffer->page,
4335 ixgbe_rx_pg_order(rx_ring));
4336 rx_buffer->page = NULL;
4337 }
4338
4339 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
4340 memset(rx_ring->rx_buffer_info, 0, size);
4341
4342 /* Zero out the descriptor ring */
4343 memset(rx_ring->desc, 0, rx_ring->size);
4344
4345 rx_ring->next_to_alloc = 0;
4346 rx_ring->next_to_clean = 0;
4347 rx_ring->next_to_use = 0;
4348}
4349
4350static void ixgbe_disable_fwd_ring(struct ixgbe_fwd_adapter *vadapter,
4351 struct ixgbe_ring *rx_ring)
4352{
4353 struct ixgbe_adapter *adapter = vadapter->real_adapter;
4354 int index = rx_ring->queue_index + vadapter->rx_base_queue;
4355
4356 /* shutdown specific queue receive and wait for dma to settle */
4357 ixgbe_disable_rx_queue(adapter, rx_ring);
4358 usleep_range(10000, 20000);
4359 ixgbe_irq_disable_queues(adapter, ((u64)1 << index));
4360 ixgbe_clean_rx_ring(rx_ring);
4361 rx_ring->l2_accel_priv = NULL;
4362}
4363
John Fastabendae72c8d2013-11-09 07:11:26 +00004364static int ixgbe_fwd_ring_down(struct net_device *vdev,
4365 struct ixgbe_fwd_adapter *accel)
John Fastabend2a47fa42013-11-06 09:54:52 -08004366{
4367 struct ixgbe_adapter *adapter = accel->real_adapter;
4368 unsigned int rxbase = accel->rx_base_queue;
4369 unsigned int txbase = accel->tx_base_queue;
4370 int i;
4371
4372 netif_tx_stop_all_queues(vdev);
4373
4374 for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
4375 ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);
4376 adapter->rx_ring[rxbase + i]->netdev = adapter->netdev;
4377 }
4378
4379 for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
4380 adapter->tx_ring[txbase + i]->l2_accel_priv = NULL;
4381 adapter->tx_ring[txbase + i]->netdev = adapter->netdev;
4382 }
4383
4384
4385 return 0;
4386}
4387
4388static int ixgbe_fwd_ring_up(struct net_device *vdev,
4389 struct ixgbe_fwd_adapter *accel)
4390{
4391 struct ixgbe_adapter *adapter = accel->real_adapter;
4392 unsigned int rxbase, txbase, queues;
4393 int i, baseq, err = 0;
4394
4395 if (!test_bit(accel->pool, &adapter->fwd_bitmask))
4396 return 0;
4397
4398 baseq = accel->pool * adapter->num_rx_queues_per_pool;
4399 netdev_dbg(vdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
4400 accel->pool, adapter->num_rx_pools,
4401 baseq, baseq + adapter->num_rx_queues_per_pool,
4402 adapter->fwd_bitmask);
4403
4404 accel->netdev = vdev;
4405 accel->rx_base_queue = rxbase = baseq;
4406 accel->tx_base_queue = txbase = baseq;
4407
4408 for (i = 0; i < adapter->num_rx_queues_per_pool; i++)
4409 ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);
4410
4411 for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
4412 adapter->rx_ring[rxbase + i]->netdev = vdev;
4413 adapter->rx_ring[rxbase + i]->l2_accel_priv = accel;
4414 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[rxbase + i]);
4415 }
4416
4417 for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
4418 adapter->tx_ring[txbase + i]->netdev = vdev;
4419 adapter->tx_ring[txbase + i]->l2_accel_priv = accel;
4420 }
4421
4422 queues = min_t(unsigned int,
4423 adapter->num_rx_queues_per_pool, vdev->num_tx_queues);
4424 err = netif_set_real_num_tx_queues(vdev, queues);
4425 if (err)
4426 goto fwd_queue_err;
4427
John Fastabend2a47fa42013-11-06 09:54:52 -08004428 err = netif_set_real_num_rx_queues(vdev, queues);
4429 if (err)
4430 goto fwd_queue_err;
4431
4432 if (is_valid_ether_addr(vdev->dev_addr))
4433 ixgbe_add_mac_filter(adapter, vdev->dev_addr, accel->pool);
4434
4435 ixgbe_fwd_psrtype(accel);
4436 ixgbe_macvlan_set_rx_mode(vdev, accel->pool, adapter);
4437 return err;
4438fwd_queue_err:
4439 ixgbe_fwd_ring_down(vdev, accel);
4440 return err;
4441}
4442
4443static void ixgbe_configure_dfwd(struct ixgbe_adapter *adapter)
4444{
4445 struct net_device *upper;
4446 struct list_head *iter;
4447 int err;
4448
4449 netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
4450 if (netif_is_macvlan(upper)) {
4451 struct macvlan_dev *dfwd = netdev_priv(upper);
4452 struct ixgbe_fwd_adapter *vadapter = dfwd->fwd_priv;
4453
4454 if (dfwd->fwd_priv) {
4455 err = ixgbe_fwd_ring_up(upper, vadapter);
4456 if (err)
4457 continue;
4458 }
4459 }
4460 }
4461}
4462
Auke Kok9a799d72007-09-15 14:07:45 -07004463static void ixgbe_configure(struct ixgbe_adapter *adapter)
4464{
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00004465 struct ixgbe_hw *hw = &adapter->hw;
4466
John Fastabend80605c652011-05-02 12:34:10 +00004467 ixgbe_configure_pb(adapter);
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004468#ifdef CONFIG_IXGBE_DCB
Alexander Duyck67ebd792010-08-19 13:34:04 +00004469 ixgbe_configure_dcb(adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -08004470#endif
Alexander Duyckb35d4d42012-05-23 05:39:25 +00004471 /*
4472 * We must restore virtualization before VLANs or else
4473 * the VLVF registers will not be populated
4474 */
4475 ixgbe_configure_virtualization(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004476
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00004477 ixgbe_set_rx_mode(adapter->netdev);
Jesse Grossf62bbb52010-10-20 13:56:10 +00004478 ixgbe_restore_vlan(adapter);
4479
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00004480 switch (hw->mac.type) {
4481 case ixgbe_mac_82599EB:
4482 case ixgbe_mac_X540:
4483 hw->mac.ops.disable_rx_buff(hw);
4484 break;
4485 default:
4486 break;
4487 }
4488
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004489 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00004490 ixgbe_init_fdir_signature_82599(&adapter->hw,
4491 adapter->fdir_pballoc);
Alexander Duycke4911d52011-05-11 07:18:52 +00004492 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
4493 ixgbe_init_fdir_perfect_82599(&adapter->hw,
4494 adapter->fdir_pballoc);
4495 ixgbe_fdir_filter_restore(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004496 }
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00004497
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00004498 switch (hw->mac.type) {
4499 case ixgbe_mac_82599EB:
4500 case ixgbe_mac_X540:
4501 hw->mac.ops.enable_rx_buff(hw);
4502 break;
4503 default:
4504 break;
4505 }
4506
Alexander Duyck7c8ae652012-05-05 05:32:47 +00004507#ifdef IXGBE_FCOE
4508 /* configure FCoE L2 filters, redirection table, and Rx control */
4509 ixgbe_configure_fcoe(adapter);
4510
4511#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -07004512 ixgbe_configure_tx(adapter);
4513 ixgbe_configure_rx(adapter);
John Fastabend2a47fa42013-11-06 09:54:52 -08004514 ixgbe_configure_dfwd(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004515}
4516
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004517static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
4518{
4519 switch (hw->phy.type) {
4520 case ixgbe_phy_sfp_avago:
4521 case ixgbe_phy_sfp_ftl:
4522 case ixgbe_phy_sfp_intel:
4523 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00004524 case ixgbe_phy_sfp_passive_tyco:
4525 case ixgbe_phy_sfp_passive_unknown:
4526 case ixgbe_phy_sfp_active_unknown:
4527 case ixgbe_phy_sfp_ftl_active:
Emil Tantilov987e1d52013-08-14 07:12:27 +00004528 case ixgbe_phy_qsfp_passive_unknown:
4529 case ixgbe_phy_qsfp_active_unknown:
4530 case ixgbe_phy_qsfp_intel:
4531 case ixgbe_phy_qsfp_unknown:
Emil Tantilovd9cd46c2014-05-15 07:16:53 +00004532 /* ixgbe_phy_none is set when no SFP module is present */
4533 case ixgbe_phy_none:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004534 return true;
Alexander Duyck8917b442011-07-21 00:40:51 +00004535 case ixgbe_phy_nl:
4536 if (hw->mac.type == ixgbe_mac_82598EB)
4537 return true;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004538 default:
4539 return false;
4540 }
4541}
4542
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004543/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004544 * ixgbe_sfp_link_config - set up SFP+ link
4545 * @adapter: pointer to private adapter struct
4546 **/
4547static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
4548{
Alexander Duyck70864002011-04-27 09:13:56 +00004549 /*
Stephen Hemminger52f33af2011-12-22 16:34:52 +00004550 * We are assuming the worst case scenario here, and that
Alexander Duyck70864002011-04-27 09:13:56 +00004551 * is that an SFP was inserted/removed after the reset
4552 * but before SFP detection was enabled. As such the best
4553 * solution is to just start searching as soon as we start
4554 */
4555 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
4556 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004557
Alexander Duyck70864002011-04-27 09:13:56 +00004558 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004559}
4560
4561/**
4562 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004563 * @hw: pointer to private hardware struct
4564 *
4565 * Returns 0 on success, negative on failure
4566 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004567static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004568{
Josh Hay3d292262012-12-15 03:28:19 +00004569 u32 speed;
4570 bool autoneg, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004571 u32 ret = IXGBE_ERR_LINK_SETUP;
4572
4573 if (hw->mac.ops.check_link)
Josh Hay3d292262012-12-15 03:28:19 +00004574 ret = hw->mac.ops.check_link(hw, &speed, &link_up, false);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004575
4576 if (ret)
Mark Rustade90dd262014-07-22 06:51:08 +00004577 return ret;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004578
Josh Hay3d292262012-12-15 03:28:19 +00004579 speed = hw->phy.autoneg_advertised;
4580 if ((!speed) && (hw->mac.ops.get_link_capabilities))
4581 ret = hw->mac.ops.get_link_capabilities(hw, &speed,
4582 &autoneg);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004583 if (ret)
Mark Rustade90dd262014-07-22 06:51:08 +00004584 return ret;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004585
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00004586 if (hw->mac.ops.setup_link)
Josh Hayfd0326f2012-12-15 03:28:30 +00004587 ret = hw->mac.ops.setup_link(hw, speed, link_up);
Mark Rustade90dd262014-07-22 06:51:08 +00004588
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004589 return ret;
4590}
4591
Alexander Duycka34bcff2010-08-19 13:39:20 +00004592static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004593{
Auke Kok9a799d72007-09-15 14:07:45 -07004594 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004595 u32 gpie = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004596
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004597 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duycka34bcff2010-08-19 13:39:20 +00004598 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
4599 IXGBE_GPIE_OCD;
4600 gpie |= IXGBE_GPIE_EIAME;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004601 /*
4602 * use EIAM to auto-mask when MSI-X interrupt is asserted
4603 * this saves a register write for every interrupt
4604 */
4605 switch (hw->mac.type) {
4606 case ixgbe_mac_82598EB:
4607 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
4608 break;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004609 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004610 case ixgbe_mac_X540:
4611 default:
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004612 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
4613 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
4614 break;
4615 }
4616 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004617 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
4618 * specifically only auto mask tx and rx interrupts */
4619 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07004620 }
4621
Alexander Duycka34bcff2010-08-19 13:39:20 +00004622 /* XXX: to interrupt immediately for EICS writes, enable this */
4623 /* gpie |= IXGBE_GPIE_EIMEN; */
4624
4625 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
4626 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
Alexander Duyck73079ea2012-07-14 06:48:49 +00004627
4628 switch (adapter->ring_feature[RING_F_VMDQ].mask) {
4629 case IXGBE_82599_VMDQ_8Q_MASK:
4630 gpie |= IXGBE_GPIE_VTMODE_16;
4631 break;
4632 case IXGBE_82599_VMDQ_4Q_MASK:
4633 gpie |= IXGBE_GPIE_VTMODE_32;
4634 break;
4635 default:
4636 gpie |= IXGBE_GPIE_VTMODE_64;
4637 break;
4638 }
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07004639 }
4640
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00004641 /* Enable Thermal over heat sensor interrupt */
Don Skidmoref3df98e2011-08-17 10:15:21 +00004642 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
4643 switch (adapter->hw.mac.type) {
4644 case ixgbe_mac_82599EB:
4645 gpie |= IXGBE_SDP0_GPIEN;
4646 break;
4647 case ixgbe_mac_X540:
4648 gpie |= IXGBE_EIMS_TS;
4649 break;
4650 default:
4651 break;
4652 }
4653 }
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00004654
Alexander Duycka34bcff2010-08-19 13:39:20 +00004655 /* Enable fan failure interrupt */
4656 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07004657 gpie |= IXGBE_SDP1_GPIEN;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07004658
Don Skidmore2698b202011-04-13 07:01:52 +00004659 if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004660 gpie |= IXGBE_SDP1_GPIEN;
4661 gpie |= IXGBE_SDP2_GPIEN;
Don Skidmore2698b202011-04-13 07:01:52 +00004662 }
Alexander Duycka34bcff2010-08-19 13:39:20 +00004663
4664 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
4665}
4666
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004667static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
Alexander Duycka34bcff2010-08-19 13:39:20 +00004668{
4669 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004670 int err;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004671 u32 ctrl_ext;
4672
4673 ixgbe_get_hw_control(adapter);
4674 ixgbe_setup_gpie(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004675
Auke Kok9a799d72007-09-15 14:07:45 -07004676 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4677 ixgbe_configure_msix(adapter);
4678 else
4679 ixgbe_configure_msi_and_legacy(adapter);
4680
Emil Tantilovec74a472012-09-20 03:33:56 +00004681 /* enable the optics for 82599 SFP+ fiber */
4682 if (hw->mac.ops.enable_tx_laser)
Peter Waskiewicz61fac742010-04-27 00:38:15 +00004683 hw->mac.ops.enable_tx_laser(hw);
4684
Peter Zijlstra4e857c52014-03-17 18:06:10 +01004685 smp_mb__before_atomic();
Auke Kok9a799d72007-09-15 14:07:45 -07004686 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004687 ixgbe_napi_enable_all(adapter);
4688
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08004689 if (ixgbe_is_sfp(hw)) {
4690 ixgbe_sfp_link_config(adapter);
4691 } else {
4692 err = ixgbe_non_sfp_link_config(hw);
4693 if (err)
4694 e_err(probe, "link_config FAILED %d\n", err);
4695 }
4696
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004697 /* clear any pending interrupts, may auto mask */
4698 IXGBE_READ_REG(hw, IXGBE_EICR);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00004699 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07004700
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004701 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00004702 * If this adapter has a fan, check to see if we had a failure
4703 * before we enabled the interrupt.
4704 */
4705 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
4706 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
4707 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00004708 e_crit(drv, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00004709 }
4710
Auke Kok9a799d72007-09-15 14:07:45 -07004711 /* bring the link up in the watchdog, this could race with our first
4712 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004713 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
4714 adapter->link_check_timeout = jiffies;
Alexander Duyck70864002011-04-27 09:13:56 +00004715 mod_timer(&adapter->service_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00004716
4717 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
4718 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
4719 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
4720 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
Auke Kok9a799d72007-09-15 14:07:45 -07004721}
4722
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004723void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
4724{
4725 WARN_ON(in_interrupt());
Alexander Duyck70864002011-04-27 09:13:56 +00004726 /* put off any impending NetWatchDogTimeout */
4727 adapter->netdev->trans_start = jiffies;
4728
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004729 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00004730 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004731 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00004732 /*
4733 * If SR-IOV enabled then wait a bit before bringing the adapter
4734 * back up to give the VFs time to respond to the reset. The
4735 * two second wait is based upon the watchdog timer cycle in
4736 * the VF driver.
4737 */
4738 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4739 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004740 ixgbe_up(adapter);
4741 clear_bit(__IXGBE_RESETTING, &adapter->state);
4742}
4743
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004744void ixgbe_up(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004745{
4746 /* hardware has been reset, we need to reload some things */
4747 ixgbe_configure(adapter);
4748
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004749 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004750}
4751
4752void ixgbe_reset(struct ixgbe_adapter *adapter)
4753{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004754 struct ixgbe_hw *hw = &adapter->hw;
Jacob Keller5d7daa32014-03-29 06:51:25 +00004755 struct net_device *netdev = adapter->netdev;
Don Skidmore8ca783a2009-05-26 20:40:47 -07004756 int err;
Jacob Keller5d7daa32014-03-29 06:51:25 +00004757 u8 old_addr[ETH_ALEN];
Don Skidmore8ca783a2009-05-26 20:40:47 -07004758
Mark Rustadb0483c82014-01-14 18:53:17 -08004759 if (ixgbe_removed(hw->hw_addr))
4760 return;
Alexander Duyck70864002011-04-27 09:13:56 +00004761 /* lock SFP init bit to prevent race conditions with the watchdog */
4762 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
4763 usleep_range(1000, 2000);
4764
4765 /* clear all SFP and link config related flags while holding SFP_INIT */
4766 adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
4767 IXGBE_FLAG2_SFP_NEEDS_RESET);
4768 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
4769
Don Skidmore8ca783a2009-05-26 20:40:47 -07004770 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004771 switch (err) {
4772 case 0:
4773 case IXGBE_ERR_SFP_NOT_PRESENT:
Alexander Duyck70864002011-04-27 09:13:56 +00004774 case IXGBE_ERR_SFP_NOT_SUPPORTED:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004775 break;
4776 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
Emil Tantilov849c4542010-06-03 16:53:41 +00004777 e_dev_err("master disable timed out\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004778 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004779 case IXGBE_ERR_EEPROM_VERSION:
4780 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00004781 e_dev_warn("This device is a pre-production adapter/LOM. "
Stephen Hemminger52f33af2011-12-22 16:34:52 +00004782 "Please be aware there may be issues associated with "
Emil Tantilov849c4542010-06-03 16:53:41 +00004783 "your hardware. If you are experiencing problems "
4784 "please contact your Intel or hardware "
4785 "representative who provided you with this "
4786 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004787 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004788 default:
Emil Tantilov849c4542010-06-03 16:53:41 +00004789 e_dev_err("Hardware Error: %d\n", err);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004790 }
Auke Kok9a799d72007-09-15 14:07:45 -07004791
Alexander Duyck70864002011-04-27 09:13:56 +00004792 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
Jacob Keller5d7daa32014-03-29 06:51:25 +00004793 /* do not flush user set addresses */
4794 memcpy(old_addr, &adapter->mac_table[0].addr, netdev->addr_len);
4795 ixgbe_flush_sw_mac_table(adapter);
4796 ixgbe_mac_set_default_filter(adapter, old_addr);
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00004797
4798 /* update SAN MAC vmdq pool selection */
4799 if (hw->mac.san_mac_rar_index)
4800 hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
Jacob Keller1a71ab22012-08-25 03:54:19 +00004801
Jacob Keller8fecf672013-06-21 08:14:32 +00004802 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
Jacob Keller1a71ab22012-08-25 03:54:19 +00004803 ixgbe_ptp_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004804}
4805
Auke Kok9a799d72007-09-15 14:07:45 -07004806/**
Auke Kok9a799d72007-09-15 14:07:45 -07004807 * ixgbe_clean_tx_ring - Free Tx Buffers
Auke Kok9a799d72007-09-15 14:07:45 -07004808 * @tx_ring: ring to be cleaned
4809 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004810static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004811{
4812 struct ixgbe_tx_buffer *tx_buffer_info;
4813 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004814 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004815
Alexander Duyck84418e32010-08-19 13:40:54 +00004816 /* ring already cleared, nothing to do */
4817 if (!tx_ring->tx_buffer_info)
4818 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004819
Alexander Duyck84418e32010-08-19 13:40:54 +00004820 /* Free all the Tx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004821 for (i = 0; i < tx_ring->count; i++) {
4822 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004823 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -07004824 }
4825
John Fastabenddad8a3b2012-04-23 12:22:39 +00004826 netdev_tx_reset_queue(txring_txq(tx_ring));
4827
Auke Kok9a799d72007-09-15 14:07:45 -07004828 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
4829 memset(tx_ring->tx_buffer_info, 0, size);
4830
4831 /* Zero out the descriptor ring */
4832 memset(tx_ring->desc, 0, tx_ring->size);
4833
4834 tx_ring->next_to_use = 0;
4835 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004836}
4837
4838/**
Auke Kok9a799d72007-09-15 14:07:45 -07004839 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
4840 * @adapter: board private structure
4841 **/
4842static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
4843{
4844 int i;
4845
4846 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004847 ixgbe_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004848}
4849
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004850/**
4851 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
4852 * @adapter: board private structure
4853 **/
4854static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
4855{
4856 int i;
4857
4858 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004859 ixgbe_clean_tx_ring(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004860}
4861
Alexander Duycke4911d52011-05-11 07:18:52 +00004862static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
4863{
Sasha Levinb67bfe02013-02-27 17:06:00 -08004864 struct hlist_node *node2;
Alexander Duycke4911d52011-05-11 07:18:52 +00004865 struct ixgbe_fdir_filter *filter;
4866
4867 spin_lock(&adapter->fdir_perfect_lock);
4868
Sasha Levinb67bfe02013-02-27 17:06:00 -08004869 hlist_for_each_entry_safe(filter, node2,
Alexander Duycke4911d52011-05-11 07:18:52 +00004870 &adapter->fdir_filter_list, fdir_node) {
4871 hlist_del(&filter->fdir_node);
4872 kfree(filter);
4873 }
4874 adapter->fdir_filter_count = 0;
4875
4876 spin_unlock(&adapter->fdir_perfect_lock);
4877}
4878
Auke Kok9a799d72007-09-15 14:07:45 -07004879void ixgbe_down(struct ixgbe_adapter *adapter)
4880{
4881 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004882 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend2a47fa42013-11-06 09:54:52 -08004883 struct net_device *upper;
4884 struct list_head *iter;
Auke Kok9a799d72007-09-15 14:07:45 -07004885 u32 rxctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004886 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07004887
4888 /* signal that we are down to the interrupt handler */
Mark Rustadc3049c82014-01-14 18:53:12 -08004889 if (test_and_set_bit(__IXGBE_DOWN, &adapter->state))
4890 return; /* do nothing if already down */
Auke Kok9a799d72007-09-15 14:07:45 -07004891
4892 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004893 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
4894 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07004895
Yi Zou2d39d572011-01-06 14:29:56 +00004896 /* disable all enabled rx queues */
4897 for (i = 0; i < adapter->num_rx_queues; i++)
4898 /* this call also flushes the previous write */
4899 ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);
4900
Don Skidmore032b4322011-03-18 09:32:53 +00004901 usleep_range(10000, 20000);
Auke Kok9a799d72007-09-15 14:07:45 -07004902
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004903 netif_tx_stop_all_queues(netdev);
4904
Alexander Duyck70864002011-04-27 09:13:56 +00004905 /* call carrier off first to avoid false dev_watchdog timeouts */
John Fastabendc0dfb902010-04-27 02:13:39 +00004906 netif_carrier_off(netdev);
4907 netif_tx_disable(netdev);
4908
John Fastabend2a47fa42013-11-06 09:54:52 -08004909 /* disable any upper devices */
4910 netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
4911 if (netif_is_macvlan(upper)) {
4912 struct macvlan_dev *vlan = netdev_priv(upper);
4913
4914 if (vlan->fwd_priv) {
4915 netif_tx_stop_all_queues(upper);
4916 netif_carrier_off(upper);
4917 netif_tx_disable(upper);
4918 }
4919 }
4920 }
4921
John Fastabendc0dfb902010-04-27 02:13:39 +00004922 ixgbe_irq_disable(adapter);
4923
4924 ixgbe_napi_disable_all(adapter);
4925
Alexander Duyckd034acf2011-04-27 09:25:34 +00004926 adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
4927 IXGBE_FLAG2_RESET_REQUESTED);
Alexander Duyck70864002011-04-27 09:13:56 +00004928 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
4929
4930 del_timer_sync(&adapter->service_timer);
4931
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004932 if (adapter->num_vfs) {
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004933 /* Clear EITR Select mapping */
4934 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
4935
4936 /* Mark all the VFs as inactive */
4937 for (i = 0 ; i < adapter->num_vfs; i++)
Rusty Russell3db1cd52011-12-19 13:56:45 +00004938 adapter->vfinfo[i].clear_to_send = false;
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004939
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004940 /* ping all the active vfs to let them know we are going down */
Auke Kok9a799d72007-09-15 14:07:45 -07004941 ixgbe_ping_all_vfs(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004942
Auke Kok9a799d72007-09-15 14:07:45 -07004943 /* Disable all VFTE/VFRE TX/RX */
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004944 ixgbe_disable_tx_rx(adapter);
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004945 }
4946
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004947 /* disable transmits in the hardware now that interrupts are off */
4948 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004949 u8 reg_idx = adapter->tx_ring[i]->reg_idx;
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004950 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004951 }
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004952
4953 /* Disable the Tx DMA engine on 82599 and X540 */
Alexander Duyckbd508172010-11-16 19:27:03 -08004954 switch (hw->mac.type) {
4955 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004956 case ixgbe_mac_X540:
PJ Waskiewicz88512532009-03-13 22:15:10 +00004957 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004958 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
4959 ~IXGBE_DMATXCTL_TE));
Alexander Duyckbd508172010-11-16 19:27:03 -08004960 break;
4961 default:
4962 break;
4963 }
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004964
Paul Larson6f4a0e42008-06-24 17:00:56 -07004965 if (!pci_channel_offline(adapter->pdev))
4966 ixgbe_reset(adapter);
Don Skidmorec6ecf392010-12-03 03:31:51 +00004967
Emil Tantilovec74a472012-09-20 03:33:56 +00004968 /* power down the optics for 82599 SFP+ fiber */
4969 if (hw->mac.ops.disable_tx_laser)
Don Skidmorec6ecf392010-12-03 03:31:51 +00004970 hw->mac.ops.disable_tx_laser(hw);
4971
Auke Kok9a799d72007-09-15 14:07:45 -07004972 ixgbe_clean_all_tx_rings(adapter);
4973 ixgbe_clean_all_rx_rings(adapter);
4974
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004975#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004976 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00004977 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004978#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004979}
4980
Auke Kok9a799d72007-09-15 14:07:45 -07004981/**
Auke Kok9a799d72007-09-15 14:07:45 -07004982 * ixgbe_tx_timeout - Respond to a Tx Hang
4983 * @netdev: network interface device structure
4984 **/
4985static void ixgbe_tx_timeout(struct net_device *netdev)
4986{
4987 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4988
4989 /* Do the reset outside of interrupt context */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00004990 ixgbe_tx_timeout_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004991}
4992
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004993/**
Auke Kok9a799d72007-09-15 14:07:45 -07004994 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
4995 * @adapter: board private structure to initialize
4996 *
4997 * ixgbe_sw_init initializes the Adapter private data structure.
4998 * Fields are initialized based on PCI device information and
4999 * OS network device settings (MTU size).
5000 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05005001static int ixgbe_sw_init(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07005002{
5003 struct ixgbe_hw *hw = &adapter->hw;
5004 struct pci_dev *pdev = adapter->pdev;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00005005 unsigned int rss, fdir;
Jacob Kellercb6d0f52012-12-04 06:03:14 +00005006 u32 fwsm;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08005007#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08005008 int j;
5009 struct tc_configuration *tc;
5010#endif
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005011
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07005012 /* PCI config space info */
5013
5014 hw->vendor_id = pdev->vendor;
5015 hw->device_id = pdev->device;
5016 hw->revision_id = pdev->revision;
5017 hw->subsystem_vendor_id = pdev->subsystem_vendor;
5018 hw->subsystem_device_id = pdev->subsystem_device;
5019
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00005020 /* Set common capability flags and settings */
Jesse Brandeburg3ed69d72012-02-10 10:20:02 +00005021 rss = min_t(int, IXGBE_MAX_RSS_INDICES, num_online_cpus());
Alexander Duyckc0876632012-05-10 00:01:46 +00005022 adapter->ring_feature[RING_F_RSS].limit = rss;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00005023 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
5024 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00005025 adapter->max_q_vectors = MAX_Q_VECTORS_82599;
5026 adapter->atr_sample_rate = 20;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00005027 fdir = min_t(int, IXGBE_MAX_FDIR_INDICES, num_online_cpus());
5028 adapter->ring_feature[RING_F_FDIR].limit = fdir;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00005029 adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
5030#ifdef CONFIG_IXGBE_DCA
5031 adapter->flags |= IXGBE_FLAG_DCA_CAPABLE;
5032#endif
5033#ifdef IXGBE_FCOE
5034 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
5035 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
5036#ifdef CONFIG_IXGBE_DCB
5037 /* Default traffic class to use for FCoE */
5038 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
5039#endif /* CONFIG_IXGBE_DCB */
5040#endif /* IXGBE_FCOE */
5041
Jacob Keller5d7daa32014-03-29 06:51:25 +00005042 adapter->mac_table = kzalloc(sizeof(struct ixgbe_mac_addr) *
5043 hw->mac.num_rar_entries,
5044 GFP_ATOMIC);
5045
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00005046 /* Set MAC specific capability flags and exceptions */
Alexander Duyckbd508172010-11-16 19:27:03 -08005047 switch (hw->mac.type) {
5048 case ixgbe_mac_82598EB:
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00005049 adapter->flags2 &= ~IXGBE_FLAG2_RSC_CAPABLE;
5050 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
5051
Don Skidmorebf069c92009-05-07 10:39:54 +00005052 if (hw->device_id == IXGBE_DEV_ID_82598AT)
5053 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00005054
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00005055 adapter->max_q_vectors = MAX_Q_VECTORS_82598;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00005056 adapter->ring_feature[RING_F_FDIR].limit = 0;
5057 adapter->atr_sample_rate = 0;
5058 adapter->fdir_pballoc = 0;
5059#ifdef IXGBE_FCOE
5060 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
5061 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
5062#ifdef CONFIG_IXGBE_DCB
5063 adapter->fcoe.up = 0;
5064#endif /* IXGBE_DCB */
5065#endif /* IXGBE_FCOE */
5066 break;
5067 case ixgbe_mac_82599EB:
5068 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
5069 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyckbd508172010-11-16 19:27:03 -08005070 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08005071 case ixgbe_mac_X540:
Jacob Kellercb6d0f52012-12-04 06:03:14 +00005072 fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM);
5073 if (fwsm & IXGBE_FWSM_TS_ENABLED)
5074 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyckbd508172010-11-16 19:27:03 -08005075 break;
5076 default:
5077 break;
Alexander Duyckf8212f92009-04-27 22:42:37 +00005078 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08005079
Alexander Duyck7c8ae652012-05-05 05:32:47 +00005080#ifdef IXGBE_FCOE
5081 /* FCoE support exists, always init the FCoE lock */
5082 spin_lock_init(&adapter->fcoe.lock);
5083
5084#endif
Alexander Duyck1fc5f032011-06-02 04:28:39 +00005085 /* n-tuple support exists, always init our spinlock */
5086 spin_lock_init(&adapter->fdir_perfect_lock);
5087
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08005088#ifdef CONFIG_IXGBE_DCB
John Fastabend4de2a022011-09-27 03:52:01 +00005089 switch (hw->mac.type) {
5090 case ixgbe_mac_X540:
5091 adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
5092 adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
5093 break;
5094 default:
5095 adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
5096 adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
5097 break;
5098 }
5099
Alexander Duyck2f90b862008-11-20 20:52:10 -08005100 /* Configure DCB traffic classes */
5101 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
5102 tc = &adapter->dcb_cfg.tc_config[j];
5103 tc->path[DCB_TX_CONFIG].bwg_id = 0;
5104 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
5105 tc->path[DCB_RX_CONFIG].bwg_id = 0;
5106 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
5107 tc->dcb_pfc = pfc_disabled;
5108 }
John Fastabend4de2a022011-09-27 03:52:01 +00005109
5110 /* Initialize default user to priority mapping, UPx->TC0 */
5111 tc = &adapter->dcb_cfg.tc_config[0];
5112 tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
5113 tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;
5114
Alexander Duyck2f90b862008-11-20 20:52:10 -08005115 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
5116 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005117 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08005118 adapter->dcb_set_bitmap = 0x00;
John Fastabend30323092011-03-01 05:25:35 +00005119 adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
John Fastabendf525c6d22012-04-18 22:42:27 +00005120 memcpy(&adapter->temp_dcb_cfg, &adapter->dcb_cfg,
5121 sizeof(adapter->temp_dcb_cfg));
Alexander Duyck2f90b862008-11-20 20:52:10 -08005122
5123#endif
Auke Kok9a799d72007-09-15 14:07:45 -07005124
5125 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00005126 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00005127 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
John Fastabend9da712d2011-08-23 03:14:22 +00005128 ixgbe_pbthresh_setup(adapter);
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07005129 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
5130 hw->fc.send_xon = true;
Don Skidmore73d80953d2013-07-31 02:19:24 +00005131 hw->fc.disable_fc_autoneg = ixgbe_device_supports_autoneg_fc(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07005132
Alexander Duyck99d74482012-05-09 08:09:25 +00005133#ifdef CONFIG_PCI_IOV
Jacob Keller170e8542013-11-09 04:52:32 -08005134 if (max_vfs > 0)
5135 e_dev_warn("Enabling SR-IOV VFs using the max_vfs module parameter is deprecated - please use the pci sysfs interface instead.\n");
Alexander Duyck99d74482012-05-09 08:09:25 +00005136
Jacob Keller170e8542013-11-09 04:52:32 -08005137 /* assign number of SR-IOV VFs */
5138 if (hw->mac.type != ixgbe_mac_82598EB) {
ethan.zhaodcc23e32014-01-16 19:41:04 -08005139 if (max_vfs > IXGBE_MAX_VFS_DRV_LIMIT) {
Jacob Keller170e8542013-11-09 04:52:32 -08005140 adapter->num_vfs = 0;
5141 e_dev_warn("max_vfs parameter out of range. Not assigning any SR-IOV VFs\n");
5142 } else {
5143 adapter->num_vfs = max_vfs;
5144 }
5145 }
5146#endif /* CONFIG_PCI_IOV */
5147
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005148 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00005149 adapter->rx_itr_setting = 1;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00005150 adapter->tx_itr_setting = 1;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005151
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005152 /* set default ring sizes */
5153 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
5154 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
5155
Alexander Duyckbd198052011-06-11 01:45:08 +00005156 /* set default work limits */
Alexander Duyck59224552011-08-31 00:01:06 +00005157 adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
Alexander Duyckbd198052011-06-11 01:45:08 +00005158
Auke Kok9a799d72007-09-15 14:07:45 -07005159 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07005160 if (ixgbe_init_eeprom_params_generic(hw)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005161 e_dev_err("EEPROM initialization failed\n");
Auke Kok9a799d72007-09-15 14:07:45 -07005162 return -EIO;
5163 }
5164
John Fastabend2a47fa42013-11-06 09:54:52 -08005165 /* PF holds first pool slot */
5166 set_bit(0, &adapter->fwd_bitmask);
Auke Kok9a799d72007-09-15 14:07:45 -07005167 set_bit(__IXGBE_DOWN, &adapter->state);
5168
5169 return 0;
5170}
5171
5172/**
5173 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005174 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005175 *
5176 * Return 0 on success, negative on failure
5177 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005178int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005179{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005180 struct device *dev = tx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005181 int orig_node = dev_to_node(dev);
Mark Rustadca8dfe22014-07-24 06:19:24 +00005182 int ring_node = -1;
Auke Kok9a799d72007-09-15 14:07:45 -07005183 int size;
5184
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005185 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005186
5187 if (tx_ring->q_vector)
Mark Rustadca8dfe22014-07-24 06:19:24 +00005188 ring_node = tx_ring->q_vector->numa_node;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005189
Mark Rustadca8dfe22014-07-24 06:19:24 +00005190 tx_ring->tx_buffer_info = vzalloc_node(size, ring_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005191 if (!tx_ring->tx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005192 tx_ring->tx_buffer_info = vzalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005193 if (!tx_ring->tx_buffer_info)
5194 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005195
John Stultz827da442013-10-07 15:51:58 -07005196 u64_stats_init(&tx_ring->syncp);
5197
Auke Kok9a799d72007-09-15 14:07:45 -07005198 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08005199 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005200 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005201
Mark Rustadca8dfe22014-07-24 06:19:24 +00005202 set_dev_node(dev, ring_node);
Alexander Duyckde88eee2012-02-08 07:49:59 +00005203 tx_ring->desc = dma_alloc_coherent(dev,
5204 tx_ring->size,
5205 &tx_ring->dma,
5206 GFP_KERNEL);
5207 set_dev_node(dev, orig_node);
5208 if (!tx_ring->desc)
5209 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
5210 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005211 if (!tx_ring->desc)
5212 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005213
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005214 tx_ring->next_to_use = 0;
5215 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005216 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005217
5218err:
5219 vfree(tx_ring->tx_buffer_info);
5220 tx_ring->tx_buffer_info = NULL;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005221 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005222 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005223}
5224
5225/**
Alexander Duyck69888672008-09-11 20:05:39 -07005226 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
5227 * @adapter: board private structure
5228 *
5229 * If this function returns with an error, then it's possible one or
5230 * more of the rings is populated (while the rest are not). It is the
5231 * callers duty to clean those orphaned rings.
5232 *
5233 * Return 0 on success, negative on failure
5234 **/
5235static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
5236{
5237 int i, err = 0;
5238
5239 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005240 err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005241 if (!err)
5242 continue;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005243
Emil Tantilov396e7992010-07-01 20:05:12 +00005244 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005245 goto err_setup_tx;
Alexander Duyck69888672008-09-11 20:05:39 -07005246 }
5247
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005248 return 0;
5249err_setup_tx:
5250 /* rewind the index freeing the rings as we go */
5251 while (i--)
5252 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005253 return err;
5254}
5255
5256/**
Auke Kok9a799d72007-09-15 14:07:45 -07005257 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005258 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005259 *
5260 * Returns 0 on success, negative on failure
5261 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005262int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005263{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005264 struct device *dev = rx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005265 int orig_node = dev_to_node(dev);
Mark Rustadca8dfe22014-07-24 06:19:24 +00005266 int ring_node = -1;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005267 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07005268
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005269 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005270
5271 if (rx_ring->q_vector)
Mark Rustadca8dfe22014-07-24 06:19:24 +00005272 ring_node = rx_ring->q_vector->numa_node;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005273
Mark Rustadca8dfe22014-07-24 06:19:24 +00005274 rx_ring->rx_buffer_info = vzalloc_node(size, ring_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005275 if (!rx_ring->rx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005276 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005277 if (!rx_ring->rx_buffer_info)
5278 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005279
John Stultz827da442013-10-07 15:51:58 -07005280 u64_stats_init(&rx_ring->syncp);
5281
Auke Kok9a799d72007-09-15 14:07:45 -07005282 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005283 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
5284 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005285
Mark Rustadca8dfe22014-07-24 06:19:24 +00005286 set_dev_node(dev, ring_node);
Alexander Duyckde88eee2012-02-08 07:49:59 +00005287 rx_ring->desc = dma_alloc_coherent(dev,
5288 rx_ring->size,
5289 &rx_ring->dma,
5290 GFP_KERNEL);
5291 set_dev_node(dev, orig_node);
5292 if (!rx_ring->desc)
5293 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
5294 &rx_ring->dma, GFP_KERNEL);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005295 if (!rx_ring->desc)
5296 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005297
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005298 rx_ring->next_to_clean = 0;
5299 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005300
5301 return 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005302err:
5303 vfree(rx_ring->rx_buffer_info);
5304 rx_ring->rx_buffer_info = NULL;
5305 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005306 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005307}
5308
5309/**
Alexander Duyck69888672008-09-11 20:05:39 -07005310 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
5311 * @adapter: board private structure
5312 *
5313 * If this function returns with an error, then it's possible one or
5314 * more of the rings is populated (while the rest are not). It is the
5315 * callers duty to clean those orphaned rings.
5316 *
5317 * Return 0 on success, negative on failure
5318 **/
Alexander Duyck69888672008-09-11 20:05:39 -07005319static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
5320{
5321 int i, err = 0;
5322
5323 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005324 err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005325 if (!err)
5326 continue;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005327
Emil Tantilov396e7992010-07-01 20:05:12 +00005328 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005329 goto err_setup_rx;
Alexander Duyck69888672008-09-11 20:05:39 -07005330 }
5331
Alexander Duyck7c8ae652012-05-05 05:32:47 +00005332#ifdef IXGBE_FCOE
5333 err = ixgbe_setup_fcoe_ddp_resources(adapter);
5334 if (!err)
5335#endif
5336 return 0;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005337err_setup_rx:
5338 /* rewind the index freeing the rings as we go */
5339 while (i--)
5340 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005341 return err;
5342}
5343
5344/**
Auke Kok9a799d72007-09-15 14:07:45 -07005345 * ixgbe_free_tx_resources - Free Tx Resources per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07005346 * @tx_ring: Tx descriptor ring for a specific queue
5347 *
5348 * Free all transmit software resources
5349 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005350void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005351{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005352 ixgbe_clean_tx_ring(tx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005353
5354 vfree(tx_ring->tx_buffer_info);
5355 tx_ring->tx_buffer_info = NULL;
5356
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005357 /* if not set, then don't free */
5358 if (!tx_ring->desc)
5359 return;
5360
5361 dma_free_coherent(tx_ring->dev, tx_ring->size,
5362 tx_ring->desc, tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005363
5364 tx_ring->desc = NULL;
5365}
5366
5367/**
5368 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
5369 * @adapter: board private structure
5370 *
5371 * Free all transmit software resources
5372 **/
5373static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
5374{
5375 int i;
5376
5377 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005378 if (adapter->tx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005379 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005380}
5381
5382/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005383 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07005384 * @rx_ring: ring to clean the resources from
5385 *
5386 * Free all receive software resources
5387 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005388void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005389{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005390 ixgbe_clean_rx_ring(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005391
5392 vfree(rx_ring->rx_buffer_info);
5393 rx_ring->rx_buffer_info = NULL;
5394
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005395 /* if not set, then don't free */
5396 if (!rx_ring->desc)
5397 return;
5398
5399 dma_free_coherent(rx_ring->dev, rx_ring->size,
5400 rx_ring->desc, rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005401
5402 rx_ring->desc = NULL;
5403}
5404
5405/**
5406 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
5407 * @adapter: board private structure
5408 *
5409 * Free all receive software resources
5410 **/
5411static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
5412{
5413 int i;
5414
Alexander Duyck7c8ae652012-05-05 05:32:47 +00005415#ifdef IXGBE_FCOE
5416 ixgbe_free_fcoe_ddp_resources(adapter);
5417
5418#endif
Auke Kok9a799d72007-09-15 14:07:45 -07005419 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005420 if (adapter->rx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005421 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005422}
5423
5424/**
Auke Kok9a799d72007-09-15 14:07:45 -07005425 * ixgbe_change_mtu - Change the Maximum Transfer Unit
5426 * @netdev: network interface device structure
5427 * @new_mtu: new value for maximum frame size
5428 *
5429 * Returns 0 on success, negative on failure
5430 **/
5431static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
5432{
5433 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5434 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
5435
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07005436 /* MTU < 68 is an error and causes problems on some kernels */
Alexander Duyck655309e2012-02-08 07:50:35 +00005437 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
5438 return -EINVAL;
5439
5440 /*
Alexander Duyck872844d2012-08-15 02:10:43 +00005441 * For 82599EB we cannot allow legacy VFs to enable their receive
5442 * paths when MTU greater than 1500 is configured. So display a
5443 * warning that legacy VFs will be disabled.
Alexander Duyck655309e2012-02-08 07:50:35 +00005444 */
5445 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
5446 (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
Alexander Duyckc5604512013-01-09 08:50:42 +00005447 (max_frame > (ETH_FRAME_LEN + ETH_FCS_LEN)))
Alexander Duyck872844d2012-08-15 02:10:43 +00005448 e_warn(probe, "Setting MTU > 1500 will disable legacy VFs\n");
Auke Kok9a799d72007-09-15 14:07:45 -07005449
Emil Tantilov396e7992010-07-01 20:05:12 +00005450 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
Alexander Duyck655309e2012-02-08 07:50:35 +00005451
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005452 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07005453 netdev->mtu = new_mtu;
5454
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08005455 if (netif_running(netdev))
5456 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005457
5458 return 0;
5459}
5460
5461/**
5462 * ixgbe_open - Called when a network interface is made active
5463 * @netdev: network interface device structure
5464 *
5465 * Returns 0 on success, negative value on failure
5466 *
5467 * The open entry point is called when a network interface is made
5468 * active by the system (IFF_UP). At this point all resources needed
5469 * for transmit and receive operations are allocated, the interrupt
5470 * handler is registered with the OS, the watchdog timer is started,
5471 * and the stack is notified that the interface is ready.
5472 **/
5473static int ixgbe_open(struct net_device *netdev)
5474{
5475 struct ixgbe_adapter *adapter = netdev_priv(netdev);
John Fastabend2a47fa42013-11-06 09:54:52 -08005476 int err, queues;
Auke Kok9a799d72007-09-15 14:07:45 -07005477
Auke Kok4bebfaa2008-02-11 09:26:01 -08005478 /* disallow open during test */
5479 if (test_bit(__IXGBE_TESTING, &adapter->state))
5480 return -EBUSY;
5481
Jesse Brandeburg54386462009-04-17 20:44:27 +00005482 netif_carrier_off(netdev);
5483
Auke Kok9a799d72007-09-15 14:07:45 -07005484 /* allocate transmit descriptors */
5485 err = ixgbe_setup_all_tx_resources(adapter);
5486 if (err)
5487 goto err_setup_tx;
5488
Auke Kok9a799d72007-09-15 14:07:45 -07005489 /* allocate receive descriptors */
5490 err = ixgbe_setup_all_rx_resources(adapter);
5491 if (err)
5492 goto err_setup_rx;
5493
5494 ixgbe_configure(adapter);
5495
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005496 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005497 if (err)
5498 goto err_req_irq;
5499
Alexander Duyckac802f52012-07-12 05:52:53 +00005500 /* Notify the stack of the actual queue counts. */
John Fastabend2a47fa42013-11-06 09:54:52 -08005501 if (adapter->num_rx_pools > 1)
5502 queues = adapter->num_rx_queues_per_pool;
5503 else
5504 queues = adapter->num_tx_queues;
5505
5506 err = netif_set_real_num_tx_queues(netdev, queues);
Alexander Duyckac802f52012-07-12 05:52:53 +00005507 if (err)
5508 goto err_set_queues;
5509
John Fastabend2a47fa42013-11-06 09:54:52 -08005510 if (adapter->num_rx_pools > 1 &&
5511 adapter->num_rx_queues > IXGBE_MAX_L2A_QUEUES)
5512 queues = IXGBE_MAX_L2A_QUEUES;
5513 else
5514 queues = adapter->num_rx_queues;
5515 err = netif_set_real_num_rx_queues(netdev, queues);
Alexander Duyckac802f52012-07-12 05:52:53 +00005516 if (err)
5517 goto err_set_queues;
5518
Jacob Keller1a71ab22012-08-25 03:54:19 +00005519 ixgbe_ptp_init(adapter);
Jacob Keller1a71ab22012-08-25 03:54:19 +00005520
Alexander Duyckc7ccde02011-07-21 00:40:40 +00005521 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005522
5523 return 0;
5524
Alexander Duyckac802f52012-07-12 05:52:53 +00005525err_set_queues:
5526 ixgbe_free_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005527err_req_irq:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005528 ixgbe_free_all_rx_resources(adapter);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005529err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005530 ixgbe_free_all_tx_resources(adapter);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005531err_setup_tx:
Auke Kok9a799d72007-09-15 14:07:45 -07005532 ixgbe_reset(adapter);
5533
5534 return err;
5535}
5536
Jacob Kellera0cccce2014-05-16 05:12:29 +00005537static void ixgbe_close_suspend(struct ixgbe_adapter *adapter)
5538{
5539 ixgbe_ptp_suspend(adapter);
5540
5541 ixgbe_down(adapter);
5542 ixgbe_free_irq(adapter);
5543
5544 ixgbe_free_all_tx_resources(adapter);
5545 ixgbe_free_all_rx_resources(adapter);
5546}
5547
Auke Kok9a799d72007-09-15 14:07:45 -07005548/**
5549 * ixgbe_close - Disables a network interface
5550 * @netdev: network interface device structure
5551 *
5552 * Returns 0, this is not allowed to fail
5553 *
5554 * The close entry point is called when an interface is de-activated
5555 * by the OS. The hardware is still under the drivers control, but
5556 * needs to be disabled. A global MAC reset is issued to stop the
5557 * hardware, and all transmit and receive resources are freed.
5558 **/
5559static int ixgbe_close(struct net_device *netdev)
5560{
5561 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005562
Jacob Keller1a71ab22012-08-25 03:54:19 +00005563 ixgbe_ptp_stop(adapter);
Jacob Keller1a71ab22012-08-25 03:54:19 +00005564
Jacob Kellera0cccce2014-05-16 05:12:29 +00005565 ixgbe_close_suspend(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005566
Alexander Duycke4911d52011-05-11 07:18:52 +00005567 ixgbe_fdir_filter_exit(adapter);
5568
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005569 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005570
5571 return 0;
5572}
5573
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005574#ifdef CONFIG_PM
5575static int ixgbe_resume(struct pci_dev *pdev)
5576{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005577 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5578 struct net_device *netdev = adapter->netdev;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005579 u32 err;
5580
Mark Rustad0391bbe2014-02-28 15:48:55 -08005581 adapter->hw.hw_addr = adapter->io_addr;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005582 pci_set_power_state(pdev, PCI_D0);
5583 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08005584 /*
5585 * pci_restore_state clears dev->state_saved so call
5586 * pci_save_state to restore it.
5587 */
5588 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00005589
5590 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005591 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005592 e_dev_err("Cannot enable PCI device from suspend\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005593 return err;
5594 }
Peter Zijlstra4e857c52014-03-17 18:06:10 +01005595 smp_mb__before_atomic();
Mark Rustad41c62842014-03-12 00:38:35 +00005596 clear_bit(__IXGBE_DISABLED, &adapter->state);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005597 pci_set_master(pdev);
5598
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005599 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005600
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005601 ixgbe_reset(adapter);
5602
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00005603 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
5604
Alexander Duyckac802f52012-07-12 05:52:53 +00005605 rtnl_lock();
5606 err = ixgbe_init_interrupt_scheme(adapter);
5607 if (!err && netif_running(netdev))
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005608 err = ixgbe_open(netdev);
Alexander Duyckac802f52012-07-12 05:52:53 +00005609
5610 rtnl_unlock();
5611
5612 if (err)
5613 return err;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005614
5615 netif_device_attach(netdev);
5616
5617 return 0;
5618}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005619#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005620
5621static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005622{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005623 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5624 struct net_device *netdev = adapter->netdev;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005625 struct ixgbe_hw *hw = &adapter->hw;
5626 u32 ctrl, fctrl;
5627 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005628#ifdef CONFIG_PM
5629 int retval = 0;
5630#endif
5631
5632 netif_device_detach(netdev);
5633
akepner499ab5c2013-03-13 14:54:58 +00005634 rtnl_lock();
Jacob Kellera0cccce2014-05-16 05:12:29 +00005635 if (netif_running(netdev))
5636 ixgbe_close_suspend(adapter);
akepner499ab5c2013-03-13 14:54:58 +00005637 rtnl_unlock();
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005638
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005639 ixgbe_clear_interrupt_scheme(adapter);
5640
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005641#ifdef CONFIG_PM
5642 retval = pci_save_state(pdev);
5643 if (retval)
5644 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005645
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005646#endif
Jacob Kellerf4f10402013-06-25 07:59:23 +00005647 if (hw->mac.ops.stop_link_on_d3)
5648 hw->mac.ops.stop_link_on_d3(hw);
5649
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005650 if (wufc) {
5651 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005652
Emil Tantilovec74a472012-09-20 03:33:56 +00005653 /* enable the optics for 82599 SFP+ fiber as we can WoL */
5654 if (hw->mac.ops.enable_tx_laser)
Don Skidmorec509e752012-04-05 08:12:05 +00005655 hw->mac.ops.enable_tx_laser(hw);
5656
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005657 /* turn on all-multi mode if wake on multicast is enabled */
5658 if (wufc & IXGBE_WUFC_MC) {
5659 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5660 fctrl |= IXGBE_FCTRL_MPE;
5661 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5662 }
5663
5664 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5665 ctrl |= IXGBE_CTRL_GIO_DIS;
5666 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5667
5668 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5669 } else {
5670 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5671 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5672 }
5673
Alexander Duyckbd508172010-11-16 19:27:03 -08005674 switch (hw->mac.type) {
5675 case ixgbe_mac_82598EB:
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005676 pci_wake_from_d3(pdev, false);
Alexander Duyckbd508172010-11-16 19:27:03 -08005677 break;
5678 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005679 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005680 pci_wake_from_d3(pdev, !!wufc);
5681 break;
5682 default:
5683 break;
5684 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005685
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005686 *enable_wake = !!wufc;
5687
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005688 ixgbe_release_hw_control(adapter);
5689
Mark Rustad41c62842014-03-12 00:38:35 +00005690 if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
5691 pci_disable_device(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005692
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005693 return 0;
5694}
5695
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005696#ifdef CONFIG_PM
5697static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5698{
5699 int retval;
5700 bool wake;
5701
5702 retval = __ixgbe_shutdown(pdev, &wake);
5703 if (retval)
5704 return retval;
5705
5706 if (wake) {
5707 pci_prepare_to_sleep(pdev);
5708 } else {
5709 pci_wake_from_d3(pdev, false);
5710 pci_set_power_state(pdev, PCI_D3hot);
5711 }
5712
5713 return 0;
5714}
5715#endif /* CONFIG_PM */
5716
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005717static void ixgbe_shutdown(struct pci_dev *pdev)
5718{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005719 bool wake;
5720
5721 __ixgbe_shutdown(pdev, &wake);
5722
5723 if (system_state == SYSTEM_POWER_OFF) {
5724 pci_wake_from_d3(pdev, wake);
5725 pci_set_power_state(pdev, PCI_D3hot);
5726 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005727}
5728
5729/**
Auke Kok9a799d72007-09-15 14:07:45 -07005730 * ixgbe_update_stats - Update the board statistics counters.
5731 * @adapter: board private structure
5732 **/
5733void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5734{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005735 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005736 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005737 struct ixgbe_hw_stats *hwstats = &adapter->stats;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005738 u64 total_mpc = 0;
5739 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005740 u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
5741 u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005742 u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005743
Don Skidmored08935c2010-06-11 13:20:29 +00005744 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5745 test_bit(__IXGBE_RESETTING, &adapter->state))
5746 return;
5747
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005748 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005749 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005750 u64 rsc_flush = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005751 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08005752 rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
5753 rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005754 }
5755 adapter->rsc_total_count = rsc_count;
5756 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005757 }
5758
Alexander Duyck5b7da512010-11-16 19:26:50 -08005759 for (i = 0; i < adapter->num_rx_queues; i++) {
5760 struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
5761 non_eop_descs += rx_ring->rx_stats.non_eop_descs;
5762 alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
5763 alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005764 hw_csum_rx_error += rx_ring->rx_stats.csum_err;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005765 bytes += rx_ring->stats.bytes;
5766 packets += rx_ring->stats.packets;
5767 }
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005768 adapter->non_eop_descs = non_eop_descs;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005769 adapter->alloc_rx_page_failed = alloc_rx_page_failed;
5770 adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005771 adapter->hw_csum_rx_error = hw_csum_rx_error;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005772 netdev->stats.rx_bytes = bytes;
5773 netdev->stats.rx_packets = packets;
5774
5775 bytes = 0;
5776 packets = 0;
5777 /* gather some stats to the adapter struct that are per queue */
5778 for (i = 0; i < adapter->num_tx_queues; i++) {
5779 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5780 restart_queue += tx_ring->tx_stats.restart_queue;
5781 tx_busy += tx_ring->tx_stats.tx_busy;
5782 bytes += tx_ring->stats.bytes;
5783 packets += tx_ring->stats.packets;
5784 }
5785 adapter->restart_queue = restart_queue;
5786 adapter->tx_busy = tx_busy;
5787 netdev->stats.tx_bytes = bytes;
5788 netdev->stats.tx_packets = packets;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005789
Joe Perches7ca647b2010-09-07 21:35:40 +00005790 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005791
5792 /* 8 register reads */
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005793 for (i = 0; i < 8; i++) {
5794 /* for packet buffers not used, the register should read 0 */
5795 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5796 missed_rx += mpc;
Joe Perches7ca647b2010-09-07 21:35:40 +00005797 hwstats->mpc[i] += mpc;
5798 total_mpc += hwstats->mpc[i];
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005799 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5800 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005801 switch (hw->mac.type) {
5802 case ixgbe_mac_82598EB:
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005803 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5804 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5805 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005806 hwstats->pxonrxc[i] +=
5807 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005808 break;
5809 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005810 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005811 hwstats->pxonrxc[i] +=
5812 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005813 break;
5814 default:
5815 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005816 }
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005817 }
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005818
5819 /*16 register reads */
5820 for (i = 0; i < 16; i++) {
5821 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5822 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5823 if ((hw->mac.type == ixgbe_mac_82599EB) ||
5824 (hw->mac.type == ixgbe_mac_X540)) {
5825 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
5826 IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
5827 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
5828 IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
5829 }
5830 }
5831
Joe Perches7ca647b2010-09-07 21:35:40 +00005832 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005833 /* work around hardware counting issue */
Joe Perches7ca647b2010-09-07 21:35:40 +00005834 hwstats->gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005835
John Fastabendc84d3242010-11-16 19:27:12 -08005836 ixgbe_update_xoff_received(adapter);
5837
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005838 /* 82598 hardware only has a 32 bit counter in the high register */
Alexander Duyckbd508172010-11-16 19:27:03 -08005839 switch (hw->mac.type) {
5840 case ixgbe_mac_82598EB:
5841 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
Alexander Duyckbd508172010-11-16 19:27:03 -08005842 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5843 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5844 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5845 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08005846 case ixgbe_mac_X540:
Emil Tantilov58f6bcf2011-04-21 08:43:43 +00005847 /* OS2BMC stats are X540 only*/
5848 hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
5849 hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
5850 hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
5851 hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
5852 case ixgbe_mac_82599EB:
Alexander Duycka4d4f622012-03-28 08:03:32 +00005853 for (i = 0; i < 16; i++)
5854 adapter->hw_rx_no_dma_resources +=
5855 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005856 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005857 IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005858 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005859 IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005860 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005861 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005862 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
Joe Perches7ca647b2010-09-07 21:35:40 +00005863 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5864 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005865#ifdef IXGBE_FCOE
Joe Perches7ca647b2010-09-07 21:35:40 +00005866 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5867 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5868 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5869 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5870 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5871 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
Amir Hanania7b859eb2011-08-31 02:07:55 +00005872 /* Add up per cpu counters for total ddp aloc fail */
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005873 if (adapter->fcoe.ddp_pool) {
5874 struct ixgbe_fcoe *fcoe = &adapter->fcoe;
5875 struct ixgbe_fcoe_ddp_pool *ddp_pool;
5876 unsigned int cpu;
5877 u64 noddp = 0, noddp_ext_buff = 0;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005878 for_each_possible_cpu(cpu) {
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005879 ddp_pool = per_cpu_ptr(fcoe->ddp_pool, cpu);
5880 noddp += ddp_pool->noddp;
5881 noddp_ext_buff += ddp_pool->noddp_ext_buff;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005882 }
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005883 hwstats->fcoe_noddp = noddp;
5884 hwstats->fcoe_noddp_ext_buff = noddp_ext_buff;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005885 }
Yi Zou6d455222009-05-13 13:12:16 +00005886#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005887 break;
5888 default:
5889 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005890 }
Auke Kok9a799d72007-09-15 14:07:45 -07005891 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005892 hwstats->bprc += bprc;
5893 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005894 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005895 hwstats->mprc -= bprc;
5896 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5897 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5898 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5899 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5900 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5901 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5902 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5903 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005904 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005905 hwstats->lxontxc += lxon;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005906 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005907 hwstats->lxofftxc += lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005908 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5909 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005910 /*
5911 * 82598 errata - tx of flow control packets is included in tx counters
5912 */
5913 xon_off_tot = lxon + lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005914 hwstats->gptc -= xon_off_tot;
5915 hwstats->mptc -= xon_off_tot;
5916 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5917 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5918 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5919 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
5920 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5921 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5922 hwstats->ptc64 -= xon_off_tot;
5923 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5924 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5925 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5926 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5927 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5928 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
Auke Kok9a799d72007-09-15 14:07:45 -07005929
5930 /* Fill out the OS statistics structure */
Joe Perches7ca647b2010-09-07 21:35:40 +00005931 netdev->stats.multicast = hwstats->mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005932
5933 /* Rx Errors */
Joe Perches7ca647b2010-09-07 21:35:40 +00005934 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005935 netdev->stats.rx_dropped = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005936 netdev->stats.rx_length_errors = hwstats->rlec;
5937 netdev->stats.rx_crc_errors = hwstats->crcerrs;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005938 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07005939}
5940
5941/**
Alexander Duyckd034acf2011-04-27 09:25:34 +00005942 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005943 * @adapter: pointer to the device adapter structure
Auke Kok9a799d72007-09-15 14:07:45 -07005944 **/
Alexander Duyckd034acf2011-04-27 09:25:34 +00005945static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07005946{
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005947 struct ixgbe_hw *hw = &adapter->hw;
5948 int i;
5949
Alexander Duyckd034acf2011-04-27 09:25:34 +00005950 if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
5951 return;
5952
5953 adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5954
5955 /* if interface is down do nothing */
5956 if (test_bit(__IXGBE_DOWN, &adapter->state))
5957 return;
5958
5959 /* do nothing if we are not using signature filters */
5960 if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
5961 return;
5962
5963 adapter->fdir_overflow++;
5964
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005965 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
5966 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08005967 set_bit(__IXGBE_TX_FDIR_INIT_DONE,
Jacob Kellere7cf7452014-04-09 06:03:10 +00005968 &(adapter->tx_ring[i]->state));
Alexander Duyckd034acf2011-04-27 09:25:34 +00005969 /* re-enable flow director interrupts */
5970 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005971 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00005972 e_err(probe, "failed to finish FDIR re-initialization, "
Emil Tantilov849c4542010-06-03 16:53:41 +00005973 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005974 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005975}
5976
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005977/**
5978 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005979 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005980 *
5981 * This function serves two purposes. First it strobes the interrupt lines
Stephen Hemminger52f33af2011-12-22 16:34:52 +00005982 * in order to make certain interrupts are occurring. Secondly it sets the
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005983 * bits needed to check for TX hangs. As a result we should immediately
Stephen Hemminger52f33af2011-12-22 16:34:52 +00005984 * determine if a hang has occurred.
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005985 */
5986static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
5987{
Auke Kok9a799d72007-09-15 14:07:45 -07005988 struct ixgbe_hw *hw = &adapter->hw;
5989 u64 eics = 0;
5990 int i;
5991
Mark Rustad09f40ae2014-01-14 18:53:11 -08005992 /* If we're down, removing or resetting, just bail */
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005993 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
Mark Rustad09f40ae2014-01-14 18:53:11 -08005994 test_bit(__IXGBE_REMOVING, &adapter->state) ||
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005995 test_bit(__IXGBE_RESETTING, &adapter->state))
5996 return;
Alexander Duyckfe49f042009-06-04 16:00:09 +00005997
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005998 /* Force detection of hung controller */
5999 if (netif_carrier_ok(adapter->netdev)) {
6000 for (i = 0; i < adapter->num_tx_queues; i++)
6001 set_check_for_tx_hang(adapter->tx_ring[i]);
6002 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00006003
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00006004 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00006005 /*
6006 * for legacy and MSI interrupts don't set any bits
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00006007 * that are enabled for EIAM, because this operation
Alexander Duyckfe49f042009-06-04 16:00:09 +00006008 * would set *both* EIMS and EICS for any bit in EIAM
6009 */
6010 IXGBE_WRITE_REG(hw, IXGBE_EICS,
6011 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006012 } else {
6013 /* get one bit for every active tx/rx interrupt vector */
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00006014 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006015 struct ixgbe_q_vector *qv = adapter->q_vector[i];
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00006016 if (qv->rx.ring || qv->tx.ring)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006017 eics |= ((u64)1 << i);
6018 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00006019 }
6020
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006021 /* Cause software interrupt to ensure rings are cleaned */
Alexander Duyckfe49f042009-06-04 16:00:09 +00006022 ixgbe_irq_rearm_queues(adapter, eics);
6023
Alexander Duyckfe49f042009-06-04 16:00:09 +00006024}
6025
6026/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006027 * ixgbe_watchdog_update_link - update the link status
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006028 * @adapter: pointer to the device adapter structure
6029 * @link_speed: pointer to a u32 to store the link_speed
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006030 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006031static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006032{
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006033 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006034 u32 link_speed = adapter->link_speed;
6035 bool link_up = adapter->link_up;
Alexander Duyck041441d2012-04-19 17:48:48 +00006036 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006037
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006038 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
6039 return;
6040
6041 if (hw->mac.ops.check_link) {
6042 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006043 } else {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006044 /* always assume link is up, if no check link function */
6045 link_speed = IXGBE_LINK_SPEED_10GB_FULL;
6046 link_up = true;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006047 }
Alexander Duyck041441d2012-04-19 17:48:48 +00006048
6049 if (adapter->ixgbe_ieee_pfc)
6050 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
6051
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00006052 if (link_up && !((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && pfc_en)) {
Alexander Duyck041441d2012-04-19 17:48:48 +00006053 hw->mac.ops.fc_enable(hw);
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00006054 ixgbe_set_rx_drop_en(adapter);
6055 }
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006056
6057 if (link_up ||
6058 time_after(jiffies, (adapter->link_check_timeout +
6059 IXGBE_TRY_LINK_TIMEOUT))) {
6060 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
6061 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
6062 IXGBE_WRITE_FLUSH(hw);
6063 }
6064
6065 adapter->link_up = link_up;
6066 adapter->link_speed = link_speed;
6067}
6068
Alexander Duyck107d3012012-10-02 00:17:03 +00006069static void ixgbe_update_default_up(struct ixgbe_adapter *adapter)
6070{
6071#ifdef CONFIG_IXGBE_DCB
6072 struct net_device *netdev = adapter->netdev;
6073 struct dcb_app app = {
6074 .selector = IEEE_8021QAZ_APP_SEL_ETHERTYPE,
6075 .protocol = 0,
6076 };
6077 u8 up = 0;
6078
6079 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_IEEE)
6080 up = dcb_ieee_getapp_mask(netdev, &app);
6081
6082 adapter->default_up = (up > 1) ? (ffs(up) - 1) : 0;
6083#endif
6084}
6085
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006086/**
6087 * ixgbe_watchdog_link_is_up - update netif_carrier status and
6088 * print link up message
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006089 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006090 **/
6091static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
6092{
6093 struct net_device *netdev = adapter->netdev;
6094 struct ixgbe_hw *hw = &adapter->hw;
Emil Tantilovcdc04dc2014-03-20 03:47:53 +00006095 struct net_device *upper;
6096 struct list_head *iter;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006097 u32 link_speed = adapter->link_speed;
6098 bool flow_rx, flow_tx;
6099
6100 /* only continue if link was previously down */
6101 if (netif_carrier_ok(netdev))
6102 return;
6103
6104 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
6105
6106 switch (hw->mac.type) {
6107 case ixgbe_mac_82598EB: {
6108 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
6109 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
6110 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
6111 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
6112 }
6113 break;
6114 case ixgbe_mac_X540:
6115 case ixgbe_mac_82599EB: {
6116 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
6117 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
6118 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
6119 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
6120 }
6121 break;
6122 default:
6123 flow_tx = false;
6124 flow_rx = false;
6125 break;
6126 }
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006127
Jacob Keller6cb562d2012-12-05 07:24:41 +00006128 adapter->last_rx_ptp_check = jiffies;
6129
Jacob Keller8fecf672013-06-21 08:14:32 +00006130 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
Jacob Keller1a71ab22012-08-25 03:54:19 +00006131 ixgbe_ptp_start_cyclecounter(adapter);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006132
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006133 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
6134 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
6135 "10 Gbps" :
6136 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
6137 "1 Gbps" :
6138 (link_speed == IXGBE_LINK_SPEED_100_FULL ?
6139 "100 Mbps" :
6140 "unknown speed"))),
6141 ((flow_rx && flow_tx) ? "RX/TX" :
6142 (flow_rx ? "RX" :
6143 (flow_tx ? "TX" : "None"))));
6144
6145 netif_carrier_on(netdev);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006146 ixgbe_check_vf_rate_limit(adapter);
Alexander Duyckbefa2af2012-05-05 05:30:38 +00006147
Emil Tantilovcdc04dc2014-03-20 03:47:53 +00006148 /* enable transmits */
6149 netif_tx_wake_all_queues(adapter->netdev);
6150
6151 /* enable any upper devices */
6152 rtnl_lock();
6153 netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
6154 if (netif_is_macvlan(upper)) {
6155 struct macvlan_dev *vlan = netdev_priv(upper);
6156
6157 if (vlan->fwd_priv)
6158 netif_tx_wake_all_queues(upper);
6159 }
6160 }
6161 rtnl_unlock();
6162
Alexander Duyck107d3012012-10-02 00:17:03 +00006163 /* update the default user priority for VFs */
6164 ixgbe_update_default_up(adapter);
6165
Alexander Duyckbefa2af2012-05-05 05:30:38 +00006166 /* ping all the active vfs to let them know link has changed */
6167 ixgbe_ping_all_vfs(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006168}
6169
6170/**
6171 * ixgbe_watchdog_link_is_down - update netif_carrier status and
6172 * print link down message
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006173 * @adapter: pointer to the adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006174 **/
Alexander Duyck581330b2012-02-08 07:51:47 +00006175static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006176{
6177 struct net_device *netdev = adapter->netdev;
6178 struct ixgbe_hw *hw = &adapter->hw;
6179
6180 adapter->link_up = false;
6181 adapter->link_speed = 0;
6182
6183 /* only continue if link was up previously */
6184 if (!netif_carrier_ok(netdev))
6185 return;
6186
6187 /* poll for SFP+ cable when link is down */
6188 if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
6189 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
6190
Jacob Keller8fecf672013-06-21 08:14:32 +00006191 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
Jacob Keller1a71ab22012-08-25 03:54:19 +00006192 ixgbe_ptp_start_cyclecounter(adapter);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006193
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006194 e_info(drv, "NIC Link is Down\n");
6195 netif_carrier_off(netdev);
Alexander Duyckbefa2af2012-05-05 05:30:38 +00006196
6197 /* ping all the active vfs to let them know link has changed */
6198 ixgbe_ping_all_vfs(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006199}
6200
Emil Tantilov07923c12014-08-12 07:12:08 +00006201static bool ixgbe_ring_tx_pending(struct ixgbe_adapter *adapter)
6202{
6203 int i;
6204
6205 for (i = 0; i < adapter->num_tx_queues; i++) {
6206 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
6207
6208 if (tx_ring->next_to_use != tx_ring->next_to_clean)
6209 return true;
6210 }
6211
6212 return false;
6213}
6214
6215static bool ixgbe_vf_tx_pending(struct ixgbe_adapter *adapter)
6216{
6217 struct ixgbe_hw *hw = &adapter->hw;
6218 struct ixgbe_ring_feature *vmdq = &adapter->ring_feature[RING_F_VMDQ];
6219 u32 q_per_pool = __ALIGN_MASK(1, ~vmdq->mask);
6220
6221 int i, j;
6222
6223 if (!adapter->num_vfs)
6224 return false;
6225
6226 for (i = 0; i < adapter->num_vfs; i++) {
6227 for (j = 0; j < q_per_pool; j++) {
6228 u32 h, t;
6229
6230 h = IXGBE_READ_REG(hw, IXGBE_PVFTDHN(q_per_pool, i, j));
6231 t = IXGBE_READ_REG(hw, IXGBE_PVFTDTN(q_per_pool, i, j));
6232
6233 if (h != t)
6234 return true;
6235 }
6236 }
6237
6238 return false;
6239}
6240
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006241/**
6242 * ixgbe_watchdog_flush_tx - flush queues on link down
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006243 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006244 **/
6245static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
6246{
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006247 if (!netif_carrier_ok(adapter->netdev)) {
Emil Tantilov07923c12014-08-12 07:12:08 +00006248 if (ixgbe_ring_tx_pending(adapter) ||
6249 ixgbe_vf_tx_pending(adapter)) {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006250 /* We've lost link, so the controller stops DMA,
6251 * but we've got queued Tx work that's never going
6252 * to get done, so reset controller to flush Tx.
6253 * (Do the reset outside of interrupt context).
6254 */
Jacob Keller12ff3f32012-12-01 07:57:17 +00006255 e_warn(drv, "initiating reset to clear Tx work after link loss\n");
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006256 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006257 }
6258 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006259}
6260
Greg Rosea985b6c32010-11-18 03:02:52 +00006261static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
6262{
6263 u32 ssvpc;
6264
Greg Rose0584d992012-08-08 00:00:58 +00006265 /* Do not perform spoof check for 82598 or if not in IOV mode */
6266 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
6267 adapter->num_vfs == 0)
Greg Rosea985b6c32010-11-18 03:02:52 +00006268 return;
6269
6270 ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);
6271
6272 /*
6273 * ssvpc register is cleared on read, if zero then no
6274 * spoofed packets in the last interval.
6275 */
6276 if (!ssvpc)
6277 return;
6278
Emil Tantilovd6ea0752012-08-08 06:28:37 +00006279 e_warn(drv, "%u Spoofed packets detected\n", ssvpc);
Greg Rosea985b6c32010-11-18 03:02:52 +00006280}
6281
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006282/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006283 * ixgbe_watchdog_subtask - check and bring link up
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006284 * @adapter: pointer to the device adapter structure
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006285 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006286static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006287{
Mark Rustad09f40ae2014-01-14 18:53:11 -08006288 /* if interface is down, removing or resetting, do nothing */
Emil Tantilov7edebf92011-08-27 07:18:37 +00006289 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
Mark Rustad09f40ae2014-01-14 18:53:11 -08006290 test_bit(__IXGBE_REMOVING, &adapter->state) ||
Emil Tantilov7edebf92011-08-27 07:18:37 +00006291 test_bit(__IXGBE_RESETTING, &adapter->state))
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006292 return;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006293
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006294 ixgbe_watchdog_update_link(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00006295
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006296 if (adapter->link_up)
6297 ixgbe_watchdog_link_is_up(adapter);
6298 else
6299 ixgbe_watchdog_link_is_down(adapter);
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00006300
Greg Rosea985b6c32010-11-18 03:02:52 +00006301 ixgbe_spoof_check(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006302 ixgbe_update_stats(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006303
6304 ixgbe_watchdog_flush_tx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006305}
6306
Alexander Duyck70864002011-04-27 09:13:56 +00006307/**
6308 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006309 * @adapter: the ixgbe adapter structure
Alexander Duyck70864002011-04-27 09:13:56 +00006310 **/
6311static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
6312{
6313 struct ixgbe_hw *hw = &adapter->hw;
6314 s32 err;
6315
6316 /* not searching for SFP so there is nothing to do here */
6317 if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
6318 !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
6319 return;
6320
6321 /* someone else is in init, wait until next service event */
6322 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
6323 return;
6324
6325 err = hw->phy.ops.identify_sfp(hw);
6326 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
6327 goto sfp_out;
6328
6329 if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
6330 /* If no cable is present, then we need to reset
6331 * the next time we find a good cable. */
6332 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
6333 }
6334
6335 /* exit on error */
6336 if (err)
6337 goto sfp_out;
6338
6339 /* exit if reset not needed */
6340 if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
6341 goto sfp_out;
6342
6343 adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
6344
6345 /*
6346 * A module may be identified correctly, but the EEPROM may not have
6347 * support for that module. setup_sfp() will fail in that case, so
6348 * we should not allow that module to load.
6349 */
6350 if (hw->mac.type == ixgbe_mac_82598EB)
6351 err = hw->phy.ops.reset(hw);
6352 else
6353 err = hw->mac.ops.setup_sfp(hw);
6354
6355 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
6356 goto sfp_out;
6357
6358 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
6359 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
6360
6361sfp_out:
6362 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
6363
6364 if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
6365 (adapter->netdev->reg_state == NETREG_REGISTERED)) {
6366 e_dev_err("failed to initialize because an unsupported "
6367 "SFP+ module type was detected.\n");
6368 e_dev_err("Reload the driver after installing a "
6369 "supported module.\n");
6370 unregister_netdev(adapter->netdev);
6371 }
6372}
6373
6374/**
6375 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006376 * @adapter: the ixgbe adapter structure
Alexander Duyck70864002011-04-27 09:13:56 +00006377 **/
6378static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
6379{
6380 struct ixgbe_hw *hw = &adapter->hw;
Josh Hay3d292262012-12-15 03:28:19 +00006381 u32 speed;
6382 bool autoneg = false;
Alexander Duyck70864002011-04-27 09:13:56 +00006383
6384 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
6385 return;
6386
6387 /* someone else is in init, wait until next service event */
6388 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
6389 return;
6390
6391 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
6392
Josh Hay3d292262012-12-15 03:28:19 +00006393 speed = hw->phy.autoneg_advertised;
Emil Tantiloved33ff62013-08-30 07:55:24 +00006394 if ((!speed) && (hw->mac.ops.get_link_capabilities)) {
Josh Hay3d292262012-12-15 03:28:19 +00006395 hw->mac.ops.get_link_capabilities(hw, &speed, &autoneg);
Emil Tantiloved33ff62013-08-30 07:55:24 +00006396
6397 /* setup the highest link when no autoneg */
6398 if (!autoneg) {
6399 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
6400 speed = IXGBE_LINK_SPEED_10GB_FULL;
6401 }
6402 }
6403
Alexander Duyck70864002011-04-27 09:13:56 +00006404 if (hw->mac.ops.setup_link)
Josh Hayfd0326f2012-12-15 03:28:30 +00006405 hw->mac.ops.setup_link(hw, speed, true);
Alexander Duyck70864002011-04-27 09:13:56 +00006406
6407 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
6408 adapter->link_check_timeout = jiffies;
6409 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
6410}
6411
Greg Rose83c61fa2011-09-07 05:59:35 +00006412#ifdef CONFIG_PCI_IOV
6413static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
6414{
6415 int vf;
6416 struct ixgbe_hw *hw = &adapter->hw;
6417 struct net_device *netdev = adapter->netdev;
6418 u32 gpc;
6419 u32 ciaa, ciad;
6420
6421 gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
6422 if (gpc) /* If incrementing then no need for the check below */
6423 return;
6424 /*
6425 * Check to see if a bad DMA write target from an errant or
6426 * malicious VF has caused a PCIe error. If so then we can
6427 * issue a VFLR to the offending VF(s) and then resume without
6428 * requesting a full slot reset.
6429 */
6430
6431 for (vf = 0; vf < adapter->num_vfs; vf++) {
6432 ciaa = (vf << 16) | 0x80000000;
6433 /* 32 bit read so align, we really want status at offset 6 */
6434 ciaa |= PCI_COMMAND;
6435 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6436 ciad = IXGBE_READ_REG(hw, IXGBE_CIAD_82599);
6437 ciaa &= 0x7FFFFFFF;
6438 /* disable debug mode asap after reading data */
6439 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6440 /* Get the upper 16 bits which will be the PCI status reg */
6441 ciad >>= 16;
6442 if (ciad & PCI_STATUS_REC_MASTER_ABORT) {
6443 netdev_err(netdev, "VF %d Hung DMA\n", vf);
6444 /* Issue VFLR */
6445 ciaa = (vf << 16) | 0x80000000;
6446 ciaa |= 0xA8;
6447 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6448 ciad = 0x00008000; /* VFLR */
6449 IXGBE_WRITE_REG(hw, IXGBE_CIAD_82599, ciad);
6450 ciaa &= 0x7FFFFFFF;
6451 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6452 }
6453 }
6454}
6455
6456#endif
Alexander Duyck70864002011-04-27 09:13:56 +00006457/**
6458 * ixgbe_service_timer - Timer Call-back
6459 * @data: pointer to adapter cast into an unsigned long
6460 **/
6461static void ixgbe_service_timer(unsigned long data)
6462{
6463 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
6464 unsigned long next_event_offset;
Greg Rose83c61fa2011-09-07 05:59:35 +00006465 bool ready = true;
Alexander Duyck70864002011-04-27 09:13:56 +00006466
6467 /* poll faster when waiting for link */
6468 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
6469 next_event_offset = HZ / 10;
6470 else
6471 next_event_offset = HZ * 2;
6472
Greg Rose83c61fa2011-09-07 05:59:35 +00006473#ifdef CONFIG_PCI_IOV
Alexander Duyck6bb78cf2012-02-08 07:51:22 +00006474 /*
6475 * don't bother with SR-IOV VF DMA hang check if there are
6476 * no VFs or the link is down
6477 */
6478 if (!adapter->num_vfs ||
6479 (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
6480 goto normal_timer_service;
6481
6482 /* If we have VFs allocated then we must check for DMA hangs */
6483 ixgbe_check_for_bad_vf(adapter);
6484 next_event_offset = HZ / 50;
6485 adapter->timer_event_accumulator++;
6486
6487 if (adapter->timer_event_accumulator >= 100)
6488 adapter->timer_event_accumulator = 0;
6489 else
6490 ready = false;
6491
6492normal_timer_service:
Greg Rose83c61fa2011-09-07 05:59:35 +00006493#endif
Alexander Duyck70864002011-04-27 09:13:56 +00006494 /* Reset the timer */
6495 mod_timer(&adapter->service_timer, next_event_offset + jiffies);
6496
Greg Rose83c61fa2011-09-07 05:59:35 +00006497 if (ready)
6498 ixgbe_service_event_schedule(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006499}
6500
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006501static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
6502{
6503 if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
6504 return;
6505
6506 adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;
6507
Mark Rustad09f40ae2014-01-14 18:53:11 -08006508 /* If we're already down, removing or resetting, just bail */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006509 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
Mark Rustad09f40ae2014-01-14 18:53:11 -08006510 test_bit(__IXGBE_REMOVING, &adapter->state) ||
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006511 test_bit(__IXGBE_RESETTING, &adapter->state))
6512 return;
6513
6514 ixgbe_dump(adapter);
6515 netdev_err(adapter->netdev, "Reset adapter\n");
6516 adapter->tx_timeout_count++;
6517
John Fastabend8f4c5c92014-01-16 02:30:05 -08006518 rtnl_lock();
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006519 ixgbe_reinit_locked(adapter);
John Fastabend8f4c5c92014-01-16 02:30:05 -08006520 rtnl_unlock();
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006521}
6522
Alexander Duyck70864002011-04-27 09:13:56 +00006523/**
6524 * ixgbe_service_task - manages and runs subtasks
6525 * @work: pointer to work_struct containing our data
6526 **/
6527static void ixgbe_service_task(struct work_struct *work)
6528{
6529 struct ixgbe_adapter *adapter = container_of(work,
6530 struct ixgbe_adapter,
6531 service_task);
Mark Rustadb0483c82014-01-14 18:53:17 -08006532 if (ixgbe_removed(adapter->hw.hw_addr)) {
6533 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
6534 rtnl_lock();
6535 ixgbe_down(adapter);
6536 rtnl_unlock();
6537 }
6538 ixgbe_service_event_complete(adapter);
6539 return;
6540 }
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006541 ixgbe_reset_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006542 ixgbe_sfp_detection_subtask(adapter);
6543 ixgbe_sfp_link_config_subtask(adapter);
Alexander Duyckf0f97782011-04-22 04:08:09 +00006544 ixgbe_check_overtemp_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006545 ixgbe_watchdog_subtask(adapter);
Alexander Duyckd034acf2011-04-27 09:25:34 +00006546 ixgbe_fdir_reinit_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006547 ixgbe_check_hang_subtask(adapter);
Jacob Keller891dc082012-12-05 07:24:46 +00006548
Jacob Keller8fecf672013-06-21 08:14:32 +00006549 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state)) {
Jacob Keller891dc082012-12-05 07:24:46 +00006550 ixgbe_ptp_overflow_check(adapter);
6551 ixgbe_ptp_rx_hang(adapter);
6552 }
Alexander Duyck70864002011-04-27 09:13:56 +00006553
6554 ixgbe_service_event_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006555}
6556
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006557static int ixgbe_tso(struct ixgbe_ring *tx_ring,
6558 struct ixgbe_tx_buffer *first,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006559 u8 *hdr_len)
Alexander Duyck897ab152011-05-27 05:31:47 +00006560{
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006561 struct sk_buff *skb = first->skb;
Alexander Duyck897ab152011-05-27 05:31:47 +00006562 u32 vlan_macip_lens, type_tucmd;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006563 u32 mss_l4len_idx, l4len;
Francois Romieu2049e1f2014-03-30 03:14:27 +00006564 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07006565
Alexander Duyck8f4fbb92012-10-30 06:01:40 +00006566 if (skb->ip_summed != CHECKSUM_PARTIAL)
6567 return 0;
6568
Alexander Duyck897ab152011-05-27 05:31:47 +00006569 if (!skb_is_gso(skb))
6570 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006571
Francois Romieu2049e1f2014-03-30 03:14:27 +00006572 err = skb_cow_head(skb, 0);
6573 if (err < 0)
6574 return err;
Joe Perches7ca647b2010-09-07 21:35:40 +00006575
Alexander Duyck897ab152011-05-27 05:31:47 +00006576 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
6577 type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;
6578
Joe Perchesa1108ff2014-03-13 05:19:25 +00006579 if (first->protocol == htons(ETH_P_IP)) {
Alexander Duyck897ab152011-05-27 05:31:47 +00006580 struct iphdr *iph = ip_hdr(skb);
6581 iph->tot_len = 0;
6582 iph->check = 0;
6583 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6584 iph->daddr, 0,
6585 IPPROTO_TCP,
6586 0);
6587 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006588 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
6589 IXGBE_TX_FLAGS_CSUM |
6590 IXGBE_TX_FLAGS_IPV4;
Alexander Duyck897ab152011-05-27 05:31:47 +00006591 } else if (skb_is_gso_v6(skb)) {
6592 ipv6_hdr(skb)->payload_len = 0;
6593 tcp_hdr(skb)->check =
6594 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
6595 &ipv6_hdr(skb)->daddr,
6596 0, IPPROTO_TCP, 0);
Alexander Duyck244e27a2012-02-08 07:51:11 +00006597 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
6598 IXGBE_TX_FLAGS_CSUM;
Alexander Duyck897ab152011-05-27 05:31:47 +00006599 }
6600
Alexander Duyck091a6242012-02-08 07:51:01 +00006601 /* compute header lengths */
Alexander Duyck897ab152011-05-27 05:31:47 +00006602 l4len = tcp_hdrlen(skb);
6603 *hdr_len = skb_transport_offset(skb) + l4len;
6604
Alexander Duyck091a6242012-02-08 07:51:01 +00006605 /* update gso size and bytecount with header size */
6606 first->gso_segs = skb_shinfo(skb)->gso_segs;
6607 first->bytecount += (first->gso_segs - 1) * *hdr_len;
6608
Alexander Duyckc44f5f52012-10-30 06:01:45 +00006609 /* mss_l4len_id: use 0 as index for TSO */
Alexander Duyck897ab152011-05-27 05:31:47 +00006610 mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
6611 mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;
Alexander Duyck897ab152011-05-27 05:31:47 +00006612
6613 /* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
6614 vlan_macip_lens = skb_network_header_len(skb);
6615 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006616 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006617
6618 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006619 mss_l4len_idx);
Alexander Duyck897ab152011-05-27 05:31:47 +00006620
6621 return 1;
Joe Perches7ca647b2010-09-07 21:35:40 +00006622}
6623
Alexander Duyck244e27a2012-02-08 07:51:11 +00006624static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
6625 struct ixgbe_tx_buffer *first)
Auke Kok9a799d72007-09-15 14:07:45 -07006626{
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006627 struct sk_buff *skb = first->skb;
Alexander Duyck897ab152011-05-27 05:31:47 +00006628 u32 vlan_macip_lens = 0;
6629 u32 mss_l4len_idx = 0;
6630 u32 type_tucmd = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006631
Alexander Duyck897ab152011-05-27 05:31:47 +00006632 if (skb->ip_summed != CHECKSUM_PARTIAL) {
Alexander Duyck472148c2012-11-07 02:34:28 +00006633 if (!(first->tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
6634 !(first->tx_flags & IXGBE_TX_FLAGS_CC))
6635 return;
Alexander Duyck897ab152011-05-27 05:31:47 +00006636 } else {
6637 u8 l4_hdr = 0;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006638 switch (first->protocol) {
Joe Perchesa1108ff2014-03-13 05:19:25 +00006639 case htons(ETH_P_IP):
Alexander Duyck897ab152011-05-27 05:31:47 +00006640 vlan_macip_lens |= skb_network_header_len(skb);
6641 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
6642 l4_hdr = ip_hdr(skb)->protocol;
6643 break;
Joe Perchesa1108ff2014-03-13 05:19:25 +00006644 case htons(ETH_P_IPV6):
Alexander Duyck897ab152011-05-27 05:31:47 +00006645 vlan_macip_lens |= skb_network_header_len(skb);
6646 l4_hdr = ipv6_hdr(skb)->nexthdr;
6647 break;
6648 default:
6649 if (unlikely(net_ratelimit())) {
6650 dev_warn(tx_ring->dev,
6651 "partial checksum but proto=%x!\n",
Alexander Duyck244e27a2012-02-08 07:51:11 +00006652 first->protocol);
Alexander Duyck897ab152011-05-27 05:31:47 +00006653 }
6654 break;
6655 }
Auke Kok9a799d72007-09-15 14:07:45 -07006656
Alexander Duyck897ab152011-05-27 05:31:47 +00006657 switch (l4_hdr) {
6658 case IPPROTO_TCP:
6659 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6660 mss_l4len_idx = tcp_hdrlen(skb) <<
6661 IXGBE_ADVTXD_L4LEN_SHIFT;
6662 break;
6663 case IPPROTO_SCTP:
6664 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6665 mss_l4len_idx = sizeof(struct sctphdr) <<
6666 IXGBE_ADVTXD_L4LEN_SHIFT;
6667 break;
6668 case IPPROTO_UDP:
6669 mss_l4len_idx = sizeof(struct udphdr) <<
6670 IXGBE_ADVTXD_L4LEN_SHIFT;
6671 break;
6672 default:
6673 if (unlikely(net_ratelimit())) {
6674 dev_warn(tx_ring->dev,
6675 "partial checksum but l4 proto=%x!\n",
Alexander Duyck244e27a2012-02-08 07:51:11 +00006676 l4_hdr);
Alexander Duyck897ab152011-05-27 05:31:47 +00006677 }
6678 break;
6679 }
Alexander Duyck244e27a2012-02-08 07:51:11 +00006680
6681 /* update TX checksum flag */
6682 first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07006683 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006684
Alexander Duyck244e27a2012-02-08 07:51:11 +00006685 /* vlan_macip_lens: MACLEN, VLAN tag */
Alexander Duyck897ab152011-05-27 05:31:47 +00006686 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006687 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006688
6689 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
6690 type_tucmd, mss_l4len_idx);
Auke Kok9a799d72007-09-15 14:07:45 -07006691}
6692
Alexander Duyck472148c2012-11-07 02:34:28 +00006693#define IXGBE_SET_FLAG(_input, _flag, _result) \
6694 ((_flag <= _result) ? \
6695 ((u32)(_input & _flag) * (_result / _flag)) : \
6696 ((u32)(_input & _flag) / (_flag / _result)))
6697
6698static u32 ixgbe_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006699{
6700 /* set type for advanced descriptor with frame checksum insertion */
Alexander Duyck472148c2012-11-07 02:34:28 +00006701 u32 cmd_type = IXGBE_ADVTXD_DTYP_DATA |
6702 IXGBE_ADVTXD_DCMD_DEXT |
6703 IXGBE_ADVTXD_DCMD_IFCS;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006704
6705 /* set HW vlan bit if vlan is present */
Alexander Duyck472148c2012-11-07 02:34:28 +00006706 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_HW_VLAN,
6707 IXGBE_ADVTXD_DCMD_VLE);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006708
Alexander Duyckd3d00232011-07-15 02:31:25 +00006709 /* set segmentation enable bits for TSO/FSO */
Alexander Duyck472148c2012-11-07 02:34:28 +00006710 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSO,
6711 IXGBE_ADVTXD_DCMD_TSE);
6712
6713 /* set timestamp bit if present */
6714 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSTAMP,
6715 IXGBE_ADVTXD_MAC_TSTAMP);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006716
Alexander Duyck62748b72012-07-20 08:09:01 +00006717 /* insert frame checksum */
Alexander Duyck472148c2012-11-07 02:34:28 +00006718 cmd_type ^= IXGBE_SET_FLAG(skb->no_fcs, 1, IXGBE_ADVTXD_DCMD_IFCS);
Alexander Duyck62748b72012-07-20 08:09:01 +00006719
Alexander Duyckd3d00232011-07-15 02:31:25 +00006720 return cmd_type;
6721}
6722
Alexander Duyck729739b2012-02-08 07:51:06 +00006723static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
6724 u32 tx_flags, unsigned int paylen)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006725{
Alexander Duyck472148c2012-11-07 02:34:28 +00006726 u32 olinfo_status = paylen << IXGBE_ADVTXD_PAYLEN_SHIFT;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006727
6728 /* enable L4 checksum for TSO and TX checksum offload */
Alexander Duyck472148c2012-11-07 02:34:28 +00006729 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6730 IXGBE_TX_FLAGS_CSUM,
6731 IXGBE_ADVTXD_POPTS_TXSM);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006732
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00006733 /* enble IPv4 checksum for TSO */
Alexander Duyck472148c2012-11-07 02:34:28 +00006734 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6735 IXGBE_TX_FLAGS_IPV4,
6736 IXGBE_ADVTXD_POPTS_IXSM);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006737
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006738 /*
6739 * Check Context must be set if Tx switch is enabled, which it
6740 * always is for case where virtual functions are running
6741 */
Alexander Duyck472148c2012-11-07 02:34:28 +00006742 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6743 IXGBE_TX_FLAGS_CC,
6744 IXGBE_ADVTXD_CC);
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006745
Alexander Duyck472148c2012-11-07 02:34:28 +00006746 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006747}
6748
Daniel Borkmann2367a172014-08-26 19:34:18 +02006749static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
6750{
6751 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
6752
6753 /* Herbert's original patch had:
6754 * smp_mb__after_netif_stop_queue();
6755 * but since that doesn't exist yet, just open code it.
6756 */
6757 smp_mb();
6758
6759 /* We need to check again in a case another CPU has just
6760 * made room available.
6761 */
6762 if (likely(ixgbe_desc_unused(tx_ring) < size))
6763 return -EBUSY;
6764
6765 /* A reprieve! - use start_queue because it doesn't call schedule */
6766 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
6767 ++tx_ring->tx_stats.restart_queue;
6768 return 0;
6769}
6770
6771static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
6772{
6773 if (likely(ixgbe_desc_unused(tx_ring) >= size))
6774 return 0;
6775
6776 return __ixgbe_maybe_stop_tx(tx_ring, size);
6777}
6778
Alexander Duyckd3d00232011-07-15 02:31:25 +00006779#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
6780 IXGBE_TXD_CMD_RS)
6781
6782static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
Alexander Duyckd3d00232011-07-15 02:31:25 +00006783 struct ixgbe_tx_buffer *first,
Alexander Duyckd3d00232011-07-15 02:31:25 +00006784 const u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006785{
Alexander Duyck729739b2012-02-08 07:51:06 +00006786 struct sk_buff *skb = first->skb;
6787 struct ixgbe_tx_buffer *tx_buffer;
6788 union ixgbe_adv_tx_desc *tx_desc;
Alexander Duyckec718252012-10-30 06:01:55 +00006789 struct skb_frag_struct *frag;
6790 dma_addr_t dma;
6791 unsigned int data_len, size;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006792 u32 tx_flags = first->tx_flags;
Alexander Duyck472148c2012-11-07 02:34:28 +00006793 u32 cmd_type = ixgbe_tx_cmd_type(skb, tx_flags);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006794 u16 i = tx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07006795
Alexander Duyck729739b2012-02-08 07:51:06 +00006796 tx_desc = IXGBE_TX_DESC(tx_ring, i);
6797
Alexander Duyckec718252012-10-30 06:01:55 +00006798 ixgbe_tx_olinfo_status(tx_desc, tx_flags, skb->len - hdr_len);
6799
6800 size = skb_headlen(skb);
6801 data_len = skb->data_len;
Alexander Duyck729739b2012-02-08 07:51:06 +00006802
Alexander Duyckd3d00232011-07-15 02:31:25 +00006803#ifdef IXGBE_FCOE
6804 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006805 if (data_len < sizeof(struct fcoe_crc_eof)) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00006806 size -= sizeof(struct fcoe_crc_eof) - data_len;
6807 data_len = 0;
Alexander Duyck729739b2012-02-08 07:51:06 +00006808 } else {
6809 data_len -= sizeof(struct fcoe_crc_eof);
Alexander Duyck44df32c2009-03-31 21:34:23 +00006810 }
Auke Kok9a799d72007-09-15 14:07:45 -07006811 }
6812
Alexander Duyckd3d00232011-07-15 02:31:25 +00006813#endif
Alexander Duyck729739b2012-02-08 07:51:06 +00006814 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006815
Alexander Duyckec718252012-10-30 06:01:55 +00006816 tx_buffer = first;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006817
Alexander Duyckec718252012-10-30 06:01:55 +00006818 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
6819 if (dma_mapping_error(tx_ring->dev, dma))
6820 goto dma_error;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006821
Alexander Duyckec718252012-10-30 06:01:55 +00006822 /* record length, and DMA address */
6823 dma_unmap_len_set(tx_buffer, len, size);
6824 dma_unmap_addr_set(tx_buffer, dma, dma);
6825
6826 tx_desc->read.buffer_addr = cpu_to_le64(dma);
6827
Alexander Duyck729739b2012-02-08 07:51:06 +00006828 while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00006829 tx_desc->read.cmd_type_len =
Alexander Duyck472148c2012-11-07 02:34:28 +00006830 cpu_to_le32(cmd_type ^ IXGBE_MAX_DATA_PER_TXD);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006831
Alexander Duyckd3d00232011-07-15 02:31:25 +00006832 i++;
Alexander Duyck729739b2012-02-08 07:51:06 +00006833 tx_desc++;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006834 if (i == tx_ring->count) {
Alexander Duycke4f74022012-01-31 02:59:44 +00006835 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006836 i = 0;
6837 }
Alexander Duyckec718252012-10-30 06:01:55 +00006838 tx_desc->read.olinfo_status = 0;
Alexander Duyck729739b2012-02-08 07:51:06 +00006839
6840 dma += IXGBE_MAX_DATA_PER_TXD;
6841 size -= IXGBE_MAX_DATA_PER_TXD;
6842
6843 tx_desc->read.buffer_addr = cpu_to_le64(dma);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006844 }
6845
Alexander Duyck729739b2012-02-08 07:51:06 +00006846 if (likely(!data_len))
6847 break;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006848
Alexander Duyck472148c2012-11-07 02:34:28 +00006849 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006850
Alexander Duyck729739b2012-02-08 07:51:06 +00006851 i++;
6852 tx_desc++;
6853 if (i == tx_ring->count) {
6854 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
6855 i = 0;
6856 }
Alexander Duyckec718252012-10-30 06:01:55 +00006857 tx_desc->read.olinfo_status = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006858
Alexander Duyckd3d00232011-07-15 02:31:25 +00006859#ifdef IXGBE_FCOE
Eric Dumazet9e903e02011-10-18 21:00:24 +00006860 size = min_t(unsigned int, data_len, skb_frag_size(frag));
Alexander Duyckd3d00232011-07-15 02:31:25 +00006861#else
Eric Dumazet9e903e02011-10-18 21:00:24 +00006862 size = skb_frag_size(frag);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006863#endif
6864 data_len -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006865
Alexander Duyck729739b2012-02-08 07:51:06 +00006866 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
6867 DMA_TO_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07006868
Alexander Duyck729739b2012-02-08 07:51:06 +00006869 tx_buffer = &tx_ring->tx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -07006870 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00006871
Alexander Duyck729739b2012-02-08 07:51:06 +00006872 /* write last descriptor with RS and EOP bits */
Alexander Duyck472148c2012-11-07 02:34:28 +00006873 cmd_type |= size | IXGBE_TXD_CMD;
6874 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006875
Alexander Duyck091a6242012-02-08 07:51:01 +00006876 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Alexander Duyckb2d96e02012-02-07 08:14:33 +00006877
Alexander Duyckd3d00232011-07-15 02:31:25 +00006878 /* set the timestamp */
6879 first->time_stamp = jiffies;
Auke Kok9a799d72007-09-15 14:07:45 -07006880
6881 /*
Alexander Duyck729739b2012-02-08 07:51:06 +00006882 * Force memory writes to complete before letting h/w know there
6883 * are new descriptors to fetch. (Only applicable for weak-ordered
6884 * memory model archs, such as IA-64).
6885 *
6886 * We also need this memory barrier to make certain all of the
6887 * status bits have been updated before next_to_watch is written.
Auke Kok9a799d72007-09-15 14:07:45 -07006888 */
6889 wmb();
6890
Alexander Duyckd3d00232011-07-15 02:31:25 +00006891 /* set next_to_watch value indicating a packet is present */
6892 first->next_to_watch = tx_desc;
6893
Alexander Duyck729739b2012-02-08 07:51:06 +00006894 i++;
6895 if (i == tx_ring->count)
6896 i = 0;
6897
6898 tx_ring->next_to_use = i;
6899
Daniel Borkmann2367a172014-08-26 19:34:18 +02006900 ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
6901
6902 if (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) {
Daniel Borkmann9c938cd2014-08-24 15:42:16 +02006903 /* notify HW of packet */
6904 ixgbe_write_tail(tx_ring, i);
6905 }
Daniel Borkmann2367a172014-08-26 19:34:18 +02006906
Alexander Duyckd3d00232011-07-15 02:31:25 +00006907 return;
6908dma_error:
Alexander Duyck729739b2012-02-08 07:51:06 +00006909 dev_err(tx_ring->dev, "TX DMA map failed\n");
Alexander Duyckd3d00232011-07-15 02:31:25 +00006910
6911 /* clear dma mappings for failed tx_buffer_info map */
6912 for (;;) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006913 tx_buffer = &tx_ring->tx_buffer_info[i];
6914 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
6915 if (tx_buffer == first)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006916 break;
6917 if (i == 0)
6918 i = tx_ring->count;
6919 i--;
6920 }
6921
Alexander Duyckd3d00232011-07-15 02:31:25 +00006922 tx_ring->next_to_use = i;
Auke Kok9a799d72007-09-15 14:07:45 -07006923}
6924
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006925static void ixgbe_atr(struct ixgbe_ring *ring,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006926 struct ixgbe_tx_buffer *first)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006927{
Alexander Duyck69830522011-01-06 14:29:58 +00006928 struct ixgbe_q_vector *q_vector = ring->q_vector;
6929 union ixgbe_atr_hash_dword input = { .dword = 0 };
6930 union ixgbe_atr_hash_dword common = { .dword = 0 };
6931 union {
6932 unsigned char *network;
6933 struct iphdr *ipv4;
6934 struct ipv6hdr *ipv6;
6935 } hdr;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006936 struct tcphdr *th;
Alexander Duyck905e4a42011-01-06 14:29:57 +00006937 __be16 vlan_id;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006938
Alexander Duyck69830522011-01-06 14:29:58 +00006939 /* if ring doesn't have a interrupt vector, cannot perform ATR */
6940 if (!q_vector)
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006941 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006942
Alexander Duyck69830522011-01-06 14:29:58 +00006943 /* do nothing if sampling is disabled */
6944 if (!ring->atr_sample_rate)
6945 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006946
Alexander Duyck69830522011-01-06 14:29:58 +00006947 ring->atr_count++;
6948
6949 /* snag network header to get L4 type and address */
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006950 hdr.network = skb_network_header(first->skb);
Alexander Duyck69830522011-01-06 14:29:58 +00006951
6952 /* Currently only IPv4/IPv6 with TCP is supported */
Joe Perchesa1108ff2014-03-13 05:19:25 +00006953 if ((first->protocol != htons(ETH_P_IPV6) ||
Alexander Duyck69830522011-01-06 14:29:58 +00006954 hdr.ipv6->nexthdr != IPPROTO_TCP) &&
Joe Perchesa1108ff2014-03-13 05:19:25 +00006955 (first->protocol != htons(ETH_P_IP) ||
Alexander Duyck69830522011-01-06 14:29:58 +00006956 hdr.ipv4->protocol != IPPROTO_TCP))
6957 return;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006958
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006959 th = tcp_hdr(first->skb);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006960
Alexander Duyck66f32a82011-06-29 05:43:22 +00006961 /* skip this packet since it is invalid or the socket is closing */
6962 if (!th || th->fin)
Alexander Duyck69830522011-01-06 14:29:58 +00006963 return;
6964
6965 /* sample on all syn packets or once every atr sample count */
6966 if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
6967 return;
6968
6969 /* reset sample count */
6970 ring->atr_count = 0;
6971
Alexander Duyck244e27a2012-02-08 07:51:11 +00006972 vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
Alexander Duyck69830522011-01-06 14:29:58 +00006973
6974 /*
6975 * src and dst are inverted, think how the receiver sees them
6976 *
6977 * The input is broken into two sections, a non-compressed section
6978 * containing vm_pool, vlan_id, and flow_type. The rest of the data
6979 * is XORed together and stored in the compressed dword.
6980 */
6981 input.formatted.vlan_id = vlan_id;
6982
6983 /*
6984 * since src port and flex bytes occupy the same word XOR them together
6985 * and write the value to source port portion of compressed dword
6986 */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006987 if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
Joe Perchesa1108ff2014-03-13 05:19:25 +00006988 common.port.src ^= th->dest ^ htons(ETH_P_8021Q);
Alexander Duyck69830522011-01-06 14:29:58 +00006989 else
Alexander Duyck244e27a2012-02-08 07:51:11 +00006990 common.port.src ^= th->dest ^ first->protocol;
Alexander Duyck69830522011-01-06 14:29:58 +00006991 common.port.dst ^= th->source;
6992
Joe Perchesa1108ff2014-03-13 05:19:25 +00006993 if (first->protocol == htons(ETH_P_IP)) {
Alexander Duyck69830522011-01-06 14:29:58 +00006994 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
6995 common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
6996 } else {
6997 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
6998 common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
6999 hdr.ipv6->saddr.s6_addr32[1] ^
7000 hdr.ipv6->saddr.s6_addr32[2] ^
7001 hdr.ipv6->saddr.s6_addr32[3] ^
7002 hdr.ipv6->daddr.s6_addr32[0] ^
7003 hdr.ipv6->daddr.s6_addr32[1] ^
7004 hdr.ipv6->daddr.s6_addr32[2] ^
7005 hdr.ipv6->daddr.s6_addr32[3];
7006 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00007007
7008 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
Alexander Duyck69830522011-01-06 14:29:58 +00007009 ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
7010 input, common, ring->queue_index);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00007011}
7012
Jason Wangf663dd92014-01-10 16:18:26 +08007013static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb,
Daniel Borkmann99932d42014-02-16 15:55:20 +01007014 void *accel_priv, select_queue_fallback_t fallback)
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07007015{
Jason Wangf663dd92014-01-10 16:18:26 +08007016 struct ixgbe_fwd_adapter *fwd_adapter = accel_priv;
7017#ifdef IXGBE_FCOE
Alexander Duyck97488bd2013-01-12 06:33:37 +00007018 struct ixgbe_adapter *adapter;
7019 struct ixgbe_ring_feature *f;
7020 int txq;
Jason Wangf663dd92014-01-10 16:18:26 +08007021#endif
7022
7023 if (fwd_adapter)
7024 return skb->queue_mapping + fwd_adapter->tx_base_queue;
7025
7026#ifdef IXGBE_FCOE
Hao Zheng5e09a102010-11-11 13:47:59 +00007027
Alexander Duyck97488bd2013-01-12 06:33:37 +00007028 /*
7029 * only execute the code below if protocol is FCoE
7030 * or FIP and we have FCoE enabled on the adapter
7031 */
7032 switch (vlan_get_protocol(skb)) {
Joe Perchesa1108ff2014-03-13 05:19:25 +00007033 case htons(ETH_P_FCOE):
7034 case htons(ETH_P_FIP):
Alexander Duyck97488bd2013-01-12 06:33:37 +00007035 adapter = netdev_priv(dev);
Alexander Duyckc0876632012-05-10 00:01:46 +00007036
Alexander Duyck97488bd2013-01-12 06:33:37 +00007037 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
7038 break;
7039 default:
Daniel Borkmann99932d42014-02-16 15:55:20 +01007040 return fallback(dev, skb);
Krishna Kumarfdd3d632010-02-03 13:13:10 +00007041 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00007042
Alexander Duyck97488bd2013-01-12 06:33:37 +00007043 f = &adapter->ring_feature[RING_F_FCOE];
7044
7045 txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
7046 smp_processor_id();
7047
7048 while (txq >= f->indices)
7049 txq -= f->indices;
7050
7051 return txq + f->offset;
Jason Wangf663dd92014-01-10 16:18:26 +08007052#else
Daniel Borkmann99932d42014-02-16 15:55:20 +01007053 return fallback(dev, skb);
Jason Wangf663dd92014-01-10 16:18:26 +08007054#endif
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07007055}
7056
Alexander Duyckfc77dc32010-11-16 19:26:51 -08007057netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00007058 struct ixgbe_adapter *adapter,
7059 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07007060{
Alexander Duyckd3d00232011-07-15 02:31:25 +00007061 struct ixgbe_tx_buffer *first;
Yi Zou5f715822009-12-03 11:32:44 +00007062 int tso;
Alexander Duyckd3d00232011-07-15 02:31:25 +00007063 u32 tx_flags = 0;
Alexander Duycka535c302011-05-27 05:31:52 +00007064 unsigned short f;
Alexander Duycka535c302011-05-27 05:31:52 +00007065 u16 count = TXD_USE_COUNT(skb_headlen(skb));
Alexander Duyck66f32a82011-06-29 05:43:22 +00007066 __be16 protocol = skb->protocol;
Alexander Duyck63544e92011-05-27 05:31:42 +00007067 u8 hdr_len = 0;
Hao Zheng5e09a102010-11-11 13:47:59 +00007068
Alexander Duycka535c302011-05-27 05:31:52 +00007069 /*
7070 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
Alexander Duyck24ddd962012-02-10 02:08:32 +00007071 * + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
Alexander Duycka535c302011-05-27 05:31:52 +00007072 * + 2 desc gap to keep tail from touching head,
7073 * + 1 desc for context descriptor,
7074 * otherwise try next time
7075 */
Alexander Duycka535c302011-05-27 05:31:52 +00007076 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
7077 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
Alexander Duyck7f661622013-02-09 01:19:55 +00007078
Alexander Duycka535c302011-05-27 05:31:52 +00007079 if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
7080 tx_ring->tx_stats.tx_busy++;
7081 return NETDEV_TX_BUSY;
7082 }
7083
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00007084 /* record the location of the first descriptor for this packet */
7085 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
7086 first->skb = skb;
Alexander Duyck091a6242012-02-08 07:51:01 +00007087 first->bytecount = skb->len;
7088 first->gso_segs = 1;
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00007089
Alexander Duyck66f32a82011-06-29 05:43:22 +00007090 /* if we have a HW VLAN tag being added default to the HW one */
Jesse Grosseab6d182010-10-20 13:56:03 +00007091 if (vlan_tx_tag_present(skb)) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00007092 tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
7093 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
7094 /* else if it is a SW VLAN check the next protocol and store the tag */
Joe Perchesa1108ff2014-03-13 05:19:25 +00007095 } else if (protocol == htons(ETH_P_8021Q)) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00007096 struct vlan_hdr *vhdr, _vhdr;
7097 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
7098 if (!vhdr)
7099 goto out_drop;
7100
7101 protocol = vhdr->h_vlan_encapsulated_proto;
Alexander Duyck9e0c5642012-02-08 07:49:33 +00007102 tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
7103 IXGBE_TX_FLAGS_VLAN_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00007104 tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07007105 }
Yi Zoueacd73f2009-05-13 13:11:06 +00007106
Mark Rustadd5234932014-08-09 07:02:09 +00007107 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
7108 adapter->ptp_clock &&
7109 !test_and_set_bit_lock(__IXGBE_PTP_TX_IN_PROGRESS,
7110 &adapter->state)) {
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007111 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
7112 tx_flags |= IXGBE_TX_FLAGS_TSTAMP;
Jacob Keller891dc082012-12-05 07:24:46 +00007113
7114 /* schedule check for Tx timestamp */
7115 adapter->ptp_tx_skb = skb_get(skb);
7116 adapter->ptp_tx_start = jiffies;
7117 schedule_work(&adapter->ptp_tx_work);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007118 }
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007119
Jakub Kicinskiff29a862014-03-15 14:55:16 +00007120 skb_tx_timestamp(skb);
7121
Alexander Duyck9e0c5642012-02-08 07:49:33 +00007122#ifdef CONFIG_PCI_IOV
7123 /*
7124 * Use the l2switch_enable flag - would be false if the DMA
7125 * Tx switch had been disabled.
7126 */
7127 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
Alexander Duyck472148c2012-11-07 02:34:28 +00007128 tx_flags |= IXGBE_TX_FLAGS_CC;
Alexander Duyck9e0c5642012-02-08 07:49:33 +00007129
7130#endif
John Fastabend32701dc2011-09-27 03:51:56 +00007131 /* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
Alexander Duyck66f32a82011-06-29 05:43:22 +00007132 if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
Alexander Duyck09dca472011-07-20 00:09:10 +00007133 ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
7134 (skb->priority != TC_PRIO_CONTROL))) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00007135 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
John Fastabend32701dc2011-09-27 03:51:56 +00007136 tx_flags |= (skb->priority & 0x7) <<
7137 IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00007138 if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
7139 struct vlan_ethhdr *vhdr;
Francois Romieu2049e1f2014-03-30 03:14:27 +00007140
7141 if (skb_cow_head(skb, 0))
Alexander Duyck66f32a82011-06-29 05:43:22 +00007142 goto out_drop;
7143 vhdr = (struct vlan_ethhdr *)skb->data;
7144 vhdr->h_vlan_TCI = htons(tx_flags >>
7145 IXGBE_TX_FLAGS_VLAN_SHIFT);
7146 } else {
7147 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
7148 }
7149 }
Alexander Duycka535c302011-05-27 05:31:52 +00007150
Alexander Duyck244e27a2012-02-08 07:51:11 +00007151 /* record initial flags and protocol */
7152 first->tx_flags = tx_flags;
7153 first->protocol = protocol;
7154
Yi Zoueacd73f2009-05-13 13:11:06 +00007155#ifdef IXGBE_FCOE
Alexander Duyck66f32a82011-06-29 05:43:22 +00007156 /* setup tx offload for FCoE */
Joe Perchesa1108ff2014-03-13 05:19:25 +00007157 if ((protocol == htons(ETH_P_FCOE)) &&
Alexander Duycka58915c2012-05-25 06:38:18 +00007158 (tx_ring->netdev->features & (NETIF_F_FSO | NETIF_F_FCOE_CRC))) {
Alexander Duyck244e27a2012-02-08 07:51:11 +00007159 tso = ixgbe_fso(tx_ring, first, &hdr_len);
Alexander Duyck897ab152011-05-27 05:31:47 +00007160 if (tso < 0)
7161 goto out_drop;
Auke Kok9a799d72007-09-15 14:07:45 -07007162
Alexander Duyck66f32a82011-06-29 05:43:22 +00007163 goto xmit_fcoe;
Alexander Duyck44df32c2009-03-31 21:34:23 +00007164 }
Auke Kok9a799d72007-09-15 14:07:45 -07007165
Auke Kok9a799d72007-09-15 14:07:45 -07007166#endif /* IXGBE_FCOE */
Alexander Duyck244e27a2012-02-08 07:51:11 +00007167 tso = ixgbe_tso(tx_ring, first, &hdr_len);
Alexander Duyck66f32a82011-06-29 05:43:22 +00007168 if (tso < 0)
Auke Kok9a799d72007-09-15 14:07:45 -07007169 goto out_drop;
Alexander Duyck244e27a2012-02-08 07:51:11 +00007170 else if (!tso)
7171 ixgbe_tx_csum(tx_ring, first);
Alexander Duyck66f32a82011-06-29 05:43:22 +00007172
7173 /* add the ATR filter if ATR is on */
7174 if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
Alexander Duyck244e27a2012-02-08 07:51:11 +00007175 ixgbe_atr(tx_ring, first);
Alexander Duyck66f32a82011-06-29 05:43:22 +00007176
7177#ifdef IXGBE_FCOE
7178xmit_fcoe:
7179#endif /* IXGBE_FCOE */
Alexander Duyck244e27a2012-02-08 07:51:11 +00007180 ixgbe_tx_map(tx_ring, first, hdr_len);
Alexander Duyckd3d00232011-07-15 02:31:25 +00007181
Auke Kok9a799d72007-09-15 14:07:45 -07007182 return NETDEV_TX_OK;
Alexander Duyck897ab152011-05-27 05:31:47 +00007183
7184out_drop:
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00007185 dev_kfree_skb_any(first->skb);
7186 first->skb = NULL;
7187
Alexander Duyck897ab152011-05-27 05:31:47 +00007188 return NETDEV_TX_OK;
Auke Kok9a799d72007-09-15 14:07:45 -07007189}
7190
John Fastabend2a47fa42013-11-06 09:54:52 -08007191static netdev_tx_t __ixgbe_xmit_frame(struct sk_buff *skb,
7192 struct net_device *netdev,
7193 struct ixgbe_ring *ring)
Auke Kok9a799d72007-09-15 14:07:45 -07007194{
7195 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007196 struct ixgbe_ring *tx_ring;
Auke Kok9a799d72007-09-15 14:07:45 -07007197
Alexander Duycka50c29d2012-02-08 07:50:40 +00007198 /*
7199 * The minimum packet size for olinfo paylen is 17 so pad the skb
7200 * in order to meet this minimum size requirement.
7201 */
Stephen Hemmingerf73332f2012-06-21 02:15:10 +00007202 if (unlikely(skb->len < 17)) {
7203 if (skb_pad(skb, 17 - skb->len))
Alexander Duycka50c29d2012-02-08 07:50:40 +00007204 return NETDEV_TX_OK;
7205 skb->len = 17;
Tushar Dave71a49f72012-09-14 04:24:49 +00007206 skb_set_tail_pointer(skb, 17);
Alexander Duycka50c29d2012-02-08 07:50:40 +00007207 }
7208
John Fastabend2a47fa42013-11-06 09:54:52 -08007209 tx_ring = ring ? ring : adapter->tx_ring[skb->queue_mapping];
7210
Auke Kok9a799d72007-09-15 14:07:45 -07007211 return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
7212}
7213
John Fastabend2a47fa42013-11-06 09:54:52 -08007214static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
7215 struct net_device *netdev)
7216{
7217 return __ixgbe_xmit_frame(skb, netdev, NULL);
7218}
7219
Auke Kok9a799d72007-09-15 14:07:45 -07007220/**
7221 * ixgbe_set_mac - Change the Ethernet Address of the NIC
7222 * @netdev: network interface device structure
7223 * @p: pointer to an address structure
7224 *
7225 * Returns 0 on success, negative on failure
7226 **/
7227static int ixgbe_set_mac(struct net_device *netdev, void *p)
7228{
7229 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7230 struct ixgbe_hw *hw = &adapter->hw;
7231 struct sockaddr *addr = p;
Jacob Keller5d7daa32014-03-29 06:51:25 +00007232 int ret;
Auke Kok9a799d72007-09-15 14:07:45 -07007233
7234 if (!is_valid_ether_addr(addr->sa_data))
7235 return -EADDRNOTAVAIL;
7236
Jacob Keller5d7daa32014-03-29 06:51:25 +00007237 ixgbe_del_mac_filter(adapter, hw->mac.addr, VMDQ_P(0));
Auke Kok9a799d72007-09-15 14:07:45 -07007238 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007239 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
Auke Kok9a799d72007-09-15 14:07:45 -07007240
Jacob Keller5d7daa32014-03-29 06:51:25 +00007241 ret = ixgbe_add_mac_filter(adapter, hw->mac.addr, VMDQ_P(0));
7242 return ret > 0 ? 0 : ret;
Auke Kok9a799d72007-09-15 14:07:45 -07007243}
7244
Ben Hutchings6b73e102009-04-29 08:08:58 +00007245static int
7246ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
7247{
7248 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7249 struct ixgbe_hw *hw = &adapter->hw;
7250 u16 value;
7251 int rc;
7252
7253 if (prtad != hw->phy.mdio.prtad)
7254 return -EINVAL;
7255 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
7256 if (!rc)
7257 rc = value;
7258 return rc;
7259}
7260
7261static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
7262 u16 addr, u16 value)
7263{
7264 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7265 struct ixgbe_hw *hw = &adapter->hw;
7266
7267 if (prtad != hw->phy.mdio.prtad)
7268 return -EINVAL;
7269 return hw->phy.ops.write_reg(hw, addr, devad, value);
7270}
7271
7272static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
7273{
7274 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7275
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007276 switch (cmd) {
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007277 case SIOCSHWTSTAMP:
Jacob Keller93501d42014-02-28 15:48:58 -08007278 return ixgbe_ptp_set_ts_config(adapter, req);
7279 case SIOCGHWTSTAMP:
7280 return ixgbe_ptp_get_ts_config(adapter, req);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007281 default:
7282 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
7283 }
Ben Hutchings6b73e102009-04-29 08:08:58 +00007284}
7285
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007286/**
7287 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00007288 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007289 * @netdev: network interface device structure
7290 *
7291 * Returns non-zero on failure
7292 **/
7293static int ixgbe_add_sanmac_netdev(struct net_device *dev)
7294{
7295 int err = 0;
7296 struct ixgbe_adapter *adapter = netdev_priv(dev);
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00007297 struct ixgbe_hw *hw = &adapter->hw;
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007298
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00007299 if (is_valid_ether_addr(hw->mac.san_addr)) {
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007300 rtnl_lock();
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00007301 err = dev_addr_add(dev, hw->mac.san_addr, NETDEV_HW_ADDR_T_SAN);
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007302 rtnl_unlock();
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00007303
7304 /* update SAN MAC vmdq pool selection */
7305 hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007306 }
7307 return err;
7308}
7309
7310/**
7311 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00007312 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007313 * @netdev: network interface device structure
7314 *
7315 * Returns non-zero on failure
7316 **/
7317static int ixgbe_del_sanmac_netdev(struct net_device *dev)
7318{
7319 int err = 0;
7320 struct ixgbe_adapter *adapter = netdev_priv(dev);
7321 struct ixgbe_mac_info *mac = &adapter->hw.mac;
7322
7323 if (is_valid_ether_addr(mac->san_addr)) {
7324 rtnl_lock();
7325 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
7326 rtnl_unlock();
7327 }
7328 return err;
7329}
7330
Auke Kok9a799d72007-09-15 14:07:45 -07007331#ifdef CONFIG_NET_POLL_CONTROLLER
7332/*
7333 * Polling 'interrupt' - used by things like netconsole to send skbs
7334 * without having to re-enable interrupts. It's not called while
7335 * the interrupt routine is executing.
7336 */
7337static void ixgbe_netpoll(struct net_device *netdev)
7338{
7339 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00007340 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07007341
Alexander Duyck1a647bd2010-01-13 01:49:13 +00007342 /* if interface is down do nothing */
7343 if (test_bit(__IXGBE_DOWN, &adapter->state))
7344 return;
7345
Auke Kok9a799d72007-09-15 14:07:45 -07007346 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00007347 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00007348 for (i = 0; i < adapter->num_q_vectors; i++)
7349 ixgbe_msix_clean_rings(0, adapter->q_vector[i]);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00007350 } else {
7351 ixgbe_intr(adapter->pdev->irq, netdev);
7352 }
Auke Kok9a799d72007-09-15 14:07:45 -07007353 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
Auke Kok9a799d72007-09-15 14:07:45 -07007354}
Auke Kok9a799d72007-09-15 14:07:45 -07007355
Alexander Duyck581330b2012-02-08 07:51:47 +00007356#endif
Eric Dumazetde1036b2010-10-20 23:00:04 +00007357static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
7358 struct rtnl_link_stats64 *stats)
7359{
7360 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7361 int i;
7362
Eric Dumazet1a515022010-11-16 19:26:42 -08007363 rcu_read_lock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00007364 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08007365 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
Eric Dumazetde1036b2010-10-20 23:00:04 +00007366 u64 bytes, packets;
7367 unsigned int start;
7368
Eric Dumazet1a515022010-11-16 19:26:42 -08007369 if (ring) {
7370 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07007371 start = u64_stats_fetch_begin_irq(&ring->syncp);
Eric Dumazet1a515022010-11-16 19:26:42 -08007372 packets = ring->stats.packets;
7373 bytes = ring->stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07007374 } while (u64_stats_fetch_retry_irq(&ring->syncp, start));
Eric Dumazet1a515022010-11-16 19:26:42 -08007375 stats->rx_packets += packets;
7376 stats->rx_bytes += bytes;
7377 }
Eric Dumazetde1036b2010-10-20 23:00:04 +00007378 }
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00007379
7380 for (i = 0; i < adapter->num_tx_queues; i++) {
7381 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
7382 u64 bytes, packets;
7383 unsigned int start;
7384
7385 if (ring) {
7386 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07007387 start = u64_stats_fetch_begin_irq(&ring->syncp);
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00007388 packets = ring->stats.packets;
7389 bytes = ring->stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07007390 } while (u64_stats_fetch_retry_irq(&ring->syncp, start));
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00007391 stats->tx_packets += packets;
7392 stats->tx_bytes += bytes;
7393 }
7394 }
Eric Dumazet1a515022010-11-16 19:26:42 -08007395 rcu_read_unlock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00007396 /* following stats updated by ixgbe_watchdog_task() */
7397 stats->multicast = netdev->stats.multicast;
7398 stats->rx_errors = netdev->stats.rx_errors;
7399 stats->rx_length_errors = netdev->stats.rx_length_errors;
7400 stats->rx_crc_errors = netdev->stats.rx_crc_errors;
7401 stats->rx_missed_errors = netdev->stats.rx_missed_errors;
7402 return stats;
7403}
7404
Jeff Kirsher8af3c332012-02-18 07:08:14 +00007405#ifdef CONFIG_IXGBE_DCB
Ben Hutchings49ce9c22012-07-10 10:56:00 +00007406/**
7407 * ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
7408 * @adapter: pointer to ixgbe_adapter
John Fastabend8b1c0b22011-05-03 02:26:48 +00007409 * @tc: number of traffic classes currently enabled
7410 *
7411 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
7412 * 802.1Q priority maps to a packet buffer that exists.
7413 */
7414static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
7415{
7416 struct ixgbe_hw *hw = &adapter->hw;
7417 u32 reg, rsave;
7418 int i;
7419
7420 /* 82598 have a static priority to TC mapping that can not
7421 * be changed so no validation is needed.
7422 */
7423 if (hw->mac.type == ixgbe_mac_82598EB)
7424 return;
7425
7426 reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
7427 rsave = reg;
7428
7429 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
7430 u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);
7431
7432 /* If up2tc is out of bounds default to zero */
7433 if (up2tc > tc)
7434 reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
7435 }
7436
7437 if (reg != rsave)
7438 IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);
7439
7440 return;
7441}
7442
Ben Hutchings49ce9c22012-07-10 10:56:00 +00007443/**
Alexander Duyck02debdc2012-05-18 06:33:31 +00007444 * ixgbe_set_prio_tc_map - Configure netdev prio tc map
7445 * @adapter: Pointer to adapter struct
7446 *
7447 * Populate the netdev user priority to tc map
7448 */
7449static void ixgbe_set_prio_tc_map(struct ixgbe_adapter *adapter)
7450{
7451 struct net_device *dev = adapter->netdev;
7452 struct ixgbe_dcb_config *dcb_cfg = &adapter->dcb_cfg;
7453 struct ieee_ets *ets = adapter->ixgbe_ieee_ets;
7454 u8 prio;
7455
7456 for (prio = 0; prio < MAX_USER_PRIORITY; prio++) {
7457 u8 tc = 0;
7458
7459 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE)
7460 tc = ixgbe_dcb_get_tc_from_up(dcb_cfg, 0, prio);
7461 else if (ets)
7462 tc = ets->prio_tc[prio];
7463
7464 netdev_set_prio_tc_map(dev, prio, tc);
7465 }
7466}
7467
Alexander Duyckcca73c52013-01-12 06:33:44 +00007468#endif /* CONFIG_IXGBE_DCB */
Alexander Duyck02debdc2012-05-18 06:33:31 +00007469/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00007470 * ixgbe_setup_tc - configure net_device for multiple traffic classes
John Fastabend8b1c0b22011-05-03 02:26:48 +00007471 *
7472 * @netdev: net device to configure
7473 * @tc: number of traffic classes to enable
7474 */
7475int ixgbe_setup_tc(struct net_device *dev, u8 tc)
7476{
John Fastabend8b1c0b22011-05-03 02:26:48 +00007477 struct ixgbe_adapter *adapter = netdev_priv(dev);
7478 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend2a47fa42013-11-06 09:54:52 -08007479 bool pools;
John Fastabend8b1c0b22011-05-03 02:26:48 +00007480
John Fastabend8b1c0b22011-05-03 02:26:48 +00007481 /* Hardware supports up to 8 traffic classes */
John Fastabend4de2a022011-09-27 03:52:01 +00007482 if (tc > adapter->dcb_cfg.num_tcs.pg_tcs ||
Alexander Duyck581330b2012-02-08 07:51:47 +00007483 (hw->mac.type == ixgbe_mac_82598EB &&
7484 tc < MAX_TRAFFIC_CLASS))
John Fastabend8b1c0b22011-05-03 02:26:48 +00007485 return -EINVAL;
7486
John Fastabend2a47fa42013-11-06 09:54:52 -08007487 pools = (find_first_zero_bit(&adapter->fwd_bitmask, 32) > 1);
7488 if (tc && pools && adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS)
7489 return -EBUSY;
7490
John Fastabend8b1c0b22011-05-03 02:26:48 +00007491 /* Hardware has to reinitialize queues and interrupts to
Stephen Hemminger52f33af2011-12-22 16:34:52 +00007492 * match packet buffer alignment. Unfortunately, the
John Fastabend8b1c0b22011-05-03 02:26:48 +00007493 * hardware is not flexible enough to do this dynamically.
7494 */
7495 if (netif_running(dev))
7496 ixgbe_close(dev);
7497 ixgbe_clear_interrupt_scheme(adapter);
7498
Alexander Duyckcca73c52013-01-12 06:33:44 +00007499#ifdef CONFIG_IXGBE_DCB
John Fastabende7589ea2011-07-18 22:38:36 +00007500 if (tc) {
John Fastabend8b1c0b22011-05-03 02:26:48 +00007501 netdev_set_num_tc(dev, tc);
Alexander Duyck02debdc2012-05-18 06:33:31 +00007502 ixgbe_set_prio_tc_map(adapter);
7503
John Fastabende7589ea2011-07-18 22:38:36 +00007504 adapter->flags |= IXGBE_FLAG_DCB_ENABLED;
John Fastabende7589ea2011-07-18 22:38:36 +00007505
Alexander Duyck943561d2012-05-09 22:14:44 -07007506 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
7507 adapter->last_lfc_mode = adapter->hw.fc.requested_mode;
John Fastabende7589ea2011-07-18 22:38:36 +00007508 adapter->hw.fc.requested_mode = ixgbe_fc_none;
Alexander Duyck943561d2012-05-09 22:14:44 -07007509 }
John Fastabende7589ea2011-07-18 22:38:36 +00007510 } else {
John Fastabend8b1c0b22011-05-03 02:26:48 +00007511 netdev_reset_tc(dev);
Alexander Duyck02debdc2012-05-18 06:33:31 +00007512
Alexander Duyck943561d2012-05-09 22:14:44 -07007513 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
7514 adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
John Fastabende7589ea2011-07-18 22:38:36 +00007515
7516 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
John Fastabende7589ea2011-07-18 22:38:36 +00007517
7518 adapter->temp_dcb_cfg.pfc_mode_enable = false;
7519 adapter->dcb_cfg.pfc_mode_enable = false;
7520 }
7521
John Fastabend8b1c0b22011-05-03 02:26:48 +00007522 ixgbe_validate_rtr(adapter, tc);
Alexander Duyckcca73c52013-01-12 06:33:44 +00007523
7524#endif /* CONFIG_IXGBE_DCB */
7525 ixgbe_init_interrupt_scheme(adapter);
7526
John Fastabend8b1c0b22011-05-03 02:26:48 +00007527 if (netif_running(dev))
Alexander Duyckcca73c52013-01-12 06:33:44 +00007528 return ixgbe_open(dev);
John Fastabend8b1c0b22011-05-03 02:26:48 +00007529
7530 return 0;
7531}
Eric Dumazetde1036b2010-10-20 23:00:04 +00007532
Greg Roseda36b642012-12-11 08:26:43 +00007533#ifdef CONFIG_PCI_IOV
7534void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter)
7535{
7536 struct net_device *netdev = adapter->netdev;
7537
7538 rtnl_lock();
Greg Roseda36b642012-12-11 08:26:43 +00007539 ixgbe_setup_tc(netdev, netdev_get_num_tc(netdev));
Greg Roseda36b642012-12-11 08:26:43 +00007540 rtnl_unlock();
7541}
7542
7543#endif
Don Skidmore082757a2011-07-21 05:55:00 +00007544void ixgbe_do_reset(struct net_device *netdev)
7545{
7546 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7547
7548 if (netif_running(netdev))
7549 ixgbe_reinit_locked(adapter);
7550 else
7551 ixgbe_reset(adapter);
7552}
7553
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007554static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
Alexander Duyck567d2de2012-02-11 07:18:57 +00007555 netdev_features_t features)
Don Skidmore082757a2011-07-21 05:55:00 +00007556{
7557 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7558
Don Skidmore082757a2011-07-21 05:55:00 +00007559 /* If Rx checksum is disabled, then RSC/LRO should also be disabled */
Alexander Duyck567d2de2012-02-11 07:18:57 +00007560 if (!(features & NETIF_F_RXCSUM))
7561 features &= ~NETIF_F_LRO;
Don Skidmore082757a2011-07-21 05:55:00 +00007562
Alexander Duyck567d2de2012-02-11 07:18:57 +00007563 /* Turn off LRO if not RSC capable */
7564 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
7565 features &= ~NETIF_F_LRO;
Jacob Keller8e2813f2012-04-21 06:05:40 +00007566
Alexander Duyck567d2de2012-02-11 07:18:57 +00007567 return features;
Don Skidmore082757a2011-07-21 05:55:00 +00007568}
7569
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007570static int ixgbe_set_features(struct net_device *netdev,
Alexander Duyck567d2de2012-02-11 07:18:57 +00007571 netdev_features_t features)
Don Skidmore082757a2011-07-21 05:55:00 +00007572{
7573 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Alexander Duyck567d2de2012-02-11 07:18:57 +00007574 netdev_features_t changed = netdev->features ^ features;
Don Skidmore082757a2011-07-21 05:55:00 +00007575 bool need_reset = false;
7576
Don Skidmore082757a2011-07-21 05:55:00 +00007577 /* Make sure RSC matches LRO, reset if change */
Alexander Duyck567d2de2012-02-11 07:18:57 +00007578 if (!(features & NETIF_F_LRO)) {
7579 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Don Skidmore082757a2011-07-21 05:55:00 +00007580 need_reset = true;
Alexander Duyck567d2de2012-02-11 07:18:57 +00007581 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
7582 } else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
7583 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
7584 if (adapter->rx_itr_setting == 1 ||
7585 adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
7586 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
7587 need_reset = true;
7588 } else if ((changed ^ features) & NETIF_F_LRO) {
7589 e_info(probe, "rx-usecs set too low, "
7590 "disabling RSC\n");
Don Skidmore082757a2011-07-21 05:55:00 +00007591 }
7592 }
7593
7594 /*
7595 * Check if Flow Director n-tuple support was enabled or disabled. If
7596 * the state changed, we need to reset.
7597 */
Alexander Duyck39cb6812012-06-06 05:38:20 +00007598 switch (features & NETIF_F_NTUPLE) {
7599 case NETIF_F_NTUPLE:
Alexander Duyck567d2de2012-02-11 07:18:57 +00007600 /* turn off ATR, enable perfect filters and reset */
Alexander Duyck39cb6812012-06-06 05:38:20 +00007601 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
7602 need_reset = true;
7603
Alexander Duyck567d2de2012-02-11 07:18:57 +00007604 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
7605 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
Alexander Duyck39cb6812012-06-06 05:38:20 +00007606 break;
7607 default:
7608 /* turn off perfect filters, enable ATR and reset */
7609 if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
7610 need_reset = true;
7611
7612 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
7613
7614 /* We cannot enable ATR if SR-IOV is enabled */
7615 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7616 break;
7617
7618 /* We cannot enable ATR if we have 2 or more traffic classes */
7619 if (netdev_get_num_tc(netdev) > 1)
7620 break;
7621
7622 /* We cannot enable ATR if RSS is disabled */
7623 if (adapter->ring_feature[RING_F_RSS].limit <= 1)
7624 break;
7625
7626 /* A sample rate of 0 indicates ATR disabled */
7627 if (!adapter->atr_sample_rate)
7628 break;
7629
7630 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
7631 break;
Don Skidmore082757a2011-07-21 05:55:00 +00007632 }
7633
Patrick McHardyf6469682013-04-19 02:04:27 +00007634 if (features & NETIF_F_HW_VLAN_CTAG_RX)
John Fastabend146d4cc2012-05-15 05:59:26 +00007635 ixgbe_vlan_strip_enable(adapter);
7636 else
7637 ixgbe_vlan_strip_disable(adapter);
7638
Ben Greear3f2d1c02012-03-08 08:28:41 +00007639 if (changed & NETIF_F_RXALL)
7640 need_reset = true;
7641
Alexander Duyck567d2de2012-02-11 07:18:57 +00007642 netdev->features = features;
Don Skidmore082757a2011-07-21 05:55:00 +00007643 if (need_reset)
7644 ixgbe_do_reset(netdev);
7645
7646 return 0;
Don Skidmore082757a2011-07-21 05:55:00 +00007647}
7648
stephen hemmingeredc7d572012-10-01 12:32:33 +00007649static int ixgbe_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007650 struct net_device *dev,
stephen hemminger6b6e2722012-09-17 10:03:26 +00007651 const unsigned char *addr,
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007652 u16 flags)
7653{
Alexander Duyckbcfd3432014-07-17 02:11:22 +00007654 /* guarantee we can provide a unique filter for the unicast address */
Ben Hutchings46acc462012-11-01 09:11:11 +00007655 if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) {
Alexander Duyckbcfd3432014-07-17 02:11:22 +00007656 if (IXGBE_MAX_PF_MACVLANS <= netdev_uc_count(dev))
7657 return -ENOMEM;
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007658 }
7659
Alexander Duyckbcfd3432014-07-17 02:11:22 +00007660 return ndo_dflt_fdb_add(ndm, tb, dev, addr, flags);
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007661}
7662
John Fastabend815cccb2012-10-24 08:13:09 +00007663static int ixgbe_ndo_bridge_setlink(struct net_device *dev,
7664 struct nlmsghdr *nlh)
7665{
7666 struct ixgbe_adapter *adapter = netdev_priv(dev);
7667 struct nlattr *attr, *br_spec;
7668 int rem;
7669
7670 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
7671 return -EOPNOTSUPP;
7672
7673 br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
7674
7675 nla_for_each_nested(attr, br_spec, rem) {
7676 __u16 mode;
7677 u32 reg = 0;
7678
7679 if (nla_type(attr) != IFLA_BRIDGE_MODE)
7680 continue;
7681
7682 mode = nla_get_u16(attr);
Greg Rose9b735982012-11-08 02:41:35 +00007683 if (mode == BRIDGE_MODE_VEPA) {
John Fastabend815cccb2012-10-24 08:13:09 +00007684 reg = 0;
Greg Rose9b735982012-11-08 02:41:35 +00007685 adapter->flags2 &= ~IXGBE_FLAG2_BRIDGE_MODE_VEB;
7686 } else if (mode == BRIDGE_MODE_VEB) {
John Fastabend815cccb2012-10-24 08:13:09 +00007687 reg = IXGBE_PFDTXGSWC_VT_LBEN;
Greg Rose9b735982012-11-08 02:41:35 +00007688 adapter->flags2 |= IXGBE_FLAG2_BRIDGE_MODE_VEB;
7689 } else
John Fastabend815cccb2012-10-24 08:13:09 +00007690 return -EINVAL;
7691
7692 IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC, reg);
7693
7694 e_info(drv, "enabling bridge mode: %s\n",
7695 mode == BRIDGE_MODE_VEPA ? "VEPA" : "VEB");
7696 }
7697
7698 return 0;
7699}
7700
7701static int ixgbe_ndo_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
Vlad Yasevich6cbdcee2013-02-13 12:00:13 +00007702 struct net_device *dev,
7703 u32 filter_mask)
John Fastabend815cccb2012-10-24 08:13:09 +00007704{
7705 struct ixgbe_adapter *adapter = netdev_priv(dev);
7706 u16 mode;
7707
7708 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
7709 return 0;
7710
Greg Rose9b735982012-11-08 02:41:35 +00007711 if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB)
John Fastabend815cccb2012-10-24 08:13:09 +00007712 mode = BRIDGE_MODE_VEB;
7713 else
7714 mode = BRIDGE_MODE_VEPA;
7715
7716 return ndo_dflt_bridge_getlink(skb, pid, seq, dev, mode);
7717}
7718
John Fastabend2a47fa42013-11-06 09:54:52 -08007719static void *ixgbe_fwd_add(struct net_device *pdev, struct net_device *vdev)
7720{
7721 struct ixgbe_fwd_adapter *fwd_adapter = NULL;
7722 struct ixgbe_adapter *adapter = netdev_priv(pdev);
Jacob Kelleraac2f1b2014-08-21 06:17:59 +00007723 int used_pools = adapter->num_vfs + adapter->num_rx_pools;
John Fastabend51f37732013-11-08 00:51:10 -08007724 unsigned int limit;
John Fastabend2a47fa42013-11-06 09:54:52 -08007725 int pool, err;
7726
Jacob Kelleraac2f1b2014-08-21 06:17:59 +00007727 /* Hardware has a limited number of available pools. Each VF, and the
7728 * PF require a pool. Check to ensure we don't attempt to use more
7729 * then the available number of pools.
7730 */
7731 if (used_pools >= IXGBE_MAX_VF_FUNCTIONS)
7732 return ERR_PTR(-EINVAL);
7733
John Fastabend219354d2013-11-08 00:50:32 -08007734#ifdef CONFIG_RPS
7735 if (vdev->num_rx_queues != vdev->num_tx_queues) {
7736 netdev_info(pdev, "%s: Only supports a single queue count for TX and RX\n",
7737 vdev->name);
7738 return ERR_PTR(-EINVAL);
7739 }
7740#endif
John Fastabend2a47fa42013-11-06 09:54:52 -08007741 /* Check for hardware restriction on number of rx/tx queues */
John Fastabend219354d2013-11-08 00:50:32 -08007742 if (vdev->num_tx_queues > IXGBE_MAX_L2A_QUEUES ||
John Fastabend2a47fa42013-11-06 09:54:52 -08007743 vdev->num_tx_queues == IXGBE_BAD_L2A_QUEUE) {
7744 netdev_info(pdev,
7745 "%s: Supports RX/TX Queue counts 1,2, and 4\n",
7746 pdev->name);
7747 return ERR_PTR(-EINVAL);
7748 }
7749
7750 if (((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
7751 adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS - 1) ||
7752 (adapter->num_rx_pools > IXGBE_MAX_MACVLANS))
7753 return ERR_PTR(-EBUSY);
7754
7755 fwd_adapter = kcalloc(1, sizeof(struct ixgbe_fwd_adapter), GFP_KERNEL);
7756 if (!fwd_adapter)
7757 return ERR_PTR(-ENOMEM);
7758
7759 pool = find_first_zero_bit(&adapter->fwd_bitmask, 32);
7760 adapter->num_rx_pools++;
7761 set_bit(pool, &adapter->fwd_bitmask);
John Fastabend51f37732013-11-08 00:51:10 -08007762 limit = find_last_bit(&adapter->fwd_bitmask, 32);
John Fastabend2a47fa42013-11-06 09:54:52 -08007763
7764 /* Enable VMDq flag so device will be set in VM mode */
7765 adapter->flags |= IXGBE_FLAG_VMDQ_ENABLED | IXGBE_FLAG_SRIOV_ENABLED;
John Fastabend51f37732013-11-08 00:51:10 -08007766 adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
John Fastabend219354d2013-11-08 00:50:32 -08007767 adapter->ring_feature[RING_F_RSS].limit = vdev->num_tx_queues;
John Fastabend2a47fa42013-11-06 09:54:52 -08007768
7769 /* Force reinit of ring allocation with VMDQ enabled */
7770 err = ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
7771 if (err)
7772 goto fwd_add_err;
7773 fwd_adapter->pool = pool;
7774 fwd_adapter->real_adapter = adapter;
7775 err = ixgbe_fwd_ring_up(vdev, fwd_adapter);
7776 if (err)
7777 goto fwd_add_err;
7778 netif_tx_start_all_queues(vdev);
7779 return fwd_adapter;
7780fwd_add_err:
7781 /* unwind counter and free adapter struct */
7782 netdev_info(pdev,
7783 "%s: dfwd hardware acceleration failed\n", vdev->name);
7784 clear_bit(pool, &adapter->fwd_bitmask);
7785 adapter->num_rx_pools--;
7786 kfree(fwd_adapter);
7787 return ERR_PTR(err);
7788}
7789
7790static void ixgbe_fwd_del(struct net_device *pdev, void *priv)
7791{
7792 struct ixgbe_fwd_adapter *fwd_adapter = priv;
7793 struct ixgbe_adapter *adapter = fwd_adapter->real_adapter;
John Fastabend51f37732013-11-08 00:51:10 -08007794 unsigned int limit;
John Fastabend2a47fa42013-11-06 09:54:52 -08007795
7796 clear_bit(fwd_adapter->pool, &adapter->fwd_bitmask);
7797 adapter->num_rx_pools--;
7798
John Fastabend51f37732013-11-08 00:51:10 -08007799 limit = find_last_bit(&adapter->fwd_bitmask, 32);
7800 adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
John Fastabend2a47fa42013-11-06 09:54:52 -08007801 ixgbe_fwd_ring_down(fwd_adapter->netdev, fwd_adapter);
7802 ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
7803 netdev_dbg(pdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
7804 fwd_adapter->pool, adapter->num_rx_pools,
7805 fwd_adapter->rx_base_queue,
7806 fwd_adapter->rx_base_queue + adapter->num_rx_queues_per_pool,
7807 adapter->fwd_bitmask);
7808 kfree(fwd_adapter);
7809}
7810
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007811static const struct net_device_ops ixgbe_netdev_ops = {
Joe Perchese8e9f692010-09-07 21:34:53 +00007812 .ndo_open = ixgbe_open,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007813 .ndo_stop = ixgbe_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08007814 .ndo_start_xmit = ixgbe_xmit_frame,
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07007815 .ndo_select_queue = ixgbe_select_queue,
Alexander Duyck581330b2012-02-08 07:51:47 +00007816 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007817 .ndo_validate_addr = eth_validate_addr,
7818 .ndo_set_mac_address = ixgbe_set_mac,
7819 .ndo_change_mtu = ixgbe_change_mtu,
7820 .ndo_tx_timeout = ixgbe_tx_timeout,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007821 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
7822 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00007823 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00007824 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
7825 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
Sucheta Chakrabortyed616682014-05-22 09:59:05 -04007826 .ndo_set_vf_rate = ixgbe_ndo_set_vf_bw,
Alexander Duyck581330b2012-02-08 07:51:47 +00007827 .ndo_set_vf_spoofchk = ixgbe_ndo_set_vf_spoofchk,
Greg Rose7f016482010-05-04 22:12:06 +00007828 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Eric Dumazetde1036b2010-10-20 23:00:04 +00007829 .ndo_get_stats64 = ixgbe_get_stats64,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00007830#ifdef CONFIG_IXGBE_DCB
John Fastabend24095aa2011-02-23 05:58:03 +00007831 .ndo_setup_tc = ixgbe_setup_tc,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00007832#endif
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007833#ifdef CONFIG_NET_POLL_CONTROLLER
7834 .ndo_poll_controller = ixgbe_netpoll,
7835#endif
Cong Wange0d10952013-08-01 11:10:25 +08007836#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir8b80cda2013-07-10 17:13:26 +03007837 .ndo_busy_poll = ixgbe_low_latency_recv,
Eliezer Tamir5a85e732013-06-10 11:40:20 +03007838#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007839#ifdef IXGBE_FCOE
7840 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
Yi Zou68a683c2011-02-01 07:22:16 +00007841 .ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
Yi Zou332d4a72009-05-13 13:11:53 +00007842 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00007843 .ndo_fcoe_enable = ixgbe_fcoe_enable,
7844 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00007845 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Neerav Parikhea818752012-01-04 20:23:40 +00007846 .ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
Yi Zou332d4a72009-05-13 13:11:53 +00007847#endif /* IXGBE_FCOE */
Don Skidmore082757a2011-07-21 05:55:00 +00007848 .ndo_set_features = ixgbe_set_features,
7849 .ndo_fix_features = ixgbe_fix_features,
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007850 .ndo_fdb_add = ixgbe_ndo_fdb_add,
John Fastabend815cccb2012-10-24 08:13:09 +00007851 .ndo_bridge_setlink = ixgbe_ndo_bridge_setlink,
7852 .ndo_bridge_getlink = ixgbe_ndo_bridge_getlink,
John Fastabend2a47fa42013-11-06 09:54:52 -08007853 .ndo_dfwd_add_station = ixgbe_fwd_add,
7854 .ndo_dfwd_del_station = ixgbe_fwd_del,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007855};
7856
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007857/**
Jacob Kellere027d1a2013-07-31 06:53:31 +00007858 * ixgbe_enumerate_functions - Get the number of ports this device has
7859 * @adapter: adapter structure
7860 *
7861 * This function enumerates the phsyical functions co-located on a single slot,
7862 * in order to determine how many ports a device has. This is most useful in
7863 * determining the required GT/s of PCIe bandwidth necessary for optimal
7864 * performance.
7865 **/
7866static inline int ixgbe_enumerate_functions(struct ixgbe_adapter *adapter)
7867{
Jacob Kellercaafb952014-07-19 07:17:17 +00007868 struct pci_dev *entry, *pdev = adapter->pdev;
Jacob Kellere027d1a2013-07-31 06:53:31 +00007869 int physfns = 0;
7870
Jacob Kellerf1f96572013-08-31 02:45:38 +00007871 /* Some cards can not use the generic count PCIe functions method,
7872 * because they are behind a parent switch, so we hardcode these with
7873 * the correct number of functions.
Jacob Kellere027d1a2013-07-31 06:53:31 +00007874 */
Jacob Keller88189702014-07-19 07:17:16 +00007875 if (ixgbe_pcie_from_parent(&adapter->hw))
Jacob Kellere027d1a2013-07-31 06:53:31 +00007876 physfns = 4;
Jacob Keller88189702014-07-19 07:17:16 +00007877
7878 list_for_each_entry(entry, &adapter->pdev->bus->devices, bus_list) {
7879 /* don't count virtual functions */
Jacob Kellercaafb952014-07-19 07:17:17 +00007880 if (entry->is_virtfn)
7881 continue;
7882
7883 /* When the devices on the bus don't all match our device ID,
7884 * we can't reliably determine the correct number of
7885 * functions. This can occur if a function has been direct
7886 * attached to a virtual machine using VT-d, for example. In
7887 * this case, simply return -1 to indicate this.
7888 */
7889 if ((entry->vendor != pdev->vendor) ||
7890 (entry->device != pdev->device))
7891 return -1;
7892
7893 physfns++;
Jacob Kellere027d1a2013-07-31 06:53:31 +00007894 }
7895
7896 return physfns;
7897}
7898
7899/**
Jacob Keller8e2813f2012-04-21 06:05:40 +00007900 * ixgbe_wol_supported - Check whether device supports WoL
7901 * @hw: hw specific details
7902 * @device_id: the device ID
7903 * @subdev_id: the subsystem device ID
7904 *
7905 * This function is used by probe and ethtool to determine
7906 * which devices have WoL support
7907 *
7908 **/
7909int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
7910 u16 subdevice_id)
7911{
7912 struct ixgbe_hw *hw = &adapter->hw;
7913 u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
7914 int is_wol_supported = 0;
7915
7916 switch (device_id) {
7917 case IXGBE_DEV_ID_82599_SFP:
7918 /* Only these subdevices could supports WOL */
7919 switch (subdevice_id) {
Mark Rustad87557442014-02-25 17:58:55 -08007920 case IXGBE_SUBDEV_ID_82599_SFP_WOL0:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007921 case IXGBE_SUBDEV_ID_82599_560FLR:
7922 /* only support first port */
7923 if (hw->bus.func != 0)
7924 break;
Emil Tantilov5700ff22013-04-18 08:18:55 +00007925 case IXGBE_SUBDEV_ID_82599_SP_560FLR:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007926 case IXGBE_SUBDEV_ID_82599_SFP:
Don Skidmoreb6dfd932012-07-11 07:17:42 +00007927 case IXGBE_SUBDEV_ID_82599_RNDC:
Emil Tantilovf8a06c22012-08-16 08:13:07 +00007928 case IXGBE_SUBDEV_ID_82599_ECNA_DP:
Jacob Keller979fe5f2013-04-03 04:41:37 +00007929 case IXGBE_SUBDEV_ID_82599_LOM_SFP:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007930 is_wol_supported = 1;
7931 break;
7932 }
7933 break;
Don Skidmore5daebbb2013-04-05 05:49:34 +00007934 case IXGBE_DEV_ID_82599EN_SFP:
7935 /* Only this subdevice supports WOL */
7936 switch (subdevice_id) {
7937 case IXGBE_SUBDEV_ID_82599EN_SFP_OCP1:
7938 is_wol_supported = 1;
7939 break;
7940 }
7941 break;
Jacob Keller8e2813f2012-04-21 06:05:40 +00007942 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
7943 /* All except this subdevice support WOL */
7944 if (subdevice_id != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
7945 is_wol_supported = 1;
7946 break;
7947 case IXGBE_DEV_ID_82599_KX4:
7948 is_wol_supported = 1;
7949 break;
7950 case IXGBE_DEV_ID_X540T:
joshua.a.hay@intel.comdf376f02012-09-21 00:08:21 +00007951 case IXGBE_DEV_ID_X540T1:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007952 /* check eeprom to see if enabled wol */
7953 if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
7954 ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
7955 (hw->bus.func == 0))) {
7956 is_wol_supported = 1;
7957 }
7958 break;
7959 }
7960
7961 return is_wol_supported;
7962}
7963
7964/**
Auke Kok9a799d72007-09-15 14:07:45 -07007965 * ixgbe_probe - Device Initialization Routine
7966 * @pdev: PCI device information struct
7967 * @ent: entry in ixgbe_pci_tbl
7968 *
7969 * Returns 0 on success, negative on failure
7970 *
7971 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
7972 * The OS initialization, configuring of the adapter private structure,
7973 * and a hardware reset occur.
7974 **/
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00007975static int ixgbe_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07007976{
7977 struct net_device *netdev;
7978 struct ixgbe_adapter *adapter = NULL;
7979 struct ixgbe_hw *hw;
7980 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Jacob Kellere027d1a2013-07-31 06:53:31 +00007981 int i, err, pci_using_dac, expected_gts;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007982 unsigned int indices = MAX_TX_QUEUES;
Don Skidmore289700db2010-12-03 03:32:58 +00007983 u8 part_str[IXGBE_PBANUM_LENGTH];
Yi Zoueacd73f2009-05-13 13:11:06 +00007984#ifdef IXGBE_FCOE
7985 u16 device_caps;
7986#endif
Don Skidmore289700db2010-12-03 03:32:58 +00007987 u32 eec;
Auke Kok9a799d72007-09-15 14:07:45 -07007988
Andy Gospodarekbded64a2010-07-21 06:40:31 +00007989 /* Catch broken hardware that put the wrong VF device ID in
7990 * the PCIe SR-IOV capability.
7991 */
7992 if (pdev->is_virtfn) {
7993 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
7994 pci_name(pdev), pdev->vendor, pdev->device);
7995 return -EINVAL;
7996 }
7997
gouji-new9ce77662009-05-06 10:44:45 +00007998 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007999 if (err)
8000 return err;
8001
Russell Kingf5f2eda2013-06-10 12:47:42 +01008002 if (!dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07008003 pci_using_dac = 1;
8004 } else {
Russell Kingf5f2eda2013-06-10 12:47:42 +01008005 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07008006 if (err) {
Russell Kingf5f2eda2013-06-10 12:47:42 +01008007 dev_err(&pdev->dev,
8008 "No usable DMA configuration, aborting\n");
8009 goto err_dma;
Auke Kok9a799d72007-09-15 14:07:45 -07008010 }
8011 pci_using_dac = 0;
8012 }
8013
gouji-new9ce77662009-05-06 10:44:45 +00008014 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00008015 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07008016 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00008017 dev_err(&pdev->dev,
8018 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07008019 goto err_pci_reg;
8020 }
8021
Frans Pop19d5afd2009-10-02 10:04:12 -07008022 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008023
Auke Kok9a799d72007-09-15 14:07:45 -07008024 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07008025 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008026
Alexander Duyckd3cb9862013-01-16 01:35:35 +00008027 if (ii->mac == ixgbe_mac_82598EB) {
John Fastabende901acd2011-04-26 07:26:08 +00008028#ifdef CONFIG_IXGBE_DCB
Alexander Duyckd3cb9862013-01-16 01:35:35 +00008029 /* 8 TC w/ 4 queues per TC */
8030 indices = 4 * MAX_TRAFFIC_CLASS;
8031#else
8032 indices = IXGBE_MAX_RSS_INDICES;
John Fastabende901acd2011-04-26 07:26:08 +00008033#endif
Alexander Duyckd3cb9862013-01-16 01:35:35 +00008034 }
John Fastabende901acd2011-04-26 07:26:08 +00008035
John Fastabendc85a2612010-02-25 23:15:21 +00008036 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07008037 if (!netdev) {
8038 err = -ENOMEM;
8039 goto err_alloc_etherdev;
8040 }
8041
Auke Kok9a799d72007-09-15 14:07:45 -07008042 SET_NETDEV_DEV(netdev, &pdev->dev);
8043
Auke Kok9a799d72007-09-15 14:07:45 -07008044 adapter = netdev_priv(netdev);
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008045 pci_set_drvdata(pdev, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008046
8047 adapter->netdev = netdev;
8048 adapter->pdev = pdev;
8049 hw = &adapter->hw;
8050 hw->back = adapter;
stephen hemmingerb3f4d592012-03-13 06:04:20 +00008051 adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
Auke Kok9a799d72007-09-15 14:07:45 -07008052
Jeff Kirsher05857982008-09-11 19:57:00 -07008053 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
Joe Perchese8e9f692010-09-07 21:34:53 +00008054 pci_resource_len(pdev, 0));
Mark Rustad2a1a0912014-01-14 18:53:15 -08008055 adapter->io_addr = hw->hw_addr;
Auke Kok9a799d72007-09-15 14:07:45 -07008056 if (!hw->hw_addr) {
8057 err = -EIO;
8058 goto err_ioremap;
8059 }
8060
Stephen Hemminger0edc3522008-11-19 22:24:29 -08008061 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07008062 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008063 netdev->watchdog_timeo = 5 * HZ;
Mark Rustad339de302014-06-06 01:57:06 +00008064 strlcpy(netdev->name, pci_name(pdev), sizeof(netdev->name));
Auke Kok9a799d72007-09-15 14:07:45 -07008065
Auke Kok9a799d72007-09-15 14:07:45 -07008066 /* Setup hw api */
8067 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08008068 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07008069
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07008070 /* EEPROM */
8071 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
8072 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
Mark Rustad58cf6632014-03-12 00:38:40 +00008073 if (ixgbe_removed(hw->hw_addr)) {
8074 err = -EIO;
8075 goto err_ioremap;
8076 }
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07008077 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
8078 if (!(eec & (1 << 8)))
8079 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
8080
8081 /* PHY */
8082 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08008083 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00008084 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
8085 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
8086 hw->phy.mdio.mmds = 0;
8087 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
8088 hw->phy.mdio.dev = netdev;
8089 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
8090 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08008091
Don Skidmore8ca783a2009-05-26 20:40:47 -07008092 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07008093
8094 /* setup the private structure */
8095 err = ixgbe_sw_init(adapter);
8096 if (err)
8097 goto err_sw_init;
8098
Don Skidmoree86bff02010-02-11 04:14:08 +00008099 /* Make it possible the adapter to be woken up via WOL */
Don Skidmoreb93a2222010-11-16 19:27:17 -08008100 switch (adapter->hw.mac.type) {
8101 case ixgbe_mac_82599EB:
8102 case ixgbe_mac_X540:
Don Skidmoree86bff02010-02-11 04:14:08 +00008103 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Don Skidmoreb93a2222010-11-16 19:27:17 -08008104 break;
8105 default:
8106 break;
8107 }
Don Skidmoree86bff02010-02-11 04:14:08 +00008108
Don Skidmorebf069c92009-05-07 10:39:54 +00008109 /*
8110 * If there is a fan on this device and it has failed log the
8111 * failure.
8112 */
8113 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
8114 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
8115 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00008116 e_crit(probe, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00008117 }
8118
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +00008119 if (allow_unsupported_sfp)
8120 hw->allow_unsupported_sfp = allow_unsupported_sfp;
8121
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07008122 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07008123 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07008124 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07008125 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07008126 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
8127 hw->mac.type == ixgbe_mac_82598EB) {
Don Skidmore8ca783a2009-05-26 20:40:47 -07008128 err = 0;
8129 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Don Skidmore1b1bf312013-07-31 05:27:04 +00008130 e_dev_err("failed to load because an unsupported SFP+ or QSFP module type was detected.\n");
8131 e_dev_err("Reload the driver after installing a supported module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00008132 goto err_sw_init;
8133 } else if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00008134 e_dev_err("HW Init failed: %d\n", err);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07008135 goto err_sw_init;
8136 }
8137
Alexander Duyck99d74482012-05-09 08:09:25 +00008138#ifdef CONFIG_PCI_IOV
Greg Rose60a1a682012-12-11 08:26:33 +00008139 /* SR-IOV not supported on the 82598 */
8140 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
8141 goto skip_sriov;
8142 /* Mailbox */
8143 ixgbe_init_mbx_params_pf(hw);
8144 memcpy(&hw->mbx.ops, ii->mbx_ops, sizeof(hw->mbx.ops));
ethan.zhaodcc23e32014-01-16 19:41:04 -08008145 pci_sriov_set_totalvfs(pdev, IXGBE_MAX_VFS_DRV_LIMIT);
ethan.zhao31ac9102014-01-16 19:41:05 -08008146 ixgbe_enable_sriov(adapter);
Greg Rose60a1a682012-12-11 08:26:33 +00008147skip_sriov:
Greg Rose1cdd1ec2010-01-09 02:26:46 +00008148
Alexander Duyck99d74482012-05-09 08:09:25 +00008149#endif
Emil Tantilov396e7992010-07-01 20:05:12 +00008150 netdev->features = NETIF_F_SG |
Joe Perchese8e9f692010-09-07 21:34:53 +00008151 NETIF_F_IP_CSUM |
Don Skidmore082757a2011-07-21 05:55:00 +00008152 NETIF_F_IPV6_CSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00008153 NETIF_F_HW_VLAN_CTAG_TX |
8154 NETIF_F_HW_VLAN_CTAG_RX |
8155 NETIF_F_HW_VLAN_CTAG_FILTER |
Don Skidmore082757a2011-07-21 05:55:00 +00008156 NETIF_F_TSO |
8157 NETIF_F_TSO6 |
Don Skidmore082757a2011-07-21 05:55:00 +00008158 NETIF_F_RXHASH |
John Fastabend8bf12642013-11-12 12:13:29 +00008159 NETIF_F_RXCSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07008160
John Fastabend8bf12642013-11-12 12:13:29 +00008161 netdev->hw_features = netdev->features | NETIF_F_HW_L2FW_DOFFLOAD;
Jeff Kirsherad31c402008-06-05 04:05:30 -07008162
Don Skidmore58be7662011-04-12 09:42:11 +00008163 switch (adapter->hw.mac.type) {
8164 case ixgbe_mac_82599EB:
8165 case ixgbe_mac_X540:
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00008166 netdev->features |= NETIF_F_SCTP_CSUM;
Don Skidmore082757a2011-07-21 05:55:00 +00008167 netdev->hw_features |= NETIF_F_SCTP_CSUM |
8168 NETIF_F_NTUPLE;
Don Skidmore58be7662011-04-12 09:42:11 +00008169 break;
8170 default:
8171 break;
8172 }
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00008173
Ben Greear3f2d1c02012-03-08 08:28:41 +00008174 netdev->hw_features |= NETIF_F_RXALL;
8175
Jeff Kirsherad31c402008-06-05 04:05:30 -07008176 netdev->vlan_features |= NETIF_F_TSO;
8177 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07008178 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00008179 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07008180 netdev->vlan_features |= NETIF_F_SG;
8181
Jiri Pirko01789342011-08-16 06:29:00 +00008182 netdev->priv_flags |= IFF_UNICAST_FLT;
Ben Greearf43f3132012-03-06 09:42:04 +00008183 netdev->priv_flags |= IFF_SUPP_NOFCS;
Jiri Pirko01789342011-08-16 06:29:00 +00008184
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08008185#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08008186 netdev->dcbnl_ops = &dcbnl_ops;
8187#endif
8188
Yi Zoueacd73f2009-05-13 13:11:06 +00008189#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00008190 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Alexander Duyckd3cb9862013-01-16 01:35:35 +00008191 unsigned int fcoe_l;
8192
Yi Zoueacd73f2009-05-13 13:11:06 +00008193 if (hw->mac.ops.get_device_caps) {
8194 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00008195 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
8196 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00008197 }
Alexander Duyck7c8ae652012-05-05 05:32:47 +00008198
Alexander Duyckd3cb9862013-01-16 01:35:35 +00008199
8200 fcoe_l = min_t(int, IXGBE_FCRETA_SIZE, num_online_cpus());
8201 adapter->ring_feature[RING_F_FCOE].limit = fcoe_l;
Alexander Duyck7c8ae652012-05-05 05:32:47 +00008202
Alexander Duycka58915c2012-05-25 06:38:18 +00008203 netdev->features |= NETIF_F_FSO |
8204 NETIF_F_FCOE_CRC;
8205
Alexander Duyck7c8ae652012-05-05 05:32:47 +00008206 netdev->vlan_features |= NETIF_F_FSO |
8207 NETIF_F_FCOE_CRC |
8208 NETIF_F_FCOE_MTU;
Yi Zou5e09d7f2010-07-19 13:59:52 +00008209 }
Yi Zoueacd73f2009-05-13 13:11:06 +00008210#endif /* IXGBE_FCOE */
Yi Zou7b872a52010-09-22 17:57:58 +00008211 if (pci_using_dac) {
Auke Kok9a799d72007-09-15 14:07:45 -07008212 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00008213 netdev->vlan_features |= NETIF_F_HIGHDMA;
8214 }
Auke Kok9a799d72007-09-15 14:07:45 -07008215
Don Skidmore082757a2011-07-21 05:55:00 +00008216 if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
8217 netdev->hw_features |= NETIF_F_LRO;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00008218 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00008219 netdev->features |= NETIF_F_LRO;
8220
Auke Kok9a799d72007-09-15 14:07:45 -07008221 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07008222 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Emil Tantilov849c4542010-06-03 16:53:41 +00008223 e_dev_err("The EEPROM Checksum Is Not Valid\n");
Auke Kok9a799d72007-09-15 14:07:45 -07008224 err = -EIO;
Alexander Duyck35937c02012-02-08 07:51:37 +00008225 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07008226 }
8227
8228 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
Auke Kok9a799d72007-09-15 14:07:45 -07008229
Jiri Pirkoaaeb6cd2013-01-08 01:38:26 +00008230 if (!is_valid_ether_addr(netdev->dev_addr)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00008231 e_dev_err("invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07008232 err = -EIO;
Alexander Duyck35937c02012-02-08 07:51:37 +00008233 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07008234 }
8235
Jacob Keller5d7daa32014-03-29 06:51:25 +00008236 ixgbe_mac_set_default_filter(adapter, hw->mac.perm_addr);
8237
Alexander Duyck70864002011-04-27 09:13:56 +00008238 setup_timer(&adapter->service_timer, &ixgbe_service_timer,
Alexander Duyck581330b2012-02-08 07:51:47 +00008239 (unsigned long) adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008240
Mark Rustad58cf6632014-03-12 00:38:40 +00008241 if (ixgbe_removed(hw->hw_addr)) {
8242 err = -EIO;
8243 goto err_sw_init;
8244 }
Alexander Duyck70864002011-04-27 09:13:56 +00008245 INIT_WORK(&adapter->service_task, ixgbe_service_task);
Mark Rustad58cf6632014-03-12 00:38:40 +00008246 set_bit(__IXGBE_SERVICE_INITED, &adapter->state);
Alexander Duyck70864002011-04-27 09:13:56 +00008247 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07008248
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08008249 err = ixgbe_init_interrupt_scheme(adapter);
8250 if (err)
8251 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07008252
Jacob Keller8e2813f2012-04-21 06:05:40 +00008253 /* WOL not supported for all devices */
Emil Tantilovc23f5b62011-08-16 07:34:18 +00008254 adapter->wol = 0;
Jacob Keller8e2813f2012-04-21 06:05:40 +00008255 hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
Jacob Keller6b92b0b2013-04-13 05:40:37 +00008256 hw->wol_enabled = ixgbe_wol_supported(adapter, pdev->device,
Don Skidmoreb8f83632013-02-28 08:08:44 +00008257 pdev->subsystem_device);
Jacob Keller6b92b0b2013-04-13 05:40:37 +00008258 if (hw->wol_enabled)
Andy Gospodarek9417c462011-07-16 07:31:33 +00008259 adapter->wol = IXGBE_WUFC_MAG;
Emil Tantilovc23f5b62011-08-16 07:34:18 +00008260
PJ Waskiewicze8e26352009-02-27 15:45:05 +00008261 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
8262
Emil Tantilov15e52092011-09-29 05:01:29 +00008263 /* save off EEPROM version number */
8264 hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
8265 hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);
8266
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00008267 /* pick up the PCI bus settings for reporting later */
8268 hw->mac.ops.get_bus_info(hw);
Jacob Kellere027d1a2013-07-31 06:53:31 +00008269 if (ixgbe_pcie_from_parent(hw))
Jacob Kellerb8e82002013-04-09 07:20:09 +00008270 ixgbe_get_parent_bus_info(adapter);
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00008271
Jacob Kellere027d1a2013-07-31 06:53:31 +00008272 /* calculate the expected PCIe bandwidth required for optimal
8273 * performance. Note that some older parts will never have enough
8274 * bandwidth due to being older generation PCIe parts. We clamp these
8275 * parts to ensure no warning is displayed if it can't be fixed.
8276 */
8277 switch (hw->mac.type) {
8278 case ixgbe_mac_82598EB:
8279 expected_gts = min(ixgbe_enumerate_functions(adapter) * 10, 16);
8280 break;
8281 default:
8282 expected_gts = ixgbe_enumerate_functions(adapter) * 10;
8283 break;
Auke Kok0c254d82008-02-11 09:25:56 -08008284 }
Jacob Kellercaafb952014-07-19 07:17:17 +00008285
8286 /* don't check link if we failed to enumerate functions */
8287 if (expected_gts > 0)
8288 ixgbe_check_minimum_link(adapter, expected_gts);
Auke Kok0c254d82008-02-11 09:25:56 -08008289
Mark Rustad339de302014-06-06 01:57:06 +00008290 err = ixgbe_read_pba_string_generic(hw, part_str, sizeof(part_str));
Jacob Keller6a2aae52013-10-18 05:09:24 +00008291 if (err)
Mark Rustad339de302014-06-06 01:57:06 +00008292 strlcpy(part_str, "Unknown", sizeof(part_str));
Jacob Keller6a2aae52013-10-18 05:09:24 +00008293 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
8294 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
8295 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
Jacob Kellere7cf7452014-04-09 06:03:10 +00008296 part_str);
Jacob Keller6a2aae52013-10-18 05:09:24 +00008297 else
8298 e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
8299 hw->mac.type, hw->phy.type, part_str);
8300
8301 e_dev_info("%pM\n", netdev->dev_addr);
8302
Auke Kok9a799d72007-09-15 14:07:45 -07008303 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00008304 err = hw->mac.ops.start_hw(hw);
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00008305 if (err == IXGBE_ERR_EEPROM_VERSION) {
8306 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00008307 e_dev_warn("This device is a pre-production adapter/LOM. "
8308 "Please be aware there may be issues associated "
8309 "with your hardware. If you are experiencing "
8310 "problems please contact your Intel or hardware "
8311 "representative who provided you with this "
8312 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00008313 }
Auke Kok9a799d72007-09-15 14:07:45 -07008314 strcpy(netdev->name, "eth%d");
8315 err = register_netdev(netdev);
8316 if (err)
8317 goto err_register;
8318
Emil Tantilovec74a472012-09-20 03:33:56 +00008319 /* power down the optics for 82599 SFP+ fiber */
8320 if (hw->mac.ops.disable_tx_laser)
Emil Tantilov93d3ce82011-10-19 07:59:55 +00008321 hw->mac.ops.disable_tx_laser(hw);
8322
Jesse Brandeburg54386462009-04-17 20:44:27 +00008323 /* carrier off reporting is important to ethtool even BEFORE open */
8324 netif_carrier_off(netdev);
8325
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008326#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03008327 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008328 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008329 ixgbe_setup_dca(adapter);
8330 }
8331#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00008332 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00008333 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00008334 for (i = 0; i < adapter->num_vfs; i++)
8335 ixgbe_vf_configuration(pdev, (i | 0x10000000));
8336 }
8337
Jacob Keller2466dd92011-09-08 03:50:54 +00008338 /* firmware requires driver version to be 0xFFFFFFFF
8339 * since os does not support feature
8340 */
Emil Tantilov9612de92011-05-07 07:40:20 +00008341 if (hw->mac.ops.set_fw_drv_ver)
Jacob Keller2466dd92011-09-08 03:50:54 +00008342 hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF,
8343 0xFF);
Emil Tantilov9612de92011-05-07 07:40:20 +00008344
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00008345 /* add san mac addr to netdev */
8346 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008347
Neerav Parikhea818752012-01-04 20:23:40 +00008348 e_dev_info("%s\n", ixgbe_default_device_descr);
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008349
Don Skidmore12109822012-05-04 06:07:08 +00008350#ifdef CONFIG_IXGBE_HWMON
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008351 if (ixgbe_sysfs_init(adapter))
8352 e_err(probe, "failed to allocate sysfs resources\n");
Don Skidmore12109822012-05-04 06:07:08 +00008353#endif /* CONFIG_IXGBE_HWMON */
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008354
Catherine Sullivan00949162012-08-10 01:59:10 +00008355 ixgbe_dbg_adapter_init(adapter);
Catherine Sullivan00949162012-08-10 01:59:10 +00008356
Emil Tantilovd1a35ee2014-05-13 08:24:00 +00008357 /* setup link for SFP devices with MNG FW, else wait for IXGBE_UP */
8358 if (ixgbe_mng_enabled(hw) && ixgbe_is_sfp(hw) && hw->mac.ops.setup_link)
Don Skidmore0b2679d2013-02-21 03:00:04 +00008359 hw->mac.ops.setup_link(hw,
8360 IXGBE_LINK_SPEED_10GB_FULL | IXGBE_LINK_SPEED_1GB_FULL,
8361 true);
8362
Auke Kok9a799d72007-09-15 14:07:45 -07008363 return 0;
8364
8365err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08008366 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00008367 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008368err_sw_init:
Alexander Duyck99d74482012-05-09 08:09:25 +00008369 ixgbe_disable_sriov(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00008370 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
Mark Rustad2a1a0912014-01-14 18:53:15 -08008371 iounmap(adapter->io_addr);
Jacob Keller5d7daa32014-03-29 06:51:25 +00008372 kfree(adapter->mac_table);
Auke Kok9a799d72007-09-15 14:07:45 -07008373err_ioremap:
8374 free_netdev(netdev);
8375err_alloc_etherdev:
Joe Perchese8e9f692010-09-07 21:34:53 +00008376 pci_release_selected_regions(pdev,
8377 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07008378err_pci_reg:
8379err_dma:
Mark Rustad508a8c92014-06-06 01:57:00 +00008380 if (!adapter || !test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
Mark Rustad41c62842014-03-12 00:38:35 +00008381 pci_disable_device(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008382 return err;
8383}
8384
8385/**
8386 * ixgbe_remove - Device Removal Routine
8387 * @pdev: PCI device information struct
8388 *
8389 * ixgbe_remove is called by the PCI subsystem to alert the driver
8390 * that it should release a PCI device. The could be caused by a
8391 * Hot-Plug event, or because the driver is going to be removed from
8392 * memory.
8393 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05008394static void ixgbe_remove(struct pci_dev *pdev)
Auke Kok9a799d72007-09-15 14:07:45 -07008395{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008396 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8397 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07008398
Catherine Sullivan00949162012-08-10 01:59:10 +00008399 ixgbe_dbg_adapter_exit(adapter);
Catherine Sullivan00949162012-08-10 01:59:10 +00008400
Mark Rustad09f40ae2014-01-14 18:53:11 -08008401 set_bit(__IXGBE_REMOVING, &adapter->state);
Alexander Duyck70864002011-04-27 09:13:56 +00008402 cancel_work_sync(&adapter->service_task);
Auke Kok9a799d72007-09-15 14:07:45 -07008403
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00008404
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008405#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008406 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
8407 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
8408 dca_remove_requester(&pdev->dev);
8409 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
8410 }
8411
8412#endif
Don Skidmore12109822012-05-04 06:07:08 +00008413#ifdef CONFIG_IXGBE_HWMON
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008414 ixgbe_sysfs_exit(adapter);
Don Skidmore12109822012-05-04 06:07:08 +00008415#endif /* CONFIG_IXGBE_HWMON */
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008416
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00008417 /* remove the added san mac */
8418 ixgbe_del_sanmac_netdev(netdev);
8419
Donald Skidmorec4900be2008-11-20 21:11:42 -08008420 if (netdev->reg_state == NETREG_REGISTERED)
8421 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008422
Greg Roseda36b642012-12-11 08:26:43 +00008423#ifdef CONFIG_PCI_IOV
8424 /*
8425 * Only disable SR-IOV on unload if the user specified the now
8426 * deprecated max_vfs module parameter.
8427 */
8428 if (max_vfs)
8429 ixgbe_disable_sriov(adapter);
8430#endif
Alexander Duyck7a921c92009-05-06 10:43:28 +00008431 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08008432
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08008433 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008434
Alexander Duyck2b1588c2012-03-17 02:39:16 +00008435#ifdef CONFIG_DCB
8436 kfree(adapter->ixgbe_ieee_pfc);
8437 kfree(adapter->ixgbe_ieee_ets);
8438
8439#endif
Mark Rustad2a1a0912014-01-14 18:53:15 -08008440 iounmap(adapter->io_addr);
gouji-new9ce77662009-05-06 10:44:45 +00008441 pci_release_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00008442 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07008443
Emil Tantilov849c4542010-06-03 16:53:41 +00008444 e_dev_info("complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08008445
Jacob Keller5d7daa32014-03-29 06:51:25 +00008446 kfree(adapter->mac_table);
Auke Kok9a799d72007-09-15 14:07:45 -07008447 free_netdev(netdev);
8448
Frans Pop19d5afd2009-10-02 10:04:12 -07008449 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008450
Mark Rustad41c62842014-03-12 00:38:35 +00008451 if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
8452 pci_disable_device(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008453}
8454
8455/**
8456 * ixgbe_io_error_detected - called when PCI error is detected
8457 * @pdev: Pointer to PCI device
8458 * @state: The current pci connection state
8459 *
8460 * This function is called after a PCI bus error affecting
8461 * this device has been detected.
8462 */
8463static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00008464 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07008465{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008466 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8467 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07008468
Greg Rose83c61fa2011-09-07 05:59:35 +00008469#ifdef CONFIG_PCI_IOV
Mark Rustad14438462014-02-28 15:48:57 -08008470 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose83c61fa2011-09-07 05:59:35 +00008471 struct pci_dev *bdev, *vfdev;
8472 u32 dw0, dw1, dw2, dw3;
8473 int vf, pos;
8474 u16 req_id, pf_func;
8475
8476 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
8477 adapter->num_vfs == 0)
8478 goto skip_bad_vf_detection;
8479
8480 bdev = pdev->bus->self;
Yijing Wang62f87c02012-07-24 17:20:03 +08008481 while (bdev && (pci_pcie_type(bdev) != PCI_EXP_TYPE_ROOT_PORT))
Greg Rose83c61fa2011-09-07 05:59:35 +00008482 bdev = bdev->bus->self;
8483
8484 if (!bdev)
8485 goto skip_bad_vf_detection;
8486
8487 pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
8488 if (!pos)
8489 goto skip_bad_vf_detection;
8490
Mark Rustad14438462014-02-28 15:48:57 -08008491 dw0 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG);
8492 dw1 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 4);
8493 dw2 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 8);
8494 dw3 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 12);
8495 if (ixgbe_removed(hw->hw_addr))
8496 goto skip_bad_vf_detection;
Greg Rose83c61fa2011-09-07 05:59:35 +00008497
8498 req_id = dw1 >> 16;
8499 /* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
8500 if (!(req_id & 0x0080))
8501 goto skip_bad_vf_detection;
8502
8503 pf_func = req_id & 0x01;
8504 if ((pf_func & 1) == (pdev->devfn & 1)) {
8505 unsigned int device_id;
8506
8507 vf = (req_id & 0x7F) >> 1;
8508 e_dev_err("VF %d has caused a PCIe error\n", vf);
8509 e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
8510 "%8.8x\tdw3: %8.8x\n",
8511 dw0, dw1, dw2, dw3);
8512 switch (adapter->hw.mac.type) {
8513 case ixgbe_mac_82599EB:
8514 device_id = IXGBE_82599_VF_DEVICE_ID;
8515 break;
8516 case ixgbe_mac_X540:
8517 device_id = IXGBE_X540_VF_DEVICE_ID;
8518 break;
8519 default:
8520 device_id = 0;
8521 break;
8522 }
8523
8524 /* Find the pci device of the offending VF */
Jon Mason36e90312012-07-19 21:02:09 +00008525 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, device_id, NULL);
Greg Rose83c61fa2011-09-07 05:59:35 +00008526 while (vfdev) {
8527 if (vfdev->devfn == (req_id & 0xFF))
8528 break;
Jon Mason36e90312012-07-19 21:02:09 +00008529 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL,
Greg Rose83c61fa2011-09-07 05:59:35 +00008530 device_id, vfdev);
8531 }
8532 /*
8533 * There's a slim chance the VF could have been hot plugged,
8534 * so if it is no longer present we don't need to issue the
8535 * VFLR. Just clean up the AER in that case.
8536 */
8537 if (vfdev) {
8538 e_dev_err("Issuing VFLR to VF %d\n", vf);
8539 pci_write_config_dword(vfdev, 0xA8, 0x00008000);
Greg Roseb4fafbe2012-12-13 01:14:06 +00008540 /* Free device reference count */
8541 pci_dev_put(vfdev);
Greg Rose83c61fa2011-09-07 05:59:35 +00008542 }
8543
8544 pci_cleanup_aer_uncorrect_error_status(pdev);
8545 }
8546
8547 /*
8548 * Even though the error may have occurred on the other port
8549 * we still need to increment the vf error reference count for
8550 * both ports because the I/O resume function will be called
8551 * for both of them.
8552 */
8553 adapter->vferr_refcount++;
8554
8555 return PCI_ERS_RESULT_RECOVERED;
8556
8557skip_bad_vf_detection:
8558#endif /* CONFIG_PCI_IOV */
Mark Rustad58cf6632014-03-12 00:38:40 +00008559 if (!test_bit(__IXGBE_SERVICE_INITED, &adapter->state))
8560 return PCI_ERS_RESULT_DISCONNECT;
8561
Mark Rustad41c62842014-03-12 00:38:35 +00008562 rtnl_lock();
Auke Kok9a799d72007-09-15 14:07:45 -07008563 netif_device_detach(netdev);
8564
Mark Rustad41c62842014-03-12 00:38:35 +00008565 if (state == pci_channel_io_perm_failure) {
8566 rtnl_unlock();
Breno Leitao3044b8d2009-05-06 10:44:26 +00008567 return PCI_ERS_RESULT_DISCONNECT;
Mark Rustad41c62842014-03-12 00:38:35 +00008568 }
Breno Leitao3044b8d2009-05-06 10:44:26 +00008569
Auke Kok9a799d72007-09-15 14:07:45 -07008570 if (netif_running(netdev))
8571 ixgbe_down(adapter);
Mark Rustad41c62842014-03-12 00:38:35 +00008572
8573 if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
8574 pci_disable_device(pdev);
8575 rtnl_unlock();
Auke Kok9a799d72007-09-15 14:07:45 -07008576
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07008577 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07008578 return PCI_ERS_RESULT_NEED_RESET;
8579}
8580
8581/**
8582 * ixgbe_io_slot_reset - called after the pci bus has been reset.
8583 * @pdev: Pointer to PCI device
8584 *
8585 * Restart the card from scratch, as if from a cold-boot.
8586 */
8587static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
8588{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008589 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008590 pci_ers_result_t result;
8591 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07008592
gouji-new9ce77662009-05-06 10:44:45 +00008593 if (pci_enable_device_mem(pdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00008594 e_err(probe, "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008595 result = PCI_ERS_RESULT_DISCONNECT;
8596 } else {
Peter Zijlstra4e857c52014-03-17 18:06:10 +01008597 smp_mb__before_atomic();
Mark Rustad41c62842014-03-12 00:38:35 +00008598 clear_bit(__IXGBE_DISABLED, &adapter->state);
Mark Rustad0391bbe2014-02-28 15:48:55 -08008599 adapter->hw.hw_addr = adapter->io_addr;
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008600 pci_set_master(pdev);
8601 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00008602 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008603
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07008604 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008605
8606 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00008607 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008608 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07008609 }
Auke Kok9a799d72007-09-15 14:07:45 -07008610
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008611 err = pci_cleanup_aer_uncorrect_error_status(pdev);
8612 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00008613 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
8614 "failed 0x%0x\n", err);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008615 /* non-fatal, continue */
8616 }
Auke Kok9a799d72007-09-15 14:07:45 -07008617
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008618 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07008619}
8620
8621/**
8622 * ixgbe_io_resume - called when traffic can start flowing again.
8623 * @pdev: Pointer to PCI device
8624 *
8625 * This callback is called when the error recovery driver tells us that
8626 * its OK to resume normal operation.
8627 */
8628static void ixgbe_io_resume(struct pci_dev *pdev)
8629{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008630 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8631 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07008632
Greg Rose83c61fa2011-09-07 05:59:35 +00008633#ifdef CONFIG_PCI_IOV
8634 if (adapter->vferr_refcount) {
8635 e_info(drv, "Resuming after VF err\n");
8636 adapter->vferr_refcount--;
8637 return;
8638 }
8639
8640#endif
Alexander Duyckc7ccde02011-07-21 00:40:40 +00008641 if (netif_running(netdev))
8642 ixgbe_up(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008643
8644 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008645}
8646
Stephen Hemminger3646f0e2012-09-07 09:33:15 -07008647static const struct pci_error_handlers ixgbe_err_handler = {
Auke Kok9a799d72007-09-15 14:07:45 -07008648 .error_detected = ixgbe_io_error_detected,
8649 .slot_reset = ixgbe_io_slot_reset,
8650 .resume = ixgbe_io_resume,
8651};
8652
8653static struct pci_driver ixgbe_driver = {
8654 .name = ixgbe_driver_name,
8655 .id_table = ixgbe_pci_tbl,
8656 .probe = ixgbe_probe,
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05008657 .remove = ixgbe_remove,
Auke Kok9a799d72007-09-15 14:07:45 -07008658#ifdef CONFIG_PM
8659 .suspend = ixgbe_suspend,
8660 .resume = ixgbe_resume,
8661#endif
8662 .shutdown = ixgbe_shutdown,
Greg Roseda36b642012-12-11 08:26:43 +00008663 .sriov_configure = ixgbe_pci_sriov_configure,
Auke Kok9a799d72007-09-15 14:07:45 -07008664 .err_handler = &ixgbe_err_handler
8665};
8666
8667/**
8668 * ixgbe_init_module - Driver Registration Routine
8669 *
8670 * ixgbe_init_module is the first routine called when the driver is
8671 * loaded. All it does is register with the PCI subsystem.
8672 **/
8673static int __init ixgbe_init_module(void)
8674{
8675 int ret;
Joe Perchesc7689572010-09-07 21:35:17 +00008676 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
Emil Tantilov849c4542010-06-03 16:53:41 +00008677 pr_info("%s\n", ixgbe_copyright);
Auke Kok9a799d72007-09-15 14:07:45 -07008678
Catherine Sullivan00949162012-08-10 01:59:10 +00008679 ixgbe_dbg_init();
Catherine Sullivan00949162012-08-10 01:59:10 +00008680
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008681 ret = pci_register_driver(&ixgbe_driver);
8682 if (ret) {
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008683 ixgbe_dbg_exit();
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008684 return ret;
8685 }
8686
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008687#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008688 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008689#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008690
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008691 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07008692}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07008693
Auke Kok9a799d72007-09-15 14:07:45 -07008694module_init(ixgbe_init_module);
8695
8696/**
8697 * ixgbe_exit_module - Driver Exit Cleanup Routine
8698 *
8699 * ixgbe_exit_module is called just before the driver is removed
8700 * from memory.
8701 **/
8702static void __exit ixgbe_exit_module(void)
8703{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008704#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008705 dca_unregister_notify(&dca_notifier);
8706#endif
Auke Kok9a799d72007-09-15 14:07:45 -07008707 pci_unregister_driver(&ixgbe_driver);
Catherine Sullivan00949162012-08-10 01:59:10 +00008708
Catherine Sullivan00949162012-08-10 01:59:10 +00008709 ixgbe_dbg_exit();
Catherine Sullivan00949162012-08-10 01:59:10 +00008710
Eric Dumazet1a515022010-11-16 19:26:42 -08008711 rcu_barrier(); /* Wait for completion of call_rcu()'s */
Auke Kok9a799d72007-09-15 14:07:45 -07008712}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008713
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008714#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008715static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +00008716 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008717{
8718 int ret_val;
8719
8720 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Joe Perchese8e9f692010-09-07 21:34:53 +00008721 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008722
8723 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
8724}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008725
Alexander Duyckb4533682009-03-31 21:32:42 +00008726#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov849c4542010-06-03 16:53:41 +00008727
Auke Kok9a799d72007-09-15 14:07:45 -07008728module_exit(ixgbe_exit_module);
8729
8730/* ixgbe_main.c */