blob: 3607837b1aaf44b746a2a16f7a180da3904dabcd [file] [log] [blame]
Eugeni Dodonov45244b82012-05-09 15:37:20 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
28#include "i915_drv.h"
29#include "intel_drv.h"
30
Jani Nikula10122052014-08-27 16:27:30 +030031struct ddi_buf_trans {
32 u32 trans1; /* balance leg enable, de-emph level */
33 u32 trans2; /* vref sel, vswing */
David Weinehallf8896f52015-06-25 11:11:03 +030034 u8 i_boost; /* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
Jani Nikula10122052014-08-27 16:27:30 +030035};
36
Ville Syrjälä97eeb872017-02-23 19:35:06 +020037static const u8 index_to_dp_signal_levels[] = {
38 [0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
39 [1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
40 [2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
41 [3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
42 [4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
43 [5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
44 [6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
45 [7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
46 [8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
47 [9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
48};
49
Eugeni Dodonov45244b82012-05-09 15:37:20 -030050/* HDMI/DVI modes ignore everything but the last 2 items. So we share
51 * them for both DP and FDI transports, allowing those ports to
52 * automatically adapt to HDMI connections as well
53 */
Jani Nikula10122052014-08-27 16:27:30 +030054static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030055 { 0x00FFFFFF, 0x0006000E, 0x0 },
56 { 0x00D75FFF, 0x0005000A, 0x0 },
57 { 0x00C30FFF, 0x00040006, 0x0 },
58 { 0x80AAAFFF, 0x000B0000, 0x0 },
59 { 0x00FFFFFF, 0x0005000A, 0x0 },
60 { 0x00D75FFF, 0x000C0004, 0x0 },
61 { 0x80C30FFF, 0x000B0000, 0x0 },
62 { 0x00FFFFFF, 0x00040006, 0x0 },
63 { 0x80D75FFF, 0x000B0000, 0x0 },
Eugeni Dodonov45244b82012-05-09 15:37:20 -030064};
65
Jani Nikula10122052014-08-27 16:27:30 +030066static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030067 { 0x00FFFFFF, 0x0007000E, 0x0 },
68 { 0x00D75FFF, 0x000F000A, 0x0 },
69 { 0x00C30FFF, 0x00060006, 0x0 },
70 { 0x00AAAFFF, 0x001E0000, 0x0 },
71 { 0x00FFFFFF, 0x000F000A, 0x0 },
72 { 0x00D75FFF, 0x00160004, 0x0 },
73 { 0x00C30FFF, 0x001E0000, 0x0 },
74 { 0x00FFFFFF, 0x00060006, 0x0 },
75 { 0x00D75FFF, 0x001E0000, 0x0 },
Paulo Zanoni6acab152013-09-12 17:06:24 -030076};
77
Jani Nikula10122052014-08-27 16:27:30 +030078static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
79 /* Idx NT mV d T mV d db */
David Weinehallf8896f52015-06-25 11:11:03 +030080 { 0x00FFFFFF, 0x0006000E, 0x0 },/* 0: 400 400 0 */
81 { 0x00E79FFF, 0x000E000C, 0x0 },/* 1: 400 500 2 */
82 { 0x00D75FFF, 0x0005000A, 0x0 },/* 2: 400 600 3.5 */
83 { 0x00FFFFFF, 0x0005000A, 0x0 },/* 3: 600 600 0 */
84 { 0x00E79FFF, 0x001D0007, 0x0 },/* 4: 600 750 2 */
85 { 0x00D75FFF, 0x000C0004, 0x0 },/* 5: 600 900 3.5 */
86 { 0x00FFFFFF, 0x00040006, 0x0 },/* 6: 800 800 0 */
87 { 0x80E79FFF, 0x00030002, 0x0 },/* 7: 800 1000 2 */
88 { 0x00FFFFFF, 0x00140005, 0x0 },/* 8: 850 850 0 */
89 { 0x00FFFFFF, 0x000C0004, 0x0 },/* 9: 900 900 0 */
90 { 0x00FFFFFF, 0x001C0003, 0x0 },/* 10: 950 950 0 */
91 { 0x80FFFFFF, 0x00030002, 0x0 },/* 11: 1000 1000 0 */
Eugeni Dodonov45244b82012-05-09 15:37:20 -030092};
93
Jani Nikula10122052014-08-27 16:27:30 +030094static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030095 { 0x00FFFFFF, 0x00000012, 0x0 },
96 { 0x00EBAFFF, 0x00020011, 0x0 },
97 { 0x00C71FFF, 0x0006000F, 0x0 },
98 { 0x00AAAFFF, 0x000E000A, 0x0 },
99 { 0x00FFFFFF, 0x00020011, 0x0 },
100 { 0x00DB6FFF, 0x0005000F, 0x0 },
101 { 0x00BEEFFF, 0x000A000C, 0x0 },
102 { 0x00FFFFFF, 0x0005000F, 0x0 },
103 { 0x00DB6FFF, 0x000A000C, 0x0 },
Paulo Zanoni300644c2013-11-02 21:07:42 -0700104};
105
Jani Nikula10122052014-08-27 16:27:30 +0300106static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300107 { 0x00FFFFFF, 0x0007000E, 0x0 },
108 { 0x00D75FFF, 0x000E000A, 0x0 },
109 { 0x00BEFFFF, 0x00140006, 0x0 },
110 { 0x80B2CFFF, 0x001B0002, 0x0 },
111 { 0x00FFFFFF, 0x000E000A, 0x0 },
112 { 0x00DB6FFF, 0x00160005, 0x0 },
113 { 0x80C71FFF, 0x001A0002, 0x0 },
114 { 0x00F7DFFF, 0x00180004, 0x0 },
115 { 0x80D75FFF, 0x001B0002, 0x0 },
Art Runyane58623c2013-11-02 21:07:41 -0700116};
117
Jani Nikula10122052014-08-27 16:27:30 +0300118static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300119 { 0x00FFFFFF, 0x0001000E, 0x0 },
120 { 0x00D75FFF, 0x0004000A, 0x0 },
121 { 0x00C30FFF, 0x00070006, 0x0 },
122 { 0x00AAAFFF, 0x000C0000, 0x0 },
123 { 0x00FFFFFF, 0x0004000A, 0x0 },
124 { 0x00D75FFF, 0x00090004, 0x0 },
125 { 0x00C30FFF, 0x000C0000, 0x0 },
126 { 0x00FFFFFF, 0x00070006, 0x0 },
127 { 0x00D75FFF, 0x000C0000, 0x0 },
Art Runyane58623c2013-11-02 21:07:41 -0700128};
129
Jani Nikula10122052014-08-27 16:27:30 +0300130static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
131 /* Idx NT mV d T mV df db */
David Weinehallf8896f52015-06-25 11:11:03 +0300132 { 0x00FFFFFF, 0x0007000E, 0x0 },/* 0: 400 400 0 */
133 { 0x00D75FFF, 0x000E000A, 0x0 },/* 1: 400 600 3.5 */
134 { 0x00BEFFFF, 0x00140006, 0x0 },/* 2: 400 800 6 */
135 { 0x00FFFFFF, 0x0009000D, 0x0 },/* 3: 450 450 0 */
136 { 0x00FFFFFF, 0x000E000A, 0x0 },/* 4: 600 600 0 */
137 { 0x00D7FFFF, 0x00140006, 0x0 },/* 5: 600 800 2.5 */
138 { 0x80CB2FFF, 0x001B0002, 0x0 },/* 6: 600 1000 4.5 */
139 { 0x00FFFFFF, 0x00140006, 0x0 },/* 7: 800 800 0 */
140 { 0x80E79FFF, 0x001B0002, 0x0 },/* 8: 800 1000 2 */
141 { 0x80FFFFFF, 0x001B0002, 0x0 },/* 9: 1000 1000 0 */
Damien Lespiaua26aa8b2014-08-01 11:07:55 +0100142};
143
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700144/* Skylake H and S */
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000145static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300146 { 0x00002016, 0x000000A0, 0x0 },
147 { 0x00005012, 0x0000009B, 0x0 },
148 { 0x00007011, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800149 { 0x80009010, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300150 { 0x00002016, 0x0000009B, 0x0 },
151 { 0x00005012, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800152 { 0x80007011, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300153 { 0x00002016, 0x000000DF, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800154 { 0x80005012, 0x000000C0, 0x1 },
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000155};
156
David Weinehallf8896f52015-06-25 11:11:03 +0300157/* Skylake U */
158static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700159 { 0x0000201B, 0x000000A2, 0x0 },
David Weinehallf8896f52015-06-25 11:11:03 +0300160 { 0x00005012, 0x00000088, 0x0 },
Ville Syrjälä5ac90562016-08-02 15:21:57 +0300161 { 0x80007011, 0x000000CD, 0x1 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800162 { 0x80009010, 0x000000C0, 0x1 },
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700163 { 0x0000201B, 0x0000009D, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800164 { 0x80005012, 0x000000C0, 0x1 },
165 { 0x80007011, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300166 { 0x00002016, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800167 { 0x80005012, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300168};
169
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700170/* Skylake Y */
171static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300172 { 0x00000018, 0x000000A2, 0x0 },
173 { 0x00005012, 0x00000088, 0x0 },
Ville Syrjälä5ac90562016-08-02 15:21:57 +0300174 { 0x80007011, 0x000000CD, 0x3 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800175 { 0x80009010, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300176 { 0x00000018, 0x0000009D, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800177 { 0x80005012, 0x000000C0, 0x3 },
178 { 0x80007011, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300179 { 0x00000018, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800180 { 0x80005012, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300181};
182
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700183/* Kabylake H and S */
184static const struct ddi_buf_trans kbl_ddi_translations_dp[] = {
185 { 0x00002016, 0x000000A0, 0x0 },
186 { 0x00005012, 0x0000009B, 0x0 },
187 { 0x00007011, 0x00000088, 0x0 },
188 { 0x80009010, 0x000000C0, 0x1 },
189 { 0x00002016, 0x0000009B, 0x0 },
190 { 0x00005012, 0x00000088, 0x0 },
191 { 0x80007011, 0x000000C0, 0x1 },
192 { 0x00002016, 0x00000097, 0x0 },
193 { 0x80005012, 0x000000C0, 0x1 },
194};
195
196/* Kabylake U */
197static const struct ddi_buf_trans kbl_u_ddi_translations_dp[] = {
198 { 0x0000201B, 0x000000A1, 0x0 },
199 { 0x00005012, 0x00000088, 0x0 },
200 { 0x80007011, 0x000000CD, 0x3 },
201 { 0x80009010, 0x000000C0, 0x3 },
202 { 0x0000201B, 0x0000009D, 0x0 },
203 { 0x80005012, 0x000000C0, 0x3 },
204 { 0x80007011, 0x000000C0, 0x3 },
205 { 0x00002016, 0x0000004F, 0x0 },
206 { 0x80005012, 0x000000C0, 0x3 },
207};
208
209/* Kabylake Y */
210static const struct ddi_buf_trans kbl_y_ddi_translations_dp[] = {
211 { 0x00001017, 0x000000A1, 0x0 },
212 { 0x00005012, 0x00000088, 0x0 },
213 { 0x80007011, 0x000000CD, 0x3 },
214 { 0x8000800F, 0x000000C0, 0x3 },
215 { 0x00001017, 0x0000009D, 0x0 },
216 { 0x80005012, 0x000000C0, 0x3 },
217 { 0x80007011, 0x000000C0, 0x3 },
218 { 0x00001017, 0x0000004C, 0x0 },
219 { 0x80005012, 0x000000C0, 0x3 },
220};
221
David Weinehallf8896f52015-06-25 11:11:03 +0300222/*
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700223 * Skylake/Kabylake H and S
David Weinehallf8896f52015-06-25 11:11:03 +0300224 * eDP 1.4 low vswing translation parameters
225 */
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530226static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300227 { 0x00000018, 0x000000A8, 0x0 },
228 { 0x00004013, 0x000000A9, 0x0 },
229 { 0x00007011, 0x000000A2, 0x0 },
230 { 0x00009010, 0x0000009C, 0x0 },
231 { 0x00000018, 0x000000A9, 0x0 },
232 { 0x00006013, 0x000000A2, 0x0 },
233 { 0x00007011, 0x000000A6, 0x0 },
234 { 0x00000018, 0x000000AB, 0x0 },
235 { 0x00007013, 0x0000009F, 0x0 },
236 { 0x00000018, 0x000000DF, 0x0 },
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530237};
238
David Weinehallf8896f52015-06-25 11:11:03 +0300239/*
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700240 * Skylake/Kabylake U
David Weinehallf8896f52015-06-25 11:11:03 +0300241 * eDP 1.4 low vswing translation parameters
242 */
243static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
244 { 0x00000018, 0x000000A8, 0x0 },
245 { 0x00004013, 0x000000A9, 0x0 },
246 { 0x00007011, 0x000000A2, 0x0 },
247 { 0x00009010, 0x0000009C, 0x0 },
248 { 0x00000018, 0x000000A9, 0x0 },
249 { 0x00006013, 0x000000A2, 0x0 },
250 { 0x00007011, 0x000000A6, 0x0 },
251 { 0x00002016, 0x000000AB, 0x0 },
252 { 0x00005013, 0x0000009F, 0x0 },
253 { 0x00000018, 0x000000DF, 0x0 },
254};
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530255
David Weinehallf8896f52015-06-25 11:11:03 +0300256/*
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700257 * Skylake/Kabylake Y
David Weinehallf8896f52015-06-25 11:11:03 +0300258 * eDP 1.4 low vswing translation parameters
259 */
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700260static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300261 { 0x00000018, 0x000000A8, 0x0 },
262 { 0x00004013, 0x000000AB, 0x0 },
263 { 0x00007011, 0x000000A4, 0x0 },
264 { 0x00009010, 0x000000DF, 0x0 },
265 { 0x00000018, 0x000000AA, 0x0 },
266 { 0x00006013, 0x000000A4, 0x0 },
267 { 0x00007011, 0x0000009D, 0x0 },
268 { 0x00000018, 0x000000A0, 0x0 },
269 { 0x00006012, 0x000000DF, 0x0 },
270 { 0x00000018, 0x0000008A, 0x0 },
271};
272
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700273/* Skylake/Kabylake U, H and S */
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000274static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300275 { 0x00000018, 0x000000AC, 0x0 },
276 { 0x00005012, 0x0000009D, 0x0 },
277 { 0x00007011, 0x00000088, 0x0 },
278 { 0x00000018, 0x000000A1, 0x0 },
279 { 0x00000018, 0x00000098, 0x0 },
280 { 0x00004013, 0x00000088, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800281 { 0x80006012, 0x000000CD, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300282 { 0x00000018, 0x000000DF, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800283 { 0x80003015, 0x000000CD, 0x1 }, /* Default */
284 { 0x80003015, 0x000000C0, 0x1 },
285 { 0x80000018, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300286};
287
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700288/* Skylake/Kabylake Y */
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700289static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300290 { 0x00000018, 0x000000A1, 0x0 },
291 { 0x00005012, 0x000000DF, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800292 { 0x80007011, 0x000000CB, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300293 { 0x00000018, 0x000000A4, 0x0 },
294 { 0x00000018, 0x0000009D, 0x0 },
295 { 0x00004013, 0x00000080, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800296 { 0x80006013, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300297 { 0x00000018, 0x0000008A, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800298 { 0x80003015, 0x000000C0, 0x3 }, /* Default */
299 { 0x80003015, 0x000000C0, 0x3 },
300 { 0x80000018, 0x000000C0, 0x3 },
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000301};
302
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530303struct bxt_ddi_buf_trans {
Ville Syrjäläac3ad6c2017-09-18 21:25:37 +0300304 u8 margin; /* swing value */
305 u8 scale; /* scale value */
306 u8 enable; /* scale enable */
307 u8 deemphasis;
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530308 bool default_index; /* true if the entry represents default value */
309};
310
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530311static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
312 /* Idx NT mV diff db */
Imre Deakfe4c63c2015-06-04 18:01:35 +0300313 { 52, 0x9A, 0, 128, true }, /* 0: 400 0 */
314 { 78, 0x9A, 0, 85, false }, /* 1: 400 3.5 */
315 { 104, 0x9A, 0, 64, false }, /* 2: 400 6 */
316 { 154, 0x9A, 0, 43, false }, /* 3: 400 9.5 */
317 { 77, 0x9A, 0, 128, false }, /* 4: 600 0 */
318 { 116, 0x9A, 0, 85, false }, /* 5: 600 3.5 */
319 { 154, 0x9A, 0, 64, false }, /* 6: 600 6 */
320 { 102, 0x9A, 0, 128, false }, /* 7: 800 0 */
321 { 154, 0x9A, 0, 85, false }, /* 8: 800 3.5 */
David Weinehallf8896f52015-06-25 11:11:03 +0300322 { 154, 0x9A, 1, 128, false }, /* 9: 1200 0 */
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530323};
324
Sonika Jindald9d70002015-09-24 10:24:56 +0530325static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
326 /* Idx NT mV diff db */
327 { 26, 0, 0, 128, false }, /* 0: 200 0 */
328 { 38, 0, 0, 112, false }, /* 1: 200 1.5 */
329 { 48, 0, 0, 96, false }, /* 2: 200 4 */
330 { 54, 0, 0, 69, false }, /* 3: 200 6 */
331 { 32, 0, 0, 128, false }, /* 4: 250 0 */
332 { 48, 0, 0, 104, false }, /* 5: 250 1.5 */
333 { 54, 0, 0, 85, false }, /* 6: 250 4 */
334 { 43, 0, 0, 128, false }, /* 7: 300 0 */
335 { 54, 0, 0, 101, false }, /* 8: 300 1.5 */
336 { 48, 0, 0, 128, false }, /* 9: 300 0 */
337};
338
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530339/* BSpec has 2 recommended values - entries 0 and 8.
340 * Using the entry with higher vswing.
341 */
342static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
343 /* Idx NT mV diff db */
Imre Deakfe4c63c2015-06-04 18:01:35 +0300344 { 52, 0x9A, 0, 128, false }, /* 0: 400 0 */
345 { 52, 0x9A, 0, 85, false }, /* 1: 400 3.5 */
346 { 52, 0x9A, 0, 64, false }, /* 2: 400 6 */
347 { 42, 0x9A, 0, 43, false }, /* 3: 400 9.5 */
348 { 77, 0x9A, 0, 128, false }, /* 4: 600 0 */
349 { 77, 0x9A, 0, 85, false }, /* 5: 600 3.5 */
350 { 77, 0x9A, 0, 64, false }, /* 6: 600 6 */
351 { 102, 0x9A, 0, 128, false }, /* 7: 800 0 */
352 { 102, 0x9A, 0, 85, false }, /* 8: 800 3.5 */
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530353 { 154, 0x9A, 1, 128, true }, /* 9: 1200 0 */
354};
355
Rodrigo Vivi83fb7ab2017-06-09 15:26:07 -0700356struct cnl_ddi_buf_trans {
Ville Syrjäläfb5f4e92017-09-18 21:25:38 +0300357 u8 dw2_swing_sel;
358 u8 dw7_n_scalar;
359 u8 dw4_cursor_coeff;
360 u8 dw4_post_cursor_2;
361 u8 dw4_post_cursor_1;
Rodrigo Vivi83fb7ab2017-06-09 15:26:07 -0700362};
363
364/* Voltage Swing Programming for VccIO 0.85V for DP */
365static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_85V[] = {
366 /* NT mV Trans mV db */
367 { 0xA, 0x5D, 0x3F, 0x00, 0x00 }, /* 350 350 0.0 */
368 { 0xA, 0x6A, 0x38, 0x00, 0x07 }, /* 350 500 3.1 */
369 { 0xB, 0x7A, 0x32, 0x00, 0x0D }, /* 350 700 6.0 */
370 { 0x6, 0x7C, 0x2D, 0x00, 0x12 }, /* 350 900 8.2 */
371 { 0xA, 0x69, 0x3F, 0x00, 0x00 }, /* 500 500 0.0 */
372 { 0xB, 0x7A, 0x36, 0x00, 0x09 }, /* 500 700 2.9 */
373 { 0x6, 0x7C, 0x30, 0x00, 0x0F }, /* 500 900 5.1 */
374 { 0xB, 0x7D, 0x3C, 0x00, 0x03 }, /* 650 725 0.9 */
375 { 0x6, 0x7C, 0x34, 0x00, 0x0B }, /* 600 900 3.5 */
376 { 0x6, 0x7B, 0x3F, 0x00, 0x00 }, /* 900 900 0.0 */
377};
378
379/* Voltage Swing Programming for VccIO 0.85V for HDMI */
380static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_85V[] = {
381 /* NT mV Trans mV db */
382 { 0xA, 0x60, 0x3F, 0x00, 0x00 }, /* 450 450 0.0 */
383 { 0xB, 0x73, 0x36, 0x00, 0x09 }, /* 450 650 3.2 */
384 { 0x6, 0x7F, 0x31, 0x00, 0x0E }, /* 450 850 5.5 */
385 { 0xB, 0x73, 0x3F, 0x00, 0x00 }, /* 650 650 0.0 */
386 { 0x6, 0x7F, 0x37, 0x00, 0x08 }, /* 650 850 2.3 */
387 { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 850 850 0.0 */
388 { 0x6, 0x7F, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */
389};
390
391/* Voltage Swing Programming for VccIO 0.85V for eDP */
392static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_85V[] = {
393 /* NT mV Trans mV db */
394 { 0xA, 0x66, 0x3A, 0x00, 0x05 }, /* 384 500 2.3 */
395 { 0x0, 0x7F, 0x38, 0x00, 0x07 }, /* 153 200 2.3 */
396 { 0x8, 0x7F, 0x38, 0x00, 0x07 }, /* 192 250 2.3 */
397 { 0x1, 0x7F, 0x38, 0x00, 0x07 }, /* 230 300 2.3 */
398 { 0x9, 0x7F, 0x38, 0x00, 0x07 }, /* 269 350 2.3 */
399 { 0xA, 0x66, 0x3C, 0x00, 0x03 }, /* 446 500 1.0 */
400 { 0xB, 0x70, 0x3C, 0x00, 0x03 }, /* 460 600 2.3 */
401 { 0xC, 0x75, 0x3C, 0x00, 0x03 }, /* 537 700 2.3 */
402 { 0x2, 0x7F, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
403};
404
405/* Voltage Swing Programming for VccIO 0.95V for DP */
406static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_95V[] = {
407 /* NT mV Trans mV db */
408 { 0xA, 0x5D, 0x3F, 0x00, 0x00 }, /* 350 350 0.0 */
409 { 0xA, 0x6A, 0x38, 0x00, 0x07 }, /* 350 500 3.1 */
410 { 0xB, 0x7A, 0x32, 0x00, 0x0D }, /* 350 700 6.0 */
411 { 0x6, 0x7C, 0x2D, 0x00, 0x12 }, /* 350 900 8.2 */
412 { 0xA, 0x69, 0x3F, 0x00, 0x00 }, /* 500 500 0.0 */
413 { 0xB, 0x7A, 0x36, 0x00, 0x09 }, /* 500 700 2.9 */
414 { 0x6, 0x7C, 0x30, 0x00, 0x0F }, /* 500 900 5.1 */
415 { 0xB, 0x7D, 0x3C, 0x00, 0x03 }, /* 650 725 0.9 */
416 { 0x6, 0x7C, 0x34, 0x00, 0x0B }, /* 600 900 3.5 */
417 { 0x6, 0x7B, 0x3F, 0x00, 0x00 }, /* 900 900 0.0 */
418};
419
420/* Voltage Swing Programming for VccIO 0.95V for HDMI */
421static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_95V[] = {
422 /* NT mV Trans mV db */
423 { 0xA, 0x5C, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
424 { 0xB, 0x69, 0x37, 0x00, 0x08 }, /* 400 600 3.5 */
425 { 0x5, 0x76, 0x31, 0x00, 0x0E }, /* 400 800 6.0 */
426 { 0xA, 0x5E, 0x3F, 0x00, 0x00 }, /* 450 450 0.0 */
427 { 0xB, 0x69, 0x3F, 0x00, 0x00 }, /* 600 600 0.0 */
428 { 0xB, 0x79, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */
429 { 0x6, 0x7D, 0x32, 0x00, 0x0D }, /* 600 1000 4.4 */
430 { 0x5, 0x76, 0x3F, 0x00, 0x00 }, /* 800 800 0.0 */
431 { 0x6, 0x7D, 0x39, 0x00, 0x06 }, /* 800 1000 1.9 */
432 { 0x6, 0x7F, 0x39, 0x00, 0x06 }, /* 850 1050 1.8 */
433 { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 1050 1050 0.0 */
434};
435
436/* Voltage Swing Programming for VccIO 0.95V for eDP */
437static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_95V[] = {
438 /* NT mV Trans mV db */
439 { 0xA, 0x61, 0x3A, 0x00, 0x05 }, /* 384 500 2.3 */
440 { 0x0, 0x7F, 0x38, 0x00, 0x07 }, /* 153 200 2.3 */
441 { 0x8, 0x7F, 0x38, 0x00, 0x07 }, /* 192 250 2.3 */
442 { 0x1, 0x7F, 0x38, 0x00, 0x07 }, /* 230 300 2.3 */
443 { 0x9, 0x7F, 0x38, 0x00, 0x07 }, /* 269 350 2.3 */
444 { 0xA, 0x61, 0x3C, 0x00, 0x03 }, /* 446 500 1.0 */
445 { 0xB, 0x68, 0x39, 0x00, 0x06 }, /* 460 600 2.3 */
446 { 0xC, 0x6E, 0x39, 0x00, 0x06 }, /* 537 700 2.3 */
447 { 0x4, 0x7F, 0x3A, 0x00, 0x05 }, /* 460 600 2.3 */
448 { 0x2, 0x7F, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
449};
450
451/* Voltage Swing Programming for VccIO 1.05V for DP */
452static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_1_05V[] = {
453 /* NT mV Trans mV db */
454 { 0xA, 0x58, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
455 { 0xB, 0x64, 0x37, 0x00, 0x08 }, /* 400 600 3.5 */
456 { 0x5, 0x70, 0x31, 0x00, 0x0E }, /* 400 800 6.0 */
457 { 0x6, 0x7F, 0x2C, 0x00, 0x13 }, /* 400 1050 8.4 */
458 { 0xB, 0x64, 0x3F, 0x00, 0x00 }, /* 600 600 0.0 */
459 { 0x5, 0x73, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */
460 { 0x6, 0x7F, 0x30, 0x00, 0x0F }, /* 550 1050 5.6 */
461 { 0x5, 0x76, 0x3E, 0x00, 0x01 }, /* 850 900 0.5 */
462 { 0x6, 0x7F, 0x36, 0x00, 0x09 }, /* 750 1050 2.9 */
463 { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 1050 1050 0.0 */
464};
465
466/* Voltage Swing Programming for VccIO 1.05V for HDMI */
467static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_1_05V[] = {
468 /* NT mV Trans mV db */
469 { 0xA, 0x58, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
470 { 0xB, 0x64, 0x37, 0x00, 0x08 }, /* 400 600 3.5 */
471 { 0x5, 0x70, 0x31, 0x00, 0x0E }, /* 400 800 6.0 */
472 { 0xA, 0x5B, 0x3F, 0x00, 0x00 }, /* 450 450 0.0 */
473 { 0xB, 0x64, 0x3F, 0x00, 0x00 }, /* 600 600 0.0 */
474 { 0x5, 0x73, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */
475 { 0x6, 0x7C, 0x32, 0x00, 0x0D }, /* 600 1000 4.4 */
476 { 0x5, 0x70, 0x3F, 0x00, 0x00 }, /* 800 800 0.0 */
477 { 0x6, 0x7C, 0x39, 0x00, 0x06 }, /* 800 1000 1.9 */
478 { 0x6, 0x7F, 0x39, 0x00, 0x06 }, /* 850 1050 1.8 */
479 { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 1050 1050 0.0 */
480};
481
482/* Voltage Swing Programming for VccIO 1.05V for eDP */
483static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_1_05V[] = {
484 /* NT mV Trans mV db */
485 { 0xA, 0x5E, 0x3A, 0x00, 0x05 }, /* 384 500 2.3 */
486 { 0x0, 0x7F, 0x38, 0x00, 0x07 }, /* 153 200 2.3 */
487 { 0x8, 0x7F, 0x38, 0x00, 0x07 }, /* 192 250 2.3 */
488 { 0x1, 0x7F, 0x38, 0x00, 0x07 }, /* 230 300 2.3 */
489 { 0x9, 0x7F, 0x38, 0x00, 0x07 }, /* 269 350 2.3 */
490 { 0xA, 0x5E, 0x3C, 0x00, 0x03 }, /* 446 500 1.0 */
491 { 0xB, 0x64, 0x39, 0x00, 0x06 }, /* 460 600 2.3 */
492 { 0xE, 0x6A, 0x39, 0x00, 0x06 }, /* 537 700 2.3 */
493 { 0x2, 0x7F, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
494};
495
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300496enum port intel_ddi_get_encoder_port(struct intel_encoder *encoder)
Paulo Zanonifc914632012-10-05 12:05:54 -0300497{
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300498 switch (encoder->type) {
Jani Nikula8cd21b72015-09-29 10:24:26 +0300499 case INTEL_OUTPUT_DP_MST:
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300500 return enc_to_mst(&encoder->base)->primary->port;
Ville Syrjäläcca05022016-06-22 21:57:06 +0300501 case INTEL_OUTPUT_DP:
Jani Nikula8cd21b72015-09-29 10:24:26 +0300502 case INTEL_OUTPUT_EDP:
503 case INTEL_OUTPUT_HDMI:
504 case INTEL_OUTPUT_UNKNOWN:
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300505 return enc_to_dig_port(&encoder->base)->port;
Jani Nikula8cd21b72015-09-29 10:24:26 +0300506 case INTEL_OUTPUT_ANALOG:
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300507 return PORT_E;
508 default:
509 MISSING_CASE(encoder->type);
510 return PORT_A;
Paulo Zanonifc914632012-10-05 12:05:54 -0300511 }
512}
513
Ville Syrjäläacee2992015-12-08 19:59:39 +0200514static const struct ddi_buf_trans *
Ville Syrjäläa930acd2016-07-12 15:59:36 +0300515bdw_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
516{
517 if (dev_priv->vbt.edp.low_vswing) {
518 *n_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
519 return bdw_ddi_translations_edp;
520 } else {
521 *n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
522 return bdw_ddi_translations_dp;
523 }
524}
525
526static const struct ddi_buf_trans *
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200527skl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
David Weinehallf8896f52015-06-25 11:11:03 +0300528{
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700529 if (IS_SKL_ULX(dev_priv)) {
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700530 *n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200531 return skl_y_ddi_translations_dp;
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700532 } else if (IS_SKL_ULT(dev_priv)) {
David Weinehallf8896f52015-06-25 11:11:03 +0300533 *n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200534 return skl_u_ddi_translations_dp;
David Weinehallf8896f52015-06-25 11:11:03 +0300535 } else {
David Weinehallf8896f52015-06-25 11:11:03 +0300536 *n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200537 return skl_ddi_translations_dp;
David Weinehallf8896f52015-06-25 11:11:03 +0300538 }
David Weinehallf8896f52015-06-25 11:11:03 +0300539}
540
541static const struct ddi_buf_trans *
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700542kbl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
543{
544 if (IS_KBL_ULX(dev_priv)) {
545 *n_entries = ARRAY_SIZE(kbl_y_ddi_translations_dp);
546 return kbl_y_ddi_translations_dp;
Rodrigo Vivida411a42017-06-09 15:02:50 -0700547 } else if (IS_KBL_ULT(dev_priv) || IS_CFL_ULT(dev_priv)) {
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700548 *n_entries = ARRAY_SIZE(kbl_u_ddi_translations_dp);
549 return kbl_u_ddi_translations_dp;
550 } else {
551 *n_entries = ARRAY_SIZE(kbl_ddi_translations_dp);
552 return kbl_ddi_translations_dp;
553 }
554}
555
556static const struct ddi_buf_trans *
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200557skl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
David Weinehallf8896f52015-06-25 11:11:03 +0300558{
Jani Nikula06411f02016-03-24 17:50:21 +0200559 if (dev_priv->vbt.edp.low_vswing) {
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200560 if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200561 *n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
562 return skl_y_ddi_translations_edp;
Rodrigo Vivida411a42017-06-09 15:02:50 -0700563 } else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv) ||
564 IS_CFL_ULT(dev_priv)) {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200565 *n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
566 return skl_u_ddi_translations_edp;
567 } else {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200568 *n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
569 return skl_ddi_translations_edp;
Ville Syrjäläacee2992015-12-08 19:59:39 +0200570 }
David Weinehallf8896f52015-06-25 11:11:03 +0300571 }
Ville Syrjäläcd1101c2015-12-08 19:59:40 +0200572
Rodrigo Vivida411a42017-06-09 15:02:50 -0700573 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700574 return kbl_get_buf_trans_dp(dev_priv, n_entries);
575 else
576 return skl_get_buf_trans_dp(dev_priv, n_entries);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200577}
David Weinehallf8896f52015-06-25 11:11:03 +0300578
Ville Syrjäläacee2992015-12-08 19:59:39 +0200579static const struct ddi_buf_trans *
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200580skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
Ville Syrjäläacee2992015-12-08 19:59:39 +0200581{
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200582 if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200583 *n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
584 return skl_y_ddi_translations_hdmi;
585 } else {
586 *n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
587 return skl_ddi_translations_hdmi;
588 }
David Weinehallf8896f52015-06-25 11:11:03 +0300589}
590
Ville Syrjäläd8fe2c72017-10-16 17:56:56 +0300591static const struct ddi_buf_trans *
592intel_ddi_get_buf_trans_dp(struct drm_i915_private *dev_priv,
593 int *n_entries)
594{
595 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv)) {
596 return kbl_get_buf_trans_dp(dev_priv, n_entries);
597 } else if (IS_SKYLAKE(dev_priv)) {
598 return skl_get_buf_trans_dp(dev_priv, n_entries);
599 } else if (IS_BROADWELL(dev_priv)) {
600 *n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
601 return bdw_ddi_translations_dp;
602 } else if (IS_HASWELL(dev_priv)) {
603 *n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
604 return hsw_ddi_translations_dp;
605 }
606
607 *n_entries = 0;
608 return NULL;
609}
610
611static const struct ddi_buf_trans *
612intel_ddi_get_buf_trans_edp(struct drm_i915_private *dev_priv,
613 int *n_entries)
614{
615 if (IS_GEN9_BC(dev_priv)) {
616 return skl_get_buf_trans_edp(dev_priv, n_entries);
617 } else if (IS_BROADWELL(dev_priv)) {
618 return bdw_get_buf_trans_edp(dev_priv, n_entries);
619 } else if (IS_HASWELL(dev_priv)) {
620 *n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
621 return hsw_ddi_translations_dp;
622 }
623
624 *n_entries = 0;
625 return NULL;
626}
627
628static const struct ddi_buf_trans *
629intel_ddi_get_buf_trans_fdi(struct drm_i915_private *dev_priv,
630 int *n_entries)
631{
632 if (IS_BROADWELL(dev_priv)) {
633 *n_entries = ARRAY_SIZE(bdw_ddi_translations_fdi);
634 return bdw_ddi_translations_fdi;
635 } else if (IS_HASWELL(dev_priv)) {
636 *n_entries = ARRAY_SIZE(hsw_ddi_translations_fdi);
637 return hsw_ddi_translations_fdi;
638 }
639
640 *n_entries = 0;
641 return NULL;
642}
643
Ville Syrjälä975786e2017-10-16 17:56:57 +0300644static const struct ddi_buf_trans *
645intel_ddi_get_buf_trans_hdmi(struct drm_i915_private *dev_priv,
646 int *n_entries)
647{
648 if (IS_GEN9_BC(dev_priv)) {
649 return skl_get_buf_trans_hdmi(dev_priv, n_entries);
650 } else if (IS_BROADWELL(dev_priv)) {
651 *n_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
652 return bdw_ddi_translations_hdmi;
653 } else if (IS_HASWELL(dev_priv)) {
654 *n_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
655 return hsw_ddi_translations_hdmi;
656 }
657
658 *n_entries = 0;
659 return NULL;
660}
661
Ville Syrjälä7d4f37b2017-10-16 17:57:00 +0300662static const struct bxt_ddi_buf_trans *
663bxt_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
664{
665 *n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
666 return bxt_ddi_translations_dp;
667}
668
669static const struct bxt_ddi_buf_trans *
670bxt_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
671{
672 if (dev_priv->vbt.edp.low_vswing) {
673 *n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
674 return bxt_ddi_translations_edp;
675 }
676
677 return bxt_get_buf_trans_dp(dev_priv, n_entries);
678}
679
680static const struct bxt_ddi_buf_trans *
681bxt_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
682{
683 *n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
684 return bxt_ddi_translations_hdmi;
685}
686
Rodrigo Vivicf3e0fb2017-08-29 16:22:28 -0700687static const struct cnl_ddi_buf_trans *
688cnl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
689{
690 u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
691
692 if (voltage == VOLTAGE_INFO_0_85V) {
693 *n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_85V);
694 return cnl_ddi_translations_hdmi_0_85V;
695 } else if (voltage == VOLTAGE_INFO_0_95V) {
696 *n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_95V);
697 return cnl_ddi_translations_hdmi_0_95V;
698 } else if (voltage == VOLTAGE_INFO_1_05V) {
699 *n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_1_05V);
700 return cnl_ddi_translations_hdmi_1_05V;
Arnd Bergmann83482ca2017-10-05 14:08:26 +0200701 } else {
702 *n_entries = 1; /* shut up gcc */
Rodrigo Vivicf3e0fb2017-08-29 16:22:28 -0700703 MISSING_CASE(voltage);
Arnd Bergmann83482ca2017-10-05 14:08:26 +0200704 }
Rodrigo Vivicf3e0fb2017-08-29 16:22:28 -0700705 return NULL;
706}
707
708static const struct cnl_ddi_buf_trans *
709cnl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
710{
711 u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
712
713 if (voltage == VOLTAGE_INFO_0_85V) {
714 *n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_85V);
715 return cnl_ddi_translations_dp_0_85V;
716 } else if (voltage == VOLTAGE_INFO_0_95V) {
717 *n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_95V);
718 return cnl_ddi_translations_dp_0_95V;
719 } else if (voltage == VOLTAGE_INFO_1_05V) {
720 *n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_1_05V);
721 return cnl_ddi_translations_dp_1_05V;
Arnd Bergmann83482ca2017-10-05 14:08:26 +0200722 } else {
723 *n_entries = 1; /* shut up gcc */
Rodrigo Vivicf3e0fb2017-08-29 16:22:28 -0700724 MISSING_CASE(voltage);
Arnd Bergmann83482ca2017-10-05 14:08:26 +0200725 }
Rodrigo Vivicf3e0fb2017-08-29 16:22:28 -0700726 return NULL;
727}
728
729static const struct cnl_ddi_buf_trans *
730cnl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
731{
732 u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
733
734 if (dev_priv->vbt.edp.low_vswing) {
735 if (voltage == VOLTAGE_INFO_0_85V) {
736 *n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_85V);
737 return cnl_ddi_translations_edp_0_85V;
738 } else if (voltage == VOLTAGE_INFO_0_95V) {
739 *n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_95V);
740 return cnl_ddi_translations_edp_0_95V;
741 } else if (voltage == VOLTAGE_INFO_1_05V) {
742 *n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_1_05V);
743 return cnl_ddi_translations_edp_1_05V;
Arnd Bergmann83482ca2017-10-05 14:08:26 +0200744 } else {
745 *n_entries = 1; /* shut up gcc */
Rodrigo Vivicf3e0fb2017-08-29 16:22:28 -0700746 MISSING_CASE(voltage);
Arnd Bergmann83482ca2017-10-05 14:08:26 +0200747 }
Rodrigo Vivicf3e0fb2017-08-29 16:22:28 -0700748 return NULL;
749 } else {
750 return cnl_get_buf_trans_dp(dev_priv, n_entries);
751 }
752}
753
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300754static int intel_ddi_hdmi_level(struct drm_i915_private *dev_priv, enum port port)
755{
756 int n_hdmi_entries;
757 int hdmi_level;
758 int hdmi_default_entry;
759
760 hdmi_level = dev_priv->vbt.ddi_port_info[port].hdmi_level_shift;
761
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200762 if (IS_GEN9_LP(dev_priv))
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300763 return hdmi_level;
764
Rodrigo Vivibf503552017-08-29 16:22:29 -0700765 if (IS_CANNONLAKE(dev_priv)) {
766 cnl_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
767 hdmi_default_entry = n_hdmi_entries - 1;
768 } else if (IS_GEN9_BC(dev_priv)) {
Ville Syrjälä975786e2017-10-16 17:56:57 +0300769 intel_ddi_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300770 hdmi_default_entry = 8;
771 } else if (IS_BROADWELL(dev_priv)) {
Ville Syrjälä975786e2017-10-16 17:56:57 +0300772 intel_ddi_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300773 hdmi_default_entry = 7;
774 } else if (IS_HASWELL(dev_priv)) {
Ville Syrjälä975786e2017-10-16 17:56:57 +0300775 intel_ddi_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300776 hdmi_default_entry = 6;
777 } else {
778 WARN(1, "ddi translation table missing\n");
Ville Syrjälä975786e2017-10-16 17:56:57 +0300779 return 0;
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300780 }
781
782 /* Choose a good default if VBT is badly populated */
783 if (hdmi_level == HDMI_LEVEL_SHIFT_UNKNOWN ||
784 hdmi_level >= n_hdmi_entries)
785 hdmi_level = hdmi_default_entry;
786
787 return hdmi_level;
788}
789
Art Runyane58623c2013-11-02 21:07:41 -0700790/*
791 * Starting with Haswell, DDI port buffers must be programmed with correct
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300792 * values in advance. This function programs the correct values for
793 * DP/eDP/FDI use cases.
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300794 */
Paulo Zanonid7c530b2017-03-30 17:57:52 -0300795static void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder)
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300796{
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200797 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Antti Koskipaa75067dd2015-07-10 14:10:55 +0300798 u32 iboost_bit = 0;
Ville Syrjälä7d1c42e2017-02-23 19:35:05 +0200799 int i, n_entries;
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300800 enum port port = intel_ddi_get_encoder_port(encoder);
Jani Nikula10122052014-08-27 16:27:30 +0300801 const struct ddi_buf_trans *ddi_translations;
Art Runyane58623c2013-11-02 21:07:41 -0700802
Ville Syrjälä7d1c42e2017-02-23 19:35:05 +0200803 switch (encoder->type) {
804 case INTEL_OUTPUT_EDP:
805 ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv,
806 &n_entries);
807 break;
808 case INTEL_OUTPUT_DP:
809 ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv,
810 &n_entries);
811 break;
812 case INTEL_OUTPUT_ANALOG:
813 ddi_translations = intel_ddi_get_buf_trans_fdi(dev_priv,
814 &n_entries);
815 break;
816 default:
817 MISSING_CASE(encoder->type);
818 return;
Art Runyane58623c2013-11-02 21:07:41 -0700819 }
820
Rodrigo Vivib976dc52017-01-23 10:32:37 -0800821 if (IS_GEN9_BC(dev_priv)) {
Rodrigo Vivi0a918772016-09-30 11:05:56 -0700822 /* If we're boosting the current, set bit 31 of trans1 */
823 if (dev_priv->vbt.ddi_port_info[port].dp_boost_level)
824 iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
825
826 if (WARN_ON(encoder->type == INTEL_OUTPUT_EDP &&
827 port != PORT_A && port != PORT_E &&
Ville Syrjälä7d1c42e2017-02-23 19:35:05 +0200828 n_entries > 9))
829 n_entries = 9;
Rodrigo Vivi0a918772016-09-30 11:05:56 -0700830 }
831
Ville Syrjälä7d1c42e2017-02-23 19:35:05 +0200832 for (i = 0; i < n_entries; i++) {
Ville Syrjälä9712e682015-09-18 20:03:22 +0300833 I915_WRITE(DDI_BUF_TRANS_LO(port, i),
834 ddi_translations[i].trans1 | iboost_bit);
835 I915_WRITE(DDI_BUF_TRANS_HI(port, i),
836 ddi_translations[i].trans2);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300837 }
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300838}
Damien Lespiauce4dd492014-08-01 11:07:54 +0100839
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300840/*
841 * Starting with Haswell, DDI port buffers must be programmed with correct
842 * values in advance. This function programs the correct values for
843 * HDMI/DVI use cases.
844 */
Ville Syrjälä7ea79332017-10-16 17:56:59 +0300845static void intel_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder,
846 int hdmi_level)
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300847{
848 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
849 u32 iboost_bit = 0;
Ville Syrjälä7ea79332017-10-16 17:56:59 +0300850 int n_hdmi_entries;
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300851 enum port port = intel_ddi_get_encoder_port(encoder);
852 const struct ddi_buf_trans *ddi_translations_hdmi;
853
Ville Syrjälä975786e2017-10-16 17:56:57 +0300854 ddi_translations_hdmi = intel_ddi_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
Ville Syrjälä1edaaa22016-07-12 15:59:34 +0300855
Ville Syrjälä975786e2017-10-16 17:56:57 +0300856 /* If we're boosting the current, set bit 31 of trans1 */
857 if (IS_GEN9_BC(dev_priv) &&
858 dev_priv->vbt.ddi_port_info[port].hdmi_boost_level)
859 iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300860
Paulo Zanoni6acab152013-09-12 17:06:24 -0300861 /* Entry 9 is for HDMI: */
Ville Syrjäläed9c77d2016-07-12 15:59:32 +0300862 I915_WRITE(DDI_BUF_TRANS_LO(port, 9),
Ville Syrjälä9712e682015-09-18 20:03:22 +0300863 ddi_translations_hdmi[hdmi_level].trans1 | iboost_bit);
Ville Syrjäläed9c77d2016-07-12 15:59:32 +0300864 I915_WRITE(DDI_BUF_TRANS_HI(port, 9),
Ville Syrjälä9712e682015-09-18 20:03:22 +0300865 ddi_translations_hdmi[hdmi_level].trans2);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300866}
867
Paulo Zanoni248138b2012-11-29 11:29:31 -0200868static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
869 enum port port)
870{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200871 i915_reg_t reg = DDI_BUF_CTL(port);
Paulo Zanoni248138b2012-11-29 11:29:31 -0200872 int i;
873
Vandana Kannan3449ca82015-03-27 14:19:09 +0200874 for (i = 0; i < 16; i++) {
Paulo Zanoni248138b2012-11-29 11:29:31 -0200875 udelay(1);
876 if (I915_READ(reg) & DDI_BUF_IS_IDLE)
877 return;
878 }
879 DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
880}
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300881
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300882static uint32_t hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -0700883{
884 switch (pll->id) {
885 case DPLL_ID_WRPLL1:
886 return PORT_CLK_SEL_WRPLL1;
887 case DPLL_ID_WRPLL2:
888 return PORT_CLK_SEL_WRPLL2;
889 case DPLL_ID_SPLL:
890 return PORT_CLK_SEL_SPLL;
891 case DPLL_ID_LCPLL_810:
892 return PORT_CLK_SEL_LCPLL_810;
893 case DPLL_ID_LCPLL_1350:
894 return PORT_CLK_SEL_LCPLL_1350;
895 case DPLL_ID_LCPLL_2700:
896 return PORT_CLK_SEL_LCPLL_2700;
897 default:
898 MISSING_CASE(pll->id);
899 return PORT_CLK_SEL_NONE;
900 }
901}
902
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300903/* Starting with Haswell, different DDI ports can work in FDI mode for
904 * connection to the PCH-located connectors. For this, it is necessary to train
905 * both the DDI port and PCH receiver for the desired DDI buffer settings.
906 *
907 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
908 * please note that when FDI mode is active on DDI E, it shares 2 lines with
909 * DDI A (which is used for eDP)
910 */
911
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200912void hsw_fdi_link_train(struct intel_crtc *crtc,
913 const struct intel_crtc_state *crtc_state)
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300914{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +0200915 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100916 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200917 struct intel_encoder *encoder;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -0700918 u32 temp, i, rx_ctl_val, ddi_pll_sel;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300919
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +0200920 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200921 WARN_ON(encoder->type != INTEL_OUTPUT_ANALOG);
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300922 intel_prepare_dp_ddi_buffers(encoder);
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200923 }
924
Paulo Zanoni04945642012-11-01 21:00:59 -0200925 /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
926 * mode set "sequence for CRT port" document:
927 * - TP1 to TP2 time with the default value
928 * - FDI delay to 90h
Damien Lespiau8693a822013-05-03 18:48:11 +0100929 *
930 * WaFDIAutoLinkSetTimingOverrride:hsw
Paulo Zanoni04945642012-11-01 21:00:59 -0200931 */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300932 I915_WRITE(FDI_RX_MISC(PIPE_A), FDI_RX_PWRDN_LANE1_VAL(2) |
Paulo Zanoni04945642012-11-01 21:00:59 -0200933 FDI_RX_PWRDN_LANE0_VAL(2) |
934 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
935
936 /* Enable the PCH Receiver FDI PLL */
Damien Lespiau3e683202012-12-11 18:48:29 +0000937 rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
Daniel Vetter33d29b12013-02-13 18:04:45 +0100938 FDI_RX_PLL_ENABLE |
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200939 FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300940 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
941 POSTING_READ(FDI_RX_CTL(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200942 udelay(220);
943
944 /* Switch from Rawclk to PCDclk */
945 rx_ctl_val |= FDI_PCDCLK;
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300946 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
Paulo Zanoni04945642012-11-01 21:00:59 -0200947
948 /* Configure Port Clock Select */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200949 ddi_pll_sel = hsw_pll_to_ddi_pll_sel(crtc_state->shared_dpll);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -0700950 I915_WRITE(PORT_CLK_SEL(PORT_E), ddi_pll_sel);
951 WARN_ON(ddi_pll_sel != PORT_CLK_SEL_SPLL);
Paulo Zanoni04945642012-11-01 21:00:59 -0200952
953 /* Start the training iterating through available voltages and emphasis,
954 * testing each value twice. */
Jani Nikula10122052014-08-27 16:27:30 +0300955 for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300956 /* Configure DP_TP_CTL with auto-training */
957 I915_WRITE(DP_TP_CTL(PORT_E),
958 DP_TP_CTL_FDI_AUTOTRAIN |
959 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
960 DP_TP_CTL_LINK_TRAIN_PAT1 |
961 DP_TP_CTL_ENABLE);
962
Damien Lespiau876a8cd2012-12-11 18:48:30 +0000963 /* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
964 * DDI E does not support port reversal, the functionality is
965 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
966 * port reversal bit */
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300967 I915_WRITE(DDI_BUF_CTL(PORT_E),
Paulo Zanoni04945642012-11-01 21:00:59 -0200968 DDI_BUF_CTL_ENABLE |
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200969 ((crtc_state->fdi_lanes - 1) << 1) |
Sonika Jindalc5fe6a02014-08-11 08:57:36 +0530970 DDI_BUF_TRANS_SELECT(i / 2));
Paulo Zanoni04945642012-11-01 21:00:59 -0200971 POSTING_READ(DDI_BUF_CTL(PORT_E));
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300972
973 udelay(600);
974
Paulo Zanoni04945642012-11-01 21:00:59 -0200975 /* Program PCH FDI Receiver TU */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300976 I915_WRITE(FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
Eugeni Dodonov4acf5182012-07-04 20:15:16 -0300977
Paulo Zanoni04945642012-11-01 21:00:59 -0200978 /* Enable PCH FDI Receiver with auto-training */
979 rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300980 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
981 POSTING_READ(FDI_RX_CTL(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200982
983 /* Wait for FDI receiver lane calibration */
984 udelay(30);
985
986 /* Unset FDI_RX_MISC pwrdn lanes */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300987 temp = I915_READ(FDI_RX_MISC(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200988 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300989 I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
990 POSTING_READ(FDI_RX_MISC(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200991
992 /* Wait for FDI auto training time */
993 udelay(5);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300994
995 temp = I915_READ(DP_TP_STATUS(PORT_E));
996 if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
Paulo Zanoni04945642012-11-01 21:00:59 -0200997 DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
Ville Syrjäläa308ccb2015-12-04 22:22:50 +0200998 break;
999 }
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03001000
Ville Syrjäläa308ccb2015-12-04 22:22:50 +02001001 /*
1002 * Leave things enabled even if we failed to train FDI.
1003 * Results in less fireworks from the state checker.
1004 */
1005 if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
1006 DRM_ERROR("FDI link training failed!\n");
1007 break;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03001008 }
Paulo Zanoni04945642012-11-01 21:00:59 -02001009
Ville Syrjälä5b421c52016-03-01 16:16:23 +02001010 rx_ctl_val &= ~FDI_RX_ENABLE;
1011 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
1012 POSTING_READ(FDI_RX_CTL(PIPE_A));
1013
Paulo Zanoni248138b2012-11-29 11:29:31 -02001014 temp = I915_READ(DDI_BUF_CTL(PORT_E));
1015 temp &= ~DDI_BUF_CTL_ENABLE;
1016 I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
1017 POSTING_READ(DDI_BUF_CTL(PORT_E));
1018
Paulo Zanoni04945642012-11-01 21:00:59 -02001019 /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
Paulo Zanoni248138b2012-11-29 11:29:31 -02001020 temp = I915_READ(DP_TP_CTL(PORT_E));
1021 temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1022 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1023 I915_WRITE(DP_TP_CTL(PORT_E), temp);
1024 POSTING_READ(DP_TP_CTL(PORT_E));
1025
1026 intel_wait_ddi_buf_idle(dev_priv, PORT_E);
Paulo Zanoni04945642012-11-01 21:00:59 -02001027
Paulo Zanoni04945642012-11-01 21:00:59 -02001028 /* Reset FDI_RX_MISC pwrdn lanes */
Ville Syrjäläeede3b52015-09-18 20:03:30 +03001029 temp = I915_READ(FDI_RX_MISC(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -02001030 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1031 temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
Ville Syrjäläeede3b52015-09-18 20:03:30 +03001032 I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
1033 POSTING_READ(FDI_RX_MISC(PIPE_A));
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03001034 }
1035
Ville Syrjäläa308ccb2015-12-04 22:22:50 +02001036 /* Enable normal pixel sending for FDI */
1037 I915_WRITE(DP_TP_CTL(PORT_E),
1038 DP_TP_CTL_FDI_AUTOTRAIN |
1039 DP_TP_CTL_LINK_TRAIN_NORMAL |
1040 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
1041 DP_TP_CTL_ENABLE);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03001042}
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03001043
Paulo Zanonid7c530b2017-03-30 17:57:52 -03001044static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
Dave Airlie44905a272014-05-02 13:36:43 +10001045{
1046 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1047 struct intel_digital_port *intel_dig_port =
1048 enc_to_dig_port(&encoder->base);
1049
1050 intel_dp->DP = intel_dig_port->saved_port_bits |
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05301051 DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001052 intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
Dave Airlie44905a272014-05-02 13:36:43 +10001053}
1054
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001055static struct intel_encoder *
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001056intel_ddi_get_crtc_encoder(struct intel_crtc *crtc)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001057{
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001058 struct drm_device *dev = crtc->base.dev;
Shashank Sharma1524e932017-03-09 19:13:41 +05301059 struct intel_encoder *encoder, *ret = NULL;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001060 int num_encoders = 0;
1061
Shashank Sharma1524e932017-03-09 19:13:41 +05301062 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
1063 ret = encoder;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001064 num_encoders++;
1065 }
1066
1067 if (num_encoders != 1)
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001068 WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001069 pipe_name(crtc->pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001070
1071 BUG_ON(ret == NULL);
1072 return ret;
1073}
1074
Paulo Zanoni44a126b2017-03-22 15:58:45 -03001075/* Finds the only possible encoder associated with the given CRTC. */
1076struct intel_encoder *
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001077intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02001078{
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001079 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1080 struct intel_encoder *ret = NULL;
1081 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03001082 struct drm_connector *connector;
1083 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02001084 int num_encoders = 0;
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001085 int i;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02001086
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001087 state = crtc_state->base.state;
1088
Maarten Lankhorstb77c7a92017-03-09 15:52:01 +01001089 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03001090 if (connector_state->crtc != crtc_state->base.crtc)
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001091 continue;
1092
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03001093 ret = to_intel_encoder(connector_state->best_encoder);
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001094 num_encoders++;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02001095 }
1096
1097 WARN(num_encoders != 1, "%d encoders on crtc for pipe %c\n", num_encoders,
1098 pipe_name(crtc->pipe));
1099
1100 BUG_ON(ret == NULL);
1101 return ret;
1102}
1103
Damien Lespiau1c0b85c2013-05-10 14:01:51 +01001104#define LC_FREQ 2700
Damien Lespiau1c0b85c2013-05-10 14:01:51 +01001105
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001106static int hsw_ddi_calc_wrpll_link(struct drm_i915_private *dev_priv,
1107 i915_reg_t reg)
Jesse Barnes11578552014-01-21 12:42:10 -08001108{
1109 int refclk = LC_FREQ;
1110 int n, p, r;
1111 u32 wrpll;
1112
1113 wrpll = I915_READ(reg);
Daniel Vetter114fe482014-06-25 22:01:48 +03001114 switch (wrpll & WRPLL_PLL_REF_MASK) {
1115 case WRPLL_PLL_SSC:
1116 case WRPLL_PLL_NON_SSC:
Jesse Barnes11578552014-01-21 12:42:10 -08001117 /*
1118 * We could calculate spread here, but our checking
1119 * code only cares about 5% accuracy, and spread is a max of
1120 * 0.5% downspread.
1121 */
1122 refclk = 135;
1123 break;
Daniel Vetter114fe482014-06-25 22:01:48 +03001124 case WRPLL_PLL_LCPLL:
Jesse Barnes11578552014-01-21 12:42:10 -08001125 refclk = LC_FREQ;
1126 break;
1127 default:
1128 WARN(1, "bad wrpll refclk\n");
1129 return 0;
1130 }
1131
1132 r = wrpll & WRPLL_DIVIDER_REF_MASK;
1133 p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT;
1134 n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT;
1135
Jesse Barnes20f0ec12014-01-22 12:58:04 -08001136 /* Convert to KHz, p & r have a fixed point portion */
1137 return (refclk * n * 100) / (p * r);
Jesse Barnes11578552014-01-21 12:42:10 -08001138}
1139
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001140static int skl_calc_wrpll_link(struct drm_i915_private *dev_priv,
1141 uint32_t dpll)
1142{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001143 i915_reg_t cfgcr1_reg, cfgcr2_reg;
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001144 uint32_t cfgcr1_val, cfgcr2_val;
1145 uint32_t p0, p1, p2, dco_freq;
1146
Ville Syrjälä923c12412015-09-30 17:06:43 +03001147 cfgcr1_reg = DPLL_CFGCR1(dpll);
1148 cfgcr2_reg = DPLL_CFGCR2(dpll);
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001149
1150 cfgcr1_val = I915_READ(cfgcr1_reg);
1151 cfgcr2_val = I915_READ(cfgcr2_reg);
1152
1153 p0 = cfgcr2_val & DPLL_CFGCR2_PDIV_MASK;
1154 p2 = cfgcr2_val & DPLL_CFGCR2_KDIV_MASK;
1155
1156 if (cfgcr2_val & DPLL_CFGCR2_QDIV_MODE(1))
1157 p1 = (cfgcr2_val & DPLL_CFGCR2_QDIV_RATIO_MASK) >> 8;
1158 else
1159 p1 = 1;
1160
1161
1162 switch (p0) {
1163 case DPLL_CFGCR2_PDIV_1:
1164 p0 = 1;
1165 break;
1166 case DPLL_CFGCR2_PDIV_2:
1167 p0 = 2;
1168 break;
1169 case DPLL_CFGCR2_PDIV_3:
1170 p0 = 3;
1171 break;
1172 case DPLL_CFGCR2_PDIV_7:
1173 p0 = 7;
1174 break;
1175 }
1176
1177 switch (p2) {
1178 case DPLL_CFGCR2_KDIV_5:
1179 p2 = 5;
1180 break;
1181 case DPLL_CFGCR2_KDIV_2:
1182 p2 = 2;
1183 break;
1184 case DPLL_CFGCR2_KDIV_3:
1185 p2 = 3;
1186 break;
1187 case DPLL_CFGCR2_KDIV_1:
1188 p2 = 1;
1189 break;
1190 }
1191
1192 dco_freq = (cfgcr1_val & DPLL_CFGCR1_DCO_INTEGER_MASK) * 24 * 1000;
1193
1194 dco_freq += (((cfgcr1_val & DPLL_CFGCR1_DCO_FRACTION_MASK) >> 9) * 24 *
1195 1000) / 0x8000;
1196
1197 return dco_freq / (p0 * p1 * p2 * 5);
1198}
1199
Rodrigo Vivia9701a82017-07-06 13:52:01 -07001200static int cnl_calc_wrpll_link(struct drm_i915_private *dev_priv,
1201 uint32_t pll_id)
1202{
1203 uint32_t cfgcr0, cfgcr1;
1204 uint32_t p0, p1, p2, dco_freq, ref_clock;
1205
1206 cfgcr0 = I915_READ(CNL_DPLL_CFGCR0(pll_id));
1207 cfgcr1 = I915_READ(CNL_DPLL_CFGCR1(pll_id));
1208
1209 p0 = cfgcr1 & DPLL_CFGCR1_PDIV_MASK;
1210 p2 = cfgcr1 & DPLL_CFGCR1_KDIV_MASK;
1211
1212 if (cfgcr1 & DPLL_CFGCR1_QDIV_MODE(1))
1213 p1 = (cfgcr1 & DPLL_CFGCR1_QDIV_RATIO_MASK) >>
1214 DPLL_CFGCR1_QDIV_RATIO_SHIFT;
1215 else
1216 p1 = 1;
1217
1218
1219 switch (p0) {
1220 case DPLL_CFGCR1_PDIV_2:
1221 p0 = 2;
1222 break;
1223 case DPLL_CFGCR1_PDIV_3:
1224 p0 = 3;
1225 break;
1226 case DPLL_CFGCR1_PDIV_5:
1227 p0 = 5;
1228 break;
1229 case DPLL_CFGCR1_PDIV_7:
1230 p0 = 7;
1231 break;
1232 }
1233
1234 switch (p2) {
1235 case DPLL_CFGCR1_KDIV_1:
1236 p2 = 1;
1237 break;
1238 case DPLL_CFGCR1_KDIV_2:
1239 p2 = 2;
1240 break;
1241 case DPLL_CFGCR1_KDIV_4:
1242 p2 = 4;
1243 break;
1244 }
1245
1246 ref_clock = dev_priv->cdclk.hw.ref;
1247
1248 dco_freq = (cfgcr0 & DPLL_CFGCR0_DCO_INTEGER_MASK) * ref_clock;
1249
1250 dco_freq += (((cfgcr0 & DPLL_CFGCR0_DCO_FRACTION_MASK) >>
Manasi Navare442aa272017-09-14 11:31:39 -07001251 DPLL_CFGCR0_DCO_FRACTION_SHIFT) * ref_clock) / 0x8000;
Rodrigo Vivia9701a82017-07-06 13:52:01 -07001252
Paulo Zanoni0e005882017-10-05 18:38:42 -03001253 if (WARN_ON(p0 == 0 || p1 == 0 || p2 == 0))
1254 return 0;
1255
Rodrigo Vivia9701a82017-07-06 13:52:01 -07001256 return dco_freq / (p0 * p1 * p2 * 5);
1257}
1258
Ville Syrjälä398a0172015-06-30 15:33:51 +03001259static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
1260{
1261 int dotclock;
1262
1263 if (pipe_config->has_pch_encoder)
1264 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1265 &pipe_config->fdi_m_n);
Ville Syrjälä37a56502016-06-22 21:57:04 +03001266 else if (intel_crtc_has_dp_encoder(pipe_config))
Ville Syrjälä398a0172015-06-30 15:33:51 +03001267 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1268 &pipe_config->dp_m_n);
1269 else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp == 36)
1270 dotclock = pipe_config->port_clock * 2 / 3;
1271 else
1272 dotclock = pipe_config->port_clock;
1273
Shashank Sharmab22ca992017-07-24 19:19:32 +05301274 if (pipe_config->ycbcr420)
1275 dotclock *= 2;
1276
Ville Syrjälä398a0172015-06-30 15:33:51 +03001277 if (pipe_config->pixel_multiplier)
1278 dotclock /= pipe_config->pixel_multiplier;
1279
1280 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
1281}
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001282
Rodrigo Vivia9701a82017-07-06 13:52:01 -07001283static void cnl_ddi_clock_get(struct intel_encoder *encoder,
1284 struct intel_crtc_state *pipe_config)
1285{
1286 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1287 int link_clock = 0;
1288 uint32_t cfgcr0, pll_id;
1289
1290 pll_id = intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll);
1291
1292 cfgcr0 = I915_READ(CNL_DPLL_CFGCR0(pll_id));
1293
1294 if (cfgcr0 & DPLL_CFGCR0_HDMI_MODE) {
1295 link_clock = cnl_calc_wrpll_link(dev_priv, pll_id);
1296 } else {
1297 link_clock = cfgcr0 & DPLL_CFGCR0_LINK_RATE_MASK;
1298
1299 switch (link_clock) {
1300 case DPLL_CFGCR0_LINK_RATE_810:
1301 link_clock = 81000;
1302 break;
1303 case DPLL_CFGCR0_LINK_RATE_1080:
1304 link_clock = 108000;
1305 break;
1306 case DPLL_CFGCR0_LINK_RATE_1350:
1307 link_clock = 135000;
1308 break;
1309 case DPLL_CFGCR0_LINK_RATE_1620:
1310 link_clock = 162000;
1311 break;
1312 case DPLL_CFGCR0_LINK_RATE_2160:
1313 link_clock = 216000;
1314 break;
1315 case DPLL_CFGCR0_LINK_RATE_2700:
1316 link_clock = 270000;
1317 break;
1318 case DPLL_CFGCR0_LINK_RATE_3240:
1319 link_clock = 324000;
1320 break;
1321 case DPLL_CFGCR0_LINK_RATE_4050:
1322 link_clock = 405000;
1323 break;
1324 default:
1325 WARN(1, "Unsupported link rate\n");
1326 break;
1327 }
1328 link_clock *= 2;
1329 }
1330
1331 pipe_config->port_clock = link_clock;
1332
1333 ddi_dotclock_get(pipe_config);
1334}
1335
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001336static void skl_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001337 struct intel_crtc_state *pipe_config)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001338{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001339 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001340 int link_clock = 0;
1341 uint32_t dpll_ctl1, dpll;
1342
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07001343 dpll = intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll);
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001344
1345 dpll_ctl1 = I915_READ(DPLL_CTRL1);
1346
1347 if (dpll_ctl1 & DPLL_CTRL1_HDMI_MODE(dpll)) {
1348 link_clock = skl_calc_wrpll_link(dev_priv, dpll);
1349 } else {
Damien Lespiau71cd8422015-04-30 16:39:17 +01001350 link_clock = dpll_ctl1 & DPLL_CTRL1_LINK_RATE_MASK(dpll);
1351 link_clock >>= DPLL_CTRL1_LINK_RATE_SHIFT(dpll);
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001352
1353 switch (link_clock) {
Damien Lespiau71cd8422015-04-30 16:39:17 +01001354 case DPLL_CTRL1_LINK_RATE_810:
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001355 link_clock = 81000;
1356 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +01001357 case DPLL_CTRL1_LINK_RATE_1080:
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301358 link_clock = 108000;
1359 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +01001360 case DPLL_CTRL1_LINK_RATE_1350:
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001361 link_clock = 135000;
1362 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +01001363 case DPLL_CTRL1_LINK_RATE_1620:
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301364 link_clock = 162000;
1365 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +01001366 case DPLL_CTRL1_LINK_RATE_2160:
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301367 link_clock = 216000;
1368 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +01001369 case DPLL_CTRL1_LINK_RATE_2700:
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001370 link_clock = 270000;
1371 break;
1372 default:
1373 WARN(1, "Unsupported link rate\n");
1374 break;
1375 }
1376 link_clock *= 2;
1377 }
1378
1379 pipe_config->port_clock = link_clock;
1380
Ville Syrjälä398a0172015-06-30 15:33:51 +03001381 ddi_dotclock_get(pipe_config);
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001382}
1383
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001384static void hsw_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001385 struct intel_crtc_state *pipe_config)
Jesse Barnes11578552014-01-21 12:42:10 -08001386{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001387 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes11578552014-01-21 12:42:10 -08001388 int link_clock = 0;
1389 u32 val, pll;
1390
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07001391 val = hsw_pll_to_ddi_pll_sel(pipe_config->shared_dpll);
Jesse Barnes11578552014-01-21 12:42:10 -08001392 switch (val & PORT_CLK_SEL_MASK) {
1393 case PORT_CLK_SEL_LCPLL_810:
1394 link_clock = 81000;
1395 break;
1396 case PORT_CLK_SEL_LCPLL_1350:
1397 link_clock = 135000;
1398 break;
1399 case PORT_CLK_SEL_LCPLL_2700:
1400 link_clock = 270000;
1401 break;
1402 case PORT_CLK_SEL_WRPLL1:
Ville Syrjälä01403de2015-09-18 20:03:33 +03001403 link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(0));
Jesse Barnes11578552014-01-21 12:42:10 -08001404 break;
1405 case PORT_CLK_SEL_WRPLL2:
Ville Syrjälä01403de2015-09-18 20:03:33 +03001406 link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(1));
Jesse Barnes11578552014-01-21 12:42:10 -08001407 break;
1408 case PORT_CLK_SEL_SPLL:
1409 pll = I915_READ(SPLL_CTL) & SPLL_PLL_FREQ_MASK;
1410 if (pll == SPLL_PLL_FREQ_810MHz)
1411 link_clock = 81000;
1412 else if (pll == SPLL_PLL_FREQ_1350MHz)
1413 link_clock = 135000;
1414 else if (pll == SPLL_PLL_FREQ_2700MHz)
1415 link_clock = 270000;
1416 else {
1417 WARN(1, "bad spll freq\n");
1418 return;
1419 }
1420 break;
1421 default:
1422 WARN(1, "bad port clock sel\n");
1423 return;
1424 }
1425
1426 pipe_config->port_clock = link_clock * 2;
1427
Ville Syrjälä398a0172015-06-30 15:33:51 +03001428 ddi_dotclock_get(pipe_config);
Jesse Barnes11578552014-01-21 12:42:10 -08001429}
1430
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301431static int bxt_calc_pll_link(struct drm_i915_private *dev_priv,
1432 enum intel_dpll_id dpll)
1433{
Imre Deakaa610dc2015-06-22 23:35:52 +03001434 struct intel_shared_dpll *pll;
1435 struct intel_dpll_hw_state *state;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001436 struct dpll clock;
Imre Deakaa610dc2015-06-22 23:35:52 +03001437
1438 /* For DDI ports we always use a shared PLL. */
1439 if (WARN_ON(dpll == DPLL_ID_PRIVATE))
1440 return 0;
1441
1442 pll = &dev_priv->shared_dplls[dpll];
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02001443 state = &pll->state.hw_state;
Imre Deakaa610dc2015-06-22 23:35:52 +03001444
1445 clock.m1 = 2;
1446 clock.m2 = (state->pll0 & PORT_PLL_M2_MASK) << 22;
1447 if (state->pll3 & PORT_PLL_M2_FRAC_ENABLE)
1448 clock.m2 |= state->pll2 & PORT_PLL_M2_FRAC_MASK;
1449 clock.n = (state->pll1 & PORT_PLL_N_MASK) >> PORT_PLL_N_SHIFT;
1450 clock.p1 = (state->ebb0 & PORT_PLL_P1_MASK) >> PORT_PLL_P1_SHIFT;
1451 clock.p2 = (state->ebb0 & PORT_PLL_P2_MASK) >> PORT_PLL_P2_SHIFT;
1452
1453 return chv_calc_dpll_params(100000, &clock);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301454}
1455
1456static void bxt_ddi_clock_get(struct intel_encoder *encoder,
1457 struct intel_crtc_state *pipe_config)
1458{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001459 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301460 enum port port = intel_ddi_get_encoder_port(encoder);
1461 uint32_t dpll = port;
1462
Ville Syrjälä398a0172015-06-30 15:33:51 +03001463 pipe_config->port_clock = bxt_calc_pll_link(dev_priv, dpll);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301464
Ville Syrjälä398a0172015-06-30 15:33:51 +03001465 ddi_dotclock_get(pipe_config);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301466}
1467
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001468void intel_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001469 struct intel_crtc_state *pipe_config)
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001470{
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001471 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Damien Lespiau22606a12014-12-12 14:26:57 +00001472
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001473 if (INTEL_GEN(dev_priv) <= 8)
Damien Lespiau22606a12014-12-12 14:26:57 +00001474 hsw_ddi_clock_get(encoder, pipe_config);
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001475 else if (IS_GEN9_BC(dev_priv))
Damien Lespiau22606a12014-12-12 14:26:57 +00001476 skl_ddi_clock_get(encoder, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001477 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301478 bxt_ddi_clock_get(encoder, pipe_config);
Rodrigo Vivia9701a82017-07-06 13:52:01 -07001479 else if (IS_CANNONLAKE(dev_priv))
1480 cnl_ddi_clock_get(encoder, pipe_config);
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001481}
1482
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001483void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state)
Paulo Zanonidae84792012-10-15 15:51:30 -03001484{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001485 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001486 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Shashank Sharma1524e932017-03-09 19:13:41 +05301487 struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001488 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Shashank Sharma1524e932017-03-09 19:13:41 +05301489 int type = encoder->type;
Paulo Zanonidae84792012-10-15 15:51:30 -03001490 uint32_t temp;
1491
Ville Syrjäläcca05022016-06-22 21:57:06 +03001492 if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP || type == INTEL_OUTPUT_DP_MST) {
Jani Nikula4d1de972016-03-18 17:05:42 +02001493 WARN_ON(transcoder_is_dsi(cpu_transcoder));
1494
Paulo Zanonic9809792012-10-23 18:30:00 -02001495 temp = TRANS_MSA_SYNC_CLK;
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001496 switch (crtc_state->pipe_bpp) {
Paulo Zanonidae84792012-10-15 15:51:30 -03001497 case 18:
Paulo Zanonic9809792012-10-23 18:30:00 -02001498 temp |= TRANS_MSA_6_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001499 break;
1500 case 24:
Paulo Zanonic9809792012-10-23 18:30:00 -02001501 temp |= TRANS_MSA_8_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001502 break;
1503 case 30:
Paulo Zanonic9809792012-10-23 18:30:00 -02001504 temp |= TRANS_MSA_10_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001505 break;
1506 case 36:
Paulo Zanonic9809792012-10-23 18:30:00 -02001507 temp |= TRANS_MSA_12_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001508 break;
1509 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001510 BUG();
Paulo Zanonidae84792012-10-15 15:51:30 -03001511 }
Paulo Zanonic9809792012-10-23 18:30:00 -02001512 I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
Paulo Zanonidae84792012-10-15 15:51:30 -03001513 }
1514}
1515
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001516void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1517 bool state)
Dave Airlie0e32b392014-05-02 14:02:48 +10001518{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001519 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001520 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001521 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Dave Airlie0e32b392014-05-02 14:02:48 +10001522 uint32_t temp;
1523 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1524 if (state == true)
1525 temp |= TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
1526 else
1527 temp &= ~TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
1528 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
1529}
1530
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001531void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001532{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001533 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Shashank Sharma1524e932017-03-09 19:13:41 +05301534 struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001535 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1536 enum pipe pipe = crtc->pipe;
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001537 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Shashank Sharma1524e932017-03-09 19:13:41 +05301538 enum port port = intel_ddi_get_encoder_port(encoder);
1539 int type = encoder->type;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001540 uint32_t temp;
1541
Paulo Zanoniad80a812012-10-24 16:06:19 -02001542 /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
1543 temp = TRANS_DDI_FUNC_ENABLE;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001544 temp |= TRANS_DDI_SELECT_PORT(port);
Paulo Zanonidfcef252012-08-08 14:15:29 -03001545
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001546 switch (crtc_state->pipe_bpp) {
Paulo Zanonidfcef252012-08-08 14:15:29 -03001547 case 18:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001548 temp |= TRANS_DDI_BPC_6;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001549 break;
1550 case 24:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001551 temp |= TRANS_DDI_BPC_8;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001552 break;
1553 case 30:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001554 temp |= TRANS_DDI_BPC_10;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001555 break;
1556 case 36:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001557 temp |= TRANS_DDI_BPC_12;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001558 break;
1559 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001560 BUG();
Paulo Zanonidfcef252012-08-08 14:15:29 -03001561 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001562
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001563 if (crtc_state->base.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001564 temp |= TRANS_DDI_PVSYNC;
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001565 if (crtc_state->base.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001566 temp |= TRANS_DDI_PHSYNC;
Paulo Zanonif63eb7c42012-08-08 14:15:28 -03001567
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -02001568 if (cpu_transcoder == TRANSCODER_EDP) {
1569 switch (pipe) {
1570 case PIPE_A:
Paulo Zanonic7670b12013-11-02 21:07:37 -07001571 /* On Haswell, can only use the always-on power well for
1572 * eDP when not using the panel fitter, and when not
1573 * using motion blur mitigation (which we don't
1574 * support). */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01001575 if (IS_HASWELL(dev_priv) &&
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001576 (crtc_state->pch_pfit.enabled ||
1577 crtc_state->pch_pfit.force_thru))
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02001578 temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
1579 else
1580 temp |= TRANS_DDI_EDP_INPUT_A_ON;
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -02001581 break;
1582 case PIPE_B:
1583 temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
1584 break;
1585 case PIPE_C:
1586 temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
1587 break;
1588 default:
1589 BUG();
1590 break;
1591 }
1592 }
1593
Paulo Zanoni7739c332012-10-15 15:51:29 -03001594 if (type == INTEL_OUTPUT_HDMI) {
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001595 if (crtc_state->has_hdmi_sink)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001596 temp |= TRANS_DDI_MODE_SELECT_HDMI;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001597 else
Paulo Zanoniad80a812012-10-24 16:06:19 -02001598 temp |= TRANS_DDI_MODE_SELECT_DVI;
Shashank Sharma15953632017-03-13 16:54:03 +05301599
1600 if (crtc_state->hdmi_scrambling)
1601 temp |= TRANS_DDI_HDMI_SCRAMBLING_MASK;
1602 if (crtc_state->hdmi_high_tmds_clock_ratio)
1603 temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
Paulo Zanoni7739c332012-10-15 15:51:29 -03001604 } else if (type == INTEL_OUTPUT_ANALOG) {
Paulo Zanoniad80a812012-10-24 16:06:19 -02001605 temp |= TRANS_DDI_MODE_SELECT_FDI;
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001606 temp |= (crtc_state->fdi_lanes - 1) << 1;
Ville Syrjäläcca05022016-06-22 21:57:06 +03001607 } else if (type == INTEL_OUTPUT_DP ||
Paulo Zanoni7739c332012-10-15 15:51:29 -03001608 type == INTEL_OUTPUT_EDP) {
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03001609 temp |= TRANS_DDI_MODE_SELECT_DP_SST;
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001610 temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
Dave Airlie0e32b392014-05-02 14:02:48 +10001611 } else if (type == INTEL_OUTPUT_DP_MST) {
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03001612 temp |= TRANS_DDI_MODE_SELECT_DP_MST;
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001613 temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001614 } else {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001615 WARN(1, "Invalid encoder type %d for pipe %c\n",
Shashank Sharma1524e932017-03-09 19:13:41 +05301616 encoder->type, pipe_name(pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001617 }
1618
Paulo Zanoniad80a812012-10-24 16:06:19 -02001619 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001620}
1621
Paulo Zanoniad80a812012-10-24 16:06:19 -02001622void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1623 enum transcoder cpu_transcoder)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001624{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001625 i915_reg_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001626 uint32_t val = I915_READ(reg);
1627
Dave Airlie0e32b392014-05-02 14:02:48 +10001628 val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK | TRANS_DDI_DP_VC_PAYLOAD_ALLOC);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001629 val |= TRANS_DDI_PORT_NONE;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001630 I915_WRITE(reg, val);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001631}
1632
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001633bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
1634{
1635 struct drm_device *dev = intel_connector->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001636 struct drm_i915_private *dev_priv = to_i915(dev);
Shashank Sharma1524e932017-03-09 19:13:41 +05301637 struct intel_encoder *encoder = intel_connector->encoder;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001638 int type = intel_connector->base.connector_type;
Shashank Sharma1524e932017-03-09 19:13:41 +05301639 enum port port = intel_ddi_get_encoder_port(encoder);
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001640 enum pipe pipe = 0;
1641 enum transcoder cpu_transcoder;
1642 uint32_t tmp;
Imre Deake27daab2016-02-12 18:55:16 +02001643 bool ret;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001644
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001645 if (!intel_display_power_get_if_enabled(dev_priv,
Shashank Sharma1524e932017-03-09 19:13:41 +05301646 encoder->power_domain))
Paulo Zanoni882244a2014-04-01 14:55:12 -03001647 return false;
1648
Shashank Sharma1524e932017-03-09 19:13:41 +05301649 if (!encoder->get_hw_state(encoder, &pipe)) {
Imre Deake27daab2016-02-12 18:55:16 +02001650 ret = false;
1651 goto out;
1652 }
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001653
1654 if (port == PORT_A)
1655 cpu_transcoder = TRANSCODER_EDP;
1656 else
Daniel Vetter1a240d42012-11-29 22:18:51 +01001657 cpu_transcoder = (enum transcoder) pipe;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001658
1659 tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1660
1661 switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
1662 case TRANS_DDI_MODE_SELECT_HDMI:
1663 case TRANS_DDI_MODE_SELECT_DVI:
Imre Deake27daab2016-02-12 18:55:16 +02001664 ret = type == DRM_MODE_CONNECTOR_HDMIA;
1665 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001666
1667 case TRANS_DDI_MODE_SELECT_DP_SST:
Imre Deake27daab2016-02-12 18:55:16 +02001668 ret = type == DRM_MODE_CONNECTOR_eDP ||
1669 type == DRM_MODE_CONNECTOR_DisplayPort;
1670 break;
1671
Dave Airlie0e32b392014-05-02 14:02:48 +10001672 case TRANS_DDI_MODE_SELECT_DP_MST:
1673 /* if the transcoder is in MST state then
1674 * connector isn't connected */
Imre Deake27daab2016-02-12 18:55:16 +02001675 ret = false;
1676 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001677
1678 case TRANS_DDI_MODE_SELECT_FDI:
Imre Deake27daab2016-02-12 18:55:16 +02001679 ret = type == DRM_MODE_CONNECTOR_VGA;
1680 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001681
1682 default:
Imre Deake27daab2016-02-12 18:55:16 +02001683 ret = false;
1684 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001685 }
Imre Deake27daab2016-02-12 18:55:16 +02001686
1687out:
Shashank Sharma1524e932017-03-09 19:13:41 +05301688 intel_display_power_put(dev_priv, encoder->power_domain);
Imre Deake27daab2016-02-12 18:55:16 +02001689
1690 return ret;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001691}
1692
Daniel Vetter85234cd2012-07-02 13:27:29 +02001693bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
1694 enum pipe *pipe)
1695{
1696 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001697 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001698 enum port port = intel_ddi_get_encoder_port(encoder);
Daniel Vetter85234cd2012-07-02 13:27:29 +02001699 u32 tmp;
1700 int i;
Imre Deake27daab2016-02-12 18:55:16 +02001701 bool ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001702
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001703 if (!intel_display_power_get_if_enabled(dev_priv,
1704 encoder->power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02001705 return false;
1706
Imre Deake27daab2016-02-12 18:55:16 +02001707 ret = false;
1708
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001709 tmp = I915_READ(DDI_BUF_CTL(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001710
1711 if (!(tmp & DDI_BUF_CTL_ENABLE))
Imre Deake27daab2016-02-12 18:55:16 +02001712 goto out;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001713
Paulo Zanoniad80a812012-10-24 16:06:19 -02001714 if (port == PORT_A) {
1715 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001716
Paulo Zanoniad80a812012-10-24 16:06:19 -02001717 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
1718 case TRANS_DDI_EDP_INPUT_A_ON:
1719 case TRANS_DDI_EDP_INPUT_A_ONOFF:
1720 *pipe = PIPE_A;
1721 break;
1722 case TRANS_DDI_EDP_INPUT_B_ONOFF:
1723 *pipe = PIPE_B;
1724 break;
1725 case TRANS_DDI_EDP_INPUT_C_ONOFF:
1726 *pipe = PIPE_C;
1727 break;
1728 }
1729
Imre Deake27daab2016-02-12 18:55:16 +02001730 ret = true;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001731
Imre Deake27daab2016-02-12 18:55:16 +02001732 goto out;
1733 }
Dave Airlie0e32b392014-05-02 14:02:48 +10001734
Imre Deake27daab2016-02-12 18:55:16 +02001735 for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
1736 tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));
1737
1738 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(port)) {
1739 if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
1740 TRANS_DDI_MODE_SELECT_DP_MST)
1741 goto out;
1742
1743 *pipe = i;
1744 ret = true;
1745
1746 goto out;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001747 }
1748 }
1749
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001750 DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001751
Imre Deake27daab2016-02-12 18:55:16 +02001752out:
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001753 if (ret && IS_GEN9_LP(dev_priv)) {
Imre Deake93da0a2016-06-13 16:44:37 +03001754 tmp = I915_READ(BXT_PHY_CTL(port));
Imre Deake19c1eb2017-10-02 16:53:07 +03001755 if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK |
1756 BXT_PHY_LANE_POWERDOWN_ACK |
Imre Deake93da0a2016-06-13 16:44:37 +03001757 BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
1758 DRM_ERROR("Port %c enabled but PHY powered down? "
1759 "(PHY_CTL %08x)\n", port_name(port), tmp);
1760 }
1761
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001762 intel_display_power_put(dev_priv, encoder->power_domain);
Imre Deake27daab2016-02-12 18:55:16 +02001763
1764 return ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001765}
1766
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02001767static u64 intel_ddi_get_power_domains(struct intel_encoder *encoder)
1768{
1769 struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
1770 enum pipe pipe;
1771
1772 if (intel_ddi_get_hw_state(encoder, &pipe))
1773 return BIT_ULL(dig_port->ddi_io_power_domain);
1774
1775 return 0;
1776}
1777
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001778void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state)
Paulo Zanonifc914632012-10-05 12:05:54 -03001779{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001780 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001781 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Shashank Sharma1524e932017-03-09 19:13:41 +05301782 struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
1783 enum port port = intel_ddi_get_encoder_port(encoder);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001784 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001785
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001786 if (cpu_transcoder != TRANSCODER_EDP)
1787 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1788 TRANS_CLK_SEL_PORT(port));
Paulo Zanonifc914632012-10-05 12:05:54 -03001789}
1790
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001791void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
Paulo Zanonifc914632012-10-05 12:05:54 -03001792{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001793 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1794 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001795
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001796 if (cpu_transcoder != TRANSCODER_EDP)
1797 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1798 TRANS_CLK_SEL_DISABLED);
Paulo Zanonifc914632012-10-05 12:05:54 -03001799}
1800
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001801static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
1802 enum port port, uint8_t iboost)
David Weinehallf8896f52015-06-25 11:11:03 +03001803{
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001804 u32 tmp;
1805
1806 tmp = I915_READ(DISPIO_CR_TX_BMU_CR0);
1807 tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
1808 if (iboost)
1809 tmp |= iboost << BALANCE_LEG_SHIFT(port);
1810 else
1811 tmp |= BALANCE_LEG_DISABLE(port);
1812 I915_WRITE(DISPIO_CR_TX_BMU_CR0, tmp);
1813}
1814
Ville Syrjälä081dfcf2017-10-16 17:56:58 +03001815static void skl_ddi_set_iboost(struct intel_encoder *encoder,
1816 int level, enum intel_output_type type)
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001817{
1818 struct intel_digital_port *intel_dig_port = enc_to_dig_port(&encoder->base);
1819 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
1820 enum port port = intel_dig_port->port;
David Weinehallf8896f52015-06-25 11:11:03 +03001821 uint8_t iboost;
David Weinehallf8896f52015-06-25 11:11:03 +03001822
Ville Syrjälä081dfcf2017-10-16 17:56:58 +03001823 if (type == INTEL_OUTPUT_HDMI)
1824 iboost = dev_priv->vbt.ddi_port_info[port].hdmi_boost_level;
1825 else
1826 iboost = dev_priv->vbt.ddi_port_info[port].dp_boost_level;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001827
Ville Syrjälä081dfcf2017-10-16 17:56:58 +03001828 if (iboost == 0) {
1829 const struct ddi_buf_trans *ddi_translations;
1830 int n_entries;
Ville Syrjälä10afa0b2015-12-08 19:59:43 +02001831
Ville Syrjälä081dfcf2017-10-16 17:56:58 +03001832 if (type == INTEL_OUTPUT_HDMI)
Ville Syrjälä975786e2017-10-16 17:56:57 +03001833 ddi_translations = intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
Ville Syrjälä081dfcf2017-10-16 17:56:58 +03001834 else if (type == INTEL_OUTPUT_EDP)
1835 ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv, &n_entries);
1836 else
1837 ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv, &n_entries);
1838
1839 if (WARN_ON(type != INTEL_OUTPUT_HDMI &&
1840 port != PORT_A &&
1841 port != PORT_E && n_entries > 9))
1842 n_entries = 9;
1843
1844 iboost = ddi_translations[level].i_boost;
David Weinehallf8896f52015-06-25 11:11:03 +03001845 }
1846
1847 /* Make sure that the requested I_boost is valid */
1848 if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
1849 DRM_ERROR("Invalid I_boost value %u\n", iboost);
1850 return;
1851 }
1852
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001853 _skl_ddi_set_iboost(dev_priv, port, iboost);
David Weinehallf8896f52015-06-25 11:11:03 +03001854
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001855 if (port == PORT_A && intel_dig_port->max_lanes == 4)
1856 _skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
David Weinehallf8896f52015-06-25 11:11:03 +03001857}
1858
Ville Syrjälä7d4f37b2017-10-16 17:57:00 +03001859static void bxt_ddi_vswing_sequence(struct intel_encoder *encoder,
1860 int level, enum intel_output_type type)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301861{
Ville Syrjälä7d4f37b2017-10-16 17:57:00 +03001862 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301863 const struct bxt_ddi_buf_trans *ddi_translations;
Ville Syrjälä7d4f37b2017-10-16 17:57:00 +03001864 enum port port = encoder->port;
1865 int n_entries, i;
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301866
Ville Syrjälä7d4f37b2017-10-16 17:57:00 +03001867 if (type == INTEL_OUTPUT_HDMI)
1868 ddi_translations = bxt_get_buf_trans_hdmi(dev_priv, &n_entries);
1869 else if (type == INTEL_OUTPUT_EDP)
1870 ddi_translations = bxt_get_buf_trans_edp(dev_priv, &n_entries);
1871 else
1872 ddi_translations = bxt_get_buf_trans_dp(dev_priv, &n_entries);
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301873
1874 /* Check if default value has to be used */
1875 if (level >= n_entries ||
1876 (type == INTEL_OUTPUT_HDMI && level == HDMI_LEVEL_SHIFT_UNKNOWN)) {
1877 for (i = 0; i < n_entries; i++) {
1878 if (ddi_translations[i].default_index) {
1879 level = i;
1880 break;
1881 }
1882 }
1883 }
1884
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03001885 bxt_ddi_phy_set_signal_level(dev_priv, port,
1886 ddi_translations[level].margin,
1887 ddi_translations[level].scale,
1888 ddi_translations[level].enable,
1889 ddi_translations[level].deemphasis);
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301890}
1891
Ville Syrjäläffe51112017-02-23 19:49:01 +02001892u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder)
1893{
1894 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1895 int n_entries;
1896
Rodrigo Vivi5fcf34b2017-08-31 07:53:56 -07001897 if (IS_CANNONLAKE(dev_priv)) {
1898 if (encoder->type == INTEL_OUTPUT_EDP)
1899 cnl_get_buf_trans_edp(dev_priv, &n_entries);
1900 else
1901 cnl_get_buf_trans_dp(dev_priv, &n_entries);
Ville Syrjälä7d4f37b2017-10-16 17:57:00 +03001902 } else if (IS_GEN9_LP(dev_priv)) {
1903 if (encoder->type == INTEL_OUTPUT_EDP)
1904 bxt_get_buf_trans_edp(dev_priv, &n_entries);
1905 else
1906 bxt_get_buf_trans_dp(dev_priv, &n_entries);
Rodrigo Vivi5fcf34b2017-08-31 07:53:56 -07001907 } else {
1908 if (encoder->type == INTEL_OUTPUT_EDP)
1909 intel_ddi_get_buf_trans_edp(dev_priv, &n_entries);
1910 else
1911 intel_ddi_get_buf_trans_dp(dev_priv, &n_entries);
1912 }
Ville Syrjäläffe51112017-02-23 19:49:01 +02001913
1914 if (WARN_ON(n_entries < 1))
1915 n_entries = 1;
1916 if (WARN_ON(n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
1917 n_entries = ARRAY_SIZE(index_to_dp_signal_levels);
1918
1919 return index_to_dp_signal_levels[n_entries - 1] &
1920 DP_TRAIN_VOLTAGE_SWING_MASK;
1921}
1922
Ville Syrjäläf3cf4ba2017-10-16 17:57:01 +03001923static void cnl_ddi_vswing_program(struct intel_encoder *encoder,
1924 int level, enum intel_output_type type)
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001925{
Ville Syrjäläf3cf4ba2017-10-16 17:57:01 +03001926 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1927 enum port port = intel_ddi_get_encoder_port(encoder);
1928 const struct cnl_ddi_buf_trans *ddi_translations;
1929 int n_entries, ln;
1930 u32 val;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001931
Ville Syrjäläf3cf4ba2017-10-16 17:57:01 +03001932 if (type == INTEL_OUTPUT_HDMI)
Rodrigo Vivicc9cabf2017-08-29 16:22:27 -07001933 ddi_translations = cnl_get_buf_trans_hdmi(dev_priv, &n_entries);
Ville Syrjäläf3cf4ba2017-10-16 17:57:01 +03001934 else if (type == INTEL_OUTPUT_EDP)
Rodrigo Vivicc9cabf2017-08-29 16:22:27 -07001935 ddi_translations = cnl_get_buf_trans_edp(dev_priv, &n_entries);
Ville Syrjäläf3cf4ba2017-10-16 17:57:01 +03001936 else
1937 ddi_translations = cnl_get_buf_trans_dp(dev_priv, &n_entries);
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001938
Rodrigo Vivicc9cabf2017-08-29 16:22:27 -07001939 if (WARN_ON(ddi_translations == NULL))
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001940 return;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001941
1942 if (level >= n_entries) {
1943 DRM_DEBUG_KMS("DDI translation not found for level %d. Using %d instead.", level, n_entries - 1);
1944 level = n_entries - 1;
1945 }
1946
1947 /* Set PORT_TX_DW5 Scaling Mode Sel to 010b. */
1948 val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001949 val &= ~SCALING_MODE_SEL_MASK;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001950 val |= SCALING_MODE_SEL(2);
1951 I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
1952
1953 /* Program PORT_TX_DW2 */
1954 val = I915_READ(CNL_PORT_TX_DW2_LN0(port));
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001955 val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
1956 RCOMP_SCALAR_MASK);
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001957 val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
1958 val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
1959 /* Rcomp scalar is fixed as 0x98 for every table entry */
1960 val |= RCOMP_SCALAR(0x98);
1961 I915_WRITE(CNL_PORT_TX_DW2_GRP(port), val);
1962
Ville Syrjälä20303eb2017-09-18 21:25:36 +03001963 /* Program PORT_TX_DW4 */
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001964 /* We cannot write to GRP. It would overrite individual loadgen */
1965 for (ln = 0; ln < 4; ln++) {
1966 val = I915_READ(CNL_PORT_TX_DW4_LN(port, ln));
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001967 val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
1968 CURSOR_COEFF_MASK);
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001969 val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
1970 val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
1971 val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
1972 I915_WRITE(CNL_PORT_TX_DW4_LN(port, ln), val);
1973 }
1974
Ville Syrjälä20303eb2017-09-18 21:25:36 +03001975 /* Program PORT_TX_DW5 */
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001976 /* All DW5 values are fixed for every table entry */
1977 val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001978 val &= ~RTERM_SELECT_MASK;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001979 val |= RTERM_SELECT(6);
1980 val |= TAP3_DISABLE;
1981 I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
1982
Ville Syrjälä20303eb2017-09-18 21:25:36 +03001983 /* Program PORT_TX_DW7 */
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001984 val = I915_READ(CNL_PORT_TX_DW7_LN0(port));
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001985 val &= ~N_SCALAR_MASK;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001986 val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
1987 I915_WRITE(CNL_PORT_TX_DW7_GRP(port), val);
1988}
1989
Ville Syrjäläf3cf4ba2017-10-16 17:57:01 +03001990static void cnl_ddi_vswing_sequence(struct intel_encoder *encoder,
1991 int level, enum intel_output_type type)
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001992{
Clint Taylor0091abc2017-06-09 15:26:09 -07001993 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Clint Taylor0091abc2017-06-09 15:26:09 -07001994 enum port port = intel_ddi_get_encoder_port(encoder);
Ville Syrjäläf3cf4ba2017-10-16 17:57:01 +03001995 int width, rate, ln;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001996 u32 val;
Clint Taylor0091abc2017-06-09 15:26:09 -07001997
Ville Syrjäläf3cf4ba2017-10-16 17:57:01 +03001998 if (type == INTEL_OUTPUT_HDMI) {
1999 width = 4;
2000 rate = 0; /* Rate is always < than 6GHz for HDMI */
2001 } else {
2002 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2003
Clint Taylor0091abc2017-06-09 15:26:09 -07002004 width = intel_dp->lane_count;
2005 rate = intel_dp->link_rate;
Clint Taylor0091abc2017-06-09 15:26:09 -07002006 }
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07002007
2008 /*
2009 * 1. If port type is eDP or DP,
2010 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
2011 * else clear to 0b.
2012 */
2013 val = I915_READ(CNL_PORT_PCS_DW1_LN0(port));
Ville Syrjäläf3cf4ba2017-10-16 17:57:01 +03002014 if (type != INTEL_OUTPUT_HDMI)
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07002015 val |= COMMON_KEEPER_EN;
2016 else
2017 val &= ~COMMON_KEEPER_EN;
2018 I915_WRITE(CNL_PORT_PCS_DW1_GRP(port), val);
2019
2020 /* 2. Program loadgen select */
2021 /*
Clint Taylor0091abc2017-06-09 15:26:09 -07002022 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
2023 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
2024 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
2025 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07002026 */
Clint Taylor0091abc2017-06-09 15:26:09 -07002027 for (ln = 0; ln <= 3; ln++) {
2028 val = I915_READ(CNL_PORT_TX_DW4_LN(port, ln));
2029 val &= ~LOADGEN_SELECT;
2030
Navare, Manasi Da8e45a12017-07-17 15:05:22 -07002031 if ((rate <= 600000 && width == 4 && ln >= 1) ||
2032 (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
Clint Taylor0091abc2017-06-09 15:26:09 -07002033 val |= LOADGEN_SELECT;
2034 }
2035 I915_WRITE(CNL_PORT_TX_DW4_LN(port, ln), val);
2036 }
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07002037
2038 /* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
2039 val = I915_READ(CNL_PORT_CL1CM_DW5);
2040 val |= SUS_CLOCK_CONFIG;
2041 I915_WRITE(CNL_PORT_CL1CM_DW5, val);
2042
2043 /* 4. Clear training enable to change swing values */
2044 val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
2045 val &= ~TX_TRAINING_EN;
2046 I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
2047
2048 /* 5. Program swing and de-emphasis */
Ville Syrjäläf3cf4ba2017-10-16 17:57:01 +03002049 cnl_ddi_vswing_program(encoder, level, type);
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07002050
2051 /* 6. Set training enable to trigger update */
2052 val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
2053 val |= TX_TRAINING_EN;
2054 I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
2055}
2056
David Weinehallf8896f52015-06-25 11:11:03 +03002057static uint32_t translate_signal_level(int signal_levels)
2058{
Ville Syrjälä97eeb872017-02-23 19:35:06 +02002059 int i;
David Weinehallf8896f52015-06-25 11:11:03 +03002060
Ville Syrjälä97eeb872017-02-23 19:35:06 +02002061 for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
2062 if (index_to_dp_signal_levels[i] == signal_levels)
2063 return i;
David Weinehallf8896f52015-06-25 11:11:03 +03002064 }
2065
Ville Syrjälä97eeb872017-02-23 19:35:06 +02002066 WARN(1, "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
2067 signal_levels);
2068
2069 return 0;
David Weinehallf8896f52015-06-25 11:11:03 +03002070}
2071
Rodrigo Vivi1b6e2fd2017-08-29 16:22:23 -07002072static uint32_t intel_ddi_dp_level(struct intel_dp *intel_dp)
2073{
2074 uint8_t train_set = intel_dp->train_set[0];
2075 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2076 DP_TRAIN_PRE_EMPHASIS_MASK);
2077
2078 return translate_signal_level(signal_levels);
2079}
2080
Rodrigo Vivid509af62017-08-29 16:22:24 -07002081u32 bxt_signal_levels(struct intel_dp *intel_dp)
David Weinehallf8896f52015-06-25 11:11:03 +03002082{
2083 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02002084 struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
David Weinehallf8896f52015-06-25 11:11:03 +03002085 struct intel_encoder *encoder = &dport->base;
Rodrigo Vivid509af62017-08-29 16:22:24 -07002086 u32 level = intel_ddi_dp_level(intel_dp);
2087
2088 if (IS_CANNONLAKE(dev_priv))
Ville Syrjäläf3cf4ba2017-10-16 17:57:01 +03002089 cnl_ddi_vswing_sequence(encoder, level, encoder->type);
Rodrigo Vivid509af62017-08-29 16:22:24 -07002090 else
Ville Syrjälä7d4f37b2017-10-16 17:57:00 +03002091 bxt_ddi_vswing_sequence(encoder, level, encoder->type);
Rodrigo Vivid509af62017-08-29 16:22:24 -07002092
2093 return 0;
2094}
2095
2096uint32_t ddi_signal_levels(struct intel_dp *intel_dp)
2097{
2098 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2099 struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
2100 struct intel_encoder *encoder = &dport->base;
Rodrigo Vivi1b6e2fd2017-08-29 16:22:23 -07002101 uint32_t level = intel_ddi_dp_level(intel_dp);
David Weinehallf8896f52015-06-25 11:11:03 +03002102
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002103 if (IS_GEN9_BC(dev_priv))
Ville Syrjälä081dfcf2017-10-16 17:56:58 +03002104 skl_ddi_set_iboost(encoder, level, encoder->type);
Rodrigo Vivid509af62017-08-29 16:22:24 -07002105
David Weinehallf8896f52015-06-25 11:11:03 +03002106 return DDI_BUF_TRANS_SELECT(level);
2107}
2108
Paulo Zanonid7c530b2017-03-30 17:57:52 -03002109static void intel_ddi_clk_select(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002110 const struct intel_shared_dpll *pll)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03002111{
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03002112 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2113 enum port port = intel_ddi_get_encoder_port(encoder);
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07002114 uint32_t val;
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02002115
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07002116 if (WARN_ON(!pll))
2117 return;
2118
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07002119 if (IS_CANNONLAKE(dev_priv)) {
2120 /* Configure DPCLKA_CFGCR0 to map the DPLL to the DDI. */
2121 val = I915_READ(DPCLKA_CFGCR0);
2122 val |= DPCLKA_CFGCR0_DDI_CLK_SEL(pll->id, port);
2123 I915_WRITE(DPCLKA_CFGCR0, val);
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00002124
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07002125 /*
2126 * Configure DPCLKA_CFGCR0 to turn on the clock for the DDI.
2127 * This step and the step before must be done with separate
2128 * register writes.
2129 */
2130 val = I915_READ(DPCLKA_CFGCR0);
Rodrigo Vivi87145d92017-10-03 15:08:58 -07002131 val &= ~DPCLKA_CFGCR0_DDI_CLK_OFF(port);
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07002132 I915_WRITE(DPCLKA_CFGCR0, val);
2133 } else if (IS_GEN9_BC(dev_priv)) {
Damien Lespiau5416d872014-11-14 17:24:33 +00002134 /* DDI -> PLL mapping */
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00002135 val = I915_READ(DPLL_CTRL2);
2136
2137 val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
2138 DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07002139 val |= (DPLL_CTRL2_DDI_CLK_SEL(pll->id, port) |
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00002140 DPLL_CTRL2_DDI_SEL_OVERRIDE(port));
2141
2142 I915_WRITE(DPLL_CTRL2, val);
Damien Lespiau5416d872014-11-14 17:24:33 +00002143
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03002144 } else if (INTEL_INFO(dev_priv)->gen < 9) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07002145 I915_WRITE(PORT_CLK_SEL(port), hsw_pll_to_ddi_pll_sel(pll));
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00002146 }
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03002147}
2148
Ville Syrjälä6b8506d2017-10-10 15:12:00 +03002149static void intel_ddi_clk_disable(struct intel_encoder *encoder)
2150{
2151 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2152 enum port port = intel_ddi_get_encoder_port(encoder);
2153
2154 if (IS_CANNONLAKE(dev_priv))
2155 I915_WRITE(DPCLKA_CFGCR0, I915_READ(DPCLKA_CFGCR0) |
2156 DPCLKA_CFGCR0_DDI_CLK_OFF(port));
2157 else if (IS_GEN9_BC(dev_priv))
2158 I915_WRITE(DPLL_CTRL2, I915_READ(DPLL_CTRL2) |
2159 DPLL_CTRL2_DDI_CLK_OFF(port));
2160 else if (INTEL_GEN(dev_priv) < 9)
2161 I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
2162}
2163
Manasi Navareba88d152016-09-01 15:08:08 -07002164static void intel_ddi_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä45e03272017-10-10 15:12:06 +03002165 const struct intel_crtc_state *crtc_state,
2166 const struct drm_connector_state *conn_state)
Manasi Navareba88d152016-09-01 15:08:08 -07002167{
2168 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2169 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2170 enum port port = intel_ddi_get_encoder_port(encoder);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002171 struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
Ville Syrjälä45e03272017-10-10 15:12:06 +03002172 bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
Rodrigo Vivi381f9572017-08-29 16:22:26 -07002173 uint32_t level = intel_ddi_dp_level(intel_dp);
Manasi Navareba88d152016-09-01 15:08:08 -07002174
Ville Syrjälä45e03272017-10-10 15:12:06 +03002175 WARN_ON(is_mst && (port == PORT_A || port == PORT_E));
Ander Conselvan de Oliveirae081c842017-03-02 14:58:57 +02002176
Ville Syrjälä45e03272017-10-10 15:12:06 +03002177 intel_dp_set_link_params(intel_dp, crtc_state->port_clock,
2178 crtc_state->lane_count, is_mst);
Ville Syrjälä680b71c2017-10-10 15:12:04 +03002179
2180 intel_edp_panel_on(intel_dp);
Manasi Navareba88d152016-09-01 15:08:08 -07002181
Ville Syrjälä45e03272017-10-10 15:12:06 +03002182 intel_ddi_clk_select(encoder, crtc_state->shared_dpll);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002183
2184 intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);
2185
Rodrigo Vivi381f9572017-08-29 16:22:26 -07002186 if (IS_CANNONLAKE(dev_priv))
Ville Syrjäläf3cf4ba2017-10-16 17:57:01 +03002187 cnl_ddi_vswing_sequence(encoder, level, encoder->type);
Rodrigo Vivi381f9572017-08-29 16:22:26 -07002188 else if (IS_GEN9_LP(dev_priv))
Ville Syrjälä7d4f37b2017-10-16 17:57:00 +03002189 bxt_ddi_vswing_sequence(encoder, level, encoder->type);
Rodrigo Vivi381f9572017-08-29 16:22:26 -07002190 else
Rodrigo Vivi2f7460a2017-08-29 16:22:25 -07002191 intel_prepare_dp_ddi_buffers(encoder);
2192
Manasi Navareba88d152016-09-01 15:08:08 -07002193 intel_ddi_init_dp_buf_reg(encoder);
Ville Syrjälä45e03272017-10-10 15:12:06 +03002194 if (!is_mst)
Dhinakaran Pandiyan5ea23552017-10-03 17:22:11 +03002195 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Manasi Navareba88d152016-09-01 15:08:08 -07002196 intel_dp_start_link_train(intel_dp);
2197 if (port != PORT_A || INTEL_GEN(dev_priv) >= 9)
2198 intel_dp_stop_link_train(intel_dp);
2199}
2200
2201static void intel_ddi_pre_enable_hdmi(struct intel_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +01002202 const struct intel_crtc_state *crtc_state,
Ville Syrjälä45e03272017-10-10 15:12:06 +03002203 const struct drm_connector_state *conn_state)
Manasi Navareba88d152016-09-01 15:08:08 -07002204{
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002205 struct intel_digital_port *intel_dig_port = enc_to_dig_port(&encoder->base);
2206 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Manasi Navareba88d152016-09-01 15:08:08 -07002207 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Manasi Navareba88d152016-09-01 15:08:08 -07002208 enum port port = intel_ddi_get_encoder_port(encoder);
2209 int level = intel_ddi_hdmi_level(dev_priv, port);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002210 struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
Manasi Navareba88d152016-09-01 15:08:08 -07002211
2212 intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
Ville Syrjälä45e03272017-10-10 15:12:06 +03002213 intel_ddi_clk_select(encoder, crtc_state->shared_dpll);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002214
2215 intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);
2216
Rodrigo Vivi2f7460a2017-08-29 16:22:25 -07002217 if (IS_CANNONLAKE(dev_priv))
Ville Syrjäläf3cf4ba2017-10-16 17:57:01 +03002218 cnl_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002219 else if (IS_GEN9_LP(dev_priv))
Ville Syrjälä7d4f37b2017-10-16 17:57:00 +03002220 bxt_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI);
Rodrigo Vivi2f7460a2017-08-29 16:22:25 -07002221 else
Ville Syrjälä7ea79332017-10-16 17:56:59 +03002222 intel_prepare_hdmi_ddi_buffers(encoder, level);
Rodrigo Vivi2f7460a2017-08-29 16:22:25 -07002223
2224 if (IS_GEN9_BC(dev_priv))
Ville Syrjälä081dfcf2017-10-16 17:56:58 +03002225 skl_ddi_set_iboost(encoder, level, INTEL_OUTPUT_HDMI);
Manasi Navareba88d152016-09-01 15:08:08 -07002226
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002227 intel_dig_port->set_infoframes(&encoder->base,
Ville Syrjälä45e03272017-10-10 15:12:06 +03002228 crtc_state->has_infoframe,
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002229 crtc_state, conn_state);
Manasi Navareba88d152016-09-01 15:08:08 -07002230}
2231
Shashank Sharma1524e932017-03-09 19:13:41 +05302232static void intel_ddi_pre_enable(struct intel_encoder *encoder,
Ville Syrjälä45e03272017-10-10 15:12:06 +03002233 const struct intel_crtc_state *crtc_state,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002234 const struct drm_connector_state *conn_state)
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03002235{
Ville Syrjälä45e03272017-10-10 15:12:06 +03002236 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2237 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2238 enum pipe pipe = crtc->pipe;
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +02002239
Ville Syrjälä45e03272017-10-10 15:12:06 +03002240 WARN_ON(crtc_state->has_pch_encoder);
Jani Nikula364a3fe2017-10-05 13:52:12 +03002241
2242 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
2243
Ville Syrjälä45e03272017-10-10 15:12:06 +03002244 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
2245 intel_ddi_pre_enable_hdmi(encoder, crtc_state, conn_state);
2246 else
2247 intel_ddi_pre_enable_dp(encoder, crtc_state, conn_state);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03002248}
2249
Ville Syrjäläe725f642017-10-10 15:12:01 +03002250static void intel_disable_ddi_buf(struct intel_encoder *encoder)
2251{
2252 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2253 enum port port = intel_ddi_get_encoder_port(encoder);
2254 bool wait = false;
2255 u32 val;
2256
2257 val = I915_READ(DDI_BUF_CTL(port));
2258 if (val & DDI_BUF_CTL_ENABLE) {
2259 val &= ~DDI_BUF_CTL_ENABLE;
2260 I915_WRITE(DDI_BUF_CTL(port), val);
2261 wait = true;
2262 }
2263
2264 val = I915_READ(DP_TP_CTL(port));
2265 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
2266 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
2267 I915_WRITE(DP_TP_CTL(port), val);
2268
2269 if (wait)
2270 intel_wait_ddi_buf_idle(dev_priv, port);
2271}
2272
Ville Syrjäläf45f3da2017-10-10 15:12:03 +03002273static void intel_ddi_post_disable_dp(struct intel_encoder *encoder,
2274 const struct intel_crtc_state *old_crtc_state,
2275 const struct drm_connector_state *old_conn_state)
2276{
2277 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2278 struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
2279 struct intel_dp *intel_dp = &dig_port->dp;
2280 /*
2281 * old_crtc_state and old_conn_state are NULL when called from
2282 * DP_MST. The main connector associated with this port is never
2283 * bound to a crtc for MST.
2284 */
2285 bool is_mst = !old_crtc_state;
2286
2287 /*
2288 * Power down sink before disabling the port, otherwise we end
2289 * up getting interrupts from the sink on detecting link loss.
2290 */
2291 if (!is_mst)
2292 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2293
2294 intel_disable_ddi_buf(encoder);
2295
2296 intel_edp_panel_vdd_on(intel_dp);
2297 intel_edp_panel_off(intel_dp);
2298
2299 intel_display_power_put(dev_priv, dig_port->ddi_io_power_domain);
2300
2301 intel_ddi_clk_disable(encoder);
2302}
2303
2304static void intel_ddi_post_disable_hdmi(struct intel_encoder *encoder,
2305 const struct intel_crtc_state *old_crtc_state,
2306 const struct drm_connector_state *old_conn_state)
2307{
2308 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2309 struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
2310 struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
2311
2312 intel_disable_ddi_buf(encoder);
2313
2314 dig_port->set_infoframes(&encoder->base, false,
2315 old_crtc_state, old_conn_state);
2316
2317 intel_display_power_put(dev_priv, dig_port->ddi_io_power_domain);
2318
2319 intel_ddi_clk_disable(encoder);
2320
2321 intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
2322}
2323
2324static void intel_ddi_post_disable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002325 const struct intel_crtc_state *old_crtc_state,
2326 const struct drm_connector_state *old_conn_state)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03002327{
Ville Syrjäläf45f3da2017-10-10 15:12:03 +03002328 /*
2329 * old_crtc_state and old_conn_state are NULL when called from
2330 * DP_MST. The main connector associated with this port is never
2331 * bound to a crtc for MST.
2332 */
2333 if (old_crtc_state &&
2334 intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
2335 intel_ddi_post_disable_hdmi(encoder,
2336 old_crtc_state, old_conn_state);
2337 else
2338 intel_ddi_post_disable_dp(encoder,
2339 old_crtc_state, old_conn_state);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03002340}
2341
Shashank Sharma1524e932017-03-09 19:13:41 +05302342void intel_ddi_fdi_post_disable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002343 const struct intel_crtc_state *old_crtc_state,
2344 const struct drm_connector_state *old_conn_state)
Maarten Lankhorstb7076542016-08-23 16:18:08 +02002345{
Shashank Sharma1524e932017-03-09 19:13:41 +05302346 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02002347 uint32_t val;
2348
2349 /*
2350 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
2351 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
2352 * step 13 is the correct place for it. Step 18 is where it was
2353 * originally before the BUN.
2354 */
2355 val = I915_READ(FDI_RX_CTL(PIPE_A));
2356 val &= ~FDI_RX_ENABLE;
2357 I915_WRITE(FDI_RX_CTL(PIPE_A), val);
2358
Ville Syrjäläfb0bd3b2017-10-10 15:12:02 +03002359 intel_disable_ddi_buf(encoder);
2360 intel_ddi_clk_disable(encoder);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02002361
2362 val = I915_READ(FDI_RX_MISC(PIPE_A));
2363 val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
2364 val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
2365 I915_WRITE(FDI_RX_MISC(PIPE_A), val);
2366
2367 val = I915_READ(FDI_RX_CTL(PIPE_A));
2368 val &= ~FDI_PCDCLK;
2369 I915_WRITE(FDI_RX_CTL(PIPE_A), val);
2370
2371 val = I915_READ(FDI_RX_CTL(PIPE_A));
2372 val &= ~FDI_RX_PLL_ENABLE;
2373 I915_WRITE(FDI_RX_CTL(PIPE_A), val);
2374}
2375
Ville Syrjälä15d05f02017-10-10 15:12:07 +03002376static void intel_enable_ddi_dp(struct intel_encoder *encoder,
2377 const struct intel_crtc_state *crtc_state,
2378 const struct drm_connector_state *conn_state)
2379{
2380 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2381 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2382 enum port port = intel_ddi_get_encoder_port(encoder);
2383
2384 if (port == PORT_A && INTEL_GEN(dev_priv) < 9)
2385 intel_dp_stop_link_train(intel_dp);
2386
2387 intel_edp_backlight_on(crtc_state, conn_state);
2388 intel_psr_enable(intel_dp, crtc_state);
2389 intel_edp_drrs_enable(intel_dp, crtc_state);
2390
2391 if (crtc_state->has_audio)
2392 intel_audio_codec_enable(encoder, crtc_state, conn_state);
2393}
2394
2395static void intel_enable_ddi_hdmi(struct intel_encoder *encoder,
2396 const struct intel_crtc_state *crtc_state,
2397 const struct drm_connector_state *conn_state)
2398{
2399 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2400 struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
2401 enum port port = intel_ddi_get_encoder_port(encoder);
2402
2403 intel_hdmi_handle_sink_scrambling(encoder,
2404 conn_state->connector,
2405 crtc_state->hdmi_high_tmds_clock_ratio,
2406 crtc_state->hdmi_scrambling);
2407
2408 /* In HDMI/DVI mode, the port width, and swing/emphasis values
2409 * are ignored so nothing special needs to be done besides
2410 * enabling the port.
2411 */
2412 I915_WRITE(DDI_BUF_CTL(port),
2413 dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE);
2414
2415 if (crtc_state->has_audio)
2416 intel_audio_codec_enable(encoder, crtc_state, conn_state);
2417}
2418
2419static void intel_enable_ddi(struct intel_encoder *encoder,
2420 const struct intel_crtc_state *crtc_state,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002421 const struct drm_connector_state *conn_state)
Eugeni Dodonov72662e12012-05-09 15:37:31 -03002422{
Ville Syrjälä15d05f02017-10-10 15:12:07 +03002423 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
2424 intel_enable_ddi_hdmi(encoder, crtc_state, conn_state);
2425 else
2426 intel_enable_ddi_dp(encoder, crtc_state, conn_state);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02002427}
2428
Ville Syrjälä33f083f2017-10-10 15:12:05 +03002429static void intel_disable_ddi_dp(struct intel_encoder *encoder,
2430 const struct intel_crtc_state *old_crtc_state,
2431 const struct drm_connector_state *old_conn_state)
2432{
2433 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2434
2435 if (old_crtc_state->has_audio)
2436 intel_audio_codec_disable(encoder);
2437
2438 intel_edp_drrs_disable(intel_dp, old_crtc_state);
2439 intel_psr_disable(intel_dp, old_crtc_state);
2440 intel_edp_backlight_off(old_conn_state);
2441}
2442
2443static void intel_disable_ddi_hdmi(struct intel_encoder *encoder,
2444 const struct intel_crtc_state *old_crtc_state,
2445 const struct drm_connector_state *old_conn_state)
2446{
2447 if (old_crtc_state->has_audio)
2448 intel_audio_codec_disable(encoder);
2449
2450 intel_hdmi_handle_sink_scrambling(encoder,
2451 old_conn_state->connector,
2452 false, false);
2453}
2454
2455static void intel_disable_ddi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002456 const struct intel_crtc_state *old_crtc_state,
2457 const struct drm_connector_state *old_conn_state)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02002458{
Ville Syrjälä33f083f2017-10-10 15:12:05 +03002459 if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
2460 intel_disable_ddi_hdmi(encoder, old_crtc_state, old_conn_state);
2461 else
2462 intel_disable_ddi_dp(encoder, old_crtc_state, old_conn_state);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03002463}
Paulo Zanoni79f689a2012-10-05 12:05:52 -03002464
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002465static void bxt_ddi_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002466 const struct intel_crtc_state *pipe_config,
2467 const struct drm_connector_state *conn_state)
Imre Deak95a7a2a2016-06-13 16:44:35 +03002468{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02002469 uint8_t mask = pipe_config->lane_lat_optim_mask;
Imre Deak95a7a2a2016-06-13 16:44:35 +03002470
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03002471 bxt_ddi_phy_set_lane_optim_mask(encoder, mask);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002472}
2473
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03002474void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp)
Paulo Zanonic19b0662012-10-15 15:51:41 -03002475{
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03002476 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2477 struct drm_i915_private *dev_priv =
2478 to_i915(intel_dig_port->base.base.dev);
Paulo Zanoni174edf12012-10-26 19:05:50 -02002479 enum port port = intel_dig_port->port;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002480 uint32_t val;
Syam Sidhardhanf3e227d2013-02-25 04:05:38 +05302481 bool wait = false;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002482
2483 if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
2484 val = I915_READ(DDI_BUF_CTL(port));
2485 if (val & DDI_BUF_CTL_ENABLE) {
2486 val &= ~DDI_BUF_CTL_ENABLE;
2487 I915_WRITE(DDI_BUF_CTL(port), val);
2488 wait = true;
2489 }
2490
2491 val = I915_READ(DP_TP_CTL(port));
2492 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
2493 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
2494 I915_WRITE(DP_TP_CTL(port), val);
2495 POSTING_READ(DP_TP_CTL(port));
2496
2497 if (wait)
2498 intel_wait_ddi_buf_idle(dev_priv, port);
2499 }
2500
Dave Airlie0e32b392014-05-02 14:02:48 +10002501 val = DP_TP_CTL_ENABLE |
Paulo Zanonic19b0662012-10-15 15:51:41 -03002502 DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03002503 if (intel_dp->link_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10002504 val |= DP_TP_CTL_MODE_MST;
2505 else {
2506 val |= DP_TP_CTL_MODE_SST;
2507 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2508 val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
2509 }
Paulo Zanonic19b0662012-10-15 15:51:41 -03002510 I915_WRITE(DP_TP_CTL(port), val);
2511 POSTING_READ(DP_TP_CTL(port));
2512
2513 intel_dp->DP |= DDI_BUF_CTL_ENABLE;
2514 I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
2515 POSTING_READ(DDI_BUF_CTL(port));
2516
2517 udelay(600);
2518}
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002519
Libin Yang9935f7f2016-11-28 20:07:06 +08002520bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
2521 struct intel_crtc *intel_crtc)
2522{
2523 u32 temp;
2524
2525 if (intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO)) {
2526 temp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
2527 if (temp & AUDIO_OUTPUT_ENABLE(intel_crtc->pipe))
2528 return true;
2529 }
2530 return false;
2531}
2532
Ville Syrjälä6801c182013-09-24 14:24:05 +03002533void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002534 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002535{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002536 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002537 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira0cb09a92015-01-30 12:17:23 +02002538 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002539 struct intel_digital_port *intel_dig_port;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002540 u32 temp, flags = 0;
2541
Jani Nikula4d1de972016-03-18 17:05:42 +02002542 /* XXX: DSI transcoder paranoia */
2543 if (WARN_ON(transcoder_is_dsi(cpu_transcoder)))
2544 return;
2545
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002546 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
2547 if (temp & TRANS_DDI_PHSYNC)
2548 flags |= DRM_MODE_FLAG_PHSYNC;
2549 else
2550 flags |= DRM_MODE_FLAG_NHSYNC;
2551 if (temp & TRANS_DDI_PVSYNC)
2552 flags |= DRM_MODE_FLAG_PVSYNC;
2553 else
2554 flags |= DRM_MODE_FLAG_NVSYNC;
2555
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002556 pipe_config->base.adjusted_mode.flags |= flags;
Ville Syrjälä42571ae2013-09-06 23:29:00 +03002557
2558 switch (temp & TRANS_DDI_BPC_MASK) {
2559 case TRANS_DDI_BPC_6:
2560 pipe_config->pipe_bpp = 18;
2561 break;
2562 case TRANS_DDI_BPC_8:
2563 pipe_config->pipe_bpp = 24;
2564 break;
2565 case TRANS_DDI_BPC_10:
2566 pipe_config->pipe_bpp = 30;
2567 break;
2568 case TRANS_DDI_BPC_12:
2569 pipe_config->pipe_bpp = 36;
2570 break;
2571 default:
2572 break;
2573 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002574
2575 switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
2576 case TRANS_DDI_MODE_SELECT_HDMI:
Daniel Vetter6897b4b2014-04-24 23:54:47 +02002577 pipe_config->has_hdmi_sink = true;
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002578 intel_dig_port = enc_to_dig_port(&encoder->base);
Daniel Vetterbbd440f2014-11-20 22:33:59 +01002579
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002580 if (intel_dig_port->infoframe_enabled(&encoder->base, pipe_config))
Daniel Vetterbbd440f2014-11-20 22:33:59 +01002581 pipe_config->has_infoframe = true;
Shashank Sharma15953632017-03-13 16:54:03 +05302582
2583 if ((temp & TRANS_DDI_HDMI_SCRAMBLING_MASK) ==
2584 TRANS_DDI_HDMI_SCRAMBLING_MASK)
2585 pipe_config->hdmi_scrambling = true;
2586 if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
2587 pipe_config->hdmi_high_tmds_clock_ratio = true;
Ander Conselvan de Oliveirad4d62792016-04-27 15:44:16 +03002588 /* fall through */
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002589 case TRANS_DDI_MODE_SELECT_DVI:
Ander Conselvan de Oliveirad4d62792016-04-27 15:44:16 +03002590 pipe_config->lane_count = 4;
2591 break;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002592 case TRANS_DDI_MODE_SELECT_FDI:
2593 break;
2594 case TRANS_DDI_MODE_SELECT_DP_SST:
2595 case TRANS_DDI_MODE_SELECT_DP_MST:
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002596 pipe_config->lane_count =
2597 ((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002598 intel_dp_get_m_n(intel_crtc, pipe_config);
2599 break;
2600 default:
2601 break;
2602 }
Daniel Vetter10214422013-11-18 07:38:16 +01002603
Libin Yang9935f7f2016-11-28 20:07:06 +08002604 pipe_config->has_audio =
2605 intel_ddi_is_audio_enabled(dev_priv, intel_crtc);
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002606
Jani Nikula6aa23e62016-03-24 17:50:20 +02002607 if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
2608 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Daniel Vetter10214422013-11-18 07:38:16 +01002609 /*
2610 * This is a big fat ugly hack.
2611 *
2612 * Some machines in UEFI boot mode provide us a VBT that has 18
2613 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2614 * unknown we fail to light up. Yet the same BIOS boots up with
2615 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2616 * max, not what it tells us to use.
2617 *
2618 * Note: This will still be broken if the eDP panel is not lit
2619 * up by the BIOS, and thus we can't get the mode at module
2620 * load.
2621 */
2622 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002623 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2624 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Daniel Vetter10214422013-11-18 07:38:16 +01002625 }
Jesse Barnes11578552014-01-21 12:42:10 -08002626
Damien Lespiau22606a12014-12-12 14:26:57 +00002627 intel_ddi_clock_get(encoder, pipe_config);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002628
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002629 if (IS_GEN9_LP(dev_priv))
Imre Deak95a7a2a2016-06-13 16:44:35 +03002630 pipe_config->lane_lat_optim_mask =
2631 bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002632}
2633
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002634static bool intel_ddi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02002635 struct intel_crtc_state *pipe_config,
2636 struct drm_connector_state *conn_state)
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002637{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002638 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002639 int type = encoder->type;
Daniel Vettereccb1402013-05-22 00:50:22 +02002640 int port = intel_ddi_get_encoder_port(encoder);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002641 int ret;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002642
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002643 WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n");
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002644
Daniel Vettereccb1402013-05-22 00:50:22 +02002645 if (port == PORT_A)
2646 pipe_config->cpu_transcoder = TRANSCODER_EDP;
2647
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002648 if (type == INTEL_OUTPUT_HDMI)
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02002649 ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002650 else
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02002651 ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002652
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002653 if (IS_GEN9_LP(dev_priv) && ret)
Imre Deak95a7a2a2016-06-13 16:44:35 +03002654 pipe_config->lane_lat_optim_mask =
2655 bxt_ddi_phy_calc_lane_lat_optim_mask(encoder,
Ander Conselvan de Oliveirab284eed2016-10-06 19:22:16 +03002656 pipe_config->lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002657
2658 return ret;
2659
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002660}
2661
2662static const struct drm_encoder_funcs intel_ddi_funcs = {
Imre Deakbf93ba62016-04-18 10:04:21 +03002663 .reset = intel_dp_encoder_reset,
2664 .destroy = intel_dp_encoder_destroy,
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002665};
2666
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03002667static struct intel_connector *
2668intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
2669{
2670 struct intel_connector *connector;
2671 enum port port = intel_dig_port->port;
2672
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +03002673 connector = intel_connector_alloc();
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03002674 if (!connector)
2675 return NULL;
2676
2677 intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
2678 if (!intel_dp_init_connector(intel_dig_port, connector)) {
2679 kfree(connector);
2680 return NULL;
2681 }
2682
2683 return connector;
2684}
2685
2686static struct intel_connector *
2687intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
2688{
2689 struct intel_connector *connector;
2690 enum port port = intel_dig_port->port;
2691
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +03002692 connector = intel_connector_alloc();
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03002693 if (!connector)
2694 return NULL;
2695
2696 intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
2697 intel_hdmi_init_connector(intel_dig_port, connector);
2698
2699 return connector;
2700}
2701
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002702void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002703{
2704 struct intel_digital_port *intel_dig_port;
2705 struct intel_encoder *intel_encoder;
2706 struct drm_encoder *encoder;
Shashank Sharmaff662122016-10-14 19:56:51 +05302707 bool init_hdmi, init_dp, init_lspcon = false;
Ville Syrjälä10e7bec2015-12-08 19:59:37 +02002708 int max_lanes;
2709
2710 if (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES) {
2711 switch (port) {
2712 case PORT_A:
2713 max_lanes = 4;
2714 break;
2715 case PORT_E:
2716 max_lanes = 0;
2717 break;
2718 default:
2719 max_lanes = 4;
2720 break;
2721 }
2722 } else {
2723 switch (port) {
2724 case PORT_A:
2725 max_lanes = 2;
2726 break;
2727 case PORT_E:
2728 max_lanes = 2;
2729 break;
2730 default:
2731 max_lanes = 4;
2732 break;
2733 }
2734 }
Paulo Zanoni311a2092013-09-12 17:12:18 -03002735
2736 init_hdmi = (dev_priv->vbt.ddi_port_info[port].supports_dvi ||
2737 dev_priv->vbt.ddi_port_info[port].supports_hdmi);
2738 init_dp = dev_priv->vbt.ddi_port_info[port].supports_dp;
Shashank Sharmaff662122016-10-14 19:56:51 +05302739
2740 if (intel_bios_is_lspcon_present(dev_priv, port)) {
2741 /*
2742 * Lspcon device needs to be driven with DP connector
2743 * with special detection sequence. So make sure DP
2744 * is initialized before lspcon.
2745 */
2746 init_dp = true;
2747 init_lspcon = true;
2748 init_hdmi = false;
2749 DRM_DEBUG_KMS("VBT says port %c has lspcon\n", port_name(port));
2750 }
2751
Paulo Zanoni311a2092013-09-12 17:12:18 -03002752 if (!init_dp && !init_hdmi) {
Rodrigo Vivi500ea702015-08-07 17:01:16 -07002753 DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
Paulo Zanoni311a2092013-09-12 17:12:18 -03002754 port_name(port));
Rodrigo Vivi500ea702015-08-07 17:01:16 -07002755 return;
Paulo Zanoni311a2092013-09-12 17:12:18 -03002756 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002757
Daniel Vetterb14c5672013-09-19 12:18:32 +02002758 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002759 if (!intel_dig_port)
2760 return;
2761
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002762 intel_encoder = &intel_dig_port->base;
2763 encoder = &intel_encoder->base;
2764
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002765 drm_encoder_init(&dev_priv->drm, encoder, &intel_ddi_funcs,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03002766 DRM_MODE_ENCODER_TMDS, "DDI %c", port_name(port));
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002767
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002768 intel_encoder->compute_config = intel_ddi_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002769 intel_encoder->enable = intel_enable_ddi;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002770 if (IS_GEN9_LP(dev_priv))
Imre Deak95a7a2a2016-06-13 16:44:35 +03002771 intel_encoder->pre_pll_enable = bxt_ddi_pre_pll_enable;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002772 intel_encoder->pre_enable = intel_ddi_pre_enable;
2773 intel_encoder->disable = intel_disable_ddi;
2774 intel_encoder->post_disable = intel_ddi_post_disable;
2775 intel_encoder->get_hw_state = intel_ddi_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002776 intel_encoder->get_config = intel_ddi_get_config;
Imre Deakbf93ba62016-04-18 10:04:21 +03002777 intel_encoder->suspend = intel_dp_encoder_suspend;
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002778 intel_encoder->get_power_domains = intel_ddi_get_power_domains;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002779
2780 intel_dig_port->port = port;
Stéphane Marchesinbcf53de42013-07-12 13:54:41 -07002781 intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
2782 (DDI_BUF_PORT_REVERSAL |
2783 DDI_A_4_LANES);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002784
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002785 switch (port) {
2786 case PORT_A:
2787 intel_dig_port->ddi_io_power_domain =
2788 POWER_DOMAIN_PORT_DDI_A_IO;
2789 break;
2790 case PORT_B:
2791 intel_dig_port->ddi_io_power_domain =
2792 POWER_DOMAIN_PORT_DDI_B_IO;
2793 break;
2794 case PORT_C:
2795 intel_dig_port->ddi_io_power_domain =
2796 POWER_DOMAIN_PORT_DDI_C_IO;
2797 break;
2798 case PORT_D:
2799 intel_dig_port->ddi_io_power_domain =
2800 POWER_DOMAIN_PORT_DDI_D_IO;
2801 break;
2802 case PORT_E:
2803 intel_dig_port->ddi_io_power_domain =
2804 POWER_DOMAIN_PORT_DDI_E_IO;
2805 break;
2806 default:
2807 MISSING_CASE(port);
2808 }
2809
Matt Roper6c566dc2015-11-05 14:53:32 -08002810 /*
2811 * Bspec says that DDI_A_4_LANES is the only supported configuration
2812 * for Broxton. Yet some BIOS fail to set this bit on port A if eDP
2813 * wasn't lit up at boot. Force this bit on in our internal
2814 * configuration so that we use the proper lane count for our
2815 * calculations.
2816 */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002817 if (IS_GEN9_LP(dev_priv) && port == PORT_A) {
Matt Roper6c566dc2015-11-05 14:53:32 -08002818 if (!(intel_dig_port->saved_port_bits & DDI_A_4_LANES)) {
2819 DRM_DEBUG_KMS("BXT BIOS forgot to set DDI_A_4_LANES for port A; fixing\n");
2820 intel_dig_port->saved_port_bits |= DDI_A_4_LANES;
Matt Ropered8d60f2016-01-28 15:09:37 -08002821 max_lanes = 4;
Matt Roper6c566dc2015-11-05 14:53:32 -08002822 }
2823 }
2824
Matt Ropered8d60f2016-01-28 15:09:37 -08002825 intel_dig_port->max_lanes = max_lanes;
2826
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002827 intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002828 intel_encoder->power_domain = intel_port_to_power_domain(port);
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07002829 intel_encoder->port = port;
Chris Wilsonf68d6972014-08-04 07:15:09 +01002830 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Ville Syrjäläbc079e82014-03-03 16:15:28 +02002831 intel_encoder->cloneable = 0;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002832
Ville Syrjälä385e4de2017-08-18 16:49:55 +03002833 intel_infoframe_init(intel_dig_port);
2834
Chris Wilsonf68d6972014-08-04 07:15:09 +01002835 if (init_dp) {
2836 if (!intel_ddi_init_dp_connector(intel_dig_port))
2837 goto err;
Dave Airlie13cf5502014-06-18 11:29:35 +10002838
Chris Wilsonf68d6972014-08-04 07:15:09 +01002839 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Ander Conselvan de Oliveiraca4c3892017-02-03 16:03:13 +02002840 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Chris Wilsonf68d6972014-08-04 07:15:09 +01002841 }
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02002842
Paulo Zanoni311a2092013-09-12 17:12:18 -03002843 /* In theory we don't need the encoder->type check, but leave it just in
2844 * case we have some really bad VBTs... */
Chris Wilsonf68d6972014-08-04 07:15:09 +01002845 if (intel_encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
2846 if (!intel_ddi_init_hdmi_connector(intel_dig_port))
2847 goto err;
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02002848 }
Chris Wilsonf68d6972014-08-04 07:15:09 +01002849
Shashank Sharmaff662122016-10-14 19:56:51 +05302850 if (init_lspcon) {
2851 if (lspcon_init(intel_dig_port))
2852 /* TODO: handle hdmi info frame part */
2853 DRM_DEBUG_KMS("LSPCON init success on port %c\n",
2854 port_name(port));
2855 else
2856 /*
2857 * LSPCON init faied, but DP init was success, so
2858 * lets try to drive as DP++ port.
2859 */
2860 DRM_ERROR("LSPCON init failed on port %c\n",
2861 port_name(port));
2862 }
2863
Chris Wilsonf68d6972014-08-04 07:15:09 +01002864 return;
2865
2866err:
2867 drm_encoder_cleanup(encoder);
2868 kfree(intel_dig_port);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002869}