blob: d9f29d19285f358d5805b7b298e3b646e6e28dd4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010040#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010043#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010044#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010045#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020051#include <drm/drm_auth.h>
Gabriel Krisman Bertazif9a87bd2017-01-09 19:56:49 -020052#include <drm/drm_cache.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010053
54#include "i915_params.h"
55#include "i915_reg.h"
Chris Wilson40b326e2017-01-05 15:30:22 +000056#include "i915_utils.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010057
58#include "intel_bios.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020059#include "intel_dpll_mgr.h"
Arkadiusz Hiler8c4f24f2016-11-25 18:59:33 +010060#include "intel_uc.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010061#include "intel_lrc.h"
62#include "intel_ringbuffer.h"
63
Chris Wilsond501b1d2016-04-13 17:35:02 +010064#include "i915_gem.h"
Chris Wilson60958682016-12-31 11:20:11 +000065#include "i915_gem_context.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020066#include "i915_gem_fence_reg.h"
67#include "i915_gem_object.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010068#include "i915_gem_gtt.h"
69#include "i915_gem_render_state.h"
Chris Wilson05235c52016-07-20 09:21:08 +010070#include "i915_gem_request.h"
Chris Wilson73cb9702016-10-28 13:58:46 +010071#include "i915_gem_timeline.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070072
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020073#include "i915_vma.h"
74
Zhi Wang0ad35fe2016-06-16 08:07:00 -040075#include "intel_gvt.h"
76
Linus Torvalds1da177e2005-04-16 15:20:36 -070077/* General customization:
78 */
79
Linus Torvalds1da177e2005-04-16 15:20:36 -070080#define DRIVER_NAME "i915"
81#define DRIVER_DESC "Intel Graphics"
Daniel Vetter28b6def2017-02-06 10:23:13 +010082#define DRIVER_DATE "20170206"
83#define DRIVER_TIMESTAMP 1486372993
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
Mika Kuoppalac883ef12014-10-28 17:32:30 +020085#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010086/* Many gcc seem to no see through this and fall over :( */
87#if 0
88#define WARN_ON(x) ({ \
89 bool __i915_warn_cond = (x); \
90 if (__builtin_constant_p(__i915_warn_cond)) \
91 BUILD_BUG_ON(__i915_warn_cond); \
92 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
93#else
Joonas Lahtinen152b2262015-12-18 14:27:27 +020094#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010095#endif
96
Jani Nikulacd9bfac2015-03-12 13:01:12 +020097#undef WARN_ON_ONCE
Joonas Lahtinen152b2262015-12-18 14:27:27 +020098#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
Jani Nikulacd9bfac2015-03-12 13:01:12 +020099
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100100#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
101 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +0200102
Rob Clarke2c719b2014-12-15 13:56:32 -0500103/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
104 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
105 * which may not necessarily be a user visible problem. This will either
106 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
107 * enable distros and users to tailor their preferred amount of i915 abrt
108 * spam.
109 */
110#define I915_STATE_WARN(condition, format...) ({ \
111 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +0200112 if (unlikely(__ret_warn_on)) \
113 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500114 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500115 unlikely(__ret_warn_on); \
116})
117
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200118#define I915_STATE_WARN_ON(x) \
119 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Jesse Barnes317c35d2008-08-25 15:11:06 -0700120
Imre Deak4fec15d2016-03-16 13:39:08 +0200121bool __i915_inject_load_failure(const char *func, int line);
122#define i915_inject_load_failure() \
123 __i915_inject_load_failure(__func__, __LINE__)
124
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530125typedef struct {
126 uint32_t val;
127} uint_fixed_16_16_t;
128
129#define FP_16_16_MAX ({ \
130 uint_fixed_16_16_t fp; \
131 fp.val = UINT_MAX; \
132 fp; \
133})
134
135static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
136{
137 uint_fixed_16_16_t fp;
138
139 WARN_ON(val >> 16);
140
141 fp.val = val << 16;
142 return fp;
143}
144
145static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
146{
147 return DIV_ROUND_UP(fp.val, 1 << 16);
148}
149
150static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
151{
152 return fp.val >> 16;
153}
154
155static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
156 uint_fixed_16_16_t min2)
157{
158 uint_fixed_16_16_t min;
159
160 min.val = min(min1.val, min2.val);
161 return min;
162}
163
164static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
165 uint_fixed_16_16_t max2)
166{
167 uint_fixed_16_16_t max;
168
169 max.val = max(max1.val, max2.val);
170 return max;
171}
172
173static inline uint_fixed_16_16_t fixed_16_16_div_round_up(uint32_t val,
174 uint32_t d)
175{
176 uint_fixed_16_16_t fp, res;
177
178 fp = u32_to_fixed_16_16(val);
179 res.val = DIV_ROUND_UP(fp.val, d);
180 return res;
181}
182
183static inline uint_fixed_16_16_t fixed_16_16_div_round_up_u64(uint32_t val,
184 uint32_t d)
185{
186 uint_fixed_16_16_t res;
187 uint64_t interm_val;
188
189 interm_val = (uint64_t)val << 16;
190 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
191 WARN_ON(interm_val >> 32);
192 res.val = (uint32_t) interm_val;
193
194 return res;
195}
196
197static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
198 uint_fixed_16_16_t mul)
199{
200 uint64_t intermediate_val;
201 uint_fixed_16_16_t fp;
202
203 intermediate_val = (uint64_t) val * mul.val;
204 WARN_ON(intermediate_val >> 32);
205 fp.val = (uint32_t) intermediate_val;
206 return fp;
207}
208
Jani Nikula42a8ca42015-08-27 16:23:30 +0300209static inline const char *yesno(bool v)
210{
211 return v ? "yes" : "no";
212}
213
Jani Nikula87ad3212016-01-14 12:53:34 +0200214static inline const char *onoff(bool v)
215{
216 return v ? "on" : "off";
217}
218
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +0000219static inline const char *enableddisabled(bool v)
220{
221 return v ? "enabled" : "disabled";
222}
223
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700225 INVALID_PIPE = -1,
226 PIPE_A = 0,
227 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800228 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200229 _PIPE_EDP,
230 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700231};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800232#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700233
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200234enum transcoder {
235 TRANSCODER_A = 0,
236 TRANSCODER_B,
237 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200238 TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200239 TRANSCODER_DSI_A,
240 TRANSCODER_DSI_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200241 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200242};
Jani Nikulada205632016-03-15 21:51:10 +0200243
244static inline const char *transcoder_name(enum transcoder transcoder)
245{
246 switch (transcoder) {
247 case TRANSCODER_A:
248 return "A";
249 case TRANSCODER_B:
250 return "B";
251 case TRANSCODER_C:
252 return "C";
253 case TRANSCODER_EDP:
254 return "EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +0200255 case TRANSCODER_DSI_A:
256 return "DSI A";
257 case TRANSCODER_DSI_C:
258 return "DSI C";
Jani Nikulada205632016-03-15 21:51:10 +0200259 default:
260 return "<invalid>";
261 }
262}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200263
Jani Nikula4d1de972016-03-18 17:05:42 +0200264static inline bool transcoder_is_dsi(enum transcoder transcoder)
265{
266 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
267}
268
Damien Lespiau84139d12014-03-28 00:18:32 +0530269/*
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200270 * Global legacy plane identifier. Valid only for primary/sprite
271 * planes on pre-g4x, and only for primary planes on g4x+.
Damien Lespiau84139d12014-03-28 00:18:32 +0530272 */
Jesse Barnes80824002009-09-10 15:28:06 -0700273enum plane {
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200274 PLANE_A,
Jesse Barnes80824002009-09-10 15:28:06 -0700275 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800276 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700277};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800278#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800279
Ville Syrjälä580503c2016-10-31 22:37:00 +0200280#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300281
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200282/*
283 * Per-pipe plane identifier.
284 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
285 * number of planes per CRTC. Not all platforms really have this many planes,
286 * which means some arrays of size I915_MAX_PLANES may have unused entries
287 * between the topmost sprite plane and the cursor plane.
288 *
289 * This is expected to be passed to various register macros
290 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
291 */
292enum plane_id {
293 PLANE_PRIMARY,
294 PLANE_SPRITE0,
295 PLANE_SPRITE1,
Ander Conselvan de Oliveira19c31642017-02-23 09:15:57 +0200296 PLANE_SPRITE2,
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200297 PLANE_CURSOR,
298 I915_MAX_PLANES,
299};
300
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200301#define for_each_plane_id_on_crtc(__crtc, __p) \
302 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
303 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
304
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300305enum port {
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700306 PORT_NONE = -1,
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300307 PORT_A = 0,
308 PORT_B,
309 PORT_C,
310 PORT_D,
311 PORT_E,
312 I915_MAX_PORTS
313};
314#define port_name(p) ((p) + 'A')
315
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300316#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800317
318enum dpio_channel {
319 DPIO_CH0,
320 DPIO_CH1
321};
322
323enum dpio_phy {
324 DPIO_PHY0,
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200325 DPIO_PHY1,
326 DPIO_PHY2,
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800327};
328
Paulo Zanonib97186f2013-05-03 12:15:36 -0300329enum intel_display_power_domain {
330 POWER_DOMAIN_PIPE_A,
331 POWER_DOMAIN_PIPE_B,
332 POWER_DOMAIN_PIPE_C,
333 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
334 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
335 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
336 POWER_DOMAIN_TRANSCODER_A,
337 POWER_DOMAIN_TRANSCODER_B,
338 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300339 POWER_DOMAIN_TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200340 POWER_DOMAIN_TRANSCODER_DSI_A,
341 POWER_DOMAIN_TRANSCODER_DSI_C,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100342 POWER_DOMAIN_PORT_DDI_A_LANES,
343 POWER_DOMAIN_PORT_DDI_B_LANES,
344 POWER_DOMAIN_PORT_DDI_C_LANES,
345 POWER_DOMAIN_PORT_DDI_D_LANES,
346 POWER_DOMAIN_PORT_DDI_E_LANES,
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +0200347 POWER_DOMAIN_PORT_DDI_A_IO,
348 POWER_DOMAIN_PORT_DDI_B_IO,
349 POWER_DOMAIN_PORT_DDI_C_IO,
350 POWER_DOMAIN_PORT_DDI_D_IO,
351 POWER_DOMAIN_PORT_DDI_E_IO,
Imre Deak319be8a2014-03-04 19:22:57 +0200352 POWER_DOMAIN_PORT_DSI,
353 POWER_DOMAIN_PORT_CRT,
354 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300355 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200356 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300357 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000358 POWER_DOMAIN_AUX_A,
359 POWER_DOMAIN_AUX_B,
360 POWER_DOMAIN_AUX_C,
361 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100362 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100363 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300364 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300365
366 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300367};
368
369#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
370#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
371 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300372#define POWER_DOMAIN_TRANSCODER(tran) \
373 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
374 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300375
Egbert Eich1d843f92013-02-25 12:06:49 -0500376enum hpd_pin {
377 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500378 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
379 HPD_CRT,
380 HPD_SDVO_B,
381 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700382 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500383 HPD_PORT_B,
384 HPD_PORT_C,
385 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800386 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500387 HPD_NUM_PINS
388};
389
Jani Nikulac91711f2015-05-28 15:43:48 +0300390#define for_each_hpd_pin(__pin) \
391 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
392
Lyude317eaa92017-02-03 21:18:25 -0500393#define HPD_STORM_DEFAULT_THRESHOLD 5
394
Jani Nikula5fcece82015-05-27 15:03:42 +0300395struct i915_hotplug {
396 struct work_struct hotplug_work;
397
398 struct {
399 unsigned long last_jiffies;
400 int count;
401 enum {
402 HPD_ENABLED = 0,
403 HPD_DISABLED = 1,
404 HPD_MARK_DISABLED = 2
405 } state;
406 } stats[HPD_NUM_PINS];
407 u32 event_bits;
408 struct delayed_work reenable_work;
409
410 struct intel_digital_port *irq_port[I915_MAX_PORTS];
411 u32 long_port_mask;
412 u32 short_port_mask;
413 struct work_struct dig_port_work;
414
Lyude19625e82016-06-21 17:03:44 -0400415 struct work_struct poll_init_work;
416 bool poll_enabled;
417
Lyude317eaa92017-02-03 21:18:25 -0500418 unsigned int hpd_storm_threshold;
419
Jani Nikula5fcece82015-05-27 15:03:42 +0300420 /*
421 * if we get a HPD irq from DP and a HPD irq from non-DP
422 * the non-DP HPD could block the workqueue on a mode config
423 * mutex getting, that userspace may have taken. However
424 * userspace is waiting on the DP workqueue to run which is
425 * blocked behind the non-DP one.
426 */
427 struct workqueue_struct *dp_wq;
428};
429
Chris Wilson2a2d5482012-12-03 11:49:06 +0000430#define I915_GEM_GPU_DOMAINS \
431 (I915_GEM_DOMAIN_RENDER | \
432 I915_GEM_DOMAIN_SAMPLER | \
433 I915_GEM_DOMAIN_COMMAND | \
434 I915_GEM_DOMAIN_INSTRUCTION | \
435 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700436
Damien Lespiau055e3932014-08-18 13:49:10 +0100437#define for_each_pipe(__dev_priv, __p) \
438 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200439#define for_each_pipe_masked(__dev_priv, __p, __mask) \
440 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
441 for_each_if ((__mask) & (1 << (__p)))
Matt Roper8b364b42016-10-26 15:51:28 -0700442#define for_each_universal_plane(__dev_priv, __pipe, __p) \
Damien Lespiaudd740782015-02-28 14:54:08 +0000443 for ((__p) = 0; \
444 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
445 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000446#define for_each_sprite(__dev_priv, __p, __s) \
447 for ((__s) = 0; \
448 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
449 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800450
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200451#define for_each_port_masked(__port, __ports_mask) \
452 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
453 for_each_if ((__ports_mask) & (1 << (__port)))
454
Damien Lespiaud79b8142014-05-13 23:32:23 +0100455#define for_each_crtc(dev, crtc) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100456 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
Damien Lespiaud79b8142014-05-13 23:32:23 +0100457
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300458#define for_each_intel_plane(dev, intel_plane) \
459 list_for_each_entry(intel_plane, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100460 &(dev)->mode_config.plane_list, \
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300461 base.head)
462
Matt Roperc107acf2016-05-12 07:06:01 -0700463#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100464 list_for_each_entry(intel_plane, \
465 &(dev)->mode_config.plane_list, \
Matt Roperc107acf2016-05-12 07:06:01 -0700466 base.head) \
467 for_each_if ((plane_mask) & \
468 (1 << drm_plane_index(&intel_plane->base)))
469
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300470#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
471 list_for_each_entry(intel_plane, \
472 &(dev)->mode_config.plane_list, \
473 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200474 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300475
Chris Wilson91c8a322016-07-05 10:40:23 +0100476#define for_each_intel_crtc(dev, intel_crtc) \
477 list_for_each_entry(intel_crtc, \
478 &(dev)->mode_config.crtc_list, \
479 base.head)
Damien Lespiaud063ae42014-05-13 23:32:21 +0100480
Chris Wilson91c8a322016-07-05 10:40:23 +0100481#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
482 list_for_each_entry(intel_crtc, \
483 &(dev)->mode_config.crtc_list, \
484 base.head) \
Matt Roper98d39492016-05-12 07:06:03 -0700485 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
486
Damien Lespiaub2784e12014-08-05 11:29:37 +0100487#define for_each_intel_encoder(dev, intel_encoder) \
488 list_for_each_entry(intel_encoder, \
489 &(dev)->mode_config.encoder_list, \
490 base.head)
491
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200492#define for_each_intel_connector(dev, intel_connector) \
493 list_for_each_entry(intel_connector, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100494 &(dev)->mode_config.connector_list, \
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200495 base.head)
496
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200497#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
498 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200499 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200500
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800501#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
502 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200503 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800504
Borun Fub04c5bd2014-07-12 10:02:27 +0530505#define for_each_power_domain(domain, mask) \
506 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200507 for_each_if (BIT_ULL(domain) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530508
Imre Deak75ccb2e2017-02-17 17:39:43 +0200509#define for_each_power_well(__dev_priv, __power_well) \
510 for ((__power_well) = (__dev_priv)->power_domains.power_wells; \
511 (__power_well) - (__dev_priv)->power_domains.power_wells < \
512 (__dev_priv)->power_domains.power_well_count; \
513 (__power_well)++)
514
515#define for_each_power_well_rev(__dev_priv, __power_well) \
516 for ((__power_well) = (__dev_priv)->power_domains.power_wells + \
517 (__dev_priv)->power_domains.power_well_count - 1; \
518 (__power_well) - (__dev_priv)->power_domains.power_wells >= 0; \
519 (__power_well)--)
520
521#define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask) \
522 for_each_power_well(__dev_priv, __power_well) \
523 for_each_if ((__power_well)->domains & (__domain_mask))
524
525#define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
526 for_each_power_well_rev(__dev_priv, __power_well) \
527 for_each_if ((__power_well)->domains & (__domain_mask))
528
Daniel Vettere7b903d2013-06-05 13:34:14 +0200529struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100530struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100531struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200532
Chris Wilsona6f766f2015-04-27 13:41:20 +0100533struct drm_i915_file_private {
534 struct drm_i915_private *dev_priv;
535 struct drm_file *file;
536
537 struct {
538 spinlock_t lock;
539 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100540/* 20ms is a fairly arbitrary limit (greater than the average frame time)
541 * chosen to prevent the CPU getting more than a frame ahead of the GPU
542 * (when using lax throttling for the frontbuffer). We also use it to
543 * offer free GPU waitboosts for severely congested workloads.
544 */
545#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100546 } mm;
547 struct idr context_idr;
548
Chris Wilson2e1b8732015-04-27 13:41:22 +0100549 struct intel_rps_client {
550 struct list_head link;
551 unsigned boosts;
552 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100553
Chris Wilsonc80ff162016-07-27 09:07:27 +0100554 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200555
556/* Client can have a maximum of 3 contexts banned before
557 * it is denied of creating new contexts. As one context
558 * ban needs 4 consecutive hangs, and more if there is
559 * progress in between, this is a last resort stop gap measure
560 * to limit the badly behaving clients access to gpu.
561 */
562#define I915_MAX_CLIENT_CONTEXT_BANS 3
563 int context_bans;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100564};
565
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100566/* Used by dp and fdi links */
567struct intel_link_m_n {
568 uint32_t tu;
569 uint32_t gmch_m;
570 uint32_t gmch_n;
571 uint32_t link_m;
572 uint32_t link_n;
573};
574
575void intel_link_compute_m_n(int bpp, int nlanes,
576 int pixel_clock, int link_clock,
577 struct intel_link_m_n *m_n);
578
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579/* Interface history:
580 *
581 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100582 * 1.2: Add Power Management
583 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100584 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000585 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000586 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
587 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588 */
589#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000590#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591#define DRIVER_PATCHLEVEL 0
592
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700593struct opregion_header;
594struct opregion_acpi;
595struct opregion_swsci;
596struct opregion_asle;
597
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100598struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000599 struct opregion_header *header;
600 struct opregion_acpi *acpi;
601 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300602 u32 swsci_gbda_sub_functions;
603 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000604 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200605 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200606 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200607 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000608 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200609 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100610};
Chris Wilson44834a62010-08-19 16:09:23 +0100611#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100612
Chris Wilson6ef3d422010-08-04 20:26:07 +0100613struct intel_overlay;
614struct intel_overlay_error_state;
615
yakui_zhao9b9d1722009-05-31 17:17:17 +0800616struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100617 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800618 u8 dvo_port;
619 u8 slave_addr;
620 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100621 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400622 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800623};
624
Jani Nikula7bd688c2013-11-08 16:48:56 +0200625struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200626struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100627struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200628struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000629struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100630struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200631struct intel_limit;
632struct dpll;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200633struct intel_cdclk_state;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100634
Jesse Barnese70236a2009-09-21 10:42:27 -0700635struct drm_i915_display_funcs {
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200636 void (*get_cdclk)(struct drm_i915_private *dev_priv,
637 struct intel_cdclk_state *cdclk_state);
Ville Syrjäläb0587e42017-01-26 21:52:01 +0200638 void (*set_cdclk)(struct drm_i915_private *dev_priv,
639 const struct intel_cdclk_state *cdclk_state);
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200640 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100641 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800642 int (*compute_intermediate_wm)(struct drm_device *dev,
643 struct intel_crtc *intel_crtc,
644 struct intel_crtc_state *newstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100645 void (*initial_watermarks)(struct intel_atomic_state *state,
646 struct intel_crtc_state *cstate);
647 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
648 struct intel_crtc_state *cstate);
649 void (*optimize_watermarks)(struct intel_atomic_state *state,
650 struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700651 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200652 void (*update_wm)(struct intel_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200653 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100654 /* Returns the active state of the crtc, and if the crtc is active,
655 * fills out the pipe-config with the hw state. */
656 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200657 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000658 void (*get_initial_plane_config)(struct intel_crtc *,
659 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200660 int (*crtc_compute_clock)(struct intel_crtc *crtc,
661 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200662 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
663 struct drm_atomic_state *old_state);
664 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
665 struct drm_atomic_state *old_state);
Lyude896e5bb2016-08-24 07:48:09 +0200666 void (*update_crtcs)(struct drm_atomic_state *state,
667 unsigned int *crtc_vblank_mask);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200668 void (*audio_codec_enable)(struct drm_connector *connector,
669 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300670 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200671 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700672 void (*fdi_link_train)(struct drm_crtc *crtc);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200673 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200674 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
675 struct drm_framebuffer *fb,
676 struct drm_i915_gem_object *obj,
677 struct drm_i915_gem_request *req,
678 uint32_t flags);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100679 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700680 /* clock updates for mode set */
681 /* cursor updates */
682 /* render clock increase/decrease */
683 /* display clock increase/decrease */
684 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000685
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200686 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
687 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700688};
689
Mika Kuoppala48c10262015-01-16 11:34:41 +0200690enum forcewake_domain_id {
691 FW_DOMAIN_ID_RENDER = 0,
692 FW_DOMAIN_ID_BLITTER,
693 FW_DOMAIN_ID_MEDIA,
694
695 FW_DOMAIN_ID_COUNT
696};
697
698enum forcewake_domains {
699 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
700 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
701 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
702 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
703 FORCEWAKE_BLITTER |
704 FORCEWAKE_MEDIA)
705};
706
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100707#define FW_REG_READ (1)
708#define FW_REG_WRITE (2)
709
Praveen Paneri85ee17e2016-11-15 22:49:20 +0530710enum decoupled_power_domain {
711 GEN9_DECOUPLED_PD_BLITTER = 0,
712 GEN9_DECOUPLED_PD_RENDER,
713 GEN9_DECOUPLED_PD_MEDIA,
714 GEN9_DECOUPLED_PD_ALL
715};
716
717enum decoupled_ops {
718 GEN9_DECOUPLED_OP_WRITE = 0,
719 GEN9_DECOUPLED_OP_READ
720};
721
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100722enum forcewake_domains
723intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
724 i915_reg_t reg, unsigned int op);
725
Chris Wilson907b28c2013-07-19 20:36:52 +0100726struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530727 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200728 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530729 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200730 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700731
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200732 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
733 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
734 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
735 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700736
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200737 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700738 uint8_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200739 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700740 uint16_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200741 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700742 uint32_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300743};
744
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100745struct intel_forcewake_range {
746 u32 start;
747 u32 end;
748
749 enum forcewake_domains domains;
750};
751
Chris Wilson907b28c2013-07-19 20:36:52 +0100752struct intel_uncore {
753 spinlock_t lock; /** lock is also taken in irq contexts. */
754
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100755 const struct intel_forcewake_range *fw_domains_table;
756 unsigned int fw_domains_table_entries;
757
Chris Wilson907b28c2013-07-19 20:36:52 +0100758 struct intel_uncore_funcs funcs;
759
760 unsigned fifo_count;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100761
Mika Kuoppala48c10262015-01-16 11:34:41 +0200762 enum forcewake_domains fw_domains;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100763 enum forcewake_domains fw_domains_active;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100764
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200765 struct intel_uncore_forcewake_domain {
766 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200767 enum forcewake_domain_id id;
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100768 enum forcewake_domains mask;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200769 unsigned wake_count;
Tvrtko Ursulina57a4a62016-04-07 17:04:32 +0100770 struct hrtimer timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200771 i915_reg_t reg_set;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200772 u32 val_set;
773 u32 val_clear;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200774 i915_reg_t reg_ack;
775 i915_reg_t reg_post;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200776 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200777 } fw_domain[FW_DOMAIN_ID_COUNT];
Mika Kuoppala75714942015-12-16 09:26:48 +0200778
779 int unclaimed_mmio_check;
Chris Wilson907b28c2013-07-19 20:36:52 +0100780};
781
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200782/* Iterate over initialised fw domains */
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100783#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
784 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
785 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
786 (domain__)++) \
787 for_each_if ((mask__) & (domain__)->mask)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200788
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100789#define for_each_fw_domain(domain__, dev_priv__) \
790 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200791
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200792#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
793#define CSR_VERSION_MAJOR(version) ((version) >> 16)
794#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
795
Daniel Vettereb805622015-05-04 14:58:44 +0200796struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200797 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200798 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530799 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200800 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200801 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200802 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200803 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200804 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200805 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200806 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200807};
808
Joonas Lahtinen604db652016-10-05 13:50:16 +0300809#define DEV_INFO_FOR_EACH_FLAG(func) \
810 func(is_mobile); \
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +0200811 func(is_lp); \
Jani Nikulac007fb42016-10-31 12:18:28 +0200812 func(is_alpha_support); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300813 /* Keep has_* in alphabetical order */ \
Joonas Lahtinendfc51482016-11-03 10:39:46 +0200814 func(has_64bit_reloc); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800815 func(has_aliasing_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300816 func(has_csr); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300817 func(has_ddi); \
Michel Thierry70821af2016-12-05 17:57:04 -0800818 func(has_decoupled_mmio); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300819 func(has_dp_mst); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300820 func(has_fbc); \
821 func(has_fpga_dbg); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800822 func(has_full_ppgtt); \
823 func(has_full_48bit_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300824 func(has_gmbus_irq); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300825 func(has_gmch_display); \
826 func(has_guc); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300827 func(has_hotplug); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300828 func(has_hw_contexts); \
829 func(has_l3_dpf); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300830 func(has_llc); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300831 func(has_logical_ring_contexts); \
832 func(has_overlay); \
833 func(has_pipe_cxsr); \
834 func(has_pooled_eu); \
835 func(has_psr); \
836 func(has_rc6); \
837 func(has_rc6p); \
838 func(has_resource_streamer); \
839 func(has_runtime_pm); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300840 func(has_snoop); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300841 func(cursor_needs_physical); \
842 func(hws_needs_physical); \
843 func(overlay_needs_physical); \
Michel Thierry70821af2016-12-05 17:57:04 -0800844 func(supports_tv);
Daniel Vetterc96ea642012-08-08 22:01:51 +0200845
Imre Deak915490d2016-08-31 19:13:01 +0300846struct sseu_dev_info {
Imre Deakf08a0c92016-08-31 19:13:04 +0300847 u8 slice_mask;
Imre Deak57ec1712016-08-31 19:13:05 +0300848 u8 subslice_mask;
Imre Deak915490d2016-08-31 19:13:01 +0300849 u8 eu_total;
850 u8 eu_per_subslice;
Imre Deak43b67992016-08-31 19:13:02 +0300851 u8 min_eu_in_pool;
852 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
853 u8 subslice_7eu[3];
854 u8 has_slice_pg:1;
855 u8 has_subslice_pg:1;
856 u8 has_eu_pg:1;
Imre Deak915490d2016-08-31 19:13:01 +0300857};
858
Imre Deak57ec1712016-08-31 19:13:05 +0300859static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
860{
861 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
862}
863
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200864/* Keep in gen based order, and chronological order within a gen */
865enum intel_platform {
866 INTEL_PLATFORM_UNINITIALIZED = 0,
867 INTEL_I830,
868 INTEL_I845G,
869 INTEL_I85X,
870 INTEL_I865G,
871 INTEL_I915G,
872 INTEL_I915GM,
873 INTEL_I945G,
874 INTEL_I945GM,
875 INTEL_G33,
876 INTEL_PINEVIEW,
Jani Nikulac0f86832016-12-07 12:13:04 +0200877 INTEL_I965G,
878 INTEL_I965GM,
Jani Nikulaf69c11a2016-11-30 17:43:05 +0200879 INTEL_G45,
880 INTEL_GM45,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200881 INTEL_IRONLAKE,
882 INTEL_SANDYBRIDGE,
883 INTEL_IVYBRIDGE,
884 INTEL_VALLEYVIEW,
885 INTEL_HASWELL,
886 INTEL_BROADWELL,
887 INTEL_CHERRYVIEW,
888 INTEL_SKYLAKE,
889 INTEL_BROXTON,
890 INTEL_KABYLAKE,
891 INTEL_GEMINILAKE,
Jani Nikula91600952017-02-28 13:11:43 +0200892 INTEL_MAX_PLATFORMS
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200893};
894
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500895struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200896 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100897 u16 device_id;
Tvrtko Ursulinac208a82016-05-10 10:57:07 +0100898 u8 num_pipes;
Damien Lespiaud615a162014-03-03 17:31:48 +0000899 u8 num_sprites[I915_MAX_PIPES];
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530900 u8 num_scalers[I915_MAX_PIPES];
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100901 u8 gen;
Tvrtko Ursulinae5702d2016-05-10 10:57:04 +0100902 u16 gen_mask;
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200903 enum intel_platform platform;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700904 u8 ring_mask; /* Rings supported by the HW */
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100905 u8 num_rings;
Joonas Lahtinen604db652016-10-05 13:50:16 +0300906#define DEFINE_FLAG(name) u8 name:1
907 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
908#undef DEFINE_FLAG
Deepak M6f3fff62016-09-15 15:01:10 +0530909 u16 ddb_size; /* in blocks */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200910 /* Register offsets for the various display pipes and transcoders */
911 int pipe_offsets[I915_MAX_TRANSCODERS];
912 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200913 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300914 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600915
916 /* Slice/subslice/EU info */
Imre Deak43b67992016-08-31 19:13:02 +0300917 struct sseu_dev_info sseu;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000918
919 struct color_luts {
920 u16 degamma_lut_size;
921 u16 gamma_lut_size;
922 } color;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500923};
924
Chris Wilson2bd160a2016-08-15 10:48:45 +0100925struct intel_display_error_state;
926
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000927struct i915_gpu_state {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100928 struct kref ref;
929 struct timeval time;
Chris Wilsonde867c22016-10-25 13:16:02 +0100930 struct timeval boottime;
931 struct timeval uptime;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100932
Chris Wilson9f267eb2016-10-12 10:05:19 +0100933 struct drm_i915_private *i915;
934
Chris Wilson2bd160a2016-08-15 10:48:45 +0100935 char error_msg[128];
936 bool simulated;
Chris Wilsonf73b5672017-03-02 15:03:56 +0000937 bool awake;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100938 int iommu;
939 u32 reset_count;
940 u32 suspend_count;
941 struct intel_device_info device_info;
Chris Wilson642c8a72017-02-06 21:36:07 +0000942 struct i915_params params;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100943
944 /* Generic register state */
945 u32 eir;
946 u32 pgtbl_er;
947 u32 ier;
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000948 u32 gtier[4], ngtier;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100949 u32 ccid;
950 u32 derrmr;
951 u32 forcewake;
952 u32 error; /* gen6+ */
953 u32 err_int; /* gen7 */
954 u32 fault_data0; /* gen8, gen9 */
955 u32 fault_data1; /* gen8, gen9 */
956 u32 done_reg;
957 u32 gac_eco;
958 u32 gam_ecochk;
959 u32 gab_ctl;
960 u32 gfx_mode;
Ben Widawskyd6369512016-09-20 16:54:32 +0300961
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000962 u32 nfence;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100963 u64 fence[I915_MAX_NUM_FENCES];
964 struct intel_overlay_error_state *overlay;
965 struct intel_display_error_state *display;
Chris Wilson51d545d2016-08-15 10:49:02 +0100966 struct drm_i915_error_object *semaphore;
Akash Goel27b85be2016-10-12 21:54:39 +0530967 struct drm_i915_error_object *guc_log;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100968
969 struct drm_i915_error_engine {
970 int engine_id;
971 /* Software tracked state */
972 bool waiting;
973 int num_waiters;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200974 unsigned long hangcheck_timestamp;
975 bool hangcheck_stalled;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100976 enum intel_engine_hangcheck_action hangcheck_action;
977 struct i915_address_space *vm;
978 int num_requests;
979
Chris Wilsoncdb324b2016-10-04 21:11:30 +0100980 /* position of active request inside the ring */
981 u32 rq_head, rq_post, rq_tail;
982
Chris Wilson2bd160a2016-08-15 10:48:45 +0100983 /* our own tracking of ring head and tail */
984 u32 cpu_ring_head;
985 u32 cpu_ring_tail;
986
987 u32 last_seqno;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100988
989 /* Register state */
990 u32 start;
991 u32 tail;
992 u32 head;
993 u32 ctl;
Chris Wilson21a2c582016-08-15 10:49:11 +0100994 u32 mode;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100995 u32 hws;
996 u32 ipeir;
997 u32 ipehr;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100998 u32 bbstate;
999 u32 instpm;
1000 u32 instps;
1001 u32 seqno;
1002 u64 bbaddr;
1003 u64 acthd;
1004 u32 fault_reg;
1005 u64 faddr;
1006 u32 rc_psmi; /* sleep state */
1007 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawskyd6369512016-09-20 16:54:32 +03001008 struct intel_instdone instdone;
Chris Wilson2bd160a2016-08-15 10:48:45 +01001009
Chris Wilson4fa60532017-01-29 09:24:33 +00001010 struct drm_i915_error_context {
1011 char comm[TASK_COMM_LEN];
1012 pid_t pid;
1013 u32 handle;
1014 u32 hw_id;
1015 int ban_score;
1016 int active;
1017 int guilty;
1018 } context;
1019
Chris Wilson2bd160a2016-08-15 10:48:45 +01001020 struct drm_i915_error_object {
Chris Wilson2bd160a2016-08-15 10:48:45 +01001021 u64 gtt_offset;
Chris Wilson03382df2016-08-15 10:49:09 +01001022 u64 gtt_size;
Chris Wilson0a970152016-10-12 10:05:22 +01001023 int page_count;
1024 int unused;
Chris Wilson2bd160a2016-08-15 10:48:45 +01001025 u32 *pages[0];
1026 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
1027
1028 struct drm_i915_error_object *wa_ctx;
1029
1030 struct drm_i915_error_request {
1031 long jiffies;
Chris Wilsonc84455b2016-08-15 10:49:08 +01001032 pid_t pid;
Chris Wilson35ca0392016-10-13 11:18:14 +01001033 u32 context;
Mika Kuoppala84102172016-11-16 17:20:32 +02001034 int ban_score;
Chris Wilson2bd160a2016-08-15 10:48:45 +01001035 u32 seqno;
1036 u32 head;
1037 u32 tail;
Chris Wilson35ca0392016-10-13 11:18:14 +01001038 } *requests, execlist[2];
Chris Wilson2bd160a2016-08-15 10:48:45 +01001039
1040 struct drm_i915_error_waiter {
1041 char comm[TASK_COMM_LEN];
1042 pid_t pid;
1043 u32 seqno;
1044 } *waiters;
1045
1046 struct {
1047 u32 gfx_mode;
1048 union {
1049 u64 pdp[4];
1050 u32 pp_dir_base;
1051 };
1052 } vm_info;
Chris Wilson2bd160a2016-08-15 10:48:45 +01001053 } engine[I915_NUM_ENGINES];
1054
1055 struct drm_i915_error_buffer {
1056 u32 size;
1057 u32 name;
1058 u32 rseqno[I915_NUM_ENGINES], wseqno;
1059 u64 gtt_offset;
1060 u32 read_domains;
1061 u32 write_domain;
1062 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1063 u32 tiling:2;
1064 u32 dirty:1;
1065 u32 purgeable:1;
1066 u32 userptr:1;
1067 s32 engine:4;
1068 u32 cache_level:3;
1069 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1070 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1071 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1072};
1073
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001074enum i915_cache_level {
1075 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +01001076 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1077 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1078 caches, eg sampler/render caches, and the
1079 large Last-Level-Cache. LLC is coherent with
1080 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +01001081 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001082};
1083
Chris Wilson85fd4f52016-12-05 14:29:36 +00001084#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1085
Paulo Zanonia4001f12015-02-13 17:23:44 -02001086enum fb_op_origin {
1087 ORIGIN_GTT,
1088 ORIGIN_CPU,
1089 ORIGIN_CS,
1090 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -03001091 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -02001092};
1093
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001094struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001095 /* This is always the inner lock when overlapping with struct_mutex and
1096 * it's the outer lock when overlapping with stolen_lock. */
1097 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -07001098 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001099 unsigned int possible_framebuffer_bits;
1100 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -02001101 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -02001102 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001103
Ben Widawskyc4213882014-06-19 12:06:10 -07001104 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001105 struct drm_mm_node *compressed_llb;
1106
Rodrigo Vivida46f932014-08-01 02:04:45 -07001107 bool false_color;
1108
Paulo Zanonid029bca2015-10-15 10:44:46 -03001109 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001110 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -03001111
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001112 bool underrun_detected;
1113 struct work_struct underrun_work;
1114
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001115 struct intel_fbc_state_cache {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001116 struct i915_vma *vma;
1117
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001118 struct {
1119 unsigned int mode_flags;
1120 uint32_t hsw_bdw_pixel_rate;
1121 } crtc;
1122
1123 struct {
1124 unsigned int rotation;
1125 int src_w;
1126 int src_h;
1127 bool visible;
1128 } plane;
1129
1130 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +02001131 const struct drm_format_info *format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001132 unsigned int stride;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001133 } fb;
1134 } state_cache;
1135
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001136 struct intel_fbc_reg_params {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001137 struct i915_vma *vma;
1138
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001139 struct {
1140 enum pipe pipe;
1141 enum plane plane;
1142 unsigned int fence_y_offset;
1143 } crtc;
1144
1145 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +02001146 const struct drm_format_info *format;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001147 unsigned int stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001148 } fb;
1149
1150 int cfb_size;
1151 } params;
1152
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001153 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -02001154 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -02001155 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001156 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001157 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001158
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001159 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001160};
1161
Chris Wilsonfe88d122016-12-31 11:20:12 +00001162/*
Vandana Kannan96178ee2015-01-10 02:25:56 +05301163 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1164 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1165 * parsing for same resolution.
1166 */
1167enum drrs_refresh_rate_type {
1168 DRRS_HIGH_RR,
1169 DRRS_LOW_RR,
1170 DRRS_MAX_RR, /* RR count */
1171};
1172
1173enum drrs_support_type {
1174 DRRS_NOT_SUPPORTED = 0,
1175 STATIC_DRRS_SUPPORT = 1,
1176 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301177};
1178
Daniel Vetter2807cf62014-07-11 10:30:11 -07001179struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +05301180struct i915_drrs {
1181 struct mutex mutex;
1182 struct delayed_work work;
1183 struct intel_dp *dp;
1184 unsigned busy_frontbuffer_bits;
1185 enum drrs_refresh_rate_type refresh_rate_type;
1186 enum drrs_support_type type;
1187};
1188
Rodrigo Vivia031d702013-10-03 16:15:06 -03001189struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -07001190 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001191 bool sink_support;
1192 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -07001193 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001194 bool active;
1195 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -07001196 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +05301197 bool psr2_support;
1198 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08001199 bool link_standby;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05301200 bool y_cord_support;
1201 bool colorimetry_support;
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05301202 bool alpm;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001203};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001204
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001205enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -03001206 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001207 PCH_IBX, /* Ibexpeak PCH */
1208 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001209 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05301210 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07001211 PCH_KBP, /* Kabypoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001212 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001213};
1214
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001215enum intel_sbi_destination {
1216 SBI_ICLK,
1217 SBI_MPHY,
1218};
1219
Jesse Barnesb690e962010-07-19 13:53:12 -07001220#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -07001221#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001222#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001223#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001224#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001225#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001226
Dave Airlie8be48d92010-03-30 05:34:14 +00001227struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001228struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001229
Daniel Vetterc2b91522012-02-14 22:37:19 +01001230struct intel_gmbus {
1231 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +02001232#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001233 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001234 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001235 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001236 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001237 struct drm_i915_private *dev_priv;
1238};
1239
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001240struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001241 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001242 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001243 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001244 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001245 u32 saveSWF0[16];
1246 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001247 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001248 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001249 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001250 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001251};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001252
Imre Deakddeea5b2014-05-05 15:19:56 +03001253struct vlv_s0ix_state {
1254 /* GAM */
1255 u32 wr_watermark;
1256 u32 gfx_prio_ctrl;
1257 u32 arb_mode;
1258 u32 gfx_pend_tlb0;
1259 u32 gfx_pend_tlb1;
1260 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1261 u32 media_max_req_count;
1262 u32 gfx_max_req_count;
1263 u32 render_hwsp;
1264 u32 ecochk;
1265 u32 bsd_hwsp;
1266 u32 blt_hwsp;
1267 u32 tlb_rd_addr;
1268
1269 /* MBC */
1270 u32 g3dctl;
1271 u32 gsckgctl;
1272 u32 mbctl;
1273
1274 /* GCP */
1275 u32 ucgctl1;
1276 u32 ucgctl3;
1277 u32 rcgctl1;
1278 u32 rcgctl2;
1279 u32 rstctl;
1280 u32 misccpctl;
1281
1282 /* GPM */
1283 u32 gfxpause;
1284 u32 rpdeuhwtc;
1285 u32 rpdeuc;
1286 u32 ecobus;
1287 u32 pwrdwnupctl;
1288 u32 rp_down_timeout;
1289 u32 rp_deucsw;
1290 u32 rcubmabdtmr;
1291 u32 rcedata;
1292 u32 spare2gh;
1293
1294 /* Display 1 CZ domain */
1295 u32 gt_imr;
1296 u32 gt_ier;
1297 u32 pm_imr;
1298 u32 pm_ier;
1299 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1300
1301 /* GT SA CZ domain */
1302 u32 tilectl;
1303 u32 gt_fifoctl;
1304 u32 gtlc_wake_ctrl;
1305 u32 gtlc_survive;
1306 u32 pmwgicz;
1307
1308 /* Display 2 CZ domain */
1309 u32 gu_ctl0;
1310 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001311 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001312 u32 clock_gate_dis2;
1313};
1314
Chris Wilsonbf225f22014-07-10 20:31:18 +01001315struct intel_rps_ei {
1316 u32 cz_clock;
1317 u32 render_c0;
1318 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001319};
1320
Daniel Vetterc85aa882012-11-02 19:55:03 +01001321struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001322 /*
1323 * work, interrupts_enabled and pm_iir are protected by
1324 * dev_priv->irq_lock
1325 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001326 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001327 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001328 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001329
Dave Gordonb20e3cf2016-09-12 21:19:35 +01001330 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301331 u32 pm_intr_keep;
1332
Ben Widawskyb39fb292014-03-19 18:31:11 -07001333 /* Frequencies are stored in potentially platform dependent multiples.
1334 * In other words, *_freq needs to be multiplied by X to be interesting.
1335 * Soft limits are those which are used for the dynamic reclocking done
1336 * by the driver (raise frequencies under heavy loads, and lower for
1337 * lighter loads). Hard limits are those imposed by the hardware.
1338 *
1339 * A distinction is made for overclocking, which is never enabled by
1340 * default, and is considered to be above the hard limit if it's
1341 * possible at all.
1342 */
1343 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1344 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1345 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1346 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1347 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001348 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001349 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001350 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1351 u8 rp1_freq; /* "less than" RP0 power/freqency */
1352 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001353 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001354
Chris Wilson8fb55192015-04-07 16:20:28 +01001355 u8 up_threshold; /* Current %busy required to uplock */
1356 u8 down_threshold; /* Current %busy required to downclock */
1357
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001358 int last_adj;
1359 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1360
Chris Wilson8d3afd72015-05-21 21:01:47 +01001361 spinlock_t client_lock;
1362 struct list_head clients;
1363 bool client_boost;
1364
Chris Wilsonc0951f02013-10-10 21:58:50 +01001365 bool enabled;
Chris Wilson54b4f682016-07-21 21:16:19 +01001366 struct delayed_work autoenable_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001367 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001368
Chris Wilsonbf225f22014-07-10 20:31:18 +01001369 /* manual wa residency calculations */
1370 struct intel_rps_ei up_ei, down_ei;
1371
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001372 /*
1373 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001374 * Must be taken after struct_mutex if nested. Note that
1375 * this lock may be held for long periods of time when
1376 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001377 */
1378 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001379};
1380
Daniel Vetter1a240d42012-11-29 22:18:51 +01001381/* defined intel_pm.c */
1382extern spinlock_t mchdev_lock;
1383
Daniel Vetterc85aa882012-11-02 19:55:03 +01001384struct intel_ilk_power_mgmt {
1385 u8 cur_delay;
1386 u8 min_delay;
1387 u8 max_delay;
1388 u8 fmax;
1389 u8 fstart;
1390
1391 u64 last_count1;
1392 unsigned long last_time1;
1393 unsigned long chipset_power;
1394 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001395 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001396 unsigned long gfx_power;
1397 u8 corr;
1398
1399 int c_m;
1400 int r_t;
1401};
1402
Imre Deakc6cb5822014-03-04 19:22:55 +02001403struct drm_i915_private;
1404struct i915_power_well;
1405
1406struct i915_power_well_ops {
1407 /*
1408 * Synchronize the well's hw state to match the current sw state, for
1409 * example enable/disable it based on the current refcount. Called
1410 * during driver init and resume time, possibly after first calling
1411 * the enable/disable handlers.
1412 */
1413 void (*sync_hw)(struct drm_i915_private *dev_priv,
1414 struct i915_power_well *power_well);
1415 /*
1416 * Enable the well and resources that depend on it (for example
1417 * interrupts located on the well). Called after the 0->1 refcount
1418 * transition.
1419 */
1420 void (*enable)(struct drm_i915_private *dev_priv,
1421 struct i915_power_well *power_well);
1422 /*
1423 * Disable the well and resources that depend on it. Called after
1424 * the 1->0 refcount transition.
1425 */
1426 void (*disable)(struct drm_i915_private *dev_priv,
1427 struct i915_power_well *power_well);
1428 /* Returns the hw enabled state. */
1429 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1430 struct i915_power_well *power_well);
1431};
1432
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001433/* Power well structure for haswell */
1434struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001435 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001436 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001437 /* power well enable/disable usage count */
1438 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001439 /* cached hw enabled state */
1440 bool hw_enabled;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02001441 u64 domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001442 /* unique identifier for this power well */
1443 unsigned long id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +03001444 /*
1445 * Arbitraty data associated with this power well. Platform and power
1446 * well specific.
1447 */
1448 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001449 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001450};
1451
Imre Deak83c00f52013-10-25 17:36:47 +03001452struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001453 /*
1454 * Power wells needed for initialization at driver init and suspend
1455 * time are on. They are kept on until after the first modeset.
1456 */
1457 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001458 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001459 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001460
Imre Deak83c00f52013-10-25 17:36:47 +03001461 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001462 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001463 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001464};
1465
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001466#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001467struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001468 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001469 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001470 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001471};
1472
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001473struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001474 /** Memory allocator for GTT stolen memory */
1475 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001476 /** Protects the usage of the GTT stolen memory allocator. This is
1477 * always the inner lock when overlapping with struct_mutex. */
1478 struct mutex stolen_lock;
1479
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001480 /** List of all objects in gtt_space. Used to restore gtt
1481 * mappings on resume */
1482 struct list_head bound_list;
1483 /**
1484 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001485 * are idle and not used by the GPU). These objects may or may
1486 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001487 */
1488 struct list_head unbound_list;
1489
Chris Wilson275f0392016-10-24 13:42:14 +01001490 /** List of all objects in gtt_space, currently mmaped by userspace.
1491 * All objects within this list must also be on bound_list.
1492 */
1493 struct list_head userfault_list;
1494
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001495 /**
1496 * List of objects which are pending destruction.
1497 */
1498 struct llist_head free_list;
1499 struct work_struct free_work;
1500
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001501 /** Usable portion of the GTT for GEM */
Chris Wilsonc8847382017-01-27 16:55:30 +00001502 dma_addr_t stolen_base; /* limited to low memory (32-bit) */
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001503
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001504 /** PPGTT used for aliasing the PPGTT with the GTT */
1505 struct i915_hw_ppgtt *aliasing_ppgtt;
1506
Chris Wilson2cfcd322014-05-20 08:28:43 +01001507 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001508 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001509 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001510
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001511 /** LRU list of objects with fence regs on them. */
1512 struct list_head fence_list;
1513
1514 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001515 * Are we in a non-interruptible section of code like
1516 * modesetting?
1517 */
1518 bool interruptible;
1519
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001520 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001521 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001522
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001523 /** Bit 6 swizzling required for X tiling */
1524 uint32_t bit_6_swizzle_x;
1525 /** Bit 6 swizzling required for Y tiling */
1526 uint32_t bit_6_swizzle_y;
1527
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001528 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001529 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +01001530 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001531 u32 object_count;
1532};
1533
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001534struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001535 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001536 unsigned bytes;
1537 unsigned size;
1538 int err;
1539 u8 *buf;
1540 loff_t start;
1541 loff_t pos;
1542};
1543
Chris Wilsonb52992c2016-10-28 13:58:24 +01001544#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1545#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1546
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001547#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1548#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1549
Daniel Vetter99584db2012-11-14 17:14:04 +01001550struct i915_gpu_error {
1551 /* For hangcheck timer */
1552#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1553#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001554
Chris Wilson737b1502015-01-26 18:03:03 +02001555 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001556
1557 /* For reset and error_state handling. */
1558 spinlock_t lock;
1559 /* Protected by the above dev->gpu_error.lock. */
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001560 struct i915_gpu_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001561
1562 unsigned long missed_irq_rings;
1563
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001564 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001565 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001566 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001567 * This is a counter which gets incremented when reset is triggered,
Chris Wilson8af29b02016-09-09 14:11:47 +01001568 *
1569 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1570 * meaning that any waiters holding onto the struct_mutex should
1571 * relinquish the lock immediately in order for the reset to start.
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001572 *
1573 * If reset is not completed succesfully, the I915_WEDGE bit is
1574 * set meaning that hardware is terminally sour and there is no
1575 * recovery. All waiters on the reset_queue will be woken when
1576 * that happens.
1577 *
1578 * This counter is used by the wait_seqno code to notice that reset
1579 * event happened and it needs to restart the entire ioctl (since most
1580 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001581 *
1582 * This is important for lock-free wait paths, where no contended lock
1583 * naturally enforces the correct ordering between the bail-out of the
1584 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001585 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001586 unsigned long reset_count;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001587
Chris Wilson8af29b02016-09-09 14:11:47 +01001588 unsigned long flags;
1589#define I915_RESET_IN_PROGRESS 0
1590#define I915_WEDGED (BITS_PER_LONG - 1)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001591
1592 /**
Chris Wilson1f15b762016-07-01 17:23:14 +01001593 * Waitqueue to signal when a hang is detected. Used to for waiters
1594 * to release the struct_mutex for the reset to procede.
1595 */
1596 wait_queue_head_t wait_queue;
1597
1598 /**
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001599 * Waitqueue to signal when the reset has completed. Used by clients
1600 * that wait for dev_priv->mm.wedged to settle.
1601 */
1602 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001603
Chris Wilson094f9a52013-09-25 17:34:55 +01001604 /* For missed irq/seqno simulation. */
Chris Wilson688e6c72016-07-01 17:23:15 +01001605 unsigned long test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001606};
1607
Zhang Ruib8efb172013-02-05 15:41:53 +08001608enum modeset_restore {
1609 MODESET_ON_LID_OPEN,
1610 MODESET_DONE,
1611 MODESET_SUSPENDED,
1612};
1613
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001614#define DP_AUX_A 0x40
1615#define DP_AUX_B 0x10
1616#define DP_AUX_C 0x20
1617#define DP_AUX_D 0x30
1618
Xiong Zhang11c1b652015-08-17 16:04:04 +08001619#define DDC_PIN_B 0x05
1620#define DDC_PIN_C 0x04
1621#define DDC_PIN_D 0x06
1622
Paulo Zanoni6acab152013-09-12 17:06:24 -03001623struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001624 /*
1625 * This is an index in the HDMI/DVI DDI buffer translation table.
1626 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1627 * populate this field.
1628 */
1629#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001630 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001631
1632 uint8_t supports_dvi:1;
1633 uint8_t supports_hdmi:1;
1634 uint8_t supports_dp:1;
Imre Deaka98d9c12016-12-21 12:17:24 +02001635 uint8_t supports_edp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001636
1637 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001638 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001639
1640 uint8_t dp_boost_level;
1641 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001642};
1643
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001644enum psr_lines_to_wait {
1645 PSR_0_LINES_TO_WAIT = 0,
1646 PSR_1_LINE_TO_WAIT,
1647 PSR_4_LINES_TO_WAIT,
1648 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301649};
1650
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001651struct intel_vbt_data {
1652 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1653 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1654
1655 /* Feature bits */
1656 unsigned int int_tv_support:1;
1657 unsigned int lvds_dither:1;
1658 unsigned int lvds_vbt:1;
1659 unsigned int int_crt_support:1;
1660 unsigned int lvds_use_ssc:1;
1661 unsigned int display_clock_mode:1;
1662 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001663 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001664 int lvds_ssc_freq;
1665 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1666
Pradeep Bhat83a72802014-03-28 10:14:57 +05301667 enum drrs_support_type drrs_type;
1668
Jani Nikula6aa23e62016-03-24 17:50:20 +02001669 struct {
1670 int rate;
1671 int lanes;
1672 int preemphasis;
1673 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001674 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001675 bool initialized;
1676 bool support;
1677 int bpp;
1678 struct edp_power_seq pps;
1679 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001680
Jani Nikulaf00076d2013-12-14 20:38:29 -02001681 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001682 bool full_link;
1683 bool require_aux_wakeup;
1684 int idle_frames;
1685 enum psr_lines_to_wait lines_to_wait;
1686 int tp1_wakeup_time;
1687 int tp2_tp3_wakeup_time;
1688 } psr;
1689
1690 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001691 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001692 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001693 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001694 u8 min_brightness; /* min_brightness/255 of max */
Vidya Srinivasadd03372016-12-08 11:26:18 +02001695 u8 controller; /* brightness controller number */
Deepak M9a41e172016-04-26 16:14:24 +03001696 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001697 } backlight;
1698
Shobhit Kumard17c5442013-08-27 15:12:25 +03001699 /* MIPI DSI */
1700 struct {
1701 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301702 struct mipi_config *config;
1703 struct mipi_pps_data *pps;
1704 u8 seq_version;
1705 u32 size;
1706 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001707 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001708 } dsi;
1709
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001710 int crt_ddc_pin;
1711
1712 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001713 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001714
1715 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001716 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001717};
1718
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001719enum intel_ddb_partitioning {
1720 INTEL_DDB_PART_1_2,
1721 INTEL_DDB_PART_5_6, /* IVB+ */
1722};
1723
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001724struct intel_wm_level {
1725 bool enable;
1726 uint32_t pri_val;
1727 uint32_t spr_val;
1728 uint32_t cur_val;
1729 uint32_t fbc_val;
1730};
1731
Imre Deak820c1982013-12-17 14:46:36 +02001732struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001733 uint32_t wm_pipe[3];
1734 uint32_t wm_lp[3];
1735 uint32_t wm_lp_spr[3];
1736 uint32_t wm_linetime[3];
1737 bool enable_fbc_wm;
1738 enum intel_ddb_partitioning partitioning;
1739};
1740
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001741struct vlv_pipe_wm {
Ville Syrjälä1b313892016-11-28 19:37:08 +02001742 uint16_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001743};
1744
1745struct vlv_sr_wm {
1746 uint16_t plane;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001747 uint16_t cursor;
1748};
1749
1750struct vlv_wm_ddl_values {
1751 uint8_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001752};
1753
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001754struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001755 struct vlv_pipe_wm pipe[3];
1756 struct vlv_sr_wm sr;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001757 struct vlv_wm_ddl_values ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001758 uint8_t level;
1759 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001760};
1761
Damien Lespiauc1939242014-11-04 17:06:41 +00001762struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001763 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001764};
1765
1766static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1767{
Damien Lespiau16160e32014-11-04 17:06:53 +00001768 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001769}
1770
Damien Lespiau08db6652014-11-04 17:06:52 +00001771static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1772 const struct skl_ddb_entry *e2)
1773{
1774 if (e1->start == e2->start && e1->end == e2->end)
1775 return true;
1776
1777 return false;
1778}
1779
Damien Lespiauc1939242014-11-04 17:06:41 +00001780struct skl_ddb_allocation {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001781 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001782 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001783};
1784
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001785struct skl_wm_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001786 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001787 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001788};
1789
1790struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001791 bool plane_en;
1792 uint16_t plane_res_b;
1793 uint8_t plane_res_l;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001794};
1795
Paulo Zanonic67a4702013-08-19 13:18:09 -03001796/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001797 * This struct helps tracking the state needed for runtime PM, which puts the
1798 * device in PCI D3 state. Notice that when this happens, nothing on the
1799 * graphics device works, even register access, so we don't get interrupts nor
1800 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001801 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001802 * Every piece of our code that needs to actually touch the hardware needs to
1803 * either call intel_runtime_pm_get or call intel_display_power_get with the
1804 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001805 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001806 * Our driver uses the autosuspend delay feature, which means we'll only really
1807 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001808 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001809 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001810 *
1811 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1812 * goes back to false exactly before we reenable the IRQs. We use this variable
1813 * to check if someone is trying to enable/disable IRQs while they're supposed
1814 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001815 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001816 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001817 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001818 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001819struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001820 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001821 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001822 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001823};
1824
Daniel Vetter926321d2013-10-16 13:30:34 +02001825enum intel_pipe_crc_source {
1826 INTEL_PIPE_CRC_SOURCE_NONE,
1827 INTEL_PIPE_CRC_SOURCE_PLANE1,
1828 INTEL_PIPE_CRC_SOURCE_PLANE2,
1829 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001830 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001831 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1832 INTEL_PIPE_CRC_SOURCE_TV,
1833 INTEL_PIPE_CRC_SOURCE_DP_B,
1834 INTEL_PIPE_CRC_SOURCE_DP_C,
1835 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001836 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001837 INTEL_PIPE_CRC_SOURCE_MAX,
1838};
1839
Shuang He8bf1e9f2013-10-15 18:55:27 +01001840struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001841 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001842 uint32_t crc[5];
1843};
1844
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001845#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001846struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001847 spinlock_t lock;
1848 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001849 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001850 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001851 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001852 wait_queue_head_t wq;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001853 int skipped;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001854};
1855
Daniel Vetterf99d7062014-06-19 16:01:59 +02001856struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001857 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001858
1859 /*
1860 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1861 * scheduled flips.
1862 */
1863 unsigned busy_bits;
1864 unsigned flip_bits;
1865};
1866
Mika Kuoppala72253422014-10-07 17:21:26 +03001867struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001868 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001869 u32 value;
1870 /* bitmask representing WA bits */
1871 u32 mask;
1872};
1873
Arun Siluvery33136b02016-01-21 21:43:47 +00001874/*
1875 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1876 * allowing it for RCS as we don't foresee any requirement of having
1877 * a whitelist for other engines. When it is really required for
1878 * other engines then the limit need to be increased.
1879 */
1880#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001881
1882struct i915_workarounds {
1883 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1884 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001885 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001886};
1887
Yu Zhangcf9d2892015-02-10 19:05:47 +08001888struct i915_virtual_gpu {
1889 bool active;
1890};
1891
Matt Roperaa363132015-09-24 15:53:18 -07001892/* used in computing the new watermarks state */
1893struct intel_wm_config {
1894 unsigned int num_pipes_active;
1895 bool sprites_enabled;
1896 bool sprites_scaled;
1897};
1898
Robert Braggd7965152016-11-07 19:49:52 +00001899struct i915_oa_format {
1900 u32 format;
1901 int size;
1902};
1903
Robert Bragg8a3003d2016-11-07 19:49:51 +00001904struct i915_oa_reg {
1905 i915_reg_t addr;
1906 u32 value;
1907};
1908
Robert Braggeec688e2016-11-07 19:49:47 +00001909struct i915_perf_stream;
1910
Robert Bragg16d98b32016-12-07 21:40:33 +00001911/**
1912 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1913 */
Robert Braggeec688e2016-11-07 19:49:47 +00001914struct i915_perf_stream_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001915 /**
1916 * @enable: Enables the collection of HW samples, either in response to
1917 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1918 * without `I915_PERF_FLAG_DISABLED`.
Robert Braggeec688e2016-11-07 19:49:47 +00001919 */
1920 void (*enable)(struct i915_perf_stream *stream);
1921
Robert Bragg16d98b32016-12-07 21:40:33 +00001922 /**
1923 * @disable: Disables the collection of HW samples, either in response
1924 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1925 * the stream.
Robert Braggeec688e2016-11-07 19:49:47 +00001926 */
1927 void (*disable)(struct i915_perf_stream *stream);
1928
Robert Bragg16d98b32016-12-07 21:40:33 +00001929 /**
1930 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
Robert Braggeec688e2016-11-07 19:49:47 +00001931 * once there is something ready to read() for the stream
1932 */
1933 void (*poll_wait)(struct i915_perf_stream *stream,
1934 struct file *file,
1935 poll_table *wait);
1936
Robert Bragg16d98b32016-12-07 21:40:33 +00001937 /**
1938 * @wait_unlocked: For handling a blocking read, wait until there is
1939 * something to ready to read() for the stream. E.g. wait on the same
Robert Braggd7965152016-11-07 19:49:52 +00001940 * wait queue that would be passed to poll_wait().
Robert Braggeec688e2016-11-07 19:49:47 +00001941 */
1942 int (*wait_unlocked)(struct i915_perf_stream *stream);
1943
Robert Bragg16d98b32016-12-07 21:40:33 +00001944 /**
1945 * @read: Copy buffered metrics as records to userspace
1946 * **buf**: the userspace, destination buffer
1947 * **count**: the number of bytes to copy, requested by userspace
1948 * **offset**: zero at the start of the read, updated as the read
1949 * proceeds, it represents how many bytes have been copied so far and
1950 * the buffer offset for copying the next record.
Robert Braggeec688e2016-11-07 19:49:47 +00001951 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001952 * Copy as many buffered i915 perf samples and records for this stream
1953 * to userspace as will fit in the given buffer.
Robert Braggeec688e2016-11-07 19:49:47 +00001954 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001955 * Only write complete records; returning -%ENOSPC if there isn't room
1956 * for a complete record.
Robert Braggeec688e2016-11-07 19:49:47 +00001957 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001958 * Return any error condition that results in a short read such as
1959 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1960 * returning to userspace.
Robert Braggeec688e2016-11-07 19:49:47 +00001961 */
1962 int (*read)(struct i915_perf_stream *stream,
1963 char __user *buf,
1964 size_t count,
1965 size_t *offset);
1966
Robert Bragg16d98b32016-12-07 21:40:33 +00001967 /**
1968 * @destroy: Cleanup any stream specific resources.
Robert Braggeec688e2016-11-07 19:49:47 +00001969 *
1970 * The stream will always be disabled before this is called.
1971 */
1972 void (*destroy)(struct i915_perf_stream *stream);
1973};
1974
Robert Bragg16d98b32016-12-07 21:40:33 +00001975/**
1976 * struct i915_perf_stream - state for a single open stream FD
1977 */
Robert Braggeec688e2016-11-07 19:49:47 +00001978struct i915_perf_stream {
Robert Bragg16d98b32016-12-07 21:40:33 +00001979 /**
1980 * @dev_priv: i915 drm device
1981 */
Robert Braggeec688e2016-11-07 19:49:47 +00001982 struct drm_i915_private *dev_priv;
1983
Robert Bragg16d98b32016-12-07 21:40:33 +00001984 /**
1985 * @link: Links the stream into ``&drm_i915_private->streams``
1986 */
Robert Braggeec688e2016-11-07 19:49:47 +00001987 struct list_head link;
1988
Robert Bragg16d98b32016-12-07 21:40:33 +00001989 /**
1990 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1991 * properties given when opening a stream, representing the contents
1992 * of a single sample as read() by userspace.
1993 */
Robert Braggeec688e2016-11-07 19:49:47 +00001994 u32 sample_flags;
Robert Bragg16d98b32016-12-07 21:40:33 +00001995
1996 /**
1997 * @sample_size: Considering the configured contents of a sample
1998 * combined with the required header size, this is the total size
1999 * of a single sample record.
2000 */
Robert Braggd7965152016-11-07 19:49:52 +00002001 int sample_size;
Robert Braggeec688e2016-11-07 19:49:47 +00002002
Robert Bragg16d98b32016-12-07 21:40:33 +00002003 /**
2004 * @ctx: %NULL if measuring system-wide across all contexts or a
2005 * specific context that is being monitored.
2006 */
Robert Braggeec688e2016-11-07 19:49:47 +00002007 struct i915_gem_context *ctx;
Robert Bragg16d98b32016-12-07 21:40:33 +00002008
2009 /**
2010 * @enabled: Whether the stream is currently enabled, considering
2011 * whether the stream was opened in a disabled state and based
2012 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
2013 */
Robert Braggeec688e2016-11-07 19:49:47 +00002014 bool enabled;
2015
Robert Bragg16d98b32016-12-07 21:40:33 +00002016 /**
2017 * @ops: The callbacks providing the implementation of this specific
2018 * type of configured stream.
2019 */
Robert Braggd7965152016-11-07 19:49:52 +00002020 const struct i915_perf_stream_ops *ops;
2021};
2022
Robert Bragg16d98b32016-12-07 21:40:33 +00002023/**
2024 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
2025 */
Robert Braggd7965152016-11-07 19:49:52 +00002026struct i915_oa_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00002027 /**
2028 * @init_oa_buffer: Resets the head and tail pointers of the
2029 * circular buffer for periodic OA reports.
2030 *
2031 * Called when first opening a stream for OA metrics, but also may be
2032 * called in response to an OA buffer overflow or other error
2033 * condition.
2034 *
2035 * Note it may be necessary to clear the full OA buffer here as part of
2036 * maintaining the invariable that new reports must be written to
2037 * zeroed memory for us to be able to reliable detect if an expected
2038 * report has not yet landed in memory. (At least on Haswell the OA
2039 * buffer tail pointer is not synchronized with reports being visible
2040 * to the CPU)
2041 */
Robert Braggd7965152016-11-07 19:49:52 +00002042 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002043
2044 /**
2045 * @enable_metric_set: Applies any MUX configuration to set up the
2046 * Boolean and Custom (B/C) counters that are part of the counter
2047 * reports being sampled. May apply system constraints such as
2048 * disabling EU clock gating as required.
2049 */
Robert Braggd7965152016-11-07 19:49:52 +00002050 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002051
2052 /**
2053 * @disable_metric_set: Remove system constraints associated with using
2054 * the OA unit.
2055 */
Robert Braggd7965152016-11-07 19:49:52 +00002056 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002057
2058 /**
2059 * @oa_enable: Enable periodic sampling
2060 */
Robert Braggd7965152016-11-07 19:49:52 +00002061 void (*oa_enable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002062
2063 /**
2064 * @oa_disable: Disable periodic sampling
2065 */
Robert Braggd7965152016-11-07 19:49:52 +00002066 void (*oa_disable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002067
2068 /**
2069 * @read: Copy data from the circular OA buffer into a given userspace
2070 * buffer.
2071 */
Robert Braggd7965152016-11-07 19:49:52 +00002072 int (*read)(struct i915_perf_stream *stream,
2073 char __user *buf,
2074 size_t count,
2075 size_t *offset);
Robert Bragg16d98b32016-12-07 21:40:33 +00002076
2077 /**
2078 * @oa_buffer_is_empty: Check if OA buffer empty (false positives OK)
2079 *
2080 * This is either called via fops or the poll check hrtimer (atomic
2081 * ctx) without any locks taken.
2082 *
2083 * It's safe to read OA config state here unlocked, assuming that this
2084 * is only called while the stream is enabled, while the global OA
2085 * configuration can't be modified.
2086 *
2087 * Efficiency is more important than avoiding some false positives
2088 * here, which will be handled gracefully - likely resulting in an
2089 * %EAGAIN error for userspace.
2090 */
Robert Braggd7965152016-11-07 19:49:52 +00002091 bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00002092};
2093
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002094struct intel_cdclk_state {
2095 unsigned int cdclk, vco, ref;
2096};
2097
Jani Nikula77fec552014-03-31 14:27:22 +03002098struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01002099 struct drm_device drm;
2100
Chris Wilsonefab6d82015-04-07 16:20:57 +01002101 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002102 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01002103 struct kmem_cache *requests;
Chris Wilson52e54202016-11-14 20:41:02 +00002104 struct kmem_cache *dependencies;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002105
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002106 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002107
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002108 void __iomem *regs;
2109
Chris Wilson907b28c2013-07-19 20:36:52 +01002110 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002111
Yu Zhangcf9d2892015-02-10 19:05:47 +08002112 struct i915_virtual_gpu vgpu;
2113
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08002114 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002115
Anusha Srivatsabd1328582017-01-18 08:05:53 -08002116 struct intel_huc huc;
Alex Dai33a732f2015-08-12 15:43:36 +01002117 struct intel_guc guc;
2118
Daniel Vettereb805622015-05-04 14:58:44 +02002119 struct intel_csr csr;
2120
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002121 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01002122
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002123 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2124 * controller on different i2c buses. */
2125 struct mutex gmbus_mutex;
2126
2127 /**
2128 * Base address of the gmbus and gpio block.
2129 */
2130 uint32_t gpio_mmio_base;
2131
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302132 /* MMIO base address for MIPI regs */
2133 uint32_t mipi_mmio_base;
2134
Ville Syrjälä443a3892015-11-11 20:34:15 +02002135 uint32_t psr_mmio_base;
2136
Imre Deak44cb7342016-08-10 14:07:29 +03002137 uint32_t pps_mmio_base;
2138
Daniel Vetter28c70f12012-12-01 13:53:45 +01002139 wait_queue_head_t gmbus_wait_queue;
2140
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002141 struct pci_dev *bridge_dev;
Chris Wilson0ca5fa32016-05-24 14:53:40 +01002142 struct i915_gem_context *kernel_context;
Akash Goel3b3f1652016-10-13 22:44:48 +05302143 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilson51d545d2016-08-15 10:49:02 +01002144 struct i915_vma *semaphore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002145
Daniel Vetterba8286f2014-09-11 07:43:25 +02002146 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002147 struct resource mch_res;
2148
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002149 /* protects the irq masks */
2150 spinlock_t irq_lock;
2151
Sourab Gupta84c33a62014-06-02 16:47:17 +05302152 /* protects the mmio flip data */
2153 spinlock_t mmio_flip_lock;
2154
Imre Deakf8b79e52014-03-04 19:23:07 +02002155 bool display_irqs_enabled;
2156
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01002157 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2158 struct pm_qos_request pm_qos;
2159
Ville Syrjäläa5805162015-05-26 20:42:30 +03002160 /* Sideband mailbox protection */
2161 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002162
2163 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07002164 union {
2165 u32 irq_mask;
2166 u32 de_irq_mask[I915_MAX_PIPES];
2167 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002168 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05302169 u32 pm_imr;
2170 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05302171 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05302172 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02002173 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002174
Jani Nikula5fcece82015-05-27 15:03:42 +03002175 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02002176 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05302177 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002178 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03002179 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002180
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002181 bool preserve_bios_swizzle;
2182
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002183 /* overlay */
2184 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002185
Jani Nikula58c68772013-11-08 16:48:54 +02002186 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02002187 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03002188
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002189 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002190 bool no_aux_handshake;
2191
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002192 /* protects panel power sequencer state */
2193 struct mutex pps_mutex;
2194
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002195 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002196 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2197
2198 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03002199 unsigned int skl_preferred_vco_freq;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002200 unsigned int max_cdclk_freq;
Ville Syrjälä8d965612016-11-14 18:35:10 +02002201
Mika Kaholaadafdc62015-08-18 14:36:59 +03002202 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02002203 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03002204 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03002205 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002206
Ville Syrjälä63911d72016-05-13 23:41:32 +03002207 struct {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002208 /*
2209 * The current logical cdclk state.
2210 * See intel_atomic_state.cdclk.logical
2211 *
2212 * For reading holding any crtc lock is sufficient,
2213 * for writing must hold all of them.
2214 */
2215 struct intel_cdclk_state logical;
2216 /*
2217 * The current actual cdclk state.
2218 * See intel_atomic_state.cdclk.actual
2219 */
2220 struct intel_cdclk_state actual;
2221 /* The current hardware cdclk state */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002222 struct intel_cdclk_state hw;
2223 } cdclk;
Ville Syrjälä63911d72016-05-13 23:41:32 +03002224
Daniel Vetter645416f2013-09-02 16:22:25 +02002225 /**
2226 * wq - Driver workqueue for GEM.
2227 *
2228 * NOTE: Work items scheduled here are not allowed to grab any modeset
2229 * locks, for otherwise the flushing done in the pageflip code will
2230 * result in deadlocks.
2231 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002232 struct workqueue_struct *wq;
2233
2234 /* Display functions */
2235 struct drm_i915_display_funcs display;
2236
2237 /* PCH chipset type */
2238 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002239 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002240
2241 unsigned long quirks;
2242
Zhang Ruib8efb172013-02-05 15:41:53 +08002243 enum modeset_restore modeset_restore;
2244 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01002245 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03002246 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07002247
Ben Widawskya7bbbd62013-07-16 16:50:07 -07002248 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002249 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002250
Daniel Vetter4b5aed62012-11-14 17:14:03 +01002251 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01002252 DECLARE_HASHTABLE(mm_structs, 7);
2253 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02002254
Chris Wilson5d1808e2016-04-28 09:56:51 +01002255 /* The hw wants to have a stable context identifier for the lifetime
2256 * of the context (for OA, PASID, faults, etc). This is limited
2257 * in execlists to 21 bits.
2258 */
2259 struct ida context_hw_ida;
2260#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2261
Daniel Vetter87813422012-05-02 11:49:32 +02002262 /* Kernel Modesetting */
2263
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02002264 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2265 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002266 wait_queue_head_t pending_flip_queue;
2267
Daniel Vetterc4597872013-10-21 21:04:07 +02002268#ifdef CONFIG_DEBUG_FS
2269 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2270#endif
2271
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002272 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02002273 int num_shared_dpll;
2274 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02002275 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002276
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01002277 /*
2278 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2279 * Must be global rather than per dpll, because on some platforms
2280 * plls share registers.
2281 */
2282 struct mutex dpll_lock;
2283
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002284 unsigned int active_crtcs;
2285 unsigned int min_pixclk[I915_MAX_PIPES];
2286
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002287 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002288
Mika Kuoppala72253422014-10-07 17:21:26 +03002289 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01002290
Daniel Vetterf99d7062014-06-19 16:01:59 +02002291 struct i915_frontbuffer_tracking fb_tracking;
2292
Chris Wilsoneb955ee2017-01-23 21:29:39 +00002293 struct intel_atomic_helper {
2294 struct llist_head free_list;
2295 struct work_struct free_work;
2296 } atomic_helper;
2297
Jesse Barnes652c3932009-08-17 13:31:43 -07002298 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002299
Zhenyu Wangc48044112009-12-17 14:48:43 +08002300 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002301
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002302 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002303
Ben Widawsky59124502013-07-04 11:02:05 -07002304 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002305 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07002306
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002307 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002308 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002309
Daniel Vetter20e4d402012-08-08 23:35:39 +02002310 /* ilk-only ips/rps state. Everything in here is protected by the global
2311 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002312 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002313
Imre Deak83c00f52013-10-25 17:36:47 +03002314 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08002315
Rodrigo Vivia031d702013-10-03 16:15:06 -03002316 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002317
Daniel Vetter99584db2012-11-14 17:14:04 +01002318 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01002319
Jesse Barnesc9cddff2013-05-08 10:45:13 -07002320 struct drm_i915_gem_object *vlv_pctx;
2321
Daniel Vetter06957262015-08-10 13:34:08 +02002322#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00002323 /* list of fbdev register on this device */
2324 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002325 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02002326#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00002327
2328 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01002329 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07002330
Imre Deak58fddc22015-01-08 17:54:14 +02002331 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02002332 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02002333 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08002334 /**
2335 * av_mutex - mutex for audio/video sync
2336 *
2337 */
2338 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02002339
Ben Widawsky254f9652012-06-04 14:42:42 -07002340 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07002341 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002342
Damien Lespiau3e683202012-12-11 18:48:29 +00002343 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02002344
Ville Syrjäläc2317752016-03-15 16:39:56 +02002345 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03002346 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02002347 /*
2348 * Shadows for CHV DPLL_MD regs to keep the state
2349 * checker somewhat working in the presence hardware
2350 * crappiness (can't read out DPLL_MD for pipes B & C).
2351 */
2352 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03002353 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03002354
Daniel Vetter842f1c82014-03-10 10:01:44 +01002355 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02002356 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002357 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03002358 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01002359
Lyude656d1b82016-08-17 15:55:54 -04002360 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002361 I915_SAGV_UNKNOWN = 0,
2362 I915_SAGV_DISABLED,
2363 I915_SAGV_ENABLED,
2364 I915_SAGV_NOT_CONTROLLED
2365 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04002366
Ville Syrjälä53615a52013-08-01 16:18:50 +03002367 struct {
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002368 /* protects DSPARB registers on pre-g4x/vlv/chv */
2369 spinlock_t dsparb_lock;
2370
Ville Syrjälä53615a52013-08-01 16:18:50 +03002371 /*
2372 * Raw watermark latency values:
2373 * in 0.1us units for WM0,
2374 * in 0.5us units for WM1+.
2375 */
2376 /* primary */
2377 uint16_t pri_latency[5];
2378 /* sprite */
2379 uint16_t spr_latency[5];
2380 /* cursor */
2381 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002382 /*
2383 * Raw watermark memory latency values
2384 * for SKL for all 8 levels
2385 * in 1us units.
2386 */
2387 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03002388
2389 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002390 union {
2391 struct ilk_wm_values hw;
2392 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02002393 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002394 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03002395
2396 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08002397
2398 /*
2399 * Should be held around atomic WM register writing; also
2400 * protects * intel_crtc->wm.active and
2401 * cstate->wm.need_postvbl_update.
2402 */
2403 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07002404
2405 /*
2406 * Set during HW readout of watermarks/DDB. Some platforms
2407 * need to know when we're still using BIOS-provided values
2408 * (which we don't fully trust).
2409 */
2410 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002411 } wm;
2412
Paulo Zanoni8a187452013-12-06 20:32:13 -02002413 struct i915_runtime_pm pm;
2414
Robert Braggeec688e2016-11-07 19:49:47 +00002415 struct {
2416 bool initialized;
Robert Braggd7965152016-11-07 19:49:52 +00002417
Robert Bragg442b8c02016-11-07 19:49:53 +00002418 struct kobject *metrics_kobj;
Robert Braggccdf6342016-11-07 19:49:54 +00002419 struct ctl_table_header *sysctl_header;
Robert Bragg442b8c02016-11-07 19:49:53 +00002420
Robert Braggeec688e2016-11-07 19:49:47 +00002421 struct mutex lock;
2422 struct list_head streams;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002423
Robert Braggd7965152016-11-07 19:49:52 +00002424 spinlock_t hook_lock;
2425
Robert Bragg8a3003d2016-11-07 19:49:51 +00002426 struct {
Robert Braggd7965152016-11-07 19:49:52 +00002427 struct i915_perf_stream *exclusive_stream;
2428
2429 u32 specific_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00002430
2431 struct hrtimer poll_check_timer;
2432 wait_queue_head_t poll_wq;
2433 bool pollin;
2434
2435 bool periodic;
2436 int period_exponent;
2437 int timestamp_frequency;
2438
2439 int tail_margin;
2440
2441 int metrics_set;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002442
2443 const struct i915_oa_reg *mux_regs;
2444 int mux_regs_len;
2445 const struct i915_oa_reg *b_counter_regs;
2446 int b_counter_regs_len;
Robert Braggd7965152016-11-07 19:49:52 +00002447
2448 struct {
2449 struct i915_vma *vma;
2450 u8 *vaddr;
2451 int format;
2452 int format_size;
2453 } oa_buffer;
2454
2455 u32 gen7_latched_oastatus1;
2456
2457 struct i915_oa_ops ops;
2458 const struct i915_oa_format *oa_formats;
2459 int n_builtin_sets;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002460 } oa;
Robert Braggeec688e2016-11-07 19:49:47 +00002461 } perf;
2462
Oscar Mateoa83014d2014-07-24 17:04:21 +01002463 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2464 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01002465 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002466 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002467
Chris Wilson73cb9702016-10-28 13:58:46 +01002468 struct list_head timelines;
2469 struct i915_gem_timeline global_timeline;
Chris Wilson28176ef2016-10-28 13:58:56 +01002470 u32 active_requests;
Chris Wilson73cb9702016-10-28 13:58:46 +01002471
Chris Wilson67d97da2016-07-04 08:08:31 +01002472 /**
2473 * Is the GPU currently considered idle, or busy executing
2474 * userspace requests? Whilst idle, we allow runtime power
2475 * management to power down the hardware and display clocks.
2476 * In order to reduce the effect on performance, there
2477 * is a slight delay before we do so.
2478 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002479 bool awake;
2480
2481 /**
2482 * We leave the user IRQ off as much as possible,
2483 * but this means that requests will finish and never
2484 * be retired once the system goes idle. Set a timer to
2485 * fire periodically while the ring is running. When it
2486 * fires, go retire requests.
2487 */
2488 struct delayed_work retire_work;
2489
2490 /**
2491 * When we detect an idle GPU, we want to turn on
2492 * powersaving features. So once we see that there
2493 * are no more requests outstanding and no more
2494 * arrive within a small period of time, we fire
2495 * off the idle_work.
2496 */
2497 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01002498
2499 ktime_t last_init_time;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002500 } gt;
2501
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002502 /* perform PHY state sanity checks? */
2503 bool chv_phy_assert[2];
2504
Mahesh Kumara3a89862016-12-01 21:19:34 +05302505 bool ipc_enabled;
2506
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002507 /* Used to save the pipe-to-encoder mapping for audio */
2508 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002509
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002510 /*
2511 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2512 * will be rejected. Instead look for a better place.
2513 */
Jani Nikula77fec552014-03-31 14:27:22 +03002514};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002515
Chris Wilson2c1792a2013-08-01 18:39:55 +01002516static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2517{
Chris Wilson091387c2016-06-24 14:00:21 +01002518 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002519}
2520
David Weinehallc49d13e2016-08-22 13:32:42 +03002521static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002522{
David Weinehallc49d13e2016-08-22 13:32:42 +03002523 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002524}
2525
Alex Dai33a732f2015-08-12 15:43:36 +01002526static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2527{
2528 return container_of(guc, struct drm_i915_private, guc);
2529}
2530
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002531/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302532#define for_each_engine(engine__, dev_priv__, id__) \
2533 for ((id__) = 0; \
2534 (id__) < I915_NUM_ENGINES; \
2535 (id__)++) \
2536 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002537
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002538#define __mask_next_bit(mask) ({ \
2539 int __idx = ffs(mask) - 1; \
2540 mask &= ~BIT(__idx); \
2541 __idx; \
2542})
2543
Dave Gordonc3232b12016-03-23 18:19:53 +00002544/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002545#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2546 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
Akash Goel3b3f1652016-10-13 22:44:48 +05302547 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002548
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002549enum hdmi_force_audio {
2550 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2551 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2552 HDMI_AUDIO_AUTO, /* trust EDID */
2553 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2554};
2555
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002556#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002557
Daniel Vettera071fa02014-06-18 23:28:09 +02002558/*
2559 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302560 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002561 * doesn't mean that the hw necessarily already scans it out, but that any
2562 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2563 *
2564 * We have one bit per pipe and per scanout plane type.
2565 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302566#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2567#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002568#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2569 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2570#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302571 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2572#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2573 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002574#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302575 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002576#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302577 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002578
Dave Gordon85d12252016-05-20 11:54:06 +01002579/*
2580 * Optimised SGL iterator for GEM objects
2581 */
2582static __always_inline struct sgt_iter {
2583 struct scatterlist *sgp;
2584 union {
2585 unsigned long pfn;
2586 dma_addr_t dma;
2587 };
2588 unsigned int curr;
2589 unsigned int max;
2590} __sgt_iter(struct scatterlist *sgl, bool dma) {
2591 struct sgt_iter s = { .sgp = sgl };
2592
2593 if (s.sgp) {
2594 s.max = s.curr = s.sgp->offset;
2595 s.max += s.sgp->length;
2596 if (dma)
2597 s.dma = sg_dma_address(s.sgp);
2598 else
2599 s.pfn = page_to_pfn(sg_page(s.sgp));
2600 }
2601
2602 return s;
2603}
2604
Chris Wilson96d77632016-10-28 13:58:33 +01002605static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2606{
2607 ++sg;
2608 if (unlikely(sg_is_chain(sg)))
2609 sg = sg_chain_ptr(sg);
2610 return sg;
2611}
2612
Dave Gordon85d12252016-05-20 11:54:06 +01002613/**
Dave Gordon63d15322016-05-20 11:54:07 +01002614 * __sg_next - return the next scatterlist entry in a list
2615 * @sg: The current sg entry
2616 *
2617 * Description:
2618 * If the entry is the last, return NULL; otherwise, step to the next
2619 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2620 * otherwise just return the pointer to the current element.
2621 **/
2622static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2623{
2624#ifdef CONFIG_DEBUG_SG
2625 BUG_ON(sg->sg_magic != SG_MAGIC);
2626#endif
Chris Wilson96d77632016-10-28 13:58:33 +01002627 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002628}
2629
2630/**
Dave Gordon85d12252016-05-20 11:54:06 +01002631 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2632 * @__dmap: DMA address (output)
2633 * @__iter: 'struct sgt_iter' (iterator state, internal)
2634 * @__sgt: sg_table to iterate over (input)
2635 */
2636#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2637 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2638 ((__dmap) = (__iter).dma + (__iter).curr); \
2639 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002640 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
Dave Gordon85d12252016-05-20 11:54:06 +01002641
2642/**
2643 * for_each_sgt_page - iterate over the pages of the given sg_table
2644 * @__pp: page pointer (output)
2645 * @__iter: 'struct sgt_iter' (iterator state, internal)
2646 * @__sgt: sg_table to iterate over (input)
2647 */
2648#define for_each_sgt_page(__pp, __iter, __sgt) \
2649 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2650 ((__pp) = (__iter).pfn == 0 ? NULL : \
2651 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2652 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002653 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
Daniel Vettera071fa02014-06-18 23:28:09 +02002654
Tvrtko Ursulin5ca43ef2016-11-16 08:55:45 +00002655static inline const struct intel_device_info *
2656intel_info(const struct drm_i915_private *dev_priv)
2657{
2658 return &dev_priv->info;
2659}
2660
2661#define INTEL_INFO(dev_priv) intel_info((dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002662
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002663#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002664#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002665
Jani Nikulae87a0052015-10-20 15:22:02 +03002666#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002667#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002668
2669#define GEN_FOREVER (0)
2670/*
2671 * Returns true if Gen is in inclusive range [Start, End].
2672 *
2673 * Use GEN_FOREVER for unbound start and or end.
2674 */
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002675#define IS_GEN(dev_priv, s, e) ({ \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002676 unsigned int __s = (s), __e = (e); \
2677 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2678 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2679 if ((__s) != GEN_FOREVER) \
2680 __s = (s) - 1; \
2681 if ((__e) == GEN_FOREVER) \
2682 __e = BITS_PER_LONG - 1; \
2683 else \
2684 __e = (e) - 1; \
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002685 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002686})
2687
Jani Nikulae87a0052015-10-20 15:22:02 +03002688/*
2689 * Return true if revision is in range [since,until] inclusive.
2690 *
2691 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2692 */
2693#define IS_REVID(p, since, until) \
2694 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2695
Jani Nikula06bcd842016-11-30 17:43:06 +02002696#define IS_I830(dev_priv) ((dev_priv)->info.platform == INTEL_I830)
2697#define IS_I845G(dev_priv) ((dev_priv)->info.platform == INTEL_I845G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002698#define IS_I85X(dev_priv) ((dev_priv)->info.platform == INTEL_I85X)
Jani Nikula06bcd842016-11-30 17:43:06 +02002699#define IS_I865G(dev_priv) ((dev_priv)->info.platform == INTEL_I865G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002700#define IS_I915G(dev_priv) ((dev_priv)->info.platform == INTEL_I915G)
Jani Nikula06bcd842016-11-30 17:43:06 +02002701#define IS_I915GM(dev_priv) ((dev_priv)->info.platform == INTEL_I915GM)
2702#define IS_I945G(dev_priv) ((dev_priv)->info.platform == INTEL_I945G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002703#define IS_I945GM(dev_priv) ((dev_priv)->info.platform == INTEL_I945GM)
Jani Nikulac0f86832016-12-07 12:13:04 +02002704#define IS_I965G(dev_priv) ((dev_priv)->info.platform == INTEL_I965G)
2705#define IS_I965GM(dev_priv) ((dev_priv)->info.platform == INTEL_I965GM)
Jani Nikulaf69c11a2016-11-30 17:43:05 +02002706#define IS_G45(dev_priv) ((dev_priv)->info.platform == INTEL_G45)
2707#define IS_GM45(dev_priv) ((dev_priv)->info.platform == INTEL_GM45)
2708#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002709#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2710#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Jani Nikula73f67aa2016-12-07 22:48:09 +02002711#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_PINEVIEW)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002712#define IS_G33(dev_priv) ((dev_priv)->info.platform == INTEL_G33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002713#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002714#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002715#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2716 INTEL_DEVID(dev_priv) == 0x0152 || \
2717 INTEL_DEVID(dev_priv) == 0x015a)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002718#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2719#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2720#define IS_HASWELL(dev_priv) ((dev_priv)->info.platform == INTEL_HASWELL)
2721#define IS_BROADWELL(dev_priv) ((dev_priv)->info.platform == INTEL_BROADWELL)
2722#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_SKYLAKE)
2723#define IS_BROXTON(dev_priv) ((dev_priv)->info.platform == INTEL_BROXTON)
2724#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_KABYLAKE)
2725#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
Ville Syrjälä646d5772016-10-31 22:37:14 +02002726#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002727#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2728 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2729#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2730 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2731 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2732 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002733/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002734#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2735 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2736#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2737 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2738#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2739 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2740#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2741 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002742/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002743#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2744 INTEL_DEVID(dev_priv) == 0x0A1E)
2745#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2746 INTEL_DEVID(dev_priv) == 0x1913 || \
2747 INTEL_DEVID(dev_priv) == 0x1916 || \
2748 INTEL_DEVID(dev_priv) == 0x1921 || \
2749 INTEL_DEVID(dev_priv) == 0x1926)
2750#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2751 INTEL_DEVID(dev_priv) == 0x1915 || \
2752 INTEL_DEVID(dev_priv) == 0x191E)
2753#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2754 INTEL_DEVID(dev_priv) == 0x5913 || \
2755 INTEL_DEVID(dev_priv) == 0x5916 || \
2756 INTEL_DEVID(dev_priv) == 0x5921 || \
2757 INTEL_DEVID(dev_priv) == 0x5926)
2758#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2759 INTEL_DEVID(dev_priv) == 0x5915 || \
2760 INTEL_DEVID(dev_priv) == 0x591E)
2761#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2762 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2763#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2764 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302765
Jani Nikulac007fb42016-10-31 12:18:28 +02002766#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
Zou Nan haicae58522010-11-09 17:17:32 +08002767
Jani Nikulaef712bb2015-10-20 15:22:00 +03002768#define SKL_REVID_A0 0x0
2769#define SKL_REVID_B0 0x1
2770#define SKL_REVID_C0 0x2
2771#define SKL_REVID_D0 0x3
2772#define SKL_REVID_E0 0x4
2773#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002774#define SKL_REVID_G0 0x6
2775#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002776
Jani Nikulae87a0052015-10-20 15:22:02 +03002777#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2778
Jani Nikulaef712bb2015-10-20 15:22:00 +03002779#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002780#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002781#define BXT_REVID_B0 0x3
Ander Conselvan de Oliveiraa3f79ca2016-11-24 15:23:27 +02002782#define BXT_REVID_B_LAST 0x8
Jani Nikulaef712bb2015-10-20 15:22:00 +03002783#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002784
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002785#define IS_BXT_REVID(dev_priv, since, until) \
2786 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002787
Mika Kuoppalac033a372016-06-07 17:18:55 +03002788#define KBL_REVID_A0 0x0
2789#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002790#define KBL_REVID_C0 0x2
2791#define KBL_REVID_D0 0x3
2792#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002793
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002794#define IS_KBL_REVID(dev_priv, since, until) \
2795 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002796
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02002797#define GLK_REVID_A0 0x0
2798#define GLK_REVID_A1 0x1
2799
2800#define IS_GLK_REVID(dev_priv, since, until) \
2801 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2802
Jesse Barnes85436692011-04-06 12:11:14 -07002803/*
2804 * The genX designation typically refers to the render engine, so render
2805 * capability related checks should use IS_GEN, while display and other checks
2806 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2807 * chips, etc.).
2808 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002809#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2810#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2811#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2812#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2813#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2814#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2815#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2816#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Zou Nan haicae58522010-11-09 17:17:32 +08002817
Rodrigo Vivi8727dc02016-12-18 13:36:26 -08002818#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002819#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2820#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002821
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002822#define ENGINE_MASK(id) BIT(id)
2823#define RENDER_RING ENGINE_MASK(RCS)
2824#define BSD_RING ENGINE_MASK(VCS)
2825#define BLT_RING ENGINE_MASK(BCS)
2826#define VEBOX_RING ENGINE_MASK(VECS)
2827#define BSD2_RING ENGINE_MASK(VCS2)
2828#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002829
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002830#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002831 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002832
2833#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2834#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2835#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2836#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2837
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002838#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2839#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2840#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002841#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2842 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08002843
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002844#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002845
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002846#define HAS_HW_CONTEXTS(dev_priv) ((dev_priv)->info.has_hw_contexts)
2847#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2848 ((dev_priv)->info.has_logical_ring_contexts)
2849#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2850#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2851#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2852
2853#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2854#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2855 ((dev_priv)->info.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002856
Daniel Vetterb45305f2012-12-17 16:21:27 +01002857/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Jani Nikula2a307c22016-11-30 17:43:04 +02002858#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002859
2860/* WaRsDisableCoarsePowerGating:skl,bxt */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002861#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
Jani Nikulaf2254d22017-02-15 17:21:39 +02002862 (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002863
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002864/*
2865 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2866 * even when in MSI mode. This results in spurious interrupt warnings if the
2867 * legacy irq no. is shared with another device. The kernel then disables that
2868 * interrupt source and so prevents the other device from working properly.
2869 */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002870#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2871#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002872
Zou Nan haicae58522010-11-09 17:17:32 +08002873/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2874 * rows, which changed the alignment requirements and fence programming.
2875 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002876#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2877 !(IS_I915G(dev_priv) || \
2878 IS_I915GM(dev_priv)))
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002879#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2880#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002881
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002882#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2883#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2884#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002885
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002886#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002887
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002888#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002889
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002890#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2891#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2892#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2893#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2894#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002895
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002896#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002897
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002898#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02002899#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2900
Dave Gordon1a3d1892016-05-13 15:36:30 +01002901/*
2902 * For now, anything with a GuC requires uCode loading, and then supports
2903 * command submission once loaded. But these are logically independent
2904 * properties, so we have separate macros to test them.
2905 */
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002906#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
2907#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2908#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
Anusha Srivatsabd1328582017-01-18 08:05:53 -08002909#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
Alex Dai33a732f2015-08-12 15:43:36 +01002910
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002911#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002912
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002913#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002914
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002915#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2916#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2917#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2918#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2919#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2920#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302921#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2922#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002923#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
Robert Beckett30c964a2015-08-28 13:10:22 +01002924#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002925#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002926#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002927
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002928#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2929#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2930#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2931#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002932#define HAS_PCH_LPT_LP(dev_priv) \
2933 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2934#define HAS_PCH_LPT_H(dev_priv) \
2935 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002936#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2937#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2938#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2939#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002940
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01002941#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302942
Shashank Sharma6389dd82016-10-14 19:56:50 +05302943#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2944
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002945/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01002946#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002947#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2948 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002949
Ben Widawskyc8735b02012-09-07 19:43:39 -07002950#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302951#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002952
Praveen Paneri85ee17e2016-11-15 22:49:20 +05302953#define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2954
Chris Wilson05394f32010-11-08 19:18:58 +00002955#include "i915_trace.h"
2956
Chris Wilson48f112f2016-06-24 14:07:14 +01002957static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2958{
2959#ifdef CONFIG_INTEL_IOMMU
2960 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2961 return true;
2962#endif
2963 return false;
2964}
2965
Chris Wilsonc0336662016-05-06 15:40:21 +01002966int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
David Weinehall351c3b52016-08-22 13:32:41 +03002967 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01002968
Chris Wilson39df9192016-07-20 13:31:57 +01002969bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2970
Chris Wilson0673ad42016-06-24 14:00:22 +01002971/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002972void __printf(3, 4)
2973__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2974 const char *fmt, ...);
2975
2976#define i915_report_error(dev_priv, fmt, ...) \
2977 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2978
Ben Widawskyc43b5632012-04-16 14:07:40 -07002979#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002980extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2981 unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02002982#else
2983#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07002984#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03002985extern const struct dev_pm_ops i915_pm_ops;
2986
2987extern int i915_driver_load(struct pci_dev *pdev,
2988 const struct pci_device_id *ent);
2989extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01002990extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2991extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01002992extern void i915_reset(struct drm_i915_private *dev_priv);
Arun Siluvery6b332fa2016-04-04 18:50:56 +01002993extern int intel_guc_reset(struct drm_i915_private *dev_priv);
Tomas Elffc0768c2016-03-21 16:26:59 +00002994extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +02002995extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002996extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2997extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2998extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2999extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03003000int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003001
Chris Wilsonbb8f0f52017-01-24 11:01:34 +00003002int intel_engines_init_early(struct drm_i915_private *dev_priv);
3003int intel_engines_init(struct drm_i915_private *dev_priv);
3004
Jani Nikula77913b32015-06-18 13:06:16 +03003005/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003006void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3007 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03003008void intel_hpd_init(struct drm_i915_private *dev_priv);
3009void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3010void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07003011bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Lyudeb236d7c82016-06-21 17:03:43 -04003012bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3013void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03003014
Linus Torvalds1da177e2005-04-16 15:20:36 -07003015/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01003016static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3017{
3018 unsigned long delay;
3019
3020 if (unlikely(!i915.enable_hangcheck))
3021 return;
3022
3023 /* Don't continually defer the hangcheck so that it is always run at
3024 * least once after work has been scheduled on any ring. Otherwise,
3025 * we will ignore a hung ring if a second ring is kept busy.
3026 */
3027
3028 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3029 queue_delayed_work(system_long_wq,
3030 &dev_priv->gpu_error.hangcheck_work, delay);
3031}
3032
Mika Kuoppala58174462014-02-25 17:11:26 +02003033__printf(3, 4)
Chris Wilsonc0336662016-05-06 15:40:21 +01003034void i915_handle_error(struct drm_i915_private *dev_priv,
3035 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003036 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003037
Daniel Vetterb9632912014-09-30 10:56:44 +02003038extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02003039int intel_irq_install(struct drm_i915_private *dev_priv);
3040void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01003041
Chris Wilsondc979972016-05-10 14:10:04 +01003042extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
3043extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
Imre Deak10018602014-06-06 12:59:39 +03003044 bool restore_forcewake);
Chris Wilsondc979972016-05-10 14:10:04 +01003045extern void intel_uncore_init(struct drm_i915_private *dev_priv);
Mika Kuoppalafc976182015-12-15 16:25:07 +02003046extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02003047extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01003048extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
3049extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
3050 bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02003051const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02003052void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02003053 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02003054void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02003055 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01003056/* Like above but the caller must manage the uncore.lock itself.
3057 * Must be used with I915_READ_FW and friends.
3058 */
3059void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
3060 enum forcewake_domains domains);
3061void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
3062 enum forcewake_domains domains);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03003063u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
3064
Mika Kuoppala59bad942015-01-16 11:34:40 +02003065void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003066
Chris Wilson1758b902016-06-30 15:32:44 +01003067int intel_wait_for_register(struct drm_i915_private *dev_priv,
3068 i915_reg_t reg,
3069 const u32 mask,
3070 const u32 value,
3071 const unsigned long timeout_ms);
3072int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3073 i915_reg_t reg,
3074 const u32 mask,
3075 const u32 value,
3076 const unsigned long timeout_ms);
3077
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003078static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3079{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08003080 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003081}
3082
Chris Wilsonc0336662016-05-06 15:40:21 +01003083static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08003084{
Chris Wilsonc0336662016-05-06 15:40:21 +01003085 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08003086}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003087
Keith Packard7c463582008-11-04 02:03:27 -08003088void
Jani Nikula50227e12014-03-31 14:27:21 +03003089i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003090 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003091
3092void
Jani Nikula50227e12014-03-31 14:27:21 +03003093i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003094 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003095
Imre Deakf8b79e52014-03-04 19:23:07 +02003096void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3097void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02003098void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3099 uint32_t mask,
3100 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003101void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3102 uint32_t interrupt_mask,
3103 uint32_t enabled_irq_mask);
3104static inline void
3105ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3106{
3107 ilk_update_display_irq(dev_priv, bits, bits);
3108}
3109static inline void
3110ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3111{
3112 ilk_update_display_irq(dev_priv, bits, 0);
3113}
Ville Syrjälä013d3752015-11-23 18:06:17 +02003114void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3115 enum pipe pipe,
3116 uint32_t interrupt_mask,
3117 uint32_t enabled_irq_mask);
3118static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3119 enum pipe pipe, uint32_t bits)
3120{
3121 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3122}
3123static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3124 enum pipe pipe, uint32_t bits)
3125{
3126 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3127}
Daniel Vetter47339cd2014-09-30 10:56:46 +02003128void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3129 uint32_t interrupt_mask,
3130 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02003131static inline void
3132ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3133{
3134 ibx_display_interrupt_update(dev_priv, bits, bits);
3135}
3136static inline void
3137ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3138{
3139 ibx_display_interrupt_update(dev_priv, bits, 0);
3140}
3141
Eric Anholt673a3942008-07-30 12:06:12 -07003142/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07003143int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3144 struct drm_file *file_priv);
3145int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3146 struct drm_file *file_priv);
3147int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3148 struct drm_file *file_priv);
3149int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3150 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003151int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3152 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003153int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3154 struct drm_file *file_priv);
3155int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3156 struct drm_file *file_priv);
3157int i915_gem_execbuffer(struct drm_device *dev, void *data,
3158 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003159int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3160 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003161int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3162 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07003163int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3164 struct drm_file *file);
3165int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3166 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003167int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3168 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003169int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3170 struct drm_file *file_priv);
Chris Wilson111dbca2017-01-10 12:10:44 +00003171int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3172 struct drm_file *file_priv);
3173int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3174 struct drm_file *file_priv);
Chris Wilson72778cb2016-05-19 16:17:16 +01003175void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01003176int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3177 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07003178int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3179 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003180int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3181 struct drm_file *file_priv);
Chris Wilson24145512017-01-24 11:01:35 +00003182void i915_gem_sanitize(struct drm_i915_private *i915);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003183int i915_gem_load_init(struct drm_i915_private *dev_priv);
3184void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02003185void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01003186int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01003187int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3188
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003189void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003190void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01003191void i915_gem_object_init(struct drm_i915_gem_object *obj,
3192 const struct drm_i915_gem_object_ops *ops);
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00003193struct drm_i915_gem_object *
3194i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3195struct drm_i915_gem_object *
3196i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3197 const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003198void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003199void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003200
Chris Wilsonbdeb9782016-12-23 14:57:56 +00003201static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3202{
3203 /* A single pass should suffice to release all the freed objects (along
3204 * most call paths) , but be a little more paranoid in that freeing
3205 * the objects does take a little amount of time, during which the rcu
3206 * callbacks could have added new objects into the freed list, and
3207 * armed the work again.
3208 */
3209 do {
3210 rcu_barrier();
3211 } while (flush_work(&i915->mm.free_work));
3212}
3213
Chris Wilson058d88c2016-08-15 10:49:06 +01003214struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003215i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3216 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003217 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003218 u64 alignment,
3219 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003220
Chris Wilsonaa653a62016-08-04 07:52:27 +01003221int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003222void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003223
Chris Wilson7c108fd2016-10-24 13:42:18 +01003224void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3225
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003226static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01003227{
Chris Wilsonee286372015-04-07 16:20:25 +01003228 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01003229}
Chris Wilsonee286372015-04-07 16:20:25 +01003230
Chris Wilson96d77632016-10-28 13:58:33 +01003231struct scatterlist *
3232i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3233 unsigned int n, unsigned int *offset);
3234
Dave Gordon033908a2015-12-10 18:51:23 +00003235struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01003236i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3237 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00003238
Chris Wilson96d77632016-10-28 13:58:33 +01003239struct page *
3240i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3241 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05303242
Chris Wilson96d77632016-10-28 13:58:33 +01003243dma_addr_t
3244i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3245 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01003246
Chris Wilson03ac84f2016-10-28 13:58:36 +01003247void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3248 struct sg_table *pages);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003249int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3250
3251static inline int __must_check
3252i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003253{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003254 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003255
Chris Wilson1233e2d2016-10-28 13:58:37 +01003256 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003257 return 0;
3258
3259 return __i915_gem_object_get_pages(obj);
3260}
3261
3262static inline void
3263__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3264{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003265 GEM_BUG_ON(!obj->mm.pages);
3266
Chris Wilson1233e2d2016-10-28 13:58:37 +01003267 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003268}
3269
3270static inline bool
3271i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3272{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003273 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003274}
3275
3276static inline void
3277__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3278{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003279 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3280 GEM_BUG_ON(!obj->mm.pages);
3281
Chris Wilson1233e2d2016-10-28 13:58:37 +01003282 atomic_dec(&obj->mm.pages_pin_count);
Chris Wilsona5570172012-09-04 21:02:54 +01003283}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003284
Chris Wilson1233e2d2016-10-28 13:58:37 +01003285static inline void
3286i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003287{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003288 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01003289}
3290
Chris Wilson548625e2016-11-01 12:11:34 +00003291enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3292 I915_MM_NORMAL = 0,
3293 I915_MM_SHRINKER
3294};
3295
3296void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3297 enum i915_mm_subclass subclass);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003298void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003299
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003300enum i915_map_type {
3301 I915_MAP_WB = 0,
3302 I915_MAP_WC,
3303};
3304
Chris Wilson0a798eb2016-04-08 12:11:11 +01003305/**
3306 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
Chris Wilsona73c7a42016-12-31 11:20:10 +00003307 * @obj: the object to map into kernel address space
3308 * @type: the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01003309 *
3310 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3311 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003312 * the kernel address space. Based on the @type of mapping, the PTE will be
3313 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01003314 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01003315 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3316 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003317 *
Dave Gordon83052162016-04-12 14:46:16 +01003318 * Returns the pointer through which to access the mapped object, or an
3319 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003320 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003321void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3322 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01003323
3324/**
3325 * i915_gem_object_unpin_map - releases an earlier mapping
Chris Wilsona73c7a42016-12-31 11:20:10 +00003326 * @obj: the object to unmap
Chris Wilson0a798eb2016-04-08 12:11:11 +01003327 *
3328 * After pinning the object and mapping its pages, once you are finished
3329 * with your access, call i915_gem_object_unpin_map() to release the pin
3330 * upon the mapping. Once the pin count reaches zero, that mapping may be
3331 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003332 */
3333static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3334{
Chris Wilson0a798eb2016-04-08 12:11:11 +01003335 i915_gem_object_unpin_pages(obj);
3336}
3337
Chris Wilson43394c72016-08-18 17:16:47 +01003338int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3339 unsigned int *needs_clflush);
3340int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3341 unsigned int *needs_clflush);
3342#define CLFLUSH_BEFORE 0x1
3343#define CLFLUSH_AFTER 0x2
3344#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3345
3346static inline void
3347i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3348{
3349 i915_gem_object_unpin_pages(obj);
3350}
3351
Chris Wilson54cf91d2010-11-25 18:00:26 +00003352int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003353void i915_vma_move_to_active(struct i915_vma *vma,
Chris Wilson5cf3d282016-08-04 07:52:43 +01003354 struct drm_i915_gem_request *req,
3355 unsigned int flags);
Dave Airlieff72145b2011-02-07 12:16:14 +10003356int i915_gem_dumb_create(struct drm_file *file_priv,
3357 struct drm_device *dev,
3358 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003359int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3360 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003361int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003362
3363void i915_gem_track_fb(struct drm_i915_gem_object *old,
3364 struct drm_i915_gem_object *new,
3365 unsigned frontbuffer_bits);
3366
Chris Wilson73cb9702016-10-28 13:58:46 +01003367int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003368
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003369struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003370i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003371
Chris Wilson67d97da2016-07-04 08:08:31 +01003372void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303373
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003374static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3375{
Chris Wilson8af29b02016-09-09 14:11:47 +01003376 return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003377}
3378
3379static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3380{
Chris Wilson8af29b02016-09-09 14:11:47 +01003381 return unlikely(test_bit(I915_WEDGED, &error->flags));
3382}
3383
3384static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3385{
3386 return i915_reset_in_progress(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003387}
3388
3389static inline u32 i915_reset_count(struct i915_gpu_error *error)
3390{
Chris Wilson8af29b02016-09-09 14:11:47 +01003391 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003392}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003393
Chris Wilson0e178ae2017-01-17 17:59:06 +02003394int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
Chris Wilsond8027092017-02-08 14:30:32 +00003395void i915_gem_reset(struct drm_i915_private *dev_priv);
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003396void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003397void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilson57822dc2017-02-22 11:40:48 +00003398
Chris Wilson24145512017-01-24 11:01:35 +00003399void i915_gem_init_mmio(struct drm_i915_private *i915);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003400int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3401int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003402void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003403void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
Chris Wilson496b5752017-02-13 17:15:58 +00003404int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3405 unsigned int flags);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003406int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3407void i915_gem_resume(struct drm_i915_private *dev_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003408int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003409int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3410 unsigned int flags,
3411 long timeout,
3412 struct intel_rps_client *rps);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003413int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3414 unsigned int flags,
3415 int priority);
3416#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3417
Chris Wilson2e2f3512015-04-27 13:41:14 +01003418int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003419i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3420 bool write);
3421int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003422i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003423struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003424i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3425 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003426 const struct i915_ggtt_view *view);
Chris Wilson058d88c2016-08-15 10:49:06 +01003427void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003428int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003429 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003430int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003431void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003432
Chris Wilsone4ffd172011-04-04 09:44:39 +01003433int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3434 enum i915_cache_level cache_level);
3435
Daniel Vetter1286ff72012-05-10 15:25:09 +02003436struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3437 struct dma_buf *dma_buf);
3438
3439struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3440 struct drm_gem_object *gem_obj, int flags);
3441
Daniel Vetter841cd772014-08-06 15:04:48 +02003442static inline struct i915_hw_ppgtt *
3443i915_vm_to_ppgtt(struct i915_address_space *vm)
3444{
Daniel Vetter841cd772014-08-06 15:04:48 +02003445 return container_of(vm, struct i915_hw_ppgtt, base);
3446}
3447
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003448/* i915_gem_fence_reg.c */
Chris Wilson49ef5292016-08-18 17:17:00 +01003449int __must_check i915_vma_get_fence(struct i915_vma *vma);
3450int __must_check i915_vma_put_fence(struct i915_vma *vma);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003451
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003452void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003453void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003454
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003455void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003456void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3457 struct sg_table *pages);
3458void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3459 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003460
Chris Wilsonca585b52016-05-24 14:53:36 +01003461static inline struct i915_gem_context *
3462i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3463{
3464 struct i915_gem_context *ctx;
3465
Chris Wilson091387c2016-06-24 14:00:21 +01003466 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
Chris Wilsonca585b52016-05-24 14:53:36 +01003467
3468 ctx = idr_find(&file_priv->context_idr, id);
3469 if (!ctx)
3470 return ERR_PTR(-ENOENT);
3471
3472 return ctx;
3473}
3474
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003475static inline struct i915_gem_context *
3476i915_gem_context_get(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003477{
Chris Wilson691e6412014-04-09 09:07:36 +01003478 kref_get(&ctx->ref);
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003479 return ctx;
Mika Kuoppaladce32712013-04-30 13:30:33 +03003480}
3481
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003482static inline void i915_gem_context_put(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003483{
Chris Wilson091387c2016-06-24 14:00:21 +01003484 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson691e6412014-04-09 09:07:36 +01003485 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003486}
3487
Chris Wilson69df05e2016-12-18 15:37:21 +00003488static inline void i915_gem_context_put_unlocked(struct i915_gem_context *ctx)
3489{
Chris Wilsonbf519972016-12-19 10:13:57 +00003490 struct mutex *lock = &ctx->i915->drm.struct_mutex;
3491
3492 if (kref_put_mutex(&ctx->ref, i915_gem_context_free, lock))
3493 mutex_unlock(lock);
Chris Wilson69df05e2016-12-18 15:37:21 +00003494}
3495
Chris Wilson80b204b2016-10-28 13:58:58 +01003496static inline struct intel_timeline *
3497i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3498 struct intel_engine_cs *engine)
3499{
3500 struct i915_address_space *vm;
3501
3502 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3503 return &vm->timeline.engine[engine->id];
3504}
3505
Robert Braggeec688e2016-11-07 19:49:47 +00003506int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3507 struct drm_file *file);
3508
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003509/* i915_gem_evict.c */
Chris Wilsone522ac22016-08-04 16:32:18 +01003510int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003511 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003512 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003513 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003514 unsigned flags);
Chris Wilson625d9882017-01-11 11:23:11 +00003515int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3516 struct drm_mm_node *node,
3517 unsigned int flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003518int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003519
Ben Widawsky0260c422014-03-22 22:47:21 -07003520/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003521static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003522{
Chris Wilson600f4362016-08-18 17:16:40 +01003523 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003524 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003525 intel_gtt_chipset_flush();
3526}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003527
Chris Wilson9797fbf2012-04-24 15:47:39 +01003528/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003529int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3530 struct drm_mm_node *node, u64 size,
3531 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003532int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3533 struct drm_mm_node *node, u64 size,
3534 unsigned alignment, u64 start,
3535 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003536void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3537 struct drm_mm_node *node);
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003538int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003539void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003540struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003541i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003542struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003543i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
Chris Wilson866d12b2013-02-19 13:31:37 -08003544 u32 stolen_offset,
3545 u32 gtt_offset,
3546 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003547
Chris Wilson920cf412016-10-28 13:58:30 +01003548/* i915_gem_internal.c */
3549struct drm_i915_gem_object *
3550i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
Chris Wilsonfcd46e52017-01-12 13:04:31 +00003551 phys_addr_t size);
Chris Wilson920cf412016-10-28 13:58:30 +01003552
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003553/* i915_gem_shrinker.c */
3554unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003555 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003556 unsigned flags);
3557#define I915_SHRINK_PURGEABLE 0x1
3558#define I915_SHRINK_UNBOUND 0x2
3559#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003560#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003561#define I915_SHRINK_VMAPS 0x10
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003562unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3563void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003564void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003565
3566
Eric Anholt673a3942008-07-30 12:06:12 -07003567/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003568static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003569{
Chris Wilson091387c2016-06-24 14:00:21 +01003570 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003571
3572 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003573 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003574}
3575
Chris Wilson91d4e0aa2017-01-09 16:16:13 +00003576u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3577 unsigned int tiling, unsigned int stride);
3578u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3579 unsigned int tiling, unsigned int stride);
3580
Ben Gamari20172632009-02-17 20:08:50 -05003581/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003582#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003583int i915_debugfs_register(struct drm_i915_private *dev_priv);
3584void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003585int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003586void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003587#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003588static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3589static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
Daniel Vetter101057f2015-07-13 09:23:19 +02003590static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3591{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003592static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003593#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003594
3595/* i915_gpu_error.c */
Chris Wilson98a2f412016-10-12 10:05:18 +01003596#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3597
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003598__printf(2, 3)
3599void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003600int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003601 const struct i915_gpu_state *gpu);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003602int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003603 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003604 size_t count, loff_t pos);
3605static inline void i915_error_state_buf_release(
3606 struct drm_i915_error_state_buf *eb)
3607{
3608 kfree(eb->buf);
3609}
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003610
3611struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
Chris Wilsonc0336662016-05-06 15:40:21 +01003612void i915_capture_error_state(struct drm_i915_private *dev_priv,
3613 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003614 const char *error_msg);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003615
3616static inline struct i915_gpu_state *
3617i915_gpu_state_get(struct i915_gpu_state *gpu)
3618{
3619 kref_get(&gpu->ref);
3620 return gpu;
3621}
3622
3623void __i915_gpu_state_free(struct kref *kref);
3624static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
3625{
3626 if (gpu)
3627 kref_put(&gpu->ref, __i915_gpu_state_free);
3628}
3629
3630struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
3631void i915_reset_error_state(struct drm_i915_private *i915);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003632
Chris Wilson98a2f412016-10-12 10:05:18 +01003633#else
3634
3635static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3636 u32 engine_mask,
3637 const char *error_msg)
3638{
3639}
3640
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003641static inline struct i915_gpu_state *
3642i915_first_error_state(struct drm_i915_private *i915)
3643{
3644 return NULL;
3645}
3646
3647static inline void i915_reset_error_state(struct drm_i915_private *i915)
Chris Wilson98a2f412016-10-12 10:05:18 +01003648{
3649}
3650
3651#endif
3652
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003653const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003654
Brad Volkin351e3db2014-02-18 10:15:46 -08003655/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003656int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003657void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003658void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003659int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3660 struct drm_i915_gem_object *batch_obj,
3661 struct drm_i915_gem_object *shadow_batch_obj,
3662 u32 batch_start_offset,
3663 u32 batch_len,
3664 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003665
Robert Braggeec688e2016-11-07 19:49:47 +00003666/* i915_perf.c */
3667extern void i915_perf_init(struct drm_i915_private *dev_priv);
3668extern void i915_perf_fini(struct drm_i915_private *dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00003669extern void i915_perf_register(struct drm_i915_private *dev_priv);
3670extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00003671
Jesse Barnes317c35d2008-08-25 15:11:06 -07003672/* i915_suspend.c */
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003673extern int i915_save_state(struct drm_i915_private *dev_priv);
3674extern int i915_restore_state(struct drm_i915_private *dev_priv);
Jesse Barnes317c35d2008-08-25 15:11:06 -07003675
Ben Widawsky0136db52012-04-10 21:17:01 -07003676/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003677void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3678void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003679
Chris Wilsonf899fc62010-07-20 15:44:45 -07003680/* intel_i2c.c */
Tvrtko Ursulin40196442016-12-01 14:16:42 +00003681extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3682extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
Jani Nikula88ac7932015-03-27 00:20:22 +02003683extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3684 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003685
Jani Nikula0184df42015-03-27 00:20:20 +02003686extern struct i2c_adapter *
3687intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003688extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3689extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003690static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003691{
3692 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3693}
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003694extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
Chris Wilsonf899fc62010-07-20 15:44:45 -07003695
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003696/* intel_bios.c */
Jani Nikula98f3a1d2015-12-16 15:04:20 +02003697int intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003698bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003699bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003700bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003701bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003702bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003703bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003704bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303705bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3706 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303707bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3708 enum port port);
3709
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003710
Chris Wilson3b617962010-08-24 09:02:58 +01003711/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003712#ifdef CONFIG_ACPI
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003713extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01003714extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3715extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003716extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003717extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3718 bool enable);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003719extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003720 pci_power_t state);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003721extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
Len Brown65e082c2008-10-24 17:18:10 -04003722#else
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003723static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
Randy Dunlapbdaa2df2016-06-27 14:53:19 +03003724static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3725static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003726static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3727{
3728}
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003729static inline int
3730intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3731{
3732 return 0;
3733}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003734static inline int
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003735intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003736{
3737 return 0;
3738}
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003739static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
Ville Syrjäläa0562812016-04-11 10:23:51 +03003740{
3741 return -ENODEV;
3742}
Len Brown65e082c2008-10-24 17:18:10 -04003743#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003744
Jesse Barnes723bfd72010-10-07 16:01:13 -07003745/* intel_acpi.c */
3746#ifdef CONFIG_ACPI
3747extern void intel_register_dsm_handler(void);
3748extern void intel_unregister_dsm_handler(void);
3749#else
3750static inline void intel_register_dsm_handler(void) { return; }
3751static inline void intel_unregister_dsm_handler(void) { return; }
3752#endif /* CONFIG_ACPI */
3753
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003754/* intel_device_info.c */
3755static inline struct intel_device_info *
3756mkwrite_device_info(struct drm_i915_private *dev_priv)
3757{
3758 return (struct intel_device_info *)&dev_priv->info;
3759}
3760
Jani Nikula2e0d26f2016-12-01 14:49:55 +02003761const char *intel_platform_name(enum intel_platform platform);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003762void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3763void intel_device_info_dump(struct drm_i915_private *dev_priv);
3764
Jesse Barnes79e53942008-11-07 14:24:08 -08003765/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003766extern void intel_modeset_init_hw(struct drm_device *dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +03003767extern int intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003768extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003769extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003770extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003771extern void intel_connector_unregister(struct drm_connector *);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003772extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3773 bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003774extern void intel_display_resume(struct drm_device *dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003775extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3776extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003777extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02003778extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003779extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Ville Syrjälä11a85d62016-11-28 19:37:12 +02003780extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
Imre Deak5209b1f2014-07-01 12:36:17 +03003781 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003782
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003783int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3784 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003785
Chris Wilson6ef3d422010-08-04 20:26:07 +01003786/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003787extern struct intel_overlay_error_state *
3788intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003789extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3790 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003791
Chris Wilsonc0336662016-05-06 15:40:21 +01003792extern struct intel_display_error_state *
3793intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003794extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003795 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003796
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003797int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3798int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02003799int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3800 u32 reply_mask, u32 reply, int timeout_base_ms);
Jani Nikula59de0812013-05-22 15:36:16 +03003801
3802/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303803u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003804int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003805u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003806u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3807void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003808u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3809void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3810u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3811void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003812u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3813void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003814u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3815void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003816u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3817 enum intel_sbi_destination destination);
3818void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3819 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303820u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3821void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003822
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003823/* intel_dpio_phy.c */
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02003824void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03003825 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03003826void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3827 enum port port, u32 margin, u32 scale,
3828 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003829void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3830void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3831bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3832 enum dpio_phy phy);
3833bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3834 enum dpio_phy phy);
3835uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3836 uint8_t lane_count);
3837void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3838 uint8_t lane_lat_optim_mask);
3839uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3840
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003841void chv_set_phy_signal_level(struct intel_encoder *encoder,
3842 u32 deemph_reg_value, u32 margin_reg_value,
3843 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003844void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3845 bool reset);
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03003846void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003847void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3848void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03003849void chv_phy_post_pll_disable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003850
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003851void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3852 u32 demph_reg_value, u32 preemph_reg_value,
3853 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03003854void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03003855void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira0f572eb2016-04-27 15:44:25 +03003856void vlv_phy_reset_lanes(struct intel_encoder *encoder);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003857
Ville Syrjälä616bc822015-01-23 21:04:25 +02003858int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3859int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303860
Ben Widawsky0b274482013-10-04 21:22:51 -07003861#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3862#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003863
Ben Widawsky0b274482013-10-04 21:22:51 -07003864#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3865#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3866#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3867#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003868
Ben Widawsky0b274482013-10-04 21:22:51 -07003869#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3870#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3871#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3872#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003873
Chris Wilson698b3132014-03-21 13:16:43 +00003874/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3875 * will be implemented using 2 32-bit writes in an arbitrary order with
3876 * an arbitrary delay between them. This can cause the hardware to
3877 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003878 * machine death. For this reason we do not support I915_WRITE64, or
3879 * dev_priv->uncore.funcs.mmio_writeq.
3880 *
3881 * When reading a 64-bit value as two 32-bit values, the delay may cause
3882 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3883 * occasionally a 64-bit register does not actualy support a full readq
3884 * and must be read using two 32-bit reads.
3885 *
3886 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003887 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003888#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003889
Chris Wilson50877442014-03-21 12:41:53 +00003890#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003891 u32 upper, lower, old_upper, loop = 0; \
3892 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003893 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003894 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003895 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003896 upper = I915_READ(upper_reg); \
3897 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003898 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003899
Zou Nan haicae58522010-11-09 17:17:32 +08003900#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3901#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3902
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003903#define __raw_read(x, s) \
3904static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003905 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003906{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003907 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003908}
3909
3910#define __raw_write(x, s) \
3911static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003912 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003913{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003914 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003915}
3916__raw_read(8, b)
3917__raw_read(16, w)
3918__raw_read(32, l)
3919__raw_read(64, q)
3920
3921__raw_write(8, b)
3922__raw_write(16, w)
3923__raw_write(32, l)
3924__raw_write(64, q)
3925
3926#undef __raw_read
3927#undef __raw_write
3928
Chris Wilsona6111f72015-04-07 16:21:02 +01003929/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003930 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01003931 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003932 *
Chris Wilsona6111f72015-04-07 16:21:02 +01003933 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003934 *
3935 * As an example, these accessors can possibly be used between:
3936 *
3937 * spin_lock_irq(&dev_priv->uncore.lock);
3938 * intel_uncore_forcewake_get__locked();
3939 *
3940 * and
3941 *
3942 * intel_uncore_forcewake_put__locked();
3943 * spin_unlock_irq(&dev_priv->uncore.lock);
3944 *
3945 *
3946 * Note: some registers may not need forcewake held, so
3947 * intel_uncore_forcewake_{get,put} can be omitted, see
3948 * intel_uncore_forcewake_for_reg().
3949 *
3950 * Certain architectures will die if the same cacheline is concurrently accessed
3951 * by different clients (e.g. on Ivybridge). Access to registers should
3952 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3953 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01003954 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003955#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3956#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01003957#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003958#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3959
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003960/* "Broadcast RGB" property */
3961#define INTEL_BROADCAST_RGB_AUTO 0
3962#define INTEL_BROADCAST_RGB_FULL 1
3963#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003964
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003965static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003966{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003967 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003968 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003969 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05303970 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003971 else
3972 return VGACNTRL;
3973}
3974
Imre Deakdf977292013-05-21 20:03:17 +03003975static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3976{
3977 unsigned long j = msecs_to_jiffies(m);
3978
3979 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3980}
3981
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003982static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3983{
3984 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3985}
3986
Imre Deakdf977292013-05-21 20:03:17 +03003987static inline unsigned long
3988timespec_to_jiffies_timeout(const struct timespec *value)
3989{
3990 unsigned long j = timespec_to_jiffies(value);
3991
3992 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3993}
3994
Paulo Zanonidce56b32013-12-19 14:29:40 -02003995/*
3996 * If you need to wait X milliseconds between events A and B, but event B
3997 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3998 * when event A happened, then just before event B you call this function and
3999 * pass the timestamp as the first argument, and X as the second argument.
4000 */
4001static inline void
4002wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4003{
Imre Deakec5e0cf2014-01-29 13:25:40 +02004004 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02004005
4006 /*
4007 * Don't re-read the value of "jiffies" every time since it may change
4008 * behind our back and break the math.
4009 */
4010 tmp_jiffies = jiffies;
4011 target_jiffies = timestamp_jiffies +
4012 msecs_to_jiffies_timeout(to_wait_ms);
4013
4014 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02004015 remaining_jiffies = target_jiffies - tmp_jiffies;
4016 while (remaining_jiffies)
4017 remaining_jiffies =
4018 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02004019 }
4020}
Chris Wilson221fe792016-09-09 14:11:51 +01004021
4022static inline bool
Chris Wilson754c9fd2017-02-23 07:44:14 +00004023__i915_request_irq_complete(const struct drm_i915_gem_request *req)
Chris Wilson688e6c72016-07-01 17:23:15 +01004024{
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004025 struct intel_engine_cs *engine = req->engine;
Chris Wilson754c9fd2017-02-23 07:44:14 +00004026 u32 seqno;
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004027
Chris Wilson309663a2017-02-23 07:44:07 +00004028 /* Note that the engine may have wrapped around the seqno, and
4029 * so our request->global_seqno will be ahead of the hardware,
4030 * even though it completed the request before wrapping. We catch
4031 * this by kicking all the waiters before resetting the seqno
4032 * in hardware, and also signal the fence.
4033 */
4034 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
4035 return true;
4036
Chris Wilson754c9fd2017-02-23 07:44:14 +00004037 /* The request was dequeued before we were awoken. We check after
4038 * inspecting the hw to confirm that this was the same request
4039 * that generated the HWS update. The memory barriers within
4040 * the request execution are sufficient to ensure that a check
4041 * after reading the value from hw matches this request.
4042 */
4043 seqno = i915_gem_request_global_seqno(req);
4044 if (!seqno)
4045 return false;
4046
Chris Wilson7ec2c732016-07-01 17:23:22 +01004047 /* Before we do the heavier coherent read of the seqno,
4048 * check the value (hopefully) in the CPU cacheline.
4049 */
Chris Wilson754c9fd2017-02-23 07:44:14 +00004050 if (__i915_gem_request_completed(req, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004051 return true;
4052
Chris Wilson688e6c72016-07-01 17:23:15 +01004053 /* Ensure our read of the seqno is coherent so that we
4054 * do not "miss an interrupt" (i.e. if this is the last
4055 * request and the seqno write from the GPU is not visible
4056 * by the time the interrupt fires, we will see that the
4057 * request is incomplete and go back to sleep awaiting
4058 * another interrupt that will never come.)
4059 *
4060 * Strictly, we only need to do this once after an interrupt,
4061 * but it is easier and safer to do it every time the waiter
4062 * is woken.
4063 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01004064 if (engine->irq_seqno_barrier &&
Chris Wilson538b2572017-01-24 15:18:05 +00004065 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
Chris Wilson56299fb2017-02-27 20:58:48 +00004066 struct intel_breadcrumbs *b = &engine->breadcrumbs;
4067 unsigned long flags;
Chris Wilson99fe4a52016-07-06 12:39:01 +01004068
Chris Wilson3d5564e2016-07-01 17:23:23 +01004069 /* The ordering of irq_posted versus applying the barrier
4070 * is crucial. The clearing of the current irq_posted must
4071 * be visible before we perform the barrier operation,
4072 * such that if a subsequent interrupt arrives, irq_posted
4073 * is reasserted and our task rewoken (which causes us to
4074 * do another __i915_request_irq_complete() immediately
4075 * and reapply the barrier). Conversely, if the clear
4076 * occurs after the barrier, then an interrupt that arrived
4077 * whilst we waited on the barrier would not trigger a
4078 * barrier on the next pass, and the read may not see the
4079 * seqno update.
4080 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004081 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004082
4083 /* If we consume the irq, but we are no longer the bottom-half,
4084 * the real bottom-half may not have serialised their own
4085 * seqno check with the irq-barrier (i.e. may have inspected
4086 * the seqno before we believe it coherent since they see
4087 * irq_posted == false but we are still running).
4088 */
Chris Wilson56299fb2017-02-27 20:58:48 +00004089 spin_lock_irqsave(&b->lock, flags);
4090 if (b->first_wait && b->first_wait->tsk != current)
Chris Wilson99fe4a52016-07-06 12:39:01 +01004091 /* Note that if the bottom-half is changed as we
4092 * are sending the wake-up, the new bottom-half will
4093 * be woken by whomever made the change. We only have
4094 * to worry about when we steal the irq-posted for
4095 * ourself.
4096 */
Chris Wilson56299fb2017-02-27 20:58:48 +00004097 wake_up_process(b->first_wait->tsk);
4098 spin_unlock_irqrestore(&b->lock, flags);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004099
Chris Wilson754c9fd2017-02-23 07:44:14 +00004100 if (__i915_gem_request_completed(req, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004101 return true;
4102 }
Chris Wilson688e6c72016-07-01 17:23:15 +01004103
Chris Wilson688e6c72016-07-01 17:23:15 +01004104 return false;
4105}
4106
Chris Wilson0b1de5d2016-08-12 12:39:59 +01004107void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4108bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4109
Chris Wilsonc4d3ae62017-01-06 15:20:09 +00004110/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4111 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4112 * perform the operation. To check beforehand, pass in the parameters to
4113 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4114 * you only need to pass in the minor offsets, page-aligned pointers are
4115 * always valid.
4116 *
4117 * For just checking for SSE4.1, in the foreknowledge that the future use
4118 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4119 */
4120#define i915_can_memcpy_from_wc(dst, src, len) \
4121 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4122
4123#define i915_has_memcpy_from_wc() \
4124 i915_memcpy_from_wc(NULL, NULL, 0)
4125
Chris Wilsonc58305a2016-08-19 16:54:28 +01004126/* i915_mm.c */
4127int remap_io_mapping(struct vm_area_struct *vma,
4128 unsigned long addr, unsigned long pfn, unsigned long size,
4129 struct io_mapping *iomap);
4130
Chris Wilsone59dc172017-02-22 11:40:45 +00004131static inline bool i915_gem_object_is_coherent(struct drm_i915_gem_object *obj)
4132{
4133 return (obj->cache_level != I915_CACHE_NONE ||
4134 HAS_LLC(to_i915(obj->base.dev)));
4135}
4136
Linus Torvalds1da177e2005-04-16 15:20:36 -07004137#endif