blob: 0924396c523566f247aac36c2425ced8a407723f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/delay.h>
17#include <linux/ethtool.h>
18#include <linux/mii.h>
Heiner Kallweitf1e911d2018-07-17 22:51:26 +020019#include <linux/phy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/if_vlan.h>
21#include <linux/crc32.h>
22#include <linux/in.h>
23#include <linux/ip.h>
24#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000025#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000027#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000028#include <linux/firmware.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040029#include <linux/prefetch.h>
hayeswange9746042014-07-11 16:25:58 +080030#include <linux/ipv6.h>
31#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
33#include <asm/io.h>
34#include <asm/irq.h>
35
Francois Romieu865c6522008-05-11 14:51:00 +020036#define RTL8169_VERSION "2.3LK-NAPI"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#define MODULENAME "r8169"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
françois romieubca03d52011-01-03 15:07:31 +000039#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
40#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000041#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
42#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080043#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080044#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
45#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080046#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080047#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080048#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080049#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080050#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000051#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000052#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000053#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080054#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
55#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
56#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
57#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000058
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020059#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d2005-09-30 16:54:02 -070060 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020061
Julien Ducourthial477206a2012-05-09 00:00:06 +020062#define TX_SLOTS_AVAIL(tp) \
63 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)
64
65/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
66#define TX_FRAGS_READY_FOR(tp,nr_frags) \
67 (TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
Linus Torvalds1da177e2005-04-16 15:20:36 -070069/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
70 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050071static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
Michal Schmidtaee77e42012-09-09 13:55:26 +000073#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070074#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
75
76#define R8169_REGS_SIZE 256
Heiner Kallweit1d0254d2018-04-17 23:25:46 +020077#define R8169_RX_BUF_SIZE (SZ_16K - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070078#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000079#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070080#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
81#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
82
83#define RTL8169_TX_TIMEOUT (6*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
85/* write/read MMIO register */
Andy Shevchenko1ef72862018-03-01 13:27:34 +020086#define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
87#define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
88#define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
89#define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
90#define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
91#define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
93enum mac_version {
Francois Romieu85bffe62011-04-27 08:22:39 +020094 RTL_GIGA_MAC_VER_01 = 0,
95 RTL_GIGA_MAC_VER_02,
96 RTL_GIGA_MAC_VER_03,
97 RTL_GIGA_MAC_VER_04,
98 RTL_GIGA_MAC_VER_05,
99 RTL_GIGA_MAC_VER_06,
100 RTL_GIGA_MAC_VER_07,
101 RTL_GIGA_MAC_VER_08,
102 RTL_GIGA_MAC_VER_09,
103 RTL_GIGA_MAC_VER_10,
104 RTL_GIGA_MAC_VER_11,
105 RTL_GIGA_MAC_VER_12,
106 RTL_GIGA_MAC_VER_13,
107 RTL_GIGA_MAC_VER_14,
108 RTL_GIGA_MAC_VER_15,
109 RTL_GIGA_MAC_VER_16,
110 RTL_GIGA_MAC_VER_17,
111 RTL_GIGA_MAC_VER_18,
112 RTL_GIGA_MAC_VER_19,
113 RTL_GIGA_MAC_VER_20,
114 RTL_GIGA_MAC_VER_21,
115 RTL_GIGA_MAC_VER_22,
116 RTL_GIGA_MAC_VER_23,
117 RTL_GIGA_MAC_VER_24,
118 RTL_GIGA_MAC_VER_25,
119 RTL_GIGA_MAC_VER_26,
120 RTL_GIGA_MAC_VER_27,
121 RTL_GIGA_MAC_VER_28,
122 RTL_GIGA_MAC_VER_29,
123 RTL_GIGA_MAC_VER_30,
124 RTL_GIGA_MAC_VER_31,
125 RTL_GIGA_MAC_VER_32,
126 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800127 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800128 RTL_GIGA_MAC_VER_35,
129 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800130 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800131 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800132 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800133 RTL_GIGA_MAC_VER_40,
134 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000135 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000136 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800137 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800138 RTL_GIGA_MAC_VER_45,
139 RTL_GIGA_MAC_VER_46,
140 RTL_GIGA_MAC_VER_47,
141 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800142 RTL_GIGA_MAC_VER_49,
143 RTL_GIGA_MAC_VER_50,
144 RTL_GIGA_MAC_VER_51,
Francois Romieu85bffe62011-04-27 08:22:39 +0200145 RTL_GIGA_MAC_NONE = 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146};
147
Francois Romieu2b7b4312011-04-18 22:53:24 -0700148enum rtl_tx_desc_version {
149 RTL_TD_0 = 0,
150 RTL_TD_1 = 1,
151};
152
Francois Romieud58d46b2011-05-03 16:38:29 +0200153#define JUMBO_1K ETH_DATA_LEN
154#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
155#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
156#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
157#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
158
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200159#define _R(NAME,TD,FW,SZ) { \
Francois Romieud58d46b2011-05-03 16:38:29 +0200160 .name = NAME, \
161 .txd_version = TD, \
162 .fw_name = FW, \
163 .jumbo_max = SZ, \
Francois Romieud58d46b2011-05-03 16:38:29 +0200164}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800166static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 const char *name;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700168 enum rtl_tx_desc_version txd_version;
Francois Romieu85bffe62011-04-27 08:22:39 +0200169 const char *fw_name;
Francois Romieud58d46b2011-05-03 16:38:29 +0200170 u16 jumbo_max;
Francois Romieu85bffe62011-04-27 08:22:39 +0200171} rtl_chip_infos[] = {
172 /* PCI devices. */
173 [RTL_GIGA_MAC_VER_01] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200174 _R("RTL8169", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200175 [RTL_GIGA_MAC_VER_02] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200176 _R("RTL8169s", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200177 [RTL_GIGA_MAC_VER_03] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200178 _R("RTL8110s", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200179 [RTL_GIGA_MAC_VER_04] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200180 _R("RTL8169sb/8110sb", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200181 [RTL_GIGA_MAC_VER_05] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200182 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200183 [RTL_GIGA_MAC_VER_06] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200184 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200185 /* PCI-E devices. */
186 [RTL_GIGA_MAC_VER_07] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200187 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200188 [RTL_GIGA_MAC_VER_08] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200189 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200190 [RTL_GIGA_MAC_VER_09] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200191 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200192 [RTL_GIGA_MAC_VER_10] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200193 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200194 [RTL_GIGA_MAC_VER_11] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200195 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200196 [RTL_GIGA_MAC_VER_12] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200197 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200198 [RTL_GIGA_MAC_VER_13] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200199 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200200 [RTL_GIGA_MAC_VER_14] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200201 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200202 [RTL_GIGA_MAC_VER_15] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200203 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200204 [RTL_GIGA_MAC_VER_16] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200205 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200206 [RTL_GIGA_MAC_VER_17] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200207 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200208 [RTL_GIGA_MAC_VER_18] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200209 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200210 [RTL_GIGA_MAC_VER_19] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200211 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200212 [RTL_GIGA_MAC_VER_20] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200213 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200214 [RTL_GIGA_MAC_VER_21] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200215 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200216 [RTL_GIGA_MAC_VER_22] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200217 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200218 [RTL_GIGA_MAC_VER_23] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200219 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200220 [RTL_GIGA_MAC_VER_24] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200221 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200222 [RTL_GIGA_MAC_VER_25] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200223 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_1, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200224 [RTL_GIGA_MAC_VER_26] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200225 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_2, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200226 [RTL_GIGA_MAC_VER_27] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200227 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200228 [RTL_GIGA_MAC_VER_28] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200229 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200230 [RTL_GIGA_MAC_VER_29] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200231 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200232 [RTL_GIGA_MAC_VER_30] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200233 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200234 [RTL_GIGA_MAC_VER_31] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200235 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200236 [RTL_GIGA_MAC_VER_32] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200237 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_1, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200238 [RTL_GIGA_MAC_VER_33] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200239 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_2, JUMBO_9K),
Hayes Wang70090422011-07-06 15:58:06 +0800240 [RTL_GIGA_MAC_VER_34] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200241 _R("RTL8168evl/8111evl",RTL_TD_1, FIRMWARE_8168E_3, JUMBO_9K),
Hayes Wangc2218922011-09-06 16:55:18 +0800242 [RTL_GIGA_MAC_VER_35] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200243 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_1, JUMBO_9K),
Hayes Wangc2218922011-09-06 16:55:18 +0800244 [RTL_GIGA_MAC_VER_36] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200245 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_2, JUMBO_9K),
Hayes Wang7e18dca2012-03-30 14:33:02 +0800246 [RTL_GIGA_MAC_VER_37] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200247 _R("RTL8402", RTL_TD_1, FIRMWARE_8402_1, JUMBO_1K),
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800248 [RTL_GIGA_MAC_VER_38] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200249 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_1, JUMBO_9K),
Hayes Wang5598bfe2012-07-02 17:23:21 +0800250 [RTL_GIGA_MAC_VER_39] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200251 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_1, JUMBO_1K),
Hayes Wangc5583862012-07-02 17:23:22 +0800252 [RTL_GIGA_MAC_VER_40] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200253 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_2, JUMBO_9K),
Hayes Wangc5583862012-07-02 17:23:22 +0800254 [RTL_GIGA_MAC_VER_41] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200255 _R("RTL8168g/8111g", RTL_TD_1, NULL, JUMBO_9K),
hayeswang57538c42013-04-01 22:23:40 +0000256 [RTL_GIGA_MAC_VER_42] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200257 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_3, JUMBO_9K),
hayeswang58152cd2013-04-01 22:23:42 +0000258 [RTL_GIGA_MAC_VER_43] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200259 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_2, JUMBO_1K),
hayeswang45dd95c2013-07-08 17:09:01 +0800260 [RTL_GIGA_MAC_VER_44] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200261 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_2, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800262 [RTL_GIGA_MAC_VER_45] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200263 _R("RTL8168h/8111h", RTL_TD_1, FIRMWARE_8168H_1, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800264 [RTL_GIGA_MAC_VER_46] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200265 _R("RTL8168h/8111h", RTL_TD_1, FIRMWARE_8168H_2, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800266 [RTL_GIGA_MAC_VER_47] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200267 _R("RTL8107e", RTL_TD_1, FIRMWARE_8107E_1, JUMBO_1K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800268 [RTL_GIGA_MAC_VER_48] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200269 _R("RTL8107e", RTL_TD_1, FIRMWARE_8107E_2, JUMBO_1K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800270 [RTL_GIGA_MAC_VER_49] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200271 _R("RTL8168ep/8111ep", RTL_TD_1, NULL, JUMBO_9K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800272 [RTL_GIGA_MAC_VER_50] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200273 _R("RTL8168ep/8111ep", RTL_TD_1, NULL, JUMBO_9K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800274 [RTL_GIGA_MAC_VER_51] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200275 _R("RTL8168ep/8111ep", RTL_TD_1, NULL, JUMBO_9K),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276};
277#undef _R
278
Francois Romieubcf0bf92006-07-26 23:14:13 +0200279enum cfg_version {
280 RTL_CFG_0 = 0x00,
281 RTL_CFG_1,
282 RTL_CFG_2
283};
284
Benoit Taine9baa3c32014-08-08 15:56:03 +0200285static const struct pci_device_id rtl8169_pci_tbl[] = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200286 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200287 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Chun-Hao Lin610c9082016-12-27 16:29:43 +0800288 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8161), 0, 0, RTL_CFG_1 },
Francois Romieud81bf552006-09-20 21:31:20 +0200289 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100290 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200291 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
Francois Romieu2a35cfa2012-08-31 23:06:17 +0200292 { PCI_VENDOR_ID_DLINK, 0x4300,
293 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200294 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Lennart Sorensen93a3aa22011-07-28 13:18:11 +0000295 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4302), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200296 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200297 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
298 { PCI_VENDOR_ID_LINKSYS, 0x1032,
299 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100300 { 0x0001, 0x8168,
301 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 {0,},
303};
304
305MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
306
Ard Biesheuvel27896c82016-05-14 22:40:15 +0200307static int use_dac = -1;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200308static struct {
309 u32 msg_enable;
310} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
Francois Romieu07d3f512007-02-21 22:40:46 +0100312enum rtl_registers {
313 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100314 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100315 MAR0 = 8, /* Multicast filter. */
316 CounterAddrLow = 0x10,
317 CounterAddrHigh = 0x14,
318 TxDescStartAddrLow = 0x20,
319 TxDescStartAddrHigh = 0x24,
320 TxHDescStartAddrLow = 0x28,
321 TxHDescStartAddrHigh = 0x2c,
322 FLASH = 0x30,
323 ERSR = 0x36,
324 ChipCmd = 0x37,
325 TxPoll = 0x38,
326 IntrMask = 0x3c,
327 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700328
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800329 TxConfig = 0x40,
330#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
331#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
332
333 RxConfig = 0x44,
334#define RX128_INT_EN (1 << 15) /* 8111c and later */
335#define RX_MULTI_EN (1 << 14) /* 8111c only */
336#define RXCFG_FIFO_SHIFT 13
337 /* No threshold before first PCI xfer */
338#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000339#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800340#define RXCFG_DMA_SHIFT 8
341 /* Unlimited maximum PCI burst. */
342#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700343
Francois Romieu07d3f512007-02-21 22:40:46 +0100344 RxMissed = 0x4c,
345 Cfg9346 = 0x50,
346 Config0 = 0x51,
347 Config1 = 0x52,
348 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200349#define PME_SIGNAL (1 << 5) /* 8168c and later */
350
Francois Romieu07d3f512007-02-21 22:40:46 +0100351 Config3 = 0x54,
352 Config4 = 0x55,
353 Config5 = 0x56,
354 MultiIntr = 0x5c,
355 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100356 PHYstatus = 0x6c,
357 RxMaxSize = 0xda,
358 CPlusCmd = 0xe0,
359 IntrMitigate = 0xe2,
Francois Romieu50970832017-10-27 13:24:49 +0300360
361#define RTL_COALESCE_MASK 0x0f
362#define RTL_COALESCE_SHIFT 4
363#define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
364#define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
365
Francois Romieu07d3f512007-02-21 22:40:46 +0100366 RxDescAddrLow = 0xe4,
367 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000368 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
369
370#define NoEarlyTx 0x3f /* Max value : no early transmit. */
371
372 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
373
374#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800375#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000376
Francois Romieu07d3f512007-02-21 22:40:46 +0100377 FuncEvent = 0xf0,
378 FuncEventMask = 0xf4,
379 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800380 IBCR0 = 0xf8,
381 IBCR2 = 0xf9,
382 IBIMR0 = 0xfa,
383 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100384 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385};
386
Francois Romieuf162a5d2008-06-01 22:37:49 +0200387enum rtl8168_8101_registers {
388 CSIDR = 0x64,
389 CSIAR = 0x68,
390#define CSIAR_FLAG 0x80000000
391#define CSIAR_WRITE_CMD 0x80000000
Heiner Kallweitff1d7332018-05-02 21:39:56 +0200392#define CSIAR_BYTE_ENABLE 0x0000f000
393#define CSIAR_ADDR_MASK 0x00000fff
françois romieu065c27c2011-01-03 15:08:12 +0000394 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200395 EPHYAR = 0x80,
396#define EPHYAR_FLAG 0x80000000
397#define EPHYAR_WRITE_CMD 0x80000000
398#define EPHYAR_REG_MASK 0x1f
399#define EPHYAR_REG_SHIFT 16
400#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800401 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800402#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800403#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200404 DBG_REG = 0xd1,
405#define FIX_NAK_1 (1 << 4)
406#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800407 TWSI = 0xd2,
408 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800409#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800410#define TX_EMPTY (1 << 5)
411#define RX_EMPTY (1 << 4)
412#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800413#define EN_NDP (1 << 3)
414#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800415#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000416 EFUSEAR = 0xdc,
417#define EFUSEAR_FLAG 0x80000000
418#define EFUSEAR_WRITE_CMD 0x80000000
419#define EFUSEAR_READ_CMD 0x00000000
420#define EFUSEAR_REG_MASK 0x03ff
421#define EFUSEAR_REG_SHIFT 8
422#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800423 MISC_1 = 0xf2,
424#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200425};
426
françois romieuc0e45c12011-01-03 15:08:04 +0000427enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800428 LED_FREQ = 0x1a,
429 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000430 ERIDR = 0x70,
431 ERIAR = 0x74,
432#define ERIAR_FLAG 0x80000000
433#define ERIAR_WRITE_CMD 0x80000000
434#define ERIAR_READ_CMD 0x00000000
435#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000436#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800437#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
438#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
439#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800440#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800441#define ERIAR_MASK_SHIFT 12
442#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
443#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800444#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800445#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800446#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000447 EPHY_RXER_NUM = 0x7c,
448 OCPDR = 0xb0, /* OCP GPHY access */
449#define OCPDR_WRITE_CMD 0x80000000
450#define OCPDR_READ_CMD 0x00000000
451#define OCPDR_REG_MASK 0x7f
452#define OCPDR_GPHY_REG_SHIFT 16
453#define OCPDR_DATA_MASK 0xffff
454 OCPAR = 0xb4,
455#define OCPAR_FLAG 0x80000000
456#define OCPAR_GPHY_WRITE_CMD 0x8000f060
457#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800458 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000459 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
460 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200461#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800462#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800463#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800464#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800465#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000466};
467
Francois Romieu07d3f512007-02-21 22:40:46 +0100468enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100470 SYSErr = 0x8000,
471 PCSTimeout = 0x4000,
472 SWInt = 0x0100,
473 TxDescUnavail = 0x0080,
474 RxFIFOOver = 0x0040,
475 LinkChg = 0x0020,
476 RxOverflow = 0x0010,
477 TxErr = 0x0008,
478 TxOK = 0x0004,
479 RxErr = 0x0002,
480 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481
482 /* RxStatusDesc */
David S. Miller8decf862011-09-22 03:23:13 -0400483 RxBOVF = (1 << 24),
Francois Romieu9dccf612006-05-14 12:31:17 +0200484 RxFOVF = (1 << 23),
485 RxRWT = (1 << 22),
486 RxRES = (1 << 21),
487 RxRUNT = (1 << 20),
488 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489
490 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800491 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100492 CmdReset = 0x10,
493 CmdRxEnb = 0x08,
494 CmdTxEnb = 0x04,
495 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496
Francois Romieu275391a2007-02-23 23:50:28 +0100497 /* TXPoll register p.5 */
498 HPQ = 0x80, /* Poll cmd on the high prio queue */
499 NPQ = 0x40, /* Poll cmd on the low prio queue */
500 FSWInt = 0x01, /* Forced software interrupt */
501
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100503 Cfg9346_Lock = 0x00,
504 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505
506 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100507 AcceptErr = 0x20,
508 AcceptRunt = 0x10,
509 AcceptBroadcast = 0x08,
510 AcceptMulticast = 0x04,
511 AcceptMyPhys = 0x02,
512 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200513#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 /* TxConfigBits */
516 TxInterFrameGapShift = 24,
517 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
518
Francois Romieu5d06a992006-02-23 00:47:58 +0100519 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200520 LEDS1 = (1 << 7),
521 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200522 Speed_down = (1 << 4),
523 MEMMAP = (1 << 3),
524 IOMAP = (1 << 2),
525 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100526 PMEnable = (1 << 0), /* Power Management Enable */
527
Francois Romieu6dccd162007-02-13 23:38:05 +0100528 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000529 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000530 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100531 PCI_Clock_66MHz = 0x01,
532 PCI_Clock_33MHz = 0x00,
533
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100534 /* Config3 register p.25 */
535 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
536 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200537 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800538 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200539 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100540
Francois Romieud58d46b2011-05-03 16:38:29 +0200541 /* Config4 register */
542 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
543
Francois Romieu5d06a992006-02-23 00:47:58 +0100544 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100545 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
546 MWF = (1 << 5), /* Accept Multicast wakeup frame */
547 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200548 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100549 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100550 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000551 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100552
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200554 EnableBist = (1 << 15), // 8168 8101
555 Mac_dbgo_oe = (1 << 14), // 8168 8101
556 Normal_mode = (1 << 13), // unused
557 Force_half_dup = (1 << 12), // 8168 8101
558 Force_rxflow_en = (1 << 11), // 8168 8101
559 Force_txflow_en = (1 << 10), // 8168 8101
560 Cxpl_dbg_sel = (1 << 9), // 8168 8101
561 ASF = (1 << 8), // 8168 8101
562 PktCntrDisable = (1 << 7), // 8168 8101
563 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 RxVlan = (1 << 6),
565 RxChkSum = (1 << 5),
566 PCIDAC = (1 << 4),
567 PCIMulRW = (1 << 3),
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +0200568#define INTT_MASK GENMASK(1, 0)
Francois Romieu0e485152007-02-20 00:00:26 +0100569 INTT_0 = 0x0000, // 8168
570 INTT_1 = 0x0001, // 8168
571 INTT_2 = 0x0002, // 8168
572 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573
574 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100575 TBI_Enable = 0x80,
576 TxFlowCtrl = 0x40,
577 RxFlowCtrl = 0x20,
578 _1000bpsF = 0x10,
579 _100bps = 0x08,
580 _10bps = 0x04,
581 LinkStatus = 0x02,
582 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100585 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200586
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200587 /* ResetCounterCommand */
588 CounterReset = 0x1,
589
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200590 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100591 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800592
593 /* magic enable v2 */
594 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595};
596
Francois Romieu2b7b4312011-04-18 22:53:24 -0700597enum rtl_desc_bit {
598 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
600 RingEnd = (1 << 30), /* End of descriptor ring */
601 FirstFrag = (1 << 29), /* First segment of a packet */
602 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700603};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604
Francois Romieu2b7b4312011-04-18 22:53:24 -0700605/* Generic case. */
606enum rtl_tx_desc_bit {
607 /* First doubleword. */
608 TD_LSO = (1 << 27), /* Large Send Offload */
609#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610
Francois Romieu2b7b4312011-04-18 22:53:24 -0700611 /* Second doubleword. */
612 TxVlanTag = (1 << 17), /* Add VLAN tag */
613};
614
615/* 8169, 8168b and 810x except 8102e. */
616enum rtl_tx_desc_bit_0 {
617 /* First doubleword. */
618#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
619 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
620 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
621 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
622};
623
624/* 8102e, 8168c and beyond. */
625enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800626 /* First doubleword. */
627 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800628 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800629#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800630#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800631
Francois Romieu2b7b4312011-04-18 22:53:24 -0700632 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800633#define TCPHO_SHIFT 18
634#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700635#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800636 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
637 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700638 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
639 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
640};
641
Francois Romieu2b7b4312011-04-18 22:53:24 -0700642enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 /* Rx private */
644 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500645 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646
647#define RxProtoUDP (PID1)
648#define RxProtoTCP (PID0)
649#define RxProtoIP (PID1 | PID0)
650#define RxProtoMask RxProtoIP
651
652 IPFail = (1 << 16), /* IP checksum failed */
653 UDPFail = (1 << 15), /* UDP/IP checksum failed */
654 TCPFail = (1 << 14), /* TCP/IP checksum failed */
655 RxVlanTag = (1 << 16), /* VLAN tag available */
656};
657
658#define RsvdMask 0x3fffc000
Heiner Kallweit12d42c52018-04-28 22:19:30 +0200659#define CPCMD_QUIRK_MASK (Normal_mode | RxVlan | RxChkSum | INTT_MASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660
661struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200662 __le32 opts1;
663 __le32 opts2;
664 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665};
666
667struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200668 __le32 opts1;
669 __le32 opts2;
670 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671};
672
673struct ring_info {
674 struct sk_buff *skb;
675 u32 len;
676 u8 __pad[sizeof(void *) - sizeof(u32)];
677};
678
Ivan Vecera355423d2009-02-06 21:49:57 -0800679struct rtl8169_counters {
680 __le64 tx_packets;
681 __le64 rx_packets;
682 __le64 tx_errors;
683 __le32 rx_errors;
684 __le16 rx_missed;
685 __le16 align_errors;
686 __le32 tx_one_collision;
687 __le32 tx_multi_collision;
688 __le64 rx_unicast;
689 __le64 rx_broadcast;
690 __le32 rx_multicast;
691 __le16 tx_aborted;
692 __le16 tx_underun;
693};
694
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200695struct rtl8169_tc_offsets {
696 bool inited;
697 __le64 tx_errors;
698 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200699 __le16 tx_aborted;
700};
701
Francois Romieuda78dbf2012-01-26 14:18:23 +0100702enum rtl_flag {
Francois Romieu6c4a70c2012-01-31 10:56:44 +0100703 RTL_FLAG_TASK_ENABLED,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100704 RTL_FLAG_TASK_SLOW_PENDING,
705 RTL_FLAG_TASK_RESET_PENDING,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100706 RTL_FLAG_MAX
707};
708
Junchang Wang8027aa22012-03-04 23:30:32 +0100709struct rtl8169_stats {
710 u64 packets;
711 u64 bytes;
712 struct u64_stats_sync syncp;
713};
714
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715struct rtl8169_private {
716 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200717 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000718 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700719 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200720 u32 msg_enable;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700721 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
723 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100725 struct rtl8169_stats rx_stats;
726 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
728 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
729 dma_addr_t TxPhyAddr;
730 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000731 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100734
735 u16 event_slow;
Francois Romieu50970832017-10-27 13:24:49 +0300736 const struct rtl_coalesce_info *coalesce_info;
françois romieuc0e45c12011-01-03 15:08:04 +0000737
738 struct mdio_ops {
Francois Romieu24192212012-07-06 20:19:42 +0200739 void (*write)(struct rtl8169_private *, int, int);
740 int (*read)(struct rtl8169_private *, int);
françois romieuc0e45c12011-01-03 15:08:04 +0000741 } mdio_ops;
742
Francois Romieud58d46b2011-05-03 16:38:29 +0200743 struct jumbo_ops {
744 void (*enable)(struct rtl8169_private *);
745 void (*disable)(struct rtl8169_private *);
746 } jumbo_ops;
747
Heiner Kallweit61cb5322018-04-17 23:27:38 +0200748 void (*hw_start)(struct rtl8169_private *tp);
hayeswang5888d3f2014-07-11 16:25:56 +0800749 bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100750
751 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100752 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
753 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100754 struct work_struct work;
755 } wk;
756
Francois Romieuccdffb92008-07-26 14:26:06 +0200757 struct mii_if_info mii;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +0200758 struct mii_bus *mii_bus;
Corinna Vinschen42020322015-09-10 10:47:35 +0200759 dma_addr_t counters_phys_addr;
760 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200761 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000762 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000763
Francois Romieub6ffd972011-06-17 17:00:05 +0200764 struct rtl_fw {
765 const struct firmware *fw;
Francois Romieu1c361ef2011-06-17 17:16:24 +0200766
767#define RTL_VER_SIZE 32
768
769 char version[RTL_VER_SIZE];
770
771 struct rtl_fw_phy_action {
772 __le32 *code;
773 size_t size;
774 } phy_action;
Francois Romieub6ffd972011-06-17 17:00:05 +0200775 } *rtl_fw;
Phil Carmody497888c2011-07-14 15:07:13 +0300776#define RTL_FIRMWARE_UNKNOWN ERR_PTR(-EAGAIN)
Hayes Wangc5583862012-07-02 17:23:22 +0800777
778 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779};
780
Ralf Baechle979b6c12005-06-13 14:30:40 -0700781MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783module_param(use_dac, int, 0);
David S. Miller4300e8c2010-03-26 10:23:30 -0700784MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200785module_param_named(debug, debug.msg_enable, int, 0);
786MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787MODULE_LICENSE("GPL");
788MODULE_VERSION(RTL8169_VERSION);
françois romieubca03d52011-01-03 15:07:31 +0000789MODULE_FIRMWARE(FIRMWARE_8168D_1);
790MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000791MODULE_FIRMWARE(FIRMWARE_8168E_1);
792MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400793MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800794MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800795MODULE_FIRMWARE(FIRMWARE_8168F_1);
796MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800797MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800798MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800799MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800800MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000801MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000802MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000803MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800804MODULE_FIRMWARE(FIRMWARE_8168H_1);
805MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200806MODULE_FIRMWARE(FIRMWARE_8107E_1);
807MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808
Heiner Kallweit1e1205b2018-03-20 07:45:42 +0100809static inline struct device *tp_to_dev(struct rtl8169_private *tp)
810{
811 return &tp->pci_dev->dev;
812}
813
Francois Romieuda78dbf2012-01-26 14:18:23 +0100814static void rtl_lock_work(struct rtl8169_private *tp)
815{
816 mutex_lock(&tp->wk.mutex);
817}
818
819static void rtl_unlock_work(struct rtl8169_private *tp)
820{
821 mutex_unlock(&tp->wk.mutex);
822}
823
Heiner Kallweitcb732002018-03-20 07:45:35 +0100824static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
Francois Romieud58d46b2011-05-03 16:38:29 +0200825{
Heiner Kallweitcb732002018-03-20 07:45:35 +0100826 pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +0800827 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200828}
829
Francois Romieuffc46952012-07-06 14:19:23 +0200830struct rtl_cond {
831 bool (*check)(struct rtl8169_private *);
832 const char *msg;
833};
834
835static void rtl_udelay(unsigned int d)
836{
837 udelay(d);
838}
839
840static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
841 void (*delay)(unsigned int), unsigned int d, int n,
842 bool high)
843{
844 int i;
845
846 for (i = 0; i < n; i++) {
847 delay(d);
848 if (c->check(tp) == high)
849 return true;
850 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200851 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
852 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200853 return false;
854}
855
856static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
857 const struct rtl_cond *c,
858 unsigned int d, int n)
859{
860 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
861}
862
863static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
864 const struct rtl_cond *c,
865 unsigned int d, int n)
866{
867 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
868}
869
870static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
871 const struct rtl_cond *c,
872 unsigned int d, int n)
873{
874 return rtl_loop_wait(tp, c, msleep, d, n, true);
875}
876
877static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
878 const struct rtl_cond *c,
879 unsigned int d, int n)
880{
881 return rtl_loop_wait(tp, c, msleep, d, n, false);
882}
883
884#define DECLARE_RTL_COND(name) \
885static bool name ## _check(struct rtl8169_private *); \
886 \
887static const struct rtl_cond name = { \
888 .check = name ## _check, \
889 .msg = #name \
890}; \
891 \
892static bool name ## _check(struct rtl8169_private *tp)
893
Hayes Wangc5583862012-07-02 17:23:22 +0800894static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
895{
896 if (reg & 0xffff0001) {
897 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
898 return true;
899 }
900 return false;
901}
902
903DECLARE_RTL_COND(rtl_ocp_gphy_cond)
904{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200905 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
Hayes Wangc5583862012-07-02 17:23:22 +0800906}
907
908static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
909{
Hayes Wangc5583862012-07-02 17:23:22 +0800910 if (rtl_ocp_reg_failure(tp, reg))
911 return;
912
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200913 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800914
915 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
916}
917
918static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
919{
Hayes Wangc5583862012-07-02 17:23:22 +0800920 if (rtl_ocp_reg_failure(tp, reg))
921 return 0;
922
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200923 RTL_W32(tp, GPHY_OCP, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800924
925 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200926 (RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
Hayes Wangc5583862012-07-02 17:23:22 +0800927}
928
Hayes Wangc5583862012-07-02 17:23:22 +0800929static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
930{
Hayes Wangc5583862012-07-02 17:23:22 +0800931 if (rtl_ocp_reg_failure(tp, reg))
932 return;
933
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200934 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800935}
936
937static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
938{
Hayes Wangc5583862012-07-02 17:23:22 +0800939 if (rtl_ocp_reg_failure(tp, reg))
940 return 0;
941
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200942 RTL_W32(tp, OCPDR, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800943
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200944 return RTL_R32(tp, OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +0800945}
946
947#define OCP_STD_PHY_BASE 0xa400
948
949static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
950{
951 if (reg == 0x1f) {
952 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
953 return;
954 }
955
956 if (tp->ocp_base != OCP_STD_PHY_BASE)
957 reg -= 0x10;
958
959 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
960}
961
962static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
963{
964 if (tp->ocp_base != OCP_STD_PHY_BASE)
965 reg -= 0x10;
966
967 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
968}
969
hayeswangeee37862013-04-01 22:23:38 +0000970static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
971{
972 if (reg == 0x1f) {
973 tp->ocp_base = value << 4;
974 return;
975 }
976
977 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
978}
979
980static int mac_mcu_read(struct rtl8169_private *tp, int reg)
981{
982 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
983}
984
Francois Romieuffc46952012-07-06 14:19:23 +0200985DECLARE_RTL_COND(rtl_phyar_cond)
986{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200987 return RTL_R32(tp, PHYAR) & 0x80000000;
Francois Romieuffc46952012-07-06 14:19:23 +0200988}
989
Francois Romieu24192212012-07-06 20:19:42 +0200990static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200992 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993
Francois Romieuffc46952012-07-06 14:19:23 +0200994 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -0700995 /*
Timo Teräs81a95f02010-06-09 17:31:48 -0700996 * According to hardware specs a 20us delay is required after write
997 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -0700998 */
Timo Teräs81a95f02010-06-09 17:31:48 -0700999 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000}
1001
Francois Romieu24192212012-07-06 20:19:42 +02001002static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003{
Francois Romieuffc46952012-07-06 14:19:23 +02001004 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001006 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007
Francois Romieuffc46952012-07-06 14:19:23 +02001008 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001009 RTL_R32(tp, PHYAR) & 0xffff : ~0;
Francois Romieuffc46952012-07-06 14:19:23 +02001010
Timo Teräs81a95f02010-06-09 17:31:48 -07001011 /*
1012 * According to hardware specs a 20us delay is required after read
1013 * complete indication, but before sending next command.
1014 */
1015 udelay(20);
1016
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017 return value;
1018}
1019
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001020DECLARE_RTL_COND(rtl_ocpar_cond)
1021{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001022 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001023}
1024
Francois Romieu24192212012-07-06 20:19:42 +02001025static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +00001026{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001027 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
1028 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
1029 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +00001030
Francois Romieuffc46952012-07-06 14:19:23 +02001031 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +00001032}
1033
Francois Romieu24192212012-07-06 20:19:42 +02001034static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +00001035{
Francois Romieu24192212012-07-06 20:19:42 +02001036 r8168dp_1_mdio_access(tp, reg,
1037 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +00001038}
1039
Francois Romieu24192212012-07-06 20:19:42 +02001040static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +00001041{
Francois Romieu24192212012-07-06 20:19:42 +02001042 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +00001043
1044 mdelay(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001045 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
1046 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +00001047
Francois Romieuffc46952012-07-06 14:19:23 +02001048 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001049 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +00001050}
1051
françois romieue6de30d2011-01-03 15:08:37 +00001052#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
1053
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001054static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00001055{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001056 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +00001057}
1058
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001059static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00001060{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001061 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +00001062}
1063
Francois Romieu24192212012-07-06 20:19:42 +02001064static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +00001065{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001066 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001067
Francois Romieu24192212012-07-06 20:19:42 +02001068 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +00001069
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001070 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001071}
1072
Francois Romieu24192212012-07-06 20:19:42 +02001073static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +00001074{
1075 int value;
1076
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001077 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001078
Francois Romieu24192212012-07-06 20:19:42 +02001079 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001080
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001081 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001082
1083 return value;
1084}
1085
françois romieu4da19632011-01-03 15:07:55 +00001086static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
Francois Romieudacf8152008-08-02 20:44:13 +02001087{
Francois Romieu24192212012-07-06 20:19:42 +02001088 tp->mdio_ops.write(tp, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +02001089}
1090
françois romieu4da19632011-01-03 15:07:55 +00001091static int rtl_readphy(struct rtl8169_private *tp, int location)
1092{
Francois Romieu24192212012-07-06 20:19:42 +02001093 return tp->mdio_ops.read(tp, location);
françois romieu4da19632011-01-03 15:07:55 +00001094}
1095
1096static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1097{
1098 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1099}
1100
Chun-Hao Lin76564422014-10-01 23:17:17 +08001101static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001102{
1103 int val;
1104
françois romieu4da19632011-01-03 15:07:55 +00001105 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001106 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001107}
1108
Francois Romieuccdffb92008-07-26 14:26:06 +02001109static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
1110 int val)
1111{
1112 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001113
françois romieu4da19632011-01-03 15:07:55 +00001114 rtl_writephy(tp, location, val);
Francois Romieuccdffb92008-07-26 14:26:06 +02001115}
1116
1117static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
1118{
1119 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001120
françois romieu4da19632011-01-03 15:07:55 +00001121 return rtl_readphy(tp, location);
Francois Romieuccdffb92008-07-26 14:26:06 +02001122}
1123
Francois Romieuffc46952012-07-06 14:19:23 +02001124DECLARE_RTL_COND(rtl_ephyar_cond)
1125{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001126 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001127}
1128
Francois Romieufdf6fc02012-07-06 22:40:38 +02001129static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001130{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001131 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
Francois Romieudacf8152008-08-02 20:44:13 +02001132 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1133
Francois Romieuffc46952012-07-06 14:19:23 +02001134 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1135
1136 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001137}
1138
Francois Romieufdf6fc02012-07-06 22:40:38 +02001139static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001140{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001141 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
Francois Romieudacf8152008-08-02 20:44:13 +02001142
Francois Romieuffc46952012-07-06 14:19:23 +02001143 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001144 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001145}
1146
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001147DECLARE_RTL_COND(rtl_eriar_cond)
1148{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001149 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001150}
1151
Francois Romieufdf6fc02012-07-06 22:40:38 +02001152static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1153 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001154{
Hayes Wang133ac402011-07-06 15:58:05 +08001155 BUG_ON((addr & 3) || (mask == 0));
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001156 RTL_W32(tp, ERIDR, val);
1157 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001158
Francois Romieuffc46952012-07-06 14:19:23 +02001159 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001160}
1161
Francois Romieufdf6fc02012-07-06 22:40:38 +02001162static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001163{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001164 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001165
Francois Romieuffc46952012-07-06 14:19:23 +02001166 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001167 RTL_R32(tp, ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001168}
1169
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001170static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Francois Romieufdf6fc02012-07-06 22:40:38 +02001171 u32 m, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001172{
1173 u32 val;
1174
Francois Romieufdf6fc02012-07-06 22:40:38 +02001175 val = rtl_eri_read(tp, addr, type);
1176 rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
Hayes Wang133ac402011-07-06 15:58:05 +08001177}
1178
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001179static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1180{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001181 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001182 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001183 RTL_R32(tp, OCPDR) : ~0;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001184}
1185
1186static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1187{
1188 return rtl_eri_read(tp, reg, ERIAR_OOB);
1189}
1190
1191static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1192{
1193 switch (tp->mac_version) {
1194 case RTL_GIGA_MAC_VER_27:
1195 case RTL_GIGA_MAC_VER_28:
1196 case RTL_GIGA_MAC_VER_31:
1197 return r8168dp_ocp_read(tp, mask, reg);
1198 case RTL_GIGA_MAC_VER_49:
1199 case RTL_GIGA_MAC_VER_50:
1200 case RTL_GIGA_MAC_VER_51:
1201 return r8168ep_ocp_read(tp, mask, reg);
1202 default:
1203 BUG();
1204 return ~0;
1205 }
1206}
1207
1208static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1209 u32 data)
1210{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001211 RTL_W32(tp, OCPDR, data);
1212 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001213 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1214}
1215
1216static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1217 u32 data)
1218{
1219 rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1220 data, ERIAR_OOB);
1221}
1222
1223static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
1224{
1225 switch (tp->mac_version) {
1226 case RTL_GIGA_MAC_VER_27:
1227 case RTL_GIGA_MAC_VER_28:
1228 case RTL_GIGA_MAC_VER_31:
1229 r8168dp_ocp_write(tp, mask, reg, data);
1230 break;
1231 case RTL_GIGA_MAC_VER_49:
1232 case RTL_GIGA_MAC_VER_50:
1233 case RTL_GIGA_MAC_VER_51:
1234 r8168ep_ocp_write(tp, mask, reg, data);
1235 break;
1236 default:
1237 BUG();
1238 break;
1239 }
1240}
1241
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001242static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
1243{
1244 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);
1245
1246 ocp_write(tp, 0x1, 0x30, 0x00000001);
1247}
1248
1249#define OOB_CMD_RESET 0x00
1250#define OOB_CMD_DRIVER_START 0x05
1251#define OOB_CMD_DRIVER_STOP 0x06
1252
1253static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1254{
1255 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1256}
1257
1258DECLARE_RTL_COND(rtl_ocp_read_cond)
1259{
1260 u16 reg;
1261
1262 reg = rtl8168_get_ocp_reg(tp);
1263
1264 return ocp_read(tp, 0x0f, reg) & 0x00000800;
1265}
1266
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001267DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1268{
1269 return ocp_read(tp, 0x0f, 0x124) & 0x00000001;
1270}
1271
1272DECLARE_RTL_COND(rtl_ocp_tx_cond)
1273{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001274 return RTL_R8(tp, IBISR0) & 0x20;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001275}
1276
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001277static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1278{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001279 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
Chunhao Lin086ca232018-01-31 01:32:36 +08001280 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001281 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1282 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001283}
1284
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001285static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001286{
1287 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001288 rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
1289}
1290
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001291static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1292{
1293 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1294 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1295 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1296}
1297
1298static void rtl8168_driver_start(struct rtl8169_private *tp)
1299{
1300 switch (tp->mac_version) {
1301 case RTL_GIGA_MAC_VER_27:
1302 case RTL_GIGA_MAC_VER_28:
1303 case RTL_GIGA_MAC_VER_31:
1304 rtl8168dp_driver_start(tp);
1305 break;
1306 case RTL_GIGA_MAC_VER_49:
1307 case RTL_GIGA_MAC_VER_50:
1308 case RTL_GIGA_MAC_VER_51:
1309 rtl8168ep_driver_start(tp);
1310 break;
1311 default:
1312 BUG();
1313 break;
1314 }
1315}
1316
1317static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1318{
1319 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1320 rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
1321}
1322
1323static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1324{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001325 rtl8168ep_stop_cmac(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001326 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1327 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1328 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1329}
1330
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001331static void rtl8168_driver_stop(struct rtl8169_private *tp)
1332{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001333 switch (tp->mac_version) {
1334 case RTL_GIGA_MAC_VER_27:
1335 case RTL_GIGA_MAC_VER_28:
1336 case RTL_GIGA_MAC_VER_31:
1337 rtl8168dp_driver_stop(tp);
1338 break;
1339 case RTL_GIGA_MAC_VER_49:
1340 case RTL_GIGA_MAC_VER_50:
1341 case RTL_GIGA_MAC_VER_51:
1342 rtl8168ep_driver_stop(tp);
1343 break;
1344 default:
1345 BUG();
1346 break;
1347 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001348}
1349
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001350static bool r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001351{
1352 u16 reg = rtl8168_get_ocp_reg(tp);
1353
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001354 return !!(ocp_read(tp, 0x0f, reg) & 0x00008000);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001355}
1356
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001357static bool r8168ep_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001358{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001359 return !!(ocp_read(tp, 0x0f, 0x128) & 0x00000001);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001360}
1361
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001362static bool r8168_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001363{
1364 switch (tp->mac_version) {
1365 case RTL_GIGA_MAC_VER_27:
1366 case RTL_GIGA_MAC_VER_28:
1367 case RTL_GIGA_MAC_VER_31:
1368 return r8168dp_check_dash(tp);
1369 case RTL_GIGA_MAC_VER_49:
1370 case RTL_GIGA_MAC_VER_50:
1371 case RTL_GIGA_MAC_VER_51:
1372 return r8168ep_check_dash(tp);
1373 default:
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001374 return false;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001375 }
1376}
1377
françois romieuc28aa382011-08-02 03:53:43 +00001378struct exgmac_reg {
1379 u16 addr;
1380 u16 mask;
1381 u32 val;
1382};
1383
Francois Romieufdf6fc02012-07-06 22:40:38 +02001384static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
françois romieuc28aa382011-08-02 03:53:43 +00001385 const struct exgmac_reg *r, int len)
1386{
1387 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001388 rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
françois romieuc28aa382011-08-02 03:53:43 +00001389 r++;
1390 }
1391}
1392
Francois Romieuffc46952012-07-06 14:19:23 +02001393DECLARE_RTL_COND(rtl_efusear_cond)
1394{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001395 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001396}
1397
Francois Romieufdf6fc02012-07-06 22:40:38 +02001398static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001399{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001400 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
françois romieudaf9df62009-10-07 12:44:20 +00001401
Francois Romieuffc46952012-07-06 14:19:23 +02001402 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001403 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001404}
1405
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001406static u16 rtl_get_events(struct rtl8169_private *tp)
1407{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001408 return RTL_R16(tp, IntrStatus);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001409}
1410
1411static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1412{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001413 RTL_W16(tp, IntrStatus, bits);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001414 mmiowb();
1415}
1416
1417static void rtl_irq_disable(struct rtl8169_private *tp)
1418{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001419 RTL_W16(tp, IntrMask, 0);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001420 mmiowb();
1421}
1422
Francois Romieu3e990ff2012-01-26 12:50:01 +01001423static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
1424{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001425 RTL_W16(tp, IntrMask, bits);
Francois Romieu3e990ff2012-01-26 12:50:01 +01001426}
1427
Francois Romieuda78dbf2012-01-26 14:18:23 +01001428#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1429#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1430#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1431
1432static void rtl_irq_enable_all(struct rtl8169_private *tp)
1433{
1434 rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
1435}
1436
françois romieu811fd302011-12-04 20:30:45 +00001437static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438{
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001439 rtl_irq_disable(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001440 rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001441 RTL_R8(tp, ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442}
1443
Hayes Wang70090422011-07-06 15:58:06 +08001444static void rtl_link_chg_patch(struct rtl8169_private *tp)
1445{
Hayes Wang70090422011-07-06 15:58:06 +08001446 struct net_device *dev = tp->dev;
1447
1448 if (!netif_running(dev))
1449 return;
1450
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001451 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1452 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001453 if (RTL_R8(tp, PHYstatus) & _1000bpsF) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001454 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1455 ERIAR_EXGMAC);
1456 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1457 ERIAR_EXGMAC);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001458 } else if (RTL_R8(tp, PHYstatus) & _100bps) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001459 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1460 ERIAR_EXGMAC);
1461 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1462 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001463 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001464 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1465 ERIAR_EXGMAC);
1466 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1467 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001468 }
1469 /* Reset packet filter */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001470 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
Hayes Wang70090422011-07-06 15:58:06 +08001471 ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001472 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
Hayes Wang70090422011-07-06 15:58:06 +08001473 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001474 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1475 tp->mac_version == RTL_GIGA_MAC_VER_36) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001476 if (RTL_R8(tp, PHYstatus) & _1000bpsF) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001477 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1478 ERIAR_EXGMAC);
1479 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1480 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001481 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001482 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1483 ERIAR_EXGMAC);
1484 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1485 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001486 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001487 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001488 if (RTL_R8(tp, PHYstatus) & _10bps) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001489 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
1490 ERIAR_EXGMAC);
1491 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
1492 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001493 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001494 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
1495 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001496 }
Hayes Wang70090422011-07-06 15:58:06 +08001497 }
1498}
1499
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001500#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1501
1502static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
1503{
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001504 u8 options;
1505 u32 wolopts = 0;
1506
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001507 options = RTL_R8(tp, Config1);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001508 if (!(options & PMEnable))
1509 return 0;
1510
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001511 options = RTL_R8(tp, Config3);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001512 if (options & LinkUp)
1513 wolopts |= WAKE_PHY;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001514 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001515 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1516 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001517 if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
1518 wolopts |= WAKE_MAGIC;
1519 break;
1520 default:
1521 if (options & MagicPacket)
1522 wolopts |= WAKE_MAGIC;
1523 break;
1524 }
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001525
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001526 options = RTL_R8(tp, Config5);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001527 if (options & UWF)
1528 wolopts |= WAKE_UCAST;
1529 if (options & BWF)
1530 wolopts |= WAKE_BCAST;
1531 if (options & MWF)
1532 wolopts |= WAKE_MCAST;
1533
1534 return wolopts;
1535}
1536
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001537static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1538{
1539 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001540
Francois Romieuda78dbf2012-01-26 14:18:23 +01001541 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001542 wol->supported = WAKE_ANY;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001543 wol->wolopts = tp->saved_wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001544 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001545}
1546
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001547static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001548{
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001549 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001550 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001551 u32 opt;
1552 u16 reg;
1553 u8 mask;
1554 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001555 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001556 { WAKE_UCAST, Config5, UWF },
1557 { WAKE_BCAST, Config5, BWF },
1558 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001559 { WAKE_ANY, Config5, LanWake },
1560 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001561 };
Francois Romieu851e6022012-04-17 11:10:11 +02001562 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001563
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001564 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001565
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001566 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001567 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1568 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001569 tmp = ARRAY_SIZE(cfg) - 1;
1570 if (wolopts & WAKE_MAGIC)
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001571 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001572 0x0dc,
1573 ERIAR_MASK_0100,
1574 MagicPacket_v2,
1575 0x0000,
1576 ERIAR_EXGMAC);
1577 else
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001578 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001579 0x0dc,
1580 ERIAR_MASK_0100,
1581 0x0000,
1582 MagicPacket_v2,
1583 ERIAR_EXGMAC);
1584 break;
1585 default:
1586 tmp = ARRAY_SIZE(cfg);
1587 break;
1588 }
1589
1590 for (i = 0; i < tmp; i++) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001591 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001592 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001593 options |= cfg[i].mask;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001594 RTL_W8(tp, cfg[i].reg, options);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001595 }
1596
Francois Romieu851e6022012-04-17 11:10:11 +02001597 switch (tp->mac_version) {
1598 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001599 options = RTL_R8(tp, Config1) & ~PMEnable;
Francois Romieu851e6022012-04-17 11:10:11 +02001600 if (wolopts)
1601 options |= PMEnable;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001602 RTL_W8(tp, Config1, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001603 break;
1604 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001605 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
Francois Romieud387b422012-04-17 11:12:01 +02001606 if (wolopts)
1607 options |= PME_SIGNAL;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001608 RTL_W8(tp, Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001609 break;
1610 }
1611
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001612 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001613}
1614
1615static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1616{
1617 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001618 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001619
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001620 if (wol->wolopts & ~WAKE_ANY)
1621 return -EINVAL;
1622
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001623 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001624
Francois Romieuda78dbf2012-01-26 14:18:23 +01001625 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001626
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001627 tp->saved_wolopts = wol->wolopts;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001628
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001629 if (pm_runtime_active(d))
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001630 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001631
1632 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001633
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001634 device_set_wakeup_enable(d, tp->saved_wolopts);
françois romieuea809072010-11-08 13:23:58 +00001635
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001636 pm_runtime_put_noidle(d);
1637
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001638 return 0;
1639}
1640
Francois Romieu31bd2042011-04-26 18:58:59 +02001641static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
1642{
Francois Romieu85bffe62011-04-27 08:22:39 +02001643 return rtl_chip_infos[tp->mac_version].fw_name;
Francois Romieu31bd2042011-04-26 18:58:59 +02001644}
1645
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646static void rtl8169_get_drvinfo(struct net_device *dev,
1647 struct ethtool_drvinfo *info)
1648{
1649 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001650 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651
Rick Jones68aad782011-11-07 13:29:27 +00001652 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
1653 strlcpy(info->version, RTL8169_VERSION, sizeof(info->version));
1654 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001655 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Rick Jones8ac72d12011-11-22 14:06:26 +00001656 if (!IS_ERR_OR_NULL(rtl_fw))
1657 strlcpy(info->fw_version, rtl_fw->version,
1658 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659}
1660
1661static int rtl8169_get_regs_len(struct net_device *dev)
1662{
1663 return R8169_REGS_SIZE;
1664}
1665
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001666static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1667 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668{
Francois Romieud58d46b2011-05-03 16:38:29 +02001669 struct rtl8169_private *tp = netdev_priv(dev);
1670
Francois Romieu2b7b4312011-04-18 22:53:24 -07001671 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001672 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673
Francois Romieud58d46b2011-05-03 16:38:29 +02001674 if (dev->mtu > JUMBO_1K &&
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02001675 tp->mac_version > RTL_GIGA_MAC_VER_06)
Francois Romieud58d46b2011-05-03 16:38:29 +02001676 features &= ~NETIF_F_IP_CSUM;
1677
Michał Mirosław350fb322011-04-08 06:35:56 +00001678 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679}
1680
Heiner Kallweita3984572018-04-28 22:19:15 +02001681static int rtl8169_set_features(struct net_device *dev,
1682 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683{
1684 struct rtl8169_private *tp = netdev_priv(dev);
hayeswang929a0312014-09-16 11:40:47 +08001685 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686
Heiner Kallweita3984572018-04-28 22:19:15 +02001687 rtl_lock_work(tp);
1688
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001689 rx_config = RTL_R32(tp, RxConfig);
hayeswang929a0312014-09-16 11:40:47 +08001690 if (features & NETIF_F_RXALL)
1691 rx_config |= (AcceptErr | AcceptRunt);
1692 else
1693 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001695 RTL_W32(tp, RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001696
hayeswang929a0312014-09-16 11:40:47 +08001697 if (features & NETIF_F_RXCSUM)
1698 tp->cp_cmd |= RxChkSum;
1699 else
1700 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001701
hayeswang929a0312014-09-16 11:40:47 +08001702 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1703 tp->cp_cmd |= RxVlan;
1704 else
1705 tp->cp_cmd &= ~RxVlan;
1706
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001707 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1708 RTL_R16(tp, CPlusCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709
Francois Romieuda78dbf2012-01-26 14:18:23 +01001710 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711
1712 return 0;
1713}
1714
Kirill Smelkov810f4892012-11-10 21:11:02 +04001715static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001717 return (skb_vlan_tag_present(skb)) ?
1718 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719}
1720
Francois Romieu7a8fc772011-03-01 17:18:33 +01001721static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722{
1723 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001724
Francois Romieu7a8fc772011-03-01 17:18:33 +01001725 if (opts2 & RxVlanTag)
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001726 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727}
1728
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1730 void *p)
1731{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001732 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02001733 u32 __iomem *data = tp->mmio_addr;
1734 u32 *dw = p;
1735 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736
Francois Romieuda78dbf2012-01-26 14:18:23 +01001737 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02001738 for (i = 0; i < R8169_REGS_SIZE; i += 4)
1739 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001740 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741}
1742
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001743static u32 rtl8169_get_msglevel(struct net_device *dev)
1744{
1745 struct rtl8169_private *tp = netdev_priv(dev);
1746
1747 return tp->msg_enable;
1748}
1749
1750static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1751{
1752 struct rtl8169_private *tp = netdev_priv(dev);
1753
1754 tp->msg_enable = value;
1755}
1756
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001757static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1758 "tx_packets",
1759 "rx_packets",
1760 "tx_errors",
1761 "rx_errors",
1762 "rx_missed",
1763 "align_errors",
1764 "tx_single_collisions",
1765 "tx_multi_collisions",
1766 "unicast",
1767 "broadcast",
1768 "multicast",
1769 "tx_aborted",
1770 "tx_underrun",
1771};
1772
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001773static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001774{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001775 switch (sset) {
1776 case ETH_SS_STATS:
1777 return ARRAY_SIZE(rtl8169_gstrings);
1778 default:
1779 return -EOPNOTSUPP;
1780 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001781}
1782
Corinna Vinschen42020322015-09-10 10:47:35 +02001783DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001784{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001785 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001786}
1787
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001788static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001789{
Corinna Vinschen42020322015-09-10 10:47:35 +02001790 dma_addr_t paddr = tp->counters_phys_addr;
1791 u32 cmd;
Corinna Vinschen42020322015-09-10 10:47:35 +02001792
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001793 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
1794 RTL_R32(tp, CounterAddrHigh);
Corinna Vinschen42020322015-09-10 10:47:35 +02001795 cmd = (u64)paddr & DMA_BIT_MASK(32);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001796 RTL_W32(tp, CounterAddrLow, cmd);
1797 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
Corinna Vinschen42020322015-09-10 10:47:35 +02001798
Francois Romieua78e9362018-01-26 01:53:26 +01001799 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001800}
1801
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001802static bool rtl8169_reset_counters(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001803{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001804 /*
1805 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
1806 * tally counters.
1807 */
1808 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
1809 return true;
1810
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001811 return rtl8169_do_counters(tp, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02001812}
1813
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001814static bool rtl8169_update_counters(struct rtl8169_private *tp)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001815{
Ivan Vecera355423d2009-02-06 21:49:57 -08001816 /*
1817 * Some chips are unable to dump tally counters when the receiver
1818 * is disabled.
1819 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001820 if ((RTL_R8(tp, ChipCmd) & CmdRxEnb) == 0)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001821 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001822
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001823 return rtl8169_do_counters(tp, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001824}
1825
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001826static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001827{
Corinna Vinschen42020322015-09-10 10:47:35 +02001828 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001829 bool ret = false;
1830
1831 /*
1832 * rtl8169_init_counter_offsets is called from rtl_open. On chip
1833 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
1834 * reset by a power cycle, while the counter values collected by the
1835 * driver are reset at every driver unload/load cycle.
1836 *
1837 * To make sure the HW values returned by @get_stats64 match the SW
1838 * values, we collect the initial values at first open(*) and use them
1839 * as offsets to normalize the values returned by @get_stats64.
1840 *
1841 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
1842 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
1843 * set at open time by rtl_hw_start.
1844 */
1845
1846 if (tp->tc_offset.inited)
1847 return true;
1848
1849 /* If both, reset and update fail, propagate to caller. */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001850 if (rtl8169_reset_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001851 ret = true;
1852
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001853 if (rtl8169_update_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001854 ret = true;
1855
Corinna Vinschen42020322015-09-10 10:47:35 +02001856 tp->tc_offset.tx_errors = counters->tx_errors;
1857 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
1858 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001859 tp->tc_offset.inited = true;
1860
1861 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001862}
1863
Ivan Vecera355423d2009-02-06 21:49:57 -08001864static void rtl8169_get_ethtool_stats(struct net_device *dev,
1865 struct ethtool_stats *stats, u64 *data)
1866{
1867 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001868 struct device *d = tp_to_dev(tp);
Corinna Vinschen42020322015-09-10 10:47:35 +02001869 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08001870
1871 ASSERT_RTNL();
1872
Chun-Hao Line0636232016-07-29 16:37:55 +08001873 pm_runtime_get_noresume(d);
1874
1875 if (pm_runtime_active(d))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001876 rtl8169_update_counters(tp);
Chun-Hao Line0636232016-07-29 16:37:55 +08001877
1878 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08001879
Corinna Vinschen42020322015-09-10 10:47:35 +02001880 data[0] = le64_to_cpu(counters->tx_packets);
1881 data[1] = le64_to_cpu(counters->rx_packets);
1882 data[2] = le64_to_cpu(counters->tx_errors);
1883 data[3] = le32_to_cpu(counters->rx_errors);
1884 data[4] = le16_to_cpu(counters->rx_missed);
1885 data[5] = le16_to_cpu(counters->align_errors);
1886 data[6] = le32_to_cpu(counters->tx_one_collision);
1887 data[7] = le32_to_cpu(counters->tx_multi_collision);
1888 data[8] = le64_to_cpu(counters->rx_unicast);
1889 data[9] = le64_to_cpu(counters->rx_broadcast);
1890 data[10] = le32_to_cpu(counters->rx_multicast);
1891 data[11] = le16_to_cpu(counters->tx_aborted);
1892 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08001893}
1894
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001895static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1896{
1897 switch(stringset) {
1898 case ETH_SS_STATS:
1899 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1900 break;
1901 }
1902}
1903
Francois Romieu50970832017-10-27 13:24:49 +03001904/*
1905 * Interrupt coalescing
1906 *
1907 * > 1 - the availability of the IntrMitigate (0xe2) register through the
1908 * > 8169, 8168 and 810x line of chipsets
1909 *
1910 * 8169, 8168, and 8136(810x) serial chipsets support it.
1911 *
1912 * > 2 - the Tx timer unit at gigabit speed
1913 *
1914 * The unit of the timer depends on both the speed and the setting of CPlusCmd
1915 * (0xe0) bit 1 and bit 0.
1916 *
1917 * For 8169
1918 * bit[1:0] \ speed 1000M 100M 10M
1919 * 0 0 320ns 2.56us 40.96us
1920 * 0 1 2.56us 20.48us 327.7us
1921 * 1 0 5.12us 40.96us 655.4us
1922 * 1 1 10.24us 81.92us 1.31ms
1923 *
1924 * For the other
1925 * bit[1:0] \ speed 1000M 100M 10M
1926 * 0 0 5us 2.56us 40.96us
1927 * 0 1 40us 20.48us 327.7us
1928 * 1 0 80us 40.96us 655.4us
1929 * 1 1 160us 81.92us 1.31ms
1930 */
1931
1932/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
1933struct rtl_coalesce_scale {
1934 /* Rx / Tx */
1935 u32 nsecs[2];
1936};
1937
1938/* rx/tx scale factors for all CPlusCmd[0:1] cases */
1939struct rtl_coalesce_info {
1940 u32 speed;
1941 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
1942};
1943
1944/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
1945#define rxtx_x1822(r, t) { \
1946 {{(r), (t)}}, \
1947 {{(r)*8, (t)*8}}, \
1948 {{(r)*8*2, (t)*8*2}}, \
1949 {{(r)*8*2*2, (t)*8*2*2}}, \
1950}
1951static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
1952 /* speed delays: rx00 tx00 */
1953 { SPEED_10, rxtx_x1822(40960, 40960) },
1954 { SPEED_100, rxtx_x1822( 2560, 2560) },
1955 { SPEED_1000, rxtx_x1822( 320, 320) },
1956 { 0 },
1957};
1958
1959static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
1960 /* speed delays: rx00 tx00 */
1961 { SPEED_10, rxtx_x1822(40960, 40960) },
1962 { SPEED_100, rxtx_x1822( 2560, 2560) },
1963 { SPEED_1000, rxtx_x1822( 5000, 5000) },
1964 { 0 },
1965};
1966#undef rxtx_x1822
1967
1968/* get rx/tx scale vector corresponding to current speed */
1969static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
1970{
1971 struct rtl8169_private *tp = netdev_priv(dev);
1972 struct ethtool_link_ksettings ecmd;
1973 const struct rtl_coalesce_info *ci;
1974 int rc;
1975
Heiner Kallweit45772432018-07-17 22:51:44 +02001976 rc = phy_ethtool_get_link_ksettings(dev, &ecmd);
Francois Romieu50970832017-10-27 13:24:49 +03001977 if (rc < 0)
1978 return ERR_PTR(rc);
1979
1980 for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
1981 if (ecmd.base.speed == ci->speed) {
1982 return ci;
1983 }
1984 }
1985
1986 return ERR_PTR(-ELNRNG);
1987}
1988
1989static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1990{
1991 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001992 const struct rtl_coalesce_info *ci;
1993 const struct rtl_coalesce_scale *scale;
1994 struct {
1995 u32 *max_frames;
1996 u32 *usecs;
1997 } coal_settings [] = {
1998 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
1999 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
2000 }, *p = coal_settings;
2001 int i;
2002 u16 w;
2003
2004 memset(ec, 0, sizeof(*ec));
2005
2006 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
2007 ci = rtl_coalesce_info(dev);
2008 if (IS_ERR(ci))
2009 return PTR_ERR(ci);
2010
Heiner Kallweit0ae09742018-04-28 22:19:26 +02002011 scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
Francois Romieu50970832017-10-27 13:24:49 +03002012
2013 /* read IntrMitigate and adjust according to scale */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002014 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
Francois Romieu50970832017-10-27 13:24:49 +03002015 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
2016 w >>= RTL_COALESCE_SHIFT;
2017 *p->usecs = w & RTL_COALESCE_MASK;
2018 }
2019
2020 for (i = 0; i < 2; i++) {
2021 p = coal_settings + i;
2022 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
2023
2024 /*
2025 * ethtool_coalesce says it is illegal to set both usecs and
2026 * max_frames to 0.
2027 */
2028 if (!*p->usecs && !*p->max_frames)
2029 *p->max_frames = 1;
2030 }
2031
2032 return 0;
2033}
2034
2035/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
2036static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
2037 struct net_device *dev, u32 nsec, u16 *cp01)
2038{
2039 const struct rtl_coalesce_info *ci;
2040 u16 i;
2041
2042 ci = rtl_coalesce_info(dev);
2043 if (IS_ERR(ci))
2044 return ERR_CAST(ci);
2045
2046 for (i = 0; i < 4; i++) {
2047 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
2048 ci->scalev[i].nsecs[1]);
2049 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
2050 *cp01 = i;
2051 return &ci->scalev[i];
2052 }
2053 }
2054
2055 return ERR_PTR(-EINVAL);
2056}
2057
2058static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
2059{
2060 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03002061 const struct rtl_coalesce_scale *scale;
2062 struct {
2063 u32 frames;
2064 u32 usecs;
2065 } coal_settings [] = {
2066 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
2067 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
2068 }, *p = coal_settings;
2069 u16 w = 0, cp01;
2070 int i;
2071
2072 scale = rtl_coalesce_choose_scale(dev,
2073 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
2074 if (IS_ERR(scale))
2075 return PTR_ERR(scale);
2076
2077 for (i = 0; i < 2; i++, p++) {
2078 u32 units;
2079
2080 /*
2081 * accept max_frames=1 we returned in rtl_get_coalesce.
2082 * accept it not only when usecs=0 because of e.g. the following scenario:
2083 *
2084 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
2085 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
2086 * - then user does `ethtool -C eth0 rx-usecs 100`
2087 *
2088 * since ethtool sends to kernel whole ethtool_coalesce
2089 * settings, if we do not handle rx_usecs=!0, rx_frames=1
2090 * we'll reject it below in `frames % 4 != 0`.
2091 */
2092 if (p->frames == 1) {
2093 p->frames = 0;
2094 }
2095
2096 units = p->usecs * 1000 / scale->nsecs[i];
2097 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
2098 return -EINVAL;
2099
2100 w <<= RTL_COALESCE_SHIFT;
2101 w |= units;
2102 w <<= RTL_COALESCE_SHIFT;
2103 w |= p->frames >> 2;
2104 }
2105
2106 rtl_lock_work(tp);
2107
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002108 RTL_W16(tp, IntrMitigate, swab16(w));
Francois Romieu50970832017-10-27 13:24:49 +03002109
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +02002110 tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002111 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
2112 RTL_R16(tp, CPlusCmd);
Francois Romieu50970832017-10-27 13:24:49 +03002113
2114 rtl_unlock_work(tp);
2115
2116 return 0;
2117}
2118
Jeff Garzik7282d492006-09-13 14:30:00 -04002119static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002120 .get_drvinfo = rtl8169_get_drvinfo,
2121 .get_regs_len = rtl8169_get_regs_len,
2122 .get_link = ethtool_op_get_link,
Francois Romieu50970832017-10-27 13:24:49 +03002123 .get_coalesce = rtl_get_coalesce,
2124 .set_coalesce = rtl_set_coalesce,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002125 .get_msglevel = rtl8169_get_msglevel,
2126 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002127 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002128 .get_wol = rtl8169_get_wol,
2129 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002130 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002131 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002132 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002133 .get_ts_info = ethtool_op_get_ts_info,
Heiner Kallweitdd849572018-07-17 22:51:48 +02002134 .nway_reset = phy_ethtool_nway_reset,
Heiner Kallweit45772432018-07-17 22:51:44 +02002135 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2136 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002137};
2138
Francois Romieu07d3f512007-02-21 22:40:46 +01002139static void rtl8169_get_mac_version(struct rtl8169_private *tp,
Heiner Kallweit22148df2018-04-22 17:15:15 +02002140 u8 default_version)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141{
Francois Romieu0e485152007-02-20 00:00:26 +01002142 /*
2143 * The driver currently handles the 8168Bf and the 8168Be identically
2144 * but they can be identified more specifically through the test below
2145 * if needed:
2146 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002147 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002148 *
2149 * Same thing for the 8101Eb and the 8101Ec:
2150 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002151 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002152 */
Francois Romieu37441002011-06-17 22:58:54 +02002153 static const struct rtl_mac_info {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002154 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002155 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002156 int mac_version;
2157 } mac_info[] = {
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002158 /* 8168EP family. */
2159 { 0x7cf00000, 0x50200000, RTL_GIGA_MAC_VER_51 },
2160 { 0x7cf00000, 0x50100000, RTL_GIGA_MAC_VER_50 },
2161 { 0x7cf00000, 0x50000000, RTL_GIGA_MAC_VER_49 },
2162
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002163 /* 8168H family. */
2164 { 0x7cf00000, 0x54100000, RTL_GIGA_MAC_VER_46 },
2165 { 0x7cf00000, 0x54000000, RTL_GIGA_MAC_VER_45 },
2166
Hayes Wangc5583862012-07-02 17:23:22 +08002167 /* 8168G family. */
hayeswang45dd95c2013-07-08 17:09:01 +08002168 { 0x7cf00000, 0x5c800000, RTL_GIGA_MAC_VER_44 },
hayeswang57538c42013-04-01 22:23:40 +00002169 { 0x7cf00000, 0x50900000, RTL_GIGA_MAC_VER_42 },
Hayes Wangc5583862012-07-02 17:23:22 +08002170 { 0x7cf00000, 0x4c100000, RTL_GIGA_MAC_VER_41 },
2171 { 0x7cf00000, 0x4c000000, RTL_GIGA_MAC_VER_40 },
2172
Hayes Wangc2218922011-09-06 16:55:18 +08002173 /* 8168F family. */
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08002174 { 0x7c800000, 0x48800000, RTL_GIGA_MAC_VER_38 },
Hayes Wangc2218922011-09-06 16:55:18 +08002175 { 0x7cf00000, 0x48100000, RTL_GIGA_MAC_VER_36 },
2176 { 0x7cf00000, 0x48000000, RTL_GIGA_MAC_VER_35 },
2177
hayeswang01dc7fe2011-03-21 01:50:28 +00002178 /* 8168E family. */
Hayes Wang70090422011-07-06 15:58:06 +08002179 { 0x7c800000, 0x2c800000, RTL_GIGA_MAC_VER_34 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002180 { 0x7cf00000, 0x2c100000, RTL_GIGA_MAC_VER_32 },
2181 { 0x7c800000, 0x2c000000, RTL_GIGA_MAC_VER_33 },
2182
Francois Romieu5b538df2008-07-20 16:22:45 +02002183 /* 8168D family. */
françois romieudaf9df62009-10-07 12:44:20 +00002184 { 0x7cf00000, 0x28100000, RTL_GIGA_MAC_VER_25 },
françois romieudaf9df62009-10-07 12:44:20 +00002185 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002186
françois romieue6de30d2011-01-03 15:08:37 +00002187 /* 8168DP family. */
2188 { 0x7cf00000, 0x28800000, RTL_GIGA_MAC_VER_27 },
2189 { 0x7cf00000, 0x28a00000, RTL_GIGA_MAC_VER_28 },
hayeswang4804b3b2011-03-21 01:50:29 +00002190 { 0x7cf00000, 0x28b00000, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002191
Francois Romieuef808d52008-06-29 13:10:54 +02002192 /* 8168C family. */
Francois Romieuef3386f2008-06-29 12:24:30 +02002193 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
Francois Romieuef808d52008-06-29 13:10:54 +02002194 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002195 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002196 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
2197 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
Francois Romieu197ff762008-06-28 13:16:02 +02002198 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
Francois Romieuef808d52008-06-29 13:10:54 +02002199 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002200
2201 /* 8168B family. */
2202 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002203 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
2204 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
2205
2206 /* 8101 family. */
Hayes Wang5598bfe2012-07-02 17:23:21 +08002207 { 0x7c800000, 0x44800000, RTL_GIGA_MAC_VER_39 },
Hayes Wang7e18dca2012-03-30 14:33:02 +08002208 { 0x7c800000, 0x44000000, RTL_GIGA_MAC_VER_37 },
Hayes Wang5a5e4442011-02-22 17:26:21 +08002209 { 0x7cf00000, 0x40900000, RTL_GIGA_MAC_VER_29 },
2210 { 0x7c800000, 0x40800000, RTL_GIGA_MAC_VER_30 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002211 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
2212 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
2213 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
2214 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002215 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002216 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002217 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002218 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
2219 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002220 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
2221 /* FIXME: where did these entries come from ? -- FR */
2222 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
2223 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
2224
2225 /* 8110 family. */
2226 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
2227 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
2228 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
2229 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
2230 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
2231 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
2232
Jean Delvaref21b75e2009-05-26 20:54:48 -07002233 /* Catch-all */
2234 { 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002235 };
2236 const struct rtl_mac_info *p = mac_info;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002237 u32 reg;
2238
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002239 reg = RTL_R32(tp, TxConfig);
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002240 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002241 p++;
2242 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002243
2244 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02002245 dev_notice(tp_to_dev(tp),
2246 "unknown MAC, using family default\n");
Francois Romieu5d320a22011-05-08 17:47:36 +02002247 tp->mac_version = default_version;
hayeswang58152cd2013-04-01 22:23:42 +00002248 } else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
2249 tp->mac_version = tp->mii.supports_gmii ?
2250 RTL_GIGA_MAC_VER_42 :
2251 RTL_GIGA_MAC_VER_43;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002252 } else if (tp->mac_version == RTL_GIGA_MAC_VER_45) {
2253 tp->mac_version = tp->mii.supports_gmii ?
2254 RTL_GIGA_MAC_VER_45 :
2255 RTL_GIGA_MAC_VER_47;
2256 } else if (tp->mac_version == RTL_GIGA_MAC_VER_46) {
2257 tp->mac_version = tp->mii.supports_gmii ?
2258 RTL_GIGA_MAC_VER_46 :
2259 RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002260 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002261}
2262
2263static void rtl8169_print_mac_version(struct rtl8169_private *tp)
2264{
Heiner Kallweit49d17512018-06-28 20:36:15 +02002265 netif_dbg(tp, drv, tp->dev, "mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002266}
2267
Francois Romieu867763c2007-08-17 18:21:58 +02002268struct phy_reg {
2269 u16 reg;
2270 u16 val;
2271};
2272
françois romieu4da19632011-01-03 15:07:55 +00002273static void rtl_writephy_batch(struct rtl8169_private *tp,
2274 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002275{
2276 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002277 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002278 regs++;
2279 }
2280}
2281
françois romieubca03d52011-01-03 15:07:31 +00002282#define PHY_READ 0x00000000
2283#define PHY_DATA_OR 0x10000000
2284#define PHY_DATA_AND 0x20000000
2285#define PHY_BJMPN 0x30000000
hayeswangeee37862013-04-01 22:23:38 +00002286#define PHY_MDIO_CHG 0x40000000
françois romieubca03d52011-01-03 15:07:31 +00002287#define PHY_CLEAR_READCOUNT 0x70000000
2288#define PHY_WRITE 0x80000000
2289#define PHY_READCOUNT_EQ_SKIP 0x90000000
2290#define PHY_COMP_EQ_SKIPN 0xa0000000
2291#define PHY_COMP_NEQ_SKIPN 0xb0000000
2292#define PHY_WRITE_PREVIOUS 0xc0000000
2293#define PHY_SKIPN 0xd0000000
2294#define PHY_DELAY_MS 0xe0000000
françois romieubca03d52011-01-03 15:07:31 +00002295
Hayes Wang960aee62011-06-18 11:37:48 +02002296struct fw_info {
2297 u32 magic;
2298 char version[RTL_VER_SIZE];
2299 __le32 fw_start;
2300 __le32 fw_len;
2301 u8 chksum;
2302} __packed;
2303
Francois Romieu1c361ef2011-06-17 17:16:24 +02002304#define FW_OPCODE_SIZE sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))
2305
2306static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
françois romieubca03d52011-01-03 15:07:31 +00002307{
Francois Romieub6ffd972011-06-17 17:00:05 +02002308 const struct firmware *fw = rtl_fw->fw;
Hayes Wang960aee62011-06-18 11:37:48 +02002309 struct fw_info *fw_info = (struct fw_info *)fw->data;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002310 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2311 char *version = rtl_fw->version;
2312 bool rc = false;
françois romieubca03d52011-01-03 15:07:31 +00002313
Francois Romieu1c361ef2011-06-17 17:16:24 +02002314 if (fw->size < FW_OPCODE_SIZE)
2315 goto out;
Hayes Wang960aee62011-06-18 11:37:48 +02002316
2317 if (!fw_info->magic) {
2318 size_t i, size, start;
2319 u8 checksum = 0;
2320
2321 if (fw->size < sizeof(*fw_info))
2322 goto out;
2323
2324 for (i = 0; i < fw->size; i++)
2325 checksum += fw->data[i];
2326 if (checksum != 0)
2327 goto out;
2328
2329 start = le32_to_cpu(fw_info->fw_start);
2330 if (start > fw->size)
2331 goto out;
2332
2333 size = le32_to_cpu(fw_info->fw_len);
2334 if (size > (fw->size - start) / FW_OPCODE_SIZE)
2335 goto out;
2336
2337 memcpy(version, fw_info->version, RTL_VER_SIZE);
2338
2339 pa->code = (__le32 *)(fw->data + start);
2340 pa->size = size;
2341 } else {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002342 if (fw->size % FW_OPCODE_SIZE)
2343 goto out;
2344
2345 strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);
2346
2347 pa->code = (__le32 *)fw->data;
2348 pa->size = fw->size / FW_OPCODE_SIZE;
2349 }
2350 version[RTL_VER_SIZE - 1] = 0;
2351
2352 rc = true;
2353out:
2354 return rc;
2355}
2356
Francois Romieufd112f22011-06-18 00:10:29 +02002357static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
2358 struct rtl_fw_phy_action *pa)
Francois Romieu1c361ef2011-06-17 17:16:24 +02002359{
Francois Romieufd112f22011-06-18 00:10:29 +02002360 bool rc = false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002361 size_t index;
2362
Francois Romieu1c361ef2011-06-17 17:16:24 +02002363 for (index = 0; index < pa->size; index++) {
2364 u32 action = le32_to_cpu(pa->code[index]);
hayeswang42b82dc2011-01-10 02:07:25 +00002365 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00002366
hayeswang42b82dc2011-01-10 02:07:25 +00002367 switch(action & 0xf0000000) {
2368 case PHY_READ:
2369 case PHY_DATA_OR:
2370 case PHY_DATA_AND:
hayeswangeee37862013-04-01 22:23:38 +00002371 case PHY_MDIO_CHG:
hayeswang42b82dc2011-01-10 02:07:25 +00002372 case PHY_CLEAR_READCOUNT:
2373 case PHY_WRITE:
2374 case PHY_WRITE_PREVIOUS:
2375 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00002376 break;
2377
hayeswang42b82dc2011-01-10 02:07:25 +00002378 case PHY_BJMPN:
2379 if (regno > index) {
Francois Romieufd112f22011-06-18 00:10:29 +02002380 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002381 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002382 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002383 }
2384 break;
2385 case PHY_READCOUNT_EQ_SKIP:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002386 if (index + 2 >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002387 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002388 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002389 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002390 }
2391 break;
2392 case PHY_COMP_EQ_SKIPN:
2393 case PHY_COMP_NEQ_SKIPN:
2394 case PHY_SKIPN:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002395 if (index + 1 + regno >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002396 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002397 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002398 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002399 }
2400 break;
2401
hayeswang42b82dc2011-01-10 02:07:25 +00002402 default:
Francois Romieufd112f22011-06-18 00:10:29 +02002403 netif_err(tp, ifup, tp->dev,
hayeswang42b82dc2011-01-10 02:07:25 +00002404 "Invalid action 0x%08x\n", action);
Francois Romieufd112f22011-06-18 00:10:29 +02002405 goto out;
françois romieubca03d52011-01-03 15:07:31 +00002406 }
2407 }
Francois Romieufd112f22011-06-18 00:10:29 +02002408 rc = true;
2409out:
2410 return rc;
2411}
françois romieubca03d52011-01-03 15:07:31 +00002412
Francois Romieufd112f22011-06-18 00:10:29 +02002413static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2414{
2415 struct net_device *dev = tp->dev;
2416 int rc = -EINVAL;
2417
2418 if (!rtl_fw_format_ok(tp, rtl_fw)) {
Yannick Guerrini5c2d2b12015-02-24 13:03:51 +01002419 netif_err(tp, ifup, dev, "invalid firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002420 goto out;
2421 }
2422
2423 if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
2424 rc = 0;
2425out:
2426 return rc;
2427}
2428
2429static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2430{
2431 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
hayeswangeee37862013-04-01 22:23:38 +00002432 struct mdio_ops org, *ops = &tp->mdio_ops;
Francois Romieufd112f22011-06-18 00:10:29 +02002433 u32 predata, count;
2434 size_t index;
2435
2436 predata = count = 0;
hayeswangeee37862013-04-01 22:23:38 +00002437 org.write = ops->write;
2438 org.read = ops->read;
hayeswang42b82dc2011-01-10 02:07:25 +00002439
Francois Romieu1c361ef2011-06-17 17:16:24 +02002440 for (index = 0; index < pa->size; ) {
2441 u32 action = le32_to_cpu(pa->code[index]);
françois romieubca03d52011-01-03 15:07:31 +00002442 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00002443 u32 regno = (action & 0x0fff0000) >> 16;
2444
2445 if (!action)
2446 break;
françois romieubca03d52011-01-03 15:07:31 +00002447
2448 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00002449 case PHY_READ:
2450 predata = rtl_readphy(tp, regno);
2451 count++;
2452 index++;
françois romieubca03d52011-01-03 15:07:31 +00002453 break;
hayeswang42b82dc2011-01-10 02:07:25 +00002454 case PHY_DATA_OR:
2455 predata |= data;
2456 index++;
2457 break;
2458 case PHY_DATA_AND:
2459 predata &= data;
2460 index++;
2461 break;
2462 case PHY_BJMPN:
2463 index -= regno;
2464 break;
hayeswangeee37862013-04-01 22:23:38 +00002465 case PHY_MDIO_CHG:
2466 if (data == 0) {
2467 ops->write = org.write;
2468 ops->read = org.read;
2469 } else if (data == 1) {
2470 ops->write = mac_mcu_write;
2471 ops->read = mac_mcu_read;
2472 }
2473
hayeswang42b82dc2011-01-10 02:07:25 +00002474 index++;
2475 break;
2476 case PHY_CLEAR_READCOUNT:
2477 count = 0;
2478 index++;
2479 break;
2480 case PHY_WRITE:
2481 rtl_writephy(tp, regno, data);
2482 index++;
2483 break;
2484 case PHY_READCOUNT_EQ_SKIP:
Francois Romieucecb5fd2011-04-01 10:21:07 +02002485 index += (count == data) ? 2 : 1;
hayeswang42b82dc2011-01-10 02:07:25 +00002486 break;
2487 case PHY_COMP_EQ_SKIPN:
2488 if (predata == data)
2489 index += regno;
2490 index++;
2491 break;
2492 case PHY_COMP_NEQ_SKIPN:
2493 if (predata != data)
2494 index += regno;
2495 index++;
2496 break;
2497 case PHY_WRITE_PREVIOUS:
2498 rtl_writephy(tp, regno, predata);
2499 index++;
2500 break;
2501 case PHY_SKIPN:
2502 index += regno + 1;
2503 break;
2504 case PHY_DELAY_MS:
2505 mdelay(data);
2506 index++;
2507 break;
2508
françois romieubca03d52011-01-03 15:07:31 +00002509 default:
2510 BUG();
2511 }
2512 }
hayeswangeee37862013-04-01 22:23:38 +00002513
2514 ops->write = org.write;
2515 ops->read = org.read;
françois romieubca03d52011-01-03 15:07:31 +00002516}
2517
françois romieuf1e02ed2011-01-13 13:07:53 +00002518static void rtl_release_firmware(struct rtl8169_private *tp)
2519{
Francois Romieub6ffd972011-06-17 17:00:05 +02002520 if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
2521 release_firmware(tp->rtl_fw->fw);
2522 kfree(tp->rtl_fw);
2523 }
2524 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
françois romieuf1e02ed2011-01-13 13:07:53 +00002525}
2526
François Romieu953a12c2011-04-24 17:38:48 +02002527static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002528{
Francois Romieub6ffd972011-06-17 17:00:05 +02002529 struct rtl_fw *rtl_fw = tp->rtl_fw;
françois romieuf1e02ed2011-01-13 13:07:53 +00002530
2531 /* TODO: release firmware once rtl_phy_write_fw signals failures. */
Francois Romieueef63cc2013-02-08 23:43:20 +01002532 if (!IS_ERR_OR_NULL(rtl_fw))
Francois Romieub6ffd972011-06-17 17:00:05 +02002533 rtl_phy_write_fw(tp, rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002534}
2535
2536static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2537{
2538 if (rtl_readphy(tp, reg) != val)
2539 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2540 else
2541 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002542}
2543
françois romieu4da19632011-01-03 15:07:55 +00002544static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002545{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002546 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002547 { 0x1f, 0x0001 },
2548 { 0x06, 0x006e },
2549 { 0x08, 0x0708 },
2550 { 0x15, 0x4000 },
2551 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002552
françois romieu0b9b5712009-08-10 19:44:56 +00002553 { 0x1f, 0x0001 },
2554 { 0x03, 0x00a1 },
2555 { 0x02, 0x0008 },
2556 { 0x01, 0x0120 },
2557 { 0x00, 0x1000 },
2558 { 0x04, 0x0800 },
2559 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002560
françois romieu0b9b5712009-08-10 19:44:56 +00002561 { 0x03, 0xff41 },
2562 { 0x02, 0xdf60 },
2563 { 0x01, 0x0140 },
2564 { 0x00, 0x0077 },
2565 { 0x04, 0x7800 },
2566 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002567
françois romieu0b9b5712009-08-10 19:44:56 +00002568 { 0x03, 0x802f },
2569 { 0x02, 0x4f02 },
2570 { 0x01, 0x0409 },
2571 { 0x00, 0xf0f9 },
2572 { 0x04, 0x9800 },
2573 { 0x04, 0x9000 },
2574
2575 { 0x03, 0xdf01 },
2576 { 0x02, 0xdf20 },
2577 { 0x01, 0xff95 },
2578 { 0x00, 0xba00 },
2579 { 0x04, 0xa800 },
2580 { 0x04, 0xa000 },
2581
2582 { 0x03, 0xff41 },
2583 { 0x02, 0xdf20 },
2584 { 0x01, 0x0140 },
2585 { 0x00, 0x00bb },
2586 { 0x04, 0xb800 },
2587 { 0x04, 0xb000 },
2588
2589 { 0x03, 0xdf41 },
2590 { 0x02, 0xdc60 },
2591 { 0x01, 0x6340 },
2592 { 0x00, 0x007d },
2593 { 0x04, 0xd800 },
2594 { 0x04, 0xd000 },
2595
2596 { 0x03, 0xdf01 },
2597 { 0x02, 0xdf20 },
2598 { 0x01, 0x100a },
2599 { 0x00, 0xa0ff },
2600 { 0x04, 0xf800 },
2601 { 0x04, 0xf000 },
2602
2603 { 0x1f, 0x0000 },
2604 { 0x0b, 0x0000 },
2605 { 0x00, 0x9200 }
2606 };
2607
françois romieu4da19632011-01-03 15:07:55 +00002608 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002609}
2610
françois romieu4da19632011-01-03 15:07:55 +00002611static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002612{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002613 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002614 { 0x1f, 0x0002 },
2615 { 0x01, 0x90d0 },
2616 { 0x1f, 0x0000 }
2617 };
2618
françois romieu4da19632011-01-03 15:07:55 +00002619 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02002620}
2621
françois romieu4da19632011-01-03 15:07:55 +00002622static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002623{
2624 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002625
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002626 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2627 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002628 return;
2629
françois romieu4da19632011-01-03 15:07:55 +00002630 rtl_writephy(tp, 0x1f, 0x0001);
2631 rtl_writephy(tp, 0x10, 0xf01b);
2632 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002633}
2634
françois romieu4da19632011-01-03 15:07:55 +00002635static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002636{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002637 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002638 { 0x1f, 0x0001 },
2639 { 0x04, 0x0000 },
2640 { 0x03, 0x00a1 },
2641 { 0x02, 0x0008 },
2642 { 0x01, 0x0120 },
2643 { 0x00, 0x1000 },
2644 { 0x04, 0x0800 },
2645 { 0x04, 0x9000 },
2646 { 0x03, 0x802f },
2647 { 0x02, 0x4f02 },
2648 { 0x01, 0x0409 },
2649 { 0x00, 0xf099 },
2650 { 0x04, 0x9800 },
2651 { 0x04, 0xa000 },
2652 { 0x03, 0xdf01 },
2653 { 0x02, 0xdf20 },
2654 { 0x01, 0xff95 },
2655 { 0x00, 0xba00 },
2656 { 0x04, 0xa800 },
2657 { 0x04, 0xf000 },
2658 { 0x03, 0xdf01 },
2659 { 0x02, 0xdf20 },
2660 { 0x01, 0x101a },
2661 { 0x00, 0xa0ff },
2662 { 0x04, 0xf800 },
2663 { 0x04, 0x0000 },
2664 { 0x1f, 0x0000 },
2665
2666 { 0x1f, 0x0001 },
2667 { 0x10, 0xf41b },
2668 { 0x14, 0xfb54 },
2669 { 0x18, 0xf5c7 },
2670 { 0x1f, 0x0000 },
2671
2672 { 0x1f, 0x0001 },
2673 { 0x17, 0x0cc0 },
2674 { 0x1f, 0x0000 }
2675 };
2676
françois romieu4da19632011-01-03 15:07:55 +00002677 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu2e9558562009-08-10 19:44:19 +00002678
françois romieu4da19632011-01-03 15:07:55 +00002679 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002680}
2681
françois romieu4da19632011-01-03 15:07:55 +00002682static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002683{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002684 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002685 { 0x1f, 0x0001 },
2686 { 0x04, 0x0000 },
2687 { 0x03, 0x00a1 },
2688 { 0x02, 0x0008 },
2689 { 0x01, 0x0120 },
2690 { 0x00, 0x1000 },
2691 { 0x04, 0x0800 },
2692 { 0x04, 0x9000 },
2693 { 0x03, 0x802f },
2694 { 0x02, 0x4f02 },
2695 { 0x01, 0x0409 },
2696 { 0x00, 0xf099 },
2697 { 0x04, 0x9800 },
2698 { 0x04, 0xa000 },
2699 { 0x03, 0xdf01 },
2700 { 0x02, 0xdf20 },
2701 { 0x01, 0xff95 },
2702 { 0x00, 0xba00 },
2703 { 0x04, 0xa800 },
2704 { 0x04, 0xf000 },
2705 { 0x03, 0xdf01 },
2706 { 0x02, 0xdf20 },
2707 { 0x01, 0x101a },
2708 { 0x00, 0xa0ff },
2709 { 0x04, 0xf800 },
2710 { 0x04, 0x0000 },
2711 { 0x1f, 0x0000 },
2712
2713 { 0x1f, 0x0001 },
2714 { 0x0b, 0x8480 },
2715 { 0x1f, 0x0000 },
2716
2717 { 0x1f, 0x0001 },
2718 { 0x18, 0x67c7 },
2719 { 0x04, 0x2000 },
2720 { 0x03, 0x002f },
2721 { 0x02, 0x4360 },
2722 { 0x01, 0x0109 },
2723 { 0x00, 0x3022 },
2724 { 0x04, 0x2800 },
2725 { 0x1f, 0x0000 },
2726
2727 { 0x1f, 0x0001 },
2728 { 0x17, 0x0cc0 },
2729 { 0x1f, 0x0000 }
2730 };
2731
françois romieu4da19632011-01-03 15:07:55 +00002732 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu8c7006a2009-08-10 19:43:29 +00002733}
2734
françois romieu4da19632011-01-03 15:07:55 +00002735static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002736{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002737 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002738 { 0x10, 0xf41b },
2739 { 0x1f, 0x0000 }
2740 };
2741
françois romieu4da19632011-01-03 15:07:55 +00002742 rtl_writephy(tp, 0x1f, 0x0001);
2743 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002744
françois romieu4da19632011-01-03 15:07:55 +00002745 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002746}
2747
françois romieu4da19632011-01-03 15:07:55 +00002748static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002749{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002750 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002751 { 0x1f, 0x0001 },
2752 { 0x10, 0xf41b },
2753 { 0x1f, 0x0000 }
2754 };
2755
françois romieu4da19632011-01-03 15:07:55 +00002756 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002757}
2758
françois romieu4da19632011-01-03 15:07:55 +00002759static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002760{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002761 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002762 { 0x1f, 0x0000 },
2763 { 0x1d, 0x0f00 },
2764 { 0x1f, 0x0002 },
2765 { 0x0c, 0x1ec8 },
2766 { 0x1f, 0x0000 }
2767 };
2768
françois romieu4da19632011-01-03 15:07:55 +00002769 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu867763c2007-08-17 18:21:58 +02002770}
2771
françois romieu4da19632011-01-03 15:07:55 +00002772static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002773{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002774 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002775 { 0x1f, 0x0001 },
2776 { 0x1d, 0x3d98 },
2777 { 0x1f, 0x0000 }
2778 };
2779
françois romieu4da19632011-01-03 15:07:55 +00002780 rtl_writephy(tp, 0x1f, 0x0000);
2781 rtl_patchphy(tp, 0x14, 1 << 5);
2782 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002783
françois romieu4da19632011-01-03 15:07:55 +00002784 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuef3386f2008-06-29 12:24:30 +02002785}
2786
françois romieu4da19632011-01-03 15:07:55 +00002787static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002788{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002789 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002790 { 0x1f, 0x0001 },
2791 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002792 { 0x1f, 0x0002 },
2793 { 0x00, 0x88d4 },
2794 { 0x01, 0x82b1 },
2795 { 0x03, 0x7002 },
2796 { 0x08, 0x9e30 },
2797 { 0x09, 0x01f0 },
2798 { 0x0a, 0x5500 },
2799 { 0x0c, 0x00c8 },
2800 { 0x1f, 0x0003 },
2801 { 0x12, 0xc096 },
2802 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002803 { 0x1f, 0x0000 },
2804 { 0x1f, 0x0000 },
2805 { 0x09, 0x2000 },
2806 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002807 };
2808
françois romieu4da19632011-01-03 15:07:55 +00002809 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002810
françois romieu4da19632011-01-03 15:07:55 +00002811 rtl_patchphy(tp, 0x14, 1 << 5);
2812 rtl_patchphy(tp, 0x0d, 1 << 5);
2813 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002814}
2815
françois romieu4da19632011-01-03 15:07:55 +00002816static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002817{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002818 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002819 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002820 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002821 { 0x03, 0x802f },
2822 { 0x02, 0x4f02 },
2823 { 0x01, 0x0409 },
2824 { 0x00, 0xf099 },
2825 { 0x04, 0x9800 },
2826 { 0x04, 0x9000 },
2827 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002828 { 0x1f, 0x0002 },
2829 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002830 { 0x06, 0x0761 },
2831 { 0x1f, 0x0003 },
2832 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002833 { 0x1f, 0x0000 }
2834 };
2835
françois romieu4da19632011-01-03 15:07:55 +00002836 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002837
françois romieu4da19632011-01-03 15:07:55 +00002838 rtl_patchphy(tp, 0x16, 1 << 0);
2839 rtl_patchphy(tp, 0x14, 1 << 5);
2840 rtl_patchphy(tp, 0x0d, 1 << 5);
2841 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002842}
2843
françois romieu4da19632011-01-03 15:07:55 +00002844static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002845{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002846 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002847 { 0x1f, 0x0001 },
2848 { 0x12, 0x2300 },
2849 { 0x1d, 0x3d98 },
2850 { 0x1f, 0x0002 },
2851 { 0x0c, 0x7eb8 },
2852 { 0x06, 0x5461 },
2853 { 0x1f, 0x0003 },
2854 { 0x16, 0x0f0a },
2855 { 0x1f, 0x0000 }
2856 };
2857
françois romieu4da19632011-01-03 15:07:55 +00002858 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu197ff762008-06-28 13:16:02 +02002859
françois romieu4da19632011-01-03 15:07:55 +00002860 rtl_patchphy(tp, 0x16, 1 << 0);
2861 rtl_patchphy(tp, 0x14, 1 << 5);
2862 rtl_patchphy(tp, 0x0d, 1 << 5);
2863 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002864}
2865
françois romieu4da19632011-01-03 15:07:55 +00002866static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002867{
françois romieu4da19632011-01-03 15:07:55 +00002868 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002869}
2870
françois romieubca03d52011-01-03 15:07:31 +00002871static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002872{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002873 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002874 /* Channel Estimation */
Francois Romieu5b538df2008-07-20 16:22:45 +02002875 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00002876 { 0x06, 0x4064 },
2877 { 0x07, 0x2863 },
2878 { 0x08, 0x059c },
2879 { 0x09, 0x26b4 },
2880 { 0x0a, 0x6a19 },
2881 { 0x0b, 0xdcc8 },
2882 { 0x10, 0xf06d },
2883 { 0x14, 0x7f68 },
2884 { 0x18, 0x7fd9 },
2885 { 0x1c, 0xf0ff },
2886 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02002887 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00002888 { 0x12, 0xf49f },
2889 { 0x13, 0x070b },
2890 { 0x1a, 0x05ad },
françois romieubca03d52011-01-03 15:07:31 +00002891 { 0x14, 0x94c0 },
2892
2893 /*
2894 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002895 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002896 */
Francois Romieu5b538df2008-07-20 16:22:45 +02002897 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00002898 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002899 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002900 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002901 { 0x06, 0x5561 },
2902
2903 /*
2904 * Can not link to 1Gbps with bad cable
2905 * Decrease SNR threshold form 21.07dB to 19.04dB
2906 */
2907 { 0x1f, 0x0001 },
2908 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002909
2910 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002911 { 0x0d, 0xf880 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002912 };
2913
françois romieu4da19632011-01-03 15:07:55 +00002914 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
Francois Romieu5b538df2008-07-20 16:22:45 +02002915
françois romieubca03d52011-01-03 15:07:31 +00002916 /*
2917 * Rx Error Issue
2918 * Fine Tune Switching regulator parameter
2919 */
françois romieu4da19632011-01-03 15:07:55 +00002920 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002921 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
2922 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002923
Francois Romieufdf6fc02012-07-06 22:40:38 +02002924 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002925 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002926 { 0x1f, 0x0002 },
2927 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02002928 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002929 { 0x05, 0x8330 },
2930 { 0x06, 0x669a },
2931 { 0x1f, 0x0002 }
2932 };
2933 int val;
2934
françois romieu4da19632011-01-03 15:07:55 +00002935 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002936
françois romieu4da19632011-01-03 15:07:55 +00002937 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002938
2939 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002940 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002941 0x0065, 0x0066, 0x0067, 0x0068,
2942 0x0069, 0x006a, 0x006b, 0x006c
2943 };
2944 int i;
2945
françois romieu4da19632011-01-03 15:07:55 +00002946 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002947
2948 val &= 0xff00;
2949 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002950 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002951 }
2952 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002953 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002954 { 0x1f, 0x0002 },
2955 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002956 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002957 { 0x05, 0x8330 },
2958 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002959 };
2960
françois romieu4da19632011-01-03 15:07:55 +00002961 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02002962 }
2963
françois romieubca03d52011-01-03 15:07:31 +00002964 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00002965 rtl_writephy(tp, 0x1f, 0x0002);
2966 rtl_patchphy(tp, 0x0d, 0x0300);
2967 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00002968
françois romieubca03d52011-01-03 15:07:31 +00002969 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002970 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002971 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
2972 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002973
françois romieu4da19632011-01-03 15:07:55 +00002974 rtl_writephy(tp, 0x1f, 0x0005);
2975 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002976
2977 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00002978
françois romieu4da19632011-01-03 15:07:55 +00002979 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002980}
2981
françois romieubca03d52011-01-03 15:07:31 +00002982static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002983{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002984 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002985 /* Channel Estimation */
françois romieudaf9df62009-10-07 12:44:20 +00002986 { 0x1f, 0x0001 },
2987 { 0x06, 0x4064 },
2988 { 0x07, 0x2863 },
2989 { 0x08, 0x059c },
2990 { 0x09, 0x26b4 },
2991 { 0x0a, 0x6a19 },
2992 { 0x0b, 0xdcc8 },
2993 { 0x10, 0xf06d },
2994 { 0x14, 0x7f68 },
2995 { 0x18, 0x7fd9 },
2996 { 0x1c, 0xf0ff },
2997 { 0x1d, 0x3d9c },
2998 { 0x1f, 0x0003 },
2999 { 0x12, 0xf49f },
3000 { 0x13, 0x070b },
3001 { 0x1a, 0x05ad },
3002 { 0x14, 0x94c0 },
3003
françois romieubca03d52011-01-03 15:07:31 +00003004 /*
3005 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02003006 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00003007 */
françois romieudaf9df62009-10-07 12:44:20 +00003008 { 0x1f, 0x0002 },
3009 { 0x06, 0x5561 },
3010 { 0x1f, 0x0005 },
3011 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00003012 { 0x06, 0x5561 },
3013
3014 /*
3015 * Can not link to 1Gbps with bad cable
3016 * Decrease SNR threshold form 21.07dB to 19.04dB
3017 */
3018 { 0x1f, 0x0001 },
3019 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00003020
3021 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00003022 { 0x0d, 0xf880 }
françois romieudaf9df62009-10-07 12:44:20 +00003023 };
3024
françois romieu4da19632011-01-03 15:07:55 +00003025 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
françois romieudaf9df62009-10-07 12:44:20 +00003026
Francois Romieufdf6fc02012-07-06 22:40:38 +02003027 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003028 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003029 { 0x1f, 0x0002 },
3030 { 0x05, 0x669a },
3031 { 0x1f, 0x0005 },
3032 { 0x05, 0x8330 },
3033 { 0x06, 0x669a },
3034
3035 { 0x1f, 0x0002 }
3036 };
3037 int val;
3038
françois romieu4da19632011-01-03 15:07:55 +00003039 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003040
françois romieu4da19632011-01-03 15:07:55 +00003041 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003042 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08003043 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003044 0x0065, 0x0066, 0x0067, 0x0068,
3045 0x0069, 0x006a, 0x006b, 0x006c
3046 };
3047 int i;
3048
françois romieu4da19632011-01-03 15:07:55 +00003049 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003050
3051 val &= 0xff00;
3052 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003053 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003054 }
3055 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003056 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003057 { 0x1f, 0x0002 },
3058 { 0x05, 0x2642 },
3059 { 0x1f, 0x0005 },
3060 { 0x05, 0x8330 },
3061 { 0x06, 0x2642 }
3062 };
3063
françois romieu4da19632011-01-03 15:07:55 +00003064 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003065 }
3066
françois romieubca03d52011-01-03 15:07:31 +00003067 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003068 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003069 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3070 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003071
françois romieubca03d52011-01-03 15:07:31 +00003072 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00003073 rtl_writephy(tp, 0x1f, 0x0002);
3074 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00003075
françois romieu4da19632011-01-03 15:07:55 +00003076 rtl_writephy(tp, 0x1f, 0x0005);
3077 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003078
3079 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00003080
françois romieu4da19632011-01-03 15:07:55 +00003081 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003082}
3083
françois romieu4da19632011-01-03 15:07:55 +00003084static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003085{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003086 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003087 { 0x1f, 0x0002 },
3088 { 0x10, 0x0008 },
3089 { 0x0d, 0x006c },
3090
3091 { 0x1f, 0x0000 },
3092 { 0x0d, 0xf880 },
3093
3094 { 0x1f, 0x0001 },
3095 { 0x17, 0x0cc0 },
3096
3097 { 0x1f, 0x0001 },
3098 { 0x0b, 0xa4d8 },
3099 { 0x09, 0x281c },
3100 { 0x07, 0x2883 },
3101 { 0x0a, 0x6b35 },
3102 { 0x1d, 0x3da4 },
3103 { 0x1c, 0xeffd },
3104 { 0x14, 0x7f52 },
3105 { 0x18, 0x7fc6 },
3106 { 0x08, 0x0601 },
3107 { 0x06, 0x4063 },
3108 { 0x10, 0xf074 },
3109 { 0x1f, 0x0003 },
3110 { 0x13, 0x0789 },
3111 { 0x12, 0xf4bd },
3112 { 0x1a, 0x04fd },
3113 { 0x14, 0x84b0 },
3114 { 0x1f, 0x0000 },
3115 { 0x00, 0x9200 },
3116
3117 { 0x1f, 0x0005 },
3118 { 0x01, 0x0340 },
3119 { 0x1f, 0x0001 },
3120 { 0x04, 0x4000 },
3121 { 0x03, 0x1d21 },
3122 { 0x02, 0x0c32 },
3123 { 0x01, 0x0200 },
3124 { 0x00, 0x5554 },
3125 { 0x04, 0x4800 },
3126 { 0x04, 0x4000 },
3127 { 0x04, 0xf000 },
3128 { 0x03, 0xdf01 },
3129 { 0x02, 0xdf20 },
3130 { 0x01, 0x101a },
3131 { 0x00, 0xa0ff },
3132 { 0x04, 0xf800 },
3133 { 0x04, 0xf000 },
3134 { 0x1f, 0x0000 },
3135
3136 { 0x1f, 0x0007 },
3137 { 0x1e, 0x0023 },
3138 { 0x16, 0x0000 },
3139 { 0x1f, 0x0000 }
3140 };
3141
françois romieu4da19632011-01-03 15:07:55 +00003142 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003143}
3144
françois romieue6de30d2011-01-03 15:08:37 +00003145static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
3146{
3147 static const struct phy_reg phy_reg_init[] = {
3148 { 0x1f, 0x0001 },
3149 { 0x17, 0x0cc0 },
3150
3151 { 0x1f, 0x0007 },
3152 { 0x1e, 0x002d },
3153 { 0x18, 0x0040 },
3154 { 0x1f, 0x0000 }
3155 };
3156
3157 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3158 rtl_patchphy(tp, 0x0d, 1 << 5);
3159}
3160
Hayes Wang70090422011-07-06 15:58:06 +08003161static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00003162{
3163 static const struct phy_reg phy_reg_init[] = {
3164 /* Enable Delay cap */
3165 { 0x1f, 0x0005 },
3166 { 0x05, 0x8b80 },
3167 { 0x06, 0xc896 },
3168 { 0x1f, 0x0000 },
3169
3170 /* Channel estimation fine tune */
3171 { 0x1f, 0x0001 },
3172 { 0x0b, 0x6c20 },
3173 { 0x07, 0x2872 },
3174 { 0x1c, 0xefff },
3175 { 0x1f, 0x0003 },
3176 { 0x14, 0x6420 },
3177 { 0x1f, 0x0000 },
3178
3179 /* Update PFM & 10M TX idle timer */
3180 { 0x1f, 0x0007 },
3181 { 0x1e, 0x002f },
3182 { 0x15, 0x1919 },
3183 { 0x1f, 0x0000 },
3184
3185 { 0x1f, 0x0007 },
3186 { 0x1e, 0x00ac },
3187 { 0x18, 0x0006 },
3188 { 0x1f, 0x0000 }
3189 };
3190
Francois Romieu15ecd032011-04-27 13:52:22 -07003191 rtl_apply_firmware(tp);
3192
hayeswang01dc7fe2011-03-21 01:50:28 +00003193 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3194
3195 /* DCO enable for 10M IDLE Power */
3196 rtl_writephy(tp, 0x1f, 0x0007);
3197 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003198 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003199 rtl_writephy(tp, 0x1f, 0x0000);
3200
3201 /* For impedance matching */
3202 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003203 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003204 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003205
3206 /* PHY auto speed down */
3207 rtl_writephy(tp, 0x1f, 0x0007);
3208 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003209 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003210 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003211 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003212
3213 rtl_writephy(tp, 0x1f, 0x0005);
3214 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003215 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003216 rtl_writephy(tp, 0x1f, 0x0000);
3217
3218 rtl_writephy(tp, 0x1f, 0x0005);
3219 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003220 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003221 rtl_writephy(tp, 0x1f, 0x0007);
3222 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003223 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00003224 rtl_writephy(tp, 0x1f, 0x0006);
3225 rtl_writephy(tp, 0x00, 0x5a00);
3226 rtl_writephy(tp, 0x1f, 0x0000);
3227 rtl_writephy(tp, 0x0d, 0x0007);
3228 rtl_writephy(tp, 0x0e, 0x003c);
3229 rtl_writephy(tp, 0x0d, 0x4007);
3230 rtl_writephy(tp, 0x0e, 0x0000);
3231 rtl_writephy(tp, 0x0d, 0x0000);
3232}
3233
françois romieu9ecb9aa2012-12-07 11:20:21 +00003234static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
3235{
3236 const u16 w[] = {
3237 addr[0] | (addr[1] << 8),
3238 addr[2] | (addr[3] << 8),
3239 addr[4] | (addr[5] << 8)
3240 };
3241 const struct exgmac_reg e[] = {
3242 { .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
3243 { .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
3244 { .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
3245 { .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
3246 };
3247
3248 rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
3249}
3250
Hayes Wang70090422011-07-06 15:58:06 +08003251static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
3252{
3253 static const struct phy_reg phy_reg_init[] = {
3254 /* Enable Delay cap */
3255 { 0x1f, 0x0004 },
3256 { 0x1f, 0x0007 },
3257 { 0x1e, 0x00ac },
3258 { 0x18, 0x0006 },
3259 { 0x1f, 0x0002 },
3260 { 0x1f, 0x0000 },
3261 { 0x1f, 0x0000 },
3262
3263 /* Channel estimation fine tune */
3264 { 0x1f, 0x0003 },
3265 { 0x09, 0xa20f },
3266 { 0x1f, 0x0000 },
3267 { 0x1f, 0x0000 },
3268
3269 /* Green Setting */
3270 { 0x1f, 0x0005 },
3271 { 0x05, 0x8b5b },
3272 { 0x06, 0x9222 },
3273 { 0x05, 0x8b6d },
3274 { 0x06, 0x8000 },
3275 { 0x05, 0x8b76 },
3276 { 0x06, 0x8000 },
3277 { 0x1f, 0x0000 }
3278 };
3279
3280 rtl_apply_firmware(tp);
3281
3282 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3283
3284 /* For 4-corner performance improve */
3285 rtl_writephy(tp, 0x1f, 0x0005);
3286 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003287 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003288 rtl_writephy(tp, 0x1f, 0x0000);
3289
3290 /* PHY auto speed down */
3291 rtl_writephy(tp, 0x1f, 0x0004);
3292 rtl_writephy(tp, 0x1f, 0x0007);
3293 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003294 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003295 rtl_writephy(tp, 0x1f, 0x0002);
3296 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003297 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003298
3299 /* improve 10M EEE waveform */
3300 rtl_writephy(tp, 0x1f, 0x0005);
3301 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003302 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003303 rtl_writephy(tp, 0x1f, 0x0000);
3304
3305 /* Improve 2-pair detection performance */
3306 rtl_writephy(tp, 0x1f, 0x0005);
3307 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003308 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003309 rtl_writephy(tp, 0x1f, 0x0000);
3310
3311 /* EEE setting */
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003312 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0003, 0x0000, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08003313 rtl_writephy(tp, 0x1f, 0x0005);
3314 rtl_writephy(tp, 0x05, 0x8b85);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003315 rtl_w0w1_phy(tp, 0x06, 0x2000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003316 rtl_writephy(tp, 0x1f, 0x0004);
3317 rtl_writephy(tp, 0x1f, 0x0007);
3318 rtl_writephy(tp, 0x1e, 0x0020);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003319 rtl_w0w1_phy(tp, 0x15, 0x0100, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003320 rtl_writephy(tp, 0x1f, 0x0002);
3321 rtl_writephy(tp, 0x1f, 0x0000);
3322 rtl_writephy(tp, 0x0d, 0x0007);
3323 rtl_writephy(tp, 0x0e, 0x003c);
3324 rtl_writephy(tp, 0x0d, 0x4007);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003325 rtl_writephy(tp, 0x0e, 0x0006);
Hayes Wang70090422011-07-06 15:58:06 +08003326 rtl_writephy(tp, 0x0d, 0x0000);
3327
3328 /* Green feature */
3329 rtl_writephy(tp, 0x1f, 0x0003);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003330 rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
3331 rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003332 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitb399a392017-11-19 11:15:46 +01003333 rtl_writephy(tp, 0x1f, 0x0005);
3334 rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
3335 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003336
françois romieu9ecb9aa2012-12-07 11:20:21 +00003337 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3338 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003339}
3340
Hayes Wang5f886e02012-03-30 14:33:03 +08003341static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3342{
3343 /* For 4-corner performance improve */
3344 rtl_writephy(tp, 0x1f, 0x0005);
3345 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003346 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003347 rtl_writephy(tp, 0x1f, 0x0000);
3348
3349 /* PHY auto speed down */
3350 rtl_writephy(tp, 0x1f, 0x0007);
3351 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003352 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003353 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003354 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003355
3356 /* Improve 10M EEE waveform */
3357 rtl_writephy(tp, 0x1f, 0x0005);
3358 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003359 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003360 rtl_writephy(tp, 0x1f, 0x0000);
3361}
3362
Hayes Wangc2218922011-09-06 16:55:18 +08003363static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3364{
3365 static const struct phy_reg phy_reg_init[] = {
3366 /* Channel estimation fine tune */
3367 { 0x1f, 0x0003 },
3368 { 0x09, 0xa20f },
3369 { 0x1f, 0x0000 },
3370
3371 /* Modify green table for giga & fnet */
3372 { 0x1f, 0x0005 },
3373 { 0x05, 0x8b55 },
3374 { 0x06, 0x0000 },
3375 { 0x05, 0x8b5e },
3376 { 0x06, 0x0000 },
3377 { 0x05, 0x8b67 },
3378 { 0x06, 0x0000 },
3379 { 0x05, 0x8b70 },
3380 { 0x06, 0x0000 },
3381 { 0x1f, 0x0000 },
3382 { 0x1f, 0x0007 },
3383 { 0x1e, 0x0078 },
3384 { 0x17, 0x0000 },
3385 { 0x19, 0x00fb },
3386 { 0x1f, 0x0000 },
3387
3388 /* Modify green table for 10M */
3389 { 0x1f, 0x0005 },
3390 { 0x05, 0x8b79 },
3391 { 0x06, 0xaa00 },
3392 { 0x1f, 0x0000 },
3393
3394 /* Disable hiimpedance detection (RTCT) */
3395 { 0x1f, 0x0003 },
3396 { 0x01, 0x328a },
3397 { 0x1f, 0x0000 }
3398 };
3399
3400 rtl_apply_firmware(tp);
3401
3402 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3403
Hayes Wang5f886e02012-03-30 14:33:03 +08003404 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003405
3406 /* Improve 2-pair detection performance */
3407 rtl_writephy(tp, 0x1f, 0x0005);
3408 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003409 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003410 rtl_writephy(tp, 0x1f, 0x0000);
3411}
3412
3413static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3414{
3415 rtl_apply_firmware(tp);
3416
Hayes Wang5f886e02012-03-30 14:33:03 +08003417 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003418}
3419
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003420static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3421{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003422 static const struct phy_reg phy_reg_init[] = {
3423 /* Channel estimation fine tune */
3424 { 0x1f, 0x0003 },
3425 { 0x09, 0xa20f },
3426 { 0x1f, 0x0000 },
3427
3428 /* Modify green table for giga & fnet */
3429 { 0x1f, 0x0005 },
3430 { 0x05, 0x8b55 },
3431 { 0x06, 0x0000 },
3432 { 0x05, 0x8b5e },
3433 { 0x06, 0x0000 },
3434 { 0x05, 0x8b67 },
3435 { 0x06, 0x0000 },
3436 { 0x05, 0x8b70 },
3437 { 0x06, 0x0000 },
3438 { 0x1f, 0x0000 },
3439 { 0x1f, 0x0007 },
3440 { 0x1e, 0x0078 },
3441 { 0x17, 0x0000 },
3442 { 0x19, 0x00aa },
3443 { 0x1f, 0x0000 },
3444
3445 /* Modify green table for 10M */
3446 { 0x1f, 0x0005 },
3447 { 0x05, 0x8b79 },
3448 { 0x06, 0xaa00 },
3449 { 0x1f, 0x0000 },
3450
3451 /* Disable hiimpedance detection (RTCT) */
3452 { 0x1f, 0x0003 },
3453 { 0x01, 0x328a },
3454 { 0x1f, 0x0000 }
3455 };
3456
3457
3458 rtl_apply_firmware(tp);
3459
3460 rtl8168f_hw_phy_config(tp);
3461
3462 /* Improve 2-pair detection performance */
3463 rtl_writephy(tp, 0x1f, 0x0005);
3464 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003465 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003466 rtl_writephy(tp, 0x1f, 0x0000);
3467
3468 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3469
3470 /* Modify green table for giga */
3471 rtl_writephy(tp, 0x1f, 0x0005);
3472 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003473 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003474 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003475 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003476 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003477 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003478 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003479 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003480 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003481 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003482 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003483 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003484 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003485 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003486 rtl_writephy(tp, 0x1f, 0x0000);
3487
3488 /* uc same-seed solution */
3489 rtl_writephy(tp, 0x1f, 0x0005);
3490 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003491 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003492 rtl_writephy(tp, 0x1f, 0x0000);
3493
3494 /* eee setting */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08003495 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003496 rtl_writephy(tp, 0x1f, 0x0005);
3497 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003498 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003499 rtl_writephy(tp, 0x1f, 0x0004);
3500 rtl_writephy(tp, 0x1f, 0x0007);
3501 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003502 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003503 rtl_writephy(tp, 0x1f, 0x0000);
3504 rtl_writephy(tp, 0x0d, 0x0007);
3505 rtl_writephy(tp, 0x0e, 0x003c);
3506 rtl_writephy(tp, 0x0d, 0x4007);
3507 rtl_writephy(tp, 0x0e, 0x0000);
3508 rtl_writephy(tp, 0x0d, 0x0000);
3509
3510 /* Green feature */
3511 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003512 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3513 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003514 rtl_writephy(tp, 0x1f, 0x0000);
3515}
3516
Hayes Wangc5583862012-07-02 17:23:22 +08003517static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3518{
Hayes Wangc5583862012-07-02 17:23:22 +08003519 rtl_apply_firmware(tp);
3520
hayeswang41f44d12013-04-01 22:23:36 +00003521 rtl_writephy(tp, 0x1f, 0x0a46);
3522 if (rtl_readphy(tp, 0x10) & 0x0100) {
3523 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003524 rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
hayeswang41f44d12013-04-01 22:23:36 +00003525 } else {
3526 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003527 rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003528 }
Hayes Wangc5583862012-07-02 17:23:22 +08003529
hayeswang41f44d12013-04-01 22:23:36 +00003530 rtl_writephy(tp, 0x1f, 0x0a46);
3531 if (rtl_readphy(tp, 0x13) & 0x0100) {
3532 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003533 rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003534 } else {
hayeswangfe7524c2013-04-01 22:23:37 +00003535 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003536 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
hayeswang41f44d12013-04-01 22:23:36 +00003537 }
Hayes Wangc5583862012-07-02 17:23:22 +08003538
hayeswang41f44d12013-04-01 22:23:36 +00003539 /* Enable PHY auto speed down */
3540 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003541 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003542
hayeswangfe7524c2013-04-01 22:23:37 +00003543 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003544 rtl_w0w1_phy(tp, 0x14, 0x0100, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003545 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003546 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003547 rtl_writephy(tp, 0x1f, 0x0a43);
3548 rtl_writephy(tp, 0x13, 0x8084);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003549 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3550 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003551
hayeswang41f44d12013-04-01 22:23:36 +00003552 /* EEE auto-fallback function */
3553 rtl_writephy(tp, 0x1f, 0x0a4b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003554 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003555
hayeswang41f44d12013-04-01 22:23:36 +00003556 /* Enable UC LPF tune function */
3557 rtl_writephy(tp, 0x1f, 0x0a43);
3558 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003559 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003560
3561 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003562 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
hayeswang41f44d12013-04-01 22:23:36 +00003563
hayeswangfe7524c2013-04-01 22:23:37 +00003564 /* Improve SWR Efficiency */
3565 rtl_writephy(tp, 0x1f, 0x0bcd);
3566 rtl_writephy(tp, 0x14, 0x5065);
3567 rtl_writephy(tp, 0x14, 0xd065);
3568 rtl_writephy(tp, 0x1f, 0x0bc8);
3569 rtl_writephy(tp, 0x11, 0x5655);
3570 rtl_writephy(tp, 0x1f, 0x0bcd);
3571 rtl_writephy(tp, 0x14, 0x1065);
3572 rtl_writephy(tp, 0x14, 0x9065);
3573 rtl_writephy(tp, 0x14, 0x1065);
3574
David Chang1bac1072013-11-27 15:48:36 +08003575 /* Check ALDPS bit, disable it if enabled */
3576 rtl_writephy(tp, 0x1f, 0x0a43);
3577 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003578 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
David Chang1bac1072013-11-27 15:48:36 +08003579
hayeswang41f44d12013-04-01 22:23:36 +00003580 rtl_writephy(tp, 0x1f, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003581}
3582
hayeswang57538c42013-04-01 22:23:40 +00003583static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3584{
3585 rtl_apply_firmware(tp);
3586}
3587
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003588static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3589{
3590 u16 dout_tapbin;
3591 u32 data;
3592
3593 rtl_apply_firmware(tp);
3594
3595 /* CHN EST parameters adjust - giga master */
3596 rtl_writephy(tp, 0x1f, 0x0a43);
3597 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003598 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003599 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003600 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003601 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003602 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003603 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003604 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003605 rtl_writephy(tp, 0x1f, 0x0000);
3606
3607 /* CHN EST parameters adjust - giga slave */
3608 rtl_writephy(tp, 0x1f, 0x0a43);
3609 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003610 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003611 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003612 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003613 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003614 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003615 rtl_writephy(tp, 0x1f, 0x0000);
3616
3617 /* CHN EST parameters adjust - fnet */
3618 rtl_writephy(tp, 0x1f, 0x0a43);
3619 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003620 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003621 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003622 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003623 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003624 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003625 rtl_writephy(tp, 0x1f, 0x0000);
3626
3627 /* enable R-tune & PGA-retune function */
3628 dout_tapbin = 0;
3629 rtl_writephy(tp, 0x1f, 0x0a46);
3630 data = rtl_readphy(tp, 0x13);
3631 data &= 3;
3632 data <<= 2;
3633 dout_tapbin |= data;
3634 data = rtl_readphy(tp, 0x12);
3635 data &= 0xc000;
3636 data >>= 14;
3637 dout_tapbin |= data;
3638 dout_tapbin = ~(dout_tapbin^0x08);
3639 dout_tapbin <<= 12;
3640 dout_tapbin &= 0xf000;
3641 rtl_writephy(tp, 0x1f, 0x0a43);
3642 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003643 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003644 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003645 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003646 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003647 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003648 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003649 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003650
3651 rtl_writephy(tp, 0x1f, 0x0a43);
3652 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003653 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003654 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003655 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003656 rtl_writephy(tp, 0x1f, 0x0000);
3657
3658 /* enable GPHY 10M */
3659 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003660 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003661 rtl_writephy(tp, 0x1f, 0x0000);
3662
3663 /* SAR ADC performance */
3664 rtl_writephy(tp, 0x1f, 0x0bca);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003665 rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003666 rtl_writephy(tp, 0x1f, 0x0000);
3667
3668 rtl_writephy(tp, 0x1f, 0x0a43);
3669 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003670 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003671 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003672 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003673 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003674 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003675 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003676 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003677 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003678 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003679 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003680 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003681 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003682 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003683 rtl_writephy(tp, 0x1f, 0x0000);
3684
3685 /* disable phy pfm mode */
3686 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003687 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003688 rtl_writephy(tp, 0x1f, 0x0000);
3689
3690 /* Check ALDPS bit, disable it if enabled */
3691 rtl_writephy(tp, 0x1f, 0x0a43);
3692 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003693 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003694
3695 rtl_writephy(tp, 0x1f, 0x0000);
3696}
3697
3698static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
3699{
3700 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
3701 u16 rlen;
3702 u32 data;
3703
3704 rtl_apply_firmware(tp);
3705
3706 /* CHIN EST parameter update */
3707 rtl_writephy(tp, 0x1f, 0x0a43);
3708 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003709 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003710 rtl_writephy(tp, 0x1f, 0x0000);
3711
3712 /* enable R-tune & PGA-retune function */
3713 rtl_writephy(tp, 0x1f, 0x0a43);
3714 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003715 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003716 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003717 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003718 rtl_writephy(tp, 0x1f, 0x0000);
3719
3720 /* enable GPHY 10M */
3721 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003722 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003723 rtl_writephy(tp, 0x1f, 0x0000);
3724
3725 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
3726 data = r8168_mac_ocp_read(tp, 0xdd02);
3727 ioffset_p3 = ((data & 0x80)>>7);
3728 ioffset_p3 <<= 3;
3729
3730 data = r8168_mac_ocp_read(tp, 0xdd00);
3731 ioffset_p3 |= ((data & (0xe000))>>13);
3732 ioffset_p2 = ((data & (0x1e00))>>9);
3733 ioffset_p1 = ((data & (0x01e0))>>5);
3734 ioffset_p0 = ((data & 0x0010)>>4);
3735 ioffset_p0 <<= 3;
3736 ioffset_p0 |= (data & (0x07));
3737 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
3738
Chun-Hao Lin05b96872014-10-01 23:17:12 +08003739 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08003740 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003741 rtl_writephy(tp, 0x1f, 0x0bcf);
3742 rtl_writephy(tp, 0x16, data);
3743 rtl_writephy(tp, 0x1f, 0x0000);
3744 }
3745
3746 /* Modify rlen (TX LPF corner frequency) level */
3747 rtl_writephy(tp, 0x1f, 0x0bcd);
3748 data = rtl_readphy(tp, 0x16);
3749 data &= 0x000f;
3750 rlen = 0;
3751 if (data > 3)
3752 rlen = data - 3;
3753 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3754 rtl_writephy(tp, 0x17, data);
3755 rtl_writephy(tp, 0x1f, 0x0bcd);
3756 rtl_writephy(tp, 0x1f, 0x0000);
3757
3758 /* disable phy pfm mode */
3759 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003760 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003761 rtl_writephy(tp, 0x1f, 0x0000);
3762
3763 /* Check ALDPS bit, disable it if enabled */
3764 rtl_writephy(tp, 0x1f, 0x0a43);
3765 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003766 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003767
3768 rtl_writephy(tp, 0x1f, 0x0000);
3769}
3770
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003771static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
3772{
3773 /* Enable PHY auto speed down */
3774 rtl_writephy(tp, 0x1f, 0x0a44);
3775 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
3776 rtl_writephy(tp, 0x1f, 0x0000);
3777
3778 /* patch 10M & ALDPS */
3779 rtl_writephy(tp, 0x1f, 0x0bcc);
3780 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
3781 rtl_writephy(tp, 0x1f, 0x0a44);
3782 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3783 rtl_writephy(tp, 0x1f, 0x0a43);
3784 rtl_writephy(tp, 0x13, 0x8084);
3785 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3786 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3787 rtl_writephy(tp, 0x1f, 0x0000);
3788
3789 /* Enable EEE auto-fallback function */
3790 rtl_writephy(tp, 0x1f, 0x0a4b);
3791 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
3792 rtl_writephy(tp, 0x1f, 0x0000);
3793
3794 /* Enable UC LPF tune function */
3795 rtl_writephy(tp, 0x1f, 0x0a43);
3796 rtl_writephy(tp, 0x13, 0x8012);
3797 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3798 rtl_writephy(tp, 0x1f, 0x0000);
3799
3800 /* set rg_sel_sdm_rate */
3801 rtl_writephy(tp, 0x1f, 0x0c42);
3802 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3803 rtl_writephy(tp, 0x1f, 0x0000);
3804
3805 /* Check ALDPS bit, disable it if enabled */
3806 rtl_writephy(tp, 0x1f, 0x0a43);
3807 if (rtl_readphy(tp, 0x10) & 0x0004)
3808 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3809
3810 rtl_writephy(tp, 0x1f, 0x0000);
3811}
3812
3813static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
3814{
3815 /* patch 10M & ALDPS */
3816 rtl_writephy(tp, 0x1f, 0x0bcc);
3817 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
3818 rtl_writephy(tp, 0x1f, 0x0a44);
3819 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3820 rtl_writephy(tp, 0x1f, 0x0a43);
3821 rtl_writephy(tp, 0x13, 0x8084);
3822 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3823 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3824 rtl_writephy(tp, 0x1f, 0x0000);
3825
3826 /* Enable UC LPF tune function */
3827 rtl_writephy(tp, 0x1f, 0x0a43);
3828 rtl_writephy(tp, 0x13, 0x8012);
3829 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3830 rtl_writephy(tp, 0x1f, 0x0000);
3831
3832 /* Set rg_sel_sdm_rate */
3833 rtl_writephy(tp, 0x1f, 0x0c42);
3834 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3835 rtl_writephy(tp, 0x1f, 0x0000);
3836
3837 /* Channel estimation parameters */
3838 rtl_writephy(tp, 0x1f, 0x0a43);
3839 rtl_writephy(tp, 0x13, 0x80f3);
3840 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
3841 rtl_writephy(tp, 0x13, 0x80f0);
3842 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
3843 rtl_writephy(tp, 0x13, 0x80ef);
3844 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
3845 rtl_writephy(tp, 0x13, 0x80f6);
3846 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
3847 rtl_writephy(tp, 0x13, 0x80ec);
3848 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
3849 rtl_writephy(tp, 0x13, 0x80ed);
3850 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3851 rtl_writephy(tp, 0x13, 0x80f2);
3852 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
3853 rtl_writephy(tp, 0x13, 0x80f4);
3854 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
3855 rtl_writephy(tp, 0x1f, 0x0a43);
3856 rtl_writephy(tp, 0x13, 0x8110);
3857 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
3858 rtl_writephy(tp, 0x13, 0x810f);
3859 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
3860 rtl_writephy(tp, 0x13, 0x8111);
3861 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
3862 rtl_writephy(tp, 0x13, 0x8113);
3863 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
3864 rtl_writephy(tp, 0x13, 0x8115);
3865 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
3866 rtl_writephy(tp, 0x13, 0x810e);
3867 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
3868 rtl_writephy(tp, 0x13, 0x810c);
3869 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3870 rtl_writephy(tp, 0x13, 0x810b);
3871 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
3872 rtl_writephy(tp, 0x1f, 0x0a43);
3873 rtl_writephy(tp, 0x13, 0x80d1);
3874 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
3875 rtl_writephy(tp, 0x13, 0x80cd);
3876 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
3877 rtl_writephy(tp, 0x13, 0x80d3);
3878 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
3879 rtl_writephy(tp, 0x13, 0x80d5);
3880 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
3881 rtl_writephy(tp, 0x13, 0x80d7);
3882 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
3883
3884 /* Force PWM-mode */
3885 rtl_writephy(tp, 0x1f, 0x0bcd);
3886 rtl_writephy(tp, 0x14, 0x5065);
3887 rtl_writephy(tp, 0x14, 0xd065);
3888 rtl_writephy(tp, 0x1f, 0x0bc8);
3889 rtl_writephy(tp, 0x12, 0x00ed);
3890 rtl_writephy(tp, 0x1f, 0x0bcd);
3891 rtl_writephy(tp, 0x14, 0x1065);
3892 rtl_writephy(tp, 0x14, 0x9065);
3893 rtl_writephy(tp, 0x14, 0x1065);
3894 rtl_writephy(tp, 0x1f, 0x0000);
3895
3896 /* Check ALDPS bit, disable it if enabled */
3897 rtl_writephy(tp, 0x1f, 0x0a43);
3898 if (rtl_readphy(tp, 0x10) & 0x0004)
3899 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3900
3901 rtl_writephy(tp, 0x1f, 0x0000);
3902}
3903
françois romieu4da19632011-01-03 15:07:55 +00003904static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02003905{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003906 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003907 { 0x1f, 0x0003 },
3908 { 0x08, 0x441d },
3909 { 0x01, 0x9100 },
3910 { 0x1f, 0x0000 }
3911 };
3912
françois romieu4da19632011-01-03 15:07:55 +00003913 rtl_writephy(tp, 0x1f, 0x0000);
3914 rtl_patchphy(tp, 0x11, 1 << 12);
3915 rtl_patchphy(tp, 0x19, 1 << 13);
3916 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003917
françois romieu4da19632011-01-03 15:07:55 +00003918 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu2857ffb2008-08-02 21:08:49 +02003919}
3920
Hayes Wang5a5e4442011-02-22 17:26:21 +08003921static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
3922{
3923 static const struct phy_reg phy_reg_init[] = {
3924 { 0x1f, 0x0005 },
3925 { 0x1a, 0x0000 },
3926 { 0x1f, 0x0000 },
3927
3928 { 0x1f, 0x0004 },
3929 { 0x1c, 0x0000 },
3930 { 0x1f, 0x0000 },
3931
3932 { 0x1f, 0x0001 },
3933 { 0x15, 0x7701 },
3934 { 0x1f, 0x0000 }
3935 };
3936
3937 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003938 rtl_writephy(tp, 0x1f, 0x0000);
3939 rtl_writephy(tp, 0x18, 0x0310);
3940 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003941
François Romieu953a12c2011-04-24 17:38:48 +02003942 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003943
3944 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3945}
3946
Hayes Wang7e18dca2012-03-30 14:33:02 +08003947static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
3948{
Hayes Wang7e18dca2012-03-30 14:33:02 +08003949 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01003950 rtl_writephy(tp, 0x1f, 0x0000);
3951 rtl_writephy(tp, 0x18, 0x0310);
3952 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003953
3954 rtl_apply_firmware(tp);
3955
3956 /* EEE setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02003957 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003958 rtl_writephy(tp, 0x1f, 0x0004);
3959 rtl_writephy(tp, 0x10, 0x401f);
3960 rtl_writephy(tp, 0x19, 0x7030);
3961 rtl_writephy(tp, 0x1f, 0x0000);
3962}
3963
Hayes Wang5598bfe2012-07-02 17:23:21 +08003964static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
3965{
Hayes Wang5598bfe2012-07-02 17:23:21 +08003966 static const struct phy_reg phy_reg_init[] = {
3967 { 0x1f, 0x0004 },
3968 { 0x10, 0xc07f },
3969 { 0x19, 0x7030 },
3970 { 0x1f, 0x0000 }
3971 };
3972
3973 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003974 rtl_writephy(tp, 0x1f, 0x0000);
3975 rtl_writephy(tp, 0x18, 0x0310);
3976 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003977
3978 rtl_apply_firmware(tp);
3979
Francois Romieufdf6fc02012-07-06 22:40:38 +02003980 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003981 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3982
Francois Romieufdf6fc02012-07-06 22:40:38 +02003983 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003984}
3985
Francois Romieu5615d9f2007-08-17 17:50:46 +02003986static void rtl_hw_phy_config(struct net_device *dev)
3987{
3988 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003989
3990 rtl8169_print_mac_version(tp);
3991
3992 switch (tp->mac_version) {
3993 case RTL_GIGA_MAC_VER_01:
3994 break;
3995 case RTL_GIGA_MAC_VER_02:
3996 case RTL_GIGA_MAC_VER_03:
françois romieu4da19632011-01-03 15:07:55 +00003997 rtl8169s_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003998 break;
3999 case RTL_GIGA_MAC_VER_04:
françois romieu4da19632011-01-03 15:07:55 +00004000 rtl8169sb_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004001 break;
françois romieu2e9558562009-08-10 19:44:19 +00004002 case RTL_GIGA_MAC_VER_05:
françois romieu4da19632011-01-03 15:07:55 +00004003 rtl8169scd_hw_phy_config(tp);
françois romieu2e9558562009-08-10 19:44:19 +00004004 break;
françois romieu8c7006a2009-08-10 19:43:29 +00004005 case RTL_GIGA_MAC_VER_06:
françois romieu4da19632011-01-03 15:07:55 +00004006 rtl8169sce_hw_phy_config(tp);
françois romieu8c7006a2009-08-10 19:43:29 +00004007 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02004008 case RTL_GIGA_MAC_VER_07:
4009 case RTL_GIGA_MAC_VER_08:
4010 case RTL_GIGA_MAC_VER_09:
françois romieu4da19632011-01-03 15:07:55 +00004011 rtl8102e_hw_phy_config(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004012 break;
Francois Romieu236b8082008-05-30 16:11:48 +02004013 case RTL_GIGA_MAC_VER_11:
françois romieu4da19632011-01-03 15:07:55 +00004014 rtl8168bb_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004015 break;
4016 case RTL_GIGA_MAC_VER_12:
françois romieu4da19632011-01-03 15:07:55 +00004017 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004018 break;
4019 case RTL_GIGA_MAC_VER_17:
françois romieu4da19632011-01-03 15:07:55 +00004020 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004021 break;
Francois Romieu867763c2007-08-17 18:21:58 +02004022 case RTL_GIGA_MAC_VER_18:
françois romieu4da19632011-01-03 15:07:55 +00004023 rtl8168cp_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004024 break;
4025 case RTL_GIGA_MAC_VER_19:
françois romieu4da19632011-01-03 15:07:55 +00004026 rtl8168c_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004027 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02004028 case RTL_GIGA_MAC_VER_20:
françois romieu4da19632011-01-03 15:07:55 +00004029 rtl8168c_2_hw_phy_config(tp);
Francois Romieu7da97ec2007-10-18 15:20:43 +02004030 break;
Francois Romieu197ff762008-06-28 13:16:02 +02004031 case RTL_GIGA_MAC_VER_21:
françois romieu4da19632011-01-03 15:07:55 +00004032 rtl8168c_3_hw_phy_config(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004033 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02004034 case RTL_GIGA_MAC_VER_22:
françois romieu4da19632011-01-03 15:07:55 +00004035 rtl8168c_4_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004036 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004037 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004038 case RTL_GIGA_MAC_VER_24:
françois romieu4da19632011-01-03 15:07:55 +00004039 rtl8168cp_2_hw_phy_config(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004040 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02004041 case RTL_GIGA_MAC_VER_25:
françois romieubca03d52011-01-03 15:07:31 +00004042 rtl8168d_1_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004043 break;
4044 case RTL_GIGA_MAC_VER_26:
françois romieubca03d52011-01-03 15:07:31 +00004045 rtl8168d_2_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004046 break;
4047 case RTL_GIGA_MAC_VER_27:
françois romieu4da19632011-01-03 15:07:55 +00004048 rtl8168d_3_hw_phy_config(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004049 break;
françois romieue6de30d2011-01-03 15:08:37 +00004050 case RTL_GIGA_MAC_VER_28:
4051 rtl8168d_4_hw_phy_config(tp);
4052 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08004053 case RTL_GIGA_MAC_VER_29:
4054 case RTL_GIGA_MAC_VER_30:
4055 rtl8105e_hw_phy_config(tp);
4056 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02004057 case RTL_GIGA_MAC_VER_31:
4058 /* None. */
4059 break;
hayeswang01dc7fe2011-03-21 01:50:28 +00004060 case RTL_GIGA_MAC_VER_32:
hayeswang01dc7fe2011-03-21 01:50:28 +00004061 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08004062 rtl8168e_1_hw_phy_config(tp);
4063 break;
4064 case RTL_GIGA_MAC_VER_34:
4065 rtl8168e_2_hw_phy_config(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004066 break;
Hayes Wangc2218922011-09-06 16:55:18 +08004067 case RTL_GIGA_MAC_VER_35:
4068 rtl8168f_1_hw_phy_config(tp);
4069 break;
4070 case RTL_GIGA_MAC_VER_36:
4071 rtl8168f_2_hw_phy_config(tp);
4072 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004073
Hayes Wang7e18dca2012-03-30 14:33:02 +08004074 case RTL_GIGA_MAC_VER_37:
4075 rtl8402_hw_phy_config(tp);
4076 break;
4077
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004078 case RTL_GIGA_MAC_VER_38:
4079 rtl8411_hw_phy_config(tp);
4080 break;
4081
Hayes Wang5598bfe2012-07-02 17:23:21 +08004082 case RTL_GIGA_MAC_VER_39:
4083 rtl8106e_hw_phy_config(tp);
4084 break;
4085
Hayes Wangc5583862012-07-02 17:23:22 +08004086 case RTL_GIGA_MAC_VER_40:
4087 rtl8168g_1_hw_phy_config(tp);
4088 break;
hayeswang57538c42013-04-01 22:23:40 +00004089 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004090 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004091 case RTL_GIGA_MAC_VER_44:
hayeswang57538c42013-04-01 22:23:40 +00004092 rtl8168g_2_hw_phy_config(tp);
4093 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004094 case RTL_GIGA_MAC_VER_45:
4095 case RTL_GIGA_MAC_VER_47:
4096 rtl8168h_1_hw_phy_config(tp);
4097 break;
4098 case RTL_GIGA_MAC_VER_46:
4099 case RTL_GIGA_MAC_VER_48:
4100 rtl8168h_2_hw_phy_config(tp);
4101 break;
Hayes Wangc5583862012-07-02 17:23:22 +08004102
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004103 case RTL_GIGA_MAC_VER_49:
4104 rtl8168ep_1_hw_phy_config(tp);
4105 break;
4106 case RTL_GIGA_MAC_VER_50:
4107 case RTL_GIGA_MAC_VER_51:
4108 rtl8168ep_2_hw_phy_config(tp);
4109 break;
4110
Hayes Wangc5583862012-07-02 17:23:22 +08004111 case RTL_GIGA_MAC_VER_41:
Francois Romieu5615d9f2007-08-17 17:50:46 +02004112 default:
4113 break;
4114 }
4115}
4116
Francois Romieuda78dbf2012-01-26 14:18:23 +01004117static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
4118{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004119 if (!test_and_set_bit(flag, tp->wk.flags))
4120 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004121}
4122
David S. Miller8decf862011-09-22 03:23:13 -04004123static bool rtl_tbi_enabled(struct rtl8169_private *tp)
4124{
David S. Miller8decf862011-09-22 03:23:13 -04004125 return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
Heiner Kallweite3972862018-06-29 08:07:04 +02004126 (RTL_R8(tp, PHYstatus) & TBI_Enable);
David S. Miller8decf862011-09-22 03:23:13 -04004127}
4128
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004129static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004130{
Francois Romieu5615d9f2007-08-17 17:50:46 +02004131 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004132
Marcus Sundberg773328942008-07-10 21:28:08 +02004133 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004134 netif_dbg(tp, drv, dev,
4135 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004136 RTL_W8(tp, 0x82, 0x01);
Marcus Sundberg773328942008-07-10 21:28:08 +02004137 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004138
Francois Romieu6dccd162007-02-13 23:38:05 +01004139 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
4140
4141 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
4142 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004143
Francois Romieubcf0bf92006-07-26 23:14:13 +02004144 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004145 netif_dbg(tp, drv, dev,
4146 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004147 RTL_W8(tp, 0x82, 0x01);
Heiner Kallweit49d17512018-06-28 20:36:15 +02004148 netif_dbg(tp, drv, dev,
4149 "Set PHY Reg 0x0bh = 0x00h\n");
françois romieu4da19632011-01-03 15:07:55 +00004150 rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004151 }
4152
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004153 /* We may have called phy_speed_down before */
4154 phy_speed_up(dev->phydev);
4155
Heiner Kallweitf75222b2018-07-17 22:51:41 +02004156 genphy_soft_reset(dev->phydev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004157}
4158
Francois Romieu773d2022007-01-31 23:47:43 +01004159static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
4160{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004161 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004162
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004163 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
françois romieu908ba2b2010-04-26 11:42:58 +00004164
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004165 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
4166 RTL_R32(tp, MAC4);
françois romieu908ba2b2010-04-26 11:42:58 +00004167
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004168 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
4169 RTL_R32(tp, MAC0);
françois romieu908ba2b2010-04-26 11:42:58 +00004170
françois romieu9ecb9aa2012-12-07 11:20:21 +00004171 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
4172 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00004173
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004174 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Francois Romieu773d2022007-01-31 23:47:43 +01004175
Francois Romieuda78dbf2012-01-26 14:18:23 +01004176 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004177}
4178
4179static int rtl_set_mac_address(struct net_device *dev, void *p)
4180{
4181 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004182 struct device *d = tp_to_dev(tp);
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004183 int ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004184
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004185 ret = eth_mac_addr(dev, p);
4186 if (ret)
4187 return ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004188
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08004189 pm_runtime_get_noresume(d);
4190
4191 if (pm_runtime_active(d))
4192 rtl_rar_set(tp, dev->dev_addr);
4193
4194 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01004195
4196 return 0;
4197}
4198
Heiner Kallweite3972862018-06-29 08:07:04 +02004199static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08004200{
Heiner Kallweit69b3c592018-07-17 22:51:53 +02004201 if (!netif_running(dev))
4202 return -ENODEV;
Heiner Kallweite3972862018-06-29 08:07:04 +02004203
Heiner Kallweit69b3c592018-07-17 22:51:53 +02004204 return phy_mii_ioctl(dev->phydev, ifr, cmd);
Francois Romieu8b4ab282008-11-19 22:05:25 -08004205}
4206
Bill Pembertonbaf63292012-12-03 09:23:28 -05004207static void rtl_init_mdio_ops(struct rtl8169_private *tp)
françois romieuc0e45c12011-01-03 15:08:04 +00004208{
4209 struct mdio_ops *ops = &tp->mdio_ops;
4210
4211 switch (tp->mac_version) {
4212 case RTL_GIGA_MAC_VER_27:
4213 ops->write = r8168dp_1_mdio_write;
4214 ops->read = r8168dp_1_mdio_read;
4215 break;
françois romieue6de30d2011-01-03 15:08:37 +00004216 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004217 case RTL_GIGA_MAC_VER_31:
françois romieue6de30d2011-01-03 15:08:37 +00004218 ops->write = r8168dp_2_mdio_write;
4219 ops->read = r8168dp_2_mdio_read;
4220 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004221 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Hayes Wangc5583862012-07-02 17:23:22 +08004222 ops->write = r8168g_mdio_write;
4223 ops->read = r8168g_mdio_read;
4224 break;
françois romieuc0e45c12011-01-03 15:08:04 +00004225 default:
4226 ops->write = r8169_mdio_write;
4227 ops->read = r8169_mdio_read;
4228 break;
4229 }
4230}
4231
David S. Miller1805b2f2011-10-24 18:18:09 -04004232static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
4233{
David S. Miller1805b2f2011-10-24 18:18:09 -04004234 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00004235 case RTL_GIGA_MAC_VER_25:
4236 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04004237 case RTL_GIGA_MAC_VER_29:
4238 case RTL_GIGA_MAC_VER_30:
4239 case RTL_GIGA_MAC_VER_32:
4240 case RTL_GIGA_MAC_VER_33:
4241 case RTL_GIGA_MAC_VER_34:
Heiner Kallweit2a718832018-05-02 21:39:49 +02004242 case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004243 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
David S. Miller1805b2f2011-10-24 18:18:09 -04004244 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
4245 break;
4246 default:
4247 break;
4248 }
4249}
4250
4251static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
4252{
Heiner Kallweit6fcf9b12018-07-04 21:11:29 +02004253 if (!netif_running(tp->dev) || !__rtl8169_get_wol(tp))
David S. Miller1805b2f2011-10-24 18:18:09 -04004254 return false;
4255
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004256 phy_speed_down(tp->dev->phydev, false);
David S. Miller1805b2f2011-10-24 18:18:09 -04004257 rtl_wol_suspend_quirk(tp);
4258
4259 return true;
4260}
4261
françois romieu065c27c2011-01-03 15:08:12 +00004262static void r8168_pll_power_down(struct rtl8169_private *tp)
4263{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01004264 if (r8168_check_dash(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004265 return;
4266
hayeswang01dc7fe2011-03-21 01:50:28 +00004267 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
4268 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02004269 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00004270
David S. Miller1805b2f2011-10-24 18:18:09 -04004271 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004272 return;
françois romieu065c27c2011-01-03 15:08:12 +00004273
françois romieu065c27c2011-01-03 15:08:12 +00004274 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004275 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004276 case RTL_GIGA_MAC_VER_37:
4277 case RTL_GIGA_MAC_VER_39:
4278 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004279 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004280 case RTL_GIGA_MAC_VER_45:
4281 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004282 case RTL_GIGA_MAC_VER_47:
4283 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004284 case RTL_GIGA_MAC_VER_50:
4285 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004286 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004287 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004288 case RTL_GIGA_MAC_VER_40:
4289 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004290 case RTL_GIGA_MAC_VER_49:
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004291 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004292 0xfc000000, ERIAR_EXGMAC);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004293 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00004294 break;
françois romieu065c27c2011-01-03 15:08:12 +00004295 }
4296}
4297
4298static void r8168_pll_power_up(struct rtl8169_private *tp)
4299{
françois romieu065c27c2011-01-03 15:08:12 +00004300 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004301 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004302 case RTL_GIGA_MAC_VER_37:
4303 case RTL_GIGA_MAC_VER_39:
4304 case RTL_GIGA_MAC_VER_43:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004305 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004306 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004307 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004308 case RTL_GIGA_MAC_VER_45:
4309 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004310 case RTL_GIGA_MAC_VER_47:
4311 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004312 case RTL_GIGA_MAC_VER_50:
4313 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004314 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004315 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004316 case RTL_GIGA_MAC_VER_40:
4317 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004318 case RTL_GIGA_MAC_VER_49:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004319 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004320 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004321 0x00000000, ERIAR_EXGMAC);
4322 break;
françois romieu065c27c2011-01-03 15:08:12 +00004323 }
4324
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02004325 phy_resume(tp->dev->phydev);
4326 /* give MAC/PHY some time to resume */
4327 msleep(20);
françois romieu065c27c2011-01-03 15:08:12 +00004328}
4329
françois romieu065c27c2011-01-03 15:08:12 +00004330static void rtl_pll_power_down(struct rtl8169_private *tp)
4331{
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004332 switch (tp->mac_version) {
4333 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4334 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
4335 break;
4336 default:
4337 r8168_pll_power_down(tp);
4338 }
françois romieu065c27c2011-01-03 15:08:12 +00004339}
4340
4341static void rtl_pll_power_up(struct rtl8169_private *tp)
4342{
françois romieu065c27c2011-01-03 15:08:12 +00004343 switch (tp->mac_version) {
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004344 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4345 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
françois romieu065c27c2011-01-03 15:08:12 +00004346 break;
françois romieu065c27c2011-01-03 15:08:12 +00004347 default:
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004348 r8168_pll_power_up(tp);
françois romieu065c27c2011-01-03 15:08:12 +00004349 }
4350}
4351
Hayes Wange542a222011-07-06 15:58:04 +08004352static void rtl_init_rxcfg(struct rtl8169_private *tp)
4353{
Hayes Wange542a222011-07-06 15:58:04 +08004354 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004355 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4356 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004357 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004358 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004359 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
françois romieueb2dc352012-06-20 12:09:18 +00004360 case RTL_GIGA_MAC_VER_34:
françois romieu3ced8c92013-09-08 01:15:35 +02004361 case RTL_GIGA_MAC_VER_35:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004362 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004363 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004364 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004365 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00004366 break;
Hayes Wange542a222011-07-06 15:58:04 +08004367 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004368 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004369 break;
4370 }
4371}
4372
Hayes Wang92fc43b2011-07-06 15:58:03 +08004373static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4374{
Timo Teräs9fba0812013-01-15 21:01:24 +00004375 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004376}
4377
Francois Romieud58d46b2011-05-03 16:38:29 +02004378static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
4379{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004380 if (tp->jumbo_ops.enable) {
4381 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4382 tp->jumbo_ops.enable(tp);
4383 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4384 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004385}
4386
4387static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
4388{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004389 if (tp->jumbo_ops.disable) {
4390 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4391 tp->jumbo_ops.disable(tp);
4392 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4393 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004394}
4395
4396static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
4397{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004398 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4399 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004400 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004401}
4402
4403static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
4404{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004405 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4406 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004407 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004408}
4409
4410static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
4411{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004412 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004413}
4414
4415static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
4416{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004417 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004418}
4419
4420static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
4421{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004422 RTL_W8(tp, MaxTxPacketSize, 0x3f);
4423 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4424 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004425 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004426}
4427
4428static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
4429{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004430 RTL_W8(tp, MaxTxPacketSize, 0x0c);
4431 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4432 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004433 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004434}
4435
4436static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
4437{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004438 rtl_tx_performance_tweak(tp,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01004439 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004440}
4441
4442static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
4443{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004444 rtl_tx_performance_tweak(tp,
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004445 PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004446}
4447
4448static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
4449{
Francois Romieud58d46b2011-05-03 16:38:29 +02004450 r8168b_0_hw_jumbo_enable(tp);
4451
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004452 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004453}
4454
4455static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
4456{
Francois Romieud58d46b2011-05-03 16:38:29 +02004457 r8168b_0_hw_jumbo_disable(tp);
4458
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004459 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004460}
4461
Bill Pembertonbaf63292012-12-03 09:23:28 -05004462static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02004463{
4464 struct jumbo_ops *ops = &tp->jumbo_ops;
4465
4466 switch (tp->mac_version) {
4467 case RTL_GIGA_MAC_VER_11:
4468 ops->disable = r8168b_0_hw_jumbo_disable;
4469 ops->enable = r8168b_0_hw_jumbo_enable;
4470 break;
4471 case RTL_GIGA_MAC_VER_12:
4472 case RTL_GIGA_MAC_VER_17:
4473 ops->disable = r8168b_1_hw_jumbo_disable;
4474 ops->enable = r8168b_1_hw_jumbo_enable;
4475 break;
4476 case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
4477 case RTL_GIGA_MAC_VER_19:
4478 case RTL_GIGA_MAC_VER_20:
4479 case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
4480 case RTL_GIGA_MAC_VER_22:
4481 case RTL_GIGA_MAC_VER_23:
4482 case RTL_GIGA_MAC_VER_24:
4483 case RTL_GIGA_MAC_VER_25:
4484 case RTL_GIGA_MAC_VER_26:
4485 ops->disable = r8168c_hw_jumbo_disable;
4486 ops->enable = r8168c_hw_jumbo_enable;
4487 break;
4488 case RTL_GIGA_MAC_VER_27:
4489 case RTL_GIGA_MAC_VER_28:
4490 ops->disable = r8168dp_hw_jumbo_disable;
4491 ops->enable = r8168dp_hw_jumbo_enable;
4492 break;
4493 case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
4494 case RTL_GIGA_MAC_VER_32:
4495 case RTL_GIGA_MAC_VER_33:
4496 case RTL_GIGA_MAC_VER_34:
4497 ops->disable = r8168e_hw_jumbo_disable;
4498 ops->enable = r8168e_hw_jumbo_enable;
4499 break;
4500
4501 /*
4502 * No action needed for jumbo frames with 8169.
4503 * No jumbo for 810x at all.
4504 */
Heiner Kallweit2a718832018-05-02 21:39:49 +02004505 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Francois Romieud58d46b2011-05-03 16:38:29 +02004506 default:
4507 ops->disable = NULL;
4508 ops->enable = NULL;
4509 break;
4510 }
4511}
4512
Francois Romieuffc46952012-07-06 14:19:23 +02004513DECLARE_RTL_COND(rtl_chipcmd_cond)
4514{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004515 return RTL_R8(tp, ChipCmd) & CmdReset;
Francois Romieuffc46952012-07-06 14:19:23 +02004516}
4517
Francois Romieu6f43adc2011-04-29 15:05:51 +02004518static void rtl_hw_reset(struct rtl8169_private *tp)
4519{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004520 RTL_W8(tp, ChipCmd, CmdReset);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004521
Francois Romieuffc46952012-07-06 14:19:23 +02004522 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004523}
4524
Francois Romieub6ffd972011-06-17 17:00:05 +02004525static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
4526{
4527 struct rtl_fw *rtl_fw;
4528 const char *name;
4529 int rc = -ENOMEM;
4530
4531 name = rtl_lookup_firmware_name(tp);
4532 if (!name)
4533 goto out_no_firmware;
4534
4535 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
4536 if (!rtl_fw)
4537 goto err_warn;
4538
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004539 rc = request_firmware(&rtl_fw->fw, name, tp_to_dev(tp));
Francois Romieub6ffd972011-06-17 17:00:05 +02004540 if (rc < 0)
4541 goto err_free;
4542
Francois Romieufd112f22011-06-18 00:10:29 +02004543 rc = rtl_check_firmware(tp, rtl_fw);
4544 if (rc < 0)
4545 goto err_release_firmware;
4546
Francois Romieub6ffd972011-06-17 17:00:05 +02004547 tp->rtl_fw = rtl_fw;
4548out:
4549 return;
4550
Francois Romieufd112f22011-06-18 00:10:29 +02004551err_release_firmware:
4552 release_firmware(rtl_fw->fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02004553err_free:
4554 kfree(rtl_fw);
4555err_warn:
4556 netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
4557 name, rc);
4558out_no_firmware:
4559 tp->rtl_fw = NULL;
4560 goto out;
4561}
4562
François Romieu953a12c2011-04-24 17:38:48 +02004563static void rtl_request_firmware(struct rtl8169_private *tp)
4564{
Francois Romieub6ffd972011-06-17 17:00:05 +02004565 if (IS_ERR(tp->rtl_fw))
4566 rtl_request_uncached_firmware(tp);
François Romieu953a12c2011-04-24 17:38:48 +02004567}
4568
Hayes Wang92fc43b2011-07-06 15:58:03 +08004569static void rtl_rx_close(struct rtl8169_private *tp)
4570{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004571 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004572}
4573
Francois Romieuffc46952012-07-06 14:19:23 +02004574DECLARE_RTL_COND(rtl_npq_cond)
4575{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004576 return RTL_R8(tp, TxPoll) & NPQ;
Francois Romieuffc46952012-07-06 14:19:23 +02004577}
4578
4579DECLARE_RTL_COND(rtl_txcfg_empty_cond)
4580{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004581 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
Francois Romieuffc46952012-07-06 14:19:23 +02004582}
4583
françois romieue6de30d2011-01-03 15:08:37 +00004584static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004585{
4586 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00004587 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004588
Hayes Wang92fc43b2011-07-06 15:58:03 +08004589 rtl_rx_close(tp);
4590
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004591 switch (tp->mac_version) {
4592 case RTL_GIGA_MAC_VER_27:
4593 case RTL_GIGA_MAC_VER_28:
4594 case RTL_GIGA_MAC_VER_31:
Francois Romieuffc46952012-07-06 14:19:23 +02004595 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004596 break;
4597 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
4598 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004599 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02004600 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004601 break;
4602 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004603 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004604 udelay(100);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004605 break;
françois romieue6de30d2011-01-03 15:08:37 +00004606 }
4607
Hayes Wang92fc43b2011-07-06 15:58:03 +08004608 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004609}
4610
Francois Romieu7f796d832007-06-11 23:04:41 +02004611static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004612{
Francois Romieu9cb427b2006-11-02 00:10:16 +01004613 /* Set DMA burst size and Interframe Gap Time */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004614 RTL_W32(tp, TxConfig, (TX_DMA_BURST << TxDMAShift) |
Francois Romieu9cb427b2006-11-02 00:10:16 +01004615 (InterFrameGap << TxInterFrameGapShift));
4616}
4617
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004618static void rtl_set_rx_max_size(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004619{
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004620 /* Low hurts. Let's disable the filtering. */
4621 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
Francois Romieu07ce4062007-02-23 23:36:39 +01004622}
4623
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004624static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02004625{
4626 /*
4627 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
4628 * register to be written before TxDescAddrLow to work.
4629 * Switching from MMIO to I/O access fixes the issue as well.
4630 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004631 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
4632 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
4633 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
4634 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004635}
4636
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004637static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
Francois Romieu6dccd162007-02-13 23:38:05 +01004638{
Francois Romieu37441002011-06-17 22:58:54 +02004639 static const struct rtl_cfg2_info {
Francois Romieu6dccd162007-02-13 23:38:05 +01004640 u32 mac_version;
4641 u32 clk;
4642 u32 val;
4643 } cfg2_info [] = {
4644 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
4645 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
4646 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
4647 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
Francois Romieu37441002011-06-17 22:58:54 +02004648 };
4649 const struct rtl_cfg2_info *p = cfg2_info;
Francois Romieu6dccd162007-02-13 23:38:05 +01004650 unsigned int i;
4651 u32 clk;
4652
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004653 clk = RTL_R8(tp, Config2) & PCI_Clock_66MHz;
Francois Romieucadf1852008-01-03 23:38:38 +01004654 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
Francois Romieu6dccd162007-02-13 23:38:05 +01004655 if ((p->mac_version == mac_version) && (p->clk == clk)) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004656 RTL_W32(tp, 0x7c, p->val);
Francois Romieu6dccd162007-02-13 23:38:05 +01004657 break;
4658 }
4659 }
4660}
4661
Francois Romieue6b763e2012-03-08 09:35:39 +01004662static void rtl_set_rx_mode(struct net_device *dev)
4663{
4664 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieue6b763e2012-03-08 09:35:39 +01004665 u32 mc_filter[2]; /* Multicast hash filter */
4666 int rx_mode;
4667 u32 tmp = 0;
4668
4669 if (dev->flags & IFF_PROMISC) {
4670 /* Unconditionally log net taps. */
4671 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
4672 rx_mode =
4673 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4674 AcceptAllPhys;
4675 mc_filter[1] = mc_filter[0] = 0xffffffff;
4676 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
4677 (dev->flags & IFF_ALLMULTI)) {
4678 /* Too many to filter perfectly -- accept all multicasts. */
4679 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4680 mc_filter[1] = mc_filter[0] = 0xffffffff;
4681 } else {
4682 struct netdev_hw_addr *ha;
4683
4684 rx_mode = AcceptBroadcast | AcceptMyPhys;
4685 mc_filter[1] = mc_filter[0] = 0;
4686 netdev_for_each_mc_addr(ha, dev) {
4687 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4688 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4689 rx_mode |= AcceptMulticast;
4690 }
4691 }
4692
4693 if (dev->features & NETIF_F_RXALL)
4694 rx_mode |= (AcceptErr | AcceptRunt);
4695
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004696 tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
Francois Romieue6b763e2012-03-08 09:35:39 +01004697
4698 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4699 u32 data = mc_filter[0];
4700
4701 mc_filter[0] = swab32(mc_filter[1]);
4702 mc_filter[1] = swab32(data);
4703 }
4704
Nathan Walp04817762012-11-01 12:08:47 +00004705 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
4706 mc_filter[1] = mc_filter[0] = 0xffffffff;
4707
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004708 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
4709 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
Francois Romieue6b763e2012-03-08 09:35:39 +01004710
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004711 RTL_W32(tp, RxConfig, tmp);
Francois Romieue6b763e2012-03-08 09:35:39 +01004712}
4713
Heiner Kallweit52f85602018-05-19 10:29:33 +02004714static void rtl_hw_start(struct rtl8169_private *tp)
4715{
4716 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4717
4718 tp->hw_start(tp);
4719
4720 rtl_set_rx_max_size(tp);
4721 rtl_set_rx_tx_desc_registers(tp);
4722 rtl_set_rx_tx_config_registers(tp);
4723 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4724
4725 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
4726 RTL_R8(tp, IntrMask);
4727 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
4728 rtl_set_rx_mode(tp->dev);
4729 /* no early-rx interrupts */
4730 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
4731 rtl_irq_enable_all(tp);
4732}
4733
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004734static void rtl_hw_start_8169(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01004735{
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004736 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004737 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004738
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004739 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004740
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004741 tp->cp_cmd |= PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02004742
Francois Romieucecb5fd2011-04-01 10:21:07 +02004743 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4744 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004745 netif_dbg(tp, drv, tp->dev,
4746 "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02004747 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004748 }
4749
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004750 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieubcf0bf92006-07-26 23:14:13 +02004751
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004752 rtl8169_set_magic_reg(tp, tp->mac_version);
Francois Romieu6dccd162007-02-13 23:38:05 +01004753
Linus Torvalds1da177e2005-04-16 15:20:36 -07004754 /*
4755 * Undocumented corner. Supposedly:
4756 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
4757 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004758 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004759
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004760 RTL_W32(tp, RxMissed, 0);
Francois Romieu07ce4062007-02-23 23:36:39 +01004761}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004762
Francois Romieuffc46952012-07-06 14:19:23 +02004763DECLARE_RTL_COND(rtl_csiar_cond)
4764{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004765 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02004766}
4767
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004768static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004769{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004770 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4771
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004772 RTL_W32(tp, CSIDR, value);
4773 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004774 CSIAR_BYTE_ENABLE | func << 16);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004775
Francois Romieuffc46952012-07-06 14:19:23 +02004776 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004777}
4778
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004779static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004780{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004781 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4782
4783 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
4784 CSIAR_BYTE_ENABLE);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004785
Francois Romieuffc46952012-07-06 14:19:23 +02004786 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004787 RTL_R32(tp, CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004788}
4789
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004790static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004791{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004792 struct pci_dev *pdev = tp->pci_dev;
4793 u32 csi;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004794
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004795 /* According to Realtek the value at config space address 0x070f
4796 * controls the L0s/L1 entrance latency. We try standard ECAM access
4797 * first and if it fails fall back to CSI.
4798 */
4799 if (pdev->cfg_size > 0x070f &&
4800 pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
4801 return;
4802
4803 netdev_notice_once(tp->dev,
4804 "No native access to PCI extended config space, falling back to CSI\n");
4805 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
4806 rtl_csi_write(tp, 0x070c, csi | val << 24);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004807}
4808
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004809static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
hayeswang45dd95c2013-07-08 17:09:01 +08004810{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004811 rtl_csi_access_enable(tp, 0x27);
Francois Romieudacf8152008-08-02 20:44:13 +02004812}
4813
4814struct ephy_info {
4815 unsigned int offset;
4816 u16 mask;
4817 u16 bits;
4818};
4819
Francois Romieufdf6fc02012-07-06 22:40:38 +02004820static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
4821 int len)
Francois Romieudacf8152008-08-02 20:44:13 +02004822{
4823 u16 w;
4824
4825 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02004826 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
4827 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02004828 e++;
4829 }
4830}
4831
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004832static void rtl_disable_clock_request(struct rtl8169_private *tp)
Francois Romieub726e492008-06-28 12:22:59 +02004833{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004834 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004835 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02004836}
4837
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004838static void rtl_enable_clock_request(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004839{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004840 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004841 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00004842}
4843
hayeswangb51ecea2014-07-09 14:52:51 +08004844static void rtl_pcie_state_l2l3_enable(struct rtl8169_private *tp, bool enable)
4845{
hayeswangb51ecea2014-07-09 14:52:51 +08004846 u8 data;
4847
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004848 data = RTL_R8(tp, Config3);
hayeswangb51ecea2014-07-09 14:52:51 +08004849
4850 if (enable)
4851 data |= Rdy_to_L23;
4852 else
4853 data &= ~Rdy_to_L23;
4854
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004855 RTL_W8(tp, Config3, data);
hayeswangb51ecea2014-07-09 14:52:51 +08004856}
4857
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004858static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
4859{
4860 if (enable) {
4861 RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
4862 RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
4863 } else {
4864 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4865 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
4866 }
4867}
4868
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004869static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004870{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004871 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004872
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004873 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004874 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieub726e492008-06-28 12:22:59 +02004875
françois romieufaf1e782013-02-27 13:01:57 +00004876 if (tp->dev->mtu <= ETH_DATA_LEN) {
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004877 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
françois romieufaf1e782013-02-27 13:01:57 +00004878 PCI_EXP_DEVCTL_NOSNOOP_EN);
4879 }
Francois Romieu219a1e92008-06-28 11:58:39 +02004880}
4881
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004882static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004883{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004884 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004885
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004886 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02004887
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004888 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02004889}
4890
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004891static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004892{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004893 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
Francois Romieub726e492008-06-28 12:22:59 +02004894
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004895 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004896
françois romieufaf1e782013-02-27 13:01:57 +00004897 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004898 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieub726e492008-06-28 12:22:59 +02004899
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004900 rtl_disable_clock_request(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004901
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004902 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004903 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu219a1e92008-06-28 11:58:39 +02004904}
4905
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004906static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004907{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004908 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004909 { 0x01, 0, 0x0001 },
4910 { 0x02, 0x0800, 0x1000 },
4911 { 0x03, 0, 0x0042 },
4912 { 0x06, 0x0080, 0x0000 },
4913 { 0x07, 0, 0x2000 }
4914 };
4915
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004916 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004917
Francois Romieufdf6fc02012-07-06 22:40:38 +02004918 rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
Francois Romieub726e492008-06-28 12:22:59 +02004919
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004920 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004921}
4922
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004923static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02004924{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004925 rtl_set_def_aspm_entry_latency(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004926
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004927 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieuef3386f2008-06-29 12:24:30 +02004928
françois romieufaf1e782013-02-27 13:01:57 +00004929 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004930 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieuef3386f2008-06-29 12:24:30 +02004931
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004932 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004933 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieuef3386f2008-06-29 12:24:30 +02004934}
4935
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004936static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004937{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004938 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004939
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004940 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004941
4942 /* Magic. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004943 RTL_W8(tp, DBG_REG, 0x20);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004944
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004945 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004946
françois romieufaf1e782013-02-27 13:01:57 +00004947 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004948 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004949
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004950 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004951 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004952}
4953
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004954static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004955{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004956 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004957 { 0x02, 0x0800, 0x1000 },
4958 { 0x03, 0, 0x0002 },
4959 { 0x06, 0x0080, 0x0000 }
4960 };
4961
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004962 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004963
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004964 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
Francois Romieub726e492008-06-28 12:22:59 +02004965
Francois Romieufdf6fc02012-07-06 22:40:38 +02004966 rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
Francois Romieub726e492008-06-28 12:22:59 +02004967
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004968 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004969}
4970
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004971static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004972{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004973 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004974 { 0x01, 0, 0x0001 },
4975 { 0x03, 0x0400, 0x0220 }
4976 };
4977
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004978 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004979
Francois Romieufdf6fc02012-07-06 22:40:38 +02004980 rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
Francois Romieub726e492008-06-28 12:22:59 +02004981
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004982 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004983}
4984
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004985static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02004986{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004987 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004988}
4989
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004990static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02004991{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004992 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004993
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004994 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004995}
4996
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004997static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02004998{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004999 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02005000
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005001 rtl_disable_clock_request(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02005002
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005003 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02005004
françois romieufaf1e782013-02-27 13:01:57 +00005005 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005006 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu5b538df2008-07-20 16:22:45 +02005007
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005008 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005009 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu5b538df2008-07-20 16:22:45 +02005010}
5011
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005012static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00005013{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005014 rtl_set_def_aspm_entry_latency(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005015
françois romieufaf1e782013-02-27 13:01:57 +00005016 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005017 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang4804b3b2011-03-21 01:50:29 +00005018
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005019 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang4804b3b2011-03-21 01:50:29 +00005020
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005021 rtl_disable_clock_request(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005022}
5023
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005024static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00005025{
5026 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005027 { 0x0b, 0x0000, 0x0048 },
5028 { 0x19, 0x0020, 0x0050 },
5029 { 0x0c, 0x0100, 0x0020 }
françois romieue6de30d2011-01-03 15:08:37 +00005030 };
françois romieue6de30d2011-01-03 15:08:37 +00005031
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005032 rtl_set_def_aspm_entry_latency(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005033
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005034 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
françois romieue6de30d2011-01-03 15:08:37 +00005035
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005036 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
françois romieue6de30d2011-01-03 15:08:37 +00005037
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005038 rtl_ephy_init(tp, e_info_8168d_4, ARRAY_SIZE(e_info_8168d_4));
françois romieue6de30d2011-01-03 15:08:37 +00005039
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005040 rtl_enable_clock_request(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005041}
5042
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005043static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00005044{
Hayes Wang70090422011-07-06 15:58:06 +08005045 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00005046 { 0x00, 0x0200, 0x0100 },
5047 { 0x00, 0x0000, 0x0004 },
5048 { 0x06, 0x0002, 0x0001 },
5049 { 0x06, 0x0000, 0x0030 },
5050 { 0x07, 0x0000, 0x2000 },
5051 { 0x00, 0x0000, 0x0020 },
5052 { 0x03, 0x5800, 0x2000 },
5053 { 0x03, 0x0000, 0x0001 },
5054 { 0x01, 0x0800, 0x1000 },
5055 { 0x07, 0x0000, 0x4000 },
5056 { 0x1e, 0x0000, 0x2000 },
5057 { 0x19, 0xffff, 0xfe6c },
5058 { 0x0a, 0x0000, 0x0040 }
5059 };
5060
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005061 rtl_set_def_aspm_entry_latency(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005062
Francois Romieufdf6fc02012-07-06 22:40:38 +02005063 rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
hayeswang01dc7fe2011-03-21 01:50:28 +00005064
françois romieufaf1e782013-02-27 13:01:57 +00005065 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005066 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang01dc7fe2011-03-21 01:50:28 +00005067
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005068 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang01dc7fe2011-03-21 01:50:28 +00005069
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005070 rtl_disable_clock_request(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005071
5072 /* Reset tx FIFO pointer */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005073 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
5074 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00005075
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005076 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00005077}
5078
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005079static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08005080{
5081 static const struct ephy_info e_info_8168e_2[] = {
5082 { 0x09, 0x0000, 0x0080 },
5083 { 0x19, 0x0000, 0x0224 }
5084 };
5085
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005086 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005087
Francois Romieufdf6fc02012-07-06 22:40:38 +02005088 rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
Hayes Wang70090422011-07-06 15:58:06 +08005089
françois romieufaf1e782013-02-27 13:01:57 +00005090 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005091 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang70090422011-07-06 15:58:06 +08005092
Francois Romieufdf6fc02012-07-06 22:40:38 +02005093 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5094 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5095 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5096 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5097 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5098 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005099 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5100 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08005101
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005102 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08005103
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005104 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005105
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005106 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5107 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang70090422011-07-06 15:58:06 +08005108
5109 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005110 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang70090422011-07-06 15:58:06 +08005111
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005112 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5113 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5114 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitaa1e7d22018-06-23 09:53:00 +02005115
5116 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang70090422011-07-06 15:58:06 +08005117}
5118
Hayes Wang5f886e02012-03-30 14:33:03 +08005119static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08005120{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005121 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005122
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005123 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc2218922011-09-06 16:55:18 +08005124
Francois Romieufdf6fc02012-07-06 22:40:38 +02005125 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5126 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5127 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5128 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005129 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5130 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5131 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5132 rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005133 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5134 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08005135
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005136 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc2218922011-09-06 16:55:18 +08005137
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005138 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005139
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005140 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5141 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
5142 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5143 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5144 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Hayes Wangc2218922011-09-06 16:55:18 +08005145}
5146
Hayes Wang5f886e02012-03-30 14:33:03 +08005147static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
5148{
Hayes Wang5f886e02012-03-30 14:33:03 +08005149 static const struct ephy_info e_info_8168f_1[] = {
5150 { 0x06, 0x00c0, 0x0020 },
5151 { 0x08, 0x0001, 0x0002 },
5152 { 0x09, 0x0000, 0x0080 },
5153 { 0x19, 0x0000, 0x0224 }
5154 };
5155
5156 rtl_hw_start_8168f(tp);
5157
Francois Romieufdf6fc02012-07-06 22:40:38 +02005158 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wang5f886e02012-03-30 14:33:03 +08005159
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005160 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang5f886e02012-03-30 14:33:03 +08005161
5162 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005163 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang5f886e02012-03-30 14:33:03 +08005164}
5165
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005166static void rtl_hw_start_8411(struct rtl8169_private *tp)
5167{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005168 static const struct ephy_info e_info_8168f_1[] = {
5169 { 0x06, 0x00c0, 0x0020 },
5170 { 0x0f, 0xffff, 0x5200 },
5171 { 0x1e, 0x0000, 0x4000 },
5172 { 0x19, 0x0000, 0x0224 }
5173 };
5174
5175 rtl_hw_start_8168f(tp);
hayeswangb51ecea2014-07-09 14:52:51 +08005176 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005177
Francois Romieufdf6fc02012-07-06 22:40:38 +02005178 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005179
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005180 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005181}
5182
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005183static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08005184{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005185 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
hayeswangbeb330a2013-04-01 22:23:39 +00005186
Hayes Wangc5583862012-07-02 17:23:22 +08005187 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
5188 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5189 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5190 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5191
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005192 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08005193
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005194 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc5583862012-07-02 17:23:22 +08005195
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005196 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5197 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
hayeswangbeb330a2013-04-01 22:23:39 +00005198 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
Hayes Wangc5583862012-07-02 17:23:22 +08005199
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005200 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5201 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc5583862012-07-02 17:23:22 +08005202
5203 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5204 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5205
5206 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005207 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wangc5583862012-07-02 17:23:22 +08005208
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005209 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5210 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005211
5212 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangc5583862012-07-02 17:23:22 +08005213}
5214
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005215static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
5216{
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005217 static const struct ephy_info e_info_8168g_1[] = {
5218 { 0x00, 0x0000, 0x0008 },
5219 { 0x0c, 0x37d0, 0x0820 },
5220 { 0x1e, 0x0000, 0x0001 },
5221 { 0x19, 0x8000, 0x0000 }
5222 };
5223
5224 rtl_hw_start_8168g(tp);
5225
5226 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005227 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005228 rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005229 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005230}
5231
hayeswang57538c42013-04-01 22:23:40 +00005232static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
5233{
hayeswang57538c42013-04-01 22:23:40 +00005234 static const struct ephy_info e_info_8168g_2[] = {
5235 { 0x00, 0x0000, 0x0008 },
5236 { 0x0c, 0x3df0, 0x0200 },
5237 { 0x19, 0xffff, 0xfc00 },
5238 { 0x1e, 0xffff, 0x20eb }
5239 };
5240
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005241 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00005242
5243 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005244 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
5245 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
hayeswang57538c42013-04-01 22:23:40 +00005246 rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
5247}
5248
hayeswang45dd95c2013-07-08 17:09:01 +08005249static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
5250{
hayeswang45dd95c2013-07-08 17:09:01 +08005251 static const struct ephy_info e_info_8411_2[] = {
5252 { 0x00, 0x0000, 0x0008 },
5253 { 0x0c, 0x3df0, 0x0200 },
5254 { 0x0f, 0xffff, 0x5200 },
5255 { 0x19, 0x0020, 0x0000 },
5256 { 0x1e, 0x0000, 0x2000 }
5257 };
5258
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005259 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08005260
5261 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005262 rtl_hw_aspm_clkreq_enable(tp, false);
hayeswang45dd95c2013-07-08 17:09:01 +08005263 rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005264 rtl_hw_aspm_clkreq_enable(tp, true);
hayeswang45dd95c2013-07-08 17:09:01 +08005265}
5266
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005267static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
5268{
Andrzej Hajda72521ea2015-09-24 16:00:24 +02005269 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005270 u32 data;
5271 static const struct ephy_info e_info_8168h_1[] = {
5272 { 0x1e, 0x0800, 0x0001 },
5273 { 0x1d, 0x0000, 0x0800 },
5274 { 0x05, 0xffff, 0x2089 },
5275 { 0x06, 0xffff, 0x5881 },
5276 { 0x04, 0xffff, 0x154a },
5277 { 0x01, 0xffff, 0x068b }
5278 };
5279
5280 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005281 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005282 rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));
5283
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005284 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005285
5286 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
5287 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5288 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5289 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5290
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005291 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005292
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005293 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005294
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005295 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5296 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005297
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005298 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005299
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005300 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005301
5302 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
5303
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005304 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5305 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005306
5307 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5308 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5309
5310 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005311 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005312
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005313 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5314 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005315
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005316 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005317
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005318 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005319
5320 rtl_pcie_state_l2l3_enable(tp, false);
5321
5322 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08005323 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005324 rtl_writephy(tp, 0x1f, 0x0000);
5325 if (rg_saw_cnt > 0) {
5326 u16 sw_cnt_1ms_ini;
5327
5328 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
5329 sw_cnt_1ms_ini &= 0x0fff;
5330 data = r8168_mac_ocp_read(tp, 0xd412);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005331 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005332 data |= sw_cnt_1ms_ini;
5333 r8168_mac_ocp_write(tp, 0xd412, data);
5334 }
5335
5336 data = r8168_mac_ocp_read(tp, 0xe056);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005337 data &= ~0xf0;
5338 data |= 0x70;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005339 r8168_mac_ocp_write(tp, 0xe056, data);
5340
5341 data = r8168_mac_ocp_read(tp, 0xe052);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005342 data &= ~0x6000;
5343 data |= 0x8008;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005344 r8168_mac_ocp_write(tp, 0xe052, data);
5345
5346 data = r8168_mac_ocp_read(tp, 0xe0d6);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005347 data &= ~0x01ff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005348 data |= 0x017f;
5349 r8168_mac_ocp_write(tp, 0xe0d6, data);
5350
5351 data = r8168_mac_ocp_read(tp, 0xd420);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005352 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005353 data |= 0x047f;
5354 r8168_mac_ocp_write(tp, 0xd420, data);
5355
5356 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
5357 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
5358 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
5359 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005360
5361 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005362}
5363
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005364static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
5365{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08005366 rtl8168ep_stop_cmac(tp);
5367
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005368 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005369
5370 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
5371 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
5372 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
5373 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5374
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005375 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005376
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005377 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005378
5379 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5380 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5381
5382 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);
5383
5384 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
5385
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005386 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5387 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005388
5389 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5390 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5391
5392 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005393 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005394
5395 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5396
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005397 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005398
5399 rtl_pcie_state_l2l3_enable(tp, false);
5400}
5401
5402static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
5403{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005404 static const struct ephy_info e_info_8168ep_1[] = {
5405 { 0x00, 0xffff, 0x10ab },
5406 { 0x06, 0xffff, 0xf030 },
5407 { 0x08, 0xffff, 0x2006 },
5408 { 0x0d, 0xffff, 0x1666 },
5409 { 0x0c, 0x3ff0, 0x0000 }
5410 };
5411
5412 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005413 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005414 rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));
5415
5416 rtl_hw_start_8168ep(tp);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005417
5418 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005419}
5420
5421static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
5422{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005423 static const struct ephy_info e_info_8168ep_2[] = {
5424 { 0x00, 0xffff, 0x10a3 },
5425 { 0x19, 0xffff, 0xfc00 },
5426 { 0x1e, 0xffff, 0x20ea }
5427 };
5428
5429 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005430 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005431 rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));
5432
5433 rtl_hw_start_8168ep(tp);
5434
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005435 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5436 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005437
5438 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005439}
5440
5441static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
5442{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005443 u32 data;
5444 static const struct ephy_info e_info_8168ep_3[] = {
5445 { 0x00, 0xffff, 0x10a3 },
5446 { 0x19, 0xffff, 0x7c00 },
5447 { 0x1e, 0xffff, 0x20eb },
5448 { 0x0d, 0xffff, 0x1666 }
5449 };
5450
5451 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005452 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005453 rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));
5454
5455 rtl_hw_start_8168ep(tp);
5456
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005457 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5458 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005459
5460 data = r8168_mac_ocp_read(tp, 0xd3e2);
5461 data &= 0xf000;
5462 data |= 0x0271;
5463 r8168_mac_ocp_write(tp, 0xd3e2, data);
5464
5465 data = r8168_mac_ocp_read(tp, 0xd3e4);
5466 data &= 0xff00;
5467 r8168_mac_ocp_write(tp, 0xd3e4, data);
5468
5469 data = r8168_mac_ocp_read(tp, 0xe860);
5470 data |= 0x0080;
5471 r8168_mac_ocp_write(tp, 0xe860, data);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005472
5473 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005474}
5475
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005476static void rtl_hw_start_8168(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005477{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005478 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu2dd99532007-06-11 23:22:52 +02005479
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005480 tp->cp_cmd &= ~INTT_MASK;
5481 tp->cp_cmd |= PktCntrDisable | INTT_1;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005482 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu2dd99532007-06-11 23:22:52 +02005483
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005484 RTL_W16(tp, IntrMitigate, 0x5151);
Francois Romieu0e485152007-02-20 00:00:26 +01005485
5486 /* Work around for RxFIFO overflow. */
françois romieu811fd302011-12-04 20:30:45 +00005487 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01005488 tp->event_slow |= RxFIFOOver | PCSTimeout;
5489 tp->event_slow &= ~RxOverflow;
Francois Romieu0e485152007-02-20 00:00:26 +01005490 }
Francois Romieu2dd99532007-06-11 23:22:52 +02005491
Francois Romieu219a1e92008-06-28 11:58:39 +02005492 switch (tp->mac_version) {
5493 case RTL_GIGA_MAC_VER_11:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005494 rtl_hw_start_8168bb(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005495 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005496
5497 case RTL_GIGA_MAC_VER_12:
5498 case RTL_GIGA_MAC_VER_17:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005499 rtl_hw_start_8168bef(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005500 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005501
5502 case RTL_GIGA_MAC_VER_18:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005503 rtl_hw_start_8168cp_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005504 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005505
5506 case RTL_GIGA_MAC_VER_19:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005507 rtl_hw_start_8168c_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005508 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005509
5510 case RTL_GIGA_MAC_VER_20:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005511 rtl_hw_start_8168c_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005512 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005513
Francois Romieu197ff762008-06-28 13:16:02 +02005514 case RTL_GIGA_MAC_VER_21:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005515 rtl_hw_start_8168c_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005516 break;
Francois Romieu197ff762008-06-28 13:16:02 +02005517
Francois Romieu6fb07052008-06-29 11:54:28 +02005518 case RTL_GIGA_MAC_VER_22:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005519 rtl_hw_start_8168c_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005520 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02005521
Francois Romieuef3386f2008-06-29 12:24:30 +02005522 case RTL_GIGA_MAC_VER_23:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005523 rtl_hw_start_8168cp_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005524 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02005525
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005526 case RTL_GIGA_MAC_VER_24:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005527 rtl_hw_start_8168cp_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005528 break;
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005529
Francois Romieu5b538df2008-07-20 16:22:45 +02005530 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00005531 case RTL_GIGA_MAC_VER_26:
5532 case RTL_GIGA_MAC_VER_27:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005533 rtl_hw_start_8168d(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005534 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02005535
françois romieue6de30d2011-01-03 15:08:37 +00005536 case RTL_GIGA_MAC_VER_28:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005537 rtl_hw_start_8168d_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005538 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02005539
hayeswang4804b3b2011-03-21 01:50:29 +00005540 case RTL_GIGA_MAC_VER_31:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005541 rtl_hw_start_8168dp(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005542 break;
5543
hayeswang01dc7fe2011-03-21 01:50:28 +00005544 case RTL_GIGA_MAC_VER_32:
5545 case RTL_GIGA_MAC_VER_33:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005546 rtl_hw_start_8168e_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005547 break;
5548 case RTL_GIGA_MAC_VER_34:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005549 rtl_hw_start_8168e_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005550 break;
françois romieue6de30d2011-01-03 15:08:37 +00005551
Hayes Wangc2218922011-09-06 16:55:18 +08005552 case RTL_GIGA_MAC_VER_35:
5553 case RTL_GIGA_MAC_VER_36:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005554 rtl_hw_start_8168f_1(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005555 break;
5556
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005557 case RTL_GIGA_MAC_VER_38:
5558 rtl_hw_start_8411(tp);
5559 break;
5560
Hayes Wangc5583862012-07-02 17:23:22 +08005561 case RTL_GIGA_MAC_VER_40:
5562 case RTL_GIGA_MAC_VER_41:
5563 rtl_hw_start_8168g_1(tp);
5564 break;
hayeswang57538c42013-04-01 22:23:40 +00005565 case RTL_GIGA_MAC_VER_42:
5566 rtl_hw_start_8168g_2(tp);
5567 break;
Hayes Wangc5583862012-07-02 17:23:22 +08005568
hayeswang45dd95c2013-07-08 17:09:01 +08005569 case RTL_GIGA_MAC_VER_44:
5570 rtl_hw_start_8411_2(tp);
5571 break;
5572
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005573 case RTL_GIGA_MAC_VER_45:
5574 case RTL_GIGA_MAC_VER_46:
5575 rtl_hw_start_8168h_1(tp);
5576 break;
5577
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005578 case RTL_GIGA_MAC_VER_49:
5579 rtl_hw_start_8168ep_1(tp);
5580 break;
5581
5582 case RTL_GIGA_MAC_VER_50:
5583 rtl_hw_start_8168ep_2(tp);
5584 break;
5585
5586 case RTL_GIGA_MAC_VER_51:
5587 rtl_hw_start_8168ep_3(tp);
5588 break;
5589
Francois Romieu219a1e92008-06-28 11:58:39 +02005590 default:
Heiner Kallweit49d17512018-06-28 20:36:15 +02005591 netif_err(tp, drv, tp->dev,
5592 "unknown chipset (mac_version = %d)\n",
5593 tp->mac_version);
hayeswang4804b3b2011-03-21 01:50:29 +00005594 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005595 }
Francois Romieu07ce4062007-02-23 23:36:39 +01005596}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005597
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005598static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005599{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005600 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02005601 { 0x01, 0, 0x6e65 },
5602 { 0x02, 0, 0x091f },
5603 { 0x03, 0, 0xc2f9 },
5604 { 0x06, 0, 0xafb5 },
5605 { 0x07, 0, 0x0e00 },
5606 { 0x19, 0, 0xec80 },
5607 { 0x01, 0, 0x2e65 },
5608 { 0x01, 0, 0x6e65 }
5609 };
5610 u8 cfg1;
5611
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005612 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005613
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005614 RTL_W8(tp, DBG_REG, FIX_NAK_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005615
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005616 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005617
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005618 RTL_W8(tp, Config1,
Francois Romieu2857ffb2008-08-02 21:08:49 +02005619 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005620 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005621
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005622 cfg1 = RTL_R8(tp, Config1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005623 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005624 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005625
Francois Romieufdf6fc02012-07-06 22:40:38 +02005626 rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
Francois Romieu2857ffb2008-08-02 21:08:49 +02005627}
5628
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005629static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005630{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005631 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005632
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005633 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005634
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005635 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
5636 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005637}
5638
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005639static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005640{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005641 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005642
Francois Romieufdf6fc02012-07-06 22:40:38 +02005643 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005644}
5645
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005646static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005647{
5648 static const struct ephy_info e_info_8105e_1[] = {
5649 { 0x07, 0, 0x4000 },
5650 { 0x19, 0, 0x0200 },
5651 { 0x19, 0, 0x0020 },
5652 { 0x1e, 0, 0x2000 },
5653 { 0x03, 0, 0x0001 },
5654 { 0x19, 0, 0x0100 },
5655 { 0x19, 0, 0x0004 },
5656 { 0x0a, 0, 0x0020 }
5657 };
5658
Francois Romieucecb5fd2011-04-01 10:21:07 +02005659 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005660 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005661
Francois Romieucecb5fd2011-04-01 10:21:07 +02005662 /* Disable Early Tally Counter */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005663 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005664
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005665 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5666 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005667
Francois Romieufdf6fc02012-07-06 22:40:38 +02005668 rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
hayeswangb51ecea2014-07-09 14:52:51 +08005669
5670 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005671}
5672
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005673static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005674{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005675 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005676 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005677}
5678
Hayes Wang7e18dca2012-03-30 14:33:02 +08005679static void rtl_hw_start_8402(struct rtl8169_private *tp)
5680{
Hayes Wang7e18dca2012-03-30 14:33:02 +08005681 static const struct ephy_info e_info_8402[] = {
5682 { 0x19, 0xffff, 0xff64 },
5683 { 0x1e, 0, 0x4000 }
5684 };
5685
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005686 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005687
5688 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005689 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005690
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005691 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5692 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005693
Francois Romieufdf6fc02012-07-06 22:40:38 +02005694 rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
Hayes Wang7e18dca2012-03-30 14:33:02 +08005695
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005696 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005697
Francois Romieufdf6fc02012-07-06 22:40:38 +02005698 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
5699 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005700 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5701 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005702 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5703 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005704 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005705
5706 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005707}
5708
Hayes Wang5598bfe2012-07-02 17:23:21 +08005709static void rtl_hw_start_8106(struct rtl8169_private *tp)
5710{
Hayes Wang5598bfe2012-07-02 17:23:21 +08005711 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005712 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005713
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005714 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
5715 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5716 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08005717
5718 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005719}
5720
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005721static void rtl_hw_start_8101(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005722{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005723 if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
5724 tp->event_slow &= ~RxFIFOOver;
françois romieu811fd302011-12-04 20:30:45 +00005725
Francois Romieucecb5fd2011-04-01 10:21:07 +02005726 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08005727 tp->mac_version == RTL_GIGA_MAC_VER_16)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005728 pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06005729 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02005730
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005731 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang1a964642013-04-01 22:23:41 +00005732
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005733 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005734 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
hayeswang1a964642013-04-01 22:23:41 +00005735
Francois Romieu2857ffb2008-08-02 21:08:49 +02005736 switch (tp->mac_version) {
5737 case RTL_GIGA_MAC_VER_07:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005738 rtl_hw_start_8102e_1(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005739 break;
5740
5741 case RTL_GIGA_MAC_VER_08:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005742 rtl_hw_start_8102e_3(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005743 break;
5744
5745 case RTL_GIGA_MAC_VER_09:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005746 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005747 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08005748
5749 case RTL_GIGA_MAC_VER_29:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005750 rtl_hw_start_8105e_1(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005751 break;
5752 case RTL_GIGA_MAC_VER_30:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005753 rtl_hw_start_8105e_2(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005754 break;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005755
5756 case RTL_GIGA_MAC_VER_37:
5757 rtl_hw_start_8402(tp);
5758 break;
Hayes Wang5598bfe2012-07-02 17:23:21 +08005759
5760 case RTL_GIGA_MAC_VER_39:
5761 rtl_hw_start_8106(tp);
5762 break;
hayeswang58152cd2013-04-01 22:23:42 +00005763 case RTL_GIGA_MAC_VER_43:
5764 rtl_hw_start_8168g_2(tp);
5765 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005766 case RTL_GIGA_MAC_VER_47:
5767 case RTL_GIGA_MAC_VER_48:
5768 rtl_hw_start_8168h_1(tp);
5769 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02005770 }
5771
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005772 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005773}
5774
5775static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
5776{
Francois Romieud58d46b2011-05-03 16:38:29 +02005777 struct rtl8169_private *tp = netdev_priv(dev);
5778
Francois Romieud58d46b2011-05-03 16:38:29 +02005779 if (new_mtu > ETH_DATA_LEN)
5780 rtl_hw_jumbo_enable(tp);
5781 else
5782 rtl_hw_jumbo_disable(tp);
5783
Linus Torvalds1da177e2005-04-16 15:20:36 -07005784 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00005785 netdev_update_features(dev);
5786
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00005787 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005788}
5789
5790static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
5791{
Al Viro95e09182007-12-22 18:55:39 +00005792 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005793 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
5794}
5795
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005796static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
5797 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005798{
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005799 dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
5800 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005801
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005802 kfree(*data_buff);
5803 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005804 rtl8169_make_unusable_by_asic(desc);
5805}
5806
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005807static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005808{
5809 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
5810
Alexander Duycka0750132014-12-11 15:02:17 -08005811 /* Force memory writes to complete before releasing descriptor */
5812 dma_wmb();
5813
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005814 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005815}
5816
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005817static inline void *rtl8169_align(void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005818{
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005819 return (void *)ALIGN((long)data, 16);
5820}
5821
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005822static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
5823 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005824{
5825 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005826 dma_addr_t mapping;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005827 struct device *d = tp_to_dev(tp);
Heiner Kallweitd3b404c2018-04-17 23:22:14 +02005828 int node = dev_to_node(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005829
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005830 data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005831 if (!data)
5832 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01005833
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005834 if (rtl8169_align(data) != data) {
5835 kfree(data);
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005836 data = kmalloc_node(R8169_RX_BUF_SIZE + 15, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005837 if (!data)
5838 return NULL;
5839 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005840
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005841 mapping = dma_map_single(d, rtl8169_align(data), R8169_RX_BUF_SIZE,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00005842 DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005843 if (unlikely(dma_mapping_error(d, mapping))) {
5844 if (net_ratelimit())
5845 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005846 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005847 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005848
Heiner Kallweitd731af72018-04-17 23:26:41 +02005849 desc->addr = cpu_to_le64(mapping);
5850 rtl8169_mark_to_asic(desc);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005851 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005852
5853err_out:
5854 kfree(data);
5855 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005856}
5857
5858static void rtl8169_rx_clear(struct rtl8169_private *tp)
5859{
Francois Romieu07d3f512007-02-21 22:40:46 +01005860 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005861
5862 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005863 if (tp->Rx_databuff[i]) {
5864 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005865 tp->RxDescArray + i);
5866 }
5867 }
5868}
5869
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005870static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005871{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005872 desc->opts1 |= cpu_to_le32(RingEnd);
5873}
Francois Romieu5b0384f2006-08-16 16:00:01 +02005874
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005875static int rtl8169_rx_fill(struct rtl8169_private *tp)
5876{
5877 unsigned int i;
5878
5879 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005880 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02005881
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005882 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005883 if (!data) {
5884 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005885 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005886 }
5887 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005888 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005889
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005890 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
5891 return 0;
5892
5893err_out:
5894 rtl8169_rx_clear(tp);
5895 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005896}
5897
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005898static int rtl8169_init_ring(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005899{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005900 rtl8169_init_ring_indexes(tp);
5901
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005902 memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
5903 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005904
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005905 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005906}
5907
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005908static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005909 struct TxDesc *desc)
5910{
5911 unsigned int len = tx_skb->len;
5912
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005913 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
5914
Linus Torvalds1da177e2005-04-16 15:20:36 -07005915 desc->opts1 = 0x00;
5916 desc->opts2 = 0x00;
5917 desc->addr = 0x00;
5918 tx_skb->len = 0;
5919}
5920
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005921static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
5922 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005923{
5924 unsigned int i;
5925
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005926 for (i = 0; i < n; i++) {
5927 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005928 struct ring_info *tx_skb = tp->tx_skb + entry;
5929 unsigned int len = tx_skb->len;
5930
5931 if (len) {
5932 struct sk_buff *skb = tx_skb->skb;
5933
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005934 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005935 tp->TxDescArray + entry);
5936 if (skb) {
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07005937 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005938 tx_skb->skb = NULL;
5939 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005940 }
5941 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005942}
5943
5944static void rtl8169_tx_clear(struct rtl8169_private *tp)
5945{
5946 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005947 tp->cur_tx = tp->dirty_tx = 0;
5948}
5949
Francois Romieu4422bcd2012-01-26 11:23:32 +01005950static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005951{
David Howellsc4028952006-11-22 14:57:56 +00005952 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01005953 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005954
Francois Romieuda78dbf2012-01-26 14:18:23 +01005955 napi_disable(&tp->napi);
5956 netif_stop_queue(dev);
5957 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005958
françois romieuc7c2c392011-12-04 20:30:52 +00005959 rtl8169_hw_reset(tp);
5960
Francois Romieu56de4142011-03-15 17:29:31 +01005961 for (i = 0; i < NUM_RX_DESC; i++)
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005962 rtl8169_mark_to_asic(tp->RxDescArray + i);
Francois Romieu56de4142011-03-15 17:29:31 +01005963
Linus Torvalds1da177e2005-04-16 15:20:36 -07005964 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00005965 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005966
Francois Romieuda78dbf2012-01-26 14:18:23 +01005967 napi_enable(&tp->napi);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005968 rtl_hw_start(tp);
Francois Romieu56de4142011-03-15 17:29:31 +01005969 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005970}
5971
5972static void rtl8169_tx_timeout(struct net_device *dev)
5973{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005974 struct rtl8169_private *tp = netdev_priv(dev);
5975
5976 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005977}
5978
5979static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07005980 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005981{
5982 struct skb_shared_info *info = skb_shinfo(skb);
5983 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005984 struct TxDesc *uninitialized_var(txd);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005985 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005986
5987 entry = tp->cur_tx;
5988 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00005989 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005990 dma_addr_t mapping;
5991 u32 status, len;
5992 void *addr;
5993
5994 entry = (entry + 1) % NUM_TX_DESC;
5995
5996 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00005997 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00005998 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005999 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006000 if (unlikely(dma_mapping_error(d, mapping))) {
6001 if (net_ratelimit())
6002 netif_err(tp, drv, tp->dev,
6003 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006004 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006005 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006006
Francois Romieucecb5fd2011-04-01 10:21:07 +02006007 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07006008 status = opts[0] | len |
6009 (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006010
6011 txd->opts1 = cpu_to_le32(status);
Francois Romieu2b7b4312011-04-18 22:53:24 -07006012 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006013 txd->addr = cpu_to_le64(mapping);
6014
6015 tp->tx_skb[entry].len = len;
6016 }
6017
6018 if (cur_frag) {
6019 tp->tx_skb[entry].skb = skb;
6020 txd->opts1 |= cpu_to_le32(LastFrag);
6021 }
6022
6023 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006024
6025err_out:
6026 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
6027 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006028}
6029
françois romieub423e9a2013-05-18 01:24:46 +00006030static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
6031{
6032 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
6033}
6034
hayeswange9746042014-07-11 16:25:58 +08006035static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6036 struct net_device *dev);
6037/* r8169_csum_workaround()
6038 * The hw limites the value the transport offset. When the offset is out of the
6039 * range, calculate the checksum by sw.
6040 */
6041static void r8169_csum_workaround(struct rtl8169_private *tp,
6042 struct sk_buff *skb)
6043{
6044 if (skb_shinfo(skb)->gso_size) {
6045 netdev_features_t features = tp->dev->features;
6046 struct sk_buff *segs, *nskb;
6047
6048 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
6049 segs = skb_gso_segment(skb, features);
6050 if (IS_ERR(segs) || !segs)
6051 goto drop;
6052
6053 do {
6054 nskb = segs;
6055 segs = segs->next;
6056 nskb->next = NULL;
6057 rtl8169_start_xmit(nskb, tp->dev);
6058 } while (segs);
6059
Alexander Duyckeb781392015-05-01 10:34:44 -07006060 dev_consume_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006061 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6062 if (skb_checksum_help(skb) < 0)
6063 goto drop;
6064
6065 rtl8169_start_xmit(skb, tp->dev);
6066 } else {
6067 struct net_device_stats *stats;
6068
6069drop:
6070 stats = &tp->dev->stats;
6071 stats->tx_dropped++;
Alexander Duyckeb781392015-05-01 10:34:44 -07006072 dev_kfree_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006073 }
6074}
6075
6076/* msdn_giant_send_check()
6077 * According to the document of microsoft, the TCP Pseudo Header excludes the
6078 * packet length for IPv6 TCP large packets.
6079 */
6080static int msdn_giant_send_check(struct sk_buff *skb)
6081{
6082 const struct ipv6hdr *ipv6h;
6083 struct tcphdr *th;
6084 int ret;
6085
6086 ret = skb_cow_head(skb, 0);
6087 if (ret)
6088 return ret;
6089
6090 ipv6h = ipv6_hdr(skb);
6091 th = tcp_hdr(skb);
6092
6093 th->check = 0;
6094 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
6095
6096 return ret;
6097}
6098
hayeswang5888d3f2014-07-11 16:25:56 +08006099static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
6100 struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006101{
Michał Mirosław350fb322011-04-08 06:35:56 +00006102 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006103
Francois Romieu2b7b4312011-04-18 22:53:24 -07006104 if (mss) {
6105 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08006106 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
6107 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6108 const struct iphdr *ip = ip_hdr(skb);
6109
6110 if (ip->protocol == IPPROTO_TCP)
6111 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
6112 else if (ip->protocol == IPPROTO_UDP)
6113 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
6114 else
6115 WARN_ON_ONCE(1);
6116 }
6117
6118 return true;
6119}
6120
6121static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
6122 struct sk_buff *skb, u32 *opts)
6123{
hayeswangbdfa4ed2014-07-11 16:25:57 +08006124 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08006125 u32 mss = skb_shinfo(skb)->gso_size;
6126
6127 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08006128 if (transport_offset > GTTCPHO_MAX) {
6129 netif_warn(tp, tx_err, tp->dev,
6130 "Invalid transport offset 0x%x for TSO\n",
6131 transport_offset);
6132 return false;
6133 }
6134
Heiner Kallweit4ff36462018-05-02 21:40:02 +02006135 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08006136 case htons(ETH_P_IP):
6137 opts[0] |= TD1_GTSENV4;
6138 break;
6139
6140 case htons(ETH_P_IPV6):
6141 if (msdn_giant_send_check(skb))
6142 return false;
6143
6144 opts[0] |= TD1_GTSENV6;
6145 break;
6146
6147 default:
6148 WARN_ON_ONCE(1);
6149 break;
6150 }
6151
hayeswangbdfa4ed2014-07-11 16:25:57 +08006152 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08006153 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006154 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08006155 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006156
françois romieub423e9a2013-05-18 01:24:46 +00006157 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006158 return !(skb_checksum_help(skb) || eth_skb_pad(skb));
françois romieub423e9a2013-05-18 01:24:46 +00006159
hayeswange9746042014-07-11 16:25:58 +08006160 if (transport_offset > TCPHO_MAX) {
6161 netif_warn(tp, tx_err, tp->dev,
6162 "Invalid transport offset 0x%x\n",
6163 transport_offset);
6164 return false;
6165 }
6166
Heiner Kallweit4ff36462018-05-02 21:40:02 +02006167 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08006168 case htons(ETH_P_IP):
6169 opts[1] |= TD1_IPv4_CS;
6170 ip_protocol = ip_hdr(skb)->protocol;
6171 break;
6172
6173 case htons(ETH_P_IPV6):
6174 opts[1] |= TD1_IPv6_CS;
6175 ip_protocol = ipv6_hdr(skb)->nexthdr;
6176 break;
6177
6178 default:
6179 ip_protocol = IPPROTO_RAW;
6180 break;
6181 }
6182
6183 if (ip_protocol == IPPROTO_TCP)
6184 opts[1] |= TD1_TCP_CS;
6185 else if (ip_protocol == IPPROTO_UDP)
6186 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006187 else
6188 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08006189
6190 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00006191 } else {
6192 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006193 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006194 }
hayeswang5888d3f2014-07-11 16:25:56 +08006195
françois romieub423e9a2013-05-18 01:24:46 +00006196 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006197}
6198
Stephen Hemminger613573252009-08-31 19:50:58 +00006199static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6200 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006201{
6202 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006203 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006204 struct TxDesc *txd = tp->TxDescArray + entry;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006205 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006206 dma_addr_t mapping;
6207 u32 status, len;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006208 u32 opts[2];
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006209 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02006210
Julien Ducourthial477206a2012-05-09 00:00:06 +02006211 if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006212 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006213 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006214 }
6215
6216 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006217 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006218
françois romieub423e9a2013-05-18 01:24:46 +00006219 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
6220 opts[0] = DescOwn;
6221
hayeswange9746042014-07-11 16:25:58 +08006222 if (!tp->tso_csum(tp, skb, opts)) {
6223 r8169_csum_workaround(tp, skb);
6224 return NETDEV_TX_OK;
6225 }
françois romieub423e9a2013-05-18 01:24:46 +00006226
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006227 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006228 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006229 if (unlikely(dma_mapping_error(d, mapping))) {
6230 if (net_ratelimit())
6231 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006232 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006233 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006234
6235 tp->tx_skb[entry].len = len;
6236 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006237
Francois Romieu2b7b4312011-04-18 22:53:24 -07006238 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006239 if (frags < 0)
6240 goto err_dma_1;
6241 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07006242 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006243 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07006244 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006245 tp->tx_skb[entry].skb = skb;
6246 }
6247
Francois Romieu2b7b4312011-04-18 22:53:24 -07006248 txd->opts2 = cpu_to_le32(opts[1]);
6249
Richard Cochran5047fb52012-03-10 07:29:42 +00006250 skb_tx_timestamp(skb);
6251
Alexander Duycka0750132014-12-11 15:02:17 -08006252 /* Force memory writes to complete before releasing descriptor */
6253 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006254
Francois Romieucecb5fd2011-04-01 10:21:07 +02006255 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07006256 status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006257 txd->opts1 = cpu_to_le32(status);
6258
Alexander Duycka0750132014-12-11 15:02:17 -08006259 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00006260 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006261
Alexander Duycka0750132014-12-11 15:02:17 -08006262 tp->cur_tx += frags + 1;
6263
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006264 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006265
David S. Miller87cda7c2015-02-22 15:54:29 -05006266 mmiowb();
Francois Romieuda78dbf2012-01-26 14:18:23 +01006267
David S. Miller87cda7c2015-02-22 15:54:29 -05006268 if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Francois Romieuae1f23f2012-01-31 00:00:19 +01006269 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
6270 * not miss a ring update when it notices a stopped queue.
6271 */
6272 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006273 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01006274 /* Sync with rtl_tx:
6275 * - publish queue status and cur_tx ring index (write barrier)
6276 * - refresh dirty_tx ring index (read barrier).
6277 * May the current thread have a pessimistic view of the ring
6278 * status and forget to wake up queue, a racing rtl_tx thread
6279 * can't.
6280 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006281 smp_mb();
Julien Ducourthial477206a2012-05-09 00:00:06 +02006282 if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006283 netif_wake_queue(dev);
6284 }
6285
Stephen Hemminger613573252009-08-31 19:50:58 +00006286 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006287
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006288err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006289 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006290err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07006291 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006292 dev->stats.tx_dropped++;
6293 return NETDEV_TX_OK;
6294
6295err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07006296 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006297 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00006298 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006299}
6300
6301static void rtl8169_pcierr_interrupt(struct net_device *dev)
6302{
6303 struct rtl8169_private *tp = netdev_priv(dev);
6304 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006305 u16 pci_status, pci_cmd;
6306
6307 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
6308 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
6309
Joe Perchesbf82c182010-02-09 11:49:50 +00006310 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
6311 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006312
6313 /*
6314 * The recovery sequence below admits a very elaborated explanation:
6315 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01006316 * - I did not see what else could be done;
6317 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006318 *
6319 * Feel free to adjust to your needs.
6320 */
Francois Romieua27993f2006-12-18 00:04:19 +01006321 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01006322 pci_cmd &= ~PCI_COMMAND_PARITY;
6323 else
6324 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
6325
6326 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006327
6328 pci_write_config_word(pdev, PCI_STATUS,
6329 pci_status & (PCI_STATUS_DETECTED_PARITY |
6330 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
6331 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
6332
6333 /* The infamous DAC f*ckup only happens at boot time */
Timo Teräs9fba0812013-01-15 21:01:24 +00006334 if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006335 netif_info(tp, intr, dev, "disabling PCI DAC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006336 tp->cp_cmd &= ~PCIDAC;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006337 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006338 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006339 }
6340
françois romieue6de30d2011-01-03 15:08:37 +00006341 rtl8169_hw_reset(tp);
Francois Romieud03902b2006-11-23 00:00:42 +01006342
Francois Romieu98ddf982012-01-31 10:47:34 +01006343 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006344}
6345
Francois Romieuda78dbf2012-01-26 14:18:23 +01006346static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006347{
6348 unsigned int dirty_tx, tx_left;
6349
Linus Torvalds1da177e2005-04-16 15:20:36 -07006350 dirty_tx = tp->dirty_tx;
6351 smp_rmb();
6352 tx_left = tp->cur_tx - dirty_tx;
6353
6354 while (tx_left > 0) {
6355 unsigned int entry = dirty_tx % NUM_TX_DESC;
6356 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006357 u32 status;
6358
Linus Torvalds1da177e2005-04-16 15:20:36 -07006359 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
6360 if (status & DescOwn)
6361 break;
6362
Alexander Duycka0750132014-12-11 15:02:17 -08006363 /* This barrier is needed to keep us from reading
6364 * any other fields out of the Tx descriptor until
6365 * we know the status of DescOwn
6366 */
6367 dma_rmb();
6368
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006369 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006370 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006371 if (status & LastFrag) {
David S. Miller87cda7c2015-02-22 15:54:29 -05006372 u64_stats_update_begin(&tp->tx_stats.syncp);
6373 tp->tx_stats.packets++;
6374 tp->tx_stats.bytes += tx_skb->skb->len;
6375 u64_stats_update_end(&tp->tx_stats.syncp);
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07006376 dev_consume_skb_any(tx_skb->skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006377 tx_skb->skb = NULL;
6378 }
6379 dirty_tx++;
6380 tx_left--;
6381 }
6382
6383 if (tp->dirty_tx != dirty_tx) {
6384 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01006385 /* Sync with rtl8169_start_xmit:
6386 * - publish dirty_tx ring index (write barrier)
6387 * - refresh cur_tx ring index and queue status (read barrier)
6388 * May the current thread miss the stopped queue condition,
6389 * a racing xmit thread can only have a right view of the
6390 * ring status.
6391 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006392 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006393 if (netif_queue_stopped(dev) &&
Julien Ducourthial477206a2012-05-09 00:00:06 +02006394 TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006395 netif_wake_queue(dev);
6396 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02006397 /*
6398 * 8168 hack: TxPoll requests are lost when the Tx packets are
6399 * too close. Let's kick an extra TxPoll request when a burst
6400 * of start_xmit activity is detected (if it is not detected,
6401 * it is slow enough). -- FR
6402 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006403 if (tp->cur_tx != dirty_tx)
6404 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006405 }
6406}
6407
Francois Romieu126fa4b2005-05-12 20:09:17 -04006408static inline int rtl8169_fragmented_frame(u32 status)
6409{
6410 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
6411}
6412
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006413static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006414{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006415 u32 status = opts1 & RxProtoMask;
6416
6417 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00006418 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006419 skb->ip_summed = CHECKSUM_UNNECESSARY;
6420 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006421 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006422}
6423
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006424static struct sk_buff *rtl8169_try_rx_copy(void *data,
6425 struct rtl8169_private *tp,
6426 int pkt_size,
6427 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006428{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02006429 struct sk_buff *skb;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006430 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006431
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006432 data = rtl8169_align(data);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006433 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006434 prefetch(data);
Alexander Duycke2338f82014-12-09 19:41:09 -08006435 skb = napi_alloc_skb(&tp->napi, pkt_size);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006436 if (skb)
Heiner Kallweit8a67aa82018-04-17 23:19:07 +02006437 skb_copy_to_linear_data(skb, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006438 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
6439
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006440 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006441}
6442
Francois Romieuda78dbf2012-01-26 14:18:23 +01006443static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006444{
6445 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006446 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006447
Linus Torvalds1da177e2005-04-16 15:20:36 -07006448 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006449
Timo Teräs9fba0812013-01-15 21:01:24 +00006450 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006451 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006452 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006453 u32 status;
6454
Heiner Kallweit62028062018-04-17 23:30:29 +02006455 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006456 if (status & DescOwn)
6457 break;
Alexander Duycka0750132014-12-11 15:02:17 -08006458
6459 /* This barrier is needed to keep us from reading
6460 * any other fields out of the Rx descriptor until
6461 * we know the status of DescOwn
6462 */
6463 dma_rmb();
6464
Richard Dawe4dcb7d32005-05-27 21:12:00 +02006465 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006466 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
6467 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006468 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006469 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02006470 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006471 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02006472 dev->stats.rx_crc_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006473 /* RxFOVF is a reserved bit on later chip versions */
6474 if (tp->mac_version == RTL_GIGA_MAC_VER_01 &&
6475 status & RxFOVF) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006476 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006477 dev->stats.rx_fifo_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006478 } else if (status & (RxRUNT | RxCRC) &&
6479 !(status & RxRWT) &&
6480 dev->features & NETIF_F_RXALL) {
Ben Greear6bbe0212012-02-10 15:04:33 +00006481 goto process_pkt;
Heiner Kallweit62028062018-04-17 23:30:29 +02006482 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006483 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006484 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00006485 dma_addr_t addr;
6486 int pkt_size;
6487
6488process_pkt:
6489 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00006490 if (likely(!(dev->features & NETIF_F_RXFCS)))
6491 pkt_size = (status & 0x00003fff) - 4;
6492 else
6493 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006494
Francois Romieu126fa4b2005-05-12 20:09:17 -04006495 /*
6496 * The driver does not support incoming fragmented
6497 * frames. They are seen as a symptom of over-mtu
6498 * sized frames.
6499 */
6500 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02006501 dev->stats.rx_dropped++;
6502 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00006503 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006504 }
6505
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006506 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
6507 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006508 if (!skb) {
6509 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00006510 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006511 }
6512
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006513 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006514 skb_put(skb, pkt_size);
6515 skb->protocol = eth_type_trans(skb, dev);
6516
Francois Romieu7a8fc772011-03-01 17:18:33 +01006517 rtl8169_rx_vlan_tag(desc, skb);
6518
françois romieu39174292015-11-11 23:35:18 +01006519 if (skb->pkt_type == PACKET_MULTICAST)
6520 dev->stats.multicast++;
6521
Francois Romieu56de4142011-03-15 17:29:31 +01006522 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006523
Junchang Wang8027aa22012-03-04 23:30:32 +01006524 u64_stats_update_begin(&tp->rx_stats.syncp);
6525 tp->rx_stats.packets++;
6526 tp->rx_stats.bytes += pkt_size;
6527 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006528 }
françois romieuce11ff52013-01-24 13:30:06 +00006529release_descriptor:
6530 desc->opts2 = 0;
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006531 rtl8169_mark_to_asic(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006532 }
6533
6534 count = cur_rx - tp->cur_rx;
6535 tp->cur_rx = cur_rx;
6536
Linus Torvalds1da177e2005-04-16 15:20:36 -07006537 return count;
6538}
6539
Francois Romieu07d3f512007-02-21 22:40:46 +01006540static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006541{
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006542 struct rtl8169_private *tp = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006543 int handled = 0;
Francois Romieu9085cdfa2012-01-26 12:59:08 +01006544 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006545
Francois Romieu9085cdfa2012-01-26 12:59:08 +01006546 status = rtl_get_events(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006547 if (status && status != 0xffff) {
6548 status &= RTL_EVENT_NAPI | tp->event_slow;
6549 if (status) {
6550 handled = 1;
françois romieu811fd302011-12-04 20:30:45 +00006551
Francois Romieuda78dbf2012-01-26 14:18:23 +01006552 rtl_irq_disable(tp);
Heiner Kallweit9a899a32018-04-17 23:21:01 +02006553 napi_schedule_irqoff(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006554 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006555 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006556 return IRQ_RETVAL(handled);
6557}
6558
Francois Romieuda78dbf2012-01-26 14:18:23 +01006559/*
6560 * Workqueue context.
6561 */
6562static void rtl_slow_event_work(struct rtl8169_private *tp)
6563{
6564 struct net_device *dev = tp->dev;
6565 u16 status;
6566
6567 status = rtl_get_events(tp) & tp->event_slow;
6568 rtl_ack_events(tp, status);
6569
6570 if (unlikely(status & RxFIFOOver)) {
6571 switch (tp->mac_version) {
6572 /* Work around for rx fifo overflow */
6573 case RTL_GIGA_MAC_VER_11:
6574 netif_stop_queue(dev);
Francois Romieu934714d2012-01-31 11:09:21 +01006575 /* XXX - Hack alert. See rtl_task(). */
6576 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006577 default:
6578 break;
6579 }
6580 }
6581
6582 if (unlikely(status & SYSErr))
6583 rtl8169_pcierr_interrupt(dev);
6584
6585 if (status & LinkChg)
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006586 phy_mac_interrupt(dev->phydev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006587
françois romieu7dbb4912012-06-09 10:53:16 +00006588 rtl_irq_enable_all(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006589}
6590
Francois Romieu4422bcd2012-01-26 11:23:32 +01006591static void rtl_task(struct work_struct *work)
6592{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006593 static const struct {
6594 int bitnr;
6595 void (*action)(struct rtl8169_private *);
6596 } rtl_work[] = {
Francois Romieu934714d2012-01-31 11:09:21 +01006597 /* XXX - keep rtl_slow_event_work() as first element. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006598 { RTL_FLAG_TASK_SLOW_PENDING, rtl_slow_event_work },
6599 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
Francois Romieuda78dbf2012-01-26 14:18:23 +01006600 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01006601 struct rtl8169_private *tp =
6602 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006603 struct net_device *dev = tp->dev;
6604 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01006605
Francois Romieuda78dbf2012-01-26 14:18:23 +01006606 rtl_lock_work(tp);
6607
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006608 if (!netif_running(dev) ||
6609 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01006610 goto out_unlock;
6611
6612 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
6613 bool pending;
6614
Francois Romieuda78dbf2012-01-26 14:18:23 +01006615 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006616 if (pending)
6617 rtl_work[i].action(tp);
6618 }
6619
6620out_unlock:
6621 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01006622}
6623
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006624static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006625{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006626 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
6627 struct net_device *dev = tp->dev;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006628 u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
6629 int work_done= 0;
6630 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006631
Francois Romieuda78dbf2012-01-26 14:18:23 +01006632 status = rtl_get_events(tp);
6633 rtl_ack_events(tp, status & ~tp->event_slow);
6634
6635 if (status & RTL_EVENT_NAPI_RX)
6636 work_done = rtl_rx(dev, tp, (u32) budget);
6637
6638 if (status & RTL_EVENT_NAPI_TX)
6639 rtl_tx(dev, tp);
6640
6641 if (status & tp->event_slow) {
6642 enable_mask &= ~tp->event_slow;
6643
6644 rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
6645 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006646
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006647 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08006648 napi_complete_done(napi, work_done);
David Dillowf11a3772009-05-22 15:29:34 +00006649
Francois Romieuda78dbf2012-01-26 14:18:23 +01006650 rtl_irq_enable(tp, enable_mask);
6651 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006652 }
6653
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006654 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006655}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006656
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006657static void rtl8169_rx_missed(struct net_device *dev)
Francois Romieu523a6092008-09-10 22:28:56 +02006658{
6659 struct rtl8169_private *tp = netdev_priv(dev);
6660
6661 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
6662 return;
6663
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006664 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
6665 RTL_W32(tp, RxMissed, 0);
Francois Romieu523a6092008-09-10 22:28:56 +02006666}
6667
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006668static void r8169_phylink_handler(struct net_device *ndev)
6669{
6670 struct rtl8169_private *tp = netdev_priv(ndev);
6671
6672 if (netif_carrier_ok(ndev)) {
6673 rtl_link_chg_patch(tp);
6674 pm_request_resume(&tp->pci_dev->dev);
6675 } else {
6676 pm_runtime_idle(&tp->pci_dev->dev);
6677 }
6678
6679 if (net_ratelimit())
6680 phy_print_status(ndev->phydev);
6681}
6682
6683static int r8169_phy_connect(struct rtl8169_private *tp)
6684{
6685 struct phy_device *phydev = mdiobus_get_phy(tp->mii_bus, 0);
6686 phy_interface_t phy_mode;
6687 int ret;
6688
6689 phy_mode = tp->mii.supports_gmii ? PHY_INTERFACE_MODE_GMII :
6690 PHY_INTERFACE_MODE_MII;
6691
6692 ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
6693 phy_mode);
6694 if (ret)
6695 return ret;
6696
6697 if (!tp->mii.supports_gmii)
6698 phy_set_max_speed(phydev, SPEED_100);
6699
6700 /* Ensure to advertise everything, incl. pause */
6701 phydev->advertising = phydev->supported;
6702
6703 phy_attached_info(phydev);
6704
6705 return 0;
6706}
6707
Linus Torvalds1da177e2005-04-16 15:20:36 -07006708static void rtl8169_down(struct net_device *dev)
6709{
6710 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006711
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006712 phy_stop(dev->phydev);
6713
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01006714 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006715 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006716
Hayes Wang92fc43b2011-07-06 15:58:03 +08006717 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006718 /*
6719 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01006720 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
6721 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006722 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006723 rtl8169_rx_missed(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006724
Linus Torvalds1da177e2005-04-16 15:20:36 -07006725 /* Give a racing hard_start_xmit a few cycles to complete. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006726 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006727
Linus Torvalds1da177e2005-04-16 15:20:36 -07006728 rtl8169_tx_clear(tp);
6729
6730 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00006731
6732 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006733}
6734
6735static int rtl8169_close(struct net_device *dev)
6736{
6737 struct rtl8169_private *tp = netdev_priv(dev);
6738 struct pci_dev *pdev = tp->pci_dev;
6739
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006740 pm_runtime_get_sync(&pdev->dev);
6741
Francois Romieucecb5fd2011-04-01 10:21:07 +02006742 /* Update counters before going down */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006743 rtl8169_update_counters(tp);
Ivan Vecera355423d2009-02-06 21:49:57 -08006744
Francois Romieuda78dbf2012-01-26 14:18:23 +01006745 rtl_lock_work(tp);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006746 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006747
Linus Torvalds1da177e2005-04-16 15:20:36 -07006748 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006749 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006750
Lekensteyn4ea72442013-07-22 09:53:30 +02006751 cancel_work_sync(&tp->wk.work);
6752
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006753 phy_disconnect(dev->phydev);
6754
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006755 pci_free_irq(pdev, 0, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006756
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00006757 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6758 tp->RxPhyAddr);
6759 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6760 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006761 tp->TxDescArray = NULL;
6762 tp->RxDescArray = NULL;
6763
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006764 pm_runtime_put_sync(&pdev->dev);
6765
Linus Torvalds1da177e2005-04-16 15:20:36 -07006766 return 0;
6767}
6768
Francois Romieudc1c00c2012-03-08 10:06:18 +01006769#ifdef CONFIG_NET_POLL_CONTROLLER
6770static void rtl8169_netpoll(struct net_device *dev)
6771{
6772 struct rtl8169_private *tp = netdev_priv(dev);
6773
Ville Syrjälä6d8b8342018-06-20 15:01:53 +03006774 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
Francois Romieudc1c00c2012-03-08 10:06:18 +01006775}
6776#endif
6777
Francois Romieudf43ac72012-03-08 09:48:40 +01006778static int rtl_open(struct net_device *dev)
6779{
6780 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006781 struct pci_dev *pdev = tp->pci_dev;
6782 int retval = -ENOMEM;
6783
6784 pm_runtime_get_sync(&pdev->dev);
6785
6786 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02006787 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01006788 * dma_alloc_coherent provides more.
6789 */
6790 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
6791 &tp->TxPhyAddr, GFP_KERNEL);
6792 if (!tp->TxDescArray)
6793 goto err_pm_runtime_put;
6794
6795 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
6796 &tp->RxPhyAddr, GFP_KERNEL);
6797 if (!tp->RxDescArray)
6798 goto err_free_tx_0;
6799
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006800 retval = rtl8169_init_ring(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006801 if (retval < 0)
6802 goto err_free_rx_1;
6803
6804 INIT_WORK(&tp->wk.work, rtl_task);
6805
6806 smp_mb();
6807
6808 rtl_request_firmware(tp);
6809
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006810 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006811 dev->name);
Francois Romieudf43ac72012-03-08 09:48:40 +01006812 if (retval < 0)
6813 goto err_release_fw_2;
6814
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006815 retval = r8169_phy_connect(tp);
6816 if (retval)
6817 goto err_free_irq;
6818
Francois Romieudf43ac72012-03-08 09:48:40 +01006819 rtl_lock_work(tp);
6820
6821 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6822
6823 napi_enable(&tp->napi);
6824
6825 rtl8169_init_phy(dev, tp);
6826
Francois Romieudf43ac72012-03-08 09:48:40 +01006827 rtl_pll_power_up(tp);
6828
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006829 rtl_hw_start(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006830
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006831 if (!rtl8169_init_counter_offsets(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006832 netif_warn(tp, hw, dev, "counter reset/update failed\n");
6833
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006834 phy_start(dev->phydev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006835 netif_start_queue(dev);
6836
6837 rtl_unlock_work(tp);
6838
Heiner Kallweita92a0842018-01-08 21:39:13 +01006839 pm_runtime_put_sync(&pdev->dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006840out:
6841 return retval;
6842
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006843err_free_irq:
6844 pci_free_irq(pdev, 0, tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006845err_release_fw_2:
6846 rtl_release_firmware(tp);
6847 rtl8169_rx_clear(tp);
6848err_free_rx_1:
6849 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6850 tp->RxPhyAddr);
6851 tp->RxDescArray = NULL;
6852err_free_tx_0:
6853 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6854 tp->TxPhyAddr);
6855 tp->TxDescArray = NULL;
6856err_pm_runtime_put:
6857 pm_runtime_put_noidle(&pdev->dev);
6858 goto out;
6859}
6860
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006861static void
Junchang Wang8027aa22012-03-04 23:30:32 +01006862rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006863{
6864 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006865 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02006866 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01006867 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006868
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006869 pm_runtime_get_noresume(&pdev->dev);
6870
6871 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006872 rtl8169_rx_missed(dev);
Francois Romieu5b0384f2006-08-16 16:00:01 +02006873
Junchang Wang8027aa22012-03-04 23:30:32 +01006874 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006875 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006876 stats->rx_packets = tp->rx_stats.packets;
6877 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006878 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006879
Junchang Wang8027aa22012-03-04 23:30:32 +01006880 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006881 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006882 stats->tx_packets = tp->tx_stats.packets;
6883 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006884 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006885
6886 stats->rx_dropped = dev->stats.rx_dropped;
6887 stats->tx_dropped = dev->stats.tx_dropped;
6888 stats->rx_length_errors = dev->stats.rx_length_errors;
6889 stats->rx_errors = dev->stats.rx_errors;
6890 stats->rx_crc_errors = dev->stats.rx_crc_errors;
6891 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
6892 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02006893 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01006894
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006895 /*
6896 * Fetch additonal counter values missing in stats collected by driver
6897 * from tally counters.
6898 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006899 if (pm_runtime_active(&pdev->dev))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006900 rtl8169_update_counters(tp);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006901
6902 /*
6903 * Subtract values fetched during initalization.
6904 * See rtl8169_init_counter_offsets for a description why we do that.
6905 */
Corinna Vinschen42020322015-09-10 10:47:35 +02006906 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006907 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02006908 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006909 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02006910 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006911 le16_to_cpu(tp->tc_offset.tx_aborted);
6912
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006913 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006914}
6915
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006916static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01006917{
françois romieu065c27c2011-01-03 15:08:12 +00006918 struct rtl8169_private *tp = netdev_priv(dev);
6919
Francois Romieu5d06a992006-02-23 00:47:58 +01006920 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006921 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01006922
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006923 phy_stop(dev->phydev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006924 netif_device_detach(dev);
6925 netif_stop_queue(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006926
6927 rtl_lock_work(tp);
6928 napi_disable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006929 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006930 rtl_unlock_work(tp);
6931
6932 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006933}
Francois Romieu5d06a992006-02-23 00:47:58 +01006934
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006935#ifdef CONFIG_PM
6936
6937static int rtl8169_suspend(struct device *device)
6938{
6939 struct pci_dev *pdev = to_pci_dev(device);
6940 struct net_device *dev = pci_get_drvdata(pdev);
6941
6942 rtl8169_net_suspend(dev);
Francois Romieu1371fa62007-04-02 23:01:11 +02006943
Francois Romieu5d06a992006-02-23 00:47:58 +01006944 return 0;
6945}
6946
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006947static void __rtl8169_resume(struct net_device *dev)
6948{
françois romieu065c27c2011-01-03 15:08:12 +00006949 struct rtl8169_private *tp = netdev_priv(dev);
6950
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006951 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00006952
6953 rtl_pll_power_up(tp);
Heiner Kallweit92bad852018-06-24 18:37:36 +02006954 rtl8169_init_phy(dev, tp);
françois romieu065c27c2011-01-03 15:08:12 +00006955
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006956 phy_start(tp->dev->phydev);
6957
Artem Savkovcff4c162012-04-03 10:29:11 +00006958 rtl_lock_work(tp);
6959 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006960 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Artem Savkovcff4c162012-04-03 10:29:11 +00006961 rtl_unlock_work(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006962
Francois Romieu98ddf982012-01-31 10:47:34 +01006963 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006964}
6965
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006966static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01006967{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006968 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieu5d06a992006-02-23 00:47:58 +01006969 struct net_device *dev = pci_get_drvdata(pdev);
6970
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006971 if (netif_running(dev))
6972 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006973
Francois Romieu5d06a992006-02-23 00:47:58 +01006974 return 0;
6975}
6976
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006977static int rtl8169_runtime_suspend(struct device *device)
6978{
6979 struct pci_dev *pdev = to_pci_dev(device);
6980 struct net_device *dev = pci_get_drvdata(pdev);
6981 struct rtl8169_private *tp = netdev_priv(dev);
6982
Heiner Kallweita92a0842018-01-08 21:39:13 +01006983 if (!tp->TxDescArray) {
6984 rtl_pll_power_down(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006985 return 0;
Heiner Kallweita92a0842018-01-08 21:39:13 +01006986 }
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006987
Francois Romieuda78dbf2012-01-26 14:18:23 +01006988 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006989 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006990 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006991
6992 rtl8169_net_suspend(dev);
6993
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006994 /* Update counters before going runtime suspend */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006995 rtl8169_rx_missed(dev);
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006996 rtl8169_update_counters(tp);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006997
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006998 return 0;
6999}
7000
7001static int rtl8169_runtime_resume(struct device *device)
7002{
7003 struct pci_dev *pdev = to_pci_dev(device);
7004 struct net_device *dev = pci_get_drvdata(pdev);
7005 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08007006 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007007
7008 if (!tp->TxDescArray)
7009 return 0;
7010
Francois Romieuda78dbf2012-01-26 14:18:23 +01007011 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007012 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007013 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007014
7015 __rtl8169_resume(dev);
7016
7017 return 0;
7018}
7019
7020static int rtl8169_runtime_idle(struct device *device)
7021{
7022 struct pci_dev *pdev = to_pci_dev(device);
7023 struct net_device *dev = pci_get_drvdata(pdev);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007024
Heiner Kallweita92a0842018-01-08 21:39:13 +01007025 if (!netif_running(dev) || !netif_carrier_ok(dev))
7026 pm_schedule_suspend(device, 10000);
7027
7028 return -EBUSY;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007029}
7030
Alexey Dobriyan47145212009-12-14 18:00:08 -08007031static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02007032 .suspend = rtl8169_suspend,
7033 .resume = rtl8169_resume,
7034 .freeze = rtl8169_suspend,
7035 .thaw = rtl8169_resume,
7036 .poweroff = rtl8169_suspend,
7037 .restore = rtl8169_resume,
7038 .runtime_suspend = rtl8169_runtime_suspend,
7039 .runtime_resume = rtl8169_runtime_resume,
7040 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007041};
7042
7043#define RTL8169_PM_OPS (&rtl8169_pm_ops)
7044
7045#else /* !CONFIG_PM */
7046
7047#define RTL8169_PM_OPS NULL
7048
7049#endif /* !CONFIG_PM */
7050
David S. Miller1805b2f2011-10-24 18:18:09 -04007051static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
7052{
David S. Miller1805b2f2011-10-24 18:18:09 -04007053 /* WoL fails with 8168b when the receiver is disabled. */
7054 switch (tp->mac_version) {
7055 case RTL_GIGA_MAC_VER_11:
7056 case RTL_GIGA_MAC_VER_12:
7057 case RTL_GIGA_MAC_VER_17:
7058 pci_clear_master(tp->pci_dev);
7059
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007060 RTL_W8(tp, ChipCmd, CmdRxEnb);
David S. Miller1805b2f2011-10-24 18:18:09 -04007061 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007062 RTL_R8(tp, ChipCmd);
David S. Miller1805b2f2011-10-24 18:18:09 -04007063 break;
7064 default:
7065 break;
7066 }
7067}
7068
Francois Romieu1765f952008-09-13 17:21:40 +02007069static void rtl_shutdown(struct pci_dev *pdev)
7070{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007071 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00007072 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu1765f952008-09-13 17:21:40 +02007073
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007074 rtl8169_net_suspend(dev);
7075
Francois Romieucecb5fd2011-04-01 10:21:07 +02007076 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08007077 rtl_rar_set(tp, dev->perm_addr);
7078
Hayes Wang92fc43b2011-07-06 15:58:03 +08007079 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00007080
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007081 if (system_state == SYSTEM_POWER_OFF) {
Heiner Kallweit433f9d02018-06-24 18:39:06 +02007082 if (tp->saved_wolopts) {
David S. Miller1805b2f2011-10-24 18:18:09 -04007083 rtl_wol_suspend_quirk(tp);
7084 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00007085 }
7086
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007087 pci_wake_from_d3(pdev, true);
7088 pci_set_power_state(pdev, PCI_D3hot);
7089 }
7090}
Francois Romieu5d06a992006-02-23 00:47:58 +01007091
Bill Pembertonbaf63292012-12-03 09:23:28 -05007092static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01007093{
7094 struct net_device *dev = pci_get_drvdata(pdev);
7095 struct rtl8169_private *tp = netdev_priv(dev);
7096
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007097 if (r8168_check_dash(tp))
Francois Romieue27566e2012-03-08 09:54:01 +01007098 rtl8168_driver_stop(tp);
Francois Romieue27566e2012-03-08 09:54:01 +01007099
Devendra Nagaad1be8d2012-05-31 01:51:20 +00007100 netif_napi_del(&tp->napi);
7101
Francois Romieue27566e2012-03-08 09:54:01 +01007102 unregister_netdev(dev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007103 mdiobus_unregister(tp->mii_bus);
Francois Romieue27566e2012-03-08 09:54:01 +01007104
7105 rtl_release_firmware(tp);
7106
7107 if (pci_dev_run_wake(pdev))
7108 pm_runtime_get_noresume(&pdev->dev);
7109
7110 /* restore original MAC address */
7111 rtl_rar_set(tp, dev->perm_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01007112}
7113
Francois Romieufa9c3852012-03-08 10:01:50 +01007114static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01007115 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01007116 .ndo_stop = rtl8169_close,
7117 .ndo_get_stats64 = rtl8169_get_stats64,
7118 .ndo_start_xmit = rtl8169_start_xmit,
7119 .ndo_tx_timeout = rtl8169_tx_timeout,
7120 .ndo_validate_addr = eth_validate_addr,
7121 .ndo_change_mtu = rtl8169_change_mtu,
7122 .ndo_fix_features = rtl8169_fix_features,
7123 .ndo_set_features = rtl8169_set_features,
7124 .ndo_set_mac_address = rtl_set_mac_address,
7125 .ndo_do_ioctl = rtl8169_ioctl,
7126 .ndo_set_rx_mode = rtl_set_rx_mode,
7127#ifdef CONFIG_NET_POLL_CONTROLLER
7128 .ndo_poll_controller = rtl8169_netpoll,
7129#endif
7130
7131};
7132
Francois Romieu31fa8b12012-03-08 10:09:40 +01007133static const struct rtl_cfg_info {
Heiner Kallweit61cb5322018-04-17 23:27:38 +02007134 void (*hw_start)(struct rtl8169_private *tp);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007135 u16 event_slow;
Heiner Kallweit14967f92018-02-28 07:55:20 +01007136 unsigned int has_gmii:1;
Francois Romieu50970832017-10-27 13:24:49 +03007137 const struct rtl_coalesce_info *coalesce_info;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007138 u8 default_ver;
7139} rtl_cfg_infos [] = {
7140 [RTL_CFG_0] = {
7141 .hw_start = rtl_hw_start_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007142 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007143 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007144 .coalesce_info = rtl_coalesce_info_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007145 .default_ver = RTL_GIGA_MAC_VER_01,
7146 },
7147 [RTL_CFG_1] = {
7148 .hw_start = rtl_hw_start_8168,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007149 .event_slow = SYSErr | LinkChg | RxOverflow,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007150 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007151 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007152 .default_ver = RTL_GIGA_MAC_VER_11,
7153 },
7154 [RTL_CFG_2] = {
7155 .hw_start = rtl_hw_start_8101,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007156 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver |
7157 PCSTimeout,
Francois Romieu50970832017-10-27 13:24:49 +03007158 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007159 .default_ver = RTL_GIGA_MAC_VER_13,
7160 }
7161};
7162
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007163static int rtl_alloc_irq(struct rtl8169_private *tp)
Francois Romieu31fa8b12012-03-08 10:09:40 +01007164{
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007165 unsigned int flags;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007166
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007167 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007168 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
7169 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
7170 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007171 flags = PCI_IRQ_LEGACY;
7172 } else {
7173 flags = PCI_IRQ_ALL_TYPES;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007174 }
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007175
7176 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007177}
7178
Hayes Wangc5583862012-07-02 17:23:22 +08007179DECLARE_RTL_COND(rtl_link_list_ready_cond)
7180{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007181 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
Hayes Wangc5583862012-07-02 17:23:22 +08007182}
7183
7184DECLARE_RTL_COND(rtl_rxtx_empty_cond)
7185{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007186 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
Hayes Wangc5583862012-07-02 17:23:22 +08007187}
7188
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007189static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
7190{
7191 struct rtl8169_private *tp = mii_bus->priv;
7192
7193 if (phyaddr > 0)
7194 return -ENODEV;
7195
7196 return rtl_readphy(tp, phyreg);
7197}
7198
7199static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
7200 int phyreg, u16 val)
7201{
7202 struct rtl8169_private *tp = mii_bus->priv;
7203
7204 if (phyaddr > 0)
7205 return -ENODEV;
7206
7207 rtl_writephy(tp, phyreg, val);
7208
7209 return 0;
7210}
7211
7212static int r8169_mdio_register(struct rtl8169_private *tp)
7213{
7214 struct pci_dev *pdev = tp->pci_dev;
7215 struct phy_device *phydev;
7216 struct mii_bus *new_bus;
7217 int ret;
7218
7219 new_bus = devm_mdiobus_alloc(&pdev->dev);
7220 if (!new_bus)
7221 return -ENOMEM;
7222
7223 new_bus->name = "r8169";
7224 new_bus->priv = tp;
7225 new_bus->parent = &pdev->dev;
7226 new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
7227 snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x",
7228 PCI_DEVID(pdev->bus->number, pdev->devfn));
7229
7230 new_bus->read = r8169_mdio_read_reg;
7231 new_bus->write = r8169_mdio_write_reg;
7232
7233 ret = mdiobus_register(new_bus);
7234 if (ret)
7235 return ret;
7236
7237 phydev = mdiobus_get_phy(new_bus, 0);
7238 if (!phydev) {
7239 mdiobus_unregister(new_bus);
7240 return -ENODEV;
7241 }
7242
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02007243 /* PHY will be woken up in rtl_open() */
7244 phy_suspend(phydev);
7245
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007246 tp->mii_bus = new_bus;
7247
7248 return 0;
7249}
7250
Bill Pembertonbaf63292012-12-03 09:23:28 -05007251static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007252{
Hayes Wangc5583862012-07-02 17:23:22 +08007253 u32 data;
7254
7255 tp->ocp_base = OCP_STD_PHY_BASE;
7256
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007257 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08007258
7259 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
7260 return;
7261
7262 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
7263 return;
7264
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007265 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
Hayes Wangc5583862012-07-02 17:23:22 +08007266 msleep(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007267 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wangc5583862012-07-02 17:23:22 +08007268
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007269 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007270 data &= ~(1 << 14);
7271 r8168_mac_ocp_write(tp, 0xe8de, data);
7272
7273 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7274 return;
7275
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007276 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007277 data |= (1 << 15);
7278 r8168_mac_ocp_write(tp, 0xe8de, data);
7279
7280 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7281 return;
7282}
7283
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007284static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
7285{
7286 rtl8168ep_stop_cmac(tp);
7287 rtl_hw_init_8168g(tp);
7288}
7289
Bill Pembertonbaf63292012-12-03 09:23:28 -05007290static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007291{
7292 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02007293 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007294 rtl_hw_init_8168g(tp);
7295 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02007296 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007297 rtl_hw_init_8168ep(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08007298 break;
Hayes Wangc5583862012-07-02 17:23:22 +08007299 default:
7300 break;
7301 }
7302}
7303
hayeswang929a0312014-09-16 11:40:47 +08007304static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01007305{
7306 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007307 struct rtl8169_private *tp;
7308 struct mii_if_info *mii;
7309 struct net_device *dev;
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007310 int chipset, region, i;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007311 int rc;
7312
7313 if (netif_msg_drv(&debug)) {
7314 printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
7315 MODULENAME, RTL8169_VERSION);
7316 }
7317
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007318 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
7319 if (!dev)
7320 return -ENOMEM;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007321
7322 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01007323 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007324 tp = netdev_priv(dev);
7325 tp->dev = dev;
7326 tp->pci_dev = pdev;
7327 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
7328
7329 mii = &tp->mii;
7330 mii->dev = dev;
7331 mii->mdio_read = rtl_mdio_read;
7332 mii->mdio_write = rtl_mdio_write;
7333 mii->phy_id_mask = 0x1f;
7334 mii->reg_num_mask = 0x1f;
Heiner Kallweit14967f92018-02-28 07:55:20 +01007335 mii->supports_gmii = cfg->has_gmii;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007336
Francois Romieu3b6cf252012-03-08 09:59:04 +01007337 /* enable device (incl. PCI PM wakeup and hotplug setup) */
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007338 rc = pcim_enable_device(pdev);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007339 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007340 dev_err(&pdev->dev, "enable failure\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007341 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007342 }
7343
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007344 if (pcim_set_mwi(pdev) < 0)
Heiner Kallweit22148df2018-04-22 17:15:15 +02007345 dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007346
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007347 /* use first MMIO region */
7348 region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
7349 if (region < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007350 dev_err(&pdev->dev, "no MMIO resource found\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007351 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007352 }
7353
7354 /* check for weird/broken PCI region reporting */
7355 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007356 dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007357 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007358 }
7359
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007360 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007361 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007362 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007363 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007364 }
7365
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007366 tp->mmio_addr = pcim_iomap_table(pdev)[region];
Francois Romieu3b6cf252012-03-08 09:59:04 +01007367
7368 if (!pci_is_pcie(pdev))
Heiner Kallweit22148df2018-04-22 17:15:15 +02007369 dev_info(&pdev->dev, "not PCI Express\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007370
7371 /* Identify chip attached to board */
Heiner Kallweit22148df2018-04-22 17:15:15 +02007372 rtl8169_get_mac_version(tp, cfg->default_ver);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007373
Heiner Kallweite3972862018-06-29 08:07:04 +02007374 if (rtl_tbi_enabled(tp)) {
7375 dev_err(&pdev->dev, "TBI fiber mode not supported\n");
7376 return -ENODEV;
7377 }
7378
Heiner Kallweit0ae09742018-04-28 22:19:26 +02007379 tp->cp_cmd = RTL_R16(tp, CPlusCmd);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007380
7381 if ((sizeof(dma_addr_t) > 4) &&
7382 (use_dac == 1 || (use_dac == -1 && pci_is_pcie(pdev) &&
7383 tp->mac_version >= RTL_GIGA_MAC_VER_18)) &&
Ard Biesheuvelf0076432016-10-14 14:40:33 +01007384 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) &&
7385 !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007386
7387 /* CPlusCmd Dual Access Cycle is only needed for non-PCIe */
7388 if (!pci_is_pcie(pdev))
7389 tp->cp_cmd |= PCIDAC;
7390 dev->features |= NETIF_F_HIGHDMA;
7391 } else {
7392 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
7393 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007394 dev_err(&pdev->dev, "DMA configuration failed\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007395 return rc;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007396 }
7397 }
7398
Francois Romieu3b6cf252012-03-08 09:59:04 +01007399 rtl_init_rxcfg(tp);
7400
7401 rtl_irq_disable(tp);
7402
Hayes Wangc5583862012-07-02 17:23:22 +08007403 rtl_hw_initialize(tp);
7404
Francois Romieu3b6cf252012-03-08 09:59:04 +01007405 rtl_hw_reset(tp);
7406
7407 rtl_ack_events(tp, 0xffff);
7408
7409 pci_set_master(pdev);
7410
Francois Romieu3b6cf252012-03-08 09:59:04 +01007411 rtl_init_mdio_ops(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007412 rtl_init_jumbo_ops(tp);
7413
7414 rtl8169_print_mac_version(tp);
7415
7416 chipset = tp->mac_version;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007417
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007418 rc = rtl_alloc_irq(tp);
7419 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007420 dev_err(&pdev->dev, "Can't allocate interrupt\n");
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007421 return rc;
7422 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007423
Heiner Kallweit7edf6d32018-02-22 21:22:40 +01007424 /* override BIOS settings, use userspace tools to enable WOL */
7425 __rtl8169_set_wol(tp, 0);
7426
Francois Romieu3b6cf252012-03-08 09:59:04 +01007427 mutex_init(&tp->wk.mutex);
Kyle McMartin340fea32014-02-24 20:12:28 -05007428 u64_stats_init(&tp->rx_stats.syncp);
7429 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007430
7431 /* Get MAC address */
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007432 switch (tp->mac_version) {
Heiner Kallweit353af852018-05-02 21:39:59 +02007433 u8 mac_addr[ETH_ALEN] __aligned(4);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007434 case RTL_GIGA_MAC_VER_35 ... RTL_GIGA_MAC_VER_38:
7435 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin05b96872014-10-01 23:17:12 +08007436 *(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
Heiner Kallweit353af852018-05-02 21:39:59 +02007437 *(u16 *)&mac_addr[4] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007438
Heiner Kallweit353af852018-05-02 21:39:59 +02007439 if (is_valid_ether_addr(mac_addr))
7440 rtl_rar_set(tp, mac_addr);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007441 break;
7442 default:
7443 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007444 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007445 for (i = 0; i < ETH_ALEN; i++)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007446 dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007447
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00007448 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007449 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007450
Heiner Kallweit37621492018-04-17 23:20:03 +02007451 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007452
7453 /* don't enable SG, IP_CSUM and TSO by default - it might not work
7454 * properly for all devices */
7455 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00007456 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007457
7458 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00007459 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
7460 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007461 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7462 NETIF_F_HIGHDMA;
7463
hayeswang929a0312014-09-16 11:40:47 +08007464 tp->cp_cmd |= RxChkSum | RxVlan;
7465
7466 /*
7467 * Pretend we are using VLANs; This bypasses a nasty bug where
7468 * Interrupts stop flowing on high load on 8110SCd controllers.
7469 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01007470 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08007471 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00007472 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007473
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007474 switch (rtl_chip_infos[chipset].txd_version) {
7475 case RTL_TD_0:
hayeswang5888d3f2014-07-11 16:25:56 +08007476 tp->tso_csum = rtl8169_tso_csum_v1;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007477 break;
7478 case RTL_TD_1:
hayeswang5888d3f2014-07-11 16:25:56 +08007479 tp->tso_csum = rtl8169_tso_csum_v2;
hayeswange9746042014-07-11 16:25:58 +08007480 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007481 break;
7482 default:
hayeswang5888d3f2014-07-11 16:25:56 +08007483 WARN_ON_ONCE(1);
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007484 }
hayeswang5888d3f2014-07-11 16:25:56 +08007485
Francois Romieu3b6cf252012-03-08 09:59:04 +01007486 dev->hw_features |= NETIF_F_RXALL;
7487 dev->hw_features |= NETIF_F_RXFCS;
7488
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007489 /* MTU range: 60 - hw-specific max */
7490 dev->min_mtu = ETH_ZLEN;
7491 dev->max_mtu = rtl_chip_infos[chipset].jumbo_max;
7492
Francois Romieu3b6cf252012-03-08 09:59:04 +01007493 tp->hw_start = cfg->hw_start;
7494 tp->event_slow = cfg->event_slow;
Francois Romieu50970832017-10-27 13:24:49 +03007495 tp->coalesce_info = cfg->coalesce_info;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007496
Francois Romieu3b6cf252012-03-08 09:59:04 +01007497 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
7498
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007499 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
7500 &tp->counters_phys_addr,
7501 GFP_KERNEL);
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007502 if (!tp->counters)
7503 return -ENOMEM;
Corinna Vinschen42020322015-09-10 10:47:35 +02007504
Heiner Kallweit19c9ea32018-03-26 19:19:30 +02007505 pci_set_drvdata(pdev, dev);
7506
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007507 rc = r8169_mdio_register(tp);
7508 if (rc)
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007509 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007510
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007511 rc = register_netdev(dev);
7512 if (rc)
7513 goto err_mdio_unregister;
7514
Heiner Kallweit2d6c5a62018-04-17 23:31:21 +02007515 netif_info(tp, probe, dev, "%s, %pM, XID %08x, IRQ %d\n",
7516 rtl_chip_infos[chipset].name, dev->dev_addr,
Heiner Kallweit90b989c2018-04-17 23:32:15 +02007517 (u32)(RTL_R32(tp, TxConfig) & 0xfcf0f8ff),
Heiner Kallweit29274992018-02-28 20:43:38 +01007518 pci_irq_vector(pdev, 0));
Francois Romieu3b6cf252012-03-08 09:59:04 +01007519 if (rtl_chip_infos[chipset].jumbo_max != JUMBO_1K) {
7520 netif_info(tp, probe, dev, "jumbo features [frames: %d bytes, "
7521 "tx checksumming: %s]\n",
7522 rtl_chip_infos[chipset].jumbo_max,
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02007523 tp->mac_version <= RTL_GIGA_MAC_VER_06 ? "ok" : "ko");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007524 }
7525
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007526 if (r8168_check_dash(tp))
Francois Romieu3b6cf252012-03-08 09:59:04 +01007527 rtl8168_driver_start(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007528
Heiner Kallweita92a0842018-01-08 21:39:13 +01007529 if (pci_dev_run_wake(pdev))
7530 pm_runtime_put_sync(&pdev->dev);
7531
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007532 return 0;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007533
7534err_mdio_unregister:
7535 mdiobus_unregister(tp->mii_bus);
7536 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007537}
7538
Linus Torvalds1da177e2005-04-16 15:20:36 -07007539static struct pci_driver rtl8169_pci_driver = {
7540 .name = MODULENAME,
7541 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01007542 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05007543 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02007544 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007545 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007546};
7547
Devendra Naga3eeb7da2012-10-26 09:27:42 +00007548module_pci_driver(rtl8169_pci_driver);