blob: 2fea74b40d312a15bdba60ab68ccd71ff7b3af16 [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +000091#include "i915_trace.h"
Ben Widawsky254f9652012-06-04 14:42:42 -070092
Chris Wilsonb2e862d2016-04-28 09:56:41 +010093#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
94
Ben Widawsky40521052012-06-04 14:42:43 -070095/* This is a HW constraint. The value below is the largest known requirement
96 * I've seen in a spec to date, and that was a workaround for a non-shipping
97 * part. It should be safe to decrease this, but it's more future proof as is.
98 */
Ben Widawskyb731d332013-12-06 14:10:59 -080099#define GEN6_CONTEXT_ALIGN (64<<10)
100#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -0700101
Ben Widawskyb731d332013-12-06 14:10:59 -0800102static size_t get_context_alignment(struct drm_device *dev)
103{
104 if (IS_GEN6(dev))
105 return GEN6_CONTEXT_ALIGN;
106
107 return GEN7_CONTEXT_ALIGN;
108}
109
Ben Widawsky254f9652012-06-04 14:42:42 -0700110static int get_context_size(struct drm_device *dev)
111{
112 struct drm_i915_private *dev_priv = dev->dev_private;
113 int ret;
114 u32 reg;
115
116 switch (INTEL_INFO(dev)->gen) {
117 case 6:
118 reg = I915_READ(CXT_SIZE);
119 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
120 break;
121 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700122 reg = I915_READ(GEN7_CXT_SIZE);
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700123 if (IS_HASWELL(dev))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700124 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700125 else
126 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700127 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700128 case 8:
129 ret = GEN8_CXT_TOTAL_SIZE;
130 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700131 default:
132 BUG();
133 }
134
135 return ret;
136}
137
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100138static void i915_gem_context_clean(struct intel_context *ctx)
139{
140 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
141 struct i915_vma *vma, *next;
142
Tvrtko Ursulin61fb5882015-10-08 15:37:00 +0100143 if (!ppgtt)
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100144 return;
145
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100146 list_for_each_entry_safe(vma, next, &ppgtt->base.inactive_list,
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000147 vm_link) {
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100148 if (WARN_ON(__i915_vma_unbind_no_wait(vma)))
149 break;
150 }
151}
152
Mika Kuoppaladce32712013-04-30 13:30:33 +0300153void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700154{
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100155 struct intel_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
Ben Widawsky40521052012-06-04 14:42:43 -0700156
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000157 trace_i915_context_free(ctx);
158
Daniel Vetterae6c4802014-08-06 15:04:53 +0200159 if (i915.enable_execlists)
Oscar Mateoede7d422014-07-24 17:04:12 +0100160 intel_lr_context_free(ctx);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800161
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100162 /*
163 * This context is going away and we need to remove all VMAs still
164 * around. This is to handle imported shared objects for which
165 * destructor did not run when their handles were closed.
166 */
167 i915_gem_context_clean(ctx);
168
Daniel Vetterae6c4802014-08-06 15:04:53 +0200169 i915_ppgtt_put(ctx->ppgtt);
170
Ben Widawsky2f295792014-07-01 11:17:47 -0700171 if (ctx->legacy_hw_ctx.rcs_state)
172 drm_gem_object_unreference(&ctx->legacy_hw_ctx.rcs_state->base);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800173 list_del(&ctx->link);
Ben Widawsky40521052012-06-04 14:42:43 -0700174 kfree(ctx);
175}
176
Oscar Mateo8c8579172014-07-24 17:04:14 +0100177struct drm_i915_gem_object *
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100178i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
179{
180 struct drm_i915_gem_object *obj;
181 int ret;
182
Dave Gordond37cd8a2016-04-22 19:14:32 +0100183 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100184 if (IS_ERR(obj))
185 return obj;
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100186
187 /*
188 * Try to make the context utilize L3 as well as LLC.
189 *
190 * On VLV we don't have L3 controls in the PTEs so we
191 * shouldn't touch the cache level, especially as that
192 * would make the object snooped which might have a
193 * negative performance impact.
Wayne Boyer4d3e9042015-12-08 09:38:52 -0800194 *
195 * Snooping is required on non-llc platforms in execlist
196 * mode, but since all GGTT accesses use PAT entry 0 we
197 * get snooping anyway regardless of cache_level.
198 *
199 * This is only applicable for Ivy Bridge devices since
200 * later platforms don't have L3 control bits in the PTE.
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100201 */
Wayne Boyer4d3e9042015-12-08 09:38:52 -0800202 if (IS_IVYBRIDGE(dev)) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100203 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
204 /* Failure shouldn't ever happen this early */
205 if (WARN_ON(ret)) {
206 drm_gem_object_unreference(&obj->base);
207 return ERR_PTR(ret);
208 }
209 }
210
211 return obj;
212}
213
Oscar Mateo273497e2014-05-22 14:13:37 +0100214static struct intel_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800215__create_hw_context(struct drm_device *dev,
Daniel Vetteree960be2014-08-06 15:04:45 +0200216 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700217{
218 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100219 struct intel_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800220 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700221
Ben Widawskyf94982b2012-11-10 10:56:04 -0800222 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700223 if (ctx == NULL)
224 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700225
Mika Kuoppaladce32712013-04-30 13:30:33 +0300226 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700227 list_add_tail(&ctx->link, &dev_priv->context_list);
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100228 ctx->i915 = dev_priv;
Ben Widawsky40521052012-06-04 14:42:43 -0700229
Chris Wilson691e6412014-04-09 09:07:36 +0100230 if (dev_priv->hw_context_size) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100231 struct drm_i915_gem_object *obj =
232 i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
233 if (IS_ERR(obj)) {
234 ret = PTR_ERR(obj);
Chris Wilson691e6412014-04-09 09:07:36 +0100235 goto err_out;
236 }
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100237 ctx->legacy_hw_ctx.rcs_state = obj;
Chris Wilson691e6412014-04-09 09:07:36 +0100238 }
239
240 /* Default context will never have a file_priv */
241 if (file_priv != NULL) {
242 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100243 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100244 if (ret < 0)
245 goto err_out;
246 } else
Oscar Mateo821d66d2014-07-03 16:28:00 +0100247 ret = DEFAULT_CONTEXT_HANDLE;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300248
249 ctx->file_priv = file_priv;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100250 ctx->user_handle = ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700251 /* NB: Mark all slices as needing a remap so that when the context first
252 * loads it will restore whatever remap state already exists. If there
253 * is no remap info, it will be a NOP. */
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100254 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
Ben Widawsky40521052012-06-04 14:42:43 -0700255
Chris Wilson676fa572014-12-24 08:13:39 -0800256 ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD;
257
Ben Widawsky146937e2012-06-29 10:30:39 -0700258 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700259
260err_out:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300261 i915_gem_context_unreference(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700262 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700263}
264
Ben Widawsky254f9652012-06-04 14:42:42 -0700265/**
266 * The default context needs to exist per ring that uses contexts. It stores the
267 * context state of the GPU for applications that don't utilize HW contexts, as
268 * well as an idle case.
269 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100270static struct intel_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800271i915_gem_create_context(struct drm_device *dev,
Daniel Vetterd624d862014-08-06 15:04:54 +0200272 struct drm_i915_file_private *file_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700273{
Chris Wilson42c3b602014-01-23 19:40:02 +0000274 const bool is_global_default_ctx = file_priv == NULL;
Oscar Mateo273497e2014-05-22 14:13:37 +0100275 struct intel_context *ctx;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800276 int ret = 0;
Ben Widawsky40521052012-06-04 14:42:43 -0700277
Ben Widawskyb731d332013-12-06 14:10:59 -0800278 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Ben Widawsky40521052012-06-04 14:42:43 -0700279
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800280 ctx = __create_hw_context(dev, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700281 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800282 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700283
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100284 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state) {
Chris Wilson42c3b602014-01-23 19:40:02 +0000285 /* We may need to do things with the shrinker which
286 * require us to immediately switch back to the default
287 * context. This can cause a problem as pinning the
288 * default context also requires GTT space which may not
289 * be available. To avoid this we always pin the default
290 * context.
291 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100292 ret = i915_gem_obj_ggtt_pin(ctx->legacy_hw_ctx.rcs_state,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100293 get_context_alignment(dev), 0);
Chris Wilson42c3b602014-01-23 19:40:02 +0000294 if (ret) {
295 DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
296 goto err_destroy;
297 }
298 }
299
Daniel Vetterd624d862014-08-06 15:04:54 +0200300 if (USES_FULL_PPGTT(dev)) {
Daniel Vetter4d884702014-08-06 15:04:47 +0200301 struct i915_hw_ppgtt *ppgtt = i915_ppgtt_create(dev, file_priv);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800302
303 if (IS_ERR_OR_NULL(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800304 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
305 PTR_ERR(ppgtt));
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800306 ret = PTR_ERR(ppgtt);
Chris Wilson42c3b602014-01-23 19:40:02 +0000307 goto err_unpin;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200308 }
309
310 ctx->ppgtt = ppgtt;
311 }
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800312
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000313 trace_i915_context_create(ctx);
314
Ben Widawskya45d0f62013-12-06 14:11:05 -0800315 return ctx;
Chris Wilson9a3b5302012-07-15 12:34:24 +0100316
Chris Wilson42c3b602014-01-23 19:40:02 +0000317err_unpin:
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100318 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state)
319 i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state);
Chris Wilson9a3b5302012-07-15 12:34:24 +0100320err_destroy:
Chris Wilson37876df2015-08-08 14:02:36 +0100321 idr_remove(&file_priv->context_idr, ctx->user_handle);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300322 i915_gem_context_unreference(ctx);
Ben Widawskya45d0f62013-12-06 14:11:05 -0800323 return ERR_PTR(ret);
Ben Widawsky254f9652012-06-04 14:42:42 -0700324}
325
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000326static void i915_gem_context_unpin(struct intel_context *ctx,
327 struct intel_engine_cs *engine)
328{
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000329 if (i915.enable_execlists) {
330 intel_lr_context_unpin(ctx, engine);
331 } else {
332 if (engine->id == RCS && ctx->legacy_hw_ctx.rcs_state)
333 i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state);
334 i915_gem_context_unreference(ctx);
335 }
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000336}
337
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800338void i915_gem_context_reset(struct drm_device *dev)
339{
340 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800341
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000342 if (i915.enable_execlists) {
343 struct intel_context *ctx;
344
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000345 list_for_each_entry(ctx, &dev_priv->context_list, link)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100346 intel_lr_context_reset(dev_priv, ctx);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000347 }
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100348
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100349 i915_gem_context_lost(dev_priv);
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800350}
351
Ben Widawsky8245be32013-11-06 13:56:29 -0200352int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700353{
354 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100355 struct intel_context *ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700356
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800357 /* Init should only be called once per module load. Eventually the
358 * restriction on the context_disabled check can be loosened. */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000359 if (WARN_ON(dev_priv->kernel_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200360 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700361
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800362 if (intel_vgpu_active(dev) && HAS_LOGICAL_RING_CONTEXTS(dev)) {
363 if (!i915.enable_execlists) {
364 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
365 return -EINVAL;
366 }
367 }
368
Oscar Mateoede7d422014-07-24 17:04:12 +0100369 if (i915.enable_execlists) {
370 /* NB: intentionally left blank. We will allocate our own
371 * backing objects as we need them, thank you very much */
372 dev_priv->hw_context_size = 0;
373 } else if (HAS_HW_CONTEXTS(dev)) {
Chris Wilson691e6412014-04-09 09:07:36 +0100374 dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
375 if (dev_priv->hw_context_size > (1<<20)) {
376 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
377 dev_priv->hw_context_size);
378 dev_priv->hw_context_size = 0;
379 }
Ben Widawsky254f9652012-06-04 14:42:42 -0700380 }
381
Daniel Vetterd624d862014-08-06 15:04:54 +0200382 ctx = i915_gem_create_context(dev, NULL);
Chris Wilson691e6412014-04-09 09:07:36 +0100383 if (IS_ERR(ctx)) {
384 DRM_ERROR("Failed to create default global context (error %ld)\n",
385 PTR_ERR(ctx));
386 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700387 }
388
Dave Gordoned54c1a2016-01-19 19:02:54 +0000389 dev_priv->kernel_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100390
391 DRM_DEBUG_DRIVER("%s context support initialized\n",
392 i915.enable_execlists ? "LR" :
393 dev_priv->hw_context_size ? "HW" : "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200394 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700395}
396
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100397void i915_gem_context_lost(struct drm_i915_private *dev_priv)
398{
399 struct intel_engine_cs *engine;
400
401 for_each_engine(engine, dev_priv) {
402 if (engine->last_context == NULL)
403 continue;
404
405 i915_gem_context_unpin(engine->last_context, engine);
406 engine->last_context = NULL;
407 }
408
409 /* Force the GPU state to be reinitialised on enabling */
410 dev_priv->kernel_context->legacy_hw_ctx.initialized = false;
411 dev_priv->kernel_context->remap_slice = ALL_L3_SLICES(dev_priv);
412}
413
Ben Widawsky254f9652012-06-04 14:42:42 -0700414void i915_gem_context_fini(struct drm_device *dev)
415{
416 struct drm_i915_private *dev_priv = dev->dev_private;
Dave Gordoned54c1a2016-01-19 19:02:54 +0000417 struct intel_context *dctx = dev_priv->kernel_context;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100418
419 i915_gem_context_lost(dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -0700420
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100421 if (dctx->legacy_hw_ctx.rcs_state) {
Chris Wilson691e6412014-04-09 09:07:36 +0100422 /* The only known way to stop the gpu from accessing the hw context is
423 * to reset it. Do this as the very last operation to avoid confusing
424 * other code, leading to spurious errors. */
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200425 intel_gpu_reset(dev, ALL_ENGINES);
Ben Widawsky40521052012-06-04 14:42:43 -0700426
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100427 i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800428 }
429
Mika Kuoppaladce32712013-04-30 13:30:33 +0300430 i915_gem_context_unreference(dctx);
Dave Gordoned54c1a2016-01-19 19:02:54 +0000431 dev_priv->kernel_context = NULL;
Ben Widawsky254f9652012-06-04 14:42:42 -0700432}
433
Ben Widawsky40521052012-06-04 14:42:43 -0700434static int context_idr_cleanup(int id, void *p, void *data)
435{
Oscar Mateo273497e2014-05-22 14:13:37 +0100436 struct intel_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700437
Mika Kuoppaladce32712013-04-30 13:30:33 +0300438 i915_gem_context_unreference(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700439 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700440}
441
Ben Widawskye422b882013-12-06 14:10:58 -0800442int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
443{
444 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateof83d6512014-05-22 14:13:38 +0100445 struct intel_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800446
447 idr_init(&file_priv->context_idr);
448
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800449 mutex_lock(&dev->struct_mutex);
Daniel Vetterd624d862014-08-06 15:04:54 +0200450 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800451 mutex_unlock(&dev->struct_mutex);
452
Oscar Mateof83d6512014-05-22 14:13:38 +0100453 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800454 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100455 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800456 }
457
Ben Widawskye422b882013-12-06 14:10:58 -0800458 return 0;
459}
460
Ben Widawsky254f9652012-06-04 14:42:42 -0700461void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
462{
Ben Widawsky40521052012-06-04 14:42:43 -0700463 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700464
Daniel Vetter73c273e2012-06-19 20:27:39 +0200465 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700466 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700467}
468
Oscar Mateo273497e2014-05-22 14:13:37 +0100469struct intel_context *
Ben Widawsky40521052012-06-04 14:42:43 -0700470i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
471{
Oscar Mateo273497e2014-05-22 14:13:37 +0100472 struct intel_context *ctx;
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000473
Oscar Mateo273497e2014-05-22 14:13:37 +0100474 ctx = (struct intel_context *)idr_find(&file_priv->context_idr, id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000475 if (!ctx)
476 return ERR_PTR(-ENOENT);
477
478 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700479}
Ben Widawskye0556842012-06-04 14:42:46 -0700480
481static inline int
John Harrison1d719cd2015-05-29 17:43:52 +0100482mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
Ben Widawskye0556842012-06-04 14:42:46 -0700483{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000484 struct intel_engine_cs *engine = req->engine;
Ben Widawskye80f14b2014-08-18 10:35:28 -0700485 u32 flags = hw_flags | MI_MM_SPACE_GTT;
Chris Wilson2c550182014-12-16 10:02:27 +0000486 const int num_rings =
487 /* Use an extended w/a on ivb+ if signalling from other rings */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000488 i915_semaphore_is_enabled(engine->dev) ?
489 hweight32(INTEL_INFO(engine->dev)->ring_mask) - 1 :
Chris Wilson2c550182014-12-16 10:02:27 +0000490 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000491 int len, ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700492
Ben Widawsky12b02862012-06-04 14:42:50 -0700493 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
494 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
495 * explicitly, so we rely on the value at ring init, stored in
496 * itlb_before_ctx_switch.
497 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000498 if (IS_GEN6(engine->dev)) {
499 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, 0);
Ben Widawsky12b02862012-06-04 14:42:50 -0700500 if (ret)
501 return ret;
502 }
503
Ben Widawskye80f14b2014-08-18 10:35:28 -0700504 /* These flags are for resource streamer on HSW+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000505 if (IS_HASWELL(engine->dev) || INTEL_INFO(engine->dev)->gen >= 8)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300506 flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000507 else if (INTEL_INFO(engine->dev)->gen < 8)
Ben Widawskye80f14b2014-08-18 10:35:28 -0700508 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
509
Chris Wilson2c550182014-12-16 10:02:27 +0000510
511 len = 4;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000512 if (INTEL_INFO(engine->dev)->gen >= 7)
Chris Wilsone9135c42016-04-13 17:35:10 +0100513 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
Chris Wilson2c550182014-12-16 10:02:27 +0000514
John Harrison5fb9de12015-05-29 17:44:07 +0100515 ret = intel_ring_begin(req, len);
Ben Widawskye0556842012-06-04 14:42:46 -0700516 if (ret)
517 return ret;
518
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300519 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000520 if (INTEL_INFO(engine->dev)->gen >= 7) {
521 intel_ring_emit(engine, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000522 if (num_rings) {
523 struct intel_engine_cs *signaller;
524
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000525 intel_ring_emit(engine,
526 MI_LOAD_REGISTER_IMM(num_rings));
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000527 for_each_engine(signaller, to_i915(engine->dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000528 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000529 continue;
530
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000531 intel_ring_emit_reg(engine,
532 RING_PSMI_CTL(signaller->mmio_base));
533 intel_ring_emit(engine,
534 _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000535 }
536 }
537 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700538
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000539 intel_ring_emit(engine, MI_NOOP);
540 intel_ring_emit(engine, MI_SET_CONTEXT);
541 intel_ring_emit(engine,
542 i915_gem_obj_ggtt_offset(req->ctx->legacy_hw_ctx.rcs_state) |
Ben Widawskye80f14b2014-08-18 10:35:28 -0700543 flags);
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200544 /*
545 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
546 * WaMiSetContext_Hang:snb,ivb,vlv
547 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000548 intel_ring_emit(engine, MI_NOOP);
Ben Widawskye0556842012-06-04 14:42:46 -0700549
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000550 if (INTEL_INFO(engine->dev)->gen >= 7) {
Chris Wilson2c550182014-12-16 10:02:27 +0000551 if (num_rings) {
552 struct intel_engine_cs *signaller;
Chris Wilsone9135c42016-04-13 17:35:10 +0100553 i915_reg_t last_reg = {}; /* keep gcc quiet */
Chris Wilson2c550182014-12-16 10:02:27 +0000554
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000555 intel_ring_emit(engine,
556 MI_LOAD_REGISTER_IMM(num_rings));
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000557 for_each_engine(signaller, to_i915(engine->dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000558 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000559 continue;
560
Chris Wilsone9135c42016-04-13 17:35:10 +0100561 last_reg = RING_PSMI_CTL(signaller->mmio_base);
562 intel_ring_emit_reg(engine, last_reg);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000563 intel_ring_emit(engine,
564 _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000565 }
Chris Wilsone9135c42016-04-13 17:35:10 +0100566
567 /* Insert a delay before the next switch! */
568 intel_ring_emit(engine,
569 MI_STORE_REGISTER_MEM |
570 MI_SRM_LRM_GLOBAL_GTT);
571 intel_ring_emit_reg(engine, last_reg);
572 intel_ring_emit(engine, engine->scratch.gtt_offset);
573 intel_ring_emit(engine, MI_NOOP);
Chris Wilson2c550182014-12-16 10:02:27 +0000574 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000575 intel_ring_emit(engine, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000576 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700577
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000578 intel_ring_advance(engine);
Ben Widawskye0556842012-06-04 14:42:46 -0700579
580 return ret;
581}
582
Chris Wilsond200cda2016-04-28 09:56:44 +0100583static int remap_l3(struct drm_i915_gem_request *req, int slice)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100584{
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100585 u32 *remap_info = req->i915->l3_parity.remap_info[slice];
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100586 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100587 int i, ret;
588
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100589 if (!remap_info)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100590 return 0;
591
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100592 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100593 if (ret)
594 return ret;
595
596 /*
597 * Note: We do not worry about the concurrent register cacheline hang
598 * here because no other code should access these registers other than
599 * at initialization time.
600 */
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100601 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
602 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100603 intel_ring_emit_reg(engine, GEN7_L3LOG(slice, i));
604 intel_ring_emit(engine, remap_info[i]);
605 }
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100606 intel_ring_emit(engine, MI_NOOP);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100607 intel_ring_advance(engine);
608
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100609 return 0;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100610}
611
Chris Wilsonf9326be2016-04-28 09:56:45 +0100612static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
613 struct intel_engine_cs *engine,
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100614 struct intel_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000615{
Ben Widawsky563222a2015-03-19 12:53:28 +0000616 if (to->remap_slice)
617 return false;
618
Chris Wilsonfcb51062016-04-13 17:35:14 +0100619 if (!to->legacy_hw_ctx.initialized)
620 return false;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000621
Chris Wilsonf9326be2016-04-28 09:56:45 +0100622 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsonfcb51062016-04-13 17:35:14 +0100623 return false;
624
625 return to == engine->last_context;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000626}
627
628static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100629needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
630 struct intel_engine_cs *engine,
631 struct intel_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000632{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100633 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000634 return false;
635
Chris Wilsonf9326be2016-04-28 09:56:45 +0100636 /* Always load the ppgtt on first use */
637 if (!engine->last_context)
638 return true;
639
640 /* Same context without new entries, skip */
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100641 if (engine->last_context == to &&
Chris Wilsonf9326be2016-04-28 09:56:45 +0100642 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100643 return false;
644
645 if (engine->id != RCS)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000646 return true;
647
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100648 if (INTEL_INFO(engine->dev)->gen < 8)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000649 return true;
650
651 return false;
652}
653
654static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100655needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
656 struct intel_context *to,
657 u32 hw_flags)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000658{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100659 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000660 return false;
661
Chris Wilsonfcb51062016-04-13 17:35:14 +0100662 if (!IS_GEN8(to->i915))
Ben Widawsky317b4e92015-03-16 16:00:55 +0000663 return false;
664
Ben Widawsky6702cf12015-03-16 16:00:58 +0000665 if (hw_flags & MI_RESTORE_INHIBIT)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000666 return true;
667
668 return false;
669}
670
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100671static int do_rcs_switch(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700672{
John Harrisonabd68d92015-05-29 17:43:42 +0100673 struct intel_context *to = req->ctx;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000674 struct intel_engine_cs *engine = req->engine;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100675 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100676 struct intel_context *from;
677 u32 hw_flags;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700678 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700679
Chris Wilsonf9326be2016-04-28 09:56:45 +0100680 if (skip_rcs_switch(ppgtt, engine, to))
Chris Wilson9a3b5302012-07-15 12:34:24 +0100681 return 0;
682
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800683 /* Trying to pin first makes error handling easier. */
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100684 ret = i915_gem_obj_ggtt_pin(to->legacy_hw_ctx.rcs_state,
685 get_context_alignment(engine->dev),
686 0);
687 if (ret)
688 return ret;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800689
Daniel Vetteracc240d2013-12-05 15:42:34 +0100690 /*
691 * Pin can switch back to the default context if we end up calling into
692 * evict_everything - as a last ditch gtt defrag effort that also
693 * switches to the default context. Hence we need to reload from here.
Chris Wilsonfcb51062016-04-13 17:35:14 +0100694 *
695 * XXX: Doing so is painfully broken!
Daniel Vetteracc240d2013-12-05 15:42:34 +0100696 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000697 from = engine->last_context;
Daniel Vetteracc240d2013-12-05 15:42:34 +0100698
699 /*
700 * Clear this page out of any CPU caches for coherent swap-in/out. Note
Chris Wilsond3373a22012-07-15 12:34:22 +0100701 * that thanks to write = false in this call and us not setting any gpu
702 * write domains when putting a context object onto the active list
703 * (when switching away from it), this won't block.
Daniel Vetteracc240d2013-12-05 15:42:34 +0100704 *
705 * XXX: We need a real interface to do this instead of trickery.
706 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100707 ret = i915_gem_object_set_to_gtt_domain(to->legacy_hw_ctx.rcs_state, false);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800708 if (ret)
709 goto unpin_out;
Chris Wilsond3373a22012-07-15 12:34:22 +0100710
Chris Wilsonf9326be2016-04-28 09:56:45 +0100711 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100712 /* Older GENs and non render rings still want the load first,
713 * "PP_DCLV followed by PP_DIR_BASE register through Load
714 * Register Immediate commands in Ring Buffer before submitting
715 * a context."*/
716 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100717 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100718 if (ret)
719 goto unpin_out;
720 }
721
722 if (!to->legacy_hw_ctx.initialized || i915_gem_context_is_default(to))
Ben Widawsky6702cf12015-03-16 16:00:58 +0000723 /* NB: If we inhibit the restore, the context is not allowed to
724 * die because future work may end up depending on valid address
725 * space. This means we must enforce that a page table load
726 * occur when this occurs. */
Chris Wilsonfcb51062016-04-13 17:35:14 +0100727 hw_flags = MI_RESTORE_INHIBIT;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100728 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100729 hw_flags = MI_FORCE_RESTORE;
730 else
731 hw_flags = 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700732
Chris Wilsonfcb51062016-04-13 17:35:14 +0100733 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
734 ret = mi_set_context(req, hw_flags);
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700735 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100736 goto unpin_out;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700737 }
738
Ben Widawskye0556842012-06-04 14:42:46 -0700739 /* The backing object for the context is done after switching to the
740 * *next* context. Therefore we cannot retire the previous context until
741 * the next context has already started running. In fact, the below code
742 * is a bit suboptimal because the retiring can occur simply after the
743 * MI_SET_CONTEXT instead of when the next seqno has completed.
744 */
Chris Wilson112522f2013-05-02 16:48:07 +0300745 if (from != NULL) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100746 from->legacy_hw_ctx.rcs_state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
John Harrisonb2af0372015-05-29 17:43:50 +0100747 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->legacy_hw_ctx.rcs_state), req);
Ben Widawskye0556842012-06-04 14:42:46 -0700748 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
749 * whole damn pipeline, we don't need to explicitly mark the
750 * object dirty. The only exception is that the context must be
751 * correct in case the object gets swapped out. Ideally we'd be
752 * able to defer doing this until we know the object would be
753 * swapped, but there is no way to do that yet.
754 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100755 from->legacy_hw_ctx.rcs_state->dirty = 1;
Chris Wilsonb259b312012-07-15 12:34:23 +0100756
Chris Wilsonc0321e22013-08-26 19:50:53 -0300757 /* obj is kept alive until the next request by its active ref */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100758 i915_gem_object_ggtt_unpin(from->legacy_hw_ctx.rcs_state);
Chris Wilson112522f2013-05-02 16:48:07 +0300759 i915_gem_context_unreference(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700760 }
Chris Wilson112522f2013-05-02 16:48:07 +0300761 i915_gem_context_reference(to);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000762 engine->last_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700763
Chris Wilsonfcb51062016-04-13 17:35:14 +0100764 /* GEN8 does *not* require an explicit reload if the PDPs have been
765 * setup, and we do not wish to move them.
766 */
Chris Wilsonf9326be2016-04-28 09:56:45 +0100767 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100768 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100769 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100770 /* The hardware context switch is emitted, but we haven't
771 * actually changed the state - so it's probably safe to bail
772 * here. Still, let the user know something dangerous has
773 * happened.
774 */
775 if (ret)
776 return ret;
777 }
778
Chris Wilsonf9326be2016-04-28 09:56:45 +0100779 if (ppgtt)
780 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100781
782 for (i = 0; i < MAX_L3_SLICES; i++) {
783 if (!(to->remap_slice & (1<<i)))
784 continue;
785
Chris Wilsond200cda2016-04-28 09:56:44 +0100786 ret = remap_l3(req, i);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100787 if (ret)
788 return ret;
789
790 to->remap_slice &= ~(1<<i);
791 }
792
793 if (!to->legacy_hw_ctx.initialized) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000794 if (engine->init_context) {
795 ret = engine->init_context(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100796 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100797 return ret;
Arun Siluvery86d7f232014-08-26 14:44:50 +0100798 }
Chris Wilsonfcb51062016-04-13 17:35:14 +0100799 to->legacy_hw_ctx.initialized = true;
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300800 }
801
Ben Widawskye0556842012-06-04 14:42:46 -0700802 return 0;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800803
804unpin_out:
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100805 i915_gem_object_ggtt_unpin(to->legacy_hw_ctx.rcs_state);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800806 return ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700807}
808
809/**
810 * i915_switch_context() - perform a GPU context switch.
John Harrisonba01cc92015-05-29 17:43:41 +0100811 * @req: request for which we'll execute the context switch
Ben Widawskye0556842012-06-04 14:42:46 -0700812 *
813 * The context life cycle is simple. The context refcount is incremented and
814 * decremented by 1 and create and destroy. If the context is in use by the GPU,
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100815 * it will have a refcount > 1. This allows us to destroy the context abstract
Ben Widawskye0556842012-06-04 14:42:46 -0700816 * object while letting the normal object tracking destroy the backing BO.
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100817 *
818 * This function should not be used in execlists mode. Instead the context is
819 * switched by writing to the ELSP and requests keep a reference to their
820 * context.
Ben Widawskye0556842012-06-04 14:42:46 -0700821 */
John Harrisonba01cc92015-05-29 17:43:41 +0100822int i915_switch_context(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700823{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000824 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursulin39dabec2016-03-17 13:04:10 +0000825 struct drm_i915_private *dev_priv = req->i915;
Ben Widawskye0556842012-06-04 14:42:46 -0700826
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100827 WARN_ON(i915.enable_execlists);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800828 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
829
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100830 if (engine->id != RCS ||
831 req->ctx->legacy_hw_ctx.rcs_state == NULL) {
832 struct intel_context *to = req->ctx;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100833 struct i915_hw_ppgtt *ppgtt =
834 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100835
Chris Wilsonf9326be2016-04-28 09:56:45 +0100836 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100837 int ret;
838
839 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100840 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100841 if (ret)
842 return ret;
843
Chris Wilsonf9326be2016-04-28 09:56:45 +0100844 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100845 }
846
847 if (to != engine->last_context) {
848 i915_gem_context_reference(to);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000849 if (engine->last_context)
850 i915_gem_context_unreference(engine->last_context);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100851 engine->last_context = to;
Chris Wilson691e6412014-04-09 09:07:36 +0100852 }
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100853
Ben Widawskyc4829722013-12-06 14:11:20 -0800854 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200855 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800856
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100857 return do_rcs_switch(req);
Ben Widawskye0556842012-06-04 14:42:46 -0700858}
Ben Widawsky84624812012-06-04 14:42:54 -0700859
Oscar Mateoec3e9962014-07-24 17:04:18 +0100860static bool contexts_enabled(struct drm_device *dev)
Chris Wilson691e6412014-04-09 09:07:36 +0100861{
Oscar Mateoec3e9962014-07-24 17:04:18 +0100862 return i915.enable_execlists || to_i915(dev)->hw_context_size;
Chris Wilson691e6412014-04-09 09:07:36 +0100863}
864
Ben Widawsky84624812012-06-04 14:42:54 -0700865int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
866 struct drm_file *file)
867{
Ben Widawsky84624812012-06-04 14:42:54 -0700868 struct drm_i915_gem_context_create *args = data;
869 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateo273497e2014-05-22 14:13:37 +0100870 struct intel_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700871 int ret;
872
Oscar Mateoec3e9962014-07-24 17:04:18 +0100873 if (!contexts_enabled(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200874 return -ENODEV;
875
Chris Wilsonb31e5132016-02-05 16:45:59 +0000876 if (args->pad != 0)
877 return -EINVAL;
878
Ben Widawsky84624812012-06-04 14:42:54 -0700879 ret = i915_mutex_lock_interruptible(dev);
880 if (ret)
881 return ret;
882
Daniel Vetterd624d862014-08-06 15:04:54 +0200883 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700884 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300885 if (IS_ERR(ctx))
886 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700887
Oscar Mateo821d66d2014-07-03 16:28:00 +0100888 args->ctx_id = ctx->user_handle;
Ben Widawsky84624812012-06-04 14:42:54 -0700889 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
890
Dan Carpenterbe636382012-07-17 09:44:49 +0300891 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700892}
893
894int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
895 struct drm_file *file)
896{
897 struct drm_i915_gem_context_destroy *args = data;
898 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateo273497e2014-05-22 14:13:37 +0100899 struct intel_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700900 int ret;
901
Chris Wilsonb31e5132016-02-05 16:45:59 +0000902 if (args->pad != 0)
903 return -EINVAL;
904
Oscar Mateo821d66d2014-07-03 16:28:00 +0100905 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -0800906 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800907
Ben Widawsky84624812012-06-04 14:42:54 -0700908 ret = i915_mutex_lock_interruptible(dev);
909 if (ret)
910 return ret;
911
912 ctx = i915_gem_context_get(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000913 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -0700914 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000915 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700916 }
917
Oscar Mateo821d66d2014-07-03 16:28:00 +0100918 idr_remove(&ctx->file_priv->context_idr, ctx->user_handle);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300919 i915_gem_context_unreference(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700920 mutex_unlock(&dev->struct_mutex);
921
922 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
923 return 0;
924}
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800925
926int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
927 struct drm_file *file)
928{
929 struct drm_i915_file_private *file_priv = file->driver_priv;
930 struct drm_i915_gem_context_param *args = data;
931 struct intel_context *ctx;
932 int ret;
933
934 ret = i915_mutex_lock_interruptible(dev);
935 if (ret)
936 return ret;
937
938 ctx = i915_gem_context_get(file_priv, args->ctx_id);
939 if (IS_ERR(ctx)) {
940 mutex_unlock(&dev->struct_mutex);
941 return PTR_ERR(ctx);
942 }
943
944 args->size = 0;
945 switch (args->param) {
946 case I915_CONTEXT_PARAM_BAN_PERIOD:
947 args->value = ctx->hang_stats.ban_period_seconds;
948 break;
David Weinehallb1b38272015-05-20 17:00:13 +0300949 case I915_CONTEXT_PARAM_NO_ZEROMAP:
950 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
951 break;
Chris Wilsonfa8848f2015-10-14 14:17:11 +0100952 case I915_CONTEXT_PARAM_GTT_SIZE:
953 if (ctx->ppgtt)
954 args->value = ctx->ppgtt->base.total;
955 else if (to_i915(dev)->mm.aliasing_ppgtt)
956 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
957 else
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200958 args->value = to_i915(dev)->ggtt.base.total;
Chris Wilsonfa8848f2015-10-14 14:17:11 +0100959 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800960 default:
961 ret = -EINVAL;
962 break;
963 }
964 mutex_unlock(&dev->struct_mutex);
965
966 return ret;
967}
968
969int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
970 struct drm_file *file)
971{
972 struct drm_i915_file_private *file_priv = file->driver_priv;
973 struct drm_i915_gem_context_param *args = data;
974 struct intel_context *ctx;
975 int ret;
976
977 ret = i915_mutex_lock_interruptible(dev);
978 if (ret)
979 return ret;
980
981 ctx = i915_gem_context_get(file_priv, args->ctx_id);
982 if (IS_ERR(ctx)) {
983 mutex_unlock(&dev->struct_mutex);
984 return PTR_ERR(ctx);
985 }
986
987 switch (args->param) {
988 case I915_CONTEXT_PARAM_BAN_PERIOD:
989 if (args->size)
990 ret = -EINVAL;
991 else if (args->value < ctx->hang_stats.ban_period_seconds &&
992 !capable(CAP_SYS_ADMIN))
993 ret = -EPERM;
994 else
995 ctx->hang_stats.ban_period_seconds = args->value;
996 break;
David Weinehallb1b38272015-05-20 17:00:13 +0300997 case I915_CONTEXT_PARAM_NO_ZEROMAP:
998 if (args->size) {
999 ret = -EINVAL;
1000 } else {
1001 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1002 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1003 }
1004 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001005 default:
1006 ret = -EINVAL;
1007 break;
1008 }
1009 mutex_unlock(&dev->struct_mutex);
1010
1011 return ret;
1012}