blob: aed4d28ab71ec9e7da43b7d543bc3f859f2c7382 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010032#include "i915_gem_dmabuf.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010038#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070039#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020043#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044
Chris Wilson05394f32010-11-08 19:18:58 +000045static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010046static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010047
Chris Wilsonc76ce032013-08-08 14:41:03 +010048static bool cpu_cache_is_coherent(struct drm_device *dev,
49 enum i915_cache_level level)
50{
51 return HAS_LLC(dev) || level != I915_CACHE_NONE;
52}
53
Chris Wilson2c225692013-08-09 12:26:45 +010054static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
55{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053056 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
57 return false;
58
Chris Wilson2c225692013-08-09 12:26:45 +010059 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
60 return true;
61
62 return obj->pin_display;
63}
64
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053065static int
66insert_mappable_node(struct drm_i915_private *i915,
67 struct drm_mm_node *node, u32 size)
68{
69 memset(node, 0, sizeof(*node));
70 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
71 size, 0, 0, 0,
72 i915->ggtt.mappable_end,
73 DRM_MM_SEARCH_DEFAULT,
74 DRM_MM_CREATE_DEFAULT);
75}
76
77static void
78remove_mappable_node(struct drm_mm_node *node)
79{
80 drm_mm_remove_node(node);
81}
82
Chris Wilson73aa8082010-09-30 11:46:12 +010083/* some bookkeeping */
84static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
85 size_t size)
86{
Daniel Vetterc20e8352013-07-24 22:40:23 +020087 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010088 dev_priv->mm.object_count++;
89 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020090 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010091}
92
93static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
94 size_t size)
95{
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097 dev_priv->mm.object_count--;
98 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
Chris Wilson21dd3732011-01-26 15:55:56 +0000102static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100103i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100104{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105 int ret;
106
Chris Wilsond98c52c2016-04-13 17:35:05 +0100107 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100116 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100123 } else {
124 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200125 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100126}
127
Chris Wilson54cf91d2010-11-25 18:00:26 +0000128int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100130 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100131 int ret;
132
Daniel Vetter33196de2012-11-14 17:14:05 +0100133 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100134 if (ret)
135 return ret;
136
137 ret = mutex_lock_interruptible(&dev->struct_mutex);
138 if (ret)
139 return ret;
140
Chris Wilson76c1dec2010-09-25 11:22:51 +0100141 return 0;
142}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100143
Eric Anholt673a3942008-07-30 12:06:12 -0700144int
Eric Anholt5a125c32008-10-22 21:40:13 -0700145i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000146 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700147{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300148 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200149 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300150 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100151 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000152 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700153
Chris Wilson6299f992010-11-24 12:23:44 +0000154 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100155 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000156 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100157 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100158 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000159 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100160 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100161 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100162 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700163
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300164 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400165 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000166
Eric Anholt5a125c32008-10-22 21:40:13 -0700167 return 0;
168}
169
Chris Wilson6a2c4232014-11-04 04:51:40 -0800170static int
171i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100172{
Al Viro93c76a32015-12-04 23:45:44 -0500173 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800174 char *vaddr = obj->phys_handle->vaddr;
175 struct sg_table *st;
176 struct scatterlist *sg;
177 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100178
Chris Wilson6a2c4232014-11-04 04:51:40 -0800179 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
180 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100181
Chris Wilson6a2c4232014-11-04 04:51:40 -0800182 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
183 struct page *page;
184 char *src;
185
186 page = shmem_read_mapping_page(mapping, i);
187 if (IS_ERR(page))
188 return PTR_ERR(page);
189
190 src = kmap_atomic(page);
191 memcpy(vaddr, src, PAGE_SIZE);
192 drm_clflush_virt_range(vaddr, PAGE_SIZE);
193 kunmap_atomic(src);
194
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300195 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800196 vaddr += PAGE_SIZE;
197 }
198
Chris Wilsonc0336662016-05-06 15:40:21 +0100199 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800200
201 st = kmalloc(sizeof(*st), GFP_KERNEL);
202 if (st == NULL)
203 return -ENOMEM;
204
205 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
206 kfree(st);
207 return -ENOMEM;
208 }
209
210 sg = st->sgl;
211 sg->offset = 0;
212 sg->length = obj->base.size;
213
214 sg_dma_address(sg) = obj->phys_handle->busaddr;
215 sg_dma_len(sg) = obj->base.size;
216
217 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800218 return 0;
219}
220
221static void
222i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
223{
224 int ret;
225
226 BUG_ON(obj->madv == __I915_MADV_PURGED);
227
228 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100229 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800230 /* In the event of a disaster, abandon all caches and
231 * hope for the best.
232 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500240 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800241 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 struct page *page;
246 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100247
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100259 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300260 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100261 vaddr += PAGE_SIZE;
262 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800263 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100264 }
265
Chris Wilson6a2c4232014-11-04 04:51:40 -0800266 sg_free_table(obj->pages);
267 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800268}
269
270static void
271i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
272{
273 drm_pci_free(obj->base.dev, obj->phys_handle);
274}
275
276static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
277 .get_pages = i915_gem_object_get_pages_phys,
278 .put_pages = i915_gem_object_put_pages_phys,
279 .release = i915_gem_object_release_phys,
280};
281
Chris Wilson35a96112016-08-14 18:44:40 +0100282int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100283{
284 struct i915_vma *vma;
285 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100286 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100287
Chris Wilson02bef8f2016-08-14 18:44:41 +0100288 lockdep_assert_held(&obj->base.dev->struct_mutex);
289
290 /* Closed vma are removed from the obj->vma_list - but they may
291 * still have an active binding on the object. To remove those we
292 * must wait for all rendering to complete to the object (as unbinding
293 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100294 */
Chris Wilson02bef8f2016-08-14 18:44:41 +0100295 ret = i915_gem_object_wait_rendering(obj, false);
296 if (ret)
297 return ret;
298
299 i915_gem_retire_requests(to_i915(obj->base.dev));
300
Chris Wilsonaa653a62016-08-04 07:52:27 +0100301 while ((vma = list_first_entry_or_null(&obj->vma_list,
302 struct i915_vma,
303 obj_link))) {
304 list_move_tail(&vma->obj_link, &still_in_list);
305 ret = i915_vma_unbind(vma);
306 if (ret)
307 break;
308 }
309 list_splice(&still_in_list, &obj->vma_list);
310
311 return ret;
312}
313
Chris Wilson00e60f22016-08-04 16:32:40 +0100314/**
315 * Ensures that all rendering to the object has completed and the object is
316 * safe to unbind from the GTT or access from the CPU.
317 * @obj: i915 gem object
318 * @readonly: waiting for just read access or read-write access
319 */
320int
321i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
322 bool readonly)
323{
324 struct reservation_object *resv;
325 struct i915_gem_active *active;
326 unsigned long active_mask;
327 int idx;
328
329 lockdep_assert_held(&obj->base.dev->struct_mutex);
330
331 if (!readonly) {
332 active = obj->last_read;
333 active_mask = i915_gem_object_get_active(obj);
334 } else {
335 active_mask = 1;
336 active = &obj->last_write;
337 }
338
339 for_each_active(active_mask, idx) {
340 int ret;
341
342 ret = i915_gem_active_wait(&active[idx],
343 &obj->base.dev->struct_mutex);
344 if (ret)
345 return ret;
346 }
347
348 resv = i915_gem_object_get_dmabuf_resv(obj);
349 if (resv) {
350 long err;
351
352 err = reservation_object_wait_timeout_rcu(resv, !readonly, true,
353 MAX_SCHEDULE_TIMEOUT);
354 if (err < 0)
355 return err;
356 }
357
358 return 0;
359}
360
Chris Wilsonb8f90962016-08-05 10:14:07 +0100361/* A nonblocking variant of the above wait. Must be called prior to
362 * acquiring the mutex for the object, as the object state may change
363 * during this call. A reference must be held by the caller for the object.
Chris Wilson00e60f22016-08-04 16:32:40 +0100364 */
365static __must_check int
Chris Wilsonb8f90962016-08-05 10:14:07 +0100366__unsafe_wait_rendering(struct drm_i915_gem_object *obj,
367 struct intel_rps_client *rps,
368 bool readonly)
Chris Wilson00e60f22016-08-04 16:32:40 +0100369{
Chris Wilson00e60f22016-08-04 16:32:40 +0100370 struct i915_gem_active *active;
371 unsigned long active_mask;
Chris Wilsonb8f90962016-08-05 10:14:07 +0100372 int idx;
Chris Wilson00e60f22016-08-04 16:32:40 +0100373
Chris Wilsonb8f90962016-08-05 10:14:07 +0100374 active_mask = __I915_BO_ACTIVE(obj);
Chris Wilson00e60f22016-08-04 16:32:40 +0100375 if (!active_mask)
376 return 0;
377
378 if (!readonly) {
379 active = obj->last_read;
380 } else {
381 active_mask = 1;
382 active = &obj->last_write;
383 }
384
Chris Wilsonb8f90962016-08-05 10:14:07 +0100385 for_each_active(active_mask, idx) {
386 int ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100387
Chris Wilsonb8f90962016-08-05 10:14:07 +0100388 ret = i915_gem_active_wait_unlocked(&active[idx],
Chris Wilsonea746f32016-09-09 14:11:49 +0100389 I915_WAIT_INTERRUPTIBLE,
390 NULL, rps);
Chris Wilsonb8f90962016-08-05 10:14:07 +0100391 if (ret)
392 return ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100393 }
394
Chris Wilsonb8f90962016-08-05 10:14:07 +0100395 return 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100396}
397
398static struct intel_rps_client *to_rps_client(struct drm_file *file)
399{
400 struct drm_i915_file_private *fpriv = file->driver_priv;
401
402 return &fpriv->rps;
403}
404
Chris Wilson00731152014-05-21 12:42:56 +0100405int
406i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
407 int align)
408{
409 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800410 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100411
412 if (obj->phys_handle) {
413 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
414 return -EBUSY;
415
416 return 0;
417 }
418
419 if (obj->madv != I915_MADV_WILLNEED)
420 return -EFAULT;
421
422 if (obj->base.filp == NULL)
423 return -EINVAL;
424
Chris Wilson4717ca92016-08-04 07:52:28 +0100425 ret = i915_gem_object_unbind(obj);
426 if (ret)
427 return ret;
428
429 ret = i915_gem_object_put_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800430 if (ret)
431 return ret;
432
Chris Wilson00731152014-05-21 12:42:56 +0100433 /* create a new object */
434 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
435 if (!phys)
436 return -ENOMEM;
437
Chris Wilson00731152014-05-21 12:42:56 +0100438 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800439 obj->ops = &i915_gem_phys_ops;
440
441 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100442}
443
444static int
445i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
446 struct drm_i915_gem_pwrite *args,
447 struct drm_file *file_priv)
448{
449 struct drm_device *dev = obj->base.dev;
450 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300451 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200452 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800453
454 /* We manually control the domain here and pretend that it
455 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
456 */
457 ret = i915_gem_object_wait_rendering(obj, false);
458 if (ret)
459 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100460
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700461 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100462 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
463 unsigned long unwritten;
464
465 /* The physical object once assigned is fixed for the lifetime
466 * of the obj, so we can safely drop the lock and continue
467 * to access vaddr.
468 */
469 mutex_unlock(&dev->struct_mutex);
470 unwritten = copy_from_user(vaddr, user_data, args->size);
471 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200472 if (unwritten) {
473 ret = -EFAULT;
474 goto out;
475 }
Chris Wilson00731152014-05-21 12:42:56 +0100476 }
477
Chris Wilson6a2c4232014-11-04 04:51:40 -0800478 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100479 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200480
481out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700482 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200483 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100484}
485
Chris Wilson42dcedd2012-11-15 11:32:30 +0000486void *i915_gem_object_alloc(struct drm_device *dev)
487{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100488 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100489 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000490}
491
492void i915_gem_object_free(struct drm_i915_gem_object *obj)
493{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100494 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100495 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000496}
497
Dave Airlieff72145b2011-02-07 12:16:14 +1000498static int
499i915_gem_create(struct drm_file *file,
500 struct drm_device *dev,
501 uint64_t size,
502 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700503{
Chris Wilson05394f32010-11-08 19:18:58 +0000504 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300505 int ret;
506 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700507
Dave Airlieff72145b2011-02-07 12:16:14 +1000508 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200509 if (size == 0)
510 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700511
512 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100513 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100514 if (IS_ERR(obj))
515 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700516
Chris Wilson05394f32010-11-08 19:18:58 +0000517 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100518 /* drop reference from allocate - handle holds it now */
Chris Wilson34911fd2016-07-20 13:31:54 +0100519 i915_gem_object_put_unlocked(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200520 if (ret)
521 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100522
Dave Airlieff72145b2011-02-07 12:16:14 +1000523 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700524 return 0;
525}
526
Dave Airlieff72145b2011-02-07 12:16:14 +1000527int
528i915_gem_dumb_create(struct drm_file *file,
529 struct drm_device *dev,
530 struct drm_mode_create_dumb *args)
531{
532 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300533 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000534 args->size = args->pitch * args->height;
535 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000536 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000537}
538
Dave Airlieff72145b2011-02-07 12:16:14 +1000539/**
540 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100541 * @dev: drm device pointer
542 * @data: ioctl data blob
543 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000544 */
545int
546i915_gem_create_ioctl(struct drm_device *dev, void *data,
547 struct drm_file *file)
548{
549 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200550
Dave Airlieff72145b2011-02-07 12:16:14 +1000551 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000552 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000553}
554
Daniel Vetter8c599672011-12-14 13:57:31 +0100555static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100556__copy_to_user_swizzled(char __user *cpu_vaddr,
557 const char *gpu_vaddr, int gpu_offset,
558 int length)
559{
560 int ret, cpu_offset = 0;
561
562 while (length > 0) {
563 int cacheline_end = ALIGN(gpu_offset + 1, 64);
564 int this_length = min(cacheline_end - gpu_offset, length);
565 int swizzled_gpu_offset = gpu_offset ^ 64;
566
567 ret = __copy_to_user(cpu_vaddr + cpu_offset,
568 gpu_vaddr + swizzled_gpu_offset,
569 this_length);
570 if (ret)
571 return ret + length;
572
573 cpu_offset += this_length;
574 gpu_offset += this_length;
575 length -= this_length;
576 }
577
578 return 0;
579}
580
581static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700582__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
583 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100584 int length)
585{
586 int ret, cpu_offset = 0;
587
588 while (length > 0) {
589 int cacheline_end = ALIGN(gpu_offset + 1, 64);
590 int this_length = min(cacheline_end - gpu_offset, length);
591 int swizzled_gpu_offset = gpu_offset ^ 64;
592
593 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
594 cpu_vaddr + cpu_offset,
595 this_length);
596 if (ret)
597 return ret + length;
598
599 cpu_offset += this_length;
600 gpu_offset += this_length;
601 length -= this_length;
602 }
603
604 return 0;
605}
606
Brad Volkin4c914c02014-02-18 10:15:45 -0800607/*
608 * Pins the specified object's pages and synchronizes the object with
609 * GPU accesses. Sets needs_clflush to non-zero if the caller should
610 * flush the object from the CPU cache.
611 */
612int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100613 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800614{
615 int ret;
616
617 *needs_clflush = 0;
618
Chris Wilson43394c72016-08-18 17:16:47 +0100619 if (!i915_gem_object_has_struct_page(obj))
620 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800621
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100622 ret = i915_gem_object_wait_rendering(obj, true);
623 if (ret)
624 return ret;
625
Chris Wilson97649512016-08-18 17:16:50 +0100626 ret = i915_gem_object_get_pages(obj);
627 if (ret)
628 return ret;
629
630 i915_gem_object_pin_pages(obj);
631
Chris Wilsona314d5c2016-08-18 17:16:48 +0100632 i915_gem_object_flush_gtt_write_domain(obj);
633
Chris Wilson43394c72016-08-18 17:16:47 +0100634 /* If we're not in the cpu read domain, set ourself into the gtt
635 * read domain and manually flush cachelines (if required). This
636 * optimizes for the case when the gpu will dirty the data
637 * anyway again before the next pread happens.
638 */
639 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Brad Volkin4c914c02014-02-18 10:15:45 -0800640 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
641 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800642
Chris Wilson43394c72016-08-18 17:16:47 +0100643 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
644 ret = i915_gem_object_set_to_cpu_domain(obj, false);
Chris Wilson97649512016-08-18 17:16:50 +0100645 if (ret)
646 goto err_unpin;
647
Chris Wilson43394c72016-08-18 17:16:47 +0100648 *needs_clflush = 0;
649 }
650
Chris Wilson97649512016-08-18 17:16:50 +0100651 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100652 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100653
654err_unpin:
655 i915_gem_object_unpin_pages(obj);
656 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100657}
658
659int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
660 unsigned int *needs_clflush)
661{
662 int ret;
663
664 *needs_clflush = 0;
665 if (!i915_gem_object_has_struct_page(obj))
666 return -ENODEV;
667
668 ret = i915_gem_object_wait_rendering(obj, false);
669 if (ret)
670 return ret;
671
Chris Wilson97649512016-08-18 17:16:50 +0100672 ret = i915_gem_object_get_pages(obj);
673 if (ret)
674 return ret;
675
676 i915_gem_object_pin_pages(obj);
677
Chris Wilsona314d5c2016-08-18 17:16:48 +0100678 i915_gem_object_flush_gtt_write_domain(obj);
679
Chris Wilson43394c72016-08-18 17:16:47 +0100680 /* If we're not in the cpu write domain, set ourself into the
681 * gtt write domain and manually flush cachelines (as required).
682 * This optimizes for the case when the gpu will use the data
683 * right away and we therefore have to clflush anyway.
684 */
685 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
686 *needs_clflush |= cpu_write_needs_clflush(obj) << 1;
687
688 /* Same trick applies to invalidate partially written cachelines read
689 * before writing.
690 */
691 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
692 *needs_clflush |= !cpu_cache_is_coherent(obj->base.dev,
693 obj->cache_level);
694
Chris Wilson43394c72016-08-18 17:16:47 +0100695 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
696 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilson97649512016-08-18 17:16:50 +0100697 if (ret)
698 goto err_unpin;
699
Chris Wilson43394c72016-08-18 17:16:47 +0100700 *needs_clflush = 0;
701 }
702
703 if ((*needs_clflush & CLFLUSH_AFTER) == 0)
704 obj->cache_dirty = true;
705
706 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
707 obj->dirty = 1;
Chris Wilson97649512016-08-18 17:16:50 +0100708 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100709 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100710
711err_unpin:
712 i915_gem_object_unpin_pages(obj);
713 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800714}
715
Daniel Vetterd174bd62012-03-25 19:47:40 +0200716/* Per-page copy function for the shmem pread fastpath.
717 * Flushes invalid cachelines before reading the target if
718 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700719static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200720shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
721 char __user *user_data,
722 bool page_do_bit17_swizzling, bool needs_clflush)
723{
724 char *vaddr;
725 int ret;
726
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200727 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200728 return -EINVAL;
729
730 vaddr = kmap_atomic(page);
731 if (needs_clflush)
732 drm_clflush_virt_range(vaddr + shmem_page_offset,
733 page_length);
734 ret = __copy_to_user_inatomic(user_data,
735 vaddr + shmem_page_offset,
736 page_length);
737 kunmap_atomic(vaddr);
738
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100739 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200740}
741
Daniel Vetter23c18c72012-03-25 19:47:42 +0200742static void
743shmem_clflush_swizzled_range(char *addr, unsigned long length,
744 bool swizzled)
745{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200746 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200747 unsigned long start = (unsigned long) addr;
748 unsigned long end = (unsigned long) addr + length;
749
750 /* For swizzling simply ensure that we always flush both
751 * channels. Lame, but simple and it works. Swizzled
752 * pwrite/pread is far from a hotpath - current userspace
753 * doesn't use it at all. */
754 start = round_down(start, 128);
755 end = round_up(end, 128);
756
757 drm_clflush_virt_range((void *)start, end - start);
758 } else {
759 drm_clflush_virt_range(addr, length);
760 }
761
762}
763
Daniel Vetterd174bd62012-03-25 19:47:40 +0200764/* Only difference to the fast-path function is that this can handle bit17
765 * and uses non-atomic copy and kmap functions. */
766static int
767shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
768 char __user *user_data,
769 bool page_do_bit17_swizzling, bool needs_clflush)
770{
771 char *vaddr;
772 int ret;
773
774 vaddr = kmap(page);
775 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200776 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
777 page_length,
778 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200779
780 if (page_do_bit17_swizzling)
781 ret = __copy_to_user_swizzled(user_data,
782 vaddr, shmem_page_offset,
783 page_length);
784 else
785 ret = __copy_to_user(user_data,
786 vaddr + shmem_page_offset,
787 page_length);
788 kunmap(page);
789
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100790 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200791}
792
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530793static inline unsigned long
794slow_user_access(struct io_mapping *mapping,
795 uint64_t page_base, int page_offset,
796 char __user *user_data,
797 unsigned long length, bool pwrite)
798{
799 void __iomem *ioaddr;
800 void *vaddr;
801 uint64_t unwritten;
802
803 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
804 /* We can use the cpu mem copy function because this is X86. */
805 vaddr = (void __force *)ioaddr + page_offset;
806 if (pwrite)
807 unwritten = __copy_from_user(vaddr, user_data, length);
808 else
809 unwritten = __copy_to_user(user_data, vaddr, length);
810
811 io_mapping_unmap(ioaddr);
812 return unwritten;
813}
814
815static int
816i915_gem_gtt_pread(struct drm_device *dev,
817 struct drm_i915_gem_object *obj, uint64_t size,
818 uint64_t data_offset, uint64_t data_ptr)
819{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100820 struct drm_i915_private *dev_priv = to_i915(dev);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530821 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson058d88c2016-08-15 10:49:06 +0100822 struct i915_vma *vma;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530823 struct drm_mm_node node;
824 char __user *user_data;
825 uint64_t remain;
826 uint64_t offset;
827 int ret;
828
Chris Wilson058d88c2016-08-15 10:49:06 +0100829 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, PIN_MAPPABLE);
Chris Wilson18034582016-08-18 17:16:45 +0100830 if (!IS_ERR(vma)) {
831 node.start = i915_ggtt_offset(vma);
832 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +0100833 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +0100834 if (ret) {
835 i915_vma_unpin(vma);
836 vma = ERR_PTR(ret);
837 }
838 }
Chris Wilson058d88c2016-08-15 10:49:06 +0100839 if (IS_ERR(vma)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530840 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
841 if (ret)
842 goto out;
843
844 ret = i915_gem_object_get_pages(obj);
845 if (ret) {
846 remove_mappable_node(&node);
847 goto out;
848 }
849
850 i915_gem_object_pin_pages(obj);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530851 }
852
853 ret = i915_gem_object_set_to_gtt_domain(obj, false);
854 if (ret)
855 goto out_unpin;
856
857 user_data = u64_to_user_ptr(data_ptr);
858 remain = size;
859 offset = data_offset;
860
861 mutex_unlock(&dev->struct_mutex);
862 if (likely(!i915.prefault_disable)) {
863 ret = fault_in_multipages_writeable(user_data, remain);
864 if (ret) {
865 mutex_lock(&dev->struct_mutex);
866 goto out_unpin;
867 }
868 }
869
870 while (remain > 0) {
871 /* Operation in this page
872 *
873 * page_base = page offset within aperture
874 * page_offset = offset within page
875 * page_length = bytes to copy for this page
876 */
877 u32 page_base = node.start;
878 unsigned page_offset = offset_in_page(offset);
879 unsigned page_length = PAGE_SIZE - page_offset;
880 page_length = remain < page_length ? remain : page_length;
881 if (node.allocated) {
882 wmb();
883 ggtt->base.insert_page(&ggtt->base,
884 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
885 node.start,
886 I915_CACHE_NONE, 0);
887 wmb();
888 } else {
889 page_base += offset & PAGE_MASK;
890 }
891 /* This is a slow read/write as it tries to read from
892 * and write to user memory which may result into page
893 * faults, and so we cannot perform this under struct_mutex.
894 */
Chris Wilsonf7bbe782016-08-19 16:54:27 +0100895 if (slow_user_access(&ggtt->mappable, page_base,
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530896 page_offset, user_data,
897 page_length, false)) {
898 ret = -EFAULT;
899 break;
900 }
901
902 remain -= page_length;
903 user_data += page_length;
904 offset += page_length;
905 }
906
907 mutex_lock(&dev->struct_mutex);
908 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
909 /* The user has modified the object whilst we tried
910 * reading from it, and we now have no idea what domain
911 * the pages should be in. As we have just been touching
912 * them directly, flush everything back to the GTT
913 * domain.
914 */
915 ret = i915_gem_object_set_to_gtt_domain(obj, false);
916 }
917
918out_unpin:
919 if (node.allocated) {
920 wmb();
921 ggtt->base.clear_range(&ggtt->base,
922 node.start, node.size,
923 true);
924 i915_gem_object_unpin_pages(obj);
925 remove_mappable_node(&node);
926 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +0100927 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530928 }
929out:
930 return ret;
931}
932
Eric Anholteb014592009-03-10 11:44:52 -0700933static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200934i915_gem_shmem_pread(struct drm_device *dev,
935 struct drm_i915_gem_object *obj,
936 struct drm_i915_gem_pread *args,
937 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700938{
Daniel Vetter8461d222011-12-14 13:57:32 +0100939 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700940 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100941 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100942 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100943 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200944 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200945 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200946 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700947
Brad Volkin4c914c02014-02-18 10:15:45 -0800948 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100949 if (ret)
950 return ret;
951
Chris Wilson43394c72016-08-18 17:16:47 +0100952 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
953 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700954 offset = args->offset;
Chris Wilson43394c72016-08-18 17:16:47 +0100955 remain = args->size;
Daniel Vetter8461d222011-12-14 13:57:32 +0100956
Imre Deak67d5a502013-02-18 19:28:02 +0200957 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
958 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200959 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100960
961 if (remain <= 0)
962 break;
963
Eric Anholteb014592009-03-10 11:44:52 -0700964 /* Operation in this page
965 *
Eric Anholteb014592009-03-10 11:44:52 -0700966 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700967 * page_length = bytes to copy for this page
968 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100969 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700970 page_length = remain;
971 if ((shmem_page_offset + page_length) > PAGE_SIZE)
972 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700973
Daniel Vetter8461d222011-12-14 13:57:32 +0100974 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
975 (page_to_phys(page) & (1 << 17)) != 0;
976
Daniel Vetterd174bd62012-03-25 19:47:40 +0200977 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
978 user_data, page_do_bit17_swizzling,
979 needs_clflush);
980 if (ret == 0)
981 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700982
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200983 mutex_unlock(&dev->struct_mutex);
984
Jani Nikulad330a952014-01-21 11:24:25 +0200985 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200986 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200987 /* Userspace is tricking us, but we've already clobbered
988 * its pages with the prefault and promised to write the
989 * data up to the first fault. Hence ignore any errors
990 * and just continue. */
991 (void)ret;
992 prefaulted = 1;
993 }
994
Daniel Vetterd174bd62012-03-25 19:47:40 +0200995 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
996 user_data, page_do_bit17_swizzling,
997 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700998
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200999 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001000
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001001 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +01001002 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +01001003
Chris Wilson17793c92014-03-07 08:30:36 +00001004next_page:
Eric Anholteb014592009-03-10 11:44:52 -07001005 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +01001006 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -07001007 offset += page_length;
1008 }
1009
Chris Wilson4f27b752010-10-14 15:26:45 +01001010out:
Chris Wilson43394c72016-08-18 17:16:47 +01001011 i915_gem_obj_finish_shmem_access(obj);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001012
Eric Anholteb014592009-03-10 11:44:52 -07001013 return ret;
1014}
1015
Eric Anholt673a3942008-07-30 12:06:12 -07001016/**
1017 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001018 * @dev: drm device pointer
1019 * @data: ioctl data blob
1020 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001021 *
1022 * On error, the contents of *data are undefined.
1023 */
1024int
1025i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001026 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001027{
1028 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001029 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +01001030 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001031
Chris Wilson51311d02010-11-17 09:10:42 +00001032 if (args->size == 0)
1033 return 0;
1034
1035 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001036 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001037 args->size))
1038 return -EFAULT;
1039
Chris Wilson03ac0642016-07-20 13:31:51 +01001040 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001041 if (!obj)
1042 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001043
Chris Wilson7dcd2492010-09-26 20:21:44 +01001044 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +00001045 if (args->offset > obj->base.size ||
1046 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001047 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001048 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001049 }
1050
Chris Wilsondb53a302011-02-03 11:57:46 +00001051 trace_i915_gem_object_pread(obj, args->offset, args->size);
1052
Chris Wilson258a5ed2016-08-05 10:14:16 +01001053 ret = __unsafe_wait_rendering(obj, to_rps_client(file), true);
1054 if (ret)
1055 goto err;
1056
1057 ret = i915_mutex_lock_interruptible(dev);
1058 if (ret)
1059 goto err;
1060
Daniel Vetterdbf7bff2012-03-25 19:47:29 +02001061 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -07001062
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301063 /* pread for non shmem backed objects */
Chris Wilson1dd5b6f2016-08-04 09:09:53 +01001064 if (ret == -EFAULT || ret == -ENODEV) {
1065 intel_runtime_pm_get(to_i915(dev));
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301066 ret = i915_gem_gtt_pread(dev, obj, args->size,
1067 args->offset, args->data_ptr);
Chris Wilson1dd5b6f2016-08-04 09:09:53 +01001068 intel_runtime_pm_put(to_i915(dev));
1069 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301070
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001071 i915_gem_object_put(obj);
Chris Wilson4f27b752010-10-14 15:26:45 +01001072 mutex_unlock(&dev->struct_mutex);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001073
1074 return ret;
1075
1076err:
1077 i915_gem_object_put_unlocked(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001078 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001079}
1080
Keith Packard0839ccb2008-10-30 19:38:48 -07001081/* This is the fast write path which cannot handle
1082 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001083 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001084
Keith Packard0839ccb2008-10-30 19:38:48 -07001085static inline int
1086fast_user_write(struct io_mapping *mapping,
1087 loff_t page_base, int page_offset,
1088 char __user *user_data,
1089 int length)
1090{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001091 void __iomem *vaddr_atomic;
1092 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001093 unsigned long unwritten;
1094
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001095 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001096 /* We can use the cpu mem copy function because this is X86. */
1097 vaddr = (void __force*)vaddr_atomic + page_offset;
1098 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -07001099 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001100 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001101 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -07001102}
1103
Eric Anholt3de09aa2009-03-09 09:42:23 -07001104/**
1105 * This is the fast pwrite path, where we copy the data directly from the
1106 * user into the GTT, uncached.
Daniel Vetter62f90b32016-07-15 21:48:07 +02001107 * @i915: i915 device private data
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001108 * @obj: i915 gem object
1109 * @args: pwrite arguments structure
1110 * @file: drm file pointer
Eric Anholt3de09aa2009-03-09 09:42:23 -07001111 */
Eric Anholt673a3942008-07-30 12:06:12 -07001112static int
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301113i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
Chris Wilson05394f32010-11-08 19:18:58 +00001114 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -07001115 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +00001116 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001117{
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301118 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301119 struct drm_device *dev = obj->base.dev;
Chris Wilson058d88c2016-08-15 10:49:06 +01001120 struct i915_vma *vma;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301121 struct drm_mm_node node;
1122 uint64_t remain, offset;
Eric Anholt673a3942008-07-30 12:06:12 -07001123 char __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301124 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301125 bool hit_slow_path = false;
1126
Chris Wilson3e510a82016-08-05 10:14:23 +01001127 if (i915_gem_object_is_tiled(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301128 return -EFAULT;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001129
Chris Wilson058d88c2016-08-15 10:49:06 +01001130 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001131 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001132 if (!IS_ERR(vma)) {
1133 node.start = i915_ggtt_offset(vma);
1134 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001135 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001136 if (ret) {
1137 i915_vma_unpin(vma);
1138 vma = ERR_PTR(ret);
1139 }
1140 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001141 if (IS_ERR(vma)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301142 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
1143 if (ret)
1144 goto out;
1145
1146 ret = i915_gem_object_get_pages(obj);
1147 if (ret) {
1148 remove_mappable_node(&node);
1149 goto out;
1150 }
1151
1152 i915_gem_object_pin_pages(obj);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301153 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001154
1155 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1156 if (ret)
1157 goto out_unpin;
1158
Chris Wilsonb19482d2016-08-18 17:16:43 +01001159 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301160 obj->dirty = true;
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001161
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301162 user_data = u64_to_user_ptr(args->data_ptr);
1163 offset = args->offset;
1164 remain = args->size;
1165 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001166 /* Operation in this page
1167 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001168 * page_base = page offset within aperture
1169 * page_offset = offset within page
1170 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001171 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301172 u32 page_base = node.start;
1173 unsigned page_offset = offset_in_page(offset);
1174 unsigned page_length = PAGE_SIZE - page_offset;
1175 page_length = remain < page_length ? remain : page_length;
1176 if (node.allocated) {
1177 wmb(); /* flush the write before we modify the GGTT */
1178 ggtt->base.insert_page(&ggtt->base,
1179 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1180 node.start, I915_CACHE_NONE, 0);
1181 wmb(); /* flush modifications to the GGTT (insert_page) */
1182 } else {
1183 page_base += offset & PAGE_MASK;
1184 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001185 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001186 * source page isn't available. Return the error and we'll
1187 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301188 * If the object is non-shmem backed, we retry again with the
1189 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001190 */
Chris Wilsonf7bbe782016-08-19 16:54:27 +01001191 if (fast_user_write(&ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +02001192 page_offset, user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301193 hit_slow_path = true;
1194 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf7bbe782016-08-19 16:54:27 +01001195 if (slow_user_access(&ggtt->mappable,
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301196 page_base,
1197 page_offset, user_data,
1198 page_length, true)) {
1199 ret = -EFAULT;
1200 mutex_lock(&dev->struct_mutex);
1201 goto out_flush;
1202 }
1203
1204 mutex_lock(&dev->struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001205 }
Eric Anholt673a3942008-07-30 12:06:12 -07001206
Keith Packard0839ccb2008-10-30 19:38:48 -07001207 remain -= page_length;
1208 user_data += page_length;
1209 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001210 }
Eric Anholt673a3942008-07-30 12:06:12 -07001211
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001212out_flush:
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301213 if (hit_slow_path) {
1214 if (ret == 0 &&
1215 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1216 /* The user has modified the object whilst we tried
1217 * reading from it, and we now have no idea what domain
1218 * the pages should be in. As we have just been touching
1219 * them directly, flush everything back to the GTT
1220 * domain.
1221 */
1222 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1223 }
1224 }
1225
Chris Wilsonb19482d2016-08-18 17:16:43 +01001226 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001227out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301228 if (node.allocated) {
1229 wmb();
1230 ggtt->base.clear_range(&ggtt->base,
1231 node.start, node.size,
1232 true);
1233 i915_gem_object_unpin_pages(obj);
1234 remove_mappable_node(&node);
1235 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001236 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301237 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001238out:
Eric Anholt3de09aa2009-03-09 09:42:23 -07001239 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001240}
1241
Daniel Vetterd174bd62012-03-25 19:47:40 +02001242/* Per-page copy function for the shmem pwrite fastpath.
1243 * Flushes invalid cachelines before writing to the target if
1244 * needs_clflush_before is set and flushes out any written cachelines after
1245 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -07001246static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001247shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1248 char __user *user_data,
1249 bool page_do_bit17_swizzling,
1250 bool needs_clflush_before,
1251 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001252{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001253 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001254 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001255
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001256 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +02001257 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001258
Daniel Vetterd174bd62012-03-25 19:47:40 +02001259 vaddr = kmap_atomic(page);
1260 if (needs_clflush_before)
1261 drm_clflush_virt_range(vaddr + shmem_page_offset,
1262 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +00001263 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1264 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001265 if (needs_clflush_after)
1266 drm_clflush_virt_range(vaddr + shmem_page_offset,
1267 page_length);
1268 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001269
Chris Wilson755d2212012-09-04 21:02:55 +01001270 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001271}
1272
Daniel Vetterd174bd62012-03-25 19:47:40 +02001273/* Only difference to the fast-path function is that this can handle bit17
1274 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -07001275static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001276shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1277 char __user *user_data,
1278 bool page_do_bit17_swizzling,
1279 bool needs_clflush_before,
1280 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001281{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001282 char *vaddr;
1283 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001284
Daniel Vetterd174bd62012-03-25 19:47:40 +02001285 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001286 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +02001287 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1288 page_length,
1289 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001290 if (page_do_bit17_swizzling)
1291 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001292 user_data,
1293 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001294 else
1295 ret = __copy_from_user(vaddr + shmem_page_offset,
1296 user_data,
1297 page_length);
1298 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +02001299 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1300 page_length,
1301 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001302 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001303
Chris Wilson755d2212012-09-04 21:02:55 +01001304 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001305}
1306
Eric Anholt40123c12009-03-09 13:42:30 -07001307static int
Daniel Vettere244a442012-03-25 19:47:28 +02001308i915_gem_shmem_pwrite(struct drm_device *dev,
1309 struct drm_i915_gem_object *obj,
1310 struct drm_i915_gem_pwrite *args,
1311 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -07001312{
Eric Anholt40123c12009-03-09 13:42:30 -07001313 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +01001314 loff_t offset;
1315 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +01001316 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +01001317 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +02001318 int hit_slowpath = 0;
Chris Wilson43394c72016-08-18 17:16:47 +01001319 unsigned int needs_clflush;
Imre Deak67d5a502013-02-18 19:28:02 +02001320 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -07001321
Chris Wilson43394c72016-08-18 17:16:47 +01001322 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1323 if (ret)
1324 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001325
Daniel Vetter8c599672011-12-14 13:57:31 +01001326 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Chris Wilson43394c72016-08-18 17:16:47 +01001327 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -07001328 offset = args->offset;
Chris Wilson43394c72016-08-18 17:16:47 +01001329 remain = args->size;
Eric Anholt40123c12009-03-09 13:42:30 -07001330
Imre Deak67d5a502013-02-18 19:28:02 +02001331 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1332 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +02001333 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +02001334 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001335
Chris Wilson9da3da62012-06-01 15:20:22 +01001336 if (remain <= 0)
1337 break;
1338
Eric Anholt40123c12009-03-09 13:42:30 -07001339 /* Operation in this page
1340 *
Eric Anholt40123c12009-03-09 13:42:30 -07001341 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -07001342 * page_length = bytes to copy for this page
1343 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +01001344 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -07001345
1346 page_length = remain;
1347 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1348 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -07001349
Daniel Vetter58642882012-03-25 19:47:37 +02001350 /* If we don't overwrite a cacheline completely we need to be
1351 * careful to have up-to-date data by first clflushing. Don't
1352 * overcomplicate things and flush the entire patch. */
Chris Wilson43394c72016-08-18 17:16:47 +01001353 partial_cacheline_write = needs_clflush & CLFLUSH_BEFORE &&
Daniel Vetter58642882012-03-25 19:47:37 +02001354 ((shmem_page_offset | page_length)
1355 & (boot_cpu_data.x86_clflush_size - 1));
1356
Daniel Vetter8c599672011-12-14 13:57:31 +01001357 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1358 (page_to_phys(page) & (1 << 17)) != 0;
1359
Daniel Vetterd174bd62012-03-25 19:47:40 +02001360 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1361 user_data, page_do_bit17_swizzling,
1362 partial_cacheline_write,
Chris Wilson43394c72016-08-18 17:16:47 +01001363 needs_clflush & CLFLUSH_AFTER);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001364 if (ret == 0)
1365 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001366
Daniel Vettere244a442012-03-25 19:47:28 +02001367 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001368 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001369 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1370 user_data, page_do_bit17_swizzling,
1371 partial_cacheline_write,
Chris Wilson43394c72016-08-18 17:16:47 +01001372 needs_clflush & CLFLUSH_AFTER);
Eric Anholt40123c12009-03-09 13:42:30 -07001373
Daniel Vettere244a442012-03-25 19:47:28 +02001374 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001375
Chris Wilson755d2212012-09-04 21:02:55 +01001376 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001377 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001378
Chris Wilson17793c92014-03-07 08:30:36 +00001379next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001380 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001381 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001382 offset += page_length;
1383 }
1384
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001385out:
Chris Wilson43394c72016-08-18 17:16:47 +01001386 i915_gem_obj_finish_shmem_access(obj);
Chris Wilson755d2212012-09-04 21:02:55 +01001387
Daniel Vettere244a442012-03-25 19:47:28 +02001388 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001389 /*
1390 * Fixup: Flush cpu caches in case we didn't flush the dirty
1391 * cachelines in-line while writing and the object moved
1392 * out of the cpu write domain while we've dropped the lock.
1393 */
Chris Wilson43394c72016-08-18 17:16:47 +01001394 if (!(needs_clflush & CLFLUSH_AFTER) &&
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001395 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001396 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson43394c72016-08-18 17:16:47 +01001397 needs_clflush |= CLFLUSH_AFTER;
Daniel Vettere244a442012-03-25 19:47:28 +02001398 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001399 }
Eric Anholt40123c12009-03-09 13:42:30 -07001400
Chris Wilson43394c72016-08-18 17:16:47 +01001401 if (needs_clflush & CLFLUSH_AFTER)
Chris Wilsonc0336662016-05-06 15:40:21 +01001402 i915_gem_chipset_flush(to_i915(dev));
Daniel Vetter58642882012-03-25 19:47:37 +02001403
Rodrigo Vivide152b62015-07-07 16:28:51 -07001404 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001405 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001406}
1407
1408/**
1409 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001410 * @dev: drm device
1411 * @data: ioctl data blob
1412 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001413 *
1414 * On error, the contents of the buffer that were to be modified are undefined.
1415 */
1416int
1417i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001418 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001419{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001420 struct drm_i915_private *dev_priv = to_i915(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001421 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001422 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001423 int ret;
1424
1425 if (args->size == 0)
1426 return 0;
1427
1428 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001429 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001430 args->size))
1431 return -EFAULT;
1432
Jani Nikulad330a952014-01-21 11:24:25 +02001433 if (likely(!i915.prefault_disable)) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001434 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
Xiong Zhang0b74b502013-07-19 13:51:24 +08001435 args->size);
1436 if (ret)
1437 return -EFAULT;
1438 }
Eric Anholt673a3942008-07-30 12:06:12 -07001439
Chris Wilson03ac0642016-07-20 13:31:51 +01001440 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001441 if (!obj)
1442 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001443
Chris Wilson7dcd2492010-09-26 20:21:44 +01001444 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001445 if (args->offset > obj->base.size ||
1446 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001447 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001448 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001449 }
1450
Chris Wilsondb53a302011-02-03 11:57:46 +00001451 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1452
Chris Wilson258a5ed2016-08-05 10:14:16 +01001453 ret = __unsafe_wait_rendering(obj, to_rps_client(file), false);
1454 if (ret)
1455 goto err;
1456
1457 intel_runtime_pm_get(dev_priv);
1458
1459 ret = i915_mutex_lock_interruptible(dev);
1460 if (ret)
1461 goto err_rpm;
1462
Daniel Vetter935aaa62012-03-25 19:47:35 +02001463 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001464 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1465 * it would end up going through the fenced access, and we'll get
1466 * different detiling behavior between reading and writing.
1467 * pread/pwrite currently are reading and writing from the CPU
1468 * perspective, requiring manual detiling by the client.
1469 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001470 if (!i915_gem_object_has_struct_page(obj) ||
1471 cpu_write_needs_clflush(obj)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301472 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001473 /* Note that the gtt paths might fail with non-page-backed user
1474 * pointers (e.g. gtt mappings when moving data between
1475 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001476 }
Eric Anholt673a3942008-07-30 12:06:12 -07001477
Chris Wilsond1054ee2016-07-16 18:42:36 +01001478 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001479 if (obj->phys_handle)
1480 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301481 else
Chris Wilson43394c72016-08-18 17:16:47 +01001482 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001483 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001484
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001485 i915_gem_object_put(obj);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001486 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001487 intel_runtime_pm_put(dev_priv);
1488
Eric Anholt673a3942008-07-30 12:06:12 -07001489 return ret;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001490
1491err_rpm:
1492 intel_runtime_pm_put(dev_priv);
1493err:
1494 i915_gem_object_put_unlocked(obj);
1495 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001496}
1497
Chris Wilsond243ad82016-08-18 17:16:44 +01001498static inline enum fb_op_origin
Chris Wilsonaeecc962016-06-17 14:46:39 -03001499write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1500{
Chris Wilson50349242016-08-18 17:17:04 +01001501 return (domain == I915_GEM_DOMAIN_GTT ?
1502 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001503}
1504
Eric Anholt673a3942008-07-30 12:06:12 -07001505/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001506 * Called when user space prepares to use an object with the CPU, either
1507 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001508 * @dev: drm device
1509 * @data: ioctl data blob
1510 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001511 */
1512int
1513i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001514 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001515{
1516 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001517 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001518 uint32_t read_domains = args->read_domains;
1519 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001520 int ret;
1521
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001522 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001523 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001524 return -EINVAL;
1525
1526 /* Having something in the write domain implies it's in the read
1527 * domain, and only that read domain. Enforce that in the request.
1528 */
1529 if (write_domain != 0 && read_domains != write_domain)
1530 return -EINVAL;
1531
Chris Wilson03ac0642016-07-20 13:31:51 +01001532 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001533 if (!obj)
1534 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001535
Chris Wilson3236f572012-08-24 09:35:09 +01001536 /* Try to flush the object off the GPU without holding the lock.
1537 * We will repeat the flush holding the lock in the normal manner
1538 * to catch cases where we are gazumped.
1539 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001540 ret = __unsafe_wait_rendering(obj, to_rps_client(file), !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001541 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001542 goto err;
1543
1544 ret = i915_mutex_lock_interruptible(dev);
1545 if (ret)
1546 goto err;
Chris Wilson3236f572012-08-24 09:35:09 +01001547
Chris Wilson43566de2015-01-02 16:29:29 +05301548 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001549 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301550 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001551 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001552
Daniel Vetter031b6982015-06-26 19:35:16 +02001553 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001554 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001555
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001556 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001557 mutex_unlock(&dev->struct_mutex);
1558 return ret;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001559
1560err:
1561 i915_gem_object_put_unlocked(obj);
1562 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001563}
1564
1565/**
1566 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001567 * @dev: drm device
1568 * @data: ioctl data blob
1569 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001570 */
1571int
1572i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001573 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001574{
1575 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001576 struct drm_i915_gem_object *obj;
Chris Wilsonc21724c2016-08-05 10:14:19 +01001577 int err = 0;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001578
Chris Wilson03ac0642016-07-20 13:31:51 +01001579 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001580 if (!obj)
1581 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001582
Eric Anholt673a3942008-07-30 12:06:12 -07001583 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilsonc21724c2016-08-05 10:14:19 +01001584 if (READ_ONCE(obj->pin_display)) {
1585 err = i915_mutex_lock_interruptible(dev);
1586 if (!err) {
1587 i915_gem_object_flush_cpu_write_domain(obj);
1588 mutex_unlock(&dev->struct_mutex);
1589 }
1590 }
Eric Anholte47c68e2008-11-14 13:35:19 -08001591
Chris Wilsonc21724c2016-08-05 10:14:19 +01001592 i915_gem_object_put_unlocked(obj);
1593 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001594}
1595
1596/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001597 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1598 * it is mapped to.
1599 * @dev: drm device
1600 * @data: ioctl data blob
1601 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001602 *
1603 * While the mapping holds a reference on the contents of the object, it doesn't
1604 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001605 *
1606 * IMPORTANT:
1607 *
1608 * DRM driver writers who look a this function as an example for how to do GEM
1609 * mmap support, please don't implement mmap support like here. The modern way
1610 * to implement DRM mmap support is with an mmap offset ioctl (like
1611 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1612 * That way debug tooling like valgrind will understand what's going on, hiding
1613 * the mmap call in a driver private ioctl will break that. The i915 driver only
1614 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001615 */
1616int
1617i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001618 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001619{
1620 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001621 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001622 unsigned long addr;
1623
Akash Goel1816f922015-01-02 16:29:30 +05301624 if (args->flags & ~(I915_MMAP_WC))
1625 return -EINVAL;
1626
Borislav Petkov568a58e2016-03-29 17:42:01 +02001627 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301628 return -ENODEV;
1629
Chris Wilson03ac0642016-07-20 13:31:51 +01001630 obj = i915_gem_object_lookup(file, args->handle);
1631 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001632 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001633
Daniel Vetter1286ff72012-05-10 15:25:09 +02001634 /* prime objects have no backing filp to GEM mmap
1635 * pages from.
1636 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001637 if (!obj->base.filp) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001638 i915_gem_object_put_unlocked(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001639 return -EINVAL;
1640 }
1641
Chris Wilson03ac0642016-07-20 13:31:51 +01001642 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001643 PROT_READ | PROT_WRITE, MAP_SHARED,
1644 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301645 if (args->flags & I915_MMAP_WC) {
1646 struct mm_struct *mm = current->mm;
1647 struct vm_area_struct *vma;
1648
Michal Hocko80a89a52016-05-23 16:26:11 -07001649 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001650 i915_gem_object_put_unlocked(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001651 return -EINTR;
1652 }
Akash Goel1816f922015-01-02 16:29:30 +05301653 vma = find_vma(mm, addr);
1654 if (vma)
1655 vma->vm_page_prot =
1656 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1657 else
1658 addr = -ENOMEM;
1659 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001660
1661 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001662 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301663 }
Chris Wilson34911fd2016-07-20 13:31:54 +01001664 i915_gem_object_put_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001665 if (IS_ERR((void *)addr))
1666 return addr;
1667
1668 args->addr_ptr = (uint64_t) addr;
1669
1670 return 0;
1671}
1672
Chris Wilson03af84f2016-08-18 17:17:01 +01001673static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1674{
1675 u64 size;
1676
1677 size = i915_gem_object_get_stride(obj);
1678 size *= i915_gem_object_get_tiling(obj) == I915_TILING_Y ? 32 : 8;
1679
1680 return size >> PAGE_SHIFT;
1681}
1682
Jesse Barnesde151cf2008-11-12 10:03:55 -08001683/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001684 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1685 *
1686 * A history of the GTT mmap interface:
1687 *
1688 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1689 * aligned and suitable for fencing, and still fit into the available
1690 * mappable space left by the pinned display objects. A classic problem
1691 * we called the page-fault-of-doom where we would ping-pong between
1692 * two objects that could not fit inside the GTT and so the memcpy
1693 * would page one object in at the expense of the other between every
1694 * single byte.
1695 *
1696 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1697 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1698 * object is too large for the available space (or simply too large
1699 * for the mappable aperture!), a view is created instead and faulted
1700 * into userspace. (This view is aligned and sized appropriately for
1701 * fenced access.)
1702 *
1703 * Restrictions:
1704 *
1705 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1706 * hangs on some architectures, corruption on others. An attempt to service
1707 * a GTT page fault from a snoopable object will generate a SIGBUS.
1708 *
1709 * * the object must be able to fit into RAM (physical memory, though no
1710 * limited to the mappable aperture).
1711 *
1712 *
1713 * Caveats:
1714 *
1715 * * a new GTT page fault will synchronize rendering from the GPU and flush
1716 * all data to system memory. Subsequent access will not be synchronized.
1717 *
1718 * * all mappings are revoked on runtime device suspend.
1719 *
1720 * * there are only 8, 16 or 32 fence registers to share between all users
1721 * (older machines require fence register for display and blitter access
1722 * as well). Contention of the fence registers will cause the previous users
1723 * to be unmapped and any new access will generate new page faults.
1724 *
1725 * * running out of memory while servicing a fault may generate a SIGBUS,
1726 * rather than the expected SIGSEGV.
1727 */
1728int i915_gem_mmap_gtt_version(void)
1729{
1730 return 1;
1731}
1732
1733/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001734 * i915_gem_fault - fault a page into the GTT
Chris Wilson058d88c2016-08-15 10:49:06 +01001735 * @area: CPU VMA in question
Geliang Tangd9072a32015-09-15 05:58:44 -07001736 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001737 *
1738 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1739 * from userspace. The fault handler takes care of binding the object to
1740 * the GTT (if needed), allocating and programming a fence register (again,
1741 * only if needed based on whether the old reg is still valid or the object
1742 * is tiled) and inserting a new PTE into the faulting process.
1743 *
1744 * Note that the faulting process may involve evicting existing objects
1745 * from the GTT and/or fence registers to make room. So performance may
1746 * suffer if the GTT working set is large or there are few fence registers
1747 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001748 *
1749 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1750 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001751 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001752int i915_gem_fault(struct vm_area_struct *area, struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001753{
Chris Wilson03af84f2016-08-18 17:17:01 +01001754#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Chris Wilson058d88c2016-08-15 10:49:06 +01001755 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001756 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001757 struct drm_i915_private *dev_priv = to_i915(dev);
1758 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001759 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001760 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001761 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001762 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001763 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001764
Jesse Barnesde151cf2008-11-12 10:03:55 -08001765 /* We don't use vmf->pgoff since that has the fake offset */
Chris Wilson058d88c2016-08-15 10:49:06 +01001766 page_offset = ((unsigned long)vmf->virtual_address - area->vm_start) >>
Jesse Barnesde151cf2008-11-12 10:03:55 -08001767 PAGE_SHIFT;
1768
Chris Wilsondb53a302011-02-03 11:57:46 +00001769 trace_i915_gem_object_fault(obj, page_offset, true, write);
1770
Chris Wilson6e4930f2014-02-07 18:37:06 -02001771 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001772 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001773 * repeat the flush holding the lock in the normal manner to catch cases
1774 * where we are gazumped.
1775 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001776 ret = __unsafe_wait_rendering(obj, NULL, !write);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001777 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001778 goto err;
1779
1780 intel_runtime_pm_get(dev_priv);
1781
1782 ret = i915_mutex_lock_interruptible(dev);
1783 if (ret)
1784 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001785
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001786 /* Access to snoopable pages through the GTT is incoherent. */
1787 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001788 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001789 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001790 }
1791
Chris Wilson82118872016-08-18 17:17:05 +01001792 /* If the object is smaller than a couple of partial vma, it is
1793 * not worth only creating a single partial vma - we may as well
1794 * clear enough space for the full object.
1795 */
1796 flags = PIN_MAPPABLE;
1797 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1798 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1799
Chris Wilsona61007a2016-08-18 17:17:02 +01001800 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001801 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001802 if (IS_ERR(vma)) {
1803 struct i915_ggtt_view view;
Chris Wilson03af84f2016-08-18 17:17:01 +01001804 unsigned int chunk_size;
1805
Chris Wilsona61007a2016-08-18 17:17:02 +01001806 /* Use a partial view if it is bigger than available space */
Chris Wilson03af84f2016-08-18 17:17:01 +01001807 chunk_size = MIN_CHUNK_PAGES;
1808 if (i915_gem_object_is_tiled(obj))
1809 chunk_size = max(chunk_size, tile_row_pages(obj));
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001810
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001811 memset(&view, 0, sizeof(view));
1812 view.type = I915_GGTT_VIEW_PARTIAL;
1813 view.params.partial.offset = rounddown(page_offset, chunk_size);
1814 view.params.partial.size =
Chris Wilsona61007a2016-08-18 17:17:02 +01001815 min_t(unsigned int, chunk_size,
Chris Wilson908b1232016-10-11 10:06:56 +01001816 vma_pages(area) - view.params.partial.offset);
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001817
Chris Wilsonaa136d92016-08-18 17:17:03 +01001818 /* If the partial covers the entire object, just create a
1819 * normal VMA.
1820 */
1821 if (chunk_size >= obj->base.size >> PAGE_SHIFT)
1822 view.type = I915_GGTT_VIEW_NORMAL;
1823
Chris Wilson50349242016-08-18 17:17:04 +01001824 /* Userspace is now writing through an untracked VMA, abandon
1825 * all hope that the hardware is able to track future writes.
1826 */
1827 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1828
Chris Wilsona61007a2016-08-18 17:17:02 +01001829 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1830 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001831 if (IS_ERR(vma)) {
1832 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001833 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001834 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001835
Chris Wilsonc9839302012-11-20 10:45:17 +00001836 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1837 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001838 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001839
Chris Wilson49ef5292016-08-18 17:17:00 +01001840 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001841 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001842 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001843
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001844 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001845 ret = remap_io_mapping(area,
1846 area->vm_start + (vma->ggtt_view.params.partial.offset << PAGE_SHIFT),
1847 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1848 min_t(u64, vma->size, area->vm_end - area->vm_start),
1849 &ggtt->mappable);
1850 if (ret)
1851 goto err_unpin;
Chris Wilsona61007a2016-08-18 17:17:02 +01001852
1853 obj->fault_mappable = true;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001854err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001855 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001856err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001857 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001858err_rpm:
1859 intel_runtime_pm_put(dev_priv);
1860err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001861 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001862 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001863 /*
1864 * We eat errors when the gpu is terminally wedged to avoid
1865 * userspace unduly crashing (gl has no provisions for mmaps to
1866 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1867 * and so needs to be reported.
1868 */
1869 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001870 ret = VM_FAULT_SIGBUS;
1871 break;
1872 }
Chris Wilson045e7692010-11-07 09:18:22 +00001873 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001874 /*
1875 * EAGAIN means the gpu is hung and we'll wait for the error
1876 * handler to reset everything when re-faulting in
1877 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001878 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001879 case 0:
1880 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001881 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001882 case -EBUSY:
1883 /*
1884 * EBUSY is ok: this just means that another thread
1885 * already did the job.
1886 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001887 ret = VM_FAULT_NOPAGE;
1888 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001889 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001890 ret = VM_FAULT_OOM;
1891 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001892 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001893 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001894 ret = VM_FAULT_SIGBUS;
1895 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001896 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001897 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001898 ret = VM_FAULT_SIGBUS;
1899 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001900 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001901 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001902}
1903
1904/**
Chris Wilson901782b2009-07-10 08:18:50 +01001905 * i915_gem_release_mmap - remove physical page mappings
1906 * @obj: obj in question
1907 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001908 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001909 * relinquish ownership of the pages back to the system.
1910 *
1911 * It is vital that we remove the page mapping if we have mapped a tiled
1912 * object through the GTT and then lose the fence register due to
1913 * resource pressure. Similarly if the object has been moved out of the
1914 * aperture, than pages mapped into userspace must be revoked. Removing the
1915 * mapping will then trigger a page fault on the next user access, allowing
1916 * fixup by i915_gem_fault().
1917 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001918void
Chris Wilson05394f32010-11-08 19:18:58 +00001919i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001920{
Chris Wilson349f2cc2016-04-13 17:35:12 +01001921 /* Serialisation between user GTT access and our code depends upon
1922 * revoking the CPU's PTE whilst the mutex is held. The next user
1923 * pagefault then has to wait until we release the mutex.
1924 */
1925 lockdep_assert_held(&obj->base.dev->struct_mutex);
1926
Chris Wilson6299f992010-11-24 12:23:44 +00001927 if (!obj->fault_mappable)
1928 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001929
David Herrmann6796cb12014-01-03 14:24:19 +01001930 drm_vma_node_unmap(&obj->base.vma_node,
1931 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001932
1933 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1934 * memory transactions from userspace before we return. The TLB
1935 * flushing implied above by changing the PTE above *should* be
1936 * sufficient, an extra barrier here just provides us with a bit
1937 * of paranoid documentation about our requirement to serialise
1938 * memory writes before touching registers / GSM.
1939 */
1940 wmb();
1941
Chris Wilson6299f992010-11-24 12:23:44 +00001942 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001943}
1944
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001945void
1946i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1947{
1948 struct drm_i915_gem_object *obj;
1949
1950 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1951 i915_gem_release_mmap(obj);
1952}
1953
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001954/**
1955 * i915_gem_get_ggtt_size - return required global GTT size for an object
Chris Wilsona9f14812016-08-04 16:32:28 +01001956 * @dev_priv: i915 device
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001957 * @size: object size
1958 * @tiling_mode: tiling mode
1959 *
1960 * Return the required global GTT size for an object, taking into account
1961 * potential fence register mapping.
1962 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001963u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv,
1964 u64 size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001965{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001966 u64 ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001967
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001968 GEM_BUG_ON(size == 0);
1969
Chris Wilsona9f14812016-08-04 16:32:28 +01001970 if (INTEL_GEN(dev_priv) >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001971 tiling_mode == I915_TILING_NONE)
1972 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001973
1974 /* Previous chips need a power-of-two fence region when tiling */
Chris Wilsona9f14812016-08-04 16:32:28 +01001975 if (IS_GEN3(dev_priv))
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001976 ggtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001977 else
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001978 ggtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001979
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001980 while (ggtt_size < size)
1981 ggtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001982
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001983 return ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001984}
1985
Jesse Barnesde151cf2008-11-12 10:03:55 -08001986/**
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001987 * i915_gem_get_ggtt_alignment - return required global GTT alignment
Chris Wilsona9f14812016-08-04 16:32:28 +01001988 * @dev_priv: i915 device
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001989 * @size: object size
1990 * @tiling_mode: tiling mode
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001991 * @fenced: is fenced alignment required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08001992 *
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001993 * Return the required global GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001994 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001995 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001996u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001997 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001998{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001999 GEM_BUG_ON(size == 0);
2000
Jesse Barnesde151cf2008-11-12 10:03:55 -08002001 /*
2002 * Minimum alignment is 4k (GTT page size), but might be greater
2003 * if a fence register is needed for the object.
2004 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002005 if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002006 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002007 return 4096;
2008
2009 /*
2010 * Previous chips need to be aligned to the size of the smallest
2011 * fence register that can contain the object.
2012 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002013 return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002014}
2015
Chris Wilsond8cb5082012-08-11 15:41:03 +01002016static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2017{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002018 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002019 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002020
Chris Wilsonf3f61842016-08-05 10:14:14 +01002021 err = drm_gem_create_mmap_offset(&obj->base);
2022 if (!err)
2023 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002024
Chris Wilsonf3f61842016-08-05 10:14:14 +01002025 /* We can idle the GPU locklessly to flush stale objects, but in order
2026 * to claim that space for ourselves, we need to take the big
2027 * struct_mutex to free the requests+objects and allocate our slot.
Chris Wilsond8cb5082012-08-11 15:41:03 +01002028 */
Chris Wilsonea746f32016-09-09 14:11:49 +01002029 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002030 if (err)
2031 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002032
Chris Wilsonf3f61842016-08-05 10:14:14 +01002033 err = i915_mutex_lock_interruptible(&dev_priv->drm);
2034 if (!err) {
2035 i915_gem_retire_requests(dev_priv);
2036 err = drm_gem_create_mmap_offset(&obj->base);
2037 mutex_unlock(&dev_priv->drm.struct_mutex);
2038 }
Daniel Vetterda494d72012-12-20 15:11:16 +01002039
Chris Wilsonf3f61842016-08-05 10:14:14 +01002040 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002041}
2042
2043static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2044{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002045 drm_gem_free_mmap_offset(&obj->base);
2046}
2047
Dave Airlieda6b51d2014-12-24 13:11:17 +10002048int
Dave Airlieff72145b2011-02-07 12:16:14 +10002049i915_gem_mmap_gtt(struct drm_file *file,
2050 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002051 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002052 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002053{
Chris Wilson05394f32010-11-08 19:18:58 +00002054 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002055 int ret;
2056
Chris Wilson03ac0642016-07-20 13:31:51 +01002057 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002058 if (!obj)
2059 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002060
Chris Wilsond8cb5082012-08-11 15:41:03 +01002061 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002062 if (ret == 0)
2063 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002064
Chris Wilsonf3f61842016-08-05 10:14:14 +01002065 i915_gem_object_put_unlocked(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002066 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002067}
2068
Dave Airlieff72145b2011-02-07 12:16:14 +10002069/**
2070 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2071 * @dev: DRM device
2072 * @data: GTT mapping ioctl data
2073 * @file: GEM object info
2074 *
2075 * Simply returns the fake offset to userspace so it can mmap it.
2076 * The mmap call will end up in drm_gem_mmap(), which will set things
2077 * up so we can get faults in the handler above.
2078 *
2079 * The fault handler will take care of binding the object into the GTT
2080 * (since it may have been evicted to make room for something), allocating
2081 * a fence register, and mapping the appropriate aperture address into
2082 * userspace.
2083 */
2084int
2085i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2086 struct drm_file *file)
2087{
2088 struct drm_i915_gem_mmap_gtt *args = data;
2089
Dave Airlieda6b51d2014-12-24 13:11:17 +10002090 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002091}
2092
Daniel Vetter225067e2012-08-20 10:23:20 +02002093/* Immediately discard the backing storage */
2094static void
2095i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002096{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002097 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002098
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002099 if (obj->base.filp == NULL)
2100 return;
2101
Daniel Vetter225067e2012-08-20 10:23:20 +02002102 /* Our goal here is to return as much of the memory as
2103 * is possible back to the system as we are called from OOM.
2104 * To do this we must instruct the shmfs to drop all of its
2105 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002106 */
Chris Wilson55372522014-03-25 13:23:06 +00002107 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002108 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002109}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002110
Chris Wilson55372522014-03-25 13:23:06 +00002111/* Try to discard unwanted pages */
2112static void
2113i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002114{
Chris Wilson55372522014-03-25 13:23:06 +00002115 struct address_space *mapping;
2116
2117 switch (obj->madv) {
2118 case I915_MADV_DONTNEED:
2119 i915_gem_object_truncate(obj);
2120 case __I915_MADV_PURGED:
2121 return;
2122 }
2123
2124 if (obj->base.filp == NULL)
2125 return;
2126
Al Viro93c76a32015-12-04 23:45:44 -05002127 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002128 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002129}
2130
Chris Wilson5cdf5882010-09-27 15:51:07 +01002131static void
Chris Wilson05394f32010-11-08 19:18:58 +00002132i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002133{
Dave Gordon85d12252016-05-20 11:54:06 +01002134 struct sgt_iter sgt_iter;
2135 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002136 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002137
Chris Wilson05394f32010-11-08 19:18:58 +00002138 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002139
Chris Wilson6c085a72012-08-20 11:40:46 +02002140 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002141 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002142 /* In the event of a disaster, abandon all caches and
2143 * hope for the best.
2144 */
Chris Wilson2c225692013-08-09 12:26:45 +01002145 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002146 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2147 }
2148
Imre Deake2273302015-07-09 12:59:05 +03002149 i915_gem_gtt_finish_object(obj);
2150
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002151 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002152 i915_gem_object_save_bit_17_swizzle(obj);
2153
Chris Wilson05394f32010-11-08 19:18:58 +00002154 if (obj->madv == I915_MADV_DONTNEED)
2155 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002156
Dave Gordon85d12252016-05-20 11:54:06 +01002157 for_each_sgt_page(page, sgt_iter, obj->pages) {
Chris Wilson05394f32010-11-08 19:18:58 +00002158 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002159 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002160
Chris Wilson05394f32010-11-08 19:18:58 +00002161 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002162 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002163
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002164 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002165 }
Chris Wilson05394f32010-11-08 19:18:58 +00002166 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002167
Chris Wilson9da3da62012-06-01 15:20:22 +01002168 sg_free_table(obj->pages);
2169 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002170}
2171
Chris Wilsondd624af2013-01-15 12:39:35 +00002172int
Chris Wilson37e680a2012-06-07 15:38:42 +01002173i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2174{
2175 const struct drm_i915_gem_object_ops *ops = obj->ops;
2176
Chris Wilson2f745ad2012-09-04 21:02:58 +01002177 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002178 return 0;
2179
Chris Wilsona5570172012-09-04 21:02:54 +01002180 if (obj->pages_pin_count)
2181 return -EBUSY;
2182
Chris Wilson15717de2016-08-04 07:52:26 +01002183 GEM_BUG_ON(obj->bind_count);
Ben Widawsky3e123022013-07-31 17:00:04 -07002184
Chris Wilsona2165e32012-12-03 11:49:00 +00002185 /* ->put_pages might need to allocate memory for the bit17 swizzle
2186 * array, hence protect them from being reaped by removing them from gtt
2187 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002188 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002189
Chris Wilson0a798eb2016-04-08 12:11:11 +01002190 if (obj->mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002191 void *ptr;
2192
2193 ptr = ptr_mask_bits(obj->mapping);
2194 if (is_vmalloc_addr(ptr))
2195 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002196 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002197 kunmap(kmap_to_page(ptr));
2198
Chris Wilson0a798eb2016-04-08 12:11:11 +01002199 obj->mapping = NULL;
2200 }
2201
Chris Wilson37e680a2012-06-07 15:38:42 +01002202 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002203 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002204
Chris Wilson55372522014-03-25 13:23:06 +00002205 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002206
2207 return 0;
2208}
2209
Chris Wilson871dfbd2016-10-11 09:20:21 +01002210static unsigned long swiotlb_max_size(void)
2211{
2212#if IS_ENABLED(CONFIG_SWIOTLB)
2213 return rounddown(swiotlb_nr_tbl() << IO_TLB_SHIFT, PAGE_SIZE);
2214#else
2215 return 0;
2216#endif
2217}
2218
Chris Wilson37e680a2012-06-07 15:38:42 +01002219static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002220i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002221{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002222 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002223 int page_count, i;
2224 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002225 struct sg_table *st;
2226 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002227 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002228 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002229 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson871dfbd2016-10-11 09:20:21 +01002230 unsigned long max_segment;
Imre Deake2273302015-07-09 12:59:05 +03002231 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002232 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002233
Chris Wilson6c085a72012-08-20 11:40:46 +02002234 /* Assert that the object is not currently in any GPU domain. As it
2235 * wasn't in the GTT, there shouldn't be any way it could have been in
2236 * a GPU cache
2237 */
2238 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2239 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2240
Chris Wilson871dfbd2016-10-11 09:20:21 +01002241 max_segment = swiotlb_max_size();
2242 if (!max_segment)
2243 max_segment = obj->base.size;
2244
Chris Wilson9da3da62012-06-01 15:20:22 +01002245 st = kmalloc(sizeof(*st), GFP_KERNEL);
2246 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002247 return -ENOMEM;
2248
Chris Wilson9da3da62012-06-01 15:20:22 +01002249 page_count = obj->base.size / PAGE_SIZE;
2250 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002251 kfree(st);
2252 return -ENOMEM;
2253 }
2254
2255 /* Get the list of pages out of our struct file. They'll be pinned
2256 * at this point until we release them.
2257 *
2258 * Fail silently without starting the shrinker
2259 */
Al Viro93c76a32015-12-04 23:45:44 -05002260 mapping = obj->base.filp->f_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002261 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002262 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002263 sg = st->sgl;
2264 st->nents = 0;
2265 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002266 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2267 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002268 i915_gem_shrink(dev_priv,
2269 page_count,
2270 I915_SHRINK_BOUND |
2271 I915_SHRINK_UNBOUND |
2272 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002273 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2274 }
2275 if (IS_ERR(page)) {
2276 /* We've tried hard to allocate the memory by reaping
2277 * our own buffer, now let the real VM do its job and
2278 * go down in flames if truly OOM.
2279 */
David Herrmannf461d1b2014-05-25 14:34:10 +02002280 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002281 if (IS_ERR(page)) {
2282 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002283 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002284 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002285 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002286 if (!i ||
2287 sg->length >= max_segment ||
2288 page_to_pfn(page) != last_pfn + 1) {
Imre Deak90797e62013-02-18 19:28:03 +02002289 if (i)
2290 sg = sg_next(sg);
2291 st->nents++;
2292 sg_set_page(sg, page, PAGE_SIZE, 0);
2293 } else {
2294 sg->length += PAGE_SIZE;
2295 }
2296 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002297
2298 /* Check that the i965g/gm workaround works. */
2299 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002300 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002301 if (sg) /* loop terminated early; short sg table */
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002302 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002303 obj->pages = st;
2304
Imre Deake2273302015-07-09 12:59:05 +03002305 ret = i915_gem_gtt_prepare_object(obj);
2306 if (ret)
2307 goto err_pages;
2308
Eric Anholt673a3942008-07-30 12:06:12 -07002309 if (i915_gem_object_needs_bit17_swizzle(obj))
2310 i915_gem_object_do_bit_17_swizzle(obj);
2311
Chris Wilson3e510a82016-08-05 10:14:23 +01002312 if (i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01002313 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2314 i915_gem_object_pin_pages(obj);
2315
Eric Anholt673a3942008-07-30 12:06:12 -07002316 return 0;
2317
2318err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002319 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002320 for_each_sgt_page(page, sgt_iter, st)
2321 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002322 sg_free_table(st);
2323 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002324
2325 /* shmemfs first checks if there is enough memory to allocate the page
2326 * and reports ENOSPC should there be insufficient, along with the usual
2327 * ENOMEM for a genuine allocation failure.
2328 *
2329 * We use ENOSPC in our driver to mean that we have run out of aperture
2330 * space and so want to translate the error from shmemfs back to our
2331 * usual understanding of ENOMEM.
2332 */
Imre Deake2273302015-07-09 12:59:05 +03002333 if (ret == -ENOSPC)
2334 ret = -ENOMEM;
2335
2336 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002337}
2338
Chris Wilson37e680a2012-06-07 15:38:42 +01002339/* Ensure that the associated pages are gathered from the backing storage
2340 * and pinned into our object. i915_gem_object_get_pages() may be called
2341 * multiple times before they are released by a single call to
2342 * i915_gem_object_put_pages() - once the pages are no longer referenced
2343 * either as a result of memory pressure (reaping pages under the shrinker)
2344 * or as the object is itself released.
2345 */
2346int
2347i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2348{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002349 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson37e680a2012-06-07 15:38:42 +01002350 const struct drm_i915_gem_object_ops *ops = obj->ops;
2351 int ret;
2352
Chris Wilson2f745ad2012-09-04 21:02:58 +01002353 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002354 return 0;
2355
Chris Wilson43e28f02013-01-08 10:53:09 +00002356 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002357 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002358 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002359 }
2360
Chris Wilsona5570172012-09-04 21:02:54 +01002361 BUG_ON(obj->pages_pin_count);
2362
Chris Wilson37e680a2012-06-07 15:38:42 +01002363 ret = ops->get_pages(obj);
2364 if (ret)
2365 return ret;
2366
Ben Widawsky35c20a62013-05-31 11:28:48 -07002367 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002368
2369 obj->get_page.sg = obj->pages->sgl;
2370 obj->get_page.last = 0;
2371
Chris Wilson37e680a2012-06-07 15:38:42 +01002372 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002373}
2374
Dave Gordondd6034c2016-05-20 11:54:04 +01002375/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002376static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2377 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002378{
2379 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2380 struct sg_table *sgt = obj->pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002381 struct sgt_iter sgt_iter;
2382 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002383 struct page *stack_pages[32];
2384 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002385 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002386 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002387 void *addr;
2388
2389 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002390 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002391 return kmap(sg_page(sgt->sgl));
2392
Dave Gordonb338fa42016-05-20 11:54:05 +01002393 if (n_pages > ARRAY_SIZE(stack_pages)) {
2394 /* Too big for stack -- allocate temporary array instead */
2395 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2396 if (!pages)
2397 return NULL;
2398 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002399
Dave Gordon85d12252016-05-20 11:54:06 +01002400 for_each_sgt_page(page, sgt_iter, sgt)
2401 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002402
2403 /* Check that we have the expected number of pages */
2404 GEM_BUG_ON(i != n_pages);
2405
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002406 switch (type) {
2407 case I915_MAP_WB:
2408 pgprot = PAGE_KERNEL;
2409 break;
2410 case I915_MAP_WC:
2411 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2412 break;
2413 }
2414 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002415
Dave Gordonb338fa42016-05-20 11:54:05 +01002416 if (pages != stack_pages)
2417 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002418
2419 return addr;
2420}
2421
2422/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002423void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2424 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002425{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002426 enum i915_map_type has_type;
2427 bool pinned;
2428 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002429 int ret;
2430
2431 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002432 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002433
2434 ret = i915_gem_object_get_pages(obj);
2435 if (ret)
2436 return ERR_PTR(ret);
2437
2438 i915_gem_object_pin_pages(obj);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002439 pinned = obj->pages_pin_count > 1;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002440
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002441 ptr = ptr_unpack_bits(obj->mapping, has_type);
2442 if (ptr && has_type != type) {
2443 if (pinned) {
2444 ret = -EBUSY;
2445 goto err;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002446 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002447
2448 if (is_vmalloc_addr(ptr))
2449 vunmap(ptr);
2450 else
2451 kunmap(kmap_to_page(ptr));
2452
2453 ptr = obj->mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002454 }
2455
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002456 if (!ptr) {
2457 ptr = i915_gem_object_map(obj, type);
2458 if (!ptr) {
2459 ret = -ENOMEM;
2460 goto err;
2461 }
2462
2463 obj->mapping = ptr_pack_bits(ptr, type);
2464 }
2465
2466 return ptr;
2467
2468err:
2469 i915_gem_object_unpin_pages(obj);
2470 return ERR_PTR(ret);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002471}
2472
Chris Wilsoncaea7472010-11-12 13:53:37 +00002473static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002474i915_gem_object_retire__write(struct i915_gem_active *active,
2475 struct drm_i915_gem_request *request)
Chris Wilsonb4716182015-04-27 13:41:17 +01002476{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002477 struct drm_i915_gem_object *obj =
2478 container_of(active, struct drm_i915_gem_object, last_write);
Chris Wilsonb4716182015-04-27 13:41:17 +01002479
Rodrigo Vivide152b62015-07-07 16:28:51 -07002480 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002481}
2482
2483static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002484i915_gem_object_retire__read(struct i915_gem_active *active,
2485 struct drm_i915_gem_request *request)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002486{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002487 int idx = request->engine->id;
2488 struct drm_i915_gem_object *obj =
2489 container_of(active, struct drm_i915_gem_object, last_read[idx]);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002490
Chris Wilson573adb32016-08-04 16:32:39 +01002491 GEM_BUG_ON(!i915_gem_object_has_active_engine(obj, idx));
Chris Wilsonb4716182015-04-27 13:41:17 +01002492
Chris Wilson573adb32016-08-04 16:32:39 +01002493 i915_gem_object_clear_active(obj, idx);
2494 if (i915_gem_object_is_active(obj))
Chris Wilsonb4716182015-04-27 13:41:17 +01002495 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002496
Chris Wilson6c246952015-07-27 10:26:26 +01002497 /* Bump our place on the bound list to keep it roughly in LRU order
2498 * so that we don't steal from recently used but inactive objects
2499 * (unless we are forced to ofc!)
2500 */
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002501 if (obj->bind_count)
2502 list_move_tail(&obj->global_list,
2503 &request->i915->mm.bound_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002504
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002505 i915_gem_object_put(obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002506}
2507
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002508static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002509{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002510 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002511
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002512 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002513 return true;
2514
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002515 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
Chris Wilson676fa572014-12-24 08:13:39 -08002516 if (ctx->hang_stats.ban_period_seconds &&
2517 elapsed <= ctx->hang_stats.ban_period_seconds) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002518 DRM_DEBUG("context hanging too fast, banning!\n");
2519 return true;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002520 }
2521
2522 return false;
2523}
2524
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002525static void i915_set_reset_status(struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002526 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002527{
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002528 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002529
2530 if (guilty) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002531 hs->banned = i915_context_is_banned(ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002532 hs->batch_active++;
2533 hs->guilty_ts = get_seconds();
2534 } else {
2535 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002536 }
2537}
2538
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002539struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002540i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002541{
Chris Wilson4db080f2013-12-04 11:37:09 +00002542 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002543
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002544 /* We are called by the error capture and reset at a random
2545 * point in time. In particular, note that neither is crucially
2546 * ordered with an interrupt. After a hang, the GPU is dead and we
2547 * assume that no more writes can happen (we waited long enough for
2548 * all writes that were in transaction to be flushed) - adding an
2549 * extra delay for a recent interrupt is pointless. Hence, we do
2550 * not need an engine->irq_seqno_barrier() before the seqno reads.
2551 */
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002552 list_for_each_entry(request, &engine->request_list, link) {
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002553 if (i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002554 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002555
Chris Wilson5590af32016-09-09 14:11:54 +01002556 if (!i915_sw_fence_done(&request->submit))
2557 break;
2558
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002559 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002560 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002561
2562 return NULL;
2563}
2564
Chris Wilson821ed7d2016-09-09 14:11:53 +01002565static void reset_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002566{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002567 void *vaddr = request->ring->vaddr;
2568 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002569
Chris Wilson821ed7d2016-09-09 14:11:53 +01002570 /* As this request likely depends on state from the lost
2571 * context, clear out all the user operations leaving the
2572 * breadcrumb at the end (so we get the fence notifications).
2573 */
2574 head = request->head;
2575 if (request->postfix < head) {
2576 memset(vaddr + head, 0, request->ring->size - head);
2577 head = 0;
2578 }
2579 memset(vaddr + head, 0, request->postfix - head);
Chris Wilson4db080f2013-12-04 11:37:09 +00002580}
2581
Chris Wilson821ed7d2016-09-09 14:11:53 +01002582static void i915_gem_reset_engine(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002583{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002584 struct drm_i915_gem_request *request;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002585 struct i915_gem_context *incomplete_ctx;
2586 bool ring_hung;
Chris Wilson608c1a52015-09-03 13:01:40 +01002587
Chris Wilson821ed7d2016-09-09 14:11:53 +01002588 if (engine->irq_seqno_barrier)
2589 engine->irq_seqno_barrier(engine);
2590
2591 request = i915_gem_find_active_request(engine);
2592 if (!request)
2593 return;
2594
2595 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Chris Wilson77c60702016-10-04 21:11:29 +01002596 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine))
2597 ring_hung = false;
2598
Chris Wilson821ed7d2016-09-09 14:11:53 +01002599 i915_set_reset_status(request->ctx, ring_hung);
2600 if (!ring_hung)
2601 return;
2602
2603 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
2604 engine->name, request->fence.seqno);
2605
2606 /* Setup the CS to resume from the breadcrumb of the hung request */
2607 engine->reset_hw(engine, request);
2608
2609 /* Users of the default context do not rely on logical state
2610 * preserved between batches. They have to emit full state on
2611 * every batch and so it is safe to execute queued requests following
2612 * the hang.
2613 *
2614 * Other contexts preserve state, now corrupt. We want to skip all
2615 * queued requests that reference the corrupt context.
2616 */
2617 incomplete_ctx = request->ctx;
2618 if (i915_gem_context_is_default(incomplete_ctx))
2619 return;
2620
2621 list_for_each_entry_continue(request, &engine->request_list, link)
2622 if (request->ctx == incomplete_ctx)
2623 reset_request(request);
2624}
2625
2626void i915_gem_reset(struct drm_i915_private *dev_priv)
2627{
2628 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302629 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002630
2631 i915_gem_retire_requests(dev_priv);
2632
Akash Goel3b3f1652016-10-13 22:44:48 +05302633 for_each_engine(engine, dev_priv, id)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002634 i915_gem_reset_engine(engine);
2635
2636 i915_gem_restore_fences(&dev_priv->drm);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01002637
2638 if (dev_priv->gt.awake) {
2639 intel_sanitize_gt_powersave(dev_priv);
2640 intel_enable_gt_powersave(dev_priv);
2641 if (INTEL_GEN(dev_priv) >= 6)
2642 gen6_rps_busy(dev_priv);
2643 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002644}
2645
2646static void nop_submit_request(struct drm_i915_gem_request *request)
2647{
2648}
2649
2650static void i915_gem_cleanup_engine(struct intel_engine_cs *engine)
2651{
2652 engine->submit_request = nop_submit_request;
Chris Wilson70c2a242016-09-09 14:11:46 +01002653
Chris Wilsonc4b09302016-07-20 09:21:10 +01002654 /* Mark all pending requests as complete so that any concurrent
2655 * (lockless) lookup doesn't try and wait upon the request as we
2656 * reset it.
2657 */
Chris Wilson87b723a2016-08-09 08:37:02 +01002658 intel_engine_init_seqno(engine, engine->last_submitted_seqno);
Chris Wilsonc4b09302016-07-20 09:21:10 +01002659
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002660 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002661 * Clear the execlists queue up before freeing the requests, as those
2662 * are the ones that keep the context and ringbuffer backing objects
2663 * pinned in place.
2664 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002665
Tomas Elf7de1691a2015-10-19 16:32:32 +01002666 if (i915.enable_execlists) {
Chris Wilson70c2a242016-09-09 14:11:46 +01002667 spin_lock(&engine->execlist_lock);
2668 INIT_LIST_HEAD(&engine->execlist_queue);
2669 i915_gem_request_put(engine->execlist_port[0].request);
2670 i915_gem_request_put(engine->execlist_port[1].request);
2671 memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
2672 spin_unlock(&engine->execlist_lock);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002673 }
2674
Chris Wilsonb913b332016-07-13 09:10:31 +01002675 engine->i915->gt.active_engines &= ~intel_engine_flag(engine);
Eric Anholt673a3942008-07-30 12:06:12 -07002676}
2677
Chris Wilson821ed7d2016-09-09 14:11:53 +01002678void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07002679{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002680 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302681 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07002682
Chris Wilson821ed7d2016-09-09 14:11:53 +01002683 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2684 set_bit(I915_WEDGED, &dev_priv->gpu_error.flags);
Chris Wilson4db080f2013-12-04 11:37:09 +00002685
Chris Wilson821ed7d2016-09-09 14:11:53 +01002686 i915_gem_context_lost(dev_priv);
Akash Goel3b3f1652016-10-13 22:44:48 +05302687 for_each_engine(engine, dev_priv, id)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002688 i915_gem_cleanup_engine(engine);
Chris Wilsonb913b332016-07-13 09:10:31 +01002689 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Chris Wilsondfaae392010-09-22 10:31:52 +01002690
Chris Wilson821ed7d2016-09-09 14:11:53 +01002691 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002692}
2693
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002694static void
Eric Anholt673a3942008-07-30 12:06:12 -07002695i915_gem_retire_work_handler(struct work_struct *work)
2696{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002697 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002698 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002699 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002700
Chris Wilson891b48c2010-09-29 12:26:37 +01002701 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002702 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002703 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002704 mutex_unlock(&dev->struct_mutex);
2705 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002706
2707 /* Keep the retire handler running until we are finally idle.
2708 * We do not need to do this test under locking as in the worst-case
2709 * we queue the retire worker once too often.
2710 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002711 if (READ_ONCE(dev_priv->gt.awake)) {
2712 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002713 queue_delayed_work(dev_priv->wq,
2714 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002715 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002716 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002717}
Chris Wilson891b48c2010-09-29 12:26:37 +01002718
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002719static void
2720i915_gem_idle_work_handler(struct work_struct *work)
2721{
2722 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002723 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002724 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002725 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302726 enum intel_engine_id id;
Chris Wilson67d97da2016-07-04 08:08:31 +01002727 bool rearm_hangcheck;
2728
2729 if (!READ_ONCE(dev_priv->gt.awake))
2730 return;
2731
2732 if (READ_ONCE(dev_priv->gt.active_engines))
2733 return;
2734
2735 rearm_hangcheck =
2736 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2737
2738 if (!mutex_trylock(&dev->struct_mutex)) {
2739 /* Currently busy, come back later */
2740 mod_delayed_work(dev_priv->wq,
2741 &dev_priv->gt.idle_work,
2742 msecs_to_jiffies(50));
2743 goto out_rearm;
2744 }
2745
2746 if (dev_priv->gt.active_engines)
2747 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002748
Akash Goel3b3f1652016-10-13 22:44:48 +05302749 for_each_engine(engine, dev_priv, id)
Chris Wilson67d97da2016-07-04 08:08:31 +01002750 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002751
Chris Wilson67d97da2016-07-04 08:08:31 +01002752 GEM_BUG_ON(!dev_priv->gt.awake);
2753 dev_priv->gt.awake = false;
2754 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002755
Chris Wilson67d97da2016-07-04 08:08:31 +01002756 if (INTEL_GEN(dev_priv) >= 6)
2757 gen6_rps_idle(dev_priv);
2758 intel_runtime_pm_put(dev_priv);
2759out_unlock:
2760 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002761
Chris Wilson67d97da2016-07-04 08:08:31 +01002762out_rearm:
2763 if (rearm_hangcheck) {
2764 GEM_BUG_ON(!dev_priv->gt.awake);
2765 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002766 }
Eric Anholt673a3942008-07-30 12:06:12 -07002767}
2768
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002769void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2770{
2771 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2772 struct drm_i915_file_private *fpriv = file->driver_priv;
2773 struct i915_vma *vma, *vn;
2774
2775 mutex_lock(&obj->base.dev->struct_mutex);
2776 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2777 if (vma->vm->file == fpriv)
2778 i915_vma_close(vma);
2779 mutex_unlock(&obj->base.dev->struct_mutex);
2780}
2781
Ben Widawsky5816d642012-04-11 11:18:19 -07002782/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002783 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002784 * @dev: drm device pointer
2785 * @data: ioctl data blob
2786 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002787 *
2788 * Returns 0 if successful, else an error is returned with the remaining time in
2789 * the timeout parameter.
2790 * -ETIME: object is still busy after timeout
2791 * -ERESTARTSYS: signal interrupted the wait
2792 * -ENONENT: object doesn't exist
2793 * Also possible, but rare:
2794 * -EAGAIN: GPU wedged
2795 * -ENOMEM: damn
2796 * -ENODEV: Internal IRQ fail
2797 * -E?: The add request failed
2798 *
2799 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2800 * non-zero timeout parameter the wait ioctl will wait for the given number of
2801 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2802 * without holding struct_mutex the object may become re-busied before this
2803 * function completes. A similar but shorter * race condition exists in the busy
2804 * ioctl
2805 */
2806int
2807i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2808{
2809 struct drm_i915_gem_wait *args = data;
Chris Wilson033d5492016-08-05 10:14:17 +01002810 struct intel_rps_client *rps = to_rps_client(file);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002811 struct drm_i915_gem_object *obj;
Chris Wilson033d5492016-08-05 10:14:17 +01002812 unsigned long active;
2813 int idx, ret = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002814
Daniel Vetter11b5d512014-09-29 15:31:26 +02002815 if (args->flags != 0)
2816 return -EINVAL;
2817
Chris Wilson03ac0642016-07-20 13:31:51 +01002818 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01002819 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002820 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01002821
2822 active = __I915_BO_ACTIVE(obj);
2823 for_each_active(active, idx) {
2824 s64 *timeout = args->timeout_ns >= 0 ? &args->timeout_ns : NULL;
Chris Wilsonea746f32016-09-09 14:11:49 +01002825 ret = i915_gem_active_wait_unlocked(&obj->last_read[idx],
2826 I915_WAIT_INTERRUPTIBLE,
Chris Wilson033d5492016-08-05 10:14:17 +01002827 timeout, rps);
2828 if (ret)
2829 break;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002830 }
2831
Chris Wilson033d5492016-08-05 10:14:17 +01002832 i915_gem_object_put_unlocked(obj);
John Harrisonff865882014-11-24 18:49:28 +00002833 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002834}
2835
Chris Wilson8ef85612016-04-28 09:56:39 +01002836static void __i915_vma_iounmap(struct i915_vma *vma)
2837{
Chris Wilson20dfbde2016-08-04 16:32:30 +01002838 GEM_BUG_ON(i915_vma_is_pinned(vma));
Chris Wilson8ef85612016-04-28 09:56:39 +01002839
2840 if (vma->iomap == NULL)
2841 return;
2842
2843 io_mapping_unmap(vma->iomap);
2844 vma->iomap = NULL;
2845}
2846
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002847int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002848{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002849 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002850 unsigned long active;
Chris Wilson43e28f02013-01-08 10:53:09 +00002851 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002852
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002853 /* First wait upon any activity as retiring the request may
2854 * have side-effects such as unpinning or even unbinding this vma.
2855 */
2856 active = i915_vma_get_active(vma);
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002857 if (active) {
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002858 int idx;
2859
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002860 /* When a closed VMA is retired, it is unbound - eek.
2861 * In order to prevent it from being recursively closed,
2862 * take a pin on the vma so that the second unbind is
2863 * aborted.
2864 */
Chris Wilson20dfbde2016-08-04 16:32:30 +01002865 __i915_vma_pin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002866
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002867 for_each_active(active, idx) {
2868 ret = i915_gem_active_retire(&vma->last_read[idx],
2869 &vma->vm->dev->struct_mutex);
2870 if (ret)
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002871 break;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002872 }
2873
Chris Wilson20dfbde2016-08-04 16:32:30 +01002874 __i915_vma_unpin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002875 if (ret)
2876 return ret;
2877
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002878 GEM_BUG_ON(i915_vma_is_active(vma));
2879 }
2880
Chris Wilson20dfbde2016-08-04 16:32:30 +01002881 if (i915_vma_is_pinned(vma))
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002882 return -EBUSY;
2883
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002884 if (!drm_mm_node_allocated(&vma->node))
2885 goto destroy;
Ben Widawsky433544b2013-08-13 18:09:06 -07002886
Chris Wilson15717de2016-08-04 07:52:26 +01002887 GEM_BUG_ON(obj->bind_count == 0);
2888 GEM_BUG_ON(!obj->pages);
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002889
Chris Wilson05a20d02016-08-18 17:16:55 +01002890 if (i915_vma_is_map_and_fenceable(vma)) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002891 /* release the fence reg _after_ flushing */
Chris Wilson49ef5292016-08-18 17:17:00 +01002892 ret = i915_vma_put_fence(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002893 if (ret)
2894 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01002895
Chris Wilsoncd3127d2016-08-18 17:17:09 +01002896 /* Force a pagefault for domain tracking on next user access */
2897 i915_gem_release_mmap(obj);
2898
Chris Wilson8ef85612016-04-28 09:56:39 +01002899 __i915_vma_iounmap(vma);
Chris Wilson05a20d02016-08-18 17:16:55 +01002900 vma->flags &= ~I915_VMA_CAN_FENCE;
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002901 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002902
Chris Wilson50e046b2016-08-04 07:52:46 +01002903 if (likely(!vma->vm->closed)) {
2904 trace_i915_vma_unbind(vma);
2905 vma->vm->unbind_vma(vma);
2906 }
Chris Wilson3272db52016-08-04 16:32:32 +01002907 vma->flags &= ~(I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002908
Chris Wilson50e046b2016-08-04 07:52:46 +01002909 drm_mm_remove_node(&vma->node);
2910 list_move_tail(&vma->vm_link, &vma->vm->unbound_list);
2911
Chris Wilson05a20d02016-08-18 17:16:55 +01002912 if (vma->pages != obj->pages) {
2913 GEM_BUG_ON(!vma->pages);
2914 sg_free_table(vma->pages);
2915 kfree(vma->pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002916 }
Chris Wilson247177d2016-08-15 10:48:47 +01002917 vma->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07002918
Ben Widawsky2f633152013-07-17 12:19:03 -07002919 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002920 * no more VMAs exist. */
Chris Wilson15717de2016-08-04 07:52:26 +01002921 if (--obj->bind_count == 0)
2922 list_move_tail(&obj->global_list,
2923 &to_i915(obj->base.dev)->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002924
Chris Wilson70903c32013-12-04 09:59:09 +00002925 /* And finally now the object is completely decoupled from this vma,
2926 * we can drop its hold on the backing storage and allow it to be
2927 * reaped by the shrinker.
2928 */
2929 i915_gem_object_unpin_pages(obj);
2930
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002931destroy:
Chris Wilson3272db52016-08-04 16:32:32 +01002932 if (unlikely(i915_vma_is_closed(vma)))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002933 i915_vma_destroy(vma);
2934
Chris Wilson88241782011-01-07 17:09:48 +00002935 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002936}
2937
Chris Wilsondcff85c2016-08-05 10:14:11 +01002938int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
Chris Wilsonea746f32016-09-09 14:11:49 +01002939 unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002940{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002941 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302942 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002943 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002944
Akash Goel3b3f1652016-10-13 22:44:48 +05302945 for_each_engine(engine, dev_priv, id) {
Chris Wilson62e63002016-06-24 14:55:52 +01002946 if (engine->last_context == NULL)
2947 continue;
2948
Chris Wilsonea746f32016-09-09 14:11:49 +01002949 ret = intel_engine_idle(engine, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002950 if (ret)
2951 return ret;
2952 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002953
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002954 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002955}
2956
Chris Wilson4144f9b2014-09-11 08:43:48 +01002957static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002958 unsigned long cache_level)
2959{
Chris Wilson4144f9b2014-09-11 08:43:48 +01002960 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002961 struct drm_mm_node *other;
2962
Chris Wilson4144f9b2014-09-11 08:43:48 +01002963 /*
2964 * On some machines we have to be careful when putting differing types
2965 * of snoopable memory together to avoid the prefetcher crossing memory
2966 * domains and dying. During vm initialisation, we decide whether or not
2967 * these constraints apply and set the drm_mm.color_adjust
2968 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002969 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01002970 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002971 return true;
2972
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002973 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01002974 return true;
2975
2976 if (list_empty(&gtt_space->node_list))
2977 return true;
2978
2979 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2980 if (other->allocated && !other->hole_follows && other->color != cache_level)
2981 return false;
2982
2983 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2984 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2985 return false;
2986
2987 return true;
2988}
2989
Jesse Barnesde151cf2008-11-12 10:03:55 -08002990/**
Chris Wilson59bfa122016-08-04 16:32:31 +01002991 * i915_vma_insert - finds a slot for the vma in its address space
2992 * @vma: the vma
Chris Wilson91b2db62016-08-04 16:32:23 +01002993 * @size: requested size in bytes (can be larger than the VMA)
Chris Wilson59bfa122016-08-04 16:32:31 +01002994 * @alignment: required alignment
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002995 * @flags: mask of PIN_* flags to use
Chris Wilson59bfa122016-08-04 16:32:31 +01002996 *
2997 * First we try to allocate some free space that meets the requirements for
2998 * the VMA. Failiing that, if the flags permit, it will evict an old VMA,
2999 * preferrably the oldest idle entry to make room for the new VMA.
3000 *
3001 * Returns:
3002 * 0 on success, negative error code otherwise.
Eric Anholt673a3942008-07-30 12:06:12 -07003003 */
Chris Wilson59bfa122016-08-04 16:32:31 +01003004static int
3005i915_vma_insert(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003006{
Chris Wilson59bfa122016-08-04 16:32:31 +01003007 struct drm_i915_private *dev_priv = to_i915(vma->vm->dev);
3008 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonde180032016-08-04 16:32:29 +01003009 u64 start, end;
Chris Wilson07f73f62009-09-14 16:50:30 +01003010 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003011
Chris Wilson3272db52016-08-04 16:32:32 +01003012 GEM_BUG_ON(vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND));
Chris Wilson59bfa122016-08-04 16:32:31 +01003013 GEM_BUG_ON(drm_mm_node_allocated(&vma->node));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003014
Chris Wilsonde180032016-08-04 16:32:29 +01003015 size = max(size, vma->size);
3016 if (flags & PIN_MAPPABLE)
Chris Wilson3e510a82016-08-05 10:14:23 +01003017 size = i915_gem_get_ggtt_size(dev_priv, size,
3018 i915_gem_object_get_tiling(obj));
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003019
Chris Wilsond8923dc2016-08-18 17:17:07 +01003020 alignment = max(max(alignment, vma->display_alignment),
3021 i915_gem_get_ggtt_alignment(dev_priv, size,
3022 i915_gem_object_get_tiling(obj),
3023 flags & PIN_MAPPABLE));
Chris Wilsona00b10c2010-09-24 21:15:47 +01003024
Michel Thierry101b5062015-10-01 13:33:57 +01003025 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
Chris Wilsonde180032016-08-04 16:32:29 +01003026
3027 end = vma->vm->total;
Michel Thierry101b5062015-10-01 13:33:57 +01003028 if (flags & PIN_MAPPABLE)
Chris Wilson91b2db62016-08-04 16:32:23 +01003029 end = min_t(u64, end, dev_priv->ggtt.mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003030 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003031 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003032
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003033 /* If binding the object/GGTT view requires more space than the entire
3034 * aperture has, reject it early before evicting everything in a vain
3035 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003036 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003037 if (size > end) {
Chris Wilsonde180032016-08-04 16:32:29 +01003038 DRM_DEBUG("Attempting to bind an object larger than the aperture: request=%llu [object=%zd] > %s aperture=%llu\n",
Chris Wilson91b2db62016-08-04 16:32:23 +01003039 size, obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003040 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003041 end);
Chris Wilson59bfa122016-08-04 16:32:31 +01003042 return -E2BIG;
Chris Wilson654fc602010-05-27 13:18:21 +01003043 }
3044
Chris Wilson37e680a2012-06-07 15:38:42 +01003045 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003046 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003047 return ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02003048
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003049 i915_gem_object_pin_pages(obj);
3050
Chris Wilson506a8e82015-12-08 11:55:07 +00003051 if (flags & PIN_OFFSET_FIXED) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003052 u64 offset = flags & PIN_OFFSET_MASK;
Chris Wilsonde180032016-08-04 16:32:29 +01003053 if (offset & (alignment - 1) || offset > end - size) {
Chris Wilson506a8e82015-12-08 11:55:07 +00003054 ret = -EINVAL;
Chris Wilsonde180032016-08-04 16:32:29 +01003055 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003056 }
Chris Wilsonde180032016-08-04 16:32:29 +01003057
Chris Wilson506a8e82015-12-08 11:55:07 +00003058 vma->node.start = offset;
3059 vma->node.size = size;
3060 vma->node.color = obj->cache_level;
Chris Wilsonde180032016-08-04 16:32:29 +01003061 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
Chris Wilson506a8e82015-12-08 11:55:07 +00003062 if (ret) {
3063 ret = i915_gem_evict_for_vma(vma);
3064 if (ret == 0)
Chris Wilsonde180032016-08-04 16:32:29 +01003065 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
3066 if (ret)
3067 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003068 }
Michel Thierry101b5062015-10-01 13:33:57 +01003069 } else {
Chris Wilsonde180032016-08-04 16:32:29 +01003070 u32 search_flag, alloc_flag;
3071
Chris Wilson506a8e82015-12-08 11:55:07 +00003072 if (flags & PIN_HIGH) {
3073 search_flag = DRM_MM_SEARCH_BELOW;
3074 alloc_flag = DRM_MM_CREATE_TOP;
3075 } else {
3076 search_flag = DRM_MM_SEARCH_DEFAULT;
3077 alloc_flag = DRM_MM_CREATE_DEFAULT;
3078 }
Michel Thierry101b5062015-10-01 13:33:57 +01003079
Chris Wilson954c4692016-08-04 16:32:26 +01003080 /* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
3081 * so we know that we always have a minimum alignment of 4096.
3082 * The drm_mm range manager is optimised to return results
3083 * with zero alignment, so where possible use the optimal
3084 * path.
3085 */
3086 if (alignment <= 4096)
3087 alignment = 0;
3088
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003089search_free:
Chris Wilsonde180032016-08-04 16:32:29 +01003090 ret = drm_mm_insert_node_in_range_generic(&vma->vm->mm,
3091 &vma->node,
Chris Wilson506a8e82015-12-08 11:55:07 +00003092 size, alignment,
3093 obj->cache_level,
3094 start, end,
3095 search_flag,
3096 alloc_flag);
3097 if (ret) {
Chris Wilsonde180032016-08-04 16:32:29 +01003098 ret = i915_gem_evict_something(vma->vm, size, alignment,
Chris Wilson506a8e82015-12-08 11:55:07 +00003099 obj->cache_level,
3100 start, end,
3101 flags);
3102 if (ret == 0)
3103 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003104
Chris Wilsonde180032016-08-04 16:32:29 +01003105 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003106 }
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003107
3108 GEM_BUG_ON(vma->node.start < start);
3109 GEM_BUG_ON(vma->node.start + vma->node.size > end);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003110 }
Chris Wilson37508582016-08-04 16:32:24 +01003111 GEM_BUG_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level));
Eric Anholt673a3942008-07-30 12:06:12 -07003112
Ben Widawsky35c20a62013-05-31 11:28:48 -07003113 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilsonde180032016-08-04 16:32:29 +01003114 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson15717de2016-08-04 07:52:26 +01003115 obj->bind_count++;
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003116
Chris Wilson59bfa122016-08-04 16:32:31 +01003117 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003118
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003119err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003120 i915_gem_object_unpin_pages(obj);
Chris Wilson59bfa122016-08-04 16:32:31 +01003121 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003122}
3123
Chris Wilson000433b2013-08-08 14:41:09 +01003124bool
Chris Wilson2c225692013-08-09 12:26:45 +01003125i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3126 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003127{
Eric Anholt673a3942008-07-30 12:06:12 -07003128 /* If we don't have a page list set up, then we're not pinned
3129 * to GPU, and we can ignore the cache flush because it'll happen
3130 * again at bind time.
3131 */
Chris Wilson05394f32010-11-08 19:18:58 +00003132 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003133 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003134
Imre Deak769ce462013-02-13 21:56:05 +02003135 /*
3136 * Stolen memory is always coherent with the GPU as it is explicitly
3137 * marked as wc by the system, or the system is cache-coherent.
3138 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003139 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003140 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003141
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003142 /* If the GPU is snooping the contents of the CPU cache,
3143 * we do not need to manually clear the CPU cache lines. However,
3144 * the caches are only snooped when the render cache is
3145 * flushed/invalidated. As we always have to emit invalidations
3146 * and flushes when moving into and out of the RENDER domain, correct
3147 * snooping behaviour occurs naturally as the result of our domain
3148 * tracking.
3149 */
Chris Wilson0f719792015-01-13 13:32:52 +00003150 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3151 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003152 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003153 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003154
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003155 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003156 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003157 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003158
3159 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003160}
3161
3162/** Flushes the GTT write domain for the object if it's dirty. */
3163static void
Chris Wilson05394f32010-11-08 19:18:58 +00003164i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003165{
Chris Wilson3b5724d2016-08-18 17:16:49 +01003166 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003167
Chris Wilson05394f32010-11-08 19:18:58 +00003168 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003169 return;
3170
Chris Wilson63256ec2011-01-04 18:42:07 +00003171 /* No actual flushing is required for the GTT write domain. Writes
Chris Wilson3b5724d2016-08-18 17:16:49 +01003172 * to it "immediately" go to main memory as far as we know, so there's
Eric Anholte47c68e2008-11-14 13:35:19 -08003173 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003174 *
3175 * However, we do have to enforce the order so that all writes through
3176 * the GTT land before any writes to the device, such as updates to
3177 * the GATT itself.
Chris Wilson3b5724d2016-08-18 17:16:49 +01003178 *
3179 * We also have to wait a bit for the writes to land from the GTT.
3180 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
3181 * timing. This issue has only been observed when switching quickly
3182 * between GTT writes and CPU reads from inside the kernel on recent hw,
3183 * and it appears to only affect discrete GTT blocks (i.e. on LLC
3184 * system agents we cannot reproduce this behaviour).
Eric Anholte47c68e2008-11-14 13:35:19 -08003185 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003186 wmb();
Chris Wilson3b5724d2016-08-18 17:16:49 +01003187 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv))
Akash Goel3b3f1652016-10-13 22:44:48 +05303188 POSTING_READ(RING_ACTHD(dev_priv->engine[RCS]->mmio_base));
Chris Wilson63256ec2011-01-04 18:42:07 +00003189
Chris Wilsond243ad82016-08-18 17:16:44 +01003190 intel_fb_obj_flush(obj, false, write_origin(obj, I915_GEM_DOMAIN_GTT));
Daniel Vetterf99d7062014-06-19 16:01:59 +02003191
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003192 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003193 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003194 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003195 I915_GEM_DOMAIN_GTT);
Eric Anholte47c68e2008-11-14 13:35:19 -08003196}
3197
3198/** Flushes the CPU write domain for the object if it's dirty. */
3199static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003200i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003201{
Chris Wilson05394f32010-11-08 19:18:58 +00003202 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003203 return;
3204
Daniel Vettere62b59e2015-01-21 14:53:48 +01003205 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01003206 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01003207
Rodrigo Vivide152b62015-07-07 16:28:51 -07003208 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003209
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003210 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003211 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003212 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003213 I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003214}
3215
Chris Wilson383d5822016-08-18 17:17:08 +01003216static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
3217{
3218 struct i915_vma *vma;
3219
3220 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3221 if (!i915_vma_is_ggtt(vma))
3222 continue;
3223
3224 if (i915_vma_is_active(vma))
3225 continue;
3226
3227 if (!drm_mm_node_allocated(&vma->node))
3228 continue;
3229
3230 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3231 }
3232}
3233
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003234/**
3235 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003236 * @obj: object to act on
3237 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003238 *
3239 * This function returns when the move is complete, including waiting on
3240 * flushes to occur.
3241 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003242int
Chris Wilson20217462010-11-23 15:26:33 +00003243i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003244{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003245 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003246 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003247
Chris Wilson0201f1e2012-07-20 12:41:01 +01003248 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003249 if (ret)
3250 return ret;
3251
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003252 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3253 return 0;
3254
Chris Wilson43566de2015-01-02 16:29:29 +05303255 /* Flush and acquire obj->pages so that we are coherent through
3256 * direct access in memory with previous cached writes through
3257 * shmemfs and that our cache domain tracking remains valid.
3258 * For example, if the obj->filp was moved to swap without us
3259 * being notified and releasing the pages, we would mistakenly
3260 * continue to assume that the obj remained out of the CPU cached
3261 * domain.
3262 */
3263 ret = i915_gem_object_get_pages(obj);
3264 if (ret)
3265 return ret;
3266
Daniel Vettere62b59e2015-01-21 14:53:48 +01003267 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003268
Chris Wilsond0a57782012-10-09 19:24:37 +01003269 /* Serialise direct access to this object with the barriers for
3270 * coherent writes from the GPU, by effectively invalidating the
3271 * GTT domain upon first access.
3272 */
3273 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3274 mb();
3275
Chris Wilson05394f32010-11-08 19:18:58 +00003276 old_write_domain = obj->base.write_domain;
3277 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003278
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003279 /* It should now be out of any other write domains, and we can update
3280 * the domain values for our changes.
3281 */
Chris Wilson05394f32010-11-08 19:18:58 +00003282 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3283 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003284 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003285 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3286 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3287 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003288 }
3289
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003290 trace_i915_gem_object_change_domain(obj,
3291 old_read_domains,
3292 old_write_domain);
3293
Chris Wilson8325a092012-04-24 15:52:35 +01003294 /* And bump the LRU for this access */
Chris Wilson383d5822016-08-18 17:17:08 +01003295 i915_gem_object_bump_inactive_ggtt(obj);
Chris Wilson8325a092012-04-24 15:52:35 +01003296
Eric Anholte47c68e2008-11-14 13:35:19 -08003297 return 0;
3298}
3299
Chris Wilsonef55f922015-10-09 14:11:27 +01003300/**
3301 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003302 * @obj: object to act on
3303 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003304 *
3305 * After this function returns, the object will be in the new cache-level
3306 * across all GTT and the contents of the backing storage will be coherent,
3307 * with respect to the new cache-level. In order to keep the backing storage
3308 * coherent for all users, we only allow a single cache level to be set
3309 * globally on the object and prevent it from being changed whilst the
3310 * hardware is reading from the object. That is if the object is currently
3311 * on the scanout it will be set to uncached (or equivalent display
3312 * cache coherency) and all non-MOCS GPU access will also be uncached so
3313 * that all direct access to the scanout remains coherent.
3314 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003315int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3316 enum i915_cache_level cache_level)
3317{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003318 struct i915_vma *vma;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003319 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003320
3321 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003322 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003323
Chris Wilsonef55f922015-10-09 14:11:27 +01003324 /* Inspect the list of currently bound VMA and unbind any that would
3325 * be invalid given the new cache-level. This is principally to
3326 * catch the issue of the CS prefetch crossing page boundaries and
3327 * reading an invalid PTE on older architectures.
3328 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003329restart:
3330 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003331 if (!drm_mm_node_allocated(&vma->node))
3332 continue;
3333
Chris Wilson20dfbde2016-08-04 16:32:30 +01003334 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003335 DRM_DEBUG("can not change the cache level of pinned objects\n");
3336 return -EBUSY;
3337 }
3338
Chris Wilsonaa653a62016-08-04 07:52:27 +01003339 if (i915_gem_valid_gtt_space(vma, cache_level))
3340 continue;
3341
3342 ret = i915_vma_unbind(vma);
3343 if (ret)
3344 return ret;
3345
3346 /* As unbinding may affect other elements in the
3347 * obj->vma_list (due to side-effects from retiring
3348 * an active vma), play safe and restart the iterator.
3349 */
3350 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003351 }
3352
Chris Wilsonef55f922015-10-09 14:11:27 +01003353 /* We can reuse the existing drm_mm nodes but need to change the
3354 * cache-level on the PTE. We could simply unbind them all and
3355 * rebind with the correct cache-level on next use. However since
3356 * we already have a valid slot, dma mapping, pages etc, we may as
3357 * rewrite the PTE in the belief that doing so tramples upon less
3358 * state and so involves less work.
3359 */
Chris Wilson15717de2016-08-04 07:52:26 +01003360 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003361 /* Before we change the PTE, the GPU must not be accessing it.
3362 * If we wait upon the object, we know that all the bound
3363 * VMA are no longer active.
3364 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003365 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003366 if (ret)
3367 return ret;
3368
Chris Wilsonaa653a62016-08-04 07:52:27 +01003369 if (!HAS_LLC(obj->base.dev) && cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003370 /* Access to snoopable pages through the GTT is
3371 * incoherent and on some machines causes a hard
3372 * lockup. Relinquish the CPU mmaping to force
3373 * userspace to refault in the pages and we can
3374 * then double check if the GTT mapping is still
3375 * valid for that pointer access.
3376 */
3377 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003378
Chris Wilsonef55f922015-10-09 14:11:27 +01003379 /* As we no longer need a fence for GTT access,
3380 * we can relinquish it now (and so prevent having
3381 * to steal a fence from someone else on the next
3382 * fence request). Note GPU activity would have
3383 * dropped the fence as all snoopable access is
3384 * supposed to be linear.
3385 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003386 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3387 ret = i915_vma_put_fence(vma);
3388 if (ret)
3389 return ret;
3390 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003391 } else {
3392 /* We either have incoherent backing store and
3393 * so no GTT access or the architecture is fully
3394 * coherent. In such cases, existing GTT mmaps
3395 * ignore the cache bit in the PTE and we can
3396 * rewrite it without confusing the GPU or having
3397 * to force userspace to fault back in its mmaps.
3398 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003399 }
3400
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003401 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003402 if (!drm_mm_node_allocated(&vma->node))
3403 continue;
3404
3405 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3406 if (ret)
3407 return ret;
3408 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003409 }
3410
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003411 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003412 vma->node.color = cache_level;
3413 obj->cache_level = cache_level;
3414
Ville Syrjäläed75a552015-08-11 19:47:10 +03003415out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003416 /* Flush the dirty CPU caches to the backing storage so that the
3417 * object is now coherent at its new cache level (with respect
3418 * to the access domain).
3419 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05303420 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
Chris Wilson0f719792015-01-13 13:32:52 +00003421 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01003422 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01003423 }
3424
Chris Wilsone4ffd172011-04-04 09:44:39 +01003425 return 0;
3426}
3427
Ben Widawsky199adf42012-09-21 17:01:20 -07003428int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3429 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003430{
Ben Widawsky199adf42012-09-21 17:01:20 -07003431 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003432 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003433
Chris Wilson03ac0642016-07-20 13:31:51 +01003434 obj = i915_gem_object_lookup(file, args->handle);
3435 if (!obj)
Chris Wilson432be692015-05-07 12:14:55 +01003436 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003437
Chris Wilson651d7942013-08-08 14:41:10 +01003438 switch (obj->cache_level) {
3439 case I915_CACHE_LLC:
3440 case I915_CACHE_L3_LLC:
3441 args->caching = I915_CACHING_CACHED;
3442 break;
3443
Chris Wilson4257d3b2013-08-08 14:41:11 +01003444 case I915_CACHE_WT:
3445 args->caching = I915_CACHING_DISPLAY;
3446 break;
3447
Chris Wilson651d7942013-08-08 14:41:10 +01003448 default:
3449 args->caching = I915_CACHING_NONE;
3450 break;
3451 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003452
Chris Wilson34911fd2016-07-20 13:31:54 +01003453 i915_gem_object_put_unlocked(obj);
Chris Wilson432be692015-05-07 12:14:55 +01003454 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003455}
3456
Ben Widawsky199adf42012-09-21 17:01:20 -07003457int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3458 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003459{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003460 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003461 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003462 struct drm_i915_gem_object *obj;
3463 enum i915_cache_level level;
3464 int ret;
3465
Ben Widawsky199adf42012-09-21 17:01:20 -07003466 switch (args->caching) {
3467 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003468 level = I915_CACHE_NONE;
3469 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003470 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003471 /*
3472 * Due to a HW issue on BXT A stepping, GPU stores via a
3473 * snooped mapping may leave stale data in a corresponding CPU
3474 * cacheline, whereas normally such cachelines would get
3475 * invalidated.
3476 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00003477 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03003478 return -ENODEV;
3479
Chris Wilsone6994ae2012-07-10 10:27:08 +01003480 level = I915_CACHE_LLC;
3481 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003482 case I915_CACHING_DISPLAY:
3483 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3484 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003485 default:
3486 return -EINVAL;
3487 }
3488
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003489 intel_runtime_pm_get(dev_priv);
3490
Ben Widawsky3bc29132012-09-26 16:15:20 -07003491 ret = i915_mutex_lock_interruptible(dev);
3492 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003493 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003494
Chris Wilson03ac0642016-07-20 13:31:51 +01003495 obj = i915_gem_object_lookup(file, args->handle);
3496 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003497 ret = -ENOENT;
3498 goto unlock;
3499 }
3500
3501 ret = i915_gem_object_set_cache_level(obj, level);
3502
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003503 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003504unlock:
3505 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003506rpm_put:
3507 intel_runtime_pm_put(dev_priv);
3508
Chris Wilsone6994ae2012-07-10 10:27:08 +01003509 return ret;
3510}
3511
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003512/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003513 * Prepare buffer for display plane (scanout, cursors, etc).
3514 * Can be called from an uninterruptible phase (modesetting) and allows
3515 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003516 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003517struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003518i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3519 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003520 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003521{
Chris Wilson058d88c2016-08-15 10:49:06 +01003522 struct i915_vma *vma;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003523 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003524 int ret;
3525
Chris Wilsoncc98b412013-08-09 12:25:09 +01003526 /* Mark the pin_display early so that we account for the
3527 * display coherency whilst setting up the cache domains.
3528 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003529 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003530
Eric Anholta7ef0642011-03-29 16:59:54 -07003531 /* The display engine is not coherent with the LLC cache on gen6. As
3532 * a result, we make sure that the pinning that is about to occur is
3533 * done with uncached PTEs. This is lowest common denominator for all
3534 * chipsets.
3535 *
3536 * However for gen6+, we could do better by using the GFDT bit instead
3537 * of uncaching, which would allow us to flush all the LLC-cached data
3538 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3539 */
Chris Wilson651d7942013-08-08 14:41:10 +01003540 ret = i915_gem_object_set_cache_level(obj,
3541 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003542 if (ret) {
3543 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003544 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003545 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003546
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003547 /* As the user may map the buffer once pinned in the display plane
3548 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003549 * always use map_and_fenceable for all scanout buffers. However,
3550 * it may simply be too big to fit into mappable, in which case
3551 * put it anyway and hope that userspace can cope (but always first
3552 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003553 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003554 vma = ERR_PTR(-ENOSPC);
3555 if (view->type == I915_GGTT_VIEW_NORMAL)
3556 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3557 PIN_MAPPABLE | PIN_NONBLOCK);
3558 if (IS_ERR(vma))
3559 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, 0);
Chris Wilson058d88c2016-08-15 10:49:06 +01003560 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003561 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003562
Chris Wilsond8923dc2016-08-18 17:17:07 +01003563 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3564
Chris Wilson058d88c2016-08-15 10:49:06 +01003565 WARN_ON(obj->pin_display > i915_vma_pin_count(vma));
3566
Daniel Vettere62b59e2015-01-21 14:53:48 +01003567 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003568
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003569 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003570 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003571
3572 /* It should now be out of any other write domains, and we can update
3573 * the domain values for our changes.
3574 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003575 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003576 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003577
3578 trace_i915_gem_object_change_domain(obj,
3579 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003580 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003581
Chris Wilson058d88c2016-08-15 10:49:06 +01003582 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003583
3584err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003585 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003586 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003587}
3588
3589void
Chris Wilson058d88c2016-08-15 10:49:06 +01003590i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003591{
Chris Wilson058d88c2016-08-15 10:49:06 +01003592 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003593 return;
3594
Chris Wilsond8923dc2016-08-18 17:17:07 +01003595 if (--vma->obj->pin_display == 0)
3596 vma->display_alignment = 0;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003597
Chris Wilson383d5822016-08-18 17:17:08 +01003598 /* Bump the LRU to try and avoid premature eviction whilst flipping */
3599 if (!i915_vma_is_active(vma))
3600 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3601
Chris Wilson058d88c2016-08-15 10:49:06 +01003602 i915_vma_unpin(vma);
3603 WARN_ON(vma->obj->pin_display > i915_vma_pin_count(vma));
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003604}
3605
Eric Anholte47c68e2008-11-14 13:35:19 -08003606/**
3607 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003608 * @obj: object to act on
3609 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003610 *
3611 * This function returns when the move is complete, including waiting on
3612 * flushes to occur.
3613 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003614int
Chris Wilson919926a2010-11-12 13:42:53 +00003615i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003616{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003617 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003618 int ret;
3619
Chris Wilson0201f1e2012-07-20 12:41:01 +01003620 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003621 if (ret)
3622 return ret;
3623
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003624 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3625 return 0;
3626
Eric Anholte47c68e2008-11-14 13:35:19 -08003627 i915_gem_object_flush_gtt_write_domain(obj);
3628
Chris Wilson05394f32010-11-08 19:18:58 +00003629 old_write_domain = obj->base.write_domain;
3630 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003631
Eric Anholte47c68e2008-11-14 13:35:19 -08003632 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003633 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003634 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003635
Chris Wilson05394f32010-11-08 19:18:58 +00003636 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003637 }
3638
3639 /* It should now be out of any other write domains, and we can update
3640 * the domain values for our changes.
3641 */
Chris Wilson05394f32010-11-08 19:18:58 +00003642 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003643
3644 /* If we're writing through the CPU, then the GPU read domains will
3645 * need to be invalidated at next use.
3646 */
3647 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003648 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3649 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003650 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003651
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003652 trace_i915_gem_object_change_domain(obj,
3653 old_read_domains,
3654 old_write_domain);
3655
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003656 return 0;
3657}
3658
Eric Anholt673a3942008-07-30 12:06:12 -07003659/* Throttle our rendering by waiting until the ring has completed our requests
3660 * emitted over 20 msec ago.
3661 *
Eric Anholtb9624422009-06-03 07:27:35 +00003662 * Note that if we were to use the current jiffies each time around the loop,
3663 * we wouldn't escape the function with any frames outstanding if the time to
3664 * render a frame was over 20ms.
3665 *
Eric Anholt673a3942008-07-30 12:06:12 -07003666 * This should get us reasonable parallelism between CPU and GPU but also
3667 * relatively low latency when blocking on a particular request to finish.
3668 */
3669static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003670i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003671{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003672 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003673 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003674 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003675 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003676 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003677
Daniel Vetter308887a2012-11-14 17:14:06 +01003678 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3679 if (ret)
3680 return ret;
3681
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003682 /* ABI: return -EIO if already wedged */
3683 if (i915_terminally_wedged(&dev_priv->gpu_error))
3684 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003685
Chris Wilson1c255952010-09-26 11:03:27 +01003686 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003687 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003688 if (time_after_eq(request->emitted_jiffies, recent_enough))
3689 break;
3690
John Harrisonfcfa423c2015-05-29 17:44:12 +01003691 /*
3692 * Note that the request might not have been submitted yet.
3693 * In which case emitted_jiffies will be zero.
3694 */
3695 if (!request->emitted_jiffies)
3696 continue;
3697
John Harrison54fb2412014-11-24 18:49:27 +00003698 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003699 }
John Harrisonff865882014-11-24 18:49:28 +00003700 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003701 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003702 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003703
John Harrison54fb2412014-11-24 18:49:27 +00003704 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003705 return 0;
3706
Chris Wilsonea746f32016-09-09 14:11:49 +01003707 ret = i915_wait_request(target, I915_WAIT_INTERRUPTIBLE, NULL, NULL);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003708 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003709
Eric Anholt673a3942008-07-30 12:06:12 -07003710 return ret;
3711}
3712
Chris Wilsond23db882014-05-23 08:48:08 +02003713static bool
Chris Wilson91b2db62016-08-04 16:32:23 +01003714i915_vma_misplaced(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Chris Wilsond23db882014-05-23 08:48:08 +02003715{
Chris Wilson59bfa122016-08-04 16:32:31 +01003716 if (!drm_mm_node_allocated(&vma->node))
3717 return false;
3718
Chris Wilson91b2db62016-08-04 16:32:23 +01003719 if (vma->node.size < size)
3720 return true;
3721
3722 if (alignment && vma->node.start & (alignment - 1))
Chris Wilsond23db882014-05-23 08:48:08 +02003723 return true;
3724
Chris Wilson05a20d02016-08-18 17:16:55 +01003725 if (flags & PIN_MAPPABLE && !i915_vma_is_map_and_fenceable(vma))
Chris Wilsond23db882014-05-23 08:48:08 +02003726 return true;
3727
3728 if (flags & PIN_OFFSET_BIAS &&
3729 vma->node.start < (flags & PIN_OFFSET_MASK))
3730 return true;
3731
Chris Wilson506a8e82015-12-08 11:55:07 +00003732 if (flags & PIN_OFFSET_FIXED &&
3733 vma->node.start != (flags & PIN_OFFSET_MASK))
3734 return true;
3735
Chris Wilsond23db882014-05-23 08:48:08 +02003736 return false;
3737}
3738
Chris Wilsond0710ab2015-11-20 14:16:39 +00003739void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
3740{
3741 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsona9f14812016-08-04 16:32:28 +01003742 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003743 bool mappable, fenceable;
3744 u32 fence_size, fence_alignment;
3745
Chris Wilsona9f14812016-08-04 16:32:28 +01003746 fence_size = i915_gem_get_ggtt_size(dev_priv,
Chris Wilson05a20d02016-08-18 17:16:55 +01003747 vma->size,
Chris Wilson3e510a82016-08-05 10:14:23 +01003748 i915_gem_object_get_tiling(obj));
Chris Wilsona9f14812016-08-04 16:32:28 +01003749 fence_alignment = i915_gem_get_ggtt_alignment(dev_priv,
Chris Wilson05a20d02016-08-18 17:16:55 +01003750 vma->size,
Chris Wilson3e510a82016-08-05 10:14:23 +01003751 i915_gem_object_get_tiling(obj),
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003752 true);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003753
3754 fenceable = (vma->node.size == fence_size &&
3755 (vma->node.start & (fence_alignment - 1)) == 0);
3756
3757 mappable = (vma->node.start + fence_size <=
Chris Wilsona9f14812016-08-04 16:32:28 +01003758 dev_priv->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003759
Chris Wilson05a20d02016-08-18 17:16:55 +01003760 if (mappable && fenceable)
3761 vma->flags |= I915_VMA_CAN_FENCE;
3762 else
3763 vma->flags &= ~I915_VMA_CAN_FENCE;
Chris Wilsond0710ab2015-11-20 14:16:39 +00003764}
3765
Chris Wilson305bc232016-08-04 16:32:33 +01003766int __i915_vma_do_pin(struct i915_vma *vma,
3767 u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003768{
Chris Wilson305bc232016-08-04 16:32:33 +01003769 unsigned int bound = vma->flags;
Eric Anholt673a3942008-07-30 12:06:12 -07003770 int ret;
3771
Chris Wilson59bfa122016-08-04 16:32:31 +01003772 GEM_BUG_ON((flags & (PIN_GLOBAL | PIN_USER)) == 0);
Chris Wilson3272db52016-08-04 16:32:32 +01003773 GEM_BUG_ON((flags & PIN_GLOBAL) && !i915_vma_is_ggtt(vma));
Ben Widawsky6e7186a2014-05-06 22:21:36 -07003774
Chris Wilson305bc232016-08-04 16:32:33 +01003775 if (WARN_ON(bound & I915_VMA_PIN_OVERFLOW)) {
3776 ret = -EBUSY;
3777 goto err;
3778 }
Chris Wilsonc826c442014-10-31 13:53:53 +00003779
Chris Wilsonde895082016-08-04 16:32:34 +01003780 if ((bound & I915_VMA_BIND_MASK) == 0) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003781 ret = i915_vma_insert(vma, size, alignment, flags);
3782 if (ret)
3783 goto err;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003784 }
3785
Chris Wilson59bfa122016-08-04 16:32:31 +01003786 ret = i915_vma_bind(vma, vma->obj->cache_level, flags);
Chris Wilson3b165252016-08-04 16:32:25 +01003787 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003788 goto err;
Chris Wilson3b165252016-08-04 16:32:25 +01003789
Chris Wilson3272db52016-08-04 16:32:32 +01003790 if ((bound ^ vma->flags) & I915_VMA_GLOBAL_BIND)
Chris Wilsond0710ab2015-11-20 14:16:39 +00003791 __i915_vma_set_map_and_fenceable(vma);
Chris Wilsonef79e172014-10-31 13:53:52 +00003792
Chris Wilson3b165252016-08-04 16:32:25 +01003793 GEM_BUG_ON(i915_vma_misplaced(vma, size, alignment, flags));
Eric Anholt673a3942008-07-30 12:06:12 -07003794 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003795
Chris Wilson59bfa122016-08-04 16:32:31 +01003796err:
3797 __i915_vma_unpin(vma);
3798 return ret;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003799}
3800
Chris Wilson058d88c2016-08-15 10:49:06 +01003801struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003802i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3803 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003804 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003805 u64 alignment,
3806 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003807{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003808 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3809 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003810 struct i915_vma *vma;
3811 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003812
Chris Wilson058d88c2016-08-15 10:49:06 +01003813 vma = i915_gem_obj_lookup_or_create_vma(obj, vm, view);
Chris Wilson59bfa122016-08-04 16:32:31 +01003814 if (IS_ERR(vma))
Chris Wilson058d88c2016-08-15 10:49:06 +01003815 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01003816
3817 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3818 if (flags & PIN_NONBLOCK &&
3819 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003820 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01003821
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003822 if (flags & PIN_MAPPABLE) {
3823 u32 fence_size;
3824
3825 fence_size = i915_gem_get_ggtt_size(dev_priv, vma->size,
3826 i915_gem_object_get_tiling(obj));
3827 /* If the required space is larger than the available
3828 * aperture, we will not able to find a slot for the
3829 * object and unbinding the object now will be in
3830 * vain. Worse, doing so may cause us to ping-pong
3831 * the object in and out of the Global GTT and
3832 * waste a lot of cycles under the mutex.
3833 */
3834 if (fence_size > dev_priv->ggtt.mappable_end)
3835 return ERR_PTR(-E2BIG);
3836
3837 /* If NONBLOCK is set the caller is optimistically
3838 * trying to cache the full object within the mappable
3839 * aperture, and *must* have a fallback in place for
3840 * situations where we cannot bind the object. We
3841 * can be a little more lax here and use the fallback
3842 * more often to avoid costly migrations of ourselves
3843 * and other objects within the aperture.
3844 *
3845 * Half-the-aperture is used as a simple heuristic.
3846 * More interesting would to do search for a free
3847 * block prior to making the commitment to unbind.
3848 * That caters for the self-harm case, and with a
3849 * little more heuristics (e.g. NOFAULT, NOEVICT)
3850 * we could try to minimise harm to others.
3851 */
3852 if (flags & PIN_NONBLOCK &&
3853 fence_size > dev_priv->ggtt.mappable_end / 2)
3854 return ERR_PTR(-ENOSPC);
3855 }
3856
Chris Wilson59bfa122016-08-04 16:32:31 +01003857 WARN(i915_vma_is_pinned(vma),
3858 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01003859 " offset=%08x, req.alignment=%llx,"
3860 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
3861 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01003862 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01003863 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01003864 ret = i915_vma_unbind(vma);
3865 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01003866 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01003867 }
3868
Chris Wilson058d88c2016-08-15 10:49:06 +01003869 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
3870 if (ret)
3871 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003872
Chris Wilson058d88c2016-08-15 10:49:06 +01003873 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003874}
3875
Chris Wilsonedf6b762016-08-09 09:23:33 +01003876static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003877{
3878 /* Note that we could alias engines in the execbuf API, but
3879 * that would be very unwise as it prevents userspace from
3880 * fine control over engine selection. Ahem.
3881 *
3882 * This should be something like EXEC_MAX_ENGINE instead of
3883 * I915_NUM_ENGINES.
3884 */
3885 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
3886 return 0x10000 << id;
3887}
3888
3889static __always_inline unsigned int __busy_write_id(unsigned int id)
3890{
Chris Wilson70cb4722016-08-09 18:08:25 +01003891 /* The uABI guarantees an active writer is also amongst the read
3892 * engines. This would be true if we accessed the activity tracking
3893 * under the lock, but as we perform the lookup of the object and
3894 * its activity locklessly we can not guarantee that the last_write
3895 * being active implies that we have set the same engine flag from
3896 * last_read - hence we always set both read and write busy for
3897 * last_write.
3898 */
3899 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003900}
3901
Chris Wilsonedf6b762016-08-09 09:23:33 +01003902static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003903__busy_set_if_active(const struct i915_gem_active *active,
3904 unsigned int (*flag)(unsigned int id))
3905{
Chris Wilson12555012016-08-16 09:50:40 +01003906 struct drm_i915_gem_request *request;
3907
3908 request = rcu_dereference(active->request);
3909 if (!request || i915_gem_request_completed(request))
3910 return 0;
3911
3912 /* This is racy. See __i915_gem_active_get_rcu() for an in detail
3913 * discussion of how to handle the race correctly, but for reporting
3914 * the busy state we err on the side of potentially reporting the
3915 * wrong engine as being busy (but we guarantee that the result
3916 * is at least self-consistent).
3917 *
3918 * As we use SLAB_DESTROY_BY_RCU, the request may be reallocated
3919 * whilst we are inspecting it, even under the RCU read lock as we are.
3920 * This means that there is a small window for the engine and/or the
3921 * seqno to have been overwritten. The seqno will always be in the
3922 * future compared to the intended, and so we know that if that
3923 * seqno is idle (on whatever engine) our request is idle and the
3924 * return 0 above is correct.
3925 *
3926 * The issue is that if the engine is switched, it is just as likely
3927 * to report that it is busy (but since the switch happened, we know
3928 * the request should be idle). So there is a small chance that a busy
3929 * result is actually the wrong engine.
3930 *
3931 * So why don't we care?
3932 *
3933 * For starters, the busy ioctl is a heuristic that is by definition
3934 * racy. Even with perfect serialisation in the driver, the hardware
3935 * state is constantly advancing - the state we report to the user
3936 * is stale.
3937 *
3938 * The critical information for the busy-ioctl is whether the object
3939 * is idle as userspace relies on that to detect whether its next
3940 * access will stall, or if it has missed submitting commands to
3941 * the hardware allowing the GPU to stall. We never generate a
3942 * false-positive for idleness, thus busy-ioctl is reliable at the
3943 * most fundamental level, and we maintain the guarantee that a
3944 * busy object left to itself will eventually become idle (and stay
3945 * idle!).
3946 *
3947 * We allow ourselves the leeway of potentially misreporting the busy
3948 * state because that is an optimisation heuristic that is constantly
3949 * in flux. Being quickly able to detect the busy/idle state is much
3950 * more important than accurate logging of exactly which engines were
3951 * busy.
3952 *
3953 * For accuracy in reporting the engine, we could use
3954 *
3955 * result = 0;
3956 * request = __i915_gem_active_get_rcu(active);
3957 * if (request) {
3958 * if (!i915_gem_request_completed(request))
3959 * result = flag(request->engine->exec_id);
3960 * i915_gem_request_put(request);
3961 * }
3962 *
3963 * but that still remains susceptible to both hardware and userspace
3964 * races. So we accept making the result of that race slightly worse,
3965 * given the rarity of the race and its low impact on the result.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003966 */
Chris Wilson12555012016-08-16 09:50:40 +01003967 return flag(READ_ONCE(request->engine->exec_id));
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003968}
3969
Chris Wilsonedf6b762016-08-09 09:23:33 +01003970static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003971busy_check_reader(const struct i915_gem_active *active)
3972{
3973 return __busy_set_if_active(active, __busy_read_flag);
3974}
3975
Chris Wilsonedf6b762016-08-09 09:23:33 +01003976static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003977busy_check_writer(const struct i915_gem_active *active)
3978{
3979 return __busy_set_if_active(active, __busy_write_id);
3980}
3981
Eric Anholt673a3942008-07-30 12:06:12 -07003982int
Eric Anholt673a3942008-07-30 12:06:12 -07003983i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003984 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003985{
3986 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003987 struct drm_i915_gem_object *obj;
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003988 unsigned long active;
Eric Anholt673a3942008-07-30 12:06:12 -07003989
Chris Wilson03ac0642016-07-20 13:31:51 +01003990 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003991 if (!obj)
3992 return -ENOENT;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003993
Chris Wilson426960b2016-01-15 16:51:46 +00003994 args->busy = 0;
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003995 active = __I915_BO_ACTIVE(obj);
3996 if (active) {
3997 int idx;
Chris Wilson426960b2016-01-15 16:51:46 +00003998
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003999 /* Yes, the lookups are intentionally racy.
4000 *
4001 * First, we cannot simply rely on __I915_BO_ACTIVE. We have
4002 * to regard the value as stale and as our ABI guarantees
4003 * forward progress, we confirm the status of each active
4004 * request with the hardware.
4005 *
4006 * Even though we guard the pointer lookup by RCU, that only
4007 * guarantees that the pointer and its contents remain
4008 * dereferencable and does *not* mean that the request we
4009 * have is the same as the one being tracked by the object.
4010 *
4011 * Consider that we lookup the request just as it is being
4012 * retired and freed. We take a local copy of the pointer,
4013 * but before we add its engine into the busy set, the other
4014 * thread reallocates it and assigns it to a task on another
Chris Wilson12555012016-08-16 09:50:40 +01004015 * engine with a fresh and incomplete seqno. Guarding against
4016 * that requires careful serialisation and reference counting,
4017 * i.e. using __i915_gem_active_get_request_rcu(). We don't,
4018 * instead we expect that if the result is busy, which engines
4019 * are busy is not completely reliable - we only guarantee
4020 * that the object was busy.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004021 */
4022 rcu_read_lock();
4023
4024 for_each_active(active, idx)
4025 args->busy |= busy_check_reader(&obj->last_read[idx]);
4026
4027 /* For ABI sanity, we only care that the write engine is in
Chris Wilson70cb4722016-08-09 18:08:25 +01004028 * the set of read engines. This should be ensured by the
4029 * ordering of setting last_read/last_write in
4030 * i915_vma_move_to_active(), and then in reverse in retire.
4031 * However, for good measure, we always report the last_write
4032 * request as a busy read as well as being a busy write.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004033 *
4034 * We don't care that the set of active read/write engines
4035 * may change during construction of the result, as it is
4036 * equally liable to change before userspace can inspect
4037 * the result.
4038 */
4039 args->busy |= busy_check_writer(&obj->last_write);
4040
4041 rcu_read_unlock();
Chris Wilson426960b2016-01-15 16:51:46 +00004042 }
Eric Anholt673a3942008-07-30 12:06:12 -07004043
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004044 i915_gem_object_put_unlocked(obj);
4045 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004046}
4047
4048int
4049i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4050 struct drm_file *file_priv)
4051{
Akshay Joshi0206e352011-08-16 15:34:10 -04004052 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004053}
4054
Chris Wilson3ef94da2009-09-14 16:50:29 +01004055int
4056i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4057 struct drm_file *file_priv)
4058{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004059 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004060 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004061 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004062 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004063
4064 switch (args->madv) {
4065 case I915_MADV_DONTNEED:
4066 case I915_MADV_WILLNEED:
4067 break;
4068 default:
4069 return -EINVAL;
4070 }
4071
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004072 ret = i915_mutex_lock_interruptible(dev);
4073 if (ret)
4074 return ret;
4075
Chris Wilson03ac0642016-07-20 13:31:51 +01004076 obj = i915_gem_object_lookup(file_priv, args->handle);
4077 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004078 ret = -ENOENT;
4079 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004080 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004081
Daniel Vetter656bfa32014-11-20 09:26:30 +01004082 if (obj->pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004083 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01004084 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4085 if (obj->madv == I915_MADV_WILLNEED)
4086 i915_gem_object_unpin_pages(obj);
4087 if (args->madv == I915_MADV_WILLNEED)
4088 i915_gem_object_pin_pages(obj);
4089 }
4090
Chris Wilson05394f32010-11-08 19:18:58 +00004091 if (obj->madv != __I915_MADV_PURGED)
4092 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004093
Chris Wilson6c085a72012-08-20 11:40:46 +02004094 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004095 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004096 i915_gem_object_truncate(obj);
4097
Chris Wilson05394f32010-11-08 19:18:58 +00004098 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004099
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004100 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004101unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004102 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004103 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004104}
4105
Chris Wilson37e680a2012-06-07 15:38:42 +01004106void i915_gem_object_init(struct drm_i915_gem_object *obj,
4107 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004108{
Chris Wilsonb4716182015-04-27 13:41:17 +01004109 int i;
4110
Ben Widawsky35c20a62013-05-31 11:28:48 -07004111 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004112 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonfa545cb2016-08-04 07:52:35 +01004113 init_request_active(&obj->last_read[i],
4114 i915_gem_object_retire__read);
4115 init_request_active(&obj->last_write,
4116 i915_gem_object_retire__write);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004117 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004118 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004119 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004120
Chris Wilson37e680a2012-06-07 15:38:42 +01004121 obj->ops = ops;
4122
Chris Wilson50349242016-08-18 17:17:04 +01004123 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004124 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004125
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004126 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004127}
4128
Chris Wilson37e680a2012-06-07 15:38:42 +01004129static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00004130 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004131 .get_pages = i915_gem_object_get_pages_gtt,
4132 .put_pages = i915_gem_object_put_pages_gtt,
4133};
4134
Dave Gordond37cd8a2016-04-22 19:14:32 +01004135struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004136 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004137{
Daniel Vetterc397b902010-04-09 19:05:07 +00004138 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004139 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004140 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004141 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004142
Chris Wilson42dcedd2012-11-15 11:32:30 +00004143 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004144 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004145 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004146
Chris Wilsonfe3db792016-04-25 13:32:13 +01004147 ret = drm_gem_object_init(dev, &obj->base, size);
4148 if (ret)
4149 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004150
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004151 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4152 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4153 /* 965gm cannot relocate objects above 4GiB. */
4154 mask &= ~__GFP_HIGHMEM;
4155 mask |= __GFP_DMA32;
4156 }
4157
Al Viro93c76a32015-12-04 23:45:44 -05004158 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004159 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004160
Chris Wilson37e680a2012-06-07 15:38:42 +01004161 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004162
Daniel Vetterc397b902010-04-09 19:05:07 +00004163 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4164 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4165
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004166 if (HAS_LLC(dev)) {
4167 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004168 * cache) for about a 10% performance improvement
4169 * compared to uncached. Graphics requests other than
4170 * display scanout are coherent with the CPU in
4171 * accessing this cache. This means in this mode we
4172 * don't need to clflush on the CPU side, and on the
4173 * GPU side we only need to flush internal caches to
4174 * get data visible to the CPU.
4175 *
4176 * However, we maintain the display planes as UC, and so
4177 * need to rebind when first used as such.
4178 */
4179 obj->cache_level = I915_CACHE_LLC;
4180 } else
4181 obj->cache_level = I915_CACHE_NONE;
4182
Daniel Vetterd861e332013-07-24 23:25:03 +02004183 trace_i915_gem_object_create(obj);
4184
Chris Wilson05394f32010-11-08 19:18:58 +00004185 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004186
4187fail:
4188 i915_gem_object_free(obj);
4189
4190 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004191}
4192
Chris Wilson340fbd82014-05-22 09:16:52 +01004193static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4194{
4195 /* If we are the last user of the backing storage (be it shmemfs
4196 * pages or stolen etc), we know that the pages are going to be
4197 * immediately released. In this case, we can then skip copying
4198 * back the contents from the GPU.
4199 */
4200
4201 if (obj->madv != I915_MADV_WILLNEED)
4202 return false;
4203
4204 if (obj->base.filp == NULL)
4205 return true;
4206
4207 /* At first glance, this looks racy, but then again so would be
4208 * userspace racing mmap against close. However, the first external
4209 * reference to the filp can only be obtained through the
4210 * i915_gem_mmap_ioctl() which safeguards us against the user
4211 * acquiring such a reference whilst we are in the middle of
4212 * freeing the object.
4213 */
4214 return atomic_long_read(&obj->base.filp->f_count) == 1;
4215}
4216
Chris Wilson1488fc02012-04-24 15:47:31 +01004217void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004218{
Chris Wilson1488fc02012-04-24 15:47:31 +01004219 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004220 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004221 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004222 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004223
Paulo Zanonif65c9162013-11-27 18:20:34 -02004224 intel_runtime_pm_get(dev_priv);
4225
Chris Wilson26e12f82011-03-20 11:20:19 +00004226 trace_i915_gem_object_destroy(obj);
4227
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004228 /* All file-owned VMA should have been released by this point through
4229 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4230 * However, the object may also be bound into the global GTT (e.g.
4231 * older GPUs without per-process support, or for direct access through
4232 * the GTT either for the user or for scanout). Those VMA still need to
4233 * unbound now.
4234 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004235 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004236 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004237 GEM_BUG_ON(i915_vma_is_active(vma));
Chris Wilson3272db52016-08-04 16:32:32 +01004238 vma->flags &= ~I915_VMA_PIN_MASK;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004239 i915_vma_close(vma);
Chris Wilson1488fc02012-04-24 15:47:31 +01004240 }
Chris Wilson15717de2016-08-04 07:52:26 +01004241 GEM_BUG_ON(obj->bind_count);
Chris Wilson1488fc02012-04-24 15:47:31 +01004242
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004243 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4244 * before progressing. */
4245 if (obj->stolen)
4246 i915_gem_object_unpin_pages(obj);
4247
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004248 WARN_ON(atomic_read(&obj->frontbuffer_bits));
Daniel Vettera071fa02014-06-18 23:28:09 +02004249
Daniel Vetter656bfa32014-11-20 09:26:30 +01004250 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4251 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004252 i915_gem_object_is_tiled(obj))
Daniel Vetter656bfa32014-11-20 09:26:30 +01004253 i915_gem_object_unpin_pages(obj);
4254
Ben Widawsky401c29f2013-05-31 11:28:47 -07004255 if (WARN_ON(obj->pages_pin_count))
4256 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004257 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004258 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004259 i915_gem_object_put_pages(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004260
Chris Wilson9da3da62012-06-01 15:20:22 +01004261 BUG_ON(obj->pages);
4262
Chris Wilson2f745ad2012-09-04 21:02:58 +01004263 if (obj->base.import_attach)
4264 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004265
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004266 if (obj->ops->release)
4267 obj->ops->release(obj);
4268
Chris Wilson05394f32010-11-08 19:18:58 +00004269 drm_gem_object_release(&obj->base);
4270 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004271
Chris Wilson05394f32010-11-08 19:18:58 +00004272 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004273 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004274
4275 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004276}
4277
Chris Wilsondcff85c2016-08-05 10:14:11 +01004278int i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004279{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004280 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsondcff85c2016-08-05 10:14:11 +01004281 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004282
Chris Wilson54b4f682016-07-21 21:16:19 +01004283 intel_suspend_gt_powersave(dev_priv);
4284
Chris Wilson45c5f202013-10-16 11:50:01 +01004285 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004286
4287 /* We have to flush all the executing contexts to main memory so
4288 * that they can saved in the hibernation image. To ensure the last
4289 * context image is coherent, we have to switch away from it. That
4290 * leaves the dev_priv->kernel_context still active when
4291 * we actually suspend, and its image in memory may not match the GPU
4292 * state. Fortunately, the kernel_context is disposable and we do
4293 * not rely on its state.
4294 */
4295 ret = i915_gem_switch_to_kernel_context(dev_priv);
4296 if (ret)
4297 goto err;
4298
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004299 ret = i915_gem_wait_for_idle(dev_priv,
4300 I915_WAIT_INTERRUPTIBLE |
4301 I915_WAIT_LOCKED);
Chris Wilsonf7403342013-09-13 23:57:04 +01004302 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004303 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004304
Chris Wilsonc0336662016-05-06 15:40:21 +01004305 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004306
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004307 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004308 mutex_unlock(&dev->struct_mutex);
4309
Chris Wilson737b1502015-01-26 18:03:03 +02004310 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004311 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4312 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004313
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004314 /* Assert that we sucessfully flushed all the work and
4315 * reset the GPU back to its idle, low power state.
4316 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004317 WARN_ON(dev_priv->gt.awake);
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004318
Imre Deak1c777c52016-10-12 17:46:37 +03004319 /*
4320 * Neither the BIOS, ourselves or any other kernel
4321 * expects the system to be in execlists mode on startup,
4322 * so we need to reset the GPU back to legacy mode. And the only
4323 * known way to disable logical contexts is through a GPU reset.
4324 *
4325 * So in order to leave the system in a known default configuration,
4326 * always reset the GPU upon unload and suspend. Afterwards we then
4327 * clean up the GEM state tracking, flushing off the requests and
4328 * leaving the system in a known idle state.
4329 *
4330 * Note that is of the upmost importance that the GPU is idle and
4331 * all stray writes are flushed *before* we dismantle the backing
4332 * storage for the pinned objects.
4333 *
4334 * However, since we are uncertain that resetting the GPU on older
4335 * machines is a good idea, we don't - just in case it leaves the
4336 * machine in an unusable condition.
4337 */
4338 if (HAS_HW_CONTEXTS(dev)) {
4339 int reset = intel_gpu_reset(dev_priv, ALL_ENGINES);
4340 WARN_ON(reset && reset != -ENODEV);
4341 }
4342
Eric Anholt673a3942008-07-30 12:06:12 -07004343 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004344
4345err:
4346 mutex_unlock(&dev->struct_mutex);
4347 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004348}
4349
Chris Wilson5ab57c72016-07-15 14:56:20 +01004350void i915_gem_resume(struct drm_device *dev)
4351{
4352 struct drm_i915_private *dev_priv = to_i915(dev);
4353
4354 mutex_lock(&dev->struct_mutex);
4355 i915_gem_restore_gtt_mappings(dev);
4356
4357 /* As we didn't flush the kernel context before suspend, we cannot
4358 * guarantee that the context image is complete. So let's just reset
4359 * it and start again.
4360 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004361 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004362
4363 mutex_unlock(&dev->struct_mutex);
4364}
4365
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004366void i915_gem_init_swizzling(struct drm_device *dev)
4367{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004368 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004369
Daniel Vetter11782b02012-01-31 16:47:55 +01004370 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004371 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4372 return;
4373
4374 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4375 DISP_TILE_SURFACE_SWIZZLING);
4376
Daniel Vetter11782b02012-01-31 16:47:55 +01004377 if (IS_GEN5(dev))
4378 return;
4379
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004380 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4381 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004382 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004383 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004384 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004385 else if (IS_GEN8(dev))
4386 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004387 else
4388 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004389}
Daniel Vettere21af882012-02-09 20:53:27 +01004390
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004391static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004392{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004393 I915_WRITE(RING_CTL(base), 0);
4394 I915_WRITE(RING_HEAD(base), 0);
4395 I915_WRITE(RING_TAIL(base), 0);
4396 I915_WRITE(RING_START(base), 0);
4397}
4398
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004399static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004400{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004401 if (IS_I830(dev_priv)) {
4402 init_unused_ring(dev_priv, PRB1_BASE);
4403 init_unused_ring(dev_priv, SRB0_BASE);
4404 init_unused_ring(dev_priv, SRB1_BASE);
4405 init_unused_ring(dev_priv, SRB2_BASE);
4406 init_unused_ring(dev_priv, SRB3_BASE);
4407 } else if (IS_GEN2(dev_priv)) {
4408 init_unused_ring(dev_priv, SRB0_BASE);
4409 init_unused_ring(dev_priv, SRB1_BASE);
4410 } else if (IS_GEN3(dev_priv)) {
4411 init_unused_ring(dev_priv, PRB1_BASE);
4412 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004413 }
4414}
4415
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004416int
4417i915_gem_init_hw(struct drm_device *dev)
4418{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004419 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004420 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304421 enum intel_engine_id id;
Chris Wilsond200cda2016-04-28 09:56:44 +01004422 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004423
Chris Wilson5e4f5182015-02-13 14:35:59 +00004424 /* Double layer security blanket, see i915_gem_init() */
4425 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4426
Mika Kuoppala3accaf72016-04-13 17:26:43 +03004427 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004428 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004429
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004430 if (IS_HASWELL(dev))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004431 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004432 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004433
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004434 if (HAS_PCH_NOP(dev_priv)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004435 if (IS_IVYBRIDGE(dev_priv)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004436 u32 temp = I915_READ(GEN7_MSG_CTL);
4437 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4438 I915_WRITE(GEN7_MSG_CTL, temp);
4439 } else if (INTEL_INFO(dev)->gen >= 7) {
4440 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4441 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4442 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4443 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004444 }
4445
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004446 i915_gem_init_swizzling(dev);
4447
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004448 /*
4449 * At least 830 can leave some of the unused rings
4450 * "active" (ie. head != tail) after resume which
4451 * will prevent c3 entry. Makes sure all unused rings
4452 * are totally idle.
4453 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004454 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004455
Dave Gordoned54c1a2016-01-19 19:02:54 +00004456 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004457
John Harrison4ad2fd82015-06-18 13:11:20 +01004458 ret = i915_ppgtt_init_hw(dev);
4459 if (ret) {
4460 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4461 goto out;
4462 }
4463
4464 /* Need to do basic initialisation of all rings first: */
Akash Goel3b3f1652016-10-13 22:44:48 +05304465 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004466 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004467 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004468 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004469 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004470
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004471 intel_mocs_init_l3cc_table(dev);
4472
Alex Dai33a732f2015-08-12 15:43:36 +01004473 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01004474 ret = intel_guc_setup(dev);
4475 if (ret)
4476 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004477
Chris Wilson5e4f5182015-02-13 14:35:59 +00004478out:
4479 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004480 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004481}
4482
Chris Wilson39df9192016-07-20 13:31:57 +01004483bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4484{
4485 if (INTEL_INFO(dev_priv)->gen < 6)
4486 return false;
4487
4488 /* TODO: make semaphores and Execlists play nicely together */
4489 if (i915.enable_execlists)
4490 return false;
4491
4492 if (value >= 0)
4493 return value;
4494
4495#ifdef CONFIG_INTEL_IOMMU
4496 /* Enable semaphores on SNB when IO remapping is off */
4497 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4498 return false;
4499#endif
4500
4501 return true;
4502}
4503
Chris Wilson1070a422012-04-24 15:47:41 +01004504int i915_gem_init(struct drm_device *dev)
4505{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004506 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01004507 int ret;
4508
Chris Wilson1070a422012-04-24 15:47:41 +01004509 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004510
Oscar Mateoa83014d2014-07-24 17:04:21 +01004511 if (!i915.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004512 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004513 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004514 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004515 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004516 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004517 }
4518
Chris Wilson5e4f5182015-02-13 14:35:59 +00004519 /* This is just a security blanket to placate dragons.
4520 * On some systems, we very sporadically observe that the first TLBs
4521 * used by the CS may be stale, despite us poking the TLB reset. If
4522 * we hold the forcewake during initialisation these problems
4523 * just magically go away.
4524 */
4525 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4526
Chris Wilson72778cb2016-05-19 16:17:16 +01004527 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004528
4529 ret = i915_gem_init_ggtt(dev_priv);
4530 if (ret)
4531 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004532
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004533 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004534 if (ret)
4535 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004536
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01004537 ret = intel_engines_init(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004538 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004539 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004540
4541 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004542 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004543 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004544 * wedged. But we only want to do this where the GPU is angry,
4545 * for all other failure, such as an allocation failure, bail.
4546 */
4547 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01004548 i915_gem_set_wedged(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004549 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004550 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004551
4552out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004553 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004554 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004555
Chris Wilson60990322014-04-09 09:19:42 +01004556 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004557}
4558
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004559void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004560i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004561{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004562 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004563 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304564 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004565
Akash Goel3b3f1652016-10-13 22:44:48 +05304566 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004567 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004568}
4569
Eric Anholt673a3942008-07-30 12:06:12 -07004570void
Imre Deak40ae4e12016-03-16 14:54:03 +02004571i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4572{
Chris Wilson91c8a322016-07-05 10:40:23 +01004573 struct drm_device *dev = &dev_priv->drm;
Chris Wilson49ef5292016-08-18 17:17:00 +01004574 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004575
4576 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4577 !IS_CHERRYVIEW(dev_priv))
4578 dev_priv->num_fence_regs = 32;
4579 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4580 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4581 dev_priv->num_fence_regs = 16;
4582 else
4583 dev_priv->num_fence_regs = 8;
4584
Chris Wilsonc0336662016-05-06 15:40:21 +01004585 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004586 dev_priv->num_fence_regs =
4587 I915_READ(vgtif_reg(avail_rs.fence_num));
4588
4589 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004590 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4591 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4592
4593 fence->i915 = dev_priv;
4594 fence->id = i;
4595 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4596 }
Imre Deak40ae4e12016-03-16 14:54:03 +02004597 i915_gem_restore_fences(dev);
4598
4599 i915_gem_detect_bit_6_swizzle(dev);
4600}
4601
4602void
Imre Deakd64aa092016-01-19 15:26:29 +02004603i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004604{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004605 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004606
Chris Wilsonefab6d82015-04-07 16:20:57 +01004607 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004608 kmem_cache_create("i915_gem_object",
4609 sizeof(struct drm_i915_gem_object), 0,
4610 SLAB_HWCACHE_ALIGN,
4611 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004612 dev_priv->vmas =
4613 kmem_cache_create("i915_gem_vma",
4614 sizeof(struct i915_vma), 0,
4615 SLAB_HWCACHE_ALIGN,
4616 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01004617 dev_priv->requests =
4618 kmem_cache_create("i915_gem_request",
4619 sizeof(struct drm_i915_gem_request), 0,
Chris Wilson0eafec62016-08-04 16:32:41 +01004620 SLAB_HWCACHE_ALIGN |
4621 SLAB_RECLAIM_ACCOUNT |
4622 SLAB_DESTROY_BY_RCU,
Chris Wilsonefab6d82015-04-07 16:20:57 +01004623 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004624
Ben Widawskya33afea2013-09-17 21:12:45 -07004625 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004626 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4627 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004628 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004629 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004630 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004631 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004632 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004633 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004634 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004635
Chris Wilson72bfa192010-12-19 11:42:05 +00004636 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4637
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004638 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004639
Chris Wilsonce453d82011-02-21 14:43:56 +00004640 dev_priv->mm.interruptible = true;
4641
Joonas Lahtinen6f633402016-09-01 14:58:21 +03004642 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4643
Chris Wilsonb5add952016-08-04 16:32:36 +01004644 spin_lock_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004645}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004646
Imre Deakd64aa092016-01-19 15:26:29 +02004647void i915_gem_load_cleanup(struct drm_device *dev)
4648{
4649 struct drm_i915_private *dev_priv = to_i915(dev);
4650
4651 kmem_cache_destroy(dev_priv->requests);
4652 kmem_cache_destroy(dev_priv->vmas);
4653 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004654
4655 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4656 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004657}
4658
Chris Wilson6a800ea2016-09-21 14:51:07 +01004659int i915_gem_freeze(struct drm_i915_private *dev_priv)
4660{
4661 intel_runtime_pm_get(dev_priv);
4662
4663 mutex_lock(&dev_priv->drm.struct_mutex);
4664 i915_gem_shrink_all(dev_priv);
4665 mutex_unlock(&dev_priv->drm.struct_mutex);
4666
4667 intel_runtime_pm_put(dev_priv);
4668
4669 return 0;
4670}
4671
Chris Wilson461fb992016-05-14 07:26:33 +01004672int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4673{
4674 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01004675 struct list_head *phases[] = {
4676 &dev_priv->mm.unbound_list,
4677 &dev_priv->mm.bound_list,
4678 NULL
4679 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01004680
4681 /* Called just before we write the hibernation image.
4682 *
4683 * We need to update the domain tracking to reflect that the CPU
4684 * will be accessing all the pages to create and restore from the
4685 * hibernation, and so upon restoration those pages will be in the
4686 * CPU domain.
4687 *
4688 * To make sure the hibernation image contains the latest state,
4689 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01004690 *
4691 * To try and reduce the hibernation image, we manually shrink
4692 * the objects as well.
Chris Wilson461fb992016-05-14 07:26:33 +01004693 */
4694
Chris Wilson6a800ea2016-09-21 14:51:07 +01004695 mutex_lock(&dev_priv->drm.struct_mutex);
4696 i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
Chris Wilson461fb992016-05-14 07:26:33 +01004697
Chris Wilson7aab2d52016-09-09 20:02:18 +01004698 for (p = phases; *p; p++) {
4699 list_for_each_entry(obj, *p, global_list) {
4700 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4701 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4702 }
Chris Wilson461fb992016-05-14 07:26:33 +01004703 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01004704 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01004705
4706 return 0;
4707}
4708
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004709void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004710{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004711 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004712 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004713
4714 /* Clean up our request list when the client is going away, so that
4715 * later retire_requests won't dereference our soon-to-be-gone
4716 * file_priv.
4717 */
Chris Wilson1c255952010-09-26 11:03:27 +01004718 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004719 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004720 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004721 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004722
Chris Wilson2e1b8732015-04-27 13:41:22 +01004723 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004724 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004725 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004726 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004727 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004728}
4729
4730int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4731{
4732 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004733 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004734
4735 DRM_DEBUG_DRIVER("\n");
4736
4737 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4738 if (!file_priv)
4739 return -ENOMEM;
4740
4741 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004742 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004743 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004744 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004745
4746 spin_lock_init(&file_priv->mm.lock);
4747 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004748
Chris Wilsonc80ff162016-07-27 09:07:27 +01004749 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004750
Ben Widawskye422b882013-12-06 14:10:58 -08004751 ret = i915_gem_context_open(dev, file);
4752 if (ret)
4753 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004754
Ben Widawskye422b882013-12-06 14:10:58 -08004755 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004756}
4757
Daniel Vetterb680c372014-09-19 18:27:27 +02004758/**
4759 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004760 * @old: current GEM buffer for the frontbuffer slots
4761 * @new: new GEM buffer for the frontbuffer slots
4762 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004763 *
4764 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4765 * from @old and setting them in @new. Both @old and @new can be NULL.
4766 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004767void i915_gem_track_fb(struct drm_i915_gem_object *old,
4768 struct drm_i915_gem_object *new,
4769 unsigned frontbuffer_bits)
4770{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004771 /* Control of individual bits within the mask are guarded by
4772 * the owning plane->mutex, i.e. we can never see concurrent
4773 * manipulation of individual bits. But since the bitfield as a whole
4774 * is updated using RMW, we need to use atomics in order to update
4775 * the bits.
4776 */
4777 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4778 sizeof(atomic_t) * BITS_PER_BYTE);
4779
Daniel Vettera071fa02014-06-18 23:28:09 +02004780 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004781 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4782 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004783 }
4784
4785 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004786 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4787 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004788 }
4789}
4790
Dave Gordon033908a2015-12-10 18:51:23 +00004791/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4792struct page *
4793i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
4794{
4795 struct page *page;
4796
4797 /* Only default objects have per-page dirty tracking */
Chris Wilsonb9bcd142016-06-20 15:05:51 +01004798 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Dave Gordon033908a2015-12-10 18:51:23 +00004799 return NULL;
4800
4801 page = i915_gem_object_get_page(obj, n);
4802 set_page_dirty(page);
4803 return page;
4804}
4805
Dave Gordonea702992015-07-09 19:29:02 +01004806/* Allocate a new GEM object and fill it with the supplied data */
4807struct drm_i915_gem_object *
4808i915_gem_object_create_from_data(struct drm_device *dev,
4809 const void *data, size_t size)
4810{
4811 struct drm_i915_gem_object *obj;
4812 struct sg_table *sg;
4813 size_t bytes;
4814 int ret;
4815
Dave Gordond37cd8a2016-04-22 19:14:32 +01004816 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004817 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004818 return obj;
4819
4820 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4821 if (ret)
4822 goto fail;
4823
4824 ret = i915_gem_object_get_pages(obj);
4825 if (ret)
4826 goto fail;
4827
4828 i915_gem_object_pin_pages(obj);
4829 sg = obj->pages;
4830 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00004831 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004832 i915_gem_object_unpin_pages(obj);
4833
4834 if (WARN_ON(bytes != size)) {
4835 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4836 ret = -EFAULT;
4837 goto fail;
4838 }
4839
4840 return obj;
4841
4842fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004843 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004844 return ERR_PTR(ret);
4845}